sde_encoder.c 168 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include "sde_hwio.h"
  30. #include "sde_hw_catalog.h"
  31. #include "sde_hw_intf.h"
  32. #include "sde_hw_ctl.h"
  33. #include "sde_formats.h"
  34. #include "sde_encoder.h"
  35. #include "sde_encoder_phys.h"
  36. #include "sde_hw_dsc.h"
  37. #include "sde_hw_vdc.h"
  38. #include "sde_crtc.h"
  39. #include "sde_trace.h"
  40. #include "sde_core_irq.h"
  41. #include "sde_hw_top.h"
  42. #include "sde_hw_qdss.h"
  43. #include "sde_encoder_dce.h"
  44. #include "sde_vm.h"
  45. #include "sde_fence.h"
  46. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  47. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  48. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  49. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  50. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  51. (p) ? (p)->parent->base.id : -1, \
  52. (p) ? (p)->intf_idx - INTF_0 : -1, \
  53. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  54. ##__VA_ARGS__)
  55. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  56. (p) ? (p)->parent->base.id : -1, \
  57. (p) ? (p)->intf_idx - INTF_0 : -1, \
  58. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  59. ##__VA_ARGS__)
  60. #define SEC_TO_MILLI_SEC 1000
  61. #define MISR_BUFF_SIZE 256
  62. #define IDLE_SHORT_TIMEOUT 1
  63. #define EVT_TIME_OUT_SPLIT 2
  64. /* worst case poll time for delay_kickoff to be cleared */
  65. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  66. /* Maximum number of VSYNC wait attempts for RSC state transition */
  67. #define MAX_RSC_WAIT 5
  68. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  69. a.y1 != b.y1 || a.y2 != b.y2)
  70. /**
  71. * enum sde_enc_rc_events - events for resource control state machine
  72. * @SDE_ENC_RC_EVENT_KICKOFF:
  73. * This event happens at NORMAL priority.
  74. * Event that signals the start of the transfer. When this event is
  75. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  76. * Regardless of the previous state, the resource should be in ON state
  77. * at the end of this event. At the end of this event, a delayed work is
  78. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  79. * ktime.
  80. * @SDE_ENC_RC_EVENT_PRE_STOP:
  81. * This event happens at NORMAL priority.
  82. * This event, when received during the ON state, set RSC to IDLE, and
  83. * and leave the RC STATE in the PRE_OFF state.
  84. * It should be followed by the STOP event as part of encoder disable.
  85. * If received during IDLE or OFF states, it will do nothing.
  86. * @SDE_ENC_RC_EVENT_STOP:
  87. * This event happens at NORMAL priority.
  88. * When this event is received, disable all the MDP/DSI core clocks, and
  89. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  90. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  91. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  92. * Resource state should be in OFF at the end of the event.
  93. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  94. * This event happens at NORMAL priority from a work item.
  95. * Event signals that there is a seamless mode switch is in prgoress. A
  96. * client needs to leave clocks ON to reduce the mode switch latency.
  97. * @SDE_ENC_RC_EVENT_POST_MODESET:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that seamless mode switch is complete and resources are
  100. * acquired. Clients wants to update the rsc with new vtotal and update
  101. * pm_qos vote.
  102. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  103. * This event happens at NORMAL priority from a work item.
  104. * Event signals that there were no frame updates for
  105. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  106. * and request RSC with IDLE state and change the resource state to IDLE.
  107. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  108. * This event is triggered from the input event thread when touch event is
  109. * received from the input device. On receiving this event,
  110. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  111. clocks and enable RSC.
  112. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  113. * off work since a new commit is imminent.
  114. */
  115. enum sde_enc_rc_events {
  116. SDE_ENC_RC_EVENT_KICKOFF = 1,
  117. SDE_ENC_RC_EVENT_PRE_STOP,
  118. SDE_ENC_RC_EVENT_STOP,
  119. SDE_ENC_RC_EVENT_PRE_MODESET,
  120. SDE_ENC_RC_EVENT_POST_MODESET,
  121. SDE_ENC_RC_EVENT_ENTER_IDLE,
  122. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  123. };
  124. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  125. {
  126. struct sde_encoder_virt *sde_enc;
  127. int i;
  128. sde_enc = to_sde_encoder_virt(drm_enc);
  129. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  130. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  131. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable &&
  132. phys->split_role != ENC_ROLE_SLAVE) {
  133. if (enable)
  134. SDE_EVT32(DRMID(drm_enc), enable);
  135. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  136. }
  137. }
  138. }
  139. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  140. {
  141. struct sde_encoder_virt *sde_enc;
  142. struct sde_encoder_phys *cur_master;
  143. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  144. ktime_t tvblank, cur_time;
  145. struct intf_status intf_status = {0};
  146. unsigned long features;
  147. u32 fps;
  148. bool is_cmd, is_vid;
  149. sde_enc = to_sde_encoder_virt(drm_enc);
  150. cur_master = sde_enc->cur_master;
  151. fps = sde_encoder_get_fps(drm_enc);
  152. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  153. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  154. if (!cur_master || !cur_master->hw_intf || !fps
  155. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  156. return 0;
  157. features = cur_master->hw_intf->cap->features;
  158. /*
  159. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  160. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  161. * at panel vsync and not at MDP VSYNC
  162. */
  163. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  164. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  165. if (intf_status.is_prog_fetch_en)
  166. return 0;
  167. }
  168. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  169. qtmr_counter = arch_timer_read_counter();
  170. cur_time = ktime_get_ns();
  171. /* check for counter rollover between the two timestamps [56 bits] */
  172. if (qtmr_counter < vsync_counter) {
  173. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  174. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  175. qtmr_counter >> 32, qtmr_counter, hw_diff,
  176. fps, SDE_EVTLOG_FUNC_CASE1);
  177. } else {
  178. hw_diff = qtmr_counter - vsync_counter;
  179. }
  180. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  181. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  182. /* avoid setting timestamp, if diff is more than one vsync */
  183. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  184. tvblank = 0;
  185. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  186. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  187. fps, SDE_EVTLOG_ERROR);
  188. } else {
  189. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  190. }
  191. SDE_DEBUG_ENC(sde_enc,
  192. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  193. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  194. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  195. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  196. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  197. return tvblank;
  198. }
  199. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  200. {
  201. bool clone_mode;
  202. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  203. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  204. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  205. return;
  206. /*
  207. * clone mode is the only scenario where we want to enable software override
  208. * of fal10 veto.
  209. */
  210. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  211. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  212. if (clone_mode && veto) {
  213. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  214. sde_enc->fal10_veto_override = true;
  215. } else if (sde_enc->fal10_veto_override && !veto) {
  216. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  217. sde_enc->fal10_veto_override = false;
  218. }
  219. }
  220. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  221. {
  222. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  223. struct msm_drm_private *priv;
  224. struct sde_kms *sde_kms;
  225. struct device *cpu_dev;
  226. struct cpumask *cpu_mask = NULL;
  227. int cpu = 0;
  228. u32 cpu_dma_latency;
  229. priv = drm_enc->dev->dev_private;
  230. sde_kms = to_sde_kms(priv->kms);
  231. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  232. return;
  233. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  234. cpumask_clear(&sde_enc->valid_cpu_mask);
  235. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  236. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  237. if (!cpu_mask &&
  238. sde_encoder_check_curr_mode(drm_enc,
  239. MSM_DISPLAY_CMD_MODE))
  240. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  241. if (!cpu_mask)
  242. return;
  243. for_each_cpu(cpu, cpu_mask) {
  244. cpu_dev = get_cpu_device(cpu);
  245. if (!cpu_dev) {
  246. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  247. cpu);
  248. return;
  249. }
  250. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  251. dev_pm_qos_add_request(cpu_dev,
  252. &sde_enc->pm_qos_cpu_req[cpu],
  253. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  254. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  255. }
  256. }
  257. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  258. {
  259. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  260. struct device *cpu_dev;
  261. int cpu = 0;
  262. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  263. cpu_dev = get_cpu_device(cpu);
  264. if (!cpu_dev) {
  265. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  266. cpu);
  267. continue;
  268. }
  269. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  270. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  271. }
  272. cpumask_clear(&sde_enc->valid_cpu_mask);
  273. }
  274. static bool _sde_encoder_is_autorefresh_enabled(
  275. struct sde_encoder_virt *sde_enc)
  276. {
  277. struct drm_connector *drm_conn;
  278. if (!sde_enc->cur_master ||
  279. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  280. return false;
  281. drm_conn = sde_enc->cur_master->connector;
  282. if (!drm_conn || !drm_conn->state)
  283. return false;
  284. return sde_connector_get_property(drm_conn->state,
  285. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  286. }
  287. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  288. struct sde_hw_qdss *hw_qdss,
  289. struct sde_encoder_phys *phys, bool enable)
  290. {
  291. if (sde_enc->qdss_status == enable)
  292. return;
  293. sde_enc->qdss_status = enable;
  294. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  295. sde_enc->qdss_status);
  296. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  297. }
  298. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  299. s64 timeout_ms, struct sde_encoder_wait_info *info)
  300. {
  301. int rc = 0;
  302. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  303. ktime_t cur_ktime;
  304. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  305. u32 curr_atomic_cnt = atomic_read(info->atomic_cnt);
  306. do {
  307. rc = wait_event_timeout(*(info->wq),
  308. atomic_read(info->atomic_cnt) == info->count_check,
  309. wait_time_jiffies);
  310. cur_ktime = ktime_get();
  311. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  312. timeout_ms, atomic_read(info->atomic_cnt),
  313. info->count_check);
  314. /* Make an early exit if the condition is already satisfied */
  315. if ((atomic_read(info->atomic_cnt) < info->count_check) &&
  316. (info->count_check < curr_atomic_cnt)) {
  317. rc = true;
  318. break;
  319. }
  320. /* If we timed out, counter is valid and time is less, wait again */
  321. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  322. (rc == 0) &&
  323. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  324. return rc;
  325. }
  326. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  327. {
  328. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  329. return sde_enc &&
  330. (sde_enc->disp_info.display_type ==
  331. SDE_CONNECTOR_PRIMARY);
  332. }
  333. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  334. {
  335. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  336. return sde_enc &&
  337. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  338. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  339. }
  340. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  341. {
  342. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  343. return sde_enc &&
  344. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  345. }
  346. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  347. {
  348. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  349. return sde_enc && sde_enc->cur_master &&
  350. sde_enc->cur_master->cont_splash_enabled;
  351. }
  352. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  353. enum sde_intr_idx intr_idx)
  354. {
  355. SDE_EVT32(DRMID(phys_enc->parent),
  356. phys_enc->intf_idx - INTF_0,
  357. phys_enc->hw_pp->idx - PINGPONG_0,
  358. intr_idx);
  359. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  360. if (phys_enc->parent_ops.handle_frame_done)
  361. phys_enc->parent_ops.handle_frame_done(
  362. phys_enc->parent, phys_enc,
  363. SDE_ENCODER_FRAME_EVENT_ERROR);
  364. }
  365. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  366. enum sde_intr_idx intr_idx,
  367. struct sde_encoder_wait_info *wait_info)
  368. {
  369. struct sde_encoder_irq *irq;
  370. u32 irq_status;
  371. int ret, i;
  372. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  373. SDE_ERROR("invalid params\n");
  374. return -EINVAL;
  375. }
  376. irq = &phys_enc->irq[intr_idx];
  377. /* note: do master / slave checking outside */
  378. /* return EWOULDBLOCK since we know the wait isn't necessary */
  379. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  380. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  381. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  382. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  383. return -EWOULDBLOCK;
  384. }
  385. if (irq->irq_idx < 0) {
  386. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  387. irq->name, irq->hw_idx);
  388. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  389. irq->irq_idx);
  390. return 0;
  391. }
  392. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  393. atomic_read(wait_info->atomic_cnt));
  394. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  395. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  396. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  397. /*
  398. * Some module X may disable interrupt for longer duration
  399. * and it may trigger all interrupts including timer interrupt
  400. * when module X again enable the interrupt.
  401. * That may cause interrupt wait timeout API in this API.
  402. * It is handled by split the wait timer in two halves.
  403. */
  404. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  405. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  406. irq->hw_idx,
  407. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  408. wait_info);
  409. if (ret)
  410. break;
  411. }
  412. if (ret <= 0) {
  413. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  414. irq->irq_idx, true);
  415. if (irq_status) {
  416. unsigned long flags;
  417. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  418. irq->hw_idx, irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  419. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE1);
  420. SDE_DEBUG_PHYS(phys_enc, "done but irq %d not triggered\n", irq->irq_idx);
  421. local_irq_save(flags);
  422. irq->cb.func(phys_enc, irq->irq_idx);
  423. local_irq_restore(flags);
  424. ret = 0;
  425. } else {
  426. ret = -ETIMEDOUT;
  427. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  428. irq->hw_idx, irq->irq_idx,
  429. phys_enc->hw_pp->idx - PINGPONG_0,
  430. atomic_read(wait_info->atomic_cnt), irq_status,
  431. SDE_EVTLOG_ERROR);
  432. }
  433. } else {
  434. ret = 0;
  435. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  436. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  437. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE2);
  438. }
  439. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  440. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  441. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  442. return ret;
  443. }
  444. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  445. enum sde_intr_idx intr_idx)
  446. {
  447. struct sde_encoder_irq *irq;
  448. int ret = 0;
  449. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  450. SDE_ERROR("invalid params\n");
  451. return -EINVAL;
  452. }
  453. irq = &phys_enc->irq[intr_idx];
  454. if (irq->irq_idx >= 0) {
  455. SDE_DEBUG_PHYS(phys_enc,
  456. "skipping already registered irq %s type %d\n",
  457. irq->name, irq->intr_type);
  458. return 0;
  459. }
  460. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  461. irq->intr_type, irq->hw_idx);
  462. if (irq->irq_idx < 0) {
  463. SDE_ERROR_PHYS(phys_enc,
  464. "failed to lookup IRQ index for %s type:%d\n",
  465. irq->name, irq->intr_type);
  466. return -EINVAL;
  467. }
  468. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  469. &irq->cb);
  470. if (ret) {
  471. SDE_ERROR_PHYS(phys_enc,
  472. "failed to register IRQ callback for %s\n",
  473. irq->name);
  474. irq->irq_idx = -EINVAL;
  475. return ret;
  476. }
  477. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  478. if (ret) {
  479. SDE_ERROR_PHYS(phys_enc,
  480. "enable IRQ for intr:%s failed, irq_idx %d\n",
  481. irq->name, irq->irq_idx);
  482. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  483. irq->irq_idx, &irq->cb);
  484. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  485. irq->irq_idx, SDE_EVTLOG_ERROR);
  486. irq->irq_idx = -EINVAL;
  487. return ret;
  488. }
  489. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  490. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  491. irq->name, irq->irq_idx);
  492. return ret;
  493. }
  494. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  495. enum sde_intr_idx intr_idx)
  496. {
  497. struct sde_encoder_irq *irq;
  498. int ret;
  499. if (!phys_enc) {
  500. SDE_ERROR("invalid encoder\n");
  501. return -EINVAL;
  502. }
  503. irq = &phys_enc->irq[intr_idx];
  504. /* silently skip irqs that weren't registered */
  505. if (irq->irq_idx < 0) {
  506. SDE_ERROR(
  507. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  508. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  509. irq->irq_idx);
  510. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  511. irq->irq_idx, SDE_EVTLOG_ERROR);
  512. return 0;
  513. }
  514. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  515. if (ret)
  516. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  517. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  518. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  519. &irq->cb);
  520. if (ret)
  521. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  522. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  523. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  524. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  525. irq->irq_idx = -EINVAL;
  526. return 0;
  527. }
  528. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  529. struct sde_encoder_hw_resources *hw_res,
  530. struct drm_connector_state *conn_state)
  531. {
  532. struct sde_encoder_virt *sde_enc = NULL;
  533. int ret, i = 0;
  534. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  535. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  536. -EINVAL, !drm_enc, !hw_res, !conn_state,
  537. hw_res ? !hw_res->comp_info : 0);
  538. return;
  539. }
  540. sde_enc = to_sde_encoder_virt(drm_enc);
  541. SDE_DEBUG_ENC(sde_enc, "\n");
  542. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  543. hw_res->display_type = sde_enc->disp_info.display_type;
  544. /* Query resources used by phys encs, expected to be without overlap */
  545. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  546. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  547. if (phys && phys->ops.get_hw_resources)
  548. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  549. }
  550. /*
  551. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  552. * called from atomic_check phase. Use the below API to get mode
  553. * information of the temporary conn_state passed
  554. */
  555. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  556. if (ret)
  557. SDE_ERROR("failed to get topology ret %d\n", ret);
  558. ret = sde_connector_state_get_compression_info(conn_state,
  559. hw_res->comp_info);
  560. if (ret)
  561. SDE_ERROR("failed to get compression info ret %d\n", ret);
  562. }
  563. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  564. {
  565. struct sde_encoder_virt *sde_enc = NULL;
  566. int i = 0;
  567. unsigned int num_encs;
  568. if (!drm_enc) {
  569. SDE_ERROR("invalid encoder\n");
  570. return;
  571. }
  572. sde_enc = to_sde_encoder_virt(drm_enc);
  573. SDE_DEBUG_ENC(sde_enc, "\n");
  574. num_encs = sde_enc->num_phys_encs;
  575. mutex_lock(&sde_enc->enc_lock);
  576. sde_rsc_client_destroy(sde_enc->rsc_client);
  577. for (i = 0; i < num_encs; i++) {
  578. struct sde_encoder_phys *phys;
  579. phys = sde_enc->phys_vid_encs[i];
  580. if (phys && phys->ops.destroy) {
  581. phys->ops.destroy(phys);
  582. --sde_enc->num_phys_encs;
  583. sde_enc->phys_vid_encs[i] = NULL;
  584. }
  585. phys = sde_enc->phys_cmd_encs[i];
  586. if (phys && phys->ops.destroy) {
  587. phys->ops.destroy(phys);
  588. --sde_enc->num_phys_encs;
  589. sde_enc->phys_cmd_encs[i] = NULL;
  590. }
  591. phys = sde_enc->phys_encs[i];
  592. if (phys && phys->ops.destroy) {
  593. phys->ops.destroy(phys);
  594. --sde_enc->num_phys_encs;
  595. sde_enc->phys_encs[i] = NULL;
  596. }
  597. }
  598. if (sde_enc->num_phys_encs)
  599. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  600. sde_enc->num_phys_encs);
  601. sde_enc->num_phys_encs = 0;
  602. mutex_unlock(&sde_enc->enc_lock);
  603. drm_encoder_cleanup(drm_enc);
  604. mutex_destroy(&sde_enc->enc_lock);
  605. kfree(sde_enc->input_handler);
  606. sde_enc->input_handler = NULL;
  607. kfree(sde_enc);
  608. }
  609. void sde_encoder_helper_update_intf_cfg(
  610. struct sde_encoder_phys *phys_enc)
  611. {
  612. struct sde_encoder_virt *sde_enc;
  613. struct sde_hw_intf_cfg_v1 *intf_cfg;
  614. enum sde_3d_blend_mode mode_3d;
  615. if (!phys_enc || !phys_enc->hw_pp) {
  616. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  617. return;
  618. }
  619. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  620. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  621. SDE_DEBUG_ENC(sde_enc,
  622. "intf_cfg updated for %d at idx %d\n",
  623. phys_enc->intf_idx,
  624. intf_cfg->intf_count);
  625. /* setup interface configuration */
  626. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  627. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  628. return;
  629. }
  630. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  631. if (phys_enc == sde_enc->cur_master) {
  632. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  633. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  634. else
  635. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  636. }
  637. /* configure this interface as master for split display */
  638. if (phys_enc->split_role == ENC_ROLE_MASTER)
  639. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  640. /* setup which pp blk will connect to this intf */
  641. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  642. phys_enc->hw_intf->ops.bind_pingpong_blk(
  643. phys_enc->hw_intf,
  644. true,
  645. phys_enc->hw_pp->idx);
  646. /*setup merge_3d configuration */
  647. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  648. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  649. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  650. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  651. phys_enc->hw_pp->merge_3d->idx;
  652. if (phys_enc->hw_pp->ops.setup_3d_mode)
  653. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  654. mode_3d);
  655. }
  656. void sde_encoder_helper_split_config(
  657. struct sde_encoder_phys *phys_enc,
  658. enum sde_intf interface)
  659. {
  660. struct sde_encoder_virt *sde_enc;
  661. struct split_pipe_cfg *cfg;
  662. struct sde_hw_mdp *hw_mdptop;
  663. enum sde_rm_topology_name topology;
  664. struct msm_display_info *disp_info;
  665. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  666. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  667. return;
  668. }
  669. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  670. hw_mdptop = phys_enc->hw_mdptop;
  671. disp_info = &sde_enc->disp_info;
  672. cfg = &phys_enc->hw_intf->cfg;
  673. memset(cfg, 0, sizeof(*cfg));
  674. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  675. return;
  676. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  677. cfg->split_link_en = true;
  678. /**
  679. * disable split modes since encoder will be operating in as the only
  680. * encoder, either for the entire use case in the case of, for example,
  681. * single DSI, or for this frame in the case of left/right only partial
  682. * update.
  683. */
  684. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  685. if (hw_mdptop->ops.setup_split_pipe)
  686. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  687. if (hw_mdptop->ops.setup_pp_split)
  688. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  689. return;
  690. }
  691. cfg->en = true;
  692. cfg->mode = phys_enc->intf_mode;
  693. cfg->intf = interface;
  694. if (cfg->en && phys_enc->ops.needs_single_flush &&
  695. phys_enc->ops.needs_single_flush(phys_enc))
  696. cfg->split_flush_en = true;
  697. topology = sde_connector_get_topology_name(phys_enc->connector);
  698. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  699. cfg->pp_split_slave = cfg->intf;
  700. else
  701. cfg->pp_split_slave = INTF_MAX;
  702. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  703. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  704. if (hw_mdptop->ops.setup_split_pipe)
  705. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  706. } else if (sde_enc->hw_pp[0]) {
  707. /*
  708. * slave encoder
  709. * - determine split index from master index,
  710. * assume master is first pp
  711. */
  712. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  713. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  714. cfg->pp_split_index);
  715. if (hw_mdptop->ops.setup_pp_split)
  716. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  717. }
  718. }
  719. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  720. {
  721. struct sde_encoder_virt *sde_enc;
  722. int i = 0;
  723. if (!drm_enc)
  724. return false;
  725. sde_enc = to_sde_encoder_virt(drm_enc);
  726. if (!sde_enc)
  727. return false;
  728. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  729. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  730. if (phys && phys->in_clone_mode)
  731. return true;
  732. }
  733. return false;
  734. }
  735. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  736. struct drm_crtc *crtc)
  737. {
  738. struct sde_encoder_virt *sde_enc;
  739. int i;
  740. if (!drm_enc)
  741. return false;
  742. sde_enc = to_sde_encoder_virt(drm_enc);
  743. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  744. return false;
  745. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  746. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  747. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  748. return true;
  749. }
  750. return false;
  751. }
  752. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  753. struct drm_crtc_state *crtc_state)
  754. {
  755. struct sde_encoder_virt *sde_enc;
  756. struct sde_crtc_state *sde_crtc_state;
  757. int i = 0;
  758. if (!drm_enc || !crtc_state) {
  759. SDE_DEBUG("invalid params\n");
  760. return;
  761. }
  762. sde_enc = to_sde_encoder_virt(drm_enc);
  763. sde_crtc_state = to_sde_crtc_state(crtc_state);
  764. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  765. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  766. return;
  767. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  768. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  769. if (phys) {
  770. phys->in_clone_mode = true;
  771. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  772. }
  773. }
  774. sde_crtc_state->cwb_enc_mask = 0;
  775. }
  776. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  777. struct drm_crtc_state *crtc_state,
  778. struct drm_connector_state *conn_state)
  779. {
  780. const struct drm_display_mode *mode;
  781. struct drm_display_mode *adj_mode;
  782. int i = 0;
  783. int ret = 0;
  784. mode = &crtc_state->mode;
  785. adj_mode = &crtc_state->adjusted_mode;
  786. /* perform atomic check on the first physical encoder (master) */
  787. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  788. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  789. if (phys && phys->ops.atomic_check)
  790. ret = phys->ops.atomic_check(phys, crtc_state,
  791. conn_state);
  792. else if (phys && phys->ops.mode_fixup)
  793. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  794. ret = -EINVAL;
  795. if (ret) {
  796. SDE_ERROR_ENC(sde_enc,
  797. "mode unsupported, phys idx %d\n", i);
  798. break;
  799. }
  800. }
  801. return ret;
  802. }
  803. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  804. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  805. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  806. {
  807. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  808. int ret = 0;
  809. if (crtc_state->mode_changed || crtc_state->active_changed) {
  810. struct sde_rect mode_roi, roi;
  811. u32 width, height;
  812. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  813. mode_roi.x = 0;
  814. mode_roi.y = 0;
  815. mode_roi.w = width;
  816. mode_roi.h = height;
  817. if (sde_conn_state->rois.num_rects) {
  818. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  819. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  820. SDE_ERROR_ENC(sde_enc,
  821. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  822. roi.x, roi.y, roi.w, roi.h);
  823. ret = -EINVAL;
  824. }
  825. }
  826. if (sde_crtc_state->user_roi_list.num_rects) {
  827. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  828. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  829. SDE_ERROR_ENC(sde_enc,
  830. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  831. roi.x, roi.y, roi.w, roi.h);
  832. ret = -EINVAL;
  833. }
  834. }
  835. }
  836. return ret;
  837. }
  838. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  839. struct drm_crtc_state *crtc_state,
  840. struct drm_connector_state *conn_state,
  841. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  842. struct sde_connector *sde_conn,
  843. struct sde_connector_state *sde_conn_state)
  844. {
  845. int ret = 0;
  846. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  847. struct msm_sub_mode sub_mode;
  848. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  849. struct msm_display_topology *topology = NULL;
  850. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  851. CONNECTOR_PROP_DSC_MODE);
  852. ret = sde_connector_get_mode_info(&sde_conn->base,
  853. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  854. if (ret) {
  855. SDE_ERROR_ENC(sde_enc,
  856. "failed to get mode info, rc = %d\n", ret);
  857. return ret;
  858. }
  859. if (sde_conn_state->mode_info.comp_info.comp_type &&
  860. sde_conn_state->mode_info.comp_info.comp_ratio >=
  861. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  862. SDE_ERROR_ENC(sde_enc,
  863. "invalid compression ratio: %d\n",
  864. sde_conn_state->mode_info.comp_info.comp_ratio);
  865. ret = -EINVAL;
  866. return ret;
  867. }
  868. /* Reserve dynamic resources, indicating atomic_check phase */
  869. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  870. conn_state, true);
  871. if (ret) {
  872. if (ret != -EAGAIN)
  873. SDE_ERROR_ENC(sde_enc,
  874. "RM failed to reserve resources, rc = %d\n", ret);
  875. return ret;
  876. }
  877. /**
  878. * Update connector state with the topology selected for the
  879. * resource set validated. Reset the topology if we are
  880. * de-activating crtc.
  881. */
  882. if (crtc_state->active) {
  883. topology = &sde_conn_state->mode_info.topology;
  884. ret = sde_rm_update_topology(&sde_kms->rm,
  885. conn_state, topology);
  886. if (ret) {
  887. SDE_ERROR_ENC(sde_enc,
  888. "RM failed to update topology, rc: %d\n", ret);
  889. return ret;
  890. }
  891. }
  892. ret = sde_connector_set_blob_data(conn_state->connector,
  893. conn_state,
  894. CONNECTOR_PROP_SDE_INFO);
  895. if (ret) {
  896. SDE_ERROR_ENC(sde_enc,
  897. "connector failed to update info, rc: %d\n",
  898. ret);
  899. return ret;
  900. }
  901. }
  902. return ret;
  903. }
  904. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  905. {
  906. struct sde_connector *sde_conn = NULL;
  907. struct sde_kms *sde_kms = NULL;
  908. struct drm_connector *conn = NULL;
  909. if (!drm_enc) {
  910. SDE_ERROR("invalid drm encoder\n");
  911. return false;
  912. }
  913. sde_kms = sde_encoder_get_kms(drm_enc);
  914. if (!sde_kms)
  915. return false;
  916. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  917. if (!conn || !conn->state)
  918. return false;
  919. sde_conn = to_sde_connector(conn);
  920. if (!sde_conn)
  921. return false;
  922. return sde_connector_is_line_insertion_supported(sde_conn);
  923. }
  924. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  925. u32 *qsync_fps, struct drm_connector_state *conn_state)
  926. {
  927. struct sde_encoder_virt *sde_enc;
  928. int rc = 0;
  929. struct sde_connector *sde_conn;
  930. if (!qsync_fps)
  931. return;
  932. *qsync_fps = 0;
  933. if (!drm_enc) {
  934. SDE_ERROR("invalid drm encoder\n");
  935. return;
  936. }
  937. sde_enc = to_sde_encoder_virt(drm_enc);
  938. if (!sde_enc->cur_master) {
  939. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  940. return;
  941. }
  942. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  943. if (sde_conn->ops.get_qsync_min_fps)
  944. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  945. if (rc < 0) {
  946. SDE_ERROR("invalid qsync min fps %d\n", rc);
  947. return;
  948. }
  949. *qsync_fps = rc;
  950. }
  951. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  952. struct sde_connector_state *sde_conn_state, u32 step)
  953. {
  954. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  955. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  956. u32 min_fps, req_fps = 0;
  957. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  958. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  959. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  960. CONNECTOR_PROP_QSYNC_MODE);
  961. if (has_panel_req) {
  962. if (!sde_conn->ops.get_avr_step_req) {
  963. SDE_ERROR("unable to retrieve required step rate\n");
  964. return -EINVAL;
  965. }
  966. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  967. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  968. if (qsync_mode && req_fps != step) {
  969. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  970. step, req_fps, nom_fps);
  971. return -EINVAL;
  972. }
  973. }
  974. if (!step)
  975. return 0;
  976. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  977. &sde_conn_state->base);
  978. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  979. (vtotal * nom_fps) % step) {
  980. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  981. min_fps, step, vtotal);
  982. return -EINVAL;
  983. }
  984. return 0;
  985. }
  986. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  987. struct sde_connector_state *sde_conn_state)
  988. {
  989. int rc = 0;
  990. u32 avr_step;
  991. bool qsync_dirty, has_modeset;
  992. struct drm_connector_state *conn_state = &sde_conn_state->base;
  993. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  994. CONNECTOR_PROP_QSYNC_MODE);
  995. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  996. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  997. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  998. if (has_modeset && qsync_dirty && (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  999. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  1000. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  1001. sde_conn_state->msm_mode.private_flags);
  1002. return -EINVAL;
  1003. }
  1004. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  1005. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  1006. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  1007. return rc;
  1008. }
  1009. static int sde_encoder_virt_atomic_check(
  1010. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1011. struct drm_connector_state *conn_state)
  1012. {
  1013. struct sde_encoder_virt *sde_enc;
  1014. struct sde_kms *sde_kms;
  1015. const struct drm_display_mode *mode;
  1016. struct drm_display_mode *adj_mode;
  1017. struct sde_connector *sde_conn = NULL;
  1018. struct sde_connector_state *sde_conn_state = NULL;
  1019. struct sde_crtc_state *sde_crtc_state = NULL;
  1020. enum sde_rm_topology_name old_top;
  1021. enum sde_rm_topology_name top_name;
  1022. struct msm_display_info *disp_info;
  1023. int ret = 0;
  1024. if (!drm_enc || !crtc_state || !conn_state) {
  1025. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1026. !drm_enc, !crtc_state, !conn_state);
  1027. return -EINVAL;
  1028. }
  1029. sde_enc = to_sde_encoder_virt(drm_enc);
  1030. disp_info = &sde_enc->disp_info;
  1031. SDE_DEBUG_ENC(sde_enc, "\n");
  1032. sde_kms = sde_encoder_get_kms(drm_enc);
  1033. if (!sde_kms)
  1034. return -EINVAL;
  1035. mode = &crtc_state->mode;
  1036. adj_mode = &crtc_state->adjusted_mode;
  1037. sde_conn = to_sde_connector(conn_state->connector);
  1038. sde_conn_state = to_sde_connector_state(conn_state);
  1039. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1040. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1041. if (ret)
  1042. return ret;
  1043. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1044. crtc_state->active_changed, crtc_state->connectors_changed);
  1045. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1046. conn_state);
  1047. if (ret)
  1048. return ret;
  1049. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1050. conn_state, sde_conn_state, sde_crtc_state);
  1051. if (ret)
  1052. return ret;
  1053. /**
  1054. * record topology in previous atomic state to be able to handle
  1055. * topology transitions correctly.
  1056. */
  1057. old_top = sde_connector_get_property(conn_state,
  1058. CONNECTOR_PROP_TOPOLOGY_NAME);
  1059. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1060. if (ret)
  1061. return ret;
  1062. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1063. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1064. if (ret)
  1065. return ret;
  1066. top_name = sde_connector_get_property(conn_state,
  1067. CONNECTOR_PROP_TOPOLOGY_NAME);
  1068. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1069. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1070. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1071. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1072. top_name);
  1073. return -EINVAL;
  1074. }
  1075. }
  1076. ret = sde_connector_roi_v1_check_roi(conn_state);
  1077. if (ret) {
  1078. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1079. ret);
  1080. return ret;
  1081. }
  1082. drm_mode_set_crtcinfo(adj_mode, 0);
  1083. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1084. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1085. sde_conn_state->msm_mode.private_flags,
  1086. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1087. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1088. return ret;
  1089. }
  1090. static void _sde_encoder_get_connector_roi(
  1091. struct sde_encoder_virt *sde_enc,
  1092. struct sde_rect *merged_conn_roi)
  1093. {
  1094. struct drm_connector *drm_conn;
  1095. struct sde_connector_state *c_state;
  1096. if (!sde_enc || !merged_conn_roi)
  1097. return;
  1098. drm_conn = sde_enc->phys_encs[0]->connector;
  1099. if (!drm_conn || !drm_conn->state)
  1100. return;
  1101. c_state = to_sde_connector_state(drm_conn->state);
  1102. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1103. }
  1104. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1105. {
  1106. struct sde_encoder_virt *sde_enc;
  1107. struct drm_connector *drm_conn;
  1108. struct drm_display_mode *adj_mode;
  1109. struct sde_rect roi;
  1110. if (!drm_enc) {
  1111. SDE_ERROR("invalid encoder parameter\n");
  1112. return -EINVAL;
  1113. }
  1114. sde_enc = to_sde_encoder_virt(drm_enc);
  1115. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1116. SDE_ERROR("invalid crtc parameter\n");
  1117. return -EINVAL;
  1118. }
  1119. if (!sde_enc->cur_master) {
  1120. SDE_ERROR("invalid cur_master parameter\n");
  1121. return -EINVAL;
  1122. }
  1123. adj_mode = &sde_enc->cur_master->cached_mode;
  1124. drm_conn = sde_enc->cur_master->connector;
  1125. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1126. if (sde_kms_rect_is_null(&roi)) {
  1127. roi.w = adj_mode->hdisplay;
  1128. roi.h = adj_mode->vdisplay;
  1129. }
  1130. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1131. sizeof(sde_enc->prv_conn_roi));
  1132. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1133. return 0;
  1134. }
  1135. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1136. {
  1137. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1138. struct sde_kms *sde_kms;
  1139. struct sde_hw_mdp *hw_mdptop;
  1140. struct sde_encoder_virt *sde_enc;
  1141. int i;
  1142. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1143. if (!sde_enc) {
  1144. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1145. return;
  1146. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1147. SDE_ERROR("invalid num phys enc %d/%d\n",
  1148. sde_enc->num_phys_encs,
  1149. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1150. return;
  1151. }
  1152. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1153. if (!sde_kms) {
  1154. SDE_ERROR("invalid sde_kms\n");
  1155. return;
  1156. }
  1157. hw_mdptop = sde_kms->hw_mdp;
  1158. if (!hw_mdptop) {
  1159. SDE_ERROR("invalid mdptop\n");
  1160. return;
  1161. }
  1162. if (hw_mdptop->ops.setup_vsync_source) {
  1163. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1164. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1165. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1166. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1167. vsync_cfg.vsync_source = vsync_source;
  1168. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1169. }
  1170. }
  1171. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1172. struct msm_display_info *disp_info)
  1173. {
  1174. struct sde_encoder_phys *phys;
  1175. struct sde_connector *sde_conn;
  1176. int i;
  1177. u32 vsync_source;
  1178. if (!sde_enc || !disp_info) {
  1179. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1180. sde_enc != NULL, disp_info != NULL);
  1181. return;
  1182. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1183. SDE_ERROR("invalid num phys enc %d/%d\n",
  1184. sde_enc->num_phys_encs,
  1185. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1186. return;
  1187. }
  1188. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1189. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1190. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1191. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1192. else
  1193. vsync_source = sde_enc->te_source;
  1194. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1195. disp_info->is_te_using_watchdog_timer);
  1196. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1197. phys = sde_enc->phys_encs[i];
  1198. if (phys && phys->ops.setup_vsync_source)
  1199. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1200. }
  1201. }
  1202. }
  1203. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1204. bool watchdog_te)
  1205. {
  1206. struct sde_encoder_virt *sde_enc;
  1207. struct msm_display_info disp_info;
  1208. if (!drm_enc) {
  1209. pr_err("invalid drm encoder\n");
  1210. return -EINVAL;
  1211. }
  1212. sde_enc = to_sde_encoder_virt(drm_enc);
  1213. sde_encoder_control_te(drm_enc, false);
  1214. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1215. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1216. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1217. sde_encoder_control_te(drm_enc, true);
  1218. return 0;
  1219. }
  1220. static int _sde_encoder_rsc_client_update_vsync_wait(
  1221. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1222. int wait_vblank_crtc_id)
  1223. {
  1224. int wait_refcount = 0, ret = 0;
  1225. int pipe = -1;
  1226. int wait_count = 0;
  1227. struct drm_crtc *primary_crtc;
  1228. struct drm_crtc *crtc;
  1229. crtc = sde_enc->crtc;
  1230. if (wait_vblank_crtc_id)
  1231. wait_refcount =
  1232. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1233. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1234. SDE_EVTLOG_FUNC_ENTRY);
  1235. if (crtc->base.id != wait_vblank_crtc_id) {
  1236. primary_crtc = drm_crtc_find(drm_enc->dev,
  1237. NULL, wait_vblank_crtc_id);
  1238. if (!primary_crtc) {
  1239. SDE_ERROR_ENC(sde_enc,
  1240. "failed to find primary crtc id %d\n",
  1241. wait_vblank_crtc_id);
  1242. return -EINVAL;
  1243. }
  1244. pipe = drm_crtc_index(primary_crtc);
  1245. }
  1246. /**
  1247. * note: VBLANK is expected to be enabled at this point in
  1248. * resource control state machine if on primary CRTC
  1249. */
  1250. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1251. if (sde_rsc_client_is_state_update_complete(
  1252. sde_enc->rsc_client))
  1253. break;
  1254. if (crtc->base.id == wait_vblank_crtc_id)
  1255. ret = sde_encoder_wait_for_event(drm_enc,
  1256. MSM_ENC_VBLANK);
  1257. else
  1258. drm_wait_one_vblank(drm_enc->dev, pipe);
  1259. if (ret) {
  1260. SDE_ERROR_ENC(sde_enc,
  1261. "wait for vblank failed ret:%d\n", ret);
  1262. /**
  1263. * rsc hardware may hang without vsync. avoid rsc hang
  1264. * by generating the vsync from watchdog timer.
  1265. */
  1266. if (crtc->base.id == wait_vblank_crtc_id)
  1267. sde_encoder_helper_switch_vsync(drm_enc, true);
  1268. }
  1269. }
  1270. if (wait_count >= MAX_RSC_WAIT)
  1271. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1272. SDE_EVTLOG_ERROR);
  1273. if (wait_refcount)
  1274. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1275. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1276. SDE_EVTLOG_FUNC_EXIT);
  1277. return ret;
  1278. }
  1279. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1280. {
  1281. struct sde_encoder_virt *sde_enc;
  1282. struct msm_display_info *disp_info;
  1283. struct sde_rsc_cmd_config *rsc_config;
  1284. struct drm_crtc *crtc;
  1285. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1286. int ret;
  1287. /**
  1288. * Already checked drm_enc, sde_enc is valid in function
  1289. * _sde_encoder_update_rsc_client() which pass the parameters
  1290. * to this function.
  1291. */
  1292. sde_enc = to_sde_encoder_virt(drm_enc);
  1293. crtc = sde_enc->crtc;
  1294. disp_info = &sde_enc->disp_info;
  1295. rsc_config = &sde_enc->rsc_config;
  1296. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1297. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1298. /* update it only once */
  1299. sde_enc->rsc_state_init = true;
  1300. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1301. rsc_state, rsc_config, crtc->base.id,
  1302. &wait_vblank_crtc_id);
  1303. } else {
  1304. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1305. rsc_state, NULL, crtc->base.id,
  1306. &wait_vblank_crtc_id);
  1307. }
  1308. /**
  1309. * if RSC performed a state change that requires a VBLANK wait, it will
  1310. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1311. *
  1312. * if we are the primary display, we will need to enable and wait
  1313. * locally since we hold the commit thread
  1314. *
  1315. * if we are an external display, we must send a signal to the primary
  1316. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1317. * by the primary panel's VBLANK signals
  1318. */
  1319. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1320. if (ret) {
  1321. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1322. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1323. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1324. sde_enc, wait_vblank_crtc_id);
  1325. }
  1326. return ret;
  1327. }
  1328. static int _sde_encoder_update_rsc_client(
  1329. struct drm_encoder *drm_enc, bool enable)
  1330. {
  1331. struct sde_encoder_virt *sde_enc;
  1332. struct drm_crtc *crtc;
  1333. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1334. struct sde_rsc_cmd_config *rsc_config;
  1335. int ret;
  1336. struct msm_display_info *disp_info;
  1337. struct msm_mode_info *mode_info;
  1338. u32 qsync_mode = 0, v_front_porch;
  1339. struct drm_display_mode *mode;
  1340. bool is_vid_mode;
  1341. struct drm_encoder *enc;
  1342. if (!drm_enc || !drm_enc->dev) {
  1343. SDE_ERROR("invalid encoder arguments\n");
  1344. return -EINVAL;
  1345. }
  1346. sde_enc = to_sde_encoder_virt(drm_enc);
  1347. mode_info = &sde_enc->mode_info;
  1348. crtc = sde_enc->crtc;
  1349. if (!sde_enc->crtc) {
  1350. SDE_ERROR("invalid crtc parameter\n");
  1351. return -EINVAL;
  1352. }
  1353. disp_info = &sde_enc->disp_info;
  1354. rsc_config = &sde_enc->rsc_config;
  1355. if (!sde_enc->rsc_client) {
  1356. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1357. return 0;
  1358. }
  1359. /**
  1360. * only primary command mode panel without Qsync can request CMD state.
  1361. * all other panels/displays can request for VID state including
  1362. * secondary command mode panel.
  1363. * Clone mode encoder can request CLK STATE only.
  1364. */
  1365. if (sde_enc->cur_master) {
  1366. qsync_mode = sde_connector_get_qsync_mode(
  1367. sde_enc->cur_master->connector);
  1368. sde_enc->autorefresh_solver_disable =
  1369. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1370. }
  1371. /* left primary encoder keep vote */
  1372. if (sde_encoder_in_clone_mode(drm_enc)) {
  1373. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1374. return 0;
  1375. }
  1376. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1377. (disp_info->display_type && qsync_mode) ||
  1378. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1379. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1380. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1381. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1382. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1383. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1384. drm_for_each_encoder(enc, drm_enc->dev) {
  1385. if (enc->base.id != drm_enc->base.id &&
  1386. sde_encoder_in_cont_splash(enc))
  1387. rsc_state = SDE_RSC_CLK_STATE;
  1388. }
  1389. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1390. MSM_DISPLAY_VIDEO_MODE);
  1391. mode = &sde_enc->crtc->state->mode;
  1392. v_front_porch = mode->vsync_start - mode->vdisplay;
  1393. /* compare specific items and reconfigure the rsc */
  1394. if ((rsc_config->fps != mode_info->frame_rate) ||
  1395. (rsc_config->vtotal != mode_info->vtotal) ||
  1396. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1397. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1398. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1399. rsc_config->fps = mode_info->frame_rate;
  1400. rsc_config->vtotal = mode_info->vtotal;
  1401. rsc_config->prefill_lines = mode_info->prefill_lines;
  1402. rsc_config->jitter_numer = mode_info->jitter_numer;
  1403. rsc_config->jitter_denom = mode_info->jitter_denom;
  1404. sde_enc->rsc_state_init = false;
  1405. }
  1406. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1407. rsc_config->fps, sde_enc->rsc_state_init);
  1408. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1409. return ret;
  1410. }
  1411. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1412. {
  1413. struct sde_encoder_virt *sde_enc;
  1414. int i;
  1415. if (!drm_enc) {
  1416. SDE_ERROR("invalid encoder\n");
  1417. return;
  1418. }
  1419. sde_enc = to_sde_encoder_virt(drm_enc);
  1420. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1421. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1422. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1423. if (phys && phys->ops.irq_control)
  1424. phys->ops.irq_control(phys, enable);
  1425. }
  1426. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1427. }
  1428. /* keep track of the userspace vblank during modeset */
  1429. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1430. u32 sw_event)
  1431. {
  1432. struct sde_encoder_virt *sde_enc;
  1433. bool enable;
  1434. int i;
  1435. if (!drm_enc) {
  1436. SDE_ERROR("invalid encoder\n");
  1437. return;
  1438. }
  1439. sde_enc = to_sde_encoder_virt(drm_enc);
  1440. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1441. sw_event, sde_enc->vblank_enabled);
  1442. /* nothing to do if vblank not enabled by userspace */
  1443. if (!sde_enc->vblank_enabled)
  1444. return;
  1445. /* disable vblank on pre_modeset */
  1446. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1447. enable = false;
  1448. /* enable vblank on post_modeset */
  1449. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1450. enable = true;
  1451. else
  1452. return;
  1453. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1454. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1455. if (phys && phys->ops.control_vblank_irq)
  1456. phys->ops.control_vblank_irq(phys, enable);
  1457. }
  1458. }
  1459. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1460. {
  1461. struct sde_encoder_virt *sde_enc;
  1462. if (!drm_enc)
  1463. return NULL;
  1464. sde_enc = to_sde_encoder_virt(drm_enc);
  1465. return sde_enc->rsc_client;
  1466. }
  1467. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1468. bool enable)
  1469. {
  1470. struct sde_kms *sde_kms;
  1471. struct sde_encoder_virt *sde_enc;
  1472. int rc;
  1473. sde_enc = to_sde_encoder_virt(drm_enc);
  1474. sde_kms = sde_encoder_get_kms(drm_enc);
  1475. if (!sde_kms)
  1476. return -EINVAL;
  1477. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1478. SDE_EVT32(DRMID(drm_enc), enable);
  1479. if (!sde_enc->cur_master) {
  1480. SDE_ERROR("encoder master not set\n");
  1481. return -EINVAL;
  1482. }
  1483. if (enable) {
  1484. /* enable SDE core clks */
  1485. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1486. if (rc < 0) {
  1487. SDE_ERROR("failed to enable power resource %d\n", rc);
  1488. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1489. return rc;
  1490. }
  1491. sde_enc->elevated_ahb_vote = true;
  1492. /* enable DSI clks */
  1493. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1494. true);
  1495. if (rc) {
  1496. SDE_ERROR("failed to enable clk control %d\n", rc);
  1497. pm_runtime_put_sync(drm_enc->dev->dev);
  1498. return rc;
  1499. }
  1500. /* enable all the irq */
  1501. sde_encoder_irq_control(drm_enc, true);
  1502. _sde_encoder_pm_qos_add_request(drm_enc);
  1503. } else {
  1504. _sde_encoder_pm_qos_remove_request(drm_enc);
  1505. /* disable all the irq */
  1506. sde_encoder_irq_control(drm_enc, false);
  1507. /* disable DSI clks */
  1508. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1509. /* disable SDE core clks */
  1510. pm_runtime_put_sync(drm_enc->dev->dev);
  1511. }
  1512. return 0;
  1513. }
  1514. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1515. bool enable, u32 frame_count)
  1516. {
  1517. struct sde_encoder_virt *sde_enc;
  1518. int i;
  1519. if (!drm_enc) {
  1520. SDE_ERROR("invalid encoder\n");
  1521. return;
  1522. }
  1523. sde_enc = to_sde_encoder_virt(drm_enc);
  1524. if (!sde_enc->misr_reconfigure)
  1525. return;
  1526. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1527. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1528. if (!phys || !phys->ops.setup_misr)
  1529. continue;
  1530. phys->ops.setup_misr(phys, enable, frame_count);
  1531. }
  1532. sde_enc->misr_reconfigure = false;
  1533. }
  1534. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1535. unsigned int type, unsigned int code, int value)
  1536. {
  1537. struct drm_encoder *drm_enc = NULL;
  1538. struct sde_encoder_virt *sde_enc = NULL;
  1539. struct msm_drm_thread *disp_thread = NULL;
  1540. struct msm_drm_private *priv = NULL;
  1541. if (!handle || !handle->handler || !handle->handler->private) {
  1542. SDE_ERROR("invalid encoder for the input event\n");
  1543. return;
  1544. }
  1545. drm_enc = (struct drm_encoder *)handle->handler->private;
  1546. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1547. SDE_ERROR("invalid parameters\n");
  1548. return;
  1549. }
  1550. priv = drm_enc->dev->dev_private;
  1551. sde_enc = to_sde_encoder_virt(drm_enc);
  1552. if (!sde_enc->crtc || (sde_enc->crtc->index
  1553. >= ARRAY_SIZE(priv->disp_thread))) {
  1554. SDE_DEBUG_ENC(sde_enc,
  1555. "invalid cached CRTC: %d or crtc index: %d\n",
  1556. sde_enc->crtc == NULL,
  1557. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1558. return;
  1559. }
  1560. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1561. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1562. kthread_queue_work(&disp_thread->worker,
  1563. &sde_enc->input_event_work);
  1564. }
  1565. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1566. {
  1567. struct sde_encoder_virt *sde_enc;
  1568. if (!drm_enc) {
  1569. SDE_ERROR("invalid encoder\n");
  1570. return;
  1571. }
  1572. sde_enc = to_sde_encoder_virt(drm_enc);
  1573. /* return early if there is no state change */
  1574. if (sde_enc->idle_pc_enabled == enable)
  1575. return;
  1576. sde_enc->idle_pc_enabled = enable;
  1577. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1578. SDE_EVT32(sde_enc->idle_pc_enabled);
  1579. }
  1580. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1581. u32 sw_event)
  1582. {
  1583. struct drm_encoder *drm_enc = &sde_enc->base;
  1584. struct msm_drm_private *priv;
  1585. unsigned int lp, idle_pc_duration;
  1586. struct msm_drm_thread *disp_thread;
  1587. /* return early if called from esd thread */
  1588. if (sde_enc->delay_kickoff)
  1589. return;
  1590. /* set idle timeout based on master connector's lp value */
  1591. if (sde_enc->cur_master)
  1592. lp = sde_connector_get_lp(
  1593. sde_enc->cur_master->connector);
  1594. else
  1595. lp = SDE_MODE_DPMS_ON;
  1596. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1597. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1598. else
  1599. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1600. priv = drm_enc->dev->dev_private;
  1601. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1602. kthread_mod_delayed_work(
  1603. &disp_thread->worker,
  1604. &sde_enc->delayed_off_work,
  1605. msecs_to_jiffies(idle_pc_duration));
  1606. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1607. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1608. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1609. sw_event);
  1610. }
  1611. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1612. u32 sw_event)
  1613. {
  1614. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1615. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1616. sw_event);
  1617. }
  1618. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1619. {
  1620. struct sde_encoder_virt *sde_enc;
  1621. if (!encoder)
  1622. return;
  1623. sde_enc = to_sde_encoder_virt(encoder);
  1624. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1625. }
  1626. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1627. u32 sw_event)
  1628. {
  1629. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1630. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1631. else
  1632. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1633. }
  1634. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1635. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1636. {
  1637. int ret = 0;
  1638. mutex_lock(&sde_enc->rc_lock);
  1639. /* return if the resource control is already in ON state */
  1640. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1641. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1642. sw_event);
  1643. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1644. SDE_EVTLOG_FUNC_CASE1);
  1645. goto end;
  1646. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1647. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1648. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1649. sw_event, sde_enc->rc_state);
  1650. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1651. SDE_EVTLOG_ERROR);
  1652. goto end;
  1653. }
  1654. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1655. sde_encoder_irq_control(drm_enc, true);
  1656. _sde_encoder_pm_qos_add_request(drm_enc);
  1657. } else {
  1658. /* enable all the clks and resources */
  1659. ret = _sde_encoder_resource_control_helper(drm_enc,
  1660. true);
  1661. if (ret) {
  1662. SDE_ERROR_ENC(sde_enc,
  1663. "sw_event:%d, rc in state %d\n",
  1664. sw_event, sde_enc->rc_state);
  1665. SDE_EVT32(DRMID(drm_enc), sw_event,
  1666. sde_enc->rc_state,
  1667. SDE_EVTLOG_ERROR);
  1668. goto end;
  1669. }
  1670. _sde_encoder_update_rsc_client(drm_enc, true);
  1671. }
  1672. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1673. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1674. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1675. end:
  1676. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1677. mutex_unlock(&sde_enc->rc_lock);
  1678. return ret;
  1679. }
  1680. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1681. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1682. {
  1683. /* cancel delayed off work, if any */
  1684. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1685. mutex_lock(&sde_enc->rc_lock);
  1686. if (is_vid_mode &&
  1687. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1688. sde_encoder_irq_control(drm_enc, true);
  1689. }
  1690. /* skip if is already OFF or IDLE, resources are off already */
  1691. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1692. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1693. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1694. sw_event, sde_enc->rc_state);
  1695. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1696. SDE_EVTLOG_FUNC_CASE3);
  1697. goto end;
  1698. }
  1699. /**
  1700. * IRQs are still enabled currently, which allows wait for
  1701. * VBLANK which RSC may require to correctly transition to OFF
  1702. */
  1703. _sde_encoder_update_rsc_client(drm_enc, false);
  1704. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1705. SDE_ENC_RC_STATE_PRE_OFF,
  1706. SDE_EVTLOG_FUNC_CASE3);
  1707. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1708. end:
  1709. mutex_unlock(&sde_enc->rc_lock);
  1710. return 0;
  1711. }
  1712. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1713. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1714. {
  1715. int ret = 0;
  1716. mutex_lock(&sde_enc->rc_lock);
  1717. /* return if the resource control is already in OFF state */
  1718. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1719. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1720. sw_event);
  1721. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1722. SDE_EVTLOG_FUNC_CASE4);
  1723. goto end;
  1724. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1725. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1726. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1727. sw_event, sde_enc->rc_state);
  1728. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1729. SDE_EVTLOG_ERROR);
  1730. ret = -EINVAL;
  1731. goto end;
  1732. }
  1733. /**
  1734. * expect to arrive here only if in either idle state or pre-off
  1735. * and in IDLE state the resources are already disabled
  1736. */
  1737. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1738. _sde_encoder_resource_control_helper(drm_enc, false);
  1739. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1740. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1741. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1742. end:
  1743. mutex_unlock(&sde_enc->rc_lock);
  1744. return ret;
  1745. }
  1746. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1747. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1748. {
  1749. int ret = 0;
  1750. mutex_lock(&sde_enc->rc_lock);
  1751. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1752. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1753. sw_event);
  1754. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1755. SDE_EVTLOG_FUNC_CASE5);
  1756. goto end;
  1757. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1758. /* enable all the clks and resources */
  1759. ret = _sde_encoder_resource_control_helper(drm_enc,
  1760. true);
  1761. if (ret) {
  1762. SDE_ERROR_ENC(sde_enc,
  1763. "sw_event:%d, rc in state %d\n",
  1764. sw_event, sde_enc->rc_state);
  1765. SDE_EVT32(DRMID(drm_enc), sw_event,
  1766. sde_enc->rc_state,
  1767. SDE_EVTLOG_ERROR);
  1768. goto end;
  1769. }
  1770. _sde_encoder_update_rsc_client(drm_enc, true);
  1771. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1772. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1773. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1774. }
  1775. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1776. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1777. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1778. _sde_encoder_pm_qos_remove_request(drm_enc);
  1779. end:
  1780. mutex_unlock(&sde_enc->rc_lock);
  1781. return ret;
  1782. }
  1783. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1784. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1785. {
  1786. int ret = 0;
  1787. mutex_lock(&sde_enc->rc_lock);
  1788. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1789. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1790. sw_event);
  1791. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1792. SDE_EVTLOG_FUNC_CASE5);
  1793. goto end;
  1794. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1795. SDE_ERROR_ENC(sde_enc,
  1796. "sw_event:%d, rc:%d !MODESET state\n",
  1797. sw_event, sde_enc->rc_state);
  1798. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1799. SDE_EVTLOG_ERROR);
  1800. ret = -EINVAL;
  1801. goto end;
  1802. }
  1803. /* toggle te bit to update vsync source for sim cmd mode panels */
  1804. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  1805. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  1806. sde_encoder_control_te(drm_enc, false);
  1807. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  1808. sde_encoder_control_te(drm_enc, true);
  1809. }
  1810. _sde_encoder_update_rsc_client(drm_enc, true);
  1811. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1812. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1813. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1814. _sde_encoder_pm_qos_add_request(drm_enc);
  1815. end:
  1816. mutex_unlock(&sde_enc->rc_lock);
  1817. return ret;
  1818. }
  1819. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1820. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1821. {
  1822. struct msm_drm_private *priv;
  1823. struct sde_kms *sde_kms;
  1824. struct drm_crtc *crtc = drm_enc->crtc;
  1825. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1826. struct sde_connector *sde_conn;
  1827. int crtc_id = 0;
  1828. priv = drm_enc->dev->dev_private;
  1829. sde_kms = to_sde_kms(priv->kms);
  1830. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1831. mutex_lock(&sde_enc->rc_lock);
  1832. if (sde_conn->panel_dead) {
  1833. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1834. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1835. goto end;
  1836. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1837. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1838. sw_event, sde_enc->rc_state);
  1839. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1840. goto end;
  1841. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1842. sde_crtc->kickoff_in_progress) {
  1843. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1844. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1845. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1846. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1847. goto end;
  1848. }
  1849. crtc_id = drm_crtc_index(crtc);
  1850. if (is_vid_mode) {
  1851. sde_encoder_irq_control(drm_enc, false);
  1852. _sde_encoder_pm_qos_remove_request(drm_enc);
  1853. } else {
  1854. if (priv->event_thread[crtc_id].thread)
  1855. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  1856. /* disable all the clks and resources */
  1857. _sde_encoder_update_rsc_client(drm_enc, false);
  1858. _sde_encoder_resource_control_helper(drm_enc, false);
  1859. if (!sde_kms->perf.bw_vote_mode)
  1860. memset(&sde_crtc->cur_perf, 0,
  1861. sizeof(struct sde_core_perf_params));
  1862. }
  1863. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1864. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1865. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1866. end:
  1867. mutex_unlock(&sde_enc->rc_lock);
  1868. return 0;
  1869. }
  1870. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1871. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1872. struct msm_drm_private *priv, bool is_vid_mode)
  1873. {
  1874. bool autorefresh_enabled = false;
  1875. struct msm_drm_thread *disp_thread;
  1876. int ret = 0;
  1877. if (!sde_enc->crtc ||
  1878. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1879. SDE_DEBUG_ENC(sde_enc,
  1880. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1881. sde_enc->crtc == NULL,
  1882. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1883. sw_event);
  1884. return -EINVAL;
  1885. }
  1886. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1887. mutex_lock(&sde_enc->rc_lock);
  1888. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1889. if (sde_enc->cur_master &&
  1890. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1891. autorefresh_enabled =
  1892. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1893. sde_enc->cur_master);
  1894. if (autorefresh_enabled) {
  1895. SDE_DEBUG_ENC(sde_enc,
  1896. "not handling early wakeup since auto refresh is enabled\n");
  1897. goto end;
  1898. }
  1899. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1900. kthread_mod_delayed_work(&disp_thread->worker,
  1901. &sde_enc->delayed_off_work,
  1902. msecs_to_jiffies(
  1903. IDLE_POWERCOLLAPSE_DURATION));
  1904. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1905. /* enable all the clks and resources */
  1906. ret = _sde_encoder_resource_control_helper(drm_enc,
  1907. true);
  1908. if (ret) {
  1909. SDE_ERROR_ENC(sde_enc,
  1910. "sw_event:%d, rc in state %d\n",
  1911. sw_event, sde_enc->rc_state);
  1912. SDE_EVT32(DRMID(drm_enc), sw_event,
  1913. sde_enc->rc_state,
  1914. SDE_EVTLOG_ERROR);
  1915. goto end;
  1916. }
  1917. _sde_encoder_update_rsc_client(drm_enc, true);
  1918. /*
  1919. * In some cases, commit comes with slight delay
  1920. * (> 80 ms)after early wake up, prevent clock switch
  1921. * off to avoid jank in next update. So, increase the
  1922. * command mode idle timeout sufficiently to prevent
  1923. * such case.
  1924. */
  1925. kthread_mod_delayed_work(&disp_thread->worker,
  1926. &sde_enc->delayed_off_work,
  1927. msecs_to_jiffies(
  1928. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1929. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1930. }
  1931. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1932. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1933. end:
  1934. mutex_unlock(&sde_enc->rc_lock);
  1935. return ret;
  1936. }
  1937. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1938. u32 sw_event)
  1939. {
  1940. struct sde_encoder_virt *sde_enc;
  1941. struct msm_drm_private *priv;
  1942. int ret = 0;
  1943. bool is_vid_mode = false;
  1944. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1945. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1946. sw_event);
  1947. return -EINVAL;
  1948. }
  1949. sde_enc = to_sde_encoder_virt(drm_enc);
  1950. priv = drm_enc->dev->dev_private;
  1951. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1952. is_vid_mode = true;
  1953. /*
  1954. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1955. * events and return early for other events (ie wb display).
  1956. */
  1957. if (!sde_enc->idle_pc_enabled &&
  1958. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1959. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1960. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1961. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1962. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1963. return 0;
  1964. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1965. sw_event, sde_enc->idle_pc_enabled);
  1966. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1967. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1968. switch (sw_event) {
  1969. case SDE_ENC_RC_EVENT_KICKOFF:
  1970. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1971. is_vid_mode);
  1972. break;
  1973. case SDE_ENC_RC_EVENT_PRE_STOP:
  1974. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1975. is_vid_mode);
  1976. break;
  1977. case SDE_ENC_RC_EVENT_STOP:
  1978. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1979. break;
  1980. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1981. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1982. break;
  1983. case SDE_ENC_RC_EVENT_POST_MODESET:
  1984. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1985. break;
  1986. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1987. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1988. is_vid_mode);
  1989. break;
  1990. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1991. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1992. priv, is_vid_mode);
  1993. break;
  1994. default:
  1995. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1996. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1997. break;
  1998. }
  1999. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2000. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2001. return ret;
  2002. }
  2003. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2004. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  2005. {
  2006. int i = 0;
  2007. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2008. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2009. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2010. if (poms_to_vid)
  2011. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2012. else if (poms_to_cmd)
  2013. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2014. _sde_encoder_update_rsc_client(drm_enc, true);
  2015. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2016. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2017. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2018. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2019. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2020. SDE_EVTLOG_FUNC_CASE1);
  2021. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2022. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2023. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2024. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2025. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2026. SDE_EVTLOG_FUNC_CASE2);
  2027. }
  2028. }
  2029. struct drm_connector *sde_encoder_get_connector(
  2030. struct drm_device *dev, struct drm_encoder *drm_enc)
  2031. {
  2032. struct drm_connector_list_iter conn_iter;
  2033. struct drm_connector *conn = NULL, *conn_search;
  2034. drm_connector_list_iter_begin(dev, &conn_iter);
  2035. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2036. if (conn_search->encoder == drm_enc) {
  2037. conn = conn_search;
  2038. break;
  2039. }
  2040. }
  2041. drm_connector_list_iter_end(&conn_iter);
  2042. return conn;
  2043. }
  2044. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2045. {
  2046. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2047. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2048. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2049. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2050. struct sde_rm_hw_request request_hw;
  2051. int i, j;
  2052. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2053. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2054. sde_enc->hw_pp[i] = NULL;
  2055. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2056. break;
  2057. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2058. }
  2059. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2060. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2061. if (phys) {
  2062. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2063. SDE_HW_BLK_QDSS);
  2064. for (j = 0; j < QDSS_MAX; j++) {
  2065. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2066. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2067. break;
  2068. }
  2069. }
  2070. }
  2071. }
  2072. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2073. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2074. sde_enc->hw_dsc[i] = NULL;
  2075. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2076. break;
  2077. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2078. }
  2079. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2080. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2081. sde_enc->hw_vdc[i] = NULL;
  2082. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2083. break;
  2084. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2085. }
  2086. /* Get PP for DSC configuration */
  2087. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2088. struct sde_hw_pingpong *pp = NULL;
  2089. unsigned long features = 0;
  2090. if (!sde_enc->hw_dsc[i])
  2091. continue;
  2092. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2093. request_hw.type = SDE_HW_BLK_PINGPONG;
  2094. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2095. break;
  2096. pp = to_sde_hw_pingpong(request_hw.hw);
  2097. features = pp->ops.get_hw_caps(pp);
  2098. if (test_bit(SDE_PINGPONG_DSC, &features))
  2099. sde_enc->hw_dsc_pp[i] = pp;
  2100. else
  2101. sde_enc->hw_dsc_pp[i] = NULL;
  2102. }
  2103. }
  2104. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2105. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2106. {
  2107. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2108. enum sde_intf_mode intf_mode;
  2109. struct drm_display_mode *old_adj_mode = NULL;
  2110. int ret;
  2111. bool is_cmd_mode = false, res_switch = false;
  2112. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2113. is_cmd_mode = true;
  2114. if (pre_modeset) {
  2115. if (sde_enc->cur_master)
  2116. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2117. if (old_adj_mode && is_cmd_mode)
  2118. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2119. DRM_MODE_MATCH_TIMINGS);
  2120. if ((res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) ||
  2121. sde_encoder_is_cwb_disabling(drm_enc, drm_enc->crtc)) {
  2122. /*
  2123. * add tx wait for sim panel to avoid wd timer getting
  2124. * updated in middle of frame to avoid early vsync
  2125. */
  2126. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2127. if (ret && ret != -EWOULDBLOCK) {
  2128. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2129. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2130. return ret;
  2131. }
  2132. }
  2133. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2134. if (msm_is_mode_seamless_dms(msm_mode) ||
  2135. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2136. is_cmd_mode)) {
  2137. /* restore resource state before releasing them */
  2138. ret = sde_encoder_resource_control(drm_enc,
  2139. SDE_ENC_RC_EVENT_PRE_MODESET);
  2140. if (ret) {
  2141. SDE_ERROR_ENC(sde_enc,
  2142. "sde resource control failed: %d\n",
  2143. ret);
  2144. return ret;
  2145. }
  2146. /*
  2147. * Disable dce before switching the mode and after pre-
  2148. * modeset to guarantee previous kickoff has finished.
  2149. */
  2150. sde_encoder_dce_disable(sde_enc);
  2151. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2152. _sde_encoder_modeset_helper_locked(drm_enc,
  2153. SDE_ENC_RC_EVENT_PRE_MODESET);
  2154. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2155. msm_mode);
  2156. }
  2157. } else {
  2158. if (msm_is_mode_seamless_dms(msm_mode) ||
  2159. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2160. is_cmd_mode))
  2161. sde_encoder_resource_control(&sde_enc->base,
  2162. SDE_ENC_RC_EVENT_POST_MODESET);
  2163. else if (msm_is_mode_seamless_poms(msm_mode))
  2164. _sde_encoder_modeset_helper_locked(drm_enc,
  2165. SDE_ENC_RC_EVENT_POST_MODESET);
  2166. }
  2167. return 0;
  2168. }
  2169. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2170. struct drm_display_mode *mode,
  2171. struct drm_display_mode *adj_mode)
  2172. {
  2173. struct sde_encoder_virt *sde_enc;
  2174. struct sde_kms *sde_kms;
  2175. struct drm_connector *conn;
  2176. struct sde_connector_state *c_state;
  2177. struct msm_display_mode *msm_mode;
  2178. struct sde_crtc *sde_crtc;
  2179. int i = 0, ret;
  2180. int num_lm, num_intf, num_pp_per_intf;
  2181. if (!drm_enc) {
  2182. SDE_ERROR("invalid encoder\n");
  2183. return;
  2184. }
  2185. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2186. SDE_ERROR("power resource is not enabled\n");
  2187. return;
  2188. }
  2189. sde_kms = sde_encoder_get_kms(drm_enc);
  2190. if (!sde_kms)
  2191. return;
  2192. sde_enc = to_sde_encoder_virt(drm_enc);
  2193. SDE_DEBUG_ENC(sde_enc, "\n");
  2194. SDE_EVT32(DRMID(drm_enc));
  2195. /*
  2196. * cache the crtc in sde_enc on enable for duration of use case
  2197. * for correctly servicing asynchronous irq events and timers
  2198. */
  2199. if (!drm_enc->crtc) {
  2200. SDE_ERROR("invalid crtc\n");
  2201. return;
  2202. }
  2203. sde_enc->crtc = drm_enc->crtc;
  2204. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2205. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2206. /* get and store the mode_info */
  2207. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2208. if (!conn) {
  2209. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2210. return;
  2211. } else if (!conn->state) {
  2212. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2213. return;
  2214. }
  2215. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2216. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2217. c_state = to_sde_connector_state(conn->state);
  2218. if (!c_state) {
  2219. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2220. return;
  2221. }
  2222. /* cancel delayed off work, if any */
  2223. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2224. /* release resources before seamless mode change */
  2225. msm_mode = &c_state->msm_mode;
  2226. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2227. if (ret)
  2228. return;
  2229. /* reserve dynamic resources now, indicating non test-only */
  2230. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2231. if (ret) {
  2232. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2233. return;
  2234. }
  2235. /* assign the reserved HW blocks to this encoder */
  2236. _sde_encoder_virt_populate_hw_res(drm_enc);
  2237. /* determine left HW PP block to map to INTF */
  2238. num_lm = sde_enc->mode_info.topology.num_lm;
  2239. num_intf = sde_enc->mode_info.topology.num_intf;
  2240. num_pp_per_intf = num_lm / num_intf;
  2241. if (!num_pp_per_intf)
  2242. num_pp_per_intf = 1;
  2243. /* perform mode_set on phys_encs */
  2244. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2245. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2246. if (phys) {
  2247. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2248. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2249. i, num_pp_per_intf);
  2250. return;
  2251. }
  2252. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2253. phys->connector = conn;
  2254. if (phys->ops.mode_set)
  2255. phys->ops.mode_set(phys, mode, adj_mode,
  2256. &sde_crtc->reinit_crtc_mixers);
  2257. }
  2258. }
  2259. /* update resources after seamless mode change */
  2260. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2261. }
  2262. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2263. {
  2264. struct sde_encoder_virt *sde_enc;
  2265. struct sde_encoder_phys *phys;
  2266. int i;
  2267. if (!drm_enc) {
  2268. SDE_ERROR("invalid parameters\n");
  2269. return;
  2270. }
  2271. sde_enc = to_sde_encoder_virt(drm_enc);
  2272. if (!sde_enc) {
  2273. SDE_ERROR("invalid sde encoder\n");
  2274. return;
  2275. }
  2276. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2277. phys = sde_enc->phys_encs[i];
  2278. if (phys && phys->ops.control_te)
  2279. phys->ops.control_te(phys, enable);
  2280. }
  2281. }
  2282. static int _sde_encoder_input_connect(struct input_handler *handler,
  2283. struct input_dev *dev, const struct input_device_id *id)
  2284. {
  2285. struct input_handle *handle;
  2286. int rc = 0;
  2287. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2288. if (!handle)
  2289. return -ENOMEM;
  2290. handle->dev = dev;
  2291. handle->handler = handler;
  2292. handle->name = handler->name;
  2293. rc = input_register_handle(handle);
  2294. if (rc) {
  2295. pr_err("failed to register input handle\n");
  2296. goto error;
  2297. }
  2298. rc = input_open_device(handle);
  2299. if (rc) {
  2300. pr_err("failed to open input device\n");
  2301. goto error_unregister;
  2302. }
  2303. return 0;
  2304. error_unregister:
  2305. input_unregister_handle(handle);
  2306. error:
  2307. kfree(handle);
  2308. return rc;
  2309. }
  2310. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2311. {
  2312. input_close_device(handle);
  2313. input_unregister_handle(handle);
  2314. kfree(handle);
  2315. }
  2316. /**
  2317. * Structure for specifying event parameters on which to receive callbacks.
  2318. * This structure will trigger a callback in case of a touch event (specified by
  2319. * EV_ABS) where there is a change in X and Y coordinates,
  2320. */
  2321. static const struct input_device_id sde_input_ids[] = {
  2322. {
  2323. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2324. .evbit = { BIT_MASK(EV_ABS) },
  2325. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2326. BIT_MASK(ABS_MT_POSITION_X) |
  2327. BIT_MASK(ABS_MT_POSITION_Y) },
  2328. },
  2329. { },
  2330. };
  2331. static void _sde_encoder_input_handler_register(
  2332. struct drm_encoder *drm_enc)
  2333. {
  2334. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2335. int rc;
  2336. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2337. !sde_enc->input_event_enabled)
  2338. return;
  2339. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2340. sde_enc->input_handler->private = sde_enc;
  2341. /* register input handler if not already registered */
  2342. rc = input_register_handler(sde_enc->input_handler);
  2343. if (rc) {
  2344. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2345. rc);
  2346. kfree(sde_enc->input_handler);
  2347. }
  2348. }
  2349. }
  2350. static void _sde_encoder_input_handler_unregister(
  2351. struct drm_encoder *drm_enc)
  2352. {
  2353. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2354. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2355. !sde_enc->input_event_enabled)
  2356. return;
  2357. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2358. input_unregister_handler(sde_enc->input_handler);
  2359. sde_enc->input_handler->private = NULL;
  2360. }
  2361. }
  2362. static int _sde_encoder_input_handler(
  2363. struct sde_encoder_virt *sde_enc)
  2364. {
  2365. struct input_handler *input_handler = NULL;
  2366. int rc = 0;
  2367. if (sde_enc->input_handler) {
  2368. SDE_ERROR_ENC(sde_enc,
  2369. "input_handle is active. unexpected\n");
  2370. return -EINVAL;
  2371. }
  2372. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2373. if (!input_handler)
  2374. return -ENOMEM;
  2375. input_handler->event = sde_encoder_input_event_handler;
  2376. input_handler->connect = _sde_encoder_input_connect;
  2377. input_handler->disconnect = _sde_encoder_input_disconnect;
  2378. input_handler->name = "sde";
  2379. input_handler->id_table = sde_input_ids;
  2380. sde_enc->input_handler = input_handler;
  2381. return rc;
  2382. }
  2383. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2384. {
  2385. struct sde_encoder_virt *sde_enc = NULL;
  2386. struct sde_kms *sde_kms;
  2387. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2388. SDE_ERROR("invalid parameters\n");
  2389. return;
  2390. }
  2391. sde_kms = sde_encoder_get_kms(drm_enc);
  2392. if (!sde_kms)
  2393. return;
  2394. sde_enc = to_sde_encoder_virt(drm_enc);
  2395. if (!sde_enc || !sde_enc->cur_master) {
  2396. SDE_DEBUG("invalid sde encoder/master\n");
  2397. return;
  2398. }
  2399. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2400. sde_enc->cur_master->hw_mdptop &&
  2401. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2402. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2403. sde_enc->cur_master->hw_mdptop);
  2404. if (sde_enc->cur_master->hw_mdptop &&
  2405. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2406. !sde_in_trusted_vm(sde_kms))
  2407. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2408. sde_enc->cur_master->hw_mdptop,
  2409. sde_kms->catalog);
  2410. if (sde_enc->cur_master->hw_ctl &&
  2411. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2412. !sde_enc->cur_master->cont_splash_enabled)
  2413. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2414. sde_enc->cur_master->hw_ctl,
  2415. &sde_enc->cur_master->intf_cfg_v1);
  2416. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2417. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2418. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2419. _sde_encoder_control_fal10_veto(drm_enc, true);
  2420. }
  2421. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2422. {
  2423. struct sde_kms *sde_kms;
  2424. void *dither_cfg = NULL;
  2425. int ret = 0, i = 0;
  2426. size_t len = 0;
  2427. enum sde_rm_topology_name topology;
  2428. struct drm_encoder *drm_enc;
  2429. struct msm_display_dsc_info *dsc = NULL;
  2430. struct sde_encoder_virt *sde_enc;
  2431. struct sde_hw_pingpong *hw_pp;
  2432. u32 bpp, bpc;
  2433. int num_lm;
  2434. if (!phys || !phys->connector || !phys->hw_pp ||
  2435. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2436. return;
  2437. sde_kms = sde_encoder_get_kms(phys->parent);
  2438. if (!sde_kms)
  2439. return;
  2440. topology = sde_connector_get_topology_name(phys->connector);
  2441. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2442. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2443. (phys->split_role == ENC_ROLE_SLAVE)))
  2444. return;
  2445. drm_enc = phys->parent;
  2446. sde_enc = to_sde_encoder_virt(drm_enc);
  2447. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2448. bpc = dsc->config.bits_per_component;
  2449. bpp = dsc->config.bits_per_pixel;
  2450. /* disable dither for 10 bpp or 10bpc dsc config */
  2451. if (bpp == 10 || bpc == 10) {
  2452. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2453. return;
  2454. }
  2455. ret = sde_connector_get_dither_cfg(phys->connector,
  2456. phys->connector->state, &dither_cfg,
  2457. &len, sde_enc->idle_pc_restore);
  2458. /* skip reg writes when return values are invalid or no data */
  2459. if (ret && ret == -ENODATA)
  2460. return;
  2461. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2462. for (i = 0; i < num_lm; i++) {
  2463. hw_pp = sde_enc->hw_pp[i];
  2464. phys->hw_pp->ops.setup_dither(hw_pp,
  2465. dither_cfg, len);
  2466. }
  2467. }
  2468. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2469. {
  2470. struct sde_encoder_virt *sde_enc = NULL;
  2471. int i;
  2472. if (!drm_enc) {
  2473. SDE_ERROR("invalid encoder\n");
  2474. return;
  2475. }
  2476. sde_enc = to_sde_encoder_virt(drm_enc);
  2477. if (!sde_enc->cur_master) {
  2478. SDE_DEBUG("virt encoder has no master\n");
  2479. return;
  2480. }
  2481. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2482. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2483. sde_enc->idle_pc_restore = true;
  2484. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2485. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2486. if (!phys)
  2487. continue;
  2488. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2489. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2490. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2491. phys->ops.restore(phys);
  2492. _sde_encoder_setup_dither(phys);
  2493. }
  2494. if (sde_enc->cur_master->ops.restore)
  2495. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2496. _sde_encoder_virt_enable_helper(drm_enc);
  2497. sde_encoder_control_te(drm_enc, true);
  2498. /*
  2499. * During IPC misr ctl register is reset.
  2500. * Need to reconfigure misr after every IPC.
  2501. */
  2502. if (atomic_read(&sde_enc->misr_enable))
  2503. sde_enc->misr_reconfigure = true;
  2504. }
  2505. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2506. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2507. {
  2508. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2509. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2510. int i;
  2511. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2512. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2513. if (!phys)
  2514. continue;
  2515. phys->comp_type = comp_info->comp_type;
  2516. phys->comp_ratio = comp_info->comp_ratio;
  2517. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2518. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2519. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2520. phys->dsc_extra_pclk_cycle_cnt =
  2521. comp_info->dsc_info.pclk_per_line;
  2522. phys->dsc_extra_disp_width =
  2523. comp_info->dsc_info.extra_width;
  2524. phys->dce_bytes_per_line =
  2525. comp_info->dsc_info.bytes_per_pkt *
  2526. comp_info->dsc_info.pkt_per_line;
  2527. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2528. phys->dce_bytes_per_line =
  2529. comp_info->vdc_info.bytes_per_pkt *
  2530. comp_info->vdc_info.pkt_per_line;
  2531. }
  2532. if (phys != sde_enc->cur_master) {
  2533. /**
  2534. * on DMS request, the encoder will be enabled
  2535. * already. Invoke restore to reconfigure the
  2536. * new mode.
  2537. */
  2538. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2539. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2540. phys->ops.restore)
  2541. phys->ops.restore(phys);
  2542. else if (phys->ops.enable)
  2543. phys->ops.enable(phys);
  2544. }
  2545. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2546. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2547. phys->ops.setup_misr(phys, true,
  2548. sde_enc->misr_frame_count);
  2549. }
  2550. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2551. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2552. sde_enc->cur_master->ops.restore)
  2553. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2554. else if (sde_enc->cur_master->ops.enable)
  2555. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2556. }
  2557. static void sde_encoder_off_work(struct kthread_work *work)
  2558. {
  2559. struct sde_encoder_virt *sde_enc = container_of(work,
  2560. struct sde_encoder_virt, delayed_off_work.work);
  2561. struct drm_encoder *drm_enc;
  2562. if (!sde_enc) {
  2563. SDE_ERROR("invalid sde encoder\n");
  2564. return;
  2565. }
  2566. drm_enc = &sde_enc->base;
  2567. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2568. sde_encoder_idle_request(drm_enc);
  2569. SDE_ATRACE_END("sde_encoder_off_work");
  2570. }
  2571. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2572. {
  2573. struct sde_encoder_virt *sde_enc = NULL;
  2574. bool has_master_enc = false;
  2575. int i, ret = 0;
  2576. struct sde_connector_state *c_state;
  2577. struct drm_display_mode *cur_mode = NULL;
  2578. struct msm_display_mode *msm_mode;
  2579. if (!drm_enc || !drm_enc->crtc) {
  2580. SDE_ERROR("invalid encoder\n");
  2581. return;
  2582. }
  2583. sde_enc = to_sde_encoder_virt(drm_enc);
  2584. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2585. SDE_ERROR("power resource is not enabled\n");
  2586. return;
  2587. }
  2588. if (!sde_enc->crtc)
  2589. sde_enc->crtc = drm_enc->crtc;
  2590. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2591. SDE_DEBUG_ENC(sde_enc, "\n");
  2592. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2593. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2594. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2595. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2596. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2597. sde_enc->cur_master = phys;
  2598. has_master_enc = true;
  2599. break;
  2600. }
  2601. }
  2602. if (!has_master_enc) {
  2603. sde_enc->cur_master = NULL;
  2604. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2605. return;
  2606. }
  2607. _sde_encoder_input_handler_register(drm_enc);
  2608. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2609. if (!c_state) {
  2610. SDE_ERROR("invalid connector state\n");
  2611. return;
  2612. }
  2613. msm_mode = &c_state->msm_mode;
  2614. if ((drm_enc->crtc->state->connectors_changed &&
  2615. sde_encoder_in_clone_mode(drm_enc)) ||
  2616. !(msm_is_mode_seamless_vrr(msm_mode)
  2617. || msm_is_mode_seamless_dms(msm_mode)
  2618. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2619. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2620. sde_encoder_off_work);
  2621. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2622. if (ret) {
  2623. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2624. ret);
  2625. return;
  2626. }
  2627. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2628. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2629. /* turn off vsync_in to update tear check configuration */
  2630. sde_encoder_control_te(drm_enc, false);
  2631. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2632. _sde_encoder_virt_enable_helper(drm_enc);
  2633. sde_encoder_control_te(drm_enc, true);
  2634. }
  2635. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2636. {
  2637. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2638. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2639. int i = 0;
  2640. _sde_encoder_control_fal10_veto(drm_enc, false);
  2641. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2642. if (sde_enc->phys_encs[i]) {
  2643. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2644. sde_enc->phys_encs[i]->connector = NULL;
  2645. sde_enc->phys_encs[i]->hw_ctl = NULL;
  2646. }
  2647. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2648. }
  2649. sde_enc->cur_master = NULL;
  2650. /*
  2651. * clear the cached crtc in sde_enc on use case finish, after all the
  2652. * outstanding events and timers have been completed
  2653. */
  2654. sde_enc->crtc = NULL;
  2655. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2656. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2657. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2658. }
  2659. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2660. {
  2661. struct sde_encoder_virt *sde_enc = NULL;
  2662. struct sde_connector *sde_conn;
  2663. struct sde_kms *sde_kms;
  2664. enum sde_intf_mode intf_mode;
  2665. int ret, i = 0;
  2666. if (!drm_enc) {
  2667. SDE_ERROR("invalid encoder\n");
  2668. return;
  2669. } else if (!drm_enc->dev) {
  2670. SDE_ERROR("invalid dev\n");
  2671. return;
  2672. } else if (!drm_enc->dev->dev_private) {
  2673. SDE_ERROR("invalid dev_private\n");
  2674. return;
  2675. }
  2676. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2677. SDE_ERROR("power resource is not enabled\n");
  2678. return;
  2679. }
  2680. sde_enc = to_sde_encoder_virt(drm_enc);
  2681. if (!sde_enc->cur_master) {
  2682. SDE_ERROR("Invalid cur_master\n");
  2683. return;
  2684. }
  2685. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2686. SDE_DEBUG_ENC(sde_enc, "\n");
  2687. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2688. if (!sde_kms)
  2689. return;
  2690. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2691. SDE_EVT32(DRMID(drm_enc));
  2692. if (!sde_encoder_in_clone_mode(drm_enc)) {
  2693. /* disable autorefresh */
  2694. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2695. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2696. if (phys && phys->ops.disable_autorefresh)
  2697. phys->ops.disable_autorefresh(phys);
  2698. }
  2699. /* wait for idle */
  2700. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2701. }
  2702. _sde_encoder_input_handler_unregister(drm_enc);
  2703. flush_delayed_work(&sde_conn->status_work);
  2704. /*
  2705. * For primary command mode and video mode encoders, execute the
  2706. * resource control pre-stop operations before the physical encoders
  2707. * are disabled, to allow the rsc to transition its states properly.
  2708. *
  2709. * For other encoder types, rsc should not be enabled until after
  2710. * they have been fully disabled, so delay the pre-stop operations
  2711. * until after the physical disable calls have returned.
  2712. */
  2713. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2714. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2715. sde_encoder_resource_control(drm_enc,
  2716. SDE_ENC_RC_EVENT_PRE_STOP);
  2717. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2718. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2719. if (phys && phys->ops.disable)
  2720. phys->ops.disable(phys);
  2721. }
  2722. } else {
  2723. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2724. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2725. if (phys && phys->ops.disable)
  2726. phys->ops.disable(phys);
  2727. }
  2728. sde_encoder_resource_control(drm_enc,
  2729. SDE_ENC_RC_EVENT_PRE_STOP);
  2730. }
  2731. /*
  2732. * disable dce after the transfer is complete (for command mode)
  2733. * and after physical encoder is disabled, to make sure timing
  2734. * engine is already disabled (for video mode).
  2735. */
  2736. if (!sde_in_trusted_vm(sde_kms))
  2737. sde_encoder_dce_disable(sde_enc);
  2738. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2739. /* reset connector topology name property */
  2740. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2741. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2742. ret = sde_rm_update_topology(&sde_kms->rm,
  2743. sde_enc->cur_master->connector->state, NULL);
  2744. if (ret) {
  2745. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2746. return;
  2747. }
  2748. }
  2749. if (!sde_encoder_in_clone_mode(drm_enc))
  2750. sde_encoder_virt_reset(drm_enc);
  2751. }
  2752. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  2753. {
  2754. /* trigger hw-fences override signal */
  2755. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  2756. ctl->ops.hw_fence_trigger_sw_override(ctl);
  2757. }
  2758. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2759. struct sde_encoder_phys_wb *wb_enc)
  2760. {
  2761. struct sde_encoder_virt *sde_enc;
  2762. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2763. struct sde_ctl_flush_cfg cfg;
  2764. struct sde_hw_dsc *hw_dsc = NULL;
  2765. int i;
  2766. ctl->ops.reset(ctl);
  2767. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2768. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2769. if (wb_enc) {
  2770. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2771. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2772. false, phys_enc->hw_pp->idx);
  2773. if (ctl->ops.update_bitmask)
  2774. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2775. wb_enc->hw_wb->idx, true);
  2776. }
  2777. } else {
  2778. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2779. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2780. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2781. sde_enc->phys_encs[i]->hw_intf, false,
  2782. sde_enc->phys_encs[i]->hw_pp->idx);
  2783. if (ctl->ops.update_bitmask)
  2784. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2785. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2786. }
  2787. }
  2788. }
  2789. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2790. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2791. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2792. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2793. phys_enc->hw_pp->merge_3d->idx, true);
  2794. }
  2795. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2796. phys_enc->hw_pp) {
  2797. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2798. false, phys_enc->hw_pp->idx);
  2799. if (ctl->ops.update_bitmask)
  2800. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2801. phys_enc->hw_cdm->idx, true);
  2802. }
  2803. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  2804. phys_enc->hw_pp) {
  2805. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  2806. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  2807. if (ctl->ops.update_dnsc_blur_bitmask)
  2808. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  2809. }
  2810. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2811. ctl->ops.reset_post_disable)
  2812. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2813. phys_enc->hw_pp->merge_3d ?
  2814. phys_enc->hw_pp->merge_3d->idx : 0);
  2815. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2816. hw_dsc = sde_enc->hw_dsc[i];
  2817. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2818. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2819. if (ctl->ops.update_bitmask)
  2820. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2821. }
  2822. }
  2823. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  2824. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2825. ctl->ops.get_pending_flush(ctl, &cfg);
  2826. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2827. ctl->ops.trigger_flush(ctl);
  2828. ctl->ops.trigger_start(ctl);
  2829. ctl->ops.clear_pending_flush(ctl);
  2830. }
  2831. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2832. {
  2833. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2834. struct sde_ctl_flush_cfg cfg;
  2835. ctl->ops.reset(ctl);
  2836. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2837. ctl->ops.get_pending_flush(ctl, &cfg);
  2838. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2839. ctl->ops.trigger_flush(ctl);
  2840. ctl->ops.trigger_start(ctl);
  2841. }
  2842. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2843. enum sde_intf_type type, u32 controller_id)
  2844. {
  2845. int i = 0;
  2846. for (i = 0; i < catalog->intf_count; i++) {
  2847. if (catalog->intf[i].type == type
  2848. && catalog->intf[i].controller_id == controller_id) {
  2849. return catalog->intf[i].id;
  2850. }
  2851. }
  2852. return INTF_MAX;
  2853. }
  2854. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2855. enum sde_intf_type type, u32 controller_id)
  2856. {
  2857. if (controller_id < catalog->wb_count)
  2858. return catalog->wb[controller_id].id;
  2859. return WB_MAX;
  2860. }
  2861. void sde_encoder_hw_fence_status(struct sde_kms *sde_kms,
  2862. struct drm_crtc *crtc, struct sde_hw_ctl *hw_ctl)
  2863. {
  2864. u64 start_timestamp, end_timestamp;
  2865. if (!sde_kms || !hw_ctl || !sde_kms->hw_mdp) {
  2866. SDE_ERROR("invalid inputs\n");
  2867. return;
  2868. }
  2869. if ((sde_kms->debugfs_hw_fence & SDE_INPUT_HW_FENCE_TIMESTAMP)
  2870. && sde_kms->hw_mdp->ops.hw_fence_input_status) {
  2871. sde_kms->hw_mdp->ops.hw_fence_input_status(sde_kms->hw_mdp,
  2872. &start_timestamp, &end_timestamp);
  2873. trace_sde_hw_fence_status(crtc->base.id, "input",
  2874. start_timestamp, end_timestamp);
  2875. }
  2876. if ((sde_kms->debugfs_hw_fence & SDE_OUTPUT_HW_FENCE_TIMESTAMP)
  2877. && hw_ctl->ops.hw_fence_output_status) {
  2878. hw_ctl->ops.hw_fence_output_status(hw_ctl,
  2879. &start_timestamp, &end_timestamp);
  2880. trace_sde_hw_fence_status(crtc->base.id, "output",
  2881. start_timestamp, end_timestamp);
  2882. }
  2883. }
  2884. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2885. struct drm_crtc *crtc)
  2886. {
  2887. struct sde_hw_uidle *uidle;
  2888. struct sde_uidle_cntr cntr;
  2889. struct sde_uidle_status status;
  2890. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2891. pr_err("invalid params %d %d\n",
  2892. !sde_kms, !crtc);
  2893. return;
  2894. }
  2895. /* check if perf counters are enabled and setup */
  2896. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2897. return;
  2898. uidle = sde_kms->hw_uidle;
  2899. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2900. && uidle->ops.uidle_get_status) {
  2901. uidle->ops.uidle_get_status(uidle, &status);
  2902. trace_sde_perf_uidle_status(
  2903. crtc->base.id,
  2904. status.uidle_danger_status_0,
  2905. status.uidle_danger_status_1,
  2906. status.uidle_safe_status_0,
  2907. status.uidle_safe_status_1,
  2908. status.uidle_idle_status_0,
  2909. status.uidle_idle_status_1,
  2910. status.uidle_fal_status_0,
  2911. status.uidle_fal_status_1,
  2912. status.uidle_status,
  2913. status.uidle_en_fal10);
  2914. }
  2915. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2916. && uidle->ops.uidle_get_cntr) {
  2917. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2918. trace_sde_perf_uidle_cntr(
  2919. crtc->base.id,
  2920. cntr.fal1_gate_cntr,
  2921. cntr.fal10_gate_cntr,
  2922. cntr.fal_wait_gate_cntr,
  2923. cntr.fal1_num_transitions_cntr,
  2924. cntr.fal10_num_transitions_cntr,
  2925. cntr.min_gate_cntr,
  2926. cntr.max_gate_cntr);
  2927. }
  2928. }
  2929. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2930. struct sde_encoder_phys *phy_enc)
  2931. {
  2932. struct sde_encoder_virt *sde_enc = NULL;
  2933. unsigned long lock_flags;
  2934. ktime_t ts = 0;
  2935. if (!drm_enc || !phy_enc || !phy_enc->sde_kms)
  2936. return;
  2937. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2938. sde_enc = to_sde_encoder_virt(drm_enc);
  2939. /*
  2940. * calculate accurate vsync timestamp when available
  2941. * set current time otherwise
  2942. */
  2943. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, phy_enc->sde_kms->catalog->features))
  2944. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2945. if (!ts)
  2946. ts = ktime_get();
  2947. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2948. phy_enc->last_vsync_timestamp = ts;
  2949. atomic_inc(&phy_enc->vsync_cnt);
  2950. if (sde_enc->crtc_vblank_cb)
  2951. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2952. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2953. if (phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2954. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2955. if (phy_enc->sde_kms->debugfs_hw_fence)
  2956. sde_encoder_hw_fence_status(phy_enc->sde_kms, sde_enc->crtc, phy_enc->hw_ctl);
  2957. SDE_EVT32(DRMID(drm_enc), ktime_to_us(ts), atomic_read(&phy_enc->vsync_cnt));
  2958. SDE_ATRACE_END("encoder_vblank_callback");
  2959. }
  2960. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2961. struct sde_encoder_phys *phy_enc)
  2962. {
  2963. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2964. if (!phy_enc)
  2965. return;
  2966. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2967. atomic_inc(&phy_enc->underrun_cnt);
  2968. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2969. if (sde_enc->cur_master &&
  2970. sde_enc->cur_master->ops.get_underrun_line_count)
  2971. sde_enc->cur_master->ops.get_underrun_line_count(
  2972. sde_enc->cur_master);
  2973. trace_sde_encoder_underrun(DRMID(drm_enc),
  2974. atomic_read(&phy_enc->underrun_cnt));
  2975. if (phy_enc->sde_kms &&
  2976. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2977. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2978. SDE_DBG_CTRL("stop_ftrace");
  2979. SDE_DBG_CTRL("panic_underrun");
  2980. SDE_ATRACE_END("encoder_underrun_callback");
  2981. }
  2982. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2983. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2984. {
  2985. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2986. unsigned long lock_flags;
  2987. bool enable;
  2988. int i;
  2989. enable = vbl_cb ? true : false;
  2990. if (!drm_enc) {
  2991. SDE_ERROR("invalid encoder\n");
  2992. return;
  2993. }
  2994. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  2995. SDE_EVT32(DRMID(drm_enc), enable);
  2996. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2997. sde_enc->crtc_vblank_cb = vbl_cb;
  2998. sde_enc->crtc_vblank_cb_data = vbl_data;
  2999. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3000. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3001. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3002. if (phys && phys->ops.control_vblank_irq)
  3003. phys->ops.control_vblank_irq(phys, enable);
  3004. }
  3005. sde_enc->vblank_enabled = enable;
  3006. }
  3007. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3008. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  3009. struct drm_crtc *crtc)
  3010. {
  3011. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3012. unsigned long lock_flags;
  3013. bool enable;
  3014. enable = frame_event_cb ? true : false;
  3015. if (!drm_enc) {
  3016. SDE_ERROR("invalid encoder\n");
  3017. return;
  3018. }
  3019. SDE_DEBUG_ENC(sde_enc, "\n");
  3020. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3021. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3022. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3023. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3024. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3025. }
  3026. static void sde_encoder_frame_done_callback(
  3027. struct drm_encoder *drm_enc,
  3028. struct sde_encoder_phys *ready_phys, u32 event)
  3029. {
  3030. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3031. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3032. unsigned int i;
  3033. bool trigger = true;
  3034. bool is_cmd_mode = false;
  3035. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3036. ktime_t ts = 0;
  3037. if (!sde_kms || !sde_enc->cur_master) {
  3038. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3039. sde_kms, sde_enc->cur_master);
  3040. return;
  3041. }
  3042. sde_enc->crtc_frame_event_cb_data.connector =
  3043. sde_enc->cur_master->connector;
  3044. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3045. is_cmd_mode = true;
  3046. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3047. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3048. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3049. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3050. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3051. /*
  3052. * get current ktime for other events and when precise timestamp is not
  3053. * available for retire-fence
  3054. */
  3055. if (!ts)
  3056. ts = ktime_get();
  3057. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3058. | SDE_ENCODER_FRAME_EVENT_ERROR
  3059. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3060. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3061. if (ready_phys->connector)
  3062. topology = sde_connector_get_topology_name(
  3063. ready_phys->connector);
  3064. /* One of the physical encoders has become idle */
  3065. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3066. if (sde_enc->phys_encs[i] == ready_phys) {
  3067. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3068. atomic_read(&sde_enc->frame_done_cnt[i]));
  3069. if (!atomic_add_unless(
  3070. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3071. SDE_EVT32(DRMID(drm_enc), event,
  3072. ready_phys->intf_idx,
  3073. SDE_EVTLOG_ERROR);
  3074. SDE_ERROR_ENC(sde_enc,
  3075. "intf idx:%d, event:%d\n",
  3076. ready_phys->intf_idx, event);
  3077. return;
  3078. }
  3079. }
  3080. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3081. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3082. trigger = false;
  3083. }
  3084. if (trigger) {
  3085. if (sde_enc->crtc_frame_event_cb)
  3086. sde_enc->crtc_frame_event_cb(
  3087. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3088. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3089. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3090. -1, 0);
  3091. }
  3092. } else if (sde_enc->crtc_frame_event_cb) {
  3093. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3094. }
  3095. }
  3096. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3097. {
  3098. struct sde_encoder_virt *sde_enc;
  3099. if (!drm_enc) {
  3100. SDE_ERROR("invalid drm encoder\n");
  3101. return -EINVAL;
  3102. }
  3103. sde_enc = to_sde_encoder_virt(drm_enc);
  3104. sde_encoder_resource_control(&sde_enc->base,
  3105. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3106. return 0;
  3107. }
  3108. /**
  3109. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3110. * phys: Pointer to physical encoder structure
  3111. *
  3112. */
  3113. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys,
  3114. struct sde_kms *sde_kms)
  3115. {
  3116. struct sde_connector *c_conn;
  3117. int line_count;
  3118. c_conn = to_sde_connector(phys->connector);
  3119. if (!c_conn) {
  3120. SDE_ERROR("invalid connector");
  3121. return;
  3122. }
  3123. line_count = sde_connector_get_property(phys->connector->state,
  3124. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3125. if (c_conn->hwfence_wb_retire_fences_enable)
  3126. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count,
  3127. sde_kms->debugfs_hw_fence);
  3128. }
  3129. /**
  3130. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3131. * drm_enc: Pointer to drm encoder structure
  3132. * phys: Pointer to physical encoder structure
  3133. * extra_flush: Additional bit mask to include in flush trigger
  3134. * config_changed: if true new config is applied, avoid increment of retire
  3135. * count if false
  3136. */
  3137. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3138. struct sde_encoder_phys *phys,
  3139. struct sde_ctl_flush_cfg *extra_flush,
  3140. bool config_changed)
  3141. {
  3142. struct sde_hw_ctl *ctl;
  3143. unsigned long lock_flags;
  3144. struct sde_encoder_virt *sde_enc;
  3145. int pend_ret_fence_cnt;
  3146. struct sde_connector *c_conn;
  3147. if (!drm_enc || !phys) {
  3148. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3149. !drm_enc, !phys);
  3150. return;
  3151. }
  3152. sde_enc = to_sde_encoder_virt(drm_enc);
  3153. c_conn = to_sde_connector(phys->connector);
  3154. if (!phys->hw_pp) {
  3155. SDE_ERROR("invalid pingpong hw\n");
  3156. return;
  3157. }
  3158. ctl = phys->hw_ctl;
  3159. if (!ctl || !phys->ops.trigger_flush) {
  3160. SDE_ERROR("missing ctl/trigger cb\n");
  3161. return;
  3162. }
  3163. if (phys->split_role == ENC_ROLE_SKIP) {
  3164. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3165. "skip flush pp%d ctl%d\n",
  3166. phys->hw_pp->idx - PINGPONG_0,
  3167. ctl->idx - CTL_0);
  3168. return;
  3169. }
  3170. /* update pending counts and trigger kickoff ctl flush atomically */
  3171. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3172. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3173. atomic_inc(&phys->pending_retire_fence_cnt);
  3174. atomic_inc(&phys->pending_ctl_start_cnt);
  3175. }
  3176. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3177. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3178. ctl->ops.update_bitmask) {
  3179. /* perform peripheral flush on every frame update for dp dsc */
  3180. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3181. phys->comp_ratio && c_conn->ops.update_pps) {
  3182. c_conn->ops.update_pps(phys->connector, NULL,
  3183. c_conn->display);
  3184. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3185. phys->hw_intf->idx, 1);
  3186. }
  3187. if (sde_enc->dynamic_hdr_updated)
  3188. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3189. phys->hw_intf->idx, 1);
  3190. }
  3191. if ((extra_flush && extra_flush->pending_flush_mask)
  3192. && ctl->ops.update_pending_flush)
  3193. ctl->ops.update_pending_flush(ctl, extra_flush);
  3194. phys->ops.trigger_flush(phys);
  3195. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3196. if (ctl->ops.get_pending_flush) {
  3197. struct sde_ctl_flush_cfg pending_flush = {0,};
  3198. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3199. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3200. ctl->idx - CTL_0,
  3201. pending_flush.pending_flush_mask,
  3202. pend_ret_fence_cnt);
  3203. } else {
  3204. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3205. ctl->idx - CTL_0,
  3206. pend_ret_fence_cnt);
  3207. }
  3208. }
  3209. /**
  3210. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3211. * phys: Pointer to physical encoder structure
  3212. */
  3213. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3214. {
  3215. struct sde_hw_ctl *ctl;
  3216. struct sde_encoder_virt *sde_enc;
  3217. if (!phys) {
  3218. SDE_ERROR("invalid argument(s)\n");
  3219. return;
  3220. }
  3221. if (!phys->hw_pp) {
  3222. SDE_ERROR("invalid pingpong hw\n");
  3223. return;
  3224. }
  3225. if (!phys->parent) {
  3226. SDE_ERROR("invalid parent\n");
  3227. return;
  3228. }
  3229. /* avoid ctrl start for encoder in clone mode */
  3230. if (phys->in_clone_mode)
  3231. return;
  3232. ctl = phys->hw_ctl;
  3233. sde_enc = to_sde_encoder_virt(phys->parent);
  3234. if (phys->split_role == ENC_ROLE_SKIP) {
  3235. SDE_DEBUG_ENC(sde_enc,
  3236. "skip start pp%d ctl%d\n",
  3237. phys->hw_pp->idx - PINGPONG_0,
  3238. ctl->idx - CTL_0);
  3239. return;
  3240. }
  3241. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3242. phys->ops.trigger_start(phys);
  3243. }
  3244. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3245. {
  3246. struct sde_hw_ctl *ctl;
  3247. if (!phys_enc) {
  3248. SDE_ERROR("invalid encoder\n");
  3249. return;
  3250. }
  3251. ctl = phys_enc->hw_ctl;
  3252. if (ctl && ctl->ops.trigger_flush)
  3253. ctl->ops.trigger_flush(ctl);
  3254. }
  3255. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3256. {
  3257. struct sde_hw_ctl *ctl;
  3258. if (!phys_enc) {
  3259. SDE_ERROR("invalid encoder\n");
  3260. return;
  3261. }
  3262. ctl = phys_enc->hw_ctl;
  3263. if (ctl && ctl->ops.trigger_start) {
  3264. ctl->ops.trigger_start(ctl);
  3265. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3266. }
  3267. }
  3268. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3269. {
  3270. struct sde_encoder_virt *sde_enc;
  3271. struct sde_connector *sde_con;
  3272. void *sde_con_disp;
  3273. struct sde_hw_ctl *ctl;
  3274. int rc;
  3275. if (!phys_enc) {
  3276. SDE_ERROR("invalid encoder\n");
  3277. return;
  3278. }
  3279. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3280. ctl = phys_enc->hw_ctl;
  3281. if (!ctl || !ctl->ops.reset)
  3282. return;
  3283. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3284. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3285. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3286. phys_enc->connector) {
  3287. sde_con = to_sde_connector(phys_enc->connector);
  3288. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3289. if (sde_con->ops.soft_reset) {
  3290. rc = sde_con->ops.soft_reset(sde_con_disp);
  3291. if (rc) {
  3292. SDE_ERROR_ENC(sde_enc,
  3293. "connector soft reset failure\n");
  3294. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3295. }
  3296. }
  3297. }
  3298. phys_enc->enable_state = SDE_ENC_ENABLED;
  3299. }
  3300. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3301. {
  3302. struct sde_crtc *sde_crtc;
  3303. struct sde_kms *sde_kms = NULL;
  3304. if (!sde_enc || !sde_enc->crtc) {
  3305. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3306. return;
  3307. }
  3308. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3309. if (!sde_kms) {
  3310. SDE_ERROR("invalid kms\n");
  3311. return;
  3312. }
  3313. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3314. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3315. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0, sde_kms ?
  3316. sde_kms->debugfs_hw_fence : 0);
  3317. }
  3318. /**
  3319. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3320. * Iterate through the physical encoders and perform consolidated flush
  3321. * and/or control start triggering as needed. This is done in the virtual
  3322. * encoder rather than the individual physical ones in order to handle
  3323. * use cases that require visibility into multiple physical encoders at
  3324. * a time.
  3325. * sde_enc: Pointer to virtual encoder structure
  3326. * config_changed: if true new config is applied. Avoid regdma_flush and
  3327. * incrementing the retire count if false.
  3328. */
  3329. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3330. bool config_changed)
  3331. {
  3332. struct sde_hw_ctl *ctl;
  3333. uint32_t i;
  3334. struct sde_ctl_flush_cfg pending_flush = {0,};
  3335. u32 pending_kickoff_cnt;
  3336. struct msm_drm_private *priv = NULL;
  3337. struct sde_kms *sde_kms = NULL;
  3338. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3339. bool is_regdma_blocking = false, is_vid_mode = false;
  3340. struct sde_crtc *sde_crtc;
  3341. if (!sde_enc) {
  3342. SDE_ERROR("invalid encoder\n");
  3343. return;
  3344. }
  3345. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3346. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3347. is_vid_mode = true;
  3348. is_regdma_blocking = (is_vid_mode ||
  3349. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3350. /* don't perform flush/start operations for slave encoders */
  3351. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3352. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3353. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3354. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3355. continue;
  3356. ctl = phys->hw_ctl;
  3357. if (!ctl)
  3358. continue;
  3359. if (phys->connector)
  3360. topology = sde_connector_get_topology_name(
  3361. phys->connector);
  3362. if (!phys->ops.needs_single_flush ||
  3363. !phys->ops.needs_single_flush(phys)) {
  3364. if (config_changed && ctl->ops.reg_dma_flush)
  3365. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3366. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3367. config_changed);
  3368. } else if (ctl->ops.get_pending_flush) {
  3369. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3370. }
  3371. }
  3372. /* for split flush, combine pending flush masks and send to master */
  3373. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3374. ctl = sde_enc->cur_master->hw_ctl;
  3375. if (config_changed && ctl->ops.reg_dma_flush)
  3376. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3377. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3378. &pending_flush,
  3379. config_changed);
  3380. }
  3381. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3382. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3383. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3384. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3385. continue;
  3386. if (!phys->ops.needs_single_flush ||
  3387. !phys->ops.needs_single_flush(phys)) {
  3388. pending_kickoff_cnt =
  3389. sde_encoder_phys_inc_pending(phys);
  3390. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3391. } else {
  3392. pending_kickoff_cnt =
  3393. sde_encoder_phys_inc_pending(phys);
  3394. SDE_EVT32(pending_kickoff_cnt,
  3395. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3396. }
  3397. }
  3398. if (atomic_read(&sde_enc->misr_enable))
  3399. sde_encoder_misr_configure(&sde_enc->base, true,
  3400. sde_enc->misr_frame_count);
  3401. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3402. if (crtc_misr_info.misr_enable && sde_crtc &&
  3403. sde_crtc->misr_reconfigure) {
  3404. sde_crtc_misr_setup(sde_enc->crtc, true,
  3405. crtc_misr_info.misr_frame_count);
  3406. sde_crtc->misr_reconfigure = false;
  3407. }
  3408. _sde_encoder_trigger_start(sde_enc->cur_master);
  3409. if (sde_enc->elevated_ahb_vote) {
  3410. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3411. priv = sde_enc->base.dev->dev_private;
  3412. if (sde_kms != NULL) {
  3413. sde_power_scale_reg_bus(&priv->phandle,
  3414. VOTE_INDEX_LOW,
  3415. false);
  3416. }
  3417. sde_enc->elevated_ahb_vote = false;
  3418. }
  3419. }
  3420. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3421. struct drm_encoder *drm_enc,
  3422. unsigned long *affected_displays,
  3423. int num_active_phys)
  3424. {
  3425. struct sde_encoder_virt *sde_enc;
  3426. struct sde_encoder_phys *master;
  3427. enum sde_rm_topology_name topology;
  3428. bool is_right_only;
  3429. if (!drm_enc || !affected_displays)
  3430. return;
  3431. sde_enc = to_sde_encoder_virt(drm_enc);
  3432. master = sde_enc->cur_master;
  3433. if (!master || !master->connector)
  3434. return;
  3435. topology = sde_connector_get_topology_name(master->connector);
  3436. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3437. return;
  3438. /*
  3439. * For pingpong split, the slave pingpong won't generate IRQs. For
  3440. * right-only updates, we can't swap pingpongs, or simply swap the
  3441. * master/slave assignment, we actually have to swap the interfaces
  3442. * so that the master physical encoder will use a pingpong/interface
  3443. * that generates irqs on which to wait.
  3444. */
  3445. is_right_only = !test_bit(0, affected_displays) &&
  3446. test_bit(1, affected_displays);
  3447. if (is_right_only && !sde_enc->intfs_swapped) {
  3448. /* right-only update swap interfaces */
  3449. swap(sde_enc->phys_encs[0]->intf_idx,
  3450. sde_enc->phys_encs[1]->intf_idx);
  3451. sde_enc->intfs_swapped = true;
  3452. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3453. /* left-only or full update, swap back */
  3454. swap(sde_enc->phys_encs[0]->intf_idx,
  3455. sde_enc->phys_encs[1]->intf_idx);
  3456. sde_enc->intfs_swapped = false;
  3457. }
  3458. SDE_DEBUG_ENC(sde_enc,
  3459. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3460. is_right_only, sde_enc->intfs_swapped,
  3461. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3462. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3463. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3464. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3465. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3466. *affected_displays);
  3467. /* ppsplit always uses master since ppslave invalid for irqs*/
  3468. if (num_active_phys == 1)
  3469. *affected_displays = BIT(0);
  3470. }
  3471. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3472. struct sde_encoder_kickoff_params *params)
  3473. {
  3474. struct sde_encoder_virt *sde_enc;
  3475. struct sde_encoder_phys *phys;
  3476. int i, num_active_phys;
  3477. bool master_assigned = false;
  3478. if (!drm_enc || !params)
  3479. return;
  3480. sde_enc = to_sde_encoder_virt(drm_enc);
  3481. if (sde_enc->num_phys_encs <= 1)
  3482. return;
  3483. /* count bits set */
  3484. num_active_phys = hweight_long(params->affected_displays);
  3485. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3486. params->affected_displays, num_active_phys);
  3487. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3488. num_active_phys);
  3489. /* for left/right only update, ppsplit master switches interface */
  3490. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3491. &params->affected_displays, num_active_phys);
  3492. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3493. enum sde_enc_split_role prv_role, new_role;
  3494. bool active = false;
  3495. phys = sde_enc->phys_encs[i];
  3496. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3497. continue;
  3498. active = test_bit(i, &params->affected_displays);
  3499. prv_role = phys->split_role;
  3500. if (active && num_active_phys == 1)
  3501. new_role = ENC_ROLE_SOLO;
  3502. else if (active && !master_assigned)
  3503. new_role = ENC_ROLE_MASTER;
  3504. else if (active)
  3505. new_role = ENC_ROLE_SLAVE;
  3506. else
  3507. new_role = ENC_ROLE_SKIP;
  3508. phys->ops.update_split_role(phys, new_role);
  3509. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3510. sde_enc->cur_master = phys;
  3511. master_assigned = true;
  3512. }
  3513. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3514. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3515. phys->split_role, active);
  3516. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3517. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3518. phys->split_role, active, num_active_phys);
  3519. }
  3520. }
  3521. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3522. {
  3523. struct sde_encoder_virt *sde_enc;
  3524. struct msm_display_info *disp_info;
  3525. if (!drm_enc) {
  3526. SDE_ERROR("invalid encoder\n");
  3527. return false;
  3528. }
  3529. sde_enc = to_sde_encoder_virt(drm_enc);
  3530. disp_info = &sde_enc->disp_info;
  3531. return (disp_info->curr_panel_mode == mode);
  3532. }
  3533. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3534. {
  3535. struct sde_encoder_virt *sde_enc;
  3536. struct sde_encoder_phys *phys;
  3537. unsigned int i;
  3538. struct sde_hw_ctl *ctl;
  3539. if (!drm_enc) {
  3540. SDE_ERROR("invalid encoder\n");
  3541. return;
  3542. }
  3543. sde_enc = to_sde_encoder_virt(drm_enc);
  3544. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3545. phys = sde_enc->phys_encs[i];
  3546. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3547. sde_encoder_check_curr_mode(drm_enc,
  3548. MSM_DISPLAY_CMD_MODE)) {
  3549. ctl = phys->hw_ctl;
  3550. if (ctl->ops.trigger_pending)
  3551. /* update only for command mode primary ctl */
  3552. ctl->ops.trigger_pending(ctl);
  3553. }
  3554. }
  3555. sde_enc->idle_pc_restore = false;
  3556. }
  3557. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3558. {
  3559. struct sde_encoder_virt *sde_enc = container_of(work,
  3560. struct sde_encoder_virt, esd_trigger_work);
  3561. if (!sde_enc) {
  3562. SDE_ERROR("invalid sde encoder\n");
  3563. return;
  3564. }
  3565. sde_encoder_resource_control(&sde_enc->base,
  3566. SDE_ENC_RC_EVENT_KICKOFF);
  3567. }
  3568. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3569. {
  3570. struct sde_encoder_virt *sde_enc = container_of(work,
  3571. struct sde_encoder_virt, input_event_work);
  3572. if (!sde_enc) {
  3573. SDE_ERROR("invalid sde encoder\n");
  3574. return;
  3575. }
  3576. sde_encoder_resource_control(&sde_enc->base,
  3577. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3578. }
  3579. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3580. {
  3581. struct sde_encoder_virt *sde_enc = container_of(work,
  3582. struct sde_encoder_virt, early_wakeup_work);
  3583. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3584. if (!sde_kms)
  3585. return;
  3586. sde_vm_lock(sde_kms);
  3587. if (!sde_vm_owns_hw(sde_kms)) {
  3588. sde_vm_unlock(sde_kms);
  3589. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3590. DRMID(&sde_enc->base));
  3591. return;
  3592. }
  3593. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3594. sde_encoder_resource_control(&sde_enc->base,
  3595. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3596. SDE_ATRACE_END("encoder_early_wakeup");
  3597. sde_vm_unlock(sde_kms);
  3598. }
  3599. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3600. {
  3601. struct sde_encoder_virt *sde_enc = NULL;
  3602. struct msm_drm_thread *disp_thread = NULL;
  3603. struct msm_drm_private *priv = NULL;
  3604. priv = drm_enc->dev->dev_private;
  3605. sde_enc = to_sde_encoder_virt(drm_enc);
  3606. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3607. SDE_DEBUG_ENC(sde_enc,
  3608. "should only early wake up command mode display\n");
  3609. return;
  3610. }
  3611. if (!sde_enc->crtc || (sde_enc->crtc->index
  3612. >= ARRAY_SIZE(priv->event_thread))) {
  3613. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3614. sde_enc->crtc == NULL,
  3615. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3616. return;
  3617. }
  3618. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3619. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3620. kthread_queue_work(&disp_thread->worker,
  3621. &sde_enc->early_wakeup_work);
  3622. SDE_ATRACE_END("queue_early_wakeup_work");
  3623. }
  3624. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3625. {
  3626. static const uint64_t timeout_us = 50000;
  3627. static const uint64_t sleep_us = 20;
  3628. struct sde_encoder_virt *sde_enc;
  3629. ktime_t cur_ktime, exp_ktime;
  3630. uint32_t line_count, tmp, i;
  3631. if (!drm_enc) {
  3632. SDE_ERROR("invalid encoder\n");
  3633. return -EINVAL;
  3634. }
  3635. sde_enc = to_sde_encoder_virt(drm_enc);
  3636. if (!sde_enc->cur_master ||
  3637. !sde_enc->cur_master->ops.get_line_count) {
  3638. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3639. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3640. return -EINVAL;
  3641. }
  3642. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3643. line_count = sde_enc->cur_master->ops.get_line_count(
  3644. sde_enc->cur_master);
  3645. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3646. tmp = line_count;
  3647. line_count = sde_enc->cur_master->ops.get_line_count(
  3648. sde_enc->cur_master);
  3649. if (line_count < tmp) {
  3650. SDE_EVT32(DRMID(drm_enc), line_count);
  3651. return 0;
  3652. }
  3653. cur_ktime = ktime_get();
  3654. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3655. break;
  3656. usleep_range(sleep_us / 2, sleep_us);
  3657. }
  3658. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3659. return -ETIMEDOUT;
  3660. }
  3661. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3662. {
  3663. struct drm_encoder *drm_enc;
  3664. struct sde_rm_hw_iter rm_iter;
  3665. bool lm_valid = false;
  3666. bool intf_valid = false;
  3667. if (!phys_enc || !phys_enc->parent) {
  3668. SDE_ERROR("invalid encoder\n");
  3669. return -EINVAL;
  3670. }
  3671. drm_enc = phys_enc->parent;
  3672. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3673. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3674. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3675. phys_enc->has_intf_te)) {
  3676. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3677. SDE_HW_BLK_INTF);
  3678. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3679. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  3680. if (!hw_intf)
  3681. continue;
  3682. if (phys_enc->hw_ctl->ops.update_bitmask)
  3683. phys_enc->hw_ctl->ops.update_bitmask(
  3684. phys_enc->hw_ctl,
  3685. SDE_HW_FLUSH_INTF,
  3686. hw_intf->idx, 1);
  3687. intf_valid = true;
  3688. }
  3689. if (!intf_valid) {
  3690. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3691. "intf not found to flush\n");
  3692. return -EFAULT;
  3693. }
  3694. } else {
  3695. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3696. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3697. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  3698. if (!hw_lm)
  3699. continue;
  3700. /* update LM flush for HW without INTF TE */
  3701. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3702. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3703. phys_enc->hw_ctl,
  3704. hw_lm->idx, 1);
  3705. lm_valid = true;
  3706. }
  3707. if (!lm_valid) {
  3708. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3709. "lm not found to flush\n");
  3710. return -EFAULT;
  3711. }
  3712. }
  3713. return 0;
  3714. }
  3715. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3716. struct sde_encoder_virt *sde_enc)
  3717. {
  3718. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3719. struct sde_hw_mdp *mdptop = NULL;
  3720. sde_enc->dynamic_hdr_updated = false;
  3721. if (sde_enc->cur_master) {
  3722. mdptop = sde_enc->cur_master->hw_mdptop;
  3723. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3724. sde_enc->cur_master->connector);
  3725. }
  3726. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3727. return;
  3728. if (mdptop->ops.set_hdr_plus_metadata) {
  3729. sde_enc->dynamic_hdr_updated = true;
  3730. mdptop->ops.set_hdr_plus_metadata(
  3731. mdptop, dhdr_meta->dynamic_hdr_payload,
  3732. dhdr_meta->dynamic_hdr_payload_size,
  3733. sde_enc->cur_master->intf_idx == INTF_0 ?
  3734. 0 : 1);
  3735. }
  3736. }
  3737. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3738. {
  3739. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3740. struct sde_encoder_phys *phys;
  3741. int i;
  3742. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3743. phys = sde_enc->phys_encs[i];
  3744. if (phys && phys->ops.hw_reset)
  3745. phys->ops.hw_reset(phys);
  3746. }
  3747. }
  3748. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  3749. struct sde_encoder_kickoff_params *params,
  3750. struct sde_encoder_virt *sde_enc,
  3751. struct sde_kms *sde_kms,
  3752. bool needs_hw_reset, bool is_cmd_mode)
  3753. {
  3754. int rc, ret = 0;
  3755. /* if any phys needs reset, reset all phys, in-order */
  3756. if (needs_hw_reset)
  3757. sde_encoder_needs_hw_reset(drm_enc);
  3758. _sde_encoder_update_master(drm_enc, params);
  3759. _sde_encoder_update_roi(drm_enc);
  3760. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3761. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3762. if (rc) {
  3763. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3764. sde_enc->cur_master->connector->base.id, rc);
  3765. ret = rc;
  3766. }
  3767. }
  3768. if (sde_enc->cur_master &&
  3769. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3770. !sde_enc->cur_master->cont_splash_enabled)) {
  3771. rc = sde_encoder_dce_setup(sde_enc, params);
  3772. if (rc) {
  3773. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3774. ret = rc;
  3775. }
  3776. }
  3777. sde_encoder_dce_flush(sde_enc);
  3778. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3779. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3780. sde_enc->cur_master, sde_kms->qdss_enabled);
  3781. return ret;
  3782. }
  3783. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3784. struct sde_encoder_kickoff_params *params)
  3785. {
  3786. struct sde_encoder_virt *sde_enc;
  3787. struct sde_encoder_phys *phys, *cur_master;
  3788. struct sde_kms *sde_kms = NULL;
  3789. struct sde_crtc *sde_crtc;
  3790. bool needs_hw_reset = false, is_cmd_mode;
  3791. int i, rc, ret = 0;
  3792. struct msm_display_info *disp_info;
  3793. if (!drm_enc || !params || !drm_enc->dev ||
  3794. !drm_enc->dev->dev_private) {
  3795. SDE_ERROR("invalid args\n");
  3796. return -EINVAL;
  3797. }
  3798. sde_enc = to_sde_encoder_virt(drm_enc);
  3799. sde_kms = sde_encoder_get_kms(drm_enc);
  3800. if (!sde_kms)
  3801. return -EINVAL;
  3802. disp_info = &sde_enc->disp_info;
  3803. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3804. SDE_DEBUG_ENC(sde_enc, "\n");
  3805. SDE_EVT32(DRMID(drm_enc));
  3806. cur_master = sde_enc->cur_master;
  3807. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  3808. if (cur_master && cur_master->connector)
  3809. sde_enc->frame_trigger_mode =
  3810. sde_connector_get_property(cur_master->connector->state,
  3811. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3812. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3813. /* prepare for next kickoff, may include waiting on previous kickoff */
  3814. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3815. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3816. phys = sde_enc->phys_encs[i];
  3817. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3818. params->recovery_events_enabled =
  3819. sde_enc->recovery_events_enabled;
  3820. if (phys) {
  3821. if (phys->ops.prepare_for_kickoff) {
  3822. rc = phys->ops.prepare_for_kickoff(
  3823. phys, params);
  3824. if (rc)
  3825. ret = rc;
  3826. }
  3827. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3828. needs_hw_reset = true;
  3829. _sde_encoder_setup_dither(phys);
  3830. if (sde_enc->cur_master &&
  3831. sde_connector_is_qsync_updated(
  3832. sde_enc->cur_master->connector))
  3833. _helper_flush_qsync(phys);
  3834. }
  3835. }
  3836. if (is_cmd_mode && sde_enc->cur_master &&
  3837. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3838. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3839. _sde_encoder_update_rsc_client(drm_enc, true);
  3840. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3841. if (rc) {
  3842. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3843. ret = rc;
  3844. goto end;
  3845. }
  3846. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  3847. needs_hw_reset, is_cmd_mode);
  3848. end:
  3849. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3850. return ret;
  3851. }
  3852. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3853. {
  3854. struct sde_encoder_virt *sde_enc;
  3855. struct sde_encoder_phys *phys;
  3856. struct sde_kms *sde_kms;
  3857. unsigned int i;
  3858. if (!drm_enc) {
  3859. SDE_ERROR("invalid encoder\n");
  3860. return;
  3861. }
  3862. SDE_ATRACE_BEGIN("encoder_kickoff");
  3863. sde_enc = to_sde_encoder_virt(drm_enc);
  3864. SDE_DEBUG_ENC(sde_enc, "\n");
  3865. if (sde_enc->delay_kickoff) {
  3866. u32 loop_count = 20;
  3867. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3868. for (i = 0; i < loop_count; i++) {
  3869. usleep_range(sleep, sleep * 2);
  3870. if (!sde_enc->delay_kickoff)
  3871. break;
  3872. }
  3873. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3874. }
  3875. /* update txq for any output retire hw-fence (wb-path) */
  3876. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3877. if (!sde_kms) {
  3878. SDE_ERROR("invalid sde_kms\n");
  3879. return;
  3880. }
  3881. if (sde_enc->cur_master)
  3882. _sde_encoder_update_retire_txq(sde_enc->cur_master, sde_kms);
  3883. /* All phys encs are ready to go, trigger the kickoff */
  3884. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3885. /* allow phys encs to handle any post-kickoff business */
  3886. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3887. phys = sde_enc->phys_encs[i];
  3888. if (phys && phys->ops.handle_post_kickoff)
  3889. phys->ops.handle_post_kickoff(phys);
  3890. }
  3891. if (sde_enc->autorefresh_solver_disable &&
  3892. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3893. _sde_encoder_update_rsc_client(drm_enc, true);
  3894. SDE_ATRACE_END("encoder_kickoff");
  3895. }
  3896. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3897. struct sde_hw_pp_vsync_info *info)
  3898. {
  3899. struct sde_encoder_virt *sde_enc;
  3900. struct sde_encoder_phys *phys;
  3901. int i, ret;
  3902. if (!drm_enc || !info)
  3903. return;
  3904. sde_enc = to_sde_encoder_virt(drm_enc);
  3905. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3906. phys = sde_enc->phys_encs[i];
  3907. if (phys && phys->hw_intf && phys->hw_pp
  3908. && phys->hw_intf->ops.get_vsync_info) {
  3909. ret = phys->hw_intf->ops.get_vsync_info(
  3910. phys->hw_intf, &info[i]);
  3911. if (!ret) {
  3912. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3913. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3914. }
  3915. }
  3916. }
  3917. }
  3918. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3919. u32 *transfer_time_us)
  3920. {
  3921. struct sde_encoder_virt *sde_enc;
  3922. struct msm_mode_info *info;
  3923. if (!drm_enc || !transfer_time_us) {
  3924. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3925. !transfer_time_us);
  3926. return;
  3927. }
  3928. sde_enc = to_sde_encoder_virt(drm_enc);
  3929. info = &sde_enc->mode_info;
  3930. *transfer_time_us = info->mdp_transfer_time_us;
  3931. }
  3932. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3933. {
  3934. struct drm_encoder *src_enc = drm_enc;
  3935. struct sde_encoder_virt *sde_enc;
  3936. struct sde_kms *sde_kms;
  3937. u32 fps;
  3938. if (!drm_enc) {
  3939. SDE_ERROR("invalid encoder\n");
  3940. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3941. }
  3942. sde_kms = sde_encoder_get_kms(drm_enc);
  3943. if (!sde_kms)
  3944. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3945. if (sde_encoder_in_clone_mode(drm_enc))
  3946. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3947. if (!src_enc)
  3948. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3949. if (test_bit(SDE_FEATURE_EMULATED_ENV, sde_kms->catalog->features))
  3950. return MAX_KICKOFF_TIMEOUT_MS;
  3951. sde_enc = to_sde_encoder_virt(src_enc);
  3952. fps = sde_enc->mode_info.frame_rate;
  3953. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3954. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3955. else
  3956. return (SEC_TO_MILLI_SEC / fps) * 2;
  3957. }
  3958. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3959. {
  3960. struct sde_encoder_virt *sde_enc;
  3961. struct sde_encoder_phys *master;
  3962. bool is_vid_mode;
  3963. if (!drm_enc)
  3964. return -EINVAL;
  3965. sde_enc = to_sde_encoder_virt(drm_enc);
  3966. master = sde_enc->cur_master;
  3967. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3968. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3969. return -ENODATA;
  3970. if (!master->hw_intf->ops.get_avr_status)
  3971. return -EOPNOTSUPP;
  3972. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3973. }
  3974. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3975. struct drm_framebuffer *fb)
  3976. {
  3977. struct drm_encoder *drm_enc;
  3978. struct sde_hw_mixer_cfg mixer;
  3979. struct sde_rm_hw_iter lm_iter;
  3980. bool lm_valid = false;
  3981. if (!phys_enc || !phys_enc->parent) {
  3982. SDE_ERROR("invalid encoder\n");
  3983. return -EINVAL;
  3984. }
  3985. drm_enc = phys_enc->parent;
  3986. memset(&mixer, 0, sizeof(mixer));
  3987. /* reset associated CTL/LMs */
  3988. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3989. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3990. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3991. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3992. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3993. if (!hw_lm)
  3994. continue;
  3995. /* need to flush LM to remove it */
  3996. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3997. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3998. phys_enc->hw_ctl,
  3999. hw_lm->idx, 1);
  4000. if (fb) {
  4001. /* assume a single LM if targeting a frame buffer */
  4002. if (lm_valid)
  4003. continue;
  4004. mixer.out_height = fb->height;
  4005. mixer.out_width = fb->width;
  4006. if (hw_lm->ops.setup_mixer_out)
  4007. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4008. }
  4009. lm_valid = true;
  4010. /* only enable border color on LM */
  4011. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4012. phys_enc->hw_ctl->ops.setup_blendstage(
  4013. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  4014. }
  4015. if (!lm_valid) {
  4016. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4017. return -EFAULT;
  4018. }
  4019. return 0;
  4020. }
  4021. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4022. {
  4023. struct sde_encoder_virt *sde_enc;
  4024. struct sde_encoder_phys *phys;
  4025. int i, rc = 0, ret = 0;
  4026. struct sde_hw_ctl *ctl;
  4027. if (!drm_enc) {
  4028. SDE_ERROR("invalid encoder\n");
  4029. return -EINVAL;
  4030. }
  4031. sde_enc = to_sde_encoder_virt(drm_enc);
  4032. /* update the qsync parameters for the current frame */
  4033. if (sde_enc->cur_master)
  4034. sde_connector_set_qsync_params(
  4035. sde_enc->cur_master->connector);
  4036. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4037. phys = sde_enc->phys_encs[i];
  4038. if (phys && phys->ops.prepare_commit)
  4039. phys->ops.prepare_commit(phys);
  4040. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4041. ret = -ETIMEDOUT;
  4042. if (phys && phys->hw_ctl) {
  4043. ctl = phys->hw_ctl;
  4044. /*
  4045. * avoid clearing the pending flush during the first
  4046. * frame update after idle power collpase as the
  4047. * restore path would have updated the pending flush
  4048. */
  4049. if (!sde_enc->idle_pc_restore &&
  4050. ctl->ops.clear_pending_flush)
  4051. ctl->ops.clear_pending_flush(ctl);
  4052. }
  4053. }
  4054. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4055. rc = sde_connector_prepare_commit(
  4056. sde_enc->cur_master->connector);
  4057. if (rc)
  4058. SDE_ERROR_ENC(sde_enc,
  4059. "prepare commit failed conn %d rc %d\n",
  4060. sde_enc->cur_master->connector->base.id,
  4061. rc);
  4062. }
  4063. return ret;
  4064. }
  4065. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4066. bool enable, u32 frame_count)
  4067. {
  4068. if (!phys_enc)
  4069. return;
  4070. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4071. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4072. enable, frame_count);
  4073. }
  4074. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4075. bool nonblock, u32 *misr_value)
  4076. {
  4077. if (!phys_enc)
  4078. return -EINVAL;
  4079. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4080. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4081. nonblock, misr_value) : -ENOTSUPP;
  4082. }
  4083. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4084. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4085. {
  4086. struct sde_encoder_virt *sde_enc;
  4087. int i;
  4088. if (!s || !s->private)
  4089. return -EINVAL;
  4090. sde_enc = s->private;
  4091. mutex_lock(&sde_enc->enc_lock);
  4092. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4093. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4094. if (!phys)
  4095. continue;
  4096. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4097. phys->intf_idx - INTF_0,
  4098. atomic_read(&phys->vsync_cnt),
  4099. atomic_read(&phys->underrun_cnt));
  4100. switch (phys->intf_mode) {
  4101. case INTF_MODE_VIDEO:
  4102. seq_puts(s, "mode: video\n");
  4103. break;
  4104. case INTF_MODE_CMD:
  4105. seq_puts(s, "mode: command\n");
  4106. break;
  4107. case INTF_MODE_WB_BLOCK:
  4108. seq_puts(s, "mode: wb block\n");
  4109. break;
  4110. case INTF_MODE_WB_LINE:
  4111. seq_puts(s, "mode: wb line\n");
  4112. break;
  4113. default:
  4114. seq_puts(s, "mode: ???\n");
  4115. break;
  4116. }
  4117. }
  4118. mutex_unlock(&sde_enc->enc_lock);
  4119. return 0;
  4120. }
  4121. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4122. struct file *file)
  4123. {
  4124. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4125. }
  4126. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4127. const char __user *user_buf, size_t count, loff_t *ppos)
  4128. {
  4129. struct sde_encoder_virt *sde_enc;
  4130. char buf[MISR_BUFF_SIZE + 1];
  4131. size_t buff_copy;
  4132. u32 frame_count, enable;
  4133. struct sde_kms *sde_kms = NULL;
  4134. struct drm_encoder *drm_enc;
  4135. if (!file || !file->private_data)
  4136. return -EINVAL;
  4137. sde_enc = file->private_data;
  4138. if (!sde_enc)
  4139. return -EINVAL;
  4140. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4141. if (!sde_kms)
  4142. return -EINVAL;
  4143. drm_enc = &sde_enc->base;
  4144. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4145. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4146. return -ENOTSUPP;
  4147. }
  4148. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4149. if (copy_from_user(buf, user_buf, buff_copy))
  4150. return -EINVAL;
  4151. buf[buff_copy] = 0; /* end of string */
  4152. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4153. return -EINVAL;
  4154. atomic_set(&sde_enc->misr_enable, enable);
  4155. sde_enc->misr_reconfigure = true;
  4156. sde_enc->misr_frame_count = frame_count;
  4157. return count;
  4158. }
  4159. static ssize_t _sde_encoder_misr_read(struct file *file,
  4160. char __user *user_buff, size_t count, loff_t *ppos)
  4161. {
  4162. struct sde_encoder_virt *sde_enc;
  4163. struct sde_kms *sde_kms = NULL;
  4164. struct drm_encoder *drm_enc;
  4165. int i = 0, len = 0;
  4166. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4167. int rc;
  4168. if (*ppos)
  4169. return 0;
  4170. if (!file || !file->private_data)
  4171. return -EINVAL;
  4172. sde_enc = file->private_data;
  4173. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4174. if (!sde_kms)
  4175. return -EINVAL;
  4176. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4177. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4178. return -ENOTSUPP;
  4179. }
  4180. drm_enc = &sde_enc->base;
  4181. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4182. if (rc < 0) {
  4183. SDE_ERROR("failed to enable power resource %d\n", rc);
  4184. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4185. return rc;
  4186. }
  4187. sde_vm_lock(sde_kms);
  4188. if (!sde_vm_owns_hw(sde_kms)) {
  4189. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4190. rc = -EOPNOTSUPP;
  4191. goto end;
  4192. }
  4193. if (!atomic_read(&sde_enc->misr_enable)) {
  4194. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4195. "disabled\n");
  4196. goto buff_check;
  4197. }
  4198. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4199. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4200. u32 misr_value = 0;
  4201. if (!phys || !phys->ops.collect_misr) {
  4202. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4203. "invalid\n");
  4204. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4205. continue;
  4206. }
  4207. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4208. if (rc) {
  4209. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4210. "invalid\n");
  4211. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4212. rc);
  4213. continue;
  4214. } else {
  4215. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4216. "Intf idx:%d\n",
  4217. phys->intf_idx - INTF_0);
  4218. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4219. "0x%x\n", misr_value);
  4220. }
  4221. }
  4222. buff_check:
  4223. if (count <= len) {
  4224. len = 0;
  4225. goto end;
  4226. }
  4227. if (copy_to_user(user_buff, buf, len)) {
  4228. len = -EFAULT;
  4229. goto end;
  4230. }
  4231. *ppos += len; /* increase offset */
  4232. end:
  4233. sde_vm_unlock(sde_kms);
  4234. pm_runtime_put_sync(drm_enc->dev->dev);
  4235. return len;
  4236. }
  4237. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4238. {
  4239. struct sde_encoder_virt *sde_enc;
  4240. struct sde_kms *sde_kms;
  4241. int i;
  4242. static const struct file_operations debugfs_status_fops = {
  4243. .open = _sde_encoder_debugfs_status_open,
  4244. .read = seq_read,
  4245. .llseek = seq_lseek,
  4246. .release = single_release,
  4247. };
  4248. static const struct file_operations debugfs_misr_fops = {
  4249. .open = simple_open,
  4250. .read = _sde_encoder_misr_read,
  4251. .write = _sde_encoder_misr_setup,
  4252. };
  4253. char name[SDE_NAME_SIZE];
  4254. if (!drm_enc) {
  4255. SDE_ERROR("invalid encoder\n");
  4256. return -EINVAL;
  4257. }
  4258. sde_enc = to_sde_encoder_virt(drm_enc);
  4259. sde_kms = sde_encoder_get_kms(drm_enc);
  4260. if (!sde_kms) {
  4261. SDE_ERROR("invalid sde_kms\n");
  4262. return -EINVAL;
  4263. }
  4264. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4265. /* create overall sub-directory for the encoder */
  4266. sde_enc->debugfs_root = debugfs_create_dir(name,
  4267. drm_enc->dev->primary->debugfs_root);
  4268. if (!sde_enc->debugfs_root)
  4269. return -ENOMEM;
  4270. /* don't error check these */
  4271. debugfs_create_file("status", 0400,
  4272. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4273. debugfs_create_file("misr_data", 0600,
  4274. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4275. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4276. &sde_enc->idle_pc_enabled);
  4277. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4278. &sde_enc->frame_trigger_mode);
  4279. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4280. if (sde_enc->phys_encs[i] &&
  4281. sde_enc->phys_encs[i]->ops.late_register)
  4282. sde_enc->phys_encs[i]->ops.late_register(
  4283. sde_enc->phys_encs[i],
  4284. sde_enc->debugfs_root);
  4285. return 0;
  4286. }
  4287. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4288. {
  4289. struct sde_encoder_virt *sde_enc;
  4290. if (!drm_enc)
  4291. return;
  4292. sde_enc = to_sde_encoder_virt(drm_enc);
  4293. debugfs_remove_recursive(sde_enc->debugfs_root);
  4294. }
  4295. #else
  4296. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4297. {
  4298. return 0;
  4299. }
  4300. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4301. {
  4302. }
  4303. #endif /* CONFIG_DEBUG_FS */
  4304. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4305. {
  4306. return _sde_encoder_init_debugfs(encoder);
  4307. }
  4308. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4309. {
  4310. _sde_encoder_destroy_debugfs(encoder);
  4311. }
  4312. static int sde_encoder_virt_add_phys_encs(
  4313. struct msm_display_info *disp_info,
  4314. struct sde_encoder_virt *sde_enc,
  4315. struct sde_enc_phys_init_params *params)
  4316. {
  4317. struct sde_encoder_phys *enc = NULL;
  4318. u32 display_caps = disp_info->capabilities;
  4319. SDE_DEBUG_ENC(sde_enc, "\n");
  4320. /*
  4321. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4322. * in this function, check up-front.
  4323. */
  4324. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4325. ARRAY_SIZE(sde_enc->phys_encs)) {
  4326. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4327. sde_enc->num_phys_encs);
  4328. return -EINVAL;
  4329. }
  4330. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4331. enc = sde_encoder_phys_vid_init(params);
  4332. if (IS_ERR_OR_NULL(enc)) {
  4333. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4334. PTR_ERR(enc));
  4335. return !enc ? -EINVAL : PTR_ERR(enc);
  4336. }
  4337. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4338. }
  4339. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4340. enc = sde_encoder_phys_cmd_init(params);
  4341. if (IS_ERR_OR_NULL(enc)) {
  4342. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4343. PTR_ERR(enc));
  4344. return !enc ? -EINVAL : PTR_ERR(enc);
  4345. }
  4346. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4347. }
  4348. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4349. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4350. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4351. else
  4352. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4353. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4354. ++sde_enc->num_phys_encs;
  4355. return 0;
  4356. }
  4357. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4358. struct sde_enc_phys_init_params *params)
  4359. {
  4360. struct sde_encoder_phys *enc = NULL;
  4361. if (!sde_enc) {
  4362. SDE_ERROR("invalid encoder\n");
  4363. return -EINVAL;
  4364. }
  4365. SDE_DEBUG_ENC(sde_enc, "\n");
  4366. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4367. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4368. sde_enc->num_phys_encs);
  4369. return -EINVAL;
  4370. }
  4371. enc = sde_encoder_phys_wb_init(params);
  4372. if (IS_ERR_OR_NULL(enc)) {
  4373. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4374. PTR_ERR(enc));
  4375. return !enc ? -EINVAL : PTR_ERR(enc);
  4376. }
  4377. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4378. ++sde_enc->num_phys_encs;
  4379. return 0;
  4380. }
  4381. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4382. struct sde_kms *sde_kms,
  4383. struct msm_display_info *disp_info,
  4384. int *drm_enc_mode)
  4385. {
  4386. int ret = 0;
  4387. int i = 0;
  4388. enum sde_intf_type intf_type;
  4389. struct sde_encoder_virt_ops parent_ops = {
  4390. sde_encoder_vblank_callback,
  4391. sde_encoder_underrun_callback,
  4392. sde_encoder_frame_done_callback,
  4393. _sde_encoder_get_qsync_fps_callback,
  4394. };
  4395. struct sde_enc_phys_init_params phys_params;
  4396. if (!sde_enc || !sde_kms) {
  4397. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4398. !sde_enc, !sde_kms);
  4399. return -EINVAL;
  4400. }
  4401. memset(&phys_params, 0, sizeof(phys_params));
  4402. phys_params.sde_kms = sde_kms;
  4403. phys_params.parent = &sde_enc->base;
  4404. phys_params.parent_ops = parent_ops;
  4405. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4406. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4407. SDE_DEBUG("\n");
  4408. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4409. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4410. intf_type = INTF_DSI;
  4411. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4412. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4413. intf_type = INTF_HDMI;
  4414. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4415. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4416. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4417. else
  4418. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4419. intf_type = INTF_DP;
  4420. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4421. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4422. intf_type = INTF_WB;
  4423. } else {
  4424. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4425. return -EINVAL;
  4426. }
  4427. WARN_ON(disp_info->num_of_h_tiles < 1);
  4428. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4429. sde_enc->te_source = disp_info->te_source;
  4430. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4431. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4432. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4433. sde_kms->catalog->features);
  4434. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4435. sde_kms->catalog->features);
  4436. mutex_lock(&sde_enc->enc_lock);
  4437. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4438. /*
  4439. * Left-most tile is at index 0, content is controller id
  4440. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4441. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4442. */
  4443. u32 controller_id = disp_info->h_tile_instance[i];
  4444. if (disp_info->num_of_h_tiles > 1) {
  4445. if (i == 0)
  4446. phys_params.split_role = ENC_ROLE_MASTER;
  4447. else
  4448. phys_params.split_role = ENC_ROLE_SLAVE;
  4449. } else {
  4450. phys_params.split_role = ENC_ROLE_SOLO;
  4451. }
  4452. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4453. i, controller_id, phys_params.split_role);
  4454. if (intf_type == INTF_WB) {
  4455. phys_params.intf_idx = INTF_MAX;
  4456. phys_params.wb_idx = sde_encoder_get_wb(
  4457. sde_kms->catalog,
  4458. intf_type, controller_id);
  4459. if (phys_params.wb_idx == WB_MAX) {
  4460. SDE_ERROR_ENC(sde_enc,
  4461. "could not get wb: type %d, id %d\n",
  4462. intf_type, controller_id);
  4463. ret = -EINVAL;
  4464. }
  4465. } else {
  4466. phys_params.wb_idx = WB_MAX;
  4467. phys_params.intf_idx = sde_encoder_get_intf(
  4468. sde_kms->catalog, intf_type,
  4469. controller_id);
  4470. if (phys_params.intf_idx == INTF_MAX) {
  4471. SDE_ERROR_ENC(sde_enc,
  4472. "could not get wb: type %d, id %d\n",
  4473. intf_type, controller_id);
  4474. ret = -EINVAL;
  4475. }
  4476. }
  4477. if (!ret) {
  4478. if (intf_type == INTF_WB)
  4479. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4480. &phys_params);
  4481. else
  4482. ret = sde_encoder_virt_add_phys_encs(
  4483. disp_info,
  4484. sde_enc,
  4485. &phys_params);
  4486. if (ret)
  4487. SDE_ERROR_ENC(sde_enc,
  4488. "failed to add phys encs\n");
  4489. }
  4490. }
  4491. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4492. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4493. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4494. if (vid_phys) {
  4495. atomic_set(&vid_phys->vsync_cnt, 0);
  4496. atomic_set(&vid_phys->underrun_cnt, 0);
  4497. }
  4498. if (cmd_phys) {
  4499. atomic_set(&cmd_phys->vsync_cnt, 0);
  4500. atomic_set(&cmd_phys->underrun_cnt, 0);
  4501. }
  4502. }
  4503. mutex_unlock(&sde_enc->enc_lock);
  4504. return ret;
  4505. }
  4506. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4507. .mode_set = sde_encoder_virt_mode_set,
  4508. .disable = sde_encoder_virt_disable,
  4509. .enable = sde_encoder_virt_enable,
  4510. .atomic_check = sde_encoder_virt_atomic_check,
  4511. };
  4512. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4513. .destroy = sde_encoder_destroy,
  4514. .late_register = sde_encoder_late_register,
  4515. .early_unregister = sde_encoder_early_unregister,
  4516. };
  4517. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4518. {
  4519. struct msm_drm_private *priv = dev->dev_private;
  4520. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4521. struct drm_encoder *drm_enc = NULL;
  4522. struct sde_encoder_virt *sde_enc = NULL;
  4523. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4524. char name[SDE_NAME_SIZE];
  4525. int ret = 0, i, intf_index = INTF_MAX;
  4526. struct sde_encoder_phys *phys = NULL;
  4527. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4528. if (!sde_enc) {
  4529. ret = -ENOMEM;
  4530. goto fail;
  4531. }
  4532. mutex_init(&sde_enc->enc_lock);
  4533. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4534. &drm_enc_mode);
  4535. if (ret)
  4536. goto fail;
  4537. sde_enc->cur_master = NULL;
  4538. spin_lock_init(&sde_enc->enc_spinlock);
  4539. mutex_init(&sde_enc->vblank_ctl_lock);
  4540. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4541. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4542. drm_enc = &sde_enc->base;
  4543. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4544. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4545. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4546. phys = sde_enc->phys_encs[i];
  4547. if (!phys)
  4548. continue;
  4549. if (phys->ops.is_master && phys->ops.is_master(phys))
  4550. intf_index = phys->intf_idx - INTF_0;
  4551. }
  4552. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4553. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4554. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4555. SDE_RSC_PRIMARY_DISP_CLIENT :
  4556. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4557. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4558. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4559. PTR_ERR(sde_enc->rsc_client));
  4560. sde_enc->rsc_client = NULL;
  4561. }
  4562. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4563. sde_enc->input_event_enabled) {
  4564. ret = _sde_encoder_input_handler(sde_enc);
  4565. if (ret)
  4566. SDE_ERROR(
  4567. "input handler registration failed, rc = %d\n", ret);
  4568. }
  4569. /* Keep posted start as default configuration in driver
  4570. if SBLUT is supported on target. Do not allow HAL to
  4571. override driver's default frame trigger mode.
  4572. */
  4573. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  4574. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  4575. mutex_init(&sde_enc->rc_lock);
  4576. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4577. sde_encoder_off_work);
  4578. sde_enc->vblank_enabled = false;
  4579. sde_enc->qdss_status = false;
  4580. kthread_init_work(&sde_enc->input_event_work,
  4581. sde_encoder_input_event_work_handler);
  4582. kthread_init_work(&sde_enc->early_wakeup_work,
  4583. sde_encoder_early_wakeup_work_handler);
  4584. kthread_init_work(&sde_enc->esd_trigger_work,
  4585. sde_encoder_esd_trigger_work_handler);
  4586. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4587. SDE_DEBUG_ENC(sde_enc, "created\n");
  4588. return drm_enc;
  4589. fail:
  4590. SDE_ERROR("failed to create encoder\n");
  4591. if (drm_enc)
  4592. sde_encoder_destroy(drm_enc);
  4593. return ERR_PTR(ret);
  4594. }
  4595. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4596. enum msm_event_wait event)
  4597. {
  4598. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4599. struct sde_encoder_virt *sde_enc = NULL;
  4600. int i, ret = 0;
  4601. char atrace_buf[32];
  4602. if (!drm_enc) {
  4603. SDE_ERROR("invalid encoder\n");
  4604. return -EINVAL;
  4605. }
  4606. sde_enc = to_sde_encoder_virt(drm_enc);
  4607. SDE_DEBUG_ENC(sde_enc, "\n");
  4608. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4609. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4610. switch (event) {
  4611. case MSM_ENC_COMMIT_DONE:
  4612. fn_wait = phys->ops.wait_for_commit_done;
  4613. break;
  4614. case MSM_ENC_TX_COMPLETE:
  4615. fn_wait = phys->ops.wait_for_tx_complete;
  4616. break;
  4617. case MSM_ENC_VBLANK:
  4618. fn_wait = phys->ops.wait_for_vblank;
  4619. break;
  4620. case MSM_ENC_ACTIVE_REGION:
  4621. fn_wait = phys->ops.wait_for_active;
  4622. break;
  4623. default:
  4624. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4625. event);
  4626. return -EINVAL;
  4627. }
  4628. if (phys && fn_wait) {
  4629. snprintf(atrace_buf, sizeof(atrace_buf),
  4630. "wait_completion_event_%d", event);
  4631. SDE_ATRACE_BEGIN(atrace_buf);
  4632. ret = fn_wait(phys);
  4633. SDE_ATRACE_END(atrace_buf);
  4634. if (ret) {
  4635. SDE_ERROR_ENC(sde_enc, "intf_type:%d, event:%d i:%d, failed:%d\n",
  4636. sde_enc->disp_info.intf_type, event, i, ret);
  4637. SDE_EVT32(DRMID(drm_enc), sde_enc->disp_info.intf_type, event,
  4638. i, ret, SDE_EVTLOG_ERROR);
  4639. return ret;
  4640. }
  4641. }
  4642. }
  4643. return ret;
  4644. }
  4645. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4646. u64 *l_bound, u64 *u_bound)
  4647. {
  4648. struct sde_encoder_virt *sde_enc;
  4649. u64 jitter_ns, frametime_ns;
  4650. struct msm_mode_info *info;
  4651. if (!drm_enc) {
  4652. SDE_ERROR("invalid encoder\n");
  4653. return;
  4654. }
  4655. sde_enc = to_sde_encoder_virt(drm_enc);
  4656. info = &sde_enc->mode_info;
  4657. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4658. jitter_ns = info->jitter_numer * frametime_ns;
  4659. do_div(jitter_ns, info->jitter_denom * 100);
  4660. *l_bound = frametime_ns - jitter_ns;
  4661. *u_bound = frametime_ns + jitter_ns;
  4662. }
  4663. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4664. {
  4665. struct sde_encoder_virt *sde_enc;
  4666. if (!drm_enc) {
  4667. SDE_ERROR("invalid encoder\n");
  4668. return 0;
  4669. }
  4670. sde_enc = to_sde_encoder_virt(drm_enc);
  4671. return sde_enc->mode_info.frame_rate;
  4672. }
  4673. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4674. {
  4675. struct sde_encoder_virt *sde_enc = NULL;
  4676. int i;
  4677. if (!encoder) {
  4678. SDE_ERROR("invalid encoder\n");
  4679. return INTF_MODE_NONE;
  4680. }
  4681. sde_enc = to_sde_encoder_virt(encoder);
  4682. if (sde_enc->cur_master)
  4683. return sde_enc->cur_master->intf_mode;
  4684. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4685. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4686. if (phys)
  4687. return phys->intf_mode;
  4688. }
  4689. return INTF_MODE_NONE;
  4690. }
  4691. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4692. {
  4693. struct sde_encoder_virt *sde_enc = NULL;
  4694. struct sde_encoder_phys *phys;
  4695. if (!encoder) {
  4696. SDE_ERROR("invalid encoder\n");
  4697. return 0;
  4698. }
  4699. sde_enc = to_sde_encoder_virt(encoder);
  4700. phys = sde_enc->cur_master;
  4701. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4702. }
  4703. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4704. ktime_t *tvblank)
  4705. {
  4706. struct sde_encoder_virt *sde_enc = NULL;
  4707. struct sde_encoder_phys *phys;
  4708. if (!encoder) {
  4709. SDE_ERROR("invalid encoder\n");
  4710. return false;
  4711. }
  4712. sde_enc = to_sde_encoder_virt(encoder);
  4713. phys = sde_enc->cur_master;
  4714. if (!phys)
  4715. return false;
  4716. *tvblank = phys->last_vsync_timestamp;
  4717. return *tvblank ? true : false;
  4718. }
  4719. static void _sde_encoder_cache_hw_res_cont_splash(
  4720. struct drm_encoder *encoder,
  4721. struct sde_kms *sde_kms)
  4722. {
  4723. int i, idx;
  4724. struct sde_encoder_virt *sde_enc;
  4725. struct sde_encoder_phys *phys_enc;
  4726. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4727. sde_enc = to_sde_encoder_virt(encoder);
  4728. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4729. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4730. sde_enc->hw_pp[i] = NULL;
  4731. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4732. break;
  4733. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  4734. }
  4735. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4736. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4737. sde_enc->hw_dsc[i] = NULL;
  4738. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4739. break;
  4740. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  4741. }
  4742. /*
  4743. * If we have multiple phys encoders with one controller, make
  4744. * sure to populate the controller pointer in both phys encoders.
  4745. */
  4746. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4747. phys_enc = sde_enc->phys_encs[idx];
  4748. phys_enc->hw_ctl = NULL;
  4749. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4750. SDE_HW_BLK_CTL);
  4751. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4752. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4753. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  4754. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4755. phys_enc->intf_idx, phys_enc->hw_ctl);
  4756. }
  4757. }
  4758. }
  4759. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4760. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4761. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4762. phys->hw_intf = NULL;
  4763. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4764. break;
  4765. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  4766. }
  4767. }
  4768. /**
  4769. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4770. * device bootup when cont_splash is enabled
  4771. * @drm_enc: Pointer to drm encoder structure
  4772. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4773. * @enable: boolean indicates enable or displae state of splash
  4774. * @Return: true if successful in updating the encoder structure
  4775. */
  4776. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4777. struct sde_splash_display *splash_display, bool enable)
  4778. {
  4779. struct sde_encoder_virt *sde_enc;
  4780. struct msm_drm_private *priv;
  4781. struct sde_kms *sde_kms;
  4782. struct drm_connector *conn = NULL;
  4783. struct sde_connector *sde_conn = NULL;
  4784. struct sde_connector_state *sde_conn_state = NULL;
  4785. struct drm_display_mode *drm_mode = NULL;
  4786. struct sde_encoder_phys *phys_enc;
  4787. struct drm_bridge *bridge;
  4788. int ret = 0, i;
  4789. struct msm_sub_mode sub_mode;
  4790. if (!encoder) {
  4791. SDE_ERROR("invalid drm enc\n");
  4792. return -EINVAL;
  4793. }
  4794. sde_enc = to_sde_encoder_virt(encoder);
  4795. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4796. if (!sde_kms) {
  4797. SDE_ERROR("invalid sde_kms\n");
  4798. return -EINVAL;
  4799. }
  4800. priv = encoder->dev->dev_private;
  4801. if (!priv->num_connectors) {
  4802. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4803. return -EINVAL;
  4804. }
  4805. SDE_DEBUG_ENC(sde_enc,
  4806. "num of connectors: %d\n", priv->num_connectors);
  4807. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4808. if (!enable) {
  4809. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4810. phys_enc = sde_enc->phys_encs[i];
  4811. if (phys_enc)
  4812. phys_enc->cont_splash_enabled = false;
  4813. }
  4814. return ret;
  4815. }
  4816. if (!splash_display) {
  4817. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4818. return -EINVAL;
  4819. }
  4820. for (i = 0; i < priv->num_connectors; i++) {
  4821. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4822. priv->connectors[i]->base.id);
  4823. sde_conn = to_sde_connector(priv->connectors[i]);
  4824. if (!sde_conn->encoder) {
  4825. SDE_DEBUG_ENC(sde_enc,
  4826. "encoder not attached to connector\n");
  4827. continue;
  4828. }
  4829. if (sde_conn->encoder->base.id
  4830. == encoder->base.id) {
  4831. conn = (priv->connectors[i]);
  4832. break;
  4833. }
  4834. }
  4835. if (!conn || !conn->state) {
  4836. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4837. return -EINVAL;
  4838. }
  4839. sde_conn_state = to_sde_connector_state(conn->state);
  4840. if (!sde_conn->ops.get_mode_info) {
  4841. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4842. return -EINVAL;
  4843. }
  4844. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4845. MSM_DISPLAY_DSC_MODE_DISABLED;
  4846. drm_mode = &encoder->crtc->state->adjusted_mode;
  4847. ret = sde_connector_get_mode_info(&sde_conn->base,
  4848. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4849. if (ret) {
  4850. SDE_ERROR_ENC(sde_enc,
  4851. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4852. return ret;
  4853. }
  4854. if (sde_conn->encoder) {
  4855. conn->state->best_encoder = sde_conn->encoder;
  4856. SDE_DEBUG_ENC(sde_enc,
  4857. "configured cstate->best_encoder to ID = %d\n",
  4858. conn->state->best_encoder->base.id);
  4859. } else {
  4860. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4861. conn->base.id);
  4862. }
  4863. sde_enc->crtc = encoder->crtc;
  4864. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4865. conn->state, false);
  4866. if (ret) {
  4867. SDE_ERROR_ENC(sde_enc,
  4868. "failed to reserve hw resources, %d\n", ret);
  4869. return ret;
  4870. }
  4871. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4872. sde_connector_get_topology_name(conn));
  4873. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4874. drm_mode->hdisplay, drm_mode->vdisplay);
  4875. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4876. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4877. if (bridge) {
  4878. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4879. /*
  4880. * For cont-splash use case, we update the mode
  4881. * configurations manually. This will skip the
  4882. * usually mode set call when actual frame is
  4883. * pushed from framework. The bridge needs to
  4884. * be updated with the current drm mode by
  4885. * calling the bridge mode set ops.
  4886. */
  4887. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4888. } else {
  4889. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4890. }
  4891. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4892. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4893. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4894. if (!phys) {
  4895. SDE_ERROR_ENC(sde_enc,
  4896. "phys encoders not initialized\n");
  4897. return -EINVAL;
  4898. }
  4899. /* update connector for master and slave phys encoders */
  4900. phys->connector = conn;
  4901. phys->cont_splash_enabled = true;
  4902. phys->hw_pp = sde_enc->hw_pp[i];
  4903. if (phys->ops.cont_splash_mode_set)
  4904. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4905. if (phys->ops.is_master && phys->ops.is_master(phys))
  4906. sde_enc->cur_master = phys;
  4907. }
  4908. return ret;
  4909. }
  4910. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4911. bool skip_pre_kickoff)
  4912. {
  4913. struct msm_drm_thread *event_thread = NULL;
  4914. struct msm_drm_private *priv = NULL;
  4915. struct sde_encoder_virt *sde_enc = NULL;
  4916. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4917. SDE_ERROR("invalid parameters\n");
  4918. return -EINVAL;
  4919. }
  4920. priv = enc->dev->dev_private;
  4921. sde_enc = to_sde_encoder_virt(enc);
  4922. if (!sde_enc->crtc || (sde_enc->crtc->index
  4923. >= ARRAY_SIZE(priv->event_thread))) {
  4924. SDE_DEBUG_ENC(sde_enc,
  4925. "invalid cached CRTC: %d or crtc index: %d\n",
  4926. sde_enc->crtc == NULL,
  4927. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4928. return -EINVAL;
  4929. }
  4930. SDE_EVT32_VERBOSE(DRMID(enc));
  4931. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4932. if (!skip_pre_kickoff) {
  4933. sde_enc->delay_kickoff = true;
  4934. kthread_queue_work(&event_thread->worker,
  4935. &sde_enc->esd_trigger_work);
  4936. kthread_flush_work(&sde_enc->esd_trigger_work);
  4937. }
  4938. /*
  4939. * panel may stop generating te signal (vsync) during esd failure. rsc
  4940. * hardware may hang without vsync. Avoid rsc hang by generating the
  4941. * vsync from watchdog timer instead of panel.
  4942. */
  4943. sde_encoder_helper_switch_vsync(enc, true);
  4944. if (!skip_pre_kickoff) {
  4945. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4946. sde_enc->delay_kickoff = false;
  4947. }
  4948. return 0;
  4949. }
  4950. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4951. {
  4952. struct sde_encoder_virt *sde_enc;
  4953. if (!encoder) {
  4954. SDE_ERROR("invalid drm enc\n");
  4955. return false;
  4956. }
  4957. sde_enc = to_sde_encoder_virt(encoder);
  4958. return sde_enc->recovery_events_enabled;
  4959. }
  4960. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4961. {
  4962. struct sde_encoder_virt *sde_enc;
  4963. if (!encoder) {
  4964. SDE_ERROR("invalid drm enc\n");
  4965. return;
  4966. }
  4967. sde_enc = to_sde_encoder_virt(encoder);
  4968. sde_enc->recovery_events_enabled = true;
  4969. }
  4970. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4971. {
  4972. struct sde_kms *sde_kms;
  4973. struct drm_connector *conn;
  4974. struct sde_connector_state *conn_state;
  4975. if (!drm_enc)
  4976. return false;
  4977. sde_kms = sde_encoder_get_kms(drm_enc);
  4978. if (!sde_kms)
  4979. return false;
  4980. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4981. if (!conn || !conn->state)
  4982. return false;
  4983. conn_state = to_sde_connector_state(conn->state);
  4984. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4985. }
  4986. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  4987. {
  4988. struct drm_encoder *drm_enc;
  4989. struct sde_encoder_virt *sde_enc;
  4990. struct sde_encoder_phys *cur_master;
  4991. struct sde_hw_ctl *hw_ctl = NULL;
  4992. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  4993. goto exit;
  4994. /* get encoder to find the hw_ctl for this connector */
  4995. drm_enc = c_conn->encoder;
  4996. if (!drm_enc)
  4997. goto exit;
  4998. sde_enc = to_sde_encoder_virt(drm_enc);
  4999. cur_master = sde_enc->phys_encs[0];
  5000. if (!cur_master || !cur_master->hw_ctl)
  5001. goto exit;
  5002. hw_ctl = cur_master->hw_ctl;
  5003. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  5004. exit:
  5005. return hw_ctl;
  5006. }
  5007. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  5008. {
  5009. struct sde_encoder_virt *sde_enc;
  5010. struct sde_encoder_phys *phys_enc;
  5011. u32 i;
  5012. sde_enc = to_sde_encoder_virt(drm_enc);
  5013. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5014. {
  5015. phys_enc = sde_enc->phys_encs[i];
  5016. if(phys_enc && phys_enc->ops.add_to_minidump)
  5017. phys_enc->ops.add_to_minidump(phys_enc);
  5018. phys_enc = sde_enc->phys_cmd_encs[i];
  5019. if(phys_enc && phys_enc->ops.add_to_minidump)
  5020. phys_enc->ops.add_to_minidump(phys_enc);
  5021. phys_enc = sde_enc->phys_vid_encs[i];
  5022. if(phys_enc && phys_enc->ops.add_to_minidump)
  5023. phys_enc->ops.add_to_minidump(phys_enc);
  5024. }
  5025. }
  5026. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  5027. {
  5028. struct drm_event event;
  5029. struct drm_connector *connector;
  5030. struct sde_connector *c_conn = NULL;
  5031. struct sde_connector_state *c_state = NULL;
  5032. struct sde_encoder_virt *sde_enc = NULL;
  5033. struct sde_encoder_phys *phys = NULL;
  5034. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  5035. int rc = 0, i = 0;
  5036. bool misr_updated = false, roi_updated = false;
  5037. struct msm_roi_list *prev_roi, *c_state_roi;
  5038. if (!drm_enc)
  5039. return;
  5040. sde_enc = to_sde_encoder_virt(drm_enc);
  5041. if (!atomic_read(&sde_enc->misr_enable)) {
  5042. SDE_DEBUG("MISR is disabled\n");
  5043. return;
  5044. }
  5045. connector = sde_enc->cur_master->connector;
  5046. if (!connector)
  5047. return;
  5048. c_conn = to_sde_connector(connector);
  5049. c_state = to_sde_connector_state(connector->state);
  5050. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  5051. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5052. phys = sde_enc->phys_encs[i];
  5053. if (!phys || !phys->ops.collect_misr) {
  5054. SDE_DEBUG("invalid misr ops\n", i);
  5055. continue;
  5056. }
  5057. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5058. if (rc) {
  5059. SDE_ERROR("failed to collect misr %d\n", rc);
  5060. return;
  5061. }
  5062. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5063. }
  5064. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5065. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5066. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5067. misr_updated = true;
  5068. }
  5069. }
  5070. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5071. c_state_roi = &c_state->rois;
  5072. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5073. roi_updated = true;
  5074. } else {
  5075. for (i = 0; i < prev_roi->num_rects; i++) {
  5076. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5077. roi_updated = true;
  5078. }
  5079. }
  5080. if (roi_updated)
  5081. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5082. if (misr_updated || roi_updated) {
  5083. event.type = DRM_EVENT_MISR_SIGN;
  5084. event.length = sizeof(c_conn->previous_misr_sign);
  5085. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5086. (u8 *)&c_conn->previous_misr_sign);
  5087. }
  5088. }