wcd9378.c 132 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/module.h>
  7. #include <linux/slab.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/device.h>
  10. #include <linux/delay.h>
  11. #include <linux/kernel.h>
  12. #include <sound/soc.h>
  13. #include <sound/tlv.h>
  14. #include <soc/soundwire.h>
  15. #include <linux/regmap.h>
  16. #include <sound/soc.h>
  17. #include <sound/soc-dapm.h>
  18. #include <asoc/msm-cdc-pinctrl.h>
  19. #include <asoc/msm-cdc-supply.h>
  20. #include <bindings/audio-codec-port-types.h>
  21. #include <linux/qti-regmap-debugfs.h>
  22. #include "wcd9378-reg-masks.h"
  23. #include "wcd9378.h"
  24. #include "internal.h"
  25. #include "asoc/bolero-slave-internal.h"
  26. #define NUM_SWRS_DT_PARAMS 5
  27. #define WCD9378_MOBILE_MODE 0x01
  28. #define WCD9378_VERSION_1_0 1
  29. #define WCD9378_VERSION_ENTRY_SIZE 32
  30. #define SWR_BASECLK_19P2MHZ (0x01)
  31. #define SWR_BASECLK_24P576MHZ (0x03)
  32. #define SWR_BASECLK_22P5792MHZ (0x04)
  33. #define SWR_CLKSCALE_DIV2 (0x02)
  34. #define ADC_MODE_VAL_HIFI 0x01
  35. #define ADC_MODE_VAL_NORMAL 0x03
  36. #define ADC_MODE_VAL_LP 0x05
  37. #define PWR_LEVEL_LOHIFI_VAL 0x00
  38. #define PWR_LEVEL_LP_VAL 0x01
  39. #define PWR_LEVEL_HIFI_VAL 0x02
  40. #define PWR_LEVEL_ULP_VAL 0x03
  41. #define WCD9378_MBQ_ENABLE_MASK 0x2000
  42. #define MICB_USAGE_VAL_DISABLE 0x00
  43. #define MICB_USAGE_VAL_PULL_DOWN 0x01
  44. #define MICB_USAGE_VAL_1P2V 0x02
  45. #define MICB_USAGE_VAL_1P8VORPULLUP 0x03
  46. #define MICB_USAGE_VAL_2P5V 0x04
  47. #define MICB_USAGE_VAL_2P75V 0x05
  48. #define MICB_USAGE_VAL_2P2V 0xF0
  49. #define MICB_USAGE_VAL_2P7V 0xF1
  50. #define MICB_USAGE_VAL_2P8V 0xF2
  51. #define MICB_USAGE_VAL_MICB1_TABLE_VAL 0xF3
  52. #define MICB_USAGE_VAL_MICB2_TABLE_VAL 0xF4
  53. #define MICB_USAGE_VAL_MICB3_TABLE_VAL 0xF5
  54. #define WCD_TX_SYS_USAGE_BIT_MASK (0xFC)
  55. #define WCD_RX_SYS_USAGE_BIT_MASK (0x1F00)
  56. #define MICB_NUM_MAX 3
  57. #define NUM_ATTEMPTS 20
  58. #define WCD9378_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  59. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  60. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  61. SNDRV_PCM_RATE_384000)
  62. /* Fractional Rates */
  63. #define WCD9378_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  64. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
  65. #define WCD9378_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  66. SNDRV_PCM_FMTBIT_S24_LE |\
  67. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  68. #define WCD9378_EAR_PA_GAIN_TLV(xname, reg, shift, max, invert, tlv_array) \
  69. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  70. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  71. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  72. .tlv.p = (tlv_array), \
  73. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  74. .put = wcd9378_ear_pa_put_gain, \
  75. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert, 0) }
  76. #define WCD9378_AUX_PA_GAIN_TLV(xname, reg, shift, max, invert, tlv_array) \
  77. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  78. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  79. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  80. .tlv.p = (tlv_array), \
  81. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  82. .put = wcd9378_aux_pa_put_gain, \
  83. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert, 0) }
  84. enum {
  85. CODEC_TX = 0,
  86. CODEC_RX,
  87. };
  88. enum {
  89. RX2_HP_MODE,
  90. RX2_NORMAL_MODE,
  91. };
  92. enum {
  93. CLASS_AB_EN = 0,
  94. TX1_FOR_JACK,
  95. TX2_AMIC4_EN,
  96. TX2_AMIC1_EN,
  97. TX1_AMIC3_EN,
  98. TX1_AMIC2_EN,
  99. TX0_AMIC2_EN,
  100. TX0_AMIC1_EN,
  101. RX2_EAR_EN,
  102. RX2_AUX_EN,
  103. RX1_AUX_EN,
  104. RX0_EAR_EN,
  105. RX0_RX1_HPH_EN,
  106. };
  107. enum {
  108. WCD_ADC1 = 0,
  109. WCD_ADC2,
  110. WCD_ADC3,
  111. WCD_ADC4,
  112. ALLOW_BUCK_DISABLE,
  113. HPH_COMP_DELAY,
  114. HPH_PA_DELAY,
  115. AMIC2_BCS_ENABLE,
  116. WCD_SUPPLIES_LPM_MODE,
  117. WCD_ADC1_MODE,
  118. WCD_ADC2_MODE,
  119. WCD_ADC3_MODE,
  120. WCD_ADC4_MODE,
  121. WCD_AUX_EN,
  122. WCD_EAR_EN,
  123. };
  124. enum {
  125. SYS_USAGE_0,
  126. SYS_USAGE_1,
  127. SYS_USAGE_2,
  128. SYS_USAGE_3,
  129. SYS_USAGE_4,
  130. SYS_USAGE_5,
  131. SYS_USAGE_6,
  132. SYS_USAGE_7,
  133. SYS_USAGE_8,
  134. SYS_USAGE_9,
  135. SYS_USAGE_10,
  136. SYS_USAGE_11,
  137. SYS_USAGE_12,
  138. SYS_USAGE_NUM,
  139. };
  140. enum {
  141. NO_MICB_USED,
  142. MICB1,
  143. MICB2,
  144. MICB3,
  145. MICB_NUM,
  146. };
  147. enum {
  148. ADC_MODE_INVALID = 0,
  149. ADC_MODE_HIFI,
  150. ADC_MODE_NORMAL,
  151. ADC_MODE_LP,
  152. };
  153. static const SNDRV_CTL_TLVD_DECLARE_DB_MINMAX(analog_gain, 0, 3000);
  154. static int wcd9378_reset(struct device *dev);
  155. static int wcd9378_reset_low(struct device *dev);
  156. static void wcd9378_class_load(struct snd_soc_component *component);
  157. /* sys_usage:
  158. * rx0_rx1_hph_en,
  159. * rx0_ear_en, rx1_aux_en, rx2_aux_en, rx2_ear_en,
  160. * tx0_amic1_en, tx0_amic2_en, tx1_amic2_en, tx1_amic3_en,
  161. * tx2_amic1_en, tx2_amic4_en, tx1_for_jack, class_ab_en;
  162. */
  163. static const int sys_usage[SYS_USAGE_NUM] = {
  164. [SYS_USAGE_0] = 0x0c95, /*0b0 1100 1001 0101*/
  165. [SYS_USAGE_1] = 0x12a7, /*0b1 0010 1010 0111*/
  166. [SYS_USAGE_2] = 0x0c99, /*0b0 1100 1001 1001*/
  167. [SYS_USAGE_3] = 0x1aab, /*0b1 1010 1010 1011*/
  168. [SYS_USAGE_4] = 0x0894, /*0b0 1000 1001 0100*/
  169. [SYS_USAGE_5] = 0x11a6, /*0b1 0001 1010 0110*/
  170. [SYS_USAGE_6] = 0x0898, /*0b0 1000 1001 1000*/
  171. [SYS_USAGE_7] = 0x11ab, /*0b1 0001 1010 1011*/
  172. [SYS_USAGE_8] = 0x126a, /*0b1 0010 0110 1010*/
  173. [SYS_USAGE_9] = 0x116b, /*0b1 0001 0110 1011*/
  174. [SYS_USAGE_10] = 0x1ca7, /*0b1 1100 1010 0111*/
  175. [SYS_USAGE_11] = 0x1195, /*0b1 0001 1001 0101*/
  176. [SYS_USAGE_12] = 0x1296, /*0b1 0010 1001 0101*/
  177. };
  178. static const struct regmap_irq wcd9378_regmap_irqs[WCD9378_NUM_IRQS] = {
  179. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_BUTTON_PRESS_DET, 0, 0x01),
  180. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_BUTTON_RELEASE_DET, 0, 0x02),
  181. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_ELECT_INS_REM_DET, 0, 0x04),
  182. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_ELECT_INS_REM_LEG_DET, 0, 0x08),
  183. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_SW_DET, 0, 0x10),
  184. REGMAP_IRQ_REG(WCD9378_IRQ_HPHR_OCP_INT, 0, 0x20),
  185. REGMAP_IRQ_REG(WCD9378_IRQ_HPHR_CNP_INT, 0, 0x40),
  186. REGMAP_IRQ_REG(WCD9378_IRQ_HPHL_OCP_INT, 0, 0x80),
  187. REGMAP_IRQ_REG(WCD9378_IRQ_HPHL_CNP_INT, 1, 0x01),
  188. REGMAP_IRQ_REG(WCD9378_IRQ_EAR_CNP_INT, 1, 0x02),
  189. REGMAP_IRQ_REG(WCD9378_IRQ_EAR_SCD_INT, 1, 0x04),
  190. REGMAP_IRQ_REG(WCD9378_IRQ_AUX_CNP_INT, 1, 0x08),
  191. REGMAP_IRQ_REG(WCD9378_IRQ_AUX_SCD_INT, 1, 0x10),
  192. REGMAP_IRQ_REG(WCD9378_IRQ_HPHL_PDM_WD_INT, 1, 0x20),
  193. REGMAP_IRQ_REG(WCD9378_IRQ_HPHR_PDM_WD_INT, 1, 0x40),
  194. REGMAP_IRQ_REG(WCD9378_IRQ_AUX_PDM_WD_INT, 1, 0x80),
  195. REGMAP_IRQ_REG(WCD9378_IRQ_LDORT_SCD_INT, 2, 0x01),
  196. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_MOISTURE_INT, 2, 0x02),
  197. REGMAP_IRQ_REG(WCD9378_IRQ_HPHL_SURGE_DET_INT, 2, 0x04),
  198. REGMAP_IRQ_REG(WCD9378_IRQ_HPHR_SURGE_DET_INT, 2, 0x08),
  199. REGMAP_IRQ_REG(WCD9378_IRQ_SAPU_PROT_MODE_CHG, 2, 0x40),
  200. };
  201. static int wcd9378_handle_post_irq(void *data)
  202. {
  203. struct wcd9378_priv *wcd9378 = data;
  204. u32 sts1 = 0, sts2 = 0, sts3 = 0;
  205. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_1, 0xff);
  206. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_2, 0xff);
  207. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_3, 0xff);
  208. regmap_read(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_1, &sts1);
  209. regmap_read(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_2, &sts2);
  210. regmap_read(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_3, &sts3);
  211. wcd9378->tx_swr_dev->slave_irq_pending =
  212. ((sts1 || sts2 || sts3) ? true : false);
  213. return IRQ_HANDLED;
  214. }
  215. static struct regmap_irq_chip wcd9378_regmap_irq_chip = {
  216. .name = "wcd9378",
  217. .irqs = wcd9378_regmap_irqs,
  218. .num_irqs = ARRAY_SIZE(wcd9378_regmap_irqs),
  219. .num_regs = 3,
  220. .status_base = SWRS_SCP_SDCA_INTSTAT_1,
  221. .unmask_base = SWRS_SCP_SDCA_INTMASK_1,
  222. .type_base = SWRS_SCP_SDCA_INTRTYPE_1,
  223. .ack_base = SWRS_SCP_SDCA_INTSTAT_1,
  224. .use_ack = 1,
  225. .runtime_pm = false,
  226. .handle_post_irq = wcd9378_handle_post_irq,
  227. .irq_drv_data = NULL,
  228. };
  229. static int wcd9378_swr_slv_get_current_bank(struct swr_device *dev, u8 devnum)
  230. {
  231. int ret = 0;
  232. int bank = 0;
  233. ret = swr_read(dev, devnum, SWR_SCP_CONTROL, &bank, 1);
  234. if (ret)
  235. return -EINVAL;
  236. return ((bank & 0x40) ? 1 : 0);
  237. }
  238. static int wcd9378_swr_reset_check(struct wcd9378_priv *wcd9378, int path)
  239. {
  240. if (((path == TX_PATH) &&
  241. (wcd9378->sys_usage_status & WCD_TX_SYS_USAGE_BIT_MASK)) ||
  242. ((path == RX_PATH) &&
  243. (wcd9378->sys_usage_status & WCD_RX_SYS_USAGE_BIT_MASK)))
  244. return false;
  245. return true;
  246. }
  247. static int wcd9378_swr_slvdev_datapath_control(struct device *dev,
  248. int path, bool enable)
  249. {
  250. struct wcd9378_priv *wcd9378 = NULL;
  251. struct swr_device *swr_dev = NULL;
  252. int bank = 0, ret = 0;
  253. u8 clk_rst = 0x00, scale_rst = 0x00, swr_clk = 0, clk_scale = 0;
  254. u16 scale_reg = 0;
  255. wcd9378 = dev_get_drvdata(dev);
  256. if (!wcd9378)
  257. return -EINVAL;
  258. if (path == RX_PATH) {
  259. swr_dev = wcd9378->rx_swr_dev;
  260. swr_clk = wcd9378->swr_base_clk;
  261. clk_scale = wcd9378->swr_clk_scale;
  262. } else {
  263. swr_dev = wcd9378->tx_swr_dev;
  264. swr_clk = SWR_BASECLK_19P2MHZ;
  265. clk_scale = SWR_CLKSCALE_DIV2;
  266. }
  267. bank = (wcd9378_swr_slv_get_current_bank(swr_dev,
  268. swr_dev->dev_num) ? 0 : 1);
  269. scale_reg = (bank ? SWRS_SCP_BUSCLOCK_SCALE_BANK1 :
  270. SWRS_SCP_BUSCLOCK_SCALE_BANK0);
  271. if (enable) {
  272. swr_write(swr_dev, swr_dev->dev_num,
  273. SWRS_SCP_BASE_CLK_BASE, &swr_clk);
  274. swr_write(swr_dev, swr_dev->dev_num,
  275. scale_reg, &clk_scale);
  276. ret = swr_slvdev_datapath_control(swr_dev,
  277. swr_dev->dev_num, true);
  278. } else {
  279. if (wcd9378_swr_reset_check(wcd9378, path)) {
  280. swr_write(swr_dev, swr_dev->dev_num,
  281. SWRS_SCP_BASE_CLK_BASE, &clk_rst);
  282. swr_write(swr_dev, swr_dev->dev_num,
  283. scale_reg, &scale_rst);
  284. ret = swr_slvdev_datapath_control(swr_dev,
  285. swr_dev->dev_num, false);
  286. }
  287. }
  288. return ret;
  289. }
  290. static int wcd9378_init_reg(struct snd_soc_component *component)
  291. {
  292. struct wcd9378_priv *wcd9378 =
  293. snd_soc_component_get_drvdata(component);
  294. u32 val = 0;
  295. val = snd_soc_component_read(component, WCD9378_EFUSE_REG_16);
  296. if (!val)
  297. snd_soc_component_update_bits(component, WCD9378_MBHC_CTL_SPARE_1,
  298. WCD9378_MBHC_CTL_SPARE_1_BIASGEN_RES_CTRL_MASK,
  299. 0x03);
  300. else
  301. snd_soc_component_update_bits(component, WCD9378_MBHC_CTL_SPARE_1,
  302. WCD9378_MBHC_CTL_SPARE_1_BIASGEN_RES_CTRL_MASK,
  303. 0x01);
  304. /*0.9 Volts*/
  305. snd_soc_component_update_bits(component, WCD9378_SLEEP_CTL,
  306. WCD9378_SLEEP_CTL_BG_CTL_MASK, 0x0E);
  307. /*BG_EN ENABLE*/
  308. snd_soc_component_update_bits(component, WCD9378_SLEEP_CTL,
  309. WCD9378_SLEEP_CTL_BG_EN_MASK, 0x80);
  310. usleep_range(1000, 1010);
  311. /*LDOL_BG_SEL SLEEP_BG*/
  312. snd_soc_component_update_bits(component, WCD9378_SLEEP_CTL,
  313. WCD9378_SLEEP_CTL_LDOL_BG_SEL_MASK, 0x40);
  314. usleep_range(1000, 1010);
  315. /*Start up analog master bias. Sequence cannot change*/
  316. /*VBG_FINE_ADJ 0.005 Volts*/
  317. snd_soc_component_update_bits(component, WCD9378_BIAS_VBG_FINE_ADJ,
  318. WCD9378_BIAS_VBG_FINE_ADJ_VBG_FINE_ADJ_MASK, 0xB0);
  319. /*ANALOG_BIAS_EN ENABLE*/
  320. snd_soc_component_update_bits(component, WCD9378_ANA_BIAS,
  321. WCD9378_ANA_BIAS_ANALOG_BIAS_EN_MASK, 0x80);
  322. /*PRECHRG_EN ENABLE*/
  323. snd_soc_component_update_bits(component, WCD9378_ANA_BIAS,
  324. WCD9378_ANA_BIAS_PRECHRG_EN_MASK, 0x40);
  325. usleep_range(10000, 10010);
  326. /*PRECHRG_EN DISABLE*/
  327. snd_soc_component_update_bits(component, WCD9378_ANA_BIAS,
  328. WCD9378_ANA_BIAS_PRECHRG_EN_MASK, 0x00);
  329. /*End Analog Master Bias enable*/
  330. /*ANA_TXSCBIAS_CLK_EN ENABLE*/
  331. snd_soc_component_update_bits(component, WCD9378_CDC_ANA_TX_CLK_CTL,
  332. WCD9378_CDC_ANA_TX_CLK_CTL_ANA_TXSCBIAS_CLK_EN_MASK, 0x01);
  333. /*SEQ_BYPASS ENABLE*/
  334. snd_soc_component_update_bits(component, WCD9378_TX_COM_TXFE_DIV_CTL,
  335. WCD9378_TX_COM_TXFE_DIV_CTL_SEQ_BYPASS_MASK, 0x80);
  336. /*TIME_OUT_SEL_PCM 160_CYCLES*/
  337. snd_soc_component_update_bits(component, WCD9378_PDM_WD_CTL0,
  338. WCD9378_PDM_WD_CTL0_TIME_OUT_SEL_PCM_MASK, 0x10);
  339. /*TIME_OUT_SEL_PCM 160_CYCLES*/
  340. snd_soc_component_update_bits(component, WCD9378_PDM_WD_CTL1,
  341. WCD9378_PDM_WD_CTL1_TIME_OUT_SEL_PCM_MASK, 0x10);
  342. /*IBIAS_LDO_DRIVER 5e-06*/
  343. snd_soc_component_update_bits(component, WCD9378_MICB1_TEST_CTL_2,
  344. WCD9378_MICB1_TEST_CTL_2_IBIAS_LDO_DRIVER_MASK, 0x01);
  345. /*IBIAS_LDO_DRIVER 5e-06*/
  346. snd_soc_component_update_bits(component, WCD9378_MICB2_TEST_CTL_2,
  347. WCD9378_MICB2_TEST_CTL_2_IBIAS_LDO_DRIVER_MASK, 0x01);
  348. /*IBIAS_LDO_DRIVER 5e-06*/
  349. snd_soc_component_update_bits(component, WCD9378_MICB3_TEST_CTL_2,
  350. WCD9378_MICB3_TEST_CTL_2_IBIAS_LDO_DRIVER_MASK, 0x01);
  351. /*HD2_RES_DIV_CTL_L 82.77*/
  352. snd_soc_component_update_bits(component, WCD9378_HPH_NEW_INT_RDAC_HD2_CTL_L,
  353. WCD9378_HPH_NEW_INT_RDAC_HD2_CTL_L_HD2_RES_DIV_CTL_L_MASK, 0x04);
  354. /*HD2_RES_DIV_CTL_R 82.77*/
  355. snd_soc_component_update_bits(component, WCD9378_HPH_NEW_INT_RDAC_HD2_CTL_R,
  356. WCD9378_HPH_NEW_INT_RDAC_HD2_CTL_R_HD2_RES_DIV_CTL_R_MASK, 0x04);
  357. /*RDAC_GAINCTL 0.55*/
  358. snd_soc_component_update_bits(component, WCD9378_HPH_NEW_INT_RDAC_GAIN_CTL,
  359. WCD9378_HPH_NEW_INT_RDAC_GAIN_CTL_RDAC_GAINCTL_MASK, 0x50);
  360. /*HPH_UP_T0: 0.002*/
  361. snd_soc_component_update_bits(component, WCD9378_HPH_UP_T0,
  362. WCD9378_HPH_UP_T0_HPH_UP_T0_MASK, 0x05);
  363. /*HPH_UP_T9: 0.002*/
  364. snd_soc_component_update_bits(component, WCD9378_HPH_UP_T9,
  365. WCD9378_HPH_UP_T9_HPH_UP_T9_MASK, 0x05);
  366. /*HPH_DN_T0: 0.007*/
  367. snd_soc_component_update_bits(component, WCD9378_HPH_DN_T0,
  368. WCD9378_HPH_DN_T0_HPH_DN_T0_MASK, 0x06);
  369. /*SM0 MB SEL:MB1*/
  370. snd_soc_component_update_bits(component, WCD9378_SM0_MB_SEL,
  371. WCD9378_SM0_MB_SEL_SM0_MB_SEL_MASK, 0x01);
  372. /*SM1 MB SEL:MB2*/
  373. snd_soc_component_update_bits(component, WCD9378_SM1_MB_SEL,
  374. WCD9378_SM1_MB_SEL_SM1_MB_SEL_MASK, 0x02);
  375. /*SM2 MB SEL:MB3*/
  376. snd_soc_component_update_bits(component, WCD9378_SM2_MB_SEL,
  377. WCD9378_SM2_MB_SEL_SM2_MB_SEL_MASK, 0x03);
  378. /*INIT SYS_USAGE*/
  379. snd_soc_component_update_bits(component,
  380. WCD9378_SYS_USAGE_CTRL,
  381. WCD9378_SYS_USAGE_CTRL_SYS_USAGE_CTRL_MASK,
  382. 0);
  383. wcd9378->sys_usage = 0;
  384. wcd9378_class_load(component);
  385. return 0;
  386. }
  387. static int wcd9378_set_port_params(struct snd_soc_component *component,
  388. u8 slv_prt_type, u8 *port_id, u8 *num_ch,
  389. u8 *ch_mask, u32 *ch_rate,
  390. u8 *port_type, u8 path)
  391. {
  392. int i, j;
  393. u8 num_ports = 0;
  394. struct codec_port_info (*map)[MAX_PORT][MAX_CH_PER_PORT];
  395. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  396. switch (path) {
  397. case CODEC_RX:
  398. map = &wcd9378->rx_port_mapping;
  399. num_ports = wcd9378->num_rx_ports;
  400. break;
  401. case CODEC_TX:
  402. map = &wcd9378->tx_port_mapping;
  403. num_ports = wcd9378->num_tx_ports;
  404. break;
  405. default:
  406. dev_err(component->dev, "%s Invalid path selected %u\n",
  407. __func__, path);
  408. return -EINVAL;
  409. }
  410. for (i = 0; i <= num_ports; i++) {
  411. for (j = 0; j < MAX_CH_PER_PORT; j++) {
  412. if ((*map)[i][j].slave_port_type == slv_prt_type)
  413. goto found;
  414. }
  415. }
  416. found:
  417. if (i > num_ports || j == MAX_CH_PER_PORT) {
  418. dev_err(component->dev, "%s Failed to find slave port for type %u\n",
  419. __func__, slv_prt_type);
  420. return -EINVAL;
  421. }
  422. *port_id = i;
  423. *num_ch = (*map)[i][j].num_ch;
  424. *ch_mask = (*map)[i][j].ch_mask;
  425. *ch_rate = (*map)[i][j].ch_rate;
  426. *port_type = (*map)[i][j].master_port_type;
  427. return 0;
  428. }
  429. static int wcd9378_parse_port_params(struct device *dev,
  430. char *prop, u8 path)
  431. {
  432. u32 *dt_array, map_size, max_uc;
  433. int ret = 0;
  434. u32 cnt = 0;
  435. u32 i, j;
  436. struct swr_port_params (*map)[SWR_UC_MAX][SWR_NUM_PORTS];
  437. struct swr_dev_frame_config (*map_uc)[SWR_UC_MAX];
  438. struct wcd9378_priv *wcd9378 = dev_get_drvdata(dev);
  439. switch (path) {
  440. case CODEC_TX:
  441. map = &wcd9378->tx_port_params;
  442. map_uc = &wcd9378->swr_tx_port_params;
  443. break;
  444. default:
  445. ret = -EINVAL;
  446. goto err_port_map;
  447. }
  448. if (!of_find_property(dev->of_node, prop,
  449. &map_size)) {
  450. dev_err(dev, "missing port mapping prop %s\n", prop);
  451. ret = -EINVAL;
  452. goto err_port_map;
  453. }
  454. max_uc = map_size / (SWR_NUM_PORTS * SWR_PORT_PARAMS * sizeof(u32));
  455. if (max_uc != SWR_UC_MAX) {
  456. dev_err(dev, "%s: port params not provided for all usecases\n",
  457. __func__);
  458. ret = -EINVAL;
  459. goto err_port_map;
  460. }
  461. dt_array = kzalloc(map_size, GFP_KERNEL);
  462. if (!dt_array) {
  463. ret = -ENOMEM;
  464. goto err_alloc;
  465. }
  466. ret = of_property_read_u32_array(dev->of_node, prop, dt_array,
  467. SWR_NUM_PORTS * SWR_PORT_PARAMS * max_uc);
  468. if (ret) {
  469. dev_err(dev, "%s: Failed to read port mapping from prop %s\n",
  470. __func__, prop);
  471. goto err_pdata_fail;
  472. }
  473. for (i = 0; i < max_uc; i++) {
  474. for (j = 0; j < SWR_NUM_PORTS; j++) {
  475. cnt = (i * SWR_NUM_PORTS + j) * SWR_PORT_PARAMS;
  476. (*map)[i][j].offset1 = dt_array[cnt];
  477. (*map)[i][j].lane_ctrl = dt_array[cnt + 1];
  478. }
  479. (*map_uc)[i].pp = &(*map)[i][0];
  480. }
  481. kfree(dt_array);
  482. return 0;
  483. err_pdata_fail:
  484. kfree(dt_array);
  485. err_alloc:
  486. err_port_map:
  487. return ret;
  488. }
  489. static int wcd9378_parse_port_mapping(struct device *dev,
  490. char *prop, u8 path)
  491. {
  492. u32 *dt_array, map_size, map_length;
  493. u32 port_num = 0, ch_mask, ch_rate, old_port_num = 0;
  494. u32 slave_port_type, master_port_type;
  495. u32 i, ch_iter = 0;
  496. int ret = 0;
  497. u8 *num_ports = NULL;
  498. struct codec_port_info (*map)[MAX_PORT][MAX_CH_PER_PORT];
  499. struct wcd9378_priv *wcd9378 = dev_get_drvdata(dev);
  500. switch (path) {
  501. case CODEC_RX:
  502. map = &wcd9378->rx_port_mapping;
  503. num_ports = &wcd9378->num_rx_ports;
  504. break;
  505. case CODEC_TX:
  506. map = &wcd9378->tx_port_mapping;
  507. num_ports = &wcd9378->num_tx_ports;
  508. break;
  509. default:
  510. dev_err(dev, "%s Invalid path selected %u\n",
  511. __func__, path);
  512. return -EINVAL;
  513. }
  514. if (!of_find_property(dev->of_node, prop,
  515. &map_size)) {
  516. dev_err(dev, "missing port mapping prop %s\n", prop);
  517. ret = -EINVAL;
  518. goto err_port_map;
  519. }
  520. map_length = map_size / (NUM_SWRS_DT_PARAMS * sizeof(u32));
  521. dt_array = kzalloc(map_size, GFP_KERNEL);
  522. if (!dt_array) {
  523. ret = -ENOMEM;
  524. goto err_alloc;
  525. }
  526. ret = of_property_read_u32_array(dev->of_node, prop, dt_array,
  527. NUM_SWRS_DT_PARAMS * map_length);
  528. if (ret) {
  529. dev_err(dev, "%s: Failed to read port mapping from prop %s\n",
  530. __func__, prop);
  531. goto err_pdata_fail;
  532. }
  533. for (i = 0; i < map_length; i++) {
  534. port_num = dt_array[NUM_SWRS_DT_PARAMS * i];
  535. slave_port_type = dt_array[NUM_SWRS_DT_PARAMS * i + 1];
  536. ch_mask = dt_array[NUM_SWRS_DT_PARAMS * i + 2];
  537. ch_rate = dt_array[NUM_SWRS_DT_PARAMS * i + 3];
  538. master_port_type = dt_array[NUM_SWRS_DT_PARAMS * i + 4];
  539. if (port_num != old_port_num)
  540. ch_iter = 0;
  541. (*map)[port_num][ch_iter].slave_port_type = slave_port_type;
  542. (*map)[port_num][ch_iter].ch_mask = ch_mask;
  543. (*map)[port_num][ch_iter].master_port_type = master_port_type;
  544. (*map)[port_num][ch_iter].num_ch = __sw_hweight8(ch_mask);
  545. (*map)[port_num][ch_iter++].ch_rate = ch_rate;
  546. old_port_num = port_num;
  547. }
  548. *num_ports = port_num;
  549. kfree(dt_array);
  550. return 0;
  551. err_pdata_fail:
  552. kfree(dt_array);
  553. err_alloc:
  554. err_port_map:
  555. return ret;
  556. }
  557. static int wcd9378_tx_connect_port(struct snd_soc_component *component,
  558. u8 slv_port_type, int clk_rate,
  559. u8 enable)
  560. {
  561. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  562. u8 port_id, num_ch, ch_mask;
  563. u8 ch_type = 0;
  564. u32 ch_rate;
  565. int slave_ch_idx;
  566. u8 num_port = 1;
  567. int ret = 0;
  568. ret = wcd9378_set_port_params(component, slv_port_type, &port_id,
  569. &num_ch, &ch_mask, &ch_rate,
  570. &ch_type, CODEC_TX);
  571. if (ret)
  572. return ret;
  573. if (clk_rate)
  574. ch_rate = clk_rate;
  575. slave_ch_idx = wcd9378_slave_get_slave_ch_val(slv_port_type);
  576. if (slave_ch_idx != -EINVAL)
  577. ch_type = wcd9378->tx_master_ch_map[slave_ch_idx];
  578. dev_dbg(component->dev, "%s slv_ch_idx: %d, mstr_ch_type: %d\n",
  579. __func__, slave_ch_idx, ch_type);
  580. if (enable)
  581. ret = swr_connect_port(wcd9378->tx_swr_dev, &port_id,
  582. num_port, &ch_mask, &ch_rate,
  583. &num_ch, &ch_type);
  584. else
  585. ret = swr_disconnect_port(wcd9378->tx_swr_dev, &port_id,
  586. num_port, &ch_mask, &ch_type);
  587. return ret;
  588. }
  589. static int wcd9378_rx_connect_port(struct snd_soc_component *component,
  590. u8 slv_port_type, u8 enable)
  591. {
  592. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  593. u8 port_id, num_ch, ch_mask, port_type;
  594. u32 ch_rate;
  595. u8 num_port = 1;
  596. int ret = 0;
  597. ret = wcd9378_set_port_params(component, slv_port_type, &port_id,
  598. &num_ch, &ch_mask, &ch_rate,
  599. &port_type, CODEC_RX);
  600. if (ret)
  601. return ret;
  602. if (enable)
  603. ret = swr_connect_port(wcd9378->rx_swr_dev, &port_id,
  604. num_port, &ch_mask, &ch_rate,
  605. &num_ch, &port_type);
  606. else
  607. ret = swr_disconnect_port(wcd9378->rx_swr_dev, &port_id,
  608. num_port, &ch_mask, &port_type);
  609. return ret;
  610. }
  611. static int wcd9378_enable_clsh(struct snd_soc_dapm_widget *w,
  612. struct snd_kcontrol *kcontrol,
  613. int event)
  614. {
  615. struct snd_soc_component *component =
  616. snd_soc_dapm_to_component(w->dapm);
  617. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  618. int mode = wcd9378->hph_mode;
  619. int ret = 0;
  620. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  621. w->name, event);
  622. if (mode == CLS_H_LOHIFI || mode == CLS_H_ULP ||
  623. mode == CLS_H_HIFI || mode == CLS_H_LP) {
  624. wcd9378_rx_connect_port(component, CLSH,
  625. SND_SOC_DAPM_EVENT_ON(event));
  626. }
  627. if (SND_SOC_DAPM_EVENT_OFF(event))
  628. ret = wcd9378_swr_slvdev_datapath_control(wcd9378->dev,
  629. RX_PATH, false);
  630. return ret;
  631. }
  632. static int wcd9378_codec_enable_dmic(struct snd_soc_dapm_widget *w,
  633. struct snd_kcontrol *kcontrol,
  634. int event)
  635. {
  636. struct snd_soc_component *component =
  637. snd_soc_dapm_to_component(w->dapm);
  638. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  639. u32 dmic_clk_reg, dmic_clk_en_reg;
  640. s32 *dmic_clk_cnt;
  641. u8 dmic_ctl_shift = 0;
  642. u8 dmic_clk_shift = 0;
  643. u8 dmic_clk_mask = 0;
  644. u32 dmic2_left_en = 0;
  645. int ret = 0;
  646. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  647. w->name, event);
  648. switch (w->shift) {
  649. case 0:
  650. case 1:
  651. dmic_clk_cnt = &(wcd9378->dmic_0_1_clk_cnt);
  652. dmic_clk_reg = WCD9378_CDC_DMIC_RATE_1_2;
  653. dmic_clk_en_reg = WCD9378_CDC_DMIC1_CTL;
  654. dmic_clk_mask = 0x0F;
  655. dmic_clk_shift = 0x00;
  656. dmic_ctl_shift = 0x00;
  657. break;
  658. case 2:
  659. dmic2_left_en = WCD9378_CDC_DMIC2_CTL;
  660. fallthrough;
  661. case 3:
  662. dmic_clk_cnt = &(wcd9378->dmic_2_3_clk_cnt);
  663. dmic_clk_reg = WCD9378_CDC_DMIC_RATE_1_2;
  664. dmic_clk_en_reg = WCD9378_CDC_DMIC2_CTL;
  665. dmic_clk_mask = 0xF0;
  666. dmic_clk_shift = 0x04;
  667. dmic_ctl_shift = 0x01;
  668. break;
  669. case 4:
  670. case 5:
  671. dmic_clk_cnt = &(wcd9378->dmic_4_5_clk_cnt);
  672. dmic_clk_reg = WCD9378_CDC_DMIC_RATE_3_4;
  673. dmic_clk_en_reg = WCD9378_CDC_DMIC3_CTL;
  674. dmic_clk_mask = 0x0F;
  675. dmic_clk_shift = 0x00;
  676. dmic_ctl_shift = 0x02;
  677. break;
  678. default:
  679. dev_err_ratelimited(component->dev, "%s: Invalid DMIC Selection\n",
  680. __func__);
  681. return -EINVAL;
  682. };
  683. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  684. __func__, event, (w->shift + 1), *dmic_clk_cnt);
  685. switch (event) {
  686. case SND_SOC_DAPM_PRE_PMU:
  687. snd_soc_component_update_bits(component,
  688. WCD9378_CDC_AMIC_CTL,
  689. (0x01 << dmic_ctl_shift), 0x00);
  690. /* 250us sleep as per HW requirement */
  691. usleep_range(250, 260);
  692. if (dmic2_left_en)
  693. snd_soc_component_update_bits(component,
  694. dmic2_left_en, 0x80, 0x80);
  695. /* Setting DMIC clock rate to 2.4MHz */
  696. snd_soc_component_update_bits(component,
  697. dmic_clk_reg, dmic_clk_mask,
  698. (0x03 << dmic_clk_shift));
  699. snd_soc_component_update_bits(component,
  700. dmic_clk_en_reg, 0x08, 0x08);
  701. /* enable clock scaling */
  702. snd_soc_component_update_bits(component,
  703. WCD9378_CDC_DMIC_CTL, 0x06, 0x06);
  704. ret = swr_slvdev_datapath_control(wcd9378->tx_swr_dev,
  705. wcd9378->tx_swr_dev->dev_num,
  706. true);
  707. break;
  708. case SND_SOC_DAPM_POST_PMD:
  709. wcd9378_tx_connect_port(component, DMIC0 + (w->shift), 0,
  710. false);
  711. snd_soc_component_update_bits(component,
  712. WCD9378_CDC_AMIC_CTL,
  713. (0x01 << dmic_ctl_shift),
  714. (0x01 << dmic_ctl_shift));
  715. if (dmic2_left_en)
  716. snd_soc_component_update_bits(component,
  717. dmic2_left_en, 0x80, 0x00);
  718. snd_soc_component_update_bits(component,
  719. dmic_clk_en_reg, 0x08, 0x00);
  720. break;
  721. };
  722. return ret;
  723. }
  724. /*
  725. * wcd9378_get_micb_vout_ctl_val: converts micbias from volts to register value
  726. * @micb_mv: micbias in mv
  727. *
  728. * return register value converted
  729. */
  730. int wcd9378_get_micb_vout_ctl_val(u32 micb_mv)
  731. {
  732. /* min micbias voltage is 1V and maximum is 2.85V */
  733. if (micb_mv < 1000 || micb_mv > 2850) {
  734. pr_err("%s: unsupported micbias voltage\n", __func__);
  735. return -EINVAL;
  736. }
  737. return (micb_mv - 1000) / 50;
  738. }
  739. EXPORT_SYMBOL_GPL(wcd9378_get_micb_vout_ctl_val);
  740. /*
  741. * wcd9378_mbhc_micb_adjust_voltage: adjust specific micbias voltage
  742. * @component: handle to snd_soc_component *
  743. * @req_volt: micbias voltage to be set
  744. * @micb_num: micbias to be set, e.g. micbias1 or micbias2
  745. *
  746. * return 0 if adjustment is success or error code in case of failure
  747. */
  748. static int wcd9378_micb_table_value_set(struct snd_soc_component *component,
  749. u32 micb_mv, int micb_num)
  750. {
  751. int vcout_ctl;
  752. switch (micb_mv) {
  753. case 2200:
  754. return MICB_USAGE_VAL_2P2V;
  755. case 2700:
  756. return MICB_USAGE_VAL_2P7V;
  757. case 2800:
  758. return MICB_USAGE_VAL_2P8V;
  759. default:
  760. vcout_ctl = wcd9378_get_micb_vout_ctl_val(micb_mv);
  761. if (micb_num == MIC_BIAS_1) {
  762. snd_soc_component_update_bits(component,
  763. WCD9378_MICB_REMAP_TABLE_VAL_3,
  764. WCD9378_MICB_REMAP_TABLE_VAL_3_MICB_REMAP_TABLE_VAL_3_MASK,
  765. vcout_ctl);
  766. return MICB_USAGE_VAL_MICB1_TABLE_VAL;
  767. } else if (micb_num == MIC_BIAS_2) {
  768. snd_soc_component_update_bits(component,
  769. WCD9378_MICB_REMAP_TABLE_VAL_4,
  770. WCD9378_MICB_REMAP_TABLE_VAL_4_MICB_REMAP_TABLE_VAL_4_MASK,
  771. vcout_ctl);
  772. return MICB_USAGE_VAL_MICB2_TABLE_VAL;
  773. } else if (micb_num == MIC_BIAS_3) {
  774. snd_soc_component_update_bits(component,
  775. WCD9378_MICB_REMAP_TABLE_VAL_5,
  776. WCD9378_MICB_REMAP_TABLE_VAL_5_MICB_REMAP_TABLE_VAL_5_MASK,
  777. vcout_ctl);
  778. return MICB_USAGE_VAL_MICB3_TABLE_VAL;
  779. }
  780. }
  781. return 0;
  782. }
  783. static int wcd9378_micb_usage_value_convert(struct snd_soc_component *component,
  784. u32 micb_mv, int micb_num)
  785. {
  786. switch (micb_mv) {
  787. case 0:
  788. return MICB_USAGE_VAL_PULL_DOWN;
  789. case 1200:
  790. return MICB_USAGE_VAL_1P2V;
  791. case 1800:
  792. return MICB_USAGE_VAL_1P8VORPULLUP;
  793. case 2500:
  794. return MICB_USAGE_VAL_2P5V;
  795. case 2750:
  796. return MICB_USAGE_VAL_2P75V;
  797. default:
  798. return wcd9378_micb_table_value_set(component, micb_mv, micb_num);
  799. }
  800. return MICB_USAGE_VAL_DISABLE;
  801. }
  802. int wcd9378_mbhc_micb_adjust_voltage(struct snd_soc_component *component,
  803. int req_volt, int micb_num)
  804. {
  805. struct wcd9378_priv *wcd9378 =
  806. snd_soc_component_get_drvdata(component);
  807. int micb_usage = 0, micb_mask = 0, req_vout_ctl = 0;
  808. if (wcd9378 == NULL) {
  809. dev_err(component->dev,
  810. "%s: wcd9378 private data is NULL\n", __func__);
  811. return -EINVAL;
  812. }
  813. switch (micb_num) {
  814. case MIC_BIAS_1:
  815. micb_usage = WCD9378_IT11_USAGE;
  816. micb_mask = WCD9378_IT11_MICB_IT11_MICB_MASK;
  817. break;
  818. case MIC_BIAS_2:
  819. micb_usage = WCD9378_SMP_MIC_CTRL1_IT11_MICB;
  820. micb_mask = WCD9378_SMP_MIC_CTRL1_IT11_MICB_IT11_MICB_MASK;
  821. break;
  822. case MIC_BIAS_3:
  823. micb_usage = WCD9378_SMP_MIC_CTRL2_IT11_MICB;
  824. micb_mask = WCD9378_SMP_MIC_CTRL2_IT11_MICB_IT11_MICB_MASK;
  825. break;
  826. default:
  827. dev_err(component->dev,
  828. "%s: wcd9378 private data is NULL\n", __func__);
  829. break;
  830. }
  831. mutex_lock(&wcd9378->micb_lock);
  832. req_vout_ctl =
  833. wcd9378_micb_usage_value_convert(component, req_volt, micb_num);
  834. snd_soc_component_update_bits(component,
  835. micb_usage, micb_mask, req_vout_ctl);
  836. if (micb_num == MIC_BIAS_2) {
  837. dev_err(component->dev,
  838. "%s: sj micbias set\n", __func__);
  839. snd_soc_component_update_bits(component,
  840. WCD9378_IT31_MICB,
  841. WCD9378_IT31_MICB_IT31_MICB_MASK,
  842. req_vout_ctl);
  843. wcd9378->curr_micbias2 = req_volt;
  844. }
  845. mutex_unlock(&wcd9378->micb_lock);
  846. return 0;
  847. }
  848. EXPORT_SYMBOL_GPL(wcd9378_mbhc_micb_adjust_voltage);
  849. void wcd9378_disable_bcs_before_slow_insert(struct snd_soc_component *component,
  850. bool bcs_disable)
  851. {
  852. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  853. if (wcd9378->update_wcd_event) {
  854. if (bcs_disable)
  855. wcd9378->update_wcd_event(wcd9378->handle,
  856. SLV_BOLERO_EVT_BCS_CLK_OFF, 0);
  857. else
  858. wcd9378->update_wcd_event(wcd9378->handle,
  859. SLV_BOLERO_EVT_BCS_CLK_OFF, 1);
  860. }
  861. }
  862. static int wcd9378_get_clk_rate(int mode)
  863. {
  864. int rate;
  865. switch (mode) {
  866. case ADC_MODE_LP:
  867. rate = SWR_CLK_RATE_4P8MHZ;
  868. break;
  869. case ADC_MODE_INVALID:
  870. case ADC_MODE_NORMAL:
  871. case ADC_MODE_HIFI:
  872. default:
  873. rate = SWR_CLK_RATE_9P6MHZ;
  874. break;
  875. }
  876. pr_debug("%s: mode: %d, rate: %d\n", __func__, mode, rate);
  877. return rate;
  878. }
  879. static int wcd9378_get_adc_mode_val(int mode)
  880. {
  881. int ret = 0;
  882. switch (mode) {
  883. case ADC_MODE_INVALID:
  884. case ADC_MODE_NORMAL:
  885. ret = ADC_MODE_VAL_NORMAL;
  886. break;
  887. case ADC_MODE_HIFI:
  888. ret = ADC_MODE_VAL_HIFI;
  889. break;
  890. case ADC_MODE_LP:
  891. ret = ADC_MODE_VAL_LP;
  892. break;
  893. default:
  894. ret = -EINVAL;
  895. pr_err("%s: invalid ADC mode value %d\n", __func__, mode);
  896. break;
  897. }
  898. return ret;
  899. }
  900. static int wcd9378_sys_usage_auto_udpate(struct snd_soc_component *component,
  901. int sys_usage_bit, bool set_enable)
  902. {
  903. struct wcd9378_priv *wcd9378 =
  904. snd_soc_component_get_drvdata(component);
  905. int i = 0;
  906. dev_dbg(component->dev,
  907. "%s: enter, current sys_usage: %d, sys_usage_status: 0x%x, sys_usage_bit: %d, set_enable: %d\n",
  908. __func__, wcd9378->sys_usage,
  909. wcd9378->sys_usage_status,
  910. sys_usage_bit, set_enable);
  911. mutex_lock(&wcd9378->sys_usage_lock);
  912. if (set_enable) {
  913. set_bit(sys_usage_bit, &wcd9378->sys_usage_status);
  914. if ((sys_usage[wcd9378->sys_usage] &
  915. wcd9378->sys_usage_status) == wcd9378->sys_usage_status)
  916. goto exit;
  917. for (i = 0; i < SYS_USAGE_NUM; i++) {
  918. if ((sys_usage[i] & wcd9378->sys_usage_status)
  919. == wcd9378->sys_usage_status) {
  920. snd_soc_component_update_bits(component,
  921. WCD9378_SYS_USAGE_CTRL,
  922. WCD9378_SYS_USAGE_CTRL_SYS_USAGE_CTRL_MASK,
  923. i);
  924. wcd9378->sys_usage = i;
  925. dev_dbg(component->dev, "%s: update sys_usage: %d\n",
  926. __func__, wcd9378->sys_usage);
  927. goto exit;
  928. }
  929. }
  930. dev_dbg(component->dev, "%s: cannot find sys_usage\n",
  931. __func__);
  932. } else {
  933. clear_bit(sys_usage_bit, &wcd9378->sys_usage_status);
  934. }
  935. exit:
  936. mutex_unlock(&wcd9378->sys_usage_lock);
  937. return 0;
  938. }
  939. static int wcd9378_sys_usage_bit_get(
  940. struct snd_soc_component *component, u32 w_shift,
  941. int *sys_usage_bit, int event)
  942. {
  943. struct wcd9378_priv *wcd9378 =
  944. snd_soc_component_get_drvdata(component);
  945. dev_dbg(component->dev, "%s: wshift: %d event: %d\n", __func__,
  946. w_shift, event);
  947. switch (event) {
  948. case SND_SOC_DAPM_PRE_PMU:
  949. switch (w_shift) {
  950. case ADC1:
  951. if ((snd_soc_component_read(component,
  952. WCD9378_TX_NEW_TX_CH12_MUX) &
  953. WCD9378_TX_NEW_TX_CH12_MUX_CH1_SEL_MASK) == 0x01) {
  954. *sys_usage_bit = TX0_AMIC1_EN;
  955. } else if ((snd_soc_component_read(component,
  956. WCD9378_TX_NEW_TX_CH12_MUX) &
  957. WCD9378_TX_NEW_TX_CH12_MUX_CH1_SEL_MASK) == 0x02) {
  958. *sys_usage_bit = TX0_AMIC2_EN;
  959. } else {
  960. dev_err(component->dev, "%s: unsupport usecase, pls check\n",
  961. __func__);
  962. return -EINVAL;
  963. }
  964. break;
  965. case ADC2:
  966. if ((snd_soc_component_read(component,
  967. WCD9378_TX_NEW_TX_CH12_MUX) &
  968. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_MASK) == 0x10) {
  969. *sys_usage_bit = TX1_AMIC2_EN;
  970. } else if ((snd_soc_component_read(component,
  971. WCD9378_TX_NEW_TX_CH12_MUX) &
  972. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_MASK) == 0x18) {
  973. *sys_usage_bit = TX1_AMIC3_EN;
  974. } else {
  975. dev_err(component->dev, "%s: unsupport usecase, pls check\n",
  976. __func__);
  977. return -EINVAL;
  978. }
  979. break;
  980. case ADC3:
  981. if ((snd_soc_component_read(component,
  982. WCD9378_TX_NEW_TX_CH34_MUX) &
  983. WCD9378_TX_NEW_TX_CH34_MUX_CH3_SEL_MASK) == 0x01) {
  984. *sys_usage_bit = TX2_AMIC1_EN;
  985. } else if ((snd_soc_component_read(component,
  986. WCD9378_TX_NEW_TX_CH34_MUX) &
  987. WCD9378_TX_NEW_TX_CH34_MUX_CH3_SEL_MASK) == 0x03) {
  988. *sys_usage_bit = TX2_AMIC4_EN;
  989. } else {
  990. dev_err(component->dev, "%s: unsupport usecase, pls check\n",
  991. __func__);
  992. return -EINVAL;
  993. }
  994. break;
  995. default:
  996. break;
  997. }
  998. break;
  999. case SND_SOC_DAPM_POST_PMD:
  1000. switch (w_shift) {
  1001. case ADC1:
  1002. if (test_bit(TX0_AMIC1_EN, &wcd9378->sys_usage_status))
  1003. *sys_usage_bit = TX0_AMIC1_EN;
  1004. if (test_bit(TX0_AMIC2_EN, &wcd9378->sys_usage_status))
  1005. *sys_usage_bit = TX0_AMIC2_EN;
  1006. break;
  1007. case ADC2:
  1008. if (test_bit(TX1_AMIC2_EN, &wcd9378->sys_usage_status))
  1009. *sys_usage_bit = TX1_AMIC2_EN;
  1010. if (test_bit(TX1_AMIC3_EN, &wcd9378->sys_usage_status))
  1011. *sys_usage_bit = TX1_AMIC3_EN;
  1012. break;
  1013. case ADC3:
  1014. if (test_bit(TX2_AMIC1_EN, &wcd9378->sys_usage_status))
  1015. *sys_usage_bit = TX2_AMIC1_EN;
  1016. if (test_bit(TX2_AMIC4_EN, &wcd9378->sys_usage_status))
  1017. *sys_usage_bit = TX2_AMIC4_EN;
  1018. break;
  1019. default:
  1020. break;
  1021. }
  1022. break;
  1023. default:
  1024. break;
  1025. }
  1026. dev_dbg(component->dev, "%s: done, event: %d, sys_usage_bit: %d\n",
  1027. __func__, event, *sys_usage_bit);
  1028. return 0;
  1029. }
  1030. static int wcd9378_tx_sequencer_enable(struct snd_soc_dapm_widget *w,
  1031. struct snd_kcontrol *kcontrol, int event)
  1032. {
  1033. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1034. struct wcd9378_priv *wcd9378 =
  1035. snd_soc_component_get_drvdata(component);
  1036. int mode_val = 0, bank = 0, ret = 0, rate = 0;
  1037. int act_ps = 0, sys_usage_bit = 0;
  1038. bank = (wcd9378_swr_slv_get_current_bank(wcd9378->tx_swr_dev,
  1039. wcd9378->tx_swr_dev->dev_num) ? 0 : 1);
  1040. dev_dbg(component->dev, "%s wname: %s wshift: %d event: %d\n", __func__,
  1041. w->name, w->shift, event);
  1042. ret = wcd9378_sys_usage_bit_get(component, w->shift, &sys_usage_bit, event);
  1043. if (ret < 0)
  1044. return ret;
  1045. switch (event) {
  1046. case SND_SOC_DAPM_PRE_PMU:
  1047. /*Update sys_usage*/
  1048. wcd9378_sys_usage_auto_udpate(component, sys_usage_bit, true);
  1049. mode_val = wcd9378_get_adc_mode_val(wcd9378->tx_mode[w->shift - ADC1]);
  1050. if (mode_val < 0) {
  1051. dev_dbg(component->dev,
  1052. "%s: invalid mode, setting to normal mode\n",
  1053. __func__);
  1054. mode_val = ADC_MODE_VAL_NORMAL;
  1055. }
  1056. rate = wcd9378_get_clk_rate(wcd9378->tx_mode[w->shift - ADC1]);
  1057. if (w->shift == ADC2 && !((snd_soc_component_read(component,
  1058. WCD9378_TX_NEW_TX_CH12_MUX) &
  1059. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_MASK) == 0x10)) {
  1060. if (!wcd9378->bcs_dis) {
  1061. wcd9378_tx_connect_port(component, MBHC,
  1062. SWR_CLK_RATE_4P8MHZ, true);
  1063. set_bit(AMIC2_BCS_ENABLE, &wcd9378->status_mask);
  1064. }
  1065. }
  1066. set_bit(w->shift - ADC1, &wcd9378->status_mask);
  1067. wcd9378_tx_connect_port(component, w->shift, rate,
  1068. true);
  1069. switch (w->shift) {
  1070. case ADC1:
  1071. /*SMP MIC0 IT11 USAGE SET*/
  1072. snd_soc_component_update_bits(component, WCD9378_IT11_USAGE,
  1073. WCD9378_IT11_USAGE_IT11_USAGE_MASK, mode_val);
  1074. /*Hold TXFE in Initialization During Startup*/
  1075. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1076. WCD9378_ANA_TX_CH2_HPF1_INIT_MASK, 0x40);
  1077. /*Power up TX0 sequencer*/
  1078. snd_soc_component_update_bits(component, WCD9378_PDE11_REQ_PS,
  1079. WCD9378_PDE11_REQ_PS_PDE11_REQ_PS_MASK, 0x00);
  1080. break;
  1081. case ADC2:
  1082. /*Check if amic2 is connected to ADC2 MUX*/
  1083. if ((snd_soc_component_read(component,
  1084. WCD9378_TX_NEW_TX_CH12_MUX) &
  1085. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_MASK) == 0x10) {
  1086. /*SMP JACK IT31 USAGE SET*/
  1087. snd_soc_component_update_bits(component,
  1088. WCD9378_IT31_USAGE,
  1089. WCD9378_IT31_USAGE_IT31_USAGE_MASK, mode_val);
  1090. /*Power up TX1 sequencer*/
  1091. snd_soc_component_update_bits(component,
  1092. WCD9378_PDE34_REQ_PS,
  1093. WCD9378_PDE34_REQ_PS_PDE34_REQ_PS_MASK, 0x00);
  1094. } else {
  1095. snd_soc_component_update_bits(component,
  1096. WCD9378_SMP_MIC_CTRL1_IT11_USAGE,
  1097. WCD9378_SMP_MIC_CTRL1_IT11_USAGE_IT11_USAGE_MASK,
  1098. mode_val);
  1099. /*Hold TXFE in Initialization During Startup*/
  1100. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1101. WCD9378_ANA_TX_CH2_HPF2_INIT_MASK, 0x20);
  1102. /*Power up TX1 sequencer*/
  1103. snd_soc_component_update_bits(component,
  1104. WCD9378_SMP_MIC_CTRL1_PDE11_REQ_PS,
  1105. WCD9378_SMP_MIC_CTRL1_PDE11_REQ_PS_PDE11_REQ_PS_MASK,
  1106. 0x00);
  1107. }
  1108. break;
  1109. case ADC3:
  1110. /*SMP MIC2 IT11 USAGE SET*/
  1111. snd_soc_component_update_bits(component,
  1112. WCD9378_SMP_MIC_CTRL2_IT11_USAGE,
  1113. WCD9378_SMP_MIC_CTRL2_IT11_USAGE_IT11_USAGE_MASK,
  1114. mode_val);
  1115. /*Hold TXFE in Initialization During Startup*/
  1116. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH3_HPF,
  1117. WCD9378_ANA_TX_CH3_HPF_HPF3_INIT_MASK, 0x40);
  1118. /*Power up TX2 sequencer*/
  1119. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL2_PDE11_REQ_PS,
  1120. WCD9378_SMP_MIC_CTRL2_PDE11_REQ_PS_PDE11_REQ_PS_MASK, 0x00);
  1121. break;
  1122. default:
  1123. break;
  1124. }
  1125. /*default delay 800us*/
  1126. usleep_range(800, 810);
  1127. wcd9378_swr_slvdev_datapath_control(wcd9378->dev, TX_PATH, true);
  1128. switch (w->shift) {
  1129. case ADC1:
  1130. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1131. WCD9378_ANA_TX_CH2_HPF1_INIT_MASK, 0x00);
  1132. act_ps = snd_soc_component_read(component, WCD9378_PDE11_ACT_PS);
  1133. if (act_ps)
  1134. dev_dbg(component->dev,
  1135. "%s: TX0 sequencer power on failed\n", __func__);
  1136. else
  1137. dev_dbg(component->dev,
  1138. "%s: TX0 sequencer power on success\n", __func__);
  1139. break;
  1140. case ADC2:
  1141. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1142. WCD9378_ANA_TX_CH2_HPF2_INIT_MASK, 0x00);
  1143. if (test_bit(TX1_AMIC2_EN, &wcd9378->sys_usage_status))
  1144. act_ps = snd_soc_component_read(component,
  1145. WCD9378_PDE34_ACT_PS);
  1146. else
  1147. act_ps = snd_soc_component_read(component,
  1148. WCD9378_SMP_MIC_CTRL1_PDE11_ACT_PS);
  1149. if (act_ps)
  1150. dev_dbg(component->dev,
  1151. "%s: TX1 sequencer power on failed\n", __func__);
  1152. else
  1153. dev_dbg(component->dev,
  1154. "%s: TX1 sequencer power on success\n", __func__);
  1155. break;
  1156. case ADC3:
  1157. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH3_HPF,
  1158. WCD9378_ANA_TX_CH3_HPF_HPF3_INIT_MASK, 0x00);
  1159. act_ps = snd_soc_component_read(component,
  1160. WCD9378_SMP_MIC_CTRL2_PDE11_ACT_PS);
  1161. if (act_ps)
  1162. dev_dbg(component->dev,
  1163. "%s: TX2 sequencer power on failed\n", __func__);
  1164. else
  1165. dev_dbg(component->dev,
  1166. "%s: TX2 sequencer power on success\n", __func__);
  1167. break;
  1168. };
  1169. break;
  1170. case SND_SOC_DAPM_POST_PMD:
  1171. wcd9378_tx_connect_port(component, w->shift, 0, false);
  1172. if (w->shift == ADC2 &&
  1173. test_bit(AMIC2_BCS_ENABLE, &wcd9378->status_mask)) {
  1174. wcd9378_tx_connect_port(component, MBHC, 0,
  1175. false);
  1176. clear_bit(AMIC2_BCS_ENABLE, &wcd9378->status_mask);
  1177. }
  1178. switch (w->shift) {
  1179. case ADC1:
  1180. /*Normal TXFE Startup*/
  1181. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1182. WCD9378_ANA_TX_CH2_HPF1_INIT_MASK, 0x00);
  1183. /*tear down TX0 sequencer*/
  1184. snd_soc_component_update_bits(component, WCD9378_PDE11_REQ_PS,
  1185. WCD9378_PDE11_REQ_PS_PDE11_REQ_PS_MASK, 0x03);
  1186. break;
  1187. case ADC2:
  1188. if (test_bit(TX1_AMIC2_EN, &wcd9378->sys_usage_status))
  1189. /*tear down TX1 sequencer*/
  1190. snd_soc_component_update_bits(component, WCD9378_PDE34_REQ_PS,
  1191. WCD9378_PDE34_REQ_PS_PDE34_REQ_PS_MASK, 0x03);
  1192. if (test_bit(TX1_AMIC3_EN, &wcd9378->sys_usage_status)) {
  1193. /*Normal TXFE Startup*/
  1194. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1195. WCD9378_ANA_TX_CH2_HPF1_INIT_MASK, 0x00);
  1196. /*tear down TX1 sequencer*/
  1197. snd_soc_component_update_bits(component,
  1198. WCD9378_SMP_MIC_CTRL1_PDE11_REQ_PS,
  1199. WCD9378_SMP_MIC_CTRL1_PDE11_REQ_PS_PDE11_REQ_PS_MASK,
  1200. 0x03);
  1201. }
  1202. break;
  1203. case ADC3:
  1204. /*Normal TXFE Startup*/
  1205. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH3_HPF,
  1206. WCD9378_ANA_TX_CH3_HPF_HPF3_INIT_MASK, 0x00);
  1207. /*tear down TX2 sequencer*/
  1208. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL2_PDE11_REQ_PS,
  1209. WCD9378_SMP_MIC_CTRL2_PDE11_REQ_PS_PDE11_REQ_PS_MASK, 0x03);
  1210. break;
  1211. default:
  1212. break;
  1213. }
  1214. /*default delay 800us*/
  1215. usleep_range(800, 810);
  1216. /*Disable sys_usage_status*/
  1217. wcd9378_sys_usage_auto_udpate(component, sys_usage_bit, false);
  1218. wcd9378_swr_slvdev_datapath_control(wcd9378->dev, TX_PATH, false);
  1219. break;
  1220. default:
  1221. break;
  1222. }
  1223. return ret;
  1224. }
  1225. static int wcd9378_tx_swr_ctrl(struct snd_soc_dapm_widget *w,
  1226. struct snd_kcontrol *kcontrol,
  1227. int event)
  1228. {
  1229. struct snd_soc_component *component =
  1230. snd_soc_dapm_to_component(w->dapm);
  1231. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1232. int ret = 0;
  1233. switch (event) {
  1234. case SND_SOC_DAPM_PRE_PMU:
  1235. wcd9378_tx_connect_port(component, w->shift,
  1236. SWR_CLK_RATE_2P4MHZ, true);
  1237. break;
  1238. case SND_SOC_DAPM_POST_PMD:
  1239. ret = swr_slvdev_datapath_control(wcd9378->tx_swr_dev,
  1240. wcd9378->tx_swr_dev->dev_num,
  1241. false);
  1242. break;
  1243. };
  1244. return ret;
  1245. }
  1246. static int wcd9378_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  1247. struct snd_kcontrol *kcontrol,
  1248. int event)
  1249. {
  1250. struct snd_soc_component *component =
  1251. snd_soc_dapm_to_component(w->dapm);
  1252. int micb_num = 0;
  1253. dev_dbg(component->dev, "%s: wname: %s, event: %d\n",
  1254. __func__, w->name, event);
  1255. if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1")))
  1256. micb_num = MIC_BIAS_1;
  1257. else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2")))
  1258. micb_num = MIC_BIAS_2;
  1259. else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3")))
  1260. micb_num = MIC_BIAS_3;
  1261. else
  1262. return -EINVAL;
  1263. switch (event) {
  1264. case SND_SOC_DAPM_PRE_PMU:
  1265. wcd9378_micbias_control(component, micb_num,
  1266. MICB_ENABLE, true);
  1267. break;
  1268. case SND_SOC_DAPM_POST_PMU:
  1269. usleep_range(1000, 1100);
  1270. break;
  1271. case SND_SOC_DAPM_POST_PMD:
  1272. wcd9378_micbias_control(component, micb_num,
  1273. MICB_DISABLE, true);
  1274. break;
  1275. };
  1276. return 0;
  1277. }
  1278. static int wcd9378_codec_enable_micbias_pullup(struct snd_soc_dapm_widget *w,
  1279. struct snd_kcontrol *kcontrol,
  1280. int event)
  1281. {
  1282. struct snd_soc_component *component =
  1283. snd_soc_dapm_to_component(w->dapm);
  1284. int micb_num = 0;
  1285. dev_dbg(component->dev, "%s: wname: %s, event: %d\n",
  1286. __func__, w->name, event);
  1287. if (strnstr(w->name, "VA MIC BIAS1", sizeof("VA MIC BIAS1")))
  1288. micb_num = MIC_BIAS_1;
  1289. else if (strnstr(w->name, "VA MIC BIAS2", sizeof("VA MIC BIAS2")))
  1290. micb_num = MIC_BIAS_2;
  1291. else if (strnstr(w->name, "VA MIC BIAS3", sizeof("VA MIC BIAS3")))
  1292. micb_num = MIC_BIAS_3;
  1293. else
  1294. return -EINVAL;
  1295. switch (event) {
  1296. case SND_SOC_DAPM_PRE_PMU:
  1297. wcd9378_micbias_control(component, micb_num,
  1298. MICB_PULLUP_ENABLE, true);
  1299. break;
  1300. case SND_SOC_DAPM_POST_PMU:
  1301. usleep_range(1000, 1100);
  1302. break;
  1303. case SND_SOC_DAPM_POST_PMD:
  1304. wcd9378_micbias_control(component, micb_num,
  1305. MICB_PULLUP_DISABLE, true);
  1306. break;
  1307. };
  1308. return 0;
  1309. }
  1310. /*
  1311. * wcd9378_soc_get_mbhc: get wcd9378_mbhc handle of corresponding component
  1312. * @component: handle to snd_soc_component *
  1313. *
  1314. * return wcd9378_mbhc handle or error code in case of failure
  1315. */
  1316. struct wcd9378_mbhc *wcd9378_soc_get_mbhc(struct snd_soc_component *component)
  1317. {
  1318. struct wcd9378_priv *wcd9378;
  1319. if (!component) {
  1320. pr_err_ratelimited("%s: Invalid params, NULL component\n", __func__);
  1321. return NULL;
  1322. }
  1323. wcd9378 = snd_soc_component_get_drvdata(component);
  1324. if (!wcd9378) {
  1325. pr_err_ratelimited("%s: wcd9378 is NULL\n", __func__);
  1326. return NULL;
  1327. }
  1328. return wcd9378->mbhc;
  1329. }
  1330. EXPORT_SYMBOL_GPL(wcd9378_soc_get_mbhc);
  1331. static int wcd9378_codec_hphl_dac_event(struct snd_soc_dapm_widget *w,
  1332. struct snd_kcontrol *kcontrol,
  1333. int event)
  1334. {
  1335. struct snd_soc_component *component =
  1336. snd_soc_dapm_to_component(w->dapm);
  1337. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1338. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1339. w->name, event);
  1340. switch (event) {
  1341. case SND_SOC_DAPM_PRE_PMU:
  1342. /*OCP FSM EN*/
  1343. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1344. WCD9378_HPH_OCP_CTL_OCP_FSM_EN_MASK, 0x10);
  1345. /*SCD OP EN*/
  1346. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1347. WCD9378_HPH_OCP_CTL_SCD_OP_EN_MASK, 0x02);
  1348. /*HPHL ENABLE*/
  1349. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1350. WCD9378_CDC_HPH_GAIN_CTL_HPHL_RX_EN_MASK, 0x04);
  1351. /*OPAMP_CHOP_CLK DISABLE*/
  1352. snd_soc_component_update_bits(component, WCD9378_HPH_RDAC_CLK_CTL1,
  1353. WCD9378_HPH_RDAC_CLK_CTL1_OPAMP_CHOP_CLK_EN_MASK, 0x00);
  1354. wcd9378_rx_connect_port(component, HPH_L, true);
  1355. if (wcd9378->comp1_enable) {
  1356. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1357. WCD9378_CDC_COMP_CTL_0_HPHL_COMP_EN_MASK, 0x02);
  1358. wcd9378_rx_connect_port(component, COMP_L, true);
  1359. }
  1360. break;
  1361. case SND_SOC_DAPM_POST_PMD:
  1362. /*OCP FSM DISABLE*/
  1363. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1364. WCD9378_HPH_OCP_CTL_OCP_FSM_EN_MASK, 0x00);
  1365. /*SCD OP DISABLE*/
  1366. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1367. WCD9378_HPH_OCP_CTL_SCD_OP_EN_MASK, 0x00);
  1368. /*HPHL DISABLE*/
  1369. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1370. WCD9378_CDC_HPH_GAIN_CTL_HPHL_RX_EN_MASK, 0x00);
  1371. wcd9378_rx_connect_port(component, HPH_L, false);
  1372. if (wcd9378->comp1_enable) {
  1373. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1374. WCD9378_CDC_COMP_CTL_0_HPHL_COMP_EN_MASK, 0x00);
  1375. wcd9378_rx_connect_port(component, COMP_L, false);
  1376. }
  1377. break;
  1378. default:
  1379. break;
  1380. };
  1381. return 0;
  1382. }
  1383. static int wcd9378_codec_hphr_dac_event(struct snd_soc_dapm_widget *w,
  1384. struct snd_kcontrol *kcontrol,
  1385. int event)
  1386. {
  1387. struct snd_soc_component *component =
  1388. snd_soc_dapm_to_component(w->dapm);
  1389. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1390. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1391. w->name, event);
  1392. switch (event) {
  1393. case SND_SOC_DAPM_PRE_PMU:
  1394. /*OCP FSM EN*/
  1395. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1396. WCD9378_HPH_OCP_CTL_OCP_FSM_EN_MASK, 0x10);
  1397. /*SCD OP EN*/
  1398. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1399. WCD9378_HPH_OCP_CTL_SCD_OP_EN_MASK, 0x02);
  1400. /*HPHR ENABLE*/
  1401. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1402. WCD9378_CDC_HPH_GAIN_CTL_HPHR_RX_EN_MASK, 0x08);
  1403. /*OPAMP_CHOP_CLK DISABLE*/
  1404. snd_soc_component_update_bits(component, WCD9378_HPH_RDAC_CLK_CTL1,
  1405. WCD9378_HPH_RDAC_CLK_CTL1_OPAMP_CHOP_CLK_EN_MASK, 0x00);
  1406. wcd9378_rx_connect_port(component, HPH_R, true);
  1407. if (wcd9378->comp2_enable) {
  1408. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1409. WCD9378_CDC_COMP_CTL_0_HPHR_COMP_EN_MASK, 0x01);
  1410. wcd9378_rx_connect_port(component, COMP_R, true);
  1411. }
  1412. break;
  1413. case SND_SOC_DAPM_POST_PMD:
  1414. /*OCP FSM DISABLE*/
  1415. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1416. WCD9378_HPH_OCP_CTL_OCP_FSM_EN_MASK, 0x00);
  1417. /*SCD OP DISABLE*/
  1418. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  1419. WCD9378_HPH_OCP_CTL_SCD_OP_EN_MASK, 0x00);
  1420. /*HPHR DISABLE*/
  1421. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1422. WCD9378_CDC_HPH_GAIN_CTL_HPHR_RX_EN_MASK, 0x00);
  1423. wcd9378_rx_connect_port(component, HPH_R, false);
  1424. if (wcd9378->comp2_enable) {
  1425. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1426. WCD9378_CDC_COMP_CTL_0_HPHR_COMP_EN_MASK, 0x00);
  1427. wcd9378_rx_connect_port(component, COMP_R, false);
  1428. }
  1429. break;
  1430. default:
  1431. break;
  1432. };
  1433. return 0;
  1434. }
  1435. static int wcd9378_codec_enable_hphl_pa(struct snd_soc_dapm_widget *w,
  1436. struct snd_kcontrol *kcontrol,
  1437. int event)
  1438. {
  1439. struct snd_soc_component *component =
  1440. snd_soc_dapm_to_component(w->dapm);
  1441. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1442. int bank = 0;
  1443. int act_ps = 0;
  1444. bank = (wcd9378_swr_slv_get_current_bank(wcd9378->rx_swr_dev,
  1445. wcd9378->rx_swr_dev->dev_num) ? 0 : 1);
  1446. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1447. w->name, event);
  1448. switch (event) {
  1449. case SND_SOC_DAPM_PRE_PMU:
  1450. if (wcd9378->update_wcd_event)
  1451. wcd9378->update_wcd_event(wcd9378->handle,
  1452. SLV_BOLERO_EVT_RX_MUTE,
  1453. (WCD_RX1 << 0x10 | 0x01));
  1454. if (wcd9378->update_wcd_event)
  1455. wcd9378->update_wcd_event(wcd9378->handle,
  1456. SLV_BOLERO_EVT_RX_MUTE,
  1457. (WCD_RX1 << 0x10));
  1458. wcd_enable_irq(&wcd9378->irq_info,
  1459. WCD9378_IRQ_HPHL_PDM_WD_INT);
  1460. act_ps = snd_soc_component_read(component, WCD9378_PDE47_ACT_PS);
  1461. if (act_ps)
  1462. dev_dbg(component->dev,
  1463. "%s: HPH sequencer power on failed\n", __func__);
  1464. else
  1465. dev_dbg(component->dev,
  1466. "%s: HPH sequencer power on success\n", __func__);
  1467. break;
  1468. case SND_SOC_DAPM_POST_PMD:
  1469. if (wcd9378->update_wcd_event)
  1470. wcd9378->update_wcd_event(wcd9378->handle,
  1471. SLV_BOLERO_EVT_RX_MUTE,
  1472. (WCD_RX1 << 0x10 | 0x1));
  1473. wcd_disable_irq(&wcd9378->irq_info,
  1474. WCD9378_IRQ_HPHL_PDM_WD_INT);
  1475. if (wcd9378->update_wcd_event && wcd9378->comp1_enable)
  1476. wcd9378->update_wcd_event(wcd9378->handle,
  1477. SLV_BOLERO_EVT_RX_COMPANDER_SOFT_RST,
  1478. (WCD_RX1 << 0x10));
  1479. blocking_notifier_call_chain(&wcd9378->mbhc->notifier,
  1480. WCD_EVENT_POST_HPHL_PA_OFF,
  1481. &wcd9378->mbhc->wcd_mbhc);
  1482. break;
  1483. default:
  1484. break;
  1485. };
  1486. return 0;
  1487. }
  1488. static int wcd9378_codec_enable_hphr_pa(struct snd_soc_dapm_widget *w,
  1489. struct snd_kcontrol *kcontrol,
  1490. int event)
  1491. {
  1492. struct snd_soc_component *component =
  1493. snd_soc_dapm_to_component(w->dapm);
  1494. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1495. int act_ps = 0;
  1496. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1497. w->name, event);
  1498. switch (event) {
  1499. case SND_SOC_DAPM_PRE_PMU:
  1500. if (wcd9378->update_wcd_event)
  1501. wcd9378->update_wcd_event(wcd9378->handle,
  1502. SLV_BOLERO_EVT_RX_MUTE,
  1503. (WCD_RX2 << 0x10 | 0x1));
  1504. if (wcd9378->update_wcd_event)
  1505. wcd9378->update_wcd_event(wcd9378->handle,
  1506. SLV_BOLERO_EVT_RX_MUTE,
  1507. (WCD_RX2 << 0x10));
  1508. wcd_enable_irq(&wcd9378->irq_info,
  1509. WCD9378_IRQ_HPHR_PDM_WD_INT);
  1510. act_ps = snd_soc_component_read(component, WCD9378_PDE47_ACT_PS);
  1511. if (act_ps)
  1512. dev_dbg(component->dev,
  1513. "%s: HPH sequencer power on failed\n", __func__);
  1514. else
  1515. dev_dbg(component->dev,
  1516. "%s: HPH sequencer power on success\n", __func__);
  1517. break;
  1518. case SND_SOC_DAPM_POST_PMD:
  1519. if (wcd9378->update_wcd_event)
  1520. wcd9378->update_wcd_event(wcd9378->handle,
  1521. SLV_BOLERO_EVT_RX_MUTE,
  1522. (WCD_RX2 << 0x10 | 0x1));
  1523. wcd_disable_irq(&wcd9378->irq_info,
  1524. WCD9378_IRQ_HPHR_PDM_WD_INT);
  1525. if (wcd9378->update_wcd_event && wcd9378->comp2_enable)
  1526. wcd9378->update_wcd_event(wcd9378->handle,
  1527. SLV_BOLERO_EVT_RX_COMPANDER_SOFT_RST,
  1528. (WCD_RX2 << 0x10));
  1529. blocking_notifier_call_chain(&wcd9378->mbhc->notifier,
  1530. WCD_EVENT_POST_HPHR_PA_OFF,
  1531. &wcd9378->mbhc->wcd_mbhc);
  1532. break;
  1533. default:
  1534. break;
  1535. };
  1536. return 0;
  1537. }
  1538. static int wcd9378_codec_enable_aux_pa(struct snd_soc_dapm_widget *w,
  1539. struct snd_kcontrol *kcontrol,
  1540. int event)
  1541. {
  1542. struct snd_soc_component *component =
  1543. snd_soc_dapm_to_component(w->dapm);
  1544. struct wcd9378_priv *wcd9378 =
  1545. snd_soc_component_get_drvdata(component);
  1546. int ret = 0, act_ps = 0;
  1547. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1548. w->name, event);
  1549. switch (event) {
  1550. case SND_SOC_DAPM_PRE_PMU:
  1551. wcd9378_swr_slvdev_datapath_control(wcd9378->dev, RX_PATH, true);
  1552. if (test_bit(RX1_AUX_EN, &wcd9378->sys_usage_status)) {
  1553. if (wcd9378->update_wcd_event)
  1554. wcd9378->update_wcd_event(wcd9378->handle,
  1555. SLV_BOLERO_EVT_RX_MUTE,
  1556. (WCD_RX2 << 0x10));
  1557. wcd_enable_irq(&wcd9378->irq_info,
  1558. WCD9378_IRQ_HPHR_PDM_WD_INT);
  1559. } else {
  1560. if (wcd9378->update_wcd_event)
  1561. wcd9378->update_wcd_event(wcd9378->handle,
  1562. SLV_BOLERO_EVT_RX_MUTE,
  1563. (WCD_RX3 << 0x10));
  1564. wcd_enable_irq(&wcd9378->irq_info,
  1565. WCD9378_IRQ_AUX_PDM_WD_INT);
  1566. }
  1567. act_ps = snd_soc_component_read(component, WCD9378_PDE23_ACT_PS);
  1568. if (act_ps)
  1569. dev_dbg(component->dev,
  1570. "%s: SA sequencer power on failed\n", __func__);
  1571. else
  1572. dev_dbg(component->dev,
  1573. "%s: SA sequencer power on success\n", __func__);
  1574. break;
  1575. case SND_SOC_DAPM_POST_PMD:
  1576. if (test_bit(RX1_AUX_EN, &wcd9378->sys_usage_status)) {
  1577. if (wcd9378->update_wcd_event)
  1578. wcd9378->update_wcd_event(wcd9378->handle,
  1579. SLV_BOLERO_EVT_RX_MUTE,
  1580. (WCD_RX2 << 0x10 | 0x1));
  1581. wcd_disable_irq(&wcd9378->irq_info,
  1582. WCD9378_IRQ_HPHR_PDM_WD_INT);
  1583. } else {
  1584. if (wcd9378->update_wcd_event)
  1585. wcd9378->update_wcd_event(wcd9378->handle,
  1586. SLV_BOLERO_EVT_RX_MUTE,
  1587. (WCD_RX3 << 0x10 | 0x1));
  1588. wcd_disable_irq(&wcd9378->irq_info,
  1589. WCD9378_IRQ_AUX_PDM_WD_INT);
  1590. }
  1591. break;
  1592. };
  1593. return ret;
  1594. }
  1595. static int wcd9378_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
  1596. struct snd_kcontrol *kcontrol,
  1597. int event)
  1598. {
  1599. struct snd_soc_component *component =
  1600. snd_soc_dapm_to_component(w->dapm);
  1601. struct wcd9378_priv *wcd9378 =
  1602. snd_soc_component_get_drvdata(component);
  1603. int ret = 0, act_ps = 0;
  1604. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1605. w->name, event);
  1606. switch (event) {
  1607. case SND_SOC_DAPM_PRE_PMU:
  1608. wcd9378_swr_slvdev_datapath_control(wcd9378->dev, RX_PATH, true);
  1609. if (test_bit(RX0_EAR_EN, &wcd9378->sys_usage_status)) {
  1610. if (wcd9378->update_wcd_event)
  1611. wcd9378->update_wcd_event(wcd9378->handle,
  1612. SLV_BOLERO_EVT_RX_MUTE,
  1613. (WCD_RX1 << 0x10));
  1614. wcd_enable_irq(&wcd9378->irq_info,
  1615. WCD9378_IRQ_HPHL_PDM_WD_INT);
  1616. } else {
  1617. if (wcd9378->update_wcd_event)
  1618. wcd9378->update_wcd_event(wcd9378->handle,
  1619. SLV_BOLERO_EVT_RX_MUTE,
  1620. (WCD_RX3 << 0x10));
  1621. wcd_enable_irq(&wcd9378->irq_info,
  1622. WCD9378_IRQ_AUX_PDM_WD_INT);
  1623. }
  1624. act_ps = snd_soc_component_read(component, WCD9378_PDE23_ACT_PS);
  1625. if (act_ps)
  1626. dev_dbg(component->dev,
  1627. "%s: SA sequencer power on failed\n", __func__);
  1628. else
  1629. dev_dbg(component->dev,
  1630. "%s: SA sequencer power on successful\n", __func__);
  1631. break;
  1632. case SND_SOC_DAPM_POST_PMD:
  1633. if (test_bit(RX0_EAR_EN, &wcd9378->sys_usage_status)) {
  1634. if (wcd9378->update_wcd_event)
  1635. wcd9378->update_wcd_event(wcd9378->handle,
  1636. SLV_BOLERO_EVT_RX_MUTE,
  1637. (WCD_RX1 << 0x10 | 0x1));
  1638. wcd_disable_irq(&wcd9378->irq_info,
  1639. WCD9378_IRQ_HPHL_PDM_WD_INT);
  1640. } else {
  1641. if (wcd9378->update_wcd_event)
  1642. wcd9378->update_wcd_event(wcd9378->handle,
  1643. SLV_BOLERO_EVT_RX_MUTE,
  1644. (WCD_RX3 << 0x10 | 0x1));
  1645. wcd_disable_irq(&wcd9378->irq_info,
  1646. WCD9378_IRQ_AUX_PDM_WD_INT);
  1647. }
  1648. break;
  1649. };
  1650. return ret;
  1651. }
  1652. static int wcd9378_get_hph_pwr_level(int hph_mode)
  1653. {
  1654. switch (hph_mode) {
  1655. case CLS_H_LOHIFI:
  1656. case CLS_AB_LOHIFI:
  1657. return PWR_LEVEL_LOHIFI_VAL;
  1658. case CLS_H_LP:
  1659. case CLS_AB_LP:
  1660. return PWR_LEVEL_LP_VAL;
  1661. case CLS_H_HIFI:
  1662. case CLS_AB_HIFI:
  1663. return PWR_LEVEL_HIFI_VAL;
  1664. case CLS_H_ULP:
  1665. case CLS_AB:
  1666. case CLS_H_NORMAL:
  1667. default:
  1668. return PWR_LEVEL_ULP_VAL;
  1669. }
  1670. return PWR_LEVEL_ULP_VAL;
  1671. }
  1672. static void wcd9378_hph_set_channel_volume(struct snd_soc_component *component)
  1673. {
  1674. struct wcd9378_priv *wcd9378 =
  1675. snd_soc_component_get_drvdata(component);
  1676. if ((!wcd9378->comp1_enable) &&
  1677. (!wcd9378->comp2_enable)) {
  1678. snd_soc_component_update_bits(component,
  1679. (WCD9378_FU42_CH_VOL_CH1 | WCD9378_MBQ_ENABLE_MASK),
  1680. WCD9378_FU42_CH_VOL_CH1_FU42_CH_VOL_CH1_MASK,
  1681. wcd9378->hph_gain >> 8);
  1682. snd_soc_component_update_bits(component,
  1683. WCD9378_FU42_CH_VOL_CH1,
  1684. WCD9378_FU42_CH_VOL_CH1_FU42_CH_VOL_CH1_MASK,
  1685. wcd9378->hph_gain & 0x00ff);
  1686. snd_soc_component_update_bits(component,
  1687. (WCD9378_FU42_CH_VOL_CH2 | WCD9378_MBQ_ENABLE_MASK),
  1688. WCD9378_FU42_CH_VOL_CH2_FU42_CH_VOL_CH2_MASK,
  1689. wcd9378->hph_gain >> 8);
  1690. snd_soc_component_update_bits(component,
  1691. WCD9378_FU42_CH_VOL_CH2,
  1692. WCD9378_FU42_CH_VOL_CH2_FU42_CH_VOL_CH2_MASK,
  1693. wcd9378->hph_gain & 0x00ff);
  1694. }
  1695. }
  1696. static int wcd9378_hph_sequencer_enable(struct snd_soc_dapm_widget *w,
  1697. struct snd_kcontrol *kcontrol, int event)
  1698. {
  1699. struct snd_soc_component *component =
  1700. snd_soc_dapm_to_component(w->dapm);
  1701. struct wcd9378_priv *wcd9378 =
  1702. snd_soc_component_get_drvdata(component);
  1703. int power_level, ret = 0;
  1704. struct swr_device *swr_dev = wcd9378->tx_swr_dev;
  1705. u8 scp_commit_val = 0x2;
  1706. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1707. w->name, event);
  1708. switch (event) {
  1709. case SND_SOC_DAPM_PRE_PMU:
  1710. wcd9378_sys_usage_auto_udpate(component, RX0_RX1_HPH_EN, true);
  1711. if ((!wcd9378->comp1_enable) || (!wcd9378->comp2_enable)) {
  1712. snd_soc_component_update_bits(component, WCD9378_HPH_UP_T7,
  1713. WCD9378_HPH_UP_T7_HPH_UP_T7_MASK, 0x07);
  1714. snd_soc_component_update_bits(component, WCD9378_HPH_DN_T1,
  1715. WCD9378_HPH_DN_T1_HPH_DN_T1_MASK, 0x07);
  1716. }
  1717. if ((wcd9378->hph_mode == CLS_AB) ||
  1718. (wcd9378->hph_mode == CLS_AB_HIFI) ||
  1719. (wcd9378->hph_mode == CLS_AB_LP) ||
  1720. (wcd9378->hph_mode == CLS_AB_LOHIFI))
  1721. snd_soc_component_update_bits(component, WCD9378_CP_CP_DTOP_CTRL_14,
  1722. WCD9378_CP_CP_DTOP_CTRL_14_OVERRIDE_VREF_MASK, 0x80);
  1723. /*GET HPH_MODE*/
  1724. power_level = wcd9378_get_hph_pwr_level(wcd9378->hph_mode);
  1725. /*SET HPH_MODE*/
  1726. snd_soc_component_update_bits(component, WCD9378_IT41_USAGE,
  1727. WCD9378_IT41_USAGE_IT41_USAGE_MASK, power_level);
  1728. /*TURN ON HPH SEQUENCER*/
  1729. snd_soc_component_update_bits(component, WCD9378_PDE47_REQ_PS,
  1730. WCD9378_PDE47_REQ_PS_PDE47_REQ_PS_MASK, 0x00);
  1731. /*TBD: SET SDCA GAIN, NEED CHECK THE LOGIC*/
  1732. wcd9378_hph_set_channel_volume(component);
  1733. if ((!wcd9378->comp1_enable) || (!wcd9378->comp2_enable))
  1734. /*PA delay is 22400us*/
  1735. usleep_range(22500, 22510);
  1736. else
  1737. /*COMP delay is 9400us*/
  1738. usleep_range(9500, 9510);
  1739. /*RX0 unmute*/
  1740. snd_soc_component_update_bits(component, WCD9378_FU42_MUTE_CH1,
  1741. WCD9378_FU42_MUTE_CH1_FU42_MUTE_CH1_MASK, 0x00);
  1742. /*RX1 unmute*/
  1743. snd_soc_component_update_bits(component, WCD9378_FU42_MUTE_CH2,
  1744. WCD9378_FU42_MUTE_CH2_FU42_MUTE_CH2_MASK, 0x00);
  1745. if (wcd9378->sys_usage == SYS_USAGE_10)
  1746. /*FU23 UNMUTE*/
  1747. snd_soc_component_update_bits(component, WCD9378_FU23_MUTE,
  1748. WCD9378_FU23_MUTE_FU23_MUTE_MASK, 0x00);
  1749. swr_write(swr_dev, swr_dev->dev_num, 0x004c, &scp_commit_val);
  1750. wcd9378_swr_slvdev_datapath_control(wcd9378->dev, RX_PATH, true);
  1751. break;
  1752. case SND_SOC_DAPM_POST_PMD:
  1753. /*RX0 mute*/
  1754. snd_soc_component_update_bits(component, WCD9378_FU42_MUTE_CH1,
  1755. WCD9378_FU42_MUTE_CH1_FU42_MUTE_CH1_MASK, 0x01);
  1756. /*RX1 mute*/
  1757. snd_soc_component_update_bits(component, WCD9378_FU42_MUTE_CH2,
  1758. WCD9378_FU42_MUTE_CH2_FU42_MUTE_CH2_MASK, 0x01);
  1759. /*TEAR DOWN HPH SEQUENCER*/
  1760. snd_soc_component_update_bits(component, WCD9378_PDE47_REQ_PS,
  1761. WCD9378_PDE47_REQ_PS_PDE47_REQ_PS_MASK, 0x03);
  1762. if (!wcd9378->comp1_enable || !wcd9378->comp2_enable)
  1763. /*PA delay is 24250us*/
  1764. usleep_range(24300, 24310);
  1765. else
  1766. /*COMP delay is 11250us*/
  1767. usleep_range(11300, 11310);
  1768. wcd9378_sys_usage_auto_udpate(component, RX0_RX1_HPH_EN, false);
  1769. break;
  1770. default:
  1771. break;
  1772. };
  1773. return ret;
  1774. }
  1775. static int wcd9378_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
  1776. struct snd_kcontrol *kcontrol,
  1777. int event)
  1778. {
  1779. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1780. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1781. int ear_rx2 = 0;
  1782. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1783. w->name, event);
  1784. ear_rx2 = snd_soc_component_read(component, WCD9378_CDC_AUX_GAIN_CTL) &
  1785. WCD9378_CDC_AUX_GAIN_CTL_AUX_EN_MASK;
  1786. switch (event) {
  1787. case SND_SOC_DAPM_PRE_PMU:
  1788. /*SHORT_PROT_EN ENABLE*/
  1789. snd_soc_component_update_bits(component, WCD9378_ANA_EAR,
  1790. WCD9378_ANA_EAR_SHORT_PROT_EN_MASK, 0x40);
  1791. if (!ear_rx2) {
  1792. /*RX0 ENABLE*/
  1793. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1794. WCD9378_CDC_HPH_GAIN_CTL_HPHL_RX_EN_MASK, 0x04);
  1795. wcd9378_sys_usage_auto_udpate(component, RX0_EAR_EN, true);
  1796. if (wcd9378->comp1_enable) {
  1797. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1798. WCD9378_CDC_COMP_CTL_0_EAR_COMP_EN_MASK, 0x04);
  1799. wcd9378_rx_connect_port(component, COMP_L, true);
  1800. }
  1801. wcd9378_rx_connect_port(component, HPH_L, true);
  1802. } else {
  1803. wcd9378_sys_usage_auto_udpate(component, RX2_EAR_EN, true);
  1804. /*FORCE CLASS_AB EN*/
  1805. snd_soc_component_update_bits(component, WCD9378_SEQ_OVRRIDE_CTL0,
  1806. WCD9378_SEQ_OVRRIDE_CTL0_CLASSAB_EN_OVR_MASK, 0x20);
  1807. snd_soc_component_update_bits(component, WCD9378_CP_CP_DTOP_CTRL_14,
  1808. WCD9378_CP_CP_DTOP_CTRL_14_OVERRIDE_VREF_MASK, 0x80);
  1809. if (wcd9378->rx2_clk_mode)
  1810. snd_soc_component_update_bits(component, WCD9378_CDC_PATH_MODE,
  1811. WCD9378_CDC_PATH_MODE_RX2_CLK_RATE_MASK, 0x40);
  1812. wcd9378_rx_connect_port(component, LO, true);
  1813. }
  1814. break;
  1815. case SND_SOC_DAPM_POST_PMD:
  1816. /*SHORT_PROT_EN DISABLE*/
  1817. snd_soc_component_update_bits(component, WCD9378_ANA_EAR,
  1818. WCD9378_ANA_EAR_SHORT_PROT_EN_MASK, 0x00);
  1819. if (test_bit(RX0_EAR_EN, &wcd9378->sys_usage_status)) {
  1820. /*RX0 DISABLE*/
  1821. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1822. WCD9378_CDC_HPH_GAIN_CTL_HPHL_RX_EN_MASK, 0x00);
  1823. wcd9378_rx_connect_port(component, HPH_L, false);
  1824. if (wcd9378->comp1_enable) {
  1825. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1826. WCD9378_CDC_COMP_CTL_0_EAR_COMP_EN_MASK, 0x00);
  1827. wcd9378_rx_connect_port(component, COMP_L, false);
  1828. }
  1829. wcd9378_sys_usage_auto_udpate(component, RX0_EAR_EN, false);
  1830. } else {
  1831. wcd9378_rx_connect_port(component, LO, false);
  1832. wcd9378_sys_usage_auto_udpate(component, RX2_EAR_EN, false);
  1833. }
  1834. break;
  1835. };
  1836. return 0;
  1837. }
  1838. static int wcd9378_codec_aux_dac_event(struct snd_soc_dapm_widget *w,
  1839. struct snd_kcontrol *kcontrol,
  1840. int event)
  1841. {
  1842. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1843. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1844. int aux_rx2 = 0;
  1845. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1846. w->name, event);
  1847. aux_rx2 = snd_soc_component_read(component, WCD9378_CDC_AUX_GAIN_CTL) &
  1848. WCD9378_CDC_AUX_GAIN_CTL_AUX_EN_MASK;
  1849. switch (event) {
  1850. case SND_SOC_DAPM_PRE_PMU:
  1851. /*AUXPA SHORT PROT ENABLE*/
  1852. snd_soc_component_update_bits(component, WCD9378_AUX_AUXPA,
  1853. WCD9378_AUX_AUXPA_AUX_PA_SHORT_PROT_EN_MASK, 0x40);
  1854. if (!aux_rx2) {
  1855. /*RX1 ENABLE*/
  1856. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1857. WCD9378_CDC_HPH_GAIN_CTL_HPHR_RX_EN_MASK, 0x08);
  1858. wcd9378_sys_usage_auto_udpate(component, RX1_AUX_EN, true);
  1859. wcd9378_rx_connect_port(component, HPH_R, true);
  1860. } else {
  1861. wcd9378_sys_usage_auto_udpate(component, RX2_AUX_EN, true);
  1862. if (wcd9378->rx2_clk_mode)
  1863. snd_soc_component_update_bits(component, WCD9378_CDC_PATH_MODE,
  1864. WCD9378_CDC_PATH_MODE_RX2_CLK_RATE_MASK, 0x40);
  1865. wcd9378_rx_connect_port(component, LO, true);
  1866. }
  1867. break;
  1868. case SND_SOC_DAPM_POST_PMD:
  1869. /*AUXPA SHORT PROT DISABLE*/
  1870. snd_soc_component_update_bits(component, WCD9378_AUX_AUXPA,
  1871. WCD9378_AUX_AUXPA_AUX_PA_SHORT_PROT_EN_MASK, 0x00);
  1872. if (test_bit(RX1_AUX_EN, &wcd9378->sys_usage_status)) {
  1873. wcd9378_rx_connect_port(component, HPH_R, false);
  1874. wcd9378_sys_usage_auto_udpate(component, RX1_AUX_EN, false);
  1875. } else {
  1876. wcd9378_rx_connect_port(component, LO, false);
  1877. wcd9378_sys_usage_auto_udpate(component, RX2_AUX_EN, false);
  1878. }
  1879. break;
  1880. };
  1881. return 0;
  1882. }
  1883. static int wcd9378_sa_sequencer_enable(struct snd_soc_dapm_widget *w,
  1884. struct snd_kcontrol *kcontrol, int event)
  1885. {
  1886. struct snd_soc_component *component =
  1887. snd_soc_dapm_to_component(w->dapm);
  1888. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1889. w->name, event);
  1890. switch (event) {
  1891. case SND_SOC_DAPM_PRE_PMU:
  1892. /*TURN ON AMP SEQUENCER*/
  1893. snd_soc_component_update_bits(component, WCD9378_PDE23_REQ_PS,
  1894. WCD9378_PDE23_REQ_PS_PDE23_REQ_PS_MASK, 0x00);
  1895. /*default delay 8550us*/
  1896. usleep_range(8600, 8610);
  1897. /*FU23 UNMUTE*/
  1898. snd_soc_component_update_bits(component, WCD9378_FU23_MUTE,
  1899. WCD9378_FU23_MUTE_FU23_MUTE_MASK, 0x00);
  1900. break;
  1901. case SND_SOC_DAPM_POST_PMD:
  1902. /*FU23 MUTE*/
  1903. snd_soc_component_update_bits(component, WCD9378_FU23_MUTE,
  1904. WCD9378_FU23_MUTE_FU23_MUTE_MASK, 0x01);
  1905. /*TEAR DOWN AMP SEQUENCER*/
  1906. snd_soc_component_update_bits(component, WCD9378_PDE23_REQ_PS,
  1907. WCD9378_PDE23_REQ_PS_PDE23_REQ_PS_MASK, 0x03);
  1908. /*default delay 1530us*/
  1909. usleep_range(15400, 15410);
  1910. break;
  1911. default:
  1912. break;
  1913. };
  1914. return 0;
  1915. }
  1916. int wcd9378_micbias_control(struct snd_soc_component *component,
  1917. int micb_num, int req, bool is_dapm)
  1918. {
  1919. struct wcd9378_priv *wcd9378 =
  1920. snd_soc_component_get_drvdata(component);
  1921. struct wcd9378_pdata *pdata =
  1922. dev_get_platdata(wcd9378->dev);
  1923. struct wcd9378_micbias_setting *mb = &pdata->micbias;
  1924. int micb_usage = 0, micb_mask = 0, micb_usage_val = 0;
  1925. int pre_off_event = 0, post_off_event = 0;
  1926. int post_on_event = 0, post_dapm_off = 0;
  1927. int post_dapm_on = 0;
  1928. int pull_up_mask = 0, pull_up_en = 0;
  1929. int micb_index = 0, ret = 0;
  1930. switch (micb_num) {
  1931. case MIC_BIAS_1:
  1932. pull_up_mask = WCD9378_MB_PULLUP_EN_MB1_1P8V_OR_PULLUP_SEL_MASK;
  1933. pull_up_en = 0x01;
  1934. micb_usage = WCD9378_IT11_MICB;
  1935. micb_mask = WCD9378_IT11_MICB_IT11_MICB_MASK;
  1936. micb_usage_val = mb->micb1_usage_val;
  1937. break;
  1938. case MIC_BIAS_2:
  1939. pull_up_mask = WCD9378_MB_PULLUP_EN_MB2_1P8V_OR_PULLUP_SEL_MASK;
  1940. pull_up_en = 0x02;
  1941. micb_usage = WCD9378_SMP_MIC_CTRL1_IT11_MICB;
  1942. micb_mask = WCD9378_SMP_MIC_CTRL1_IT11_MICB_IT11_MICB_MASK;
  1943. micb_usage_val = mb->micb2_usage_val;
  1944. pre_off_event = WCD_EVENT_PRE_MICBIAS_2_OFF;
  1945. post_off_event = WCD_EVENT_POST_MICBIAS_2_OFF;
  1946. post_on_event = WCD_EVENT_POST_MICBIAS_2_ON;
  1947. post_dapm_on = WCD_EVENT_POST_DAPM_MICBIAS_2_ON;
  1948. post_dapm_off = WCD_EVENT_POST_DAPM_MICBIAS_2_OFF;
  1949. break;
  1950. case MIC_BIAS_3:
  1951. micb_usage = WCD9378_SMP_MIC_CTRL2_IT11_MICB;
  1952. micb_mask = WCD9378_SMP_MIC_CTRL2_IT11_MICB_IT11_MICB_MASK;
  1953. pull_up_mask = WCD9378_MB_PULLUP_EN_MB3_1P8V_OR_PULLUP_SEL_MASK;
  1954. pull_up_en = 0x04;
  1955. micb_usage_val = mb->micb3_usage_val;
  1956. break;
  1957. default:
  1958. dev_err(component->dev, "%s: Invalid micbias number: %d\n",
  1959. __func__, micb_num);
  1960. return -EINVAL;
  1961. }
  1962. mutex_lock(&wcd9378->micb_lock);
  1963. micb_index = micb_num - 1;
  1964. switch (req) {
  1965. case MICB_PULLUP_ENABLE:
  1966. wcd9378->pullup_ref[micb_index]++;
  1967. if ((wcd9378->pullup_ref[micb_index] == 1) &&
  1968. (wcd9378->micb_ref[micb_index] == 0)) {
  1969. snd_soc_component_update_bits(component, WCD9378_MB_PULLUP_EN,
  1970. pull_up_mask, pull_up_en);
  1971. snd_soc_component_update_bits(component,
  1972. micb_usage, micb_mask, 0x03);
  1973. if (micb_num == MIC_BIAS_2) {
  1974. snd_soc_component_update_bits(component,
  1975. WCD9378_IT31_MICB,
  1976. WCD9378_IT31_MICB_IT31_MICB_MASK,
  1977. 0x03);
  1978. wcd9378->curr_micbias2 = 1800;
  1979. }
  1980. }
  1981. break;
  1982. case MICB_PULLUP_DISABLE:
  1983. if (wcd9378->pullup_ref[micb_index] > 0)
  1984. wcd9378->pullup_ref[micb_index]--;
  1985. if ((wcd9378->pullup_ref[micb_index] == 0) &&
  1986. (wcd9378->micb_ref[micb_index] == 0)) {
  1987. snd_soc_component_update_bits(component, micb_usage, micb_mask, 0x01);
  1988. if (micb_num == MIC_BIAS_2) {
  1989. snd_soc_component_update_bits(component,
  1990. WCD9378_IT31_MICB,
  1991. WCD9378_IT31_MICB_IT31_MICB_MASK,
  1992. 0x01);
  1993. wcd9378->curr_micbias2 = 0;
  1994. }
  1995. }
  1996. break;
  1997. case MICB_ENABLE:
  1998. if (!wcd9378->dev_up) {
  1999. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  2000. __func__, req);
  2001. ret = -ENODEV;
  2002. goto done;
  2003. }
  2004. wcd9378->micb_ref[micb_index]++;
  2005. if (wcd9378->micb_ref[micb_index] == 1) {
  2006. dev_dbg(component->dev, "%s: enable micbias, micb_usage:0x%0x, val:0x%0x\n",
  2007. __func__, micb_usage, micb_usage_val);
  2008. snd_soc_component_update_bits(component,
  2009. micb_usage, micb_mask, micb_usage_val);
  2010. if (micb_num == MIC_BIAS_2) {
  2011. snd_soc_component_update_bits(component,
  2012. WCD9378_IT31_MICB,
  2013. WCD9378_IT31_MICB_IT31_MICB_MASK,
  2014. micb_usage_val);
  2015. wcd9378->curr_micbias2 = 1800;
  2016. }
  2017. if (post_on_event)
  2018. blocking_notifier_call_chain(
  2019. &wcd9378->mbhc->notifier,
  2020. post_on_event,
  2021. &wcd9378->mbhc->wcd_mbhc);
  2022. }
  2023. if (is_dapm && post_dapm_on && wcd9378->mbhc)
  2024. blocking_notifier_call_chain(&wcd9378->mbhc->notifier,
  2025. post_dapm_on,
  2026. &wcd9378->mbhc->wcd_mbhc);
  2027. break;
  2028. case MICB_DISABLE:
  2029. if (wcd9378->micb_ref[micb_index] > 0)
  2030. wcd9378->micb_ref[micb_index]--;
  2031. if ((wcd9378->micb_ref[micb_index] == 0) &&
  2032. (wcd9378->pullup_ref[micb_index] > 0)) {
  2033. snd_soc_component_update_bits(component, WCD9378_MB_PULLUP_EN,
  2034. pull_up_mask, pull_up_en);
  2035. if (micb_num == MIC_BIAS_2)
  2036. wcd9378->curr_micbias2 = 1800;
  2037. } else if ((wcd9378->micb_ref[micb_index] == 0) &&
  2038. (wcd9378->pullup_ref[micb_index] == 0)) {
  2039. if (pre_off_event && wcd9378->mbhc)
  2040. blocking_notifier_call_chain(
  2041. &wcd9378->mbhc->notifier,
  2042. pre_off_event,
  2043. &wcd9378->mbhc->wcd_mbhc);
  2044. snd_soc_component_update_bits(component, micb_usage,
  2045. micb_mask, 0x00);
  2046. if (micb_num == MIC_BIAS_2) {
  2047. snd_soc_component_update_bits(component,
  2048. WCD9378_IT31_MICB,
  2049. WCD9378_IT31_MICB_IT31_MICB_MASK,
  2050. 0x00);
  2051. wcd9378->curr_micbias2 = 0;
  2052. }
  2053. if (post_off_event && wcd9378->mbhc)
  2054. blocking_notifier_call_chain(
  2055. &wcd9378->mbhc->notifier,
  2056. post_off_event,
  2057. &wcd9378->mbhc->wcd_mbhc);
  2058. }
  2059. if (is_dapm && post_dapm_off && wcd9378->mbhc)
  2060. blocking_notifier_call_chain(&wcd9378->mbhc->notifier,
  2061. post_dapm_off,
  2062. &wcd9378->mbhc->wcd_mbhc);
  2063. break;
  2064. default:
  2065. dev_err(component->dev, "%s: Invalid req event: %d\n",
  2066. __func__, req);
  2067. return -EINVAL;
  2068. }
  2069. dev_dbg(component->dev,
  2070. "%s: micb_num:%d, micb_ref: %d, pullup_ref: %d\n",
  2071. __func__, micb_num, wcd9378->micb_ref[micb_index],
  2072. wcd9378->pullup_ref[micb_index]);
  2073. done:
  2074. mutex_unlock(&wcd9378->micb_lock);
  2075. return ret;
  2076. }
  2077. EXPORT_SYMBOL_GPL(wcd9378_micbias_control);
  2078. static int wcd9378_get_logical_addr(struct swr_device *swr_dev)
  2079. {
  2080. int ret = 0;
  2081. uint8_t devnum = 0;
  2082. int num_retry = NUM_ATTEMPTS;
  2083. do {
  2084. /* retry after 4ms */
  2085. usleep_range(4000, 4010);
  2086. ret = swr_get_logical_dev_num(swr_dev, swr_dev->addr, &devnum);
  2087. } while (ret && --num_retry);
  2088. if (ret)
  2089. dev_err(&swr_dev->dev,
  2090. "%s get devnum %d for dev addr %llx failed\n",
  2091. __func__, devnum, swr_dev->addr);
  2092. swr_dev->dev_num = devnum;
  2093. return 0;
  2094. }
  2095. static bool get_usbc_hs_status(struct snd_soc_component *component,
  2096. struct wcd_mbhc_config *mbhc_cfg)
  2097. {
  2098. if (mbhc_cfg->enable_usbc_analog) {
  2099. if (!(snd_soc_component_read(component, WCD9378_ANA_MBHC_MECH)
  2100. & 0x20))
  2101. return true;
  2102. }
  2103. return false;
  2104. }
  2105. int wcd9378_swr_dmic_register_notifier(struct snd_soc_component *component,
  2106. struct notifier_block *nblock,
  2107. bool enable)
  2108. {
  2109. struct wcd9378_priv *wcd9378_priv = NULL;
  2110. if (component == NULL) {
  2111. pr_err_ratelimited("%s: wcd9378 component is NULL\n", __func__);
  2112. return -EINVAL;
  2113. }
  2114. wcd9378_priv = snd_soc_component_get_drvdata(component);
  2115. wcd9378_priv->notify_swr_dmic = enable;
  2116. if (enable)
  2117. return blocking_notifier_chain_register(&wcd9378_priv->notifier,
  2118. nblock);
  2119. else
  2120. return blocking_notifier_chain_unregister(
  2121. &wcd9378_priv->notifier, nblock);
  2122. }
  2123. EXPORT_SYMBOL_GPL(wcd9378_swr_dmic_register_notifier);
  2124. static int wcd9378_event_notify(struct notifier_block *block,
  2125. unsigned long val,
  2126. void *data)
  2127. {
  2128. u16 event = (val & 0xffff);
  2129. int ret = 0;
  2130. struct wcd9378_priv *wcd9378 = dev_get_drvdata((struct device *)data);
  2131. struct snd_soc_component *component = wcd9378->component;
  2132. struct wcd_mbhc *mbhc;
  2133. int rx_clk_type;
  2134. switch (event) {
  2135. case BOLERO_SLV_EVT_TX_CH_HOLD_CLEAR:
  2136. if (test_bit(WCD_ADC1, &wcd9378->status_mask)) {
  2137. snd_soc_component_update_bits(component,
  2138. WCD9378_ANA_TX_CH2, 0x40, 0x00);
  2139. set_bit(WCD_ADC1_MODE, &wcd9378->status_mask);
  2140. clear_bit(WCD_ADC1, &wcd9378->status_mask);
  2141. }
  2142. if (test_bit(WCD_ADC2, &wcd9378->status_mask)) {
  2143. snd_soc_component_update_bits(component,
  2144. WCD9378_ANA_TX_CH2, 0x20, 0x00);
  2145. set_bit(WCD_ADC2_MODE, &wcd9378->status_mask);
  2146. clear_bit(WCD_ADC2, &wcd9378->status_mask);
  2147. }
  2148. if (test_bit(WCD_ADC3, &wcd9378->status_mask)) {
  2149. snd_soc_component_update_bits(component,
  2150. WCD9378_ANA_TX_CH3_HPF, 0x40, 0x00);
  2151. set_bit(WCD_ADC3_MODE, &wcd9378->status_mask);
  2152. clear_bit(WCD_ADC3, &wcd9378->status_mask);
  2153. }
  2154. break;
  2155. case BOLERO_SLV_EVT_PA_OFF_PRE_SSR:
  2156. snd_soc_component_update_bits(component, WCD9378_ANA_HPH,
  2157. 0xC0, 0x00);
  2158. snd_soc_component_update_bits(component, WCD9378_ANA_EAR,
  2159. 0x80, 0x00);
  2160. snd_soc_component_update_bits(component, WCD9378_AUX_AUXPA,
  2161. 0x80, 0x00);
  2162. break;
  2163. case BOLERO_SLV_EVT_SSR_DOWN:
  2164. wcd9378->dev_up = false;
  2165. if (wcd9378->notify_swr_dmic)
  2166. blocking_notifier_call_chain(&wcd9378->notifier,
  2167. WCD9378_EVT_SSR_DOWN,
  2168. NULL);
  2169. wcd9378->mbhc->wcd_mbhc.deinit_in_progress = true;
  2170. mbhc = &wcd9378->mbhc->wcd_mbhc;
  2171. wcd9378->usbc_hs_status = get_usbc_hs_status(component,
  2172. mbhc->mbhc_cfg);
  2173. wcd9378_mbhc_ssr_down(wcd9378->mbhc, component);
  2174. wcd9378_reset_low(wcd9378->dev);
  2175. break;
  2176. case BOLERO_SLV_EVT_SSR_UP:
  2177. wcd9378_reset(wcd9378->dev);
  2178. /* allow reset to take effect */
  2179. usleep_range(10000, 10010);
  2180. wcd9378_get_logical_addr(wcd9378->tx_swr_dev);
  2181. wcd9378_get_logical_addr(wcd9378->rx_swr_dev);
  2182. wcd9378->tx_swr_dev->scp1_val = 0;
  2183. wcd9378->tx_swr_dev->scp2_val = 0;
  2184. wcd9378->rx_swr_dev->scp1_val = 0;
  2185. wcd9378->rx_swr_dev->scp2_val = 0;
  2186. wcd9378_init_reg(component);
  2187. regcache_mark_dirty(wcd9378->regmap);
  2188. regcache_sync(wcd9378->regmap);
  2189. /* Initialize MBHC module */
  2190. mbhc = &wcd9378->mbhc->wcd_mbhc;
  2191. ret = wcd9378_mbhc_post_ssr_init(wcd9378->mbhc, component);
  2192. if (ret) {
  2193. dev_err(component->dev, "%s: mbhc initialization failed\n",
  2194. __func__);
  2195. } else {
  2196. wcd9378_mbhc_hs_detect(component, mbhc->mbhc_cfg);
  2197. }
  2198. wcd9378->mbhc->wcd_mbhc.deinit_in_progress = false;
  2199. wcd9378->dev_up = true;
  2200. if (wcd9378->notify_swr_dmic)
  2201. blocking_notifier_call_chain(&wcd9378->notifier,
  2202. WCD9378_EVT_SSR_UP,
  2203. NULL);
  2204. if (wcd9378->usbc_hs_status)
  2205. mdelay(500);
  2206. break;
  2207. case BOLERO_SLV_EVT_CLK_NOTIFY:
  2208. snd_soc_component_update_bits(component,
  2209. WCD9378_TOP_CLK_CFG, 0x06,
  2210. ((val >> 0x10) << 0x01));
  2211. rx_clk_type = (val >> 0x10);
  2212. switch (rx_clk_type) {
  2213. case RX_CLK_12P288MHZ:
  2214. wcd9378->swr_base_clk = SWR_BASECLK_24P576MHZ;
  2215. wcd9378->swr_clk_scale = SWR_CLKSCALE_DIV2;
  2216. break;
  2217. case RX_CLK_11P2896MHZ:
  2218. wcd9378->swr_base_clk = SWR_BASECLK_22P5792MHZ;
  2219. wcd9378->swr_clk_scale = SWR_CLKSCALE_DIV2;
  2220. break;
  2221. default:
  2222. wcd9378->swr_base_clk = SWR_BASECLK_19P2MHZ;
  2223. wcd9378->swr_clk_scale = SWR_CLKSCALE_DIV2;
  2224. break;
  2225. }
  2226. dev_dbg(component->dev, "%s: base_clk:0x%0x, clk_scale:0x%x\n",
  2227. __func__, wcd9378->swr_base_clk, wcd9378->swr_clk_scale);
  2228. break;
  2229. default:
  2230. dev_dbg(component->dev, "%s: invalid event %d\n", __func__, event);
  2231. break;
  2232. }
  2233. return 0;
  2234. }
  2235. static int wcd9378_wakeup(void *handle, bool enable)
  2236. {
  2237. struct wcd9378_priv *priv;
  2238. int ret = 0;
  2239. if (!handle) {
  2240. pr_err("%s: NULL handle\n", __func__);
  2241. return -EINVAL;
  2242. }
  2243. priv = (struct wcd9378_priv *)handle;
  2244. if (!priv->tx_swr_dev) {
  2245. pr_err("%s: tx swr dev is NULL\n", __func__);
  2246. return -EINVAL;
  2247. }
  2248. mutex_lock(&priv->wakeup_lock);
  2249. if (enable)
  2250. ret = swr_device_wakeup_vote(priv->tx_swr_dev);
  2251. else
  2252. ret = swr_device_wakeup_unvote(priv->tx_swr_dev);
  2253. mutex_unlock(&priv->wakeup_lock);
  2254. return ret;
  2255. }
  2256. static inline int wcd9378_tx_path_get(const char *wname,
  2257. unsigned int *path_num)
  2258. {
  2259. int ret = 0;
  2260. char *widget_name = NULL;
  2261. char *w_name = NULL;
  2262. char *path_num_char = NULL;
  2263. char *path_name = NULL;
  2264. widget_name = kstrndup(wname, 9, GFP_KERNEL);
  2265. if (!widget_name)
  2266. return -EINVAL;
  2267. w_name = widget_name;
  2268. path_name = strsep(&widget_name, " ");
  2269. if (!path_name) {
  2270. pr_err("%s: Invalid widget name = %s\n",
  2271. __func__, widget_name);
  2272. ret = -EINVAL;
  2273. goto err;
  2274. }
  2275. path_num_char = strpbrk(path_name, "0123");
  2276. if (!path_num_char) {
  2277. pr_err("%s: tx path index not found\n",
  2278. __func__);
  2279. ret = -EINVAL;
  2280. goto err;
  2281. }
  2282. ret = kstrtouint(path_num_char, 10, path_num);
  2283. if (ret < 0)
  2284. pr_err("%s: Invalid tx path = %s\n",
  2285. __func__, w_name);
  2286. err:
  2287. kfree(w_name);
  2288. return ret;
  2289. }
  2290. static int wcd9378_tx_mode_get(struct snd_kcontrol *kcontrol,
  2291. struct snd_ctl_elem_value *ucontrol)
  2292. {
  2293. struct snd_soc_component *component =
  2294. snd_soc_kcontrol_component(kcontrol);
  2295. struct wcd9378_priv *wcd9378 = NULL;
  2296. int ret = 0;
  2297. unsigned int path = 0;
  2298. if (!component)
  2299. return -EINVAL;
  2300. wcd9378 = snd_soc_component_get_drvdata(component);
  2301. if (!wcd9378)
  2302. return -EINVAL;
  2303. ret = wcd9378_tx_path_get(kcontrol->id.name, &path);
  2304. if (ret < 0)
  2305. return ret;
  2306. ucontrol->value.integer.value[0] = wcd9378->tx_mode[path];
  2307. return 0;
  2308. }
  2309. static int wcd9378_tx_mode_put(struct snd_kcontrol *kcontrol,
  2310. struct snd_ctl_elem_value *ucontrol)
  2311. {
  2312. struct snd_soc_component *component =
  2313. snd_soc_kcontrol_component(kcontrol);
  2314. struct wcd9378_priv *wcd9378 = NULL;
  2315. u32 mode_val;
  2316. unsigned int path = 0;
  2317. int ret = 0;
  2318. if (!component)
  2319. return -EINVAL;
  2320. wcd9378 = snd_soc_component_get_drvdata(component);
  2321. if (!wcd9378)
  2322. return -EINVAL;
  2323. ret = wcd9378_tx_path_get(kcontrol->id.name, &path);
  2324. if (ret)
  2325. return ret;
  2326. mode_val = ucontrol->value.enumerated.item[0];
  2327. dev_dbg(component->dev, "%s: mode: %d\n", __func__, mode_val);
  2328. wcd9378->tx_mode[path] = mode_val;
  2329. return 0;
  2330. }
  2331. static int wcd9378_loopback_mode_get(struct snd_kcontrol *kcontrol,
  2332. struct snd_ctl_elem_value *ucontrol)
  2333. {
  2334. struct snd_soc_component *component =
  2335. snd_soc_kcontrol_component(kcontrol);
  2336. u32 loopback_mode = 0;
  2337. if (!component)
  2338. return -EINVAL;
  2339. loopback_mode = (snd_soc_component_read(component, WCD9378_LOOP_BACK_MODE) &
  2340. WCD9378_LOOP_BACK_MODE_LOOPBACK_MODE_MASK);
  2341. ucontrol->value.integer.value[0] = loopback_mode;
  2342. return 0;
  2343. }
  2344. static int wcd9378_loopback_mode_put(struct snd_kcontrol *kcontrol,
  2345. struct snd_ctl_elem_value *ucontrol)
  2346. {
  2347. struct snd_soc_component *component =
  2348. snd_soc_kcontrol_component(kcontrol);
  2349. u32 loopback_mode = 0;
  2350. if (!component)
  2351. return -EINVAL;
  2352. loopback_mode = ucontrol->value.enumerated.item[0];
  2353. snd_soc_component_update_bits(component,
  2354. WCD9378_LOOP_BACK_MODE,
  2355. WCD9378_LOOP_BACK_MODE_LOOPBACK_MODE_MASK,
  2356. loopback_mode);
  2357. dev_dbg(component->dev, "%s: loopback_mode: %d\n",
  2358. __func__, loopback_mode);
  2359. return 0;
  2360. }
  2361. static int wcd9378_aux_dsm_get(struct snd_kcontrol *kcontrol,
  2362. struct snd_ctl_elem_value *ucontrol)
  2363. {
  2364. struct snd_soc_component *component =
  2365. snd_soc_kcontrol_component(kcontrol);
  2366. u32 aux_dsm_in = 0;
  2367. if (!component)
  2368. return -EINVAL;
  2369. aux_dsm_in = (snd_soc_component_read(component, WCD9378_LB_IN_SEL_CTL) &
  2370. WCD9378_LB_IN_SEL_CTL_AUX_LB_IN_SEL_MASK);
  2371. ucontrol->value.integer.value[0] = aux_dsm_in;
  2372. return 0;
  2373. }
  2374. static int wcd9378_aux_dsm_put(struct snd_kcontrol *kcontrol,
  2375. struct snd_ctl_elem_value *ucontrol)
  2376. {
  2377. struct snd_soc_component *component =
  2378. snd_soc_kcontrol_component(kcontrol);
  2379. u32 aux_dsm_in = 0;
  2380. if (!component)
  2381. return -EINVAL;
  2382. aux_dsm_in = ucontrol->value.enumerated.item[0];
  2383. snd_soc_component_update_bits(component,
  2384. WCD9378_LB_IN_SEL_CTL,
  2385. WCD9378_LB_IN_SEL_CTL_AUX_LB_IN_SEL_MASK,
  2386. aux_dsm_in);
  2387. dev_dbg(component->dev, "%s: aux_dsm input: %d\n",
  2388. __func__, aux_dsm_in);
  2389. return 0;
  2390. }
  2391. static int wcd9378_hph_dsm_get(struct snd_kcontrol *kcontrol,
  2392. struct snd_ctl_elem_value *ucontrol)
  2393. {
  2394. struct snd_soc_component *component =
  2395. snd_soc_kcontrol_component(kcontrol);
  2396. u32 hph_dsm_in = 0;
  2397. if (!component)
  2398. return -EINVAL;
  2399. hph_dsm_in = (snd_soc_component_read(component, WCD9378_LB_IN_SEL_CTL) &
  2400. WCD9378_LB_IN_SEL_CTL_HPH_LB_IN_SEL_MASK);
  2401. ucontrol->value.integer.value[0] = hph_dsm_in;
  2402. return 0;
  2403. }
  2404. static int wcd9378_hph_dsm_put(struct snd_kcontrol *kcontrol,
  2405. struct snd_ctl_elem_value *ucontrol)
  2406. {
  2407. struct snd_soc_component *component =
  2408. snd_soc_kcontrol_component(kcontrol);
  2409. u32 hph_dsm_in = 0;
  2410. if (!component)
  2411. return -EINVAL;
  2412. hph_dsm_in = ucontrol->value.enumerated.item[0];
  2413. snd_soc_component_update_bits(component,
  2414. WCD9378_LB_IN_SEL_CTL,
  2415. WCD9378_LB_IN_SEL_CTL_HPH_LB_IN_SEL_MASK,
  2416. hph_dsm_in);
  2417. dev_dbg(component->dev, "%s: hph_dsm input: %d\n",
  2418. __func__, hph_dsm_in);
  2419. return 0;
  2420. }
  2421. static int wcd9378_hph_put_gain(struct snd_kcontrol *kcontrol,
  2422. struct snd_ctl_elem_value *ucontrol)
  2423. {
  2424. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2425. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2426. u16 offset = ucontrol->value.enumerated.item[0];
  2427. u32 temp = 0;
  2428. temp = 0x00 - offset * 0x180;
  2429. wcd9378->hph_gain = (u16)(temp & 0xffff);
  2430. dev_dbg(component->dev, "%s: hph gain is 0x%0x\n", __func__, wcd9378->hph_gain);
  2431. return 0;
  2432. }
  2433. static int wcd9378_hph_get_gain(struct snd_kcontrol *kcontrol,
  2434. struct snd_ctl_elem_value *ucontrol)
  2435. {
  2436. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2437. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2438. u32 temp = 0;
  2439. u16 offset = 0;
  2440. temp = 0 - wcd9378->hph_gain;
  2441. offset = (u16)(temp & 0xffff);
  2442. offset /= 0x180;
  2443. ucontrol->value.enumerated.item[0] = offset;
  2444. dev_dbg(component->dev, "%s: offset is 0x%0x\n", __func__, offset);
  2445. return 0;
  2446. }
  2447. static int wcd9378_ear_pa_gain_get(struct snd_kcontrol *kcontrol,
  2448. struct snd_ctl_elem_value *ucontrol)
  2449. {
  2450. struct snd_soc_component *component =
  2451. snd_soc_kcontrol_component(kcontrol);
  2452. int ear_gain = 0;
  2453. if (component == NULL)
  2454. return -EINVAL;
  2455. ear_gain =
  2456. snd_soc_component_read(component, WCD9378_ANA_EAR_COMPANDER_CTL) &
  2457. WCD9378_ANA_EAR_COMPANDER_CTL_EAR_GAIN_MASK;
  2458. ucontrol->value.enumerated.item[0] = ear_gain;
  2459. dev_dbg(component->dev, "%s: get ear_gain val: 0x%x\n",
  2460. __func__, ear_gain);
  2461. return 0;
  2462. }
  2463. static int wcd9378_ear_pa_gain_put(struct snd_kcontrol *kcontrol,
  2464. struct snd_ctl_elem_value *ucontrol)
  2465. {
  2466. struct snd_soc_component *component =
  2467. snd_soc_kcontrol_component(kcontrol);
  2468. int ear_gain = 0;
  2469. if (component == NULL)
  2470. return -EINVAL;
  2471. if (ucontrol->value.integer.value[0] < 0 ||
  2472. ucontrol->value.integer.value[0] > 0x10) {
  2473. dev_err(component->dev, "%s: Unsupported gain val %ld\n",
  2474. __func__, ucontrol->value.integer.value[0]);
  2475. return -EINVAL;
  2476. }
  2477. ear_gain = ucontrol->value.integer.value[0];
  2478. snd_soc_component_update_bits(component, WCD9378_ANA_EAR_COMPANDER_CTL,
  2479. WCD9378_ANA_EAR_COMPANDER_CTL_EAR_GAIN_MASK,
  2480. ear_gain);
  2481. dev_dbg(component->dev, "%s: set ear_gain val: 0x%x\n",
  2482. __func__, ear_gain);
  2483. return 0;
  2484. }
  2485. static int wcd9378_aux_pa_gain_get(struct snd_kcontrol *kcontrol,
  2486. struct snd_ctl_elem_value *ucontrol)
  2487. {
  2488. struct snd_soc_component *component =
  2489. snd_soc_kcontrol_component(kcontrol);
  2490. int aux_gain = 0;
  2491. if (component == NULL)
  2492. return -EINVAL;
  2493. aux_gain = snd_soc_component_read(component, WCD9378_AUX_INT_MISC) &
  2494. WCD9378_AUX_INT_MISC_PA_GAIN_MASK;
  2495. ucontrol->value.enumerated.item[0] = aux_gain;
  2496. dev_dbg(component->dev, "%s: get aux_gain val: 0x%x\n",
  2497. __func__, aux_gain);
  2498. return 0;
  2499. }
  2500. static int wcd9378_aux_pa_gain_put(struct snd_kcontrol *kcontrol,
  2501. struct snd_ctl_elem_value *ucontrol)
  2502. {
  2503. struct snd_soc_component *component =
  2504. snd_soc_kcontrol_component(kcontrol);
  2505. int aux_gain = 0;
  2506. if (component == NULL)
  2507. return -EINVAL;
  2508. if (ucontrol->value.integer.value[0] < 0 ||
  2509. ucontrol->value.integer.value[0] > 0x8) {
  2510. dev_err(component->dev, "%s: Unsupported gain val %ld\n",
  2511. __func__, ucontrol->value.integer.value[0]);
  2512. return -EINVAL;
  2513. }
  2514. aux_gain = ucontrol->value.integer.value[0];
  2515. snd_soc_component_update_bits(component, WCD9378_AUX_INT_MISC,
  2516. WCD9378_AUX_INT_MISC_PA_GAIN_MASK,
  2517. aux_gain);
  2518. dev_dbg(component->dev, "%s: set aux_gain val: 0x%x\n",
  2519. __func__, aux_gain);
  2520. return 0;
  2521. }
  2522. static int wcd9378_rx2_mode_put(struct snd_kcontrol *kcontrol,
  2523. struct snd_ctl_elem_value *ucontrol)
  2524. {
  2525. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2526. struct wcd9378_priv *wcd9378 =
  2527. snd_soc_component_get_drvdata(component);
  2528. if (ucontrol->value.enumerated.item[0])
  2529. wcd9378->rx2_clk_mode = RX2_NORMAL_MODE;
  2530. else
  2531. wcd9378->rx2_clk_mode = RX2_HP_MODE;
  2532. return 1;
  2533. }
  2534. static int wcd9378_rx_hph_mode_get(struct snd_kcontrol *kcontrol,
  2535. struct snd_ctl_elem_value *ucontrol)
  2536. {
  2537. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2538. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2539. ucontrol->value.enumerated.item[0] = wcd9378->hph_mode;
  2540. return 0;
  2541. }
  2542. static int wcd9378_rx_hph_mode_put(struct snd_kcontrol *kcontrol,
  2543. struct snd_ctl_elem_value *ucontrol)
  2544. {
  2545. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2546. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2547. if (wcd9378->hph_mode == ucontrol->value.enumerated.item[0])
  2548. return 0;
  2549. wcd9378->hph_mode = ucontrol->value.enumerated.item[0];
  2550. return 1;
  2551. }
  2552. /* wcd9378_codec_get_dev_num - returns swr device number
  2553. * @component: Codec instance
  2554. *
  2555. * Return: swr device number on success or negative error
  2556. * code on failure.
  2557. */
  2558. int wcd9378_codec_get_dev_num(struct snd_soc_component *component)
  2559. {
  2560. struct wcd9378_priv *wcd9378;
  2561. if (!component)
  2562. return -EINVAL;
  2563. wcd9378 = snd_soc_component_get_drvdata(component);
  2564. if (!wcd9378 || !wcd9378->rx_swr_dev) {
  2565. pr_err("%s: wcd9378 component is NULL\n", __func__);
  2566. return -EINVAL;
  2567. }
  2568. return wcd9378->rx_swr_dev->dev_num;
  2569. }
  2570. EXPORT_SYMBOL_GPL(wcd9378_codec_get_dev_num);
  2571. static int wcd9378_get_compander(struct snd_kcontrol *kcontrol,
  2572. struct snd_ctl_elem_value *ucontrol)
  2573. {
  2574. struct snd_soc_component *component =
  2575. snd_soc_kcontrol_component(kcontrol);
  2576. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2577. bool hphr;
  2578. struct soc_multi_mixer_control *mc;
  2579. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  2580. hphr = mc->shift;
  2581. ucontrol->value.integer.value[0] = hphr ? wcd9378->comp2_enable :
  2582. wcd9378->comp1_enable;
  2583. return 0;
  2584. }
  2585. static int wcd9378_set_compander(struct snd_kcontrol *kcontrol,
  2586. struct snd_ctl_elem_value *ucontrol)
  2587. {
  2588. struct snd_soc_component *component =
  2589. snd_soc_kcontrol_component(kcontrol);
  2590. struct wcd9378_priv *wcd9378 =
  2591. snd_soc_component_get_drvdata(component);
  2592. int value = ucontrol->value.integer.value[0];
  2593. bool hphr;
  2594. struct soc_multi_mixer_control *mc;
  2595. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  2596. hphr = mc->shift;
  2597. if (hphr)
  2598. wcd9378->comp2_enable = value;
  2599. else
  2600. wcd9378->comp1_enable = value;
  2601. dev_dbg(component->dev, "%s: set compander: %d\n", __func__, value);
  2602. return 0;
  2603. }
  2604. static int wcd9378_codec_enable_vdd_buck(struct snd_soc_dapm_widget *w,
  2605. struct snd_kcontrol *kcontrol,
  2606. int event)
  2607. {
  2608. struct snd_soc_component *component =
  2609. snd_soc_dapm_to_component(w->dapm);
  2610. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2611. struct wcd9378_pdata *pdata = NULL;
  2612. int ret = 0;
  2613. pdata = dev_get_platdata(wcd9378->dev);
  2614. if (!pdata) {
  2615. dev_err(component->dev, "%s: pdata is NULL\n", __func__);
  2616. return -EINVAL;
  2617. }
  2618. if (!msm_cdc_is_ondemand_supply(wcd9378->dev,
  2619. wcd9378->supplies,
  2620. pdata->regulator,
  2621. pdata->num_supplies,
  2622. "cdc-vdd-buck"))
  2623. return 0;
  2624. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  2625. w->name, event);
  2626. switch (event) {
  2627. case SND_SOC_DAPM_PRE_PMU:
  2628. if (test_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask)) {
  2629. dev_dbg(component->dev,
  2630. "%s: buck already in enabled state\n",
  2631. __func__);
  2632. clear_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask);
  2633. return 0;
  2634. }
  2635. ret = msm_cdc_enable_ondemand_supply(wcd9378->dev,
  2636. wcd9378->supplies,
  2637. pdata->regulator,
  2638. pdata->num_supplies,
  2639. "cdc-vdd-buck");
  2640. if (ret == -EINVAL) {
  2641. dev_err(component->dev, "%s: vdd buck is not enabled\n",
  2642. __func__);
  2643. return ret;
  2644. }
  2645. clear_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask);
  2646. /*
  2647. * 200us sleep is required after LDO is enabled as per
  2648. * HW requirement
  2649. */
  2650. usleep_range(200, 250);
  2651. break;
  2652. case SND_SOC_DAPM_POST_PMD:
  2653. set_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask);
  2654. break;
  2655. }
  2656. return 0;
  2657. }
  2658. static void wcd9378_tx_get_slave_ch_type_idx(const char *wname, int *ch_idx)
  2659. {
  2660. u8 ch_type = 0;
  2661. if (strnstr(wname, "ADC1", sizeof("ADC1")))
  2662. ch_type = ADC1;
  2663. else if (strnstr(wname, "ADC2", sizeof("ADC2")))
  2664. ch_type = ADC2;
  2665. else if (strnstr(wname, "ADC3", sizeof("ADC3")))
  2666. ch_type = ADC3;
  2667. else if (strnstr(wname, "ADC4", sizeof("ADC4")))
  2668. ch_type = ADC4;
  2669. else if (strnstr(wname, "DMIC0", sizeof("DMIC0")))
  2670. ch_type = DMIC0;
  2671. else if (strnstr(wname, "DMIC1", sizeof("DMIC1")))
  2672. ch_type = DMIC1;
  2673. else if (strnstr(wname, "MBHC", sizeof("MBHC")))
  2674. ch_type = MBHC;
  2675. else if (strnstr(wname, "DMIC2", sizeof("DMIC2")))
  2676. ch_type = DMIC2;
  2677. else if (strnstr(wname, "DMIC3", sizeof("DMIC3")))
  2678. ch_type = DMIC3;
  2679. else if (strnstr(wname, "DMIC4", sizeof("DMIC4")))
  2680. ch_type = DMIC4;
  2681. else if (strnstr(wname, "DMIC5", sizeof("DMIC5")))
  2682. ch_type = DMIC5;
  2683. else
  2684. pr_err("%s: port name: %s is not listed\n", __func__, wname);
  2685. if (ch_type)
  2686. *ch_idx = wcd9378_slave_get_slave_ch_val(ch_type);
  2687. else
  2688. *ch_idx = -EINVAL;
  2689. }
  2690. static int wcd9378_tx_master_ch_get(struct snd_kcontrol *kcontrol,
  2691. struct snd_ctl_elem_value *ucontrol)
  2692. {
  2693. struct snd_soc_component *component =
  2694. snd_soc_kcontrol_component(kcontrol);
  2695. struct wcd9378_priv *wcd9378 = NULL;
  2696. int slave_ch_idx = -EINVAL;
  2697. if (component == NULL)
  2698. return -EINVAL;
  2699. wcd9378 = snd_soc_component_get_drvdata(component);
  2700. if (wcd9378 == NULL)
  2701. return -EINVAL;
  2702. wcd9378_tx_get_slave_ch_type_idx(kcontrol->id.name, &slave_ch_idx);
  2703. if (slave_ch_idx < 0 || slave_ch_idx >= WCD9378_MAX_SLAVE_CH_TYPES)
  2704. return -EINVAL;
  2705. ucontrol->value.integer.value[0] = wcd9378_slave_get_master_ch_val(
  2706. wcd9378->tx_master_ch_map[slave_ch_idx]);
  2707. return 0;
  2708. }
  2709. static int wcd9378_tx_master_ch_put(struct snd_kcontrol *kcontrol,
  2710. struct snd_ctl_elem_value *ucontrol)
  2711. {
  2712. struct snd_soc_component *component =
  2713. snd_soc_kcontrol_component(kcontrol);
  2714. struct wcd9378_priv *wcd9378 = NULL;
  2715. int slave_ch_idx = -EINVAL, idx = 0;
  2716. if (component == NULL)
  2717. return -EINVAL;
  2718. wcd9378 = snd_soc_component_get_drvdata(component);
  2719. if (wcd9378 == NULL)
  2720. return -EINVAL;
  2721. wcd9378_tx_get_slave_ch_type_idx(kcontrol->id.name, &slave_ch_idx);
  2722. if (slave_ch_idx < 0 || slave_ch_idx >= WCD9378_MAX_SLAVE_CH_TYPES)
  2723. return -EINVAL;
  2724. dev_dbg(component->dev, "%s: slave_ch_idx: %d", __func__, slave_ch_idx);
  2725. dev_dbg(component->dev, "%s: ucontrol->value.enumerated.item[0] = %ld\n",
  2726. __func__, ucontrol->value.enumerated.item[0]);
  2727. idx = ucontrol->value.enumerated.item[0];
  2728. if (idx < 0 || idx >= ARRAY_SIZE(wcd9378_swr_master_ch_map))
  2729. return -EINVAL;
  2730. wcd9378->tx_master_ch_map[slave_ch_idx] = wcd9378_slave_get_master_ch(idx);
  2731. return 0;
  2732. }
  2733. static int wcd9378_bcs_get(struct snd_kcontrol *kcontrol,
  2734. struct snd_ctl_elem_value *ucontrol)
  2735. {
  2736. struct snd_soc_component *component =
  2737. snd_soc_kcontrol_component(kcontrol);
  2738. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2739. ucontrol->value.integer.value[0] = wcd9378->bcs_dis;
  2740. return 0;
  2741. }
  2742. static int wcd9378_bcs_put(struct snd_kcontrol *kcontrol,
  2743. struct snd_ctl_elem_value *ucontrol)
  2744. {
  2745. struct snd_soc_component *component =
  2746. snd_soc_kcontrol_component(kcontrol);
  2747. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2748. wcd9378->bcs_dis = ucontrol->value.integer.value[0];
  2749. return 0;
  2750. }
  2751. static const char * const loopback_mode_text[] = {
  2752. "NO_LP", "SWR_LP1", "SWR_LP2", "SWR_LP3",
  2753. };
  2754. static const struct soc_enum loopback_mode_enum =
  2755. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(loopback_mode_text),
  2756. loopback_mode_text);
  2757. static const char * const aux_dsm_text[] = {
  2758. "TX2->AUX", "TX3->AUX", "TX0->AUX", "TX1->AUX",
  2759. };
  2760. static const struct soc_enum aux_dsm_enum =
  2761. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(aux_dsm_text),
  2762. aux_dsm_text);
  2763. static const char * const hph_dsm_text[] = {
  2764. "HPH_DSM_IN0", "HPH_DSM_IN1", "HPH_DSM_IN2", "HPH_DSM_IN3",
  2765. };
  2766. static const struct soc_enum hph_dsm_enum =
  2767. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(hph_dsm_text),
  2768. hph_dsm_text);
  2769. static const char * const tx_mode_mux_text[] = {
  2770. "ADC_INVALID", "ADC_HIFI", "ADC_NORMAL", "ADC_LP",
  2771. };
  2772. static const struct soc_enum tx_mode_mux_enum =
  2773. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_mode_mux_text),
  2774. tx_mode_mux_text);
  2775. static const char * const rx2_mode_text[] = {
  2776. "HP", "NORMAL",
  2777. };
  2778. static const struct soc_enum rx2_mode_enum =
  2779. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx2_mode_text),
  2780. rx2_mode_text);
  2781. static const char * const rx_hph_mode_mux_text[] = {
  2782. "CLS_H_INVALID", "CLS_H_HIFI", "CLS_H_LP", "CLS_AB", "CLS_H_LOHIFI",
  2783. "CLS_H_ULP", "CLS_AB_HIFI", "CLS_AB_LP", "CLS_AB_LOHIFI",
  2784. };
  2785. static const struct soc_enum rx_hph_mode_mux_enum =
  2786. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text),
  2787. rx_hph_mode_mux_text);
  2788. static const char * const ear_pa_gain_text[] = {
  2789. "GAIN_6DB", "GAIN_4P5DB", "GAIN_3DB", "GAIN_1P5DB", "GAIN_0DB",
  2790. "GAIN_M1P5DB", "GAIN_M3DB", "GAIN_M4P5DB", "GAIN_M6DB",
  2791. "GAIN_M7P5DB", "GAIN_M9DB", "GAIN_M10P5DB", "GAIN_M12DB",
  2792. "GAIN_M13P5DB", "GAIN_M15DB", "GAIN_M16P5DB", "GAIN_M18DB",
  2793. };
  2794. static const struct soc_enum ear_pa_gain_enum =
  2795. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(ear_pa_gain_text),
  2796. ear_pa_gain_text);
  2797. static const char * const aux_pa_gain_text[] = {
  2798. "GAIN_6DB", "GAIN_4P5DB", "GAIN_3DB", "GAIN_1P5DB", "GAIN_0DB",
  2799. "GAIN_M1P5DB", "GAIN_M3DB", "GAIN_M4P5DB", "GAIN_M6DB",
  2800. };
  2801. static const struct soc_enum aux_pa_gain_enum =
  2802. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(aux_pa_gain_text),
  2803. aux_pa_gain_text);
  2804. const char * const tx_master_ch_text[] = {
  2805. "ZERO", "SWRM_TX1_CH1", "SWRM_TX1_CH2", "SWRM_TX1_CH3", "SWRM_TX1_CH4",
  2806. "SWRM_TX2_CH1", "SWRM_TX2_CH2", "SWRM_TX2_CH3", "SWRM_TX2_CH4",
  2807. "SWRM_TX3_CH1", "SWRM_TX3_CH2", "SWRM_TX3_CH3", "SWRM_TX3_CH4",
  2808. "SWRM_PCM_IN",
  2809. };
  2810. const struct soc_enum tx_master_ch_enum =
  2811. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_master_ch_text),
  2812. tx_master_ch_text);
  2813. static const struct snd_kcontrol_new wcd9378_snd_controls[] = {
  2814. SOC_SINGLE_EXT("HPHL_COMP Switch", SND_SOC_NOPM, 0, 1, 0,
  2815. wcd9378_get_compander, wcd9378_set_compander),
  2816. SOC_SINGLE_EXT("HPHR_COMP Switch", SND_SOC_NOPM, 1, 1, 0,
  2817. wcd9378_get_compander, wcd9378_set_compander),
  2818. SOC_SINGLE_EXT("ADC2_BCS Disable", SND_SOC_NOPM, 0, 1, 0,
  2819. wcd9378_bcs_get, wcd9378_bcs_put),
  2820. SOC_ENUM_EXT("LOOPBACK Mode", loopback_mode_enum,
  2821. wcd9378_loopback_mode_get, wcd9378_loopback_mode_put),
  2822. SOC_ENUM_EXT("AUX_LB_IN SEL", aux_dsm_enum,
  2823. wcd9378_aux_dsm_get, wcd9378_aux_dsm_put),
  2824. SOC_ENUM_EXT("HPH_LB_IN SEL", hph_dsm_enum,
  2825. wcd9378_hph_dsm_get, wcd9378_hph_dsm_put),
  2826. SOC_ENUM_EXT("TX0 MODE", tx_mode_mux_enum,
  2827. wcd9378_tx_mode_get, wcd9378_tx_mode_put),
  2828. SOC_ENUM_EXT("TX1 MODE", tx_mode_mux_enum,
  2829. wcd9378_tx_mode_get, wcd9378_tx_mode_put),
  2830. SOC_ENUM_EXT("TX2 MODE", tx_mode_mux_enum,
  2831. wcd9378_tx_mode_get, wcd9378_tx_mode_put),
  2832. SOC_ENUM_EXT("RX2 Mode", rx2_mode_enum,
  2833. NULL, wcd9378_rx2_mode_put),
  2834. SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum,
  2835. wcd9378_rx_hph_mode_get, wcd9378_rx_hph_mode_put),
  2836. SOC_SINGLE_EXT("HPH Volume", SND_SOC_NOPM, 0, 0x14, 0,
  2837. wcd9378_hph_get_gain, wcd9378_hph_put_gain),
  2838. SOC_ENUM_EXT("EAR_PA Gain", ear_pa_gain_enum,
  2839. wcd9378_ear_pa_gain_get, wcd9378_ear_pa_gain_put),
  2840. SOC_ENUM_EXT("AUX_PA Gain", aux_pa_gain_enum,
  2841. wcd9378_aux_pa_gain_get, wcd9378_aux_pa_gain_put),
  2842. SOC_SINGLE_TLV("ADC1 Volume", WCD9378_ANA_TX_CH1, 0, 20, 0,
  2843. analog_gain),
  2844. SOC_SINGLE_TLV("ADC2 Volume", WCD9378_ANA_TX_CH2, 0, 20, 0,
  2845. analog_gain),
  2846. SOC_SINGLE_TLV("ADC3 Volume", WCD9378_ANA_TX_CH3, 0, 20, 0,
  2847. analog_gain),
  2848. SOC_ENUM_EXT("ADC1 ChMap", tx_master_ch_enum,
  2849. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2850. SOC_ENUM_EXT("ADC2 ChMap", tx_master_ch_enum,
  2851. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2852. SOC_ENUM_EXT("ADC3 ChMap", tx_master_ch_enum,
  2853. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2854. SOC_ENUM_EXT("DMIC0 ChMap", tx_master_ch_enum,
  2855. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2856. SOC_ENUM_EXT("DMIC1 ChMap", tx_master_ch_enum,
  2857. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2858. SOC_ENUM_EXT("MBHC ChMap", tx_master_ch_enum,
  2859. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2860. SOC_ENUM_EXT("DMIC2 ChMap", tx_master_ch_enum,
  2861. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2862. SOC_ENUM_EXT("DMIC3 ChMap", tx_master_ch_enum,
  2863. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2864. SOC_ENUM_EXT("DMIC4 ChMap", tx_master_ch_enum,
  2865. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2866. SOC_ENUM_EXT("DMIC5 ChMap", tx_master_ch_enum,
  2867. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2868. };
  2869. static const struct snd_kcontrol_new amic1_switch[] = {
  2870. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2871. };
  2872. static const struct snd_kcontrol_new amic2_switch[] = {
  2873. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2874. };
  2875. static const struct snd_kcontrol_new amic3_switch[] = {
  2876. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2877. };
  2878. static const struct snd_kcontrol_new amic4_switch[] = {
  2879. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2880. };
  2881. static const struct snd_kcontrol_new va_amic1_switch[] = {
  2882. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2883. };
  2884. static const struct snd_kcontrol_new va_amic2_switch[] = {
  2885. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2886. };
  2887. static const struct snd_kcontrol_new va_amic3_switch[] = {
  2888. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2889. };
  2890. static const struct snd_kcontrol_new va_amic4_switch[] = {
  2891. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2892. };
  2893. static const struct snd_kcontrol_new dmic1_switch[] = {
  2894. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2895. };
  2896. static const struct snd_kcontrol_new dmic2_switch[] = {
  2897. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2898. };
  2899. static const struct snd_kcontrol_new dmic3_switch[] = {
  2900. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2901. };
  2902. static const struct snd_kcontrol_new dmic4_switch[] = {
  2903. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2904. };
  2905. static const struct snd_kcontrol_new dmic5_switch[] = {
  2906. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2907. };
  2908. static const struct snd_kcontrol_new dmic6_switch[] = {
  2909. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2910. };
  2911. static const char * const adc1_mux_text[] = {
  2912. "CH1_AMIC_DISABLE", "CH1_AMIC1", "CH1_AMIC2", "CH1_AMIC3", "CH1_AMIC4"
  2913. };
  2914. static const char * const adc2_mux_text[] = {
  2915. "CH2_AMIC_DISABLE", "CH2_AMIC1", "CH2_AMIC2", "CH2_AMIC3", "CH2_AMIC4"
  2916. };
  2917. static const char * const adc3_mux_text[] = {
  2918. "CH3_AMIC_DISABLE", "CH3_AMIC1", "CH3_AMIC3", "CH3_AMIC4"
  2919. };
  2920. static const char * const ear_mux_text[] = {
  2921. "RX0", "RX2"
  2922. };
  2923. static const char * const aux_mux_text[] = {
  2924. "RX1", "RX2"
  2925. };
  2926. static const struct soc_enum adc1_enum =
  2927. SOC_ENUM_SINGLE(WCD9378_TX_NEW_TX_CH12_MUX,
  2928. WCD9378_TX_NEW_TX_CH12_MUX_CH1_SEL_SHIFT,
  2929. ARRAY_SIZE(adc1_mux_text), adc1_mux_text);
  2930. static const struct soc_enum adc2_enum =
  2931. SOC_ENUM_SINGLE(WCD9378_TX_NEW_TX_CH12_MUX,
  2932. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_SHIFT,
  2933. ARRAY_SIZE(adc2_mux_text), adc2_mux_text);
  2934. static const struct soc_enum adc3_enum =
  2935. SOC_ENUM_SINGLE(WCD9378_TX_NEW_TX_CH34_MUX,
  2936. WCD9378_TX_NEW_TX_CH34_MUX_CH3_SEL_SHIFT,
  2937. ARRAY_SIZE(adc3_mux_text), adc3_mux_text);
  2938. static const struct soc_enum ear_enum =
  2939. SOC_ENUM_SINGLE(WCD9378_CDC_AUX_GAIN_CTL,
  2940. WCD9378_CDC_AUX_GAIN_CTL_AUX_EN_SHIFT,
  2941. ARRAY_SIZE(ear_mux_text), ear_mux_text);
  2942. static const struct soc_enum aux_enum =
  2943. SOC_ENUM_SINGLE(WCD9378_CDC_AUX_GAIN_CTL,
  2944. WCD9378_CDC_AUX_GAIN_CTL_AUX_EN_SHIFT,
  2945. ARRAY_SIZE(aux_mux_text), aux_mux_text);
  2946. static const struct snd_kcontrol_new tx_adc1_mux =
  2947. SOC_DAPM_ENUM("ADC1 MUX Mux", adc1_enum);
  2948. static const struct snd_kcontrol_new tx_adc2_mux =
  2949. SOC_DAPM_ENUM("ADC2 MUX Mux", adc2_enum);
  2950. static const struct snd_kcontrol_new tx_adc3_mux =
  2951. SOC_DAPM_ENUM("ADC3 MUX Mux", adc3_enum);
  2952. static const struct snd_kcontrol_new ear_mux =
  2953. SOC_DAPM_ENUM("EAR Mux", ear_enum);
  2954. static const struct snd_kcontrol_new aux_mux =
  2955. SOC_DAPM_ENUM("AUX Mux", aux_enum);
  2956. static const struct snd_kcontrol_new dac1_switch[] = {
  2957. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2958. };
  2959. static const struct snd_kcontrol_new dac2_switch[] = {
  2960. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2961. };
  2962. static const struct snd_kcontrol_new ear_mixer_switch[] = {
  2963. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2964. };
  2965. static const struct snd_kcontrol_new aux_mixer_switch[] = {
  2966. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2967. };
  2968. static const struct snd_kcontrol_new hphl_rdac_switch[] = {
  2969. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2970. };
  2971. static const struct snd_kcontrol_new hphr_rdac_switch[] = {
  2972. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2973. };
  2974. static const struct snd_kcontrol_new rx0_switch[] = {
  2975. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2976. };
  2977. static const struct snd_kcontrol_new rx1_switch[] = {
  2978. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2979. };
  2980. static const struct snd_soc_dapm_widget wcd9378_dapm_widgets[] = {
  2981. /*input widgets*/
  2982. SND_SOC_DAPM_INPUT("AMIC1"),
  2983. SND_SOC_DAPM_INPUT("AMIC2"),
  2984. SND_SOC_DAPM_INPUT("AMIC3"),
  2985. SND_SOC_DAPM_INPUT("AMIC4"),
  2986. SND_SOC_DAPM_INPUT("VA AMIC1"),
  2987. SND_SOC_DAPM_INPUT("VA AMIC2"),
  2988. SND_SOC_DAPM_INPUT("VA AMIC3"),
  2989. SND_SOC_DAPM_INPUT("VA AMIC4"),
  2990. SND_SOC_DAPM_INPUT("IN1_HPHL"),
  2991. SND_SOC_DAPM_INPUT("IN2_HPHR"),
  2992. SND_SOC_DAPM_INPUT("IN3_AUX"),
  2993. /*tx widgets*/
  2994. SND_SOC_DAPM_MIXER_E("TX0 SEQUENCER", SND_SOC_NOPM, ADC1, 0,
  2995. NULL, 0, wcd9378_tx_sequencer_enable,
  2996. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2997. SND_SOC_DAPM_MIXER_E("TX1 SEQUENCER", SND_SOC_NOPM, ADC2, 0,
  2998. NULL, 0, wcd9378_tx_sequencer_enable,
  2999. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3000. SND_SOC_DAPM_MIXER_E("TX2 SEQUENCER", SND_SOC_NOPM, ADC3, 0,
  3001. NULL, 0, wcd9378_tx_sequencer_enable,
  3002. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3003. SND_SOC_DAPM_MUX("ADC1 MUX", SND_SOC_NOPM, 0, 0,
  3004. &tx_adc1_mux),
  3005. SND_SOC_DAPM_MUX("ADC2 MUX", SND_SOC_NOPM, 0, 0,
  3006. &tx_adc2_mux),
  3007. SND_SOC_DAPM_MUX("ADC3 MUX", SND_SOC_NOPM, 0, 0,
  3008. &tx_adc3_mux),
  3009. SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  3010. wcd9378_codec_enable_dmic,
  3011. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3012. SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 1, 0,
  3013. wcd9378_codec_enable_dmic,
  3014. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3015. SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 2, 0,
  3016. wcd9378_codec_enable_dmic,
  3017. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3018. SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 3, 0,
  3019. wcd9378_codec_enable_dmic,
  3020. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3021. SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 4, 0,
  3022. wcd9378_codec_enable_dmic,
  3023. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3024. SND_SOC_DAPM_ADC_E("DMIC6", NULL, SND_SOC_NOPM, 5, 0,
  3025. wcd9378_codec_enable_dmic,
  3026. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3027. /*rx widgets*/
  3028. SND_SOC_DAPM_DAC_E("RDAC1", NULL, SND_SOC_NOPM, 0, 0,
  3029. wcd9378_codec_hphl_dac_event,
  3030. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3031. SND_SOC_DAPM_DAC_E("RDAC2", NULL, SND_SOC_NOPM, 0, 0,
  3032. wcd9378_codec_hphr_dac_event,
  3033. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3034. SND_SOC_DAPM_MIXER_E("HPH SEQUENCER", SND_SOC_NOPM, 0, 0, NULL, 0,
  3035. wcd9378_hph_sequencer_enable,
  3036. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3037. SND_SOC_DAPM_PGA_E("HPHL PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  3038. wcd9378_codec_enable_hphl_pa,
  3039. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3040. SND_SOC_DAPM_PGA_E("HPHR PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  3041. wcd9378_codec_enable_hphr_pa,
  3042. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3043. SND_SOC_DAPM_MIXER_E("SA SEQUENCER", SND_SOC_NOPM, 0, 0,
  3044. NULL, 0, wcd9378_sa_sequencer_enable,
  3045. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3046. SND_SOC_DAPM_DAC_E("EAR_RDAC", NULL, SND_SOC_NOPM, 0, 0,
  3047. wcd9378_codec_ear_dac_event,
  3048. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3049. SND_SOC_DAPM_DAC_E("AUX_RDAC", NULL, SND_SOC_NOPM, 0, 0,
  3050. wcd9378_codec_aux_dac_event,
  3051. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3052. SND_SOC_DAPM_PGA_E("EAR PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  3053. wcd9378_codec_enable_ear_pa,
  3054. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3055. SND_SOC_DAPM_PGA_E("AUX PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  3056. wcd9378_codec_enable_aux_pa,
  3057. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3058. SND_SOC_DAPM_SUPPLY("VDD_BUCK", SND_SOC_NOPM, 0, 0,
  3059. wcd9378_codec_enable_vdd_buck,
  3060. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3061. SND_SOC_DAPM_SUPPLY_S("CLS_H_PORT", 1, SND_SOC_NOPM, 0, 0,
  3062. wcd9378_enable_clsh,
  3063. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3064. SND_SOC_DAPM_MIXER_E("AMIC1_MIXER", SND_SOC_NOPM, 0, 0,
  3065. amic1_switch, ARRAY_SIZE(amic1_switch), NULL,
  3066. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3067. SND_SOC_DAPM_MIXER_E("AMIC2_MIXER", SND_SOC_NOPM, 0, 0,
  3068. amic2_switch, ARRAY_SIZE(amic2_switch), NULL,
  3069. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3070. SND_SOC_DAPM_MIXER_E("AMIC3_MIXER", SND_SOC_NOPM, 0, 0,
  3071. amic3_switch, ARRAY_SIZE(amic3_switch), NULL,
  3072. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3073. SND_SOC_DAPM_MIXER_E("AMIC4_MIXER", SND_SOC_NOPM, 0, 0,
  3074. amic4_switch, ARRAY_SIZE(amic4_switch), NULL,
  3075. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3076. SND_SOC_DAPM_MIXER_E("VA_AMIC1_MIXER", SND_SOC_NOPM, 0, 0,
  3077. va_amic1_switch, ARRAY_SIZE(va_amic1_switch), NULL,
  3078. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3079. SND_SOC_DAPM_MIXER_E("VA_AMIC2_MIXER", SND_SOC_NOPM, 0, 0,
  3080. va_amic2_switch, ARRAY_SIZE(va_amic2_switch), NULL,
  3081. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3082. SND_SOC_DAPM_MIXER_E("VA_AMIC3_MIXER", SND_SOC_NOPM, 0, 0,
  3083. va_amic3_switch, ARRAY_SIZE(va_amic3_switch), NULL,
  3084. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3085. SND_SOC_DAPM_MIXER_E("VA_AMIC4_MIXER", SND_SOC_NOPM, 0, 0,
  3086. va_amic4_switch, ARRAY_SIZE(va_amic4_switch), NULL,
  3087. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3088. SND_SOC_DAPM_MIXER_E("DMIC1_MIXER", SND_SOC_NOPM, DMIC1,
  3089. 0, dmic1_switch, ARRAY_SIZE(dmic1_switch),
  3090. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3091. SND_SOC_DAPM_POST_PMD),
  3092. SND_SOC_DAPM_MIXER_E("DMIC2_MIXER", SND_SOC_NOPM, DMIC2,
  3093. 0, dmic2_switch, ARRAY_SIZE(dmic2_switch),
  3094. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3095. SND_SOC_DAPM_POST_PMD),
  3096. SND_SOC_DAPM_MIXER_E("DMIC3_MIXER", SND_SOC_NOPM, DMIC3,
  3097. 0, dmic3_switch, ARRAY_SIZE(dmic3_switch),
  3098. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3099. SND_SOC_DAPM_POST_PMD),
  3100. SND_SOC_DAPM_MIXER_E("DMIC4_MIXER", SND_SOC_NOPM, DMIC4,
  3101. 0, dmic4_switch, ARRAY_SIZE(dmic4_switch),
  3102. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3103. SND_SOC_DAPM_POST_PMD),
  3104. SND_SOC_DAPM_MIXER_E("DMIC5_MIXER", SND_SOC_NOPM, DMIC5,
  3105. 0, dmic5_switch, ARRAY_SIZE(dmic5_switch),
  3106. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3107. SND_SOC_DAPM_POST_PMD),
  3108. SND_SOC_DAPM_MIXER_E("DMIC6_MIXER", SND_SOC_NOPM, DMIC6,
  3109. 0, dmic6_switch, ARRAY_SIZE(dmic6_switch),
  3110. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3111. SND_SOC_DAPM_POST_PMD),
  3112. /* micbias widgets*/
  3113. SND_SOC_DAPM_SUPPLY("MIC BIAS1", SND_SOC_NOPM, 0, 0,
  3114. wcd9378_codec_enable_micbias,
  3115. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3116. SND_SOC_DAPM_POST_PMD),
  3117. SND_SOC_DAPM_SUPPLY("MIC BIAS2", SND_SOC_NOPM, 0, 0,
  3118. wcd9378_codec_enable_micbias,
  3119. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3120. SND_SOC_DAPM_POST_PMD),
  3121. SND_SOC_DAPM_SUPPLY("MIC BIAS3", SND_SOC_NOPM, 0, 0,
  3122. wcd9378_codec_enable_micbias,
  3123. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3124. SND_SOC_DAPM_POST_PMD),
  3125. /* micbias pull up widgets*/
  3126. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  3127. wcd9378_codec_enable_micbias_pullup,
  3128. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3129. SND_SOC_DAPM_POST_PMD),
  3130. SND_SOC_DAPM_SUPPLY("VA MIC BIAS2", SND_SOC_NOPM, 0, 0,
  3131. wcd9378_codec_enable_micbias_pullup,
  3132. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3133. SND_SOC_DAPM_POST_PMD),
  3134. SND_SOC_DAPM_SUPPLY("VA MIC BIAS3", SND_SOC_NOPM, 0, 0,
  3135. wcd9378_codec_enable_micbias_pullup,
  3136. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3137. SND_SOC_DAPM_POST_PMD),
  3138. /* rx mixer widgets*/
  3139. SND_SOC_DAPM_MUX("EAR_MUX", SND_SOC_NOPM, 0, 0, &ear_mux),
  3140. SND_SOC_DAPM_MUX("AUX_MUX", SND_SOC_NOPM, 0, 0, &aux_mux),
  3141. SND_SOC_DAPM_MIXER("EAR_MIXER", SND_SOC_NOPM, 0, 0,
  3142. ear_mixer_switch, ARRAY_SIZE(ear_mixer_switch)),
  3143. SND_SOC_DAPM_MIXER("AUX_MIXER", SND_SOC_NOPM, 0, 0,
  3144. aux_mixer_switch, ARRAY_SIZE(aux_mixer_switch)),
  3145. SND_SOC_DAPM_MIXER("DAC1", SND_SOC_NOPM, 0, 0,
  3146. dac1_switch, ARRAY_SIZE(dac1_switch)),
  3147. SND_SOC_DAPM_MIXER("DAC2", SND_SOC_NOPM, 0, 0,
  3148. dac2_switch, ARRAY_SIZE(dac2_switch)),
  3149. SND_SOC_DAPM_MIXER("HPHL_RDAC", SND_SOC_NOPM, 0, 0,
  3150. hphl_rdac_switch, ARRAY_SIZE(hphl_rdac_switch)),
  3151. SND_SOC_DAPM_MIXER("HPHR_RDAC", SND_SOC_NOPM, 0, 0,
  3152. hphr_rdac_switch, ARRAY_SIZE(hphr_rdac_switch)),
  3153. /*output widgets tx*/
  3154. SND_SOC_DAPM_OUTPUT("ADC1_OUTPUT"),
  3155. SND_SOC_DAPM_OUTPUT("ADC2_OUTPUT"),
  3156. SND_SOC_DAPM_OUTPUT("ADC3_OUTPUT"),
  3157. SND_SOC_DAPM_OUTPUT("DMIC1_OUTPUT"),
  3158. SND_SOC_DAPM_OUTPUT("DMIC2_OUTPUT"),
  3159. SND_SOC_DAPM_OUTPUT("DMIC3_OUTPUT"),
  3160. SND_SOC_DAPM_OUTPUT("DMIC4_OUTPUT"),
  3161. SND_SOC_DAPM_OUTPUT("DMIC5_OUTPUT"),
  3162. SND_SOC_DAPM_OUTPUT("DMIC6_OUTPUT"),
  3163. /*output widgets rx*/
  3164. SND_SOC_DAPM_OUTPUT("EAR"),
  3165. SND_SOC_DAPM_OUTPUT("AUX"),
  3166. SND_SOC_DAPM_OUTPUT("HPHL"),
  3167. SND_SOC_DAPM_OUTPUT("HPHR"),
  3168. };
  3169. static const struct snd_soc_dapm_route wcd9378_audio_map[] = {
  3170. /*ADC-1 (channel-1)*/
  3171. {"ADC1_OUTPUT", NULL, "TX0 SEQUENCER"},
  3172. {"TX0 SEQUENCER", NULL, "ADC1 MUX"},
  3173. {"ADC1 MUX", "CH1_AMIC1", "AMIC1_MIXER"},
  3174. {"ADC1 MUX", "CH1_AMIC2", "AMIC2_MIXER"},
  3175. {"ADC1 MUX", "CH1_AMIC3", "AMIC3_MIXER"},
  3176. {"ADC1 MUX", "CH1_AMIC4", "AMIC4_MIXER"},
  3177. /*ADC-2 (channel-2)*/
  3178. {"ADC2_OUTPUT", NULL, "TX1 SEQUENCER"},
  3179. {"TX1 SEQUENCER", NULL, "ADC2 MUX"},
  3180. {"ADC2 MUX", "CH2_AMIC1", "AMIC1_MIXER"},
  3181. {"ADC2 MUX", "CH2_AMIC2", "AMIC2_MIXER"},
  3182. {"ADC2 MUX", "CH2_AMIC3", "AMIC3_MIXER"},
  3183. {"ADC2 MUX", "CH2_AMIC4", "AMIC4_MIXER"},
  3184. /*ADC-3 (channel-3)*/
  3185. {"ADC3_OUTPUT", NULL, "TX2 SEQUENCER"},
  3186. {"TX2 SEQUENCER", NULL, "ADC3 MUX"},
  3187. {"ADC3 MUX", "CH3_AMIC1", "AMIC1_MIXER"},
  3188. {"ADC3 MUX", "CH3_AMIC3", "AMIC3_MIXER"},
  3189. {"ADC3 MUX", "CH3_AMIC4", "AMIC4_MIXER"},
  3190. {"AMIC1_MIXER", "Switch", "AMIC1"},
  3191. {"AMIC1_MIXER", NULL, "VA_AMIC1_MIXER"},
  3192. {"VA_AMIC1_MIXER", "Switch", "VA AMIC1"},
  3193. {"AMIC2_MIXER", "Switch", "AMIC2"},
  3194. {"AMIC2_MIXER", NULL, "VA_AMIC2_MIXER"},
  3195. {"VA_AMIC2_MIXER", "Switch", "VA AMIC2"},
  3196. {"AMIC3_MIXER", "Switch", "AMIC3"},
  3197. {"AMIC3_MIXER", NULL, "VA_AMIC3_MIXER"},
  3198. {"VA_AMIC3_MIXER", "Switch", "VA AMIC3"},
  3199. {"AMIC4_MIXER", "Switch", "AMIC4"},
  3200. {"AMIC4_MIXER", NULL, "VA_AMIC4_MIXER"},
  3201. {"VA_AMIC4_MIXER", "Switch", "VA AMIC4"},
  3202. {"DMIC1_OUTPUT", NULL, "DMIC1_MIXER"},
  3203. {"DMIC1_MIXER", "Switch", "DMIC1"},
  3204. {"DMIC2_OUTPUT", NULL, "DMIC2_MIXER"},
  3205. {"DMIC2_MIXER", "Switch", "DMIC2"},
  3206. {"DMIC3_OUTPUT", NULL, "DMIC3_MIXER"},
  3207. {"DMIC3_MIXER", "Switch", "DMIC3"},
  3208. {"DMIC4_OUTPUT", NULL, "DMIC4_MIXER"},
  3209. {"DMIC4_MIXER", "Switch", "DMIC4"},
  3210. {"DMIC5_OUTPUT", NULL, "DMIC5_MIXER"},
  3211. {"DMIC5_MIXER", "Switch", "DMIC5"},
  3212. {"DMIC6_OUTPUT", NULL, "DMIC6_MIXER"},
  3213. {"DMIC6_MIXER", "Switch", "DMIC6"},
  3214. /*Headphone playback*/
  3215. {"IN1_HPHL", NULL, "VDD_BUCK"},
  3216. {"IN1_HPHL", NULL, "CLS_H_PORT"},
  3217. {"HPH SEQUENCER", NULL, "IN1_HPHL"},
  3218. {"RDAC1", NULL, "HPH SEQUENCER"},
  3219. {"HPHL_RDAC", "Switch", "RDAC1"},
  3220. {"HPHL PGA", NULL, "HPHL_RDAC"},
  3221. {"HPHL", NULL, "HPHL PGA"},
  3222. {"IN2_HPHR", NULL, "VDD_BUCK"},
  3223. {"IN2_HPHR", NULL, "CLS_H_PORT"},
  3224. {"HPH SEQUENCER", NULL, "IN2_HPHR"},
  3225. {"RDAC2", NULL, "HPH SEQUENCER"},
  3226. {"HPHR_RDAC", "Switch", "RDAC2"},
  3227. {"HPHR PGA", NULL, "HPHR_RDAC"},
  3228. {"HPHR", NULL, "HPHR PGA"},
  3229. /*Amplier playback*/
  3230. {"IN3_AUX", NULL, "VDD_BUCK"},
  3231. {"IN3_AUX", NULL, "CLS_H_PORT"},
  3232. {"EAR_MUX", "RX0", "IN1_HPHL"},
  3233. {"EAR_MUX", "RX2", "IN3_AUX"},
  3234. {"DAC1", "Switch", "EAR_MUX"},
  3235. {"EAR_RDAC", NULL, "DAC1"},
  3236. {"SA SEQUENCER", NULL, "EAR_RDAC"},
  3237. {"EAR_MIXER", "Switch", "SA SEQUENCER"},
  3238. {"EAR PGA", NULL, "EAR_MIXER"},
  3239. {"EAR", NULL, "EAR PGA"},
  3240. {"AUX_MUX", "RX1", "IN2_HPHR"},
  3241. {"AUX_MUX", "RX2", "IN3_AUX"},
  3242. {"DAC2", "Switch", "AUX_MUX"},
  3243. {"AUX_RDAC", NULL, "DAC2"},
  3244. {"SA SEQUENCER", NULL, "AUX_RDAC"},
  3245. {"AUX_MIXER", "Switch", "SA SEQUENCER",},
  3246. {"AUX PGA", NULL, "AUX_MIXER"},
  3247. {"AUX", NULL, "AUX PGA"},
  3248. };
  3249. static ssize_t wcd9378_version_read(struct snd_info_entry *entry,
  3250. void *file_private_data,
  3251. struct file *file,
  3252. char __user *buf, size_t count,
  3253. loff_t pos)
  3254. {
  3255. struct wcd9378_priv *priv;
  3256. char buffer[WCD9378_VERSION_ENTRY_SIZE];
  3257. int len = 0;
  3258. priv = (struct wcd9378_priv *) entry->private_data;
  3259. if (!priv) {
  3260. pr_err("%s: wcd9378 priv is null\n", __func__);
  3261. return -EINVAL;
  3262. }
  3263. switch (priv->version) {
  3264. case WCD9378_VERSION_1_0:
  3265. len = scnprintf(buffer, sizeof(buffer), "WCD9378_1_0\n");
  3266. break;
  3267. default:
  3268. len = scnprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  3269. }
  3270. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  3271. }
  3272. static struct snd_info_entry_ops wcd9378_info_ops = {
  3273. .read = wcd9378_version_read,
  3274. };
  3275. /*
  3276. * wcd9378_info_create_codec_entry - creates wcd9378 module
  3277. * @codec_root: The parent directory
  3278. * @component: component instance
  3279. *
  3280. * Creates wcd9378 module, version entry under the given
  3281. * parent directory.
  3282. *
  3283. * Return: 0 on success or negative error code on failure.
  3284. */
  3285. int wcd9378_info_create_codec_entry(struct snd_info_entry *codec_root,
  3286. struct snd_soc_component *component)
  3287. {
  3288. struct snd_info_entry *version_entry;
  3289. struct wcd9378_priv *priv;
  3290. struct snd_soc_card *card;
  3291. if (!codec_root || !component)
  3292. return -EINVAL;
  3293. priv = snd_soc_component_get_drvdata(component);
  3294. if (priv->entry) {
  3295. dev_dbg(priv->dev,
  3296. "%s:wcd9378 module already created\n", __func__);
  3297. return 0;
  3298. }
  3299. card = component->card;
  3300. priv->entry = snd_info_create_module_entry(codec_root->module,
  3301. "wcd9378", codec_root);
  3302. if (!priv->entry) {
  3303. dev_dbg(component->dev, "%s: failed to create wcd9378 entry\n",
  3304. __func__);
  3305. return -ENOMEM;
  3306. }
  3307. priv->entry->mode = S_IFDIR | 0555;
  3308. if (snd_info_register(priv->entry) < 0) {
  3309. snd_info_free_entry(priv->entry);
  3310. return -ENOMEM;
  3311. }
  3312. version_entry = snd_info_create_card_entry(card->snd_card,
  3313. "version",
  3314. priv->entry);
  3315. if (!version_entry) {
  3316. dev_dbg(component->dev, "%s: failed to create wcd9378 version entry\n",
  3317. __func__);
  3318. snd_info_free_entry(priv->entry);
  3319. return -ENOMEM;
  3320. }
  3321. version_entry->private_data = priv;
  3322. version_entry->size = WCD9378_VERSION_ENTRY_SIZE;
  3323. version_entry->content = SNDRV_INFO_CONTENT_DATA;
  3324. version_entry->c.ops = &wcd9378_info_ops;
  3325. if (snd_info_register(version_entry) < 0) {
  3326. snd_info_free_entry(version_entry);
  3327. snd_info_free_entry(priv->entry);
  3328. return -ENOMEM;
  3329. }
  3330. priv->version_entry = version_entry;
  3331. return 0;
  3332. }
  3333. EXPORT_SYMBOL_GPL(wcd9378_info_create_codec_entry);
  3334. static void wcd9378_class_load(struct snd_soc_component *component)
  3335. {
  3336. /*SMP AMP CLASS LOADING*/
  3337. snd_soc_component_update_bits(component, WCD9378_FUNC_ACT,
  3338. WCD9378_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3339. usleep_range(20000, 20010);
  3340. snd_soc_component_update_bits(component, WCD9378_SMP_AMP_FUNC_STAT,
  3341. WCD9378_SMP_AMP_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3342. /*SMP JACK CLASS LOADING*/
  3343. snd_soc_component_update_bits(component, WCD9378_SMP_JACK_FUNC_ACT,
  3344. WCD9378_SMP_JACK_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3345. usleep_range(30000, 30010);
  3346. snd_soc_component_update_bits(component, WCD9378_CMT_GRP_MASK,
  3347. WCD9378_CMT_GRP_MASK_CMT_GRP_MASK_MASK, 0x02);
  3348. snd_soc_component_update_bits(component, WCD9378_SMP_JACK_FUNC_STAT,
  3349. WCD9378_SMP_JACK_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3350. /*SMP MIC0 CLASS LOADING*/
  3351. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL0_FUNC_ACT,
  3352. WCD9378_SMP_MIC_CTRL0_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3353. usleep_range(5000, 5010);
  3354. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL0_FUNC_STAT,
  3355. WCD9378_SMP_MIC_CTRL0_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3356. /*SMP MIC1 CLASS LOADING*/
  3357. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL1_FUNC_ACT,
  3358. WCD9378_SMP_MIC_CTRL1_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3359. usleep_range(5000, 5010);
  3360. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL1_FUNC_STAT,
  3361. WCD9378_SMP_MIC_CTRL1_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3362. /*SMP MIC2 CLASS LOADING*/
  3363. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL2_FUNC_ACT,
  3364. WCD9378_SMP_MIC_CTRL2_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3365. usleep_range(5000, 5010);
  3366. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL2_FUNC_STAT,
  3367. WCD9378_SMP_MIC_CTRL2_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3368. }
  3369. static void wcd9378_micb_value_convert(struct snd_soc_component *component)
  3370. {
  3371. struct wcd9378_priv *wcd9378 =
  3372. snd_soc_component_get_drvdata(component);
  3373. struct wcd9378_pdata *pdata =
  3374. dev_get_platdata(wcd9378->dev);
  3375. struct wcd9378_micbias_setting *mb = &pdata->micbias;
  3376. mb->micb1_usage_val = wcd9378_micb_usage_value_convert(component,
  3377. mb->micb1_mv, MIC_BIAS_1);
  3378. mb->micb2_usage_val = wcd9378_micb_usage_value_convert(component,
  3379. mb->micb2_mv, MIC_BIAS_2);
  3380. mb->micb3_usage_val = wcd9378_micb_usage_value_convert(component,
  3381. mb->micb3_mv, MIC_BIAS_3);
  3382. pr_debug("%s: micb1_usage: 0x%x, micb2_usage: 0x%x, micb3_usage: 0x%x\n", __func__,
  3383. mb->micb1_usage_val, mb->micb2_usage_val, mb->micb3_usage_val);
  3384. }
  3385. static int wcd9378_wcd_mode_check(struct snd_soc_component *component)
  3386. {
  3387. struct wcd9378_priv *wcd9378 =
  3388. snd_soc_component_get_drvdata(component);
  3389. if (snd_soc_component_read(component,
  3390. WCD9378_EFUSE_REG_29)
  3391. & WCD9378_EFUSE_REG_29_PLATFORM_BLOWN_MASK) {
  3392. if (((snd_soc_component_read(component,
  3393. WCD9378_EFUSE_REG_29) &
  3394. WCD9378_EFUSE_REG_29_PLATFORM_MASK) >> 1) == wcd9378->wcd_mode)
  3395. return true;
  3396. else
  3397. return false;
  3398. } else {
  3399. if ((snd_soc_component_read(component, WCD9378_PLATFORM_CTL)
  3400. & WCD9378_PLATFORM_CTL_MODE_MASK) == wcd9378->wcd_mode)
  3401. return true;
  3402. else
  3403. return false;
  3404. }
  3405. return 0;
  3406. }
  3407. static int wcd9378_soc_codec_probe(struct snd_soc_component *component)
  3408. {
  3409. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  3410. struct snd_soc_dapm_context *dapm =
  3411. snd_soc_component_get_dapm(component);
  3412. int ret = -EINVAL;
  3413. wcd9378 = snd_soc_component_get_drvdata(component);
  3414. if (!wcd9378)
  3415. return -EINVAL;
  3416. wcd9378->component = component;
  3417. snd_soc_component_init_regmap(component, wcd9378->regmap);
  3418. devm_regmap_qti_debugfs_register(&wcd9378->tx_swr_dev->dev, wcd9378->regmap);
  3419. ret = wcd9378_wcd_mode_check(component);
  3420. if (!ret) {
  3421. dev_err(component->dev, "wcd mode check failed\n");
  3422. ret = -EINVAL;
  3423. goto exit;
  3424. }
  3425. ret = wcd9378_mbhc_init(&wcd9378->mbhc, component);
  3426. if (ret) {
  3427. pr_err("%s: mbhc initialization failed\n", __func__);
  3428. ret = -EINVAL;
  3429. goto exit;
  3430. }
  3431. snd_soc_dapm_ignore_suspend(dapm, "AMIC1");
  3432. snd_soc_dapm_ignore_suspend(dapm, "AMIC2");
  3433. snd_soc_dapm_ignore_suspend(dapm, "AMIC3");
  3434. snd_soc_dapm_ignore_suspend(dapm, "AMIC4");
  3435. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC1");
  3436. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC2");
  3437. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC3");
  3438. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC4");
  3439. snd_soc_dapm_ignore_suspend(dapm, "IN1_HPHL");
  3440. snd_soc_dapm_ignore_suspend(dapm, "IN2_HPHR");
  3441. snd_soc_dapm_ignore_suspend(dapm, "IN3_AUX");
  3442. snd_soc_dapm_ignore_suspend(dapm, "ADC1_OUTPUT");
  3443. snd_soc_dapm_ignore_suspend(dapm, "ADC2_OUTPUT");
  3444. snd_soc_dapm_ignore_suspend(dapm, "ADC3_OUTPUT");
  3445. snd_soc_dapm_ignore_suspend(dapm, "EAR");
  3446. snd_soc_dapm_ignore_suspend(dapm, "AUX");
  3447. snd_soc_dapm_ignore_suspend(dapm, "HPHL");
  3448. snd_soc_dapm_ignore_suspend(dapm, "HPHR");
  3449. snd_soc_dapm_sync(dapm);
  3450. wcd_cls_h_init(&wcd9378->clsh_info);
  3451. wcd9378_init_reg(component);
  3452. wcd9378_micb_value_convert(component);
  3453. wcd9378->version = WCD9378_VERSION_1_0;
  3454. /* Register event notifier */
  3455. wcd9378->nblock.notifier_call = wcd9378_event_notify;
  3456. if (wcd9378->register_notifier) {
  3457. ret = wcd9378->register_notifier(wcd9378->handle,
  3458. &wcd9378->nblock,
  3459. true);
  3460. if (ret) {
  3461. dev_err(component->dev,
  3462. "%s: Failed to register notifier %d\n",
  3463. __func__, ret);
  3464. return ret;
  3465. }
  3466. }
  3467. exit:
  3468. return ret;
  3469. }
  3470. static void wcd9378_soc_codec_remove(struct snd_soc_component *component)
  3471. {
  3472. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  3473. if (!wcd9378) {
  3474. dev_err(component->dev, "%s: wcd9378 is already NULL\n",
  3475. __func__);
  3476. return;
  3477. }
  3478. if (wcd9378->register_notifier)
  3479. wcd9378->register_notifier(wcd9378->handle,
  3480. &wcd9378->nblock,
  3481. false);
  3482. }
  3483. static int wcd9378_soc_codec_suspend(struct snd_soc_component *component)
  3484. {
  3485. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  3486. if (!wcd9378)
  3487. return 0;
  3488. wcd9378->dapm_bias_off = true;
  3489. return 0;
  3490. }
  3491. static int wcd9378_soc_codec_resume(struct snd_soc_component *component)
  3492. {
  3493. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  3494. if (!wcd9378)
  3495. return 0;
  3496. wcd9378->dapm_bias_off = false;
  3497. return 0;
  3498. }
  3499. static const struct snd_soc_component_driver soc_codec_dev_wcd9378 = {
  3500. .name = WCD9378_DRV_NAME,
  3501. .probe = wcd9378_soc_codec_probe,
  3502. .remove = wcd9378_soc_codec_remove,
  3503. .controls = wcd9378_snd_controls,
  3504. .num_controls = ARRAY_SIZE(wcd9378_snd_controls),
  3505. .dapm_widgets = wcd9378_dapm_widgets,
  3506. .num_dapm_widgets = ARRAY_SIZE(wcd9378_dapm_widgets),
  3507. .dapm_routes = wcd9378_audio_map,
  3508. .num_dapm_routes = ARRAY_SIZE(wcd9378_audio_map),
  3509. .suspend = wcd9378_soc_codec_suspend,
  3510. .resume = wcd9378_soc_codec_resume,
  3511. };
  3512. static int wcd9378_reset(struct device *dev)
  3513. {
  3514. struct wcd9378_priv *wcd9378 = NULL;
  3515. int rc = 0;
  3516. int value = 0;
  3517. if (!dev)
  3518. return -ENODEV;
  3519. wcd9378 = dev_get_drvdata(dev);
  3520. if (!wcd9378)
  3521. return -EINVAL;
  3522. if (!wcd9378->rst_np) {
  3523. dev_err(dev, "%s: reset gpio device node not specified\n",
  3524. __func__);
  3525. return -EINVAL;
  3526. }
  3527. value = msm_cdc_pinctrl_get_state(wcd9378->rst_np);
  3528. if (value > 0)
  3529. return 0;
  3530. rc = msm_cdc_pinctrl_select_sleep_state(wcd9378->rst_np);
  3531. if (rc) {
  3532. dev_err(dev, "%s: wcd sleep state request fail!\n",
  3533. __func__);
  3534. return -EPROBE_DEFER;
  3535. }
  3536. /* 20us sleep required after pulling the reset gpio to LOW */
  3537. usleep_range(20, 30);
  3538. rc = msm_cdc_pinctrl_select_active_state(wcd9378->rst_np);
  3539. if (rc) {
  3540. dev_err(dev, "%s: wcd active state request fail!\n",
  3541. __func__);
  3542. return -EPROBE_DEFER;
  3543. }
  3544. /* 20us sleep required after pulling the reset gpio to HIGH */
  3545. usleep_range(20, 30);
  3546. return rc;
  3547. }
  3548. static int wcd9378_read_of_property_u32(struct device *dev, const char *name,
  3549. u32 *val)
  3550. {
  3551. int rc = 0;
  3552. rc = of_property_read_u32(dev->of_node, name, val);
  3553. if (rc)
  3554. dev_err(dev, "%s: Looking up %s property in node %s failed\n",
  3555. __func__, name, dev->of_node->full_name);
  3556. return rc;
  3557. }
  3558. static void wcd9378_dt_parse_micbias_info(struct device *dev,
  3559. struct wcd9378_micbias_setting *mb)
  3560. {
  3561. u32 prop_val = 0;
  3562. int rc = 0;
  3563. /* MB1 */
  3564. if (of_find_property(dev->of_node, "qcom,cdc-micbias1-mv",
  3565. NULL)) {
  3566. rc = wcd9378_read_of_property_u32(dev,
  3567. "qcom,cdc-micbias1-mv",
  3568. &prop_val);
  3569. if (!rc)
  3570. mb->micb1_mv = prop_val;
  3571. } else {
  3572. dev_info(dev, "%s: Micbias1 DT property not found\n",
  3573. __func__);
  3574. }
  3575. /* MB2 */
  3576. if (of_find_property(dev->of_node, "qcom,cdc-micbias2-mv",
  3577. NULL)) {
  3578. rc = wcd9378_read_of_property_u32(dev,
  3579. "qcom,cdc-micbias2-mv",
  3580. &prop_val);
  3581. if (!rc)
  3582. mb->micb2_mv = prop_val;
  3583. } else {
  3584. dev_info(dev, "%s: Micbias2 DT property not found\n",
  3585. __func__);
  3586. }
  3587. /* MB3 */
  3588. if (of_find_property(dev->of_node, "qcom,cdc-micbias3-mv",
  3589. NULL)) {
  3590. rc = wcd9378_read_of_property_u32(dev,
  3591. "qcom,cdc-micbias3-mv",
  3592. &prop_val);
  3593. if (!rc)
  3594. mb->micb3_mv = prop_val;
  3595. } else {
  3596. dev_info(dev, "%s: Micbias3 DT property not found\n",
  3597. __func__);
  3598. }
  3599. }
  3600. static int wcd9378_reset_low(struct device *dev)
  3601. {
  3602. struct wcd9378_priv *wcd9378 = NULL;
  3603. int rc = 0;
  3604. if (!dev)
  3605. return -ENODEV;
  3606. wcd9378 = dev_get_drvdata(dev);
  3607. if (!wcd9378)
  3608. return -EINVAL;
  3609. if (!wcd9378->rst_np) {
  3610. dev_err(dev, "%s: reset gpio device node not specified\n",
  3611. __func__);
  3612. return -EINVAL;
  3613. }
  3614. rc = msm_cdc_pinctrl_select_sleep_state(wcd9378->rst_np);
  3615. if (rc) {
  3616. dev_err(dev, "%s: wcd sleep state request fail!\n",
  3617. __func__);
  3618. return rc;
  3619. }
  3620. /* 20us sleep required after pulling the reset gpio to LOW */
  3621. usleep_range(20, 30);
  3622. return rc;
  3623. }
  3624. struct wcd9378_pdata *wcd9378_populate_dt_data(struct device *dev)
  3625. {
  3626. struct wcd9378_pdata *pdata = NULL;
  3627. pdata = devm_kzalloc(dev, sizeof(struct wcd9378_pdata),
  3628. GFP_KERNEL);
  3629. if (!pdata)
  3630. return NULL;
  3631. pdata->rst_np = of_parse_phandle(dev->of_node,
  3632. "qcom,wcd-rst-gpio-node", 0);
  3633. if (!pdata->rst_np) {
  3634. dev_err(dev, "%s: Looking up %s property in node %s failed\n",
  3635. __func__, "qcom,wcd-rst-gpio-node",
  3636. dev->of_node->full_name);
  3637. return NULL;
  3638. }
  3639. /* Parse power supplies */
  3640. msm_cdc_get_power_supplies(dev, &pdata->regulator,
  3641. &pdata->num_supplies);
  3642. if (!pdata->regulator || (pdata->num_supplies <= 0)) {
  3643. dev_err(dev, "%s: no power supplies defined for codec\n",
  3644. __func__);
  3645. return NULL;
  3646. }
  3647. pdata->rx_slave = of_parse_phandle(dev->of_node, "qcom,rx-slave", 0);
  3648. pdata->tx_slave = of_parse_phandle(dev->of_node, "qcom,tx-slave", 0);
  3649. wcd9378_dt_parse_micbias_info(dev, &pdata->micbias);
  3650. return pdata;
  3651. }
  3652. static struct snd_soc_dai_driver wcd9378_dai[] = {
  3653. {
  3654. .name = "wcd9378_cdc",
  3655. .playback = {
  3656. .stream_name = "WCD9378_AIF Playback",
  3657. .rates = WCD9378_RATES | WCD9378_FRAC_RATES,
  3658. .formats = WCD9378_FORMATS,
  3659. .rate_max = 384000,
  3660. .rate_min = 8000,
  3661. .channels_min = 1,
  3662. .channels_max = 4,
  3663. },
  3664. .capture = {
  3665. .stream_name = "WCD9378_AIF Capture",
  3666. .rates = WCD9378_RATES | WCD9378_FRAC_RATES,
  3667. .formats = WCD9378_FORMATS,
  3668. .rate_max = 384000,
  3669. .rate_min = 8000,
  3670. .channels_min = 1,
  3671. .channels_max = 4,
  3672. },
  3673. },
  3674. };
  3675. static irqreturn_t wcd9378_wd_handle_irq(int irq, void *data)
  3676. {
  3677. pr_err_ratelimited("%s: Watchdog interrupt for irq =%d triggered\n",
  3678. __func__, irq);
  3679. return IRQ_HANDLED;
  3680. }
  3681. static int wcd9378_bind(struct device *dev)
  3682. {
  3683. int ret = 0;
  3684. struct wcd9378_pdata *pdata = dev_get_platdata(dev);
  3685. struct wcd9378_priv *wcd9378 = dev_get_drvdata(dev);
  3686. /*
  3687. * Add 5msec delay to provide sufficient time for
  3688. * soundwire auto enumeration of slave devices as
  3689. * per HW requirement.
  3690. */
  3691. usleep_range(5000, 5010);
  3692. ret = component_bind_all(dev, wcd9378);
  3693. if (ret) {
  3694. dev_err(dev, "%s: Slave bind failed, ret = %d\n",
  3695. __func__, ret);
  3696. return ret;
  3697. }
  3698. wcd9378->rx_swr_dev = get_matching_swr_slave_device(pdata->rx_slave);
  3699. if (!wcd9378->rx_swr_dev) {
  3700. dev_err(dev, "%s: Could not find RX swr slave device\n",
  3701. __func__);
  3702. ret = -ENODEV;
  3703. goto err;
  3704. }
  3705. wcd9378->rx_swr_dev->paging_support = true;
  3706. wcd9378->tx_swr_dev = get_matching_swr_slave_device(pdata->tx_slave);
  3707. if (!wcd9378->tx_swr_dev) {
  3708. dev_err(dev, "%s: Could not find TX swr slave device\n",
  3709. __func__);
  3710. ret = -ENODEV;
  3711. goto err;
  3712. }
  3713. wcd9378->tx_swr_dev->paging_support = true;
  3714. swr_init_port_params(wcd9378->tx_swr_dev, SWR_NUM_PORTS,
  3715. wcd9378->swr_tx_port_params);
  3716. wcd9378->regmap = devm_regmap_init_swr(wcd9378->tx_swr_dev,
  3717. &wcd9378_regmap_config);
  3718. if (!wcd9378->regmap) {
  3719. dev_err(dev, "%s: Regmap init failed\n",
  3720. __func__);
  3721. goto err;
  3722. }
  3723. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTRTYPE_1, 0xff);
  3724. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTRTYPE_2, 0x0b);
  3725. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTRTYPE_3, 0xff);
  3726. wcd9378_regmap_irq_chip.irq_drv_data = wcd9378;
  3727. wcd9378->irq_info.wcd_regmap_irq_chip = &wcd9378_regmap_irq_chip;
  3728. wcd9378->irq_info.codec_name = "WCD9378";
  3729. wcd9378->irq_info.regmap = wcd9378->regmap;
  3730. wcd9378->irq_info.dev = dev;
  3731. ret = wcd_irq_init(&wcd9378->irq_info, &wcd9378->virq);
  3732. if (ret) {
  3733. dev_err(wcd9378->dev, "%s: IRQ init failed: %d\n",
  3734. __func__, ret);
  3735. goto err;
  3736. }
  3737. dev_err(wcd9378->dev, "%s: wcd irq init done\n",
  3738. __func__);
  3739. wcd9378->tx_swr_dev->slave_irq = wcd9378->virq;
  3740. /* Request for watchdog interrupt */
  3741. wcd_request_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHR_PDM_WD_INT,
  3742. "HPHR PDM WD INT", wcd9378_wd_handle_irq, NULL);
  3743. wcd_request_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHL_PDM_WD_INT,
  3744. "HPHL PDM WD INT", wcd9378_wd_handle_irq, NULL);
  3745. wcd_request_irq(&wcd9378->irq_info, WCD9378_IRQ_AUX_PDM_WD_INT,
  3746. "AUX PDM WD INT", wcd9378_wd_handle_irq, NULL);
  3747. /* Disable watchdog interrupt for HPH and AUX */
  3748. wcd_disable_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHR_PDM_WD_INT);
  3749. wcd_disable_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHL_PDM_WD_INT);
  3750. wcd_disable_irq(&wcd9378->irq_info, WCD9378_IRQ_AUX_PDM_WD_INT);
  3751. ret = snd_soc_register_component(dev, &soc_codec_dev_wcd9378,
  3752. wcd9378_dai, ARRAY_SIZE(wcd9378_dai));
  3753. if (ret) {
  3754. dev_err(dev, "%s: Codec registration failed\n",
  3755. __func__);
  3756. goto err_irq;
  3757. }
  3758. wcd9378->dev_up = true;
  3759. return ret;
  3760. err_irq:
  3761. wcd_irq_exit(&wcd9378->irq_info, wcd9378->virq);
  3762. err:
  3763. component_unbind_all(dev, wcd9378);
  3764. return ret;
  3765. }
  3766. static void wcd9378_unbind(struct device *dev)
  3767. {
  3768. struct wcd9378_priv *wcd9378 = dev_get_drvdata(dev);
  3769. wcd_free_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHR_PDM_WD_INT, NULL);
  3770. wcd_free_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHL_PDM_WD_INT, NULL);
  3771. wcd_free_irq(&wcd9378->irq_info, WCD9378_IRQ_AUX_PDM_WD_INT, NULL);
  3772. wcd_irq_exit(&wcd9378->irq_info, wcd9378->virq);
  3773. snd_soc_unregister_component(dev);
  3774. component_unbind_all(dev, wcd9378);
  3775. }
  3776. static const struct of_device_id wcd9378_dt_match[] = {
  3777. { .compatible = "qcom,wcd9378-codec", .data = "wcd9378"},
  3778. {}
  3779. };
  3780. static const struct component_master_ops wcd9378_comp_ops = {
  3781. .bind = wcd9378_bind,
  3782. .unbind = wcd9378_unbind,
  3783. };
  3784. static int wcd9378_compare_of(struct device *dev, void *data)
  3785. {
  3786. return dev->of_node == data;
  3787. }
  3788. static void wcd9378_release_of(struct device *dev, void *data)
  3789. {
  3790. of_node_put(data);
  3791. }
  3792. static int wcd9378_add_slave_components(struct device *dev,
  3793. struct component_match **matchptr)
  3794. {
  3795. struct device_node *np, *rx_node, *tx_node;
  3796. np = dev->of_node;
  3797. rx_node = of_parse_phandle(np, "qcom,rx-slave", 0);
  3798. if (!rx_node) {
  3799. dev_err(dev, "%s: Rx-slave node not defined\n", __func__);
  3800. return -ENODEV;
  3801. }
  3802. of_node_get(rx_node);
  3803. component_match_add_release(dev, matchptr,
  3804. wcd9378_release_of,
  3805. wcd9378_compare_of,
  3806. rx_node);
  3807. tx_node = of_parse_phandle(np, "qcom,tx-slave", 0);
  3808. if (!tx_node) {
  3809. dev_err(dev, "%s: Tx-slave node not defined\n", __func__);
  3810. return -ENODEV;
  3811. }
  3812. of_node_get(tx_node);
  3813. component_match_add_release(dev, matchptr,
  3814. wcd9378_release_of,
  3815. wcd9378_compare_of,
  3816. tx_node);
  3817. return 0;
  3818. }
  3819. static int wcd9378_probe(struct platform_device *pdev)
  3820. {
  3821. struct component_match *match = NULL;
  3822. struct wcd9378_priv *wcd9378 = NULL;
  3823. struct wcd9378_pdata *pdata = NULL;
  3824. struct wcd_ctrl_platform_data *plat_data = NULL;
  3825. struct device *dev = &pdev->dev;
  3826. int ret;
  3827. wcd9378 = devm_kzalloc(dev, sizeof(struct wcd9378_priv),
  3828. GFP_KERNEL);
  3829. if (!wcd9378)
  3830. return -ENOMEM;
  3831. dev_set_drvdata(dev, wcd9378);
  3832. wcd9378->dev = dev;
  3833. pdata = wcd9378_populate_dt_data(dev);
  3834. if (!pdata) {
  3835. dev_err(dev, "%s: Fail to obtain platform data\n", __func__);
  3836. return -EINVAL;
  3837. }
  3838. dev->platform_data = pdata;
  3839. wcd9378->rst_np = pdata->rst_np;
  3840. ret = msm_cdc_init_supplies(dev, &wcd9378->supplies,
  3841. pdata->regulator, pdata->num_supplies);
  3842. if (!wcd9378->supplies) {
  3843. dev_err(dev, "%s: Cannot init wcd supplies\n",
  3844. __func__);
  3845. return ret;
  3846. }
  3847. plat_data = dev_get_platdata(dev->parent);
  3848. if (!plat_data) {
  3849. dev_err(dev, "%s: platform data from parent is NULL\n",
  3850. __func__);
  3851. return -EINVAL;
  3852. }
  3853. wcd9378->handle = (void *)plat_data->handle;
  3854. if (!wcd9378->handle) {
  3855. dev_err(dev, "%s: handle is NULL\n", __func__);
  3856. return -EINVAL;
  3857. }
  3858. wcd9378->update_wcd_event = plat_data->update_wcd_event;
  3859. if (!wcd9378->update_wcd_event) {
  3860. dev_err(dev, "%s: update_wcd_event api is null!\n",
  3861. __func__);
  3862. return -EINVAL;
  3863. }
  3864. wcd9378->register_notifier = plat_data->register_notifier;
  3865. if (!wcd9378->register_notifier) {
  3866. dev_err(dev, "%s: register_notifier api is null!\n",
  3867. __func__);
  3868. return -EINVAL;
  3869. }
  3870. ret = of_property_read_u32(dev->of_node, "qcom,wcd-mode",
  3871. &wcd9378->wcd_mode);
  3872. if (ret) {
  3873. dev_dbg(dev, "%s: wcd-mode read failed, use mobile mode\n",
  3874. __func__);
  3875. wcd9378->wcd_mode = WCD9378_MOBILE_MODE;
  3876. }
  3877. ret = msm_cdc_enable_static_supplies(&pdev->dev, wcd9378->supplies,
  3878. pdata->regulator,
  3879. pdata->num_supplies);
  3880. if (ret) {
  3881. dev_err(dev, "%s: wcd static supply enable failed!\n",
  3882. __func__);
  3883. return ret;
  3884. }
  3885. ret = wcd9378_parse_port_mapping(dev, "qcom,rx_swr_ch_map",
  3886. CODEC_RX);
  3887. ret |= wcd9378_parse_port_mapping(dev, "qcom,tx_swr_ch_map",
  3888. CODEC_TX);
  3889. if (ret) {
  3890. dev_err(dev, "Failed to read port mapping\n");
  3891. goto err;
  3892. }
  3893. ret = wcd9378_parse_port_params(dev, "qcom,swr-tx-port-params",
  3894. CODEC_TX);
  3895. if (ret) {
  3896. dev_err(dev, "Failed to read port params\n");
  3897. goto err;
  3898. }
  3899. mutex_init(&wcd9378->wakeup_lock);
  3900. mutex_init(&wcd9378->micb_lock);
  3901. mutex_init(&wcd9378->sys_usage_lock);
  3902. ret = wcd9378_add_slave_components(dev, &match);
  3903. if (ret)
  3904. goto err_lock_init;
  3905. ret = wcd9378_reset(dev);
  3906. if (ret == -EPROBE_DEFER) {
  3907. dev_err(dev, "%s: wcd reset failed!\n", __func__);
  3908. goto err_lock_init;
  3909. }
  3910. wcd9378->wakeup = wcd9378_wakeup;
  3911. return component_master_add_with_match(dev,
  3912. &wcd9378_comp_ops, match);
  3913. err_lock_init:
  3914. mutex_destroy(&wcd9378->micb_lock);
  3915. mutex_destroy(&wcd9378->wakeup_lock);
  3916. mutex_destroy(&wcd9378->sys_usage_lock);
  3917. err:
  3918. return ret;
  3919. }
  3920. static int wcd9378_remove(struct platform_device *pdev)
  3921. {
  3922. struct wcd9378_priv *wcd9378 = NULL;
  3923. wcd9378 = platform_get_drvdata(pdev);
  3924. component_master_del(&pdev->dev, &wcd9378_comp_ops);
  3925. mutex_destroy(&wcd9378->micb_lock);
  3926. mutex_destroy(&wcd9378->wakeup_lock);
  3927. mutex_destroy(&wcd9378->sys_usage_lock);
  3928. dev_set_drvdata(&pdev->dev, NULL);
  3929. return 0;
  3930. }
  3931. #ifdef CONFIG_PM_SLEEP
  3932. static int wcd9378_suspend(struct device *dev)
  3933. {
  3934. struct wcd9378_priv *wcd9378 = NULL;
  3935. int ret = 0;
  3936. struct wcd9378_pdata *pdata = NULL;
  3937. if (!dev)
  3938. return -ENODEV;
  3939. wcd9378 = dev_get_drvdata(dev);
  3940. if (!wcd9378)
  3941. return -EINVAL;
  3942. pdata = dev_get_platdata(wcd9378->dev);
  3943. if (!pdata) {
  3944. dev_err(dev, "%s: pdata is NULL\n", __func__);
  3945. return -EINVAL;
  3946. }
  3947. if (test_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask)) {
  3948. ret = msm_cdc_disable_ondemand_supply(wcd9378->dev,
  3949. wcd9378->supplies,
  3950. pdata->regulator,
  3951. pdata->num_supplies,
  3952. "cdc-vdd-buck");
  3953. if (ret == -EINVAL) {
  3954. dev_err(dev, "%s: vdd buck is not disabled\n",
  3955. __func__);
  3956. return 0;
  3957. }
  3958. clear_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask);
  3959. }
  3960. if (wcd9378->dapm_bias_off ||
  3961. (wcd9378->component &&
  3962. (snd_soc_component_get_bias_level(wcd9378->component) ==
  3963. SND_SOC_BIAS_OFF))) {
  3964. msm_cdc_set_supplies_lpm_mode(wcd9378->dev,
  3965. wcd9378->supplies,
  3966. pdata->regulator,
  3967. pdata->num_supplies,
  3968. true);
  3969. set_bit(WCD_SUPPLIES_LPM_MODE, &wcd9378->status_mask);
  3970. }
  3971. return 0;
  3972. }
  3973. static int wcd9378_resume(struct device *dev)
  3974. {
  3975. struct wcd9378_priv *wcd9378 = NULL;
  3976. struct wcd9378_pdata *pdata = NULL;
  3977. if (!dev)
  3978. return -ENODEV;
  3979. wcd9378 = dev_get_drvdata(dev);
  3980. if (!wcd9378)
  3981. return -EINVAL;
  3982. pdata = dev_get_platdata(wcd9378->dev);
  3983. if (!pdata) {
  3984. dev_err(dev, "%s: pdata is NULL\n", __func__);
  3985. return -EINVAL;
  3986. }
  3987. if (test_bit(WCD_SUPPLIES_LPM_MODE, &wcd9378->status_mask)) {
  3988. msm_cdc_set_supplies_lpm_mode(wcd9378->dev,
  3989. wcd9378->supplies,
  3990. pdata->regulator,
  3991. pdata->num_supplies,
  3992. false);
  3993. clear_bit(WCD_SUPPLIES_LPM_MODE, &wcd9378->status_mask);
  3994. }
  3995. return 0;
  3996. }
  3997. static const struct dev_pm_ops wcd9378_dev_pm_ops = {
  3998. .suspend_late = wcd9378_suspend,
  3999. .resume_early = wcd9378_resume,
  4000. };
  4001. #endif
  4002. static struct platform_driver wcd9378_codec_driver = {
  4003. .probe = wcd9378_probe,
  4004. .remove = wcd9378_remove,
  4005. .driver = {
  4006. .name = "wcd9378_codec",
  4007. .of_match_table = of_match_ptr(wcd9378_dt_match),
  4008. #ifdef CONFIG_PM_SLEEP
  4009. .pm = &wcd9378_dev_pm_ops,
  4010. #endif
  4011. .suppress_bind_attrs = true,
  4012. },
  4013. };
  4014. module_platform_driver(wcd9378_codec_driver);
  4015. MODULE_DESCRIPTION("WCD9378 Codec driver");
  4016. MODULE_LICENSE("GPL");