hal_generic_api.h 63 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_GENERIC_API_H_
  19. #define _HAL_GENERIC_API_H_
  20. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  21. ((struct rx_msdu_desc_info *) \
  22. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  23. UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  24. /**
  25. * hal_rx_msdu_desc_info_get_ptr_generic() - Get msdu desc info ptr
  26. * @msdu_details_ptr - Pointer to msdu_details_ptr
  27. * Return - Pointer to rx_msdu_desc_info structure.
  28. *
  29. */
  30. static void *hal_rx_msdu_desc_info_get_ptr_generic(void *msdu_details_ptr)
  31. {
  32. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  33. }
  34. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  35. ((struct rx_msdu_details *) \
  36. _OFFSET_TO_BYTE_PTR((link_desc),\
  37. UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  38. /**
  39. * hal_rx_link_desc_msdu0_ptr_generic - Get pointer to rx_msdu details
  40. * @link_desc - Pointer to link desc
  41. * Return - Pointer to rx_msdu_details structure
  42. *
  43. */
  44. static void *hal_rx_link_desc_msdu0_ptr_generic(void *link_desc)
  45. {
  46. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  47. }
  48. /**
  49. * hal_tx_comp_get_status() - TQM Release reason
  50. * @hal_desc: completion ring Tx status
  51. *
  52. * This function will parse the WBM completion descriptor and populate in
  53. * HAL structure
  54. *
  55. * Return: none
  56. */
  57. static inline void hal_tx_comp_get_status_generic(void *desc,
  58. void *ts1, void *hal)
  59. {
  60. uint8_t rate_stats_valid = 0;
  61. uint32_t rate_stats = 0;
  62. struct hal_tx_completion_status *ts =
  63. (struct hal_tx_completion_status *)ts1;
  64. ts->ppdu_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  65. TQM_STATUS_NUMBER);
  66. ts->ack_frame_rssi = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  67. ACK_FRAME_RSSI);
  68. ts->first_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, FIRST_MSDU);
  69. ts->last_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, LAST_MSDU);
  70. ts->msdu_part_of_amsdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  71. MSDU_PART_OF_AMSDU);
  72. ts->peer_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, SW_PEER_ID);
  73. ts->tid = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, TID);
  74. ts->transmit_cnt = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  75. TRANSMIT_COUNT);
  76. rate_stats = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_5,
  77. TX_RATE_STATS);
  78. rate_stats_valid = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  79. TX_RATE_STATS_INFO_VALID, rate_stats);
  80. ts->valid = rate_stats_valid;
  81. if (rate_stats_valid) {
  82. ts->bw = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_BW,
  83. rate_stats);
  84. ts->pkt_type = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  85. TRANSMIT_PKT_TYPE, rate_stats);
  86. ts->stbc = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  87. TRANSMIT_STBC, rate_stats);
  88. ts->ldpc = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_LDPC,
  89. rate_stats);
  90. ts->sgi = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_SGI,
  91. rate_stats);
  92. ts->mcs = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_MCS,
  93. rate_stats);
  94. ts->ofdma = HAL_TX_MS(TX_RATE_STATS_INFO_0, OFDMA_TRANSMISSION,
  95. rate_stats);
  96. ts->tones_in_ru = HAL_TX_MS(TX_RATE_STATS_INFO_0, TONES_IN_RU,
  97. rate_stats);
  98. }
  99. ts->release_src = hal_tx_comp_get_buffer_source(desc);
  100. ts->status = hal_tx_comp_get_release_reason(desc, hal);
  101. ts->tsf = HAL_TX_DESC_GET(desc, UNIFIED_WBM_RELEASE_RING_6,
  102. TX_RATE_STATS_INFO_TX_RATE_STATS);
  103. }
  104. /**
  105. * hal_tx_desc_set_buf_addr - Fill Buffer Address information in Tx Descriptor
  106. * @desc: Handle to Tx Descriptor
  107. * @paddr: Physical Address
  108. * @pool_id: Return Buffer Manager ID
  109. * @desc_id: Descriptor ID
  110. * @type: 0 - Address points to a MSDU buffer
  111. * 1 - Address points to MSDU extension descriptor
  112. *
  113. * Return: void
  114. */
  115. static inline void hal_tx_desc_set_buf_addr_generic(void *desc,
  116. dma_addr_t paddr, uint8_t pool_id,
  117. uint32_t desc_id, uint8_t type)
  118. {
  119. /* Set buffer_addr_info.buffer_addr_31_0 */
  120. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_0, BUFFER_ADDR_INFO_BUF_ADDR_INFO) =
  121. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_0, BUFFER_ADDR_31_0, paddr);
  122. /* Set buffer_addr_info.buffer_addr_39_32 */
  123. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  124. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  125. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, BUFFER_ADDR_39_32,
  126. (((uint64_t) paddr) >> 32));
  127. /* Set buffer_addr_info.return_buffer_manager = pool id */
  128. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  129. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  130. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1,
  131. RETURN_BUFFER_MANAGER, (pool_id + HAL_WBM_SW0_BM_ID));
  132. /* Set buffer_addr_info.sw_buffer_cookie = desc_id */
  133. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  134. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  135. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, SW_BUFFER_COOKIE, desc_id);
  136. /* Set Buffer or Ext Descriptor Type */
  137. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_2,
  138. BUF_OR_EXT_DESC_TYPE) |=
  139. HAL_TX_SM(UNIFIED_TCL_DATA_CMD_2, BUF_OR_EXT_DESC_TYPE, type);
  140. }
  141. #if defined(CONFIG_MCL) && defined(QCA_WIFI_QCA6290_11AX)
  142. /**
  143. * hal_rx_handle_other_tlvs() - handle special TLVs like MU_UL
  144. * tlv_tag: Taf of the TLVs
  145. * rx_tlv: the pointer to the TLVs
  146. * @ppdu_info: pointer to ppdu_info
  147. *
  148. * Return: true if the tlv is handled, false if not
  149. */
  150. static inline bool
  151. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  152. struct hal_rx_ppdu_info *ppdu_info)
  153. {
  154. uint32_t value;
  155. switch (tlv_tag) {
  156. case WIFIPHYRX_HE_SIG_A_MU_UL_E:
  157. {
  158. uint8_t *he_sig_a_mu_ul_info =
  159. (uint8_t *)rx_tlv +
  160. HAL_RX_OFFSET(PHYRX_HE_SIG_A_MU_UL_0,
  161. HE_SIG_A_MU_UL_INFO_PHYRX_HE_SIG_A_MU_UL_INFO_DETAILS);
  162. ppdu_info->rx_status.he_flags = 1;
  163. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  164. FORMAT_INDICATION);
  165. if (value == 0) {
  166. ppdu_info->rx_status.he_data1 =
  167. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  168. } else {
  169. ppdu_info->rx_status.he_data1 =
  170. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  171. }
  172. /* data1 */
  173. ppdu_info->rx_status.he_data1 |=
  174. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  175. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  176. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN;
  177. /* data2 */
  178. ppdu_info->rx_status.he_data2 |=
  179. QDF_MON_STATUS_TXOP_KNOWN;
  180. /*data3*/
  181. value = HAL_RX_GET(he_sig_a_mu_ul_info,
  182. HE_SIG_A_MU_UL_INFO_0, BSS_COLOR_ID);
  183. ppdu_info->rx_status.he_data3 = value;
  184. /* 1 for UL and 0 for DL */
  185. value = 1;
  186. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  187. ppdu_info->rx_status.he_data3 |= value;
  188. /*data4*/
  189. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  190. SPATIAL_REUSE);
  191. ppdu_info->rx_status.he_data4 = value;
  192. /*data5*/
  193. value = HAL_RX_GET(he_sig_a_mu_ul_info,
  194. HE_SIG_A_MU_UL_INFO_0, TRANSMIT_BW);
  195. ppdu_info->rx_status.he_data5 = value;
  196. ppdu_info->rx_status.bw = value;
  197. /*data6*/
  198. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_1,
  199. TXOP_DURATION);
  200. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  201. ppdu_info->rx_status.he_data6 |= value;
  202. return true;
  203. }
  204. default:
  205. return false;
  206. }
  207. }
  208. #else
  209. static inline bool
  210. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  211. struct hal_rx_ppdu_info *ppdu_info)
  212. {
  213. return false;
  214. }
  215. #endif /* CONFIG_MCL && QCA_WIFI_QCA6290_11AX */
  216. #if defined(RX_PPDU_END_USER_STATS_1_OFDMA_INFO_VALID_OFFSET)
  217. static inline void
  218. hal_rx_handle_ofdma_info(
  219. void *rx_tlv,
  220. struct mon_rx_user_status *mon_rx_user_status)
  221. {
  222. mon_rx_user_status->ofdma_info_valid =
  223. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_1,
  224. OFDMA_INFO_VALID);
  225. mon_rx_user_status->dl_ofdma_ru_start_index =
  226. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_1,
  227. DL_OFDMA_RU_START_INDEX);
  228. mon_rx_user_status->dl_ofdma_ru_width =
  229. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_2,
  230. DL_OFDMA_RU_WIDTH);
  231. }
  232. #else
  233. static inline void
  234. hal_rx_handle_ofdma_info(void *rx_tlv,
  235. struct mon_rx_user_status *mon_rx_user_status)
  236. {
  237. }
  238. #endif
  239. /**
  240. * hal_rx_status_get_tlv_info() - process receive info TLV
  241. * @rx_tlv_hdr: pointer to TLV header
  242. * @ppdu_info: pointer to ppdu_info
  243. *
  244. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  245. */
  246. static inline uint32_t
  247. hal_rx_status_get_tlv_info_generic(void *rx_tlv_hdr, void *ppduinfo,
  248. void *halsoc)
  249. {
  250. struct hal_soc *hal = (struct hal_soc *)halsoc;
  251. uint32_t tlv_tag, user_id, tlv_len, value;
  252. uint8_t group_id = 0;
  253. uint8_t he_dcm = 0;
  254. uint8_t he_stbc = 0;
  255. uint16_t he_gi = 0;
  256. uint16_t he_ltf = 0;
  257. void *rx_tlv;
  258. bool unhandled = false;
  259. struct mon_rx_user_status *mon_rx_user_status;
  260. struct hal_rx_ppdu_info *ppdu_info =
  261. (struct hal_rx_ppdu_info *)ppduinfo;
  262. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  263. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  264. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  265. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  266. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  267. rx_tlv, tlv_len);
  268. switch (tlv_tag) {
  269. case WIFIRX_PPDU_START_E:
  270. ppdu_info->com_info.ppdu_id =
  271. HAL_RX_GET(rx_tlv, RX_PPDU_START_0,
  272. PHY_PPDU_ID);
  273. /* channel number is set in PHY meta data */
  274. ppdu_info->rx_status.chan_num =
  275. HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  276. SW_PHY_META_DATA);
  277. ppdu_info->com_info.ppdu_timestamp =
  278. HAL_RX_GET(rx_tlv, RX_PPDU_START_2,
  279. PPDU_START_TIMESTAMP);
  280. ppdu_info->rx_status.ppdu_timestamp =
  281. ppdu_info->com_info.ppdu_timestamp;
  282. ppdu_info->rx_state = HAL_RX_MON_PPDU_START;
  283. break;
  284. case WIFIRX_PPDU_START_USER_INFO_E:
  285. break;
  286. case WIFIRX_PPDU_END_E:
  287. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  288. "[%s][%d] ppdu_end_e len=%d",
  289. __func__, __LINE__, tlv_len);
  290. /* This is followed by sub-TLVs of PPDU_END */
  291. ppdu_info->rx_state = HAL_RX_MON_PPDU_END;
  292. break;
  293. case WIFIRXPCU_PPDU_END_INFO_E:
  294. ppdu_info->rx_status.tsft =
  295. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_1,
  296. WB_TIMESTAMP_UPPER_32);
  297. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  298. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_0,
  299. WB_TIMESTAMP_LOWER_32);
  300. ppdu_info->rx_status.duration =
  301. HAL_RX_GET(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_8,
  302. RX_PPDU_DURATION);
  303. break;
  304. case WIFIRX_PPDU_END_USER_STATS_E:
  305. {
  306. unsigned long tid = 0;
  307. uint16_t seq = 0;
  308. ppdu_info->rx_status.ast_index =
  309. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_4,
  310. AST_INDEX);
  311. tid = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_12,
  312. RECEIVED_QOS_DATA_TID_BITMAP);
  313. ppdu_info->rx_status.tid = qdf_find_first_bit(&tid, sizeof(tid)*8);
  314. if (ppdu_info->rx_status.tid == (sizeof(tid) * 8))
  315. ppdu_info->rx_status.tid = HAL_TID_INVALID;
  316. ppdu_info->rx_status.tcp_msdu_count =
  317. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  318. TCP_MSDU_COUNT) +
  319. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  320. TCP_ACK_MSDU_COUNT);
  321. ppdu_info->rx_status.udp_msdu_count =
  322. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  323. UDP_MSDU_COUNT);
  324. ppdu_info->rx_status.other_msdu_count =
  325. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  326. OTHER_MSDU_COUNT);
  327. ppdu_info->rx_status.frame_control_info_valid =
  328. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  329. FRAME_CONTROL_INFO_VALID);
  330. if (ppdu_info->rx_status.frame_control_info_valid)
  331. ppdu_info->rx_status.frame_control =
  332. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_4,
  333. FRAME_CONTROL_FIELD);
  334. ppdu_info->rx_status.data_sequence_control_info_valid =
  335. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  336. DATA_SEQUENCE_CONTROL_INFO_VALID);
  337. seq = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_5,
  338. FIRST_DATA_SEQ_CTRL);
  339. if (ppdu_info->rx_status.data_sequence_control_info_valid)
  340. ppdu_info->rx_status.first_data_seq_ctrl = seq;
  341. ppdu_info->rx_status.preamble_type =
  342. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  343. HT_CONTROL_FIELD_PKT_TYPE);
  344. switch (ppdu_info->rx_status.preamble_type) {
  345. case HAL_RX_PKT_TYPE_11N:
  346. ppdu_info->rx_status.ht_flags = 1;
  347. ppdu_info->rx_status.rtap_flags |= HT_SGI_PRESENT;
  348. break;
  349. case HAL_RX_PKT_TYPE_11AC:
  350. ppdu_info->rx_status.vht_flags = 1;
  351. break;
  352. case HAL_RX_PKT_TYPE_11AX:
  353. ppdu_info->rx_status.he_flags = 1;
  354. break;
  355. default:
  356. break;
  357. }
  358. mon_rx_user_status = &ppdu_info->rx_user_status[user_id];
  359. mon_rx_user_status->mcs =
  360. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_1,
  361. MCS);
  362. mon_rx_user_status->nss =
  363. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_1,
  364. NSS);
  365. hal_rx_handle_ofdma_info(rx_tlv, mon_rx_user_status);
  366. ppdu_info->com_info.mpdu_cnt_fcs_ok =
  367. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  368. MPDU_CNT_FCS_OK);
  369. ppdu_info->com_info.mpdu_cnt_fcs_err =
  370. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_2,
  371. MPDU_CNT_FCS_ERR);
  372. if ((ppdu_info->com_info.mpdu_cnt_fcs_ok |
  373. ppdu_info->com_info.mpdu_cnt_fcs_err) > 1)
  374. ppdu_info->rx_status.rs_flags |= IEEE80211_AMPDU_FLAG;
  375. else
  376. ppdu_info->rx_status.rs_flags &=
  377. (~IEEE80211_AMPDU_FLAG);
  378. break;
  379. }
  380. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  381. break;
  382. case WIFIRX_PPDU_END_STATUS_DONE_E:
  383. return HAL_TLV_STATUS_PPDU_DONE;
  384. case WIFIDUMMY_E:
  385. return HAL_TLV_STATUS_BUF_DONE;
  386. case WIFIPHYRX_HT_SIG_E:
  387. {
  388. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  389. HAL_RX_OFFSET(UNIFIED_PHYRX_HT_SIG_0,
  390. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  391. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1,
  392. FEC_CODING);
  393. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  394. 1 : 0;
  395. ppdu_info->rx_status.mcs = HAL_RX_GET(ht_sig_info,
  396. HT_SIG_INFO_0, MCS);
  397. ppdu_info->rx_status.ht_mcs = ppdu_info->rx_status.mcs;
  398. ppdu_info->rx_status.bw = HAL_RX_GET(ht_sig_info,
  399. HT_SIG_INFO_0, CBW);
  400. ppdu_info->rx_status.sgi = HAL_RX_GET(ht_sig_info,
  401. HT_SIG_INFO_1, SHORT_GI);
  402. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  403. ppdu_info->rx_status.nss = ((ppdu_info->rx_status.mcs) >>
  404. HT_SIG_SU_NSS_SHIFT) + 1;
  405. ppdu_info->rx_status.mcs &= ((1 << HT_SIG_SU_NSS_SHIFT) - 1);
  406. break;
  407. }
  408. case WIFIPHYRX_L_SIG_B_E:
  409. {
  410. uint8_t *l_sig_b_info = (uint8_t *)rx_tlv +
  411. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_B_0,
  412. L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS);
  413. value = HAL_RX_GET(l_sig_b_info, L_SIG_B_INFO_0, RATE);
  414. ppdu_info->rx_status.l_sig_b_info = *((uint32_t *)l_sig_b_info);
  415. switch (value) {
  416. case 1:
  417. ppdu_info->rx_status.rate = HAL_11B_RATE_3MCS;
  418. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  419. break;
  420. case 2:
  421. ppdu_info->rx_status.rate = HAL_11B_RATE_2MCS;
  422. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  423. break;
  424. case 3:
  425. ppdu_info->rx_status.rate = HAL_11B_RATE_1MCS;
  426. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  427. break;
  428. case 4:
  429. ppdu_info->rx_status.rate = HAL_11B_RATE_0MCS;
  430. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  431. break;
  432. case 5:
  433. ppdu_info->rx_status.rate = HAL_11B_RATE_6MCS;
  434. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  435. break;
  436. case 6:
  437. ppdu_info->rx_status.rate = HAL_11B_RATE_5MCS;
  438. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  439. break;
  440. case 7:
  441. ppdu_info->rx_status.rate = HAL_11B_RATE_4MCS;
  442. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  443. break;
  444. default:
  445. break;
  446. }
  447. ppdu_info->rx_status.cck_flag = 1;
  448. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  449. break;
  450. }
  451. case WIFIPHYRX_L_SIG_A_E:
  452. {
  453. uint8_t *l_sig_a_info = (uint8_t *)rx_tlv +
  454. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_A_0,
  455. L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS);
  456. value = HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0, RATE);
  457. ppdu_info->rx_status.l_sig_a_info = *((uint32_t *)l_sig_a_info);
  458. switch (value) {
  459. case 8:
  460. ppdu_info->rx_status.rate = HAL_11A_RATE_0MCS;
  461. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  462. break;
  463. case 9:
  464. ppdu_info->rx_status.rate = HAL_11A_RATE_1MCS;
  465. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  466. break;
  467. case 10:
  468. ppdu_info->rx_status.rate = HAL_11A_RATE_2MCS;
  469. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  470. break;
  471. case 11:
  472. ppdu_info->rx_status.rate = HAL_11A_RATE_3MCS;
  473. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  474. break;
  475. case 12:
  476. ppdu_info->rx_status.rate = HAL_11A_RATE_4MCS;
  477. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  478. break;
  479. case 13:
  480. ppdu_info->rx_status.rate = HAL_11A_RATE_5MCS;
  481. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  482. break;
  483. case 14:
  484. ppdu_info->rx_status.rate = HAL_11A_RATE_6MCS;
  485. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  486. break;
  487. case 15:
  488. ppdu_info->rx_status.rate = HAL_11A_RATE_7MCS;
  489. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS7;
  490. break;
  491. default:
  492. break;
  493. }
  494. ppdu_info->rx_status.ofdm_flag = 1;
  495. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  496. break;
  497. }
  498. case WIFIPHYRX_VHT_SIG_A_E:
  499. {
  500. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  501. HAL_RX_OFFSET(UNIFIED_PHYRX_VHT_SIG_A_0,
  502. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  503. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_1,
  504. SU_MU_CODING);
  505. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  506. 1 : 0;
  507. group_id = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_0, GROUP_ID);
  508. ppdu_info->rx_status.vht_flag_values5 = group_id;
  509. ppdu_info->rx_status.mcs = HAL_RX_GET(vht_sig_a_info,
  510. VHT_SIG_A_INFO_1, MCS);
  511. ppdu_info->rx_status.sgi = HAL_RX_GET(vht_sig_a_info,
  512. VHT_SIG_A_INFO_1, GI_SETTING);
  513. switch (hal->target_type) {
  514. case TARGET_TYPE_QCA8074:
  515. case TARGET_TYPE_QCA8074V2:
  516. case TARGET_TYPE_QCA6018:
  517. ppdu_info->rx_status.is_stbc =
  518. HAL_RX_GET(vht_sig_a_info,
  519. VHT_SIG_A_INFO_0, STBC);
  520. value = HAL_RX_GET(vht_sig_a_info,
  521. VHT_SIG_A_INFO_0, N_STS);
  522. if (ppdu_info->rx_status.is_stbc && (value > 0))
  523. value = ((value + 1) >> 1) - 1;
  524. ppdu_info->rx_status.nss =
  525. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  526. break;
  527. case TARGET_TYPE_QCA6290:
  528. #if !defined(QCA_WIFI_QCA6290_11AX)
  529. ppdu_info->rx_status.is_stbc =
  530. HAL_RX_GET(vht_sig_a_info,
  531. VHT_SIG_A_INFO_0, STBC);
  532. value = HAL_RX_GET(vht_sig_a_info,
  533. VHT_SIG_A_INFO_0, N_STS);
  534. if (ppdu_info->rx_status.is_stbc && (value > 0))
  535. value = ((value + 1) >> 1) - 1;
  536. ppdu_info->rx_status.nss =
  537. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  538. #else
  539. ppdu_info->rx_status.nss = 0;
  540. #endif
  541. break;
  542. #ifdef QCA_WIFI_QCA6390
  543. case TARGET_TYPE_QCA6390:
  544. ppdu_info->rx_status.nss = 0;
  545. break;
  546. #endif
  547. default:
  548. break;
  549. }
  550. ppdu_info->rx_status.vht_flag_values3[0] =
  551. (((ppdu_info->rx_status.mcs) << 4)
  552. | ppdu_info->rx_status.nss);
  553. ppdu_info->rx_status.bw = HAL_RX_GET(vht_sig_a_info,
  554. VHT_SIG_A_INFO_0, BANDWIDTH);
  555. ppdu_info->rx_status.vht_flag_values2 =
  556. ppdu_info->rx_status.bw;
  557. ppdu_info->rx_status.vht_flag_values4 =
  558. HAL_RX_GET(vht_sig_a_info,
  559. VHT_SIG_A_INFO_1, SU_MU_CODING);
  560. ppdu_info->rx_status.beamformed = HAL_RX_GET(vht_sig_a_info,
  561. VHT_SIG_A_INFO_1, BEAMFORMED);
  562. if (group_id == 0 || group_id == 63)
  563. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  564. else
  565. ppdu_info->rx_status.reception_type =
  566. HAL_RX_TYPE_MU_MIMO;
  567. break;
  568. }
  569. case WIFIPHYRX_HE_SIG_A_SU_E:
  570. {
  571. uint8_t *he_sig_a_su_info = (uint8_t *)rx_tlv +
  572. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_SU_0,
  573. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS);
  574. ppdu_info->rx_status.he_flags = 1;
  575. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  576. FORMAT_INDICATION);
  577. if (value == 0) {
  578. ppdu_info->rx_status.he_data1 =
  579. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  580. } else {
  581. ppdu_info->rx_status.he_data1 =
  582. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  583. }
  584. /* data1 */
  585. ppdu_info->rx_status.he_data1 |=
  586. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  587. QDF_MON_STATUS_HE_BEAM_CHANGE_KNOWN |
  588. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  589. QDF_MON_STATUS_HE_MCS_KNOWN |
  590. QDF_MON_STATUS_HE_DCM_KNOWN |
  591. QDF_MON_STATUS_HE_CODING_KNOWN |
  592. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  593. QDF_MON_STATUS_HE_STBC_KNOWN |
  594. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  595. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  596. /* data2 */
  597. ppdu_info->rx_status.he_data2 =
  598. QDF_MON_STATUS_HE_GI_KNOWN;
  599. ppdu_info->rx_status.he_data2 |=
  600. QDF_MON_STATUS_TXBF_KNOWN |
  601. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  602. QDF_MON_STATUS_TXOP_KNOWN |
  603. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  604. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  605. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  606. /* data3 */
  607. value = HAL_RX_GET(he_sig_a_su_info,
  608. HE_SIG_A_SU_INFO_0, BSS_COLOR_ID);
  609. ppdu_info->rx_status.he_data3 = value;
  610. value = HAL_RX_GET(he_sig_a_su_info,
  611. HE_SIG_A_SU_INFO_0, BEAM_CHANGE);
  612. value = value << QDF_MON_STATUS_BEAM_CHANGE_SHIFT;
  613. ppdu_info->rx_status.he_data3 |= value;
  614. value = HAL_RX_GET(he_sig_a_su_info,
  615. HE_SIG_A_SU_INFO_0, DL_UL_FLAG);
  616. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  617. ppdu_info->rx_status.he_data3 |= value;
  618. value = HAL_RX_GET(he_sig_a_su_info,
  619. HE_SIG_A_SU_INFO_0, TRANSMIT_MCS);
  620. ppdu_info->rx_status.mcs = value;
  621. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  622. ppdu_info->rx_status.he_data3 |= value;
  623. value = HAL_RX_GET(he_sig_a_su_info,
  624. HE_SIG_A_SU_INFO_0, DCM);
  625. he_dcm = value;
  626. value = value << QDF_MON_STATUS_DCM_SHIFT;
  627. ppdu_info->rx_status.he_data3 |= value;
  628. value = HAL_RX_GET(he_sig_a_su_info,
  629. HE_SIG_A_SU_INFO_1, CODING);
  630. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  631. 1 : 0;
  632. value = value << QDF_MON_STATUS_CODING_SHIFT;
  633. ppdu_info->rx_status.he_data3 |= value;
  634. value = HAL_RX_GET(he_sig_a_su_info,
  635. HE_SIG_A_SU_INFO_1,
  636. LDPC_EXTRA_SYMBOL);
  637. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  638. ppdu_info->rx_status.he_data3 |= value;
  639. value = HAL_RX_GET(he_sig_a_su_info,
  640. HE_SIG_A_SU_INFO_1, STBC);
  641. he_stbc = value;
  642. value = value << QDF_MON_STATUS_STBC_SHIFT;
  643. ppdu_info->rx_status.he_data3 |= value;
  644. /* data4 */
  645. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  646. SPATIAL_REUSE);
  647. ppdu_info->rx_status.he_data4 = value;
  648. /* data5 */
  649. value = HAL_RX_GET(he_sig_a_su_info,
  650. HE_SIG_A_SU_INFO_0, TRANSMIT_BW);
  651. ppdu_info->rx_status.he_data5 = value;
  652. ppdu_info->rx_status.bw = value;
  653. value = HAL_RX_GET(he_sig_a_su_info,
  654. HE_SIG_A_SU_INFO_0, CP_LTF_SIZE);
  655. switch (value) {
  656. case 0:
  657. he_gi = HE_GI_0_8;
  658. he_ltf = HE_LTF_1_X;
  659. break;
  660. case 1:
  661. he_gi = HE_GI_0_8;
  662. he_ltf = HE_LTF_2_X;
  663. break;
  664. case 2:
  665. he_gi = HE_GI_1_6;
  666. he_ltf = HE_LTF_2_X;
  667. break;
  668. case 3:
  669. if (he_dcm && he_stbc) {
  670. he_gi = HE_GI_0_8;
  671. he_ltf = HE_LTF_4_X;
  672. } else {
  673. he_gi = HE_GI_3_2;
  674. he_ltf = HE_LTF_4_X;
  675. }
  676. break;
  677. }
  678. ppdu_info->rx_status.sgi = he_gi;
  679. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  680. ppdu_info->rx_status.he_data5 |= value;
  681. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  682. ppdu_info->rx_status.ltf_size = he_ltf;
  683. ppdu_info->rx_status.he_data5 |= value;
  684. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  685. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  686. ppdu_info->rx_status.he_data5 |= value;
  687. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  688. PACKET_EXTENSION_A_FACTOR);
  689. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  690. ppdu_info->rx_status.he_data5 |= value;
  691. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1, TXBF);
  692. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  693. ppdu_info->rx_status.he_data5 |= value;
  694. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  695. PACKET_EXTENSION_PE_DISAMBIGUITY);
  696. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  697. ppdu_info->rx_status.he_data5 |= value;
  698. /* data6 */
  699. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  700. value++;
  701. ppdu_info->rx_status.nss = value;
  702. ppdu_info->rx_status.he_data6 = value;
  703. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  704. DOPPLER_INDICATION);
  705. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  706. ppdu_info->rx_status.he_data6 |= value;
  707. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  708. TXOP_DURATION);
  709. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  710. ppdu_info->rx_status.he_data6 |= value;
  711. ppdu_info->rx_status.beamformed = HAL_RX_GET(he_sig_a_su_info,
  712. HE_SIG_A_SU_INFO_1, TXBF);
  713. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  714. break;
  715. }
  716. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  717. {
  718. uint8_t *he_sig_a_mu_dl_info = (uint8_t *)rx_tlv +
  719. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_MU_DL_0,
  720. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS);
  721. ppdu_info->rx_status.he_mu_flags = 1;
  722. /* HE Flags */
  723. /*data1*/
  724. ppdu_info->rx_status.he_data1 =
  725. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  726. ppdu_info->rx_status.he_data1 |=
  727. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  728. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  729. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  730. QDF_MON_STATUS_HE_STBC_KNOWN |
  731. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  732. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  733. /* data2 */
  734. ppdu_info->rx_status.he_data2 =
  735. QDF_MON_STATUS_HE_GI_KNOWN;
  736. ppdu_info->rx_status.he_data2 |=
  737. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  738. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  739. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  740. QDF_MON_STATUS_TXOP_KNOWN |
  741. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  742. /*data3*/
  743. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  744. HE_SIG_A_MU_DL_INFO_0, BSS_COLOR_ID);
  745. ppdu_info->rx_status.he_data3 = value;
  746. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  747. HE_SIG_A_MU_DL_INFO_0, DL_UL_FLAG);
  748. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  749. ppdu_info->rx_status.he_data3 |= value;
  750. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  751. HE_SIG_A_MU_DL_INFO_1,
  752. LDPC_EXTRA_SYMBOL);
  753. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  754. ppdu_info->rx_status.he_data3 |= value;
  755. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  756. HE_SIG_A_MU_DL_INFO_1, STBC);
  757. he_stbc = value;
  758. value = value << QDF_MON_STATUS_STBC_SHIFT;
  759. ppdu_info->rx_status.he_data3 |= value;
  760. /*data4*/
  761. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  762. SPATIAL_REUSE);
  763. ppdu_info->rx_status.he_data4 = value;
  764. /*data5*/
  765. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  766. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  767. ppdu_info->rx_status.he_data5 = value;
  768. ppdu_info->rx_status.bw = value;
  769. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  770. HE_SIG_A_MU_DL_INFO_0, CP_LTF_SIZE);
  771. switch (value) {
  772. case 0:
  773. he_gi = HE_GI_0_8;
  774. he_ltf = HE_LTF_4_X;
  775. break;
  776. case 1:
  777. he_gi = HE_GI_0_8;
  778. he_ltf = HE_LTF_2_X;
  779. break;
  780. case 2:
  781. he_gi = HE_GI_1_6;
  782. he_ltf = HE_LTF_2_X;
  783. break;
  784. case 3:
  785. he_gi = HE_GI_3_2;
  786. he_ltf = HE_LTF_4_X;
  787. break;
  788. }
  789. ppdu_info->rx_status.sgi = he_gi;
  790. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  791. ppdu_info->rx_status.he_data5 |= value;
  792. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  793. ppdu_info->rx_status.he_data5 |= value;
  794. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  795. HE_SIG_A_MU_DL_INFO_1, NUM_LTF_SYMBOLS);
  796. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  797. ppdu_info->rx_status.he_data5 |= value;
  798. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  799. PACKET_EXTENSION_A_FACTOR);
  800. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  801. ppdu_info->rx_status.he_data5 |= value;
  802. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  803. PACKET_EXTENSION_PE_DISAMBIGUITY);
  804. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  805. ppdu_info->rx_status.he_data5 |= value;
  806. /*data6*/
  807. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  808. DOPPLER_INDICATION);
  809. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  810. ppdu_info->rx_status.he_data6 |= value;
  811. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  812. TXOP_DURATION);
  813. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  814. ppdu_info->rx_status.he_data6 |= value;
  815. /* HE-MU Flags */
  816. /* HE-MU-flags1 */
  817. ppdu_info->rx_status.he_flags1 =
  818. QDF_MON_STATUS_SIG_B_MCS_KNOWN |
  819. QDF_MON_STATUS_SIG_B_DCM_KNOWN |
  820. QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_1_KNOWN |
  821. QDF_MON_STATUS_SIG_B_SYM_NUM_KNOWN |
  822. QDF_MON_STATUS_RU_0_KNOWN;
  823. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  824. HE_SIG_A_MU_DL_INFO_0, MCS_OF_SIG_B);
  825. ppdu_info->rx_status.he_flags1 |= value;
  826. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  827. HE_SIG_A_MU_DL_INFO_0, DCM_OF_SIG_B);
  828. value = value << QDF_MON_STATUS_DCM_FLAG_1_SHIFT;
  829. ppdu_info->rx_status.he_flags1 |= value;
  830. /* HE-MU-flags2 */
  831. ppdu_info->rx_status.he_flags2 =
  832. QDF_MON_STATUS_BW_KNOWN;
  833. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  834. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  835. ppdu_info->rx_status.he_flags2 |= value;
  836. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  837. HE_SIG_A_MU_DL_INFO_0, COMP_MODE_SIG_B);
  838. value = value << QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_2_SHIFT;
  839. ppdu_info->rx_status.he_flags2 |= value;
  840. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  841. HE_SIG_A_MU_DL_INFO_0, NUM_SIG_B_SYMBOLS);
  842. value = value - 1;
  843. value = value << QDF_MON_STATUS_NUM_SIG_B_SYMBOLS_SHIFT;
  844. ppdu_info->rx_status.he_flags2 |= value;
  845. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  846. break;
  847. }
  848. case WIFIPHYRX_HE_SIG_B1_MU_E:
  849. {
  850. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  851. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B1_MU_0,
  852. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS);
  853. ppdu_info->rx_status.he_sig_b_common_known |=
  854. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  855. /* TODO: Check on the availability of other fields in
  856. * sig_b_common
  857. */
  858. value = HAL_RX_GET(he_sig_b1_mu_info,
  859. HE_SIG_B1_MU_INFO_0, RU_ALLOCATION);
  860. ppdu_info->rx_status.he_RU[0] = value;
  861. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  862. break;
  863. }
  864. case WIFIPHYRX_HE_SIG_B2_MU_E:
  865. {
  866. uint8_t *he_sig_b2_mu_info = (uint8_t *)rx_tlv +
  867. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_MU_0,
  868. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS);
  869. /*
  870. * Not all "HE" fields can be updated from
  871. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  872. * to populate rest of the "HE" fields for MU scenarios.
  873. */
  874. /* HE-data1 */
  875. ppdu_info->rx_status.he_data1 |=
  876. QDF_MON_STATUS_HE_MCS_KNOWN |
  877. QDF_MON_STATUS_HE_CODING_KNOWN;
  878. /* HE-data2 */
  879. /* HE-data3 */
  880. value = HAL_RX_GET(he_sig_b2_mu_info,
  881. HE_SIG_B2_MU_INFO_0, STA_MCS);
  882. ppdu_info->rx_status.mcs = value;
  883. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  884. ppdu_info->rx_status.he_data3 |= value;
  885. value = HAL_RX_GET(he_sig_b2_mu_info,
  886. HE_SIG_B2_MU_INFO_0, STA_CODING);
  887. value = value << QDF_MON_STATUS_CODING_SHIFT;
  888. ppdu_info->rx_status.he_data3 |= value;
  889. /* HE-data4 */
  890. value = HAL_RX_GET(he_sig_b2_mu_info,
  891. HE_SIG_B2_MU_INFO_0, STA_ID);
  892. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  893. ppdu_info->rx_status.he_data4 |= value;
  894. /* HE-data5 */
  895. /* HE-data6 */
  896. value = HAL_RX_GET(he_sig_b2_mu_info,
  897. HE_SIG_B2_MU_INFO_0, NSTS);
  898. /* value n indicates n+1 spatial streams */
  899. value++;
  900. ppdu_info->rx_status.nss = value;
  901. ppdu_info->rx_status.he_data6 |= value;
  902. break;
  903. }
  904. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  905. {
  906. uint8_t *he_sig_b2_ofdma_info =
  907. (uint8_t *)rx_tlv +
  908. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0,
  909. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS);
  910. /*
  911. * Not all "HE" fields can be updated from
  912. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  913. * to populate rest of "HE" fields for MU OFDMA scenarios.
  914. */
  915. /* HE-data1 */
  916. ppdu_info->rx_status.he_data1 |=
  917. QDF_MON_STATUS_HE_MCS_KNOWN |
  918. QDF_MON_STATUS_HE_DCM_KNOWN |
  919. QDF_MON_STATUS_HE_CODING_KNOWN;
  920. /* HE-data2 */
  921. ppdu_info->rx_status.he_data2 |=
  922. QDF_MON_STATUS_TXBF_KNOWN;
  923. /* HE-data3 */
  924. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  925. HE_SIG_B2_OFDMA_INFO_0, STA_MCS);
  926. ppdu_info->rx_status.mcs = value;
  927. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  928. ppdu_info->rx_status.he_data3 |= value;
  929. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  930. HE_SIG_B2_OFDMA_INFO_0, STA_DCM);
  931. he_dcm = value;
  932. value = value << QDF_MON_STATUS_DCM_SHIFT;
  933. ppdu_info->rx_status.he_data3 |= value;
  934. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  935. HE_SIG_B2_OFDMA_INFO_0, STA_CODING);
  936. value = value << QDF_MON_STATUS_CODING_SHIFT;
  937. ppdu_info->rx_status.he_data3 |= value;
  938. /* HE-data4 */
  939. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  940. HE_SIG_B2_OFDMA_INFO_0, STA_ID);
  941. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  942. ppdu_info->rx_status.he_data4 |= value;
  943. /* HE-data5 */
  944. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  945. HE_SIG_B2_OFDMA_INFO_0, TXBF);
  946. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  947. ppdu_info->rx_status.he_data5 |= value;
  948. /* HE-data6 */
  949. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  950. HE_SIG_B2_OFDMA_INFO_0, NSTS);
  951. /* value n indicates n+1 spatial streams */
  952. value++;
  953. ppdu_info->rx_status.nss = value;
  954. ppdu_info->rx_status.he_data6 |= value;
  955. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  956. break;
  957. }
  958. case WIFIPHYRX_RSSI_LEGACY_E:
  959. {
  960. uint8_t reception_type;
  961. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  962. HAL_RX_OFFSET(UNIFIED_PHYRX_RSSI_LEGACY_19,
  963. RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS);
  964. ppdu_info->rx_status.rssi_comb = HAL_RX_GET(rx_tlv,
  965. PHYRX_RSSI_LEGACY_35, RSSI_COMB);
  966. ppdu_info->rx_status.bw = hal->ops->hal_rx_get_tlv(rx_tlv);
  967. ppdu_info->rx_status.he_re = 0;
  968. reception_type = HAL_RX_GET(rx_tlv,
  969. PHYRX_RSSI_LEGACY_0,
  970. RECEPTION_TYPE);
  971. switch (reception_type) {
  972. case QDF_RECEPTION_TYPE_ULOFMDA:
  973. ppdu_info->rx_status.ulofdma_flag = 1;
  974. ppdu_info->rx_status.he_data1 =
  975. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  976. break;
  977. case QDF_RECEPTION_TYPE_ULMIMO:
  978. ppdu_info->rx_status.he_data1 =
  979. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  980. break;
  981. default:
  982. break;
  983. }
  984. value = HAL_RX_GET(rssi_info_tlv,
  985. RECEIVE_RSSI_INFO_0, RSSI_PRI20_CHAIN0);
  986. ppdu_info->rx_status.rssi[0] = value;
  987. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  988. "RSSI_PRI20_CHAIN0: %d\n", value);
  989. value = HAL_RX_GET(rssi_info_tlv,
  990. RECEIVE_RSSI_INFO_2, RSSI_PRI20_CHAIN1);
  991. ppdu_info->rx_status.rssi[1] = value;
  992. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  993. "RSSI_PRI20_CHAIN1: %d\n", value);
  994. value = HAL_RX_GET(rssi_info_tlv,
  995. RECEIVE_RSSI_INFO_4, RSSI_PRI20_CHAIN2);
  996. ppdu_info->rx_status.rssi[2] = value;
  997. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  998. "RSSI_PRI20_CHAIN2: %d\n", value);
  999. value = HAL_RX_GET(rssi_info_tlv,
  1000. RECEIVE_RSSI_INFO_6, RSSI_PRI20_CHAIN3);
  1001. ppdu_info->rx_status.rssi[3] = value;
  1002. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1003. "RSSI_PRI20_CHAIN3: %d\n", value);
  1004. value = HAL_RX_GET(rssi_info_tlv,
  1005. RECEIVE_RSSI_INFO_8, RSSI_PRI20_CHAIN4);
  1006. ppdu_info->rx_status.rssi[4] = value;
  1007. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1008. "RSSI_PRI20_CHAIN4: %d\n", value);
  1009. value = HAL_RX_GET(rssi_info_tlv,
  1010. RECEIVE_RSSI_INFO_10, RSSI_PRI20_CHAIN5);
  1011. ppdu_info->rx_status.rssi[5] = value;
  1012. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1013. "RSSI_PRI20_CHAIN5: %d\n", value);
  1014. value = HAL_RX_GET(rssi_info_tlv,
  1015. RECEIVE_RSSI_INFO_12, RSSI_PRI20_CHAIN6);
  1016. ppdu_info->rx_status.rssi[6] = value;
  1017. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1018. "RSSI_PRI20_CHAIN1: %d\n", value);
  1019. value = HAL_RX_GET(rssi_info_tlv,
  1020. RECEIVE_RSSI_INFO_14, RSSI_PRI20_CHAIN7);
  1021. ppdu_info->rx_status.rssi[7] = value;
  1022. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1023. "RSSI_PRI20_CHAIN7: %d\n", value);
  1024. break;
  1025. }
  1026. case WIFIPHYRX_OTHER_RECEIVE_INFO_E:
  1027. hal_rx_proc_phyrx_other_receive_info_tlv(hal, rx_tlv_hdr,
  1028. ppdu_info);
  1029. break;
  1030. case WIFIRX_HEADER_E:
  1031. ppdu_info->msdu_info.first_msdu_payload = rx_tlv;
  1032. ppdu_info->msdu_info.payload_len = tlv_len;
  1033. ppdu_info->user_id = user_id;
  1034. ppdu_info->hdr_len = tlv_len;
  1035. ppdu_info->data = rx_tlv;
  1036. ppdu_info->data += 4;
  1037. return HAL_TLV_STATUS_HEADER;
  1038. case WIFIRX_MPDU_START_E:
  1039. {
  1040. uint8_t *rx_mpdu_start =
  1041. (uint8_t *)rx_tlv + HAL_RX_OFFSET(UNIFIED_RX_MPDU_START_0,
  1042. RX_MPDU_INFO_RX_MPDU_INFO_DETAILS);
  1043. uint32_t ppdu_id = HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0,
  1044. PHY_PPDU_ID);
  1045. uint8_t filter_category = 0;
  1046. ppdu_info->nac_info.fc_valid =
  1047. HAL_RX_GET(rx_mpdu_start,
  1048. RX_MPDU_INFO_2,
  1049. MPDU_FRAME_CONTROL_VALID);
  1050. ppdu_info->nac_info.to_ds_flag =
  1051. HAL_RX_GET(rx_mpdu_start,
  1052. RX_MPDU_INFO_2,
  1053. TO_DS);
  1054. ppdu_info->nac_info.frame_control =
  1055. HAL_RX_GET(rx_mpdu_start,
  1056. RX_MPDU_INFO_14,
  1057. MPDU_FRAME_CONTROL_FIELD);
  1058. ppdu_info->nac_info.mac_addr2_valid =
  1059. HAL_RX_GET(rx_mpdu_start,
  1060. RX_MPDU_INFO_2,
  1061. MAC_ADDR_AD2_VALID);
  1062. *(uint16_t *)&ppdu_info->nac_info.mac_addr2[0] =
  1063. HAL_RX_GET(rx_mpdu_start,
  1064. RX_MPDU_INFO_16,
  1065. MAC_ADDR_AD2_15_0);
  1066. *(uint32_t *)&ppdu_info->nac_info.mac_addr2[2] =
  1067. HAL_RX_GET(rx_mpdu_start,
  1068. RX_MPDU_INFO_17,
  1069. MAC_ADDR_AD2_47_16);
  1070. if (ppdu_info->rx_status.prev_ppdu_id != ppdu_id) {
  1071. ppdu_info->rx_status.prev_ppdu_id = ppdu_id;
  1072. ppdu_info->rx_status.ppdu_len =
  1073. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  1074. MPDU_LENGTH);
  1075. } else {
  1076. ppdu_info->rx_status.ppdu_len +=
  1077. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  1078. MPDU_LENGTH);
  1079. }
  1080. filter_category = HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0,
  1081. RXPCU_MPDU_FILTER_IN_CATEGORY);
  1082. if (filter_category == 0)
  1083. ppdu_info->rx_status.rxpcu_filter_pass = 1;
  1084. else if (filter_category == 1)
  1085. ppdu_info->rx_status.monitor_direct_used = 1;
  1086. break;
  1087. }
  1088. case WIFIRX_MPDU_END_E:
  1089. ppdu_info->user_id = user_id;
  1090. ppdu_info->fcs_err =
  1091. HAL_RX_GET(rx_tlv, RX_MPDU_END_1,
  1092. FCS_ERR);
  1093. return HAL_TLV_STATUS_MPDU_END;
  1094. case WIFIRX_MSDU_END_E:
  1095. ppdu_info->rx_msdu_info[user_id].cce_metadata =
  1096. HAL_RX_MSDU_END_CCE_METADATA_GET(rx_tlv);
  1097. return HAL_TLV_STATUS_MSDU_END;
  1098. case 0:
  1099. return HAL_TLV_STATUS_PPDU_DONE;
  1100. default:
  1101. if (hal_rx_handle_other_tlvs(tlv_tag, rx_tlv, ppdu_info))
  1102. unhandled = false;
  1103. else
  1104. unhandled = true;
  1105. break;
  1106. }
  1107. if (!unhandled)
  1108. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1109. "%s TLV type: %d, TLV len:%d %s",
  1110. __func__, tlv_tag, tlv_len,
  1111. unhandled == true ? "unhandled" : "");
  1112. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1113. rx_tlv, tlv_len);
  1114. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1115. }
  1116. /**
  1117. * hal_reo_status_get_header_generic - Process reo desc info
  1118. * @d - Pointer to reo descriptior
  1119. * @b - tlv type info
  1120. * @h1 - Pointer to hal_reo_status_header where info to be stored
  1121. *
  1122. * Return - none.
  1123. *
  1124. */
  1125. static void hal_reo_status_get_header_generic(uint32_t *d, int b, void *h1)
  1126. {
  1127. uint32_t val1 = 0;
  1128. struct hal_reo_status_header *h =
  1129. (struct hal_reo_status_header *)h1;
  1130. switch (b) {
  1131. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1132. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  1133. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1134. break;
  1135. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1136. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  1137. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1138. break;
  1139. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1140. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  1141. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1142. break;
  1143. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1144. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  1145. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1146. break;
  1147. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1148. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  1149. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1150. break;
  1151. case HAL_REO_DESC_THRES_STATUS_TLV:
  1152. val1 = d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  1153. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1154. break;
  1155. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1156. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  1157. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1158. break;
  1159. default:
  1160. pr_err("ERROR: Unknown tlv\n");
  1161. break;
  1162. }
  1163. h->cmd_num =
  1164. HAL_GET_FIELD(
  1165. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  1166. val1);
  1167. h->exec_time =
  1168. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1169. CMD_EXECUTION_TIME, val1);
  1170. h->status =
  1171. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1172. REO_CMD_EXECUTION_STATUS, val1);
  1173. switch (b) {
  1174. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1175. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  1176. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1177. break;
  1178. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1179. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  1180. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1181. break;
  1182. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1183. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  1184. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1185. break;
  1186. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1187. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1188. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1189. break;
  1190. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1191. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1192. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1193. break;
  1194. case HAL_REO_DESC_THRES_STATUS_TLV:
  1195. val1 = d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1196. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1197. break;
  1198. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1199. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1200. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1201. break;
  1202. default:
  1203. pr_err("ERROR: Unknown tlv\n");
  1204. break;
  1205. }
  1206. h->tstamp =
  1207. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1208. }
  1209. /**
  1210. * hal_reo_setup - Initialize HW REO block
  1211. *
  1212. * @hal_soc: Opaque HAL SOC handle
  1213. * @reo_params: parameters needed by HAL for REO config
  1214. */
  1215. static void hal_reo_setup_generic(void *hal_soc,
  1216. void *reoparams)
  1217. {
  1218. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  1219. uint32_t reg_val;
  1220. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1221. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1222. SEQ_WCSS_UMAC_REO_REG_OFFSET));
  1223. reg_val &= ~(HWIO_REO_R0_GENERAL_ENABLE_FRAGMENT_DEST_RING_BMSK |
  1224. HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK |
  1225. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK);
  1226. reg_val |= HAL_SM(HWIO_REO_R0_GENERAL_ENABLE,
  1227. FRAGMENT_DEST_RING, reo_params->frag_dst_ring) |
  1228. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, AGING_LIST_ENABLE, 1) |
  1229. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, AGING_FLUSH_ENABLE, 1);
  1230. HAL_REG_WRITE(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1231. SEQ_WCSS_UMAC_REO_REG_OFFSET), reg_val);
  1232. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1233. /* TODO: Setup destination ring mapping if enabled */
  1234. /* TODO: Error destination ring setting is left to default.
  1235. * Default setting is to send all errors to release ring.
  1236. */
  1237. HAL_REG_WRITE(soc,
  1238. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  1239. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1240. HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000);
  1241. HAL_REG_WRITE(soc,
  1242. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  1243. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1244. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1245. HAL_REG_WRITE(soc,
  1246. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  1247. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1248. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1249. HAL_REG_WRITE(soc,
  1250. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  1251. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1252. (HAL_DEFAULT_VO_REO_TIMEOUT_MS * 1000));
  1253. /*
  1254. * When hash based routing is enabled, routing of the rx packet
  1255. * is done based on the following value: 1 _ _ _ _ The last 4
  1256. * bits are based on hash[3:0]. This means the possible values
  1257. * are 0x10 to 0x1f. This value is used to look-up the
  1258. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1259. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1260. * registers need to be configured to set-up the 16 entries to
  1261. * map the hash values to a ring number. There are 3 bits per
  1262. * hash entry – which are mapped as follows:
  1263. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1264. * 7: NOT_USED.
  1265. */
  1266. if (reo_params->rx_hash_enabled) {
  1267. HAL_REG_WRITE(soc,
  1268. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1269. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1270. reo_params->remap1);
  1271. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1272. FL("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x"),
  1273. HAL_REG_READ(soc,
  1274. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1275. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1276. HAL_REG_WRITE(soc,
  1277. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1278. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1279. reo_params->remap2);
  1280. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1281. FL("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x"),
  1282. HAL_REG_READ(soc,
  1283. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1284. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1285. }
  1286. /* TODO: Check if the following registers shoould be setup by host:
  1287. * AGING_CONTROL
  1288. * HIGH_MEMORY_THRESHOLD
  1289. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1290. * GLOBAL_LINK_DESC_COUNT_CTRL
  1291. */
  1292. }
  1293. /**
  1294. * hal_get_hw_hptp_generic() - Get HW head and tail pointer value for any ring
  1295. * @hal_soc: Opaque HAL SOC handle
  1296. * @hal_ring: Source ring pointer
  1297. * @headp: Head Pointer
  1298. * @tailp: Tail Pointer
  1299. * @ring: Ring type
  1300. *
  1301. * Return: Update tail pointer and head pointer in arguments.
  1302. */
  1303. static inline
  1304. void hal_get_hw_hptp_generic(struct hal_soc *soc, void *hal_ring,
  1305. uint32_t *headp, uint32_t *tailp,
  1306. uint8_t ring)
  1307. {
  1308. struct hal_srng *srng = (struct hal_srng *)hal_ring;
  1309. struct hal_hw_srng_config *ring_config;
  1310. enum hal_ring_type ring_type = (enum hal_ring_type)ring;
  1311. if (!soc || !srng) {
  1312. QDF_TRACE(QDF_MODULE_ID_HAL, QDF_TRACE_LEVEL_ERROR,
  1313. "%s: Context is Null", __func__);
  1314. return;
  1315. }
  1316. ring_config = HAL_SRNG_CONFIG(soc, ring_type);
  1317. if (!ring_config->lmac_ring) {
  1318. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  1319. *headp =
  1320. (SRNG_SRC_REG_READ(srng, HP)) / srng->entry_size;
  1321. *tailp =
  1322. (SRNG_SRC_REG_READ(srng, TP)) / srng->entry_size;
  1323. } else {
  1324. *headp =
  1325. (SRNG_DST_REG_READ(srng, HP)) / srng->entry_size;
  1326. *tailp =
  1327. (SRNG_DST_REG_READ(srng, TP)) / srng->entry_size;
  1328. }
  1329. }
  1330. }
  1331. /**
  1332. * hal_srng_src_hw_init - Private function to initialize SRNG
  1333. * source ring HW
  1334. * @hal_soc: HAL SOC handle
  1335. * @srng: SRNG ring pointer
  1336. */
  1337. static inline void hal_srng_src_hw_init_generic(void *halsoc,
  1338. struct hal_srng *srng)
  1339. {
  1340. struct hal_soc *hal = (struct hal_soc *)halsoc;
  1341. uint32_t reg_val = 0;
  1342. uint64_t tp_addr = 0;
  1343. HIF_DBG("%s: hw_init srng %d", __func__, srng->ring_id);
  1344. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1345. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_LSB,
  1346. srng->msi_addr & 0xffffffff);
  1347. reg_val = SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB, ADDR),
  1348. (uint64_t)(srng->msi_addr) >> 32) |
  1349. SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB,
  1350. MSI1_ENABLE), 1);
  1351. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1352. SRNG_SRC_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  1353. }
  1354. SRNG_SRC_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1355. reg_val = SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1356. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1357. SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_SIZE),
  1358. srng->entry_size * srng->num_entries);
  1359. SRNG_SRC_REG_WRITE(srng, BASE_MSB, reg_val);
  1360. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1361. SRNG_SRC_REG_WRITE(srng, ID, reg_val);
  1362. /**
  1363. * Interrupt setup:
  1364. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1365. * if level mode is required
  1366. */
  1367. reg_val = 0;
  1368. /*
  1369. * WAR - Hawkeye v1 has a hardware bug which requires timer value to be
  1370. * programmed in terms of 1us resolution instead of 8us resolution as
  1371. * given in MLD.
  1372. */
  1373. if (srng->intr_timer_thres_us) {
  1374. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1375. INTERRUPT_TIMER_THRESHOLD),
  1376. srng->intr_timer_thres_us);
  1377. /* For HK v2 this should be (srng->intr_timer_thres_us >> 3) */
  1378. }
  1379. if (srng->intr_batch_cntr_thres_entries) {
  1380. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1381. BATCH_COUNTER_THRESHOLD),
  1382. srng->intr_batch_cntr_thres_entries *
  1383. srng->entry_size);
  1384. }
  1385. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX0, reg_val);
  1386. reg_val = 0;
  1387. if (srng->flags & HAL_SRNG_LOW_THRES_INTR_ENABLE) {
  1388. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX1,
  1389. LOW_THRESHOLD), srng->u.src_ring.low_threshold);
  1390. }
  1391. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX1, reg_val);
  1392. /* As per HW team, TP_ADDR and HP_ADDR for Idle link ring should
  1393. * remain 0 to avoid some WBM stability issues. Remote head/tail
  1394. * pointers are not required since this ring is completely managed
  1395. * by WBM HW
  1396. */
  1397. reg_val = 0;
  1398. if (srng->ring_id != HAL_SRNG_WBM_IDLE_LINK) {
  1399. tp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1400. ((unsigned long)(srng->u.src_ring.tp_addr) -
  1401. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1402. SRNG_SRC_REG_WRITE(srng, TP_ADDR_LSB, tp_addr & 0xffffffff);
  1403. SRNG_SRC_REG_WRITE(srng, TP_ADDR_MSB, tp_addr >> 32);
  1404. } else {
  1405. reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, RING_ID_DISABLE), 1);
  1406. }
  1407. /* Initilaize head and tail pointers to indicate ring is empty */
  1408. SRNG_SRC_REG_WRITE(srng, HP, 0);
  1409. SRNG_SRC_REG_WRITE(srng, TP, 0);
  1410. *(srng->u.src_ring.tp_addr) = 0;
  1411. reg_val |= ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1412. SRNG_SM(SRNG_SRC_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1413. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1414. SRNG_SM(SRNG_SRC_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1415. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1416. SRNG_SM(SRNG_SRC_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1417. /* Loop count is not used for SRC rings */
  1418. reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, LOOPCNT_DISABLE), 1);
  1419. /*
  1420. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1421. * todo: update fw_api and replace with above line
  1422. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1423. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1424. */
  1425. reg_val |= 0x40;
  1426. SRNG_SRC_REG_WRITE(srng, MISC, reg_val);
  1427. }
  1428. /**
  1429. * hal_srng_dst_hw_init - Private function to initialize SRNG
  1430. * destination ring HW
  1431. * @hal_soc: HAL SOC handle
  1432. * @srng: SRNG ring pointer
  1433. */
  1434. static inline void hal_srng_dst_hw_init_generic(void *halsoc,
  1435. struct hal_srng *srng)
  1436. {
  1437. struct hal_soc *hal = (struct hal_soc *)halsoc;
  1438. uint32_t reg_val = 0;
  1439. uint64_t hp_addr = 0;
  1440. HIF_DBG("%s: hw_init srng %d", __func__, srng->ring_id);
  1441. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1442. SRNG_DST_REG_WRITE(srng, MSI1_BASE_LSB,
  1443. srng->msi_addr & 0xffffffff);
  1444. reg_val = SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB, ADDR),
  1445. (uint64_t)(srng->msi_addr) >> 32) |
  1446. SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB,
  1447. MSI1_ENABLE), 1);
  1448. SRNG_DST_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1449. SRNG_DST_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  1450. }
  1451. SRNG_DST_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1452. reg_val = SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1453. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1454. SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_SIZE),
  1455. srng->entry_size * srng->num_entries);
  1456. SRNG_DST_REG_WRITE(srng, BASE_MSB, reg_val);
  1457. reg_val = SRNG_SM(SRNG_DST_FLD(ID, RING_ID), srng->ring_id) |
  1458. SRNG_SM(SRNG_DST_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1459. SRNG_DST_REG_WRITE(srng, ID, reg_val);
  1460. /**
  1461. * Interrupt setup:
  1462. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1463. * if level mode is required
  1464. */
  1465. reg_val = 0;
  1466. if (srng->intr_timer_thres_us) {
  1467. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1468. INTERRUPT_TIMER_THRESHOLD),
  1469. srng->intr_timer_thres_us >> 3);
  1470. }
  1471. if (srng->intr_batch_cntr_thres_entries) {
  1472. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1473. BATCH_COUNTER_THRESHOLD),
  1474. srng->intr_batch_cntr_thres_entries *
  1475. srng->entry_size);
  1476. }
  1477. SRNG_DST_REG_WRITE(srng, PRODUCER_INT_SETUP, reg_val);
  1478. hp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1479. ((unsigned long)(srng->u.dst_ring.hp_addr) -
  1480. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1481. SRNG_DST_REG_WRITE(srng, HP_ADDR_LSB, hp_addr & 0xffffffff);
  1482. SRNG_DST_REG_WRITE(srng, HP_ADDR_MSB, hp_addr >> 32);
  1483. /* Initilaize head and tail pointers to indicate ring is empty */
  1484. SRNG_DST_REG_WRITE(srng, HP, 0);
  1485. SRNG_DST_REG_WRITE(srng, TP, 0);
  1486. *(srng->u.dst_ring.hp_addr) = 0;
  1487. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1488. SRNG_SM(SRNG_DST_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1489. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1490. SRNG_SM(SRNG_DST_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1491. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1492. SRNG_SM(SRNG_DST_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1493. /*
  1494. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1495. * todo: update fw_api and replace with above line
  1496. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1497. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1498. */
  1499. reg_val |= 0x40;
  1500. SRNG_DST_REG_WRITE(srng, MISC, reg_val);
  1501. }
  1502. #define HAL_RX_WBM_ERR_SRC_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1503. (WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  1504. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_MASK) >> \
  1505. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_LSB)
  1506. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1507. (WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET >> 2))) & \
  1508. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK) >> \
  1509. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB)
  1510. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1511. (WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET >> 2))) & \
  1512. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK) >> \
  1513. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB)
  1514. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  1515. (((*(((uint32_t *) wbm_desc) + \
  1516. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  1517. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  1518. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  1519. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  1520. (((*(((uint32_t *) wbm_desc) + \
  1521. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  1522. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  1523. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  1524. /**
  1525. * hal_rx_wbm_err_info_get_generic(): Retrieves WBM error code and reason and
  1526. * save it to hal_wbm_err_desc_info structure passed by caller
  1527. * @wbm_desc: wbm ring descriptor
  1528. * @wbm_er_info1: hal_wbm_err_desc_info structure, output parameter.
  1529. * Return: void
  1530. */
  1531. static inline void hal_rx_wbm_err_info_get_generic(void *wbm_desc,
  1532. void *wbm_er_info1)
  1533. {
  1534. struct hal_wbm_err_desc_info *wbm_er_info =
  1535. (struct hal_wbm_err_desc_info *)wbm_er_info1;
  1536. wbm_er_info->wbm_err_src = HAL_RX_WBM_ERR_SRC_GET(wbm_desc);
  1537. wbm_er_info->reo_psh_rsn = HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc);
  1538. wbm_er_info->reo_err_code = HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc);
  1539. wbm_er_info->rxdma_psh_rsn = HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc);
  1540. wbm_er_info->rxdma_err_code = HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc);
  1541. }
  1542. /**
  1543. * hal_tx_comp_get_release_reason_generic() - TQM Release reason
  1544. * @hal_desc: completion ring descriptor pointer
  1545. *
  1546. * This function will return the type of pointer - buffer or descriptor
  1547. *
  1548. * Return: buffer type
  1549. */
  1550. static inline uint8_t hal_tx_comp_get_release_reason_generic(void *hal_desc)
  1551. {
  1552. uint32_t comp_desc =
  1553. *(uint32_t *) (((uint8_t *) hal_desc) +
  1554. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_OFFSET);
  1555. return (comp_desc & WBM_RELEASE_RING_2_TQM_RELEASE_REASON_MASK) >>
  1556. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_LSB;
  1557. }
  1558. /**
  1559. * hal_rx_dump_mpdu_start_tlv_generic: dump RX mpdu_start TLV in structured
  1560. * human readable format.
  1561. * @mpdu_start: pointer the rx_attention TLV in pkt.
  1562. * @dbg_level: log level.
  1563. *
  1564. * Return: void
  1565. */
  1566. static inline void hal_rx_dump_mpdu_start_tlv_generic(void *mpdustart,
  1567. uint8_t dbg_level)
  1568. {
  1569. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  1570. struct rx_mpdu_info *mpdu_info =
  1571. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  1572. hal_verbose_debug(
  1573. "rx_mpdu_start tlv (1/5) - "
  1574. "rxpcu_mpdu_filter_in_category: %x "
  1575. "sw_frame_group_id: %x "
  1576. "ndp_frame: %x "
  1577. "phy_err: %x "
  1578. "phy_err_during_mpdu_header: %x "
  1579. "protocol_version_err: %x "
  1580. "ast_based_lookup_valid: %x "
  1581. "phy_ppdu_id: %x "
  1582. "ast_index: %x "
  1583. "sw_peer_id: %x "
  1584. "mpdu_frame_control_valid: %x "
  1585. "mpdu_duration_valid: %x "
  1586. "mac_addr_ad1_valid: %x "
  1587. "mac_addr_ad2_valid: %x "
  1588. "mac_addr_ad3_valid: %x "
  1589. "mac_addr_ad4_valid: %x "
  1590. "mpdu_sequence_control_valid: %x "
  1591. "mpdu_qos_control_valid: %x "
  1592. "mpdu_ht_control_valid: %x "
  1593. "frame_encryption_info_valid: %x ",
  1594. mpdu_info->rxpcu_mpdu_filter_in_category,
  1595. mpdu_info->sw_frame_group_id,
  1596. mpdu_info->ndp_frame,
  1597. mpdu_info->phy_err,
  1598. mpdu_info->phy_err_during_mpdu_header,
  1599. mpdu_info->protocol_version_err,
  1600. mpdu_info->ast_based_lookup_valid,
  1601. mpdu_info->phy_ppdu_id,
  1602. mpdu_info->ast_index,
  1603. mpdu_info->sw_peer_id,
  1604. mpdu_info->mpdu_frame_control_valid,
  1605. mpdu_info->mpdu_duration_valid,
  1606. mpdu_info->mac_addr_ad1_valid,
  1607. mpdu_info->mac_addr_ad2_valid,
  1608. mpdu_info->mac_addr_ad3_valid,
  1609. mpdu_info->mac_addr_ad4_valid,
  1610. mpdu_info->mpdu_sequence_control_valid,
  1611. mpdu_info->mpdu_qos_control_valid,
  1612. mpdu_info->mpdu_ht_control_valid,
  1613. mpdu_info->frame_encryption_info_valid);
  1614. hal_verbose_debug(
  1615. "rx_mpdu_start tlv (2/5) - "
  1616. "fr_ds: %x "
  1617. "to_ds: %x "
  1618. "encrypted: %x "
  1619. "mpdu_retry: %x "
  1620. "mpdu_sequence_number: %x "
  1621. "epd_en: %x "
  1622. "all_frames_shall_be_encrypted: %x "
  1623. "encrypt_type: %x "
  1624. "mesh_sta: %x "
  1625. "bssid_hit: %x "
  1626. "bssid_number: %x "
  1627. "tid: %x "
  1628. "pn_31_0: %x "
  1629. "pn_63_32: %x "
  1630. "pn_95_64: %x "
  1631. "pn_127_96: %x "
  1632. "peer_meta_data: %x "
  1633. "rxpt_classify_info.reo_destination_indication: %x "
  1634. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %x "
  1635. "rx_reo_queue_desc_addr_31_0: %x ",
  1636. mpdu_info->fr_ds,
  1637. mpdu_info->to_ds,
  1638. mpdu_info->encrypted,
  1639. mpdu_info->mpdu_retry,
  1640. mpdu_info->mpdu_sequence_number,
  1641. mpdu_info->epd_en,
  1642. mpdu_info->all_frames_shall_be_encrypted,
  1643. mpdu_info->encrypt_type,
  1644. mpdu_info->mesh_sta,
  1645. mpdu_info->bssid_hit,
  1646. mpdu_info->bssid_number,
  1647. mpdu_info->tid,
  1648. mpdu_info->pn_31_0,
  1649. mpdu_info->pn_63_32,
  1650. mpdu_info->pn_95_64,
  1651. mpdu_info->pn_127_96,
  1652. mpdu_info->peer_meta_data,
  1653. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  1654. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  1655. mpdu_info->rx_reo_queue_desc_addr_31_0);
  1656. hal_verbose_debug(
  1657. "rx_mpdu_start tlv (3/5) - "
  1658. "rx_reo_queue_desc_addr_39_32: %x "
  1659. "receive_queue_number: %x "
  1660. "pre_delim_err_warning: %x "
  1661. "first_delim_err: %x "
  1662. "key_id_octet: %x "
  1663. "new_peer_entry: %x "
  1664. "decrypt_needed: %x "
  1665. "decap_type: %x "
  1666. "rx_insert_vlan_c_tag_padding: %x "
  1667. "rx_insert_vlan_s_tag_padding: %x "
  1668. "strip_vlan_c_tag_decap: %x "
  1669. "strip_vlan_s_tag_decap: %x "
  1670. "pre_delim_count: %x "
  1671. "ampdu_flag: %x "
  1672. "bar_frame: %x "
  1673. "mpdu_length: %x "
  1674. "first_mpdu: %x "
  1675. "mcast_bcast: %x "
  1676. "ast_index_not_found: %x "
  1677. "ast_index_timeout: %x ",
  1678. mpdu_info->rx_reo_queue_desc_addr_39_32,
  1679. mpdu_info->receive_queue_number,
  1680. mpdu_info->pre_delim_err_warning,
  1681. mpdu_info->first_delim_err,
  1682. mpdu_info->key_id_octet,
  1683. mpdu_info->new_peer_entry,
  1684. mpdu_info->decrypt_needed,
  1685. mpdu_info->decap_type,
  1686. mpdu_info->rx_insert_vlan_c_tag_padding,
  1687. mpdu_info->rx_insert_vlan_s_tag_padding,
  1688. mpdu_info->strip_vlan_c_tag_decap,
  1689. mpdu_info->strip_vlan_s_tag_decap,
  1690. mpdu_info->pre_delim_count,
  1691. mpdu_info->ampdu_flag,
  1692. mpdu_info->bar_frame,
  1693. mpdu_info->mpdu_length,
  1694. mpdu_info->first_mpdu,
  1695. mpdu_info->mcast_bcast,
  1696. mpdu_info->ast_index_not_found,
  1697. mpdu_info->ast_index_timeout);
  1698. hal_verbose_debug(
  1699. "rx_mpdu_start tlv (4/5) - "
  1700. "power_mgmt: %x "
  1701. "non_qos: %x "
  1702. "null_data: %x "
  1703. "mgmt_type: %x "
  1704. "ctrl_type: %x "
  1705. "more_data: %x "
  1706. "eosp: %x "
  1707. "fragment_flag: %x "
  1708. "order: %x "
  1709. "u_apsd_trigger: %x "
  1710. "encrypt_required: %x "
  1711. "directed: %x "
  1712. "mpdu_frame_control_field: %x "
  1713. "mpdu_duration_field: %x "
  1714. "mac_addr_ad1_31_0: %x "
  1715. "mac_addr_ad1_47_32: %x "
  1716. "mac_addr_ad2_15_0: %x "
  1717. "mac_addr_ad2_47_16: %x "
  1718. "mac_addr_ad3_31_0: %x "
  1719. "mac_addr_ad3_47_32: %x ",
  1720. mpdu_info->power_mgmt,
  1721. mpdu_info->non_qos,
  1722. mpdu_info->null_data,
  1723. mpdu_info->mgmt_type,
  1724. mpdu_info->ctrl_type,
  1725. mpdu_info->more_data,
  1726. mpdu_info->eosp,
  1727. mpdu_info->fragment_flag,
  1728. mpdu_info->order,
  1729. mpdu_info->u_apsd_trigger,
  1730. mpdu_info->encrypt_required,
  1731. mpdu_info->directed,
  1732. mpdu_info->mpdu_frame_control_field,
  1733. mpdu_info->mpdu_duration_field,
  1734. mpdu_info->mac_addr_ad1_31_0,
  1735. mpdu_info->mac_addr_ad1_47_32,
  1736. mpdu_info->mac_addr_ad2_15_0,
  1737. mpdu_info->mac_addr_ad2_47_16,
  1738. mpdu_info->mac_addr_ad3_31_0,
  1739. mpdu_info->mac_addr_ad3_47_32);
  1740. hal_verbose_debug(
  1741. "rx_mpdu_start tlv (5/5) - "
  1742. "mpdu_sequence_control_field: %x "
  1743. "mac_addr_ad4_31_0: %x "
  1744. "mac_addr_ad4_47_32: %x "
  1745. "mpdu_qos_control_field: %x "
  1746. "mpdu_ht_control_field: %x ",
  1747. mpdu_info->mpdu_sequence_control_field,
  1748. mpdu_info->mac_addr_ad4_31_0,
  1749. mpdu_info->mac_addr_ad4_47_32,
  1750. mpdu_info->mpdu_qos_control_field,
  1751. mpdu_info->mpdu_ht_control_field);
  1752. }
  1753. /**
  1754. * hal_tx_desc_set_search_type - Set the search type value
  1755. * @desc: Handle to Tx Descriptor
  1756. * @search_type: search type
  1757. * 0 – Normal search
  1758. * 1 – Index based address search
  1759. * 2 – Index based flow search
  1760. *
  1761. * Return: void
  1762. */
  1763. #ifdef TCL_DATA_CMD_2_SEARCH_TYPE_OFFSET
  1764. static void hal_tx_desc_set_search_type_generic(void *desc,
  1765. uint8_t search_type)
  1766. {
  1767. HAL_SET_FLD(desc, TCL_DATA_CMD_2, SEARCH_TYPE) |=
  1768. HAL_TX_SM(TCL_DATA_CMD_2, SEARCH_TYPE, search_type);
  1769. }
  1770. #else
  1771. static void hal_tx_desc_set_search_type_generic(void *desc,
  1772. uint8_t search_type)
  1773. {
  1774. }
  1775. #endif
  1776. /**
  1777. * hal_tx_desc_set_search_index - Set the search index value
  1778. * @desc: Handle to Tx Descriptor
  1779. * @search_index: The index that will be used for index based address or
  1780. * flow search. The field is valid when 'search_type' is
  1781. * 1 0r 2
  1782. *
  1783. * Return: void
  1784. */
  1785. #ifdef TCL_DATA_CMD_5_SEARCH_INDEX_OFFSET
  1786. static void hal_tx_desc_set_search_index_generic(void *desc,
  1787. uint32_t search_index)
  1788. {
  1789. HAL_SET_FLD(desc, TCL_DATA_CMD_5, SEARCH_INDEX) |=
  1790. HAL_TX_SM(TCL_DATA_CMD_5, SEARCH_INDEX, search_index);
  1791. }
  1792. #else
  1793. static void hal_tx_desc_set_search_index_generic(void *desc,
  1794. uint32_t search_index)
  1795. {
  1796. }
  1797. #endif
  1798. /**
  1799. * hal_tx_set_pcp_tid_map_generic() - Configure default PCP to TID map table
  1800. * @soc: HAL SoC context
  1801. * @map: PCP-TID mapping table
  1802. *
  1803. * PCP are mapped to 8 TID values using TID values programmed
  1804. * in one set of mapping registers PCP_TID_MAP_<0 to 6>
  1805. * The mapping register has TID mapping for 8 PCP values
  1806. *
  1807. * Return: none
  1808. */
  1809. static void hal_tx_set_pcp_tid_map_generic(void *hal_soc, uint8_t *map)
  1810. {
  1811. uint32_t addr, value;
  1812. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  1813. addr = HWIO_TCL_R0_PCP_TID_MAP_ADDR(
  1814. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  1815. value = (map[0] |
  1816. (map[1] << HWIO_TCL_R0_PCP_TID_MAP_PCP_1_SHFT) |
  1817. (map[2] << HWIO_TCL_R0_PCP_TID_MAP_PCP_2_SHFT) |
  1818. (map[3] << HWIO_TCL_R0_PCP_TID_MAP_PCP_3_SHFT) |
  1819. (map[4] << HWIO_TCL_R0_PCP_TID_MAP_PCP_4_SHFT) |
  1820. (map[5] << HWIO_TCL_R0_PCP_TID_MAP_PCP_5_SHFT) |
  1821. (map[6] << HWIO_TCL_R0_PCP_TID_MAP_PCP_6_SHFT) |
  1822. (map[7] << HWIO_TCL_R0_PCP_TID_MAP_PCP_7_SHFT));
  1823. HAL_REG_WRITE(soc, addr, (value & HWIO_TCL_R0_PCP_TID_MAP_RMSK));
  1824. }
  1825. /**
  1826. * hal_tx_update_pcp_tid_generic() - Update the pcp tid map table with
  1827. * value received from user-space
  1828. * @soc: HAL SoC context
  1829. * @pcp: pcp value
  1830. * @tid : tid value
  1831. *
  1832. * Return: void
  1833. */
  1834. static
  1835. void hal_tx_update_pcp_tid_generic(void *hal_soc, uint8_t pcp, uint8_t tid)
  1836. {
  1837. uint32_t addr, value, regval;
  1838. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  1839. addr = HWIO_TCL_R0_PCP_TID_MAP_ADDR(
  1840. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  1841. value = (uint32_t)tid << (HAL_TX_BITS_PER_TID * pcp);
  1842. /* Read back previous PCP TID config and update
  1843. * with new config.
  1844. */
  1845. regval = HAL_REG_READ(soc, addr);
  1846. regval &= ~(HAL_TX_TID_BITS_MASK << (HAL_TX_BITS_PER_TID * pcp));
  1847. regval |= value;
  1848. HAL_REG_WRITE(soc, addr,
  1849. (regval & HWIO_TCL_R0_PCP_TID_MAP_RMSK));
  1850. }
  1851. /**
  1852. * hal_tx_update_tidmap_prty_generic() - Update the tid map priority
  1853. * @soc: HAL SoC context
  1854. * @val: priority value
  1855. *
  1856. * Return: void
  1857. */
  1858. static
  1859. void hal_tx_update_tidmap_prty_generic(void *hal_soc, uint8_t value)
  1860. {
  1861. uint32_t addr;
  1862. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  1863. addr = HWIO_TCL_R0_TID_MAP_PRTY_ADDR(
  1864. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  1865. HAL_REG_WRITE(soc, addr,
  1866. (value & HWIO_TCL_R0_TID_MAP_PRTY_RMSK));
  1867. }
  1868. #endif /* _HAL_GENERIC_API_H_ */