dp_tx.c 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "htt.h"
  19. #include "dp_tx.h"
  20. #include "dp_tx_desc.h"
  21. #include "dp_peer.h"
  22. #include "dp_types.h"
  23. #include "hal_tx.h"
  24. #include "qdf_mem.h"
  25. #include "qdf_nbuf.h"
  26. #include <wlan_cfg.h>
  27. #ifdef MESH_MODE_SUPPORT
  28. #include "if_meta_hdr.h"
  29. #endif
  30. #ifdef TX_PER_PDEV_DESC_POOL
  31. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->pdev->pdev_id)
  32. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  33. #else
  34. #ifdef TX_PER_VDEV_DESC_POOL
  35. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->vdev_id)
  36. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  37. #else
  38. #define DP_TX_GET_DESC_POOL_ID(vdev) qdf_get_cpu()
  39. #define DP_TX_GET_RING_ID(vdev) qdf_get_cpu()
  40. #endif /* TX_PER_VDEV_DESC_POOL */
  41. #endif /* TX_PER_PDEV_DESC_POOL */
  42. /* TODO Add support in TSO */
  43. #define DP_DESC_NUM_FRAG(x) 0
  44. /* disable TQM_BYPASS */
  45. #define TQM_BYPASS_WAR 0
  46. /**
  47. * dp_tx_get_queue() - Returns Tx queue IDs to be used for this Tx frame
  48. * @vdev: DP Virtual device handle
  49. * @nbuf: Buffer pointer
  50. * @queue: queue ids container for nbuf
  51. *
  52. * TX packet queue has 2 instances, software descriptors id and dma ring id
  53. * Based on tx feature and hardware configuration queue id combination could be
  54. * different.
  55. * For example -
  56. * With XPS enabled,all TX descriptor pools and dma ring are assigned per cpu id
  57. * With no XPS,lock based resource protection, Descriptor pool ids are different
  58. * for each vdev, dma ring id will be same as single pdev id
  59. *
  60. * Return: None
  61. */
  62. static inline void dp_tx_get_queue(struct dp_vdev *vdev,
  63. qdf_nbuf_t nbuf, struct dp_tx_queue *queue)
  64. {
  65. queue->desc_pool_id = DP_TX_GET_DESC_POOL_ID(vdev);
  66. queue->ring_id = DP_TX_GET_RING_ID(vdev);
  67. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  68. "%s, pool_id:%d ring_id: %d\n",
  69. __func__, queue->desc_pool_id, queue->ring_id);
  70. return;
  71. }
  72. /**
  73. * dp_tx_desc_release() - Release Tx Descriptor
  74. * @tx_desc : Tx Descriptor
  75. * @desc_pool_id: Descriptor Pool ID
  76. *
  77. * Deallocate all resources attached to Tx descriptor and free the Tx
  78. * descriptor.
  79. *
  80. * Return:
  81. */
  82. static void
  83. dp_tx_desc_release(struct dp_tx_desc_s *tx_desc, uint8_t desc_pool_id)
  84. {
  85. struct dp_pdev *pdev = tx_desc->pdev;
  86. struct dp_soc *soc;
  87. uint8_t comp_status = 0;
  88. qdf_assert(pdev);
  89. soc = pdev->soc;
  90. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG)
  91. dp_tx_ext_desc_free(soc, tx_desc->msdu_ext_desc, desc_pool_id);
  92. qdf_atomic_dec(&pdev->num_tx_outstanding);
  93. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  94. qdf_atomic_dec(&pdev->num_tx_exception);
  95. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  96. hal_tx_comp_get_buffer_source(&tx_desc->comp))
  97. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  98. else
  99. comp_status = HAL_TX_COMP_RELEASE_REASON_FW;
  100. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  101. "Tx Completion Release desc %d status %d outstanding %d\n",
  102. tx_desc->id, comp_status,
  103. qdf_atomic_read(&pdev->num_tx_outstanding));
  104. dp_tx_desc_free(soc, tx_desc, desc_pool_id);
  105. return;
  106. }
  107. /**
  108. * dp_tx_htt_metadata_prepare() - Prepare HTT metadata for special frames
  109. * @vdev: DP vdev Handle
  110. * @nbuf: skb
  111. *
  112. * Prepares and fills HTT metadata in the frame pre-header for special frames
  113. * that should be transmitted using varying transmit parameters.
  114. * There are 2 VDEV modes that currently needs this special metadata -
  115. * 1) Mesh Mode
  116. * 2) DSRC Mode
  117. *
  118. * Return: HTT metadata size
  119. *
  120. */
  121. static uint8_t dp_tx_prepare_htt_metadata(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  122. uint32_t *meta_data)
  123. {
  124. struct htt_tx_msdu_desc_ext2_t *desc_ext =
  125. (struct htt_tx_msdu_desc_ext2_t *) meta_data;
  126. uint8_t htt_desc_size;
  127. /* Size rounded of multiple of 8 bytes */
  128. uint8_t htt_desc_size_aligned;
  129. uint8_t *hdr = NULL;
  130. qdf_nbuf_unshare(nbuf);
  131. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 1);
  132. /*
  133. * Metadata - HTT MSDU Extension header
  134. */
  135. htt_desc_size = sizeof(struct htt_tx_msdu_desc_ext2_t);
  136. htt_desc_size_aligned = (htt_desc_size + 7) & ~0x7;
  137. if (vdev->mesh_vdev) {
  138. /* Fill and add HTT metaheader */
  139. hdr = qdf_nbuf_push_head(nbuf, htt_desc_size_aligned);
  140. qdf_mem_copy(hdr, desc_ext, htt_desc_size);
  141. } else if (vdev->opmode == wlan_op_mode_ocb) {
  142. /* Todo - Add support for DSRC */
  143. }
  144. return htt_desc_size_aligned;
  145. }
  146. /**
  147. * dp_tx_prepare_tso_ext_desc() - Prepare MSDU extension descriptor for TSO
  148. * @tso_seg: TSO segment to process
  149. * @ext_desc: Pointer to MSDU extension descriptor
  150. *
  151. * Return: void
  152. */
  153. #if defined(FEATURE_TSO)
  154. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  155. void *ext_desc)
  156. {
  157. uint8_t num_frag;
  158. uint32_t tso_flags;
  159. /*
  160. * Set tso_en, tcp_flags(NS, CWR, ECE, URG, ACK, PSH, RST, SYN, FIN),
  161. * tcp_flag_mask
  162. *
  163. * Checksum enable flags are set in TCL descriptor and not in Extension
  164. * Descriptor (H/W ignores checksum_en flags in MSDU ext descriptor)
  165. */
  166. tso_flags = *(uint32_t *) &tso_seg->tso_flags;
  167. hal_tx_ext_desc_set_tso_flags(ext_desc, tso_flags);
  168. hal_tx_ext_desc_set_msdu_length(ext_desc, tso_seg->tso_flags.l2_len,
  169. tso_seg->tso_flags.ip_len);
  170. hal_tx_ext_desc_set_tcp_seq(ext_desc, tso_seg->tso_flags.tcp_seq_num);
  171. hal_tx_ext_desc_set_ip_id(ext_desc, tso_seg->tso_flags.ip_id);
  172. for (num_frag = 0; num_frag < tso_seg->num_frags; num_frag++) {
  173. uint32_t lo = 0;
  174. uint32_t hi = 0;
  175. qdf_dmaaddr_to_32s(
  176. tso_seg->tso_frags[num_frag].paddr, &lo, &hi);
  177. hal_tx_ext_desc_set_buffer(ext_desc, num_frag, lo, hi,
  178. tso_seg->tso_frags[num_frag].length);
  179. }
  180. return;
  181. }
  182. #else
  183. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  184. void *ext_desc)
  185. {
  186. return;
  187. }
  188. #endif
  189. /**
  190. * dp_tx_prepare_tso() - Given a jumbo msdu, prepare the TSO info
  191. * @vdev: virtual device handle
  192. * @msdu: network buffer
  193. * @msdu_info: meta data associated with the msdu
  194. *
  195. * Return: QDF_STATUS_SUCCESS success
  196. */
  197. #if defined(FEATURE_TSO)
  198. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  199. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  200. {
  201. struct qdf_tso_seg_elem_t *tso_seg;
  202. int num_seg = qdf_nbuf_get_tso_num_seg(msdu);
  203. struct dp_soc *soc = vdev->pdev->soc;
  204. struct qdf_tso_info_t *tso_info;
  205. tso_info = &msdu_info->u.tso_info;
  206. tso_info->curr_seg = NULL;
  207. tso_info->tso_seg_list = NULL;
  208. tso_info->num_segs = num_seg;
  209. msdu_info->frm_type = dp_tx_frm_tso;
  210. while (num_seg) {
  211. tso_seg = dp_tx_tso_desc_alloc(
  212. soc, msdu_info->tx_queue.desc_pool_id);
  213. if (tso_seg) {
  214. tso_seg->next = tso_info->tso_seg_list;
  215. tso_info->tso_seg_list = tso_seg;
  216. num_seg--;
  217. } else {
  218. struct qdf_tso_seg_elem_t *next_seg;
  219. struct qdf_tso_seg_elem_t *free_seg =
  220. tso_info->tso_seg_list;
  221. while (free_seg) {
  222. next_seg = free_seg->next;
  223. dp_tx_tso_desc_free(soc,
  224. msdu_info->tx_queue.desc_pool_id,
  225. free_seg);
  226. free_seg = next_seg;
  227. }
  228. return QDF_STATUS_E_NOMEM;
  229. }
  230. }
  231. msdu_info->num_seg =
  232. qdf_nbuf_get_tso_info(soc->osdev, msdu, tso_info);
  233. tso_info->curr_seg = tso_info->tso_seg_list;
  234. return QDF_STATUS_SUCCESS;
  235. }
  236. #else
  237. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  238. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  239. {
  240. return QDF_STATUS_E_NOMEM;
  241. }
  242. #endif
  243. /**
  244. * dp_tx_prepare_ext_desc() - Allocate and prepare MSDU extension descriptor
  245. * @vdev: DP Vdev handle
  246. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  247. * @desc_pool_id: Descriptor Pool ID
  248. *
  249. * Return:
  250. */
  251. static
  252. struct dp_tx_ext_desc_elem_s *dp_tx_prepare_ext_desc(struct dp_vdev *vdev,
  253. struct dp_tx_msdu_info_s *msdu_info, uint8_t desc_pool_id)
  254. {
  255. uint8_t i;
  256. uint8_t cached_ext_desc[HAL_TX_EXT_DESC_WITH_META_DATA];
  257. struct dp_tx_seg_info_s *seg_info;
  258. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  259. struct dp_soc *soc = vdev->pdev->soc;
  260. /* Allocate an extension descriptor */
  261. msdu_ext_desc = dp_tx_ext_desc_alloc(soc, desc_pool_id);
  262. qdf_mem_zero(&cached_ext_desc[0], HAL_TX_EXT_DESC_WITH_META_DATA);
  263. if (!msdu_ext_desc) {
  264. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  265. return NULL;
  266. }
  267. if (qdf_unlikely(vdev->mesh_vdev)) {
  268. qdf_mem_copy(&cached_ext_desc[HAL_TX_EXTENSION_DESC_LEN_BYTES],
  269. &msdu_info->meta_data[0],
  270. sizeof(struct htt_tx_msdu_desc_ext2_t));
  271. qdf_atomic_inc(&vdev->pdev->num_tx_exception);
  272. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 1);
  273. }
  274. switch (msdu_info->frm_type) {
  275. case dp_tx_frm_sg:
  276. case dp_tx_frm_me:
  277. case dp_tx_frm_raw:
  278. seg_info = msdu_info->u.sg_info.curr_seg;
  279. /* Update the buffer pointers in MSDU Extension Descriptor */
  280. for (i = 0; i < seg_info->frag_cnt; i++) {
  281. hal_tx_ext_desc_set_buffer(&cached_ext_desc[0], i,
  282. seg_info->frags[i].paddr_lo,
  283. seg_info->frags[i].paddr_hi,
  284. seg_info->frags[i].len);
  285. }
  286. break;
  287. case dp_tx_frm_tso:
  288. dp_tx_prepare_tso_ext_desc(&msdu_info->u.tso_info.curr_seg->seg,
  289. &cached_ext_desc[0]);
  290. break;
  291. default:
  292. break;
  293. }
  294. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  295. cached_ext_desc, HAL_TX_EXT_DESC_WITH_META_DATA);
  296. hal_tx_ext_desc_sync(&cached_ext_desc[0],
  297. msdu_ext_desc->vaddr);
  298. return msdu_ext_desc;
  299. }
  300. /**
  301. * dp_tx_desc_prepare_single - Allocate and prepare Tx descriptor
  302. * @vdev: DP vdev handle
  303. * @nbuf: skb
  304. * @desc_pool_id: Descriptor pool ID
  305. * Allocate and prepare Tx descriptor with msdu information.
  306. *
  307. * Return: Pointer to Tx Descriptor on success,
  308. * NULL on failure
  309. */
  310. static
  311. struct dp_tx_desc_s *dp_tx_prepare_desc_single(struct dp_vdev *vdev,
  312. qdf_nbuf_t nbuf, uint8_t desc_pool_id,
  313. uint32_t *meta_data)
  314. {
  315. QDF_STATUS status;
  316. uint8_t align_pad;
  317. uint8_t is_exception = 0;
  318. uint8_t htt_hdr_size;
  319. struct ether_header *eh;
  320. struct dp_tx_desc_s *tx_desc;
  321. struct dp_pdev *pdev = vdev->pdev;
  322. struct dp_soc *soc = pdev->soc;
  323. /* Flow control/Congestion Control processing */
  324. status = dp_tx_flow_control(vdev);
  325. if (QDF_STATUS_E_RESOURCES == status) {
  326. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  327. "%s Tx Resource Full\n", __func__);
  328. DP_STATS_INC(vdev, tx_i.dropped.res_full, 1);
  329. /* TODO Stop Tx Queues */
  330. }
  331. /* Allocate software Tx descriptor */
  332. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  333. if (qdf_unlikely(!tx_desc)) {
  334. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  335. "%s Tx Desc Alloc Failed\n", __func__);
  336. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  337. return NULL;
  338. }
  339. /* Flow control/Congestion Control counters */
  340. qdf_atomic_inc(&pdev->num_tx_outstanding);
  341. /* Initialize the SW tx descriptor */
  342. tx_desc->nbuf = nbuf;
  343. tx_desc->frm_type = dp_tx_frm_std;
  344. tx_desc->tx_encap_type = vdev->tx_encap_type;
  345. tx_desc->vdev = vdev;
  346. tx_desc->pdev = pdev;
  347. tx_desc->msdu_ext_desc = NULL;
  348. /**
  349. * For non-scatter regular frames, buffer pointer is directly
  350. * programmed in TCL input descriptor instead of using an MSDU
  351. * extension descriptor.For this cass, HW requirement is that
  352. * descriptor should always point to a 8-byte aligned address.
  353. *
  354. * So we add alignment pad to start of buffer, and specify the actual
  355. * start of data through pkt_offset
  356. */
  357. align_pad = ((unsigned long) qdf_nbuf_data(nbuf)) & 0x7;
  358. qdf_nbuf_push_head(nbuf, align_pad);
  359. tx_desc->pkt_offset = align_pad;
  360. /*
  361. * For special modes (vdev_type == ocb or mesh), data frames should be
  362. * transmitted using varying transmit parameters (tx spec) which include
  363. * transmit rate, power, priority, channel, channel bandwidth , nss etc.
  364. * These are filled in HTT MSDU descriptor and sent in frame pre-header.
  365. * These frames are sent as exception packets to firmware.
  366. *
  367. * HTT Metadata should be ensured to be multiple of 8-bytes,
  368. * to get 8-byte aligned start address along with align_pad added above
  369. *
  370. * |-----------------------------|
  371. * | |
  372. * |-----------------------------| <-----Buffer Pointer Address given
  373. * | | ^ in HW descriptor (aligned)
  374. * | HTT Metadata | |
  375. * | | |
  376. * | | | Packet Offset given in descriptor
  377. * | | |
  378. * |-----------------------------| |
  379. * | Alignment Pad | v
  380. * |-----------------------------| <----- Actual buffer start address
  381. * | SKB Data | (Unaligned)
  382. * | |
  383. * | |
  384. * | |
  385. * | |
  386. * | |
  387. * |-----------------------------|
  388. */
  389. if (qdf_unlikely(vdev->mesh_vdev ||
  390. (vdev->opmode == wlan_op_mode_ocb))) {
  391. htt_hdr_size = dp_tx_prepare_htt_metadata(vdev, nbuf,
  392. meta_data);
  393. tx_desc->pkt_offset += htt_hdr_size;
  394. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  395. is_exception = 1;
  396. }
  397. if (qdf_unlikely(QDF_STATUS_SUCCESS !=
  398. qdf_nbuf_map(soc->osdev, nbuf,
  399. QDF_DMA_TO_DEVICE))) {
  400. /* Handle failure */
  401. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  402. "qdf_nbuf_map failed\n");
  403. DP_STATS_INC(vdev, tx_i.dropped.dma_error, 1);
  404. goto failure;
  405. }
  406. if (qdf_unlikely(vdev->nawds_enabled)) {
  407. eh = (struct ether_header *) qdf_nbuf_data(nbuf);
  408. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  409. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  410. is_exception = 1;
  411. }
  412. }
  413. #if !TQM_BYPASS_WAR
  414. if (is_exception)
  415. #endif
  416. {
  417. /* Temporary WAR due to TQM VP issues */
  418. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  419. qdf_atomic_inc(&pdev->num_tx_exception);
  420. }
  421. return tx_desc;
  422. failure:
  423. dp_tx_desc_release(tx_desc, desc_pool_id);
  424. return NULL;
  425. }
  426. /**
  427. * dp_tx_prepare_desc() - Allocate and prepare Tx descriptor for multisegment frame
  428. * @vdev: DP vdev handle
  429. * @nbuf: skb
  430. * @msdu_info: Info to be setup in MSDU descriptor and MSDU extension descriptor
  431. * @desc_pool_id : Descriptor Pool ID
  432. *
  433. * Allocate and prepare Tx descriptor with msdu and fragment descritor
  434. * information. For frames wth fragments, allocate and prepare
  435. * an MSDU extension descriptor
  436. *
  437. * Return: Pointer to Tx Descriptor on success,
  438. * NULL on failure
  439. */
  440. static struct dp_tx_desc_s *dp_tx_prepare_desc(struct dp_vdev *vdev,
  441. qdf_nbuf_t nbuf, struct dp_tx_msdu_info_s *msdu_info,
  442. uint8_t desc_pool_id)
  443. {
  444. struct dp_tx_desc_s *tx_desc;
  445. QDF_STATUS status;
  446. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  447. struct dp_pdev *pdev = vdev->pdev;
  448. struct dp_soc *soc = pdev->soc;
  449. /* Flow control/Congestion Control processing */
  450. status = dp_tx_flow_control(vdev);
  451. if (QDF_STATUS_E_RESOURCES == status) {
  452. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  453. "%s Tx Resource Full\n", __func__);
  454. DP_STATS_INC(vdev, tx_i.dropped.res_full, 1);
  455. /* TODO Stop Tx Queues */
  456. }
  457. /* Allocate software Tx descriptor */
  458. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  459. if (!tx_desc) {
  460. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  461. return NULL;
  462. }
  463. /* Flow control/Congestion Control counters */
  464. qdf_atomic_inc(&pdev->num_tx_outstanding);
  465. /* Initialize the SW tx descriptor */
  466. tx_desc->nbuf = nbuf;
  467. tx_desc->frm_type = msdu_info->frm_type;
  468. tx_desc->tx_encap_type = vdev->tx_encap_type;
  469. tx_desc->vdev = vdev;
  470. tx_desc->pdev = pdev;
  471. tx_desc->pkt_offset = 0;
  472. /* Handle scattered frames - TSO/SG/ME */
  473. /* Allocate and prepare an extension descriptor for scattered frames */
  474. msdu_ext_desc = dp_tx_prepare_ext_desc(vdev, msdu_info, desc_pool_id);
  475. if (!msdu_ext_desc) {
  476. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  477. "%s Tx Extension Descriptor Alloc Fail\n",
  478. __func__);
  479. goto failure;
  480. }
  481. #if TQM_BYPASS_WAR
  482. /* Temporary WAR due to TQM VP issues */
  483. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  484. qdf_atomic_inc(&pdev->num_tx_exception);
  485. #endif
  486. if (qdf_unlikely(vdev->mesh_vdev))
  487. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  488. tx_desc->msdu_ext_desc = msdu_ext_desc;
  489. tx_desc->flags |= DP_TX_DESC_FLAG_FRAG;
  490. return tx_desc;
  491. failure:
  492. if (qdf_unlikely(tx_desc->flags & DP_TX_DESC_FLAG_ME))
  493. dp_tx_me_free_buf(pdev, tx_desc->me_buffer);
  494. dp_tx_desc_release(tx_desc, desc_pool_id);
  495. return NULL;
  496. }
  497. /**
  498. * dp_tx_prepare_raw() - Prepare RAW packet TX
  499. * @vdev: DP vdev handle
  500. * @nbuf: buffer pointer
  501. * @seg_info: Pointer to Segment info Descriptor to be prepared
  502. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension
  503. * descriptor
  504. *
  505. * Return:
  506. */
  507. static qdf_nbuf_t dp_tx_prepare_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  508. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  509. {
  510. qdf_nbuf_t curr_nbuf = NULL;
  511. uint16_t total_len = 0;
  512. int32_t i;
  513. struct dp_tx_sg_info_s *sg_info = &msdu_info->u.sg_info;
  514. qdf_dot3_qosframe_t *qos_wh = (qdf_dot3_qosframe_t *) nbuf->data;
  515. DP_STATS_INC_PKT(vdev, tx_i.raw.raw_pkt, 1, qdf_nbuf_len(nbuf));
  516. /* SWAR for HW: Enable WEP bit in the AMSDU frames for RAW mode */
  517. if ((qos_wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_QOS)
  518. && (qos_wh->i_qos[0] & IEEE80211_QOS_AMSDU)) {
  519. qos_wh->i_fc[1] |= IEEE80211_FC1_WEP;
  520. }
  521. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  522. QDF_DMA_TO_DEVICE)) {
  523. qdf_print("dma map error\n");
  524. DP_STATS_INC(vdev, tx_i.raw.dma_map_error, 1);
  525. qdf_nbuf_free(nbuf);
  526. return NULL;
  527. }
  528. for (curr_nbuf = nbuf, i = 0; curr_nbuf;
  529. curr_nbuf = qdf_nbuf_next(curr_nbuf), i++) {
  530. seg_info->frags[i].paddr_lo =
  531. qdf_nbuf_get_frag_paddr(curr_nbuf, 0);
  532. seg_info->frags[i].paddr_hi = 0x0;
  533. seg_info->frags[i].len = qdf_nbuf_len(curr_nbuf);
  534. seg_info->frags[i].vaddr = (void *) curr_nbuf;
  535. total_len += qdf_nbuf_len(curr_nbuf);
  536. }
  537. seg_info->frag_cnt = i;
  538. seg_info->total_len = total_len;
  539. seg_info->next = NULL;
  540. sg_info->curr_seg = seg_info;
  541. msdu_info->frm_type = dp_tx_frm_raw;
  542. msdu_info->num_seg = 1;
  543. return nbuf;
  544. }
  545. /**
  546. * dp_tx_hw_enqueue() - Enqueue to TCL HW for transmit
  547. * @soc: DP Soc Handle
  548. * @vdev: DP vdev handle
  549. * @tx_desc: Tx Descriptor Handle
  550. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  551. * @fw_metadata: Metadata to send to Target Firmware along with frame
  552. * @ring_id: Ring ID of H/W ring to which we enqueue the packet
  553. *
  554. * Gets the next free TCL HW DMA descriptor and sets up required parameters
  555. * from software Tx descriptor
  556. *
  557. * Return:
  558. */
  559. static QDF_STATUS dp_tx_hw_enqueue(struct dp_soc *soc, struct dp_vdev *vdev,
  560. struct dp_tx_desc_s *tx_desc, uint8_t tid,
  561. uint16_t fw_metadata, uint8_t ring_id)
  562. {
  563. uint8_t type;
  564. uint16_t length;
  565. void *hal_tx_desc, *hal_tx_desc_cached;
  566. qdf_dma_addr_t dma_addr;
  567. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES];
  568. /* Return Buffer Manager ID */
  569. uint8_t bm_id = ring_id;
  570. void *hal_srng = soc->tcl_data_ring[ring_id].hal_srng;
  571. hal_tx_desc_cached = (void *) cached_desc;
  572. qdf_mem_zero_outline(hal_tx_desc_cached, HAL_TX_DESC_LEN_BYTES);
  573. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG) {
  574. length = HAL_TX_EXT_DESC_WITH_META_DATA;
  575. type = HAL_TX_BUF_TYPE_EXT_DESC;
  576. dma_addr = tx_desc->msdu_ext_desc->paddr;
  577. } else {
  578. length = qdf_nbuf_len(tx_desc->nbuf) - tx_desc->pkt_offset;
  579. type = HAL_TX_BUF_TYPE_BUFFER;
  580. dma_addr = qdf_nbuf_mapped_paddr_get(tx_desc->nbuf);
  581. }
  582. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  583. hal_tx_desc_set_buf_addr(hal_tx_desc_cached,
  584. dma_addr , bm_id, tx_desc->id, type);
  585. hal_tx_desc_set_buf_length(hal_tx_desc_cached, length);
  586. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  587. hal_tx_desc_set_encap_type(hal_tx_desc_cached, tx_desc->tx_encap_type);
  588. hal_tx_desc_set_dscp_tid_table_id(hal_tx_desc_cached,
  589. vdev->dscp_tid_map_id);
  590. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  591. "%s length:%d , type = %d, dma_addr %llx, offset %d\n",
  592. __func__, length, type, (uint64_t)dma_addr,
  593. tx_desc->pkt_offset);
  594. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  595. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  596. hal_tx_desc_set_addr_search_flags(hal_tx_desc_cached,
  597. vdev->hal_desc_addr_search_flags);
  598. if ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) == QDF_NBUF_TX_CKSUM_TCP_UDP)
  599. || qdf_nbuf_is_tso(tx_desc->nbuf)) {
  600. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  601. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  602. }
  603. if (tid != HTT_TX_EXT_TID_INVALID)
  604. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  605. if (tx_desc->flags & DP_TX_DESC_FLAG_MESH)
  606. hal_tx_desc_set_mesh_en(hal_tx_desc_cached, 1);
  607. /* Sync cached descriptor with HW */
  608. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_srng);
  609. if (!hal_tx_desc) {
  610. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  611. "%s TCL ring full ring_id:%d\n", __func__, ring_id);
  612. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  613. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  614. hal_srng_access_end(soc->hal_soc,
  615. soc->tcl_data_ring[ring_id].hal_srng);
  616. return QDF_STATUS_E_RESOURCES;
  617. }
  618. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  619. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  620. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, length);
  621. return QDF_STATUS_SUCCESS;
  622. }
  623. /**
  624. * dp_tx_classify_tid() - Obtain TID to be used for this frame
  625. * @vdev: DP vdev handle
  626. * @nbuf: skb
  627. *
  628. * Extract the DSCP or PCP information from frame and map into TID value.
  629. * Software based TID classification is required when more than 2 DSCP-TID
  630. * mapping tables are needed.
  631. * Hardware supports 2 DSCP-TID mapping tables
  632. *
  633. * Return: void
  634. */
  635. static void dp_tx_classify_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  636. struct dp_tx_msdu_info_s *msdu_info)
  637. {
  638. uint8_t tos = 0, dscp_tid_override = 0;
  639. uint8_t *hdr_ptr, *L3datap;
  640. uint8_t is_mcast = 0;
  641. struct ether_header *eh = NULL;
  642. qdf_ethervlan_header_t *evh = NULL;
  643. uint16_t ether_type;
  644. qdf_llc_t *llcHdr;
  645. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  646. /* for mesh packets don't do any classification */
  647. if (qdf_unlikely(vdev->mesh_vdev))
  648. return;
  649. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  650. eh = (struct ether_header *) nbuf->data;
  651. hdr_ptr = eh->ether_dhost;
  652. L3datap = hdr_ptr + sizeof(struct ether_header);
  653. } else {
  654. qdf_dot3_qosframe_t *qos_wh =
  655. (qdf_dot3_qosframe_t *) nbuf->data;
  656. msdu_info->tid = qos_wh->i_fc[0] & DP_FC0_SUBTYPE_QOS ?
  657. qos_wh->i_qos[0] & DP_QOS_TID : 0;
  658. return;
  659. }
  660. is_mcast = DP_FRAME_IS_MULTICAST(hdr_ptr);
  661. ether_type = eh->ether_type;
  662. /*
  663. * Check if packet is dot3 or eth2 type.
  664. */
  665. if (IS_LLC_PRESENT(ether_type)) {
  666. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN +
  667. sizeof(*llcHdr));
  668. if (ether_type == htons(ETHERTYPE_8021Q)) {
  669. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t) +
  670. sizeof(*llcHdr);
  671. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN
  672. + sizeof(*llcHdr) +
  673. sizeof(qdf_net_vlanhdr_t));
  674. } else {
  675. L3datap = hdr_ptr + sizeof(struct ether_header) +
  676. sizeof(*llcHdr);
  677. }
  678. } else {
  679. if (ether_type == htons(ETHERTYPE_8021Q)) {
  680. evh = (qdf_ethervlan_header_t *) eh;
  681. ether_type = evh->ether_type;
  682. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t);
  683. }
  684. }
  685. /*
  686. * Find priority from IP TOS DSCP field
  687. */
  688. if (qdf_nbuf_is_ipv4_pkt(nbuf)) {
  689. qdf_net_iphdr_t *ip = (qdf_net_iphdr_t *) L3datap;
  690. if (qdf_nbuf_is_ipv4_dhcp_pkt(nbuf)) {
  691. /* Only for unicast frames */
  692. if (!is_mcast) {
  693. /* send it on VO queue */
  694. msdu_info->tid = DP_VO_TID;
  695. }
  696. } else {
  697. /*
  698. * IP frame: exclude ECN bits 0-1 and map DSCP bits 2-7
  699. * from TOS byte.
  700. */
  701. tos = ip->ip_tos;
  702. dscp_tid_override = 1;
  703. }
  704. } else if (qdf_nbuf_is_ipv6_pkt(nbuf)) {
  705. /* TODO
  706. * use flowlabel
  707. *igmpmld cases to be handled in phase 2
  708. */
  709. unsigned long ver_pri_flowlabel;
  710. unsigned long pri;
  711. ver_pri_flowlabel = *(unsigned long *) L3datap;
  712. pri = (ntohl(ver_pri_flowlabel) & IPV6_FLOWINFO_PRIORITY) >>
  713. DP_IPV6_PRIORITY_SHIFT;
  714. tos = pri;
  715. dscp_tid_override = 1;
  716. } else if (qdf_nbuf_is_ipv4_eapol_pkt(nbuf))
  717. msdu_info->tid = DP_VO_TID;
  718. else if (qdf_nbuf_is_ipv4_arp_pkt(nbuf)) {
  719. /* Only for unicast frames */
  720. if (!is_mcast) {
  721. /* send ucast arp on VO queue */
  722. msdu_info->tid = DP_VO_TID;
  723. }
  724. }
  725. /*
  726. * Assign all MCAST packets to BE
  727. */
  728. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  729. if (is_mcast) {
  730. tos = 0;
  731. dscp_tid_override = 1;
  732. }
  733. }
  734. if (dscp_tid_override == 1) {
  735. tos = (tos >> DP_IP_DSCP_SHIFT) & DP_IP_DSCP_MASK;
  736. msdu_info->tid = pdev->dscp_tid_map[vdev->dscp_tid_map_id][tos];
  737. }
  738. return;
  739. }
  740. /**
  741. * dp_tx_send_msdu_single() - Setup descriptor and enqueue single MSDU to TCL
  742. * @vdev: DP vdev handle
  743. * @nbuf: skb
  744. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  745. * @tx_q: Tx queue to be used for this Tx frame
  746. * @peer_id: peer_id of the peer in case of NAWDS frames
  747. *
  748. * Return: NULL on success,
  749. * nbuf when it fails to send
  750. */
  751. static qdf_nbuf_t dp_tx_send_msdu_single(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  752. uint8_t tid, struct dp_tx_queue *tx_q,
  753. uint32_t *meta_data, uint16_t peer_id)
  754. {
  755. struct dp_pdev *pdev = vdev->pdev;
  756. struct dp_soc *soc = pdev->soc;
  757. struct dp_tx_desc_s *tx_desc;
  758. QDF_STATUS status;
  759. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  760. uint16_t htt_tcl_metadata = 0;
  761. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 0);
  762. /* Setup Tx descriptor for an MSDU, and MSDU extension descriptor */
  763. tx_desc = dp_tx_prepare_desc_single(vdev, nbuf, tx_q->desc_pool_id, meta_data);
  764. if (!tx_desc) {
  765. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  766. "%s Tx_desc prepare Fail vdev %p queue %d\n",
  767. __func__, vdev, tx_q->desc_pool_id);
  768. goto fail_return;
  769. }
  770. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  771. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  772. "%s %d : HAL RING Access Failed -- %p\n",
  773. __func__, __LINE__, hal_srng);
  774. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  775. goto fail_return;
  776. }
  777. if (qdf_unlikely(peer_id != HTT_INVALID_PEER)) {
  778. HTT_TX_TCL_METADATA_TYPE_SET(htt_tcl_metadata,
  779. HTT_TCL_METADATA_TYPE_PEER_BASED);
  780. HTT_TX_TCL_METADATA_PEER_ID_SET(htt_tcl_metadata,
  781. peer_id);
  782. } else
  783. htt_tcl_metadata = vdev->htt_tcl_metadata;
  784. /* Enqueue the Tx MSDU descriptor to HW for transmit */
  785. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, tid,
  786. htt_tcl_metadata, tx_q->ring_id);
  787. if (status != QDF_STATUS_SUCCESS) {
  788. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  789. "%s Tx_hw_enqueue Fail tx_desc %p queue %d\n",
  790. __func__, tx_desc, tx_q->ring_id);
  791. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  792. goto fail_return;
  793. }
  794. hal_srng_access_end(soc->hal_soc, hal_srng);
  795. return NULL;
  796. fail_return:
  797. return nbuf;
  798. }
  799. /**
  800. * dp_tx_send_msdu_multiple() - Enqueue multiple MSDUs
  801. * @vdev: DP vdev handle
  802. * @nbuf: skb
  803. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  804. *
  805. * Prepare descriptors for multiple MSDUs (TSO segments) and enqueue to TCL
  806. *
  807. * Return: NULL on success,
  808. * nbuf when it fails to send
  809. */
  810. #if QDF_LOCK_STATS
  811. static noinline
  812. #else
  813. static
  814. #endif
  815. qdf_nbuf_t dp_tx_send_msdu_multiple(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  816. struct dp_tx_msdu_info_s *msdu_info)
  817. {
  818. uint8_t i;
  819. struct dp_pdev *pdev = vdev->pdev;
  820. struct dp_soc *soc = pdev->soc;
  821. struct dp_tx_desc_s *tx_desc;
  822. QDF_STATUS status;
  823. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  824. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  825. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  826. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  827. "%s %d : HAL RING Access Failed -- %p\n",
  828. __func__, __LINE__, hal_srng);
  829. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  830. return nbuf;
  831. }
  832. if (msdu_info->frm_type == dp_tx_frm_me)
  833. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  834. i = 0;
  835. /*
  836. * For each segment (maps to 1 MSDU) , prepare software and hardware
  837. * descriptors using information in msdu_info
  838. */
  839. while (i < msdu_info->num_seg) {
  840. /*
  841. * Setup Tx descriptor for an MSDU, and MSDU extension
  842. * descriptor
  843. */
  844. tx_desc = dp_tx_prepare_desc(vdev, nbuf, msdu_info,
  845. tx_q->desc_pool_id);
  846. if (msdu_info->frm_type == dp_tx_frm_me) {
  847. tx_desc->me_buffer =
  848. msdu_info->u.sg_info.curr_seg->frags[0].vaddr;
  849. tx_desc->flags |= DP_TX_DESC_FLAG_ME;
  850. }
  851. if (!tx_desc) {
  852. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  853. "%s Tx_desc prepare Fail vdev %p queue %d\n",
  854. __func__, vdev, tx_q->desc_pool_id);
  855. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  856. dp_tx_me_free_buf(pdev, tx_desc->me_buffer);
  857. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  858. goto done;
  859. }
  860. /*
  861. * Enqueue the Tx MSDU descriptor to HW for transmit
  862. */
  863. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, msdu_info->tid,
  864. vdev->htt_tcl_metadata, tx_q->ring_id);
  865. if (status != QDF_STATUS_SUCCESS) {
  866. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  867. "%s Tx_hw_enqueue Fail tx_desc %p queue %d\n",
  868. __func__, tx_desc, tx_q->ring_id);
  869. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  870. dp_tx_me_free_buf(pdev, tx_desc->me_buffer);
  871. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  872. goto done;
  873. }
  874. /*
  875. * TODO
  876. * if tso_info structure can be modified to have curr_seg
  877. * as first element, following 2 blocks of code (for TSO and SG)
  878. * can be combined into 1
  879. */
  880. /*
  881. * For frames with multiple segments (TSO, ME), jump to next
  882. * segment.
  883. */
  884. if (msdu_info->frm_type == dp_tx_frm_tso) {
  885. if (msdu_info->u.tso_info.curr_seg->next) {
  886. msdu_info->u.tso_info.curr_seg =
  887. msdu_info->u.tso_info.curr_seg->next;
  888. /*
  889. * If this is a jumbo nbuf, then increment the number of
  890. * nbuf users for each additional segment of the msdu.
  891. * This will ensure that the skb is freed only after
  892. * receiving tx completion for all segments of an nbuf
  893. */
  894. qdf_nbuf_inc_users(nbuf);
  895. /* Check with MCL if this is needed */
  896. /* nbuf = msdu_info->u.tso_info.curr_seg->nbuf; */
  897. }
  898. }
  899. /*
  900. * For Multicast-Unicast converted packets,
  901. * each converted frame (for a client) is represented as
  902. * 1 segment
  903. */
  904. if ((msdu_info->frm_type == dp_tx_frm_sg) ||
  905. (msdu_info->frm_type == dp_tx_frm_me)) {
  906. if (msdu_info->u.sg_info.curr_seg->next) {
  907. msdu_info->u.sg_info.curr_seg =
  908. msdu_info->u.sg_info.curr_seg->next;
  909. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  910. }
  911. }
  912. i++;
  913. }
  914. nbuf = NULL;
  915. done:
  916. hal_srng_access_end(soc->hal_soc, hal_srng);
  917. return nbuf;
  918. }
  919. /**
  920. * dp_tx_prepare_sg()- Extract SG info from NBUF and prepare msdu_info
  921. * for SG frames
  922. * @vdev: DP vdev handle
  923. * @nbuf: skb
  924. * @seg_info: Pointer to Segment info Descriptor to be prepared
  925. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  926. *
  927. * Return: NULL on success,
  928. * nbuf when it fails to send
  929. */
  930. static qdf_nbuf_t dp_tx_prepare_sg(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  931. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  932. {
  933. uint32_t cur_frag, nr_frags;
  934. qdf_dma_addr_t paddr;
  935. struct dp_tx_sg_info_s *sg_info;
  936. sg_info = &msdu_info->u.sg_info;
  937. nr_frags = qdf_nbuf_get_nr_frags(nbuf);
  938. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  939. QDF_DMA_TO_DEVICE)) {
  940. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  941. "dma map error\n");
  942. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  943. qdf_nbuf_free(nbuf);
  944. return NULL;
  945. }
  946. seg_info->frags[0].paddr_lo = qdf_nbuf_get_frag_paddr(nbuf, 0);
  947. seg_info->frags[0].paddr_hi = 0;
  948. seg_info->frags[0].len = qdf_nbuf_headlen(nbuf);
  949. seg_info->frags[0].vaddr = (void *) nbuf;
  950. for (cur_frag = 0; cur_frag < nr_frags; cur_frag++) {
  951. if (QDF_STATUS_E_FAILURE == qdf_nbuf_frag_map(vdev->osdev,
  952. nbuf, 0, QDF_DMA_TO_DEVICE, cur_frag)) {
  953. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  954. "frag dma map error\n");
  955. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  956. qdf_nbuf_free(nbuf);
  957. return NULL;
  958. }
  959. paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  960. seg_info->frags[cur_frag + 1].paddr_lo = paddr;
  961. seg_info->frags[cur_frag + 1].paddr_hi =
  962. ((uint64_t) paddr) >> 32;
  963. seg_info->frags[cur_frag + 1].len =
  964. qdf_nbuf_get_frag_size(nbuf, cur_frag);
  965. }
  966. seg_info->frag_cnt = (cur_frag + 1);
  967. seg_info->total_len = qdf_nbuf_len(nbuf);
  968. seg_info->next = NULL;
  969. sg_info->curr_seg = seg_info;
  970. msdu_info->frm_type = dp_tx_frm_sg;
  971. msdu_info->num_seg = 1;
  972. return nbuf;
  973. }
  974. #ifdef MESH_MODE_SUPPORT
  975. /**
  976. * dp_tx_extract_mesh_meta_data()- Extract mesh meta hdr info from nbuf
  977. and prepare msdu_info for mesh frames.
  978. * @vdev: DP vdev handle
  979. * @nbuf: skb
  980. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  981. *
  982. * Return: void
  983. */
  984. static
  985. void dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  986. struct dp_tx_msdu_info_s *msdu_info)
  987. {
  988. struct meta_hdr_s *mhdr;
  989. struct htt_tx_msdu_desc_ext2_t *meta_data =
  990. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  991. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  992. qdf_mem_set(meta_data, 0, sizeof(struct htt_tx_msdu_desc_ext2_t));
  993. if (!(mhdr->flags & METAHDR_FLAG_AUTO_RATE)) {
  994. meta_data->power = mhdr->power;
  995. meta_data->mcs_mask = 1 << mhdr->rate_info[0].mcs;
  996. meta_data->nss_mask = 1 << mhdr->rate_info[0].nss;
  997. meta_data->pream_type = mhdr->rate_info[0].preamble_type;
  998. meta_data->retry_limit = mhdr->rate_info[0].max_tries;
  999. meta_data->dyn_bw = 1;
  1000. meta_data->valid_pwr = 1;
  1001. meta_data->valid_mcs_mask = 1;
  1002. meta_data->valid_nss_mask = 1;
  1003. meta_data->valid_preamble_type = 1;
  1004. meta_data->valid_retries = 1;
  1005. meta_data->valid_bw_info = 1;
  1006. }
  1007. if (mhdr->flags & METAHDR_FLAG_NOENCRYPT) {
  1008. meta_data->encrypt_type = 0;
  1009. meta_data->valid_encrypt_type = 1;
  1010. }
  1011. if (mhdr->flags & METAHDR_FLAG_NOQOS)
  1012. msdu_info->tid = HTT_TX_EXT_TID_NON_QOS_MCAST_BCAST;
  1013. else
  1014. msdu_info->tid = qdf_nbuf_get_priority(nbuf);
  1015. meta_data->valid_key_flags = 1;
  1016. meta_data->key_flags = (mhdr->keyix & 0x3);
  1017. qdf_nbuf_pull_head(nbuf, sizeof(struct meta_hdr_s));
  1018. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1019. "%s , Meta hdr %0x %0x %0x %0x %0x\n",
  1020. __func__, msdu_info->meta_data[0],
  1021. msdu_info->meta_data[1],
  1022. msdu_info->meta_data[2],
  1023. msdu_info->meta_data[3],
  1024. msdu_info->meta_data[4]);
  1025. return;
  1026. }
  1027. #else
  1028. static
  1029. void dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1030. struct dp_tx_msdu_info_s *msdu_info)
  1031. {
  1032. }
  1033. #endif
  1034. /**
  1035. * dp_tx_prepare_nawds(): Tramit NAWDS frames
  1036. * @vdev: dp_vdev handle
  1037. * @nbuf: skb
  1038. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  1039. * @tx_q: Tx queue to be used for this Tx frame
  1040. * @meta_data: Meta date for mesh
  1041. * @peer_id: peer_id of the peer in case of NAWDS frames
  1042. *
  1043. * return: NULL on success nbuf on failure
  1044. */
  1045. static qdf_nbuf_t dp_tx_prepare_nawds(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1046. uint8_t tid, struct dp_tx_queue *tx_q, uint32_t *meta_data,
  1047. uint32_t peer_id)
  1048. {
  1049. struct dp_peer *peer = NULL;
  1050. qdf_nbuf_t nbuf_copy;
  1051. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  1052. if ((peer->peer_ids[0] != HTT_INVALID_PEER) &&
  1053. (peer->nawds_enabled || peer->bss_peer)) {
  1054. nbuf_copy = qdf_nbuf_copy(nbuf);
  1055. if (!nbuf_copy) {
  1056. QDF_TRACE(QDF_MODULE_ID_DP,
  1057. QDF_TRACE_LEVEL_ERROR,
  1058. "nbuf copy failed");
  1059. }
  1060. peer_id = peer->peer_ids[0];
  1061. nbuf_copy = dp_tx_send_msdu_single(vdev, nbuf_copy, tid,
  1062. tx_q, meta_data, peer_id);
  1063. if (nbuf_copy != NULL) {
  1064. qdf_nbuf_free(nbuf);
  1065. return nbuf_copy;
  1066. }
  1067. }
  1068. }
  1069. if (peer_id == HTT_INVALID_PEER)
  1070. return nbuf;
  1071. qdf_nbuf_free(nbuf);
  1072. return NULL;
  1073. }
  1074. /**
  1075. * dp_tx_send() - Transmit a frame on a given VAP
  1076. * @vap_dev: DP vdev handle
  1077. * @nbuf: skb
  1078. *
  1079. * Entry point for Core Tx layer (DP_TX) invoked from
  1080. * hard_start_xmit in OSIF/HDD or from dp_rx_process for intravap forwarding
  1081. * cases
  1082. *
  1083. * Return: NULL on success,
  1084. * nbuf when it fails to send
  1085. */
  1086. qdf_nbuf_t dp_tx_send(void *vap_dev, qdf_nbuf_t nbuf)
  1087. {
  1088. struct ether_header *eh = NULL;
  1089. struct dp_tx_msdu_info_s msdu_info;
  1090. struct dp_tx_seg_info_s seg_info;
  1091. struct dp_vdev *vdev = (struct dp_vdev *) vap_dev;
  1092. uint16_t peer_id = HTT_INVALID_PEER;
  1093. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  1094. qdf_mem_set(&seg_info, sizeof(seg_info), 0x0);
  1095. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1096. "%s , skb %0x:%0x:%0x:%0x:%0x:%0x\n",
  1097. __func__, nbuf->data[0], nbuf->data[1], nbuf->data[2],
  1098. nbuf->data[3], nbuf->data[4], nbuf->data[5]);
  1099. /*
  1100. * Set Default Host TID value to invalid TID
  1101. * (TID override disabled)
  1102. */
  1103. msdu_info.tid = HTT_TX_EXT_TID_INVALID;
  1104. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  1105. if (qdf_unlikely(vdev->mesh_vdev))
  1106. dp_tx_extract_mesh_meta_data(vdev, nbuf, &msdu_info);
  1107. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1108. "%s , skb %0x:%0x:%0x:%0x:%0x:%0x\n",
  1109. __func__, nbuf->data[0], nbuf->data[1], nbuf->data[2],
  1110. nbuf->data[3], nbuf->data[4], nbuf->data[5]);
  1111. /*
  1112. * Get HW Queue to use for this frame.
  1113. * TCL supports upto 4 DMA rings, out of which 3 rings are
  1114. * dedicated for data and 1 for command.
  1115. * "queue_id" maps to one hardware ring.
  1116. * With each ring, we also associate a unique Tx descriptor pool
  1117. * to minimize lock contention for these resources.
  1118. */
  1119. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1120. /*
  1121. * TCL H/W supports 2 DSCP-TID mapping tables.
  1122. * Table 1 - Default DSCP-TID mapping table
  1123. * Table 2 - 1 DSCP-TID override table
  1124. *
  1125. * If we need a different DSCP-TID mapping for this vap,
  1126. * call tid_classify to extract DSCP/ToS from frame and
  1127. * map to a TID and store in msdu_info. This is later used
  1128. * to fill in TCL Input descriptor (per-packet TID override).
  1129. */
  1130. if (vdev->dscp_tid_map_id > 1)
  1131. dp_tx_classify_tid(vdev, nbuf, &msdu_info);
  1132. /* Reset the control block */
  1133. qdf_nbuf_reset_ctxt(nbuf);
  1134. /*
  1135. * Classify the frame and call corresponding
  1136. * "prepare" function which extracts the segment (TSO)
  1137. * and fragmentation information (for TSO , SG, ME, or Raw)
  1138. * into MSDU_INFO structure which is later used to fill
  1139. * SW and HW descriptors.
  1140. */
  1141. if (qdf_nbuf_is_tso(nbuf)) {
  1142. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1143. "%s TSO frame %p\n", __func__, vdev);
  1144. DP_STATS_INC_PKT(vdev, tx_i.tso.tso_pkt, 1,
  1145. qdf_nbuf_len(nbuf));
  1146. if (dp_tx_prepare_tso(vdev, nbuf, &msdu_info)) {
  1147. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1148. "%s tso_prepare fail vdev_id:%d\n",
  1149. __func__, vdev->vdev_id);
  1150. DP_STATS_INC(vdev, tx_i.tso.dropped_host, 1);
  1151. return nbuf;
  1152. }
  1153. goto send_multiple;
  1154. }
  1155. /* SG */
  1156. if (qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  1157. nbuf = dp_tx_prepare_sg(vdev, nbuf, &seg_info, &msdu_info);
  1158. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1159. "%s non-TSO SG frame %p\n", __func__, vdev);
  1160. DP_STATS_INC_PKT(vdev, tx_i.sg.sg_pkt, 1,
  1161. qdf_nbuf_len(nbuf));
  1162. goto send_multiple;
  1163. }
  1164. #ifdef ATH_SUPPORT_IQUE
  1165. /* Mcast to Ucast Conversion*/
  1166. if (qdf_unlikely(vdev->mcast_enhancement_en > 0)) {
  1167. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1168. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1169. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1170. "%s Mcast frm for ME %p\n", __func__, vdev);
  1171. DP_STATS_INC_PKT(vdev,
  1172. tx_i.mcast_en.mcast_pkt, 1,
  1173. qdf_nbuf_len(nbuf));
  1174. if (dp_tx_prepare_send_me(vdev, nbuf)) {
  1175. qdf_nbuf_free(nbuf);
  1176. return NULL;
  1177. }
  1178. return nbuf;
  1179. }
  1180. }
  1181. #endif
  1182. /* RAW */
  1183. if (qdf_unlikely(vdev->tx_encap_type == htt_cmn_pkt_type_raw)) {
  1184. nbuf = dp_tx_prepare_raw(vdev, nbuf, &seg_info, &msdu_info);
  1185. if (nbuf == NULL)
  1186. return NULL;
  1187. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1188. "%s Raw frame %p\n", __func__, vdev);
  1189. goto send_multiple;
  1190. }
  1191. if (vdev->nawds_enabled) {
  1192. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1193. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1194. nbuf = dp_tx_prepare_nawds(vdev, nbuf, msdu_info.tid,
  1195. &msdu_info.tx_queue,
  1196. msdu_info.meta_data, peer_id);
  1197. return nbuf;
  1198. }
  1199. }
  1200. /* Single linear frame */
  1201. /*
  1202. * If nbuf is a simple linear frame, use send_single function to
  1203. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  1204. * SRNG. There is no need to setup a MSDU extension descriptor.
  1205. */
  1206. nbuf = dp_tx_send_msdu_single(vdev, nbuf, msdu_info.tid,
  1207. &msdu_info.tx_queue, msdu_info.meta_data, peer_id);
  1208. return nbuf;
  1209. send_multiple:
  1210. nbuf = dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  1211. return nbuf;
  1212. }
  1213. /**
  1214. * dp_tx_reinject_handler() - Tx Reinject Handler
  1215. * @tx_desc: software descriptor head pointer
  1216. * @status : Tx completion status from HTT descriptor
  1217. *
  1218. * This function reinjects frames back to Target.
  1219. * Todo - Host queue needs to be added
  1220. *
  1221. * Return: none
  1222. */
  1223. static
  1224. void dp_tx_reinject_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1225. {
  1226. struct dp_vdev *vdev;
  1227. vdev = tx_desc->vdev;
  1228. qdf_assert(vdev);
  1229. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1230. "%s Tx reinject path\n", __func__);
  1231. DP_STATS_INC_PKT(vdev, tx_i.reinject_pkts, 1,
  1232. qdf_nbuf_len(tx_desc->nbuf));
  1233. if (qdf_unlikely(vdev->mesh_vdev)) {
  1234. DP_TX_FREE_SINGLE_BUF(vdev->pdev->soc, tx_desc->nbuf);
  1235. } else
  1236. dp_tx_send(vdev, tx_desc->nbuf);
  1237. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  1238. }
  1239. /**
  1240. * dp_tx_inspect_handler() - Tx Inspect Handler
  1241. * @tx_desc: software descriptor head pointer
  1242. * @status : Tx completion status from HTT descriptor
  1243. *
  1244. * Handles Tx frames sent back to Host for inspection
  1245. * (ProxyARP)
  1246. *
  1247. * Return: none
  1248. */
  1249. static void dp_tx_inspect_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1250. {
  1251. struct dp_soc *soc;
  1252. struct dp_pdev *pdev = tx_desc->pdev;
  1253. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1254. "%s Tx inspect path\n",
  1255. __func__);
  1256. qdf_assert(pdev);
  1257. soc = pdev->soc;
  1258. DP_STATS_INC_PKT(tx_desc->vdev, tx_i.inspect_pkts, 1,
  1259. qdf_nbuf_len(tx_desc->nbuf));
  1260. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1261. }
  1262. /**
  1263. * dp_tx_process_htt_completion() - Tx HTT Completion Indication Handler
  1264. * @tx_desc: software descriptor head pointer
  1265. * @status : Tx completion status from HTT descriptor
  1266. *
  1267. * This function will process HTT Tx indication messages from Target
  1268. *
  1269. * Return: none
  1270. */
  1271. static
  1272. void dp_tx_process_htt_completion(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1273. {
  1274. uint8_t tx_status;
  1275. struct dp_pdev *pdev;
  1276. struct dp_soc *soc;
  1277. uint32_t *htt_status_word = (uint32_t *) status;
  1278. qdf_assert(tx_desc->pdev);
  1279. pdev = tx_desc->pdev;
  1280. soc = pdev->soc;
  1281. tx_status = HTT_TX_WBM_COMPLETION_TX_STATUS_GET(htt_status_word[0]);
  1282. switch (tx_status) {
  1283. case HTT_TX_FW2WBM_TX_STATUS_OK:
  1284. {
  1285. qdf_atomic_dec(&pdev->num_tx_exception);
  1286. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1287. break;
  1288. }
  1289. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  1290. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  1291. {
  1292. qdf_atomic_dec(&pdev->num_tx_exception);
  1293. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1294. break;
  1295. }
  1296. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  1297. {
  1298. dp_tx_reinject_handler(tx_desc, status);
  1299. break;
  1300. }
  1301. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  1302. {
  1303. dp_tx_inspect_handler(tx_desc, status);
  1304. break;
  1305. }
  1306. default:
  1307. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1308. "%s Invalid HTT tx_status %d\n",
  1309. __func__, tx_status);
  1310. break;
  1311. }
  1312. }
  1313. #ifdef MESH_MODE_SUPPORT
  1314. /**
  1315. * dp_tx_comp_fill_tx_completion_stats() - Fill per packet Tx completion stats
  1316. * in mesh meta header
  1317. * @tx_desc: software descriptor head pointer
  1318. * @ts: pointer to tx completion stats
  1319. * Return: none
  1320. */
  1321. static
  1322. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1323. struct hal_tx_completion_status *ts)
  1324. {
  1325. struct meta_hdr_s *mhdr;
  1326. qdf_nbuf_t netbuf = tx_desc->nbuf;
  1327. if (!tx_desc->msdu_ext_desc) {
  1328. qdf_nbuf_pull_head(netbuf, tx_desc->pkt_offset);
  1329. }
  1330. qdf_nbuf_push_head(netbuf, sizeof(struct meta_hdr_s));
  1331. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(netbuf);
  1332. mhdr->rssi = ts->ack_frame_rssi;
  1333. }
  1334. #else
  1335. static
  1336. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1337. struct hal_tx_completion_status *ts)
  1338. {
  1339. }
  1340. #endif
  1341. /**
  1342. * dp_tx_comp_process_tx_status() - Parse and Dump Tx completion status info
  1343. * @tx_desc: software descriptor head pointer
  1344. * @length: packet length
  1345. *
  1346. * Return: none
  1347. */
  1348. static inline void dp_tx_comp_process_tx_status(struct dp_tx_desc_s *tx_desc,
  1349. uint32_t length)
  1350. {
  1351. struct hal_tx_completion_status ts;
  1352. struct dp_soc *soc = NULL;
  1353. struct dp_vdev *vdev = tx_desc->vdev;
  1354. struct dp_peer *peer = NULL;
  1355. uint8_t comp_status = 0;
  1356. qdf_mem_zero(&ts, sizeof(struct hal_tx_completion_status));
  1357. hal_tx_comp_get_status(&tx_desc->comp, &ts);
  1358. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1359. "-------------------- \n"
  1360. "Tx Completion Stats: \n"
  1361. "-------------------- \n"
  1362. "ack_frame_rssi = %d \n"
  1363. "first_msdu = %d \n"
  1364. "last_msdu = %d \n"
  1365. "msdu_part_of_amsdu = %d \n"
  1366. "rate_stats valid = %d \n"
  1367. "bw = %d \n"
  1368. "pkt_type = %d \n"
  1369. "stbc = %d \n"
  1370. "ldpc = %d \n"
  1371. "sgi = %d \n"
  1372. "mcs = %d \n"
  1373. "ofdma = %d \n"
  1374. "tones_in_ru = %d \n"
  1375. "tsf = %d \n"
  1376. "ppdu_id = %d \n"
  1377. "transmit_cnt = %d \n"
  1378. "tid = %d \n"
  1379. "peer_id = %d \n",
  1380. ts.ack_frame_rssi, ts.first_msdu, ts.last_msdu,
  1381. ts.msdu_part_of_amsdu, ts.valid, ts.bw,
  1382. ts.pkt_type, ts.stbc, ts.ldpc, ts.sgi,
  1383. ts.mcs, ts.ofdma, ts.tones_in_ru, ts.tsf,
  1384. ts.ppdu_id, ts.transmit_cnt, ts.tid,
  1385. ts.peer_id);
  1386. if (qdf_unlikely(tx_desc->vdev->mesh_vdev))
  1387. dp_tx_comp_fill_tx_completion_stats(tx_desc, &ts);
  1388. if (!vdev) {
  1389. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1390. "invalid peer");
  1391. goto fail;
  1392. }
  1393. soc = tx_desc->vdev->pdev->soc;
  1394. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1395. if (!peer) {
  1396. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1397. "invalid peer");
  1398. DP_STATS_INC_PKT(soc, tx.tx_invalid_peer, 1, length);
  1399. goto out;
  1400. }
  1401. DP_STATS_INC_PKT(peer, tx.comp_pkt, 1, length);
  1402. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  1403. hal_tx_comp_get_buffer_source(&tx_desc->comp)) {
  1404. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  1405. DP_STATS_INCC(peer, tx.dropped.mpdu_age_out, 1,
  1406. (comp_status == HAL_TX_TQM_RR_REM_CMD_AGED));
  1407. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason1, 1,
  1408. (comp_status == HAL_TX_TQM_RR_FW_REASON1));
  1409. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason2, 1,
  1410. (comp_status == HAL_TX_TQM_RR_FW_REASON2));
  1411. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason3, 1,
  1412. (comp_status == HAL_TX_TQM_RR_FW_REASON3));
  1413. DP_STATS_INCC(peer, tx.tx_failed, 1,
  1414. comp_status != HAL_TX_TQM_RR_FRAME_ACKED);
  1415. if (comp_status == HAL_TX_TQM_RR_FRAME_ACKED) {
  1416. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1417. mcs_count[MAX_MCS], 1,
  1418. ((ts.mcs >= MAX_MCS_11A) && (ts.pkt_type
  1419. == DOT11_A)));
  1420. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1421. mcs_count[ts.mcs], 1,
  1422. ((ts.mcs <= MAX_MCS_11A) && (ts.pkt_type
  1423. == DOT11_A)));
  1424. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1425. mcs_count[MAX_MCS], 1,
  1426. ((ts.mcs >= MAX_MCS_11B)
  1427. && (ts.pkt_type == DOT11_B)));
  1428. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1429. mcs_count[ts.mcs], 1,
  1430. ((ts.mcs <= MAX_MCS_11B)
  1431. && (ts.pkt_type == DOT11_B)));
  1432. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1433. mcs_count[MAX_MCS], 1,
  1434. ((ts.mcs >= MAX_MCS_11A)
  1435. && (ts.pkt_type == DOT11_N)));
  1436. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1437. mcs_count[ts.mcs], 1,
  1438. ((ts.mcs <= MAX_MCS_11A)
  1439. && (ts.pkt_type == DOT11_N)));
  1440. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1441. mcs_count[MAX_MCS], 1,
  1442. ((ts.mcs >= MAX_MCS_11AC)
  1443. && (ts.pkt_type == DOT11_AC)));
  1444. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1445. mcs_count[ts.mcs], 1,
  1446. ((ts.mcs <= MAX_MCS_11AC)
  1447. && (ts.pkt_type == DOT11_AC)));
  1448. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1449. mcs_count[MAX_MCS], 1,
  1450. ((ts.mcs >= MAX_MCS)
  1451. && (ts.pkt_type == DOT11_AX)));
  1452. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1453. mcs_count[ts.mcs], 1,
  1454. ((ts.mcs <= MAX_MCS)
  1455. && (ts.pkt_type == DOT11_AX)));
  1456. DP_STATS_INC(peer, tx.sgi_count[ts.sgi], 1);
  1457. DP_STATS_INC(peer, tx.bw[ts.bw], 1);
  1458. DP_STATS_UPD(peer, tx.last_ack_rssi, ts.ack_frame_rssi);
  1459. DP_STATS_INC(peer, tx.wme_ac_type[TID_TO_WME_AC(ts.tid)]
  1460. , 1);
  1461. DP_STATS_INC_PKT(peer, tx.tx_success, 1, length);
  1462. DP_STATS_INCC(peer, tx.stbc, 1, ts.stbc);
  1463. DP_STATS_INCC(peer, tx.ofdma, 1, ts.ofdma);
  1464. DP_STATS_INCC(peer, tx.ldpc, 1, ts.ldpc);
  1465. DP_STATS_INCC(peer, tx.non_amsdu_cnt, 1,
  1466. (ts.first_msdu && ts.last_msdu));
  1467. DP_STATS_INCC(peer, tx.amsdu_cnt, 1,
  1468. !(ts.first_msdu && ts.last_msdu));
  1469. DP_STATS_INCC(peer, tx.retries, 1, ts.transmit_cnt > 1);
  1470. }
  1471. }
  1472. /* TODO: This call is temporary.
  1473. * Stats update has to be attached to the HTT PPDU message
  1474. */
  1475. if (soc->cdp_soc.ol_ops->update_dp_stats)
  1476. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  1477. &peer->stats, ts.peer_id, UPDATE_PEER_STATS);
  1478. out:
  1479. dp_aggregate_vdev_stats(tx_desc->vdev);
  1480. if (soc->cdp_soc.ol_ops->update_dp_stats)
  1481. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  1482. &vdev->stats, vdev->vdev_id, UPDATE_VDEV_STATS);
  1483. fail:
  1484. return;
  1485. }
  1486. /**
  1487. * dp_tx_comp_process_desc() - Tx complete software descriptor handler
  1488. * @soc: core txrx main context
  1489. * @comp_head: software descriptor head pointer
  1490. *
  1491. * This function will process batch of descriptors reaped by dp_tx_comp_handler
  1492. * and release the software descriptors after processing is complete
  1493. *
  1494. * Return: none
  1495. */
  1496. static void dp_tx_comp_process_desc(struct dp_soc *soc,
  1497. struct dp_tx_desc_s *comp_head)
  1498. {
  1499. struct dp_tx_desc_s *desc;
  1500. struct dp_tx_desc_s *next;
  1501. struct hal_tx_completion_status ts = {0};
  1502. uint32_t length;
  1503. struct dp_peer *peer;
  1504. DP_HIST_INIT();
  1505. desc = comp_head;
  1506. while (desc) {
  1507. hal_tx_comp_get_status(&desc->comp, &ts);
  1508. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1509. length = qdf_nbuf_len(desc->nbuf);
  1510. /* Error Handling */
  1511. if (hal_tx_comp_get_buffer_source(&desc->comp) ==
  1512. HAL_TX_COMP_RELEASE_SOURCE_FW) {
  1513. dp_tx_comp_process_exception(desc);
  1514. desc = desc->next;
  1515. continue;
  1516. }
  1517. /* Process Tx status in descriptor */
  1518. if (soc->process_tx_status ||
  1519. (desc->vdev && desc->vdev->mesh_vdev))
  1520. dp_tx_comp_process_tx_status(desc, length);
  1521. /* 0 : MSDU buffer, 1 : MLE */
  1522. if (desc->msdu_ext_desc) {
  1523. /* TSO free */
  1524. if (hal_tx_ext_desc_get_tso_enable(
  1525. desc->msdu_ext_desc->vaddr)) {
  1526. /* If remaining number of segment is 0
  1527. * actual TSO may unmap and free */
  1528. if (!DP_DESC_NUM_FRAG(desc)) {
  1529. qdf_nbuf_unmap(soc->osdev, desc->nbuf,
  1530. QDF_DMA_TO_DEVICE);
  1531. qdf_nbuf_free(desc->nbuf);
  1532. }
  1533. } else {
  1534. /* SG free */
  1535. /* Free buffer */
  1536. DP_TX_FREE_DMA_TO_DEVICE(soc, desc->vdev,
  1537. desc->nbuf);
  1538. }
  1539. } else {
  1540. /* Free buffer */
  1541. DP_TX_FREE_DMA_TO_DEVICE(soc, desc->vdev, desc->nbuf);
  1542. }
  1543. DP_HIST_PACKET_COUNT_INC(desc->pdev->pdev_id);
  1544. next = desc->next;
  1545. if (desc->flags & DP_TX_DESC_FLAG_ME)
  1546. dp_tx_me_free_buf(desc->pdev, desc->me_buffer);
  1547. dp_tx_desc_release(desc, desc->pool_id);
  1548. desc = next;
  1549. }
  1550. DP_TX_HIST_STATS_PER_PDEV();
  1551. }
  1552. /**
  1553. * dp_tx_comp_handler() - Tx completion handler
  1554. * @soc: core txrx main context
  1555. * @ring_id: completion ring id
  1556. * @budget: No. of packets/descriptors that can be serviced in one loop
  1557. *
  1558. * This function will collect hardware release ring element contents and
  1559. * handle descriptor contents. Based on contents, free packet or handle error
  1560. * conditions
  1561. *
  1562. * Return: none
  1563. */
  1564. uint32_t dp_tx_comp_handler(struct dp_soc *soc, uint32_t ring_id,
  1565. uint32_t budget)
  1566. {
  1567. void *tx_comp_hal_desc;
  1568. uint8_t buffer_src;
  1569. uint8_t pool_id;
  1570. uint32_t tx_desc_id;
  1571. struct dp_tx_desc_s *tx_desc = NULL;
  1572. struct dp_tx_desc_s *head_desc = NULL;
  1573. struct dp_tx_desc_s *tail_desc = NULL;
  1574. uint32_t num_processed;
  1575. void *hal_srng = soc->tx_comp_ring[ring_id].hal_srng;
  1576. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  1577. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1578. "%s %d : HAL RING Access Failed -- %p\n",
  1579. __func__, __LINE__, hal_srng);
  1580. return 0;
  1581. }
  1582. num_processed = 0;
  1583. /* Find head descriptor from completion ring */
  1584. while (qdf_likely(tx_comp_hal_desc =
  1585. hal_srng_dst_get_next(soc->hal_soc, hal_srng))) {
  1586. buffer_src = hal_tx_comp_get_buffer_source(tx_comp_hal_desc);
  1587. /* If this buffer was not released by TQM or FW, then it is not
  1588. * Tx completion indication, skip to next descriptor */
  1589. if ((buffer_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) &&
  1590. (buffer_src != HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1591. QDF_TRACE(QDF_MODULE_ID_DP,
  1592. QDF_TRACE_LEVEL_ERROR,
  1593. "Tx comp release_src != TQM | FW");
  1594. /* TODO Handle Freeing of the buffer in descriptor */
  1595. continue;
  1596. }
  1597. /* Get descriptor id */
  1598. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  1599. pool_id = (tx_desc_id & DP_TX_DESC_ID_POOL_MASK) >>
  1600. DP_TX_DESC_ID_POOL_OS;
  1601. /* Pool ID is out of limit. Error */
  1602. if (pool_id > wlan_cfg_get_num_tx_desc_pool(
  1603. soc->wlan_cfg_ctx)) {
  1604. QDF_TRACE(QDF_MODULE_ID_DP,
  1605. QDF_TRACE_LEVEL_FATAL,
  1606. "TX COMP pool id %d not valid",
  1607. pool_id);
  1608. /* Check if assert aborts execution, if not handle
  1609. * return here */
  1610. QDF_ASSERT(0);
  1611. }
  1612. /* Find Tx descriptor */
  1613. tx_desc = dp_tx_desc_find(soc, pool_id,
  1614. (tx_desc_id & DP_TX_DESC_ID_PAGE_MASK) >>
  1615. DP_TX_DESC_ID_PAGE_OS,
  1616. (tx_desc_id & DP_TX_DESC_ID_OFFSET_MASK) >>
  1617. DP_TX_DESC_ID_OFFSET_OS);
  1618. /* Pool id is not matching. Error */
  1619. if (tx_desc && (tx_desc->pool_id != pool_id)) {
  1620. QDF_TRACE(QDF_MODULE_ID_DP,
  1621. QDF_TRACE_LEVEL_FATAL,
  1622. "Tx Comp pool id %d not matched %d",
  1623. pool_id, tx_desc->pool_id);
  1624. /* Check if assert aborts execution, if not handle
  1625. * return here */
  1626. QDF_ASSERT(0);
  1627. }
  1628. if (!(tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED) ||
  1629. !(tx_desc->flags & DP_TX_DESC_FLAG_QUEUED_TX)) {
  1630. QDF_TRACE(QDF_MODULE_ID_DP,
  1631. QDF_TRACE_LEVEL_FATAL,
  1632. "Txdesc invalid, flgs = %x,id = %d",
  1633. tx_desc->flags, tx_desc_id);
  1634. /* TODO Handle Freeing of the buffer in this invalid
  1635. * descriptor */
  1636. continue;
  1637. }
  1638. /*
  1639. * If the release source is FW, process the HTT
  1640. * status
  1641. */
  1642. if (qdf_unlikely(buffer_src ==
  1643. HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1644. uint8_t htt_tx_status[HAL_TX_COMP_HTT_STATUS_LEN];
  1645. hal_tx_comp_get_htt_desc(tx_comp_hal_desc,
  1646. htt_tx_status);
  1647. dp_tx_process_htt_completion(tx_desc,
  1648. htt_tx_status);
  1649. } else {
  1650. tx_desc->next = NULL;
  1651. /* First ring descriptor on the cycle */
  1652. if (!head_desc) {
  1653. head_desc = tx_desc;
  1654. } else {
  1655. tail_desc->next = tx_desc;
  1656. }
  1657. tail_desc = tx_desc;
  1658. /* Collect hw completion contents */
  1659. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  1660. &tx_desc->comp, soc->process_tx_status);
  1661. }
  1662. num_processed++;
  1663. /*
  1664. * Processed packet count is more than given quota
  1665. * stop to processing
  1666. */
  1667. if (num_processed >= budget)
  1668. break;
  1669. }
  1670. hal_srng_access_end(soc->hal_soc, hal_srng);
  1671. /* Process the reaped descriptors */
  1672. if (head_desc)
  1673. dp_tx_comp_process_desc(soc, head_desc);
  1674. return num_processed;
  1675. }
  1676. /**
  1677. * dp_tx_vdev_attach() - attach vdev to dp tx
  1678. * @vdev: virtual device instance
  1679. *
  1680. * Return: QDF_STATUS_SUCCESS: success
  1681. * QDF_STATUS_E_RESOURCES: Error return
  1682. */
  1683. QDF_STATUS dp_tx_vdev_attach(struct dp_vdev *vdev)
  1684. {
  1685. /*
  1686. * Fill HTT TCL Metadata with Vdev ID and MAC ID
  1687. */
  1688. HTT_TX_TCL_METADATA_TYPE_SET(vdev->htt_tcl_metadata,
  1689. HTT_TCL_METADATA_TYPE_VDEV_BASED);
  1690. HTT_TX_TCL_METADATA_VDEV_ID_SET(vdev->htt_tcl_metadata,
  1691. vdev->vdev_id);
  1692. HTT_TX_TCL_METADATA_PDEV_ID_SET(vdev->htt_tcl_metadata,
  1693. DP_SW2HW_MACID(vdev->pdev->pdev_id));
  1694. /*
  1695. * Set HTT Extension Valid bit to 0 by default
  1696. */
  1697. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 0);
  1698. dp_tx_vdev_update_search_flags(vdev);
  1699. return QDF_STATUS_SUCCESS;
  1700. }
  1701. /**
  1702. * dp_tx_vdev_update_search_flags() - Update vdev flags as per opmode
  1703. * @vdev: virtual device instance
  1704. *
  1705. * Return: void
  1706. *
  1707. */
  1708. void dp_tx_vdev_update_search_flags(struct dp_vdev *vdev)
  1709. {
  1710. /*
  1711. * Enable both AddrY (SA based search) and AddrX (Da based search)
  1712. * for TDLS link
  1713. *
  1714. * Enable AddrY (SA based search) only for non-WDS STA and
  1715. * ProxySTA VAP modes.
  1716. *
  1717. * In all other VAP modes, only DA based search should be
  1718. * enabled
  1719. */
  1720. if (vdev->opmode == wlan_op_mode_sta &&
  1721. vdev->tdls_link_connected)
  1722. vdev->hal_desc_addr_search_flags =
  1723. (HAL_TX_DESC_ADDRX_EN | HAL_TX_DESC_ADDRY_EN);
  1724. else if ((vdev->opmode == wlan_op_mode_sta &&
  1725. (!vdev->wds_enabled || vdev->proxysta_vdev)))
  1726. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRY_EN;
  1727. else
  1728. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRX_EN;
  1729. }
  1730. /**
  1731. * dp_tx_vdev_detach() - detach vdev from dp tx
  1732. * @vdev: virtual device instance
  1733. *
  1734. * Return: QDF_STATUS_SUCCESS: success
  1735. * QDF_STATUS_E_RESOURCES: Error return
  1736. */
  1737. QDF_STATUS dp_tx_vdev_detach(struct dp_vdev *vdev)
  1738. {
  1739. return QDF_STATUS_SUCCESS;
  1740. }
  1741. /**
  1742. * dp_tx_pdev_attach() - attach pdev to dp tx
  1743. * @pdev: physical device instance
  1744. *
  1745. * Return: QDF_STATUS_SUCCESS: success
  1746. * QDF_STATUS_E_RESOURCES: Error return
  1747. */
  1748. QDF_STATUS dp_tx_pdev_attach(struct dp_pdev *pdev)
  1749. {
  1750. struct dp_soc *soc = pdev->soc;
  1751. /* Initialize Flow control counters */
  1752. qdf_atomic_init(&pdev->num_tx_exception);
  1753. qdf_atomic_init(&pdev->num_tx_outstanding);
  1754. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  1755. /* Initialize descriptors in TCL Ring */
  1756. hal_tx_init_data_ring(soc->hal_soc,
  1757. soc->tcl_data_ring[pdev->pdev_id].hal_srng);
  1758. }
  1759. return QDF_STATUS_SUCCESS;
  1760. }
  1761. /**
  1762. * dp_tx_pdev_detach() - detach pdev from dp tx
  1763. * @pdev: physical device instance
  1764. *
  1765. * Return: QDF_STATUS_SUCCESS: success
  1766. * QDF_STATUS_E_RESOURCES: Error return
  1767. */
  1768. QDF_STATUS dp_tx_pdev_detach(struct dp_pdev *pdev)
  1769. {
  1770. /* What should do here? */
  1771. return QDF_STATUS_SUCCESS;
  1772. }
  1773. /**
  1774. * dp_tx_soc_detach() - detach soc from dp tx
  1775. * @soc: core txrx main context
  1776. *
  1777. * This function will detach dp tx into main device context
  1778. * will free dp tx resource and initialize resources
  1779. *
  1780. * Return: QDF_STATUS_SUCCESS: success
  1781. * QDF_STATUS_E_RESOURCES: Error return
  1782. */
  1783. QDF_STATUS dp_tx_soc_detach(struct dp_soc *soc)
  1784. {
  1785. uint8_t num_pool;
  1786. uint16_t num_desc;
  1787. uint16_t num_ext_desc;
  1788. uint8_t i;
  1789. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  1790. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  1791. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  1792. for (i = 0; i < num_pool; i++) {
  1793. if (dp_tx_desc_pool_free(soc, i)) {
  1794. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1795. "%s Tx Desc Pool Free failed\n",
  1796. __func__);
  1797. return QDF_STATUS_E_RESOURCES;
  1798. }
  1799. }
  1800. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1801. "%s Tx Desc Pool Free num_pool = %d, descs = %d\n",
  1802. __func__, num_pool, num_desc);
  1803. for (i = 0; i < num_pool; i++) {
  1804. if (dp_tx_ext_desc_pool_free(soc, i)) {
  1805. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1806. "%s Tx Ext Desc Pool Free failed\n",
  1807. __func__);
  1808. return QDF_STATUS_E_RESOURCES;
  1809. }
  1810. }
  1811. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1812. "%s MSDU Ext Desc Pool %d Free descs = %d\n",
  1813. __func__, num_pool, num_ext_desc);
  1814. for (i = 0; i < num_pool; i++) {
  1815. dp_tx_tso_desc_pool_free(soc, i);
  1816. }
  1817. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1818. "%s TSO Desc Pool %d Free descs = %d\n",
  1819. __func__, num_pool, num_desc);
  1820. return QDF_STATUS_SUCCESS;
  1821. }
  1822. /**
  1823. * dp_tx_soc_attach() - attach soc to dp tx
  1824. * @soc: core txrx main context
  1825. *
  1826. * This function will attach dp tx into main device context
  1827. * will allocate dp tx resource and initialize resources
  1828. *
  1829. * Return: QDF_STATUS_SUCCESS: success
  1830. * QDF_STATUS_E_RESOURCES: Error return
  1831. */
  1832. QDF_STATUS dp_tx_soc_attach(struct dp_soc *soc)
  1833. {
  1834. uint8_t num_pool;
  1835. uint32_t num_desc;
  1836. uint32_t num_ext_desc;
  1837. uint8_t i;
  1838. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  1839. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  1840. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  1841. /* Allocate software Tx descriptor pools */
  1842. for (i = 0; i < num_pool; i++) {
  1843. if (dp_tx_desc_pool_alloc(soc, i, num_desc)) {
  1844. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1845. "%s Tx Desc Pool alloc %d failed %p\n",
  1846. __func__, i, soc);
  1847. goto fail;
  1848. }
  1849. }
  1850. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1851. "%s Tx Desc Alloc num_pool = %d, descs = %d\n",
  1852. __func__, num_pool, num_desc);
  1853. /* Allocate extension tx descriptor pools */
  1854. for (i = 0; i < num_pool; i++) {
  1855. if (dp_tx_ext_desc_pool_alloc(soc, i, num_ext_desc)) {
  1856. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1857. "MSDU Ext Desc Pool alloc %d failed %p\n",
  1858. i, soc);
  1859. goto fail;
  1860. }
  1861. }
  1862. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1863. "%s MSDU Ext Desc Alloc %d, descs = %d\n",
  1864. __func__, num_pool, num_ext_desc);
  1865. for (i = 0; i < num_pool; i++) {
  1866. if (dp_tx_tso_desc_pool_alloc(soc, i, num_desc)) {
  1867. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1868. "TSO Desc Pool alloc %d failed %p\n",
  1869. i, soc);
  1870. goto fail;
  1871. }
  1872. }
  1873. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1874. "%s TSO Desc Alloc %d, descs = %d\n",
  1875. __func__, num_pool, num_desc);
  1876. /* Initialize descriptors in TCL Rings */
  1877. if (!wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  1878. for (i = 0; i < soc->num_tcl_data_rings; i++) {
  1879. hal_tx_init_data_ring(soc->hal_soc,
  1880. soc->tcl_data_ring[i].hal_srng);
  1881. }
  1882. }
  1883. /*
  1884. * todo - Add a runtime config option to enable this.
  1885. */
  1886. /*
  1887. * Due to multiple issues on NPR EMU, enable it selectively
  1888. * only for NPR EMU, should be removed, once NPR platforms
  1889. * are stable.
  1890. */
  1891. soc->process_tx_status = 1;
  1892. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1893. "%s HAL Tx init Success\n", __func__);
  1894. return QDF_STATUS_SUCCESS;
  1895. fail:
  1896. /* Detach will take care of freeing only allocated resources */
  1897. dp_tx_soc_detach(soc);
  1898. return QDF_STATUS_E_RESOURCES;
  1899. }
  1900. /*
  1901. * dp_tx_me_mem_free(): Function to free allocated memory in mcast enahncement
  1902. * pdev: pointer to DP PDEV structure
  1903. * seg_info_head: Pointer to the head of list
  1904. *
  1905. * return: void
  1906. */
  1907. static inline void dp_tx_me_mem_free(struct dp_pdev *pdev,
  1908. struct dp_tx_seg_info_s *seg_info_head)
  1909. {
  1910. struct dp_tx_me_buf_t *mc_uc_buf;
  1911. struct dp_tx_seg_info_s *seg_info_new = NULL;
  1912. qdf_nbuf_t nbuf = NULL;
  1913. uint64_t phy_addr;
  1914. while (seg_info_head) {
  1915. nbuf = seg_info_head->nbuf;
  1916. mc_uc_buf = (struct dp_tx_me_buf_t *)
  1917. seg_info_new->frags[0].vaddr;
  1918. phy_addr = seg_info_head->frags[0].paddr_hi;
  1919. phy_addr = (phy_addr << 32) | seg_info_head->frags[0].paddr_lo;
  1920. qdf_mem_unmap_nbytes_single(pdev->soc->osdev,
  1921. phy_addr,
  1922. QDF_DMA_TO_DEVICE , DP_MAC_ADDR_LEN);
  1923. dp_tx_me_free_buf(pdev, mc_uc_buf);
  1924. qdf_nbuf_free(nbuf);
  1925. seg_info_new = seg_info_head;
  1926. seg_info_head = seg_info_head->next;
  1927. qdf_mem_free(seg_info_new);
  1928. }
  1929. }
  1930. /**
  1931. * dp_tx_me_send_convert_ucast(): fuction to convert multicast to unicast
  1932. * @vdev: DP VDEV handle
  1933. * @nbuf: Multicast nbuf
  1934. * @newmac: Table of the clients to which packets have to be sent
  1935. * @new_mac_cnt: No of clients
  1936. *
  1937. * return: no of converted packets
  1938. */
  1939. uint16_t
  1940. dp_tx_me_send_convert_ucast(struct cdp_vdev *vdev_handle, qdf_nbuf_t nbuf,
  1941. uint8_t newmac[][DP_MAC_ADDR_LEN], uint8_t new_mac_cnt)
  1942. {
  1943. struct dp_vdev *vdev = (struct dp_vdev *) vdev_handle;
  1944. struct dp_pdev *pdev = vdev->pdev;
  1945. struct ether_header *eh;
  1946. uint8_t *data;
  1947. uint16_t len;
  1948. /* reference to frame dst addr */
  1949. uint8_t *dstmac;
  1950. /* copy of original frame src addr */
  1951. uint8_t srcmac[DP_MAC_ADDR_LEN];
  1952. /* local index into newmac */
  1953. uint8_t new_mac_idx = 0;
  1954. struct dp_tx_me_buf_t *mc_uc_buf;
  1955. qdf_nbuf_t nbuf_clone;
  1956. struct dp_tx_msdu_info_s msdu_info;
  1957. struct dp_tx_seg_info_s *seg_info_head = NULL;
  1958. struct dp_tx_seg_info_s *seg_info_tail = NULL;
  1959. struct dp_tx_seg_info_s *seg_info_new;
  1960. struct dp_tx_frag_info_s data_frag;
  1961. qdf_dma_addr_t paddr_data;
  1962. qdf_dma_addr_t paddr_mcbuf = 0;
  1963. uint8_t empty_entry_mac[DP_MAC_ADDR_LEN] = {0};
  1964. QDF_STATUS status;
  1965. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1966. eh = (struct ether_header *) nbuf;
  1967. qdf_mem_copy(srcmac, eh->ether_shost, DP_MAC_ADDR_LEN);
  1968. len = qdf_nbuf_len(nbuf);
  1969. data = qdf_nbuf_data(nbuf);
  1970. status = qdf_nbuf_map(vdev->osdev, nbuf,
  1971. QDF_DMA_TO_DEVICE);
  1972. if (status) {
  1973. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1974. "Mapping failure Error:%d", status);
  1975. DP_STATS_INC(vdev, tx_i.mcast_en.dropped_map_error, 1);
  1976. return 0;
  1977. }
  1978. paddr_data = qdf_nbuf_get_frag_paddr(nbuf, 0) + IEEE80211_ADDR_LEN;
  1979. /*preparing data fragment*/
  1980. data_frag.vaddr = qdf_nbuf_data(nbuf) + IEEE80211_ADDR_LEN;
  1981. data_frag.paddr_lo = (uint32_t)paddr_data;
  1982. data_frag.paddr_hi = ((uint64_t)paddr_data & 0xffffffff00000000) >> 32;
  1983. data_frag.len = len - DP_MAC_ADDR_LEN;
  1984. for (new_mac_idx = 0; new_mac_idx < new_mac_cnt; new_mac_idx++) {
  1985. dstmac = newmac[new_mac_idx];
  1986. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1987. "added mac addr (%pM)", dstmac);
  1988. /* Check for NULL Mac Address */
  1989. if (!qdf_mem_cmp(dstmac, empty_entry_mac, DP_MAC_ADDR_LEN))
  1990. continue;
  1991. /* frame to self mac. skip */
  1992. if (!qdf_mem_cmp(dstmac, srcmac, DP_MAC_ADDR_LEN))
  1993. continue;
  1994. /*
  1995. * TODO: optimize to avoid malloc in per-packet path
  1996. * For eg. seg_pool can be made part of vdev structure
  1997. */
  1998. seg_info_new = qdf_mem_malloc(sizeof(*seg_info_new));
  1999. if (!seg_info_new) {
  2000. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2001. "alloc failed");
  2002. DP_STATS_INC(vdev, tx_i.mcast_en.fail_seg_alloc, 1);
  2003. goto fail_seg_alloc;
  2004. }
  2005. mc_uc_buf = dp_tx_me_alloc_buf(pdev);
  2006. if (mc_uc_buf == NULL)
  2007. goto fail_buf_alloc;
  2008. /*
  2009. * TODO: Check if we need to clone the nbuf
  2010. * Or can we just use the reference for all cases
  2011. */
  2012. if (new_mac_idx < (new_mac_cnt - 1)) {
  2013. nbuf_clone = qdf_nbuf_clone((qdf_nbuf_t)nbuf);
  2014. if (nbuf_clone == NULL) {
  2015. DP_STATS_INC(vdev, tx_i.mcast_en.clone_fail, 1);
  2016. goto fail_clone;
  2017. }
  2018. } else {
  2019. /*
  2020. * Update the ref
  2021. * to account for frame sent without cloning
  2022. */
  2023. qdf_nbuf_ref(nbuf);
  2024. nbuf_clone = nbuf;
  2025. }
  2026. qdf_mem_copy(mc_uc_buf->data, dstmac, DP_MAC_ADDR_LEN);
  2027. status = qdf_mem_map_nbytes_single(vdev->osdev, mc_uc_buf->data,
  2028. QDF_DMA_TO_DEVICE, DP_MAC_ADDR_LEN,
  2029. &paddr_mcbuf);
  2030. if (status) {
  2031. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2032. "Mapping failure Error:%d", status);
  2033. DP_STATS_INC(vdev, tx_i.mcast_en.dropped_map_error, 1);
  2034. goto fail_map;
  2035. }
  2036. seg_info_new->frags[0].vaddr = (uint8_t *)mc_uc_buf;
  2037. seg_info_new->frags[0].paddr_lo = (uint32_t) paddr_mcbuf;
  2038. seg_info_new->frags[0].paddr_hi =
  2039. ((u64)paddr_mcbuf & 0xffffffff00000000) >> 32;
  2040. seg_info_new->frags[0].len = DP_MAC_ADDR_LEN;
  2041. seg_info_new->frags[1] = data_frag;
  2042. seg_info_new->nbuf = nbuf_clone;
  2043. seg_info_new->frag_cnt = 2;
  2044. seg_info_new->total_len = len;
  2045. seg_info_new->next = NULL;
  2046. if (seg_info_head == NULL)
  2047. seg_info_head = seg_info_new;
  2048. else
  2049. seg_info_tail->next = seg_info_new;
  2050. seg_info_tail = seg_info_new;
  2051. }
  2052. if (!seg_info_head)
  2053. return 0;
  2054. msdu_info.u.sg_info.curr_seg = seg_info_head;
  2055. msdu_info.num_seg = new_mac_cnt;
  2056. msdu_info.frm_type = dp_tx_frm_me;
  2057. DP_STATS_INC(vdev, tx_i.mcast_en.ucast, new_mac_cnt);
  2058. dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  2059. while (seg_info_head->next) {
  2060. seg_info_new = seg_info_head;
  2061. seg_info_head = seg_info_head->next;
  2062. qdf_mem_free(seg_info_new);
  2063. }
  2064. qdf_mem_free(seg_info_head);
  2065. return new_mac_cnt;
  2066. fail_map:
  2067. qdf_nbuf_free(nbuf_clone);
  2068. fail_clone:
  2069. dp_tx_me_free_buf(pdev, mc_uc_buf);
  2070. fail_buf_alloc:
  2071. qdf_mem_free(seg_info_new);
  2072. fail_seg_alloc:
  2073. dp_tx_me_mem_free(pdev, seg_info_head);
  2074. qdf_nbuf_unmap(pdev->soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  2075. return 0;
  2076. }