hal_generic_api.h 72 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_GENERIC_API_H_
  19. #define _HAL_GENERIC_API_H_
  20. #include <hal_rx.h>
  21. /**
  22. * hal_tx_comp_get_status() - TQM Release reason
  23. * @hal_desc: completion ring Tx status
  24. *
  25. * This function will parse the WBM completion descriptor and populate in
  26. * HAL structure
  27. *
  28. * Return: none
  29. */
  30. static inline
  31. void hal_tx_comp_get_status_generic(void *desc,
  32. void *ts1,
  33. struct hal_soc *hal)
  34. {
  35. uint8_t rate_stats_valid = 0;
  36. uint32_t rate_stats = 0;
  37. struct hal_tx_completion_status *ts =
  38. (struct hal_tx_completion_status *)ts1;
  39. ts->ppdu_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  40. TQM_STATUS_NUMBER);
  41. ts->ack_frame_rssi = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  42. ACK_FRAME_RSSI);
  43. ts->first_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, FIRST_MSDU);
  44. ts->last_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, LAST_MSDU);
  45. ts->msdu_part_of_amsdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  46. MSDU_PART_OF_AMSDU);
  47. ts->peer_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, SW_PEER_ID);
  48. ts->tid = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, TID);
  49. ts->transmit_cnt = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  50. TRANSMIT_COUNT);
  51. rate_stats = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_5,
  52. TX_RATE_STATS);
  53. rate_stats_valid = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  54. TX_RATE_STATS_INFO_VALID, rate_stats);
  55. ts->valid = rate_stats_valid;
  56. if (rate_stats_valid) {
  57. ts->bw = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_BW,
  58. rate_stats);
  59. ts->pkt_type = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  60. TRANSMIT_PKT_TYPE, rate_stats);
  61. ts->stbc = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  62. TRANSMIT_STBC, rate_stats);
  63. ts->ldpc = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_LDPC,
  64. rate_stats);
  65. ts->sgi = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_SGI,
  66. rate_stats);
  67. ts->mcs = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_MCS,
  68. rate_stats);
  69. ts->ofdma = HAL_TX_MS(TX_RATE_STATS_INFO_0, OFDMA_TRANSMISSION,
  70. rate_stats);
  71. ts->tones_in_ru = HAL_TX_MS(TX_RATE_STATS_INFO_0, TONES_IN_RU,
  72. rate_stats);
  73. }
  74. ts->release_src = hal_tx_comp_get_buffer_source(desc);
  75. ts->status = hal_tx_comp_get_release_reason(
  76. desc,
  77. hal_soc_to_hal_soc_handle(hal));
  78. ts->tsf = HAL_TX_DESC_GET(desc, UNIFIED_WBM_RELEASE_RING_6,
  79. TX_RATE_STATS_INFO_TX_RATE_STATS);
  80. }
  81. /**
  82. * hal_tx_desc_set_buf_addr - Fill Buffer Address information in Tx Descriptor
  83. * @desc: Handle to Tx Descriptor
  84. * @paddr: Physical Address
  85. * @pool_id: Return Buffer Manager ID
  86. * @desc_id: Descriptor ID
  87. * @type: 0 - Address points to a MSDU buffer
  88. * 1 - Address points to MSDU extension descriptor
  89. *
  90. * Return: void
  91. */
  92. static inline void hal_tx_desc_set_buf_addr_generic(void *desc,
  93. dma_addr_t paddr, uint8_t pool_id,
  94. uint32_t desc_id, uint8_t type)
  95. {
  96. /* Set buffer_addr_info.buffer_addr_31_0 */
  97. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_0, BUFFER_ADDR_INFO_BUF_ADDR_INFO) =
  98. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_0, BUFFER_ADDR_31_0, paddr);
  99. /* Set buffer_addr_info.buffer_addr_39_32 */
  100. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  101. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  102. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, BUFFER_ADDR_39_32,
  103. (((uint64_t) paddr) >> 32));
  104. /* Set buffer_addr_info.return_buffer_manager = pool id */
  105. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  106. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  107. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1,
  108. RETURN_BUFFER_MANAGER, (pool_id + HAL_WBM_SW0_BM_ID));
  109. /* Set buffer_addr_info.sw_buffer_cookie = desc_id */
  110. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  111. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  112. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, SW_BUFFER_COOKIE, desc_id);
  113. /* Set Buffer or Ext Descriptor Type */
  114. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_2,
  115. BUF_OR_EXT_DESC_TYPE) |=
  116. HAL_TX_SM(UNIFIED_TCL_DATA_CMD_2, BUF_OR_EXT_DESC_TYPE, type);
  117. }
  118. #if defined(QCA_WIFI_QCA6290_11AX_MU_UL) && defined(QCA_WIFI_QCA6290_11AX)
  119. /**
  120. * hal_rx_handle_other_tlvs() - handle special TLVs like MU_UL
  121. * tlv_tag: Taf of the TLVs
  122. * rx_tlv: the pointer to the TLVs
  123. * @ppdu_info: pointer to ppdu_info
  124. *
  125. * Return: true if the tlv is handled, false if not
  126. */
  127. static inline bool
  128. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  129. struct hal_rx_ppdu_info *ppdu_info)
  130. {
  131. uint32_t value;
  132. switch (tlv_tag) {
  133. case WIFIPHYRX_HE_SIG_A_MU_UL_E:
  134. {
  135. uint8_t *he_sig_a_mu_ul_info =
  136. (uint8_t *)rx_tlv +
  137. HAL_RX_OFFSET(PHYRX_HE_SIG_A_MU_UL_0,
  138. HE_SIG_A_MU_UL_INFO_PHYRX_HE_SIG_A_MU_UL_INFO_DETAILS);
  139. ppdu_info->rx_status.he_flags = 1;
  140. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  141. FORMAT_INDICATION);
  142. if (value == 0) {
  143. ppdu_info->rx_status.he_data1 =
  144. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  145. } else {
  146. ppdu_info->rx_status.he_data1 =
  147. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  148. }
  149. /* data1 */
  150. ppdu_info->rx_status.he_data1 |=
  151. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  152. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  153. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN;
  154. /* data2 */
  155. ppdu_info->rx_status.he_data2 |=
  156. QDF_MON_STATUS_TXOP_KNOWN;
  157. /*data3*/
  158. value = HAL_RX_GET(he_sig_a_mu_ul_info,
  159. HE_SIG_A_MU_UL_INFO_0, BSS_COLOR_ID);
  160. ppdu_info->rx_status.he_data3 = value;
  161. /* 1 for UL and 0 for DL */
  162. value = 1;
  163. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  164. ppdu_info->rx_status.he_data3 |= value;
  165. /*data4*/
  166. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  167. SPATIAL_REUSE);
  168. ppdu_info->rx_status.he_data4 = value;
  169. /*data5*/
  170. value = HAL_RX_GET(he_sig_a_mu_ul_info,
  171. HE_SIG_A_MU_UL_INFO_0, TRANSMIT_BW);
  172. ppdu_info->rx_status.he_data5 = value;
  173. ppdu_info->rx_status.bw = value;
  174. /*data6*/
  175. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_1,
  176. TXOP_DURATION);
  177. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  178. ppdu_info->rx_status.he_data6 |= value;
  179. return true;
  180. }
  181. default:
  182. return false;
  183. }
  184. }
  185. #else
  186. static inline bool
  187. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  188. struct hal_rx_ppdu_info *ppdu_info)
  189. {
  190. return false;
  191. }
  192. #endif /* QCA_WIFI_QCA6290_11AX_MU_UL && QCA_WIFI_QCA6290_11AX */
  193. #if defined(RX_PPDU_END_USER_STATS_1_OFDMA_INFO_VALID_OFFSET) && \
  194. defined(RX_PPDU_END_USER_STATS_22_SW_RESPONSE_REFERENCE_PTR_EXT_OFFSET)
  195. static inline void
  196. hal_rx_handle_mu_ul_info(
  197. void *rx_tlv,
  198. struct mon_rx_user_status *mon_rx_user_status)
  199. {
  200. mon_rx_user_status->mu_ul_user_v0_word0 =
  201. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_11,
  202. SW_RESPONSE_REFERENCE_PTR);
  203. mon_rx_user_status->mu_ul_user_v0_word1 =
  204. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_22,
  205. SW_RESPONSE_REFERENCE_PTR_EXT);
  206. }
  207. static inline void
  208. hal_rx_populate_byte_count(void *rx_tlv, void *ppduinfo,
  209. struct mon_rx_user_status *mon_rx_user_status)
  210. {
  211. uint32_t mpdu_ok_byte_count;
  212. uint32_t mpdu_err_byte_count;
  213. mpdu_ok_byte_count = HAL_RX_GET(rx_tlv,
  214. RX_PPDU_END_USER_STATS_17,
  215. MPDU_OK_BYTE_COUNT);
  216. mpdu_err_byte_count = HAL_RX_GET(rx_tlv,
  217. RX_PPDU_END_USER_STATS_19,
  218. MPDU_ERR_BYTE_COUNT);
  219. mon_rx_user_status->mpdu_ok_byte_count = mpdu_ok_byte_count;
  220. mon_rx_user_status->mpdu_err_byte_count = mpdu_err_byte_count;
  221. }
  222. #else
  223. static inline void
  224. hal_rx_handle_mu_ul_info(void *rx_tlv,
  225. struct mon_rx_user_status *mon_rx_user_status)
  226. {
  227. }
  228. static inline void
  229. hal_rx_populate_byte_count(void *rx_tlv, void *ppduinfo,
  230. struct mon_rx_user_status *mon_rx_user_status)
  231. {
  232. struct hal_rx_ppdu_info *ppdu_info =
  233. (struct hal_rx_ppdu_info *)ppduinfo;
  234. /* HKV1: doesn't support mpdu byte count */
  235. mon_rx_user_status->mpdu_ok_byte_count = ppdu_info->rx_status.ppdu_len;
  236. mon_rx_user_status->mpdu_err_byte_count = 0;
  237. }
  238. #endif
  239. static inline void
  240. hal_rx_populate_mu_user_info(void *rx_tlv, void *ppduinfo,
  241. struct mon_rx_user_status *mon_rx_user_status)
  242. {
  243. struct hal_rx_ppdu_info *ppdu_info =
  244. (struct hal_rx_ppdu_info *)ppduinfo;
  245. mon_rx_user_status->ast_index = ppdu_info->rx_status.ast_index;
  246. mon_rx_user_status->tid = ppdu_info->rx_status.tid;
  247. mon_rx_user_status->tcp_msdu_count =
  248. ppdu_info->rx_status.tcp_msdu_count;
  249. mon_rx_user_status->udp_msdu_count =
  250. ppdu_info->rx_status.udp_msdu_count;
  251. mon_rx_user_status->other_msdu_count =
  252. ppdu_info->rx_status.other_msdu_count;
  253. mon_rx_user_status->frame_control = ppdu_info->rx_status.frame_control;
  254. mon_rx_user_status->frame_control_info_valid =
  255. ppdu_info->rx_status.frame_control_info_valid;
  256. mon_rx_user_status->data_sequence_control_info_valid =
  257. ppdu_info->rx_status.data_sequence_control_info_valid;
  258. mon_rx_user_status->first_data_seq_ctrl =
  259. ppdu_info->rx_status.first_data_seq_ctrl;
  260. mon_rx_user_status->preamble_type = ppdu_info->rx_status.preamble_type;
  261. mon_rx_user_status->ht_flags = ppdu_info->rx_status.ht_flags;
  262. mon_rx_user_status->rtap_flags = ppdu_info->rx_status.rtap_flags;
  263. mon_rx_user_status->vht_flags = ppdu_info->rx_status.vht_flags;
  264. mon_rx_user_status->he_flags = ppdu_info->rx_status.he_flags;
  265. mon_rx_user_status->rs_flags = ppdu_info->rx_status.rs_flags;
  266. mon_rx_user_status->mpdu_cnt_fcs_ok =
  267. ppdu_info->com_info.mpdu_cnt_fcs_ok;
  268. mon_rx_user_status->mpdu_cnt_fcs_err =
  269. ppdu_info->com_info.mpdu_cnt_fcs_err;
  270. qdf_mem_copy(&mon_rx_user_status->mpdu_fcs_ok_bitmap,
  271. &ppdu_info->com_info.mpdu_fcs_ok_bitmap,
  272. HAL_RX_NUM_WORDS_PER_PPDU_BITMAP *
  273. sizeof(ppdu_info->com_info.mpdu_fcs_ok_bitmap[0]));
  274. hal_rx_populate_byte_count(rx_tlv, ppdu_info, mon_rx_user_status);
  275. }
  276. #ifdef WLAN_TX_PKT_CAPTURE_ENH
  277. static inline void
  278. hal_rx_populate_tx_capture_user_info(void *ppduinfo,
  279. uint32_t user_id)
  280. {
  281. struct hal_rx_ppdu_info *ppdu_info;
  282. struct mon_rx_info *mon_rx_info;
  283. struct mon_rx_user_info *mon_rx_user_info;
  284. ppdu_info = (struct hal_rx_ppdu_info *)ppduinfo;
  285. mon_rx_info = &ppdu_info->rx_info;
  286. mon_rx_user_info = &ppdu_info->rx_user_info[user_id];
  287. mon_rx_user_info->qos_control_info_valid =
  288. mon_rx_info->qos_control_info_valid;
  289. mon_rx_user_info->qos_control = mon_rx_info->qos_control;
  290. }
  291. #else
  292. static inline void
  293. hal_rx_populate_tx_capture_user_info(void *ppduinfo,
  294. uint32_t user_id)
  295. {
  296. }
  297. #endif
  298. #define HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(chain, word_1, word_2, \
  299. ppdu_info, rssi_info_tlv) \
  300. { \
  301. ppdu_info->rx_status.rssi_chain[chain][0] = \
  302. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  303. RSSI_PRI20_CHAIN##chain); \
  304. ppdu_info->rx_status.rssi_chain[chain][1] = \
  305. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  306. RSSI_EXT20_CHAIN##chain); \
  307. ppdu_info->rx_status.rssi_chain[chain][2] = \
  308. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  309. RSSI_EXT40_LOW20_CHAIN##chain); \
  310. ppdu_info->rx_status.rssi_chain[chain][3] = \
  311. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  312. RSSI_EXT40_HIGH20_CHAIN##chain); \
  313. ppdu_info->rx_status.rssi_chain[chain][4] = \
  314. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  315. RSSI_EXT80_LOW20_CHAIN##chain); \
  316. ppdu_info->rx_status.rssi_chain[chain][5] = \
  317. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  318. RSSI_EXT80_LOW_HIGH20_CHAIN##chain); \
  319. ppdu_info->rx_status.rssi_chain[chain][6] = \
  320. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  321. RSSI_EXT80_HIGH_LOW20_CHAIN##chain); \
  322. ppdu_info->rx_status.rssi_chain[chain][7] = \
  323. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  324. RSSI_EXT80_HIGH20_CHAIN##chain); \
  325. } \
  326. #define HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv) \
  327. {HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(0, 0, 1, ppdu_info, rssi_info_tlv) \
  328. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(1, 2, 3, ppdu_info, rssi_info_tlv) \
  329. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(2, 4, 5, ppdu_info, rssi_info_tlv) \
  330. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(3, 6, 7, ppdu_info, rssi_info_tlv) \
  331. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(4, 8, 9, ppdu_info, rssi_info_tlv) \
  332. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(5, 10, 11, ppdu_info, rssi_info_tlv) \
  333. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(6, 12, 13, ppdu_info, rssi_info_tlv) \
  334. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(7, 14, 15, ppdu_info, rssi_info_tlv)} \
  335. static inline uint32_t
  336. hal_rx_update_rssi_chain(struct hal_rx_ppdu_info *ppdu_info,
  337. uint8_t *rssi_info_tlv)
  338. {
  339. HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv)
  340. return 0;
  341. }
  342. #ifdef WLAN_TX_PKT_CAPTURE_ENH
  343. static inline void
  344. hal_get_qos_control(void *rx_tlv,
  345. struct hal_rx_ppdu_info *ppdu_info)
  346. {
  347. ppdu_info->rx_info.qos_control_info_valid =
  348. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  349. QOS_CONTROL_INFO_VALID);
  350. if (ppdu_info->rx_info.qos_control_info_valid)
  351. ppdu_info->rx_info.qos_control =
  352. HAL_RX_GET(rx_tlv,
  353. RX_PPDU_END_USER_STATS_5,
  354. QOS_CONTROL_FIELD);
  355. }
  356. static inline void
  357. hal_get_mac_addr1(uint8_t *rx_mpdu_start,
  358. struct hal_rx_ppdu_info *ppdu_info)
  359. {
  360. if (ppdu_info->sw_frame_group_id
  361. == HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ) {
  362. ppdu_info->rx_info.mac_addr1_valid =
  363. HAL_RX_GET_MAC_ADDR1_VALID(rx_mpdu_start);
  364. *(uint32_t *)&ppdu_info->rx_info.mac_addr1[0] =
  365. HAL_RX_GET(rx_mpdu_start,
  366. RX_MPDU_INFO_15,
  367. MAC_ADDR_AD1_31_0);
  368. }
  369. }
  370. #else
  371. static inline void
  372. hal_get_qos_control(void *rx_tlv,
  373. struct hal_rx_ppdu_info *ppdu_info)
  374. {
  375. }
  376. static inline void
  377. hal_get_mac_addr1(uint8_t *rx_mpdu_start,
  378. struct hal_rx_ppdu_info *ppdu_info)
  379. {
  380. }
  381. #endif
  382. /**
  383. * hal_get_radiotap_he_gi_ltf() - Convert HE ltf and GI value
  384. * from stats enum to radiotap enum
  385. * @he_gi: HE GI value used in stats
  386. * @he_ltf: HE LTF value used in stats
  387. *
  388. * Return: void
  389. */
  390. static inline void hal_get_radiotap_he_gi_ltf(uint16_t *he_gi, uint16_t *he_ltf)
  391. {
  392. switch (*he_gi) {
  393. case HE_GI_0_8:
  394. *he_gi = HE_GI_RADIOTAP_0_8;
  395. break;
  396. case HE_GI_1_6:
  397. *he_gi = HE_GI_RADIOTAP_1_6;
  398. break;
  399. case HE_GI_3_2:
  400. *he_gi = HE_GI_RADIOTAP_3_2;
  401. break;
  402. default:
  403. *he_gi = HE_GI_RADIOTAP_RESERVED;
  404. }
  405. switch (*he_ltf) {
  406. case HE_LTF_1_X:
  407. *he_ltf = HE_LTF_RADIOTAP_1_X;
  408. break;
  409. case HE_LTF_2_X:
  410. *he_ltf = HE_LTF_RADIOTAP_2_X;
  411. break;
  412. case HE_LTF_4_X:
  413. *he_ltf = HE_LTF_RADIOTAP_4_X;
  414. break;
  415. default:
  416. *he_ltf = HE_LTF_RADIOTAP_UNKNOWN;
  417. }
  418. }
  419. /**
  420. * hal_rx_status_get_tlv_info() - process receive info TLV
  421. * @rx_tlv_hdr: pointer to TLV header
  422. * @ppdu_info: pointer to ppdu_info
  423. *
  424. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  425. */
  426. static inline uint32_t
  427. hal_rx_status_get_tlv_info_generic(void *rx_tlv_hdr, void *ppduinfo,
  428. hal_soc_handle_t hal_soc_hdl,
  429. qdf_nbuf_t nbuf)
  430. {
  431. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  432. uint32_t tlv_tag, user_id, tlv_len, value;
  433. uint8_t group_id = 0;
  434. uint8_t he_dcm = 0;
  435. uint8_t he_stbc = 0;
  436. uint16_t he_gi = 0;
  437. uint16_t he_ltf = 0;
  438. void *rx_tlv;
  439. bool unhandled = false;
  440. struct mon_rx_user_status *mon_rx_user_status;
  441. struct hal_rx_ppdu_info *ppdu_info =
  442. (struct hal_rx_ppdu_info *)ppduinfo;
  443. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  444. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  445. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  446. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  447. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  448. rx_tlv, tlv_len);
  449. switch (tlv_tag) {
  450. case WIFIRX_PPDU_START_E:
  451. {
  452. struct hal_rx_ppdu_common_info *com_info = &ppdu_info->com_info;
  453. ppdu_info->com_info.ppdu_id =
  454. HAL_RX_GET(rx_tlv, RX_PPDU_START_0,
  455. PHY_PPDU_ID);
  456. /* channel number is set in PHY meta data */
  457. ppdu_info->rx_status.chan_num =
  458. (HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  459. SW_PHY_META_DATA) & 0x0000FFFF);
  460. ppdu_info->rx_status.chan_freq =
  461. (HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  462. SW_PHY_META_DATA) & 0xFFFF0000)>>16;
  463. ppdu_info->com_info.ppdu_timestamp =
  464. HAL_RX_GET(rx_tlv, RX_PPDU_START_2,
  465. PPDU_START_TIMESTAMP);
  466. ppdu_info->rx_status.ppdu_timestamp =
  467. ppdu_info->com_info.ppdu_timestamp;
  468. ppdu_info->rx_state = HAL_RX_MON_PPDU_START;
  469. /* If last ppdu_id doesn't match new ppdu_id,
  470. * 1. reset mpdu_cnt
  471. * 2. update last_ppdu_id with new
  472. * 3. reset mpdu fcs bitmap
  473. */
  474. if (com_info->ppdu_id != com_info->last_ppdu_id) {
  475. com_info->mpdu_cnt = 0;
  476. com_info->last_ppdu_id =
  477. com_info->ppdu_id;
  478. com_info->num_users = 0;
  479. qdf_mem_zero(&com_info->mpdu_fcs_ok_bitmap,
  480. HAL_RX_NUM_WORDS_PER_PPDU_BITMAP *
  481. sizeof(com_info->mpdu_fcs_ok_bitmap[0]));
  482. }
  483. break;
  484. }
  485. case WIFIRX_PPDU_START_USER_INFO_E:
  486. break;
  487. case WIFIRX_PPDU_END_E:
  488. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  489. "[%s][%d] ppdu_end_e len=%d",
  490. __func__, __LINE__, tlv_len);
  491. /* This is followed by sub-TLVs of PPDU_END */
  492. ppdu_info->rx_state = HAL_RX_MON_PPDU_END;
  493. break;
  494. case WIFIPHYRX_PKT_END_E:
  495. hal_rx_get_rtt_info(hal_soc_hdl, rx_tlv, ppdu_info);
  496. break;
  497. case WIFIRXPCU_PPDU_END_INFO_E:
  498. ppdu_info->rx_status.rx_antenna =
  499. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_2, RX_ANTENNA);
  500. ppdu_info->rx_status.tsft =
  501. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_1,
  502. WB_TIMESTAMP_UPPER_32);
  503. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  504. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_0,
  505. WB_TIMESTAMP_LOWER_32);
  506. ppdu_info->rx_status.duration =
  507. HAL_RX_GET(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_8,
  508. RX_PPDU_DURATION);
  509. hal_rx_get_bb_info(hal_soc_hdl, rx_tlv, ppdu_info);
  510. break;
  511. /*
  512. * WIFIRX_PPDU_END_USER_STATS_E comes for each user received.
  513. * for MU, based on num users we see this tlv that many times.
  514. */
  515. case WIFIRX_PPDU_END_USER_STATS_E:
  516. {
  517. unsigned long tid = 0;
  518. uint16_t seq = 0;
  519. ppdu_info->rx_status.ast_index =
  520. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_4,
  521. AST_INDEX);
  522. tid = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_12,
  523. RECEIVED_QOS_DATA_TID_BITMAP);
  524. ppdu_info->rx_status.tid = qdf_find_first_bit(&tid, sizeof(tid)*8);
  525. if (ppdu_info->rx_status.tid == (sizeof(tid) * 8))
  526. ppdu_info->rx_status.tid = HAL_TID_INVALID;
  527. ppdu_info->rx_status.tcp_msdu_count =
  528. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  529. TCP_MSDU_COUNT) +
  530. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  531. TCP_ACK_MSDU_COUNT);
  532. ppdu_info->rx_status.udp_msdu_count =
  533. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  534. UDP_MSDU_COUNT);
  535. ppdu_info->rx_status.other_msdu_count =
  536. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  537. OTHER_MSDU_COUNT);
  538. if (ppdu_info->sw_frame_group_id
  539. != HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  540. ppdu_info->rx_status.frame_control_info_valid =
  541. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  542. FRAME_CONTROL_INFO_VALID);
  543. if (ppdu_info->rx_status.frame_control_info_valid)
  544. ppdu_info->rx_status.frame_control =
  545. HAL_RX_GET(rx_tlv,
  546. RX_PPDU_END_USER_STATS_4,
  547. FRAME_CONTROL_FIELD);
  548. hal_get_qos_control(rx_tlv, ppdu_info);
  549. }
  550. ppdu_info->rx_status.data_sequence_control_info_valid =
  551. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  552. DATA_SEQUENCE_CONTROL_INFO_VALID);
  553. seq = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_5,
  554. FIRST_DATA_SEQ_CTRL);
  555. if (ppdu_info->rx_status.data_sequence_control_info_valid)
  556. ppdu_info->rx_status.first_data_seq_ctrl = seq;
  557. ppdu_info->rx_status.preamble_type =
  558. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  559. HT_CONTROL_FIELD_PKT_TYPE);
  560. switch (ppdu_info->rx_status.preamble_type) {
  561. case HAL_RX_PKT_TYPE_11N:
  562. ppdu_info->rx_status.ht_flags = 1;
  563. ppdu_info->rx_status.rtap_flags |= HT_SGI_PRESENT;
  564. break;
  565. case HAL_RX_PKT_TYPE_11AC:
  566. ppdu_info->rx_status.vht_flags = 1;
  567. break;
  568. case HAL_RX_PKT_TYPE_11AX:
  569. ppdu_info->rx_status.he_flags = 1;
  570. break;
  571. default:
  572. break;
  573. }
  574. ppdu_info->com_info.mpdu_cnt_fcs_ok =
  575. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  576. MPDU_CNT_FCS_OK);
  577. ppdu_info->com_info.mpdu_cnt_fcs_err =
  578. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_2,
  579. MPDU_CNT_FCS_ERR);
  580. if ((ppdu_info->com_info.mpdu_cnt_fcs_ok |
  581. ppdu_info->com_info.mpdu_cnt_fcs_err) > 1)
  582. ppdu_info->rx_status.rs_flags |= IEEE80211_AMPDU_FLAG;
  583. else
  584. ppdu_info->rx_status.rs_flags &=
  585. (~IEEE80211_AMPDU_FLAG);
  586. ppdu_info->com_info.mpdu_fcs_ok_bitmap[0] =
  587. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_7,
  588. FCS_OK_BITMAP_31_0);
  589. ppdu_info->com_info.mpdu_fcs_ok_bitmap[1] =
  590. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_8,
  591. FCS_OK_BITMAP_63_32);
  592. if (user_id < HAL_MAX_UL_MU_USERS) {
  593. mon_rx_user_status =
  594. &ppdu_info->rx_user_status[user_id];
  595. hal_rx_handle_mu_ul_info(rx_tlv, mon_rx_user_status);
  596. ppdu_info->com_info.num_users++;
  597. hal_rx_populate_mu_user_info(rx_tlv, ppdu_info,
  598. mon_rx_user_status);
  599. hal_rx_populate_tx_capture_user_info(ppdu_info,
  600. user_id);
  601. }
  602. break;
  603. }
  604. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  605. ppdu_info->com_info.mpdu_fcs_ok_bitmap[2] =
  606. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_1,
  607. FCS_OK_BITMAP_95_64);
  608. ppdu_info->com_info.mpdu_fcs_ok_bitmap[3] =
  609. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_2,
  610. FCS_OK_BITMAP_127_96);
  611. ppdu_info->com_info.mpdu_fcs_ok_bitmap[4] =
  612. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_3,
  613. FCS_OK_BITMAP_159_128);
  614. ppdu_info->com_info.mpdu_fcs_ok_bitmap[5] =
  615. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_4,
  616. FCS_OK_BITMAP_191_160);
  617. ppdu_info->com_info.mpdu_fcs_ok_bitmap[6] =
  618. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_5,
  619. FCS_OK_BITMAP_223_192);
  620. ppdu_info->com_info.mpdu_fcs_ok_bitmap[7] =
  621. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_6,
  622. FCS_OK_BITMAP_255_224);
  623. break;
  624. case WIFIRX_PPDU_END_STATUS_DONE_E:
  625. return HAL_TLV_STATUS_PPDU_DONE;
  626. case WIFIDUMMY_E:
  627. return HAL_TLV_STATUS_BUF_DONE;
  628. case WIFIPHYRX_HT_SIG_E:
  629. {
  630. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  631. HAL_RX_OFFSET(UNIFIED_PHYRX_HT_SIG_0,
  632. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  633. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1,
  634. FEC_CODING);
  635. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  636. 1 : 0;
  637. ppdu_info->rx_status.mcs = HAL_RX_GET(ht_sig_info,
  638. HT_SIG_INFO_0, MCS);
  639. ppdu_info->rx_status.ht_mcs = ppdu_info->rx_status.mcs;
  640. ppdu_info->rx_status.bw = HAL_RX_GET(ht_sig_info,
  641. HT_SIG_INFO_0, CBW);
  642. ppdu_info->rx_status.sgi = HAL_RX_GET(ht_sig_info,
  643. HT_SIG_INFO_1, SHORT_GI);
  644. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  645. ppdu_info->rx_status.nss = ((ppdu_info->rx_status.mcs) >>
  646. HT_SIG_SU_NSS_SHIFT) + 1;
  647. ppdu_info->rx_status.mcs &= ((1 << HT_SIG_SU_NSS_SHIFT) - 1);
  648. break;
  649. }
  650. case WIFIPHYRX_L_SIG_B_E:
  651. {
  652. uint8_t *l_sig_b_info = (uint8_t *)rx_tlv +
  653. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_B_0,
  654. L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS);
  655. value = HAL_RX_GET(l_sig_b_info, L_SIG_B_INFO_0, RATE);
  656. ppdu_info->rx_status.l_sig_b_info = *((uint32_t *)l_sig_b_info);
  657. switch (value) {
  658. case 1:
  659. ppdu_info->rx_status.rate = HAL_11B_RATE_3MCS;
  660. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  661. break;
  662. case 2:
  663. ppdu_info->rx_status.rate = HAL_11B_RATE_2MCS;
  664. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  665. break;
  666. case 3:
  667. ppdu_info->rx_status.rate = HAL_11B_RATE_1MCS;
  668. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  669. break;
  670. case 4:
  671. ppdu_info->rx_status.rate = HAL_11B_RATE_0MCS;
  672. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  673. break;
  674. case 5:
  675. ppdu_info->rx_status.rate = HAL_11B_RATE_6MCS;
  676. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  677. break;
  678. case 6:
  679. ppdu_info->rx_status.rate = HAL_11B_RATE_5MCS;
  680. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  681. break;
  682. case 7:
  683. ppdu_info->rx_status.rate = HAL_11B_RATE_4MCS;
  684. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  685. break;
  686. default:
  687. break;
  688. }
  689. ppdu_info->rx_status.cck_flag = 1;
  690. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  691. break;
  692. }
  693. case WIFIPHYRX_L_SIG_A_E:
  694. {
  695. uint8_t *l_sig_a_info = (uint8_t *)rx_tlv +
  696. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_A_0,
  697. L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS);
  698. value = HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0, RATE);
  699. ppdu_info->rx_status.l_sig_a_info = *((uint32_t *)l_sig_a_info);
  700. switch (value) {
  701. case 8:
  702. ppdu_info->rx_status.rate = HAL_11A_RATE_0MCS;
  703. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  704. break;
  705. case 9:
  706. ppdu_info->rx_status.rate = HAL_11A_RATE_1MCS;
  707. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  708. break;
  709. case 10:
  710. ppdu_info->rx_status.rate = HAL_11A_RATE_2MCS;
  711. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  712. break;
  713. case 11:
  714. ppdu_info->rx_status.rate = HAL_11A_RATE_3MCS;
  715. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  716. break;
  717. case 12:
  718. ppdu_info->rx_status.rate = HAL_11A_RATE_4MCS;
  719. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  720. break;
  721. case 13:
  722. ppdu_info->rx_status.rate = HAL_11A_RATE_5MCS;
  723. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  724. break;
  725. case 14:
  726. ppdu_info->rx_status.rate = HAL_11A_RATE_6MCS;
  727. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  728. break;
  729. case 15:
  730. ppdu_info->rx_status.rate = HAL_11A_RATE_7MCS;
  731. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS7;
  732. break;
  733. default:
  734. break;
  735. }
  736. ppdu_info->rx_status.ofdm_flag = 1;
  737. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  738. break;
  739. }
  740. case WIFIPHYRX_VHT_SIG_A_E:
  741. {
  742. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  743. HAL_RX_OFFSET(UNIFIED_PHYRX_VHT_SIG_A_0,
  744. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  745. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_1,
  746. SU_MU_CODING);
  747. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  748. 1 : 0;
  749. group_id = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_0, GROUP_ID);
  750. ppdu_info->rx_status.vht_flag_values5 = group_id;
  751. ppdu_info->rx_status.mcs = HAL_RX_GET(vht_sig_a_info,
  752. VHT_SIG_A_INFO_1, MCS);
  753. ppdu_info->rx_status.sgi = HAL_RX_GET(vht_sig_a_info,
  754. VHT_SIG_A_INFO_1, GI_SETTING);
  755. switch (hal->target_type) {
  756. case TARGET_TYPE_QCA8074:
  757. case TARGET_TYPE_QCA8074V2:
  758. case TARGET_TYPE_QCA6018:
  759. case TARGET_TYPE_QCA5018:
  760. case TARGET_TYPE_QCN9000:
  761. #ifdef QCA_WIFI_QCA6390
  762. case TARGET_TYPE_QCA6390:
  763. #endif
  764. ppdu_info->rx_status.is_stbc =
  765. HAL_RX_GET(vht_sig_a_info,
  766. VHT_SIG_A_INFO_0, STBC);
  767. value = HAL_RX_GET(vht_sig_a_info,
  768. VHT_SIG_A_INFO_0, N_STS);
  769. value = value & VHT_SIG_SU_NSS_MASK;
  770. if (ppdu_info->rx_status.is_stbc && (value > 0))
  771. value = ((value + 1) >> 1) - 1;
  772. ppdu_info->rx_status.nss =
  773. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  774. break;
  775. case TARGET_TYPE_QCA6290:
  776. #if !defined(QCA_WIFI_QCA6290_11AX)
  777. ppdu_info->rx_status.is_stbc =
  778. HAL_RX_GET(vht_sig_a_info,
  779. VHT_SIG_A_INFO_0, STBC);
  780. value = HAL_RX_GET(vht_sig_a_info,
  781. VHT_SIG_A_INFO_0, N_STS);
  782. value = value & VHT_SIG_SU_NSS_MASK;
  783. if (ppdu_info->rx_status.is_stbc && (value > 0))
  784. value = ((value + 1) >> 1) - 1;
  785. ppdu_info->rx_status.nss =
  786. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  787. #else
  788. ppdu_info->rx_status.nss = 0;
  789. #endif
  790. break;
  791. case TARGET_TYPE_QCA6490:
  792. case TARGET_TYPE_QCA6750:
  793. ppdu_info->rx_status.nss = 0;
  794. break;
  795. default:
  796. break;
  797. }
  798. ppdu_info->rx_status.vht_flag_values3[0] =
  799. (((ppdu_info->rx_status.mcs) << 4)
  800. | ppdu_info->rx_status.nss);
  801. ppdu_info->rx_status.bw = HAL_RX_GET(vht_sig_a_info,
  802. VHT_SIG_A_INFO_0, BANDWIDTH);
  803. ppdu_info->rx_status.vht_flag_values2 =
  804. ppdu_info->rx_status.bw;
  805. ppdu_info->rx_status.vht_flag_values4 =
  806. HAL_RX_GET(vht_sig_a_info,
  807. VHT_SIG_A_INFO_1, SU_MU_CODING);
  808. ppdu_info->rx_status.beamformed = HAL_RX_GET(vht_sig_a_info,
  809. VHT_SIG_A_INFO_1, BEAMFORMED);
  810. if (group_id == 0 || group_id == 63)
  811. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  812. else
  813. ppdu_info->rx_status.reception_type =
  814. HAL_RX_TYPE_MU_MIMO;
  815. break;
  816. }
  817. case WIFIPHYRX_HE_SIG_A_SU_E:
  818. {
  819. uint8_t *he_sig_a_su_info = (uint8_t *)rx_tlv +
  820. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_SU_0,
  821. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS);
  822. ppdu_info->rx_status.he_flags = 1;
  823. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  824. FORMAT_INDICATION);
  825. if (value == 0) {
  826. ppdu_info->rx_status.he_data1 =
  827. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  828. } else {
  829. ppdu_info->rx_status.he_data1 =
  830. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  831. }
  832. /* data1 */
  833. ppdu_info->rx_status.he_data1 |=
  834. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  835. QDF_MON_STATUS_HE_BEAM_CHANGE_KNOWN |
  836. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  837. QDF_MON_STATUS_HE_MCS_KNOWN |
  838. QDF_MON_STATUS_HE_DCM_KNOWN |
  839. QDF_MON_STATUS_HE_CODING_KNOWN |
  840. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  841. QDF_MON_STATUS_HE_STBC_KNOWN |
  842. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  843. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  844. /* data2 */
  845. ppdu_info->rx_status.he_data2 =
  846. QDF_MON_STATUS_HE_GI_KNOWN;
  847. ppdu_info->rx_status.he_data2 |=
  848. QDF_MON_STATUS_TXBF_KNOWN |
  849. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  850. QDF_MON_STATUS_TXOP_KNOWN |
  851. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  852. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  853. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  854. /* data3 */
  855. value = HAL_RX_GET(he_sig_a_su_info,
  856. HE_SIG_A_SU_INFO_0, BSS_COLOR_ID);
  857. ppdu_info->rx_status.he_data3 = value;
  858. value = HAL_RX_GET(he_sig_a_su_info,
  859. HE_SIG_A_SU_INFO_0, BEAM_CHANGE);
  860. value = value << QDF_MON_STATUS_BEAM_CHANGE_SHIFT;
  861. ppdu_info->rx_status.he_data3 |= value;
  862. value = HAL_RX_GET(he_sig_a_su_info,
  863. HE_SIG_A_SU_INFO_0, DL_UL_FLAG);
  864. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  865. ppdu_info->rx_status.he_data3 |= value;
  866. value = HAL_RX_GET(he_sig_a_su_info,
  867. HE_SIG_A_SU_INFO_0, TRANSMIT_MCS);
  868. ppdu_info->rx_status.mcs = value;
  869. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  870. ppdu_info->rx_status.he_data3 |= value;
  871. value = HAL_RX_GET(he_sig_a_su_info,
  872. HE_SIG_A_SU_INFO_0, DCM);
  873. he_dcm = value;
  874. value = value << QDF_MON_STATUS_DCM_SHIFT;
  875. ppdu_info->rx_status.he_data3 |= value;
  876. value = HAL_RX_GET(he_sig_a_su_info,
  877. HE_SIG_A_SU_INFO_1, CODING);
  878. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  879. 1 : 0;
  880. value = value << QDF_MON_STATUS_CODING_SHIFT;
  881. ppdu_info->rx_status.he_data3 |= value;
  882. value = HAL_RX_GET(he_sig_a_su_info,
  883. HE_SIG_A_SU_INFO_1,
  884. LDPC_EXTRA_SYMBOL);
  885. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  886. ppdu_info->rx_status.he_data3 |= value;
  887. value = HAL_RX_GET(he_sig_a_su_info,
  888. HE_SIG_A_SU_INFO_1, STBC);
  889. he_stbc = value;
  890. value = value << QDF_MON_STATUS_STBC_SHIFT;
  891. ppdu_info->rx_status.he_data3 |= value;
  892. /* data4 */
  893. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  894. SPATIAL_REUSE);
  895. ppdu_info->rx_status.he_data4 = value;
  896. /* data5 */
  897. value = HAL_RX_GET(he_sig_a_su_info,
  898. HE_SIG_A_SU_INFO_0, TRANSMIT_BW);
  899. ppdu_info->rx_status.he_data5 = value;
  900. ppdu_info->rx_status.bw = value;
  901. value = HAL_RX_GET(he_sig_a_su_info,
  902. HE_SIG_A_SU_INFO_0, CP_LTF_SIZE);
  903. switch (value) {
  904. case 0:
  905. he_gi = HE_GI_0_8;
  906. he_ltf = HE_LTF_1_X;
  907. break;
  908. case 1:
  909. he_gi = HE_GI_0_8;
  910. he_ltf = HE_LTF_2_X;
  911. break;
  912. case 2:
  913. he_gi = HE_GI_1_6;
  914. he_ltf = HE_LTF_2_X;
  915. break;
  916. case 3:
  917. if (he_dcm && he_stbc) {
  918. he_gi = HE_GI_0_8;
  919. he_ltf = HE_LTF_4_X;
  920. } else {
  921. he_gi = HE_GI_3_2;
  922. he_ltf = HE_LTF_4_X;
  923. }
  924. break;
  925. }
  926. ppdu_info->rx_status.sgi = he_gi;
  927. ppdu_info->rx_status.ltf_size = he_ltf;
  928. hal_get_radiotap_he_gi_ltf(&he_gi, &he_ltf);
  929. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  930. ppdu_info->rx_status.he_data5 |= value;
  931. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  932. ppdu_info->rx_status.he_data5 |= value;
  933. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  934. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  935. ppdu_info->rx_status.he_data5 |= value;
  936. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  937. PACKET_EXTENSION_A_FACTOR);
  938. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  939. ppdu_info->rx_status.he_data5 |= value;
  940. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1, TXBF);
  941. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  942. ppdu_info->rx_status.he_data5 |= value;
  943. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  944. PACKET_EXTENSION_PE_DISAMBIGUITY);
  945. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  946. ppdu_info->rx_status.he_data5 |= value;
  947. /* data6 */
  948. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  949. value++;
  950. ppdu_info->rx_status.nss = value;
  951. ppdu_info->rx_status.he_data6 = value;
  952. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  953. DOPPLER_INDICATION);
  954. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  955. ppdu_info->rx_status.he_data6 |= value;
  956. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  957. TXOP_DURATION);
  958. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  959. ppdu_info->rx_status.he_data6 |= value;
  960. ppdu_info->rx_status.beamformed = HAL_RX_GET(he_sig_a_su_info,
  961. HE_SIG_A_SU_INFO_1, TXBF);
  962. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  963. break;
  964. }
  965. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  966. {
  967. uint8_t *he_sig_a_mu_dl_info = (uint8_t *)rx_tlv +
  968. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_MU_DL_0,
  969. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS);
  970. ppdu_info->rx_status.he_mu_flags = 1;
  971. /* HE Flags */
  972. /*data1*/
  973. ppdu_info->rx_status.he_data1 =
  974. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  975. ppdu_info->rx_status.he_data1 |=
  976. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  977. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  978. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  979. QDF_MON_STATUS_HE_STBC_KNOWN |
  980. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  981. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  982. /* data2 */
  983. ppdu_info->rx_status.he_data2 =
  984. QDF_MON_STATUS_HE_GI_KNOWN;
  985. ppdu_info->rx_status.he_data2 |=
  986. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  987. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  988. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  989. QDF_MON_STATUS_TXOP_KNOWN |
  990. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  991. /*data3*/
  992. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  993. HE_SIG_A_MU_DL_INFO_0, BSS_COLOR_ID);
  994. ppdu_info->rx_status.he_data3 = value;
  995. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  996. HE_SIG_A_MU_DL_INFO_0, DL_UL_FLAG);
  997. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  998. ppdu_info->rx_status.he_data3 |= value;
  999. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1000. HE_SIG_A_MU_DL_INFO_1,
  1001. LDPC_EXTRA_SYMBOL);
  1002. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  1003. ppdu_info->rx_status.he_data3 |= value;
  1004. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1005. HE_SIG_A_MU_DL_INFO_1, STBC);
  1006. he_stbc = value;
  1007. value = value << QDF_MON_STATUS_STBC_SHIFT;
  1008. ppdu_info->rx_status.he_data3 |= value;
  1009. /*data4*/
  1010. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  1011. SPATIAL_REUSE);
  1012. ppdu_info->rx_status.he_data4 = value;
  1013. /*data5*/
  1014. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1015. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  1016. ppdu_info->rx_status.he_data5 = value;
  1017. ppdu_info->rx_status.bw = value;
  1018. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1019. HE_SIG_A_MU_DL_INFO_0, CP_LTF_SIZE);
  1020. switch (value) {
  1021. case 0:
  1022. he_gi = HE_GI_0_8;
  1023. he_ltf = HE_LTF_4_X;
  1024. break;
  1025. case 1:
  1026. he_gi = HE_GI_0_8;
  1027. he_ltf = HE_LTF_2_X;
  1028. break;
  1029. case 2:
  1030. he_gi = HE_GI_1_6;
  1031. he_ltf = HE_LTF_2_X;
  1032. break;
  1033. case 3:
  1034. he_gi = HE_GI_3_2;
  1035. he_ltf = HE_LTF_4_X;
  1036. break;
  1037. }
  1038. ppdu_info->rx_status.sgi = he_gi;
  1039. ppdu_info->rx_status.ltf_size = he_ltf;
  1040. hal_get_radiotap_he_gi_ltf(&he_gi, &he_ltf);
  1041. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  1042. ppdu_info->rx_status.he_data5 |= value;
  1043. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  1044. ppdu_info->rx_status.he_data5 |= value;
  1045. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1046. HE_SIG_A_MU_DL_INFO_1, NUM_LTF_SYMBOLS);
  1047. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  1048. ppdu_info->rx_status.he_data5 |= value;
  1049. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  1050. PACKET_EXTENSION_A_FACTOR);
  1051. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  1052. ppdu_info->rx_status.he_data5 |= value;
  1053. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  1054. PACKET_EXTENSION_PE_DISAMBIGUITY);
  1055. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  1056. ppdu_info->rx_status.he_data5 |= value;
  1057. /*data6*/
  1058. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  1059. DOPPLER_INDICATION);
  1060. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  1061. ppdu_info->rx_status.he_data6 |= value;
  1062. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  1063. TXOP_DURATION);
  1064. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  1065. ppdu_info->rx_status.he_data6 |= value;
  1066. /* HE-MU Flags */
  1067. /* HE-MU-flags1 */
  1068. ppdu_info->rx_status.he_flags1 =
  1069. QDF_MON_STATUS_SIG_B_MCS_KNOWN |
  1070. QDF_MON_STATUS_SIG_B_DCM_KNOWN |
  1071. QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_1_KNOWN |
  1072. QDF_MON_STATUS_SIG_B_SYM_NUM_KNOWN |
  1073. QDF_MON_STATUS_RU_0_KNOWN;
  1074. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1075. HE_SIG_A_MU_DL_INFO_0, MCS_OF_SIG_B);
  1076. ppdu_info->rx_status.he_flags1 |= value;
  1077. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1078. HE_SIG_A_MU_DL_INFO_0, DCM_OF_SIG_B);
  1079. value = value << QDF_MON_STATUS_DCM_FLAG_1_SHIFT;
  1080. ppdu_info->rx_status.he_flags1 |= value;
  1081. /* HE-MU-flags2 */
  1082. ppdu_info->rx_status.he_flags2 =
  1083. QDF_MON_STATUS_BW_KNOWN;
  1084. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1085. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  1086. ppdu_info->rx_status.he_flags2 |= value;
  1087. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1088. HE_SIG_A_MU_DL_INFO_0, COMP_MODE_SIG_B);
  1089. value = value << QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_2_SHIFT;
  1090. ppdu_info->rx_status.he_flags2 |= value;
  1091. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1092. HE_SIG_A_MU_DL_INFO_0, NUM_SIG_B_SYMBOLS);
  1093. value = value - 1;
  1094. value = value << QDF_MON_STATUS_NUM_SIG_B_SYMBOLS_SHIFT;
  1095. ppdu_info->rx_status.he_flags2 |= value;
  1096. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  1097. break;
  1098. }
  1099. case WIFIPHYRX_HE_SIG_B1_MU_E:
  1100. {
  1101. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  1102. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B1_MU_0,
  1103. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS);
  1104. ppdu_info->rx_status.he_sig_b_common_known |=
  1105. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  1106. /* TODO: Check on the availability of other fields in
  1107. * sig_b_common
  1108. */
  1109. value = HAL_RX_GET(he_sig_b1_mu_info,
  1110. HE_SIG_B1_MU_INFO_0, RU_ALLOCATION);
  1111. ppdu_info->rx_status.he_RU[0] = value;
  1112. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  1113. break;
  1114. }
  1115. case WIFIPHYRX_HE_SIG_B2_MU_E:
  1116. {
  1117. uint8_t *he_sig_b2_mu_info = (uint8_t *)rx_tlv +
  1118. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_MU_0,
  1119. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS);
  1120. /*
  1121. * Not all "HE" fields can be updated from
  1122. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  1123. * to populate rest of the "HE" fields for MU scenarios.
  1124. */
  1125. /* HE-data1 */
  1126. ppdu_info->rx_status.he_data1 |=
  1127. QDF_MON_STATUS_HE_MCS_KNOWN |
  1128. QDF_MON_STATUS_HE_CODING_KNOWN;
  1129. /* HE-data2 */
  1130. /* HE-data3 */
  1131. value = HAL_RX_GET(he_sig_b2_mu_info,
  1132. HE_SIG_B2_MU_INFO_0, STA_MCS);
  1133. ppdu_info->rx_status.mcs = value;
  1134. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  1135. ppdu_info->rx_status.he_data3 |= value;
  1136. value = HAL_RX_GET(he_sig_b2_mu_info,
  1137. HE_SIG_B2_MU_INFO_0, STA_CODING);
  1138. value = value << QDF_MON_STATUS_CODING_SHIFT;
  1139. ppdu_info->rx_status.he_data3 |= value;
  1140. /* HE-data4 */
  1141. value = HAL_RX_GET(he_sig_b2_mu_info,
  1142. HE_SIG_B2_MU_INFO_0, STA_ID);
  1143. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  1144. ppdu_info->rx_status.he_data4 |= value;
  1145. /* HE-data5 */
  1146. /* HE-data6 */
  1147. value = HAL_RX_GET(he_sig_b2_mu_info,
  1148. HE_SIG_B2_MU_INFO_0, NSTS);
  1149. /* value n indicates n+1 spatial streams */
  1150. value++;
  1151. ppdu_info->rx_status.nss = value;
  1152. ppdu_info->rx_status.he_data6 |= value;
  1153. break;
  1154. }
  1155. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  1156. {
  1157. uint8_t *he_sig_b2_ofdma_info =
  1158. (uint8_t *)rx_tlv +
  1159. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0,
  1160. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS);
  1161. /*
  1162. * Not all "HE" fields can be updated from
  1163. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  1164. * to populate rest of "HE" fields for MU OFDMA scenarios.
  1165. */
  1166. /* HE-data1 */
  1167. ppdu_info->rx_status.he_data1 |=
  1168. QDF_MON_STATUS_HE_MCS_KNOWN |
  1169. QDF_MON_STATUS_HE_DCM_KNOWN |
  1170. QDF_MON_STATUS_HE_CODING_KNOWN;
  1171. /* HE-data2 */
  1172. ppdu_info->rx_status.he_data2 |=
  1173. QDF_MON_STATUS_TXBF_KNOWN;
  1174. /* HE-data3 */
  1175. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1176. HE_SIG_B2_OFDMA_INFO_0, STA_MCS);
  1177. ppdu_info->rx_status.mcs = value;
  1178. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  1179. ppdu_info->rx_status.he_data3 |= value;
  1180. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1181. HE_SIG_B2_OFDMA_INFO_0, STA_DCM);
  1182. he_dcm = value;
  1183. value = value << QDF_MON_STATUS_DCM_SHIFT;
  1184. ppdu_info->rx_status.he_data3 |= value;
  1185. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1186. HE_SIG_B2_OFDMA_INFO_0, STA_CODING);
  1187. value = value << QDF_MON_STATUS_CODING_SHIFT;
  1188. ppdu_info->rx_status.he_data3 |= value;
  1189. /* HE-data4 */
  1190. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1191. HE_SIG_B2_OFDMA_INFO_0, STA_ID);
  1192. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  1193. ppdu_info->rx_status.he_data4 |= value;
  1194. /* HE-data5 */
  1195. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1196. HE_SIG_B2_OFDMA_INFO_0, TXBF);
  1197. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  1198. ppdu_info->rx_status.he_data5 |= value;
  1199. /* HE-data6 */
  1200. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1201. HE_SIG_B2_OFDMA_INFO_0, NSTS);
  1202. /* value n indicates n+1 spatial streams */
  1203. value++;
  1204. ppdu_info->rx_status.nss = value;
  1205. ppdu_info->rx_status.he_data6 |= value;
  1206. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  1207. break;
  1208. }
  1209. case WIFIPHYRX_RSSI_LEGACY_E:
  1210. {
  1211. uint8_t reception_type;
  1212. int8_t rssi_value;
  1213. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  1214. HAL_RX_OFFSET(UNIFIED_PHYRX_RSSI_LEGACY_19,
  1215. RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS);
  1216. ppdu_info->rx_status.rssi_comb = HAL_RX_GET(rx_tlv,
  1217. PHYRX_RSSI_LEGACY_35, RSSI_COMB);
  1218. ppdu_info->rx_status.bw = hal->ops->hal_rx_get_tlv(rx_tlv);
  1219. ppdu_info->rx_status.he_re = 0;
  1220. reception_type = HAL_RX_GET(rx_tlv,
  1221. PHYRX_RSSI_LEGACY_0,
  1222. RECEPTION_TYPE);
  1223. switch (reception_type) {
  1224. case QDF_RECEPTION_TYPE_ULOFMDA:
  1225. ppdu_info->rx_status.reception_type =
  1226. HAL_RX_TYPE_MU_OFDMA;
  1227. ppdu_info->rx_status.ulofdma_flag = 1;
  1228. ppdu_info->rx_status.he_data1 =
  1229. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  1230. break;
  1231. case QDF_RECEPTION_TYPE_ULMIMO:
  1232. ppdu_info->rx_status.reception_type =
  1233. HAL_RX_TYPE_MU_MIMO;
  1234. ppdu_info->rx_status.he_data1 =
  1235. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  1236. break;
  1237. default:
  1238. ppdu_info->rx_status.reception_type =
  1239. HAL_RX_TYPE_SU;
  1240. break;
  1241. }
  1242. hal_rx_update_rssi_chain(ppdu_info, rssi_info_tlv);
  1243. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1244. RECEIVE_RSSI_INFO_0, RSSI_PRI20_CHAIN0);
  1245. ppdu_info->rx_status.rssi[0] = rssi_value;
  1246. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1247. "RSSI_PRI20_CHAIN0: %d\n", rssi_value);
  1248. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1249. RECEIVE_RSSI_INFO_2, RSSI_PRI20_CHAIN1);
  1250. ppdu_info->rx_status.rssi[1] = rssi_value;
  1251. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1252. "RSSI_PRI20_CHAIN1: %d\n", rssi_value);
  1253. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1254. RECEIVE_RSSI_INFO_4, RSSI_PRI20_CHAIN2);
  1255. ppdu_info->rx_status.rssi[2] = rssi_value;
  1256. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1257. "RSSI_PRI20_CHAIN2: %d\n", rssi_value);
  1258. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1259. RECEIVE_RSSI_INFO_6, RSSI_PRI20_CHAIN3);
  1260. ppdu_info->rx_status.rssi[3] = rssi_value;
  1261. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1262. "RSSI_PRI20_CHAIN3: %d\n", rssi_value);
  1263. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1264. RECEIVE_RSSI_INFO_8, RSSI_PRI20_CHAIN4);
  1265. ppdu_info->rx_status.rssi[4] = rssi_value;
  1266. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1267. "RSSI_PRI20_CHAIN4: %d\n", rssi_value);
  1268. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1269. RECEIVE_RSSI_INFO_10,
  1270. RSSI_PRI20_CHAIN5);
  1271. ppdu_info->rx_status.rssi[5] = rssi_value;
  1272. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1273. "RSSI_PRI20_CHAIN5: %d\n", rssi_value);
  1274. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1275. RECEIVE_RSSI_INFO_12,
  1276. RSSI_PRI20_CHAIN6);
  1277. ppdu_info->rx_status.rssi[6] = rssi_value;
  1278. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1279. "RSSI_PRI20_CHAIN6: %d\n", rssi_value);
  1280. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1281. RECEIVE_RSSI_INFO_14,
  1282. RSSI_PRI20_CHAIN7);
  1283. ppdu_info->rx_status.rssi[7] = rssi_value;
  1284. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1285. "RSSI_PRI20_CHAIN7: %d\n", rssi_value);
  1286. break;
  1287. }
  1288. case WIFIPHYRX_OTHER_RECEIVE_INFO_E:
  1289. hal_rx_proc_phyrx_other_receive_info_tlv(hal, rx_tlv_hdr,
  1290. ppdu_info);
  1291. break;
  1292. case WIFIRX_HEADER_E:
  1293. {
  1294. struct hal_rx_ppdu_common_info *com_info = &ppdu_info->com_info;
  1295. uint16_t mpdu_cnt = com_info->mpdu_cnt;
  1296. if (mpdu_cnt >= HAL_RX_MAX_MPDU) {
  1297. hal_alert("Number of MPDUs per PPDU exceeded");
  1298. break;
  1299. }
  1300. /* Update first_msdu_payload for every mpdu and increment
  1301. * com_info->mpdu_cnt for every WIFIRX_HEADER_E TLV
  1302. */
  1303. ppdu_info->ppdu_msdu_info[mpdu_cnt].first_msdu_payload =
  1304. rx_tlv;
  1305. ppdu_info->ppdu_msdu_info[mpdu_cnt].payload_len = tlv_len;
  1306. ppdu_info->ppdu_msdu_info[mpdu_cnt].nbuf = nbuf;
  1307. ppdu_info->msdu_info.first_msdu_payload = rx_tlv;
  1308. ppdu_info->msdu_info.payload_len = tlv_len;
  1309. ppdu_info->user_id = user_id;
  1310. ppdu_info->hdr_len = tlv_len;
  1311. ppdu_info->data = rx_tlv;
  1312. ppdu_info->data += 4;
  1313. /* for every RX_HEADER TLV increment mpdu_cnt */
  1314. com_info->mpdu_cnt++;
  1315. return HAL_TLV_STATUS_HEADER;
  1316. }
  1317. case WIFIRX_MPDU_START_E:
  1318. {
  1319. uint8_t *rx_mpdu_start =
  1320. (uint8_t *)rx_tlv + HAL_RX_OFFSET(UNIFIED_RX_MPDU_START_0,
  1321. RX_MPDU_INFO_RX_MPDU_INFO_DETAILS);
  1322. uint32_t ppdu_id =
  1323. HAL_RX_GET_PPDU_ID(rx_mpdu_start);
  1324. uint8_t filter_category = 0;
  1325. ppdu_info->nac_info.fc_valid =
  1326. HAL_RX_GET_FC_VALID(rx_mpdu_start);
  1327. ppdu_info->nac_info.to_ds_flag =
  1328. HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start);
  1329. ppdu_info->nac_info.frame_control =
  1330. HAL_RX_GET(rx_mpdu_start,
  1331. RX_MPDU_INFO_14,
  1332. MPDU_FRAME_CONTROL_FIELD);
  1333. ppdu_info->sw_frame_group_id =
  1334. HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start);
  1335. if (ppdu_info->sw_frame_group_id ==
  1336. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  1337. ppdu_info->rx_status.frame_control_info_valid =
  1338. ppdu_info->nac_info.fc_valid;
  1339. ppdu_info->rx_status.frame_control =
  1340. ppdu_info->nac_info.frame_control;
  1341. }
  1342. hal_get_mac_addr1(rx_mpdu_start,
  1343. ppdu_info);
  1344. ppdu_info->nac_info.mac_addr2_valid =
  1345. HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start);
  1346. *(uint16_t *)&ppdu_info->nac_info.mac_addr2[0] =
  1347. HAL_RX_GET(rx_mpdu_start,
  1348. RX_MPDU_INFO_16,
  1349. MAC_ADDR_AD2_15_0);
  1350. *(uint32_t *)&ppdu_info->nac_info.mac_addr2[2] =
  1351. HAL_RX_GET(rx_mpdu_start,
  1352. RX_MPDU_INFO_17,
  1353. MAC_ADDR_AD2_47_16);
  1354. if (ppdu_info->rx_status.prev_ppdu_id != ppdu_id) {
  1355. ppdu_info->rx_status.prev_ppdu_id = ppdu_id;
  1356. ppdu_info->rx_status.ppdu_len =
  1357. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  1358. MPDU_LENGTH);
  1359. } else {
  1360. ppdu_info->rx_status.ppdu_len +=
  1361. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  1362. MPDU_LENGTH);
  1363. }
  1364. filter_category =
  1365. HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start);
  1366. if (filter_category == 0)
  1367. ppdu_info->rx_status.rxpcu_filter_pass = 1;
  1368. else if (filter_category == 1)
  1369. ppdu_info->rx_status.monitor_direct_used = 1;
  1370. ppdu_info->nac_info.mcast_bcast =
  1371. HAL_RX_GET(rx_mpdu_start,
  1372. RX_MPDU_INFO_13,
  1373. MCAST_BCAST);
  1374. break;
  1375. }
  1376. case WIFIRX_MPDU_END_E:
  1377. ppdu_info->user_id = user_id;
  1378. ppdu_info->fcs_err =
  1379. HAL_RX_GET(rx_tlv, RX_MPDU_END_1,
  1380. FCS_ERR);
  1381. return HAL_TLV_STATUS_MPDU_END;
  1382. case WIFIRX_MSDU_END_E:
  1383. if (user_id < HAL_MAX_UL_MU_USERS) {
  1384. ppdu_info->rx_msdu_info[user_id].cce_metadata =
  1385. HAL_RX_MSDU_END_CCE_METADATA_GET(rx_tlv);
  1386. ppdu_info->rx_msdu_info[user_id].fse_metadata =
  1387. HAL_RX_MSDU_END_FSE_METADATA_GET(rx_tlv);
  1388. ppdu_info->rx_msdu_info[user_id].is_flow_idx_timeout =
  1389. HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(rx_tlv);
  1390. ppdu_info->rx_msdu_info[user_id].is_flow_idx_invalid =
  1391. HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(rx_tlv);
  1392. ppdu_info->rx_msdu_info[user_id].flow_idx =
  1393. HAL_RX_MSDU_END_FLOW_IDX_GET(rx_tlv);
  1394. }
  1395. return HAL_TLV_STATUS_MSDU_END;
  1396. case 0:
  1397. return HAL_TLV_STATUS_PPDU_DONE;
  1398. default:
  1399. if (hal_rx_handle_other_tlvs(tlv_tag, rx_tlv, ppdu_info))
  1400. unhandled = false;
  1401. else
  1402. unhandled = true;
  1403. break;
  1404. }
  1405. if (!unhandled)
  1406. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1407. "%s TLV type: %d, TLV len:%d %s",
  1408. __func__, tlv_tag, tlv_len,
  1409. unhandled == true ? "unhandled" : "");
  1410. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1411. rx_tlv, tlv_len);
  1412. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1413. }
  1414. /**
  1415. * hal_reo_setup - Initialize HW REO block
  1416. *
  1417. * @hal_soc: Opaque HAL SOC handle
  1418. * @reo_params: parameters needed by HAL for REO config
  1419. */
  1420. static void hal_reo_setup_generic(struct hal_soc *soc,
  1421. void *reoparams)
  1422. {
  1423. uint32_t reg_val;
  1424. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1425. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1426. SEQ_WCSS_UMAC_REO_REG_OFFSET));
  1427. hal_reo_config(soc, reg_val, reo_params);
  1428. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1429. /* TODO: Setup destination ring mapping if enabled */
  1430. /* TODO: Error destination ring setting is left to default.
  1431. * Default setting is to send all errors to release ring.
  1432. */
  1433. HAL_REG_WRITE(soc,
  1434. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  1435. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1436. HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000);
  1437. HAL_REG_WRITE(soc,
  1438. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  1439. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1440. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1441. HAL_REG_WRITE(soc,
  1442. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  1443. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1444. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1445. HAL_REG_WRITE(soc,
  1446. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  1447. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1448. (HAL_DEFAULT_VO_REO_TIMEOUT_MS * 1000));
  1449. /*
  1450. * When hash based routing is enabled, routing of the rx packet
  1451. * is done based on the following value: 1 _ _ _ _ The last 4
  1452. * bits are based on hash[3:0]. This means the possible values
  1453. * are 0x10 to 0x1f. This value is used to look-up the
  1454. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1455. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1456. * registers need to be configured to set-up the 16 entries to
  1457. * map the hash values to a ring number. There are 3 bits per
  1458. * hash entry – which are mapped as follows:
  1459. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1460. * 7: NOT_USED.
  1461. */
  1462. if (reo_params->rx_hash_enabled) {
  1463. HAL_REG_WRITE(soc,
  1464. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1465. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1466. reo_params->remap1);
  1467. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1468. HAL_REG_READ(soc,
  1469. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1470. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1471. HAL_REG_WRITE(soc,
  1472. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1473. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1474. reo_params->remap2);
  1475. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x",
  1476. HAL_REG_READ(soc,
  1477. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1478. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1479. }
  1480. /* TODO: Check if the following registers shoould be setup by host:
  1481. * AGING_CONTROL
  1482. * HIGH_MEMORY_THRESHOLD
  1483. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1484. * GLOBAL_LINK_DESC_COUNT_CTRL
  1485. */
  1486. }
  1487. /**
  1488. * hal_get_hw_hptp_generic() - Get HW head and tail pointer value for any ring
  1489. * @hal_soc: Opaque HAL SOC handle
  1490. * @hal_ring: Source ring pointer
  1491. * @headp: Head Pointer
  1492. * @tailp: Tail Pointer
  1493. * @ring: Ring type
  1494. *
  1495. * Return: Update tail pointer and head pointer in arguments.
  1496. */
  1497. static inline
  1498. void hal_get_hw_hptp_generic(struct hal_soc *hal_soc,
  1499. hal_ring_handle_t hal_ring_hdl,
  1500. uint32_t *headp, uint32_t *tailp,
  1501. uint8_t ring)
  1502. {
  1503. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1504. struct hal_hw_srng_config *ring_config;
  1505. enum hal_ring_type ring_type = (enum hal_ring_type)ring;
  1506. if (!hal_soc || !srng) {
  1507. QDF_TRACE(QDF_MODULE_ID_HAL, QDF_TRACE_LEVEL_ERROR,
  1508. "%s: Context is Null", __func__);
  1509. return;
  1510. }
  1511. ring_config = HAL_SRNG_CONFIG(hal_soc, ring_type);
  1512. if (!ring_config->lmac_ring) {
  1513. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  1514. *headp = SRNG_SRC_REG_READ(srng, HP);
  1515. *tailp = SRNG_SRC_REG_READ(srng, TP);
  1516. } else {
  1517. *headp = SRNG_DST_REG_READ(srng, HP);
  1518. *tailp = SRNG_DST_REG_READ(srng, TP);
  1519. }
  1520. }
  1521. }
  1522. /**
  1523. * hal_srng_src_hw_init - Private function to initialize SRNG
  1524. * source ring HW
  1525. * @hal_soc: HAL SOC handle
  1526. * @srng: SRNG ring pointer
  1527. */
  1528. static inline
  1529. void hal_srng_src_hw_init_generic(struct hal_soc *hal,
  1530. struct hal_srng *srng)
  1531. {
  1532. uint32_t reg_val = 0;
  1533. uint64_t tp_addr = 0;
  1534. hal_debug("hw_init srng %d", srng->ring_id);
  1535. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1536. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_LSB,
  1537. srng->msi_addr & 0xffffffff);
  1538. reg_val = SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB, ADDR),
  1539. (uint64_t)(srng->msi_addr) >> 32) |
  1540. SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB,
  1541. MSI1_ENABLE), 1);
  1542. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1543. SRNG_SRC_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  1544. }
  1545. SRNG_SRC_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1546. reg_val = SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1547. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1548. SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_SIZE),
  1549. srng->entry_size * srng->num_entries);
  1550. SRNG_SRC_REG_WRITE(srng, BASE_MSB, reg_val);
  1551. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1552. SRNG_SRC_REG_WRITE(srng, ID, reg_val);
  1553. /**
  1554. * Interrupt setup:
  1555. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1556. * if level mode is required
  1557. */
  1558. reg_val = 0;
  1559. /*
  1560. * WAR - Hawkeye v1 has a hardware bug which requires timer value to be
  1561. * programmed in terms of 1us resolution instead of 8us resolution as
  1562. * given in MLD.
  1563. */
  1564. if (srng->intr_timer_thres_us) {
  1565. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1566. INTERRUPT_TIMER_THRESHOLD),
  1567. srng->intr_timer_thres_us);
  1568. /* For HK v2 this should be (srng->intr_timer_thres_us >> 3) */
  1569. }
  1570. if (srng->intr_batch_cntr_thres_entries) {
  1571. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1572. BATCH_COUNTER_THRESHOLD),
  1573. srng->intr_batch_cntr_thres_entries *
  1574. srng->entry_size);
  1575. }
  1576. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX0, reg_val);
  1577. reg_val = 0;
  1578. if (srng->flags & HAL_SRNG_LOW_THRES_INTR_ENABLE) {
  1579. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX1,
  1580. LOW_THRESHOLD), srng->u.src_ring.low_threshold);
  1581. }
  1582. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX1, reg_val);
  1583. /* As per HW team, TP_ADDR and HP_ADDR for Idle link ring should
  1584. * remain 0 to avoid some WBM stability issues. Remote head/tail
  1585. * pointers are not required since this ring is completely managed
  1586. * by WBM HW
  1587. */
  1588. reg_val = 0;
  1589. if (srng->ring_id != HAL_SRNG_WBM_IDLE_LINK) {
  1590. tp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1591. ((unsigned long)(srng->u.src_ring.tp_addr) -
  1592. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1593. SRNG_SRC_REG_WRITE(srng, TP_ADDR_LSB, tp_addr & 0xffffffff);
  1594. SRNG_SRC_REG_WRITE(srng, TP_ADDR_MSB, tp_addr >> 32);
  1595. } else {
  1596. reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, RING_ID_DISABLE), 1);
  1597. }
  1598. /* Initilaize head and tail pointers to indicate ring is empty */
  1599. SRNG_SRC_REG_WRITE(srng, HP, 0);
  1600. SRNG_SRC_REG_WRITE(srng, TP, 0);
  1601. *(srng->u.src_ring.tp_addr) = 0;
  1602. reg_val |= ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1603. SRNG_SM(SRNG_SRC_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1604. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1605. SRNG_SM(SRNG_SRC_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1606. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1607. SRNG_SM(SRNG_SRC_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1608. /* Loop count is not used for SRC rings */
  1609. reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, LOOPCNT_DISABLE), 1);
  1610. /*
  1611. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1612. * todo: update fw_api and replace with above line
  1613. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1614. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1615. */
  1616. reg_val |= 0x40;
  1617. SRNG_SRC_REG_WRITE(srng, MISC, reg_val);
  1618. }
  1619. /**
  1620. * hal_srng_dst_hw_init - Private function to initialize SRNG
  1621. * destination ring HW
  1622. * @hal_soc: HAL SOC handle
  1623. * @srng: SRNG ring pointer
  1624. */
  1625. static inline
  1626. void hal_srng_dst_hw_init_generic(struct hal_soc *hal,
  1627. struct hal_srng *srng)
  1628. {
  1629. uint32_t reg_val = 0;
  1630. uint64_t hp_addr = 0;
  1631. hal_debug("hw_init srng %d", srng->ring_id);
  1632. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1633. SRNG_DST_REG_WRITE(srng, MSI1_BASE_LSB,
  1634. srng->msi_addr & 0xffffffff);
  1635. reg_val = SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB, ADDR),
  1636. (uint64_t)(srng->msi_addr) >> 32) |
  1637. SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB,
  1638. MSI1_ENABLE), 1);
  1639. SRNG_DST_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1640. SRNG_DST_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  1641. }
  1642. SRNG_DST_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1643. reg_val = SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1644. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1645. SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_SIZE),
  1646. srng->entry_size * srng->num_entries);
  1647. SRNG_DST_REG_WRITE(srng, BASE_MSB, reg_val);
  1648. reg_val = SRNG_SM(SRNG_DST_FLD(ID, RING_ID), srng->ring_id) |
  1649. SRNG_SM(SRNG_DST_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1650. SRNG_DST_REG_WRITE(srng, ID, reg_val);
  1651. /**
  1652. * Interrupt setup:
  1653. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1654. * if level mode is required
  1655. */
  1656. reg_val = 0;
  1657. if (srng->intr_timer_thres_us) {
  1658. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1659. INTERRUPT_TIMER_THRESHOLD),
  1660. srng->intr_timer_thres_us >> 3);
  1661. }
  1662. if (srng->intr_batch_cntr_thres_entries) {
  1663. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1664. BATCH_COUNTER_THRESHOLD),
  1665. srng->intr_batch_cntr_thres_entries *
  1666. srng->entry_size);
  1667. }
  1668. SRNG_DST_REG_WRITE(srng, PRODUCER_INT_SETUP, reg_val);
  1669. hp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1670. ((unsigned long)(srng->u.dst_ring.hp_addr) -
  1671. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1672. SRNG_DST_REG_WRITE(srng, HP_ADDR_LSB, hp_addr & 0xffffffff);
  1673. SRNG_DST_REG_WRITE(srng, HP_ADDR_MSB, hp_addr >> 32);
  1674. /* Initilaize head and tail pointers to indicate ring is empty */
  1675. SRNG_DST_REG_WRITE(srng, HP, 0);
  1676. SRNG_DST_REG_WRITE(srng, TP, 0);
  1677. *(srng->u.dst_ring.hp_addr) = 0;
  1678. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1679. SRNG_SM(SRNG_DST_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1680. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1681. SRNG_SM(SRNG_DST_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1682. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1683. SRNG_SM(SRNG_DST_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1684. /*
  1685. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1686. * todo: update fw_api and replace with above line
  1687. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1688. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1689. */
  1690. reg_val |= 0x40;
  1691. SRNG_DST_REG_WRITE(srng, MISC, reg_val);
  1692. }
  1693. #define HAL_RX_WBM_ERR_SRC_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1694. (WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  1695. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_MASK) >> \
  1696. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_LSB)
  1697. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1698. (WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET >> 2))) & \
  1699. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK) >> \
  1700. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB)
  1701. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1702. (WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET >> 2))) & \
  1703. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK) >> \
  1704. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB)
  1705. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  1706. (((*(((uint32_t *) wbm_desc) + \
  1707. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  1708. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  1709. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  1710. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  1711. (((*(((uint32_t *) wbm_desc) + \
  1712. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  1713. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  1714. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  1715. /**
  1716. * hal_rx_wbm_err_info_get_generic(): Retrieves WBM error code and reason and
  1717. * save it to hal_wbm_err_desc_info structure passed by caller
  1718. * @wbm_desc: wbm ring descriptor
  1719. * @wbm_er_info1: hal_wbm_err_desc_info structure, output parameter.
  1720. * Return: void
  1721. */
  1722. static inline void hal_rx_wbm_err_info_get_generic(void *wbm_desc,
  1723. void *wbm_er_info1)
  1724. {
  1725. struct hal_wbm_err_desc_info *wbm_er_info =
  1726. (struct hal_wbm_err_desc_info *)wbm_er_info1;
  1727. wbm_er_info->wbm_err_src = HAL_RX_WBM_ERR_SRC_GET(wbm_desc);
  1728. wbm_er_info->reo_psh_rsn = HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc);
  1729. wbm_er_info->reo_err_code = HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc);
  1730. wbm_er_info->rxdma_psh_rsn = HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc);
  1731. wbm_er_info->rxdma_err_code = HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc);
  1732. }
  1733. /**
  1734. * hal_tx_comp_get_release_reason_generic() - TQM Release reason
  1735. * @hal_desc: completion ring descriptor pointer
  1736. *
  1737. * This function will return the type of pointer - buffer or descriptor
  1738. *
  1739. * Return: buffer type
  1740. */
  1741. static inline uint8_t hal_tx_comp_get_release_reason_generic(void *hal_desc)
  1742. {
  1743. uint32_t comp_desc =
  1744. *(uint32_t *) (((uint8_t *) hal_desc) +
  1745. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_OFFSET);
  1746. return (comp_desc & WBM_RELEASE_RING_2_TQM_RELEASE_REASON_MASK) >>
  1747. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_LSB;
  1748. }
  1749. /**
  1750. * hal_get_wbm_internal_error_generic() - is WBM internal error
  1751. * @hal_desc: completion ring descriptor pointer
  1752. *
  1753. * This function will return 0 or 1 - is it WBM internal error or not
  1754. *
  1755. * Return: uint8_t
  1756. */
  1757. static inline uint8_t hal_get_wbm_internal_error_generic(void *hal_desc)
  1758. {
  1759. uint32_t comp_desc =
  1760. *(uint32_t *)(((uint8_t *)hal_desc) +
  1761. WBM_RELEASE_RING_2_WBM_INTERNAL_ERROR_OFFSET);
  1762. return (comp_desc & WBM_RELEASE_RING_2_WBM_INTERNAL_ERROR_MASK) >>
  1763. WBM_RELEASE_RING_2_WBM_INTERNAL_ERROR_LSB;
  1764. }
  1765. /**
  1766. * hal_rx_dump_mpdu_start_tlv_generic: dump RX mpdu_start TLV in structured
  1767. * human readable format.
  1768. * @mpdu_start: pointer the rx_attention TLV in pkt.
  1769. * @dbg_level: log level.
  1770. *
  1771. * Return: void
  1772. */
  1773. static inline void hal_rx_dump_mpdu_start_tlv_generic(void *mpdustart,
  1774. uint8_t dbg_level)
  1775. {
  1776. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  1777. struct rx_mpdu_info *mpdu_info =
  1778. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  1779. hal_verbose_debug(
  1780. "rx_mpdu_start tlv (1/5) - "
  1781. "rxpcu_mpdu_filter_in_category: %x "
  1782. "sw_frame_group_id: %x "
  1783. "ndp_frame: %x "
  1784. "phy_err: %x "
  1785. "phy_err_during_mpdu_header: %x "
  1786. "protocol_version_err: %x "
  1787. "ast_based_lookup_valid: %x "
  1788. "phy_ppdu_id: %x "
  1789. "ast_index: %x "
  1790. "sw_peer_id: %x "
  1791. "mpdu_frame_control_valid: %x "
  1792. "mpdu_duration_valid: %x "
  1793. "mac_addr_ad1_valid: %x "
  1794. "mac_addr_ad2_valid: %x "
  1795. "mac_addr_ad3_valid: %x "
  1796. "mac_addr_ad4_valid: %x "
  1797. "mpdu_sequence_control_valid: %x "
  1798. "mpdu_qos_control_valid: %x "
  1799. "mpdu_ht_control_valid: %x "
  1800. "frame_encryption_info_valid: %x ",
  1801. mpdu_info->rxpcu_mpdu_filter_in_category,
  1802. mpdu_info->sw_frame_group_id,
  1803. mpdu_info->ndp_frame,
  1804. mpdu_info->phy_err,
  1805. mpdu_info->phy_err_during_mpdu_header,
  1806. mpdu_info->protocol_version_err,
  1807. mpdu_info->ast_based_lookup_valid,
  1808. mpdu_info->phy_ppdu_id,
  1809. mpdu_info->ast_index,
  1810. mpdu_info->sw_peer_id,
  1811. mpdu_info->mpdu_frame_control_valid,
  1812. mpdu_info->mpdu_duration_valid,
  1813. mpdu_info->mac_addr_ad1_valid,
  1814. mpdu_info->mac_addr_ad2_valid,
  1815. mpdu_info->mac_addr_ad3_valid,
  1816. mpdu_info->mac_addr_ad4_valid,
  1817. mpdu_info->mpdu_sequence_control_valid,
  1818. mpdu_info->mpdu_qos_control_valid,
  1819. mpdu_info->mpdu_ht_control_valid,
  1820. mpdu_info->frame_encryption_info_valid);
  1821. hal_verbose_debug(
  1822. "rx_mpdu_start tlv (2/5) - "
  1823. "fr_ds: %x "
  1824. "to_ds: %x "
  1825. "encrypted: %x "
  1826. "mpdu_retry: %x "
  1827. "mpdu_sequence_number: %x "
  1828. "epd_en: %x "
  1829. "all_frames_shall_be_encrypted: %x "
  1830. "encrypt_type: %x "
  1831. "mesh_sta: %x "
  1832. "bssid_hit: %x "
  1833. "bssid_number: %x "
  1834. "tid: %x "
  1835. "pn_31_0: %x "
  1836. "pn_63_32: %x "
  1837. "pn_95_64: %x "
  1838. "pn_127_96: %x "
  1839. "peer_meta_data: %x "
  1840. "rxpt_classify_info.reo_destination_indication: %x "
  1841. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %x "
  1842. "rx_reo_queue_desc_addr_31_0: %x ",
  1843. mpdu_info->fr_ds,
  1844. mpdu_info->to_ds,
  1845. mpdu_info->encrypted,
  1846. mpdu_info->mpdu_retry,
  1847. mpdu_info->mpdu_sequence_number,
  1848. mpdu_info->epd_en,
  1849. mpdu_info->all_frames_shall_be_encrypted,
  1850. mpdu_info->encrypt_type,
  1851. mpdu_info->mesh_sta,
  1852. mpdu_info->bssid_hit,
  1853. mpdu_info->bssid_number,
  1854. mpdu_info->tid,
  1855. mpdu_info->pn_31_0,
  1856. mpdu_info->pn_63_32,
  1857. mpdu_info->pn_95_64,
  1858. mpdu_info->pn_127_96,
  1859. mpdu_info->peer_meta_data,
  1860. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  1861. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  1862. mpdu_info->rx_reo_queue_desc_addr_31_0);
  1863. hal_verbose_debug(
  1864. "rx_mpdu_start tlv (3/5) - "
  1865. "rx_reo_queue_desc_addr_39_32: %x "
  1866. "receive_queue_number: %x "
  1867. "pre_delim_err_warning: %x "
  1868. "first_delim_err: %x "
  1869. "key_id_octet: %x "
  1870. "new_peer_entry: %x "
  1871. "decrypt_needed: %x "
  1872. "decap_type: %x "
  1873. "rx_insert_vlan_c_tag_padding: %x "
  1874. "rx_insert_vlan_s_tag_padding: %x "
  1875. "strip_vlan_c_tag_decap: %x "
  1876. "strip_vlan_s_tag_decap: %x "
  1877. "pre_delim_count: %x "
  1878. "ampdu_flag: %x "
  1879. "bar_frame: %x "
  1880. "mpdu_length: %x "
  1881. "first_mpdu: %x "
  1882. "mcast_bcast: %x "
  1883. "ast_index_not_found: %x "
  1884. "ast_index_timeout: %x ",
  1885. mpdu_info->rx_reo_queue_desc_addr_39_32,
  1886. mpdu_info->receive_queue_number,
  1887. mpdu_info->pre_delim_err_warning,
  1888. mpdu_info->first_delim_err,
  1889. mpdu_info->key_id_octet,
  1890. mpdu_info->new_peer_entry,
  1891. mpdu_info->decrypt_needed,
  1892. mpdu_info->decap_type,
  1893. mpdu_info->rx_insert_vlan_c_tag_padding,
  1894. mpdu_info->rx_insert_vlan_s_tag_padding,
  1895. mpdu_info->strip_vlan_c_tag_decap,
  1896. mpdu_info->strip_vlan_s_tag_decap,
  1897. mpdu_info->pre_delim_count,
  1898. mpdu_info->ampdu_flag,
  1899. mpdu_info->bar_frame,
  1900. mpdu_info->mpdu_length,
  1901. mpdu_info->first_mpdu,
  1902. mpdu_info->mcast_bcast,
  1903. mpdu_info->ast_index_not_found,
  1904. mpdu_info->ast_index_timeout);
  1905. hal_verbose_debug(
  1906. "rx_mpdu_start tlv (4/5) - "
  1907. "power_mgmt: %x "
  1908. "non_qos: %x "
  1909. "null_data: %x "
  1910. "mgmt_type: %x "
  1911. "ctrl_type: %x "
  1912. "more_data: %x "
  1913. "eosp: %x "
  1914. "fragment_flag: %x "
  1915. "order: %x "
  1916. "u_apsd_trigger: %x "
  1917. "encrypt_required: %x "
  1918. "directed: %x "
  1919. "mpdu_frame_control_field: %x "
  1920. "mpdu_duration_field: %x "
  1921. "mac_addr_ad1_31_0: %x "
  1922. "mac_addr_ad1_47_32: %x "
  1923. "mac_addr_ad2_15_0: %x "
  1924. "mac_addr_ad2_47_16: %x "
  1925. "mac_addr_ad3_31_0: %x "
  1926. "mac_addr_ad3_47_32: %x ",
  1927. mpdu_info->power_mgmt,
  1928. mpdu_info->non_qos,
  1929. mpdu_info->null_data,
  1930. mpdu_info->mgmt_type,
  1931. mpdu_info->ctrl_type,
  1932. mpdu_info->more_data,
  1933. mpdu_info->eosp,
  1934. mpdu_info->fragment_flag,
  1935. mpdu_info->order,
  1936. mpdu_info->u_apsd_trigger,
  1937. mpdu_info->encrypt_required,
  1938. mpdu_info->directed,
  1939. mpdu_info->mpdu_frame_control_field,
  1940. mpdu_info->mpdu_duration_field,
  1941. mpdu_info->mac_addr_ad1_31_0,
  1942. mpdu_info->mac_addr_ad1_47_32,
  1943. mpdu_info->mac_addr_ad2_15_0,
  1944. mpdu_info->mac_addr_ad2_47_16,
  1945. mpdu_info->mac_addr_ad3_31_0,
  1946. mpdu_info->mac_addr_ad3_47_32);
  1947. hal_verbose_debug(
  1948. "rx_mpdu_start tlv (5/5) - "
  1949. "mpdu_sequence_control_field: %x "
  1950. "mac_addr_ad4_31_0: %x "
  1951. "mac_addr_ad4_47_32: %x "
  1952. "mpdu_qos_control_field: %x "
  1953. "mpdu_ht_control_field: %x ",
  1954. mpdu_info->mpdu_sequence_control_field,
  1955. mpdu_info->mac_addr_ad4_31_0,
  1956. mpdu_info->mac_addr_ad4_47_32,
  1957. mpdu_info->mpdu_qos_control_field,
  1958. mpdu_info->mpdu_ht_control_field);
  1959. }
  1960. /**
  1961. * hal_tx_desc_set_search_type - Set the search type value
  1962. * @desc: Handle to Tx Descriptor
  1963. * @search_type: search type
  1964. * 0 – Normal search
  1965. * 1 – Index based address search
  1966. * 2 – Index based flow search
  1967. *
  1968. * Return: void
  1969. */
  1970. #ifdef TCL_DATA_CMD_2_SEARCH_TYPE_OFFSET
  1971. static void hal_tx_desc_set_search_type_generic(void *desc,
  1972. uint8_t search_type)
  1973. {
  1974. HAL_SET_FLD(desc, TCL_DATA_CMD_2, SEARCH_TYPE) |=
  1975. HAL_TX_SM(TCL_DATA_CMD_2, SEARCH_TYPE, search_type);
  1976. }
  1977. #else
  1978. static void hal_tx_desc_set_search_type_generic(void *desc,
  1979. uint8_t search_type)
  1980. {
  1981. }
  1982. #endif
  1983. /**
  1984. * hal_tx_desc_set_search_index - Set the search index value
  1985. * @desc: Handle to Tx Descriptor
  1986. * @search_index: The index that will be used for index based address or
  1987. * flow search. The field is valid when 'search_type' is
  1988. * 1 0r 2
  1989. *
  1990. * Return: void
  1991. */
  1992. #ifdef TCL_DATA_CMD_5_SEARCH_INDEX_OFFSET
  1993. static void hal_tx_desc_set_search_index_generic(void *desc,
  1994. uint32_t search_index)
  1995. {
  1996. HAL_SET_FLD(desc, TCL_DATA_CMD_5, SEARCH_INDEX) |=
  1997. HAL_TX_SM(TCL_DATA_CMD_5, SEARCH_INDEX, search_index);
  1998. }
  1999. #else
  2000. static void hal_tx_desc_set_search_index_generic(void *desc,
  2001. uint32_t search_index)
  2002. {
  2003. }
  2004. #endif
  2005. /**
  2006. * hal_tx_desc_set_cache_set_num_generic - Set the cache-set-num value
  2007. * @desc: Handle to Tx Descriptor
  2008. * @cache_num: Cache set number that should be used to cache the index
  2009. * based search results, for address and flow search.
  2010. * This value should be equal to LSB four bits of the hash value
  2011. * of match data, in case of search index points to an entry
  2012. * which may be used in content based search also. The value can
  2013. * be anything when the entry pointed by search index will not be
  2014. * used for content based search.
  2015. *
  2016. * Return: void
  2017. */
  2018. #ifdef TCL_DATA_CMD_5_CACHE_SET_NUM_OFFSET
  2019. static void hal_tx_desc_set_cache_set_num_generic(void *desc,
  2020. uint8_t cache_num)
  2021. {
  2022. HAL_SET_FLD(desc, TCL_DATA_CMD_5, CACHE_SET_NUM) |=
  2023. HAL_TX_SM(TCL_DATA_CMD_5, CACHE_SET_NUM, cache_num);
  2024. }
  2025. #else
  2026. static void hal_tx_desc_set_cache_set_num_generic(void *desc,
  2027. uint8_t cache_num)
  2028. {
  2029. }
  2030. #endif
  2031. /**
  2032. * hal_tx_set_pcp_tid_map_generic() - Configure default PCP to TID map table
  2033. * @soc: HAL SoC context
  2034. * @map: PCP-TID mapping table
  2035. *
  2036. * PCP are mapped to 8 TID values using TID values programmed
  2037. * in one set of mapping registers PCP_TID_MAP_<0 to 6>
  2038. * The mapping register has TID mapping for 8 PCP values
  2039. *
  2040. * Return: none
  2041. */
  2042. static void hal_tx_set_pcp_tid_map_generic(struct hal_soc *soc, uint8_t *map)
  2043. {
  2044. uint32_t addr, value;
  2045. addr = HWIO_TCL_R0_PCP_TID_MAP_ADDR(
  2046. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  2047. value = (map[0] |
  2048. (map[1] << HWIO_TCL_R0_PCP_TID_MAP_PCP_1_SHFT) |
  2049. (map[2] << HWIO_TCL_R0_PCP_TID_MAP_PCP_2_SHFT) |
  2050. (map[3] << HWIO_TCL_R0_PCP_TID_MAP_PCP_3_SHFT) |
  2051. (map[4] << HWIO_TCL_R0_PCP_TID_MAP_PCP_4_SHFT) |
  2052. (map[5] << HWIO_TCL_R0_PCP_TID_MAP_PCP_5_SHFT) |
  2053. (map[6] << HWIO_TCL_R0_PCP_TID_MAP_PCP_6_SHFT) |
  2054. (map[7] << HWIO_TCL_R0_PCP_TID_MAP_PCP_7_SHFT));
  2055. HAL_REG_WRITE(soc, addr, (value & HWIO_TCL_R0_PCP_TID_MAP_RMSK));
  2056. }
  2057. /**
  2058. * hal_tx_update_pcp_tid_generic() - Update the pcp tid map table with
  2059. * value received from user-space
  2060. * @soc: HAL SoC context
  2061. * @pcp: pcp value
  2062. * @tid : tid value
  2063. *
  2064. * Return: void
  2065. */
  2066. static
  2067. void hal_tx_update_pcp_tid_generic(struct hal_soc *soc,
  2068. uint8_t pcp, uint8_t tid)
  2069. {
  2070. uint32_t addr, value, regval;
  2071. addr = HWIO_TCL_R0_PCP_TID_MAP_ADDR(
  2072. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  2073. value = (uint32_t)tid << (HAL_TX_BITS_PER_TID * pcp);
  2074. /* Read back previous PCP TID config and update
  2075. * with new config.
  2076. */
  2077. regval = HAL_REG_READ(soc, addr);
  2078. regval &= ~(HAL_TX_TID_BITS_MASK << (HAL_TX_BITS_PER_TID * pcp));
  2079. regval |= value;
  2080. HAL_REG_WRITE(soc, addr,
  2081. (regval & HWIO_TCL_R0_PCP_TID_MAP_RMSK));
  2082. }
  2083. /**
  2084. * hal_tx_update_tidmap_prty_generic() - Update the tid map priority
  2085. * @soc: HAL SoC context
  2086. * @val: priority value
  2087. *
  2088. * Return: void
  2089. */
  2090. static
  2091. void hal_tx_update_tidmap_prty_generic(struct hal_soc *soc, uint8_t value)
  2092. {
  2093. uint32_t addr;
  2094. addr = HWIO_TCL_R0_TID_MAP_PRTY_ADDR(
  2095. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  2096. HAL_REG_WRITE(soc, addr,
  2097. (value & HWIO_TCL_R0_TID_MAP_PRTY_RMSK));
  2098. }
  2099. /**
  2100. * hal_rx_msdu_packet_metadata_get(): API to get the
  2101. * msdu information from rx_msdu_end TLV
  2102. *
  2103. * @ buf: pointer to the start of RX PKT TLV headers
  2104. * @ hal_rx_msdu_metadata: pointer to the msdu info structure
  2105. */
  2106. static void
  2107. hal_rx_msdu_packet_metadata_get_generic(uint8_t *buf,
  2108. void *pkt_msdu_metadata)
  2109. {
  2110. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2111. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2112. struct hal_rx_msdu_metadata *msdu_metadata =
  2113. (struct hal_rx_msdu_metadata *)pkt_msdu_metadata;
  2114. msdu_metadata->l3_hdr_pad =
  2115. HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  2116. msdu_metadata->sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  2117. msdu_metadata->da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  2118. msdu_metadata->sa_sw_peer_id =
  2119. HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  2120. }
  2121. #endif /* _HAL_GENERIC_API_H_ */