dp_tx.c 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "htt.h"
  19. #include "dp_tx.h"
  20. #include "dp_tx_desc.h"
  21. #include "dp_peer.h"
  22. #include "dp_types.h"
  23. #include "hal_tx.h"
  24. #include "qdf_mem.h"
  25. #include "qdf_nbuf.h"
  26. #include <wlan_cfg.h>
  27. #ifdef MESH_MODE_SUPPORT
  28. #include "if_meta_hdr.h"
  29. #endif
  30. #ifdef TX_PER_PDEV_DESC_POOL
  31. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->pdev->pdev_id)
  32. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  33. #else
  34. #ifdef TX_PER_VDEV_DESC_POOL
  35. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->vdev_id)
  36. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  37. #else
  38. #define DP_TX_GET_DESC_POOL_ID(vdev) qdf_get_cpu()
  39. #define DP_TX_GET_RING_ID(vdev) qdf_get_cpu()
  40. #endif /* TX_PER_VDEV_DESC_POOL */
  41. #endif /* TX_PER_PDEV_DESC_POOL */
  42. /* TODO Add support in TSO */
  43. #define DP_DESC_NUM_FRAG(x) 0
  44. /* disable TQM_BYPASS */
  45. #define TQM_BYPASS_WAR 0
  46. /**
  47. * dp_tx_get_queue() - Returns Tx queue IDs to be used for this Tx frame
  48. * @vdev: DP Virtual device handle
  49. * @nbuf: Buffer pointer
  50. * @queue: queue ids container for nbuf
  51. *
  52. * TX packet queue has 2 instances, software descriptors id and dma ring id
  53. * Based on tx feature and hardware configuration queue id combination could be
  54. * different.
  55. * For example -
  56. * With XPS enabled,all TX descriptor pools and dma ring are assigned per cpu id
  57. * With no XPS,lock based resource protection, Descriptor pool ids are different
  58. * for each vdev, dma ring id will be same as single pdev id
  59. *
  60. * Return: None
  61. */
  62. static inline void dp_tx_get_queue(struct dp_vdev *vdev,
  63. qdf_nbuf_t nbuf, struct dp_tx_queue *queue)
  64. {
  65. queue->desc_pool_id = DP_TX_GET_DESC_POOL_ID(vdev);
  66. queue->ring_id = DP_TX_GET_RING_ID(vdev);
  67. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  68. "%s, pool_id:%d ring_id: %d\n",
  69. __func__, queue->desc_pool_id, queue->ring_id);
  70. return;
  71. }
  72. /**
  73. * dp_tx_desc_release() - Release Tx Descriptor
  74. * @tx_desc : Tx Descriptor
  75. * @desc_pool_id: Descriptor Pool ID
  76. *
  77. * Deallocate all resources attached to Tx descriptor and free the Tx
  78. * descriptor.
  79. *
  80. * Return:
  81. */
  82. static void
  83. dp_tx_desc_release(struct dp_tx_desc_s *tx_desc, uint8_t desc_pool_id)
  84. {
  85. struct dp_pdev *pdev = tx_desc->pdev;
  86. struct dp_soc *soc;
  87. uint8_t comp_status = 0;
  88. qdf_assert(pdev);
  89. soc = pdev->soc;
  90. DP_STATS_INC(tx_desc->vdev, tx_i.freed.num, 1);
  91. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG)
  92. dp_tx_ext_desc_free(soc, tx_desc->msdu_ext_desc, desc_pool_id);
  93. qdf_atomic_dec(&pdev->num_tx_outstanding);
  94. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  95. qdf_atomic_dec(&pdev->num_tx_exception);
  96. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  97. hal_tx_comp_get_buffer_source(&tx_desc->comp))
  98. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  99. else
  100. comp_status = HAL_TX_COMP_RELEASE_REASON_FW;
  101. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  102. "Tx Completion Release desc %d status %d outstanding %d\n",
  103. tx_desc->id, comp_status,
  104. qdf_atomic_read(&pdev->num_tx_outstanding));
  105. dp_tx_desc_free(soc, tx_desc, desc_pool_id);
  106. return;
  107. }
  108. /**
  109. * dp_tx_htt_metadata_prepare() - Prepare HTT metadata for special frames
  110. * @vdev: DP vdev Handle
  111. * @nbuf: skb
  112. * @align_pad: Alignment Pad bytes to be pushed in headroom before adding
  113. * HTT metadata
  114. *
  115. * |-----------------------------|
  116. * | |
  117. * |-----------------------------| <-----Buffer Pointer Address given
  118. * | | ^ in HW descriptor (aligned)
  119. * | | |
  120. * | HTT Metadata | |
  121. * | | |
  122. * | | | Packet Offset given in descriptor
  123. * | | |
  124. * | | |
  125. * |-----------------------------| |
  126. * | Alignment Pad | v
  127. * |-----------------------------| <----- Actual buffer start address
  128. * | SKB Data | (Unaligned)
  129. * | |
  130. * | |
  131. * | |
  132. * | |
  133. * | |
  134. * | |
  135. * |-----------------------------|
  136. *
  137. * Prepares and fills HTT metadata in the frame pre-header for special frames
  138. * that should be transmitted using varying transmit parameters.
  139. * There are 2 VDEV modes that currently needs this special metadata -
  140. * 1) Mesh Mode
  141. * 2) DSRC Mode
  142. *
  143. * Return: HTT metadata size
  144. *
  145. */
  146. static uint8_t dp_tx_prepare_htt_metadata(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  147. uint8_t align_pad, uint32_t *meta_data)
  148. {
  149. struct htt_tx_msdu_desc_ext2_t *desc_ext =
  150. (struct htt_tx_msdu_desc_ext2_t *) meta_data;
  151. uint8_t htt_desc_size = 0;
  152. uint8_t *hdr = NULL;
  153. qdf_nbuf_unshare(nbuf);
  154. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 1);
  155. /*
  156. * Metadata - HTT MSDU Extension header
  157. */
  158. htt_desc_size = sizeof(struct htt_tx_msdu_desc_ext2_t);
  159. if (vdev->mesh_vdev) {
  160. /* Fill and add HTT metaheader */
  161. hdr = qdf_nbuf_push_head(nbuf, htt_desc_size + align_pad);
  162. qdf_mem_copy(hdr, desc_ext, htt_desc_size);
  163. if (qdf_unlikely(QDF_STATUS_SUCCESS !=
  164. qdf_nbuf_map_nbytes_single(
  165. vdev->pdev->soc->osdev, nbuf,
  166. QDF_DMA_TO_DEVICE,
  167. (htt_desc_size + align_pad)))) {
  168. /* Handle failure */
  169. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  170. "htt qdf_nbuf_map failed\n");
  171. return 0;
  172. }
  173. } else if (vdev->opmode == wlan_op_mode_ocb) {
  174. /* Todo - Add support for DSRC */
  175. }
  176. return htt_desc_size;
  177. }
  178. /**
  179. * dp_tx_prepare_tso_ext_desc() - Prepare MSDU extension descriptor for TSO
  180. * @tso_seg: TSO segment to process
  181. * @ext_desc: Pointer to MSDU extension descriptor
  182. *
  183. * Return: void
  184. */
  185. #if defined(FEATURE_TSO)
  186. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  187. void *ext_desc)
  188. {
  189. uint8_t num_frag;
  190. uint32_t tso_flags;
  191. /*
  192. * Set tso_en, tcp_flags(NS, CWR, ECE, URG, ACK, PSH, RST, SYN, FIN),
  193. * tcp_flag_mask
  194. *
  195. * Checksum enable flags are set in TCL descriptor and not in Extension
  196. * Descriptor (H/W ignores checksum_en flags in MSDU ext descriptor)
  197. */
  198. tso_flags = *(uint32_t *) &tso_seg->tso_flags;
  199. hal_tx_ext_desc_set_tso_flags(ext_desc, tso_flags);
  200. hal_tx_ext_desc_set_msdu_length(ext_desc, tso_seg->tso_flags.l2_len,
  201. tso_seg->tso_flags.ip_len);
  202. hal_tx_ext_desc_set_tcp_seq(ext_desc, tso_seg->tso_flags.tcp_seq_num);
  203. hal_tx_ext_desc_set_ip_id(ext_desc, tso_seg->tso_flags.ip_id);
  204. for (num_frag = 0; num_frag < tso_seg->num_frags; num_frag++) {
  205. uint32_t lo = 0;
  206. uint32_t hi = 0;
  207. qdf_dmaaddr_to_32s(
  208. tso_seg->tso_frags[num_frag].paddr, &lo, &hi);
  209. hal_tx_ext_desc_set_buffer(ext_desc, num_frag, lo, hi,
  210. tso_seg->tso_frags[num_frag].length);
  211. }
  212. return;
  213. }
  214. #else
  215. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  216. void *ext_desc)
  217. {
  218. return;
  219. }
  220. #endif
  221. /**
  222. * dp_tx_prepare_tso() - Given a jumbo msdu, prepare the TSO info
  223. * @vdev: virtual device handle
  224. * @msdu: network buffer
  225. * @msdu_info: meta data associated with the msdu
  226. *
  227. * Return: QDF_STATUS_SUCCESS success
  228. */
  229. #if defined(FEATURE_TSO)
  230. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  231. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  232. {
  233. struct qdf_tso_seg_elem_t *tso_seg;
  234. int num_seg = qdf_nbuf_get_tso_num_seg(msdu);
  235. struct dp_soc *soc = vdev->pdev->soc;
  236. struct qdf_tso_info_t *tso_info;
  237. tso_info = &msdu_info->u.tso_info;
  238. tso_info->curr_seg = NULL;
  239. tso_info->tso_seg_list = NULL;
  240. tso_info->num_segs = num_seg;
  241. msdu_info->frm_type = dp_tx_frm_tso;
  242. while (num_seg) {
  243. tso_seg = dp_tx_tso_desc_alloc(
  244. soc, msdu_info->tx_queue.desc_pool_id);
  245. if (tso_seg) {
  246. tso_seg->next = tso_info->tso_seg_list;
  247. tso_info->tso_seg_list = tso_seg;
  248. num_seg--;
  249. } else {
  250. struct qdf_tso_seg_elem_t *next_seg;
  251. struct qdf_tso_seg_elem_t *free_seg =
  252. tso_info->tso_seg_list;
  253. while (free_seg) {
  254. next_seg = free_seg->next;
  255. dp_tx_tso_desc_free(soc,
  256. msdu_info->tx_queue.desc_pool_id,
  257. free_seg);
  258. free_seg = next_seg;
  259. }
  260. return QDF_STATUS_E_NOMEM;
  261. }
  262. }
  263. msdu_info->num_seg =
  264. qdf_nbuf_get_tso_info(soc->osdev, msdu, tso_info);
  265. tso_info->curr_seg = tso_info->tso_seg_list;
  266. return QDF_STATUS_SUCCESS;
  267. }
  268. #else
  269. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  270. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  271. {
  272. return QDF_STATUS_E_NOMEM;
  273. }
  274. #endif
  275. /**
  276. * dp_tx_prepare_ext_desc() - Allocate and prepare MSDU extension descriptor
  277. * @vdev: DP Vdev handle
  278. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  279. * @desc_pool_id: Descriptor Pool ID
  280. *
  281. * Return:
  282. */
  283. static
  284. struct dp_tx_ext_desc_elem_s *dp_tx_prepare_ext_desc(struct dp_vdev *vdev,
  285. struct dp_tx_msdu_info_s *msdu_info, uint8_t desc_pool_id)
  286. {
  287. uint8_t i;
  288. uint8_t cached_ext_desc[HAL_TX_EXT_DESC_WITH_META_DATA];
  289. struct dp_tx_seg_info_s *seg_info;
  290. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  291. struct dp_soc *soc = vdev->pdev->soc;
  292. /* Allocate an extension descriptor */
  293. msdu_ext_desc = dp_tx_ext_desc_alloc(soc, desc_pool_id);
  294. qdf_mem_zero(&cached_ext_desc[0], HAL_TX_EXT_DESC_WITH_META_DATA);
  295. if (!msdu_ext_desc)
  296. return NULL;
  297. if (qdf_unlikely(vdev->mesh_vdev)) {
  298. qdf_mem_copy(&cached_ext_desc[HAL_TX_EXTENSION_DESC_LEN_BYTES],
  299. &msdu_info->meta_data[0],
  300. sizeof(struct htt_tx_msdu_desc_ext2_t));
  301. qdf_atomic_inc(&vdev->pdev->num_tx_exception);
  302. }
  303. switch (msdu_info->frm_type) {
  304. case dp_tx_frm_sg:
  305. case dp_tx_frm_me:
  306. case dp_tx_frm_raw:
  307. seg_info = msdu_info->u.sg_info.curr_seg;
  308. /* Update the buffer pointers in MSDU Extension Descriptor */
  309. for (i = 0; i < seg_info->frag_cnt; i++) {
  310. hal_tx_ext_desc_set_buffer(&cached_ext_desc[0], i,
  311. seg_info->frags[i].paddr_lo,
  312. seg_info->frags[i].paddr_hi,
  313. seg_info->frags[i].len);
  314. }
  315. break;
  316. case dp_tx_frm_tso:
  317. dp_tx_prepare_tso_ext_desc(&msdu_info->u.tso_info.curr_seg->seg,
  318. &cached_ext_desc[0]);
  319. break;
  320. default:
  321. break;
  322. }
  323. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  324. cached_ext_desc, HAL_TX_EXT_DESC_WITH_META_DATA);
  325. hal_tx_ext_desc_sync(&cached_ext_desc[0],
  326. msdu_ext_desc->vaddr);
  327. return msdu_ext_desc;
  328. }
  329. /**
  330. * dp_tx_desc_prepare_single - Allocate and prepare Tx descriptor
  331. * @vdev: DP vdev handle
  332. * @nbuf: skb
  333. * @desc_pool_id: Descriptor pool ID
  334. * Allocate and prepare Tx descriptor with msdu information.
  335. *
  336. * Return: Pointer to Tx Descriptor on success,
  337. * NULL on failure
  338. */
  339. static
  340. struct dp_tx_desc_s *dp_tx_prepare_desc_single(struct dp_vdev *vdev,
  341. qdf_nbuf_t nbuf, uint8_t desc_pool_id,
  342. uint32_t *meta_data)
  343. {
  344. QDF_STATUS status;
  345. uint8_t align_pad;
  346. uint8_t is_exception = 0;
  347. uint8_t htt_hdr_size;
  348. struct ether_header *eh;
  349. struct dp_tx_desc_s *tx_desc;
  350. struct dp_pdev *pdev = vdev->pdev;
  351. struct dp_soc *soc = pdev->soc;
  352. /* Flow control/Congestion Control processing */
  353. status = dp_tx_flow_control(vdev);
  354. if (QDF_STATUS_E_RESOURCES == status) {
  355. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  356. "%s Tx Resource Full\n", __func__);
  357. /* TODO Stop Tx Queues */
  358. }
  359. /* Allocate software Tx descriptor */
  360. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  361. if (qdf_unlikely(!tx_desc)) {
  362. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  363. "%s Tx Desc Alloc Failed\n", __func__);
  364. return NULL;
  365. }
  366. /* Flow control/Congestion Control counters */
  367. qdf_atomic_inc(&pdev->num_tx_outstanding);
  368. /* Initialize the SW tx descriptor */
  369. tx_desc->nbuf = nbuf;
  370. tx_desc->frm_type = dp_tx_frm_std;
  371. tx_desc->tx_encap_type = vdev->tx_encap_type;
  372. tx_desc->vdev = vdev;
  373. tx_desc->pdev = pdev;
  374. tx_desc->msdu_ext_desc = NULL;
  375. if (qdf_unlikely(QDF_STATUS_SUCCESS !=
  376. qdf_nbuf_map(soc->osdev, nbuf,
  377. QDF_DMA_TO_DEVICE))) {
  378. /* Handle failure */
  379. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  380. "qdf_nbuf_map failed\n");
  381. goto failure;
  382. }
  383. align_pad = ((unsigned long) qdf_nbuf_mapped_paddr_get(nbuf)) & 0x7;
  384. tx_desc->pkt_offset = align_pad;
  385. /*
  386. * For special modes (vdev_type == ocb or mesh), data frames should be
  387. * transmitted using varying transmit parameters (tx spec) which include
  388. * transmit rate, power, priority, channel, channel bandwidth , nss etc.
  389. * These are filled in HTT MSDU descriptor and sent in frame pre-header.
  390. * These frames are sent as exception packets to firmware.
  391. */
  392. if (qdf_unlikely(vdev->mesh_vdev ||
  393. (vdev->opmode == wlan_op_mode_ocb))) {
  394. htt_hdr_size = dp_tx_prepare_htt_metadata(vdev, nbuf,
  395. align_pad, meta_data);
  396. tx_desc->pkt_offset += htt_hdr_size;
  397. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  398. is_exception = 1;
  399. }
  400. if (qdf_unlikely(vdev->nawds_enabled)) {
  401. eh = (struct ether_header *) qdf_nbuf_data(nbuf);
  402. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  403. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  404. is_exception = 1;
  405. }
  406. }
  407. #if !TQM_BYPASS_WAR
  408. if (is_exception)
  409. #endif
  410. {
  411. /* Temporary WAR due to TQM VP issues */
  412. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  413. qdf_atomic_inc(&pdev->num_tx_exception);
  414. }
  415. return tx_desc;
  416. failure:
  417. DP_STATS_INC_PKT(vdev, tx_i.dropped.dropped_pkt, 1,
  418. qdf_nbuf_len(nbuf));
  419. DP_STATS_INC(vdev, tx_i.dropped.dma_error, 1);
  420. dp_tx_desc_release(tx_desc, desc_pool_id);
  421. return NULL;
  422. }
  423. /**
  424. * dp_tx_prepare_desc() - Allocate and prepare Tx descriptor for multisegment frame
  425. * @vdev: DP vdev handle
  426. * @nbuf: skb
  427. * @msdu_info: Info to be setup in MSDU descriptor and MSDU extension descriptor
  428. * @desc_pool_id : Descriptor Pool ID
  429. *
  430. * Allocate and prepare Tx descriptor with msdu and fragment descritor
  431. * information. For frames wth fragments, allocate and prepare
  432. * an MSDU extension descriptor
  433. *
  434. * Return: Pointer to Tx Descriptor on success,
  435. * NULL on failure
  436. */
  437. static struct dp_tx_desc_s *dp_tx_prepare_desc(struct dp_vdev *vdev,
  438. qdf_nbuf_t nbuf, struct dp_tx_msdu_info_s *msdu_info,
  439. uint8_t desc_pool_id)
  440. {
  441. struct dp_tx_desc_s *tx_desc;
  442. QDF_STATUS status;
  443. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  444. struct dp_pdev *pdev = vdev->pdev;
  445. struct dp_soc *soc = pdev->soc;
  446. /* Flow control/Congestion Control processing */
  447. status = dp_tx_flow_control(vdev);
  448. if (QDF_STATUS_E_RESOURCES == status) {
  449. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  450. "%s Tx Resource Full\n", __func__);
  451. /* TODO Stop Tx Queues */
  452. }
  453. /* Allocate software Tx descriptor */
  454. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  455. if (!tx_desc)
  456. return NULL;
  457. /* Flow control/Congestion Control counters */
  458. qdf_atomic_inc(&pdev->num_tx_outstanding);
  459. /* Initialize the SW tx descriptor */
  460. tx_desc->nbuf = nbuf;
  461. tx_desc->frm_type = msdu_info->frm_type;
  462. tx_desc->tx_encap_type = vdev->tx_encap_type;
  463. tx_desc->vdev = vdev;
  464. tx_desc->pdev = pdev;
  465. tx_desc->pkt_offset = 0;
  466. /* Handle scattered frames - TSO/SG/ME */
  467. /* Allocate and prepare an extension descriptor for scattered frames */
  468. msdu_ext_desc = dp_tx_prepare_ext_desc(vdev, msdu_info, desc_pool_id);
  469. if (!msdu_ext_desc) {
  470. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  471. "%s Tx Extension Descriptor Alloc Fail\n",
  472. __func__);
  473. goto failure;
  474. }
  475. #if TQM_BYPASS_WAR
  476. /* Temporary WAR due to TQM VP issues */
  477. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  478. qdf_atomic_inc(&pdev->num_tx_exception);
  479. #endif
  480. if (qdf_unlikely(vdev->mesh_vdev))
  481. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  482. tx_desc->msdu_ext_desc = msdu_ext_desc;
  483. tx_desc->flags |= DP_TX_DESC_FLAG_FRAG;
  484. return tx_desc;
  485. failure:
  486. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  487. DP_STATS_INC_PKT(vdev, tx_i.dropped.dropped_pkt, 1,
  488. qdf_nbuf_len(nbuf));
  489. dp_tx_desc_release(tx_desc, desc_pool_id);
  490. return NULL;
  491. }
  492. /**
  493. * dp_tx_prepare_raw() - Prepare RAW packet TX
  494. * @vdev: DP vdev handle
  495. * @nbuf: buffer pointer
  496. * @seg_info: Pointer to Segment info Descriptor to be prepared
  497. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension
  498. * descriptor
  499. *
  500. * Return:
  501. */
  502. static qdf_nbuf_t dp_tx_prepare_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  503. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  504. {
  505. qdf_nbuf_t curr_nbuf = NULL;
  506. uint16_t total_len = 0;
  507. int32_t i;
  508. struct dp_tx_sg_info_s *sg_info = &msdu_info->u.sg_info;
  509. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  510. QDF_DMA_TO_DEVICE)) {
  511. qdf_print("dma map error\n");
  512. qdf_nbuf_free(nbuf);
  513. return NULL;
  514. }
  515. for (curr_nbuf = nbuf, i = 0; curr_nbuf;
  516. curr_nbuf = qdf_nbuf_next(nbuf), i++) {
  517. seg_info->frags[i].paddr_lo =
  518. qdf_nbuf_get_frag_paddr(curr_nbuf, 0);
  519. seg_info->frags[i].paddr_hi = 0x0;
  520. seg_info->frags[i].len = qdf_nbuf_len(curr_nbuf);
  521. seg_info->frags[i].vaddr = (void *) curr_nbuf;
  522. total_len += qdf_nbuf_len(curr_nbuf);
  523. }
  524. seg_info->frag_cnt = i;
  525. seg_info->total_len = total_len;
  526. seg_info->next = NULL;
  527. sg_info->curr_seg = seg_info;
  528. msdu_info->frm_type = dp_tx_frm_raw;
  529. msdu_info->num_seg = 1;
  530. return nbuf;
  531. }
  532. /**
  533. * dp_tx_hw_enqueue() - Enqueue to TCL HW for transmit
  534. * @soc: DP Soc Handle
  535. * @vdev: DP vdev handle
  536. * @tx_desc: Tx Descriptor Handle
  537. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  538. * @fw_metadata: Metadata to send to Target Firmware along with frame
  539. * @ring_id: Ring ID of H/W ring to which we enqueue the packet
  540. *
  541. * Gets the next free TCL HW DMA descriptor and sets up required parameters
  542. * from software Tx descriptor
  543. *
  544. * Return:
  545. */
  546. static QDF_STATUS dp_tx_hw_enqueue(struct dp_soc *soc, struct dp_vdev *vdev,
  547. struct dp_tx_desc_s *tx_desc, uint8_t tid,
  548. uint16_t fw_metadata, uint8_t ring_id)
  549. {
  550. uint8_t type;
  551. uint16_t length;
  552. void *hal_tx_desc, *hal_tx_desc_cached;
  553. qdf_dma_addr_t dma_addr;
  554. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES];
  555. /* Return Buffer Manager ID */
  556. uint8_t bm_id = ring_id;
  557. void *hal_srng = soc->tcl_data_ring[ring_id].hal_srng;
  558. hal_tx_desc_cached = (void *) cached_desc;
  559. qdf_mem_zero_outline(hal_tx_desc_cached, HAL_TX_DESC_LEN_BYTES);
  560. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG) {
  561. length = HAL_TX_EXT_DESC_WITH_META_DATA;
  562. type = HAL_TX_BUF_TYPE_EXT_DESC;
  563. dma_addr = tx_desc->msdu_ext_desc->paddr;
  564. } else {
  565. length = qdf_nbuf_len(tx_desc->nbuf);
  566. type = HAL_TX_BUF_TYPE_BUFFER;
  567. /**
  568. * For non-scatter regular frames, buffer pointer is directly
  569. * programmed in TCL input descriptor instead of using an MSDU
  570. * extension descriptor.For the direct buffer pointer case, HW
  571. * requirement is that descriptor should always point to a
  572. * 8-byte aligned address.
  573. * Alignment padding is already accounted in pkt_offset
  574. *
  575. */
  576. dma_addr = (qdf_nbuf_mapped_paddr_get(tx_desc->nbuf) & ~0x7);
  577. }
  578. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  579. hal_tx_desc_set_buf_addr(hal_tx_desc_cached,
  580. dma_addr , bm_id, tx_desc->id, type);
  581. hal_tx_desc_set_buf_length(hal_tx_desc_cached, length);
  582. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  583. hal_tx_desc_set_encap_type(hal_tx_desc_cached, tx_desc->tx_encap_type);
  584. hal_tx_desc_set_dscp_tid_table_id(hal_tx_desc_cached,
  585. vdev->dscp_tid_map_id);
  586. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  587. "%s length:%d , type = %d, dma_addr %llx, offset %d\n",
  588. __func__, length, type, (uint64_t)dma_addr,
  589. tx_desc->pkt_offset);
  590. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  591. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  592. /*
  593. * TODO
  594. * Fix this , this should be based on vdev opmode (AP or STA)
  595. * Enable both AddrX and AddrY flags for now
  596. */
  597. hal_tx_desc_set_addr_search_flags(hal_tx_desc_cached,
  598. HAL_TX_DESC_ADDRX_EN | HAL_TX_DESC_ADDRY_EN);
  599. if ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) == QDF_NBUF_TX_CKSUM_TCP_UDP)
  600. || qdf_nbuf_is_tso(tx_desc->nbuf)) {
  601. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  602. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  603. }
  604. if (tid != HTT_TX_EXT_TID_INVALID)
  605. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  606. if (tx_desc->flags & DP_TX_DESC_FLAG_MESH)
  607. hal_tx_desc_set_mesh_en(hal_tx_desc_cached, 1);
  608. /* Sync cached descriptor with HW */
  609. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_srng);
  610. if (!hal_tx_desc) {
  611. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  612. "%s TCL ring full ring_id:%d\n", __func__, ring_id);
  613. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  614. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  615. DP_STATS_INC_PKT(vdev, tx_i.dropped.dropped_pkt, 1,
  616. length);
  617. hal_srng_access_end(soc->hal_soc,
  618. soc->tcl_data_ring[ring_id].hal_srng);
  619. return QDF_STATUS_E_RESOURCES;
  620. }
  621. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  622. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  623. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, length);
  624. return QDF_STATUS_SUCCESS;
  625. }
  626. /**
  627. * dp_tx_classify_tid() - Obtain TID to be used for this frame
  628. * @vdev: DP vdev handle
  629. * @nbuf: skb
  630. *
  631. * Extract the DSCP or PCP information from frame and map into TID value.
  632. * Software based TID classification is required when more than 2 DSCP-TID
  633. * mapping tables are needed.
  634. * Hardware supports 2 DSCP-TID mapping tables
  635. *
  636. * Return: void
  637. */
  638. static void dp_tx_classify_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  639. struct dp_tx_msdu_info_s *msdu_info)
  640. {
  641. uint8_t tos = 0, dscp_tid_override = 0;
  642. uint8_t *hdr_ptr, *L3datap;
  643. uint8_t is_mcast = 0;
  644. struct ether_header *eh = NULL;
  645. qdf_ethervlan_header_t *evh = NULL;
  646. uint16_t ether_type;
  647. qdf_llc_t *llcHdr;
  648. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  649. /* for mesh packets don't do any classification */
  650. if (qdf_unlikely(vdev->mesh_vdev))
  651. return;
  652. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  653. eh = (struct ether_header *) nbuf->data;
  654. hdr_ptr = eh->ether_dhost;
  655. L3datap = hdr_ptr + sizeof(struct ether_header);
  656. } else {
  657. qdf_dot3_qosframe_t *qos_wh =
  658. (qdf_dot3_qosframe_t *) nbuf->data;
  659. msdu_info->tid = qos_wh->i_fc[0] & DP_FC0_SUBTYPE_QOS ?
  660. qos_wh->i_qos[0] & DP_QOS_TID : 0;
  661. return;
  662. }
  663. is_mcast = DP_FRAME_IS_MULTICAST(hdr_ptr);
  664. ether_type = eh->ether_type;
  665. /*
  666. * Check if packet is dot3 or eth2 type.
  667. */
  668. if (IS_LLC_PRESENT(ether_type)) {
  669. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN +
  670. sizeof(*llcHdr));
  671. if (ether_type == htons(ETHERTYPE_8021Q)) {
  672. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t) +
  673. sizeof(*llcHdr);
  674. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN
  675. + sizeof(*llcHdr) +
  676. sizeof(qdf_net_vlanhdr_t));
  677. } else {
  678. L3datap = hdr_ptr + sizeof(struct ether_header) +
  679. sizeof(*llcHdr);
  680. }
  681. } else {
  682. if (ether_type == htons(ETHERTYPE_8021Q)) {
  683. evh = (qdf_ethervlan_header_t *) eh;
  684. ether_type = evh->ether_type;
  685. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t);
  686. }
  687. }
  688. /*
  689. * Find priority from IP TOS DSCP field
  690. */
  691. if (qdf_nbuf_is_ipv4_pkt(nbuf)) {
  692. qdf_net_iphdr_t *ip = (qdf_net_iphdr_t *) L3datap;
  693. if (qdf_nbuf_is_ipv4_dhcp_pkt(nbuf)) {
  694. /* Only for unicast frames */
  695. if (!is_mcast) {
  696. /* send it on VO queue */
  697. msdu_info->tid = DP_VO_TID;
  698. }
  699. } else {
  700. /*
  701. * IP frame: exclude ECN bits 0-1 and map DSCP bits 2-7
  702. * from TOS byte.
  703. */
  704. tos = ip->ip_tos;
  705. dscp_tid_override = 1;
  706. }
  707. } else if (qdf_nbuf_is_ipv6_pkt(nbuf)) {
  708. /* TODO
  709. * use flowlabel
  710. *igmpmld cases to be handled in phase 2
  711. */
  712. unsigned long ver_pri_flowlabel;
  713. unsigned long pri;
  714. ver_pri_flowlabel = *(unsigned long *) L3datap;
  715. pri = (ntohl(ver_pri_flowlabel) & IPV6_FLOWINFO_PRIORITY) >>
  716. DP_IPV6_PRIORITY_SHIFT;
  717. tos = pri;
  718. dscp_tid_override = 1;
  719. } else if (qdf_nbuf_is_ipv4_eapol_pkt(nbuf))
  720. msdu_info->tid = DP_VO_TID;
  721. else if (qdf_nbuf_is_ipv4_arp_pkt(nbuf)) {
  722. /* Only for unicast frames */
  723. if (!is_mcast) {
  724. /* send ucast arp on VO queue */
  725. msdu_info->tid = DP_VO_TID;
  726. }
  727. }
  728. /*
  729. * Assign all MCAST packets to BE
  730. */
  731. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  732. if (is_mcast) {
  733. tos = 0;
  734. dscp_tid_override = 1;
  735. }
  736. }
  737. if (dscp_tid_override == 1) {
  738. tos = (tos >> DP_IP_DSCP_SHIFT) & DP_IP_DSCP_MASK;
  739. msdu_info->tid = pdev->dscp_tid_map[vdev->dscp_tid_map_id][tos];
  740. }
  741. return;
  742. }
  743. /**
  744. * dp_tx_send_msdu_single() - Setup descriptor and enqueue single MSDU to TCL
  745. * @vdev: DP vdev handle
  746. * @nbuf: skb
  747. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  748. * @tx_q: Tx queue to be used for this Tx frame
  749. * @peer_id: peer_id of the peer in case of NAWDS frames
  750. *
  751. * Return: NULL on success,
  752. * nbuf when it fails to send
  753. */
  754. static qdf_nbuf_t dp_tx_send_msdu_single(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  755. uint8_t tid, struct dp_tx_queue *tx_q,
  756. uint32_t *meta_data, uint16_t peer_id)
  757. {
  758. struct dp_pdev *pdev = vdev->pdev;
  759. struct dp_soc *soc = pdev->soc;
  760. struct dp_tx_desc_s *tx_desc;
  761. QDF_STATUS status;
  762. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  763. uint16_t htt_tcl_metadata = 0;
  764. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 0);
  765. /* Setup Tx descriptor for an MSDU, and MSDU extension descriptor */
  766. tx_desc = dp_tx_prepare_desc_single(vdev, nbuf, tx_q->desc_pool_id, meta_data);
  767. if (!tx_desc) {
  768. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  769. "%s Tx_desc prepare Fail vdev %p queue %d\n",
  770. __func__, vdev, tx_q->desc_pool_id);
  771. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  772. goto fail_return;
  773. }
  774. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  775. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  776. "%s %d : HAL RING Access Failed -- %p\n",
  777. __func__, __LINE__, hal_srng);
  778. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  779. goto fail_return;
  780. }
  781. if (qdf_unlikely(peer_id != HTT_INVALID_PEER)) {
  782. HTT_TX_TCL_METADATA_TYPE_SET(htt_tcl_metadata,
  783. HTT_TCL_METADATA_TYPE_PEER_BASED);
  784. HTT_TX_TCL_METADATA_PEER_ID_SET(htt_tcl_metadata,
  785. peer_id);
  786. } else
  787. htt_tcl_metadata = vdev->htt_tcl_metadata;
  788. /* Enqueue the Tx MSDU descriptor to HW for transmit */
  789. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, tid,
  790. htt_tcl_metadata, tx_q->ring_id);
  791. if (status != QDF_STATUS_SUCCESS) {
  792. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  793. "%s Tx_hw_enqueue Fail tx_desc %p queue %d\n",
  794. __func__, tx_desc, tx_q->ring_id);
  795. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  796. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  797. goto fail_return;
  798. }
  799. hal_srng_access_end(soc->hal_soc, hal_srng);
  800. return NULL;
  801. fail_return:
  802. DP_STATS_INC_PKT(pdev, tx_i.dropped.dropped_pkt, 1,
  803. qdf_nbuf_len(nbuf));
  804. return nbuf;
  805. }
  806. /**
  807. * dp_tx_send_msdu_multiple() - Enqueue multiple MSDUs
  808. * @vdev: DP vdev handle
  809. * @nbuf: skb
  810. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  811. *
  812. * Prepare descriptors for multiple MSDUs (TSO segments) and enqueue to TCL
  813. *
  814. * Return: NULL on success,
  815. * nbuf when it fails to send
  816. */
  817. #if QDF_LOCK_STATS
  818. static noinline
  819. #else
  820. static
  821. #endif
  822. qdf_nbuf_t dp_tx_send_msdu_multiple(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  823. struct dp_tx_msdu_info_s *msdu_info)
  824. {
  825. uint8_t i;
  826. struct dp_pdev *pdev = vdev->pdev;
  827. struct dp_soc *soc = pdev->soc;
  828. struct dp_tx_desc_s *tx_desc;
  829. QDF_STATUS status;
  830. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  831. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  832. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  833. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  834. "%s %d : HAL RING Access Failed -- %p\n",
  835. __func__, __LINE__, hal_srng);
  836. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  837. DP_STATS_INC_PKT(vdev,
  838. tx_i.dropped.dropped_pkt, 1,
  839. qdf_nbuf_len(nbuf));
  840. return nbuf;
  841. }
  842. i = 0;
  843. /*
  844. * For each segment (maps to 1 MSDU) , prepare software and hardware
  845. * descriptors using information in msdu_info
  846. */
  847. while (i < msdu_info->num_seg) {
  848. /*
  849. * Setup Tx descriptor for an MSDU, and MSDU extension
  850. * descriptor
  851. */
  852. tx_desc = dp_tx_prepare_desc(vdev, nbuf, msdu_info,
  853. tx_q->desc_pool_id);
  854. if (!tx_desc) {
  855. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  856. "%s Tx_desc prepare Fail vdev %p queue %d\n",
  857. __func__, vdev, tx_q->desc_pool_id);
  858. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  859. DP_STATS_INC_PKT(vdev,
  860. tx_i.dropped.dropped_pkt, 1,
  861. qdf_nbuf_len(nbuf));
  862. goto done;
  863. }
  864. /*
  865. * Enqueue the Tx MSDU descriptor to HW for transmit
  866. */
  867. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, msdu_info->tid,
  868. vdev->htt_tcl_metadata, tx_q->ring_id);
  869. if (status != QDF_STATUS_SUCCESS) {
  870. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  871. "%s Tx_hw_enqueue Fail tx_desc %p queue %d\n",
  872. __func__, tx_desc, tx_q->ring_id);
  873. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  874. DP_STATS_INC_PKT(pdev,
  875. tx_i.dropped.dropped_pkt, 1,
  876. qdf_nbuf_len(nbuf));
  877. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  878. goto done;
  879. }
  880. /*
  881. * TODO
  882. * if tso_info structure can be modified to have curr_seg
  883. * as first element, following 2 blocks of code (for TSO and SG)
  884. * can be combined into 1
  885. */
  886. /*
  887. * For frames with multiple segments (TSO, ME), jump to next
  888. * segment.
  889. */
  890. if (msdu_info->frm_type == dp_tx_frm_tso) {
  891. if (msdu_info->u.tso_info.curr_seg->next) {
  892. msdu_info->u.tso_info.curr_seg =
  893. msdu_info->u.tso_info.curr_seg->next;
  894. /*
  895. * If this is a jumbo nbuf, then increment the number of
  896. * nbuf users for each additional segment of the msdu.
  897. * This will ensure that the skb is freed only after
  898. * receiving tx completion for all segments of an nbuf
  899. */
  900. qdf_nbuf_inc_users(nbuf);
  901. /* Check with MCL if this is needed */
  902. /* nbuf = msdu_info->u.tso_info.curr_seg->nbuf; */
  903. }
  904. }
  905. /*
  906. * For Multicast-Unicast converted packets,
  907. * each converted frame (for a client) is represented as
  908. * 1 segment
  909. */
  910. if (msdu_info->frm_type == dp_tx_frm_sg) {
  911. if (msdu_info->u.sg_info.curr_seg->next) {
  912. msdu_info->u.sg_info.curr_seg =
  913. msdu_info->u.sg_info.curr_seg->next;
  914. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  915. }
  916. }
  917. i++;
  918. }
  919. nbuf = NULL;
  920. done:
  921. hal_srng_access_end(soc->hal_soc, hal_srng);
  922. return nbuf;
  923. }
  924. /**
  925. * dp_tx_prepare_sg()- Extract SG info from NBUF and prepare msdu_info
  926. * for SG frames
  927. * @vdev: DP vdev handle
  928. * @nbuf: skb
  929. * @seg_info: Pointer to Segment info Descriptor to be prepared
  930. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  931. *
  932. * Return: NULL on success,
  933. * nbuf when it fails to send
  934. */
  935. static qdf_nbuf_t dp_tx_prepare_sg(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  936. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  937. {
  938. uint32_t cur_frag, nr_frags;
  939. qdf_dma_addr_t paddr;
  940. struct dp_tx_sg_info_s *sg_info;
  941. sg_info = &msdu_info->u.sg_info;
  942. nr_frags = qdf_nbuf_get_nr_frags(nbuf);
  943. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  944. QDF_DMA_TO_DEVICE)) {
  945. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  946. "dma map error\n");
  947. qdf_nbuf_free(nbuf);
  948. return NULL;
  949. }
  950. seg_info->frags[0].paddr_lo = qdf_nbuf_get_frag_paddr(nbuf, 0);
  951. seg_info->frags[0].paddr_hi = 0;
  952. seg_info->frags[0].len = qdf_nbuf_headlen(nbuf);
  953. seg_info->frags[0].vaddr = (void *) nbuf;
  954. for (cur_frag = 0; cur_frag < nr_frags; cur_frag++) {
  955. if (QDF_STATUS_E_FAILURE == qdf_nbuf_frag_map(vdev->osdev,
  956. nbuf, 0, QDF_DMA_TO_DEVICE, cur_frag)) {
  957. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  958. "frag dma map error\n");
  959. qdf_nbuf_free(nbuf);
  960. return NULL;
  961. }
  962. paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  963. seg_info->frags[cur_frag + 1].paddr_lo = paddr;
  964. seg_info->frags[cur_frag + 1].paddr_hi =
  965. ((uint64_t) paddr) >> 32;
  966. seg_info->frags[cur_frag + 1].len =
  967. qdf_nbuf_get_frag_size(nbuf, cur_frag);
  968. }
  969. seg_info->frag_cnt = (cur_frag + 1);
  970. seg_info->total_len = qdf_nbuf_len(nbuf);
  971. seg_info->next = NULL;
  972. sg_info->curr_seg = seg_info;
  973. msdu_info->frm_type = dp_tx_frm_sg;
  974. msdu_info->num_seg = 1;
  975. return nbuf;
  976. }
  977. #ifdef MESH_MODE_SUPPORT
  978. /**
  979. * dp_tx_extract_mesh_meta_data()- Extract mesh meta hdr info from nbuf
  980. and prepare msdu_info for mesh frames.
  981. * @vdev: DP vdev handle
  982. * @nbuf: skb
  983. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  984. *
  985. * Return: void
  986. */
  987. static
  988. void dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  989. struct dp_tx_msdu_info_s *msdu_info)
  990. {
  991. struct meta_hdr_s *mhdr;
  992. struct htt_tx_msdu_desc_ext2_t *meta_data =
  993. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  994. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  995. qdf_mem_set(meta_data, 0, sizeof(struct htt_tx_msdu_desc_ext2_t));
  996. if (!(mhdr->flags & METAHDR_FLAG_AUTO_RATE)) {
  997. meta_data->power = mhdr->power;
  998. meta_data->mcs_mask = mhdr->rates[0] & 0xF;
  999. meta_data->nss_mask = (mhdr->rates[0] >> 4) & 0x3;
  1000. meta_data->pream_type = (mhdr->rates[0] >> 6) & 0x3;
  1001. meta_data->retry_limit = mhdr->max_tries[0];
  1002. meta_data->dyn_bw = 1;
  1003. meta_data->valid_pwr = 1;
  1004. meta_data->valid_mcs_mask = 1;
  1005. meta_data->valid_nss_mask = 1;
  1006. meta_data->valid_preamble_type = 1;
  1007. meta_data->valid_retries = 1;
  1008. meta_data->valid_bw_info = 1;
  1009. }
  1010. if (mhdr->flags & METAHDR_FLAG_NOENCRYPT) {
  1011. meta_data->encrypt_type = 0;
  1012. meta_data->valid_encrypt_type = 1;
  1013. }
  1014. if (mhdr->flags & METAHDR_FLAG_NOQOS)
  1015. msdu_info->tid = HTT_TX_EXT_TID_NON_QOS_MCAST_BCAST;
  1016. else
  1017. msdu_info->tid = qdf_nbuf_get_priority(nbuf);
  1018. meta_data->valid_key_flags = 1;
  1019. meta_data->key_flags = (mhdr->keyix & 0x3);
  1020. qdf_nbuf_pull_head(nbuf, sizeof(struct meta_hdr_s));
  1021. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1022. "%s , Meta hdr %0x %0x %0x %0x %0x\n",
  1023. __func__, msdu_info->meta_data[0],
  1024. msdu_info->meta_data[1],
  1025. msdu_info->meta_data[2],
  1026. msdu_info->meta_data[3],
  1027. msdu_info->meta_data[4]);
  1028. return;
  1029. }
  1030. #else
  1031. static
  1032. void dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1033. struct dp_tx_msdu_info_s *msdu_info)
  1034. {
  1035. }
  1036. #endif
  1037. /**
  1038. * dp_tx_prepare_nawds(): Tramit NAWDS frames
  1039. * @vdev: dp_vdev handle
  1040. * @nbuf: skb
  1041. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  1042. * @tx_q: Tx queue to be used for this Tx frame
  1043. * @meta_data: Meta date for mesh
  1044. * @peer_id: peer_id of the peer in case of NAWDS frames
  1045. *
  1046. * return: NULL on success nbuf on failure
  1047. */
  1048. static qdf_nbuf_t dp_tx_prepare_nawds(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1049. uint8_t tid, struct dp_tx_queue *tx_q, uint32_t *meta_data,
  1050. uint32_t peer_id)
  1051. {
  1052. struct dp_peer *peer = NULL;
  1053. qdf_nbuf_t nbuf_copy;
  1054. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  1055. if ((peer->peer_ids[0] != HTT_INVALID_PEER) &&
  1056. (peer->nawds_enabled || peer->bss_peer)) {
  1057. nbuf_copy = qdf_nbuf_copy(nbuf);
  1058. if (!nbuf_copy) {
  1059. QDF_TRACE(QDF_MODULE_ID_DP,
  1060. QDF_TRACE_LEVEL_ERROR,
  1061. "nbuf copy failed");
  1062. }
  1063. peer_id = peer->peer_ids[0];
  1064. nbuf_copy = dp_tx_send_msdu_single(vdev, nbuf_copy, tid,
  1065. tx_q, meta_data, peer_id);
  1066. if (nbuf_copy != NULL) {
  1067. qdf_nbuf_free(nbuf);
  1068. return nbuf_copy;
  1069. }
  1070. }
  1071. }
  1072. if (peer_id == HTT_INVALID_PEER)
  1073. return nbuf;
  1074. qdf_nbuf_free(nbuf);
  1075. return NULL;
  1076. }
  1077. /**
  1078. * dp_tx_send() - Transmit a frame on a given VAP
  1079. * @vap_dev: DP vdev handle
  1080. * @nbuf: skb
  1081. *
  1082. * Entry point for Core Tx layer (DP_TX) invoked from
  1083. * hard_start_xmit in OSIF/HDD or from dp_rx_process for intravap forwarding
  1084. * cases
  1085. *
  1086. * Return: NULL on success,
  1087. * nbuf when it fails to send
  1088. */
  1089. qdf_nbuf_t dp_tx_send(void *vap_dev, qdf_nbuf_t nbuf)
  1090. {
  1091. struct ether_header *eh = NULL;
  1092. struct dp_tx_msdu_info_s msdu_info;
  1093. struct dp_tx_seg_info_s seg_info;
  1094. struct dp_vdev *vdev = (struct dp_vdev *) vap_dev;
  1095. uint16_t peer_id = HTT_INVALID_PEER;
  1096. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  1097. qdf_mem_set(&seg_info, sizeof(seg_info), 0x0);
  1098. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1099. "%s , skb %0x:%0x:%0x:%0x:%0x:%0x\n",
  1100. __func__, nbuf->data[0], nbuf->data[1], nbuf->data[2],
  1101. nbuf->data[3], nbuf->data[4], nbuf->data[5]);
  1102. /*
  1103. * Set Default Host TID value to invalid TID
  1104. * (TID override disabled)
  1105. */
  1106. msdu_info.tid = HTT_TX_EXT_TID_INVALID;
  1107. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  1108. if (qdf_unlikely(vdev->mesh_vdev))
  1109. dp_tx_extract_mesh_meta_data(vdev, nbuf, &msdu_info);
  1110. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1111. "%s , skb %0x:%0x:%0x:%0x:%0x:%0x\n",
  1112. __func__, nbuf->data[0], nbuf->data[1], nbuf->data[2],
  1113. nbuf->data[3], nbuf->data[4], nbuf->data[5]);
  1114. /*
  1115. * Get HW Queue to use for this frame.
  1116. * TCL supports upto 4 DMA rings, out of which 3 rings are
  1117. * dedicated for data and 1 for command.
  1118. * "queue_id" maps to one hardware ring.
  1119. * With each ring, we also associate a unique Tx descriptor pool
  1120. * to minimize lock contention for these resources.
  1121. */
  1122. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1123. /*
  1124. * TCL H/W supports 2 DSCP-TID mapping tables.
  1125. * Table 1 - Default DSCP-TID mapping table
  1126. * Table 2 - 1 DSCP-TID override table
  1127. *
  1128. * If we need a different DSCP-TID mapping for this vap,
  1129. * call tid_classify to extract DSCP/ToS from frame and
  1130. * map to a TID and store in msdu_info. This is later used
  1131. * to fill in TCL Input descriptor (per-packet TID override).
  1132. */
  1133. if (vdev->dscp_tid_map_id > 1)
  1134. dp_tx_classify_tid(vdev, nbuf, &msdu_info);
  1135. /* Reset the control block */
  1136. qdf_nbuf_reset_ctxt(nbuf);
  1137. /*
  1138. * Classify the frame and call corresponding
  1139. * "prepare" function which extracts the segment (TSO)
  1140. * and fragmentation information (for TSO , SG, ME, or Raw)
  1141. * into MSDU_INFO structure which is later used to fill
  1142. * SW and HW descriptors.
  1143. */
  1144. if (qdf_nbuf_is_tso(nbuf)) {
  1145. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1146. "%s TSO frame %p\n", __func__, vdev);
  1147. DP_STATS_INC_PKT(vdev, tx_i.tso.tso_pkt, 1,
  1148. qdf_nbuf_len(nbuf));
  1149. if (dp_tx_prepare_tso(vdev, nbuf, &msdu_info)) {
  1150. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1151. "%s tso_prepare fail vdev_id:%d\n",
  1152. __func__, vdev->vdev_id);
  1153. return nbuf;
  1154. }
  1155. goto send_multiple;
  1156. }
  1157. /* SG */
  1158. if (qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  1159. nbuf = dp_tx_prepare_sg(vdev, nbuf, &seg_info, &msdu_info);
  1160. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1161. "%s non-TSO SG frame %p\n", __func__, vdev);
  1162. DP_STATS_INC_PKT(vdev, tx_i.sg.sg_pkt, 1,
  1163. qdf_nbuf_len(nbuf));
  1164. goto send_multiple;
  1165. }
  1166. /* Mcast to Ucast Conversion*/
  1167. if (qdf_unlikely(vdev->mcast_enhancement_en == 1)) {
  1168. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1169. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1170. nbuf = dp_tx_prepare_me(vdev, nbuf, &msdu_info);
  1171. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1172. "%s Mcast frm for ME %p\n", __func__, vdev);
  1173. DP_STATS_INC_PKT(vdev,
  1174. tx_i.mcast_en.mcast_pkt, 1,
  1175. qdf_nbuf_len(nbuf));
  1176. goto send_multiple;
  1177. }
  1178. }
  1179. /* RAW */
  1180. if (qdf_unlikely(vdev->tx_encap_type == htt_cmn_pkt_type_raw)) {
  1181. nbuf = dp_tx_prepare_raw(vdev, nbuf, &seg_info, &msdu_info);
  1182. if (nbuf == NULL)
  1183. return NULL;
  1184. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1185. "%s Raw frame %p\n", __func__, vdev);
  1186. DP_STATS_INC_PKT(vdev, tx_i.raw_pkt, 1,
  1187. qdf_nbuf_len(nbuf));
  1188. goto send_multiple;
  1189. }
  1190. if (vdev->nawds_enabled) {
  1191. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1192. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1193. nbuf = dp_tx_prepare_nawds(vdev, nbuf, msdu_info.tid,
  1194. &msdu_info.tx_queue,
  1195. msdu_info.meta_data, peer_id);
  1196. return nbuf;
  1197. }
  1198. }
  1199. /* Single linear frame */
  1200. /*
  1201. * If nbuf is a simple linear frame, use send_single function to
  1202. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  1203. * SRNG. There is no need to setup a MSDU extension descriptor.
  1204. */
  1205. nbuf = dp_tx_send_msdu_single(vdev, nbuf, msdu_info.tid,
  1206. &msdu_info.tx_queue, msdu_info.meta_data, peer_id);
  1207. return nbuf;
  1208. send_multiple:
  1209. nbuf = dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  1210. return nbuf;
  1211. }
  1212. /**
  1213. * dp_tx_reinject_handler() - Tx Reinject Handler
  1214. * @tx_desc: software descriptor head pointer
  1215. * @status : Tx completion status from HTT descriptor
  1216. *
  1217. * This function reinjects frames back to Target.
  1218. * Todo - Host queue needs to be added
  1219. *
  1220. * Return: none
  1221. */
  1222. static
  1223. void dp_tx_reinject_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1224. {
  1225. struct dp_vdev *vdev;
  1226. vdev = tx_desc->vdev;
  1227. qdf_assert(vdev);
  1228. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1229. "%s Tx reinject path\n", __func__);
  1230. DP_STATS_INC_PKT(vdev, tx_i.reinject_pkts, 1,
  1231. qdf_nbuf_len(tx_desc->nbuf));
  1232. if (qdf_unlikely(vdev->mesh_vdev)) {
  1233. DP_TX_FREE_SINGLE_BUF(vdev->pdev->soc, tx_desc->nbuf);
  1234. } else
  1235. dp_tx_send(vdev, tx_desc->nbuf);
  1236. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  1237. }
  1238. /**
  1239. * dp_tx_inspect_handler() - Tx Inspect Handler
  1240. * @tx_desc: software descriptor head pointer
  1241. * @status : Tx completion status from HTT descriptor
  1242. *
  1243. * Handles Tx frames sent back to Host for inspection
  1244. * (ProxyARP)
  1245. *
  1246. * Return: none
  1247. */
  1248. static void dp_tx_inspect_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1249. {
  1250. struct dp_soc *soc;
  1251. struct dp_pdev *pdev = tx_desc->pdev;
  1252. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1253. "%s Tx inspect path\n",
  1254. __func__);
  1255. qdf_assert(pdev);
  1256. soc = pdev->soc;
  1257. DP_STATS_INC_PKT(tx_desc->vdev, tx_i.inspect_pkts, 1,
  1258. qdf_nbuf_len(tx_desc->nbuf));
  1259. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1260. }
  1261. /**
  1262. * dp_tx_process_htt_completion() - Tx HTT Completion Indication Handler
  1263. * @tx_desc: software descriptor head pointer
  1264. * @status : Tx completion status from HTT descriptor
  1265. *
  1266. * This function will process HTT Tx indication messages from Target
  1267. *
  1268. * Return: none
  1269. */
  1270. static
  1271. void dp_tx_process_htt_completion(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1272. {
  1273. uint8_t tx_status;
  1274. struct dp_pdev *pdev;
  1275. struct dp_soc *soc;
  1276. uint32_t *htt_status_word = (uint32_t *) status;
  1277. qdf_assert(tx_desc->pdev);
  1278. pdev = tx_desc->pdev;
  1279. soc = pdev->soc;
  1280. tx_status = HTT_TX_WBM_COMPLETION_TX_STATUS_GET(htt_status_word[0]);
  1281. switch (tx_status) {
  1282. case HTT_TX_FW2WBM_TX_STATUS_OK:
  1283. {
  1284. qdf_atomic_dec(&pdev->num_tx_exception);
  1285. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1286. break;
  1287. }
  1288. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  1289. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  1290. {
  1291. qdf_atomic_dec(&pdev->num_tx_exception);
  1292. DP_STATS_INC_PKT(tx_desc->vdev, tx_i.dropped.dropped_pkt,
  1293. 1, qdf_nbuf_len(tx_desc->nbuf));
  1294. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1295. break;
  1296. }
  1297. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  1298. {
  1299. dp_tx_reinject_handler(tx_desc, status);
  1300. break;
  1301. }
  1302. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  1303. {
  1304. dp_tx_inspect_handler(tx_desc, status);
  1305. break;
  1306. }
  1307. default:
  1308. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1309. "%s Invalid HTT tx_status %d\n",
  1310. __func__, tx_status);
  1311. break;
  1312. }
  1313. }
  1314. #ifdef MESH_MODE_SUPPORT
  1315. /**
  1316. * dp_tx_comp_fill_tx_completion_stats() - Fill per packet Tx completion stats
  1317. * in mesh meta header
  1318. * @tx_desc: software descriptor head pointer
  1319. * @ts: pointer to tx completion stats
  1320. * Return: none
  1321. */
  1322. static
  1323. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1324. struct hal_tx_completion_status *ts)
  1325. {
  1326. struct meta_hdr_s *mhdr;
  1327. qdf_nbuf_t netbuf = tx_desc->nbuf;
  1328. if (!tx_desc->msdu_ext_desc) {
  1329. qdf_nbuf_pull_head(netbuf, tx_desc->pkt_offset);
  1330. }
  1331. qdf_nbuf_push_head(netbuf, sizeof(struct meta_hdr_s));
  1332. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(netbuf);
  1333. mhdr->rssi = ts->ack_frame_rssi;
  1334. }
  1335. #else
  1336. static
  1337. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1338. struct hal_tx_completion_status *ts)
  1339. {
  1340. }
  1341. #endif
  1342. /**
  1343. * dp_tx_comp_process_tx_status() - Parse and Dump Tx completion status info
  1344. * @tx_desc: software descriptor head pointer
  1345. * @length: packet length
  1346. *
  1347. * Return: none
  1348. */
  1349. static inline void dp_tx_comp_process_tx_status(struct dp_tx_desc_s *tx_desc,
  1350. uint32_t length)
  1351. {
  1352. struct hal_tx_completion_status ts;
  1353. struct dp_soc *soc = NULL;
  1354. struct dp_vdev *vdev = tx_desc->vdev;
  1355. struct dp_peer *peer = NULL;
  1356. uint8_t comp_status = 0;
  1357. qdf_mem_zero(&ts, sizeof(struct hal_tx_completion_status));
  1358. hal_tx_comp_get_status(&tx_desc->comp, &ts);
  1359. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1360. "-------------------- \n"
  1361. "Tx Completion Stats: \n"
  1362. "-------------------- \n"
  1363. "ack_frame_rssi = %d \n"
  1364. "first_msdu = %d \n"
  1365. "last_msdu = %d \n"
  1366. "msdu_part_of_amsdu = %d \n"
  1367. "rate_stats valid = %d \n"
  1368. "bw = %d \n"
  1369. "pkt_type = %d \n"
  1370. "stbc = %d \n"
  1371. "ldpc = %d \n"
  1372. "sgi = %d \n"
  1373. "mcs = %d \n"
  1374. "ofdma = %d \n"
  1375. "tones_in_ru = %d \n"
  1376. "tsf = %d \n"
  1377. "ppdu_id = %d \n"
  1378. "transmit_cnt = %d \n"
  1379. "tid = %d \n"
  1380. "peer_id = %d \n",
  1381. ts.ack_frame_rssi, ts.first_msdu, ts.last_msdu,
  1382. ts.msdu_part_of_amsdu, ts.valid, ts.bw,
  1383. ts.pkt_type, ts.stbc, ts.ldpc, ts.sgi,
  1384. ts.mcs, ts.ofdma, ts.tones_in_ru, ts.tsf,
  1385. ts.ppdu_id, ts.transmit_cnt, ts.tid,
  1386. ts.peer_id);
  1387. if (qdf_unlikely(tx_desc->vdev->mesh_vdev))
  1388. dp_tx_comp_fill_tx_completion_stats(tx_desc, &ts);
  1389. if (!vdev) {
  1390. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1391. "invalid peer");
  1392. goto fail;
  1393. }
  1394. soc = tx_desc->vdev->pdev->soc;
  1395. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1396. if (!peer) {
  1397. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1398. "invalid peer");
  1399. DP_STATS_INC_PKT(soc, tx.tx_invalid_peer, 1, length);
  1400. goto out;
  1401. }
  1402. DP_STATS_INC_PKT(peer, tx.comp_pkt, 1, length);
  1403. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  1404. hal_tx_comp_get_buffer_source(&tx_desc->comp)) {
  1405. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  1406. DP_STATS_INCC(peer, tx.dropped.mpdu_age_out, 1,
  1407. (comp_status == HAL_TX_TQM_RR_REM_CMD_AGED));
  1408. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason1, 1,
  1409. (comp_status == HAL_TX_TQM_RR_FW_REASON1));
  1410. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason2, 1,
  1411. (comp_status == HAL_TX_TQM_RR_FW_REASON2));
  1412. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason3, 1,
  1413. (comp_status == HAL_TX_TQM_RR_FW_REASON3));
  1414. DP_STATS_INCC(peer, tx.tx_failed, 1,
  1415. comp_status != HAL_TX_TQM_RR_FRAME_ACKED);
  1416. if (comp_status == HAL_TX_TQM_RR_FRAME_ACKED) {
  1417. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1418. mcs_count[MAX_MCS], 1,
  1419. ((ts.mcs >= MAX_MCS_11A) && (ts.pkt_type
  1420. == DOT11_A)));
  1421. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1422. mcs_count[ts.mcs], 1,
  1423. ((ts.mcs <= MAX_MCS_11A) && (ts.pkt_type
  1424. == DOT11_A)));
  1425. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1426. mcs_count[MAX_MCS], 1,
  1427. ((ts.mcs >= MAX_MCS_11B)
  1428. && (ts.pkt_type == DOT11_B)));
  1429. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1430. mcs_count[ts.mcs], 1,
  1431. ((ts.mcs <= MAX_MCS_11B)
  1432. && (ts.pkt_type == DOT11_B)));
  1433. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1434. mcs_count[MAX_MCS], 1,
  1435. ((ts.mcs >= MAX_MCS_11A)
  1436. && (ts.pkt_type == DOT11_N)));
  1437. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1438. mcs_count[ts.mcs], 1,
  1439. ((ts.mcs <= MAX_MCS_11A)
  1440. && (ts.pkt_type == DOT11_N)));
  1441. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1442. mcs_count[MAX_MCS], 1,
  1443. ((ts.mcs >= MAX_MCS_11AC)
  1444. && (ts.pkt_type == DOT11_AC)));
  1445. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1446. mcs_count[ts.mcs], 1,
  1447. ((ts.mcs <= MAX_MCS_11AC)
  1448. && (ts.pkt_type == DOT11_AC)));
  1449. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1450. mcs_count[MAX_MCS], 1,
  1451. ((ts.mcs >= MAX_MCS)
  1452. && (ts.pkt_type == DOT11_AX)));
  1453. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1454. mcs_count[ts.mcs], 1,
  1455. ((ts.mcs <= MAX_MCS)
  1456. && (ts.pkt_type == DOT11_AX)));
  1457. DP_STATS_INC(peer, tx.sgi_count[ts.sgi], 1);
  1458. DP_STATS_INC(peer, tx.bw[ts.bw], 1);
  1459. DP_STATS_UPD(peer, tx.last_ack_rssi, ts.ack_frame_rssi);
  1460. DP_STATS_INC(peer, tx.wme_ac_type[TID_TO_WME_AC(ts.tid)]
  1461. , 1);
  1462. DP_STATS_INC_PKT(peer, tx.tx_success, 1, length);
  1463. DP_STATS_INCC(peer, tx.stbc, 1, ts.stbc);
  1464. DP_STATS_INCC(peer, tx.ofdma, 1, ts.ofdma);
  1465. DP_STATS_INCC(peer, tx.ldpc, 1, ts.ldpc);
  1466. DP_STATS_INCC(peer, tx.non_amsdu_cnt, 1,
  1467. (ts.first_msdu && ts.last_msdu));
  1468. DP_STATS_INCC(peer, tx.amsdu_cnt, 1,
  1469. !(ts.first_msdu && ts.last_msdu));
  1470. DP_STATS_INCC(peer, tx.retries, 1, ts.transmit_cnt > 1);
  1471. }
  1472. }
  1473. /* TODO: This call is temporary.
  1474. * Stats update has to be attached to the HTT PPDU message
  1475. */
  1476. if (soc->cdp_soc.ol_ops->update_dp_stats)
  1477. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  1478. &peer->stats, ts.peer_id, UPDATE_PEER_STATS);
  1479. out:
  1480. dp_aggregate_vdev_stats(tx_desc->vdev);
  1481. if (soc->cdp_soc.ol_ops->update_dp_stats)
  1482. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  1483. &vdev->stats, vdev->vdev_id, UPDATE_VDEV_STATS);
  1484. fail:
  1485. return;
  1486. }
  1487. /**
  1488. * dp_tx_comp_process_desc() - Tx complete software descriptor handler
  1489. * @soc: core txrx main context
  1490. * @comp_head: software descriptor head pointer
  1491. *
  1492. * This function will process batch of descriptors reaped by dp_tx_comp_handler
  1493. * and release the software descriptors after processing is complete
  1494. *
  1495. * Return: none
  1496. */
  1497. static void dp_tx_comp_process_desc(struct dp_soc *soc,
  1498. struct dp_tx_desc_s *comp_head)
  1499. {
  1500. struct dp_tx_desc_s *desc;
  1501. struct dp_tx_desc_s *next;
  1502. struct hal_tx_completion_status ts = {0};
  1503. uint32_t length;
  1504. struct dp_peer *peer;
  1505. desc = comp_head;
  1506. while (desc) {
  1507. hal_tx_comp_get_status(&desc->comp, &ts);
  1508. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1509. length = qdf_nbuf_len(desc->nbuf);
  1510. /* Error Handling */
  1511. if (hal_tx_comp_get_buffer_source(&desc->comp) ==
  1512. HAL_TX_COMP_RELEASE_SOURCE_FW) {
  1513. dp_tx_comp_process_exception(desc);
  1514. desc = desc->next;
  1515. continue;
  1516. }
  1517. /* Process Tx status in descriptor */
  1518. if (soc->process_tx_status ||
  1519. (desc->vdev && desc->vdev->mesh_vdev))
  1520. dp_tx_comp_process_tx_status(desc, length);
  1521. /* 0 : MSDU buffer, 1 : MLE */
  1522. if (desc->msdu_ext_desc) {
  1523. /* TSO free */
  1524. if (hal_tx_ext_desc_get_tso_enable(
  1525. desc->msdu_ext_desc->vaddr)) {
  1526. /* If remaining number of segment is 0
  1527. * actual TSO may unmap and free */
  1528. if (!DP_DESC_NUM_FRAG(desc)) {
  1529. qdf_nbuf_unmap(soc->osdev, desc->nbuf,
  1530. QDF_DMA_TO_DEVICE);
  1531. qdf_nbuf_free(desc->nbuf);
  1532. }
  1533. } else {
  1534. /* SG free */
  1535. /* Free buffer */
  1536. DP_TX_FREE_DMA_TO_DEVICE(soc, desc->vdev,
  1537. desc->nbuf);
  1538. }
  1539. } else {
  1540. /* Free buffer */
  1541. DP_TX_FREE_DMA_TO_DEVICE(soc, desc->vdev, desc->nbuf);
  1542. }
  1543. next = desc->next;
  1544. dp_tx_desc_release(desc, desc->pool_id);
  1545. desc = next;
  1546. }
  1547. }
  1548. /**
  1549. * dp_tx_comp_handler() - Tx completion handler
  1550. * @soc: core txrx main context
  1551. * @ring_id: completion ring id
  1552. * @budget: No. of packets/descriptors that can be serviced in one loop
  1553. *
  1554. * This function will collect hardware release ring element contents and
  1555. * handle descriptor contents. Based on contents, free packet or handle error
  1556. * conditions
  1557. *
  1558. * Return: none
  1559. */
  1560. uint32_t dp_tx_comp_handler(struct dp_soc *soc, uint32_t ring_id,
  1561. uint32_t budget)
  1562. {
  1563. void *tx_comp_hal_desc;
  1564. uint8_t buffer_src;
  1565. uint8_t pool_id;
  1566. uint32_t tx_desc_id;
  1567. struct dp_tx_desc_s *tx_desc = NULL;
  1568. struct dp_tx_desc_s *head_desc = NULL;
  1569. struct dp_tx_desc_s *tail_desc = NULL;
  1570. uint32_t num_processed;
  1571. void *hal_srng = soc->tx_comp_ring[ring_id].hal_srng;
  1572. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  1573. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1574. "%s %d : HAL RING Access Failed -- %p\n",
  1575. __func__, __LINE__, hal_srng);
  1576. return 0;
  1577. }
  1578. num_processed = 0;
  1579. /* Find head descriptor from completion ring */
  1580. while (qdf_likely(tx_comp_hal_desc =
  1581. hal_srng_dst_get_next(soc->hal_soc, hal_srng))) {
  1582. buffer_src = hal_tx_comp_get_buffer_source(tx_comp_hal_desc);
  1583. /* If this buffer was not released by TQM or FW, then it is not
  1584. * Tx completion indication, skip to next descriptor */
  1585. if ((buffer_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) &&
  1586. (buffer_src != HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1587. QDF_TRACE(QDF_MODULE_ID_DP,
  1588. QDF_TRACE_LEVEL_ERROR,
  1589. "Tx comp release_src != TQM | FW");
  1590. /* TODO Handle Freeing of the buffer in descriptor */
  1591. continue;
  1592. }
  1593. /* Get descriptor id */
  1594. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  1595. pool_id = (tx_desc_id & DP_TX_DESC_ID_POOL_MASK) >>
  1596. DP_TX_DESC_ID_POOL_OS;
  1597. /* Pool ID is out of limit. Error */
  1598. if (pool_id > wlan_cfg_get_num_tx_desc_pool(
  1599. soc->wlan_cfg_ctx)) {
  1600. QDF_TRACE(QDF_MODULE_ID_DP,
  1601. QDF_TRACE_LEVEL_FATAL,
  1602. "TX COMP pool id %d not valid",
  1603. pool_id);
  1604. /* Check if assert aborts execution, if not handle
  1605. * return here */
  1606. QDF_ASSERT(0);
  1607. }
  1608. /* Find Tx descriptor */
  1609. tx_desc = dp_tx_desc_find(soc, pool_id,
  1610. (tx_desc_id & DP_TX_DESC_ID_PAGE_MASK) >>
  1611. DP_TX_DESC_ID_PAGE_OS,
  1612. (tx_desc_id & DP_TX_DESC_ID_OFFSET_MASK) >>
  1613. DP_TX_DESC_ID_OFFSET_OS);
  1614. /* Pool id is not matching. Error */
  1615. if (tx_desc && (tx_desc->pool_id != pool_id)) {
  1616. QDF_TRACE(QDF_MODULE_ID_DP,
  1617. QDF_TRACE_LEVEL_FATAL,
  1618. "Tx Comp pool id %d not matched %d",
  1619. pool_id, tx_desc->pool_id);
  1620. /* Check if assert aborts execution, if not handle
  1621. * return here */
  1622. QDF_ASSERT(0);
  1623. }
  1624. if (!(tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED) ||
  1625. !(tx_desc->flags & DP_TX_DESC_FLAG_QUEUED_TX)) {
  1626. QDF_TRACE(QDF_MODULE_ID_DP,
  1627. QDF_TRACE_LEVEL_FATAL,
  1628. "Txdesc invalid, flgs = %x,id = %d",
  1629. tx_desc->flags, tx_desc_id);
  1630. /* TODO Handle Freeing of the buffer in this invalid
  1631. * descriptor */
  1632. continue;
  1633. }
  1634. /*
  1635. * If the release source is FW, process the HTT
  1636. * status
  1637. */
  1638. if (qdf_unlikely(buffer_src ==
  1639. HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1640. uint8_t htt_tx_status[HAL_TX_COMP_HTT_STATUS_LEN];
  1641. hal_tx_comp_get_htt_desc(tx_comp_hal_desc,
  1642. htt_tx_status);
  1643. dp_tx_process_htt_completion(tx_desc,
  1644. htt_tx_status);
  1645. } else {
  1646. tx_desc->next = NULL;
  1647. /* First ring descriptor on the cycle */
  1648. if (!head_desc) {
  1649. head_desc = tx_desc;
  1650. } else {
  1651. tail_desc->next = tx_desc;
  1652. }
  1653. tail_desc = tx_desc;
  1654. /* Collect hw completion contents */
  1655. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  1656. &tx_desc->comp, soc->process_tx_status);
  1657. }
  1658. num_processed++;
  1659. /*
  1660. * Processed packet count is more than given quota
  1661. * stop to processing
  1662. */
  1663. if (num_processed >= budget)
  1664. break;
  1665. }
  1666. hal_srng_access_end(soc->hal_soc, hal_srng);
  1667. /* Process the reaped descriptors */
  1668. if (head_desc)
  1669. dp_tx_comp_process_desc(soc, head_desc);
  1670. return num_processed;
  1671. }
  1672. /**
  1673. * dp_tx_vdev_attach() - attach vdev to dp tx
  1674. * @vdev: virtual device instance
  1675. *
  1676. * Return: QDF_STATUS_SUCCESS: success
  1677. * QDF_STATUS_E_RESOURCES: Error return
  1678. */
  1679. QDF_STATUS dp_tx_vdev_attach(struct dp_vdev *vdev)
  1680. {
  1681. /*
  1682. * Fill HTT TCL Metadata with Vdev ID and MAC ID
  1683. */
  1684. HTT_TX_TCL_METADATA_TYPE_SET(vdev->htt_tcl_metadata,
  1685. HTT_TCL_METADATA_TYPE_VDEV_BASED);
  1686. HTT_TX_TCL_METADATA_VDEV_ID_SET(vdev->htt_tcl_metadata,
  1687. vdev->vdev_id);
  1688. HTT_TX_TCL_METADATA_PDEV_ID_SET(vdev->htt_tcl_metadata,
  1689. DP_SW2HW_MACID(vdev->pdev->pdev_id));
  1690. /*
  1691. * Set HTT Extension Valid bit to 0 by default
  1692. */
  1693. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 0);
  1694. return QDF_STATUS_SUCCESS;
  1695. }
  1696. /**
  1697. * dp_tx_vdev_detach() - detach vdev from dp tx
  1698. * @vdev: virtual device instance
  1699. *
  1700. * Return: QDF_STATUS_SUCCESS: success
  1701. * QDF_STATUS_E_RESOURCES: Error return
  1702. */
  1703. QDF_STATUS dp_tx_vdev_detach(struct dp_vdev *vdev)
  1704. {
  1705. return QDF_STATUS_SUCCESS;
  1706. }
  1707. /**
  1708. * dp_tx_pdev_attach() - attach pdev to dp tx
  1709. * @pdev: physical device instance
  1710. *
  1711. * Return: QDF_STATUS_SUCCESS: success
  1712. * QDF_STATUS_E_RESOURCES: Error return
  1713. */
  1714. QDF_STATUS dp_tx_pdev_attach(struct dp_pdev *pdev)
  1715. {
  1716. struct dp_soc *soc = pdev->soc;
  1717. /* Initialize Flow control counters */
  1718. qdf_atomic_init(&pdev->num_tx_exception);
  1719. qdf_atomic_init(&pdev->num_tx_outstanding);
  1720. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  1721. /* Initialize descriptors in TCL Ring */
  1722. hal_tx_init_data_ring(soc->hal_soc,
  1723. soc->tcl_data_ring[pdev->pdev_id].hal_srng);
  1724. }
  1725. return QDF_STATUS_SUCCESS;
  1726. }
  1727. /**
  1728. * dp_tx_pdev_detach() - detach pdev from dp tx
  1729. * @pdev: physical device instance
  1730. *
  1731. * Return: QDF_STATUS_SUCCESS: success
  1732. * QDF_STATUS_E_RESOURCES: Error return
  1733. */
  1734. QDF_STATUS dp_tx_pdev_detach(struct dp_pdev *pdev)
  1735. {
  1736. /* What should do here? */
  1737. return QDF_STATUS_SUCCESS;
  1738. }
  1739. /**
  1740. * dp_tx_soc_detach() - detach soc from dp tx
  1741. * @soc: core txrx main context
  1742. *
  1743. * This function will detach dp tx into main device context
  1744. * will free dp tx resource and initialize resources
  1745. *
  1746. * Return: QDF_STATUS_SUCCESS: success
  1747. * QDF_STATUS_E_RESOURCES: Error return
  1748. */
  1749. QDF_STATUS dp_tx_soc_detach(struct dp_soc *soc)
  1750. {
  1751. uint8_t num_pool;
  1752. uint16_t num_desc;
  1753. uint16_t num_ext_desc;
  1754. uint8_t i;
  1755. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  1756. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  1757. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  1758. for (i = 0; i < num_pool; i++) {
  1759. if (dp_tx_desc_pool_free(soc, i)) {
  1760. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1761. "%s Tx Desc Pool Free failed\n",
  1762. __func__);
  1763. return QDF_STATUS_E_RESOURCES;
  1764. }
  1765. }
  1766. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1767. "%s Tx Desc Pool Free num_pool = %d, descs = %d\n",
  1768. __func__, num_pool, num_desc);
  1769. for (i = 0; i < num_pool; i++) {
  1770. if (dp_tx_ext_desc_pool_free(soc, i)) {
  1771. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1772. "%s Tx Ext Desc Pool Free failed\n",
  1773. __func__);
  1774. return QDF_STATUS_E_RESOURCES;
  1775. }
  1776. }
  1777. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1778. "%s MSDU Ext Desc Pool %d Free descs = %d\n",
  1779. __func__, num_pool, num_ext_desc);
  1780. for (i = 0; i < num_pool; i++) {
  1781. dp_tx_tso_desc_pool_free(soc, i);
  1782. }
  1783. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1784. "%s TSO Desc Pool %d Free descs = %d\n",
  1785. __func__, num_pool, num_desc);
  1786. return QDF_STATUS_SUCCESS;
  1787. }
  1788. /**
  1789. * dp_tx_soc_attach() - attach soc to dp tx
  1790. * @soc: core txrx main context
  1791. *
  1792. * This function will attach dp tx into main device context
  1793. * will allocate dp tx resource and initialize resources
  1794. *
  1795. * Return: QDF_STATUS_SUCCESS: success
  1796. * QDF_STATUS_E_RESOURCES: Error return
  1797. */
  1798. QDF_STATUS dp_tx_soc_attach(struct dp_soc *soc)
  1799. {
  1800. uint8_t num_pool;
  1801. uint32_t num_desc;
  1802. uint32_t num_ext_desc;
  1803. uint8_t i;
  1804. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  1805. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  1806. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  1807. /* Allocate software Tx descriptor pools */
  1808. for (i = 0; i < num_pool; i++) {
  1809. if (dp_tx_desc_pool_alloc(soc, i, num_desc)) {
  1810. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1811. "%s Tx Desc Pool alloc %d failed %p\n",
  1812. __func__, i, soc);
  1813. goto fail;
  1814. }
  1815. }
  1816. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1817. "%s Tx Desc Alloc num_pool = %d, descs = %d\n",
  1818. __func__, num_pool, num_desc);
  1819. /* Allocate extension tx descriptor pools */
  1820. for (i = 0; i < num_pool; i++) {
  1821. if (dp_tx_ext_desc_pool_alloc(soc, i, num_ext_desc)) {
  1822. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1823. "MSDU Ext Desc Pool alloc %d failed %p\n",
  1824. i, soc);
  1825. goto fail;
  1826. }
  1827. }
  1828. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1829. "%s MSDU Ext Desc Alloc %d, descs = %d\n",
  1830. __func__, num_pool, num_ext_desc);
  1831. for (i = 0; i < num_pool; i++) {
  1832. if (dp_tx_tso_desc_pool_alloc(soc, i, num_desc)) {
  1833. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1834. "TSO Desc Pool alloc %d failed %p\n",
  1835. i, soc);
  1836. goto fail;
  1837. }
  1838. }
  1839. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1840. "%s TSO Desc Alloc %d, descs = %d\n",
  1841. __func__, num_pool, num_desc);
  1842. /* Initialize descriptors in TCL Rings */
  1843. if (!wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  1844. for (i = 0; i < soc->num_tcl_data_rings; i++) {
  1845. hal_tx_init_data_ring(soc->hal_soc,
  1846. soc->tcl_data_ring[i].hal_srng);
  1847. }
  1848. }
  1849. /*
  1850. * todo - Add a runtime config option to enable this.
  1851. */
  1852. /*
  1853. * Due to multiple issues on NPR EMU, enable it selectively
  1854. * only for NPR EMU, should be removed, once NPR platforms
  1855. * are stable.
  1856. */
  1857. soc->process_tx_status = 1;
  1858. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1859. "%s HAL Tx init Success\n", __func__);
  1860. return QDF_STATUS_SUCCESS;
  1861. fail:
  1862. /* Detach will take care of freeing only allocated resources */
  1863. dp_tx_soc_detach(soc);
  1864. return QDF_STATUS_E_RESOURCES;
  1865. }