lpass-cdc-wsa2-macro.c 128 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2022-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/init.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/clk.h>
  10. #include <linux/thermal.h>
  11. #include <linux/pm_runtime.h>
  12. #include <sound/soc.h>
  13. #include <sound/soc-dapm.h>
  14. #include <sound/pcm_params.h>
  15. #include <sound/tlv.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include <asoc/msm-cdc-pinctrl.h>
  19. #include "lpass-cdc.h"
  20. #include "lpass-cdc-comp.h"
  21. #include "lpass-cdc-registers.h"
  22. #include "lpass-cdc-wsa2-macro.h"
  23. #include "lpass-cdc-clk-rsc.h"
  24. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  25. #define LPASS_CDC_WSA2_MACRO_MAX_OFFSET 0x1000
  26. #define LPASS_CDC_WSA2_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define LPASS_CDC_WSA2_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
  30. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  31. #define LPASS_CDC_WSA2_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  32. SNDRV_PCM_FMTBIT_S24_LE |\
  33. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  34. #define LPASS_CDC_WSA2_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  35. SNDRV_PCM_RATE_48000)
  36. #define LPASS_CDC_WSA2_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  37. SNDRV_PCM_FMTBIT_S24_LE |\
  38. SNDRV_PCM_FMTBIT_S24_3LE)
  39. #define LPASS_CDC_WSA2_MACRO_CPS_RATES (SNDRV_PCM_RATE_48000)
  40. #define LPASS_CDC_WSA2_MACRO_CPS_FORMATS (SNDRV_PCM_FMTBIT_S32_LE)
  41. #define NUM_INTERPOLATORS 2
  42. #define LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT 0x3
  43. #define LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1 0x07
  44. #define LPASS_CDC_WSA2_MACRO_MUX_INP_MASK2 0x38
  45. #define LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET 0x8
  46. #define LPASS_CDC_WSA2_MACRO_MUX_CFG1_OFFSET 0x4
  47. #define LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET \
  48. (LPASS_CDC_WSA2_COMPANDER1_CTL0 - LPASS_CDC_WSA2_COMPANDER0_CTL0)
  49. #define LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET \
  50. (LPASS_CDC_WSA2_SOFTCLIP1_CRC - LPASS_CDC_WSA2_SOFTCLIP0_CRC)
  51. #define LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET \
  52. (LPASS_CDC_WSA2_RX1_RX_PATH_CTL - LPASS_CDC_WSA2_RX0_RX_PATH_CTL)
  53. #define LPASS_CDC_WSA2_MACRO_RX_PATH_CFG3_OFFSET 0x10
  54. #define LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
  55. #define LPASS_CDC_WSA2_MACRO_FS_RATE_MASK 0x0F
  56. #define LPASS_CDC_WSA2_MACRO_EC_MIX_TX0_MASK 0x03
  57. #define LPASS_CDC_WSA2_MACRO_EC_MIX_TX1_MASK 0x18
  58. #define LPASS_CDC_WSA2_MACRO_MAX_DMA_CH_PER_PORT 0x2
  59. #define LPASS_CDC_WSA2_MACRO_THERMAL_MAX_STATE 11
  60. enum {
  61. LPASS_CDC_WSA2_MACRO_RX0 = 0,
  62. LPASS_CDC_WSA2_MACRO_RX1,
  63. LPASS_CDC_WSA2_MACRO_RX_MIX,
  64. LPASS_CDC_WSA2_MACRO_RX_MIX0 = LPASS_CDC_WSA2_MACRO_RX_MIX,
  65. LPASS_CDC_WSA2_MACRO_RX_MIX1,
  66. LPASS_CDC_WSA2_MACRO_RX4,
  67. LPASS_CDC_WSA2_MACRO_RX5,
  68. LPASS_CDC_WSA2_MACRO_RX6,
  69. LPASS_CDC_WSA2_MACRO_RX7,
  70. LPASS_CDC_WSA2_MACRO_RX8,
  71. LPASS_CDC_WSA2_MACRO_RX_MAX,
  72. };
  73. enum {
  74. LPASS_CDC_WSA2_MACRO_TX0 = 0,
  75. LPASS_CDC_WSA2_MACRO_TX1,
  76. LPASS_CDC_WSA2_MACRO_TX_MAX,
  77. };
  78. enum {
  79. LPASS_CDC_WSA2_MACRO_EC0_MUX = 0,
  80. LPASS_CDC_WSA2_MACRO_EC1_MUX,
  81. LPASS_CDC_WSA2_MACRO_EC_MUX_MAX,
  82. };
  83. enum {
  84. LPASS_CDC_WSA2_MACRO_COMP1, /* SPK_L */
  85. LPASS_CDC_WSA2_MACRO_COMP2, /* SPK_R */
  86. LPASS_CDC_WSA2_MACRO_COMP_MAX
  87. };
  88. enum {
  89. LPASS_CDC_WSA2_MACRO_SOFTCLIP0, /* RX0 */
  90. LPASS_CDC_WSA2_MACRO_SOFTCLIP1, /* RX1 */
  91. LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX
  92. };
  93. enum {
  94. INTn_1_INP_SEL_ZERO = 0,
  95. INTn_1_INP_SEL_RX0,
  96. INTn_1_INP_SEL_RX1,
  97. INTn_1_INP_SEL_RX2,
  98. INTn_1_INP_SEL_RX3,
  99. INTn_1_INP_SEL_RX4,
  100. INTn_1_INP_SEL_RX5,
  101. INTn_1_INP_SEL_RX6,
  102. INTn_1_INP_SEL_RX7,
  103. INTn_1_INP_SEL_RX8,
  104. INTn_1_INP_SEL_DEC0,
  105. INTn_1_INP_SEL_DEC1,
  106. };
  107. enum {
  108. INTn_2_INP_SEL_ZERO = 0,
  109. INTn_2_INP_SEL_RX0,
  110. INTn_2_INP_SEL_RX1,
  111. INTn_2_INP_SEL_RX2,
  112. INTn_2_INP_SEL_RX3,
  113. INTn_2_INP_SEL_RX4,
  114. INTn_2_INP_SEL_RX5,
  115. INTn_2_INP_SEL_RX6,
  116. INTn_2_INP_SEL_RX7,
  117. INTn_2_INP_SEL_RX8,
  118. };
  119. enum {
  120. IDLE_DETECT,
  121. NG1,
  122. NG2,
  123. NG3,
  124. };
  125. static struct lpass_cdc_comp_setting comp_setting_table[G_MAX_DB] = {
  126. {42, 0, 42},
  127. {39, 0, 42},
  128. {36, 0, 42},
  129. {33, 0, 42},
  130. {30, 0, 42},
  131. {27, 0, 42},
  132. {24, 0, 42},
  133. {21, 0, 42},
  134. {18, 0, 42},
  135. };
  136. struct interp_sample_rate {
  137. int sample_rate;
  138. int rate_val;
  139. };
  140. /*
  141. * Structure used to update codec
  142. * register defaults after reset
  143. */
  144. struct lpass_cdc_wsa2_macro_reg_mask_val {
  145. u16 reg;
  146. u8 mask;
  147. u8 val;
  148. };
  149. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  150. {8000, 0x0}, /* 8K */
  151. {16000, 0x1}, /* 16K */
  152. {24000, -EINVAL},/* 24K */
  153. {32000, 0x3}, /* 32K */
  154. {48000, 0x4}, /* 48K */
  155. {96000, 0x5}, /* 96K */
  156. {192000, 0x6}, /* 192K */
  157. {384000, 0x7}, /* 384K */
  158. {44100, 0x8}, /* 44.1K */
  159. };
  160. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  161. {48000, 0x4}, /* 48K */
  162. {96000, 0x5}, /* 96K */
  163. {192000, 0x6}, /* 192K */
  164. };
  165. #define LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN 80
  166. static int lpass_cdc_wsa2_macro_core_vote(void *handle, bool enable);
  167. static int lpass_cdc_wsa2_macro_hw_params(struct snd_pcm_substream *substream,
  168. struct snd_pcm_hw_params *params,
  169. struct snd_soc_dai *dai);
  170. static int lpass_cdc_wsa2_macro_get_channel_map(struct snd_soc_dai *dai,
  171. unsigned int *tx_num, unsigned int *tx_slot,
  172. unsigned int *rx_num, unsigned int *rx_slot);
  173. static int lpass_cdc_wsa2_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream);
  174. #define LPASS_CDC_WSA2_MACRO_VTH_TO_REG(vth) ((vth) == 0 ? 255 : (vth))
  175. /* Hold instance to soundwire platform device */
  176. struct lpass_cdc_wsa2_macro_swr_ctrl_data {
  177. struct platform_device *wsa2_swr_pdev;
  178. };
  179. static int lpass_cdc_wsa2_macro_enable_vi_decimator(struct snd_soc_component *component);
  180. #define LPASS_CDC_WSA2_MACRO_SET_VOLUME_TLV(xname, xreg, xmin, xmax, tlv_array) \
  181. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  182. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ | \
  183. SNDRV_CTL_ELEM_ACCESS_READWRITE, \
  184. .tlv.p = (tlv_array), \
  185. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  186. .put = lpass_cdc_wsa2_macro_set_digital_volume, \
  187. .private_value = (unsigned long)&(struct soc_mixer_control) \
  188. {.reg = xreg, .rreg = xreg, \
  189. .min = xmin, .max = xmax, \
  190. .sign_bit = 7,} }
  191. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data {
  192. void *handle; /* holds codec private data */
  193. int (*read)(void *handle, int reg);
  194. int (*write)(void *handle, int reg, int val);
  195. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  196. int (*clk)(void *handle, bool enable);
  197. int (*core_vote)(void *handle, bool enable);
  198. int (*handle_irq)(void *handle,
  199. irqreturn_t (*swrm_irq_handler)(int irq,
  200. void *data),
  201. void *swrm_handle,
  202. int action);
  203. };
  204. enum {
  205. LPASS_CDC_WSA2_MACRO_AIF_INVALID = 0,
  206. LPASS_CDC_WSA2_MACRO_AIF1_PB,
  207. LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB,
  208. LPASS_CDC_WSA2_MACRO_AIF_VI,
  209. LPASS_CDC_WSA2_MACRO_AIF_ECHO,
  210. LPASS_CDC_WSA2_MACRO_AIF_CPS,
  211. LPASS_CDC_WSA2_MACRO_MAX_DAIS,
  212. };
  213. #define LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX 3
  214. /*
  215. * @dev: wsa2 macro device pointer
  216. * @comp_enabled: compander enable mixer value set
  217. * @ec_hq: echo HQ enable mixer value set
  218. * @prim_int_users: Users of interpolator
  219. * @wsa2_mclk_users: WSA2 MCLK users count
  220. * @swr_clk_users: SWR clk users count
  221. * @vi_feed_value: VI sense mask
  222. * @mclk_lock: to lock mclk operations
  223. * @swr_clk_lock: to lock swr master clock operations
  224. * @swr_ctrl_data: SoundWire data structure
  225. * @swr_plat_data: Soundwire platform data
  226. * @lpass_cdc_wsa2_macro_add_child_devices_work: work for adding child devices
  227. * @wsa2_swr_gpio_p: used by pinctrl API
  228. * @component: codec handle
  229. * @rx_0_count: RX0 interpolation users
  230. * @rx_1_count: RX1 interpolation users
  231. * @active_ch_mask: channel mask for all AIF DAIs
  232. * @active_ch_cnt: channel count of all AIF DAIs
  233. * @rx_port_value: mixer ctl value of WSA2 RX MUXes
  234. * @wsa2_io_base: Base address of WSA2 macro addr space
  235. * @wsa2_sys_gain System gain value, see wsa2 driver
  236. * @wsa2_bat_cfg Battery Configuration value, see wsa2 driver
  237. * @wsa2_rload Resistor load value for WSA2 Speaker, see wsa2 driver
  238. */
  239. struct lpass_cdc_wsa2_macro_priv {
  240. struct device *dev;
  241. int comp_enabled[LPASS_CDC_WSA2_MACRO_COMP_MAX];
  242. int comp_mode[LPASS_CDC_WSA2_MACRO_COMP_MAX];
  243. int ec_hq[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  244. u16 prim_int_users[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  245. u16 wsa2_mclk_users;
  246. u16 swr_clk_users;
  247. bool dapm_mclk_enable;
  248. bool reset_swr;
  249. unsigned int vi_feed_value;
  250. struct mutex mclk_lock;
  251. struct mutex swr_clk_lock;
  252. struct lpass_cdc_wsa2_macro_swr_ctrl_data *swr_ctrl_data;
  253. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data swr_plat_data;
  254. struct work_struct lpass_cdc_wsa2_macro_add_child_devices_work;
  255. struct device_node *wsa2_swr_gpio_p;
  256. struct snd_soc_component *component;
  257. int rx_0_count;
  258. int rx_1_count;
  259. unsigned long active_ch_mask[LPASS_CDC_WSA2_MACRO_MAX_DAIS];
  260. unsigned long active_ch_cnt[LPASS_CDC_WSA2_MACRO_MAX_DAIS];
  261. u16 bit_width[LPASS_CDC_WSA2_MACRO_MAX_DAIS];
  262. int rx_port_value[LPASS_CDC_WSA2_MACRO_RX_MAX];
  263. char __iomem *wsa2_io_base;
  264. struct platform_device *pdev_child_devices
  265. [LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX];
  266. int child_count;
  267. int wsa2_spkrrecv;
  268. int spkr_gain_offset;
  269. int spkr_mode;
  270. int is_softclip_on[LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX];
  271. int softclip_clk_users[LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX];
  272. char __iomem *mclk_mode_muxsel;
  273. u16 default_clk_id;
  274. u32 pcm_rate_vi;
  275. int wsa2_digital_mute_status[LPASS_CDC_WSA2_MACRO_RX_MAX];
  276. u8 rx0_origin_gain;
  277. u8 rx1_origin_gain;
  278. struct thermal_cooling_device *tcdev;
  279. uint32_t thermal_cur_state;
  280. uint32_t thermal_max_state;
  281. struct work_struct lpass_cdc_wsa2_macro_cooling_work;
  282. bool pbr_enable;
  283. u32 wsa2_sys_gain[2 * (LPASS_CDC_WSA2_MACRO_RX1 + 1)];
  284. u32 wsa2_bat_cfg[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  285. u32 wsa2_rload[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  286. u8 idle_detect_en;
  287. int noise_gate_mode;
  288. bool pre_dev_up;
  289. int pbr_clk_users;
  290. };
  291. static struct snd_soc_dai_driver lpass_cdc_wsa2_macro_dai[];
  292. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  293. static const char *const rx_text[] = {
  294. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4",
  295. "RX5", "RX6", "RX7", "RX8", "DEC0", "DEC1"
  296. };
  297. static const char *const rx_mix_text[] = {
  298. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4", "RX5", "RX6", "RX7", "RX8"
  299. };
  300. static const char *const rx_mix_ec_text[] = {
  301. "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
  302. };
  303. static const char *const rx_mux_text[] = {
  304. "ZERO", "AIF1_PB", "AIF_MIX1_PB"
  305. };
  306. static const char *const rx_sidetone_mix_text[] = {
  307. "ZERO", "SRC0"
  308. };
  309. static const char * const lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_text[] = {
  310. "OFF", "ON"
  311. };
  312. static const char * const lpass_cdc_wsa2_macro_comp_mode_text[] = {
  313. "G_21_DB", "G_19P5_DB", "G_18_DB", "G_16P5_DB", "G_15_DB",
  314. "G_13P5_DB", "G_12_DB", "G_10P5_DB", "G_9_DB"
  315. };
  316. static const struct snd_kcontrol_new wsa2_int0_vbat_mix_switch[] = {
  317. SOC_DAPM_SINGLE("WSA2 RX0 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  318. };
  319. static const struct snd_kcontrol_new wsa2_int1_vbat_mix_switch[] = {
  320. SOC_DAPM_SINGLE("WSA2 RX1 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  321. };
  322. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_enum,
  323. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_text);
  324. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa2_macro_comp_mode_enum,
  325. lpass_cdc_wsa2_macro_comp_mode_text);
  326. /* RX INT0 */
  327. static const struct soc_enum rx0_prim_inp0_chain_enum =
  328. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0,
  329. 0, 12, rx_text);
  330. static const struct soc_enum rx0_prim_inp1_chain_enum =
  331. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0,
  332. 3, 12, rx_text);
  333. static const struct soc_enum rx0_prim_inp2_chain_enum =
  334. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1,
  335. 3, 12, rx_text);
  336. static const struct soc_enum rx0_mix_chain_enum =
  337. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1,
  338. 0, 10, rx_mix_text);
  339. static const struct soc_enum rx0_sidetone_mix_enum =
  340. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 2, rx_sidetone_mix_text);
  341. static const struct snd_kcontrol_new rx0_prim_inp0_mux =
  342. SOC_DAPM_ENUM("WSA2_RX0 INP0 Mux", rx0_prim_inp0_chain_enum);
  343. static const struct snd_kcontrol_new rx0_prim_inp1_mux =
  344. SOC_DAPM_ENUM("WSA2_RX0 INP1 Mux", rx0_prim_inp1_chain_enum);
  345. static const struct snd_kcontrol_new rx0_prim_inp2_mux =
  346. SOC_DAPM_ENUM("WSA2_RX0 INP2 Mux", rx0_prim_inp2_chain_enum);
  347. static const struct snd_kcontrol_new rx0_mix_mux =
  348. SOC_DAPM_ENUM("WSA2_RX0 MIX Mux", rx0_mix_chain_enum);
  349. static const struct snd_kcontrol_new rx0_sidetone_mix_mux =
  350. SOC_DAPM_ENUM("WSA2_RX0 SIDETONE MIX Mux", rx0_sidetone_mix_enum);
  351. /* RX INT1 */
  352. static const struct soc_enum rx1_prim_inp0_chain_enum =
  353. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG0,
  354. 0, 12, rx_text);
  355. static const struct soc_enum rx1_prim_inp1_chain_enum =
  356. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG0,
  357. 3, 12, rx_text);
  358. static const struct soc_enum rx1_prim_inp2_chain_enum =
  359. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG1,
  360. 3, 12, rx_text);
  361. static const struct soc_enum rx1_mix_chain_enum =
  362. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG1,
  363. 0, 10, rx_mix_text);
  364. static const struct snd_kcontrol_new rx1_prim_inp0_mux =
  365. SOC_DAPM_ENUM("WSA2_RX1 INP0 Mux", rx1_prim_inp0_chain_enum);
  366. static const struct snd_kcontrol_new rx1_prim_inp1_mux =
  367. SOC_DAPM_ENUM("WSA2_RX1 INP1 Mux", rx1_prim_inp1_chain_enum);
  368. static const struct snd_kcontrol_new rx1_prim_inp2_mux =
  369. SOC_DAPM_ENUM("WSA2_RX1 INP2 Mux", rx1_prim_inp2_chain_enum);
  370. static const struct snd_kcontrol_new rx1_mix_mux =
  371. SOC_DAPM_ENUM("WSA2_RX1 MIX Mux", rx1_mix_chain_enum);
  372. static const struct soc_enum rx_mix_ec0_enum =
  373. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  374. 0, 3, rx_mix_ec_text);
  375. static const struct soc_enum rx_mix_ec1_enum =
  376. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  377. 3, 3, rx_mix_ec_text);
  378. static const struct snd_kcontrol_new rx_mix_ec0_mux =
  379. SOC_DAPM_ENUM("WSA2 RX_MIX EC0_Mux", rx_mix_ec0_enum);
  380. static const struct snd_kcontrol_new rx_mix_ec1_mux =
  381. SOC_DAPM_ENUM("WSA2 RX_MIX EC1_Mux", rx_mix_ec1_enum);
  382. static struct snd_soc_dai_ops lpass_cdc_wsa2_macro_dai_ops = {
  383. .hw_params = lpass_cdc_wsa2_macro_hw_params,
  384. .get_channel_map = lpass_cdc_wsa2_macro_get_channel_map,
  385. .mute_stream = lpass_cdc_wsa2_macro_mute_stream,
  386. };
  387. static struct snd_soc_dai_driver lpass_cdc_wsa2_macro_dai[] = {
  388. {
  389. .name = "wsa2_macro_rx1",
  390. .id = LPASS_CDC_WSA2_MACRO_AIF1_PB,
  391. .playback = {
  392. .stream_name = "WSA2_AIF1 Playback",
  393. .rates = LPASS_CDC_WSA2_MACRO_RX_RATES,
  394. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  395. .rate_max = 384000,
  396. .rate_min = 8000,
  397. .channels_min = 1,
  398. .channels_max = 2,
  399. },
  400. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  401. },
  402. {
  403. .name = "wsa2_macro_rx_mix",
  404. .id = LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB,
  405. .playback = {
  406. .stream_name = "WSA2_AIF_MIX1 Playback",
  407. .rates = LPASS_CDC_WSA2_MACRO_RX_MIX_RATES,
  408. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  409. .rate_max = 192000,
  410. .rate_min = 48000,
  411. .channels_min = 1,
  412. .channels_max = 2,
  413. },
  414. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  415. },
  416. {
  417. .name = "wsa2_macro_vifeedback",
  418. .id = LPASS_CDC_WSA2_MACRO_AIF_VI,
  419. .capture = {
  420. .stream_name = "WSA2_AIF_VI Capture",
  421. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  422. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  423. .rate_max = 48000,
  424. .rate_min = 8000,
  425. .channels_min = 1,
  426. .channels_max = 4,
  427. },
  428. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  429. },
  430. {
  431. .name = "wsa2_macro_echo",
  432. .id = LPASS_CDC_WSA2_MACRO_AIF_ECHO,
  433. .capture = {
  434. .stream_name = "WSA2_AIF_ECHO Capture",
  435. .rates = LPASS_CDC_WSA2_MACRO_ECHO_RATES,
  436. .formats = LPASS_CDC_WSA2_MACRO_ECHO_FORMATS,
  437. .rate_max = 48000,
  438. .rate_min = 8000,
  439. .channels_min = 1,
  440. .channels_max = 2,
  441. },
  442. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  443. },
  444. {
  445. .name = "wsa2_macro_cpsfeedback",
  446. .id = LPASS_CDC_WSA2_MACRO_AIF_CPS,
  447. .capture = {
  448. .stream_name = "WSA2_AIF_CPS Capture",
  449. .rates = LPASS_CDC_WSA2_MACRO_CPS_RATES,
  450. .formats = LPASS_CDC_WSA2_MACRO_CPS_FORMATS,
  451. .rate_max = 48000,
  452. .rate_min = 48000,
  453. .channels_min = 1,
  454. .channels_max = 2,
  455. },
  456. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  457. },
  458. };
  459. static bool lpass_cdc_wsa2_macro_get_data(struct snd_soc_component *component,
  460. struct device **wsa2_dev,
  461. struct lpass_cdc_wsa2_macro_priv **wsa2_priv,
  462. const char *func_name)
  463. {
  464. *wsa2_dev = lpass_cdc_get_device_ptr(component->dev,
  465. WSA2_MACRO);
  466. if (!(*wsa2_dev)) {
  467. dev_err_ratelimited(component->dev,
  468. "%s: null device for macro!\n", func_name);
  469. return false;
  470. }
  471. *wsa2_priv = dev_get_drvdata((*wsa2_dev));
  472. if (!(*wsa2_priv) || !(*wsa2_priv)->component) {
  473. dev_err_ratelimited(component->dev,
  474. "%s: priv is null for macro!\n", func_name);
  475. return false;
  476. }
  477. return true;
  478. }
  479. static int lpass_cdc_wsa2_macro_set_port_map(struct snd_soc_component *component,
  480. u32 usecase, u32 size, void *data)
  481. {
  482. struct device *wsa2_dev = NULL;
  483. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  484. struct swrm_port_config port_cfg;
  485. int ret = 0;
  486. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  487. return -EINVAL;
  488. memset(&port_cfg, 0, sizeof(port_cfg));
  489. port_cfg.uc = usecase;
  490. port_cfg.size = size;
  491. port_cfg.params = data;
  492. if (wsa2_priv->swr_ctrl_data)
  493. ret = swrm_wcd_notify(
  494. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  495. SWR_SET_PORT_MAP, &port_cfg);
  496. return ret;
  497. }
  498. static int lpass_cdc_wsa2_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  499. u8 int_prim_fs_rate_reg_val,
  500. u32 sample_rate)
  501. {
  502. u8 int_1_mix1_inp;
  503. u32 j, port;
  504. u16 int_mux_cfg0, int_mux_cfg1;
  505. u16 int_fs_reg;
  506. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  507. u8 inp0_sel, inp1_sel, inp2_sel;
  508. struct snd_soc_component *component = dai->component;
  509. struct device *wsa2_dev = NULL;
  510. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  511. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  512. return -EINVAL;
  513. for_each_set_bit(port, &wsa2_priv->active_ch_mask[dai->id],
  514. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  515. int_1_mix1_inp = port;
  516. if ((int_1_mix1_inp < LPASS_CDC_WSA2_MACRO_RX0) ||
  517. (int_1_mix1_inp > LPASS_CDC_WSA2_MACRO_RX_MIX1)) {
  518. dev_err_ratelimited(wsa2_dev,
  519. "%s: Invalid RX port, Dai ID is %d\n",
  520. __func__, dai->id);
  521. return -EINVAL;
  522. }
  523. int_mux_cfg0 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0;
  524. /*
  525. * Loop through all interpolator MUX inputs and find out
  526. * to which interpolator input, the cdc_dma rx port
  527. * is connected
  528. */
  529. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  530. int_mux_cfg1 = int_mux_cfg0 + LPASS_CDC_WSA2_MACRO_MUX_CFG1_OFFSET;
  531. int_mux_cfg0_val = snd_soc_component_read(component,
  532. int_mux_cfg0);
  533. int_mux_cfg1_val = snd_soc_component_read(component,
  534. int_mux_cfg1);
  535. inp0_sel = int_mux_cfg0_val & LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  536. inp1_sel = (int_mux_cfg0_val >>
  537. LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT) &
  538. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  539. inp2_sel = (int_mux_cfg1_val >>
  540. LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT) &
  541. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  542. if ((inp0_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  543. (inp1_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  544. (inp2_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0)) {
  545. int_fs_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  546. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * j;
  547. dev_dbg(wsa2_dev,
  548. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  549. __func__, dai->id, j);
  550. dev_dbg(wsa2_dev,
  551. "%s: set INT%u_1 sample rate to %u\n",
  552. __func__, j, sample_rate);
  553. /* sample_rate is in Hz */
  554. snd_soc_component_update_bits(component,
  555. int_fs_reg,
  556. LPASS_CDC_WSA2_MACRO_FS_RATE_MASK,
  557. int_prim_fs_rate_reg_val);
  558. }
  559. int_mux_cfg0 += LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET;
  560. }
  561. }
  562. return 0;
  563. }
  564. static int lpass_cdc_wsa2_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  565. u8 int_mix_fs_rate_reg_val,
  566. u32 sample_rate)
  567. {
  568. u8 int_2_inp;
  569. u32 j, port;
  570. u16 int_mux_cfg1, int_fs_reg;
  571. u8 int_mux_cfg1_val;
  572. struct snd_soc_component *component = dai->component;
  573. struct device *wsa2_dev = NULL;
  574. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  575. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  576. return -EINVAL;
  577. for_each_set_bit(port, &wsa2_priv->active_ch_mask[dai->id],
  578. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  579. int_2_inp = port;
  580. if ((int_2_inp < LPASS_CDC_WSA2_MACRO_RX0) ||
  581. (int_2_inp > LPASS_CDC_WSA2_MACRO_RX_MIX1)) {
  582. dev_err_ratelimited(wsa2_dev,
  583. "%s: Invalid RX port, Dai ID is %d\n",
  584. __func__, dai->id);
  585. return -EINVAL;
  586. }
  587. int_mux_cfg1 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1;
  588. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  589. int_mux_cfg1_val = snd_soc_component_read(component,
  590. int_mux_cfg1) &
  591. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  592. if (int_mux_cfg1_val == int_2_inp +
  593. INTn_2_INP_SEL_RX0) {
  594. int_fs_reg =
  595. LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL +
  596. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * j;
  597. dev_dbg(wsa2_dev,
  598. "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  599. __func__, dai->id, j);
  600. dev_dbg(wsa2_dev,
  601. "%s: set INT%u_2 sample rate to %u\n",
  602. __func__, j, sample_rate);
  603. snd_soc_component_update_bits(component,
  604. int_fs_reg,
  605. LPASS_CDC_WSA2_MACRO_FS_RATE_MASK,
  606. int_mix_fs_rate_reg_val);
  607. }
  608. int_mux_cfg1 += LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET;
  609. }
  610. }
  611. return 0;
  612. }
  613. static int lpass_cdc_wsa2_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  614. u32 sample_rate)
  615. {
  616. int rate_val = 0;
  617. int i, ret;
  618. /* set mixing path rate */
  619. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  620. if (sample_rate ==
  621. int_mix_sample_rate_val[i].sample_rate) {
  622. rate_val =
  623. int_mix_sample_rate_val[i].rate_val;
  624. break;
  625. }
  626. }
  627. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  628. (rate_val < 0))
  629. goto prim_rate;
  630. ret = lpass_cdc_wsa2_macro_set_mix_interpolator_rate(dai,
  631. (u8) rate_val, sample_rate);
  632. prim_rate:
  633. /* set primary path sample rate */
  634. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  635. if (sample_rate ==
  636. int_prim_sample_rate_val[i].sample_rate) {
  637. rate_val =
  638. int_prim_sample_rate_val[i].rate_val;
  639. break;
  640. }
  641. }
  642. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  643. (rate_val < 0))
  644. return -EINVAL;
  645. ret = lpass_cdc_wsa2_macro_set_prim_interpolator_rate(dai,
  646. (u8) rate_val, sample_rate);
  647. return ret;
  648. }
  649. static int lpass_cdc_wsa2_macro_hw_params(struct snd_pcm_substream *substream,
  650. struct snd_pcm_hw_params *params,
  651. struct snd_soc_dai *dai)
  652. {
  653. struct snd_soc_component *component = dai->component;
  654. int ret;
  655. struct device *wsa2_dev = NULL;
  656. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  657. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  658. return -EINVAL;
  659. wsa2_priv = dev_get_drvdata(wsa2_dev);
  660. if (!wsa2_priv)
  661. return -EINVAL;
  662. dev_dbg(component->dev,
  663. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  664. dai->name, dai->id, params_rate(params),
  665. params_channels(params));
  666. switch (substream->stream) {
  667. case SNDRV_PCM_STREAM_PLAYBACK:
  668. ret = lpass_cdc_wsa2_macro_set_interpolator_rate(dai, params_rate(params));
  669. if (ret) {
  670. dev_err_ratelimited(component->dev,
  671. "%s: cannot set sample rate: %u\n",
  672. __func__, params_rate(params));
  673. return ret;
  674. }
  675. switch (params_width(params)) {
  676. case 16:
  677. wsa2_priv->bit_width[dai->id] = 16;
  678. break;
  679. case 24:
  680. wsa2_priv->bit_width[dai->id] = 24;
  681. break;
  682. case 32:
  683. wsa2_priv->bit_width[dai->id] = 32;
  684. break;
  685. default:
  686. dev_err_ratelimited(component->dev, "%s: Invalid format 0x%x\n",
  687. __func__, params_width(params));
  688. return -EINVAL;
  689. }
  690. break;
  691. case SNDRV_PCM_STREAM_CAPTURE:
  692. if (dai->id == LPASS_CDC_WSA2_MACRO_AIF_VI)
  693. wsa2_priv->pcm_rate_vi = params_rate(params);
  694. switch (params_width(params)) {
  695. case 16:
  696. wsa2_priv->bit_width[dai->id] = 16;
  697. break;
  698. case 24:
  699. wsa2_priv->bit_width[dai->id] = 24;
  700. break;
  701. case 32:
  702. wsa2_priv->bit_width[dai->id] = 32;
  703. break;
  704. default:
  705. dev_err_ratelimited(component->dev, "%s: Invalid format 0x%x\n",
  706. __func__, params_width(params));
  707. return -EINVAL;
  708. }
  709. break;
  710. default:
  711. break;
  712. }
  713. return 0;
  714. }
  715. static int lpass_cdc_wsa2_macro_get_channel_map(struct snd_soc_dai *dai,
  716. unsigned int *tx_num, unsigned int *tx_slot,
  717. unsigned int *rx_num, unsigned int *rx_slot)
  718. {
  719. struct snd_soc_component *component = dai->component;
  720. struct device *wsa2_dev = NULL;
  721. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  722. u16 val = 0, mask = 0, cnt = 0, temp = 0;
  723. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  724. return -EINVAL;
  725. wsa2_priv = dev_get_drvdata(wsa2_dev);
  726. if (!wsa2_priv)
  727. return -EINVAL;
  728. switch (dai->id) {
  729. case LPASS_CDC_WSA2_MACRO_AIF_VI:
  730. for_each_set_bit(temp, &wsa2_priv->active_ch_mask[dai->id],
  731. LPASS_CDC_WSA2_MACRO_TX_MAX) {
  732. mask |= (1 << temp);
  733. if (++cnt == LPASS_CDC_WSA2_MACRO_MAX_DMA_CH_PER_PORT)
  734. break;
  735. }
  736. if (mask & 0x30)
  737. mask = mask >> 0x4;
  738. if (mask & 0x03)
  739. mask = mask << 0x2;
  740. *tx_slot = mask;
  741. *tx_num = cnt;
  742. break;
  743. case LPASS_CDC_WSA2_MACRO_AIF_CPS:
  744. *tx_slot = wsa2_priv->active_ch_mask[dai->id];
  745. *tx_num = wsa2_priv->active_ch_cnt[dai->id];
  746. break;
  747. case LPASS_CDC_WSA2_MACRO_AIF1_PB:
  748. case LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB:
  749. for_each_set_bit(temp, &wsa2_priv->active_ch_mask[dai->id],
  750. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  751. mask |= (1 << temp);
  752. if (++cnt == LPASS_CDC_WSA2_MACRO_MAX_DMA_CH_PER_PORT)
  753. break;
  754. }
  755. if (mask & 0x30)
  756. mask = mask >> 0x4;
  757. if (mask & 0x03)
  758. mask = mask << 0x2;
  759. *rx_slot = mask;
  760. *rx_num = cnt;
  761. break;
  762. case LPASS_CDC_WSA2_MACRO_AIF_ECHO:
  763. val = snd_soc_component_read(component,
  764. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0);
  765. if (val & LPASS_CDC_WSA2_MACRO_EC_MIX_TX1_MASK) {
  766. mask |= 0x2;
  767. cnt++;
  768. }
  769. if (val & LPASS_CDC_WSA2_MACRO_EC_MIX_TX0_MASK) {
  770. mask |= 0x1;
  771. cnt++;
  772. }
  773. *tx_slot = mask;
  774. *tx_num = cnt;
  775. break;
  776. default:
  777. dev_err_ratelimited(wsa2_dev, "%s: Invalid AIF\n", __func__);
  778. break;
  779. }
  780. return 0;
  781. }
  782. static void lpass_cdc_wsa2_unmute_interpolator(struct snd_soc_dai *dai)
  783. {
  784. struct snd_soc_component *component = dai->component;
  785. uint16_t j = 0, reg = 0, mix_reg = 0;
  786. switch (dai->id) {
  787. case LPASS_CDC_WSA2_MACRO_AIF1_PB:
  788. case LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB:
  789. for (j = 0; j < NUM_INTERPOLATORS; ++j) {
  790. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  791. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  792. mix_reg = LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL +
  793. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  794. snd_soc_component_update_bits(component, reg, 0x10, 0x00);
  795. snd_soc_component_update_bits(component, mix_reg, 0x10, 0x00);
  796. }
  797. }
  798. }
  799. static int lpass_cdc_wsa2_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
  800. {
  801. struct snd_soc_component *component = dai->component;
  802. struct device *wsa2_dev = NULL;
  803. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  804. bool adie_lb = false;
  805. if (mute)
  806. return 0;
  807. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  808. return -EINVAL;
  809. switch (dai->id) {
  810. case LPASS_CDC_WSA2_MACRO_AIF1_PB:
  811. case LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB:
  812. lpass_cdc_wsa_pa_on(wsa2_dev, adie_lb);
  813. lpass_cdc_wsa2_unmute_interpolator(dai);
  814. lpass_cdc_wsa2_macro_enable_vi_decimator(component);
  815. break;
  816. default:
  817. break;
  818. }
  819. return 0;
  820. }
  821. static int lpass_cdc_wsa2_macro_mclk_enable(
  822. struct lpass_cdc_wsa2_macro_priv *wsa2_priv,
  823. bool mclk_enable, bool dapm)
  824. {
  825. struct regmap *regmap = dev_get_regmap(wsa2_priv->dev->parent, NULL);
  826. int ret = 0;
  827. if (regmap == NULL) {
  828. dev_err_ratelimited(wsa2_priv->dev, "%s: regmap is NULL\n", __func__);
  829. return -EINVAL;
  830. }
  831. dev_dbg(wsa2_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  832. __func__, mclk_enable, dapm, wsa2_priv->wsa2_mclk_users);
  833. mutex_lock(&wsa2_priv->mclk_lock);
  834. if (mclk_enable) {
  835. if (wsa2_priv->wsa2_mclk_users == 0) {
  836. ret = lpass_cdc_clk_rsc_request_clock(wsa2_priv->dev,
  837. wsa2_priv->default_clk_id,
  838. wsa2_priv->default_clk_id,
  839. true);
  840. if (ret < 0) {
  841. dev_err_ratelimited(wsa2_priv->dev,
  842. "%s: wsa2 request clock enable failed\n",
  843. __func__);
  844. goto exit;
  845. }
  846. lpass_cdc_clk_rsc_fs_gen_request(wsa2_priv->dev,
  847. true);
  848. regcache_mark_dirty(regmap);
  849. regcache_sync_region(regmap,
  850. WSA2_START_OFFSET,
  851. WSA2_MAX_OFFSET);
  852. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  853. regmap_update_bits(regmap,
  854. LPASS_CDC_WSA2_TOP_FREQ_MCLK, 0x01, 0x01);
  855. regmap_update_bits(regmap,
  856. LPASS_CDC_WSA2_CLK_RST_CTRL_MCLK_CONTROL,
  857. 0x01, 0x01);
  858. /* Toggle fs_cntr_clr bit*/
  859. regmap_update_bits(regmap,
  860. LPASS_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  861. 0x02, 0x02);
  862. regmap_update_bits(regmap,
  863. LPASS_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  864. 0x02, 0x0);
  865. regmap_update_bits(regmap,
  866. LPASS_CDC_WSA2_CLK_RST_CTRL_FS_CNT_CONTROL,
  867. 0x01, 0x01);
  868. }
  869. wsa2_priv->wsa2_mclk_users++;
  870. } else {
  871. if (wsa2_priv->wsa2_mclk_users <= 0) {
  872. dev_err_ratelimited(wsa2_priv->dev, "%s: clock already disabled\n",
  873. __func__);
  874. wsa2_priv->wsa2_mclk_users = 0;
  875. goto exit;
  876. }
  877. wsa2_priv->wsa2_mclk_users--;
  878. if (wsa2_priv->wsa2_mclk_users == 0) {
  879. regmap_update_bits(regmap,
  880. LPASS_CDC_WSA2_CLK_RST_CTRL_FS_CNT_CONTROL,
  881. 0x01, 0x00);
  882. regmap_update_bits(regmap,
  883. LPASS_CDC_WSA2_CLK_RST_CTRL_MCLK_CONTROL,
  884. 0x01, 0x00);
  885. lpass_cdc_clk_rsc_fs_gen_request(wsa2_priv->dev,
  886. false);
  887. lpass_cdc_clk_rsc_request_clock(wsa2_priv->dev,
  888. wsa2_priv->default_clk_id,
  889. wsa2_priv->default_clk_id,
  890. false);
  891. }
  892. }
  893. exit:
  894. mutex_unlock(&wsa2_priv->mclk_lock);
  895. return ret;
  896. }
  897. static int lpass_cdc_wsa2_macro_mclk_event(struct snd_soc_dapm_widget *w,
  898. struct snd_kcontrol *kcontrol, int event)
  899. {
  900. struct snd_soc_component *component =
  901. snd_soc_dapm_to_component(w->dapm);
  902. int ret = 0;
  903. struct device *wsa2_dev = NULL;
  904. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  905. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  906. return -EINVAL;
  907. dev_dbg(wsa2_dev, "%s: event = %d\n", __func__, event);
  908. switch (event) {
  909. case SND_SOC_DAPM_PRE_PMU:
  910. ret = lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 1, true);
  911. if (ret)
  912. wsa2_priv->dapm_mclk_enable = false;
  913. else
  914. wsa2_priv->dapm_mclk_enable = true;
  915. break;
  916. case SND_SOC_DAPM_POST_PMD:
  917. if (wsa2_priv->dapm_mclk_enable) {
  918. lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 0, true);
  919. wsa2_priv->dapm_mclk_enable = false;
  920. }
  921. break;
  922. default:
  923. dev_err_ratelimited(wsa2_priv->dev,
  924. "%s: invalid DAPM event %d\n", __func__, event);
  925. ret = -EINVAL;
  926. }
  927. return ret;
  928. }
  929. static int lpass_cdc_wsa2_macro_event_handler(struct snd_soc_component *component,
  930. u16 event, u32 data)
  931. {
  932. struct device *wsa2_dev = NULL;
  933. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  934. int ret = 0;
  935. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  936. return -EINVAL;
  937. switch (event) {
  938. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  939. wsa2_priv->pre_dev_up = false;
  940. trace_printk("%s, enter SSR down\n", __func__);
  941. if (wsa2_priv->swr_ctrl_data) {
  942. swrm_wcd_notify(
  943. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  944. SWR_DEVICE_SSR_DOWN, NULL);
  945. }
  946. if ((!pm_runtime_enabled(wsa2_dev) ||
  947. !pm_runtime_suspended(wsa2_dev))) {
  948. ret = lpass_cdc_runtime_suspend(wsa2_dev);
  949. if (!ret) {
  950. pm_runtime_disable(wsa2_dev);
  951. pm_runtime_set_suspended(wsa2_dev);
  952. pm_runtime_enable(wsa2_dev);
  953. }
  954. }
  955. break;
  956. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  957. break;
  958. case LPASS_CDC_MACRO_EVT_SSR_UP:
  959. trace_printk("%s, enter SSR up\n", __func__);
  960. wsa2_priv->pre_dev_up = true;
  961. /* reset swr after ssr/pdr */
  962. wsa2_priv->reset_swr = true;
  963. if (wsa2_priv->swr_ctrl_data)
  964. swrm_wcd_notify(
  965. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  966. SWR_DEVICE_SSR_UP, NULL);
  967. break;
  968. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  969. lpass_cdc_rsc_clk_reset(wsa2_dev, WSA2_CORE_CLK);
  970. lpass_cdc_rsc_clk_reset(wsa2_dev, WSA2_TX_CORE_CLK);
  971. break;
  972. }
  973. return 0;
  974. }
  975. static int lpass_cdc_wsa2_macro_enable_vi_decimator(struct snd_soc_component *component)
  976. {
  977. struct device *wsa2_dev = NULL;
  978. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  979. u8 val = 0x0;
  980. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  981. return -EINVAL;
  982. usleep_range(5000, 5500);
  983. dev_dbg(wsa2_dev, "%s: wsa2_priv->pcm_rate_vi %d\n", __func__, wsa2_priv->pcm_rate_vi);
  984. switch (wsa2_priv->pcm_rate_vi) {
  985. case 48000:
  986. val = 0x04;
  987. break;
  988. case 24000:
  989. val = 0x02;
  990. break;
  991. case 8000:
  992. default:
  993. val = 0x00;
  994. break;
  995. }
  996. if (test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  997. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  998. dev_dbg(wsa2_dev, "%s: spkr1 enabled\n", __func__);
  999. /* Enable V&I sensing */
  1000. snd_soc_component_update_bits(component,
  1001. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1002. 0x20, 0x20);
  1003. snd_soc_component_update_bits(component,
  1004. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1005. 0x20, 0x20);
  1006. snd_soc_component_update_bits(component,
  1007. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1008. 0x0F, val);
  1009. snd_soc_component_update_bits(component,
  1010. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1011. 0x0F, val);
  1012. snd_soc_component_update_bits(component,
  1013. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1014. 0x10, 0x10);
  1015. snd_soc_component_update_bits(component,
  1016. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1017. 0x10, 0x10);
  1018. snd_soc_component_update_bits(component,
  1019. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1020. 0x20, 0x00);
  1021. snd_soc_component_update_bits(component,
  1022. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1023. 0x20, 0x00);
  1024. }
  1025. if (test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  1026. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  1027. dev_dbg(wsa2_dev, "%s: spkr2 enabled\n", __func__);
  1028. /* Enable V&I sensing */
  1029. snd_soc_component_update_bits(component,
  1030. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1031. 0x20, 0x20);
  1032. snd_soc_component_update_bits(component,
  1033. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1034. 0x20, 0x20);
  1035. snd_soc_component_update_bits(component,
  1036. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1037. 0x0F, val);
  1038. snd_soc_component_update_bits(component,
  1039. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1040. 0x0F, val);
  1041. snd_soc_component_update_bits(component,
  1042. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1043. 0x10, 0x10);
  1044. snd_soc_component_update_bits(component,
  1045. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1046. 0x10, 0x10);
  1047. snd_soc_component_update_bits(component,
  1048. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1049. 0x20, 0x00);
  1050. snd_soc_component_update_bits(component,
  1051. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1052. 0x20, 0x00);
  1053. }
  1054. return 0;
  1055. }
  1056. static int lpass_cdc_wsa2_macro_disable_vi_feedback(struct snd_soc_dapm_widget *w,
  1057. struct snd_kcontrol *kcontrol,
  1058. int event)
  1059. {
  1060. struct snd_soc_component *component =
  1061. snd_soc_dapm_to_component(w->dapm);
  1062. struct device *wsa2_dev = NULL;
  1063. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1064. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1065. return -EINVAL;
  1066. switch (event) {
  1067. case SND_SOC_DAPM_POST_PMD:
  1068. if (test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  1069. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  1070. /* Disable V&I sensing */
  1071. snd_soc_component_update_bits(component,
  1072. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1073. 0x20, 0x20);
  1074. snd_soc_component_update_bits(component,
  1075. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1076. 0x20, 0x20);
  1077. dev_dbg(wsa2_dev, "%s: spkr1 disabled\n", __func__);
  1078. snd_soc_component_update_bits(component,
  1079. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1080. 0x10, 0x00);
  1081. snd_soc_component_update_bits(component,
  1082. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1083. 0x10, 0x00);
  1084. snd_soc_component_update_bits(component,
  1085. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1086. 0x20, 0x00);
  1087. snd_soc_component_update_bits(component,
  1088. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1089. 0x20, 0x00);
  1090. }
  1091. if (test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  1092. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  1093. /* Disable V&I sensing */
  1094. dev_dbg(wsa2_dev, "%s: spkr2 disabled\n", __func__);
  1095. snd_soc_component_update_bits(component,
  1096. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1097. 0x20, 0x20);
  1098. snd_soc_component_update_bits(component,
  1099. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1100. 0x20, 0x20);
  1101. snd_soc_component_update_bits(component,
  1102. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1103. 0x10, 0x00);
  1104. snd_soc_component_update_bits(component,
  1105. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1106. 0x10, 0x00);
  1107. snd_soc_component_update_bits(component,
  1108. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1109. 0x20, 0x00);
  1110. snd_soc_component_update_bits(component,
  1111. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1112. 0x20, 0x00);
  1113. }
  1114. break;
  1115. }
  1116. return 0;
  1117. }
  1118. static void lpass_cdc_wsa2_macro_hd2_control(struct snd_soc_component *component,
  1119. u16 reg, int event)
  1120. {
  1121. u16 hd2_scale_reg;
  1122. u16 hd2_enable_reg = 0;
  1123. if (reg == LPASS_CDC_WSA2_RX0_RX_PATH_CTL) {
  1124. hd2_scale_reg = LPASS_CDC_WSA2_RX0_RX_PATH_SEC3;
  1125. hd2_enable_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG0;
  1126. }
  1127. if (reg == LPASS_CDC_WSA2_RX1_RX_PATH_CTL) {
  1128. hd2_scale_reg = LPASS_CDC_WSA2_RX1_RX_PATH_SEC3;
  1129. hd2_enable_reg = LPASS_CDC_WSA2_RX1_RX_PATH_CFG0;
  1130. }
  1131. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1132. snd_soc_component_update_bits(component, hd2_scale_reg,
  1133. 0x3C, 0x10);
  1134. snd_soc_component_update_bits(component, hd2_scale_reg,
  1135. 0x03, 0x01);
  1136. snd_soc_component_update_bits(component, hd2_enable_reg,
  1137. 0x04, 0x04);
  1138. }
  1139. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1140. snd_soc_component_update_bits(component, hd2_enable_reg,
  1141. 0x04, 0x00);
  1142. snd_soc_component_update_bits(component, hd2_scale_reg,
  1143. 0x03, 0x00);
  1144. snd_soc_component_update_bits(component, hd2_scale_reg,
  1145. 0x3C, 0x00);
  1146. }
  1147. }
  1148. static int lpass_cdc_wsa2_macro_enable_swr(struct snd_soc_dapm_widget *w,
  1149. struct snd_kcontrol *kcontrol, int event)
  1150. {
  1151. struct snd_soc_component *component =
  1152. snd_soc_dapm_to_component(w->dapm);
  1153. int ch_cnt;
  1154. struct device *wsa2_dev = NULL;
  1155. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1156. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1157. return -EINVAL;
  1158. switch (event) {
  1159. case SND_SOC_DAPM_PRE_PMU:
  1160. if (!(strnstr(w->name, "RX0", sizeof("WSA2_RX0"))) &&
  1161. !wsa2_priv->rx_0_count)
  1162. wsa2_priv->rx_0_count++;
  1163. if (!(strnstr(w->name, "RX1", sizeof("WSA2_RX1"))) &&
  1164. !wsa2_priv->rx_1_count)
  1165. wsa2_priv->rx_1_count++;
  1166. ch_cnt = wsa2_priv->rx_0_count + wsa2_priv->rx_1_count;
  1167. if (wsa2_priv->swr_ctrl_data) {
  1168. swrm_wcd_notify(
  1169. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  1170. SWR_DEVICE_UP, NULL);
  1171. }
  1172. break;
  1173. case SND_SOC_DAPM_POST_PMD:
  1174. if (!(strnstr(w->name, "RX0", sizeof("WSA2_RX0"))) &&
  1175. wsa2_priv->rx_0_count)
  1176. wsa2_priv->rx_0_count--;
  1177. if (!(strnstr(w->name, "RX1", sizeof("WSA2_RX1"))) &&
  1178. wsa2_priv->rx_1_count)
  1179. wsa2_priv->rx_1_count--;
  1180. ch_cnt = wsa2_priv->rx_0_count + wsa2_priv->rx_1_count;
  1181. break;
  1182. }
  1183. dev_dbg(wsa2_priv->dev, "%s: current swr ch cnt: %d\n",
  1184. __func__, wsa2_priv->rx_0_count + wsa2_priv->rx_1_count);
  1185. return 0;
  1186. }
  1187. static int lpass_cdc_wsa2_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  1188. struct snd_kcontrol *kcontrol, int event)
  1189. {
  1190. struct snd_soc_component *component =
  1191. snd_soc_dapm_to_component(w->dapm);
  1192. u16 gain_reg;
  1193. int offset_val = 0;
  1194. int val = 0;
  1195. uint16_t mix_reg = 0;
  1196. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1197. if (!(strcmp(w->name, "WSA2_RX0 MIX INP"))) {
  1198. gain_reg = LPASS_CDC_WSA2_RX0_RX_VOL_MIX_CTL;
  1199. } else if (!(strcmp(w->name, "WSA2_RX1 MIX INP"))) {
  1200. gain_reg = LPASS_CDC_WSA2_RX1_RX_VOL_MIX_CTL;
  1201. } else {
  1202. dev_err_ratelimited(component->dev, "%s: No gain register avail for %s\n",
  1203. __func__, w->name);
  1204. return 0;
  1205. }
  1206. mix_reg = LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL +
  1207. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * w->shift;
  1208. switch (event) {
  1209. case SND_SOC_DAPM_PRE_PMU:
  1210. snd_soc_component_update_bits(component, mix_reg, 0x40, 0x40);
  1211. usleep_range(500, 510);
  1212. snd_soc_component_update_bits(component, mix_reg, 0x40, 0x00);
  1213. snd_soc_component_update_bits(component,
  1214. mix_reg, 0x20, 0x20);
  1215. lpass_cdc_wsa2_macro_enable_swr(w, kcontrol, event);
  1216. val = snd_soc_component_read(component, gain_reg);
  1217. val += offset_val;
  1218. snd_soc_component_write(component, gain_reg, val);
  1219. break;
  1220. case SND_SOC_DAPM_POST_PMD:
  1221. snd_soc_component_update_bits(component,
  1222. w->reg, 0x20, 0x00);
  1223. lpass_cdc_wsa2_macro_enable_swr(w, kcontrol, event);
  1224. break;
  1225. }
  1226. return 0;
  1227. }
  1228. static int lpass_cdc_wsa2_macro_config_compander(struct snd_soc_component *component,
  1229. int comp, int event)
  1230. {
  1231. u16 comp_ctl0_reg, comp_ctl8_reg, rx_path_cfg0_reg;
  1232. struct device *wsa2_dev = NULL;
  1233. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1234. struct lpass_cdc_comp_setting *comp_settings = NULL;
  1235. u16 mode = 0;
  1236. int sys_gain, bat_cfg, sys_gain_int, upper_gain, lower_gain;
  1237. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1238. return -EINVAL;
  1239. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1240. __func__, event, comp + 1, wsa2_priv->comp_enabled[comp]);
  1241. if (comp >= LPASS_CDC_WSA2_MACRO_COMP_MAX || comp < 0) {
  1242. dev_err(component->dev, "%s: Invalid compander value: %d\n",
  1243. __func__, comp);
  1244. return -EINVAL;
  1245. }
  1246. if (!wsa2_priv->comp_enabled[comp])
  1247. return 0;
  1248. mode = wsa2_priv->comp_mode[comp];
  1249. if (mode >= G_MAX_DB || mode < 0)
  1250. mode = 0;
  1251. comp_ctl0_reg = LPASS_CDC_WSA2_COMPANDER0_CTL0 +
  1252. (comp * LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET);
  1253. comp_ctl8_reg = LPASS_CDC_WSA2_COMPANDER0_CTL8 +
  1254. (comp * LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET);
  1255. rx_path_cfg0_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG0 +
  1256. (comp * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  1257. comp_settings = &comp_setting_table[mode];
  1258. /* If System has battery configuration */
  1259. if (wsa2_priv->wsa2_bat_cfg[comp]) {
  1260. sys_gain = wsa2_priv->wsa2_sys_gain[comp * 2 + wsa2_priv->wsa2_spkrrecv];
  1261. bat_cfg = wsa2_priv->wsa2_bat_cfg[comp];
  1262. /* Convert enum to value and
  1263. * multiply all values by 10 to avoid float
  1264. */
  1265. sys_gain_int = -15 * sys_gain + 210;
  1266. switch (bat_cfg) {
  1267. case CONFIG_1S:
  1268. case EXT_1S:
  1269. if (sys_gain > G_13P5_DB) {
  1270. upper_gain = sys_gain_int + 60;
  1271. lower_gain = 0;
  1272. } else {
  1273. upper_gain = 210;
  1274. lower_gain = 0;
  1275. }
  1276. break;
  1277. case CONFIG_3S:
  1278. case EXT_3S:
  1279. upper_gain = sys_gain_int;
  1280. lower_gain = 75;
  1281. break;
  1282. case EXT_ABOVE_3S:
  1283. upper_gain = sys_gain_int;
  1284. lower_gain = 120;
  1285. break;
  1286. default:
  1287. upper_gain = sys_gain_int;
  1288. lower_gain = 0;
  1289. break;
  1290. }
  1291. /* Truncate after calculation */
  1292. comp_settings->lower_gain_int = (lower_gain * 2) / 10;
  1293. comp_settings->upper_gain_int = (upper_gain * 2) / 10;
  1294. }
  1295. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1296. lpass_cdc_update_compander_setting(component,
  1297. comp_ctl8_reg,
  1298. comp_settings);
  1299. /* Enable Compander Clock */
  1300. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1301. 0x01, 0x01);
  1302. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1303. 0x02, 0x02);
  1304. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1305. 0x02, 0x00);
  1306. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1307. 0x02, 0x02);
  1308. }
  1309. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1310. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1311. 0x04, 0x04);
  1312. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1313. 0x02, 0x00);
  1314. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1315. 0x02, 0x02);
  1316. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1317. 0x02, 0x00);
  1318. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1319. 0x01, 0x00);
  1320. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1321. 0x04, 0x00);
  1322. }
  1323. return 0;
  1324. }
  1325. static void lpass_cdc_wsa2_macro_enable_softclip_clk(struct snd_soc_component *component,
  1326. struct lpass_cdc_wsa2_macro_priv *wsa2_priv,
  1327. int path,
  1328. bool enable)
  1329. {
  1330. u16 softclip_clk_reg = LPASS_CDC_WSA2_SOFTCLIP0_CRC +
  1331. (path * LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET);
  1332. u8 softclip_mux_mask = (1 << path);
  1333. u8 softclip_mux_value = (1 << path);
  1334. dev_dbg(component->dev, "%s: path %d, enable %d\n",
  1335. __func__, path, enable);
  1336. if (enable) {
  1337. if (wsa2_priv->softclip_clk_users[path] == 0) {
  1338. snd_soc_component_update_bits(component,
  1339. softclip_clk_reg, 0x01, 0x01);
  1340. snd_soc_component_update_bits(component,
  1341. LPASS_CDC_WSA2_RX_INP_MUX_SOFTCLIP_CFG0,
  1342. softclip_mux_mask, softclip_mux_value);
  1343. }
  1344. wsa2_priv->softclip_clk_users[path]++;
  1345. } else {
  1346. wsa2_priv->softclip_clk_users[path]--;
  1347. if (wsa2_priv->softclip_clk_users[path] == 0) {
  1348. snd_soc_component_update_bits(component,
  1349. softclip_clk_reg, 0x01, 0x00);
  1350. snd_soc_component_update_bits(component,
  1351. LPASS_CDC_WSA2_RX_INP_MUX_SOFTCLIP_CFG0,
  1352. softclip_mux_mask, 0x00);
  1353. }
  1354. }
  1355. }
  1356. static int lpass_cdc_wsa2_macro_config_softclip(struct snd_soc_component *component,
  1357. int path, int event)
  1358. {
  1359. u16 softclip_ctrl_reg = 0;
  1360. struct device *wsa2_dev = NULL;
  1361. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1362. int softclip_path = 0;
  1363. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1364. return -EINVAL;
  1365. if (path == LPASS_CDC_WSA2_MACRO_COMP1)
  1366. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP0;
  1367. else if (path == LPASS_CDC_WSA2_MACRO_COMP2)
  1368. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP1;
  1369. dev_dbg(component->dev, "%s: event %d path %d, enabled %d\n",
  1370. __func__, event, softclip_path,
  1371. wsa2_priv->is_softclip_on[softclip_path]);
  1372. if (!wsa2_priv->is_softclip_on[softclip_path])
  1373. return 0;
  1374. softclip_ctrl_reg = LPASS_CDC_WSA2_SOFTCLIP0_SOFTCLIP_CTRL +
  1375. (softclip_path * LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET);
  1376. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1377. /* Enable Softclip clock and mux */
  1378. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1379. softclip_path, true);
  1380. /* Enable Softclip control */
  1381. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1382. 0x01, 0x01);
  1383. }
  1384. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1385. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1386. 0x01, 0x00);
  1387. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1388. softclip_path, false);
  1389. }
  1390. return 0;
  1391. }
  1392. static int lpass_cdc_was_macro_config_pbr(struct snd_soc_component *component,
  1393. int path, int event)
  1394. {
  1395. struct device *wsa2_dev = NULL;
  1396. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1397. u16 reg1 = 0, reg2 = 0, reg3 = 0;
  1398. int softclip_path = 0;
  1399. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1400. return -EINVAL;
  1401. if (path == LPASS_CDC_WSA2_MACRO_COMP1) {
  1402. reg1 = LPASS_CDC_WSA2_COMPANDER0_CTL0;
  1403. reg2 = LPASS_CDC_WSA2_RX0_RX_PATH_CFG3;
  1404. reg3 = LPASS_CDC_WSA2_RX0_RX_PATH_CFG1;
  1405. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP0;
  1406. } else if (path == LPASS_CDC_WSA2_MACRO_COMP2) {
  1407. reg1 = LPASS_CDC_WSA2_COMPANDER1_CTL0;
  1408. reg2 = LPASS_CDC_WSA2_RX1_RX_PATH_CFG3;
  1409. reg3 = LPASS_CDC_WSA2_RX1_RX_PATH_CFG1;
  1410. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP1;
  1411. }
  1412. if (!wsa2_priv->pbr_enable || wsa2_priv->wsa2_bat_cfg[path] >= EXT_1S ||
  1413. wsa2_priv->wsa2_sys_gain[path * 2] > G_12_DB ||
  1414. wsa2_priv->wsa2_spkrrecv || !reg1 || !reg2 || !reg3)
  1415. return 0;
  1416. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1417. snd_soc_component_update_bits(component,
  1418. reg1, 0x08, 0x08);
  1419. snd_soc_component_update_bits(component,
  1420. reg2, 0x40, 0x40);
  1421. snd_soc_component_update_bits(component,
  1422. reg3, 0x80, 0x80);
  1423. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1424. softclip_path, true);
  1425. if (wsa2_priv->pbr_clk_users == 0)
  1426. snd_soc_component_update_bits(component,
  1427. LPASS_CDC_WSA2_PBR_PATH_CTL,
  1428. 0x01, 0x01);
  1429. ++wsa2_priv->pbr_clk_users;
  1430. }
  1431. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1432. if (wsa2_priv->pbr_clk_users)
  1433. snd_soc_component_update_bits(component,
  1434. LPASS_CDC_WSA2_PBR_PATH_CTL,
  1435. 0x01, 0x00);
  1436. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1437. softclip_path, false);
  1438. snd_soc_component_update_bits(component,
  1439. reg1, 0x08, 0x00);
  1440. snd_soc_component_update_bits(component,
  1441. reg2, 0x40, 0x00);
  1442. snd_soc_component_update_bits(component,
  1443. reg3, 0x80, 0x00);
  1444. --wsa2_priv->pbr_clk_users;
  1445. if (wsa2_priv->pbr_clk_users < 0)
  1446. wsa2_priv->pbr_clk_users = 0;
  1447. }
  1448. return 0;
  1449. }
  1450. static bool lpass_cdc_wsa2_macro_adie_lb(struct snd_soc_component *component,
  1451. int interp_idx)
  1452. {
  1453. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  1454. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  1455. u8 int_n_inp0 = 0, int_n_inp1 = 0, int_n_inp2 = 0;
  1456. int_mux_cfg0 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0 + interp_idx * 8;
  1457. int_mux_cfg1 = int_mux_cfg0 + 4;
  1458. int_mux_cfg0_val = snd_soc_component_read(component, int_mux_cfg0);
  1459. int_mux_cfg1_val = snd_soc_component_read(component, int_mux_cfg1);
  1460. int_n_inp0 = int_mux_cfg0_val & 0x0F;
  1461. if (int_n_inp0 == INTn_1_INP_SEL_DEC0 ||
  1462. int_n_inp0 == INTn_1_INP_SEL_DEC1)
  1463. return true;
  1464. int_n_inp1 = int_mux_cfg0_val >> 4;
  1465. if (int_n_inp1 == INTn_1_INP_SEL_DEC0 ||
  1466. int_n_inp1 == INTn_1_INP_SEL_DEC1)
  1467. return true;
  1468. int_n_inp2 = int_mux_cfg1_val >> 4;
  1469. if (int_n_inp2 == INTn_1_INP_SEL_DEC0 ||
  1470. int_n_inp2 == INTn_1_INP_SEL_DEC1)
  1471. return true;
  1472. return false;
  1473. }
  1474. static int lpass_cdc_wsa2_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  1475. struct snd_kcontrol *kcontrol,
  1476. int event)
  1477. {
  1478. struct snd_soc_component *component =
  1479. snd_soc_dapm_to_component(w->dapm);
  1480. u16 reg = 0;
  1481. struct device *wsa2_dev = NULL;
  1482. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1483. bool adie_lb = false;
  1484. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1485. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1486. return -EINVAL;
  1487. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  1488. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * w->shift;
  1489. switch (event) {
  1490. case SND_SOC_DAPM_PRE_PMU:
  1491. snd_soc_component_update_bits(component, reg, 0x40, 0x40);
  1492. usleep_range(500, 510);
  1493. snd_soc_component_update_bits(component, reg, 0x40, 0x00);
  1494. snd_soc_component_update_bits(component,
  1495. reg, 0x20, 0x20);
  1496. if (lpass_cdc_wsa2_macro_adie_lb(component, w->shift)) {
  1497. adie_lb = true;
  1498. lpass_cdc_wsa_pa_on(wsa2_dev, adie_lb);
  1499. snd_soc_component_update_bits(component,
  1500. reg, 0x10, 0x00);
  1501. }
  1502. break;
  1503. default:
  1504. break;
  1505. }
  1506. return 0;
  1507. }
  1508. static int lpass_cdc_wsa2_macro_interp_get_primary_reg(u16 reg, u16 *ind)
  1509. {
  1510. u16 prim_int_reg = 0;
  1511. switch (reg) {
  1512. case LPASS_CDC_WSA2_RX0_RX_PATH_CTL:
  1513. case LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL:
  1514. prim_int_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL;
  1515. *ind = 0;
  1516. break;
  1517. case LPASS_CDC_WSA2_RX1_RX_PATH_CTL:
  1518. case LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CTL:
  1519. prim_int_reg = LPASS_CDC_WSA2_RX1_RX_PATH_CTL;
  1520. *ind = 1;
  1521. break;
  1522. }
  1523. return prim_int_reg;
  1524. }
  1525. static int lpass_cdc_wsa2_macro_enable_prim_interpolator(
  1526. struct snd_soc_component *component,
  1527. u16 reg, int event)
  1528. {
  1529. u16 prim_int_reg;
  1530. u16 ind = 0;
  1531. struct device *wsa2_dev = NULL;
  1532. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1533. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1534. return -EINVAL;
  1535. prim_int_reg = lpass_cdc_wsa2_macro_interp_get_primary_reg(reg, &ind);
  1536. switch (event) {
  1537. case SND_SOC_DAPM_PRE_PMU:
  1538. wsa2_priv->prim_int_users[ind]++;
  1539. if (wsa2_priv->prim_int_users[ind] == 1) {
  1540. snd_soc_component_update_bits(component,
  1541. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_CFG3_OFFSET,
  1542. 0x03, 0x03);
  1543. snd_soc_component_update_bits(component, prim_int_reg,
  1544. 0x10, 0x10);
  1545. lpass_cdc_wsa2_macro_hd2_control(component, prim_int_reg, event);
  1546. snd_soc_component_update_bits(component,
  1547. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET,
  1548. 0x1, 0x1);
  1549. }
  1550. if ((reg != prim_int_reg) &&
  1551. ((snd_soc_component_read(
  1552. component, prim_int_reg)) & 0x10))
  1553. snd_soc_component_update_bits(component, reg,
  1554. 0x10, 0x10);
  1555. break;
  1556. case SND_SOC_DAPM_POST_PMD:
  1557. wsa2_priv->prim_int_users[ind]--;
  1558. if (wsa2_priv->prim_int_users[ind] == 0) {
  1559. snd_soc_component_update_bits(component, prim_int_reg,
  1560. 1 << 0x5, 0 << 0x5);
  1561. snd_soc_component_update_bits(component,
  1562. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET,
  1563. 0x1, 0x0);
  1564. snd_soc_component_update_bits(component, prim_int_reg,
  1565. 0x40, 0x40);
  1566. snd_soc_component_update_bits(component, prim_int_reg,
  1567. 0x40, 0x00);
  1568. lpass_cdc_wsa2_macro_hd2_control(component, prim_int_reg, event);
  1569. }
  1570. break;
  1571. }
  1572. dev_dbg(component->dev, "%s: primary interpolator: INT%d, users: %d\n",
  1573. __func__, ind, wsa2_priv->prim_int_users[ind]);
  1574. return 0;
  1575. }
  1576. static void lpass_cdc_macro_idle_detect_control(struct snd_soc_component *component,
  1577. struct lpass_cdc_wsa2_macro_priv *wsa2_priv,
  1578. int interp, int event)
  1579. {
  1580. int reg = 0, mask = 0, val = 0, source_reg = 0;
  1581. u16 mode = 0;
  1582. dev_dbg(component->dev, "%s: Idle_detect_en value: %d\n", __func__,
  1583. wsa2_priv->idle_detect_en);
  1584. if (!wsa2_priv->idle_detect_en)
  1585. return;
  1586. if (interp == LPASS_CDC_WSA2_MACRO_COMP1) {
  1587. source_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG3;
  1588. reg = LPASS_CDC_WSA2_IDLE_DETECT_PATH_CTL;
  1589. mask = 0x01;
  1590. val = 0x01;
  1591. }
  1592. if (interp == LPASS_CDC_WSA2_MACRO_COMP2) {
  1593. source_reg = LPASS_CDC_WSA2_RX1_RX_PATH_CFG3;
  1594. reg = LPASS_CDC_WSA2_IDLE_DETECT_PATH_CTL;
  1595. mask = 0x02;
  1596. val = 0x02;
  1597. }
  1598. mode = wsa2_priv->comp_mode[interp];
  1599. if ((wsa2_priv->noise_gate_mode == NG2 && mode >= G_13P5_DB) ||
  1600. wsa2_priv->noise_gate_mode == IDLE_DETECT || !wsa2_priv->pbr_enable ||
  1601. wsa2_priv->wsa2_spkrrecv) {
  1602. snd_soc_component_update_bits(component, source_reg, 0x80, 0x00);
  1603. dev_dbg(component->dev, "%s: Idle detect source: Legacy\n", __func__);
  1604. } else {
  1605. snd_soc_component_update_bits(component, source_reg, 0x80, 0x80);
  1606. dev_dbg(component->dev, "%s: Idle detect source: PRE-LA\n", __func__);
  1607. }
  1608. if (reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1609. snd_soc_component_update_bits(component, reg, mask, val);
  1610. dev_dbg(component->dev, "%s: Idle detect clks ON\n", __func__);
  1611. }
  1612. if (reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1613. snd_soc_component_update_bits(component, reg, mask, 0x00);
  1614. snd_soc_component_write(component,
  1615. LPASS_CDC_WSA2_IDLE_DETECT_CFG3, 0x0);
  1616. dev_dbg(component->dev, "%s: Idle detect clks OFF\n", __func__);
  1617. }
  1618. }
  1619. static int lpass_cdc_wsa2_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
  1620. struct snd_kcontrol *kcontrol,
  1621. int event)
  1622. {
  1623. struct snd_soc_component *component =
  1624. snd_soc_dapm_to_component(w->dapm);
  1625. struct device *wsa2_dev = NULL;
  1626. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1627. u8 gain = 0;
  1628. u16 reg = 0;
  1629. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1630. return -EINVAL;
  1631. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1632. return -EINVAL;
  1633. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1634. if (!(strcmp(w->name, "WSA2_RX INT0 INTERP"))) {
  1635. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL;
  1636. } else if (!(strcmp(w->name, "WSA2_RX INT1 INTERP"))) {
  1637. reg = LPASS_CDC_WSA2_RX1_RX_PATH_CTL;
  1638. } else {
  1639. dev_err_ratelimited(component->dev, "%s: Interpolator reg not found\n",
  1640. __func__);
  1641. return -EINVAL;
  1642. }
  1643. switch (event) {
  1644. case SND_SOC_DAPM_PRE_PMU:
  1645. /* Reset if needed */
  1646. lpass_cdc_wsa2_macro_enable_prim_interpolator(component, reg, event);
  1647. break;
  1648. case SND_SOC_DAPM_POST_PMU:
  1649. if (!strcmp(w->name, "WSA2_RX INT0 INTERP")) {
  1650. gain = (u8)(wsa2_priv->rx0_origin_gain -
  1651. wsa2_priv->thermal_cur_state);
  1652. if (snd_soc_component_read(wsa2_priv->component,
  1653. LPASS_CDC_WSA2_RX0_RX_VOL_CTL) != gain) {
  1654. snd_soc_component_update_bits(wsa2_priv->component,
  1655. LPASS_CDC_WSA2_RX0_RX_VOL_CTL, 0xFF, gain);
  1656. dev_dbg(wsa2_priv->dev,
  1657. "%s: RX0 current thermal state: %d, "
  1658. "adjusted gain: %#x\n",
  1659. __func__, wsa2_priv->thermal_cur_state, gain);
  1660. }
  1661. }
  1662. if (!strcmp(w->name, "WSA2_RX INT1 INTERP")) {
  1663. gain = (u8)(wsa2_priv->rx1_origin_gain -
  1664. wsa2_priv->thermal_cur_state);
  1665. if (snd_soc_component_read(wsa2_priv->component,
  1666. LPASS_CDC_WSA2_RX1_RX_VOL_CTL) != gain) {
  1667. snd_soc_component_update_bits(wsa2_priv->component,
  1668. LPASS_CDC_WSA2_RX1_RX_VOL_CTL, 0xFF, gain);
  1669. dev_dbg(wsa2_priv->dev,
  1670. "%s: RX1 current thermal state: %d, "
  1671. "adjusted gain: %#x\n",
  1672. __func__, wsa2_priv->thermal_cur_state, gain);
  1673. }
  1674. }
  1675. lpass_cdc_wsa2_macro_config_compander(component, w->shift, event);
  1676. lpass_cdc_macro_idle_detect_control(component, wsa2_priv,
  1677. w->shift, event);
  1678. lpass_cdc_wsa2_macro_config_softclip(component, w->shift, event);
  1679. lpass_cdc_was_macro_config_pbr(component, w->shift, event);
  1680. if (wsa2_priv->wsa2_spkrrecv)
  1681. snd_soc_component_update_bits(component,
  1682. LPASS_CDC_WSA2_RX0_RX_PATH_CFG1,
  1683. 0x08, 0x00);
  1684. break;
  1685. case SND_SOC_DAPM_POST_PMD:
  1686. snd_soc_component_update_bits(component,
  1687. LPASS_CDC_WSA2_RX0_RX_PATH_CFG1, 0x08, 0x08);
  1688. lpass_cdc_wsa2_macro_config_compander(component, w->shift, event);
  1689. lpass_cdc_macro_idle_detect_control(component, wsa2_priv,
  1690. w->shift, event);
  1691. lpass_cdc_wsa2_macro_config_softclip(component, w->shift, event);
  1692. lpass_cdc_was_macro_config_pbr(component, w->shift, event);
  1693. lpass_cdc_wsa2_macro_enable_prim_interpolator(component, reg, event);
  1694. break;
  1695. }
  1696. return 0;
  1697. }
  1698. static int lpass_cdc_wsa2_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
  1699. struct snd_kcontrol *kcontrol,
  1700. int event)
  1701. {
  1702. struct snd_soc_component *component =
  1703. snd_soc_dapm_to_component(w->dapm);
  1704. u16 boost_path_ctl, boost_path_cfg1;
  1705. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1706. if (!strcmp(w->name, "WSA2_RX INT0 CHAIN")) {
  1707. boost_path_ctl = LPASS_CDC_WSA2_BOOST0_BOOST_PATH_CTL;
  1708. boost_path_cfg1 = LPASS_CDC_WSA2_RX0_RX_PATH_CFG1;
  1709. } else if (!strcmp(w->name, "WSA2_RX INT1 CHAIN")) {
  1710. boost_path_ctl = LPASS_CDC_WSA2_BOOST1_BOOST_PATH_CTL;
  1711. boost_path_cfg1 = LPASS_CDC_WSA2_RX1_RX_PATH_CFG1;
  1712. } else {
  1713. dev_err_ratelimited(component->dev, "%s: unknown widget: %s\n",
  1714. __func__, w->name);
  1715. return -EINVAL;
  1716. }
  1717. switch (event) {
  1718. case SND_SOC_DAPM_PRE_PMU:
  1719. snd_soc_component_update_bits(component, boost_path_cfg1,
  1720. 0x01, 0x01);
  1721. snd_soc_component_update_bits(component, boost_path_ctl,
  1722. 0x10, 0x10);
  1723. break;
  1724. case SND_SOC_DAPM_POST_PMU:
  1725. break;
  1726. case SND_SOC_DAPM_POST_PMD:
  1727. snd_soc_component_update_bits(component, boost_path_ctl,
  1728. 0x10, 0x00);
  1729. snd_soc_component_update_bits(component, boost_path_cfg1,
  1730. 0x01, 0x00);
  1731. break;
  1732. }
  1733. return 0;
  1734. }
  1735. static int lpass_cdc_wsa2_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1736. struct snd_kcontrol *kcontrol,
  1737. int event)
  1738. {
  1739. struct snd_soc_component *component =
  1740. snd_soc_dapm_to_component(w->dapm);
  1741. struct device *wsa2_dev = NULL;
  1742. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1743. u16 vbat_path_cfg = 0;
  1744. int softclip_path = 0;
  1745. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1746. return -EINVAL;
  1747. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1748. if (!strcmp(w->name, "WSA2_RX INT0 VBAT")) {
  1749. vbat_path_cfg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG1;
  1750. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP0;
  1751. } else if (!strcmp(w->name, "WSA2_RX INT1 VBAT")) {
  1752. vbat_path_cfg = LPASS_CDC_WSA2_RX1_RX_PATH_CFG1;
  1753. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP1;
  1754. }
  1755. switch (event) {
  1756. case SND_SOC_DAPM_PRE_PMU:
  1757. /* Enable clock for VBAT block */
  1758. snd_soc_component_update_bits(component,
  1759. LPASS_CDC_WSA2_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1760. /* Enable VBAT block */
  1761. snd_soc_component_update_bits(component,
  1762. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x01, 0x01);
  1763. /* Update interpolator with 384K path */
  1764. snd_soc_component_update_bits(component, vbat_path_cfg,
  1765. 0x80, 0x80);
  1766. /* Use attenuation mode */
  1767. snd_soc_component_update_bits(component,
  1768. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x02, 0x00);
  1769. /*
  1770. * BCL block needs softclip clock and mux config to be enabled
  1771. */
  1772. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1773. softclip_path, true);
  1774. /* Enable VBAT at channel level */
  1775. snd_soc_component_update_bits(component, vbat_path_cfg,
  1776. 0x02, 0x02);
  1777. /* Set the ATTK1 gain */
  1778. snd_soc_component_update_bits(component,
  1779. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1780. 0xFF, 0xFF);
  1781. snd_soc_component_update_bits(component,
  1782. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1783. 0xFF, 0x03);
  1784. snd_soc_component_update_bits(component,
  1785. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1786. 0xFF, 0x00);
  1787. /* Set the ATTK2 gain */
  1788. snd_soc_component_update_bits(component,
  1789. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1790. 0xFF, 0xFF);
  1791. snd_soc_component_update_bits(component,
  1792. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1793. 0xFF, 0x03);
  1794. snd_soc_component_update_bits(component,
  1795. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1796. 0xFF, 0x00);
  1797. /* Set the ATTK3 gain */
  1798. snd_soc_component_update_bits(component,
  1799. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1800. 0xFF, 0xFF);
  1801. snd_soc_component_update_bits(component,
  1802. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1803. 0xFF, 0x03);
  1804. snd_soc_component_update_bits(component,
  1805. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1806. 0xFF, 0x00);
  1807. /* Enable CB decode block clock */
  1808. snd_soc_component_update_bits(component,
  1809. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x01);
  1810. /* Enable BCL path */
  1811. snd_soc_component_update_bits(component,
  1812. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x01);
  1813. /* Request for BCL data */
  1814. snd_soc_component_update_bits(component,
  1815. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x01);
  1816. break;
  1817. case SND_SOC_DAPM_POST_PMD:
  1818. snd_soc_component_update_bits(component,
  1819. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x00);
  1820. snd_soc_component_update_bits(component,
  1821. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x00);
  1822. snd_soc_component_update_bits(component,
  1823. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x00);
  1824. snd_soc_component_update_bits(component, vbat_path_cfg,
  1825. 0x80, 0x00);
  1826. snd_soc_component_update_bits(component,
  1827. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  1828. 0x02, 0x02);
  1829. snd_soc_component_update_bits(component, vbat_path_cfg,
  1830. 0x02, 0x00);
  1831. snd_soc_component_update_bits(component,
  1832. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1833. 0xFF, 0x00);
  1834. snd_soc_component_update_bits(component,
  1835. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1836. 0xFF, 0x00);
  1837. snd_soc_component_update_bits(component,
  1838. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1839. 0xFF, 0x00);
  1840. snd_soc_component_update_bits(component,
  1841. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1842. 0xFF, 0x00);
  1843. snd_soc_component_update_bits(component,
  1844. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1845. 0xFF, 0x00);
  1846. snd_soc_component_update_bits(component,
  1847. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1848. 0xFF, 0x00);
  1849. snd_soc_component_update_bits(component,
  1850. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1851. 0xFF, 0x00);
  1852. snd_soc_component_update_bits(component,
  1853. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1854. 0xFF, 0x00);
  1855. snd_soc_component_update_bits(component,
  1856. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1857. 0xFF, 0x00);
  1858. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1859. softclip_path, false);
  1860. snd_soc_component_update_bits(component,
  1861. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x01, 0x00);
  1862. snd_soc_component_update_bits(component,
  1863. LPASS_CDC_WSA2_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1864. break;
  1865. default:
  1866. dev_err_ratelimited(wsa2_dev, "%s: Invalid event %d\n", __func__, event);
  1867. break;
  1868. }
  1869. return 0;
  1870. }
  1871. static int lpass_cdc_wsa2_macro_enable_echo(struct snd_soc_dapm_widget *w,
  1872. struct snd_kcontrol *kcontrol,
  1873. int event)
  1874. {
  1875. struct snd_soc_component *component =
  1876. snd_soc_dapm_to_component(w->dapm);
  1877. struct device *wsa2_dev = NULL;
  1878. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1879. u16 val, ec_tx = 0, ec_hq_reg;
  1880. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1881. return -EINVAL;
  1882. dev_dbg(wsa2_dev, "%s %d %s\n", __func__, event, w->name);
  1883. val = snd_soc_component_read(component,
  1884. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0);
  1885. if (!(strcmp(w->name, "WSA2 RX_MIX EC0_MUX")))
  1886. ec_tx = (val & 0x07) - 1;
  1887. else
  1888. ec_tx = ((val & 0x38) >> 0x3) - 1;
  1889. if (ec_tx < 0 || ec_tx >= (LPASS_CDC_WSA2_MACRO_RX1 + 1)) {
  1890. dev_err_ratelimited(wsa2_dev, "%s: EC mix control not set correctly\n",
  1891. __func__);
  1892. return -EINVAL;
  1893. }
  1894. if (wsa2_priv->ec_hq[ec_tx]) {
  1895. snd_soc_component_update_bits(component,
  1896. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  1897. 0x1 << ec_tx, 0x1 << ec_tx);
  1898. ec_hq_reg = LPASS_CDC_WSA2_EC_HQ0_EC_REF_HQ_PATH_CTL +
  1899. 0x40 * ec_tx;
  1900. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  1901. ec_hq_reg = LPASS_CDC_WSA2_EC_HQ0_EC_REF_HQ_CFG0 +
  1902. 0x40 * ec_tx;
  1903. /* default set to 48k */
  1904. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  1905. }
  1906. return 0;
  1907. }
  1908. static int lpass_cdc_wsa2_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
  1909. struct snd_ctl_elem_value *ucontrol)
  1910. {
  1911. struct snd_soc_component *component =
  1912. snd_soc_kcontrol_component(kcontrol);
  1913. int ec_tx = ((struct soc_multi_mixer_control *)
  1914. kcontrol->private_value)->shift;
  1915. struct device *wsa2_dev = NULL;
  1916. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1917. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1918. return -EINVAL;
  1919. ucontrol->value.integer.value[0] = wsa2_priv->ec_hq[ec_tx];
  1920. return 0;
  1921. }
  1922. static int lpass_cdc_wsa2_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
  1923. struct snd_ctl_elem_value *ucontrol)
  1924. {
  1925. struct snd_soc_component *component =
  1926. snd_soc_kcontrol_component(kcontrol);
  1927. int ec_tx = ((struct soc_multi_mixer_control *)
  1928. kcontrol->private_value)->shift;
  1929. int value = ucontrol->value.integer.value[0];
  1930. struct device *wsa2_dev = NULL;
  1931. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1932. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1933. return -EINVAL;
  1934. dev_dbg(wsa2_dev, "%s: enable current %d, new %d\n",
  1935. __func__, wsa2_priv->ec_hq[ec_tx], value);
  1936. wsa2_priv->ec_hq[ec_tx] = value;
  1937. return 0;
  1938. }
  1939. static int lpass_cdc_wsa2_macro_get_rx_mute_status(struct snd_kcontrol *kcontrol,
  1940. struct snd_ctl_elem_value *ucontrol)
  1941. {
  1942. struct snd_soc_component *component =
  1943. snd_soc_kcontrol_component(kcontrol);
  1944. struct device *wsa2_dev = NULL;
  1945. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1946. int wsa2_rx_shift = ((struct soc_multi_mixer_control *)
  1947. kcontrol->private_value)->shift;
  1948. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1949. return -EINVAL;
  1950. ucontrol->value.integer.value[0] =
  1951. wsa2_priv->wsa2_digital_mute_status[wsa2_rx_shift];
  1952. return 0;
  1953. }
  1954. static int lpass_cdc_wsa2_macro_set_rx_mute_status(struct snd_kcontrol *kcontrol,
  1955. struct snd_ctl_elem_value *ucontrol)
  1956. {
  1957. struct snd_soc_component *component =
  1958. snd_soc_kcontrol_component(kcontrol);
  1959. struct device *wsa2_dev = NULL;
  1960. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1961. int value = ucontrol->value.integer.value[0];
  1962. int wsa2_rx_shift = ((struct soc_multi_mixer_control *)
  1963. kcontrol->private_value)->shift;
  1964. int ret = 0;
  1965. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1966. return -EINVAL;
  1967. pm_runtime_get_sync(wsa2_priv->dev);
  1968. switch (wsa2_rx_shift) {
  1969. case 0:
  1970. snd_soc_component_update_bits(component,
  1971. LPASS_CDC_WSA2_RX0_RX_PATH_CTL,
  1972. 0x10, value << 4);
  1973. break;
  1974. case 1:
  1975. snd_soc_component_update_bits(component,
  1976. LPASS_CDC_WSA2_RX1_RX_PATH_CTL,
  1977. 0x10, value << 4);
  1978. break;
  1979. case 2:
  1980. snd_soc_component_update_bits(component,
  1981. LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL,
  1982. 0x10, value << 4);
  1983. break;
  1984. case 3:
  1985. snd_soc_component_update_bits(component,
  1986. LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CTL,
  1987. 0x10, value << 4);
  1988. break;
  1989. default:
  1990. pr_err_ratelimited("%s: invalid argument rx_shift = %d\n", __func__,
  1991. wsa2_rx_shift);
  1992. ret = -EINVAL;
  1993. }
  1994. pm_runtime_mark_last_busy(wsa2_priv->dev);
  1995. pm_runtime_put_autosuspend(wsa2_priv->dev);
  1996. dev_dbg(component->dev, "%s: WSA2 Digital Mute RX %d Enable %d\n",
  1997. __func__, wsa2_rx_shift, value);
  1998. wsa2_priv->wsa2_digital_mute_status[wsa2_rx_shift] = value;
  1999. return ret;
  2000. }
  2001. static int lpass_cdc_wsa2_macro_set_digital_volume(struct snd_kcontrol *kcontrol,
  2002. struct snd_ctl_elem_value *ucontrol)
  2003. {
  2004. struct snd_soc_component *component =
  2005. snd_soc_kcontrol_component(kcontrol);
  2006. struct device *wsa2_dev = NULL;
  2007. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2008. struct soc_mixer_control *mc =
  2009. (struct soc_mixer_control *)kcontrol->private_value;
  2010. u8 gain = 0;
  2011. int ret = 0;
  2012. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2013. return -EINVAL;
  2014. if (!wsa2_priv) {
  2015. pr_err_ratelimited("%s: priv is null for macro!\n",
  2016. __func__);
  2017. return -EINVAL;
  2018. }
  2019. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  2020. if (mc->reg == LPASS_CDC_WSA2_RX0_RX_VOL_CTL) {
  2021. wsa2_priv->rx0_origin_gain =
  2022. (u8)snd_soc_component_read(wsa2_priv->component,
  2023. mc->reg);
  2024. gain = (u8)(wsa2_priv->rx0_origin_gain -
  2025. wsa2_priv->thermal_cur_state);
  2026. } else if (mc->reg == LPASS_CDC_WSA2_RX1_RX_VOL_CTL) {
  2027. wsa2_priv->rx1_origin_gain =
  2028. (u8)snd_soc_component_read(wsa2_priv->component,
  2029. mc->reg);
  2030. gain = (u8)(wsa2_priv->rx1_origin_gain -
  2031. wsa2_priv->thermal_cur_state);
  2032. } else {
  2033. dev_err_ratelimited(wsa2_priv->dev,
  2034. "%s: Incorrect RX Path selected\n", __func__);
  2035. return -EINVAL;
  2036. }
  2037. /* only adjust gain if thermal state is positive */
  2038. if (wsa2_priv->dapm_mclk_enable &&
  2039. wsa2_priv->thermal_cur_state > 0) {
  2040. snd_soc_component_update_bits(wsa2_priv->component,
  2041. mc->reg, 0xFF, gain);
  2042. dev_dbg(wsa2_priv->dev,
  2043. "%s: Current thermal state: %d, adjusted gain: %x\n",
  2044. __func__, wsa2_priv->thermal_cur_state, gain);
  2045. }
  2046. return ret;
  2047. }
  2048. static int lpass_cdc_wsa2_macro_get_compander(struct snd_kcontrol *kcontrol,
  2049. struct snd_ctl_elem_value *ucontrol)
  2050. {
  2051. struct snd_soc_component *component =
  2052. snd_soc_kcontrol_component(kcontrol);
  2053. int comp = ((struct soc_multi_mixer_control *)
  2054. kcontrol->private_value)->shift;
  2055. struct device *wsa2_dev = NULL;
  2056. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2057. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2058. return -EINVAL;
  2059. ucontrol->value.integer.value[0] = wsa2_priv->comp_enabled[comp];
  2060. return 0;
  2061. }
  2062. static int lpass_cdc_wsa2_macro_set_compander(struct snd_kcontrol *kcontrol,
  2063. struct snd_ctl_elem_value *ucontrol)
  2064. {
  2065. struct snd_soc_component *component =
  2066. snd_soc_kcontrol_component(kcontrol);
  2067. int comp = ((struct soc_multi_mixer_control *)
  2068. kcontrol->private_value)->shift;
  2069. int value = ucontrol->value.integer.value[0];
  2070. struct device *wsa2_dev = NULL;
  2071. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2072. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2073. return -EINVAL;
  2074. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  2075. __func__, comp + 1, wsa2_priv->comp_enabled[comp], value);
  2076. wsa2_priv->comp_enabled[comp] = value;
  2077. return 0;
  2078. }
  2079. static int lpass_cdc_wsa2_macro_ear_spkrrecv_get(struct snd_kcontrol *kcontrol,
  2080. struct snd_ctl_elem_value *ucontrol)
  2081. {
  2082. struct snd_soc_component *component =
  2083. snd_soc_kcontrol_component(kcontrol);
  2084. struct device *wsa2_dev = NULL;
  2085. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2086. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2087. return -EINVAL;
  2088. ucontrol->value.integer.value[0] = wsa2_priv->wsa2_spkrrecv;
  2089. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2090. __func__, ucontrol->value.integer.value[0]);
  2091. return 0;
  2092. }
  2093. static int lpass_cdc_wsa2_macro_ear_spkrrecv_put(struct snd_kcontrol *kcontrol,
  2094. struct snd_ctl_elem_value *ucontrol)
  2095. {
  2096. struct snd_soc_component *component =
  2097. snd_soc_kcontrol_component(kcontrol);
  2098. struct device *wsa2_dev = NULL;
  2099. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2100. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2101. return -EINVAL;
  2102. wsa2_priv->wsa2_spkrrecv = ucontrol->value.integer.value[0];
  2103. dev_dbg(component->dev, "%s:spkrrecv status = %d\n",
  2104. __func__, wsa2_priv->wsa2_spkrrecv);
  2105. return 0;
  2106. }
  2107. static int lpass_cdc_wsa2_macro_idle_detect_get(struct snd_kcontrol *kcontrol,
  2108. struct snd_ctl_elem_value *ucontrol)
  2109. {
  2110. struct snd_soc_component *component =
  2111. snd_soc_kcontrol_component(kcontrol);
  2112. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2113. struct device *wsa2_dev = NULL;
  2114. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2115. return -EINVAL;
  2116. ucontrol->value.integer.value[0] = wsa2_priv->idle_detect_en;
  2117. return 0;
  2118. }
  2119. static int lpass_cdc_wsa2_macro_idle_detect_put(struct snd_kcontrol *kcontrol,
  2120. struct snd_ctl_elem_value *ucontrol)
  2121. {
  2122. struct snd_soc_component *component =
  2123. snd_soc_kcontrol_component(kcontrol);
  2124. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2125. struct device *wsa2_dev = NULL;
  2126. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2127. return -EINVAL;
  2128. wsa2_priv->idle_detect_en = ucontrol->value.integer.value[0];
  2129. return 0;
  2130. }
  2131. static int lpass_cdc_wsa2_macro_comp_mode_get(struct snd_kcontrol *kcontrol,
  2132. struct snd_ctl_elem_value *ucontrol)
  2133. {
  2134. struct snd_soc_component *component =
  2135. snd_soc_kcontrol_component(kcontrol);
  2136. struct device *wsa2_dev = NULL;
  2137. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2138. u16 idx = 0;
  2139. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2140. return -EINVAL;
  2141. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA2_RX0")))
  2142. idx = LPASS_CDC_WSA2_MACRO_COMP1;
  2143. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA2_RX1")))
  2144. idx = LPASS_CDC_WSA2_MACRO_COMP2;
  2145. ucontrol->value.integer.value[0] = wsa2_priv->comp_mode[idx];
  2146. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2147. __func__, ucontrol->value.integer.value[0]);
  2148. return 0;
  2149. }
  2150. static int lpass_cdc_wsa2_macro_comp_mode_put(struct snd_kcontrol *kcontrol,
  2151. struct snd_ctl_elem_value *ucontrol)
  2152. {
  2153. struct snd_soc_component *component =
  2154. snd_soc_kcontrol_component(kcontrol);
  2155. struct device *wsa2_dev = NULL;
  2156. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2157. u16 idx = 0;
  2158. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2159. return -EINVAL;
  2160. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA2_RX0")))
  2161. idx = LPASS_CDC_WSA2_MACRO_COMP1;
  2162. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA2_RX1")))
  2163. idx = LPASS_CDC_WSA2_MACRO_COMP2;
  2164. if (ucontrol->value.integer.value[0] < G_MAX_DB &&
  2165. ucontrol->value.integer.value[0] >= 0)
  2166. wsa2_priv->comp_mode[idx] = ucontrol->value.integer.value[0];
  2167. else
  2168. return 0;
  2169. dev_dbg(component->dev, "%s: comp_mode = %d\n", __func__,
  2170. wsa2_priv->comp_mode[idx]);
  2171. return 0;
  2172. }
  2173. static int lpass_cdc_wsa2_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
  2174. struct snd_ctl_elem_value *ucontrol)
  2175. {
  2176. struct snd_soc_dapm_widget *widget =
  2177. snd_soc_dapm_kcontrol_widget(kcontrol);
  2178. struct snd_soc_component *component =
  2179. snd_soc_dapm_to_component(widget->dapm);
  2180. struct device *wsa2_dev = NULL;
  2181. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2182. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2183. return -EINVAL;
  2184. ucontrol->value.integer.value[0] =
  2185. wsa2_priv->rx_port_value[widget->shift];
  2186. return 0;
  2187. }
  2188. static int lpass_cdc_wsa2_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
  2189. struct snd_ctl_elem_value *ucontrol)
  2190. {
  2191. struct snd_soc_dapm_widget *widget =
  2192. snd_soc_dapm_kcontrol_widget(kcontrol);
  2193. struct snd_soc_component *component =
  2194. snd_soc_dapm_to_component(widget->dapm);
  2195. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  2196. struct snd_soc_dapm_update *update = NULL;
  2197. u32 rx_port_value = ucontrol->value.integer.value[0];
  2198. u32 bit_input = 0;
  2199. u32 aif_rst;
  2200. struct device *wsa2_dev = NULL;
  2201. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2202. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2203. return -EINVAL;
  2204. aif_rst = wsa2_priv->rx_port_value[widget->shift];
  2205. if (!rx_port_value) {
  2206. if (aif_rst == 0) {
  2207. dev_err_ratelimited(wsa2_dev, "%s: AIF reset already\n", __func__);
  2208. return 0;
  2209. }
  2210. if (aif_rst >= LPASS_CDC_WSA2_MACRO_MAX_DAIS) {
  2211. dev_err_ratelimited(wsa2_dev, "%s: Invalid AIF reset\n", __func__);
  2212. return 0;
  2213. }
  2214. }
  2215. wsa2_priv->rx_port_value[widget->shift] = rx_port_value;
  2216. bit_input = widget->shift;
  2217. dev_dbg(wsa2_dev,
  2218. "%s: mux input: %d, mux output: %d, bit: %d\n",
  2219. __func__, rx_port_value, widget->shift, bit_input);
  2220. switch (rx_port_value) {
  2221. case 0:
  2222. if (wsa2_priv->active_ch_cnt[aif_rst]) {
  2223. clear_bit(bit_input,
  2224. &wsa2_priv->active_ch_mask[aif_rst]);
  2225. wsa2_priv->active_ch_cnt[aif_rst]--;
  2226. }
  2227. break;
  2228. case 1:
  2229. case 2:
  2230. set_bit(bit_input,
  2231. &wsa2_priv->active_ch_mask[rx_port_value]);
  2232. wsa2_priv->active_ch_cnt[rx_port_value]++;
  2233. break;
  2234. default:
  2235. dev_err_ratelimited(wsa2_dev,
  2236. "%s: Invalid AIF_ID for WSA2 RX MUX %d\n",
  2237. __func__, rx_port_value);
  2238. return -EINVAL;
  2239. }
  2240. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  2241. rx_port_value, e, update);
  2242. return 0;
  2243. }
  2244. static int lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  2245. struct snd_ctl_elem_value *ucontrol)
  2246. {
  2247. struct snd_soc_component *component =
  2248. snd_soc_kcontrol_component(kcontrol);
  2249. ucontrol->value.integer.value[0] =
  2250. ((snd_soc_component_read(
  2251. component, LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG) & 0x04) ?
  2252. 1 : 0);
  2253. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2254. ucontrol->value.integer.value[0]);
  2255. return 0;
  2256. }
  2257. static int lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  2258. struct snd_ctl_elem_value *ucontrol)
  2259. {
  2260. struct snd_soc_component *component =
  2261. snd_soc_kcontrol_component(kcontrol);
  2262. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2263. ucontrol->value.integer.value[0]);
  2264. /* Set Vbat register configuration for GSM mode bit based on value */
  2265. if (ucontrol->value.integer.value[0])
  2266. snd_soc_component_update_bits(component,
  2267. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  2268. 0x04, 0x04);
  2269. else
  2270. snd_soc_component_update_bits(component,
  2271. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  2272. 0x04, 0x00);
  2273. return 0;
  2274. }
  2275. static int lpass_cdc_wsa2_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  2276. struct snd_ctl_elem_value *ucontrol)
  2277. {
  2278. struct snd_soc_component *component =
  2279. snd_soc_kcontrol_component(kcontrol);
  2280. struct device *wsa2_dev = NULL;
  2281. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2282. int path = ((struct soc_multi_mixer_control *)
  2283. kcontrol->private_value)->shift;
  2284. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2285. return -EINVAL;
  2286. ucontrol->value.integer.value[0] = wsa2_priv->is_softclip_on[path];
  2287. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2288. __func__, ucontrol->value.integer.value[0]);
  2289. return 0;
  2290. }
  2291. static int lpass_cdc_wsa2_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  2292. struct snd_ctl_elem_value *ucontrol)
  2293. {
  2294. struct snd_soc_component *component =
  2295. snd_soc_kcontrol_component(kcontrol);
  2296. struct device *wsa2_dev = NULL;
  2297. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2298. int path = ((struct soc_multi_mixer_control *)
  2299. kcontrol->private_value)->shift;
  2300. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2301. return -EINVAL;
  2302. wsa2_priv->is_softclip_on[path] = ucontrol->value.integer.value[0];
  2303. dev_dbg(component->dev, "%s: soft clip enable for %d: %d\n", __func__,
  2304. path, wsa2_priv->is_softclip_on[path]);
  2305. return 0;
  2306. }
  2307. static int lpass_cdc_wsa2_macro_pbr_enable_get(struct snd_kcontrol *kcontrol,
  2308. struct snd_ctl_elem_value *ucontrol)
  2309. {
  2310. struct snd_soc_component *component =
  2311. snd_soc_kcontrol_component(kcontrol);
  2312. struct device *wsa2_dev = NULL;
  2313. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2314. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2315. return -EINVAL;
  2316. ucontrol->value.integer.value[0] = wsa2_priv->pbr_enable;
  2317. return 0;
  2318. }
  2319. static int lpass_cdc_wsa2_macro_pbr_enable_put(struct snd_kcontrol *kcontrol,
  2320. struct snd_ctl_elem_value *ucontrol)
  2321. {
  2322. struct snd_soc_component *component =
  2323. snd_soc_kcontrol_component(kcontrol);
  2324. struct device *wsa2_dev = NULL;
  2325. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2326. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2327. return -EINVAL;
  2328. wsa2_priv->pbr_enable = ucontrol->value.integer.value[0];
  2329. return 0;
  2330. }
  2331. static const struct snd_kcontrol_new lpass_cdc_wsa2_macro_snd_controls[] = {
  2332. SOC_ENUM_EXT("WSA2_GSM mode Enable", lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_enum,
  2333. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_get,
  2334. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_put),
  2335. SOC_ENUM_EXT("WSA2_RX0 comp_mode", lpass_cdc_wsa2_macro_comp_mode_enum,
  2336. lpass_cdc_wsa2_macro_comp_mode_get,
  2337. lpass_cdc_wsa2_macro_comp_mode_put),
  2338. SOC_ENUM_EXT("WSA2_RX1 comp_mode", lpass_cdc_wsa2_macro_comp_mode_enum,
  2339. lpass_cdc_wsa2_macro_comp_mode_get,
  2340. lpass_cdc_wsa2_macro_comp_mode_put),
  2341. SOC_SINGLE_EXT("WSA2 SPKRRECV", SND_SOC_NOPM, 0, 1, 0,
  2342. lpass_cdc_wsa2_macro_ear_spkrrecv_get,
  2343. lpass_cdc_wsa2_macro_ear_spkrrecv_put),
  2344. SOC_SINGLE_EXT("WSA2 Idle Detect", SND_SOC_NOPM, 0, 1,
  2345. 0, lpass_cdc_wsa2_macro_idle_detect_get,
  2346. lpass_cdc_wsa2_macro_idle_detect_put),
  2347. SOC_SINGLE_EXT("WSA2_Softclip0 Enable", SND_SOC_NOPM,
  2348. LPASS_CDC_WSA2_MACRO_SOFTCLIP0, 1, 0,
  2349. lpass_cdc_wsa2_macro_soft_clip_enable_get,
  2350. lpass_cdc_wsa2_macro_soft_clip_enable_put),
  2351. SOC_SINGLE_EXT("WSA2_Softclip1 Enable", SND_SOC_NOPM,
  2352. LPASS_CDC_WSA2_MACRO_SOFTCLIP1, 1, 0,
  2353. lpass_cdc_wsa2_macro_soft_clip_enable_get,
  2354. lpass_cdc_wsa2_macro_soft_clip_enable_put),
  2355. LPASS_CDC_WSA2_MACRO_SET_VOLUME_TLV("WSA2_RX0 Digital Volume",
  2356. LPASS_CDC_WSA2_RX0_RX_VOL_CTL,
  2357. -84, 40, digital_gain),
  2358. LPASS_CDC_WSA2_MACRO_SET_VOLUME_TLV("WSA2_RX1 Digital Volume",
  2359. LPASS_CDC_WSA2_RX1_RX_VOL_CTL,
  2360. -84, 40, digital_gain),
  2361. SOC_SINGLE_EXT("WSA2_RX0 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0, 1,
  2362. 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  2363. lpass_cdc_wsa2_macro_set_rx_mute_status),
  2364. SOC_SINGLE_EXT("WSA2_RX1 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1, 1,
  2365. 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  2366. lpass_cdc_wsa2_macro_set_rx_mute_status),
  2367. SOC_SINGLE_EXT("WSA2_RX0_MIX Digital Mute", SND_SOC_NOPM,
  2368. LPASS_CDC_WSA2_MACRO_RX_MIX0, 1, 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  2369. lpass_cdc_wsa2_macro_set_rx_mute_status),
  2370. SOC_SINGLE_EXT("WSA2_RX1_MIX Digital Mute", SND_SOC_NOPM,
  2371. LPASS_CDC_WSA2_MACRO_RX_MIX1, 1, 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  2372. lpass_cdc_wsa2_macro_set_rx_mute_status),
  2373. SOC_SINGLE_EXT("WSA2_COMP1 Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_COMP1, 1, 0,
  2374. lpass_cdc_wsa2_macro_get_compander, lpass_cdc_wsa2_macro_set_compander),
  2375. SOC_SINGLE_EXT("WSA2_COMP2 Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_COMP2, 1, 0,
  2376. lpass_cdc_wsa2_macro_get_compander, lpass_cdc_wsa2_macro_set_compander),
  2377. SOC_SINGLE_EXT("WSA2_RX0 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0,
  2378. 1, 0, lpass_cdc_wsa2_macro_get_ec_hq, lpass_cdc_wsa2_macro_set_ec_hq),
  2379. SOC_SINGLE_EXT("WSA2_RX1 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1,
  2380. 1, 0, lpass_cdc_wsa2_macro_get_ec_hq, lpass_cdc_wsa2_macro_set_ec_hq),
  2381. SOC_SINGLE_EXT("WSA2 PBR Enable", SND_SOC_NOPM, 0, 1,
  2382. 0, lpass_cdc_wsa2_macro_pbr_enable_get,
  2383. lpass_cdc_wsa2_macro_pbr_enable_put),
  2384. };
  2385. static const struct soc_enum rx_mux_enum =
  2386. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
  2387. static const struct snd_kcontrol_new rx_mux[LPASS_CDC_WSA2_MACRO_RX_MAX] = {
  2388. SOC_DAPM_ENUM_EXT("WSA2 RX0 Mux", rx_mux_enum,
  2389. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2390. SOC_DAPM_ENUM_EXT("WSA2 RX1 Mux", rx_mux_enum,
  2391. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2392. SOC_DAPM_ENUM_EXT("WSA2 RX_MIX0 Mux", rx_mux_enum,
  2393. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2394. SOC_DAPM_ENUM_EXT("WSA2 RX_MIX1 Mux", rx_mux_enum,
  2395. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2396. SOC_DAPM_ENUM_EXT("WSA2 RX4 Mux", rx_mux_enum,
  2397. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2398. SOC_DAPM_ENUM_EXT("WSA2 RX5 Mux", rx_mux_enum,
  2399. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2400. };
  2401. static int lpass_cdc_wsa2_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  2402. struct snd_ctl_elem_value *ucontrol)
  2403. {
  2404. struct snd_soc_dapm_widget *widget =
  2405. snd_soc_dapm_kcontrol_widget(kcontrol);
  2406. struct snd_soc_component *component =
  2407. snd_soc_dapm_to_component(widget->dapm);
  2408. struct soc_multi_mixer_control *mixer =
  2409. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2410. u32 dai_id = widget->shift;
  2411. u32 spk_tx_id = mixer->shift;
  2412. struct device *wsa2_dev = NULL;
  2413. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2414. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2415. return -EINVAL;
  2416. if (test_bit(spk_tx_id, &wsa2_priv->active_ch_mask[dai_id]))
  2417. ucontrol->value.integer.value[0] = 1;
  2418. else
  2419. ucontrol->value.integer.value[0] = 0;
  2420. return 0;
  2421. }
  2422. static int lpass_cdc_wsa2_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  2423. struct snd_ctl_elem_value *ucontrol)
  2424. {
  2425. struct snd_soc_dapm_widget *widget =
  2426. snd_soc_dapm_kcontrol_widget(kcontrol);
  2427. struct snd_soc_component *component =
  2428. snd_soc_dapm_to_component(widget->dapm);
  2429. struct soc_multi_mixer_control *mixer =
  2430. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2431. u32 spk_tx_id = mixer->shift;
  2432. u32 enable = ucontrol->value.integer.value[0];
  2433. struct device *wsa2_dev = NULL;
  2434. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2435. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2436. return -EINVAL;
  2437. wsa2_priv->vi_feed_value = ucontrol->value.integer.value[0];
  2438. if (enable) {
  2439. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  2440. !test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2441. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2442. set_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2443. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2444. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]++;
  2445. }
  2446. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2447. !test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2448. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2449. set_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2450. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2451. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]++;
  2452. }
  2453. } else {
  2454. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  2455. test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2456. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2457. clear_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2458. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2459. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]--;
  2460. }
  2461. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2462. test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2463. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2464. clear_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2465. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2466. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]--;
  2467. }
  2468. }
  2469. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2470. return 0;
  2471. }
  2472. static const struct snd_kcontrol_new aif_vi_mixer[] = {
  2473. SOC_SINGLE_EXT("WSA2_SPKR_VI_1", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX0, 1, 0,
  2474. lpass_cdc_wsa2_macro_vi_feed_mixer_get,
  2475. lpass_cdc_wsa2_macro_vi_feed_mixer_put),
  2476. SOC_SINGLE_EXT("WSA2_SPKR_VI_2", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX1, 1, 0,
  2477. lpass_cdc_wsa2_macro_vi_feed_mixer_get,
  2478. lpass_cdc_wsa2_macro_vi_feed_mixer_put),
  2479. };
  2480. static int lpass_cdc_wsa2_macro_cps_feed_mixer_get(struct snd_kcontrol *kcontrol,
  2481. struct snd_ctl_elem_value *ucontrol)
  2482. {
  2483. struct snd_soc_dapm_widget *widget =
  2484. snd_soc_dapm_kcontrol_widget(kcontrol);
  2485. struct snd_soc_component *component =
  2486. snd_soc_dapm_to_component(widget->dapm);
  2487. struct soc_multi_mixer_control *mixer =
  2488. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2489. u32 dai_id = widget->shift;
  2490. u32 spk_tx_id = mixer->shift;
  2491. struct device *wsa2_dev = NULL;
  2492. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2493. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2494. return -EINVAL;
  2495. if (test_bit(spk_tx_id, &wsa2_priv->active_ch_mask[dai_id]))
  2496. ucontrol->value.integer.value[0] = 1;
  2497. else
  2498. ucontrol->value.integer.value[0] = 0;
  2499. return 0;
  2500. }
  2501. static int lpass_cdc_wsa2_macro_cps_feed_mixer_put(struct snd_kcontrol *kcontrol,
  2502. struct snd_ctl_elem_value *ucontrol)
  2503. {
  2504. struct snd_soc_dapm_widget *widget =
  2505. snd_soc_dapm_kcontrol_widget(kcontrol);
  2506. struct snd_soc_component *component =
  2507. snd_soc_dapm_to_component(widget->dapm);
  2508. struct soc_multi_mixer_control *mixer =
  2509. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2510. u32 spk_tx_id = mixer->shift;
  2511. u32 enable = ucontrol->value.integer.value[0];
  2512. struct device *wsa2_dev = NULL;
  2513. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2514. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2515. return -EINVAL;
  2516. if (enable) {
  2517. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  2518. !test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2519. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS])) {
  2520. set_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2521. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS]);
  2522. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_CPS]++;
  2523. }
  2524. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2525. !test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2526. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS])) {
  2527. set_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2528. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS]);
  2529. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_CPS]++;
  2530. }
  2531. } else {
  2532. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  2533. test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2534. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS])) {
  2535. clear_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2536. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS]);
  2537. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_CPS]--;
  2538. }
  2539. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2540. test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2541. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS])) {
  2542. clear_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2543. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS]);
  2544. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_CPS]--;
  2545. }
  2546. }
  2547. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2548. return 0;
  2549. }
  2550. static const struct snd_kcontrol_new aif_cps_mixer[] = {
  2551. SOC_SINGLE_EXT("WSA2_SPKR_CPS_1", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX0, 1, 0,
  2552. lpass_cdc_wsa2_macro_cps_feed_mixer_get,
  2553. lpass_cdc_wsa2_macro_cps_feed_mixer_put),
  2554. SOC_SINGLE_EXT("WSA2_SPKR_CPS_2", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX1, 1, 0,
  2555. lpass_cdc_wsa2_macro_cps_feed_mixer_get,
  2556. lpass_cdc_wsa2_macro_cps_feed_mixer_put),
  2557. };
  2558. static const struct snd_soc_dapm_widget lpass_cdc_wsa2_macro_dapm_widgets[] = {
  2559. SND_SOC_DAPM_AIF_IN("WSA2 AIF1 PB", "WSA2_AIF1 Playback", 0,
  2560. SND_SOC_NOPM, 0, 0),
  2561. SND_SOC_DAPM_AIF_IN("WSA2 AIF_MIX1 PB", "WSA2_AIF_MIX1 Playback", 0,
  2562. SND_SOC_NOPM, 0, 0),
  2563. SND_SOC_DAPM_AIF_OUT_E("WSA2 AIF_VI", "WSA2_AIF_VI Capture", 0,
  2564. SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_AIF_VI, 0,
  2565. lpass_cdc_wsa2_macro_disable_vi_feedback,
  2566. SND_SOC_DAPM_POST_PMD),
  2567. SND_SOC_DAPM_AIF_OUT("WSA2 AIF_ECHO", "WSA2_AIF_ECHO Capture", 0,
  2568. SND_SOC_NOPM, 0, 0),
  2569. SND_SOC_DAPM_AIF_OUT("WSA2 AIF_CPS", "WSA2_AIF_CPS Capture", 0,
  2570. SND_SOC_NOPM, 0, 0),
  2571. SND_SOC_DAPM_AIF_OUT("WSA2 AIF_CPS", "WSA2_AIF_CPS Capture", 0,
  2572. SND_SOC_NOPM, 0, 0),
  2573. SND_SOC_DAPM_MIXER("WSA2_AIF_VI Mixer", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_AIF_VI,
  2574. 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
  2575. SND_SOC_DAPM_MIXER("WSA2_AIF_CPS Mixer", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_AIF_CPS,
  2576. 0, aif_cps_mixer, ARRAY_SIZE(aif_cps_mixer)),
  2577. SND_SOC_DAPM_MUX_E("WSA2 RX_MIX EC0_MUX", SND_SOC_NOPM,
  2578. LPASS_CDC_WSA2_MACRO_EC0_MUX, 0,
  2579. &rx_mix_ec0_mux, lpass_cdc_wsa2_macro_enable_echo,
  2580. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2581. SND_SOC_DAPM_MUX_E("WSA2 RX_MIX EC1_MUX", SND_SOC_NOPM,
  2582. LPASS_CDC_WSA2_MACRO_EC1_MUX, 0,
  2583. &rx_mix_ec1_mux, lpass_cdc_wsa2_macro_enable_echo,
  2584. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2585. SND_SOC_DAPM_MUX("WSA2 RX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0, 0,
  2586. &rx_mux[LPASS_CDC_WSA2_MACRO_RX0]),
  2587. SND_SOC_DAPM_MUX("WSA2 RX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1, 0,
  2588. &rx_mux[LPASS_CDC_WSA2_MACRO_RX1]),
  2589. SND_SOC_DAPM_MUX("WSA2 RX_MIX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX_MIX0, 0,
  2590. &rx_mux[LPASS_CDC_WSA2_MACRO_RX_MIX0]),
  2591. SND_SOC_DAPM_MUX("WSA2 RX_MIX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX_MIX1, 0,
  2592. &rx_mux[LPASS_CDC_WSA2_MACRO_RX_MIX1]),
  2593. SND_SOC_DAPM_MUX("WSA2 RX4 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX4, 0,
  2594. &rx_mux[LPASS_CDC_WSA2_MACRO_RX4]),
  2595. SND_SOC_DAPM_MUX("WSA2 RX5 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX5, 0,
  2596. &rx_mux[LPASS_CDC_WSA2_MACRO_RX5]),
  2597. SND_SOC_DAPM_MIXER("WSA2 RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2598. SND_SOC_DAPM_MIXER("WSA2 RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2599. SND_SOC_DAPM_MIXER("WSA2 RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2600. SND_SOC_DAPM_MIXER("WSA2 RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2601. SND_SOC_DAPM_MIXER("WSA2 RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  2602. SND_SOC_DAPM_MIXER("WSA2 RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  2603. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP0", SND_SOC_NOPM, 0, 0,
  2604. &rx0_prim_inp0_mux, lpass_cdc_wsa2_macro_enable_swr,
  2605. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2606. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP1", SND_SOC_NOPM, 0, 0,
  2607. &rx0_prim_inp1_mux, lpass_cdc_wsa2_macro_enable_swr,
  2608. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2609. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP2", SND_SOC_NOPM, 0, 0,
  2610. &rx0_prim_inp2_mux, lpass_cdc_wsa2_macro_enable_swr,
  2611. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2612. SND_SOC_DAPM_MUX_E("WSA2_RX0 MIX INP", SND_SOC_NOPM,
  2613. 0, 0, &rx0_mix_mux, lpass_cdc_wsa2_macro_enable_mix_path,
  2614. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2615. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP0", SND_SOC_NOPM, 0, 0,
  2616. &rx1_prim_inp0_mux, lpass_cdc_wsa2_macro_enable_swr,
  2617. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2618. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP1", SND_SOC_NOPM, 0, 0,
  2619. &rx1_prim_inp1_mux, lpass_cdc_wsa2_macro_enable_swr,
  2620. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2621. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP2", SND_SOC_NOPM, 0, 0,
  2622. &rx1_prim_inp2_mux, lpass_cdc_wsa2_macro_enable_swr,
  2623. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2624. SND_SOC_DAPM_MUX_E("WSA2_RX1 MIX INP", SND_SOC_NOPM,
  2625. 0, 0, &rx1_mix_mux, lpass_cdc_wsa2_macro_enable_mix_path,
  2626. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2627. SND_SOC_DAPM_PGA_E("WSA2_RX INT0 MIX", SND_SOC_NOPM,
  2628. 0, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_main_path,
  2629. SND_SOC_DAPM_PRE_PMU),
  2630. SND_SOC_DAPM_PGA_E("WSA2_RX INT1 MIX", SND_SOC_NOPM,
  2631. 1, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_main_path,
  2632. SND_SOC_DAPM_PRE_PMU),
  2633. SND_SOC_DAPM_MIXER("WSA2_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2634. SND_SOC_DAPM_MIXER("WSA2_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2635. SND_SOC_DAPM_MUX_E("WSA2_RX0 INT0 SIDETONE MIX",
  2636. LPASS_CDC_WSA2_RX0_RX_PATH_CFG1, 4, 0,
  2637. &rx0_sidetone_mix_mux, lpass_cdc_wsa2_macro_enable_swr,
  2638. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2639. SND_SOC_DAPM_INPUT("WSA2 SRC0_INP"),
  2640. SND_SOC_DAPM_INPUT("WSA2_TX DEC0_INP"),
  2641. SND_SOC_DAPM_INPUT("WSA2_TX DEC1_INP"),
  2642. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 INTERP", SND_SOC_NOPM,
  2643. LPASS_CDC_WSA2_MACRO_COMP1, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_interpolator,
  2644. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2645. SND_SOC_DAPM_POST_PMD),
  2646. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 INTERP", SND_SOC_NOPM,
  2647. LPASS_CDC_WSA2_MACRO_COMP2, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_interpolator,
  2648. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2649. SND_SOC_DAPM_POST_PMD),
  2650. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
  2651. NULL, 0, lpass_cdc_wsa2_macro_spk_boost_event,
  2652. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2653. SND_SOC_DAPM_POST_PMD),
  2654. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
  2655. NULL, 0, lpass_cdc_wsa2_macro_spk_boost_event,
  2656. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2657. SND_SOC_DAPM_POST_PMD),
  2658. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 VBAT", SND_SOC_NOPM,
  2659. 0, 0, wsa2_int0_vbat_mix_switch,
  2660. ARRAY_SIZE(wsa2_int0_vbat_mix_switch),
  2661. lpass_cdc_wsa2_macro_enable_vbat,
  2662. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2663. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 VBAT", SND_SOC_NOPM,
  2664. 0, 0, wsa2_int1_vbat_mix_switch,
  2665. ARRAY_SIZE(wsa2_int1_vbat_mix_switch),
  2666. lpass_cdc_wsa2_macro_enable_vbat,
  2667. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2668. SND_SOC_DAPM_INPUT("VIINPUT_WSA2"),
  2669. SND_SOC_DAPM_INPUT("CPSINPUT_WSA2"),
  2670. SND_SOC_DAPM_OUTPUT("WSA2_SPK1 OUT"),
  2671. SND_SOC_DAPM_OUTPUT("WSA2_SPK2 OUT"),
  2672. SND_SOC_DAPM_SUPPLY_S("WSA2_MCLK", 0, SND_SOC_NOPM, 0, 0,
  2673. lpass_cdc_wsa2_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2674. };
  2675. static const struct snd_soc_dapm_route wsa2_audio_map[] = {
  2676. /* VI Feedback */
  2677. {"WSA2_AIF_VI Mixer", "WSA2_SPKR_VI_1", "VIINPUT_WSA2"},
  2678. {"WSA2_AIF_VI Mixer", "WSA2_SPKR_VI_2", "VIINPUT_WSA2"},
  2679. {"WSA2 AIF_VI", NULL, "WSA2_AIF_VI Mixer"},
  2680. {"WSA2 AIF_VI", NULL, "WSA2_MCLK"},
  2681. /* VI Feedback */
  2682. {"WSA2_AIF_CPS Mixer", "WSA2_SPKR_CPS_1", "CPSINPUT_WSA2"},
  2683. {"WSA2_AIF_CPS Mixer", "WSA2_SPKR_CPS_2", "CPSINPUT_WSA2"},
  2684. {"WSA2 AIF_CPS", NULL, "WSA2_AIF_CPS Mixer"},
  2685. {"WSA2 AIF_CPS", NULL, "WSA2_MCLK"},
  2686. {"WSA2 RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA2_RX INT0 SEC MIX"},
  2687. {"WSA2 RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA2_RX INT0 SEC MIX"},
  2688. {"WSA2 RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA2_RX INT1 SEC MIX"},
  2689. {"WSA2 RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA2_RX INT1 SEC MIX"},
  2690. {"WSA2 AIF_ECHO", NULL, "WSA2 RX_MIX EC0_MUX"},
  2691. {"WSA2 AIF_ECHO", NULL, "WSA2 RX_MIX EC1_MUX"},
  2692. {"WSA2 AIF_ECHO", NULL, "WSA2_MCLK"},
  2693. {"WSA2 AIF1 PB", NULL, "WSA2_MCLK"},
  2694. {"WSA2 AIF_MIX1 PB", NULL, "WSA2_MCLK"},
  2695. {"WSA2 RX0 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2696. {"WSA2 RX1 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2697. {"WSA2 RX_MIX0 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2698. {"WSA2 RX_MIX1 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2699. {"WSA2 RX4 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2700. {"WSA2 RX5 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2701. {"WSA2 RX0 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2702. {"WSA2 RX1 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2703. {"WSA2 RX_MIX0 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2704. {"WSA2 RX_MIX1 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2705. {"WSA2 RX4 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2706. {"WSA2 RX5 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2707. {"WSA2 RX0", NULL, "WSA2 RX0 MUX"},
  2708. {"WSA2 RX1", NULL, "WSA2 RX1 MUX"},
  2709. {"WSA2 RX_MIX0", NULL, "WSA2 RX_MIX0 MUX"},
  2710. {"WSA2 RX_MIX1", NULL, "WSA2 RX_MIX1 MUX"},
  2711. {"WSA2 RX4", NULL, "WSA2 RX4 MUX"},
  2712. {"WSA2 RX5", NULL, "WSA2 RX5 MUX"},
  2713. {"WSA2_RX0 INP0", "RX0", "WSA2 RX0"},
  2714. {"WSA2_RX0 INP0", "RX1", "WSA2 RX1"},
  2715. {"WSA2_RX0 INP0", "RX_MIX0", "WSA2 RX_MIX0"},
  2716. {"WSA2_RX0 INP0", "RX_MIX1", "WSA2 RX_MIX1"},
  2717. {"WSA2_RX0 INP0", "RX4", "WSA2 RX4"},
  2718. {"WSA2_RX0 INP0", "RX5", "WSA2 RX5"},
  2719. {"WSA2_RX0 INP0", "DEC0", "WSA2_TX DEC0_INP"},
  2720. {"WSA2_RX0 INP0", "DEC1", "WSA2_TX DEC1_INP"},
  2721. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP0"},
  2722. {"WSA2_RX0 INP1", "RX0", "WSA2 RX0"},
  2723. {"WSA2_RX0 INP1", "RX1", "WSA2 RX1"},
  2724. {"WSA2_RX0 INP1", "RX_MIX0", "WSA2 RX_MIX0"},
  2725. {"WSA2_RX0 INP1", "RX_MIX1", "WSA2 RX_MIX1"},
  2726. {"WSA2_RX0 INP1", "RX4", "WSA2 RX4"},
  2727. {"WSA2_RX0 INP1", "RX5", "WSA2 RX5"},
  2728. {"WSA2_RX0 INP1", "DEC0", "WSA2_TX DEC0_INP"},
  2729. {"WSA2_RX0 INP1", "DEC1", "WSA2_TX DEC1_INP"},
  2730. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP1"},
  2731. {"WSA2_RX0 INP2", "RX0", "WSA2 RX0"},
  2732. {"WSA2_RX0 INP2", "RX1", "WSA2 RX1"},
  2733. {"WSA2_RX0 INP2", "RX_MIX0", "WSA2 RX_MIX0"},
  2734. {"WSA2_RX0 INP2", "RX_MIX1", "WSA2 RX_MIX1"},
  2735. {"WSA2_RX0 INP2", "RX4", "WSA2 RX4"},
  2736. {"WSA2_RX0 INP2", "RX5", "WSA2 RX5"},
  2737. {"WSA2_RX0 INP2", "DEC0", "WSA2_TX DEC0_INP"},
  2738. {"WSA2_RX0 INP2", "DEC1", "WSA2_TX DEC1_INP"},
  2739. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP2"},
  2740. {"WSA2_RX0 MIX INP", "RX0", "WSA2 RX0"},
  2741. {"WSA2_RX0 MIX INP", "RX1", "WSA2 RX1"},
  2742. {"WSA2_RX0 MIX INP", "RX_MIX0", "WSA2 RX_MIX0"},
  2743. {"WSA2_RX0 MIX INP", "RX_MIX1", "WSA2 RX_MIX1"},
  2744. {"WSA2_RX0 MIX INP", "RX4", "WSA2 RX4"},
  2745. {"WSA2_RX0 MIX INP", "RX5", "WSA2 RX5"},
  2746. {"WSA2_RX INT0 SEC MIX", NULL, "WSA2_RX0 MIX INP"},
  2747. {"WSA2_RX INT0 SEC MIX", NULL, "WSA2_RX INT0 MIX"},
  2748. {"WSA2_RX INT0 INTERP", NULL, "WSA2_RX INT0 SEC MIX"},
  2749. {"WSA2_RX0 INT0 SIDETONE MIX", "SRC0", "WSA2 SRC0_INP"},
  2750. {"WSA2_RX INT0 INTERP", NULL, "WSA2_RX0 INT0 SIDETONE MIX"},
  2751. {"WSA2_RX INT0 CHAIN", NULL, "WSA2_RX INT0 INTERP"},
  2752. {"WSA2_RX INT0 VBAT", "WSA2 RX0 VBAT Enable", "WSA2_RX INT0 INTERP"},
  2753. {"WSA2_RX INT0 CHAIN", NULL, "WSA2_RX INT0 VBAT"},
  2754. {"WSA2_SPK1 OUT", NULL, "WSA2_RX INT0 CHAIN"},
  2755. {"WSA2_SPK1 OUT", NULL, "WSA2_MCLK"},
  2756. {"WSA2_RX1 INP0", "RX0", "WSA2 RX0"},
  2757. {"WSA2_RX1 INP0", "RX1", "WSA2 RX1"},
  2758. {"WSA2_RX1 INP0", "RX_MIX0", "WSA2 RX_MIX0"},
  2759. {"WSA2_RX1 INP0", "RX_MIX1", "WSA2 RX_MIX1"},
  2760. {"WSA2_RX1 INP0", "RX4", "WSA2 RX4"},
  2761. {"WSA2_RX1 INP0", "RX5", "WSA2 RX5"},
  2762. {"WSA2_RX1 INP0", "DEC0", "WSA2_TX DEC0_INP"},
  2763. {"WSA2_RX1 INP0", "DEC1", "WSA2_TX DEC1_INP"},
  2764. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP0"},
  2765. {"WSA2_RX1 INP1", "RX0", "WSA2 RX0"},
  2766. {"WSA2_RX1 INP1", "RX1", "WSA2 RX1"},
  2767. {"WSA2_RX1 INP1", "RX_MIX0", "WSA2 RX_MIX0"},
  2768. {"WSA2_RX1 INP1", "RX_MIX1", "WSA2 RX_MIX1"},
  2769. {"WSA2_RX1 INP1", "RX4", "WSA2 RX4"},
  2770. {"WSA2_RX1 INP1", "RX5", "WSA2 RX5"},
  2771. {"WSA2_RX1 INP1", "DEC0", "WSA2_TX DEC0_INP"},
  2772. {"WSA2_RX1 INP1", "DEC1", "WSA2_TX DEC1_INP"},
  2773. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP1"},
  2774. {"WSA2_RX1 INP2", "RX0", "WSA2 RX0"},
  2775. {"WSA2_RX1 INP2", "RX1", "WSA2 RX1"},
  2776. {"WSA2_RX1 INP2", "RX_MIX0", "WSA2 RX_MIX0"},
  2777. {"WSA2_RX1 INP2", "RX_MIX1", "WSA2 RX_MIX1"},
  2778. {"WSA2_RX1 INP2", "RX4", "WSA2 RX4"},
  2779. {"WSA2_RX1 INP2", "RX5", "WSA2 RX5"},
  2780. {"WSA2_RX1 INP2", "DEC0", "WSA2_TX DEC0_INP"},
  2781. {"WSA2_RX1 INP2", "DEC1", "WSA2_TX DEC1_INP"},
  2782. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP2"},
  2783. {"WSA2_RX1 MIX INP", "RX0", "WSA2 RX0"},
  2784. {"WSA2_RX1 MIX INP", "RX1", "WSA2 RX1"},
  2785. {"WSA2_RX1 MIX INP", "RX_MIX0", "WSA2 RX_MIX0"},
  2786. {"WSA2_RX1 MIX INP", "RX_MIX1", "WSA2 RX_MIX1"},
  2787. {"WSA2_RX1 MIX INP", "RX4", "WSA2 RX4"},
  2788. {"WSA2_RX1 MIX INP", "RX5", "WSA2 RX5"},
  2789. {"WSA2_RX INT1 SEC MIX", NULL, "WSA2_RX1 MIX INP"},
  2790. {"WSA2_RX INT1 SEC MIX", NULL, "WSA2_RX INT1 MIX"},
  2791. {"WSA2_RX INT1 INTERP", NULL, "WSA2_RX INT1 SEC MIX"},
  2792. {"WSA2_RX INT1 VBAT", "WSA2 RX1 VBAT Enable", "WSA2_RX INT1 INTERP"},
  2793. {"WSA2_RX INT1 CHAIN", NULL, "WSA2_RX INT1 VBAT"},
  2794. {"WSA2_RX INT1 CHAIN", NULL, "WSA2_RX INT1 INTERP"},
  2795. {"WSA2_SPK2 OUT", NULL, "WSA2_RX INT1 CHAIN"},
  2796. {"WSA2_SPK2 OUT", NULL, "WSA2_MCLK"},
  2797. };
  2798. static void lpass_cdc_wsa2_macro_init_pbr(struct snd_soc_component *component)
  2799. {
  2800. int sys_gain, bat_cfg, rload;
  2801. int vth1, vth2, vth3, vth4, vth5, vth6, vth7, vth8, vth9;
  2802. int vth10, vth11, vth12, vth13, vth14, vth15;
  2803. struct device *wsa2_dev = NULL;
  2804. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2805. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2806. return;
  2807. /* RX0 */
  2808. sys_gain = wsa2_priv->wsa2_sys_gain[0];
  2809. bat_cfg = wsa2_priv->wsa2_bat_cfg[0];
  2810. rload = wsa2_priv->wsa2_rload[0];
  2811. /* ILIM */
  2812. switch (rload) {
  2813. case WSA_4_OHMS:
  2814. snd_soc_component_update_bits(component,
  2815. LPASS_CDC_WSA2_ILIM_CFG0, 0xE0, 0x40);
  2816. break;
  2817. case WSA_6_OHMS:
  2818. snd_soc_component_update_bits(component,
  2819. LPASS_CDC_WSA2_ILIM_CFG0, 0xE0, 0x80);
  2820. break;
  2821. case WSA_8_OHMS:
  2822. snd_soc_component_update_bits(component,
  2823. LPASS_CDC_WSA2_ILIM_CFG0, 0xE0, 0xC0);
  2824. break;
  2825. case WSA_32_OHMS:
  2826. snd_soc_component_update_bits(component,
  2827. LPASS_CDC_WSA2_ILIM_CFG0, 0xE0, 0xE0);
  2828. break;
  2829. default:
  2830. break;
  2831. }
  2832. snd_soc_component_update_bits(component,
  2833. LPASS_CDC_WSA2_ILIM_CFG1, 0x0F, sys_gain);
  2834. snd_soc_component_update_bits(component,
  2835. LPASS_CDC_WSA2_ILIM_CFG9, 0xC0, (bat_cfg - 1) << 0x6);
  2836. /* Thesh */
  2837. vth1 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth1_data[sys_gain][bat_cfg][rload]);
  2838. vth2 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth2_data[sys_gain][bat_cfg][rload]);
  2839. vth3 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth3_data[sys_gain][bat_cfg][rload]);
  2840. vth4 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth4_data[sys_gain][bat_cfg][rload]);
  2841. vth5 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth5_data[sys_gain][bat_cfg][rload]);
  2842. vth6 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth6_data[sys_gain][bat_cfg][rload]);
  2843. vth7 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth7_data[sys_gain][bat_cfg][rload]);
  2844. vth8 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth8_data[sys_gain][bat_cfg][rload]);
  2845. vth9 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth9_data[sys_gain][bat_cfg][rload]);
  2846. vth10 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth10_data[sys_gain][bat_cfg][rload]);
  2847. vth11 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth11_data[sys_gain][bat_cfg][rload]);
  2848. vth12 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth12_data[sys_gain][bat_cfg][rload]);
  2849. vth13 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth13_data[sys_gain][bat_cfg][rload]);
  2850. vth14 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth14_data[sys_gain][bat_cfg][rload]);
  2851. vth15 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth15_data[sys_gain][bat_cfg][rload]);
  2852. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG1, vth1);
  2853. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG2, vth2);
  2854. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG3, vth3);
  2855. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG4, vth4);
  2856. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG5, vth5);
  2857. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG6, vth6);
  2858. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG7, vth7);
  2859. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG8, vth8);
  2860. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG9, vth9);
  2861. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG10, vth10);
  2862. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG11, vth11);
  2863. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG12, vth12);
  2864. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG13, vth13);
  2865. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG14, vth14);
  2866. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG15, vth15);
  2867. /* RX1 */
  2868. sys_gain = wsa2_priv->wsa2_sys_gain[2];
  2869. bat_cfg = wsa2_priv->wsa2_bat_cfg[1];
  2870. rload = wsa2_priv->wsa2_rload[1];
  2871. /* ILIM */
  2872. switch (rload) {
  2873. case WSA_4_OHMS:
  2874. snd_soc_component_update_bits(component,
  2875. LPASS_CDC_WSA2_ILIM_CFG0_1, 0xE0, 0x40);
  2876. break;
  2877. case WSA_6_OHMS:
  2878. snd_soc_component_update_bits(component,
  2879. LPASS_CDC_WSA2_ILIM_CFG0_1, 0xE0, 0x80);
  2880. break;
  2881. case WSA_8_OHMS:
  2882. snd_soc_component_update_bits(component,
  2883. LPASS_CDC_WSA2_ILIM_CFG0_1, 0xE0, 0xC0);
  2884. break;
  2885. case WSA_32_OHMS:
  2886. snd_soc_component_update_bits(component,
  2887. LPASS_CDC_WSA2_ILIM_CFG0_1, 0xE0, 0xE0);
  2888. break;
  2889. default:
  2890. break;
  2891. }
  2892. snd_soc_component_update_bits(component,
  2893. LPASS_CDC_WSA2_ILIM_CFG1_1, 0x0F, sys_gain);
  2894. snd_soc_component_update_bits(component,
  2895. LPASS_CDC_WSA2_ILIM_CFG9, 0x30, (bat_cfg - 1) << 0x4);
  2896. /* Thesh */
  2897. vth1 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth1_data[sys_gain][bat_cfg][rload]);
  2898. vth2 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth2_data[sys_gain][bat_cfg][rload]);
  2899. vth3 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth3_data[sys_gain][bat_cfg][rload]);
  2900. vth4 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth4_data[sys_gain][bat_cfg][rload]);
  2901. vth5 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth5_data[sys_gain][bat_cfg][rload]);
  2902. vth6 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth6_data[sys_gain][bat_cfg][rload]);
  2903. vth7 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth7_data[sys_gain][bat_cfg][rload]);
  2904. vth8 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth8_data[sys_gain][bat_cfg][rload]);
  2905. vth9 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth9_data[sys_gain][bat_cfg][rload]);
  2906. vth10 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth10_data[sys_gain][bat_cfg][rload]);
  2907. vth11 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth11_data[sys_gain][bat_cfg][rload]);
  2908. vth12 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth12_data[sys_gain][bat_cfg][rload]);
  2909. vth13 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth13_data[sys_gain][bat_cfg][rload]);
  2910. vth14 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth14_data[sys_gain][bat_cfg][rload]);
  2911. vth15 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth15_data[sys_gain][bat_cfg][rload]);
  2912. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG1_1, vth1);
  2913. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG2_1, vth2);
  2914. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG3_1, vth3);
  2915. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG4_1, vth4);
  2916. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG5_1, vth5);
  2917. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG6_1, vth6);
  2918. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG7_1, vth7);
  2919. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG8_1, vth8);
  2920. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG9_1, vth9);
  2921. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG10_1, vth10);
  2922. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG11_1, vth11);
  2923. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG12_1, vth12);
  2924. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG13_1, vth13);
  2925. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG14_1, vth14);
  2926. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG15_1, vth15);
  2927. }
  2928. static const struct lpass_cdc_wsa2_macro_reg_mask_val
  2929. lpass_cdc_wsa2_macro_reg_init[] = {
  2930. {LPASS_CDC_WSA2_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  2931. {LPASS_CDC_WSA2_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  2932. {LPASS_CDC_WSA2_COMPANDER0_CTL7, 0x3E, 0x2e},
  2933. {LPASS_CDC_WSA2_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  2934. {LPASS_CDC_WSA2_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  2935. {LPASS_CDC_WSA2_COMPANDER1_CTL7, 0x3E, 0x2e},
  2936. {LPASS_CDC_WSA2_BOOST0_BOOST_CTL, 0x70, 0x58},
  2937. {LPASS_CDC_WSA2_BOOST1_BOOST_CTL, 0x70, 0x58},
  2938. {LPASS_CDC_WSA2_RX0_RX_PATH_CFG1, 0x08, 0x08},
  2939. {LPASS_CDC_WSA2_RX1_RX_PATH_CFG1, 0x08, 0x08},
  2940. {LPASS_CDC_WSA2_TOP_TOP_CFG1, 0x02, 0x02},
  2941. {LPASS_CDC_WSA2_TOP_TOP_CFG1, 0x01, 0x01},
  2942. {LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2943. {LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2944. {LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2945. {LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2946. {LPASS_CDC_WSA2_RX0_RX_PATH_CFG0, 0x01, 0x01},
  2947. {LPASS_CDC_WSA2_RX1_RX_PATH_CFG0, 0x01, 0x01},
  2948. {LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  2949. {LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  2950. {LPASS_CDC_WSA2_LA_CFG, 0x3F, 0xF},
  2951. {LPASS_CDC_WSA2_PBR_CFG16, 0xFF, 0x42},
  2952. {LPASS_CDC_WSA2_PBR_CFG19, 0xFF, 0xFC},
  2953. {LPASS_CDC_WSA2_PBR_CFG20, 0xF0, 0x60},
  2954. {LPASS_CDC_WSA2_ILIM_CFG1, 0x70, 0x40},
  2955. {LPASS_CDC_WSA2_ILIM_CFG0, 0x03, 0x01},
  2956. {LPASS_CDC_WSA2_ILIM_CFG3, 0x1F, 0x15},
  2957. {LPASS_CDC_WSA2_LA_CFG_1, 0x3F, 0x0F},
  2958. {LPASS_CDC_WSA2_PBR_CFG16_1, 0xFF, 0x42},
  2959. {LPASS_CDC_WSA2_PBR_CFG21, 0xFF, 0xFC},
  2960. {LPASS_CDC_WSA2_PBR_CFG22, 0xF0, 0x60},
  2961. {LPASS_CDC_WSA2_ILIM_CFG1_1, 0x70, 0x40},
  2962. {LPASS_CDC_WSA2_ILIM_CFG0_1, 0x03, 0x01},
  2963. {LPASS_CDC_WSA2_ILIM_CFG4, 0x1F, 0x15},
  2964. {LPASS_CDC_WSA2_ILIM_CFG2_1, 0xFF, 0x2A},
  2965. {LPASS_CDC_WSA2_ILIM_CFG2, 0x3F, 0x1B},
  2966. {LPASS_CDC_WSA2_ILIM_CFG9, 0x0F, 0x05},
  2967. {LPASS_CDC_WSA2_IDLE_DETECT_CFG1, 0xFF, 0x1D},
  2968. };
  2969. static void lpass_cdc_wsa2_macro_init_reg(struct snd_soc_component *component)
  2970. {
  2971. int i;
  2972. for (i = 0; i < ARRAY_SIZE(lpass_cdc_wsa2_macro_reg_init); i++)
  2973. snd_soc_component_update_bits(component,
  2974. lpass_cdc_wsa2_macro_reg_init[i].reg,
  2975. lpass_cdc_wsa2_macro_reg_init[i].mask,
  2976. lpass_cdc_wsa2_macro_reg_init[i].val);
  2977. lpass_cdc_wsa2_macro_init_pbr(component);
  2978. }
  2979. static int lpass_cdc_wsa2_macro_core_vote(void *handle, bool enable)
  2980. {
  2981. int rc = 0;
  2982. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = (struct lpass_cdc_wsa2_macro_priv *) handle;
  2983. if (wsa2_priv == NULL) {
  2984. pr_err_ratelimited("%s: wsa2 priv data is NULL\n", __func__);
  2985. return -EINVAL;
  2986. }
  2987. if (!wsa2_priv->pre_dev_up && enable) {
  2988. pr_debug("%s: adsp is not up\n", __func__);
  2989. return -EINVAL;
  2990. }
  2991. if (enable) {
  2992. pm_runtime_get_sync(wsa2_priv->dev);
  2993. if (lpass_cdc_check_core_votes(wsa2_priv->dev))
  2994. rc = 0;
  2995. else
  2996. rc = -ENOTSYNC;
  2997. } else {
  2998. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2999. pm_runtime_mark_last_busy(wsa2_priv->dev);
  3000. }
  3001. return rc;
  3002. }
  3003. static int wsa2_swrm_clock(void *handle, bool enable)
  3004. {
  3005. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = (struct lpass_cdc_wsa2_macro_priv *) handle;
  3006. struct regmap *regmap = dev_get_regmap(wsa2_priv->dev->parent, NULL);
  3007. int ret = 0;
  3008. if (regmap == NULL) {
  3009. dev_err_ratelimited(wsa2_priv->dev, "%s: regmap is NULL\n", __func__);
  3010. return -EINVAL;
  3011. }
  3012. mutex_lock(&wsa2_priv->swr_clk_lock);
  3013. trace_printk("%s: %s swrm clock %s\n",
  3014. dev_name(wsa2_priv->dev), __func__,
  3015. (enable ? "enable" : "disable"));
  3016. dev_dbg(wsa2_priv->dev, "%s: swrm clock %s\n",
  3017. __func__, (enable ? "enable" : "disable"));
  3018. if (enable) {
  3019. pm_runtime_get_sync(wsa2_priv->dev);
  3020. if (wsa2_priv->swr_clk_users == 0) {
  3021. ret = msm_cdc_pinctrl_select_active_state(
  3022. wsa2_priv->wsa2_swr_gpio_p);
  3023. if (ret < 0) {
  3024. dev_err_ratelimited(wsa2_priv->dev,
  3025. "%s: wsa2 swr pinctrl enable failed\n",
  3026. __func__);
  3027. pm_runtime_mark_last_busy(wsa2_priv->dev);
  3028. pm_runtime_put_autosuspend(wsa2_priv->dev);
  3029. goto exit;
  3030. }
  3031. ret = lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 1, true);
  3032. if (ret < 0) {
  3033. msm_cdc_pinctrl_select_sleep_state(
  3034. wsa2_priv->wsa2_swr_gpio_p);
  3035. dev_err_ratelimited(wsa2_priv->dev,
  3036. "%s: wsa2 request clock enable failed\n",
  3037. __func__);
  3038. pm_runtime_mark_last_busy(wsa2_priv->dev);
  3039. pm_runtime_put_autosuspend(wsa2_priv->dev);
  3040. goto exit;
  3041. }
  3042. if (wsa2_priv->reset_swr)
  3043. regmap_update_bits(regmap,
  3044. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  3045. 0x02, 0x02);
  3046. regmap_update_bits(regmap,
  3047. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  3048. 0x01, 0x01);
  3049. if (wsa2_priv->reset_swr)
  3050. regmap_update_bits(regmap,
  3051. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  3052. 0x02, 0x00);
  3053. regmap_update_bits(regmap,
  3054. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  3055. 0x1C, 0x0C);
  3056. wsa2_priv->reset_swr = false;
  3057. }
  3058. wsa2_priv->swr_clk_users++;
  3059. pm_runtime_mark_last_busy(wsa2_priv->dev);
  3060. pm_runtime_put_autosuspend(wsa2_priv->dev);
  3061. } else {
  3062. if (wsa2_priv->swr_clk_users <= 0) {
  3063. dev_err_ratelimited(wsa2_priv->dev, "%s: clock already disabled\n",
  3064. __func__);
  3065. wsa2_priv->swr_clk_users = 0;
  3066. goto exit;
  3067. }
  3068. wsa2_priv->swr_clk_users--;
  3069. if (wsa2_priv->swr_clk_users == 0) {
  3070. regmap_update_bits(regmap,
  3071. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  3072. 0x01, 0x00);
  3073. lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 0, true);
  3074. ret = msm_cdc_pinctrl_select_sleep_state(
  3075. wsa2_priv->wsa2_swr_gpio_p);
  3076. if (ret < 0) {
  3077. dev_err_ratelimited(wsa2_priv->dev,
  3078. "%s: wsa2 swr pinctrl disable failed\n",
  3079. __func__);
  3080. goto exit;
  3081. }
  3082. }
  3083. }
  3084. trace_printk("%s: %s swrm clock users: %d\n",
  3085. dev_name(wsa2_priv->dev), __func__,
  3086. wsa2_priv->swr_clk_users);
  3087. dev_dbg(wsa2_priv->dev, "%s: swrm clock users %d\n",
  3088. __func__, wsa2_priv->swr_clk_users);
  3089. exit:
  3090. mutex_unlock(&wsa2_priv->swr_clk_lock);
  3091. return ret;
  3092. }
  3093. /* Thermal Functions */
  3094. static int lpass_cdc_wsa2_macro_get_max_state(
  3095. struct thermal_cooling_device *cdev,
  3096. unsigned long *state)
  3097. {
  3098. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  3099. if (!wsa2_priv) {
  3100. pr_err_ratelimited("%s: cdev->devdata is NULL\n", __func__);
  3101. return -EINVAL;
  3102. }
  3103. *state = wsa2_priv->thermal_max_state;
  3104. return 0;
  3105. }
  3106. static int lpass_cdc_wsa2_macro_get_cur_state(
  3107. struct thermal_cooling_device *cdev,
  3108. unsigned long *state)
  3109. {
  3110. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  3111. if (!wsa2_priv) {
  3112. pr_err_ratelimited("%s: cdev->devdata is NULL\n", __func__);
  3113. return -EINVAL;
  3114. }
  3115. *state = wsa2_priv->thermal_cur_state;
  3116. pr_debug("%s: thermal current state:%lu\n", __func__, *state);
  3117. return 0;
  3118. }
  3119. static int lpass_cdc_wsa2_macro_set_cur_state(
  3120. struct thermal_cooling_device *cdev,
  3121. unsigned long state)
  3122. {
  3123. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  3124. if (!wsa2_priv || !wsa2_priv->dev) {
  3125. pr_err_ratelimited("%s: cdev->devdata is NULL\n", __func__);
  3126. return -EINVAL;
  3127. }
  3128. if (state <= wsa2_priv->thermal_max_state) {
  3129. wsa2_priv->thermal_cur_state = state;
  3130. } else {
  3131. dev_err_ratelimited(wsa2_priv->dev,
  3132. "%s: incorrect requested state:%d\n",
  3133. __func__, state);
  3134. return -EINVAL;
  3135. }
  3136. dev_dbg(wsa2_priv->dev,
  3137. "%s: set the thermal current state to %d\n",
  3138. __func__, wsa2_priv->thermal_cur_state);
  3139. schedule_work(&wsa2_priv->lpass_cdc_wsa2_macro_cooling_work);
  3140. return 0;
  3141. }
  3142. static struct thermal_cooling_device_ops wsa2_cooling_ops = {
  3143. .get_max_state = lpass_cdc_wsa2_macro_get_max_state,
  3144. .get_cur_state = lpass_cdc_wsa2_macro_get_cur_state,
  3145. .set_cur_state = lpass_cdc_wsa2_macro_set_cur_state,
  3146. };
  3147. static int lpass_cdc_wsa2_macro_init(struct snd_soc_component *component)
  3148. {
  3149. struct snd_soc_dapm_context *dapm =
  3150. snd_soc_component_get_dapm(component);
  3151. int ret;
  3152. struct device *wsa2_dev = NULL;
  3153. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  3154. wsa2_dev = lpass_cdc_get_device_ptr(component->dev, WSA2_MACRO);
  3155. if (!wsa2_dev) {
  3156. dev_err(component->dev,
  3157. "%s: null device for macro!\n", __func__);
  3158. return -EINVAL;
  3159. }
  3160. wsa2_priv = dev_get_drvdata(wsa2_dev);
  3161. if (!wsa2_priv) {
  3162. dev_err(component->dev,
  3163. "%s: priv is null for macro!\n", __func__);
  3164. return -EINVAL;
  3165. }
  3166. ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_wsa2_macro_dapm_widgets,
  3167. ARRAY_SIZE(lpass_cdc_wsa2_macro_dapm_widgets));
  3168. if (ret < 0) {
  3169. dev_err(wsa2_dev, "%s: Failed to add controls\n", __func__);
  3170. return ret;
  3171. }
  3172. ret = snd_soc_dapm_add_routes(dapm, wsa2_audio_map,
  3173. ARRAY_SIZE(wsa2_audio_map));
  3174. if (ret < 0) {
  3175. dev_err(wsa2_dev, "%s: Failed to add routes\n", __func__);
  3176. return ret;
  3177. }
  3178. ret = snd_soc_dapm_new_widgets(dapm->card);
  3179. if (ret < 0) {
  3180. dev_err(wsa2_dev, "%s: Failed to add widgets\n", __func__);
  3181. return ret;
  3182. }
  3183. ret = snd_soc_add_component_controls(component, lpass_cdc_wsa2_macro_snd_controls,
  3184. ARRAY_SIZE(lpass_cdc_wsa2_macro_snd_controls));
  3185. if (ret < 0) {
  3186. dev_err(wsa2_dev, "%s: Failed to add snd_ctls\n", __func__);
  3187. return ret;
  3188. }
  3189. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF1 Playback");
  3190. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_MIX1 Playback");
  3191. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_VI Capture");
  3192. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_ECHO Capture");
  3193. snd_soc_dapm_ignore_suspend(dapm, "WSA2_SPK1 OUT");
  3194. snd_soc_dapm_ignore_suspend(dapm, "WSA2_SPK2 OUT");
  3195. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA2");
  3196. snd_soc_dapm_ignore_suspend(dapm, "WSA2 SRC0_INP");
  3197. snd_soc_dapm_ignore_suspend(dapm, "WSA2_TX DEC0_INP");
  3198. snd_soc_dapm_ignore_suspend(dapm, "WSA2_TX DEC1_INP");
  3199. snd_soc_dapm_sync(dapm);
  3200. wsa2_priv->component = component;
  3201. wsa2_priv->spkr_gain_offset = LPASS_CDC_WSA2_MACRO_GAIN_OFFSET_0_DB;
  3202. lpass_cdc_wsa2_macro_init_reg(component);
  3203. return 0;
  3204. }
  3205. static int lpass_cdc_wsa2_macro_deinit(struct snd_soc_component *component)
  3206. {
  3207. struct device *wsa2_dev = NULL;
  3208. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  3209. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  3210. return -EINVAL;
  3211. wsa2_priv->component = NULL;
  3212. return 0;
  3213. }
  3214. static void lpass_cdc_wsa2_macro_add_child_devices(struct work_struct *work)
  3215. {
  3216. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  3217. struct platform_device *pdev;
  3218. struct device_node *node;
  3219. struct lpass_cdc_wsa2_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  3220. int ret;
  3221. u16 count = 0, ctrl_num = 0;
  3222. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data *platdata;
  3223. char plat_dev_name[LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN];
  3224. wsa2_priv = container_of(work, struct lpass_cdc_wsa2_macro_priv,
  3225. lpass_cdc_wsa2_macro_add_child_devices_work);
  3226. if (!wsa2_priv) {
  3227. pr_err("%s: Memory for wsa2_priv does not exist\n",
  3228. __func__);
  3229. return;
  3230. }
  3231. if (!wsa2_priv->dev || !wsa2_priv->dev->of_node) {
  3232. dev_err(wsa2_priv->dev,
  3233. "%s: DT node for wsa2_priv does not exist\n", __func__);
  3234. return;
  3235. }
  3236. platdata = &wsa2_priv->swr_plat_data;
  3237. wsa2_priv->child_count = 0;
  3238. for_each_available_child_of_node(wsa2_priv->dev->of_node, node) {
  3239. if (strnstr(node->name, "wsa2_swr_master",
  3240. strlen("wsa2_swr_master")) != NULL)
  3241. strlcpy(plat_dev_name, "wsa2_swr_ctrl",
  3242. (LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN - 1));
  3243. else if (strnstr(node->name, "msm_cdc_pinctrl",
  3244. strlen("msm_cdc_pinctrl")) != NULL)
  3245. strlcpy(plat_dev_name, node->name,
  3246. (LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN - 1));
  3247. else
  3248. continue;
  3249. pdev = platform_device_alloc(plat_dev_name, -1);
  3250. if (!pdev) {
  3251. dev_err(wsa2_priv->dev, "%s: pdev memory alloc failed\n",
  3252. __func__);
  3253. ret = -ENOMEM;
  3254. goto err;
  3255. }
  3256. pdev->dev.parent = wsa2_priv->dev;
  3257. pdev->dev.of_node = node;
  3258. if (strnstr(node->name, "wsa2_swr_master",
  3259. strlen("wsa2_swr_master")) != NULL) {
  3260. ret = platform_device_add_data(pdev, platdata,
  3261. sizeof(*platdata));
  3262. if (ret) {
  3263. dev_err(&pdev->dev,
  3264. "%s: cannot add plat data ctrl:%d\n",
  3265. __func__, ctrl_num);
  3266. goto fail_pdev_add;
  3267. }
  3268. temp = krealloc(swr_ctrl_data,
  3269. (ctrl_num + 1) * sizeof(
  3270. struct lpass_cdc_wsa2_macro_swr_ctrl_data),
  3271. GFP_KERNEL);
  3272. if (!temp) {
  3273. dev_err(&pdev->dev, "out of memory\n");
  3274. ret = -ENOMEM;
  3275. goto fail_pdev_add;
  3276. }
  3277. swr_ctrl_data = temp;
  3278. swr_ctrl_data[ctrl_num].wsa2_swr_pdev = pdev;
  3279. ctrl_num++;
  3280. dev_dbg(&pdev->dev,
  3281. "%s: Adding soundwire ctrl device(s)\n",
  3282. __func__);
  3283. wsa2_priv->swr_ctrl_data = swr_ctrl_data;
  3284. }
  3285. ret = platform_device_add(pdev);
  3286. if (ret) {
  3287. dev_err(&pdev->dev,
  3288. "%s: Cannot add platform device\n",
  3289. __func__);
  3290. goto fail_pdev_add;
  3291. }
  3292. if (wsa2_priv->child_count < LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX)
  3293. wsa2_priv->pdev_child_devices[
  3294. wsa2_priv->child_count++] = pdev;
  3295. else
  3296. goto err;
  3297. }
  3298. return;
  3299. fail_pdev_add:
  3300. for (count = 0; count < wsa2_priv->child_count; count++)
  3301. platform_device_put(wsa2_priv->pdev_child_devices[count]);
  3302. err:
  3303. return;
  3304. }
  3305. static void lpass_cdc_wsa2_macro_cooling_adjust_gain(struct work_struct *work)
  3306. {
  3307. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  3308. u8 gain = 0;
  3309. wsa2_priv = container_of(work, struct lpass_cdc_wsa2_macro_priv,
  3310. lpass_cdc_wsa2_macro_cooling_work);
  3311. if (!wsa2_priv) {
  3312. pr_err("%s: priv is null for macro!\n",
  3313. __func__);
  3314. return;
  3315. }
  3316. if (!wsa2_priv->dev || !wsa2_priv->dev->of_node) {
  3317. dev_err(wsa2_priv->dev,
  3318. "%s: DT node for wsa2_priv does not exist\n", __func__);
  3319. return;
  3320. }
  3321. /* Only adjust the volume when WSA2 clock is enabled */
  3322. if (wsa2_priv->dapm_mclk_enable) {
  3323. gain = (u8)(wsa2_priv->rx0_origin_gain -
  3324. wsa2_priv->thermal_cur_state);
  3325. snd_soc_component_update_bits(wsa2_priv->component,
  3326. LPASS_CDC_WSA2_RX0_RX_VOL_CTL, 0xFF, gain);
  3327. dev_dbg(wsa2_priv->dev,
  3328. "%s: RX0 current thermal state: %d, "
  3329. "adjusted gain: %#x\n",
  3330. __func__, wsa2_priv->thermal_cur_state, gain);
  3331. gain = (u8)(wsa2_priv->rx1_origin_gain -
  3332. wsa2_priv->thermal_cur_state);
  3333. snd_soc_component_update_bits(wsa2_priv->component,
  3334. LPASS_CDC_WSA2_RX1_RX_VOL_CTL, 0xFF, gain);
  3335. dev_dbg(wsa2_priv->dev,
  3336. "%s: RX1 current thermal state: %d, "
  3337. "adjusted gain: %#x\n",
  3338. __func__, wsa2_priv->thermal_cur_state, gain);
  3339. }
  3340. return;
  3341. }
  3342. static int lpass_cdc_wsa2_macro_read_array(struct platform_device *pdev,
  3343. const char *name, int num_values,
  3344. u32 *output)
  3345. {
  3346. u32 len, ret, size;
  3347. if (!of_find_property(pdev->dev.of_node, name, &size)) {
  3348. dev_info(&pdev->dev, "%s: missing %s\n", __func__, name);
  3349. return 0;
  3350. }
  3351. len = size / sizeof(u32);
  3352. if (len != num_values) {
  3353. dev_info(&pdev->dev, "%s: invalid number of %s\n", __func__, name);
  3354. return -EINVAL;
  3355. }
  3356. ret = of_property_read_u32_array(pdev->dev.of_node, name, output, len);
  3357. if (ret)
  3358. dev_info(&pdev->dev, "%s: Failed to read %s\n", __func__, name);
  3359. return 0;
  3360. }
  3361. static void lpass_cdc_wsa2_macro_init_ops(struct macro_ops *ops,
  3362. char __iomem *wsa2_io_base)
  3363. {
  3364. memset(ops, 0, sizeof(struct macro_ops));
  3365. ops->init = lpass_cdc_wsa2_macro_init;
  3366. ops->exit = lpass_cdc_wsa2_macro_deinit;
  3367. ops->io_base = wsa2_io_base;
  3368. ops->dai_ptr = lpass_cdc_wsa2_macro_dai;
  3369. ops->num_dais = ARRAY_SIZE(lpass_cdc_wsa2_macro_dai);
  3370. ops->event_handler = lpass_cdc_wsa2_macro_event_handler;
  3371. ops->set_port_map = lpass_cdc_wsa2_macro_set_port_map;
  3372. }
  3373. static int lpass_cdc_wsa2_macro_probe(struct platform_device *pdev)
  3374. {
  3375. struct macro_ops ops;
  3376. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  3377. u32 wsa2_base_addr, default_clk_id, thermal_max_state;
  3378. char __iomem *wsa2_io_base;
  3379. int ret = 0;
  3380. u32 is_used_wsa2_swr_gpio = 1;
  3381. u32 noise_gate_mode;
  3382. const char *is_used_wsa2_swr_gpio_dt = "qcom,is-used-swr-gpio";
  3383. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  3384. dev_err(&pdev->dev,
  3385. "%s: va-macro not registered yet, defer\n", __func__);
  3386. return -EPROBE_DEFER;
  3387. }
  3388. wsa2_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_wsa2_macro_priv),
  3389. GFP_KERNEL);
  3390. if (!wsa2_priv)
  3391. return -ENOMEM;
  3392. wsa2_priv->pre_dev_up = true;
  3393. wsa2_priv->dev = &pdev->dev;
  3394. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  3395. &wsa2_base_addr);
  3396. if (ret) {
  3397. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3398. __func__, "reg");
  3399. return ret;
  3400. }
  3401. if (of_find_property(pdev->dev.of_node, is_used_wsa2_swr_gpio_dt,
  3402. NULL)) {
  3403. ret = of_property_read_u32(pdev->dev.of_node,
  3404. is_used_wsa2_swr_gpio_dt,
  3405. &is_used_wsa2_swr_gpio);
  3406. if (ret) {
  3407. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  3408. __func__, is_used_wsa2_swr_gpio_dt);
  3409. is_used_wsa2_swr_gpio = 1;
  3410. }
  3411. }
  3412. wsa2_priv->wsa2_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  3413. "qcom,wsa2-swr-gpios", 0);
  3414. if (!wsa2_priv->wsa2_swr_gpio_p && is_used_wsa2_swr_gpio) {
  3415. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  3416. __func__);
  3417. return -EINVAL;
  3418. }
  3419. if (msm_cdc_pinctrl_get_state(wsa2_priv->wsa2_swr_gpio_p) < 0 &&
  3420. is_used_wsa2_swr_gpio) {
  3421. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  3422. __func__);
  3423. return -EPROBE_DEFER;
  3424. }
  3425. msm_cdc_pinctrl_set_wakeup_capable(
  3426. wsa2_priv->wsa2_swr_gpio_p, false);
  3427. wsa2_io_base = devm_ioremap(&pdev->dev,
  3428. wsa2_base_addr, LPASS_CDC_WSA2_MACRO_MAX_OFFSET);
  3429. if (!wsa2_io_base) {
  3430. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  3431. return -EINVAL;
  3432. }
  3433. lpass_cdc_wsa2_macro_read_array(pdev, "qcom,wsa-rloads",
  3434. LPASS_CDC_WSA2_MACRO_RX1 + 1, wsa2_priv->wsa2_rload);
  3435. lpass_cdc_wsa2_macro_read_array(pdev, "qcom,wsa-system-gains",
  3436. 2 * (LPASS_CDC_WSA2_MACRO_RX1 + 1), wsa2_priv->wsa2_sys_gain);
  3437. lpass_cdc_wsa2_macro_read_array(pdev, "qcom,wsa-bat-cfgs",
  3438. LPASS_CDC_WSA2_MACRO_RX1 + 1, wsa2_priv->wsa2_bat_cfg);
  3439. wsa2_priv->wsa2_io_base = wsa2_io_base;
  3440. wsa2_priv->reset_swr = true;
  3441. INIT_WORK(&wsa2_priv->lpass_cdc_wsa2_macro_add_child_devices_work,
  3442. lpass_cdc_wsa2_macro_add_child_devices);
  3443. INIT_WORK(&wsa2_priv->lpass_cdc_wsa2_macro_cooling_work,
  3444. lpass_cdc_wsa2_macro_cooling_adjust_gain);
  3445. wsa2_priv->swr_plat_data.handle = (void *) wsa2_priv;
  3446. wsa2_priv->swr_plat_data.read = NULL;
  3447. wsa2_priv->swr_plat_data.write = NULL;
  3448. wsa2_priv->swr_plat_data.bulk_write = NULL;
  3449. wsa2_priv->swr_plat_data.clk = wsa2_swrm_clock;
  3450. wsa2_priv->swr_plat_data.core_vote = lpass_cdc_wsa2_macro_core_vote;
  3451. wsa2_priv->swr_plat_data.handle_irq = NULL;
  3452. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  3453. &default_clk_id);
  3454. if (ret) {
  3455. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3456. __func__, "qcom,mux0-clk-id");
  3457. default_clk_id = WSA2_CORE_CLK;
  3458. }
  3459. wsa2_priv->default_clk_id = default_clk_id;
  3460. dev_set_drvdata(&pdev->dev, wsa2_priv);
  3461. mutex_init(&wsa2_priv->mclk_lock);
  3462. mutex_init(&wsa2_priv->swr_clk_lock);
  3463. lpass_cdc_wsa2_macro_init_ops(&ops, wsa2_io_base);
  3464. ops.clk_id_req = wsa2_priv->default_clk_id;
  3465. ops.default_clk_id = wsa2_priv->default_clk_id;
  3466. ret = lpass_cdc_register_macro(&pdev->dev, WSA2_MACRO, &ops);
  3467. if (ret < 0) {
  3468. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  3469. goto reg_macro_fail;
  3470. }
  3471. if (of_find_property(wsa2_priv->dev->of_node, "#cooling-cells", NULL)) {
  3472. ret = of_property_read_u32(pdev->dev.of_node,
  3473. "qcom,thermal-max-state",
  3474. &thermal_max_state);
  3475. if (ret) {
  3476. dev_info(&pdev->dev, "%s: could not find %s entry in dt\n",
  3477. __func__, "qcom,thermal-max-state");
  3478. wsa2_priv->thermal_max_state =
  3479. LPASS_CDC_WSA2_MACRO_THERMAL_MAX_STATE;
  3480. } else {
  3481. wsa2_priv->thermal_max_state = thermal_max_state;
  3482. }
  3483. wsa2_priv->tcdev = devm_thermal_of_cooling_device_register(
  3484. &pdev->dev,
  3485. wsa2_priv->dev->of_node,
  3486. "wsa2", wsa2_priv,
  3487. &wsa2_cooling_ops);
  3488. if (IS_ERR(wsa2_priv->tcdev)) {
  3489. dev_err(&pdev->dev,
  3490. "%s: failed to register wsa2 macro as cooling device\n",
  3491. __func__);
  3492. wsa2_priv->tcdev = NULL;
  3493. }
  3494. }
  3495. ret = of_property_read_u32(pdev->dev.of_node,
  3496. "qcom,noise-gate-mode", &noise_gate_mode);
  3497. if (ret) {
  3498. dev_info(&pdev->dev, "%s: could not find %s entry in dt\n",
  3499. __func__, "qcom,noise-gate-mode");
  3500. wsa2_priv->noise_gate_mode = IDLE_DETECT;
  3501. } else {
  3502. if (noise_gate_mode >= IDLE_DETECT && noise_gate_mode <= NG3)
  3503. wsa2_priv->noise_gate_mode = noise_gate_mode;
  3504. else
  3505. wsa2_priv->noise_gate_mode = IDLE_DETECT;
  3506. }
  3507. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  3508. pm_runtime_use_autosuspend(&pdev->dev);
  3509. pm_runtime_set_suspended(&pdev->dev);
  3510. pm_suspend_ignore_children(&pdev->dev, true);
  3511. pm_runtime_enable(&pdev->dev);
  3512. schedule_work(&wsa2_priv->lpass_cdc_wsa2_macro_add_child_devices_work);
  3513. return ret;
  3514. reg_macro_fail:
  3515. mutex_destroy(&wsa2_priv->mclk_lock);
  3516. mutex_destroy(&wsa2_priv->swr_clk_lock);
  3517. return ret;
  3518. }
  3519. static int lpass_cdc_wsa2_macro_remove(struct platform_device *pdev)
  3520. {
  3521. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  3522. u16 count = 0;
  3523. wsa2_priv = dev_get_drvdata(&pdev->dev);
  3524. if (!wsa2_priv)
  3525. return -EINVAL;
  3526. if (wsa2_priv->tcdev)
  3527. thermal_cooling_device_unregister(wsa2_priv->tcdev);
  3528. for (count = 0; count < wsa2_priv->child_count &&
  3529. count < LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX; count++)
  3530. platform_device_unregister(wsa2_priv->pdev_child_devices[count]);
  3531. pm_runtime_disable(&pdev->dev);
  3532. pm_runtime_set_suspended(&pdev->dev);
  3533. lpass_cdc_unregister_macro(&pdev->dev, WSA2_MACRO);
  3534. mutex_destroy(&wsa2_priv->mclk_lock);
  3535. mutex_destroy(&wsa2_priv->swr_clk_lock);
  3536. return 0;
  3537. }
  3538. static const struct of_device_id lpass_cdc_wsa2_macro_dt_match[] = {
  3539. {.compatible = "qcom,lpass-cdc-wsa2-macro"},
  3540. {}
  3541. };
  3542. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  3543. SET_SYSTEM_SLEEP_PM_OPS(
  3544. pm_runtime_force_suspend,
  3545. pm_runtime_force_resume
  3546. )
  3547. SET_RUNTIME_PM_OPS(
  3548. lpass_cdc_runtime_suspend,
  3549. lpass_cdc_runtime_resume,
  3550. NULL
  3551. )
  3552. };
  3553. static struct platform_driver lpass_cdc_wsa2_macro_driver = {
  3554. .driver = {
  3555. .name = "lpass_cdc_wsa2_macro",
  3556. .owner = THIS_MODULE,
  3557. .pm = &lpass_cdc_dev_pm_ops,
  3558. .of_match_table = lpass_cdc_wsa2_macro_dt_match,
  3559. .suppress_bind_attrs = true,
  3560. },
  3561. .probe = lpass_cdc_wsa2_macro_probe,
  3562. .remove = lpass_cdc_wsa2_macro_remove,
  3563. };
  3564. module_platform_driver(lpass_cdc_wsa2_macro_driver);
  3565. MODULE_DESCRIPTION("WSA2 macro driver");
  3566. MODULE_LICENSE("GPL v2");