hal_generic_api.h 56 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_GENERIC_API_H_
  19. #define _HAL_GENERIC_API_H_
  20. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  21. ((struct rx_msdu_desc_info *) \
  22. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  23. UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  24. /**
  25. * hal_rx_msdu_desc_info_get_ptr_generic() - Get msdu desc info ptr
  26. * @msdu_details_ptr - Pointer to msdu_details_ptr
  27. * Return - Pointer to rx_msdu_desc_info structure.
  28. *
  29. */
  30. static void *hal_rx_msdu_desc_info_get_ptr_generic(void *msdu_details_ptr)
  31. {
  32. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  33. }
  34. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  35. ((struct rx_msdu_details *) \
  36. _OFFSET_TO_BYTE_PTR((link_desc),\
  37. UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  38. /**
  39. * hal_rx_link_desc_msdu0_ptr_generic - Get pointer to rx_msdu details
  40. * @link_desc - Pointer to link desc
  41. * Return - Pointer to rx_msdu_details structure
  42. *
  43. */
  44. static void *hal_rx_link_desc_msdu0_ptr_generic(void *link_desc)
  45. {
  46. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  47. }
  48. /**
  49. * hal_tx_comp_get_status() - TQM Release reason
  50. * @hal_desc: completion ring Tx status
  51. *
  52. * This function will parse the WBM completion descriptor and populate in
  53. * HAL structure
  54. *
  55. * Return: none
  56. */
  57. #if defined(WCSS_VERSION) && \
  58. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  59. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  60. static inline void hal_tx_comp_get_status_generic(void *desc,
  61. void *ts1, void *hal)
  62. {
  63. uint8_t rate_stats_valid = 0;
  64. uint32_t rate_stats = 0;
  65. struct hal_tx_completion_status *ts =
  66. (struct hal_tx_completion_status *)ts1;
  67. ts->ppdu_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  68. TQM_STATUS_NUMBER);
  69. ts->ack_frame_rssi = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  70. ACK_FRAME_RSSI);
  71. ts->first_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, FIRST_MSDU);
  72. ts->last_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, LAST_MSDU);
  73. ts->msdu_part_of_amsdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  74. MSDU_PART_OF_AMSDU);
  75. ts->peer_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, SW_PEER_ID);
  76. ts->tid = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, TID);
  77. ts->transmit_cnt = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  78. TRANSMIT_COUNT);
  79. rate_stats = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_5,
  80. TX_RATE_STATS);
  81. rate_stats_valid = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  82. TX_RATE_STATS_INFO_VALID, rate_stats);
  83. ts->valid = rate_stats_valid;
  84. if (rate_stats_valid) {
  85. ts->bw = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_BW,
  86. rate_stats);
  87. ts->pkt_type = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  88. TRANSMIT_PKT_TYPE, rate_stats);
  89. ts->stbc = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  90. TRANSMIT_STBC, rate_stats);
  91. ts->ldpc = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_LDPC,
  92. rate_stats);
  93. ts->sgi = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_SGI,
  94. rate_stats);
  95. ts->mcs = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_MCS,
  96. rate_stats);
  97. ts->ofdma = HAL_TX_MS(TX_RATE_STATS_INFO_0, OFDMA_TRANSMISSION,
  98. rate_stats);
  99. ts->tones_in_ru = HAL_TX_MS(TX_RATE_STATS_INFO_0, TONES_IN_RU,
  100. rate_stats);
  101. }
  102. ts->release_src = hal_tx_comp_get_buffer_source(desc);
  103. ts->status = hal_tx_comp_get_release_reason(desc, hal);
  104. ts->tsf = HAL_TX_DESC_GET(desc, UNIFIED_WBM_RELEASE_RING_6,
  105. TX_RATE_STATS_INFO_TX_RATE_STATS);
  106. }
  107. #else
  108. static inline void hal_tx_comp_get_status_generic(void *desc,
  109. struct hal_tx_completion_status *ts, void *hal)
  110. {
  111. ts->ppdu_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  112. TQM_STATUS_NUMBER);
  113. ts->ack_frame_rssi = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  114. ACK_FRAME_RSSI);
  115. ts->first_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, FIRST_MSDU);
  116. ts->last_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, LAST_MSDU);
  117. ts->msdu_part_of_amsdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  118. MSDU_PART_OF_AMSDU);
  119. ts->release_src = hal_tx_comp_get_buffer_source(desc);
  120. ts->status = hal_tx_comp_get_release_reason(desc, hal);
  121. }
  122. #endif
  123. /**
  124. * hal_tx_desc_set_buf_addr - Fill Buffer Address information in Tx Descriptor
  125. * @desc: Handle to Tx Descriptor
  126. * @paddr: Physical Address
  127. * @pool_id: Return Buffer Manager ID
  128. * @desc_id: Descriptor ID
  129. * @type: 0 - Address points to a MSDU buffer
  130. * 1 - Address points to MSDU extension descriptor
  131. *
  132. * Return: void
  133. */
  134. static inline void hal_tx_desc_set_buf_addr_generic(void *desc,
  135. dma_addr_t paddr, uint8_t pool_id,
  136. uint32_t desc_id, uint8_t type)
  137. {
  138. /* Set buffer_addr_info.buffer_addr_31_0 */
  139. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_0, BUFFER_ADDR_INFO_BUF_ADDR_INFO) =
  140. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_0, BUFFER_ADDR_31_0, paddr);
  141. /* Set buffer_addr_info.buffer_addr_39_32 */
  142. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  143. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  144. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, BUFFER_ADDR_39_32,
  145. (((uint64_t) paddr) >> 32));
  146. /* Set buffer_addr_info.return_buffer_manager = pool id */
  147. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  148. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  149. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1,
  150. RETURN_BUFFER_MANAGER, (pool_id + HAL_WBM_SW0_BM_ID));
  151. /* Set buffer_addr_info.sw_buffer_cookie = desc_id */
  152. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  153. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  154. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, SW_BUFFER_COOKIE, desc_id);
  155. /* Set Buffer or Ext Descriptor Type */
  156. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_2,
  157. BUF_OR_EXT_DESC_TYPE) |=
  158. HAL_TX_SM(UNIFIED_TCL_DATA_CMD_2, BUF_OR_EXT_DESC_TYPE, type);
  159. }
  160. #if defined(CONFIG_MCL) && defined(QCA_WIFI_QCA6290_11AX)
  161. /**
  162. * hal_rx_handle_other_tlvs() - handle special TLVs like MU_UL
  163. * tlv_tag: Taf of the TLVs
  164. * rx_tlv: the pointer to the TLVs
  165. * @ppdu_info: pointer to ppdu_info
  166. *
  167. * Return: true if the tlv is handled, false if not
  168. */
  169. static inline bool
  170. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  171. struct hal_rx_ppdu_info *ppdu_info)
  172. {
  173. uint32_t value;
  174. switch (tlv_tag) {
  175. case WIFIPHYRX_HE_SIG_A_MU_UL_E:
  176. {
  177. uint8_t *he_sig_a_mu_ul_info =
  178. (uint8_t *)rx_tlv +
  179. HAL_RX_OFFSET(PHYRX_HE_SIG_A_MU_UL_0,
  180. HE_SIG_A_MU_UL_INFO_PHYRX_HE_SIG_A_MU_UL_INFO_DETAILS);
  181. ppdu_info->rx_status.he_flags = 1;
  182. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  183. FORMAT_INDICATION);
  184. if (value == 0) {
  185. ppdu_info->rx_status.he_data1 =
  186. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  187. } else {
  188. ppdu_info->rx_status.he_data1 =
  189. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  190. }
  191. return true;
  192. }
  193. default:
  194. return false;
  195. }
  196. }
  197. #else
  198. static inline bool
  199. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  200. struct hal_rx_ppdu_info *ppdu_info)
  201. {
  202. return false;
  203. }
  204. #endif /* CONFIG_MCL && QCA_WIFI_QCA6290_11AX */
  205. /**
  206. * hal_rx_status_get_tlv_info() - process receive info TLV
  207. * @rx_tlv_hdr: pointer to TLV header
  208. * @ppdu_info: pointer to ppdu_info
  209. *
  210. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  211. */
  212. static inline uint32_t
  213. hal_rx_status_get_tlv_info_generic(void *rx_tlv_hdr, void *ppduinfo,
  214. void *halsoc)
  215. {
  216. struct hal_soc *hal = (struct hal_soc *)halsoc;
  217. uint32_t tlv_tag, user_id, tlv_len, value;
  218. uint8_t group_id = 0;
  219. uint8_t he_dcm = 0;
  220. uint8_t he_stbc = 0;
  221. uint16_t he_gi = 0;
  222. uint16_t he_ltf = 0;
  223. void *rx_tlv;
  224. bool unhandled = false;
  225. struct hal_rx_ppdu_info *ppdu_info =
  226. (struct hal_rx_ppdu_info *)ppduinfo;
  227. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  228. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  229. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  230. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  231. switch (tlv_tag) {
  232. case WIFIRX_PPDU_START_E:
  233. ppdu_info->com_info.ppdu_id =
  234. HAL_RX_GET(rx_tlv, RX_PPDU_START_0,
  235. PHY_PPDU_ID);
  236. /* channel number is set in PHY meta data */
  237. ppdu_info->rx_status.chan_num =
  238. HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  239. SW_PHY_META_DATA);
  240. ppdu_info->com_info.ppdu_timestamp =
  241. HAL_RX_GET(rx_tlv, RX_PPDU_START_2,
  242. PPDU_START_TIMESTAMP);
  243. ppdu_info->rx_state = HAL_RX_MON_PPDU_START;
  244. break;
  245. case WIFIRX_PPDU_START_USER_INFO_E:
  246. break;
  247. case WIFIRX_PPDU_END_E:
  248. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  249. "[%s][%d] ppdu_end_e len=%d",
  250. __func__, __LINE__, tlv_len);
  251. /* This is followed by sub-TLVs of PPDU_END */
  252. ppdu_info->rx_state = HAL_RX_MON_PPDU_END;
  253. break;
  254. case WIFIRXPCU_PPDU_END_INFO_E:
  255. ppdu_info->rx_status.tsft =
  256. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_1,
  257. WB_TIMESTAMP_UPPER_32);
  258. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  259. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_0,
  260. WB_TIMESTAMP_LOWER_32);
  261. ppdu_info->rx_status.duration =
  262. HAL_RX_GET(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_8,
  263. RX_PPDU_DURATION);
  264. break;
  265. case WIFIRX_PPDU_END_USER_STATS_E:
  266. {
  267. unsigned long tid = 0;
  268. uint16_t seq = 0;
  269. ppdu_info->rx_status.ast_index =
  270. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_4,
  271. AST_INDEX);
  272. tid = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_12,
  273. RECEIVED_QOS_DATA_TID_BITMAP);
  274. ppdu_info->rx_status.tid = qdf_find_first_bit(&tid, sizeof(tid)*8);
  275. if (ppdu_info->rx_status.tid == (sizeof(tid) * 8))
  276. ppdu_info->rx_status.tid = HAL_TID_INVALID;
  277. ppdu_info->rx_status.tcp_msdu_count =
  278. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  279. TCP_MSDU_COUNT) +
  280. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  281. TCP_ACK_MSDU_COUNT);
  282. ppdu_info->rx_status.udp_msdu_count =
  283. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  284. UDP_MSDU_COUNT);
  285. ppdu_info->rx_status.other_msdu_count =
  286. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  287. OTHER_MSDU_COUNT);
  288. ppdu_info->rx_status.frame_control_info_valid =
  289. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  290. FRAME_CONTROL_INFO_VALID);
  291. if (ppdu_info->rx_status.frame_control_info_valid)
  292. ppdu_info->rx_status.frame_control =
  293. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_4,
  294. FRAME_CONTROL_FIELD);
  295. ppdu_info->rx_status.data_sequence_control_info_valid =
  296. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  297. DATA_SEQUENCE_CONTROL_INFO_VALID);
  298. seq = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_5,
  299. FIRST_DATA_SEQ_CTRL);
  300. if (ppdu_info->rx_status.data_sequence_control_info_valid)
  301. ppdu_info->rx_status.first_data_seq_ctrl = seq;
  302. ppdu_info->rx_status.preamble_type =
  303. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  304. HT_CONTROL_FIELD_PKT_TYPE);
  305. switch (ppdu_info->rx_status.preamble_type) {
  306. case HAL_RX_PKT_TYPE_11N:
  307. ppdu_info->rx_status.ht_flags = 1;
  308. ppdu_info->rx_status.rtap_flags |= HT_SGI_PRESENT;
  309. break;
  310. case HAL_RX_PKT_TYPE_11AC:
  311. ppdu_info->rx_status.vht_flags = 1;
  312. break;
  313. case HAL_RX_PKT_TYPE_11AX:
  314. ppdu_info->rx_status.he_flags = 1;
  315. break;
  316. default:
  317. break;
  318. }
  319. ppdu_info->com_info.mpdu_cnt_fcs_ok =
  320. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  321. MPDU_CNT_FCS_OK);
  322. ppdu_info->com_info.mpdu_cnt_fcs_err =
  323. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_2,
  324. MPDU_CNT_FCS_ERR);
  325. if ((ppdu_info->com_info.mpdu_cnt_fcs_ok |
  326. ppdu_info->com_info.mpdu_cnt_fcs_err) > 1)
  327. ppdu_info->rx_status.rs_flags |= IEEE80211_AMPDU_FLAG;
  328. else
  329. ppdu_info->rx_status.rs_flags &=
  330. (~IEEE80211_AMPDU_FLAG);
  331. break;
  332. }
  333. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  334. break;
  335. case WIFIRX_PPDU_END_STATUS_DONE_E:
  336. return HAL_TLV_STATUS_PPDU_DONE;
  337. case WIFIDUMMY_E:
  338. return HAL_TLV_STATUS_BUF_DONE;
  339. case WIFIPHYRX_HT_SIG_E:
  340. {
  341. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  342. HAL_RX_OFFSET(UNIFIED_PHYRX_HT_SIG_0,
  343. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  344. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1,
  345. FEC_CODING);
  346. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  347. 1 : 0;
  348. ppdu_info->rx_status.mcs = HAL_RX_GET(ht_sig_info,
  349. HT_SIG_INFO_0, MCS);
  350. ppdu_info->rx_status.bw = HAL_RX_GET(ht_sig_info,
  351. HT_SIG_INFO_0, CBW);
  352. ppdu_info->rx_status.sgi = HAL_RX_GET(ht_sig_info,
  353. HT_SIG_INFO_1, SHORT_GI);
  354. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  355. break;
  356. }
  357. case WIFIPHYRX_L_SIG_B_E:
  358. {
  359. uint8_t *l_sig_b_info = (uint8_t *)rx_tlv +
  360. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_B_0,
  361. L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS);
  362. value = HAL_RX_GET(l_sig_b_info, L_SIG_B_INFO_0, RATE);
  363. switch (value) {
  364. case 1:
  365. ppdu_info->rx_status.rate = HAL_11B_RATE_3MCS;
  366. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  367. break;
  368. case 2:
  369. ppdu_info->rx_status.rate = HAL_11B_RATE_2MCS;
  370. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  371. break;
  372. case 3:
  373. ppdu_info->rx_status.rate = HAL_11B_RATE_1MCS;
  374. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  375. break;
  376. case 4:
  377. ppdu_info->rx_status.rate = HAL_11B_RATE_0MCS;
  378. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  379. break;
  380. case 5:
  381. ppdu_info->rx_status.rate = HAL_11B_RATE_6MCS;
  382. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  383. break;
  384. case 6:
  385. ppdu_info->rx_status.rate = HAL_11B_RATE_5MCS;
  386. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  387. break;
  388. case 7:
  389. ppdu_info->rx_status.rate = HAL_11B_RATE_4MCS;
  390. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  391. break;
  392. default:
  393. break;
  394. }
  395. ppdu_info->rx_status.cck_flag = 1;
  396. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  397. break;
  398. }
  399. case WIFIPHYRX_L_SIG_A_E:
  400. {
  401. uint8_t *l_sig_a_info = (uint8_t *)rx_tlv +
  402. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_A_0,
  403. L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS);
  404. value = HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0, RATE);
  405. switch (value) {
  406. case 8:
  407. ppdu_info->rx_status.rate = HAL_11A_RATE_0MCS;
  408. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  409. break;
  410. case 9:
  411. ppdu_info->rx_status.rate = HAL_11A_RATE_1MCS;
  412. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  413. break;
  414. case 10:
  415. ppdu_info->rx_status.rate = HAL_11A_RATE_2MCS;
  416. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  417. break;
  418. case 11:
  419. ppdu_info->rx_status.rate = HAL_11A_RATE_3MCS;
  420. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  421. break;
  422. case 12:
  423. ppdu_info->rx_status.rate = HAL_11A_RATE_4MCS;
  424. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  425. break;
  426. case 13:
  427. ppdu_info->rx_status.rate = HAL_11A_RATE_5MCS;
  428. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  429. break;
  430. case 14:
  431. ppdu_info->rx_status.rate = HAL_11A_RATE_6MCS;
  432. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  433. break;
  434. case 15:
  435. ppdu_info->rx_status.rate = HAL_11A_RATE_7MCS;
  436. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS7;
  437. break;
  438. default:
  439. break;
  440. }
  441. ppdu_info->rx_status.ofdm_flag = 1;
  442. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  443. break;
  444. }
  445. case WIFIPHYRX_VHT_SIG_A_E:
  446. {
  447. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  448. HAL_RX_OFFSET(UNIFIED_PHYRX_VHT_SIG_A_0,
  449. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  450. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_1,
  451. SU_MU_CODING);
  452. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  453. 1 : 0;
  454. group_id = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_0, GROUP_ID);
  455. ppdu_info->rx_status.vht_flag_values5 = group_id;
  456. ppdu_info->rx_status.mcs = HAL_RX_GET(vht_sig_a_info,
  457. VHT_SIG_A_INFO_1, MCS);
  458. ppdu_info->rx_status.sgi = HAL_RX_GET(vht_sig_a_info,
  459. VHT_SIG_A_INFO_1, GI_SETTING);
  460. switch (hal->target_type) {
  461. case TARGET_TYPE_QCA8074:
  462. case TARGET_TYPE_QCA8074V2:
  463. ppdu_info->rx_status.is_stbc =
  464. HAL_RX_GET(vht_sig_a_info,
  465. VHT_SIG_A_INFO_0, STBC);
  466. value = HAL_RX_GET(vht_sig_a_info,
  467. VHT_SIG_A_INFO_0, N_STS);
  468. if (ppdu_info->rx_status.is_stbc && (value > 0))
  469. value = ((value + 1) >> 1) - 1;
  470. ppdu_info->rx_status.nss =
  471. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  472. break;
  473. case TARGET_TYPE_QCA6290:
  474. #if !defined(QCA_WIFI_QCA6290_11AX)
  475. ppdu_info->rx_status.is_stbc =
  476. HAL_RX_GET(vht_sig_a_info,
  477. VHT_SIG_A_INFO_0, STBC);
  478. value = HAL_RX_GET(vht_sig_a_info,
  479. VHT_SIG_A_INFO_0, N_STS);
  480. if (ppdu_info->rx_status.is_stbc && (value > 0))
  481. value = ((value + 1) >> 1) - 1;
  482. ppdu_info->rx_status.nss =
  483. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  484. #else
  485. ppdu_info->rx_status.nss = 0;
  486. #endif
  487. break;
  488. #ifdef QCA_WIFI_QCA6390
  489. case TARGET_TYPE_QCA6390:
  490. ppdu_info->rx_status.nss = 0;
  491. break;
  492. #endif
  493. default:
  494. break;
  495. }
  496. ppdu_info->rx_status.vht_flag_values3[0] =
  497. (((ppdu_info->rx_status.mcs) << 4)
  498. | ppdu_info->rx_status.nss);
  499. ppdu_info->rx_status.bw = HAL_RX_GET(vht_sig_a_info,
  500. VHT_SIG_A_INFO_0, BANDWIDTH);
  501. ppdu_info->rx_status.vht_flag_values2 =
  502. ppdu_info->rx_status.bw;
  503. ppdu_info->rx_status.vht_flag_values4 =
  504. HAL_RX_GET(vht_sig_a_info,
  505. VHT_SIG_A_INFO_1, SU_MU_CODING);
  506. ppdu_info->rx_status.beamformed = HAL_RX_GET(vht_sig_a_info,
  507. VHT_SIG_A_INFO_1, BEAMFORMED);
  508. if (group_id == 0 || group_id == 63)
  509. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  510. else
  511. ppdu_info->rx_status.reception_type =
  512. HAL_RX_TYPE_MU_MIMO;
  513. break;
  514. }
  515. case WIFIPHYRX_HE_SIG_A_SU_E:
  516. {
  517. uint8_t *he_sig_a_su_info = (uint8_t *)rx_tlv +
  518. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_SU_0,
  519. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS);
  520. ppdu_info->rx_status.he_flags = 1;
  521. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  522. FORMAT_INDICATION);
  523. if (value == 0) {
  524. ppdu_info->rx_status.he_data1 =
  525. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  526. } else {
  527. ppdu_info->rx_status.he_data1 =
  528. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  529. }
  530. /* data1 */
  531. ppdu_info->rx_status.he_data1 |=
  532. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  533. QDF_MON_STATUS_HE_BEAM_CHANGE_KNOWN |
  534. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  535. QDF_MON_STATUS_HE_MCS_KNOWN |
  536. QDF_MON_STATUS_HE_DCM_KNOWN |
  537. QDF_MON_STATUS_HE_CODING_KNOWN |
  538. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  539. QDF_MON_STATUS_HE_STBC_KNOWN |
  540. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  541. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  542. /* data2 */
  543. ppdu_info->rx_status.he_data2 =
  544. QDF_MON_STATUS_HE_GI_KNOWN;
  545. ppdu_info->rx_status.he_data2 |=
  546. QDF_MON_STATUS_TXBF_KNOWN |
  547. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  548. QDF_MON_STATUS_TXOP_KNOWN |
  549. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  550. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  551. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  552. /* data3 */
  553. value = HAL_RX_GET(he_sig_a_su_info,
  554. HE_SIG_A_SU_INFO_0, BSS_COLOR_ID);
  555. ppdu_info->rx_status.he_data3 = value;
  556. value = HAL_RX_GET(he_sig_a_su_info,
  557. HE_SIG_A_SU_INFO_0, BEAM_CHANGE);
  558. value = value << QDF_MON_STATUS_BEAM_CHANGE_SHIFT;
  559. ppdu_info->rx_status.he_data3 |= value;
  560. value = HAL_RX_GET(he_sig_a_su_info,
  561. HE_SIG_A_SU_INFO_0, DL_UL_FLAG);
  562. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  563. ppdu_info->rx_status.he_data3 |= value;
  564. value = HAL_RX_GET(he_sig_a_su_info,
  565. HE_SIG_A_SU_INFO_0, TRANSMIT_MCS);
  566. ppdu_info->rx_status.mcs = value;
  567. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  568. ppdu_info->rx_status.he_data3 |= value;
  569. value = HAL_RX_GET(he_sig_a_su_info,
  570. HE_SIG_A_SU_INFO_0, DCM);
  571. he_dcm = value;
  572. value = value << QDF_MON_STATUS_DCM_SHIFT;
  573. ppdu_info->rx_status.he_data3 |= value;
  574. value = HAL_RX_GET(he_sig_a_su_info,
  575. HE_SIG_A_SU_INFO_1, CODING);
  576. value = value << QDF_MON_STATUS_CODING_SHIFT;
  577. ppdu_info->rx_status.he_data3 |= value;
  578. value = HAL_RX_GET(he_sig_a_su_info,
  579. HE_SIG_A_SU_INFO_1,
  580. LDPC_EXTRA_SYMBOL);
  581. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  582. ppdu_info->rx_status.he_data3 |= value;
  583. value = HAL_RX_GET(he_sig_a_su_info,
  584. HE_SIG_A_SU_INFO_1, STBC);
  585. he_stbc = value;
  586. value = value << QDF_MON_STATUS_STBC_SHIFT;
  587. ppdu_info->rx_status.he_data3 |= value;
  588. /* data4 */
  589. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  590. SPATIAL_REUSE);
  591. ppdu_info->rx_status.he_data4 = value;
  592. /* data5 */
  593. value = HAL_RX_GET(he_sig_a_su_info,
  594. HE_SIG_A_SU_INFO_0, TRANSMIT_BW);
  595. ppdu_info->rx_status.he_data5 = value;
  596. ppdu_info->rx_status.bw = value;
  597. value = HAL_RX_GET(he_sig_a_su_info,
  598. HE_SIG_A_SU_INFO_0, CP_LTF_SIZE);
  599. switch (value) {
  600. case 0:
  601. he_gi = HE_GI_0_8;
  602. he_ltf = HE_LTF_1_X;
  603. break;
  604. case 1:
  605. he_gi = HE_GI_0_8;
  606. he_ltf = HE_LTF_2_X;
  607. break;
  608. case 2:
  609. he_gi = HE_GI_1_6;
  610. he_ltf = HE_LTF_2_X;
  611. break;
  612. case 3:
  613. if (he_dcm && he_stbc) {
  614. he_gi = HE_GI_0_8;
  615. he_ltf = HE_LTF_4_X;
  616. } else {
  617. he_gi = HE_GI_3_2;
  618. he_ltf = HE_LTF_4_X;
  619. }
  620. break;
  621. }
  622. ppdu_info->rx_status.sgi = he_gi;
  623. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  624. ppdu_info->rx_status.he_data5 |= value;
  625. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  626. ppdu_info->rx_status.he_data5 |= value;
  627. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  628. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  629. ppdu_info->rx_status.he_data5 |= value;
  630. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  631. PACKET_EXTENSION_A_FACTOR);
  632. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  633. ppdu_info->rx_status.he_data5 |= value;
  634. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1, TXBF);
  635. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  636. ppdu_info->rx_status.he_data5 |= value;
  637. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  638. PACKET_EXTENSION_PE_DISAMBIGUITY);
  639. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  640. ppdu_info->rx_status.he_data5 |= value;
  641. /* data6 */
  642. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  643. value++;
  644. ppdu_info->rx_status.nss = value;
  645. ppdu_info->rx_status.he_data6 = value;
  646. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  647. DOPPLER_INDICATION);
  648. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  649. ppdu_info->rx_status.he_data6 |= value;
  650. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  651. TXOP_DURATION);
  652. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  653. ppdu_info->rx_status.he_data6 |= value;
  654. ppdu_info->rx_status.beamformed = HAL_RX_GET(he_sig_a_su_info,
  655. HE_SIG_A_SU_INFO_1, TXBF);
  656. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  657. break;
  658. }
  659. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  660. {
  661. uint8_t *he_sig_a_mu_dl_info = (uint8_t *)rx_tlv +
  662. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_MU_DL_0,
  663. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS);
  664. ppdu_info->rx_status.he_mu_flags = 1;
  665. /* HE Flags */
  666. /*data1*/
  667. ppdu_info->rx_status.he_data1 =
  668. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  669. ppdu_info->rx_status.he_data1 |=
  670. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  671. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  672. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  673. QDF_MON_STATUS_HE_STBC_KNOWN |
  674. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  675. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  676. /* data2 */
  677. ppdu_info->rx_status.he_data2 =
  678. QDF_MON_STATUS_HE_GI_KNOWN;
  679. ppdu_info->rx_status.he_data2 |=
  680. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  681. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  682. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  683. QDF_MON_STATUS_TXOP_KNOWN |
  684. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  685. /*data3*/
  686. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  687. HE_SIG_A_MU_DL_INFO_0, BSS_COLOR_ID);
  688. ppdu_info->rx_status.he_data3 = value;
  689. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  690. HE_SIG_A_MU_DL_INFO_0, DL_UL_FLAG);
  691. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  692. ppdu_info->rx_status.he_data3 |= value;
  693. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  694. HE_SIG_A_MU_DL_INFO_1,
  695. LDPC_EXTRA_SYMBOL);
  696. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  697. ppdu_info->rx_status.he_data3 |= value;
  698. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  699. HE_SIG_A_MU_DL_INFO_1, STBC);
  700. he_stbc = value;
  701. value = value << QDF_MON_STATUS_STBC_SHIFT;
  702. ppdu_info->rx_status.he_data3 |= value;
  703. /*data4*/
  704. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  705. SPATIAL_REUSE);
  706. ppdu_info->rx_status.he_data4 = value;
  707. /*data5*/
  708. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  709. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  710. ppdu_info->rx_status.he_data5 = value;
  711. ppdu_info->rx_status.bw = value;
  712. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  713. HE_SIG_A_MU_DL_INFO_0, CP_LTF_SIZE);
  714. switch (value) {
  715. case 0:
  716. he_gi = HE_GI_0_8;
  717. he_ltf = HE_LTF_4_X;
  718. break;
  719. case 1:
  720. he_gi = HE_GI_0_8;
  721. he_ltf = HE_LTF_2_X;
  722. break;
  723. case 2:
  724. he_gi = HE_GI_1_6;
  725. he_ltf = HE_LTF_2_X;
  726. break;
  727. case 3:
  728. he_gi = HE_GI_3_2;
  729. he_ltf = HE_LTF_4_X;
  730. break;
  731. }
  732. ppdu_info->rx_status.sgi = he_gi;
  733. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  734. ppdu_info->rx_status.he_data5 |= value;
  735. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  736. ppdu_info->rx_status.he_data5 |= value;
  737. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  738. HE_SIG_A_MU_DL_INFO_1, NUM_LTF_SYMBOLS);
  739. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  740. ppdu_info->rx_status.he_data5 |= value;
  741. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  742. PACKET_EXTENSION_A_FACTOR);
  743. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  744. ppdu_info->rx_status.he_data5 |= value;
  745. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  746. PACKET_EXTENSION_PE_DISAMBIGUITY);
  747. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  748. ppdu_info->rx_status.he_data5 |= value;
  749. /*data6*/
  750. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  751. DOPPLER_INDICATION);
  752. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  753. ppdu_info->rx_status.he_data6 |= value;
  754. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  755. TXOP_DURATION);
  756. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  757. ppdu_info->rx_status.he_data6 |= value;
  758. /* HE-MU Flags */
  759. /* HE-MU-flags1 */
  760. ppdu_info->rx_status.he_flags1 =
  761. QDF_MON_STATUS_SIG_B_MCS_KNOWN |
  762. QDF_MON_STATUS_SIG_B_DCM_KNOWN |
  763. QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_1_KNOWN |
  764. QDF_MON_STATUS_SIG_B_SYM_NUM_KNOWN |
  765. QDF_MON_STATUS_RU_0_KNOWN;
  766. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  767. HE_SIG_A_MU_DL_INFO_0, MCS_OF_SIG_B);
  768. ppdu_info->rx_status.he_flags1 |= value;
  769. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  770. HE_SIG_A_MU_DL_INFO_0, DCM_OF_SIG_B);
  771. value = value << QDF_MON_STATUS_DCM_FLAG_1_SHIFT;
  772. ppdu_info->rx_status.he_flags1 |= value;
  773. /* HE-MU-flags2 */
  774. ppdu_info->rx_status.he_flags2 =
  775. QDF_MON_STATUS_BW_KNOWN;
  776. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  777. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  778. ppdu_info->rx_status.he_flags2 |= value;
  779. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  780. HE_SIG_A_MU_DL_INFO_0, COMP_MODE_SIG_B);
  781. value = value << QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_2_SHIFT;
  782. ppdu_info->rx_status.he_flags2 |= value;
  783. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  784. HE_SIG_A_MU_DL_INFO_0, NUM_SIG_B_SYMBOLS);
  785. value = value - 1;
  786. value = value << QDF_MON_STATUS_NUM_SIG_B_SYMBOLS_SHIFT;
  787. ppdu_info->rx_status.he_flags2 |= value;
  788. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  789. break;
  790. }
  791. case WIFIPHYRX_HE_SIG_B1_MU_E:
  792. {
  793. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  794. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B1_MU_0,
  795. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS);
  796. ppdu_info->rx_status.he_sig_b_common_known |=
  797. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  798. /* TODO: Check on the availability of other fields in
  799. * sig_b_common
  800. */
  801. value = HAL_RX_GET(he_sig_b1_mu_info,
  802. HE_SIG_B1_MU_INFO_0, RU_ALLOCATION);
  803. ppdu_info->rx_status.he_RU[0] = value;
  804. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  805. break;
  806. }
  807. case WIFIPHYRX_HE_SIG_B2_MU_E:
  808. {
  809. uint8_t *he_sig_b2_mu_info = (uint8_t *)rx_tlv +
  810. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_MU_0,
  811. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS);
  812. /*
  813. * Not all "HE" fields can be updated from
  814. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  815. * to populate rest of the "HE" fields for MU scenarios.
  816. */
  817. /* HE-data1 */
  818. ppdu_info->rx_status.he_data1 |=
  819. QDF_MON_STATUS_HE_MCS_KNOWN |
  820. QDF_MON_STATUS_HE_CODING_KNOWN;
  821. /* HE-data2 */
  822. /* HE-data3 */
  823. value = HAL_RX_GET(he_sig_b2_mu_info,
  824. HE_SIG_B2_MU_INFO_0, STA_MCS);
  825. ppdu_info->rx_status.mcs = value;
  826. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  827. ppdu_info->rx_status.he_data3 |= value;
  828. value = HAL_RX_GET(he_sig_b2_mu_info,
  829. HE_SIG_B2_MU_INFO_0, STA_CODING);
  830. value = value << QDF_MON_STATUS_CODING_SHIFT;
  831. ppdu_info->rx_status.he_data3 |= value;
  832. /* HE-data4 */
  833. value = HAL_RX_GET(he_sig_b2_mu_info,
  834. HE_SIG_B2_MU_INFO_0, STA_ID);
  835. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  836. ppdu_info->rx_status.he_data4 |= value;
  837. /* HE-data5 */
  838. /* HE-data6 */
  839. value = HAL_RX_GET(he_sig_b2_mu_info,
  840. HE_SIG_B2_MU_INFO_0, NSTS);
  841. /* value n indicates n+1 spatial streams */
  842. value++;
  843. ppdu_info->rx_status.nss = value;
  844. ppdu_info->rx_status.he_data6 |= value;
  845. break;
  846. }
  847. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  848. {
  849. uint8_t *he_sig_b2_ofdma_info =
  850. (uint8_t *)rx_tlv +
  851. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0,
  852. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS);
  853. /*
  854. * Not all "HE" fields can be updated from
  855. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  856. * to populate rest of "HE" fields for MU OFDMA scenarios.
  857. */
  858. /* HE-data1 */
  859. ppdu_info->rx_status.he_data1 |=
  860. QDF_MON_STATUS_HE_MCS_KNOWN |
  861. QDF_MON_STATUS_HE_DCM_KNOWN |
  862. QDF_MON_STATUS_HE_CODING_KNOWN;
  863. /* HE-data2 */
  864. ppdu_info->rx_status.he_data2 |=
  865. QDF_MON_STATUS_TXBF_KNOWN;
  866. /* HE-data3 */
  867. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  868. HE_SIG_B2_OFDMA_INFO_0, STA_MCS);
  869. ppdu_info->rx_status.mcs = value;
  870. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  871. ppdu_info->rx_status.he_data3 |= value;
  872. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  873. HE_SIG_B2_OFDMA_INFO_0, STA_DCM);
  874. he_dcm = value;
  875. value = value << QDF_MON_STATUS_DCM_SHIFT;
  876. ppdu_info->rx_status.he_data3 |= value;
  877. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  878. HE_SIG_B2_OFDMA_INFO_0, STA_CODING);
  879. value = value << QDF_MON_STATUS_CODING_SHIFT;
  880. ppdu_info->rx_status.he_data3 |= value;
  881. /* HE-data4 */
  882. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  883. HE_SIG_B2_OFDMA_INFO_0, STA_ID);
  884. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  885. ppdu_info->rx_status.he_data4 |= value;
  886. /* HE-data5 */
  887. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  888. HE_SIG_B2_OFDMA_INFO_0, TXBF);
  889. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  890. ppdu_info->rx_status.he_data5 |= value;
  891. /* HE-data6 */
  892. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  893. HE_SIG_B2_OFDMA_INFO_0, NSTS);
  894. /* value n indicates n+1 spatial streams */
  895. value++;
  896. ppdu_info->rx_status.nss = value;
  897. ppdu_info->rx_status.he_data6 |= value;
  898. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  899. break;
  900. }
  901. case WIFIPHYRX_RSSI_LEGACY_E:
  902. {
  903. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  904. HAL_RX_OFFSET(UNIFIED_PHYRX_RSSI_LEGACY_3,
  905. RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS);
  906. ppdu_info->rx_status.rssi_comb = HAL_RX_GET(rx_tlv,
  907. PHYRX_RSSI_LEGACY_35, RSSI_COMB);
  908. ppdu_info->rx_status.bw = hal->ops->hal_rx_get_tlv(rx_tlv);
  909. ppdu_info->rx_status.he_re = 0;
  910. value = HAL_RX_GET(rssi_info_tlv,
  911. RECEIVE_RSSI_INFO_0, RSSI_PRI20_CHAIN0);
  912. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  913. "RSSI_PRI20_CHAIN0: %d\n", value);
  914. value = HAL_RX_GET(rssi_info_tlv,
  915. RECEIVE_RSSI_INFO_0, RSSI_EXT20_CHAIN0);
  916. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  917. "RSSI_EXT20_CHAIN0: %d\n", value);
  918. value = HAL_RX_GET(rssi_info_tlv,
  919. RECEIVE_RSSI_INFO_0, RSSI_EXT40_LOW20_CHAIN0);
  920. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  921. "RSSI_EXT40_LOW20_CHAIN0: %d\n", value);
  922. value = HAL_RX_GET(rssi_info_tlv,
  923. RECEIVE_RSSI_INFO_0, RSSI_EXT40_HIGH20_CHAIN0);
  924. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  925. "RSSI_EXT40_HIGH20_CHAIN0: %d\n", value);
  926. value = HAL_RX_GET(rssi_info_tlv,
  927. RECEIVE_RSSI_INFO_1, RSSI_EXT80_LOW20_CHAIN0);
  928. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  929. "RSSI_EXT80_LOW20_CHAIN0: %d\n", value);
  930. value = HAL_RX_GET(rssi_info_tlv,
  931. RECEIVE_RSSI_INFO_1, RSSI_EXT80_LOW_HIGH20_CHAIN0);
  932. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  933. "RSSI_EXT80_LOW_HIGH20_CHAIN0: %d\n", value);
  934. value = HAL_RX_GET(rssi_info_tlv,
  935. RECEIVE_RSSI_INFO_1, RSSI_EXT80_HIGH_LOW20_CHAIN0);
  936. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  937. "RSSI_EXT80_HIGH_LOW20_CHAIN0: %d\n", value);
  938. value = HAL_RX_GET(rssi_info_tlv,
  939. RECEIVE_RSSI_INFO_1,
  940. RSSI_EXT80_HIGH20_CHAIN0);
  941. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  942. "RSSI_EXT80_HIGH20_CHAIN0: %d\n", value);
  943. break;
  944. }
  945. case WIFIPHYRX_OTHER_RECEIVE_INFO_E:
  946. hal_rx_proc_phyrx_other_receive_info_tlv(hal, rx_tlv_hdr,
  947. ppdu_info);
  948. break;
  949. case WIFIRX_HEADER_E:
  950. ppdu_info->msdu_info.first_msdu_payload = rx_tlv;
  951. ppdu_info->msdu_info.payload_len = tlv_len;
  952. break;
  953. case WIFIRX_MPDU_START_E:
  954. {
  955. uint8_t *rx_mpdu_start =
  956. (uint8_t *)rx_tlv + HAL_RX_OFFSET(UNIFIED_RX_MPDU_START_0,
  957. RX_MPDU_INFO_RX_MPDU_INFO_DETAILS);
  958. uint32_t ppdu_id = HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0,
  959. PHY_PPDU_ID);
  960. uint8_t filter_category = 0;
  961. ppdu_info->nac_info.fc_valid =
  962. HAL_RX_GET(rx_mpdu_start,
  963. RX_MPDU_INFO_2,
  964. MPDU_FRAME_CONTROL_VALID);
  965. ppdu_info->nac_info.to_ds_flag =
  966. HAL_RX_GET(rx_mpdu_start,
  967. RX_MPDU_INFO_2,
  968. TO_DS);
  969. ppdu_info->nac_info.mac_addr2_valid =
  970. HAL_RX_GET(rx_mpdu_start,
  971. RX_MPDU_INFO_2,
  972. MAC_ADDR_AD2_VALID);
  973. *(uint16_t *)&ppdu_info->nac_info.mac_addr2[0] =
  974. HAL_RX_GET(rx_mpdu_start,
  975. RX_MPDU_INFO_16,
  976. MAC_ADDR_AD2_15_0);
  977. *(uint32_t *)&ppdu_info->nac_info.mac_addr2[2] =
  978. HAL_RX_GET(rx_mpdu_start,
  979. RX_MPDU_INFO_17,
  980. MAC_ADDR_AD2_47_16);
  981. if (ppdu_info->rx_status.prev_ppdu_id != ppdu_id) {
  982. ppdu_info->rx_status.prev_ppdu_id = ppdu_id;
  983. ppdu_info->rx_status.ppdu_len =
  984. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  985. MPDU_LENGTH);
  986. } else {
  987. ppdu_info->rx_status.ppdu_len +=
  988. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  989. MPDU_LENGTH);
  990. }
  991. filter_category = HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0,
  992. RXPCU_MPDU_FILTER_IN_CATEGORY);
  993. if (filter_category == 1)
  994. ppdu_info->rx_status.monitor_direct_used = 1;
  995. break;
  996. }
  997. case 0:
  998. return HAL_TLV_STATUS_PPDU_DONE;
  999. default:
  1000. if (hal_rx_handle_other_tlvs(tlv_tag, rx_tlv, ppdu_info))
  1001. unhandled = false;
  1002. else
  1003. unhandled = true;
  1004. break;
  1005. }
  1006. if (!unhandled)
  1007. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1008. "%s TLV type: %d, TLV len:%d %s",
  1009. __func__, tlv_tag, tlv_len,
  1010. unhandled == true ? "unhandled" : "");
  1011. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1012. rx_tlv, tlv_len);
  1013. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1014. }
  1015. /**
  1016. * hal_reo_status_get_header_generic - Process reo desc info
  1017. * @d - Pointer to reo descriptior
  1018. * @b - tlv type info
  1019. * @h1 - Pointer to hal_reo_status_header where info to be stored
  1020. *
  1021. * Return - none.
  1022. *
  1023. */
  1024. static void hal_reo_status_get_header_generic(uint32_t *d, int b, void *h1)
  1025. {
  1026. uint32_t val1 = 0;
  1027. struct hal_reo_status_header *h =
  1028. (struct hal_reo_status_header *)h1;
  1029. switch (b) {
  1030. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1031. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  1032. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1033. break;
  1034. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1035. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  1036. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1037. break;
  1038. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1039. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  1040. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1041. break;
  1042. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1043. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  1044. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1045. break;
  1046. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1047. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  1048. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1049. break;
  1050. case HAL_REO_DESC_THRES_STATUS_TLV:
  1051. val1 = d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  1052. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1053. break;
  1054. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1055. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  1056. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1057. break;
  1058. default:
  1059. pr_err("ERROR: Unknown tlv\n");
  1060. break;
  1061. }
  1062. h->cmd_num =
  1063. HAL_GET_FIELD(
  1064. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  1065. val1);
  1066. h->exec_time =
  1067. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1068. CMD_EXECUTION_TIME, val1);
  1069. h->status =
  1070. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1071. REO_CMD_EXECUTION_STATUS, val1);
  1072. switch (b) {
  1073. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1074. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  1075. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1076. break;
  1077. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1078. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  1079. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1080. break;
  1081. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1082. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  1083. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1084. break;
  1085. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1086. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1087. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1088. break;
  1089. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1090. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1091. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1092. break;
  1093. case HAL_REO_DESC_THRES_STATUS_TLV:
  1094. val1 = d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1095. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1096. break;
  1097. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1098. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1099. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1100. break;
  1101. default:
  1102. pr_err("ERROR: Unknown tlv\n");
  1103. break;
  1104. }
  1105. h->tstamp =
  1106. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1107. }
  1108. /**
  1109. * hal_reo_setup - Initialize HW REO block
  1110. *
  1111. * @hal_soc: Opaque HAL SOC handle
  1112. * @reo_params: parameters needed by HAL for REO config
  1113. */
  1114. static void hal_reo_setup_generic(void *hal_soc,
  1115. void *reoparams)
  1116. {
  1117. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  1118. uint32_t reg_val;
  1119. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1120. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1121. SEQ_WCSS_UMAC_REO_REG_OFFSET));
  1122. reg_val &= ~(HWIO_REO_R0_GENERAL_ENABLE_FRAGMENT_DEST_RING_BMSK |
  1123. HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK |
  1124. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK);
  1125. reg_val |= HAL_SM(HWIO_REO_R0_GENERAL_ENABLE,
  1126. FRAGMENT_DEST_RING, reo_params->frag_dst_ring) |
  1127. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, AGING_LIST_ENABLE, 1) |
  1128. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, AGING_FLUSH_ENABLE, 1);
  1129. HAL_REG_WRITE(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1130. SEQ_WCSS_UMAC_REO_REG_OFFSET), reg_val);
  1131. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1132. /* TODO: Setup destination ring mapping if enabled */
  1133. /* TODO: Error destination ring setting is left to default.
  1134. * Default setting is to send all errors to release ring.
  1135. */
  1136. HAL_REG_WRITE(soc,
  1137. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  1138. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1139. HAL_DEFAULT_REO_TIMEOUT_MS * 1000);
  1140. HAL_REG_WRITE(soc,
  1141. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  1142. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1143. (HAL_DEFAULT_REO_TIMEOUT_MS * 1000));
  1144. HAL_REG_WRITE(soc,
  1145. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  1146. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1147. (HAL_DEFAULT_REO_TIMEOUT_MS * 1000));
  1148. HAL_REG_WRITE(soc,
  1149. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  1150. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1151. (HAL_DEFAULT_REO_TIMEOUT_MS * 1000));
  1152. /*
  1153. * When hash based routing is enabled, routing of the rx packet
  1154. * is done based on the following value: 1 _ _ _ _ The last 4
  1155. * bits are based on hash[3:0]. This means the possible values
  1156. * are 0x10 to 0x1f. This value is used to look-up the
  1157. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1158. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1159. * registers need to be configured to set-up the 16 entries to
  1160. * map the hash values to a ring number. There are 3 bits per
  1161. * hash entry – which are mapped as follows:
  1162. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1163. * 7: NOT_USED.
  1164. */
  1165. if (reo_params->rx_hash_enabled) {
  1166. HAL_REG_WRITE(soc,
  1167. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1168. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1169. reo_params->remap1);
  1170. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1171. FL("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x"),
  1172. HAL_REG_READ(soc,
  1173. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1174. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1175. HAL_REG_WRITE(soc,
  1176. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1177. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1178. reo_params->remap2);
  1179. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1180. FL("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x"),
  1181. HAL_REG_READ(soc,
  1182. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1183. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1184. }
  1185. /* TODO: Check if the following registers shoould be setup by host:
  1186. * AGING_CONTROL
  1187. * HIGH_MEMORY_THRESHOLD
  1188. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1189. * GLOBAL_LINK_DESC_COUNT_CTRL
  1190. */
  1191. }
  1192. /**
  1193. * hal_srng_src_hw_init - Private function to initialize SRNG
  1194. * source ring HW
  1195. * @hal_soc: HAL SOC handle
  1196. * @srng: SRNG ring pointer
  1197. */
  1198. static inline void hal_srng_src_hw_init_generic(void *halsoc,
  1199. struct hal_srng *srng)
  1200. {
  1201. struct hal_soc *hal = (struct hal_soc *)halsoc;
  1202. uint32_t reg_val = 0;
  1203. uint64_t tp_addr = 0;
  1204. HIF_DBG("%s: hw_init srng %d", __func__, srng->ring_id);
  1205. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1206. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_LSB,
  1207. srng->msi_addr & 0xffffffff);
  1208. reg_val = SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB, ADDR),
  1209. (uint64_t)(srng->msi_addr) >> 32) |
  1210. SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB,
  1211. MSI1_ENABLE), 1);
  1212. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1213. SRNG_SRC_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  1214. }
  1215. SRNG_SRC_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1216. reg_val = SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1217. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1218. SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_SIZE),
  1219. srng->entry_size * srng->num_entries);
  1220. SRNG_SRC_REG_WRITE(srng, BASE_MSB, reg_val);
  1221. #if defined(WCSS_VERSION) && \
  1222. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  1223. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  1224. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1225. #else
  1226. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, RING_ID), srng->ring_id) |
  1227. SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1228. #endif
  1229. SRNG_SRC_REG_WRITE(srng, ID, reg_val);
  1230. /**
  1231. * Interrupt setup:
  1232. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1233. * if level mode is required
  1234. */
  1235. reg_val = 0;
  1236. /*
  1237. * WAR - Hawkeye v1 has a hardware bug which requires timer value to be
  1238. * programmed in terms of 1us resolution instead of 8us resolution as
  1239. * given in MLD.
  1240. */
  1241. if (srng->intr_timer_thres_us) {
  1242. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1243. INTERRUPT_TIMER_THRESHOLD),
  1244. srng->intr_timer_thres_us);
  1245. /* For HK v2 this should be (srng->intr_timer_thres_us >> 3) */
  1246. }
  1247. if (srng->intr_batch_cntr_thres_entries) {
  1248. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1249. BATCH_COUNTER_THRESHOLD),
  1250. srng->intr_batch_cntr_thres_entries *
  1251. srng->entry_size);
  1252. }
  1253. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX0, reg_val);
  1254. reg_val = 0;
  1255. if (srng->flags & HAL_SRNG_LOW_THRES_INTR_ENABLE) {
  1256. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX1,
  1257. LOW_THRESHOLD), srng->u.src_ring.low_threshold);
  1258. }
  1259. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX1, reg_val);
  1260. /* As per HW team, TP_ADDR and HP_ADDR for Idle link ring should
  1261. * remain 0 to avoid some WBM stability issues. Remote head/tail
  1262. * pointers are not required since this ring is completely managed
  1263. * by WBM HW
  1264. */
  1265. if (srng->ring_id != HAL_SRNG_WBM_IDLE_LINK) {
  1266. tp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1267. ((unsigned long)(srng->u.src_ring.tp_addr) -
  1268. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1269. SRNG_SRC_REG_WRITE(srng, TP_ADDR_LSB, tp_addr & 0xffffffff);
  1270. SRNG_SRC_REG_WRITE(srng, TP_ADDR_MSB, tp_addr >> 32);
  1271. }
  1272. /* Initilaize head and tail pointers to indicate ring is empty */
  1273. SRNG_SRC_REG_WRITE(srng, HP, 0);
  1274. SRNG_SRC_REG_WRITE(srng, TP, 0);
  1275. *(srng->u.src_ring.tp_addr) = 0;
  1276. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1277. SRNG_SM(SRNG_SRC_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1278. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1279. SRNG_SM(SRNG_SRC_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1280. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1281. SRNG_SM(SRNG_SRC_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1282. /* Loop count is not used for SRC rings */
  1283. reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, LOOPCNT_DISABLE), 1);
  1284. /*
  1285. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1286. * todo: update fw_api and replace with above line
  1287. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1288. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1289. */
  1290. reg_val |= 0x40;
  1291. SRNG_SRC_REG_WRITE(srng, MISC, reg_val);
  1292. }
  1293. /**
  1294. * hal_srng_dst_hw_init - Private function to initialize SRNG
  1295. * destination ring HW
  1296. * @hal_soc: HAL SOC handle
  1297. * @srng: SRNG ring pointer
  1298. */
  1299. static inline void hal_srng_dst_hw_init_generic(void *halsoc,
  1300. struct hal_srng *srng)
  1301. {
  1302. struct hal_soc *hal = (struct hal_soc *)halsoc;
  1303. uint32_t reg_val = 0;
  1304. uint64_t hp_addr = 0;
  1305. HIF_DBG("%s: hw_init srng %d", __func__, srng->ring_id);
  1306. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1307. SRNG_DST_REG_WRITE(srng, MSI1_BASE_LSB,
  1308. srng->msi_addr & 0xffffffff);
  1309. reg_val = SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB, ADDR),
  1310. (uint64_t)(srng->msi_addr) >> 32) |
  1311. SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB,
  1312. MSI1_ENABLE), 1);
  1313. SRNG_DST_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1314. SRNG_DST_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  1315. }
  1316. SRNG_DST_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1317. reg_val = SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1318. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1319. SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_SIZE),
  1320. srng->entry_size * srng->num_entries);
  1321. SRNG_DST_REG_WRITE(srng, BASE_MSB, reg_val);
  1322. reg_val = SRNG_SM(SRNG_DST_FLD(ID, RING_ID), srng->ring_id) |
  1323. SRNG_SM(SRNG_DST_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1324. SRNG_DST_REG_WRITE(srng, ID, reg_val);
  1325. /**
  1326. * Interrupt setup:
  1327. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1328. * if level mode is required
  1329. */
  1330. reg_val = 0;
  1331. if (srng->intr_timer_thres_us) {
  1332. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1333. INTERRUPT_TIMER_THRESHOLD),
  1334. srng->intr_timer_thres_us >> 3);
  1335. }
  1336. if (srng->intr_batch_cntr_thres_entries) {
  1337. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1338. BATCH_COUNTER_THRESHOLD),
  1339. srng->intr_batch_cntr_thres_entries *
  1340. srng->entry_size);
  1341. }
  1342. SRNG_DST_REG_WRITE(srng, PRODUCER_INT_SETUP, reg_val);
  1343. hp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1344. ((unsigned long)(srng->u.dst_ring.hp_addr) -
  1345. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1346. SRNG_DST_REG_WRITE(srng, HP_ADDR_LSB, hp_addr & 0xffffffff);
  1347. SRNG_DST_REG_WRITE(srng, HP_ADDR_MSB, hp_addr >> 32);
  1348. /* Initilaize head and tail pointers to indicate ring is empty */
  1349. SRNG_DST_REG_WRITE(srng, HP, 0);
  1350. SRNG_DST_REG_WRITE(srng, TP, 0);
  1351. *(srng->u.dst_ring.hp_addr) = 0;
  1352. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1353. SRNG_SM(SRNG_DST_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1354. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1355. SRNG_SM(SRNG_DST_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1356. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1357. SRNG_SM(SRNG_DST_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1358. /*
  1359. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1360. * todo: update fw_api and replace with above line
  1361. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1362. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1363. */
  1364. reg_val |= 0x40;
  1365. SRNG_DST_REG_WRITE(srng, MISC, reg_val);
  1366. }
  1367. #define HAL_RX_WBM_ERR_SRC_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1368. (WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  1369. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_MASK) >> \
  1370. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_LSB)
  1371. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1372. (WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET >> 2))) & \
  1373. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK) >> \
  1374. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB)
  1375. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1376. (WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET >> 2))) & \
  1377. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK) >> \
  1378. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB)
  1379. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  1380. (((*(((uint32_t *) wbm_desc) + \
  1381. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  1382. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  1383. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  1384. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  1385. (((*(((uint32_t *) wbm_desc) + \
  1386. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  1387. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  1388. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  1389. /**
  1390. * hal_rx_wbm_err_info_get_generic(): Retrieves WBM error code and reason and
  1391. * save it to hal_wbm_err_desc_info structure passed by caller
  1392. * @wbm_desc: wbm ring descriptor
  1393. * @wbm_er_info1: hal_wbm_err_desc_info structure, output parameter.
  1394. * Return: void
  1395. */
  1396. static inline void hal_rx_wbm_err_info_get_generic(void *wbm_desc,
  1397. void *wbm_er_info1)
  1398. {
  1399. struct hal_wbm_err_desc_info *wbm_er_info =
  1400. (struct hal_wbm_err_desc_info *)wbm_er_info1;
  1401. wbm_er_info->wbm_err_src = HAL_RX_WBM_ERR_SRC_GET(wbm_desc);
  1402. wbm_er_info->reo_psh_rsn = HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc);
  1403. wbm_er_info->reo_err_code = HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc);
  1404. wbm_er_info->rxdma_psh_rsn = HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc);
  1405. wbm_er_info->rxdma_err_code = HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc);
  1406. }
  1407. /**
  1408. * hal_tx_comp_get_release_reason_generic() - TQM Release reason
  1409. * @hal_desc: completion ring descriptor pointer
  1410. *
  1411. * This function will return the type of pointer - buffer or descriptor
  1412. *
  1413. * Return: buffer type
  1414. */
  1415. static inline uint8_t hal_tx_comp_get_release_reason_generic(void *hal_desc)
  1416. {
  1417. uint32_t comp_desc =
  1418. *(uint32_t *) (((uint8_t *) hal_desc) +
  1419. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_OFFSET);
  1420. return (comp_desc & WBM_RELEASE_RING_2_TQM_RELEASE_REASON_MASK) >>
  1421. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_LSB;
  1422. }
  1423. /**
  1424. * hal_rx_dump_mpdu_start_tlv_generic: dump RX mpdu_start TLV in structured
  1425. * human readable format.
  1426. * @mpdu_start: pointer the rx_attention TLV in pkt.
  1427. * @dbg_level: log level.
  1428. *
  1429. * Return: void
  1430. */
  1431. static inline void hal_rx_dump_mpdu_start_tlv_generic(void *mpdustart,
  1432. uint8_t dbg_level)
  1433. {
  1434. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  1435. struct rx_mpdu_info *mpdu_info =
  1436. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  1437. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1438. "rx_mpdu_start tlv - "
  1439. "rxpcu_mpdu_filter_in_category: %d "
  1440. "sw_frame_group_id: %d "
  1441. "ndp_frame: %d "
  1442. "phy_err: %d "
  1443. "phy_err_during_mpdu_header: %d "
  1444. "protocol_version_err: %d "
  1445. "ast_based_lookup_valid: %d "
  1446. "phy_ppdu_id: %d "
  1447. "ast_index: %d "
  1448. "sw_peer_id: %d "
  1449. "mpdu_frame_control_valid: %d "
  1450. "mpdu_duration_valid: %d "
  1451. "mac_addr_ad1_valid: %d "
  1452. "mac_addr_ad2_valid: %d "
  1453. "mac_addr_ad3_valid: %d "
  1454. "mac_addr_ad4_valid: %d "
  1455. "mpdu_sequence_control_valid: %d "
  1456. "mpdu_qos_control_valid: %d "
  1457. "mpdu_ht_control_valid: %d "
  1458. "frame_encryption_info_valid: %d "
  1459. "fr_ds: %d "
  1460. "to_ds: %d "
  1461. "encrypted: %d "
  1462. "mpdu_retry: %d "
  1463. "mpdu_sequence_number: %d "
  1464. "epd_en: %d "
  1465. "all_frames_shall_be_encrypted: %d "
  1466. "encrypt_type: %d "
  1467. "mesh_sta: %d "
  1468. "bssid_hit: %d "
  1469. "bssid_number: %d "
  1470. "tid: %d "
  1471. "pn_31_0: %d "
  1472. "pn_63_32: %d "
  1473. "pn_95_64: %d "
  1474. "pn_127_96: %d "
  1475. "peer_meta_data: %d "
  1476. "rxpt_classify_info.reo_destination_indication: %d "
  1477. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %d "
  1478. "rx_reo_queue_desc_addr_31_0: %d "
  1479. "rx_reo_queue_desc_addr_39_32: %d "
  1480. "receive_queue_number: %d "
  1481. "pre_delim_err_warning: %d "
  1482. "first_delim_err: %d "
  1483. "key_id_octet: %d "
  1484. "new_peer_entry: %d "
  1485. "decrypt_needed: %d "
  1486. "decap_type: %d "
  1487. "rx_insert_vlan_c_tag_padding: %d "
  1488. "rx_insert_vlan_s_tag_padding: %d "
  1489. "strip_vlan_c_tag_decap: %d "
  1490. "strip_vlan_s_tag_decap: %d "
  1491. "pre_delim_count: %d "
  1492. "ampdu_flag: %d "
  1493. "bar_frame: %d "
  1494. "mpdu_length: %d "
  1495. "first_mpdu: %d "
  1496. "mcast_bcast: %d "
  1497. "ast_index_not_found: %d "
  1498. "ast_index_timeout: %d "
  1499. "power_mgmt: %d "
  1500. "non_qos: %d "
  1501. "null_data: %d "
  1502. "mgmt_type: %d "
  1503. "ctrl_type: %d "
  1504. "more_data: %d "
  1505. "eosp: %d "
  1506. "fragment_flag: %d "
  1507. "order: %d "
  1508. "u_apsd_trigger: %d "
  1509. "encrypt_required: %d "
  1510. "directed: %d "
  1511. "mpdu_frame_control_field: %d "
  1512. "mpdu_duration_field: %d "
  1513. "mac_addr_ad1_31_0: %d "
  1514. "mac_addr_ad1_47_32: %d "
  1515. "mac_addr_ad2_15_0: %d "
  1516. "mac_addr_ad2_47_16: %d "
  1517. "mac_addr_ad3_31_0: %d "
  1518. "mac_addr_ad3_47_32: %d "
  1519. "mpdu_sequence_control_field: %d "
  1520. "mac_addr_ad4_31_0: %d "
  1521. "mac_addr_ad4_47_32: %d "
  1522. "mpdu_qos_control_field: %d "
  1523. "mpdu_ht_control_field: %d ",
  1524. mpdu_info->rxpcu_mpdu_filter_in_category,
  1525. mpdu_info->sw_frame_group_id,
  1526. mpdu_info->ndp_frame,
  1527. mpdu_info->phy_err,
  1528. mpdu_info->phy_err_during_mpdu_header,
  1529. mpdu_info->protocol_version_err,
  1530. mpdu_info->ast_based_lookup_valid,
  1531. mpdu_info->phy_ppdu_id,
  1532. mpdu_info->ast_index,
  1533. mpdu_info->sw_peer_id,
  1534. mpdu_info->mpdu_frame_control_valid,
  1535. mpdu_info->mpdu_duration_valid,
  1536. mpdu_info->mac_addr_ad1_valid,
  1537. mpdu_info->mac_addr_ad2_valid,
  1538. mpdu_info->mac_addr_ad3_valid,
  1539. mpdu_info->mac_addr_ad4_valid,
  1540. mpdu_info->mpdu_sequence_control_valid,
  1541. mpdu_info->mpdu_qos_control_valid,
  1542. mpdu_info->mpdu_ht_control_valid,
  1543. mpdu_info->frame_encryption_info_valid,
  1544. mpdu_info->fr_ds,
  1545. mpdu_info->to_ds,
  1546. mpdu_info->encrypted,
  1547. mpdu_info->mpdu_retry,
  1548. mpdu_info->mpdu_sequence_number,
  1549. mpdu_info->epd_en,
  1550. mpdu_info->all_frames_shall_be_encrypted,
  1551. mpdu_info->encrypt_type,
  1552. mpdu_info->mesh_sta,
  1553. mpdu_info->bssid_hit,
  1554. mpdu_info->bssid_number,
  1555. mpdu_info->tid,
  1556. mpdu_info->pn_31_0,
  1557. mpdu_info->pn_63_32,
  1558. mpdu_info->pn_95_64,
  1559. mpdu_info->pn_127_96,
  1560. mpdu_info->peer_meta_data,
  1561. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  1562. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  1563. mpdu_info->rx_reo_queue_desc_addr_31_0,
  1564. mpdu_info->rx_reo_queue_desc_addr_39_32,
  1565. mpdu_info->receive_queue_number,
  1566. mpdu_info->pre_delim_err_warning,
  1567. mpdu_info->first_delim_err,
  1568. mpdu_info->key_id_octet,
  1569. mpdu_info->new_peer_entry,
  1570. mpdu_info->decrypt_needed,
  1571. mpdu_info->decap_type,
  1572. mpdu_info->rx_insert_vlan_c_tag_padding,
  1573. mpdu_info->rx_insert_vlan_s_tag_padding,
  1574. mpdu_info->strip_vlan_c_tag_decap,
  1575. mpdu_info->strip_vlan_s_tag_decap,
  1576. mpdu_info->pre_delim_count,
  1577. mpdu_info->ampdu_flag,
  1578. mpdu_info->bar_frame,
  1579. mpdu_info->mpdu_length,
  1580. mpdu_info->first_mpdu,
  1581. mpdu_info->mcast_bcast,
  1582. mpdu_info->ast_index_not_found,
  1583. mpdu_info->ast_index_timeout,
  1584. mpdu_info->power_mgmt,
  1585. mpdu_info->non_qos,
  1586. mpdu_info->null_data,
  1587. mpdu_info->mgmt_type,
  1588. mpdu_info->ctrl_type,
  1589. mpdu_info->more_data,
  1590. mpdu_info->eosp,
  1591. mpdu_info->fragment_flag,
  1592. mpdu_info->order,
  1593. mpdu_info->u_apsd_trigger,
  1594. mpdu_info->encrypt_required,
  1595. mpdu_info->directed,
  1596. mpdu_info->mpdu_frame_control_field,
  1597. mpdu_info->mpdu_duration_field,
  1598. mpdu_info->mac_addr_ad1_31_0,
  1599. mpdu_info->mac_addr_ad1_47_32,
  1600. mpdu_info->mac_addr_ad2_15_0,
  1601. mpdu_info->mac_addr_ad2_47_16,
  1602. mpdu_info->mac_addr_ad3_31_0,
  1603. mpdu_info->mac_addr_ad3_47_32,
  1604. mpdu_info->mpdu_sequence_control_field,
  1605. mpdu_info->mac_addr_ad4_31_0,
  1606. mpdu_info->mac_addr_ad4_47_32,
  1607. mpdu_info->mpdu_qos_control_field,
  1608. mpdu_info->mpdu_ht_control_field);
  1609. }
  1610. #endif
  1611. /**
  1612. * hal_tx_desc_set_search_type - Set the search type value
  1613. * @desc: Handle to Tx Descriptor
  1614. * @search_type: search type
  1615. * 0 – Normal search
  1616. * 1 – Index based address search
  1617. * 2 – Index based flow search
  1618. *
  1619. * Return: void
  1620. */
  1621. #ifdef TCL_DATA_CMD_2_SEARCH_TYPE_OFFSET
  1622. static void hal_tx_desc_set_search_type_generic(void *desc,
  1623. uint8_t search_type)
  1624. {
  1625. HAL_SET_FLD(desc, TCL_DATA_CMD_2, SEARCH_TYPE) |=
  1626. HAL_TX_SM(TCL_DATA_CMD_2, SEARCH_TYPE, search_type);
  1627. }
  1628. #else
  1629. static void hal_tx_desc_set_search_type_generic(void *desc,
  1630. uint8_t search_type)
  1631. {
  1632. }
  1633. #endif
  1634. /**
  1635. * hal_tx_desc_set_search_index - Set the search index value
  1636. * @desc: Handle to Tx Descriptor
  1637. * @search_index: The index that will be used for index based address or
  1638. * flow search. The field is valid when 'search_type' is
  1639. * 1 0r 2
  1640. *
  1641. * Return: void
  1642. */
  1643. #ifdef TCL_DATA_CMD_5_SEARCH_INDEX_OFFSET
  1644. static void hal_tx_desc_set_search_index_generic(void *desc,
  1645. uint32_t search_index)
  1646. {
  1647. HAL_SET_FLD(desc, TCL_DATA_CMD_5, SEARCH_INDEX) |=
  1648. HAL_TX_SM(TCL_DATA_CMD_5, SEARCH_INDEX, search_index);
  1649. }
  1650. #else
  1651. static void hal_tx_desc_set_search_index_generic(void *desc,
  1652. uint32_t search_index)
  1653. {
  1654. }
  1655. #endif