sde_encoder.c 152 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #include "sde_vm.h"
  43. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  44. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  45. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  46. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  47. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  48. (p) ? (p)->parent->base.id : -1, \
  49. (p) ? (p)->intf_idx - INTF_0 : -1, \
  50. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  51. ##__VA_ARGS__)
  52. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  53. (p) ? (p)->parent->base.id : -1, \
  54. (p) ? (p)->intf_idx - INTF_0 : -1, \
  55. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  56. ##__VA_ARGS__)
  57. #define MISR_BUFF_SIZE 256
  58. #define IDLE_SHORT_TIMEOUT 1
  59. #define EVT_TIME_OUT_SPLIT 2
  60. /* worst case poll time for delay_kickoff to be cleared */
  61. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  62. /* Maximum number of VSYNC wait attempts for RSC state transition */
  63. #define MAX_RSC_WAIT 5
  64. /**
  65. * enum sde_enc_rc_events - events for resource control state machine
  66. * @SDE_ENC_RC_EVENT_KICKOFF:
  67. * This event happens at NORMAL priority.
  68. * Event that signals the start of the transfer. When this event is
  69. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  70. * Regardless of the previous state, the resource should be in ON state
  71. * at the end of this event. At the end of this event, a delayed work is
  72. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  73. * ktime.
  74. * @SDE_ENC_RC_EVENT_PRE_STOP:
  75. * This event happens at NORMAL priority.
  76. * This event, when received during the ON state, set RSC to IDLE, and
  77. * and leave the RC STATE in the PRE_OFF state.
  78. * It should be followed by the STOP event as part of encoder disable.
  79. * If received during IDLE or OFF states, it will do nothing.
  80. * @SDE_ENC_RC_EVENT_STOP:
  81. * This event happens at NORMAL priority.
  82. * When this event is received, disable all the MDP/DSI core clocks, and
  83. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  84. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  85. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  86. * Resource state should be in OFF at the end of the event.
  87. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  88. * This event happens at NORMAL priority from a work item.
  89. * Event signals that there is a seamless mode switch is in prgoress. A
  90. * client needs to leave clocks ON to reduce the mode switch latency.
  91. * @SDE_ENC_RC_EVENT_POST_MODESET:
  92. * This event happens at NORMAL priority from a work item.
  93. * Event signals that seamless mode switch is complete and resources are
  94. * acquired. Clients wants to update the rsc with new vtotal and update
  95. * pm_qos vote.
  96. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that there were no frame updates for
  99. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  100. * and request RSC with IDLE state and change the resource state to IDLE.
  101. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  102. * This event is triggered from the input event thread when touch event is
  103. * received from the input device. On receiving this event,
  104. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  105. clocks and enable RSC.
  106. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  107. * off work since a new commit is imminent.
  108. */
  109. enum sde_enc_rc_events {
  110. SDE_ENC_RC_EVENT_KICKOFF = 1,
  111. SDE_ENC_RC_EVENT_PRE_STOP,
  112. SDE_ENC_RC_EVENT_STOP,
  113. SDE_ENC_RC_EVENT_PRE_MODESET,
  114. SDE_ENC_RC_EVENT_POST_MODESET,
  115. SDE_ENC_RC_EVENT_ENTER_IDLE,
  116. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  117. };
  118. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  119. {
  120. struct sde_encoder_virt *sde_enc;
  121. int i;
  122. sde_enc = to_sde_encoder_virt(drm_enc);
  123. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  124. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  125. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  126. SDE_EVT32(DRMID(drm_enc), enable);
  127. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  128. }
  129. }
  130. }
  131. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  132. {
  133. struct sde_encoder_virt *sde_enc;
  134. struct sde_encoder_phys *cur_master;
  135. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  136. ktime_t tvblank, cur_time;
  137. struct intf_status intf_status = {0};
  138. u32 fps;
  139. sde_enc = to_sde_encoder_virt(drm_enc);
  140. cur_master = sde_enc->cur_master;
  141. fps = sde_encoder_get_fps(drm_enc);
  142. if (!cur_master || !cur_master->hw_intf || !fps
  143. || !cur_master->hw_intf->ops.get_vsync_timestamp
  144. || (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)
  145. && !sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  146. return 0;
  147. /*
  148. * avoid calculation and rely on ktime_get, if programmable fetch is enabled
  149. * as the HW VSYNC timestamp will be updated at panel vsync and not at MDP VSYNC
  150. */
  151. if (cur_master->hw_intf->ops.get_status) {
  152. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  153. if (intf_status.is_prog_fetch_en)
  154. return 0;
  155. }
  156. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf);
  157. qtmr_counter = arch_timer_read_counter();
  158. cur_time = ktime_get_ns();
  159. /* check for counter rollover between the two timestamps [56 bits] */
  160. if (qtmr_counter < vsync_counter) {
  161. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  162. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  163. qtmr_counter >> 32, qtmr_counter, hw_diff,
  164. fps, SDE_EVTLOG_FUNC_CASE1);
  165. } else {
  166. hw_diff = qtmr_counter - vsync_counter;
  167. }
  168. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  169. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  170. /* avoid setting timestamp, if diff is more than one vsync */
  171. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  172. tvblank = 0;
  173. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  174. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  175. fps, SDE_EVTLOG_ERROR);
  176. } else {
  177. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  178. }
  179. SDE_DEBUG_ENC(sde_enc,
  180. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  181. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  182. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  183. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  184. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  185. return tvblank;
  186. }
  187. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  188. {
  189. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  190. struct msm_drm_private *priv;
  191. struct sde_kms *sde_kms;
  192. struct device *cpu_dev;
  193. struct cpumask *cpu_mask = NULL;
  194. int cpu = 0;
  195. u32 cpu_dma_latency;
  196. priv = drm_enc->dev->dev_private;
  197. sde_kms = to_sde_kms(priv->kms);
  198. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  199. return;
  200. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  201. cpumask_clear(&sde_enc->valid_cpu_mask);
  202. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  203. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  204. if (!cpu_mask &&
  205. sde_encoder_check_curr_mode(drm_enc,
  206. MSM_DISPLAY_CMD_MODE))
  207. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  208. if (!cpu_mask)
  209. return;
  210. for_each_cpu(cpu, cpu_mask) {
  211. cpu_dev = get_cpu_device(cpu);
  212. if (!cpu_dev) {
  213. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  214. cpu);
  215. return;
  216. }
  217. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  218. dev_pm_qos_add_request(cpu_dev,
  219. &sde_enc->pm_qos_cpu_req[cpu],
  220. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  221. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  222. }
  223. }
  224. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  225. {
  226. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  227. struct device *cpu_dev;
  228. int cpu = 0;
  229. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  230. cpu_dev = get_cpu_device(cpu);
  231. if (!cpu_dev) {
  232. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  233. cpu);
  234. continue;
  235. }
  236. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  237. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  238. }
  239. cpumask_clear(&sde_enc->valid_cpu_mask);
  240. }
  241. static bool _sde_encoder_is_autorefresh_enabled(
  242. struct sde_encoder_virt *sde_enc)
  243. {
  244. struct drm_connector *drm_conn;
  245. if (!sde_enc->cur_master ||
  246. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  247. return false;
  248. drm_conn = sde_enc->cur_master->connector;
  249. if (!drm_conn || !drm_conn->state)
  250. return false;
  251. return sde_connector_get_property(drm_conn->state,
  252. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  253. }
  254. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  255. struct sde_hw_qdss *hw_qdss,
  256. struct sde_encoder_phys *phys, bool enable)
  257. {
  258. if (sde_enc->qdss_status == enable)
  259. return;
  260. sde_enc->qdss_status = enable;
  261. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  262. sde_enc->qdss_status);
  263. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  264. }
  265. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  266. s64 timeout_ms, struct sde_encoder_wait_info *info)
  267. {
  268. int rc = 0;
  269. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  270. ktime_t cur_ktime;
  271. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  272. do {
  273. rc = wait_event_timeout(*(info->wq),
  274. atomic_read(info->atomic_cnt) == info->count_check,
  275. wait_time_jiffies);
  276. cur_ktime = ktime_get();
  277. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  278. timeout_ms, atomic_read(info->atomic_cnt),
  279. info->count_check);
  280. /* If we timed out, counter is valid and time is less, wait again */
  281. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  282. (rc == 0) &&
  283. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  284. return rc;
  285. }
  286. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  287. {
  288. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  289. return sde_enc &&
  290. (sde_enc->disp_info.display_type ==
  291. SDE_CONNECTOR_PRIMARY);
  292. }
  293. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  294. {
  295. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  296. return sde_enc &&
  297. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  298. }
  299. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  300. {
  301. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  302. return sde_enc && sde_enc->cur_master &&
  303. sde_enc->cur_master->cont_splash_enabled;
  304. }
  305. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  306. enum sde_intr_idx intr_idx)
  307. {
  308. SDE_EVT32(DRMID(phys_enc->parent),
  309. phys_enc->intf_idx - INTF_0,
  310. phys_enc->hw_pp->idx - PINGPONG_0,
  311. intr_idx);
  312. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  313. if (phys_enc->parent_ops.handle_frame_done)
  314. phys_enc->parent_ops.handle_frame_done(
  315. phys_enc->parent, phys_enc,
  316. SDE_ENCODER_FRAME_EVENT_ERROR);
  317. }
  318. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  319. enum sde_intr_idx intr_idx,
  320. struct sde_encoder_wait_info *wait_info)
  321. {
  322. struct sde_encoder_irq *irq;
  323. u32 irq_status;
  324. int ret, i;
  325. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  326. SDE_ERROR("invalid params\n");
  327. return -EINVAL;
  328. }
  329. irq = &phys_enc->irq[intr_idx];
  330. /* note: do master / slave checking outside */
  331. /* return EWOULDBLOCK since we know the wait isn't necessary */
  332. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  333. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  334. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  335. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  336. return -EWOULDBLOCK;
  337. }
  338. if (irq->irq_idx < 0) {
  339. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  340. irq->name, irq->hw_idx);
  341. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  342. irq->irq_idx);
  343. return 0;
  344. }
  345. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  346. atomic_read(wait_info->atomic_cnt));
  347. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  348. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  349. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  350. /*
  351. * Some module X may disable interrupt for longer duration
  352. * and it may trigger all interrupts including timer interrupt
  353. * when module X again enable the interrupt.
  354. * That may cause interrupt wait timeout API in this API.
  355. * It is handled by split the wait timer in two halves.
  356. */
  357. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  358. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  359. irq->hw_idx,
  360. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  361. wait_info);
  362. if (ret)
  363. break;
  364. }
  365. if (ret <= 0) {
  366. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  367. irq->irq_idx, true);
  368. if (irq_status) {
  369. unsigned long flags;
  370. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  371. irq->hw_idx, irq->irq_idx,
  372. phys_enc->hw_pp->idx - PINGPONG_0,
  373. atomic_read(wait_info->atomic_cnt));
  374. SDE_DEBUG_PHYS(phys_enc,
  375. "done but irq %d not triggered\n",
  376. irq->irq_idx);
  377. local_irq_save(flags);
  378. irq->cb.func(phys_enc, irq->irq_idx);
  379. local_irq_restore(flags);
  380. ret = 0;
  381. } else {
  382. ret = -ETIMEDOUT;
  383. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  384. irq->hw_idx, irq->irq_idx,
  385. phys_enc->hw_pp->idx - PINGPONG_0,
  386. atomic_read(wait_info->atomic_cnt), irq_status,
  387. SDE_EVTLOG_ERROR);
  388. }
  389. } else {
  390. ret = 0;
  391. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  392. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  393. atomic_read(wait_info->atomic_cnt));
  394. }
  395. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  396. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  397. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  398. return ret;
  399. }
  400. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  401. enum sde_intr_idx intr_idx)
  402. {
  403. struct sde_encoder_irq *irq;
  404. int ret = 0;
  405. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  406. SDE_ERROR("invalid params\n");
  407. return -EINVAL;
  408. }
  409. irq = &phys_enc->irq[intr_idx];
  410. if (irq->irq_idx >= 0) {
  411. SDE_DEBUG_PHYS(phys_enc,
  412. "skipping already registered irq %s type %d\n",
  413. irq->name, irq->intr_type);
  414. return 0;
  415. }
  416. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  417. irq->intr_type, irq->hw_idx);
  418. if (irq->irq_idx < 0) {
  419. SDE_ERROR_PHYS(phys_enc,
  420. "failed to lookup IRQ index for %s type:%d\n",
  421. irq->name, irq->intr_type);
  422. return -EINVAL;
  423. }
  424. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  425. &irq->cb);
  426. if (ret) {
  427. SDE_ERROR_PHYS(phys_enc,
  428. "failed to register IRQ callback for %s\n",
  429. irq->name);
  430. irq->irq_idx = -EINVAL;
  431. return ret;
  432. }
  433. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  434. if (ret) {
  435. SDE_ERROR_PHYS(phys_enc,
  436. "enable IRQ for intr:%s failed, irq_idx %d\n",
  437. irq->name, irq->irq_idx);
  438. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  439. irq->irq_idx, &irq->cb);
  440. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  441. irq->irq_idx, SDE_EVTLOG_ERROR);
  442. irq->irq_idx = -EINVAL;
  443. return ret;
  444. }
  445. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  446. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  447. irq->name, irq->irq_idx);
  448. return ret;
  449. }
  450. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  451. enum sde_intr_idx intr_idx)
  452. {
  453. struct sde_encoder_irq *irq;
  454. int ret;
  455. if (!phys_enc) {
  456. SDE_ERROR("invalid encoder\n");
  457. return -EINVAL;
  458. }
  459. irq = &phys_enc->irq[intr_idx];
  460. /* silently skip irqs that weren't registered */
  461. if (irq->irq_idx < 0) {
  462. SDE_ERROR(
  463. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  464. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  465. irq->irq_idx);
  466. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  467. irq->irq_idx, SDE_EVTLOG_ERROR);
  468. return 0;
  469. }
  470. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  471. if (ret)
  472. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  473. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  474. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  475. &irq->cb);
  476. if (ret)
  477. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  478. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  479. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  480. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  481. irq->irq_idx = -EINVAL;
  482. return 0;
  483. }
  484. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  485. struct sde_encoder_hw_resources *hw_res,
  486. struct drm_connector_state *conn_state)
  487. {
  488. struct sde_encoder_virt *sde_enc = NULL;
  489. int ret, i = 0;
  490. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  491. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  492. -EINVAL, !drm_enc, !hw_res, !conn_state,
  493. hw_res ? !hw_res->comp_info : 0);
  494. return;
  495. }
  496. sde_enc = to_sde_encoder_virt(drm_enc);
  497. SDE_DEBUG_ENC(sde_enc, "\n");
  498. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  499. hw_res->display_type = sde_enc->disp_info.display_type;
  500. /* Query resources used by phys encs, expected to be without overlap */
  501. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  502. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  503. if (phys && phys->ops.get_hw_resources)
  504. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  505. }
  506. /*
  507. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  508. * called from atomic_check phase. Use the below API to get mode
  509. * information of the temporary conn_state passed
  510. */
  511. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  512. if (ret)
  513. SDE_ERROR("failed to get topology ret %d\n", ret);
  514. ret = sde_connector_state_get_compression_info(conn_state,
  515. hw_res->comp_info);
  516. if (ret)
  517. SDE_ERROR("failed to get compression info ret %d\n", ret);
  518. }
  519. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  520. {
  521. struct sde_encoder_virt *sde_enc = NULL;
  522. int i = 0;
  523. unsigned int num_encs;
  524. if (!drm_enc) {
  525. SDE_ERROR("invalid encoder\n");
  526. return;
  527. }
  528. sde_enc = to_sde_encoder_virt(drm_enc);
  529. SDE_DEBUG_ENC(sde_enc, "\n");
  530. num_encs = sde_enc->num_phys_encs;
  531. mutex_lock(&sde_enc->enc_lock);
  532. sde_rsc_client_destroy(sde_enc->rsc_client);
  533. for (i = 0; i < num_encs; i++) {
  534. struct sde_encoder_phys *phys;
  535. phys = sde_enc->phys_vid_encs[i];
  536. if (phys && phys->ops.destroy) {
  537. phys->ops.destroy(phys);
  538. --sde_enc->num_phys_encs;
  539. sde_enc->phys_vid_encs[i] = NULL;
  540. }
  541. phys = sde_enc->phys_cmd_encs[i];
  542. if (phys && phys->ops.destroy) {
  543. phys->ops.destroy(phys);
  544. --sde_enc->num_phys_encs;
  545. sde_enc->phys_cmd_encs[i] = NULL;
  546. }
  547. phys = sde_enc->phys_encs[i];
  548. if (phys && phys->ops.destroy) {
  549. phys->ops.destroy(phys);
  550. --sde_enc->num_phys_encs;
  551. sde_enc->phys_encs[i] = NULL;
  552. }
  553. }
  554. if (sde_enc->num_phys_encs)
  555. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  556. sde_enc->num_phys_encs);
  557. sde_enc->num_phys_encs = 0;
  558. mutex_unlock(&sde_enc->enc_lock);
  559. drm_encoder_cleanup(drm_enc);
  560. mutex_destroy(&sde_enc->enc_lock);
  561. kfree(sde_enc->input_handler);
  562. sde_enc->input_handler = NULL;
  563. kfree(sde_enc);
  564. }
  565. void sde_encoder_helper_update_intf_cfg(
  566. struct sde_encoder_phys *phys_enc)
  567. {
  568. struct sde_encoder_virt *sde_enc;
  569. struct sde_hw_intf_cfg_v1 *intf_cfg;
  570. enum sde_3d_blend_mode mode_3d;
  571. if (!phys_enc || !phys_enc->hw_pp) {
  572. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  573. return;
  574. }
  575. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  576. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  577. SDE_DEBUG_ENC(sde_enc,
  578. "intf_cfg updated for %d at idx %d\n",
  579. phys_enc->intf_idx,
  580. intf_cfg->intf_count);
  581. /* setup interface configuration */
  582. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  583. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  584. return;
  585. }
  586. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  587. if (phys_enc == sde_enc->cur_master) {
  588. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  589. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  590. else
  591. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  592. }
  593. /* configure this interface as master for split display */
  594. if (phys_enc->split_role == ENC_ROLE_MASTER)
  595. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  596. /* setup which pp blk will connect to this intf */
  597. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  598. phys_enc->hw_intf->ops.bind_pingpong_blk(
  599. phys_enc->hw_intf,
  600. true,
  601. phys_enc->hw_pp->idx);
  602. /*setup merge_3d configuration */
  603. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  604. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  605. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  606. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  607. phys_enc->hw_pp->merge_3d->idx;
  608. if (phys_enc->hw_pp->ops.setup_3d_mode)
  609. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  610. mode_3d);
  611. }
  612. void sde_encoder_helper_split_config(
  613. struct sde_encoder_phys *phys_enc,
  614. enum sde_intf interface)
  615. {
  616. struct sde_encoder_virt *sde_enc;
  617. struct split_pipe_cfg *cfg;
  618. struct sde_hw_mdp *hw_mdptop;
  619. enum sde_rm_topology_name topology;
  620. struct msm_display_info *disp_info;
  621. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  622. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  623. return;
  624. }
  625. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  626. hw_mdptop = phys_enc->hw_mdptop;
  627. disp_info = &sde_enc->disp_info;
  628. cfg = &phys_enc->hw_intf->cfg;
  629. memset(cfg, 0, sizeof(*cfg));
  630. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  631. return;
  632. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  633. cfg->split_link_en = true;
  634. /**
  635. * disable split modes since encoder will be operating in as the only
  636. * encoder, either for the entire use case in the case of, for example,
  637. * single DSI, or for this frame in the case of left/right only partial
  638. * update.
  639. */
  640. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  641. if (hw_mdptop->ops.setup_split_pipe)
  642. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  643. if (hw_mdptop->ops.setup_pp_split)
  644. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  645. return;
  646. }
  647. cfg->en = true;
  648. cfg->mode = phys_enc->intf_mode;
  649. cfg->intf = interface;
  650. if (cfg->en && phys_enc->ops.needs_single_flush &&
  651. phys_enc->ops.needs_single_flush(phys_enc))
  652. cfg->split_flush_en = true;
  653. topology = sde_connector_get_topology_name(phys_enc->connector);
  654. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  655. cfg->pp_split_slave = cfg->intf;
  656. else
  657. cfg->pp_split_slave = INTF_MAX;
  658. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  659. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  660. if (hw_mdptop->ops.setup_split_pipe)
  661. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  662. } else if (sde_enc->hw_pp[0]) {
  663. /*
  664. * slave encoder
  665. * - determine split index from master index,
  666. * assume master is first pp
  667. */
  668. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  669. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  670. cfg->pp_split_index);
  671. if (hw_mdptop->ops.setup_pp_split)
  672. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  673. }
  674. }
  675. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  676. {
  677. struct sde_encoder_virt *sde_enc;
  678. int i = 0;
  679. if (!drm_enc)
  680. return false;
  681. sde_enc = to_sde_encoder_virt(drm_enc);
  682. if (!sde_enc)
  683. return false;
  684. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  685. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  686. if (phys && phys->in_clone_mode)
  687. return true;
  688. }
  689. return false;
  690. }
  691. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  692. struct drm_crtc *crtc)
  693. {
  694. struct sde_encoder_virt *sde_enc;
  695. int i;
  696. if (!drm_enc)
  697. return false;
  698. sde_enc = to_sde_encoder_virt(drm_enc);
  699. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  700. return false;
  701. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  702. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  703. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  704. return true;
  705. }
  706. return false;
  707. }
  708. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  709. struct drm_crtc_state *crtc_state,
  710. struct drm_connector_state *conn_state)
  711. {
  712. const struct drm_display_mode *mode;
  713. struct drm_display_mode *adj_mode;
  714. int i = 0;
  715. int ret = 0;
  716. mode = &crtc_state->mode;
  717. adj_mode = &crtc_state->adjusted_mode;
  718. /* perform atomic check on the first physical encoder (master) */
  719. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  720. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  721. if (phys && phys->ops.atomic_check)
  722. ret = phys->ops.atomic_check(phys, crtc_state,
  723. conn_state);
  724. else if (phys && phys->ops.mode_fixup)
  725. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  726. ret = -EINVAL;
  727. if (ret) {
  728. SDE_ERROR_ENC(sde_enc,
  729. "mode unsupported, phys idx %d\n", i);
  730. break;
  731. }
  732. }
  733. return ret;
  734. }
  735. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  736. struct drm_crtc_state *crtc_state,
  737. struct drm_connector_state *conn_state,
  738. struct sde_connector_state *sde_conn_state,
  739. struct sde_crtc_state *sde_crtc_state)
  740. {
  741. int ret = 0;
  742. if (crtc_state->mode_changed || crtc_state->active_changed) {
  743. struct sde_rect mode_roi, roi;
  744. mode_roi.x = 0;
  745. mode_roi.y = 0;
  746. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  747. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  748. if (sde_conn_state->rois.num_rects) {
  749. sde_kms_rect_merge_rectangles(
  750. &sde_conn_state->rois, &roi);
  751. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  752. SDE_ERROR_ENC(sde_enc,
  753. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  754. roi.x, roi.y, roi.w, roi.h);
  755. ret = -EINVAL;
  756. }
  757. }
  758. if (sde_crtc_state->user_roi_list.num_rects) {
  759. sde_kms_rect_merge_rectangles(
  760. &sde_crtc_state->user_roi_list, &roi);
  761. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  762. SDE_ERROR_ENC(sde_enc,
  763. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  764. roi.x, roi.y, roi.w, roi.h);
  765. ret = -EINVAL;
  766. }
  767. }
  768. }
  769. return ret;
  770. }
  771. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  772. struct drm_crtc_state *crtc_state,
  773. struct drm_connector_state *conn_state,
  774. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  775. struct sde_connector *sde_conn,
  776. struct sde_connector_state *sde_conn_state)
  777. {
  778. int ret = 0;
  779. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  780. if (sde_conn && msm_atomic_needs_modeset(crtc_state)) {
  781. struct msm_display_topology *topology = NULL;
  782. ret = sde_connector_get_mode_info(&sde_conn->base,
  783. adj_mode, &sde_conn_state->mode_info);
  784. if (ret) {
  785. SDE_ERROR_ENC(sde_enc,
  786. "failed to get mode info, rc = %d\n", ret);
  787. return ret;
  788. }
  789. if (sde_conn_state->mode_info.comp_info.comp_type &&
  790. sde_conn_state->mode_info.comp_info.comp_ratio >=
  791. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  792. SDE_ERROR_ENC(sde_enc,
  793. "invalid compression ratio: %d\n",
  794. sde_conn_state->mode_info.comp_info.comp_ratio);
  795. ret = -EINVAL;
  796. return ret;
  797. }
  798. /* Reserve dynamic resources, indicating atomic_check phase */
  799. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  800. conn_state, true);
  801. if (ret) {
  802. SDE_ERROR_ENC(sde_enc,
  803. "RM failed to reserve resources, rc = %d\n",
  804. ret);
  805. return ret;
  806. }
  807. /**
  808. * Update connector state with the topology selected for the
  809. * resource set validated. Reset the topology if we are
  810. * de-activating crtc.
  811. */
  812. if (crtc_state->active)
  813. topology = &sde_conn_state->mode_info.topology;
  814. ret = sde_rm_update_topology(&sde_kms->rm,
  815. conn_state, topology);
  816. if (ret) {
  817. SDE_ERROR_ENC(sde_enc,
  818. "RM failed to update topology, rc: %d\n", ret);
  819. return ret;
  820. }
  821. ret = sde_connector_set_blob_data(conn_state->connector,
  822. conn_state,
  823. CONNECTOR_PROP_SDE_INFO);
  824. if (ret) {
  825. SDE_ERROR_ENC(sde_enc,
  826. "connector failed to update info, rc: %d\n",
  827. ret);
  828. return ret;
  829. }
  830. }
  831. return ret;
  832. }
  833. static void _sde_encoder_get_qsync_fps_callback(
  834. struct drm_encoder *drm_enc, u32 *qsync_fps, u32 vrr_fps)
  835. {
  836. struct msm_display_info *disp_info;
  837. struct sde_encoder_virt *sde_enc;
  838. int rc = 0;
  839. struct sde_connector *sde_conn;
  840. if (!qsync_fps)
  841. return;
  842. *qsync_fps = 0;
  843. if (!drm_enc) {
  844. SDE_ERROR("invalid drm encoder\n");
  845. return;
  846. }
  847. sde_enc = to_sde_encoder_virt(drm_enc);
  848. disp_info = &sde_enc->disp_info;
  849. *qsync_fps = disp_info->qsync_min_fps;
  850. if (!disp_info->has_qsync_min_fps_list) {
  851. return;
  852. } else if (!sde_enc->cur_master || !(disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE)) {
  853. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  854. return;
  855. }
  856. /*
  857. * If "dsi-supported-qsync-min-fps-list" is defined, get
  858. * the qsync min fps corresponding to the fps in dfps list
  859. */
  860. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  861. if (sde_conn->ops.get_qsync_min_fps)
  862. rc = sde_conn->ops.get_qsync_min_fps(sde_conn->display, vrr_fps);
  863. if (rc <= 0) {
  864. SDE_ERROR("invalid qsync min fps %d\n", rc);
  865. return;
  866. }
  867. *qsync_fps = rc;
  868. }
  869. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  870. struct sde_connector_state *sde_conn_state, u32 step)
  871. {
  872. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  873. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  874. u32 min_fps, req_fps = 0;
  875. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  876. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  877. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  878. CONNECTOR_PROP_QSYNC_MODE);
  879. if (has_panel_req) {
  880. if (!sde_conn->ops.get_avr_step_req) {
  881. SDE_ERROR("unable to retrieve required step rate\n");
  882. return -EINVAL;
  883. }
  884. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  885. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  886. if (qsync_mode && req_fps != step) {
  887. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  888. step, req_fps, nom_fps);
  889. return -EINVAL;
  890. }
  891. }
  892. if (!step)
  893. return 0;
  894. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps, nom_fps);
  895. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  896. (vtotal * nom_fps) % step) {
  897. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  898. min_fps, step, vtotal);
  899. return -EINVAL;
  900. }
  901. return 0;
  902. }
  903. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  904. struct sde_connector_state *sde_conn_state)
  905. {
  906. int rc = 0;
  907. u32 avr_step;
  908. bool qsync_dirty, has_modeset;
  909. struct drm_connector_state *conn_state = &sde_conn_state->base;
  910. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  911. CONNECTOR_PROP_QSYNC_MODE);
  912. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  913. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  914. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  915. if (has_modeset && qsync_dirty &&
  916. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  917. msm_is_mode_seamless_dms(&sde_conn_state->msm_mode) ||
  918. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  919. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  920. sde_conn_state->msm_mode.private_flags);
  921. return -EINVAL;
  922. }
  923. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  924. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  925. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  926. return rc;
  927. }
  928. static int sde_encoder_virt_atomic_check(
  929. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  930. struct drm_connector_state *conn_state)
  931. {
  932. struct sde_encoder_virt *sde_enc;
  933. struct sde_kms *sde_kms;
  934. const struct drm_display_mode *mode;
  935. struct drm_display_mode *adj_mode;
  936. struct sde_connector *sde_conn = NULL;
  937. struct sde_connector_state *sde_conn_state = NULL;
  938. struct sde_crtc_state *sde_crtc_state = NULL;
  939. enum sde_rm_topology_name old_top;
  940. enum sde_rm_topology_name top_name;
  941. struct msm_display_info *disp_info;
  942. int ret = 0;
  943. if (!drm_enc || !crtc_state || !conn_state) {
  944. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  945. !drm_enc, !crtc_state, !conn_state);
  946. return -EINVAL;
  947. }
  948. sde_enc = to_sde_encoder_virt(drm_enc);
  949. disp_info = &sde_enc->disp_info;
  950. SDE_DEBUG_ENC(sde_enc, "\n");
  951. sde_kms = sde_encoder_get_kms(drm_enc);
  952. if (!sde_kms)
  953. return -EINVAL;
  954. mode = &crtc_state->mode;
  955. adj_mode = &crtc_state->adjusted_mode;
  956. sde_conn = to_sde_connector(conn_state->connector);
  957. sde_conn_state = to_sde_connector_state(conn_state);
  958. sde_crtc_state = to_sde_crtc_state(crtc_state);
  959. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  960. if (ret)
  961. return ret;
  962. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  963. crtc_state->active_changed, crtc_state->connectors_changed);
  964. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  965. conn_state);
  966. if (ret)
  967. return ret;
  968. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  969. conn_state, sde_conn_state, sde_crtc_state);
  970. if (ret)
  971. return ret;
  972. /**
  973. * record topology in previous atomic state to be able to handle
  974. * topology transitions correctly.
  975. */
  976. old_top = sde_connector_get_property(conn_state,
  977. CONNECTOR_PROP_TOPOLOGY_NAME);
  978. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  979. if (ret)
  980. return ret;
  981. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  982. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  983. if (ret)
  984. return ret;
  985. top_name = sde_connector_get_property(conn_state,
  986. CONNECTOR_PROP_TOPOLOGY_NAME);
  987. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  988. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  989. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  990. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  991. top_name);
  992. return -EINVAL;
  993. }
  994. }
  995. ret = sde_connector_roi_v1_check_roi(conn_state);
  996. if (ret) {
  997. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  998. ret);
  999. return ret;
  1000. }
  1001. drm_mode_set_crtcinfo(adj_mode, 0);
  1002. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1003. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1004. sde_conn_state->msm_mode.private_flags,
  1005. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1006. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1007. return ret;
  1008. }
  1009. static void _sde_encoder_get_connector_roi(
  1010. struct sde_encoder_virt *sde_enc,
  1011. struct sde_rect *merged_conn_roi)
  1012. {
  1013. struct drm_connector *drm_conn;
  1014. struct sde_connector_state *c_state;
  1015. if (!sde_enc || !merged_conn_roi)
  1016. return;
  1017. drm_conn = sde_enc->phys_encs[0]->connector;
  1018. if (!drm_conn || !drm_conn->state)
  1019. return;
  1020. c_state = to_sde_connector_state(drm_conn->state);
  1021. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1022. }
  1023. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1024. {
  1025. struct sde_encoder_virt *sde_enc;
  1026. struct drm_connector *drm_conn;
  1027. struct drm_display_mode *adj_mode;
  1028. struct sde_rect roi;
  1029. if (!drm_enc) {
  1030. SDE_ERROR("invalid encoder parameter\n");
  1031. return -EINVAL;
  1032. }
  1033. sde_enc = to_sde_encoder_virt(drm_enc);
  1034. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1035. SDE_ERROR("invalid crtc parameter\n");
  1036. return -EINVAL;
  1037. }
  1038. if (!sde_enc->cur_master) {
  1039. SDE_ERROR("invalid cur_master parameter\n");
  1040. return -EINVAL;
  1041. }
  1042. adj_mode = &sde_enc->cur_master->cached_mode;
  1043. drm_conn = sde_enc->cur_master->connector;
  1044. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1045. if (sde_kms_rect_is_null(&roi)) {
  1046. roi.w = adj_mode->hdisplay;
  1047. roi.h = adj_mode->vdisplay;
  1048. }
  1049. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1050. sizeof(sde_enc->prv_conn_roi));
  1051. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1052. return 0;
  1053. }
  1054. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1055. {
  1056. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1057. struct sde_kms *sde_kms;
  1058. struct sde_hw_mdp *hw_mdptop;
  1059. struct sde_encoder_virt *sde_enc;
  1060. int i;
  1061. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1062. if (!sde_enc) {
  1063. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1064. return;
  1065. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1066. SDE_ERROR("invalid num phys enc %d/%d\n",
  1067. sde_enc->num_phys_encs,
  1068. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1069. return;
  1070. }
  1071. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1072. if (!sde_kms) {
  1073. SDE_ERROR("invalid sde_kms\n");
  1074. return;
  1075. }
  1076. hw_mdptop = sde_kms->hw_mdp;
  1077. if (!hw_mdptop) {
  1078. SDE_ERROR("invalid mdptop\n");
  1079. return;
  1080. }
  1081. if (hw_mdptop->ops.setup_vsync_source) {
  1082. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1083. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1084. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1085. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1086. vsync_cfg.vsync_source = vsync_source;
  1087. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1088. }
  1089. }
  1090. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1091. struct msm_display_info *disp_info)
  1092. {
  1093. struct sde_encoder_phys *phys;
  1094. int i;
  1095. u32 vsync_source;
  1096. if (!sde_enc || !disp_info) {
  1097. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1098. sde_enc != NULL, disp_info != NULL);
  1099. return;
  1100. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1101. SDE_ERROR("invalid num phys enc %d/%d\n",
  1102. sde_enc->num_phys_encs,
  1103. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1104. return;
  1105. }
  1106. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1107. if (disp_info->is_te_using_watchdog_timer)
  1108. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1109. else
  1110. vsync_source = sde_enc->te_source;
  1111. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1112. disp_info->is_te_using_watchdog_timer);
  1113. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1114. phys = sde_enc->phys_encs[i];
  1115. if (phys && phys->ops.setup_vsync_source)
  1116. phys->ops.setup_vsync_source(phys, vsync_source);
  1117. }
  1118. }
  1119. }
  1120. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1121. bool watchdog_te)
  1122. {
  1123. struct sde_encoder_virt *sde_enc;
  1124. struct msm_display_info disp_info;
  1125. if (!drm_enc) {
  1126. pr_err("invalid drm encoder\n");
  1127. return -EINVAL;
  1128. }
  1129. sde_enc = to_sde_encoder_virt(drm_enc);
  1130. sde_encoder_control_te(drm_enc, false);
  1131. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1132. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1133. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1134. sde_encoder_control_te(drm_enc, true);
  1135. return 0;
  1136. }
  1137. static int _sde_encoder_rsc_client_update_vsync_wait(
  1138. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1139. int wait_vblank_crtc_id)
  1140. {
  1141. int wait_refcount = 0, ret = 0;
  1142. int pipe = -1;
  1143. int wait_count = 0;
  1144. struct drm_crtc *primary_crtc;
  1145. struct drm_crtc *crtc;
  1146. crtc = sde_enc->crtc;
  1147. if (wait_vblank_crtc_id)
  1148. wait_refcount =
  1149. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1150. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1151. SDE_EVTLOG_FUNC_ENTRY);
  1152. if (crtc->base.id != wait_vblank_crtc_id) {
  1153. primary_crtc = drm_crtc_find(drm_enc->dev,
  1154. NULL, wait_vblank_crtc_id);
  1155. if (!primary_crtc) {
  1156. SDE_ERROR_ENC(sde_enc,
  1157. "failed to find primary crtc id %d\n",
  1158. wait_vblank_crtc_id);
  1159. return -EINVAL;
  1160. }
  1161. pipe = drm_crtc_index(primary_crtc);
  1162. }
  1163. /**
  1164. * note: VBLANK is expected to be enabled at this point in
  1165. * resource control state machine if on primary CRTC
  1166. */
  1167. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1168. if (sde_rsc_client_is_state_update_complete(
  1169. sde_enc->rsc_client))
  1170. break;
  1171. if (crtc->base.id == wait_vblank_crtc_id)
  1172. ret = sde_encoder_wait_for_event(drm_enc,
  1173. MSM_ENC_VBLANK);
  1174. else
  1175. drm_wait_one_vblank(drm_enc->dev, pipe);
  1176. if (ret) {
  1177. SDE_ERROR_ENC(sde_enc,
  1178. "wait for vblank failed ret:%d\n", ret);
  1179. /**
  1180. * rsc hardware may hang without vsync. avoid rsc hang
  1181. * by generating the vsync from watchdog timer.
  1182. */
  1183. if (crtc->base.id == wait_vblank_crtc_id)
  1184. sde_encoder_helper_switch_vsync(drm_enc, true);
  1185. }
  1186. }
  1187. if (wait_count >= MAX_RSC_WAIT)
  1188. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1189. SDE_EVTLOG_ERROR);
  1190. if (wait_refcount)
  1191. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1192. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1193. SDE_EVTLOG_FUNC_EXIT);
  1194. return ret;
  1195. }
  1196. static int _sde_encoder_update_rsc_client(
  1197. struct drm_encoder *drm_enc, bool enable)
  1198. {
  1199. struct sde_encoder_virt *sde_enc;
  1200. struct drm_crtc *crtc;
  1201. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1202. struct sde_rsc_cmd_config *rsc_config;
  1203. int ret;
  1204. struct msm_display_info *disp_info;
  1205. struct msm_mode_info *mode_info;
  1206. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1207. u32 qsync_mode = 0, v_front_porch;
  1208. struct drm_display_mode *mode;
  1209. bool is_vid_mode;
  1210. struct drm_encoder *enc;
  1211. if (!drm_enc || !drm_enc->dev) {
  1212. SDE_ERROR("invalid encoder arguments\n");
  1213. return -EINVAL;
  1214. }
  1215. sde_enc = to_sde_encoder_virt(drm_enc);
  1216. mode_info = &sde_enc->mode_info;
  1217. crtc = sde_enc->crtc;
  1218. if (!sde_enc->crtc) {
  1219. SDE_ERROR("invalid crtc parameter\n");
  1220. return -EINVAL;
  1221. }
  1222. disp_info = &sde_enc->disp_info;
  1223. rsc_config = &sde_enc->rsc_config;
  1224. if (!sde_enc->rsc_client) {
  1225. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1226. return 0;
  1227. }
  1228. /**
  1229. * only primary command mode panel without Qsync can request CMD state.
  1230. * all other panels/displays can request for VID state including
  1231. * secondary command mode panel.
  1232. * Clone mode encoder can request CLK STATE only.
  1233. */
  1234. if (sde_enc->cur_master)
  1235. qsync_mode = sde_connector_get_qsync_mode(
  1236. sde_enc->cur_master->connector);
  1237. /* left primary encoder keep vote */
  1238. if (sde_encoder_in_clone_mode(drm_enc)) {
  1239. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1240. return 0;
  1241. }
  1242. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1243. (disp_info->display_type && qsync_mode))
  1244. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1245. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1246. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1247. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1248. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1249. drm_for_each_encoder(enc, drm_enc->dev) {
  1250. if (enc->base.id != drm_enc->base.id &&
  1251. sde_encoder_in_cont_splash(enc))
  1252. rsc_state = SDE_RSC_CLK_STATE;
  1253. }
  1254. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1255. MSM_DISPLAY_VIDEO_MODE);
  1256. mode = &sde_enc->crtc->state->mode;
  1257. v_front_porch = mode->vsync_start - mode->vdisplay;
  1258. /* compare specific items and reconfigure the rsc */
  1259. if ((rsc_config->fps != mode_info->frame_rate) ||
  1260. (rsc_config->vtotal != mode_info->vtotal) ||
  1261. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1262. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1263. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1264. rsc_config->fps = mode_info->frame_rate;
  1265. rsc_config->vtotal = mode_info->vtotal;
  1266. /*
  1267. * for video mode, prefill lines should not go beyond vertical
  1268. * front porch for RSCC configuration. This will ensure bw
  1269. * downvotes are not sent within the active region. Additional
  1270. * -1 is to give one line time for rscc mode min_threshold.
  1271. */
  1272. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1273. rsc_config->prefill_lines = v_front_porch - 1;
  1274. else
  1275. rsc_config->prefill_lines = mode_info->prefill_lines;
  1276. rsc_config->jitter_numer = mode_info->jitter_numer;
  1277. rsc_config->jitter_denom = mode_info->jitter_denom;
  1278. sde_enc->rsc_state_init = false;
  1279. }
  1280. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1281. rsc_config->fps, sde_enc->rsc_state_init);
  1282. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1283. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1284. /* update it only once */
  1285. sde_enc->rsc_state_init = true;
  1286. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1287. rsc_state, rsc_config, crtc->base.id,
  1288. &wait_vblank_crtc_id);
  1289. } else {
  1290. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1291. rsc_state, NULL, crtc->base.id,
  1292. &wait_vblank_crtc_id);
  1293. }
  1294. /**
  1295. * if RSC performed a state change that requires a VBLANK wait, it will
  1296. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1297. *
  1298. * if we are the primary display, we will need to enable and wait
  1299. * locally since we hold the commit thread
  1300. *
  1301. * if we are an external display, we must send a signal to the primary
  1302. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1303. * by the primary panel's VBLANK signals
  1304. */
  1305. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1306. if (ret) {
  1307. SDE_ERROR_ENC(sde_enc,
  1308. "sde rsc client update failed ret:%d\n", ret);
  1309. return ret;
  1310. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1311. return ret;
  1312. }
  1313. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1314. sde_enc, wait_vblank_crtc_id);
  1315. return ret;
  1316. }
  1317. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1318. {
  1319. struct sde_encoder_virt *sde_enc;
  1320. int i;
  1321. if (!drm_enc) {
  1322. SDE_ERROR("invalid encoder\n");
  1323. return;
  1324. }
  1325. sde_enc = to_sde_encoder_virt(drm_enc);
  1326. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1327. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1328. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1329. if (phys && phys->ops.irq_control)
  1330. phys->ops.irq_control(phys, enable);
  1331. }
  1332. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1333. }
  1334. /* keep track of the userspace vblank during modeset */
  1335. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1336. u32 sw_event)
  1337. {
  1338. struct sde_encoder_virt *sde_enc;
  1339. bool enable;
  1340. int i;
  1341. if (!drm_enc) {
  1342. SDE_ERROR("invalid encoder\n");
  1343. return;
  1344. }
  1345. sde_enc = to_sde_encoder_virt(drm_enc);
  1346. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1347. sw_event, sde_enc->vblank_enabled);
  1348. /* nothing to do if vblank not enabled by userspace */
  1349. if (!sde_enc->vblank_enabled)
  1350. return;
  1351. /* disable vblank on pre_modeset */
  1352. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1353. enable = false;
  1354. /* enable vblank on post_modeset */
  1355. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1356. enable = true;
  1357. else
  1358. return;
  1359. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1360. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1361. if (phys && phys->ops.control_vblank_irq)
  1362. phys->ops.control_vblank_irq(phys, enable);
  1363. }
  1364. }
  1365. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1366. {
  1367. struct sde_encoder_virt *sde_enc;
  1368. if (!drm_enc)
  1369. return NULL;
  1370. sde_enc = to_sde_encoder_virt(drm_enc);
  1371. return sde_enc->rsc_client;
  1372. }
  1373. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1374. bool enable)
  1375. {
  1376. struct sde_kms *sde_kms;
  1377. struct sde_encoder_virt *sde_enc;
  1378. int rc;
  1379. sde_enc = to_sde_encoder_virt(drm_enc);
  1380. sde_kms = sde_encoder_get_kms(drm_enc);
  1381. if (!sde_kms)
  1382. return -EINVAL;
  1383. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1384. SDE_EVT32(DRMID(drm_enc), enable);
  1385. if (!sde_enc->cur_master) {
  1386. SDE_ERROR("encoder master not set\n");
  1387. return -EINVAL;
  1388. }
  1389. if (enable) {
  1390. /* enable SDE core clks */
  1391. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1392. if (rc < 0) {
  1393. SDE_ERROR("failed to enable power resource %d\n", rc);
  1394. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1395. return rc;
  1396. }
  1397. sde_enc->elevated_ahb_vote = true;
  1398. /* enable DSI clks */
  1399. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1400. true);
  1401. if (rc) {
  1402. SDE_ERROR("failed to enable clk control %d\n", rc);
  1403. pm_runtime_put_sync(drm_enc->dev->dev);
  1404. return rc;
  1405. }
  1406. /* enable all the irq */
  1407. sde_encoder_irq_control(drm_enc, true);
  1408. _sde_encoder_pm_qos_add_request(drm_enc);
  1409. } else {
  1410. _sde_encoder_pm_qos_remove_request(drm_enc);
  1411. /* disable all the irq */
  1412. sde_encoder_irq_control(drm_enc, false);
  1413. /* disable DSI clks */
  1414. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1415. /* disable SDE core clks */
  1416. pm_runtime_put_sync(drm_enc->dev->dev);
  1417. }
  1418. return 0;
  1419. }
  1420. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1421. bool enable, u32 frame_count)
  1422. {
  1423. struct sde_encoder_virt *sde_enc;
  1424. int i;
  1425. if (!drm_enc) {
  1426. SDE_ERROR("invalid encoder\n");
  1427. return;
  1428. }
  1429. sde_enc = to_sde_encoder_virt(drm_enc);
  1430. if (!sde_enc->misr_reconfigure)
  1431. return;
  1432. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1433. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1434. if (!phys || !phys->ops.setup_misr)
  1435. continue;
  1436. phys->ops.setup_misr(phys, enable, frame_count);
  1437. }
  1438. sde_enc->misr_reconfigure = false;
  1439. }
  1440. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1441. unsigned int type, unsigned int code, int value)
  1442. {
  1443. struct drm_encoder *drm_enc = NULL;
  1444. struct sde_encoder_virt *sde_enc = NULL;
  1445. struct msm_drm_thread *disp_thread = NULL;
  1446. struct msm_drm_private *priv = NULL;
  1447. if (!handle || !handle->handler || !handle->handler->private) {
  1448. SDE_ERROR("invalid encoder for the input event\n");
  1449. return;
  1450. }
  1451. drm_enc = (struct drm_encoder *)handle->handler->private;
  1452. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1453. SDE_ERROR("invalid parameters\n");
  1454. return;
  1455. }
  1456. priv = drm_enc->dev->dev_private;
  1457. sde_enc = to_sde_encoder_virt(drm_enc);
  1458. if (!sde_enc->crtc || (sde_enc->crtc->index
  1459. >= ARRAY_SIZE(priv->disp_thread))) {
  1460. SDE_DEBUG_ENC(sde_enc,
  1461. "invalid cached CRTC: %d or crtc index: %d\n",
  1462. sde_enc->crtc == NULL,
  1463. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1464. return;
  1465. }
  1466. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1467. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1468. kthread_queue_work(&disp_thread->worker,
  1469. &sde_enc->input_event_work);
  1470. }
  1471. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1472. {
  1473. struct sde_encoder_virt *sde_enc;
  1474. if (!drm_enc) {
  1475. SDE_ERROR("invalid encoder\n");
  1476. return;
  1477. }
  1478. sde_enc = to_sde_encoder_virt(drm_enc);
  1479. /* return early if there is no state change */
  1480. if (sde_enc->idle_pc_enabled == enable)
  1481. return;
  1482. sde_enc->idle_pc_enabled = enable;
  1483. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1484. SDE_EVT32(sde_enc->idle_pc_enabled);
  1485. }
  1486. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1487. u32 sw_event)
  1488. {
  1489. struct drm_encoder *drm_enc = &sde_enc->base;
  1490. struct msm_drm_private *priv;
  1491. unsigned int lp, idle_pc_duration;
  1492. struct msm_drm_thread *disp_thread;
  1493. /* return early if called from esd thread */
  1494. if (sde_enc->delay_kickoff)
  1495. return;
  1496. /* set idle timeout based on master connector's lp value */
  1497. if (sde_enc->cur_master)
  1498. lp = sde_connector_get_lp(
  1499. sde_enc->cur_master->connector);
  1500. else
  1501. lp = SDE_MODE_DPMS_ON;
  1502. if (lp == SDE_MODE_DPMS_LP2)
  1503. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1504. else
  1505. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1506. priv = drm_enc->dev->dev_private;
  1507. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1508. kthread_mod_delayed_work(
  1509. &disp_thread->worker,
  1510. &sde_enc->delayed_off_work,
  1511. msecs_to_jiffies(idle_pc_duration));
  1512. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1513. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1514. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1515. sw_event);
  1516. }
  1517. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1518. u32 sw_event)
  1519. {
  1520. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1521. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1522. sw_event);
  1523. }
  1524. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1525. u32 sw_event)
  1526. {
  1527. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1528. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1529. else
  1530. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1531. }
  1532. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1533. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1534. {
  1535. int ret = 0;
  1536. mutex_lock(&sde_enc->rc_lock);
  1537. /* return if the resource control is already in ON state */
  1538. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1539. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1540. sw_event);
  1541. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1542. SDE_EVTLOG_FUNC_CASE1);
  1543. goto end;
  1544. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1545. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1546. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1547. sw_event, sde_enc->rc_state);
  1548. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1549. SDE_EVTLOG_ERROR);
  1550. goto end;
  1551. }
  1552. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1553. sde_encoder_irq_control(drm_enc, true);
  1554. } else {
  1555. /* enable all the clks and resources */
  1556. ret = _sde_encoder_resource_control_helper(drm_enc,
  1557. true);
  1558. if (ret) {
  1559. SDE_ERROR_ENC(sde_enc,
  1560. "sw_event:%d, rc in state %d\n",
  1561. sw_event, sde_enc->rc_state);
  1562. SDE_EVT32(DRMID(drm_enc), sw_event,
  1563. sde_enc->rc_state,
  1564. SDE_EVTLOG_ERROR);
  1565. goto end;
  1566. }
  1567. _sde_encoder_update_rsc_client(drm_enc, true);
  1568. }
  1569. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1570. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1571. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1572. end:
  1573. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1574. mutex_unlock(&sde_enc->rc_lock);
  1575. return ret;
  1576. }
  1577. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1578. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1579. {
  1580. /* cancel delayed off work, if any */
  1581. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1582. mutex_lock(&sde_enc->rc_lock);
  1583. if (is_vid_mode &&
  1584. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1585. sde_encoder_irq_control(drm_enc, true);
  1586. }
  1587. /* skip if is already OFF or IDLE, resources are off already */
  1588. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1589. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1590. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1591. sw_event, sde_enc->rc_state);
  1592. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1593. SDE_EVTLOG_FUNC_CASE3);
  1594. goto end;
  1595. }
  1596. /**
  1597. * IRQs are still enabled currently, which allows wait for
  1598. * VBLANK which RSC may require to correctly transition to OFF
  1599. */
  1600. _sde_encoder_update_rsc_client(drm_enc, false);
  1601. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1602. SDE_ENC_RC_STATE_PRE_OFF,
  1603. SDE_EVTLOG_FUNC_CASE3);
  1604. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1605. end:
  1606. mutex_unlock(&sde_enc->rc_lock);
  1607. return 0;
  1608. }
  1609. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1610. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1611. {
  1612. int ret = 0;
  1613. mutex_lock(&sde_enc->rc_lock);
  1614. /* return if the resource control is already in OFF state */
  1615. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1616. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1617. sw_event);
  1618. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1619. SDE_EVTLOG_FUNC_CASE4);
  1620. goto end;
  1621. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1622. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1623. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1624. sw_event, sde_enc->rc_state);
  1625. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1626. SDE_EVTLOG_ERROR);
  1627. ret = -EINVAL;
  1628. goto end;
  1629. }
  1630. /**
  1631. * expect to arrive here only if in either idle state or pre-off
  1632. * and in IDLE state the resources are already disabled
  1633. */
  1634. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1635. _sde_encoder_resource_control_helper(drm_enc, false);
  1636. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1637. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1638. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1639. end:
  1640. mutex_unlock(&sde_enc->rc_lock);
  1641. return ret;
  1642. }
  1643. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1644. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1645. {
  1646. int ret = 0;
  1647. /* cancel delayed off work, if any */
  1648. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1649. mutex_lock(&sde_enc->rc_lock);
  1650. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1651. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1652. sw_event);
  1653. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1654. SDE_EVTLOG_FUNC_CASE5);
  1655. goto end;
  1656. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1657. /* enable all the clks and resources */
  1658. ret = _sde_encoder_resource_control_helper(drm_enc,
  1659. true);
  1660. if (ret) {
  1661. SDE_ERROR_ENC(sde_enc,
  1662. "sw_event:%d, rc in state %d\n",
  1663. sw_event, sde_enc->rc_state);
  1664. SDE_EVT32(DRMID(drm_enc), sw_event,
  1665. sde_enc->rc_state,
  1666. SDE_EVTLOG_ERROR);
  1667. goto end;
  1668. }
  1669. _sde_encoder_update_rsc_client(drm_enc, true);
  1670. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1671. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1672. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1673. }
  1674. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1675. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1676. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1677. _sde_encoder_pm_qos_remove_request(drm_enc);
  1678. end:
  1679. mutex_unlock(&sde_enc->rc_lock);
  1680. return ret;
  1681. }
  1682. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1683. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1684. {
  1685. int ret = 0;
  1686. mutex_lock(&sde_enc->rc_lock);
  1687. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1688. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1689. sw_event);
  1690. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1691. SDE_EVTLOG_FUNC_CASE5);
  1692. goto end;
  1693. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1694. SDE_ERROR_ENC(sde_enc,
  1695. "sw_event:%d, rc:%d !MODESET state\n",
  1696. sw_event, sde_enc->rc_state);
  1697. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1698. SDE_EVTLOG_ERROR);
  1699. ret = -EINVAL;
  1700. goto end;
  1701. }
  1702. _sde_encoder_update_rsc_client(drm_enc, true);
  1703. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1704. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1705. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1706. _sde_encoder_pm_qos_add_request(drm_enc);
  1707. end:
  1708. mutex_unlock(&sde_enc->rc_lock);
  1709. return ret;
  1710. }
  1711. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1712. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1713. {
  1714. struct msm_drm_private *priv;
  1715. struct sde_kms *sde_kms;
  1716. struct drm_crtc *crtc = drm_enc->crtc;
  1717. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1718. priv = drm_enc->dev->dev_private;
  1719. sde_kms = to_sde_kms(priv->kms);
  1720. mutex_lock(&sde_enc->rc_lock);
  1721. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1722. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1723. sw_event, sde_enc->rc_state);
  1724. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1725. SDE_EVTLOG_ERROR);
  1726. goto end;
  1727. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1728. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1729. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1730. sde_crtc_frame_pending(sde_enc->crtc),
  1731. SDE_EVTLOG_ERROR);
  1732. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1733. goto end;
  1734. }
  1735. if (is_vid_mode) {
  1736. sde_encoder_irq_control(drm_enc, false);
  1737. } else {
  1738. /* disable all the clks and resources */
  1739. _sde_encoder_update_rsc_client(drm_enc, false);
  1740. _sde_encoder_resource_control_helper(drm_enc, false);
  1741. if (!sde_kms->perf.bw_vote_mode)
  1742. memset(&sde_crtc->cur_perf, 0,
  1743. sizeof(struct sde_core_perf_params));
  1744. }
  1745. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1746. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1747. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1748. end:
  1749. mutex_unlock(&sde_enc->rc_lock);
  1750. return 0;
  1751. }
  1752. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1753. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1754. struct msm_drm_private *priv, bool is_vid_mode)
  1755. {
  1756. bool autorefresh_enabled = false;
  1757. struct msm_drm_thread *disp_thread;
  1758. int ret = 0;
  1759. if (!sde_enc->crtc ||
  1760. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1761. SDE_DEBUG_ENC(sde_enc,
  1762. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1763. sde_enc->crtc == NULL,
  1764. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1765. sw_event);
  1766. return -EINVAL;
  1767. }
  1768. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1769. mutex_lock(&sde_enc->rc_lock);
  1770. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1771. if (sde_enc->cur_master &&
  1772. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1773. autorefresh_enabled =
  1774. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1775. sde_enc->cur_master);
  1776. if (autorefresh_enabled) {
  1777. SDE_DEBUG_ENC(sde_enc,
  1778. "not handling early wakeup since auto refresh is enabled\n");
  1779. goto end;
  1780. }
  1781. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1782. kthread_mod_delayed_work(&disp_thread->worker,
  1783. &sde_enc->delayed_off_work,
  1784. msecs_to_jiffies(
  1785. IDLE_POWERCOLLAPSE_DURATION));
  1786. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1787. /* enable all the clks and resources */
  1788. ret = _sde_encoder_resource_control_helper(drm_enc,
  1789. true);
  1790. if (ret) {
  1791. SDE_ERROR_ENC(sde_enc,
  1792. "sw_event:%d, rc in state %d\n",
  1793. sw_event, sde_enc->rc_state);
  1794. SDE_EVT32(DRMID(drm_enc), sw_event,
  1795. sde_enc->rc_state,
  1796. SDE_EVTLOG_ERROR);
  1797. goto end;
  1798. }
  1799. _sde_encoder_update_rsc_client(drm_enc, true);
  1800. /*
  1801. * In some cases, commit comes with slight delay
  1802. * (> 80 ms)after early wake up, prevent clock switch
  1803. * off to avoid jank in next update. So, increase the
  1804. * command mode idle timeout sufficiently to prevent
  1805. * such case.
  1806. */
  1807. kthread_mod_delayed_work(&disp_thread->worker,
  1808. &sde_enc->delayed_off_work,
  1809. msecs_to_jiffies(
  1810. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1811. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1812. }
  1813. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1814. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1815. end:
  1816. mutex_unlock(&sde_enc->rc_lock);
  1817. return ret;
  1818. }
  1819. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1820. u32 sw_event)
  1821. {
  1822. struct sde_encoder_virt *sde_enc;
  1823. struct msm_drm_private *priv;
  1824. int ret = 0;
  1825. bool is_vid_mode = false;
  1826. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1827. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1828. sw_event);
  1829. return -EINVAL;
  1830. }
  1831. sde_enc = to_sde_encoder_virt(drm_enc);
  1832. priv = drm_enc->dev->dev_private;
  1833. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1834. is_vid_mode = true;
  1835. /*
  1836. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1837. * events and return early for other events (ie wb display).
  1838. */
  1839. if (!sde_enc->idle_pc_enabled &&
  1840. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1841. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1842. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1843. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1844. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1845. return 0;
  1846. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1847. sw_event, sde_enc->idle_pc_enabled);
  1848. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1849. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1850. switch (sw_event) {
  1851. case SDE_ENC_RC_EVENT_KICKOFF:
  1852. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1853. is_vid_mode);
  1854. break;
  1855. case SDE_ENC_RC_EVENT_PRE_STOP:
  1856. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1857. is_vid_mode);
  1858. break;
  1859. case SDE_ENC_RC_EVENT_STOP:
  1860. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1861. break;
  1862. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1863. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1864. break;
  1865. case SDE_ENC_RC_EVENT_POST_MODESET:
  1866. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1867. break;
  1868. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1869. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1870. is_vid_mode);
  1871. break;
  1872. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1873. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1874. priv, is_vid_mode);
  1875. break;
  1876. default:
  1877. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1878. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1879. break;
  1880. }
  1881. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1882. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1883. return ret;
  1884. }
  1885. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1886. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1887. {
  1888. int i = 0;
  1889. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1890. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1891. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1892. if (poms_to_vid)
  1893. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1894. else if (poms_to_cmd)
  1895. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1896. _sde_encoder_update_rsc_client(drm_enc, true);
  1897. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1898. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1899. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1900. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1901. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1902. SDE_EVTLOG_FUNC_CASE1);
  1903. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  1904. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1905. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1906. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1907. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1908. SDE_EVTLOG_FUNC_CASE2);
  1909. }
  1910. }
  1911. struct drm_connector *sde_encoder_get_connector(
  1912. struct drm_device *dev, struct drm_encoder *drm_enc)
  1913. {
  1914. struct drm_connector_list_iter conn_iter;
  1915. struct drm_connector *conn = NULL, *conn_search;
  1916. drm_connector_list_iter_begin(dev, &conn_iter);
  1917. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1918. if (conn_search->encoder == drm_enc) {
  1919. conn = conn_search;
  1920. break;
  1921. }
  1922. }
  1923. drm_connector_list_iter_end(&conn_iter);
  1924. return conn;
  1925. }
  1926. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1927. {
  1928. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1929. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1930. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1931. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1932. struct sde_rm_hw_request request_hw;
  1933. int i, j;
  1934. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1935. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1936. sde_enc->hw_pp[i] = NULL;
  1937. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1938. break;
  1939. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1940. }
  1941. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1942. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1943. if (phys) {
  1944. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1945. SDE_HW_BLK_QDSS);
  1946. for (j = 0; j < QDSS_MAX; j++) {
  1947. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1948. phys->hw_qdss =
  1949. (struct sde_hw_qdss *)qdss_iter.hw;
  1950. break;
  1951. }
  1952. }
  1953. }
  1954. }
  1955. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1956. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1957. sde_enc->hw_dsc[i] = NULL;
  1958. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1959. break;
  1960. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1961. }
  1962. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1963. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1964. sde_enc->hw_vdc[i] = NULL;
  1965. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1966. break;
  1967. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1968. }
  1969. /* Get PP for DSC configuration */
  1970. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1971. struct sde_hw_pingpong *pp = NULL;
  1972. unsigned long features = 0;
  1973. if (!sde_enc->hw_dsc[i])
  1974. continue;
  1975. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1976. request_hw.type = SDE_HW_BLK_PINGPONG;
  1977. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1978. break;
  1979. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1980. features = pp->ops.get_hw_caps(pp);
  1981. if (test_bit(SDE_PINGPONG_DSC, &features))
  1982. sde_enc->hw_dsc_pp[i] = pp;
  1983. else
  1984. sde_enc->hw_dsc_pp[i] = NULL;
  1985. }
  1986. }
  1987. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  1988. struct msm_display_mode *msm_mode, bool pre_modeset)
  1989. {
  1990. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1991. enum sde_intf_mode intf_mode;
  1992. int ret;
  1993. bool is_cmd_mode = false;
  1994. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1995. is_cmd_mode = true;
  1996. if (pre_modeset) {
  1997. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1998. if (msm_is_mode_seamless_dms(msm_mode) ||
  1999. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2000. is_cmd_mode)) {
  2001. /* restore resource state before releasing them */
  2002. ret = sde_encoder_resource_control(drm_enc,
  2003. SDE_ENC_RC_EVENT_PRE_MODESET);
  2004. if (ret) {
  2005. SDE_ERROR_ENC(sde_enc,
  2006. "sde resource control failed: %d\n",
  2007. ret);
  2008. return ret;
  2009. }
  2010. /*
  2011. * Disable dce before switching the mode and after pre-
  2012. * modeset to guarantee previous kickoff has finished.
  2013. */
  2014. sde_encoder_dce_disable(sde_enc);
  2015. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2016. _sde_encoder_modeset_helper_locked(drm_enc,
  2017. SDE_ENC_RC_EVENT_PRE_MODESET);
  2018. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2019. msm_mode);
  2020. }
  2021. } else {
  2022. if (msm_is_mode_seamless_dms(msm_mode) ||
  2023. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2024. is_cmd_mode))
  2025. sde_encoder_resource_control(&sde_enc->base,
  2026. SDE_ENC_RC_EVENT_POST_MODESET);
  2027. else if (msm_is_mode_seamless_poms(msm_mode))
  2028. _sde_encoder_modeset_helper_locked(drm_enc,
  2029. SDE_ENC_RC_EVENT_POST_MODESET);
  2030. }
  2031. return 0;
  2032. }
  2033. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2034. struct drm_display_mode *mode,
  2035. struct drm_display_mode *adj_mode)
  2036. {
  2037. struct sde_encoder_virt *sde_enc;
  2038. struct sde_kms *sde_kms;
  2039. struct drm_connector *conn;
  2040. struct sde_connector_state *c_state;
  2041. struct msm_display_mode *msm_mode;
  2042. int i = 0, ret;
  2043. int num_lm, num_intf, num_pp_per_intf;
  2044. if (!drm_enc) {
  2045. SDE_ERROR("invalid encoder\n");
  2046. return;
  2047. }
  2048. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2049. SDE_ERROR("power resource is not enabled\n");
  2050. return;
  2051. }
  2052. sde_kms = sde_encoder_get_kms(drm_enc);
  2053. if (!sde_kms)
  2054. return;
  2055. sde_enc = to_sde_encoder_virt(drm_enc);
  2056. SDE_DEBUG_ENC(sde_enc, "\n");
  2057. SDE_EVT32(DRMID(drm_enc));
  2058. /*
  2059. * cache the crtc in sde_enc on enable for duration of use case
  2060. * for correctly servicing asynchronous irq events and timers
  2061. */
  2062. if (!drm_enc->crtc) {
  2063. SDE_ERROR("invalid crtc\n");
  2064. return;
  2065. }
  2066. sde_enc->crtc = drm_enc->crtc;
  2067. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2068. /* get and store the mode_info */
  2069. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2070. if (!conn) {
  2071. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2072. return;
  2073. } else if (!conn->state) {
  2074. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2075. return;
  2076. }
  2077. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2078. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2079. c_state = to_sde_connector_state(conn->state);
  2080. if (!c_state) {
  2081. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2082. return;
  2083. }
  2084. /* release resources before seamless mode change */
  2085. msm_mode = &c_state->msm_mode;
  2086. ret = sde_encoder_virt_modeset_rc(drm_enc, msm_mode, true);
  2087. if (ret)
  2088. return;
  2089. if (drm_enc->crtc->state->active_changed ||
  2090. !(msm_is_mode_seamless_dms(msm_mode) ||
  2091. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2092. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)))) {
  2093. /* reserve dynamic resources now, indicating non test-only */
  2094. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  2095. conn->state, false);
  2096. if (ret) {
  2097. SDE_ERROR_ENC(sde_enc,
  2098. "failed to reserve hw resources, %d\n", ret);
  2099. return;
  2100. }
  2101. }
  2102. /* assign the reserved HW blocks to this encoder */
  2103. _sde_encoder_virt_populate_hw_res(drm_enc);
  2104. /* determine left HW PP block to map to INTF */
  2105. num_lm = sde_enc->mode_info.topology.num_lm;
  2106. num_intf = sde_enc->mode_info.topology.num_intf;
  2107. num_pp_per_intf = num_lm / num_intf;
  2108. if (!num_pp_per_intf)
  2109. num_pp_per_intf = 1;
  2110. /* perform mode_set on phys_encs */
  2111. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2112. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2113. if (phys) {
  2114. if (!sde_enc->hw_pp[i * num_pp_per_intf] &&
  2115. sde_enc->topology.num_intf) {
  2116. SDE_ERROR_ENC(sde_enc, "invalid hw_pp[%d]\n",
  2117. i * num_pp_per_intf);
  2118. return;
  2119. }
  2120. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2121. phys->connector = conn->state->connector;
  2122. if (phys->ops.mode_set)
  2123. phys->ops.mode_set(phys, mode, adj_mode);
  2124. }
  2125. }
  2126. /* update resources after seamless mode change */
  2127. sde_encoder_virt_modeset_rc(drm_enc, msm_mode, false);
  2128. }
  2129. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2130. {
  2131. struct sde_encoder_virt *sde_enc;
  2132. struct sde_encoder_phys *phys;
  2133. int i;
  2134. if (!drm_enc) {
  2135. SDE_ERROR("invalid parameters\n");
  2136. return;
  2137. }
  2138. sde_enc = to_sde_encoder_virt(drm_enc);
  2139. if (!sde_enc) {
  2140. SDE_ERROR("invalid sde encoder\n");
  2141. return;
  2142. }
  2143. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2144. phys = sde_enc->phys_encs[i];
  2145. if (phys && phys->ops.control_te)
  2146. phys->ops.control_te(phys, enable);
  2147. }
  2148. }
  2149. static int _sde_encoder_input_connect(struct input_handler *handler,
  2150. struct input_dev *dev, const struct input_device_id *id)
  2151. {
  2152. struct input_handle *handle;
  2153. int rc = 0;
  2154. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2155. if (!handle)
  2156. return -ENOMEM;
  2157. handle->dev = dev;
  2158. handle->handler = handler;
  2159. handle->name = handler->name;
  2160. rc = input_register_handle(handle);
  2161. if (rc) {
  2162. pr_err("failed to register input handle\n");
  2163. goto error;
  2164. }
  2165. rc = input_open_device(handle);
  2166. if (rc) {
  2167. pr_err("failed to open input device\n");
  2168. goto error_unregister;
  2169. }
  2170. return 0;
  2171. error_unregister:
  2172. input_unregister_handle(handle);
  2173. error:
  2174. kfree(handle);
  2175. return rc;
  2176. }
  2177. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2178. {
  2179. input_close_device(handle);
  2180. input_unregister_handle(handle);
  2181. kfree(handle);
  2182. }
  2183. /**
  2184. * Structure for specifying event parameters on which to receive callbacks.
  2185. * This structure will trigger a callback in case of a touch event (specified by
  2186. * EV_ABS) where there is a change in X and Y coordinates,
  2187. */
  2188. static const struct input_device_id sde_input_ids[] = {
  2189. {
  2190. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2191. .evbit = { BIT_MASK(EV_ABS) },
  2192. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2193. BIT_MASK(ABS_MT_POSITION_X) |
  2194. BIT_MASK(ABS_MT_POSITION_Y) },
  2195. },
  2196. { },
  2197. };
  2198. static void _sde_encoder_input_handler_register(
  2199. struct drm_encoder *drm_enc)
  2200. {
  2201. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2202. int rc;
  2203. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2204. !sde_enc->input_event_enabled)
  2205. return;
  2206. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2207. sde_enc->input_handler->private = sde_enc;
  2208. /* register input handler if not already registered */
  2209. rc = input_register_handler(sde_enc->input_handler);
  2210. if (rc) {
  2211. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2212. rc);
  2213. kfree(sde_enc->input_handler);
  2214. }
  2215. }
  2216. }
  2217. static void _sde_encoder_input_handler_unregister(
  2218. struct drm_encoder *drm_enc)
  2219. {
  2220. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2221. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2222. !sde_enc->input_event_enabled)
  2223. return;
  2224. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2225. input_unregister_handler(sde_enc->input_handler);
  2226. sde_enc->input_handler->private = NULL;
  2227. }
  2228. }
  2229. static int _sde_encoder_input_handler(
  2230. struct sde_encoder_virt *sde_enc)
  2231. {
  2232. struct input_handler *input_handler = NULL;
  2233. int rc = 0;
  2234. if (sde_enc->input_handler) {
  2235. SDE_ERROR_ENC(sde_enc,
  2236. "input_handle is active. unexpected\n");
  2237. return -EINVAL;
  2238. }
  2239. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2240. if (!input_handler)
  2241. return -ENOMEM;
  2242. input_handler->event = sde_encoder_input_event_handler;
  2243. input_handler->connect = _sde_encoder_input_connect;
  2244. input_handler->disconnect = _sde_encoder_input_disconnect;
  2245. input_handler->name = "sde";
  2246. input_handler->id_table = sde_input_ids;
  2247. sde_enc->input_handler = input_handler;
  2248. return rc;
  2249. }
  2250. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2251. {
  2252. struct sde_encoder_virt *sde_enc = NULL;
  2253. struct sde_kms *sde_kms;
  2254. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2255. SDE_ERROR("invalid parameters\n");
  2256. return;
  2257. }
  2258. sde_kms = sde_encoder_get_kms(drm_enc);
  2259. if (!sde_kms)
  2260. return;
  2261. sde_enc = to_sde_encoder_virt(drm_enc);
  2262. if (!sde_enc || !sde_enc->cur_master) {
  2263. SDE_DEBUG("invalid sde encoder/master\n");
  2264. return;
  2265. }
  2266. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2267. sde_enc->cur_master->hw_mdptop &&
  2268. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2269. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2270. sde_enc->cur_master->hw_mdptop);
  2271. if (sde_enc->cur_master->hw_mdptop &&
  2272. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2273. !sde_in_trusted_vm(sde_kms))
  2274. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2275. sde_enc->cur_master->hw_mdptop,
  2276. sde_kms->catalog);
  2277. if (sde_enc->cur_master->hw_ctl &&
  2278. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2279. !sde_enc->cur_master->cont_splash_enabled)
  2280. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2281. sde_enc->cur_master->hw_ctl,
  2282. &sde_enc->cur_master->intf_cfg_v1);
  2283. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2284. sde_encoder_control_te(drm_enc, true);
  2285. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2286. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2287. }
  2288. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2289. {
  2290. struct sde_kms *sde_kms;
  2291. void *dither_cfg = NULL;
  2292. int ret = 0, i = 0;
  2293. size_t len = 0;
  2294. enum sde_rm_topology_name topology;
  2295. struct drm_encoder *drm_enc;
  2296. struct msm_display_dsc_info *dsc = NULL;
  2297. struct sde_encoder_virt *sde_enc;
  2298. struct sde_hw_pingpong *hw_pp;
  2299. u32 bpp, bpc;
  2300. int num_lm;
  2301. if (!phys || !phys->connector || !phys->hw_pp ||
  2302. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2303. return;
  2304. sde_kms = sde_encoder_get_kms(phys->parent);
  2305. if (!sde_kms)
  2306. return;
  2307. topology = sde_connector_get_topology_name(phys->connector);
  2308. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2309. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2310. (phys->split_role == ENC_ROLE_SLAVE)))
  2311. return;
  2312. drm_enc = phys->parent;
  2313. sde_enc = to_sde_encoder_virt(drm_enc);
  2314. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2315. bpc = dsc->config.bits_per_component;
  2316. bpp = dsc->config.bits_per_pixel;
  2317. /* disable dither for 10 bpp or 10bpc dsc config */
  2318. if (bpp == 10 || bpc == 10) {
  2319. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2320. return;
  2321. }
  2322. ret = sde_connector_get_dither_cfg(phys->connector,
  2323. phys->connector->state, &dither_cfg,
  2324. &len, sde_enc->idle_pc_restore);
  2325. /* skip reg writes when return values are invalid or no data */
  2326. if (ret && ret == -ENODATA)
  2327. return;
  2328. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2329. for (i = 0; i < num_lm; i++) {
  2330. hw_pp = sde_enc->hw_pp[i];
  2331. phys->hw_pp->ops.setup_dither(hw_pp,
  2332. dither_cfg, len);
  2333. }
  2334. }
  2335. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2336. {
  2337. struct sde_encoder_virt *sde_enc = NULL;
  2338. int i;
  2339. if (!drm_enc) {
  2340. SDE_ERROR("invalid encoder\n");
  2341. return;
  2342. }
  2343. sde_enc = to_sde_encoder_virt(drm_enc);
  2344. if (!sde_enc->cur_master) {
  2345. SDE_DEBUG("virt encoder has no master\n");
  2346. return;
  2347. }
  2348. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2349. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2350. sde_enc->idle_pc_restore = true;
  2351. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2352. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2353. if (!phys)
  2354. continue;
  2355. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2356. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2357. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2358. phys->ops.restore(phys);
  2359. _sde_encoder_setup_dither(phys);
  2360. }
  2361. if (sde_enc->cur_master->ops.restore)
  2362. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2363. _sde_encoder_virt_enable_helper(drm_enc);
  2364. }
  2365. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2366. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2367. {
  2368. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2369. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2370. int i;
  2371. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2372. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2373. if (!phys)
  2374. continue;
  2375. phys->comp_type = comp_info->comp_type;
  2376. phys->comp_ratio = comp_info->comp_ratio;
  2377. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2378. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2379. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2380. phys->dsc_extra_pclk_cycle_cnt =
  2381. comp_info->dsc_info.pclk_per_line;
  2382. phys->dsc_extra_disp_width =
  2383. comp_info->dsc_info.extra_width;
  2384. phys->dce_bytes_per_line =
  2385. comp_info->dsc_info.bytes_per_pkt *
  2386. comp_info->dsc_info.pkt_per_line;
  2387. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2388. phys->dce_bytes_per_line =
  2389. comp_info->vdc_info.bytes_per_pkt *
  2390. comp_info->vdc_info.pkt_per_line;
  2391. }
  2392. if (phys != sde_enc->cur_master) {
  2393. /**
  2394. * on DMS request, the encoder will be enabled
  2395. * already. Invoke restore to reconfigure the
  2396. * new mode.
  2397. */
  2398. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2399. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2400. phys->ops.restore)
  2401. phys->ops.restore(phys);
  2402. else if (phys->ops.enable)
  2403. phys->ops.enable(phys);
  2404. }
  2405. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2406. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2407. phys->ops.setup_misr(phys, true,
  2408. sde_enc->misr_frame_count);
  2409. }
  2410. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2411. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2412. sde_enc->cur_master->ops.restore)
  2413. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2414. else if (sde_enc->cur_master->ops.enable)
  2415. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2416. }
  2417. static void sde_encoder_off_work(struct kthread_work *work)
  2418. {
  2419. struct sde_encoder_virt *sde_enc = container_of(work,
  2420. struct sde_encoder_virt, delayed_off_work.work);
  2421. struct drm_encoder *drm_enc;
  2422. if (!sde_enc) {
  2423. SDE_ERROR("invalid sde encoder\n");
  2424. return;
  2425. }
  2426. drm_enc = &sde_enc->base;
  2427. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2428. sde_encoder_idle_request(drm_enc);
  2429. SDE_ATRACE_END("sde_encoder_off_work");
  2430. }
  2431. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2432. {
  2433. struct sde_encoder_virt *sde_enc = NULL;
  2434. int i, ret = 0;
  2435. struct sde_connector_state *c_state;
  2436. struct drm_display_mode *cur_mode = NULL;
  2437. struct msm_display_mode *msm_mode;
  2438. if (!drm_enc || !drm_enc->crtc) {
  2439. SDE_ERROR("invalid encoder\n");
  2440. return;
  2441. }
  2442. sde_enc = to_sde_encoder_virt(drm_enc);
  2443. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2444. SDE_ERROR("power resource is not enabled\n");
  2445. return;
  2446. }
  2447. if (!sde_enc->crtc)
  2448. sde_enc->crtc = drm_enc->crtc;
  2449. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2450. SDE_DEBUG_ENC(sde_enc, "\n");
  2451. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2452. sde_enc->cur_master = NULL;
  2453. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2454. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2455. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2456. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2457. sde_enc->cur_master = phys;
  2458. break;
  2459. }
  2460. }
  2461. if (!sde_enc->cur_master) {
  2462. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2463. return;
  2464. }
  2465. _sde_encoder_input_handler_register(drm_enc);
  2466. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2467. if (!c_state) {
  2468. SDE_ERROR("invalid connector state\n");
  2469. return;
  2470. }
  2471. msm_mode = &c_state->msm_mode;
  2472. if ((drm_enc->crtc->state->connectors_changed &&
  2473. sde_encoder_in_clone_mode(drm_enc)) ||
  2474. !(msm_is_mode_seamless_vrr(msm_mode)
  2475. || msm_is_mode_seamless_dms(msm_mode)
  2476. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2477. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2478. sde_encoder_off_work);
  2479. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2480. if (ret) {
  2481. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2482. ret);
  2483. return;
  2484. }
  2485. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2486. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2487. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2488. _sde_encoder_virt_enable_helper(drm_enc);
  2489. }
  2490. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2491. {
  2492. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2493. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2494. int i = 0;
  2495. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2496. if (sde_enc->phys_encs[i]) {
  2497. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2498. sde_enc->phys_encs[i]->connector = NULL;
  2499. }
  2500. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2501. }
  2502. sde_enc->cur_master = NULL;
  2503. /*
  2504. * clear the cached crtc in sde_enc on use case finish, after all the
  2505. * outstanding events and timers have been completed
  2506. */
  2507. sde_enc->crtc = NULL;
  2508. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2509. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2510. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2511. }
  2512. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2513. {
  2514. struct sde_encoder_virt *sde_enc = NULL;
  2515. struct sde_kms *sde_kms;
  2516. enum sde_intf_mode intf_mode;
  2517. int i = 0;
  2518. if (!drm_enc) {
  2519. SDE_ERROR("invalid encoder\n");
  2520. return;
  2521. } else if (!drm_enc->dev) {
  2522. SDE_ERROR("invalid dev\n");
  2523. return;
  2524. } else if (!drm_enc->dev->dev_private) {
  2525. SDE_ERROR("invalid dev_private\n");
  2526. return;
  2527. }
  2528. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2529. SDE_ERROR("power resource is not enabled\n");
  2530. return;
  2531. }
  2532. sde_enc = to_sde_encoder_virt(drm_enc);
  2533. SDE_DEBUG_ENC(sde_enc, "\n");
  2534. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2535. if (!sde_kms)
  2536. return;
  2537. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2538. SDE_EVT32(DRMID(drm_enc));
  2539. /* wait for idle */
  2540. if (!sde_encoder_in_clone_mode(drm_enc))
  2541. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2542. _sde_encoder_input_handler_unregister(drm_enc);
  2543. /*
  2544. * For primary command mode and video mode encoders, execute the
  2545. * resource control pre-stop operations before the physical encoders
  2546. * are disabled, to allow the rsc to transition its states properly.
  2547. *
  2548. * For other encoder types, rsc should not be enabled until after
  2549. * they have been fully disabled, so delay the pre-stop operations
  2550. * until after the physical disable calls have returned.
  2551. */
  2552. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2553. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2554. sde_encoder_resource_control(drm_enc,
  2555. SDE_ENC_RC_EVENT_PRE_STOP);
  2556. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2557. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2558. if (phys && phys->ops.disable)
  2559. phys->ops.disable(phys);
  2560. }
  2561. } else {
  2562. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2563. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2564. if (phys && phys->ops.disable)
  2565. phys->ops.disable(phys);
  2566. }
  2567. sde_encoder_resource_control(drm_enc,
  2568. SDE_ENC_RC_EVENT_PRE_STOP);
  2569. }
  2570. /*
  2571. * disable dce after the transfer is complete (for command mode)
  2572. * and after physical encoder is disabled, to make sure timing
  2573. * engine is already disabled (for video mode).
  2574. */
  2575. if (!sde_in_trusted_vm(sde_kms))
  2576. sde_encoder_dce_disable(sde_enc);
  2577. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2578. if (!sde_encoder_in_clone_mode(drm_enc))
  2579. sde_encoder_virt_reset(drm_enc);
  2580. }
  2581. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2582. struct sde_encoder_phys_wb *wb_enc)
  2583. {
  2584. struct sde_encoder_virt *sde_enc;
  2585. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2586. struct sde_ctl_flush_cfg cfg;
  2587. ctl->ops.reset(ctl);
  2588. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2589. if (wb_enc) {
  2590. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2591. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2592. false, phys_enc->hw_pp->idx);
  2593. if (ctl->ops.update_bitmask)
  2594. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2595. wb_enc->hw_wb->idx, true);
  2596. }
  2597. } else {
  2598. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2599. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2600. phys_enc->hw_intf, false,
  2601. phys_enc->hw_pp->idx);
  2602. if (ctl->ops.update_bitmask)
  2603. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2604. phys_enc->hw_intf->idx, true);
  2605. }
  2606. }
  2607. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2608. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2609. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2610. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2611. phys_enc->hw_pp->merge_3d->idx, true);
  2612. }
  2613. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2614. phys_enc->hw_pp) {
  2615. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2616. false, phys_enc->hw_pp->idx);
  2617. if (ctl->ops.update_bitmask)
  2618. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2619. phys_enc->hw_cdm->idx, true);
  2620. }
  2621. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2622. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2623. ctl->ops.reset_post_disable)
  2624. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2625. phys_enc->hw_pp->merge_3d ?
  2626. phys_enc->hw_pp->merge_3d->idx : 0);
  2627. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2628. ctl->ops.get_pending_flush(ctl, &cfg);
  2629. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2630. ctl->ops.trigger_flush(ctl);
  2631. ctl->ops.trigger_start(ctl);
  2632. ctl->ops.clear_pending_flush(ctl);
  2633. }
  2634. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2635. enum sde_intf_type type, u32 controller_id)
  2636. {
  2637. int i = 0;
  2638. for (i = 0; i < catalog->intf_count; i++) {
  2639. if (catalog->intf[i].type == type
  2640. && catalog->intf[i].controller_id == controller_id) {
  2641. return catalog->intf[i].id;
  2642. }
  2643. }
  2644. return INTF_MAX;
  2645. }
  2646. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2647. enum sde_intf_type type, u32 controller_id)
  2648. {
  2649. if (controller_id < catalog->wb_count)
  2650. return catalog->wb[controller_id].id;
  2651. return WB_MAX;
  2652. }
  2653. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2654. struct drm_crtc *crtc)
  2655. {
  2656. struct sde_hw_uidle *uidle;
  2657. struct sde_uidle_cntr cntr;
  2658. struct sde_uidle_status status;
  2659. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2660. pr_err("invalid params %d %d\n",
  2661. !sde_kms, !crtc);
  2662. return;
  2663. }
  2664. /* check if perf counters are enabled and setup */
  2665. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2666. return;
  2667. uidle = sde_kms->hw_uidle;
  2668. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2669. && uidle->ops.uidle_get_status) {
  2670. uidle->ops.uidle_get_status(uidle, &status);
  2671. trace_sde_perf_uidle_status(
  2672. crtc->base.id,
  2673. status.uidle_danger_status_0,
  2674. status.uidle_danger_status_1,
  2675. status.uidle_safe_status_0,
  2676. status.uidle_safe_status_1,
  2677. status.uidle_idle_status_0,
  2678. status.uidle_idle_status_1,
  2679. status.uidle_fal_status_0,
  2680. status.uidle_fal_status_1,
  2681. status.uidle_status,
  2682. status.uidle_en_fal10);
  2683. }
  2684. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2685. && uidle->ops.uidle_get_cntr) {
  2686. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2687. trace_sde_perf_uidle_cntr(
  2688. crtc->base.id,
  2689. cntr.fal1_gate_cntr,
  2690. cntr.fal10_gate_cntr,
  2691. cntr.fal_wait_gate_cntr,
  2692. cntr.fal1_num_transitions_cntr,
  2693. cntr.fal10_num_transitions_cntr,
  2694. cntr.min_gate_cntr,
  2695. cntr.max_gate_cntr);
  2696. }
  2697. }
  2698. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2699. struct sde_encoder_phys *phy_enc)
  2700. {
  2701. struct sde_encoder_virt *sde_enc = NULL;
  2702. unsigned long lock_flags;
  2703. ktime_t ts = 0;
  2704. if (!drm_enc || !phy_enc)
  2705. return;
  2706. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2707. sde_enc = to_sde_encoder_virt(drm_enc);
  2708. /*
  2709. * calculate accurate vsync timestamp when available
  2710. * set current time otherwise
  2711. */
  2712. if (phy_enc->sde_kms && phy_enc->sde_kms->catalog->has_precise_vsync_ts)
  2713. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2714. if (!ts)
  2715. ts = ktime_get();
  2716. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2717. phy_enc->last_vsync_timestamp = ts;
  2718. atomic_inc(&phy_enc->vsync_cnt);
  2719. if (sde_enc->crtc_vblank_cb)
  2720. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2721. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2722. if (phy_enc->sde_kms &&
  2723. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2724. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2725. SDE_ATRACE_END("encoder_vblank_callback");
  2726. }
  2727. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2728. struct sde_encoder_phys *phy_enc)
  2729. {
  2730. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2731. if (!phy_enc)
  2732. return;
  2733. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2734. atomic_inc(&phy_enc->underrun_cnt);
  2735. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2736. if (sde_enc->cur_master &&
  2737. sde_enc->cur_master->ops.get_underrun_line_count)
  2738. sde_enc->cur_master->ops.get_underrun_line_count(
  2739. sde_enc->cur_master);
  2740. trace_sde_encoder_underrun(DRMID(drm_enc),
  2741. atomic_read(&phy_enc->underrun_cnt));
  2742. SDE_DBG_CTRL("stop_ftrace");
  2743. SDE_DBG_CTRL("panic_underrun");
  2744. SDE_ATRACE_END("encoder_underrun_callback");
  2745. }
  2746. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2747. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2748. {
  2749. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2750. unsigned long lock_flags;
  2751. bool enable;
  2752. int i;
  2753. enable = vbl_cb ? true : false;
  2754. if (!drm_enc) {
  2755. SDE_ERROR("invalid encoder\n");
  2756. return;
  2757. }
  2758. SDE_DEBUG_ENC(sde_enc, "\n");
  2759. SDE_EVT32(DRMID(drm_enc), enable);
  2760. if (sde_encoder_in_clone_mode(drm_enc)) {
  2761. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  2762. return;
  2763. }
  2764. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2765. sde_enc->crtc_vblank_cb = vbl_cb;
  2766. sde_enc->crtc_vblank_cb_data = vbl_data;
  2767. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2768. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2769. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2770. if (phys && phys->ops.control_vblank_irq)
  2771. phys->ops.control_vblank_irq(phys, enable);
  2772. }
  2773. sde_enc->vblank_enabled = enable;
  2774. }
  2775. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2776. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2777. struct drm_crtc *crtc)
  2778. {
  2779. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2780. unsigned long lock_flags;
  2781. bool enable;
  2782. enable = frame_event_cb ? true : false;
  2783. if (!drm_enc) {
  2784. SDE_ERROR("invalid encoder\n");
  2785. return;
  2786. }
  2787. SDE_DEBUG_ENC(sde_enc, "\n");
  2788. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2789. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2790. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2791. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2792. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2793. }
  2794. static void sde_encoder_frame_done_callback(
  2795. struct drm_encoder *drm_enc,
  2796. struct sde_encoder_phys *ready_phys, u32 event)
  2797. {
  2798. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2799. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2800. unsigned int i;
  2801. bool trigger = true;
  2802. bool is_cmd_mode = false;
  2803. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2804. ktime_t ts = 0;
  2805. if (!sde_kms || !sde_enc->cur_master) {
  2806. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2807. sde_kms, sde_enc->cur_master);
  2808. return;
  2809. }
  2810. sde_enc->crtc_frame_event_cb_data.connector =
  2811. sde_enc->cur_master->connector;
  2812. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2813. is_cmd_mode = true;
  2814. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2815. if (sde_kms->catalog->has_precise_vsync_ts
  2816. && (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2817. && (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2818. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2819. /*
  2820. * get current ktime for other events and when precise timestamp is not
  2821. * available for retire-fence
  2822. */
  2823. if (!ts)
  2824. ts = ktime_get();
  2825. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2826. | SDE_ENCODER_FRAME_EVENT_ERROR
  2827. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2828. if (ready_phys->connector)
  2829. topology = sde_connector_get_topology_name(
  2830. ready_phys->connector);
  2831. /* One of the physical encoders has become idle */
  2832. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2833. if (sde_enc->phys_encs[i] == ready_phys) {
  2834. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2835. atomic_read(&sde_enc->frame_done_cnt[i]));
  2836. if (!atomic_add_unless(
  2837. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2838. SDE_EVT32(DRMID(drm_enc), event,
  2839. ready_phys->intf_idx,
  2840. SDE_EVTLOG_ERROR);
  2841. SDE_ERROR_ENC(sde_enc,
  2842. "intf idx:%d, event:%d\n",
  2843. ready_phys->intf_idx, event);
  2844. return;
  2845. }
  2846. }
  2847. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2848. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2849. trigger = false;
  2850. }
  2851. if (trigger) {
  2852. if (sde_enc->crtc_frame_event_cb)
  2853. sde_enc->crtc_frame_event_cb(
  2854. &sde_enc->crtc_frame_event_cb_data, event, ts);
  2855. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2856. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2857. -1, 0);
  2858. }
  2859. } else if (sde_enc->crtc_frame_event_cb) {
  2860. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  2861. }
  2862. }
  2863. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2864. {
  2865. struct sde_encoder_virt *sde_enc;
  2866. if (!drm_enc) {
  2867. SDE_ERROR("invalid drm encoder\n");
  2868. return -EINVAL;
  2869. }
  2870. sde_enc = to_sde_encoder_virt(drm_enc);
  2871. sde_encoder_resource_control(&sde_enc->base,
  2872. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2873. return 0;
  2874. }
  2875. /**
  2876. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2877. * drm_enc: Pointer to drm encoder structure
  2878. * phys: Pointer to physical encoder structure
  2879. * extra_flush: Additional bit mask to include in flush trigger
  2880. * config_changed: if true new config is applied, avoid increment of retire
  2881. * count if false
  2882. */
  2883. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2884. struct sde_encoder_phys *phys,
  2885. struct sde_ctl_flush_cfg *extra_flush,
  2886. bool config_changed)
  2887. {
  2888. struct sde_hw_ctl *ctl;
  2889. unsigned long lock_flags;
  2890. struct sde_encoder_virt *sde_enc;
  2891. int pend_ret_fence_cnt;
  2892. struct sde_connector *c_conn;
  2893. if (!drm_enc || !phys) {
  2894. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2895. !drm_enc, !phys);
  2896. return;
  2897. }
  2898. sde_enc = to_sde_encoder_virt(drm_enc);
  2899. c_conn = to_sde_connector(phys->connector);
  2900. if (!phys->hw_pp) {
  2901. SDE_ERROR("invalid pingpong hw\n");
  2902. return;
  2903. }
  2904. ctl = phys->hw_ctl;
  2905. if (!ctl || !phys->ops.trigger_flush) {
  2906. SDE_ERROR("missing ctl/trigger cb\n");
  2907. return;
  2908. }
  2909. if (phys->split_role == ENC_ROLE_SKIP) {
  2910. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2911. "skip flush pp%d ctl%d\n",
  2912. phys->hw_pp->idx - PINGPONG_0,
  2913. ctl->idx - CTL_0);
  2914. return;
  2915. }
  2916. /* update pending counts and trigger kickoff ctl flush atomically */
  2917. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2918. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  2919. atomic_inc(&phys->pending_retire_fence_cnt);
  2920. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2921. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2922. ctl->ops.update_bitmask) {
  2923. /* perform peripheral flush on every frame update for dp dsc */
  2924. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2925. phys->comp_ratio && c_conn->ops.update_pps) {
  2926. c_conn->ops.update_pps(phys->connector, NULL,
  2927. c_conn->display);
  2928. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2929. phys->hw_intf->idx, 1);
  2930. }
  2931. if (sde_enc->dynamic_hdr_updated)
  2932. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2933. phys->hw_intf->idx, 1);
  2934. }
  2935. if ((extra_flush && extra_flush->pending_flush_mask)
  2936. && ctl->ops.update_pending_flush)
  2937. ctl->ops.update_pending_flush(ctl, extra_flush);
  2938. phys->ops.trigger_flush(phys);
  2939. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2940. if (ctl->ops.get_pending_flush) {
  2941. struct sde_ctl_flush_cfg pending_flush = {0,};
  2942. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2943. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2944. ctl->idx - CTL_0,
  2945. pending_flush.pending_flush_mask,
  2946. pend_ret_fence_cnt);
  2947. } else {
  2948. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2949. ctl->idx - CTL_0,
  2950. pend_ret_fence_cnt);
  2951. }
  2952. }
  2953. /**
  2954. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2955. * phys: Pointer to physical encoder structure
  2956. */
  2957. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2958. {
  2959. struct sde_hw_ctl *ctl;
  2960. struct sde_encoder_virt *sde_enc;
  2961. if (!phys) {
  2962. SDE_ERROR("invalid argument(s)\n");
  2963. return;
  2964. }
  2965. if (!phys->hw_pp) {
  2966. SDE_ERROR("invalid pingpong hw\n");
  2967. return;
  2968. }
  2969. if (!phys->parent) {
  2970. SDE_ERROR("invalid parent\n");
  2971. return;
  2972. }
  2973. /* avoid ctrl start for encoder in clone mode */
  2974. if (phys->in_clone_mode)
  2975. return;
  2976. ctl = phys->hw_ctl;
  2977. sde_enc = to_sde_encoder_virt(phys->parent);
  2978. if (phys->split_role == ENC_ROLE_SKIP) {
  2979. SDE_DEBUG_ENC(sde_enc,
  2980. "skip start pp%d ctl%d\n",
  2981. phys->hw_pp->idx - PINGPONG_0,
  2982. ctl->idx - CTL_0);
  2983. return;
  2984. }
  2985. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2986. phys->ops.trigger_start(phys);
  2987. }
  2988. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2989. {
  2990. struct sde_hw_ctl *ctl;
  2991. if (!phys_enc) {
  2992. SDE_ERROR("invalid encoder\n");
  2993. return;
  2994. }
  2995. ctl = phys_enc->hw_ctl;
  2996. if (ctl && ctl->ops.trigger_flush)
  2997. ctl->ops.trigger_flush(ctl);
  2998. }
  2999. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3000. {
  3001. struct sde_hw_ctl *ctl;
  3002. if (!phys_enc) {
  3003. SDE_ERROR("invalid encoder\n");
  3004. return;
  3005. }
  3006. ctl = phys_enc->hw_ctl;
  3007. if (ctl && ctl->ops.trigger_start) {
  3008. ctl->ops.trigger_start(ctl);
  3009. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3010. }
  3011. }
  3012. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3013. {
  3014. struct sde_encoder_virt *sde_enc;
  3015. struct sde_connector *sde_con;
  3016. void *sde_con_disp;
  3017. struct sde_hw_ctl *ctl;
  3018. int rc;
  3019. if (!phys_enc) {
  3020. SDE_ERROR("invalid encoder\n");
  3021. return;
  3022. }
  3023. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3024. ctl = phys_enc->hw_ctl;
  3025. if (!ctl || !ctl->ops.reset)
  3026. return;
  3027. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3028. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3029. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3030. phys_enc->connector) {
  3031. sde_con = to_sde_connector(phys_enc->connector);
  3032. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3033. if (sde_con->ops.soft_reset) {
  3034. rc = sde_con->ops.soft_reset(sde_con_disp);
  3035. if (rc) {
  3036. SDE_ERROR_ENC(sde_enc,
  3037. "connector soft reset failure\n");
  3038. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3039. }
  3040. }
  3041. }
  3042. phys_enc->enable_state = SDE_ENC_ENABLED;
  3043. }
  3044. /**
  3045. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3046. * Iterate through the physical encoders and perform consolidated flush
  3047. * and/or control start triggering as needed. This is done in the virtual
  3048. * encoder rather than the individual physical ones in order to handle
  3049. * use cases that require visibility into multiple physical encoders at
  3050. * a time.
  3051. * sde_enc: Pointer to virtual encoder structure
  3052. * config_changed: if true new config is applied. Avoid regdma_flush and
  3053. * incrementing the retire count if false.
  3054. */
  3055. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3056. bool config_changed)
  3057. {
  3058. struct sde_hw_ctl *ctl;
  3059. uint32_t i;
  3060. struct sde_ctl_flush_cfg pending_flush = {0,};
  3061. u32 pending_kickoff_cnt;
  3062. struct msm_drm_private *priv = NULL;
  3063. struct sde_kms *sde_kms = NULL;
  3064. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3065. bool is_regdma_blocking = false, is_vid_mode = false;
  3066. struct sde_crtc *sde_crtc;
  3067. if (!sde_enc) {
  3068. SDE_ERROR("invalid encoder\n");
  3069. return;
  3070. }
  3071. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3072. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3073. is_vid_mode = true;
  3074. is_regdma_blocking = (is_vid_mode ||
  3075. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3076. /* don't perform flush/start operations for slave encoders */
  3077. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3078. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3079. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3080. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3081. continue;
  3082. ctl = phys->hw_ctl;
  3083. if (!ctl)
  3084. continue;
  3085. if (phys->connector)
  3086. topology = sde_connector_get_topology_name(
  3087. phys->connector);
  3088. if (!phys->ops.needs_single_flush ||
  3089. !phys->ops.needs_single_flush(phys)) {
  3090. if (config_changed && ctl->ops.reg_dma_flush)
  3091. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3092. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3093. config_changed);
  3094. } else if (ctl->ops.get_pending_flush) {
  3095. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3096. }
  3097. }
  3098. /* for split flush, combine pending flush masks and send to master */
  3099. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3100. ctl = sde_enc->cur_master->hw_ctl;
  3101. if (config_changed && ctl->ops.reg_dma_flush)
  3102. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3103. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3104. &pending_flush,
  3105. config_changed);
  3106. }
  3107. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3108. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3109. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3110. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3111. continue;
  3112. if (!phys->ops.needs_single_flush ||
  3113. !phys->ops.needs_single_flush(phys)) {
  3114. pending_kickoff_cnt =
  3115. sde_encoder_phys_inc_pending(phys);
  3116. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3117. } else {
  3118. pending_kickoff_cnt =
  3119. sde_encoder_phys_inc_pending(phys);
  3120. SDE_EVT32(pending_kickoff_cnt,
  3121. pending_flush.pending_flush_mask,
  3122. SDE_EVTLOG_FUNC_CASE2);
  3123. }
  3124. }
  3125. if (sde_enc->misr_enable)
  3126. sde_encoder_misr_configure(&sde_enc->base, true,
  3127. sde_enc->misr_frame_count);
  3128. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3129. if (crtc_misr_info.misr_enable && sde_crtc &&
  3130. sde_crtc->misr_reconfigure) {
  3131. sde_crtc_misr_setup(sde_enc->crtc, true,
  3132. crtc_misr_info.misr_frame_count);
  3133. sde_crtc->misr_reconfigure = false;
  3134. }
  3135. _sde_encoder_trigger_start(sde_enc->cur_master);
  3136. if (sde_enc->elevated_ahb_vote) {
  3137. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3138. priv = sde_enc->base.dev->dev_private;
  3139. if (sde_kms != NULL) {
  3140. sde_power_scale_reg_bus(&priv->phandle,
  3141. VOTE_INDEX_LOW,
  3142. false);
  3143. }
  3144. sde_enc->elevated_ahb_vote = false;
  3145. }
  3146. }
  3147. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3148. struct drm_encoder *drm_enc,
  3149. unsigned long *affected_displays,
  3150. int num_active_phys)
  3151. {
  3152. struct sde_encoder_virt *sde_enc;
  3153. struct sde_encoder_phys *master;
  3154. enum sde_rm_topology_name topology;
  3155. bool is_right_only;
  3156. if (!drm_enc || !affected_displays)
  3157. return;
  3158. sde_enc = to_sde_encoder_virt(drm_enc);
  3159. master = sde_enc->cur_master;
  3160. if (!master || !master->connector)
  3161. return;
  3162. topology = sde_connector_get_topology_name(master->connector);
  3163. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3164. return;
  3165. /*
  3166. * For pingpong split, the slave pingpong won't generate IRQs. For
  3167. * right-only updates, we can't swap pingpongs, or simply swap the
  3168. * master/slave assignment, we actually have to swap the interfaces
  3169. * so that the master physical encoder will use a pingpong/interface
  3170. * that generates irqs on which to wait.
  3171. */
  3172. is_right_only = !test_bit(0, affected_displays) &&
  3173. test_bit(1, affected_displays);
  3174. if (is_right_only && !sde_enc->intfs_swapped) {
  3175. /* right-only update swap interfaces */
  3176. swap(sde_enc->phys_encs[0]->intf_idx,
  3177. sde_enc->phys_encs[1]->intf_idx);
  3178. sde_enc->intfs_swapped = true;
  3179. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3180. /* left-only or full update, swap back */
  3181. swap(sde_enc->phys_encs[0]->intf_idx,
  3182. sde_enc->phys_encs[1]->intf_idx);
  3183. sde_enc->intfs_swapped = false;
  3184. }
  3185. SDE_DEBUG_ENC(sde_enc,
  3186. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3187. is_right_only, sde_enc->intfs_swapped,
  3188. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3189. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3190. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3191. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3192. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3193. *affected_displays);
  3194. /* ppsplit always uses master since ppslave invalid for irqs*/
  3195. if (num_active_phys == 1)
  3196. *affected_displays = BIT(0);
  3197. }
  3198. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3199. struct sde_encoder_kickoff_params *params)
  3200. {
  3201. struct sde_encoder_virt *sde_enc;
  3202. struct sde_encoder_phys *phys;
  3203. int i, num_active_phys;
  3204. bool master_assigned = false;
  3205. if (!drm_enc || !params)
  3206. return;
  3207. sde_enc = to_sde_encoder_virt(drm_enc);
  3208. if (sde_enc->num_phys_encs <= 1)
  3209. return;
  3210. /* count bits set */
  3211. num_active_phys = hweight_long(params->affected_displays);
  3212. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3213. params->affected_displays, num_active_phys);
  3214. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3215. num_active_phys);
  3216. /* for left/right only update, ppsplit master switches interface */
  3217. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3218. &params->affected_displays, num_active_phys);
  3219. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3220. enum sde_enc_split_role prv_role, new_role;
  3221. bool active = false;
  3222. phys = sde_enc->phys_encs[i];
  3223. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3224. continue;
  3225. active = test_bit(i, &params->affected_displays);
  3226. prv_role = phys->split_role;
  3227. if (active && num_active_phys == 1)
  3228. new_role = ENC_ROLE_SOLO;
  3229. else if (active && !master_assigned)
  3230. new_role = ENC_ROLE_MASTER;
  3231. else if (active)
  3232. new_role = ENC_ROLE_SLAVE;
  3233. else
  3234. new_role = ENC_ROLE_SKIP;
  3235. phys->ops.update_split_role(phys, new_role);
  3236. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3237. sde_enc->cur_master = phys;
  3238. master_assigned = true;
  3239. }
  3240. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3241. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3242. phys->split_role, active);
  3243. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3244. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3245. phys->split_role, active, num_active_phys);
  3246. }
  3247. }
  3248. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3249. {
  3250. struct sde_encoder_virt *sde_enc;
  3251. struct msm_display_info *disp_info;
  3252. if (!drm_enc) {
  3253. SDE_ERROR("invalid encoder\n");
  3254. return false;
  3255. }
  3256. sde_enc = to_sde_encoder_virt(drm_enc);
  3257. disp_info = &sde_enc->disp_info;
  3258. return (disp_info->curr_panel_mode == mode);
  3259. }
  3260. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3261. {
  3262. struct sde_encoder_virt *sde_enc;
  3263. struct sde_encoder_phys *phys;
  3264. unsigned int i;
  3265. struct sde_hw_ctl *ctl;
  3266. if (!drm_enc) {
  3267. SDE_ERROR("invalid encoder\n");
  3268. return;
  3269. }
  3270. sde_enc = to_sde_encoder_virt(drm_enc);
  3271. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3272. phys = sde_enc->phys_encs[i];
  3273. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3274. sde_encoder_check_curr_mode(drm_enc,
  3275. MSM_DISPLAY_CMD_MODE)) {
  3276. ctl = phys->hw_ctl;
  3277. if (ctl->ops.trigger_pending)
  3278. /* update only for command mode primary ctl */
  3279. ctl->ops.trigger_pending(ctl);
  3280. }
  3281. }
  3282. sde_enc->idle_pc_restore = false;
  3283. }
  3284. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3285. {
  3286. struct sde_encoder_virt *sde_enc = container_of(work,
  3287. struct sde_encoder_virt, esd_trigger_work);
  3288. if (!sde_enc) {
  3289. SDE_ERROR("invalid sde encoder\n");
  3290. return;
  3291. }
  3292. sde_encoder_resource_control(&sde_enc->base,
  3293. SDE_ENC_RC_EVENT_KICKOFF);
  3294. }
  3295. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3296. {
  3297. struct sde_encoder_virt *sde_enc = container_of(work,
  3298. struct sde_encoder_virt, input_event_work);
  3299. if (!sde_enc) {
  3300. SDE_ERROR("invalid sde encoder\n");
  3301. return;
  3302. }
  3303. sde_encoder_resource_control(&sde_enc->base,
  3304. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3305. }
  3306. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3307. {
  3308. struct sde_encoder_virt *sde_enc = container_of(work,
  3309. struct sde_encoder_virt, early_wakeup_work);
  3310. if (!sde_enc) {
  3311. SDE_ERROR("invalid sde encoder\n");
  3312. return;
  3313. }
  3314. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3315. sde_encoder_resource_control(&sde_enc->base,
  3316. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3317. SDE_ATRACE_END("encoder_early_wakeup");
  3318. }
  3319. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3320. {
  3321. struct sde_encoder_virt *sde_enc = NULL;
  3322. struct msm_drm_thread *disp_thread = NULL;
  3323. struct msm_drm_private *priv = NULL;
  3324. priv = drm_enc->dev->dev_private;
  3325. sde_enc = to_sde_encoder_virt(drm_enc);
  3326. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3327. SDE_DEBUG_ENC(sde_enc,
  3328. "should only early wake up command mode display\n");
  3329. return;
  3330. }
  3331. if (!sde_enc->crtc || (sde_enc->crtc->index
  3332. >= ARRAY_SIZE(priv->event_thread))) {
  3333. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3334. sde_enc->crtc == NULL,
  3335. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3336. return;
  3337. }
  3338. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3339. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3340. kthread_queue_work(&disp_thread->worker,
  3341. &sde_enc->early_wakeup_work);
  3342. SDE_ATRACE_END("queue_early_wakeup_work");
  3343. }
  3344. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3345. {
  3346. static const uint64_t timeout_us = 50000;
  3347. static const uint64_t sleep_us = 20;
  3348. struct sde_encoder_virt *sde_enc;
  3349. ktime_t cur_ktime, exp_ktime;
  3350. uint32_t line_count, tmp, i;
  3351. if (!drm_enc) {
  3352. SDE_ERROR("invalid encoder\n");
  3353. return -EINVAL;
  3354. }
  3355. sde_enc = to_sde_encoder_virt(drm_enc);
  3356. if (!sde_enc->cur_master ||
  3357. !sde_enc->cur_master->ops.get_line_count) {
  3358. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3359. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3360. return -EINVAL;
  3361. }
  3362. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3363. line_count = sde_enc->cur_master->ops.get_line_count(
  3364. sde_enc->cur_master);
  3365. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3366. tmp = line_count;
  3367. line_count = sde_enc->cur_master->ops.get_line_count(
  3368. sde_enc->cur_master);
  3369. if (line_count < tmp) {
  3370. SDE_EVT32(DRMID(drm_enc), line_count);
  3371. return 0;
  3372. }
  3373. cur_ktime = ktime_get();
  3374. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3375. break;
  3376. usleep_range(sleep_us / 2, sleep_us);
  3377. }
  3378. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3379. return -ETIMEDOUT;
  3380. }
  3381. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3382. {
  3383. struct drm_encoder *drm_enc;
  3384. struct sde_rm_hw_iter rm_iter;
  3385. bool lm_valid = false;
  3386. bool intf_valid = false;
  3387. if (!phys_enc || !phys_enc->parent) {
  3388. SDE_ERROR("invalid encoder\n");
  3389. return -EINVAL;
  3390. }
  3391. drm_enc = phys_enc->parent;
  3392. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3393. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3394. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3395. phys_enc->has_intf_te)) {
  3396. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3397. SDE_HW_BLK_INTF);
  3398. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3399. struct sde_hw_intf *hw_intf =
  3400. (struct sde_hw_intf *)rm_iter.hw;
  3401. if (!hw_intf)
  3402. continue;
  3403. if (phys_enc->hw_ctl->ops.update_bitmask)
  3404. phys_enc->hw_ctl->ops.update_bitmask(
  3405. phys_enc->hw_ctl,
  3406. SDE_HW_FLUSH_INTF,
  3407. hw_intf->idx, 1);
  3408. intf_valid = true;
  3409. }
  3410. if (!intf_valid) {
  3411. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3412. "intf not found to flush\n");
  3413. return -EFAULT;
  3414. }
  3415. } else {
  3416. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3417. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3418. struct sde_hw_mixer *hw_lm =
  3419. (struct sde_hw_mixer *)rm_iter.hw;
  3420. if (!hw_lm)
  3421. continue;
  3422. /* update LM flush for HW without INTF TE */
  3423. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3424. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3425. phys_enc->hw_ctl,
  3426. hw_lm->idx, 1);
  3427. lm_valid = true;
  3428. }
  3429. if (!lm_valid) {
  3430. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3431. "lm not found to flush\n");
  3432. return -EFAULT;
  3433. }
  3434. }
  3435. return 0;
  3436. }
  3437. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3438. struct sde_encoder_virt *sde_enc)
  3439. {
  3440. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3441. struct sde_hw_mdp *mdptop = NULL;
  3442. sde_enc->dynamic_hdr_updated = false;
  3443. if (sde_enc->cur_master) {
  3444. mdptop = sde_enc->cur_master->hw_mdptop;
  3445. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3446. sde_enc->cur_master->connector);
  3447. }
  3448. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3449. return;
  3450. if (mdptop->ops.set_hdr_plus_metadata) {
  3451. sde_enc->dynamic_hdr_updated = true;
  3452. mdptop->ops.set_hdr_plus_metadata(
  3453. mdptop, dhdr_meta->dynamic_hdr_payload,
  3454. dhdr_meta->dynamic_hdr_payload_size,
  3455. sde_enc->cur_master->intf_idx == INTF_0 ?
  3456. 0 : 1);
  3457. }
  3458. }
  3459. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3460. {
  3461. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3462. struct sde_encoder_phys *phys;
  3463. int i;
  3464. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3465. phys = sde_enc->phys_encs[i];
  3466. if (phys && phys->ops.hw_reset)
  3467. phys->ops.hw_reset(phys);
  3468. }
  3469. }
  3470. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3471. struct sde_encoder_kickoff_params *params)
  3472. {
  3473. struct sde_encoder_virt *sde_enc;
  3474. struct sde_encoder_phys *phys;
  3475. struct sde_kms *sde_kms = NULL;
  3476. struct sde_crtc *sde_crtc;
  3477. bool needs_hw_reset = false, is_cmd_mode;
  3478. int i, rc, ret = 0;
  3479. struct msm_display_info *disp_info;
  3480. if (!drm_enc || !params || !drm_enc->dev ||
  3481. !drm_enc->dev->dev_private) {
  3482. SDE_ERROR("invalid args\n");
  3483. return -EINVAL;
  3484. }
  3485. sde_enc = to_sde_encoder_virt(drm_enc);
  3486. sde_kms = sde_encoder_get_kms(drm_enc);
  3487. if (!sde_kms)
  3488. return -EINVAL;
  3489. disp_info = &sde_enc->disp_info;
  3490. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3491. SDE_DEBUG_ENC(sde_enc, "\n");
  3492. SDE_EVT32(DRMID(drm_enc));
  3493. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3494. MSM_DISPLAY_CMD_MODE);
  3495. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3496. && is_cmd_mode)
  3497. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3498. sde_enc->cur_master->connector->state,
  3499. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3500. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3501. /* prepare for next kickoff, may include waiting on previous kickoff */
  3502. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3503. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3504. phys = sde_enc->phys_encs[i];
  3505. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3506. params->recovery_events_enabled =
  3507. sde_enc->recovery_events_enabled;
  3508. if (phys) {
  3509. if (phys->ops.prepare_for_kickoff) {
  3510. rc = phys->ops.prepare_for_kickoff(
  3511. phys, params);
  3512. if (rc)
  3513. ret = rc;
  3514. }
  3515. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3516. needs_hw_reset = true;
  3517. _sde_encoder_setup_dither(phys);
  3518. if (sde_enc->cur_master &&
  3519. sde_connector_is_qsync_updated(
  3520. sde_enc->cur_master->connector)) {
  3521. _helper_flush_qsync(phys);
  3522. if (is_cmd_mode)
  3523. _sde_encoder_update_rsc_client(drm_enc,
  3524. true);
  3525. }
  3526. }
  3527. }
  3528. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3529. if (rc) {
  3530. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3531. ret = rc;
  3532. goto end;
  3533. }
  3534. /* if any phys needs reset, reset all phys, in-order */
  3535. if (needs_hw_reset)
  3536. sde_encoder_needs_hw_reset(drm_enc);
  3537. _sde_encoder_update_master(drm_enc, params);
  3538. _sde_encoder_update_roi(drm_enc);
  3539. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3540. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3541. if (rc) {
  3542. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3543. sde_enc->cur_master->connector->base.id,
  3544. rc);
  3545. ret = rc;
  3546. }
  3547. }
  3548. if (sde_enc->cur_master &&
  3549. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3550. !sde_enc->cur_master->cont_splash_enabled)) {
  3551. rc = sde_encoder_dce_setup(sde_enc, params);
  3552. if (rc) {
  3553. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3554. ret = rc;
  3555. }
  3556. }
  3557. sde_encoder_dce_flush(sde_enc);
  3558. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3559. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3560. sde_enc->cur_master, sde_kms->qdss_enabled);
  3561. end:
  3562. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3563. return ret;
  3564. }
  3565. /**
  3566. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3567. * with the specified encoder, and unstage all pipes from it
  3568. * @encoder: encoder pointer
  3569. * Returns: 0 on success
  3570. */
  3571. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3572. {
  3573. struct sde_encoder_virt *sde_enc;
  3574. struct sde_encoder_phys *phys;
  3575. unsigned int i;
  3576. int rc = 0;
  3577. if (!drm_enc) {
  3578. SDE_ERROR("invalid encoder\n");
  3579. return -EINVAL;
  3580. }
  3581. sde_enc = to_sde_encoder_virt(drm_enc);
  3582. SDE_ATRACE_BEGIN("encoder_release_lm");
  3583. SDE_DEBUG_ENC(sde_enc, "\n");
  3584. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3585. phys = sde_enc->phys_encs[i];
  3586. if (!phys)
  3587. continue;
  3588. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3589. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3590. if (rc)
  3591. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3592. }
  3593. SDE_ATRACE_END("encoder_release_lm");
  3594. return rc;
  3595. }
  3596. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error,
  3597. bool config_changed)
  3598. {
  3599. struct sde_encoder_virt *sde_enc;
  3600. struct sde_encoder_phys *phys;
  3601. unsigned int i;
  3602. if (!drm_enc) {
  3603. SDE_ERROR("invalid encoder\n");
  3604. return;
  3605. }
  3606. SDE_ATRACE_BEGIN("encoder_kickoff");
  3607. sde_enc = to_sde_encoder_virt(drm_enc);
  3608. SDE_DEBUG_ENC(sde_enc, "\n");
  3609. /* create a 'no pipes' commit to release buffers on errors */
  3610. if (is_error)
  3611. _sde_encoder_reset_ctl_hw(drm_enc);
  3612. if (sde_enc->delay_kickoff) {
  3613. u32 loop_count = 20;
  3614. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3615. for (i = 0; i < loop_count; i++) {
  3616. usleep_range(sleep, sleep * 2);
  3617. if (!sde_enc->delay_kickoff)
  3618. break;
  3619. }
  3620. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3621. }
  3622. /* All phys encs are ready to go, trigger the kickoff */
  3623. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3624. /* allow phys encs to handle any post-kickoff business */
  3625. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3626. phys = sde_enc->phys_encs[i];
  3627. if (phys && phys->ops.handle_post_kickoff)
  3628. phys->ops.handle_post_kickoff(phys);
  3629. }
  3630. SDE_ATRACE_END("encoder_kickoff");
  3631. }
  3632. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3633. struct sde_hw_pp_vsync_info *info)
  3634. {
  3635. struct sde_encoder_virt *sde_enc;
  3636. struct sde_encoder_phys *phys;
  3637. int i, ret;
  3638. if (!drm_enc || !info)
  3639. return;
  3640. sde_enc = to_sde_encoder_virt(drm_enc);
  3641. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3642. phys = sde_enc->phys_encs[i];
  3643. if (phys && phys->hw_intf && phys->hw_pp
  3644. && phys->hw_intf->ops.get_vsync_info) {
  3645. ret = phys->hw_intf->ops.get_vsync_info(
  3646. phys->hw_intf, &info[i]);
  3647. if (!ret) {
  3648. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3649. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3650. }
  3651. }
  3652. }
  3653. }
  3654. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3655. u32 *transfer_time_us)
  3656. {
  3657. struct sde_encoder_virt *sde_enc;
  3658. struct msm_mode_info *info;
  3659. if (!drm_enc || !transfer_time_us) {
  3660. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3661. !transfer_time_us);
  3662. return;
  3663. }
  3664. sde_enc = to_sde_encoder_virt(drm_enc);
  3665. info = &sde_enc->mode_info;
  3666. *transfer_time_us = info->mdp_transfer_time_us;
  3667. }
  3668. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3669. {
  3670. struct sde_encoder_virt *sde_enc;
  3671. struct sde_encoder_phys *master;
  3672. bool is_vid_mode;
  3673. if (!drm_enc)
  3674. return -EINVAL;
  3675. sde_enc = to_sde_encoder_virt(drm_enc);
  3676. master = sde_enc->cur_master;
  3677. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3678. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3679. return -ENODATA;
  3680. if (!master->hw_intf->ops.get_avr_status)
  3681. return -EOPNOTSUPP;
  3682. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3683. }
  3684. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3685. struct drm_framebuffer *fb)
  3686. {
  3687. struct drm_encoder *drm_enc;
  3688. struct sde_hw_mixer_cfg mixer;
  3689. struct sde_rm_hw_iter lm_iter;
  3690. bool lm_valid = false;
  3691. if (!phys_enc || !phys_enc->parent) {
  3692. SDE_ERROR("invalid encoder\n");
  3693. return -EINVAL;
  3694. }
  3695. drm_enc = phys_enc->parent;
  3696. memset(&mixer, 0, sizeof(mixer));
  3697. /* reset associated CTL/LMs */
  3698. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3699. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3700. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3701. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3702. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3703. if (!hw_lm)
  3704. continue;
  3705. /* need to flush LM to remove it */
  3706. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3707. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3708. phys_enc->hw_ctl,
  3709. hw_lm->idx, 1);
  3710. if (fb) {
  3711. /* assume a single LM if targeting a frame buffer */
  3712. if (lm_valid)
  3713. continue;
  3714. mixer.out_height = fb->height;
  3715. mixer.out_width = fb->width;
  3716. if (hw_lm->ops.setup_mixer_out)
  3717. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3718. }
  3719. lm_valid = true;
  3720. /* only enable border color on LM */
  3721. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3722. phys_enc->hw_ctl->ops.setup_blendstage(
  3723. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3724. }
  3725. if (!lm_valid) {
  3726. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3727. return -EFAULT;
  3728. }
  3729. return 0;
  3730. }
  3731. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3732. {
  3733. struct sde_encoder_virt *sde_enc;
  3734. struct sde_encoder_phys *phys;
  3735. int i, rc = 0, ret = 0;
  3736. struct sde_hw_ctl *ctl;
  3737. if (!drm_enc) {
  3738. SDE_ERROR("invalid encoder\n");
  3739. return -EINVAL;
  3740. }
  3741. sde_enc = to_sde_encoder_virt(drm_enc);
  3742. /* update the qsync parameters for the current frame */
  3743. if (sde_enc->cur_master)
  3744. sde_connector_set_qsync_params(
  3745. sde_enc->cur_master->connector);
  3746. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3747. phys = sde_enc->phys_encs[i];
  3748. if (phys && phys->ops.prepare_commit)
  3749. phys->ops.prepare_commit(phys);
  3750. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3751. ret = -ETIMEDOUT;
  3752. if (phys && phys->hw_ctl) {
  3753. ctl = phys->hw_ctl;
  3754. /*
  3755. * avoid clearing the pending flush during the first
  3756. * frame update after idle power collpase as the
  3757. * restore path would have updated the pending flush
  3758. */
  3759. if (!sde_enc->idle_pc_restore &&
  3760. ctl->ops.clear_pending_flush)
  3761. ctl->ops.clear_pending_flush(ctl);
  3762. }
  3763. }
  3764. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3765. rc = sde_connector_prepare_commit(
  3766. sde_enc->cur_master->connector);
  3767. if (rc)
  3768. SDE_ERROR_ENC(sde_enc,
  3769. "prepare commit failed conn %d rc %d\n",
  3770. sde_enc->cur_master->connector->base.id,
  3771. rc);
  3772. }
  3773. return ret;
  3774. }
  3775. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3776. bool enable, u32 frame_count)
  3777. {
  3778. if (!phys_enc)
  3779. return;
  3780. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3781. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3782. enable, frame_count);
  3783. }
  3784. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3785. bool nonblock, u32 *misr_value)
  3786. {
  3787. if (!phys_enc)
  3788. return -EINVAL;
  3789. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3790. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3791. nonblock, misr_value) : -ENOTSUPP;
  3792. }
  3793. #ifdef CONFIG_DEBUG_FS
  3794. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3795. {
  3796. struct sde_encoder_virt *sde_enc;
  3797. int i;
  3798. if (!s || !s->private)
  3799. return -EINVAL;
  3800. sde_enc = s->private;
  3801. mutex_lock(&sde_enc->enc_lock);
  3802. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3803. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3804. if (!phys)
  3805. continue;
  3806. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3807. phys->intf_idx - INTF_0,
  3808. atomic_read(&phys->vsync_cnt),
  3809. atomic_read(&phys->underrun_cnt));
  3810. switch (phys->intf_mode) {
  3811. case INTF_MODE_VIDEO:
  3812. seq_puts(s, "mode: video\n");
  3813. break;
  3814. case INTF_MODE_CMD:
  3815. seq_puts(s, "mode: command\n");
  3816. break;
  3817. case INTF_MODE_WB_BLOCK:
  3818. seq_puts(s, "mode: wb block\n");
  3819. break;
  3820. case INTF_MODE_WB_LINE:
  3821. seq_puts(s, "mode: wb line\n");
  3822. break;
  3823. default:
  3824. seq_puts(s, "mode: ???\n");
  3825. break;
  3826. }
  3827. }
  3828. mutex_unlock(&sde_enc->enc_lock);
  3829. return 0;
  3830. }
  3831. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3832. struct file *file)
  3833. {
  3834. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3835. }
  3836. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3837. const char __user *user_buf, size_t count, loff_t *ppos)
  3838. {
  3839. struct sde_encoder_virt *sde_enc;
  3840. char buf[MISR_BUFF_SIZE + 1];
  3841. size_t buff_copy;
  3842. u32 frame_count, enable;
  3843. struct sde_kms *sde_kms = NULL;
  3844. struct drm_encoder *drm_enc;
  3845. if (!file || !file->private_data)
  3846. return -EINVAL;
  3847. sde_enc = file->private_data;
  3848. if (!sde_enc)
  3849. return -EINVAL;
  3850. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3851. if (!sde_kms)
  3852. return -EINVAL;
  3853. drm_enc = &sde_enc->base;
  3854. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3855. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3856. return -ENOTSUPP;
  3857. }
  3858. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3859. if (copy_from_user(buf, user_buf, buff_copy))
  3860. return -EINVAL;
  3861. buf[buff_copy] = 0; /* end of string */
  3862. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3863. return -EINVAL;
  3864. sde_enc->misr_enable = enable;
  3865. sde_enc->misr_reconfigure = true;
  3866. sde_enc->misr_frame_count = frame_count;
  3867. return count;
  3868. }
  3869. static ssize_t _sde_encoder_misr_read(struct file *file,
  3870. char __user *user_buff, size_t count, loff_t *ppos)
  3871. {
  3872. struct sde_encoder_virt *sde_enc;
  3873. struct sde_kms *sde_kms = NULL;
  3874. struct drm_encoder *drm_enc;
  3875. struct sde_vm_ops *vm_ops;
  3876. int i = 0, len = 0;
  3877. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3878. int rc;
  3879. if (*ppos)
  3880. return 0;
  3881. if (!file || !file->private_data)
  3882. return -EINVAL;
  3883. sde_enc = file->private_data;
  3884. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3885. if (!sde_kms)
  3886. return -EINVAL;
  3887. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3888. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3889. return -ENOTSUPP;
  3890. }
  3891. drm_enc = &sde_enc->base;
  3892. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3893. if (rc < 0)
  3894. return rc;
  3895. vm_ops = sde_vm_get_ops(sde_kms);
  3896. sde_vm_lock(sde_kms);
  3897. if (vm_ops && vm_ops->vm_owns_hw && !vm_ops->vm_owns_hw(sde_kms)) {
  3898. SDE_DEBUG("op not supported due to HW unavailablity\n");
  3899. rc = -EOPNOTSUPP;
  3900. goto end;
  3901. }
  3902. if (!sde_enc->misr_enable) {
  3903. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3904. "disabled\n");
  3905. goto buff_check;
  3906. }
  3907. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3908. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3909. u32 misr_value = 0;
  3910. if (!phys || !phys->ops.collect_misr) {
  3911. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3912. "invalid\n");
  3913. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3914. continue;
  3915. }
  3916. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3917. if (rc) {
  3918. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3919. "invalid\n");
  3920. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3921. rc);
  3922. continue;
  3923. } else {
  3924. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3925. "Intf idx:%d\n",
  3926. phys->intf_idx - INTF_0);
  3927. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3928. "0x%x\n", misr_value);
  3929. }
  3930. }
  3931. buff_check:
  3932. if (count <= len) {
  3933. len = 0;
  3934. goto end;
  3935. }
  3936. if (copy_to_user(user_buff, buf, len)) {
  3937. len = -EFAULT;
  3938. goto end;
  3939. }
  3940. *ppos += len; /* increase offset */
  3941. end:
  3942. sde_vm_unlock(sde_kms);
  3943. pm_runtime_put_sync(drm_enc->dev->dev);
  3944. return len;
  3945. }
  3946. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3947. {
  3948. struct sde_encoder_virt *sde_enc;
  3949. struct sde_kms *sde_kms;
  3950. int i;
  3951. static const struct file_operations debugfs_status_fops = {
  3952. .open = _sde_encoder_debugfs_status_open,
  3953. .read = seq_read,
  3954. .llseek = seq_lseek,
  3955. .release = single_release,
  3956. };
  3957. static const struct file_operations debugfs_misr_fops = {
  3958. .open = simple_open,
  3959. .read = _sde_encoder_misr_read,
  3960. .write = _sde_encoder_misr_setup,
  3961. };
  3962. char name[SDE_NAME_SIZE];
  3963. if (!drm_enc) {
  3964. SDE_ERROR("invalid encoder\n");
  3965. return -EINVAL;
  3966. }
  3967. sde_enc = to_sde_encoder_virt(drm_enc);
  3968. sde_kms = sde_encoder_get_kms(drm_enc);
  3969. if (!sde_kms) {
  3970. SDE_ERROR("invalid sde_kms\n");
  3971. return -EINVAL;
  3972. }
  3973. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3974. /* create overall sub-directory for the encoder */
  3975. sde_enc->debugfs_root = debugfs_create_dir(name,
  3976. drm_enc->dev->primary->debugfs_root);
  3977. if (!sde_enc->debugfs_root)
  3978. return -ENOMEM;
  3979. /* don't error check these */
  3980. debugfs_create_file("status", 0400,
  3981. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3982. debugfs_create_file("misr_data", 0600,
  3983. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3984. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3985. &sde_enc->idle_pc_enabled);
  3986. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3987. &sde_enc->frame_trigger_mode);
  3988. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3989. if (sde_enc->phys_encs[i] &&
  3990. sde_enc->phys_encs[i]->ops.late_register)
  3991. sde_enc->phys_encs[i]->ops.late_register(
  3992. sde_enc->phys_encs[i],
  3993. sde_enc->debugfs_root);
  3994. return 0;
  3995. }
  3996. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3997. {
  3998. struct sde_encoder_virt *sde_enc;
  3999. if (!drm_enc)
  4000. return;
  4001. sde_enc = to_sde_encoder_virt(drm_enc);
  4002. debugfs_remove_recursive(sde_enc->debugfs_root);
  4003. }
  4004. #else
  4005. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4006. {
  4007. return 0;
  4008. }
  4009. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4010. {
  4011. }
  4012. #endif
  4013. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4014. {
  4015. return _sde_encoder_init_debugfs(encoder);
  4016. }
  4017. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4018. {
  4019. _sde_encoder_destroy_debugfs(encoder);
  4020. }
  4021. static int sde_encoder_virt_add_phys_encs(
  4022. struct msm_display_info *disp_info,
  4023. struct sde_encoder_virt *sde_enc,
  4024. struct sde_enc_phys_init_params *params)
  4025. {
  4026. struct sde_encoder_phys *enc = NULL;
  4027. u32 display_caps = disp_info->capabilities;
  4028. SDE_DEBUG_ENC(sde_enc, "\n");
  4029. /*
  4030. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4031. * in this function, check up-front.
  4032. */
  4033. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4034. ARRAY_SIZE(sde_enc->phys_encs)) {
  4035. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4036. sde_enc->num_phys_encs);
  4037. return -EINVAL;
  4038. }
  4039. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4040. enc = sde_encoder_phys_vid_init(params);
  4041. if (IS_ERR_OR_NULL(enc)) {
  4042. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4043. PTR_ERR(enc));
  4044. return !enc ? -EINVAL : PTR_ERR(enc);
  4045. }
  4046. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4047. }
  4048. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4049. enc = sde_encoder_phys_cmd_init(params);
  4050. if (IS_ERR_OR_NULL(enc)) {
  4051. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4052. PTR_ERR(enc));
  4053. return !enc ? -EINVAL : PTR_ERR(enc);
  4054. }
  4055. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4056. }
  4057. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4058. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4059. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4060. else
  4061. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4062. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4063. ++sde_enc->num_phys_encs;
  4064. return 0;
  4065. }
  4066. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4067. struct sde_enc_phys_init_params *params)
  4068. {
  4069. struct sde_encoder_phys *enc = NULL;
  4070. if (!sde_enc) {
  4071. SDE_ERROR("invalid encoder\n");
  4072. return -EINVAL;
  4073. }
  4074. SDE_DEBUG_ENC(sde_enc, "\n");
  4075. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4076. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4077. sde_enc->num_phys_encs);
  4078. return -EINVAL;
  4079. }
  4080. enc = sde_encoder_phys_wb_init(params);
  4081. if (IS_ERR_OR_NULL(enc)) {
  4082. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4083. PTR_ERR(enc));
  4084. return !enc ? -EINVAL : PTR_ERR(enc);
  4085. }
  4086. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4087. ++sde_enc->num_phys_encs;
  4088. return 0;
  4089. }
  4090. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4091. struct sde_kms *sde_kms,
  4092. struct msm_display_info *disp_info,
  4093. int *drm_enc_mode)
  4094. {
  4095. int ret = 0;
  4096. int i = 0;
  4097. enum sde_intf_type intf_type;
  4098. struct sde_encoder_virt_ops parent_ops = {
  4099. sde_encoder_vblank_callback,
  4100. sde_encoder_underrun_callback,
  4101. sde_encoder_frame_done_callback,
  4102. _sde_encoder_get_qsync_fps_callback,
  4103. };
  4104. struct sde_enc_phys_init_params phys_params;
  4105. if (!sde_enc || !sde_kms) {
  4106. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4107. !sde_enc, !sde_kms);
  4108. return -EINVAL;
  4109. }
  4110. memset(&phys_params, 0, sizeof(phys_params));
  4111. phys_params.sde_kms = sde_kms;
  4112. phys_params.parent = &sde_enc->base;
  4113. phys_params.parent_ops = parent_ops;
  4114. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4115. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4116. SDE_DEBUG("\n");
  4117. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4118. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4119. intf_type = INTF_DSI;
  4120. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4121. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4122. intf_type = INTF_HDMI;
  4123. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4124. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4125. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4126. else
  4127. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4128. intf_type = INTF_DP;
  4129. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4130. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4131. intf_type = INTF_WB;
  4132. } else {
  4133. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4134. return -EINVAL;
  4135. }
  4136. WARN_ON(disp_info->num_of_h_tiles < 1);
  4137. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4138. sde_enc->te_source = disp_info->te_source;
  4139. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4140. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4141. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4142. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4143. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  4144. mutex_lock(&sde_enc->enc_lock);
  4145. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4146. /*
  4147. * Left-most tile is at index 0, content is controller id
  4148. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4149. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4150. */
  4151. u32 controller_id = disp_info->h_tile_instance[i];
  4152. if (disp_info->num_of_h_tiles > 1) {
  4153. if (i == 0)
  4154. phys_params.split_role = ENC_ROLE_MASTER;
  4155. else
  4156. phys_params.split_role = ENC_ROLE_SLAVE;
  4157. } else {
  4158. phys_params.split_role = ENC_ROLE_SOLO;
  4159. }
  4160. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4161. i, controller_id, phys_params.split_role);
  4162. if (sde_enc->ops.phys_init) {
  4163. struct sde_encoder_phys *enc;
  4164. enc = sde_enc->ops.phys_init(intf_type,
  4165. controller_id,
  4166. &phys_params);
  4167. if (enc) {
  4168. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4169. enc;
  4170. ++sde_enc->num_phys_encs;
  4171. } else
  4172. SDE_ERROR_ENC(sde_enc,
  4173. "failed to add phys encs\n");
  4174. continue;
  4175. }
  4176. if (intf_type == INTF_WB) {
  4177. phys_params.intf_idx = INTF_MAX;
  4178. phys_params.wb_idx = sde_encoder_get_wb(
  4179. sde_kms->catalog,
  4180. intf_type, controller_id);
  4181. if (phys_params.wb_idx == WB_MAX) {
  4182. SDE_ERROR_ENC(sde_enc,
  4183. "could not get wb: type %d, id %d\n",
  4184. intf_type, controller_id);
  4185. ret = -EINVAL;
  4186. }
  4187. } else {
  4188. phys_params.wb_idx = WB_MAX;
  4189. phys_params.intf_idx = sde_encoder_get_intf(
  4190. sde_kms->catalog, intf_type,
  4191. controller_id);
  4192. if (phys_params.intf_idx == INTF_MAX) {
  4193. SDE_ERROR_ENC(sde_enc,
  4194. "could not get wb: type %d, id %d\n",
  4195. intf_type, controller_id);
  4196. ret = -EINVAL;
  4197. }
  4198. }
  4199. if (!ret) {
  4200. if (intf_type == INTF_WB)
  4201. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4202. &phys_params);
  4203. else
  4204. ret = sde_encoder_virt_add_phys_encs(
  4205. disp_info,
  4206. sde_enc,
  4207. &phys_params);
  4208. if (ret)
  4209. SDE_ERROR_ENC(sde_enc,
  4210. "failed to add phys encs\n");
  4211. }
  4212. }
  4213. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4214. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4215. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4216. if (vid_phys) {
  4217. atomic_set(&vid_phys->vsync_cnt, 0);
  4218. atomic_set(&vid_phys->underrun_cnt, 0);
  4219. }
  4220. if (cmd_phys) {
  4221. atomic_set(&cmd_phys->vsync_cnt, 0);
  4222. atomic_set(&cmd_phys->underrun_cnt, 0);
  4223. }
  4224. }
  4225. mutex_unlock(&sde_enc->enc_lock);
  4226. return ret;
  4227. }
  4228. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4229. .mode_set = sde_encoder_virt_mode_set,
  4230. .disable = sde_encoder_virt_disable,
  4231. .enable = sde_encoder_virt_enable,
  4232. .atomic_check = sde_encoder_virt_atomic_check,
  4233. };
  4234. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4235. .destroy = sde_encoder_destroy,
  4236. .late_register = sde_encoder_late_register,
  4237. .early_unregister = sde_encoder_early_unregister,
  4238. };
  4239. struct drm_encoder *sde_encoder_init_with_ops(
  4240. struct drm_device *dev,
  4241. struct msm_display_info *disp_info,
  4242. const struct sde_encoder_ops *ops)
  4243. {
  4244. struct msm_drm_private *priv = dev->dev_private;
  4245. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4246. struct drm_encoder *drm_enc = NULL;
  4247. struct sde_encoder_virt *sde_enc = NULL;
  4248. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4249. char name[SDE_NAME_SIZE];
  4250. int ret = 0, i, intf_index = INTF_MAX;
  4251. struct sde_encoder_phys *phys = NULL;
  4252. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4253. if (!sde_enc) {
  4254. ret = -ENOMEM;
  4255. goto fail;
  4256. }
  4257. if (ops)
  4258. sde_enc->ops = *ops;
  4259. mutex_init(&sde_enc->enc_lock);
  4260. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4261. &drm_enc_mode);
  4262. if (ret)
  4263. goto fail;
  4264. sde_enc->cur_master = NULL;
  4265. spin_lock_init(&sde_enc->enc_spinlock);
  4266. mutex_init(&sde_enc->vblank_ctl_lock);
  4267. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4268. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4269. drm_enc = &sde_enc->base;
  4270. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4271. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4272. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4273. phys = sde_enc->phys_encs[i];
  4274. if (!phys)
  4275. continue;
  4276. if (phys->ops.is_master && phys->ops.is_master(phys))
  4277. intf_index = phys->intf_idx - INTF_0;
  4278. }
  4279. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4280. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4281. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4282. SDE_RSC_PRIMARY_DISP_CLIENT :
  4283. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4284. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4285. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4286. PTR_ERR(sde_enc->rsc_client));
  4287. sde_enc->rsc_client = NULL;
  4288. }
  4289. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4290. sde_enc->input_event_enabled) {
  4291. ret = _sde_encoder_input_handler(sde_enc);
  4292. if (ret)
  4293. SDE_ERROR(
  4294. "input handler registration failed, rc = %d\n", ret);
  4295. }
  4296. mutex_init(&sde_enc->rc_lock);
  4297. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4298. sde_encoder_off_work);
  4299. sde_enc->vblank_enabled = false;
  4300. sde_enc->qdss_status = false;
  4301. kthread_init_work(&sde_enc->input_event_work,
  4302. sde_encoder_input_event_work_handler);
  4303. kthread_init_work(&sde_enc->early_wakeup_work,
  4304. sde_encoder_early_wakeup_work_handler);
  4305. kthread_init_work(&sde_enc->esd_trigger_work,
  4306. sde_encoder_esd_trigger_work_handler);
  4307. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4308. SDE_DEBUG_ENC(sde_enc, "created\n");
  4309. return drm_enc;
  4310. fail:
  4311. SDE_ERROR("failed to create encoder\n");
  4312. if (drm_enc)
  4313. sde_encoder_destroy(drm_enc);
  4314. return ERR_PTR(ret);
  4315. }
  4316. struct drm_encoder *sde_encoder_init(
  4317. struct drm_device *dev,
  4318. struct msm_display_info *disp_info)
  4319. {
  4320. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4321. }
  4322. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4323. enum msm_event_wait event)
  4324. {
  4325. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4326. struct sde_encoder_virt *sde_enc = NULL;
  4327. int i, ret = 0;
  4328. char atrace_buf[32];
  4329. if (!drm_enc) {
  4330. SDE_ERROR("invalid encoder\n");
  4331. return -EINVAL;
  4332. }
  4333. sde_enc = to_sde_encoder_virt(drm_enc);
  4334. SDE_DEBUG_ENC(sde_enc, "\n");
  4335. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4336. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4337. switch (event) {
  4338. case MSM_ENC_COMMIT_DONE:
  4339. fn_wait = phys->ops.wait_for_commit_done;
  4340. break;
  4341. case MSM_ENC_TX_COMPLETE:
  4342. fn_wait = phys->ops.wait_for_tx_complete;
  4343. break;
  4344. case MSM_ENC_VBLANK:
  4345. fn_wait = phys->ops.wait_for_vblank;
  4346. break;
  4347. case MSM_ENC_ACTIVE_REGION:
  4348. fn_wait = phys->ops.wait_for_active;
  4349. break;
  4350. default:
  4351. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4352. event);
  4353. return -EINVAL;
  4354. }
  4355. if (phys && fn_wait) {
  4356. snprintf(atrace_buf, sizeof(atrace_buf),
  4357. "wait_completion_event_%d", event);
  4358. SDE_ATRACE_BEGIN(atrace_buf);
  4359. ret = fn_wait(phys);
  4360. SDE_ATRACE_END(atrace_buf);
  4361. if (ret)
  4362. return ret;
  4363. }
  4364. }
  4365. return ret;
  4366. }
  4367. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4368. u64 *l_bound, u64 *u_bound)
  4369. {
  4370. struct sde_encoder_virt *sde_enc;
  4371. u64 jitter_ns, frametime_ns;
  4372. struct msm_mode_info *info;
  4373. if (!drm_enc) {
  4374. SDE_ERROR("invalid encoder\n");
  4375. return;
  4376. }
  4377. sde_enc = to_sde_encoder_virt(drm_enc);
  4378. info = &sde_enc->mode_info;
  4379. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4380. jitter_ns = info->jitter_numer * frametime_ns;
  4381. do_div(jitter_ns, info->jitter_denom * 100);
  4382. *l_bound = frametime_ns - jitter_ns;
  4383. *u_bound = frametime_ns + jitter_ns;
  4384. }
  4385. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4386. {
  4387. struct sde_encoder_virt *sde_enc;
  4388. if (!drm_enc) {
  4389. SDE_ERROR("invalid encoder\n");
  4390. return 0;
  4391. }
  4392. sde_enc = to_sde_encoder_virt(drm_enc);
  4393. return sde_enc->mode_info.frame_rate;
  4394. }
  4395. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4396. {
  4397. struct sde_encoder_virt *sde_enc = NULL;
  4398. int i;
  4399. if (!encoder) {
  4400. SDE_ERROR("invalid encoder\n");
  4401. return INTF_MODE_NONE;
  4402. }
  4403. sde_enc = to_sde_encoder_virt(encoder);
  4404. if (sde_enc->cur_master)
  4405. return sde_enc->cur_master->intf_mode;
  4406. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4407. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4408. if (phys)
  4409. return phys->intf_mode;
  4410. }
  4411. return INTF_MODE_NONE;
  4412. }
  4413. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4414. {
  4415. struct sde_encoder_virt *sde_enc = NULL;
  4416. struct sde_encoder_phys *phys;
  4417. if (!encoder) {
  4418. SDE_ERROR("invalid encoder\n");
  4419. return 0;
  4420. }
  4421. sde_enc = to_sde_encoder_virt(encoder);
  4422. phys = sde_enc->cur_master;
  4423. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4424. }
  4425. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4426. ktime_t *tvblank)
  4427. {
  4428. struct sde_encoder_virt *sde_enc = NULL;
  4429. struct sde_encoder_phys *phys;
  4430. if (!encoder) {
  4431. SDE_ERROR("invalid encoder\n");
  4432. return false;
  4433. }
  4434. sde_enc = to_sde_encoder_virt(encoder);
  4435. phys = sde_enc->cur_master;
  4436. if (!phys)
  4437. return false;
  4438. *tvblank = phys->last_vsync_timestamp;
  4439. return *tvblank ? true : false;
  4440. }
  4441. static void _sde_encoder_cache_hw_res_cont_splash(
  4442. struct drm_encoder *encoder,
  4443. struct sde_kms *sde_kms)
  4444. {
  4445. int i, idx;
  4446. struct sde_encoder_virt *sde_enc;
  4447. struct sde_encoder_phys *phys_enc;
  4448. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4449. sde_enc = to_sde_encoder_virt(encoder);
  4450. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4451. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4452. sde_enc->hw_pp[i] = NULL;
  4453. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4454. break;
  4455. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4456. }
  4457. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4458. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4459. sde_enc->hw_dsc[i] = NULL;
  4460. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4461. break;
  4462. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4463. }
  4464. /*
  4465. * If we have multiple phys encoders with one controller, make
  4466. * sure to populate the controller pointer in both phys encoders.
  4467. */
  4468. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4469. phys_enc = sde_enc->phys_encs[idx];
  4470. phys_enc->hw_ctl = NULL;
  4471. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4472. SDE_HW_BLK_CTL);
  4473. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4474. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4475. phys_enc->hw_ctl =
  4476. (struct sde_hw_ctl *) ctl_iter.hw;
  4477. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4478. phys_enc->intf_idx, phys_enc->hw_ctl);
  4479. }
  4480. }
  4481. }
  4482. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4483. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4484. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4485. phys->hw_intf = NULL;
  4486. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4487. break;
  4488. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4489. }
  4490. }
  4491. /**
  4492. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4493. * device bootup when cont_splash is enabled
  4494. * @drm_enc: Pointer to drm encoder structure
  4495. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4496. * @enable: boolean indicates enable or displae state of splash
  4497. * @Return: true if successful in updating the encoder structure
  4498. */
  4499. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4500. struct sde_splash_display *splash_display, bool enable)
  4501. {
  4502. struct sde_encoder_virt *sde_enc;
  4503. struct msm_drm_private *priv;
  4504. struct sde_kms *sde_kms;
  4505. struct drm_connector *conn = NULL;
  4506. struct sde_connector *sde_conn = NULL;
  4507. struct sde_connector_state *sde_conn_state = NULL;
  4508. struct drm_display_mode *drm_mode = NULL;
  4509. struct sde_encoder_phys *phys_enc;
  4510. struct drm_bridge *bridge;
  4511. int ret = 0, i;
  4512. if (!encoder) {
  4513. SDE_ERROR("invalid drm enc\n");
  4514. return -EINVAL;
  4515. }
  4516. sde_enc = to_sde_encoder_virt(encoder);
  4517. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4518. if (!sde_kms) {
  4519. SDE_ERROR("invalid sde_kms\n");
  4520. return -EINVAL;
  4521. }
  4522. priv = encoder->dev->dev_private;
  4523. if (!priv->num_connectors) {
  4524. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4525. return -EINVAL;
  4526. }
  4527. SDE_DEBUG_ENC(sde_enc,
  4528. "num of connectors: %d\n", priv->num_connectors);
  4529. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4530. if (!enable) {
  4531. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4532. phys_enc = sde_enc->phys_encs[i];
  4533. if (phys_enc)
  4534. phys_enc->cont_splash_enabled = false;
  4535. }
  4536. return ret;
  4537. }
  4538. if (!splash_display) {
  4539. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4540. return -EINVAL;
  4541. }
  4542. for (i = 0; i < priv->num_connectors; i++) {
  4543. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4544. priv->connectors[i]->base.id);
  4545. sde_conn = to_sde_connector(priv->connectors[i]);
  4546. if (!sde_conn->encoder) {
  4547. SDE_DEBUG_ENC(sde_enc,
  4548. "encoder not attached to connector\n");
  4549. continue;
  4550. }
  4551. if (sde_conn->encoder->base.id
  4552. == encoder->base.id) {
  4553. conn = (priv->connectors[i]);
  4554. break;
  4555. }
  4556. }
  4557. if (!conn || !conn->state) {
  4558. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4559. return -EINVAL;
  4560. }
  4561. sde_conn_state = to_sde_connector_state(conn->state);
  4562. if (!sde_conn->ops.get_mode_info) {
  4563. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4564. return -EINVAL;
  4565. }
  4566. drm_mode = &encoder->crtc->state->adjusted_mode;
  4567. ret = sde_connector_get_mode_info(&sde_conn->base,
  4568. drm_mode, &sde_conn_state->mode_info);
  4569. if (ret) {
  4570. SDE_ERROR_ENC(sde_enc,
  4571. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4572. return ret;
  4573. }
  4574. if (sde_conn->encoder) {
  4575. conn->state->best_encoder = sde_conn->encoder;
  4576. SDE_DEBUG_ENC(sde_enc,
  4577. "configured cstate->best_encoder to ID = %d\n",
  4578. conn->state->best_encoder->base.id);
  4579. } else {
  4580. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4581. conn->base.id);
  4582. }
  4583. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4584. conn->state, false);
  4585. if (ret) {
  4586. SDE_ERROR_ENC(sde_enc,
  4587. "failed to reserve hw resources, %d\n", ret);
  4588. return ret;
  4589. }
  4590. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4591. sde_connector_get_topology_name(conn));
  4592. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4593. drm_mode->hdisplay, drm_mode->vdisplay);
  4594. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4595. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4596. if (bridge) {
  4597. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4598. /*
  4599. * For cont-splash use case, we update the mode
  4600. * configurations manually. This will skip the
  4601. * usually mode set call when actual frame is
  4602. * pushed from framework. The bridge needs to
  4603. * be updated with the current drm mode by
  4604. * calling the bridge mode set ops.
  4605. */
  4606. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4607. } else {
  4608. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4609. }
  4610. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4611. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4612. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4613. if (!phys) {
  4614. SDE_ERROR_ENC(sde_enc,
  4615. "phys encoders not initialized\n");
  4616. return -EINVAL;
  4617. }
  4618. /* update connector for master and slave phys encoders */
  4619. phys->connector = conn;
  4620. phys->cont_splash_enabled = true;
  4621. phys->hw_pp = sde_enc->hw_pp[i];
  4622. if (phys->ops.cont_splash_mode_set)
  4623. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4624. if (phys->ops.is_master && phys->ops.is_master(phys))
  4625. sde_enc->cur_master = phys;
  4626. }
  4627. return ret;
  4628. }
  4629. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4630. bool skip_pre_kickoff)
  4631. {
  4632. struct msm_drm_thread *event_thread = NULL;
  4633. struct msm_drm_private *priv = NULL;
  4634. struct sde_encoder_virt *sde_enc = NULL;
  4635. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4636. SDE_ERROR("invalid parameters\n");
  4637. return -EINVAL;
  4638. }
  4639. priv = enc->dev->dev_private;
  4640. sde_enc = to_sde_encoder_virt(enc);
  4641. if (!sde_enc->crtc || (sde_enc->crtc->index
  4642. >= ARRAY_SIZE(priv->event_thread))) {
  4643. SDE_DEBUG_ENC(sde_enc,
  4644. "invalid cached CRTC: %d or crtc index: %d\n",
  4645. sde_enc->crtc == NULL,
  4646. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4647. return -EINVAL;
  4648. }
  4649. SDE_EVT32_VERBOSE(DRMID(enc));
  4650. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4651. if (!skip_pre_kickoff) {
  4652. sde_enc->delay_kickoff = true;
  4653. kthread_queue_work(&event_thread->worker,
  4654. &sde_enc->esd_trigger_work);
  4655. kthread_flush_work(&sde_enc->esd_trigger_work);
  4656. }
  4657. /*
  4658. * panel may stop generating te signal (vsync) during esd failure. rsc
  4659. * hardware may hang without vsync. Avoid rsc hang by generating the
  4660. * vsync from watchdog timer instead of panel.
  4661. */
  4662. sde_encoder_helper_switch_vsync(enc, true);
  4663. if (!skip_pre_kickoff) {
  4664. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4665. sde_enc->delay_kickoff = false;
  4666. }
  4667. return 0;
  4668. }
  4669. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4670. {
  4671. struct sde_encoder_virt *sde_enc;
  4672. if (!encoder) {
  4673. SDE_ERROR("invalid drm enc\n");
  4674. return false;
  4675. }
  4676. sde_enc = to_sde_encoder_virt(encoder);
  4677. return sde_enc->recovery_events_enabled;
  4678. }
  4679. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4680. {
  4681. struct sde_encoder_virt *sde_enc;
  4682. if (!encoder) {
  4683. SDE_ERROR("invalid drm enc\n");
  4684. return;
  4685. }
  4686. sde_enc = to_sde_encoder_virt(encoder);
  4687. sde_enc->recovery_events_enabled = true;
  4688. }