htt_stats.h 355 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497
  1. /*
  2. * Copyright (c) 2017-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * @file htt_stats.h
  21. *
  22. * @details the public header file of HTT STATS
  23. */
  24. #ifndef __HTT_STATS_H__
  25. #define __HTT_STATS_H__
  26. #include <htt_deps.h> /* A_UINT32 */
  27. #include <htt_common.h>
  28. #include <htt.h> /* HTT stats TLV struct def and tag defs */
  29. /**
  30. * htt_dbg_ext_stats_type -
  31. * The base structure for each of the stats_type is only for reference
  32. * Host should use this information to know the type of TLVs to expect
  33. * for a particular stats type.
  34. *
  35. * Max supported stats :- 256.
  36. */
  37. enum htt_dbg_ext_stats_type {
  38. /** HTT_DBG_EXT_STATS_RESET
  39. * PARAM:
  40. * - config_param0 : start_offset (stats type)
  41. * - config_param1 : stats bmask from start offset
  42. * - config_param2 : stats bmask from start offset + 32
  43. * - config_param3 : stats bmask from start offset + 64
  44. * RESP MSG:
  45. * - No response sent.
  46. */
  47. HTT_DBG_EXT_STATS_RESET = 0,
  48. /** HTT_DBG_EXT_STATS_PDEV_TX
  49. * PARAMS:
  50. * - No Params
  51. * RESP MSG:
  52. * - htt_tx_pdev_stats_t
  53. */
  54. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  55. /** HTT_DBG_EXT_STATS_PDEV_RX
  56. * PARAMS:
  57. * - No Params
  58. * RESP MSG:
  59. * - htt_rx_pdev_stats_t
  60. */
  61. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  62. /** HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  63. * PARAMS:
  64. * - config_param0: [Bit31: Bit0] HWQ mask
  65. * RESP MSG:
  66. * - htt_tx_hwq_stats_t
  67. */
  68. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  69. /** HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  70. * PARAMS:
  71. * - config_param0: [Bit31: Bit0] TXQ mask
  72. * RESP MSG:
  73. * - htt_stats_tx_sched_t
  74. */
  75. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  76. /** HTT_DBG_EXT_STATS_PDEV_ERROR
  77. * PARAMS:
  78. * - No Params
  79. * RESP MSG:
  80. * - htt_hw_err_stats_t
  81. */
  82. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  83. /** HTT_DBG_EXT_STATS_PDEV_TQM
  84. * PARAMS:
  85. * - No Params
  86. * RESP MSG:
  87. * - htt_tx_tqm_pdev_stats_t
  88. */
  89. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  90. /** HTT_DBG_EXT_STATS_TQM_CMDQ
  91. * PARAMS:
  92. * - config_param0:
  93. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  94. * [Bit31: Bit16] reserved
  95. * RESP MSG:
  96. * - htt_tx_tqm_cmdq_stats_t
  97. */
  98. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  99. /** HTT_DBG_EXT_STATS_TX_DE_INFO
  100. * PARAMS:
  101. * - No Params
  102. * RESP MSG:
  103. * - htt_tx_de_stats_t
  104. */
  105. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  106. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE
  107. * PARAMS:
  108. * - No Params
  109. * RESP MSG:
  110. * - htt_tx_pdev_rate_stats_t
  111. */
  112. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  113. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE
  114. * PARAMS:
  115. * - No Params
  116. * RESP MSG:
  117. * - htt_rx_pdev_rate_stats_t
  118. */
  119. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  120. /** HTT_DBG_EXT_STATS_PEER_INFO
  121. * PARAMS:
  122. * - config_param0:
  123. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  124. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  125. * [Bit31 : Bit16] sw_peer_id
  126. * config_param1:
  127. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  128. * 0 bit htt_peer_stats_cmn_tlv
  129. * 1 bit htt_peer_details_tlv
  130. * 2 bit htt_tx_peer_rate_stats_tlv
  131. * 3 bit htt_rx_peer_rate_stats_tlv
  132. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  133. * 5 bit htt_rx_tid_stats_tlv
  134. * 6 bit htt_msdu_flow_stats_tlv
  135. * 7 bit htt_peer_sched_stats_tlv
  136. * 8 bit htt_peer_ax_ofdma_stats_tlv
  137. * 9 bit htt_peer_be_ofdma_stats_tlv
  138. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  139. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  140. * [Bit 16] If this bit is set, reset per peer stats
  141. * of corresponding tlv indicated by config
  142. * param 1.
  143. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  144. * used to get this bit position.
  145. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  146. * indicates that FW supports per peer HTT
  147. * stats reset.
  148. * [Bit31 : Bit17] reserved
  149. * RESP MSG:
  150. * - htt_peer_stats_t
  151. */
  152. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  153. /** HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  154. * PARAMS:
  155. * - No Params
  156. * RESP MSG:
  157. * - htt_tx_pdev_selfgen_stats_t
  158. */
  159. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  160. /** HTT_DBG_EXT_STATS_TX_MU_HWQ
  161. * PARAMS:
  162. * - config_param0: [Bit31: Bit0] HWQ mask
  163. * RESP MSG:
  164. * - htt_tx_hwq_mu_mimo_stats_t
  165. */
  166. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  167. /** HTT_DBG_EXT_STATS_RING_IF_INFO
  168. * PARAMS:
  169. * - config_param0:
  170. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  171. * [Bit31: Bit16] reserved
  172. * RESP MSG:
  173. * - htt_ring_if_stats_t
  174. */
  175. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  176. /** HTT_DBG_EXT_STATS_SRNG_INFO
  177. * PARAMS:
  178. * - config_param0:
  179. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  180. * [Bit31: Bit16] reserved
  181. * - No Params
  182. * RESP MSG:
  183. * - htt_sring_stats_t
  184. */
  185. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  186. /** HTT_DBG_EXT_STATS_SFM_INFO
  187. * PARAMS:
  188. * - No Params
  189. * RESP MSG:
  190. * - htt_sfm_stats_t
  191. */
  192. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  193. /** HTT_DBG_EXT_STATS_PDEV_TX_MU
  194. * PARAMS:
  195. * - No Params
  196. * RESP MSG:
  197. * - htt_tx_pdev_mu_mimo_stats_t
  198. */
  199. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  200. /** HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  201. * PARAMS:
  202. * - config_param0:
  203. * [Bit7 : Bit0] vdev_id:8
  204. * note:0xFF to get all active peers based on pdev_mask.
  205. * [Bit31 : Bit8] rsvd:24
  206. * RESP MSG:
  207. * - htt_active_peer_details_list_t
  208. */
  209. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  210. /** HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  211. * PARAMS:
  212. * - config_param0:
  213. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  214. * Set bit0 to 1 to read 1sec interval histogram.
  215. * [Bit1] - 100ms interval histogram
  216. * [Bit3] - Cumulative CCA stats
  217. * RESP MSG:
  218. * - htt_pdev_cca_stats_t
  219. */
  220. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  221. /** HTT_DBG_EXT_STATS_TWT_SESSIONS
  222. * PARAMS:
  223. * - config_param0:
  224. * No params
  225. * RESP MSG:
  226. * - htt_pdev_twt_sessions_stats_t
  227. */
  228. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  229. /** HTT_DBG_EXT_STATS_REO_CNTS
  230. * PARAMS:
  231. * - config_param0:
  232. * No params
  233. * RESP MSG:
  234. * - htt_soc_reo_resource_stats_t
  235. */
  236. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  237. /** HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  238. * PARAMS:
  239. * - config_param0:
  240. * [Bit0] vdev_id_set:1
  241. * set to 1 if vdev_id is set and vdev stats are requested.
  242. * set to 0 if pdev_stats sounding stats are requested.
  243. * [Bit8 : Bit1] vdev_id:8
  244. * note:0xFF to get all active vdevs based on pdev_mask.
  245. * [Bit31 : Bit9] rsvd:22
  246. *
  247. * RESP MSG:
  248. * - htt_tx_sounding_stats_t
  249. */
  250. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  251. /** HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  252. * PARAMS:
  253. * - config_param0:
  254. * No params
  255. * RESP MSG:
  256. * - htt_pdev_obss_pd_stats_t
  257. */
  258. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  259. /** HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  260. * PARAMS:
  261. * - config_param0:
  262. * No params
  263. * RESP MSG:
  264. * - htt_stats_ring_backpressure_stats_t
  265. */
  266. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  267. /** HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  268. * PARAMS:
  269. *
  270. * RESP MSG:
  271. * - htt_soc_latency_prof_t
  272. */
  273. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  274. /** HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  275. * PARAMS:
  276. * - No Params
  277. * RESP MSG:
  278. * - htt_rx_pdev_ul_trig_stats_t
  279. */
  280. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  281. /** HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  282. * PARAMS:
  283. * - No Params
  284. * RESP MSG:
  285. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  286. */
  287. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  288. /** HTT_DBG_EXT_STATS_FSE_RX
  289. * PARAMS:
  290. * - No Params
  291. * RESP MSG:
  292. * - htt_rx_fse_stats_t
  293. */
  294. HTT_DBG_EXT_STATS_FSE_RX = 28,
  295. /** HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  296. * PARAMS:
  297. * - config_param0: [Bit0] : [1] for mac_addr based request
  298. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  299. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  300. * RESP MSG:
  301. * - htt_ctrl_path_txrx_stats_t
  302. */
  303. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  304. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  305. * PARAMS:
  306. * - No Params
  307. * RESP MSG:
  308. * - htt_rx_pdev_rate_ext_stats_t
  309. */
  310. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  311. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  312. * PARAMS:
  313. * - No Params
  314. * RESP MSG:
  315. * - htt_tx_pdev_txbf_rate_stats_t
  316. */
  317. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  318. /** HTT_DBG_EXT_STATS_TXBF_OFDMA
  319. */
  320. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  321. /** HTT_DBG_EXT_STA_11AX_UL_STATS
  322. * PARAMS:
  323. * - No Params
  324. * RESP MSG:
  325. * - htt_sta_11ax_ul_stats
  326. */
  327. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  328. /** HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  329. * PARAMS:
  330. * - config_param0:
  331. * [Bit7 : Bit0] vdev_id:8
  332. * [Bit31 : Bit8] rsvd:24
  333. * RESP MSG:
  334. * -
  335. */
  336. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  337. /** HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  338. * PARAMS:
  339. * - No Params
  340. * RESP MSG:
  341. * - htt_pktlog_and_htt_ring_stats_t
  342. */
  343. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  344. /** HTT_DBG_EXT_STATS_DLPAGER_STATS
  345. * PARAMS:
  346. *
  347. * RESP MSG:
  348. * - htt_dlpager_stats_t
  349. */
  350. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  351. /** HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  352. * PARAMS:
  353. * - No Params
  354. * RESP MSG:
  355. * - htt_phy_counters_and_phy_stats_t
  356. */
  357. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  358. /** HTT_DBG_EXT_VDEVS_TXRX_STATS
  359. * PARAMS:
  360. * - No Params
  361. * RESP MSG:
  362. * - htt_vdevs_txrx_stats_t
  363. */
  364. HTT_DBG_EXT_VDEVS_TXRX_STATS = 38,
  365. HTT_DBG_EXT_VDEV_RTT_INITIATOR_STATS = 39,
  366. /** HTT_DBG_EXT_PDEV_PER_STATS
  367. * PARAMS:
  368. * - No Params
  369. * RESP MSG:
  370. * - htt_tx_pdev_per_stats_t
  371. */
  372. HTT_DBG_EXT_PDEV_PER_STATS = 40,
  373. HTT_DBG_EXT_AST_ENTRIES = 41,
  374. /** HTT_DBG_EXT_RX_RING_STATS
  375. * PARAMS:
  376. * - No Params
  377. * RESP MSG:
  378. * - htt_rx_fw_ring_stats_tlv_v
  379. */
  380. HTT_DBG_EXT_RX_RING_STATS = 42,
  381. /** HTT_STRM_GEN_MPDUS_STATS, HTT_STRM_GEN_MPDUS_DETAILS_STATS
  382. * PARAMS:
  383. * - No params
  384. * RESP MSG: HTT_T2H STREAMING_STATS_IND (not EXT_STATS_CONF)
  385. * - HTT_STRM_GEN_MPDUS_STATS:
  386. * htt_stats_strm_gen_mpdus_tlv_t
  387. * - HTT_STRM_GEN_MPDUS_DETAILS_STATS:
  388. * htt_stats_strm_gen_mpdus_details_tlv_t
  389. */
  390. HTT_STRM_GEN_MPDUS_STATS = 43,
  391. HTT_STRM_GEN_MPDUS_DETAILS_STATS = 44,
  392. /** HTT_DBG_SOC_ERROR_STATS
  393. * PARAMS:
  394. * - No Params
  395. * RESP MSG:
  396. * - htt_dmac_reset_stats_tlv
  397. */
  398. HTT_DBG_SOC_ERROR_STATS = 45,
  399. /** HTT_DBG_PDEV_PUNCTURE_STATS
  400. * PARAMS:
  401. * - param 0: enum from htt_tx_pdev_puncture_stats_upload_t, indicating
  402. * the stats to upload
  403. * RESP MSG:
  404. * - one or more htt_pdev_puncture_stats_tlv, depending on param 0
  405. */
  406. HTT_DBG_PDEV_PUNCTURE_STATS = 46,
  407. /** HTT_DBG_EXT_STATS_ML_PEERS_INFO
  408. * PARAMS:
  409. * - param 0:
  410. * Bit 0 -> HTT_ML_PEER_DETAILS_TLV always enabled by default
  411. * Bit 1 -> HTT_ML_PEER_EXT_DETAILS_TLV will be uploaded when
  412. * this bit is set
  413. * Bit 2 -> HTT_ML_LINK_INFO_TLV will be uploaded when this bit is set
  414. * RESP MSG:
  415. * - htt_ml_peer_stats_t
  416. */
  417. HTT_DBG_EXT_STATS_ML_PEERS_INFO = 47,
  418. /** HTT_DBG_ODD_MANDATORY_STATS
  419. * params:
  420. * None
  421. * Response MSG:
  422. * htt_odd_mandatory_pdev_stats_tlv
  423. */
  424. HTT_DBG_ODD_MANDATORY_STATS = 48,
  425. /** HTT_DBG_PDEV_SCHED_ALGO_STATS
  426. * PARAMS:
  427. * - No Params
  428. * RESP MSG:
  429. * - htt_pdev_sched_algo_ofdma_stats_tlv
  430. */
  431. HTT_DBG_PDEV_SCHED_ALGO_STATS = 49,
  432. /** HTT_DBG_ODD_MANDATORY_MUMIMO_STATS
  433. * params:
  434. * None
  435. * Response MSG:
  436. * htt_odd_mandatory_mumimo_pdev_stats_tlv
  437. */
  438. HTT_DBG_ODD_MANDATORY_MUMIMO_STATS = 50,
  439. /** HTT_DBG_ODD_MANDATORY_MUOFDMA_STATS
  440. * params:
  441. * None
  442. * Response MSG:
  443. * htt_odd_mandatory_muofdma_pdev_stats_tlv
  444. */
  445. HTT_DBG_ODD_MANDATORY_MUOFDMA_STATS = 51,
  446. /** HTT_DBG_EXT_PHY_PROF_CAL_STATS
  447. * params:
  448. * None
  449. * Response MSG:
  450. * htt_latency_prof_cal_stats_tlv
  451. */
  452. HTT_DBG_EXT_PHY_PROF_CAL_STATS = 52,
  453. /** HTT_DBG_EXT_STATS_PDEV_BW_MGR
  454. * PARAMS:
  455. * - No Params
  456. * RESP MSG:
  457. * - htt_pdev_bw_mgr_stats_t
  458. */
  459. HTT_DBG_EXT_STATS_PDEV_BW_MGR = 53,
  460. /** HTT_DBG_PDEV_MBSSID_CTRL_FRAME_STATS
  461. * PARAMS:
  462. * - No Params
  463. * RESP MSG:
  464. * - htt_pdev_mbssid_ctrl_frame_stats
  465. */
  466. HTT_DBG_PDEV_MBSSID_CTRL_FRAME_STATS = 54,
  467. /** HTT_DBG_SOC_SSR_STATS
  468. * Used for non-MLO UMAC recovery stats.
  469. * PARAMS:
  470. * - No Params
  471. * RESP MSG:
  472. * - htt_umac_ssr_stats_tlv
  473. */
  474. HTT_DBG_SOC_SSR_STATS = 55,
  475. /** HTT_DBG_MLO_UMAC_SSR_STATS
  476. * Used for MLO UMAC recovery stats.
  477. * PARAMS:
  478. * - No Params
  479. * RESP MSG:
  480. * - htt_mlo_umac_ssr_stats_tlv
  481. */
  482. HTT_DBG_MLO_UMAC_SSR_STATS = 56,
  483. /* keep this last */
  484. HTT_DBG_NUM_EXT_STATS = 256,
  485. };
  486. /*
  487. * Macros to get/set the bit field in config param[3] that indicates to
  488. * clear corresponding per peer stats specified by config param 1
  489. */
  490. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  491. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  492. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  493. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  494. HTT_DBG_EXT_PEER_STATS_RESET_S)
  495. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  496. do { \
  497. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  498. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  499. } while (0)
  500. #define HTT_STATS_SUBTYPE_MAX 16
  501. /* htt_mu_stats_upload_t
  502. * Enumerations for specifying whether to upload all MU stats in response to
  503. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  504. */
  505. typedef enum {
  506. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  507. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  508. * (note: included OFDMA stats are limited to 11ax)
  509. */
  510. HTT_UPLOAD_MU_STATS,
  511. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  512. HTT_UPLOAD_MU_MIMO_STATS,
  513. /* HTT_UPLOAD_MU_OFDMA_STATS:
  514. * upload UL MU-OFDMA + DL MU-OFDMA stats (note: 11ax only stats)
  515. */
  516. HTT_UPLOAD_MU_OFDMA_STATS,
  517. HTT_UPLOAD_DL_MU_MIMO_STATS,
  518. HTT_UPLOAD_UL_MU_MIMO_STATS,
  519. /* HTT_UPLOAD_DL_MU_OFDMA_STATS:
  520. * upload DL MU-OFDMA stats (note: 11ax only stats)
  521. */
  522. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  523. /* HTT_UPLOAD_UL_MU_OFDMA_STATS:
  524. * upload UL MU-OFDMA stats (note: 11ax only stats)
  525. */
  526. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  527. /*
  528. * Upload BE UL MU-OFDMA + BE DL MU-OFDMA stats,
  529. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv and
  530. * htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  531. */
  532. HTT_UPLOAD_BE_MU_OFDMA_STATS,
  533. /*
  534. * Upload BE DL MU-OFDMA
  535. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv
  536. */
  537. HTT_UPLOAD_BE_DL_MU_OFDMA_STATS,
  538. /*
  539. * Upload BE UL MU-OFDMA
  540. * TLV: htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  541. */
  542. HTT_UPLOAD_BE_UL_MU_OFDMA_STATS,
  543. } htt_mu_stats_upload_t;
  544. /* htt_tx_rate_stats_upload_t
  545. * Enumerations for specifying which stats to upload in response to
  546. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  547. */
  548. typedef enum {
  549. /* 11abgn, 11ac, and 11ax TX stats, and a few 11be SU stats
  550. *
  551. * TLV: htt_tx_pdev_rate_stats_tlv
  552. */
  553. HTT_TX_RATE_STATS_DEFAULT,
  554. /*
  555. * Upload 11be OFDMA TX stats
  556. *
  557. * TLV: htt_tx_pdev_rate_stats_be_ofdma_tlv
  558. */
  559. HTT_TX_RATE_STATS_UPLOAD_11BE_OFDMA,
  560. } htt_tx_rate_stats_upload_t;
  561. /* htt_rx_ul_trigger_stats_upload_t
  562. * Enumerations for specifying which stats to upload in response to
  563. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  564. */
  565. typedef enum {
  566. /* Upload 11ax UL OFDMA RX Trigger stats
  567. *
  568. * TLV: htt_rx_pdev_ul_trigger_stats_tlv
  569. */
  570. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11AX_OFDMA,
  571. /*
  572. * Upload 11be UL OFDMA RX Trigger stats
  573. *
  574. * TLV: htt_rx_pdev_be_ul_trigger_stats_tlv
  575. */
  576. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11BE_OFDMA,
  577. } htt_rx_ul_trigger_stats_upload_t;
  578. /*
  579. * The htt_rx_ul_mumimo_trigger_stats_upload_t enum values are
  580. * provided by the host as one of the config param elements in
  581. * the HTT_H2T EXT_STATS_REQ message, for stats type ==
  582. * HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS.
  583. */
  584. typedef enum {
  585. /*
  586. * Upload 11ax UL MUMIMO RX Trigger stats
  587. * TLV: htt_rx_pdev_ul_mumimo_trig_stats_tlv
  588. */
  589. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11AX,
  590. /*
  591. * Upload 11be UL MUMIMO RX Trigger stats
  592. * TLV: htt_rx_pdev_ul_mumimo_trig_be_stats_tlv
  593. */
  594. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11BE,
  595. } htt_rx_ul_mumimo_trigger_stats_upload_t;
  596. /* htt_tx_pdev_txbf_ofdma_stats_upload_t
  597. * Enumerations for specifying which stats to upload in response to
  598. * HTT_DBG_EXT_STATS_TXBF_OFDMA.
  599. */
  600. typedef enum {
  601. /* upload 11ax TXBF OFDMA stats
  602. *
  603. * TLV: htt_tx_pdev_ax_txbf_ofdma_stats_t
  604. */
  605. HTT_UPLOAD_AX_TXBF_OFDMA_STATS,
  606. /*
  607. * Upload 11be TXBF OFDMA stats
  608. *
  609. * TLV: htt_tx_pdev_be_txbf_ofdma_stats_t
  610. */
  611. HTT_UPLOAD_BE_TXBF_OFDMA_STATS,
  612. } htt_tx_pdev_txbf_ofdma_stats_upload_t;
  613. /* htt_tx_pdev_puncture_stats_upload_t
  614. * Enumerations for specifying which stats to upload in response to
  615. * HTT_DBG_PDEV_PUNCTURE_STATS.
  616. */
  617. typedef enum {
  618. /* upload puncture stats for all supported modes, both TX and RX */
  619. HTT_UPLOAD_PUNCTURE_STATS_ALL,
  620. /* upload puncture stats for all supported TX modes */
  621. HTT_UPLOAD_PUNCTURE_STATS_TX,
  622. /* upload puncture stats for all supported RX modes */
  623. HTT_UPLOAD_PUNCTURE_STATS_RX,
  624. } htt_tx_pdev_puncture_stats_upload_t;
  625. #define HTT_STATS_MAX_STRING_SZ32 4
  626. #define HTT_STATS_MACID_INVALID 0xff
  627. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  628. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  629. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  630. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  631. #define HTT_PDEV_STATS_PPDU_DUR_HIST_BINS 16
  632. #define HTT_PDEV_STATS_PPDU_DUR_HIST_INTERVAL_US 250
  633. typedef enum {
  634. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  635. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  636. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  637. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  638. } htt_tx_pdev_underrun_enum;
  639. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 150
  640. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  641. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  642. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  643. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  644. * DEPRECATED - num sched tx mode max is 8
  645. */
  646. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  647. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  648. #define HTT_RX_STATS_REFILL_MAX_RING 4
  649. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  650. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  651. /* Bytes stored in little endian order */
  652. /* Length should be multiple of DWORD */
  653. typedef struct {
  654. htt_tlv_hdr_t tlv_hdr;
  655. A_UINT32 data[1]; /* Can be variable length */
  656. } htt_stats_string_tlv;
  657. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  658. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  659. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  660. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  661. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  662. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  663. do { \
  664. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  665. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  666. } while (0)
  667. /* == TX PDEV STATS == */
  668. typedef struct {
  669. htt_tlv_hdr_t tlv_hdr;
  670. /**
  671. * BIT [ 7 : 0] :- mac_id
  672. * BIT [31 : 8] :- reserved
  673. */
  674. A_UINT32 mac_id__word;
  675. /** Num PPDUs queued to HW */
  676. A_UINT32 hw_queued;
  677. /** Num PPDUs reaped from HW */
  678. A_UINT32 hw_reaped;
  679. /** Num underruns */
  680. A_UINT32 underrun;
  681. /** Num HW Paused counter */
  682. A_UINT32 hw_paused;
  683. /** Num HW flush counter */
  684. A_UINT32 hw_flush;
  685. /** Num HW filtered counter */
  686. A_UINT32 hw_filt;
  687. /** Num PPDUs cleaned up in TX abort */
  688. A_UINT32 tx_abort;
  689. /** Num MPDUs requeued by SW */
  690. A_UINT32 mpdu_requed;
  691. /** excessive retries */
  692. A_UINT32 tx_xretry;
  693. /** Last used data hw rate code */
  694. A_UINT32 data_rc;
  695. /** frames dropped due to excessive SW retries */
  696. A_UINT32 mpdu_dropped_xretry;
  697. /** illegal rate phy errors */
  698. A_UINT32 illgl_rate_phy_err;
  699. /** wal pdev continuous xretry */
  700. A_UINT32 cont_xretry;
  701. /** wal pdev tx timeout */
  702. A_UINT32 tx_timeout;
  703. /** wal pdev resets */
  704. A_UINT32 pdev_resets;
  705. /** PHY/BB underrun */
  706. A_UINT32 phy_underrun;
  707. /** MPDU is more than txop limit */
  708. A_UINT32 txop_ovf;
  709. /** Number of Sequences posted */
  710. A_UINT32 seq_posted;
  711. /** Number of Sequences failed queueing */
  712. A_UINT32 seq_failed_queueing;
  713. /** Number of Sequences completed */
  714. A_UINT32 seq_completed;
  715. /** Number of Sequences restarted */
  716. A_UINT32 seq_restarted;
  717. /** Number of MU Sequences posted */
  718. A_UINT32 mu_seq_posted;
  719. /** Number of time HW ring is paused between seq switch within ISR */
  720. A_UINT32 seq_switch_hw_paused;
  721. /** Number of times seq continuation in DSR */
  722. A_UINT32 next_seq_posted_dsr;
  723. /** Number of times seq continuation in ISR */
  724. A_UINT32 seq_posted_isr;
  725. /** Number of seq_ctrl cached. */
  726. A_UINT32 seq_ctrl_cached;
  727. /** Number of MPDUs successfully transmitted */
  728. A_UINT32 mpdu_count_tqm;
  729. /** Number of MSDUs successfully transmitted */
  730. A_UINT32 msdu_count_tqm;
  731. /** Number of MPDUs dropped */
  732. A_UINT32 mpdu_removed_tqm;
  733. /** Number of MSDUs dropped */
  734. A_UINT32 msdu_removed_tqm;
  735. /** Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  736. A_UINT32 mpdus_sw_flush;
  737. /** Num MPDUs filtered by HW, all filter condition (TTL expired) */
  738. A_UINT32 mpdus_hw_filter;
  739. /**
  740. * Num MPDUs truncated by PDG
  741. * (TXOP, TBTT, PPDU_duration based on rate, dyn_bw)
  742. */
  743. A_UINT32 mpdus_truncated;
  744. /** Num MPDUs that was tried but didn't receive ACK or BA */
  745. A_UINT32 mpdus_ack_failed;
  746. /** Num MPDUs that was dropped due to expiry (MSDU TTL) */
  747. A_UINT32 mpdus_expired;
  748. /** Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  749. A_UINT32 mpdus_seq_hw_retry;
  750. /** Num of TQM acked cmds processed */
  751. A_UINT32 ack_tlv_proc;
  752. /** coex_abort_mpdu_cnt valid */
  753. A_UINT32 coex_abort_mpdu_cnt_valid;
  754. /** coex_abort_mpdu_cnt from TX FES stats */
  755. A_UINT32 coex_abort_mpdu_cnt;
  756. /**
  757. * Number of total PPDUs
  758. * (DATA, MGMT, excludes selfgen) tried over the air (OTA)
  759. */
  760. A_UINT32 num_total_ppdus_tried_ota;
  761. /** Number of data PPDUs tried over the air (OTA) */
  762. A_UINT32 num_data_ppdus_tried_ota;
  763. /** Num Local control/mgmt frames (MSDUs) queued */
  764. A_UINT32 local_ctrl_mgmt_enqued;
  765. /**
  766. * Num Local control/mgmt frames (MSDUs) done
  767. * It includes all local ctrl/mgmt completions
  768. * (acked, no ack, flush, TTL, etc)
  769. */
  770. A_UINT32 local_ctrl_mgmt_freed;
  771. /** Num Local data frames (MSDUs) queued */
  772. A_UINT32 local_data_enqued;
  773. /**
  774. * Num Local data frames (MSDUs) done
  775. * It includes all local data completions
  776. * (acked, no ack, flush, TTL, etc)
  777. */
  778. A_UINT32 local_data_freed;
  779. /** Num MPDUs tried by SW */
  780. A_UINT32 mpdu_tried;
  781. /** Num of waiting seq posted in ISR completion handler */
  782. A_UINT32 isr_wait_seq_posted;
  783. A_UINT32 tx_active_dur_us_low;
  784. A_UINT32 tx_active_dur_us_high;
  785. /** Number of MPDUs dropped after max retries */
  786. A_UINT32 remove_mpdus_max_retries;
  787. /** Num HTT cookies dispatched */
  788. A_UINT32 comp_delivered;
  789. /** successful ppdu transmissions */
  790. A_UINT32 ppdu_ok;
  791. /** Scheduler self triggers */
  792. A_UINT32 self_triggers;
  793. /** FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  794. A_UINT32 tx_time_dur_data;
  795. /** Num of times sequence terminated due to ppdu duration < burst limit */
  796. A_UINT32 seq_qdepth_repost_stop;
  797. /** Num of times MU sequence terminated due to MSDUs reaching threshold */
  798. A_UINT32 mu_seq_min_msdu_repost_stop;
  799. /** Num of times SU sequence terminated due to MSDUs reaching threshold */
  800. A_UINT32 seq_min_msdu_repost_stop;
  801. /** Num of times sequence terminated due to no TXOP available */
  802. A_UINT32 seq_txop_repost_stop;
  803. /** Num of times the next sequence got cancelled */
  804. A_UINT32 next_seq_cancel;
  805. /** Num of times fes offset was misaligned */
  806. A_UINT32 fes_offsets_err_cnt;
  807. /** Num of times peer denylisted for MU-MIMO transmission */
  808. A_UINT32 num_mu_peer_blacklisted;
  809. /** Num of times mu_ofdma seq posted */
  810. A_UINT32 mu_ofdma_seq_posted;
  811. /** Num of times UL MU MIMO seq posted */
  812. A_UINT32 ul_mumimo_seq_posted;
  813. /** Num of times UL OFDMA seq posted */
  814. A_UINT32 ul_ofdma_seq_posted;
  815. /** Num of times Thermal module suspended scheduler */
  816. A_UINT32 thermal_suspend_cnt;
  817. /** Num of times DFS module suspended scheduler */
  818. A_UINT32 dfs_suspend_cnt;
  819. /** Num of times TX abort module suspended scheduler */
  820. A_UINT32 tx_abort_suspend_cnt;
  821. /**
  822. * This field is a target-specific bit mask of suspended PPDU tx queues.
  823. * Since the bit mask definition is different for different targets,
  824. * this field is not meant for general use, but rather for debugging use.
  825. */
  826. A_UINT32 tgt_specific_opaque_txq_suspend_info;
  827. /**
  828. * Last SCHEDULER suspend reason
  829. * 1 -> Thermal Module
  830. * 2 -> DFS Module
  831. * 3 -> Tx Abort Module
  832. */
  833. A_UINT32 last_suspend_reason;
  834. /** Num of dynamic mimo ps dlmumimo sequences posted */
  835. A_UINT32 num_dyn_mimo_ps_dlmumimo_sequences;
  836. /** Num of times su bf sequences are denylisted */
  837. A_UINT32 num_su_txbf_denylisted;
  838. /** pdev uptime in microseconds **/
  839. A_UINT32 pdev_up_time_us_low;
  840. A_UINT32 pdev_up_time_us_high;
  841. } htt_tx_pdev_stats_cmn_tlv;
  842. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  843. /* NOTE: Variable length TLV, use length spec to infer array size */
  844. typedef struct {
  845. htt_tlv_hdr_t tlv_hdr;
  846. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  847. } htt_tx_pdev_stats_urrn_tlv_v;
  848. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  849. /* NOTE: Variable length TLV, use length spec to infer array size */
  850. typedef struct {
  851. htt_tlv_hdr_t tlv_hdr;
  852. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  853. } htt_tx_pdev_stats_flush_tlv_v;
  854. #define HTT_TX_PDEV_STATS_MLO_ABORT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  855. /* NOTE: Variable length TLV, use length spec to infer array size */
  856. typedef struct {
  857. htt_tlv_hdr_t tlv_hdr;
  858. A_UINT32 mlo_abort_cnt[]; /* HTT_TX_PDEV_MAX_MLO_ABORT_REASON_STATS */
  859. } htt_tx_pdev_stats_mlo_abort_tlv_v;
  860. #define HTT_TX_PDEV_STATS_MLO_TXOP_ABORT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  861. /* NOTE: Variable length TLV, use length spec to infer array size */
  862. typedef struct {
  863. htt_tlv_hdr_t tlv_hdr;
  864. A_UINT32 mlo_txop_abort_cnt[]; /* HTT_TX_PDEV_MAX_MLO_ABORT_REASON_STATS */
  865. } htt_tx_pdev_stats_mlo_txop_abort_tlv_v;
  866. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  867. /* NOTE: Variable length TLV, use length spec to infer array size */
  868. typedef struct {
  869. htt_tlv_hdr_t tlv_hdr;
  870. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  871. } htt_tx_pdev_stats_sifs_tlv_v;
  872. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  873. /* NOTE: Variable length TLV, use length spec to infer array size */
  874. typedef struct {
  875. htt_tlv_hdr_t tlv_hdr;
  876. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  877. } htt_tx_pdev_stats_phy_err_tlv_v;
  878. /*
  879. * Each array in the below struct has 16 elements, to cover the 16 possible
  880. * values for the CW and AIFS parameters. Each element within the array
  881. * stores the counter indicating how many transmissions have occurred with
  882. * that particular value for the MU EDCA parameter in question.
  883. */
  884. #define HTT_STATS_MUEDCA_VALUE_MAX 16
  885. typedef struct { /* DEPRECATED */
  886. htt_tlv_hdr_t tlv_hdr;
  887. A_UINT32 aifs[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  888. A_UINT32 cw_min[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  889. A_UINT32 cw_max[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  890. } htt_tx_pdev_muedca_params_stats_tlv_v;
  891. typedef struct {
  892. htt_tlv_hdr_t tlv_hdr;
  893. A_UINT32 relaxed_mu_edca[HTT_NUM_AC_WMM];
  894. A_UINT32 mumimo_aggressive_mu_edca[HTT_NUM_AC_WMM];
  895. A_UINT32 mumimo_relaxed_mu_edca[HTT_NUM_AC_WMM];
  896. A_UINT32 muofdma_aggressive_mu_edca[HTT_NUM_AC_WMM];
  897. A_UINT32 muofdma_relaxed_mu_edca[HTT_NUM_AC_WMM];
  898. A_UINT32 latency_mu_edca[HTT_NUM_AC_WMM];
  899. A_UINT32 psd_boost_mu_edca[HTT_NUM_AC_WMM];
  900. } htt_tx_pdev_mu_edca_params_stats_tlv_v;
  901. typedef struct {
  902. htt_tlv_hdr_t tlv_hdr;
  903. A_UINT32 ul_mumimo_less_aggressive[HTT_NUM_AC_WMM];
  904. A_UINT32 ul_mumimo_medium_aggressive[HTT_NUM_AC_WMM];
  905. A_UINT32 ul_mumimo_highly_aggressive[HTT_NUM_AC_WMM];
  906. A_UINT32 ul_mumimo_default_relaxed[HTT_NUM_AC_WMM];
  907. A_UINT32 ul_muofdma_less_aggressive[HTT_NUM_AC_WMM];
  908. A_UINT32 ul_muofdma_medium_aggressive[HTT_NUM_AC_WMM];
  909. A_UINT32 ul_muofdma_highly_aggressive[HTT_NUM_AC_WMM];
  910. A_UINT32 ul_muofdma_default_relaxed[HTT_NUM_AC_WMM];
  911. } htt_tx_pdev_ap_edca_params_stats_tlv_v;
  912. #define HTT_TX_PDEV_SIFS_BURST_HIST_STATS 10
  913. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  914. /* NOTE: Variable length TLV, use length spec to infer array size */
  915. typedef struct {
  916. htt_tlv_hdr_t tlv_hdr;
  917. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  918. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  919. typedef struct {
  920. htt_tlv_hdr_t tlv_hdr;
  921. A_UINT32 num_data_ppdus_legacy_su;
  922. A_UINT32 num_data_ppdus_ac_su;
  923. A_UINT32 num_data_ppdus_ax_su;
  924. A_UINT32 num_data_ppdus_ac_su_txbf;
  925. A_UINT32 num_data_ppdus_ax_su_txbf;
  926. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  927. typedef enum {
  928. HTT_TX_WAL_ISR_SCHED_SUCCESS,
  929. HTT_TX_WAL_ISR_SCHED_FILTER,
  930. HTT_TX_WAL_ISR_SCHED_RESP_TIMEOUT,
  931. HTT_TX_WAL_ISR_SCHED_RATES_EXHAUSTED,
  932. HTT_TX_WAL_ISR_SCHED_DATA_EXHAUSTED,
  933. HTT_TX_WAL_ISR_SCHED_SEQ_ABORT,
  934. HTT_TX_WAL_ISR_SCHED_NOTIFY_FRAME_ENCOUNTERED,
  935. HTT_TX_WAL_ISR_SCHED_COMPLETION,
  936. HTT_TX_WAL_ISR_SCHED_IN_PROGRESS,
  937. } htt_tx_wal_tx_isr_sched_status;
  938. /* [0]- nr4 , [1]- nr8 */
  939. #define HTT_STATS_NUM_NR_BINS 2
  940. /* Termination status stated in htt_tx_wal_tx_isr_sched_status */
  941. #define HTT_STATS_MAX_NUM_SCHED_STATUS 9
  942. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST 10
  943. #define HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS \
  944. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_SCHED_STATUS)
  945. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS \
  946. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST)
  947. typedef enum {
  948. HTT_STATS_HWMODE_AC = 0,
  949. HTT_STATS_HWMODE_AX = 1,
  950. HTT_STATS_HWMODE_BE = 2,
  951. } htt_stats_hw_mode;
  952. typedef struct {
  953. htt_tlv_hdr_t tlv_hdr;
  954. A_UINT32 hw_mode; /* HTT_STATS_HWMODE_xx */
  955. A_UINT32 mu_mimo_num_seq_term_status[HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS];
  956. A_UINT32 mu_mimo_num_ppdu_completed_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  957. A_UINT32 mu_mimo_num_seq_posted[HTT_STATS_NUM_NR_BINS];
  958. A_UINT32 mu_mimo_num_ppdu_posted_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  959. } htt_pdev_mu_ppdu_dist_tlv_v;
  960. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  961. /* NOTE: Variable length TLV, use length spec to infer array size .
  962. *
  963. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  964. * The tries here is the count of the MPDUS within a PPDU that the
  965. * HW had attempted to transmit on air, for the HWSCH Schedule
  966. * command submitted by FW.It is not the retry attempts.
  967. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  968. * 10 bins in this histogram. They are defined in FW using the
  969. * following macros
  970. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  971. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  972. *
  973. */
  974. typedef struct {
  975. htt_tlv_hdr_t tlv_hdr;
  976. A_UINT32 hist_bin_size;
  977. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  978. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  979. typedef struct {
  980. htt_tlv_hdr_t tlv_hdr;
  981. /* Num MGMT MPDU transmitted by the target */
  982. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  983. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  984. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  985. * TLV_TAGS:
  986. * - HTT_STATS_TX_PDEV_CMN_TAG
  987. * - HTT_STATS_TX_PDEV_URRN_TAG
  988. * - HTT_STATS_TX_PDEV_SIFS_TAG
  989. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  990. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  991. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  992. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  993. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  994. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  995. * - HTT_STATS_MU_PPDU_DIST_TAG
  996. */
  997. /* NOTE:
  998. * This structure is for documentation, and cannot be safely used directly.
  999. * Instead, use the constituent TLV structures to fill/parse.
  1000. */
  1001. typedef struct _htt_tx_pdev_stats {
  1002. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  1003. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  1004. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  1005. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  1006. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  1007. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  1008. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  1009. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  1010. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  1011. htt_pdev_mu_ppdu_dist_tlv_v mu_ppdu_dist_tlv;
  1012. } htt_tx_pdev_stats_t;
  1013. /* == SOC ERROR STATS == */
  1014. /* =============== PDEV ERROR STATS ============== */
  1015. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  1016. typedef struct {
  1017. htt_tlv_hdr_t tlv_hdr;
  1018. /* Stored as little endian */
  1019. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  1020. A_UINT32 mask;
  1021. A_UINT32 count;
  1022. } htt_hw_stats_intr_misc_tlv;
  1023. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  1024. typedef struct {
  1025. htt_tlv_hdr_t tlv_hdr;
  1026. /* Stored as little endian */
  1027. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  1028. A_UINT32 count;
  1029. } htt_hw_stats_wd_timeout_tlv;
  1030. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  1031. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  1032. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  1033. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  1034. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  1035. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  1036. do { \
  1037. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  1038. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  1039. } while (0)
  1040. typedef struct {
  1041. htt_tlv_hdr_t tlv_hdr;
  1042. /* BIT [ 7 : 0] :- mac_id
  1043. * BIT [31 : 8] :- reserved
  1044. */
  1045. A_UINT32 mac_id__word;
  1046. A_UINT32 tx_abort;
  1047. A_UINT32 tx_abort_fail_count;
  1048. A_UINT32 rx_abort;
  1049. A_UINT32 rx_abort_fail_count;
  1050. A_UINT32 warm_reset;
  1051. A_UINT32 cold_reset;
  1052. A_UINT32 tx_flush;
  1053. A_UINT32 tx_glb_reset;
  1054. A_UINT32 tx_txq_reset;
  1055. A_UINT32 rx_timeout_reset;
  1056. A_UINT32 mac_cold_reset_restore_cal;
  1057. A_UINT32 mac_cold_reset;
  1058. A_UINT32 mac_warm_reset;
  1059. A_UINT32 mac_only_reset;
  1060. A_UINT32 phy_warm_reset;
  1061. A_UINT32 phy_warm_reset_ucode_trig;
  1062. A_UINT32 mac_warm_reset_restore_cal;
  1063. A_UINT32 mac_sfm_reset;
  1064. A_UINT32 phy_warm_reset_m3_ssr;
  1065. A_UINT32 phy_warm_reset_reason_phy_m3;
  1066. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  1067. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  1068. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  1069. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  1070. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  1071. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  1072. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  1073. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  1074. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  1075. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  1076. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  1077. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  1078. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  1079. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  1080. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  1081. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  1082. A_UINT32 fw_rx_rings_reset;
  1083. /**
  1084. * Num of iterations rx leak prevention successfully done.
  1085. */
  1086. A_UINT32 rx_dest_drain_rx_descs_leak_prevention_done;
  1087. /**
  1088. * Num of rx descs successfully saved by rx leak prevention.
  1089. */
  1090. A_UINT32 rx_dest_drain_rx_descs_saved_cnt;
  1091. /*
  1092. * Stats to debug reason Rx leak prevention
  1093. * was not required to be kicked in.
  1094. */
  1095. A_UINT32 rx_dest_drain_rxdma2reo_leak_detected;
  1096. A_UINT32 rx_dest_drain_rxdma2fw_leak_detected;
  1097. A_UINT32 rx_dest_drain_rxdma2wbm_leak_detected;
  1098. A_UINT32 rx_dest_drain_rxdma1_2sw_leak_detected;
  1099. A_UINT32 rx_dest_drain_rx_drain_ok_mac_idle;
  1100. A_UINT32 rx_dest_drain_ok_mac_not_idle;
  1101. A_UINT32 rx_dest_drain_prerequisite_invld;
  1102. A_UINT32 rx_dest_drain_skip_for_non_lmac_reset;
  1103. A_UINT32 rx_dest_drain_hw_fifo_not_empty_post_drain_wait;
  1104. } htt_hw_stats_pdev_errs_tlv;
  1105. typedef struct {
  1106. htt_tlv_hdr_t tlv_hdr;
  1107. /* BIT [ 7 : 0] :- mac_id
  1108. * BIT [31 : 8] :- reserved
  1109. */
  1110. A_UINT32 mac_id__word;
  1111. A_UINT32 last_unpause_ppdu_id;
  1112. A_UINT32 hwsch_unpause_wait_tqm_write;
  1113. A_UINT32 hwsch_dummy_tlv_skipped;
  1114. A_UINT32 hwsch_misaligned_offset_received;
  1115. A_UINT32 hwsch_reset_count;
  1116. A_UINT32 hwsch_dev_reset_war;
  1117. A_UINT32 hwsch_delayed_pause;
  1118. A_UINT32 hwsch_long_delayed_pause;
  1119. A_UINT32 sch_rx_ppdu_no_response;
  1120. A_UINT32 sch_selfgen_response;
  1121. A_UINT32 sch_rx_sifs_resp_trigger;
  1122. } htt_hw_stats_whal_tx_tlv;
  1123. typedef struct {
  1124. htt_tlv_hdr_t tlv_hdr;
  1125. /**
  1126. * BIT [ 7 : 0] :- mac_id
  1127. * BIT [31 : 8] :- reserved
  1128. */
  1129. union {
  1130. struct {
  1131. A_UINT32 mac_id: 8,
  1132. reserved: 24;
  1133. };
  1134. A_UINT32 mac_id__word;
  1135. };
  1136. /**
  1137. * hw_wars is a variable-length array, with each element counting
  1138. * the number of occurrences of the corresponding type of HW WAR.
  1139. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  1140. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  1141. * The target has an internal HW WAR mapping that it uses to keep
  1142. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  1143. */
  1144. A_UINT32 hw_wars[1/*or more*/];
  1145. } htt_hw_war_stats_tlv;
  1146. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  1147. * TLV_TAGS:
  1148. * - HTT_STATS_HW_PDEV_ERRS_TAG
  1149. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  1150. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  1151. * - HTT_STATS_WHAL_TX_TAG
  1152. * - HTT_STATS_HW_WAR_TAG
  1153. */
  1154. /* NOTE:
  1155. * This structure is for documentation, and cannot be safely used directly.
  1156. * Instead, use the constituent TLV structures to fill/parse.
  1157. */
  1158. typedef struct _htt_pdev_err_stats {
  1159. htt_hw_stats_pdev_errs_tlv pdev_errs;
  1160. htt_hw_stats_intr_misc_tlv misc_stats[1];
  1161. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  1162. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  1163. htt_hw_war_stats_tlv hw_war;
  1164. } htt_hw_err_stats_t;
  1165. /* ============ PEER STATS ============ */
  1166. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  1167. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  1168. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  1169. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  1170. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  1171. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  1172. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  1173. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  1174. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  1175. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  1176. do { \
  1177. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  1178. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  1179. } while (0)
  1180. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  1181. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  1182. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  1183. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  1184. do { \
  1185. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  1186. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  1187. } while (0)
  1188. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  1189. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  1190. HTT_MSDU_FLOW_STATS_DROP_S)
  1191. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  1192. do { \
  1193. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  1194. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  1195. } while (0)
  1196. typedef struct _htt_msdu_flow_stats_tlv {
  1197. htt_tlv_hdr_t tlv_hdr;
  1198. A_UINT32 last_update_timestamp;
  1199. A_UINT32 last_add_timestamp;
  1200. A_UINT32 last_remove_timestamp;
  1201. A_UINT32 total_processed_msdu_count;
  1202. A_UINT32 cur_msdu_count_in_flowq;
  1203. /** This will help to find which peer_id is stuck state */
  1204. A_UINT32 sw_peer_id;
  1205. /**
  1206. * BIT [15 : 0] :- tx_flow_number
  1207. * BIT [19 : 16] :- tid_num
  1208. * BIT [20 : 20] :- drop_rule
  1209. * BIT [31 : 21] :- reserved
  1210. */
  1211. A_UINT32 tx_flow_no__tid_num__drop_rule;
  1212. A_UINT32 last_cycle_enqueue_count;
  1213. A_UINT32 last_cycle_dequeue_count;
  1214. A_UINT32 last_cycle_drop_count;
  1215. /**
  1216. * BIT [15 : 0] :- current_drop_th
  1217. * BIT [31 : 16] :- reserved
  1218. */
  1219. A_UINT32 current_drop_th;
  1220. } htt_msdu_flow_stats_tlv;
  1221. #define MAX_HTT_TID_NAME 8
  1222. /* DWORD sw_peer_id__tid_num */
  1223. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1224. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  1225. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  1226. #define HTT_TX_TID_STATS_TID_NUM_S 16
  1227. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  1228. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  1229. HTT_TX_TID_STATS_SW_PEER_ID_S)
  1230. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1231. do { \
  1232. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  1233. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  1234. } while (0)
  1235. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  1236. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  1237. HTT_TX_TID_STATS_TID_NUM_S)
  1238. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  1239. do { \
  1240. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  1241. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  1242. } while (0)
  1243. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  1244. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  1245. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  1246. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  1247. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  1248. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  1249. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  1250. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  1251. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  1252. do { \
  1253. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  1254. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  1255. } while (0)
  1256. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  1257. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  1258. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  1259. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  1260. do { \
  1261. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  1262. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  1263. } while (0)
  1264. /* Tidq stats */
  1265. typedef struct _htt_tx_tid_stats_tlv {
  1266. htt_tlv_hdr_t tlv_hdr;
  1267. /** Stored as little endian */
  1268. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1269. /**
  1270. * BIT [15 : 0] :- sw_peer_id
  1271. * BIT [31 : 16] :- tid_num
  1272. */
  1273. A_UINT32 sw_peer_id__tid_num;
  1274. /**
  1275. * BIT [ 7 : 0] :- num_sched_pending
  1276. * BIT [15 : 8] :- num_ppdu_in_hwq
  1277. * BIT [31 : 16] :- reserved
  1278. */
  1279. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1280. A_UINT32 tid_flags;
  1281. /** per tid # of hw_queued ppdu */
  1282. A_UINT32 hw_queued;
  1283. /** number of per tid successful PPDU */
  1284. A_UINT32 hw_reaped;
  1285. /** per tid Num MPDUs filtered by HW */
  1286. A_UINT32 mpdus_hw_filter;
  1287. A_UINT32 qdepth_bytes;
  1288. A_UINT32 qdepth_num_msdu;
  1289. A_UINT32 qdepth_num_mpdu;
  1290. A_UINT32 last_scheduled_tsmp;
  1291. A_UINT32 pause_module_id;
  1292. A_UINT32 block_module_id;
  1293. /** tid tx airtime in sec */
  1294. A_UINT32 tid_tx_airtime;
  1295. } htt_tx_tid_stats_tlv;
  1296. /* Tidq stats */
  1297. typedef struct _htt_tx_tid_stats_v1_tlv {
  1298. htt_tlv_hdr_t tlv_hdr;
  1299. /** Stored as little endian */
  1300. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1301. /**
  1302. * BIT [15 : 0] :- sw_peer_id
  1303. * BIT [31 : 16] :- tid_num
  1304. */
  1305. A_UINT32 sw_peer_id__tid_num;
  1306. /**
  1307. * BIT [ 7 : 0] :- num_sched_pending
  1308. * BIT [15 : 8] :- num_ppdu_in_hwq
  1309. * BIT [31 : 16] :- reserved
  1310. */
  1311. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1312. A_UINT32 tid_flags;
  1313. /** Max qdepth in bytes reached by this tid */
  1314. A_UINT32 max_qdepth_bytes;
  1315. /** number of msdus qdepth reached max */
  1316. A_UINT32 max_qdepth_n_msdus;
  1317. A_UINT32 rsvd;
  1318. A_UINT32 qdepth_bytes;
  1319. A_UINT32 qdepth_num_msdu;
  1320. A_UINT32 qdepth_num_mpdu;
  1321. A_UINT32 last_scheduled_tsmp;
  1322. A_UINT32 pause_module_id;
  1323. A_UINT32 block_module_id;
  1324. /** tid tx airtime in sec */
  1325. A_UINT32 tid_tx_airtime;
  1326. A_UINT32 allow_n_flags;
  1327. /**
  1328. * BIT [15 : 0] :- sendn_frms_allowed
  1329. * BIT [31 : 16] :- reserved
  1330. */
  1331. A_UINT32 sendn_frms_allowed;
  1332. /*
  1333. * tid_ext_flags, tid_ext2_flags, and tid_flush_reason are opaque fields
  1334. * that cannot be interpreted by the host.
  1335. * They are only for off-line debug.
  1336. */
  1337. A_UINT32 tid_ext_flags;
  1338. A_UINT32 tid_ext2_flags;
  1339. A_UINT32 tid_flush_reason;
  1340. A_UINT32 mlo_flush_tqm_status_pending_low;
  1341. A_UINT32 mlo_flush_tqm_status_pending_high;
  1342. A_UINT32 mlo_flush_partner_info_low;
  1343. A_UINT32 mlo_flush_partner_info_high;
  1344. A_UINT32 mlo_flush_initator_info_low;
  1345. A_UINT32 mlo_flush_initator_info_high;
  1346. /*
  1347. * head_msdu_tqm_timestamp_us:
  1348. * MSDU enqueue timestamp (TQM reference timestamp) for the MSDU
  1349. * at the head of the MPDU queue
  1350. * head_msdu_tqm_latency_us:
  1351. * The age of the MSDU that is at the head of the MPDU queue,
  1352. * i.e. the delta between the current TQM time and the MSDU's
  1353. * enqueue timestamp.
  1354. */
  1355. A_UINT32 head_msdu_tqm_timestamp_us;
  1356. A_UINT32 head_msdu_tqm_latency_us;
  1357. } htt_tx_tid_stats_v1_tlv;
  1358. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1359. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1360. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1361. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1362. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1363. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1364. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1365. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1366. do { \
  1367. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1368. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1369. } while (0)
  1370. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1371. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1372. HTT_RX_TID_STATS_TID_NUM_S)
  1373. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1374. do { \
  1375. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1376. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1377. } while (0)
  1378. typedef struct _htt_rx_tid_stats_tlv {
  1379. htt_tlv_hdr_t tlv_hdr;
  1380. /**
  1381. * BIT [15 : 0] : sw_peer_id
  1382. * BIT [31 : 16] : tid_num
  1383. */
  1384. A_UINT32 sw_peer_id__tid_num;
  1385. /** Stored as little endian */
  1386. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1387. /**
  1388. * dup_in_reorder not collected per tid for now,
  1389. * as there is no wal_peer back ptr in data rx peer.
  1390. */
  1391. A_UINT32 dup_in_reorder;
  1392. A_UINT32 dup_past_outside_window;
  1393. A_UINT32 dup_past_within_window;
  1394. /** Number of per tid MSDUs with flag of decrypt_err */
  1395. A_UINT32 rxdesc_err_decrypt;
  1396. /** tid rx airtime in sec */
  1397. A_UINT32 tid_rx_airtime;
  1398. } htt_rx_tid_stats_tlv;
  1399. #define HTT_MAX_COUNTER_NAME 8
  1400. typedef struct {
  1401. htt_tlv_hdr_t tlv_hdr;
  1402. /** Stored as little endian */
  1403. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1404. A_UINT32 count;
  1405. } htt_counter_tlv;
  1406. typedef struct {
  1407. htt_tlv_hdr_t tlv_hdr;
  1408. /** Number of rx PPDU */
  1409. A_UINT32 ppdu_cnt;
  1410. /** Number of rx MPDU */
  1411. A_UINT32 mpdu_cnt;
  1412. /** Number of rx MSDU */
  1413. A_UINT32 msdu_cnt;
  1414. /** pause bitmap */
  1415. A_UINT32 pause_bitmap;
  1416. /** block bitmap */
  1417. A_UINT32 block_bitmap;
  1418. /** current timestamp */
  1419. A_UINT32 current_timestamp;
  1420. /** Peer cumulative tx airtime in sec */
  1421. A_UINT32 peer_tx_airtime;
  1422. /** Peer cumulative rx airtime in sec */
  1423. A_UINT32 peer_rx_airtime;
  1424. /** Peer current rssi in dBm */
  1425. A_INT32 rssi;
  1426. /** Total enqueued, dequeued and dropped MSDU's for peer */
  1427. A_UINT32 peer_enqueued_count_low;
  1428. A_UINT32 peer_enqueued_count_high;
  1429. A_UINT32 peer_dequeued_count_low;
  1430. A_UINT32 peer_dequeued_count_high;
  1431. A_UINT32 peer_dropped_count_low;
  1432. A_UINT32 peer_dropped_count_high;
  1433. /** Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1434. A_UINT32 ppdu_transmitted_bytes_low;
  1435. A_UINT32 ppdu_transmitted_bytes_high;
  1436. A_UINT32 peer_ttl_removed_count;
  1437. /**
  1438. * inactive_time
  1439. * Running duration of the time since last tx/rx activity by this peer,
  1440. * units = seconds.
  1441. * If the peer is currently active, this inactive_time will be 0x0.
  1442. */
  1443. A_UINT32 inactive_time;
  1444. /** Number of MPDUs dropped after max retries */
  1445. A_UINT32 remove_mpdus_max_retries;
  1446. } htt_peer_stats_cmn_tlv;
  1447. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_BYTES 32
  1448. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_DWORD 8
  1449. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_M 0x00000001
  1450. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_S 0
  1451. #define HTT_PEER_DETAILS_ML_PEER_ID_M 0x00001ffe
  1452. #define HTT_PEER_DETAILS_ML_PEER_ID_S 1
  1453. #define HTT_PEER_DETAILS_LINK_IDX_M 0x001fe000
  1454. #define HTT_PEER_DETAILS_LINK_IDX_S 13
  1455. #define HTT_PEER_DETAILS_SET(word, httsym, val) \
  1456. do { \
  1457. HTT_CHECK_SET_VAL(HTT_PEER_DETAILS_ ## httsym, val); \
  1458. (word) |= ((val) << HTT_PEER_DETAILS_ ## httsym ## _S); \
  1459. } while(0)
  1460. #define HTT_PEER_DETAILS_GET(word, httsym) \
  1461. (((word) & HTT_PEER_DETAILS_ ## httsym ## _M) >> HTT_PEER_DETAILS_ ## httsym ## _S)
  1462. typedef struct {
  1463. htt_tlv_hdr_t tlv_hdr;
  1464. /** This enum type of HTT_PEER_TYPE */
  1465. A_UINT32 peer_type;
  1466. A_UINT32 sw_peer_id;
  1467. /**
  1468. * BIT [7 : 0] :- vdev_id
  1469. * BIT [15 : 8] :- pdev_id
  1470. * BIT [31 : 16] :- ast_indx
  1471. */
  1472. A_UINT32 vdev_pdev_ast_idx;
  1473. htt_mac_addr mac_addr;
  1474. A_UINT32 peer_flags;
  1475. A_UINT32 qpeer_flags;
  1476. /* Dword 8 */
  1477. A_UINT32 ml_peer_id_valid : 1, /* [0:0] */
  1478. ml_peer_id : 12, /* [12:1] */
  1479. link_idx : 8, /* [20:13] */
  1480. rsvd : 11; /* [31:21] */
  1481. } htt_peer_details_tlv;
  1482. typedef struct {
  1483. htt_tlv_hdr_t tlv_hdr;
  1484. A_UINT32 sw_peer_id;
  1485. A_UINT32 ast_index;
  1486. htt_mac_addr mac_addr;
  1487. A_UINT32
  1488. pdev_id : 2,
  1489. vdev_id : 8,
  1490. next_hop : 1,
  1491. mcast : 1,
  1492. monitor_direct : 1,
  1493. mesh_sta : 1,
  1494. mec : 1,
  1495. intra_bss : 1,
  1496. chip_id : 2,
  1497. ml_peer_id : 13,
  1498. on_chip : 1;
  1499. A_UINT32
  1500. tx_monitor_override_sta : 1,
  1501. rx_monitor_override_sta : 1,
  1502. reserved1 : 30;
  1503. } htt_ast_entry_tlv;
  1504. typedef enum {
  1505. HTT_STATS_DIRECTION_TX,
  1506. HTT_STATS_DIRECTION_RX,
  1507. } HTT_STATS_DIRECTION;
  1508. typedef enum {
  1509. HTT_STATS_PPDU_TYPE_MODE_SU,
  1510. HTT_STATS_PPDU_TYPE_DL_MU_MIMO,
  1511. HTT_STATS_PPDU_TYPE_UL_MU_MIMO,
  1512. HTT_STATS_PPDU_TYPE_DL_MU_OFDMA,
  1513. HTT_STATS_PPDU_TYPE_UL_MU_OFDMA,
  1514. } HTT_STATS_PPDU_TYPE;
  1515. typedef enum {
  1516. HTT_STATS_PREAM_OFDM,
  1517. HTT_STATS_PREAM_CCK,
  1518. HTT_STATS_PREAM_HT,
  1519. HTT_STATS_PREAM_VHT,
  1520. HTT_STATS_PREAM_HE,
  1521. HTT_STATS_PREAM_EHT,
  1522. HTT_STATS_PREAM_RSVD1,
  1523. HTT_STATS_PREAM_COUNT,
  1524. } HTT_STATS_PREAM_TYPE;
  1525. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1526. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1527. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1528. * GI Index 0: WHAL_GI_800
  1529. * GI Index 1: WHAL_GI_400
  1530. * GI Index 2: WHAL_GI_1600
  1531. * GI Index 3: WHAL_GI_3200
  1532. */
  1533. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1534. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1535. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1536. * bw index 0: rssi_pri20_chain0
  1537. * bw index 1: rssi_ext20_chain0
  1538. * bw index 2: rssi_ext40_low20_chain0
  1539. * bw index 3: rssi_ext40_high20_chain0
  1540. */
  1541. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1542. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1543. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1544. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1545. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1546. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1547. */
  1548. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1549. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1550. /* HTT_RX STATS_NUM_BW_EXT_2_COUNTERS:
  1551. * bw index 8 (bw ext_2 index 0): rssi_ext160_0_chainX
  1552. * bw index 9 (bw ext_2 index 1): rssi_ext160_1_chainX
  1553. * bw index 10 (bw ext_2 index 2): rssi_ext160_2_chainX
  1554. * bw index 11 (bw ext_2 index 3): rssi_ext160_3_chainX
  1555. * bw index 12 (bw ext_2 index 4): rssi_ext160_4_chainX
  1556. * bw index 13 (bw ext_2 index 5): rssi_ext160_5_chainX
  1557. * bw index 14 (bw ext_2 index 6): rssi_ext160_6_chainX
  1558. * bw index 15 (bw ext_2 index 7): rssi_ext160_7_chainX
  1559. */
  1560. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS 8
  1561. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1562. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1563. #define HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1564. typedef struct _htt_tx_peer_rate_stats_tlv {
  1565. htt_tlv_hdr_t tlv_hdr;
  1566. /** Number of tx LDPC packets */
  1567. A_UINT32 tx_ldpc;
  1568. /** Number of tx RTS packets */
  1569. A_UINT32 rts_cnt;
  1570. /** RSSI value of last ack packet (units = dB above noise floor) */
  1571. A_UINT32 ack_rssi;
  1572. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1573. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1574. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1575. /**
  1576. * element 0,1, ...7 -> NSS 1,2, ...8
  1577. */
  1578. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1579. /**
  1580. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1581. */
  1582. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1583. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1584. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1585. /**
  1586. * Counters to track number of tx packets in each GI
  1587. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  1588. */
  1589. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1590. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1591. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1592. /** Stats for MCS 12/13 */
  1593. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1594. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1595. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1596. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1597. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1598. A_UINT32 reduced_tx_bw[HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1599. A_UINT32 tx_bw_320mhz;
  1600. } htt_tx_peer_rate_stats_tlv;
  1601. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1602. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1603. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1604. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1605. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1606. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1607. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1608. #define HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1609. typedef struct _htt_rx_peer_rate_stats_tlv {
  1610. htt_tlv_hdr_t tlv_hdr;
  1611. A_UINT32 nsts;
  1612. /** Number of rx LDPC packets */
  1613. A_UINT32 rx_ldpc;
  1614. /** Number of rx RTS packets */
  1615. A_UINT32 rts_cnt;
  1616. /** units = dB above noise floor */
  1617. A_UINT32 rssi_mgmt;
  1618. /** units = dB above noise floor */
  1619. A_UINT32 rssi_data;
  1620. /** units = dB above noise floor */
  1621. A_UINT32 rssi_comb;
  1622. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1623. /**
  1624. * element 0,1, ...7 -> NSS 1,2, ...8
  1625. */
  1626. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1627. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1628. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1629. /**
  1630. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1631. */
  1632. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1633. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1634. /** units = dB above noise floor */
  1635. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1636. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  1637. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1638. A_UINT32 rx_ulofdma_non_data_ppdu; /** PPDU level */
  1639. A_UINT32 rx_ulofdma_data_ppdu; /** PPDU level */
  1640. A_UINT32 rx_ulofdma_mpdu_ok; /** MPDU level */
  1641. A_UINT32 rx_ulofdma_mpdu_fail; /** MPDU level */
  1642. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1643. /* per_chain_rssi_pkt_type:
  1644. * This field shows what type of rx frame the per-chain RSSI was computed
  1645. * on, by recording the frame type and sub-type as bit-fields within this
  1646. * field:
  1647. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1648. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1649. * BIT [31 : 8] :- Reserved
  1650. */
  1651. A_UINT32 per_chain_rssi_pkt_type;
  1652. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1653. /** PPDU level */
  1654. A_UINT32 rx_ulmumimo_non_data_ppdu;
  1655. /** PPDU level */
  1656. A_UINT32 rx_ulmumimo_data_ppdu;
  1657. /** MPDU level */
  1658. A_UINT32 rx_ulmumimo_mpdu_ok;
  1659. /** mpdu level */
  1660. A_UINT32 rx_ulmumimo_mpdu_fail;
  1661. /** units = dB above noise floor */
  1662. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1663. /** Stats for MCS 12/13 */
  1664. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1665. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1666. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1667. A_UINT32 reduced_rx_bw[HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1668. A_INT8 rx_per_chain_rssi_in_dbm_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1669. } htt_rx_peer_rate_stats_tlv;
  1670. typedef enum {
  1671. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1672. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1673. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1674. } htt_peer_stats_req_mode_t;
  1675. typedef enum {
  1676. HTT_PEER_STATS_CMN_TLV = 0,
  1677. HTT_PEER_DETAILS_TLV = 1,
  1678. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1679. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1680. HTT_TX_TID_STATS_TLV = 4,
  1681. HTT_RX_TID_STATS_TLV = 5,
  1682. HTT_MSDU_FLOW_STATS_TLV = 6,
  1683. HTT_PEER_SCHED_STATS_TLV = 7,
  1684. HTT_PEER_AX_OFDMA_STATS_TLV = 8,
  1685. HTT_PEER_BE_OFDMA_STATS_TLV = 9,
  1686. HTT_PEER_STATS_MAX_TLV = 31,
  1687. } htt_peer_stats_tlv_enum;
  1688. typedef struct {
  1689. htt_tlv_hdr_t tlv_hdr;
  1690. A_UINT32 peer_id;
  1691. /** Num of DL schedules for peer */
  1692. A_UINT32 num_sched_dl;
  1693. /** Num od UL schedules for peer */
  1694. A_UINT32 num_sched_ul;
  1695. /** Peer TX time */
  1696. A_UINT32 peer_tx_active_dur_us_low;
  1697. A_UINT32 peer_tx_active_dur_us_high;
  1698. /** Peer RX time */
  1699. A_UINT32 peer_rx_active_dur_us_low;
  1700. A_UINT32 peer_rx_active_dur_us_high;
  1701. A_UINT32 peer_curr_rate_kbps;
  1702. } htt_peer_sched_stats_tlv;
  1703. typedef struct {
  1704. htt_tlv_hdr_t tlv_hdr;
  1705. A_UINT32 peer_id;
  1706. A_UINT32 ax_basic_trig_count;
  1707. A_UINT32 ax_basic_trig_err;
  1708. A_UINT32 ax_bsr_trig_count;
  1709. A_UINT32 ax_bsr_trig_err;
  1710. A_UINT32 ax_mu_bar_trig_count;
  1711. A_UINT32 ax_mu_bar_trig_err;
  1712. A_UINT32 ax_basic_trig_with_per;
  1713. A_UINT32 ax_bsr_trig_with_per;
  1714. A_UINT32 ax_mu_bar_trig_with_per;
  1715. /* is_airtime_large_for_dl_ofdma, is_airtime_large_for_ul_ofdma
  1716. * These fields contain 2 counters each. The first element in each
  1717. * array counts how many times the airtime is short enough to use
  1718. * OFDMA, and the second element in each array counts how many times the
  1719. * airtime is too large to select OFDMA for the PPDUs involving the peer.
  1720. */
  1721. A_UINT32 is_airtime_large_for_dl_ofdma[2];
  1722. A_UINT32 is_airtime_large_for_ul_ofdma[2];
  1723. /* Last updated value of DL and UL queue depths for each peer per AC */
  1724. A_UINT32 last_updated_dl_qdepth[HTT_NUM_AC_WMM];
  1725. A_UINT32 last_updated_ul_qdepth[HTT_NUM_AC_WMM];
  1726. /* Per peer Manual 11ax UL OFDMA trigger and trigger error counts */
  1727. A_UINT32 ax_manual_ulofdma_trig_count;
  1728. A_UINT32 ax_manual_ulofdma_trig_err_count;
  1729. } htt_peer_ax_ofdma_stats_tlv;
  1730. typedef struct {
  1731. htt_tlv_hdr_t tlv_hdr;
  1732. A_UINT32 peer_id;
  1733. /* Per peer Manual 11be UL OFDMA trigger and trigger error counts */
  1734. A_UINT32 be_manual_ulofdma_trig_count;
  1735. A_UINT32 be_manual_ulofdma_trig_err_count;
  1736. } htt_peer_be_ofdma_stats_tlv;
  1737. /* config_param0 */
  1738. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1739. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1740. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1741. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1742. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1743. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1744. do { \
  1745. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1746. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1747. } while (0)
  1748. /* DEPRECATED
  1749. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1750. * as an alias for the corrected macro name.
  1751. * If/when all references to the old name are removed, the definition of
  1752. * the old name will also be removed.
  1753. */
  1754. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1755. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1756. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1757. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1758. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1759. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1760. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1761. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1762. do { \
  1763. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1764. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1765. } while (0)
  1766. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1767. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1768. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1769. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1770. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1771. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1772. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1773. do { \
  1774. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1775. } while (0)
  1776. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1777. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1778. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1779. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1780. do { \
  1781. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1782. } while (0)
  1783. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1784. * TLV_TAGS:
  1785. * - HTT_STATS_PEER_STATS_CMN_TAG
  1786. * - HTT_STATS_PEER_DETAILS_TAG
  1787. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1788. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1789. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1790. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1791. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1792. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1793. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1794. * - HTT_STATS_PEER_AX_OFDMA_STATS_TAG
  1795. */
  1796. /* NOTE:
  1797. * This structure is for documentation, and cannot be safely used directly.
  1798. * Instead, use the constituent TLV structures to fill/parse.
  1799. */
  1800. typedef struct _htt_peer_stats {
  1801. htt_peer_stats_cmn_tlv cmn_tlv;
  1802. htt_peer_details_tlv peer_details;
  1803. /* from g_rate_info_stats */
  1804. htt_tx_peer_rate_stats_tlv tx_rate;
  1805. htt_rx_peer_rate_stats_tlv rx_rate;
  1806. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1807. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1808. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1809. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1810. htt_peer_sched_stats_tlv peer_sched_stats;
  1811. htt_peer_ax_ofdma_stats_tlv ax_ofdma_stats;
  1812. htt_peer_be_ofdma_stats_tlv be_ofdma_stats;
  1813. } htt_peer_stats_t;
  1814. /* =========== ACTIVE PEER LIST ========== */
  1815. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1816. * TLV_TAGS:
  1817. * - HTT_STATS_PEER_DETAILS_TAG
  1818. */
  1819. /* NOTE:
  1820. * This structure is for documentation, and cannot be safely used directly.
  1821. * Instead, use the constituent TLV structures to fill/parse.
  1822. */
  1823. typedef struct {
  1824. htt_peer_details_tlv peer_details[1];
  1825. } htt_active_peer_details_list_t;
  1826. /* =========== MUMIMO HWQ stats =========== */
  1827. /* MU MIMO stats per hwQ */
  1828. typedef struct {
  1829. htt_tlv_hdr_t tlv_hdr;
  1830. /** number of MU MIMO schedules posted to HW */
  1831. A_UINT32 mu_mimo_sch_posted;
  1832. /** number of MU MIMO schedules failed to post */
  1833. A_UINT32 mu_mimo_sch_failed;
  1834. /** number of MU MIMO PPDUs posted to HW */
  1835. A_UINT32 mu_mimo_ppdu_posted;
  1836. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1837. typedef struct {
  1838. htt_tlv_hdr_t tlv_hdr;
  1839. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1840. A_UINT32 mu_mimo_mpdus_queued_usr;
  1841. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1842. A_UINT32 mu_mimo_mpdus_tried_usr;
  1843. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1844. A_UINT32 mu_mimo_mpdus_failed_usr;
  1845. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1846. A_UINT32 mu_mimo_mpdus_requeued_usr;
  1847. /** 11AC DL MU MIMO BA not received, per user */
  1848. A_UINT32 mu_mimo_err_no_ba_usr;
  1849. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  1850. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1851. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  1852. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1853. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1854. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1855. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1856. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1857. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1858. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1859. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1860. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1861. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1862. do { \
  1863. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1864. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1865. } while (0)
  1866. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1867. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1868. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1869. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1870. do { \
  1871. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1872. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1873. } while (0)
  1874. typedef struct {
  1875. htt_tlv_hdr_t tlv_hdr;
  1876. /**
  1877. * BIT [ 7 : 0] :- mac_id
  1878. * BIT [15 : 8] :- hwq_id
  1879. * BIT [31 : 16] :- reserved
  1880. */
  1881. A_UINT32 mac_id__hwq_id__word;
  1882. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1883. /* NOTE:
  1884. * This structure is for documentation, and cannot be safely used directly.
  1885. * Instead, use the constituent TLV structures to fill/parse.
  1886. */
  1887. typedef struct {
  1888. struct _hwq_mu_mimo_stats {
  1889. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1890. /** WAL_TX_STATS_MAX_GROUP_SIZE */
  1891. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1];
  1892. /** WAL_TX_STATS_TX_MAX_NUM_USERS */
  1893. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1];
  1894. } hwq[1];
  1895. } htt_tx_hwq_mu_mimo_stats_t;
  1896. /* == TX HWQ STATS == */
  1897. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1898. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1899. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1900. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1901. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1902. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1903. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1904. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1905. do { \
  1906. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1907. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1908. } while (0)
  1909. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1910. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1911. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1912. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1913. do { \
  1914. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1915. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1916. } while (0)
  1917. typedef struct {
  1918. htt_tlv_hdr_t tlv_hdr;
  1919. /**
  1920. * BIT [ 7 : 0] :- mac_id
  1921. * BIT [15 : 8] :- hwq_id
  1922. * BIT [31 : 16] :- reserved
  1923. */
  1924. A_UINT32 mac_id__hwq_id__word;
  1925. /*--- PPDU level stats */
  1926. /** Number of times ack is failed for the PPDU scheduled on this txQ */
  1927. A_UINT32 xretry;
  1928. /** Number of times sched cmd status reported mpdu underrun */
  1929. A_UINT32 underrun_cnt;
  1930. /** Number of times sched cmd is flushed */
  1931. A_UINT32 flush_cnt;
  1932. /** Number of times sched cmd is filtered */
  1933. A_UINT32 filt_cnt;
  1934. /** Number of times HWSCH uploaded null mpdu bitmap */
  1935. A_UINT32 null_mpdu_bmap;
  1936. /**
  1937. * Number of times user ack or BA TLV is not seen on FES ring
  1938. * where it is expected to be
  1939. */
  1940. A_UINT32 user_ack_failure;
  1941. /** Number of times TQM processed ack TLV received from HWSCH */
  1942. A_UINT32 ack_tlv_proc;
  1943. /** Cache latest processed scheduler ID received from ack BA TLV */
  1944. A_UINT32 sched_id_proc;
  1945. /** Number of times TxPCU reported MPDUs transmitted for a user is zero */
  1946. A_UINT32 null_mpdu_tx_count;
  1947. /**
  1948. * Number of times SW did not see any MPDU info bitmap TLV
  1949. * on FES status ring
  1950. */
  1951. A_UINT32 mpdu_bmap_not_recvd;
  1952. /*--- Selfgen stats per hwQ */
  1953. /** Number of SU/MU BAR frames posted to hwQ */
  1954. A_UINT32 num_bar;
  1955. /** Number of RTS frames posted to hwQ */
  1956. A_UINT32 rts;
  1957. /** Number of cts2self frames posted to hwQ */
  1958. A_UINT32 cts2self;
  1959. /** Number of qos null frames posted to hwQ */
  1960. A_UINT32 qos_null;
  1961. /*--- MPDU level stats */
  1962. /** mpdus tried Tx by HWSCH/TQM */
  1963. A_UINT32 mpdu_tried_cnt;
  1964. /** mpdus queued to HWSCH */
  1965. A_UINT32 mpdu_queued_cnt;
  1966. /** mpdus tried but ack was not received */
  1967. A_UINT32 mpdu_ack_fail_cnt;
  1968. /** This will include sched cmd flush and time based discard */
  1969. A_UINT32 mpdu_filt_cnt;
  1970. /** Number of MPDUs for which ACK was successful but no Tx happened */
  1971. A_UINT32 false_mpdu_ack_count;
  1972. /** Number of times txq timeout happened */
  1973. A_UINT32 txq_timeout;
  1974. } htt_tx_hwq_stats_cmn_tlv;
  1975. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1976. (sizeof(A_UINT32) * (_num_elems)))
  1977. /* NOTE: Variable length TLV, use length spec to infer array size */
  1978. typedef struct {
  1979. htt_tlv_hdr_t tlv_hdr;
  1980. A_UINT32 hist_intvl;
  1981. /** histogram of ppdu post to hwsch - > cmd status received */
  1982. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1983. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1984. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1985. /* NOTE: Variable length TLV, use length spec to infer array size */
  1986. typedef struct {
  1987. htt_tlv_hdr_t tlv_hdr;
  1988. /** Histogram of sched cmd result */
  1989. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1990. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1991. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1992. /* NOTE: Variable length TLV, use length spec to infer array size */
  1993. typedef struct {
  1994. htt_tlv_hdr_t tlv_hdr;
  1995. /** Histogram of various pause conitions */
  1996. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1997. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1998. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1999. /* NOTE: Variable length TLV, use length spec to infer array size */
  2000. typedef struct {
  2001. htt_tlv_hdr_t tlv_hdr;
  2002. /** Histogram of number of user fes result */
  2003. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  2004. } htt_tx_hwq_fes_result_stats_tlv_v;
  2005. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2006. /* NOTE: Variable length TLV, use length spec to infer array size
  2007. *
  2008. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  2009. * The tries here is the count of the MPDUS within a PPDU that the HW
  2010. * had attempted to transmit on air, for the HWSCH Schedule command
  2011. * submitted by FW in this HWQ .It is not the retry attempts. The
  2012. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  2013. * in this histogram.
  2014. * they are defined in FW using the following macros
  2015. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  2016. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  2017. *
  2018. * */
  2019. typedef struct {
  2020. htt_tlv_hdr_t tlv_hdr;
  2021. A_UINT32 hist_bin_size;
  2022. /** Histogram of number of mpdus on tried mpdu */
  2023. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  2024. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  2025. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2026. /* NOTE: Variable length TLV, use length spec to infer array size
  2027. *
  2028. * The txop_used_cnt_hist is the histogram of txop per burst. After
  2029. * completing the burst, we identify the txop used in the burst and
  2030. * incr the corresponding bin.
  2031. * Each bin represents 1ms & we have 10 bins in this histogram.
  2032. * they are defined in FW using the following macros
  2033. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  2034. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  2035. *
  2036. * */
  2037. typedef struct {
  2038. htt_tlv_hdr_t tlv_hdr;
  2039. /** Histogram of txop used cnt */
  2040. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  2041. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  2042. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  2043. * TLV_TAGS:
  2044. * - HTT_STATS_STRING_TAG
  2045. * - HTT_STATS_TX_HWQ_CMN_TAG
  2046. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  2047. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  2048. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  2049. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  2050. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  2051. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  2052. */
  2053. /* NOTE:
  2054. * This structure is for documentation, and cannot be safely used directly.
  2055. * Instead, use the constituent TLV structures to fill/parse.
  2056. * General HWQ stats Mechanism:
  2057. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  2058. * for all the HWQ requested. & the FW send the buffer to host. In the
  2059. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  2060. * HWQ distinctly.
  2061. */
  2062. typedef struct _htt_tx_hwq_stats {
  2063. htt_stats_string_tlv hwq_str_tlv;
  2064. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  2065. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  2066. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  2067. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  2068. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  2069. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  2070. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  2071. } htt_tx_hwq_stats_t;
  2072. /* == TX SELFGEN STATS == */
  2073. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  2074. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  2075. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  2076. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  2077. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  2078. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  2079. do { \
  2080. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  2081. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  2082. } while (0)
  2083. typedef enum {
  2084. HTT_TXERR_NONE,
  2085. HTT_TXERR_RESP, /* response timeout, mismatch,
  2086. * BW mismatch, mimo ctrl mismatch,
  2087. * CRC error.. */
  2088. HTT_TXERR_FILT, /* blocked by tx filtering */
  2089. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  2090. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  2091. HTT_TXERR_RESERVED1,
  2092. HTT_TXERR_RESERVED2,
  2093. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  2094. HTT_TXERR_INVALID = 0xff,
  2095. } htt_tx_err_status_t;
  2096. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  2097. typedef enum {
  2098. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  2099. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  2100. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  2101. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  2102. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  2103. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  2104. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  2105. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  2106. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  2107. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  2108. } htt_tx_selfgen_sch_tsflag_error_stats;
  2109. typedef enum {
  2110. HTT_TX_MUMIMO_GRP_VALID,
  2111. HTT_TX_MUMIMO_GRP_INVALID_NUM_MU_USERS_EXCEEDED_MU_MAX_USERS,
  2112. HTT_TX_MUMIMO_GRP_INVALID_SCHED_ALGO_NOT_MU_COMPATIBLE_GID,
  2113. HTT_TX_MUMIMO_GRP_INVALID_NON_PRIMARY_GRP,
  2114. HTT_TX_MUMIMO_GRP_INVALID_ZERO_CANDIDATES,
  2115. HTT_TX_MUMIMO_GRP_INVALID_MORE_CANDIDATES,
  2116. HTT_TX_MUMIMO_GRP_INVALID_GROUP_SIZE_EXCEED_NSS,
  2117. HTT_TX_MUMIMO_GRP_INVALID_GROUP_INELIGIBLE,
  2118. HTT_TX_MUMIMO_GRP_INVALID,
  2119. HTT_TX_MUMIMO_GRP_INVALID_GROUP_EFF_MU_TPUT_OMBPS,
  2120. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE,
  2121. } htt_tx_mumimo_grp_invalid_reason_code_stats;
  2122. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  2123. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  2124. #define HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS 8
  2125. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  2126. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  2127. #define HTT_STATS_MAX_MUMIMO_GRP_SZ 8
  2128. /*
  2129. * Each bin represents a 300 mbps throughput
  2130. * [0] - 0-300mbps; [1] - 300-600mbps [2] - 600-900mbps; [3] - 900-1200mbps; [4] - 1200-1500mbps
  2131. * [5] - 1500-1800mbps; [6] - 1800-2100mbps; [7] - 2100-2400mbps; [8] - 2400-2700mbps; [9] - >=2700mbps
  2132. */
  2133. #define HTT_STATS_MUMIMO_TPUT_NUM_BINS 10
  2134. #define HTT_STATS_MAX_INVALID_REASON_CODE \
  2135. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE
  2136. /* Reasons stated in htt_tx_mumimo_grp_invalid_reason_code_stats */
  2137. #define HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS \
  2138. (HTT_STATS_MAX_MUMIMO_GRP_SZ * HTT_STATS_MAX_INVALID_REASON_CODE)
  2139. typedef struct {
  2140. htt_tlv_hdr_t tlv_hdr;
  2141. /*
  2142. * BIT [ 7 : 0] :- mac_id
  2143. * BIT [31 : 8] :- reserved
  2144. */
  2145. A_UINT32 mac_id__word;
  2146. /** BAR sent out for SU transmission */
  2147. A_UINT32 su_bar;
  2148. /** SW generated RTS frame sent */
  2149. A_UINT32 rts;
  2150. /** SW generated CTS-to-self frame sent */
  2151. A_UINT32 cts2self;
  2152. /** SW generated QOS NULL frame sent */
  2153. A_UINT32 qos_null;
  2154. /** BAR sent for MU user 1 */
  2155. A_UINT32 delayed_bar_1;
  2156. /** BAR sent for MU user 2 */
  2157. A_UINT32 delayed_bar_2;
  2158. /** BAR sent for MU user 3 */
  2159. A_UINT32 delayed_bar_3;
  2160. /** BAR sent for MU user 4 */
  2161. A_UINT32 delayed_bar_4;
  2162. /** BAR sent for MU user 5 */
  2163. A_UINT32 delayed_bar_5;
  2164. /** BAR sent for MU user 6 */
  2165. A_UINT32 delayed_bar_6;
  2166. /** BAR sent for MU user 7 */
  2167. A_UINT32 delayed_bar_7;
  2168. A_UINT32 bar_with_tqm_head_seq_num;
  2169. A_UINT32 bar_with_tid_seq_num;
  2170. /** SW generated RTS frame queued to the HW */
  2171. A_UINT32 su_sw_rts_queued;
  2172. /** SW generated RTS frame sent over the air */
  2173. A_UINT32 su_sw_rts_tried;
  2174. /** SW generated RTS frame completed with error */
  2175. A_UINT32 su_sw_rts_err;
  2176. /** SW generated RTS frame flushed */
  2177. A_UINT32 su_sw_rts_flushed;
  2178. /** CTS (RTS response) received in different BW */
  2179. A_UINT32 su_sw_rts_rcvd_cts_diff_bw;
  2180. /* START DEPRECATED FIELDS */
  2181. /** 11AX HE MU Combined Freq. BSRP Trigger frame sent over the air */
  2182. A_UINT32 combined_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2183. /** 11AX HE MU Combined Freq. BSRP Trigger completed with error(s) */
  2184. A_UINT32 combined_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2185. /** 11AX HE MU Standalone Freq. BSRP Trigger frame sent over the air */
  2186. A_UINT32 standalone_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2187. /** 11AX HE MU Standalone Freq. BSRP Trigger completed with error(s) */
  2188. A_UINT32 standalone_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2189. /* END DEPRECATED FIELDS */
  2190. } htt_tx_selfgen_cmn_stats_tlv;
  2191. typedef struct {
  2192. htt_tlv_hdr_t tlv_hdr;
  2193. /** 11AC VHT SU NDPA frame sent over the air */
  2194. A_UINT32 ac_su_ndpa;
  2195. /** 11AC VHT SU NDP frame sent over the air */
  2196. A_UINT32 ac_su_ndp;
  2197. /** 11AC VHT MU MIMO NDPA frame sent over the air */
  2198. A_UINT32 ac_mu_mimo_ndpa;
  2199. /** 11AC VHT MU MIMO NDP frame sent over the air */
  2200. A_UINT32 ac_mu_mimo_ndp;
  2201. /** 11AC VHT MU MIMO BR-POLL for user 1 sent over the air */
  2202. A_UINT32 ac_mu_mimo_brpoll_1;
  2203. /** 11AC VHT MU MIMO BR-POLL for user 2 sent over the air */
  2204. A_UINT32 ac_mu_mimo_brpoll_2;
  2205. /** 11AC VHT MU MIMO BR-POLL for user 3 sent over the air */
  2206. A_UINT32 ac_mu_mimo_brpoll_3;
  2207. /** 11AC VHT SU NDPA frame queued to the HW */
  2208. A_UINT32 ac_su_ndpa_queued;
  2209. /** 11AC VHT SU NDP frame queued to the HW */
  2210. A_UINT32 ac_su_ndp_queued;
  2211. /** 11AC VHT MU MIMO NDPA frame queued to the HW */
  2212. A_UINT32 ac_mu_mimo_ndpa_queued;
  2213. /** 11AC VHT MU MIMO NDP frame queued to the HW */
  2214. A_UINT32 ac_mu_mimo_ndp_queued;
  2215. /** 11AC VHT MU MIMO BR-POLL for user 1 frame queued to the HW */
  2216. A_UINT32 ac_mu_mimo_brpoll_1_queued;
  2217. /** 11AC VHT MU MIMO BR-POLL for user 2 frame queued to the HW */
  2218. A_UINT32 ac_mu_mimo_brpoll_2_queued;
  2219. /** 11AC VHT MU MIMO BR-POLL for user 3 frame queued to the HW */
  2220. A_UINT32 ac_mu_mimo_brpoll_3_queued;
  2221. } htt_tx_selfgen_ac_stats_tlv;
  2222. typedef struct {
  2223. htt_tlv_hdr_t tlv_hdr;
  2224. /** 11AX HE SU NDPA frame sent over the air */
  2225. A_UINT32 ax_su_ndpa;
  2226. /** 11AX HE NDP frame sent over the air */
  2227. A_UINT32 ax_su_ndp;
  2228. /** 11AX HE MU MIMO NDPA frame sent over the air */
  2229. A_UINT32 ax_mu_mimo_ndpa;
  2230. /** 11AX HE MU MIMO NDP frame sent over the air */
  2231. A_UINT32 ax_mu_mimo_ndp;
  2232. union {
  2233. struct {
  2234. /* deprecated old names */
  2235. A_UINT32 ax_mu_mimo_brpoll_1;
  2236. A_UINT32 ax_mu_mimo_brpoll_2;
  2237. A_UINT32 ax_mu_mimo_brpoll_3;
  2238. A_UINT32 ax_mu_mimo_brpoll_4;
  2239. A_UINT32 ax_mu_mimo_brpoll_5;
  2240. A_UINT32 ax_mu_mimo_brpoll_6;
  2241. A_UINT32 ax_mu_mimo_brpoll_7;
  2242. };
  2243. /** 11AX HE MU BR-POLL frame for users 1 - 7 sent over the air */
  2244. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2245. };
  2246. /** 11AX HE MU Basic Trigger frame sent over the air */
  2247. A_UINT32 ax_basic_trigger;
  2248. /** 11AX HE MU BSRP Trigger frame sent over the air */
  2249. A_UINT32 ax_bsr_trigger;
  2250. /** 11AX HE MU BAR Trigger frame sent over the air */
  2251. A_UINT32 ax_mu_bar_trigger;
  2252. /** 11AX HE MU RTS Trigger frame sent over the air */
  2253. A_UINT32 ax_mu_rts_trigger;
  2254. /** 11AX HE MU UL-MUMIMO Trigger frame sent over the air */
  2255. A_UINT32 ax_ulmumimo_trigger;
  2256. /** 11AX HE SU NDPA frame queued to the HW */
  2257. A_UINT32 ax_su_ndpa_queued;
  2258. /** 11AX HE SU NDP frame queued to the HW */
  2259. A_UINT32 ax_su_ndp_queued;
  2260. /** 11AX HE MU MIMO NDPA frame queued to the HW */
  2261. A_UINT32 ax_mu_mimo_ndpa_queued;
  2262. /** 11AX HE MU MIMO NDP frame queued to the HW */
  2263. A_UINT32 ax_mu_mimo_ndp_queued;
  2264. /** 11AX HE MU BR-POLL frame for users 1 - 7 queued to the HW */
  2265. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2266. /**
  2267. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7
  2268. * successfully sent over the air
  2269. */
  2270. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2271. /** 11AX HE MU Combined Freq. BSRP Trigger frame sent over the air */
  2272. A_UINT32 combined_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2273. /** 11AX HE MU Combined Freq. BSRP Trigger completed with error(s) */
  2274. A_UINT32 combined_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2275. /** 11AX HE MU Standalone Freq. BSRP Trigger frame sent over the air */
  2276. A_UINT32 standalone_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2277. /** 11AX HE MU Standalone Freq. BSRP Trigger completed with error(s) */
  2278. A_UINT32 standalone_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2279. /** 11AX HE Manual Single-User UL OFDMA Trigger frame sent over the air */
  2280. A_UINT32 manual_ax_su_ulofdma_basic_trigger[HTT_NUM_AC_WMM];
  2281. /** 11AX HE Manual Single-User UL OFDMA Trigger completed with error(s) */
  2282. A_UINT32 manual_ax_su_ulofdma_basic_trigger_err[HTT_NUM_AC_WMM];
  2283. /** 11AX HE Manual Multi-User UL OFDMA Trigger frame sent over the air */
  2284. A_UINT32 manual_ax_mu_ulofdma_basic_trigger[HTT_NUM_AC_WMM];
  2285. /** 11AX HE Manual Multi-User UL OFDMA Trigger completed with error(s) */
  2286. A_UINT32 manual_ax_mu_ulofdma_basic_trigger_err[HTT_NUM_AC_WMM];
  2287. } htt_tx_selfgen_ax_stats_tlv;
  2288. typedef struct {
  2289. htt_tlv_hdr_t tlv_hdr;
  2290. /** 11be EHT SU NDPA frame sent over the air */
  2291. A_UINT32 be_su_ndpa;
  2292. /** 11be EHT NDP frame sent over the air */
  2293. A_UINT32 be_su_ndp;
  2294. /** 11be EHT MU MIMO NDPA frame sent over the air */
  2295. A_UINT32 be_mu_mimo_ndpa;
  2296. /** 11be EHT MU MIMO NDP frame sent over theT air */
  2297. A_UINT32 be_mu_mimo_ndp;
  2298. /** 11be EHT MU BR-POLL frame for users 1 - 7 sent over the air */
  2299. A_UINT32 be_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2300. /** 11be EHT MU Basic Trigger frame sent over the air */
  2301. A_UINT32 be_basic_trigger;
  2302. /** 11be EHT MU BSRP Trigger frame sent over the air */
  2303. A_UINT32 be_bsr_trigger;
  2304. /** 11be EHT MU BAR Trigger frame sent over the air */
  2305. A_UINT32 be_mu_bar_trigger;
  2306. /** 11be EHT MU RTS Trigger frame sent over the air */
  2307. A_UINT32 be_mu_rts_trigger;
  2308. /** 11be EHT MU UL-MUMIMO Trigger frame sent over the air */
  2309. A_UINT32 be_ulmumimo_trigger;
  2310. /** 11be EHT SU NDPA frame queued to the HW */
  2311. A_UINT32 be_su_ndpa_queued;
  2312. /** 11be EHT SU NDP frame queued to the HW */
  2313. A_UINT32 be_su_ndp_queued;
  2314. /** 11be EHT MU MIMO NDPA frame queued to the HW */
  2315. A_UINT32 be_mu_mimo_ndpa_queued;
  2316. /** 11be EHT MU MIMO NDP frame queued to the HW */
  2317. A_UINT32 be_mu_mimo_ndp_queued;
  2318. /** 11be EHT MU BR-POLL frame for users 1 - 7 queued to the HW */
  2319. A_UINT32 be_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2320. /**
  2321. * 11be EHT UL-MUMIMO Trigger frame for users 0 - 7
  2322. * successfully sent over the air
  2323. */
  2324. A_UINT32 be_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2325. /** 11BE EHT MU Combined Freq. BSRP Trigger frame sent over the air */
  2326. A_UINT32 combined_be_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2327. /** 11BE EHT MU Combined Freq. BSRP Trigger completed with error(s) */
  2328. A_UINT32 combined_be_bsr_trigger_err[HTT_NUM_AC_WMM];
  2329. /** 11BE EHT MU Standalone Freq. BSRP Trigger frame sent over the air */
  2330. A_UINT32 standalone_be_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2331. /** 11BE EHT MU Standalone Freq. BSRP Trigger completed with error(s) */
  2332. A_UINT32 standalone_be_bsr_trigger_err[HTT_NUM_AC_WMM];
  2333. /** 11BE EHT Manual Single-User UL OFDMA Trigger frame sent over the air */
  2334. A_UINT32 manual_be_su_ulofdma_basic_trigger[HTT_NUM_AC_WMM];
  2335. /** 11BE EHT Manual Single-User UL OFDMA Trigger completed with error(s) */
  2336. A_UINT32 manual_be_su_ulofdma_basic_trigger_err[HTT_NUM_AC_WMM];
  2337. /** 11BE EHT Manual Multi-User UL OFDMA Trigger frame sent over the air */
  2338. A_UINT32 manual_be_mu_ulofdma_basic_trigger[HTT_NUM_AC_WMM];
  2339. /** 11BE EHT Manual Multi-User UL OFDMA Trigger completed with error(s) */
  2340. A_UINT32 manual_be_mu_ulofdma_basic_trigger_err[HTT_NUM_AC_WMM];
  2341. } htt_tx_selfgen_be_stats_tlv;
  2342. typedef struct { /* DEPRECATED */
  2343. htt_tlv_hdr_t tlv_hdr;
  2344. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2345. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2346. /** 11AX HE OFDMA NDPA frame sent over the air */
  2347. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2348. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2349. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2350. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2351. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2352. } htt_txbf_ofdma_ndpa_stats_tlv;
  2353. typedef struct { /* DEPRECATED */
  2354. htt_tlv_hdr_t tlv_hdr;
  2355. /** 11AX HE OFDMA NDP frame queued to the HW */
  2356. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2357. /** 11AX HE OFDMA NDPA frame sent over the air */
  2358. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2359. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2360. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2361. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2362. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2363. } htt_txbf_ofdma_ndp_stats_tlv;
  2364. typedef struct { /* DEPRECATED */
  2365. htt_tlv_hdr_t tlv_hdr;
  2366. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2367. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2368. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2369. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2370. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2371. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2372. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2373. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2374. /**
  2375. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2376. * completed with error(s)
  2377. */
  2378. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  2379. } htt_txbf_ofdma_brp_stats_tlv;
  2380. typedef struct { /* DEPRECATED */
  2381. htt_tlv_hdr_t tlv_hdr;
  2382. /**
  2383. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2384. * (TXBF + OFDMA)
  2385. */
  2386. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2387. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2388. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2389. /**
  2390. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2391. * to PHY HW during TX
  2392. */
  2393. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2394. /**
  2395. * 11AX HE OFDMA number of users for which sounding was initiated
  2396. * during TX
  2397. */
  2398. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2399. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2400. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2401. } htt_txbf_ofdma_steer_stats_tlv;
  2402. /* Note:
  2403. * This struct htt_tx_pdev_txbf_ofdma_stats_t and all its constituent
  2404. * struct TLVs are deprecated, due to the need for restructuring these
  2405. * stats into a variable length array
  2406. */
  2407. typedef struct { /* DEPRECATED */
  2408. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  2409. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  2410. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  2411. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  2412. } htt_tx_pdev_txbf_ofdma_stats_t;
  2413. typedef struct {
  2414. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2415. A_UINT32 ax_ofdma_ndpa_queued;
  2416. /** 11AX HE OFDMA NDPA frame sent over the air */
  2417. A_UINT32 ax_ofdma_ndpa_tried;
  2418. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2419. A_UINT32 ax_ofdma_ndpa_flushed;
  2420. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2421. A_UINT32 ax_ofdma_ndpa_err;
  2422. } htt_txbf_ofdma_ax_ndpa_stats_elem_t;
  2423. typedef struct {
  2424. htt_tlv_hdr_t tlv_hdr;
  2425. /**
  2426. * This field is populated with the num of elems in the ax_ndpa[]
  2427. * variable length array.
  2428. */
  2429. A_UINT32 num_elems_ax_ndpa_arr;
  2430. /**
  2431. * This field will be filled by target with value of
  2432. * sizeof(htt_txbf_ofdma_ax_ndpa_stats_elem_t).
  2433. * This is for allowing host to infer how much data target has provided,
  2434. * even if it using different version of the struct def than what target
  2435. * had used.
  2436. */
  2437. A_UINT32 arr_elem_size_ax_ndpa;
  2438. htt_txbf_ofdma_ax_ndpa_stats_elem_t ax_ndpa[1]; /* variable length */
  2439. } htt_txbf_ofdma_ax_ndpa_stats_tlv;
  2440. typedef struct {
  2441. /** 11AX HE OFDMA NDP frame queued to the HW */
  2442. A_UINT32 ax_ofdma_ndp_queued;
  2443. /** 11AX HE OFDMA NDPA frame sent over the air */
  2444. A_UINT32 ax_ofdma_ndp_tried;
  2445. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2446. A_UINT32 ax_ofdma_ndp_flushed;
  2447. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2448. A_UINT32 ax_ofdma_ndp_err;
  2449. } htt_txbf_ofdma_ax_ndp_stats_elem_t;
  2450. typedef struct {
  2451. htt_tlv_hdr_t tlv_hdr;
  2452. /**
  2453. * This field is populated with the num of elems in the the ax_ndp[]
  2454. * variable length array.
  2455. */
  2456. A_UINT32 num_elems_ax_ndp_arr;
  2457. /**
  2458. * This field will be filled by target with value of
  2459. * sizeof(htt_txbf_ofdma_ax_ndp_stats_elem_t).
  2460. * This is for allowing host to infer how much data target has provided,
  2461. * even if it using different version of the struct def than what target
  2462. * had used.
  2463. */
  2464. A_UINT32 arr_elem_size_ax_ndp;
  2465. htt_txbf_ofdma_ax_ndp_stats_elem_t ax_ndp[1]; /* variable length */
  2466. } htt_txbf_ofdma_ax_ndp_stats_tlv;
  2467. typedef struct {
  2468. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2469. A_UINT32 ax_ofdma_brpoll_queued;
  2470. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2471. A_UINT32 ax_ofdma_brpoll_tried;
  2472. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2473. A_UINT32 ax_ofdma_brpoll_flushed;
  2474. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2475. A_UINT32 ax_ofdma_brp_err;
  2476. /**
  2477. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2478. * completed with error(s)
  2479. */
  2480. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd;
  2481. } htt_txbf_ofdma_ax_brp_stats_elem_t;
  2482. typedef struct {
  2483. htt_tlv_hdr_t tlv_hdr;
  2484. /**
  2485. * This field is populated with the num of elems in the the ax_brp[]
  2486. * variable length array.
  2487. */
  2488. A_UINT32 num_elems_ax_brp_arr;
  2489. /**
  2490. * This field will be filled by target with value of
  2491. * sizeof(htt_txbf_ofdma_ax_brp_stats_elem_t).
  2492. * This is for allowing host to infer how much data target has provided,
  2493. * even if it using different version of the struct than what target
  2494. * had used.
  2495. */
  2496. A_UINT32 arr_elem_size_ax_brp;
  2497. htt_txbf_ofdma_ax_brp_stats_elem_t ax_brp[1]; /* variable length */
  2498. } htt_txbf_ofdma_ax_brp_stats_tlv;
  2499. typedef struct {
  2500. /**
  2501. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2502. * (TXBF + OFDMA)
  2503. */
  2504. A_UINT32 ax_ofdma_num_ppdu_steer;
  2505. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2506. A_UINT32 ax_ofdma_num_ppdu_ol;
  2507. /**
  2508. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2509. * to PHY HW during TX
  2510. */
  2511. A_UINT32 ax_ofdma_num_usrs_prefetch;
  2512. /**
  2513. * 11AX HE OFDMA number of users for which sounding was initiated
  2514. * during TX
  2515. */
  2516. A_UINT32 ax_ofdma_num_usrs_sound;
  2517. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2518. A_UINT32 ax_ofdma_num_usrs_force_sound;
  2519. } htt_txbf_ofdma_ax_steer_stats_elem_t;
  2520. typedef struct {
  2521. htt_tlv_hdr_t tlv_hdr;
  2522. /**
  2523. * This field is populated with the num of elems in the ax_steer[]
  2524. * variable length array.
  2525. */
  2526. A_UINT32 num_elems_ax_steer_arr;
  2527. /**
  2528. * This field will be filled by target with value of
  2529. * sizeof(htt_txbf_ofdma_ax_steer_stats_elem_t).
  2530. * This is for allowing host to infer how much data target has provided,
  2531. * even if it using different version of the struct than what target
  2532. * had used.
  2533. */
  2534. A_UINT32 arr_elem_size_ax_steer;
  2535. htt_txbf_ofdma_ax_steer_stats_elem_t ax_steer[1]; /* variable length */
  2536. } htt_txbf_ofdma_ax_steer_stats_tlv;
  2537. typedef struct {
  2538. htt_tlv_hdr_t tlv_hdr;
  2539. /* 11AX HE OFDMA MPDUs tried in rbo steering */
  2540. A_UINT32 ax_ofdma_rbo_steer_mpdus_tried;
  2541. /* 11AX HE OFDMA MPDUs failed in rbo steering */
  2542. A_UINT32 ax_ofdma_rbo_steer_mpdus_failed;
  2543. /* 11AX HE OFDMA MPDUs tried in sifs steering */
  2544. A_UINT32 ax_ofdma_sifs_steer_mpdus_tried;
  2545. /* 11AX HE OFDMA MPDUs failed in sifs steering */
  2546. A_UINT32 ax_ofdma_sifs_steer_mpdus_failed;
  2547. } htt_txbf_ofdma_ax_steer_mpdu_stats_tlv;
  2548. typedef struct {
  2549. /** 11BE EHT OFDMA NDPA frame queued to the HW */
  2550. A_UINT32 be_ofdma_ndpa_queued;
  2551. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2552. A_UINT32 be_ofdma_ndpa_tried;
  2553. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2554. A_UINT32 be_ofdma_ndpa_flushed;
  2555. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2556. A_UINT32 be_ofdma_ndpa_err;
  2557. } htt_txbf_ofdma_be_ndpa_stats_elem_t;
  2558. typedef struct {
  2559. htt_tlv_hdr_t tlv_hdr;
  2560. /**
  2561. * This field is populated with the num of elems in the be_ndpa[]
  2562. * variable length array.
  2563. */
  2564. A_UINT32 num_elems_be_ndpa_arr;
  2565. /**
  2566. * This field will be filled by target with value of
  2567. * sizeof(htt_txbf_ofdma_be_ndpa_stats_elem_t).
  2568. * This is for allowing host to infer how much data target has provided,
  2569. * even if it using different version of the struct than what target
  2570. * had used.
  2571. */
  2572. A_UINT32 arr_elem_size_be_ndpa;
  2573. htt_txbf_ofdma_be_ndpa_stats_elem_t be_ndpa[1]; /* variable length */
  2574. } htt_txbf_ofdma_be_ndpa_stats_tlv;
  2575. typedef struct {
  2576. /** 11BE EHT OFDMA NDP frame queued to the HW */
  2577. A_UINT32 be_ofdma_ndp_queued;
  2578. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2579. A_UINT32 be_ofdma_ndp_tried;
  2580. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2581. A_UINT32 be_ofdma_ndp_flushed;
  2582. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2583. A_UINT32 be_ofdma_ndp_err;
  2584. } htt_txbf_ofdma_be_ndp_stats_elem_t;
  2585. typedef struct {
  2586. htt_tlv_hdr_t tlv_hdr;
  2587. /**
  2588. * This field is populated with the num of elems in the be_ndp[]
  2589. * variable length array.
  2590. */
  2591. A_UINT32 num_elems_be_ndp_arr;
  2592. /**
  2593. * This field will be filled by target with value of
  2594. * sizeof(htt_txbf_ofdma_be_ndp_stats_elem_t).
  2595. * This is for allowing host to infer how much data target has provided,
  2596. * even if it using different version of the struct than what target
  2597. * had used.
  2598. */
  2599. A_UINT32 arr_elem_size_be_ndp;
  2600. htt_txbf_ofdma_be_ndp_stats_elem_t be_ndp[1]; /* variable length */
  2601. } htt_txbf_ofdma_be_ndp_stats_tlv;
  2602. typedef struct {
  2603. /** 11BE EHT OFDMA MU BRPOLL frame queued to the HW */
  2604. A_UINT32 be_ofdma_brpoll_queued;
  2605. /** 11BE EHT OFDMA MU BRPOLL frame sent over the air */
  2606. A_UINT32 be_ofdma_brpoll_tried;
  2607. /** 11BE EHT OFDMA MU BRPOLL frame flushed by HW */
  2608. A_UINT32 be_ofdma_brpoll_flushed;
  2609. /** 11BE EHT OFDMA MU BRPOLL frame completed with error(s) */
  2610. A_UINT32 be_ofdma_brp_err;
  2611. /**
  2612. * Number of CBF(s) received when 11BE EHT OFDMA MU BRPOLL frame
  2613. * completed with error(s)
  2614. */
  2615. A_UINT32 be_ofdma_brp_err_num_cbf_rcvd;
  2616. } htt_txbf_ofdma_be_brp_stats_elem_t;
  2617. typedef struct {
  2618. htt_tlv_hdr_t tlv_hdr;
  2619. /**
  2620. * This field is populated with the num of elems in the be_brp[]
  2621. * variable length array.
  2622. */
  2623. A_UINT32 num_elems_be_brp_arr;
  2624. /**
  2625. * This field will be filled by target with value of
  2626. * sizeof(htt_txbf_ofdma_be_brp_stats_elem_t).
  2627. * This is for allowing host to infer how much data target has provided,
  2628. * even if it using different version of the struct than what target
  2629. * had used
  2630. */
  2631. A_UINT32 arr_elem_size_be_brp;
  2632. htt_txbf_ofdma_be_brp_stats_elem_t be_brp[1]; /* variable length */
  2633. } htt_txbf_ofdma_be_brp_stats_tlv;
  2634. typedef struct {
  2635. /**
  2636. * 11BE EHT OFDMA PPDUs that were sent over the air with steering
  2637. * (TXBF + OFDMA)
  2638. */
  2639. A_UINT32 be_ofdma_num_ppdu_steer;
  2640. /** 11BE EHT OFDMA PPDUs that were sent over the air in open loop */
  2641. A_UINT32 be_ofdma_num_ppdu_ol;
  2642. /**
  2643. * 11BE EHT OFDMA number of users for which CBF prefetch was initiated
  2644. * to PHY HW during TX
  2645. */
  2646. A_UINT32 be_ofdma_num_usrs_prefetch;
  2647. /**
  2648. * 11BE EHT OFDMA number of users for which sounding was initiated
  2649. * during TX
  2650. */
  2651. A_UINT32 be_ofdma_num_usrs_sound;
  2652. /**
  2653. * 11BE EHT OFDMA number of users for which sounding was forced during TX
  2654. */
  2655. A_UINT32 be_ofdma_num_usrs_force_sound;
  2656. } htt_txbf_ofdma_be_steer_stats_elem_t;
  2657. typedef struct {
  2658. htt_tlv_hdr_t tlv_hdr;
  2659. /**
  2660. * This field is populated with the num of elems in the be_steer[]
  2661. * variable length array.
  2662. */
  2663. A_UINT32 num_elems_be_steer_arr;
  2664. /**
  2665. * This field will be filled by target with value of
  2666. * sizeof(htt_txbf_ofdma_be_steer_stats_elem_t).
  2667. * This is for allowing host to infer how much data target has provided,
  2668. * even if it using different version of the struct than what target
  2669. * had used.
  2670. */
  2671. A_UINT32 arr_elem_size_be_steer;
  2672. htt_txbf_ofdma_be_steer_stats_elem_t be_steer[1]; /* variable length */
  2673. } htt_txbf_ofdma_be_steer_stats_tlv;
  2674. typedef struct {
  2675. htt_tlv_hdr_t tlv_hdr;
  2676. /* 11BE EHT OFDMA MPDUs tried in rbo steering */
  2677. A_UINT32 be_ofdma_rbo_steer_mpdus_tried;
  2678. /* 11BE EHT OFDMA MPDUs failed in rbo steering */
  2679. A_UINT32 be_ofdma_rbo_steer_mpdus_failed;
  2680. /* 11BE EHT OFDMA MPDUs tried in sifs steering */
  2681. A_UINT32 be_ofdma_sifs_steer_mpdus_tried;
  2682. /* 11BE EHT OFDMA MPDUs failed in sifs steering */
  2683. A_UINT32 be_ofdma_sifs_steer_mpdus_failed;
  2684. } htt_txbf_ofdma_be_steer_mpdu_stats_tlv;
  2685. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  2686. * TLV_TAGS:
  2687. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  2688. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  2689. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  2690. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  2691. * - HTT_STATS_TXBF_OFDMA_AX_STEER_MPDU_STATS_TAG
  2692. * - HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG
  2693. * - HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG
  2694. * - HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG
  2695. * - HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG
  2696. * - HTT_STATS_TXBF_OFDMA_BE_STEER_MPDU_STATS_TAG
  2697. */
  2698. typedef struct {
  2699. htt_tlv_hdr_t tlv_hdr;
  2700. /** 11AC VHT SU NDP frame completed with error(s) */
  2701. A_UINT32 ac_su_ndp_err;
  2702. /** 11AC VHT SU NDPA frame completed with error(s) */
  2703. A_UINT32 ac_su_ndpa_err;
  2704. /** 11AC VHT MU MIMO NDPA frame completed with error(s) */
  2705. A_UINT32 ac_mu_mimo_ndpa_err;
  2706. /** 11AC VHT MU MIMO NDP frame completed with error(s) */
  2707. A_UINT32 ac_mu_mimo_ndp_err;
  2708. /** 11AC VHT MU MIMO BRPOLL for user 1 frame completed with error(s) */
  2709. A_UINT32 ac_mu_mimo_brp1_err;
  2710. /** 11AC VHT MU MIMO BRPOLL for user 2 frame completed with error(s) */
  2711. A_UINT32 ac_mu_mimo_brp2_err;
  2712. /** 11AC VHT MU MIMO BRPOLL for user 3 frame completed with error(s) */
  2713. A_UINT32 ac_mu_mimo_brp3_err;
  2714. /** 11AC VHT SU NDPA frame flushed by HW */
  2715. A_UINT32 ac_su_ndpa_flushed;
  2716. /** 11AC VHT SU NDP frame flushed by HW */
  2717. A_UINT32 ac_su_ndp_flushed;
  2718. /** 11AC VHT MU MIMO NDPA frame flushed by HW */
  2719. A_UINT32 ac_mu_mimo_ndpa_flushed;
  2720. /** 11AC VHT MU MIMO NDP frame flushed by HW */
  2721. A_UINT32 ac_mu_mimo_ndp_flushed;
  2722. /** 11AC VHT MU MIMO BRPOLL for user 1 frame flushed by HW */
  2723. A_UINT32 ac_mu_mimo_brpoll1_flushed;
  2724. /** 11AC VHT MU MIMO BRPOLL for user 2 frame flushed by HW */
  2725. A_UINT32 ac_mu_mimo_brpoll2_flushed;
  2726. /** 11AC VHT MU MIMO BRPOLL for user 3 frame flushed by HW */
  2727. A_UINT32 ac_mu_mimo_brpoll3_flushed;
  2728. } htt_tx_selfgen_ac_err_stats_tlv;
  2729. typedef struct {
  2730. htt_tlv_hdr_t tlv_hdr;
  2731. /** 11AX HE SU NDP frame completed with error(s) */
  2732. A_UINT32 ax_su_ndp_err;
  2733. /** 11AX HE SU NDPA frame completed with error(s) */
  2734. A_UINT32 ax_su_ndpa_err;
  2735. /** 11AX HE MU MIMO NDPA frame completed with error(s) */
  2736. A_UINT32 ax_mu_mimo_ndpa_err;
  2737. /** 11AX HE MU MIMO NDP frame completed with error(s) */
  2738. A_UINT32 ax_mu_mimo_ndp_err;
  2739. union {
  2740. struct {
  2741. /* deprecated old names */
  2742. A_UINT32 ax_mu_mimo_brp1_err;
  2743. A_UINT32 ax_mu_mimo_brp2_err;
  2744. A_UINT32 ax_mu_mimo_brp3_err;
  2745. A_UINT32 ax_mu_mimo_brp4_err;
  2746. A_UINT32 ax_mu_mimo_brp5_err;
  2747. A_UINT32 ax_mu_mimo_brp6_err;
  2748. A_UINT32 ax_mu_mimo_brp7_err;
  2749. };
  2750. /** 11AX HE MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2751. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2752. };
  2753. /** 11AX HE MU Basic Trigger frame completed with error(s) */
  2754. A_UINT32 ax_basic_trigger_err;
  2755. /** 11AX HE MU BSRP Trigger frame completed with error(s) */
  2756. A_UINT32 ax_bsr_trigger_err;
  2757. /** 11AX HE MU BAR Trigger frame completed with error(s) */
  2758. A_UINT32 ax_mu_bar_trigger_err;
  2759. /** 11AX HE MU RTS Trigger frame completed with error(s) */
  2760. A_UINT32 ax_mu_rts_trigger_err;
  2761. /** 11AX HE MU ULMUMIMO Trigger frame completed with error(s) */
  2762. A_UINT32 ax_ulmumimo_trigger_err;
  2763. /**
  2764. * Number of CBF(s) received when 11AX HE MU MIMO BRPOLL
  2765. * frame completed with error(s)
  2766. */
  2767. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2768. /** 11AX HE SU NDPA frame flushed by HW */
  2769. A_UINT32 ax_su_ndpa_flushed;
  2770. /** 11AX HE SU NDP frame flushed by HW */
  2771. A_UINT32 ax_su_ndp_flushed;
  2772. /** 11AX HE MU MIMO NDPA frame flushed by HW */
  2773. A_UINT32 ax_mu_mimo_ndpa_flushed;
  2774. /** 11AX HE MU MIMO NDP frame flushed by HW */
  2775. A_UINT32 ax_mu_mimo_ndp_flushed;
  2776. /** 11AX HE MU BR-POLL frame for users 1 - 7 flushed by HW */
  2777. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2778. /**
  2779. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2780. */
  2781. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2782. /** 11AX HE MU OFDMA Basic Trigger frame completed with partial user response */
  2783. A_UINT32 ax_basic_trigger_partial_resp;
  2784. /** 11AX HE MU BSRP Trigger frame completed with partial user response */
  2785. A_UINT32 ax_bsr_trigger_partial_resp;
  2786. /** 11AX HE MU BAR Trigger frame completed with partial user response */
  2787. A_UINT32 ax_mu_bar_trigger_partial_resp;
  2788. } htt_tx_selfgen_ax_err_stats_tlv;
  2789. typedef struct {
  2790. htt_tlv_hdr_t tlv_hdr;
  2791. /** 11BE EHT SU NDP frame completed with error(s) */
  2792. A_UINT32 be_su_ndp_err;
  2793. /** 11BE EHT SU NDPA frame completed with error(s) */
  2794. A_UINT32 be_su_ndpa_err;
  2795. /** 11BE EHT MU MIMO NDPA frame completed with error(s) */
  2796. A_UINT32 be_mu_mimo_ndpa_err;
  2797. /** 11BE EHT MU MIMO NDP frame completed with error(s) */
  2798. A_UINT32 be_mu_mimo_ndp_err;
  2799. /** 11BE EHT MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2800. A_UINT32 be_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2801. /** 11BE EHT MU Basic Trigger frame completed with error(s) */
  2802. A_UINT32 be_basic_trigger_err;
  2803. /** 11BE EHT MU BSRP Trigger frame completed with error(s) */
  2804. A_UINT32 be_bsr_trigger_err;
  2805. /** 11BE EHT MU BAR Trigger frame completed with error(s) */
  2806. A_UINT32 be_mu_bar_trigger_err;
  2807. /** 11BE EHT MU RTS Trigger frame completed with error(s) */
  2808. A_UINT32 be_mu_rts_trigger_err;
  2809. /** 11BE EHT MU ULMUMIMO Trigger frame completed with error(s) */
  2810. A_UINT32 be_ulmumimo_trigger_err;
  2811. /**
  2812. * Number of CBF(s) received when 11BE EHT MU MIMO BRPOLL frame
  2813. * completed with error(s)
  2814. */
  2815. A_UINT32 be_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2816. /** 11BE EHT SU NDPA frame flushed by HW */
  2817. A_UINT32 be_su_ndpa_flushed;
  2818. /** 11BE EHT SU NDP frame flushed by HW */
  2819. A_UINT32 be_su_ndp_flushed;
  2820. /** 11BE EHT MU MIMO NDPA frame flushed by HW */
  2821. A_UINT32 be_mu_mimo_ndpa_flushed;
  2822. /** 11BE HT MU MIMO NDP frame flushed by HW */
  2823. A_UINT32 be_mu_mimo_ndp_flushed;
  2824. /** 11BE EHT MU BR-POLL frame for users 1 - 7 flushed by HW */
  2825. A_UINT32 be_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2826. /**
  2827. * 11BE EHT UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2828. */
  2829. A_UINT32 be_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2830. /** 11BE EHT MU OFDMA Basic Trigger frame completed with partial user response */
  2831. A_UINT32 be_basic_trigger_partial_resp;
  2832. /** 11BE EHT MU BSRP Trigger frame completed with partial user response */
  2833. A_UINT32 be_bsr_trigger_partial_resp;
  2834. /** 11BE EHT MU BAR Trigger frame completed with partial user response */
  2835. A_UINT32 be_mu_bar_trigger_partial_resp;
  2836. } htt_tx_selfgen_be_err_stats_tlv;
  2837. /*
  2838. * Scheduler completion status reason code.
  2839. * (0) HTT_TXERR_NONE - No error (Success).
  2840. * (1) HTT_TXERR_RESP - Response timeout, response mismatch, BW mismatch,
  2841. * MIMO control mismatch, CRC error etc.
  2842. * (2) HTT_TXERR_FILT - Blocked by HW tx filtering.
  2843. * (3) HTT_TXERR_FIFO - FIFO, misc. errors in HW.
  2844. * (4) HTT_TXERR_SWABORT - Software initialted abort (TX_ABORT).
  2845. * (5) HTT_TXERR_RESERVED1 - Currently reserved.
  2846. * (6) HTT_TXERR_RESERVED2 - Currently reserved.
  2847. */
  2848. /* Scheduler error code.
  2849. * (0) HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR - Flush received from HW.
  2850. * (1) HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR - Scheduler command was
  2851. * filtered by HW.
  2852. * (2) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR - Response frame mismatch
  2853. * error.
  2854. * (3) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR - CBF
  2855. * received with MIMO control mismatch.
  2856. * (4) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR - CBF received with
  2857. * BW mismatch.
  2858. * (5) HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR - Error in transmitting
  2859. * frame even after maximum retries.
  2860. * (6) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR - Response frame
  2861. * received outside RX window.
  2862. * (7) HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR - No frame
  2863. * received by HW for queuing within SIFS interval.
  2864. */
  2865. typedef struct {
  2866. htt_tlv_hdr_t tlv_hdr;
  2867. /** 11AC VHT SU NDPA scheduler completion status reason code */
  2868. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2869. /** 11AC VHT SU NDP scheduler completion status reason code */
  2870. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2871. /** 11AC VHT SU NDP scheduler error code */
  2872. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2873. /** 11AC VHT MU MIMO NDPA scheduler completion status reason code */
  2874. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2875. /** 11AC VHT MU MIMO NDP scheduler completion status reason code */
  2876. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2877. /** 11AC VHT MU MIMO NDP scheduler error code */
  2878. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2879. /** 11AC VHT MU MIMO BRPOLL scheduler completion status reason code */
  2880. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2881. /** 11AC VHT MU MIMO BRPOLL scheduler error code */
  2882. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2883. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  2884. typedef struct {
  2885. htt_tlv_hdr_t tlv_hdr;
  2886. /** 11AX HE SU NDPA scheduler completion status reason code */
  2887. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2888. /** 11AX SU NDP scheduler completion status reason code */
  2889. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2890. /** 11AX HE SU NDP scheduler error code */
  2891. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2892. /** 11AX HE MU MIMO NDPA scheduler completion status reason code */
  2893. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2894. /** 11AX HE MU MIMO NDP scheduler completion status reason code */
  2895. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2896. /** 11AX HE MU MIMO NDP scheduler error code */
  2897. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2898. /** 11AX HE MU MIMO MU BRPOLL scheduler completion status reason code */
  2899. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2900. /** 11AX HE MU MIMO MU BRPOLL scheduler error code */
  2901. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2902. /** 11AX HE MU BAR scheduler completion status reason code */
  2903. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2904. /** 11AX HE MU BAR scheduler error code */
  2905. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2906. /**
  2907. * 11AX HE UL OFDMA Basic Trigger scheduler completion status reason code
  2908. */
  2909. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2910. /** 11AX HE UL OFDMA Basic Trigger scheduler error code */
  2911. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2912. /**
  2913. * 11AX HE UL MUMIMO Basic Trigger scheduler completion status reason code
  2914. */
  2915. A_UINT32 ax_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2916. /** 11AX HE UL MUMIMO Basic Trigger scheduler error code */
  2917. A_UINT32 ax_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2918. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  2919. typedef struct {
  2920. htt_tlv_hdr_t tlv_hdr;
  2921. /** 11BE EHT SU NDPA scheduler completion status reason code */
  2922. A_UINT32 be_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2923. /** 11BE SU NDP scheduler completion status reason code */
  2924. A_UINT32 be_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2925. /** 11BE EHT SU NDP scheduler error code */
  2926. A_UINT32 be_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2927. /** 11BE EHT MU MIMO NDPA scheduler completion status reason code */
  2928. A_UINT32 be_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2929. /** 11BE EHT MU MIMO NDP scheduler completion status reason code */
  2930. A_UINT32 be_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2931. /** 11BE EHT MU MIMO NDP scheduler error code */
  2932. A_UINT32 be_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2933. /** 11BE EHT MU MIMO MU BRPOLL scheduler completion status reason code */
  2934. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2935. /** 11BE EHT MU MIMO MU BRPOLL scheduler error code */
  2936. A_UINT32 be_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2937. /** 11BE EHT MU BAR scheduler completion status reason code */
  2938. A_UINT32 be_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2939. /** 11BE EHT MU BAR scheduler error code */
  2940. A_UINT32 be_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2941. /**
  2942. * 11BE EHT UL OFDMA Basic Trigger scheduler completion status reason code
  2943. */
  2944. A_UINT32 be_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2945. /** 11BE EHT UL OFDMA Basic Trigger scheduler error code */
  2946. A_UINT32 be_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2947. /**
  2948. * 11BE EHT UL MUMIMO Basic Trigger scheduler completion status reason code
  2949. */
  2950. A_UINT32 be_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2951. /** 11BE EHT UL MUMIMO Basic Trigger scheduler error code */
  2952. A_UINT32 be_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2953. } htt_tx_selfgen_be_sched_status_stats_tlv;
  2954. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  2955. * TLV_TAGS:
  2956. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  2957. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  2958. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  2959. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  2960. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  2961. * - HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG
  2962. * - HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG
  2963. * - HTT_STATS_TX_SELFGEN_BE_STATS_TAG
  2964. * - HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG
  2965. * - HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG
  2966. */
  2967. /* NOTE:
  2968. * This structure is for documentation, and cannot be safely used directly.
  2969. * Instead, use the constituent TLV structures to fill/parse.
  2970. */
  2971. typedef struct {
  2972. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  2973. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  2974. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  2975. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  2976. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  2977. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  2978. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  2979. htt_tx_selfgen_be_stats_tlv be_tlv;
  2980. htt_tx_selfgen_be_err_stats_tlv be_err_tlv;
  2981. htt_tx_selfgen_be_sched_status_stats_tlv be_sched_status_tlv;
  2982. } htt_tx_pdev_selfgen_stats_t;
  2983. /* == TX MU STATS == */
  2984. typedef struct {
  2985. htt_tlv_hdr_t tlv_hdr;
  2986. /** Number of MU MIMO schedules posted to HW */
  2987. A_UINT32 mu_mimo_sch_posted;
  2988. /** Number of MU MIMO schedules failed to post */
  2989. A_UINT32 mu_mimo_sch_failed;
  2990. /** Number of MU MIMO PPDUs posted to HW */
  2991. A_UINT32 mu_mimo_ppdu_posted;
  2992. /*
  2993. * This is the common description for the below sch stats.
  2994. * Counts the number of transmissions of each number of MU users
  2995. * in each TX mode.
  2996. * The array index is the "number of users - 1".
  2997. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2998. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2999. * TX PPDUs and so on.
  3000. * The same is applicable for the other TX mode stats.
  3001. */
  3002. /** Represents the count for 11AC DL MU MIMO sequences */
  3003. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3004. /** Represents the count for 11AX DL MU MIMO sequences */
  3005. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3006. /** Represents the count for 11AX DL MU OFDMA sequences */
  3007. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3008. /**
  3009. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  3010. */
  3011. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3012. /** Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  3013. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3014. /** Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  3015. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3016. /** Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  3017. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3018. /**
  3019. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  3020. */
  3021. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3022. /** Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  3023. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3024. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  3025. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3026. /** Number of 11AX DL MU MIMO schedules posted per group size */
  3027. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3028. /** Represents the count for 11BE DL MU MIMO sequences */
  3029. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  3030. /** Number of 11BE DL MU MIMO schedules posted per group size */
  3031. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  3032. /** Number of 11AC DL MU MIMO schedules posted per group size (4-7) */
  3033. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3034. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  3035. typedef struct {
  3036. htt_tlv_hdr_t tlv_hdr;
  3037. A_UINT32 dl_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  3038. A_UINT32 dl_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3039. A_UINT32 dl_mumimo_grp_eligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  3040. A_UINT32 dl_mumimo_grp_ineligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  3041. A_UINT32 dl_mumimo_grp_invalid[HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS];
  3042. A_UINT32 dl_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  3043. A_UINT32 ul_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  3044. A_UINT32 ul_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3045. A_UINT32 ul_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  3046. } htt_tx_pdev_mumimo_grp_stats_tlv;
  3047. typedef struct {
  3048. htt_tlv_hdr_t tlv_hdr;
  3049. /** Number of MU MIMO schedules posted to HW */
  3050. A_UINT32 mu_mimo_sch_posted;
  3051. /** Number of MU MIMO schedules failed to post */
  3052. A_UINT32 mu_mimo_sch_failed;
  3053. /** Number of MU MIMO PPDUs posted to HW */
  3054. A_UINT32 mu_mimo_ppdu_posted;
  3055. /*
  3056. * This is the common description for the below sch stats.
  3057. * Counts the number of transmissions of each number of MU users
  3058. * in each TX mode.
  3059. * The array index is the "number of users - 1".
  3060. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  3061. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  3062. * TX PPDUs and so on.
  3063. * The same is applicable for the other TX mode stats.
  3064. */
  3065. /** Represents the count for 11AC DL MU MIMO sequences */
  3066. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3067. /** Represents the count for 11AX DL MU MIMO sequences */
  3068. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3069. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  3070. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3071. /** Number of 11AX DL MU MIMO schedules posted per group size */
  3072. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3073. /** Represents the count for 11BE DL MU MIMO sequences */
  3074. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  3075. /** Number of 11BE DL MU MIMO schedules posted per group size */
  3076. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  3077. /** Number of 11AC DL MU MIMO schedules posted per group size (4 - 7)*/
  3078. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3079. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  3080. typedef struct {
  3081. htt_tlv_hdr_t tlv_hdr;
  3082. /** Represents the count for 11AX DL MU OFDMA sequences */
  3083. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3084. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  3085. typedef struct {
  3086. htt_tlv_hdr_t tlv_hdr;
  3087. /** Represents the count for 11BE DL MU OFDMA sequences */
  3088. A_UINT32 be_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3089. } htt_tx_pdev_be_dl_mu_ofdma_sch_stats_tlv;
  3090. typedef struct {
  3091. htt_tlv_hdr_t tlv_hdr;
  3092. /**
  3093. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  3094. */
  3095. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3096. /**
  3097. * Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers
  3098. */
  3099. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3100. /**
  3101. * Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers
  3102. */
  3103. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3104. /**
  3105. * Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers
  3106. */
  3107. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3108. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  3109. typedef struct {
  3110. htt_tlv_hdr_t tlv_hdr;
  3111. /**
  3112. * Represents the count for 11BE UL MU OFDMA sequences with Basic Triggers
  3113. */
  3114. A_UINT32 be_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3115. /**
  3116. * Represents the count for 11BE UL MU OFDMA sequences with BSRP Triggers
  3117. */
  3118. A_UINT32 be_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3119. /**
  3120. * Represents the count for 11BE UL MU OFDMA sequences with BAR Triggers
  3121. */
  3122. A_UINT32 be_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3123. /**
  3124. * Represents the count for 11BE UL MU OFDMA sequences with BRP Triggers
  3125. */
  3126. A_UINT32 be_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3127. } htt_tx_pdev_be_ul_mu_ofdma_sch_stats_tlv;
  3128. typedef struct {
  3129. htt_tlv_hdr_t tlv_hdr;
  3130. /**
  3131. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  3132. */
  3133. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3134. /**
  3135. * Represents the count for 11AX UL MU MIMO sequences with BRP Triggers
  3136. */
  3137. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3138. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  3139. typedef struct {
  3140. htt_tlv_hdr_t tlv_hdr;
  3141. /**
  3142. * Represents the count for 11BE UL MU MIMO sequences with Basic Triggers
  3143. */
  3144. A_UINT32 be_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3145. /**
  3146. * Represents the count for 11BE UL MU MIMO sequences with BRP Triggers
  3147. */
  3148. A_UINT32 be_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3149. } htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv;
  3150. typedef struct {
  3151. htt_tlv_hdr_t tlv_hdr;
  3152. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  3153. A_UINT32 mu_mimo_mpdus_queued_usr;
  3154. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  3155. A_UINT32 mu_mimo_mpdus_tried_usr;
  3156. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  3157. A_UINT32 mu_mimo_mpdus_failed_usr;
  3158. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  3159. A_UINT32 mu_mimo_mpdus_requeued_usr;
  3160. /** 11AC DL MU MIMO BA not received, per user */
  3161. A_UINT32 mu_mimo_err_no_ba_usr;
  3162. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  3163. A_UINT32 mu_mimo_mpdu_underrun_usr;
  3164. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  3165. A_UINT32 mu_mimo_ampdu_underrun_usr;
  3166. /** 11AX MU MIMO number of mpdus queued to HW, per user */
  3167. A_UINT32 ax_mu_mimo_mpdus_queued_usr;
  3168. /** 11AX MU MIMO number of mpdus tried over the air, per user */
  3169. A_UINT32 ax_mu_mimo_mpdus_tried_usr;
  3170. /** 11AX DL MU MIMO number of mpdus failed acknowledgement, per user */
  3171. A_UINT32 ax_mu_mimo_mpdus_failed_usr;
  3172. /** 11AX DL MU MIMO number of mpdus re-queued to HW, per user */
  3173. A_UINT32 ax_mu_mimo_mpdus_requeued_usr;
  3174. /** 11AX DL MU MIMO BA not received, per user */
  3175. A_UINT32 ax_mu_mimo_err_no_ba_usr;
  3176. /** 11AX DL MU MIMO mpdu underrun encountered, per user */
  3177. A_UINT32 ax_mu_mimo_mpdu_underrun_usr;
  3178. /** 11AX DL MU MIMO ampdu underrun encountered, per user */
  3179. A_UINT32 ax_mu_mimo_ampdu_underrun_usr;
  3180. /** 11AX MU OFDMA number of mpdus queued to HW, per user */
  3181. A_UINT32 ax_ofdma_mpdus_queued_usr;
  3182. /** 11AX MU OFDMA number of mpdus tried over the air, per user */
  3183. A_UINT32 ax_ofdma_mpdus_tried_usr;
  3184. /** 11AX MU OFDMA number of mpdus failed acknowledgement, per user */
  3185. A_UINT32 ax_ofdma_mpdus_failed_usr;
  3186. /** 11AX MU OFDMA number of mpdus re-queued to HW, per user */
  3187. A_UINT32 ax_ofdma_mpdus_requeued_usr;
  3188. /** 11AX MU OFDMA BA not received, per user */
  3189. A_UINT32 ax_ofdma_err_no_ba_usr;
  3190. /** 11AX MU OFDMA mpdu underrun encountered, per user */
  3191. A_UINT32 ax_ofdma_mpdu_underrun_usr;
  3192. /** 11AX MU OFDMA ampdu underrun encountered, per user */
  3193. A_UINT32 ax_ofdma_ampdu_underrun_usr;
  3194. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  3195. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  3196. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  3197. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  3198. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_BE 4 /* SCHED_TX_MODE_MU_OFDMA_BE */
  3199. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_BE 5 /* SCHED_TX_MODE_MU_MIMO_BE */
  3200. typedef struct {
  3201. htt_tlv_hdr_t tlv_hdr;
  3202. /* mpdu level stats */
  3203. A_UINT32 mpdus_queued_usr;
  3204. A_UINT32 mpdus_tried_usr;
  3205. A_UINT32 mpdus_failed_usr;
  3206. A_UINT32 mpdus_requeued_usr;
  3207. A_UINT32 err_no_ba_usr;
  3208. A_UINT32 mpdu_underrun_usr;
  3209. A_UINT32 ampdu_underrun_usr;
  3210. A_UINT32 user_index;
  3211. /** HTT_STATS_TX_SCHED_MODE_xxx */
  3212. A_UINT32 tx_sched_mode;
  3213. } htt_tx_pdev_mpdu_stats_tlv;
  3214. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  3215. * TLV_TAGS:
  3216. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  3217. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  3218. */
  3219. /* NOTE:
  3220. * This structure is for documentation, and cannot be safely used directly.
  3221. * Instead, use the constituent TLV structures to fill/parse.
  3222. */
  3223. typedef struct {
  3224. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  3225. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  3226. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  3227. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  3228. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  3229. /*
  3230. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  3231. * it can also hold MU-OFDMA stats.
  3232. */
  3233. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  3234. htt_tx_pdev_mumimo_grp_stats_tlv mumimo_grp_stats_tlv;
  3235. } htt_tx_pdev_mu_mimo_stats_t;
  3236. /* == TX SCHED STATS == */
  3237. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3238. /* NOTE: Variable length TLV, use length spec to infer array size */
  3239. typedef struct {
  3240. htt_tlv_hdr_t tlv_hdr;
  3241. /** Scheduler command posted per tx_mode */
  3242. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  3243. } htt_sched_txq_cmd_posted_tlv_v;
  3244. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3245. /* NOTE: Variable length TLV, use length spec to infer array size */
  3246. typedef struct {
  3247. htt_tlv_hdr_t tlv_hdr;
  3248. /** Scheduler command reaped per tx_mode */
  3249. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  3250. } htt_sched_txq_cmd_reaped_tlv_v;
  3251. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3252. /* NOTE: Variable length TLV, use length spec to infer array size */
  3253. typedef struct {
  3254. htt_tlv_hdr_t tlv_hdr;
  3255. /**
  3256. * sched_order_su contains the peer IDs of peers chosen in the last
  3257. * NUM_SCHED_ORDER_LOG scheduler instances.
  3258. * The array is circular; it's unspecified which array element corresponds
  3259. * to the most recent scheduler invocation, and which corresponds to
  3260. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  3261. */
  3262. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  3263. } htt_sched_txq_sched_order_su_tlv_v;
  3264. typedef struct {
  3265. htt_tlv_hdr_t tlv_hdr;
  3266. A_UINT32 htt_stats_type;
  3267. } htt_stats_error_tlv_v;
  3268. typedef enum {
  3269. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  3270. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  3271. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  3272. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  3273. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  3274. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  3275. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  3276. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  3277. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  3278. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  3279. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  3280. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  3281. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  3282. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  3283. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  3284. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  3285. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  3286. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  3287. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  3288. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  3289. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  3290. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  3291. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  3292. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  3293. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  3294. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  3295. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  3296. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  3297. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  3298. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  3299. HTT_SCHED_TID_SKIP_PWR_SAVE_STATE_OFF, /* Limit UL scheduling to primary link if not in power save state */
  3300. HTT_SCHED_TID_SKIP_TWT_SUSPEND, /* Skip UL trigger for certain cases ex TWT suspend */
  3301. HTT_SCHED_TID_SKIP_DISABLE_160MHZ_OFDMA, /* Skip ul tid if peer supports 160MHZ */
  3302. HTT_SCHED_TID_SKIP_ULMU_DISABLE_FROM_OMI, /* Skip ul tid if sta send omi to indicate to disable UL mu data */
  3303. HTT_SCHED_TID_SKIP_UL_MAX_SCHED_CMD_EXCEEDED,/* skip ul tid if max sched cmd is exceeded */
  3304. HTT_SCHED_TID_SKIP_UL_SMALL_QDEPTH, /* Skip ul tid for small qdepth */
  3305. HTT_SCHED_TID_SKIP_UL_TWT_PAUSED, /* Skip ul tid if twt txq is paused */
  3306. HTT_SCHED_TID_SKIP_PEER_UL_RX_NOT_ACTIVE, /* Skip ul tid if peer ul rx is not active */
  3307. HTT_SCHED_TID_SKIP_NO_FORCE_TRIGGER, /* Skip ul tid if there is no force triggers */
  3308. HTT_SCHED_TID_SKIP_SMART_BASIC_TRIGGER, /* Skip ul tid if smart basic trigger doesn't have enough data */
  3309. HTT_SCHED_INELIGIBILITY_MAX,
  3310. } htt_sched_txq_sched_ineligibility_tlv_enum;
  3311. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3312. /* NOTE: Variable length TLV, use length spec to infer array size */
  3313. typedef struct {
  3314. htt_tlv_hdr_t tlv_hdr;
  3315. /**
  3316. * sched_ineligibility counts the number of occurrences of different
  3317. * reasons for tid ineligibility during eligibility checks per txq
  3318. * in scheduling
  3319. *
  3320. * Indexed by htt_sched_txq_sched_ineligibility_tlv_enum.
  3321. */
  3322. A_UINT32 sched_ineligibility[1];
  3323. } htt_sched_txq_sched_ineligibility_tlv_v;
  3324. typedef enum {
  3325. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggered */
  3326. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  3327. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  3328. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  3329. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  3330. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  3331. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  3332. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  3333. } htt_sched_txq_supercycle_triggers_tlv_enum;
  3334. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3335. /* NOTE: Variable length TLV, use length spec to infer array size */
  3336. typedef struct {
  3337. htt_tlv_hdr_t tlv_hdr;
  3338. /**
  3339. * supercycle_triggers[] is a histogram that counts the number of
  3340. * occurrences of each different reason for a transmit scheduler
  3341. * supercycle to be triggered.
  3342. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  3343. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  3344. * of times a supercycle has been forced.
  3345. * These supercycle trigger counts are not automatically reset, but
  3346. * are reset upon request.
  3347. */
  3348. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  3349. } htt_sched_txq_supercycle_triggers_tlv_v;
  3350. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  3351. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  3352. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  3353. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  3354. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  3355. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  3356. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  3357. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  3358. do { \
  3359. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  3360. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  3361. } while (0)
  3362. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  3363. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  3364. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  3365. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  3366. do { \
  3367. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  3368. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  3369. } while (0)
  3370. typedef struct {
  3371. htt_tlv_hdr_t tlv_hdr;
  3372. /**
  3373. * BIT [ 7 : 0] :- mac_id
  3374. * BIT [15 : 8] :- txq_id
  3375. * BIT [31 : 16] :- reserved
  3376. */
  3377. A_UINT32 mac_id__txq_id__word;
  3378. /** Scheduler policy ised for this TxQ */
  3379. A_UINT32 sched_policy;
  3380. /** Timestamp of last scheduler command posted */
  3381. A_UINT32 last_sched_cmd_posted_timestamp;
  3382. /** Timestamp of last scheduler command completed */
  3383. A_UINT32 last_sched_cmd_compl_timestamp;
  3384. /** Num of Sched2TAC ring hit Low Water Mark condition */
  3385. A_UINT32 sched_2_tac_lwm_count;
  3386. /** Num of Sched2TAC ring full condition */
  3387. A_UINT32 sched_2_tac_ring_full;
  3388. /**
  3389. * Num of scheduler command post failures that includes SU/MU-MIMO/MU-OFDMA
  3390. * sequence type
  3391. */
  3392. A_UINT32 sched_cmd_post_failure;
  3393. /** Num of active tids for this TxQ at current instance */
  3394. A_UINT32 num_active_tids;
  3395. /** Num of powersave schedules */
  3396. A_UINT32 num_ps_schedules;
  3397. /** Num of scheduler commands pending for this TxQ */
  3398. A_UINT32 sched_cmds_pending;
  3399. /** Num of tidq registration for this TxQ */
  3400. A_UINT32 num_tid_register;
  3401. /** Num of tidq de-registration for this TxQ */
  3402. A_UINT32 num_tid_unregister;
  3403. /** Num of iterations msduq stats was updated */
  3404. A_UINT32 num_qstats_queried;
  3405. /** qstats query update status */
  3406. A_UINT32 qstats_update_pending;
  3407. /** Timestamp of Last query stats made */
  3408. A_UINT32 last_qstats_query_timestamp;
  3409. /** Num of sched2tqm command queue full condition */
  3410. A_UINT32 num_tqm_cmdq_full;
  3411. /** Num of scheduler trigger from DE Module */
  3412. A_UINT32 num_de_sched_algo_trigger;
  3413. /** Num of scheduler trigger from RT Module */
  3414. A_UINT32 num_rt_sched_algo_trigger;
  3415. /** Num of scheduler trigger from TQM Module */
  3416. A_UINT32 num_tqm_sched_algo_trigger;
  3417. /** Num of schedules for notify frame */
  3418. A_UINT32 notify_sched;
  3419. /** Duration based sendn termination */
  3420. A_UINT32 dur_based_sendn_term;
  3421. /** scheduled via NOTIFY2 */
  3422. A_UINT32 su_notify2_sched;
  3423. /** schedule if queued packets are greater than avg MSDUs in PPDU */
  3424. A_UINT32 su_optimal_queued_msdus_sched;
  3425. /** schedule due to timeout */
  3426. A_UINT32 su_delay_timeout_sched;
  3427. /** delay if txtime is less than 500us */
  3428. A_UINT32 su_min_txtime_sched_delay;
  3429. /** scheduled via no delay */
  3430. A_UINT32 su_no_delay;
  3431. /** Num of supercycles for this TxQ */
  3432. A_UINT32 num_supercycles;
  3433. /** Num of subcycles with sort for this TxQ */
  3434. A_UINT32 num_subcycles_with_sort;
  3435. /** Num of subcycles without sort for this Txq */
  3436. A_UINT32 num_subcycles_no_sort;
  3437. } htt_tx_pdev_stats_sched_per_txq_tlv;
  3438. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  3439. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  3440. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  3441. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  3442. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  3443. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  3444. do { \
  3445. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  3446. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  3447. } while (0)
  3448. typedef struct {
  3449. htt_tlv_hdr_t tlv_hdr;
  3450. /**
  3451. * BIT [ 7 : 0] :- mac_id
  3452. * BIT [31 : 8] :- reserved
  3453. */
  3454. A_UINT32 mac_id__word;
  3455. /** Current timestamp */
  3456. A_UINT32 current_timestamp;
  3457. } htt_stats_tx_sched_cmn_tlv;
  3458. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  3459. * TLV_TAGS:
  3460. * - HTT_STATS_TX_SCHED_CMN_TAG
  3461. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  3462. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  3463. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  3464. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  3465. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  3466. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  3467. */
  3468. /* NOTE:
  3469. * This structure is for documentation, and cannot be safely used directly.
  3470. * Instead, use the constituent TLV structures to fill/parse.
  3471. */
  3472. typedef struct {
  3473. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  3474. struct _txq_tx_sched_stats {
  3475. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  3476. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  3477. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  3478. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  3479. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  3480. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  3481. } txq[1];
  3482. } htt_stats_tx_sched_t;
  3483. /* == TQM STATS == */
  3484. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 17
  3485. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  3486. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  3487. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3488. /* NOTE: Variable length TLV, use length spec to infer array size */
  3489. typedef struct {
  3490. htt_tlv_hdr_t tlv_hdr;
  3491. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  3492. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  3493. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3494. /* NOTE: Variable length TLV, use length spec to infer array size */
  3495. typedef struct {
  3496. htt_tlv_hdr_t tlv_hdr;
  3497. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  3498. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  3499. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3500. /* NOTE: Variable length TLV, use length spec to infer array size */
  3501. typedef struct {
  3502. htt_tlv_hdr_t tlv_hdr;
  3503. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  3504. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  3505. typedef struct {
  3506. htt_tlv_hdr_t tlv_hdr;
  3507. A_UINT32 msdu_count;
  3508. A_UINT32 mpdu_count;
  3509. A_UINT32 remove_msdu;
  3510. A_UINT32 remove_mpdu;
  3511. A_UINT32 remove_msdu_ttl;
  3512. A_UINT32 send_bar;
  3513. A_UINT32 bar_sync;
  3514. A_UINT32 notify_mpdu;
  3515. A_UINT32 sync_cmd;
  3516. A_UINT32 write_cmd;
  3517. A_UINT32 hwsch_trigger;
  3518. A_UINT32 ack_tlv_proc;
  3519. A_UINT32 gen_mpdu_cmd;
  3520. A_UINT32 gen_list_cmd;
  3521. A_UINT32 remove_mpdu_cmd;
  3522. A_UINT32 remove_mpdu_tried_cmd;
  3523. A_UINT32 mpdu_queue_stats_cmd;
  3524. A_UINT32 mpdu_head_info_cmd;
  3525. A_UINT32 msdu_flow_stats_cmd;
  3526. A_UINT32 remove_msdu_cmd;
  3527. A_UINT32 remove_msdu_ttl_cmd;
  3528. A_UINT32 flush_cache_cmd;
  3529. A_UINT32 update_mpduq_cmd;
  3530. A_UINT32 enqueue;
  3531. A_UINT32 enqueue_notify;
  3532. A_UINT32 notify_mpdu_at_head;
  3533. A_UINT32 notify_mpdu_state_valid;
  3534. /*
  3535. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  3536. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  3537. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  3538. * for non-UDP MSDUs.
  3539. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  3540. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  3541. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  3542. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  3543. *
  3544. * Notify signifies that we trigger the scheduler.
  3545. */
  3546. A_UINT32 sched_udp_notify1;
  3547. A_UINT32 sched_udp_notify2;
  3548. A_UINT32 sched_nonudp_notify1;
  3549. A_UINT32 sched_nonudp_notify2;
  3550. } htt_tx_tqm_pdev_stats_tlv_v;
  3551. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  3552. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  3553. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  3554. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  3555. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  3556. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  3557. do { \
  3558. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  3559. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  3560. } while (0)
  3561. typedef struct {
  3562. htt_tlv_hdr_t tlv_hdr;
  3563. /**
  3564. * BIT [ 7 : 0] :- mac_id
  3565. * BIT [31 : 8] :- reserved
  3566. */
  3567. A_UINT32 mac_id__word;
  3568. A_UINT32 max_cmdq_id;
  3569. A_UINT32 list_mpdu_cnt_hist_intvl;
  3570. /* Global stats */
  3571. A_UINT32 add_msdu;
  3572. A_UINT32 q_empty;
  3573. A_UINT32 q_not_empty;
  3574. A_UINT32 drop_notification;
  3575. A_UINT32 desc_threshold;
  3576. A_UINT32 hwsch_tqm_invalid_status;
  3577. A_UINT32 missed_tqm_gen_mpdus;
  3578. A_UINT32 tqm_active_tids;
  3579. A_UINT32 tqm_inactive_tids;
  3580. A_UINT32 tqm_active_msduq_flows;
  3581. /* SAWF system delay reference timestamp updation related stats */
  3582. A_UINT32 total_msduq_timestamp_updates;
  3583. A_UINT32 total_msduq_timestamp_updates_by_get_mpdu_head_info_cmd;
  3584. A_UINT32 total_msduq_timestamp_updates_by_empty_to_nonempty_status;
  3585. A_UINT32 total_get_mpdu_head_info_cmds_by_sched_algo_la_query;
  3586. A_UINT32 total_get_mpdu_head_info_cmds_by_tac;
  3587. A_UINT32 total_gen_mpdu_cmds_by_sched_algo_la_query;
  3588. A_UINT32 high_prio_q_not_empty;
  3589. } htt_tx_tqm_cmn_stats_tlv;
  3590. typedef struct {
  3591. htt_tlv_hdr_t tlv_hdr;
  3592. /* Error stats */
  3593. A_UINT32 q_empty_failure;
  3594. A_UINT32 q_not_empty_failure;
  3595. A_UINT32 add_msdu_failure;
  3596. /* TQM reset debug stats */
  3597. A_UINT32 tqm_cache_ctl_err;
  3598. A_UINT32 tqm_soft_reset;
  3599. A_UINT32 tqm_reset_total_num_in_use_link_descs;
  3600. A_UINT32 tqm_reset_worst_case_num_lost_link_descs;
  3601. A_UINT32 tqm_reset_worst_case_num_lost_host_tx_bufs_count;
  3602. A_UINT32 tqm_reset_num_in_use_link_descs_internal_tqm;
  3603. A_UINT32 tqm_reset_num_in_use_link_descs_wbm_idle_link_ring;
  3604. A_UINT32 tqm_reset_time_to_tqm_hang_delta_ms;
  3605. A_UINT32 tqm_reset_recovery_time_ms;
  3606. A_UINT32 tqm_reset_num_peers_hdl;
  3607. A_UINT32 tqm_reset_cumm_dirty_hw_mpduq_proc_cnt;
  3608. A_UINT32 tqm_reset_cumm_dirty_hw_msduq_proc;
  3609. A_UINT32 tqm_reset_flush_cache_cmd_su_cnt;
  3610. A_UINT32 tqm_reset_flush_cache_cmd_other_cnt;
  3611. A_UINT32 tqm_reset_flush_cache_cmd_trig_type;
  3612. A_UINT32 tqm_reset_flush_cache_cmd_trig_cfg;
  3613. A_UINT32 tqm_reset_flush_cache_cmd_skip_cmd_status_null;
  3614. } htt_tx_tqm_error_stats_tlv;
  3615. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  3616. * TLV_TAGS:
  3617. * - HTT_STATS_TX_TQM_CMN_TAG
  3618. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  3619. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  3620. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  3621. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  3622. * - HTT_STATS_TX_TQM_PDEV_TAG
  3623. */
  3624. /* NOTE:
  3625. * This structure is for documentation, and cannot be safely used directly.
  3626. * Instead, use the constituent TLV structures to fill/parse.
  3627. */
  3628. typedef struct {
  3629. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  3630. htt_tx_tqm_error_stats_tlv err_tlv;
  3631. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  3632. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  3633. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  3634. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  3635. } htt_tx_tqm_pdev_stats_t;
  3636. /* == TQM CMDQ stats == */
  3637. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  3638. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  3639. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  3640. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  3641. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  3642. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  3643. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  3644. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  3645. do { \
  3646. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  3647. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  3648. } while (0)
  3649. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  3650. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  3651. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  3652. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  3653. do { \
  3654. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  3655. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  3656. } while (0)
  3657. typedef struct {
  3658. htt_tlv_hdr_t tlv_hdr;
  3659. /*
  3660. * BIT [ 7 : 0] :- mac_id
  3661. * BIT [15 : 8] :- cmdq_id
  3662. * BIT [31 : 16] :- reserved
  3663. */
  3664. A_UINT32 mac_id__cmdq_id__word;
  3665. A_UINT32 sync_cmd;
  3666. A_UINT32 write_cmd;
  3667. A_UINT32 gen_mpdu_cmd;
  3668. A_UINT32 mpdu_queue_stats_cmd;
  3669. A_UINT32 mpdu_head_info_cmd;
  3670. A_UINT32 msdu_flow_stats_cmd;
  3671. A_UINT32 remove_mpdu_cmd;
  3672. A_UINT32 remove_msdu_cmd;
  3673. A_UINT32 flush_cache_cmd;
  3674. A_UINT32 update_mpduq_cmd;
  3675. A_UINT32 update_msduq_cmd;
  3676. } htt_tx_tqm_cmdq_status_tlv;
  3677. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  3678. * TLV_TAGS:
  3679. * - HTT_STATS_STRING_TAG
  3680. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  3681. */
  3682. /* NOTE:
  3683. * This structure is for documentation, and cannot be safely used directly.
  3684. * Instead, use the constituent TLV structures to fill/parse.
  3685. */
  3686. typedef struct {
  3687. struct _cmdq_stats {
  3688. htt_stats_string_tlv cmdq_str_tlv;
  3689. htt_tx_tqm_cmdq_status_tlv status_tlv;
  3690. } q[1];
  3691. } htt_tx_tqm_cmdq_stats_t;
  3692. /* == TX-DE STATS == */
  3693. /* Structures for tx de stats */
  3694. typedef struct {
  3695. htt_tlv_hdr_t tlv_hdr;
  3696. A_UINT32 m1_packets;
  3697. A_UINT32 m2_packets;
  3698. A_UINT32 m3_packets;
  3699. A_UINT32 m4_packets;
  3700. A_UINT32 g1_packets;
  3701. A_UINT32 g2_packets;
  3702. A_UINT32 rc4_packets;
  3703. A_UINT32 eap_packets;
  3704. A_UINT32 eapol_start_packets;
  3705. A_UINT32 eapol_logoff_packets;
  3706. A_UINT32 eapol_encap_asf_packets;
  3707. } htt_tx_de_eapol_packets_stats_tlv;
  3708. typedef struct {
  3709. htt_tlv_hdr_t tlv_hdr;
  3710. A_UINT32 ap_bss_peer_not_found;
  3711. A_UINT32 ap_bcast_mcast_no_peer;
  3712. A_UINT32 sta_delete_in_progress;
  3713. A_UINT32 ibss_no_bss_peer;
  3714. A_UINT32 invaild_vdev_type;
  3715. A_UINT32 invalid_ast_peer_entry;
  3716. A_UINT32 peer_entry_invalid;
  3717. A_UINT32 ethertype_not_ip;
  3718. A_UINT32 eapol_lookup_failed;
  3719. A_UINT32 qpeer_not_allow_data;
  3720. A_UINT32 fse_tid_override;
  3721. A_UINT32 ipv6_jumbogram_zero_length;
  3722. A_UINT32 qos_to_non_qos_in_prog;
  3723. A_UINT32 ap_bcast_mcast_eapol;
  3724. A_UINT32 unicast_on_ap_bss_peer;
  3725. A_UINT32 ap_vdev_invalid;
  3726. A_UINT32 incomplete_llc;
  3727. A_UINT32 eapol_duplicate_m3;
  3728. A_UINT32 eapol_duplicate_m4;
  3729. } htt_tx_de_classify_failed_stats_tlv;
  3730. typedef struct {
  3731. htt_tlv_hdr_t tlv_hdr;
  3732. A_UINT32 arp_packets;
  3733. A_UINT32 igmp_packets;
  3734. A_UINT32 dhcp_packets;
  3735. A_UINT32 host_inspected;
  3736. A_UINT32 htt_included;
  3737. A_UINT32 htt_valid_mcs;
  3738. A_UINT32 htt_valid_nss;
  3739. A_UINT32 htt_valid_preamble_type;
  3740. A_UINT32 htt_valid_chainmask;
  3741. A_UINT32 htt_valid_guard_interval;
  3742. A_UINT32 htt_valid_retries;
  3743. A_UINT32 htt_valid_bw_info;
  3744. A_UINT32 htt_valid_power;
  3745. A_UINT32 htt_valid_key_flags;
  3746. A_UINT32 htt_valid_no_encryption;
  3747. A_UINT32 fse_entry_count;
  3748. A_UINT32 fse_priority_be;
  3749. A_UINT32 fse_priority_high;
  3750. A_UINT32 fse_priority_low;
  3751. A_UINT32 fse_traffic_ptrn_be;
  3752. A_UINT32 fse_traffic_ptrn_over_sub;
  3753. A_UINT32 fse_traffic_ptrn_bursty;
  3754. A_UINT32 fse_traffic_ptrn_interactive;
  3755. A_UINT32 fse_traffic_ptrn_periodic;
  3756. A_UINT32 fse_hwqueue_alloc;
  3757. A_UINT32 fse_hwqueue_created;
  3758. A_UINT32 fse_hwqueue_send_to_host;
  3759. A_UINT32 mcast_entry;
  3760. A_UINT32 bcast_entry;
  3761. A_UINT32 htt_update_peer_cache;
  3762. A_UINT32 htt_learning_frame;
  3763. A_UINT32 fse_invalid_peer;
  3764. /**
  3765. * mec_notify is HTT TX WBM multicast echo check notification
  3766. * from firmware to host. FW sends SA addresses to host for all
  3767. * multicast/broadcast packets received on STA side.
  3768. */
  3769. A_UINT32 mec_notify;
  3770. } htt_tx_de_classify_stats_tlv;
  3771. typedef struct {
  3772. htt_tlv_hdr_t tlv_hdr;
  3773. A_UINT32 eok;
  3774. A_UINT32 classify_done;
  3775. A_UINT32 lookup_failed;
  3776. A_UINT32 send_host_dhcp;
  3777. A_UINT32 send_host_mcast;
  3778. A_UINT32 send_host_unknown_dest;
  3779. A_UINT32 send_host;
  3780. A_UINT32 status_invalid;
  3781. } htt_tx_de_classify_status_stats_tlv;
  3782. typedef struct {
  3783. htt_tlv_hdr_t tlv_hdr;
  3784. A_UINT32 enqueued_pkts;
  3785. A_UINT32 to_tqm;
  3786. A_UINT32 to_tqm_bypass;
  3787. } htt_tx_de_enqueue_packets_stats_tlv;
  3788. typedef struct {
  3789. htt_tlv_hdr_t tlv_hdr;
  3790. A_UINT32 discarded_pkts;
  3791. A_UINT32 local_frames;
  3792. A_UINT32 is_ext_msdu;
  3793. } htt_tx_de_enqueue_discard_stats_tlv;
  3794. typedef struct {
  3795. htt_tlv_hdr_t tlv_hdr;
  3796. A_UINT32 tcl_dummy_frame;
  3797. A_UINT32 tqm_dummy_frame;
  3798. A_UINT32 tqm_notify_frame;
  3799. A_UINT32 fw2wbm_enq;
  3800. A_UINT32 tqm_bypass_frame;
  3801. } htt_tx_de_compl_stats_tlv;
  3802. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  3803. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  3804. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  3805. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  3806. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  3807. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  3808. do { \
  3809. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  3810. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  3811. } while (0)
  3812. /*
  3813. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  3814. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  3815. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  3816. * 200us & again request for it. This is a histogram of time we wait, with
  3817. * bin of 200ms & there are 10 bin (2 seconds max)
  3818. * They are defined by the following macros in FW
  3819. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  3820. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  3821. * ENTRIES_PER_BIN_COUNT)
  3822. */
  3823. typedef struct {
  3824. htt_tlv_hdr_t tlv_hdr;
  3825. A_UINT32 fw2wbm_ring_full_hist[1];
  3826. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  3827. typedef struct {
  3828. htt_tlv_hdr_t tlv_hdr;
  3829. /**
  3830. * BIT [ 7 : 0] :- mac_id
  3831. * BIT [31 : 8] :- reserved
  3832. */
  3833. A_UINT32 mac_id__word;
  3834. /* Global Stats */
  3835. A_UINT32 tcl2fw_entry_count;
  3836. A_UINT32 not_to_fw;
  3837. A_UINT32 invalid_pdev_vdev_peer;
  3838. A_UINT32 tcl_res_invalid_addrx;
  3839. A_UINT32 wbm2fw_entry_count;
  3840. A_UINT32 invalid_pdev;
  3841. A_UINT32 tcl_res_addrx_timeout;
  3842. A_UINT32 invalid_vdev;
  3843. A_UINT32 invalid_tcl_exp_frame_desc;
  3844. A_UINT32 vdev_id_mismatch_cnt;
  3845. } htt_tx_de_cmn_stats_tlv;
  3846. #define HTT_STATS_RX_FW_RING_SIZE_NUM_ENTRIES(dword) ((dword >> 0) & 0xffff)
  3847. #define HTT_STATS_RX_FW_RING_CURR_NUM_ENTRIES(dword) ((dword >> 16) & 0xffff)
  3848. /* Rx debug info for status rings */
  3849. typedef struct {
  3850. htt_tlv_hdr_t tlv_hdr;
  3851. /**
  3852. * BIT [15 : 0] :- max possible number of entries in respective ring
  3853. * (size of the ring in terms of entries)
  3854. * BIT [16 : 31] :- current number of entries occupied in respective ring
  3855. */
  3856. A_UINT32 entry_status_sw2rxdma;
  3857. A_UINT32 entry_status_rxdma2reo;
  3858. A_UINT32 entry_status_reo2sw1;
  3859. A_UINT32 entry_status_reo2sw4;
  3860. A_UINT32 entry_status_refillringipa;
  3861. A_UINT32 entry_status_refillringhost;
  3862. /** datarate - Moving Average of Number of Entries */
  3863. A_UINT32 datarate_refillringipa;
  3864. A_UINT32 datarate_refillringhost;
  3865. /**
  3866. * refillringhost_backpress_hist and refillringipa_backpress_hist are
  3867. * deprecated, and will be filled with 0x0 by the target.
  3868. */
  3869. A_UINT32 refillringhost_backpress_hist[3];
  3870. A_UINT32 refillringipa_backpress_hist[3];
  3871. /**
  3872. * Number of times reo2sw4(IPA_DEST_RING) ring is back-pressured
  3873. * in recent time periods
  3874. * element 0: in last 0 to 250ms
  3875. * element 1: 250ms to 500ms
  3876. * element 2: above 500ms
  3877. */
  3878. A_UINT32 reo2sw4ringipa_backpress_hist[3];
  3879. } htt_rx_fw_ring_stats_tlv_v;
  3880. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  3881. * TLV_TAGS:
  3882. * - HTT_STATS_TX_DE_CMN_TAG
  3883. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  3884. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  3885. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  3886. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  3887. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  3888. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  3889. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  3890. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  3891. */
  3892. /* NOTE:
  3893. * This structure is for documentation, and cannot be safely used directly.
  3894. * Instead, use the constituent TLV structures to fill/parse.
  3895. */
  3896. typedef struct {
  3897. htt_tx_de_cmn_stats_tlv cmn_tlv;
  3898. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  3899. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  3900. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  3901. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  3902. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  3903. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  3904. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  3905. htt_tx_de_compl_stats_tlv comp_status_tlv;
  3906. } htt_tx_de_stats_t;
  3907. /* == RING-IF STATS == */
  3908. /* DWORD num_elems__prefetch_tail_idx */
  3909. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  3910. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  3911. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  3912. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  3913. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  3914. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  3915. HTT_RING_IF_STATS_NUM_ELEMS_S)
  3916. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  3917. do { \
  3918. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  3919. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  3920. } while (0)
  3921. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  3922. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  3923. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  3924. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  3925. do { \
  3926. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  3927. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  3928. } while (0)
  3929. /* DWORD head_idx__tail_idx */
  3930. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  3931. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  3932. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  3933. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  3934. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  3935. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  3936. HTT_RING_IF_STATS_HEAD_IDX_S)
  3937. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  3938. do { \
  3939. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  3940. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  3941. } while (0)
  3942. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  3943. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  3944. HTT_RING_IF_STATS_TAIL_IDX_S)
  3945. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  3946. do { \
  3947. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  3948. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  3949. } while (0)
  3950. /* DWORD shadow_head_idx__shadow_tail_idx */
  3951. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  3952. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  3953. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  3954. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  3955. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  3956. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  3957. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  3958. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  3959. do { \
  3960. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  3961. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  3962. } while (0)
  3963. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  3964. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  3965. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  3966. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  3967. do { \
  3968. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  3969. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  3970. } while (0)
  3971. /* DWORD lwm_thresh__hwm_thresh */
  3972. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  3973. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  3974. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  3975. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  3976. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  3977. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  3978. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  3979. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  3980. do { \
  3981. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  3982. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  3983. } while (0)
  3984. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  3985. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  3986. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  3987. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  3988. do { \
  3989. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  3990. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  3991. } while (0)
  3992. #define HTT_STATS_LOW_WM_BINS 5
  3993. #define HTT_STATS_HIGH_WM_BINS 5
  3994. typedef struct {
  3995. /** DWORD aligned base memory address of the ring */
  3996. A_UINT32 base_addr;
  3997. /** size of each ring element */
  3998. A_UINT32 elem_size;
  3999. /**
  4000. * BIT [15 : 0] :- num_elems
  4001. * BIT [31 : 16] :- prefetch_tail_idx
  4002. */
  4003. A_UINT32 num_elems__prefetch_tail_idx;
  4004. /**
  4005. * BIT [15 : 0] :- head_idx
  4006. * BIT [31 : 16] :- tail_idx
  4007. */
  4008. A_UINT32 head_idx__tail_idx;
  4009. /**
  4010. * BIT [15 : 0] :- shadow_head_idx
  4011. * BIT [31 : 16] :- shadow_tail_idx
  4012. */
  4013. A_UINT32 shadow_head_idx__shadow_tail_idx;
  4014. A_UINT32 num_tail_incr;
  4015. /**
  4016. * BIT [15 : 0] :- lwm_thresh
  4017. * BIT [31 : 16] :- hwm_thresh
  4018. */
  4019. A_UINT32 lwm_thresh__hwm_thresh;
  4020. A_UINT32 overrun_hit_count;
  4021. A_UINT32 underrun_hit_count;
  4022. A_UINT32 prod_blockwait_count;
  4023. A_UINT32 cons_blockwait_count;
  4024. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS];
  4025. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS];
  4026. } htt_ring_if_stats_tlv;
  4027. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  4028. #define HTT_RING_IF_CMN_MAC_ID_S 0
  4029. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  4030. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  4031. HTT_RING_IF_CMN_MAC_ID_S)
  4032. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  4033. do { \
  4034. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  4035. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  4036. } while (0)
  4037. typedef struct {
  4038. htt_tlv_hdr_t tlv_hdr;
  4039. /**
  4040. * BIT [ 7 : 0] :- mac_id
  4041. * BIT [31 : 8] :- reserved
  4042. */
  4043. A_UINT32 mac_id__word;
  4044. A_UINT32 num_records;
  4045. } htt_ring_if_cmn_tlv;
  4046. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  4047. * TLV_TAGS:
  4048. * - HTT_STATS_RING_IF_CMN_TAG
  4049. * - HTT_STATS_STRING_TAG
  4050. * - HTT_STATS_RING_IF_TAG
  4051. */
  4052. /* NOTE:
  4053. * This structure is for documentation, and cannot be safely used directly.
  4054. * Instead, use the constituent TLV structures to fill/parse.
  4055. */
  4056. typedef struct {
  4057. htt_ring_if_cmn_tlv cmn_tlv;
  4058. /** Variable based on the Number of records. */
  4059. struct _ring_if {
  4060. htt_stats_string_tlv ring_str_tlv;
  4061. htt_ring_if_stats_tlv ring_tlv;
  4062. } r[1];
  4063. } htt_ring_if_stats_t;
  4064. /* == SFM STATS == */
  4065. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4066. /* NOTE: Variable length TLV, use length spec to infer array size */
  4067. typedef struct {
  4068. htt_tlv_hdr_t tlv_hdr;
  4069. /** Number of DWORDS used per user and per client */
  4070. A_UINT32 dwords_used_by_user_n[1];
  4071. } htt_sfm_client_user_tlv_v;
  4072. typedef struct {
  4073. htt_tlv_hdr_t tlv_hdr;
  4074. /** Client ID */
  4075. A_UINT32 client_id;
  4076. /** Minimum number of buffers */
  4077. A_UINT32 buf_min;
  4078. /** Maximum number of buffers */
  4079. A_UINT32 buf_max;
  4080. /** Number of Busy buffers */
  4081. A_UINT32 buf_busy;
  4082. /** Number of Allocated buffers */
  4083. A_UINT32 buf_alloc;
  4084. /** Number of Available/Usable buffers */
  4085. A_UINT32 buf_avail;
  4086. /** Number of users */
  4087. A_UINT32 num_users;
  4088. } htt_sfm_client_tlv;
  4089. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  4090. #define HTT_SFM_CMN_MAC_ID_S 0
  4091. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  4092. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  4093. HTT_SFM_CMN_MAC_ID_S)
  4094. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  4095. do { \
  4096. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  4097. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  4098. } while (0)
  4099. typedef struct {
  4100. htt_tlv_hdr_t tlv_hdr;
  4101. /**
  4102. * BIT [ 7 : 0] :- mac_id
  4103. * BIT [31 : 8] :- reserved
  4104. */
  4105. A_UINT32 mac_id__word;
  4106. /**
  4107. * Indicates the total number of 128 byte buffers in the CMEM
  4108. * that are available for buffer sharing
  4109. */
  4110. A_UINT32 buf_total;
  4111. /**
  4112. * Indicates for certain client or all the clients there is no
  4113. * dword saved in SFM, refer to SFM_R1_MEM_EMPTY
  4114. */
  4115. A_UINT32 mem_empty;
  4116. /** DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  4117. A_UINT32 deallocate_bufs;
  4118. /** Number of Records */
  4119. A_UINT32 num_records;
  4120. } htt_sfm_cmn_tlv;
  4121. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  4122. * TLV_TAGS:
  4123. * - HTT_STATS_SFM_CMN_TAG
  4124. * - HTT_STATS_STRING_TAG
  4125. * - HTT_STATS_SFM_CLIENT_TAG
  4126. * - HTT_STATS_SFM_CLIENT_USER_TAG
  4127. */
  4128. /* NOTE:
  4129. * This structure is for documentation, and cannot be safely used directly.
  4130. * Instead, use the constituent TLV structures to fill/parse.
  4131. */
  4132. typedef struct {
  4133. htt_sfm_cmn_tlv cmn_tlv;
  4134. /** Variable based on the Number of records. */
  4135. struct _sfm_client {
  4136. htt_stats_string_tlv client_str_tlv;
  4137. htt_sfm_client_tlv client_tlv;
  4138. htt_sfm_client_user_tlv_v user_tlv;
  4139. } r[1];
  4140. } htt_sfm_stats_t;
  4141. /* == SRNG STATS == */
  4142. /* DWORD mac_id__ring_id__arena__ep */
  4143. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  4144. #define HTT_SRING_STATS_MAC_ID_S 0
  4145. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  4146. #define HTT_SRING_STATS_RING_ID_S 8
  4147. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  4148. #define HTT_SRING_STATS_ARENA_S 16
  4149. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  4150. #define HTT_SRING_STATS_EP_TYPE_S 24
  4151. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  4152. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  4153. HTT_SRING_STATS_MAC_ID_S)
  4154. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  4155. do { \
  4156. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  4157. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  4158. } while (0)
  4159. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  4160. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  4161. HTT_SRING_STATS_RING_ID_S)
  4162. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  4163. do { \
  4164. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  4165. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  4166. } while (0)
  4167. #define HTT_SRING_STATS_ARENA_GET(_var) \
  4168. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  4169. HTT_SRING_STATS_ARENA_S)
  4170. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  4171. do { \
  4172. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  4173. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  4174. } while (0)
  4175. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  4176. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  4177. HTT_SRING_STATS_EP_TYPE_S)
  4178. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  4179. do { \
  4180. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  4181. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  4182. } while (0)
  4183. /* DWORD num_avail_words__num_valid_words */
  4184. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  4185. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  4186. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  4187. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  4188. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  4189. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  4190. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  4191. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  4192. do { \
  4193. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  4194. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  4195. } while (0)
  4196. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  4197. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  4198. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  4199. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  4200. do { \
  4201. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  4202. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  4203. } while (0)
  4204. /* DWORD head_ptr__tail_ptr */
  4205. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  4206. #define HTT_SRING_STATS_HEAD_PTR_S 0
  4207. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  4208. #define HTT_SRING_STATS_TAIL_PTR_S 16
  4209. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  4210. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  4211. HTT_SRING_STATS_HEAD_PTR_S)
  4212. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  4213. do { \
  4214. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  4215. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  4216. } while (0)
  4217. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  4218. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  4219. HTT_SRING_STATS_TAIL_PTR_S)
  4220. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  4221. do { \
  4222. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  4223. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  4224. } while (0)
  4225. /* DWORD consumer_empty__producer_full */
  4226. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  4227. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  4228. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  4229. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  4230. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  4231. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  4232. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  4233. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  4234. do { \
  4235. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  4236. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  4237. } while (0)
  4238. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  4239. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  4240. HTT_SRING_STATS_PRODUCER_FULL_S)
  4241. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  4242. do { \
  4243. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  4244. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  4245. } while (0)
  4246. /* DWORD prefetch_count__internal_tail_ptr */
  4247. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  4248. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  4249. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  4250. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  4251. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  4252. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  4253. HTT_SRING_STATS_PREFETCH_COUNT_S)
  4254. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  4255. do { \
  4256. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  4257. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  4258. } while (0)
  4259. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  4260. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  4261. HTT_SRING_STATS_INTERNAL_TP_S)
  4262. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  4263. do { \
  4264. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  4265. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  4266. } while (0)
  4267. typedef struct {
  4268. htt_tlv_hdr_t tlv_hdr;
  4269. /**
  4270. * BIT [ 7 : 0] :- mac_id
  4271. * BIT [15 : 8] :- ring_id
  4272. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  4273. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  4274. * BIT [31 : 25] :- reserved
  4275. */
  4276. A_UINT32 mac_id__ring_id__arena__ep;
  4277. /** DWORD aligned base memory address of the ring */
  4278. A_UINT32 base_addr_lsb;
  4279. A_UINT32 base_addr_msb;
  4280. /** size of ring */
  4281. A_UINT32 ring_size;
  4282. /** size of each ring element */
  4283. A_UINT32 elem_size;
  4284. /** Ring status
  4285. *
  4286. * BIT [15 : 0] :- num_avail_words
  4287. * BIT [31 : 16] :- num_valid_words
  4288. */
  4289. A_UINT32 num_avail_words__num_valid_words;
  4290. /** Index of head and tail
  4291. * BIT [15 : 0] :- head_ptr
  4292. * BIT [31 : 16] :- tail_ptr
  4293. */
  4294. A_UINT32 head_ptr__tail_ptr;
  4295. /** Empty or full counter of rings
  4296. * BIT [15 : 0] :- consumer_empty
  4297. * BIT [31 : 16] :- producer_full
  4298. */
  4299. A_UINT32 consumer_empty__producer_full;
  4300. /** Prefetch status of consumer ring
  4301. * BIT [15 : 0] :- prefetch_count
  4302. * BIT [31 : 16] :- internal_tail_ptr
  4303. */
  4304. A_UINT32 prefetch_count__internal_tail_ptr;
  4305. } htt_sring_stats_tlv;
  4306. typedef struct {
  4307. htt_tlv_hdr_t tlv_hdr;
  4308. A_UINT32 num_records;
  4309. } htt_sring_cmn_tlv;
  4310. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  4311. * TLV_TAGS:
  4312. * - HTT_STATS_SRING_CMN_TAG
  4313. * - HTT_STATS_STRING_TAG
  4314. * - HTT_STATS_SRING_STATS_TAG
  4315. */
  4316. /* NOTE:
  4317. * This structure is for documentation, and cannot be safely used directly.
  4318. * Instead, use the constituent TLV structures to fill/parse.
  4319. */
  4320. typedef struct {
  4321. htt_sring_cmn_tlv cmn_tlv;
  4322. /** Variable based on the Number of records */
  4323. struct _sring_stats {
  4324. htt_stats_string_tlv sring_str_tlv;
  4325. htt_sring_stats_tlv sring_stats_tlv;
  4326. } r[1];
  4327. } htt_sring_stats_t;
  4328. /* == PDEV TX RATE CTRL STATS == */
  4329. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4330. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4331. #define HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4332. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  4333. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4334. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  4335. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4336. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4337. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4338. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4339. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  4340. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  4341. #define HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES 6
  4342. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  4343. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  4344. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  4345. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4346. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  4347. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4348. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4349. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  4350. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4351. do { \
  4352. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  4353. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  4354. } while (0)
  4355. #define HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS \
  4356. (HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + \
  4357. HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + \
  4358. HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS)
  4359. #define HTT_TX_PDEV_STATS_NUM_PER_COUNTERS 101
  4360. /*
  4361. * Introduce new TX counters to support 320MHz support and punctured modes
  4362. */
  4363. typedef enum {
  4364. HTT_TX_PDEV_STATS_PUNCTURED_NONE = 0,
  4365. HTT_TX_PDEV_STATS_PUNCTURED_20 = 1,
  4366. HTT_TX_PDEV_STATS_PUNCTURED_40 = 2,
  4367. HTT_TX_PDEV_STATS_PUNCTURED_80 = 3,
  4368. HTT_TX_PDEV_STATS_PUNCTURED_120 = 4,
  4369. HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4370. } HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4371. #define HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4372. /* 11be related updates */
  4373. #define HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0...13,-2,-1 */
  4374. #define HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4375. #define HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS 6
  4376. #define HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS 4
  4377. typedef enum {
  4378. HTT_TX_PDEV_STATS_AX_RU_SIZE_26,
  4379. HTT_TX_PDEV_STATS_AX_RU_SIZE_52,
  4380. HTT_TX_PDEV_STATS_AX_RU_SIZE_106,
  4381. HTT_TX_PDEV_STATS_AX_RU_SIZE_242,
  4382. HTT_TX_PDEV_STATS_AX_RU_SIZE_484,
  4383. HTT_TX_PDEV_STATS_AX_RU_SIZE_996,
  4384. HTT_TX_PDEV_STATS_AX_RU_SIZE_996x2,
  4385. HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS,
  4386. } HTT_TX_PDEV_STATS_AX_RU_SIZE;
  4387. typedef enum {
  4388. HTT_TX_PDEV_STATS_BE_RU_SIZE_26,
  4389. HTT_TX_PDEV_STATS_BE_RU_SIZE_52,
  4390. HTT_TX_PDEV_STATS_BE_RU_SIZE_52_26,
  4391. HTT_TX_PDEV_STATS_BE_RU_SIZE_106,
  4392. HTT_TX_PDEV_STATS_BE_RU_SIZE_106_26,
  4393. HTT_TX_PDEV_STATS_BE_RU_SIZE_242,
  4394. HTT_TX_PDEV_STATS_BE_RU_SIZE_484,
  4395. HTT_TX_PDEV_STATS_BE_RU_SIZE_484_242,
  4396. HTT_TX_PDEV_STATS_BE_RU_SIZE_996,
  4397. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484,
  4398. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4399. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2,
  4400. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4401. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3,
  4402. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4403. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x4,
  4404. HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4405. } HTT_TX_PDEV_STATS_BE_RU_SIZE;
  4406. typedef struct {
  4407. htt_tlv_hdr_t tlv_hdr;
  4408. /**
  4409. * BIT [ 7 : 0] :- mac_id
  4410. * BIT [31 : 8] :- reserved
  4411. */
  4412. A_UINT32 mac_id__word;
  4413. /** Number of tx ldpc packets */
  4414. A_UINT32 tx_ldpc;
  4415. /** Number of tx rts packets */
  4416. A_UINT32 rts_cnt;
  4417. /** RSSI value of last ack packet (units = dB above noise floor) */
  4418. A_UINT32 ack_rssi;
  4419. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4420. /** tx_xx_mcs: currently unused */
  4421. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4422. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4423. /* element 0,1, ...7 -> NSS 1,2, ...8 */
  4424. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4425. /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4426. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4427. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4428. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4429. /**
  4430. * Counters to track number of tx packets in each GI
  4431. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  4432. */
  4433. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4434. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  4435. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  4436. /** Number of CTS-acknowledged RTS packets */
  4437. A_UINT32 rts_success;
  4438. /**
  4439. * Counters for legacy 11a and 11b transmissions.
  4440. *
  4441. * The index corresponds to:
  4442. *
  4443. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  4444. *
  4445. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  4446. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  4447. */
  4448. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4449. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4450. /** 11AC VHT DL MU MIMO LDPC count */
  4451. A_UINT32 ac_mu_mimo_tx_ldpc;
  4452. /** 11AX HE DL MU MIMO LDPC count */
  4453. A_UINT32 ax_mu_mimo_tx_ldpc;
  4454. /** 11AX HE DL MU OFDMA LDPC count */
  4455. A_UINT32 ofdma_tx_ldpc;
  4456. /**
  4457. * Counters for 11ax HE LTF selection during TX.
  4458. *
  4459. * The index corresponds to:
  4460. *
  4461. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  4462. */
  4463. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  4464. /** 11AC VHT DL MU MIMO TX MCS stats */
  4465. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4466. /** 11AX HE DL MU MIMO TX MCS stats */
  4467. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4468. /** 11AX HE DL MU OFDMA TX MCS stats */
  4469. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4470. /** 11AC VHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4471. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4472. /** 11AX HE DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4473. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4474. /** 11AX HE DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  4475. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4476. /** 11AC VHT DL MU MIMO TX BW stats */
  4477. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4478. /** 11AX HE DL MU MIMO TX BW stats */
  4479. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4480. /** 11AX HE DL MU OFDMA TX BW stats */
  4481. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4482. /** 11AC VHT DL MU MIMO TX guard interval stats */
  4483. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4484. /** 11AX HE DL MU MIMO TX guard interval stats */
  4485. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4486. /** 11AX HE DL MU OFDMA TX guard interval stats */
  4487. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4488. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  4489. A_UINT32 tx_11ax_su_ext;
  4490. /* Stats for MCS 12/13 */
  4491. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4492. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4493. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4494. /** 11AX VHT DL MU MIMO extended TX MCS stats for MCS 12/13 */
  4495. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4496. /** 11AX VHT DL MU OFDMA extended TX MCS stats for MCS 12/13 */
  4497. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4498. /** 11AX VHT DL MU MIMO extended TX guard interval stats for MCS 12/13 */
  4499. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4500. /** 11AX VHT DL MU OFDMA extended TX guard interval stats for MCS 12/13 */
  4501. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4502. /* Stats for MCS 14/15 */
  4503. A_UINT32 tx_mcs_ext_2[HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4504. A_UINT32 tx_bw_320mhz;
  4505. A_UINT32 tx_gi_ext_2[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4506. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4507. A_UINT32 reduced_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4508. /** 11AC VHT DL MU MIMO TX BW stats at reduced channel config */
  4509. A_UINT32 reduced_ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4510. /** 11AX HE DL MU MIMO TX BW stats at reduced channel config */
  4511. A_UINT32 reduced_ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4512. /** 11AX HE DL MU OFDMA TX BW stats at reduced channel config */
  4513. A_UINT32 reduced_ax_mu_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4514. /** 11AX HE DL MU OFDMA TX RU Size stats */
  4515. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  4516. /** 11AX HE DL MU OFDMA HE-SIG-B MCS stats */
  4517. A_UINT32 ofdma_he_sig_b_mcs[HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS];
  4518. /** 11AX HE SU data + embedded trigger PPDU success stats (stats for HETP ack success PPDU cnt) */
  4519. A_UINT32 ax_su_embedded_trigger_data_ppdu;
  4520. /** 11AX HE SU data + embedded trigger PPDU failure stats (stats for HETP ack failure PPDU cnt) */
  4521. A_UINT32 ax_su_embedded_trigger_data_ppdu_err;
  4522. /** sta side trigger stats */
  4523. A_UINT32 trigger_type_11be[HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES];
  4524. /** Stats for Extra EHT LTF */
  4525. A_UINT32 extra_eht_ltf;
  4526. } htt_tx_pdev_rate_stats_tlv;
  4527. typedef struct {
  4528. /* 11be mode pdev rate stats; placed in a separate TLV to adhere to size restrictions */
  4529. htt_tlv_hdr_t tlv_hdr;
  4530. /** 11BE EHT DL MU MIMO TX MCS stats */
  4531. A_UINT32 be_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4532. /** 11BE EHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4533. A_UINT32 be_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4534. /** 11BE EHT DL MU MIMO TX BW stats */
  4535. A_UINT32 be_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4536. /** 11BE EHT DL MU MIMO TX guard interval stats */
  4537. A_UINT32 be_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4538. /** 11BE DL MU MIMO LDPC count */
  4539. A_UINT32 be_mu_mimo_tx_ldpc;
  4540. } htt_tx_pdev_rate_stats_be_tlv;
  4541. typedef struct {
  4542. /*
  4543. * SAWF pdev rate stats;
  4544. * placed in a separate TLV to adhere to size restrictions
  4545. */
  4546. htt_tlv_hdr_t tlv_hdr;
  4547. /**
  4548. * Counter incremented when MCS is dropped due to the successive retries
  4549. * to a peer reaching the configured limit.
  4550. */
  4551. A_UINT32 rate_retry_mcs_drop_cnt;
  4552. /**
  4553. * histogram of MCS rate drop down, indexed by pre-drop MCS
  4554. */
  4555. A_UINT32 mcs_drop_rate[HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS];
  4556. /**
  4557. * PPDU PER histogram - each PPDU has its PER computed,
  4558. * and the bin corresponding to that PER percentage is incremented.
  4559. */
  4560. A_UINT32 per_histogram_cnt[HTT_TX_PDEV_STATS_NUM_PER_COUNTERS];
  4561. /**
  4562. * When the service class contains delay bound rate parameters which
  4563. * indicate low latency and we enable latency-based RA params then
  4564. * the low_latency_rate_count will be incremented.
  4565. * This counts the number of peer-TIDs that have been categorized as
  4566. * low-latency.
  4567. */
  4568. A_UINT32 low_latency_rate_cnt;
  4569. /** Indicate how many times rate drop happened within SIFS burst */
  4570. A_UINT32 su_burst_rate_drop_cnt;
  4571. /** Indicates how many within SIFS burst failed to deliver any pkt */
  4572. A_UINT32 su_burst_rate_drop_fail_cnt;
  4573. } htt_tx_pdev_rate_stats_sawf_tlv;
  4574. typedef struct {
  4575. htt_tlv_hdr_t tlv_hdr;
  4576. /**
  4577. * BIT [ 7 : 0] :- mac_id
  4578. * BIT [31 : 8] :- reserved
  4579. */
  4580. A_UINT32 mac_id__word;
  4581. /** 11BE EHT DL MU OFDMA LDPC count */
  4582. A_UINT32 be_ofdma_tx_ldpc;
  4583. /** 11BE EHT DL MU OFDMA TX MCS stats */
  4584. A_UINT32 be_ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4585. /**
  4586. * 11BE EHT DL MU OFDMA TX NSS stats (Indicates NSS for individual users)
  4587. */
  4588. A_UINT32 be_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4589. /** 11BE EHT DL MU OFDMA TX BW stats */
  4590. A_UINT32 be_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4591. /** 11BE EHT DL MU OFDMA TX guard interval stats */
  4592. A_UINT32 be_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4593. /** 11BE EHT DL MU OFDMA TX RU Size stats */
  4594. A_UINT32 be_ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4595. /** 11BE EHT DL MU OFDMA EHT-SIG MCS stats */
  4596. A_UINT32 be_ofdma_eht_sig_mcs[HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS];
  4597. } htt_tx_pdev_rate_stats_be_ofdma_tlv;
  4598. typedef struct {
  4599. htt_tlv_hdr_t tlv_hdr;
  4600. /** Tx PPDU duration histogram **/
  4601. A_UINT32 tx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4602. A_UINT32 tx_success_time_us_low;
  4603. A_UINT32 tx_success_time_us_high;
  4604. A_UINT32 tx_fail_time_us_low;
  4605. A_UINT32 tx_fail_time_us_high;
  4606. A_UINT32 pdev_up_time_us_low;
  4607. A_UINT32 pdev_up_time_us_high;
  4608. } htt_tx_pdev_ppdu_dur_stats_tlv;
  4609. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  4610. * TLV_TAGS:
  4611. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  4612. */
  4613. /* NOTE:
  4614. * This structure is for documentation, and cannot be safely used directly.
  4615. * Instead, use the constituent TLV structures to fill/parse.
  4616. */
  4617. typedef struct {
  4618. htt_tx_pdev_rate_stats_tlv rate_tlv;
  4619. htt_tx_pdev_rate_stats_be_tlv rate_be_tlv;
  4620. htt_tx_pdev_rate_stats_sawf_tlv rate_sawf_tlv;
  4621. htt_tx_pdev_ppdu_dur_stats_tlv tx_ppdu_dur_tlv;
  4622. } htt_tx_pdev_rate_stats_t;
  4623. /* == PDEV RX RATE CTRL STATS == */
  4624. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4625. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4626. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4627. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4628. #define HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4629. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  4630. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  4631. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4632. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  4633. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  4634. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  4635. #define HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS 5 /* 20, 40, 80, 160, 320Mhz */
  4636. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4637. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  4638. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4639. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  4640. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  4641. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  4642. #define HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0-13, -2, -1 */
  4643. #define HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4644. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  4645. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4646. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4647. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4648. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4649. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4650. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4651. */
  4652. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  4653. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  4654. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4655. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4656. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4657. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4658. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4659. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4660. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  4661. */
  4662. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  4663. typedef enum {
  4664. HTT_RX_PDEV_STATS_BE_RU_SIZE_26,
  4665. HTT_RX_PDEV_STATS_BE_RU_SIZE_52,
  4666. HTT_RX_PDEV_STATS_BE_RU_SIZE_52_26,
  4667. HTT_RX_PDEV_STATS_BE_RU_SIZE_106,
  4668. HTT_RX_PDEV_STATS_BE_RU_SIZE_106_26,
  4669. HTT_RX_PDEV_STATS_BE_RU_SIZE_242,
  4670. HTT_RX_PDEV_STATS_BE_RU_SIZE_484,
  4671. HTT_RX_PDEV_STATS_BE_RU_SIZE_484_242,
  4672. HTT_RX_PDEV_STATS_BE_RU_SIZE_996,
  4673. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484,
  4674. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4675. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2,
  4676. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4677. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3,
  4678. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4679. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x4,
  4680. HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4681. } HTT_RX_PDEV_STATS_BE_RU_SIZE;
  4682. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4683. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  4684. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4685. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4686. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  4687. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4688. do { \
  4689. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  4690. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  4691. } while (0)
  4692. /* Introduce new RX counters to support 320MHZ support and punctured modes */
  4693. typedef enum {
  4694. HTT_RX_PDEV_STATS_PUNCTURED_NONE = 0,
  4695. HTT_RX_PDEV_STATS_PUNCTURED_20 = 1,
  4696. HTT_RX_PDEV_STATS_PUNCTURED_40 = 2,
  4697. HTT_RX_PDEV_STATS_PUNCTURED_80 = 3,
  4698. HTT_RX_PDEV_STATS_PUNCTURED_120 = 4,
  4699. HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4700. } HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4701. #define HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4702. typedef struct {
  4703. htt_tlv_hdr_t tlv_hdr;
  4704. /**
  4705. * BIT [ 7 : 0] :- mac_id
  4706. * BIT [31 : 8] :- reserved
  4707. */
  4708. A_UINT32 mac_id__word;
  4709. A_UINT32 nsts;
  4710. /** Number of rx ldpc packets */
  4711. A_UINT32 rx_ldpc;
  4712. /** Number of rx rts packets */
  4713. A_UINT32 rts_cnt;
  4714. /** units = dB above noise floor */
  4715. A_UINT32 rssi_mgmt;
  4716. /** units = dB above noise floor */
  4717. A_UINT32 rssi_data;
  4718. /** units = dB above noise floor */
  4719. A_UINT32 rssi_comb;
  4720. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4721. /** element 0,1, ...7 -> NSS 1,2, ...8 */
  4722. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4723. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  4724. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4725. /** element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4726. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4727. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4728. /** units = dB above noise floor */
  4729. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4730. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  4731. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4732. /** rx Signal Strength value in dBm unit */
  4733. A_INT32 rssi_in_dbm;
  4734. A_UINT32 rx_11ax_su_ext;
  4735. A_UINT32 rx_11ac_mumimo;
  4736. A_UINT32 rx_11ax_mumimo;
  4737. A_UINT32 rx_11ax_ofdma;
  4738. A_UINT32 txbf;
  4739. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4740. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4741. A_UINT32 rx_active_dur_us_low;
  4742. A_UINT32 rx_active_dur_us_high;
  4743. /** number of times UL MU MIMO RX packets received */
  4744. A_UINT32 rx_11ax_ul_ofdma;
  4745. /** 11AX HE UL OFDMA RX TB PPDU MCS stats */
  4746. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4747. /** 11AX HE UL OFDMA RX TB PPDU GI stats */
  4748. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4749. /**
  4750. * 11AX HE UL OFDMA RX TB PPDU NSS stats
  4751. * (Increments the individual user NSS in the OFDMA PPDU received)
  4752. */
  4753. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4754. /** 11AX HE UL OFDMA RX TB PPDU BW stats */
  4755. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4756. /** Number of times UL OFDMA TB PPDUs received with stbc */
  4757. A_UINT32 ul_ofdma_rx_stbc;
  4758. /** Number of times UL OFDMA TB PPDUs received with ldpc */
  4759. A_UINT32 ul_ofdma_rx_ldpc;
  4760. /**
  4761. * Number of non data PPDUs received for each degree (number of users)
  4762. * in UL OFDMA
  4763. */
  4764. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4765. /**
  4766. * Number of data ppdus received for each degree (number of users)
  4767. * in UL OFDMA
  4768. */
  4769. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4770. /**
  4771. * Number of mpdus passed for each degree (number of users)
  4772. * in UL OFDMA TB PPDU
  4773. */
  4774. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4775. /**
  4776. * Number of mpdus failed for each degree (number of users)
  4777. * in UL OFDMA TB PPDU
  4778. */
  4779. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4780. A_UINT32 nss_count;
  4781. A_UINT32 pilot_count;
  4782. /** RxEVM stats in dB */
  4783. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  4784. /**
  4785. * EVM mean across pilots, computed as
  4786. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  4787. */
  4788. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4789. /** dBm units */
  4790. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4791. /** per_chain_rssi_pkt_type:
  4792. * This field shows what type of rx frame the per-chain RSSI was computed
  4793. * on, by recording the frame type and sub-type as bit-fields within this
  4794. * field:
  4795. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  4796. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  4797. * BIT [31 : 8] :- Reserved
  4798. */
  4799. A_UINT32 per_chain_rssi_pkt_type;
  4800. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4801. A_UINT32 rx_su_ndpa;
  4802. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4803. A_UINT32 rx_mu_ndpa;
  4804. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4805. A_UINT32 rx_br_poll;
  4806. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4807. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  4808. /**
  4809. * Number of non data ppdus received for each degree (number of users)
  4810. * with UL MUMIMO
  4811. */
  4812. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4813. /**
  4814. * Number of data ppdus received for each degree (number of users)
  4815. * with UL MUMIMO
  4816. */
  4817. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4818. /**
  4819. * Number of mpdus passed for each degree (number of users)
  4820. * with UL MUMIMO TB PPDU
  4821. */
  4822. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4823. /**
  4824. * Number of mpdus failed for each degree (number of users)
  4825. * with UL MUMIMO TB PPDU
  4826. */
  4827. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4828. /**
  4829. * Number of non data ppdus received for each degree (number of users)
  4830. * in UL OFDMA
  4831. */
  4832. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4833. /**
  4834. * Number of data ppdus received for each degree (number of users)
  4835. *in UL OFDMA
  4836. */
  4837. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4838. /* Stats for MCS 12/13 */
  4839. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4840. /*
  4841. * NOTE - this TLV is already large enough that it causes the HTT message
  4842. * carrying it to be nearly at the message size limit that applies to
  4843. * many targets/hosts.
  4844. * No further fields should be added to this TLV without very careful
  4845. * review to ensure the size increase is acceptable.
  4846. */
  4847. } htt_rx_pdev_rate_stats_tlv;
  4848. typedef struct {
  4849. htt_tlv_hdr_t tlv_hdr;
  4850. /** Tx PPDU duration histogram **/
  4851. A_UINT32 rx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4852. } htt_rx_pdev_ppdu_dur_stats_tlv;
  4853. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  4854. * TLV_TAGS:
  4855. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  4856. */
  4857. /* NOTE:
  4858. * This structure is for documentation, and cannot be safely used directly.
  4859. * Instead, use the constituent TLV structures to fill/parse.
  4860. */
  4861. typedef struct {
  4862. htt_rx_pdev_rate_stats_tlv rate_tlv;
  4863. htt_rx_pdev_ppdu_dur_stats_tlv rx_ppdu_dur_tlv;
  4864. } htt_rx_pdev_rate_stats_t;
  4865. typedef struct {
  4866. htt_tlv_hdr_t tlv_hdr;
  4867. /** units = dB above noise floor */
  4868. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4869. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4870. /** rx mcast signal strength value in dBm unit */
  4871. A_INT32 rssi_mcast_in_dbm;
  4872. /** rx mgmt packet signal Strength value in dBm unit */
  4873. A_INT32 rssi_mgmt_in_dbm;
  4874. /*
  4875. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  4876. * due to message size limitations.
  4877. */
  4878. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4879. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4880. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4881. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4882. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4883. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4884. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4885. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4886. /* MCS 14,15 */
  4887. A_UINT32 rx_mcs_ext_2[HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4888. A_UINT32 rx_bw_ext[HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS];
  4889. A_UINT32 rx_gi_ext_2[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4890. A_UINT32 rx_su_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4891. A_UINT32 reduced_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4892. A_UINT8 rssi_chain_ext_2[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS]; /* units = dB above noise floor */
  4893. A_INT8 rx_per_chain_rssi_ext_2_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS];
  4894. } htt_rx_pdev_rate_ext_stats_tlv;
  4895. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  4896. * TLV_TAGS:
  4897. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  4898. */
  4899. /* NOTE:
  4900. * This structure is for documentation, and cannot be safely used directly.
  4901. * Instead, use the constituent TLV structures to fill/parse.
  4902. */
  4903. typedef struct {
  4904. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  4905. } htt_rx_pdev_rate_ext_stats_t;
  4906. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  4907. #define HTT_STATS_CMN_MAC_ID_S 0
  4908. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  4909. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  4910. HTT_STATS_CMN_MAC_ID_S)
  4911. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  4912. do { \
  4913. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  4914. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  4915. } while (0)
  4916. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  4917. typedef struct {
  4918. htt_tlv_hdr_t tlv_hdr;
  4919. /**
  4920. * BIT [ 7 : 0] :- mac_id
  4921. * BIT [31 : 8] :- reserved
  4922. */
  4923. A_UINT32 mac_id__word;
  4924. A_UINT32 rx_11ax_ul_ofdma;
  4925. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4926. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4927. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4928. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4929. A_UINT32 ul_ofdma_rx_stbc;
  4930. A_UINT32 ul_ofdma_rx_ldpc;
  4931. /*
  4932. * These are arrays to hold the number of PPDUs that we received per RU.
  4933. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4934. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4935. */
  4936. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4937. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4938. /*
  4939. * These arrays hold Target RSSI (rx power the AP wants),
  4940. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4941. * which can be identified by AIDs, during trigger based RX.
  4942. * Array acts a circular buffer and holds values for last 5 STAs
  4943. * in the same order as RX.
  4944. */
  4945. /**
  4946. * STA AID array for identifying which STA the
  4947. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4948. */
  4949. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4950. /**
  4951. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4952. */
  4953. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4954. /**
  4955. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4956. */
  4957. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4958. /**
  4959. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4960. */
  4961. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4962. A_UINT32 reduced_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4963. /*
  4964. * Number of HE UL OFDMA per-user responses containing only a QoS null in
  4965. * response to basic trigger. Typically a data response is expected.
  4966. */
  4967. A_UINT32 ul_ofdma_basic_trigger_rx_qos_null_only;
  4968. } htt_rx_pdev_ul_trigger_stats_tlv;
  4969. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4970. * TLV_TAGS:
  4971. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  4972. * NOTE:
  4973. * This structure is for documentation, and cannot be safely used directly.
  4974. * Instead, use the constituent TLV structures to fill/parse.
  4975. */
  4976. typedef struct {
  4977. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  4978. } htt_rx_pdev_ul_trigger_stats_t;
  4979. typedef struct {
  4980. htt_tlv_hdr_t tlv_hdr;
  4981. /**
  4982. * BIT [ 7 : 0] :- mac_id
  4983. * BIT [31 : 8] :- reserved
  4984. */
  4985. A_UINT32 mac_id__word;
  4986. A_UINT32 rx_11be_ul_ofdma;
  4987. A_UINT32 be_ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4988. A_UINT32 be_ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4989. A_UINT32 be_ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4990. A_UINT32 be_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4991. A_UINT32 be_ul_ofdma_rx_stbc;
  4992. A_UINT32 be_ul_ofdma_rx_ldpc;
  4993. /*
  4994. * These are arrays to hold the number of PPDUs that we received per RU.
  4995. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4996. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4997. */
  4998. /** PPDU level */
  4999. A_UINT32 be_rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  5000. /** PPDU level */
  5001. A_UINT32 be_rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  5002. /*
  5003. * These arrays hold Target RSSI (rx power the AP wants),
  5004. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  5005. * which can be identified by AIDs, during trigger based RX.
  5006. * Array acts a circular buffer and holds values for last 5 STAs
  5007. * in the same order as RX.
  5008. */
  5009. /**
  5010. * STA AID array for identifying which STA the
  5011. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  5012. */
  5013. A_UINT32 be_uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  5014. /**
  5015. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  5016. */
  5017. A_INT32 be_uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  5018. /**
  5019. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  5020. */
  5021. A_INT32 be_uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  5022. /**
  5023. * Trig power headroom for STA AID in same idx - UNIT(dB)
  5024. */
  5025. A_UINT32 be_uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  5026. /*
  5027. * Number of EHT UL OFDMA per-user responses containing only a QoS null in
  5028. * response to basic trigger. Typically a data response is expected.
  5029. */
  5030. A_UINT32 be_ul_ofdma_basic_trigger_rx_qos_null_only;
  5031. } htt_rx_pdev_be_ul_trigger_stats_tlv;
  5032. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  5033. * TLV_TAGS:
  5034. * - HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG
  5035. * NOTE:
  5036. * This structure is for documentation, and cannot be safely used directly.
  5037. * Instead, use the constituent TLV structures to fill/parse.
  5038. */
  5039. typedef struct {
  5040. htt_rx_pdev_be_ul_trigger_stats_tlv ul_trigger_tlv;
  5041. } htt_rx_pdev_be_ul_trigger_stats_t;
  5042. typedef struct {
  5043. htt_tlv_hdr_t tlv_hdr;
  5044. A_UINT32 user_index;
  5045. /** PPDU level */
  5046. A_UINT32 rx_ulofdma_non_data_ppdu;
  5047. /** PPDU level */
  5048. A_UINT32 rx_ulofdma_data_ppdu;
  5049. /** MPDU level */
  5050. A_UINT32 rx_ulofdma_mpdu_ok;
  5051. /** MPDU level */
  5052. A_UINT32 rx_ulofdma_mpdu_fail;
  5053. A_UINT32 rx_ulofdma_non_data_nusers;
  5054. A_UINT32 rx_ulofdma_data_nusers;
  5055. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  5056. typedef struct {
  5057. htt_tlv_hdr_t tlv_hdr;
  5058. A_UINT32 user_index;
  5059. /** PPDU level */
  5060. A_UINT32 be_rx_ulofdma_non_data_ppdu;
  5061. /** PPDU level */
  5062. A_UINT32 be_rx_ulofdma_data_ppdu;
  5063. /** MPDU level */
  5064. A_UINT32 be_rx_ulofdma_mpdu_ok;
  5065. /** MPDU level */
  5066. A_UINT32 be_rx_ulofdma_mpdu_fail;
  5067. A_UINT32 be_rx_ulofdma_non_data_nusers;
  5068. A_UINT32 be_rx_ulofdma_data_nusers;
  5069. } htt_rx_pdev_be_ul_ofdma_user_stats_tlv;
  5070. typedef struct {
  5071. htt_tlv_hdr_t tlv_hdr;
  5072. A_UINT32 user_index;
  5073. /** PPDU level */
  5074. A_UINT32 rx_ulmumimo_non_data_ppdu;
  5075. /** PPDU level */
  5076. A_UINT32 rx_ulmumimo_data_ppdu;
  5077. /** MPDU level */
  5078. A_UINT32 rx_ulmumimo_mpdu_ok;
  5079. /** MPDU level */
  5080. A_UINT32 rx_ulmumimo_mpdu_fail;
  5081. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  5082. typedef struct {
  5083. htt_tlv_hdr_t tlv_hdr;
  5084. A_UINT32 user_index;
  5085. /** PPDU level */
  5086. A_UINT32 be_rx_ulmumimo_non_data_ppdu;
  5087. /** PPDU level */
  5088. A_UINT32 be_rx_ulmumimo_data_ppdu;
  5089. /** MPDU level */
  5090. A_UINT32 be_rx_ulmumimo_mpdu_ok;
  5091. /** MPDU level */
  5092. A_UINT32 be_rx_ulmumimo_mpdu_fail;
  5093. } htt_rx_pdev_be_ul_mimo_user_stats_tlv;
  5094. /* == RX PDEV/SOC STATS == */
  5095. typedef struct {
  5096. htt_tlv_hdr_t tlv_hdr;
  5097. /**
  5098. * BIT [7:0] :- mac_id
  5099. * BIT [31:8] :- reserved
  5100. *
  5101. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  5102. */
  5103. A_UINT32 mac_id__word;
  5104. /** Number of times UL MUMIMO RX packets received */
  5105. A_UINT32 rx_11ax_ul_mumimo;
  5106. /** 11AX HE UL MU-MIMO RX TB PPDU MCS stats */
  5107. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  5108. /**
  5109. * 11AX HE UL MU-MIMO RX GI & LTF stats.
  5110. * Index 0 indicates 1xLTF + 1.6 msec GI
  5111. * Index 1 indicates 2xLTF + 1.6 msec GI
  5112. * Index 2 indicates 4xLTF + 3.2 msec GI
  5113. */
  5114. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  5115. /**
  5116. * 11AX HE UL MU-MIMO RX TB PPDU NSS stats
  5117. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  5118. */
  5119. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5120. /** 11AX HE UL MU-MIMO RX TB PPDU BW stats */
  5121. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  5122. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  5123. A_UINT32 ul_mumimo_rx_stbc;
  5124. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  5125. A_UINT32 ul_mumimo_rx_ldpc;
  5126. /* Stats for MCS 12/13 */
  5127. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  5128. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  5129. /** RSSI in dBm for Rx TB PPDUs */
  5130. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  5131. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  5132. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  5133. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  5134. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5135. /** Average pilot EVM measued for RX UL TB PPDU */
  5136. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5137. A_UINT32 reduced_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  5138. /*
  5139. * Number of HE UL MU-MIMO per-user responses containing only a QoS null in
  5140. * response to basic trigger. Typically a data response is expected.
  5141. */
  5142. A_UINT32 ul_mumimo_basic_trigger_rx_qos_null_only;
  5143. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  5144. typedef struct {
  5145. htt_tlv_hdr_t tlv_hdr;
  5146. /**
  5147. * BIT [7:0] :- mac_id
  5148. * BIT [31:8] :- reserved
  5149. *
  5150. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  5151. */
  5152. A_UINT32 mac_id__word;
  5153. /** Number of times UL MUMIMO RX packets received */
  5154. A_UINT32 rx_11be_ul_mumimo;
  5155. /** 11BE EHT UL MU-MIMO RX TB PPDU MCS stats */
  5156. A_UINT32 be_ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  5157. /**
  5158. * 11BE EHT UL MU-MIMO RX GI & LTF stats.
  5159. * Index 0 indicates 1xLTF + 1.6 msec GI
  5160. * Index 1 indicates 2xLTF + 1.6 msec GI
  5161. * Index 2 indicates 4xLTF + 3.2 msec GI
  5162. */
  5163. A_UINT32 be_ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  5164. /**
  5165. * 11BE EHT UL MU-MIMO RX TB PPDU NSS stats
  5166. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  5167. */
  5168. A_UINT32 be_ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5169. /** 11BE EHT UL MU-MIMO RX TB PPDU BW stats */
  5170. A_UINT32 be_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5171. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  5172. A_UINT32 be_ul_mumimo_rx_stbc;
  5173. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  5174. A_UINT32 be_ul_mumimo_rx_ldpc;
  5175. /** RSSI in dBm for Rx TB PPDUs */
  5176. A_INT8 be_rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5177. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  5178. A_INT8 be_rx_ul_mumimo_target_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5179. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  5180. A_INT8 be_rx_ul_mumimo_fd_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5181. /** Average pilot EVM measued for RX UL TB PPDU */
  5182. A_INT8 be_rx_ulmumimo_pilot_evm_dB_mean[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5183. /** Number of times UL MUMIMO TB PPDUs received in a punctured mode */
  5184. A_UINT32 rx_ul_mumimo_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  5185. /*
  5186. * Number of EHT UL MU-MIMO per-user responses containing only a QoS null
  5187. * in response to basic trigger. Typically a data response is expected.
  5188. */
  5189. A_UINT32 be_ul_mumimo_basic_trigger_rx_qos_null_only;
  5190. } htt_rx_pdev_ul_mumimo_trig_be_stats_tlv;
  5191. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  5192. * TLV_TAGS:
  5193. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  5194. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG
  5195. */
  5196. typedef struct {
  5197. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  5198. htt_rx_pdev_ul_mumimo_trig_be_stats_tlv ul_mumimo_trig_be_tlv;
  5199. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  5200. typedef struct {
  5201. htt_tlv_hdr_t tlv_hdr;
  5202. /** Num Packets received on REO FW ring */
  5203. A_UINT32 fw_reo_ring_data_msdu;
  5204. /** Num bc/mc packets indicated from fw to host */
  5205. A_UINT32 fw_to_host_data_msdu_bcmc;
  5206. /** Num unicast packets indicated from fw to host */
  5207. A_UINT32 fw_to_host_data_msdu_uc;
  5208. /** Num remote buf recycle from offload */
  5209. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  5210. /** Num remote free buf given to offload */
  5211. A_UINT32 ofld_remote_free_buf_indication_cnt;
  5212. /** Num unicast packets from local path indicated to host */
  5213. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  5214. /** Num unicast packets from REO indicated to host */
  5215. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  5216. /** Num Packets received from WBM SW1 ring */
  5217. A_UINT32 wbm_sw_ring_reap;
  5218. /** Num packets from WBM forwarded from fw to host via WBM */
  5219. A_UINT32 wbm_forward_to_host_cnt;
  5220. /** Num packets from WBM recycled to target refill ring */
  5221. A_UINT32 wbm_target_recycle_cnt;
  5222. /**
  5223. * Total Num of recycled to refill ring,
  5224. * including packets from WBM and REO
  5225. */
  5226. A_UINT32 target_refill_ring_recycle_cnt;
  5227. } htt_rx_soc_fw_stats_tlv;
  5228. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5229. /* NOTE: Variable length TLV, use length spec to infer array size */
  5230. typedef struct {
  5231. htt_tlv_hdr_t tlv_hdr;
  5232. /** Num ring empty encountered */
  5233. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  5234. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  5235. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5236. /* NOTE: Variable length TLV, use length spec to infer array size */
  5237. typedef struct {
  5238. htt_tlv_hdr_t tlv_hdr;
  5239. /** Num total buf refilled from refill ring */
  5240. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  5241. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  5242. /* RXDMA error code from WBM released packets */
  5243. typedef enum {
  5244. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  5245. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  5246. HTT_RX_RXDMA_FCS_ERR = 2,
  5247. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  5248. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  5249. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  5250. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  5251. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  5252. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  5253. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  5254. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  5255. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  5256. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  5257. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  5258. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  5259. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  5260. /*
  5261. * This MAX_ERR_CODE should not be used in any host/target messages,
  5262. * so that even though it is defined within a host/target interface
  5263. * definition header file, it isn't actually part of the host/target
  5264. * interface, and thus can be modified.
  5265. */
  5266. HTT_RX_RXDMA_MAX_ERR_CODE
  5267. } htt_rx_rxdma_error_code_enum;
  5268. /* NOTE: Variable length TLV, use length spec to infer array size */
  5269. typedef struct {
  5270. htt_tlv_hdr_t tlv_hdr;
  5271. /** NOTE:
  5272. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  5273. * It is expected but not required that the target will provide a rxdma_err element
  5274. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  5275. * MAX_ERR_CODE. The host should ignore any array elements whose
  5276. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5277. */
  5278. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  5279. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  5280. /* REO error code from WBM released packets */
  5281. typedef enum {
  5282. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  5283. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  5284. HTT_RX_AMPDU_IN_NON_BA = 2,
  5285. HTT_RX_NON_BA_DUPLICATE = 3,
  5286. HTT_RX_BA_DUPLICATE = 4,
  5287. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  5288. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  5289. HTT_RX_REGULAR_FRAME_OOR = 7,
  5290. HTT_RX_BAR_FRAME_OOR = 8,
  5291. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  5292. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  5293. HTT_RX_PN_CHECK_FAILED = 11,
  5294. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  5295. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  5296. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  5297. HTT_RX_REO_ERR_CODE_RVSD = 15,
  5298. /*
  5299. * This MAX_ERR_CODE should not be used in any host/target messages,
  5300. * so that even though it is defined within a host/target interface
  5301. * definition header file, it isn't actually part of the host/target
  5302. * interface, and thus can be modified.
  5303. */
  5304. HTT_RX_REO_MAX_ERR_CODE
  5305. } htt_rx_reo_error_code_enum;
  5306. /* NOTE: Variable length TLV, use length spec to infer array size */
  5307. typedef struct {
  5308. htt_tlv_hdr_t tlv_hdr;
  5309. /** NOTE:
  5310. * The mapping of REO error types to reo_err array elements is HW dependent.
  5311. * It is expected but not required that the target will provide a rxdma_err element
  5312. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  5313. * MAX_ERR_CODE. The host should ignore any array elements whose
  5314. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5315. */
  5316. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  5317. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  5318. /* NOTE:
  5319. * This structure is for documentation, and cannot be safely used directly.
  5320. * Instead, use the constituent TLV structures to fill/parse.
  5321. */
  5322. typedef struct {
  5323. htt_rx_soc_fw_stats_tlv fw_tlv;
  5324. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  5325. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  5326. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  5327. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  5328. } htt_rx_soc_stats_t;
  5329. /* == RX PDEV STATS == */
  5330. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  5331. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  5332. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  5333. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  5334. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  5335. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  5336. do { \
  5337. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  5338. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  5339. } while (0)
  5340. typedef struct {
  5341. htt_tlv_hdr_t tlv_hdr;
  5342. /**
  5343. * BIT [ 7 : 0] :- mac_id
  5344. * BIT [31 : 8] :- reserved
  5345. */
  5346. A_UINT32 mac_id__word;
  5347. /** Num PPDU status processed from HW */
  5348. A_UINT32 ppdu_recvd;
  5349. /** Num MPDU across PPDUs with FCS ok */
  5350. A_UINT32 mpdu_cnt_fcs_ok;
  5351. /** Num MPDU across PPDUs with FCS err */
  5352. A_UINT32 mpdu_cnt_fcs_err;
  5353. /** Num MSDU across PPDUs */
  5354. A_UINT32 tcp_msdu_cnt;
  5355. /** Num MSDU across PPDUs */
  5356. A_UINT32 tcp_ack_msdu_cnt;
  5357. /** Num MSDU across PPDUs */
  5358. A_UINT32 udp_msdu_cnt;
  5359. /** Num MSDU across PPDUs */
  5360. A_UINT32 other_msdu_cnt;
  5361. /** Num MPDU on FW ring indicated */
  5362. A_UINT32 fw_ring_mpdu_ind;
  5363. /** Num MGMT MPDU given to protocol */
  5364. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5365. /** Num ctrl MPDU given to protocol */
  5366. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  5367. /** Num mcast data packet received */
  5368. A_UINT32 fw_ring_mcast_data_msdu;
  5369. /** Num broadcast data packet received */
  5370. A_UINT32 fw_ring_bcast_data_msdu;
  5371. /** Num unicast data packet received */
  5372. A_UINT32 fw_ring_ucast_data_msdu;
  5373. /** Num null data packet received */
  5374. A_UINT32 fw_ring_null_data_msdu;
  5375. /** Num MPDU on FW ring dropped */
  5376. A_UINT32 fw_ring_mpdu_drop;
  5377. /** Num buf indication to offload */
  5378. A_UINT32 ofld_local_data_ind_cnt;
  5379. /** Num buf recycle from offload */
  5380. A_UINT32 ofld_local_data_buf_recycle_cnt;
  5381. /** Num buf indication to data_rx */
  5382. A_UINT32 drx_local_data_ind_cnt;
  5383. /** Num buf recycle from data_rx */
  5384. A_UINT32 drx_local_data_buf_recycle_cnt;
  5385. /** Num buf indication to protocol */
  5386. A_UINT32 local_nondata_ind_cnt;
  5387. /** Num buf recycle from protocol */
  5388. A_UINT32 local_nondata_buf_recycle_cnt;
  5389. /** Num buf fed */
  5390. A_UINT32 fw_status_buf_ring_refill_cnt;
  5391. /** Num ring empty encountered */
  5392. A_UINT32 fw_status_buf_ring_empty_cnt;
  5393. /** Num buf fed */
  5394. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  5395. /** Num ring empty encountered */
  5396. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  5397. /** Num buf fed */
  5398. A_UINT32 fw_link_buf_ring_refill_cnt;
  5399. /** Num ring empty encountered */
  5400. A_UINT32 fw_link_buf_ring_empty_cnt;
  5401. /** Num buf fed */
  5402. A_UINT32 host_pkt_buf_ring_refill_cnt;
  5403. /** Num ring empty encountered */
  5404. A_UINT32 host_pkt_buf_ring_empty_cnt;
  5405. /** Num buf fed */
  5406. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  5407. /** Num ring empty encountered */
  5408. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  5409. /** Num buf fed */
  5410. A_UINT32 mon_status_buf_ring_refill_cnt;
  5411. /** Num ring empty encountered */
  5412. A_UINT32 mon_status_buf_ring_empty_cnt;
  5413. /** Num buf fed */
  5414. A_UINT32 mon_desc_buf_ring_refill_cnt;
  5415. /** Num ring empty encountered */
  5416. A_UINT32 mon_desc_buf_ring_empty_cnt;
  5417. /** Num buf fed */
  5418. A_UINT32 mon_dest_ring_update_cnt;
  5419. /** Num ring full encountered */
  5420. A_UINT32 mon_dest_ring_full_cnt;
  5421. /** Num rx suspend is attempted */
  5422. A_UINT32 rx_suspend_cnt;
  5423. /** Num rx suspend failed */
  5424. A_UINT32 rx_suspend_fail_cnt;
  5425. /** Num rx resume attempted */
  5426. A_UINT32 rx_resume_cnt;
  5427. /** Num rx resume failed */
  5428. A_UINT32 rx_resume_fail_cnt;
  5429. /** Num rx ring switch */
  5430. A_UINT32 rx_ring_switch_cnt;
  5431. /** Num rx ring restore */
  5432. A_UINT32 rx_ring_restore_cnt;
  5433. /** Num rx flush issued */
  5434. A_UINT32 rx_flush_cnt;
  5435. /** Num rx recovery */
  5436. A_UINT32 rx_recovery_reset_cnt;
  5437. } htt_rx_pdev_fw_stats_tlv;
  5438. typedef struct {
  5439. htt_tlv_hdr_t tlv_hdr;
  5440. /** peer mac address */
  5441. htt_mac_addr peer_mac_addr;
  5442. /** Num of tx mgmt frames with subtype on peer level */
  5443. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5444. /** Num of rx mgmt frames with subtype on peer level */
  5445. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5446. } htt_peer_ctrl_path_txrx_stats_tlv;
  5447. #define HTT_STATS_PHY_ERR_MAX 43
  5448. typedef struct {
  5449. htt_tlv_hdr_t tlv_hdr;
  5450. /**
  5451. * BIT [ 7 : 0] :- mac_id
  5452. * BIT [31 : 8] :- reserved
  5453. */
  5454. A_UINT32 mac_id__word;
  5455. /** Num of phy err */
  5456. A_UINT32 total_phy_err_cnt;
  5457. /** Counts of different types of phy errs
  5458. * The mapping of PHY error types to phy_err array elements is HW dependent.
  5459. * The only currently-supported mapping is shown below:
  5460. *
  5461. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  5462. * 1 phyrx_err_synth_off
  5463. * 2 phyrx_err_ofdma_timing
  5464. * 3 phyrx_err_ofdma_signal_parity
  5465. * 4 phyrx_err_ofdma_rate_illegal
  5466. * 5 phyrx_err_ofdma_length_illegal
  5467. * 6 phyrx_err_ofdma_restart
  5468. * 7 phyrx_err_ofdma_service
  5469. * 8 phyrx_err_ppdu_ofdma_power_drop
  5470. * 9 phyrx_err_cck_blokker
  5471. * 10 phyrx_err_cck_timing
  5472. * 11 phyrx_err_cck_header_crc
  5473. * 12 phyrx_err_cck_rate_illegal
  5474. * 13 phyrx_err_cck_length_illegal
  5475. * 14 phyrx_err_cck_restart
  5476. * 15 phyrx_err_cck_service
  5477. * 16 phyrx_err_cck_power_drop
  5478. * 17 phyrx_err_ht_crc_err
  5479. * 18 phyrx_err_ht_length_illegal
  5480. * 19 phyrx_err_ht_rate_illegal
  5481. * 20 phyrx_err_ht_zlf
  5482. * 21 phyrx_err_false_radar_ext
  5483. * 22 phyrx_err_green_field
  5484. * 23 phyrx_err_bw_gt_dyn_bw
  5485. * 24 phyrx_err_leg_ht_mismatch
  5486. * 25 phyrx_err_vht_crc_error
  5487. * 26 phyrx_err_vht_siga_unsupported
  5488. * 27 phyrx_err_vht_lsig_len_invalid
  5489. * 28 phyrx_err_vht_ndp_or_zlf
  5490. * 29 phyrx_err_vht_nsym_lt_zero
  5491. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  5492. * 31 phyrx_err_vht_rx_skip_group_id0
  5493. * 32 phyrx_err_vht_rx_skip_group_id1to62
  5494. * 33 phyrx_err_vht_rx_skip_group_id63
  5495. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  5496. * 35 phyrx_err_defer_nap
  5497. * 36 phyrx_err_fdomain_timeout
  5498. * 37 phyrx_err_lsig_rel_check
  5499. * 38 phyrx_err_bt_collision
  5500. * 39 phyrx_err_unsupported_mu_feedback
  5501. * 40 phyrx_err_ppdu_tx_interrupt_rx
  5502. * 41 phyrx_err_unsupported_cbf
  5503. * 42 phyrx_err_other
  5504. */
  5505. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  5506. } htt_rx_pdev_fw_stats_phy_err_tlv;
  5507. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5508. /* NOTE: Variable length TLV, use length spec to infer array size */
  5509. typedef struct {
  5510. htt_tlv_hdr_t tlv_hdr;
  5511. /** Num error MPDU for each RxDMA error type */
  5512. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  5513. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  5514. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5515. /* NOTE: Variable length TLV, use length spec to infer array size */
  5516. typedef struct {
  5517. htt_tlv_hdr_t tlv_hdr;
  5518. /** Num MPDU dropped */
  5519. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  5520. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  5521. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  5522. * TLV_TAGS:
  5523. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  5524. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  5525. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  5526. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  5527. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  5528. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  5529. */
  5530. /* NOTE:
  5531. * This structure is for documentation, and cannot be safely used directly.
  5532. * Instead, use the constituent TLV structures to fill/parse.
  5533. */
  5534. typedef struct {
  5535. htt_rx_soc_stats_t soc_stats;
  5536. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  5537. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  5538. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  5539. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  5540. } htt_rx_pdev_stats_t;
  5541. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  5542. * TLV_TAGS:
  5543. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  5544. *
  5545. */
  5546. typedef struct {
  5547. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  5548. } htt_ctrl_path_txrx_stats_t;
  5549. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  5550. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  5551. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  5552. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  5553. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  5554. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  5555. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  5556. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  5557. typedef struct {
  5558. htt_tlv_hdr_t tlv_hdr;
  5559. /* Below values are obtained from the HW Cycles counter registers */
  5560. A_UINT32 tx_frame_usec;
  5561. A_UINT32 rx_frame_usec;
  5562. A_UINT32 rx_clear_usec;
  5563. A_UINT32 my_rx_frame_usec;
  5564. A_UINT32 usec_cnt;
  5565. A_UINT32 med_rx_idle_usec;
  5566. A_UINT32 med_tx_idle_global_usec;
  5567. A_UINT32 cca_obss_usec;
  5568. } htt_pdev_stats_cca_counters_tlv;
  5569. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  5570. * due to lack of support in some host stats infrastructures for
  5571. * TLVs nested within TLVs.
  5572. */
  5573. typedef struct {
  5574. htt_tlv_hdr_t tlv_hdr;
  5575. /** The channel number on which these stats were collected */
  5576. A_UINT32 chan_num;
  5577. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5578. A_UINT32 num_records;
  5579. /**
  5580. * Bit map of valid CCA counters
  5581. * Bit0 - tx_frame_usec
  5582. * Bit1 - rx_frame_usec
  5583. * Bit2 - rx_clear_usec
  5584. * Bit3 - my_rx_frame_usec
  5585. * bit4 - usec_cnt
  5586. * Bit5 - med_rx_idle_usec
  5587. * Bit6 - med_tx_idle_global_usec
  5588. * Bit7 - cca_obss_usec
  5589. *
  5590. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5591. */
  5592. A_UINT32 valid_cca_counters_bitmap;
  5593. /** Indicates the stats collection interval
  5594. * Valid Values:
  5595. * 100 - For the 100ms interval CCA stats histogram
  5596. * 1000 - For 1sec interval CCA histogram
  5597. * 0xFFFFFFFF - For Cumulative CCA Stats
  5598. */
  5599. A_UINT32 collection_interval;
  5600. /**
  5601. * This will be followed by an array which contains the CCA stats
  5602. * collected in the last N intervals,
  5603. * if the indication is for last N intervals CCA stats.
  5604. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5605. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5606. */
  5607. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5608. } htt_pdev_cca_stats_hist_tlv;
  5609. typedef struct {
  5610. htt_tlv_hdr_t tlv_hdr;
  5611. /** The channel number on which these stats were collected */
  5612. A_UINT32 chan_num;
  5613. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5614. A_UINT32 num_records;
  5615. /**
  5616. * Bit map of valid CCA counters
  5617. * Bit0 - tx_frame_usec
  5618. * Bit1 - rx_frame_usec
  5619. * Bit2 - rx_clear_usec
  5620. * Bit3 - my_rx_frame_usec
  5621. * bit4 - usec_cnt
  5622. * Bit5 - med_rx_idle_usec
  5623. * Bit6 - med_tx_idle_global_usec
  5624. * Bit7 - cca_obss_usec
  5625. *
  5626. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5627. */
  5628. A_UINT32 valid_cca_counters_bitmap;
  5629. /** Indicates the stats collection interval
  5630. * Valid Values:
  5631. * 100 - For the 100ms interval CCA stats histogram
  5632. * 1000 - For 1sec interval CCA histogram
  5633. * 0xFFFFFFFF - For Cumulative CCA Stats
  5634. */
  5635. A_UINT32 collection_interval;
  5636. /**
  5637. * This will be followed by an array which contains the CCA stats
  5638. * collected in the last N intervals,
  5639. * if the indication is for last N intervals CCA stats.
  5640. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5641. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5642. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5643. */
  5644. } htt_pdev_cca_stats_hist_v1_tlv;
  5645. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000000f
  5646. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  5647. #define HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT_M 0x0000fff0
  5648. #define HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT_S 4
  5649. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  5650. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  5651. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  5652. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  5653. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  5654. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  5655. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  5656. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  5657. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  5658. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  5659. do { \
  5660. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  5661. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  5662. } while (0)
  5663. #define HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT_GET(_var) \
  5664. (((_var) & HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT_M) >> \
  5665. HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT_S)
  5666. #define HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT_SET(_var, _val) \
  5667. do { \
  5668. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT, _val); \
  5669. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT_S)); \
  5670. } while (0)
  5671. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  5672. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  5673. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  5674. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  5675. do { \
  5676. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  5677. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  5678. } while (0)
  5679. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  5680. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  5681. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  5682. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  5683. do { \
  5684. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  5685. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  5686. } while (0)
  5687. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  5688. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  5689. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  5690. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  5691. do { \
  5692. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  5693. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  5694. } while (0)
  5695. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  5696. typedef struct {
  5697. htt_tlv_hdr_t tlv_hdr;
  5698. A_UINT32 vdev_id;
  5699. htt_mac_addr peer_mac;
  5700. A_UINT32 flow_id_flags;
  5701. /**
  5702. * TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is
  5703. * not initiated by host
  5704. */
  5705. A_UINT32 dialog_id;
  5706. A_UINT32 wake_dura_us;
  5707. A_UINT32 wake_intvl_us;
  5708. A_UINT32 sp_offset_us;
  5709. } htt_pdev_stats_twt_session_tlv;
  5710. typedef struct {
  5711. htt_tlv_hdr_t tlv_hdr;
  5712. A_UINT32 pdev_id;
  5713. A_UINT32 num_sessions;
  5714. htt_pdev_stats_twt_session_tlv twt_session[1];
  5715. } htt_pdev_stats_twt_sessions_tlv;
  5716. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  5717. * TLV_TAGS:
  5718. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  5719. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  5720. */
  5721. /* NOTE:
  5722. * This structure is for documentation, and cannot be safely used directly.
  5723. * Instead, use the constituent TLV structures to fill/parse.
  5724. */
  5725. typedef struct {
  5726. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  5727. } htt_pdev_twt_sessions_stats_t;
  5728. typedef enum {
  5729. /* Global link descriptor queued in REO */
  5730. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  5731. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  5732. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  5733. /*Number of queue descriptors of this aging group */
  5734. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  5735. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  5736. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  5737. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  5738. /* Total number of MSDUs buffered in AC */
  5739. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  5740. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  5741. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  5742. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  5743. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  5744. } htt_rx_reo_resource_sample_id_enum;
  5745. typedef struct {
  5746. htt_tlv_hdr_t tlv_hdr;
  5747. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  5748. /** htt_rx_reo_debug_sample_id_enum */
  5749. A_UINT32 sample_id;
  5750. /** Max value of all samples */
  5751. A_UINT32 total_max;
  5752. /** Average value of total samples */
  5753. A_UINT32 total_avg;
  5754. /** Num of samples including both zeros and non zeros ones*/
  5755. A_UINT32 total_sample;
  5756. /** Average value of all non zeros samples */
  5757. A_UINT32 non_zeros_avg;
  5758. /** Num of non zeros samples */
  5759. A_UINT32 non_zeros_sample;
  5760. /** Max value of last N non zero samples (N = last_non_zeros_sample) */
  5761. A_UINT32 last_non_zeros_max;
  5762. /** Min value of last N non zero samples (N = last_non_zeros_sample) */
  5763. A_UINT32 last_non_zeros_min;
  5764. /** Average value of last N non zero samples (N = last_non_zeros_sample) */
  5765. A_UINT32 last_non_zeros_avg;
  5766. /** Num of last non zero samples */
  5767. A_UINT32 last_non_zeros_sample;
  5768. } htt_rx_reo_resource_stats_tlv_v;
  5769. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  5770. * TLV_TAGS:
  5771. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  5772. */
  5773. /* NOTE:
  5774. * This structure is for documentation, and cannot be safely used directly.
  5775. * Instead, use the constituent TLV structures to fill/parse.
  5776. */
  5777. typedef struct {
  5778. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  5779. } htt_soc_reo_resource_stats_t;
  5780. /* == TX SOUNDING STATS == */
  5781. /* config_param0 */
  5782. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  5783. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  5784. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  5785. typedef enum {
  5786. /* Implicit beamforming stats */
  5787. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  5788. /* Single user short inter frame sequence steer stats */
  5789. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  5790. /* Single user random back off steer stats */
  5791. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  5792. /* Multi user short inter frame sequence steer stats */
  5793. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  5794. /* Multi user random back off steer stats */
  5795. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  5796. /* For backward compatibility new modes cannot be added */
  5797. HTT_TXBF_MAX_NUM_OF_MODES = 5
  5798. } htt_txbf_sound_steer_modes;
  5799. typedef enum {
  5800. HTT_TX_AC_SOUNDING_MODE = 0,
  5801. HTT_TX_AX_SOUNDING_MODE = 1,
  5802. HTT_TX_BE_SOUNDING_MODE = 2,
  5803. HTT_TX_CMN_SOUNDING_MODE = 3,
  5804. } htt_stats_sounding_tx_mode;
  5805. typedef struct {
  5806. htt_tlv_hdr_t tlv_hdr;
  5807. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  5808. /* Counts number of soundings for all steering modes in each bw */
  5809. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  5810. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  5811. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  5812. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  5813. /**
  5814. * The sounding array is a 2-D array stored as an 1-D array of
  5815. * A_UINT32. The stats for a particular user/bw combination is
  5816. * referenced with the following:
  5817. *
  5818. * sounding[(user* max_bw) + bw]
  5819. *
  5820. * ... where max_bw == 4 for 160mhz
  5821. */
  5822. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  5823. /* cv upload handler stats */
  5824. /** total times CV nc mismatched */
  5825. A_UINT32 cv_nc_mismatch_err;
  5826. /** total times CV has FCS error */
  5827. A_UINT32 cv_fcs_err;
  5828. /** total times CV has invalid NSS index */
  5829. A_UINT32 cv_frag_idx_mismatch;
  5830. /** total times CV has invalid SW peer ID */
  5831. A_UINT32 cv_invalid_peer_id;
  5832. /** total times CV rejected because TXBF is not setup in peer */
  5833. A_UINT32 cv_no_txbf_setup;
  5834. /** total times CV expired while in updating state */
  5835. A_UINT32 cv_expiry_in_update;
  5836. /** total times Pkt b/w exceeding the cbf_bw */
  5837. A_UINT32 cv_pkt_bw_exceed;
  5838. /** total times CV DMA not completed */
  5839. A_UINT32 cv_dma_not_done_err;
  5840. /** total times CV update to peer failed */
  5841. A_UINT32 cv_update_failed;
  5842. /* cv query stats */
  5843. /** total times CV query happened */
  5844. A_UINT32 cv_total_query;
  5845. /** total pattern based CV query */
  5846. A_UINT32 cv_total_pattern_query;
  5847. /** total BW based CV query */
  5848. A_UINT32 cv_total_bw_query;
  5849. /** incorrect encoding in CV flags */
  5850. A_UINT32 cv_invalid_bw_coding;
  5851. /** forced sounding enabled for the peer */
  5852. A_UINT32 cv_forced_sounding;
  5853. /** standalone sounding sequence on-going */
  5854. A_UINT32 cv_standalone_sounding;
  5855. /** NC of available CV lower than expected */
  5856. A_UINT32 cv_nc_mismatch;
  5857. /** feedback type different from expected */
  5858. A_UINT32 cv_fb_type_mismatch;
  5859. /** CV BW not equal to expected BW for OFDMA */
  5860. A_UINT32 cv_ofdma_bw_mismatch;
  5861. /** CV BW not greater than or equal to expected BW */
  5862. A_UINT32 cv_bw_mismatch;
  5863. /** CV pattern not matching with the expected pattern */
  5864. A_UINT32 cv_pattern_mismatch;
  5865. /** CV available is of different preamble type than expected. */
  5866. A_UINT32 cv_preamble_mismatch;
  5867. /** NR of available CV is lower than expected. */
  5868. A_UINT32 cv_nr_mismatch;
  5869. /** CV in use count has exceeded threshold and cannot be used further. */
  5870. A_UINT32 cv_in_use_cnt_exceeded;
  5871. /** A valid CV has been found. */
  5872. A_UINT32 cv_found;
  5873. /** No valid CV was found. */
  5874. A_UINT32 cv_not_found;
  5875. /** Sounding per user in 320MHz bandwidth */
  5876. A_UINT32 sounding_320[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  5877. /** Counts number of soundings for all steering modes in 320MHz bandwidth */
  5878. A_UINT32 cbf_320[HTT_TXBF_MAX_NUM_OF_MODES];
  5879. /* This part can be used for new counters added for CV query/upload. */
  5880. /** non-trigger based ranging sequence on-going */
  5881. A_UINT32 cv_ntbr_sounding;
  5882. /** CV found, but upload is in progress. */
  5883. A_UINT32 cv_found_upload_in_progress;
  5884. /** Expired CV found during query. */
  5885. A_UINT32 cv_expired_during_query;
  5886. /** total times CV dma timeout happened */
  5887. A_UINT32 cv_dma_timeout_error;
  5888. /** total times CV bufs uploaded for IBF case */
  5889. A_UINT32 cv_buf_ibf_uploads;
  5890. /** total times CV bufs uploaded for EBF case */
  5891. A_UINT32 cv_buf_ebf_uploads;
  5892. /** total times CV bufs received from IPC ring */
  5893. A_UINT32 cv_buf_received;
  5894. /** total times CV bufs fed back to the IPC ring */
  5895. A_UINT32 cv_buf_fed_back;
  5896. /* Total times CV query happened for IBF case */
  5897. A_UINT32 cv_total_query_ibf;
  5898. /* A valid CV has been found for IBF case */
  5899. A_UINT32 cv_found_ibf;
  5900. /* A valid CV has not been found for IBF case */
  5901. A_UINT32 cv_not_found_ibf;
  5902. /* Expired CV found during query for IBF case */
  5903. A_UINT32 cv_expired_during_query_ibf;
  5904. } htt_tx_sounding_stats_tlv;
  5905. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  5906. * TLV_TAGS:
  5907. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  5908. */
  5909. /* NOTE:
  5910. * This structure is for documentation, and cannot be safely used directly.
  5911. * Instead, use the constituent TLV structures to fill/parse.
  5912. */
  5913. typedef struct {
  5914. htt_tx_sounding_stats_tlv sounding_tlv;
  5915. } htt_tx_sounding_stats_t;
  5916. typedef struct {
  5917. htt_tlv_hdr_t tlv_hdr;
  5918. A_UINT32 num_obss_tx_ppdu_success;
  5919. A_UINT32 num_obss_tx_ppdu_failure;
  5920. /** num_sr_tx_transmissions:
  5921. * Counter of TX done by aborting other BSS RX with spatial reuse
  5922. * (for cases where rx RSSI from other BSS is below the packet-detection
  5923. * threshold for doing spatial reuse)
  5924. */
  5925. union {
  5926. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  5927. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  5928. };
  5929. union {
  5930. /**
  5931. * Count the number of times the RSSI from an other-BSS signal
  5932. * is below the spatial reuse power threshold, thus providing an
  5933. * opportunity for spatial reuse since OBSS interference will be
  5934. * inconsequential.
  5935. */
  5936. A_UINT32 num_spatial_reuse_opportunities;
  5937. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  5938. * This old name has been deprecated because it does not
  5939. * clearly and accurately reflect the information stored within
  5940. * this field.
  5941. * Use the new name (num_spatial_reuse_opportunities) instead of
  5942. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  5943. */
  5944. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  5945. };
  5946. /**
  5947. * Count of number of times OBSS frames were aborted and non-SRG
  5948. * opportunities were created. Non-SRG opportunities are created when
  5949. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  5950. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  5951. * allow non-SRG TX.
  5952. */
  5953. A_UINT32 num_non_srg_opportunities;
  5954. /**
  5955. * Count of number of times TX PPDU were transmitted using non-SRG
  5956. * opportunities created. Incoming OBSS frame RSSI is compared with per
  5957. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  5958. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  5959. * transmission happens.
  5960. */
  5961. A_UINT32 num_non_srg_ppdu_tried;
  5962. /**
  5963. * Count of number of times non-SRG based TX transmissions were successful
  5964. */
  5965. A_UINT32 num_non_srg_ppdu_success;
  5966. /**
  5967. * Count of number of times OBSS frames were aborted and SRG opportunities
  5968. * were created. Srg opportunities are created when incoming OBSS RSSI
  5969. * is less than the global configured SRG RSSI threshold and SRC OBSS
  5970. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  5971. * registers allow SRG TX.
  5972. */
  5973. A_UINT32 num_srg_opportunities;
  5974. /**
  5975. * Count of number of times TX PPDU were transmitted using SRG
  5976. * opportunities created.
  5977. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  5978. * threshold configured in each PPDU.
  5979. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  5980. * then SRG transmission happens.
  5981. */
  5982. A_UINT32 num_srg_ppdu_tried;
  5983. /**
  5984. * Count of number of times SRG based TX transmissions were successful
  5985. */
  5986. A_UINT32 num_srg_ppdu_success;
  5987. /**
  5988. * Count of number of times PSR opportunities were created by aborting
  5989. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  5990. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  5991. * based spatial reuse.
  5992. */
  5993. A_UINT32 num_psr_opportunities;
  5994. /**
  5995. * Count of number of times TX PPDU were transmitted using PSR
  5996. * opportunities created.
  5997. */
  5998. A_UINT32 num_psr_ppdu_tried;
  5999. /**
  6000. * Count of number of times PSR based TX transmissions were successful.
  6001. */
  6002. A_UINT32 num_psr_ppdu_success;
  6003. /**
  6004. * Count of number of times TX PPDU per access category were transmitted
  6005. * using non-SRG opportunities created.
  6006. */
  6007. A_UINT32 num_non_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  6008. /**
  6009. * Count of number of times non-SRG based TX transmissions per access
  6010. * category were successful
  6011. */
  6012. A_UINT32 num_non_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  6013. /**
  6014. * Count of number of times TX PPDU per access category were transmitted
  6015. * using SRG opportunities created.
  6016. */
  6017. A_UINT32 num_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  6018. /**
  6019. * Count of number of times SRG based TX transmissions per access
  6020. * category were successful
  6021. */
  6022. A_UINT32 num_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  6023. /**
  6024. * Count of number of times ppdu was flushed due to ongoing OBSS
  6025. * frame duration value lesser than minimum required frame duration.
  6026. */
  6027. A_UINT32 num_obss_min_duration_check_flush_cnt;
  6028. /**
  6029. * Count of number of times ppdu was flushed due to ppdu duration
  6030. * exceeding aborted OBSS frame duration
  6031. */
  6032. A_UINT32 num_sr_ppdu_abort_flush_cnt;
  6033. } htt_pdev_obss_pd_stats_tlv;
  6034. /* NOTE:
  6035. * This structure is for documentation, and cannot be safely used directly.
  6036. * Instead, use the constituent TLV structures to fill/parse.
  6037. */
  6038. typedef struct {
  6039. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  6040. } htt_pdev_obss_pd_stats_t;
  6041. typedef struct {
  6042. htt_tlv_hdr_t tlv_hdr;
  6043. A_UINT32 pdev_id;
  6044. A_UINT32 current_head_idx;
  6045. A_UINT32 current_tail_idx;
  6046. A_UINT32 num_htt_msgs_sent;
  6047. /**
  6048. * Time in milliseconds for which the ring has been in
  6049. * its current backpressure condition
  6050. */
  6051. A_UINT32 backpressure_time_ms;
  6052. /** backpressure_hist -
  6053. * histogram showing how many times different degrees of backpressure
  6054. * duration occurred:
  6055. * Index 0 indicates the number of times ring was
  6056. * continuously in backpressure state for 100 - 200ms.
  6057. * Index 1 indicates the number of times ring was
  6058. * continuously in backpressure state for 200 - 300ms.
  6059. * Index 2 indicates the number of times ring was
  6060. * continuously in backpressure state for 300 - 400ms.
  6061. * Index 3 indicates the number of times ring was
  6062. * continuously in backpressure state for 400 - 500ms.
  6063. * Index 4 indicates the number of times ring was
  6064. * continuously in backpressure state beyond 500ms.
  6065. */
  6066. A_UINT32 backpressure_hist[5];
  6067. } htt_ring_backpressure_stats_tlv;
  6068. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  6069. * TLV_TAGS:
  6070. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  6071. */
  6072. /* NOTE:
  6073. * This structure is for documentation, and cannot be safely used directly.
  6074. * Instead, use the constituent TLV structures to fill/parse.
  6075. */
  6076. typedef struct {
  6077. htt_sring_cmn_tlv cmn_tlv;
  6078. struct {
  6079. htt_stats_string_tlv sring_str_tlv;
  6080. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  6081. } r[1]; /* variable-length array */
  6082. } htt_ring_backpressure_stats_t;
  6083. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  6084. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  6085. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  6086. typedef struct {
  6087. htt_tlv_hdr_t tlv_hdr;
  6088. /** print_header:
  6089. * This field suggests whether the host should print a header when
  6090. * displaying the TLV (because this is the first latency_prof_stats
  6091. * TLV within a series), or if only the TLV contents should be displayed
  6092. * without a header (because this is not the first TLV within the series).
  6093. */
  6094. A_UINT32 print_header;
  6095. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  6096. /** number of data values included in the tot sum */
  6097. A_UINT32 cnt;
  6098. /** time in us */
  6099. A_UINT32 min;
  6100. /** time in us */
  6101. A_UINT32 max;
  6102. A_UINT32 last;
  6103. /** time in us */
  6104. A_UINT32 tot;
  6105. /** time in us */
  6106. A_UINT32 avg;
  6107. /** hist_intvl:
  6108. * Histogram interval, i.e. the latency range covered by each
  6109. * bin of the histogram, in microsecond units.
  6110. * hist[0] counts how many latencies were between 0 to hist_intvl
  6111. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  6112. * hist[2] counts how many latencies were more than 2*hist_intvl
  6113. */
  6114. A_UINT32 hist_intvl;
  6115. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  6116. /** max page faults in any 1 sampling window */
  6117. A_UINT32 page_fault_max;
  6118. /** summed over all sampling windows */
  6119. A_UINT32 page_fault_total;
  6120. /** ignored_latency_count:
  6121. * ignore some of profile latency to avoid avg skewing
  6122. */
  6123. A_UINT32 ignored_latency_count;
  6124. /** interrupts_max: max interrupts within any single sampling window */
  6125. A_UINT32 interrupts_max;
  6126. /** interrupts_hist: histogram of interrupt rate
  6127. * bin0 contains the number of sampling windows that had 0 interrupts,
  6128. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  6129. * bin2 contains the number of sampling windows that had > 4 interrupts
  6130. */
  6131. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  6132. } htt_latency_prof_stats_tlv;
  6133. typedef struct {
  6134. htt_tlv_hdr_t tlv_hdr;
  6135. /** duration:
  6136. * Time period over which counts were gathered, units = microseconds.
  6137. */
  6138. A_UINT32 duration;
  6139. A_UINT32 tx_msdu_cnt;
  6140. A_UINT32 tx_mpdu_cnt;
  6141. A_UINT32 tx_ppdu_cnt;
  6142. A_UINT32 rx_msdu_cnt;
  6143. A_UINT32 rx_mpdu_cnt;
  6144. } htt_latency_prof_ctx_tlv;
  6145. typedef struct {
  6146. htt_tlv_hdr_t tlv_hdr;
  6147. /** count of enabled profiles */
  6148. A_UINT32 prof_enable_cnt;
  6149. } htt_latency_prof_cnt_tlv;
  6150. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  6151. * TLV_TAGS:
  6152. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  6153. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  6154. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  6155. */
  6156. /* NOTE:
  6157. * This structure is for documentation, and cannot be safely used directly.
  6158. * Instead, use the constituent TLV structures to fill/parse.
  6159. */
  6160. typedef struct {
  6161. htt_latency_prof_stats_tlv latency_prof_stat;
  6162. htt_latency_prof_ctx_tlv latency_ctx_stat;
  6163. htt_latency_prof_cnt_tlv latency_cnt_stat;
  6164. } htt_soc_latency_stats_t;
  6165. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  6166. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  6167. #define HTT_RX_SQUARE_INDEX 6
  6168. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  6169. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  6170. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  6171. * TLV_TAGS:
  6172. * - HTT_STATS_RX_FSE_STATS_TAG
  6173. */
  6174. typedef struct {
  6175. htt_tlv_hdr_t tlv_hdr;
  6176. /**
  6177. * Number of times host requested for fse enable/disable
  6178. */
  6179. A_UINT32 fse_enable_cnt;
  6180. A_UINT32 fse_disable_cnt;
  6181. /**
  6182. * Number of times host requested for fse cache invalidation
  6183. * individual entries or full cache
  6184. */
  6185. A_UINT32 fse_cache_invalidate_entry_cnt;
  6186. A_UINT32 fse_full_cache_invalidate_cnt;
  6187. /**
  6188. * Cache hits count will increase if there is a matching flow in the cache
  6189. * There is no register for cache miss but the number of cache misses can
  6190. * be calculated as
  6191. * cache miss = (num_searches - cache_hits)
  6192. * Thus, there is no need to have a separate variable for cache misses.
  6193. * Num searches is flow search times done in the cache.
  6194. */
  6195. A_UINT32 fse_num_cache_hits_cnt;
  6196. A_UINT32 fse_num_searches_cnt;
  6197. /**
  6198. * Cache Occupancy holds 2 types of values: Peak and Current.
  6199. * 10 bins are used to keep track of peak occupancy.
  6200. * 8 of these bins represent ranges of values, while the first and last
  6201. * bins represent the extreme cases of the cache being completely empty
  6202. * or completely full.
  6203. * For the non-extreme bins, the number of cache occupancy values per
  6204. * bin is the maximum cache occupancy (128), divided by the number of
  6205. * non-extreme bins (8), so 128/8 = 16 values per bin.
  6206. * The range of values for each histogram bins is specified below:
  6207. * Bin0 = Counter increments when cache occupancy is empty
  6208. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  6209. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  6210. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  6211. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  6212. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  6213. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  6214. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  6215. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  6216. * Bin9 = Counter increments when cache occupancy is equal to 128
  6217. * The above histogram bin definitions apply to both the peak-occupancy
  6218. * histogram and the current-occupancy histogram.
  6219. *
  6220. * @fse_cache_occupancy_peak_cnt:
  6221. * Array records periodically PEAK cache occupancy values.
  6222. * Peak Occupancy will increment only if it is greater than current
  6223. * occupancy value.
  6224. *
  6225. * @fse_cache_occupancy_curr_cnt:
  6226. * Array records periodically current cache occupancy value.
  6227. * Current Cache occupancy always holds instant snapshot of
  6228. * current number of cache entries.
  6229. **/
  6230. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  6231. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  6232. /**
  6233. * Square stat is sum of squares of cache occupancy to better understand
  6234. * any variation/deviation within each cache set, over a given time-window.
  6235. *
  6236. * Square stat is calculated this way:
  6237. * Square = SUM(Squares of all Occupancy in a Set) / 8
  6238. * The cache has 16-way set associativity, so the occupancy of a
  6239. * set can vary from 0 to 16. There are 8 sets within the cache.
  6240. * Therefore, the minimum possible square value is 0, and the maximum
  6241. * possible square value is (8*16^2) / 8 = 256.
  6242. *
  6243. * 6 bins are used to keep track of square stats:
  6244. * Bin0 = increments when square of current cache occupancy is zero
  6245. * Bin1 = increments when square of current cache occupancy is within
  6246. * [1 to 50]
  6247. * Bin2 = increments when square of current cache occupancy is within
  6248. * [51 to 100]
  6249. * Bin3 = increments when square of current cache occupancy is within
  6250. * [101 to 200]
  6251. * Bin4 = increments when square of current cache occupancy is within
  6252. * [201 to 255]
  6253. * Bin5 = increments when square of current cache occupancy is 256
  6254. */
  6255. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  6256. /**
  6257. * Search stats has 2 types of values: Peak Pending and Number of
  6258. * Search Pending.
  6259. * GSE command ring for FSE can hold maximum of 5 Pending searches
  6260. * at any given time.
  6261. *
  6262. * 4 bins are used to keep track of search stats:
  6263. * Bin0 = Counter increments when there are NO pending searches
  6264. * (For peak, it will be number of pending searches greater
  6265. * than GSE command ring FIFO outstanding requests.
  6266. * For Search Pending, it will be number of pending search
  6267. * inside GSE command ring FIFO.)
  6268. * Bin1 = Counter increments when number of pending searches are within
  6269. * [1 to 2]
  6270. * Bin2 = Counter increments when number of pending searches are within
  6271. * [3 to 4]
  6272. * Bin3 = Counter increments when number of pending searches are
  6273. * greater/equal to [ >= 5]
  6274. */
  6275. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  6276. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  6277. } htt_rx_fse_stats_tlv;
  6278. /* NOTE:
  6279. * This structure is for documentation, and cannot be safely used directly.
  6280. * Instead, use the constituent TLV structures to fill/parse.
  6281. */
  6282. typedef struct {
  6283. htt_rx_fse_stats_tlv rx_fse_stats;
  6284. } htt_rx_fse_stats_t;
  6285. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  6286. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  6287. #define HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES 2/* 0: Half, 1: Quarter */
  6288. typedef struct {
  6289. htt_tlv_hdr_t tlv_hdr;
  6290. /** SU TxBF TX MCS stats */
  6291. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6292. /** Implicit BF TX MCS stats */
  6293. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6294. /** Open loop TX MCS stats */
  6295. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6296. /** SU TxBF TX NSS stats */
  6297. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6298. /** Implicit BF TX NSS stats */
  6299. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6300. /** Open loop TX NSS stats */
  6301. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6302. /** SU TxBF TX BW stats */
  6303. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6304. /** Implicit BF TX BW stats */
  6305. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6306. /** Open loop TX BW stats */
  6307. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6308. /** Legacy and OFDM TX rate stats */
  6309. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  6310. /** SU TxBF TX BW stats */
  6311. A_UINT32 reduced_tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6312. /** Implicit BF TX BW stats */
  6313. A_UINT32 reduced_tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6314. /** Open loop TX BW stats */
  6315. A_UINT32 reduced_tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6316. /** Txbf flag reason stats */
  6317. A_UINT32 txbf_flag_set_mu_mode;
  6318. A_UINT32 txbf_flag_set_final_status;
  6319. A_UINT32 txbf_flag_not_set_verified_txbf_mode;
  6320. A_UINT32 txbf_flag_not_set_disable_p2p_access;
  6321. A_UINT32 txbf_flag_not_set_max_nss_reached_in_he160;
  6322. A_UINT32 txbf_flag_not_set_disable_ul_dl_ofdma;
  6323. A_UINT32 txbf_flag_not_set_mcs_threshold_value;
  6324. A_UINT32 txbf_flag_not_set_final_status;
  6325. } htt_tx_pdev_txbf_rate_stats_tlv;
  6326. typedef enum {
  6327. HTT_STATS_RC_MODE_DLSU = 0,
  6328. HTT_STATS_RC_MODE_DLMUMIMO = 1,
  6329. HTT_STATS_RC_MODE_DLOFDMA = 2,
  6330. HTT_STATS_RC_MODE_ULMUMIMO = 3,
  6331. HTT_STATS_RC_MODE_ULOFDMA = 4,
  6332. } htt_stats_rc_mode;
  6333. typedef struct {
  6334. A_UINT32 ppdus_tried;
  6335. A_UINT32 ppdus_ack_failed;
  6336. A_UINT32 mpdus_tried;
  6337. A_UINT32 mpdus_failed;
  6338. } htt_tx_rate_stats_t;
  6339. typedef enum {
  6340. HTT_RC_MODE_SU_OL,
  6341. HTT_RC_MODE_SU_BF,
  6342. HTT_RC_MODE_MU1_INTF,
  6343. HTT_RC_MODE_MU2_INTF,
  6344. HTT_Rc_MODE_MU3_INTF,
  6345. HTT_RC_MODE_MU4_INTF,
  6346. HTT_RC_MODE_MU5_INTF,
  6347. HTT_RC_MODE_MU6_INTF,
  6348. HTT_RC_MODE_MU7_INTF,
  6349. HTT_RC_MODE_2D_COUNT,
  6350. } HTT_RC_MODE;
  6351. typedef enum {
  6352. HTT_STATS_RU_TYPE_INVALID = 0,
  6353. HTT_STATS_RU_TYPE_SINGLE_RU_ONLY = 1,
  6354. HTT_STATS_RU_TYPE_SINGLE_AND_MULTI_RU = 2,
  6355. } htt_stats_ru_type;
  6356. typedef struct {
  6357. htt_tlv_hdr_t tlv_hdr;
  6358. /** HTT_STATS_RC_MODE_XX */
  6359. A_UINT32 rc_mode;
  6360. A_UINT32 last_probed_mcs;
  6361. A_UINT32 last_probed_nss;
  6362. A_UINT32 last_probed_bw;
  6363. htt_tx_rate_stats_t per_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  6364. htt_tx_rate_stats_t per_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6365. htt_tx_rate_stats_t per_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6366. /** 320MHz extension for PER */
  6367. htt_tx_rate_stats_t per_bw320;
  6368. A_UINT32 probe_cnt_per_rcmode[HTT_RC_MODE_2D_COUNT];
  6369. htt_stats_ru_type ru_type; /* refer to htt_stats_ru_type */
  6370. htt_tx_rate_stats_t per_ru[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  6371. } htt_tx_rate_stats_per_tlv;
  6372. /* NOTE:
  6373. * This structure is for documentation, and cannot be safely used directly.
  6374. * Instead, use the constituent TLV structures to fill/parse.
  6375. */
  6376. typedef struct {
  6377. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  6378. } htt_pdev_txbf_rate_stats_t;
  6379. typedef struct {
  6380. htt_tx_rate_stats_per_tlv per_stats;
  6381. } htt_tx_pdev_per_stats_t;
  6382. typedef enum {
  6383. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  6384. HTT_ULTRIG_PSPOLL_TRIGGER,
  6385. HTT_ULTRIG_UAPSD_TRIGGER,
  6386. HTT_ULTRIG_11AX_TRIGGER,
  6387. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  6388. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  6389. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  6390. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  6391. typedef enum {
  6392. HTT_11AX_TRIGGER_BASIC_E = 0,
  6393. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  6394. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  6395. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  6396. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  6397. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  6398. HTT_11AX_TRIGGER_BQRP_E = 6,
  6399. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  6400. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  6401. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  6402. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  6403. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  6404. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  6405. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  6406. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  6407. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  6408. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  6409. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  6410. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  6411. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  6412. /* Actual resp type sent by STA for trigger
  6413. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  6414. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  6415. /* Counter for MCS 0-13 */
  6416. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  6417. /* Counters BW 20,40,80,160,320 */
  6418. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  6419. #define HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  6420. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  6421. * TLV_TAGS:
  6422. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  6423. */
  6424. typedef struct {
  6425. htt_tlv_hdr_t tlv_hdr;
  6426. A_UINT32 pdev_id;
  6427. /**
  6428. * Trigger Type reported by HWSCH on RX reception
  6429. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE
  6430. */
  6431. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  6432. /**
  6433. * 11AX Trigger Type on RX reception
  6434. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE
  6435. */
  6436. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  6437. /** Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  6438. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6439. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6440. /**
  6441. * Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  6442. * Super set of num_data_ppdu_responded_per_hwq,
  6443. * num_null_delimiters_responded_per_hwq
  6444. */
  6445. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  6446. /**
  6447. * Time interval between current time ms and last successful trigger RX
  6448. * 0xFFFFFFFF denotes no trig received / timestamp roll back
  6449. */
  6450. A_UINT32 last_trig_rx_time_delta_ms;
  6451. /**
  6452. * Rate Statistics for UL OFDMA
  6453. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ
  6454. */
  6455. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6456. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6457. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6458. A_UINT32 ul_ofdma_tx_ldpc;
  6459. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6460. /** Trig based PPDU TX/ RBO based PPDU TX Count */
  6461. A_UINT32 trig_based_ppdu_tx;
  6462. A_UINT32 rbo_based_ppdu_tx;
  6463. /** Switch MU EDCA to SU EDCA Count */
  6464. A_UINT32 mu_edca_to_su_edca_switch_count;
  6465. /** Num MU EDCA applied Count */
  6466. A_UINT32 num_mu_edca_param_apply_count;
  6467. /**
  6468. * Current MU EDCA Parameters for WMM ACs
  6469. * Mode - 0 - SU EDCA, 1- MU EDCA
  6470. */
  6471. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  6472. /** Contention Window minimum. Range: 1 - 10 */
  6473. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  6474. /** Contention Window maximum. Range: 1 - 10 */
  6475. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  6476. /** AIFS value - 0 -255 */
  6477. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  6478. A_UINT32 reduced_ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES][HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6479. } htt_sta_ul_ofdma_stats_tlv;
  6480. /* NOTE:
  6481. * This structure is for documentation, and cannot be safely used directly.
  6482. * Instead, use the constituent TLV structures to fill/parse.
  6483. */
  6484. typedef struct {
  6485. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  6486. } htt_sta_11ax_ul_stats_t;
  6487. typedef struct {
  6488. htt_tlv_hdr_t tlv_hdr;
  6489. /** No of Fine Timing Measurement frames transmitted successfully */
  6490. A_UINT32 tx_ftm_suc;
  6491. /**
  6492. * No of Fine Timing Measurement frames transmitted successfully
  6493. * after retry
  6494. */
  6495. A_UINT32 tx_ftm_suc_retry;
  6496. /** No of Fine Timing Measurement frames not transmitted successfully */
  6497. A_UINT32 tx_ftm_fail;
  6498. /**
  6499. * No of Fine Timing Measurement Request frames received,
  6500. * including initial, non-initial, and duplicates
  6501. */
  6502. A_UINT32 rx_ftmr_cnt;
  6503. /**
  6504. * No of duplicate Fine Timing Measurement Request frames received,
  6505. * including both initial and non-initial
  6506. */
  6507. A_UINT32 rx_ftmr_dup_cnt;
  6508. /** No of initial Fine Timing Measurement Request frames received */
  6509. A_UINT32 rx_iftmr_cnt;
  6510. /**
  6511. * No of duplicate initial Fine Timing Measurement Request frames received
  6512. */
  6513. A_UINT32 rx_iftmr_dup_cnt;
  6514. /** No of responder sessions rejected when initiator was active */
  6515. A_UINT32 initiator_active_responder_rejected_cnt;
  6516. /** Responder terminate count */
  6517. A_UINT32 responder_terminate_cnt;
  6518. A_UINT32 vdev_id;
  6519. } htt_vdev_rtt_resp_stats_tlv;
  6520. typedef struct {
  6521. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  6522. } htt_vdev_rtt_resp_stats_t;
  6523. typedef struct {
  6524. htt_tlv_hdr_t tlv_hdr;
  6525. A_UINT32 vdev_id;
  6526. /**
  6527. * No of Fine Timing Measurement request frames transmitted successfully
  6528. */
  6529. A_UINT32 tx_ftmr_cnt;
  6530. /**
  6531. * No of Fine Timing Measurement request frames not transmitted successfully
  6532. */
  6533. A_UINT32 tx_ftmr_fail;
  6534. /**
  6535. * No of Fine Timing Measurement request frames transmitted successfully
  6536. * after retry
  6537. */
  6538. A_UINT32 tx_ftmr_suc_retry;
  6539. /**
  6540. * No of Fine Timing Measurement frames received, including initial,
  6541. * non-initial, and duplicates
  6542. */
  6543. A_UINT32 rx_ftm_cnt;
  6544. /** Initiator Terminate count */
  6545. A_UINT32 initiator_terminate_cnt;
  6546. /** Debug count to check the Measurement request from host */
  6547. A_UINT32 tx_meas_req_count;
  6548. } htt_vdev_rtt_init_stats_tlv;
  6549. typedef struct {
  6550. htt_vdev_rtt_init_stats_tlv vdev_rtt_init_stats;
  6551. } htt_vdev_rtt_init_stats_t;
  6552. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  6553. * TLV_TAGS:
  6554. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  6555. */
  6556. /* NOTE:
  6557. * This structure is for documentation, and cannot be safely used directly.
  6558. * Instead, use the constituent TLV structures to fill/parse.
  6559. */
  6560. typedef struct {
  6561. htt_tlv_hdr_t tlv_hdr;
  6562. /** No of pktlog payloads that were dropped in htt_ppdu_stats path */
  6563. A_UINT32 pktlog_lite_drop_cnt;
  6564. /** No of pktlog payloads that were dropped in TQM path */
  6565. A_UINT32 pktlog_tqm_drop_cnt;
  6566. /** No of pktlog ppdu stats payloads that were dropped */
  6567. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  6568. /** No of pktlog ppdu ctrl payloads that were dropped */
  6569. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  6570. /** No of pktlog sw events payloads that were dropped */
  6571. A_UINT32 pktlog_sw_events_drop_cnt;
  6572. } htt_pktlog_and_htt_ring_stats_tlv;
  6573. #define HTT_DLPAGER_STATS_MAX_HIST 10
  6574. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  6575. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  6576. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  6577. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  6578. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  6579. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  6580. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  6581. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  6582. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  6583. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  6584. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  6585. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  6586. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  6587. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  6588. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  6589. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6590. do { \
  6591. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  6592. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  6593. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  6594. } while (0)
  6595. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  6596. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  6597. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  6598. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6599. do { \
  6600. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  6601. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  6602. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  6603. } while (0)
  6604. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  6605. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  6606. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  6607. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  6608. do { \
  6609. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  6610. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  6611. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  6612. } while (0)
  6613. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  6614. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  6615. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  6616. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  6617. do { \
  6618. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  6619. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  6620. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  6621. } while (0)
  6622. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  6623. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  6624. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  6625. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  6626. do { \
  6627. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  6628. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  6629. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  6630. } while (0)
  6631. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  6632. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  6633. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  6634. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  6635. do { \
  6636. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  6637. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  6638. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  6639. } while (0)
  6640. enum {
  6641. HTT_STATS_PAGE_LOCKED = 0,
  6642. HTT_STATS_PAGE_UNLOCKED = 1,
  6643. HTT_STATS_NUM_PAGE_LOCK_STATES
  6644. };
  6645. /* dlPagerStats structure
  6646. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  6647. typedef struct{
  6648. /** msg_dword_1 bitfields:
  6649. * async_lock : 8,
  6650. * sync_lock : 8,
  6651. * reserved : 16;
  6652. */
  6653. A_UINT32 msg_dword_1;
  6654. /** mst_dword_2 bitfields:
  6655. * total_locked_pages : 16,
  6656. * total_free_pages : 16;
  6657. */
  6658. A_UINT32 msg_dword_2;
  6659. /** msg_dword_3 bitfields:
  6660. * last_locked_page_idx : 16,
  6661. * last_unlocked_page_idx : 16;
  6662. */
  6663. A_UINT32 msg_dword_3;
  6664. struct {
  6665. A_UINT32 page_num;
  6666. A_UINT32 num_of_pages;
  6667. /** timestamp is in microsecond units, from SoC timer clock */
  6668. A_UINT32 timestamp_lsbs;
  6669. A_UINT32 timestamp_msbs;
  6670. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  6671. } htt_dl_pager_stats_tlv;
  6672. /* NOTE:
  6673. * This structure is for documentation, and cannot be safely used directly.
  6674. * Instead, use the constituent TLV structures to fill/parse.
  6675. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  6676. * TLV_TAGS:
  6677. * - HTT_STATS_DLPAGER_STATS_TAG
  6678. */
  6679. typedef struct {
  6680. htt_tlv_hdr_t tlv_hdr;
  6681. htt_dl_pager_stats_tlv dl_pager_stats;
  6682. } htt_dlpager_stats_t;
  6683. /*======= PHY STATS ====================*/
  6684. /*
  6685. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  6686. * TLV_TAGS:
  6687. * - HTT_STATS_PHY_COUNTERS_TAG
  6688. * - HTT_STATS_PHY_STATS_TAG
  6689. */
  6690. #define HTT_MAX_RX_PKT_CNT 8
  6691. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  6692. #define HTT_MAX_PER_BLK_ERR_CNT 20
  6693. #define HTT_MAX_RX_OTA_ERR_CNT 14
  6694. #define HTT_MAX_RX_PKT_CNT_EXT 4
  6695. #define HTT_MAX_RX_PKT_CRC_PASS_CNT_EXT 4
  6696. #define HTT_MAX_RX_PKT_MU_CNT 14
  6697. #define HTT_MAX_TX_PKT_CNT 10
  6698. #define HTT_MAX_PHY_TX_ABORT_CNT 10
  6699. typedef enum {
  6700. HTT_STATS_CHANNEL_HALF_RATE = 0x0001, /* Half rate */
  6701. HTT_STATS_CHANNEL_QUARTER_RATE = 0x0002, /* Quarter rate */
  6702. HTT_STATS_CHANNEL_DFS = 0x0004, /* Enable radar event reporting */
  6703. HTT_STATS_CHANNEL_HOME = 0x0008, /* Home channel */
  6704. HTT_STATS_CHANNEL_PASSIVE_SCAN = 0x0010, /*Passive Scan */
  6705. HTT_STATS_CHANNEL_DFS_SAP_NOT_UP = 0x0020, /* set when VDEV_START_REQUEST, clear when VDEV_UP */
  6706. HTT_STATS_CHANNEL_PASSIVE_SCAN_CAL = 0x0040, /* need to do passive scan calibration to avoid "spikes" */
  6707. HTT_STATS_CHANNEL_DFS_SAP_UP = 0x0080, /* DFS master */
  6708. HTT_STATS_CHANNEL_DFS_CFREQ2 = 0x0100, /* Enable radar event reporting for sec80 in VHT80p80 */
  6709. HTT_STATS_CHANNEL_DTIM_SYNTH = 0x0200, /* Enable DTIM */
  6710. HTT_STATS_CHANNEL_FORCE_GAIN = 0x0400, /* Force gain mmode (only used for FTM) */
  6711. HTT_STATS_CHANNEL_PERFORM_NF_CAL = 0x0800, /* Perform NF cal in channel change (only used for FTM) */
  6712. HTT_STATS_CHANNEL_165_MODE_0 = 0x1000, /* 165 MHz mode 0 */
  6713. HTT_STATS_CHANNEL_165_MODE_1 = 0x2000, /* 165 MHz mode 1 */
  6714. HTT_STATS_CHANNEL_165_MODE_2 = 0x3000, /* 165 MHz mode 2 */
  6715. HTT_STATS_CHANNEL_165_MODE_MASK = 0x3000, /* 165 MHz 2-bit mode mask */
  6716. } HTT_STATS_CHANNEL_FLAGS;
  6717. typedef enum {
  6718. HTT_STATS_RF_MODE_MIN = 0,
  6719. HTT_STATS_RF_MODE_PHYA_ONLY = 0, // only PHYA is active
  6720. HTT_STATS_RF_MODE_DBS = 1, // PHYA/5G and PHYB/2G
  6721. HTT_STATS_RF_MODE_SBS = 2, // PHYA/5G and PHYB/5G in HL/NPR; PHYA0/5G and PHYA1/5G in HK
  6722. HTT_STATS_RF_MODE_PHYB_ONLY = 3, // only PHYB is active
  6723. HTT_STATS_RF_MODE_DBS_SBS = 4, // PHYA0/5G, PHYA1/5G and PHYB/2G in HK (the 2 5G are in different channel)
  6724. HTT_STATS_RF_MODE_DBS_OR_SBS = 5, // PHYA0/5G, PHYA1/5G and PHYB/5G or 2G in HK
  6725. HTT_STATS_RF_MODE_INVALID = 0xff,
  6726. } HTT_STATS_RF_MODE;
  6727. typedef enum {
  6728. HTT_STATS_RESET_CAUSE_FIRST_RESET = 0x00000001, /* First reset by application */
  6729. HTT_STATS_RESET_CAUSE_ERROR = 0x00000002, /* Triggered due to error */
  6730. HTT_STATS_RESET_CAUSE_DEEP_SLEEP = 0x00000004, /* Reset after deep sleep */
  6731. HTT_STATS_RESET_CAUSE_FULL_RESET = 0x00000008, /* Full reset without any optimizations */
  6732. HTT_STATS_RESET_CAUSE_CHANNEL_CHANGE = 0x00000010, /* For normal channel change */
  6733. HTT_STATS_RESET_CAUSE_BAND_CHANGE = 0x00000020, /* Triggered due to band change */
  6734. HTT_STATS_RESET_CAUSE_DO_CAL = 0x00000040, /* Triggered due to calibrations */
  6735. HTT_STATS_RESET_CAUSE_MCI_ERROR = 0x00000080, /* Triggered due to MCI ERROR */
  6736. HTT_STATS_RESET_CAUSE_CHWIDTH_CHANGE = 0x00000100, /* Triggered due to channel width change */
  6737. HTT_STATS_RESET_CAUSE_WARM_RESTORE_CAL = 0x00000200, /* Triggered due to warm reset we want to just restore calibrations */
  6738. HTT_STATS_RESET_CAUSE_COLD_RESTORE_CAL = 0x00000400, /* Triggered due to cold reset we want to just restore calibrations */
  6739. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET = 0x00000800, /* Triggered due to phy warm reset we want to just restore calibrations */
  6740. HTT_STATS_RESET_CAUSE_M3_SSR = 0x00001000, /* Triggered due to SSR Restart */
  6741. HTT_STATS_RESET_CAUSE_FORCE_CAL = 0x00002000, /* Reset to force the calibration */
  6742. /* 0x00004000, 0x00008000 reserved */
  6743. HTT_STATS_NO_RESET_CHANNEL_CHANGE = 0x00010000, /* No reset, normal channel change */
  6744. HTT_STATS_NO_RESET_BAND_CHANGE = 0x00020000, /* No reset, channel change across band */
  6745. HTT_STATS_NO_RESET_CHWIDTH_CHANGE = 0x00040000, /* No reset, channel change across channel width */
  6746. HTT_STATS_NO_RESET_CHAINMASK_CHANGE = 0x00080000, /* No reset, chainmask change */
  6747. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET_UCODE_TRIG = 0x00100000, /* Triggered due to phy warm reset we want to just restore calibrations */
  6748. HTT_STATS_RESET_CAUSE_PHY_OFF_TIMEOUT_RESET = 0x00200000, /* Reset ucode because phy off ack timeout*/
  6749. HTT_STATS_RESET_CAUSE_LMAC_RESET_UMAC_NOC_ERR = 0x00400000, /* LMAC reset triggered due to NOC Address/Slave error originating at LMAC */
  6750. HTT_STATS_NO_RESET_SCAN_BACK_TO_SAME_HOME_CHANNEL_CHANGE = 0x00800000, /* No reset, scan to home channel change */
  6751. } HTT_STATS_RESET_CAUSE;
  6752. typedef enum {
  6753. HTT_CHANNEL_RATE_FULL,
  6754. HTT_CHANNEL_RATE_HALF,
  6755. HTT_CHANNEL_RATE_QUARTER,
  6756. HTT_CHANNEL_RATE_COUNT
  6757. } HTT_CHANNEL_RATE;
  6758. typedef enum {
  6759. HTT_PHY_BW_IDX_20MHz = 0,
  6760. HTT_PHY_BW_IDX_40MHz = 1,
  6761. HTT_PHY_BW_IDX_80MHz = 2,
  6762. HTT_PHY_BW_IDX_80Plus80 = 3,
  6763. HTT_PHY_BW_IDX_160MHz = 4,
  6764. HTT_PHY_BW_IDX_10MHz = 5,
  6765. HTT_PHY_BW_IDX_5MHz = 6,
  6766. HTT_PHY_BW_IDX_165MHz = 7,
  6767. } HTT_PHY_BW_IDX;
  6768. typedef enum {
  6769. HTT_WHAL_CONFIG_NONE = 0x00000000,
  6770. HTT_WHAL_CONFIG_NF_WAR = 0x00000001,
  6771. HTT_WHAL_CONFIG_CAL_WAR = 0x00000002,
  6772. HTT_WHAL_CONFIG_DO_NF_CAL = 0x00000004,
  6773. HTT_WHAL_CONFIG_SET_WAIT_FOR_NF_CAL = 0x00000008,
  6774. HTT_WHAL_CONFIG_FORCED_TX_PWR = 0x00000010,
  6775. HTT_WHAL_CONFIG_FORCED_GAIN_IDX = 0x00000020,
  6776. HTT_WHAL_CONFIG_FORCED_PER_CHAIN = 0x00000040,
  6777. } HTT_WHAL_CONFIG;
  6778. typedef struct {
  6779. htt_tlv_hdr_t tlv_hdr;
  6780. /** number of RXTD OFDMA OTA error counts except power surge and drop */
  6781. A_UINT32 rx_ofdma_timing_err_cnt;
  6782. /** rx_cck_fail_cnt:
  6783. * number of cck error counts due to rx reception failure because of
  6784. * timing error in cck
  6785. */
  6786. A_UINT32 rx_cck_fail_cnt;
  6787. /** number of times tx abort initiated by mac */
  6788. A_UINT32 mactx_abort_cnt;
  6789. /** number of times rx abort initiated by mac */
  6790. A_UINT32 macrx_abort_cnt;
  6791. /** number of times tx abort initiated by phy */
  6792. A_UINT32 phytx_abort_cnt;
  6793. /** number of times rx abort initiated by phy */
  6794. A_UINT32 phyrx_abort_cnt;
  6795. /** number of rx deferred count initiated by phy */
  6796. A_UINT32 phyrx_defer_abort_cnt;
  6797. /** number of sizing events generated at LSTF */
  6798. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  6799. /** number of sizing events generated at non-legacy LTF */
  6800. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  6801. /** rx_pkt_cnt -
  6802. * Received EOP (end-of-packet) count per packet type;
  6803. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6804. * [6] = EHT; [7]=RSVD; [6] = Applicable only for BE
  6805. */
  6806. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  6807. /** rx_pkt_crc_pass_cnt -
  6808. * Received EOP (end-of-packet) count per packet type;
  6809. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6810. * [6] = EHT; [7]=RSVD; [6] = Applicable only for BE
  6811. */
  6812. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  6813. /** per_blk_err_cnt -
  6814. * Error count per error source;
  6815. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  6816. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  6817. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  6818. * [13-19]=RSVD
  6819. */
  6820. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  6821. /** rx_ota_err_cnt -
  6822. * RXTD OTA (over-the-air) error count per error reason;
  6823. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  6824. * [3] = cck fail; [4] = power surge; [5] = power drop;
  6825. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  6826. * [8] = coarse timing timeout error
  6827. * [9-13]=RSVD
  6828. */
  6829. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  6830. /** rx_pkt_cnt_ext -
  6831. * Received EOP (end-of-packet) count per packet type for BE;
  6832. * [0] = WUR; [1] = AZ; [2-3]=RVSD
  6833. */
  6834. A_UINT32 rx_pkt_cnt_ext[HTT_MAX_RX_PKT_CNT_EXT];
  6835. /** rx_pkt_crc_pass_cnt_ext -
  6836. * Received EOP (end-of-packet) count per packet type for BE;
  6837. * [0] = WUR; [1] = AZ; [2-3]=RVSD
  6838. */
  6839. A_UINT32 rx_pkt_crc_pass_cnt_ext[HTT_MAX_RX_PKT_CRC_PASS_CNT_EXT];
  6840. /** rx_pkt_mu_cnt -
  6841. * RX MU MIMO+OFDMA packet count per packet type for BE;
  6842. * [0] = 11ax OFDMA; [1] = 11ax OFDMA+MUMIMO; [2] = 11be OFDMA;
  6843. * [3] = 11be OFDMA+MUMIMO; [4] = 11ax MIMO; [5] = 11be MIMO;
  6844. * [6] = 11ax OFDMA; [7] = 11ax OFDMA+MUMIMO; [8] = 11be OFDMA;
  6845. * [9] = 11be OFDMA+MUMIMO; [10] = 11ax MIMO; [11] = 11be MIMO;
  6846. * [12-13]=RSVD
  6847. */
  6848. A_UINT32 rx_pkt_mu_cnt[HTT_MAX_RX_PKT_MU_CNT];
  6849. /** tx_pkt_cnt -
  6850. * num of transfered packet count per packet type;
  6851. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF;
  6852. * [6]= EHT; [7] = WUR; [8] = AZ; [9]=RSVD; [6-8] = Applicable only for BE
  6853. */
  6854. A_UINT32 tx_pkt_cnt[HTT_MAX_TX_PKT_CNT];
  6855. /** phy_tx_abort_cnt -
  6856. * phy tx abort after each tlv;
  6857. * [0] = PRE-PHY desc tlv; [1] = PHY desc tlv; [2] = LSIGA tlv;
  6858. * [3] = LSIGB tlv; [4] = Per User tlv; [5] = HESIGB tlv;
  6859. * [6] = Service tlv; [7] = Tx Packet End tlv; [8-9]=RSVD;
  6860. */
  6861. A_UINT32 phy_tx_abort_cnt[HTT_MAX_PHY_TX_ABORT_CNT];
  6862. } htt_phy_counters_tlv;
  6863. typedef struct {
  6864. htt_tlv_hdr_t tlv_hdr;
  6865. /** per chain hw noise floor values in dBm */
  6866. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  6867. /** number of false radars detected */
  6868. A_UINT32 false_radar_cnt;
  6869. /** number of channel switches happened due to radar detection */
  6870. A_UINT32 radar_cs_cnt;
  6871. /** ani_level -
  6872. * ANI level (noise interference) corresponds to the channel
  6873. * the desense levels range from -5 to 15 in dB units,
  6874. * higher values indicating more noise interference.
  6875. */
  6876. A_INT32 ani_level;
  6877. /** running time in minutes since FW boot */
  6878. A_UINT32 fw_run_time;
  6879. /** per chain runtime noise floor values in dBm */
  6880. A_INT32 runTime_nf_chain[HTT_STATS_MAX_CHAINS];
  6881. } htt_phy_stats_tlv;
  6882. typedef struct {
  6883. htt_tlv_hdr_t tlv_hdr;
  6884. /** current pdev_id */
  6885. A_UINT32 pdev_id;
  6886. /** current channel information */
  6887. A_UINT32 chan_mhz;
  6888. /** center_freq1, center_freq2 in mhz */
  6889. A_UINT32 chan_band_center_freq1;
  6890. A_UINT32 chan_band_center_freq2;
  6891. /** chan_phy_mode - WLAN_PHY_MODE enum type */
  6892. A_UINT32 chan_phy_mode;
  6893. /** chan_flags follows HTT_STATS_CHANNEL_FLAGS enum */
  6894. A_UINT32 chan_flags;
  6895. /** channel Num updated to virtual phybase */
  6896. A_UINT32 chan_num;
  6897. /** Cause for the phy reset - HTT_STATS_RESET_CAUSE */
  6898. A_UINT32 reset_cause;
  6899. /** Cause for the previous phy reset */
  6900. A_UINT32 prev_reset_cause;
  6901. /** source for the phywarm reset - HTT_STATS_RESET_CAUSE */
  6902. A_UINT32 phy_warm_reset_src;
  6903. /** rxGain Table selection mode - register settings
  6904. * 0 - Auto, 1/2 - Forced with and without BT override respectively
  6905. */
  6906. A_UINT32 rx_gain_tbl_mode;
  6907. /** current xbar value - perchain analog to digital idx mapping */
  6908. A_UINT32 xbar_val;
  6909. /** Flag to indicate forced calibration */
  6910. A_UINT32 force_calibration;
  6911. /** current RF mode (e.g. SBS/DBS) - follows HTT_STATS_RF_MODE enum */
  6912. A_UINT32 phyrf_mode;
  6913. /* PDL phyInput stats */
  6914. /** homechannel flag
  6915. * 1- Homechan, 0 - scan channel
  6916. */
  6917. A_UINT32 phy_homechan;
  6918. /** Tx and Rx chainmask */
  6919. A_UINT32 phy_tx_ch_mask;
  6920. A_UINT32 phy_rx_ch_mask;
  6921. /** INI masks - to decide the INI registers to be loaded on a reset */
  6922. A_UINT32 phybb_ini_mask;
  6923. A_UINT32 phyrf_ini_mask;
  6924. /** DFS,ADFS/Spectral scan enable masks */
  6925. A_UINT32 phy_dfs_en_mask;
  6926. A_UINT32 phy_sscan_en_mask;
  6927. A_UINT32 phy_synth_sel_mask;
  6928. A_UINT32 phy_adfs_freq;
  6929. /** CCK FIR settings
  6930. * register settings - filter coefficients for Iqs conversion
  6931. * [31:24] = FIR_COEFF_3_0
  6932. * [23:16] = FIR_COEFF_2_0
  6933. * [15:8] = FIR_COEFF_1_0
  6934. * [7:0] = FIR_COEFF_0_0
  6935. */
  6936. A_UINT32 cck_fir_settings;
  6937. /** dynamic primary channel index
  6938. * primary 20MHz channel index on the current channel BW
  6939. */
  6940. A_UINT32 phy_dyn_pri_chan;
  6941. /**
  6942. * Current CCA detection threshold
  6943. * dB above noisefloor req for CCA
  6944. * Register settings for all subbands
  6945. */
  6946. A_UINT32 cca_thresh;
  6947. /**
  6948. * status for dynamic CCA adjustment
  6949. * 0-disabled, 1-enabled
  6950. */
  6951. A_UINT32 dyn_cca_status;
  6952. /** RXDEAF Register value
  6953. * rxdesense_thresh_sw - VREG Register
  6954. * rxdesense_thresh_hw - PHY Register
  6955. */
  6956. A_UINT32 rxdesense_thresh_sw;
  6957. A_UINT32 rxdesense_thresh_hw;
  6958. /** Current PHY Bandwidth -
  6959. * values are specified by the HTT_PHY_BW_IDX enum type
  6960. */
  6961. A_UINT32 phy_bw_code;
  6962. /** Current channel operating rate -
  6963. * values are specified by the HTT_CHANNEL_RATE enum type
  6964. */
  6965. A_UINT32 phy_rate_mode;
  6966. /** current channel operating band
  6967. * 0 - 5G; 1 - 2G; 2 -6G
  6968. */
  6969. A_UINT32 phy_band_code;
  6970. /** microcode processor virtual phy base address -
  6971. * provided only for debug
  6972. */
  6973. A_UINT32 phy_vreg_base;
  6974. /** microcode processor virtual phy base ext address -
  6975. * provided only for debug
  6976. */
  6977. A_UINT32 phy_vreg_base_ext;
  6978. /** HW LUT table configuration for home/scan channel -
  6979. * provided only for debug
  6980. */
  6981. A_UINT32 cur_table_index;
  6982. /** SW configuration flag for PHY reset and Calibrations -
  6983. * values are specified by the HTT_WHAL_CONFIG enum type
  6984. */
  6985. A_UINT32 whal_config_flag;
  6986. } htt_phy_reset_stats_tlv;
  6987. typedef struct {
  6988. htt_tlv_hdr_t tlv_hdr;
  6989. /** current pdev_id */
  6990. A_UINT32 pdev_id;
  6991. /** ucode PHYOFF pass/failure count */
  6992. A_UINT32 cf_active_low_fail_cnt;
  6993. A_UINT32 cf_active_low_pass_cnt;
  6994. /** PHYOFF count attempted through ucode VREG */
  6995. A_UINT32 phy_off_through_vreg_cnt;
  6996. /** Force calibration count */
  6997. A_UINT32 force_calibration_cnt;
  6998. /** phyoff count during rfmode switch */
  6999. A_UINT32 rf_mode_switch_phy_off_cnt;
  7000. /** Temperature based recalibration count */
  7001. A_UINT32 temperature_recal_cnt;
  7002. } htt_phy_reset_counters_tlv;
  7003. /* Considering 320 MHz maximum 16 power levels */
  7004. #define HTT_MAX_CH_PWR_INFO_SIZE 16
  7005. typedef struct {
  7006. htt_tlv_hdr_t tlv_hdr;
  7007. /** current pdev_id */
  7008. A_UINT32 pdev_id;
  7009. /** Tranmsit power control scaling related configurations */
  7010. A_UINT32 tx_power_scale;
  7011. A_UINT32 tx_power_scale_db;
  7012. /** Minimum negative tx power supported by the target */
  7013. A_INT32 min_negative_tx_power;
  7014. /** current configured CTL domain */
  7015. A_UINT32 reg_ctl_domain;
  7016. /** Regulatory power information for the current channel */
  7017. A_INT32 max_reg_allowed_power[HTT_STATS_MAX_CHAINS];
  7018. A_INT32 max_reg_allowed_power_6g[HTT_STATS_MAX_CHAINS];
  7019. /** channel max regulatory power in 0.5dB */
  7020. A_UINT32 twice_max_rd_power;
  7021. /** current channel and home channel's maximum possible tx power */
  7022. A_INT32 max_tx_power;
  7023. A_INT32 home_max_tx_power;
  7024. /** channel's Power Spectral Density */
  7025. A_UINT32 psd_power;
  7026. /** channel's EIRP power */
  7027. A_UINT32 eirp_power;
  7028. /** 6G channel power mode
  7029. * 0-LPI, 1-SP, 2-VLPI and 3-SP_CLIENT power mode
  7030. */
  7031. A_UINT32 power_type_6ghz;
  7032. /** sub-band channels and corresponding Tx-power */
  7033. A_UINT32 sub_band_cfreq[HTT_MAX_CH_PWR_INFO_SIZE];
  7034. A_UINT32 sub_band_txpower[HTT_MAX_CH_PWR_INFO_SIZE];
  7035. } htt_phy_tpc_stats_tlv;
  7036. /* NOTE:
  7037. * This structure is for documentation, and cannot be safely used directly.
  7038. * Instead, use the constituent TLV structures to fill/parse.
  7039. */
  7040. typedef struct {
  7041. htt_phy_counters_tlv phy_counters;
  7042. htt_phy_stats_tlv phy_stats;
  7043. htt_phy_reset_counters_tlv phy_reset_counters;
  7044. htt_phy_reset_stats_tlv phy_reset_stats;
  7045. htt_phy_tpc_stats_tlv phy_tpc_stats;
  7046. } htt_phy_counters_and_phy_stats_t;
  7047. /* NOTE:
  7048. * This structure is for documentation, and cannot be safely used directly.
  7049. * Instead, use the constituent TLV structures to fill/parse.
  7050. */
  7051. typedef struct {
  7052. htt_t2h_soc_txrx_stats_common_tlv soc_common_stats;
  7053. htt_t2h_vdev_txrx_stats_hw_stats_tlv vdev_hw_stats[1/*or more*/];
  7054. } htt_vdevs_txrx_stats_t;
  7055. typedef struct {
  7056. A_UINT32
  7057. success: 16,
  7058. fail: 16;
  7059. } htt_stats_strm_gen_mpdus_cntr_t;
  7060. typedef struct {
  7061. /* MSDU queue identification */
  7062. A_UINT32
  7063. peer_id: 16,
  7064. tid: 4, /* only TIDs 0-7 actually expected to be used */
  7065. htt_qtype: 4, /* refer to HTT_MSDUQ_INDEX */
  7066. reserved: 8;
  7067. } htt_stats_strm_msdu_queue_id;
  7068. typedef struct {
  7069. htt_tlv_hdr_t tlv_hdr;
  7070. htt_stats_strm_msdu_queue_id queue_id;
  7071. htt_stats_strm_gen_mpdus_cntr_t svc_interval;
  7072. htt_stats_strm_gen_mpdus_cntr_t burst_size;
  7073. } htt_stats_strm_gen_mpdus_tlv_t;
  7074. typedef struct {
  7075. htt_tlv_hdr_t tlv_hdr;
  7076. htt_stats_strm_msdu_queue_id queue_id;
  7077. struct {
  7078. A_UINT32
  7079. timestamp_prior_ms: 16,
  7080. timestamp_now_ms: 16;
  7081. A_UINT32
  7082. interval_spec_ms: 16,
  7083. margin_ms: 16;
  7084. } svc_interval;
  7085. struct {
  7086. A_UINT32
  7087. /* consumed_bytes_orig:
  7088. * Raw count (actually estimate) of how many bytes were removed
  7089. * from the MSDU queue by the GEN_MPDUS operation.
  7090. */
  7091. consumed_bytes_orig: 16,
  7092. /* consumed_bytes_final:
  7093. * Adjusted count of removed bytes that incorporates normalizing
  7094. * by the actual service interval compared to the expected
  7095. * service interval.
  7096. * This allows the burst size computation to be independent of
  7097. * whether the target is doing GEN_MPDUS at only the service
  7098. * interval, or substantially more often than the service
  7099. * interval.
  7100. * consumed_bytes_final = consumed_bytes_orig /
  7101. * (svc_interval / ref_svc_interval)
  7102. */
  7103. consumed_bytes_final: 16;
  7104. A_UINT32
  7105. remaining_bytes: 16,
  7106. reserved: 16;
  7107. A_UINT32
  7108. burst_size_spec: 16,
  7109. margin_bytes: 16;
  7110. } burst_size;
  7111. } htt_stats_strm_gen_mpdus_details_tlv_t;
  7112. typedef struct {
  7113. htt_tlv_hdr_t tlv_hdr;
  7114. A_UINT32 reset_count;
  7115. /** lower portion (bits 31:0) of reset time, in milliseconds */
  7116. A_UINT32 reset_time_lo_ms;
  7117. /** upper portion (bits 63:32) of reset time, in milliseconds */
  7118. A_UINT32 reset_time_hi_ms;
  7119. /** lower portion (bits 31:0) of disengage time, in milliseconds */
  7120. A_UINT32 disengage_time_lo_ms;
  7121. /** upper portion (bits 63:32) of disengage time, in milliseconds */
  7122. A_UINT32 disengage_time_hi_ms;
  7123. /** lower portion (bits 31:0) of engage time, in milliseconds */
  7124. A_UINT32 engage_time_lo_ms;
  7125. /** upper portion (bits 63:32) of engage time, in milliseconds */
  7126. A_UINT32 engage_time_hi_ms;
  7127. A_UINT32 disengage_count;
  7128. A_UINT32 engage_count;
  7129. A_UINT32 drain_dest_ring_mask;
  7130. } htt_dmac_reset_stats_tlv;
  7131. /* Support up to 640 MHz mode for future expansion */
  7132. #define HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT 32
  7133. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_M 0x000000ff
  7134. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_S 0
  7135. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_GET(_var) \
  7136. (((_var) & HTT_PDEV_PUNCTURE_STATS_MAC_ID_M) >> \
  7137. HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)
  7138. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_SET(_var, _val) \
  7139. do { \
  7140. HTT_CHECK_SET_VAL(HTT_PDEV_PUNCTURE_STATS_MAC_ID, _val); \
  7141. ((_var) |= ((_val) << HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)); \
  7142. } while (0)
  7143. /*
  7144. * TLV used to provide puncturing related stats for TX/RX and each PPDU type.
  7145. */
  7146. typedef struct {
  7147. htt_tlv_hdr_t tlv_hdr;
  7148. /**
  7149. * BIT [ 7 : 0] :- mac_id
  7150. * BIT [31 : 8] :- reserved
  7151. */
  7152. union {
  7153. struct {
  7154. A_UINT32 mac_id: 8,
  7155. reserved: 24;
  7156. };
  7157. A_UINT32 mac_id__word;
  7158. };
  7159. /*
  7160. * Stats direction (TX/RX). Enum value from HTT_STATS_DIRECTION.
  7161. */
  7162. A_UINT32 direction;
  7163. /*
  7164. * Preamble type. Enum value from HTT_STATS_PREAM_TYPE.
  7165. *
  7166. * Note that for although OFDM rates don't technically support
  7167. * "puncturing", this TLV can be used to indicate the 20 MHz sub-bands
  7168. * utilized for OFDM legacy duplicate packets, which are also used during
  7169. * puncturing sequences.
  7170. */
  7171. A_UINT32 preamble;
  7172. /*
  7173. * Stats PPDU type. Enum value from HTT_STATS_PPDU_TYPE.
  7174. */
  7175. A_UINT32 ppdu_type;
  7176. /*
  7177. * Indicates the number of valid elements in the
  7178. * "num_subbands_used_cnt" array, and must be <=
  7179. * HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT.
  7180. *
  7181. * Also indicates how many bits in the last_used_pattern_mask may be
  7182. * non-zero.
  7183. */
  7184. A_UINT32 subband_count;
  7185. /*
  7186. * The last used transmit 20 MHz subband mask. Bit 0 represents the lowest
  7187. * 20 MHz subband mask, bit 1 the second lowest, and so on.
  7188. *
  7189. * All 32 bits are valid and will be used for expansion to higher BW modes.
  7190. */
  7191. A_UINT32 last_used_pattern_mask;
  7192. /*
  7193. * Number of array elements with valid values is equal to "subband_count".
  7194. * If subband_count is < HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT, the
  7195. * remaining elements will be implicitly set to 0x0.
  7196. *
  7197. * The array index is the number of 20 MHz subbands utilized during TX/RX,
  7198. * and the counter value at that index is the number of times that subband
  7199. * count was used.
  7200. *
  7201. * The count is incremented once for each OTA PPDU transmitted / received.
  7202. */
  7203. A_UINT32 num_subbands_used_cnt[HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT];
  7204. } htt_pdev_puncture_stats_tlv;
  7205. enum {
  7206. HTT_STATS_CAL_PROF_COLD_BOOT = 0,
  7207. HTT_STATS_CAL_PROF_FULL_CHAN_SWITCH = 1,
  7208. HTT_STATS_CAL_PROF_SCAN_CHAN_SWITCH = 2,
  7209. HTT_STATS_CAL_PROF_DPD_SPLIT_CAL = 3,
  7210. HTT_STATS_MAX_PROF_CAL = 4,
  7211. };
  7212. #define HTT_STATS_MAX_CAL_IDX_CNT 8
  7213. typedef struct {
  7214. htt_tlv_hdr_t tlv_hdr;
  7215. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  7216. /** To verify whether prof cal is enabled or not */
  7217. A_UINT32 enable;
  7218. /** current pdev_id */
  7219. A_UINT32 pdev_id;
  7220. /** The cnt is incremented when each time the calindex takes place */
  7221. A_UINT32 cnt[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7222. /** Minimum time taken to complete the calibration - in us */
  7223. A_UINT32 min[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7224. /** Maximum time taken to complete the calibration -in us */
  7225. A_UINT32 max[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7226. /** Time taken by the cal for its final time execution - in us */
  7227. A_UINT32 last[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7228. /** Total time taken - in us */
  7229. A_UINT32 tot[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7230. /** hist_intvl - by default will be set to 2000 us */
  7231. A_UINT32 hist_intvl[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7232. /**
  7233. * If last is less than hist_intvl, then hist[0]++,
  7234. * If last is less than hist_intvl << 1, then hist[1]++,
  7235. * otherwise hist[2]++.
  7236. */
  7237. A_UINT32 hist[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT][HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  7238. /** Pf_last will log the current no of page faults */
  7239. A_UINT32 pf_last[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7240. /** Sum of all page faults happened */
  7241. A_UINT32 pf_tot[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7242. /** If pf_last > pf_max then pf_max = pf_last */
  7243. A_UINT32 pf_max[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7244. /**
  7245. * For each cal profile, only certain no of cal indices were invoked,
  7246. * this member will store what all the indices got invoked per each
  7247. * cal profile
  7248. */
  7249. A_UINT32 enabledCalIdx[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7250. /** No of indices invoked per each cal profile */
  7251. A_UINT32 CalCnt[HTT_STATS_MAX_PROF_CAL];
  7252. } htt_latency_prof_cal_stats_tlv;
  7253. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M 0x0000003F
  7254. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S 0
  7255. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M 0x00000FC0
  7256. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S 6
  7257. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M 0x0FFFF000
  7258. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S 12
  7259. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_GET(_var) \
  7260. (((_var) & HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M) >> \
  7261. HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)
  7262. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_SET(_var, _val) \
  7263. do { \
  7264. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD, _val); \
  7265. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M)); \
  7266. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)); \
  7267. } while (0)
  7268. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_GET(_var) \
  7269. (((_var) & HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M) >> \
  7270. HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)
  7271. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_SET(_var, _val) \
  7272. do { \
  7273. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD, _val); \
  7274. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M)); \
  7275. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)); \
  7276. } while (0)
  7277. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_GET(_var) \
  7278. (((_var) & HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M) >> \
  7279. HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)
  7280. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_SET(_var, _val) \
  7281. do { \
  7282. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX, _val); \
  7283. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M)); \
  7284. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)); \
  7285. } while (0)
  7286. typedef struct {
  7287. htt_tlv_hdr_t tlv_hdr;
  7288. union {
  7289. struct {
  7290. A_UINT32 peer_assoc_ipc_recvd : 6,
  7291. sched_peer_delete_recvd : 6,
  7292. mld_ast_index : 16,
  7293. reserved : 4;
  7294. };
  7295. A_UINT32 msg_dword_1;
  7296. };
  7297. } htt_ml_peer_ext_details_tlv;
  7298. #define HTT_ML_LINK_INFO_VALID_M 0x00000001
  7299. #define HTT_ML_LINK_INFO_VALID_S 0
  7300. #define HTT_ML_LINK_INFO_ACTIVE_M 0x00000002
  7301. #define HTT_ML_LINK_INFO_ACTIVE_S 1
  7302. #define HTT_ML_LINK_INFO_PRIMARY_M 0x00000004
  7303. #define HTT_ML_LINK_INFO_PRIMARY_S 2
  7304. #define HTT_ML_LINK_INFO_ASSOC_LINK_M 0x00000008
  7305. #define HTT_ML_LINK_INFO_ASSOC_LINK_S 3
  7306. #define HTT_ML_LINK_INFO_CHIP_ID_M 0x00000070
  7307. #define HTT_ML_LINK_INFO_CHIP_ID_S 4
  7308. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_M 0x00007F80
  7309. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_S 7
  7310. #define HTT_ML_LINK_INFO_HW_LINK_ID_M 0x00038000
  7311. #define HTT_ML_LINK_INFO_HW_LINK_ID_S 15
  7312. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M 0x000C0000
  7313. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S 18
  7314. #define HTT_ML_LINK_INFO_MASTER_LINK_M 0x00100000
  7315. #define HTT_ML_LINK_INFO_MASTER_LINK_S 20
  7316. #define HTT_ML_LINK_INFO_ANCHOR_LINK_M 0x00200000
  7317. #define HTT_ML_LINK_INFO_ANCHOR_LINK_S 21
  7318. #define HTT_ML_LINK_INFO_INITIALIZED_M 0x00400000
  7319. #define HTT_ML_LINK_INFO_INITIALIZED_S 22
  7320. #define HTT_ML_LINK_INFO_SW_PEER_ID_M 0x0000ffff
  7321. #define HTT_ML_LINK_INFO_SW_PEER_ID_S 0
  7322. #define HTT_ML_LINK_INFO_VDEV_ID_M 0x00ff0000
  7323. #define HTT_ML_LINK_INFO_VDEV_ID_S 16
  7324. #define HTT_ML_LINK_INFO_VALID_GET(_var) \
  7325. (((_var) & HTT_ML_LINK_INFO_VALID_M) >> \
  7326. HTT_ML_LINK_INFO_VALID_S)
  7327. #define HTT_ML_LINK_INFO_VALID_SET(_var, _val) \
  7328. do { \
  7329. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VALID, _val); \
  7330. ((_var) &= ~(HTT_ML_LINK_INFO_VALID_M)); \
  7331. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VALID_S)); \
  7332. } while (0)
  7333. #define HTT_ML_LINK_INFO_ACTIVE_GET(_var) \
  7334. (((_var) & HTT_ML_LINK_INFO_ACTIVE_M) >> \
  7335. HTT_ML_LINK_INFO_ACTIVE_S)
  7336. #define HTT_ML_LINK_INFO_ACTIVE_SET(_var, _val) \
  7337. do { \
  7338. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ACTIVE, _val); \
  7339. ((_var) &= ~(HTT_ML_LINK_INFO_ACTIVE_M)); \
  7340. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ACTIVE_S)); \
  7341. } while (0)
  7342. #define HTT_ML_LINK_INFO_PRIMARY_GET(_var) \
  7343. (((_var) & HTT_ML_LINK_INFO_PRIMARY_M) >> \
  7344. HTT_ML_LINK_INFO_PRIMARY_S)
  7345. #define HTT_ML_LINK_INFO_PRIMARY_SET(_var, _val) \
  7346. do { \
  7347. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_PRIMARY, _val); \
  7348. ((_var) &= ~(HTT_ML_LINK_INFO_PRIMARY_M)); \
  7349. ((_var) |= ((_val) << HTT_ML_LINK_INFO_PRIMARY_S)); \
  7350. } while (0)
  7351. #define HTT_ML_LINK_INFO_ASSOC_LINK_GET(_var) \
  7352. (((_var) & HTT_ML_LINK_INFO_ASSOC_LINK_M) >> \
  7353. HTT_ML_LINK_INFO_ASSOC_LINK_S)
  7354. #define HTT_ML_LINK_INFO_ASSOC_LINK_SET(_var, _val) \
  7355. do { \
  7356. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ASSOC_LINK, _val); \
  7357. ((_var) &= ~(HTT_ML_LINK_INFO_ASSOC_LINK_M)); \
  7358. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ASSOC_LINK_S)); \
  7359. } while (0)
  7360. #define HTT_ML_LINK_INFO_CHIP_ID_GET(_var) \
  7361. (((_var) & HTT_ML_LINK_INFO_CHIP_ID_M) >> \
  7362. HTT_ML_LINK_INFO_CHIP_ID_S)
  7363. #define HTT_ML_LINK_INFO_CHIP_ID_SET(_var, _val) \
  7364. do { \
  7365. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_CHIP_ID, _val); \
  7366. ((_var) &= ~(HTT_ML_LINK_INFO_CHIP_ID_M)); \
  7367. ((_var) |= ((_val) << HTT_ML_LINK_INFO_CHIP_ID_S)); \
  7368. } while (0)
  7369. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_GET(_var) \
  7370. (((_var) & HTT_ML_LINK_INFO_IEEE_LINK_ID_M) >> \
  7371. HTT_ML_LINK_INFO_IEEE_LINK_ID_S)
  7372. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_SET(_var, _val) \
  7373. do { \
  7374. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_IEEE_LINK_ID, _val); \
  7375. ((_var) &= ~(HTT_ML_LINK_INFO_IEEE_LINK_ID_M)); \
  7376. ((_var) |= ((_val) << HTT_ML_LINK_INFO_IEEE_LINK_ID_S)); \
  7377. } while (0)
  7378. #define HTT_ML_LINK_INFO_HW_LINK_ID_GET(_var) \
  7379. (((_var) & HTT_ML_LINK_INFO_HW_LINK_ID_M) >> \
  7380. HTT_ML_LINK_INFO_HW_LINK_ID_S)
  7381. #define HTT_ML_LINK_INFO_HW_LINK_ID_SET(_var, _val) \
  7382. do { \
  7383. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_HW_LINK_ID, _val); \
  7384. ((_var) &= ~(HTT_ML_LINK_INFO_HW_LINK_ID_M)); \
  7385. ((_var) |= ((_val) << HTT_ML_LINK_INFO_HW_LINK_ID_S)); \
  7386. } while (0)
  7387. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_GET(_var) \
  7388. (((_var) & HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M) >> \
  7389. HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)
  7390. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_SET(_var, _val) \
  7391. do { \
  7392. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_LOGICAL_LINK_ID, _val); \
  7393. ((_var) &= ~(HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M)); \
  7394. ((_var) |= ((_val) << HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)); \
  7395. } while (0)
  7396. #define HTT_ML_LINK_INFO_MASTER_LINK_GET(_var) \
  7397. (((_var) & HTT_ML_LINK_INFO_MASTER_LINK_M) >> \
  7398. HTT_ML_LINK_INFO_MASTER_LINK_S)
  7399. #define HTT_ML_LINK_INFO_MASTER_LINK_SET(_var, _val) \
  7400. do { \
  7401. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_MASTER_LINK, _val); \
  7402. ((_var) &= ~(HTT_ML_LINK_INFO_MASTER_LINK_M)); \
  7403. ((_var) |= ((_val) << HTT_ML_LINK_INFO_MASTER_LINK_S)); \
  7404. } while (0)
  7405. #define HTT_ML_LINK_INFO_ANCHOR_LINK_GET(_var) \
  7406. (((_var) & HTT_ML_LINK_INFO_ANCHOR_LINK_M) >> \
  7407. HTT_ML_LINK_INFO_ANCHOR_LINK_S)
  7408. #define HTT_ML_LINK_INFO_ANCHOR_LINK_SET(_var, _val) \
  7409. do { \
  7410. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ANCHOR_LINK, _val); \
  7411. ((_var) &= ~(HTT_ML_LINK_INFO_ANCHOR_LINK_M)); \
  7412. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ANCHOR_LINK_S)); \
  7413. } while (0)
  7414. #define HTT_ML_LINK_INFO_INITIALIZED_GET(_var) \
  7415. (((_var) & HTT_ML_LINK_INFO_INITIALIZED_M) >> \
  7416. HTT_ML_LINK_INFO_INITIALIZED_S)
  7417. #define HTT_ML_LINK_INFO_INITIALIZED_SET(_var, _val) \
  7418. do { \
  7419. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_INITIALIZED, _val); \
  7420. ((_var) &= ~(HTT_ML_LINK_INFO_INITIALIZED_M)); \
  7421. ((_var) |= ((_val) << HTT_ML_LINK_INFO_INITIALIZED_S)); \
  7422. } while (0)
  7423. #define HTT_ML_LINK_INFO_SW_PEER_ID_GET(_var) \
  7424. (((_var) & HTT_ML_LINK_INFO_SW_PEER_ID_M) >> \
  7425. HTT_ML_LINK_INFO_SW_PEER_ID_S)
  7426. #define HTT_ML_LINK_INFO_SW_PEER_ID_SET(_var, _val) \
  7427. do { \
  7428. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_SW_PEER_ID, _val); \
  7429. ((_var) &= ~(HTT_ML_LINK_INFO_SW_PEER_ID_M)); \
  7430. ((_var) |= ((_val) << HTT_ML_LINK_INFO_SW_PEER_ID_S)); \
  7431. } while (0)
  7432. #define HTT_ML_LINK_INFO_VDEV_ID_GET(_var) \
  7433. (((_var) & HTT_ML_LINK_INFO_VDEV_ID_M) >> \
  7434. HTT_ML_LINK_INFO_VDEV_ID_S)
  7435. #define HTT_ML_LINK_INFO_VDEV_ID_SET(_var, _val) \
  7436. do { \
  7437. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VDEV_ID, _val); \
  7438. ((_var) &= ~(HTT_ML_LINK_INFO_VDEV_ID_M)); \
  7439. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VDEV_ID_S)); \
  7440. } while (0)
  7441. typedef struct {
  7442. htt_tlv_hdr_t tlv_hdr;
  7443. union {
  7444. struct {
  7445. A_UINT32 valid : 1,
  7446. active : 1,
  7447. primary : 1,
  7448. assoc_link : 1,
  7449. chip_id : 3,
  7450. ieee_link_id : 8,
  7451. hw_link_id : 3,
  7452. logical_link_id : 2,
  7453. master_link : 1,
  7454. anchor_link : 1,
  7455. initialized : 1,
  7456. reserved : 9;
  7457. };
  7458. A_UINT32 msg_dword_1;
  7459. };
  7460. union {
  7461. struct {
  7462. A_UINT32 sw_peer_id : 16,
  7463. vdev_id : 8,
  7464. reserved1 : 8;
  7465. };
  7466. A_UINT32 msg_dword_2;
  7467. };
  7468. A_UINT32 primary_tid_mask;
  7469. } htt_ml_link_info_tlv;
  7470. #define HTT_ML_PEER_DETAILS_NUM_LINKS_M 0x00000003
  7471. #define HTT_ML_PEER_DETAILS_NUM_LINKS_S 0
  7472. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_M 0x00003FFC
  7473. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_S 2
  7474. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M 0x0001C000
  7475. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S 14
  7476. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M 0x00060000
  7477. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S 17
  7478. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M 0x00380000
  7479. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S 19
  7480. #define HTT_ML_PEER_DETAILS_NON_STR_M 0x00400000
  7481. #define HTT_ML_PEER_DETAILS_NON_STR_S 22
  7482. #define HTT_ML_PEER_DETAILS_EMLSR_M 0x00800000
  7483. #define HTT_ML_PEER_DETAILS_EMLSR_S 23
  7484. #define HTT_ML_PEER_DETAILS_IS_STA_KO_M 0x01000000
  7485. #define HTT_ML_PEER_DETAILS_IS_STA_KO_S 24
  7486. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M 0x06000000
  7487. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S 25
  7488. #define HTT_ML_PEER_DETAILS_ALLOCATED_M 0x08000000
  7489. #define HTT_ML_PEER_DETAILS_ALLOCATED_S 27
  7490. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M 0x000000ff
  7491. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S 0
  7492. #define HTT_ML_PEER_DETAILS_NUM_LINKS_GET(_var) \
  7493. (((_var) & HTT_ML_PEER_DETAILS_NUM_LINKS_M) >> \
  7494. HTT_ML_PEER_DETAILS_NUM_LINKS_S)
  7495. #define HTT_ML_PEER_DETAILS_NUM_LINKS_SET(_var, _val) \
  7496. do { \
  7497. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LINKS, _val); \
  7498. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LINKS_M)); \
  7499. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LINKS_S)); \
  7500. } while (0)
  7501. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_GET(_var) \
  7502. (((_var) & HTT_ML_PEER_DETAILS_ML_PEER_ID_M) >> \
  7503. HTT_ML_PEER_DETAILS_ML_PEER_ID_S)
  7504. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_SET(_var, _val) \
  7505. do { \
  7506. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ML_PEER_ID, _val); \
  7507. ((_var) &= ~(HTT_ML_PEER_DETAILS_ML_PEER_ID_M)); \
  7508. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ML_PEER_ID_S)); \
  7509. } while (0)
  7510. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_GET(_var) \
  7511. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M) >> \
  7512. HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)
  7513. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_SET(_var, _val) \
  7514. do { \
  7515. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX, _val); \
  7516. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M)); \
  7517. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)); \
  7518. } while (0)
  7519. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_GET(_var) \
  7520. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M) >> \
  7521. HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)
  7522. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_SET(_var, _val) \
  7523. do { \
  7524. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID, _val); \
  7525. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M)); \
  7526. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)); \
  7527. } while (0)
  7528. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_GET(_var) \
  7529. (((_var) & HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M) >> \
  7530. HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)
  7531. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_SET(_var, _val) \
  7532. do { \
  7533. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT, _val); \
  7534. ((_var) &= ~(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M)); \
  7535. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)); \
  7536. } while (0)
  7537. #define HTT_ML_PEER_DETAILS_NON_STR_GET(_var) \
  7538. (((_var) & HTT_ML_PEER_DETAILS_NON_STR_M) >> \
  7539. HTT_ML_PEER_DETAILS_NON_STR_S)
  7540. #define HTT_ML_PEER_DETAILS_NON_STR_SET(_var, _val) \
  7541. do { \
  7542. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NON_STR, _val); \
  7543. ((_var) &= ~(HTT_ML_PEER_DETAILS_NON_STR_M)); \
  7544. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NON_STR_S)); \
  7545. } while (0)
  7546. #define HTT_ML_PEER_DETAILS_EMLSR_GET(_var) \
  7547. (((_var) & HTT_ML_PEER_DETAILS_EMLSR_M) >> \
  7548. HTT_ML_PEER_DETAILS_EMLSR_S)
  7549. #define HTT_ML_PEER_DETAILS_EMLSR_SET(_var, _val) \
  7550. do { \
  7551. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_EMLSR, _val); \
  7552. ((_var) &= ~(HTT_ML_PEER_DETAILS_EMLSR_M)); \
  7553. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_EMLSR_S)); \
  7554. } while (0)
  7555. #define HTT_ML_PEER_DETAILS_IS_STA_KO_GET(_var) \
  7556. (((_var) & HTT_ML_PEER_DETAILS_IS_STA_KO_M) >> \
  7557. HTT_ML_PEER_DETAILS_IS_STA_KO_S)
  7558. #define HTT_ML_PEER_DETAILS_IS_STA_KO_SET(_var, _val) \
  7559. do { \
  7560. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_IS_STA_KO, _val); \
  7561. ((_var) &= ~(HTT_ML_PEER_DETAILS_IS_STA_KO_M)); \
  7562. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_IS_STA_KO_S)); \
  7563. } while (0)
  7564. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_GET(_var) \
  7565. (((_var) & HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M) >> \
  7566. HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)
  7567. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_SET(_var, _val) \
  7568. do { \
  7569. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS, _val); \
  7570. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M)); \
  7571. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)); \
  7572. } while (0)
  7573. #define HTT_ML_PEER_DETAILS_ALLOCATED_GET(_var) \
  7574. (((_var) & HTT_ML_PEER_DETAILS_ALLOCATED_M) >> \
  7575. HTT_ML_PEER_DETAILS_ALLOCATED_S)
  7576. #define HTT_ML_PEER_DETAILS_ALLOCATED_SET(_var, _val) \
  7577. do { \
  7578. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ALLOCATED, _val); \
  7579. ((_var) &= ~(HTT_ML_PEER_DETAILS_ALLOCATED_M)); \
  7580. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ALLOCATED_S)); \
  7581. } while (0)
  7582. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_GET(_var) \
  7583. (((_var) & HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M) >> \
  7584. HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)
  7585. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_SET(_var, _val) \
  7586. do { \
  7587. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP, _val); \
  7588. ((_var) &= ~(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M)); \
  7589. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)); \
  7590. } while (0)
  7591. typedef struct {
  7592. htt_tlv_hdr_t tlv_hdr;
  7593. htt_mac_addr remote_mld_mac_addr;
  7594. union {
  7595. struct {
  7596. A_UINT32 num_links : 2,
  7597. ml_peer_id : 12,
  7598. primary_link_idx : 3,
  7599. primary_chip_id : 2,
  7600. link_init_count : 3,
  7601. non_str : 1,
  7602. emlsr : 1,
  7603. is_sta_ko : 1,
  7604. num_local_links : 2,
  7605. allocated : 1,
  7606. reserved : 4;
  7607. };
  7608. A_UINT32 msg_dword_1;
  7609. };
  7610. union {
  7611. struct {
  7612. A_UINT32 participating_chips_bitmap : 8,
  7613. reserved1 : 24;
  7614. };
  7615. A_UINT32 msg_dword_2;
  7616. };
  7617. /*
  7618. * ml_peer_flags is an opaque field that cannot be interpreted by
  7619. * the host; it is only for off-line debug.
  7620. */
  7621. A_UINT32 ml_peer_flags;
  7622. } htt_ml_peer_details_tlv;
  7623. /* STATS_TYPE : HTT_DBG_EXT_STATS_ML_PEERS_INFO
  7624. * TLV_TAGS:
  7625. * - HTT_STATS_ML_PEER_DETAILS_TAG
  7626. * - HTT_STATS_ML_LINK_INFO_DETAILS_TAG
  7627. * - HTT_STATS_ML_PEER_EXT_DETAILS_TAG (multiple)
  7628. */
  7629. /* NOTE:
  7630. * This structure is for documentation, and cannot be safely used directly.
  7631. * Instead, use the constituent TLV structures to fill/parse.
  7632. */
  7633. typedef struct _htt_ml_peer_stats {
  7634. htt_ml_peer_details_tlv ml_peer_details;
  7635. htt_ml_peer_ext_details_tlv ml_peer_ext_details;
  7636. htt_ml_link_info_tlv ml_link_info[];
  7637. } htt_ml_peer_stats_t;
  7638. /*
  7639. * ODD Mandatory Stats are grouped together from all the existing different
  7640. * stats, to form a set of stats that will be used by the ODD application to
  7641. * post the stats to the cloud instead of polling for the individual stats.
  7642. * This is done to avoid non-mandatory stats to be polled as the data will not
  7643. * be required in the recipes derivation.
  7644. * Rather than the host simply printing the ODD stats, the ODD application
  7645. * will take the buffer and map it to the odd_mandatory_stats data structure.
  7646. */
  7647. typedef struct {
  7648. htt_tlv_hdr_t tlv_hdr;
  7649. A_UINT32 hw_queued;
  7650. A_UINT32 hw_reaped;
  7651. A_UINT32 hw_paused;
  7652. A_UINT32 hw_filt;
  7653. A_UINT32 seq_posted;
  7654. A_UINT32 seq_completed;
  7655. A_UINT32 underrun;
  7656. A_UINT32 hw_flush;
  7657. A_UINT32 next_seq_posted_dsr;
  7658. A_UINT32 seq_posted_isr;
  7659. A_UINT32 mpdu_cnt_fcs_ok;
  7660. A_UINT32 mpdu_cnt_fcs_err;
  7661. A_UINT32 msdu_count_tqm;
  7662. A_UINT32 mpdu_count_tqm;
  7663. A_UINT32 mpdus_ack_failed;
  7664. A_UINT32 num_data_ppdus_tried_ota;
  7665. A_UINT32 ppdu_ok;
  7666. A_UINT32 num_total_ppdus_tried_ota;
  7667. A_UINT32 thermal_suspend_cnt;
  7668. A_UINT32 dfs_suspend_cnt;
  7669. A_UINT32 tx_abort_suspend_cnt;
  7670. A_UINT32 suspended_txq_mask;
  7671. A_UINT32 last_suspend_reason;
  7672. A_UINT32 seq_failed_queueing;
  7673. A_UINT32 seq_restarted;
  7674. A_UINT32 seq_txop_repost_stop;
  7675. A_UINT32 next_seq_cancel;
  7676. A_UINT32 seq_min_msdu_repost_stop;
  7677. A_UINT32 total_phy_err_cnt;
  7678. A_UINT32 ppdu_recvd;
  7679. A_UINT32 tcp_msdu_cnt;
  7680. A_UINT32 tcp_ack_msdu_cnt;
  7681. A_UINT32 udp_msdu_cnt;
  7682. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  7683. A_UINT32 fw_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  7684. A_UINT32 fw_ring_mpdu_err[HTT_RX_STATS_RXDMA_MAX_ERR];
  7685. A_UINT32 urrn_stats[HTT_TX_PDEV_MAX_URRN_STATS];
  7686. A_UINT32 sifs_status[HTT_TX_PDEV_MAX_SIFS_BURST_STATS];
  7687. A_UINT32 sifs_hist_status[HTT_TX_PDEV_SIFS_BURST_HIST_STATS];
  7688. A_UINT32 rx_suspend_cnt;
  7689. A_UINT32 rx_suspend_fail_cnt;
  7690. A_UINT32 rx_resume_cnt;
  7691. A_UINT32 rx_resume_fail_cnt;
  7692. A_UINT32 hwq_beacon_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7693. A_UINT32 hwq_voice_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7694. A_UINT32 hwq_video_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7695. A_UINT32 hwq_best_effort_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7696. A_UINT32 hwq_beacon_mpdu_tried_cnt;
  7697. A_UINT32 hwq_voice_mpdu_tried_cnt;
  7698. A_UINT32 hwq_video_mpdu_tried_cnt;
  7699. A_UINT32 hwq_best_effort_mpdu_tried_cnt;
  7700. A_UINT32 hwq_beacon_mpdu_queued_cnt;
  7701. A_UINT32 hwq_voice_mpdu_queued_cnt;
  7702. A_UINT32 hwq_video_mpdu_queued_cnt;
  7703. A_UINT32 hwq_best_effort_mpdu_queued_cnt;
  7704. A_UINT32 hwq_beacon_mpdu_ack_fail_cnt;
  7705. A_UINT32 hwq_voice_mpdu_ack_fail_cnt;
  7706. A_UINT32 hwq_video_mpdu_ack_fail_cnt;
  7707. A_UINT32 hwq_best_effort_mpdu_ack_fail_cnt;
  7708. A_UINT32 pdev_resets;
  7709. A_UINT32 phy_warm_reset;
  7710. A_UINT32 hwsch_reset_count;
  7711. A_UINT32 phy_warm_reset_ucode_trig;
  7712. A_UINT32 mac_cold_reset;
  7713. A_UINT32 mac_warm_reset;
  7714. A_UINT32 mac_warm_reset_restore_cal;
  7715. A_UINT32 phy_warm_reset_m3_ssr;
  7716. A_UINT32 fw_rx_rings_reset;
  7717. A_UINT32 tx_flush;
  7718. A_UINT32 hwsch_dev_reset_war;
  7719. A_UINT32 mac_cold_reset_restore_cal;
  7720. A_UINT32 mac_only_reset;
  7721. A_UINT32 mac_sfm_reset;
  7722. A_UINT32 tx_ldpc; /* Number of tx PPDUs with LDPC coding */
  7723. A_UINT32 rx_ldpc; /* Number of rx PPDUs with LDPC coding */
  7724. A_UINT32 gen_mpdu_end_reason[HTT_TX_TQM_MAX_GEN_MPDU_END_REASON];
  7725. A_UINT32 list_mpdu_end_reason[HTT_TX_TQM_MAX_LIST_MPDU_END_REASON];
  7726. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7727. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7728. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7729. A_UINT32 half_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7730. A_UINT32 quarter_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7731. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  7732. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7733. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7734. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  7735. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7736. A_UINT32 rts_cnt;
  7737. A_UINT32 rts_success;
  7738. } htt_odd_mandatory_pdev_stats_tlv;
  7739. typedef struct _htt_odd_mandatory_mumimo_pdev_stats_tlv {
  7740. htt_tlv_hdr_t tlv_hdr;
  7741. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7742. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7743. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7744. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7745. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  7746. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  7747. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  7748. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  7749. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  7750. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7751. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7752. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7753. } htt_odd_mandatory_mumimo_pdev_stats_tlv;
  7754. typedef struct _htt_odd_mandatory_muofdma_pdev_stats_tlv {
  7755. htt_tlv_hdr_t tlv_hdr;
  7756. A_UINT32 mu_ofdma_seq_posted;
  7757. A_UINT32 ul_mu_ofdma_seq_posted;
  7758. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7759. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7760. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7761. A_UINT32 ofdma_tx_ldpc;
  7762. A_UINT32 ul_ofdma_rx_ldpc;
  7763. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7764. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7765. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7766. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7767. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7768. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7769. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  7770. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  7771. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  7772. } htt_odd_mandatory_muofdma_pdev_stats_tlv;
  7773. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_M 0x000000ff
  7774. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S 0
  7775. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_GET(_var) \
  7776. (((_var) & HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_M) >> \
  7777. HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S)
  7778. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_SET(_var, _val) \
  7779. do { \
  7780. HTT_CHECK_SET_VAL(HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID, _val); \
  7781. ((_var) |= ((_val) << HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S)); \
  7782. } while (0)
  7783. typedef struct {
  7784. htt_tlv_hdr_t tlv_hdr;
  7785. /**
  7786. * BIT [ 7 : 0] :- mac_id
  7787. * BIT [31 : 8] :- reserved
  7788. */
  7789. union {
  7790. struct {
  7791. A_UINT32 mac_id: 8,
  7792. reserved: 24;
  7793. };
  7794. A_UINT32 mac_id__word;
  7795. };
  7796. /** Num of instances where rate based DL OFDMA status = ENABLED */
  7797. A_UINT32 rate_based_dlofdma_enabled_count[HTT_NUM_AC_WMM];
  7798. /** Num of instances where rate based DL OFDMA status = DISABLED */
  7799. A_UINT32 rate_based_dlofdma_disabled_count[HTT_NUM_AC_WMM];
  7800. /** Num of instances where rate based DL OFDMA status = PROBING */
  7801. A_UINT32 rate_based_dlofdma_probing_count[HTT_NUM_AC_WMM];
  7802. /** Num of instances where rate based DL OFDMA status = MONITORING */
  7803. A_UINT32 rate_based_dlofdma_monitoring_count[HTT_NUM_AC_WMM];
  7804. /** Num of instances where avg. channel access latency based DL OFDMA status = ENABLED */
  7805. A_UINT32 chan_acc_lat_based_dlofdma_enabled_count[HTT_NUM_AC_WMM];
  7806. /** Num of instances where avg. channel access latency based DL OFDMA status = DISABLED */
  7807. A_UINT32 chan_acc_lat_based_dlofdma_disabled_count[HTT_NUM_AC_WMM];
  7808. /** Num of instances where avg. channel access latency based DL OFDMA status = MONITORING */
  7809. A_UINT32 chan_acc_lat_based_dlofdma_monitoring_count[HTT_NUM_AC_WMM];
  7810. /** Num of instances where dl ofdma is disabled due to ru allocation failure */
  7811. A_UINT32 downgrade_to_dl_su_ru_alloc_fail[HTT_NUM_AC_WMM];
  7812. /** Num of instances where dl ofdma is disabled because we have only one user in candidate list */
  7813. A_UINT32 candidate_list_single_user_disable_ofdma[HTT_NUM_AC_WMM];
  7814. /** Num of instances where ul is chosen over dl based on qos weight not specific to OFDMA */
  7815. A_UINT32 dl_cand_list_dropped_high_ul_qos_weight[HTT_NUM_AC_WMM];
  7816. /** Num of instances where dl ofdma is disabled due to pipelining */
  7817. A_UINT32 ax_dlofdma_disabled_due_to_pipelining[HTT_NUM_AC_WMM];
  7818. /** Num of instances where dl ofdma is disabled as the tid is su only eligible */
  7819. A_UINT32 dlofdma_disabled_su_only_eligible[HTT_NUM_AC_WMM];
  7820. /** Num of instances where dl ofdma is disabled because there are no mpdus tried consecutively */
  7821. A_UINT32 dlofdma_disabled_consec_no_mpdus_tried[HTT_NUM_AC_WMM];
  7822. /** Num of instances where dl ofdma is disabled because there are consecutive mpdu failure */
  7823. A_UINT32 dlofdma_disabled_consec_no_mpdus_success[HTT_NUM_AC_WMM];
  7824. } htt_pdev_sched_algo_ofdma_stats_tlv;
  7825. typedef struct {
  7826. htt_tlv_hdr_t tlv_hdr;
  7827. /** mac_id__word:
  7828. * BIT [ 7 : 0] :- mac_id
  7829. * Use the HTT_STATS_CMN_MAC_ID_GET,_SET macros to
  7830. * read/write this bitfield.
  7831. * BIT [31 : 8] :- reserved
  7832. */
  7833. A_UINT32 mac_id__word;
  7834. A_UINT32 basic_trigger_across_bss;
  7835. A_UINT32 basic_trigger_within_bss;
  7836. A_UINT32 bsr_trigger_across_bss;
  7837. A_UINT32 bsr_trigger_within_bss;
  7838. A_UINT32 mu_rts_across_bss;
  7839. A_UINT32 mu_rts_within_bss;
  7840. A_UINT32 ul_mumimo_trigger_across_bss;
  7841. A_UINT32 ul_mumimo_trigger_within_bss;
  7842. } htt_pdev_mbssid_ctrl_frame_stats_tlv;
  7843. /*======= Bandwidth Manager stats ====================*/
  7844. #define HTT_BW_MGR_STATS_MAC_ID_M 0x000000ff
  7845. #define HTT_BW_MGR_STATS_MAC_ID_S 0
  7846. #define HTT_BW_MGR_STATS_PRI20_IDX_M 0x0000ff00
  7847. #define HTT_BW_MGR_STATS_PRI20_IDX_S 8
  7848. #define HTT_BW_MGR_STATS_PRI20_FREQ_M 0xffff0000
  7849. #define HTT_BW_MGR_STATS_PRI20_FREQ_S 16
  7850. #define HTT_BW_MGR_STATS_CENTER_FREQ1_M 0x0000ffff
  7851. #define HTT_BW_MGR_STATS_CENTER_FREQ1_S 0
  7852. #define HTT_BW_MGR_STATS_CENTER_FREQ2_M 0xffff0000
  7853. #define HTT_BW_MGR_STATS_CENTER_FREQ2_S 16
  7854. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_M 0x000000ff
  7855. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_S 0
  7856. #define HTT_BW_MGR_STATS_STATIC_PATTERN_M 0x00ffff00
  7857. #define HTT_BW_MGR_STATS_STATIC_PATTERN_S 8
  7858. #define HTT_BW_MGR_STATS_MAC_ID_GET(_var) \
  7859. (((_var) & HTT_BW_MGR_STATS_MAC_ID_M) >> \
  7860. HTT_BW_MGR_STATS_MAC_ID_S)
  7861. #define HTT_BW_MGR_STATS_MAC_ID_SET(_var, _val) \
  7862. do { \
  7863. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_MAC_ID, _val); \
  7864. ((_var) |= ((_val) << HTT_BW_MGR_STATS_MAC_ID_S)); \
  7865. } while (0)
  7866. #define HTT_BW_MGR_STATS_PRI20_IDX_GET(_var) \
  7867. (((_var) & HTT_BW_MGR_STATS_PRI20_IDX_M) >> \
  7868. HTT_BW_MGR_STATS_PRI20_IDX_S)
  7869. #define HTT_BW_MGR_STATS_PRI20_IDX_SET(_var, _val) \
  7870. do { \
  7871. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_PRI20_IDX, _val); \
  7872. ((_var) |= ((_val) << HTT_BW_MGR_STATS_PRI20_IDX_S)); \
  7873. } while (0)
  7874. #define HTT_BW_MGR_STATS_PRI20_FREQ_GET(_var) \
  7875. (((_var) & HTT_BW_MGR_STATS_PRI20_FREQ_M) >> \
  7876. HTT_BW_MGR_STATS_PRI20_FREQ_S)
  7877. #define HTT_BW_MGR_STATS_PRI20_FREQ_SET(_var, _val) \
  7878. do { \
  7879. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_PRI20_FREQ, _val); \
  7880. ((_var) |= ((_val) << HTT_BW_MGR_STATS_PRI20_FREQ_S)); \
  7881. } while (0)
  7882. #define HTT_BW_MGR_STATS_CENTER_FREQ1_GET(_var) \
  7883. (((_var) & HTT_BW_MGR_STATS_CENTER_FREQ1_M) >> \
  7884. HTT_BW_MGR_STATS_CENTER_FREQ1_S)
  7885. #define HTT_BW_MGR_STATS_CENTER_FREQ1_SET(_var, _val) \
  7886. do { \
  7887. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CENTER_FREQ1, _val); \
  7888. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CENTER_FREQ1_S)); \
  7889. } while (0)
  7890. #define HTT_BW_MGR_STATS_CENTER_FREQ2_GET(_var) \
  7891. (((_var) & HTT_BW_MGR_STATS_CENTER_FREQ2_M) >> \
  7892. HTT_BW_MGR_STATS_CENTER_FREQ2_S)
  7893. #define HTT_BW_MGR_STATS_CENTER_FREQ2_SET(_var, _val) \
  7894. do { \
  7895. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CENTER_FREQ2, _val); \
  7896. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CENTER_FREQ2_S)); \
  7897. } while (0)
  7898. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_GET(_var) \
  7899. (((_var) & HTT_BW_MGR_STATS_CHAN_PHY_MODE_M) >> \
  7900. HTT_BW_MGR_STATS_CHAN_PHY_MODE_S)
  7901. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_SET(_var, _val) \
  7902. do { \
  7903. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CHAN_PHY_MODE, _val); \
  7904. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CHAN_PHY_MODE_S)); \
  7905. } while (0)
  7906. #define HTT_BW_MGR_STATS_STATIC_PATTERN_GET(_var) \
  7907. (((_var) & HTT_BW_MGR_STATS_STATIC_PATTERN_M) >> \
  7908. HTT_BW_MGR_STATS_STATIC_PATTERN_S)
  7909. #define HTT_BW_MGR_STATS_STATIC_PATTERN_SET(_var, _val) \
  7910. do { \
  7911. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_STATIC_PATTERN, _val); \
  7912. ((_var) |= ((_val) << HTT_BW_MGR_STATS_STATIC_PATTERN_S)); \
  7913. } while (0)
  7914. typedef struct {
  7915. htt_tlv_hdr_t tlv_hdr;
  7916. /* BIT [ 7 : 0] :- mac_id
  7917. * BIT [ 15 : 8] :- pri20_index
  7918. * BIT [ 31 : 16] :- pri20_freq in Mhz
  7919. */
  7920. A_UINT32 mac_id__pri20_idx__freq;
  7921. /* BIT [ 15 : 0] :- centre_freq1
  7922. * BIT [ 31 : 16] :- centre_freq2
  7923. */
  7924. A_UINT32 centre_freq1__freq2;
  7925. /* BIT [ 7 : 0] :- channel_phy_mode
  7926. * BIT [ 23 : 8] :- static_pattern
  7927. */
  7928. A_UINT32 phy_mode__static_pattern;
  7929. } htt_pdev_bw_mgr_stats_tlv;
  7930. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_BW_MGR
  7931. * TLV_TAGS:
  7932. * - HTT_STATS_PDEV_BW_MGR_STATS_TAG
  7933. */
  7934. /* NOTE:
  7935. * This structure is for documentation, and cannot be safely used directly.
  7936. * Instead, use the constituent TLV structures to fill/parse.
  7937. */
  7938. typedef struct {
  7939. htt_pdev_bw_mgr_stats_tlv bw_mgr_tlv;
  7940. } htt_pdev_bw_mgr_stats_t;
  7941. /*============= start MLO UMAC SSR stats ============= { */
  7942. typedef enum {
  7943. HTT_MLO_UMAC_SSR_DBG_POINT_INVALID = 0,
  7944. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_DISABLE_RXDMA_PREFETCH,
  7945. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_PMACS_HWMLOS,
  7946. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_GLOBAL_WSI,
  7947. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_PMACS_DMAC,
  7948. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_TCL,
  7949. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_TQM,
  7950. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_WBM,
  7951. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_REO,
  7952. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_HOST,
  7953. HTT_MLO_UMAC_SSR_DBG_POINT_RESET_PREREQUISITES,
  7954. HTT_MLO_UMAC_SSR_DBG_POINT_RESET_PRE_RING_RESET,
  7955. HTT_MLO_UMAC_SSR_DBG_POINT_RESET_APPLY_SOFT_RESET,
  7956. HTT_MLO_UMAC_SSR_DBG_POINT_RESET_POST_RING_RESET,
  7957. HTT_MLO_UMAC_SSR_DBG_POINT_RESET_FW_TQM_CMDQS,
  7958. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_HOST,
  7959. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_UMAC_INTERRUPTS,
  7960. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_WBM,
  7961. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_REO,
  7962. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_TQM,
  7963. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_PMACS_DMAC,
  7964. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_TQM_SYNC_CMD,
  7965. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_GLOBAL_WSI,
  7966. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_PMACS_HWMLOS,
  7967. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_ENABLE_RXDMA_PREFETCH,
  7968. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_TCL,
  7969. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_HOST_ENQ,
  7970. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_VERIFY_UMAC_RECOVERED,
  7971. /* The below debug point values are reserved for future expansion. */
  7972. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED28,
  7973. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED29,
  7974. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED30,
  7975. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED31,
  7976. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED32,
  7977. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED33,
  7978. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED34,
  7979. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED35,
  7980. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED36,
  7981. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED37,
  7982. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED38,
  7983. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED39,
  7984. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED40,
  7985. /*
  7986. * Due to backwards compatibility requirements, no futher DBG_POINT values
  7987. * can be added (but the above reserved values can be repurposed).
  7988. */
  7989. HTT_MLO_UMAC_SSR_DBG_POINT_MAX,
  7990. } HTT_MLO_UMAC_SSR_DBG_POINTS;
  7991. typedef enum {
  7992. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_INVALID = 0,
  7993. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_DO_PRE_RESET,
  7994. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_DO_POST_RESET_START,
  7995. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_DO_POST_RESET_COMPLETE,
  7996. /* The below recovery handshake values are reserved for future expansion. */
  7997. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_RESERVED4,
  7998. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_RESERVED5,
  7999. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_RESERVED6,
  8000. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_RESERVED7,
  8001. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_RESERVED8,
  8002. /*
  8003. * Due to backwards compatibility requirements, no futher
  8004. * RECOVERY_HANDSHAKE values can be added (but the above
  8005. * reserved values can be repurposed).
  8006. */
  8007. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_COUNT,
  8008. } HTT_MLO_UMAC_RECOVERY_HANDSHAKES;
  8009. typedef struct {
  8010. htt_tlv_hdr_t tlv_hdr;
  8011. A_UINT32 start_ms;
  8012. A_UINT32 end_ms;
  8013. A_UINT32 delta_ms;
  8014. A_UINT32 reserved;
  8015. A_UINT32 footprint; /* holds a HTT_MLO_UMAC_SSR_DBG_POINTS value */
  8016. A_UINT32 tqm_hw_tstamp;
  8017. } htt_mlo_umac_ssr_dbg_tlv;
  8018. typedef struct {
  8019. A_UINT32 last_mlo_htt_handshake_delta_ms;
  8020. A_UINT32 max_mlo_htt_handshake_delta_ms;
  8021. union {
  8022. A_UINT32 umac_recovery_done_mask;
  8023. struct {
  8024. A_UINT32 pre_reset_disable_rxdma_prefetch : 1,
  8025. pre_reset_pmacs_hwmlos : 1,
  8026. pre_reset_global_wsi : 1,
  8027. pre_reset_pmacs_dmac : 1,
  8028. pre_reset_tcl : 1,
  8029. pre_reset_tqm : 1,
  8030. pre_reset_wbm : 1,
  8031. pre_reset_reo : 1,
  8032. pre_reset_host : 1,
  8033. reset_prerequisites : 1,
  8034. reset_pre_ring_reset : 1,
  8035. reset_apply_soft_reset : 1,
  8036. reset_post_ring_reset : 1,
  8037. reset_fw_tqm_cmdqs : 1,
  8038. post_reset_host : 1,
  8039. post_reset_umac_interrupts : 1,
  8040. post_reset_wbm : 1,
  8041. post_reset_reo : 1,
  8042. post_reset_tqm : 1,
  8043. post_reset_pmacs_dmac : 1,
  8044. post_reset_tqm_sync_cmd : 1,
  8045. post_reset_global_wsi : 1,
  8046. post_reset_pmacs_hwmlos : 1,
  8047. post_reset_enable_rxdma_prefetch : 1,
  8048. post_reset_tcl : 1,
  8049. post_reset_host_enq : 1,
  8050. post_reset_verify_umac_recovered : 1,
  8051. reserved : 5;
  8052. } done_mask;
  8053. };
  8054. } htt_mlo_umac_ssr_mlo_stats_t;
  8055. typedef struct {
  8056. htt_tlv_hdr_t tlv_hdr;
  8057. htt_mlo_umac_ssr_mlo_stats_t mlo;
  8058. } htt_mlo_umac_ssr_mlo_stats_tlv;
  8059. /* dword0 - b'0 - PRE_RESET_DISABLE_RXDMA_PREFETCH */
  8060. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH_M 0x1
  8061. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH_S 0
  8062. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH_GET(word0) \
  8063. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH_M) >> \
  8064. HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH_S)
  8065. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH_SET(word0, _val) \
  8066. do { \
  8067. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH, _val); \
  8068. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH_S));\
  8069. } while (0)
  8070. /* dword0 - b'1 - PRE_RESET_PMACS_HWMLOS */
  8071. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS_M 0x2
  8072. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS_S 1
  8073. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS_GET(word0) \
  8074. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS_M) >> \
  8075. HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS_S)
  8076. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS_SET(word0, _val) \
  8077. do { \
  8078. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS, _val); \
  8079. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS_S));\
  8080. } while (0)
  8081. /* dword0 - b'2 - PRE_RESET_GLOBAL_WSI */
  8082. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI_M 0x4
  8083. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI_S 2
  8084. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI_GET(word0) \
  8085. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI_M) >> \
  8086. HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI_S)
  8087. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI_SET(word0, _val) \
  8088. do { \
  8089. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI, _val); \
  8090. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI_S));\
  8091. } while (0)
  8092. /* dword0 - b'3 - PRE_RESET_PMACS_DMAC */
  8093. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC_M 0x8
  8094. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC_S 3
  8095. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC_GET(word0) \
  8096. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC_M) >> \
  8097. HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC_S)
  8098. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC_SET(word0, _val) \
  8099. do { \
  8100. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC, _val); \
  8101. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC_S));\
  8102. } while (0)
  8103. /* dword0 - b'4 - PRE_RESET_TCL */
  8104. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL_M 0x10
  8105. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL_S 4
  8106. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL_GET(word0) \
  8107. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL_M) >> \
  8108. HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL_S)
  8109. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL_SET(word0, _val) \
  8110. do { \
  8111. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL, _val); \
  8112. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL_S));\
  8113. } while (0)
  8114. /* dword0 - b'5 - PRE_RESET_TQM */
  8115. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM_M 0x20
  8116. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM_S 5
  8117. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM_GET(word0) \
  8118. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM_M) >> \
  8119. HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM_S)
  8120. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM_SET(word0, _val) \
  8121. do { \
  8122. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM, _val); \
  8123. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM_S));\
  8124. } while (0)
  8125. /* dword0 - b'6 - PRE_RESET_WBM */
  8126. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM_M 0x40
  8127. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM_S 6
  8128. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM_GET(word0) \
  8129. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM_M) >> \
  8130. HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM_S)
  8131. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM_SET(word0, _val) \
  8132. do { \
  8133. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM, _val); \
  8134. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM_S));\
  8135. } while (0)
  8136. /* dword0 - b'7 - PRE_RESET_REO */
  8137. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO_M 0x80
  8138. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO_S 7
  8139. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO_GET(word0) \
  8140. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO_M) >> \
  8141. HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO_S)
  8142. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO_SET(word0, _val) \
  8143. do { \
  8144. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO, _val); \
  8145. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO_S));\
  8146. } while (0)
  8147. /* dword0 - b'8 - PRE_RESET_HOST */
  8148. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST_M 0x100
  8149. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST_S 8
  8150. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST_GET(word0) \
  8151. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST_M) >> \
  8152. HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST_S)
  8153. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST_SET(word0, _val) \
  8154. do { \
  8155. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST, _val); \
  8156. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST_S));\
  8157. } while (0)
  8158. /* dword0 - b'9 - RESET_PREREQUISITES */
  8159. #define HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES_M 0x200
  8160. #define HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES_S 9
  8161. #define HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES_GET(word0) \
  8162. (((word0) & HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES_M) >> \
  8163. HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES_S)
  8164. #define HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES_SET(word0, _val) \
  8165. do { \
  8166. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES, _val); \
  8167. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES_S));\
  8168. } while (0)
  8169. /* dword0 - b'10 - RESET_PRE_RING_RESET */
  8170. #define HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET_M 0x400
  8171. #define HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET_S 10
  8172. #define HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET_GET(word0) \
  8173. (((word0) & HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET_M) >> \
  8174. HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET_S)
  8175. #define HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET_SET(word0, _val) \
  8176. do { \
  8177. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET, _val); \
  8178. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET_S));\
  8179. } while (0)
  8180. /* dword0 - b'11 - RESET_APPLY_SOFT_RESET */
  8181. #define HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET_M 0x800
  8182. #define HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET_S 11
  8183. #define HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET_GET(word0) \
  8184. (((word0) & HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET_M) >> \
  8185. HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET_S)
  8186. #define HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET_SET(word0, _val) \
  8187. do { \
  8188. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET, _val); \
  8189. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET_S));\
  8190. } while (0)
  8191. /* dword0 - b'12 - RESET_POST_RING_RESET */
  8192. #define HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET_M 0x1000
  8193. #define HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET_S 12
  8194. #define HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET_GET(word0) \
  8195. (((word0) & HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET_M) >> \
  8196. HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET_S)
  8197. #define HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET_SET(word0, _val) \
  8198. do { \
  8199. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET, _val); \
  8200. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET_S));\
  8201. } while (0)
  8202. /* dword0 - b'13 - RESET_FW_TQM_CMDQS */
  8203. #define HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS_M 0x2000
  8204. #define HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS_S 13
  8205. #define HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS_GET(word0) \
  8206. (((word0) & HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS_M) >> \
  8207. HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS_S)
  8208. #define HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS_SET(word0, _val) \
  8209. do { \
  8210. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS, _val); \
  8211. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS_S));\
  8212. } while (0)
  8213. /* dword0 - b'14 - POST_RESET_HOST */
  8214. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_M 0x4000
  8215. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_S 14
  8216. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_GET(word0) \
  8217. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_M) >> \
  8218. HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_S)
  8219. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_SET(word0, _val) \
  8220. do { \
  8221. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST, _val); \
  8222. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_S));\
  8223. } while (0)
  8224. /* dword0 - b'15 - POST_RESET_UMAC_INTERRUPTS */
  8225. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS_M 0x8000
  8226. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS_S 15
  8227. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS_GET(word0) \
  8228. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS_M) >> \
  8229. HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS_S)
  8230. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS_SET(word0, _val) \
  8231. do { \
  8232. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS, _val); \
  8233. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS_S));\
  8234. } while (0)
  8235. /* dword0 - b'16 - POST_RESET_WBM */
  8236. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM_M 0x10000
  8237. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM_S 16
  8238. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM_GET(word0) \
  8239. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM_M) >> \
  8240. HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM_S)
  8241. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM_SET(word0, _val) \
  8242. do { \
  8243. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM, _val); \
  8244. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM_S));\
  8245. } while (0)
  8246. /* dword0 - b'17 - POST_RESET_REO */
  8247. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_REO_M 0x20000
  8248. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_REO_S 17
  8249. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_REO_GET(word0) \
  8250. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_REO_M) >> \
  8251. HTT_UMAC_RECOVERY_DONE_POST_RESET_REO_S)
  8252. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_REO_SET(word0, _val) \
  8253. do { \
  8254. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_REO, _val); \
  8255. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_REO_S));\
  8256. } while (0)
  8257. /* dword0 - b'18 - POST_RESET_TQM */
  8258. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_M 0x40000
  8259. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_S 18
  8260. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_GET(word0) \
  8261. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_M) >> \
  8262. HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_S)
  8263. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SET(word0, _val) \
  8264. do { \
  8265. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM, _val); \
  8266. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_S));\
  8267. } while (0)
  8268. /* dword0 - b'19 - POST_RESET_PMACS_DMAC */
  8269. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC_M 0x80000
  8270. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC_S 19
  8271. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC_GET(word0) \
  8272. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC_M) >> \
  8273. HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC_S)
  8274. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC_SET(word0, _val) \
  8275. do { \
  8276. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC, _val); \
  8277. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC_S));\
  8278. } while (0)
  8279. /* dword0 - b'20 - POST_RESET_TQM_SYNC_CMD */
  8280. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD_M 0x100000
  8281. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD_S 20
  8282. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD_GET(word0) \
  8283. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD_M) >> \
  8284. HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD_S)
  8285. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD_SET(word0, _val) \
  8286. do { \
  8287. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD, _val); \
  8288. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD_S));\
  8289. } while (0)
  8290. /* dword0 - b'21 - POST_RESET_GLOBAL_WSI */
  8291. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI_M 0x200000
  8292. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI_S 21
  8293. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI_GET(word0) \
  8294. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI_M) >> \
  8295. HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI_S)
  8296. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI_SET(word0, _val) \
  8297. do { \
  8298. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI, _val); \
  8299. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI_S));\
  8300. } while (0)
  8301. /* dword0 - b'22 - POST_RESET_PMACS_HWMLOS */
  8302. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS_M 0x400000
  8303. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS_S 22
  8304. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS_GET(word0) \
  8305. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS_M) >> \
  8306. HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS_S)
  8307. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS_SET(word0, _val) \
  8308. do { \
  8309. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS, _val); \
  8310. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS_S));\
  8311. } while (0)
  8312. /* dword0 - b'23 - POST_RESET_ENABLE_RXDMA_PREFETCH */
  8313. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH_M 0x800000
  8314. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH_S 23
  8315. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH_GET(word0) \
  8316. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH_M) >> \
  8317. HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH_S)
  8318. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH_SET(word0, _val) \
  8319. do { \
  8320. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH, _val); \
  8321. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH_S));\
  8322. } while (0)
  8323. /* dword0 - b'24 - POST_RESET_TCL */
  8324. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL_M 0x1000000
  8325. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL_S 24
  8326. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL_GET(word0) \
  8327. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL_M) >> \
  8328. HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL_S)
  8329. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL_SET(word0, _val) \
  8330. do { \
  8331. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL, _val); \
  8332. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL_S));\
  8333. } while (0)
  8334. /* dword0 - b'25 - POST_RESET_HOST_ENQ */
  8335. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ_M 0x2000000
  8336. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ_S 25
  8337. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ_GET(word0) \
  8338. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ_M) >> \
  8339. HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ_S)
  8340. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ_SET(word0, _val) \
  8341. do { \
  8342. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ, _val); \
  8343. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ_S));\
  8344. } while (0)
  8345. /* dword0 - b'26 - POST_RESET_VERIFY_UMAC_RECOVERED */
  8346. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED_M 0x4000000
  8347. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED_S 26
  8348. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED_GET(word0) \
  8349. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED_M) >> \
  8350. HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED_S)
  8351. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED_SET(word0, _val) \
  8352. do { \
  8353. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED, _val); \
  8354. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED_S));\
  8355. } while (0)
  8356. typedef struct {
  8357. htt_tlv_hdr_t tlv_hdr;
  8358. A_UINT32 last_trigger_request_ms;
  8359. A_UINT32 last_start_ms;
  8360. A_UINT32 last_start_disengage_umac_ms;
  8361. A_UINT32 last_enter_ssr_platform_thread_ms;
  8362. A_UINT32 last_exit_ssr_platform_thread_ms;
  8363. A_UINT32 last_start_engage_umac_ms;
  8364. A_UINT32 last_done_successful_ms;
  8365. A_UINT32 post_reset_tqm_sync_cmd_completion_ms;
  8366. A_UINT32 htt_sync_mlo_initiate_umac_recovery_ms;
  8367. A_UINT32 htt_sync_do_pre_reset_ms;
  8368. A_UINT32 htt_sync_do_post_reset_start_ms;
  8369. A_UINT32 htt_sync_do_post_reset_complete_ms;
  8370. } htt_mlo_umac_ssr_kpi_tstamp_stats_tlv;
  8371. typedef struct {
  8372. htt_tlv_hdr_t tlv_hdr;
  8373. A_UINT32 htt_sync_start_ms;
  8374. A_UINT32 htt_sync_delta_ms;
  8375. A_UINT32 post_t2h_start_ms;
  8376. A_UINT32 post_t2h_delta_ms;
  8377. A_UINT32 post_t2h_msg_read_shmem_ms;
  8378. A_UINT32 post_t2h_msg_write_shmem_ms;
  8379. A_UINT32 post_t2h_msg_send_msg_to_host_ms;
  8380. } htt_mlo_umac_htt_handshake_stats_tlv;
  8381. typedef struct {
  8382. /*
  8383. * Note that the host cannot use this struct directly, but instead needs
  8384. * to use the TLV header within each element of each of the arrays in
  8385. * this struct to determine where the subsequent item resides.
  8386. */
  8387. htt_mlo_umac_ssr_dbg_tlv dbg_point[HTT_MLO_UMAC_SSR_DBG_POINT_MAX];
  8388. htt_mlo_umac_htt_handshake_stats_tlv htt_handshakes[HTT_MLO_UMAC_RECOVERY_HANDSHAKE_COUNT];
  8389. } htt_mlo_umac_ssr_kpi_delta_stats_t;
  8390. typedef struct {
  8391. /*
  8392. * Since each item within htt_mlo_umac_ssr_kpi_delta_stats_t has its own
  8393. * TLV header, and since no additional fields are added in this struct
  8394. * beyond the htt_mlo_umac_ssr_kpi_delta_stats_t info, no additional
  8395. * TLV header is needed.
  8396. *
  8397. * Note that the host cannot use this struct directly, but instead needs
  8398. * to use the TLV header within each item inside the
  8399. * htt_mlo_umac_ssr_kpi_delta_stats_t to determine where the subsequent
  8400. * item resides.
  8401. */
  8402. htt_mlo_umac_ssr_kpi_delta_stats_t kpi_delta;
  8403. } htt_mlo_umac_ssr_kpi_delta_stats_tlv;
  8404. typedef struct {
  8405. A_UINT32 last_e2e_delta_ms;
  8406. A_UINT32 max_e2e_delta_ms;
  8407. A_UINT32 per_handshake_max_allowed_delta_ms;
  8408. /* Total done count */
  8409. A_UINT32 total_success_runs_cnt;
  8410. A_UINT32 umac_recovery_in_progress;
  8411. /* Count of Disengaged in Pre reset */
  8412. A_UINT32 umac_disengaged_count;
  8413. /* Count of UMAC Soft/Control Reset */
  8414. A_UINT32 umac_soft_reset_count;
  8415. /* Count of Engaged in Post reset */
  8416. A_UINT32 umac_engaged_count;
  8417. } htt_mlo_umac_ssr_common_stats_t;
  8418. typedef struct {
  8419. htt_tlv_hdr_t tlv_hdr;
  8420. htt_mlo_umac_ssr_common_stats_t cmn;
  8421. } htt_mlo_umac_ssr_common_stats_tlv;
  8422. typedef struct {
  8423. A_UINT32 trigger_requests_count;
  8424. A_UINT32 trigger_count_for_umac_hang;
  8425. A_UINT32 trigger_count_for_mlo_target_recovery_mode1;
  8426. A_UINT32 trigger_count_for_unknown_signature;
  8427. A_UINT32 total_trig_dropped;
  8428. A_UINT32 trigger_count_for_unit_test_direct_trigger;
  8429. A_UINT32 trigger_count_for_tx_de_wdg_dummy_frame_tout;
  8430. A_UINT32 trigger_count_for_peer_delete_wdg_dummy_frame_tout;
  8431. A_UINT32 trigger_count_for_reo_hang;
  8432. A_UINT32 trigger_count_for_tqm_hang;
  8433. A_UINT32 trigger_count_for_tcl_hang;
  8434. A_UINT32 trigger_count_for_wbm_hang;
  8435. } htt_mlo_umac_ssr_trigger_stats_t;
  8436. typedef struct {
  8437. htt_tlv_hdr_t tlv_hdr;
  8438. htt_mlo_umac_ssr_trigger_stats_t trigger;
  8439. } htt_mlo_umac_ssr_trigger_stats_tlv;
  8440. typedef struct {
  8441. /*
  8442. * Note that the host cannot use this struct directly, but instead needs
  8443. * to use the TLV header within each element to determine where the
  8444. * subsequent element resides.
  8445. */
  8446. htt_mlo_umac_ssr_kpi_delta_stats_tlv kpi_delta_tlv;
  8447. htt_mlo_umac_ssr_kpi_tstamp_stats_tlv kpi_tstamp_tlv;
  8448. } htt_mlo_umac_ssr_kpi_stats_t;
  8449. typedef struct {
  8450. /*
  8451. * Since the embedded sub-struct within htt_mlo_umac_ssr_kpi_stats_tlv
  8452. * has its own TLV header, and since no additional fields are added in
  8453. * this struct beyond the htt_mlo_umac_ssr_kpi_stats_t info, no additional
  8454. * TLV header is needed.
  8455. *
  8456. * Note that the host cannot use this struct directly, but instead needs
  8457. * to use the TLV header within the htt_mlo_umac_ssr_kpi_stats_t sub-struct
  8458. * to determine how much data is present for this struct.
  8459. */
  8460. htt_mlo_umac_ssr_kpi_stats_t kpi;
  8461. } htt_mlo_umac_ssr_kpi_stats_tlv;
  8462. typedef struct {
  8463. /*
  8464. * Note that the host cannot use this struct directly, but instead needs
  8465. * to use the TLV header within each element to determine where the
  8466. * subsequent element resides.
  8467. */
  8468. htt_mlo_umac_ssr_trigger_stats_tlv trigger_tlv;
  8469. htt_mlo_umac_ssr_kpi_stats_tlv kpi_tlv;
  8470. htt_mlo_umac_ssr_mlo_stats_tlv mlo_tlv;
  8471. htt_mlo_umac_ssr_common_stats_tlv cmn_tlv;
  8472. } htt_mlo_umac_ssr_stats_tlv;
  8473. /*============= end MLO UMAC SSR stats ============= } */
  8474. typedef struct {
  8475. A_UINT32 total_done;
  8476. A_UINT32 trigger_requests_count;
  8477. A_UINT32 total_trig_dropped;
  8478. A_UINT32 umac_disengaged_count;
  8479. A_UINT32 umac_soft_reset_count;
  8480. A_UINT32 umac_engaged_count;
  8481. A_UINT32 last_trigger_request_ms;
  8482. A_UINT32 last_start_ms;
  8483. A_UINT32 last_start_disengage_umac_ms;
  8484. A_UINT32 last_enter_ssr_platform_thread_ms;
  8485. A_UINT32 last_exit_ssr_platform_thread_ms;
  8486. A_UINT32 last_start_engage_umac_ms;
  8487. A_UINT32 last_done_successful_ms;
  8488. A_UINT32 last_e2e_delta_ms;
  8489. A_UINT32 max_e2e_delta_ms;
  8490. A_UINT32 trigger_count_for_umac_hang;
  8491. A_UINT32 trigger_count_for_mlo_quick_ssr;
  8492. A_UINT32 trigger_count_for_unknown_signature;
  8493. A_UINT32 post_reset_tqm_sync_cmd_completion_ms;
  8494. A_UINT32 htt_sync_mlo_initiate_umac_recovery_ms;
  8495. A_UINT32 htt_sync_do_pre_reset_ms;
  8496. A_UINT32 htt_sync_do_post_reset_start_ms;
  8497. A_UINT32 htt_sync_do_post_reset_complete_ms;
  8498. } htt_umac_ssr_stats_t;
  8499. typedef struct {
  8500. htt_tlv_hdr_t tlv_hdr;
  8501. htt_umac_ssr_stats_t stats;
  8502. } htt_umac_ssr_stats_tlv;
  8503. #endif /* __HTT_STATS_H__ */