sde_encoder.c 160 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include "sde_hwio.h"
  30. #include "sde_hw_catalog.h"
  31. #include "sde_hw_intf.h"
  32. #include "sde_hw_ctl.h"
  33. #include "sde_formats.h"
  34. #include "sde_encoder.h"
  35. #include "sde_encoder_phys.h"
  36. #include "sde_hw_dsc.h"
  37. #include "sde_hw_vdc.h"
  38. #include "sde_crtc.h"
  39. #include "sde_trace.h"
  40. #include "sde_core_irq.h"
  41. #include "sde_hw_top.h"
  42. #include "sde_hw_qdss.h"
  43. #include "sde_encoder_dce.h"
  44. #include "sde_vm.h"
  45. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  46. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  47. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  50. (p) ? (p)->parent->base.id : -1, \
  51. (p) ? (p)->intf_idx - INTF_0 : -1, \
  52. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  53. ##__VA_ARGS__)
  54. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  55. (p) ? (p)->parent->base.id : -1, \
  56. (p) ? (p)->intf_idx - INTF_0 : -1, \
  57. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  58. ##__VA_ARGS__)
  59. #define SEC_TO_MILLI_SEC 1000
  60. #define MISR_BUFF_SIZE 256
  61. #define IDLE_SHORT_TIMEOUT 1
  62. #define EVT_TIME_OUT_SPLIT 2
  63. /* worst case poll time for delay_kickoff to be cleared */
  64. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  65. /* Maximum number of VSYNC wait attempts for RSC state transition */
  66. #define MAX_RSC_WAIT 5
  67. /**
  68. * enum sde_enc_rc_events - events for resource control state machine
  69. * @SDE_ENC_RC_EVENT_KICKOFF:
  70. * This event happens at NORMAL priority.
  71. * Event that signals the start of the transfer. When this event is
  72. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  73. * Regardless of the previous state, the resource should be in ON state
  74. * at the end of this event. At the end of this event, a delayed work is
  75. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  76. * ktime.
  77. * @SDE_ENC_RC_EVENT_PRE_STOP:
  78. * This event happens at NORMAL priority.
  79. * This event, when received during the ON state, set RSC to IDLE, and
  80. * and leave the RC STATE in the PRE_OFF state.
  81. * It should be followed by the STOP event as part of encoder disable.
  82. * If received during IDLE or OFF states, it will do nothing.
  83. * @SDE_ENC_RC_EVENT_STOP:
  84. * This event happens at NORMAL priority.
  85. * When this event is received, disable all the MDP/DSI core clocks, and
  86. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  87. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  88. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  89. * Resource state should be in OFF at the end of the event.
  90. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  91. * This event happens at NORMAL priority from a work item.
  92. * Event signals that there is a seamless mode switch is in prgoress. A
  93. * client needs to leave clocks ON to reduce the mode switch latency.
  94. * @SDE_ENC_RC_EVENT_POST_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that seamless mode switch is complete and resources are
  97. * acquired. Clients wants to update the rsc with new vtotal and update
  98. * pm_qos vote.
  99. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  100. * This event happens at NORMAL priority from a work item.
  101. * Event signals that there were no frame updates for
  102. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  103. * and request RSC with IDLE state and change the resource state to IDLE.
  104. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  105. * This event is triggered from the input event thread when touch event is
  106. * received from the input device. On receiving this event,
  107. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  108. clocks and enable RSC.
  109. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  110. * off work since a new commit is imminent.
  111. */
  112. enum sde_enc_rc_events {
  113. SDE_ENC_RC_EVENT_KICKOFF = 1,
  114. SDE_ENC_RC_EVENT_PRE_STOP,
  115. SDE_ENC_RC_EVENT_STOP,
  116. SDE_ENC_RC_EVENT_PRE_MODESET,
  117. SDE_ENC_RC_EVENT_POST_MODESET,
  118. SDE_ENC_RC_EVENT_ENTER_IDLE,
  119. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  120. };
  121. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  122. {
  123. struct sde_encoder_virt *sde_enc;
  124. int i;
  125. sde_enc = to_sde_encoder_virt(drm_enc);
  126. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  127. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  128. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  129. if (enable)
  130. SDE_EVT32(DRMID(drm_enc), enable);
  131. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  132. }
  133. }
  134. }
  135. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  136. {
  137. struct sde_encoder_virt *sde_enc;
  138. struct sde_encoder_phys *cur_master;
  139. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  140. ktime_t tvblank, cur_time;
  141. struct intf_status intf_status = {0};
  142. unsigned long features;
  143. u32 fps;
  144. bool is_cmd, is_vid;
  145. sde_enc = to_sde_encoder_virt(drm_enc);
  146. cur_master = sde_enc->cur_master;
  147. fps = sde_encoder_get_fps(drm_enc);
  148. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  149. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  150. if (!cur_master || !cur_master->hw_intf || !fps
  151. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  152. return 0;
  153. features = cur_master->hw_intf->cap->features;
  154. /*
  155. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  156. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  157. * at panel vsync and not at MDP VSYNC
  158. */
  159. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  160. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  161. if (intf_status.is_prog_fetch_en)
  162. return 0;
  163. }
  164. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  165. qtmr_counter = arch_timer_read_counter();
  166. cur_time = ktime_get_ns();
  167. /* check for counter rollover between the two timestamps [56 bits] */
  168. if (qtmr_counter < vsync_counter) {
  169. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  170. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  171. qtmr_counter >> 32, qtmr_counter, hw_diff,
  172. fps, SDE_EVTLOG_FUNC_CASE1);
  173. } else {
  174. hw_diff = qtmr_counter - vsync_counter;
  175. }
  176. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  177. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  178. /* avoid setting timestamp, if diff is more than one vsync */
  179. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  180. tvblank = 0;
  181. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  182. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  183. fps, SDE_EVTLOG_ERROR);
  184. } else {
  185. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  186. }
  187. SDE_DEBUG_ENC(sde_enc,
  188. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  189. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  190. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  191. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  192. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  193. return tvblank;
  194. }
  195. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  196. {
  197. bool clone_mode;
  198. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  199. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  200. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  201. return;
  202. /*
  203. * clone mode is the only scenario where we want to enable software override
  204. * of fal10 veto.
  205. */
  206. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  207. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  208. if (clone_mode && veto) {
  209. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  210. sde_enc->fal10_veto_override = true;
  211. } else if (sde_enc->fal10_veto_override && !veto) {
  212. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  213. sde_enc->fal10_veto_override = false;
  214. }
  215. }
  216. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  217. {
  218. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  219. struct msm_drm_private *priv;
  220. struct sde_kms *sde_kms;
  221. struct device *cpu_dev;
  222. struct cpumask *cpu_mask = NULL;
  223. int cpu = 0;
  224. u32 cpu_dma_latency;
  225. priv = drm_enc->dev->dev_private;
  226. sde_kms = to_sde_kms(priv->kms);
  227. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  228. return;
  229. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  230. cpumask_clear(&sde_enc->valid_cpu_mask);
  231. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  232. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  233. if (!cpu_mask &&
  234. sde_encoder_check_curr_mode(drm_enc,
  235. MSM_DISPLAY_CMD_MODE))
  236. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  237. if (!cpu_mask)
  238. return;
  239. for_each_cpu(cpu, cpu_mask) {
  240. cpu_dev = get_cpu_device(cpu);
  241. if (!cpu_dev) {
  242. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  243. cpu);
  244. return;
  245. }
  246. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  247. dev_pm_qos_add_request(cpu_dev,
  248. &sde_enc->pm_qos_cpu_req[cpu],
  249. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  250. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  251. }
  252. }
  253. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  254. {
  255. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  256. struct device *cpu_dev;
  257. int cpu = 0;
  258. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  259. cpu_dev = get_cpu_device(cpu);
  260. if (!cpu_dev) {
  261. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  262. cpu);
  263. continue;
  264. }
  265. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  266. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  267. }
  268. cpumask_clear(&sde_enc->valid_cpu_mask);
  269. }
  270. static bool _sde_encoder_is_autorefresh_enabled(
  271. struct sde_encoder_virt *sde_enc)
  272. {
  273. struct drm_connector *drm_conn;
  274. if (!sde_enc->cur_master ||
  275. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  276. return false;
  277. drm_conn = sde_enc->cur_master->connector;
  278. if (!drm_conn || !drm_conn->state)
  279. return false;
  280. return sde_connector_get_property(drm_conn->state,
  281. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  282. }
  283. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  284. struct sde_hw_qdss *hw_qdss,
  285. struct sde_encoder_phys *phys, bool enable)
  286. {
  287. if (sde_enc->qdss_status == enable)
  288. return;
  289. sde_enc->qdss_status = enable;
  290. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  291. sde_enc->qdss_status);
  292. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  293. }
  294. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  295. s64 timeout_ms, struct sde_encoder_wait_info *info)
  296. {
  297. int rc = 0;
  298. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  299. ktime_t cur_ktime;
  300. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  301. do {
  302. rc = wait_event_timeout(*(info->wq),
  303. atomic_read(info->atomic_cnt) == info->count_check,
  304. wait_time_jiffies);
  305. cur_ktime = ktime_get();
  306. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  307. timeout_ms, atomic_read(info->atomic_cnt),
  308. info->count_check);
  309. /* If we timed out, counter is valid and time is less, wait again */
  310. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  311. (rc == 0) &&
  312. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  313. return rc;
  314. }
  315. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  316. {
  317. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  318. return sde_enc &&
  319. (sde_enc->disp_info.display_type ==
  320. SDE_CONNECTOR_PRIMARY);
  321. }
  322. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  323. {
  324. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  325. return sde_enc &&
  326. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  327. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  328. }
  329. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  330. {
  331. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  332. return sde_enc &&
  333. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  334. }
  335. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  336. {
  337. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  338. return sde_enc && sde_enc->cur_master &&
  339. sde_enc->cur_master->cont_splash_enabled;
  340. }
  341. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  342. enum sde_intr_idx intr_idx)
  343. {
  344. SDE_EVT32(DRMID(phys_enc->parent),
  345. phys_enc->intf_idx - INTF_0,
  346. phys_enc->hw_pp->idx - PINGPONG_0,
  347. intr_idx);
  348. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  349. if (phys_enc->parent_ops.handle_frame_done)
  350. phys_enc->parent_ops.handle_frame_done(
  351. phys_enc->parent, phys_enc,
  352. SDE_ENCODER_FRAME_EVENT_ERROR);
  353. }
  354. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  355. enum sde_intr_idx intr_idx,
  356. struct sde_encoder_wait_info *wait_info)
  357. {
  358. struct sde_encoder_irq *irq;
  359. u32 irq_status;
  360. int ret, i;
  361. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  362. SDE_ERROR("invalid params\n");
  363. return -EINVAL;
  364. }
  365. irq = &phys_enc->irq[intr_idx];
  366. /* note: do master / slave checking outside */
  367. /* return EWOULDBLOCK since we know the wait isn't necessary */
  368. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  369. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  370. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  371. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  372. return -EWOULDBLOCK;
  373. }
  374. if (irq->irq_idx < 0) {
  375. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  376. irq->name, irq->hw_idx);
  377. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  378. irq->irq_idx);
  379. return 0;
  380. }
  381. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  382. atomic_read(wait_info->atomic_cnt));
  383. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  384. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  385. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  386. /*
  387. * Some module X may disable interrupt for longer duration
  388. * and it may trigger all interrupts including timer interrupt
  389. * when module X again enable the interrupt.
  390. * That may cause interrupt wait timeout API in this API.
  391. * It is handled by split the wait timer in two halves.
  392. */
  393. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  394. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  395. irq->hw_idx,
  396. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  397. wait_info);
  398. if (ret)
  399. break;
  400. }
  401. if (ret <= 0) {
  402. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  403. irq->irq_idx, true);
  404. if (irq_status) {
  405. unsigned long flags;
  406. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  407. irq->hw_idx, irq->irq_idx,
  408. phys_enc->hw_pp->idx - PINGPONG_0,
  409. atomic_read(wait_info->atomic_cnt));
  410. SDE_DEBUG_PHYS(phys_enc,
  411. "done but irq %d not triggered\n",
  412. irq->irq_idx);
  413. local_irq_save(flags);
  414. irq->cb.func(phys_enc, irq->irq_idx);
  415. local_irq_restore(flags);
  416. ret = 0;
  417. } else {
  418. ret = -ETIMEDOUT;
  419. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  420. irq->hw_idx, irq->irq_idx,
  421. phys_enc->hw_pp->idx - PINGPONG_0,
  422. atomic_read(wait_info->atomic_cnt), irq_status,
  423. SDE_EVTLOG_ERROR);
  424. }
  425. } else {
  426. ret = 0;
  427. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  428. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  429. atomic_read(wait_info->atomic_cnt));
  430. }
  431. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  432. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  433. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  434. return ret;
  435. }
  436. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  437. enum sde_intr_idx intr_idx)
  438. {
  439. struct sde_encoder_irq *irq;
  440. int ret = 0;
  441. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  442. SDE_ERROR("invalid params\n");
  443. return -EINVAL;
  444. }
  445. irq = &phys_enc->irq[intr_idx];
  446. if (irq->irq_idx >= 0) {
  447. SDE_DEBUG_PHYS(phys_enc,
  448. "skipping already registered irq %s type %d\n",
  449. irq->name, irq->intr_type);
  450. return 0;
  451. }
  452. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  453. irq->intr_type, irq->hw_idx);
  454. if (irq->irq_idx < 0) {
  455. SDE_ERROR_PHYS(phys_enc,
  456. "failed to lookup IRQ index for %s type:%d\n",
  457. irq->name, irq->intr_type);
  458. return -EINVAL;
  459. }
  460. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  461. &irq->cb);
  462. if (ret) {
  463. SDE_ERROR_PHYS(phys_enc,
  464. "failed to register IRQ callback for %s\n",
  465. irq->name);
  466. irq->irq_idx = -EINVAL;
  467. return ret;
  468. }
  469. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  470. if (ret) {
  471. SDE_ERROR_PHYS(phys_enc,
  472. "enable IRQ for intr:%s failed, irq_idx %d\n",
  473. irq->name, irq->irq_idx);
  474. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  475. irq->irq_idx, &irq->cb);
  476. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  477. irq->irq_idx, SDE_EVTLOG_ERROR);
  478. irq->irq_idx = -EINVAL;
  479. return ret;
  480. }
  481. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  482. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  483. irq->name, irq->irq_idx);
  484. return ret;
  485. }
  486. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  487. enum sde_intr_idx intr_idx)
  488. {
  489. struct sde_encoder_irq *irq;
  490. int ret;
  491. if (!phys_enc) {
  492. SDE_ERROR("invalid encoder\n");
  493. return -EINVAL;
  494. }
  495. irq = &phys_enc->irq[intr_idx];
  496. /* silently skip irqs that weren't registered */
  497. if (irq->irq_idx < 0) {
  498. SDE_ERROR(
  499. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  500. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  501. irq->irq_idx);
  502. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  503. irq->irq_idx, SDE_EVTLOG_ERROR);
  504. return 0;
  505. }
  506. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  507. if (ret)
  508. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  509. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  510. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  511. &irq->cb);
  512. if (ret)
  513. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  514. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  515. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  516. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  517. irq->irq_idx = -EINVAL;
  518. return 0;
  519. }
  520. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  521. struct sde_encoder_hw_resources *hw_res,
  522. struct drm_connector_state *conn_state)
  523. {
  524. struct sde_encoder_virt *sde_enc = NULL;
  525. int ret, i = 0;
  526. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  527. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  528. -EINVAL, !drm_enc, !hw_res, !conn_state,
  529. hw_res ? !hw_res->comp_info : 0);
  530. return;
  531. }
  532. sde_enc = to_sde_encoder_virt(drm_enc);
  533. SDE_DEBUG_ENC(sde_enc, "\n");
  534. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  535. hw_res->display_type = sde_enc->disp_info.display_type;
  536. /* Query resources used by phys encs, expected to be without overlap */
  537. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  538. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  539. if (phys && phys->ops.get_hw_resources)
  540. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  541. }
  542. /*
  543. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  544. * called from atomic_check phase. Use the below API to get mode
  545. * information of the temporary conn_state passed
  546. */
  547. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  548. if (ret)
  549. SDE_ERROR("failed to get topology ret %d\n", ret);
  550. ret = sde_connector_state_get_compression_info(conn_state,
  551. hw_res->comp_info);
  552. if (ret)
  553. SDE_ERROR("failed to get compression info ret %d\n", ret);
  554. }
  555. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  556. {
  557. struct sde_encoder_virt *sde_enc = NULL;
  558. int i = 0;
  559. unsigned int num_encs;
  560. if (!drm_enc) {
  561. SDE_ERROR("invalid encoder\n");
  562. return;
  563. }
  564. sde_enc = to_sde_encoder_virt(drm_enc);
  565. SDE_DEBUG_ENC(sde_enc, "\n");
  566. num_encs = sde_enc->num_phys_encs;
  567. mutex_lock(&sde_enc->enc_lock);
  568. sde_rsc_client_destroy(sde_enc->rsc_client);
  569. for (i = 0; i < num_encs; i++) {
  570. struct sde_encoder_phys *phys;
  571. phys = sde_enc->phys_vid_encs[i];
  572. if (phys && phys->ops.destroy) {
  573. phys->ops.destroy(phys);
  574. --sde_enc->num_phys_encs;
  575. sde_enc->phys_vid_encs[i] = NULL;
  576. }
  577. phys = sde_enc->phys_cmd_encs[i];
  578. if (phys && phys->ops.destroy) {
  579. phys->ops.destroy(phys);
  580. --sde_enc->num_phys_encs;
  581. sde_enc->phys_cmd_encs[i] = NULL;
  582. }
  583. phys = sde_enc->phys_encs[i];
  584. if (phys && phys->ops.destroy) {
  585. phys->ops.destroy(phys);
  586. --sde_enc->num_phys_encs;
  587. sde_enc->phys_encs[i] = NULL;
  588. }
  589. }
  590. if (sde_enc->num_phys_encs)
  591. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  592. sde_enc->num_phys_encs);
  593. sde_enc->num_phys_encs = 0;
  594. mutex_unlock(&sde_enc->enc_lock);
  595. drm_encoder_cleanup(drm_enc);
  596. mutex_destroy(&sde_enc->enc_lock);
  597. kfree(sde_enc->input_handler);
  598. sde_enc->input_handler = NULL;
  599. kfree(sde_enc);
  600. }
  601. void sde_encoder_helper_update_intf_cfg(
  602. struct sde_encoder_phys *phys_enc)
  603. {
  604. struct sde_encoder_virt *sde_enc;
  605. struct sde_hw_intf_cfg_v1 *intf_cfg;
  606. enum sde_3d_blend_mode mode_3d;
  607. if (!phys_enc || !phys_enc->hw_pp) {
  608. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  609. return;
  610. }
  611. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  612. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  613. SDE_DEBUG_ENC(sde_enc,
  614. "intf_cfg updated for %d at idx %d\n",
  615. phys_enc->intf_idx,
  616. intf_cfg->intf_count);
  617. /* setup interface configuration */
  618. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  619. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  620. return;
  621. }
  622. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  623. if (phys_enc == sde_enc->cur_master) {
  624. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  625. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  626. else
  627. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  628. }
  629. /* configure this interface as master for split display */
  630. if (phys_enc->split_role == ENC_ROLE_MASTER)
  631. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  632. /* setup which pp blk will connect to this intf */
  633. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  634. phys_enc->hw_intf->ops.bind_pingpong_blk(
  635. phys_enc->hw_intf,
  636. true,
  637. phys_enc->hw_pp->idx);
  638. /*setup merge_3d configuration */
  639. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  640. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  641. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  642. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  643. phys_enc->hw_pp->merge_3d->idx;
  644. if (phys_enc->hw_pp->ops.setup_3d_mode)
  645. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  646. mode_3d);
  647. }
  648. void sde_encoder_helper_split_config(
  649. struct sde_encoder_phys *phys_enc,
  650. enum sde_intf interface)
  651. {
  652. struct sde_encoder_virt *sde_enc;
  653. struct split_pipe_cfg *cfg;
  654. struct sde_hw_mdp *hw_mdptop;
  655. enum sde_rm_topology_name topology;
  656. struct msm_display_info *disp_info;
  657. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  658. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  659. return;
  660. }
  661. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  662. hw_mdptop = phys_enc->hw_mdptop;
  663. disp_info = &sde_enc->disp_info;
  664. cfg = &phys_enc->hw_intf->cfg;
  665. memset(cfg, 0, sizeof(*cfg));
  666. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  667. return;
  668. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  669. cfg->split_link_en = true;
  670. /**
  671. * disable split modes since encoder will be operating in as the only
  672. * encoder, either for the entire use case in the case of, for example,
  673. * single DSI, or for this frame in the case of left/right only partial
  674. * update.
  675. */
  676. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  677. if (hw_mdptop->ops.setup_split_pipe)
  678. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  679. if (hw_mdptop->ops.setup_pp_split)
  680. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  681. return;
  682. }
  683. cfg->en = true;
  684. cfg->mode = phys_enc->intf_mode;
  685. cfg->intf = interface;
  686. if (cfg->en && phys_enc->ops.needs_single_flush &&
  687. phys_enc->ops.needs_single_flush(phys_enc))
  688. cfg->split_flush_en = true;
  689. topology = sde_connector_get_topology_name(phys_enc->connector);
  690. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  691. cfg->pp_split_slave = cfg->intf;
  692. else
  693. cfg->pp_split_slave = INTF_MAX;
  694. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  695. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  696. if (hw_mdptop->ops.setup_split_pipe)
  697. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  698. } else if (sde_enc->hw_pp[0]) {
  699. /*
  700. * slave encoder
  701. * - determine split index from master index,
  702. * assume master is first pp
  703. */
  704. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  705. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  706. cfg->pp_split_index);
  707. if (hw_mdptop->ops.setup_pp_split)
  708. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  709. }
  710. }
  711. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  712. {
  713. struct sde_encoder_virt *sde_enc;
  714. int i = 0;
  715. if (!drm_enc)
  716. return false;
  717. sde_enc = to_sde_encoder_virt(drm_enc);
  718. if (!sde_enc)
  719. return false;
  720. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  721. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  722. if (phys && phys->in_clone_mode)
  723. return true;
  724. }
  725. return false;
  726. }
  727. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  728. struct drm_crtc *crtc)
  729. {
  730. struct sde_encoder_virt *sde_enc;
  731. int i;
  732. if (!drm_enc)
  733. return false;
  734. sde_enc = to_sde_encoder_virt(drm_enc);
  735. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  736. return false;
  737. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  738. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  739. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  740. return true;
  741. }
  742. return false;
  743. }
  744. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  745. struct drm_crtc_state *crtc_state)
  746. {
  747. struct sde_encoder_virt *sde_enc;
  748. struct sde_crtc_state *sde_crtc_state;
  749. int i = 0;
  750. if (!drm_enc || !crtc_state) {
  751. SDE_DEBUG("invalid params\n");
  752. return;
  753. }
  754. sde_enc = to_sde_encoder_virt(drm_enc);
  755. sde_crtc_state = to_sde_crtc_state(crtc_state);
  756. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  757. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  758. return;
  759. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  760. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  761. if (phys) {
  762. phys->in_clone_mode = true;
  763. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  764. }
  765. }
  766. sde_crtc_state->cwb_enc_mask = 0;
  767. }
  768. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  769. struct drm_crtc_state *crtc_state,
  770. struct drm_connector_state *conn_state)
  771. {
  772. const struct drm_display_mode *mode;
  773. struct drm_display_mode *adj_mode;
  774. int i = 0;
  775. int ret = 0;
  776. mode = &crtc_state->mode;
  777. adj_mode = &crtc_state->adjusted_mode;
  778. /* perform atomic check on the first physical encoder (master) */
  779. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  780. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  781. if (phys && phys->ops.atomic_check)
  782. ret = phys->ops.atomic_check(phys, crtc_state,
  783. conn_state);
  784. else if (phys && phys->ops.mode_fixup)
  785. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  786. ret = -EINVAL;
  787. if (ret) {
  788. SDE_ERROR_ENC(sde_enc,
  789. "mode unsupported, phys idx %d\n", i);
  790. break;
  791. }
  792. }
  793. return ret;
  794. }
  795. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  796. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  797. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  798. {
  799. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  800. int ret = 0;
  801. if (crtc_state->mode_changed || crtc_state->active_changed) {
  802. struct sde_rect mode_roi, roi;
  803. u32 width, height;
  804. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  805. mode_roi.x = 0;
  806. mode_roi.y = 0;
  807. mode_roi.w = width;
  808. mode_roi.h = height;
  809. if (sde_conn_state->rois.num_rects) {
  810. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  811. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  812. SDE_ERROR_ENC(sde_enc,
  813. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  814. roi.x, roi.y, roi.w, roi.h);
  815. ret = -EINVAL;
  816. }
  817. }
  818. if (sde_crtc_state->user_roi_list.num_rects) {
  819. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  820. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  821. SDE_ERROR_ENC(sde_enc,
  822. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  823. roi.x, roi.y, roi.w, roi.h);
  824. ret = -EINVAL;
  825. }
  826. }
  827. }
  828. return ret;
  829. }
  830. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  831. struct drm_crtc_state *crtc_state,
  832. struct drm_connector_state *conn_state,
  833. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  834. struct sde_connector *sde_conn,
  835. struct sde_connector_state *sde_conn_state)
  836. {
  837. int ret = 0;
  838. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  839. struct msm_sub_mode sub_mode;
  840. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  841. struct msm_display_topology *topology = NULL;
  842. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  843. CONNECTOR_PROP_DSC_MODE);
  844. ret = sde_connector_get_mode_info(&sde_conn->base,
  845. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  846. if (ret) {
  847. SDE_ERROR_ENC(sde_enc,
  848. "failed to get mode info, rc = %d\n", ret);
  849. return ret;
  850. }
  851. if (sde_conn_state->mode_info.comp_info.comp_type &&
  852. sde_conn_state->mode_info.comp_info.comp_ratio >=
  853. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  854. SDE_ERROR_ENC(sde_enc,
  855. "invalid compression ratio: %d\n",
  856. sde_conn_state->mode_info.comp_info.comp_ratio);
  857. ret = -EINVAL;
  858. return ret;
  859. }
  860. /* Reserve dynamic resources, indicating atomic_check phase */
  861. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  862. conn_state, true);
  863. if (ret) {
  864. if (ret != -EAGAIN)
  865. SDE_ERROR_ENC(sde_enc,
  866. "RM failed to reserve resources, rc = %d\n", ret);
  867. return ret;
  868. }
  869. /**
  870. * Update connector state with the topology selected for the
  871. * resource set validated. Reset the topology if we are
  872. * de-activating crtc.
  873. */
  874. if (crtc_state->active) {
  875. topology = &sde_conn_state->mode_info.topology;
  876. ret = sde_rm_update_topology(&sde_kms->rm,
  877. conn_state, topology);
  878. if (ret) {
  879. SDE_ERROR_ENC(sde_enc,
  880. "RM failed to update topology, rc: %d\n", ret);
  881. return ret;
  882. }
  883. }
  884. ret = sde_connector_set_blob_data(conn_state->connector,
  885. conn_state,
  886. CONNECTOR_PROP_SDE_INFO);
  887. if (ret) {
  888. SDE_ERROR_ENC(sde_enc,
  889. "connector failed to update info, rc: %d\n",
  890. ret);
  891. return ret;
  892. }
  893. }
  894. return ret;
  895. }
  896. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  897. u32 *qsync_fps, struct drm_connector_state *conn_state)
  898. {
  899. struct sde_encoder_virt *sde_enc;
  900. int rc = 0;
  901. struct sde_connector *sde_conn;
  902. if (!qsync_fps)
  903. return;
  904. *qsync_fps = 0;
  905. if (!drm_enc) {
  906. SDE_ERROR("invalid drm encoder\n");
  907. return;
  908. }
  909. sde_enc = to_sde_encoder_virt(drm_enc);
  910. if (!sde_enc->cur_master) {
  911. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  912. return;
  913. }
  914. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  915. if (sde_conn->ops.get_qsync_min_fps)
  916. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  917. if (rc < 0) {
  918. SDE_ERROR("invalid qsync min fps %d\n", rc);
  919. return;
  920. }
  921. *qsync_fps = rc;
  922. }
  923. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  924. struct sde_connector_state *sde_conn_state, u32 step)
  925. {
  926. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  927. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  928. u32 min_fps, req_fps = 0;
  929. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  930. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  931. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  932. CONNECTOR_PROP_QSYNC_MODE);
  933. if (has_panel_req) {
  934. if (!sde_conn->ops.get_avr_step_req) {
  935. SDE_ERROR("unable to retrieve required step rate\n");
  936. return -EINVAL;
  937. }
  938. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  939. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  940. if (qsync_mode && req_fps != step) {
  941. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  942. step, req_fps, nom_fps);
  943. return -EINVAL;
  944. }
  945. }
  946. if (!step)
  947. return 0;
  948. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  949. &sde_conn_state->base);
  950. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  951. (vtotal * nom_fps) % step) {
  952. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  953. min_fps, step, vtotal);
  954. return -EINVAL;
  955. }
  956. return 0;
  957. }
  958. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  959. struct sde_connector_state *sde_conn_state)
  960. {
  961. int rc = 0;
  962. u32 avr_step;
  963. bool qsync_dirty, has_modeset;
  964. struct drm_connector_state *conn_state = &sde_conn_state->base;
  965. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  966. CONNECTOR_PROP_QSYNC_MODE);
  967. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  968. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  969. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  970. if (has_modeset && qsync_dirty && (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  971. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  972. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  973. sde_conn_state->msm_mode.private_flags);
  974. return -EINVAL;
  975. }
  976. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  977. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  978. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  979. return rc;
  980. }
  981. static int sde_encoder_virt_atomic_check(
  982. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  983. struct drm_connector_state *conn_state)
  984. {
  985. struct sde_encoder_virt *sde_enc;
  986. struct sde_kms *sde_kms;
  987. const struct drm_display_mode *mode;
  988. struct drm_display_mode *adj_mode;
  989. struct sde_connector *sde_conn = NULL;
  990. struct sde_connector_state *sde_conn_state = NULL;
  991. struct sde_crtc_state *sde_crtc_state = NULL;
  992. enum sde_rm_topology_name old_top;
  993. enum sde_rm_topology_name top_name;
  994. struct msm_display_info *disp_info;
  995. int ret = 0;
  996. if (!drm_enc || !crtc_state || !conn_state) {
  997. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  998. !drm_enc, !crtc_state, !conn_state);
  999. return -EINVAL;
  1000. }
  1001. sde_enc = to_sde_encoder_virt(drm_enc);
  1002. disp_info = &sde_enc->disp_info;
  1003. SDE_DEBUG_ENC(sde_enc, "\n");
  1004. sde_kms = sde_encoder_get_kms(drm_enc);
  1005. if (!sde_kms)
  1006. return -EINVAL;
  1007. mode = &crtc_state->mode;
  1008. adj_mode = &crtc_state->adjusted_mode;
  1009. sde_conn = to_sde_connector(conn_state->connector);
  1010. sde_conn_state = to_sde_connector_state(conn_state);
  1011. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1012. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1013. if (ret)
  1014. return ret;
  1015. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1016. crtc_state->active_changed, crtc_state->connectors_changed);
  1017. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1018. conn_state);
  1019. if (ret)
  1020. return ret;
  1021. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1022. conn_state, sde_conn_state, sde_crtc_state);
  1023. if (ret)
  1024. return ret;
  1025. /**
  1026. * record topology in previous atomic state to be able to handle
  1027. * topology transitions correctly.
  1028. */
  1029. old_top = sde_connector_get_property(conn_state,
  1030. CONNECTOR_PROP_TOPOLOGY_NAME);
  1031. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1032. if (ret)
  1033. return ret;
  1034. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1035. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1036. if (ret)
  1037. return ret;
  1038. top_name = sde_connector_get_property(conn_state,
  1039. CONNECTOR_PROP_TOPOLOGY_NAME);
  1040. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1041. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1042. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1043. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1044. top_name);
  1045. return -EINVAL;
  1046. }
  1047. }
  1048. ret = sde_connector_roi_v1_check_roi(conn_state);
  1049. if (ret) {
  1050. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1051. ret);
  1052. return ret;
  1053. }
  1054. drm_mode_set_crtcinfo(adj_mode, 0);
  1055. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1056. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1057. sde_conn_state->msm_mode.private_flags,
  1058. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1059. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1060. return ret;
  1061. }
  1062. static void _sde_encoder_get_connector_roi(
  1063. struct sde_encoder_virt *sde_enc,
  1064. struct sde_rect *merged_conn_roi)
  1065. {
  1066. struct drm_connector *drm_conn;
  1067. struct sde_connector_state *c_state;
  1068. if (!sde_enc || !merged_conn_roi)
  1069. return;
  1070. drm_conn = sde_enc->phys_encs[0]->connector;
  1071. if (!drm_conn || !drm_conn->state)
  1072. return;
  1073. c_state = to_sde_connector_state(drm_conn->state);
  1074. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1075. }
  1076. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1077. {
  1078. struct sde_encoder_virt *sde_enc;
  1079. struct drm_connector *drm_conn;
  1080. struct drm_display_mode *adj_mode;
  1081. struct sde_rect roi;
  1082. if (!drm_enc) {
  1083. SDE_ERROR("invalid encoder parameter\n");
  1084. return -EINVAL;
  1085. }
  1086. sde_enc = to_sde_encoder_virt(drm_enc);
  1087. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1088. SDE_ERROR("invalid crtc parameter\n");
  1089. return -EINVAL;
  1090. }
  1091. if (!sde_enc->cur_master) {
  1092. SDE_ERROR("invalid cur_master parameter\n");
  1093. return -EINVAL;
  1094. }
  1095. adj_mode = &sde_enc->cur_master->cached_mode;
  1096. drm_conn = sde_enc->cur_master->connector;
  1097. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1098. if (sde_kms_rect_is_null(&roi)) {
  1099. roi.w = adj_mode->hdisplay;
  1100. roi.h = adj_mode->vdisplay;
  1101. }
  1102. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1103. sizeof(sde_enc->prv_conn_roi));
  1104. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1105. return 0;
  1106. }
  1107. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1108. {
  1109. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1110. struct sde_kms *sde_kms;
  1111. struct sde_hw_mdp *hw_mdptop;
  1112. struct sde_encoder_virt *sde_enc;
  1113. int i;
  1114. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1115. if (!sde_enc) {
  1116. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1117. return;
  1118. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1119. SDE_ERROR("invalid num phys enc %d/%d\n",
  1120. sde_enc->num_phys_encs,
  1121. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1122. return;
  1123. }
  1124. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1125. if (!sde_kms) {
  1126. SDE_ERROR("invalid sde_kms\n");
  1127. return;
  1128. }
  1129. hw_mdptop = sde_kms->hw_mdp;
  1130. if (!hw_mdptop) {
  1131. SDE_ERROR("invalid mdptop\n");
  1132. return;
  1133. }
  1134. if (hw_mdptop->ops.setup_vsync_source) {
  1135. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1136. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1137. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1138. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1139. vsync_cfg.vsync_source = vsync_source;
  1140. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1141. }
  1142. }
  1143. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1144. struct msm_display_info *disp_info)
  1145. {
  1146. struct sde_encoder_phys *phys;
  1147. struct sde_connector *sde_conn;
  1148. int i;
  1149. u32 vsync_source;
  1150. if (!sde_enc || !disp_info) {
  1151. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1152. sde_enc != NULL, disp_info != NULL);
  1153. return;
  1154. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1155. SDE_ERROR("invalid num phys enc %d/%d\n",
  1156. sde_enc->num_phys_encs,
  1157. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1158. return;
  1159. }
  1160. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1161. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1162. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1163. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1164. else
  1165. vsync_source = sde_enc->te_source;
  1166. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1167. disp_info->is_te_using_watchdog_timer);
  1168. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1169. phys = sde_enc->phys_encs[i];
  1170. if (phys && phys->ops.setup_vsync_source)
  1171. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1172. }
  1173. }
  1174. }
  1175. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1176. bool watchdog_te)
  1177. {
  1178. struct sde_encoder_virt *sde_enc;
  1179. struct msm_display_info disp_info;
  1180. if (!drm_enc) {
  1181. pr_err("invalid drm encoder\n");
  1182. return -EINVAL;
  1183. }
  1184. sde_enc = to_sde_encoder_virt(drm_enc);
  1185. sde_encoder_control_te(drm_enc, false);
  1186. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1187. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1188. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1189. sde_encoder_control_te(drm_enc, true);
  1190. return 0;
  1191. }
  1192. static int _sde_encoder_rsc_client_update_vsync_wait(
  1193. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1194. int wait_vblank_crtc_id)
  1195. {
  1196. int wait_refcount = 0, ret = 0;
  1197. int pipe = -1;
  1198. int wait_count = 0;
  1199. struct drm_crtc *primary_crtc;
  1200. struct drm_crtc *crtc;
  1201. crtc = sde_enc->crtc;
  1202. if (wait_vblank_crtc_id)
  1203. wait_refcount =
  1204. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1205. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1206. SDE_EVTLOG_FUNC_ENTRY);
  1207. if (crtc->base.id != wait_vblank_crtc_id) {
  1208. primary_crtc = drm_crtc_find(drm_enc->dev,
  1209. NULL, wait_vblank_crtc_id);
  1210. if (!primary_crtc) {
  1211. SDE_ERROR_ENC(sde_enc,
  1212. "failed to find primary crtc id %d\n",
  1213. wait_vblank_crtc_id);
  1214. return -EINVAL;
  1215. }
  1216. pipe = drm_crtc_index(primary_crtc);
  1217. }
  1218. /**
  1219. * note: VBLANK is expected to be enabled at this point in
  1220. * resource control state machine if on primary CRTC
  1221. */
  1222. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1223. if (sde_rsc_client_is_state_update_complete(
  1224. sde_enc->rsc_client))
  1225. break;
  1226. if (crtc->base.id == wait_vblank_crtc_id)
  1227. ret = sde_encoder_wait_for_event(drm_enc,
  1228. MSM_ENC_VBLANK);
  1229. else
  1230. drm_wait_one_vblank(drm_enc->dev, pipe);
  1231. if (ret) {
  1232. SDE_ERROR_ENC(sde_enc,
  1233. "wait for vblank failed ret:%d\n", ret);
  1234. /**
  1235. * rsc hardware may hang without vsync. avoid rsc hang
  1236. * by generating the vsync from watchdog timer.
  1237. */
  1238. if (crtc->base.id == wait_vblank_crtc_id)
  1239. sde_encoder_helper_switch_vsync(drm_enc, true);
  1240. }
  1241. }
  1242. if (wait_count >= MAX_RSC_WAIT)
  1243. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1244. SDE_EVTLOG_ERROR);
  1245. if (wait_refcount)
  1246. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1247. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1248. SDE_EVTLOG_FUNC_EXIT);
  1249. return ret;
  1250. }
  1251. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1252. {
  1253. struct sde_encoder_virt *sde_enc;
  1254. struct msm_display_info *disp_info;
  1255. struct sde_rsc_cmd_config *rsc_config;
  1256. struct drm_crtc *crtc;
  1257. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1258. int ret;
  1259. /**
  1260. * Already checked drm_enc, sde_enc is valid in function
  1261. * _sde_encoder_update_rsc_client() which pass the parameters
  1262. * to this function.
  1263. */
  1264. sde_enc = to_sde_encoder_virt(drm_enc);
  1265. crtc = sde_enc->crtc;
  1266. disp_info = &sde_enc->disp_info;
  1267. rsc_config = &sde_enc->rsc_config;
  1268. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1269. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1270. /* update it only once */
  1271. sde_enc->rsc_state_init = true;
  1272. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1273. rsc_state, rsc_config, crtc->base.id,
  1274. &wait_vblank_crtc_id);
  1275. } else {
  1276. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1277. rsc_state, NULL, crtc->base.id,
  1278. &wait_vblank_crtc_id);
  1279. }
  1280. /**
  1281. * if RSC performed a state change that requires a VBLANK wait, it will
  1282. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1283. *
  1284. * if we are the primary display, we will need to enable and wait
  1285. * locally since we hold the commit thread
  1286. *
  1287. * if we are an external display, we must send a signal to the primary
  1288. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1289. * by the primary panel's VBLANK signals
  1290. */
  1291. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1292. if (ret) {
  1293. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1294. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1295. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1296. sde_enc, wait_vblank_crtc_id);
  1297. }
  1298. return ret;
  1299. }
  1300. static int _sde_encoder_update_rsc_client(
  1301. struct drm_encoder *drm_enc, bool enable)
  1302. {
  1303. struct sde_encoder_virt *sde_enc;
  1304. struct drm_crtc *crtc;
  1305. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1306. struct sde_rsc_cmd_config *rsc_config;
  1307. int ret;
  1308. struct msm_display_info *disp_info;
  1309. struct msm_mode_info *mode_info;
  1310. u32 qsync_mode = 0, v_front_porch;
  1311. struct drm_display_mode *mode;
  1312. bool is_vid_mode;
  1313. struct drm_encoder *enc;
  1314. if (!drm_enc || !drm_enc->dev) {
  1315. SDE_ERROR("invalid encoder arguments\n");
  1316. return -EINVAL;
  1317. }
  1318. sde_enc = to_sde_encoder_virt(drm_enc);
  1319. mode_info = &sde_enc->mode_info;
  1320. crtc = sde_enc->crtc;
  1321. if (!sde_enc->crtc) {
  1322. SDE_ERROR("invalid crtc parameter\n");
  1323. return -EINVAL;
  1324. }
  1325. disp_info = &sde_enc->disp_info;
  1326. rsc_config = &sde_enc->rsc_config;
  1327. if (!sde_enc->rsc_client) {
  1328. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1329. return 0;
  1330. }
  1331. /**
  1332. * only primary command mode panel without Qsync can request CMD state.
  1333. * all other panels/displays can request for VID state including
  1334. * secondary command mode panel.
  1335. * Clone mode encoder can request CLK STATE only.
  1336. */
  1337. if (sde_enc->cur_master) {
  1338. qsync_mode = sde_connector_get_qsync_mode(
  1339. sde_enc->cur_master->connector);
  1340. sde_enc->autorefresh_solver_disable =
  1341. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1342. }
  1343. /* left primary encoder keep vote */
  1344. if (sde_encoder_in_clone_mode(drm_enc)) {
  1345. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1346. return 0;
  1347. }
  1348. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1349. (disp_info->display_type && qsync_mode) ||
  1350. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1351. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1352. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1353. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1354. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1355. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1356. drm_for_each_encoder(enc, drm_enc->dev) {
  1357. if (enc->base.id != drm_enc->base.id &&
  1358. sde_encoder_in_cont_splash(enc))
  1359. rsc_state = SDE_RSC_CLK_STATE;
  1360. }
  1361. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1362. MSM_DISPLAY_VIDEO_MODE);
  1363. mode = &sde_enc->crtc->state->mode;
  1364. v_front_porch = mode->vsync_start - mode->vdisplay;
  1365. /* compare specific items and reconfigure the rsc */
  1366. if ((rsc_config->fps != mode_info->frame_rate) ||
  1367. (rsc_config->vtotal != mode_info->vtotal) ||
  1368. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1369. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1370. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1371. rsc_config->fps = mode_info->frame_rate;
  1372. rsc_config->vtotal = mode_info->vtotal;
  1373. rsc_config->prefill_lines = mode_info->prefill_lines;
  1374. rsc_config->jitter_numer = mode_info->jitter_numer;
  1375. rsc_config->jitter_denom = mode_info->jitter_denom;
  1376. sde_enc->rsc_state_init = false;
  1377. }
  1378. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1379. rsc_config->fps, sde_enc->rsc_state_init);
  1380. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1381. return ret;
  1382. }
  1383. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1384. {
  1385. struct sde_encoder_virt *sde_enc;
  1386. int i;
  1387. if (!drm_enc) {
  1388. SDE_ERROR("invalid encoder\n");
  1389. return;
  1390. }
  1391. sde_enc = to_sde_encoder_virt(drm_enc);
  1392. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1393. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1394. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1395. if (phys && phys->ops.irq_control)
  1396. phys->ops.irq_control(phys, enable);
  1397. }
  1398. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1399. }
  1400. /* keep track of the userspace vblank during modeset */
  1401. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1402. u32 sw_event)
  1403. {
  1404. struct sde_encoder_virt *sde_enc;
  1405. bool enable;
  1406. int i;
  1407. if (!drm_enc) {
  1408. SDE_ERROR("invalid encoder\n");
  1409. return;
  1410. }
  1411. sde_enc = to_sde_encoder_virt(drm_enc);
  1412. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1413. sw_event, sde_enc->vblank_enabled);
  1414. /* nothing to do if vblank not enabled by userspace */
  1415. if (!sde_enc->vblank_enabled)
  1416. return;
  1417. /* disable vblank on pre_modeset */
  1418. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1419. enable = false;
  1420. /* enable vblank on post_modeset */
  1421. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1422. enable = true;
  1423. else
  1424. return;
  1425. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1426. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1427. if (phys && phys->ops.control_vblank_irq)
  1428. phys->ops.control_vblank_irq(phys, enable);
  1429. }
  1430. }
  1431. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1432. {
  1433. struct sde_encoder_virt *sde_enc;
  1434. if (!drm_enc)
  1435. return NULL;
  1436. sde_enc = to_sde_encoder_virt(drm_enc);
  1437. return sde_enc->rsc_client;
  1438. }
  1439. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1440. bool enable)
  1441. {
  1442. struct sde_kms *sde_kms;
  1443. struct sde_encoder_virt *sde_enc;
  1444. int rc;
  1445. sde_enc = to_sde_encoder_virt(drm_enc);
  1446. sde_kms = sde_encoder_get_kms(drm_enc);
  1447. if (!sde_kms)
  1448. return -EINVAL;
  1449. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1450. SDE_EVT32(DRMID(drm_enc), enable);
  1451. if (!sde_enc->cur_master) {
  1452. SDE_ERROR("encoder master not set\n");
  1453. return -EINVAL;
  1454. }
  1455. if (enable) {
  1456. /* enable SDE core clks */
  1457. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1458. if (rc < 0) {
  1459. SDE_ERROR("failed to enable power resource %d\n", rc);
  1460. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1461. return rc;
  1462. }
  1463. sde_enc->elevated_ahb_vote = true;
  1464. /* enable DSI clks */
  1465. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1466. true);
  1467. if (rc) {
  1468. SDE_ERROR("failed to enable clk control %d\n", rc);
  1469. pm_runtime_put_sync(drm_enc->dev->dev);
  1470. return rc;
  1471. }
  1472. /* enable all the irq */
  1473. sde_encoder_irq_control(drm_enc, true);
  1474. _sde_encoder_pm_qos_add_request(drm_enc);
  1475. } else {
  1476. _sde_encoder_pm_qos_remove_request(drm_enc);
  1477. /* disable all the irq */
  1478. sde_encoder_irq_control(drm_enc, false);
  1479. /* disable DSI clks */
  1480. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1481. /* disable SDE core clks */
  1482. pm_runtime_put_sync(drm_enc->dev->dev);
  1483. }
  1484. return 0;
  1485. }
  1486. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1487. bool enable, u32 frame_count)
  1488. {
  1489. struct sde_encoder_virt *sde_enc;
  1490. int i;
  1491. if (!drm_enc) {
  1492. SDE_ERROR("invalid encoder\n");
  1493. return;
  1494. }
  1495. sde_enc = to_sde_encoder_virt(drm_enc);
  1496. if (!sde_enc->misr_reconfigure)
  1497. return;
  1498. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1499. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1500. if (!phys || !phys->ops.setup_misr)
  1501. continue;
  1502. phys->ops.setup_misr(phys, enable, frame_count);
  1503. }
  1504. sde_enc->misr_reconfigure = false;
  1505. }
  1506. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1507. unsigned int type, unsigned int code, int value)
  1508. {
  1509. struct drm_encoder *drm_enc = NULL;
  1510. struct sde_encoder_virt *sde_enc = NULL;
  1511. struct msm_drm_thread *disp_thread = NULL;
  1512. struct msm_drm_private *priv = NULL;
  1513. if (!handle || !handle->handler || !handle->handler->private) {
  1514. SDE_ERROR("invalid encoder for the input event\n");
  1515. return;
  1516. }
  1517. drm_enc = (struct drm_encoder *)handle->handler->private;
  1518. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1519. SDE_ERROR("invalid parameters\n");
  1520. return;
  1521. }
  1522. priv = drm_enc->dev->dev_private;
  1523. sde_enc = to_sde_encoder_virt(drm_enc);
  1524. if (!sde_enc->crtc || (sde_enc->crtc->index
  1525. >= ARRAY_SIZE(priv->disp_thread))) {
  1526. SDE_DEBUG_ENC(sde_enc,
  1527. "invalid cached CRTC: %d or crtc index: %d\n",
  1528. sde_enc->crtc == NULL,
  1529. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1530. return;
  1531. }
  1532. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1533. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1534. kthread_queue_work(&disp_thread->worker,
  1535. &sde_enc->input_event_work);
  1536. }
  1537. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1538. {
  1539. struct sde_encoder_virt *sde_enc;
  1540. if (!drm_enc) {
  1541. SDE_ERROR("invalid encoder\n");
  1542. return;
  1543. }
  1544. sde_enc = to_sde_encoder_virt(drm_enc);
  1545. /* return early if there is no state change */
  1546. if (sde_enc->idle_pc_enabled == enable)
  1547. return;
  1548. sde_enc->idle_pc_enabled = enable;
  1549. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1550. SDE_EVT32(sde_enc->idle_pc_enabled);
  1551. }
  1552. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1553. u32 sw_event)
  1554. {
  1555. struct drm_encoder *drm_enc = &sde_enc->base;
  1556. struct msm_drm_private *priv;
  1557. unsigned int lp, idle_pc_duration;
  1558. struct msm_drm_thread *disp_thread;
  1559. /* return early if called from esd thread */
  1560. if (sde_enc->delay_kickoff)
  1561. return;
  1562. /* set idle timeout based on master connector's lp value */
  1563. if (sde_enc->cur_master)
  1564. lp = sde_connector_get_lp(
  1565. sde_enc->cur_master->connector);
  1566. else
  1567. lp = SDE_MODE_DPMS_ON;
  1568. if (lp == SDE_MODE_DPMS_LP2)
  1569. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1570. else
  1571. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1572. priv = drm_enc->dev->dev_private;
  1573. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1574. kthread_mod_delayed_work(
  1575. &disp_thread->worker,
  1576. &sde_enc->delayed_off_work,
  1577. msecs_to_jiffies(idle_pc_duration));
  1578. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1579. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1580. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1581. sw_event);
  1582. }
  1583. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1584. u32 sw_event)
  1585. {
  1586. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1587. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1588. sw_event);
  1589. }
  1590. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1591. {
  1592. struct sde_encoder_virt *sde_enc;
  1593. if (!encoder)
  1594. return;
  1595. sde_enc = to_sde_encoder_virt(encoder);
  1596. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1597. }
  1598. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1599. u32 sw_event)
  1600. {
  1601. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1602. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1603. else
  1604. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1605. }
  1606. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1607. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1608. {
  1609. int ret = 0;
  1610. mutex_lock(&sde_enc->rc_lock);
  1611. /* return if the resource control is already in ON state */
  1612. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1613. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1614. sw_event);
  1615. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1616. SDE_EVTLOG_FUNC_CASE1);
  1617. goto end;
  1618. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1619. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1620. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1621. sw_event, sde_enc->rc_state);
  1622. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1623. SDE_EVTLOG_ERROR);
  1624. goto end;
  1625. }
  1626. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1627. sde_encoder_irq_control(drm_enc, true);
  1628. _sde_encoder_pm_qos_add_request(drm_enc);
  1629. } else {
  1630. /* enable all the clks and resources */
  1631. ret = _sde_encoder_resource_control_helper(drm_enc,
  1632. true);
  1633. if (ret) {
  1634. SDE_ERROR_ENC(sde_enc,
  1635. "sw_event:%d, rc in state %d\n",
  1636. sw_event, sde_enc->rc_state);
  1637. SDE_EVT32(DRMID(drm_enc), sw_event,
  1638. sde_enc->rc_state,
  1639. SDE_EVTLOG_ERROR);
  1640. goto end;
  1641. }
  1642. _sde_encoder_update_rsc_client(drm_enc, true);
  1643. }
  1644. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1645. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1646. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1647. end:
  1648. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1649. mutex_unlock(&sde_enc->rc_lock);
  1650. return ret;
  1651. }
  1652. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1653. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1654. {
  1655. /* cancel delayed off work, if any */
  1656. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1657. mutex_lock(&sde_enc->rc_lock);
  1658. if (is_vid_mode &&
  1659. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1660. sde_encoder_irq_control(drm_enc, true);
  1661. }
  1662. /* skip if is already OFF or IDLE, resources are off already */
  1663. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1664. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1665. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1666. sw_event, sde_enc->rc_state);
  1667. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1668. SDE_EVTLOG_FUNC_CASE3);
  1669. goto end;
  1670. }
  1671. /**
  1672. * IRQs are still enabled currently, which allows wait for
  1673. * VBLANK which RSC may require to correctly transition to OFF
  1674. */
  1675. _sde_encoder_update_rsc_client(drm_enc, false);
  1676. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1677. SDE_ENC_RC_STATE_PRE_OFF,
  1678. SDE_EVTLOG_FUNC_CASE3);
  1679. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1680. end:
  1681. mutex_unlock(&sde_enc->rc_lock);
  1682. return 0;
  1683. }
  1684. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1685. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1686. {
  1687. int ret = 0;
  1688. mutex_lock(&sde_enc->rc_lock);
  1689. /* return if the resource control is already in OFF state */
  1690. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1691. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1692. sw_event);
  1693. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1694. SDE_EVTLOG_FUNC_CASE4);
  1695. goto end;
  1696. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1697. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1698. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1699. sw_event, sde_enc->rc_state);
  1700. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1701. SDE_EVTLOG_ERROR);
  1702. ret = -EINVAL;
  1703. goto end;
  1704. }
  1705. /**
  1706. * expect to arrive here only if in either idle state or pre-off
  1707. * and in IDLE state the resources are already disabled
  1708. */
  1709. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1710. _sde_encoder_resource_control_helper(drm_enc, false);
  1711. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1712. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1713. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1714. end:
  1715. mutex_unlock(&sde_enc->rc_lock);
  1716. return ret;
  1717. }
  1718. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1719. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1720. {
  1721. int ret = 0;
  1722. mutex_lock(&sde_enc->rc_lock);
  1723. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1724. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1725. sw_event);
  1726. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1727. SDE_EVTLOG_FUNC_CASE5);
  1728. goto end;
  1729. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1730. /* enable all the clks and resources */
  1731. ret = _sde_encoder_resource_control_helper(drm_enc,
  1732. true);
  1733. if (ret) {
  1734. SDE_ERROR_ENC(sde_enc,
  1735. "sw_event:%d, rc in state %d\n",
  1736. sw_event, sde_enc->rc_state);
  1737. SDE_EVT32(DRMID(drm_enc), sw_event,
  1738. sde_enc->rc_state,
  1739. SDE_EVTLOG_ERROR);
  1740. goto end;
  1741. }
  1742. _sde_encoder_update_rsc_client(drm_enc, true);
  1743. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1744. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1745. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1746. }
  1747. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1748. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1749. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1750. _sde_encoder_pm_qos_remove_request(drm_enc);
  1751. end:
  1752. mutex_unlock(&sde_enc->rc_lock);
  1753. return ret;
  1754. }
  1755. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1756. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1757. {
  1758. int ret = 0;
  1759. mutex_lock(&sde_enc->rc_lock);
  1760. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1761. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1762. sw_event);
  1763. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1764. SDE_EVTLOG_FUNC_CASE5);
  1765. goto end;
  1766. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1767. SDE_ERROR_ENC(sde_enc,
  1768. "sw_event:%d, rc:%d !MODESET state\n",
  1769. sw_event, sde_enc->rc_state);
  1770. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1771. SDE_EVTLOG_ERROR);
  1772. ret = -EINVAL;
  1773. goto end;
  1774. }
  1775. _sde_encoder_update_rsc_client(drm_enc, true);
  1776. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1777. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1778. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1779. _sde_encoder_pm_qos_add_request(drm_enc);
  1780. end:
  1781. mutex_unlock(&sde_enc->rc_lock);
  1782. return ret;
  1783. }
  1784. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1785. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1786. {
  1787. struct msm_drm_private *priv;
  1788. struct sde_kms *sde_kms;
  1789. struct drm_crtc *crtc = drm_enc->crtc;
  1790. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1791. struct sde_connector *sde_conn;
  1792. priv = drm_enc->dev->dev_private;
  1793. sde_kms = to_sde_kms(priv->kms);
  1794. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1795. mutex_lock(&sde_enc->rc_lock);
  1796. if (sde_conn->panel_dead) {
  1797. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1798. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1799. goto end;
  1800. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1801. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1802. sw_event, sde_enc->rc_state);
  1803. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1804. goto end;
  1805. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1806. sde_crtc->kickoff_in_progress) {
  1807. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1808. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1809. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1810. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1811. goto end;
  1812. }
  1813. if (is_vid_mode) {
  1814. sde_encoder_irq_control(drm_enc, false);
  1815. _sde_encoder_pm_qos_remove_request(drm_enc);
  1816. } else {
  1817. /* disable all the clks and resources */
  1818. _sde_encoder_update_rsc_client(drm_enc, false);
  1819. _sde_encoder_resource_control_helper(drm_enc, false);
  1820. if (!sde_kms->perf.bw_vote_mode)
  1821. memset(&sde_crtc->cur_perf, 0,
  1822. sizeof(struct sde_core_perf_params));
  1823. }
  1824. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1825. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1826. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1827. end:
  1828. mutex_unlock(&sde_enc->rc_lock);
  1829. return 0;
  1830. }
  1831. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1832. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1833. struct msm_drm_private *priv, bool is_vid_mode)
  1834. {
  1835. bool autorefresh_enabled = false;
  1836. struct msm_drm_thread *disp_thread;
  1837. int ret = 0;
  1838. if (!sde_enc->crtc ||
  1839. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1840. SDE_DEBUG_ENC(sde_enc,
  1841. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1842. sde_enc->crtc == NULL,
  1843. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1844. sw_event);
  1845. return -EINVAL;
  1846. }
  1847. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1848. mutex_lock(&sde_enc->rc_lock);
  1849. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1850. if (sde_enc->cur_master &&
  1851. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1852. autorefresh_enabled =
  1853. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1854. sde_enc->cur_master);
  1855. if (autorefresh_enabled) {
  1856. SDE_DEBUG_ENC(sde_enc,
  1857. "not handling early wakeup since auto refresh is enabled\n");
  1858. goto end;
  1859. }
  1860. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1861. kthread_mod_delayed_work(&disp_thread->worker,
  1862. &sde_enc->delayed_off_work,
  1863. msecs_to_jiffies(
  1864. IDLE_POWERCOLLAPSE_DURATION));
  1865. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1866. /* enable all the clks and resources */
  1867. ret = _sde_encoder_resource_control_helper(drm_enc,
  1868. true);
  1869. if (ret) {
  1870. SDE_ERROR_ENC(sde_enc,
  1871. "sw_event:%d, rc in state %d\n",
  1872. sw_event, sde_enc->rc_state);
  1873. SDE_EVT32(DRMID(drm_enc), sw_event,
  1874. sde_enc->rc_state,
  1875. SDE_EVTLOG_ERROR);
  1876. goto end;
  1877. }
  1878. _sde_encoder_update_rsc_client(drm_enc, true);
  1879. /*
  1880. * In some cases, commit comes with slight delay
  1881. * (> 80 ms)after early wake up, prevent clock switch
  1882. * off to avoid jank in next update. So, increase the
  1883. * command mode idle timeout sufficiently to prevent
  1884. * such case.
  1885. */
  1886. kthread_mod_delayed_work(&disp_thread->worker,
  1887. &sde_enc->delayed_off_work,
  1888. msecs_to_jiffies(
  1889. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1890. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1891. }
  1892. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1893. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1894. end:
  1895. mutex_unlock(&sde_enc->rc_lock);
  1896. return ret;
  1897. }
  1898. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1899. u32 sw_event)
  1900. {
  1901. struct sde_encoder_virt *sde_enc;
  1902. struct msm_drm_private *priv;
  1903. int ret = 0;
  1904. bool is_vid_mode = false;
  1905. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1906. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1907. sw_event);
  1908. return -EINVAL;
  1909. }
  1910. sde_enc = to_sde_encoder_virt(drm_enc);
  1911. priv = drm_enc->dev->dev_private;
  1912. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1913. is_vid_mode = true;
  1914. /*
  1915. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1916. * events and return early for other events (ie wb display).
  1917. */
  1918. if (!sde_enc->idle_pc_enabled &&
  1919. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1920. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1921. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1922. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1923. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1924. return 0;
  1925. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1926. sw_event, sde_enc->idle_pc_enabled);
  1927. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1928. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1929. switch (sw_event) {
  1930. case SDE_ENC_RC_EVENT_KICKOFF:
  1931. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1932. is_vid_mode);
  1933. break;
  1934. case SDE_ENC_RC_EVENT_PRE_STOP:
  1935. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1936. is_vid_mode);
  1937. break;
  1938. case SDE_ENC_RC_EVENT_STOP:
  1939. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1940. break;
  1941. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1942. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1943. break;
  1944. case SDE_ENC_RC_EVENT_POST_MODESET:
  1945. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1946. break;
  1947. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1948. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1949. is_vid_mode);
  1950. break;
  1951. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1952. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1953. priv, is_vid_mode);
  1954. break;
  1955. default:
  1956. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1957. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1958. break;
  1959. }
  1960. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1961. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1962. return ret;
  1963. }
  1964. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1965. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1966. {
  1967. int i = 0;
  1968. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1969. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1970. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1971. if (poms_to_vid)
  1972. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1973. else if (poms_to_cmd)
  1974. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1975. _sde_encoder_update_rsc_client(drm_enc, true);
  1976. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1977. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1978. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1979. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1980. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1981. SDE_EVTLOG_FUNC_CASE1);
  1982. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  1983. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1984. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1985. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1986. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1987. SDE_EVTLOG_FUNC_CASE2);
  1988. }
  1989. }
  1990. struct drm_connector *sde_encoder_get_connector(
  1991. struct drm_device *dev, struct drm_encoder *drm_enc)
  1992. {
  1993. struct drm_connector_list_iter conn_iter;
  1994. struct drm_connector *conn = NULL, *conn_search;
  1995. drm_connector_list_iter_begin(dev, &conn_iter);
  1996. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1997. if (conn_search->encoder == drm_enc) {
  1998. conn = conn_search;
  1999. break;
  2000. }
  2001. }
  2002. drm_connector_list_iter_end(&conn_iter);
  2003. return conn;
  2004. }
  2005. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2006. {
  2007. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2008. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2009. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2010. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2011. struct sde_rm_hw_request request_hw;
  2012. int i, j;
  2013. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2014. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2015. sde_enc->hw_pp[i] = NULL;
  2016. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2017. break;
  2018. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2019. }
  2020. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2021. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2022. if (phys) {
  2023. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2024. SDE_HW_BLK_QDSS);
  2025. for (j = 0; j < QDSS_MAX; j++) {
  2026. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2027. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2028. break;
  2029. }
  2030. }
  2031. }
  2032. }
  2033. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2034. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2035. sde_enc->hw_dsc[i] = NULL;
  2036. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2037. break;
  2038. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2039. }
  2040. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2041. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2042. sde_enc->hw_vdc[i] = NULL;
  2043. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2044. break;
  2045. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2046. }
  2047. /* Get PP for DSC configuration */
  2048. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2049. struct sde_hw_pingpong *pp = NULL;
  2050. unsigned long features = 0;
  2051. if (!sde_enc->hw_dsc[i])
  2052. continue;
  2053. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2054. request_hw.type = SDE_HW_BLK_PINGPONG;
  2055. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2056. break;
  2057. pp = to_sde_hw_pingpong(request_hw.hw);
  2058. features = pp->ops.get_hw_caps(pp);
  2059. if (test_bit(SDE_PINGPONG_DSC, &features))
  2060. sde_enc->hw_dsc_pp[i] = pp;
  2061. else
  2062. sde_enc->hw_dsc_pp[i] = NULL;
  2063. }
  2064. }
  2065. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2066. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2067. {
  2068. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2069. enum sde_intf_mode intf_mode;
  2070. struct drm_display_mode *old_adj_mode = NULL;
  2071. int ret;
  2072. bool is_cmd_mode = false, res_switch = false;
  2073. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2074. is_cmd_mode = true;
  2075. if (pre_modeset) {
  2076. if (sde_enc->cur_master)
  2077. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2078. if (old_adj_mode && is_cmd_mode)
  2079. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2080. DRM_MODE_MATCH_TIMINGS);
  2081. if (res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) {
  2082. /*
  2083. * add tx wait for sim panel to avoid wd timer getting
  2084. * updated in middle of frame to avoid early vsync
  2085. */
  2086. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2087. if (ret && ret != -EWOULDBLOCK) {
  2088. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2089. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2090. return ret;
  2091. }
  2092. }
  2093. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2094. if (msm_is_mode_seamless_dms(msm_mode) ||
  2095. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2096. is_cmd_mode)) {
  2097. /* restore resource state before releasing them */
  2098. ret = sde_encoder_resource_control(drm_enc,
  2099. SDE_ENC_RC_EVENT_PRE_MODESET);
  2100. if (ret) {
  2101. SDE_ERROR_ENC(sde_enc,
  2102. "sde resource control failed: %d\n",
  2103. ret);
  2104. return ret;
  2105. }
  2106. /*
  2107. * Disable dce before switching the mode and after pre-
  2108. * modeset to guarantee previous kickoff has finished.
  2109. */
  2110. sde_encoder_dce_disable(sde_enc);
  2111. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2112. _sde_encoder_modeset_helper_locked(drm_enc,
  2113. SDE_ENC_RC_EVENT_PRE_MODESET);
  2114. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2115. msm_mode);
  2116. }
  2117. } else {
  2118. if (msm_is_mode_seamless_dms(msm_mode) ||
  2119. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2120. is_cmd_mode))
  2121. sde_encoder_resource_control(&sde_enc->base,
  2122. SDE_ENC_RC_EVENT_POST_MODESET);
  2123. else if (msm_is_mode_seamless_poms(msm_mode))
  2124. _sde_encoder_modeset_helper_locked(drm_enc,
  2125. SDE_ENC_RC_EVENT_POST_MODESET);
  2126. }
  2127. return 0;
  2128. }
  2129. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2130. struct drm_display_mode *mode,
  2131. struct drm_display_mode *adj_mode)
  2132. {
  2133. struct sde_encoder_virt *sde_enc;
  2134. struct sde_kms *sde_kms;
  2135. struct drm_connector *conn;
  2136. struct sde_connector_state *c_state;
  2137. struct msm_display_mode *msm_mode;
  2138. struct sde_crtc *sde_crtc;
  2139. int i = 0, ret;
  2140. int num_lm, num_intf, num_pp_per_intf;
  2141. if (!drm_enc) {
  2142. SDE_ERROR("invalid encoder\n");
  2143. return;
  2144. }
  2145. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2146. SDE_ERROR("power resource is not enabled\n");
  2147. return;
  2148. }
  2149. sde_kms = sde_encoder_get_kms(drm_enc);
  2150. if (!sde_kms)
  2151. return;
  2152. sde_enc = to_sde_encoder_virt(drm_enc);
  2153. SDE_DEBUG_ENC(sde_enc, "\n");
  2154. SDE_EVT32(DRMID(drm_enc));
  2155. /*
  2156. * cache the crtc in sde_enc on enable for duration of use case
  2157. * for correctly servicing asynchronous irq events and timers
  2158. */
  2159. if (!drm_enc->crtc) {
  2160. SDE_ERROR("invalid crtc\n");
  2161. return;
  2162. }
  2163. sde_enc->crtc = drm_enc->crtc;
  2164. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2165. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2166. /* get and store the mode_info */
  2167. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2168. if (!conn) {
  2169. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2170. return;
  2171. } else if (!conn->state) {
  2172. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2173. return;
  2174. }
  2175. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2176. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2177. c_state = to_sde_connector_state(conn->state);
  2178. if (!c_state) {
  2179. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2180. return;
  2181. }
  2182. /* cancel delayed off work, if any */
  2183. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2184. /* release resources before seamless mode change */
  2185. msm_mode = &c_state->msm_mode;
  2186. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2187. if (ret)
  2188. return;
  2189. /* reserve dynamic resources now, indicating non test-only */
  2190. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2191. if (ret) {
  2192. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2193. return;
  2194. }
  2195. /* assign the reserved HW blocks to this encoder */
  2196. _sde_encoder_virt_populate_hw_res(drm_enc);
  2197. /* determine left HW PP block to map to INTF */
  2198. num_lm = sde_enc->mode_info.topology.num_lm;
  2199. num_intf = sde_enc->mode_info.topology.num_intf;
  2200. num_pp_per_intf = num_lm / num_intf;
  2201. if (!num_pp_per_intf)
  2202. num_pp_per_intf = 1;
  2203. /* perform mode_set on phys_encs */
  2204. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2205. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2206. if (phys) {
  2207. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2208. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2209. i, num_pp_per_intf);
  2210. return;
  2211. }
  2212. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2213. phys->connector = conn;
  2214. if (phys->ops.mode_set)
  2215. phys->ops.mode_set(phys, mode, adj_mode,
  2216. &sde_crtc->reinit_crtc_mixers);
  2217. }
  2218. }
  2219. /* update resources after seamless mode change */
  2220. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2221. }
  2222. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2223. {
  2224. struct sde_encoder_virt *sde_enc;
  2225. struct sde_encoder_phys *phys;
  2226. int i;
  2227. if (!drm_enc) {
  2228. SDE_ERROR("invalid parameters\n");
  2229. return;
  2230. }
  2231. sde_enc = to_sde_encoder_virt(drm_enc);
  2232. if (!sde_enc) {
  2233. SDE_ERROR("invalid sde encoder\n");
  2234. return;
  2235. }
  2236. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2237. phys = sde_enc->phys_encs[i];
  2238. if (phys && phys->ops.control_te)
  2239. phys->ops.control_te(phys, enable);
  2240. }
  2241. }
  2242. static int _sde_encoder_input_connect(struct input_handler *handler,
  2243. struct input_dev *dev, const struct input_device_id *id)
  2244. {
  2245. struct input_handle *handle;
  2246. int rc = 0;
  2247. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2248. if (!handle)
  2249. return -ENOMEM;
  2250. handle->dev = dev;
  2251. handle->handler = handler;
  2252. handle->name = handler->name;
  2253. rc = input_register_handle(handle);
  2254. if (rc) {
  2255. pr_err("failed to register input handle\n");
  2256. goto error;
  2257. }
  2258. rc = input_open_device(handle);
  2259. if (rc) {
  2260. pr_err("failed to open input device\n");
  2261. goto error_unregister;
  2262. }
  2263. return 0;
  2264. error_unregister:
  2265. input_unregister_handle(handle);
  2266. error:
  2267. kfree(handle);
  2268. return rc;
  2269. }
  2270. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2271. {
  2272. input_close_device(handle);
  2273. input_unregister_handle(handle);
  2274. kfree(handle);
  2275. }
  2276. /**
  2277. * Structure for specifying event parameters on which to receive callbacks.
  2278. * This structure will trigger a callback in case of a touch event (specified by
  2279. * EV_ABS) where there is a change in X and Y coordinates,
  2280. */
  2281. static const struct input_device_id sde_input_ids[] = {
  2282. {
  2283. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2284. .evbit = { BIT_MASK(EV_ABS) },
  2285. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2286. BIT_MASK(ABS_MT_POSITION_X) |
  2287. BIT_MASK(ABS_MT_POSITION_Y) },
  2288. },
  2289. { },
  2290. };
  2291. static void _sde_encoder_input_handler_register(
  2292. struct drm_encoder *drm_enc)
  2293. {
  2294. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2295. int rc;
  2296. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2297. !sde_enc->input_event_enabled)
  2298. return;
  2299. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2300. sde_enc->input_handler->private = sde_enc;
  2301. /* register input handler if not already registered */
  2302. rc = input_register_handler(sde_enc->input_handler);
  2303. if (rc) {
  2304. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2305. rc);
  2306. kfree(sde_enc->input_handler);
  2307. }
  2308. }
  2309. }
  2310. static void _sde_encoder_input_handler_unregister(
  2311. struct drm_encoder *drm_enc)
  2312. {
  2313. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2314. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2315. !sde_enc->input_event_enabled)
  2316. return;
  2317. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2318. input_unregister_handler(sde_enc->input_handler);
  2319. sde_enc->input_handler->private = NULL;
  2320. }
  2321. }
  2322. static int _sde_encoder_input_handler(
  2323. struct sde_encoder_virt *sde_enc)
  2324. {
  2325. struct input_handler *input_handler = NULL;
  2326. int rc = 0;
  2327. if (sde_enc->input_handler) {
  2328. SDE_ERROR_ENC(sde_enc,
  2329. "input_handle is active. unexpected\n");
  2330. return -EINVAL;
  2331. }
  2332. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2333. if (!input_handler)
  2334. return -ENOMEM;
  2335. input_handler->event = sde_encoder_input_event_handler;
  2336. input_handler->connect = _sde_encoder_input_connect;
  2337. input_handler->disconnect = _sde_encoder_input_disconnect;
  2338. input_handler->name = "sde";
  2339. input_handler->id_table = sde_input_ids;
  2340. sde_enc->input_handler = input_handler;
  2341. return rc;
  2342. }
  2343. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2344. {
  2345. struct sde_encoder_virt *sde_enc = NULL;
  2346. struct sde_kms *sde_kms;
  2347. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2348. SDE_ERROR("invalid parameters\n");
  2349. return;
  2350. }
  2351. sde_kms = sde_encoder_get_kms(drm_enc);
  2352. if (!sde_kms)
  2353. return;
  2354. sde_enc = to_sde_encoder_virt(drm_enc);
  2355. if (!sde_enc || !sde_enc->cur_master) {
  2356. SDE_DEBUG("invalid sde encoder/master\n");
  2357. return;
  2358. }
  2359. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2360. sde_enc->cur_master->hw_mdptop &&
  2361. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2362. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2363. sde_enc->cur_master->hw_mdptop);
  2364. if (sde_enc->cur_master->hw_mdptop &&
  2365. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2366. !sde_in_trusted_vm(sde_kms))
  2367. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2368. sde_enc->cur_master->hw_mdptop,
  2369. sde_kms->catalog);
  2370. if (sde_enc->cur_master->hw_ctl &&
  2371. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2372. !sde_enc->cur_master->cont_splash_enabled)
  2373. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2374. sde_enc->cur_master->hw_ctl,
  2375. &sde_enc->cur_master->intf_cfg_v1);
  2376. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2377. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2378. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2379. _sde_encoder_control_fal10_veto(drm_enc, true);
  2380. }
  2381. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2382. {
  2383. struct sde_kms *sde_kms;
  2384. void *dither_cfg = NULL;
  2385. int ret = 0, i = 0;
  2386. size_t len = 0;
  2387. enum sde_rm_topology_name topology;
  2388. struct drm_encoder *drm_enc;
  2389. struct msm_display_dsc_info *dsc = NULL;
  2390. struct sde_encoder_virt *sde_enc;
  2391. struct sde_hw_pingpong *hw_pp;
  2392. u32 bpp, bpc;
  2393. int num_lm;
  2394. if (!phys || !phys->connector || !phys->hw_pp ||
  2395. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2396. return;
  2397. sde_kms = sde_encoder_get_kms(phys->parent);
  2398. if (!sde_kms)
  2399. return;
  2400. topology = sde_connector_get_topology_name(phys->connector);
  2401. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2402. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2403. (phys->split_role == ENC_ROLE_SLAVE)))
  2404. return;
  2405. drm_enc = phys->parent;
  2406. sde_enc = to_sde_encoder_virt(drm_enc);
  2407. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2408. bpc = dsc->config.bits_per_component;
  2409. bpp = dsc->config.bits_per_pixel;
  2410. /* disable dither for 10 bpp or 10bpc dsc config */
  2411. if (bpp == 10 || bpc == 10) {
  2412. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2413. return;
  2414. }
  2415. ret = sde_connector_get_dither_cfg(phys->connector,
  2416. phys->connector->state, &dither_cfg,
  2417. &len, sde_enc->idle_pc_restore);
  2418. /* skip reg writes when return values are invalid or no data */
  2419. if (ret && ret == -ENODATA)
  2420. return;
  2421. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2422. for (i = 0; i < num_lm; i++) {
  2423. hw_pp = sde_enc->hw_pp[i];
  2424. phys->hw_pp->ops.setup_dither(hw_pp,
  2425. dither_cfg, len);
  2426. }
  2427. }
  2428. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2429. {
  2430. struct sde_encoder_virt *sde_enc = NULL;
  2431. int i;
  2432. if (!drm_enc) {
  2433. SDE_ERROR("invalid encoder\n");
  2434. return;
  2435. }
  2436. sde_enc = to_sde_encoder_virt(drm_enc);
  2437. if (!sde_enc->cur_master) {
  2438. SDE_DEBUG("virt encoder has no master\n");
  2439. return;
  2440. }
  2441. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2442. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2443. sde_enc->idle_pc_restore = true;
  2444. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2445. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2446. if (!phys)
  2447. continue;
  2448. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2449. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2450. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2451. phys->ops.restore(phys);
  2452. _sde_encoder_setup_dither(phys);
  2453. }
  2454. if (sde_enc->cur_master->ops.restore)
  2455. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2456. _sde_encoder_virt_enable_helper(drm_enc);
  2457. sde_encoder_control_te(drm_enc, true);
  2458. }
  2459. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2460. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2461. {
  2462. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2463. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2464. int i;
  2465. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2466. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2467. if (!phys)
  2468. continue;
  2469. phys->comp_type = comp_info->comp_type;
  2470. phys->comp_ratio = comp_info->comp_ratio;
  2471. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2472. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2473. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2474. phys->dsc_extra_pclk_cycle_cnt =
  2475. comp_info->dsc_info.pclk_per_line;
  2476. phys->dsc_extra_disp_width =
  2477. comp_info->dsc_info.extra_width;
  2478. phys->dce_bytes_per_line =
  2479. comp_info->dsc_info.bytes_per_pkt *
  2480. comp_info->dsc_info.pkt_per_line;
  2481. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2482. phys->dce_bytes_per_line =
  2483. comp_info->vdc_info.bytes_per_pkt *
  2484. comp_info->vdc_info.pkt_per_line;
  2485. }
  2486. if (phys != sde_enc->cur_master) {
  2487. /**
  2488. * on DMS request, the encoder will be enabled
  2489. * already. Invoke restore to reconfigure the
  2490. * new mode.
  2491. */
  2492. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2493. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2494. phys->ops.restore)
  2495. phys->ops.restore(phys);
  2496. else if (phys->ops.enable)
  2497. phys->ops.enable(phys);
  2498. }
  2499. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2500. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2501. phys->ops.setup_misr(phys, true,
  2502. sde_enc->misr_frame_count);
  2503. }
  2504. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2505. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2506. sde_enc->cur_master->ops.restore)
  2507. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2508. else if (sde_enc->cur_master->ops.enable)
  2509. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2510. }
  2511. static void sde_encoder_off_work(struct kthread_work *work)
  2512. {
  2513. struct sde_encoder_virt *sde_enc = container_of(work,
  2514. struct sde_encoder_virt, delayed_off_work.work);
  2515. struct drm_encoder *drm_enc;
  2516. if (!sde_enc) {
  2517. SDE_ERROR("invalid sde encoder\n");
  2518. return;
  2519. }
  2520. drm_enc = &sde_enc->base;
  2521. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2522. sde_encoder_idle_request(drm_enc);
  2523. SDE_ATRACE_END("sde_encoder_off_work");
  2524. }
  2525. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2526. {
  2527. struct sde_encoder_virt *sde_enc = NULL;
  2528. bool has_master_enc = false;
  2529. int i, ret = 0;
  2530. struct sde_connector_state *c_state;
  2531. struct drm_display_mode *cur_mode = NULL;
  2532. struct msm_display_mode *msm_mode;
  2533. if (!drm_enc || !drm_enc->crtc) {
  2534. SDE_ERROR("invalid encoder\n");
  2535. return;
  2536. }
  2537. sde_enc = to_sde_encoder_virt(drm_enc);
  2538. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2539. SDE_ERROR("power resource is not enabled\n");
  2540. return;
  2541. }
  2542. if (!sde_enc->crtc)
  2543. sde_enc->crtc = drm_enc->crtc;
  2544. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2545. SDE_DEBUG_ENC(sde_enc, "\n");
  2546. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2547. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2548. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2549. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2550. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2551. sde_enc->cur_master = phys;
  2552. has_master_enc = true;
  2553. break;
  2554. }
  2555. }
  2556. if (!has_master_enc) {
  2557. sde_enc->cur_master = NULL;
  2558. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2559. return;
  2560. }
  2561. _sde_encoder_input_handler_register(drm_enc);
  2562. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2563. if (!c_state) {
  2564. SDE_ERROR("invalid connector state\n");
  2565. return;
  2566. }
  2567. msm_mode = &c_state->msm_mode;
  2568. if ((drm_enc->crtc->state->connectors_changed &&
  2569. sde_encoder_in_clone_mode(drm_enc)) ||
  2570. !(msm_is_mode_seamless_vrr(msm_mode)
  2571. || msm_is_mode_seamless_dms(msm_mode)
  2572. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2573. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2574. sde_encoder_off_work);
  2575. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2576. if (ret) {
  2577. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2578. ret);
  2579. return;
  2580. }
  2581. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2582. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2583. /* turn off vsync_in to update tear check configuration */
  2584. sde_encoder_control_te(drm_enc, false);
  2585. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2586. _sde_encoder_virt_enable_helper(drm_enc);
  2587. sde_encoder_control_te(drm_enc, true);
  2588. }
  2589. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2590. {
  2591. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2592. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2593. int i = 0;
  2594. _sde_encoder_control_fal10_veto(drm_enc, false);
  2595. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2596. if (sde_enc->phys_encs[i]) {
  2597. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2598. sde_enc->phys_encs[i]->connector = NULL;
  2599. }
  2600. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2601. }
  2602. sde_enc->cur_master = NULL;
  2603. /*
  2604. * clear the cached crtc in sde_enc on use case finish, after all the
  2605. * outstanding events and timers have been completed
  2606. */
  2607. sde_enc->crtc = NULL;
  2608. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2609. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2610. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2611. }
  2612. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2613. {
  2614. struct sde_encoder_virt *sde_enc = NULL;
  2615. struct sde_connector *sde_conn;
  2616. struct sde_kms *sde_kms;
  2617. enum sde_intf_mode intf_mode;
  2618. int ret, i = 0;
  2619. if (!drm_enc) {
  2620. SDE_ERROR("invalid encoder\n");
  2621. return;
  2622. } else if (!drm_enc->dev) {
  2623. SDE_ERROR("invalid dev\n");
  2624. return;
  2625. } else if (!drm_enc->dev->dev_private) {
  2626. SDE_ERROR("invalid dev_private\n");
  2627. return;
  2628. }
  2629. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2630. SDE_ERROR("power resource is not enabled\n");
  2631. return;
  2632. }
  2633. sde_enc = to_sde_encoder_virt(drm_enc);
  2634. if (!sde_enc->cur_master) {
  2635. SDE_ERROR("Invalid cur_master\n");
  2636. return;
  2637. }
  2638. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2639. SDE_DEBUG_ENC(sde_enc, "\n");
  2640. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2641. if (!sde_kms)
  2642. return;
  2643. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2644. SDE_EVT32(DRMID(drm_enc));
  2645. if (!sde_encoder_in_clone_mode(drm_enc)) {
  2646. /* disable autorefresh */
  2647. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2648. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2649. if (phys && phys->ops.disable_autorefresh)
  2650. phys->ops.disable_autorefresh(phys);
  2651. }
  2652. /* wait for idle */
  2653. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2654. }
  2655. _sde_encoder_input_handler_unregister(drm_enc);
  2656. flush_delayed_work(&sde_conn->status_work);
  2657. /*
  2658. * For primary command mode and video mode encoders, execute the
  2659. * resource control pre-stop operations before the physical encoders
  2660. * are disabled, to allow the rsc to transition its states properly.
  2661. *
  2662. * For other encoder types, rsc should not be enabled until after
  2663. * they have been fully disabled, so delay the pre-stop operations
  2664. * until after the physical disable calls have returned.
  2665. */
  2666. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2667. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2668. sde_encoder_resource_control(drm_enc,
  2669. SDE_ENC_RC_EVENT_PRE_STOP);
  2670. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2671. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2672. if (phys && phys->ops.disable)
  2673. phys->ops.disable(phys);
  2674. }
  2675. } else {
  2676. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2677. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2678. if (phys && phys->ops.disable)
  2679. phys->ops.disable(phys);
  2680. }
  2681. sde_encoder_resource_control(drm_enc,
  2682. SDE_ENC_RC_EVENT_PRE_STOP);
  2683. }
  2684. /*
  2685. * disable dce after the transfer is complete (for command mode)
  2686. * and after physical encoder is disabled, to make sure timing
  2687. * engine is already disabled (for video mode).
  2688. */
  2689. if (!sde_in_trusted_vm(sde_kms))
  2690. sde_encoder_dce_disable(sde_enc);
  2691. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2692. /* reset connector topology name property */
  2693. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2694. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2695. ret = sde_rm_update_topology(&sde_kms->rm,
  2696. sde_enc->cur_master->connector->state, NULL);
  2697. if (ret) {
  2698. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2699. return;
  2700. }
  2701. }
  2702. if (!sde_encoder_in_clone_mode(drm_enc))
  2703. sde_encoder_virt_reset(drm_enc);
  2704. }
  2705. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2706. struct sde_encoder_phys_wb *wb_enc)
  2707. {
  2708. struct sde_encoder_virt *sde_enc;
  2709. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2710. struct sde_ctl_flush_cfg cfg;
  2711. struct sde_hw_dsc *hw_dsc = NULL;
  2712. int i;
  2713. ctl->ops.reset(ctl);
  2714. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2715. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2716. if (wb_enc) {
  2717. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2718. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2719. false, phys_enc->hw_pp->idx);
  2720. if (ctl->ops.update_bitmask)
  2721. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2722. wb_enc->hw_wb->idx, true);
  2723. }
  2724. } else {
  2725. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2726. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2727. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2728. sde_enc->phys_encs[i]->hw_intf, false,
  2729. sde_enc->phys_encs[i]->hw_pp->idx);
  2730. if (ctl->ops.update_bitmask)
  2731. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2732. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2733. }
  2734. }
  2735. }
  2736. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2737. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2738. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2739. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2740. phys_enc->hw_pp->merge_3d->idx, true);
  2741. }
  2742. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2743. phys_enc->hw_pp) {
  2744. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2745. false, phys_enc->hw_pp->idx);
  2746. if (ctl->ops.update_bitmask)
  2747. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2748. phys_enc->hw_cdm->idx, true);
  2749. }
  2750. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  2751. phys_enc->hw_pp) {
  2752. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  2753. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  2754. if (ctl->ops.update_dnsc_blur_bitmask)
  2755. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  2756. }
  2757. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2758. ctl->ops.reset_post_disable)
  2759. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2760. phys_enc->hw_pp->merge_3d ?
  2761. phys_enc->hw_pp->merge_3d->idx : 0);
  2762. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2763. hw_dsc = sde_enc->hw_dsc[i];
  2764. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2765. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2766. if (ctl->ops.update_bitmask)
  2767. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2768. }
  2769. }
  2770. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2771. ctl->ops.get_pending_flush(ctl, &cfg);
  2772. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2773. ctl->ops.trigger_flush(ctl);
  2774. ctl->ops.trigger_start(ctl);
  2775. ctl->ops.clear_pending_flush(ctl);
  2776. }
  2777. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2778. {
  2779. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2780. struct sde_ctl_flush_cfg cfg;
  2781. ctl->ops.reset(ctl);
  2782. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2783. ctl->ops.get_pending_flush(ctl, &cfg);
  2784. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2785. ctl->ops.trigger_flush(ctl);
  2786. ctl->ops.trigger_start(ctl);
  2787. }
  2788. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2789. enum sde_intf_type type, u32 controller_id)
  2790. {
  2791. int i = 0;
  2792. for (i = 0; i < catalog->intf_count; i++) {
  2793. if (catalog->intf[i].type == type
  2794. && catalog->intf[i].controller_id == controller_id) {
  2795. return catalog->intf[i].id;
  2796. }
  2797. }
  2798. return INTF_MAX;
  2799. }
  2800. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2801. enum sde_intf_type type, u32 controller_id)
  2802. {
  2803. if (controller_id < catalog->wb_count)
  2804. return catalog->wb[controller_id].id;
  2805. return WB_MAX;
  2806. }
  2807. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2808. struct drm_crtc *crtc)
  2809. {
  2810. struct sde_hw_uidle *uidle;
  2811. struct sde_uidle_cntr cntr;
  2812. struct sde_uidle_status status;
  2813. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2814. pr_err("invalid params %d %d\n",
  2815. !sde_kms, !crtc);
  2816. return;
  2817. }
  2818. /* check if perf counters are enabled and setup */
  2819. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2820. return;
  2821. uidle = sde_kms->hw_uidle;
  2822. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2823. && uidle->ops.uidle_get_status) {
  2824. uidle->ops.uidle_get_status(uidle, &status);
  2825. trace_sde_perf_uidle_status(
  2826. crtc->base.id,
  2827. status.uidle_danger_status_0,
  2828. status.uidle_danger_status_1,
  2829. status.uidle_safe_status_0,
  2830. status.uidle_safe_status_1,
  2831. status.uidle_idle_status_0,
  2832. status.uidle_idle_status_1,
  2833. status.uidle_fal_status_0,
  2834. status.uidle_fal_status_1,
  2835. status.uidle_status,
  2836. status.uidle_en_fal10);
  2837. }
  2838. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2839. && uidle->ops.uidle_get_cntr) {
  2840. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2841. trace_sde_perf_uidle_cntr(
  2842. crtc->base.id,
  2843. cntr.fal1_gate_cntr,
  2844. cntr.fal10_gate_cntr,
  2845. cntr.fal_wait_gate_cntr,
  2846. cntr.fal1_num_transitions_cntr,
  2847. cntr.fal10_num_transitions_cntr,
  2848. cntr.min_gate_cntr,
  2849. cntr.max_gate_cntr);
  2850. }
  2851. }
  2852. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2853. struct sde_encoder_phys *phy_enc)
  2854. {
  2855. struct sde_encoder_virt *sde_enc = NULL;
  2856. unsigned long lock_flags;
  2857. ktime_t ts = 0;
  2858. if (!drm_enc || !phy_enc)
  2859. return;
  2860. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2861. sde_enc = to_sde_encoder_virt(drm_enc);
  2862. /*
  2863. * calculate accurate vsync timestamp when available
  2864. * set current time otherwise
  2865. */
  2866. if (phy_enc->sde_kms && test_bit(SDE_FEATURE_HW_VSYNC_TS,
  2867. phy_enc->sde_kms->catalog->features))
  2868. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2869. if (!ts)
  2870. ts = ktime_get();
  2871. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2872. phy_enc->last_vsync_timestamp = ts;
  2873. atomic_inc(&phy_enc->vsync_cnt);
  2874. if (sde_enc->crtc_vblank_cb)
  2875. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2876. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2877. if (phy_enc->sde_kms &&
  2878. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2879. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2880. SDE_ATRACE_END("encoder_vblank_callback");
  2881. }
  2882. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2883. struct sde_encoder_phys *phy_enc)
  2884. {
  2885. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2886. if (!phy_enc)
  2887. return;
  2888. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2889. atomic_inc(&phy_enc->underrun_cnt);
  2890. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2891. if (sde_enc->cur_master &&
  2892. sde_enc->cur_master->ops.get_underrun_line_count)
  2893. sde_enc->cur_master->ops.get_underrun_line_count(
  2894. sde_enc->cur_master);
  2895. trace_sde_encoder_underrun(DRMID(drm_enc),
  2896. atomic_read(&phy_enc->underrun_cnt));
  2897. if (phy_enc->sde_kms &&
  2898. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2899. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2900. SDE_DBG_CTRL("stop_ftrace");
  2901. SDE_DBG_CTRL("panic_underrun");
  2902. SDE_ATRACE_END("encoder_underrun_callback");
  2903. }
  2904. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2905. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2906. {
  2907. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2908. unsigned long lock_flags;
  2909. bool enable;
  2910. int i;
  2911. enable = vbl_cb ? true : false;
  2912. if (!drm_enc) {
  2913. SDE_ERROR("invalid encoder\n");
  2914. return;
  2915. }
  2916. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  2917. SDE_EVT32(DRMID(drm_enc), enable);
  2918. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2919. sde_enc->crtc_vblank_cb = vbl_cb;
  2920. sde_enc->crtc_vblank_cb_data = vbl_data;
  2921. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2922. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2923. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2924. if (phys && phys->ops.control_vblank_irq)
  2925. phys->ops.control_vblank_irq(phys, enable);
  2926. }
  2927. sde_enc->vblank_enabled = enable;
  2928. }
  2929. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2930. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2931. struct drm_crtc *crtc)
  2932. {
  2933. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2934. unsigned long lock_flags;
  2935. bool enable;
  2936. enable = frame_event_cb ? true : false;
  2937. if (!drm_enc) {
  2938. SDE_ERROR("invalid encoder\n");
  2939. return;
  2940. }
  2941. SDE_DEBUG_ENC(sde_enc, "\n");
  2942. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2943. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2944. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2945. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2946. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2947. }
  2948. static void sde_encoder_frame_done_callback(
  2949. struct drm_encoder *drm_enc,
  2950. struct sde_encoder_phys *ready_phys, u32 event)
  2951. {
  2952. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2953. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2954. unsigned int i;
  2955. bool trigger = true;
  2956. bool is_cmd_mode = false;
  2957. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2958. ktime_t ts = 0;
  2959. if (!sde_kms || !sde_enc->cur_master) {
  2960. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2961. sde_kms, sde_enc->cur_master);
  2962. return;
  2963. }
  2964. sde_enc->crtc_frame_event_cb_data.connector =
  2965. sde_enc->cur_master->connector;
  2966. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2967. is_cmd_mode = true;
  2968. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2969. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  2970. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  2971. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2972. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2973. /*
  2974. * get current ktime for other events and when precise timestamp is not
  2975. * available for retire-fence
  2976. */
  2977. if (!ts)
  2978. ts = ktime_get();
  2979. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2980. | SDE_ENCODER_FRAME_EVENT_ERROR
  2981. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  2982. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  2983. if (ready_phys->connector)
  2984. topology = sde_connector_get_topology_name(
  2985. ready_phys->connector);
  2986. /* One of the physical encoders has become idle */
  2987. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2988. if (sde_enc->phys_encs[i] == ready_phys) {
  2989. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2990. atomic_read(&sde_enc->frame_done_cnt[i]));
  2991. if (!atomic_add_unless(
  2992. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2993. SDE_EVT32(DRMID(drm_enc), event,
  2994. ready_phys->intf_idx,
  2995. SDE_EVTLOG_ERROR);
  2996. SDE_ERROR_ENC(sde_enc,
  2997. "intf idx:%d, event:%d\n",
  2998. ready_phys->intf_idx, event);
  2999. return;
  3000. }
  3001. }
  3002. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3003. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3004. trigger = false;
  3005. }
  3006. if (trigger) {
  3007. if (sde_enc->crtc_frame_event_cb)
  3008. sde_enc->crtc_frame_event_cb(
  3009. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3010. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3011. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3012. -1, 0);
  3013. }
  3014. } else if (sde_enc->crtc_frame_event_cb) {
  3015. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3016. }
  3017. }
  3018. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3019. {
  3020. struct sde_encoder_virt *sde_enc;
  3021. if (!drm_enc) {
  3022. SDE_ERROR("invalid drm encoder\n");
  3023. return -EINVAL;
  3024. }
  3025. sde_enc = to_sde_encoder_virt(drm_enc);
  3026. sde_encoder_resource_control(&sde_enc->base,
  3027. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3028. return 0;
  3029. }
  3030. /**
  3031. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3032. * drm_enc: Pointer to drm encoder structure
  3033. * phys: Pointer to physical encoder structure
  3034. * extra_flush: Additional bit mask to include in flush trigger
  3035. * config_changed: if true new config is applied, avoid increment of retire
  3036. * count if false
  3037. */
  3038. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3039. struct sde_encoder_phys *phys,
  3040. struct sde_ctl_flush_cfg *extra_flush,
  3041. bool config_changed)
  3042. {
  3043. struct sde_hw_ctl *ctl;
  3044. unsigned long lock_flags;
  3045. struct sde_encoder_virt *sde_enc;
  3046. int pend_ret_fence_cnt;
  3047. struct sde_connector *c_conn;
  3048. if (!drm_enc || !phys) {
  3049. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3050. !drm_enc, !phys);
  3051. return;
  3052. }
  3053. sde_enc = to_sde_encoder_virt(drm_enc);
  3054. c_conn = to_sde_connector(phys->connector);
  3055. if (!phys->hw_pp) {
  3056. SDE_ERROR("invalid pingpong hw\n");
  3057. return;
  3058. }
  3059. ctl = phys->hw_ctl;
  3060. if (!ctl || !phys->ops.trigger_flush) {
  3061. SDE_ERROR("missing ctl/trigger cb\n");
  3062. return;
  3063. }
  3064. if (phys->split_role == ENC_ROLE_SKIP) {
  3065. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3066. "skip flush pp%d ctl%d\n",
  3067. phys->hw_pp->idx - PINGPONG_0,
  3068. ctl->idx - CTL_0);
  3069. return;
  3070. }
  3071. /* update pending counts and trigger kickoff ctl flush atomically */
  3072. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3073. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3074. atomic_inc(&phys->pending_retire_fence_cnt);
  3075. atomic_inc(&phys->pending_ctl_start_cnt);
  3076. }
  3077. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3078. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3079. ctl->ops.update_bitmask) {
  3080. /* perform peripheral flush on every frame update for dp dsc */
  3081. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3082. phys->comp_ratio && c_conn->ops.update_pps) {
  3083. c_conn->ops.update_pps(phys->connector, NULL,
  3084. c_conn->display);
  3085. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3086. phys->hw_intf->idx, 1);
  3087. }
  3088. if (sde_enc->dynamic_hdr_updated)
  3089. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3090. phys->hw_intf->idx, 1);
  3091. }
  3092. if ((extra_flush && extra_flush->pending_flush_mask)
  3093. && ctl->ops.update_pending_flush)
  3094. ctl->ops.update_pending_flush(ctl, extra_flush);
  3095. phys->ops.trigger_flush(phys);
  3096. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3097. if (ctl->ops.get_pending_flush) {
  3098. struct sde_ctl_flush_cfg pending_flush = {0,};
  3099. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3100. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3101. ctl->idx - CTL_0,
  3102. pending_flush.pending_flush_mask,
  3103. pend_ret_fence_cnt);
  3104. } else {
  3105. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3106. ctl->idx - CTL_0,
  3107. pend_ret_fence_cnt);
  3108. }
  3109. }
  3110. /**
  3111. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3112. * phys: Pointer to physical encoder structure
  3113. */
  3114. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3115. {
  3116. struct sde_hw_ctl *ctl;
  3117. struct sde_encoder_virt *sde_enc;
  3118. if (!phys) {
  3119. SDE_ERROR("invalid argument(s)\n");
  3120. return;
  3121. }
  3122. if (!phys->hw_pp) {
  3123. SDE_ERROR("invalid pingpong hw\n");
  3124. return;
  3125. }
  3126. if (!phys->parent) {
  3127. SDE_ERROR("invalid parent\n");
  3128. return;
  3129. }
  3130. /* avoid ctrl start for encoder in clone mode */
  3131. if (phys->in_clone_mode)
  3132. return;
  3133. ctl = phys->hw_ctl;
  3134. sde_enc = to_sde_encoder_virt(phys->parent);
  3135. if (phys->split_role == ENC_ROLE_SKIP) {
  3136. SDE_DEBUG_ENC(sde_enc,
  3137. "skip start pp%d ctl%d\n",
  3138. phys->hw_pp->idx - PINGPONG_0,
  3139. ctl->idx - CTL_0);
  3140. return;
  3141. }
  3142. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3143. phys->ops.trigger_start(phys);
  3144. }
  3145. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3146. {
  3147. struct sde_hw_ctl *ctl;
  3148. if (!phys_enc) {
  3149. SDE_ERROR("invalid encoder\n");
  3150. return;
  3151. }
  3152. ctl = phys_enc->hw_ctl;
  3153. if (ctl && ctl->ops.trigger_flush)
  3154. ctl->ops.trigger_flush(ctl);
  3155. }
  3156. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3157. {
  3158. struct sde_hw_ctl *ctl;
  3159. if (!phys_enc) {
  3160. SDE_ERROR("invalid encoder\n");
  3161. return;
  3162. }
  3163. ctl = phys_enc->hw_ctl;
  3164. if (ctl && ctl->ops.trigger_start) {
  3165. ctl->ops.trigger_start(ctl);
  3166. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3167. }
  3168. }
  3169. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3170. {
  3171. struct sde_encoder_virt *sde_enc;
  3172. struct sde_connector *sde_con;
  3173. void *sde_con_disp;
  3174. struct sde_hw_ctl *ctl;
  3175. int rc;
  3176. if (!phys_enc) {
  3177. SDE_ERROR("invalid encoder\n");
  3178. return;
  3179. }
  3180. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3181. ctl = phys_enc->hw_ctl;
  3182. if (!ctl || !ctl->ops.reset)
  3183. return;
  3184. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3185. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3186. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3187. phys_enc->connector) {
  3188. sde_con = to_sde_connector(phys_enc->connector);
  3189. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3190. if (sde_con->ops.soft_reset) {
  3191. rc = sde_con->ops.soft_reset(sde_con_disp);
  3192. if (rc) {
  3193. SDE_ERROR_ENC(sde_enc,
  3194. "connector soft reset failure\n");
  3195. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3196. }
  3197. }
  3198. }
  3199. phys_enc->enable_state = SDE_ENC_ENABLED;
  3200. }
  3201. /**
  3202. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3203. * Iterate through the physical encoders and perform consolidated flush
  3204. * and/or control start triggering as needed. This is done in the virtual
  3205. * encoder rather than the individual physical ones in order to handle
  3206. * use cases that require visibility into multiple physical encoders at
  3207. * a time.
  3208. * sde_enc: Pointer to virtual encoder structure
  3209. * config_changed: if true new config is applied. Avoid regdma_flush and
  3210. * incrementing the retire count if false.
  3211. */
  3212. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3213. bool config_changed)
  3214. {
  3215. struct sde_hw_ctl *ctl;
  3216. uint32_t i;
  3217. struct sde_ctl_flush_cfg pending_flush = {0,};
  3218. u32 pending_kickoff_cnt;
  3219. struct msm_drm_private *priv = NULL;
  3220. struct sde_kms *sde_kms = NULL;
  3221. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3222. bool is_regdma_blocking = false, is_vid_mode = false;
  3223. struct sde_crtc *sde_crtc;
  3224. if (!sde_enc) {
  3225. SDE_ERROR("invalid encoder\n");
  3226. return;
  3227. }
  3228. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3229. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3230. is_vid_mode = true;
  3231. is_regdma_blocking = (is_vid_mode ||
  3232. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3233. /* don't perform flush/start operations for slave encoders */
  3234. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3235. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3236. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3237. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3238. continue;
  3239. ctl = phys->hw_ctl;
  3240. if (!ctl)
  3241. continue;
  3242. if (phys->connector)
  3243. topology = sde_connector_get_topology_name(
  3244. phys->connector);
  3245. if (!phys->ops.needs_single_flush ||
  3246. !phys->ops.needs_single_flush(phys)) {
  3247. if (config_changed && ctl->ops.reg_dma_flush)
  3248. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3249. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3250. config_changed);
  3251. } else if (ctl->ops.get_pending_flush) {
  3252. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3253. }
  3254. }
  3255. /* for split flush, combine pending flush masks and send to master */
  3256. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3257. ctl = sde_enc->cur_master->hw_ctl;
  3258. if (config_changed && ctl->ops.reg_dma_flush)
  3259. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3260. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3261. &pending_flush,
  3262. config_changed);
  3263. }
  3264. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3265. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3266. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3267. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3268. continue;
  3269. if (!phys->ops.needs_single_flush ||
  3270. !phys->ops.needs_single_flush(phys)) {
  3271. pending_kickoff_cnt =
  3272. sde_encoder_phys_inc_pending(phys);
  3273. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3274. } else {
  3275. pending_kickoff_cnt =
  3276. sde_encoder_phys_inc_pending(phys);
  3277. SDE_EVT32(pending_kickoff_cnt,
  3278. pending_flush.pending_flush_mask,
  3279. SDE_EVTLOG_FUNC_CASE2);
  3280. }
  3281. }
  3282. if (sde_enc->misr_enable)
  3283. sde_encoder_misr_configure(&sde_enc->base, true,
  3284. sde_enc->misr_frame_count);
  3285. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3286. if (crtc_misr_info.misr_enable && sde_crtc &&
  3287. sde_crtc->misr_reconfigure) {
  3288. sde_crtc_misr_setup(sde_enc->crtc, true,
  3289. crtc_misr_info.misr_frame_count);
  3290. sde_crtc->misr_reconfigure = false;
  3291. }
  3292. _sde_encoder_trigger_start(sde_enc->cur_master);
  3293. if (sde_enc->elevated_ahb_vote) {
  3294. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3295. priv = sde_enc->base.dev->dev_private;
  3296. if (sde_kms != NULL) {
  3297. sde_power_scale_reg_bus(&priv->phandle,
  3298. VOTE_INDEX_LOW,
  3299. false);
  3300. }
  3301. sde_enc->elevated_ahb_vote = false;
  3302. }
  3303. }
  3304. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3305. struct drm_encoder *drm_enc,
  3306. unsigned long *affected_displays,
  3307. int num_active_phys)
  3308. {
  3309. struct sde_encoder_virt *sde_enc;
  3310. struct sde_encoder_phys *master;
  3311. enum sde_rm_topology_name topology;
  3312. bool is_right_only;
  3313. if (!drm_enc || !affected_displays)
  3314. return;
  3315. sde_enc = to_sde_encoder_virt(drm_enc);
  3316. master = sde_enc->cur_master;
  3317. if (!master || !master->connector)
  3318. return;
  3319. topology = sde_connector_get_topology_name(master->connector);
  3320. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3321. return;
  3322. /*
  3323. * For pingpong split, the slave pingpong won't generate IRQs. For
  3324. * right-only updates, we can't swap pingpongs, or simply swap the
  3325. * master/slave assignment, we actually have to swap the interfaces
  3326. * so that the master physical encoder will use a pingpong/interface
  3327. * that generates irqs on which to wait.
  3328. */
  3329. is_right_only = !test_bit(0, affected_displays) &&
  3330. test_bit(1, affected_displays);
  3331. if (is_right_only && !sde_enc->intfs_swapped) {
  3332. /* right-only update swap interfaces */
  3333. swap(sde_enc->phys_encs[0]->intf_idx,
  3334. sde_enc->phys_encs[1]->intf_idx);
  3335. sde_enc->intfs_swapped = true;
  3336. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3337. /* left-only or full update, swap back */
  3338. swap(sde_enc->phys_encs[0]->intf_idx,
  3339. sde_enc->phys_encs[1]->intf_idx);
  3340. sde_enc->intfs_swapped = false;
  3341. }
  3342. SDE_DEBUG_ENC(sde_enc,
  3343. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3344. is_right_only, sde_enc->intfs_swapped,
  3345. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3346. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3347. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3348. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3349. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3350. *affected_displays);
  3351. /* ppsplit always uses master since ppslave invalid for irqs*/
  3352. if (num_active_phys == 1)
  3353. *affected_displays = BIT(0);
  3354. }
  3355. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3356. struct sde_encoder_kickoff_params *params)
  3357. {
  3358. struct sde_encoder_virt *sde_enc;
  3359. struct sde_encoder_phys *phys;
  3360. int i, num_active_phys;
  3361. bool master_assigned = false;
  3362. if (!drm_enc || !params)
  3363. return;
  3364. sde_enc = to_sde_encoder_virt(drm_enc);
  3365. if (sde_enc->num_phys_encs <= 1)
  3366. return;
  3367. /* count bits set */
  3368. num_active_phys = hweight_long(params->affected_displays);
  3369. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3370. params->affected_displays, num_active_phys);
  3371. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3372. num_active_phys);
  3373. /* for left/right only update, ppsplit master switches interface */
  3374. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3375. &params->affected_displays, num_active_phys);
  3376. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3377. enum sde_enc_split_role prv_role, new_role;
  3378. bool active = false;
  3379. phys = sde_enc->phys_encs[i];
  3380. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3381. continue;
  3382. active = test_bit(i, &params->affected_displays);
  3383. prv_role = phys->split_role;
  3384. if (active && num_active_phys == 1)
  3385. new_role = ENC_ROLE_SOLO;
  3386. else if (active && !master_assigned)
  3387. new_role = ENC_ROLE_MASTER;
  3388. else if (active)
  3389. new_role = ENC_ROLE_SLAVE;
  3390. else
  3391. new_role = ENC_ROLE_SKIP;
  3392. phys->ops.update_split_role(phys, new_role);
  3393. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3394. sde_enc->cur_master = phys;
  3395. master_assigned = true;
  3396. }
  3397. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3398. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3399. phys->split_role, active);
  3400. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3401. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3402. phys->split_role, active, num_active_phys);
  3403. }
  3404. }
  3405. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3406. {
  3407. struct sde_encoder_virt *sde_enc;
  3408. struct msm_display_info *disp_info;
  3409. if (!drm_enc) {
  3410. SDE_ERROR("invalid encoder\n");
  3411. return false;
  3412. }
  3413. sde_enc = to_sde_encoder_virt(drm_enc);
  3414. disp_info = &sde_enc->disp_info;
  3415. return (disp_info->curr_panel_mode == mode);
  3416. }
  3417. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3418. {
  3419. struct sde_encoder_virt *sde_enc;
  3420. struct sde_encoder_phys *phys;
  3421. unsigned int i;
  3422. struct sde_hw_ctl *ctl;
  3423. if (!drm_enc) {
  3424. SDE_ERROR("invalid encoder\n");
  3425. return;
  3426. }
  3427. sde_enc = to_sde_encoder_virt(drm_enc);
  3428. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3429. phys = sde_enc->phys_encs[i];
  3430. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3431. sde_encoder_check_curr_mode(drm_enc,
  3432. MSM_DISPLAY_CMD_MODE)) {
  3433. ctl = phys->hw_ctl;
  3434. if (ctl->ops.trigger_pending)
  3435. /* update only for command mode primary ctl */
  3436. ctl->ops.trigger_pending(ctl);
  3437. }
  3438. }
  3439. sde_enc->idle_pc_restore = false;
  3440. }
  3441. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3442. {
  3443. struct sde_encoder_virt *sde_enc = container_of(work,
  3444. struct sde_encoder_virt, esd_trigger_work);
  3445. if (!sde_enc) {
  3446. SDE_ERROR("invalid sde encoder\n");
  3447. return;
  3448. }
  3449. sde_encoder_resource_control(&sde_enc->base,
  3450. SDE_ENC_RC_EVENT_KICKOFF);
  3451. }
  3452. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3453. {
  3454. struct sde_encoder_virt *sde_enc = container_of(work,
  3455. struct sde_encoder_virt, input_event_work);
  3456. if (!sde_enc) {
  3457. SDE_ERROR("invalid sde encoder\n");
  3458. return;
  3459. }
  3460. sde_encoder_resource_control(&sde_enc->base,
  3461. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3462. }
  3463. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3464. {
  3465. struct sde_encoder_virt *sde_enc = container_of(work,
  3466. struct sde_encoder_virt, early_wakeup_work);
  3467. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3468. if (!sde_kms)
  3469. return;
  3470. sde_vm_lock(sde_kms);
  3471. if (!sde_vm_owns_hw(sde_kms)) {
  3472. sde_vm_unlock(sde_kms);
  3473. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3474. DRMID(&sde_enc->base));
  3475. return;
  3476. }
  3477. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3478. sde_encoder_resource_control(&sde_enc->base,
  3479. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3480. SDE_ATRACE_END("encoder_early_wakeup");
  3481. sde_vm_unlock(sde_kms);
  3482. }
  3483. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3484. {
  3485. struct sde_encoder_virt *sde_enc = NULL;
  3486. struct msm_drm_thread *disp_thread = NULL;
  3487. struct msm_drm_private *priv = NULL;
  3488. priv = drm_enc->dev->dev_private;
  3489. sde_enc = to_sde_encoder_virt(drm_enc);
  3490. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3491. SDE_DEBUG_ENC(sde_enc,
  3492. "should only early wake up command mode display\n");
  3493. return;
  3494. }
  3495. if (!sde_enc->crtc || (sde_enc->crtc->index
  3496. >= ARRAY_SIZE(priv->event_thread))) {
  3497. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3498. sde_enc->crtc == NULL,
  3499. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3500. return;
  3501. }
  3502. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3503. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3504. kthread_queue_work(&disp_thread->worker,
  3505. &sde_enc->early_wakeup_work);
  3506. SDE_ATRACE_END("queue_early_wakeup_work");
  3507. }
  3508. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3509. {
  3510. static const uint64_t timeout_us = 50000;
  3511. static const uint64_t sleep_us = 20;
  3512. struct sde_encoder_virt *sde_enc;
  3513. ktime_t cur_ktime, exp_ktime;
  3514. uint32_t line_count, tmp, i;
  3515. if (!drm_enc) {
  3516. SDE_ERROR("invalid encoder\n");
  3517. return -EINVAL;
  3518. }
  3519. sde_enc = to_sde_encoder_virt(drm_enc);
  3520. if (!sde_enc->cur_master ||
  3521. !sde_enc->cur_master->ops.get_line_count) {
  3522. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3523. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3524. return -EINVAL;
  3525. }
  3526. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3527. line_count = sde_enc->cur_master->ops.get_line_count(
  3528. sde_enc->cur_master);
  3529. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3530. tmp = line_count;
  3531. line_count = sde_enc->cur_master->ops.get_line_count(
  3532. sde_enc->cur_master);
  3533. if (line_count < tmp) {
  3534. SDE_EVT32(DRMID(drm_enc), line_count);
  3535. return 0;
  3536. }
  3537. cur_ktime = ktime_get();
  3538. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3539. break;
  3540. usleep_range(sleep_us / 2, sleep_us);
  3541. }
  3542. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3543. return -ETIMEDOUT;
  3544. }
  3545. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3546. {
  3547. struct drm_encoder *drm_enc;
  3548. struct sde_rm_hw_iter rm_iter;
  3549. bool lm_valid = false;
  3550. bool intf_valid = false;
  3551. if (!phys_enc || !phys_enc->parent) {
  3552. SDE_ERROR("invalid encoder\n");
  3553. return -EINVAL;
  3554. }
  3555. drm_enc = phys_enc->parent;
  3556. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3557. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3558. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3559. phys_enc->has_intf_te)) {
  3560. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3561. SDE_HW_BLK_INTF);
  3562. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3563. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  3564. if (!hw_intf)
  3565. continue;
  3566. if (phys_enc->hw_ctl->ops.update_bitmask)
  3567. phys_enc->hw_ctl->ops.update_bitmask(
  3568. phys_enc->hw_ctl,
  3569. SDE_HW_FLUSH_INTF,
  3570. hw_intf->idx, 1);
  3571. intf_valid = true;
  3572. }
  3573. if (!intf_valid) {
  3574. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3575. "intf not found to flush\n");
  3576. return -EFAULT;
  3577. }
  3578. } else {
  3579. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3580. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3581. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  3582. if (!hw_lm)
  3583. continue;
  3584. /* update LM flush for HW without INTF TE */
  3585. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3586. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3587. phys_enc->hw_ctl,
  3588. hw_lm->idx, 1);
  3589. lm_valid = true;
  3590. }
  3591. if (!lm_valid) {
  3592. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3593. "lm not found to flush\n");
  3594. return -EFAULT;
  3595. }
  3596. }
  3597. return 0;
  3598. }
  3599. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3600. struct sde_encoder_virt *sde_enc)
  3601. {
  3602. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3603. struct sde_hw_mdp *mdptop = NULL;
  3604. sde_enc->dynamic_hdr_updated = false;
  3605. if (sde_enc->cur_master) {
  3606. mdptop = sde_enc->cur_master->hw_mdptop;
  3607. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3608. sde_enc->cur_master->connector);
  3609. }
  3610. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3611. return;
  3612. if (mdptop->ops.set_hdr_plus_metadata) {
  3613. sde_enc->dynamic_hdr_updated = true;
  3614. mdptop->ops.set_hdr_plus_metadata(
  3615. mdptop, dhdr_meta->dynamic_hdr_payload,
  3616. dhdr_meta->dynamic_hdr_payload_size,
  3617. sde_enc->cur_master->intf_idx == INTF_0 ?
  3618. 0 : 1);
  3619. }
  3620. }
  3621. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3622. {
  3623. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3624. struct sde_encoder_phys *phys;
  3625. int i;
  3626. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3627. phys = sde_enc->phys_encs[i];
  3628. if (phys && phys->ops.hw_reset)
  3629. phys->ops.hw_reset(phys);
  3630. }
  3631. }
  3632. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  3633. struct sde_encoder_kickoff_params *params,
  3634. struct sde_encoder_virt *sde_enc,
  3635. struct sde_kms *sde_kms,
  3636. bool needs_hw_reset, bool is_cmd_mode)
  3637. {
  3638. int rc, ret = 0;
  3639. /* if any phys needs reset, reset all phys, in-order */
  3640. if (needs_hw_reset)
  3641. sde_encoder_needs_hw_reset(drm_enc);
  3642. _sde_encoder_update_master(drm_enc, params);
  3643. _sde_encoder_update_roi(drm_enc);
  3644. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3645. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3646. if (rc) {
  3647. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3648. sde_enc->cur_master->connector->base.id, rc);
  3649. ret = rc;
  3650. }
  3651. }
  3652. if (sde_enc->cur_master &&
  3653. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3654. !sde_enc->cur_master->cont_splash_enabled)) {
  3655. rc = sde_encoder_dce_setup(sde_enc, params);
  3656. if (rc) {
  3657. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3658. ret = rc;
  3659. }
  3660. }
  3661. sde_encoder_dce_flush(sde_enc);
  3662. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3663. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3664. sde_enc->cur_master, sde_kms->qdss_enabled);
  3665. return ret;
  3666. }
  3667. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3668. struct sde_encoder_kickoff_params *params)
  3669. {
  3670. struct sde_encoder_virt *sde_enc;
  3671. struct sde_encoder_phys *phys, *cur_master;
  3672. struct sde_kms *sde_kms = NULL;
  3673. struct sde_crtc *sde_crtc;
  3674. bool needs_hw_reset = false, is_cmd_mode;
  3675. int i, rc, ret = 0;
  3676. struct msm_display_info *disp_info;
  3677. if (!drm_enc || !params || !drm_enc->dev ||
  3678. !drm_enc->dev->dev_private) {
  3679. SDE_ERROR("invalid args\n");
  3680. return -EINVAL;
  3681. }
  3682. sde_enc = to_sde_encoder_virt(drm_enc);
  3683. sde_kms = sde_encoder_get_kms(drm_enc);
  3684. if (!sde_kms)
  3685. return -EINVAL;
  3686. disp_info = &sde_enc->disp_info;
  3687. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3688. SDE_DEBUG_ENC(sde_enc, "\n");
  3689. SDE_EVT32(DRMID(drm_enc));
  3690. cur_master = sde_enc->cur_master;
  3691. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  3692. if (cur_master && cur_master->connector)
  3693. sde_enc->frame_trigger_mode =
  3694. sde_connector_get_property(cur_master->connector->state,
  3695. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3696. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3697. /* prepare for next kickoff, may include waiting on previous kickoff */
  3698. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3699. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3700. phys = sde_enc->phys_encs[i];
  3701. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3702. params->recovery_events_enabled =
  3703. sde_enc->recovery_events_enabled;
  3704. if (phys) {
  3705. if (phys->ops.prepare_for_kickoff) {
  3706. rc = phys->ops.prepare_for_kickoff(
  3707. phys, params);
  3708. if (rc)
  3709. ret = rc;
  3710. }
  3711. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3712. needs_hw_reset = true;
  3713. _sde_encoder_setup_dither(phys);
  3714. if (sde_enc->cur_master &&
  3715. sde_connector_is_qsync_updated(
  3716. sde_enc->cur_master->connector))
  3717. _helper_flush_qsync(phys);
  3718. }
  3719. }
  3720. if (is_cmd_mode && sde_enc->cur_master &&
  3721. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3722. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3723. _sde_encoder_update_rsc_client(drm_enc, true);
  3724. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3725. if (rc) {
  3726. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3727. ret = rc;
  3728. goto end;
  3729. }
  3730. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  3731. needs_hw_reset, is_cmd_mode);
  3732. end:
  3733. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3734. return ret;
  3735. }
  3736. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3737. {
  3738. struct sde_encoder_virt *sde_enc;
  3739. struct sde_encoder_phys *phys;
  3740. unsigned int i;
  3741. if (!drm_enc) {
  3742. SDE_ERROR("invalid encoder\n");
  3743. return;
  3744. }
  3745. SDE_ATRACE_BEGIN("encoder_kickoff");
  3746. sde_enc = to_sde_encoder_virt(drm_enc);
  3747. SDE_DEBUG_ENC(sde_enc, "\n");
  3748. if (sde_enc->delay_kickoff) {
  3749. u32 loop_count = 20;
  3750. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3751. for (i = 0; i < loop_count; i++) {
  3752. usleep_range(sleep, sleep * 2);
  3753. if (!sde_enc->delay_kickoff)
  3754. break;
  3755. }
  3756. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3757. }
  3758. /* All phys encs are ready to go, trigger the kickoff */
  3759. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3760. /* allow phys encs to handle any post-kickoff business */
  3761. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3762. phys = sde_enc->phys_encs[i];
  3763. if (phys && phys->ops.handle_post_kickoff)
  3764. phys->ops.handle_post_kickoff(phys);
  3765. }
  3766. if (sde_enc->autorefresh_solver_disable &&
  3767. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3768. _sde_encoder_update_rsc_client(drm_enc, true);
  3769. SDE_ATRACE_END("encoder_kickoff");
  3770. }
  3771. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3772. struct sde_hw_pp_vsync_info *info)
  3773. {
  3774. struct sde_encoder_virt *sde_enc;
  3775. struct sde_encoder_phys *phys;
  3776. int i, ret;
  3777. if (!drm_enc || !info)
  3778. return;
  3779. sde_enc = to_sde_encoder_virt(drm_enc);
  3780. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3781. phys = sde_enc->phys_encs[i];
  3782. if (phys && phys->hw_intf && phys->hw_pp
  3783. && phys->hw_intf->ops.get_vsync_info) {
  3784. ret = phys->hw_intf->ops.get_vsync_info(
  3785. phys->hw_intf, &info[i]);
  3786. if (!ret) {
  3787. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3788. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3789. }
  3790. }
  3791. }
  3792. }
  3793. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3794. u32 *transfer_time_us)
  3795. {
  3796. struct sde_encoder_virt *sde_enc;
  3797. struct msm_mode_info *info;
  3798. if (!drm_enc || !transfer_time_us) {
  3799. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3800. !transfer_time_us);
  3801. return;
  3802. }
  3803. sde_enc = to_sde_encoder_virt(drm_enc);
  3804. info = &sde_enc->mode_info;
  3805. *transfer_time_us = info->mdp_transfer_time_us;
  3806. }
  3807. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3808. {
  3809. struct drm_encoder *src_enc = drm_enc;
  3810. struct sde_encoder_virt *sde_enc;
  3811. u32 fps;
  3812. if (!drm_enc) {
  3813. SDE_ERROR("invalid encoder\n");
  3814. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3815. }
  3816. if (sde_encoder_in_clone_mode(drm_enc))
  3817. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3818. if (!src_enc)
  3819. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3820. sde_enc = to_sde_encoder_virt(src_enc);
  3821. fps = sde_enc->mode_info.frame_rate;
  3822. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3823. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3824. else
  3825. return (SEC_TO_MILLI_SEC / fps) * 2;
  3826. }
  3827. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3828. {
  3829. struct sde_encoder_virt *sde_enc;
  3830. struct sde_encoder_phys *master;
  3831. bool is_vid_mode;
  3832. if (!drm_enc)
  3833. return -EINVAL;
  3834. sde_enc = to_sde_encoder_virt(drm_enc);
  3835. master = sde_enc->cur_master;
  3836. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3837. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3838. return -ENODATA;
  3839. if (!master->hw_intf->ops.get_avr_status)
  3840. return -EOPNOTSUPP;
  3841. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3842. }
  3843. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3844. struct drm_framebuffer *fb)
  3845. {
  3846. struct drm_encoder *drm_enc;
  3847. struct sde_hw_mixer_cfg mixer;
  3848. struct sde_rm_hw_iter lm_iter;
  3849. bool lm_valid = false;
  3850. if (!phys_enc || !phys_enc->parent) {
  3851. SDE_ERROR("invalid encoder\n");
  3852. return -EINVAL;
  3853. }
  3854. drm_enc = phys_enc->parent;
  3855. memset(&mixer, 0, sizeof(mixer));
  3856. /* reset associated CTL/LMs */
  3857. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3858. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3859. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3860. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3861. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3862. if (!hw_lm)
  3863. continue;
  3864. /* need to flush LM to remove it */
  3865. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3866. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3867. phys_enc->hw_ctl,
  3868. hw_lm->idx, 1);
  3869. if (fb) {
  3870. /* assume a single LM if targeting a frame buffer */
  3871. if (lm_valid)
  3872. continue;
  3873. mixer.out_height = fb->height;
  3874. mixer.out_width = fb->width;
  3875. if (hw_lm->ops.setup_mixer_out)
  3876. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3877. }
  3878. lm_valid = true;
  3879. /* only enable border color on LM */
  3880. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3881. phys_enc->hw_ctl->ops.setup_blendstage(
  3882. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3883. }
  3884. if (!lm_valid) {
  3885. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3886. return -EFAULT;
  3887. }
  3888. return 0;
  3889. }
  3890. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3891. {
  3892. struct sde_encoder_virt *sde_enc;
  3893. struct sde_encoder_phys *phys;
  3894. int i, rc = 0, ret = 0;
  3895. struct sde_hw_ctl *ctl;
  3896. if (!drm_enc) {
  3897. SDE_ERROR("invalid encoder\n");
  3898. return -EINVAL;
  3899. }
  3900. sde_enc = to_sde_encoder_virt(drm_enc);
  3901. /* update the qsync parameters for the current frame */
  3902. if (sde_enc->cur_master)
  3903. sde_connector_set_qsync_params(
  3904. sde_enc->cur_master->connector);
  3905. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3906. phys = sde_enc->phys_encs[i];
  3907. if (phys && phys->ops.prepare_commit)
  3908. phys->ops.prepare_commit(phys);
  3909. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3910. ret = -ETIMEDOUT;
  3911. if (phys && phys->hw_ctl) {
  3912. ctl = phys->hw_ctl;
  3913. /*
  3914. * avoid clearing the pending flush during the first
  3915. * frame update after idle power collpase as the
  3916. * restore path would have updated the pending flush
  3917. */
  3918. if (!sde_enc->idle_pc_restore &&
  3919. ctl->ops.clear_pending_flush)
  3920. ctl->ops.clear_pending_flush(ctl);
  3921. }
  3922. }
  3923. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3924. rc = sde_connector_prepare_commit(
  3925. sde_enc->cur_master->connector);
  3926. if (rc)
  3927. SDE_ERROR_ENC(sde_enc,
  3928. "prepare commit failed conn %d rc %d\n",
  3929. sde_enc->cur_master->connector->base.id,
  3930. rc);
  3931. }
  3932. return ret;
  3933. }
  3934. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3935. bool enable, u32 frame_count)
  3936. {
  3937. if (!phys_enc)
  3938. return;
  3939. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3940. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3941. enable, frame_count);
  3942. }
  3943. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3944. bool nonblock, u32 *misr_value)
  3945. {
  3946. if (!phys_enc)
  3947. return -EINVAL;
  3948. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3949. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3950. nonblock, misr_value) : -ENOTSUPP;
  3951. }
  3952. #if IS_ENABLED(CONFIG_DEBUG_FS)
  3953. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3954. {
  3955. struct sde_encoder_virt *sde_enc;
  3956. int i;
  3957. if (!s || !s->private)
  3958. return -EINVAL;
  3959. sde_enc = s->private;
  3960. mutex_lock(&sde_enc->enc_lock);
  3961. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3962. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3963. if (!phys)
  3964. continue;
  3965. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3966. phys->intf_idx - INTF_0,
  3967. atomic_read(&phys->vsync_cnt),
  3968. atomic_read(&phys->underrun_cnt));
  3969. switch (phys->intf_mode) {
  3970. case INTF_MODE_VIDEO:
  3971. seq_puts(s, "mode: video\n");
  3972. break;
  3973. case INTF_MODE_CMD:
  3974. seq_puts(s, "mode: command\n");
  3975. break;
  3976. case INTF_MODE_WB_BLOCK:
  3977. seq_puts(s, "mode: wb block\n");
  3978. break;
  3979. case INTF_MODE_WB_LINE:
  3980. seq_puts(s, "mode: wb line\n");
  3981. break;
  3982. default:
  3983. seq_puts(s, "mode: ???\n");
  3984. break;
  3985. }
  3986. }
  3987. mutex_unlock(&sde_enc->enc_lock);
  3988. return 0;
  3989. }
  3990. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3991. struct file *file)
  3992. {
  3993. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3994. }
  3995. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3996. const char __user *user_buf, size_t count, loff_t *ppos)
  3997. {
  3998. struct sde_encoder_virt *sde_enc;
  3999. char buf[MISR_BUFF_SIZE + 1];
  4000. size_t buff_copy;
  4001. u32 frame_count, enable;
  4002. struct sde_kms *sde_kms = NULL;
  4003. struct drm_encoder *drm_enc;
  4004. if (!file || !file->private_data)
  4005. return -EINVAL;
  4006. sde_enc = file->private_data;
  4007. if (!sde_enc)
  4008. return -EINVAL;
  4009. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4010. if (!sde_kms)
  4011. return -EINVAL;
  4012. drm_enc = &sde_enc->base;
  4013. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4014. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4015. return -ENOTSUPP;
  4016. }
  4017. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4018. if (copy_from_user(buf, user_buf, buff_copy))
  4019. return -EINVAL;
  4020. buf[buff_copy] = 0; /* end of string */
  4021. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4022. return -EINVAL;
  4023. sde_enc->misr_enable = enable;
  4024. sde_enc->misr_reconfigure = true;
  4025. sde_enc->misr_frame_count = frame_count;
  4026. return count;
  4027. }
  4028. static ssize_t _sde_encoder_misr_read(struct file *file,
  4029. char __user *user_buff, size_t count, loff_t *ppos)
  4030. {
  4031. struct sde_encoder_virt *sde_enc;
  4032. struct sde_kms *sde_kms = NULL;
  4033. struct drm_encoder *drm_enc;
  4034. int i = 0, len = 0;
  4035. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4036. int rc;
  4037. if (*ppos)
  4038. return 0;
  4039. if (!file || !file->private_data)
  4040. return -EINVAL;
  4041. sde_enc = file->private_data;
  4042. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4043. if (!sde_kms)
  4044. return -EINVAL;
  4045. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4046. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4047. return -ENOTSUPP;
  4048. }
  4049. drm_enc = &sde_enc->base;
  4050. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4051. if (rc < 0) {
  4052. SDE_ERROR("failed to enable power resource %d\n", rc);
  4053. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4054. return rc;
  4055. }
  4056. sde_vm_lock(sde_kms);
  4057. if (!sde_vm_owns_hw(sde_kms)) {
  4058. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4059. rc = -EOPNOTSUPP;
  4060. goto end;
  4061. }
  4062. if (!sde_enc->misr_enable) {
  4063. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4064. "disabled\n");
  4065. goto buff_check;
  4066. }
  4067. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4068. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4069. u32 misr_value = 0;
  4070. if (!phys || !phys->ops.collect_misr) {
  4071. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4072. "invalid\n");
  4073. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4074. continue;
  4075. }
  4076. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4077. if (rc) {
  4078. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4079. "invalid\n");
  4080. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4081. rc);
  4082. continue;
  4083. } else {
  4084. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4085. "Intf idx:%d\n",
  4086. phys->intf_idx - INTF_0);
  4087. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4088. "0x%x\n", misr_value);
  4089. }
  4090. }
  4091. buff_check:
  4092. if (count <= len) {
  4093. len = 0;
  4094. goto end;
  4095. }
  4096. if (copy_to_user(user_buff, buf, len)) {
  4097. len = -EFAULT;
  4098. goto end;
  4099. }
  4100. *ppos += len; /* increase offset */
  4101. end:
  4102. sde_vm_unlock(sde_kms);
  4103. pm_runtime_put_sync(drm_enc->dev->dev);
  4104. return len;
  4105. }
  4106. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4107. {
  4108. struct sde_encoder_virt *sde_enc;
  4109. struct sde_kms *sde_kms;
  4110. int i;
  4111. static const struct file_operations debugfs_status_fops = {
  4112. .open = _sde_encoder_debugfs_status_open,
  4113. .read = seq_read,
  4114. .llseek = seq_lseek,
  4115. .release = single_release,
  4116. };
  4117. static const struct file_operations debugfs_misr_fops = {
  4118. .open = simple_open,
  4119. .read = _sde_encoder_misr_read,
  4120. .write = _sde_encoder_misr_setup,
  4121. };
  4122. char name[SDE_NAME_SIZE];
  4123. if (!drm_enc) {
  4124. SDE_ERROR("invalid encoder\n");
  4125. return -EINVAL;
  4126. }
  4127. sde_enc = to_sde_encoder_virt(drm_enc);
  4128. sde_kms = sde_encoder_get_kms(drm_enc);
  4129. if (!sde_kms) {
  4130. SDE_ERROR("invalid sde_kms\n");
  4131. return -EINVAL;
  4132. }
  4133. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4134. /* create overall sub-directory for the encoder */
  4135. sde_enc->debugfs_root = debugfs_create_dir(name,
  4136. drm_enc->dev->primary->debugfs_root);
  4137. if (!sde_enc->debugfs_root)
  4138. return -ENOMEM;
  4139. /* don't error check these */
  4140. debugfs_create_file("status", 0400,
  4141. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4142. debugfs_create_file("misr_data", 0600,
  4143. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4144. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4145. &sde_enc->idle_pc_enabled);
  4146. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4147. &sde_enc->frame_trigger_mode);
  4148. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4149. if (sde_enc->phys_encs[i] &&
  4150. sde_enc->phys_encs[i]->ops.late_register)
  4151. sde_enc->phys_encs[i]->ops.late_register(
  4152. sde_enc->phys_encs[i],
  4153. sde_enc->debugfs_root);
  4154. return 0;
  4155. }
  4156. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4157. {
  4158. struct sde_encoder_virt *sde_enc;
  4159. if (!drm_enc)
  4160. return;
  4161. sde_enc = to_sde_encoder_virt(drm_enc);
  4162. debugfs_remove_recursive(sde_enc->debugfs_root);
  4163. }
  4164. #else
  4165. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4166. {
  4167. return 0;
  4168. }
  4169. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4170. {
  4171. }
  4172. #endif /* CONFIG_DEBUG_FS */
  4173. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4174. {
  4175. return _sde_encoder_init_debugfs(encoder);
  4176. }
  4177. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4178. {
  4179. _sde_encoder_destroy_debugfs(encoder);
  4180. }
  4181. static int sde_encoder_virt_add_phys_encs(
  4182. struct msm_display_info *disp_info,
  4183. struct sde_encoder_virt *sde_enc,
  4184. struct sde_enc_phys_init_params *params)
  4185. {
  4186. struct sde_encoder_phys *enc = NULL;
  4187. u32 display_caps = disp_info->capabilities;
  4188. SDE_DEBUG_ENC(sde_enc, "\n");
  4189. /*
  4190. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4191. * in this function, check up-front.
  4192. */
  4193. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4194. ARRAY_SIZE(sde_enc->phys_encs)) {
  4195. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4196. sde_enc->num_phys_encs);
  4197. return -EINVAL;
  4198. }
  4199. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4200. enc = sde_encoder_phys_vid_init(params);
  4201. if (IS_ERR_OR_NULL(enc)) {
  4202. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4203. PTR_ERR(enc));
  4204. return !enc ? -EINVAL : PTR_ERR(enc);
  4205. }
  4206. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4207. }
  4208. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4209. enc = sde_encoder_phys_cmd_init(params);
  4210. if (IS_ERR_OR_NULL(enc)) {
  4211. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4212. PTR_ERR(enc));
  4213. return !enc ? -EINVAL : PTR_ERR(enc);
  4214. }
  4215. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4216. }
  4217. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4218. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4219. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4220. else
  4221. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4222. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4223. ++sde_enc->num_phys_encs;
  4224. return 0;
  4225. }
  4226. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4227. struct sde_enc_phys_init_params *params)
  4228. {
  4229. struct sde_encoder_phys *enc = NULL;
  4230. if (!sde_enc) {
  4231. SDE_ERROR("invalid encoder\n");
  4232. return -EINVAL;
  4233. }
  4234. SDE_DEBUG_ENC(sde_enc, "\n");
  4235. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4236. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4237. sde_enc->num_phys_encs);
  4238. return -EINVAL;
  4239. }
  4240. enc = sde_encoder_phys_wb_init(params);
  4241. if (IS_ERR_OR_NULL(enc)) {
  4242. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4243. PTR_ERR(enc));
  4244. return !enc ? -EINVAL : PTR_ERR(enc);
  4245. }
  4246. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4247. ++sde_enc->num_phys_encs;
  4248. return 0;
  4249. }
  4250. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4251. struct sde_kms *sde_kms,
  4252. struct msm_display_info *disp_info,
  4253. int *drm_enc_mode)
  4254. {
  4255. int ret = 0;
  4256. int i = 0;
  4257. enum sde_intf_type intf_type;
  4258. struct sde_encoder_virt_ops parent_ops = {
  4259. sde_encoder_vblank_callback,
  4260. sde_encoder_underrun_callback,
  4261. sde_encoder_frame_done_callback,
  4262. _sde_encoder_get_qsync_fps_callback,
  4263. };
  4264. struct sde_enc_phys_init_params phys_params;
  4265. if (!sde_enc || !sde_kms) {
  4266. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4267. !sde_enc, !sde_kms);
  4268. return -EINVAL;
  4269. }
  4270. memset(&phys_params, 0, sizeof(phys_params));
  4271. phys_params.sde_kms = sde_kms;
  4272. phys_params.parent = &sde_enc->base;
  4273. phys_params.parent_ops = parent_ops;
  4274. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4275. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4276. SDE_DEBUG("\n");
  4277. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4278. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4279. intf_type = INTF_DSI;
  4280. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4281. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4282. intf_type = INTF_HDMI;
  4283. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4284. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4285. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4286. else
  4287. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4288. intf_type = INTF_DP;
  4289. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4290. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4291. intf_type = INTF_WB;
  4292. } else {
  4293. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4294. return -EINVAL;
  4295. }
  4296. WARN_ON(disp_info->num_of_h_tiles < 1);
  4297. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4298. sde_enc->te_source = disp_info->te_source;
  4299. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4300. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4301. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4302. sde_kms->catalog->features);
  4303. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4304. sde_kms->catalog->features);
  4305. mutex_lock(&sde_enc->enc_lock);
  4306. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4307. /*
  4308. * Left-most tile is at index 0, content is controller id
  4309. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4310. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4311. */
  4312. u32 controller_id = disp_info->h_tile_instance[i];
  4313. if (disp_info->num_of_h_tiles > 1) {
  4314. if (i == 0)
  4315. phys_params.split_role = ENC_ROLE_MASTER;
  4316. else
  4317. phys_params.split_role = ENC_ROLE_SLAVE;
  4318. } else {
  4319. phys_params.split_role = ENC_ROLE_SOLO;
  4320. }
  4321. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4322. i, controller_id, phys_params.split_role);
  4323. if (intf_type == INTF_WB) {
  4324. phys_params.intf_idx = INTF_MAX;
  4325. phys_params.wb_idx = sde_encoder_get_wb(
  4326. sde_kms->catalog,
  4327. intf_type, controller_id);
  4328. if (phys_params.wb_idx == WB_MAX) {
  4329. SDE_ERROR_ENC(sde_enc,
  4330. "could not get wb: type %d, id %d\n",
  4331. intf_type, controller_id);
  4332. ret = -EINVAL;
  4333. }
  4334. } else {
  4335. phys_params.wb_idx = WB_MAX;
  4336. phys_params.intf_idx = sde_encoder_get_intf(
  4337. sde_kms->catalog, intf_type,
  4338. controller_id);
  4339. if (phys_params.intf_idx == INTF_MAX) {
  4340. SDE_ERROR_ENC(sde_enc,
  4341. "could not get wb: type %d, id %d\n",
  4342. intf_type, controller_id);
  4343. ret = -EINVAL;
  4344. }
  4345. }
  4346. if (!ret) {
  4347. if (intf_type == INTF_WB)
  4348. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4349. &phys_params);
  4350. else
  4351. ret = sde_encoder_virt_add_phys_encs(
  4352. disp_info,
  4353. sde_enc,
  4354. &phys_params);
  4355. if (ret)
  4356. SDE_ERROR_ENC(sde_enc,
  4357. "failed to add phys encs\n");
  4358. }
  4359. }
  4360. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4361. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4362. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4363. if (vid_phys) {
  4364. atomic_set(&vid_phys->vsync_cnt, 0);
  4365. atomic_set(&vid_phys->underrun_cnt, 0);
  4366. }
  4367. if (cmd_phys) {
  4368. atomic_set(&cmd_phys->vsync_cnt, 0);
  4369. atomic_set(&cmd_phys->underrun_cnt, 0);
  4370. }
  4371. }
  4372. mutex_unlock(&sde_enc->enc_lock);
  4373. return ret;
  4374. }
  4375. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4376. .mode_set = sde_encoder_virt_mode_set,
  4377. .disable = sde_encoder_virt_disable,
  4378. .enable = sde_encoder_virt_enable,
  4379. .atomic_check = sde_encoder_virt_atomic_check,
  4380. };
  4381. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4382. .destroy = sde_encoder_destroy,
  4383. .late_register = sde_encoder_late_register,
  4384. .early_unregister = sde_encoder_early_unregister,
  4385. };
  4386. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4387. {
  4388. struct msm_drm_private *priv = dev->dev_private;
  4389. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4390. struct drm_encoder *drm_enc = NULL;
  4391. struct sde_encoder_virt *sde_enc = NULL;
  4392. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4393. char name[SDE_NAME_SIZE];
  4394. int ret = 0, i, intf_index = INTF_MAX;
  4395. struct sde_encoder_phys *phys = NULL;
  4396. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4397. if (!sde_enc) {
  4398. ret = -ENOMEM;
  4399. goto fail;
  4400. }
  4401. mutex_init(&sde_enc->enc_lock);
  4402. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4403. &drm_enc_mode);
  4404. if (ret)
  4405. goto fail;
  4406. sde_enc->cur_master = NULL;
  4407. spin_lock_init(&sde_enc->enc_spinlock);
  4408. mutex_init(&sde_enc->vblank_ctl_lock);
  4409. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4410. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4411. drm_enc = &sde_enc->base;
  4412. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4413. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4414. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4415. phys = sde_enc->phys_encs[i];
  4416. if (!phys)
  4417. continue;
  4418. if (phys->ops.is_master && phys->ops.is_master(phys))
  4419. intf_index = phys->intf_idx - INTF_0;
  4420. }
  4421. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4422. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4423. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4424. SDE_RSC_PRIMARY_DISP_CLIENT :
  4425. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4426. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4427. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4428. PTR_ERR(sde_enc->rsc_client));
  4429. sde_enc->rsc_client = NULL;
  4430. }
  4431. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4432. sde_enc->input_event_enabled) {
  4433. ret = _sde_encoder_input_handler(sde_enc);
  4434. if (ret)
  4435. SDE_ERROR(
  4436. "input handler registration failed, rc = %d\n", ret);
  4437. }
  4438. /* Keep posted start as default configuration in driver
  4439. if SBLUT is supported on target. Do not allow HAL to
  4440. override driver's default frame trigger mode.
  4441. */
  4442. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  4443. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  4444. mutex_init(&sde_enc->rc_lock);
  4445. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4446. sde_encoder_off_work);
  4447. sde_enc->vblank_enabled = false;
  4448. sde_enc->qdss_status = false;
  4449. kthread_init_work(&sde_enc->input_event_work,
  4450. sde_encoder_input_event_work_handler);
  4451. kthread_init_work(&sde_enc->early_wakeup_work,
  4452. sde_encoder_early_wakeup_work_handler);
  4453. kthread_init_work(&sde_enc->esd_trigger_work,
  4454. sde_encoder_esd_trigger_work_handler);
  4455. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4456. SDE_DEBUG_ENC(sde_enc, "created\n");
  4457. return drm_enc;
  4458. fail:
  4459. SDE_ERROR("failed to create encoder\n");
  4460. if (drm_enc)
  4461. sde_encoder_destroy(drm_enc);
  4462. return ERR_PTR(ret);
  4463. }
  4464. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4465. enum msm_event_wait event)
  4466. {
  4467. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4468. struct sde_encoder_virt *sde_enc = NULL;
  4469. int i, ret = 0;
  4470. char atrace_buf[32];
  4471. if (!drm_enc) {
  4472. SDE_ERROR("invalid encoder\n");
  4473. return -EINVAL;
  4474. }
  4475. sde_enc = to_sde_encoder_virt(drm_enc);
  4476. SDE_DEBUG_ENC(sde_enc, "\n");
  4477. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4478. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4479. switch (event) {
  4480. case MSM_ENC_COMMIT_DONE:
  4481. fn_wait = phys->ops.wait_for_commit_done;
  4482. break;
  4483. case MSM_ENC_TX_COMPLETE:
  4484. fn_wait = phys->ops.wait_for_tx_complete;
  4485. break;
  4486. case MSM_ENC_VBLANK:
  4487. fn_wait = phys->ops.wait_for_vblank;
  4488. break;
  4489. case MSM_ENC_ACTIVE_REGION:
  4490. fn_wait = phys->ops.wait_for_active;
  4491. break;
  4492. default:
  4493. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4494. event);
  4495. return -EINVAL;
  4496. }
  4497. if (phys && fn_wait) {
  4498. snprintf(atrace_buf, sizeof(atrace_buf),
  4499. "wait_completion_event_%d", event);
  4500. SDE_ATRACE_BEGIN(atrace_buf);
  4501. ret = fn_wait(phys);
  4502. SDE_ATRACE_END(atrace_buf);
  4503. if (ret)
  4504. return ret;
  4505. }
  4506. }
  4507. return ret;
  4508. }
  4509. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4510. u64 *l_bound, u64 *u_bound)
  4511. {
  4512. struct sde_encoder_virt *sde_enc;
  4513. u64 jitter_ns, frametime_ns;
  4514. struct msm_mode_info *info;
  4515. if (!drm_enc) {
  4516. SDE_ERROR("invalid encoder\n");
  4517. return;
  4518. }
  4519. sde_enc = to_sde_encoder_virt(drm_enc);
  4520. info = &sde_enc->mode_info;
  4521. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4522. jitter_ns = info->jitter_numer * frametime_ns;
  4523. do_div(jitter_ns, info->jitter_denom * 100);
  4524. *l_bound = frametime_ns - jitter_ns;
  4525. *u_bound = frametime_ns + jitter_ns;
  4526. }
  4527. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4528. {
  4529. struct sde_encoder_virt *sde_enc;
  4530. if (!drm_enc) {
  4531. SDE_ERROR("invalid encoder\n");
  4532. return 0;
  4533. }
  4534. sde_enc = to_sde_encoder_virt(drm_enc);
  4535. return sde_enc->mode_info.frame_rate;
  4536. }
  4537. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4538. {
  4539. struct sde_encoder_virt *sde_enc = NULL;
  4540. int i;
  4541. if (!encoder) {
  4542. SDE_ERROR("invalid encoder\n");
  4543. return INTF_MODE_NONE;
  4544. }
  4545. sde_enc = to_sde_encoder_virt(encoder);
  4546. if (sde_enc->cur_master)
  4547. return sde_enc->cur_master->intf_mode;
  4548. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4549. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4550. if (phys)
  4551. return phys->intf_mode;
  4552. }
  4553. return INTF_MODE_NONE;
  4554. }
  4555. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4556. {
  4557. struct sde_encoder_virt *sde_enc = NULL;
  4558. struct sde_encoder_phys *phys;
  4559. if (!encoder) {
  4560. SDE_ERROR("invalid encoder\n");
  4561. return 0;
  4562. }
  4563. sde_enc = to_sde_encoder_virt(encoder);
  4564. phys = sde_enc->cur_master;
  4565. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4566. }
  4567. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4568. ktime_t *tvblank)
  4569. {
  4570. struct sde_encoder_virt *sde_enc = NULL;
  4571. struct sde_encoder_phys *phys;
  4572. if (!encoder) {
  4573. SDE_ERROR("invalid encoder\n");
  4574. return false;
  4575. }
  4576. sde_enc = to_sde_encoder_virt(encoder);
  4577. phys = sde_enc->cur_master;
  4578. if (!phys)
  4579. return false;
  4580. *tvblank = phys->last_vsync_timestamp;
  4581. return *tvblank ? true : false;
  4582. }
  4583. static void _sde_encoder_cache_hw_res_cont_splash(
  4584. struct drm_encoder *encoder,
  4585. struct sde_kms *sde_kms)
  4586. {
  4587. int i, idx;
  4588. struct sde_encoder_virt *sde_enc;
  4589. struct sde_encoder_phys *phys_enc;
  4590. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4591. sde_enc = to_sde_encoder_virt(encoder);
  4592. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4593. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4594. sde_enc->hw_pp[i] = NULL;
  4595. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4596. break;
  4597. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  4598. }
  4599. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4600. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4601. sde_enc->hw_dsc[i] = NULL;
  4602. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4603. break;
  4604. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  4605. }
  4606. /*
  4607. * If we have multiple phys encoders with one controller, make
  4608. * sure to populate the controller pointer in both phys encoders.
  4609. */
  4610. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4611. phys_enc = sde_enc->phys_encs[idx];
  4612. phys_enc->hw_ctl = NULL;
  4613. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4614. SDE_HW_BLK_CTL);
  4615. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4616. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4617. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  4618. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4619. phys_enc->intf_idx, phys_enc->hw_ctl);
  4620. }
  4621. }
  4622. }
  4623. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4624. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4625. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4626. phys->hw_intf = NULL;
  4627. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4628. break;
  4629. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  4630. }
  4631. }
  4632. /**
  4633. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4634. * device bootup when cont_splash is enabled
  4635. * @drm_enc: Pointer to drm encoder structure
  4636. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4637. * @enable: boolean indicates enable or displae state of splash
  4638. * @Return: true if successful in updating the encoder structure
  4639. */
  4640. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4641. struct sde_splash_display *splash_display, bool enable)
  4642. {
  4643. struct sde_encoder_virt *sde_enc;
  4644. struct msm_drm_private *priv;
  4645. struct sde_kms *sde_kms;
  4646. struct drm_connector *conn = NULL;
  4647. struct sde_connector *sde_conn = NULL;
  4648. struct sde_connector_state *sde_conn_state = NULL;
  4649. struct drm_display_mode *drm_mode = NULL;
  4650. struct sde_encoder_phys *phys_enc;
  4651. struct drm_bridge *bridge;
  4652. int ret = 0, i;
  4653. struct msm_sub_mode sub_mode;
  4654. if (!encoder) {
  4655. SDE_ERROR("invalid drm enc\n");
  4656. return -EINVAL;
  4657. }
  4658. sde_enc = to_sde_encoder_virt(encoder);
  4659. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4660. if (!sde_kms) {
  4661. SDE_ERROR("invalid sde_kms\n");
  4662. return -EINVAL;
  4663. }
  4664. priv = encoder->dev->dev_private;
  4665. if (!priv->num_connectors) {
  4666. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4667. return -EINVAL;
  4668. }
  4669. SDE_DEBUG_ENC(sde_enc,
  4670. "num of connectors: %d\n", priv->num_connectors);
  4671. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4672. if (!enable) {
  4673. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4674. phys_enc = sde_enc->phys_encs[i];
  4675. if (phys_enc)
  4676. phys_enc->cont_splash_enabled = false;
  4677. }
  4678. return ret;
  4679. }
  4680. if (!splash_display) {
  4681. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4682. return -EINVAL;
  4683. }
  4684. for (i = 0; i < priv->num_connectors; i++) {
  4685. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4686. priv->connectors[i]->base.id);
  4687. sde_conn = to_sde_connector(priv->connectors[i]);
  4688. if (!sde_conn->encoder) {
  4689. SDE_DEBUG_ENC(sde_enc,
  4690. "encoder not attached to connector\n");
  4691. continue;
  4692. }
  4693. if (sde_conn->encoder->base.id
  4694. == encoder->base.id) {
  4695. conn = (priv->connectors[i]);
  4696. break;
  4697. }
  4698. }
  4699. if (!conn || !conn->state) {
  4700. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4701. return -EINVAL;
  4702. }
  4703. sde_conn_state = to_sde_connector_state(conn->state);
  4704. if (!sde_conn->ops.get_mode_info) {
  4705. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4706. return -EINVAL;
  4707. }
  4708. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4709. MSM_DISPLAY_DSC_MODE_DISABLED;
  4710. drm_mode = &encoder->crtc->state->adjusted_mode;
  4711. ret = sde_connector_get_mode_info(&sde_conn->base,
  4712. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4713. if (ret) {
  4714. SDE_ERROR_ENC(sde_enc,
  4715. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4716. return ret;
  4717. }
  4718. if (sde_conn->encoder) {
  4719. conn->state->best_encoder = sde_conn->encoder;
  4720. SDE_DEBUG_ENC(sde_enc,
  4721. "configured cstate->best_encoder to ID = %d\n",
  4722. conn->state->best_encoder->base.id);
  4723. } else {
  4724. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4725. conn->base.id);
  4726. }
  4727. sde_enc->crtc = encoder->crtc;
  4728. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4729. conn->state, false);
  4730. if (ret) {
  4731. SDE_ERROR_ENC(sde_enc,
  4732. "failed to reserve hw resources, %d\n", ret);
  4733. return ret;
  4734. }
  4735. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4736. sde_connector_get_topology_name(conn));
  4737. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4738. drm_mode->hdisplay, drm_mode->vdisplay);
  4739. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4740. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4741. if (bridge) {
  4742. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4743. /*
  4744. * For cont-splash use case, we update the mode
  4745. * configurations manually. This will skip the
  4746. * usually mode set call when actual frame is
  4747. * pushed from framework. The bridge needs to
  4748. * be updated with the current drm mode by
  4749. * calling the bridge mode set ops.
  4750. */
  4751. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4752. } else {
  4753. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4754. }
  4755. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4756. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4757. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4758. if (!phys) {
  4759. SDE_ERROR_ENC(sde_enc,
  4760. "phys encoders not initialized\n");
  4761. return -EINVAL;
  4762. }
  4763. /* update connector for master and slave phys encoders */
  4764. phys->connector = conn;
  4765. phys->cont_splash_enabled = true;
  4766. phys->hw_pp = sde_enc->hw_pp[i];
  4767. if (phys->ops.cont_splash_mode_set)
  4768. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4769. if (phys->ops.is_master && phys->ops.is_master(phys))
  4770. sde_enc->cur_master = phys;
  4771. }
  4772. return ret;
  4773. }
  4774. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4775. bool skip_pre_kickoff)
  4776. {
  4777. struct msm_drm_thread *event_thread = NULL;
  4778. struct msm_drm_private *priv = NULL;
  4779. struct sde_encoder_virt *sde_enc = NULL;
  4780. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4781. SDE_ERROR("invalid parameters\n");
  4782. return -EINVAL;
  4783. }
  4784. priv = enc->dev->dev_private;
  4785. sde_enc = to_sde_encoder_virt(enc);
  4786. if (!sde_enc->crtc || (sde_enc->crtc->index
  4787. >= ARRAY_SIZE(priv->event_thread))) {
  4788. SDE_DEBUG_ENC(sde_enc,
  4789. "invalid cached CRTC: %d or crtc index: %d\n",
  4790. sde_enc->crtc == NULL,
  4791. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4792. return -EINVAL;
  4793. }
  4794. SDE_EVT32_VERBOSE(DRMID(enc));
  4795. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4796. if (!skip_pre_kickoff) {
  4797. sde_enc->delay_kickoff = true;
  4798. kthread_queue_work(&event_thread->worker,
  4799. &sde_enc->esd_trigger_work);
  4800. kthread_flush_work(&sde_enc->esd_trigger_work);
  4801. }
  4802. /*
  4803. * panel may stop generating te signal (vsync) during esd failure. rsc
  4804. * hardware may hang without vsync. Avoid rsc hang by generating the
  4805. * vsync from watchdog timer instead of panel.
  4806. */
  4807. sde_encoder_helper_switch_vsync(enc, true);
  4808. if (!skip_pre_kickoff) {
  4809. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4810. sde_enc->delay_kickoff = false;
  4811. }
  4812. return 0;
  4813. }
  4814. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4815. {
  4816. struct sde_encoder_virt *sde_enc;
  4817. if (!encoder) {
  4818. SDE_ERROR("invalid drm enc\n");
  4819. return false;
  4820. }
  4821. sde_enc = to_sde_encoder_virt(encoder);
  4822. return sde_enc->recovery_events_enabled;
  4823. }
  4824. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4825. {
  4826. struct sde_encoder_virt *sde_enc;
  4827. if (!encoder) {
  4828. SDE_ERROR("invalid drm enc\n");
  4829. return;
  4830. }
  4831. sde_enc = to_sde_encoder_virt(encoder);
  4832. sde_enc->recovery_events_enabled = true;
  4833. }
  4834. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4835. {
  4836. struct sde_kms *sde_kms;
  4837. struct drm_connector *conn;
  4838. struct sde_connector_state *conn_state;
  4839. if (!drm_enc)
  4840. return false;
  4841. sde_kms = sde_encoder_get_kms(drm_enc);
  4842. if (!sde_kms)
  4843. return false;
  4844. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4845. if (!conn || !conn->state)
  4846. return false;
  4847. conn_state = to_sde_connector_state(conn->state);
  4848. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4849. }
  4850. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  4851. {
  4852. struct sde_encoder_virt *sde_enc;
  4853. struct sde_encoder_phys *phys_enc;
  4854. u32 i;
  4855. sde_enc = to_sde_encoder_virt(drm_enc);
  4856. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4857. {
  4858. phys_enc = sde_enc->phys_encs[i];
  4859. if(phys_enc && phys_enc->ops.add_to_minidump)
  4860. phys_enc->ops.add_to_minidump(phys_enc);
  4861. phys_enc = sde_enc->phys_cmd_encs[i];
  4862. if(phys_enc && phys_enc->ops.add_to_minidump)
  4863. phys_enc->ops.add_to_minidump(phys_enc);
  4864. phys_enc = sde_enc->phys_vid_encs[i];
  4865. if(phys_enc && phys_enc->ops.add_to_minidump)
  4866. phys_enc->ops.add_to_minidump(phys_enc);
  4867. }
  4868. }