sde_encoder.c 164 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027
  1. /*
  2. * Copyright (c) 2014-2019, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/sde_rsc.h>
  23. #include "msm_drv.h"
  24. #include "sde_kms.h"
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_crtc_helper.h>
  27. #include "sde_hwio.h"
  28. #include "sde_hw_catalog.h"
  29. #include "sde_hw_intf.h"
  30. #include "sde_hw_ctl.h"
  31. #include "sde_formats.h"
  32. #include "sde_encoder_phys.h"
  33. #include "sde_power_handle.h"
  34. #include "sde_hw_dsc.h"
  35. #include "sde_crtc.h"
  36. #include "sde_trace.h"
  37. #include "sde_core_irq.h"
  38. #include "sde_hw_top.h"
  39. #include "sde_hw_qdss.h"
  40. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  41. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  42. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  45. (p) ? (p)->parent->base.id : -1, \
  46. (p) ? (p)->intf_idx - INTF_0 : -1, \
  47. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  48. ##__VA_ARGS__)
  49. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  50. (p) ? (p)->parent->base.id : -1, \
  51. (p) ? (p)->intf_idx - INTF_0 : -1, \
  52. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  53. ##__VA_ARGS__)
  54. /*
  55. * Two to anticipate panels that can do cmd/vid dynamic switching
  56. * plan is to create all possible physical encoder types, and switch between
  57. * them at runtime
  58. */
  59. #define NUM_PHYS_ENCODER_TYPES 2
  60. #define MAX_PHYS_ENCODERS_PER_VIRTUAL \
  61. (MAX_H_TILES_PER_DISPLAY * NUM_PHYS_ENCODER_TYPES)
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* Maximum number of VSYNC wait attempts for RSC state transition */
  66. #define MAX_RSC_WAIT 5
  67. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  68. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  69. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  70. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  71. /**
  72. * enum sde_enc_rc_events - events for resource control state machine
  73. * @SDE_ENC_RC_EVENT_KICKOFF:
  74. * This event happens at NORMAL priority.
  75. * Event that signals the start of the transfer. When this event is
  76. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  77. * Regardless of the previous state, the resource should be in ON state
  78. * at the end of this event.
  79. * @SDE_ENC_RC_EVENT_FRAME_DONE:
  80. * This event happens at INTERRUPT level.
  81. * Event signals the end of the data transfer after the PP FRAME_DONE
  82. * event. At the end of this event, a delayed work is scheduled to go to
  83. * IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION time.
  84. * @SDE_ENC_RC_EVENT_PRE_STOP:
  85. * This event happens at NORMAL priority.
  86. * This event, when received during the ON state, set RSC to IDLE, and
  87. * and leave the RC STATE in the PRE_OFF state.
  88. * It should be followed by the STOP event as part of encoder disable.
  89. * If received during IDLE or OFF states, it will do nothing.
  90. * @SDE_ENC_RC_EVENT_STOP:
  91. * This event happens at NORMAL priority.
  92. * When this event is received, disable all the MDP/DSI core clocks, and
  93. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  94. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  95. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  96. * Resource state should be in OFF at the end of the event.
  97. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that there is a seamless mode switch is in prgoress. A
  100. * client needs to turn of only irq - leave clocks ON to reduce the mode
  101. * switch latency.
  102. * @SDE_ENC_RC_EVENT_POST_MODESET:
  103. * This event happens at NORMAL priority from a work item.
  104. * Event signals that seamless mode switch is complete and resources are
  105. * acquired. Clients wants to turn on the irq again and update the rsc
  106. * with new vtotal.
  107. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  108. * This event happens at NORMAL priority from a work item.
  109. * Event signals that there were no frame updates for
  110. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  111. * and request RSC with IDLE state and change the resource state to IDLE.
  112. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  113. * This event is triggered from the input event thread when touch event is
  114. * received from the input device. On receiving this event,
  115. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  116. clocks and enable RSC.
  117. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  118. * off work since a new commit is imminent.
  119. */
  120. enum sde_enc_rc_events {
  121. SDE_ENC_RC_EVENT_KICKOFF = 1,
  122. SDE_ENC_RC_EVENT_FRAME_DONE,
  123. SDE_ENC_RC_EVENT_PRE_STOP,
  124. SDE_ENC_RC_EVENT_STOP,
  125. SDE_ENC_RC_EVENT_PRE_MODESET,
  126. SDE_ENC_RC_EVENT_POST_MODESET,
  127. SDE_ENC_RC_EVENT_ENTER_IDLE,
  128. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  129. };
  130. /*
  131. * enum sde_enc_rc_states - states that the resource control maintains
  132. * @SDE_ENC_RC_STATE_OFF: Resource is in OFF state
  133. * @SDE_ENC_RC_STATE_PRE_OFF: Resource is transitioning to OFF state
  134. * @SDE_ENC_RC_STATE_ON: Resource is in ON state
  135. * @SDE_ENC_RC_STATE_MODESET: Resource is in modeset state
  136. * @SDE_ENC_RC_STATE_IDLE: Resource is in IDLE state
  137. */
  138. enum sde_enc_rc_states {
  139. SDE_ENC_RC_STATE_OFF,
  140. SDE_ENC_RC_STATE_PRE_OFF,
  141. SDE_ENC_RC_STATE_ON,
  142. SDE_ENC_RC_STATE_MODESET,
  143. SDE_ENC_RC_STATE_IDLE
  144. };
  145. /**
  146. * struct sde_encoder_virt - virtual encoder. Container of one or more physical
  147. * encoders. Virtual encoder manages one "logical" display. Physical
  148. * encoders manage one intf block, tied to a specific panel/sub-panel.
  149. * Virtual encoder defers as much as possible to the physical encoders.
  150. * Virtual encoder registers itself with the DRM Framework as the encoder.
  151. * @base: drm_encoder base class for registration with DRM
  152. * @enc_spin_lock: Virtual-Encoder-Wide Spin Lock for IRQ purposes
  153. * @bus_scaling_client: Client handle to the bus scaling interface
  154. * @te_source: vsync source pin information
  155. * @ops: Encoder ops from init function
  156. * @num_phys_encs: Actual number of physical encoders contained.
  157. * @phys_encs: Container of physical encoders managed.
  158. * @phys_vid_encs: Video physical encoders for panel mode switch.
  159. * @phys_cmd_encs: Command physical encoders for panel mode switch.
  160. * @cur_master: Pointer to the current master in this mode. Optimization
  161. * Only valid after enable. Cleared as disable.
  162. * @hw_pp Handle to the pingpong blocks used for the display. No.
  163. * pingpong blocks can be different than num_phys_encs.
  164. * @hw_dsc: Array of DSC block handles used for the display.
  165. * @dirty_dsc_ids: Cached dsc indexes for dirty DSC blocks needing flush
  166. * @intfs_swapped Whether or not the phys_enc interfaces have been swapped
  167. * for partial update right-only cases, such as pingpong
  168. * split where virtual pingpong does not generate IRQs
  169. @qdss_status: indicate if qdss is modified since last update
  170. * @crtc_vblank_cb: Callback into the upper layer / CRTC for
  171. * notification of the VBLANK
  172. * @crtc_vblank_cb_data: Data from upper layer for VBLANK notification
  173. * @crtc_kickoff_cb: Callback into CRTC that will flush & start
  174. * all CTL paths
  175. * @crtc_kickoff_cb_data: Opaque user data given to crtc_kickoff_cb
  176. * @debugfs_root: Debug file system root file node
  177. * @enc_lock: Lock around physical encoder create/destroy and
  178. access.
  179. * @frame_done_cnt: Atomic counter for tracking which phys_enc is
  180. * done with frame processing.
  181. * @crtc_frame_event_cb: callback handler for frame event
  182. * @crtc_frame_event_cb_data: callback handler private data
  183. * @vsync_event_timer: vsync timer
  184. * @rsc_client: rsc client pointer
  185. * @rsc_state_init: boolean to indicate rsc config init
  186. * @disp_info: local copy of msm_display_info struct
  187. * @misr_enable: misr enable/disable status
  188. * @misr_frame_count: misr frame count before start capturing the data
  189. * @idle_pc_enabled: indicate if idle power collapse is enabled
  190. * currently. This can be controlled by user-mode
  191. * @rc_lock: resource control mutex lock to protect
  192. * virt encoder over various state changes
  193. * @rc_state: resource controller state
  194. * @delayed_off_work: delayed worker to schedule disabling of
  195. * clks and resources after IDLE_TIMEOUT time.
  196. * @vsync_event_work: worker to handle vsync event for autorefresh
  197. * @input_event_work: worker to handle input device touch events
  198. * @esd_trigger_work: worker to handle esd trigger events
  199. * @input_handler: handler for input device events
  200. * @topology: topology of the display
  201. * @vblank_enabled: boolean to track userspace vblank vote
  202. * @idle_pc_restore: flag to indicate idle_pc_restore happened
  203. * @frame_trigger_mode: frame trigger mode indication for command
  204. * mode display
  205. * @dynamic_hdr_updated: flag to indicate if mempool was programmed
  206. * @rsc_config: rsc configuration for display vtotal, fps, etc.
  207. * @cur_conn_roi: current connector roi
  208. * @prv_conn_roi: previous connector roi to optimize if unchanged
  209. * @crtc pointer to drm_crtc
  210. * @recovery_events_enabled: status of hw recovery feature enable by client
  211. * @elevated_ahb_vote: increase AHB bus speed for the first frame
  212. * after power collapse
  213. * @pm_qos_cpu_req: pm_qos request for cpu frequency
  214. * @mode_info: stores the current mode and should be used
  215. * only in commit phase
  216. */
  217. struct sde_encoder_virt {
  218. struct drm_encoder base;
  219. spinlock_t enc_spinlock;
  220. struct mutex vblank_ctl_lock;
  221. uint32_t bus_scaling_client;
  222. uint32_t display_num_of_h_tiles;
  223. uint32_t te_source;
  224. struct sde_encoder_ops ops;
  225. unsigned int num_phys_encs;
  226. struct sde_encoder_phys *phys_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  227. struct sde_encoder_phys *phys_vid_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  228. struct sde_encoder_phys *phys_cmd_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  229. struct sde_encoder_phys *cur_master;
  230. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  231. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  232. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  233. enum sde_dsc dirty_dsc_ids[MAX_CHANNELS_PER_ENC];
  234. bool intfs_swapped;
  235. bool qdss_status;
  236. void (*crtc_vblank_cb)(void *data);
  237. void *crtc_vblank_cb_data;
  238. struct dentry *debugfs_root;
  239. struct mutex enc_lock;
  240. atomic_t frame_done_cnt[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  241. void (*crtc_frame_event_cb)(void *data, u32 event);
  242. struct sde_crtc_frame_event_cb_data crtc_frame_event_cb_data;
  243. struct timer_list vsync_event_timer;
  244. struct sde_rsc_client *rsc_client;
  245. bool rsc_state_init;
  246. struct msm_display_info disp_info;
  247. bool misr_enable;
  248. u32 misr_frame_count;
  249. bool idle_pc_enabled;
  250. struct mutex rc_lock;
  251. enum sde_enc_rc_states rc_state;
  252. struct kthread_delayed_work delayed_off_work;
  253. struct kthread_work vsync_event_work;
  254. struct kthread_work input_event_work;
  255. struct kthread_work esd_trigger_work;
  256. struct input_handler *input_handler;
  257. struct msm_display_topology topology;
  258. bool vblank_enabled;
  259. bool idle_pc_restore;
  260. enum frame_trigger_mode_type frame_trigger_mode;
  261. bool dynamic_hdr_updated;
  262. struct sde_rsc_cmd_config rsc_config;
  263. struct sde_rect cur_conn_roi;
  264. struct sde_rect prv_conn_roi;
  265. struct drm_crtc *crtc;
  266. bool recovery_events_enabled;
  267. bool elevated_ahb_vote;
  268. struct pm_qos_request pm_qos_cpu_req;
  269. struct msm_mode_info mode_info;
  270. };
  271. #define to_sde_encoder_virt(x) container_of(x, struct sde_encoder_virt, base)
  272. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  273. {
  274. struct sde_encoder_virt *sde_enc;
  275. int i;
  276. sde_enc = to_sde_encoder_virt(drm_enc);
  277. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  278. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  279. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  280. SDE_EVT32(DRMID(drm_enc), enable);
  281. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  282. }
  283. }
  284. }
  285. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc,
  286. struct sde_kms *sde_kms)
  287. {
  288. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  289. struct pm_qos_request *req;
  290. u32 cpu_mask;
  291. u32 cpu_dma_latency;
  292. int cpu;
  293. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  294. return;
  295. cpu_mask = sde_kms->catalog->perf.cpu_mask;
  296. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  297. req = &sde_enc->pm_qos_cpu_req;
  298. req->type = PM_QOS_REQ_AFFINE_CORES;
  299. cpumask_empty(&req->cpus_affine);
  300. for_each_possible_cpu(cpu) {
  301. if ((1 << cpu) & cpu_mask)
  302. cpumask_set_cpu(cpu, &req->cpus_affine);
  303. }
  304. pm_qos_add_request(req, PM_QOS_CPU_DMA_LATENCY, cpu_dma_latency);
  305. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_mask, cpu_dma_latency);
  306. }
  307. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc,
  308. struct sde_kms *sde_kms)
  309. {
  310. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  311. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  312. return;
  313. pm_qos_remove_request(&sde_enc->pm_qos_cpu_req);
  314. }
  315. static bool _sde_encoder_is_autorefresh_enabled(
  316. struct sde_encoder_virt *sde_enc)
  317. {
  318. struct drm_connector *drm_conn;
  319. if (!sde_enc->cur_master ||
  320. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  321. return false;
  322. drm_conn = sde_enc->cur_master->connector;
  323. if (!drm_conn || !drm_conn->state)
  324. return false;
  325. return sde_connector_get_property(drm_conn->state,
  326. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  327. }
  328. static bool _sde_encoder_is_dsc_enabled(struct drm_encoder *drm_enc)
  329. {
  330. struct sde_encoder_virt *sde_enc;
  331. struct msm_compression_info *comp_info;
  332. if (!drm_enc)
  333. return false;
  334. sde_enc = to_sde_encoder_virt(drm_enc);
  335. comp_info = &sde_enc->mode_info.comp_info;
  336. return (comp_info->comp_type == MSM_DISPLAY_COMPRESSION_DSC);
  337. }
  338. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  339. struct sde_hw_qdss *hw_qdss,
  340. struct sde_encoder_phys *phys, bool enable)
  341. {
  342. if (sde_enc->qdss_status == enable)
  343. return;
  344. sde_enc->qdss_status = enable;
  345. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  346. sde_enc->qdss_status);
  347. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  348. }
  349. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  350. s64 timeout_ms, struct sde_encoder_wait_info *info)
  351. {
  352. int rc = 0;
  353. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  354. ktime_t cur_ktime;
  355. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  356. do {
  357. rc = wait_event_timeout(*(info->wq),
  358. atomic_read(info->atomic_cnt) == info->count_check,
  359. wait_time_jiffies);
  360. cur_ktime = ktime_get();
  361. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  362. timeout_ms, atomic_read(info->atomic_cnt),
  363. info->count_check);
  364. /* If we timed out, counter is valid and time is less, wait again */
  365. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  366. (rc == 0) &&
  367. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  368. return rc;
  369. }
  370. bool sde_encoder_is_dsc_merge(struct drm_encoder *drm_enc)
  371. {
  372. enum sde_rm_topology_name topology;
  373. struct sde_encoder_virt *sde_enc;
  374. struct drm_connector *drm_conn;
  375. if (!drm_enc)
  376. return false;
  377. sde_enc = to_sde_encoder_virt(drm_enc);
  378. if (!sde_enc->cur_master)
  379. return false;
  380. drm_conn = sde_enc->cur_master->connector;
  381. if (!drm_conn)
  382. return false;
  383. topology = sde_connector_get_topology_name(drm_conn);
  384. if (topology == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)
  385. return true;
  386. return false;
  387. }
  388. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  389. {
  390. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  391. return sde_enc &&
  392. (sde_enc->disp_info.display_type ==
  393. SDE_CONNECTOR_PRIMARY);
  394. }
  395. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  396. {
  397. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  398. return sde_enc && sde_enc->cur_master &&
  399. sde_enc->cur_master->cont_splash_enabled;
  400. }
  401. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  402. enum sde_intr_idx intr_idx)
  403. {
  404. SDE_EVT32(DRMID(phys_enc->parent),
  405. phys_enc->intf_idx - INTF_0,
  406. phys_enc->hw_pp->idx - PINGPONG_0,
  407. intr_idx);
  408. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  409. if (phys_enc->parent_ops.handle_frame_done)
  410. phys_enc->parent_ops.handle_frame_done(
  411. phys_enc->parent, phys_enc,
  412. SDE_ENCODER_FRAME_EVENT_ERROR);
  413. }
  414. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  415. enum sde_intr_idx intr_idx,
  416. struct sde_encoder_wait_info *wait_info)
  417. {
  418. struct sde_encoder_irq *irq;
  419. u32 irq_status;
  420. int ret, i;
  421. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  422. SDE_ERROR("invalid params\n");
  423. return -EINVAL;
  424. }
  425. irq = &phys_enc->irq[intr_idx];
  426. /* note: do master / slave checking outside */
  427. /* return EWOULDBLOCK since we know the wait isn't necessary */
  428. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  429. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  430. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  431. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  432. return -EWOULDBLOCK;
  433. }
  434. if (irq->irq_idx < 0) {
  435. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  436. irq->name, irq->hw_idx);
  437. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  438. irq->irq_idx);
  439. return 0;
  440. }
  441. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  442. atomic_read(wait_info->atomic_cnt));
  443. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  444. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  445. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  446. /*
  447. * Some module X may disable interrupt for longer duration
  448. * and it may trigger all interrupts including timer interrupt
  449. * when module X again enable the interrupt.
  450. * That may cause interrupt wait timeout API in this API.
  451. * It is handled by split the wait timer in two halves.
  452. */
  453. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  454. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  455. irq->hw_idx,
  456. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  457. wait_info);
  458. if (ret)
  459. break;
  460. }
  461. if (ret <= 0) {
  462. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  463. irq->irq_idx, true);
  464. if (irq_status) {
  465. unsigned long flags;
  466. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  467. irq->hw_idx, irq->irq_idx,
  468. phys_enc->hw_pp->idx - PINGPONG_0,
  469. atomic_read(wait_info->atomic_cnt));
  470. SDE_DEBUG_PHYS(phys_enc,
  471. "done but irq %d not triggered\n",
  472. irq->irq_idx);
  473. local_irq_save(flags);
  474. irq->cb.func(phys_enc, irq->irq_idx);
  475. local_irq_restore(flags);
  476. ret = 0;
  477. } else {
  478. ret = -ETIMEDOUT;
  479. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  480. irq->hw_idx, irq->irq_idx,
  481. phys_enc->hw_pp->idx - PINGPONG_0,
  482. atomic_read(wait_info->atomic_cnt), irq_status,
  483. SDE_EVTLOG_ERROR);
  484. }
  485. } else {
  486. ret = 0;
  487. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  488. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  489. atomic_read(wait_info->atomic_cnt));
  490. }
  491. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  492. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  493. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  494. return ret;
  495. }
  496. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  497. enum sde_intr_idx intr_idx)
  498. {
  499. struct sde_encoder_irq *irq;
  500. int ret = 0;
  501. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  502. SDE_ERROR("invalid params\n");
  503. return -EINVAL;
  504. }
  505. irq = &phys_enc->irq[intr_idx];
  506. if (irq->irq_idx >= 0) {
  507. SDE_DEBUG_PHYS(phys_enc,
  508. "skipping already registered irq %s type %d\n",
  509. irq->name, irq->intr_type);
  510. return 0;
  511. }
  512. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  513. irq->intr_type, irq->hw_idx);
  514. if (irq->irq_idx < 0) {
  515. SDE_ERROR_PHYS(phys_enc,
  516. "failed to lookup IRQ index for %s type:%d\n",
  517. irq->name, irq->intr_type);
  518. return -EINVAL;
  519. }
  520. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  521. &irq->cb);
  522. if (ret) {
  523. SDE_ERROR_PHYS(phys_enc,
  524. "failed to register IRQ callback for %s\n",
  525. irq->name);
  526. irq->irq_idx = -EINVAL;
  527. return ret;
  528. }
  529. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  530. if (ret) {
  531. SDE_ERROR_PHYS(phys_enc,
  532. "enable IRQ for intr:%s failed, irq_idx %d\n",
  533. irq->name, irq->irq_idx);
  534. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  535. irq->irq_idx, &irq->cb);
  536. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  537. irq->irq_idx, SDE_EVTLOG_ERROR);
  538. irq->irq_idx = -EINVAL;
  539. return ret;
  540. }
  541. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  542. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  543. irq->name, irq->irq_idx);
  544. return ret;
  545. }
  546. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  547. enum sde_intr_idx intr_idx)
  548. {
  549. struct sde_encoder_irq *irq;
  550. int ret;
  551. if (!phys_enc) {
  552. SDE_ERROR("invalid encoder\n");
  553. return -EINVAL;
  554. }
  555. irq = &phys_enc->irq[intr_idx];
  556. /* silently skip irqs that weren't registered */
  557. if (irq->irq_idx < 0) {
  558. SDE_ERROR(
  559. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  560. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  561. irq->irq_idx);
  562. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  563. irq->irq_idx, SDE_EVTLOG_ERROR);
  564. return 0;
  565. }
  566. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  567. if (ret)
  568. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  569. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  570. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  571. &irq->cb);
  572. if (ret)
  573. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  574. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  575. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  576. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  577. irq->irq_idx = -EINVAL;
  578. return 0;
  579. }
  580. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  581. struct sde_encoder_hw_resources *hw_res,
  582. struct drm_connector_state *conn_state)
  583. {
  584. struct sde_encoder_virt *sde_enc = NULL;
  585. struct msm_mode_info mode_info;
  586. int i = 0;
  587. if (!hw_res || !drm_enc || !conn_state) {
  588. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  589. !drm_enc, !hw_res, !conn_state);
  590. return;
  591. }
  592. sde_enc = to_sde_encoder_virt(drm_enc);
  593. SDE_DEBUG_ENC(sde_enc, "\n");
  594. /* Query resources used by phys encs, expected to be without overlap */
  595. memset(hw_res, 0, sizeof(*hw_res));
  596. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  597. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  598. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  599. if (phys && phys->ops.get_hw_resources)
  600. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  601. }
  602. /*
  603. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  604. * called from atomic_check phase. Use the below API to get mode
  605. * information of the temporary conn_state passed
  606. */
  607. sde_connector_state_get_mode_info(conn_state, &mode_info);
  608. hw_res->topology = mode_info.topology;
  609. hw_res->display_type = sde_enc->disp_info.display_type;
  610. }
  611. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  612. {
  613. struct sde_encoder_virt *sde_enc = NULL;
  614. int i = 0;
  615. if (!drm_enc) {
  616. SDE_ERROR("invalid encoder\n");
  617. return;
  618. }
  619. sde_enc = to_sde_encoder_virt(drm_enc);
  620. SDE_DEBUG_ENC(sde_enc, "\n");
  621. mutex_lock(&sde_enc->enc_lock);
  622. sde_rsc_client_destroy(sde_enc->rsc_client);
  623. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  624. struct sde_encoder_phys *phys;
  625. phys = sde_enc->phys_vid_encs[i];
  626. if (phys && phys->ops.destroy) {
  627. phys->ops.destroy(phys);
  628. --sde_enc->num_phys_encs;
  629. sde_enc->phys_encs[i] = NULL;
  630. }
  631. phys = sde_enc->phys_cmd_encs[i];
  632. if (phys && phys->ops.destroy) {
  633. phys->ops.destroy(phys);
  634. --sde_enc->num_phys_encs;
  635. sde_enc->phys_encs[i] = NULL;
  636. }
  637. }
  638. if (sde_enc->num_phys_encs)
  639. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  640. sde_enc->num_phys_encs);
  641. sde_enc->num_phys_encs = 0;
  642. mutex_unlock(&sde_enc->enc_lock);
  643. drm_encoder_cleanup(drm_enc);
  644. mutex_destroy(&sde_enc->enc_lock);
  645. kfree(sde_enc->input_handler);
  646. sde_enc->input_handler = NULL;
  647. kfree(sde_enc);
  648. }
  649. void sde_encoder_helper_update_intf_cfg(
  650. struct sde_encoder_phys *phys_enc)
  651. {
  652. struct sde_encoder_virt *sde_enc;
  653. struct sde_hw_intf_cfg_v1 *intf_cfg;
  654. enum sde_3d_blend_mode mode_3d;
  655. if (!phys_enc) {
  656. SDE_ERROR("invalid arg, encoder %d\n", !phys_enc);
  657. return;
  658. }
  659. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  660. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  661. SDE_DEBUG_ENC(sde_enc,
  662. "intf_cfg updated for %d at idx %d\n",
  663. phys_enc->intf_idx,
  664. intf_cfg->intf_count);
  665. /* setup interface configuration */
  666. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  667. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  668. return;
  669. }
  670. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  671. if (phys_enc == sde_enc->cur_master) {
  672. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  673. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  674. else
  675. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  676. }
  677. /* configure this interface as master for split display */
  678. if (phys_enc->split_role == ENC_ROLE_MASTER)
  679. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  680. /* setup which pp blk will connect to this intf */
  681. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  682. phys_enc->hw_intf->ops.bind_pingpong_blk(
  683. phys_enc->hw_intf,
  684. true,
  685. phys_enc->hw_pp->idx);
  686. /*setup merge_3d configuration */
  687. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  688. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  689. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  690. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  691. phys_enc->hw_pp->merge_3d->idx;
  692. if (phys_enc->hw_pp->ops.setup_3d_mode)
  693. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  694. mode_3d);
  695. }
  696. void sde_encoder_helper_split_config(
  697. struct sde_encoder_phys *phys_enc,
  698. enum sde_intf interface)
  699. {
  700. struct sde_encoder_virt *sde_enc;
  701. struct split_pipe_cfg *cfg;
  702. struct sde_hw_mdp *hw_mdptop;
  703. enum sde_rm_topology_name topology;
  704. struct msm_display_info *disp_info;
  705. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  706. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  707. return;
  708. }
  709. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  710. hw_mdptop = phys_enc->hw_mdptop;
  711. disp_info = &sde_enc->disp_info;
  712. cfg = &phys_enc->hw_intf->cfg;
  713. memset(cfg, 0, sizeof(*cfg));
  714. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  715. return;
  716. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  717. cfg->split_link_en = true;
  718. /**
  719. * disable split modes since encoder will be operating in as the only
  720. * encoder, either for the entire use case in the case of, for example,
  721. * single DSI, or for this frame in the case of left/right only partial
  722. * update.
  723. */
  724. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  725. if (hw_mdptop->ops.setup_split_pipe)
  726. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  727. if (hw_mdptop->ops.setup_pp_split)
  728. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  729. return;
  730. }
  731. cfg->en = true;
  732. cfg->mode = phys_enc->intf_mode;
  733. cfg->intf = interface;
  734. if (cfg->en && phys_enc->ops.needs_single_flush &&
  735. phys_enc->ops.needs_single_flush(phys_enc))
  736. cfg->split_flush_en = true;
  737. topology = sde_connector_get_topology_name(phys_enc->connector);
  738. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  739. cfg->pp_split_slave = cfg->intf;
  740. else
  741. cfg->pp_split_slave = INTF_MAX;
  742. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  743. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  744. if (hw_mdptop->ops.setup_split_pipe)
  745. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  746. } else if (sde_enc->hw_pp[0]) {
  747. /*
  748. * slave encoder
  749. * - determine split index from master index,
  750. * assume master is first pp
  751. */
  752. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  753. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  754. cfg->pp_split_index);
  755. if (hw_mdptop->ops.setup_pp_split)
  756. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  757. }
  758. }
  759. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  760. {
  761. struct sde_encoder_virt *sde_enc;
  762. int i = 0;
  763. if (!drm_enc)
  764. return false;
  765. sde_enc = to_sde_encoder_virt(drm_enc);
  766. if (!sde_enc)
  767. return false;
  768. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  769. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  770. if (phys && phys->in_clone_mode)
  771. return true;
  772. }
  773. return false;
  774. }
  775. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  776. struct drm_crtc_state *crtc_state,
  777. struct drm_connector_state *conn_state)
  778. {
  779. const struct drm_display_mode *mode;
  780. struct drm_display_mode *adj_mode;
  781. int i = 0;
  782. int ret = 0;
  783. mode = &crtc_state->mode;
  784. adj_mode = &crtc_state->adjusted_mode;
  785. /* perform atomic check on the first physical encoder (master) */
  786. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  787. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  788. if (phys && phys->ops.atomic_check)
  789. ret = phys->ops.atomic_check(phys, crtc_state,
  790. conn_state);
  791. else if (phys && phys->ops.mode_fixup)
  792. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  793. ret = -EINVAL;
  794. if (ret) {
  795. SDE_ERROR_ENC(sde_enc,
  796. "mode unsupported, phys idx %d\n", i);
  797. break;
  798. }
  799. }
  800. return ret;
  801. }
  802. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  803. struct drm_crtc_state *crtc_state,
  804. struct drm_connector_state *conn_state,
  805. struct sde_connector_state *sde_conn_state,
  806. struct sde_crtc_state *sde_crtc_state)
  807. {
  808. int ret = 0;
  809. if (crtc_state->mode_changed || crtc_state->active_changed) {
  810. struct sde_rect mode_roi, roi;
  811. mode_roi.x = 0;
  812. mode_roi.y = 0;
  813. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  814. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  815. if (sde_conn_state->rois.num_rects) {
  816. sde_kms_rect_merge_rectangles(
  817. &sde_conn_state->rois, &roi);
  818. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  819. SDE_ERROR_ENC(sde_enc,
  820. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  821. roi.x, roi.y, roi.w, roi.h);
  822. ret = -EINVAL;
  823. }
  824. }
  825. if (sde_crtc_state->user_roi_list.num_rects) {
  826. sde_kms_rect_merge_rectangles(
  827. &sde_crtc_state->user_roi_list, &roi);
  828. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  829. SDE_ERROR_ENC(sde_enc,
  830. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  831. roi.x, roi.y, roi.w, roi.h);
  832. ret = -EINVAL;
  833. }
  834. }
  835. }
  836. return ret;
  837. }
  838. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  839. struct drm_crtc_state *crtc_state,
  840. struct drm_connector_state *conn_state,
  841. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  842. struct sde_connector *sde_conn,
  843. struct sde_connector_state *sde_conn_state)
  844. {
  845. int ret = 0;
  846. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  847. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  848. struct msm_display_topology *topology = NULL;
  849. ret = sde_connector_get_mode_info(&sde_conn->base,
  850. adj_mode, &sde_conn_state->mode_info);
  851. if (ret) {
  852. SDE_ERROR_ENC(sde_enc,
  853. "failed to get mode info, rc = %d\n", ret);
  854. return ret;
  855. }
  856. if (sde_conn_state->mode_info.comp_info.comp_type &&
  857. sde_conn_state->mode_info.comp_info.comp_ratio >=
  858. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  859. SDE_ERROR_ENC(sde_enc,
  860. "invalid compression ratio: %d\n",
  861. sde_conn_state->mode_info.comp_info.comp_ratio);
  862. ret = -EINVAL;
  863. return ret;
  864. }
  865. /* Reserve dynamic resources, indicating atomic_check phase */
  866. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  867. conn_state, true);
  868. if (ret) {
  869. SDE_ERROR_ENC(sde_enc,
  870. "RM failed to reserve resources, rc = %d\n",
  871. ret);
  872. return ret;
  873. }
  874. /**
  875. * Update connector state with the topology selected for the
  876. * resource set validated. Reset the topology if we are
  877. * de-activating crtc.
  878. */
  879. if (crtc_state->active)
  880. topology = &sde_conn_state->mode_info.topology;
  881. ret = sde_rm_update_topology(conn_state, topology);
  882. if (ret) {
  883. SDE_ERROR_ENC(sde_enc,
  884. "RM failed to update topology, rc: %d\n", ret);
  885. return ret;
  886. }
  887. ret = sde_connector_set_blob_data(conn_state->connector,
  888. conn_state,
  889. CONNECTOR_PROP_SDE_INFO);
  890. if (ret) {
  891. SDE_ERROR_ENC(sde_enc,
  892. "connector failed to update info, rc: %d\n",
  893. ret);
  894. return ret;
  895. }
  896. }
  897. return ret;
  898. }
  899. static int sde_encoder_virt_atomic_check(
  900. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  901. struct drm_connector_state *conn_state)
  902. {
  903. struct sde_encoder_virt *sde_enc;
  904. struct msm_drm_private *priv;
  905. struct sde_kms *sde_kms;
  906. const struct drm_display_mode *mode;
  907. struct drm_display_mode *adj_mode;
  908. struct sde_connector *sde_conn = NULL;
  909. struct sde_connector_state *sde_conn_state = NULL;
  910. struct sde_crtc_state *sde_crtc_state = NULL;
  911. enum sde_rm_topology_name old_top;
  912. int ret = 0;
  913. if (!drm_enc || !crtc_state || !conn_state) {
  914. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  915. !drm_enc, !crtc_state, !conn_state);
  916. return -EINVAL;
  917. }
  918. sde_enc = to_sde_encoder_virt(drm_enc);
  919. SDE_DEBUG_ENC(sde_enc, "\n");
  920. priv = drm_enc->dev->dev_private;
  921. sde_kms = to_sde_kms(priv->kms);
  922. mode = &crtc_state->mode;
  923. adj_mode = &crtc_state->adjusted_mode;
  924. sde_conn = to_sde_connector(conn_state->connector);
  925. sde_conn_state = to_sde_connector_state(conn_state);
  926. sde_crtc_state = to_sde_crtc_state(crtc_state);
  927. SDE_EVT32(DRMID(drm_enc), drm_atomic_crtc_needs_modeset(crtc_state));
  928. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  929. conn_state);
  930. if (ret)
  931. return ret;
  932. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  933. conn_state, sde_conn_state, sde_crtc_state);
  934. if (ret)
  935. return ret;
  936. /**
  937. * record topology in previous atomic state to be able to handle
  938. * topology transitions correctly.
  939. */
  940. old_top = sde_connector_get_property(conn_state,
  941. CONNECTOR_PROP_TOPOLOGY_NAME);
  942. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  943. if (ret)
  944. return ret;
  945. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  946. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  947. if (ret)
  948. return ret;
  949. ret = sde_connector_roi_v1_check_roi(conn_state);
  950. if (ret) {
  951. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  952. ret);
  953. return ret;
  954. }
  955. drm_mode_set_crtcinfo(adj_mode, 0);
  956. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  957. return ret;
  958. }
  959. static int _sde_encoder_dsc_update_pic_dim(struct msm_display_dsc_info *dsc,
  960. int pic_width, int pic_height)
  961. {
  962. if (!dsc || !pic_width || !pic_height) {
  963. SDE_ERROR("invalid input: pic_width=%d pic_height=%d\n",
  964. pic_width, pic_height);
  965. return -EINVAL;
  966. }
  967. if ((pic_width % dsc->slice_width) ||
  968. (pic_height % dsc->slice_height)) {
  969. SDE_ERROR("pic_dim=%dx%d has to be multiple of slice=%dx%d\n",
  970. pic_width, pic_height,
  971. dsc->slice_width, dsc->slice_height);
  972. return -EINVAL;
  973. }
  974. dsc->pic_width = pic_width;
  975. dsc->pic_height = pic_height;
  976. return 0;
  977. }
  978. static void _sde_encoder_dsc_pclk_param_calc(struct msm_display_dsc_info *dsc,
  979. int intf_width)
  980. {
  981. int slice_per_pkt, slice_per_intf;
  982. int bytes_in_slice, total_bytes_per_intf;
  983. if (!dsc || !dsc->slice_width || !dsc->slice_per_pkt ||
  984. (intf_width < dsc->slice_width)) {
  985. SDE_ERROR("invalid input: intf_width=%d slice_width=%d\n",
  986. intf_width, dsc ? dsc->slice_width : -1);
  987. return;
  988. }
  989. slice_per_pkt = dsc->slice_per_pkt;
  990. slice_per_intf = DIV_ROUND_UP(intf_width, dsc->slice_width);
  991. /*
  992. * If slice_per_pkt is greater than slice_per_intf then default to 1.
  993. * This can happen during partial update.
  994. */
  995. if (slice_per_pkt > slice_per_intf)
  996. slice_per_pkt = 1;
  997. bytes_in_slice = DIV_ROUND_UP(dsc->slice_width * dsc->bpp, 8);
  998. total_bytes_per_intf = bytes_in_slice * slice_per_intf;
  999. dsc->eol_byte_num = total_bytes_per_intf % 3;
  1000. dsc->pclk_per_line = DIV_ROUND_UP(total_bytes_per_intf, 3);
  1001. dsc->bytes_in_slice = bytes_in_slice;
  1002. dsc->bytes_per_pkt = bytes_in_slice * slice_per_pkt;
  1003. dsc->pkt_per_line = slice_per_intf / slice_per_pkt;
  1004. }
  1005. static int _sde_encoder_dsc_initial_line_calc(struct msm_display_dsc_info *dsc,
  1006. int enc_ip_width)
  1007. {
  1008. int max_ssm_delay, max_se_size, obuf_latency;
  1009. int input_ssm_out_latency, base_hs_latency;
  1010. int multi_hs_extra_latency, mux_word_size;
  1011. /* Hardent core config */
  1012. int max_muxword_size = 48;
  1013. int output_rate = 64;
  1014. int rtl_max_bpc = 10;
  1015. int pipeline_latency = 28;
  1016. max_se_size = 4 * (rtl_max_bpc + 1);
  1017. max_ssm_delay = max_se_size + max_muxword_size - 1;
  1018. mux_word_size = (dsc->bpc >= 12 ? 64 : 48);
  1019. input_ssm_out_latency = pipeline_latency + (3 * (max_ssm_delay + 2));
  1020. obuf_latency = DIV_ROUND_UP((9 * output_rate +
  1021. mux_word_size), dsc->bpp) + 1;
  1022. base_hs_latency = dsc->initial_xmit_delay + input_ssm_out_latency
  1023. + obuf_latency;
  1024. multi_hs_extra_latency = DIV_ROUND_UP((8 * dsc->chunk_size), dsc->bpp);
  1025. dsc->initial_lines = DIV_ROUND_UP((base_hs_latency +
  1026. multi_hs_extra_latency), dsc->slice_width);
  1027. return 0;
  1028. }
  1029. static bool _sde_encoder_dsc_ich_reset_override_needed(bool pu_en,
  1030. struct msm_display_dsc_info *dsc)
  1031. {
  1032. /*
  1033. * As per the DSC spec, ICH_RESET can be either end of the slice line
  1034. * or at the end of the slice. HW internally generates ich_reset at
  1035. * end of the slice line if DSC_MERGE is used or encoder has two
  1036. * soft slices. However, if encoder has only 1 soft slice and DSC_MERGE
  1037. * is not used then it will generate ich_reset at the end of slice.
  1038. *
  1039. * Now as per the spec, during one PPS session, position where
  1040. * ich_reset is generated should not change. Now if full-screen frame
  1041. * has more than 1 soft slice then HW will automatically generate
  1042. * ich_reset at the end of slice_line. But for the same panel, if
  1043. * partial frame is enabled and only 1 encoder is used with 1 slice,
  1044. * then HW will generate ich_reset at end of the slice. This is a
  1045. * mismatch. Prevent this by overriding HW's decision.
  1046. */
  1047. return pu_en && dsc && (dsc->full_frame_slices > 1) &&
  1048. (dsc->slice_width == dsc->pic_width);
  1049. }
  1050. static void _sde_encoder_dsc_pipe_cfg(struct sde_hw_dsc *hw_dsc,
  1051. struct sde_hw_pingpong *hw_pp, struct msm_display_dsc_info *dsc,
  1052. u32 common_mode, bool ich_reset, bool enable,
  1053. struct sde_hw_pingpong *hw_dsc_pp)
  1054. {
  1055. if (!enable) {
  1056. if (hw_dsc_pp && hw_dsc_pp->ops.disable_dsc)
  1057. hw_dsc_pp->ops.disable_dsc(hw_dsc_pp);
  1058. if (hw_dsc && hw_dsc->ops.dsc_disable)
  1059. hw_dsc->ops.dsc_disable(hw_dsc);
  1060. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk)
  1061. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false,
  1062. PINGPONG_MAX);
  1063. return;
  1064. }
  1065. if (!dsc || !hw_dsc || !hw_pp || !hw_dsc_pp) {
  1066. SDE_ERROR("invalid params %d %d %d %d\n", !dsc, !hw_dsc,
  1067. !hw_pp, !hw_dsc_pp);
  1068. return;
  1069. }
  1070. if (hw_dsc->ops.dsc_config)
  1071. hw_dsc->ops.dsc_config(hw_dsc, dsc, common_mode, ich_reset);
  1072. if (hw_dsc->ops.dsc_config_thresh)
  1073. hw_dsc->ops.dsc_config_thresh(hw_dsc, dsc);
  1074. if (hw_dsc_pp->ops.setup_dsc)
  1075. hw_dsc_pp->ops.setup_dsc(hw_dsc_pp);
  1076. if (hw_dsc->ops.bind_pingpong_blk)
  1077. hw_dsc->ops.bind_pingpong_blk(hw_dsc, true, hw_pp->idx);
  1078. if (hw_dsc_pp->ops.enable_dsc)
  1079. hw_dsc_pp->ops.enable_dsc(hw_dsc_pp);
  1080. }
  1081. static void _sde_encoder_get_connector_roi(
  1082. struct sde_encoder_virt *sde_enc,
  1083. struct sde_rect *merged_conn_roi)
  1084. {
  1085. struct drm_connector *drm_conn;
  1086. struct sde_connector_state *c_state;
  1087. if (!sde_enc || !merged_conn_roi)
  1088. return;
  1089. drm_conn = sde_enc->phys_encs[0]->connector;
  1090. if (!drm_conn || !drm_conn->state)
  1091. return;
  1092. c_state = to_sde_connector_state(drm_conn->state);
  1093. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1094. }
  1095. static int _sde_encoder_dsc_n_lm_1_enc_1_intf(struct sde_encoder_virt *sde_enc)
  1096. {
  1097. int this_frame_slices;
  1098. int intf_ip_w, enc_ip_w;
  1099. int ich_res, dsc_common_mode = 0;
  1100. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[0];
  1101. struct sde_hw_pingpong *hw_dsc_pp = sde_enc->hw_dsc_pp[0];
  1102. struct sde_hw_dsc *hw_dsc = sde_enc->hw_dsc[0];
  1103. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1104. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1105. struct msm_display_dsc_info *dsc = NULL;
  1106. struct sde_hw_ctl *hw_ctl;
  1107. struct sde_ctl_dsc_cfg cfg;
  1108. if (hw_dsc == NULL || hw_pp == NULL || !enc_master) {
  1109. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1110. return -EINVAL;
  1111. }
  1112. hw_ctl = enc_master->hw_ctl;
  1113. memset(&cfg, 0, sizeof(cfg));
  1114. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1115. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1116. this_frame_slices = roi->w / dsc->slice_width;
  1117. intf_ip_w = this_frame_slices * dsc->slice_width;
  1118. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1119. enc_ip_w = intf_ip_w;
  1120. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1121. ich_res = _sde_encoder_dsc_ich_reset_override_needed(false, dsc);
  1122. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1123. dsc_common_mode = DSC_MODE_VIDEO;
  1124. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1125. roi->w, roi->h, dsc_common_mode);
  1126. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h, dsc_common_mode);
  1127. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, dsc, dsc_common_mode,
  1128. ich_res, true, hw_dsc_pp);
  1129. cfg.dsc[cfg.dsc_count++] = hw_dsc->idx;
  1130. /* setup dsc active configuration in the control path */
  1131. if (hw_ctl->ops.setup_dsc_cfg) {
  1132. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1133. SDE_DEBUG_ENC(sde_enc,
  1134. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1135. hw_ctl->idx,
  1136. cfg.dsc_count,
  1137. cfg.dsc[0],
  1138. cfg.dsc[1]);
  1139. }
  1140. if (hw_ctl->ops.update_bitmask_dsc)
  1141. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc->idx, 1);
  1142. return 0;
  1143. }
  1144. static int _sde_encoder_dsc_2_lm_2_enc_2_intf(struct sde_encoder_virt *sde_enc,
  1145. struct sde_encoder_kickoff_params *params)
  1146. {
  1147. int this_frame_slices;
  1148. int intf_ip_w, enc_ip_w;
  1149. int ich_res, dsc_common_mode;
  1150. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1151. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1152. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1153. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1154. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1155. struct msm_display_dsc_info dsc[MAX_CHANNELS_PER_ENC];
  1156. bool half_panel_partial_update;
  1157. struct sde_hw_ctl *hw_ctl = NULL;
  1158. struct sde_ctl_dsc_cfg cfg;
  1159. int i;
  1160. if (!enc_master) {
  1161. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1162. return -EINVAL;
  1163. }
  1164. memset(&cfg, 0, sizeof(cfg));
  1165. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1166. hw_pp[i] = sde_enc->hw_pp[i];
  1167. hw_dsc[i] = sde_enc->hw_dsc[i];
  1168. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1169. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1170. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1171. return -EINVAL;
  1172. }
  1173. }
  1174. hw_ctl = enc_master->hw_ctl;
  1175. half_panel_partial_update =
  1176. hweight_long(params->affected_displays) == 1;
  1177. dsc_common_mode = 0;
  1178. if (!half_panel_partial_update)
  1179. dsc_common_mode |= DSC_MODE_SPLIT_PANEL;
  1180. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1181. dsc_common_mode |= DSC_MODE_VIDEO;
  1182. memcpy(&dsc[0], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[0]));
  1183. memcpy(&dsc[1], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[1]));
  1184. /*
  1185. * Since both DSC use same pic dimension, set same pic dimension
  1186. * to both DSC structures.
  1187. */
  1188. _sde_encoder_dsc_update_pic_dim(&dsc[0], roi->w, roi->h);
  1189. _sde_encoder_dsc_update_pic_dim(&dsc[1], roi->w, roi->h);
  1190. this_frame_slices = roi->w / dsc[0].slice_width;
  1191. intf_ip_w = this_frame_slices * dsc[0].slice_width;
  1192. if (!half_panel_partial_update)
  1193. intf_ip_w /= 2;
  1194. /*
  1195. * In this topology when both interfaces are active, they have same
  1196. * load so intf_ip_w will be same.
  1197. */
  1198. _sde_encoder_dsc_pclk_param_calc(&dsc[0], intf_ip_w);
  1199. _sde_encoder_dsc_pclk_param_calc(&dsc[1], intf_ip_w);
  1200. /*
  1201. * In this topology, since there is no dsc_merge, uncompressed input
  1202. * to encoder and interface is same.
  1203. */
  1204. enc_ip_w = intf_ip_w;
  1205. _sde_encoder_dsc_initial_line_calc(&dsc[0], enc_ip_w);
  1206. _sde_encoder_dsc_initial_line_calc(&dsc[1], enc_ip_w);
  1207. /*
  1208. * __is_ich_reset_override_needed should be called only after
  1209. * updating pic dimension, mdss_panel_dsc_update_pic_dim.
  1210. */
  1211. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1212. half_panel_partial_update, &dsc[0]);
  1213. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1214. roi->w, roi->h, dsc_common_mode);
  1215. for (i = 0; i < sde_enc->num_phys_encs &&
  1216. i < MAX_CHANNELS_PER_ENC; i++) {
  1217. bool active = !!((1 << i) & params->affected_displays);
  1218. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1219. dsc_common_mode, i, active);
  1220. _sde_encoder_dsc_pipe_cfg(hw_dsc[i], hw_pp[i], &dsc[i],
  1221. dsc_common_mode, ich_res, active, hw_dsc_pp[i]);
  1222. if (active) {
  1223. if (cfg.dsc_count >= MAX_DSC_PER_CTL_V1) {
  1224. pr_err("Invalid dsc count:%d\n",
  1225. cfg.dsc_count);
  1226. return -EINVAL;
  1227. }
  1228. cfg.dsc[cfg.dsc_count++] = hw_dsc[i]->idx;
  1229. if (hw_ctl->ops.update_bitmask_dsc)
  1230. hw_ctl->ops.update_bitmask_dsc(hw_ctl,
  1231. hw_dsc[i]->idx, 1);
  1232. }
  1233. }
  1234. /* setup dsc active configuration in the control path */
  1235. if (hw_ctl->ops.setup_dsc_cfg) {
  1236. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1237. SDE_DEBUG_ENC(sde_enc,
  1238. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1239. hw_ctl->idx,
  1240. cfg.dsc_count,
  1241. cfg.dsc[0],
  1242. cfg.dsc[1]);
  1243. }
  1244. return 0;
  1245. }
  1246. static int _sde_encoder_dsc_2_lm_2_enc_1_intf(struct sde_encoder_virt *sde_enc,
  1247. struct sde_encoder_kickoff_params *params)
  1248. {
  1249. int this_frame_slices;
  1250. int intf_ip_w, enc_ip_w;
  1251. int ich_res, dsc_common_mode;
  1252. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1253. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1254. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1255. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1256. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1257. struct msm_display_dsc_info *dsc = NULL;
  1258. bool half_panel_partial_update;
  1259. struct sde_hw_ctl *hw_ctl = NULL;
  1260. struct sde_ctl_dsc_cfg cfg;
  1261. int i;
  1262. if (!enc_master) {
  1263. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1264. return -EINVAL;
  1265. }
  1266. memset(&cfg, 0, sizeof(cfg));
  1267. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1268. hw_pp[i] = sde_enc->hw_pp[i];
  1269. hw_dsc[i] = sde_enc->hw_dsc[i];
  1270. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1271. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1272. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1273. return -EINVAL;
  1274. }
  1275. }
  1276. hw_ctl = enc_master->hw_ctl;
  1277. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1278. half_panel_partial_update =
  1279. hweight_long(params->affected_displays) == 1;
  1280. dsc_common_mode = 0;
  1281. if (!half_panel_partial_update)
  1282. dsc_common_mode |= DSC_MODE_SPLIT_PANEL | DSC_MODE_MULTIPLEX;
  1283. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1284. dsc_common_mode |= DSC_MODE_VIDEO;
  1285. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1286. this_frame_slices = roi->w / dsc->slice_width;
  1287. intf_ip_w = this_frame_slices * dsc->slice_width;
  1288. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1289. /*
  1290. * dsc merge case: when using 2 encoders for the same stream,
  1291. * no. of slices need to be same on both the encoders.
  1292. */
  1293. enc_ip_w = intf_ip_w / 2;
  1294. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1295. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1296. half_panel_partial_update, dsc);
  1297. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1298. roi->w, roi->h, dsc_common_mode);
  1299. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1300. dsc_common_mode, i, params->affected_displays);
  1301. _sde_encoder_dsc_pipe_cfg(hw_dsc[0], hw_pp[0], dsc, dsc_common_mode,
  1302. ich_res, true, hw_dsc_pp[0]);
  1303. cfg.dsc[0] = hw_dsc[0]->idx;
  1304. cfg.dsc_count++;
  1305. if (hw_ctl->ops.update_bitmask_dsc)
  1306. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[0]->idx, 1);
  1307. _sde_encoder_dsc_pipe_cfg(hw_dsc[1], hw_pp[1], dsc, dsc_common_mode,
  1308. ich_res, !half_panel_partial_update, hw_dsc_pp[1]);
  1309. if (!half_panel_partial_update) {
  1310. cfg.dsc[1] = hw_dsc[1]->idx;
  1311. cfg.dsc_count++;
  1312. if (hw_ctl->ops.update_bitmask_dsc)
  1313. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[1]->idx,
  1314. 1);
  1315. }
  1316. /* setup dsc active configuration in the control path */
  1317. if (hw_ctl->ops.setup_dsc_cfg) {
  1318. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1319. SDE_DEBUG_ENC(sde_enc,
  1320. "setup_dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1321. hw_ctl->idx,
  1322. cfg.dsc_count,
  1323. cfg.dsc[0],
  1324. cfg.dsc[1]);
  1325. }
  1326. return 0;
  1327. }
  1328. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1329. {
  1330. struct sde_encoder_virt *sde_enc;
  1331. struct drm_connector *drm_conn;
  1332. struct drm_display_mode *adj_mode;
  1333. struct sde_rect roi;
  1334. if (!drm_enc) {
  1335. SDE_ERROR("invalid encoder parameter\n");
  1336. return -EINVAL;
  1337. }
  1338. sde_enc = to_sde_encoder_virt(drm_enc);
  1339. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1340. SDE_ERROR("invalid crtc parameter\n");
  1341. return -EINVAL;
  1342. }
  1343. if (!sde_enc->cur_master) {
  1344. SDE_ERROR("invalid cur_master parameter\n");
  1345. return -EINVAL;
  1346. }
  1347. adj_mode = &sde_enc->cur_master->cached_mode;
  1348. drm_conn = sde_enc->cur_master->connector;
  1349. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1350. if (sde_kms_rect_is_null(&roi)) {
  1351. roi.w = adj_mode->hdisplay;
  1352. roi.h = adj_mode->vdisplay;
  1353. }
  1354. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1355. sizeof(sde_enc->prv_conn_roi));
  1356. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1357. return 0;
  1358. }
  1359. static int _sde_encoder_dsc_setup(struct sde_encoder_virt *sde_enc,
  1360. struct sde_encoder_kickoff_params *params)
  1361. {
  1362. enum sde_rm_topology_name topology;
  1363. struct drm_connector *drm_conn;
  1364. int ret = 0;
  1365. if (!sde_enc || !params || !sde_enc->phys_encs[0] ||
  1366. !sde_enc->phys_encs[0]->connector)
  1367. return -EINVAL;
  1368. drm_conn = sde_enc->phys_encs[0]->connector;
  1369. topology = sde_connector_get_topology_name(drm_conn);
  1370. if (topology == SDE_RM_TOPOLOGY_NONE) {
  1371. SDE_ERROR_ENC(sde_enc, "topology not set yet\n");
  1372. return -EINVAL;
  1373. }
  1374. SDE_DEBUG_ENC(sde_enc, "topology:%d\n", topology);
  1375. SDE_EVT32(DRMID(&sde_enc->base), topology,
  1376. sde_enc->cur_conn_roi.x,
  1377. sde_enc->cur_conn_roi.y,
  1378. sde_enc->cur_conn_roi.w,
  1379. sde_enc->cur_conn_roi.h,
  1380. sde_enc->prv_conn_roi.x,
  1381. sde_enc->prv_conn_roi.y,
  1382. sde_enc->prv_conn_roi.w,
  1383. sde_enc->prv_conn_roi.h,
  1384. sde_enc->cur_master->cached_mode.hdisplay,
  1385. sde_enc->cur_master->cached_mode.vdisplay);
  1386. if (sde_kms_rect_is_equal(&sde_enc->cur_conn_roi,
  1387. &sde_enc->prv_conn_roi))
  1388. return ret;
  1389. switch (topology) {
  1390. case SDE_RM_TOPOLOGY_SINGLEPIPE_DSC:
  1391. case SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC:
  1392. ret = _sde_encoder_dsc_n_lm_1_enc_1_intf(sde_enc);
  1393. break;
  1394. case SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE:
  1395. ret = _sde_encoder_dsc_2_lm_2_enc_1_intf(sde_enc, params);
  1396. break;
  1397. case SDE_RM_TOPOLOGY_DUALPIPE_DSC:
  1398. ret = _sde_encoder_dsc_2_lm_2_enc_2_intf(sde_enc, params);
  1399. break;
  1400. default:
  1401. SDE_ERROR_ENC(sde_enc, "No DSC support for topology %d",
  1402. topology);
  1403. return -EINVAL;
  1404. }
  1405. return ret;
  1406. }
  1407. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  1408. u32 vsync_source, bool is_dummy)
  1409. {
  1410. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1411. struct msm_drm_private *priv;
  1412. struct sde_kms *sde_kms;
  1413. struct sde_hw_mdp *hw_mdptop;
  1414. struct drm_encoder *drm_enc;
  1415. struct sde_encoder_virt *sde_enc;
  1416. int i;
  1417. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1418. if (!sde_enc) {
  1419. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1420. return;
  1421. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1422. SDE_ERROR("invalid num phys enc %d/%d\n",
  1423. sde_enc->num_phys_encs,
  1424. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1425. return;
  1426. }
  1427. drm_enc = &sde_enc->base;
  1428. /* this pointers are checked in virt_enable_helper */
  1429. priv = drm_enc->dev->dev_private;
  1430. sde_kms = to_sde_kms(priv->kms);
  1431. if (!sde_kms) {
  1432. SDE_ERROR("invalid sde_kms\n");
  1433. return;
  1434. }
  1435. hw_mdptop = sde_kms->hw_mdp;
  1436. if (!hw_mdptop) {
  1437. SDE_ERROR("invalid mdptop\n");
  1438. return;
  1439. }
  1440. if (hw_mdptop->ops.setup_vsync_source) {
  1441. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1442. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1443. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1444. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1445. vsync_cfg.vsync_source = vsync_source;
  1446. vsync_cfg.is_dummy = is_dummy;
  1447. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1448. }
  1449. }
  1450. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1451. struct msm_display_info *disp_info, bool is_dummy)
  1452. {
  1453. struct sde_encoder_phys *phys;
  1454. int i;
  1455. u32 vsync_source;
  1456. if (!sde_enc || !disp_info) {
  1457. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1458. sde_enc != NULL, disp_info != NULL);
  1459. return;
  1460. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1461. SDE_ERROR("invalid num phys enc %d/%d\n",
  1462. sde_enc->num_phys_encs,
  1463. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1464. return;
  1465. }
  1466. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1467. if (is_dummy)
  1468. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  1469. sde_enc->te_source;
  1470. else if (disp_info->is_te_using_watchdog_timer)
  1471. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  1472. else
  1473. vsync_source = sde_enc->te_source;
  1474. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1475. phys = sde_enc->phys_encs[i];
  1476. if (phys && phys->ops.setup_vsync_source)
  1477. phys->ops.setup_vsync_source(phys,
  1478. vsync_source, is_dummy);
  1479. }
  1480. }
  1481. }
  1482. static void _sde_encoder_dsc_disable(struct sde_encoder_virt *sde_enc)
  1483. {
  1484. int i;
  1485. struct sde_hw_pingpong *hw_pp = NULL;
  1486. struct sde_hw_pingpong *hw_dsc_pp = NULL;
  1487. struct sde_hw_dsc *hw_dsc = NULL;
  1488. struct sde_hw_ctl *hw_ctl = NULL;
  1489. struct sde_ctl_dsc_cfg cfg;
  1490. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1491. !sde_enc->phys_encs[0]->connector) {
  1492. SDE_ERROR("invalid params %d %d\n",
  1493. !sde_enc, sde_enc ? !sde_enc->phys_encs[0] : -1);
  1494. return;
  1495. }
  1496. if (sde_enc->cur_master)
  1497. hw_ctl = sde_enc->cur_master->hw_ctl;
  1498. /* Disable DSC for all the pp's present in this topology */
  1499. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1500. hw_pp = sde_enc->hw_pp[i];
  1501. hw_dsc = sde_enc->hw_dsc[i];
  1502. hw_dsc_pp = sde_enc->hw_dsc_pp[i];
  1503. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, NULL,
  1504. 0, 0, 0, hw_dsc_pp);
  1505. if (hw_dsc)
  1506. sde_enc->dirty_dsc_ids[i] = hw_dsc->idx;
  1507. }
  1508. /* Clear the DSC ACTIVE config for this CTL */
  1509. if (hw_ctl && hw_ctl->ops.setup_dsc_cfg) {
  1510. memset(&cfg, 0, sizeof(cfg));
  1511. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1512. }
  1513. /**
  1514. * Since pending flushes from previous commit get cleared
  1515. * sometime after this point, setting DSC flush bits now
  1516. * will have no effect. Therefore dirty_dsc_ids track which
  1517. * DSC blocks must be flushed for the next trigger.
  1518. */
  1519. }
  1520. static int _sde_encoder_switch_to_watchdog_vsync(struct drm_encoder *drm_enc)
  1521. {
  1522. struct sde_encoder_virt *sde_enc;
  1523. struct msm_display_info disp_info;
  1524. if (!drm_enc) {
  1525. pr_err("invalid drm encoder\n");
  1526. return -EINVAL;
  1527. }
  1528. sde_enc = to_sde_encoder_virt(drm_enc);
  1529. sde_encoder_control_te(drm_enc, false);
  1530. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1531. disp_info.is_te_using_watchdog_timer = true;
  1532. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  1533. sde_encoder_control_te(drm_enc, true);
  1534. return 0;
  1535. }
  1536. static int _sde_encoder_rsc_client_update_vsync_wait(
  1537. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1538. int wait_vblank_crtc_id)
  1539. {
  1540. int wait_refcount = 0, ret = 0;
  1541. int pipe = -1;
  1542. int wait_count = 0;
  1543. struct drm_crtc *primary_crtc;
  1544. struct drm_crtc *crtc;
  1545. crtc = sde_enc->crtc;
  1546. if (wait_vblank_crtc_id)
  1547. wait_refcount =
  1548. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1549. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1550. SDE_EVTLOG_FUNC_ENTRY);
  1551. if (crtc->base.id != wait_vblank_crtc_id) {
  1552. primary_crtc = drm_crtc_find(drm_enc->dev,
  1553. NULL, wait_vblank_crtc_id);
  1554. if (!primary_crtc) {
  1555. SDE_ERROR_ENC(sde_enc,
  1556. "failed to find primary crtc id %d\n",
  1557. wait_vblank_crtc_id);
  1558. return -EINVAL;
  1559. }
  1560. pipe = drm_crtc_index(primary_crtc);
  1561. }
  1562. /**
  1563. * note: VBLANK is expected to be enabled at this point in
  1564. * resource control state machine if on primary CRTC
  1565. */
  1566. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1567. if (sde_rsc_client_is_state_update_complete(
  1568. sde_enc->rsc_client))
  1569. break;
  1570. if (crtc->base.id == wait_vblank_crtc_id)
  1571. ret = sde_encoder_wait_for_event(drm_enc,
  1572. MSM_ENC_VBLANK);
  1573. else
  1574. drm_wait_one_vblank(drm_enc->dev, pipe);
  1575. if (ret) {
  1576. SDE_ERROR_ENC(sde_enc,
  1577. "wait for vblank failed ret:%d\n", ret);
  1578. /**
  1579. * rsc hardware may hang without vsync. avoid rsc hang
  1580. * by generating the vsync from watchdog timer.
  1581. */
  1582. if (crtc->base.id == wait_vblank_crtc_id)
  1583. _sde_encoder_switch_to_watchdog_vsync(drm_enc);
  1584. }
  1585. }
  1586. if (wait_count >= MAX_RSC_WAIT)
  1587. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1588. SDE_EVTLOG_ERROR);
  1589. if (wait_refcount)
  1590. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1591. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1592. SDE_EVTLOG_FUNC_EXIT);
  1593. return ret;
  1594. }
  1595. static int _sde_encoder_update_rsc_client(
  1596. struct drm_encoder *drm_enc, bool enable)
  1597. {
  1598. struct sde_encoder_virt *sde_enc;
  1599. struct drm_crtc *crtc;
  1600. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1601. struct sde_rsc_cmd_config *rsc_config;
  1602. int ret, prefill_lines;
  1603. struct msm_display_info *disp_info;
  1604. struct msm_mode_info *mode_info;
  1605. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1606. u32 qsync_mode = 0;
  1607. if (!drm_enc || !drm_enc->dev) {
  1608. SDE_ERROR("invalid encoder arguments\n");
  1609. return -EINVAL;
  1610. }
  1611. sde_enc = to_sde_encoder_virt(drm_enc);
  1612. mode_info = &sde_enc->mode_info;
  1613. crtc = sde_enc->crtc;
  1614. if (!sde_enc->crtc) {
  1615. SDE_ERROR("invalid crtc parameter\n");
  1616. return -EINVAL;
  1617. }
  1618. disp_info = &sde_enc->disp_info;
  1619. rsc_config = &sde_enc->rsc_config;
  1620. if (!sde_enc->rsc_client) {
  1621. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1622. return 0;
  1623. }
  1624. /**
  1625. * only primary command mode panel without Qsync can request CMD state.
  1626. * all other panels/displays can request for VID state including
  1627. * secondary command mode panel.
  1628. * Clone mode encoder can request CLK STATE only.
  1629. */
  1630. if (sde_enc->cur_master)
  1631. qsync_mode = sde_connector_get_qsync_mode(
  1632. sde_enc->cur_master->connector);
  1633. if (sde_encoder_in_clone_mode(drm_enc) ||
  1634. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1635. (disp_info->display_type && qsync_mode))
  1636. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1637. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1638. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1639. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1640. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1641. SDE_EVT32(rsc_state, qsync_mode);
  1642. prefill_lines = mode_info->prefill_lines;
  1643. /* compare specific items and reconfigure the rsc */
  1644. if ((rsc_config->fps != mode_info->frame_rate) ||
  1645. (rsc_config->vtotal != mode_info->vtotal) ||
  1646. (rsc_config->prefill_lines != prefill_lines) ||
  1647. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1648. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1649. rsc_config->fps = mode_info->frame_rate;
  1650. rsc_config->vtotal = mode_info->vtotal;
  1651. rsc_config->prefill_lines = prefill_lines;
  1652. rsc_config->jitter_numer = mode_info->jitter_numer;
  1653. rsc_config->jitter_denom = mode_info->jitter_denom;
  1654. sde_enc->rsc_state_init = false;
  1655. }
  1656. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1657. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1658. /* update it only once */
  1659. sde_enc->rsc_state_init = true;
  1660. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1661. rsc_state, rsc_config, crtc->base.id,
  1662. &wait_vblank_crtc_id);
  1663. } else {
  1664. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1665. rsc_state, NULL, crtc->base.id,
  1666. &wait_vblank_crtc_id);
  1667. }
  1668. /**
  1669. * if RSC performed a state change that requires a VBLANK wait, it will
  1670. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1671. *
  1672. * if we are the primary display, we will need to enable and wait
  1673. * locally since we hold the commit thread
  1674. *
  1675. * if we are an external display, we must send a signal to the primary
  1676. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1677. * by the primary panel's VBLANK signals
  1678. */
  1679. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1680. if (ret) {
  1681. SDE_ERROR_ENC(sde_enc,
  1682. "sde rsc client update failed ret:%d\n", ret);
  1683. return ret;
  1684. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1685. return ret;
  1686. }
  1687. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1688. sde_enc, wait_vblank_crtc_id);
  1689. return ret;
  1690. }
  1691. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1692. {
  1693. struct sde_encoder_virt *sde_enc;
  1694. int i;
  1695. if (!drm_enc) {
  1696. SDE_ERROR("invalid encoder\n");
  1697. return;
  1698. }
  1699. sde_enc = to_sde_encoder_virt(drm_enc);
  1700. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1701. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1702. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1703. if (phys && phys->ops.irq_control)
  1704. phys->ops.irq_control(phys, enable);
  1705. }
  1706. }
  1707. /* keep track of the userspace vblank during modeset */
  1708. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1709. u32 sw_event)
  1710. {
  1711. struct sde_encoder_virt *sde_enc;
  1712. bool enable;
  1713. int i;
  1714. if (!drm_enc) {
  1715. SDE_ERROR("invalid encoder\n");
  1716. return;
  1717. }
  1718. sde_enc = to_sde_encoder_virt(drm_enc);
  1719. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1720. sw_event, sde_enc->vblank_enabled);
  1721. /* nothing to do if vblank not enabled by userspace */
  1722. if (!sde_enc->vblank_enabled)
  1723. return;
  1724. /* disable vblank on pre_modeset */
  1725. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1726. enable = false;
  1727. /* enable vblank on post_modeset */
  1728. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1729. enable = true;
  1730. else
  1731. return;
  1732. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1733. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1734. if (phys && phys->ops.control_vblank_irq)
  1735. phys->ops.control_vblank_irq(phys, enable);
  1736. }
  1737. }
  1738. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1739. {
  1740. struct sde_encoder_virt *sde_enc;
  1741. if (!drm_enc)
  1742. return NULL;
  1743. sde_enc = to_sde_encoder_virt(drm_enc);
  1744. return sde_enc->rsc_client;
  1745. }
  1746. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1747. bool enable)
  1748. {
  1749. struct msm_drm_private *priv;
  1750. struct sde_kms *sde_kms;
  1751. struct sde_encoder_virt *sde_enc;
  1752. int rc;
  1753. bool is_cmd_mode = false;
  1754. sde_enc = to_sde_encoder_virt(drm_enc);
  1755. priv = drm_enc->dev->dev_private;
  1756. sde_kms = to_sde_kms(priv->kms);
  1757. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1758. is_cmd_mode = true;
  1759. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1760. SDE_EVT32(DRMID(drm_enc), enable);
  1761. if (!sde_enc->cur_master) {
  1762. SDE_ERROR("encoder master not set\n");
  1763. return -EINVAL;
  1764. }
  1765. if (enable) {
  1766. /* enable SDE core clks */
  1767. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1768. if (rc < 0) {
  1769. SDE_ERROR("failed to enable power resource %d\n", rc);
  1770. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1771. return rc;
  1772. }
  1773. sde_enc->elevated_ahb_vote = true;
  1774. /* enable DSI clks */
  1775. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1776. true);
  1777. if (rc) {
  1778. SDE_ERROR("failed to enable clk control %d\n", rc);
  1779. pm_runtime_put_sync(drm_enc->dev->dev);
  1780. return rc;
  1781. }
  1782. /* enable all the irq */
  1783. _sde_encoder_irq_control(drm_enc, true);
  1784. if (is_cmd_mode)
  1785. _sde_encoder_pm_qos_add_request(drm_enc, sde_kms);
  1786. } else {
  1787. if (is_cmd_mode)
  1788. _sde_encoder_pm_qos_remove_request(drm_enc, sde_kms);
  1789. /* disable all the irq */
  1790. _sde_encoder_irq_control(drm_enc, false);
  1791. /* disable DSI clks */
  1792. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1793. /* disable SDE core clks */
  1794. pm_runtime_put_sync(drm_enc->dev->dev);
  1795. }
  1796. return 0;
  1797. }
  1798. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1799. bool enable, u32 frame_count)
  1800. {
  1801. struct sde_encoder_virt *sde_enc;
  1802. int i;
  1803. if (!drm_enc) {
  1804. SDE_ERROR("invalid encoder\n");
  1805. return;
  1806. }
  1807. sde_enc = to_sde_encoder_virt(drm_enc);
  1808. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1809. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1810. if (!phys || !phys->ops.setup_misr)
  1811. continue;
  1812. phys->ops.setup_misr(phys, enable, frame_count);
  1813. }
  1814. }
  1815. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1816. unsigned int type, unsigned int code, int value)
  1817. {
  1818. struct drm_encoder *drm_enc = NULL;
  1819. struct sde_encoder_virt *sde_enc = NULL;
  1820. struct msm_drm_thread *disp_thread = NULL;
  1821. struct msm_drm_private *priv = NULL;
  1822. if (!handle || !handle->handler || !handle->handler->private) {
  1823. SDE_ERROR("invalid encoder for the input event\n");
  1824. return;
  1825. }
  1826. drm_enc = (struct drm_encoder *)handle->handler->private;
  1827. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1828. SDE_ERROR("invalid parameters\n");
  1829. return;
  1830. }
  1831. priv = drm_enc->dev->dev_private;
  1832. sde_enc = to_sde_encoder_virt(drm_enc);
  1833. if (!sde_enc->crtc || (sde_enc->crtc->index
  1834. >= ARRAY_SIZE(priv->disp_thread))) {
  1835. SDE_DEBUG_ENC(sde_enc,
  1836. "invalid cached CRTC: %d or crtc index: %d\n",
  1837. sde_enc->crtc == NULL,
  1838. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1839. return;
  1840. }
  1841. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1842. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1843. kthread_queue_work(&disp_thread->worker,
  1844. &sde_enc->input_event_work);
  1845. }
  1846. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1847. {
  1848. struct sde_encoder_virt *sde_enc;
  1849. if (!drm_enc) {
  1850. SDE_ERROR("invalid encoder\n");
  1851. return;
  1852. }
  1853. sde_enc = to_sde_encoder_virt(drm_enc);
  1854. /* return early if there is no state change */
  1855. if (sde_enc->idle_pc_enabled == enable)
  1856. return;
  1857. sde_enc->idle_pc_enabled = enable;
  1858. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1859. SDE_EVT32(sde_enc->idle_pc_enabled);
  1860. }
  1861. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1862. u32 sw_event)
  1863. {
  1864. if (kthread_cancel_delayed_work_sync(
  1865. &sde_enc->delayed_off_work))
  1866. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1867. sw_event);
  1868. }
  1869. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1870. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1871. {
  1872. int ret = 0;
  1873. /* cancel delayed off work, if any */
  1874. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1875. mutex_lock(&sde_enc->rc_lock);
  1876. /* return if the resource control is already in ON state */
  1877. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1878. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1879. sw_event);
  1880. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1881. SDE_EVTLOG_FUNC_CASE1);
  1882. goto end;
  1883. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1884. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1885. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1886. sw_event, sde_enc->rc_state);
  1887. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1888. SDE_EVTLOG_ERROR);
  1889. goto end;
  1890. }
  1891. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1892. _sde_encoder_irq_control(drm_enc, true);
  1893. } else {
  1894. /* enable all the clks and resources */
  1895. ret = _sde_encoder_resource_control_helper(drm_enc,
  1896. true);
  1897. if (ret) {
  1898. SDE_ERROR_ENC(sde_enc,
  1899. "sw_event:%d, rc in state %d\n",
  1900. sw_event, sde_enc->rc_state);
  1901. SDE_EVT32(DRMID(drm_enc), sw_event,
  1902. sde_enc->rc_state,
  1903. SDE_EVTLOG_ERROR);
  1904. goto end;
  1905. }
  1906. _sde_encoder_update_rsc_client(drm_enc, true);
  1907. }
  1908. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1909. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1910. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1911. end:
  1912. mutex_unlock(&sde_enc->rc_lock);
  1913. return ret;
  1914. }
  1915. static int _sde_encoder_rc_frame_done(struct drm_encoder *drm_enc,
  1916. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1917. struct msm_drm_private *priv)
  1918. {
  1919. unsigned int lp, idle_pc_duration;
  1920. struct msm_drm_thread *disp_thread;
  1921. bool autorefresh_enabled = false;
  1922. if (!sde_enc->crtc) {
  1923. SDE_ERROR("invalid crtc, sw_event:%u\n", sw_event);
  1924. return -EINVAL;
  1925. }
  1926. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1927. SDE_ERROR("invalid crtc index :%u\n",
  1928. sde_enc->crtc->index);
  1929. return -EINVAL;
  1930. }
  1931. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1932. /*
  1933. * mutex lock is not used as this event happens at interrupt
  1934. * context. And locking is not required as, the other events
  1935. * like KICKOFF and STOP does a wait-for-idle before executing
  1936. * the resource_control
  1937. */
  1938. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1939. SDE_ERROR_ENC(sde_enc, "sw_event:%d,rc:%d-unexpected\n",
  1940. sw_event, sde_enc->rc_state);
  1941. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1942. SDE_EVTLOG_ERROR);
  1943. return -EINVAL;
  1944. }
  1945. /*
  1946. * schedule off work item only when there are no
  1947. * frames pending
  1948. */
  1949. if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  1950. SDE_DEBUG_ENC(sde_enc, "skip schedule work");
  1951. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1952. SDE_EVTLOG_FUNC_CASE2);
  1953. return 0;
  1954. }
  1955. /* schedule delayed off work if autorefresh is disabled */
  1956. if (sde_enc->cur_master &&
  1957. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1958. autorefresh_enabled =
  1959. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1960. sde_enc->cur_master);
  1961. /* set idle timeout based on master connector's lp value */
  1962. if (sde_enc->cur_master)
  1963. lp = sde_connector_get_lp(
  1964. sde_enc->cur_master->connector);
  1965. else
  1966. lp = SDE_MODE_DPMS_ON;
  1967. if (lp == SDE_MODE_DPMS_LP2)
  1968. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1969. else
  1970. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1971. if (!autorefresh_enabled)
  1972. kthread_mod_delayed_work(
  1973. &disp_thread->worker,
  1974. &sde_enc->delayed_off_work,
  1975. msecs_to_jiffies(idle_pc_duration));
  1976. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1977. autorefresh_enabled,
  1978. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1979. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1980. sw_event);
  1981. return 0;
  1982. }
  1983. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1984. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1985. {
  1986. /* cancel delayed off work, if any */
  1987. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1988. mutex_lock(&sde_enc->rc_lock);
  1989. if (is_vid_mode &&
  1990. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1991. _sde_encoder_irq_control(drm_enc, true);
  1992. }
  1993. /* skip if is already OFF or IDLE, resources are off already */
  1994. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1995. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1996. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1997. sw_event, sde_enc->rc_state);
  1998. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1999. SDE_EVTLOG_FUNC_CASE3);
  2000. goto end;
  2001. }
  2002. /**
  2003. * IRQs are still enabled currently, which allows wait for
  2004. * VBLANK which RSC may require to correctly transition to OFF
  2005. */
  2006. _sde_encoder_update_rsc_client(drm_enc, false);
  2007. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2008. SDE_ENC_RC_STATE_PRE_OFF,
  2009. SDE_EVTLOG_FUNC_CASE3);
  2010. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  2011. end:
  2012. mutex_unlock(&sde_enc->rc_lock);
  2013. return 0;
  2014. }
  2015. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  2016. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2017. {
  2018. int ret = 0;
  2019. /* cancel vsync event work and timer */
  2020. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  2021. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  2022. del_timer_sync(&sde_enc->vsync_event_timer);
  2023. mutex_lock(&sde_enc->rc_lock);
  2024. /* return if the resource control is already in OFF state */
  2025. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2026. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2027. sw_event);
  2028. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2029. SDE_EVTLOG_FUNC_CASE4);
  2030. goto end;
  2031. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  2032. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  2033. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2034. sw_event, sde_enc->rc_state);
  2035. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2036. SDE_EVTLOG_ERROR);
  2037. ret = -EINVAL;
  2038. goto end;
  2039. }
  2040. /**
  2041. * expect to arrive here only if in either idle state or pre-off
  2042. * and in IDLE state the resources are already disabled
  2043. */
  2044. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  2045. _sde_encoder_resource_control_helper(drm_enc, false);
  2046. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2047. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  2048. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  2049. end:
  2050. mutex_unlock(&sde_enc->rc_lock);
  2051. return ret;
  2052. }
  2053. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2054. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2055. {
  2056. int ret = 0;
  2057. /* cancel delayed off work, if any */
  2058. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2059. mutex_lock(&sde_enc->rc_lock);
  2060. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2061. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2062. sw_event);
  2063. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2064. SDE_EVTLOG_FUNC_CASE5);
  2065. goto end;
  2066. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2067. /* enable all the clks and resources */
  2068. ret = _sde_encoder_resource_control_helper(drm_enc,
  2069. true);
  2070. if (ret) {
  2071. SDE_ERROR_ENC(sde_enc,
  2072. "sw_event:%d, rc in state %d\n",
  2073. sw_event, sde_enc->rc_state);
  2074. SDE_EVT32(DRMID(drm_enc), sw_event,
  2075. sde_enc->rc_state,
  2076. SDE_EVTLOG_ERROR);
  2077. goto end;
  2078. }
  2079. _sde_encoder_update_rsc_client(drm_enc, true);
  2080. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2081. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2082. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2083. }
  2084. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2085. if (ret && ret != -EWOULDBLOCK) {
  2086. SDE_ERROR_ENC(sde_enc,
  2087. "wait for commit done returned %d\n",
  2088. ret);
  2089. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2090. ret, SDE_EVTLOG_ERROR);
  2091. ret = -EINVAL;
  2092. goto end;
  2093. }
  2094. _sde_encoder_irq_control(drm_enc, false);
  2095. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2096. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2097. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2098. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2099. end:
  2100. mutex_unlock(&sde_enc->rc_lock);
  2101. return ret;
  2102. }
  2103. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2104. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2105. {
  2106. int ret = 0;
  2107. mutex_lock(&sde_enc->rc_lock);
  2108. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2109. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2110. sw_event);
  2111. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2112. SDE_EVTLOG_FUNC_CASE5);
  2113. goto end;
  2114. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2115. SDE_ERROR_ENC(sde_enc,
  2116. "sw_event:%d, rc:%d !MODESET state\n",
  2117. sw_event, sde_enc->rc_state);
  2118. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2119. SDE_EVTLOG_ERROR);
  2120. ret = -EINVAL;
  2121. goto end;
  2122. }
  2123. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2124. _sde_encoder_irq_control(drm_enc, true);
  2125. _sde_encoder_update_rsc_client(drm_enc, true);
  2126. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2127. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2128. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2129. end:
  2130. mutex_unlock(&sde_enc->rc_lock);
  2131. return ret;
  2132. }
  2133. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2134. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2135. {
  2136. mutex_lock(&sde_enc->rc_lock);
  2137. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2138. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2139. sw_event, sde_enc->rc_state);
  2140. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2141. SDE_EVTLOG_ERROR);
  2142. goto end;
  2143. } else if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  2144. SDE_ERROR_ENC(sde_enc, "skip idle entry");
  2145. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2146. sde_crtc_frame_pending(sde_enc->crtc),
  2147. SDE_EVTLOG_ERROR);
  2148. goto end;
  2149. }
  2150. if (is_vid_mode) {
  2151. _sde_encoder_irq_control(drm_enc, false);
  2152. } else {
  2153. /* disable all the clks and resources */
  2154. _sde_encoder_update_rsc_client(drm_enc, false);
  2155. _sde_encoder_resource_control_helper(drm_enc, false);
  2156. }
  2157. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2158. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2159. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2160. end:
  2161. mutex_unlock(&sde_enc->rc_lock);
  2162. return 0;
  2163. }
  2164. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2165. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2166. struct msm_drm_private *priv, bool is_vid_mode)
  2167. {
  2168. bool autorefresh_enabled = false;
  2169. struct msm_drm_thread *disp_thread;
  2170. int ret = 0;
  2171. if (!sde_enc->crtc ||
  2172. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2173. SDE_DEBUG_ENC(sde_enc,
  2174. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2175. sde_enc->crtc == NULL,
  2176. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2177. sw_event);
  2178. return -EINVAL;
  2179. }
  2180. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2181. mutex_lock(&sde_enc->rc_lock);
  2182. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2183. if (sde_enc->cur_master &&
  2184. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2185. autorefresh_enabled =
  2186. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2187. sde_enc->cur_master);
  2188. if (autorefresh_enabled) {
  2189. SDE_DEBUG_ENC(sde_enc,
  2190. "not handling early wakeup since auto refresh is enabled\n");
  2191. goto end;
  2192. }
  2193. if (!sde_crtc_frame_pending(sde_enc->crtc))
  2194. kthread_mod_delayed_work(&disp_thread->worker,
  2195. &sde_enc->delayed_off_work,
  2196. msecs_to_jiffies(
  2197. IDLE_POWERCOLLAPSE_DURATION));
  2198. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2199. /* enable all the clks and resources */
  2200. ret = _sde_encoder_resource_control_helper(drm_enc,
  2201. true);
  2202. if (ret) {
  2203. SDE_ERROR_ENC(sde_enc,
  2204. "sw_event:%d, rc in state %d\n",
  2205. sw_event, sde_enc->rc_state);
  2206. SDE_EVT32(DRMID(drm_enc), sw_event,
  2207. sde_enc->rc_state,
  2208. SDE_EVTLOG_ERROR);
  2209. goto end;
  2210. }
  2211. _sde_encoder_update_rsc_client(drm_enc, true);
  2212. /*
  2213. * In some cases, commit comes with slight delay
  2214. * (> 80 ms)after early wake up, prevent clock switch
  2215. * off to avoid jank in next update. So, increase the
  2216. * command mode idle timeout sufficiently to prevent
  2217. * such case.
  2218. */
  2219. kthread_mod_delayed_work(&disp_thread->worker,
  2220. &sde_enc->delayed_off_work,
  2221. msecs_to_jiffies(
  2222. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2223. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2224. }
  2225. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2226. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2227. end:
  2228. mutex_unlock(&sde_enc->rc_lock);
  2229. return ret;
  2230. }
  2231. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2232. u32 sw_event)
  2233. {
  2234. struct sde_encoder_virt *sde_enc;
  2235. struct msm_drm_private *priv;
  2236. int ret = 0;
  2237. bool is_vid_mode = false;
  2238. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2239. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2240. sw_event);
  2241. return -EINVAL;
  2242. }
  2243. sde_enc = to_sde_encoder_virt(drm_enc);
  2244. priv = drm_enc->dev->dev_private;
  2245. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2246. is_vid_mode = true;
  2247. /*
  2248. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2249. * events and return early for other events (ie wb display).
  2250. */
  2251. if (!sde_enc->idle_pc_enabled &&
  2252. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2253. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2254. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2255. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2256. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2257. return 0;
  2258. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2259. sw_event, sde_enc->idle_pc_enabled);
  2260. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2261. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2262. switch (sw_event) {
  2263. case SDE_ENC_RC_EVENT_KICKOFF:
  2264. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2265. is_vid_mode);
  2266. break;
  2267. case SDE_ENC_RC_EVENT_FRAME_DONE:
  2268. ret = _sde_encoder_rc_frame_done(drm_enc, sw_event, sde_enc,
  2269. priv);
  2270. break;
  2271. case SDE_ENC_RC_EVENT_PRE_STOP:
  2272. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2273. is_vid_mode);
  2274. break;
  2275. case SDE_ENC_RC_EVENT_STOP:
  2276. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2277. break;
  2278. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2279. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2280. break;
  2281. case SDE_ENC_RC_EVENT_POST_MODESET:
  2282. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2283. break;
  2284. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2285. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2286. is_vid_mode);
  2287. break;
  2288. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2289. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2290. priv, is_vid_mode);
  2291. break;
  2292. default:
  2293. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2294. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2295. break;
  2296. }
  2297. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2298. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2299. return ret;
  2300. }
  2301. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2302. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  2303. {
  2304. int i = 0;
  2305. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2306. if (intf_mode == INTF_MODE_CMD)
  2307. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2308. else if (intf_mode == INTF_MODE_VIDEO)
  2309. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2310. _sde_encoder_update_rsc_client(drm_enc, true);
  2311. if (intf_mode == INTF_MODE_CMD) {
  2312. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2313. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2314. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2315. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2316. msm_is_mode_seamless_poms(adj_mode),
  2317. SDE_EVTLOG_FUNC_CASE1);
  2318. } else if (intf_mode == INTF_MODE_VIDEO) {
  2319. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2320. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2321. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2322. msm_is_mode_seamless_poms(adj_mode),
  2323. SDE_EVTLOG_FUNC_CASE2);
  2324. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2325. }
  2326. }
  2327. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2328. struct drm_display_mode *mode,
  2329. struct drm_display_mode *adj_mode)
  2330. {
  2331. struct sde_encoder_virt *sde_enc;
  2332. struct msm_drm_private *priv;
  2333. struct sde_kms *sde_kms;
  2334. struct list_head *connector_list;
  2335. struct drm_connector *conn = NULL, *conn_iter;
  2336. struct sde_rm_hw_iter dsc_iter, pp_iter, qdss_iter;
  2337. struct sde_rm_hw_request request_hw;
  2338. enum sde_intf_mode intf_mode;
  2339. bool is_cmd_mode = false;
  2340. int i = 0, ret;
  2341. if (!drm_enc) {
  2342. SDE_ERROR("invalid encoder\n");
  2343. return;
  2344. }
  2345. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2346. SDE_ERROR("power resource is not enabled\n");
  2347. return;
  2348. }
  2349. sde_enc = to_sde_encoder_virt(drm_enc);
  2350. SDE_DEBUG_ENC(sde_enc, "\n");
  2351. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2352. is_cmd_mode = true;
  2353. priv = drm_enc->dev->dev_private;
  2354. sde_kms = to_sde_kms(priv->kms);
  2355. connector_list = &sde_kms->dev->mode_config.connector_list;
  2356. SDE_EVT32(DRMID(drm_enc));
  2357. /*
  2358. * cache the crtc in sde_enc on enable for duration of use case
  2359. * for correctly servicing asynchronous irq events and timers
  2360. */
  2361. if (!drm_enc->crtc) {
  2362. SDE_ERROR("invalid crtc\n");
  2363. return;
  2364. }
  2365. sde_enc->crtc = drm_enc->crtc;
  2366. list_for_each_entry(conn_iter, connector_list, head)
  2367. if (conn_iter->encoder == drm_enc)
  2368. conn = conn_iter;
  2369. if (!conn) {
  2370. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2371. return;
  2372. } else if (!conn->state) {
  2373. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2374. return;
  2375. }
  2376. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2377. /* store the mode_info */
  2378. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2379. /* release resources before seamless mode change */
  2380. if (msm_is_mode_seamless_dms(adj_mode) ||
  2381. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  2382. is_cmd_mode)) {
  2383. /* restore resource state before releasing them */
  2384. ret = sde_encoder_resource_control(drm_enc,
  2385. SDE_ENC_RC_EVENT_PRE_MODESET);
  2386. if (ret) {
  2387. SDE_ERROR_ENC(sde_enc,
  2388. "sde resource control failed: %d\n",
  2389. ret);
  2390. return;
  2391. }
  2392. /*
  2393. * Disable dsc before switch the mode and after pre_modeset,
  2394. * to guarantee that previous kickoff finished.
  2395. */
  2396. _sde_encoder_dsc_disable(sde_enc);
  2397. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  2398. _sde_encoder_modeset_helper_locked(drm_enc,
  2399. SDE_ENC_RC_EVENT_PRE_MODESET);
  2400. sde_encoder_virt_mode_switch(drm_enc, intf_mode, adj_mode);
  2401. }
  2402. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  2403. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  2404. conn->state, false);
  2405. if (ret) {
  2406. SDE_ERROR_ENC(sde_enc,
  2407. "failed to reserve hw resources, %d\n", ret);
  2408. return;
  2409. }
  2410. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2411. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2412. sde_enc->hw_pp[i] = NULL;
  2413. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2414. break;
  2415. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  2416. }
  2417. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2418. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2419. if (phys) {
  2420. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2421. SDE_HW_BLK_QDSS);
  2422. for (i = 0; i < QDSS_MAX; i++) {
  2423. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2424. phys->hw_qdss =
  2425. (struct sde_hw_qdss *)qdss_iter.hw;
  2426. break;
  2427. }
  2428. }
  2429. }
  2430. }
  2431. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2432. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2433. sde_enc->hw_dsc[i] = NULL;
  2434. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2435. break;
  2436. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  2437. }
  2438. /* Get PP for DSC configuration */
  2439. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2440. sde_enc->hw_dsc_pp[i] = NULL;
  2441. if (!sde_enc->hw_dsc[i])
  2442. continue;
  2443. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2444. request_hw.type = SDE_HW_BLK_PINGPONG;
  2445. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2446. break;
  2447. sde_enc->hw_dsc_pp[i] =
  2448. (struct sde_hw_pingpong *) request_hw.hw;
  2449. }
  2450. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2451. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2452. if (phys) {
  2453. if (!sde_enc->hw_pp[i] && sde_enc->topology.num_intf) {
  2454. SDE_ERROR_ENC(sde_enc,
  2455. "invalid pingpong block for the encoder\n");
  2456. return;
  2457. }
  2458. phys->hw_pp = sde_enc->hw_pp[i];
  2459. phys->connector = conn->state->connector;
  2460. if (phys->ops.mode_set)
  2461. phys->ops.mode_set(phys, mode, adj_mode);
  2462. }
  2463. }
  2464. /* update resources after seamless mode change */
  2465. if (msm_is_mode_seamless_dms(adj_mode) ||
  2466. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  2467. is_cmd_mode))
  2468. sde_encoder_resource_control(&sde_enc->base,
  2469. SDE_ENC_RC_EVENT_POST_MODESET);
  2470. else if (msm_is_mode_seamless_poms(adj_mode))
  2471. _sde_encoder_modeset_helper_locked(drm_enc,
  2472. SDE_ENC_RC_EVENT_POST_MODESET);
  2473. }
  2474. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2475. {
  2476. struct sde_encoder_virt *sde_enc;
  2477. struct sde_encoder_phys *phys;
  2478. int i;
  2479. if (!drm_enc) {
  2480. SDE_ERROR("invalid parameters\n");
  2481. return;
  2482. }
  2483. sde_enc = to_sde_encoder_virt(drm_enc);
  2484. if (!sde_enc) {
  2485. SDE_ERROR("invalid sde encoder\n");
  2486. return;
  2487. }
  2488. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2489. phys = sde_enc->phys_encs[i];
  2490. if (phys && phys->ops.control_te)
  2491. phys->ops.control_te(phys, enable);
  2492. }
  2493. }
  2494. static int _sde_encoder_input_connect(struct input_handler *handler,
  2495. struct input_dev *dev, const struct input_device_id *id)
  2496. {
  2497. struct input_handle *handle;
  2498. int rc = 0;
  2499. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2500. if (!handle)
  2501. return -ENOMEM;
  2502. handle->dev = dev;
  2503. handle->handler = handler;
  2504. handle->name = handler->name;
  2505. rc = input_register_handle(handle);
  2506. if (rc) {
  2507. pr_err("failed to register input handle\n");
  2508. goto error;
  2509. }
  2510. rc = input_open_device(handle);
  2511. if (rc) {
  2512. pr_err("failed to open input device\n");
  2513. goto error_unregister;
  2514. }
  2515. return 0;
  2516. error_unregister:
  2517. input_unregister_handle(handle);
  2518. error:
  2519. kfree(handle);
  2520. return rc;
  2521. }
  2522. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2523. {
  2524. input_close_device(handle);
  2525. input_unregister_handle(handle);
  2526. kfree(handle);
  2527. }
  2528. /**
  2529. * Structure for specifying event parameters on which to receive callbacks.
  2530. * This structure will trigger a callback in case of a touch event (specified by
  2531. * EV_ABS) where there is a change in X and Y coordinates,
  2532. */
  2533. static const struct input_device_id sde_input_ids[] = {
  2534. {
  2535. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2536. .evbit = { BIT_MASK(EV_ABS) },
  2537. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2538. BIT_MASK(ABS_MT_POSITION_X) |
  2539. BIT_MASK(ABS_MT_POSITION_Y) },
  2540. },
  2541. { },
  2542. };
  2543. static int _sde_encoder_input_handler_register(
  2544. struct input_handler *input_handler)
  2545. {
  2546. int rc = 0;
  2547. rc = input_register_handler(input_handler);
  2548. if (rc) {
  2549. pr_err("input_register_handler failed, rc= %d\n", rc);
  2550. kfree(input_handler);
  2551. return rc;
  2552. }
  2553. return rc;
  2554. }
  2555. static int _sde_encoder_input_handler(
  2556. struct sde_encoder_virt *sde_enc)
  2557. {
  2558. struct input_handler *input_handler = NULL;
  2559. int rc = 0;
  2560. if (sde_enc->input_handler) {
  2561. SDE_ERROR_ENC(sde_enc,
  2562. "input_handle is active. unexpected\n");
  2563. return -EINVAL;
  2564. }
  2565. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2566. if (!input_handler)
  2567. return -ENOMEM;
  2568. input_handler->event = sde_encoder_input_event_handler;
  2569. input_handler->connect = _sde_encoder_input_connect;
  2570. input_handler->disconnect = _sde_encoder_input_disconnect;
  2571. input_handler->name = "sde";
  2572. input_handler->id_table = sde_input_ids;
  2573. input_handler->private = sde_enc;
  2574. sde_enc->input_handler = input_handler;
  2575. return rc;
  2576. }
  2577. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2578. {
  2579. struct sde_encoder_virt *sde_enc = NULL;
  2580. struct msm_drm_private *priv;
  2581. struct sde_kms *sde_kms;
  2582. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2583. SDE_ERROR("invalid parameters\n");
  2584. return;
  2585. }
  2586. priv = drm_enc->dev->dev_private;
  2587. sde_kms = to_sde_kms(priv->kms);
  2588. if (!sde_kms) {
  2589. SDE_ERROR("invalid sde_kms\n");
  2590. return;
  2591. }
  2592. sde_enc = to_sde_encoder_virt(drm_enc);
  2593. if (!sde_enc || !sde_enc->cur_master) {
  2594. SDE_DEBUG("invalid sde encoder/master\n");
  2595. return;
  2596. }
  2597. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2598. sde_enc->cur_master->hw_mdptop &&
  2599. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2600. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2601. sde_enc->cur_master->hw_mdptop);
  2602. if (sde_enc->cur_master->hw_mdptop &&
  2603. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2604. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2605. sde_enc->cur_master->hw_mdptop,
  2606. sde_kms->catalog);
  2607. if (sde_enc->cur_master->hw_ctl &&
  2608. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2609. !sde_enc->cur_master->cont_splash_enabled)
  2610. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2611. sde_enc->cur_master->hw_ctl,
  2612. &sde_enc->cur_master->intf_cfg_v1);
  2613. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2614. sde_encoder_control_te(drm_enc, true);
  2615. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2616. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2617. }
  2618. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2619. {
  2620. struct sde_encoder_virt *sde_enc = NULL;
  2621. int i;
  2622. if (!drm_enc) {
  2623. SDE_ERROR("invalid encoder\n");
  2624. return;
  2625. }
  2626. sde_enc = to_sde_encoder_virt(drm_enc);
  2627. if (!sde_enc->cur_master) {
  2628. SDE_DEBUG("virt encoder has no master\n");
  2629. return;
  2630. }
  2631. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2632. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2633. sde_enc->idle_pc_restore = true;
  2634. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2635. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2636. if (!phys)
  2637. continue;
  2638. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2639. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2640. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2641. phys->ops.restore(phys);
  2642. }
  2643. if (sde_enc->cur_master->ops.restore)
  2644. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2645. _sde_encoder_virt_enable_helper(drm_enc);
  2646. }
  2647. static void sde_encoder_off_work(struct kthread_work *work)
  2648. {
  2649. struct sde_encoder_virt *sde_enc = container_of(work,
  2650. struct sde_encoder_virt, delayed_off_work.work);
  2651. struct drm_encoder *drm_enc;
  2652. if (!sde_enc) {
  2653. SDE_ERROR("invalid sde encoder\n");
  2654. return;
  2655. }
  2656. drm_enc = &sde_enc->base;
  2657. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2658. sde_encoder_idle_request(drm_enc);
  2659. SDE_ATRACE_END("sde_encoder_off_work");
  2660. }
  2661. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2662. {
  2663. struct sde_encoder_virt *sde_enc = NULL;
  2664. int i, ret = 0;
  2665. struct msm_compression_info *comp_info = NULL;
  2666. struct drm_display_mode *cur_mode = NULL;
  2667. struct msm_display_info *disp_info;
  2668. if (!drm_enc) {
  2669. SDE_ERROR("invalid encoder\n");
  2670. return;
  2671. }
  2672. sde_enc = to_sde_encoder_virt(drm_enc);
  2673. disp_info = &sde_enc->disp_info;
  2674. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2675. SDE_ERROR("power resource is not enabled\n");
  2676. return;
  2677. }
  2678. if (drm_enc->crtc && !sde_enc->crtc)
  2679. sde_enc->crtc = drm_enc->crtc;
  2680. comp_info = &sde_enc->mode_info.comp_info;
  2681. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2682. SDE_DEBUG_ENC(sde_enc, "\n");
  2683. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2684. sde_enc->cur_master = NULL;
  2685. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2686. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2687. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2688. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2689. sde_enc->cur_master = phys;
  2690. break;
  2691. }
  2692. }
  2693. if (!sde_enc->cur_master) {
  2694. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2695. return;
  2696. }
  2697. /* register input handler if not already registered */
  2698. if (sde_enc->input_handler && !msm_is_mode_seamless_dms(cur_mode) &&
  2699. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) &&
  2700. !msm_is_mode_seamless_dyn_clk(cur_mode)) {
  2701. ret = _sde_encoder_input_handler_register(
  2702. sde_enc->input_handler);
  2703. if (ret)
  2704. SDE_ERROR(
  2705. "input handler registration failed, rc = %d\n", ret);
  2706. }
  2707. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2708. || msm_is_mode_seamless_dms(cur_mode)
  2709. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2710. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2711. sde_encoder_off_work);
  2712. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2713. if (ret) {
  2714. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2715. ret);
  2716. return;
  2717. }
  2718. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2719. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2720. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2721. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2722. if (!phys)
  2723. continue;
  2724. phys->comp_type = comp_info->comp_type;
  2725. phys->comp_ratio = comp_info->comp_ratio;
  2726. phys->wide_bus_en = sde_enc->mode_info.wide_bus_en;
  2727. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2728. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2729. phys->dsc_extra_pclk_cycle_cnt =
  2730. comp_info->dsc_info.pclk_per_line;
  2731. phys->dsc_extra_disp_width =
  2732. comp_info->dsc_info.extra_width;
  2733. }
  2734. if (phys != sde_enc->cur_master) {
  2735. /**
  2736. * on DMS request, the encoder will be enabled
  2737. * already. Invoke restore to reconfigure the
  2738. * new mode.
  2739. */
  2740. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2741. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2742. phys->ops.restore)
  2743. phys->ops.restore(phys);
  2744. else if (phys->ops.enable)
  2745. phys->ops.enable(phys);
  2746. }
  2747. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2748. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2749. phys->ops.setup_misr(phys, true,
  2750. sde_enc->misr_frame_count);
  2751. }
  2752. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2753. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2754. sde_enc->cur_master->ops.restore)
  2755. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2756. else if (sde_enc->cur_master->ops.enable)
  2757. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2758. _sde_encoder_virt_enable_helper(drm_enc);
  2759. }
  2760. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2761. {
  2762. struct sde_encoder_virt *sde_enc = NULL;
  2763. struct msm_drm_private *priv;
  2764. struct sde_kms *sde_kms;
  2765. enum sde_intf_mode intf_mode;
  2766. int i = 0;
  2767. if (!drm_enc) {
  2768. SDE_ERROR("invalid encoder\n");
  2769. return;
  2770. } else if (!drm_enc->dev) {
  2771. SDE_ERROR("invalid dev\n");
  2772. return;
  2773. } else if (!drm_enc->dev->dev_private) {
  2774. SDE_ERROR("invalid dev_private\n");
  2775. return;
  2776. }
  2777. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2778. SDE_ERROR("power resource is not enabled\n");
  2779. return;
  2780. }
  2781. sde_enc = to_sde_encoder_virt(drm_enc);
  2782. SDE_DEBUG_ENC(sde_enc, "\n");
  2783. priv = drm_enc->dev->dev_private;
  2784. sde_kms = to_sde_kms(priv->kms);
  2785. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2786. SDE_EVT32(DRMID(drm_enc));
  2787. /* wait for idle */
  2788. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2789. if (sde_enc->input_handler &&
  2790. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2791. input_unregister_handler(sde_enc->input_handler);
  2792. /*
  2793. * For primary command mode and video mode encoders, execute the
  2794. * resource control pre-stop operations before the physical encoders
  2795. * are disabled, to allow the rsc to transition its states properly.
  2796. *
  2797. * For other encoder types, rsc should not be enabled until after
  2798. * they have been fully disabled, so delay the pre-stop operations
  2799. * until after the physical disable calls have returned.
  2800. */
  2801. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2802. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2803. sde_encoder_resource_control(drm_enc,
  2804. SDE_ENC_RC_EVENT_PRE_STOP);
  2805. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2806. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2807. if (phys && phys->ops.disable)
  2808. phys->ops.disable(phys);
  2809. }
  2810. } else {
  2811. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2812. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2813. if (phys && phys->ops.disable)
  2814. phys->ops.disable(phys);
  2815. }
  2816. sde_encoder_resource_control(drm_enc,
  2817. SDE_ENC_RC_EVENT_PRE_STOP);
  2818. }
  2819. /*
  2820. * disable dsc after the transfer is complete (for command mode)
  2821. * and after physical encoder is disabled, to make sure timing
  2822. * engine is already disabled (for video mode).
  2823. */
  2824. _sde_encoder_dsc_disable(sde_enc);
  2825. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2826. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2827. if (sde_enc->phys_encs[i]) {
  2828. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2829. sde_enc->phys_encs[i]->connector = NULL;
  2830. }
  2831. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2832. }
  2833. sde_enc->cur_master = NULL;
  2834. /*
  2835. * clear the cached crtc in sde_enc on use case finish, after all the
  2836. * outstanding events and timers have been completed
  2837. */
  2838. sde_enc->crtc = NULL;
  2839. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2840. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2841. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2842. }
  2843. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2844. struct sde_encoder_phys_wb *wb_enc)
  2845. {
  2846. struct sde_encoder_virt *sde_enc;
  2847. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2848. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2849. if (wb_enc) {
  2850. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2851. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2852. false, phys_enc->hw_pp->idx);
  2853. if (phys_enc->hw_ctl->ops.update_bitmask_wb)
  2854. phys_enc->hw_ctl->ops.update_bitmask_wb(
  2855. phys_enc->hw_ctl,
  2856. wb_enc->hw_wb->idx, true);
  2857. }
  2858. } else {
  2859. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2860. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2861. phys_enc->hw_intf, false,
  2862. phys_enc->hw_pp->idx);
  2863. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  2864. phys_enc->hw_ctl->ops.update_bitmask_intf(
  2865. phys_enc->hw_ctl,
  2866. phys_enc->hw_intf->idx, true);
  2867. }
  2868. }
  2869. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2870. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2871. if (phys_enc->hw_ctl->ops.update_bitmask_merge3d &&
  2872. phys_enc->hw_pp->merge_3d)
  2873. phys_enc->hw_ctl->ops.update_bitmask_merge3d(
  2874. phys_enc->hw_ctl,
  2875. phys_enc->hw_pp->merge_3d->idx, true);
  2876. }
  2877. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2878. phys_enc->hw_pp) {
  2879. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2880. false, phys_enc->hw_pp->idx);
  2881. if (phys_enc->hw_ctl->ops.update_bitmask_cdm)
  2882. phys_enc->hw_ctl->ops.update_bitmask_cdm(
  2883. phys_enc->hw_ctl,
  2884. phys_enc->hw_cdm->idx, true);
  2885. }
  2886. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2887. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2888. phys_enc->hw_ctl->ops.reset_post_disable)
  2889. phys_enc->hw_ctl->ops.reset_post_disable(
  2890. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2891. phys_enc->hw_pp->merge_3d ?
  2892. phys_enc->hw_pp->merge_3d->idx : 0);
  2893. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2894. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2895. }
  2896. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2897. enum sde_intf_type type, u32 controller_id)
  2898. {
  2899. int i = 0;
  2900. for (i = 0; i < catalog->intf_count; i++) {
  2901. if (catalog->intf[i].type == type
  2902. && catalog->intf[i].controller_id == controller_id) {
  2903. return catalog->intf[i].id;
  2904. }
  2905. }
  2906. return INTF_MAX;
  2907. }
  2908. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2909. enum sde_intf_type type, u32 controller_id)
  2910. {
  2911. if (controller_id < catalog->wb_count)
  2912. return catalog->wb[controller_id].id;
  2913. return WB_MAX;
  2914. }
  2915. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2916. struct drm_crtc *crtc)
  2917. {
  2918. struct sde_hw_uidle *uidle;
  2919. struct sde_uidle_cntr cntr;
  2920. struct sde_uidle_status status;
  2921. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2922. pr_err("invalid params %d %d\n",
  2923. !sde_kms, !crtc);
  2924. return;
  2925. }
  2926. /* check if perf counters are enabled and setup */
  2927. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2928. return;
  2929. uidle = sde_kms->hw_uidle;
  2930. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2931. && uidle->ops.uidle_get_status) {
  2932. uidle->ops.uidle_get_status(uidle, &status);
  2933. trace_sde_perf_uidle_status(
  2934. crtc->base.id,
  2935. status.uidle_danger_status_0,
  2936. status.uidle_danger_status_1,
  2937. status.uidle_safe_status_0,
  2938. status.uidle_safe_status_1,
  2939. status.uidle_idle_status_0,
  2940. status.uidle_idle_status_1,
  2941. status.uidle_fal_status_0,
  2942. status.uidle_fal_status_1,
  2943. status.uidle_status,
  2944. status.uidle_en_fal10);
  2945. }
  2946. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2947. && uidle->ops.uidle_get_cntr) {
  2948. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2949. trace_sde_perf_uidle_cntr(
  2950. crtc->base.id,
  2951. cntr.fal1_gate_cntr,
  2952. cntr.fal10_gate_cntr,
  2953. cntr.fal_wait_gate_cntr,
  2954. cntr.fal1_num_transitions_cntr,
  2955. cntr.fal10_num_transitions_cntr,
  2956. cntr.min_gate_cntr,
  2957. cntr.max_gate_cntr);
  2958. }
  2959. }
  2960. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2961. struct sde_encoder_phys *phy_enc)
  2962. {
  2963. struct sde_encoder_virt *sde_enc = NULL;
  2964. unsigned long lock_flags;
  2965. if (!drm_enc || !phy_enc)
  2966. return;
  2967. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2968. sde_enc = to_sde_encoder_virt(drm_enc);
  2969. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2970. if (sde_enc->crtc_vblank_cb)
  2971. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2972. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2973. if (phy_enc->sde_kms &&
  2974. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2975. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2976. atomic_inc(&phy_enc->vsync_cnt);
  2977. SDE_ATRACE_END("encoder_vblank_callback");
  2978. }
  2979. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2980. struct sde_encoder_phys *phy_enc)
  2981. {
  2982. if (!phy_enc)
  2983. return;
  2984. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2985. atomic_inc(&phy_enc->underrun_cnt);
  2986. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2987. trace_sde_encoder_underrun(DRMID(drm_enc),
  2988. atomic_read(&phy_enc->underrun_cnt));
  2989. SDE_DBG_CTRL("stop_ftrace");
  2990. SDE_DBG_CTRL("panic_underrun");
  2991. SDE_ATRACE_END("encoder_underrun_callback");
  2992. }
  2993. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2994. void (*vbl_cb)(void *), void *vbl_data)
  2995. {
  2996. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2997. unsigned long lock_flags;
  2998. bool enable;
  2999. int i;
  3000. enable = vbl_cb ? true : false;
  3001. if (!drm_enc) {
  3002. SDE_ERROR("invalid encoder\n");
  3003. return;
  3004. }
  3005. SDE_DEBUG_ENC(sde_enc, "\n");
  3006. SDE_EVT32(DRMID(drm_enc), enable);
  3007. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3008. sde_enc->crtc_vblank_cb = vbl_cb;
  3009. sde_enc->crtc_vblank_cb_data = vbl_data;
  3010. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3011. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3012. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3013. if (phys && phys->ops.control_vblank_irq)
  3014. phys->ops.control_vblank_irq(phys, enable);
  3015. }
  3016. sde_enc->vblank_enabled = enable;
  3017. }
  3018. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3019. void (*frame_event_cb)(void *, u32 event),
  3020. struct drm_crtc *crtc)
  3021. {
  3022. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3023. unsigned long lock_flags;
  3024. bool enable;
  3025. enable = frame_event_cb ? true : false;
  3026. if (!drm_enc) {
  3027. SDE_ERROR("invalid encoder\n");
  3028. return;
  3029. }
  3030. SDE_DEBUG_ENC(sde_enc, "\n");
  3031. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3032. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3033. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3034. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3035. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3036. }
  3037. static void sde_encoder_frame_done_callback(
  3038. struct drm_encoder *drm_enc,
  3039. struct sde_encoder_phys *ready_phys, u32 event)
  3040. {
  3041. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3042. unsigned int i;
  3043. bool trigger = true;
  3044. bool is_cmd_mode = false;
  3045. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3046. if (!drm_enc || !sde_enc->cur_master) {
  3047. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  3048. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  3049. return;
  3050. }
  3051. sde_enc->crtc_frame_event_cb_data.connector =
  3052. sde_enc->cur_master->connector;
  3053. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3054. is_cmd_mode = true;
  3055. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3056. | SDE_ENCODER_FRAME_EVENT_ERROR
  3057. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  3058. if (ready_phys->connector)
  3059. topology = sde_connector_get_topology_name(
  3060. ready_phys->connector);
  3061. /* One of the physical encoders has become idle */
  3062. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3063. if (sde_enc->phys_encs[i] == ready_phys) {
  3064. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3065. atomic_read(&sde_enc->frame_done_cnt[i]));
  3066. if (!atomic_add_unless(
  3067. &sde_enc->frame_done_cnt[i], 1, 1)) {
  3068. SDE_EVT32(DRMID(drm_enc), event,
  3069. ready_phys->intf_idx,
  3070. SDE_EVTLOG_ERROR);
  3071. SDE_ERROR_ENC(sde_enc,
  3072. "intf idx:%d, event:%d\n",
  3073. ready_phys->intf_idx, event);
  3074. return;
  3075. }
  3076. }
  3077. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3078. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  3079. trigger = false;
  3080. }
  3081. if (trigger) {
  3082. sde_encoder_resource_control(drm_enc,
  3083. SDE_ENC_RC_EVENT_FRAME_DONE);
  3084. if (sde_enc->crtc_frame_event_cb)
  3085. sde_enc->crtc_frame_event_cb(
  3086. &sde_enc->crtc_frame_event_cb_data,
  3087. event);
  3088. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3089. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3090. }
  3091. } else if (sde_enc->crtc_frame_event_cb) {
  3092. if (!is_cmd_mode)
  3093. sde_encoder_resource_control(drm_enc,
  3094. SDE_ENC_RC_EVENT_FRAME_DONE);
  3095. sde_enc->crtc_frame_event_cb(
  3096. &sde_enc->crtc_frame_event_cb_data, event);
  3097. }
  3098. }
  3099. static void sde_encoder_get_qsync_fps_callback(
  3100. struct drm_encoder *drm_enc,
  3101. u32 *qsync_fps)
  3102. {
  3103. struct msm_display_info *disp_info;
  3104. struct sde_encoder_virt *sde_enc;
  3105. if (!qsync_fps)
  3106. return;
  3107. *qsync_fps = 0;
  3108. if (!drm_enc) {
  3109. SDE_ERROR("invalid drm encoder\n");
  3110. return;
  3111. }
  3112. sde_enc = to_sde_encoder_virt(drm_enc);
  3113. disp_info = &sde_enc->disp_info;
  3114. *qsync_fps = disp_info->qsync_min_fps;
  3115. }
  3116. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3117. {
  3118. struct sde_encoder_virt *sde_enc;
  3119. if (!drm_enc) {
  3120. SDE_ERROR("invalid drm encoder\n");
  3121. return -EINVAL;
  3122. }
  3123. sde_enc = to_sde_encoder_virt(drm_enc);
  3124. sde_encoder_resource_control(&sde_enc->base,
  3125. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3126. return 0;
  3127. }
  3128. /**
  3129. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3130. * drm_enc: Pointer to drm encoder structure
  3131. * phys: Pointer to physical encoder structure
  3132. * extra_flush: Additional bit mask to include in flush trigger
  3133. */
  3134. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3135. struct sde_encoder_phys *phys,
  3136. struct sde_ctl_flush_cfg *extra_flush)
  3137. {
  3138. struct sde_hw_ctl *ctl;
  3139. unsigned long lock_flags;
  3140. struct sde_encoder_virt *sde_enc;
  3141. int pend_ret_fence_cnt;
  3142. struct sde_connector *c_conn;
  3143. if (!drm_enc || !phys) {
  3144. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3145. !drm_enc, !phys);
  3146. return;
  3147. }
  3148. sde_enc = to_sde_encoder_virt(drm_enc);
  3149. c_conn = to_sde_connector(phys->connector);
  3150. if (!phys->hw_pp) {
  3151. SDE_ERROR("invalid pingpong hw\n");
  3152. return;
  3153. }
  3154. ctl = phys->hw_ctl;
  3155. if (!ctl || !phys->ops.trigger_flush) {
  3156. SDE_ERROR("missing ctl/trigger cb\n");
  3157. return;
  3158. }
  3159. if (phys->split_role == ENC_ROLE_SKIP) {
  3160. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3161. "skip flush pp%d ctl%d\n",
  3162. phys->hw_pp->idx - PINGPONG_0,
  3163. ctl->idx - CTL_0);
  3164. return;
  3165. }
  3166. /* update pending counts and trigger kickoff ctl flush atomically */
  3167. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3168. if (phys->ops.is_master && phys->ops.is_master(phys))
  3169. atomic_inc(&phys->pending_retire_fence_cnt);
  3170. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3171. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3172. ctl->ops.update_bitmask_periph) {
  3173. /* perform peripheral flush on every frame update for dp dsc */
  3174. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3175. phys->comp_ratio && c_conn->ops.update_pps) {
  3176. c_conn->ops.update_pps(phys->connector, NULL,
  3177. c_conn->display);
  3178. ctl->ops.update_bitmask_periph(ctl,
  3179. phys->hw_intf->idx, 1);
  3180. }
  3181. if (sde_enc->dynamic_hdr_updated)
  3182. ctl->ops.update_bitmask_periph(ctl,
  3183. phys->hw_intf->idx, 1);
  3184. }
  3185. if ((extra_flush && extra_flush->pending_flush_mask)
  3186. && ctl->ops.update_pending_flush)
  3187. ctl->ops.update_pending_flush(ctl, extra_flush);
  3188. phys->ops.trigger_flush(phys);
  3189. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3190. if (ctl->ops.get_pending_flush) {
  3191. struct sde_ctl_flush_cfg pending_flush = {0,};
  3192. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3193. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3194. ctl->idx - CTL_0,
  3195. pending_flush.pending_flush_mask,
  3196. pend_ret_fence_cnt);
  3197. } else {
  3198. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3199. ctl->idx - CTL_0,
  3200. pend_ret_fence_cnt);
  3201. }
  3202. }
  3203. /**
  3204. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3205. * phys: Pointer to physical encoder structure
  3206. */
  3207. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3208. {
  3209. struct sde_hw_ctl *ctl;
  3210. struct sde_encoder_virt *sde_enc;
  3211. if (!phys) {
  3212. SDE_ERROR("invalid argument(s)\n");
  3213. return;
  3214. }
  3215. if (!phys->hw_pp) {
  3216. SDE_ERROR("invalid pingpong hw\n");
  3217. return;
  3218. }
  3219. if (!phys->parent) {
  3220. SDE_ERROR("invalid parent\n");
  3221. return;
  3222. }
  3223. /* avoid ctrl start for encoder in clone mode */
  3224. if (phys->in_clone_mode)
  3225. return;
  3226. ctl = phys->hw_ctl;
  3227. sde_enc = to_sde_encoder_virt(phys->parent);
  3228. if (phys->split_role == ENC_ROLE_SKIP) {
  3229. SDE_DEBUG_ENC(sde_enc,
  3230. "skip start pp%d ctl%d\n",
  3231. phys->hw_pp->idx - PINGPONG_0,
  3232. ctl->idx - CTL_0);
  3233. return;
  3234. }
  3235. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3236. phys->ops.trigger_start(phys);
  3237. }
  3238. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3239. {
  3240. struct sde_hw_ctl *ctl;
  3241. if (!phys_enc) {
  3242. SDE_ERROR("invalid encoder\n");
  3243. return;
  3244. }
  3245. ctl = phys_enc->hw_ctl;
  3246. if (ctl && ctl->ops.trigger_flush)
  3247. ctl->ops.trigger_flush(ctl);
  3248. }
  3249. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3250. {
  3251. struct sde_hw_ctl *ctl;
  3252. if (!phys_enc) {
  3253. SDE_ERROR("invalid encoder\n");
  3254. return;
  3255. }
  3256. ctl = phys_enc->hw_ctl;
  3257. if (ctl && ctl->ops.trigger_start) {
  3258. ctl->ops.trigger_start(ctl);
  3259. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3260. }
  3261. }
  3262. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3263. {
  3264. struct sde_encoder_virt *sde_enc;
  3265. struct sde_connector *sde_con;
  3266. void *sde_con_disp;
  3267. struct sde_hw_ctl *ctl;
  3268. int rc;
  3269. if (!phys_enc) {
  3270. SDE_ERROR("invalid encoder\n");
  3271. return;
  3272. }
  3273. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3274. ctl = phys_enc->hw_ctl;
  3275. if (!ctl || !ctl->ops.reset)
  3276. return;
  3277. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3278. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3279. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3280. phys_enc->connector) {
  3281. sde_con = to_sde_connector(phys_enc->connector);
  3282. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3283. if (sde_con->ops.soft_reset) {
  3284. rc = sde_con->ops.soft_reset(sde_con_disp);
  3285. if (rc) {
  3286. SDE_ERROR_ENC(sde_enc,
  3287. "connector soft reset failure\n");
  3288. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  3289. "panic");
  3290. }
  3291. }
  3292. }
  3293. phys_enc->enable_state = SDE_ENC_ENABLED;
  3294. }
  3295. /**
  3296. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3297. * Iterate through the physical encoders and perform consolidated flush
  3298. * and/or control start triggering as needed. This is done in the virtual
  3299. * encoder rather than the individual physical ones in order to handle
  3300. * use cases that require visibility into multiple physical encoders at
  3301. * a time.
  3302. * sde_enc: Pointer to virtual encoder structure
  3303. */
  3304. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  3305. {
  3306. struct sde_hw_ctl *ctl;
  3307. uint32_t i;
  3308. struct sde_ctl_flush_cfg pending_flush = {0,};
  3309. u32 pending_kickoff_cnt;
  3310. struct msm_drm_private *priv = NULL;
  3311. struct sde_kms *sde_kms = NULL;
  3312. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3313. bool is_regdma_blocking = false, is_vid_mode = false;
  3314. if (!sde_enc) {
  3315. SDE_ERROR("invalid encoder\n");
  3316. return;
  3317. }
  3318. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3319. is_vid_mode = true;
  3320. is_regdma_blocking = (is_vid_mode ||
  3321. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3322. /* don't perform flush/start operations for slave encoders */
  3323. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3324. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3325. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3326. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3327. continue;
  3328. ctl = phys->hw_ctl;
  3329. if (!ctl)
  3330. continue;
  3331. if (phys->connector)
  3332. topology = sde_connector_get_topology_name(
  3333. phys->connector);
  3334. if (!phys->ops.needs_single_flush ||
  3335. !phys->ops.needs_single_flush(phys)) {
  3336. if (ctl->ops.reg_dma_flush)
  3337. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3338. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  3339. } else if (ctl->ops.get_pending_flush) {
  3340. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3341. }
  3342. }
  3343. /* for split flush, combine pending flush masks and send to master */
  3344. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3345. ctl = sde_enc->cur_master->hw_ctl;
  3346. if (ctl->ops.reg_dma_flush)
  3347. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3348. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3349. &pending_flush);
  3350. }
  3351. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3352. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3353. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3354. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3355. continue;
  3356. if (!phys->ops.needs_single_flush ||
  3357. !phys->ops.needs_single_flush(phys)) {
  3358. pending_kickoff_cnt =
  3359. sde_encoder_phys_inc_pending(phys);
  3360. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3361. } else {
  3362. pending_kickoff_cnt =
  3363. sde_encoder_phys_inc_pending(phys);
  3364. SDE_EVT32(pending_kickoff_cnt,
  3365. pending_flush.pending_flush_mask,
  3366. SDE_EVTLOG_FUNC_CASE2);
  3367. }
  3368. }
  3369. if (sde_enc->misr_enable)
  3370. sde_encoder_misr_configure(&sde_enc->base, true,
  3371. sde_enc->misr_frame_count);
  3372. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3373. if (crtc_misr_info.misr_enable)
  3374. sde_crtc_misr_setup(sde_enc->crtc, true,
  3375. crtc_misr_info.misr_frame_count);
  3376. _sde_encoder_trigger_start(sde_enc->cur_master);
  3377. if (sde_enc->elevated_ahb_vote) {
  3378. priv = sde_enc->base.dev->dev_private;
  3379. if (priv != NULL) {
  3380. sde_kms = to_sde_kms(priv->kms);
  3381. if (sde_kms != NULL) {
  3382. sde_power_scale_reg_bus(&priv->phandle,
  3383. VOTE_INDEX_LOW,
  3384. false);
  3385. }
  3386. }
  3387. sde_enc->elevated_ahb_vote = false;
  3388. }
  3389. }
  3390. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3391. struct drm_encoder *drm_enc,
  3392. unsigned long *affected_displays,
  3393. int num_active_phys)
  3394. {
  3395. struct sde_encoder_virt *sde_enc;
  3396. struct sde_encoder_phys *master;
  3397. enum sde_rm_topology_name topology;
  3398. bool is_right_only;
  3399. if (!drm_enc || !affected_displays)
  3400. return;
  3401. sde_enc = to_sde_encoder_virt(drm_enc);
  3402. master = sde_enc->cur_master;
  3403. if (!master || !master->connector)
  3404. return;
  3405. topology = sde_connector_get_topology_name(master->connector);
  3406. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3407. return;
  3408. /*
  3409. * For pingpong split, the slave pingpong won't generate IRQs. For
  3410. * right-only updates, we can't swap pingpongs, or simply swap the
  3411. * master/slave assignment, we actually have to swap the interfaces
  3412. * so that the master physical encoder will use a pingpong/interface
  3413. * that generates irqs on which to wait.
  3414. */
  3415. is_right_only = !test_bit(0, affected_displays) &&
  3416. test_bit(1, affected_displays);
  3417. if (is_right_only && !sde_enc->intfs_swapped) {
  3418. /* right-only update swap interfaces */
  3419. swap(sde_enc->phys_encs[0]->intf_idx,
  3420. sde_enc->phys_encs[1]->intf_idx);
  3421. sde_enc->intfs_swapped = true;
  3422. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3423. /* left-only or full update, swap back */
  3424. swap(sde_enc->phys_encs[0]->intf_idx,
  3425. sde_enc->phys_encs[1]->intf_idx);
  3426. sde_enc->intfs_swapped = false;
  3427. }
  3428. SDE_DEBUG_ENC(sde_enc,
  3429. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3430. is_right_only, sde_enc->intfs_swapped,
  3431. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3432. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3433. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3434. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3435. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3436. *affected_displays);
  3437. /* ppsplit always uses master since ppslave invalid for irqs*/
  3438. if (num_active_phys == 1)
  3439. *affected_displays = BIT(0);
  3440. }
  3441. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3442. struct sde_encoder_kickoff_params *params)
  3443. {
  3444. struct sde_encoder_virt *sde_enc;
  3445. struct sde_encoder_phys *phys;
  3446. int i, num_active_phys;
  3447. bool master_assigned = false;
  3448. if (!drm_enc || !params)
  3449. return;
  3450. sde_enc = to_sde_encoder_virt(drm_enc);
  3451. if (sde_enc->num_phys_encs <= 1)
  3452. return;
  3453. /* count bits set */
  3454. num_active_phys = hweight_long(params->affected_displays);
  3455. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3456. params->affected_displays, num_active_phys);
  3457. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3458. num_active_phys);
  3459. /* for left/right only update, ppsplit master switches interface */
  3460. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3461. &params->affected_displays, num_active_phys);
  3462. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3463. enum sde_enc_split_role prv_role, new_role;
  3464. bool active = false;
  3465. phys = sde_enc->phys_encs[i];
  3466. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3467. continue;
  3468. active = test_bit(i, &params->affected_displays);
  3469. prv_role = phys->split_role;
  3470. if (active && num_active_phys == 1)
  3471. new_role = ENC_ROLE_SOLO;
  3472. else if (active && !master_assigned)
  3473. new_role = ENC_ROLE_MASTER;
  3474. else if (active)
  3475. new_role = ENC_ROLE_SLAVE;
  3476. else
  3477. new_role = ENC_ROLE_SKIP;
  3478. phys->ops.update_split_role(phys, new_role);
  3479. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3480. sde_enc->cur_master = phys;
  3481. master_assigned = true;
  3482. }
  3483. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3484. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3485. phys->split_role, active);
  3486. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3487. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3488. phys->split_role, active, num_active_phys);
  3489. }
  3490. }
  3491. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3492. {
  3493. struct sde_encoder_virt *sde_enc;
  3494. struct msm_display_info *disp_info;
  3495. if (!drm_enc) {
  3496. SDE_ERROR("invalid encoder\n");
  3497. return false;
  3498. }
  3499. sde_enc = to_sde_encoder_virt(drm_enc);
  3500. disp_info = &sde_enc->disp_info;
  3501. return (disp_info->curr_panel_mode == mode);
  3502. }
  3503. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3504. {
  3505. struct sde_encoder_virt *sde_enc;
  3506. struct sde_encoder_phys *phys;
  3507. unsigned int i;
  3508. struct sde_hw_ctl *ctl;
  3509. if (!drm_enc) {
  3510. SDE_ERROR("invalid encoder\n");
  3511. return;
  3512. }
  3513. sde_enc = to_sde_encoder_virt(drm_enc);
  3514. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3515. phys = sde_enc->phys_encs[i];
  3516. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3517. sde_encoder_check_curr_mode(drm_enc,
  3518. MSM_DISPLAY_CMD_MODE)) {
  3519. ctl = phys->hw_ctl;
  3520. if (ctl->ops.trigger_pending)
  3521. /* update only for command mode primary ctl */
  3522. ctl->ops.trigger_pending(ctl);
  3523. }
  3524. }
  3525. sde_enc->idle_pc_restore = false;
  3526. }
  3527. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  3528. {
  3529. void *dither_cfg;
  3530. int ret = 0, i = 0;
  3531. size_t len = 0;
  3532. enum sde_rm_topology_name topology;
  3533. struct drm_encoder *drm_enc;
  3534. struct msm_display_dsc_info *dsc = NULL;
  3535. struct sde_encoder_virt *sde_enc;
  3536. struct sde_hw_pingpong *hw_pp;
  3537. if (!phys || !phys->connector || !phys->hw_pp ||
  3538. !phys->hw_pp->ops.setup_dither || !phys->parent)
  3539. return;
  3540. topology = sde_connector_get_topology_name(phys->connector);
  3541. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  3542. (phys->split_role == ENC_ROLE_SLAVE))
  3543. return;
  3544. drm_enc = phys->parent;
  3545. sde_enc = to_sde_encoder_virt(drm_enc);
  3546. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  3547. /* disable dither for 10 bpp or 10bpc dsc config */
  3548. if (dsc->bpp == 10 || dsc->bpc == 10) {
  3549. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  3550. return;
  3551. }
  3552. ret = sde_connector_get_dither_cfg(phys->connector,
  3553. phys->connector->state, &dither_cfg, &len);
  3554. if (ret)
  3555. return;
  3556. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  3557. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3558. hw_pp = sde_enc->hw_pp[i];
  3559. if (hw_pp) {
  3560. phys->hw_pp->ops.setup_dither(hw_pp, dither_cfg,
  3561. len);
  3562. }
  3563. }
  3564. } else {
  3565. phys->hw_pp->ops.setup_dither(phys->hw_pp, dither_cfg, len);
  3566. }
  3567. }
  3568. static u32 _sde_encoder_calculate_linetime(struct sde_encoder_virt *sde_enc,
  3569. struct drm_display_mode *mode)
  3570. {
  3571. u64 pclk_rate;
  3572. u32 pclk_period;
  3573. u32 line_time;
  3574. /*
  3575. * For linetime calculation, only operate on master encoder.
  3576. */
  3577. if (!sde_enc->cur_master)
  3578. return 0;
  3579. if (!sde_enc->cur_master->ops.get_line_count) {
  3580. SDE_ERROR("get_line_count function not defined\n");
  3581. return 0;
  3582. }
  3583. pclk_rate = mode->clock; /* pixel clock in kHz */
  3584. if (pclk_rate == 0) {
  3585. SDE_ERROR("pclk is 0, cannot calculate line time\n");
  3586. return 0;
  3587. }
  3588. pclk_period = DIV_ROUND_UP_ULL(1000000000ull, pclk_rate);
  3589. if (pclk_period == 0) {
  3590. SDE_ERROR("pclk period is 0\n");
  3591. return 0;
  3592. }
  3593. /*
  3594. * Line time calculation based on Pixel clock and HTOTAL.
  3595. * Final unit is in ns.
  3596. */
  3597. line_time = (pclk_period * mode->htotal) / 1000;
  3598. if (line_time == 0) {
  3599. SDE_ERROR("line time calculation is 0\n");
  3600. return 0;
  3601. }
  3602. SDE_DEBUG_ENC(sde_enc,
  3603. "clk_rate=%lldkHz, clk_period=%d, linetime=%dns\n",
  3604. pclk_rate, pclk_period, line_time);
  3605. return line_time;
  3606. }
  3607. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  3608. ktime_t *wakeup_time)
  3609. {
  3610. struct drm_display_mode *mode;
  3611. struct sde_encoder_virt *sde_enc;
  3612. u32 cur_line;
  3613. u32 line_time;
  3614. u32 vtotal, time_to_vsync;
  3615. ktime_t cur_time;
  3616. sde_enc = to_sde_encoder_virt(drm_enc);
  3617. if (!sde_enc || !sde_enc->cur_master) {
  3618. SDE_ERROR("invalid sde encoder/master\n");
  3619. return -EINVAL;
  3620. }
  3621. mode = &sde_enc->cur_master->cached_mode;
  3622. line_time = _sde_encoder_calculate_linetime(sde_enc, mode);
  3623. if (!line_time)
  3624. return -EINVAL;
  3625. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3626. vtotal = mode->vtotal;
  3627. if (cur_line >= vtotal)
  3628. time_to_vsync = line_time * vtotal;
  3629. else
  3630. time_to_vsync = line_time * (vtotal - cur_line);
  3631. if (time_to_vsync == 0) {
  3632. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3633. vtotal);
  3634. return -EINVAL;
  3635. }
  3636. cur_time = ktime_get();
  3637. *wakeup_time = ktime_add_ns(cur_time, time_to_vsync);
  3638. SDE_DEBUG_ENC(sde_enc,
  3639. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3640. cur_line, vtotal, time_to_vsync,
  3641. ktime_to_ms(cur_time),
  3642. ktime_to_ms(*wakeup_time));
  3643. return 0;
  3644. }
  3645. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3646. {
  3647. struct drm_encoder *drm_enc;
  3648. struct sde_encoder_virt *sde_enc =
  3649. from_timer(sde_enc, t, vsync_event_timer);
  3650. struct msm_drm_private *priv;
  3651. struct msm_drm_thread *event_thread;
  3652. if (!sde_enc || !sde_enc->crtc) {
  3653. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3654. return;
  3655. }
  3656. drm_enc = &sde_enc->base;
  3657. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3658. SDE_ERROR("invalid encoder parameters\n");
  3659. return;
  3660. }
  3661. priv = drm_enc->dev->dev_private;
  3662. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3663. SDE_ERROR("invalid crtc index:%u\n",
  3664. sde_enc->crtc->index);
  3665. return;
  3666. }
  3667. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3668. if (!event_thread) {
  3669. SDE_ERROR("event_thread not found for crtc:%d\n",
  3670. sde_enc->crtc->index);
  3671. return;
  3672. }
  3673. kthread_queue_work(&event_thread->worker,
  3674. &sde_enc->vsync_event_work);
  3675. }
  3676. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3677. {
  3678. struct sde_encoder_virt *sde_enc = container_of(work,
  3679. struct sde_encoder_virt, esd_trigger_work);
  3680. if (!sde_enc) {
  3681. SDE_ERROR("invalid sde encoder\n");
  3682. return;
  3683. }
  3684. sde_encoder_resource_control(&sde_enc->base,
  3685. SDE_ENC_RC_EVENT_KICKOFF);
  3686. }
  3687. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3688. {
  3689. struct sde_encoder_virt *sde_enc = container_of(work,
  3690. struct sde_encoder_virt, input_event_work);
  3691. if (!sde_enc) {
  3692. SDE_ERROR("invalid sde encoder\n");
  3693. return;
  3694. }
  3695. sde_encoder_resource_control(&sde_enc->base,
  3696. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3697. }
  3698. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3699. {
  3700. struct sde_encoder_virt *sde_enc = container_of(work,
  3701. struct sde_encoder_virt, vsync_event_work);
  3702. bool autorefresh_enabled = false;
  3703. int rc = 0;
  3704. ktime_t wakeup_time;
  3705. struct drm_encoder *drm_enc;
  3706. if (!sde_enc) {
  3707. SDE_ERROR("invalid sde encoder\n");
  3708. return;
  3709. }
  3710. drm_enc = &sde_enc->base;
  3711. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3712. if (rc < 0) {
  3713. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3714. return;
  3715. }
  3716. if (sde_enc->cur_master &&
  3717. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3718. autorefresh_enabled =
  3719. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3720. sde_enc->cur_master);
  3721. /* Update timer if autorefresh is enabled else return */
  3722. if (!autorefresh_enabled)
  3723. goto exit;
  3724. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3725. if (rc)
  3726. goto exit;
  3727. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3728. mod_timer(&sde_enc->vsync_event_timer,
  3729. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3730. exit:
  3731. pm_runtime_put_sync(drm_enc->dev->dev);
  3732. }
  3733. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3734. {
  3735. static const uint64_t timeout_us = 50000;
  3736. static const uint64_t sleep_us = 20;
  3737. struct sde_encoder_virt *sde_enc;
  3738. ktime_t cur_ktime, exp_ktime;
  3739. uint32_t line_count, tmp, i;
  3740. if (!drm_enc) {
  3741. SDE_ERROR("invalid encoder\n");
  3742. return -EINVAL;
  3743. }
  3744. sde_enc = to_sde_encoder_virt(drm_enc);
  3745. if (!sde_enc->cur_master ||
  3746. !sde_enc->cur_master->ops.get_line_count) {
  3747. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3748. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3749. return -EINVAL;
  3750. }
  3751. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3752. line_count = sde_enc->cur_master->ops.get_line_count(
  3753. sde_enc->cur_master);
  3754. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3755. tmp = line_count;
  3756. line_count = sde_enc->cur_master->ops.get_line_count(
  3757. sde_enc->cur_master);
  3758. if (line_count < tmp) {
  3759. SDE_EVT32(DRMID(drm_enc), line_count);
  3760. return 0;
  3761. }
  3762. cur_ktime = ktime_get();
  3763. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3764. break;
  3765. usleep_range(sleep_us / 2, sleep_us);
  3766. }
  3767. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3768. return -ETIMEDOUT;
  3769. }
  3770. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3771. {
  3772. struct drm_encoder *drm_enc;
  3773. struct sde_rm_hw_iter rm_iter;
  3774. bool lm_valid = false;
  3775. bool intf_valid = false;
  3776. if (!phys_enc || !phys_enc->parent) {
  3777. SDE_ERROR("invalid encoder\n");
  3778. return -EINVAL;
  3779. }
  3780. drm_enc = phys_enc->parent;
  3781. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3782. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3783. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3784. phys_enc->has_intf_te)) {
  3785. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3786. SDE_HW_BLK_INTF);
  3787. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3788. struct sde_hw_intf *hw_intf =
  3789. (struct sde_hw_intf *)rm_iter.hw;
  3790. if (!hw_intf)
  3791. continue;
  3792. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  3793. phys_enc->hw_ctl->ops.update_bitmask_intf(
  3794. phys_enc->hw_ctl,
  3795. hw_intf->idx, 1);
  3796. intf_valid = true;
  3797. }
  3798. if (!intf_valid) {
  3799. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3800. "intf not found to flush\n");
  3801. return -EFAULT;
  3802. }
  3803. } else {
  3804. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3805. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3806. struct sde_hw_mixer *hw_lm =
  3807. (struct sde_hw_mixer *)rm_iter.hw;
  3808. if (!hw_lm)
  3809. continue;
  3810. /* update LM flush for HW without INTF TE */
  3811. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3812. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3813. phys_enc->hw_ctl,
  3814. hw_lm->idx, 1);
  3815. lm_valid = true;
  3816. }
  3817. if (!lm_valid) {
  3818. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3819. "lm not found to flush\n");
  3820. return -EFAULT;
  3821. }
  3822. }
  3823. return 0;
  3824. }
  3825. static bool _sde_encoder_dsc_is_dirty(struct sde_encoder_virt *sde_enc)
  3826. {
  3827. int i;
  3828. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3829. /**
  3830. * This dirty_dsc_hw field is set during DSC disable to
  3831. * indicate which DSC blocks need to be flushed
  3832. */
  3833. if (sde_enc->dirty_dsc_ids[i])
  3834. return true;
  3835. }
  3836. return false;
  3837. }
  3838. static void _helper_flush_dsc(struct sde_encoder_virt *sde_enc)
  3839. {
  3840. int i;
  3841. struct sde_hw_ctl *hw_ctl = NULL;
  3842. enum sde_dsc dsc_idx;
  3843. if (sde_enc->cur_master)
  3844. hw_ctl = sde_enc->cur_master->hw_ctl;
  3845. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3846. dsc_idx = sde_enc->dirty_dsc_ids[i];
  3847. if (dsc_idx && hw_ctl && hw_ctl->ops.update_bitmask_dsc)
  3848. hw_ctl->ops.update_bitmask_dsc(hw_ctl, dsc_idx, 1);
  3849. sde_enc->dirty_dsc_ids[i] = DSC_NONE;
  3850. }
  3851. }
  3852. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3853. struct sde_encoder_virt *sde_enc)
  3854. {
  3855. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3856. struct sde_hw_mdp *mdptop = NULL;
  3857. sde_enc->dynamic_hdr_updated = false;
  3858. if (sde_enc->cur_master) {
  3859. mdptop = sde_enc->cur_master->hw_mdptop;
  3860. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3861. sde_enc->cur_master->connector);
  3862. }
  3863. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3864. return;
  3865. if (mdptop->ops.set_hdr_plus_metadata) {
  3866. sde_enc->dynamic_hdr_updated = true;
  3867. mdptop->ops.set_hdr_plus_metadata(
  3868. mdptop, dhdr_meta->dynamic_hdr_payload,
  3869. dhdr_meta->dynamic_hdr_payload_size,
  3870. sde_enc->cur_master->intf_idx == INTF_0 ?
  3871. 0 : 1);
  3872. }
  3873. }
  3874. void sde_encoder_helper_needs_hw_reset(struct drm_encoder *drm_enc)
  3875. {
  3876. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3877. struct sde_encoder_phys *phys;
  3878. int i;
  3879. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3880. phys = sde_enc->phys_encs[i];
  3881. if (phys && phys->ops.hw_reset)
  3882. phys->ops.hw_reset(phys);
  3883. }
  3884. }
  3885. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3886. struct sde_encoder_kickoff_params *params)
  3887. {
  3888. struct sde_encoder_virt *sde_enc;
  3889. struct sde_encoder_phys *phys;
  3890. struct sde_kms *sde_kms = NULL;
  3891. struct sde_crtc *sde_crtc;
  3892. struct msm_drm_private *priv = NULL;
  3893. bool needs_hw_reset = false, is_cmd_mode;
  3894. int i, rc, ret = 0;
  3895. struct msm_display_info *disp_info;
  3896. if (!drm_enc || !params || !drm_enc->dev ||
  3897. !drm_enc->dev->dev_private) {
  3898. SDE_ERROR("invalid args\n");
  3899. return -EINVAL;
  3900. }
  3901. sde_enc = to_sde_encoder_virt(drm_enc);
  3902. priv = drm_enc->dev->dev_private;
  3903. sde_kms = to_sde_kms(priv->kms);
  3904. disp_info = &sde_enc->disp_info;
  3905. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3906. SDE_DEBUG_ENC(sde_enc, "\n");
  3907. SDE_EVT32(DRMID(drm_enc));
  3908. /* update the qsync parameters for the current frame */
  3909. if (sde_enc->cur_master)
  3910. sde_connector_set_qsync_params(
  3911. sde_enc->cur_master->connector);
  3912. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3913. MSM_DISPLAY_CMD_MODE);
  3914. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3915. && is_cmd_mode)
  3916. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3917. sde_enc->cur_master->connector->state,
  3918. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3919. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3920. /* prepare for next kickoff, may include waiting on previous kickoff */
  3921. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3922. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3923. phys = sde_enc->phys_encs[i];
  3924. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3925. params->recovery_events_enabled =
  3926. sde_enc->recovery_events_enabled;
  3927. if (phys) {
  3928. if (phys->ops.prepare_for_kickoff) {
  3929. rc = phys->ops.prepare_for_kickoff(
  3930. phys, params);
  3931. if (rc)
  3932. ret = rc;
  3933. }
  3934. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3935. needs_hw_reset = true;
  3936. _sde_encoder_setup_dither(phys);
  3937. if (sde_enc->cur_master &&
  3938. sde_connector_is_qsync_updated(
  3939. sde_enc->cur_master->connector)) {
  3940. _helper_flush_qsync(phys);
  3941. }
  3942. }
  3943. }
  3944. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3945. if (rc) {
  3946. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3947. ret = rc;
  3948. goto end;
  3949. }
  3950. /* if any phys needs reset, reset all phys, in-order */
  3951. if (needs_hw_reset)
  3952. sde_encoder_helper_needs_hw_reset(drm_enc);
  3953. _sde_encoder_update_master(drm_enc, params);
  3954. _sde_encoder_update_roi(drm_enc);
  3955. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3956. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3957. if (rc) {
  3958. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3959. sde_enc->cur_master->connector->base.id,
  3960. rc);
  3961. ret = rc;
  3962. }
  3963. }
  3964. if (_sde_encoder_is_dsc_enabled(drm_enc) && sde_enc->cur_master &&
  3965. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3966. !sde_enc->cur_master->cont_splash_enabled)) {
  3967. rc = _sde_encoder_dsc_setup(sde_enc, params);
  3968. if (rc) {
  3969. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3970. ret = rc;
  3971. }
  3972. }
  3973. if (_sde_encoder_dsc_is_dirty(sde_enc))
  3974. _helper_flush_dsc(sde_enc);
  3975. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3976. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3977. sde_enc->cur_master, sde_kms->qdss_enabled);
  3978. end:
  3979. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3980. return ret;
  3981. }
  3982. /**
  3983. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3984. * with the specified encoder, and unstage all pipes from it
  3985. * @encoder: encoder pointer
  3986. * Returns: 0 on success
  3987. */
  3988. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3989. {
  3990. struct sde_encoder_virt *sde_enc;
  3991. struct sde_encoder_phys *phys;
  3992. unsigned int i;
  3993. int rc = 0;
  3994. if (!drm_enc) {
  3995. SDE_ERROR("invalid encoder\n");
  3996. return -EINVAL;
  3997. }
  3998. sde_enc = to_sde_encoder_virt(drm_enc);
  3999. SDE_ATRACE_BEGIN("encoder_release_lm");
  4000. SDE_DEBUG_ENC(sde_enc, "\n");
  4001. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4002. phys = sde_enc->phys_encs[i];
  4003. if (!phys)
  4004. continue;
  4005. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  4006. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  4007. if (rc)
  4008. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  4009. }
  4010. SDE_ATRACE_END("encoder_release_lm");
  4011. return rc;
  4012. }
  4013. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  4014. {
  4015. struct sde_encoder_virt *sde_enc;
  4016. struct sde_encoder_phys *phys;
  4017. ktime_t wakeup_time;
  4018. unsigned int i;
  4019. if (!drm_enc) {
  4020. SDE_ERROR("invalid encoder\n");
  4021. return;
  4022. }
  4023. SDE_ATRACE_BEGIN("encoder_kickoff");
  4024. sde_enc = to_sde_encoder_virt(drm_enc);
  4025. SDE_DEBUG_ENC(sde_enc, "\n");
  4026. /* create a 'no pipes' commit to release buffers on errors */
  4027. if (is_error)
  4028. _sde_encoder_reset_ctl_hw(drm_enc);
  4029. /* All phys encs are ready to go, trigger the kickoff */
  4030. _sde_encoder_kickoff_phys(sde_enc);
  4031. /* allow phys encs to handle any post-kickoff business */
  4032. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4033. phys = sde_enc->phys_encs[i];
  4034. if (phys && phys->ops.handle_post_kickoff)
  4035. phys->ops.handle_post_kickoff(phys);
  4036. }
  4037. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  4038. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  4039. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  4040. mod_timer(&sde_enc->vsync_event_timer,
  4041. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  4042. }
  4043. SDE_ATRACE_END("encoder_kickoff");
  4044. }
  4045. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4046. struct sde_hw_pp_vsync_info *info)
  4047. {
  4048. struct sde_encoder_virt *sde_enc;
  4049. struct sde_encoder_phys *phys;
  4050. int i, ret;
  4051. if (!drm_enc || !info)
  4052. return;
  4053. sde_enc = to_sde_encoder_virt(drm_enc);
  4054. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4055. phys = sde_enc->phys_encs[i];
  4056. if (phys && phys->hw_intf && phys->hw_pp
  4057. && phys->hw_intf->ops.get_vsync_info) {
  4058. ret = phys->hw_intf->ops.get_vsync_info(
  4059. phys->hw_intf, &info[i]);
  4060. if (!ret) {
  4061. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4062. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4063. }
  4064. }
  4065. }
  4066. }
  4067. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4068. struct drm_framebuffer *fb)
  4069. {
  4070. struct drm_encoder *drm_enc;
  4071. struct sde_hw_mixer_cfg mixer;
  4072. struct sde_rm_hw_iter lm_iter;
  4073. bool lm_valid = false;
  4074. if (!phys_enc || !phys_enc->parent) {
  4075. SDE_ERROR("invalid encoder\n");
  4076. return -EINVAL;
  4077. }
  4078. drm_enc = phys_enc->parent;
  4079. memset(&mixer, 0, sizeof(mixer));
  4080. /* reset associated CTL/LMs */
  4081. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4082. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4083. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4084. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4085. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  4086. if (!hw_lm)
  4087. continue;
  4088. /* need to flush LM to remove it */
  4089. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4090. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4091. phys_enc->hw_ctl,
  4092. hw_lm->idx, 1);
  4093. if (fb) {
  4094. /* assume a single LM if targeting a frame buffer */
  4095. if (lm_valid)
  4096. continue;
  4097. mixer.out_height = fb->height;
  4098. mixer.out_width = fb->width;
  4099. if (hw_lm->ops.setup_mixer_out)
  4100. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4101. }
  4102. lm_valid = true;
  4103. /* only enable border color on LM */
  4104. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4105. phys_enc->hw_ctl->ops.setup_blendstage(
  4106. phys_enc->hw_ctl, hw_lm->idx, NULL);
  4107. }
  4108. if (!lm_valid) {
  4109. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4110. return -EFAULT;
  4111. }
  4112. return 0;
  4113. }
  4114. void sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4115. {
  4116. struct sde_encoder_virt *sde_enc;
  4117. struct sde_encoder_phys *phys;
  4118. int i;
  4119. struct sde_hw_ctl *ctl;
  4120. if (!drm_enc) {
  4121. SDE_ERROR("invalid encoder\n");
  4122. return;
  4123. }
  4124. sde_enc = to_sde_encoder_virt(drm_enc);
  4125. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4126. phys = sde_enc->phys_encs[i];
  4127. if (phys && phys->ops.prepare_commit)
  4128. phys->ops.prepare_commit(phys);
  4129. if (phys && phys->hw_ctl) {
  4130. ctl = phys->hw_ctl;
  4131. /*
  4132. * avoid clearing the pending flush during the first
  4133. * frame update after idle power collpase as the
  4134. * restore path would have updated the pending flush
  4135. */
  4136. if (!sde_enc->idle_pc_restore &&
  4137. ctl->ops.clear_pending_flush)
  4138. ctl->ops.clear_pending_flush(ctl);
  4139. }
  4140. }
  4141. }
  4142. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4143. bool enable, u32 frame_count)
  4144. {
  4145. if (!phys_enc)
  4146. return;
  4147. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4148. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4149. enable, frame_count);
  4150. }
  4151. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4152. bool nonblock, u32 *misr_value)
  4153. {
  4154. if (!phys_enc)
  4155. return -EINVAL;
  4156. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4157. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4158. nonblock, misr_value) : -ENOTSUPP;
  4159. }
  4160. #ifdef CONFIG_DEBUG_FS
  4161. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4162. {
  4163. struct sde_encoder_virt *sde_enc;
  4164. int i;
  4165. if (!s || !s->private)
  4166. return -EINVAL;
  4167. sde_enc = s->private;
  4168. mutex_lock(&sde_enc->enc_lock);
  4169. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4170. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4171. if (!phys)
  4172. continue;
  4173. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4174. phys->intf_idx - INTF_0,
  4175. atomic_read(&phys->vsync_cnt),
  4176. atomic_read(&phys->underrun_cnt));
  4177. switch (phys->intf_mode) {
  4178. case INTF_MODE_VIDEO:
  4179. seq_puts(s, "mode: video\n");
  4180. break;
  4181. case INTF_MODE_CMD:
  4182. seq_puts(s, "mode: command\n");
  4183. break;
  4184. case INTF_MODE_WB_BLOCK:
  4185. seq_puts(s, "mode: wb block\n");
  4186. break;
  4187. case INTF_MODE_WB_LINE:
  4188. seq_puts(s, "mode: wb line\n");
  4189. break;
  4190. default:
  4191. seq_puts(s, "mode: ???\n");
  4192. break;
  4193. }
  4194. }
  4195. mutex_unlock(&sde_enc->enc_lock);
  4196. return 0;
  4197. }
  4198. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4199. struct file *file)
  4200. {
  4201. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4202. }
  4203. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4204. const char __user *user_buf, size_t count, loff_t *ppos)
  4205. {
  4206. struct sde_encoder_virt *sde_enc;
  4207. int rc;
  4208. char buf[MISR_BUFF_SIZE + 1];
  4209. size_t buff_copy;
  4210. u32 frame_count, enable;
  4211. struct msm_drm_private *priv = NULL;
  4212. struct sde_kms *sde_kms = NULL;
  4213. struct drm_encoder *drm_enc;
  4214. if (!file || !file->private_data)
  4215. return -EINVAL;
  4216. sde_enc = file->private_data;
  4217. priv = sde_enc->base.dev->dev_private;
  4218. if (!sde_enc || !priv || !priv->kms)
  4219. return -EINVAL;
  4220. sde_kms = to_sde_kms(priv->kms);
  4221. drm_enc = &sde_enc->base;
  4222. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4223. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4224. return -ENOTSUPP;
  4225. }
  4226. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4227. if (copy_from_user(buf, user_buf, buff_copy))
  4228. return -EINVAL;
  4229. buf[buff_copy] = 0; /* end of string */
  4230. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4231. return -EINVAL;
  4232. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4233. if (rc < 0)
  4234. return rc;
  4235. sde_enc->misr_enable = enable;
  4236. sde_enc->misr_frame_count = frame_count;
  4237. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  4238. pm_runtime_put_sync(drm_enc->dev->dev);
  4239. return count;
  4240. }
  4241. static ssize_t _sde_encoder_misr_read(struct file *file,
  4242. char __user *user_buff, size_t count, loff_t *ppos)
  4243. {
  4244. struct sde_encoder_virt *sde_enc;
  4245. struct msm_drm_private *priv = NULL;
  4246. struct sde_kms *sde_kms = NULL;
  4247. struct drm_encoder *drm_enc;
  4248. int i = 0, len = 0;
  4249. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4250. int rc;
  4251. if (*ppos)
  4252. return 0;
  4253. if (!file || !file->private_data)
  4254. return -EINVAL;
  4255. sde_enc = file->private_data;
  4256. priv = sde_enc->base.dev->dev_private;
  4257. if (priv != NULL)
  4258. sde_kms = to_sde_kms(priv->kms);
  4259. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4260. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4261. return -ENOTSUPP;
  4262. }
  4263. drm_enc = &sde_enc->base;
  4264. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4265. if (rc < 0)
  4266. return rc;
  4267. if (!sde_enc->misr_enable) {
  4268. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4269. "disabled\n");
  4270. goto buff_check;
  4271. }
  4272. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4273. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4274. u32 misr_value = 0;
  4275. if (!phys || !phys->ops.collect_misr) {
  4276. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4277. "invalid\n");
  4278. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4279. continue;
  4280. }
  4281. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4282. if (rc) {
  4283. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4284. "invalid\n");
  4285. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4286. rc);
  4287. continue;
  4288. } else {
  4289. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4290. "Intf idx:%d\n",
  4291. phys->intf_idx - INTF_0);
  4292. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4293. "0x%x\n", misr_value);
  4294. }
  4295. }
  4296. buff_check:
  4297. if (count <= len) {
  4298. len = 0;
  4299. goto end;
  4300. }
  4301. if (copy_to_user(user_buff, buf, len)) {
  4302. len = -EFAULT;
  4303. goto end;
  4304. }
  4305. *ppos += len; /* increase offset */
  4306. end:
  4307. pm_runtime_put_sync(drm_enc->dev->dev);
  4308. return len;
  4309. }
  4310. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4311. {
  4312. struct sde_encoder_virt *sde_enc;
  4313. struct msm_drm_private *priv;
  4314. struct sde_kms *sde_kms;
  4315. int i;
  4316. static const struct file_operations debugfs_status_fops = {
  4317. .open = _sde_encoder_debugfs_status_open,
  4318. .read = seq_read,
  4319. .llseek = seq_lseek,
  4320. .release = single_release,
  4321. };
  4322. static const struct file_operations debugfs_misr_fops = {
  4323. .open = simple_open,
  4324. .read = _sde_encoder_misr_read,
  4325. .write = _sde_encoder_misr_setup,
  4326. };
  4327. char name[SDE_NAME_SIZE];
  4328. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  4329. SDE_ERROR("invalid encoder or kms\n");
  4330. return -EINVAL;
  4331. }
  4332. sde_enc = to_sde_encoder_virt(drm_enc);
  4333. priv = drm_enc->dev->dev_private;
  4334. sde_kms = to_sde_kms(priv->kms);
  4335. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4336. /* create overall sub-directory for the encoder */
  4337. sde_enc->debugfs_root = debugfs_create_dir(name,
  4338. drm_enc->dev->primary->debugfs_root);
  4339. if (!sde_enc->debugfs_root)
  4340. return -ENOMEM;
  4341. /* don't error check these */
  4342. debugfs_create_file("status", 0400,
  4343. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4344. debugfs_create_file("misr_data", 0600,
  4345. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4346. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4347. &sde_enc->idle_pc_enabled);
  4348. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4349. &sde_enc->frame_trigger_mode);
  4350. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4351. if (sde_enc->phys_encs[i] &&
  4352. sde_enc->phys_encs[i]->ops.late_register)
  4353. sde_enc->phys_encs[i]->ops.late_register(
  4354. sde_enc->phys_encs[i],
  4355. sde_enc->debugfs_root);
  4356. return 0;
  4357. }
  4358. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4359. {
  4360. struct sde_encoder_virt *sde_enc;
  4361. if (!drm_enc)
  4362. return;
  4363. sde_enc = to_sde_encoder_virt(drm_enc);
  4364. debugfs_remove_recursive(sde_enc->debugfs_root);
  4365. }
  4366. #else
  4367. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4368. {
  4369. return 0;
  4370. }
  4371. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4372. {
  4373. }
  4374. #endif
  4375. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4376. {
  4377. return _sde_encoder_init_debugfs(encoder);
  4378. }
  4379. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4380. {
  4381. _sde_encoder_destroy_debugfs(encoder);
  4382. }
  4383. static int sde_encoder_virt_add_phys_encs(
  4384. struct msm_display_info *disp_info,
  4385. struct sde_encoder_virt *sde_enc,
  4386. struct sde_enc_phys_init_params *params)
  4387. {
  4388. struct sde_encoder_phys *enc = NULL;
  4389. u32 display_caps = disp_info->capabilities;
  4390. SDE_DEBUG_ENC(sde_enc, "\n");
  4391. /*
  4392. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4393. * in this function, check up-front.
  4394. */
  4395. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4396. ARRAY_SIZE(sde_enc->phys_encs)) {
  4397. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4398. sde_enc->num_phys_encs);
  4399. return -EINVAL;
  4400. }
  4401. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4402. enc = sde_encoder_phys_vid_init(params);
  4403. if (IS_ERR_OR_NULL(enc)) {
  4404. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4405. PTR_ERR(enc));
  4406. return !enc ? -EINVAL : PTR_ERR(enc);
  4407. }
  4408. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4409. }
  4410. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4411. enc = sde_encoder_phys_cmd_init(params);
  4412. if (IS_ERR_OR_NULL(enc)) {
  4413. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4414. PTR_ERR(enc));
  4415. return !enc ? -EINVAL : PTR_ERR(enc);
  4416. }
  4417. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4418. }
  4419. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4420. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4421. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4422. else
  4423. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4424. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4425. ++sde_enc->num_phys_encs;
  4426. return 0;
  4427. }
  4428. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4429. struct sde_enc_phys_init_params *params)
  4430. {
  4431. struct sde_encoder_phys *enc = NULL;
  4432. if (!sde_enc) {
  4433. SDE_ERROR("invalid encoder\n");
  4434. return -EINVAL;
  4435. }
  4436. SDE_DEBUG_ENC(sde_enc, "\n");
  4437. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4438. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4439. sde_enc->num_phys_encs);
  4440. return -EINVAL;
  4441. }
  4442. enc = sde_encoder_phys_wb_init(params);
  4443. if (IS_ERR_OR_NULL(enc)) {
  4444. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4445. PTR_ERR(enc));
  4446. return !enc ? -EINVAL : PTR_ERR(enc);
  4447. }
  4448. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4449. ++sde_enc->num_phys_encs;
  4450. return 0;
  4451. }
  4452. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4453. struct sde_kms *sde_kms,
  4454. struct msm_display_info *disp_info,
  4455. int *drm_enc_mode)
  4456. {
  4457. int ret = 0;
  4458. int i = 0;
  4459. enum sde_intf_type intf_type;
  4460. struct sde_encoder_virt_ops parent_ops = {
  4461. sde_encoder_vblank_callback,
  4462. sde_encoder_underrun_callback,
  4463. sde_encoder_frame_done_callback,
  4464. sde_encoder_get_qsync_fps_callback,
  4465. };
  4466. struct sde_enc_phys_init_params phys_params;
  4467. if (!sde_enc || !sde_kms) {
  4468. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4469. !sde_enc, !sde_kms);
  4470. return -EINVAL;
  4471. }
  4472. memset(&phys_params, 0, sizeof(phys_params));
  4473. phys_params.sde_kms = sde_kms;
  4474. phys_params.parent = &sde_enc->base;
  4475. phys_params.parent_ops = parent_ops;
  4476. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4477. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4478. SDE_DEBUG("\n");
  4479. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4480. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4481. intf_type = INTF_DSI;
  4482. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4483. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4484. intf_type = INTF_HDMI;
  4485. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4486. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4487. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4488. else
  4489. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4490. intf_type = INTF_DP;
  4491. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4492. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4493. intf_type = INTF_WB;
  4494. } else {
  4495. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4496. return -EINVAL;
  4497. }
  4498. WARN_ON(disp_info->num_of_h_tiles < 1);
  4499. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4500. sde_enc->te_source = disp_info->te_source;
  4501. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4502. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4503. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4504. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4505. mutex_lock(&sde_enc->enc_lock);
  4506. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4507. /*
  4508. * Left-most tile is at index 0, content is controller id
  4509. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4510. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4511. */
  4512. u32 controller_id = disp_info->h_tile_instance[i];
  4513. if (disp_info->num_of_h_tiles > 1) {
  4514. if (i == 0)
  4515. phys_params.split_role = ENC_ROLE_MASTER;
  4516. else
  4517. phys_params.split_role = ENC_ROLE_SLAVE;
  4518. } else {
  4519. phys_params.split_role = ENC_ROLE_SOLO;
  4520. }
  4521. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4522. i, controller_id, phys_params.split_role);
  4523. if (sde_enc->ops.phys_init) {
  4524. struct sde_encoder_phys *enc;
  4525. enc = sde_enc->ops.phys_init(intf_type,
  4526. controller_id,
  4527. &phys_params);
  4528. if (enc) {
  4529. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4530. enc;
  4531. ++sde_enc->num_phys_encs;
  4532. } else
  4533. SDE_ERROR_ENC(sde_enc,
  4534. "failed to add phys encs\n");
  4535. continue;
  4536. }
  4537. if (intf_type == INTF_WB) {
  4538. phys_params.intf_idx = INTF_MAX;
  4539. phys_params.wb_idx = sde_encoder_get_wb(
  4540. sde_kms->catalog,
  4541. intf_type, controller_id);
  4542. if (phys_params.wb_idx == WB_MAX) {
  4543. SDE_ERROR_ENC(sde_enc,
  4544. "could not get wb: type %d, id %d\n",
  4545. intf_type, controller_id);
  4546. ret = -EINVAL;
  4547. }
  4548. } else {
  4549. phys_params.wb_idx = WB_MAX;
  4550. phys_params.intf_idx = sde_encoder_get_intf(
  4551. sde_kms->catalog, intf_type,
  4552. controller_id);
  4553. if (phys_params.intf_idx == INTF_MAX) {
  4554. SDE_ERROR_ENC(sde_enc,
  4555. "could not get wb: type %d, id %d\n",
  4556. intf_type, controller_id);
  4557. ret = -EINVAL;
  4558. }
  4559. }
  4560. if (!ret) {
  4561. if (intf_type == INTF_WB)
  4562. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4563. &phys_params);
  4564. else
  4565. ret = sde_encoder_virt_add_phys_encs(
  4566. disp_info,
  4567. sde_enc,
  4568. &phys_params);
  4569. if (ret)
  4570. SDE_ERROR_ENC(sde_enc,
  4571. "failed to add phys encs\n");
  4572. }
  4573. }
  4574. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4575. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4576. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4577. if (vid_phys) {
  4578. atomic_set(&vid_phys->vsync_cnt, 0);
  4579. atomic_set(&vid_phys->underrun_cnt, 0);
  4580. }
  4581. if (cmd_phys) {
  4582. atomic_set(&cmd_phys->vsync_cnt, 0);
  4583. atomic_set(&cmd_phys->underrun_cnt, 0);
  4584. }
  4585. }
  4586. mutex_unlock(&sde_enc->enc_lock);
  4587. return ret;
  4588. }
  4589. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4590. .mode_set = sde_encoder_virt_mode_set,
  4591. .disable = sde_encoder_virt_disable,
  4592. .enable = sde_encoder_virt_enable,
  4593. .atomic_check = sde_encoder_virt_atomic_check,
  4594. };
  4595. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4596. .destroy = sde_encoder_destroy,
  4597. .late_register = sde_encoder_late_register,
  4598. .early_unregister = sde_encoder_early_unregister,
  4599. };
  4600. struct drm_encoder *sde_encoder_init_with_ops(
  4601. struct drm_device *dev,
  4602. struct msm_display_info *disp_info,
  4603. const struct sde_encoder_ops *ops)
  4604. {
  4605. struct msm_drm_private *priv = dev->dev_private;
  4606. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4607. struct drm_encoder *drm_enc = NULL;
  4608. struct sde_encoder_virt *sde_enc = NULL;
  4609. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4610. char name[SDE_NAME_SIZE];
  4611. int ret = 0, i, intf_index = INTF_MAX;
  4612. struct sde_encoder_phys *phys = NULL;
  4613. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4614. if (!sde_enc) {
  4615. ret = -ENOMEM;
  4616. goto fail;
  4617. }
  4618. if (ops)
  4619. sde_enc->ops = *ops;
  4620. mutex_init(&sde_enc->enc_lock);
  4621. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4622. &drm_enc_mode);
  4623. if (ret)
  4624. goto fail;
  4625. sde_enc->cur_master = NULL;
  4626. spin_lock_init(&sde_enc->enc_spinlock);
  4627. mutex_init(&sde_enc->vblank_ctl_lock);
  4628. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4629. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4630. drm_enc = &sde_enc->base;
  4631. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4632. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4633. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  4634. timer_setup(&sde_enc->vsync_event_timer,
  4635. sde_encoder_vsync_event_handler, 0);
  4636. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4637. phys = sde_enc->phys_encs[i];
  4638. if (!phys)
  4639. continue;
  4640. if (phys->ops.is_master && phys->ops.is_master(phys))
  4641. intf_index = phys->intf_idx - INTF_0;
  4642. }
  4643. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4644. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4645. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4646. SDE_RSC_PRIMARY_DISP_CLIENT :
  4647. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4648. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4649. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4650. PTR_ERR(sde_enc->rsc_client));
  4651. sde_enc->rsc_client = NULL;
  4652. }
  4653. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  4654. ret = _sde_encoder_input_handler(sde_enc);
  4655. if (ret)
  4656. SDE_ERROR(
  4657. "input handler registration failed, rc = %d\n", ret);
  4658. }
  4659. mutex_init(&sde_enc->rc_lock);
  4660. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4661. sde_encoder_off_work);
  4662. sde_enc->vblank_enabled = false;
  4663. sde_enc->qdss_status = false;
  4664. kthread_init_work(&sde_enc->vsync_event_work,
  4665. sde_encoder_vsync_event_work_handler);
  4666. kthread_init_work(&sde_enc->input_event_work,
  4667. sde_encoder_input_event_work_handler);
  4668. kthread_init_work(&sde_enc->esd_trigger_work,
  4669. sde_encoder_esd_trigger_work_handler);
  4670. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4671. SDE_DEBUG_ENC(sde_enc, "created\n");
  4672. return drm_enc;
  4673. fail:
  4674. SDE_ERROR("failed to create encoder\n");
  4675. if (drm_enc)
  4676. sde_encoder_destroy(drm_enc);
  4677. return ERR_PTR(ret);
  4678. }
  4679. struct drm_encoder *sde_encoder_init(
  4680. struct drm_device *dev,
  4681. struct msm_display_info *disp_info)
  4682. {
  4683. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4684. }
  4685. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4686. enum msm_event_wait event)
  4687. {
  4688. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4689. struct sde_encoder_virt *sde_enc = NULL;
  4690. int i, ret = 0;
  4691. char atrace_buf[32];
  4692. if (!drm_enc) {
  4693. SDE_ERROR("invalid encoder\n");
  4694. return -EINVAL;
  4695. }
  4696. sde_enc = to_sde_encoder_virt(drm_enc);
  4697. SDE_DEBUG_ENC(sde_enc, "\n");
  4698. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4699. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4700. switch (event) {
  4701. case MSM_ENC_COMMIT_DONE:
  4702. fn_wait = phys->ops.wait_for_commit_done;
  4703. break;
  4704. case MSM_ENC_TX_COMPLETE:
  4705. fn_wait = phys->ops.wait_for_tx_complete;
  4706. break;
  4707. case MSM_ENC_VBLANK:
  4708. fn_wait = phys->ops.wait_for_vblank;
  4709. break;
  4710. case MSM_ENC_ACTIVE_REGION:
  4711. fn_wait = phys->ops.wait_for_active;
  4712. break;
  4713. default:
  4714. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4715. event);
  4716. return -EINVAL;
  4717. }
  4718. if (phys && fn_wait) {
  4719. snprintf(atrace_buf, sizeof(atrace_buf),
  4720. "wait_completion_event_%d", event);
  4721. SDE_ATRACE_BEGIN(atrace_buf);
  4722. ret = fn_wait(phys);
  4723. SDE_ATRACE_END(atrace_buf);
  4724. if (ret)
  4725. return ret;
  4726. }
  4727. }
  4728. return ret;
  4729. }
  4730. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4731. {
  4732. struct sde_encoder_virt *sde_enc;
  4733. if (!drm_enc) {
  4734. SDE_ERROR("invalid encoder\n");
  4735. return 0;
  4736. }
  4737. sde_enc = to_sde_encoder_virt(drm_enc);
  4738. return sde_enc->mode_info.frame_rate;
  4739. }
  4740. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4741. {
  4742. struct sde_encoder_virt *sde_enc = NULL;
  4743. int i;
  4744. if (!encoder) {
  4745. SDE_ERROR("invalid encoder\n");
  4746. return INTF_MODE_NONE;
  4747. }
  4748. sde_enc = to_sde_encoder_virt(encoder);
  4749. if (sde_enc->cur_master)
  4750. return sde_enc->cur_master->intf_mode;
  4751. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4752. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4753. if (phys)
  4754. return phys->intf_mode;
  4755. }
  4756. return INTF_MODE_NONE;
  4757. }
  4758. static void _sde_encoder_cache_hw_res_cont_splash(
  4759. struct drm_encoder *encoder,
  4760. struct sde_kms *sde_kms)
  4761. {
  4762. int i, idx;
  4763. struct sde_encoder_virt *sde_enc;
  4764. struct sde_encoder_phys *phys_enc;
  4765. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4766. sde_enc = to_sde_encoder_virt(encoder);
  4767. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4768. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4769. sde_enc->hw_pp[i] = NULL;
  4770. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4771. break;
  4772. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4773. }
  4774. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4775. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4776. sde_enc->hw_dsc[i] = NULL;
  4777. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4778. break;
  4779. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4780. }
  4781. /*
  4782. * If we have multiple phys encoders with one controller, make
  4783. * sure to populate the controller pointer in both phys encoders.
  4784. */
  4785. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4786. phys_enc = sde_enc->phys_encs[idx];
  4787. phys_enc->hw_ctl = NULL;
  4788. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4789. SDE_HW_BLK_CTL);
  4790. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4791. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4792. phys_enc->hw_ctl =
  4793. (struct sde_hw_ctl *) ctl_iter.hw;
  4794. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4795. phys_enc->intf_idx, phys_enc->hw_ctl);
  4796. }
  4797. }
  4798. }
  4799. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4800. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4801. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4802. phys->hw_intf = NULL;
  4803. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4804. break;
  4805. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4806. }
  4807. }
  4808. /**
  4809. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4810. * device bootup when cont_splash is enabled
  4811. * @drm_enc: Pointer to drm encoder structure
  4812. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4813. * @enable: boolean indicates enable or displae state of splash
  4814. * @Return: true if successful in updating the encoder structure
  4815. */
  4816. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4817. struct sde_splash_display *splash_display, bool enable)
  4818. {
  4819. struct sde_encoder_virt *sde_enc;
  4820. struct msm_drm_private *priv;
  4821. struct sde_kms *sde_kms;
  4822. struct drm_connector *conn = NULL;
  4823. struct sde_connector *sde_conn = NULL;
  4824. struct sde_connector_state *sde_conn_state = NULL;
  4825. struct drm_display_mode *drm_mode = NULL;
  4826. struct sde_encoder_phys *phys_enc;
  4827. int ret = 0, i;
  4828. if (!encoder) {
  4829. SDE_ERROR("invalid drm enc\n");
  4830. return -EINVAL;
  4831. }
  4832. if (!encoder->dev || !encoder->dev->dev_private) {
  4833. SDE_ERROR("drm device invalid\n");
  4834. return -EINVAL;
  4835. }
  4836. priv = encoder->dev->dev_private;
  4837. if (!priv->kms) {
  4838. SDE_ERROR("invalid kms\n");
  4839. return -EINVAL;
  4840. }
  4841. sde_kms = to_sde_kms(priv->kms);
  4842. sde_enc = to_sde_encoder_virt(encoder);
  4843. if (!priv->num_connectors) {
  4844. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4845. return -EINVAL;
  4846. }
  4847. SDE_DEBUG_ENC(sde_enc,
  4848. "num of connectors: %d\n", priv->num_connectors);
  4849. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4850. if (!enable) {
  4851. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4852. phys_enc = sde_enc->phys_encs[i];
  4853. if (phys_enc)
  4854. phys_enc->cont_splash_enabled = false;
  4855. }
  4856. return ret;
  4857. }
  4858. if (!splash_display) {
  4859. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4860. return -EINVAL;
  4861. }
  4862. for (i = 0; i < priv->num_connectors; i++) {
  4863. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4864. priv->connectors[i]->base.id);
  4865. sde_conn = to_sde_connector(priv->connectors[i]);
  4866. if (!sde_conn->encoder) {
  4867. SDE_DEBUG_ENC(sde_enc,
  4868. "encoder not attached to connector\n");
  4869. continue;
  4870. }
  4871. if (sde_conn->encoder->base.id
  4872. == encoder->base.id) {
  4873. conn = (priv->connectors[i]);
  4874. break;
  4875. }
  4876. }
  4877. if (!conn || !conn->state) {
  4878. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4879. return -EINVAL;
  4880. }
  4881. sde_conn_state = to_sde_connector_state(conn->state);
  4882. if (!sde_conn->ops.get_mode_info) {
  4883. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4884. return -EINVAL;
  4885. }
  4886. ret = sde_connector_get_mode_info(&sde_conn->base,
  4887. &encoder->crtc->state->adjusted_mode,
  4888. &sde_conn_state->mode_info);
  4889. if (ret) {
  4890. SDE_ERROR_ENC(sde_enc,
  4891. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4892. return ret;
  4893. }
  4894. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4895. conn->state, false);
  4896. if (ret) {
  4897. SDE_ERROR_ENC(sde_enc,
  4898. "failed to reserve hw resources, %d\n", ret);
  4899. return ret;
  4900. }
  4901. if (sde_conn->encoder) {
  4902. conn->state->best_encoder = sde_conn->encoder;
  4903. SDE_DEBUG_ENC(sde_enc,
  4904. "configured cstate->best_encoder to ID = %d\n",
  4905. conn->state->best_encoder->base.id);
  4906. } else {
  4907. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4908. conn->base.id);
  4909. }
  4910. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4911. sde_connector_get_topology_name(conn));
  4912. drm_mode = &encoder->crtc->state->adjusted_mode;
  4913. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4914. drm_mode->hdisplay, drm_mode->vdisplay);
  4915. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4916. if (encoder->bridge) {
  4917. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4918. /*
  4919. * For cont-splash use case, we update the mode
  4920. * configurations manually. This will skip the
  4921. * usually mode set call when actual frame is
  4922. * pushed from framework. The bridge needs to
  4923. * be updated with the current drm mode by
  4924. * calling the bridge mode set ops.
  4925. */
  4926. if (encoder->bridge->funcs) {
  4927. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4928. encoder->bridge->funcs->mode_set(encoder->bridge,
  4929. drm_mode, drm_mode);
  4930. }
  4931. } else {
  4932. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4933. }
  4934. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4935. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4936. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4937. if (!phys) {
  4938. SDE_ERROR_ENC(sde_enc,
  4939. "phys encoders not initialized\n");
  4940. return -EINVAL;
  4941. }
  4942. /* update connector for master and slave phys encoders */
  4943. phys->connector = conn;
  4944. phys->cont_splash_enabled = true;
  4945. phys->hw_pp = sde_enc->hw_pp[i];
  4946. if (phys->ops.cont_splash_mode_set)
  4947. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4948. if (phys->ops.is_master && phys->ops.is_master(phys))
  4949. sde_enc->cur_master = phys;
  4950. }
  4951. return ret;
  4952. }
  4953. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4954. bool skip_pre_kickoff)
  4955. {
  4956. struct msm_drm_thread *event_thread = NULL;
  4957. struct msm_drm_private *priv = NULL;
  4958. struct sde_encoder_virt *sde_enc = NULL;
  4959. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4960. SDE_ERROR("invalid parameters\n");
  4961. return -EINVAL;
  4962. }
  4963. priv = enc->dev->dev_private;
  4964. sde_enc = to_sde_encoder_virt(enc);
  4965. if (!sde_enc->crtc || (sde_enc->crtc->index
  4966. >= ARRAY_SIZE(priv->event_thread))) {
  4967. SDE_DEBUG_ENC(sde_enc,
  4968. "invalid cached CRTC: %d or crtc index: %d\n",
  4969. sde_enc->crtc == NULL,
  4970. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4971. return -EINVAL;
  4972. }
  4973. SDE_EVT32_VERBOSE(DRMID(enc));
  4974. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4975. if (!skip_pre_kickoff) {
  4976. kthread_queue_work(&event_thread->worker,
  4977. &sde_enc->esd_trigger_work);
  4978. kthread_flush_work(&sde_enc->esd_trigger_work);
  4979. }
  4980. /**
  4981. * panel may stop generating te signal (vsync) during esd failure. rsc
  4982. * hardware may hang without vsync. Avoid rsc hang by generating the
  4983. * vsync from watchdog timer instead of panel.
  4984. */
  4985. _sde_encoder_switch_to_watchdog_vsync(enc);
  4986. if (!skip_pre_kickoff)
  4987. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4988. return 0;
  4989. }
  4990. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4991. {
  4992. struct sde_encoder_virt *sde_enc;
  4993. if (!encoder) {
  4994. SDE_ERROR("invalid drm enc\n");
  4995. return false;
  4996. }
  4997. sde_enc = to_sde_encoder_virt(encoder);
  4998. return sde_enc->recovery_events_enabled;
  4999. }
  5000. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  5001. bool enabled)
  5002. {
  5003. struct sde_encoder_virt *sde_enc;
  5004. if (!encoder) {
  5005. SDE_ERROR("invalid drm enc\n");
  5006. return;
  5007. }
  5008. sde_enc = to_sde_encoder_virt(encoder);
  5009. sde_enc->recovery_events_enabled = enabled;
  5010. }