sde_kms.c 88 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580
  1. /*
  2. * Copyright (c) 2014-2019, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <drm/drm_crtc.h>
  20. #include <drm/drm_fixed.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_irq.h>
  24. #include <linux/dma-buf.h>
  25. #include <linux/memblock.h>
  26. #include <linux/bootmem.h>
  27. #include "msm_drv.h"
  28. #include "msm_mmu.h"
  29. #include "msm_gem.h"
  30. #include "dsi_display.h"
  31. #include "dsi_drm.h"
  32. #include "sde_wb.h"
  33. #include "dp_display.h"
  34. #include "dp_drm.h"
  35. #include "sde_kms.h"
  36. #include "sde_core_irq.h"
  37. #include "sde_formats.h"
  38. #include "sde_hw_vbif.h"
  39. #include "sde_vbif.h"
  40. #include "sde_encoder.h"
  41. #include "sde_plane.h"
  42. #include "sde_crtc.h"
  43. #include "sde_reg_dma.h"
  44. #include <soc/qcom/scm.h>
  45. #include "soc/qcom/secure_buffer.h"
  46. #include "soc/qcom/qtee_shmbridge.h"
  47. #define CREATE_TRACE_POINTS
  48. #include "sde_trace.h"
  49. /* defines for secure channel call */
  50. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  51. #define MDP_DEVICE_ID 0x1A
  52. static const char * const iommu_ports[] = {
  53. "mdp_0",
  54. };
  55. /**
  56. * Controls size of event log buffer. Specified as a power of 2.
  57. */
  58. #define SDE_EVTLOG_SIZE 1024
  59. /*
  60. * To enable overall DRM driver logging
  61. * # echo 0x2 > /sys/module/drm/parameters/debug
  62. *
  63. * To enable DRM driver h/w logging
  64. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  65. *
  66. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  67. */
  68. #define SDE_DEBUGFS_DIR "msm_sde"
  69. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  70. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  71. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  72. /**
  73. * sdecustom - enable certain driver customizations for sde clients
  74. * Enabling this modifies the standard DRM behavior slightly and assumes
  75. * that the clients have specific knowledge about the modifications that
  76. * are involved, so don't enable this unless you know what you're doing.
  77. *
  78. * Parts of the driver that are affected by this setting may be located by
  79. * searching for invocations of the 'sde_is_custom_client()' function.
  80. *
  81. * This is disabled by default.
  82. */
  83. static bool sdecustom = true;
  84. module_param(sdecustom, bool, 0400);
  85. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  86. static int sde_kms_hw_init(struct msm_kms *kms);
  87. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  88. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  89. static int _sde_kms_register_events(struct msm_kms *kms,
  90. struct drm_mode_object *obj, u32 event, bool en);
  91. bool sde_is_custom_client(void)
  92. {
  93. return sdecustom;
  94. }
  95. #ifdef CONFIG_DEBUG_FS
  96. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  97. {
  98. struct msm_drm_private *priv;
  99. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  100. return NULL;
  101. priv = sde_kms->dev->dev_private;
  102. return priv->debug_root;
  103. }
  104. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  105. {
  106. void *p;
  107. int rc;
  108. void *debugfs_root;
  109. p = sde_hw_util_get_log_mask_ptr();
  110. if (!sde_kms || !p)
  111. return -EINVAL;
  112. debugfs_root = sde_debugfs_get_root(sde_kms);
  113. if (!debugfs_root)
  114. return -EINVAL;
  115. /* allow debugfs_root to be NULL */
  116. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  117. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  118. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  119. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  120. if (rc) {
  121. SDE_ERROR("failed to init perf %d\n", rc);
  122. return rc;
  123. }
  124. if (sde_kms->catalog->qdss_count)
  125. debugfs_create_u32("qdss", 0600, debugfs_root,
  126. (u32 *)&sde_kms->qdss_enabled);
  127. return 0;
  128. }
  129. static void _sde_debugfs_destroy(struct sde_kms *sde_kms)
  130. {
  131. /* don't need to NULL check debugfs_root */
  132. if (sde_kms) {
  133. sde_debugfs_vbif_destroy(sde_kms);
  134. sde_debugfs_core_irq_destroy(sde_kms);
  135. }
  136. }
  137. #else
  138. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  139. {
  140. return 0;
  141. }
  142. static void _sde_debugfs_destroy(struct sde_kms *sde_kms)
  143. {
  144. }
  145. #endif
  146. static int sde_kms_enable_vblank(struct msm_kms *kms, struct drm_crtc *crtc)
  147. {
  148. int ret = 0;
  149. SDE_ATRACE_BEGIN("sde_kms_enable_vblank");
  150. ret = sde_crtc_vblank(crtc, true);
  151. SDE_ATRACE_END("sde_kms_enable_vblank");
  152. return ret;
  153. }
  154. static void sde_kms_disable_vblank(struct msm_kms *kms, struct drm_crtc *crtc)
  155. {
  156. SDE_ATRACE_BEGIN("sde_kms_disable_vblank");
  157. sde_crtc_vblank(crtc, false);
  158. SDE_ATRACE_END("sde_kms_disable_vblank");
  159. }
  160. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  161. struct drm_crtc *crtc)
  162. {
  163. struct drm_encoder *encoder;
  164. struct drm_device *dev;
  165. int ret;
  166. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  167. SDE_ERROR("invalid params\n");
  168. return;
  169. }
  170. if (!crtc->state->enable) {
  171. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  172. return;
  173. }
  174. if (!crtc->state->active) {
  175. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  176. return;
  177. }
  178. dev = crtc->dev;
  179. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  180. if (encoder->crtc != crtc)
  181. continue;
  182. /*
  183. * Video Mode - Wait for VSYNC
  184. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  185. * complete
  186. */
  187. SDE_EVT32_VERBOSE(DRMID(crtc));
  188. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  189. if (ret && ret != -EWOULDBLOCK) {
  190. SDE_ERROR(
  191. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  192. crtc->base.id, encoder->base.id, ret);
  193. break;
  194. }
  195. }
  196. }
  197. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  198. struct drm_crtc *crtc, bool enable)
  199. {
  200. struct drm_device *dev;
  201. struct msm_drm_private *priv;
  202. struct sde_mdss_cfg *sde_cfg;
  203. struct drm_plane *plane;
  204. int i, ret;
  205. dev = sde_kms->dev;
  206. priv = dev->dev_private;
  207. sde_cfg = sde_kms->catalog;
  208. ret = sde_vbif_halt_xin_mask(sde_kms,
  209. sde_cfg->sui_block_xin_mask, enable);
  210. if (ret) {
  211. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  212. return ret;
  213. }
  214. if (enable) {
  215. for (i = 0; i < priv->num_planes; i++) {
  216. plane = priv->planes[i];
  217. sde_plane_secure_ctrl_xin_client(plane, crtc);
  218. }
  219. }
  220. return 0;
  221. }
  222. /**
  223. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  224. * @sde_kms: Pointer to sde_kms struct
  225. * @vimd: switch the stage 2 translation to this VMID
  226. */
  227. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  228. {
  229. struct scm_desc desc = {0};
  230. uint32_t num_sids;
  231. uint32_t *sec_sid;
  232. uint32_t mem_protect_sd_ctrl_id = MEM_PROTECT_SD_CTRL_SWITCH;
  233. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  234. int ret = 0, i;
  235. struct qtee_shm shm;
  236. bool qtee_en = qtee_shmbridge_is_enabled();
  237. num_sids = sde_cfg->sec_sid_mask_count;
  238. if (!num_sids) {
  239. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  240. return -EINVAL;
  241. }
  242. if (qtee_en) {
  243. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  244. &shm);
  245. if (ret)
  246. return -ENOMEM;
  247. sec_sid = (uint32_t *) shm.vaddr;
  248. desc.args[1] = shm.paddr;
  249. desc.args[2] = shm.size;
  250. } else {
  251. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  252. if (!sec_sid)
  253. return -ENOMEM;
  254. desc.args[1] = SCM_BUFFER_PHYS(sec_sid);
  255. desc.args[2] = sizeof(uint32_t) * num_sids;
  256. }
  257. desc.arginfo = SCM_ARGS(4, SCM_VAL, SCM_RW, SCM_VAL, SCM_VAL);
  258. desc.args[0] = MDP_DEVICE_ID;
  259. desc.args[3] = vmid;
  260. for (i = 0; i < num_sids; i++) {
  261. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  262. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  263. }
  264. dmac_flush_range(sec_sid, sec_sid + num_sids);
  265. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  266. vmid, num_sids, qtee_en);
  267. ret = scm_call2(SCM_SIP_FNID(SCM_SVC_MP,
  268. mem_protect_sd_ctrl_id), &desc);
  269. if (ret)
  270. SDE_ERROR("Error:scm_call2, vmid %lld, ret%d\n",
  271. desc.args[3], ret);
  272. SDE_EVT32(mem_protect_sd_ctrl_id, desc.args[0], desc.args[2],
  273. desc.args[3], qtee_en, num_sids, ret);
  274. if (qtee_en)
  275. qtee_shmbridge_free_shm(&shm);
  276. else
  277. kfree(sec_sid);
  278. return ret;
  279. }
  280. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  281. {
  282. u32 ret;
  283. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  284. return 0;
  285. /* detach_all_contexts */
  286. ret = sde_kms_mmu_detach(sde_kms, false);
  287. if (ret) {
  288. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  289. goto mmu_error;
  290. }
  291. ret = _sde_kms_scm_call(sde_kms, vmid);
  292. if (ret) {
  293. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  294. goto scm_error;
  295. }
  296. return 0;
  297. scm_error:
  298. sde_kms_mmu_attach(sde_kms, false);
  299. mmu_error:
  300. atomic_dec(&sde_kms->detach_all_cb);
  301. return ret;
  302. }
  303. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  304. u32 old_vmid)
  305. {
  306. u32 ret;
  307. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  308. return 0;
  309. ret = _sde_kms_scm_call(sde_kms, vmid);
  310. if (ret) {
  311. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  312. goto scm_error;
  313. }
  314. /* attach_all_contexts */
  315. ret = sde_kms_mmu_attach(sde_kms, false);
  316. if (ret) {
  317. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  318. goto mmu_error;
  319. }
  320. return 0;
  321. mmu_error:
  322. _sde_kms_scm_call(sde_kms, old_vmid);
  323. scm_error:
  324. atomic_inc(&sde_kms->detach_all_cb);
  325. return ret;
  326. }
  327. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  328. {
  329. u32 ret;
  330. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  331. return 0;
  332. /* detach secure_context */
  333. ret = sde_kms_mmu_detach(sde_kms, true);
  334. if (ret) {
  335. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  336. goto mmu_error;
  337. }
  338. ret = _sde_kms_scm_call(sde_kms, vmid);
  339. if (ret) {
  340. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  341. goto scm_error;
  342. }
  343. return 0;
  344. scm_error:
  345. sde_kms_mmu_attach(sde_kms, true);
  346. mmu_error:
  347. atomic_dec(&sde_kms->detach_sec_cb);
  348. return ret;
  349. }
  350. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  351. u32 old_vmid)
  352. {
  353. u32 ret;
  354. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  355. return 0;
  356. ret = _sde_kms_scm_call(sde_kms, vmid);
  357. if (ret) {
  358. goto scm_error;
  359. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  360. }
  361. ret = sde_kms_mmu_attach(sde_kms, true);
  362. if (ret) {
  363. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  364. goto mmu_error;
  365. }
  366. return 0;
  367. mmu_error:
  368. _sde_kms_scm_call(sde_kms, old_vmid);
  369. scm_error:
  370. atomic_inc(&sde_kms->detach_sec_cb);
  371. return ret;
  372. }
  373. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  374. struct drm_crtc *crtc, bool enable)
  375. {
  376. int ret;
  377. if (enable) {
  378. ret = pm_runtime_get_sync(sde_kms->dev->dev);
  379. if (ret < 0) {
  380. SDE_ERROR("failed to enable resource, ret:%d\n", ret);
  381. return ret;
  382. }
  383. sde_crtc_misr_setup(crtc, true, 1);
  384. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  385. if (ret) {
  386. sde_crtc_misr_setup(crtc, false, 0);
  387. pm_runtime_put_sync(sde_kms->dev->dev);
  388. return ret;
  389. }
  390. } else {
  391. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  392. sde_crtc_misr_setup(crtc, false, 0);
  393. pm_runtime_put_sync(sde_kms->dev->dev);
  394. }
  395. return 0;
  396. }
  397. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  398. bool post_commit)
  399. {
  400. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  401. int old_smmu_state = smmu_state->state;
  402. int ret = 0;
  403. u32 vmid;
  404. if (!sde_kms || !crtc) {
  405. SDE_ERROR("invalid argument(s)\n");
  406. return -EINVAL;
  407. }
  408. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  409. post_commit, smmu_state->sui_misr_state,
  410. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  411. if ((!smmu_state->transition_type) ||
  412. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  413. /* Bail out */
  414. return 0;
  415. /* enable sui misr if requested, before the transition */
  416. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  417. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  418. if (ret) {
  419. smmu_state->sui_misr_state == NONE;
  420. goto end;
  421. }
  422. }
  423. mutex_lock(&sde_kms->secure_transition_lock);
  424. switch (smmu_state->state) {
  425. case DETACH_ALL_REQ:
  426. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  427. if (!ret)
  428. smmu_state->state = DETACHED;
  429. break;
  430. case ATTACH_ALL_REQ:
  431. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  432. VMID_CP_SEC_DISPLAY);
  433. if (!ret) {
  434. smmu_state->state = ATTACHED;
  435. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  436. }
  437. break;
  438. case DETACH_SEC_REQ:
  439. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  440. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  441. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  442. if (!ret)
  443. smmu_state->state = DETACHED_SEC;
  444. break;
  445. case ATTACH_SEC_REQ:
  446. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  447. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  448. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  449. if (!ret) {
  450. smmu_state->state = ATTACHED;
  451. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  452. }
  453. break;
  454. default:
  455. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  456. DRMID(crtc), smmu_state->state,
  457. smmu_state->transition_type);
  458. ret = -EINVAL;
  459. break;
  460. }
  461. mutex_unlock(&sde_kms->secure_transition_lock);
  462. /* disable sui misr if requested, after the transition */
  463. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  464. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  465. if (ret)
  466. goto end;
  467. }
  468. end:
  469. smmu_state->transition_error = false;
  470. if (ret) {
  471. smmu_state->transition_error = true;
  472. SDE_ERROR(
  473. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  474. DRMID(crtc), old_smmu_state, smmu_state->state,
  475. smmu_state->secure_level, ret);
  476. smmu_state->state = smmu_state->prev_state;
  477. smmu_state->secure_level = smmu_state->prev_secure_level;
  478. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  479. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  480. }
  481. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  482. DRMID(crtc), old_smmu_state, smmu_state->state,
  483. smmu_state->secure_level, ret);
  484. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  485. smmu_state->transition_type,
  486. smmu_state->transition_error,
  487. smmu_state->secure_level, smmu_state->prev_secure_level,
  488. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  489. smmu_state->sui_misr_state = NONE;
  490. smmu_state->transition_type = NONE;
  491. return ret;
  492. }
  493. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  494. struct drm_atomic_state *state)
  495. {
  496. struct drm_crtc *crtc;
  497. struct drm_crtc_state *old_crtc_state;
  498. struct drm_plane *plane;
  499. struct drm_plane_state *plane_state;
  500. struct sde_kms *sde_kms = to_sde_kms(kms);
  501. struct drm_device *dev = sde_kms->dev;
  502. int i, ops = 0, ret = 0;
  503. bool old_valid_fb = false;
  504. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  505. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  506. if (!crtc->state || !crtc->state->active)
  507. continue;
  508. /*
  509. * It is safe to assume only one active crtc,
  510. * and compatible translation modes on the
  511. * planes staged on this crtc.
  512. * otherwise validation would have failed.
  513. * For this CRTC,
  514. */
  515. /*
  516. * 1. Check if old state on the CRTC has planes
  517. * staged with valid fbs
  518. */
  519. for_each_old_plane_in_state(state, plane, plane_state, i) {
  520. if (!plane_state->crtc)
  521. continue;
  522. if (plane_state->fb) {
  523. old_valid_fb = true;
  524. break;
  525. }
  526. }
  527. /*
  528. * 2.Get the operations needed to be performed before
  529. * secure transition can be initiated.
  530. */
  531. ops = sde_crtc_get_secure_transition_ops(crtc,
  532. old_crtc_state, old_valid_fb);
  533. if (ops < 0) {
  534. SDE_ERROR("invalid secure operations %x\n", ops);
  535. return ops;
  536. }
  537. if (!ops) {
  538. smmu_state->transition_error = false;
  539. goto no_ops;
  540. }
  541. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  542. crtc->base.id, ops, crtc->state);
  543. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  544. /* 3. Perform operations needed for secure transition */
  545. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  546. SDE_DEBUG("wait_for_transfer_done\n");
  547. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  548. }
  549. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  550. SDE_DEBUG("cleanup planes\n");
  551. drm_atomic_helper_cleanup_planes(dev, state);
  552. }
  553. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  554. SDE_DEBUG("secure ctrl\n");
  555. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  556. }
  557. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  558. SDE_DEBUG("prepare planes %d",
  559. crtc->state->plane_mask);
  560. drm_atomic_crtc_for_each_plane(plane,
  561. crtc) {
  562. const struct drm_plane_helper_funcs *funcs;
  563. plane_state = plane->state;
  564. funcs = plane->helper_private;
  565. SDE_DEBUG("psde:%d FB[%u]\n",
  566. plane->base.id,
  567. plane->fb->base.id);
  568. if (!funcs)
  569. continue;
  570. if (funcs->prepare_fb(plane, plane_state)) {
  571. ret = funcs->prepare_fb(plane,
  572. plane_state);
  573. if (ret)
  574. return ret;
  575. }
  576. }
  577. }
  578. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  579. SDE_DEBUG("secure operations completed\n");
  580. }
  581. no_ops:
  582. return 0;
  583. }
  584. static int _sde_kms_release_splash_buffer(unsigned int mem_addr,
  585. unsigned int splash_buffer_size,
  586. unsigned int ramdump_base,
  587. unsigned int ramdump_buffer_size)
  588. {
  589. unsigned long pfn_start, pfn_end, pfn_idx;
  590. int ret = 0;
  591. if (!mem_addr || !splash_buffer_size) {
  592. SDE_ERROR("invalid params\n");
  593. return -EINVAL;
  594. }
  595. /* leave ramdump memory only if base address matches */
  596. if (ramdump_base == mem_addr &&
  597. ramdump_buffer_size <= splash_buffer_size) {
  598. mem_addr += ramdump_buffer_size;
  599. splash_buffer_size -= ramdump_buffer_size;
  600. }
  601. pfn_start = mem_addr >> PAGE_SHIFT;
  602. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  603. ret = memblock_free(mem_addr, splash_buffer_size);
  604. if (ret) {
  605. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  606. return ret;
  607. }
  608. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  609. free_reserved_page(pfn_to_page(pfn_idx));
  610. return ret;
  611. }
  612. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  613. struct sde_splash_mem *splash)
  614. {
  615. struct msm_mmu *mmu = NULL;
  616. int ret = 0;
  617. if (!sde_kms->aspace[0]) {
  618. SDE_ERROR("aspace not found for sde kms node\n");
  619. return -EINVAL;
  620. }
  621. mmu = sde_kms->aspace[0]->mmu;
  622. if (!mmu) {
  623. SDE_ERROR("mmu not found for aspace\n");
  624. return -EINVAL;
  625. }
  626. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  627. SDE_ERROR("invalid input params for map\n");
  628. return -EINVAL;
  629. }
  630. if (!splash->ref_cnt) {
  631. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  632. splash->splash_buf_base,
  633. splash->splash_buf_size,
  634. IOMMU_READ | IOMMU_NOEXEC);
  635. if (ret)
  636. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  637. }
  638. splash->ref_cnt++;
  639. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  640. splash->splash_buf_base,
  641. splash->splash_buf_size,
  642. splash->ref_cnt);
  643. return ret;
  644. }
  645. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  646. {
  647. int i = 0;
  648. int ret = 0;
  649. if (!sde_kms)
  650. return -EINVAL;
  651. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  652. ret = _sde_kms_splash_mem_get(sde_kms,
  653. sde_kms->splash_data.splash_display[i].splash);
  654. if (ret)
  655. return ret;
  656. }
  657. return ret;
  658. }
  659. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  660. struct sde_splash_mem *splash)
  661. {
  662. struct msm_mmu *mmu = NULL;
  663. int rc = 0;
  664. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  665. SDE_ERROR("invalid params\n");
  666. return -EINVAL;
  667. }
  668. mmu = sde_kms->aspace[0]->mmu;
  669. if (!splash || !splash->ref_cnt ||
  670. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  671. return -EINVAL;
  672. splash->ref_cnt--;
  673. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  674. splash->splash_buf_base, splash->ref_cnt);
  675. if (!splash->ref_cnt) {
  676. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  677. splash->splash_buf_size);
  678. rc = _sde_kms_release_splash_buffer(splash->splash_buf_base,
  679. splash->splash_buf_size, splash->ramdump_base,
  680. splash->ramdump_size);
  681. splash->splash_buf_base = 0;
  682. splash->splash_buf_size = 0;
  683. }
  684. return rc;
  685. }
  686. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  687. {
  688. int i = 0;
  689. int ret = 0;
  690. if (!sde_kms)
  691. return -EINVAL;
  692. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  693. ret = _sde_kms_splash_mem_put(sde_kms,
  694. sde_kms->splash_data.splash_display[i].splash);
  695. if (ret)
  696. return ret;
  697. }
  698. return ret;
  699. }
  700. static void sde_kms_prepare_commit(struct msm_kms *kms,
  701. struct drm_atomic_state *state)
  702. {
  703. struct sde_kms *sde_kms;
  704. struct msm_drm_private *priv;
  705. struct drm_device *dev;
  706. struct drm_encoder *encoder;
  707. struct drm_crtc *crtc;
  708. struct drm_crtc_state *crtc_state;
  709. int i, rc;
  710. if (!kms)
  711. return;
  712. sde_kms = to_sde_kms(kms);
  713. dev = sde_kms->dev;
  714. if (!dev || !dev->dev_private)
  715. return;
  716. priv = dev->dev_private;
  717. SDE_ATRACE_BEGIN("prepare_commit");
  718. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  719. if (rc < 0) {
  720. SDE_ERROR("failed to enable power resources %d\n", rc);
  721. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  722. goto end;
  723. }
  724. if (sde_kms->first_kickoff) {
  725. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  726. sde_kms->first_kickoff = false;
  727. }
  728. for_each_old_crtc_in_state(state, crtc, crtc_state, i) {
  729. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  730. head) {
  731. if (encoder->crtc != crtc)
  732. continue;
  733. sde_encoder_prepare_commit(encoder);
  734. }
  735. }
  736. /*
  737. * NOTE: for secure use cases we want to apply the new HW
  738. * configuration only after completing preparation for secure
  739. * transitions prepare below if any transtions is required.
  740. */
  741. sde_kms_prepare_secure_transition(kms, state);
  742. end:
  743. SDE_ATRACE_END("prepare_commit");
  744. }
  745. static void sde_kms_commit(struct msm_kms *kms,
  746. struct drm_atomic_state *old_state)
  747. {
  748. struct sde_kms *sde_kms;
  749. struct drm_crtc *crtc;
  750. struct drm_crtc_state *old_crtc_state;
  751. int i;
  752. if (!kms || !old_state)
  753. return;
  754. sde_kms = to_sde_kms(kms);
  755. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  756. SDE_ERROR("power resource is not enabled\n");
  757. return;
  758. }
  759. SDE_ATRACE_BEGIN("sde_kms_commit");
  760. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  761. if (crtc->state->active) {
  762. SDE_EVT32(DRMID(crtc));
  763. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  764. }
  765. }
  766. SDE_ATRACE_END("sde_kms_commit");
  767. }
  768. static void _sde_kms_free_splash_region(struct sde_kms *sde_kms,
  769. struct sde_splash_display *splash_display)
  770. {
  771. if (!sde_kms || !splash_display ||
  772. !sde_kms->splash_data.num_splash_displays)
  773. return;
  774. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  775. sde_kms->splash_data.num_splash_displays--;
  776. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  777. sde_kms->splash_data.num_splash_displays);
  778. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  779. }
  780. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  781. struct drm_crtc *crtc)
  782. {
  783. struct msm_drm_private *priv;
  784. struct sde_splash_display *splash_display;
  785. int i;
  786. if (!sde_kms || !crtc)
  787. return;
  788. priv = sde_kms->dev->dev_private;
  789. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  790. return;
  791. SDE_EVT32(DRMID(crtc), crtc->state->active,
  792. sde_kms->splash_data.num_splash_displays);
  793. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  794. splash_display = &sde_kms->splash_data.splash_display[i];
  795. if (splash_display->encoder &&
  796. crtc == splash_display->encoder->crtc)
  797. break;
  798. }
  799. if (i >= MAX_DSI_DISPLAYS)
  800. return;
  801. if (splash_display->cont_splash_enabled) {
  802. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  803. splash_display, false);
  804. _sde_kms_free_splash_region(sde_kms, splash_display);
  805. }
  806. /* remove the votes if all displays are done with splash */
  807. if (!sde_kms->splash_data.num_splash_displays) {
  808. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  809. sde_power_data_bus_set_quota(&priv->phandle, i,
  810. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  811. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  812. pm_runtime_put_sync(sde_kms->dev->dev);
  813. }
  814. }
  815. static void sde_kms_complete_commit(struct msm_kms *kms,
  816. struct drm_atomic_state *old_state)
  817. {
  818. struct sde_kms *sde_kms;
  819. struct msm_drm_private *priv;
  820. struct drm_crtc *crtc;
  821. struct drm_crtc_state *old_crtc_state;
  822. struct drm_connector *connector;
  823. struct drm_connector_state *old_conn_state;
  824. int i, rc = 0;
  825. if (!kms || !old_state)
  826. return;
  827. sde_kms = to_sde_kms(kms);
  828. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  829. return;
  830. priv = sde_kms->dev->dev_private;
  831. if (sde_kms_power_resource_is_enabled(sde_kms->dev) < 0) {
  832. SDE_ERROR("power resource is not enabled\n");
  833. return;
  834. }
  835. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  836. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  837. sde_crtc_complete_commit(crtc, old_crtc_state);
  838. /* complete secure transitions if any */
  839. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  840. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  841. }
  842. for_each_old_connector_in_state(old_state, connector,
  843. old_conn_state, i) {
  844. struct sde_connector *c_conn;
  845. c_conn = to_sde_connector(connector);
  846. if (!c_conn->ops.post_kickoff)
  847. continue;
  848. rc = c_conn->ops.post_kickoff(connector);
  849. if (rc) {
  850. pr_err("Connector Post kickoff failed rc=%d\n",
  851. rc);
  852. }
  853. }
  854. pm_runtime_put_sync(sde_kms->dev->dev);
  855. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  856. _sde_kms_release_splash_resource(sde_kms, crtc);
  857. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  858. SDE_ATRACE_END("sde_kms_complete_commit");
  859. }
  860. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  861. struct drm_crtc *crtc)
  862. {
  863. struct drm_encoder *encoder;
  864. struct drm_device *dev;
  865. int ret;
  866. if (!kms || !crtc || !crtc->state) {
  867. SDE_ERROR("invalid params\n");
  868. return;
  869. }
  870. dev = crtc->dev;
  871. if (!crtc->state->enable) {
  872. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  873. return;
  874. }
  875. if (!crtc->state->active) {
  876. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  877. return;
  878. }
  879. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  880. SDE_ERROR("power resource is not enabled\n");
  881. return;
  882. }
  883. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  884. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  885. if (encoder->crtc != crtc)
  886. continue;
  887. /*
  888. * Wait for post-flush if necessary to delay before
  889. * plane_cleanup. For example, wait for vsync in case of video
  890. * mode panels. This may be a no-op for command mode panels.
  891. */
  892. SDE_EVT32_VERBOSE(DRMID(crtc));
  893. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_COMMIT_DONE);
  894. if (ret && ret != -EWOULDBLOCK) {
  895. SDE_ERROR("wait for commit done returned %d\n", ret);
  896. sde_crtc_request_frame_reset(crtc);
  897. break;
  898. }
  899. sde_crtc_complete_flip(crtc, NULL);
  900. }
  901. SDE_ATRACE_END("sde_ksm_wait_for_commit_done");
  902. }
  903. static void sde_kms_prepare_fence(struct msm_kms *kms,
  904. struct drm_atomic_state *old_state)
  905. {
  906. struct drm_crtc *crtc;
  907. struct drm_crtc_state *old_crtc_state;
  908. int i, rc;
  909. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  910. SDE_ERROR("invalid argument(s)\n");
  911. return;
  912. }
  913. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  914. retry:
  915. /* attempt to acquire ww mutex for connection */
  916. rc = drm_modeset_lock(&old_state->dev->mode_config.connection_mutex,
  917. old_state->acquire_ctx);
  918. if (rc == -EDEADLK) {
  919. drm_modeset_backoff(old_state->acquire_ctx);
  920. goto retry;
  921. }
  922. /* old_state actually contains updated crtc pointers */
  923. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  924. if (crtc->state->active || crtc->state->active_changed)
  925. sde_crtc_prepare_commit(crtc, old_crtc_state);
  926. }
  927. SDE_ATRACE_END("sde_kms_prepare_fence");
  928. }
  929. /**
  930. * _sde_kms_get_displays - query for underlying display handles and cache them
  931. * @sde_kms: Pointer to sde kms structure
  932. * Returns: Zero on success
  933. */
  934. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  935. {
  936. int rc = -ENOMEM;
  937. if (!sde_kms) {
  938. SDE_ERROR("invalid sde kms\n");
  939. return -EINVAL;
  940. }
  941. /* dsi */
  942. sde_kms->dsi_displays = NULL;
  943. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  944. if (sde_kms->dsi_display_count) {
  945. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  946. sizeof(void *),
  947. GFP_KERNEL);
  948. if (!sde_kms->dsi_displays) {
  949. SDE_ERROR("failed to allocate dsi displays\n");
  950. goto exit_deinit_dsi;
  951. }
  952. sde_kms->dsi_display_count =
  953. dsi_display_get_active_displays(sde_kms->dsi_displays,
  954. sde_kms->dsi_display_count);
  955. }
  956. /* wb */
  957. sde_kms->wb_displays = NULL;
  958. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  959. if (sde_kms->wb_display_count) {
  960. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  961. sizeof(void *),
  962. GFP_KERNEL);
  963. if (!sde_kms->wb_displays) {
  964. SDE_ERROR("failed to allocate wb displays\n");
  965. goto exit_deinit_wb;
  966. }
  967. sde_kms->wb_display_count =
  968. wb_display_get_displays(sde_kms->wb_displays,
  969. sde_kms->wb_display_count);
  970. }
  971. /* dp */
  972. sde_kms->dp_displays = NULL;
  973. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  974. if (sde_kms->dp_display_count) {
  975. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  976. sizeof(void *), GFP_KERNEL);
  977. if (!sde_kms->dp_displays) {
  978. SDE_ERROR("failed to allocate dp displays\n");
  979. goto exit_deinit_dp;
  980. }
  981. sde_kms->dp_display_count =
  982. dp_display_get_displays(sde_kms->dp_displays,
  983. sde_kms->dp_display_count);
  984. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  985. }
  986. return 0;
  987. exit_deinit_dp:
  988. kfree(sde_kms->dp_displays);
  989. sde_kms->dp_stream_count = 0;
  990. sde_kms->dp_display_count = 0;
  991. sde_kms->dp_displays = NULL;
  992. exit_deinit_wb:
  993. kfree(sde_kms->wb_displays);
  994. sde_kms->wb_display_count = 0;
  995. sde_kms->wb_displays = NULL;
  996. exit_deinit_dsi:
  997. kfree(sde_kms->dsi_displays);
  998. sde_kms->dsi_display_count = 0;
  999. sde_kms->dsi_displays = NULL;
  1000. return rc;
  1001. }
  1002. /**
  1003. * _sde_kms_release_displays - release cache of underlying display handles
  1004. * @sde_kms: Pointer to sde kms structure
  1005. */
  1006. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1007. {
  1008. if (!sde_kms) {
  1009. SDE_ERROR("invalid sde kms\n");
  1010. return;
  1011. }
  1012. kfree(sde_kms->wb_displays);
  1013. sde_kms->wb_displays = NULL;
  1014. sde_kms->wb_display_count = 0;
  1015. kfree(sde_kms->dsi_displays);
  1016. sde_kms->dsi_displays = NULL;
  1017. sde_kms->dsi_display_count = 0;
  1018. }
  1019. /**
  1020. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1021. * for underlying displays
  1022. * @dev: Pointer to drm device structure
  1023. * @priv: Pointer to private drm device data
  1024. * @sde_kms: Pointer to sde kms structure
  1025. * Returns: Zero on success
  1026. */
  1027. static int _sde_kms_setup_displays(struct drm_device *dev,
  1028. struct msm_drm_private *priv,
  1029. struct sde_kms *sde_kms)
  1030. {
  1031. static const struct sde_connector_ops dsi_ops = {
  1032. .set_info_blob = dsi_conn_set_info_blob,
  1033. .detect = dsi_conn_detect,
  1034. .get_modes = dsi_connector_get_modes,
  1035. .pre_destroy = dsi_connector_put_modes,
  1036. .mode_valid = dsi_conn_mode_valid,
  1037. .get_info = dsi_display_get_info,
  1038. .set_backlight = dsi_display_set_backlight,
  1039. .soft_reset = dsi_display_soft_reset,
  1040. .pre_kickoff = dsi_conn_pre_kickoff,
  1041. .clk_ctrl = dsi_display_clk_ctrl,
  1042. .set_power = dsi_display_set_power,
  1043. .get_mode_info = dsi_conn_get_mode_info,
  1044. .get_dst_format = dsi_display_get_dst_format,
  1045. .post_kickoff = dsi_conn_post_kickoff,
  1046. .check_status = dsi_display_check_status,
  1047. .enable_event = dsi_conn_enable_event,
  1048. .cmd_transfer = dsi_display_cmd_transfer,
  1049. .cont_splash_config = dsi_display_cont_splash_config,
  1050. .get_panel_vfp = dsi_display_get_panel_vfp,
  1051. .get_default_lms = dsi_display_get_default_lms,
  1052. };
  1053. static const struct sde_connector_ops wb_ops = {
  1054. .post_init = sde_wb_connector_post_init,
  1055. .set_info_blob = sde_wb_connector_set_info_blob,
  1056. .detect = sde_wb_connector_detect,
  1057. .get_modes = sde_wb_connector_get_modes,
  1058. .set_property = sde_wb_connector_set_property,
  1059. .get_info = sde_wb_get_info,
  1060. .soft_reset = NULL,
  1061. .get_mode_info = sde_wb_get_mode_info,
  1062. .get_dst_format = NULL,
  1063. .check_status = NULL,
  1064. .cmd_transfer = NULL,
  1065. .cont_splash_config = NULL,
  1066. .get_panel_vfp = NULL,
  1067. };
  1068. static const struct sde_connector_ops dp_ops = {
  1069. .post_init = dp_connector_post_init,
  1070. .detect = dp_connector_detect,
  1071. .get_modes = dp_connector_get_modes,
  1072. .atomic_check = dp_connector_atomic_check,
  1073. .mode_valid = dp_connector_mode_valid,
  1074. .get_info = dp_connector_get_info,
  1075. .get_mode_info = dp_connector_get_mode_info,
  1076. .post_open = dp_connector_post_open,
  1077. .check_status = NULL,
  1078. .set_colorspace = dp_connector_set_colorspace,
  1079. .config_hdr = dp_connector_config_hdr,
  1080. .cmd_transfer = NULL,
  1081. .cont_splash_config = NULL,
  1082. .get_panel_vfp = NULL,
  1083. .update_pps = dp_connector_update_pps,
  1084. };
  1085. struct msm_display_info info;
  1086. struct drm_encoder *encoder;
  1087. void *display, *connector;
  1088. int i, max_encoders;
  1089. int rc = 0;
  1090. if (!dev || !priv || !sde_kms) {
  1091. SDE_ERROR("invalid argument(s)\n");
  1092. return -EINVAL;
  1093. }
  1094. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1095. sde_kms->dp_display_count +
  1096. sde_kms->dp_stream_count;
  1097. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1098. max_encoders = ARRAY_SIZE(priv->encoders);
  1099. SDE_ERROR("capping number of displays to %d", max_encoders);
  1100. }
  1101. /* dsi */
  1102. for (i = 0; i < sde_kms->dsi_display_count &&
  1103. priv->num_encoders < max_encoders; ++i) {
  1104. display = sde_kms->dsi_displays[i];
  1105. encoder = NULL;
  1106. memset(&info, 0x0, sizeof(info));
  1107. rc = dsi_display_get_info(NULL, &info, display);
  1108. if (rc) {
  1109. SDE_ERROR("dsi get_info %d failed\n", i);
  1110. continue;
  1111. }
  1112. encoder = sde_encoder_init(dev, &info);
  1113. if (IS_ERR_OR_NULL(encoder)) {
  1114. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1115. continue;
  1116. }
  1117. rc = dsi_display_drm_bridge_init(display, encoder);
  1118. if (rc) {
  1119. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1120. sde_encoder_destroy(encoder);
  1121. continue;
  1122. }
  1123. connector = sde_connector_init(dev,
  1124. encoder,
  1125. dsi_display_get_drm_panel(display),
  1126. display,
  1127. &dsi_ops,
  1128. DRM_CONNECTOR_POLL_HPD,
  1129. DRM_MODE_CONNECTOR_DSI);
  1130. if (connector) {
  1131. priv->encoders[priv->num_encoders++] = encoder;
  1132. priv->connectors[priv->num_connectors++] = connector;
  1133. } else {
  1134. SDE_ERROR("dsi %d connector init failed\n", i);
  1135. dsi_display_drm_bridge_deinit(display);
  1136. sde_encoder_destroy(encoder);
  1137. continue;
  1138. }
  1139. rc = dsi_display_drm_ext_bridge_init(display,
  1140. encoder, connector);
  1141. if (rc) {
  1142. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1143. dsi_display_drm_bridge_deinit(display);
  1144. sde_connector_destroy(connector);
  1145. sde_encoder_destroy(encoder);
  1146. }
  1147. }
  1148. /* wb */
  1149. for (i = 0; i < sde_kms->wb_display_count &&
  1150. priv->num_encoders < max_encoders; ++i) {
  1151. display = sde_kms->wb_displays[i];
  1152. encoder = NULL;
  1153. memset(&info, 0x0, sizeof(info));
  1154. rc = sde_wb_get_info(NULL, &info, display);
  1155. if (rc) {
  1156. SDE_ERROR("wb get_info %d failed\n", i);
  1157. continue;
  1158. }
  1159. encoder = sde_encoder_init(dev, &info);
  1160. if (IS_ERR_OR_NULL(encoder)) {
  1161. SDE_ERROR("encoder init failed for wb %d\n", i);
  1162. continue;
  1163. }
  1164. rc = sde_wb_drm_init(display, encoder);
  1165. if (rc) {
  1166. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1167. sde_encoder_destroy(encoder);
  1168. continue;
  1169. }
  1170. connector = sde_connector_init(dev,
  1171. encoder,
  1172. 0,
  1173. display,
  1174. &wb_ops,
  1175. DRM_CONNECTOR_POLL_HPD,
  1176. DRM_MODE_CONNECTOR_VIRTUAL);
  1177. if (connector) {
  1178. priv->encoders[priv->num_encoders++] = encoder;
  1179. priv->connectors[priv->num_connectors++] = connector;
  1180. } else {
  1181. SDE_ERROR("wb %d connector init failed\n", i);
  1182. sde_wb_drm_deinit(display);
  1183. sde_encoder_destroy(encoder);
  1184. }
  1185. }
  1186. /* dp */
  1187. for (i = 0; i < sde_kms->dp_display_count &&
  1188. priv->num_encoders < max_encoders; ++i) {
  1189. int idx;
  1190. display = sde_kms->dp_displays[i];
  1191. encoder = NULL;
  1192. memset(&info, 0x0, sizeof(info));
  1193. rc = dp_connector_get_info(NULL, &info, display);
  1194. if (rc) {
  1195. SDE_ERROR("dp get_info %d failed\n", i);
  1196. continue;
  1197. }
  1198. encoder = sde_encoder_init(dev, &info);
  1199. if (IS_ERR_OR_NULL(encoder)) {
  1200. SDE_ERROR("dp encoder init failed %d\n", i);
  1201. continue;
  1202. }
  1203. rc = dp_drm_bridge_init(display, encoder);
  1204. if (rc) {
  1205. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1206. sde_encoder_destroy(encoder);
  1207. continue;
  1208. }
  1209. connector = sde_connector_init(dev,
  1210. encoder,
  1211. NULL,
  1212. display,
  1213. &dp_ops,
  1214. DRM_CONNECTOR_POLL_HPD,
  1215. DRM_MODE_CONNECTOR_DisplayPort);
  1216. if (connector) {
  1217. priv->encoders[priv->num_encoders++] = encoder;
  1218. priv->connectors[priv->num_connectors++] = connector;
  1219. } else {
  1220. SDE_ERROR("dp %d connector init failed\n", i);
  1221. dp_drm_bridge_deinit(display);
  1222. sde_encoder_destroy(encoder);
  1223. }
  1224. /* update display cap to MST_MODE for DP MST encoders */
  1225. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1226. for (idx = 0; idx < sde_kms->dp_stream_count; idx++) {
  1227. info.h_tile_instance[0] = idx;
  1228. encoder = sde_encoder_init(dev, &info);
  1229. if (IS_ERR_OR_NULL(encoder)) {
  1230. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1231. continue;
  1232. }
  1233. rc = dp_mst_drm_bridge_init(display, encoder);
  1234. if (rc) {
  1235. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1236. i, rc);
  1237. sde_encoder_destroy(encoder);
  1238. continue;
  1239. }
  1240. priv->encoders[priv->num_encoders++] = encoder;
  1241. }
  1242. }
  1243. return 0;
  1244. }
  1245. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1246. {
  1247. struct msm_drm_private *priv;
  1248. int i;
  1249. if (!sde_kms) {
  1250. SDE_ERROR("invalid sde_kms\n");
  1251. return;
  1252. } else if (!sde_kms->dev) {
  1253. SDE_ERROR("invalid dev\n");
  1254. return;
  1255. } else if (!sde_kms->dev->dev_private) {
  1256. SDE_ERROR("invalid dev_private\n");
  1257. return;
  1258. }
  1259. priv = sde_kms->dev->dev_private;
  1260. for (i = 0; i < priv->num_crtcs; i++)
  1261. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1262. priv->num_crtcs = 0;
  1263. for (i = 0; i < priv->num_planes; i++)
  1264. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1265. priv->num_planes = 0;
  1266. for (i = 0; i < priv->num_connectors; i++)
  1267. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1268. priv->num_connectors = 0;
  1269. for (i = 0; i < priv->num_encoders; i++)
  1270. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1271. priv->num_encoders = 0;
  1272. _sde_kms_release_displays(sde_kms);
  1273. }
  1274. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1275. {
  1276. struct drm_device *dev;
  1277. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1278. struct drm_crtc *crtc;
  1279. struct msm_drm_private *priv;
  1280. struct sde_mdss_cfg *catalog;
  1281. int primary_planes_idx = 0, i, ret;
  1282. int max_crtc_count;
  1283. u32 sspp_id[MAX_PLANES];
  1284. u32 master_plane_id[MAX_PLANES];
  1285. u32 num_virt_planes = 0;
  1286. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1287. SDE_ERROR("invalid sde_kms\n");
  1288. return -EINVAL;
  1289. }
  1290. dev = sde_kms->dev;
  1291. priv = dev->dev_private;
  1292. catalog = sde_kms->catalog;
  1293. ret = sde_core_irq_domain_add(sde_kms);
  1294. if (ret)
  1295. goto fail_irq;
  1296. /*
  1297. * Query for underlying display drivers, and create connectors,
  1298. * bridges and encoders for them.
  1299. */
  1300. if (!_sde_kms_get_displays(sde_kms))
  1301. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1302. max_crtc_count = min(catalog->mixer_count, priv->num_encoders);
  1303. /* Create the planes */
  1304. for (i = 0; i < catalog->sspp_count; i++) {
  1305. bool primary = true;
  1306. if (catalog->sspp[i].features & BIT(SDE_SSPP_CURSOR)
  1307. || primary_planes_idx >= max_crtc_count)
  1308. primary = false;
  1309. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1310. (1UL << max_crtc_count) - 1, 0);
  1311. if (IS_ERR(plane)) {
  1312. SDE_ERROR("sde_plane_init failed\n");
  1313. ret = PTR_ERR(plane);
  1314. goto fail;
  1315. }
  1316. priv->planes[priv->num_planes++] = plane;
  1317. if (primary)
  1318. primary_planes[primary_planes_idx++] = plane;
  1319. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1320. sde_is_custom_client()) {
  1321. int priority =
  1322. catalog->sspp[i].sblk->smart_dma_priority;
  1323. sspp_id[priority - 1] = catalog->sspp[i].id;
  1324. master_plane_id[priority - 1] = plane->base.id;
  1325. num_virt_planes++;
  1326. }
  1327. }
  1328. /* Initialize smart DMA virtual planes */
  1329. for (i = 0; i < num_virt_planes; i++) {
  1330. plane = sde_plane_init(dev, sspp_id[i], false,
  1331. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1332. if (IS_ERR(plane)) {
  1333. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1334. ret = PTR_ERR(plane);
  1335. goto fail;
  1336. }
  1337. priv->planes[priv->num_planes++] = plane;
  1338. }
  1339. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1340. /* Create one CRTC per encoder */
  1341. for (i = 0; i < max_crtc_count; i++) {
  1342. crtc = sde_crtc_init(dev, primary_planes[i]);
  1343. if (IS_ERR(crtc)) {
  1344. ret = PTR_ERR(crtc);
  1345. goto fail;
  1346. }
  1347. priv->crtcs[priv->num_crtcs++] = crtc;
  1348. }
  1349. if (sde_is_custom_client()) {
  1350. /* All CRTCs are compatible with all planes */
  1351. for (i = 0; i < priv->num_planes; i++)
  1352. priv->planes[i]->possible_crtcs =
  1353. (1 << priv->num_crtcs) - 1;
  1354. }
  1355. /* All CRTCs are compatible with all encoders */
  1356. for (i = 0; i < priv->num_encoders; i++)
  1357. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1358. return 0;
  1359. fail:
  1360. _sde_kms_drm_obj_destroy(sde_kms);
  1361. fail_irq:
  1362. sde_core_irq_domain_fini(sde_kms);
  1363. return ret;
  1364. }
  1365. /**
  1366. * sde_kms_timeline_status - provides current timeline status
  1367. * This API should be called without mode config lock.
  1368. * @dev: Pointer to drm device
  1369. */
  1370. void sde_kms_timeline_status(struct drm_device *dev)
  1371. {
  1372. struct drm_crtc *crtc;
  1373. struct drm_connector *conn;
  1374. struct drm_connector_list_iter conn_iter;
  1375. if (!dev) {
  1376. SDE_ERROR("invalid drm device node\n");
  1377. return;
  1378. }
  1379. drm_for_each_crtc(crtc, dev)
  1380. sde_crtc_timeline_status(crtc);
  1381. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1382. /*
  1383. *Probably locked from last close dumping status anyway
  1384. */
  1385. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1386. drm_connector_list_iter_begin(dev, &conn_iter);
  1387. drm_for_each_connector_iter(conn, &conn_iter)
  1388. sde_conn_timeline_status(conn);
  1389. drm_connector_list_iter_end(&conn_iter);
  1390. return;
  1391. }
  1392. mutex_lock(&dev->mode_config.mutex);
  1393. drm_connector_list_iter_begin(dev, &conn_iter);
  1394. drm_for_each_connector_iter(conn, &conn_iter)
  1395. sde_conn_timeline_status(conn);
  1396. drm_connector_list_iter_end(&conn_iter);
  1397. mutex_unlock(&dev->mode_config.mutex);
  1398. }
  1399. static int sde_kms_postinit(struct msm_kms *kms)
  1400. {
  1401. struct sde_kms *sde_kms = to_sde_kms(kms);
  1402. struct drm_device *dev;
  1403. struct drm_crtc *crtc;
  1404. int rc;
  1405. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1406. SDE_ERROR("invalid sde_kms\n");
  1407. return -EINVAL;
  1408. }
  1409. dev = sde_kms->dev;
  1410. rc = _sde_debugfs_init(sde_kms);
  1411. if (rc)
  1412. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1413. drm_for_each_crtc(crtc, dev)
  1414. sde_crtc_post_init(dev, crtc);
  1415. return rc;
  1416. }
  1417. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1418. struct drm_encoder *encoder)
  1419. {
  1420. return rate;
  1421. }
  1422. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1423. struct platform_device *pdev)
  1424. {
  1425. struct drm_device *dev;
  1426. struct msm_drm_private *priv;
  1427. int i;
  1428. if (!sde_kms || !pdev)
  1429. return;
  1430. dev = sde_kms->dev;
  1431. if (!dev)
  1432. return;
  1433. priv = dev->dev_private;
  1434. if (!priv)
  1435. return;
  1436. if (sde_kms->genpd_init) {
  1437. sde_kms->genpd_init = false;
  1438. pm_genpd_remove(&sde_kms->genpd);
  1439. of_genpd_del_provider(pdev->dev.of_node);
  1440. }
  1441. if (sde_kms->hw_intr)
  1442. sde_hw_intr_destroy(sde_kms->hw_intr);
  1443. sde_kms->hw_intr = NULL;
  1444. if (sde_kms->power_event)
  1445. sde_power_handle_unregister_event(
  1446. &priv->phandle, sde_kms->power_event);
  1447. _sde_kms_release_displays(sde_kms);
  1448. _sde_kms_unmap_all_splash_regions(sde_kms);
  1449. /* safe to call these more than once during shutdown */
  1450. _sde_debugfs_destroy(sde_kms);
  1451. _sde_kms_mmu_destroy(sde_kms);
  1452. if (sde_kms->catalog) {
  1453. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1454. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1455. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1456. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1457. }
  1458. }
  1459. if (sde_kms->rm_init)
  1460. sde_rm_destroy(&sde_kms->rm);
  1461. sde_kms->rm_init = false;
  1462. if (sde_kms->catalog)
  1463. sde_hw_catalog_deinit(sde_kms->catalog);
  1464. sde_kms->catalog = NULL;
  1465. if (sde_kms->sid)
  1466. msm_iounmap(pdev, sde_kms->sid);
  1467. sde_kms->sid = NULL;
  1468. if (sde_kms->reg_dma)
  1469. msm_iounmap(pdev, sde_kms->reg_dma);
  1470. sde_kms->reg_dma = NULL;
  1471. if (sde_kms->vbif[VBIF_NRT])
  1472. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1473. sde_kms->vbif[VBIF_NRT] = NULL;
  1474. if (sde_kms->vbif[VBIF_RT])
  1475. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1476. sde_kms->vbif[VBIF_RT] = NULL;
  1477. if (sde_kms->mmio)
  1478. msm_iounmap(pdev, sde_kms->mmio);
  1479. sde_kms->mmio = NULL;
  1480. sde_reg_dma_deinit();
  1481. }
  1482. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  1483. {
  1484. int i;
  1485. if (!sde_kms)
  1486. return -EINVAL;
  1487. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1488. struct msm_mmu *mmu;
  1489. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1490. if (!aspace)
  1491. continue;
  1492. mmu = sde_kms->aspace[i]->mmu;
  1493. if (secure_only &&
  1494. !aspace->mmu->funcs->is_domain_secure(mmu))
  1495. continue;
  1496. /* cleanup aspace before detaching */
  1497. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  1498. SDE_DEBUG("Detaching domain:%d\n", i);
  1499. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  1500. ARRAY_SIZE(iommu_ports));
  1501. aspace->domain_attached = false;
  1502. }
  1503. return 0;
  1504. }
  1505. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  1506. {
  1507. int i;
  1508. if (!sde_kms)
  1509. return -EINVAL;
  1510. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1511. struct msm_mmu *mmu;
  1512. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1513. if (!aspace)
  1514. continue;
  1515. mmu = sde_kms->aspace[i]->mmu;
  1516. if (secure_only &&
  1517. !aspace->mmu->funcs->is_domain_secure(mmu))
  1518. continue;
  1519. SDE_DEBUG("Attaching domain:%d\n", i);
  1520. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  1521. ARRAY_SIZE(iommu_ports));
  1522. aspace->domain_attached = true;
  1523. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  1524. }
  1525. return 0;
  1526. }
  1527. static void sde_kms_destroy(struct msm_kms *kms)
  1528. {
  1529. struct sde_kms *sde_kms;
  1530. struct drm_device *dev;
  1531. if (!kms) {
  1532. SDE_ERROR("invalid kms\n");
  1533. return;
  1534. }
  1535. sde_kms = to_sde_kms(kms);
  1536. dev = sde_kms->dev;
  1537. if (!dev || !dev->dev) {
  1538. SDE_ERROR("invalid device\n");
  1539. return;
  1540. }
  1541. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  1542. kfree(sde_kms);
  1543. }
  1544. static void _sde_kms_plane_force_remove(struct drm_plane *plane,
  1545. struct drm_atomic_state *state)
  1546. {
  1547. struct drm_plane_state *plane_state;
  1548. int ret = 0;
  1549. plane_state = drm_atomic_get_plane_state(state, plane);
  1550. if (IS_ERR(plane_state)) {
  1551. ret = PTR_ERR(plane_state);
  1552. SDE_ERROR("error %d getting plane %d state\n",
  1553. ret, plane->base.id);
  1554. return;
  1555. }
  1556. plane->old_fb = plane->fb;
  1557. SDE_DEBUG("disabling plane %d\n", plane->base.id);
  1558. ret = __drm_atomic_helper_disable_plane(plane, plane_state);
  1559. if (ret != 0)
  1560. SDE_ERROR("error %d disabling plane %d\n", ret,
  1561. plane->base.id);
  1562. }
  1563. static int _sde_kms_remove_fbs(struct sde_kms *sde_kms, struct drm_file *file,
  1564. struct drm_atomic_state *state)
  1565. {
  1566. struct drm_device *dev = sde_kms->dev;
  1567. struct drm_framebuffer *fb, *tfb;
  1568. struct list_head fbs;
  1569. struct drm_plane *plane;
  1570. int ret = 0;
  1571. u32 plane_mask = 0;
  1572. INIT_LIST_HEAD(&fbs);
  1573. list_for_each_entry_safe(fb, tfb, &file->fbs, filp_head) {
  1574. if (drm_framebuffer_read_refcount(fb) > 1) {
  1575. list_move_tail(&fb->filp_head, &fbs);
  1576. drm_for_each_plane(plane, dev) {
  1577. if (plane->fb == fb) {
  1578. plane_mask |=
  1579. 1 << drm_plane_index(plane);
  1580. _sde_kms_plane_force_remove(
  1581. plane, state);
  1582. }
  1583. }
  1584. } else {
  1585. list_del_init(&fb->filp_head);
  1586. drm_framebuffer_put(fb);
  1587. }
  1588. }
  1589. if (list_empty(&fbs)) {
  1590. SDE_DEBUG("skip commit as no fb(s)\n");
  1591. drm_atomic_state_put(state);
  1592. return 0;
  1593. }
  1594. SDE_DEBUG("committing after removing all the pipes\n");
  1595. ret = drm_atomic_commit(state);
  1596. if (ret) {
  1597. /*
  1598. * move the fbs back to original list, so it would be
  1599. * handled during drm_release
  1600. */
  1601. list_for_each_entry_safe(fb, tfb, &fbs, filp_head)
  1602. list_move_tail(&fb->filp_head, &file->fbs);
  1603. SDE_ERROR("atomic commit failed in preclose, ret:%d\n", ret);
  1604. goto end;
  1605. }
  1606. while (!list_empty(&fbs)) {
  1607. fb = list_first_entry(&fbs, typeof(*fb), filp_head);
  1608. list_del_init(&fb->filp_head);
  1609. drm_framebuffer_put(fb);
  1610. }
  1611. end:
  1612. return ret;
  1613. }
  1614. static void sde_kms_preclose(struct msm_kms *kms, struct drm_file *file)
  1615. {
  1616. struct sde_kms *sde_kms = to_sde_kms(kms);
  1617. struct drm_device *dev = sde_kms->dev;
  1618. struct msm_drm_private *priv = dev->dev_private;
  1619. unsigned int i;
  1620. struct drm_atomic_state *state = NULL;
  1621. struct drm_modeset_acquire_ctx ctx;
  1622. int ret = 0;
  1623. /* cancel pending flip event */
  1624. for (i = 0; i < priv->num_crtcs; i++)
  1625. sde_crtc_complete_flip(priv->crtcs[i], file);
  1626. drm_modeset_acquire_init(&ctx, 0);
  1627. retry:
  1628. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  1629. if (ret == -EDEADLK) {
  1630. drm_modeset_backoff(&ctx);
  1631. goto retry;
  1632. } else if (WARN_ON(ret)) {
  1633. goto end;
  1634. }
  1635. state = drm_atomic_state_alloc(dev);
  1636. if (!state) {
  1637. ret = -ENOMEM;
  1638. goto end;
  1639. }
  1640. state->acquire_ctx = &ctx;
  1641. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  1642. ret = _sde_kms_remove_fbs(sde_kms, file, state);
  1643. if (ret != -EDEADLK)
  1644. break;
  1645. drm_atomic_state_clear(state);
  1646. drm_modeset_backoff(&ctx);
  1647. }
  1648. end:
  1649. if (state)
  1650. drm_atomic_state_put(state);
  1651. SDE_DEBUG("sde preclose done, ret:%d\n", ret);
  1652. drm_modeset_drop_locks(&ctx);
  1653. drm_modeset_acquire_fini(&ctx);
  1654. }
  1655. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  1656. struct drm_atomic_state *state)
  1657. {
  1658. struct drm_device *dev = sde_kms->dev;
  1659. struct drm_plane *plane;
  1660. struct drm_plane_state *plane_state;
  1661. struct drm_crtc *crtc;
  1662. struct drm_crtc_state *crtc_state;
  1663. struct drm_connector *conn;
  1664. struct drm_connector_state *conn_state;
  1665. struct drm_connector_list_iter conn_iter;
  1666. int ret = 0;
  1667. drm_for_each_plane(plane, dev) {
  1668. plane_state = drm_atomic_get_plane_state(state, plane);
  1669. if (IS_ERR(plane_state)) {
  1670. ret = PTR_ERR(plane_state);
  1671. SDE_ERROR("error %d getting plane %d state\n",
  1672. ret, DRMID(plane));
  1673. return ret;
  1674. }
  1675. ret = sde_plane_helper_reset_custom_properties(plane,
  1676. plane_state);
  1677. if (ret) {
  1678. SDE_ERROR("error %d resetting plane props %d\n",
  1679. ret, DRMID(plane));
  1680. return ret;
  1681. }
  1682. }
  1683. drm_for_each_crtc(crtc, dev) {
  1684. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  1685. if (IS_ERR(crtc_state)) {
  1686. ret = PTR_ERR(crtc_state);
  1687. SDE_ERROR("error %d getting crtc %d state\n",
  1688. ret, DRMID(crtc));
  1689. return ret;
  1690. }
  1691. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  1692. if (ret) {
  1693. SDE_ERROR("error %d resetting crtc props %d\n",
  1694. ret, DRMID(crtc));
  1695. return ret;
  1696. }
  1697. }
  1698. drm_connector_list_iter_begin(dev, &conn_iter);
  1699. drm_for_each_connector_iter(conn, &conn_iter) {
  1700. conn_state = drm_atomic_get_connector_state(state, conn);
  1701. if (IS_ERR(conn_state)) {
  1702. ret = PTR_ERR(conn_state);
  1703. SDE_ERROR("error %d getting connector %d state\n",
  1704. ret, DRMID(conn));
  1705. return ret;
  1706. }
  1707. ret = sde_connector_helper_reset_custom_properties(conn,
  1708. conn_state);
  1709. if (ret) {
  1710. SDE_ERROR("error %d resetting connector props %d\n",
  1711. ret, DRMID(conn));
  1712. return ret;
  1713. }
  1714. }
  1715. drm_connector_list_iter_end(&conn_iter);
  1716. return ret;
  1717. }
  1718. static void sde_kms_lastclose(struct msm_kms *kms,
  1719. struct drm_modeset_acquire_ctx *ctx)
  1720. {
  1721. struct sde_kms *sde_kms;
  1722. struct drm_device *dev;
  1723. struct drm_atomic_state *state;
  1724. int ret, i;
  1725. if (!kms) {
  1726. SDE_ERROR("invalid argument\n");
  1727. return;
  1728. }
  1729. sde_kms = to_sde_kms(kms);
  1730. dev = sde_kms->dev;
  1731. state = drm_atomic_state_alloc(dev);
  1732. if (!state)
  1733. return;
  1734. state->acquire_ctx = ctx;
  1735. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  1736. /* add reset of custom properties to the state */
  1737. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  1738. if (ret)
  1739. break;
  1740. ret = drm_atomic_commit(state);
  1741. if (ret != -EDEADLK)
  1742. break;
  1743. drm_atomic_state_clear(state);
  1744. drm_modeset_backoff(ctx);
  1745. SDE_DEBUG("deadlock backoff on attempt %d\n", i);
  1746. }
  1747. if (ret)
  1748. SDE_ERROR("failed to run last close: %d\n", ret);
  1749. drm_atomic_state_put(state);
  1750. }
  1751. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  1752. struct drm_atomic_state *state)
  1753. {
  1754. struct sde_kms *sde_kms;
  1755. struct drm_device *dev;
  1756. struct drm_crtc *crtc;
  1757. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  1758. struct drm_crtc_state *crtc_state;
  1759. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  1760. bool sec_session = false, global_sec_session = false;
  1761. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  1762. int i;
  1763. if (!kms || !state) {
  1764. return -EINVAL;
  1765. SDE_ERROR("invalid arguments\n");
  1766. }
  1767. sde_kms = to_sde_kms(kms);
  1768. dev = sde_kms->dev;
  1769. /* iterate state object for active secure/non-secure crtc */
  1770. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  1771. if (!crtc_state->active)
  1772. continue;
  1773. active_crtc_cnt++;
  1774. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  1775. &fb_sec, &fb_sec_dir);
  1776. if (fb_sec_dir)
  1777. sec_session = true;
  1778. cur_crtc = crtc;
  1779. }
  1780. /* iterate global list for active and secure/non-secure crtc */
  1781. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1782. if (!crtc->state->active)
  1783. continue;
  1784. global_active_crtc_cnt++;
  1785. /* update only when crtc is not the same as current crtc */
  1786. if (crtc != cur_crtc) {
  1787. fb_ns = fb_sec = fb_sec_dir = 0;
  1788. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  1789. &fb_sec, &fb_sec_dir);
  1790. if (fb_sec_dir)
  1791. global_sec_session = true;
  1792. global_crtc = crtc;
  1793. }
  1794. }
  1795. if (!global_sec_session && !sec_session)
  1796. return 0;
  1797. /*
  1798. * - fail crtc commit, if secure-camera/secure-ui session is
  1799. * in-progress in any other display
  1800. * - fail secure-camera/secure-ui crtc commit, if any other display
  1801. * session is in-progress
  1802. */
  1803. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  1804. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  1805. SDE_ERROR(
  1806. "crtc%d secure check failed global_active:%d active:%d\n",
  1807. cur_crtc ? cur_crtc->base.id : -1,
  1808. global_active_crtc_cnt, active_crtc_cnt);
  1809. return -EPERM;
  1810. /*
  1811. * As only one crtc is allowed during secure session, the crtc
  1812. * in this commit should match with the global crtc
  1813. */
  1814. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  1815. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  1816. cur_crtc->base.id, sec_session,
  1817. global_crtc->base.id, global_sec_session);
  1818. return -EPERM;
  1819. }
  1820. return 0;
  1821. }
  1822. static int sde_kms_atomic_check(struct msm_kms *kms,
  1823. struct drm_atomic_state *state)
  1824. {
  1825. struct sde_kms *sde_kms;
  1826. struct drm_device *dev;
  1827. int ret;
  1828. if (!kms || !state)
  1829. return -EINVAL;
  1830. sde_kms = to_sde_kms(kms);
  1831. dev = sde_kms->dev;
  1832. SDE_ATRACE_BEGIN("atomic_check");
  1833. if (sde_kms_is_suspend_blocked(dev)) {
  1834. SDE_DEBUG("suspended, skip atomic_check\n");
  1835. ret = -EBUSY;
  1836. goto end;
  1837. }
  1838. ret = drm_atomic_helper_check(dev, state);
  1839. if (ret)
  1840. goto end;
  1841. /*
  1842. * Check if any secure transition(moving CRTC between secure and
  1843. * non-secure state and vice-versa) is allowed or not. when moving
  1844. * to secure state, planes with fb_mode set to dir_translated only can
  1845. * be staged on the CRTC, and only one CRTC can be active during
  1846. * Secure state
  1847. */
  1848. ret = sde_kms_check_secure_transition(kms, state);
  1849. end:
  1850. SDE_ATRACE_END("atomic_check");
  1851. return ret;
  1852. }
  1853. static struct msm_gem_address_space*
  1854. _sde_kms_get_address_space(struct msm_kms *kms,
  1855. unsigned int domain)
  1856. {
  1857. struct sde_kms *sde_kms;
  1858. if (!kms) {
  1859. SDE_ERROR("invalid kms\n");
  1860. return NULL;
  1861. }
  1862. sde_kms = to_sde_kms(kms);
  1863. if (!sde_kms) {
  1864. SDE_ERROR("invalid sde_kms\n");
  1865. return NULL;
  1866. }
  1867. if (domain >= MSM_SMMU_DOMAIN_MAX)
  1868. return NULL;
  1869. return (sde_kms->aspace[domain] &&
  1870. sde_kms->aspace[domain]->domain_attached) ?
  1871. sde_kms->aspace[domain] : NULL;
  1872. }
  1873. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  1874. unsigned int domain)
  1875. {
  1876. struct msm_gem_address_space *aspace =
  1877. _sde_kms_get_address_space(kms, domain);
  1878. return (aspace && aspace->domain_attached) ?
  1879. msm_gem_get_aspace_device(aspace) : NULL;
  1880. }
  1881. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  1882. {
  1883. struct drm_device *dev = NULL;
  1884. struct sde_kms *sde_kms = NULL;
  1885. struct drm_connector *connector = NULL;
  1886. struct drm_connector_list_iter conn_iter;
  1887. struct sde_connector *sde_conn = NULL;
  1888. if (!kms) {
  1889. SDE_ERROR("invalid kms\n");
  1890. return;
  1891. }
  1892. sde_kms = to_sde_kms(kms);
  1893. dev = sde_kms->dev;
  1894. if (!dev) {
  1895. SDE_ERROR("invalid device\n");
  1896. return;
  1897. }
  1898. if (!dev->mode_config.poll_enabled)
  1899. return;
  1900. mutex_lock(&dev->mode_config.mutex);
  1901. drm_connector_list_iter_begin(dev, &conn_iter);
  1902. drm_for_each_connector_iter(connector, &conn_iter) {
  1903. /* Only handle HPD capable connectors. */
  1904. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  1905. continue;
  1906. sde_conn = to_sde_connector(connector);
  1907. if (sde_conn->ops.post_open)
  1908. sde_conn->ops.post_open(&sde_conn->base,
  1909. sde_conn->display);
  1910. }
  1911. drm_connector_list_iter_end(&conn_iter);
  1912. mutex_unlock(&dev->mode_config.mutex);
  1913. }
  1914. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  1915. struct sde_splash_display *splash_display,
  1916. struct drm_crtc *crtc)
  1917. {
  1918. struct msm_drm_private *priv;
  1919. struct drm_plane *plane;
  1920. struct sde_splash_mem *splash;
  1921. enum sde_sspp plane_id;
  1922. bool is_virtual;
  1923. int i, j;
  1924. if (!sde_kms || !splash_display || !crtc) {
  1925. SDE_ERROR("invalid input args\n");
  1926. return -EINVAL;
  1927. }
  1928. priv = sde_kms->dev->dev_private;
  1929. for (i = 0; i < priv->num_planes; i++) {
  1930. plane = priv->planes[i];
  1931. plane_id = sde_plane_pipe(plane);
  1932. is_virtual = is_sde_plane_virtual(plane);
  1933. splash = splash_display->splash;
  1934. for (j = 0; j < splash_display->pipe_cnt; j++) {
  1935. if ((plane_id != splash_display->pipes[j].sspp) ||
  1936. (splash_display->pipes[j].is_virtual
  1937. != is_virtual))
  1938. continue;
  1939. if (splash && sde_plane_validate_src_addr(plane,
  1940. splash->splash_buf_base,
  1941. splash->splash_buf_size)) {
  1942. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  1943. plane_id, crtc->base.id);
  1944. }
  1945. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  1946. crtc->base.id, plane_id, is_virtual);
  1947. }
  1948. }
  1949. return 0;
  1950. }
  1951. static int sde_kms_cont_splash_config(struct msm_kms *kms)
  1952. {
  1953. void *display;
  1954. struct dsi_display *dsi_display;
  1955. struct msm_display_info info;
  1956. struct drm_encoder *encoder = NULL;
  1957. struct drm_crtc *crtc = NULL;
  1958. int i, rc = 0;
  1959. struct drm_display_mode *drm_mode = NULL;
  1960. struct drm_device *dev;
  1961. struct msm_drm_private *priv;
  1962. struct sde_kms *sde_kms;
  1963. struct drm_connector_list_iter conn_iter;
  1964. struct drm_connector *connector = NULL;
  1965. struct sde_connector *sde_conn = NULL;
  1966. struct sde_splash_display *splash_display;
  1967. if (!kms) {
  1968. SDE_ERROR("invalid kms\n");
  1969. return -EINVAL;
  1970. }
  1971. sde_kms = to_sde_kms(kms);
  1972. dev = sde_kms->dev;
  1973. if (!dev) {
  1974. SDE_ERROR("invalid device\n");
  1975. return -EINVAL;
  1976. }
  1977. if (!sde_kms->splash_data.num_splash_regions ||
  1978. !sde_kms->splash_data.num_splash_displays) {
  1979. DRM_INFO("cont_splash feature not enabled\n");
  1980. return rc;
  1981. }
  1982. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  1983. sde_kms->splash_data.num_splash_displays,
  1984. sde_kms->dsi_display_count);
  1985. /* dsi */
  1986. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  1987. display = sde_kms->dsi_displays[i];
  1988. dsi_display = (struct dsi_display *)display;
  1989. splash_display = &sde_kms->splash_data.splash_display[i];
  1990. if (!splash_display->cont_splash_enabled) {
  1991. SDE_DEBUG("display->name = %s splash not enabled\n",
  1992. dsi_display->name);
  1993. continue;
  1994. }
  1995. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  1996. if (dsi_display->bridge->base.encoder) {
  1997. encoder = dsi_display->bridge->base.encoder;
  1998. SDE_DEBUG("encoder name = %s\n", encoder->name);
  1999. }
  2000. memset(&info, 0x0, sizeof(info));
  2001. rc = dsi_display_get_info(NULL, &info, display);
  2002. if (rc) {
  2003. SDE_ERROR("dsi get_info %d failed\n", i);
  2004. encoder = NULL;
  2005. continue;
  2006. }
  2007. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  2008. ((info.is_connected) ? "true" : "false"),
  2009. info.display_type);
  2010. if (!encoder) {
  2011. SDE_ERROR("encoder not initialized\n");
  2012. return -EINVAL;
  2013. }
  2014. priv = sde_kms->dev->dev_private;
  2015. encoder->crtc = priv->crtcs[i];
  2016. crtc = encoder->crtc;
  2017. splash_display->encoder = encoder;
  2018. SDE_DEBUG("for dsi-display:%d crtc id = %d enc id =%d\n",
  2019. i, crtc->base.id, encoder->base.id);
  2020. mutex_lock(&dev->mode_config.mutex);
  2021. drm_connector_list_iter_begin(dev, &conn_iter);
  2022. drm_for_each_connector_iter(connector, &conn_iter) {
  2023. /**
  2024. * SDE_KMS doesn't attach more than one encoder to
  2025. * a DSI connector. So it is safe to check only with
  2026. * the first encoder entry. Revisit this logic if we
  2027. * ever have to support continuous splash for
  2028. * external displays in MST configuration.
  2029. */
  2030. if (connector->encoder_ids[0] == encoder->base.id)
  2031. break;
  2032. }
  2033. drm_connector_list_iter_end(&conn_iter);
  2034. if (!connector) {
  2035. SDE_ERROR("connector not initialized\n");
  2036. mutex_unlock(&dev->mode_config.mutex);
  2037. return -EINVAL;
  2038. }
  2039. if (connector->funcs->fill_modes) {
  2040. connector->funcs->fill_modes(connector,
  2041. dev->mode_config.max_width,
  2042. dev->mode_config.max_height);
  2043. } else {
  2044. SDE_ERROR("fill_modes api not defined\n");
  2045. mutex_unlock(&dev->mode_config.mutex);
  2046. return -EINVAL;
  2047. }
  2048. mutex_unlock(&dev->mode_config.mutex);
  2049. crtc->state->encoder_mask = (1 << drm_encoder_index(encoder));
  2050. /* currently consider modes[0] as the preferred mode */
  2051. drm_mode = list_first_entry(&connector->modes,
  2052. struct drm_display_mode, head);
  2053. SDE_DEBUG("drm_mode->name = %s, id=%d, type=0x%x, flags=0x%x\n",
  2054. drm_mode->name, drm_mode->base.id,
  2055. drm_mode->type, drm_mode->flags);
  2056. /* Update CRTC drm structure */
  2057. crtc->state->active = true;
  2058. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  2059. if (rc) {
  2060. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  2061. return rc;
  2062. }
  2063. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  2064. drm_mode_copy(&crtc->mode, drm_mode);
  2065. /* Update encoder structure */
  2066. sde_encoder_update_caps_for_cont_splash(encoder,
  2067. splash_display, true);
  2068. sde_crtc_update_cont_splash_settings(crtc);
  2069. sde_conn = to_sde_connector(connector);
  2070. if (sde_conn && sde_conn->ops.cont_splash_config)
  2071. sde_conn->ops.cont_splash_config(sde_conn->display);
  2072. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  2073. splash_display, crtc);
  2074. if (rc) {
  2075. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  2076. return rc;
  2077. }
  2078. }
  2079. return rc;
  2080. }
  2081. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  2082. {
  2083. struct sde_kms *sde_kms;
  2084. if (!kms) {
  2085. SDE_ERROR("invalid kms\n");
  2086. return false;
  2087. }
  2088. sde_kms = to_sde_kms(kms);
  2089. return sde_kms->splash_data.num_splash_displays;
  2090. }
  2091. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  2092. const struct drm_display_mode *mode,
  2093. const struct msm_resource_caps_info *res, u32 *num_lm)
  2094. {
  2095. struct sde_kms *sde_kms;
  2096. s64 mode_clock_hz = 0;
  2097. s64 max_mdp_clock_hz = 0;
  2098. s64 mdp_fudge_factor = 0;
  2099. s64 temp = 0;
  2100. s64 htotal_fp = 0;
  2101. s64 vtotal_fp = 0;
  2102. s64 vrefresh_fp = 0;
  2103. if (!num_lm) {
  2104. SDE_ERROR("invalid num_lm pointer\n");
  2105. return -EINVAL;
  2106. }
  2107. *num_lm = 1;
  2108. if (!kms || !mode || !res) {
  2109. SDE_ERROR("invalid input args\n");
  2110. return -EINVAL;
  2111. }
  2112. sde_kms = to_sde_kms(kms);
  2113. max_mdp_clock_hz = drm_fixp_from_fraction(
  2114. sde_kms->perf.max_core_clk_rate, 1);
  2115. mdp_fudge_factor = drm_fixp_from_fraction(105, 100); /* 1.05 */
  2116. htotal_fp = drm_fixp_from_fraction(mode->htotal, 1);
  2117. vtotal_fp = drm_fixp_from_fraction(mode->vtotal, 1);
  2118. vrefresh_fp = drm_fixp_from_fraction(mode->vrefresh, 1);
  2119. temp = drm_fixp_mul(htotal_fp, vtotal_fp);
  2120. temp = drm_fixp_mul(temp, vrefresh_fp);
  2121. mode_clock_hz = drm_fixp_mul(temp, mdp_fudge_factor);
  2122. if (mode_clock_hz > max_mdp_clock_hz ||
  2123. mode->hdisplay > res->max_mixer_width)
  2124. *num_lm = 2;
  2125. SDE_DEBUG("[%s] h=%d, v=%d, fps=%d, max_mdp_clk_hz=%llu, num_lm=%d\n",
  2126. mode->name, mode->htotal, mode->vtotal, mode->vrefresh,
  2127. sde_kms->perf.max_core_clk_rate, *num_lm);
  2128. return 0;
  2129. }
  2130. static void _sde_kms_null_commit(struct drm_device *dev,
  2131. struct drm_encoder *enc)
  2132. {
  2133. struct drm_modeset_acquire_ctx ctx;
  2134. struct drm_connector *conn = NULL;
  2135. struct drm_connector *tmp_conn = NULL;
  2136. struct drm_connector_list_iter conn_iter;
  2137. struct drm_atomic_state *state = NULL;
  2138. struct drm_crtc_state *crtc_state = NULL;
  2139. struct drm_connector_state *conn_state = NULL;
  2140. int retry_cnt = 0;
  2141. int ret = 0;
  2142. drm_modeset_acquire_init(&ctx, 0);
  2143. retry:
  2144. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2145. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  2146. drm_modeset_backoff(&ctx);
  2147. retry_cnt++;
  2148. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  2149. goto retry;
  2150. } else if (WARN_ON(ret)) {
  2151. goto end;
  2152. }
  2153. state = drm_atomic_state_alloc(dev);
  2154. if (!state) {
  2155. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  2156. goto end;
  2157. }
  2158. state->acquire_ctx = &ctx;
  2159. drm_connector_list_iter_begin(dev, &conn_iter);
  2160. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2161. if (enc == tmp_conn->state->best_encoder) {
  2162. conn = tmp_conn;
  2163. break;
  2164. }
  2165. }
  2166. drm_connector_list_iter_end(&conn_iter);
  2167. if (!conn) {
  2168. SDE_ERROR("error in finding conn for enc:%d\n", DRMID(enc));
  2169. goto end;
  2170. }
  2171. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2172. conn_state = drm_atomic_get_connector_state(state, conn);
  2173. if (IS_ERR(conn_state)) {
  2174. SDE_ERROR("error %d getting connector %d state\n",
  2175. ret, DRMID(conn));
  2176. goto end;
  2177. }
  2178. crtc_state->active = true;
  2179. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2180. if (ret)
  2181. SDE_ERROR("error %d setting the crtc\n", ret);
  2182. ret = drm_atomic_commit(state);
  2183. if (ret)
  2184. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  2185. end:
  2186. if (state)
  2187. drm_atomic_state_put(state);
  2188. drm_modeset_drop_locks(&ctx);
  2189. drm_modeset_acquire_fini(&ctx);
  2190. }
  2191. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  2192. struct device *dev)
  2193. {
  2194. int i, ret;
  2195. struct drm_device *ddev = dev_get_drvdata(dev);
  2196. struct drm_connector *conn;
  2197. struct drm_connector_list_iter conn_iter;
  2198. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  2199. drm_connector_list_iter_begin(ddev, &conn_iter);
  2200. drm_for_each_connector_iter(conn, &conn_iter) {
  2201. uint64_t lp;
  2202. lp = sde_connector_get_lp(conn);
  2203. if (lp != SDE_MODE_DPMS_LP2)
  2204. continue;
  2205. ret = sde_encoder_wait_for_event(conn->encoder,
  2206. MSM_ENC_TX_COMPLETE);
  2207. if (ret && ret != -EWOULDBLOCK)
  2208. SDE_ERROR(
  2209. "[conn: %d] wait for commit done returned %d\n",
  2210. conn->base.id, ret);
  2211. else if (!ret)
  2212. sde_encoder_idle_request(conn->encoder);
  2213. }
  2214. drm_connector_list_iter_end(&conn_iter);
  2215. for (i = 0; i < priv->num_crtcs; i++) {
  2216. if (priv->disp_thread[i].thread)
  2217. kthread_flush_worker(
  2218. &priv->disp_thread[i].worker);
  2219. if (priv->event_thread[i].thread)
  2220. kthread_flush_worker(
  2221. &priv->event_thread[i].worker);
  2222. }
  2223. kthread_flush_worker(&priv->pp_event_worker);
  2224. }
  2225. static int sde_kms_pm_suspend(struct device *dev)
  2226. {
  2227. struct drm_device *ddev;
  2228. struct drm_modeset_acquire_ctx ctx;
  2229. struct drm_connector *conn;
  2230. struct drm_encoder *enc;
  2231. struct drm_connector_list_iter conn_iter;
  2232. struct drm_atomic_state *state = NULL;
  2233. struct sde_kms *sde_kms;
  2234. int ret = 0, num_crtcs = 0;
  2235. if (!dev)
  2236. return -EINVAL;
  2237. ddev = dev_get_drvdata(dev);
  2238. if (!ddev || !ddev_to_msm_kms(ddev))
  2239. return -EINVAL;
  2240. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2241. SDE_EVT32(0);
  2242. pm_runtime_put_noidle(dev);
  2243. /* disable hot-plug polling */
  2244. drm_kms_helper_poll_disable(ddev);
  2245. /* if a display stuck in CS trigger a null commit to complete handoff */
  2246. drm_for_each_encoder(enc, ddev) {
  2247. if (sde_encoder_in_cont_splash(enc) && enc->crtc)
  2248. _sde_kms_null_commit(ddev, enc);
  2249. }
  2250. /* acquire modeset lock(s) */
  2251. drm_modeset_acquire_init(&ctx, 0);
  2252. retry:
  2253. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  2254. if (ret)
  2255. goto unlock;
  2256. /* save current state for resume */
  2257. if (sde_kms->suspend_state)
  2258. drm_atomic_state_put(sde_kms->suspend_state);
  2259. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  2260. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  2261. ret = PTR_ERR(sde_kms->suspend_state);
  2262. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  2263. sde_kms->suspend_state = NULL;
  2264. goto unlock;
  2265. }
  2266. /* create atomic state to disable all CRTCs */
  2267. state = drm_atomic_state_alloc(ddev);
  2268. if (!state) {
  2269. ret = -ENOMEM;
  2270. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  2271. goto unlock;
  2272. }
  2273. state->acquire_ctx = &ctx;
  2274. drm_connector_list_iter_begin(ddev, &conn_iter);
  2275. drm_for_each_connector_iter(conn, &conn_iter) {
  2276. struct drm_crtc_state *crtc_state;
  2277. uint64_t lp;
  2278. if (!conn->state || !conn->state->crtc ||
  2279. conn->dpms != DRM_MODE_DPMS_ON)
  2280. continue;
  2281. lp = sde_connector_get_lp(conn);
  2282. if (lp == SDE_MODE_DPMS_LP1) {
  2283. /* transition LP1->LP2 on pm suspend */
  2284. ret = sde_connector_set_property_for_commit(conn, state,
  2285. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  2286. if (ret) {
  2287. DRM_ERROR("failed to set lp2 for conn %d\n",
  2288. conn->base.id);
  2289. drm_connector_list_iter_end(&conn_iter);
  2290. goto unlock;
  2291. }
  2292. }
  2293. if (lp != SDE_MODE_DPMS_LP2) {
  2294. /* force CRTC to be inactive */
  2295. crtc_state = drm_atomic_get_crtc_state(state,
  2296. conn->state->crtc);
  2297. if (IS_ERR_OR_NULL(crtc_state)) {
  2298. DRM_ERROR("failed to get crtc %d state\n",
  2299. conn->state->crtc->base.id);
  2300. drm_connector_list_iter_end(&conn_iter);
  2301. goto unlock;
  2302. }
  2303. if (lp != SDE_MODE_DPMS_LP1)
  2304. crtc_state->active = false;
  2305. ++num_crtcs;
  2306. }
  2307. }
  2308. drm_connector_list_iter_end(&conn_iter);
  2309. /* check for nothing to do */
  2310. if (num_crtcs == 0) {
  2311. DRM_DEBUG("all crtcs are already in the off state\n");
  2312. sde_kms->suspend_block = true;
  2313. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  2314. goto unlock;
  2315. }
  2316. /* commit the "disable all" state */
  2317. ret = drm_atomic_commit(state);
  2318. if (ret < 0) {
  2319. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  2320. goto unlock;
  2321. }
  2322. sde_kms->suspend_block = true;
  2323. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  2324. unlock:
  2325. if (state) {
  2326. drm_atomic_state_put(state);
  2327. state = NULL;
  2328. }
  2329. if (ret == -EDEADLK) {
  2330. drm_modeset_backoff(&ctx);
  2331. goto retry;
  2332. }
  2333. drm_modeset_drop_locks(&ctx);
  2334. drm_modeset_acquire_fini(&ctx);
  2335. pm_runtime_get_noresume(dev);
  2336. return ret;
  2337. }
  2338. static int sde_kms_pm_resume(struct device *dev)
  2339. {
  2340. struct drm_device *ddev;
  2341. struct sde_kms *sde_kms;
  2342. struct drm_modeset_acquire_ctx ctx;
  2343. int ret, i;
  2344. if (!dev)
  2345. return -EINVAL;
  2346. ddev = dev_get_drvdata(dev);
  2347. if (!ddev || !ddev_to_msm_kms(ddev))
  2348. return -EINVAL;
  2349. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2350. SDE_EVT32(sde_kms->suspend_state != NULL);
  2351. drm_mode_config_reset(ddev);
  2352. drm_modeset_acquire_init(&ctx, 0);
  2353. retry:
  2354. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  2355. if (ret == -EDEADLK) {
  2356. drm_modeset_backoff(&ctx);
  2357. goto retry;
  2358. } else if (WARN_ON(ret)) {
  2359. goto end;
  2360. }
  2361. sde_kms->suspend_block = false;
  2362. if (sde_kms->suspend_state) {
  2363. sde_kms->suspend_state->acquire_ctx = &ctx;
  2364. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  2365. ret = drm_atomic_helper_commit_duplicated_state(
  2366. sde_kms->suspend_state, &ctx);
  2367. if (ret != -EDEADLK)
  2368. break;
  2369. drm_modeset_backoff(&ctx);
  2370. }
  2371. if (ret < 0)
  2372. DRM_ERROR("failed to restore state, %d\n", ret);
  2373. drm_atomic_state_put(sde_kms->suspend_state);
  2374. sde_kms->suspend_state = NULL;
  2375. }
  2376. end:
  2377. drm_modeset_drop_locks(&ctx);
  2378. drm_modeset_acquire_fini(&ctx);
  2379. /* enable hot-plug polling */
  2380. drm_kms_helper_poll_enable(ddev);
  2381. return 0;
  2382. }
  2383. static const struct msm_kms_funcs kms_funcs = {
  2384. .hw_init = sde_kms_hw_init,
  2385. .postinit = sde_kms_postinit,
  2386. .irq_preinstall = sde_irq_preinstall,
  2387. .irq_postinstall = sde_irq_postinstall,
  2388. .irq_uninstall = sde_irq_uninstall,
  2389. .irq = sde_irq,
  2390. .preclose = sde_kms_preclose,
  2391. .lastclose = sde_kms_lastclose,
  2392. .prepare_fence = sde_kms_prepare_fence,
  2393. .prepare_commit = sde_kms_prepare_commit,
  2394. .commit = sde_kms_commit,
  2395. .complete_commit = sde_kms_complete_commit,
  2396. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  2397. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  2398. .enable_vblank = sde_kms_enable_vblank,
  2399. .disable_vblank = sde_kms_disable_vblank,
  2400. .check_modified_format = sde_format_check_modified_format,
  2401. .atomic_check = sde_kms_atomic_check,
  2402. .get_format = sde_get_msm_format,
  2403. .round_pixclk = sde_kms_round_pixclk,
  2404. .pm_suspend = sde_kms_pm_suspend,
  2405. .pm_resume = sde_kms_pm_resume,
  2406. .destroy = sde_kms_destroy,
  2407. .cont_splash_config = sde_kms_cont_splash_config,
  2408. .register_events = _sde_kms_register_events,
  2409. .get_address_space = _sde_kms_get_address_space,
  2410. .get_address_space_device = _sde_kms_get_address_space_device,
  2411. .postopen = _sde_kms_post_open,
  2412. .check_for_splash = sde_kms_check_for_splash,
  2413. .get_mixer_count = sde_kms_get_mixer_count,
  2414. };
  2415. /* the caller api needs to turn on clock before calling it */
  2416. static inline void _sde_kms_core_hw_rev_init(struct sde_kms *sde_kms)
  2417. {
  2418. sde_kms->core_rev = readl_relaxed(sde_kms->mmio + 0x0);
  2419. }
  2420. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  2421. {
  2422. int i;
  2423. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  2424. if (!sde_kms->aspace[i])
  2425. continue;
  2426. msm_gem_address_space_put(sde_kms->aspace[i]);
  2427. sde_kms->aspace[i] = NULL;
  2428. }
  2429. return 0;
  2430. }
  2431. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  2432. {
  2433. struct msm_mmu *mmu;
  2434. int i, ret;
  2435. int early_map = 0;
  2436. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  2437. struct msm_gem_address_space *aspace;
  2438. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  2439. if (IS_ERR(mmu)) {
  2440. ret = PTR_ERR(mmu);
  2441. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  2442. i, ret);
  2443. continue;
  2444. }
  2445. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  2446. mmu, "sde");
  2447. if (IS_ERR(aspace)) {
  2448. ret = PTR_ERR(aspace);
  2449. goto fail;
  2450. }
  2451. sde_kms->aspace[i] = aspace;
  2452. aspace->domain_attached = true;
  2453. /* Mapping splash memory block */
  2454. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  2455. sde_kms->splash_data.num_splash_regions) {
  2456. ret = _sde_kms_map_all_splash_regions(sde_kms);
  2457. if (ret) {
  2458. SDE_ERROR("failed to map ret:%d\n", ret);
  2459. goto fail;
  2460. }
  2461. }
  2462. /*
  2463. * disable early-map which would have been enabled during
  2464. * bootup by smmu through the device-tree hint for cont-spash
  2465. */
  2466. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  2467. &early_map);
  2468. if (ret) {
  2469. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  2470. ret, early_map);
  2471. goto early_map_fail;
  2472. }
  2473. }
  2474. return 0;
  2475. early_map_fail:
  2476. _sde_kms_unmap_all_splash_regions(sde_kms);
  2477. fail:
  2478. mmu->funcs->destroy(mmu);
  2479. _sde_kms_mmu_destroy(sde_kms);
  2480. return ret;
  2481. }
  2482. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  2483. {
  2484. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  2485. return;
  2486. if (sde_kms->hw_mdp->ops.reset_ubwc)
  2487. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  2488. sde_kms->catalog);
  2489. sde_hw_sid_rotator_set(sde_kms->hw_sid);
  2490. }
  2491. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  2492. {
  2493. struct sde_vbif_set_qos_params qos_params;
  2494. struct sde_mdss_cfg *catalog;
  2495. if (!sde_kms->catalog)
  2496. return;
  2497. catalog = sde_kms->catalog;
  2498. memset(&qos_params, 0, sizeof(qos_params));
  2499. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  2500. qos_params.xin_id = catalog->dma_cfg.xin_id;
  2501. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  2502. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  2503. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  2504. }
  2505. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  2506. {
  2507. struct sde_kms *sde_kms = usr;
  2508. struct msm_kms *msm_kms;
  2509. msm_kms = &sde_kms->base;
  2510. if (!sde_kms)
  2511. return;
  2512. SDE_DEBUG("event_type:%d\n", event_type);
  2513. SDE_EVT32_VERBOSE(event_type);
  2514. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  2515. sde_irq_update(msm_kms, true);
  2516. sde_vbif_init_memtypes(sde_kms);
  2517. sde_kms_init_shared_hw(sde_kms);
  2518. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  2519. sde_kms->first_kickoff = true;
  2520. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  2521. sde_irq_update(msm_kms, false);
  2522. sde_kms->first_kickoff = false;
  2523. }
  2524. }
  2525. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  2526. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  2527. {
  2528. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  2529. int rc = -EINVAL;
  2530. SDE_DEBUG("\n");
  2531. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  2532. if (rc > 0)
  2533. rc = 0;
  2534. SDE_EVT32(rc, genpd->device_count);
  2535. return rc;
  2536. }
  2537. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  2538. {
  2539. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  2540. SDE_DEBUG("\n");
  2541. pm_runtime_put_sync(sde_kms->dev->dev);
  2542. SDE_EVT32(genpd->device_count);
  2543. return 0;
  2544. }
  2545. static int _sde_kms_get_splash_data(struct sde_splash_data *data)
  2546. {
  2547. int i = 0;
  2548. int ret = 0;
  2549. struct device_node *parent, *node, *node1;
  2550. struct resource r, r1;
  2551. const char *node_name = "cont_splash_region";
  2552. struct sde_splash_mem *mem;
  2553. bool share_splash_mem = false;
  2554. int num_displays, num_regions;
  2555. struct sde_splash_display *splash_display;
  2556. if (!data)
  2557. return -EINVAL;
  2558. memset(data, 0, sizeof(*data));
  2559. parent = of_find_node_by_path("/reserved-memory");
  2560. if (!parent) {
  2561. SDE_ERROR("failed to find reserved-memory node\n");
  2562. return -EINVAL;
  2563. }
  2564. node = of_find_node_by_name(parent, node_name);
  2565. if (!node) {
  2566. SDE_DEBUG("failed to find node %s\n", node_name);
  2567. return -EINVAL;
  2568. }
  2569. node1 = of_find_node_by_name(parent, "disp_rdump_region");
  2570. if (!node1)
  2571. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  2572. /**
  2573. * Support sharing a single splash memory for all the built in displays
  2574. * and also independent splash region per displays. Incase of
  2575. * independent splash region for each connected display, dtsi node of
  2576. * cont_splash_region should be collection of all memory regions
  2577. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  2578. */
  2579. num_displays = dsi_display_get_num_of_displays();
  2580. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  2581. data->num_splash_displays = num_displays;
  2582. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  2583. if (num_displays > num_regions) {
  2584. share_splash_mem = true;
  2585. pr_info(":%d displays share same splash buf\n", num_displays);
  2586. }
  2587. for (i = 0; i < num_displays; i++) {
  2588. splash_display = &data->splash_display[i];
  2589. if (!i || !share_splash_mem) {
  2590. if (of_address_to_resource(node, i, &r)) {
  2591. SDE_ERROR("invalid data for:%s\n", node_name);
  2592. return -EINVAL;
  2593. }
  2594. mem = &data->splash_mem[i];
  2595. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  2596. SDE_DEBUG("failed to find ramdump memory\n");
  2597. mem->ramdump_base = 0;
  2598. mem->ramdump_size = 0;
  2599. } else {
  2600. mem->ramdump_base = (unsigned long)r1.start;
  2601. mem->ramdump_size = (r1.end - r1.start) + 1;
  2602. }
  2603. mem->splash_buf_base = (unsigned long)r.start;
  2604. mem->splash_buf_size = (r.end - r.start) + 1;
  2605. mem->ref_cnt = 0;
  2606. splash_display->splash = mem;
  2607. data->num_splash_regions++;
  2608. } else {
  2609. data->splash_display[i].splash = &data->splash_mem[0];
  2610. }
  2611. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  2612. splash_display->splash->splash_buf_base,
  2613. splash_display->splash->splash_buf_size);
  2614. }
  2615. return ret;
  2616. }
  2617. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  2618. struct platform_device *platformdev)
  2619. {
  2620. int rc = -EINVAL;
  2621. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  2622. if (IS_ERR(sde_kms->mmio)) {
  2623. rc = PTR_ERR(sde_kms->mmio);
  2624. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  2625. sde_kms->mmio = NULL;
  2626. goto error;
  2627. }
  2628. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  2629. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  2630. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  2631. sde_kms->mmio_len);
  2632. if (rc)
  2633. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  2634. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys",
  2635. "vbif_phys");
  2636. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  2637. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  2638. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  2639. sde_kms->vbif[VBIF_RT] = NULL;
  2640. goto error;
  2641. }
  2642. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev,
  2643. "vbif_phys");
  2644. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  2645. sde_kms->vbif_len[VBIF_RT]);
  2646. if (rc)
  2647. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  2648. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys",
  2649. "vbif_nrt_phys");
  2650. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  2651. sde_kms->vbif[VBIF_NRT] = NULL;
  2652. SDE_DEBUG("VBIF NRT is not defined");
  2653. } else {
  2654. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev,
  2655. "vbif_nrt_phys");
  2656. rc = sde_dbg_reg_register_base("vbif_nrt",
  2657. sde_kms->vbif[VBIF_NRT],
  2658. sde_kms->vbif_len[VBIF_NRT]);
  2659. if (rc)
  2660. SDE_ERROR("dbg base register vbif_nrt failed: %d\n",
  2661. rc);
  2662. }
  2663. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys",
  2664. "regdma_phys");
  2665. if (IS_ERR(sde_kms->reg_dma)) {
  2666. sde_kms->reg_dma = NULL;
  2667. SDE_DEBUG("REG_DMA is not defined");
  2668. } else {
  2669. sde_kms->reg_dma_len = msm_iomap_size(platformdev,
  2670. "regdma_phys");
  2671. rc = sde_dbg_reg_register_base("reg_dma",
  2672. sde_kms->reg_dma,
  2673. sde_kms->reg_dma_len);
  2674. if (rc)
  2675. SDE_ERROR("dbg base register reg_dma failed: %d\n",
  2676. rc);
  2677. }
  2678. sde_kms->sid = msm_ioremap(platformdev, "sid_phys",
  2679. "sid_phys");
  2680. if (IS_ERR(sde_kms->sid)) {
  2681. rc = PTR_ERR(sde_kms->sid);
  2682. SDE_ERROR("sid register memory map failed: %d\n", rc);
  2683. sde_kms->sid = NULL;
  2684. goto error;
  2685. }
  2686. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  2687. rc = sde_dbg_reg_register_base("sid", sde_kms->sid, sde_kms->sid_len);
  2688. if (rc)
  2689. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  2690. error:
  2691. return rc;
  2692. }
  2693. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  2694. struct sde_kms *sde_kms)
  2695. {
  2696. int rc = 0;
  2697. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  2698. sde_kms->genpd.name = dev->unique;
  2699. sde_kms->genpd.power_off = sde_kms_pd_disable;
  2700. sde_kms->genpd.power_on = sde_kms_pd_enable;
  2701. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  2702. if (rc < 0) {
  2703. SDE_ERROR("failed to init genpd provider %s: %d\n",
  2704. sde_kms->genpd.name, rc);
  2705. return rc;
  2706. }
  2707. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  2708. &sde_kms->genpd);
  2709. if (rc < 0) {
  2710. SDE_ERROR("failed to add genpd provider %s: %d\n",
  2711. sde_kms->genpd.name, rc);
  2712. pm_genpd_remove(&sde_kms->genpd);
  2713. return rc;
  2714. }
  2715. sde_kms->genpd_init = true;
  2716. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  2717. }
  2718. return rc;
  2719. }
  2720. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  2721. struct drm_device *dev,
  2722. struct msm_drm_private *priv)
  2723. {
  2724. struct sde_rm *rm = NULL;
  2725. int i, rc = -EINVAL;
  2726. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  2727. sde_power_data_bus_set_quota(&priv->phandle, i,
  2728. SDE_POWER_HANDLE_CONT_SPLASH_BUS_AB_QUOTA,
  2729. SDE_POWER_HANDLE_CONT_SPLASH_BUS_IB_QUOTA);
  2730. _sde_kms_core_hw_rev_init(sde_kms);
  2731. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  2732. sde_kms->catalog = sde_hw_catalog_init(dev, sde_kms->core_rev);
  2733. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  2734. rc = PTR_ERR(sde_kms->catalog);
  2735. if (!sde_kms->catalog)
  2736. rc = -EINVAL;
  2737. SDE_ERROR("catalog init failed: %d\n", rc);
  2738. sde_kms->catalog = NULL;
  2739. goto power_error;
  2740. }
  2741. /* initialize power domain if defined */
  2742. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  2743. if (rc) {
  2744. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  2745. goto genpd_err;
  2746. }
  2747. rc = _sde_kms_mmu_init(sde_kms);
  2748. if (rc) {
  2749. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  2750. goto power_error;
  2751. }
  2752. /* Initialize reg dma block which is a singleton */
  2753. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  2754. sde_kms->dev);
  2755. if (rc) {
  2756. SDE_ERROR("failed: reg dma init failed\n");
  2757. goto power_error;
  2758. }
  2759. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  2760. rm = &sde_kms->rm;
  2761. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  2762. sde_kms->dev);
  2763. if (rc) {
  2764. SDE_ERROR("rm init failed: %d\n", rc);
  2765. goto power_error;
  2766. }
  2767. sde_kms->rm_init = true;
  2768. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  2769. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  2770. rc = PTR_ERR(sde_kms->hw_intr);
  2771. SDE_ERROR("hw_intr init failed: %d\n", rc);
  2772. sde_kms->hw_intr = NULL;
  2773. goto hw_intr_init_err;
  2774. }
  2775. /*
  2776. * Attempt continuous splash handoff only if reserved
  2777. * splash memory is found & release resources on any error
  2778. * in finding display hw config in splash
  2779. */
  2780. if (sde_kms->splash_data.num_splash_regions) {
  2781. struct sde_splash_display *display;
  2782. int ret, display_count =
  2783. sde_kms->splash_data.num_splash_displays;
  2784. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  2785. &sde_kms->splash_data, sde_kms->catalog);
  2786. for (i = 0; i < display_count; i++) {
  2787. display = &sde_kms->splash_data.splash_display[i];
  2788. /*
  2789. * free splash region on resource init failure and
  2790. * cont-splash disabled case
  2791. */
  2792. if (!display->cont_splash_enabled || ret)
  2793. _sde_kms_free_splash_region(sde_kms, display);
  2794. }
  2795. }
  2796. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  2797. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  2798. rc = PTR_ERR(sde_kms->hw_mdp);
  2799. if (!sde_kms->hw_mdp)
  2800. rc = -EINVAL;
  2801. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  2802. sde_kms->hw_mdp = NULL;
  2803. goto power_error;
  2804. }
  2805. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  2806. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  2807. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  2808. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  2809. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  2810. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  2811. if (!sde_kms->hw_vbif[vbif_idx])
  2812. rc = -EINVAL;
  2813. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  2814. sde_kms->hw_vbif[vbif_idx] = NULL;
  2815. goto power_error;
  2816. }
  2817. }
  2818. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  2819. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  2820. sde_kms->mmio_len, sde_kms->catalog);
  2821. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  2822. rc = PTR_ERR(sde_kms->hw_uidle);
  2823. if (!sde_kms->hw_uidle)
  2824. rc = -EINVAL;
  2825. /* uidle is optional, so do not make it a fatal error */
  2826. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  2827. sde_kms->hw_uidle = NULL;
  2828. rc = 0;
  2829. }
  2830. } else {
  2831. sde_kms->hw_uidle = NULL;
  2832. }
  2833. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  2834. sde_kms->sid_len, sde_kms->catalog);
  2835. if (IS_ERR(sde_kms->hw_sid)) {
  2836. SDE_ERROR("failed to init sid %ld\n", PTR_ERR(sde_kms->hw_sid));
  2837. sde_kms->hw_sid = NULL;
  2838. goto power_error;
  2839. }
  2840. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  2841. &priv->phandle, "core_clk");
  2842. if (rc) {
  2843. SDE_ERROR("failed to init perf %d\n", rc);
  2844. goto perf_err;
  2845. }
  2846. /*
  2847. * _sde_kms_drm_obj_init should create the DRM related objects
  2848. * i.e. CRTCs, planes, encoders, connectors and so forth
  2849. */
  2850. rc = _sde_kms_drm_obj_init(sde_kms);
  2851. if (rc) {
  2852. SDE_ERROR("modeset init failed: %d\n", rc);
  2853. goto drm_obj_init_err;
  2854. }
  2855. return 0;
  2856. genpd_err:
  2857. drm_obj_init_err:
  2858. sde_core_perf_destroy(&sde_kms->perf);
  2859. hw_intr_init_err:
  2860. perf_err:
  2861. power_error:
  2862. return rc;
  2863. }
  2864. static int sde_kms_hw_init(struct msm_kms *kms)
  2865. {
  2866. struct sde_kms *sde_kms;
  2867. struct drm_device *dev;
  2868. struct msm_drm_private *priv;
  2869. struct platform_device *platformdev;
  2870. int i, rc = -EINVAL;
  2871. if (!kms) {
  2872. SDE_ERROR("invalid kms\n");
  2873. goto end;
  2874. }
  2875. sde_kms = to_sde_kms(kms);
  2876. dev = sde_kms->dev;
  2877. if (!dev || !dev->dev) {
  2878. SDE_ERROR("invalid device\n");
  2879. goto end;
  2880. }
  2881. platformdev = to_platform_device(dev->dev);
  2882. priv = dev->dev_private;
  2883. if (!priv) {
  2884. SDE_ERROR("invalid private data\n");
  2885. goto end;
  2886. }
  2887. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  2888. if (rc)
  2889. goto error;
  2890. rc = _sde_kms_get_splash_data(&sde_kms->splash_data);
  2891. if (rc)
  2892. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  2893. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  2894. if (rc < 0) {
  2895. SDE_ERROR("resource enable failed: %d\n", rc);
  2896. goto error;
  2897. }
  2898. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  2899. if (rc)
  2900. goto hw_init_err;
  2901. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  2902. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  2903. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  2904. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  2905. mutex_init(&sde_kms->secure_transition_lock);
  2906. atomic_set(&sde_kms->detach_sec_cb, 0);
  2907. atomic_set(&sde_kms->detach_all_cb, 0);
  2908. /*
  2909. * Support format modifiers for compression etc.
  2910. */
  2911. dev->mode_config.allow_fb_modifiers = true;
  2912. /*
  2913. * Handle (re)initializations during power enable
  2914. */
  2915. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  2916. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  2917. SDE_POWER_EVENT_POST_ENABLE |
  2918. SDE_POWER_EVENT_PRE_DISABLE,
  2919. sde_kms_handle_power_event, sde_kms, "kms");
  2920. if (sde_kms->splash_data.num_splash_displays) {
  2921. SDE_DEBUG("Skipping MDP Resources disable\n");
  2922. } else {
  2923. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  2924. sde_power_data_bus_set_quota(&priv->phandle, i,
  2925. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  2926. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  2927. pm_runtime_put_sync(sde_kms->dev->dev);
  2928. }
  2929. return 0;
  2930. hw_init_err:
  2931. pm_runtime_put_sync(sde_kms->dev->dev);
  2932. error:
  2933. _sde_kms_hw_destroy(sde_kms, platformdev);
  2934. end:
  2935. return rc;
  2936. }
  2937. struct msm_kms *sde_kms_init(struct drm_device *dev)
  2938. {
  2939. struct msm_drm_private *priv;
  2940. struct sde_kms *sde_kms;
  2941. if (!dev || !dev->dev_private) {
  2942. SDE_ERROR("drm device node invalid\n");
  2943. return ERR_PTR(-EINVAL);
  2944. }
  2945. priv = dev->dev_private;
  2946. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  2947. if (!sde_kms) {
  2948. SDE_ERROR("failed to allocate sde kms\n");
  2949. return ERR_PTR(-ENOMEM);
  2950. }
  2951. msm_kms_init(&sde_kms->base, &kms_funcs);
  2952. sde_kms->dev = dev;
  2953. return &sde_kms->base;
  2954. }
  2955. static int _sde_kms_register_events(struct msm_kms *kms,
  2956. struct drm_mode_object *obj, u32 event, bool en)
  2957. {
  2958. int ret = 0;
  2959. struct drm_crtc *crtc = NULL;
  2960. struct drm_connector *conn = NULL;
  2961. struct sde_kms *sde_kms = NULL;
  2962. if (!kms || !obj) {
  2963. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  2964. return -EINVAL;
  2965. }
  2966. sde_kms = to_sde_kms(kms);
  2967. switch (obj->type) {
  2968. case DRM_MODE_OBJECT_CRTC:
  2969. crtc = obj_to_crtc(obj);
  2970. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  2971. break;
  2972. case DRM_MODE_OBJECT_CONNECTOR:
  2973. conn = obj_to_connector(obj);
  2974. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  2975. en);
  2976. break;
  2977. }
  2978. return ret;
  2979. }
  2980. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  2981. {
  2982. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  2983. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  2984. }