htt_stats.h 298 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128
  1. /*
  2. * Copyright (c) 2017-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * @file htt_stats.h
  21. *
  22. * @details the public header file of HTT STATS
  23. */
  24. #ifndef __HTT_STATS_H__
  25. #define __HTT_STATS_H__
  26. #include <htt_deps.h> /* A_UINT32 */
  27. #include <htt_common.h>
  28. #include <htt.h> /* HTT stats TLV struct def and tag defs */
  29. /**
  30. * htt_dbg_ext_stats_type -
  31. * The base structure for each of the stats_type is only for reference
  32. * Host should use this information to know the type of TLVs to expect
  33. * for a particular stats type.
  34. *
  35. * Max supported stats :- 256.
  36. */
  37. enum htt_dbg_ext_stats_type {
  38. /** HTT_DBG_EXT_STATS_RESET
  39. * PARAM:
  40. * - config_param0 : start_offset (stats type)
  41. * - config_param1 : stats bmask from start offset
  42. * - config_param2 : stats bmask from start offset + 32
  43. * - config_param3 : stats bmask from start offset + 64
  44. * RESP MSG:
  45. * - No response sent.
  46. */
  47. HTT_DBG_EXT_STATS_RESET = 0,
  48. /** HTT_DBG_EXT_STATS_PDEV_TX
  49. * PARAMS:
  50. * - No Params
  51. * RESP MSG:
  52. * - htt_tx_pdev_stats_t
  53. */
  54. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  55. /** HTT_DBG_EXT_STATS_PDEV_RX
  56. * PARAMS:
  57. * - No Params
  58. * RESP MSG:
  59. * - htt_rx_pdev_stats_t
  60. */
  61. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  62. /** HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  63. * PARAMS:
  64. * - config_param0: [Bit31: Bit0] HWQ mask
  65. * RESP MSG:
  66. * - htt_tx_hwq_stats_t
  67. */
  68. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  69. /** HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  70. * PARAMS:
  71. * - config_param0: [Bit31: Bit0] TXQ mask
  72. * RESP MSG:
  73. * - htt_stats_tx_sched_t
  74. */
  75. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  76. /** HTT_DBG_EXT_STATS_PDEV_ERROR
  77. * PARAMS:
  78. * - No Params
  79. * RESP MSG:
  80. * - htt_hw_err_stats_t
  81. */
  82. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  83. /** HTT_DBG_EXT_STATS_PDEV_TQM
  84. * PARAMS:
  85. * - No Params
  86. * RESP MSG:
  87. * - htt_tx_tqm_pdev_stats_t
  88. */
  89. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  90. /** HTT_DBG_EXT_STATS_TQM_CMDQ
  91. * PARAMS:
  92. * - config_param0:
  93. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  94. * [Bit31: Bit16] reserved
  95. * RESP MSG:
  96. * - htt_tx_tqm_cmdq_stats_t
  97. */
  98. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  99. /** HTT_DBG_EXT_STATS_TX_DE_INFO
  100. * PARAMS:
  101. * - No Params
  102. * RESP MSG:
  103. * - htt_tx_de_stats_t
  104. */
  105. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  106. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE
  107. * PARAMS:
  108. * - No Params
  109. * RESP MSG:
  110. * - htt_tx_pdev_rate_stats_t
  111. */
  112. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  113. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE
  114. * PARAMS:
  115. * - No Params
  116. * RESP MSG:
  117. * - htt_rx_pdev_rate_stats_t
  118. */
  119. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  120. /** HTT_DBG_EXT_STATS_PEER_INFO
  121. * PARAMS:
  122. * - config_param0:
  123. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  124. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  125. * [Bit31 : Bit16] sw_peer_id
  126. * config_param1:
  127. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  128. * 0 bit htt_peer_stats_cmn_tlv
  129. * 1 bit htt_peer_details_tlv
  130. * 2 bit htt_tx_peer_rate_stats_tlv
  131. * 3 bit htt_rx_peer_rate_stats_tlv
  132. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  133. * 5 bit htt_rx_tid_stats_tlv
  134. * 6 bit htt_msdu_flow_stats_tlv
  135. * 7 bit htt_peer_sched_stats_tlv
  136. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  137. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  138. * [Bit 16] If this bit is set, reset per peer stats
  139. * of corresponding tlv indicated by config
  140. * param 1.
  141. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  142. * used to get this bit position.
  143. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  144. * indicates that FW supports per peer HTT
  145. * stats reset.
  146. * [Bit31 : Bit17] reserved
  147. * RESP MSG:
  148. * - htt_peer_stats_t
  149. */
  150. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  151. /** HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  152. * PARAMS:
  153. * - No Params
  154. * RESP MSG:
  155. * - htt_tx_pdev_selfgen_stats_t
  156. */
  157. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  158. /** HTT_DBG_EXT_STATS_TX_MU_HWQ
  159. * PARAMS:
  160. * - config_param0: [Bit31: Bit0] HWQ mask
  161. * RESP MSG:
  162. * - htt_tx_hwq_mu_mimo_stats_t
  163. */
  164. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  165. /** HTT_DBG_EXT_STATS_RING_IF_INFO
  166. * PARAMS:
  167. * - config_param0:
  168. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  169. * [Bit31: Bit16] reserved
  170. * RESP MSG:
  171. * - htt_ring_if_stats_t
  172. */
  173. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  174. /** HTT_DBG_EXT_STATS_SRNG_INFO
  175. * PARAMS:
  176. * - config_param0:
  177. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  178. * [Bit31: Bit16] reserved
  179. * - No Params
  180. * RESP MSG:
  181. * - htt_sring_stats_t
  182. */
  183. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  184. /** HTT_DBG_EXT_STATS_SFM_INFO
  185. * PARAMS:
  186. * - No Params
  187. * RESP MSG:
  188. * - htt_sfm_stats_t
  189. */
  190. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  191. /** HTT_DBG_EXT_STATS_PDEV_TX_MU
  192. * PARAMS:
  193. * - No Params
  194. * RESP MSG:
  195. * - htt_tx_pdev_mu_mimo_stats_t
  196. */
  197. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  198. /** HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  199. * PARAMS:
  200. * - config_param0:
  201. * [Bit7 : Bit0] vdev_id:8
  202. * note:0xFF to get all active peers based on pdev_mask.
  203. * [Bit31 : Bit8] rsvd:24
  204. * RESP MSG:
  205. * - htt_active_peer_details_list_t
  206. */
  207. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  208. /** HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  209. * PARAMS:
  210. * - config_param0:
  211. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  212. * Set bit0 to 1 to read 1sec interval histogram.
  213. * [Bit1] - 100ms interval histogram
  214. * [Bit3] - Cumulative CCA stats
  215. * RESP MSG:
  216. * - htt_pdev_cca_stats_t
  217. */
  218. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  219. /** HTT_DBG_EXT_STATS_TWT_SESSIONS
  220. * PARAMS:
  221. * - config_param0:
  222. * No params
  223. * RESP MSG:
  224. * - htt_pdev_twt_sessions_stats_t
  225. */
  226. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  227. /** HTT_DBG_EXT_STATS_REO_CNTS
  228. * PARAMS:
  229. * - config_param0:
  230. * No params
  231. * RESP MSG:
  232. * - htt_soc_reo_resource_stats_t
  233. */
  234. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  235. /** HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  236. * PARAMS:
  237. * - config_param0:
  238. * [Bit0] vdev_id_set:1
  239. * set to 1 if vdev_id is set and vdev stats are requested.
  240. * set to 0 if pdev_stats sounding stats are requested.
  241. * [Bit8 : Bit1] vdev_id:8
  242. * note:0xFF to get all active vdevs based on pdev_mask.
  243. * [Bit31 : Bit9] rsvd:22
  244. *
  245. * RESP MSG:
  246. * - htt_tx_sounding_stats_t
  247. */
  248. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  249. /** HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  250. * PARAMS:
  251. * - config_param0:
  252. * No params
  253. * RESP MSG:
  254. * - htt_pdev_obss_pd_stats_t
  255. */
  256. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  257. /** HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  258. * PARAMS:
  259. * - config_param0:
  260. * No params
  261. * RESP MSG:
  262. * - htt_stats_ring_backpressure_stats_t
  263. */
  264. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  265. /** HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  266. * PARAMS:
  267. *
  268. * RESP MSG:
  269. * - htt_soc_latency_prof_t
  270. */
  271. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  272. /** HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  273. * PARAMS:
  274. * - No Params
  275. * RESP MSG:
  276. * - htt_rx_pdev_ul_trig_stats_t
  277. */
  278. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  279. /** HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  280. * PARAMS:
  281. * - No Params
  282. * RESP MSG:
  283. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  284. */
  285. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  286. /** HTT_DBG_EXT_STATS_FSE_RX
  287. * PARAMS:
  288. * - No Params
  289. * RESP MSG:
  290. * - htt_rx_fse_stats_t
  291. */
  292. HTT_DBG_EXT_STATS_FSE_RX = 28,
  293. /** HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  294. * PARAMS:
  295. * - config_param0: [Bit0] : [1] for mac_addr based request
  296. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  297. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  298. * RESP MSG:
  299. * - htt_ctrl_path_txrx_stats_t
  300. */
  301. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  302. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  303. * PARAMS:
  304. * - No Params
  305. * RESP MSG:
  306. * - htt_rx_pdev_rate_ext_stats_t
  307. */
  308. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  309. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  310. * PARAMS:
  311. * - No Params
  312. * RESP MSG:
  313. * - htt_tx_pdev_txbf_rate_stats_t
  314. */
  315. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  316. /* HTT_DBG_EXT_STATS_TXBF_OFDMA
  317. */
  318. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  319. /** HTT_DBG_EXT_STA_11AX_UL_STATS
  320. * PARAMS:
  321. * - No Params
  322. * RESP MSG:
  323. * - htt_sta_11ax_ul_stats
  324. */
  325. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  326. /** HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  327. * PARAMS:
  328. * - config_param0:
  329. * [Bit7 : Bit0] vdev_id:8
  330. * [Bit31 : Bit8] rsvd:24
  331. * RESP MSG:
  332. * -
  333. */
  334. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  335. /** HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  336. * PARAMS:
  337. * - No Params
  338. * RESP MSG:
  339. * - htt_pktlog_and_htt_ring_stats_t
  340. */
  341. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  342. /** HTT_DBG_EXT_STATS_DLPAGER_STATS
  343. * PARAMS:
  344. *
  345. * RESP MSG:
  346. * - htt_dlpager_stats_t
  347. */
  348. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  349. /** HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  350. * PARAMS:
  351. * - No Params
  352. * RESP MSG:
  353. * - htt_phy_counters_and_phy_stats_t
  354. */
  355. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  356. /** HTT_DBG_EXT_VDEVS_TXRX_STATS
  357. * PARAMS:
  358. * - No Params
  359. * RESP MSG:
  360. * - htt_vdevs_txrx_stats_t
  361. */
  362. HTT_DBG_EXT_VDEVS_TXRX_STATS = 38,
  363. HTT_DBG_EXT_VDEV_RTT_INITIATOR_STATS = 39,
  364. /** HTT_DBG_EXT_PDEV_PER_STATS
  365. * PARAMS:
  366. * - No Params
  367. * RESP MSG:
  368. * - htt_tx_pdev_per_stats_t
  369. */
  370. HTT_DBG_EXT_PDEV_PER_STATS = 40,
  371. HTT_DBG_EXT_AST_ENTRIES = 41,
  372. /** HTT_DBG_EXT_RX_RING_STATS
  373. * PARAMS:
  374. * - No Params
  375. * RESP MSG:
  376. * - htt_rx_fw_ring_stats_tlv_v
  377. */
  378. HTT_DBG_EXT_RX_RING_STATS = 42,
  379. /* HTT_STRM_GEN_MPDUS_STATS, HTT_STRM_GEN_MPDUS_DETAILS_STATS
  380. * PARAMS:
  381. * - No params
  382. * RESP MSG: HTT_T2H STREAMING_STATS_IND (not EXT_STATS_CONF)
  383. * - HTT_STRM_GEN_MPDUS_STATS:
  384. * htt_stats_strm_gen_mpdus_tlv_t
  385. * - HTT_STRM_GEN_MPDUS_DETAILS_STATS:
  386. * htt_stats_strm_gen_mpdus_details_tlv_t
  387. */
  388. HTT_STRM_GEN_MPDUS_STATS = 43,
  389. HTT_STRM_GEN_MPDUS_DETAILS_STATS = 44,
  390. /** HTT_DBG_SOC_ERROR_STATS
  391. * PARAMS:
  392. * - No Params
  393. * RESP MSG:
  394. * - htt_dmac_reset_stats_tlv
  395. */
  396. HTT_DBG_SOC_ERROR_STATS = 45,
  397. /** HTT_DBG_PDEV_PUNCTURE_STATS
  398. * PARAMS:
  399. * - param 0: enum from htt_tx_pdev_puncture_stats_upload_t, indicating
  400. * the stats to upload
  401. * RESP MSG:
  402. * - one or more htt_pdev_puncture_stats_tlv, depending on param 0
  403. */
  404. HTT_DBG_PDEV_PUNCTURE_STATS = 46,
  405. /* HTT_DBG_EXT_STATS_ML_PEERS_INFO
  406. * PARAMS:
  407. * - param 0:
  408. * Bit 0 -> HTT_ML_PEER_DETAILS_TLV always enabled by default
  409. * Bit 1 -> HTT_ML_PEER_EXT_DETAILS_TLV will be uploaded when
  410. * this bit is set
  411. * Bit 2 -> HTT_ML_LINK_INFO_TLV will be uploaded when this bit is set
  412. * RESP MSG:
  413. * - htt_ml_peer_stats_t
  414. */
  415. HTT_DBG_EXT_STATS_ML_PEERS_INFO = 47,
  416. /* keep this last */
  417. HTT_DBG_NUM_EXT_STATS = 256,
  418. };
  419. /*
  420. * Macros to get/set the bit field in config param[3] that indicates to
  421. * clear corresponding per peer stats specified by config param 1
  422. */
  423. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  424. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  425. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  426. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  427. HTT_DBG_EXT_PEER_STATS_RESET_S)
  428. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  429. do { \
  430. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  431. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  432. } while (0)
  433. #define HTT_STATS_SUBTYPE_MAX 16
  434. /* htt_mu_stats_upload_t
  435. * Enumerations for specifying whether to upload all MU stats in response to
  436. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  437. */
  438. typedef enum {
  439. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  440. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  441. * (note: included OFDMA stats are limited to 11ax)
  442. */
  443. HTT_UPLOAD_MU_STATS,
  444. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  445. HTT_UPLOAD_MU_MIMO_STATS,
  446. /* HTT_UPLOAD_MU_OFDMA_STATS:
  447. * upload UL MU-OFDMA + DL MU-OFDMA stats (note: 11ax only stats)
  448. */
  449. HTT_UPLOAD_MU_OFDMA_STATS,
  450. HTT_UPLOAD_DL_MU_MIMO_STATS,
  451. HTT_UPLOAD_UL_MU_MIMO_STATS,
  452. /* HTT_UPLOAD_DL_MU_OFDMA_STATS:
  453. * upload DL MU-OFDMA stats (note: 11ax only stats)
  454. */
  455. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  456. /* HTT_UPLOAD_UL_MU_OFDMA_STATS:
  457. * upload UL MU-OFDMA stats (note: 11ax only stats)
  458. */
  459. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  460. /*
  461. * Upload BE UL MU-OFDMA + BE DL MU-OFDMA stats,
  462. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv and
  463. * htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  464. */
  465. HTT_UPLOAD_BE_MU_OFDMA_STATS,
  466. /*
  467. * Upload BE DL MU-OFDMA
  468. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv
  469. */
  470. HTT_UPLOAD_BE_DL_MU_OFDMA_STATS,
  471. /*
  472. * Upload BE UL MU-OFDMA
  473. * TLV: htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  474. */
  475. HTT_UPLOAD_BE_UL_MU_OFDMA_STATS,
  476. } htt_mu_stats_upload_t;
  477. /* htt_tx_rate_stats_upload_t
  478. * Enumerations for specifying which stats to upload in response to
  479. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  480. */
  481. typedef enum {
  482. /* 11abgn, 11ac, and 11ax TX stats, and a few 11be SU stats
  483. *
  484. * TLV: htt_tx_pdev_rate_stats_tlv
  485. */
  486. HTT_TX_RATE_STATS_DEFAULT,
  487. /*
  488. * Upload 11be OFDMA TX stats
  489. *
  490. * TLV: htt_tx_pdev_rate_stats_be_ofdma_tlv
  491. */
  492. HTT_TX_RATE_STATS_UPLOAD_11BE_OFDMA,
  493. } htt_tx_rate_stats_upload_t;
  494. /* htt_rx_ul_trigger_stats_upload_t
  495. * Enumerations for specifying which stats to upload in response to
  496. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  497. */
  498. typedef enum {
  499. /* Upload 11ax UL OFDMA RX Trigger stats
  500. *
  501. * TLV: htt_rx_pdev_ul_trigger_stats_tlv
  502. */
  503. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11AX_OFDMA,
  504. /*
  505. * Upload 11be UL OFDMA RX Trigger stats
  506. *
  507. * TLV: htt_rx_pdev_be_ul_trigger_stats_tlv
  508. */
  509. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11BE_OFDMA,
  510. } htt_rx_ul_trigger_stats_upload_t;
  511. /*
  512. * The htt_rx_ul_mumimo_trigger_stats_upload_t enum values are
  513. * provided by the host as one of the config param elements in
  514. * the HTT_H2T EXT_STATS_REQ message, for stats type ==
  515. * HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS.
  516. */
  517. typedef enum {
  518. /*
  519. * Upload 11ax UL MUMIMO RX Trigger stats
  520. * TLV: htt_rx_pdev_ul_mumimo_trig_stats_tlv
  521. */
  522. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11AX,
  523. /*
  524. * Upload 11be UL MUMIMO RX Trigger stats
  525. * TLV: htt_rx_pdev_ul_mumimo_trig_be_stats_tlv
  526. */
  527. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11BE,
  528. } htt_rx_ul_mumimo_trigger_stats_upload_t;
  529. /* htt_tx_pdev_txbf_ofdma_stats_upload_t
  530. * Enumerations for specifying which stats to upload in response to
  531. * HTT_DBG_EXT_STATS_TXBF_OFDMA.
  532. */
  533. typedef enum {
  534. /* upload 11ax TXBF OFDMA stats
  535. *
  536. * TLV: htt_tx_pdev_ax_txbf_ofdma_stats_t
  537. */
  538. HTT_UPLOAD_AX_TXBF_OFDMA_STATS,
  539. /*
  540. * Upload 11be TXBF OFDMA stats
  541. *
  542. * TLV: htt_tx_pdev_be_txbf_ofdma_stats_t
  543. */
  544. HTT_UPLOAD_BE_TXBF_OFDMA_STATS,
  545. } htt_tx_pdev_txbf_ofdma_stats_upload_t;
  546. /* htt_tx_pdev_puncture_stats_upload_t
  547. * Enumerations for specifying which stats to upload in response to
  548. * HTT_DBG_PDEV_PUNCTURE_STATS.
  549. */
  550. typedef enum {
  551. /* upload puncture stats for all supported modes, both TX and RX */
  552. HTT_UPLOAD_PUNCTURE_STATS_ALL,
  553. /* upload puncture stats for all supported TX modes */
  554. HTT_UPLOAD_PUNCTURE_STATS_TX,
  555. /* upload puncture stats for all supported RX modes */
  556. HTT_UPLOAD_PUNCTURE_STATS_RX,
  557. } htt_tx_pdev_puncture_stats_upload_t;
  558. #define HTT_STATS_MAX_STRING_SZ32 4
  559. #define HTT_STATS_MACID_INVALID 0xff
  560. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  561. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  562. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  563. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  564. #define HTT_PDEV_STATS_PPDU_DUR_HIST_BINS 16
  565. #define HTT_PDEV_STATS_PPDU_DUR_HIST_INTERVAL_US 250
  566. typedef enum {
  567. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  568. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  569. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  570. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  571. } htt_tx_pdev_underrun_enum;
  572. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 150
  573. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  574. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  575. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  576. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  577. * DEPRECATED - num sched tx mode max is 8
  578. */
  579. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  580. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  581. #define HTT_RX_STATS_REFILL_MAX_RING 4
  582. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  583. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  584. /* Bytes stored in little endian order */
  585. /* Length should be multiple of DWORD */
  586. typedef struct {
  587. htt_tlv_hdr_t tlv_hdr;
  588. A_UINT32 data[1]; /* Can be variable length */
  589. } htt_stats_string_tlv;
  590. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  591. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  592. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  593. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  594. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  595. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  596. do { \
  597. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  598. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  599. } while (0)
  600. /* == TX PDEV STATS == */
  601. typedef struct {
  602. htt_tlv_hdr_t tlv_hdr;
  603. /**
  604. * BIT [ 7 : 0] :- mac_id
  605. * BIT [31 : 8] :- reserved
  606. */
  607. A_UINT32 mac_id__word;
  608. /** Num PPDUs queued to HW */
  609. A_UINT32 hw_queued;
  610. /** Num PPDUs reaped from HW */
  611. A_UINT32 hw_reaped;
  612. /** Num underruns */
  613. A_UINT32 underrun;
  614. /** Num HW Paused counter */
  615. A_UINT32 hw_paused;
  616. /** Num HW flush counter */
  617. A_UINT32 hw_flush;
  618. /** Num HW filtered counter */
  619. A_UINT32 hw_filt;
  620. /** Num PPDUs cleaned up in TX abort */
  621. A_UINT32 tx_abort;
  622. /** Num MPDUs requeued by SW */
  623. A_UINT32 mpdu_requed;
  624. /** excessive retries */
  625. A_UINT32 tx_xretry;
  626. /** Last used data hw rate code */
  627. A_UINT32 data_rc;
  628. /** frames dropped due to excessive SW retries */
  629. A_UINT32 mpdu_dropped_xretry;
  630. /** illegal rate phy errors */
  631. A_UINT32 illgl_rate_phy_err;
  632. /** wal pdev continuous xretry */
  633. A_UINT32 cont_xretry;
  634. /** wal pdev tx timeout */
  635. A_UINT32 tx_timeout;
  636. /** wal pdev resets */
  637. A_UINT32 pdev_resets;
  638. /** PHY/BB underrun */
  639. A_UINT32 phy_underrun;
  640. /** MPDU is more than txop limit */
  641. A_UINT32 txop_ovf;
  642. /** Number of Sequences posted */
  643. A_UINT32 seq_posted;
  644. /** Number of Sequences failed queueing */
  645. A_UINT32 seq_failed_queueing;
  646. /** Number of Sequences completed */
  647. A_UINT32 seq_completed;
  648. /** Number of Sequences restarted */
  649. A_UINT32 seq_restarted;
  650. /** Number of MU Sequences posted */
  651. A_UINT32 mu_seq_posted;
  652. /** Number of time HW ring is paused between seq switch within ISR */
  653. A_UINT32 seq_switch_hw_paused;
  654. /** Number of times seq continuation in DSR */
  655. A_UINT32 next_seq_posted_dsr;
  656. /** Number of times seq continuation in ISR */
  657. A_UINT32 seq_posted_isr;
  658. /** Number of seq_ctrl cached. */
  659. A_UINT32 seq_ctrl_cached;
  660. /** Number of MPDUs successfully transmitted */
  661. A_UINT32 mpdu_count_tqm;
  662. /** Number of MSDUs successfully transmitted */
  663. A_UINT32 msdu_count_tqm;
  664. /** Number of MPDUs dropped */
  665. A_UINT32 mpdu_removed_tqm;
  666. /** Number of MSDUs dropped */
  667. A_UINT32 msdu_removed_tqm;
  668. /** Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  669. A_UINT32 mpdus_sw_flush;
  670. /** Num MPDUs filtered by HW, all filter condition (TTL expired) */
  671. A_UINT32 mpdus_hw_filter;
  672. /**
  673. * Num MPDUs truncated by PDG
  674. * (TXOP, TBTT, PPDU_duration based on rate, dyn_bw)
  675. */
  676. A_UINT32 mpdus_truncated;
  677. /** Num MPDUs that was tried but didn't receive ACK or BA */
  678. A_UINT32 mpdus_ack_failed;
  679. /** Num MPDUs that was dropped due to expiry (MSDU TTL) */
  680. A_UINT32 mpdus_expired;
  681. /** Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  682. A_UINT32 mpdus_seq_hw_retry;
  683. /** Num of TQM acked cmds processed */
  684. A_UINT32 ack_tlv_proc;
  685. /** coex_abort_mpdu_cnt valid */
  686. A_UINT32 coex_abort_mpdu_cnt_valid;
  687. /** coex_abort_mpdu_cnt from TX FES stats */
  688. A_UINT32 coex_abort_mpdu_cnt;
  689. /**
  690. * Number of total PPDUs
  691. * (DATA, MGMT, excludes selfgen) tried over the air (OTA)
  692. */
  693. A_UINT32 num_total_ppdus_tried_ota;
  694. /** Number of data PPDUs tried over the air (OTA) */
  695. A_UINT32 num_data_ppdus_tried_ota;
  696. /** Num Local control/mgmt frames (MSDUs) queued */
  697. A_UINT32 local_ctrl_mgmt_enqued;
  698. /**
  699. * Num Local control/mgmt frames (MSDUs) done
  700. * It includes all local ctrl/mgmt completions
  701. * (acked, no ack, flush, TTL, etc)
  702. */
  703. A_UINT32 local_ctrl_mgmt_freed;
  704. /** Num Local data frames (MSDUs) queued */
  705. A_UINT32 local_data_enqued;
  706. /**
  707. * Num Local data frames (MSDUs) done
  708. * It includes all local data completions
  709. * (acked, no ack, flush, TTL, etc)
  710. */
  711. A_UINT32 local_data_freed;
  712. /** Num MPDUs tried by SW */
  713. A_UINT32 mpdu_tried;
  714. /** Num of waiting seq posted in ISR completion handler */
  715. A_UINT32 isr_wait_seq_posted;
  716. A_UINT32 tx_active_dur_us_low;
  717. A_UINT32 tx_active_dur_us_high;
  718. /** Number of MPDUs dropped after max retries */
  719. A_UINT32 remove_mpdus_max_retries;
  720. /** Num HTT cookies dispatched */
  721. A_UINT32 comp_delivered;
  722. /** successful ppdu transmissions */
  723. A_UINT32 ppdu_ok;
  724. /** Scheduler self triggers */
  725. A_UINT32 self_triggers;
  726. /** FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  727. A_UINT32 tx_time_dur_data;
  728. /** Num of times sequence terminated due to ppdu duration < burst limit */
  729. A_UINT32 seq_qdepth_repost_stop;
  730. /** Num of times MU sequence terminated due to MSDUs reaching threshold */
  731. A_UINT32 mu_seq_min_msdu_repost_stop;
  732. /** Num of times SU sequence terminated due to MSDUs reaching threshold */
  733. A_UINT32 seq_min_msdu_repost_stop;
  734. /** Num of times sequence terminated due to no TXOP available */
  735. A_UINT32 seq_txop_repost_stop;
  736. /** Num of times the next sequence got cancelled */
  737. A_UINT32 next_seq_cancel;
  738. /** Num of times fes offset was misaligned */
  739. A_UINT32 fes_offsets_err_cnt;
  740. /** Num of times peer denylisted for MU-MIMO transmission */
  741. A_UINT32 num_mu_peer_blacklisted;
  742. /** Num of times mu_ofdma seq posted */
  743. A_UINT32 mu_ofdma_seq_posted;
  744. /** Num of times UL MU MIMO seq posted */
  745. A_UINT32 ul_mumimo_seq_posted;
  746. /** Num of times UL OFDMA seq posted */
  747. A_UINT32 ul_ofdma_seq_posted;
  748. /** Num of times Thermal module suspended scheduler */
  749. A_UINT32 thermal_suspend_cnt;
  750. /** Num of times DFS module suspended scheduler */
  751. A_UINT32 dfs_suspend_cnt;
  752. /** Num of times TX abort module suspended scheduler */
  753. A_UINT32 tx_abort_suspend_cnt;
  754. /**
  755. * This field is a target-specific bit mask of suspended PPDU tx queues.
  756. * Since the bit mask definition is different for different targets,
  757. * this field is not meant for general use, but rather for debugging use.
  758. */
  759. A_UINT32 tgt_specific_opaque_txq_suspend_info;
  760. /**
  761. * Last SCHEDULER suspend reason
  762. * 1 -> Thermal Module
  763. * 2 -> DFS Module
  764. * 3 -> Tx Abort Module
  765. */
  766. A_UINT32 last_suspend_reason;
  767. /** Num of dynamic mimo ps dlmumimo sequences posted */
  768. A_UINT32 num_dyn_mimo_ps_dlmumimo_sequences;
  769. /** Num of times su bf sequences are denylisted */
  770. A_UINT32 num_su_txbf_denylisted;
  771. } htt_tx_pdev_stats_cmn_tlv;
  772. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  773. /* NOTE: Variable length TLV, use length spec to infer array size */
  774. typedef struct {
  775. htt_tlv_hdr_t tlv_hdr;
  776. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  777. } htt_tx_pdev_stats_urrn_tlv_v;
  778. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  779. /* NOTE: Variable length TLV, use length spec to infer array size */
  780. typedef struct {
  781. htt_tlv_hdr_t tlv_hdr;
  782. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  783. } htt_tx_pdev_stats_flush_tlv_v;
  784. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  785. /* NOTE: Variable length TLV, use length spec to infer array size */
  786. typedef struct {
  787. htt_tlv_hdr_t tlv_hdr;
  788. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  789. } htt_tx_pdev_stats_sifs_tlv_v;
  790. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  791. /* NOTE: Variable length TLV, use length spec to infer array size */
  792. typedef struct {
  793. htt_tlv_hdr_t tlv_hdr;
  794. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  795. } htt_tx_pdev_stats_phy_err_tlv_v;
  796. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  797. /* NOTE: Variable length TLV, use length spec to infer array size */
  798. typedef struct {
  799. htt_tlv_hdr_t tlv_hdr;
  800. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  801. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  802. typedef struct {
  803. htt_tlv_hdr_t tlv_hdr;
  804. A_UINT32 num_data_ppdus_legacy_su;
  805. A_UINT32 num_data_ppdus_ac_su;
  806. A_UINT32 num_data_ppdus_ax_su;
  807. A_UINT32 num_data_ppdus_ac_su_txbf;
  808. A_UINT32 num_data_ppdus_ax_su_txbf;
  809. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  810. typedef enum {
  811. HTT_TX_WAL_ISR_SCHED_SUCCESS,
  812. HTT_TX_WAL_ISR_SCHED_FILTER,
  813. HTT_TX_WAL_ISR_SCHED_RESP_TIMEOUT,
  814. HTT_TX_WAL_ISR_SCHED_RATES_EXHAUSTED,
  815. HTT_TX_WAL_ISR_SCHED_DATA_EXHAUSTED,
  816. HTT_TX_WAL_ISR_SCHED_SEQ_ABORT,
  817. HTT_TX_WAL_ISR_SCHED_NOTIFY_FRAME_ENCOUNTERED,
  818. HTT_TX_WAL_ISR_SCHED_COMPLETION,
  819. HTT_TX_WAL_ISR_SCHED_IN_PROGRESS,
  820. } htt_tx_wal_tx_isr_sched_status;
  821. /* [0]- nr4 , [1]- nr8 */
  822. #define HTT_STATS_NUM_NR_BINS 2
  823. /* Termination status stated in htt_tx_wal_tx_isr_sched_status */
  824. #define HTT_STATS_MAX_NUM_SCHED_STATUS 9
  825. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST 10
  826. #define HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS \
  827. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_SCHED_STATUS)
  828. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS \
  829. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST)
  830. typedef enum {
  831. HTT_STATS_HWMODE_AC = 0,
  832. HTT_STATS_HWMODE_AX = 1,
  833. HTT_STATS_HWMODE_BE = 2,
  834. } htt_stats_hw_mode;
  835. typedef struct {
  836. htt_tlv_hdr_t tlv_hdr;
  837. A_UINT32 hw_mode; /* HTT_STATS_HWMODE_xx */
  838. A_UINT32 mu_mimo_num_seq_term_status[HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS];
  839. A_UINT32 mu_mimo_num_ppdu_completed_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  840. A_UINT32 mu_mimo_num_seq_posted[HTT_STATS_NUM_NR_BINS];
  841. A_UINT32 mu_mimo_num_ppdu_posted_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  842. } htt_pdev_mu_ppdu_dist_tlv_v;
  843. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  844. /* NOTE: Variable length TLV, use length spec to infer array size .
  845. *
  846. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  847. * The tries here is the count of the MPDUS within a PPDU that the
  848. * HW had attempted to transmit on air, for the HWSCH Schedule
  849. * command submitted by FW.It is not the retry attempts.
  850. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  851. * 10 bins in this histogram. They are defined in FW using the
  852. * following macros
  853. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  854. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  855. *
  856. */
  857. typedef struct {
  858. htt_tlv_hdr_t tlv_hdr;
  859. A_UINT32 hist_bin_size;
  860. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  861. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  862. typedef struct {
  863. htt_tlv_hdr_t tlv_hdr;
  864. /* Num MGMT MPDU transmitted by the target */
  865. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  866. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  867. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  868. * TLV_TAGS:
  869. * - HTT_STATS_TX_PDEV_CMN_TAG
  870. * - HTT_STATS_TX_PDEV_URRN_TAG
  871. * - HTT_STATS_TX_PDEV_SIFS_TAG
  872. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  873. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  874. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  875. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  876. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  877. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  878. * - HTT_STATS_MU_PPDU_DIST_TAG
  879. */
  880. /* NOTE:
  881. * This structure is for documentation, and cannot be safely used directly.
  882. * Instead, use the constituent TLV structures to fill/parse.
  883. */
  884. typedef struct _htt_tx_pdev_stats {
  885. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  886. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  887. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  888. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  889. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  890. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  891. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  892. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  893. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  894. htt_pdev_mu_ppdu_dist_tlv_v mu_ppdu_dist_tlv;
  895. } htt_tx_pdev_stats_t;
  896. /* == SOC ERROR STATS == */
  897. /* =============== PDEV ERROR STATS ============== */
  898. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  899. typedef struct {
  900. htt_tlv_hdr_t tlv_hdr;
  901. /* Stored as little endian */
  902. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  903. A_UINT32 mask;
  904. A_UINT32 count;
  905. } htt_hw_stats_intr_misc_tlv;
  906. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  907. typedef struct {
  908. htt_tlv_hdr_t tlv_hdr;
  909. /* Stored as little endian */
  910. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  911. A_UINT32 count;
  912. } htt_hw_stats_wd_timeout_tlv;
  913. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  914. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  915. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  916. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  917. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  918. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  919. do { \
  920. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  921. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  922. } while (0)
  923. typedef struct {
  924. htt_tlv_hdr_t tlv_hdr;
  925. /* BIT [ 7 : 0] :- mac_id
  926. * BIT [31 : 8] :- reserved
  927. */
  928. A_UINT32 mac_id__word;
  929. A_UINT32 tx_abort;
  930. A_UINT32 tx_abort_fail_count;
  931. A_UINT32 rx_abort;
  932. A_UINT32 rx_abort_fail_count;
  933. A_UINT32 warm_reset;
  934. A_UINT32 cold_reset;
  935. A_UINT32 tx_flush;
  936. A_UINT32 tx_glb_reset;
  937. A_UINT32 tx_txq_reset;
  938. A_UINT32 rx_timeout_reset;
  939. A_UINT32 mac_cold_reset_restore_cal;
  940. A_UINT32 mac_cold_reset;
  941. A_UINT32 mac_warm_reset;
  942. A_UINT32 mac_only_reset;
  943. A_UINT32 phy_warm_reset;
  944. A_UINT32 phy_warm_reset_ucode_trig;
  945. A_UINT32 mac_warm_reset_restore_cal;
  946. A_UINT32 mac_sfm_reset;
  947. A_UINT32 phy_warm_reset_m3_ssr;
  948. A_UINT32 phy_warm_reset_reason_phy_m3;
  949. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  950. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  951. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  952. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  953. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  954. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  955. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  956. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  957. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  958. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  959. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  960. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  961. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  962. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  963. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  964. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  965. A_UINT32 fw_rx_rings_reset;
  966. /**
  967. * Num of iterations rx leak prevention successfully done.
  968. */
  969. A_UINT32 rx_dest_drain_rx_descs_leak_prevention_done;
  970. /**
  971. * Num of rx descs successfully saved by rx leak prevention.
  972. */
  973. A_UINT32 rx_dest_drain_rx_descs_saved_cnt;
  974. /*
  975. * Stats to debug reason Rx leak prevention
  976. * was not required to be kicked in.
  977. */
  978. A_UINT32 rx_dest_drain_rxdma2reo_leak_detected;
  979. A_UINT32 rx_dest_drain_rxdma2fw_leak_detected;
  980. A_UINT32 rx_dest_drain_rxdma2wbm_leak_detected;
  981. A_UINT32 rx_dest_drain_rxdma1_2sw_leak_detected;
  982. A_UINT32 rx_dest_drain_rx_drain_ok_mac_idle;
  983. A_UINT32 rx_dest_drain_ok_mac_not_idle;
  984. A_UINT32 rx_dest_drain_prerequisite_invld;
  985. A_UINT32 rx_dest_drain_skip_for_non_lmac_reset;
  986. A_UINT32 rx_dest_drain_hw_fifo_not_empty_post_drain_wait;
  987. } htt_hw_stats_pdev_errs_tlv;
  988. typedef struct {
  989. htt_tlv_hdr_t tlv_hdr;
  990. /* BIT [ 7 : 0] :- mac_id
  991. * BIT [31 : 8] :- reserved
  992. */
  993. A_UINT32 mac_id__word;
  994. A_UINT32 last_unpause_ppdu_id;
  995. A_UINT32 hwsch_unpause_wait_tqm_write;
  996. A_UINT32 hwsch_dummy_tlv_skipped;
  997. A_UINT32 hwsch_misaligned_offset_received;
  998. A_UINT32 hwsch_reset_count;
  999. A_UINT32 hwsch_dev_reset_war;
  1000. A_UINT32 hwsch_delayed_pause;
  1001. A_UINT32 hwsch_long_delayed_pause;
  1002. A_UINT32 sch_rx_ppdu_no_response;
  1003. A_UINT32 sch_selfgen_response;
  1004. A_UINT32 sch_rx_sifs_resp_trigger;
  1005. } htt_hw_stats_whal_tx_tlv;
  1006. typedef struct {
  1007. htt_tlv_hdr_t tlv_hdr;
  1008. /**
  1009. * BIT [ 7 : 0] :- mac_id
  1010. * BIT [31 : 8] :- reserved
  1011. */
  1012. union {
  1013. struct {
  1014. A_UINT32 mac_id: 8,
  1015. reserved: 24;
  1016. };
  1017. A_UINT32 mac_id__word;
  1018. };
  1019. /**
  1020. * hw_wars is a variable-length array, with each element counting
  1021. * the number of occurrences of the corresponding type of HW WAR.
  1022. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  1023. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  1024. * The target has an internal HW WAR mapping that it uses to keep
  1025. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  1026. */
  1027. A_UINT32 hw_wars[1/*or more*/];
  1028. } htt_hw_war_stats_tlv;
  1029. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  1030. * TLV_TAGS:
  1031. * - HTT_STATS_HW_PDEV_ERRS_TAG
  1032. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  1033. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  1034. * - HTT_STATS_WHAL_TX_TAG
  1035. * - HTT_STATS_HW_WAR_TAG
  1036. */
  1037. /* NOTE:
  1038. * This structure is for documentation, and cannot be safely used directly.
  1039. * Instead, use the constituent TLV structures to fill/parse.
  1040. */
  1041. typedef struct _htt_pdev_err_stats {
  1042. htt_hw_stats_pdev_errs_tlv pdev_errs;
  1043. htt_hw_stats_intr_misc_tlv misc_stats[1];
  1044. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  1045. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  1046. htt_hw_war_stats_tlv hw_war;
  1047. } htt_hw_err_stats_t;
  1048. /* ============ PEER STATS ============ */
  1049. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  1050. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  1051. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  1052. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  1053. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  1054. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  1055. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  1056. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  1057. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  1058. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  1059. do { \
  1060. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  1061. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  1062. } while (0)
  1063. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  1064. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  1065. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  1066. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  1067. do { \
  1068. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  1069. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  1070. } while (0)
  1071. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  1072. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  1073. HTT_MSDU_FLOW_STATS_DROP_S)
  1074. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  1075. do { \
  1076. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  1077. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  1078. } while (0)
  1079. typedef struct _htt_msdu_flow_stats_tlv {
  1080. htt_tlv_hdr_t tlv_hdr;
  1081. A_UINT32 last_update_timestamp;
  1082. A_UINT32 last_add_timestamp;
  1083. A_UINT32 last_remove_timestamp;
  1084. A_UINT32 total_processed_msdu_count;
  1085. A_UINT32 cur_msdu_count_in_flowq;
  1086. /** This will help to find which peer_id is stuck state */
  1087. A_UINT32 sw_peer_id;
  1088. /**
  1089. * BIT [15 : 0] :- tx_flow_number
  1090. * BIT [19 : 16] :- tid_num
  1091. * BIT [20 : 20] :- drop_rule
  1092. * BIT [31 : 21] :- reserved
  1093. */
  1094. A_UINT32 tx_flow_no__tid_num__drop_rule;
  1095. A_UINT32 last_cycle_enqueue_count;
  1096. A_UINT32 last_cycle_dequeue_count;
  1097. A_UINT32 last_cycle_drop_count;
  1098. /**
  1099. * BIT [15 : 0] :- current_drop_th
  1100. * BIT [31 : 16] :- reserved
  1101. */
  1102. A_UINT32 current_drop_th;
  1103. } htt_msdu_flow_stats_tlv;
  1104. #define MAX_HTT_TID_NAME 8
  1105. /* DWORD sw_peer_id__tid_num */
  1106. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1107. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  1108. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  1109. #define HTT_TX_TID_STATS_TID_NUM_S 16
  1110. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  1111. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  1112. HTT_TX_TID_STATS_SW_PEER_ID_S)
  1113. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1114. do { \
  1115. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  1116. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  1117. } while (0)
  1118. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  1119. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  1120. HTT_TX_TID_STATS_TID_NUM_S)
  1121. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  1122. do { \
  1123. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  1124. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  1125. } while (0)
  1126. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  1127. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  1128. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  1129. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  1130. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  1131. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  1132. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  1133. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  1134. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  1135. do { \
  1136. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  1137. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  1138. } while (0)
  1139. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  1140. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  1141. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  1142. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  1143. do { \
  1144. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  1145. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  1146. } while (0)
  1147. /* Tidq stats */
  1148. typedef struct _htt_tx_tid_stats_tlv {
  1149. htt_tlv_hdr_t tlv_hdr;
  1150. /** Stored as little endian */
  1151. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1152. /**
  1153. * BIT [15 : 0] :- sw_peer_id
  1154. * BIT [31 : 16] :- tid_num
  1155. */
  1156. A_UINT32 sw_peer_id__tid_num;
  1157. /**
  1158. * BIT [ 7 : 0] :- num_sched_pending
  1159. * BIT [15 : 8] :- num_ppdu_in_hwq
  1160. * BIT [31 : 16] :- reserved
  1161. */
  1162. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1163. A_UINT32 tid_flags;
  1164. /** per tid # of hw_queued ppdu */
  1165. A_UINT32 hw_queued;
  1166. /** number of per tid successful PPDU */
  1167. A_UINT32 hw_reaped;
  1168. /** per tid Num MPDUs filtered by HW */
  1169. A_UINT32 mpdus_hw_filter;
  1170. A_UINT32 qdepth_bytes;
  1171. A_UINT32 qdepth_num_msdu;
  1172. A_UINT32 qdepth_num_mpdu;
  1173. A_UINT32 last_scheduled_tsmp;
  1174. A_UINT32 pause_module_id;
  1175. A_UINT32 block_module_id;
  1176. /** tid tx airtime in sec */
  1177. A_UINT32 tid_tx_airtime;
  1178. } htt_tx_tid_stats_tlv;
  1179. /* Tidq stats */
  1180. typedef struct _htt_tx_tid_stats_v1_tlv {
  1181. htt_tlv_hdr_t tlv_hdr;
  1182. /** Stored as little endian */
  1183. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1184. /**
  1185. * BIT [15 : 0] :- sw_peer_id
  1186. * BIT [31 : 16] :- tid_num
  1187. */
  1188. A_UINT32 sw_peer_id__tid_num;
  1189. /**
  1190. * BIT [ 7 : 0] :- num_sched_pending
  1191. * BIT [15 : 8] :- num_ppdu_in_hwq
  1192. * BIT [31 : 16] :- reserved
  1193. */
  1194. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1195. A_UINT32 tid_flags;
  1196. /** Max qdepth in bytes reached by this tid */
  1197. A_UINT32 max_qdepth_bytes;
  1198. /** number of msdus qdepth reached max */
  1199. A_UINT32 max_qdepth_n_msdus;
  1200. A_UINT32 rsvd;
  1201. A_UINT32 qdepth_bytes;
  1202. A_UINT32 qdepth_num_msdu;
  1203. A_UINT32 qdepth_num_mpdu;
  1204. A_UINT32 last_scheduled_tsmp;
  1205. A_UINT32 pause_module_id;
  1206. A_UINT32 block_module_id;
  1207. /** tid tx airtime in sec */
  1208. A_UINT32 tid_tx_airtime;
  1209. A_UINT32 allow_n_flags;
  1210. /**
  1211. * BIT [15 : 0] :- sendn_frms_allowed
  1212. * BIT [31 : 16] :- reserved
  1213. */
  1214. A_UINT32 sendn_frms_allowed;
  1215. /*
  1216. * tid_ext_flags, tid_ext2_flags, and tid_flush_reason are opaque fields
  1217. * that cannot be interpreted by the host.
  1218. * They are only for off-line debug.
  1219. */
  1220. A_UINT32 tid_ext_flags;
  1221. A_UINT32 tid_ext2_flags;
  1222. A_UINT32 tid_flush_reason;
  1223. A_UINT32 mlo_flush_tqm_status_pending_low;
  1224. A_UINT32 mlo_flush_tqm_status_pending_high;
  1225. A_UINT32 mlo_flush_partner_info_low;
  1226. A_UINT32 mlo_flush_partner_info_high;
  1227. A_UINT32 mlo_flush_initator_info_low;
  1228. A_UINT32 mlo_flush_initator_info_high;
  1229. } htt_tx_tid_stats_v1_tlv;
  1230. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1231. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1232. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1233. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1234. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1235. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1236. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1237. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1238. do { \
  1239. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1240. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1241. } while (0)
  1242. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1243. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1244. HTT_RX_TID_STATS_TID_NUM_S)
  1245. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1246. do { \
  1247. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1248. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1249. } while (0)
  1250. typedef struct _htt_rx_tid_stats_tlv {
  1251. htt_tlv_hdr_t tlv_hdr;
  1252. /**
  1253. * BIT [15 : 0] : sw_peer_id
  1254. * BIT [31 : 16] : tid_num
  1255. */
  1256. A_UINT32 sw_peer_id__tid_num;
  1257. /** Stored as little endian */
  1258. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1259. /**
  1260. * dup_in_reorder not collected per tid for now,
  1261. * as there is no wal_peer back ptr in data rx peer.
  1262. */
  1263. A_UINT32 dup_in_reorder;
  1264. A_UINT32 dup_past_outside_window;
  1265. A_UINT32 dup_past_within_window;
  1266. /** Number of per tid MSDUs with flag of decrypt_err */
  1267. A_UINT32 rxdesc_err_decrypt;
  1268. /** tid rx airtime in sec */
  1269. A_UINT32 tid_rx_airtime;
  1270. } htt_rx_tid_stats_tlv;
  1271. #define HTT_MAX_COUNTER_NAME 8
  1272. typedef struct {
  1273. htt_tlv_hdr_t tlv_hdr;
  1274. /** Stored as little endian */
  1275. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1276. A_UINT32 count;
  1277. } htt_counter_tlv;
  1278. typedef struct {
  1279. htt_tlv_hdr_t tlv_hdr;
  1280. /** Number of rx PPDU */
  1281. A_UINT32 ppdu_cnt;
  1282. /** Number of rx MPDU */
  1283. A_UINT32 mpdu_cnt;
  1284. /** Number of rx MSDU */
  1285. A_UINT32 msdu_cnt;
  1286. /** pause bitmap */
  1287. A_UINT32 pause_bitmap;
  1288. /** block bitmap */
  1289. A_UINT32 block_bitmap;
  1290. /** current timestamp */
  1291. A_UINT32 current_timestamp;
  1292. /** Peer cumulative tx airtime in sec */
  1293. A_UINT32 peer_tx_airtime;
  1294. /** Peer cumulative rx airtime in sec */
  1295. A_UINT32 peer_rx_airtime;
  1296. /** Peer current rssi in dBm */
  1297. A_INT32 rssi;
  1298. /** Total enqueued, dequeued and dropped MSDU's for peer */
  1299. A_UINT32 peer_enqueued_count_low;
  1300. A_UINT32 peer_enqueued_count_high;
  1301. A_UINT32 peer_dequeued_count_low;
  1302. A_UINT32 peer_dequeued_count_high;
  1303. A_UINT32 peer_dropped_count_low;
  1304. A_UINT32 peer_dropped_count_high;
  1305. /** Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1306. A_UINT32 ppdu_transmitted_bytes_low;
  1307. A_UINT32 ppdu_transmitted_bytes_high;
  1308. A_UINT32 peer_ttl_removed_count;
  1309. /**
  1310. * inactive_time
  1311. * Running duration of the time since last tx/rx activity by this peer,
  1312. * units = seconds.
  1313. * If the peer is currently active, this inactive_time will be 0x0.
  1314. */
  1315. A_UINT32 inactive_time;
  1316. /** Number of MPDUs dropped after max retries */
  1317. A_UINT32 remove_mpdus_max_retries;
  1318. } htt_peer_stats_cmn_tlv;
  1319. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_BYTES 32
  1320. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_DWORD 8
  1321. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_M 0x00000001
  1322. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_S 0
  1323. #define HTT_PEER_DETAILS_ML_PEER_ID_M 0x00001ffe
  1324. #define HTT_PEER_DETAILS_ML_PEER_ID_S 1
  1325. #define HTT_PEER_DETAILS_LINK_IDX_M 0x001fe000
  1326. #define HTT_PEER_DETAILS_LINK_IDX_S 13
  1327. #define HTT_PEER_DETAILS_SET(word, httsym, val) \
  1328. do { \
  1329. HTT_CHECK_SET_VAL(HTT_PEER_DETAILS_ ## httsym, val); \
  1330. (word) |= ((val) << HTT_PEER_DETAILS_ ## httsym ## _S); \
  1331. } while(0)
  1332. #define HTT_PEER_DETAILS_GET(word, httsym) \
  1333. (((word) & HTT_PEER_DETAILS_ ## httsym ## _M) >> HTT_PEER_DETAILS_ ## httsym ## _S)
  1334. typedef struct {
  1335. htt_tlv_hdr_t tlv_hdr;
  1336. /** This enum type of HTT_PEER_TYPE */
  1337. A_UINT32 peer_type;
  1338. A_UINT32 sw_peer_id;
  1339. /**
  1340. * BIT [7 : 0] :- vdev_id
  1341. * BIT [15 : 8] :- pdev_id
  1342. * BIT [31 : 16] :- ast_indx
  1343. */
  1344. A_UINT32 vdev_pdev_ast_idx;
  1345. htt_mac_addr mac_addr;
  1346. A_UINT32 peer_flags;
  1347. A_UINT32 qpeer_flags;
  1348. /* Dword 8 */
  1349. A_UINT32 ml_peer_id_valid : 1, /* [0:0] */
  1350. ml_peer_id : 12, /* [12:1] */
  1351. link_idx : 8, /* [20:13] */
  1352. rsvd : 11; /* [31:21] */
  1353. } htt_peer_details_tlv;
  1354. typedef struct {
  1355. htt_tlv_hdr_t tlv_hdr;
  1356. A_UINT32 sw_peer_id;
  1357. A_UINT32 ast_index;
  1358. htt_mac_addr mac_addr;
  1359. A_UINT32
  1360. pdev_id : 2,
  1361. vdev_id : 8,
  1362. next_hop : 1,
  1363. mcast : 1,
  1364. monitor_direct : 1,
  1365. mesh_sta : 1,
  1366. mec : 1,
  1367. intra_bss : 1,
  1368. reserved : 16;
  1369. } htt_ast_entry_tlv;
  1370. typedef enum {
  1371. HTT_STATS_DIRECTION_TX,
  1372. HTT_STATS_DIRECTION_RX,
  1373. } HTT_STATS_DIRECTION;
  1374. typedef enum {
  1375. HTT_STATS_PPDU_TYPE_MODE_SU,
  1376. HTT_STATS_PPDU_TYPE_DL_MU_MIMO,
  1377. HTT_STATS_PPDU_TYPE_UL_MU_MIMO,
  1378. HTT_STATS_PPDU_TYPE_DL_MU_OFDMA,
  1379. HTT_STATS_PPDU_TYPE_UL_MU_OFDMA,
  1380. } HTT_STATS_PPDU_TYPE;
  1381. typedef enum {
  1382. HTT_STATS_PREAM_OFDM,
  1383. HTT_STATS_PREAM_CCK,
  1384. HTT_STATS_PREAM_HT,
  1385. HTT_STATS_PREAM_VHT,
  1386. HTT_STATS_PREAM_HE,
  1387. HTT_STATS_PREAM_EHT,
  1388. HTT_STATS_PREAM_RSVD1,
  1389. HTT_STATS_PREAM_COUNT,
  1390. } HTT_STATS_PREAM_TYPE;
  1391. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1392. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1393. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1394. * GI Index 0: WHAL_GI_800
  1395. * GI Index 1: WHAL_GI_400
  1396. * GI Index 2: WHAL_GI_1600
  1397. * GI Index 3: WHAL_GI_3200
  1398. */
  1399. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1400. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1401. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1402. * bw index 0: rssi_pri20_chain0
  1403. * bw index 1: rssi_ext20_chain0
  1404. * bw index 2: rssi_ext40_low20_chain0
  1405. * bw index 3: rssi_ext40_high20_chain0
  1406. */
  1407. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1408. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1409. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1410. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1411. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1412. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1413. */
  1414. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1415. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1416. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1417. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1418. #define HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1419. typedef struct _htt_tx_peer_rate_stats_tlv {
  1420. htt_tlv_hdr_t tlv_hdr;
  1421. /** Number of tx LDPC packets */
  1422. A_UINT32 tx_ldpc;
  1423. /** Number of tx RTS packets */
  1424. A_UINT32 rts_cnt;
  1425. /** RSSI value of last ack packet (units = dB above noise floor) */
  1426. A_UINT32 ack_rssi;
  1427. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1428. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1429. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1430. /**
  1431. * element 0,1, ...7 -> NSS 1,2, ...8
  1432. */
  1433. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1434. /**
  1435. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1436. */
  1437. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1438. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1439. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1440. /**
  1441. * Counters to track number of tx packets in each GI
  1442. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  1443. */
  1444. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1445. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1446. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1447. /** Stats for MCS 12/13 */
  1448. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1449. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1450. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1451. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1452. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1453. A_UINT32 reduced_tx_bw[HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1454. } htt_tx_peer_rate_stats_tlv;
  1455. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1456. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1457. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1458. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1459. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1460. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1461. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1462. #define HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1463. typedef struct _htt_rx_peer_rate_stats_tlv {
  1464. htt_tlv_hdr_t tlv_hdr;
  1465. A_UINT32 nsts;
  1466. /** Number of rx LDPC packets */
  1467. A_UINT32 rx_ldpc;
  1468. /** Number of rx RTS packets */
  1469. A_UINT32 rts_cnt;
  1470. /** units = dB above noise floor */
  1471. A_UINT32 rssi_mgmt;
  1472. /** units = dB above noise floor */
  1473. A_UINT32 rssi_data;
  1474. /** units = dB above noise floor */
  1475. A_UINT32 rssi_comb;
  1476. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1477. /**
  1478. * element 0,1, ...7 -> NSS 1,2, ...8
  1479. */
  1480. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1481. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1482. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1483. /**
  1484. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1485. */
  1486. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1487. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1488. /** units = dB above noise floor */
  1489. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1490. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  1491. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1492. A_UINT32 rx_ulofdma_non_data_ppdu; /** PPDU level */
  1493. A_UINT32 rx_ulofdma_data_ppdu; /** PPDU level */
  1494. A_UINT32 rx_ulofdma_mpdu_ok; /** MPDU level */
  1495. A_UINT32 rx_ulofdma_mpdu_fail; /** MPDU level */
  1496. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1497. /* per_chain_rssi_pkt_type:
  1498. * This field shows what type of rx frame the per-chain RSSI was computed
  1499. * on, by recording the frame type and sub-type as bit-fields within this
  1500. * field:
  1501. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1502. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1503. * BIT [31 : 8] :- Reserved
  1504. */
  1505. A_UINT32 per_chain_rssi_pkt_type;
  1506. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1507. /** PPDU level */
  1508. A_UINT32 rx_ulmumimo_non_data_ppdu;
  1509. /** PPDU level */
  1510. A_UINT32 rx_ulmumimo_data_ppdu;
  1511. /** MPDU level */
  1512. A_UINT32 rx_ulmumimo_mpdu_ok;
  1513. /** mpdu level */
  1514. A_UINT32 rx_ulmumimo_mpdu_fail;
  1515. /** units = dB above noise floor */
  1516. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1517. /** Stats for MCS 12/13 */
  1518. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1519. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1520. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1521. A_UINT32 reduced_rx_bw[HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1522. A_INT8 rx_per_chain_rssi_in_dbm_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1523. } htt_rx_peer_rate_stats_tlv;
  1524. typedef enum {
  1525. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1526. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1527. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1528. } htt_peer_stats_req_mode_t;
  1529. typedef enum {
  1530. HTT_PEER_STATS_CMN_TLV = 0,
  1531. HTT_PEER_DETAILS_TLV = 1,
  1532. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1533. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1534. HTT_TX_TID_STATS_TLV = 4,
  1535. HTT_RX_TID_STATS_TLV = 5,
  1536. HTT_MSDU_FLOW_STATS_TLV = 6,
  1537. HTT_PEER_SCHED_STATS_TLV = 7,
  1538. HTT_PEER_STATS_MAX_TLV = 31,
  1539. } htt_peer_stats_tlv_enum;
  1540. typedef struct {
  1541. htt_tlv_hdr_t tlv_hdr;
  1542. A_UINT32 peer_id;
  1543. /** Num of DL schedules for peer */
  1544. A_UINT32 num_sched_dl;
  1545. /** Num od UL schedules for peer */
  1546. A_UINT32 num_sched_ul;
  1547. /** Peer TX time */
  1548. A_UINT32 peer_tx_active_dur_us_low;
  1549. A_UINT32 peer_tx_active_dur_us_high;
  1550. /** Peer RX time */
  1551. A_UINT32 peer_rx_active_dur_us_low;
  1552. A_UINT32 peer_rx_active_dur_us_high;
  1553. A_UINT32 peer_curr_rate_kbps;
  1554. } htt_peer_sched_stats_tlv;
  1555. /* config_param0 */
  1556. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1557. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1558. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1559. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1560. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1561. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1562. do { \
  1563. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1564. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1565. } while (0)
  1566. /* DEPRECATED
  1567. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1568. * as an alias for the corrected macro name.
  1569. * If/when all references to the old name are removed, the definition of
  1570. * the old name will also be removed.
  1571. */
  1572. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1573. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1574. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1575. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1576. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1577. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1578. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1579. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1580. do { \
  1581. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1582. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1583. } while (0)
  1584. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1585. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1586. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1587. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1588. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1589. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1590. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1591. do { \
  1592. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1593. } while (0)
  1594. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1595. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1596. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1597. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1598. do { \
  1599. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1600. } while (0)
  1601. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1602. * TLV_TAGS:
  1603. * - HTT_STATS_PEER_STATS_CMN_TAG
  1604. * - HTT_STATS_PEER_DETAILS_TAG
  1605. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1606. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1607. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1608. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1609. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1610. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1611. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1612. */
  1613. /* NOTE:
  1614. * This structure is for documentation, and cannot be safely used directly.
  1615. * Instead, use the constituent TLV structures to fill/parse.
  1616. */
  1617. typedef struct _htt_peer_stats {
  1618. htt_peer_stats_cmn_tlv cmn_tlv;
  1619. htt_peer_details_tlv peer_details;
  1620. /* from g_rate_info_stats */
  1621. htt_tx_peer_rate_stats_tlv tx_rate;
  1622. htt_rx_peer_rate_stats_tlv rx_rate;
  1623. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1624. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1625. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1626. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1627. htt_peer_sched_stats_tlv peer_sched_stats;
  1628. } htt_peer_stats_t;
  1629. /* =========== ACTIVE PEER LIST ========== */
  1630. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1631. * TLV_TAGS:
  1632. * - HTT_STATS_PEER_DETAILS_TAG
  1633. */
  1634. /* NOTE:
  1635. * This structure is for documentation, and cannot be safely used directly.
  1636. * Instead, use the constituent TLV structures to fill/parse.
  1637. */
  1638. typedef struct {
  1639. htt_peer_details_tlv peer_details[1];
  1640. } htt_active_peer_details_list_t;
  1641. /* =========== MUMIMO HWQ stats =========== */
  1642. /* MU MIMO stats per hwQ */
  1643. typedef struct {
  1644. htt_tlv_hdr_t tlv_hdr;
  1645. /** number of MU MIMO schedules posted to HW */
  1646. A_UINT32 mu_mimo_sch_posted;
  1647. /** number of MU MIMO schedules failed to post */
  1648. A_UINT32 mu_mimo_sch_failed;
  1649. /** number of MU MIMO PPDUs posted to HW */
  1650. A_UINT32 mu_mimo_ppdu_posted;
  1651. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1652. typedef struct {
  1653. htt_tlv_hdr_t tlv_hdr;
  1654. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1655. A_UINT32 mu_mimo_mpdus_queued_usr;
  1656. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1657. A_UINT32 mu_mimo_mpdus_tried_usr;
  1658. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1659. A_UINT32 mu_mimo_mpdus_failed_usr;
  1660. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1661. A_UINT32 mu_mimo_mpdus_requeued_usr;
  1662. /** 11AC DL MU MIMO BA not receieved, per user */
  1663. A_UINT32 mu_mimo_err_no_ba_usr;
  1664. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  1665. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1666. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  1667. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1668. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1669. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1670. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1671. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1672. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1673. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1674. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1675. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1676. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1677. do { \
  1678. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1679. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1680. } while (0)
  1681. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1682. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1683. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1684. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1685. do { \
  1686. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1687. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1688. } while (0)
  1689. typedef struct {
  1690. htt_tlv_hdr_t tlv_hdr;
  1691. /**
  1692. * BIT [ 7 : 0] :- mac_id
  1693. * BIT [15 : 8] :- hwq_id
  1694. * BIT [31 : 16] :- reserved
  1695. */
  1696. A_UINT32 mac_id__hwq_id__word;
  1697. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1698. /* NOTE:
  1699. * This structure is for documentation, and cannot be safely used directly.
  1700. * Instead, use the constituent TLV structures to fill/parse.
  1701. */
  1702. typedef struct {
  1703. struct _hwq_mu_mimo_stats {
  1704. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1705. /** WAL_TX_STATS_MAX_GROUP_SIZE */
  1706. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1];
  1707. /** WAL_TX_STATS_TX_MAX_NUM_USERS */
  1708. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1];
  1709. } hwq[1];
  1710. } htt_tx_hwq_mu_mimo_stats_t;
  1711. /* == TX HWQ STATS == */
  1712. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1713. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1714. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1715. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1716. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1717. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1718. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1719. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1720. do { \
  1721. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1722. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1723. } while (0)
  1724. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1725. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1726. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1727. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1728. do { \
  1729. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1730. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1731. } while (0)
  1732. typedef struct {
  1733. htt_tlv_hdr_t tlv_hdr;
  1734. /**
  1735. * BIT [ 7 : 0] :- mac_id
  1736. * BIT [15 : 8] :- hwq_id
  1737. * BIT [31 : 16] :- reserved
  1738. */
  1739. A_UINT32 mac_id__hwq_id__word;
  1740. /*--- PPDU level stats */
  1741. /** Number of times ack is failed for the PPDU scheduled on this txQ */
  1742. A_UINT32 xretry;
  1743. /** Number of times sched cmd status reported mpdu underrun */
  1744. A_UINT32 underrun_cnt;
  1745. /** Number of times sched cmd is flushed */
  1746. A_UINT32 flush_cnt;
  1747. /** Number of times sched cmd is filtered */
  1748. A_UINT32 filt_cnt;
  1749. /** Number of times HWSCH uploaded null mpdu bitmap */
  1750. A_UINT32 null_mpdu_bmap;
  1751. /**
  1752. * Number of times user ack or BA TLV is not seen on FES ring
  1753. * where it is expected to be
  1754. */
  1755. A_UINT32 user_ack_failure;
  1756. /** Number of times TQM processed ack TLV received from HWSCH */
  1757. A_UINT32 ack_tlv_proc;
  1758. /** Cache latest processed scheduler ID received from ack BA TLV */
  1759. A_UINT32 sched_id_proc;
  1760. /** Number of times TxPCU reported MPDUs transmitted for a user is zero */
  1761. A_UINT32 null_mpdu_tx_count;
  1762. /**
  1763. * Number of times SW did not see any MPDU info bitmap TLV
  1764. * on FES status ring
  1765. */
  1766. A_UINT32 mpdu_bmap_not_recvd;
  1767. /*--- Selfgen stats per hwQ */
  1768. /** Number of SU/MU BAR frames posted to hwQ */
  1769. A_UINT32 num_bar;
  1770. /** Number of RTS frames posted to hwQ */
  1771. A_UINT32 rts;
  1772. /** Number of cts2self frames posted to hwQ */
  1773. A_UINT32 cts2self;
  1774. /** Number of qos null frames posted to hwQ */
  1775. A_UINT32 qos_null;
  1776. /*--- MPDU level stats */
  1777. /** mpdus tried Tx by HWSCH/TQM */
  1778. A_UINT32 mpdu_tried_cnt;
  1779. /** mpdus queued to HWSCH */
  1780. A_UINT32 mpdu_queued_cnt;
  1781. /** mpdus tried but ack was not received */
  1782. A_UINT32 mpdu_ack_fail_cnt;
  1783. /** This will include sched cmd flush and time based discard */
  1784. A_UINT32 mpdu_filt_cnt;
  1785. /** Number of MPDUs for which ACK was sucessful but no Tx happened */
  1786. A_UINT32 false_mpdu_ack_count;
  1787. /** Number of times txq timeout happened */
  1788. A_UINT32 txq_timeout;
  1789. } htt_tx_hwq_stats_cmn_tlv;
  1790. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1791. (sizeof(A_UINT32) * (_num_elems)))
  1792. /* NOTE: Variable length TLV, use length spec to infer array size */
  1793. typedef struct {
  1794. htt_tlv_hdr_t tlv_hdr;
  1795. A_UINT32 hist_intvl;
  1796. /** histogram of ppdu post to hwsch - > cmd status received */
  1797. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1798. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1799. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1800. /* NOTE: Variable length TLV, use length spec to infer array size */
  1801. typedef struct {
  1802. htt_tlv_hdr_t tlv_hdr;
  1803. /** Histogram of sched cmd result */
  1804. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1805. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1806. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1807. /* NOTE: Variable length TLV, use length spec to infer array size */
  1808. typedef struct {
  1809. htt_tlv_hdr_t tlv_hdr;
  1810. /** Histogram of various pause conitions */
  1811. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1812. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1813. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1814. /* NOTE: Variable length TLV, use length spec to infer array size */
  1815. typedef struct {
  1816. htt_tlv_hdr_t tlv_hdr;
  1817. /** Histogram of number of user fes result */
  1818. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  1819. } htt_tx_hwq_fes_result_stats_tlv_v;
  1820. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1821. /* NOTE: Variable length TLV, use length spec to infer array size
  1822. *
  1823. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  1824. * The tries here is the count of the MPDUS within a PPDU that the HW
  1825. * had attempted to transmit on air, for the HWSCH Schedule command
  1826. * submitted by FW in this HWQ .It is not the retry attempts. The
  1827. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  1828. * in this histogram.
  1829. * they are defined in FW using the following macros
  1830. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  1831. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  1832. *
  1833. * */
  1834. typedef struct {
  1835. htt_tlv_hdr_t tlv_hdr;
  1836. A_UINT32 hist_bin_size;
  1837. /** Histogram of number of mpdus on tried mpdu */
  1838. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  1839. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  1840. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1841. /* NOTE: Variable length TLV, use length spec to infer array size
  1842. *
  1843. * The txop_used_cnt_hist is the histogram of txop per burst. After
  1844. * completing the burst, we identify the txop used in the burst and
  1845. * incr the corresponding bin.
  1846. * Each bin represents 1ms & we have 10 bins in this histogram.
  1847. * they are deined in FW using the following macros
  1848. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  1849. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  1850. *
  1851. * */
  1852. typedef struct {
  1853. htt_tlv_hdr_t tlv_hdr;
  1854. /** Histogram of txop used cnt */
  1855. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  1856. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  1857. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  1858. * TLV_TAGS:
  1859. * - HTT_STATS_STRING_TAG
  1860. * - HTT_STATS_TX_HWQ_CMN_TAG
  1861. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  1862. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  1863. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  1864. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  1865. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  1866. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  1867. */
  1868. /* NOTE:
  1869. * This structure is for documentation, and cannot be safely used directly.
  1870. * Instead, use the constituent TLV structures to fill/parse.
  1871. * General HWQ stats Mechanism:
  1872. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  1873. * for all the HWQ requested. & the FW send the buffer to host. In the
  1874. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  1875. * HWQ distinctly.
  1876. */
  1877. typedef struct _htt_tx_hwq_stats {
  1878. htt_stats_string_tlv hwq_str_tlv;
  1879. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  1880. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  1881. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  1882. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  1883. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  1884. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  1885. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  1886. } htt_tx_hwq_stats_t;
  1887. /* == TX SELFGEN STATS == */
  1888. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  1889. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  1890. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  1891. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  1892. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  1893. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  1894. do { \
  1895. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  1896. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  1897. } while (0)
  1898. typedef enum {
  1899. HTT_TXERR_NONE,
  1900. HTT_TXERR_RESP, /* response timeout, mismatch,
  1901. * BW mismatch, mimo ctrl mismatch,
  1902. * CRC error.. */
  1903. HTT_TXERR_FILT, /* blocked by tx filtering */
  1904. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  1905. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  1906. HTT_TXERR_RESERVED1,
  1907. HTT_TXERR_RESERVED2,
  1908. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  1909. HTT_TXERR_INVALID = 0xff,
  1910. } htt_tx_err_status_t;
  1911. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  1912. typedef enum {
  1913. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  1914. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  1915. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  1916. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  1917. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  1918. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  1919. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  1920. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  1921. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  1922. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  1923. } htt_tx_selfgen_sch_tsflag_error_stats;
  1924. typedef enum {
  1925. HTT_TX_MUMIMO_GRP_VALID,
  1926. HTT_TX_MUMIMO_GRP_INVALID_NUM_MU_USERS_EXCEEDED_MU_MAX_USERS,
  1927. HTT_TX_MUMIMO_GRP_INVALID_SCHED_ALGO_NOT_MU_COMPATIBLE_GID,
  1928. HTT_TX_MUMIMO_GRP_INVALID_NON_PRIMARY_GRP,
  1929. HTT_TX_MUMIMO_GRP_INVALID_ZERO_CANDIDATES,
  1930. HTT_TX_MUMIMO_GRP_INVALID_MORE_CANDIDATES,
  1931. HTT_TX_MUMIMO_GRP_INVALID_GROUP_SIZE_EXCEED_NSS,
  1932. HTT_TX_MUMIMO_GRP_INVALID_GROUP_INELIGIBLE,
  1933. HTT_TX_MUMIMO_GRP_INVALID,
  1934. HTT_TX_MUMIMO_GRP_INVALID_GROUP_EFF_MU_TPUT_OMBPS,
  1935. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE,
  1936. } htt_tx_mumimo_grp_invalid_reason_code_stats;
  1937. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  1938. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  1939. #define HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS 8
  1940. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  1941. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  1942. #define HTT_STATS_MAX_MUMIMO_GRP_SZ 8
  1943. /*
  1944. * Each bin represents a 300 mbps throughput
  1945. * [0] - 0-300mbps; [1] - 300-600mbps [2] - 600-900mbps; [3] - 900-1200mbps; [4] - 1200-1500mbps
  1946. * [5] - 1500-1800mbps; [6] - 1800-2100mbps; [7] - 2100-2400mbps; [8] - 2400-2700mbps; [9] - >=2700mbps
  1947. */
  1948. #define HTT_STATS_MUMIMO_TPUT_NUM_BINS 10
  1949. #define HTT_STATS_MAX_INVALID_REASON_CODE \
  1950. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE
  1951. /* Reasons stated in htt_tx_mumimo_grp_invalid_reason_code_stats */
  1952. #define HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS \
  1953. (HTT_STATS_MAX_MUMIMO_GRP_SZ * HTT_STATS_MAX_INVALID_REASON_CODE)
  1954. typedef struct {
  1955. htt_tlv_hdr_t tlv_hdr;
  1956. /*
  1957. * BIT [ 7 : 0] :- mac_id
  1958. * BIT [31 : 8] :- reserved
  1959. */
  1960. A_UINT32 mac_id__word;
  1961. /** BAR sent out for SU transmission */
  1962. A_UINT32 su_bar;
  1963. /** SW generated RTS frame sent */
  1964. A_UINT32 rts;
  1965. /** SW generated CTS-to-self frame sent */
  1966. A_UINT32 cts2self;
  1967. /** SW generated QOS NULL frame sent */
  1968. A_UINT32 qos_null;
  1969. /** BAR sent for MU user 1 */
  1970. A_UINT32 delayed_bar_1;
  1971. /** BAR sent for MU user 2 */
  1972. A_UINT32 delayed_bar_2;
  1973. /** BAR sent for MU user 3 */
  1974. A_UINT32 delayed_bar_3;
  1975. /** BAR sent for MU user 4 */
  1976. A_UINT32 delayed_bar_4;
  1977. /** BAR sent for MU user 5 */
  1978. A_UINT32 delayed_bar_5;
  1979. /** BAR sent for MU user 6 */
  1980. A_UINT32 delayed_bar_6;
  1981. /** BAR sent for MU user 7 */
  1982. A_UINT32 delayed_bar_7;
  1983. A_UINT32 bar_with_tqm_head_seq_num;
  1984. A_UINT32 bar_with_tid_seq_num;
  1985. /** SW generated RTS frame queued to the HW */
  1986. A_UINT32 su_sw_rts_queued;
  1987. /** SW generated RTS frame sent over the air */
  1988. A_UINT32 su_sw_rts_tried;
  1989. /** SW generated RTS frame completed with error */
  1990. A_UINT32 su_sw_rts_err;
  1991. /** SW generated RTS frame flushed */
  1992. A_UINT32 su_sw_rts_flushed;
  1993. /** CTS (RTS response) received in different BW */
  1994. A_UINT32 su_sw_rts_rcvd_cts_diff_bw;
  1995. /** 11AX HE MU Combined Freq. BSRP Trigger frame sent over the air */
  1996. A_UINT32 combined_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  1997. /** 11AX HE MU Combined Freq. BSRP Trigger completed with error(s) */
  1998. A_UINT32 combined_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  1999. /** 11AX HE MU Standalone Freq. BSRP Trigger frame sent over the air */
  2000. A_UINT32 standalone_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2001. /** 11AX HE MU Standalone Freq. BSRP Trigger completed with error(s) */
  2002. A_UINT32 standalone_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2003. } htt_tx_selfgen_cmn_stats_tlv;
  2004. typedef struct {
  2005. htt_tlv_hdr_t tlv_hdr;
  2006. /** 11AC VHT SU NDPA frame sent over the air */
  2007. A_UINT32 ac_su_ndpa;
  2008. /** 11AC VHT SU NDP frame sent over the air */
  2009. A_UINT32 ac_su_ndp;
  2010. /** 11AC VHT MU MIMO NDPA frame sent over the air */
  2011. A_UINT32 ac_mu_mimo_ndpa;
  2012. /** 11AC VHT MU MIMO NDP frame sent over the air */
  2013. A_UINT32 ac_mu_mimo_ndp;
  2014. /** 11AC VHT MU MIMO BR-POLL for user 1 sent over the air */
  2015. A_UINT32 ac_mu_mimo_brpoll_1;
  2016. /** 11AC VHT MU MIMO BR-POLL for user 2 sent over the air */
  2017. A_UINT32 ac_mu_mimo_brpoll_2;
  2018. /** 11AC VHT MU MIMO BR-POLL for user 3 sent over the air */
  2019. A_UINT32 ac_mu_mimo_brpoll_3;
  2020. /** 11AC VHT SU NDPA frame queued to the HW */
  2021. A_UINT32 ac_su_ndpa_queued;
  2022. /** 11AC VHT SU NDP frame queued to the HW */
  2023. A_UINT32 ac_su_ndp_queued;
  2024. /** 11AC VHT MU MIMO NDPA frame queued to the HW */
  2025. A_UINT32 ac_mu_mimo_ndpa_queued;
  2026. /** 11AC VHT MU MIMO NDP frame queued to the HW */
  2027. A_UINT32 ac_mu_mimo_ndp_queued;
  2028. /** 11AC VHT MU MIMO BR-POLL for user 1 frame queued to the HW */
  2029. A_UINT32 ac_mu_mimo_brpoll_1_queued;
  2030. /** 11AC VHT MU MIMO BR-POLL for user 2 frame queued to the HW */
  2031. A_UINT32 ac_mu_mimo_brpoll_2_queued;
  2032. /** 11AC VHT MU MIMO BR-POLL for user 3 frame queued to the HW */
  2033. A_UINT32 ac_mu_mimo_brpoll_3_queued;
  2034. } htt_tx_selfgen_ac_stats_tlv;
  2035. typedef struct {
  2036. htt_tlv_hdr_t tlv_hdr;
  2037. /** 11AX HE SU NDPA frame sent over the air */
  2038. A_UINT32 ax_su_ndpa;
  2039. /** 11AX HE NDP frame sent over the air */
  2040. A_UINT32 ax_su_ndp;
  2041. /** 11AX HE MU MIMO NDPA frame sent over the air */
  2042. A_UINT32 ax_mu_mimo_ndpa;
  2043. /** 11AX HE MU MIMO NDP frame sent over the air */
  2044. A_UINT32 ax_mu_mimo_ndp;
  2045. union {
  2046. struct {
  2047. /* deprecated old names */
  2048. A_UINT32 ax_mu_mimo_brpoll_1;
  2049. A_UINT32 ax_mu_mimo_brpoll_2;
  2050. A_UINT32 ax_mu_mimo_brpoll_3;
  2051. A_UINT32 ax_mu_mimo_brpoll_4;
  2052. A_UINT32 ax_mu_mimo_brpoll_5;
  2053. A_UINT32 ax_mu_mimo_brpoll_6;
  2054. A_UINT32 ax_mu_mimo_brpoll_7;
  2055. };
  2056. /** 11AX HE MU BR-POLL frame for users 1 - 7 sent over the air */
  2057. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2058. };
  2059. /** 11AX HE MU Basic Trigger frame sent over the air */
  2060. A_UINT32 ax_basic_trigger;
  2061. /** 11AX HE MU BSRP Trigger frame sent over the air */
  2062. A_UINT32 ax_bsr_trigger;
  2063. /** 11AX HE MU BAR Trigger frame sent over the air */
  2064. A_UINT32 ax_mu_bar_trigger;
  2065. /** 11AX HE MU RTS Trigger frame sent over the air */
  2066. A_UINT32 ax_mu_rts_trigger;
  2067. /** 11AX HE MU UL-MUMIMO Trigger frame sent over the air */
  2068. A_UINT32 ax_ulmumimo_trigger;
  2069. /** 11AX HE SU NDPA frame queued to the HW */
  2070. A_UINT32 ax_su_ndpa_queued;
  2071. /** 11AX HE SU NDP frame queued to the HW */
  2072. A_UINT32 ax_su_ndp_queued;
  2073. /** 11AX HE MU MIMO NDPA frame queued to the HW */
  2074. A_UINT32 ax_mu_mimo_ndpa_queued;
  2075. /** 11AX HE MU MIMO NDP frame queued to the HW */
  2076. A_UINT32 ax_mu_mimo_ndp_queued;
  2077. /** 11AX HE MU BR-POLL frame for users 1 - 7 queued to the HW */
  2078. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2079. /**
  2080. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7
  2081. * successfully sent over the air
  2082. */
  2083. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2084. } htt_tx_selfgen_ax_stats_tlv;
  2085. typedef struct {
  2086. htt_tlv_hdr_t tlv_hdr;
  2087. /** 11be EHT SU NDPA frame sent over the air */
  2088. A_UINT32 be_su_ndpa;
  2089. /** 11be EHT NDP frame sent over the air */
  2090. A_UINT32 be_su_ndp;
  2091. /** 11be EHT MU MIMO NDPA frame sent over the air */
  2092. A_UINT32 be_mu_mimo_ndpa;
  2093. /** 11be EHT MU MIMO NDP frame sent over theT air */
  2094. A_UINT32 be_mu_mimo_ndp;
  2095. /** 11be EHT MU BR-POLL frame for users 1 - 7 sent over the air */
  2096. A_UINT32 be_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2097. /** 11be EHT MU Basic Trigger frame sent over the air */
  2098. A_UINT32 be_basic_trigger;
  2099. /** 11be EHT MU BSRP Trigger frame sent over the air */
  2100. A_UINT32 be_bsr_trigger;
  2101. /** 11be EHT MU BAR Trigger frame sent over the air */
  2102. A_UINT32 be_mu_bar_trigger;
  2103. /** 11be EHT MU RTS Trigger frame sent over the air */
  2104. A_UINT32 be_mu_rts_trigger;
  2105. /** 11be EHT MU UL-MUMIMO Trigger frame sent over the air */
  2106. A_UINT32 be_ulmumimo_trigger;
  2107. /** 11be EHT SU NDPA frame queued to the HW */
  2108. A_UINT32 be_su_ndpa_queued;
  2109. /** 11be EHT SU NDP frame queued to the HW */
  2110. A_UINT32 be_su_ndp_queued;
  2111. /** 11be EHT MU MIMO NDPA frame queued to the HW */
  2112. A_UINT32 be_mu_mimo_ndpa_queued;
  2113. /** 11be EHT MU MIMO NDP frame queued to the HW */
  2114. A_UINT32 be_mu_mimo_ndp_queued;
  2115. /** 11be EHT MU BR-POLL frame for users 1 - 7 queued to the HW */
  2116. A_UINT32 be_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2117. /**
  2118. * 11be EHT UL-MUMIMO Trigger frame for users 0 - 7
  2119. * successfully sent over the air
  2120. */
  2121. A_UINT32 be_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2122. } htt_tx_selfgen_be_stats_tlv;
  2123. typedef struct { /* DEPRECATED */
  2124. htt_tlv_hdr_t tlv_hdr;
  2125. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2126. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2127. /** 11AX HE OFDMA NDPA frame sent over the air */
  2128. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2129. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2130. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2131. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2132. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2133. } htt_txbf_ofdma_ndpa_stats_tlv;
  2134. typedef struct { /* DEPRECATED */
  2135. htt_tlv_hdr_t tlv_hdr;
  2136. /** 11AX HE OFDMA NDP frame queued to the HW */
  2137. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2138. /** 11AX HE OFDMA NDPA frame sent over the air */
  2139. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2140. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2141. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2142. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2143. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2144. } htt_txbf_ofdma_ndp_stats_tlv;
  2145. typedef struct { /* DEPRECATED */
  2146. htt_tlv_hdr_t tlv_hdr;
  2147. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2148. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2149. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2150. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2151. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2152. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2153. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2154. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2155. /**
  2156. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2157. * completed with error(s)
  2158. */
  2159. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  2160. } htt_txbf_ofdma_brp_stats_tlv;
  2161. typedef struct { /* DEPRECATED */
  2162. htt_tlv_hdr_t tlv_hdr;
  2163. /**
  2164. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2165. * (TXBF + OFDMA)
  2166. */
  2167. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2168. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2169. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2170. /**
  2171. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2172. * to PHY HW during TX
  2173. */
  2174. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2175. /**
  2176. * 11AX HE OFDMA number of users for which sounding was initiated
  2177. * during TX
  2178. */
  2179. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2180. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2181. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2182. } htt_txbf_ofdma_steer_stats_tlv;
  2183. /* Note:
  2184. * This struct htt_tx_pdev_txbf_ofdma_stats_t and all its constituent
  2185. * struct TLVs are deprecated, due to the need for restructuring these
  2186. * stats into a variable length array
  2187. */
  2188. typedef struct { /* DEPRECATED */
  2189. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  2190. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  2191. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  2192. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  2193. } htt_tx_pdev_txbf_ofdma_stats_t;
  2194. typedef struct {
  2195. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2196. A_UINT32 ax_ofdma_ndpa_queued;
  2197. /** 11AX HE OFDMA NDPA frame sent over the air */
  2198. A_UINT32 ax_ofdma_ndpa_tried;
  2199. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2200. A_UINT32 ax_ofdma_ndpa_flushed;
  2201. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2202. A_UINT32 ax_ofdma_ndpa_err;
  2203. } htt_txbf_ofdma_ax_ndpa_stats_elem_t;
  2204. typedef struct {
  2205. htt_tlv_hdr_t tlv_hdr;
  2206. /**
  2207. * This field is populated with the num of elems in the ax_ndpa[]
  2208. * variable length array.
  2209. */
  2210. A_UINT32 num_elems_ax_ndpa_arr;
  2211. /**
  2212. * This field will be filled by target with value of
  2213. * sizeof(htt_txbf_ofdma_ax_ndpa_stats_elem_t).
  2214. * This is for allowing host to infer how much data target has provided,
  2215. * even if it using different version of the struct def than what target
  2216. * had used.
  2217. */
  2218. A_UINT32 arr_elem_size_ax_ndpa;
  2219. htt_txbf_ofdma_ax_ndpa_stats_elem_t ax_ndpa[1]; /* variable length */
  2220. } htt_txbf_ofdma_ax_ndpa_stats_tlv;
  2221. typedef struct {
  2222. /** 11AX HE OFDMA NDP frame queued to the HW */
  2223. A_UINT32 ax_ofdma_ndp_queued;
  2224. /** 11AX HE OFDMA NDPA frame sent over the air */
  2225. A_UINT32 ax_ofdma_ndp_tried;
  2226. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2227. A_UINT32 ax_ofdma_ndp_flushed;
  2228. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2229. A_UINT32 ax_ofdma_ndp_err;
  2230. } htt_txbf_ofdma_ax_ndp_stats_elem_t;
  2231. typedef struct {
  2232. htt_tlv_hdr_t tlv_hdr;
  2233. /**
  2234. * This field is populated with the num of elems in the the ax_ndp[]
  2235. * variable length array.
  2236. */
  2237. A_UINT32 num_elems_ax_ndp_arr;
  2238. /**
  2239. * This field will be filled by target with value of
  2240. * sizeof(htt_txbf_ofdma_ax_ndp_stats_elem_t).
  2241. * This is for allowing host to infer how much data target has provided,
  2242. * even if it using different version of the struct def than what target
  2243. * had used.
  2244. */
  2245. A_UINT32 arr_elem_size_ax_ndp;
  2246. htt_txbf_ofdma_ax_ndp_stats_elem_t ax_ndp[1]; /* variable length */
  2247. } htt_txbf_ofdma_ax_ndp_stats_tlv;
  2248. typedef struct {
  2249. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2250. A_UINT32 ax_ofdma_brpoll_queued;
  2251. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2252. A_UINT32 ax_ofdma_brpoll_tried;
  2253. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2254. A_UINT32 ax_ofdma_brpoll_flushed;
  2255. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2256. A_UINT32 ax_ofdma_brp_err;
  2257. /**
  2258. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2259. * completed with error(s)
  2260. */
  2261. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd;
  2262. } htt_txbf_ofdma_ax_brp_stats_elem_t;
  2263. typedef struct {
  2264. htt_tlv_hdr_t tlv_hdr;
  2265. /**
  2266. * This field is populated with the num of elems in the the ax_brp[]
  2267. * variable length array.
  2268. */
  2269. A_UINT32 num_elems_ax_brp_arr;
  2270. /**
  2271. * This field will be filled by target with value of
  2272. * sizeof(htt_txbf_ofdma_ax_brp_stats_elem_t).
  2273. * This is for allowing host to infer how much data target has provided,
  2274. * even if it using different version of the struct than what target
  2275. * had used.
  2276. */
  2277. A_UINT32 arr_elem_size_ax_brp;
  2278. htt_txbf_ofdma_ax_brp_stats_elem_t ax_brp[1]; /* variable length */
  2279. } htt_txbf_ofdma_ax_brp_stats_tlv;
  2280. typedef struct {
  2281. /**
  2282. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2283. * (TXBF + OFDMA)
  2284. */
  2285. A_UINT32 ax_ofdma_num_ppdu_steer;
  2286. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2287. A_UINT32 ax_ofdma_num_ppdu_ol;
  2288. /**
  2289. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2290. * to PHY HW during TX
  2291. */
  2292. A_UINT32 ax_ofdma_num_usrs_prefetch;
  2293. /**
  2294. * 11AX HE OFDMA number of users for which sounding was initiated
  2295. * during TX
  2296. */
  2297. A_UINT32 ax_ofdma_num_usrs_sound;
  2298. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2299. A_UINT32 ax_ofdma_num_usrs_force_sound;
  2300. } htt_txbf_ofdma_ax_steer_stats_elem_t;
  2301. typedef struct {
  2302. htt_tlv_hdr_t tlv_hdr;
  2303. /**
  2304. * This field is populated with the num of elems in the ax_steer[]
  2305. * variable length array.
  2306. */
  2307. A_UINT32 num_elems_ax_steer_arr;
  2308. /**
  2309. * This field will be filled by target with value of
  2310. * sizeof(htt_txbf_ofdma_ax_steer_stats_elem_t).
  2311. * This is for allowing host to infer how much data target has provided,
  2312. * even if it using different version of the struct than what target
  2313. * had used.
  2314. */
  2315. A_UINT32 arr_elem_size_ax_steer;
  2316. htt_txbf_ofdma_ax_steer_stats_elem_t ax_steer[1]; /* variable length */
  2317. } htt_txbf_ofdma_ax_steer_stats_tlv;
  2318. typedef struct {
  2319. /** 11BE EHT OFDMA NDPA frame queued to the HW */
  2320. A_UINT32 be_ofdma_ndpa_queued;
  2321. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2322. A_UINT32 be_ofdma_ndpa_tried;
  2323. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2324. A_UINT32 be_ofdma_ndpa_flushed;
  2325. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2326. A_UINT32 be_ofdma_ndpa_err;
  2327. } htt_txbf_ofdma_be_ndpa_stats_elem_t;
  2328. typedef struct {
  2329. htt_tlv_hdr_t tlv_hdr;
  2330. /**
  2331. * This field is populated with the num of elems in the be_ndpa[]
  2332. * variable length array.
  2333. */
  2334. A_UINT32 num_elems_be_ndpa_arr;
  2335. /**
  2336. * This field will be filled by target with value of
  2337. * sizeof(htt_txbf_ofdma_be_ndpa_stats_elem_t).
  2338. * This is for allowing host to infer how much data target has provided,
  2339. * even if it using different version of the struct than what target
  2340. * had used.
  2341. */
  2342. A_UINT32 arr_elem_size_be_ndpa;
  2343. htt_txbf_ofdma_be_ndpa_stats_elem_t be_ndpa[1]; /* variable length */
  2344. } htt_txbf_ofdma_be_ndpa_stats_tlv;
  2345. typedef struct {
  2346. /** 11BE EHT OFDMA NDP frame queued to the HW */
  2347. A_UINT32 be_ofdma_ndp_queued;
  2348. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2349. A_UINT32 be_ofdma_ndp_tried;
  2350. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2351. A_UINT32 be_ofdma_ndp_flushed;
  2352. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2353. A_UINT32 be_ofdma_ndp_err;
  2354. } htt_txbf_ofdma_be_ndp_stats_elem_t;
  2355. typedef struct {
  2356. htt_tlv_hdr_t tlv_hdr;
  2357. /**
  2358. * This field is populated with the num of elems in the be_ndp[]
  2359. * variable length array.
  2360. */
  2361. A_UINT32 num_elems_be_ndp_arr;
  2362. /**
  2363. * This field will be filled by target with value of
  2364. * sizeof(htt_txbf_ofdma_be_ndp_stats_elem_t).
  2365. * This is for allowing host to infer how much data target has provided,
  2366. * even if it using different version of the struct than what target
  2367. * had used.
  2368. */
  2369. A_UINT32 arr_elem_size_be_ndp;
  2370. htt_txbf_ofdma_be_ndp_stats_elem_t be_ndp[1]; /* variable length */
  2371. } htt_txbf_ofdma_be_ndp_stats_tlv;
  2372. typedef struct {
  2373. /** 11BE EHT OFDMA MU BRPOLL frame queued to the HW */
  2374. A_UINT32 be_ofdma_brpoll_queued;
  2375. /** 11BE EHT OFDMA MU BRPOLL frame sent over the air */
  2376. A_UINT32 be_ofdma_brpoll_tried;
  2377. /** 11BE EHT OFDMA MU BRPOLL frame flushed by HW */
  2378. A_UINT32 be_ofdma_brpoll_flushed;
  2379. /** 11BE EHT OFDMA MU BRPOLL frame completed with error(s) */
  2380. A_UINT32 be_ofdma_brp_err;
  2381. /**
  2382. * Number of CBF(s) received when 11BE EHT OFDMA MU BRPOLL frame
  2383. * completed with error(s)
  2384. */
  2385. A_UINT32 be_ofdma_brp_err_num_cbf_rcvd;
  2386. } htt_txbf_ofdma_be_brp_stats_elem_t;
  2387. typedef struct {
  2388. htt_tlv_hdr_t tlv_hdr;
  2389. /**
  2390. * This field is populated with the num of elems in the be_brp[]
  2391. * variable length array.
  2392. */
  2393. A_UINT32 num_elems_be_brp_arr;
  2394. /**
  2395. * This field will be filled by target with value of
  2396. * sizeof(htt_txbf_ofdma_be_brp_stats_elem_t).
  2397. * This is for allowing host to infer how much data target has provided,
  2398. * even if it using different version of the struct than what target
  2399. * had used
  2400. */
  2401. A_UINT32 arr_elem_size_be_brp;
  2402. htt_txbf_ofdma_be_brp_stats_elem_t be_brp[1]; /* variable length */
  2403. } htt_txbf_ofdma_be_brp_stats_tlv;
  2404. typedef struct {
  2405. /**
  2406. * 11BE EHT OFDMA PPDUs that were sent over the air with steering
  2407. * (TXBF + OFDMA)
  2408. */
  2409. A_UINT32 be_ofdma_num_ppdu_steer;
  2410. /** 11BE EHT OFDMA PPDUs that were sent over the air in open loop */
  2411. A_UINT32 be_ofdma_num_ppdu_ol;
  2412. /**
  2413. * 11BE EHT OFDMA number of users for which CBF prefetch was initiated
  2414. * to PHY HW during TX
  2415. */
  2416. A_UINT32 be_ofdma_num_usrs_prefetch;
  2417. /**
  2418. * 11BE EHT OFDMA number of users for which sounding was initiated
  2419. * during TX
  2420. */
  2421. A_UINT32 be_ofdma_num_usrs_sound;
  2422. /**
  2423. * 11BE EHT OFDMA number of users for which sounding was forced during TX
  2424. */
  2425. A_UINT32 be_ofdma_num_usrs_force_sound;
  2426. } htt_txbf_ofdma_be_steer_stats_elem_t;
  2427. typedef struct {
  2428. htt_tlv_hdr_t tlv_hdr;
  2429. /**
  2430. * This field is populated with the num of elems in the be_steer[]
  2431. * variable length array.
  2432. */
  2433. A_UINT32 num_elems_be_steer_arr;
  2434. /**
  2435. * This field will be filled by target with value of
  2436. * sizeof(htt_txbf_ofdma_be_steer_stats_elem_t).
  2437. * This is for allowing host to infer how much data target has provided,
  2438. * even if it using different version of the struct than what target
  2439. * had used.
  2440. */
  2441. A_UINT32 arr_elem_size_be_steer;
  2442. htt_txbf_ofdma_be_steer_stats_elem_t be_steer[1]; /* variable length */
  2443. } htt_txbf_ofdma_be_steer_stats_tlv;
  2444. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  2445. * TLV_TAGS:
  2446. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  2447. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  2448. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  2449. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  2450. * - HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG
  2451. * - HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG
  2452. * - HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG
  2453. * - HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG
  2454. */
  2455. typedef struct {
  2456. htt_tlv_hdr_t tlv_hdr;
  2457. /** 11AC VHT SU NDP frame completed with error(s) */
  2458. A_UINT32 ac_su_ndp_err;
  2459. /** 11AC VHT SU NDPA frame completed with error(s) */
  2460. A_UINT32 ac_su_ndpa_err;
  2461. /** 11AC VHT MU MIMO NDPA frame completed with error(s) */
  2462. A_UINT32 ac_mu_mimo_ndpa_err;
  2463. /** 11AC VHT MU MIMO NDP frame completed with error(s) */
  2464. A_UINT32 ac_mu_mimo_ndp_err;
  2465. /** 11AC VHT MU MIMO BRPOLL for user 1 frame completed with error(s) */
  2466. A_UINT32 ac_mu_mimo_brp1_err;
  2467. /** 11AC VHT MU MIMO BRPOLL for user 2 frame completed with error(s) */
  2468. A_UINT32 ac_mu_mimo_brp2_err;
  2469. /** 11AC VHT MU MIMO BRPOLL for user 3 frame completed with error(s) */
  2470. A_UINT32 ac_mu_mimo_brp3_err;
  2471. /** 11AC VHT SU NDPA frame flushed by HW */
  2472. A_UINT32 ac_su_ndpa_flushed;
  2473. /** 11AC VHT SU NDP frame flushed by HW */
  2474. A_UINT32 ac_su_ndp_flushed;
  2475. /** 11AC VHT MU MIMO NDPA frame flushed by HW */
  2476. A_UINT32 ac_mu_mimo_ndpa_flushed;
  2477. /** 11AC VHT MU MIMO NDP frame flushed by HW */
  2478. A_UINT32 ac_mu_mimo_ndp_flushed;
  2479. /** 11AC VHT MU MIMO BRPOLL for user 1 frame flushed by HW */
  2480. A_UINT32 ac_mu_mimo_brpoll1_flushed;
  2481. /** 11AC VHT MU MIMO BRPOLL for user 2 frame flushed by HW */
  2482. A_UINT32 ac_mu_mimo_brpoll2_flushed;
  2483. /** 11AC VHT MU MIMO BRPOLL for user 3 frame flushed by HW */
  2484. A_UINT32 ac_mu_mimo_brpoll3_flushed;
  2485. } htt_tx_selfgen_ac_err_stats_tlv;
  2486. typedef struct {
  2487. htt_tlv_hdr_t tlv_hdr;
  2488. /** 11AX HE SU NDP frame completed with error(s) */
  2489. A_UINT32 ax_su_ndp_err;
  2490. /** 11AX HE SU NDPA frame completed with error(s) */
  2491. A_UINT32 ax_su_ndpa_err;
  2492. /** 11AX HE MU MIMO NDPA frame completed with error(s) */
  2493. A_UINT32 ax_mu_mimo_ndpa_err;
  2494. /** 11AX HE MU MIMO NDP frame completed with error(s) */
  2495. A_UINT32 ax_mu_mimo_ndp_err;
  2496. union {
  2497. struct {
  2498. /* deprecated old names */
  2499. A_UINT32 ax_mu_mimo_brp1_err;
  2500. A_UINT32 ax_mu_mimo_brp2_err;
  2501. A_UINT32 ax_mu_mimo_brp3_err;
  2502. A_UINT32 ax_mu_mimo_brp4_err;
  2503. A_UINT32 ax_mu_mimo_brp5_err;
  2504. A_UINT32 ax_mu_mimo_brp6_err;
  2505. A_UINT32 ax_mu_mimo_brp7_err;
  2506. };
  2507. /** 11AX HE MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2508. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2509. };
  2510. /** 11AX HE MU Basic Trigger frame completed with error(s) */
  2511. A_UINT32 ax_basic_trigger_err;
  2512. /** 11AX HE MU BSRP Trigger frame completed with error(s) */
  2513. A_UINT32 ax_bsr_trigger_err;
  2514. /** 11AX HE MU BAR Trigger frame completed with error(s) */
  2515. A_UINT32 ax_mu_bar_trigger_err;
  2516. /** 11AX HE MU RTS Trigger frame completed with error(s) */
  2517. A_UINT32 ax_mu_rts_trigger_err;
  2518. /** 11AX HE MU ULMUMIMO Trigger frame completed with error(s) */
  2519. A_UINT32 ax_ulmumimo_trigger_err;
  2520. /**
  2521. * Number of CBF(s) received when 11AX HE MU MIMO BRPOLL
  2522. * frame completed with error(s)
  2523. */
  2524. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2525. /** 11AX HE SU NDPA frame flushed by HW */
  2526. A_UINT32 ax_su_ndpa_flushed;
  2527. /** 11AX HE SU NDP frame flushed by HW */
  2528. A_UINT32 ax_su_ndp_flushed;
  2529. /** 11AX HE MU MIMO NDPA frame flushed by HW */
  2530. A_UINT32 ax_mu_mimo_ndpa_flushed;
  2531. /** 11AX HE MU MIMO NDP frame flushed by HW */
  2532. A_UINT32 ax_mu_mimo_ndp_flushed;
  2533. /** 11AX HE MU BR-POLL frame for users 1 - 7 flushed by HW */
  2534. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2535. /**
  2536. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2537. */
  2538. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2539. /** 11AX HE MU OFDMA Basic Trigger frame completed with partial user response */
  2540. A_UINT32 ax_basic_trigger_partial_resp;
  2541. /** 11AX HE MU BSRP Trigger frame completed with partial user response */
  2542. A_UINT32 ax_bsr_trigger_partial_resp;
  2543. /** 11AX HE MU BAR Trigger frame completed with partial user response */
  2544. A_UINT32 ax_mu_bar_trigger_partial_resp;
  2545. } htt_tx_selfgen_ax_err_stats_tlv;
  2546. typedef struct {
  2547. htt_tlv_hdr_t tlv_hdr;
  2548. /** 11BE EHT SU NDP frame completed with error(s) */
  2549. A_UINT32 be_su_ndp_err;
  2550. /** 11BE EHT SU NDPA frame completed with error(s) */
  2551. A_UINT32 be_su_ndpa_err;
  2552. /** 11BE EHT MU MIMO NDPA frame completed with error(s) */
  2553. A_UINT32 be_mu_mimo_ndpa_err;
  2554. /** 11BE EHT MU MIMO NDP frame completed with error(s) */
  2555. A_UINT32 be_mu_mimo_ndp_err;
  2556. /** 11BE EHT MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2557. A_UINT32 be_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2558. /** 11BE EHT MU Basic Trigger frame completed with error(s) */
  2559. A_UINT32 be_basic_trigger_err;
  2560. /** 11BE EHT MU BSRP Trigger frame completed with error(s) */
  2561. A_UINT32 be_bsr_trigger_err;
  2562. /** 11BE EHT MU BAR Trigger frame completed with error(s) */
  2563. A_UINT32 be_mu_bar_trigger_err;
  2564. /** 11BE EHT MU RTS Trigger frame completed with error(s) */
  2565. A_UINT32 be_mu_rts_trigger_err;
  2566. /** 11BE EHT MU ULMUMIMO Trigger frame completed with error(s) */
  2567. A_UINT32 be_ulmumimo_trigger_err;
  2568. /**
  2569. * Number of CBF(s) received when 11BE EHT MU MIMO BRPOLL frame
  2570. * completed with error(s)
  2571. */
  2572. A_UINT32 be_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2573. /** 11BE EHT SU NDPA frame flushed by HW */
  2574. A_UINT32 be_su_ndpa_flushed;
  2575. /** 11BE EHT SU NDP frame flushed by HW */
  2576. A_UINT32 be_su_ndp_flushed;
  2577. /** 11BE EHT MU MIMO NDPA frame flushed by HW */
  2578. A_UINT32 be_mu_mimo_ndpa_flushed;
  2579. /** 11BE HT MU MIMO NDP frame flushed by HW */
  2580. A_UINT32 be_mu_mimo_ndp_flushed;
  2581. /** 11BE EHT MU BR-POLL frame for users 1 - 7 flushed by HW */
  2582. A_UINT32 be_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2583. /**
  2584. * 11BE EHT UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2585. */
  2586. A_UINT32 be_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2587. /** 11BE EHT MU OFDMA Basic Trigger frame completed with partial user response */
  2588. A_UINT32 be_basic_trigger_partial_resp;
  2589. /** 11BE EHT MU BSRP Trigger frame completed with partial user response */
  2590. A_UINT32 be_bsr_trigger_partial_resp;
  2591. /** 11BE EHT MU BAR Trigger frame completed with partial user response */
  2592. A_UINT32 be_mu_bar_trigger_partial_resp;
  2593. } htt_tx_selfgen_be_err_stats_tlv;
  2594. /*
  2595. * Scheduler completion status reason code.
  2596. * (0) HTT_TXERR_NONE - No error (Success).
  2597. * (1) HTT_TXERR_RESP - Response timeout, response mismatch, BW mismatch,
  2598. * MIMO control mismatch, CRC error etc.
  2599. * (2) HTT_TXERR_FILT - Blocked by HW tx filtering.
  2600. * (3) HTT_TXERR_FIFO - FIFO, misc. errors in HW.
  2601. * (4) HTT_TXERR_SWABORT - Software initialted abort (TX_ABORT).
  2602. * (5) HTT_TXERR_RESERVED1 - Currently reserved.
  2603. * (6) HTT_TXERR_RESERVED2 - Currently reserved.
  2604. */
  2605. /* Scheduler error code.
  2606. * (0) HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR - Flush received from HW.
  2607. * (1) HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR - Scheduler command was
  2608. * filtered by HW.
  2609. * (2) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR - Response frame mismatch
  2610. * error.
  2611. * (3) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR - CBF
  2612. * received with MIMO control mismatch.
  2613. * (4) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR - CBF received with
  2614. * BW mismatch.
  2615. * (5) HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR - Error in transmitting
  2616. * frame even after maximum retries.
  2617. * (6) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR - Response frame
  2618. * received outside RX window.
  2619. * (7) HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR - No frame
  2620. * received by HW for queuing within SIFS interval.
  2621. */
  2622. typedef struct {
  2623. htt_tlv_hdr_t tlv_hdr;
  2624. /** 11AC VHT SU NDPA scheduler completion status reason code */
  2625. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2626. /** 11AC VHT SU NDP scheduler completion status reason code */
  2627. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2628. /** 11AC VHT SU NDP scheduler error code */
  2629. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2630. /** 11AC VHT MU MIMO NDPA scheduler completion status reason code */
  2631. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2632. /** 11AC VHT MU MIMO NDP scheduler completion status reason code */
  2633. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2634. /** 11AC VHT MU MIMO NDP scheduler error code */
  2635. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2636. /** 11AC VHT MU MIMO BRPOLL scheduler completion status reason code */
  2637. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2638. /** 11AC VHT MU MIMO BRPOLL scheduler error code */
  2639. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2640. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  2641. typedef struct {
  2642. htt_tlv_hdr_t tlv_hdr;
  2643. /** 11AX HE SU NDPA scheduler completion status reason code */
  2644. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2645. /** 11AX SU NDP scheduler completion status reason code */
  2646. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2647. /** 11AX HE SU NDP scheduler error code */
  2648. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2649. /** 11AX HE MU MIMO NDPA scheduler completion status reason code */
  2650. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2651. /** 11AX HE MU MIMO NDP scheduler completion status reason code */
  2652. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2653. /** 11AX HE MU MIMO NDP scheduler error code */
  2654. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2655. /** 11AX HE MU MIMO MU BRPOLL scheduler completion status reason code */
  2656. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2657. /** 11AX HE MU MIMO MU BRPOLL scheduler error code */
  2658. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2659. /** 11AX HE MU BAR scheduler completion status reason code */
  2660. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2661. /** 11AX HE MU BAR scheduler error code */
  2662. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2663. /**
  2664. * 11AX HE UL OFDMA Basic Trigger scheduler completion status reason code
  2665. */
  2666. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2667. /** 11AX HE UL OFDMA Basic Trigger scheduler error code */
  2668. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2669. /**
  2670. * 11AX HE UL MUMIMO Basic Trigger scheduler completion status reason code
  2671. */
  2672. A_UINT32 ax_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2673. /** 11AX HE UL MUMIMO Basic Trigger scheduler error code */
  2674. A_UINT32 ax_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2675. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  2676. typedef struct {
  2677. htt_tlv_hdr_t tlv_hdr;
  2678. /** 11BE EHT SU NDPA scheduler completion status reason code */
  2679. A_UINT32 be_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2680. /** 11BE SU NDP scheduler completion status reason code */
  2681. A_UINT32 be_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2682. /** 11BE EHT SU NDP scheduler error code */
  2683. A_UINT32 be_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2684. /** 11BE EHT MU MIMO NDPA scheduler completion status reason code */
  2685. A_UINT32 be_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2686. /** 11BE EHT MU MIMO NDP scheduler completion status reason code */
  2687. A_UINT32 be_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2688. /** 11BE EHT MU MIMO NDP scheduler error code */
  2689. A_UINT32 be_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2690. /** 11BE EHT MU MIMO MU BRPOLL scheduler completion status reason code */
  2691. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2692. /** 11BE EHT MU MIMO MU BRPOLL scheduler error code */
  2693. A_UINT32 be_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2694. /** 11BE EHT MU BAR scheduler completion status reason code */
  2695. A_UINT32 be_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2696. /** 11BE EHT MU BAR scheduler error code */
  2697. A_UINT32 be_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2698. /**
  2699. * 11BE EHT UL OFDMA Basic Trigger scheduler completion status reason code
  2700. */
  2701. A_UINT32 be_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2702. /** 11BE EHT UL OFDMA Basic Trigger scheduler error code */
  2703. A_UINT32 be_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2704. /**
  2705. * 11BE EHT UL MUMIMO Basic Trigger scheduler completion status reason code
  2706. */
  2707. A_UINT32 be_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2708. /** 11BE EHT UL MUMIMO Basic Trigger scheduler error code */
  2709. A_UINT32 be_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2710. } htt_tx_selfgen_be_sched_status_stats_tlv;
  2711. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  2712. * TLV_TAGS:
  2713. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  2714. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  2715. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  2716. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  2717. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  2718. * - HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG
  2719. * - HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG
  2720. * - HTT_STATS_TX_SELFGEN_BE_STATS_TAG
  2721. * - HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG
  2722. * - HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG
  2723. */
  2724. /* NOTE:
  2725. * This structure is for documentation, and cannot be safely used directly.
  2726. * Instead, use the constituent TLV structures to fill/parse.
  2727. */
  2728. typedef struct {
  2729. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  2730. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  2731. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  2732. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  2733. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  2734. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  2735. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  2736. htt_tx_selfgen_be_stats_tlv be_tlv;
  2737. htt_tx_selfgen_be_err_stats_tlv be_err_tlv;
  2738. htt_tx_selfgen_be_sched_status_stats_tlv be_sched_status_tlv;
  2739. } htt_tx_pdev_selfgen_stats_t;
  2740. /* == TX MU STATS == */
  2741. typedef struct {
  2742. htt_tlv_hdr_t tlv_hdr;
  2743. /** Number of MU MIMO schedules posted to HW */
  2744. A_UINT32 mu_mimo_sch_posted;
  2745. /** Number of MU MIMO schedules failed to post */
  2746. A_UINT32 mu_mimo_sch_failed;
  2747. /** Number of MU MIMO PPDUs posted to HW */
  2748. A_UINT32 mu_mimo_ppdu_posted;
  2749. /*
  2750. * This is the common description for the below sch stats.
  2751. * Counts the number of transmissions of each number of MU users
  2752. * in each TX mode.
  2753. * The array index is the "number of users - 1".
  2754. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2755. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2756. * TX PPDUs and so on.
  2757. * The same is applicable for the other TX mode stats.
  2758. */
  2759. /** Represents the count for 11AC DL MU MIMO sequences */
  2760. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2761. /** Represents the count for 11AX DL MU MIMO sequences */
  2762. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2763. /** Represents the count for 11AX DL MU OFDMA sequences */
  2764. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2765. /**
  2766. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2767. */
  2768. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2769. /** Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  2770. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2771. /** Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  2772. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2773. /** Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  2774. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2775. /**
  2776. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2777. */
  2778. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2779. /** Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  2780. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2781. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2782. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2783. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2784. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2785. /** Represents the count for 11BE DL MU MIMO sequences */
  2786. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2787. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2788. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2789. /** Number of 11AC DL MU MIMO schedules posted per group size (4-7) */
  2790. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2791. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  2792. typedef struct {
  2793. htt_tlv_hdr_t tlv_hdr;
  2794. A_UINT32 dl_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2795. A_UINT32 dl_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2796. A_UINT32 dl_mumimo_grp_eligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2797. A_UINT32 dl_mumimo_grp_ineligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2798. A_UINT32 dl_mumimo_grp_invalid[HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS];
  2799. A_UINT32 dl_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2800. A_UINT32 ul_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2801. A_UINT32 ul_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2802. A_UINT32 ul_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2803. } htt_tx_pdev_mumimo_grp_stats_tlv;
  2804. typedef struct {
  2805. htt_tlv_hdr_t tlv_hdr;
  2806. /** Number of MU MIMO schedules posted to HW */
  2807. A_UINT32 mu_mimo_sch_posted;
  2808. /** Number of MU MIMO schedules failed to post */
  2809. A_UINT32 mu_mimo_sch_failed;
  2810. /** Number of MU MIMO PPDUs posted to HW */
  2811. A_UINT32 mu_mimo_ppdu_posted;
  2812. /*
  2813. * This is the common description for the below sch stats.
  2814. * Counts the number of transmissions of each number of MU users
  2815. * in each TX mode.
  2816. * The array index is the "number of users - 1".
  2817. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2818. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2819. * TX PPDUs and so on.
  2820. * The same is applicable for the other TX mode stats.
  2821. */
  2822. /** Represents the count for 11AC DL MU MIMO sequences */
  2823. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2824. /** Represents the count for 11AX DL MU MIMO sequences */
  2825. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2826. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2827. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2828. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2829. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2830. /** Represents the count for 11BE DL MU MIMO sequences */
  2831. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2832. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2833. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2834. /** Number of 11AC DL MU MIMO schedules posted per group size (4 - 7)*/
  2835. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2836. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  2837. typedef struct {
  2838. htt_tlv_hdr_t tlv_hdr;
  2839. /** Represents the count for 11AX DL MU OFDMA sequences */
  2840. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2841. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  2842. typedef struct {
  2843. htt_tlv_hdr_t tlv_hdr;
  2844. /** Represents the count for 11BE DL MU OFDMA sequences */
  2845. A_UINT32 be_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2846. } htt_tx_pdev_be_dl_mu_ofdma_sch_stats_tlv;
  2847. typedef struct {
  2848. htt_tlv_hdr_t tlv_hdr;
  2849. /**
  2850. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2851. */
  2852. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2853. /**
  2854. * Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers
  2855. */
  2856. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2857. /**
  2858. * Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers
  2859. */
  2860. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2861. /**
  2862. * Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers
  2863. */
  2864. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2865. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  2866. typedef struct {
  2867. htt_tlv_hdr_t tlv_hdr;
  2868. /**
  2869. * Represents the count for 11BE UL MU OFDMA sequences with Basic Triggers
  2870. */
  2871. A_UINT32 be_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2872. /**
  2873. * Represents the count for 11BE UL MU OFDMA sequences with BSRP Triggers
  2874. */
  2875. A_UINT32 be_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2876. /**
  2877. * Represents the count for 11BE UL MU OFDMA sequences with BAR Triggers
  2878. */
  2879. A_UINT32 be_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2880. /**
  2881. * Represents the count for 11BE UL MU OFDMA sequences with BRP Triggers
  2882. */
  2883. A_UINT32 be_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2884. } htt_tx_pdev_be_ul_mu_ofdma_sch_stats_tlv;
  2885. typedef struct {
  2886. htt_tlv_hdr_t tlv_hdr;
  2887. /**
  2888. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2889. */
  2890. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2891. /**
  2892. * Represents the count for 11AX UL MU MIMO sequences with BRP Triggers
  2893. */
  2894. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2895. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  2896. typedef struct {
  2897. htt_tlv_hdr_t tlv_hdr;
  2898. /**
  2899. * Represents the count for 11BE UL MU MIMO sequences with Basic Triggers
  2900. */
  2901. A_UINT32 be_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2902. /**
  2903. * Represents the count for 11BE UL MU MIMO sequences with BRP Triggers
  2904. */
  2905. A_UINT32 be_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2906. } htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv;
  2907. typedef struct {
  2908. htt_tlv_hdr_t tlv_hdr;
  2909. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  2910. A_UINT32 mu_mimo_mpdus_queued_usr;
  2911. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  2912. A_UINT32 mu_mimo_mpdus_tried_usr;
  2913. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  2914. A_UINT32 mu_mimo_mpdus_failed_usr;
  2915. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  2916. A_UINT32 mu_mimo_mpdus_requeued_usr;
  2917. /** 11AC DL MU MIMO BA not receieved, per user */
  2918. A_UINT32 mu_mimo_err_no_ba_usr;
  2919. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  2920. A_UINT32 mu_mimo_mpdu_underrun_usr;
  2921. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  2922. A_UINT32 mu_mimo_ampdu_underrun_usr;
  2923. /** 11AX MU MIMO number of mpdus queued to HW, per user */
  2924. A_UINT32 ax_mu_mimo_mpdus_queued_usr;
  2925. /** 11AX MU MIMO number of mpdus tried over the air, per user */
  2926. A_UINT32 ax_mu_mimo_mpdus_tried_usr;
  2927. /** 11AX DL MU MIMO number of mpdus failed acknowledgement, per user */
  2928. A_UINT32 ax_mu_mimo_mpdus_failed_usr;
  2929. /** 11AX DL MU MIMO number of mpdus re-queued to HW, per user */
  2930. A_UINT32 ax_mu_mimo_mpdus_requeued_usr;
  2931. /** 11AX DL MU MIMO BA not receieved, per user */
  2932. A_UINT32 ax_mu_mimo_err_no_ba_usr;
  2933. /** 11AX DL MU MIMO mpdu underrun encountered, per user */
  2934. A_UINT32 ax_mu_mimo_mpdu_underrun_usr;
  2935. /** 11AX DL MU MIMO ampdu underrun encountered, per user */
  2936. A_UINT32 ax_mu_mimo_ampdu_underrun_usr;
  2937. /** 11AX MU OFDMA number of mpdus queued to HW, per user */
  2938. A_UINT32 ax_ofdma_mpdus_queued_usr;
  2939. /** 11AX MU OFDMA number of mpdus tried over the air, per user */
  2940. A_UINT32 ax_ofdma_mpdus_tried_usr;
  2941. /** 11AX MU OFDMA number of mpdus failed acknowledgement, per user */
  2942. A_UINT32 ax_ofdma_mpdus_failed_usr;
  2943. /** 11AX MU OFDMA number of mpdus re-queued to HW, per user */
  2944. A_UINT32 ax_ofdma_mpdus_requeued_usr;
  2945. /** 11AX MU OFDMA BA not receieved, per user */
  2946. A_UINT32 ax_ofdma_err_no_ba_usr;
  2947. /** 11AX MU OFDMA mpdu underrun encountered, per user */
  2948. A_UINT32 ax_ofdma_mpdu_underrun_usr;
  2949. /** 11AX MU OFDMA ampdu underrun encountered, per user */
  2950. A_UINT32 ax_ofdma_ampdu_underrun_usr;
  2951. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  2952. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  2953. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  2954. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  2955. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_BE 4 /* SCHED_TX_MODE_MU_OFDMA_BE */
  2956. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_BE 5 /* SCHED_TX_MODE_MU_MIMO_BE */
  2957. typedef struct {
  2958. htt_tlv_hdr_t tlv_hdr;
  2959. /* mpdu level stats */
  2960. A_UINT32 mpdus_queued_usr;
  2961. A_UINT32 mpdus_tried_usr;
  2962. A_UINT32 mpdus_failed_usr;
  2963. A_UINT32 mpdus_requeued_usr;
  2964. A_UINT32 err_no_ba_usr;
  2965. A_UINT32 mpdu_underrun_usr;
  2966. A_UINT32 ampdu_underrun_usr;
  2967. A_UINT32 user_index;
  2968. /** HTT_STATS_TX_SCHED_MODE_xxx */
  2969. A_UINT32 tx_sched_mode;
  2970. } htt_tx_pdev_mpdu_stats_tlv;
  2971. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  2972. * TLV_TAGS:
  2973. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  2974. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  2975. */
  2976. /* NOTE:
  2977. * This structure is for documentation, and cannot be safely used directly.
  2978. * Instead, use the constituent TLV structures to fill/parse.
  2979. */
  2980. typedef struct {
  2981. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  2982. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  2983. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  2984. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  2985. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  2986. /*
  2987. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  2988. * it can also hold MU-OFDMA stats.
  2989. */
  2990. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  2991. htt_tx_pdev_mumimo_grp_stats_tlv mumimo_grp_stats_tlv;
  2992. } htt_tx_pdev_mu_mimo_stats_t;
  2993. /* == TX SCHED STATS == */
  2994. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2995. /* NOTE: Variable length TLV, use length spec to infer array size */
  2996. typedef struct {
  2997. htt_tlv_hdr_t tlv_hdr;
  2998. /** Scheduler command posted per tx_mode */
  2999. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  3000. } htt_sched_txq_cmd_posted_tlv_v;
  3001. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3002. /* NOTE: Variable length TLV, use length spec to infer array size */
  3003. typedef struct {
  3004. htt_tlv_hdr_t tlv_hdr;
  3005. /** Scheduler command reaped per tx_mode */
  3006. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  3007. } htt_sched_txq_cmd_reaped_tlv_v;
  3008. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3009. /* NOTE: Variable length TLV, use length spec to infer array size */
  3010. typedef struct {
  3011. htt_tlv_hdr_t tlv_hdr;
  3012. /**
  3013. * sched_order_su contains the peer IDs of peers chosen in the last
  3014. * NUM_SCHED_ORDER_LOG scheduler instances.
  3015. * The array is circular; it's unspecified which array element corresponds
  3016. * to the most recent scheduler invocation, and which corresponds to
  3017. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  3018. */
  3019. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  3020. } htt_sched_txq_sched_order_su_tlv_v;
  3021. typedef struct {
  3022. htt_tlv_hdr_t tlv_hdr;
  3023. A_UINT32 htt_stats_type;
  3024. } htt_stats_error_tlv_v;
  3025. typedef enum {
  3026. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  3027. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  3028. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  3029. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  3030. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  3031. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  3032. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  3033. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  3034. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  3035. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  3036. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  3037. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  3038. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  3039. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  3040. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  3041. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  3042. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  3043. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  3044. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  3045. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  3046. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  3047. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  3048. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  3049. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  3050. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  3051. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  3052. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  3053. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  3054. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  3055. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  3056. HTT_SCHED_TID_SKIP_PWR_SAVE_STATE_OFF, /* Limit UL scheduling to primary link if not in power save state */
  3057. HTT_SCHED_TID_SKIP_TWT_SUSPEND, /* Skip UL trigger for certain cases ex TWT suspend */
  3058. HTT_SCHED_TID_SKIP_DISABLE_160MHZ_OFDMA, /* Skip ul tid if peer supports 160MHZ */
  3059. HTT_SCHED_TID_SKIP_ULMU_DISABLE_FROM_OMI, /* Skip ul tid if sta send omi to indicate to disable UL mu data */
  3060. HTT_SCHED_TID_SKIP_UL_MAX_SCHED_CMD_EXCEEDED,/* skip ul tid if max sched cmd is exceeded */
  3061. HTT_SCHED_TID_SKIP_UL_SMALL_QDEPTH, /* Skip ul tid for small qdepth */
  3062. HTT_SCHED_TID_SKIP_UL_TWT_PAUSED, /* Skip ul tid if twt txq is paused */
  3063. HTT_SCHED_TID_SKIP_PEER_UL_RX_NOT_ACTIVE, /* Skip ul tid if peer ul rx is not active */
  3064. HTT_SCHED_TID_SKIP_NO_FORCE_TRIGGER, /* Skip ul tid if there is no force triggers */
  3065. HTT_SCHED_TID_SKIP_SMART_BASIC_TRIGGER, /* Skip ul tid if smart basic trigger doesnot have enough data */
  3066. HTT_SCHED_INELIGIBILITY_MAX,
  3067. } htt_sched_txq_sched_ineligibility_tlv_enum;
  3068. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3069. /* NOTE: Variable length TLV, use length spec to infer array size */
  3070. typedef struct {
  3071. htt_tlv_hdr_t tlv_hdr;
  3072. /**
  3073. * sched_ineligibility counts the number of occurrences of different
  3074. * reasons for tid ineligibility during eligibility checks per txq
  3075. * in scheduling
  3076. *
  3077. * Indexed by htt_sched_txq_sched_ineligibility_tlv_enum.
  3078. */
  3079. A_UINT32 sched_ineligibility[1];
  3080. } htt_sched_txq_sched_ineligibility_tlv_v;
  3081. typedef enum {
  3082. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggerd */
  3083. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  3084. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  3085. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  3086. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  3087. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  3088. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  3089. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  3090. } htt_sched_txq_supercycle_triggers_tlv_enum;
  3091. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3092. /* NOTE: Variable length TLV, use length spec to infer array size */
  3093. typedef struct {
  3094. htt_tlv_hdr_t tlv_hdr;
  3095. /**
  3096. * supercycle_triggers[] is a histogram that counts the number of
  3097. * occurrences of each different reason for a transmit scheduler
  3098. * supercycle to be triggered.
  3099. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  3100. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  3101. * of times a supercycle has been forced.
  3102. * These supercycle trigger counts are not automatically reset, but
  3103. * are reset upon request.
  3104. */
  3105. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  3106. } htt_sched_txq_supercycle_triggers_tlv_v;
  3107. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  3108. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  3109. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  3110. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  3111. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  3112. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  3113. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  3114. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  3115. do { \
  3116. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  3117. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  3118. } while (0)
  3119. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  3120. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  3121. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  3122. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  3123. do { \
  3124. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  3125. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  3126. } while (0)
  3127. typedef struct {
  3128. htt_tlv_hdr_t tlv_hdr;
  3129. /**
  3130. * BIT [ 7 : 0] :- mac_id
  3131. * BIT [15 : 8] :- txq_id
  3132. * BIT [31 : 16] :- reserved
  3133. */
  3134. A_UINT32 mac_id__txq_id__word;
  3135. /** Scheduler policy ised for this TxQ */
  3136. A_UINT32 sched_policy;
  3137. /** Timestamp of last scheduler command posted */
  3138. A_UINT32 last_sched_cmd_posted_timestamp;
  3139. /** Timestamp of last scheduler command completed */
  3140. A_UINT32 last_sched_cmd_compl_timestamp;
  3141. /** Num of Sched2TAC ring hit Low Water Mark condition */
  3142. A_UINT32 sched_2_tac_lwm_count;
  3143. /** Num of Sched2TAC ring full condition */
  3144. A_UINT32 sched_2_tac_ring_full;
  3145. /**
  3146. * Num of scheduler command post failures that includes SU/MU-MIMO/MU-OFDMA
  3147. * sequence type
  3148. */
  3149. A_UINT32 sched_cmd_post_failure;
  3150. /** Num of active tids for this TxQ at current instance */
  3151. A_UINT32 num_active_tids;
  3152. /** Num of powersave schedules */
  3153. A_UINT32 num_ps_schedules;
  3154. /** Num of scheduler commands pending for this TxQ */
  3155. A_UINT32 sched_cmds_pending;
  3156. /** Num of tidq registration for this TxQ */
  3157. A_UINT32 num_tid_register;
  3158. /** Num of tidq de-registration for this TxQ */
  3159. A_UINT32 num_tid_unregister;
  3160. /** Num of iterations msduq stats was updated */
  3161. A_UINT32 num_qstats_queried;
  3162. /** qstats query update status */
  3163. A_UINT32 qstats_update_pending;
  3164. /** Timestamp of Last query stats made */
  3165. A_UINT32 last_qstats_query_timestamp;
  3166. /** Num of sched2tqm command queue full condition */
  3167. A_UINT32 num_tqm_cmdq_full;
  3168. /** Num of scheduler trigger from DE Module */
  3169. A_UINT32 num_de_sched_algo_trigger;
  3170. /** Num of scheduler trigger from RT Module */
  3171. A_UINT32 num_rt_sched_algo_trigger;
  3172. /** Num of scheduler trigger from TQM Module */
  3173. A_UINT32 num_tqm_sched_algo_trigger;
  3174. /** Num of schedules for notify frame */
  3175. A_UINT32 notify_sched;
  3176. /** Duration based sendn termination */
  3177. A_UINT32 dur_based_sendn_term;
  3178. /** scheduled via NOTIFY2 */
  3179. A_UINT32 su_notify2_sched;
  3180. /** schedule if queued packets are greater than avg MSDUs in PPDU */
  3181. A_UINT32 su_optimal_queued_msdus_sched;
  3182. /** schedule due to timeout */
  3183. A_UINT32 su_delay_timeout_sched;
  3184. /** delay if txtime is less than 500us */
  3185. A_UINT32 su_min_txtime_sched_delay;
  3186. /** scheduled via no delay */
  3187. A_UINT32 su_no_delay;
  3188. /** Num of supercycles for this TxQ */
  3189. A_UINT32 num_supercycles;
  3190. /** Num of subcycles with sort for this TxQ */
  3191. A_UINT32 num_subcycles_with_sort;
  3192. /** Num of subcycles without sort for this Txq */
  3193. A_UINT32 num_subcycles_no_sort;
  3194. } htt_tx_pdev_stats_sched_per_txq_tlv;
  3195. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  3196. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  3197. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  3198. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  3199. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  3200. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  3201. do { \
  3202. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  3203. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  3204. } while (0)
  3205. typedef struct {
  3206. htt_tlv_hdr_t tlv_hdr;
  3207. /**
  3208. * BIT [ 7 : 0] :- mac_id
  3209. * BIT [31 : 8] :- reserved
  3210. */
  3211. A_UINT32 mac_id__word;
  3212. /** Current timestamp */
  3213. A_UINT32 current_timestamp;
  3214. } htt_stats_tx_sched_cmn_tlv;
  3215. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  3216. * TLV_TAGS:
  3217. * - HTT_STATS_TX_SCHED_CMN_TAG
  3218. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  3219. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  3220. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  3221. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  3222. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  3223. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  3224. */
  3225. /* NOTE:
  3226. * This structure is for documentation, and cannot be safely used directly.
  3227. * Instead, use the constituent TLV structures to fill/parse.
  3228. */
  3229. typedef struct {
  3230. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  3231. struct _txq_tx_sched_stats {
  3232. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  3233. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  3234. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  3235. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  3236. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  3237. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  3238. } txq[1];
  3239. } htt_stats_tx_sched_t;
  3240. /* == TQM STATS == */
  3241. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 16
  3242. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  3243. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  3244. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3245. /* NOTE: Variable length TLV, use length spec to infer array size */
  3246. typedef struct {
  3247. htt_tlv_hdr_t tlv_hdr;
  3248. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  3249. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  3250. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3251. /* NOTE: Variable length TLV, use length spec to infer array size */
  3252. typedef struct {
  3253. htt_tlv_hdr_t tlv_hdr;
  3254. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  3255. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  3256. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3257. /* NOTE: Variable length TLV, use length spec to infer array size */
  3258. typedef struct {
  3259. htt_tlv_hdr_t tlv_hdr;
  3260. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  3261. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  3262. typedef struct {
  3263. htt_tlv_hdr_t tlv_hdr;
  3264. A_UINT32 msdu_count;
  3265. A_UINT32 mpdu_count;
  3266. A_UINT32 remove_msdu;
  3267. A_UINT32 remove_mpdu;
  3268. A_UINT32 remove_msdu_ttl;
  3269. A_UINT32 send_bar;
  3270. A_UINT32 bar_sync;
  3271. A_UINT32 notify_mpdu;
  3272. A_UINT32 sync_cmd;
  3273. A_UINT32 write_cmd;
  3274. A_UINT32 hwsch_trigger;
  3275. A_UINT32 ack_tlv_proc;
  3276. A_UINT32 gen_mpdu_cmd;
  3277. A_UINT32 gen_list_cmd;
  3278. A_UINT32 remove_mpdu_cmd;
  3279. A_UINT32 remove_mpdu_tried_cmd;
  3280. A_UINT32 mpdu_queue_stats_cmd;
  3281. A_UINT32 mpdu_head_info_cmd;
  3282. A_UINT32 msdu_flow_stats_cmd;
  3283. A_UINT32 remove_msdu_cmd;
  3284. A_UINT32 remove_msdu_ttl_cmd;
  3285. A_UINT32 flush_cache_cmd;
  3286. A_UINT32 update_mpduq_cmd;
  3287. A_UINT32 enqueue;
  3288. A_UINT32 enqueue_notify;
  3289. A_UINT32 notify_mpdu_at_head;
  3290. A_UINT32 notify_mpdu_state_valid;
  3291. /*
  3292. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  3293. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  3294. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  3295. * for non-UDP MSDUs.
  3296. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  3297. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  3298. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  3299. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  3300. *
  3301. * Notify signifies that we trigger the scheduler.
  3302. */
  3303. A_UINT32 sched_udp_notify1;
  3304. A_UINT32 sched_udp_notify2;
  3305. A_UINT32 sched_nonudp_notify1;
  3306. A_UINT32 sched_nonudp_notify2;
  3307. } htt_tx_tqm_pdev_stats_tlv_v;
  3308. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  3309. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  3310. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  3311. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  3312. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  3313. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  3314. do { \
  3315. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  3316. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  3317. } while (0)
  3318. typedef struct {
  3319. htt_tlv_hdr_t tlv_hdr;
  3320. /**
  3321. * BIT [ 7 : 0] :- mac_id
  3322. * BIT [31 : 8] :- reserved
  3323. */
  3324. A_UINT32 mac_id__word;
  3325. A_UINT32 max_cmdq_id;
  3326. A_UINT32 list_mpdu_cnt_hist_intvl;
  3327. /* Global stats */
  3328. A_UINT32 add_msdu;
  3329. A_UINT32 q_empty;
  3330. A_UINT32 q_not_empty;
  3331. A_UINT32 drop_notification;
  3332. A_UINT32 desc_threshold;
  3333. A_UINT32 hwsch_tqm_invalid_status;
  3334. A_UINT32 missed_tqm_gen_mpdus;
  3335. A_UINT32 tqm_active_tids;
  3336. A_UINT32 tqm_inactive_tids;
  3337. A_UINT32 tqm_active_msduq_flows;
  3338. /* SAWF system delay reference timestamp updation related stats */
  3339. A_UINT32 total_msduq_timestamp_updates;
  3340. A_UINT32 total_msduq_timestamp_updates_by_get_mpdu_head_info_cmd;
  3341. A_UINT32 total_msduq_timestamp_updates_by_empty_to_nonempty_status;
  3342. A_UINT32 total_get_mpdu_head_info_cmds_by_sched_algo_la_query;
  3343. A_UINT32 total_get_mpdu_head_info_cmds_by_tac;
  3344. A_UINT32 total_gen_mpdu_cmds_by_sched_algo_la_query;
  3345. } htt_tx_tqm_cmn_stats_tlv;
  3346. typedef struct {
  3347. htt_tlv_hdr_t tlv_hdr;
  3348. /* Error stats */
  3349. A_UINT32 q_empty_failure;
  3350. A_UINT32 q_not_empty_failure;
  3351. A_UINT32 add_msdu_failure;
  3352. /* TQM reset debug stats */
  3353. A_UINT32 tqm_cache_ctl_err;
  3354. A_UINT32 tqm_soft_reset;
  3355. A_UINT32 tqm_reset_total_num_in_use_link_descs;
  3356. A_UINT32 tqm_reset_worst_case_num_lost_link_descs;
  3357. A_UINT32 tqm_reset_worst_case_num_lost_host_tx_bufs_count;
  3358. A_UINT32 tqm_reset_num_in_use_link_descs_internal_tqm;
  3359. A_UINT32 tqm_reset_num_in_use_link_descs_wbm_idle_link_ring;
  3360. A_UINT32 tqm_reset_time_to_tqm_hang_delta_ms;
  3361. A_UINT32 tqm_reset_recovery_time_ms;
  3362. A_UINT32 tqm_reset_num_peers_hdl;
  3363. A_UINT32 tqm_reset_cumm_dirty_hw_mpduq_proc_cnt;
  3364. A_UINT32 tqm_reset_cumm_dirty_hw_msduq_proc;
  3365. A_UINT32 tqm_reset_flush_cache_cmd_su_cnt;
  3366. A_UINT32 tqm_reset_flush_cache_cmd_other_cnt;
  3367. A_UINT32 tqm_reset_flush_cache_cmd_trig_type;
  3368. A_UINT32 tqm_reset_flush_cache_cmd_trig_cfg;
  3369. A_UINT32 tqm_reset_flush_cache_cmd_skip_cmd_status_null;
  3370. } htt_tx_tqm_error_stats_tlv;
  3371. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  3372. * TLV_TAGS:
  3373. * - HTT_STATS_TX_TQM_CMN_TAG
  3374. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  3375. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  3376. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  3377. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  3378. * - HTT_STATS_TX_TQM_PDEV_TAG
  3379. */
  3380. /* NOTE:
  3381. * This structure is for documentation, and cannot be safely used directly.
  3382. * Instead, use the constituent TLV structures to fill/parse.
  3383. */
  3384. typedef struct {
  3385. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  3386. htt_tx_tqm_error_stats_tlv err_tlv;
  3387. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  3388. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  3389. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  3390. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  3391. } htt_tx_tqm_pdev_stats_t;
  3392. /* == TQM CMDQ stats == */
  3393. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  3394. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  3395. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  3396. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  3397. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  3398. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  3399. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  3400. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  3401. do { \
  3402. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  3403. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  3404. } while (0)
  3405. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  3406. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  3407. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  3408. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  3409. do { \
  3410. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  3411. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  3412. } while (0)
  3413. typedef struct {
  3414. htt_tlv_hdr_t tlv_hdr;
  3415. /*
  3416. * BIT [ 7 : 0] :- mac_id
  3417. * BIT [15 : 8] :- cmdq_id
  3418. * BIT [31 : 16] :- reserved
  3419. */
  3420. A_UINT32 mac_id__cmdq_id__word;
  3421. A_UINT32 sync_cmd;
  3422. A_UINT32 write_cmd;
  3423. A_UINT32 gen_mpdu_cmd;
  3424. A_UINT32 mpdu_queue_stats_cmd;
  3425. A_UINT32 mpdu_head_info_cmd;
  3426. A_UINT32 msdu_flow_stats_cmd;
  3427. A_UINT32 remove_mpdu_cmd;
  3428. A_UINT32 remove_msdu_cmd;
  3429. A_UINT32 flush_cache_cmd;
  3430. A_UINT32 update_mpduq_cmd;
  3431. A_UINT32 update_msduq_cmd;
  3432. } htt_tx_tqm_cmdq_status_tlv;
  3433. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  3434. * TLV_TAGS:
  3435. * - HTT_STATS_STRING_TAG
  3436. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  3437. */
  3438. /* NOTE:
  3439. * This structure is for documentation, and cannot be safely used directly.
  3440. * Instead, use the constituent TLV structures to fill/parse.
  3441. */
  3442. typedef struct {
  3443. struct _cmdq_stats {
  3444. htt_stats_string_tlv cmdq_str_tlv;
  3445. htt_tx_tqm_cmdq_status_tlv status_tlv;
  3446. } q[1];
  3447. } htt_tx_tqm_cmdq_stats_t;
  3448. /* == TX-DE STATS == */
  3449. /* Structures for tx de stats */
  3450. typedef struct {
  3451. htt_tlv_hdr_t tlv_hdr;
  3452. A_UINT32 m1_packets;
  3453. A_UINT32 m2_packets;
  3454. A_UINT32 m3_packets;
  3455. A_UINT32 m4_packets;
  3456. A_UINT32 g1_packets;
  3457. A_UINT32 g2_packets;
  3458. A_UINT32 rc4_packets;
  3459. A_UINT32 eap_packets;
  3460. A_UINT32 eapol_start_packets;
  3461. A_UINT32 eapol_logoff_packets;
  3462. A_UINT32 eapol_encap_asf_packets;
  3463. } htt_tx_de_eapol_packets_stats_tlv;
  3464. typedef struct {
  3465. htt_tlv_hdr_t tlv_hdr;
  3466. A_UINT32 ap_bss_peer_not_found;
  3467. A_UINT32 ap_bcast_mcast_no_peer;
  3468. A_UINT32 sta_delete_in_progress;
  3469. A_UINT32 ibss_no_bss_peer;
  3470. A_UINT32 invaild_vdev_type;
  3471. A_UINT32 invalid_ast_peer_entry;
  3472. A_UINT32 peer_entry_invalid;
  3473. A_UINT32 ethertype_not_ip;
  3474. A_UINT32 eapol_lookup_failed;
  3475. A_UINT32 qpeer_not_allow_data;
  3476. A_UINT32 fse_tid_override;
  3477. A_UINT32 ipv6_jumbogram_zero_length;
  3478. A_UINT32 qos_to_non_qos_in_prog;
  3479. A_UINT32 ap_bcast_mcast_eapol;
  3480. A_UINT32 unicast_on_ap_bss_peer;
  3481. A_UINT32 ap_vdev_invalid;
  3482. A_UINT32 incomplete_llc;
  3483. A_UINT32 eapol_duplicate_m3;
  3484. A_UINT32 eapol_duplicate_m4;
  3485. } htt_tx_de_classify_failed_stats_tlv;
  3486. typedef struct {
  3487. htt_tlv_hdr_t tlv_hdr;
  3488. A_UINT32 arp_packets;
  3489. A_UINT32 igmp_packets;
  3490. A_UINT32 dhcp_packets;
  3491. A_UINT32 host_inspected;
  3492. A_UINT32 htt_included;
  3493. A_UINT32 htt_valid_mcs;
  3494. A_UINT32 htt_valid_nss;
  3495. A_UINT32 htt_valid_preamble_type;
  3496. A_UINT32 htt_valid_chainmask;
  3497. A_UINT32 htt_valid_guard_interval;
  3498. A_UINT32 htt_valid_retries;
  3499. A_UINT32 htt_valid_bw_info;
  3500. A_UINT32 htt_valid_power;
  3501. A_UINT32 htt_valid_key_flags;
  3502. A_UINT32 htt_valid_no_encryption;
  3503. A_UINT32 fse_entry_count;
  3504. A_UINT32 fse_priority_be;
  3505. A_UINT32 fse_priority_high;
  3506. A_UINT32 fse_priority_low;
  3507. A_UINT32 fse_traffic_ptrn_be;
  3508. A_UINT32 fse_traffic_ptrn_over_sub;
  3509. A_UINT32 fse_traffic_ptrn_bursty;
  3510. A_UINT32 fse_traffic_ptrn_interactive;
  3511. A_UINT32 fse_traffic_ptrn_periodic;
  3512. A_UINT32 fse_hwqueue_alloc;
  3513. A_UINT32 fse_hwqueue_created;
  3514. A_UINT32 fse_hwqueue_send_to_host;
  3515. A_UINT32 mcast_entry;
  3516. A_UINT32 bcast_entry;
  3517. A_UINT32 htt_update_peer_cache;
  3518. A_UINT32 htt_learning_frame;
  3519. A_UINT32 fse_invalid_peer;
  3520. /**
  3521. * mec_notify is HTT TX WBM multicast echo check notification
  3522. * from firmware to host. FW sends SA addresses to host for all
  3523. * multicast/broadcast packets received on STA side.
  3524. */
  3525. A_UINT32 mec_notify;
  3526. } htt_tx_de_classify_stats_tlv;
  3527. typedef struct {
  3528. htt_tlv_hdr_t tlv_hdr;
  3529. A_UINT32 eok;
  3530. A_UINT32 classify_done;
  3531. A_UINT32 lookup_failed;
  3532. A_UINT32 send_host_dhcp;
  3533. A_UINT32 send_host_mcast;
  3534. A_UINT32 send_host_unknown_dest;
  3535. A_UINT32 send_host;
  3536. A_UINT32 status_invalid;
  3537. } htt_tx_de_classify_status_stats_tlv;
  3538. typedef struct {
  3539. htt_tlv_hdr_t tlv_hdr;
  3540. A_UINT32 enqueued_pkts;
  3541. A_UINT32 to_tqm;
  3542. A_UINT32 to_tqm_bypass;
  3543. } htt_tx_de_enqueue_packets_stats_tlv;
  3544. typedef struct {
  3545. htt_tlv_hdr_t tlv_hdr;
  3546. A_UINT32 discarded_pkts;
  3547. A_UINT32 local_frames;
  3548. A_UINT32 is_ext_msdu;
  3549. } htt_tx_de_enqueue_discard_stats_tlv;
  3550. typedef struct {
  3551. htt_tlv_hdr_t tlv_hdr;
  3552. A_UINT32 tcl_dummy_frame;
  3553. A_UINT32 tqm_dummy_frame;
  3554. A_UINT32 tqm_notify_frame;
  3555. A_UINT32 fw2wbm_enq;
  3556. A_UINT32 tqm_bypass_frame;
  3557. } htt_tx_de_compl_stats_tlv;
  3558. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  3559. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  3560. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  3561. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  3562. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  3563. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  3564. do { \
  3565. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  3566. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  3567. } while (0)
  3568. /*
  3569. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  3570. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  3571. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  3572. * 200us & again request for it. This is a histogram of time we wait, with
  3573. * bin of 200ms & there are 10 bin (2 seconds max)
  3574. * They are defined by the following macros in FW
  3575. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  3576. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  3577. * ENTRIES_PER_BIN_COUNT)
  3578. */
  3579. typedef struct {
  3580. htt_tlv_hdr_t tlv_hdr;
  3581. A_UINT32 fw2wbm_ring_full_hist[1];
  3582. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  3583. typedef struct {
  3584. htt_tlv_hdr_t tlv_hdr;
  3585. /**
  3586. * BIT [ 7 : 0] :- mac_id
  3587. * BIT [31 : 8] :- reserved
  3588. */
  3589. A_UINT32 mac_id__word;
  3590. /* Global Stats */
  3591. A_UINT32 tcl2fw_entry_count;
  3592. A_UINT32 not_to_fw;
  3593. A_UINT32 invalid_pdev_vdev_peer;
  3594. A_UINT32 tcl_res_invalid_addrx;
  3595. A_UINT32 wbm2fw_entry_count;
  3596. A_UINT32 invalid_pdev;
  3597. A_UINT32 tcl_res_addrx_timeout;
  3598. A_UINT32 invalid_vdev;
  3599. A_UINT32 invalid_tcl_exp_frame_desc;
  3600. A_UINT32 vdev_id_mismatch_cnt;
  3601. } htt_tx_de_cmn_stats_tlv;
  3602. #define HTT_STATS_RX_FW_RING_SIZE_NUM_ENTRIES(dword) ((dword >> 0) & 0xffff)
  3603. #define HTT_STATS_RX_FW_RING_CURR_NUM_ENTRIES(dword) ((dword >> 16) & 0xffff)
  3604. /* Rx debug info for status rings */
  3605. typedef struct {
  3606. htt_tlv_hdr_t tlv_hdr;
  3607. /**
  3608. * BIT [15 : 0] :- max possible number of entries in respective ring
  3609. * (size of the ring in terms of entries)
  3610. * BIT [16 : 31] :- current number of entries occupied in respective ring
  3611. */
  3612. A_UINT32 entry_status_sw2rxdma;
  3613. A_UINT32 entry_status_rxdma2reo;
  3614. A_UINT32 entry_status_reo2sw1;
  3615. A_UINT32 entry_status_reo2sw4;
  3616. A_UINT32 entry_status_refillringipa;
  3617. A_UINT32 entry_status_refillringhost;
  3618. /** datarate - Moving Average of Number of Entries */
  3619. A_UINT32 datarate_refillringipa;
  3620. A_UINT32 datarate_refillringhost;
  3621. /**
  3622. * refillringhost_backpress_hist and refillringipa_backpress_hist are
  3623. * deprecated, and will be filled with 0x0 by the target.
  3624. */
  3625. A_UINT32 refillringhost_backpress_hist[3];
  3626. A_UINT32 refillringipa_backpress_hist[3];
  3627. /**
  3628. * Number of times reo2sw4(IPA_DEST_RING) ring is back-pressured
  3629. * in recent time periods
  3630. * element 0: in last 0 to 250ms
  3631. * element 1: 250ms to 500ms
  3632. * element 2: above 500ms
  3633. */
  3634. A_UINT32 reo2sw4ringipa_backpress_hist[3];
  3635. } htt_rx_fw_ring_stats_tlv_v;
  3636. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  3637. * TLV_TAGS:
  3638. * - HTT_STATS_TX_DE_CMN_TAG
  3639. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  3640. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  3641. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  3642. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  3643. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  3644. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  3645. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  3646. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  3647. */
  3648. /* NOTE:
  3649. * This structure is for documentation, and cannot be safely used directly.
  3650. * Instead, use the constituent TLV structures to fill/parse.
  3651. */
  3652. typedef struct {
  3653. htt_tx_de_cmn_stats_tlv cmn_tlv;
  3654. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  3655. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  3656. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  3657. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  3658. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  3659. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  3660. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  3661. htt_tx_de_compl_stats_tlv comp_status_tlv;
  3662. } htt_tx_de_stats_t;
  3663. /* == RING-IF STATS == */
  3664. /* DWORD num_elems__prefetch_tail_idx */
  3665. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  3666. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  3667. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  3668. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  3669. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  3670. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  3671. HTT_RING_IF_STATS_NUM_ELEMS_S)
  3672. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  3673. do { \
  3674. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  3675. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  3676. } while (0)
  3677. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  3678. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  3679. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  3680. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  3681. do { \
  3682. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  3683. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  3684. } while (0)
  3685. /* DWORD head_idx__tail_idx */
  3686. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  3687. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  3688. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  3689. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  3690. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  3691. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  3692. HTT_RING_IF_STATS_HEAD_IDX_S)
  3693. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  3694. do { \
  3695. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  3696. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  3697. } while (0)
  3698. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  3699. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  3700. HTT_RING_IF_STATS_TAIL_IDX_S)
  3701. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  3702. do { \
  3703. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  3704. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  3705. } while (0)
  3706. /* DWORD shadow_head_idx__shadow_tail_idx */
  3707. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  3708. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  3709. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  3710. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  3711. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  3712. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  3713. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  3714. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  3715. do { \
  3716. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  3717. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  3718. } while (0)
  3719. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  3720. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  3721. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  3722. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  3723. do { \
  3724. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  3725. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  3726. } while (0)
  3727. /* DWORD lwm_thresh__hwm_thresh */
  3728. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  3729. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  3730. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  3731. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  3732. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  3733. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  3734. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  3735. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  3736. do { \
  3737. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  3738. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  3739. } while (0)
  3740. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  3741. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  3742. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  3743. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  3744. do { \
  3745. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  3746. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  3747. } while (0)
  3748. #define HTT_STATS_LOW_WM_BINS 5
  3749. #define HTT_STATS_HIGH_WM_BINS 5
  3750. typedef struct {
  3751. /** DWORD aligned base memory address of the ring */
  3752. A_UINT32 base_addr;
  3753. /** size of each ring element */
  3754. A_UINT32 elem_size;
  3755. /**
  3756. * BIT [15 : 0] :- num_elems
  3757. * BIT [31 : 16] :- prefetch_tail_idx
  3758. */
  3759. A_UINT32 num_elems__prefetch_tail_idx;
  3760. /**
  3761. * BIT [15 : 0] :- head_idx
  3762. * BIT [31 : 16] :- tail_idx
  3763. */
  3764. A_UINT32 head_idx__tail_idx;
  3765. /**
  3766. * BIT [15 : 0] :- shadow_head_idx
  3767. * BIT [31 : 16] :- shadow_tail_idx
  3768. */
  3769. A_UINT32 shadow_head_idx__shadow_tail_idx;
  3770. A_UINT32 num_tail_incr;
  3771. /**
  3772. * BIT [15 : 0] :- lwm_thresh
  3773. * BIT [31 : 16] :- hwm_thresh
  3774. */
  3775. A_UINT32 lwm_thresh__hwm_thresh;
  3776. A_UINT32 overrun_hit_count;
  3777. A_UINT32 underrun_hit_count;
  3778. A_UINT32 prod_blockwait_count;
  3779. A_UINT32 cons_blockwait_count;
  3780. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS];
  3781. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS];
  3782. } htt_ring_if_stats_tlv;
  3783. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  3784. #define HTT_RING_IF_CMN_MAC_ID_S 0
  3785. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  3786. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  3787. HTT_RING_IF_CMN_MAC_ID_S)
  3788. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  3789. do { \
  3790. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  3791. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  3792. } while (0)
  3793. typedef struct {
  3794. htt_tlv_hdr_t tlv_hdr;
  3795. /**
  3796. * BIT [ 7 : 0] :- mac_id
  3797. * BIT [31 : 8] :- reserved
  3798. */
  3799. A_UINT32 mac_id__word;
  3800. A_UINT32 num_records;
  3801. } htt_ring_if_cmn_tlv;
  3802. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3803. * TLV_TAGS:
  3804. * - HTT_STATS_RING_IF_CMN_TAG
  3805. * - HTT_STATS_STRING_TAG
  3806. * - HTT_STATS_RING_IF_TAG
  3807. */
  3808. /* NOTE:
  3809. * This structure is for documentation, and cannot be safely used directly.
  3810. * Instead, use the constituent TLV structures to fill/parse.
  3811. */
  3812. typedef struct {
  3813. htt_ring_if_cmn_tlv cmn_tlv;
  3814. /** Variable based on the Number of records. */
  3815. struct _ring_if {
  3816. htt_stats_string_tlv ring_str_tlv;
  3817. htt_ring_if_stats_tlv ring_tlv;
  3818. } r[1];
  3819. } htt_ring_if_stats_t;
  3820. /* == SFM STATS == */
  3821. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3822. /* NOTE: Variable length TLV, use length spec to infer array size */
  3823. typedef struct {
  3824. htt_tlv_hdr_t tlv_hdr;
  3825. /** Number of DWORDS used per user and per client */
  3826. A_UINT32 dwords_used_by_user_n[1];
  3827. } htt_sfm_client_user_tlv_v;
  3828. typedef struct {
  3829. htt_tlv_hdr_t tlv_hdr;
  3830. /** Client ID */
  3831. A_UINT32 client_id;
  3832. /** Minimum number of buffers */
  3833. A_UINT32 buf_min;
  3834. /** Maximum number of buffers */
  3835. A_UINT32 buf_max;
  3836. /** Number of Busy buffers */
  3837. A_UINT32 buf_busy;
  3838. /** Number of Allocated buffers */
  3839. A_UINT32 buf_alloc;
  3840. /** Number of Available/Usable buffers */
  3841. A_UINT32 buf_avail;
  3842. /** Number of users */
  3843. A_UINT32 num_users;
  3844. } htt_sfm_client_tlv;
  3845. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  3846. #define HTT_SFM_CMN_MAC_ID_S 0
  3847. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  3848. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  3849. HTT_SFM_CMN_MAC_ID_S)
  3850. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  3851. do { \
  3852. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  3853. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  3854. } while (0)
  3855. typedef struct {
  3856. htt_tlv_hdr_t tlv_hdr;
  3857. /**
  3858. * BIT [ 7 : 0] :- mac_id
  3859. * BIT [31 : 8] :- reserved
  3860. */
  3861. A_UINT32 mac_id__word;
  3862. /**
  3863. * Indicates the total number of 128 byte buffers in the CMEM
  3864. * that are available for buffer sharing
  3865. */
  3866. A_UINT32 buf_total;
  3867. /**
  3868. * Indicates for certain client or all the clients there is no
  3869. * dword saved in SFM, refer to SFM_R1_MEM_EMPTY
  3870. */
  3871. A_UINT32 mem_empty;
  3872. /** DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  3873. A_UINT32 deallocate_bufs;
  3874. /** Number of Records */
  3875. A_UINT32 num_records;
  3876. } htt_sfm_cmn_tlv;
  3877. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3878. * TLV_TAGS:
  3879. * - HTT_STATS_SFM_CMN_TAG
  3880. * - HTT_STATS_STRING_TAG
  3881. * - HTT_STATS_SFM_CLIENT_TAG
  3882. * - HTT_STATS_SFM_CLIENT_USER_TAG
  3883. */
  3884. /* NOTE:
  3885. * This structure is for documentation, and cannot be safely used directly.
  3886. * Instead, use the constituent TLV structures to fill/parse.
  3887. */
  3888. typedef struct {
  3889. htt_sfm_cmn_tlv cmn_tlv;
  3890. /** Variable based on the Number of records. */
  3891. struct _sfm_client {
  3892. htt_stats_string_tlv client_str_tlv;
  3893. htt_sfm_client_tlv client_tlv;
  3894. htt_sfm_client_user_tlv_v user_tlv;
  3895. } r[1];
  3896. } htt_sfm_stats_t;
  3897. /* == SRNG STATS == */
  3898. /* DWORD mac_id__ring_id__arena__ep */
  3899. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  3900. #define HTT_SRING_STATS_MAC_ID_S 0
  3901. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  3902. #define HTT_SRING_STATS_RING_ID_S 8
  3903. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  3904. #define HTT_SRING_STATS_ARENA_S 16
  3905. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  3906. #define HTT_SRING_STATS_EP_TYPE_S 24
  3907. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  3908. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  3909. HTT_SRING_STATS_MAC_ID_S)
  3910. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  3911. do { \
  3912. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  3913. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  3914. } while (0)
  3915. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  3916. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  3917. HTT_SRING_STATS_RING_ID_S)
  3918. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  3919. do { \
  3920. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  3921. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  3922. } while (0)
  3923. #define HTT_SRING_STATS_ARENA_GET(_var) \
  3924. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  3925. HTT_SRING_STATS_ARENA_S)
  3926. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  3927. do { \
  3928. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  3929. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  3930. } while (0)
  3931. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  3932. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  3933. HTT_SRING_STATS_EP_TYPE_S)
  3934. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  3935. do { \
  3936. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  3937. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  3938. } while (0)
  3939. /* DWORD num_avail_words__num_valid_words */
  3940. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  3941. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  3942. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  3943. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  3944. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  3945. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  3946. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  3947. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  3948. do { \
  3949. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  3950. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  3951. } while (0)
  3952. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  3953. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  3954. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  3955. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  3956. do { \
  3957. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  3958. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  3959. } while (0)
  3960. /* DWORD head_ptr__tail_ptr */
  3961. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  3962. #define HTT_SRING_STATS_HEAD_PTR_S 0
  3963. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  3964. #define HTT_SRING_STATS_TAIL_PTR_S 16
  3965. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  3966. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  3967. HTT_SRING_STATS_HEAD_PTR_S)
  3968. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  3969. do { \
  3970. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  3971. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  3972. } while (0)
  3973. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  3974. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  3975. HTT_SRING_STATS_TAIL_PTR_S)
  3976. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  3977. do { \
  3978. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  3979. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  3980. } while (0)
  3981. /* DWORD consumer_empty__producer_full */
  3982. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  3983. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  3984. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  3985. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  3986. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  3987. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  3988. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  3989. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  3990. do { \
  3991. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  3992. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  3993. } while (0)
  3994. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  3995. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  3996. HTT_SRING_STATS_PRODUCER_FULL_S)
  3997. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  3998. do { \
  3999. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  4000. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  4001. } while (0)
  4002. /* DWORD prefetch_count__internal_tail_ptr */
  4003. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  4004. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  4005. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  4006. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  4007. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  4008. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  4009. HTT_SRING_STATS_PREFETCH_COUNT_S)
  4010. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  4011. do { \
  4012. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  4013. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  4014. } while (0)
  4015. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  4016. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  4017. HTT_SRING_STATS_INTERNAL_TP_S)
  4018. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  4019. do { \
  4020. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  4021. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  4022. } while (0)
  4023. typedef struct {
  4024. htt_tlv_hdr_t tlv_hdr;
  4025. /**
  4026. * BIT [ 7 : 0] :- mac_id
  4027. * BIT [15 : 8] :- ring_id
  4028. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  4029. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  4030. * BIT [31 : 25] :- reserved
  4031. */
  4032. A_UINT32 mac_id__ring_id__arena__ep;
  4033. /** DWORD aligned base memory address of the ring */
  4034. A_UINT32 base_addr_lsb;
  4035. A_UINT32 base_addr_msb;
  4036. /** size of ring */
  4037. A_UINT32 ring_size;
  4038. /** size of each ring element */
  4039. A_UINT32 elem_size;
  4040. /** Ring status
  4041. *
  4042. * BIT [15 : 0] :- num_avail_words
  4043. * BIT [31 : 16] :- num_valid_words
  4044. */
  4045. A_UINT32 num_avail_words__num_valid_words;
  4046. /** Index of head and tail
  4047. * BIT [15 : 0] :- head_ptr
  4048. * BIT [31 : 16] :- tail_ptr
  4049. */
  4050. A_UINT32 head_ptr__tail_ptr;
  4051. /** Empty or full counter of rings
  4052. * BIT [15 : 0] :- consumer_empty
  4053. * BIT [31 : 16] :- producer_full
  4054. */
  4055. A_UINT32 consumer_empty__producer_full;
  4056. /** Prefetch status of consumer ring
  4057. * BIT [15 : 0] :- prefetch_count
  4058. * BIT [31 : 16] :- internal_tail_ptr
  4059. */
  4060. A_UINT32 prefetch_count__internal_tail_ptr;
  4061. } htt_sring_stats_tlv;
  4062. typedef struct {
  4063. htt_tlv_hdr_t tlv_hdr;
  4064. A_UINT32 num_records;
  4065. } htt_sring_cmn_tlv;
  4066. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  4067. * TLV_TAGS:
  4068. * - HTT_STATS_SRING_CMN_TAG
  4069. * - HTT_STATS_STRING_TAG
  4070. * - HTT_STATS_SRING_STATS_TAG
  4071. */
  4072. /* NOTE:
  4073. * This structure is for documentation, and cannot be safely used directly.
  4074. * Instead, use the constituent TLV structures to fill/parse.
  4075. */
  4076. typedef struct {
  4077. htt_sring_cmn_tlv cmn_tlv;
  4078. /** Variable based on the Number of records */
  4079. struct _sring_stats {
  4080. htt_stats_string_tlv sring_str_tlv;
  4081. htt_sring_stats_tlv sring_stats_tlv;
  4082. } r[1];
  4083. } htt_sring_stats_t;
  4084. /* == PDEV TX RATE CTRL STATS == */
  4085. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4086. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4087. #define HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4088. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  4089. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4090. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  4091. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4092. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4093. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4094. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4095. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  4096. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  4097. #define HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES 6
  4098. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  4099. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  4100. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  4101. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4102. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  4103. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4104. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4105. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  4106. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4107. do { \
  4108. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  4109. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  4110. } while (0)
  4111. #define HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS \
  4112. (HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + \
  4113. HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + \
  4114. HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS)
  4115. #define HTT_TX_PDEV_STATS_NUM_PER_COUNTERS 101
  4116. /*
  4117. * Introduce new TX counters to support 320MHz support and punctured modes
  4118. */
  4119. typedef enum {
  4120. HTT_TX_PDEV_STATS_PUNCTURED_NONE = 0,
  4121. HTT_TX_PDEV_STATS_PUNCTURED_20 = 1,
  4122. HTT_TX_PDEV_STATS_PUNCTURED_40 = 2,
  4123. HTT_TX_PDEV_STATS_PUNCTURED_80 = 3,
  4124. HTT_TX_PDEV_STATS_PUNCTURED_120 = 4,
  4125. HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4126. } HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4127. #define HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4128. /* 11be related updates */
  4129. #define HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0...13,-2,-1 */
  4130. #define HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4131. #define HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS 6
  4132. #define HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS 4
  4133. typedef enum {
  4134. HTT_TX_PDEV_STATS_AX_RU_SIZE_26,
  4135. HTT_TX_PDEV_STATS_AX_RU_SIZE_52,
  4136. HTT_TX_PDEV_STATS_AX_RU_SIZE_106,
  4137. HTT_TX_PDEV_STATS_AX_RU_SIZE_242,
  4138. HTT_TX_PDEV_STATS_AX_RU_SIZE_484,
  4139. HTT_TX_PDEV_STATS_AX_RU_SIZE_996,
  4140. HTT_TX_PDEV_STATS_AX_RU_SIZE_996x2,
  4141. HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS,
  4142. } HTT_TX_PDEV_STATS_AX_RU_SIZE;
  4143. typedef enum {
  4144. HTT_TX_PDEV_STATS_BE_RU_SIZE_26,
  4145. HTT_TX_PDEV_STATS_BE_RU_SIZE_52,
  4146. HTT_TX_PDEV_STATS_BE_RU_SIZE_52_26,
  4147. HTT_TX_PDEV_STATS_BE_RU_SIZE_106,
  4148. HTT_TX_PDEV_STATS_BE_RU_SIZE_106_26,
  4149. HTT_TX_PDEV_STATS_BE_RU_SIZE_242,
  4150. HTT_TX_PDEV_STATS_BE_RU_SIZE_484,
  4151. HTT_TX_PDEV_STATS_BE_RU_SIZE_484_242,
  4152. HTT_TX_PDEV_STATS_BE_RU_SIZE_996,
  4153. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484,
  4154. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4155. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2,
  4156. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4157. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3,
  4158. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4159. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x4,
  4160. HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4161. } HTT_TX_PDEV_STATS_BE_RU_SIZE;
  4162. typedef struct {
  4163. htt_tlv_hdr_t tlv_hdr;
  4164. /**
  4165. * BIT [ 7 : 0] :- mac_id
  4166. * BIT [31 : 8] :- reserved
  4167. */
  4168. A_UINT32 mac_id__word;
  4169. /** Number of tx ldpc packets */
  4170. A_UINT32 tx_ldpc;
  4171. /** Number of tx rts packets */
  4172. A_UINT32 rts_cnt;
  4173. /** RSSI value of last ack packet (units = dB above noise floor) */
  4174. A_UINT32 ack_rssi;
  4175. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4176. /** tx_xx_mcs: currently unused */
  4177. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4178. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4179. /* element 0,1, ...7 -> NSS 1,2, ...8 */
  4180. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4181. /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4182. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4183. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4184. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4185. /**
  4186. * Counters to track number of tx packets in each GI
  4187. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  4188. */
  4189. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4190. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  4191. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  4192. /** Number of CTS-acknowledged RTS packets */
  4193. A_UINT32 rts_success;
  4194. /**
  4195. * Counters for legacy 11a and 11b transmissions.
  4196. *
  4197. * The index corresponds to:
  4198. *
  4199. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  4200. *
  4201. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  4202. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  4203. */
  4204. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4205. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4206. /** 11AC VHT DL MU MIMO LDPC count */
  4207. A_UINT32 ac_mu_mimo_tx_ldpc;
  4208. /** 11AX HE DL MU MIMO LDPC count */
  4209. A_UINT32 ax_mu_mimo_tx_ldpc;
  4210. /** 11AX HE DL MU OFDMA LDPC count */
  4211. A_UINT32 ofdma_tx_ldpc;
  4212. /**
  4213. * Counters for 11ax HE LTF selection during TX.
  4214. *
  4215. * The index corresponds to:
  4216. *
  4217. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  4218. */
  4219. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  4220. /** 11AC VHT DL MU MIMO TX MCS stats */
  4221. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4222. /** 11AX HE DL MU MIMO TX MCS stats */
  4223. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4224. /** 11AX HE DL MU OFDMA TX MCS stats */
  4225. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4226. /** 11AC VHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4227. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4228. /** 11AX HE DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4229. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4230. /** 11AX HE DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  4231. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4232. /** 11AC VHT DL MU MIMO TX BW stats */
  4233. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4234. /** 11AX HE DL MU MIMO TX BW stats */
  4235. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4236. /** 11AX HE DL MU OFDMA TX BW stats */
  4237. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4238. /** 11AC VHT DL MU MIMO TX guard interval stats */
  4239. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4240. /** 11AX HE DL MU MIMO TX guard interval stats */
  4241. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4242. /** 11AX HE DL MU OFDMA TX guard interval stats */
  4243. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4244. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  4245. A_UINT32 tx_11ax_su_ext;
  4246. /* Stats for MCS 12/13 */
  4247. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4248. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4249. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4250. /** 11AX VHT DL MU MIMO extended TX MCS stats for MCS 12/13 */
  4251. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4252. /** 11AX VHT DL MU OFDMA extended TX MCS stats for MCS 12/13 */
  4253. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4254. /** 11AX VHT DL MU MIMO extended TX guard interval stats for MCS 12/13 */
  4255. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4256. /** 11AX VHT DL MU OFDMA extended TX guard interval stats for MCS 12/13 */
  4257. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4258. /* Stats for MCS 14/15 */
  4259. A_UINT32 tx_mcs_ext_2[HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4260. A_UINT32 tx_bw_320mhz;
  4261. A_UINT32 tx_gi_ext_2[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4262. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4263. A_UINT32 reduced_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4264. /** 11AC VHT DL MU MIMO TX BW stats at reduced channel config */
  4265. A_UINT32 reduced_ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4266. /** 11AX HE DL MU MIMO TX BW stats at reduced channel config */
  4267. A_UINT32 reduced_ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4268. /** 11AX HE DL MU OFDMA TX BW stats at reduced channel config */
  4269. A_UINT32 reduced_ax_mu_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4270. /** 11AX HE DL MU OFDMA TX RU Size stats */
  4271. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  4272. /** 11AX HE DL MU OFDMA HE-SIG-B MCS stats */
  4273. A_UINT32 ofdma_he_sig_b_mcs[HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS];
  4274. /** 11AX HE SU data + embedded trigger PPDU success stats (stats for HETP ack success PPDU cnt) */
  4275. A_UINT32 ax_su_embedded_trigger_data_ppdu;
  4276. /** 11AX HE SU data + embedded trigger PPDU failure stats (stats for HETP ack failure PPDU cnt) */
  4277. A_UINT32 ax_su_embedded_trigger_data_ppdu_err;
  4278. /** sta side trigger stats */
  4279. A_UINT32 trigger_type_11be[HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES];
  4280. } htt_tx_pdev_rate_stats_tlv;
  4281. typedef struct {
  4282. /* 11be mode pdev rate stats; placed in a separate TLV to adhere to size restrictions */
  4283. htt_tlv_hdr_t tlv_hdr;
  4284. /** 11BE EHT DL MU MIMO TX MCS stats */
  4285. A_UINT32 be_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4286. /** 11BE EHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4287. A_UINT32 be_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4288. /** 11BE EHT DL MU MIMO TX BW stats */
  4289. A_UINT32 be_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4290. /** 11BE EHT DL MU MIMO TX guard interval stats */
  4291. A_UINT32 be_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4292. /** 11BE DL MU MIMO LDPC count */
  4293. A_UINT32 be_mu_mimo_tx_ldpc;
  4294. } htt_tx_pdev_rate_stats_be_tlv;
  4295. typedef struct {
  4296. /*
  4297. * SAWF pdev rate stats;
  4298. * placed in a separate TLV to adhere to size restrictions
  4299. */
  4300. htt_tlv_hdr_t tlv_hdr;
  4301. /**
  4302. * Counter incremented when MCS is dropped due to the successive retries
  4303. * to a peer reaching the configured limit.
  4304. */
  4305. A_UINT32 rate_retry_mcs_drop_cnt;
  4306. /**
  4307. * histogram of MCS rate drop down, indexed by pre-drop MCS
  4308. */
  4309. A_UINT32 mcs_drop_rate[HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS];
  4310. /**
  4311. * PPDU PER histogram - each PPDU has its PER computed,
  4312. * and the bin corresponding to that PER percentage is incremented.
  4313. */
  4314. A_UINT32 per_histogram_cnt[HTT_TX_PDEV_STATS_NUM_PER_COUNTERS];
  4315. /**
  4316. * When the service class contains delay bound rate parameters which
  4317. * indicate low latency and we enable latency-based RA params then
  4318. * the low_latency_rate_count will be incremented.
  4319. * This counts the number of peer-TIDs that have been categorized as
  4320. * low-latency.
  4321. */
  4322. A_UINT32 low_latency_rate_cnt;
  4323. /** Indicate how many times rate drop happened within SIFS burst */
  4324. A_UINT32 su_burst_rate_drop_cnt;
  4325. /** Indicates how many within SIFS burst failed to deliver any pkt */
  4326. A_UINT32 su_burst_rate_drop_fail_cnt;
  4327. } htt_tx_pdev_rate_stats_sawf_tlv;
  4328. typedef struct {
  4329. htt_tlv_hdr_t tlv_hdr;
  4330. /**
  4331. * BIT [ 7 : 0] :- mac_id
  4332. * BIT [31 : 8] :- reserved
  4333. */
  4334. A_UINT32 mac_id__word;
  4335. /** 11BE EHT DL MU OFDMA LDPC count */
  4336. A_UINT32 be_ofdma_tx_ldpc;
  4337. /** 11BE EHT DL MU OFDMA TX MCS stats */
  4338. A_UINT32 be_ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4339. /**
  4340. * 11BE EHT DL MU OFDMA TX NSS stats (Indicates NSS for individual users)
  4341. */
  4342. A_UINT32 be_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4343. /** 11BE EHT DL MU OFDMA TX BW stats */
  4344. A_UINT32 be_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4345. /** 11BE EHT DL MU OFDMA TX guard interval stats */
  4346. A_UINT32 be_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4347. /** 11BE EHT DL MU OFDMA TX RU Size stats */
  4348. A_UINT32 be_ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4349. /** 11BE EHT DL MU OFDMA EHT-SIG MCS stats */
  4350. A_UINT32 be_ofdma_eht_sig_mcs[HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS];
  4351. } htt_tx_pdev_rate_stats_be_ofdma_tlv;
  4352. typedef struct {
  4353. htt_tlv_hdr_t tlv_hdr;
  4354. /** Tx PPDU duration histogram **/
  4355. A_UINT32 tx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4356. } htt_tx_pdev_ppdu_dur_stats_tlv;
  4357. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  4358. * TLV_TAGS:
  4359. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  4360. */
  4361. /* NOTE:
  4362. * This structure is for documentation, and cannot be safely used directly.
  4363. * Instead, use the constituent TLV structures to fill/parse.
  4364. */
  4365. typedef struct {
  4366. htt_tx_pdev_rate_stats_tlv rate_tlv;
  4367. htt_tx_pdev_rate_stats_be_tlv rate_be_tlv;
  4368. htt_tx_pdev_rate_stats_sawf_tlv rate_sawf_tlv;
  4369. htt_tx_pdev_ppdu_dur_stats_tlv tx_ppdu_dur_tlv;
  4370. } htt_tx_pdev_rate_stats_t;
  4371. /* == PDEV RX RATE CTRL STATS == */
  4372. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4373. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4374. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4375. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4376. #define HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4377. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  4378. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  4379. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4380. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  4381. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  4382. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  4383. #define HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS 5 /* 20, 40, 80, 160, 320Mhz */
  4384. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4385. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  4386. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4387. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  4388. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  4389. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  4390. #define HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0-13, -2, -1 */
  4391. #define HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4392. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  4393. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4394. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4395. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4396. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4397. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4398. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4399. */
  4400. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  4401. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  4402. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4403. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4404. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4405. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4406. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4407. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4408. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  4409. */
  4410. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  4411. typedef enum {
  4412. HTT_RX_PDEV_STATS_BE_RU_SIZE_26,
  4413. HTT_RX_PDEV_STATS_BE_RU_SIZE_52,
  4414. HTT_RX_PDEV_STATS_BE_RU_SIZE_52_26,
  4415. HTT_RX_PDEV_STATS_BE_RU_SIZE_106,
  4416. HTT_RX_PDEV_STATS_BE_RU_SIZE_106_26,
  4417. HTT_RX_PDEV_STATS_BE_RU_SIZE_242,
  4418. HTT_RX_PDEV_STATS_BE_RU_SIZE_484,
  4419. HTT_RX_PDEV_STATS_BE_RU_SIZE_484_242,
  4420. HTT_RX_PDEV_STATS_BE_RU_SIZE_996,
  4421. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484,
  4422. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4423. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2,
  4424. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4425. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3,
  4426. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4427. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x4,
  4428. HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4429. } HTT_RX_PDEV_STATS_BE_RU_SIZE;
  4430. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4431. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  4432. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4433. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4434. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  4435. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4436. do { \
  4437. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  4438. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  4439. } while (0)
  4440. /* Introduce new RX counters to support 320MHZ support and punctured modes */
  4441. typedef enum {
  4442. HTT_RX_PDEV_STATS_PUNCTURED_NONE = 0,
  4443. HTT_RX_PDEV_STATS_PUNCTURED_20 = 1,
  4444. HTT_RX_PDEV_STATS_PUNCTURED_40 = 2,
  4445. HTT_RX_PDEV_STATS_PUNCTURED_80 = 3,
  4446. HTT_RX_PDEV_STATS_PUNCTURED_120 = 4,
  4447. HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4448. } HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4449. #define HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4450. typedef struct {
  4451. htt_tlv_hdr_t tlv_hdr;
  4452. /**
  4453. * BIT [ 7 : 0] :- mac_id
  4454. * BIT [31 : 8] :- reserved
  4455. */
  4456. A_UINT32 mac_id__word;
  4457. A_UINT32 nsts;
  4458. /** Number of rx ldpc packets */
  4459. A_UINT32 rx_ldpc;
  4460. /** Number of rx rts packets */
  4461. A_UINT32 rts_cnt;
  4462. /** units = dB above noise floor */
  4463. A_UINT32 rssi_mgmt;
  4464. /** units = dB above noise floor */
  4465. A_UINT32 rssi_data;
  4466. /** units = dB above noise floor */
  4467. A_UINT32 rssi_comb;
  4468. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4469. /** element 0,1, ...7 -> NSS 1,2, ...8 */
  4470. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4471. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  4472. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4473. /** element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4474. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4475. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4476. /** units = dB above noise floor */
  4477. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4478. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  4479. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4480. /** rx Signal Strength value in dBm unit */
  4481. A_INT32 rssi_in_dbm;
  4482. A_UINT32 rx_11ax_su_ext;
  4483. A_UINT32 rx_11ac_mumimo;
  4484. A_UINT32 rx_11ax_mumimo;
  4485. A_UINT32 rx_11ax_ofdma;
  4486. A_UINT32 txbf;
  4487. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4488. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4489. A_UINT32 rx_active_dur_us_low;
  4490. A_UINT32 rx_active_dur_us_high;
  4491. /** number of times UL MU MIMO RX packets received */
  4492. A_UINT32 rx_11ax_ul_ofdma;
  4493. /** 11AX HE UL OFDMA RX TB PPDU MCS stats */
  4494. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4495. /** 11AX HE UL OFDMA RX TB PPDU GI stats */
  4496. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4497. /**
  4498. * 11AX HE UL OFDMA RX TB PPDU NSS stats
  4499. * (Increments the individual user NSS in the OFDMA PPDU received)
  4500. */
  4501. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4502. /** 11AX HE UL OFDMA RX TB PPDU BW stats */
  4503. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4504. /** Number of times UL OFDMA TB PPDUs received with stbc */
  4505. A_UINT32 ul_ofdma_rx_stbc;
  4506. /** Number of times UL OFDMA TB PPDUs received with ldpc */
  4507. A_UINT32 ul_ofdma_rx_ldpc;
  4508. /**
  4509. * Number of non data PPDUs received for each degree (number of users)
  4510. * in UL OFDMA
  4511. */
  4512. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4513. /**
  4514. * Number of data ppdus received for each degree (number of users)
  4515. * in UL OFDMA
  4516. */
  4517. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4518. /**
  4519. * Number of mpdus passed for each degree (number of users)
  4520. * in UL OFDMA TB PPDU
  4521. */
  4522. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4523. /**
  4524. * Number of mpdus failed for each degree (number of users)
  4525. * in UL OFDMA TB PPDU
  4526. */
  4527. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4528. A_UINT32 nss_count;
  4529. A_UINT32 pilot_count;
  4530. /** RxEVM stats in dB */
  4531. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  4532. /**
  4533. * EVM mean across pilots, computed as
  4534. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  4535. */
  4536. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4537. /** dBm units */
  4538. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4539. /** per_chain_rssi_pkt_type:
  4540. * This field shows what type of rx frame the per-chain RSSI was computed
  4541. * on, by recording the frame type and sub-type as bit-fields within this
  4542. * field:
  4543. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  4544. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  4545. * BIT [31 : 8] :- Reserved
  4546. */
  4547. A_UINT32 per_chain_rssi_pkt_type;
  4548. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4549. A_UINT32 rx_su_ndpa;
  4550. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4551. A_UINT32 rx_mu_ndpa;
  4552. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4553. A_UINT32 rx_br_poll;
  4554. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4555. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  4556. /**
  4557. * Number of non data ppdus received for each degree (number of users)
  4558. * with UL MUMIMO
  4559. */
  4560. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4561. /**
  4562. * Number of data ppdus received for each degree (number of users)
  4563. * with UL MUMIMO
  4564. */
  4565. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4566. /**
  4567. * Number of mpdus passed for each degree (number of users)
  4568. * with UL MUMIMO TB PPDU
  4569. */
  4570. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4571. /**
  4572. * Number of mpdus failed for each degree (number of users)
  4573. * with UL MUMIMO TB PPDU
  4574. */
  4575. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4576. /**
  4577. * Number of non data ppdus received for each degree (number of users)
  4578. * in UL OFDMA
  4579. */
  4580. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4581. /**
  4582. * Number of data ppdus received for each degree (number of users)
  4583. *in UL OFDMA
  4584. */
  4585. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4586. /* Stats for MCS 12/13 */
  4587. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4588. /*
  4589. * NOTE - this TLV is already large enough that it causes the HTT message
  4590. * carrying it to be nearly at the message size limit that applies to
  4591. * many targets/hosts.
  4592. * No further fields should be added to this TLV without very careful
  4593. * review to ensure the size increase is acceptable.
  4594. */
  4595. } htt_rx_pdev_rate_stats_tlv;
  4596. typedef struct {
  4597. htt_tlv_hdr_t tlv_hdr;
  4598. /** Tx PPDU duration histogram **/
  4599. A_UINT32 rx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4600. } htt_rx_pdev_ppdu_dur_stats_tlv;
  4601. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  4602. * TLV_TAGS:
  4603. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  4604. */
  4605. /* NOTE:
  4606. * This structure is for documentation, and cannot be safely used directly.
  4607. * Instead, use the constituent TLV structures to fill/parse.
  4608. */
  4609. typedef struct {
  4610. htt_rx_pdev_rate_stats_tlv rate_tlv;
  4611. htt_rx_pdev_ppdu_dur_stats_tlv rx_ppdu_dur_tlv;
  4612. } htt_rx_pdev_rate_stats_t;
  4613. typedef struct {
  4614. htt_tlv_hdr_t tlv_hdr;
  4615. /** units = dB above noise floor */
  4616. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4617. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4618. /** rx mcast signal strength value in dBm unit */
  4619. A_INT32 rssi_mcast_in_dbm;
  4620. /** rx mgmt packet signal Strength value in dBm unit */
  4621. A_INT32 rssi_mgmt_in_dbm;
  4622. /*
  4623. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  4624. * due to message size limitations.
  4625. */
  4626. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4627. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4628. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4629. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4630. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4631. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4632. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4633. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4634. /* MCS 14,15 */
  4635. A_UINT32 rx_mcs_ext_2[HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4636. A_UINT32 rx_bw_ext[HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS];
  4637. A_UINT32 rx_gi_ext_2[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4638. A_UINT32 rx_su_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4639. A_UINT32 reduced_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4640. } htt_rx_pdev_rate_ext_stats_tlv;
  4641. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  4642. * TLV_TAGS:
  4643. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  4644. */
  4645. /* NOTE:
  4646. * This structure is for documentation, and cannot be safely used directly.
  4647. * Instead, use the constituent TLV structures to fill/parse.
  4648. */
  4649. typedef struct {
  4650. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  4651. } htt_rx_pdev_rate_ext_stats_t;
  4652. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  4653. #define HTT_STATS_CMN_MAC_ID_S 0
  4654. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  4655. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  4656. HTT_STATS_CMN_MAC_ID_S)
  4657. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  4658. do { \
  4659. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  4660. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  4661. } while (0)
  4662. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  4663. typedef struct {
  4664. htt_tlv_hdr_t tlv_hdr;
  4665. /**
  4666. * BIT [ 7 : 0] :- mac_id
  4667. * BIT [31 : 8] :- reserved
  4668. */
  4669. A_UINT32 mac_id__word;
  4670. A_UINT32 rx_11ax_ul_ofdma;
  4671. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4672. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4673. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4674. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4675. A_UINT32 ul_ofdma_rx_stbc;
  4676. A_UINT32 ul_ofdma_rx_ldpc;
  4677. /*
  4678. * These are arrays to hold the number of PPDUs that we received per RU.
  4679. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4680. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4681. */
  4682. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4683. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4684. /*
  4685. * These arrays hold Target RSSI (rx power the AP wants),
  4686. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4687. * which can be identified by AIDs, during trigger based RX.
  4688. * Array acts a circular buffer and holds values for last 5 STAs
  4689. * in the same order as RX.
  4690. */
  4691. /**
  4692. * STA AID array for identifying which STA the
  4693. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4694. */
  4695. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4696. /**
  4697. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4698. */
  4699. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4700. /**
  4701. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4702. */
  4703. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4704. /**
  4705. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4706. */
  4707. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4708. A_UINT32 reduced_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4709. /*
  4710. * Number of HE UL OFDMA per-user responses containing only a QoS null in
  4711. * response to basic trigger. Typically a data response is expected.
  4712. */
  4713. A_UINT32 ul_ofdma_basic_trigger_rx_qos_null_only;
  4714. } htt_rx_pdev_ul_trigger_stats_tlv;
  4715. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4716. * TLV_TAGS:
  4717. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  4718. * NOTE:
  4719. * This structure is for documentation, and cannot be safely used directly.
  4720. * Instead, use the constituent TLV structures to fill/parse.
  4721. */
  4722. typedef struct {
  4723. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  4724. } htt_rx_pdev_ul_trigger_stats_t;
  4725. typedef struct {
  4726. htt_tlv_hdr_t tlv_hdr;
  4727. /**
  4728. * BIT [ 7 : 0] :- mac_id
  4729. * BIT [31 : 8] :- reserved
  4730. */
  4731. A_UINT32 mac_id__word;
  4732. A_UINT32 rx_11be_ul_ofdma;
  4733. A_UINT32 be_ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4734. A_UINT32 be_ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4735. A_UINT32 be_ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4736. A_UINT32 be_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4737. A_UINT32 be_ul_ofdma_rx_stbc;
  4738. A_UINT32 be_ul_ofdma_rx_ldpc;
  4739. /*
  4740. * These are arrays to hold the number of PPDUs that we received per RU.
  4741. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4742. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4743. */
  4744. /** PPDU level */
  4745. A_UINT32 be_rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4746. /** PPDU level */
  4747. A_UINT32 be_rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4748. /*
  4749. * These arrays hold Target RSSI (rx power the AP wants),
  4750. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4751. * which can be identified by AIDs, during trigger based RX.
  4752. * Array acts a circular buffer and holds values for last 5 STAs
  4753. * in the same order as RX.
  4754. */
  4755. /**
  4756. * STA AID array for identifying which STA the
  4757. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4758. */
  4759. A_UINT32 be_uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4760. /**
  4761. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4762. */
  4763. A_INT32 be_uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4764. /**
  4765. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4766. */
  4767. A_INT32 be_uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4768. /**
  4769. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4770. */
  4771. A_UINT32 be_uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4772. /*
  4773. * Number of EHT UL OFDMA per-user responses containing only a QoS null in
  4774. * response to basic trigger. Typically a data response is expected.
  4775. */
  4776. A_UINT32 be_ul_ofdma_basic_trigger_rx_qos_null_only;
  4777. } htt_rx_pdev_be_ul_trigger_stats_tlv;
  4778. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4779. * TLV_TAGS:
  4780. * - HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG
  4781. * NOTE:
  4782. * This structure is for documentation, and cannot be safely used directly.
  4783. * Instead, use the constituent TLV structures to fill/parse.
  4784. */
  4785. typedef struct {
  4786. htt_rx_pdev_be_ul_trigger_stats_tlv ul_trigger_tlv;
  4787. } htt_rx_pdev_be_ul_trigger_stats_t;
  4788. typedef struct {
  4789. htt_tlv_hdr_t tlv_hdr;
  4790. A_UINT32 user_index;
  4791. /** PPDU level */
  4792. A_UINT32 rx_ulofdma_non_data_ppdu;
  4793. /** PPDU level */
  4794. A_UINT32 rx_ulofdma_data_ppdu;
  4795. /** MPDU level */
  4796. A_UINT32 rx_ulofdma_mpdu_ok;
  4797. /** MPDU level */
  4798. A_UINT32 rx_ulofdma_mpdu_fail;
  4799. A_UINT32 rx_ulofdma_non_data_nusers;
  4800. A_UINT32 rx_ulofdma_data_nusers;
  4801. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  4802. typedef struct {
  4803. htt_tlv_hdr_t tlv_hdr;
  4804. A_UINT32 user_index;
  4805. /** PPDU level */
  4806. A_UINT32 be_rx_ulofdma_non_data_ppdu;
  4807. /** PPDU level */
  4808. A_UINT32 be_rx_ulofdma_data_ppdu;
  4809. /** MPDU level */
  4810. A_UINT32 be_rx_ulofdma_mpdu_ok;
  4811. /** MPDU level */
  4812. A_UINT32 be_rx_ulofdma_mpdu_fail;
  4813. A_UINT32 be_rx_ulofdma_non_data_nusers;
  4814. A_UINT32 be_rx_ulofdma_data_nusers;
  4815. } htt_rx_pdev_be_ul_ofdma_user_stats_tlv;
  4816. typedef struct {
  4817. htt_tlv_hdr_t tlv_hdr;
  4818. A_UINT32 user_index;
  4819. /** PPDU level */
  4820. A_UINT32 rx_ulmumimo_non_data_ppdu;
  4821. /** PPDU level */
  4822. A_UINT32 rx_ulmumimo_data_ppdu;
  4823. /** MPDU level */
  4824. A_UINT32 rx_ulmumimo_mpdu_ok;
  4825. /** MPDU level */
  4826. A_UINT32 rx_ulmumimo_mpdu_fail;
  4827. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  4828. typedef struct {
  4829. htt_tlv_hdr_t tlv_hdr;
  4830. A_UINT32 user_index;
  4831. /** PPDU level */
  4832. A_UINT32 be_rx_ulmumimo_non_data_ppdu;
  4833. /** PPDU level */
  4834. A_UINT32 be_rx_ulmumimo_data_ppdu;
  4835. /** MPDU level */
  4836. A_UINT32 be_rx_ulmumimo_mpdu_ok;
  4837. /** MPDU level */
  4838. A_UINT32 be_rx_ulmumimo_mpdu_fail;
  4839. } htt_rx_pdev_be_ul_mimo_user_stats_tlv;
  4840. /* == RX PDEV/SOC STATS == */
  4841. typedef struct {
  4842. htt_tlv_hdr_t tlv_hdr;
  4843. /**
  4844. * BIT [7:0] :- mac_id
  4845. * BIT [31:8] :- reserved
  4846. *
  4847. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4848. */
  4849. A_UINT32 mac_id__word;
  4850. /** Number of times UL MUMIMO RX packets received */
  4851. A_UINT32 rx_11ax_ul_mumimo;
  4852. /** 11AX HE UL MU-MIMO RX TB PPDU MCS stats */
  4853. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4854. /**
  4855. * 11AX HE UL MU-MIMO RX GI & LTF stats.
  4856. * Index 0 indicates 1xLTF + 1.6 msec GI
  4857. * Index 1 indicates 2xLTF + 1.6 msec GI
  4858. * Index 2 indicates 4xLTF + 3.2 msec GI
  4859. */
  4860. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4861. /**
  4862. * 11AX HE UL MU-MIMO RX TB PPDU NSS stats
  4863. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4864. */
  4865. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4866. /** 11AX HE UL MU-MIMO RX TB PPDU BW stats */
  4867. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4868. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4869. A_UINT32 ul_mumimo_rx_stbc;
  4870. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4871. A_UINT32 ul_mumimo_rx_ldpc;
  4872. /* Stats for MCS 12/13 */
  4873. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4874. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4875. /** RSSI in dBm for Rx TB PPDUs */
  4876. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  4877. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4878. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4879. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4880. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4881. /** Average pilot EVM measued for RX UL TB PPDU */
  4882. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4883. A_UINT32 reduced_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4884. /*
  4885. * Number of HE UL MU-MIMO per-user responses containing only a QoS null in
  4886. * response to basic trigger. Typically a data response is expected.
  4887. */
  4888. A_UINT32 ul_mumimo_basic_trigger_rx_qos_null_only;
  4889. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  4890. typedef struct {
  4891. htt_tlv_hdr_t tlv_hdr;
  4892. /**
  4893. * BIT [7:0] :- mac_id
  4894. * BIT [31:8] :- reserved
  4895. *
  4896. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4897. */
  4898. A_UINT32 mac_id__word;
  4899. /** Number of times UL MUMIMO RX packets received */
  4900. A_UINT32 rx_11be_ul_mumimo;
  4901. /** 11BE EHT UL MU-MIMO RX TB PPDU MCS stats */
  4902. A_UINT32 be_ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4903. /**
  4904. * 11BE EHT UL MU-MIMO RX GI & LTF stats.
  4905. * Index 0 indicates 1xLTF + 1.6 msec GI
  4906. * Index 1 indicates 2xLTF + 1.6 msec GI
  4907. * Index 2 indicates 4xLTF + 3.2 msec GI
  4908. */
  4909. A_UINT32 be_ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4910. /**
  4911. * 11BE EHT UL MU-MIMO RX TB PPDU NSS stats
  4912. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4913. */
  4914. A_UINT32 be_ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4915. /** 11BE EHT UL MU-MIMO RX TB PPDU BW stats */
  4916. A_UINT32 be_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4917. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4918. A_UINT32 be_ul_mumimo_rx_stbc;
  4919. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4920. A_UINT32 be_ul_mumimo_rx_ldpc;
  4921. /** RSSI in dBm for Rx TB PPDUs */
  4922. A_INT8 be_rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4923. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4924. A_INT8 be_rx_ul_mumimo_target_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4925. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4926. A_INT8 be_rx_ul_mumimo_fd_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4927. /** Average pilot EVM measued for RX UL TB PPDU */
  4928. A_INT8 be_rx_ulmumimo_pilot_evm_dB_mean[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4929. /** Number of times UL MUMIMO TB PPDUs received in a punctured mode */
  4930. A_UINT32 rx_ul_mumimo_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4931. /*
  4932. * Number of EHT UL MU-MIMO per-user responses containing only a QoS null
  4933. * in response to basic trigger. Typically a data response is expected.
  4934. */
  4935. A_UINT32 be_ul_mumimo_basic_trigger_rx_qos_null_only;
  4936. } htt_rx_pdev_ul_mumimo_trig_be_stats_tlv;
  4937. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  4938. * TLV_TAGS:
  4939. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  4940. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG
  4941. */
  4942. typedef struct {
  4943. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  4944. htt_rx_pdev_ul_mumimo_trig_be_stats_tlv ul_mumimo_trig_be_tlv;
  4945. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  4946. typedef struct {
  4947. htt_tlv_hdr_t tlv_hdr;
  4948. /** Num Packets received on REO FW ring */
  4949. A_UINT32 fw_reo_ring_data_msdu;
  4950. /** Num bc/mc packets indicated from fw to host */
  4951. A_UINT32 fw_to_host_data_msdu_bcmc;
  4952. /** Num unicast packets indicated from fw to host */
  4953. A_UINT32 fw_to_host_data_msdu_uc;
  4954. /** Num remote buf recycle from offload */
  4955. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  4956. /** Num remote free buf given to offload */
  4957. A_UINT32 ofld_remote_free_buf_indication_cnt;
  4958. /** Num unicast packets from local path indicated to host */
  4959. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  4960. /** Num unicast packets from REO indicated to host */
  4961. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  4962. /** Num Packets received from WBM SW1 ring */
  4963. A_UINT32 wbm_sw_ring_reap;
  4964. /** Num packets from WBM forwarded from fw to host via WBM */
  4965. A_UINT32 wbm_forward_to_host_cnt;
  4966. /** Num packets from WBM recycled to target refill ring */
  4967. A_UINT32 wbm_target_recycle_cnt;
  4968. /**
  4969. * Total Num of recycled to refill ring,
  4970. * including packets from WBM and REO
  4971. */
  4972. A_UINT32 target_refill_ring_recycle_cnt;
  4973. } htt_rx_soc_fw_stats_tlv;
  4974. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4975. /* NOTE: Variable length TLV, use length spec to infer array size */
  4976. typedef struct {
  4977. htt_tlv_hdr_t tlv_hdr;
  4978. /** Num ring empty encountered */
  4979. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  4980. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  4981. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4982. /* NOTE: Variable length TLV, use length spec to infer array size */
  4983. typedef struct {
  4984. htt_tlv_hdr_t tlv_hdr;
  4985. /** Num total buf refilled from refill ring */
  4986. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  4987. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  4988. /* RXDMA error code from WBM released packets */
  4989. typedef enum {
  4990. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  4991. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  4992. HTT_RX_RXDMA_FCS_ERR = 2,
  4993. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  4994. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  4995. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  4996. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  4997. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  4998. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  4999. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  5000. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  5001. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  5002. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  5003. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  5004. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  5005. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  5006. /*
  5007. * This MAX_ERR_CODE should not be used in any host/target messages,
  5008. * so that even though it is defined within a host/target interface
  5009. * definition header file, it isn't actually part of the host/target
  5010. * interface, and thus can be modified.
  5011. */
  5012. HTT_RX_RXDMA_MAX_ERR_CODE
  5013. } htt_rx_rxdma_error_code_enum;
  5014. /* NOTE: Variable length TLV, use length spec to infer array size */
  5015. typedef struct {
  5016. htt_tlv_hdr_t tlv_hdr;
  5017. /** NOTE:
  5018. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  5019. * It is expected but not required that the target will provide a rxdma_err element
  5020. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  5021. * MAX_ERR_CODE. The host should ignore any array elements whose
  5022. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5023. */
  5024. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  5025. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  5026. /* REO error code from WBM released packets */
  5027. typedef enum {
  5028. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  5029. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  5030. HTT_RX_AMPDU_IN_NON_BA = 2,
  5031. HTT_RX_NON_BA_DUPLICATE = 3,
  5032. HTT_RX_BA_DUPLICATE = 4,
  5033. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  5034. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  5035. HTT_RX_REGULAR_FRAME_OOR = 7,
  5036. HTT_RX_BAR_FRAME_OOR = 8,
  5037. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  5038. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  5039. HTT_RX_PN_CHECK_FAILED = 11,
  5040. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  5041. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  5042. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  5043. HTT_RX_REO_ERR_CODE_RVSD = 15,
  5044. /*
  5045. * This MAX_ERR_CODE should not be used in any host/target messages,
  5046. * so that even though it is defined within a host/target interface
  5047. * definition header file, it isn't actually part of the host/target
  5048. * interface, and thus can be modified.
  5049. */
  5050. HTT_RX_REO_MAX_ERR_CODE
  5051. } htt_rx_reo_error_code_enum;
  5052. /* NOTE: Variable length TLV, use length spec to infer array size */
  5053. typedef struct {
  5054. htt_tlv_hdr_t tlv_hdr;
  5055. /** NOTE:
  5056. * The mapping of REO error types to reo_err array elements is HW dependent.
  5057. * It is expected but not required that the target will provide a rxdma_err element
  5058. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  5059. * MAX_ERR_CODE. The host should ignore any array elements whose
  5060. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5061. */
  5062. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  5063. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  5064. /* NOTE:
  5065. * This structure is for documentation, and cannot be safely used directly.
  5066. * Instead, use the constituent TLV structures to fill/parse.
  5067. */
  5068. typedef struct {
  5069. htt_rx_soc_fw_stats_tlv fw_tlv;
  5070. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  5071. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  5072. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  5073. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  5074. } htt_rx_soc_stats_t;
  5075. /* == RX PDEV STATS == */
  5076. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  5077. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  5078. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  5079. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  5080. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  5081. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  5082. do { \
  5083. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  5084. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  5085. } while (0)
  5086. typedef struct {
  5087. htt_tlv_hdr_t tlv_hdr;
  5088. /**
  5089. * BIT [ 7 : 0] :- mac_id
  5090. * BIT [31 : 8] :- reserved
  5091. */
  5092. A_UINT32 mac_id__word;
  5093. /** Num PPDU status processed from HW */
  5094. A_UINT32 ppdu_recvd;
  5095. /** Num MPDU across PPDUs with FCS ok */
  5096. A_UINT32 mpdu_cnt_fcs_ok;
  5097. /** Num MPDU across PPDUs with FCS err */
  5098. A_UINT32 mpdu_cnt_fcs_err;
  5099. /** Num MSDU across PPDUs */
  5100. A_UINT32 tcp_msdu_cnt;
  5101. /** Num MSDU across PPDUs */
  5102. A_UINT32 tcp_ack_msdu_cnt;
  5103. /** Num MSDU across PPDUs */
  5104. A_UINT32 udp_msdu_cnt;
  5105. /** Num MSDU across PPDUs */
  5106. A_UINT32 other_msdu_cnt;
  5107. /** Num MPDU on FW ring indicated */
  5108. A_UINT32 fw_ring_mpdu_ind;
  5109. /** Num MGMT MPDU given to protocol */
  5110. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5111. /** Num ctrl MPDU given to protocol */
  5112. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  5113. /** Num mcast data packet received */
  5114. A_UINT32 fw_ring_mcast_data_msdu;
  5115. /** Num broadcast data packet received */
  5116. A_UINT32 fw_ring_bcast_data_msdu;
  5117. /** Num unicast data packet received */
  5118. A_UINT32 fw_ring_ucast_data_msdu;
  5119. /** Num null data packet received */
  5120. A_UINT32 fw_ring_null_data_msdu;
  5121. /** Num MPDU on FW ring dropped */
  5122. A_UINT32 fw_ring_mpdu_drop;
  5123. /** Num buf indication to offload */
  5124. A_UINT32 ofld_local_data_ind_cnt;
  5125. /** Num buf recycle from offload */
  5126. A_UINT32 ofld_local_data_buf_recycle_cnt;
  5127. /** Num buf indication to data_rx */
  5128. A_UINT32 drx_local_data_ind_cnt;
  5129. /** Num buf recycle from data_rx */
  5130. A_UINT32 drx_local_data_buf_recycle_cnt;
  5131. /** Num buf indication to protocol */
  5132. A_UINT32 local_nondata_ind_cnt;
  5133. /** Num buf recycle from protocol */
  5134. A_UINT32 local_nondata_buf_recycle_cnt;
  5135. /** Num buf fed */
  5136. A_UINT32 fw_status_buf_ring_refill_cnt;
  5137. /** Num ring empty encountered */
  5138. A_UINT32 fw_status_buf_ring_empty_cnt;
  5139. /** Num buf fed */
  5140. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  5141. /** Num ring empty encountered */
  5142. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  5143. /** Num buf fed */
  5144. A_UINT32 fw_link_buf_ring_refill_cnt;
  5145. /** Num ring empty encountered */
  5146. A_UINT32 fw_link_buf_ring_empty_cnt;
  5147. /** Num buf fed */
  5148. A_UINT32 host_pkt_buf_ring_refill_cnt;
  5149. /** Num ring empty encountered */
  5150. A_UINT32 host_pkt_buf_ring_empty_cnt;
  5151. /** Num buf fed */
  5152. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  5153. /** Num ring empty encountered */
  5154. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  5155. /** Num buf fed */
  5156. A_UINT32 mon_status_buf_ring_refill_cnt;
  5157. /** Num ring empty encountered */
  5158. A_UINT32 mon_status_buf_ring_empty_cnt;
  5159. /** Num buf fed */
  5160. A_UINT32 mon_desc_buf_ring_refill_cnt;
  5161. /** Num ring empty encountered */
  5162. A_UINT32 mon_desc_buf_ring_empty_cnt;
  5163. /** Num buf fed */
  5164. A_UINT32 mon_dest_ring_update_cnt;
  5165. /** Num ring full encountered */
  5166. A_UINT32 mon_dest_ring_full_cnt;
  5167. /** Num rx suspend is attempted */
  5168. A_UINT32 rx_suspend_cnt;
  5169. /** Num rx suspend failed */
  5170. A_UINT32 rx_suspend_fail_cnt;
  5171. /** Num rx resume attempted */
  5172. A_UINT32 rx_resume_cnt;
  5173. /** Num rx resume failed */
  5174. A_UINT32 rx_resume_fail_cnt;
  5175. /** Num rx ring switch */
  5176. A_UINT32 rx_ring_switch_cnt;
  5177. /** Num rx ring restore */
  5178. A_UINT32 rx_ring_restore_cnt;
  5179. /** Num rx flush issued */
  5180. A_UINT32 rx_flush_cnt;
  5181. /** Num rx recovery */
  5182. A_UINT32 rx_recovery_reset_cnt;
  5183. } htt_rx_pdev_fw_stats_tlv;
  5184. typedef struct {
  5185. htt_tlv_hdr_t tlv_hdr;
  5186. /** peer mac address */
  5187. htt_mac_addr peer_mac_addr;
  5188. /** Num of tx mgmt frames with subtype on peer level */
  5189. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5190. /** Num of rx mgmt frames with subtype on peer level */
  5191. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5192. } htt_peer_ctrl_path_txrx_stats_tlv;
  5193. #define HTT_STATS_PHY_ERR_MAX 43
  5194. typedef struct {
  5195. htt_tlv_hdr_t tlv_hdr;
  5196. /**
  5197. * BIT [ 7 : 0] :- mac_id
  5198. * BIT [31 : 8] :- reserved
  5199. */
  5200. A_UINT32 mac_id__word;
  5201. /** Num of phy err */
  5202. A_UINT32 total_phy_err_cnt;
  5203. /** Counts of different types of phy errs
  5204. * The mapping of PHY error types to phy_err array elements is HW dependent.
  5205. * The only currently-supported mapping is shown below:
  5206. *
  5207. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  5208. * 1 phyrx_err_synth_off
  5209. * 2 phyrx_err_ofdma_timing
  5210. * 3 phyrx_err_ofdma_signal_parity
  5211. * 4 phyrx_err_ofdma_rate_illegal
  5212. * 5 phyrx_err_ofdma_length_illegal
  5213. * 6 phyrx_err_ofdma_restart
  5214. * 7 phyrx_err_ofdma_service
  5215. * 8 phyrx_err_ppdu_ofdma_power_drop
  5216. * 9 phyrx_err_cck_blokker
  5217. * 10 phyrx_err_cck_timing
  5218. * 11 phyrx_err_cck_header_crc
  5219. * 12 phyrx_err_cck_rate_illegal
  5220. * 13 phyrx_err_cck_length_illegal
  5221. * 14 phyrx_err_cck_restart
  5222. * 15 phyrx_err_cck_service
  5223. * 16 phyrx_err_cck_power_drop
  5224. * 17 phyrx_err_ht_crc_err
  5225. * 18 phyrx_err_ht_length_illegal
  5226. * 19 phyrx_err_ht_rate_illegal
  5227. * 20 phyrx_err_ht_zlf
  5228. * 21 phyrx_err_false_radar_ext
  5229. * 22 phyrx_err_green_field
  5230. * 23 phyrx_err_bw_gt_dyn_bw
  5231. * 24 phyrx_err_leg_ht_mismatch
  5232. * 25 phyrx_err_vht_crc_error
  5233. * 26 phyrx_err_vht_siga_unsupported
  5234. * 27 phyrx_err_vht_lsig_len_invalid
  5235. * 28 phyrx_err_vht_ndp_or_zlf
  5236. * 29 phyrx_err_vht_nsym_lt_zero
  5237. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  5238. * 31 phyrx_err_vht_rx_skip_group_id0
  5239. * 32 phyrx_err_vht_rx_skip_group_id1to62
  5240. * 33 phyrx_err_vht_rx_skip_group_id63
  5241. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  5242. * 35 phyrx_err_defer_nap
  5243. * 36 phyrx_err_fdomain_timeout
  5244. * 37 phyrx_err_lsig_rel_check
  5245. * 38 phyrx_err_bt_collision
  5246. * 39 phyrx_err_unsupported_mu_feedback
  5247. * 40 phyrx_err_ppdu_tx_interrupt_rx
  5248. * 41 phyrx_err_unsupported_cbf
  5249. * 42 phyrx_err_other
  5250. */
  5251. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  5252. } htt_rx_pdev_fw_stats_phy_err_tlv;
  5253. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5254. /* NOTE: Variable length TLV, use length spec to infer array size */
  5255. typedef struct {
  5256. htt_tlv_hdr_t tlv_hdr;
  5257. /** Num error MPDU for each RxDMA error type */
  5258. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  5259. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  5260. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5261. /* NOTE: Variable length TLV, use length spec to infer array size */
  5262. typedef struct {
  5263. htt_tlv_hdr_t tlv_hdr;
  5264. /** Num MPDU dropped */
  5265. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  5266. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  5267. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  5268. * TLV_TAGS:
  5269. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  5270. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  5271. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  5272. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  5273. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  5274. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  5275. */
  5276. /* NOTE:
  5277. * This structure is for documentation, and cannot be safely used directly.
  5278. * Instead, use the constituent TLV structures to fill/parse.
  5279. */
  5280. typedef struct {
  5281. htt_rx_soc_stats_t soc_stats;
  5282. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  5283. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  5284. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  5285. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  5286. } htt_rx_pdev_stats_t;
  5287. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  5288. * TLV_TAGS:
  5289. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  5290. *
  5291. */
  5292. typedef struct {
  5293. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  5294. } htt_ctrl_path_txrx_stats_t;
  5295. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  5296. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  5297. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  5298. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  5299. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  5300. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  5301. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  5302. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  5303. typedef struct {
  5304. htt_tlv_hdr_t tlv_hdr;
  5305. /* Below values are obtained from the HW Cycles counter registers */
  5306. A_UINT32 tx_frame_usec;
  5307. A_UINT32 rx_frame_usec;
  5308. A_UINT32 rx_clear_usec;
  5309. A_UINT32 my_rx_frame_usec;
  5310. A_UINT32 usec_cnt;
  5311. A_UINT32 med_rx_idle_usec;
  5312. A_UINT32 med_tx_idle_global_usec;
  5313. A_UINT32 cca_obss_usec;
  5314. } htt_pdev_stats_cca_counters_tlv;
  5315. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  5316. * due to lack of support in some host stats infrastructures for
  5317. * TLVs nested within TLVs.
  5318. */
  5319. typedef struct {
  5320. htt_tlv_hdr_t tlv_hdr;
  5321. /** The channel number on which these stats were collected */
  5322. A_UINT32 chan_num;
  5323. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5324. A_UINT32 num_records;
  5325. /**
  5326. * Bit map of valid CCA counters
  5327. * Bit0 - tx_frame_usec
  5328. * Bit1 - rx_frame_usec
  5329. * Bit2 - rx_clear_usec
  5330. * Bit3 - my_rx_frame_usec
  5331. * bit4 - usec_cnt
  5332. * Bit5 - med_rx_idle_usec
  5333. * Bit6 - med_tx_idle_global_usec
  5334. * Bit7 - cca_obss_usec
  5335. *
  5336. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5337. */
  5338. A_UINT32 valid_cca_counters_bitmap;
  5339. /** Indicates the stats collection interval
  5340. * Valid Values:
  5341. * 100 - For the 100ms interval CCA stats histogram
  5342. * 1000 - For 1sec interval CCA histogram
  5343. * 0xFFFFFFFF - For Cumulative CCA Stats
  5344. */
  5345. A_UINT32 collection_interval;
  5346. /**
  5347. * This will be followed by an array which contains the CCA stats
  5348. * collected in the last N intervals,
  5349. * if the indication is for last N intervals CCA stats.
  5350. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5351. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5352. */
  5353. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5354. } htt_pdev_cca_stats_hist_tlv;
  5355. typedef struct {
  5356. htt_tlv_hdr_t tlv_hdr;
  5357. /** The channel number on which these stats were collected */
  5358. A_UINT32 chan_num;
  5359. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5360. A_UINT32 num_records;
  5361. /**
  5362. * Bit map of valid CCA counters
  5363. * Bit0 - tx_frame_usec
  5364. * Bit1 - rx_frame_usec
  5365. * Bit2 - rx_clear_usec
  5366. * Bit3 - my_rx_frame_usec
  5367. * bit4 - usec_cnt
  5368. * Bit5 - med_rx_idle_usec
  5369. * Bit6 - med_tx_idle_global_usec
  5370. * Bit7 - cca_obss_usec
  5371. *
  5372. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5373. */
  5374. A_UINT32 valid_cca_counters_bitmap;
  5375. /** Indicates the stats collection interval
  5376. * Valid Values:
  5377. * 100 - For the 100ms interval CCA stats histogram
  5378. * 1000 - For 1sec interval CCA histogram
  5379. * 0xFFFFFFFF - For Cumulative CCA Stats
  5380. */
  5381. A_UINT32 collection_interval;
  5382. /**
  5383. * This will be followed by an array which contains the CCA stats
  5384. * collected in the last N intervals,
  5385. * if the indication is for last N intervals CCA stats.
  5386. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5387. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5388. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5389. */
  5390. } htt_pdev_cca_stats_hist_v1_tlv;
  5391. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000ffff
  5392. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  5393. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  5394. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  5395. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  5396. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  5397. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  5398. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  5399. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  5400. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  5401. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  5402. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  5403. do { \
  5404. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  5405. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  5406. } while (0)
  5407. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  5408. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  5409. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  5410. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  5411. do { \
  5412. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  5413. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  5414. } while (0)
  5415. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  5416. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  5417. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  5418. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  5419. do { \
  5420. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  5421. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  5422. } while (0)
  5423. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  5424. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  5425. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  5426. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  5427. do { \
  5428. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  5429. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  5430. } while (0)
  5431. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  5432. typedef struct {
  5433. htt_tlv_hdr_t tlv_hdr;
  5434. A_UINT32 vdev_id;
  5435. htt_mac_addr peer_mac;
  5436. A_UINT32 flow_id_flags;
  5437. /**
  5438. * TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is
  5439. * not initiated by host
  5440. */
  5441. A_UINT32 dialog_id;
  5442. A_UINT32 wake_dura_us;
  5443. A_UINT32 wake_intvl_us;
  5444. A_UINT32 sp_offset_us;
  5445. } htt_pdev_stats_twt_session_tlv;
  5446. typedef struct {
  5447. htt_tlv_hdr_t tlv_hdr;
  5448. A_UINT32 pdev_id;
  5449. A_UINT32 num_sessions;
  5450. htt_pdev_stats_twt_session_tlv twt_session[1];
  5451. } htt_pdev_stats_twt_sessions_tlv;
  5452. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  5453. * TLV_TAGS:
  5454. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  5455. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  5456. */
  5457. /* NOTE:
  5458. * This structure is for documentation, and cannot be safely used directly.
  5459. * Instead, use the constituent TLV structures to fill/parse.
  5460. */
  5461. typedef struct {
  5462. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  5463. } htt_pdev_twt_sessions_stats_t;
  5464. typedef enum {
  5465. /* Global link descriptor queued in REO */
  5466. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  5467. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  5468. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  5469. /*Number of queue descriptors of this aging group */
  5470. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  5471. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  5472. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  5473. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  5474. /* Total number of MSDUs buffered in AC */
  5475. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  5476. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  5477. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  5478. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  5479. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  5480. } htt_rx_reo_resource_sample_id_enum;
  5481. typedef struct {
  5482. htt_tlv_hdr_t tlv_hdr;
  5483. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  5484. /** htt_rx_reo_debug_sample_id_enum */
  5485. A_UINT32 sample_id;
  5486. /** Max value of all samples */
  5487. A_UINT32 total_max;
  5488. /** Average value of total samples */
  5489. A_UINT32 total_avg;
  5490. /** Num of samples including both zeros and non zeros ones*/
  5491. A_UINT32 total_sample;
  5492. /** Average value of all non zeros samples */
  5493. A_UINT32 non_zeros_avg;
  5494. /** Num of non zeros samples */
  5495. A_UINT32 non_zeros_sample;
  5496. /** Max value of last N non zero samples (N = last_non_zeros_sample) */
  5497. A_UINT32 last_non_zeros_max;
  5498. /** Min value of last N non zero samples (N = last_non_zeros_sample) */
  5499. A_UINT32 last_non_zeros_min;
  5500. /** Average value of last N non zero samples (N = last_non_zeros_sample) */
  5501. A_UINT32 last_non_zeros_avg;
  5502. /** Num of last non zero samples */
  5503. A_UINT32 last_non_zeros_sample;
  5504. } htt_rx_reo_resource_stats_tlv_v;
  5505. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  5506. * TLV_TAGS:
  5507. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  5508. */
  5509. /* NOTE:
  5510. * This structure is for documentation, and cannot be safely used directly.
  5511. * Instead, use the constituent TLV structures to fill/parse.
  5512. */
  5513. typedef struct {
  5514. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  5515. } htt_soc_reo_resource_stats_t;
  5516. /* == TX SOUNDING STATS == */
  5517. /* config_param0 */
  5518. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  5519. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  5520. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  5521. typedef enum {
  5522. /* Implicit beamforming stats */
  5523. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  5524. /* Single user short inter frame sequence steer stats */
  5525. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  5526. /* Single user random back off steer stats */
  5527. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  5528. /* Multi user short inter frame sequence steer stats */
  5529. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  5530. /* Multi user random back off steer stats */
  5531. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  5532. /* For backward compatability new modes cannot be added */
  5533. HTT_TXBF_MAX_NUM_OF_MODES = 5
  5534. } htt_txbf_sound_steer_modes;
  5535. typedef enum {
  5536. HTT_TX_AC_SOUNDING_MODE = 0,
  5537. HTT_TX_AX_SOUNDING_MODE = 1,
  5538. HTT_TX_BE_SOUNDING_MODE = 2,
  5539. HTT_TX_CMN_SOUNDING_MODE = 3,
  5540. } htt_stats_sounding_tx_mode;
  5541. typedef struct {
  5542. htt_tlv_hdr_t tlv_hdr;
  5543. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  5544. /* Counts number of soundings for all steering modes in each bw */
  5545. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  5546. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  5547. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  5548. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  5549. /**
  5550. * The sounding array is a 2-D array stored as an 1-D array of
  5551. * A_UINT32. The stats for a particular user/bw combination is
  5552. * referenced with the following:
  5553. *
  5554. * sounding[(user* max_bw) + bw]
  5555. *
  5556. * ... where max_bw == 4 for 160mhz
  5557. */
  5558. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  5559. /* cv upload handler stats */
  5560. /** total times CV nc mismatched */
  5561. A_UINT32 cv_nc_mismatch_err;
  5562. /** total times CV has FCS error */
  5563. A_UINT32 cv_fcs_err;
  5564. /** total times CV has invalid NSS index */
  5565. A_UINT32 cv_frag_idx_mismatch;
  5566. /** total times CV has invalid SW peer ID */
  5567. A_UINT32 cv_invalid_peer_id;
  5568. /** total times CV rejected because TXBF is not setup in peer */
  5569. A_UINT32 cv_no_txbf_setup;
  5570. /** total times CV expired while in updating state */
  5571. A_UINT32 cv_expiry_in_update;
  5572. /** total times Pkt b/w exceeding the cbf_bw */
  5573. A_UINT32 cv_pkt_bw_exceed;
  5574. /** total times CV DMA not completed */
  5575. A_UINT32 cv_dma_not_done_err;
  5576. /** total times CV update to peer failed */
  5577. A_UINT32 cv_update_failed;
  5578. /* cv query stats */
  5579. /** total times CV query happened */
  5580. A_UINT32 cv_total_query;
  5581. /** total pattern based CV query */
  5582. A_UINT32 cv_total_pattern_query;
  5583. /** total BW based CV query */
  5584. A_UINT32 cv_total_bw_query;
  5585. /** incorrect encoding in CV flags */
  5586. A_UINT32 cv_invalid_bw_coding;
  5587. /** forced sounding enabled for the peer */
  5588. A_UINT32 cv_forced_sounding;
  5589. /** standalone sounding sequence on-going */
  5590. A_UINT32 cv_standalone_sounding;
  5591. /** NC of available CV lower than expected */
  5592. A_UINT32 cv_nc_mismatch;
  5593. /** feedback type different from expected */
  5594. A_UINT32 cv_fb_type_mismatch;
  5595. /** CV BW not equal to expected BW for OFDMA */
  5596. A_UINT32 cv_ofdma_bw_mismatch;
  5597. /** CV BW not greater than or equal to expected BW */
  5598. A_UINT32 cv_bw_mismatch;
  5599. /** CV pattern not matching with the expected pattern */
  5600. A_UINT32 cv_pattern_mismatch;
  5601. /** CV available is of different preamble type than expected. */
  5602. A_UINT32 cv_preamble_mismatch;
  5603. /** NR of available CV is lower than expected. */
  5604. A_UINT32 cv_nr_mismatch;
  5605. /** CV in use count has exceeded threshold and cannot be used further. */
  5606. A_UINT32 cv_in_use_cnt_exceeded;
  5607. /** A valid CV has been found. */
  5608. A_UINT32 cv_found;
  5609. /** No valid CV was found. */
  5610. A_UINT32 cv_not_found;
  5611. /** Sounding per user in 320MHz bandwidth */
  5612. A_UINT32 sounding_320[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  5613. /** Counts number of soundings for all steering modes in 320MHz bandwidth */
  5614. A_UINT32 cbf_320[HTT_TXBF_MAX_NUM_OF_MODES];
  5615. /* This part can be used for new counters added for CV query/upload. */
  5616. /** non-trigger based ranging sequence on-going */
  5617. A_UINT32 cv_ntbr_sounding;
  5618. /** CV found, but upload is in progress. */
  5619. A_UINT32 cv_found_upload_in_progress;
  5620. /** Expired CV found during query. */
  5621. A_UINT32 cv_expired_during_query;
  5622. /** total times CV dma timeout happened */
  5623. A_UINT32 cv_dma_timeout_error;
  5624. /** total times CV bufs uploaded for IBF case */
  5625. A_UINT32 cv_buf_ibf_uploads;
  5626. /** total times CV bufs uploaded for EBF case */
  5627. A_UINT32 cv_buf_ebf_uploads;
  5628. /** total times CV bufs received from IPC ring */
  5629. A_UINT32 cv_buf_received;
  5630. /** total times CV bufs fed back to the IPC ring */
  5631. A_UINT32 cv_buf_fed_back;
  5632. } htt_tx_sounding_stats_tlv;
  5633. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  5634. * TLV_TAGS:
  5635. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  5636. */
  5637. /* NOTE:
  5638. * This structure is for documentation, and cannot be safely used directly.
  5639. * Instead, use the constituent TLV structures to fill/parse.
  5640. */
  5641. typedef struct {
  5642. htt_tx_sounding_stats_tlv sounding_tlv;
  5643. } htt_tx_sounding_stats_t;
  5644. typedef struct {
  5645. htt_tlv_hdr_t tlv_hdr;
  5646. A_UINT32 num_obss_tx_ppdu_success;
  5647. A_UINT32 num_obss_tx_ppdu_failure;
  5648. /** num_sr_tx_transmissions:
  5649. * Counter of TX done by aborting other BSS RX with spatial reuse
  5650. * (for cases where rx RSSI from other BSS is below the packet-detection
  5651. * threshold for doing spatial reuse)
  5652. */
  5653. union {
  5654. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  5655. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  5656. };
  5657. union {
  5658. /**
  5659. * Count the number of times the RSSI from an other-BSS signal
  5660. * is below the spatial reuse power threshold, thus providing an
  5661. * opportunity for spatial reuse since OBSS interference will be
  5662. * inconsequential.
  5663. */
  5664. A_UINT32 num_spatial_reuse_opportunities;
  5665. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  5666. * This old name has been deprecated because it does not
  5667. * clearly and accurately reflect the information stored within
  5668. * this field.
  5669. * Use the new name (num_spatial_reuse_opportunities) instead of
  5670. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  5671. */
  5672. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  5673. };
  5674. /**
  5675. * Count of number of times OBSS frames were aborted and non-SRG
  5676. * opportunities were created. Non-SRG opportunities are created when
  5677. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  5678. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  5679. * allow non-SRG TX.
  5680. */
  5681. A_UINT32 num_non_srg_opportunities;
  5682. /**
  5683. * Count of number of times TX PPDU were transmitted using non-SRG
  5684. * opportunities created. Incoming OBSS frame RSSI is compared with per
  5685. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  5686. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  5687. * tranmission happens.
  5688. */
  5689. A_UINT32 num_non_srg_ppdu_tried;
  5690. /**
  5691. * Count of number of times non-SRG based TX transmissions were successful
  5692. */
  5693. A_UINT32 num_non_srg_ppdu_success;
  5694. /**
  5695. * Count of number of times OBSS frames were aborted and SRG opportunities
  5696. * were created. Srg opportunities are created when incoming OBSS RSSI
  5697. * is less than the global configured SRG RSSI threshold and SRC OBSS
  5698. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  5699. * registers allow SRG TX.
  5700. */
  5701. A_UINT32 num_srg_opportunities;
  5702. /**
  5703. * Count of number of times TX PPDU were transmitted using SRG
  5704. * opportunities created.
  5705. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  5706. * threshold configured in each PPDU.
  5707. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  5708. * then SRG tranmission happens.
  5709. */
  5710. A_UINT32 num_srg_ppdu_tried;
  5711. /**
  5712. * Count of number of times SRG based TX transmissions were successful
  5713. */
  5714. A_UINT32 num_srg_ppdu_success;
  5715. /**
  5716. * Count of number of times PSR opportunities were created by aborting
  5717. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  5718. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  5719. * based spatial reuse.
  5720. */
  5721. A_UINT32 num_psr_opportunities;
  5722. /**
  5723. * Count of number of times TX PPDU were transmitted using PSR
  5724. * opportunities created.
  5725. */
  5726. A_UINT32 num_psr_ppdu_tried;
  5727. /**
  5728. * Count of number of times PSR based TX transmissions were successful.
  5729. */
  5730. A_UINT32 num_psr_ppdu_success;
  5731. /**
  5732. * Count of number of times TX PPDU per access category were transmitted
  5733. * using non-SRG opportunities created.
  5734. */
  5735. A_UINT32 num_non_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  5736. /**
  5737. * Count of number of times non-SRG based TX transmissions per access
  5738. * category were successful
  5739. */
  5740. A_UINT32 num_non_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  5741. /**
  5742. * Count of number of times TX PPDU per access category were transmitted
  5743. * using SRG opportunities created.
  5744. */
  5745. A_UINT32 num_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  5746. /**
  5747. * Count of number of times SRG based TX transmissions per access
  5748. * category were successful
  5749. */
  5750. A_UINT32 num_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  5751. /**
  5752. * Count of number of times ppdu was flushed due to ongoing OBSS
  5753. * frame duration value lesser than minimum required frame duration.
  5754. */
  5755. A_UINT32 num_obss_min_duration_check_flush_cnt;
  5756. /**
  5757. * Count of number of times ppdu was flushed due to ppdu duration
  5758. * exceeding aborted OBSS frame duration
  5759. */
  5760. A_UINT32 num_sr_ppdu_abort_flush_cnt;
  5761. } htt_pdev_obss_pd_stats_tlv;
  5762. /* NOTE:
  5763. * This structure is for documentation, and cannot be safely used directly.
  5764. * Instead, use the constituent TLV structures to fill/parse.
  5765. */
  5766. typedef struct {
  5767. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  5768. } htt_pdev_obss_pd_stats_t;
  5769. typedef struct {
  5770. htt_tlv_hdr_t tlv_hdr;
  5771. A_UINT32 pdev_id;
  5772. A_UINT32 current_head_idx;
  5773. A_UINT32 current_tail_idx;
  5774. A_UINT32 num_htt_msgs_sent;
  5775. /**
  5776. * Time in milliseconds for which the ring has been in
  5777. * its current backpressure condition
  5778. */
  5779. A_UINT32 backpressure_time_ms;
  5780. /** backpressure_hist -
  5781. * histogram showing how many times different degrees of backpressure
  5782. * duration occurred:
  5783. * Index 0 indicates the number of times ring was
  5784. * continously in backpressure state for 100 - 200ms.
  5785. * Index 1 indicates the number of times ring was
  5786. * continously in backpressure state for 200 - 300ms.
  5787. * Index 2 indicates the number of times ring was
  5788. * continously in backpressure state for 300 - 400ms.
  5789. * Index 3 indicates the number of times ring was
  5790. * continously in backpressure state for 400 - 500ms.
  5791. * Index 4 indicates the number of times ring was
  5792. * continously in backpressure state beyond 500ms.
  5793. */
  5794. A_UINT32 backpressure_hist[5];
  5795. } htt_ring_backpressure_stats_tlv;
  5796. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  5797. * TLV_TAGS:
  5798. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  5799. */
  5800. /* NOTE:
  5801. * This structure is for documentation, and cannot be safely used directly.
  5802. * Instead, use the constituent TLV structures to fill/parse.
  5803. */
  5804. typedef struct {
  5805. htt_sring_cmn_tlv cmn_tlv;
  5806. struct {
  5807. htt_stats_string_tlv sring_str_tlv;
  5808. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  5809. } r[1]; /* variable-length array */
  5810. } htt_ring_backpressure_stats_t;
  5811. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  5812. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  5813. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  5814. typedef struct {
  5815. htt_tlv_hdr_t tlv_hdr;
  5816. /** print_header:
  5817. * This field suggests whether the host should print a header when
  5818. * displaying the TLV (because this is the first latency_prof_stats
  5819. * TLV within a series), or if only the TLV contents should be displayed
  5820. * without a header (because this is not the first TLV within the series).
  5821. */
  5822. A_UINT32 print_header;
  5823. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  5824. /** number of data values included in the tot sum */
  5825. A_UINT32 cnt;
  5826. /** time in us */
  5827. A_UINT32 min;
  5828. /** time in us */
  5829. A_UINT32 max;
  5830. A_UINT32 last;
  5831. /** time in us */
  5832. A_UINT32 tot;
  5833. /** time in us */
  5834. A_UINT32 avg;
  5835. /** hist_intvl:
  5836. * Histogram interval, i.e. the latency range covered by each
  5837. * bin of the histogram, in microsecond units.
  5838. * hist[0] counts how many latencies were between 0 to hist_intvl
  5839. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  5840. * hist[2] counts how many latencies were more than 2*hist_intvl
  5841. */
  5842. A_UINT32 hist_intvl;
  5843. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  5844. /** max page faults in any 1 sampling window */
  5845. A_UINT32 page_fault_max;
  5846. /** summed over all sampling windows */
  5847. A_UINT32 page_fault_total;
  5848. /** ignored_latency_count:
  5849. * ignore some of profile latency to avoid avg skewing
  5850. */
  5851. A_UINT32 ignored_latency_count;
  5852. /** interrupts_max: max interrupts within any single sampling window */
  5853. A_UINT32 interrupts_max;
  5854. /** interrupts_hist: histogram of interrupt rate
  5855. * bin0 contains the number of sampling windows that had 0 interrupts,
  5856. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  5857. * bin2 contains the number of sampling windows that had > 4 interrupts
  5858. */
  5859. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  5860. } htt_latency_prof_stats_tlv;
  5861. typedef struct {
  5862. htt_tlv_hdr_t tlv_hdr;
  5863. /** duration:
  5864. * Time period over which counts were gathered, units = microseconds.
  5865. */
  5866. A_UINT32 duration;
  5867. A_UINT32 tx_msdu_cnt;
  5868. A_UINT32 tx_mpdu_cnt;
  5869. A_UINT32 tx_ppdu_cnt;
  5870. A_UINT32 rx_msdu_cnt;
  5871. A_UINT32 rx_mpdu_cnt;
  5872. } htt_latency_prof_ctx_tlv;
  5873. typedef struct {
  5874. htt_tlv_hdr_t tlv_hdr;
  5875. /** count of enabled profiles */
  5876. A_UINT32 prof_enable_cnt;
  5877. } htt_latency_prof_cnt_tlv;
  5878. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  5879. * TLV_TAGS:
  5880. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  5881. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  5882. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  5883. */
  5884. /* NOTE:
  5885. * This structure is for documentation, and cannot be safely used directly.
  5886. * Instead, use the constituent TLV structures to fill/parse.
  5887. */
  5888. typedef struct {
  5889. htt_latency_prof_stats_tlv latency_prof_stat;
  5890. htt_latency_prof_ctx_tlv latency_ctx_stat;
  5891. htt_latency_prof_cnt_tlv latency_cnt_stat;
  5892. } htt_soc_latency_stats_t;
  5893. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  5894. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  5895. #define HTT_RX_SQUARE_INDEX 6
  5896. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  5897. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  5898. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  5899. * TLV_TAGS:
  5900. * - HTT_STATS_RX_FSE_STATS_TAG
  5901. */
  5902. typedef struct {
  5903. htt_tlv_hdr_t tlv_hdr;
  5904. /**
  5905. * Number of times host requested for fse enable/disable
  5906. */
  5907. A_UINT32 fse_enable_cnt;
  5908. A_UINT32 fse_disable_cnt;
  5909. /**
  5910. * Number of times host requested for fse cache invalidation
  5911. * individual entries or full cache
  5912. */
  5913. A_UINT32 fse_cache_invalidate_entry_cnt;
  5914. A_UINT32 fse_full_cache_invalidate_cnt;
  5915. /**
  5916. * Cache hits count will increase if there is a matching flow in the cache
  5917. * There is no register for cache miss but the number of cache misses can
  5918. * be calculated as
  5919. * cache miss = (num_searches - cache_hits)
  5920. * Thus, there is no need to have a separate variable for cache misses.
  5921. * Num searches is flow search times done in the cache.
  5922. */
  5923. A_UINT32 fse_num_cache_hits_cnt;
  5924. A_UINT32 fse_num_searches_cnt;
  5925. /**
  5926. * Cache Occupancy holds 2 types of values: Peak and Current.
  5927. * 10 bins are used to keep track of peak occupancy.
  5928. * 8 of these bins represent ranges of values, while the first and last
  5929. * bins represent the extreme cases of the cache being completely empty
  5930. * or completely full.
  5931. * For the non-extreme bins, the number of cache occupancy values per
  5932. * bin is the maximum cache occupancy (128), divided by the number of
  5933. * non-extreme bins (8), so 128/8 = 16 values per bin.
  5934. * The range of values for each histogram bins is specified below:
  5935. * Bin0 = Counter increments when cache occupancy is empty
  5936. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  5937. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  5938. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  5939. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  5940. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  5941. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  5942. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  5943. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  5944. * Bin9 = Counter increments when cache occupancy is equal to 128
  5945. * The above histogram bin definitions apply to both the peak-occupancy
  5946. * histogram and the current-occupancy histogram.
  5947. *
  5948. * @fse_cache_occupancy_peak_cnt:
  5949. * Array records periodically PEAK cache occupancy values.
  5950. * Peak Occupancy will increment only if it is greater than current
  5951. * occupancy value.
  5952. *
  5953. * @fse_cache_occupancy_curr_cnt:
  5954. * Array records periodically current cache occupancy value.
  5955. * Current Cache occupancy always holds instant snapshot of
  5956. * current number of cache entries.
  5957. **/
  5958. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  5959. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  5960. /**
  5961. * Square stat is sum of squares of cache occupancy to better understand
  5962. * any variation/deviation within each cache set, over a given time-window.
  5963. *
  5964. * Square stat is calculated this way:
  5965. * Square = SUM(Squares of all Occupancy in a Set) / 8
  5966. * The cache has 16-way set associativity, so the occupancy of a
  5967. * set can vary from 0 to 16. There are 8 sets within the cache.
  5968. * Therefore, the minimum possible square value is 0, and the maximum
  5969. * possible square value is (8*16^2) / 8 = 256.
  5970. *
  5971. * 6 bins are used to keep track of square stats:
  5972. * Bin0 = increments when square of current cache occupancy is zero
  5973. * Bin1 = increments when square of current cache occupancy is within
  5974. * [1 to 50]
  5975. * Bin2 = increments when square of current cache occupancy is within
  5976. * [51 to 100]
  5977. * Bin3 = increments when square of current cache occupancy is within
  5978. * [101 to 200]
  5979. * Bin4 = increments when square of current cache occupancy is within
  5980. * [201 to 255]
  5981. * Bin5 = increments when square of current cache occupancy is 256
  5982. */
  5983. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  5984. /**
  5985. * Search stats has 2 types of values: Peak Pending and Number of
  5986. * Search Pending.
  5987. * GSE command ring for FSE can hold maximum of 5 Pending searches
  5988. * at any given time.
  5989. *
  5990. * 4 bins are used to keep track of search stats:
  5991. * Bin0 = Counter increments when there are NO pending searches
  5992. * (For peak, it will be number of pending searches greater
  5993. * than GSE command ring FIFO outstanding requests.
  5994. * For Search Pending, it will be number of pending search
  5995. * inside GSE command ring FIFO.)
  5996. * Bin1 = Counter increments when number of pending searches are within
  5997. * [1 to 2]
  5998. * Bin2 = Counter increments when number of pending searches are within
  5999. * [3 to 4]
  6000. * Bin3 = Counter increments when number of pending searches are
  6001. * greater/equal to [ >= 5]
  6002. */
  6003. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  6004. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  6005. } htt_rx_fse_stats_tlv;
  6006. /* NOTE:
  6007. * This structure is for documentation, and cannot be safely used directly.
  6008. * Instead, use the constituent TLV structures to fill/parse.
  6009. */
  6010. typedef struct {
  6011. htt_rx_fse_stats_tlv rx_fse_stats;
  6012. } htt_rx_fse_stats_t;
  6013. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  6014. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  6015. #define HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES 2/* 0: Half, 1: Quarter */
  6016. typedef struct {
  6017. htt_tlv_hdr_t tlv_hdr;
  6018. /** SU TxBF TX MCS stats */
  6019. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6020. /** Implicit BF TX MCS stats */
  6021. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6022. /** Open loop TX MCS stats */
  6023. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6024. /** SU TxBF TX NSS stats */
  6025. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6026. /** Implicit BF TX NSS stats */
  6027. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6028. /** Open loop TX NSS stats */
  6029. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6030. /** SU TxBF TX BW stats */
  6031. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6032. /** Implicit BF TX BW stats */
  6033. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6034. /** Open loop TX BW stats */
  6035. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6036. /** Legacy and OFDM TX rate stats */
  6037. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  6038. /** SU TxBF TX BW stats */
  6039. A_UINT32 reduced_tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6040. /** Implicit BF TX BW stats */
  6041. A_UINT32 reduced_tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6042. /** Open loop TX BW stats */
  6043. A_UINT32 reduced_tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6044. } htt_tx_pdev_txbf_rate_stats_tlv;
  6045. typedef enum {
  6046. HTT_STATS_RC_MODE_DLSU = 0,
  6047. HTT_STATS_RC_MODE_DLMUMIMO = 1,
  6048. HTT_STATS_RC_MODE_DLOFDMA = 2,
  6049. } htt_stats_rc_mode;
  6050. typedef struct {
  6051. A_UINT32 ppdus_tried;
  6052. A_UINT32 ppdus_ack_failed;
  6053. A_UINT32 mpdus_tried;
  6054. A_UINT32 mpdus_failed;
  6055. } htt_tx_rate_stats_t;
  6056. typedef enum {
  6057. HTT_RC_MODE_SU_OL,
  6058. HTT_RC_MODE_SU_BF,
  6059. HTT_RC_MODE_MU1_INTF,
  6060. HTT_RC_MODE_MU2_INTF,
  6061. HTT_Rc_MODE_MU3_INTF,
  6062. HTT_RC_MODE_MU4_INTF,
  6063. HTT_RC_MODE_MU5_INTF,
  6064. HTT_RC_MODE_MU6_INTF,
  6065. HTT_RC_MODE_MU7_INTF,
  6066. HTT_RC_MODE_2D_COUNT,
  6067. } HTT_RC_MODE;
  6068. typedef enum {
  6069. HTT_STATS_RU_TYPE_INVALID = 0,
  6070. HTT_STATS_RU_TYPE_SINGLE_RU_ONLY = 1,
  6071. HTT_STATS_RU_TYPE_SINGLE_AND_MULTI_RU = 2,
  6072. } htt_stats_ru_type;
  6073. typedef struct {
  6074. htt_tlv_hdr_t tlv_hdr;
  6075. /** HTT_STATS_RC_MODE_XX */
  6076. A_UINT32 rc_mode;
  6077. A_UINT32 last_probed_mcs;
  6078. A_UINT32 last_probed_nss;
  6079. A_UINT32 last_probed_bw;
  6080. htt_tx_rate_stats_t per_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  6081. htt_tx_rate_stats_t per_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6082. htt_tx_rate_stats_t per_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6083. /** 320MHz extension for PER */
  6084. htt_tx_rate_stats_t per_bw320;
  6085. A_UINT32 probe_cnt_per_rcmode[HTT_RC_MODE_2D_COUNT];
  6086. htt_stats_ru_type ru_type; /* refer to htt_stats_ru_type */
  6087. htt_tx_rate_stats_t per_ru[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  6088. } htt_tx_rate_stats_per_tlv;
  6089. /* NOTE:
  6090. * This structure is for documentation, and cannot be safely used directly.
  6091. * Instead, use the constituent TLV structures to fill/parse.
  6092. */
  6093. typedef struct {
  6094. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  6095. } htt_pdev_txbf_rate_stats_t;
  6096. typedef struct {
  6097. htt_tx_rate_stats_per_tlv per_stats;
  6098. } htt_tx_pdev_per_stats_t;
  6099. typedef enum {
  6100. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  6101. HTT_ULTRIG_PSPOLL_TRIGGER,
  6102. HTT_ULTRIG_UAPSD_TRIGGER,
  6103. HTT_ULTRIG_11AX_TRIGGER,
  6104. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  6105. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  6106. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  6107. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  6108. typedef enum {
  6109. HTT_11AX_TRIGGER_BASIC_E = 0,
  6110. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  6111. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  6112. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  6113. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  6114. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  6115. HTT_11AX_TRIGGER_BQRP_E = 6,
  6116. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  6117. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  6118. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  6119. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  6120. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  6121. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  6122. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  6123. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  6124. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  6125. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  6126. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  6127. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  6128. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  6129. /* Actual resp type sent by STA for trigger
  6130. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  6131. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  6132. /* Counter for MCS 0-13 */
  6133. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  6134. /* Counters BW 20,40,80,160,320 */
  6135. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  6136. #define HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  6137. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  6138. * TLV_TAGS:
  6139. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  6140. */
  6141. typedef struct {
  6142. htt_tlv_hdr_t tlv_hdr;
  6143. A_UINT32 pdev_id;
  6144. /**
  6145. * Trigger Type reported by HWSCH on RX reception
  6146. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE
  6147. */
  6148. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  6149. /**
  6150. * 11AX Trigger Type on RX reception
  6151. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE
  6152. */
  6153. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  6154. /** Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  6155. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6156. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6157. /**
  6158. * Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  6159. * Super set of num_data_ppdu_responded_per_hwq,
  6160. * num_null_delimiters_responded_per_hwq
  6161. */
  6162. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  6163. /**
  6164. * Time interval between current time ms and last successful trigger RX
  6165. * 0xFFFFFFFF denotes no trig received / timestamp roll back
  6166. */
  6167. A_UINT32 last_trig_rx_time_delta_ms;
  6168. /**
  6169. * Rate Statistics for UL OFDMA
  6170. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ
  6171. */
  6172. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6173. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6174. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6175. A_UINT32 ul_ofdma_tx_ldpc;
  6176. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6177. /** Trig based PPDU TX/ RBO based PPDU TX Count */
  6178. A_UINT32 trig_based_ppdu_tx;
  6179. A_UINT32 rbo_based_ppdu_tx;
  6180. /** Switch MU EDCA to SU EDCA Count */
  6181. A_UINT32 mu_edca_to_su_edca_switch_count;
  6182. /** Num MU EDCA applied Count */
  6183. A_UINT32 num_mu_edca_param_apply_count;
  6184. /**
  6185. * Current MU EDCA Parameters for WMM ACs
  6186. * Mode - 0 - SU EDCA, 1- MU EDCA
  6187. */
  6188. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  6189. /** Contention Window minimum. Range: 1 - 10 */
  6190. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  6191. /** Contention Window maximum. Range: 1 - 10 */
  6192. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  6193. /** AIFS value - 0 -255 */
  6194. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  6195. A_UINT32 reduced_ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES][HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6196. } htt_sta_ul_ofdma_stats_tlv;
  6197. /* NOTE:
  6198. * This structure is for documentation, and cannot be safely used directly.
  6199. * Instead, use the constituent TLV structures to fill/parse.
  6200. */
  6201. typedef struct {
  6202. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  6203. } htt_sta_11ax_ul_stats_t;
  6204. typedef struct {
  6205. htt_tlv_hdr_t tlv_hdr;
  6206. /** No of Fine Timing Measurement frames transmitted successfully */
  6207. A_UINT32 tx_ftm_suc;
  6208. /**
  6209. * No of Fine Timing Measurement frames transmitted successfully
  6210. * after retry
  6211. */
  6212. A_UINT32 tx_ftm_suc_retry;
  6213. /** No of Fine Timing Measurement frames not transmitted successfully */
  6214. A_UINT32 tx_ftm_fail;
  6215. /**
  6216. * No of Fine Timing Measurement Request frames received,
  6217. * including initial, non-initial, and duplicates
  6218. */
  6219. A_UINT32 rx_ftmr_cnt;
  6220. /**
  6221. * No of duplicate Fine Timing Measurement Request frames received,
  6222. * including both initial and non-initial
  6223. */
  6224. A_UINT32 rx_ftmr_dup_cnt;
  6225. /** No of initial Fine Timing Measurement Request frames received */
  6226. A_UINT32 rx_iftmr_cnt;
  6227. /**
  6228. * No of duplicate initial Fine Timing Measurement Request frames received
  6229. */
  6230. A_UINT32 rx_iftmr_dup_cnt;
  6231. /** No of responder sessions rejected when initiator was active */
  6232. A_UINT32 initiator_active_responder_rejected_cnt;
  6233. /** Responder terminate count */
  6234. A_UINT32 responder_terminate_cnt;
  6235. A_UINT32 vdev_id;
  6236. } htt_vdev_rtt_resp_stats_tlv;
  6237. typedef struct {
  6238. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  6239. } htt_vdev_rtt_resp_stats_t;
  6240. typedef struct {
  6241. htt_tlv_hdr_t tlv_hdr;
  6242. A_UINT32 vdev_id;
  6243. /**
  6244. * No of Fine Timing Measurement request frames transmitted successfully
  6245. */
  6246. A_UINT32 tx_ftmr_cnt;
  6247. /**
  6248. * No of Fine Timing Measurement request frames not transmitted successfully
  6249. */
  6250. A_UINT32 tx_ftmr_fail;
  6251. /**
  6252. * No of Fine Timing Measurement request frames transmitted successfully
  6253. * after retry
  6254. */
  6255. A_UINT32 tx_ftmr_suc_retry;
  6256. /**
  6257. * No of Fine Timing Measurement frames received, including initial,
  6258. * non-initial, and duplicates
  6259. */
  6260. A_UINT32 rx_ftm_cnt;
  6261. /** Initiator Terminate count */
  6262. A_UINT32 initiator_terminate_cnt;
  6263. /** Debug count to check the Measurement request from host */
  6264. A_UINT32 tx_meas_req_count;
  6265. } htt_vdev_rtt_init_stats_tlv;
  6266. typedef struct {
  6267. htt_vdev_rtt_init_stats_tlv vdev_rtt_init_stats;
  6268. } htt_vdev_rtt_init_stats_t;
  6269. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  6270. * TLV_TAGS:
  6271. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  6272. */
  6273. /* NOTE:
  6274. * This structure is for documentation, and cannot be safely used directly.
  6275. * Instead, use the constituent TLV structures to fill/parse.
  6276. */
  6277. typedef struct {
  6278. htt_tlv_hdr_t tlv_hdr;
  6279. /** No of pktlog payloads that were dropped in htt_ppdu_stats path */
  6280. A_UINT32 pktlog_lite_drop_cnt;
  6281. /** No of pktlog payloads that were dropped in TQM path */
  6282. A_UINT32 pktlog_tqm_drop_cnt;
  6283. /** No of pktlog ppdu stats payloads that were dropped */
  6284. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  6285. /** No of pktlog ppdu ctrl payloads that were dropped */
  6286. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  6287. /** No of pktlog sw events payloads that were dropped */
  6288. A_UINT32 pktlog_sw_events_drop_cnt;
  6289. } htt_pktlog_and_htt_ring_stats_tlv;
  6290. #define HTT_DLPAGER_STATS_MAX_HIST 10
  6291. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  6292. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  6293. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  6294. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  6295. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  6296. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  6297. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  6298. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  6299. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  6300. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  6301. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  6302. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  6303. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  6304. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  6305. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  6306. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6307. do { \
  6308. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  6309. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  6310. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  6311. } while (0)
  6312. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  6313. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  6314. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  6315. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6316. do { \
  6317. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  6318. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  6319. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  6320. } while (0)
  6321. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  6322. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  6323. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  6324. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  6325. do { \
  6326. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  6327. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  6328. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  6329. } while (0)
  6330. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  6331. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  6332. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  6333. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  6334. do { \
  6335. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  6336. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  6337. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  6338. } while (0)
  6339. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  6340. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  6341. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  6342. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  6343. do { \
  6344. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  6345. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  6346. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  6347. } while (0)
  6348. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  6349. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  6350. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  6351. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  6352. do { \
  6353. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  6354. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  6355. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  6356. } while (0)
  6357. enum {
  6358. HTT_STATS_PAGE_LOCKED = 0,
  6359. HTT_STATS_PAGE_UNLOCKED = 1,
  6360. HTT_STATS_NUM_PAGE_LOCK_STATES
  6361. };
  6362. /* dlPagerStats structure
  6363. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  6364. typedef struct{
  6365. /** msg_dword_1 bitfields:
  6366. * async_lock : 8,
  6367. * sync_lock : 8,
  6368. * reserved : 16;
  6369. */
  6370. A_UINT32 msg_dword_1;
  6371. /** mst_dword_2 bitfields:
  6372. * total_locked_pages : 16,
  6373. * total_free_pages : 16;
  6374. */
  6375. A_UINT32 msg_dword_2;
  6376. /** msg_dword_3 bitfields:
  6377. * last_locked_page_idx : 16,
  6378. * last_unlocked_page_idx : 16;
  6379. */
  6380. A_UINT32 msg_dword_3;
  6381. struct {
  6382. A_UINT32 page_num;
  6383. A_UINT32 num_of_pages;
  6384. /** timestamp is in microsecond units, from SoC timer clock */
  6385. A_UINT32 timestamp_lsbs;
  6386. A_UINT32 timestamp_msbs;
  6387. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  6388. } htt_dl_pager_stats_tlv;
  6389. /* NOTE:
  6390. * This structure is for documentation, and cannot be safely used directly.
  6391. * Instead, use the constituent TLV structures to fill/parse.
  6392. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  6393. * TLV_TAGS:
  6394. * - HTT_STATS_DLPAGER_STATS_TAG
  6395. */
  6396. typedef struct {
  6397. htt_tlv_hdr_t tlv_hdr;
  6398. htt_dl_pager_stats_tlv dl_pager_stats;
  6399. } htt_dlpager_stats_t;
  6400. /*======= PHY STATS ====================*/
  6401. /*
  6402. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  6403. * TLV_TAGS:
  6404. * - HTT_STATS_PHY_COUNTERS_TAG
  6405. * - HTT_STATS_PHY_STATS_TAG
  6406. */
  6407. #define HTT_MAX_RX_PKT_CNT 8
  6408. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  6409. #define HTT_MAX_PER_BLK_ERR_CNT 20
  6410. #define HTT_MAX_RX_OTA_ERR_CNT 14
  6411. typedef enum {
  6412. HTT_STATS_CHANNEL_HALF_RATE = 0x0001, /* Half rate */
  6413. HTT_STATS_CHANNEL_QUARTER_RATE = 0x0002, /* Quarter rate */
  6414. HTT_STATS_CHANNEL_DFS = 0x0004, /* Enable radar event reporting */
  6415. HTT_STATS_CHANNEL_HOME = 0x0008, /* Home channel */
  6416. HTT_STATS_CHANNEL_PASSIVE_SCAN = 0x0010, /*Passive Scan */
  6417. HTT_STATS_CHANNEL_DFS_SAP_NOT_UP = 0x0020, /* set when VDEV_START_REQUEST, clear when VDEV_UP */
  6418. HTT_STATS_CHANNEL_PASSIVE_SCAN_CAL = 0x0040, /* need to do passive scan calibration to avoid "spikes" */
  6419. HTT_STATS_CHANNEL_DFS_SAP_UP = 0x0080, /* DFS master */
  6420. HTT_STATS_CHANNEL_DFS_CFREQ2 = 0x0100, /* Enable radar event reporting for sec80 in VHT80p80 */
  6421. HTT_STATS_CHANNEL_DTIM_SYNTH = 0x0200, /* Enable DTIM */
  6422. HTT_STATS_CHANNEL_FORCE_GAIN = 0x0400, /* Force gain mmode (only used for FTM) */
  6423. HTT_STATS_CHANNEL_PERFORM_NF_CAL = 0x0800, /* Perform NF cal in channel change (only used for FTM) */
  6424. HTT_STATS_CHANNEL_165_MODE_0 = 0x1000, /* 165 MHz mode 0 */
  6425. HTT_STATS_CHANNEL_165_MODE_1 = 0x2000, /* 165 MHz mode 1 */
  6426. HTT_STATS_CHANNEL_165_MODE_2 = 0x3000, /* 165 MHz mode 2 */
  6427. HTT_STATS_CHANNEL_165_MODE_MASK = 0x3000, /* 165 MHz 2-bit mode mask */
  6428. } HTT_STATS_CHANNEL_FLAGS;
  6429. typedef enum {
  6430. HTT_STATS_RF_MODE_MIN = 0,
  6431. HTT_STATS_RF_MODE_PHYA_ONLY = 0, // only PHYA is active
  6432. HTT_STATS_RF_MODE_DBS = 1, // PHYA/5G and PHYB/2G
  6433. HTT_STATS_RF_MODE_SBS = 2, // PHYA/5G and PHYB/5G in HL/NPR; PHYA0/5G and PHYA1/5G in HK
  6434. HTT_STATS_RF_MODE_PHYB_ONLY = 3, // only PHYB is active
  6435. HTT_STATS_RF_MODE_DBS_SBS = 4, // PHYA0/5G, PHYA1/5G and PHYB/2G in HK (the 2 5G are in different channel)
  6436. HTT_STATS_RF_MODE_DBS_OR_SBS = 5, // PHYA0/5G, PHYA1/5G and PHYB/5G or 2G in HK
  6437. HTT_STATS_RF_MODE_INVALID = 0xff,
  6438. } HTT_STATS_RF_MODE;
  6439. typedef enum {
  6440. HTT_STATS_RESET_CAUSE_FIRST_RESET = 0x00000001, /* First reset by application */
  6441. HTT_STATS_RESET_CAUSE_ERROR = 0x00000002, /* Trigered due to error */
  6442. HTT_STATS_RESET_CAUSE_DEEP_SLEEP = 0x00000004, /* Reset after deep sleep */
  6443. HTT_STATS_RESET_CAUSE_FULL_RESET = 0x00000008, /* Full reset without any optimizations */
  6444. HTT_STATS_RESET_CAUSE_CHANNEL_CHANGE = 0x00000010, /* For normal channel change */
  6445. HTT_STATS_RESET_CAUSE_BAND_CHANGE = 0x00000020, /* Trigered due to band change */
  6446. HTT_STATS_RESET_CAUSE_DO_CAL = 0x00000040, /* Trigered due to calibrations */
  6447. HTT_STATS_RESET_CAUSE_MCI_ERROR = 0x00000080, /* Triggered due to MCI ERROR */
  6448. HTT_STATS_RESET_CAUSE_CHWIDTH_CHANGE = 0x00000100, /* Trigered due to channel width change */
  6449. HTT_STATS_RESET_CAUSE_WARM_RESTORE_CAL = 0x00000200, /* Trigered due to warm reset we want to just restore calibrations */
  6450. HTT_STATS_RESET_CAUSE_COLD_RESTORE_CAL = 0x00000400, /* Trigered due to cold reset we want to just restore calibrations */
  6451. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET = 0x00000800, /* Trigered due to phy warm reset we want to just restore calibrations */
  6452. HTT_STATS_RESET_CAUSE_M3_SSR = 0x00001000, /* Trigered due to SSR Restart */
  6453. HTT_STATS_RESET_CAUSE_FORCE_CAL = 0x00002000, /* Reset to force the calibration */
  6454. /* 0x00004000, 0x00008000 reserved */
  6455. HTT_STATS_NO_RESET_CHANNEL_CHANGE = 0x00010000, /* No reset, normal channel change */
  6456. HTT_STATS_NO_RESET_BAND_CHANGE = 0x00020000, /* No reset, channel change across band */
  6457. HTT_STATS_NO_RESET_CHWIDTH_CHANGE = 0x00040000, /* No reset, channel change across channel width */
  6458. HTT_STATS_NO_RESET_CHAINMASK_CHANGE = 0x00080000, /* No reset, chainmask change */
  6459. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET_UCODE_TRIG = 0x00100000, /* Trigered due to phy warm reset we want to just restore calibrations */
  6460. HTT_STATS_RESET_CAUSE_PHY_OFF_TIMEOUT_RESET = 0x00200000, /* Reset ucode because phy off ack timeout*/
  6461. HTT_STATS_RESET_CAUSE_LMAC_RESET_UMAC_NOC_ERR = 0x00400000, /* LMAC reset trigered due to NOC Address/Slave error originating at LMAC */
  6462. HTT_STATS_NO_RESET_SCAN_BACK_TO_SAME_HOME_CHANNEL_CHANGE = 0x00800000, /* No reset, scan to home channel change */
  6463. } HTT_STATS_RESET_CAUSE;
  6464. typedef enum {
  6465. HTT_CHANNEL_RATE_FULL,
  6466. HTT_CHANNEL_RATE_HALF,
  6467. HTT_CHANNEL_RATE_QUARTER,
  6468. HTT_CHANNEL_RATE_COUNT
  6469. } HTT_CHANNEL_RATE;
  6470. typedef enum {
  6471. HTT_PHY_BW_IDX_20MHz = 0,
  6472. HTT_PHY_BW_IDX_40MHz = 1,
  6473. HTT_PHY_BW_IDX_80MHz = 2,
  6474. HTT_PHY_BW_IDX_80Plus80 = 3,
  6475. HTT_PHY_BW_IDX_160MHz = 4,
  6476. HTT_PHY_BW_IDX_10MHz = 5,
  6477. HTT_PHY_BW_IDX_5MHz = 6,
  6478. HTT_PHY_BW_IDX_165MHz = 7,
  6479. } HTT_PHY_BW_IDX;
  6480. typedef enum {
  6481. HTT_WHAL_CONFIG_NONE = 0x00000000,
  6482. HTT_WHAL_CONFIG_NF_WAR = 0x00000001,
  6483. HTT_WHAL_CONFIG_CAL_WAR = 0x00000002,
  6484. HTT_WHAL_CONFIG_DO_NF_CAL = 0x00000004,
  6485. HTT_WHAL_CONFIG_SET_WAIT_FOR_NF_CAL = 0x00000008,
  6486. HTT_WHAL_CONFIG_FORCED_TX_PWR = 0x00000010,
  6487. HTT_WHAL_CONFIG_FORCED_GAIN_IDX = 0x00000020,
  6488. HTT_WHAL_CONFIG_FORCED_PER_CHAIN = 0x00000040,
  6489. } HTT_WHAL_CONFIG;
  6490. typedef struct {
  6491. htt_tlv_hdr_t tlv_hdr;
  6492. /** number of RXTD OFDMA OTA error counts except power surge and drop */
  6493. A_UINT32 rx_ofdma_timing_err_cnt;
  6494. /** rx_cck_fail_cnt:
  6495. * number of cck error counts due to rx reception failure because of
  6496. * timing error in cck
  6497. */
  6498. A_UINT32 rx_cck_fail_cnt;
  6499. /** number of times tx abort initiated by mac */
  6500. A_UINT32 mactx_abort_cnt;
  6501. /** number of times rx abort initiated by mac */
  6502. A_UINT32 macrx_abort_cnt;
  6503. /** number of times tx abort initiated by phy */
  6504. A_UINT32 phytx_abort_cnt;
  6505. /** number of times rx abort initiated by phy */
  6506. A_UINT32 phyrx_abort_cnt;
  6507. /** number of rx defered count initiated by phy */
  6508. A_UINT32 phyrx_defer_abort_cnt;
  6509. /** number of sizing events generated at LSTF */
  6510. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  6511. /** number of sizing events generated at non-legacy LTF */
  6512. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  6513. /** rx_pkt_cnt -
  6514. * Received EOP (end-of-packet) count per packet type;
  6515. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6516. * [6-7]=RSVD
  6517. */
  6518. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  6519. /** rx_pkt_crc_pass_cnt -
  6520. * Received EOP (end-of-packet) count per packet type;
  6521. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6522. * [6-7]=RSVD
  6523. */
  6524. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  6525. /** per_blk_err_cnt -
  6526. * Error count per error source;
  6527. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  6528. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  6529. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  6530. * [13-19]=RSVD
  6531. */
  6532. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  6533. /** rx_ota_err_cnt -
  6534. * RXTD OTA (over-the-air) error count per error reason;
  6535. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  6536. * [3] = cck fail; [4] = power surge; [5] = power drop;
  6537. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  6538. * [8] = coarse timing timeout error
  6539. * [9-13]=RSVD
  6540. */
  6541. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  6542. } htt_phy_counters_tlv;
  6543. typedef struct {
  6544. htt_tlv_hdr_t tlv_hdr;
  6545. /** per chain hw noise floor values in dBm */
  6546. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  6547. /** number of false radars detected */
  6548. A_UINT32 false_radar_cnt;
  6549. /** number of channel switches happened due to radar detection */
  6550. A_UINT32 radar_cs_cnt;
  6551. /** ani_level -
  6552. * ANI level (noise interference) corresponds to the channel
  6553. * the desense levels range from -5 to 15 in dB units,
  6554. * higher values indicating more noise interference.
  6555. */
  6556. A_INT32 ani_level;
  6557. /** running time in minutes since FW boot */
  6558. A_UINT32 fw_run_time;
  6559. /** per chain runtime noise floor values in dBm */
  6560. A_INT32 runTime_nf_chain[HTT_STATS_MAX_CHAINS];
  6561. } htt_phy_stats_tlv;
  6562. typedef struct {
  6563. htt_tlv_hdr_t tlv_hdr;
  6564. /** current pdev_id */
  6565. A_UINT32 pdev_id;
  6566. /** current channel information */
  6567. A_UINT32 chan_mhz;
  6568. /** center_freq1, center_freq2 in mhz */
  6569. A_UINT32 chan_band_center_freq1;
  6570. A_UINT32 chan_band_center_freq2;
  6571. /** chan_phy_mode - WLAN_PHY_MODE enum type */
  6572. A_UINT32 chan_phy_mode;
  6573. /** chan_flags follows HTT_STATS_CHANNEL_FLAGS enum */
  6574. A_UINT32 chan_flags;
  6575. /** channel Num updated to virtual phybase */
  6576. A_UINT32 chan_num;
  6577. /** Cause for the phy reset - HTT_STATS_RESET_CAUSE */
  6578. A_UINT32 reset_cause;
  6579. /** Cause for the previous phy reset */
  6580. A_UINT32 prev_reset_cause;
  6581. /** source for the phywarm reset - HTT_STATS_RESET_CAUSE */
  6582. A_UINT32 phy_warm_reset_src;
  6583. /** rxGain Table selection mode - register settings
  6584. * 0 - Auto, 1/2 - Forced with and without BT override respectively
  6585. */
  6586. A_UINT32 rx_gain_tbl_mode;
  6587. /** current xbar value - perchain analog to digital idx mapping */
  6588. A_UINT32 xbar_val;
  6589. /** Flag to indicate forced calibration */
  6590. A_UINT32 force_calibration;
  6591. /** current RF mode (e.g. SBS/DBS) - follows HTT_STATS_RF_MODE enum */
  6592. A_UINT32 phyrf_mode;
  6593. /* PDL phyInput stats */
  6594. /** homechannel flag
  6595. * 1- Homechan, 0 - scan channel
  6596. */
  6597. A_UINT32 phy_homechan;
  6598. /** Tx and Rx chainmask */
  6599. A_UINT32 phy_tx_ch_mask;
  6600. A_UINT32 phy_rx_ch_mask;
  6601. /** INI masks - to decide the INI registers to be loaded on a reset */
  6602. A_UINT32 phybb_ini_mask;
  6603. A_UINT32 phyrf_ini_mask;
  6604. /** DFS,ADFS/Spectral scan enable masks */
  6605. A_UINT32 phy_dfs_en_mask;
  6606. A_UINT32 phy_sscan_en_mask;
  6607. A_UINT32 phy_synth_sel_mask;
  6608. A_UINT32 phy_adfs_freq;
  6609. /** CCK FIR settings
  6610. * register settings - filter coefficients for Iqs conversion
  6611. * [31:24] = FIR_COEFF_3_0
  6612. * [23:16] = FIR_COEFF_2_0
  6613. * [15:8] = FIR_COEFF_1_0
  6614. * [7:0] = FIR_COEFF_0_0
  6615. */
  6616. A_UINT32 cck_fir_settings;
  6617. /** dynamic primary channel index
  6618. * primary 20MHz channel index on the current channel BW
  6619. */
  6620. A_UINT32 phy_dyn_pri_chan;
  6621. /**
  6622. * Current CCA detection threshold
  6623. * dB above noisefloor req for CCA
  6624. * Register settings for all subbands
  6625. */
  6626. A_UINT32 cca_thresh;
  6627. /**
  6628. * status for dynamic CCA adjustment
  6629. * 0-disabled, 1-enabled
  6630. */
  6631. A_UINT32 dyn_cca_status;
  6632. /** RXDEAF Register value
  6633. * rxdesense_thresh_sw - VREG Register
  6634. * rxdesense_thresh_hw - PHY Register
  6635. */
  6636. A_UINT32 rxdesense_thresh_sw;
  6637. A_UINT32 rxdesense_thresh_hw;
  6638. /** Current PHY Bandwidth -
  6639. * values are specified by the HTT_PHY_BW_IDX enum type
  6640. */
  6641. A_UINT32 phy_bw_code;
  6642. /** Current channel operating rate -
  6643. * values are specified by the HTT_CHANNEL_RATE enum type
  6644. */
  6645. A_UINT32 phy_rate_mode;
  6646. /** current channel operating band
  6647. * 0 - 5G; 1 - 2G; 2 -6G
  6648. */
  6649. A_UINT32 phy_band_code;
  6650. /** microcode processor virtual phy base address -
  6651. * provided only for debug
  6652. */
  6653. A_UINT32 phy_vreg_base;
  6654. /** microcode processor virtual phy base ext address -
  6655. * provided only for debug
  6656. */
  6657. A_UINT32 phy_vreg_base_ext;
  6658. /** HW LUT table configuration for home/scan channel -
  6659. * provided only for debug
  6660. */
  6661. A_UINT32 cur_table_index;
  6662. /** SW configuration flag for PHY reset and Calibrations -
  6663. * values are specified by the HTT_WHAL_CONFIG enum type
  6664. */
  6665. A_UINT32 whal_config_flag;
  6666. } htt_phy_reset_stats_tlv;
  6667. typedef struct {
  6668. htt_tlv_hdr_t tlv_hdr;
  6669. /** current pdev_id */
  6670. A_UINT32 pdev_id;
  6671. /** ucode PHYOFF pass/failure count */
  6672. A_UINT32 cf_active_low_fail_cnt;
  6673. A_UINT32 cf_active_low_pass_cnt;
  6674. /** PHYOFF count attempted through ucode VREG */
  6675. A_UINT32 phy_off_through_vreg_cnt;
  6676. /** Force calibration count */
  6677. A_UINT32 force_calibration_cnt;
  6678. /** phyoff count during rfmode switch */
  6679. A_UINT32 rf_mode_switch_phy_off_cnt;
  6680. /** Temperature based recalibration count */
  6681. A_UINT32 temperature_recal_cnt;
  6682. } htt_phy_reset_counters_tlv;
  6683. /* Considering 320 MHz maximum 16 power levels */
  6684. #define HTT_MAX_CH_PWR_INFO_SIZE 16
  6685. typedef struct {
  6686. htt_tlv_hdr_t tlv_hdr;
  6687. /** current pdev_id */
  6688. A_UINT32 pdev_id;
  6689. /** Tranmsit power control scaling related configurations */
  6690. A_UINT32 tx_power_scale;
  6691. A_UINT32 tx_power_scale_db;
  6692. /** Minimum negative tx power supported by the target */
  6693. A_INT32 min_negative_tx_power;
  6694. /** current configured CTL domain */
  6695. A_UINT32 reg_ctl_domain;
  6696. /** Regulatory power information for the current channel */
  6697. A_INT32 max_reg_allowed_power[HTT_STATS_MAX_CHAINS];
  6698. A_INT32 max_reg_allowed_power_6g[HTT_STATS_MAX_CHAINS];
  6699. /** channel max regulatory power in 0.5dB */
  6700. A_UINT32 twice_max_rd_power;
  6701. /** current channel and home channel's maximum possible tx power */
  6702. A_INT32 max_tx_power;
  6703. A_INT32 home_max_tx_power;
  6704. /** channel's Power Spectral Density */
  6705. A_UINT32 psd_power;
  6706. /** channel's EIRP power */
  6707. A_UINT32 eirp_power;
  6708. /** 6G channel power mode
  6709. * 0-LPI, 1-SP, 2-VLPI and 3-SP_CLIENT power mode
  6710. */
  6711. A_UINT32 power_type_6ghz;
  6712. /** sub-band channels and corresponding Tx-power */
  6713. A_UINT32 sub_band_cfreq[HTT_MAX_CH_PWR_INFO_SIZE];
  6714. A_UINT32 sub_band_txpower[HTT_MAX_CH_PWR_INFO_SIZE];
  6715. } htt_phy_tpc_stats_tlv;
  6716. /* NOTE:
  6717. * This structure is for documentation, and cannot be safely used directly.
  6718. * Instead, use the constituent TLV structures to fill/parse.
  6719. */
  6720. typedef struct {
  6721. htt_phy_counters_tlv phy_counters;
  6722. htt_phy_stats_tlv phy_stats;
  6723. htt_phy_reset_counters_tlv phy_reset_counters;
  6724. htt_phy_reset_stats_tlv phy_reset_stats;
  6725. htt_phy_tpc_stats_tlv phy_tpc_stats;
  6726. } htt_phy_counters_and_phy_stats_t;
  6727. /* NOTE:
  6728. * This structure is for documentation, and cannot be safely used directly.
  6729. * Instead, use the constituent TLV structures to fill/parse.
  6730. */
  6731. typedef struct {
  6732. htt_t2h_soc_txrx_stats_common_tlv soc_common_stats;
  6733. htt_t2h_vdev_txrx_stats_hw_stats_tlv vdev_hw_stats[1/*or more*/];
  6734. } htt_vdevs_txrx_stats_t;
  6735. typedef struct {
  6736. A_UINT32
  6737. success: 16,
  6738. fail: 16;
  6739. } htt_stats_strm_gen_mpdus_cntr_t;
  6740. typedef struct {
  6741. /* MSDU queue identification */
  6742. A_UINT32
  6743. peer_id: 16,
  6744. tid: 4, /* only TIDs 0-7 actually expected to be used */
  6745. htt_qtype: 4, /* refer to HTT_MSDUQ_INDEX */
  6746. reserved: 8;
  6747. } htt_stats_strm_msdu_queue_id;
  6748. typedef struct {
  6749. htt_tlv_hdr_t tlv_hdr;
  6750. htt_stats_strm_msdu_queue_id queue_id;
  6751. htt_stats_strm_gen_mpdus_cntr_t svc_interval;
  6752. htt_stats_strm_gen_mpdus_cntr_t burst_size;
  6753. } htt_stats_strm_gen_mpdus_tlv_t;
  6754. typedef struct {
  6755. htt_tlv_hdr_t tlv_hdr;
  6756. htt_stats_strm_msdu_queue_id queue_id;
  6757. struct {
  6758. A_UINT32
  6759. timestamp_prior_ms: 16,
  6760. timestamp_now_ms: 16;
  6761. A_UINT32
  6762. interval_spec_ms: 16,
  6763. margin_ms: 16;
  6764. } svc_interval;
  6765. struct {
  6766. A_UINT32
  6767. /* consumed_bytes_orig:
  6768. * Raw count (actually estimate) of how many bytes were removed
  6769. * from the MSDU queue by the GEN_MPDUS operation.
  6770. */
  6771. consumed_bytes_orig: 16,
  6772. /* consumed_bytes_final:
  6773. * Adjusted count of removed bytes that incorporates normalizing
  6774. * by the actual service interval compared to the expected
  6775. * service interval.
  6776. * This allows the burst size computation to be independent of
  6777. * whether the target is doing GEN_MPDUS at only the service
  6778. * interval, or substantially more often than the service
  6779. * interval.
  6780. * consumed_bytes_final = consumed_bytes_orig /
  6781. * (svc_interval / ref_svc_interval)
  6782. */
  6783. consumed_bytes_final: 16;
  6784. A_UINT32
  6785. remaining_bytes: 16,
  6786. reserved: 16;
  6787. A_UINT32
  6788. burst_size_spec: 16,
  6789. margin_bytes: 16;
  6790. } burst_size;
  6791. } htt_stats_strm_gen_mpdus_details_tlv_t;
  6792. typedef struct {
  6793. htt_tlv_hdr_t tlv_hdr;
  6794. A_UINT32 reset_count;
  6795. /** lower portion (bits 31:0) of reset time, in milliseconds */
  6796. A_UINT32 reset_time_lo_ms;
  6797. /** upper portion (bits 63:32) of reset time, in milliseconds */
  6798. A_UINT32 reset_time_hi_ms;
  6799. /** lower portion (bits 31:0) of disengage time, in milliseconds */
  6800. A_UINT32 disengage_time_lo_ms;
  6801. /** upper portion (bits 63:32) of disengage time, in milliseconds */
  6802. A_UINT32 disengage_time_hi_ms;
  6803. /** lower portion (bits 31:0) of engage time, in milliseconds */
  6804. A_UINT32 engage_time_lo_ms;
  6805. /** upper portion (bits 63:32) of engage time, in milliseconds */
  6806. A_UINT32 engage_time_hi_ms;
  6807. A_UINT32 disengage_count;
  6808. A_UINT32 engage_count;
  6809. A_UINT32 drain_dest_ring_mask;
  6810. } htt_dmac_reset_stats_tlv;
  6811. /* Support up to 640 MHz mode for future expansion */
  6812. #define HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT 32
  6813. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_M 0x000000ff
  6814. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_S 0
  6815. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_GET(_var) \
  6816. (((_var) & HTT_PDEV_PUNCTURE_STATS_MAC_ID_M) >> \
  6817. HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)
  6818. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_SET(_var, _val) \
  6819. do { \
  6820. HTT_CHECK_SET_VAL(HTT_PDEV_PUNCTURE_STATS_MAC_ID, _val); \
  6821. ((_var) |= ((_val) << HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)); \
  6822. } while (0)
  6823. /*
  6824. * TLV used to provide puncturing related stats for TX/RX and each PPDU type.
  6825. */
  6826. typedef struct {
  6827. htt_tlv_hdr_t tlv_hdr;
  6828. /**
  6829. * BIT [ 7 : 0] :- mac_id
  6830. * BIT [31 : 8] :- reserved
  6831. */
  6832. union {
  6833. struct {
  6834. A_UINT32 mac_id: 8,
  6835. reserved: 24;
  6836. };
  6837. A_UINT32 mac_id__word;
  6838. };
  6839. /*
  6840. * Stats direction (TX/RX). Enum value from HTT_STATS_DIRECTION.
  6841. */
  6842. A_UINT32 direction;
  6843. /*
  6844. * Preamble type. Enum value from HTT_STATS_PREAM_TYPE.
  6845. *
  6846. * Note that for although OFDM rates don't technically support
  6847. * "puncturing", this TLV can be used to indicate the 20 MHz sub-bands
  6848. * utilized for OFDM legacy duplicate packets, which are also used during
  6849. * puncturing sequences.
  6850. */
  6851. A_UINT32 preamble;
  6852. /*
  6853. * Stats PPDU type. Enum value from HTT_STATS_PPDU_TYPE.
  6854. */
  6855. A_UINT32 ppdu_type;
  6856. /*
  6857. * Indicates the number of valid elements in the
  6858. * "num_subbands_used_cnt" array, and must be <=
  6859. * HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT.
  6860. *
  6861. * Also indicates how many bits in the last_used_pattern_mask may be
  6862. * non-zero.
  6863. */
  6864. A_UINT32 subband_count;
  6865. /*
  6866. * The last used transmit 20 MHz subband mask. Bit 0 represents the lowest
  6867. * 20 MHz subband mask, bit 1 the second lowest, and so on.
  6868. *
  6869. * All 32 bits are valid and will be used for expansion to higher BW modes.
  6870. */
  6871. A_UINT32 last_used_pattern_mask;
  6872. /*
  6873. * Number of array elements with valid values is equal to "subband_count".
  6874. * If subband_count is < HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT, the
  6875. * remaining elements will be implicitly set to 0x0.
  6876. *
  6877. * The array index is the number of 20 MHz subbands utilized during TX/RX,
  6878. * and the counter value at that index is the number of times that subband
  6879. * count was used.
  6880. *
  6881. * The count is incremented once for each OTA PPDU transmitted / received.
  6882. */
  6883. A_UINT32 num_subbands_used_cnt[HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT];
  6884. } htt_pdev_puncture_stats_tlv;
  6885. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M 0x0000003F
  6886. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S 0
  6887. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M 0x00000FC0
  6888. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S 6
  6889. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M 0x0FFFF000
  6890. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S 12
  6891. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_GET(_var) \
  6892. (((_var) & HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M) >> \
  6893. HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)
  6894. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_SET(_var, _val) \
  6895. do { \
  6896. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD, _val); \
  6897. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M)); \
  6898. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)); \
  6899. } while (0)
  6900. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_GET(_var) \
  6901. (((_var) & HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M) >> \
  6902. HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)
  6903. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_SET(_var, _val) \
  6904. do { \
  6905. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD, _val); \
  6906. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M)); \
  6907. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)); \
  6908. } while (0)
  6909. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_GET(_var) \
  6910. (((_var) & HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M) >> \
  6911. HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)
  6912. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_SET(_var, _val) \
  6913. do { \
  6914. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX, _val); \
  6915. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M)); \
  6916. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)); \
  6917. } while (0)
  6918. typedef struct {
  6919. htt_tlv_hdr_t tlv_hdr;
  6920. union {
  6921. struct {
  6922. A_UINT32 peer_assoc_ipc_recvd : 6,
  6923. sched_peer_delete_recvd : 6,
  6924. mld_ast_index : 16,
  6925. reserved : 4;
  6926. };
  6927. A_UINT32 msg_dword_1;
  6928. };
  6929. } htt_ml_peer_ext_details_tlv;
  6930. #define HTT_ML_LINK_INFO_VALID_M 0x00000001
  6931. #define HTT_ML_LINK_INFO_VALID_S 0
  6932. #define HTT_ML_LINK_INFO_ACTIVE_M 0x00000002
  6933. #define HTT_ML_LINK_INFO_ACTIVE_S 1
  6934. #define HTT_ML_LINK_INFO_PRIMARY_M 0x00000004
  6935. #define HTT_ML_LINK_INFO_PRIMARY_S 2
  6936. #define HTT_ML_LINK_INFO_ASSOC_LINK_M 0x00000008
  6937. #define HTT_ML_LINK_INFO_ASSOC_LINK_S 3
  6938. #define HTT_ML_LINK_INFO_CHIP_ID_M 0x00000070
  6939. #define HTT_ML_LINK_INFO_CHIP_ID_S 4
  6940. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_M 0x00007F80
  6941. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_S 7
  6942. #define HTT_ML_LINK_INFO_HW_LINK_ID_M 0x00038000
  6943. #define HTT_ML_LINK_INFO_HW_LINK_ID_S 15
  6944. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M 0x000C0000
  6945. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S 18
  6946. #define HTT_ML_LINK_INFO_MASTER_LINK_M 0x00100000
  6947. #define HTT_ML_LINK_INFO_MASTER_LINK_S 20
  6948. #define HTT_ML_LINK_INFO_ANCHOR_LINK_M 0x00200000
  6949. #define HTT_ML_LINK_INFO_ANCHOR_LINK_S 21
  6950. #define HTT_ML_LINK_INFO_INITIALIZED_M 0x00400000
  6951. #define HTT_ML_LINK_INFO_INITIALIZED_S 22
  6952. #define HTT_ML_LINK_INFO_SW_PEER_ID_M 0x0000ffff
  6953. #define HTT_ML_LINK_INFO_SW_PEER_ID_S 0
  6954. #define HTT_ML_LINK_INFO_VDEV_ID_M 0x00ff0000
  6955. #define HTT_ML_LINK_INFO_VDEV_ID_S 16
  6956. #define HTT_ML_LINK_INFO_VALID_GET(_var) \
  6957. (((_var) & HTT_ML_LINK_INFO_VALID_M) >> \
  6958. HTT_ML_LINK_INFO_VALID_S)
  6959. #define HTT_ML_LINK_INFO_VALID_SET(_var, _val) \
  6960. do { \
  6961. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VALID, _val); \
  6962. ((_var) &= ~(HTT_ML_LINK_INFO_VALID_M)); \
  6963. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VALID_S)); \
  6964. } while (0)
  6965. #define HTT_ML_LINK_INFO_ACTIVE_GET(_var) \
  6966. (((_var) & HTT_ML_LINK_INFO_ACTIVE_M) >> \
  6967. HTT_ML_LINK_INFO_ACTIVE_S)
  6968. #define HTT_ML_LINK_INFO_ACTIVE_SET(_var, _val) \
  6969. do { \
  6970. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ACTIVE, _val); \
  6971. ((_var) &= ~(HTT_ML_LINK_INFO_ACTIVE_M)); \
  6972. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ACTIVE_S)); \
  6973. } while (0)
  6974. #define HTT_ML_LINK_INFO_PRIMARY_GET(_var) \
  6975. (((_var) & HTT_ML_LINK_INFO_PRIMARY_M) >> \
  6976. HTT_ML_LINK_INFO_PRIMARY_S)
  6977. #define HTT_ML_LINK_INFO_PRIMARY_SET(_var, _val) \
  6978. do { \
  6979. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_PRIMARY, _val); \
  6980. ((_var) &= ~(HTT_ML_LINK_INFO_PRIMARY_M)); \
  6981. ((_var) |= ((_val) << HTT_ML_LINK_INFO_PRIMARY_S)); \
  6982. } while (0)
  6983. #define HTT_ML_LINK_INFO_ASSOC_LINK_GET(_var) \
  6984. (((_var) & HTT_ML_LINK_INFO_ASSOC_LINK_M) >> \
  6985. HTT_ML_LINK_INFO_ASSOC_LINK_S)
  6986. #define HTT_ML_LINK_INFO_ASSOC_LINK_SET(_var, _val) \
  6987. do { \
  6988. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ASSOC_LINK, _val); \
  6989. ((_var) &= ~(HTT_ML_LINK_INFO_ASSOC_LINK_M)); \
  6990. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ASSOC_LINK_S)); \
  6991. } while (0)
  6992. #define HTT_ML_LINK_INFO_CHIP_ID_GET(_var) \
  6993. (((_var) & HTT_ML_LINK_INFO_CHIP_ID_M) >> \
  6994. HTT_ML_LINK_INFO_CHIP_ID_S)
  6995. #define HTT_ML_LINK_INFO_CHIP_ID_SET(_var, _val) \
  6996. do { \
  6997. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_CHIP_ID, _val); \
  6998. ((_var) &= ~(HTT_ML_LINK_INFO_CHIP_ID_M)); \
  6999. ((_var) |= ((_val) << HTT_ML_LINK_INFO_CHIP_ID_S)); \
  7000. } while (0)
  7001. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_GET(_var) \
  7002. (((_var) & HTT_ML_LINK_INFO_IEEE_LINK_ID_M) >> \
  7003. HTT_ML_LINK_INFO_IEEE_LINK_ID_S)
  7004. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_SET(_var, _val) \
  7005. do { \
  7006. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_IEEE_LINK_ID, _val); \
  7007. ((_var) &= ~(HTT_ML_LINK_INFO_IEEE_LINK_ID_M)); \
  7008. ((_var) |= ((_val) << HTT_ML_LINK_INFO_IEEE_LINK_ID_S)); \
  7009. } while (0)
  7010. #define HTT_ML_LINK_INFO_HW_LINK_ID_GET(_var) \
  7011. (((_var) & HTT_ML_LINK_INFO_HW_LINK_ID_M) >> \
  7012. HTT_ML_LINK_INFO_HW_LINK_ID_S)
  7013. #define HTT_ML_LINK_INFO_HW_LINK_ID_SET(_var, _val) \
  7014. do { \
  7015. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_HW_LINK_ID, _val); \
  7016. ((_var) &= ~(HTT_ML_LINK_INFO_HW_LINK_ID_M)); \
  7017. ((_var) |= ((_val) << HTT_ML_LINK_INFO_HW_LINK_ID_S)); \
  7018. } while (0)
  7019. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_GET(_var) \
  7020. (((_var) & HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M) >> \
  7021. HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)
  7022. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_SET(_var, _val) \
  7023. do { \
  7024. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_LOGICAL_LINK_ID, _val); \
  7025. ((_var) &= ~(HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M)); \
  7026. ((_var) |= ((_val) << HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)); \
  7027. } while (0)
  7028. #define HTT_ML_LINK_INFO_MASTER_LINK_GET(_var) \
  7029. (((_var) & HTT_ML_LINK_INFO_MASTER_LINK_M) >> \
  7030. HTT_ML_LINK_INFO_MASTER_LINK_S)
  7031. #define HTT_ML_LINK_INFO_MASTER_LINK_SET(_var, _val) \
  7032. do { \
  7033. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_MASTER_LINK, _val); \
  7034. ((_var) &= ~(HTT_ML_LINK_INFO_MASTER_LINK_M)); \
  7035. ((_var) |= ((_val) << HTT_ML_LINK_INFO_MASTER_LINK_S)); \
  7036. } while (0)
  7037. #define HTT_ML_LINK_INFO_ANCHOR_LINK_GET(_var) \
  7038. (((_var) & HTT_ML_LINK_INFO_ANCHOR_LINK_M) >> \
  7039. HTT_ML_LINK_INFO_ANCHOR_LINK_S)
  7040. #define HTT_ML_LINK_INFO_ANCHOR_LINK_SET(_var, _val) \
  7041. do { \
  7042. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ANCHOR_LINK, _val); \
  7043. ((_var) &= ~(HTT_ML_LINK_INFO_ANCHOR_LINK_M)); \
  7044. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ANCHOR_LINK_S)); \
  7045. } while (0)
  7046. #define HTT_ML_LINK_INFO_INITIALIZED_GET(_var) \
  7047. (((_var) & HTT_ML_LINK_INFO_INITIALIZED_M) >> \
  7048. HTT_ML_LINK_INFO_INITIALIZED_S)
  7049. #define HTT_ML_LINK_INFO_INITIALIZED_SET(_var, _val) \
  7050. do { \
  7051. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_INITIALIZED, _val); \
  7052. ((_var) &= ~(HTT_ML_LINK_INFO_INITIALIZED_M)); \
  7053. ((_var) |= ((_val) << HTT_ML_LINK_INFO_INITIALIZED_S)); \
  7054. } while (0)
  7055. #define HTT_ML_LINK_INFO_SW_PEER_ID_GET(_var) \
  7056. (((_var) & HTT_ML_LINK_INFO_SW_PEER_ID_M) >> \
  7057. HTT_ML_LINK_INFO_SW_PEER_ID_S)
  7058. #define HTT_ML_LINK_INFO_SW_PEER_ID_SET(_var, _val) \
  7059. do { \
  7060. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_SW_PEER_ID, _val); \
  7061. ((_var) &= ~(HTT_ML_LINK_INFO_SW_PEER_ID_M)); \
  7062. ((_var) |= ((_val) << HTT_ML_LINK_INFO_SW_PEER_ID_S)); \
  7063. } while (0)
  7064. #define HTT_ML_LINK_INFO_VDEV_ID_GET(_var) \
  7065. (((_var) & HTT_ML_LINK_INFO_VDEV_ID_M) >> \
  7066. HTT_ML_LINK_INFO_VDEV_ID_S)
  7067. #define HTT_ML_LINK_INFO_VDEV_ID_SET(_var, _val) \
  7068. do { \
  7069. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VDEV_ID, _val); \
  7070. ((_var) &= ~(HTT_ML_LINK_INFO_VDEV_ID_M)); \
  7071. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VDEV_ID_S)); \
  7072. } while (0)
  7073. typedef struct {
  7074. htt_tlv_hdr_t tlv_hdr;
  7075. union {
  7076. struct {
  7077. A_UINT32 valid : 1,
  7078. active : 1,
  7079. primary : 1,
  7080. assoc_link : 1,
  7081. chip_id : 3,
  7082. ieee_link_id : 8,
  7083. hw_link_id : 3,
  7084. logical_link_id : 2,
  7085. master_link : 1,
  7086. anchor_link : 1,
  7087. initialized : 1,
  7088. reserved : 9;
  7089. };
  7090. A_UINT32 msg_dword_1;
  7091. };
  7092. union {
  7093. struct {
  7094. A_UINT32 sw_peer_id : 16,
  7095. vdev_id : 8,
  7096. reserved1 : 8;
  7097. };
  7098. A_UINT32 msg_dword_2;
  7099. };
  7100. A_UINT32 primary_tid_mask;
  7101. } htt_ml_link_info_tlv;
  7102. #define HTT_ML_PEER_DETAILS_NUM_LINKS_M 0x00000003
  7103. #define HTT_ML_PEER_DETAILS_NUM_LINKS_S 0
  7104. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_M 0x00003FFC
  7105. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_S 2
  7106. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M 0x0001C000
  7107. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S 14
  7108. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M 0x00060000
  7109. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S 17
  7110. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M 0x00380000
  7111. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S 19
  7112. #define HTT_ML_PEER_DETAILS_NON_STR_M 0x00400000
  7113. #define HTT_ML_PEER_DETAILS_NON_STR_S 22
  7114. #define HTT_ML_PEER_DETAILS_EMLSR_M 0x00800000
  7115. #define HTT_ML_PEER_DETAILS_EMLSR_S 23
  7116. #define HTT_ML_PEER_DETAILS_IS_STA_KO_M 0x01000000
  7117. #define HTT_ML_PEER_DETAILS_IS_STA_KO_S 24
  7118. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M 0x06000000
  7119. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S 25
  7120. #define HTT_ML_PEER_DETAILS_ALLOCATED_M 0x08000000
  7121. #define HTT_ML_PEER_DETAILS_ALLOCATED_S 27
  7122. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M 0x000000ff
  7123. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S 0
  7124. #define HTT_ML_PEER_DETAILS_NUM_LINKS_GET(_var) \
  7125. (((_var) & HTT_ML_PEER_DETAILS_NUM_LINKS_M) >> \
  7126. HTT_ML_PEER_DETAILS_NUM_LINKS_S)
  7127. #define HTT_ML_PEER_DETAILS_NUM_LINKS_SET(_var, _val) \
  7128. do { \
  7129. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LINKS, _val); \
  7130. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LINKS_M)); \
  7131. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LINKS_S)); \
  7132. } while (0)
  7133. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_GET(_var) \
  7134. (((_var) & HTT_ML_PEER_DETAILS_ML_PEER_ID_M) >> \
  7135. HTT_ML_PEER_DETAILS_ML_PEER_ID_S)
  7136. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_SET(_var, _val) \
  7137. do { \
  7138. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ML_PEER_ID, _val); \
  7139. ((_var) &= ~(HTT_ML_PEER_DETAILS_ML_PEER_ID_M)); \
  7140. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ML_PEER_ID_S)); \
  7141. } while (0)
  7142. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_GET(_var) \
  7143. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M) >> \
  7144. HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)
  7145. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_SET(_var, _val) \
  7146. do { \
  7147. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX, _val); \
  7148. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M)); \
  7149. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)); \
  7150. } while (0)
  7151. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_GET(_var) \
  7152. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M) >> \
  7153. HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)
  7154. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_SET(_var, _val) \
  7155. do { \
  7156. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID, _val); \
  7157. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M)); \
  7158. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)); \
  7159. } while (0)
  7160. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_GET(_var) \
  7161. (((_var) & HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M) >> \
  7162. HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)
  7163. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_SET(_var, _val) \
  7164. do { \
  7165. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT, _val); \
  7166. ((_var) &= ~(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M)); \
  7167. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)); \
  7168. } while (0)
  7169. #define HTT_ML_PEER_DETAILS_NON_STR_GET(_var) \
  7170. (((_var) & HTT_ML_PEER_DETAILS_NON_STR_M) >> \
  7171. HTT_ML_PEER_DETAILS_NON_STR_S)
  7172. #define HTT_ML_PEER_DETAILS_NON_STR_SET(_var, _val) \
  7173. do { \
  7174. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NON_STR, _val); \
  7175. ((_var) &= ~(HTT_ML_PEER_DETAILS_NON_STR_M)); \
  7176. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NON_STR_S)); \
  7177. } while (0)
  7178. #define HTT_ML_PEER_DETAILS_EMLSR_GET(_var) \
  7179. (((_var) & HTT_ML_PEER_DETAILS_EMLSR_M) >> \
  7180. HTT_ML_PEER_DETAILS_EMLSR_S)
  7181. #define HTT_ML_PEER_DETAILS_EMLSR_SET(_var, _val) \
  7182. do { \
  7183. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_EMLSR, _val); \
  7184. ((_var) &= ~(HTT_ML_PEER_DETAILS_EMLSR_M)); \
  7185. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_EMLSR_S)); \
  7186. } while (0)
  7187. #define HTT_ML_PEER_DETAILS_IS_STA_KO_GET(_var) \
  7188. (((_var) & HTT_ML_PEER_DETAILS_IS_STA_KO_M) >> \
  7189. HTT_ML_PEER_DETAILS_IS_STA_KO_S)
  7190. #define HTT_ML_PEER_DETAILS_IS_STA_KO_SET(_var, _val) \
  7191. do { \
  7192. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_IS_STA_KO, _val); \
  7193. ((_var) &= ~(HTT_ML_PEER_DETAILS_IS_STA_KO_M)); \
  7194. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_IS_STA_KO_S)); \
  7195. } while (0)
  7196. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_GET(_var) \
  7197. (((_var) & HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M) >> \
  7198. HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)
  7199. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_SET(_var, _val) \
  7200. do { \
  7201. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS, _val); \
  7202. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M)); \
  7203. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)); \
  7204. } while (0)
  7205. #define HTT_ML_PEER_DETAILS_ALLOCATED_GET(_var) \
  7206. (((_var) & HTT_ML_PEER_DETAILS_ALLOCATED_M) >> \
  7207. HTT_ML_PEER_DETAILS_ALLOCATED_S)
  7208. #define HTT_ML_PEER_DETAILS_ALLOCATED_SET(_var, _val) \
  7209. do { \
  7210. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ALLOCATED, _val); \
  7211. ((_var) &= ~(HTT_ML_PEER_DETAILS_ALLOCATED_M)); \
  7212. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ALLOCATED_S)); \
  7213. } while (0)
  7214. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_GET(_var) \
  7215. (((_var) & HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M) >> \
  7216. HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)
  7217. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_SET(_var, _val) \
  7218. do { \
  7219. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP, _val); \
  7220. ((_var) &= ~(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M)); \
  7221. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)); \
  7222. } while (0)
  7223. typedef struct {
  7224. htt_tlv_hdr_t tlv_hdr;
  7225. htt_mac_addr remote_mld_mac_addr;
  7226. union {
  7227. struct {
  7228. A_UINT32 num_links : 2,
  7229. ml_peer_id : 12,
  7230. primary_link_idx : 3,
  7231. primary_chip_id : 2,
  7232. link_init_count : 3,
  7233. non_str : 1,
  7234. emlsr : 1,
  7235. is_sta_ko : 1,
  7236. num_local_links : 2,
  7237. allocated : 1,
  7238. reserved : 4;
  7239. };
  7240. A_UINT32 msg_dword_1;
  7241. };
  7242. union {
  7243. struct {
  7244. A_UINT32 participating_chips_bitmap : 8,
  7245. reserved1 : 24;
  7246. };
  7247. A_UINT32 msg_dword_2;
  7248. };
  7249. /*
  7250. * ml_peer_flags is an opaque field that cannot be interpreted by
  7251. * the host; it is only for off-line debug.
  7252. */
  7253. A_UINT32 ml_peer_flags;
  7254. } htt_ml_peer_details_tlv;
  7255. /* STATS_TYPE : HTT_DBG_EXT_STATS_ML_PEERS_INFO
  7256. * TLV_TAGS:
  7257. * - HTT_STATS_ML_PEER_DETAILS_TAG
  7258. * - HTT_STATS_ML_LINK_INFO_DETAILS_TAG
  7259. * - HTT_STATS_ML_PEER_EXT_DETAILS_TAG (multiple)
  7260. */
  7261. /* NOTE:
  7262. * This structure is for documentation, and cannot be safely used directly.
  7263. * Instead, use the constituent TLV structures to fill/parse.
  7264. */
  7265. typedef struct _htt_ml_peer_stats {
  7266. htt_ml_peer_details_tlv ml_peer_details;
  7267. htt_ml_peer_ext_details_tlv ml_peer_ext_details;
  7268. htt_ml_link_info_tlv ml_link_info[];
  7269. } htt_ml_peer_stats_t;
  7270. #endif /* __HTT_STATS_H__ */