dsi_drm.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <drm/drm_atomic_helper.h>
  6. #include <drm/drm_atomic.h>
  7. #include "msm_kms.h"
  8. #include "sde_connector.h"
  9. #include "dsi_drm.h"
  10. #include "sde_trace.h"
  11. #include "sde_dbg.h"
  12. #include "msm_drv.h"
  13. #include "sde_encoder.h"
  14. #define to_dsi_bridge(x) container_of((x), struct dsi_bridge, base)
  15. #define to_dsi_state(x) container_of((x), struct dsi_connector_state, base)
  16. #define DEFAULT_PANEL_JITTER_NUMERATOR 2
  17. #define DEFAULT_PANEL_JITTER_DENOMINATOR 1
  18. #define DEFAULT_PANEL_JITTER_ARRAY_SIZE 2
  19. #define DEFAULT_PANEL_PREFILL_LINES 25
  20. static struct dsi_display_mode_priv_info default_priv_info = {
  21. .panel_jitter_numer = DEFAULT_PANEL_JITTER_NUMERATOR,
  22. .panel_jitter_denom = DEFAULT_PANEL_JITTER_DENOMINATOR,
  23. .panel_prefill_lines = DEFAULT_PANEL_PREFILL_LINES,
  24. .dsc_enabled = false,
  25. };
  26. static void convert_to_dsi_mode(const struct drm_display_mode *drm_mode,
  27. struct dsi_display_mode *dsi_mode)
  28. {
  29. memset(dsi_mode, 0, sizeof(*dsi_mode));
  30. dsi_mode->timing.h_active = drm_mode->hdisplay;
  31. dsi_mode->timing.h_back_porch = drm_mode->htotal - drm_mode->hsync_end;
  32. dsi_mode->timing.h_sync_width = drm_mode->htotal -
  33. (drm_mode->hsync_start + dsi_mode->timing.h_back_porch);
  34. dsi_mode->timing.h_front_porch = drm_mode->hsync_start -
  35. drm_mode->hdisplay;
  36. dsi_mode->timing.h_skew = drm_mode->hskew;
  37. dsi_mode->timing.v_active = drm_mode->vdisplay;
  38. dsi_mode->timing.v_back_porch = drm_mode->vtotal - drm_mode->vsync_end;
  39. dsi_mode->timing.v_sync_width = drm_mode->vtotal -
  40. (drm_mode->vsync_start + dsi_mode->timing.v_back_porch);
  41. dsi_mode->timing.v_front_porch = drm_mode->vsync_start -
  42. drm_mode->vdisplay;
  43. dsi_mode->timing.refresh_rate = drm_mode_vrefresh(drm_mode);
  44. dsi_mode->timing.h_sync_polarity =
  45. !!(drm_mode->flags & DRM_MODE_FLAG_PHSYNC);
  46. dsi_mode->timing.v_sync_polarity =
  47. !!(drm_mode->flags & DRM_MODE_FLAG_PVSYNC);
  48. }
  49. static void msm_parse_mode_priv_info(const struct msm_display_mode *msm_mode,
  50. struct dsi_display_mode *dsi_mode)
  51. {
  52. dsi_mode->priv_info =
  53. (struct dsi_display_mode_priv_info *)msm_mode->private;
  54. if (dsi_mode->priv_info) {
  55. dsi_mode->timing.dsc_enabled = dsi_mode->priv_info->dsc_enabled;
  56. dsi_mode->timing.dsc = &dsi_mode->priv_info->dsc;
  57. dsi_mode->timing.vdc_enabled = dsi_mode->priv_info->vdc_enabled;
  58. dsi_mode->timing.vdc = &dsi_mode->priv_info->vdc;
  59. dsi_mode->timing.pclk_scale = dsi_mode->priv_info->pclk_scale;
  60. dsi_mode->timing.clk_rate_hz = dsi_mode->priv_info->clk_rate_hz;
  61. }
  62. if (msm_is_mode_seamless(msm_mode))
  63. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_SEAMLESS;
  64. if (msm_is_mode_dynamic_fps(msm_mode))
  65. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DFPS;
  66. if (msm_needs_vblank_pre_modeset(msm_mode))
  67. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VBLANK_PRE_MODESET;
  68. if (msm_is_mode_seamless_dms(msm_mode))
  69. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  70. if (msm_is_mode_seamless_vrr(msm_mode))
  71. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  72. if (msm_is_mode_seamless_poms_to_vid(msm_mode))
  73. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_VID;
  74. if (msm_is_mode_seamless_poms_to_cmd(msm_mode))
  75. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_CMD;
  76. if (msm_is_mode_seamless_dyn_clk(msm_mode))
  77. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DYN_CLK;
  78. }
  79. void dsi_convert_to_drm_mode(const struct dsi_display_mode *dsi_mode,
  80. struct drm_display_mode *drm_mode)
  81. {
  82. char *panel_caps = "vid";
  83. if ((dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE) &&
  84. (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE))
  85. panel_caps = "vid_cmd";
  86. else if (dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE)
  87. panel_caps = "vid";
  88. else if (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE)
  89. panel_caps = "cmd";
  90. memset(drm_mode, 0, sizeof(*drm_mode));
  91. drm_mode->hdisplay = dsi_mode->timing.h_active;
  92. drm_mode->hsync_start = drm_mode->hdisplay +
  93. dsi_mode->timing.h_front_porch;
  94. drm_mode->hsync_end = drm_mode->hsync_start +
  95. dsi_mode->timing.h_sync_width;
  96. drm_mode->htotal = drm_mode->hsync_end + dsi_mode->timing.h_back_porch;
  97. drm_mode->hskew = dsi_mode->timing.h_skew;
  98. drm_mode->vdisplay = dsi_mode->timing.v_active;
  99. drm_mode->vsync_start = drm_mode->vdisplay +
  100. dsi_mode->timing.v_front_porch;
  101. drm_mode->vsync_end = drm_mode->vsync_start +
  102. dsi_mode->timing.v_sync_width;
  103. drm_mode->vtotal = drm_mode->vsync_end + dsi_mode->timing.v_back_porch;
  104. drm_mode->clock = drm_mode->htotal * drm_mode->vtotal * dsi_mode->timing.refresh_rate;
  105. drm_mode->clock /= 1000;
  106. if (dsi_mode->timing.h_sync_polarity)
  107. drm_mode->flags |= DRM_MODE_FLAG_PHSYNC;
  108. if (dsi_mode->timing.v_sync_polarity)
  109. drm_mode->flags |= DRM_MODE_FLAG_PVSYNC;
  110. /* set mode name */
  111. snprintf(drm_mode->name, DRM_DISPLAY_MODE_LEN, "%dx%dx%d%s",
  112. drm_mode->hdisplay, drm_mode->vdisplay,
  113. drm_mode_vrefresh(drm_mode), panel_caps);
  114. }
  115. static void dsi_convert_to_msm_mode(const struct dsi_display_mode *dsi_mode,
  116. struct msm_display_mode *msm_mode)
  117. {
  118. msm_mode->private_flags = 0;
  119. msm_mode->private = (int *)dsi_mode->priv_info;
  120. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_SEAMLESS)
  121. msm_mode->private_flags |= DRM_MODE_FLAG_SEAMLESS;
  122. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DFPS)
  123. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYNAMIC_FPS;
  124. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VBLANK_PRE_MODESET)
  125. msm_mode->private_flags |= MSM_MODE_FLAG_VBLANK_PRE_MODESET;
  126. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DMS)
  127. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DMS;
  128. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VRR)
  129. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_VRR;
  130. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)
  131. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS_VID;
  132. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)
  133. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS_CMD;
  134. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)
  135. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYN_CLK;
  136. }
  137. static int dsi_bridge_attach(struct drm_bridge *bridge,
  138. enum drm_bridge_attach_flags flags)
  139. {
  140. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  141. if (!bridge) {
  142. DSI_ERR("Invalid params\n");
  143. return -EINVAL;
  144. }
  145. DSI_DEBUG("[%d] attached\n", c_bridge->id);
  146. return 0;
  147. }
  148. static void dsi_bridge_pre_enable(struct drm_bridge *bridge)
  149. {
  150. int rc = 0;
  151. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  152. if (!bridge) {
  153. DSI_ERR("Invalid params\n");
  154. return;
  155. }
  156. if (!c_bridge || !c_bridge->display || !c_bridge->display->panel) {
  157. DSI_ERR("Incorrect bridge details\n");
  158. return;
  159. }
  160. atomic_set(&c_bridge->display->panel->esd_recovery_pending, 0);
  161. /* By this point mode should have been validated through mode_fixup */
  162. rc = dsi_display_set_mode(c_bridge->display,
  163. &(c_bridge->dsi_mode), 0x0);
  164. if (rc) {
  165. DSI_ERR("[%d] failed to perform a mode set, rc=%d\n",
  166. c_bridge->id, rc);
  167. return;
  168. }
  169. if (c_bridge->dsi_mode.dsi_mode_flags &
  170. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  171. DSI_MODE_FLAG_DYN_CLK)) {
  172. DSI_DEBUG("[%d] seamless pre-enable\n", c_bridge->id);
  173. return;
  174. }
  175. SDE_ATRACE_BEGIN("dsi_display_prepare");
  176. rc = dsi_display_prepare(c_bridge->display);
  177. if (rc) {
  178. DSI_ERR("[%d] DSI display prepare failed, rc=%d\n",
  179. c_bridge->id, rc);
  180. SDE_ATRACE_END("dsi_display_prepare");
  181. return;
  182. }
  183. SDE_ATRACE_END("dsi_display_prepare");
  184. SDE_ATRACE_BEGIN("dsi_display_enable");
  185. rc = dsi_display_enable(c_bridge->display);
  186. if (rc) {
  187. DSI_ERR("[%d] DSI display enable failed, rc=%d\n",
  188. c_bridge->id, rc);
  189. (void)dsi_display_unprepare(c_bridge->display);
  190. }
  191. SDE_ATRACE_END("dsi_display_enable");
  192. rc = dsi_display_splash_res_cleanup(c_bridge->display);
  193. if (rc)
  194. DSI_ERR("Continuous splash pipeline cleanup failed, rc=%d\n",
  195. rc);
  196. }
  197. static void dsi_bridge_enable(struct drm_bridge *bridge)
  198. {
  199. int rc = 0;
  200. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  201. struct dsi_display *display;
  202. if (!bridge) {
  203. DSI_ERR("Invalid params\n");
  204. return;
  205. }
  206. if (c_bridge->dsi_mode.dsi_mode_flags &
  207. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  208. DSI_MODE_FLAG_DYN_CLK)) {
  209. DSI_DEBUG("[%d] seamless enable\n", c_bridge->id);
  210. return;
  211. }
  212. display = c_bridge->display;
  213. rc = dsi_display_post_enable(display);
  214. if (rc)
  215. DSI_ERR("[%d] DSI display post enabled failed, rc=%d\n",
  216. c_bridge->id, rc);
  217. if (display)
  218. display->enabled = true;
  219. if (display && display->drm_conn) {
  220. sde_connector_helper_bridge_enable(display->drm_conn);
  221. if (display->poms_pending) {
  222. display->poms_pending = false;
  223. sde_connector_schedule_status_work(display->drm_conn,
  224. true);
  225. }
  226. }
  227. }
  228. static void dsi_bridge_disable(struct drm_bridge *bridge)
  229. {
  230. int rc = 0;
  231. struct dsi_display *display;
  232. struct sde_connector_state *conn_state;
  233. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  234. if (!bridge) {
  235. DSI_ERR("Invalid params\n");
  236. return;
  237. }
  238. display = c_bridge->display;
  239. if (display)
  240. display->enabled = false;
  241. if (display && display->drm_conn) {
  242. conn_state = to_sde_connector_state(display->drm_conn->state);
  243. if (!conn_state) {
  244. DSI_ERR("invalid params\n");
  245. return;
  246. }
  247. display->poms_pending = msm_is_mode_seamless_poms(
  248. &conn_state->msm_mode);
  249. sde_connector_helper_bridge_disable(display->drm_conn);
  250. }
  251. rc = dsi_display_pre_disable(c_bridge->display);
  252. if (rc) {
  253. DSI_ERR("[%d] DSI display pre disable failed, rc=%d\n",
  254. c_bridge->id, rc);
  255. }
  256. }
  257. static void dsi_bridge_post_disable(struct drm_bridge *bridge)
  258. {
  259. int rc = 0;
  260. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  261. if (!bridge) {
  262. DSI_ERR("Invalid params\n");
  263. return;
  264. }
  265. SDE_ATRACE_BEGIN("dsi_bridge_post_disable");
  266. SDE_ATRACE_BEGIN("dsi_display_disable");
  267. rc = dsi_display_disable(c_bridge->display);
  268. if (rc) {
  269. DSI_ERR("[%d] DSI display disable failed, rc=%d\n",
  270. c_bridge->id, rc);
  271. SDE_ATRACE_END("dsi_display_disable");
  272. return;
  273. }
  274. SDE_ATRACE_END("dsi_display_disable");
  275. rc = dsi_display_unprepare(c_bridge->display);
  276. if (rc) {
  277. DSI_ERR("[%d] DSI display unprepare failed, rc=%d\n",
  278. c_bridge->id, rc);
  279. SDE_ATRACE_END("dsi_bridge_post_disable");
  280. return;
  281. }
  282. SDE_ATRACE_END("dsi_bridge_post_disable");
  283. }
  284. static void dsi_bridge_mode_set(struct drm_bridge *bridge,
  285. const struct drm_display_mode *mode,
  286. const struct drm_display_mode *adjusted_mode)
  287. {
  288. int rc = 0;
  289. struct dsi_bridge *c_bridge = NULL;
  290. struct dsi_display *display;
  291. struct drm_connector *conn;
  292. struct sde_connector_state *conn_state;
  293. if (!bridge || !mode || !adjusted_mode) {
  294. DSI_ERR("Invalid params\n");
  295. return;
  296. }
  297. c_bridge = to_dsi_bridge(bridge);
  298. if (!c_bridge) {
  299. DSI_ERR("invalid dsi bridge\n");
  300. return;
  301. }
  302. display = c_bridge->display;
  303. if (!display || !display->drm_conn || !display->drm_conn->state) {
  304. DSI_ERR("invalid display\n");
  305. return;
  306. }
  307. memset(&(c_bridge->dsi_mode), 0x0, sizeof(struct dsi_display_mode));
  308. convert_to_dsi_mode(adjusted_mode, &(c_bridge->dsi_mode));
  309. conn = sde_encoder_get_connector(bridge->dev, bridge->encoder);
  310. if (!conn)
  311. return;
  312. conn_state = to_sde_connector_state(conn->state);
  313. if (!conn_state) {
  314. DSI_ERR("invalid connector state\n");
  315. return;
  316. }
  317. msm_parse_mode_priv_info(&conn_state->msm_mode,
  318. &(c_bridge->dsi_mode));
  319. rc = dsi_display_restore_bit_clk(display, &c_bridge->dsi_mode);
  320. if (rc) {
  321. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  322. return;
  323. }
  324. DSI_DEBUG("clk_rate: %llu\n", c_bridge->dsi_mode.timing.clk_rate_hz);
  325. }
  326. static bool dsi_bridge_mode_fixup(struct drm_bridge *bridge,
  327. const struct drm_display_mode *mode,
  328. struct drm_display_mode *adjusted_mode)
  329. {
  330. int rc = 0;
  331. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  332. struct dsi_display *display;
  333. struct dsi_display_mode dsi_mode, cur_dsi_mode, *panel_dsi_mode;
  334. struct drm_crtc_state *crtc_state;
  335. struct drm_connector_state *drm_conn_state;
  336. struct sde_connector_state *conn_state, *old_conn_state;
  337. struct msm_sub_mode new_sub_mode;
  338. crtc_state = container_of(mode, struct drm_crtc_state, mode);
  339. if (!bridge || !mode || !adjusted_mode) {
  340. DSI_ERR("invalid params\n");
  341. return false;
  342. }
  343. display = c_bridge->display;
  344. if (!display || !display->drm_conn || !display->drm_conn->state) {
  345. DSI_ERR("invalid params\n");
  346. return false;
  347. }
  348. drm_conn_state = drm_atomic_get_new_connector_state(crtc_state->state,
  349. display->drm_conn);
  350. conn_state = to_sde_connector_state(drm_conn_state);
  351. if (!conn_state) {
  352. DSI_ERR("invalid params\n");
  353. return false;
  354. }
  355. /*
  356. * if no timing defined in panel, it must be external mode
  357. * and we'll use empty priv info to populate the mode
  358. */
  359. if (display->panel && !display->panel->num_timing_nodes) {
  360. *adjusted_mode = *mode;
  361. conn_state->msm_mode.base = adjusted_mode;
  362. conn_state->msm_mode.private = (int *)&default_priv_info;
  363. conn_state->msm_mode.private_flags = 0;
  364. return true;
  365. }
  366. convert_to_dsi_mode(mode, &dsi_mode);
  367. msm_parse_mode_priv_info(&conn_state->msm_mode, &dsi_mode);
  368. new_sub_mode.dsc_mode = sde_connector_get_property(drm_conn_state,
  369. CONNECTOR_PROP_DSC_MODE);
  370. /*
  371. * retrieve dsi mode from dsi driver's cache since not safe to take
  372. * the drm mode config mutex in all paths
  373. */
  374. rc = dsi_display_find_mode(display, &dsi_mode, &new_sub_mode,
  375. &panel_dsi_mode);
  376. if (rc)
  377. return rc;
  378. /* propagate the private info to the adjusted_mode derived dsi mode */
  379. dsi_mode.priv_info = panel_dsi_mode->priv_info;
  380. dsi_mode.dsi_mode_flags = panel_dsi_mode->dsi_mode_flags;
  381. dsi_mode.panel_mode_caps = panel_dsi_mode->panel_mode_caps;
  382. dsi_mode.timing.dsc_enabled = dsi_mode.priv_info->dsc_enabled;
  383. dsi_mode.timing.dsc = &dsi_mode.priv_info->dsc;
  384. rc = dsi_display_restore_bit_clk(display, &dsi_mode);
  385. if (rc) {
  386. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  387. return false;
  388. }
  389. rc = dsi_display_update_dyn_bit_clk(display, &dsi_mode);
  390. if (rc) {
  391. DSI_ERR("[%s] failed to update bit clock\n", display->name);
  392. return false;
  393. }
  394. rc = dsi_display_validate_mode(c_bridge->display, &dsi_mode,
  395. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  396. if (rc) {
  397. DSI_ERR("[%d] mode is not valid, rc=%d\n", c_bridge->id, rc);
  398. return false;
  399. }
  400. if (bridge->encoder && bridge->encoder->crtc &&
  401. crtc_state->crtc) {
  402. const struct drm_display_mode *cur_mode =
  403. &crtc_state->crtc->state->mode;
  404. old_conn_state = to_sde_connector_state(display->drm_conn->state);
  405. convert_to_dsi_mode(cur_mode, &cur_dsi_mode);
  406. msm_parse_mode_priv_info(&old_conn_state->msm_mode, &cur_dsi_mode);
  407. rc = dsi_display_validate_mode_change(c_bridge->display,
  408. &cur_dsi_mode, &dsi_mode);
  409. if (rc) {
  410. DSI_ERR("[%s] seamless mode mismatch failure rc=%d\n",
  411. c_bridge->display->name, rc);
  412. return false;
  413. }
  414. /*
  415. * DMS Flag if set during active changed condition cannot be
  416. * treated as seamless. Hence, removing DMS flag in such cases.
  417. */
  418. if ((dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DMS) &&
  419. crtc_state->active_changed)
  420. dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_DMS;
  421. /* No DMS/VRR when drm pipeline is changing */
  422. if (!dsi_display_mode_match(&cur_dsi_mode, &dsi_mode,
  423. DSI_MODE_MATCH_FULL_TIMINGS) &&
  424. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR)) &&
  425. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) &&
  426. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)) &&
  427. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)) &&
  428. (!crtc_state->active_changed ||
  429. display->is_cont_splash_enabled)) {
  430. dsi_mode.dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  431. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2,
  432. dsi_mode.timing.h_active,
  433. dsi_mode.timing.v_active,
  434. dsi_mode.timing.refresh_rate,
  435. dsi_mode.pixel_clk_khz,
  436. dsi_mode.panel_mode_caps);
  437. }
  438. }
  439. /* Reject seamless transition when active changed */
  440. if (crtc_state->active_changed &&
  441. ((dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) ||
  442. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK) ||
  443. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID) ||
  444. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD))) {
  445. DSI_INFO("seamless upon active changed 0x%x %d\n",
  446. dsi_mode.dsi_mode_flags, crtc_state->active_changed);
  447. return false;
  448. }
  449. /* convert back to drm mode, propagating the private info & flags */
  450. dsi_convert_to_drm_mode(&dsi_mode, adjusted_mode);
  451. dsi_convert_to_msm_mode(&dsi_mode, &conn_state->msm_mode);
  452. return true;
  453. }
  454. u32 dsi_drm_get_dfps_maxfps(void *display)
  455. {
  456. u32 dfps_maxfps = 0;
  457. struct dsi_display *dsi_display = display;
  458. /*
  459. * The time of SDE transmitting one frame active data
  460. * will not be changed, if frame rate is adjusted with
  461. * VFP method.
  462. * So only return max fps of DFPS for UIDLE update, if DFPS
  463. * is enabled with VFP.
  464. */
  465. if (dsi_display && dsi_display->panel &&
  466. dsi_display->panel->panel_mode == DSI_OP_VIDEO_MODE &&
  467. dsi_display->panel->dfps_caps.type ==
  468. DSI_DFPS_IMMEDIATE_VFP)
  469. dfps_maxfps =
  470. dsi_display->panel->dfps_caps.max_refresh_rate;
  471. return dfps_maxfps;
  472. }
  473. int dsi_conn_get_lm_from_mode(void *display, const struct drm_display_mode *drm_mode)
  474. {
  475. struct dsi_display *dsi_display = display;
  476. struct dsi_display_mode dsi_mode, *panel_dsi_mode;
  477. int rc = -EINVAL;
  478. if (!dsi_display || !drm_mode) {
  479. DSI_ERR("Invalid params %d %d\n", !display, !drm_mode);
  480. return rc;
  481. }
  482. convert_to_dsi_mode(drm_mode, &dsi_mode);
  483. rc = dsi_display_find_mode(dsi_display, &dsi_mode, NULL, &panel_dsi_mode);
  484. if (rc) {
  485. DSI_ERR("mode not found %d\n", rc);
  486. drm_mode_debug_printmodeline(drm_mode);
  487. return rc;
  488. }
  489. return panel_dsi_mode->priv_info->topology.num_lm;
  490. }
  491. int dsi_conn_get_mode_info(struct drm_connector *connector,
  492. const struct drm_display_mode *drm_mode,
  493. struct msm_sub_mode *sub_mode,
  494. struct msm_mode_info *mode_info,
  495. void *display, const struct msm_resource_caps_info *avail_res)
  496. {
  497. struct dsi_display_mode partial_dsi_mode, *dsi_mode = NULL;
  498. struct dsi_mode_info *timing;
  499. int src_bpp, tar_bpp, rc = 0;
  500. struct dsi_display *dsi_display = (struct dsi_display *) display;
  501. if (!drm_mode || !mode_info)
  502. return -EINVAL;
  503. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  504. rc = dsi_display_find_mode(dsi_display, &partial_dsi_mode, NULL, &dsi_mode);
  505. if (rc || !dsi_mode->priv_info)
  506. return -EINVAL;
  507. memset(mode_info, 0, sizeof(*mode_info));
  508. timing = &dsi_mode->timing;
  509. mode_info->frame_rate = dsi_mode->timing.refresh_rate;
  510. mode_info->vtotal = DSI_V_TOTAL(timing);
  511. mode_info->prefill_lines = dsi_mode->priv_info->panel_prefill_lines;
  512. mode_info->jitter_numer = dsi_mode->priv_info->panel_jitter_numer;
  513. mode_info->jitter_denom = dsi_mode->priv_info->panel_jitter_denom;
  514. mode_info->dfps_maxfps = dsi_drm_get_dfps_maxfps(display);
  515. mode_info->panel_mode_caps = dsi_mode->panel_mode_caps;
  516. mode_info->mdp_transfer_time_us =
  517. dsi_mode->priv_info->mdp_transfer_time_us;
  518. mode_info->disable_rsc_solver = dsi_mode->priv_info->disable_rsc_solver;
  519. memcpy(&mode_info->topology, &dsi_mode->priv_info->topology,
  520. sizeof(struct msm_display_topology));
  521. if (dsi_mode->priv_info->bit_clk_list.count) {
  522. struct msm_dyn_clk_list *dyn_clk_list = &mode_info->dyn_clk_list;
  523. dyn_clk_list->rates = dsi_mode->priv_info->bit_clk_list.rates;
  524. dyn_clk_list->count = dsi_mode->priv_info->bit_clk_list.count;
  525. dyn_clk_list->type = dsi_display->panel->dyn_clk_caps.type;
  526. dyn_clk_list->front_porches = dsi_mode->priv_info->bit_clk_list.front_porches;
  527. dyn_clk_list->pixel_clks_khz = dsi_mode->priv_info->bit_clk_list.pixel_clks_khz;
  528. rc = dsi_display_restore_bit_clk(dsi_display, dsi_mode);
  529. if (rc) {
  530. DSI_ERR("[%s] bit clk rate cannot be restored\n", dsi_display->name);
  531. return rc;
  532. }
  533. }
  534. mode_info->clk_rate = dsi_mode->timing.clk_rate_hz;
  535. if (dsi_mode->priv_info->dsc_enabled) {
  536. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  537. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  538. memcpy(&mode_info->comp_info.dsc_info, &dsi_mode->priv_info->dsc,
  539. sizeof(dsi_mode->priv_info->dsc));
  540. } else if (dsi_mode->priv_info->vdc_enabled) {
  541. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  542. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  543. memcpy(&mode_info->comp_info.vdc_info, &dsi_mode->priv_info->vdc,
  544. sizeof(dsi_mode->priv_info->vdc));
  545. }
  546. if (mode_info->comp_info.comp_type) {
  547. tar_bpp = dsi_mode->priv_info->pclk_scale.numer;
  548. src_bpp = dsi_mode->priv_info->pclk_scale.denom;
  549. mode_info->comp_info.comp_ratio = mult_frac(1, src_bpp,
  550. tar_bpp);
  551. mode_info->wide_bus_en = dsi_mode->priv_info->widebus_support;
  552. }
  553. if (dsi_mode->priv_info->roi_caps.enabled) {
  554. memcpy(&mode_info->roi_caps, &dsi_mode->priv_info->roi_caps,
  555. sizeof(dsi_mode->priv_info->roi_caps));
  556. }
  557. mode_info->allowed_mode_switches =
  558. dsi_mode->priv_info->allowed_mode_switch;
  559. return 0;
  560. }
  561. static const struct drm_bridge_funcs dsi_bridge_ops = {
  562. .attach = dsi_bridge_attach,
  563. .mode_fixup = dsi_bridge_mode_fixup,
  564. .pre_enable = dsi_bridge_pre_enable,
  565. .enable = dsi_bridge_enable,
  566. .disable = dsi_bridge_disable,
  567. .post_disable = dsi_bridge_post_disable,
  568. .mode_set = dsi_bridge_mode_set,
  569. };
  570. int dsi_conn_set_avr_step_info(struct dsi_panel *panel, void *info)
  571. {
  572. u32 i;
  573. int idx = 0;
  574. size_t buff_sz = PAGE_SIZE;
  575. char *buff;
  576. buff = kzalloc(buff_sz, GFP_KERNEL);
  577. if (!buff)
  578. return -ENOMEM;
  579. for (i = 0; i < panel->avr_caps.avr_step_fps_list_len && (idx < (buff_sz - 1)); i++)
  580. idx += scnprintf(&buff[idx], buff_sz - idx, "%u@%u ",
  581. panel->avr_caps.avr_step_fps_list[i],
  582. panel->dfps_caps.dfps_list[i]);
  583. sde_kms_info_add_keystr(info, "avr step requirement", buff);
  584. kfree(buff);
  585. return 0;
  586. }
  587. int dsi_conn_set_info_blob(struct drm_connector *connector,
  588. void *info, void *display, struct msm_mode_info *mode_info)
  589. {
  590. struct dsi_display *dsi_display = display;
  591. struct dsi_panel *panel;
  592. enum dsi_pixel_format fmt;
  593. u32 bpp;
  594. if (!info || !dsi_display)
  595. return -EINVAL;
  596. dsi_display->drm_conn = connector;
  597. sde_kms_info_add_keystr(info,
  598. "display type", dsi_display->display_type);
  599. switch (dsi_display->type) {
  600. case DSI_DISPLAY_SINGLE:
  601. sde_kms_info_add_keystr(info, "display config",
  602. "single display");
  603. break;
  604. case DSI_DISPLAY_EXT_BRIDGE:
  605. sde_kms_info_add_keystr(info, "display config", "ext bridge");
  606. break;
  607. case DSI_DISPLAY_SPLIT:
  608. sde_kms_info_add_keystr(info, "display config",
  609. "split display");
  610. break;
  611. case DSI_DISPLAY_SPLIT_EXT_BRIDGE:
  612. sde_kms_info_add_keystr(info, "display config",
  613. "split ext bridge");
  614. break;
  615. default:
  616. DSI_DEBUG("invalid display type:%d\n", dsi_display->type);
  617. break;
  618. }
  619. if (!dsi_display->panel) {
  620. DSI_DEBUG("invalid panel data\n");
  621. goto end;
  622. }
  623. panel = dsi_display->panel;
  624. sde_kms_info_add_keystr(info, "panel name", panel->name);
  625. switch (panel->panel_mode) {
  626. case DSI_OP_VIDEO_MODE:
  627. sde_kms_info_add_keystr(info, "panel mode", "video");
  628. if (panel->avr_caps.avr_step_fps_list_len)
  629. dsi_conn_set_avr_step_info(panel, info);
  630. break;
  631. case DSI_OP_CMD_MODE:
  632. sde_kms_info_add_keystr(info, "panel mode", "command");
  633. sde_kms_info_add_keyint(info, "mdp_transfer_time_us",
  634. mode_info->mdp_transfer_time_us);
  635. break;
  636. default:
  637. DSI_DEBUG("invalid panel type:%d\n", panel->panel_mode);
  638. break;
  639. }
  640. sde_kms_info_add_keystr(info, "qsync support",
  641. panel->qsync_caps.qsync_min_fps ?
  642. "true" : "false");
  643. if (panel->qsync_caps.qsync_min_fps)
  644. sde_kms_info_add_keyint(info, "qsync_fps",
  645. panel->qsync_caps.qsync_min_fps);
  646. sde_kms_info_add_keystr(info, "dfps support",
  647. panel->dfps_caps.dfps_support ? "true" : "false");
  648. if (panel->dfps_caps.dfps_support) {
  649. sde_kms_info_add_keyint(info, "min_fps",
  650. panel->dfps_caps.min_refresh_rate);
  651. sde_kms_info_add_keyint(info, "max_fps",
  652. panel->dfps_caps.max_refresh_rate);
  653. }
  654. sde_kms_info_add_keystr(info, "dyn bitclk support",
  655. panel->dyn_clk_caps.dyn_clk_support ? "true" : "false");
  656. switch (panel->phy_props.rotation) {
  657. case DSI_PANEL_ROTATE_NONE:
  658. sde_kms_info_add_keystr(info, "panel orientation", "none");
  659. break;
  660. case DSI_PANEL_ROTATE_H_FLIP:
  661. sde_kms_info_add_keystr(info, "panel orientation", "horz flip");
  662. break;
  663. case DSI_PANEL_ROTATE_V_FLIP:
  664. sde_kms_info_add_keystr(info, "panel orientation", "vert flip");
  665. break;
  666. case DSI_PANEL_ROTATE_HV_FLIP:
  667. sde_kms_info_add_keystr(info, "panel orientation",
  668. "horz & vert flip");
  669. break;
  670. default:
  671. DSI_DEBUG("invalid panel rotation:%d\n",
  672. panel->phy_props.rotation);
  673. break;
  674. }
  675. switch (panel->bl_config.type) {
  676. case DSI_BACKLIGHT_PWM:
  677. sde_kms_info_add_keystr(info, "backlight type", "pwm");
  678. break;
  679. case DSI_BACKLIGHT_WLED:
  680. sde_kms_info_add_keystr(info, "backlight type", "wled");
  681. break;
  682. case DSI_BACKLIGHT_DCS:
  683. sde_kms_info_add_keystr(info, "backlight type", "dcs");
  684. break;
  685. default:
  686. DSI_DEBUG("invalid panel backlight type:%d\n",
  687. panel->bl_config.type);
  688. break;
  689. }
  690. sde_kms_info_add_keyint(info, "max os brightness", panel->bl_config.brightness_max_level);
  691. sde_kms_info_add_keyint(info, "max panel backlight", panel->bl_config.bl_max_level);
  692. if (panel->spr_info.enable)
  693. sde_kms_info_add_keystr(info, "spr_pack_type",
  694. msm_spr_pack_type_str[panel->spr_info.pack_type]);
  695. if (mode_info && mode_info->roi_caps.enabled) {
  696. sde_kms_info_add_keyint(info, "partial_update_num_roi",
  697. mode_info->roi_caps.num_roi);
  698. sde_kms_info_add_keyint(info, "partial_update_xstart",
  699. mode_info->roi_caps.align.xstart_pix_align);
  700. sde_kms_info_add_keyint(info, "partial_update_walign",
  701. mode_info->roi_caps.align.width_pix_align);
  702. sde_kms_info_add_keyint(info, "partial_update_wmin",
  703. mode_info->roi_caps.align.min_width);
  704. sde_kms_info_add_keyint(info, "partial_update_ystart",
  705. mode_info->roi_caps.align.ystart_pix_align);
  706. sde_kms_info_add_keyint(info, "partial_update_halign",
  707. mode_info->roi_caps.align.height_pix_align);
  708. sde_kms_info_add_keyint(info, "partial_update_hmin",
  709. mode_info->roi_caps.align.min_height);
  710. sde_kms_info_add_keyint(info, "partial_update_roimerge",
  711. mode_info->roi_caps.merge_rois);
  712. }
  713. fmt = dsi_display->config.common_config.dst_format;
  714. bpp = dsi_ctrl_pixel_format_to_bpp(fmt);
  715. sde_kms_info_add_keyint(info, "bit_depth", bpp);
  716. end:
  717. return 0;
  718. }
  719. void dsi_conn_set_submode_blob_info(struct drm_connector *conn,
  720. void *info, void *display, struct drm_display_mode *drm_mode)
  721. {
  722. struct dsi_display *dsi_display = display;
  723. struct dsi_display_mode partial_dsi_mode;
  724. int count, i;
  725. int preferred_submode_idx = -EINVAL;
  726. enum dsi_dyn_clk_feature_type dyn_clk_type;
  727. char *dyn_clk_types[DSI_DYN_CLK_TYPE_MAX] = {
  728. [DSI_DYN_CLK_TYPE_LEGACY] = "none",
  729. [DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_HFP] = "hfp",
  730. [DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_VFP] = "vfp",
  731. };
  732. if (!conn || !display || !drm_mode) {
  733. DSI_ERR("Invalid params\n");
  734. return;
  735. }
  736. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  737. mutex_lock(&dsi_display->display_lock);
  738. count = dsi_display->panel->num_display_modes;
  739. for (i = 0; i < count; i++) {
  740. struct dsi_display_mode *dsi_mode = &dsi_display->modes[i];
  741. u32 panel_mode_caps = 0;
  742. const char *topo_name = NULL;
  743. if (!dsi_display_mode_match(&partial_dsi_mode, dsi_mode,
  744. DSI_MODE_MATCH_FULL_TIMINGS))
  745. continue;
  746. sde_kms_info_add_keyint(info, "submode_idx", i);
  747. if (dsi_mode->is_preferred)
  748. preferred_submode_idx = i;
  749. if (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE)
  750. panel_mode_caps |= DRM_MODE_FLAG_CMD_MODE_PANEL;
  751. if (dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE)
  752. panel_mode_caps |= DRM_MODE_FLAG_VID_MODE_PANEL;
  753. sde_kms_info_add_keyint(info, "panel_mode_capabilities",
  754. panel_mode_caps);
  755. sde_kms_info_add_keyint(info, "dsc_mode",
  756. dsi_mode->priv_info->dsc_enabled ? MSM_DISPLAY_DSC_MODE_ENABLED :
  757. MSM_DISPLAY_DSC_MODE_DISABLED);
  758. topo_name = sde_conn_get_topology_name(conn,
  759. dsi_mode->priv_info->topology);
  760. if (topo_name)
  761. sde_kms_info_add_keystr(info, "topology", topo_name);
  762. if (!dsi_mode->priv_info->bit_clk_list.count)
  763. continue;
  764. dyn_clk_type = dsi_display->panel->dyn_clk_caps.type;
  765. sde_kms_info_add_list(info, "dyn_bitclk_list",
  766. dsi_mode->priv_info->bit_clk_list.rates,
  767. dsi_mode->priv_info->bit_clk_list.count);
  768. sde_kms_info_add_keystr(info, "dyn_fp_type",
  769. dyn_clk_types[dyn_clk_type]);
  770. sde_kms_info_add_list(info, "dyn_fp_list",
  771. dsi_mode->priv_info->bit_clk_list.front_porches,
  772. dsi_mode->priv_info->bit_clk_list.count);
  773. sde_kms_info_add_list(info, "dyn_pclk_list",
  774. dsi_mode->priv_info->bit_clk_list.pixel_clks_khz,
  775. dsi_mode->priv_info->bit_clk_list.count);
  776. }
  777. if (preferred_submode_idx >= 0)
  778. sde_kms_info_add_keyint(info, "preferred_submode_idx",
  779. preferred_submode_idx);
  780. mutex_unlock(&dsi_display->display_lock);
  781. }
  782. enum drm_connector_status dsi_conn_detect(struct drm_connector *conn,
  783. bool force,
  784. void *display)
  785. {
  786. enum drm_connector_status status = connector_status_unknown;
  787. struct msm_display_info info;
  788. int rc;
  789. if (!conn || !display)
  790. return status;
  791. /* get display dsi_info */
  792. memset(&info, 0x0, sizeof(info));
  793. rc = dsi_display_get_info(conn, &info, display);
  794. if (rc) {
  795. DSI_ERR("failed to get display info, rc=%d\n", rc);
  796. return connector_status_disconnected;
  797. }
  798. if (info.capabilities & MSM_DISPLAY_CAP_HOT_PLUG)
  799. status = (info.is_connected ? connector_status_connected :
  800. connector_status_disconnected);
  801. else
  802. status = connector_status_connected;
  803. conn->display_info.width_mm = info.width_mm;
  804. conn->display_info.height_mm = info.height_mm;
  805. return status;
  806. }
  807. void dsi_connector_put_modes(struct drm_connector *connector,
  808. void *display)
  809. {
  810. struct dsi_display *dsi_display;
  811. int count, i;
  812. if (!connector || !display)
  813. return;
  814. dsi_display = display;
  815. count = dsi_display->panel->num_display_modes;
  816. for (i = 0; i < count; i++) {
  817. struct dsi_display_mode *dsi_mode = &dsi_display->modes[i];
  818. dsi_display_put_mode(dsi_display, dsi_mode);
  819. }
  820. /* free the display structure modes also */
  821. kfree(dsi_display->modes);
  822. dsi_display->modes = NULL;
  823. }
  824. static int dsi_drm_update_edid_name(struct edid *edid, const char *name)
  825. {
  826. u8 *dtd = (u8 *)&edid->detailed_timings[3];
  827. u8 standard_header[] = {0x00, 0x00, 0x00, 0xFE, 0x00};
  828. u32 dtd_size = 18;
  829. u32 header_size = sizeof(standard_header);
  830. if (!name)
  831. return -EINVAL;
  832. /* Fill standard header */
  833. memcpy(dtd, standard_header, header_size);
  834. dtd_size -= header_size;
  835. dtd_size = min_t(u32, dtd_size, strlen(name));
  836. memcpy(dtd + header_size, name, dtd_size);
  837. return 0;
  838. }
  839. static void dsi_drm_update_dtd(struct edid *edid,
  840. struct dsi_display_mode *modes, u32 modes_count)
  841. {
  842. u32 i;
  843. u32 count = min_t(u32, modes_count, 3);
  844. for (i = 0; i < count; i++) {
  845. struct detailed_timing *dtd = &edid->detailed_timings[i];
  846. struct dsi_display_mode *mode = &modes[i];
  847. struct dsi_mode_info *timing = &mode->timing;
  848. struct detailed_pixel_timing *pd = &dtd->data.pixel_data;
  849. u32 h_blank = timing->h_front_porch + timing->h_sync_width +
  850. timing->h_back_porch;
  851. u32 v_blank = timing->v_front_porch + timing->v_sync_width +
  852. timing->v_back_porch;
  853. u32 h_img = 0, v_img = 0;
  854. dtd->pixel_clock = mode->pixel_clk_khz / 10;
  855. pd->hactive_lo = timing->h_active & 0xFF;
  856. pd->hblank_lo = h_blank & 0xFF;
  857. pd->hactive_hblank_hi = ((h_blank >> 8) & 0xF) |
  858. ((timing->h_active >> 8) & 0xF) << 4;
  859. pd->vactive_lo = timing->v_active & 0xFF;
  860. pd->vblank_lo = v_blank & 0xFF;
  861. pd->vactive_vblank_hi = ((v_blank >> 8) & 0xF) |
  862. ((timing->v_active >> 8) & 0xF) << 4;
  863. pd->hsync_offset_lo = timing->h_front_porch & 0xFF;
  864. pd->hsync_pulse_width_lo = timing->h_sync_width & 0xFF;
  865. pd->vsync_offset_pulse_width_lo =
  866. ((timing->v_front_porch & 0xF) << 4) |
  867. (timing->v_sync_width & 0xF);
  868. pd->hsync_vsync_offset_pulse_width_hi =
  869. (((timing->h_front_porch >> 8) & 0x3) << 6) |
  870. (((timing->h_sync_width >> 8) & 0x3) << 4) |
  871. (((timing->v_front_porch >> 4) & 0x3) << 2) |
  872. (((timing->v_sync_width >> 4) & 0x3) << 0);
  873. pd->width_mm_lo = h_img & 0xFF;
  874. pd->height_mm_lo = v_img & 0xFF;
  875. pd->width_height_mm_hi = (((h_img >> 8) & 0xF) << 4) |
  876. ((v_img >> 8) & 0xF);
  877. pd->hborder = 0;
  878. pd->vborder = 0;
  879. pd->misc = 0;
  880. }
  881. }
  882. static void dsi_drm_update_checksum(struct edid *edid)
  883. {
  884. u8 *data = (u8 *)edid;
  885. u32 i, sum = 0;
  886. for (i = 0; i < EDID_LENGTH - 1; i++)
  887. sum += data[i];
  888. edid->checksum = 0x100 - (sum & 0xFF);
  889. }
  890. int dsi_connector_get_modes(struct drm_connector *connector, void *data,
  891. const struct msm_resource_caps_info *avail_res)
  892. {
  893. int rc, i;
  894. u32 count = 0, edid_size;
  895. struct dsi_display_mode *modes = NULL;
  896. struct drm_display_mode drm_mode;
  897. struct dsi_display *display = data;
  898. struct edid edid;
  899. unsigned int width_mm = connector->display_info.width_mm;
  900. unsigned int height_mm = connector->display_info.height_mm;
  901. const u8 edid_buf[EDID_LENGTH] = {
  902. 0x00, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x44, 0x6D,
  903. 0x01, 0x00, 0x01, 0x00, 0x00, 0x00, 0x1B, 0x10, 0x01, 0x03,
  904. 0x80, 0x00, 0x00, 0x78, 0x0A, 0x0D, 0xC9, 0xA0, 0x57, 0x47,
  905. 0x98, 0x27, 0x12, 0x48, 0x4C, 0x00, 0x00, 0x00, 0x01, 0x01,
  906. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  907. 0x01, 0x01, 0x01, 0x01,
  908. };
  909. edid_size = min_t(u32, sizeof(edid), EDID_LENGTH);
  910. memcpy(&edid, edid_buf, edid_size);
  911. rc = dsi_display_get_mode_count(display, &count);
  912. if (rc) {
  913. DSI_ERR("failed to get num of modes, rc=%d\n", rc);
  914. goto end;
  915. }
  916. rc = dsi_display_get_modes(display, &modes);
  917. if (rc) {
  918. DSI_ERR("failed to get modes, rc=%d\n", rc);
  919. count = 0;
  920. goto end;
  921. }
  922. for (i = 0; i < count; i++) {
  923. struct drm_display_mode *m;
  924. memset(&drm_mode, 0x0, sizeof(drm_mode));
  925. dsi_convert_to_drm_mode(&modes[i], &drm_mode);
  926. m = drm_mode_duplicate(connector->dev, &drm_mode);
  927. if (!m) {
  928. DSI_ERR("failed to add mode %ux%u\n",
  929. drm_mode.hdisplay,
  930. drm_mode.vdisplay);
  931. count = -ENOMEM;
  932. goto end;
  933. }
  934. m->width_mm = connector->display_info.width_mm;
  935. m->height_mm = connector->display_info.height_mm;
  936. if (display->cmdline_timing != NO_OVERRIDE) {
  937. /* get the preferred mode from dsi display mode */
  938. if (modes[i].is_preferred)
  939. m->type |= DRM_MODE_TYPE_PREFERRED;
  940. } else if (modes[i].mode_idx == 0) {
  941. /* set the first mode in device tree list as preferred */
  942. m->type |= DRM_MODE_TYPE_PREFERRED;
  943. }
  944. drm_mode_probed_add(connector, m);
  945. }
  946. rc = dsi_drm_update_edid_name(&edid, display->panel->name);
  947. if (rc) {
  948. count = 0;
  949. goto end;
  950. }
  951. edid.width_cm = (connector->display_info.width_mm) / 10;
  952. edid.height_cm = (connector->display_info.height_mm) / 10;
  953. dsi_drm_update_dtd(&edid, modes, count);
  954. dsi_drm_update_checksum(&edid);
  955. rc = drm_connector_update_edid_property(connector, &edid);
  956. if (rc)
  957. count = 0;
  958. /*
  959. * DRM EDID structure maintains panel physical dimensions in
  960. * centimeters, we will be losing the precision anything below cm.
  961. * Changing DRM framework will effect other clients at this
  962. * moment, overriding the values back to millimeter.
  963. */
  964. connector->display_info.width_mm = width_mm;
  965. connector->display_info.height_mm = height_mm;
  966. end:
  967. DSI_DEBUG("MODE COUNT =%d\n\n", count);
  968. return count;
  969. }
  970. enum drm_mode_status dsi_conn_mode_valid(struct drm_connector *connector,
  971. struct drm_display_mode *mode,
  972. void *display, const struct msm_resource_caps_info *avail_res)
  973. {
  974. struct dsi_display_mode dsi_mode;
  975. struct dsi_display_mode *full_dsi_mode = NULL;
  976. struct sde_connector_state *conn_state;
  977. int rc;
  978. if (!connector || !mode) {
  979. DSI_ERR("Invalid params\n");
  980. return MODE_ERROR;
  981. }
  982. convert_to_dsi_mode(mode, &dsi_mode);
  983. conn_state = to_sde_connector_state(connector->state);
  984. if (conn_state)
  985. msm_parse_mode_priv_info(&conn_state->msm_mode, &dsi_mode);
  986. rc = dsi_display_find_mode(display, &dsi_mode, NULL, &full_dsi_mode);
  987. if (rc) {
  988. DSI_ERR("could not find mode %s\n", mode->name);
  989. return MODE_ERROR;
  990. }
  991. rc = dsi_display_validate_mode(display, full_dsi_mode,
  992. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  993. if (rc) {
  994. DSI_ERR("mode not supported, rc=%d\n", rc);
  995. return MODE_BAD;
  996. }
  997. return MODE_OK;
  998. }
  999. int dsi_conn_pre_kickoff(struct drm_connector *connector,
  1000. void *display,
  1001. struct msm_display_kickoff_params *params)
  1002. {
  1003. if (!connector || !display || !params) {
  1004. DSI_ERR("Invalid params\n");
  1005. return -EINVAL;
  1006. }
  1007. return dsi_display_pre_kickoff(connector, display, params);
  1008. }
  1009. int dsi_conn_prepare_commit(void *display,
  1010. struct msm_display_conn_params *params)
  1011. {
  1012. if (!display || !params) {
  1013. pr_err("Invalid params\n");
  1014. return -EINVAL;
  1015. }
  1016. return dsi_display_pre_commit(display, params);
  1017. }
  1018. void dsi_conn_enable_event(struct drm_connector *connector,
  1019. uint32_t event_idx, bool enable, void *display)
  1020. {
  1021. struct dsi_event_cb_info event_info;
  1022. memset(&event_info, 0, sizeof(event_info));
  1023. event_info.event_cb = sde_connector_trigger_event;
  1024. event_info.event_usr_ptr = connector;
  1025. dsi_display_enable_event(connector, display,
  1026. event_idx, &event_info, enable);
  1027. }
  1028. int dsi_conn_post_kickoff(struct drm_connector *connector,
  1029. struct msm_display_conn_params *params)
  1030. {
  1031. struct drm_encoder *encoder;
  1032. struct drm_bridge *bridge;
  1033. struct dsi_bridge *c_bridge;
  1034. struct dsi_display_mode adj_mode;
  1035. struct dsi_display *display;
  1036. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1037. int i, rc = 0, ctrl_version;
  1038. bool enable;
  1039. struct dsi_dyn_clk_caps *dyn_clk_caps;
  1040. if (!connector || !connector->state) {
  1041. DSI_ERR("invalid connector or connector state\n");
  1042. return -EINVAL;
  1043. }
  1044. encoder = connector->state->best_encoder;
  1045. if (!encoder) {
  1046. DSI_DEBUG("best encoder is not available\n");
  1047. return 0;
  1048. }
  1049. bridge = drm_bridge_chain_get_first_bridge(encoder);
  1050. if (!bridge) {
  1051. DSI_DEBUG("bridge is not available\n");
  1052. return 0;
  1053. }
  1054. c_bridge = to_dsi_bridge(bridge);
  1055. adj_mode = c_bridge->dsi_mode;
  1056. display = c_bridge->display;
  1057. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  1058. if (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) {
  1059. m_ctrl = &display->ctrl[display->clk_master_idx];
  1060. ctrl_version = m_ctrl->ctrl->version;
  1061. rc = dsi_ctrl_timing_db_update(m_ctrl->ctrl, false);
  1062. if (rc) {
  1063. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  1064. display->name, rc);
  1065. return -EINVAL;
  1066. }
  1067. /*
  1068. * When both DFPS and dynamic clock switch with constant
  1069. * fps features are enabled, wait for dynamic refresh done
  1070. * only in case of clock switch.
  1071. * In case where only fps changes, clock remains same.
  1072. * So, wait for dynamic refresh done is not required.
  1073. */
  1074. if ((ctrl_version >= DSI_CTRL_VERSION_2_5) &&
  1075. (dyn_clk_caps->maintain_const_fps) &&
  1076. (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) {
  1077. display_for_each_ctrl(i, display) {
  1078. ctrl = &display->ctrl[i];
  1079. rc = dsi_ctrl_wait4dynamic_refresh_done(
  1080. ctrl->ctrl);
  1081. if (rc)
  1082. DSI_ERR("wait4dfps refresh failed\n");
  1083. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  1084. dsi_clk_disable_unprepare(&display->clock_info.pll_clks);
  1085. }
  1086. }
  1087. /* Update the rest of the controllers */
  1088. display_for_each_ctrl(i, display) {
  1089. ctrl = &display->ctrl[i];
  1090. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1091. continue;
  1092. rc = dsi_ctrl_timing_db_update(ctrl->ctrl, false);
  1093. if (rc) {
  1094. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  1095. display->name, rc);
  1096. return -EINVAL;
  1097. }
  1098. }
  1099. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_VRR;
  1100. }
  1101. /* ensure dynamic clk switch flag is reset */
  1102. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_DYN_CLK;
  1103. if (params->qsync_update) {
  1104. enable = (params->qsync_mode > 0) ? true : false;
  1105. display_for_each_ctrl(i, display)
  1106. dsi_ctrl_setup_avr(display->ctrl[i].ctrl, enable);
  1107. }
  1108. return 0;
  1109. }
  1110. struct dsi_bridge *dsi_drm_bridge_init(struct dsi_display *display,
  1111. struct drm_device *dev,
  1112. struct drm_encoder *encoder)
  1113. {
  1114. int rc = 0;
  1115. struct dsi_bridge *bridge;
  1116. bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
  1117. if (!bridge) {
  1118. rc = -ENOMEM;
  1119. goto error;
  1120. }
  1121. bridge->display = display;
  1122. bridge->base.funcs = &dsi_bridge_ops;
  1123. bridge->base.encoder = encoder;
  1124. rc = drm_bridge_attach(encoder, &bridge->base, NULL, 0);
  1125. if (rc) {
  1126. DSI_ERR("failed to attach bridge, rc=%d\n", rc);
  1127. goto error_free_bridge;
  1128. }
  1129. return bridge;
  1130. error_free_bridge:
  1131. kfree(bridge);
  1132. error:
  1133. return ERR_PTR(rc);
  1134. }
  1135. void dsi_drm_bridge_cleanup(struct dsi_bridge *bridge)
  1136. {
  1137. kfree(bridge);
  1138. }
  1139. static bool is_valid_poms_switch(struct dsi_display_mode *mode_a,
  1140. struct dsi_display_mode *mode_b)
  1141. {
  1142. /*
  1143. * POMS cannot happen in conjunction with any other type of mode set.
  1144. * Check to ensure FPS remains same between the modes and also
  1145. * resolution.
  1146. */
  1147. return((mode_a->timing.refresh_rate == mode_b->timing.refresh_rate) &&
  1148. (mode_a->timing.v_active == mode_b->timing.v_active) &&
  1149. (mode_a->timing.h_active == mode_b->timing.h_active));
  1150. }
  1151. void dsi_conn_set_allowed_mode_switch(struct drm_connector *connector,
  1152. void *display)
  1153. {
  1154. u32 mode_idx = 0, cmp_mode_idx = 0;
  1155. u32 common_mode_caps = 0;
  1156. struct drm_display_mode *drm_mode, *cmp_drm_mode;
  1157. struct dsi_display_mode dsi_mode, *panel_dsi_mode, *cmp_panel_dsi_mode;
  1158. struct list_head *mode_list = &connector->modes;
  1159. struct dsi_display *disp = display;
  1160. struct dsi_panel *panel;
  1161. int mode_count = 0, rc = 0;
  1162. struct dsi_display_mode_priv_info *dsi_mode_info, *cmp_dsi_mode_info;
  1163. bool allow_switch = false;
  1164. if (!disp || !disp->panel) {
  1165. DSI_ERR("invalid parameters");
  1166. return;
  1167. }
  1168. panel = disp->panel;
  1169. list_for_each_entry(drm_mode, &connector->modes, head)
  1170. mode_count++;
  1171. list_for_each_entry(drm_mode, &connector->modes, head) {
  1172. convert_to_dsi_mode(drm_mode, &dsi_mode);
  1173. rc = dsi_display_find_mode(display, &dsi_mode, NULL, &panel_dsi_mode);
  1174. if (rc)
  1175. return;
  1176. dsi_mode_info = panel_dsi_mode->priv_info;
  1177. dsi_mode_info->allowed_mode_switch |= BIT(mode_idx);
  1178. if (mode_idx == mode_count - 1)
  1179. break;
  1180. mode_list = mode_list->next;
  1181. cmp_mode_idx = 1;
  1182. list_for_each_entry(cmp_drm_mode, mode_list, head) {
  1183. if (&cmp_drm_mode->head == &connector->modes)
  1184. continue;
  1185. convert_to_dsi_mode(cmp_drm_mode, &dsi_mode);
  1186. rc = dsi_display_find_mode(display, &dsi_mode,
  1187. NULL, &cmp_panel_dsi_mode);
  1188. if (rc)
  1189. return;
  1190. cmp_dsi_mode_info = cmp_panel_dsi_mode->priv_info;
  1191. allow_switch = false;
  1192. common_mode_caps = (panel_dsi_mode->panel_mode_caps &
  1193. cmp_panel_dsi_mode->panel_mode_caps);
  1194. /*
  1195. * FPS switch among video modes, is only supported
  1196. * if DFPS or dynamic clocks are specified.
  1197. * Reject any mode switches between video mode timing
  1198. * nodes if support for those features is not present.
  1199. */
  1200. if (common_mode_caps & DSI_OP_CMD_MODE) {
  1201. allow_switch = true;
  1202. } else if ((common_mode_caps & DSI_OP_VIDEO_MODE) &&
  1203. (panel->dfps_caps.dfps_support ||
  1204. panel->dyn_clk_caps.dyn_clk_support)) {
  1205. allow_switch = true;
  1206. } else {
  1207. if (is_valid_poms_switch(panel_dsi_mode,
  1208. cmp_panel_dsi_mode))
  1209. allow_switch = true;
  1210. }
  1211. if (allow_switch) {
  1212. dsi_mode_info->allowed_mode_switch |=
  1213. BIT(mode_idx + cmp_mode_idx);
  1214. cmp_dsi_mode_info->allowed_mode_switch |=
  1215. BIT(mode_idx);
  1216. }
  1217. if ((mode_idx + cmp_mode_idx) >= mode_count - 1)
  1218. break;
  1219. cmp_mode_idx++;
  1220. }
  1221. mode_idx++;
  1222. }
  1223. }
  1224. int dsi_conn_set_dyn_bit_clk(struct drm_connector *connector, uint64_t value)
  1225. {
  1226. struct sde_connector *c_conn = NULL;
  1227. struct dsi_display *display;
  1228. if (!connector) {
  1229. DSI_ERR("invalid connector\n");
  1230. return -EINVAL;
  1231. }
  1232. c_conn = to_sde_connector(connector);
  1233. display = (struct dsi_display *) c_conn->display;
  1234. display->dyn_bit_clk = value;
  1235. display->dyn_bit_clk_pending = true;
  1236. SDE_EVT32(display->dyn_bit_clk);
  1237. DSI_DEBUG("update dynamic bit clock rate to %llu\n", display->dyn_bit_clk);
  1238. return 0;
  1239. }