sde_crtc.c 197 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386
  1. /*
  2. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #include "msm_drv.h"
  42. #include "sde_vm.h"
  43. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  44. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  45. struct sde_crtc_custom_events {
  46. u32 event;
  47. int (*func)(struct drm_crtc *crtc, bool en,
  48. struct sde_irq_callback *irq);
  49. };
  50. struct vblank_work {
  51. struct kthread_work work;
  52. int crtc_id;
  53. bool enable;
  54. struct msm_drm_private *priv;
  55. };
  56. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  57. bool en, struct sde_irq_callback *ad_irq);
  58. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  59. bool en, struct sde_irq_callback *idle_irq);
  60. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  61. bool en, struct sde_irq_callback *idle_irq);
  62. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  63. struct sde_irq_callback *noirq);
  64. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  65. struct sde_crtc_state *cstate,
  66. void __user *usr_ptr);
  67. static struct sde_crtc_custom_events custom_events[] = {
  68. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  69. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  70. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  71. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  72. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  73. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  74. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  75. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  76. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  77. };
  78. /* default input fence timeout, in ms */
  79. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  80. /*
  81. * The default input fence timeout is 2 seconds while max allowed
  82. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  83. * tolerance limit.
  84. */
  85. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  86. /* layer mixer index on sde_crtc */
  87. #define LEFT_MIXER 0
  88. #define RIGHT_MIXER 1
  89. #define MISR_BUFF_SIZE 256
  90. /*
  91. * Time period for fps calculation in micro seconds.
  92. * Default value is set to 1 sec.
  93. */
  94. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  95. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  96. #define MAX_FRAME_COUNT 1000
  97. #define MILI_TO_MICRO 1000
  98. #define SKIP_STAGING_PIPE_ZPOS 255
  99. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  100. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  101. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  102. struct drm_crtc_state *state);
  103. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  104. {
  105. struct msm_drm_private *priv;
  106. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  107. SDE_ERROR("invalid crtc\n");
  108. return NULL;
  109. }
  110. priv = crtc->dev->dev_private;
  111. if (!priv || !priv->kms) {
  112. SDE_ERROR("invalid kms\n");
  113. return NULL;
  114. }
  115. return to_sde_kms(priv->kms);
  116. }
  117. /**
  118. * sde_crtc_calc_fps() - Calculates fps value.
  119. * @sde_crtc : CRTC structure
  120. *
  121. * This function is called at frame done. It counts the number
  122. * of frames done for every 1 sec. Stores the value in measured_fps.
  123. * measured_fps value is 10 times the calculated fps value.
  124. * For example, measured_fps= 594 for calculated fps of 59.4
  125. */
  126. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  127. {
  128. ktime_t current_time_us;
  129. u64 fps, diff_us;
  130. current_time_us = ktime_get();
  131. diff_us = (u64)ktime_us_delta(current_time_us,
  132. sde_crtc->fps_info.last_sampled_time_us);
  133. sde_crtc->fps_info.frame_count++;
  134. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  135. /* Multiplying with 10 to get fps in floating point */
  136. fps = ((u64)sde_crtc->fps_info.frame_count)
  137. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  138. do_div(fps, diff_us);
  139. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  140. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  141. sde_crtc->base.base.id, (unsigned int)fps/10,
  142. (unsigned int)fps%10);
  143. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  144. sde_crtc->fps_info.frame_count = 0;
  145. }
  146. if (!sde_crtc->fps_info.time_buf)
  147. return;
  148. /**
  149. * Array indexing is based on sliding window algorithm.
  150. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  151. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  152. * counter loops around and comes back to the first index to store
  153. * the next ktime.
  154. */
  155. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  156. ktime_get();
  157. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  158. }
  159. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  160. {
  161. if (!sde_crtc)
  162. return;
  163. }
  164. #ifdef CONFIG_DEBUG_FS
  165. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  166. {
  167. struct sde_crtc *sde_crtc;
  168. u64 fps_int, fps_float;
  169. ktime_t current_time_us;
  170. u64 fps, diff_us;
  171. if (!s || !s->private) {
  172. SDE_ERROR("invalid input param(s)\n");
  173. return -EAGAIN;
  174. }
  175. sde_crtc = s->private;
  176. current_time_us = ktime_get();
  177. diff_us = (u64)ktime_us_delta(current_time_us,
  178. sde_crtc->fps_info.last_sampled_time_us);
  179. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  180. /* Multiplying with 10 to get fps in floating point */
  181. fps = ((u64)sde_crtc->fps_info.frame_count)
  182. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  183. do_div(fps, diff_us);
  184. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  185. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  186. sde_crtc->fps_info.frame_count = 0;
  187. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  188. sde_crtc->base.base.id, (unsigned int)fps/10,
  189. (unsigned int)fps%10);
  190. }
  191. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  192. fps_float = do_div(fps_int, 10);
  193. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  194. return 0;
  195. }
  196. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  197. {
  198. return single_open(file, _sde_debugfs_fps_status_show,
  199. inode->i_private);
  200. }
  201. #endif
  202. static ssize_t fps_periodicity_ms_store(struct device *device,
  203. struct device_attribute *attr, const char *buf, size_t count)
  204. {
  205. struct drm_crtc *crtc;
  206. struct sde_crtc *sde_crtc;
  207. int res;
  208. /* Base of the input */
  209. int cnt = 10;
  210. if (!device || !buf) {
  211. SDE_ERROR("invalid input param(s)\n");
  212. return -EAGAIN;
  213. }
  214. crtc = dev_get_drvdata(device);
  215. if (!crtc)
  216. return -EINVAL;
  217. sde_crtc = to_sde_crtc(crtc);
  218. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  219. if (res < 0)
  220. return res;
  221. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  222. sde_crtc->fps_info.fps_periodic_duration =
  223. DEFAULT_FPS_PERIOD_1_SEC;
  224. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  225. MAX_FPS_PERIOD_5_SECONDS)
  226. sde_crtc->fps_info.fps_periodic_duration =
  227. MAX_FPS_PERIOD_5_SECONDS;
  228. else
  229. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  230. return count;
  231. }
  232. static ssize_t fps_periodicity_ms_show(struct device *device,
  233. struct device_attribute *attr, char *buf)
  234. {
  235. struct drm_crtc *crtc;
  236. struct sde_crtc *sde_crtc;
  237. if (!device || !buf) {
  238. SDE_ERROR("invalid input param(s)\n");
  239. return -EAGAIN;
  240. }
  241. crtc = dev_get_drvdata(device);
  242. if (!crtc)
  243. return -EINVAL;
  244. sde_crtc = to_sde_crtc(crtc);
  245. return scnprintf(buf, PAGE_SIZE, "%d\n",
  246. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  247. }
  248. static ssize_t measured_fps_show(struct device *device,
  249. struct device_attribute *attr, char *buf)
  250. {
  251. struct drm_crtc *crtc;
  252. struct sde_crtc *sde_crtc;
  253. uint64_t fps_int, fps_decimal;
  254. u64 fps = 0, frame_count = 0;
  255. ktime_t current_time;
  256. int i = 0, current_time_index;
  257. u64 diff_us;
  258. if (!device || !buf) {
  259. SDE_ERROR("invalid input param(s)\n");
  260. return -EAGAIN;
  261. }
  262. crtc = dev_get_drvdata(device);
  263. if (!crtc) {
  264. scnprintf(buf, PAGE_SIZE, "fps information not available");
  265. return -EINVAL;
  266. }
  267. sde_crtc = to_sde_crtc(crtc);
  268. if (!sde_crtc->fps_info.time_buf) {
  269. scnprintf(buf, PAGE_SIZE,
  270. "timebuf null - fps information not available");
  271. return -EINVAL;
  272. }
  273. /**
  274. * Whenever the time_index counter comes to zero upon decrementing,
  275. * it is set to the last index since it is the next index that we
  276. * should check for calculating the buftime.
  277. */
  278. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  279. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  280. current_time = ktime_get();
  281. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  282. u64 ptime = (u64)ktime_to_us(current_time);
  283. u64 buftime = (u64)ktime_to_us(
  284. sde_crtc->fps_info.time_buf[current_time_index]);
  285. diff_us = (u64)ktime_us_delta(current_time,
  286. sde_crtc->fps_info.time_buf[current_time_index]);
  287. if (ptime > buftime && diff_us >= (u64)
  288. sde_crtc->fps_info.fps_periodic_duration) {
  289. /* Multiplying with 10 to get fps in floating point */
  290. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  291. do_div(fps, diff_us);
  292. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  293. SDE_DEBUG("measured fps: %d\n",
  294. sde_crtc->fps_info.measured_fps);
  295. break;
  296. }
  297. current_time_index = (current_time_index == 0) ?
  298. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  299. SDE_DEBUG("current time index: %d\n", current_time_index);
  300. frame_count++;
  301. }
  302. if (i == MAX_FRAME_COUNT) {
  303. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  304. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  305. diff_us = (u64)ktime_us_delta(current_time,
  306. sde_crtc->fps_info.time_buf[current_time_index]);
  307. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  308. /* Multiplying with 10 to get fps in floating point */
  309. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  310. do_div(fps, diff_us);
  311. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  312. }
  313. }
  314. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  315. fps_decimal = do_div(fps_int, 10);
  316. return scnprintf(buf, PAGE_SIZE,
  317. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  318. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  319. }
  320. static ssize_t vsync_event_show(struct device *device,
  321. struct device_attribute *attr, char *buf)
  322. {
  323. struct drm_crtc *crtc;
  324. struct sde_crtc *sde_crtc;
  325. struct drm_encoder *encoder;
  326. int avr_status = -EPIPE;
  327. if (!device || !buf) {
  328. SDE_ERROR("invalid input param(s)\n");
  329. return -EAGAIN;
  330. }
  331. crtc = dev_get_drvdata(device);
  332. sde_crtc = to_sde_crtc(crtc);
  333. mutex_lock(&sde_crtc->crtc_lock);
  334. if (sde_crtc->enabled) {
  335. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  336. if (sde_encoder_in_clone_mode(encoder))
  337. continue;
  338. avr_status = sde_encoder_get_avr_status(encoder);
  339. break;
  340. }
  341. }
  342. mutex_unlock(&sde_crtc->crtc_lock);
  343. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\nAVR_STATUS=%d\n",
  344. ktime_to_ns(sde_crtc->vblank_last_cb_time), avr_status);
  345. }
  346. static ssize_t retire_frame_event_show(struct device *device,
  347. struct device_attribute *attr, char *buf)
  348. {
  349. struct drm_crtc *crtc;
  350. struct sde_crtc *sde_crtc;
  351. if (!device || !buf) {
  352. SDE_ERROR("invalid input param(s)\n");
  353. return -EAGAIN;
  354. }
  355. crtc = dev_get_drvdata(device);
  356. sde_crtc = to_sde_crtc(crtc);
  357. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  358. ktime_to_ns(sde_crtc->retire_frame_event_time));
  359. }
  360. static DEVICE_ATTR_RO(vsync_event);
  361. static DEVICE_ATTR_RO(measured_fps);
  362. static DEVICE_ATTR_RW(fps_periodicity_ms);
  363. static DEVICE_ATTR_RO(retire_frame_event);
  364. static struct attribute *sde_crtc_dev_attrs[] = {
  365. &dev_attr_vsync_event.attr,
  366. &dev_attr_measured_fps.attr,
  367. &dev_attr_fps_periodicity_ms.attr,
  368. &dev_attr_retire_frame_event.attr,
  369. NULL
  370. };
  371. static const struct attribute_group sde_crtc_attr_group = {
  372. .attrs = sde_crtc_dev_attrs,
  373. };
  374. static const struct attribute_group *sde_crtc_attr_groups[] = {
  375. &sde_crtc_attr_group,
  376. NULL,
  377. };
  378. static void sde_crtc_destroy(struct drm_crtc *crtc)
  379. {
  380. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  381. SDE_DEBUG("\n");
  382. if (!crtc)
  383. return;
  384. if (sde_crtc->vsync_event_sf)
  385. sysfs_put(sde_crtc->vsync_event_sf);
  386. if (sde_crtc->retire_frame_event_sf)
  387. sysfs_put(sde_crtc->retire_frame_event_sf);
  388. if (sde_crtc->sysfs_dev)
  389. device_unregister(sde_crtc->sysfs_dev);
  390. if (sde_crtc->blob_info)
  391. drm_property_blob_put(sde_crtc->blob_info);
  392. msm_property_destroy(&sde_crtc->property_info);
  393. sde_cp_crtc_destroy_properties(crtc);
  394. sde_fence_deinit(sde_crtc->output_fence);
  395. _sde_crtc_deinit_events(sde_crtc);
  396. drm_crtc_cleanup(crtc);
  397. mutex_destroy(&sde_crtc->crtc_lock);
  398. kfree(sde_crtc);
  399. }
  400. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  401. {
  402. struct drm_connector *connector;
  403. struct drm_encoder *encoder;
  404. struct sde_connector_state *conn_state;
  405. bool encoder_valid = false;
  406. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  407. c_state->encoder_mask) {
  408. if (!sde_encoder_in_clone_mode(encoder)) {
  409. encoder_valid = true;
  410. break;
  411. }
  412. }
  413. if (!encoder_valid)
  414. return NULL;
  415. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  416. if (!connector)
  417. return NULL;
  418. conn_state = to_sde_connector_state(connector->state);
  419. if (!conn_state)
  420. return NULL;
  421. return &conn_state->msm_mode;
  422. }
  423. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  424. const struct drm_display_mode *mode,
  425. struct drm_display_mode *adjusted_mode)
  426. {
  427. struct msm_display_mode *msm_mode;
  428. struct drm_crtc_state *c_state;
  429. struct drm_connector *connector;
  430. struct drm_encoder *encoder;
  431. struct drm_connector_state *new_conn_state;
  432. struct sde_connector_state *c_conn_state = NULL;
  433. bool encoder_valid = false;
  434. int i;
  435. SDE_DEBUG("\n");
  436. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  437. adjusted_mode);
  438. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  439. c_state->encoder_mask) {
  440. if (!sde_encoder_in_clone_mode(encoder)) {
  441. encoder_valid = true;
  442. break;
  443. }
  444. }
  445. if (!encoder_valid) {
  446. SDE_ERROR("encoder not found\n");
  447. return true;
  448. }
  449. for_each_new_connector_in_state(c_state->state, connector,
  450. new_conn_state, i) {
  451. if (new_conn_state->best_encoder == encoder) {
  452. c_conn_state = to_sde_connector_state(new_conn_state);
  453. break;
  454. }
  455. }
  456. if (!c_conn_state) {
  457. SDE_ERROR("could not get connector state\n");
  458. return true;
  459. }
  460. msm_mode = &c_conn_state->msm_mode;
  461. if ((msm_is_mode_seamless(msm_mode) ||
  462. (msm_is_mode_seamless_vrr(msm_mode) ||
  463. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  464. (!crtc->enabled)) {
  465. SDE_ERROR("crtc state prevents seamless transition\n");
  466. return false;
  467. }
  468. return true;
  469. }
  470. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  471. struct sde_plane_state *pstate, struct sde_format *format)
  472. {
  473. uint32_t blend_op, fg_alpha, bg_alpha;
  474. uint32_t blend_type;
  475. struct sde_hw_mixer *lm = mixer->hw_lm;
  476. /* default to opaque blending */
  477. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  478. bg_alpha = 0xFF - fg_alpha;
  479. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  480. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  481. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  482. switch (blend_type) {
  483. case SDE_DRM_BLEND_OP_OPAQUE:
  484. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  485. SDE_BLEND_BG_ALPHA_BG_CONST;
  486. break;
  487. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  488. if (format->alpha_enable) {
  489. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  490. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  491. if (fg_alpha != 0xff) {
  492. bg_alpha = fg_alpha;
  493. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  494. SDE_BLEND_BG_INV_MOD_ALPHA;
  495. } else {
  496. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  497. }
  498. }
  499. break;
  500. case SDE_DRM_BLEND_OP_COVERAGE:
  501. if (format->alpha_enable) {
  502. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  503. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  504. if (fg_alpha != 0xff) {
  505. bg_alpha = fg_alpha;
  506. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  507. SDE_BLEND_BG_MOD_ALPHA |
  508. SDE_BLEND_BG_INV_MOD_ALPHA;
  509. } else {
  510. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  511. }
  512. }
  513. break;
  514. default:
  515. /* do nothing */
  516. break;
  517. }
  518. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  519. bg_alpha, blend_op);
  520. SDE_DEBUG(
  521. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  522. (char *) &format->base.pixel_format,
  523. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  524. }
  525. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  526. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  527. struct sde_hw_dim_layer *dim_layer)
  528. {
  529. struct sde_crtc_state *cstate;
  530. struct sde_hw_mixer *lm;
  531. struct sde_hw_dim_layer split_dim_layer;
  532. int i;
  533. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  534. SDE_DEBUG("empty dim_layer\n");
  535. return;
  536. }
  537. cstate = to_sde_crtc_state(crtc->state);
  538. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  539. dim_layer->flags, dim_layer->stage);
  540. split_dim_layer.stage = dim_layer->stage;
  541. split_dim_layer.color_fill = dim_layer->color_fill;
  542. /*
  543. * traverse through the layer mixers attached to crtc and find the
  544. * intersecting dim layer rect in each LM and program accordingly.
  545. */
  546. for (i = 0; i < sde_crtc->num_mixers; i++) {
  547. split_dim_layer.flags = dim_layer->flags;
  548. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  549. &split_dim_layer.rect);
  550. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  551. /*
  552. * no extra programming required for non-intersecting
  553. * layer mixers with INCLUSIVE dim layer
  554. */
  555. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  556. continue;
  557. /*
  558. * program the other non-intersecting layer mixers with
  559. * INCLUSIVE dim layer of full size for uniformity
  560. * with EXCLUSIVE dim layer config.
  561. */
  562. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  563. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  564. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  565. sizeof(split_dim_layer.rect));
  566. } else {
  567. split_dim_layer.rect.x =
  568. split_dim_layer.rect.x -
  569. cstate->lm_roi[i].x;
  570. split_dim_layer.rect.y =
  571. split_dim_layer.rect.y -
  572. cstate->lm_roi[i].y;
  573. }
  574. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  575. cstate->lm_roi[i].x,
  576. cstate->lm_roi[i].y,
  577. cstate->lm_roi[i].w,
  578. cstate->lm_roi[i].h,
  579. dim_layer->rect.x,
  580. dim_layer->rect.y,
  581. dim_layer->rect.w,
  582. dim_layer->rect.h,
  583. split_dim_layer.rect.x,
  584. split_dim_layer.rect.y,
  585. split_dim_layer.rect.w,
  586. split_dim_layer.rect.h);
  587. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  588. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  589. split_dim_layer.rect.w, split_dim_layer.rect.h);
  590. lm = mixer[i].hw_lm;
  591. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  592. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  593. }
  594. }
  595. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  596. const struct sde_rect **crtc_roi)
  597. {
  598. struct sde_crtc_state *crtc_state;
  599. if (!state || !crtc_roi)
  600. return;
  601. crtc_state = to_sde_crtc_state(state);
  602. *crtc_roi = &crtc_state->crtc_roi;
  603. }
  604. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  605. {
  606. struct sde_crtc_state *cstate;
  607. struct sde_crtc *sde_crtc;
  608. if (!state || !state->crtc)
  609. return false;
  610. sde_crtc = to_sde_crtc(state->crtc);
  611. cstate = to_sde_crtc_state(state);
  612. return msm_property_is_dirty(&sde_crtc->property_info,
  613. &cstate->property_state, CRTC_PROP_ROI_V1);
  614. }
  615. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  616. void __user *usr_ptr)
  617. {
  618. struct drm_crtc *crtc;
  619. struct sde_crtc_state *cstate;
  620. struct sde_drm_roi_v1 roi_v1;
  621. int i;
  622. if (!state) {
  623. SDE_ERROR("invalid args\n");
  624. return -EINVAL;
  625. }
  626. cstate = to_sde_crtc_state(state);
  627. crtc = cstate->base.crtc;
  628. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  629. if (!usr_ptr) {
  630. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  631. return 0;
  632. }
  633. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  634. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  635. return -EINVAL;
  636. }
  637. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  638. if (roi_v1.num_rects == 0) {
  639. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  640. return 0;
  641. }
  642. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  643. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  644. roi_v1.num_rects);
  645. return -EINVAL;
  646. }
  647. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  648. for (i = 0; i < roi_v1.num_rects; ++i) {
  649. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  650. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  651. DRMID(crtc), i,
  652. cstate->user_roi_list.roi[i].x1,
  653. cstate->user_roi_list.roi[i].y1,
  654. cstate->user_roi_list.roi[i].x2,
  655. cstate->user_roi_list.roi[i].y2);
  656. SDE_EVT32_VERBOSE(DRMID(crtc),
  657. cstate->user_roi_list.roi[i].x1,
  658. cstate->user_roi_list.roi[i].y1,
  659. cstate->user_roi_list.roi[i].x2,
  660. cstate->user_roi_list.roi[i].y2);
  661. }
  662. return 0;
  663. }
  664. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  665. struct drm_crtc_state *state)
  666. {
  667. struct drm_connector *conn;
  668. struct drm_connector_state *conn_state;
  669. struct sde_crtc *sde_crtc;
  670. struct sde_crtc_state *crtc_state;
  671. struct sde_rect *crtc_roi;
  672. struct msm_mode_info mode_info;
  673. int i = 0;
  674. int rc;
  675. bool is_crtc_roi_dirty;
  676. bool is_any_conn_roi_dirty;
  677. if (!crtc || !state)
  678. return -EINVAL;
  679. sde_crtc = to_sde_crtc(crtc);
  680. crtc_state = to_sde_crtc_state(state);
  681. crtc_roi = &crtc_state->crtc_roi;
  682. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  683. is_any_conn_roi_dirty = false;
  684. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  685. struct sde_connector *sde_conn;
  686. struct sde_connector_state *sde_conn_state;
  687. struct sde_rect conn_roi;
  688. if (!conn_state || conn_state->crtc != crtc)
  689. continue;
  690. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  691. if (rc) {
  692. SDE_ERROR("failed to get mode info\n");
  693. return -EINVAL;
  694. }
  695. sde_conn = to_sde_connector(conn_state->connector);
  696. sde_conn_state = to_sde_connector_state(conn_state);
  697. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  698. msm_property_is_dirty(
  699. &sde_conn->property_info,
  700. &sde_conn_state->property_state,
  701. CONNECTOR_PROP_ROI_V1);
  702. if (!mode_info.roi_caps.enabled)
  703. continue;
  704. /*
  705. * current driver only supports same connector and crtc size,
  706. * but if support for different sizes is added, driver needs
  707. * to check the connector roi here to make sure is full screen
  708. * for dsc 3d-mux topology that doesn't support partial update.
  709. */
  710. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  711. sizeof(crtc_state->user_roi_list))) {
  712. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  713. sde_crtc->name);
  714. return -EINVAL;
  715. }
  716. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  717. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  718. conn_roi.x, conn_roi.y,
  719. conn_roi.w, conn_roi.h);
  720. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  721. conn_roi.x, conn_roi.y,
  722. conn_roi.w, conn_roi.h);
  723. }
  724. /*
  725. * Check against CRTC ROI and Connector ROI not being updated together.
  726. * This restriction should be relaxed when Connector ROI scaling is
  727. * supported.
  728. */
  729. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  730. SDE_ERROR("connector/crtc rois not updated together\n");
  731. return -EINVAL;
  732. }
  733. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  734. /* clear the ROI to null if it matches full screen anyways */
  735. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  736. crtc_roi->w == state->adjusted_mode.hdisplay &&
  737. crtc_roi->h == state->adjusted_mode.vdisplay)
  738. memset(crtc_roi, 0, sizeof(*crtc_roi));
  739. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  740. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  741. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  742. crtc_roi->h);
  743. return 0;
  744. }
  745. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  746. struct drm_crtc_state *state)
  747. {
  748. struct sde_crtc *sde_crtc;
  749. struct sde_crtc_state *crtc_state;
  750. struct drm_connector *conn;
  751. struct drm_connector_state *conn_state;
  752. int i;
  753. if (!crtc || !state)
  754. return -EINVAL;
  755. sde_crtc = to_sde_crtc(crtc);
  756. crtc_state = to_sde_crtc_state(state);
  757. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  758. return 0;
  759. /* partial update active, check if autorefresh is also requested */
  760. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  761. uint64_t autorefresh;
  762. if (!conn_state || conn_state->crtc != crtc)
  763. continue;
  764. autorefresh = sde_connector_get_property(conn_state,
  765. CONNECTOR_PROP_AUTOREFRESH);
  766. if (autorefresh) {
  767. SDE_ERROR(
  768. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  769. sde_crtc->name, autorefresh);
  770. return -EINVAL;
  771. }
  772. }
  773. return 0;
  774. }
  775. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  776. struct drm_crtc_state *state, int lm_idx)
  777. {
  778. struct sde_kms *sde_kms;
  779. struct sde_crtc *sde_crtc;
  780. struct sde_crtc_state *crtc_state;
  781. const struct sde_rect *crtc_roi;
  782. const struct sde_rect *lm_bounds;
  783. struct sde_rect *lm_roi;
  784. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  785. return -EINVAL;
  786. sde_kms = _sde_crtc_get_kms(crtc);
  787. if (!sde_kms || !sde_kms->catalog) {
  788. SDE_ERROR("invalid parameters\n");
  789. return -EINVAL;
  790. }
  791. sde_crtc = to_sde_crtc(crtc);
  792. crtc_state = to_sde_crtc_state(state);
  793. crtc_roi = &crtc_state->crtc_roi;
  794. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  795. lm_roi = &crtc_state->lm_roi[lm_idx];
  796. if (sde_kms_rect_is_null(crtc_roi))
  797. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  798. else
  799. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  800. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  801. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  802. /*
  803. * partial update is not supported with 3dmux dsc or dest scaler.
  804. * hence, crtc roi must match the mixer dimensions.
  805. */
  806. if (crtc_state->num_ds_enabled ||
  807. sde_rm_topology_is_group(&sde_kms->rm, state,
  808. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  809. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  810. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  811. return -EINVAL;
  812. }
  813. }
  814. /* if any dimension is zero, clear all dimensions for clarity */
  815. if (sde_kms_rect_is_null(lm_roi))
  816. memset(lm_roi, 0, sizeof(*lm_roi));
  817. return 0;
  818. }
  819. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  820. struct drm_crtc_state *state)
  821. {
  822. struct sde_crtc *sde_crtc;
  823. struct sde_crtc_state *crtc_state;
  824. u32 disp_bitmask = 0;
  825. int i;
  826. if (!crtc || !state) {
  827. pr_err("Invalid crtc or state\n");
  828. return 0;
  829. }
  830. sde_crtc = to_sde_crtc(crtc);
  831. crtc_state = to_sde_crtc_state(state);
  832. /* pingpong split: one ROI, one LM, two physical displays */
  833. if (crtc_state->is_ppsplit) {
  834. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  835. struct sde_rect *roi = &crtc_state->lm_roi[0];
  836. if (sde_kms_rect_is_null(roi))
  837. disp_bitmask = 0;
  838. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  839. disp_bitmask = BIT(0); /* left only */
  840. else if (roi->x >= lm_split_width)
  841. disp_bitmask = BIT(1); /* right only */
  842. else
  843. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  844. } else if (sde_crtc->mixers_swapped) {
  845. disp_bitmask = BIT(0);
  846. } else {
  847. for (i = 0; i < sde_crtc->num_mixers; i++) {
  848. if (!sde_kms_rect_is_null(
  849. &crtc_state->lm_roi[i]))
  850. disp_bitmask |= BIT(i);
  851. }
  852. }
  853. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  854. return disp_bitmask;
  855. }
  856. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  857. struct drm_crtc_state *state)
  858. {
  859. struct sde_crtc *sde_crtc;
  860. struct sde_crtc_state *crtc_state;
  861. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  862. if (!crtc || !state)
  863. return -EINVAL;
  864. sde_crtc = to_sde_crtc(crtc);
  865. crtc_state = to_sde_crtc_state(state);
  866. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  867. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  868. sde_crtc->name, sde_crtc->num_mixers);
  869. return -EINVAL;
  870. }
  871. /*
  872. * If using pingpong split: one ROI, one LM, two physical displays
  873. * then the ROI must be centered on the panel split boundary and
  874. * be of equal width across the split.
  875. */
  876. if (crtc_state->is_ppsplit) {
  877. u16 panel_split_width;
  878. u32 display_mask;
  879. roi[0] = &crtc_state->lm_roi[0];
  880. if (sde_kms_rect_is_null(roi[0]))
  881. return 0;
  882. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  883. if (display_mask != (BIT(0) | BIT(1)))
  884. return 0;
  885. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  886. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  887. SDE_ERROR("%s: roi x %d w %d split %d\n",
  888. sde_crtc->name, roi[0]->x, roi[0]->w,
  889. panel_split_width);
  890. return -EINVAL;
  891. }
  892. return 0;
  893. }
  894. /*
  895. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  896. * LMs and be of equal width.
  897. */
  898. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  899. return 0;
  900. roi[0] = &crtc_state->lm_roi[0];
  901. roi[1] = &crtc_state->lm_roi[1];
  902. /* if one of the roi is null it's a left/right-only update */
  903. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  904. return 0;
  905. /* check lm rois are equal width & first roi ends at 2nd roi */
  906. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  907. SDE_ERROR(
  908. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  909. sde_crtc->name, roi[0]->x, roi[0]->w,
  910. roi[1]->x, roi[1]->w);
  911. return -EINVAL;
  912. }
  913. return 0;
  914. }
  915. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  916. struct drm_crtc_state *state)
  917. {
  918. struct sde_crtc *sde_crtc;
  919. struct sde_crtc_state *crtc_state;
  920. const struct sde_rect *crtc_roi;
  921. const struct drm_plane_state *pstate;
  922. struct drm_plane *plane;
  923. if (!crtc || !state)
  924. return -EINVAL;
  925. /*
  926. * Reject commit if a Plane CRTC destination coordinates fall outside
  927. * the partial CRTC ROI. LM output is determined via connector ROIs,
  928. * if they are specified, not Plane CRTC ROIs.
  929. */
  930. sde_crtc = to_sde_crtc(crtc);
  931. crtc_state = to_sde_crtc_state(state);
  932. crtc_roi = &crtc_state->crtc_roi;
  933. if (sde_kms_rect_is_null(crtc_roi))
  934. return 0;
  935. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  936. struct sde_rect plane_roi, intersection;
  937. if (IS_ERR_OR_NULL(pstate)) {
  938. int rc = PTR_ERR(pstate);
  939. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  940. sde_crtc->name, plane->base.id, rc);
  941. return rc;
  942. }
  943. plane_roi.x = pstate->crtc_x;
  944. plane_roi.y = pstate->crtc_y;
  945. plane_roi.w = pstate->crtc_w;
  946. plane_roi.h = pstate->crtc_h;
  947. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  948. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  949. SDE_ERROR(
  950. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  951. sde_crtc->name, plane->base.id,
  952. plane_roi.x, plane_roi.y,
  953. plane_roi.w, plane_roi.h,
  954. crtc_roi->x, crtc_roi->y,
  955. crtc_roi->w, crtc_roi->h);
  956. return -E2BIG;
  957. }
  958. }
  959. return 0;
  960. }
  961. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  962. struct drm_crtc_state *state)
  963. {
  964. struct sde_crtc *sde_crtc;
  965. struct sde_crtc_state *sde_crtc_state;
  966. struct msm_mode_info mode_info;
  967. int rc, lm_idx, i;
  968. if (!crtc || !state)
  969. return -EINVAL;
  970. memset(&mode_info, 0, sizeof(mode_info));
  971. sde_crtc = to_sde_crtc(crtc);
  972. sde_crtc_state = to_sde_crtc_state(state);
  973. /*
  974. * check connector array cached at modeset time since incoming atomic
  975. * state may not include any connectors if they aren't modified
  976. */
  977. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  978. struct drm_connector *conn = sde_crtc_state->connectors[i];
  979. if (!conn || !conn->state)
  980. continue;
  981. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  982. if (rc) {
  983. SDE_ERROR("failed to get mode info\n");
  984. return -EINVAL;
  985. }
  986. if (!mode_info.roi_caps.enabled)
  987. continue;
  988. if (sde_crtc_state->user_roi_list.num_rects >
  989. mode_info.roi_caps.num_roi) {
  990. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  991. sde_crtc_state->user_roi_list.num_rects,
  992. mode_info.roi_caps.num_roi);
  993. return -E2BIG;
  994. }
  995. rc = _sde_crtc_set_crtc_roi(crtc, state);
  996. if (rc)
  997. return rc;
  998. rc = _sde_crtc_check_autorefresh(crtc, state);
  999. if (rc)
  1000. return rc;
  1001. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1002. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  1003. if (rc)
  1004. return rc;
  1005. }
  1006. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  1007. if (rc)
  1008. return rc;
  1009. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  1010. if (rc)
  1011. return rc;
  1012. }
  1013. return 0;
  1014. }
  1015. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1016. {
  1017. struct sde_crtc *sde_crtc;
  1018. struct sde_crtc_state *cstate;
  1019. const struct sde_rect *lm_roi;
  1020. struct sde_hw_mixer *hw_lm;
  1021. bool right_mixer = false;
  1022. bool lm_updated = false;
  1023. int lm_idx;
  1024. if (!crtc)
  1025. return;
  1026. sde_crtc = to_sde_crtc(crtc);
  1027. cstate = to_sde_crtc_state(crtc->state);
  1028. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1029. struct sde_hw_mixer_cfg cfg;
  1030. lm_roi = &cstate->lm_roi[lm_idx];
  1031. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1032. if (!sde_crtc->mixers_swapped)
  1033. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1034. if (lm_roi->w != hw_lm->cfg.out_width ||
  1035. lm_roi->h != hw_lm->cfg.out_height ||
  1036. right_mixer != hw_lm->cfg.right_mixer) {
  1037. hw_lm->cfg.out_width = lm_roi->w;
  1038. hw_lm->cfg.out_height = lm_roi->h;
  1039. hw_lm->cfg.right_mixer = right_mixer;
  1040. cfg.out_width = lm_roi->w;
  1041. cfg.out_height = lm_roi->h;
  1042. cfg.right_mixer = right_mixer;
  1043. cfg.flags = 0;
  1044. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1045. lm_updated = true;
  1046. }
  1047. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1048. lm_roi->h, right_mixer, lm_updated);
  1049. }
  1050. if (lm_updated)
  1051. sde_cp_crtc_res_change(crtc);
  1052. }
  1053. struct plane_state {
  1054. struct sde_plane_state *sde_pstate;
  1055. const struct drm_plane_state *drm_pstate;
  1056. int stage;
  1057. u32 pipe_id;
  1058. };
  1059. static int pstate_cmp(const void *a, const void *b)
  1060. {
  1061. struct plane_state *pa = (struct plane_state *)a;
  1062. struct plane_state *pb = (struct plane_state *)b;
  1063. int rc = 0;
  1064. int pa_zpos, pb_zpos;
  1065. enum sde_layout pa_layout, pb_layout;
  1066. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1067. return rc;
  1068. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1069. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1070. pa_layout = pa->sde_pstate->layout;
  1071. pb_layout = pb->sde_pstate->layout;
  1072. if (pa_zpos != pb_zpos)
  1073. rc = pa_zpos - pb_zpos;
  1074. else if (pa_layout != pb_layout)
  1075. rc = pa_layout - pb_layout;
  1076. else
  1077. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1078. return rc;
  1079. }
  1080. /*
  1081. * validate and set source split:
  1082. * use pstates sorted by stage to check planes on same stage
  1083. * we assume that all pipes are in source split so its valid to compare
  1084. * without taking into account left/right mixer placement
  1085. */
  1086. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1087. struct plane_state *pstates, int cnt)
  1088. {
  1089. struct plane_state *prv_pstate, *cur_pstate;
  1090. enum sde_layout prev_layout, cur_layout;
  1091. struct sde_rect left_rect, right_rect;
  1092. struct sde_kms *sde_kms;
  1093. int32_t left_pid, right_pid;
  1094. int32_t stage;
  1095. int i, rc = 0;
  1096. sde_kms = _sde_crtc_get_kms(crtc);
  1097. if (!sde_kms || !sde_kms->catalog) {
  1098. SDE_ERROR("invalid parameters\n");
  1099. return -EINVAL;
  1100. }
  1101. for (i = 1; i < cnt; i++) {
  1102. prv_pstate = &pstates[i - 1];
  1103. cur_pstate = &pstates[i];
  1104. prev_layout = prv_pstate->sde_pstate->layout;
  1105. cur_layout = cur_pstate->sde_pstate->layout;
  1106. if (prv_pstate->stage != cur_pstate->stage ||
  1107. prev_layout != cur_layout)
  1108. continue;
  1109. stage = cur_pstate->stage;
  1110. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1111. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1112. prv_pstate->drm_pstate->crtc_y,
  1113. prv_pstate->drm_pstate->crtc_w,
  1114. prv_pstate->drm_pstate->crtc_h, false);
  1115. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1116. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1117. cur_pstate->drm_pstate->crtc_y,
  1118. cur_pstate->drm_pstate->crtc_w,
  1119. cur_pstate->drm_pstate->crtc_h, false);
  1120. if (right_rect.x < left_rect.x) {
  1121. swap(left_pid, right_pid);
  1122. swap(left_rect, right_rect);
  1123. swap(prv_pstate, cur_pstate);
  1124. }
  1125. /*
  1126. * - planes are enumerated in pipe-priority order such that
  1127. * planes with lower drm_id must be left-most in a shared
  1128. * blend-stage when using source split.
  1129. * - planes in source split must be contiguous in width
  1130. * - planes in source split must have same dest yoff and height
  1131. */
  1132. if ((right_pid < left_pid) &&
  1133. !sde_kms->catalog->pipe_order_type) {
  1134. SDE_ERROR(
  1135. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1136. stage, left_pid, right_pid);
  1137. return -EINVAL;
  1138. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1139. SDE_ERROR(
  1140. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1141. stage, left_rect.x, left_rect.w,
  1142. right_rect.x, right_rect.w);
  1143. return -EINVAL;
  1144. } else if ((left_rect.y != right_rect.y) ||
  1145. (left_rect.h != right_rect.h)) {
  1146. SDE_ERROR(
  1147. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1148. stage, left_rect.y, left_rect.h,
  1149. right_rect.y, right_rect.h);
  1150. return -EINVAL;
  1151. }
  1152. }
  1153. return rc;
  1154. }
  1155. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1156. struct plane_state *pstates, int cnt)
  1157. {
  1158. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1159. enum sde_layout prev_layout, cur_layout;
  1160. struct sde_kms *sde_kms;
  1161. struct sde_rect left_rect, right_rect;
  1162. int32_t left_pid, right_pid;
  1163. int32_t stage;
  1164. int i;
  1165. sde_kms = _sde_crtc_get_kms(crtc);
  1166. if (!sde_kms || !sde_kms->catalog) {
  1167. SDE_ERROR("invalid parameters\n");
  1168. return;
  1169. }
  1170. if (!sde_kms->catalog->pipe_order_type)
  1171. return;
  1172. for (i = 0; i < cnt; i++) {
  1173. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1174. cur_pstate = &pstates[i];
  1175. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1176. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1177. SDE_LAYOUT_NONE;
  1178. cur_layout = cur_pstate->sde_pstate->layout;
  1179. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1180. || (prev_layout != cur_layout)) {
  1181. /*
  1182. * reset if prv or nxt pipes are not in the same stage
  1183. * as the cur pipe
  1184. */
  1185. if ((!nxt_pstate)
  1186. || (nxt_pstate->stage != cur_pstate->stage)
  1187. || (nxt_pstate->sde_pstate->layout !=
  1188. cur_pstate->sde_pstate->layout))
  1189. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1190. continue;
  1191. }
  1192. stage = cur_pstate->stage;
  1193. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1194. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1195. prv_pstate->drm_pstate->crtc_y,
  1196. prv_pstate->drm_pstate->crtc_w,
  1197. prv_pstate->drm_pstate->crtc_h, false);
  1198. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1199. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1200. cur_pstate->drm_pstate->crtc_y,
  1201. cur_pstate->drm_pstate->crtc_w,
  1202. cur_pstate->drm_pstate->crtc_h, false);
  1203. if (right_rect.x < left_rect.x) {
  1204. swap(left_pid, right_pid);
  1205. swap(left_rect, right_rect);
  1206. swap(prv_pstate, cur_pstate);
  1207. }
  1208. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1209. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1210. }
  1211. for (i = 0; i < cnt; i++) {
  1212. cur_pstate = &pstates[i];
  1213. sde_plane_setup_src_split_order(
  1214. cur_pstate->drm_pstate->plane,
  1215. cur_pstate->sde_pstate->multirect_index,
  1216. cur_pstate->sde_pstate->pipe_order_flags);
  1217. }
  1218. }
  1219. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1220. int num_mixers, struct plane_state *pstates, int cnt)
  1221. {
  1222. int i, lm_idx;
  1223. struct sde_format *format;
  1224. bool blend_stage[SDE_STAGE_MAX] = { false };
  1225. u32 blend_type;
  1226. for (i = cnt - 1; i >= 0; i--) {
  1227. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1228. PLANE_PROP_BLEND_OP);
  1229. /* stage has already been programmed or BLEND_OP_SKIP type */
  1230. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1231. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1232. continue;
  1233. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1234. format = to_sde_format(msm_framebuffer_format(
  1235. pstates[i].sde_pstate->base.fb));
  1236. if (!format) {
  1237. SDE_ERROR("invalid format\n");
  1238. return;
  1239. }
  1240. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1241. pstates[i].sde_pstate, format);
  1242. blend_stage[pstates[i].sde_pstate->stage] = true;
  1243. }
  1244. }
  1245. }
  1246. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1247. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1248. struct sde_crtc_mixer *mixer)
  1249. {
  1250. struct drm_plane *plane;
  1251. struct drm_framebuffer *fb;
  1252. struct drm_plane_state *state;
  1253. struct sde_crtc_state *cstate;
  1254. struct sde_plane_state *pstate = NULL;
  1255. struct plane_state *pstates = NULL;
  1256. struct sde_format *format;
  1257. struct sde_hw_ctl *ctl;
  1258. struct sde_hw_mixer *lm;
  1259. struct sde_hw_stage_cfg *stage_cfg;
  1260. struct sde_rect plane_crtc_roi;
  1261. uint32_t stage_idx, lm_idx, layout_idx;
  1262. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1263. int i, mode, cnt = 0;
  1264. bool bg_alpha_enable = false;
  1265. u32 blend_type;
  1266. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1267. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1268. if (!sde_crtc || !crtc->state || !mixer) {
  1269. SDE_ERROR("invalid sde_crtc or mixer\n");
  1270. return;
  1271. }
  1272. ctl = mixer->hw_ctl;
  1273. lm = mixer->hw_lm;
  1274. cstate = to_sde_crtc_state(crtc->state);
  1275. pstates = kcalloc(SDE_PSTATES_MAX,
  1276. sizeof(struct plane_state), GFP_KERNEL);
  1277. if (!pstates)
  1278. return;
  1279. memset(fetch_active, 0, sizeof(fetch_active));
  1280. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1281. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1282. state = plane->state;
  1283. if (!state)
  1284. continue;
  1285. plane_crtc_roi.x = state->crtc_x;
  1286. plane_crtc_roi.y = state->crtc_y;
  1287. plane_crtc_roi.w = state->crtc_w;
  1288. plane_crtc_roi.h = state->crtc_h;
  1289. pstate = to_sde_plane_state(state);
  1290. fb = state->fb;
  1291. mode = sde_plane_get_property(pstate,
  1292. PLANE_PROP_FB_TRANSLATION_MODE);
  1293. set_bit(sde_plane_pipe(plane), fetch_active);
  1294. sde_plane_ctl_flush(plane, ctl, true);
  1295. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1296. crtc->base.id,
  1297. pstate->stage,
  1298. plane->base.id,
  1299. sde_plane_pipe(plane) - SSPP_VIG0,
  1300. state->fb ? state->fb->base.id : -1);
  1301. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1302. if (!format) {
  1303. SDE_ERROR("invalid format\n");
  1304. goto end;
  1305. }
  1306. blend_type = sde_plane_get_property(pstate,
  1307. PLANE_PROP_BLEND_OP);
  1308. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1309. skip_blend_plane.valid_plane = true;
  1310. skip_blend_plane.plane = sde_plane_pipe(plane);
  1311. skip_blend_plane.height = plane_crtc_roi.h;
  1312. skip_blend_plane.width = plane_crtc_roi.w;
  1313. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1314. }
  1315. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1316. if (pstate->stage == SDE_STAGE_BASE &&
  1317. format->alpha_enable)
  1318. bg_alpha_enable = true;
  1319. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1320. state->fb ? state->fb->base.id : -1,
  1321. state->src_x >> 16, state->src_y >> 16,
  1322. state->src_w >> 16, state->src_h >> 16,
  1323. state->crtc_x, state->crtc_y,
  1324. state->crtc_w, state->crtc_h,
  1325. pstate->rotation, mode);
  1326. /*
  1327. * none or left layout will program to layer mixer
  1328. * group 0, right layout will program to layer mixer
  1329. * group 1.
  1330. */
  1331. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1332. layout_idx = 0;
  1333. else
  1334. layout_idx = 1;
  1335. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1336. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1337. stage_cfg->stage[pstate->stage][stage_idx] =
  1338. sde_plane_pipe(plane);
  1339. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1340. pstate->multirect_index;
  1341. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1342. sde_plane_pipe(plane) - SSPP_VIG0,
  1343. pstate->stage,
  1344. pstate->multirect_index,
  1345. pstate->multirect_mode,
  1346. format->base.pixel_format,
  1347. fb ? fb->modifier : 0,
  1348. layout_idx);
  1349. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1350. lm_idx++) {
  1351. if (bg_alpha_enable && !format->alpha_enable)
  1352. mixer[lm_idx].mixer_op_mode = 0;
  1353. else
  1354. mixer[lm_idx].mixer_op_mode |=
  1355. 1 << pstate->stage;
  1356. }
  1357. }
  1358. if (cnt >= SDE_PSTATES_MAX)
  1359. continue;
  1360. pstates[cnt].sde_pstate = pstate;
  1361. pstates[cnt].drm_pstate = state;
  1362. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1363. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1364. else
  1365. pstates[cnt].stage = sde_plane_get_property(
  1366. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1367. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1368. cnt++;
  1369. }
  1370. /* blend config update */
  1371. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1372. pstates, cnt);
  1373. if (ctl->ops.set_active_pipes)
  1374. ctl->ops.set_active_pipes(ctl, fetch_active);
  1375. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1376. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1377. if (lm && lm->ops.setup_dim_layer) {
  1378. cstate = to_sde_crtc_state(crtc->state);
  1379. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1380. for (i = 0; i < cstate->num_dim_layers; i++)
  1381. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1382. mixer, &cstate->dim_layer[i]);
  1383. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1384. }
  1385. }
  1386. end:
  1387. kfree(pstates);
  1388. }
  1389. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1390. struct drm_crtc *crtc)
  1391. {
  1392. struct sde_crtc *sde_crtc;
  1393. struct sde_crtc_state *cstate;
  1394. struct drm_encoder *drm_enc;
  1395. bool is_right_only;
  1396. bool encoder_in_dsc_merge = false;
  1397. if (!crtc || !crtc->state)
  1398. return;
  1399. sde_crtc = to_sde_crtc(crtc);
  1400. cstate = to_sde_crtc_state(crtc->state);
  1401. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1402. return;
  1403. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1404. crtc->state->encoder_mask) {
  1405. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1406. encoder_in_dsc_merge = true;
  1407. break;
  1408. }
  1409. }
  1410. /**
  1411. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1412. * This is due to two reasons:
  1413. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1414. * the left DSC must be used, right DSC cannot be used alone.
  1415. * For right-only partial update, this means swap layer mixers to map
  1416. * Left LM to Right INTF. On later HW this was relaxed.
  1417. * - In DSC Merge mode, the physical encoder has already registered
  1418. * PP0 as the master, to switch to right-only we would have to
  1419. * reprogram to be driven by PP1 instead.
  1420. * To support both cases, we prefer to support the mixer swap solution.
  1421. */
  1422. if (!encoder_in_dsc_merge) {
  1423. if (sde_crtc->mixers_swapped) {
  1424. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1425. sde_crtc->mixers_swapped = false;
  1426. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1427. }
  1428. return;
  1429. }
  1430. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1431. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1432. if (is_right_only && !sde_crtc->mixers_swapped) {
  1433. /* right-only update swap mixers */
  1434. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1435. sde_crtc->mixers_swapped = true;
  1436. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1437. /* left-only or full update, swap back */
  1438. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1439. sde_crtc->mixers_swapped = false;
  1440. }
  1441. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1442. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1443. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1444. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1445. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1446. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1447. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1448. }
  1449. /**
  1450. * _sde_crtc_blend_setup - configure crtc mixers
  1451. * @crtc: Pointer to drm crtc structure
  1452. * @old_state: Pointer to old crtc state
  1453. * @add_planes: Whether or not to add planes to mixers
  1454. */
  1455. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1456. struct drm_crtc_state *old_state, bool add_planes)
  1457. {
  1458. struct sde_crtc *sde_crtc;
  1459. struct sde_crtc_state *sde_crtc_state;
  1460. struct sde_crtc_mixer *mixer;
  1461. struct sde_hw_ctl *ctl;
  1462. struct sde_hw_mixer *lm;
  1463. struct sde_ctl_flush_cfg cfg = {0,};
  1464. int i;
  1465. if (!crtc)
  1466. return;
  1467. sde_crtc = to_sde_crtc(crtc);
  1468. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1469. mixer = sde_crtc->mixers;
  1470. SDE_DEBUG("%s\n", sde_crtc->name);
  1471. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1472. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1473. return;
  1474. }
  1475. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1476. if (!mixer[i].hw_lm) {
  1477. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1478. return;
  1479. }
  1480. mixer[i].mixer_op_mode = 0;
  1481. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1482. sde_crtc_state->dirty)) {
  1483. /* clear dim_layer settings */
  1484. lm = mixer[i].hw_lm;
  1485. if (lm->ops.clear_dim_layer)
  1486. lm->ops.clear_dim_layer(lm);
  1487. }
  1488. }
  1489. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1490. /* initialize stage cfg */
  1491. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1492. if (add_planes)
  1493. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1494. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1495. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1496. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1497. ctl = mixer[i].hw_ctl;
  1498. lm = mixer[i].hw_lm;
  1499. if (sde_kms_rect_is_null(lm_roi))
  1500. sde_crtc->mixers[i].mixer_op_mode = 0;
  1501. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1502. /* stage config flush mask */
  1503. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1504. ctl->ops.get_pending_flush(ctl, &cfg);
  1505. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1506. mixer[i].hw_lm->idx - LM_0,
  1507. mixer[i].mixer_op_mode,
  1508. ctl->idx - CTL_0,
  1509. cfg.pending_flush_mask);
  1510. if (sde_kms_rect_is_null(lm_roi)) {
  1511. SDE_DEBUG(
  1512. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1513. sde_crtc->name, lm->idx - LM_0,
  1514. ctl->idx - CTL_0);
  1515. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1516. NULL, true);
  1517. } else {
  1518. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1519. &sde_crtc->stage_cfg[lm_layout],
  1520. false);
  1521. }
  1522. }
  1523. _sde_crtc_program_lm_output_roi(crtc);
  1524. }
  1525. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1526. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1527. {
  1528. struct drm_plane *plane;
  1529. struct sde_plane_state *sde_pstate;
  1530. uint32_t mode = 0;
  1531. int rc;
  1532. if (!crtc) {
  1533. SDE_ERROR("invalid state\n");
  1534. return -EINVAL;
  1535. }
  1536. *fb_ns = 0;
  1537. *fb_sec = 0;
  1538. *fb_sec_dir = 0;
  1539. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1540. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1541. rc = PTR_ERR(plane);
  1542. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1543. DRMID(crtc), DRMID(plane), rc);
  1544. return rc;
  1545. }
  1546. sde_pstate = to_sde_plane_state(plane->state);
  1547. mode = sde_plane_get_property(sde_pstate,
  1548. PLANE_PROP_FB_TRANSLATION_MODE);
  1549. switch (mode) {
  1550. case SDE_DRM_FB_NON_SEC:
  1551. (*fb_ns)++;
  1552. break;
  1553. case SDE_DRM_FB_SEC:
  1554. (*fb_sec)++;
  1555. break;
  1556. case SDE_DRM_FB_SEC_DIR_TRANS:
  1557. (*fb_sec_dir)++;
  1558. break;
  1559. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1560. break;
  1561. default:
  1562. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1563. DRMID(plane), mode);
  1564. return -EINVAL;
  1565. }
  1566. }
  1567. return 0;
  1568. }
  1569. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1570. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1571. {
  1572. struct drm_plane *plane;
  1573. const struct drm_plane_state *pstate;
  1574. struct sde_plane_state *sde_pstate;
  1575. uint32_t mode = 0;
  1576. int rc;
  1577. if (!state) {
  1578. SDE_ERROR("invalid state\n");
  1579. return -EINVAL;
  1580. }
  1581. *fb_ns = 0;
  1582. *fb_sec = 0;
  1583. *fb_sec_dir = 0;
  1584. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1585. if (IS_ERR_OR_NULL(pstate)) {
  1586. rc = PTR_ERR(pstate);
  1587. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1588. DRMID(state->crtc), DRMID(plane), rc);
  1589. return rc;
  1590. }
  1591. sde_pstate = to_sde_plane_state(pstate);
  1592. mode = sde_plane_get_property(sde_pstate,
  1593. PLANE_PROP_FB_TRANSLATION_MODE);
  1594. switch (mode) {
  1595. case SDE_DRM_FB_NON_SEC:
  1596. (*fb_ns)++;
  1597. break;
  1598. case SDE_DRM_FB_SEC:
  1599. (*fb_sec)++;
  1600. break;
  1601. case SDE_DRM_FB_SEC_DIR_TRANS:
  1602. (*fb_sec_dir)++;
  1603. break;
  1604. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1605. break;
  1606. default:
  1607. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1608. DRMID(plane), mode);
  1609. return -EINVAL;
  1610. }
  1611. }
  1612. return 0;
  1613. }
  1614. static void _sde_drm_fb_sec_dir_trans(
  1615. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1616. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1617. {
  1618. /* secure display usecase */
  1619. if ((smmu_state->state == ATTACHED)
  1620. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1621. smmu_state->state = catalog->sui_ns_allowed ?
  1622. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1623. smmu_state->secure_level = secure_level;
  1624. smmu_state->transition_type = PRE_COMMIT;
  1625. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1626. if (old_valid_fb)
  1627. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1628. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1629. if (catalog->sui_misr_supported)
  1630. smmu_state->sui_misr_state =
  1631. SUI_MISR_ENABLE_REQ;
  1632. /* secure camera usecase */
  1633. } else if (smmu_state->state == ATTACHED) {
  1634. smmu_state->state = DETACH_SEC_REQ;
  1635. smmu_state->secure_level = secure_level;
  1636. smmu_state->transition_type = PRE_COMMIT;
  1637. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1638. }
  1639. }
  1640. static void _sde_drm_fb_transactions(
  1641. struct sde_kms_smmu_state_data *smmu_state,
  1642. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1643. int *ops)
  1644. {
  1645. if (((smmu_state->state == DETACHED)
  1646. || (smmu_state->state == DETACH_ALL_REQ))
  1647. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1648. && ((smmu_state->state == DETACHED_SEC)
  1649. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1650. smmu_state->state = catalog->sui_ns_allowed ?
  1651. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1652. smmu_state->transition_type = post_commit ?
  1653. POST_COMMIT : PRE_COMMIT;
  1654. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1655. if (old_valid_fb)
  1656. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1657. if (catalog->sui_misr_supported)
  1658. smmu_state->sui_misr_state =
  1659. SUI_MISR_DISABLE_REQ;
  1660. } else if ((smmu_state->state == DETACHED_SEC)
  1661. || (smmu_state->state == DETACH_SEC_REQ)) {
  1662. smmu_state->state = ATTACH_SEC_REQ;
  1663. smmu_state->transition_type = post_commit ?
  1664. POST_COMMIT : PRE_COMMIT;
  1665. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1666. if (old_valid_fb)
  1667. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1668. }
  1669. }
  1670. /**
  1671. * sde_crtc_get_secure_transition_ops - determines the operations that
  1672. * need to be performed before transitioning to secure state
  1673. * This function should be called after swapping the new state
  1674. * @crtc: Pointer to drm crtc structure
  1675. * Returns the bitmask of operations need to be performed, -Error in
  1676. * case of error cases
  1677. */
  1678. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1679. struct drm_crtc_state *old_crtc_state,
  1680. bool old_valid_fb)
  1681. {
  1682. struct drm_plane *plane;
  1683. struct drm_encoder *encoder;
  1684. struct sde_crtc *sde_crtc;
  1685. struct sde_kms *sde_kms;
  1686. struct sde_mdss_cfg *catalog;
  1687. struct sde_kms_smmu_state_data *smmu_state;
  1688. uint32_t translation_mode = 0, secure_level;
  1689. int ops = 0;
  1690. bool post_commit = false;
  1691. if (!crtc || !crtc->state) {
  1692. SDE_ERROR("invalid crtc\n");
  1693. return -EINVAL;
  1694. }
  1695. sde_kms = _sde_crtc_get_kms(crtc);
  1696. if (!sde_kms)
  1697. return -EINVAL;
  1698. smmu_state = &sde_kms->smmu_state;
  1699. smmu_state->prev_state = smmu_state->state;
  1700. smmu_state->prev_secure_level = smmu_state->secure_level;
  1701. sde_crtc = to_sde_crtc(crtc);
  1702. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1703. catalog = sde_kms->catalog;
  1704. /*
  1705. * SMMU operations need to be delayed in case of video mode panels
  1706. * when switching back to non_secure mode
  1707. */
  1708. drm_for_each_encoder_mask(encoder, crtc->dev,
  1709. crtc->state->encoder_mask) {
  1710. if (sde_encoder_is_dsi_display(encoder))
  1711. post_commit |= sde_encoder_check_curr_mode(encoder,
  1712. MSM_DISPLAY_VIDEO_MODE);
  1713. }
  1714. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1715. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1716. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1717. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1718. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1719. if (!plane->state)
  1720. continue;
  1721. translation_mode = sde_plane_get_property(
  1722. to_sde_plane_state(plane->state),
  1723. PLANE_PROP_FB_TRANSLATION_MODE);
  1724. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1725. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1726. DRMID(crtc), translation_mode);
  1727. return -EINVAL;
  1728. }
  1729. /* we can break if we find sec_dir plane */
  1730. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1731. break;
  1732. }
  1733. mutex_lock(&sde_kms->secure_transition_lock);
  1734. switch (translation_mode) {
  1735. case SDE_DRM_FB_SEC_DIR_TRANS:
  1736. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1737. catalog, old_valid_fb, &ops);
  1738. break;
  1739. case SDE_DRM_FB_SEC:
  1740. case SDE_DRM_FB_NON_SEC:
  1741. _sde_drm_fb_transactions(smmu_state, catalog,
  1742. old_valid_fb, post_commit, &ops);
  1743. break;
  1744. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1745. ops = 0;
  1746. break;
  1747. default:
  1748. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1749. DRMID(crtc), translation_mode);
  1750. ops = -EINVAL;
  1751. }
  1752. /* log only during actual transition times */
  1753. if (ops) {
  1754. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1755. DRMID(crtc), smmu_state->state,
  1756. secure_level, smmu_state->secure_level,
  1757. smmu_state->transition_type, ops);
  1758. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1759. smmu_state->state, smmu_state->transition_type,
  1760. smmu_state->secure_level, old_valid_fb,
  1761. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1762. }
  1763. mutex_unlock(&sde_kms->secure_transition_lock);
  1764. return ops;
  1765. }
  1766. /**
  1767. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1768. * LUTs are configured only once during boot
  1769. * @sde_crtc: Pointer to sde crtc
  1770. * @cstate: Pointer to sde crtc state
  1771. */
  1772. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1773. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1774. {
  1775. struct sde_hw_scaler3_lut_cfg *cfg;
  1776. struct sde_kms *sde_kms;
  1777. u32 *lut_data = NULL;
  1778. size_t len = 0;
  1779. int ret = 0;
  1780. if (!sde_crtc || !cstate) {
  1781. SDE_ERROR("invalid args\n");
  1782. return -EINVAL;
  1783. }
  1784. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1785. if (!sde_kms)
  1786. return -EINVAL;
  1787. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1788. return 0;
  1789. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1790. &cstate->property_state, &len, lut_idx);
  1791. if (!lut_data || !len) {
  1792. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1793. lut_idx, lut_data, len);
  1794. lut_data = NULL;
  1795. len = 0;
  1796. }
  1797. cfg = &cstate->scl3_lut_cfg;
  1798. switch (lut_idx) {
  1799. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1800. cfg->dir_lut = lut_data;
  1801. cfg->dir_len = len;
  1802. break;
  1803. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1804. cfg->cir_lut = lut_data;
  1805. cfg->cir_len = len;
  1806. break;
  1807. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1808. cfg->sep_lut = lut_data;
  1809. cfg->sep_len = len;
  1810. break;
  1811. default:
  1812. ret = -EINVAL;
  1813. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1814. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1815. break;
  1816. }
  1817. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1818. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1819. cfg->is_configured);
  1820. return ret;
  1821. }
  1822. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1823. {
  1824. struct sde_crtc *sde_crtc;
  1825. if (!crtc) {
  1826. SDE_ERROR("invalid crtc\n");
  1827. return;
  1828. }
  1829. sde_crtc = to_sde_crtc(crtc);
  1830. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1831. }
  1832. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1833. {
  1834. int i;
  1835. /**
  1836. * Check if sufficient hw resources are
  1837. * available as per target caps & topology
  1838. */
  1839. if (!sde_crtc) {
  1840. SDE_ERROR("invalid argument\n");
  1841. return -EINVAL;
  1842. }
  1843. if (!sde_crtc->num_mixers ||
  1844. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1845. SDE_ERROR("%s: invalid number mixers: %d\n",
  1846. sde_crtc->name, sde_crtc->num_mixers);
  1847. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1848. SDE_EVTLOG_ERROR);
  1849. return -EINVAL;
  1850. }
  1851. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1852. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1853. || !sde_crtc->mixers[i].hw_ds) {
  1854. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1855. sde_crtc->name, i);
  1856. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1857. i, sde_crtc->mixers[i].hw_lm,
  1858. sde_crtc->mixers[i].hw_ctl,
  1859. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1860. return -EINVAL;
  1861. }
  1862. }
  1863. return 0;
  1864. }
  1865. /**
  1866. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1867. * @crtc: Pointer to drm crtc
  1868. */
  1869. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1870. {
  1871. struct sde_crtc *sde_crtc;
  1872. struct sde_crtc_state *cstate;
  1873. struct sde_hw_mixer *hw_lm;
  1874. struct sde_hw_ctl *hw_ctl;
  1875. struct sde_hw_ds *hw_ds;
  1876. struct sde_hw_ds_cfg *cfg;
  1877. struct sde_kms *kms;
  1878. u32 op_mode = 0;
  1879. u32 lm_idx = 0, num_mixers = 0;
  1880. int i, count = 0;
  1881. if (!crtc)
  1882. return;
  1883. sde_crtc = to_sde_crtc(crtc);
  1884. cstate = to_sde_crtc_state(crtc->state);
  1885. kms = _sde_crtc_get_kms(crtc);
  1886. num_mixers = sde_crtc->num_mixers;
  1887. count = cstate->num_ds;
  1888. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1889. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  1890. cstate->num_ds_enabled);
  1891. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  1892. SDE_DEBUG("no change in settings, skip commit\n");
  1893. } else if (!kms || !kms->catalog) {
  1894. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1895. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1896. SDE_DEBUG("dest scaler feature not supported\n");
  1897. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1898. //do nothing
  1899. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1900. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1901. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1902. } else {
  1903. for (i = 0; i < count; i++) {
  1904. cfg = &cstate->ds_cfg[i];
  1905. if (!cfg->flags)
  1906. continue;
  1907. lm_idx = cfg->idx;
  1908. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1909. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1910. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1911. /* Setup op mode - Dual/single */
  1912. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1913. op_mode |= BIT(hw_ds->idx - DS_0);
  1914. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1915. op_mode |= (cstate->num_ds_enabled ==
  1916. CRTC_DUAL_MIXERS_ONLY) ?
  1917. SDE_DS_OP_MODE_DUAL : 0;
  1918. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1919. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1920. }
  1921. /* Setup scaler */
  1922. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1923. (cfg->flags &
  1924. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1925. if (hw_ds->ops.setup_scaler)
  1926. hw_ds->ops.setup_scaler(hw_ds,
  1927. &cfg->scl3_cfg,
  1928. &cstate->scl3_lut_cfg);
  1929. }
  1930. /*
  1931. * Dest scaler shares the flush bit of the LM in control
  1932. */
  1933. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1934. hw_ctl->ops.update_bitmask_mixer(
  1935. hw_ctl, hw_lm->idx, 1);
  1936. }
  1937. }
  1938. }
  1939. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  1940. {
  1941. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1942. struct sde_crtc *sde_crtc;
  1943. struct msm_drm_private *priv;
  1944. struct sde_crtc_frame_event *fevent;
  1945. struct sde_kms_frame_event_cb_data *cb_data;
  1946. struct drm_plane *plane;
  1947. u32 ubwc_error, meta_error;
  1948. unsigned long flags;
  1949. u32 crtc_id;
  1950. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  1951. if (!data) {
  1952. SDE_ERROR("invalid parameters\n");
  1953. return;
  1954. }
  1955. crtc = cb_data->crtc;
  1956. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1957. SDE_ERROR("invalid parameters\n");
  1958. return;
  1959. }
  1960. sde_crtc = to_sde_crtc(crtc);
  1961. priv = crtc->dev->dev_private;
  1962. crtc_id = drm_crtc_index(crtc);
  1963. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1964. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1965. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  1966. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1967. struct sde_crtc_frame_event, list);
  1968. if (fevent)
  1969. list_del_init(&fevent->list);
  1970. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  1971. if (!fevent) {
  1972. SDE_ERROR("crtc%d event %d overflow\n",
  1973. crtc->base.id, event);
  1974. SDE_EVT32(DRMID(crtc), event);
  1975. return;
  1976. }
  1977. /* log and clear plane ubwc errors if any */
  1978. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1979. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1980. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1981. drm_for_each_plane_mask(plane, crtc->dev,
  1982. sde_crtc->plane_mask_old) {
  1983. ubwc_error = sde_plane_get_ubwc_error(plane);
  1984. meta_error = sde_plane_get_meta_error(plane);
  1985. if (ubwc_error | meta_error) {
  1986. SDE_EVT32(DRMID(crtc), DRMID(plane), ubwc_error,
  1987. meta_error, SDE_EVTLOG_ERROR);
  1988. SDE_DEBUG("crtc%d plane %d ubwc_error %d meta_error %d\n",
  1989. DRMID(crtc), DRMID(plane), ubwc_error, meta_error);
  1990. sde_plane_clear_ubwc_error(plane);
  1991. sde_plane_clear_meta_error(plane);
  1992. }
  1993. }
  1994. }
  1995. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  1996. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  1997. sde_crtc->retire_frame_event_time = ktime_get();
  1998. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  1999. }
  2000. fevent->event = event;
  2001. fevent->ts = ts;
  2002. fevent->crtc = crtc;
  2003. fevent->connector = cb_data->connector;
  2004. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  2005. }
  2006. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  2007. struct drm_crtc_state *old_state)
  2008. {
  2009. struct drm_device *dev;
  2010. struct sde_crtc *sde_crtc;
  2011. struct sde_crtc_state *cstate;
  2012. struct drm_connector *conn;
  2013. struct drm_encoder *encoder;
  2014. struct drm_connector_list_iter conn_iter;
  2015. if (!crtc || !crtc->state) {
  2016. SDE_ERROR("invalid crtc\n");
  2017. return;
  2018. }
  2019. dev = crtc->dev;
  2020. sde_crtc = to_sde_crtc(crtc);
  2021. cstate = to_sde_crtc_state(crtc->state);
  2022. SDE_EVT32_VERBOSE(DRMID(crtc));
  2023. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2024. /* identify connectors attached to this crtc */
  2025. cstate->num_connectors = 0;
  2026. drm_connector_list_iter_begin(dev, &conn_iter);
  2027. drm_for_each_connector_iter(conn, &conn_iter)
  2028. if (conn->state && conn->state->crtc == crtc &&
  2029. cstate->num_connectors < MAX_CONNECTORS) {
  2030. encoder = conn->state->best_encoder;
  2031. if (encoder)
  2032. sde_encoder_register_frame_event_callback(
  2033. encoder,
  2034. sde_crtc_frame_event_cb,
  2035. crtc);
  2036. cstate->connectors[cstate->num_connectors++] = conn;
  2037. sde_connector_prepare_fence(conn);
  2038. }
  2039. drm_connector_list_iter_end(&conn_iter);
  2040. /* prepare main output fence */
  2041. sde_fence_prepare(sde_crtc->output_fence);
  2042. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2043. }
  2044. /**
  2045. * sde_crtc_complete_flip - signal pending page_flip events
  2046. * Any pending vblank events are added to the vblank_event_list
  2047. * so that the next vblank interrupt shall signal them.
  2048. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2049. * This API signals any pending PAGE_FLIP events requested through
  2050. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2051. * if file!=NULL, this is preclose potential cancel-flip path
  2052. * @crtc: Pointer to drm crtc structure
  2053. * @file: Pointer to drm file
  2054. */
  2055. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2056. struct drm_file *file)
  2057. {
  2058. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2059. struct drm_device *dev = crtc->dev;
  2060. struct drm_pending_vblank_event *event;
  2061. unsigned long flags;
  2062. spin_lock_irqsave(&dev->event_lock, flags);
  2063. event = sde_crtc->event;
  2064. if (!event)
  2065. goto end;
  2066. /*
  2067. * if regular vblank case (!file) or if cancel-flip from
  2068. * preclose on file that requested flip, then send the
  2069. * event:
  2070. */
  2071. if (!file || (event->base.file_priv == file)) {
  2072. sde_crtc->event = NULL;
  2073. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2074. sde_crtc->name, event);
  2075. SDE_EVT32_VERBOSE(DRMID(crtc));
  2076. drm_crtc_send_vblank_event(crtc, event);
  2077. }
  2078. end:
  2079. spin_unlock_irqrestore(&dev->event_lock, flags);
  2080. }
  2081. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2082. struct drm_crtc_state *cstate)
  2083. {
  2084. struct drm_encoder *encoder;
  2085. if (!crtc || !crtc->dev || !cstate) {
  2086. SDE_ERROR("invalid crtc\n");
  2087. return INTF_MODE_NONE;
  2088. }
  2089. drm_for_each_encoder_mask(encoder, crtc->dev,
  2090. cstate->encoder_mask) {
  2091. /* continue if copy encoder is encountered */
  2092. if (sde_encoder_in_clone_mode(encoder))
  2093. continue;
  2094. return sde_encoder_get_intf_mode(encoder);
  2095. }
  2096. return INTF_MODE_NONE;
  2097. }
  2098. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2099. {
  2100. struct drm_encoder *encoder;
  2101. if (!crtc || !crtc->dev) {
  2102. SDE_ERROR("invalid crtc\n");
  2103. return INTF_MODE_NONE;
  2104. }
  2105. drm_for_each_encoder(encoder, crtc->dev)
  2106. if ((encoder->crtc == crtc)
  2107. && !sde_encoder_in_cont_splash(encoder))
  2108. return sde_encoder_get_fps(encoder);
  2109. return 0;
  2110. }
  2111. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2112. {
  2113. struct drm_encoder *encoder;
  2114. if (!crtc || !crtc->dev) {
  2115. SDE_ERROR("invalid crtc\n");
  2116. return 0;
  2117. }
  2118. drm_for_each_encoder_mask(encoder, crtc->dev,
  2119. crtc->state->encoder_mask) {
  2120. if (!sde_encoder_in_cont_splash(encoder))
  2121. return sde_encoder_get_dfps_maxfps(encoder);
  2122. }
  2123. return 0;
  2124. }
  2125. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2126. {
  2127. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2128. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2129. /* keep statistics on vblank callback - with auto reset via debugfs */
  2130. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2131. sde_crtc->vblank_cb_time = ts;
  2132. else
  2133. sde_crtc->vblank_cb_count++;
  2134. sde_crtc->vblank_last_cb_time = ts;
  2135. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2136. drm_crtc_handle_vblank(crtc);
  2137. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2138. SDE_EVT32_VERBOSE(DRMID(crtc), ktime_to_us(ts));
  2139. }
  2140. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2141. ktime_t ts, enum sde_fence_event fence_event)
  2142. {
  2143. if (!connector) {
  2144. SDE_ERROR("invalid param\n");
  2145. return;
  2146. }
  2147. SDE_ATRACE_BEGIN("signal_retire_fence");
  2148. sde_connector_complete_commit(connector, ts, fence_event);
  2149. SDE_ATRACE_END("signal_retire_fence");
  2150. }
  2151. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2152. {
  2153. struct msm_drm_private *priv;
  2154. struct sde_crtc_frame_event *fevent;
  2155. struct drm_crtc *crtc;
  2156. struct sde_crtc *sde_crtc;
  2157. struct sde_kms *sde_kms;
  2158. unsigned long flags;
  2159. bool in_clone_mode = false;
  2160. if (!work) {
  2161. SDE_ERROR("invalid work handle\n");
  2162. return;
  2163. }
  2164. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2165. if (!fevent->crtc || !fevent->crtc->state) {
  2166. SDE_ERROR("invalid crtc\n");
  2167. return;
  2168. }
  2169. crtc = fevent->crtc;
  2170. sde_crtc = to_sde_crtc(crtc);
  2171. sde_kms = _sde_crtc_get_kms(crtc);
  2172. if (!sde_kms) {
  2173. SDE_ERROR("invalid kms handle\n");
  2174. return;
  2175. }
  2176. priv = sde_kms->dev->dev_private;
  2177. SDE_ATRACE_BEGIN("crtc_frame_event");
  2178. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2179. ktime_to_ns(fevent->ts));
  2180. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2181. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2182. true : false;
  2183. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2184. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2185. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2186. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2187. /* this should not happen */
  2188. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2189. crtc->base.id,
  2190. ktime_to_ns(fevent->ts),
  2191. atomic_read(&sde_crtc->frame_pending));
  2192. SDE_EVT32(DRMID(crtc), fevent->event,
  2193. SDE_EVTLOG_FUNC_CASE1);
  2194. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2195. /* release bandwidth and other resources */
  2196. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2197. crtc->base.id,
  2198. ktime_to_ns(fevent->ts));
  2199. SDE_EVT32(DRMID(crtc), fevent->event,
  2200. SDE_EVTLOG_FUNC_CASE2);
  2201. sde_core_perf_crtc_release_bw(crtc);
  2202. } else {
  2203. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2204. SDE_EVTLOG_FUNC_CASE3);
  2205. }
  2206. }
  2207. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2208. SDE_ATRACE_BEGIN("signal_release_fence");
  2209. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2210. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2211. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2212. SDE_ATRACE_END("signal_release_fence");
  2213. }
  2214. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2215. /* this api should be called without spin_lock */
  2216. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2217. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2218. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2219. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2220. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2221. crtc->base.id, ktime_to_ns(fevent->ts));
  2222. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2223. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2224. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2225. SDE_ATRACE_END("crtc_frame_event");
  2226. }
  2227. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, uint32_t len, uint32_t val)
  2228. {
  2229. struct drm_event event;
  2230. if (!crtc) {
  2231. SDE_ERROR("invalid crtc\n");
  2232. return;
  2233. }
  2234. event.type = type;
  2235. event.length = len;
  2236. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)&val);
  2237. SDE_EVT32(DRMID(crtc), type, len, val);
  2238. SDE_DEBUG("crtc:%d event(%d) value(%d) notified\n", DRMID(crtc), type, val);
  2239. }
  2240. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2241. struct drm_crtc_state *old_state)
  2242. {
  2243. struct sde_crtc *sde_crtc;
  2244. u32 power_on = 1;
  2245. if (!crtc || !crtc->state) {
  2246. SDE_ERROR("invalid crtc\n");
  2247. return;
  2248. }
  2249. sde_crtc = to_sde_crtc(crtc);
  2250. SDE_EVT32_VERBOSE(DRMID(crtc));
  2251. if (crtc->state->active_changed && crtc->state->active)
  2252. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, sizeof(u32), power_on);
  2253. sde_core_perf_crtc_update(crtc, 0, false);
  2254. }
  2255. /**
  2256. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2257. * @cstate: Pointer to sde crtc state
  2258. */
  2259. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2260. {
  2261. if (!cstate) {
  2262. SDE_ERROR("invalid cstate\n");
  2263. return;
  2264. }
  2265. cstate->input_fence_timeout_ns =
  2266. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2267. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2268. }
  2269. /**
  2270. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2271. * @cstate: Pointer to sde crtc state
  2272. */
  2273. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2274. {
  2275. u32 i;
  2276. if (!cstate)
  2277. return;
  2278. for (i = 0; i < cstate->num_dim_layers; i++)
  2279. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2280. cstate->num_dim_layers = 0;
  2281. }
  2282. /**
  2283. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2284. * @cstate: Pointer to sde crtc state
  2285. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2286. */
  2287. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2288. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2289. {
  2290. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2291. struct sde_drm_dim_layer_cfg *user_cfg;
  2292. struct sde_hw_dim_layer *dim_layer;
  2293. u32 count, i;
  2294. struct sde_kms *kms;
  2295. if (!crtc || !cstate) {
  2296. SDE_ERROR("invalid crtc or cstate\n");
  2297. return;
  2298. }
  2299. dim_layer = cstate->dim_layer;
  2300. if (!usr_ptr) {
  2301. /* usr_ptr is null when setting the default property value */
  2302. _sde_crtc_clear_dim_layers_v1(cstate);
  2303. SDE_DEBUG("dim_layer data removed\n");
  2304. goto clear;
  2305. }
  2306. kms = _sde_crtc_get_kms(crtc);
  2307. if (!kms || !kms->catalog) {
  2308. SDE_ERROR("invalid kms\n");
  2309. return;
  2310. }
  2311. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2312. SDE_ERROR("failed to copy dim_layer data\n");
  2313. return;
  2314. }
  2315. count = dim_layer_v1.num_layers;
  2316. if (count > SDE_MAX_DIM_LAYERS) {
  2317. SDE_ERROR("invalid number of dim_layers:%d", count);
  2318. return;
  2319. }
  2320. /* populate from user space */
  2321. cstate->num_dim_layers = count;
  2322. for (i = 0; i < count; i++) {
  2323. user_cfg = &dim_layer_v1.layer_cfg[i];
  2324. dim_layer[i].flags = user_cfg->flags;
  2325. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2326. user_cfg->stage : user_cfg->stage +
  2327. SDE_STAGE_0;
  2328. dim_layer[i].rect.x = user_cfg->rect.x1;
  2329. dim_layer[i].rect.y = user_cfg->rect.y1;
  2330. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2331. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2332. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2333. user_cfg->color_fill.color_0,
  2334. user_cfg->color_fill.color_1,
  2335. user_cfg->color_fill.color_2,
  2336. user_cfg->color_fill.color_3,
  2337. };
  2338. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2339. i, dim_layer[i].flags, dim_layer[i].stage);
  2340. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2341. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2342. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2343. dim_layer[i].color_fill.color_0,
  2344. dim_layer[i].color_fill.color_1,
  2345. dim_layer[i].color_fill.color_2,
  2346. dim_layer[i].color_fill.color_3);
  2347. }
  2348. clear:
  2349. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2350. }
  2351. /**
  2352. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2353. * @sde_crtc : Pointer to sde crtc
  2354. * @cstate : Pointer to sde crtc state
  2355. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2356. */
  2357. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2358. struct sde_crtc_state *cstate,
  2359. void __user *usr_ptr)
  2360. {
  2361. struct sde_drm_dest_scaler_data ds_data;
  2362. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2363. struct sde_drm_scaler_v2 scaler_v2;
  2364. void __user *scaler_v2_usr;
  2365. int i, count;
  2366. if (!sde_crtc || !cstate) {
  2367. SDE_ERROR("invalid sde_crtc/state\n");
  2368. return -EINVAL;
  2369. }
  2370. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2371. if (!usr_ptr) {
  2372. SDE_DEBUG("ds data removed\n");
  2373. return 0;
  2374. }
  2375. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2376. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2377. sde_crtc->name);
  2378. return -EINVAL;
  2379. }
  2380. count = ds_data.num_dest_scaler;
  2381. if (!count) {
  2382. SDE_DEBUG("no ds data available\n");
  2383. return 0;
  2384. }
  2385. if (count > SDE_MAX_DS_COUNT) {
  2386. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2387. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2388. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2389. return -EINVAL;
  2390. }
  2391. /* Populate from user space */
  2392. for (i = 0; i < count; i++) {
  2393. ds_cfg_usr = &ds_data.ds_cfg[i];
  2394. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2395. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2396. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2397. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2398. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2399. if (ds_cfg_usr->scaler_cfg) {
  2400. scaler_v2_usr =
  2401. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2402. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2403. sizeof(scaler_v2))) {
  2404. SDE_ERROR("%s:scaler: copy from user failed\n",
  2405. sde_crtc->name);
  2406. return -EINVAL;
  2407. }
  2408. }
  2409. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2410. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2411. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2412. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2413. scaler_v2.dst_width, scaler_v2.dst_height);
  2414. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2415. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2416. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2417. scaler_v2.dst_width, scaler_v2.dst_height);
  2418. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2419. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2420. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2421. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2422. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2423. ds_cfg_usr->lm_height);
  2424. }
  2425. cstate->num_ds = count;
  2426. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2427. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2428. return 0;
  2429. }
  2430. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2431. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2432. struct sde_hw_ds_cfg *prev_cfg)
  2433. {
  2434. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2435. || !cfg->lm_width || !cfg->lm_height) {
  2436. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2437. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2438. hdisplay, mode->vdisplay);
  2439. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2440. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2441. return -E2BIG;
  2442. }
  2443. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2444. cfg->lm_height != prev_cfg->lm_height)) {
  2445. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2446. crtc->base.id, cfg->lm_width,
  2447. cfg->lm_height, prev_cfg->lm_width,
  2448. prev_cfg->lm_height);
  2449. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2450. prev_cfg->lm_width, prev_cfg->lm_height,
  2451. SDE_EVTLOG_ERROR);
  2452. return -EINVAL;
  2453. }
  2454. return 0;
  2455. }
  2456. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2457. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2458. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2459. u32 max_in_width, u32 max_out_width)
  2460. {
  2461. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2462. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2463. /**
  2464. * Scaler src and dst width shouldn't exceed the maximum
  2465. * width limitation. Also, if there is no partial update
  2466. * dst width and height must match display resolution.
  2467. */
  2468. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2469. cfg->scl3_cfg.dst_width > max_out_width ||
  2470. !cfg->scl3_cfg.src_width[0] ||
  2471. !cfg->scl3_cfg.dst_width ||
  2472. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2473. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2474. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2475. SDE_ERROR("crtc%d: ", crtc->base.id);
  2476. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2477. cfg->scl3_cfg.src_width[0],
  2478. cfg->scl3_cfg.dst_width,
  2479. cfg->scl3_cfg.dst_height,
  2480. hdisplay, mode->vdisplay);
  2481. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2482. sde_crtc->num_mixers, cfg->flags,
  2483. hw_ds->idx - DS_0);
  2484. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2485. cfg->scl3_cfg.enable,
  2486. cfg->scl3_cfg.de.enable);
  2487. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2488. cfg->scl3_cfg.de.enable, cfg->flags,
  2489. max_in_width, max_out_width,
  2490. cfg->scl3_cfg.src_width[0],
  2491. cfg->scl3_cfg.dst_width,
  2492. cfg->scl3_cfg.dst_height, hdisplay,
  2493. mode->vdisplay, sde_crtc->num_mixers,
  2494. SDE_EVTLOG_ERROR);
  2495. cfg->flags &=
  2496. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2497. cfg->flags &=
  2498. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2499. return -EINVAL;
  2500. }
  2501. }
  2502. return 0;
  2503. }
  2504. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2505. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2506. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2507. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2508. {
  2509. int i, ret;
  2510. u32 lm_idx;
  2511. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2512. for (i = 0; i < cstate->num_ds; i++) {
  2513. cfg = &cstate->ds_cfg[i];
  2514. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2515. lm_idx = cfg->idx;
  2516. /**
  2517. * Validate against topology
  2518. * No of dest scalers should match the num of mixers
  2519. * unless it is partial update left only/right only use case
  2520. */
  2521. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2522. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2523. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2524. crtc->base.id, i, lm_idx, cfg->flags);
  2525. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2526. SDE_EVTLOG_ERROR);
  2527. return -EINVAL;
  2528. }
  2529. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2530. if (!max_in_width && !max_out_width) {
  2531. max_in_width = hw_ds->scl->top->maxinputwidth;
  2532. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2533. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2534. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2535. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2536. max_in_width, max_out_width, cstate->num_ds);
  2537. }
  2538. /* Check LM width and height */
  2539. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2540. prev_cfg);
  2541. if (ret)
  2542. return ret;
  2543. /* Check scaler data */
  2544. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2545. hw_ds, cfg, hdisplay,
  2546. max_in_width, max_out_width);
  2547. if (ret)
  2548. return ret;
  2549. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2550. (*num_ds_enable)++;
  2551. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2552. hw_ds->idx - DS_0, cfg->flags);
  2553. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2554. }
  2555. return 0;
  2556. }
  2557. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2558. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2559. {
  2560. struct sde_hw_ds_cfg *cfg;
  2561. int i;
  2562. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2563. cstate->num_ds_enabled, num_ds_enable);
  2564. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2565. cstate->num_ds, cstate->dirty[0]);
  2566. if (cstate->num_ds_enabled != num_ds_enable) {
  2567. /* Disabling destination scaler */
  2568. if (!num_ds_enable) {
  2569. for (i = 0; i < cstate->num_ds; i++) {
  2570. cfg = &cstate->ds_cfg[i];
  2571. cfg->idx = i;
  2572. /* Update scaler settings in disable case */
  2573. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2574. cfg->scl3_cfg.enable = 0;
  2575. cfg->scl3_cfg.de.enable = 0;
  2576. }
  2577. }
  2578. cstate->num_ds_enabled = num_ds_enable;
  2579. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2580. } else {
  2581. if (!cstate->num_ds_enabled)
  2582. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2583. }
  2584. }
  2585. /**
  2586. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2587. * @crtc : Pointer to drm crtc
  2588. * @state : Pointer to drm crtc state
  2589. */
  2590. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2591. struct drm_crtc_state *state)
  2592. {
  2593. struct sde_crtc *sde_crtc;
  2594. struct sde_crtc_state *cstate;
  2595. struct drm_display_mode *mode;
  2596. struct sde_kms *kms;
  2597. struct sde_hw_ds *hw_ds = NULL;
  2598. u32 ret = 0;
  2599. u32 num_ds_enable = 0, hdisplay = 0;
  2600. u32 max_in_width = 0, max_out_width = 0;
  2601. if (!crtc || !state)
  2602. return -EINVAL;
  2603. sde_crtc = to_sde_crtc(crtc);
  2604. cstate = to_sde_crtc_state(state);
  2605. kms = _sde_crtc_get_kms(crtc);
  2606. mode = &state->adjusted_mode;
  2607. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2608. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2609. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2610. return 0;
  2611. }
  2612. if (!kms || !kms->catalog) {
  2613. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2614. return -EINVAL;
  2615. }
  2616. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2617. SDE_DEBUG("dest scaler feature not supported\n");
  2618. return 0;
  2619. }
  2620. if (!sde_crtc->num_mixers) {
  2621. SDE_DEBUG("mixers not allocated\n");
  2622. return 0;
  2623. }
  2624. ret = _sde_validate_hw_resources(sde_crtc);
  2625. if (ret)
  2626. goto err;
  2627. /**
  2628. * No of dest scalers shouldn't exceed hw ds block count and
  2629. * also, match the num of mixers unless it is partial update
  2630. * left only/right only use case - currently PU + DS is not supported
  2631. */
  2632. if (cstate->num_ds > kms->catalog->ds_count ||
  2633. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2634. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2635. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2636. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2637. cstate->ds_cfg[0].flags);
  2638. ret = -EINVAL;
  2639. goto err;
  2640. }
  2641. /**
  2642. * Check if DS needs to be enabled or disabled
  2643. * In case of enable, validate the data
  2644. */
  2645. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2646. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2647. cstate->num_ds, cstate->ds_cfg[0].flags);
  2648. goto disable;
  2649. }
  2650. /* Display resolution */
  2651. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2652. /* Validate the DS data */
  2653. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2654. mode, hw_ds, hdisplay, &num_ds_enable,
  2655. max_in_width, max_out_width);
  2656. if (ret)
  2657. goto err;
  2658. disable:
  2659. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  2660. return 0;
  2661. err:
  2662. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2663. return ret;
  2664. }
  2665. /**
  2666. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2667. * @crtc: Pointer to CRTC object
  2668. */
  2669. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2670. {
  2671. struct drm_plane *plane = NULL;
  2672. uint32_t wait_ms = 1;
  2673. ktime_t kt_end, kt_wait;
  2674. int rc = 0;
  2675. SDE_DEBUG("\n");
  2676. if (!crtc || !crtc->state) {
  2677. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2678. return;
  2679. }
  2680. /* use monotonic timer to limit total fence wait time */
  2681. kt_end = ktime_add_ns(ktime_get(),
  2682. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2683. /*
  2684. * Wait for fences sequentially, as all of them need to be signalled
  2685. * before we can proceed.
  2686. *
  2687. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2688. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2689. * that each plane can check its fence status and react appropriately
  2690. * if its fence has timed out. Call input fence wait multiple times if
  2691. * fence wait is interrupted due to interrupt call.
  2692. */
  2693. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2694. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2695. do {
  2696. kt_wait = ktime_sub(kt_end, ktime_get());
  2697. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2698. wait_ms = ktime_to_ms(kt_wait);
  2699. else
  2700. wait_ms = 0;
  2701. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2702. } while (wait_ms && rc == -ERESTARTSYS);
  2703. }
  2704. SDE_ATRACE_END("plane_wait_input_fence");
  2705. }
  2706. static void _sde_crtc_setup_mixer_for_encoder(
  2707. struct drm_crtc *crtc,
  2708. struct drm_encoder *enc)
  2709. {
  2710. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2711. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2712. struct sde_rm *rm = &sde_kms->rm;
  2713. struct sde_crtc_mixer *mixer;
  2714. struct sde_hw_ctl *last_valid_ctl = NULL;
  2715. int i;
  2716. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2717. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2718. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2719. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2720. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2721. /* Set up all the mixers and ctls reserved by this encoder */
  2722. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2723. mixer = &sde_crtc->mixers[i];
  2724. if (!sde_rm_get_hw(rm, &lm_iter))
  2725. break;
  2726. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2727. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2728. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2729. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2730. mixer->hw_lm->idx - LM_0);
  2731. mixer->hw_ctl = last_valid_ctl;
  2732. } else {
  2733. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2734. last_valid_ctl = mixer->hw_ctl;
  2735. sde_crtc->num_ctls++;
  2736. }
  2737. /* Shouldn't happen, mixers are always >= ctls */
  2738. if (!mixer->hw_ctl) {
  2739. SDE_ERROR("no valid ctls found for lm %d\n",
  2740. mixer->hw_lm->idx - LM_0);
  2741. return;
  2742. }
  2743. /* Dspp may be null */
  2744. (void) sde_rm_get_hw(rm, &dspp_iter);
  2745. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2746. /* DS may be null */
  2747. (void) sde_rm_get_hw(rm, &ds_iter);
  2748. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2749. mixer->encoder = enc;
  2750. sde_crtc->num_mixers++;
  2751. SDE_DEBUG("setup mixer %d: lm %d\n",
  2752. i, mixer->hw_lm->idx - LM_0);
  2753. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2754. i, mixer->hw_ctl->idx - CTL_0);
  2755. if (mixer->hw_ds)
  2756. SDE_DEBUG("setup mixer %d: ds %d\n",
  2757. i, mixer->hw_ds->idx - DS_0);
  2758. }
  2759. }
  2760. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2761. {
  2762. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2763. struct drm_encoder *enc;
  2764. sde_crtc->num_ctls = 0;
  2765. sde_crtc->num_mixers = 0;
  2766. sde_crtc->mixers_swapped = false;
  2767. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2768. mutex_lock(&sde_crtc->crtc_lock);
  2769. /* Check for mixers on all encoders attached to this crtc */
  2770. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2771. if (enc->crtc != crtc)
  2772. continue;
  2773. /* avoid overwriting mixers info from a copy encoder */
  2774. if (sde_encoder_in_clone_mode(enc))
  2775. continue;
  2776. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2777. }
  2778. mutex_unlock(&sde_crtc->crtc_lock);
  2779. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2780. }
  2781. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2782. {
  2783. int i;
  2784. struct sde_crtc_state *cstate;
  2785. cstate = to_sde_crtc_state(state);
  2786. cstate->is_ppsplit = false;
  2787. for (i = 0; i < cstate->num_connectors; i++) {
  2788. struct drm_connector *conn = cstate->connectors[i];
  2789. if (sde_connector_get_topology_name(conn) ==
  2790. SDE_RM_TOPOLOGY_PPSPLIT)
  2791. cstate->is_ppsplit = true;
  2792. }
  2793. }
  2794. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2795. struct drm_crtc_state *state)
  2796. {
  2797. struct sde_crtc *sde_crtc;
  2798. struct sde_crtc_state *cstate;
  2799. struct drm_display_mode *adj_mode;
  2800. u32 crtc_split_width;
  2801. int i;
  2802. if (!crtc || !state) {
  2803. SDE_ERROR("invalid args\n");
  2804. return;
  2805. }
  2806. sde_crtc = to_sde_crtc(crtc);
  2807. cstate = to_sde_crtc_state(state);
  2808. adj_mode = &state->adjusted_mode;
  2809. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2810. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2811. cstate->lm_bounds[i].x = crtc_split_width * i;
  2812. cstate->lm_bounds[i].y = 0;
  2813. cstate->lm_bounds[i].w = crtc_split_width;
  2814. cstate->lm_bounds[i].h =
  2815. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2816. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2817. sizeof(cstate->lm_roi[i]));
  2818. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2819. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2820. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2821. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2822. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2823. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2824. }
  2825. drm_mode_debug_printmodeline(adj_mode);
  2826. }
  2827. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2828. {
  2829. struct sde_crtc_mixer mixer;
  2830. /*
  2831. * Use mixer[0] to get hw_ctl which will use ops to clear
  2832. * all blendstages. Clear all blendstages will iterate through
  2833. * all mixers.
  2834. */
  2835. if (sde_crtc->num_mixers) {
  2836. mixer = sde_crtc->mixers[0];
  2837. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2838. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2839. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  2840. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  2841. }
  2842. }
  2843. static void _sde_crtc_program_states(struct drm_crtc *crtc, struct drm_crtc_state *old_state)
  2844. {
  2845. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2846. struct drm_plane *plane;
  2847. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2848. if (!sde_kms)
  2849. return;
  2850. _sde_crtc_blend_setup(crtc, old_state, true);
  2851. _sde_crtc_dest_scaler_setup(crtc);
  2852. sde_cp_crtc_apply_noise(crtc, old_state);
  2853. if (sde_kms_is_cp_operation_allowed(sde_kms))
  2854. sde_cp_crtc_apply_properties(crtc);
  2855. if (!sde_crtc->enabled)
  2856. sde_cp_crtc_suspend(crtc);
  2857. drm_atomic_crtc_for_each_plane(plane, crtc)
  2858. sde_plane_restore(plane);
  2859. }
  2860. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2861. struct drm_crtc_state *old_state)
  2862. {
  2863. struct sde_crtc *sde_crtc;
  2864. struct drm_encoder *encoder;
  2865. struct drm_device *dev;
  2866. if (!crtc) {
  2867. SDE_ERROR("invalid crtc\n");
  2868. return;
  2869. }
  2870. if (!crtc->state->enable) {
  2871. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2872. crtc->base.id, crtc->state->enable);
  2873. return;
  2874. }
  2875. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2876. SDE_ERROR("power resource is not enabled\n");
  2877. return;
  2878. }
  2879. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2880. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2881. sde_crtc = to_sde_crtc(crtc);
  2882. dev = crtc->dev;
  2883. if (!sde_crtc->num_mixers) {
  2884. _sde_crtc_setup_mixers(crtc);
  2885. _sde_crtc_setup_is_ppsplit(crtc->state);
  2886. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2887. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2888. }
  2889. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2890. if (encoder->crtc != crtc)
  2891. continue;
  2892. /* encoder will trigger pending mask now */
  2893. sde_encoder_trigger_kickoff_pending(encoder);
  2894. }
  2895. /* update performance setting */
  2896. sde_core_perf_crtc_update(crtc, 1, false);
  2897. /*
  2898. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2899. * it means we are trying to flush a CRTC whose state is disabled:
  2900. * nothing else needs to be done.
  2901. */
  2902. if (unlikely(!sde_crtc->num_mixers))
  2903. goto end;
  2904. if (crtc->state->mode_changed)
  2905. sde_core_perf_crtc_update_uidle(crtc, true);
  2906. _sde_crtc_program_states(crtc, old_state);
  2907. end:
  2908. SDE_ATRACE_END("crtc_atomic_begin");
  2909. }
  2910. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2911. struct drm_crtc_state *old_crtc_state)
  2912. {
  2913. struct drm_encoder *encoder;
  2914. struct sde_crtc *sde_crtc;
  2915. struct drm_device *dev;
  2916. struct drm_plane *plane;
  2917. struct msm_drm_private *priv;
  2918. struct sde_crtc_state *cstate;
  2919. struct sde_kms *sde_kms;
  2920. int i;
  2921. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2922. SDE_ERROR("invalid crtc\n");
  2923. return;
  2924. }
  2925. if (!crtc->state->enable) {
  2926. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2927. crtc->base.id, crtc->state->enable);
  2928. return;
  2929. }
  2930. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2931. SDE_ERROR("power resource is not enabled\n");
  2932. return;
  2933. }
  2934. sde_kms = _sde_crtc_get_kms(crtc);
  2935. if (!sde_kms) {
  2936. SDE_ERROR("invalid kms\n");
  2937. return;
  2938. }
  2939. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2940. sde_crtc = to_sde_crtc(crtc);
  2941. cstate = to_sde_crtc_state(crtc->state);
  2942. dev = crtc->dev;
  2943. priv = dev->dev_private;
  2944. if ((sde_crtc->cache_state == CACHE_STATE_PRE_CACHE) &&
  2945. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  2946. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  2947. false);
  2948. else
  2949. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  2950. /*
  2951. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2952. * it means we are trying to flush a CRTC whose state is disabled:
  2953. * nothing else needs to be done.
  2954. */
  2955. if (unlikely(!sde_crtc->num_mixers))
  2956. return;
  2957. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2958. /*
  2959. * For planes without commit update, drm framework will not add
  2960. * those planes to current state since hardware update is not
  2961. * required. However, if those planes were power collapsed since
  2962. * last commit cycle, driver has to restore the hardware state
  2963. * of those planes explicitly here prior to plane flush.
  2964. * Also use this iteration to see if any plane requires cache,
  2965. * so during the perf update driver can activate/deactivate
  2966. * the cache accordingly.
  2967. */
  2968. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  2969. sde_crtc->new_perf.llcc_active[i] = false;
  2970. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2971. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  2972. if (sde_plane_is_cache_required(plane, i))
  2973. sde_crtc->new_perf.llcc_active[i] = true;
  2974. }
  2975. }
  2976. sde_core_perf_crtc_update_llcc(crtc);
  2977. /* wait for acquire fences before anything else is done */
  2978. _sde_crtc_wait_for_fences(crtc);
  2979. if (!cstate->rsc_update) {
  2980. drm_for_each_encoder_mask(encoder, dev,
  2981. crtc->state->encoder_mask) {
  2982. cstate->rsc_client =
  2983. sde_encoder_get_rsc_client(encoder);
  2984. }
  2985. cstate->rsc_update = true;
  2986. }
  2987. /*
  2988. * Final plane updates: Give each plane a chance to complete all
  2989. * required writes/flushing before crtc's "flush
  2990. * everything" call below.
  2991. */
  2992. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2993. if (sde_kms->smmu_state.transition_error)
  2994. sde_plane_set_error(plane, true);
  2995. sde_plane_flush(plane);
  2996. }
  2997. /* Kickoff will be scheduled by outer layer */
  2998. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2999. }
  3000. /**
  3001. * sde_crtc_destroy_state - state destroy hook
  3002. * @crtc: drm CRTC
  3003. * @state: CRTC state object to release
  3004. */
  3005. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3006. struct drm_crtc_state *state)
  3007. {
  3008. struct sde_crtc *sde_crtc;
  3009. struct sde_crtc_state *cstate;
  3010. struct drm_encoder *enc;
  3011. struct sde_kms *sde_kms;
  3012. if (!crtc || !state) {
  3013. SDE_ERROR("invalid argument(s)\n");
  3014. return;
  3015. }
  3016. sde_crtc = to_sde_crtc(crtc);
  3017. cstate = to_sde_crtc_state(state);
  3018. sde_kms = _sde_crtc_get_kms(crtc);
  3019. if (!sde_kms) {
  3020. SDE_ERROR("invalid sde_kms\n");
  3021. return;
  3022. }
  3023. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3024. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3025. sde_rm_release(&sde_kms->rm, enc, true);
  3026. sde_cp_clear_state_info(state);
  3027. __drm_atomic_helper_crtc_destroy_state(state);
  3028. /* destroy value helper */
  3029. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3030. &cstate->property_state);
  3031. }
  3032. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3033. {
  3034. struct sde_crtc *sde_crtc;
  3035. int i;
  3036. if (!crtc) {
  3037. SDE_ERROR("invalid argument\n");
  3038. return -EINVAL;
  3039. }
  3040. sde_crtc = to_sde_crtc(crtc);
  3041. if (!atomic_read(&sde_crtc->frame_pending)) {
  3042. SDE_DEBUG("no frames pending\n");
  3043. return 0;
  3044. }
  3045. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3046. /*
  3047. * flush all the event thread work to make sure all the
  3048. * FRAME_EVENTS from encoder are propagated to crtc
  3049. */
  3050. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3051. if (list_empty(&sde_crtc->frame_events[i].list))
  3052. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3053. }
  3054. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3055. return 0;
  3056. }
  3057. /**
  3058. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3059. * @crtc: Pointer to crtc structure
  3060. */
  3061. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3062. {
  3063. struct drm_plane *plane;
  3064. struct drm_plane_state *state;
  3065. struct sde_crtc *sde_crtc;
  3066. struct sde_crtc_mixer *mixer;
  3067. struct sde_hw_ctl *ctl;
  3068. if (!crtc)
  3069. return;
  3070. sde_crtc = to_sde_crtc(crtc);
  3071. mixer = sde_crtc->mixers;
  3072. if (!mixer)
  3073. return;
  3074. ctl = mixer->hw_ctl;
  3075. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3076. state = plane->state;
  3077. if (!state)
  3078. continue;
  3079. /* clear plane flush bitmask */
  3080. sde_plane_ctl_flush(plane, ctl, false);
  3081. }
  3082. }
  3083. static void _sde_crtc_schedule_idle_notify(struct drm_crtc *crtc)
  3084. {
  3085. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3086. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3087. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3088. struct msm_drm_private *priv;
  3089. struct msm_drm_thread *event_thread;
  3090. int idle_time = 0;
  3091. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3092. return;
  3093. priv = sde_kms->dev->dev_private;
  3094. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  3095. if (!idle_time ||
  3096. !sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3097. MSM_DISPLAY_VIDEO_MODE) ||
  3098. (crtc->index >= ARRAY_SIZE(priv->event_thread)) ||
  3099. (sde_crtc->cache_state > CACHE_STATE_NORMAL))
  3100. return;
  3101. /* schedule the idle notify delayed work */
  3102. event_thread = &priv->event_thread[crtc->index];
  3103. kthread_mod_delayed_work(&event_thread->worker,
  3104. &sde_crtc->idle_notify_work, msecs_to_jiffies(idle_time));
  3105. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  3106. }
  3107. /**
  3108. * sde_crtc_reset_hw - attempt hardware reset on errors
  3109. * @crtc: Pointer to DRM crtc instance
  3110. * @old_state: Pointer to crtc state for previous commit
  3111. * @recovery_events: Whether or not recovery events are enabled
  3112. * Returns: Zero if current commit should still be attempted
  3113. */
  3114. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3115. bool recovery_events)
  3116. {
  3117. struct drm_plane *plane_halt[MAX_PLANES];
  3118. struct drm_plane *plane;
  3119. struct drm_encoder *encoder;
  3120. struct sde_crtc *sde_crtc;
  3121. struct sde_crtc_state *cstate;
  3122. struct sde_hw_ctl *ctl;
  3123. signed int i, plane_count;
  3124. int rc;
  3125. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3126. return -EINVAL;
  3127. sde_crtc = to_sde_crtc(crtc);
  3128. cstate = to_sde_crtc_state(crtc->state);
  3129. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3130. /* optionally generate a panic instead of performing a h/w reset */
  3131. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3132. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3133. ctl = sde_crtc->mixers[i].hw_ctl;
  3134. if (!ctl || !ctl->ops.reset)
  3135. continue;
  3136. rc = ctl->ops.reset(ctl);
  3137. if (rc) {
  3138. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3139. crtc->base.id, ctl->idx - CTL_0);
  3140. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3141. SDE_EVTLOG_ERROR);
  3142. break;
  3143. }
  3144. }
  3145. /* Early out if simple ctl reset succeeded */
  3146. if (i == sde_crtc->num_ctls)
  3147. return 0;
  3148. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3149. /* force all components in the system into reset at the same time */
  3150. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3151. ctl = sde_crtc->mixers[i].hw_ctl;
  3152. if (!ctl || !ctl->ops.hard_reset)
  3153. continue;
  3154. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3155. ctl->ops.hard_reset(ctl, true);
  3156. }
  3157. plane_count = 0;
  3158. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3159. if (plane_count >= ARRAY_SIZE(plane_halt))
  3160. break;
  3161. plane_halt[plane_count++] = plane;
  3162. sde_plane_halt_requests(plane, true);
  3163. sde_plane_set_revalidate(plane, true);
  3164. }
  3165. /* provide safe "border color only" commit configuration for later */
  3166. _sde_crtc_remove_pipe_flush(crtc);
  3167. _sde_crtc_blend_setup(crtc, old_state, false);
  3168. /* take h/w components out of reset */
  3169. for (i = plane_count - 1; i >= 0; --i)
  3170. sde_plane_halt_requests(plane_halt[i], false);
  3171. /* attempt to poll for start of frame cycle before reset release */
  3172. list_for_each_entry(encoder,
  3173. &crtc->dev->mode_config.encoder_list, head) {
  3174. if (encoder->crtc != crtc)
  3175. continue;
  3176. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3177. sde_encoder_poll_line_counts(encoder);
  3178. }
  3179. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3180. ctl = sde_crtc->mixers[i].hw_ctl;
  3181. if (!ctl || !ctl->ops.hard_reset)
  3182. continue;
  3183. ctl->ops.hard_reset(ctl, false);
  3184. }
  3185. list_for_each_entry(encoder,
  3186. &crtc->dev->mode_config.encoder_list, head) {
  3187. if (encoder->crtc != crtc)
  3188. continue;
  3189. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3190. sde_encoder_kickoff(encoder, false, true);
  3191. }
  3192. /* panic the device if VBIF is not in good state */
  3193. return !recovery_events ? 0 : -EAGAIN;
  3194. }
  3195. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3196. struct drm_crtc_state *old_state)
  3197. {
  3198. struct drm_encoder *encoder;
  3199. struct drm_device *dev;
  3200. struct sde_crtc *sde_crtc;
  3201. struct sde_kms *sde_kms;
  3202. struct sde_crtc_state *cstate;
  3203. bool is_error = false;
  3204. unsigned long flags;
  3205. enum sde_crtc_idle_pc_state idle_pc_state;
  3206. struct sde_encoder_kickoff_params params = { 0 };
  3207. if (!crtc) {
  3208. SDE_ERROR("invalid argument\n");
  3209. return;
  3210. }
  3211. dev = crtc->dev;
  3212. sde_crtc = to_sde_crtc(crtc);
  3213. sde_kms = _sde_crtc_get_kms(crtc);
  3214. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3215. SDE_ERROR("invalid argument\n");
  3216. return;
  3217. }
  3218. cstate = to_sde_crtc_state(crtc->state);
  3219. /*
  3220. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3221. * it means we are trying to start a CRTC whose state is disabled:
  3222. * nothing else needs to be done.
  3223. */
  3224. if (unlikely(!sde_crtc->num_mixers))
  3225. return;
  3226. SDE_ATRACE_BEGIN("crtc_commit");
  3227. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3228. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3229. if (encoder->crtc != crtc)
  3230. continue;
  3231. /*
  3232. * Encoder will flush/start now, unless it has a tx pending.
  3233. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3234. */
  3235. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3236. crtc->state);
  3237. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3238. sde_crtc->needs_hw_reset = true;
  3239. if (idle_pc_state != IDLE_PC_NONE)
  3240. sde_encoder_control_idle_pc(encoder,
  3241. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3242. }
  3243. /*
  3244. * Optionally attempt h/w recovery if any errors were detected while
  3245. * preparing for the kickoff
  3246. */
  3247. if (sde_crtc->needs_hw_reset) {
  3248. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3249. if (sde_crtc->frame_trigger_mode
  3250. != FRAME_DONE_WAIT_POSTED_START &&
  3251. sde_crtc_reset_hw(crtc, old_state,
  3252. params.recovery_events_enabled))
  3253. is_error = true;
  3254. sde_crtc->needs_hw_reset = false;
  3255. }
  3256. sde_crtc_calc_fps(sde_crtc);
  3257. SDE_ATRACE_BEGIN("flush_event_thread");
  3258. _sde_crtc_flush_frame_events(crtc);
  3259. SDE_ATRACE_END("flush_event_thread");
  3260. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3261. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3262. /* acquire bandwidth and other resources */
  3263. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3264. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3265. } else {
  3266. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3267. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3268. }
  3269. sde_crtc->play_count++;
  3270. sde_vbif_clear_errors(sde_kms);
  3271. if (is_error) {
  3272. _sde_crtc_remove_pipe_flush(crtc);
  3273. _sde_crtc_blend_setup(crtc, old_state, false);
  3274. }
  3275. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3276. if (encoder->crtc != crtc)
  3277. continue;
  3278. sde_encoder_kickoff(encoder, false, true);
  3279. }
  3280. /* store the event after frame trigger */
  3281. if (sde_crtc->event) {
  3282. WARN_ON(sde_crtc->event);
  3283. } else {
  3284. spin_lock_irqsave(&dev->event_lock, flags);
  3285. sde_crtc->event = crtc->state->event;
  3286. spin_unlock_irqrestore(&dev->event_lock, flags);
  3287. }
  3288. _sde_crtc_schedule_idle_notify(crtc);
  3289. SDE_ATRACE_END("crtc_commit");
  3290. }
  3291. /**
  3292. * _sde_crtc_vblank_enable - update power resource and vblank request
  3293. * @sde_crtc: Pointer to sde crtc structure
  3294. * @enable: Whether to enable/disable vblanks
  3295. *
  3296. * @Return: error code
  3297. */
  3298. static int _sde_crtc_vblank_enable(
  3299. struct sde_crtc *sde_crtc, bool enable)
  3300. {
  3301. struct drm_crtc *crtc;
  3302. struct drm_encoder *enc;
  3303. if (!sde_crtc) {
  3304. SDE_ERROR("invalid crtc\n");
  3305. return -EINVAL;
  3306. }
  3307. crtc = &sde_crtc->base;
  3308. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3309. crtc->state->encoder_mask,
  3310. sde_crtc->cached_encoder_mask);
  3311. if (enable) {
  3312. int ret;
  3313. ret = pm_runtime_get_sync(crtc->dev->dev);
  3314. if (ret < 0)
  3315. return ret;
  3316. mutex_lock(&sde_crtc->crtc_lock);
  3317. drm_for_each_encoder_mask(enc, crtc->dev,
  3318. sde_crtc->cached_encoder_mask) {
  3319. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3320. sde_encoder_register_vblank_callback(enc,
  3321. sde_crtc_vblank_cb, (void *)crtc);
  3322. }
  3323. mutex_unlock(&sde_crtc->crtc_lock);
  3324. } else {
  3325. mutex_lock(&sde_crtc->crtc_lock);
  3326. drm_for_each_encoder_mask(enc, crtc->dev,
  3327. sde_crtc->cached_encoder_mask) {
  3328. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3329. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3330. }
  3331. mutex_unlock(&sde_crtc->crtc_lock);
  3332. pm_runtime_put_sync(crtc->dev->dev);
  3333. }
  3334. return 0;
  3335. }
  3336. /**
  3337. * sde_crtc_duplicate_state - state duplicate hook
  3338. * @crtc: Pointer to drm crtc structure
  3339. * @Returns: Pointer to new drm_crtc_state structure
  3340. */
  3341. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3342. {
  3343. struct sde_crtc *sde_crtc;
  3344. struct sde_crtc_state *cstate, *old_cstate;
  3345. if (!crtc || !crtc->state) {
  3346. SDE_ERROR("invalid argument(s)\n");
  3347. return NULL;
  3348. }
  3349. sde_crtc = to_sde_crtc(crtc);
  3350. old_cstate = to_sde_crtc_state(crtc->state);
  3351. if (old_cstate->cont_splash_populated) {
  3352. crtc->state->plane_mask = 0;
  3353. crtc->state->connector_mask = 0;
  3354. crtc->state->encoder_mask = 0;
  3355. crtc->state->enable = false;
  3356. old_cstate->cont_splash_populated = false;
  3357. }
  3358. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3359. if (!cstate) {
  3360. SDE_ERROR("failed to allocate state\n");
  3361. return NULL;
  3362. }
  3363. /* duplicate value helper */
  3364. msm_property_duplicate_state(&sde_crtc->property_info,
  3365. old_cstate, cstate,
  3366. &cstate->property_state, cstate->property_values);
  3367. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  3368. /* duplicate base helper */
  3369. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3370. return &cstate->base;
  3371. }
  3372. /**
  3373. * sde_crtc_reset - reset hook for CRTCs
  3374. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3375. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3376. * @crtc: Pointer to drm crtc structure
  3377. */
  3378. static void sde_crtc_reset(struct drm_crtc *crtc)
  3379. {
  3380. struct sde_crtc *sde_crtc;
  3381. struct sde_crtc_state *cstate;
  3382. if (!crtc) {
  3383. SDE_ERROR("invalid crtc\n");
  3384. return;
  3385. }
  3386. /* revert suspend actions, if necessary */
  3387. if (!sde_crtc_is_reset_required(crtc)) {
  3388. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3389. return;
  3390. }
  3391. /* remove previous state, if present */
  3392. if (crtc->state) {
  3393. sde_crtc_destroy_state(crtc, crtc->state);
  3394. crtc->state = 0;
  3395. }
  3396. sde_crtc = to_sde_crtc(crtc);
  3397. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3398. if (!cstate) {
  3399. SDE_ERROR("failed to allocate state\n");
  3400. return;
  3401. }
  3402. /* reset value helper */
  3403. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3404. &cstate->property_state,
  3405. cstate->property_values);
  3406. _sde_crtc_set_input_fence_timeout(cstate);
  3407. cstate->base.crtc = crtc;
  3408. crtc->state = &cstate->base;
  3409. }
  3410. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  3411. {
  3412. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3413. struct sde_hw_mixer *hw_lm;
  3414. int lm_idx;
  3415. /* clearing lm cfg marks it dirty to force reprogramming next update */
  3416. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  3417. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  3418. hw_lm->cfg.out_width = 0;
  3419. hw_lm->cfg.out_height = 0;
  3420. }
  3421. SDE_EVT32(DRMID(crtc));
  3422. }
  3423. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  3424. {
  3425. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3426. struct drm_plane *plane;
  3427. /* mark planes, mixers, and other blocks dirty for next update */
  3428. drm_atomic_crtc_for_each_plane(plane, crtc)
  3429. sde_plane_set_revalidate(plane, true);
  3430. /* mark mixers dirty for next update */
  3431. sde_crtc_clear_cached_mixer_cfg(crtc);
  3432. /* mark other properties which need to be dirty for next update */
  3433. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  3434. if (cstate->num_ds_enabled)
  3435. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3436. }
  3437. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  3438. {
  3439. struct drm_encoder *encoder;
  3440. _sde_crtc_program_states(crtc, crtc->state);
  3441. /* restore encoder; crtc will be programmed during commit */
  3442. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  3443. sde_encoder_virt_restore(encoder);
  3444. /* restore UIDLE */
  3445. sde_core_perf_crtc_update_uidle(crtc, true);
  3446. sde_cp_crtc_post_ipc(crtc);
  3447. }
  3448. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  3449. {
  3450. struct msm_drm_private *priv;
  3451. unsigned long requested_clk;
  3452. struct sde_kms *kms = NULL;
  3453. if (!crtc->dev->dev_private) {
  3454. pr_err("invalid crtc priv\n");
  3455. return;
  3456. }
  3457. priv = crtc->dev->dev_private;
  3458. kms = to_sde_kms(priv->kms);
  3459. if (!kms) {
  3460. SDE_ERROR("invalid parameters\n");
  3461. return;
  3462. }
  3463. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  3464. kms->perf.clk_name);
  3465. /* notify user space the reduced clk rate */
  3466. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, sizeof(unsigned long), requested_clk);
  3467. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  3468. crtc->base.id, requested_clk);
  3469. }
  3470. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3471. {
  3472. struct drm_crtc *crtc = arg;
  3473. struct sde_crtc *sde_crtc;
  3474. struct drm_encoder *encoder;
  3475. u32 power_on;
  3476. unsigned long flags;
  3477. struct sde_crtc_irq_info *node = NULL;
  3478. int ret = 0;
  3479. if (!crtc) {
  3480. SDE_ERROR("invalid crtc\n");
  3481. return;
  3482. }
  3483. sde_crtc = to_sde_crtc(crtc);
  3484. mutex_lock(&sde_crtc->crtc_lock);
  3485. SDE_EVT32(DRMID(crtc), event_type);
  3486. switch (event_type) {
  3487. case SDE_POWER_EVENT_POST_ENABLE:
  3488. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3489. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3490. ret = 0;
  3491. if (node->func)
  3492. ret = node->func(crtc, true, &node->irq);
  3493. if (ret)
  3494. SDE_ERROR("%s failed to enable event %x\n",
  3495. sde_crtc->name, node->event);
  3496. }
  3497. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3498. sde_crtc_post_ipc(crtc);
  3499. break;
  3500. case SDE_POWER_EVENT_PRE_DISABLE:
  3501. drm_for_each_encoder_mask(encoder, crtc->dev,
  3502. crtc->state->encoder_mask) {
  3503. /*
  3504. * disable the vsync source after updating the
  3505. * rsc state. rsc state update might have vsync wait
  3506. * and vsync source must be disabled after it.
  3507. * It will avoid generating any vsync from this point
  3508. * till mode-2 entry. It is SW workaround for HW
  3509. * limitation and should not be removed without
  3510. * checking the updated design.
  3511. */
  3512. sde_encoder_control_te(encoder, false);
  3513. }
  3514. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3515. node = NULL;
  3516. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3517. ret = 0;
  3518. if (node->func)
  3519. ret = node->func(crtc, false, &node->irq);
  3520. if (ret)
  3521. SDE_ERROR("%s failed to disable event %x\n",
  3522. sde_crtc->name, node->event);
  3523. }
  3524. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3525. sde_cp_crtc_pre_ipc(crtc);
  3526. break;
  3527. case SDE_POWER_EVENT_POST_DISABLE:
  3528. sde_crtc_reset_sw_state(crtc);
  3529. sde_cp_crtc_suspend(crtc);
  3530. power_on = 0;
  3531. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, sizeof(u32), power_on);
  3532. break;
  3533. case SDE_POWER_EVENT_MMRM_CALLBACK:
  3534. sde_crtc_mmrm_cb_notification(crtc);
  3535. break;
  3536. default:
  3537. SDE_DEBUG("event:%d not handled\n", event_type);
  3538. break;
  3539. }
  3540. mutex_unlock(&sde_crtc->crtc_lock);
  3541. }
  3542. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3543. {
  3544. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3545. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3546. /* mark mixer cfgs dirty before wiping them */
  3547. sde_crtc_clear_cached_mixer_cfg(crtc);
  3548. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3549. sde_crtc->num_mixers = 0;
  3550. sde_crtc->mixers_swapped = false;
  3551. /* disable clk & bw control until clk & bw properties are set */
  3552. cstate->bw_control = false;
  3553. cstate->bw_split_vote = false;
  3554. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3555. }
  3556. static void sde_crtc_disable(struct drm_crtc *crtc)
  3557. {
  3558. struct sde_kms *sde_kms;
  3559. struct sde_crtc *sde_crtc;
  3560. struct sde_crtc_state *cstate;
  3561. struct drm_encoder *encoder;
  3562. struct msm_drm_private *priv;
  3563. unsigned long flags;
  3564. struct sde_crtc_irq_info *node = NULL;
  3565. u32 power_on;
  3566. bool in_cont_splash = false;
  3567. int ret, i;
  3568. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3569. SDE_ERROR("invalid crtc\n");
  3570. return;
  3571. }
  3572. sde_kms = _sde_crtc_get_kms(crtc);
  3573. if (!sde_kms) {
  3574. SDE_ERROR("invalid kms\n");
  3575. return;
  3576. }
  3577. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3578. SDE_ERROR("power resource is not enabled\n");
  3579. return;
  3580. }
  3581. sde_crtc = to_sde_crtc(crtc);
  3582. cstate = to_sde_crtc_state(crtc->state);
  3583. priv = crtc->dev->dev_private;
  3584. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3585. drm_crtc_vblank_off(crtc);
  3586. mutex_lock(&sde_crtc->crtc_lock);
  3587. SDE_EVT32_VERBOSE(DRMID(crtc));
  3588. /* update color processing on suspend */
  3589. sde_cp_crtc_suspend(crtc);
  3590. mutex_unlock(&sde_crtc->crtc_lock);
  3591. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  3592. mutex_lock(&sde_crtc->crtc_lock);
  3593. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3594. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work);
  3595. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  3596. crtc->state->enable, sde_crtc->cached_encoder_mask);
  3597. sde_crtc->enabled = false;
  3598. sde_crtc->cached_encoder_mask = 0;
  3599. /* Try to disable uidle */
  3600. sde_core_perf_crtc_update_uidle(crtc, false);
  3601. if (atomic_read(&sde_crtc->frame_pending)) {
  3602. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3603. atomic_read(&sde_crtc->frame_pending));
  3604. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3605. SDE_EVTLOG_FUNC_CASE2);
  3606. sde_core_perf_crtc_release_bw(crtc);
  3607. atomic_set(&sde_crtc->frame_pending, 0);
  3608. }
  3609. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3610. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3611. ret = 0;
  3612. if (node->func)
  3613. ret = node->func(crtc, false, &node->irq);
  3614. if (ret)
  3615. SDE_ERROR("%s failed to disable event %x\n",
  3616. sde_crtc->name, node->event);
  3617. }
  3618. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3619. drm_for_each_encoder_mask(encoder, crtc->dev,
  3620. crtc->state->encoder_mask) {
  3621. if (sde_encoder_in_cont_splash(encoder)) {
  3622. in_cont_splash = true;
  3623. break;
  3624. }
  3625. }
  3626. /* avoid clk/bw downvote if cont-splash is enabled */
  3627. if (!in_cont_splash)
  3628. sde_core_perf_crtc_update(crtc, 0, true);
  3629. drm_for_each_encoder_mask(encoder, crtc->dev,
  3630. crtc->state->encoder_mask) {
  3631. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3632. cstate->rsc_client = NULL;
  3633. cstate->rsc_update = false;
  3634. /*
  3635. * reset idle power-collapse to original state during suspend;
  3636. * user-mode will change the state on resume, if required
  3637. */
  3638. if (sde_kms->catalog->has_idle_pc)
  3639. sde_encoder_control_idle_pc(encoder, true);
  3640. }
  3641. if (sde_crtc->power_event) {
  3642. sde_power_handle_unregister_event(&priv->phandle,
  3643. sde_crtc->power_event);
  3644. sde_crtc->power_event = NULL;
  3645. }
  3646. /**
  3647. * All callbacks are unregistered and frame done waits are complete
  3648. * at this point. No buffers are accessed by hardware.
  3649. * reset the fence timeline if crtc will not be enabled for this commit
  3650. */
  3651. if (!crtc->state->active || !crtc->state->enable) {
  3652. sde_fence_signal(sde_crtc->output_fence,
  3653. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3654. for (i = 0; i < cstate->num_connectors; ++i)
  3655. sde_connector_commit_reset(cstate->connectors[i],
  3656. ktime_get());
  3657. }
  3658. _sde_crtc_reset(crtc);
  3659. sde_cp_crtc_disable(crtc);
  3660. power_on = 0;
  3661. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, sizeof(u32), power_on);
  3662. mutex_unlock(&sde_crtc->crtc_lock);
  3663. }
  3664. static void sde_crtc_enable(struct drm_crtc *crtc,
  3665. struct drm_crtc_state *old_crtc_state)
  3666. {
  3667. struct sde_crtc *sde_crtc;
  3668. struct drm_encoder *encoder;
  3669. struct msm_drm_private *priv;
  3670. unsigned long flags;
  3671. struct sde_crtc_irq_info *node = NULL;
  3672. int ret, i;
  3673. struct sde_crtc_state *cstate;
  3674. struct msm_display_mode *msm_mode;
  3675. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3676. SDE_ERROR("invalid crtc\n");
  3677. return;
  3678. }
  3679. priv = crtc->dev->dev_private;
  3680. cstate = to_sde_crtc_state(crtc->state);
  3681. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3682. SDE_ERROR("power resource is not enabled\n");
  3683. return;
  3684. }
  3685. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3686. SDE_EVT32_VERBOSE(DRMID(crtc));
  3687. sde_crtc = to_sde_crtc(crtc);
  3688. /*
  3689. * Avoid drm_crtc_vblank_on during seamless DMS case
  3690. * when CRTC is already in enabled state
  3691. */
  3692. if (!sde_crtc->enabled) {
  3693. /* cache the encoder mask now for vblank work */
  3694. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3695. /* max possible vsync_cnt(atomic_t) soft counter */
  3696. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  3697. drm_crtc_vblank_on(crtc);
  3698. }
  3699. mutex_lock(&sde_crtc->crtc_lock);
  3700. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3701. /*
  3702. * Try to enable uidle (if possible), we do this before the call
  3703. * to return early during seamless dms mode, so any fps
  3704. * change is also consider to enable/disable UIDLE
  3705. */
  3706. sde_core_perf_crtc_update_uidle(crtc, true);
  3707. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3708. if (!msm_mode){
  3709. SDE_ERROR("invalid msm mode, %s\n",
  3710. crtc->state->adjusted_mode.name);
  3711. return;
  3712. }
  3713. /* return early if crtc is already enabled, do this after UIDLE check */
  3714. if (sde_crtc->enabled) {
  3715. if (msm_is_mode_seamless_dms(msm_mode) ||
  3716. msm_is_mode_seamless_dyn_clk(msm_mode))
  3717. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3718. sde_crtc->name);
  3719. else
  3720. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3721. mutex_unlock(&sde_crtc->crtc_lock);
  3722. return;
  3723. }
  3724. drm_for_each_encoder_mask(encoder, crtc->dev,
  3725. crtc->state->encoder_mask) {
  3726. sde_encoder_register_frame_event_callback(encoder,
  3727. sde_crtc_frame_event_cb, crtc);
  3728. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3729. sde_encoder_check_curr_mode(encoder,
  3730. MSM_DISPLAY_VIDEO_MODE));
  3731. }
  3732. sde_crtc->enabled = true;
  3733. sde_cp_crtc_enable(crtc);
  3734. /* update color processing on resume */
  3735. sde_cp_crtc_resume(crtc);
  3736. mutex_unlock(&sde_crtc->crtc_lock);
  3737. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3738. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3739. ret = 0;
  3740. if (node->func)
  3741. ret = node->func(crtc, true, &node->irq);
  3742. if (ret)
  3743. SDE_ERROR("%s failed to enable event %x\n",
  3744. sde_crtc->name, node->event);
  3745. }
  3746. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3747. sde_crtc->power_event = sde_power_handle_register_event(
  3748. &priv->phandle,
  3749. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3750. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  3751. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3752. /* Enable ESD thread */
  3753. for (i = 0; i < cstate->num_connectors; i++)
  3754. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3755. }
  3756. /* no input validation - caller API has all the checks */
  3757. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3758. struct plane_state pstates[], int cnt)
  3759. {
  3760. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3761. struct drm_display_mode *mode = &state->adjusted_mode;
  3762. const struct drm_plane_state *pstate;
  3763. struct sde_plane_state *sde_pstate;
  3764. int rc = 0, i;
  3765. /* Check dim layer rect bounds and stage */
  3766. for (i = 0; i < cstate->num_dim_layers; i++) {
  3767. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3768. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3769. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3770. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3771. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3772. (!cstate->dim_layer[i].rect.w) ||
  3773. (!cstate->dim_layer[i].rect.h)) {
  3774. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3775. cstate->dim_layer[i].rect.x,
  3776. cstate->dim_layer[i].rect.y,
  3777. cstate->dim_layer[i].rect.w,
  3778. cstate->dim_layer[i].rect.h,
  3779. cstate->dim_layer[i].stage);
  3780. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3781. mode->vdisplay);
  3782. rc = -E2BIG;
  3783. goto end;
  3784. }
  3785. }
  3786. /* log all src and excl_rect, useful for debugging */
  3787. for (i = 0; i < cnt; i++) {
  3788. pstate = pstates[i].drm_pstate;
  3789. sde_pstate = to_sde_plane_state(pstate);
  3790. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3791. pstate->plane->base.id, pstates[i].stage,
  3792. pstate->crtc_x, pstate->crtc_y,
  3793. pstate->crtc_w, pstate->crtc_h,
  3794. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3795. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3796. }
  3797. end:
  3798. return rc;
  3799. }
  3800. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3801. struct drm_crtc_state *state, struct plane_state pstates[],
  3802. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3803. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3804. {
  3805. struct drm_plane *plane;
  3806. int i;
  3807. if (secure == SDE_DRM_SEC_ONLY) {
  3808. /*
  3809. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3810. * - fb_sec_dir is for secure camera preview and
  3811. * secure display use case
  3812. * - fb_sec is for secure video playback
  3813. * - fb_ns is for normal non secure use cases
  3814. */
  3815. if (fb_ns || fb_sec) {
  3816. SDE_ERROR(
  3817. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3818. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3819. return -EINVAL;
  3820. }
  3821. /*
  3822. * - only one blending stage is allowed in sec_crtc
  3823. * - validate if pipe is allowed for sec-ui updates
  3824. */
  3825. for (i = 1; i < cnt; i++) {
  3826. if (!pstates[i].drm_pstate
  3827. || !pstates[i].drm_pstate->plane) {
  3828. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3829. DRMID(crtc), i);
  3830. return -EINVAL;
  3831. }
  3832. plane = pstates[i].drm_pstate->plane;
  3833. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3834. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3835. DRMID(crtc), plane->base.id);
  3836. return -EINVAL;
  3837. } else if (pstates[i].stage != pstates[i-1].stage) {
  3838. SDE_ERROR(
  3839. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3840. DRMID(crtc), i, pstates[i].stage,
  3841. i-1, pstates[i-1].stage);
  3842. return -EINVAL;
  3843. }
  3844. }
  3845. /* check if all the dim_layers are in the same stage */
  3846. for (i = 1; i < cstate->num_dim_layers; i++) {
  3847. if (cstate->dim_layer[i].stage !=
  3848. cstate->dim_layer[i-1].stage) {
  3849. SDE_ERROR(
  3850. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3851. DRMID(crtc),
  3852. i, cstate->dim_layer[i].stage,
  3853. i-1, cstate->dim_layer[i-1].stage);
  3854. return -EINVAL;
  3855. }
  3856. }
  3857. /*
  3858. * if secure-ui supported blendstage is specified,
  3859. * - fail empty commit
  3860. * - validate dim_layer or plane is staged in the supported
  3861. * blendstage
  3862. */
  3863. if (sde_kms->catalog->sui_supported_blendstage) {
  3864. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3865. cstate->dim_layer[0].stage;
  3866. if (!sde_kms->catalog->has_base_layer)
  3867. sec_stage -= SDE_STAGE_0;
  3868. if ((!cnt && !cstate->num_dim_layers) ||
  3869. (sde_kms->catalog->sui_supported_blendstage
  3870. != sec_stage)) {
  3871. SDE_ERROR(
  3872. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3873. DRMID(crtc), cnt,
  3874. cstate->num_dim_layers, sec_stage);
  3875. return -EINVAL;
  3876. }
  3877. }
  3878. }
  3879. return 0;
  3880. }
  3881. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3882. struct drm_crtc_state *state, int fb_sec_dir)
  3883. {
  3884. struct drm_encoder *encoder;
  3885. int encoder_cnt = 0;
  3886. if (fb_sec_dir) {
  3887. drm_for_each_encoder_mask(encoder, crtc->dev,
  3888. state->encoder_mask)
  3889. encoder_cnt++;
  3890. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3891. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3892. DRMID(crtc), encoder_cnt);
  3893. return -EINVAL;
  3894. }
  3895. }
  3896. return 0;
  3897. }
  3898. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3899. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3900. int fb_ns, int fb_sec, int fb_sec_dir)
  3901. {
  3902. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3903. struct drm_encoder *encoder;
  3904. int is_video_mode = false;
  3905. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3906. if (sde_encoder_is_dsi_display(encoder))
  3907. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3908. MSM_DISPLAY_VIDEO_MODE);
  3909. }
  3910. /*
  3911. * Secure display to secure camera needs without direct
  3912. * transition is currently not allowed
  3913. */
  3914. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  3915. smmu_state->state != ATTACHED &&
  3916. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  3917. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3918. smmu_state->state, smmu_state->secure_level,
  3919. secure);
  3920. goto sec_err;
  3921. }
  3922. /*
  3923. * In video mode check for null commit before transition
  3924. * from secure to non secure and vice versa
  3925. */
  3926. if (is_video_mode && smmu_state &&
  3927. state->plane_mask && crtc->state->plane_mask &&
  3928. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3929. (secure == SDE_DRM_SEC_ONLY))) ||
  3930. (fb_ns && ((smmu_state->state == DETACHED) ||
  3931. (smmu_state->state == DETACH_ALL_REQ))) ||
  3932. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3933. (smmu_state->state == DETACH_SEC_REQ)) &&
  3934. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3935. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3936. smmu_state->state, smmu_state->secure_level,
  3937. secure, crtc->state->plane_mask, state->plane_mask);
  3938. goto sec_err;
  3939. }
  3940. return 0;
  3941. sec_err:
  3942. SDE_ERROR(
  3943. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3944. DRMID(crtc), secure, smmu_state->state,
  3945. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3946. return -EINVAL;
  3947. }
  3948. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  3949. struct drm_crtc_state *state, uint32_t fb_sec)
  3950. {
  3951. bool conn_secure = false, is_wb = false;
  3952. struct drm_connector *conn;
  3953. struct drm_connector_state *conn_state;
  3954. int i;
  3955. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  3956. if (conn_state && conn_state->crtc == crtc) {
  3957. if (conn->connector_type ==
  3958. DRM_MODE_CONNECTOR_VIRTUAL)
  3959. is_wb = true;
  3960. if (sde_connector_get_property(conn_state,
  3961. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  3962. SDE_DRM_FB_SEC)
  3963. conn_secure = true;
  3964. }
  3965. }
  3966. /*
  3967. * If any input buffers are secure for wb,
  3968. * the output buffer must also be secure.
  3969. */
  3970. if (is_wb && fb_sec && !conn_secure) {
  3971. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  3972. DRMID(crtc), fb_sec, conn_secure);
  3973. return -EINVAL;
  3974. }
  3975. return 0;
  3976. }
  3977. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3978. struct drm_crtc_state *state, struct plane_state pstates[],
  3979. int cnt)
  3980. {
  3981. struct sde_crtc_state *cstate;
  3982. struct sde_kms *sde_kms;
  3983. uint32_t secure;
  3984. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3985. int rc;
  3986. if (!crtc || !state) {
  3987. SDE_ERROR("invalid arguments\n");
  3988. return -EINVAL;
  3989. }
  3990. sde_kms = _sde_crtc_get_kms(crtc);
  3991. if (!sde_kms || !sde_kms->catalog) {
  3992. SDE_ERROR("invalid kms\n");
  3993. return -EINVAL;
  3994. }
  3995. cstate = to_sde_crtc_state(state);
  3996. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3997. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3998. &fb_sec, &fb_sec_dir);
  3999. if (rc)
  4000. return rc;
  4001. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4002. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4003. if (rc)
  4004. return rc;
  4005. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4006. if (rc)
  4007. return rc;
  4008. /*
  4009. * secure_crtc is not allowed in a shared toppolgy
  4010. * across different encoders.
  4011. */
  4012. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4013. if (rc)
  4014. return rc;
  4015. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4016. secure, fb_ns, fb_sec, fb_sec_dir);
  4017. if (rc)
  4018. return rc;
  4019. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4020. return 0;
  4021. }
  4022. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4023. struct drm_crtc_state *state,
  4024. struct drm_display_mode *mode,
  4025. struct plane_state *pstates,
  4026. struct drm_plane *plane,
  4027. struct sde_multirect_plane_states *multirect_plane,
  4028. int *cnt)
  4029. {
  4030. struct sde_crtc *sde_crtc;
  4031. struct sde_crtc_state *cstate;
  4032. const struct drm_plane_state *pstate;
  4033. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4034. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  4035. int inc_sde_stage = 0;
  4036. struct sde_kms *kms;
  4037. u32 blend_type;
  4038. sde_crtc = to_sde_crtc(crtc);
  4039. cstate = to_sde_crtc_state(state);
  4040. kms = _sde_crtc_get_kms(crtc);
  4041. if (!kms || !kms->catalog) {
  4042. SDE_ERROR("invalid kms\n");
  4043. return -EINVAL;
  4044. }
  4045. memset(pipe_staged, 0, sizeof(pipe_staged));
  4046. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4047. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4048. if (cstate->num_ds_enabled)
  4049. mixer_width = mixer_width * cstate->num_ds_enabled;
  4050. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4051. if (IS_ERR_OR_NULL(pstate)) {
  4052. rc = PTR_ERR(pstate);
  4053. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4054. sde_crtc->name, plane->base.id, rc);
  4055. return rc;
  4056. }
  4057. if (*cnt >= SDE_PSTATES_MAX)
  4058. continue;
  4059. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4060. pstates[*cnt].drm_pstate = pstate;
  4061. pstates[*cnt].stage = sde_plane_get_property(
  4062. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4063. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4064. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  4065. PLANE_PROP_BLEND_OP);
  4066. if (!kms->catalog->has_base_layer)
  4067. inc_sde_stage = SDE_STAGE_0;
  4068. /* check dim layer stage with every plane */
  4069. for (i = 0; i < cstate->num_dim_layers; i++) {
  4070. if (cstate->dim_layer[i].stage ==
  4071. (pstates[*cnt].stage + inc_sde_stage)) {
  4072. SDE_ERROR(
  4073. "plane:%d/dim_layer:%i-same stage:%d\n",
  4074. plane->base.id, i,
  4075. cstate->dim_layer[i].stage);
  4076. return -EINVAL;
  4077. }
  4078. }
  4079. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4080. multirect_plane[multirect_count].r0 =
  4081. pipe_staged[pstates[*cnt].pipe_id];
  4082. multirect_plane[multirect_count].r1 = pstate;
  4083. multirect_count++;
  4084. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4085. } else {
  4086. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4087. }
  4088. (*cnt)++;
  4089. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  4090. mode->vdisplay) ||
  4091. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  4092. mode->hdisplay)) {
  4093. SDE_ERROR("invalid vertical/horizontal destination\n");
  4094. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  4095. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  4096. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  4097. return -E2BIG;
  4098. }
  4099. if (blend_type != SDE_DRM_BLEND_OP_SKIP && cstate->num_ds_enabled &&
  4100. ((pstate->crtc_h > mixer_height) ||
  4101. (pstate->crtc_w > mixer_width))) {
  4102. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  4103. pstate->crtc_w, pstate->crtc_h,
  4104. mixer_width, mixer_height);
  4105. return -E2BIG;
  4106. }
  4107. }
  4108. for (i = 1; i < SSPP_MAX; i++) {
  4109. if (pipe_staged[i]) {
  4110. sde_plane_clear_multirect(pipe_staged[i]);
  4111. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4112. struct sde_plane_state *psde_state;
  4113. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4114. pipe_staged[i]->plane->base.id);
  4115. psde_state = to_sde_plane_state(
  4116. pipe_staged[i]);
  4117. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4118. }
  4119. }
  4120. }
  4121. for (i = 0; i < multirect_count; i++) {
  4122. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4123. SDE_ERROR(
  4124. "multirect validation failed for planes (%d - %d)\n",
  4125. multirect_plane[i].r0->plane->base.id,
  4126. multirect_plane[i].r1->plane->base.id);
  4127. return -EINVAL;
  4128. }
  4129. }
  4130. return rc;
  4131. }
  4132. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4133. u32 zpos) {
  4134. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4135. !cstate->noise_layer_en) {
  4136. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4137. return 0;
  4138. }
  4139. if (cstate->layer_cfg.zposn == zpos ||
  4140. cstate->layer_cfg.zposattn == zpos) {
  4141. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4142. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4143. return -EINVAL;
  4144. }
  4145. return 0;
  4146. }
  4147. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4148. struct sde_crtc *sde_crtc,
  4149. struct plane_state *pstates,
  4150. struct sde_crtc_state *cstate,
  4151. struct drm_display_mode *mode,
  4152. int cnt)
  4153. {
  4154. int rc = 0, i, z_pos;
  4155. u32 zpos_cnt = 0;
  4156. struct drm_crtc *crtc;
  4157. struct sde_kms *kms;
  4158. enum sde_layout layout;
  4159. crtc = &sde_crtc->base;
  4160. kms = _sde_crtc_get_kms(crtc);
  4161. if (!kms || !kms->catalog) {
  4162. SDE_ERROR("Invalid kms\n");
  4163. return -EINVAL;
  4164. }
  4165. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4166. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  4167. if (rc)
  4168. return rc;
  4169. if (!sde_is_custom_client()) {
  4170. int stage_old = pstates[0].stage;
  4171. z_pos = 0;
  4172. for (i = 0; i < cnt; i++) {
  4173. if (stage_old != pstates[i].stage)
  4174. ++z_pos;
  4175. stage_old = pstates[i].stage;
  4176. pstates[i].stage = z_pos;
  4177. }
  4178. }
  4179. z_pos = -1;
  4180. layout = SDE_LAYOUT_NONE;
  4181. for (i = 0; i < cnt; i++) {
  4182. /* reset counts at every new blend stage */
  4183. if (pstates[i].stage != z_pos ||
  4184. pstates[i].sde_pstate->layout != layout) {
  4185. zpos_cnt = 0;
  4186. z_pos = pstates[i].stage;
  4187. layout = pstates[i].sde_pstate->layout;
  4188. }
  4189. /* verify z_pos setting before using it */
  4190. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4191. SDE_ERROR("> %d plane stages assigned\n",
  4192. SDE_STAGE_MAX - SDE_STAGE_0);
  4193. return -EINVAL;
  4194. } else if (zpos_cnt == 2) {
  4195. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4196. return -EINVAL;
  4197. } else {
  4198. zpos_cnt++;
  4199. }
  4200. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  4201. if (rc)
  4202. break;
  4203. if (!kms->catalog->has_base_layer)
  4204. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4205. else
  4206. pstates[i].sde_pstate->stage = z_pos;
  4207. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4208. z_pos);
  4209. }
  4210. return rc;
  4211. }
  4212. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4213. struct drm_crtc_state *state,
  4214. struct plane_state *pstates,
  4215. struct sde_multirect_plane_states *multirect_plane)
  4216. {
  4217. struct sde_crtc *sde_crtc;
  4218. struct sde_crtc_state *cstate;
  4219. struct sde_kms *kms;
  4220. struct drm_plane *plane = NULL;
  4221. struct drm_display_mode *mode;
  4222. int rc = 0, cnt = 0;
  4223. kms = _sde_crtc_get_kms(crtc);
  4224. if (!kms || !kms->catalog) {
  4225. SDE_ERROR("invalid parameters\n");
  4226. return -EINVAL;
  4227. }
  4228. sde_crtc = to_sde_crtc(crtc);
  4229. cstate = to_sde_crtc_state(state);
  4230. mode = &state->adjusted_mode;
  4231. /* get plane state for all drm planes associated with crtc state */
  4232. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4233. plane, multirect_plane, &cnt);
  4234. if (rc)
  4235. return rc;
  4236. /* assign mixer stages based on sorted zpos property */
  4237. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4238. if (rc)
  4239. return rc;
  4240. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4241. if (rc)
  4242. return rc;
  4243. /*
  4244. * validate and set source split:
  4245. * use pstates sorted by stage to check planes on same stage
  4246. * we assume that all pipes are in source split so its valid to compare
  4247. * without taking into account left/right mixer placement
  4248. */
  4249. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4250. if (rc)
  4251. return rc;
  4252. return 0;
  4253. }
  4254. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4255. struct drm_crtc_state *crtc_state)
  4256. {
  4257. struct sde_kms *kms;
  4258. struct drm_plane *plane;
  4259. struct drm_plane_state *plane_state;
  4260. struct sde_plane_state *pstate;
  4261. int layout_split;
  4262. kms = _sde_crtc_get_kms(crtc);
  4263. if (!kms || !kms->catalog) {
  4264. SDE_ERROR("invalid parameters\n");
  4265. return -EINVAL;
  4266. }
  4267. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4268. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4269. return 0;
  4270. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4271. plane_state = drm_atomic_get_existing_plane_state(
  4272. crtc_state->state, plane);
  4273. if (!plane_state)
  4274. continue;
  4275. pstate = to_sde_plane_state(plane_state);
  4276. layout_split = crtc_state->mode.hdisplay >> 1;
  4277. if (plane_state->crtc_x >= layout_split) {
  4278. plane_state->crtc_x -= layout_split;
  4279. pstate->layout_offset = layout_split;
  4280. pstate->layout = SDE_LAYOUT_RIGHT;
  4281. } else {
  4282. pstate->layout_offset = -1;
  4283. pstate->layout = SDE_LAYOUT_LEFT;
  4284. }
  4285. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4286. DRMID(plane), plane_state->crtc_x,
  4287. pstate->layout);
  4288. /* check layout boundary */
  4289. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4290. plane_state->crtc_w, layout_split)) {
  4291. SDE_ERROR("invalid horizontal destination\n");
  4292. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4293. plane_state->crtc_x,
  4294. plane_state->crtc_w,
  4295. layout_split, pstate->layout);
  4296. return -E2BIG;
  4297. }
  4298. }
  4299. return 0;
  4300. }
  4301. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4302. struct drm_crtc_state *state)
  4303. {
  4304. struct drm_device *dev;
  4305. struct sde_crtc *sde_crtc;
  4306. struct plane_state *pstates = NULL;
  4307. struct sde_crtc_state *cstate;
  4308. struct drm_display_mode *mode;
  4309. int rc = 0;
  4310. struct sde_multirect_plane_states *multirect_plane = NULL;
  4311. struct drm_connector *conn;
  4312. struct drm_connector_list_iter conn_iter;
  4313. if (!crtc) {
  4314. SDE_ERROR("invalid crtc\n");
  4315. return -EINVAL;
  4316. }
  4317. dev = crtc->dev;
  4318. sde_crtc = to_sde_crtc(crtc);
  4319. cstate = to_sde_crtc_state(state);
  4320. if (!state->enable || !state->active) {
  4321. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4322. crtc->base.id, state->enable, state->active);
  4323. goto end;
  4324. }
  4325. pstates = kcalloc(SDE_PSTATES_MAX,
  4326. sizeof(struct plane_state), GFP_KERNEL);
  4327. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4328. sizeof(struct sde_multirect_plane_states),
  4329. GFP_KERNEL);
  4330. if (!pstates || !multirect_plane) {
  4331. rc = -ENOMEM;
  4332. goto end;
  4333. }
  4334. mode = &state->adjusted_mode;
  4335. SDE_DEBUG("%s: check", sde_crtc->name);
  4336. /* force a full mode set if active state changed */
  4337. if (state->active_changed)
  4338. state->mode_changed = true;
  4339. /* identify connectors attached to this crtc */
  4340. cstate->num_connectors = 0;
  4341. drm_connector_list_iter_begin(dev, &conn_iter);
  4342. drm_for_each_connector_iter(conn, &conn_iter)
  4343. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4344. && cstate->num_connectors < MAX_CONNECTORS) {
  4345. cstate->connectors[cstate->num_connectors++] = conn;
  4346. }
  4347. drm_connector_list_iter_end(&conn_iter);
  4348. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4349. if (rc) {
  4350. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4351. crtc->base.id, rc);
  4352. goto end;
  4353. }
  4354. rc = _sde_crtc_check_plane_layout(crtc, state);
  4355. if (rc) {
  4356. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4357. crtc->base.id, rc);
  4358. goto end;
  4359. }
  4360. _sde_crtc_setup_is_ppsplit(state);
  4361. _sde_crtc_setup_lm_bounds(crtc, state);
  4362. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4363. multirect_plane);
  4364. if (rc) {
  4365. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4366. goto end;
  4367. }
  4368. rc = sde_core_perf_crtc_check(crtc, state);
  4369. if (rc) {
  4370. SDE_ERROR("crtc%d failed performance check %d\n",
  4371. crtc->base.id, rc);
  4372. goto end;
  4373. }
  4374. rc = _sde_crtc_check_rois(crtc, state);
  4375. if (rc) {
  4376. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4377. goto end;
  4378. }
  4379. rc = sde_cp_crtc_check_properties(crtc, state);
  4380. if (rc) {
  4381. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4382. crtc->base.id, rc);
  4383. goto end;
  4384. }
  4385. end:
  4386. kfree(pstates);
  4387. kfree(multirect_plane);
  4388. return rc;
  4389. }
  4390. /**
  4391. * sde_crtc_get_num_datapath - get the number of datapath active
  4392. * of primary connector
  4393. * @crtc: Pointer to DRM crtc object
  4394. * @connector: Pointer to DRM connector object of WB in CWB case
  4395. */
  4396. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4397. struct drm_connector *connector)
  4398. {
  4399. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4400. struct sde_connector_state *sde_conn_state = NULL;
  4401. struct drm_connector *conn;
  4402. struct drm_connector_list_iter conn_iter;
  4403. if (!sde_crtc || !connector) {
  4404. SDE_DEBUG("Invalid argument\n");
  4405. return 0;
  4406. }
  4407. if (sde_crtc->num_mixers)
  4408. return sde_crtc->num_mixers;
  4409. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4410. drm_for_each_connector_iter(conn, &conn_iter) {
  4411. if (conn->state && conn->state->crtc == crtc &&
  4412. conn != connector)
  4413. sde_conn_state = to_sde_connector_state(conn->state);
  4414. }
  4415. drm_connector_list_iter_end(&conn_iter);
  4416. if (sde_conn_state)
  4417. return sde_conn_state->mode_info.topology.num_lm;
  4418. return 0;
  4419. }
  4420. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4421. {
  4422. struct sde_crtc *sde_crtc;
  4423. int ret;
  4424. if (!crtc) {
  4425. SDE_ERROR("invalid crtc\n");
  4426. return -EINVAL;
  4427. }
  4428. sde_crtc = to_sde_crtc(crtc);
  4429. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  4430. if (ret)
  4431. SDE_ERROR("%s vblank enable failed: %d\n",
  4432. sde_crtc->name, ret);
  4433. return 0;
  4434. }
  4435. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  4436. {
  4437. struct drm_encoder *encoder;
  4438. struct sde_crtc *sde_crtc;
  4439. if (!crtc)
  4440. return 0;
  4441. sde_crtc = to_sde_crtc(crtc);
  4442. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4443. if (sde_encoder_in_clone_mode(encoder))
  4444. continue;
  4445. return sde_encoder_get_frame_count(encoder);
  4446. }
  4447. return 0;
  4448. }
  4449. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  4450. ktime_t *tvblank, bool in_vblank_irq)
  4451. {
  4452. struct drm_encoder *encoder;
  4453. struct sde_crtc *sde_crtc;
  4454. if (!crtc)
  4455. return false;
  4456. sde_crtc = to_sde_crtc(crtc);
  4457. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4458. if (sde_encoder_in_clone_mode(encoder))
  4459. continue;
  4460. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  4461. }
  4462. return false;
  4463. }
  4464. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4465. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4466. {
  4467. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4468. catalog->mdp[0].has_dest_scaler);
  4469. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4470. catalog->ds_count);
  4471. if (catalog->ds[0].top) {
  4472. sde_kms_info_add_keyint(info,
  4473. "max_dest_scaler_input_width",
  4474. catalog->ds[0].top->maxinputwidth);
  4475. sde_kms_info_add_keyint(info,
  4476. "max_dest_scaler_output_width",
  4477. catalog->ds[0].top->maxoutputwidth);
  4478. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4479. catalog->ds[0].top->maxupscale);
  4480. }
  4481. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4482. msm_property_install_volatile_range(
  4483. &sde_crtc->property_info, "dest_scaler",
  4484. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4485. msm_property_install_blob(&sde_crtc->property_info,
  4486. "ds_lut_ed", 0,
  4487. CRTC_PROP_DEST_SCALER_LUT_ED);
  4488. msm_property_install_blob(&sde_crtc->property_info,
  4489. "ds_lut_cir", 0,
  4490. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4491. msm_property_install_blob(&sde_crtc->property_info,
  4492. "ds_lut_sep", 0,
  4493. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4494. } else if (catalog->ds[0].features
  4495. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4496. msm_property_install_volatile_range(
  4497. &sde_crtc->property_info, "dest_scaler",
  4498. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4499. }
  4500. }
  4501. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4502. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4503. struct sde_kms_info *info)
  4504. {
  4505. msm_property_install_range(&sde_crtc->property_info,
  4506. "core_clk", 0x0, 0, U64_MAX,
  4507. sde_kms->perf.max_core_clk_rate,
  4508. CRTC_PROP_CORE_CLK);
  4509. msm_property_install_range(&sde_crtc->property_info,
  4510. "core_ab", 0x0, 0, U64_MAX,
  4511. catalog->perf.max_bw_high * 1000ULL,
  4512. CRTC_PROP_CORE_AB);
  4513. msm_property_install_range(&sde_crtc->property_info,
  4514. "core_ib", 0x0, 0, U64_MAX,
  4515. catalog->perf.max_bw_high * 1000ULL,
  4516. CRTC_PROP_CORE_IB);
  4517. msm_property_install_range(&sde_crtc->property_info,
  4518. "llcc_ab", 0x0, 0, U64_MAX,
  4519. catalog->perf.max_bw_high * 1000ULL,
  4520. CRTC_PROP_LLCC_AB);
  4521. msm_property_install_range(&sde_crtc->property_info,
  4522. "llcc_ib", 0x0, 0, U64_MAX,
  4523. catalog->perf.max_bw_high * 1000ULL,
  4524. CRTC_PROP_LLCC_IB);
  4525. msm_property_install_range(&sde_crtc->property_info,
  4526. "dram_ab", 0x0, 0, U64_MAX,
  4527. catalog->perf.max_bw_high * 1000ULL,
  4528. CRTC_PROP_DRAM_AB);
  4529. msm_property_install_range(&sde_crtc->property_info,
  4530. "dram_ib", 0x0, 0, U64_MAX,
  4531. catalog->perf.max_bw_high * 1000ULL,
  4532. CRTC_PROP_DRAM_IB);
  4533. msm_property_install_range(&sde_crtc->property_info,
  4534. "rot_prefill_bw", 0, 0, U64_MAX,
  4535. catalog->perf.max_bw_high * 1000ULL,
  4536. CRTC_PROP_ROT_PREFILL_BW);
  4537. msm_property_install_range(&sde_crtc->property_info,
  4538. "rot_clk", 0, 0, U64_MAX,
  4539. sde_kms->perf.max_core_clk_rate,
  4540. CRTC_PROP_ROT_CLK);
  4541. if (catalog->perf.max_bw_low)
  4542. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4543. catalog->perf.max_bw_low * 1000LL);
  4544. if (catalog->perf.max_bw_high)
  4545. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4546. catalog->perf.max_bw_high * 1000LL);
  4547. if (catalog->perf.min_core_ib)
  4548. sde_kms_info_add_keyint(info, "min_core_ib",
  4549. catalog->perf.min_core_ib * 1000LL);
  4550. if (catalog->perf.min_llcc_ib)
  4551. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4552. catalog->perf.min_llcc_ib * 1000LL);
  4553. if (catalog->perf.min_dram_ib)
  4554. sde_kms_info_add_keyint(info, "min_dram_ib",
  4555. catalog->perf.min_dram_ib * 1000LL);
  4556. if (sde_kms->perf.max_core_clk_rate)
  4557. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4558. sde_kms->perf.max_core_clk_rate);
  4559. }
  4560. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4561. struct sde_mdss_cfg *catalog)
  4562. {
  4563. sde_kms_info_reset(info);
  4564. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4565. sde_kms_info_add_keyint(info, "max_linewidth",
  4566. catalog->max_mixer_width);
  4567. sde_kms_info_add_keyint(info, "max_blendstages",
  4568. catalog->max_mixer_blendstages);
  4569. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4570. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4571. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4572. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4573. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4574. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4575. if (catalog->ubwc_version) {
  4576. sde_kms_info_add_keyint(info, "UBWC version",
  4577. catalog->ubwc_version);
  4578. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4579. catalog->macrotile_mode);
  4580. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4581. catalog->mdp[0].highest_bank_bit);
  4582. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4583. catalog->mdp[0].ubwc_swizzle);
  4584. }
  4585. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4586. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4587. else
  4588. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4589. if (sde_is_custom_client()) {
  4590. /* No support for SMART_DMA_V1 yet */
  4591. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4592. sde_kms_info_add_keystr(info,
  4593. "smart_dma_rev", "smart_dma_v2");
  4594. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4595. sde_kms_info_add_keystr(info,
  4596. "smart_dma_rev", "smart_dma_v2p5");
  4597. }
  4598. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4599. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4600. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4601. sde_kms_info_add_keyint(info, "skip_inline_rot_threshold",
  4602. catalog->skip_inline_rot_threshold);
  4603. if (catalog->uidle_cfg.uidle_rev)
  4604. sde_kms_info_add_keyint(info, "has_uidle",
  4605. true);
  4606. sde_kms_info_add_keystr(info, "core_ib_ff",
  4607. catalog->perf.core_ib_ff);
  4608. sde_kms_info_add_keystr(info, "core_clk_ff",
  4609. catalog->perf.core_clk_ff);
  4610. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4611. catalog->perf.comp_ratio_rt);
  4612. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4613. catalog->perf.comp_ratio_nrt);
  4614. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4615. catalog->perf.dest_scale_prefill_lines);
  4616. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4617. catalog->perf.undersized_prefill_lines);
  4618. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4619. catalog->perf.macrotile_prefill_lines);
  4620. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4621. catalog->perf.yuv_nv12_prefill_lines);
  4622. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4623. catalog->perf.linear_prefill_lines);
  4624. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4625. catalog->perf.downscaling_prefill_lines);
  4626. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4627. catalog->perf.xtra_prefill_lines);
  4628. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4629. catalog->perf.amortizable_threshold);
  4630. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4631. catalog->perf.min_prefill_lines);
  4632. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4633. catalog->perf.num_mnoc_ports);
  4634. sde_kms_info_add_keyint(info, "axi_bus_width",
  4635. catalog->perf.axi_bus_width);
  4636. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4637. catalog->sui_supported_blendstage);
  4638. if (catalog->ubwc_bw_calc_version)
  4639. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4640. catalog->ubwc_bw_calc_version);
  4641. }
  4642. /**
  4643. * sde_crtc_install_properties - install all drm properties for crtc
  4644. * @crtc: Pointer to drm crtc structure
  4645. */
  4646. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4647. struct sde_mdss_cfg *catalog)
  4648. {
  4649. struct sde_crtc *sde_crtc;
  4650. struct sde_kms_info *info;
  4651. struct sde_kms *sde_kms;
  4652. static const struct drm_prop_enum_list e_secure_level[] = {
  4653. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4654. {SDE_DRM_SEC_ONLY, "sec_only"},
  4655. };
  4656. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4657. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4658. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4659. };
  4660. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  4661. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4662. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4663. {CAPTURE_DEMURA_OUT, "capture_demura_out"},
  4664. };
  4665. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4666. {IDLE_PC_NONE, "idle_pc_none"},
  4667. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4668. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4669. };
  4670. static const struct drm_prop_enum_list e_cache_state[] = {
  4671. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4672. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4673. };
  4674. static const struct drm_prop_enum_list e_vm_req_state[] = {
  4675. {VM_REQ_NONE, "vm_req_none"},
  4676. {VM_REQ_RELEASE, "vm_req_release"},
  4677. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  4678. };
  4679. SDE_DEBUG("\n");
  4680. if (!crtc || !catalog) {
  4681. SDE_ERROR("invalid crtc or catalog\n");
  4682. return;
  4683. }
  4684. sde_crtc = to_sde_crtc(crtc);
  4685. sde_kms = _sde_crtc_get_kms(crtc);
  4686. if (!sde_kms) {
  4687. SDE_ERROR("invalid argument\n");
  4688. return;
  4689. }
  4690. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4691. if (!info) {
  4692. SDE_ERROR("failed to allocate info memory\n");
  4693. return;
  4694. }
  4695. sde_crtc_setup_capabilities_blob(info, catalog);
  4696. msm_property_install_range(&sde_crtc->property_info,
  4697. "input_fence_timeout", 0x0, 0,
  4698. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4699. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4700. msm_property_install_volatile_range(&sde_crtc->property_info,
  4701. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4702. msm_property_install_range(&sde_crtc->property_info,
  4703. "output_fence_offset", 0x0, 0, 1, 0,
  4704. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4705. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4706. msm_property_install_range(&sde_crtc->property_info,
  4707. "idle_time", 0, 0, U64_MAX, 0,
  4708. CRTC_PROP_IDLE_TIMEOUT);
  4709. if (catalog->has_trusted_vm_support) {
  4710. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  4711. msm_property_install_enum(&sde_crtc->property_info,
  4712. "vm_request_state", 0x0, 0, e_vm_req_state,
  4713. ARRAY_SIZE(e_vm_req_state), init_idx,
  4714. CRTC_PROP_VM_REQ_STATE);
  4715. }
  4716. if (catalog->has_idle_pc)
  4717. msm_property_install_enum(&sde_crtc->property_info,
  4718. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4719. ARRAY_SIZE(e_idle_pc_state), 0,
  4720. CRTC_PROP_IDLE_PC_STATE);
  4721. if (catalog->has_dedicated_cwb_support)
  4722. msm_property_install_enum(&sde_crtc->property_info,
  4723. "capture_mode", 0, 0, e_dcwb_data_points,
  4724. ARRAY_SIZE(e_dcwb_data_points), 0,
  4725. CRTC_PROP_CAPTURE_OUTPUT);
  4726. else if (catalog->has_cwb_support)
  4727. msm_property_install_enum(&sde_crtc->property_info,
  4728. "capture_mode", 0, 0, e_cwb_data_points,
  4729. ARRAY_SIZE(e_cwb_data_points), 0,
  4730. CRTC_PROP_CAPTURE_OUTPUT);
  4731. msm_property_install_volatile_range(&sde_crtc->property_info,
  4732. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4733. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4734. 0x0, 0, e_secure_level,
  4735. ARRAY_SIZE(e_secure_level), 0,
  4736. CRTC_PROP_SECURITY_LEVEL);
  4737. if (catalog->syscache_supported)
  4738. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  4739. 0x0, 0, e_cache_state,
  4740. ARRAY_SIZE(e_cache_state), 0,
  4741. CRTC_PROP_CACHE_STATE);
  4742. if (catalog->has_dim_layer) {
  4743. msm_property_install_volatile_range(&sde_crtc->property_info,
  4744. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4745. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4746. SDE_MAX_DIM_LAYERS);
  4747. }
  4748. if (catalog->mdp[0].has_dest_scaler)
  4749. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4750. info);
  4751. if (catalog->dspp_count) {
  4752. sde_kms_info_add_keyint(info, "dspp_count",
  4753. catalog->dspp_count);
  4754. if (catalog->rc_count)
  4755. sde_kms_info_add_keyint(info, "rc_mem_size",
  4756. catalog->dspp[0].sblk->rc.mem_total_size);
  4757. if (catalog->demura_count)
  4758. sde_kms_info_add_keyint(info, "demura_count",
  4759. catalog->demura_count);
  4760. }
  4761. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4762. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4763. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4764. catalog->has_base_layer);
  4765. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4766. info->data, SDE_KMS_INFO_DATALEN(info),
  4767. CRTC_PROP_INFO);
  4768. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  4769. kfree(info);
  4770. }
  4771. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4772. const struct drm_crtc_state *state, uint64_t *val)
  4773. {
  4774. struct sde_crtc *sde_crtc;
  4775. struct sde_crtc_state *cstate;
  4776. uint32_t offset;
  4777. bool is_vid = false;
  4778. struct drm_encoder *encoder;
  4779. sde_crtc = to_sde_crtc(crtc);
  4780. cstate = to_sde_crtc_state(state);
  4781. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4782. if (sde_encoder_check_curr_mode(encoder,
  4783. MSM_DISPLAY_VIDEO_MODE))
  4784. is_vid = true;
  4785. if (is_vid)
  4786. break;
  4787. }
  4788. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4789. /*
  4790. * Increment trigger offset for vidoe mode alone as its release fence
  4791. * can be triggered only after the next frame-update. For cmd mode &
  4792. * virtual displays the release fence for the current frame can be
  4793. * triggered right after PP_DONE/WB_DONE interrupt
  4794. */
  4795. if (is_vid)
  4796. offset++;
  4797. /*
  4798. * Hwcomposer now queries the fences using the commit list in atomic
  4799. * commit ioctl. The offset should be set to next timeline
  4800. * which will be incremented during the prepare commit phase
  4801. */
  4802. offset++;
  4803. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4804. }
  4805. /**
  4806. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4807. * @crtc: Pointer to drm crtc structure
  4808. * @state: Pointer to drm crtc state structure
  4809. * @property: Pointer to targeted drm property
  4810. * @val: Updated property value
  4811. * @Returns: Zero on success
  4812. */
  4813. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4814. struct drm_crtc_state *state,
  4815. struct drm_property *property,
  4816. uint64_t val)
  4817. {
  4818. struct sde_crtc *sde_crtc;
  4819. struct sde_crtc_state *cstate;
  4820. int idx, ret;
  4821. uint64_t fence_user_fd;
  4822. uint64_t __user prev_user_fd;
  4823. if (!crtc || !state || !property) {
  4824. SDE_ERROR("invalid argument(s)\n");
  4825. return -EINVAL;
  4826. }
  4827. sde_crtc = to_sde_crtc(crtc);
  4828. cstate = to_sde_crtc_state(state);
  4829. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4830. /* check with cp property system first */
  4831. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  4832. if (ret != -ENOENT)
  4833. goto exit;
  4834. /* if not handled by cp, check msm_property system */
  4835. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4836. &cstate->property_state, property, val);
  4837. if (ret)
  4838. goto exit;
  4839. idx = msm_property_index(&sde_crtc->property_info, property);
  4840. switch (idx) {
  4841. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4842. _sde_crtc_set_input_fence_timeout(cstate);
  4843. break;
  4844. case CRTC_PROP_DIM_LAYER_V1:
  4845. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  4846. (void __user *)(uintptr_t)val);
  4847. break;
  4848. case CRTC_PROP_ROI_V1:
  4849. ret = _sde_crtc_set_roi_v1(state,
  4850. (void __user *)(uintptr_t)val);
  4851. break;
  4852. case CRTC_PROP_DEST_SCALER:
  4853. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4854. (void __user *)(uintptr_t)val);
  4855. break;
  4856. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4857. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4858. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4859. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4860. break;
  4861. case CRTC_PROP_CORE_CLK:
  4862. case CRTC_PROP_CORE_AB:
  4863. case CRTC_PROP_CORE_IB:
  4864. cstate->bw_control = true;
  4865. break;
  4866. case CRTC_PROP_LLCC_AB:
  4867. case CRTC_PROP_LLCC_IB:
  4868. case CRTC_PROP_DRAM_AB:
  4869. case CRTC_PROP_DRAM_IB:
  4870. cstate->bw_control = true;
  4871. cstate->bw_split_vote = true;
  4872. break;
  4873. case CRTC_PROP_OUTPUT_FENCE:
  4874. if (!val)
  4875. goto exit;
  4876. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4877. sizeof(uint64_t));
  4878. if (ret) {
  4879. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4880. ret = -EFAULT;
  4881. goto exit;
  4882. }
  4883. /*
  4884. * client is expected to reset the property to -1 before
  4885. * requesting for the release fence
  4886. */
  4887. if (prev_user_fd == -1) {
  4888. ret = _sde_crtc_get_output_fence(crtc, state,
  4889. &fence_user_fd);
  4890. if (ret) {
  4891. SDE_ERROR("fence create failed rc:%d\n", ret);
  4892. goto exit;
  4893. }
  4894. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4895. &fence_user_fd, sizeof(uint64_t));
  4896. if (ret) {
  4897. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4898. put_unused_fd(fence_user_fd);
  4899. ret = -EFAULT;
  4900. goto exit;
  4901. }
  4902. }
  4903. break;
  4904. case CRTC_PROP_NOISE_LAYER_V1:
  4905. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  4906. (void __user *)(uintptr_t)val);
  4907. break;
  4908. default:
  4909. /* nothing to do */
  4910. break;
  4911. }
  4912. exit:
  4913. if (ret) {
  4914. if (ret != -EPERM)
  4915. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4916. crtc->name, DRMID(property),
  4917. property->name, ret);
  4918. else
  4919. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4920. crtc->name, DRMID(property),
  4921. property->name, ret);
  4922. } else {
  4923. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4924. property->base.id, val);
  4925. }
  4926. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4927. return ret;
  4928. }
  4929. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  4930. {
  4931. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4932. struct drm_encoder *encoder;
  4933. u32 min_transfer_time = 0, updated_fps = 0;
  4934. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  4935. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  4936. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  4937. }
  4938. if (min_transfer_time) {
  4939. /* get fps by doing 1000 ms / transfer_time */
  4940. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  4941. /* get line time by doing 1000ns / (fps * vactive) */
  4942. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  4943. updated_fps * crtc->mode.vdisplay);
  4944. } else {
  4945. /* get line time by doing 1000ns / (fps * vtotal) */
  4946. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  4947. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  4948. }
  4949. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  4950. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  4951. }
  4952. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  4953. {
  4954. struct drm_plane *plane;
  4955. struct drm_plane_state *state;
  4956. struct sde_plane_state *pstate;
  4957. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4958. state = plane->state;
  4959. if (!state)
  4960. continue;
  4961. pstate = to_sde_plane_state(state);
  4962. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  4963. }
  4964. sde_crtc_update_line_time(crtc);
  4965. }
  4966. /**
  4967. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4968. * @crtc: Pointer to drm crtc structure
  4969. * @state: Pointer to drm crtc state structure
  4970. * @property: Pointer to targeted drm property
  4971. * @val: Pointer to variable for receiving property value
  4972. * @Returns: Zero on success
  4973. */
  4974. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4975. const struct drm_crtc_state *state,
  4976. struct drm_property *property,
  4977. uint64_t *val)
  4978. {
  4979. struct sde_crtc *sde_crtc;
  4980. struct sde_crtc_state *cstate;
  4981. int ret = -EINVAL, i;
  4982. if (!crtc || !state) {
  4983. SDE_ERROR("invalid argument(s)\n");
  4984. goto end;
  4985. }
  4986. sde_crtc = to_sde_crtc(crtc);
  4987. cstate = to_sde_crtc_state(state);
  4988. i = msm_property_index(&sde_crtc->property_info, property);
  4989. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4990. *val = ~0;
  4991. ret = 0;
  4992. } else {
  4993. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4994. &cstate->property_state, property, val);
  4995. if (ret)
  4996. ret = sde_cp_crtc_get_property(crtc, property, val);
  4997. }
  4998. if (ret)
  4999. DRM_ERROR("get property failed\n");
  5000. end:
  5001. return ret;
  5002. }
  5003. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  5004. struct drm_crtc_state *crtc_state)
  5005. {
  5006. struct sde_crtc *sde_crtc;
  5007. struct sde_crtc_state *cstate;
  5008. struct drm_property *drm_prop;
  5009. enum msm_mdp_crtc_property prop_idx;
  5010. if (!crtc || !crtc_state) {
  5011. SDE_ERROR("invalid params\n");
  5012. return -EINVAL;
  5013. }
  5014. sde_crtc = to_sde_crtc(crtc);
  5015. cstate = to_sde_crtc_state(crtc_state);
  5016. sde_cp_crtc_clear(crtc);
  5017. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  5018. uint64_t val = cstate->property_values[prop_idx].value;
  5019. uint64_t def;
  5020. int ret;
  5021. drm_prop = msm_property_index_to_drm_property(
  5022. &sde_crtc->property_info, prop_idx);
  5023. if (!drm_prop) {
  5024. /* not all props will be installed, based on caps */
  5025. SDE_DEBUG("%s: invalid property index %d\n",
  5026. sde_crtc->name, prop_idx);
  5027. continue;
  5028. }
  5029. def = msm_property_get_default(&sde_crtc->property_info,
  5030. prop_idx);
  5031. if (val == def)
  5032. continue;
  5033. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  5034. sde_crtc->name, drm_prop->name, prop_idx, val,
  5035. def);
  5036. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  5037. def);
  5038. if (ret) {
  5039. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  5040. sde_crtc->name, prop_idx, ret);
  5041. continue;
  5042. }
  5043. }
  5044. /* disable clk and bw control until clk & bw properties are set */
  5045. cstate->bw_control = false;
  5046. cstate->bw_split_vote = false;
  5047. return 0;
  5048. }
  5049. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  5050. {
  5051. struct sde_crtc *sde_crtc;
  5052. struct sde_crtc_mixer *m;
  5053. int i;
  5054. if (!crtc) {
  5055. SDE_ERROR("invalid argument\n");
  5056. return;
  5057. }
  5058. sde_crtc = to_sde_crtc(crtc);
  5059. sde_crtc->misr_enable_sui = enable;
  5060. sde_crtc->misr_frame_count = frame_count;
  5061. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5062. m = &sde_crtc->mixers[i];
  5063. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  5064. continue;
  5065. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5066. }
  5067. }
  5068. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5069. struct sde_crtc_misr_info *crtc_misr_info)
  5070. {
  5071. struct sde_crtc *sde_crtc;
  5072. struct sde_kms *sde_kms;
  5073. if (!crtc_misr_info) {
  5074. SDE_ERROR("invalid misr info\n");
  5075. return;
  5076. }
  5077. crtc_misr_info->misr_enable = false;
  5078. crtc_misr_info->misr_frame_count = 0;
  5079. if (!crtc) {
  5080. SDE_ERROR("invalid crtc\n");
  5081. return;
  5082. }
  5083. sde_kms = _sde_crtc_get_kms(crtc);
  5084. if (!sde_kms) {
  5085. SDE_ERROR("invalid sde_kms\n");
  5086. return;
  5087. }
  5088. if (sde_kms_is_secure_session_inprogress(sde_kms))
  5089. return;
  5090. sde_crtc = to_sde_crtc(crtc);
  5091. crtc_misr_info->misr_enable =
  5092. sde_crtc->misr_enable_debugfs ? true : false;
  5093. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  5094. }
  5095. #ifdef CONFIG_DEBUG_FS
  5096. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  5097. {
  5098. struct sde_crtc *sde_crtc;
  5099. struct sde_plane_state *pstate = NULL;
  5100. struct sde_crtc_mixer *m;
  5101. struct drm_crtc *crtc;
  5102. struct drm_plane *plane;
  5103. struct drm_display_mode *mode;
  5104. struct drm_framebuffer *fb;
  5105. struct drm_plane_state *state;
  5106. struct sde_crtc_state *cstate;
  5107. int i, out_width, out_height;
  5108. if (!s || !s->private)
  5109. return -EINVAL;
  5110. sde_crtc = s->private;
  5111. crtc = &sde_crtc->base;
  5112. cstate = to_sde_crtc_state(crtc->state);
  5113. mutex_lock(&sde_crtc->crtc_lock);
  5114. mode = &crtc->state->adjusted_mode;
  5115. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  5116. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  5117. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  5118. mode->hdisplay, mode->vdisplay);
  5119. seq_puts(s, "\n");
  5120. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5121. m = &sde_crtc->mixers[i];
  5122. if (!m->hw_lm)
  5123. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5124. else if (!m->hw_ctl)
  5125. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5126. else
  5127. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5128. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5129. out_width, out_height);
  5130. }
  5131. seq_puts(s, "\n");
  5132. for (i = 0; i < cstate->num_dim_layers; i++) {
  5133. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5134. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5135. i, dim_layer->stage, dim_layer->flags);
  5136. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5137. dim_layer->rect.x, dim_layer->rect.y,
  5138. dim_layer->rect.w, dim_layer->rect.h);
  5139. seq_printf(s,
  5140. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5141. dim_layer->color_fill.color_0,
  5142. dim_layer->color_fill.color_1,
  5143. dim_layer->color_fill.color_2,
  5144. dim_layer->color_fill.color_3);
  5145. seq_puts(s, "\n");
  5146. }
  5147. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5148. pstate = to_sde_plane_state(plane->state);
  5149. state = plane->state;
  5150. if (!pstate || !state)
  5151. continue;
  5152. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5153. plane->base.id, pstate->stage, pstate->rotation);
  5154. if (plane->state->fb) {
  5155. fb = plane->state->fb;
  5156. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5157. fb->base.id, (char *) &fb->format->format,
  5158. fb->width, fb->height);
  5159. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5160. seq_printf(s, "cpp[%d]:%u ",
  5161. i, fb->format->cpp[i]);
  5162. seq_puts(s, "\n\t");
  5163. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5164. seq_puts(s, "\n");
  5165. seq_puts(s, "\t");
  5166. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5167. seq_printf(s, "pitches[%d]:%8u ", i,
  5168. fb->pitches[i]);
  5169. seq_puts(s, "\n");
  5170. seq_puts(s, "\t");
  5171. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5172. seq_printf(s, "offsets[%d]:%8u ", i,
  5173. fb->offsets[i]);
  5174. seq_puts(s, "\n");
  5175. }
  5176. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5177. state->src_x >> 16, state->src_y >> 16,
  5178. state->src_w >> 16, state->src_h >> 16);
  5179. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5180. state->crtc_x, state->crtc_y, state->crtc_w,
  5181. state->crtc_h);
  5182. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5183. pstate->multirect_mode, pstate->multirect_index);
  5184. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5185. pstate->excl_rect.x, pstate->excl_rect.y,
  5186. pstate->excl_rect.w, pstate->excl_rect.h);
  5187. seq_puts(s, "\n");
  5188. }
  5189. if (sde_crtc->vblank_cb_count) {
  5190. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  5191. u32 diff_ms = ktime_to_ms(diff);
  5192. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  5193. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  5194. seq_printf(s,
  5195. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  5196. fps, sde_crtc->vblank_cb_count,
  5197. ktime_to_ms(diff), sde_crtc->play_count);
  5198. /* reset time & count for next measurement */
  5199. sde_crtc->vblank_cb_count = 0;
  5200. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  5201. }
  5202. mutex_unlock(&sde_crtc->crtc_lock);
  5203. return 0;
  5204. }
  5205. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  5206. {
  5207. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  5208. }
  5209. static ssize_t _sde_crtc_misr_setup(struct file *file,
  5210. const char __user *user_buf, size_t count, loff_t *ppos)
  5211. {
  5212. struct drm_crtc *crtc;
  5213. struct sde_crtc *sde_crtc;
  5214. char buf[MISR_BUFF_SIZE + 1];
  5215. u32 frame_count, enable;
  5216. size_t buff_copy;
  5217. struct sde_kms *sde_kms;
  5218. if (!file || !file->private_data)
  5219. return -EINVAL;
  5220. sde_crtc = file->private_data;
  5221. crtc = &sde_crtc->base;
  5222. sde_kms = _sde_crtc_get_kms(crtc);
  5223. if (!sde_kms) {
  5224. SDE_ERROR("invalid sde_kms\n");
  5225. return -EINVAL;
  5226. }
  5227. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  5228. if (copy_from_user(buf, user_buf, buff_copy)) {
  5229. SDE_ERROR("buffer copy failed\n");
  5230. return -EINVAL;
  5231. }
  5232. buf[buff_copy] = 0; /* end of string */
  5233. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  5234. return -EINVAL;
  5235. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5236. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  5237. DRMID(crtc));
  5238. return -EINVAL;
  5239. }
  5240. sde_crtc->misr_enable_debugfs = enable;
  5241. sde_crtc->misr_frame_count = frame_count;
  5242. sde_crtc->misr_reconfigure = true;
  5243. return count;
  5244. }
  5245. static ssize_t _sde_crtc_misr_read(struct file *file,
  5246. char __user *user_buff, size_t count, loff_t *ppos)
  5247. {
  5248. struct drm_crtc *crtc;
  5249. struct sde_crtc *sde_crtc;
  5250. struct sde_kms *sde_kms;
  5251. struct sde_crtc_mixer *m;
  5252. struct sde_vm_ops *vm_ops;
  5253. int i = 0, rc;
  5254. ssize_t len = 0;
  5255. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  5256. if (*ppos)
  5257. return 0;
  5258. if (!file || !file->private_data)
  5259. return -EINVAL;
  5260. sde_crtc = file->private_data;
  5261. crtc = &sde_crtc->base;
  5262. sde_kms = _sde_crtc_get_kms(crtc);
  5263. if (!sde_kms)
  5264. return -EINVAL;
  5265. rc = pm_runtime_get_sync(crtc->dev->dev);
  5266. if (rc < 0)
  5267. return rc;
  5268. vm_ops = sde_vm_get_ops(sde_kms);
  5269. sde_vm_lock(sde_kms);
  5270. if (vm_ops && vm_ops->vm_owns_hw && !vm_ops->vm_owns_hw(sde_kms)) {
  5271. SDE_DEBUG("op not supported due to HW unavailability\n");
  5272. rc = -EOPNOTSUPP;
  5273. goto end;
  5274. }
  5275. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5276. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  5277. rc = -EOPNOTSUPP;
  5278. goto end;
  5279. }
  5280. if (!sde_crtc->misr_enable_debugfs) {
  5281. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5282. "disabled\n");
  5283. goto buff_check;
  5284. }
  5285. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5286. u32 misr_value = 0;
  5287. m = &sde_crtc->mixers[i];
  5288. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  5289. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5290. "invalid\n");
  5291. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5292. continue;
  5293. }
  5294. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5295. if (rc) {
  5296. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5297. "invalid\n");
  5298. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  5299. DRMID(crtc), rc);
  5300. continue;
  5301. } else {
  5302. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5303. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5304. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5305. "0x%x\n", misr_value);
  5306. }
  5307. }
  5308. buff_check:
  5309. if (count <= len) {
  5310. len = 0;
  5311. goto end;
  5312. }
  5313. if (copy_to_user(user_buff, buf, len)) {
  5314. len = -EFAULT;
  5315. goto end;
  5316. }
  5317. *ppos += len; /* increase offset */
  5318. end:
  5319. sde_vm_unlock(sde_kms);
  5320. pm_runtime_put_sync(crtc->dev->dev);
  5321. return len;
  5322. }
  5323. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5324. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5325. { \
  5326. return single_open(file, __prefix ## _show, inode->i_private); \
  5327. } \
  5328. static const struct file_operations __prefix ## _fops = { \
  5329. .owner = THIS_MODULE, \
  5330. .open = __prefix ## _open, \
  5331. .release = single_release, \
  5332. .read = seq_read, \
  5333. .llseek = seq_lseek, \
  5334. }
  5335. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5336. {
  5337. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5338. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5339. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5340. int i;
  5341. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5342. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5343. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5344. crtc->state));
  5345. seq_printf(s, "core_clk_rate: %llu\n",
  5346. sde_crtc->cur_perf.core_clk_rate);
  5347. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5348. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5349. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5350. sde_power_handle_get_dbus_name(i),
  5351. sde_crtc->cur_perf.bw_ctl[i]);
  5352. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5353. sde_power_handle_get_dbus_name(i),
  5354. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5355. }
  5356. return 0;
  5357. }
  5358. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5359. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5360. {
  5361. struct drm_crtc *crtc;
  5362. struct drm_plane *plane;
  5363. struct drm_connector *conn;
  5364. struct drm_mode_object *drm_obj;
  5365. struct sde_crtc *sde_crtc;
  5366. struct sde_crtc_state *cstate;
  5367. struct sde_fence_context *ctx;
  5368. struct drm_connector_list_iter conn_iter;
  5369. struct drm_device *dev;
  5370. if (!s || !s->private)
  5371. return -EINVAL;
  5372. sde_crtc = s->private;
  5373. crtc = &sde_crtc->base;
  5374. dev = crtc->dev;
  5375. cstate = to_sde_crtc_state(crtc->state);
  5376. /* Dump input fence info */
  5377. seq_puts(s, "===Input fence===\n");
  5378. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5379. struct sde_plane_state *pstate;
  5380. struct dma_fence *fence;
  5381. pstate = to_sde_plane_state(plane->state);
  5382. if (!pstate)
  5383. continue;
  5384. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5385. pstate->stage);
  5386. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  5387. if (pstate->input_fence) {
  5388. rcu_read_lock();
  5389. fence = dma_fence_get_rcu(pstate->input_fence);
  5390. rcu_read_unlock();
  5391. if (fence) {
  5392. sde_fence_list_dump(fence, &s);
  5393. dma_fence_put(fence);
  5394. }
  5395. }
  5396. }
  5397. /* Dump release fence info */
  5398. seq_puts(s, "\n");
  5399. seq_puts(s, "===Release fence===\n");
  5400. ctx = sde_crtc->output_fence;
  5401. drm_obj = &crtc->base;
  5402. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5403. seq_puts(s, "\n");
  5404. /* Dump retire fence info */
  5405. seq_puts(s, "===Retire fence===\n");
  5406. drm_connector_list_iter_begin(dev, &conn_iter);
  5407. drm_for_each_connector_iter(conn, &conn_iter)
  5408. if (conn->state && conn->state->crtc == crtc &&
  5409. cstate->num_connectors < MAX_CONNECTORS) {
  5410. struct sde_connector *c_conn;
  5411. c_conn = to_sde_connector(conn);
  5412. ctx = c_conn->retire_fence;
  5413. drm_obj = &conn->base;
  5414. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5415. }
  5416. drm_connector_list_iter_end(&conn_iter);
  5417. seq_puts(s, "\n");
  5418. return 0;
  5419. }
  5420. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5421. {
  5422. return single_open(file, _sde_debugfs_fence_status_show,
  5423. inode->i_private);
  5424. }
  5425. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5426. {
  5427. struct sde_crtc *sde_crtc;
  5428. struct sde_kms *sde_kms;
  5429. static const struct file_operations debugfs_status_fops = {
  5430. .open = _sde_debugfs_status_open,
  5431. .read = seq_read,
  5432. .llseek = seq_lseek,
  5433. .release = single_release,
  5434. };
  5435. static const struct file_operations debugfs_misr_fops = {
  5436. .open = simple_open,
  5437. .read = _sde_crtc_misr_read,
  5438. .write = _sde_crtc_misr_setup,
  5439. };
  5440. static const struct file_operations debugfs_fps_fops = {
  5441. .open = _sde_debugfs_fps_status,
  5442. .read = seq_read,
  5443. };
  5444. static const struct file_operations debugfs_fence_fops = {
  5445. .open = _sde_debugfs_fence_status,
  5446. .read = seq_read,
  5447. };
  5448. if (!crtc)
  5449. return -EINVAL;
  5450. sde_crtc = to_sde_crtc(crtc);
  5451. sde_kms = _sde_crtc_get_kms(crtc);
  5452. if (!sde_kms)
  5453. return -EINVAL;
  5454. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5455. crtc->dev->primary->debugfs_root);
  5456. if (!sde_crtc->debugfs_root)
  5457. return -ENOMEM;
  5458. /* don't error check these */
  5459. debugfs_create_file("status", 0400,
  5460. sde_crtc->debugfs_root,
  5461. sde_crtc, &debugfs_status_fops);
  5462. debugfs_create_file("state", 0400,
  5463. sde_crtc->debugfs_root,
  5464. &sde_crtc->base,
  5465. &sde_crtc_debugfs_state_fops);
  5466. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5467. sde_crtc, &debugfs_misr_fops);
  5468. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5469. sde_crtc, &debugfs_fps_fops);
  5470. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5471. sde_crtc, &debugfs_fence_fops);
  5472. return 0;
  5473. }
  5474. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5475. {
  5476. struct sde_crtc *sde_crtc;
  5477. if (!crtc)
  5478. return;
  5479. sde_crtc = to_sde_crtc(crtc);
  5480. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5481. }
  5482. #else
  5483. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5484. {
  5485. return 0;
  5486. }
  5487. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5488. {
  5489. }
  5490. #endif /* CONFIG_DEBUG_FS */
  5491. static void vblank_ctrl_worker(struct kthread_work *work)
  5492. {
  5493. struct vblank_work *cur_work = container_of(work,
  5494. struct vblank_work, work);
  5495. struct msm_drm_private *priv = cur_work->priv;
  5496. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  5497. kfree(cur_work);
  5498. }
  5499. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  5500. int crtc_id, bool enable)
  5501. {
  5502. struct vblank_work *cur_work;
  5503. struct drm_crtc *crtc;
  5504. struct kthread_worker *worker;
  5505. if (!priv || crtc_id >= priv->num_crtcs)
  5506. return -EINVAL;
  5507. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  5508. if (!cur_work)
  5509. return -ENOMEM;
  5510. crtc = priv->crtcs[crtc_id];
  5511. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  5512. cur_work->crtc_id = crtc_id;
  5513. cur_work->enable = enable;
  5514. cur_work->priv = priv;
  5515. worker = &priv->event_thread[crtc_id].worker;
  5516. kthread_queue_work(worker, &cur_work->work);
  5517. return 0;
  5518. }
  5519. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  5520. {
  5521. struct drm_device *dev = crtc->dev;
  5522. unsigned int pipe = crtc->index;
  5523. struct msm_drm_private *priv = dev->dev_private;
  5524. struct msm_kms *kms = priv->kms;
  5525. if (!kms)
  5526. return -ENXIO;
  5527. DBG("dev=%pK, crtc=%u", dev, pipe);
  5528. return vblank_ctrl_queue_work(priv, pipe, true);
  5529. }
  5530. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  5531. {
  5532. struct drm_device *dev = crtc->dev;
  5533. unsigned int pipe = crtc->index;
  5534. struct msm_drm_private *priv = dev->dev_private;
  5535. struct msm_kms *kms = priv->kms;
  5536. if (!kms)
  5537. return;
  5538. DBG("dev=%pK, crtc=%u", dev, pipe);
  5539. vblank_ctrl_queue_work(priv, pipe, false);
  5540. }
  5541. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5542. {
  5543. return _sde_crtc_init_debugfs(crtc);
  5544. }
  5545. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5546. {
  5547. _sde_crtc_destroy_debugfs(crtc);
  5548. }
  5549. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5550. .set_config = drm_atomic_helper_set_config,
  5551. .destroy = sde_crtc_destroy,
  5552. .enable_vblank = sde_crtc_enable_vblank,
  5553. .disable_vblank = sde_crtc_disable_vblank,
  5554. .page_flip = drm_atomic_helper_page_flip,
  5555. .atomic_set_property = sde_crtc_atomic_set_property,
  5556. .atomic_get_property = sde_crtc_atomic_get_property,
  5557. .reset = sde_crtc_reset,
  5558. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5559. .atomic_destroy_state = sde_crtc_destroy_state,
  5560. .late_register = sde_crtc_late_register,
  5561. .early_unregister = sde_crtc_early_unregister,
  5562. };
  5563. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  5564. .set_config = drm_atomic_helper_set_config,
  5565. .destroy = sde_crtc_destroy,
  5566. .enable_vblank = sde_crtc_enable_vblank,
  5567. .disable_vblank = sde_crtc_disable_vblank,
  5568. .page_flip = drm_atomic_helper_page_flip,
  5569. .atomic_set_property = sde_crtc_atomic_set_property,
  5570. .atomic_get_property = sde_crtc_atomic_get_property,
  5571. .reset = sde_crtc_reset,
  5572. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5573. .atomic_destroy_state = sde_crtc_destroy_state,
  5574. .late_register = sde_crtc_late_register,
  5575. .early_unregister = sde_crtc_early_unregister,
  5576. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  5577. .get_vblank_counter = sde_crtc_get_vblank_counter,
  5578. };
  5579. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5580. .mode_fixup = sde_crtc_mode_fixup,
  5581. .disable = sde_crtc_disable,
  5582. .atomic_enable = sde_crtc_enable,
  5583. .atomic_check = sde_crtc_atomic_check,
  5584. .atomic_begin = sde_crtc_atomic_begin,
  5585. .atomic_flush = sde_crtc_atomic_flush,
  5586. };
  5587. static void _sde_crtc_event_cb(struct kthread_work *work)
  5588. {
  5589. struct sde_crtc_event *event;
  5590. struct sde_crtc *sde_crtc;
  5591. unsigned long irq_flags;
  5592. if (!work) {
  5593. SDE_ERROR("invalid work item\n");
  5594. return;
  5595. }
  5596. event = container_of(work, struct sde_crtc_event, kt_work);
  5597. /* set sde_crtc to NULL for static work structures */
  5598. sde_crtc = event->sde_crtc;
  5599. if (!sde_crtc)
  5600. return;
  5601. if (event->cb_func)
  5602. event->cb_func(&sde_crtc->base, event->usr);
  5603. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5604. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5605. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5606. }
  5607. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5608. void (*func)(struct drm_crtc *crtc, void *usr),
  5609. void *usr, bool color_processing_event)
  5610. {
  5611. unsigned long irq_flags;
  5612. struct sde_crtc *sde_crtc;
  5613. struct msm_drm_private *priv;
  5614. struct sde_crtc_event *event = NULL;
  5615. u32 crtc_id;
  5616. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5617. SDE_ERROR("invalid parameters\n");
  5618. return -EINVAL;
  5619. }
  5620. sde_crtc = to_sde_crtc(crtc);
  5621. priv = crtc->dev->dev_private;
  5622. crtc_id = drm_crtc_index(crtc);
  5623. /*
  5624. * Obtain an event struct from the private cache. This event
  5625. * queue may be called from ISR contexts, so use a private
  5626. * cache to avoid calling any memory allocation functions.
  5627. */
  5628. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5629. if (!list_empty(&sde_crtc->event_free_list)) {
  5630. event = list_first_entry(&sde_crtc->event_free_list,
  5631. struct sde_crtc_event, list);
  5632. list_del_init(&event->list);
  5633. }
  5634. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5635. if (!event)
  5636. return -ENOMEM;
  5637. /* populate event node */
  5638. event->sde_crtc = sde_crtc;
  5639. event->cb_func = func;
  5640. event->usr = usr;
  5641. /* queue new event request */
  5642. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5643. if (color_processing_event)
  5644. kthread_queue_work(&priv->pp_event_worker,
  5645. &event->kt_work);
  5646. else
  5647. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5648. &event->kt_work);
  5649. return 0;
  5650. }
  5651. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5652. {
  5653. int i, rc = 0;
  5654. if (!sde_crtc) {
  5655. SDE_ERROR("invalid crtc\n");
  5656. return -EINVAL;
  5657. }
  5658. spin_lock_init(&sde_crtc->event_lock);
  5659. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5660. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5661. list_add_tail(&sde_crtc->event_cache[i].list,
  5662. &sde_crtc->event_free_list);
  5663. return rc;
  5664. }
  5665. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5666. enum sde_crtc_cache_state state,
  5667. bool is_vidmode)
  5668. {
  5669. struct drm_plane *plane;
  5670. struct sde_crtc *sde_crtc;
  5671. struct sde_kms *sde_kms;
  5672. if (!crtc || !crtc->dev)
  5673. return;
  5674. sde_kms = _sde_crtc_get_kms(crtc);
  5675. if (!sde_kms || !sde_kms->catalog) {
  5676. SDE_ERROR("invalid params\n");
  5677. return;
  5678. }
  5679. if (!sde_kms->catalog->syscache_supported) {
  5680. SDE_DEBUG("syscache not supported\n");
  5681. return;
  5682. }
  5683. sde_crtc = to_sde_crtc(crtc);
  5684. if (sde_crtc->cache_state == state)
  5685. return;
  5686. switch (state) {
  5687. case CACHE_STATE_NORMAL:
  5688. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5689. && !is_vidmode)
  5690. return;
  5691. kthread_cancel_delayed_work_sync(
  5692. &sde_crtc->static_cache_read_work);
  5693. break;
  5694. case CACHE_STATE_PRE_CACHE:
  5695. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5696. return;
  5697. break;
  5698. case CACHE_STATE_FRAME_WRITE:
  5699. if (sde_crtc->cache_state != CACHE_STATE_PRE_CACHE)
  5700. return;
  5701. break;
  5702. case CACHE_STATE_FRAME_READ:
  5703. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5704. return;
  5705. break;
  5706. case CACHE_STATE_DISABLED:
  5707. break;
  5708. default:
  5709. return;
  5710. }
  5711. sde_crtc->cache_state = state;
  5712. drm_atomic_crtc_for_each_plane(plane, crtc)
  5713. sde_plane_static_img_control(plane, state);
  5714. }
  5715. /*
  5716. * __sde_crtc_static_cache_read_work - transition to cache read
  5717. */
  5718. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  5719. {
  5720. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5721. static_cache_read_work.work);
  5722. struct drm_crtc *crtc = &sde_crtc->base;
  5723. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  5724. struct drm_encoder *enc, *drm_enc = NULL;
  5725. struct drm_plane *plane;
  5726. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5727. return;
  5728. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  5729. drm_enc = enc;
  5730. if (sde_encoder_in_clone_mode(drm_enc))
  5731. return;
  5732. }
  5733. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  5734. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  5735. !ctl);
  5736. return;
  5737. }
  5738. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  5739. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  5740. /* flush only the sys-cache enabled SSPPs */
  5741. if (ctl->ops.clear_pending_flush)
  5742. ctl->ops.clear_pending_flush(ctl);
  5743. drm_atomic_crtc_for_each_plane(plane, crtc)
  5744. sde_plane_ctl_flush(plane, ctl, true);
  5745. /* kickoff encoder and wait for VBLANK */
  5746. sde_encoder_kickoff(drm_enc, false, false);
  5747. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  5748. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  5749. }
  5750. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  5751. {
  5752. struct drm_device *dev;
  5753. struct msm_drm_private *priv;
  5754. struct msm_drm_thread *disp_thread;
  5755. struct sde_crtc *sde_crtc;
  5756. struct sde_crtc_state *cstate;
  5757. u32 msecs_fps = 0;
  5758. if (!crtc)
  5759. return;
  5760. dev = crtc->dev;
  5761. sde_crtc = to_sde_crtc(crtc);
  5762. cstate = to_sde_crtc_state(crtc->state);
  5763. if (!dev || !dev->dev_private || !sde_crtc)
  5764. return;
  5765. priv = dev->dev_private;
  5766. disp_thread = &priv->disp_thread[crtc->index];
  5767. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5768. return;
  5769. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  5770. /* Kickoff transition to read state after next vblank */
  5771. kthread_queue_delayed_work(&disp_thread->worker,
  5772. &sde_crtc->static_cache_read_work,
  5773. msecs_to_jiffies(msecs_fps));
  5774. }
  5775. /*
  5776. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5777. */
  5778. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5779. {
  5780. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5781. idle_notify_work.work);
  5782. struct drm_crtc *crtc;
  5783. int ret = 0;
  5784. if (!sde_crtc) {
  5785. SDE_ERROR("invalid sde crtc\n");
  5786. } else {
  5787. crtc = &sde_crtc->base;
  5788. sde_crtc_event_notify(crtc, DRM_EVENT_IDLE_NOTIFY, sizeof(u32), ret);
  5789. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5790. sde_crtc_static_img_control(crtc, CACHE_STATE_PRE_CACHE, false);
  5791. }
  5792. }
  5793. /* initialize crtc */
  5794. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5795. {
  5796. struct drm_crtc *crtc = NULL;
  5797. struct sde_crtc *sde_crtc = NULL;
  5798. struct msm_drm_private *priv = NULL;
  5799. struct sde_kms *kms = NULL;
  5800. const struct drm_crtc_funcs *crtc_funcs;
  5801. int i, rc;
  5802. priv = dev->dev_private;
  5803. kms = to_sde_kms(priv->kms);
  5804. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5805. if (!sde_crtc)
  5806. return ERR_PTR(-ENOMEM);
  5807. crtc = &sde_crtc->base;
  5808. crtc->dev = dev;
  5809. mutex_init(&sde_crtc->crtc_lock);
  5810. spin_lock_init(&sde_crtc->spin_lock);
  5811. spin_lock_init(&sde_crtc->fevent_spin_lock);
  5812. atomic_set(&sde_crtc->frame_pending, 0);
  5813. sde_crtc->enabled = false;
  5814. /* Below parameters are for fps calculation for sysfs node */
  5815. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5816. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5817. sizeof(ktime_t), GFP_KERNEL);
  5818. if (!sde_crtc->fps_info.time_buf)
  5819. SDE_ERROR("invalid buffer\n");
  5820. else
  5821. memset(sde_crtc->fps_info.time_buf, 0,
  5822. sizeof(*(sde_crtc->fps_info.time_buf)));
  5823. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5824. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5825. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5826. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5827. list_add(&sde_crtc->frame_events[i].list,
  5828. &sde_crtc->frame_event_list);
  5829. kthread_init_work(&sde_crtc->frame_events[i].work,
  5830. sde_crtc_frame_event_work);
  5831. }
  5832. crtc_funcs = kms->catalog->has_precise_vsync_ts ? &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  5833. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  5834. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5835. /* save user friendly CRTC name for later */
  5836. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5837. /* initialize event handling */
  5838. rc = _sde_crtc_init_events(sde_crtc);
  5839. if (rc) {
  5840. drm_crtc_cleanup(crtc);
  5841. kfree(sde_crtc);
  5842. return ERR_PTR(rc);
  5843. }
  5844. /* initialize output fence support */
  5845. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5846. if (IS_ERR(sde_crtc->output_fence)) {
  5847. rc = PTR_ERR(sde_crtc->output_fence);
  5848. SDE_ERROR("failed to init fence, %d\n", rc);
  5849. drm_crtc_cleanup(crtc);
  5850. kfree(sde_crtc);
  5851. return ERR_PTR(rc);
  5852. }
  5853. /* create CRTC properties */
  5854. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5855. priv->crtc_property, sde_crtc->property_data,
  5856. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5857. sizeof(struct sde_crtc_state));
  5858. sde_crtc_install_properties(crtc, kms->catalog);
  5859. /* Install color processing properties */
  5860. sde_cp_crtc_init(crtc);
  5861. sde_cp_crtc_install_properties(crtc);
  5862. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  5863. sde_crtc->cur_perf.llcc_active[i] = false;
  5864. sde_crtc->new_perf.llcc_active[i] = false;
  5865. }
  5866. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5867. __sde_crtc_idle_notify_work);
  5868. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  5869. __sde_crtc_static_cache_read_work);
  5870. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5871. return crtc;
  5872. }
  5873. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5874. {
  5875. struct sde_crtc *sde_crtc;
  5876. int rc = 0;
  5877. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5878. SDE_ERROR("invalid input param(s)\n");
  5879. rc = -EINVAL;
  5880. goto end;
  5881. }
  5882. sde_crtc = to_sde_crtc(crtc);
  5883. sde_crtc->sysfs_dev = device_create_with_groups(
  5884. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5885. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5886. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5887. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5888. PTR_ERR(sde_crtc->sysfs_dev));
  5889. if (!sde_crtc->sysfs_dev)
  5890. rc = -EINVAL;
  5891. else
  5892. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5893. goto end;
  5894. }
  5895. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5896. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5897. if (!sde_crtc->vsync_event_sf)
  5898. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5899. crtc->base.id);
  5900. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  5901. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  5902. if (!sde_crtc->retire_frame_event_sf)
  5903. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  5904. crtc->base.id);
  5905. end:
  5906. return rc;
  5907. }
  5908. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5909. struct drm_crtc *crtc_drm, u32 event)
  5910. {
  5911. struct sde_crtc *crtc = NULL;
  5912. struct sde_crtc_irq_info *node;
  5913. unsigned long flags;
  5914. bool found = false;
  5915. int ret, i = 0;
  5916. bool add_event = false;
  5917. crtc = to_sde_crtc(crtc_drm);
  5918. spin_lock_irqsave(&crtc->spin_lock, flags);
  5919. list_for_each_entry(node, &crtc->user_event_list, list) {
  5920. if (node->event == event) {
  5921. found = true;
  5922. break;
  5923. }
  5924. }
  5925. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5926. /* event already enabled */
  5927. if (found)
  5928. return 0;
  5929. node = NULL;
  5930. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5931. if (custom_events[i].event == event &&
  5932. custom_events[i].func) {
  5933. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5934. if (!node)
  5935. return -ENOMEM;
  5936. INIT_LIST_HEAD(&node->list);
  5937. INIT_LIST_HEAD(&node->irq.list);
  5938. node->func = custom_events[i].func;
  5939. node->event = event;
  5940. node->state = IRQ_NOINIT;
  5941. spin_lock_init(&node->state_lock);
  5942. break;
  5943. }
  5944. }
  5945. if (!node) {
  5946. SDE_ERROR("unsupported event %x\n", event);
  5947. return -EINVAL;
  5948. }
  5949. ret = 0;
  5950. if (crtc_drm->enabled) {
  5951. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5952. if (ret < 0) {
  5953. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5954. kfree(node);
  5955. return ret;
  5956. }
  5957. INIT_LIST_HEAD(&node->irq.list);
  5958. mutex_lock(&crtc->crtc_lock);
  5959. ret = node->func(crtc_drm, true, &node->irq);
  5960. if (!ret) {
  5961. spin_lock_irqsave(&crtc->spin_lock, flags);
  5962. list_add_tail(&node->list, &crtc->user_event_list);
  5963. add_event = true;
  5964. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5965. }
  5966. mutex_unlock(&crtc->crtc_lock);
  5967. pm_runtime_put_sync(crtc_drm->dev->dev);
  5968. }
  5969. if (add_event)
  5970. return 0;
  5971. if (!ret) {
  5972. spin_lock_irqsave(&crtc->spin_lock, flags);
  5973. list_add_tail(&node->list, &crtc->user_event_list);
  5974. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5975. } else {
  5976. kfree(node);
  5977. }
  5978. return ret;
  5979. }
  5980. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5981. struct drm_crtc *crtc_drm, u32 event)
  5982. {
  5983. struct sde_crtc *crtc = NULL;
  5984. struct sde_crtc_irq_info *node = NULL;
  5985. unsigned long flags;
  5986. bool found = false;
  5987. int ret;
  5988. crtc = to_sde_crtc(crtc_drm);
  5989. spin_lock_irqsave(&crtc->spin_lock, flags);
  5990. list_for_each_entry(node, &crtc->user_event_list, list) {
  5991. if (node->event == event) {
  5992. list_del_init(&node->list);
  5993. found = true;
  5994. break;
  5995. }
  5996. }
  5997. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5998. /* event already disabled */
  5999. if (!found)
  6000. return 0;
  6001. /**
  6002. * crtc is disabled interrupts are cleared remove from the list,
  6003. * no need to disable/de-register.
  6004. */
  6005. if (!crtc_drm->enabled) {
  6006. kfree(node);
  6007. return 0;
  6008. }
  6009. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  6010. if (ret < 0) {
  6011. SDE_ERROR("failed to enable power resource %d\n", ret);
  6012. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6013. kfree(node);
  6014. return ret;
  6015. }
  6016. ret = node->func(crtc_drm, false, &node->irq);
  6017. if (ret) {
  6018. spin_lock_irqsave(&crtc->spin_lock, flags);
  6019. list_add_tail(&node->list, &crtc->user_event_list);
  6020. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6021. } else {
  6022. kfree(node);
  6023. }
  6024. pm_runtime_put_sync(crtc_drm->dev->dev);
  6025. return ret;
  6026. }
  6027. int sde_crtc_register_custom_event(struct sde_kms *kms,
  6028. struct drm_crtc *crtc_drm, u32 event, bool en)
  6029. {
  6030. struct sde_crtc *crtc = NULL;
  6031. int ret;
  6032. crtc = to_sde_crtc(crtc_drm);
  6033. if (!crtc || !kms || !kms->dev) {
  6034. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  6035. kms, ((kms) ? (kms->dev) : NULL));
  6036. return -EINVAL;
  6037. }
  6038. if (en)
  6039. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  6040. else
  6041. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  6042. return ret;
  6043. }
  6044. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  6045. bool en, struct sde_irq_callback *irq)
  6046. {
  6047. return 0;
  6048. }
  6049. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  6050. struct sde_irq_callback *noirq)
  6051. {
  6052. /*
  6053. * IRQ object noirq is not being used here since there is
  6054. * no crtc irq from pm event.
  6055. */
  6056. return 0;
  6057. }
  6058. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  6059. bool en, struct sde_irq_callback *irq)
  6060. {
  6061. return 0;
  6062. }
  6063. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  6064. bool en, struct sde_irq_callback *irq)
  6065. {
  6066. return 0;
  6067. }
  6068. /**
  6069. * sde_crtc_update_cont_splash_settings - update mixer settings
  6070. * and initial clk during device bootup for cont_splash use case
  6071. * @crtc: Pointer to drm crtc structure
  6072. */
  6073. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  6074. {
  6075. struct sde_kms *kms = NULL;
  6076. struct msm_drm_private *priv;
  6077. struct sde_crtc *sde_crtc;
  6078. u64 rate;
  6079. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  6080. SDE_ERROR("invalid crtc\n");
  6081. return;
  6082. }
  6083. priv = crtc->dev->dev_private;
  6084. kms = to_sde_kms(priv->kms);
  6085. if (!kms || !kms->catalog) {
  6086. SDE_ERROR("invalid parameters\n");
  6087. return;
  6088. }
  6089. _sde_crtc_setup_mixers(crtc);
  6090. sde_cp_crtc_refresh_status_properties(crtc);
  6091. crtc->enabled = true;
  6092. /* update core clk value for initial state with cont-splash */
  6093. sde_crtc = to_sde_crtc(crtc);
  6094. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  6095. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  6096. rate : kms->perf.max_core_clk_rate;
  6097. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  6098. }
  6099. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  6100. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  6101. {
  6102. struct sde_lm_cfg *lm;
  6103. char feature_name[256];
  6104. u32 version;
  6105. if (!catalog->mixer_count)
  6106. return;
  6107. lm = &catalog->mixer[0];
  6108. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  6109. return;
  6110. version = lm->sblk->nlayer.version >> 16;
  6111. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  6112. switch (version) {
  6113. case 1:
  6114. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  6115. msm_property_install_volatile_range(&sde_crtc->property_info,
  6116. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  6117. break;
  6118. default:
  6119. SDE_ERROR("unsupported noise layer version %d\n", version);
  6120. break;
  6121. }
  6122. }
  6123. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  6124. struct sde_crtc_state *cstate,
  6125. void __user *usr_ptr)
  6126. {
  6127. int ret;
  6128. if (!sde_crtc || !cstate) {
  6129. SDE_ERROR("invalid sde_crtc/state\n");
  6130. return -EINVAL;
  6131. }
  6132. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  6133. if (!usr_ptr) {
  6134. SDE_DEBUG("noise layer removed\n");
  6135. cstate->noise_layer_en = false;
  6136. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6137. return 0;
  6138. }
  6139. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  6140. sizeof(cstate->layer_cfg));
  6141. if (ret) {
  6142. SDE_ERROR("failed to copy noise layer %d\n", ret);
  6143. return -EFAULT;
  6144. }
  6145. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  6146. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  6147. !cstate->layer_cfg.attn_factor ||
  6148. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  6149. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  6150. !cstate->layer_cfg.alpha_noise ||
  6151. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  6152. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  6153. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  6154. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  6155. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  6156. return -EINVAL;
  6157. }
  6158. cstate->noise_layer_en = true;
  6159. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6160. return 0;
  6161. }
  6162. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  6163. struct drm_crtc_state *state)
  6164. {
  6165. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  6166. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6167. struct sde_hw_mixer *lm;
  6168. int i;
  6169. struct sde_hw_noise_layer_cfg cfg;
  6170. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  6171. return;
  6172. cfg.flags = cstate->layer_cfg.flags;
  6173. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  6174. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  6175. cfg.strength = cstate->layer_cfg.strength;
  6176. cfg.zposn = cstate->layer_cfg.zposn;
  6177. cfg.zposattn = cstate->layer_cfg.zposattn;
  6178. for (i = 0; i < scrtc->num_mixers; i++) {
  6179. lm = scrtc->mixers[i].hw_lm;
  6180. if (!lm->ops.setup_noise_layer)
  6181. break;
  6182. if (!cstate->noise_layer_en)
  6183. lm->ops.setup_noise_layer(lm, NULL);
  6184. else
  6185. lm->ops.setup_noise_layer(lm, &cfg);
  6186. }
  6187. if (!cstate->noise_layer_en)
  6188. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6189. }
  6190. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  6191. {
  6192. sde_cp_disable_features(crtc);
  6193. }