sde_encoder_phys_wb.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  5. */
  6. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  7. #include <linux/debugfs.h>
  8. #include <drm/sde_drm.h>
  9. #include "sde_encoder_phys.h"
  10. #include "sde_formats.h"
  11. #include "sde_hw_top.h"
  12. #include "sde_hw_interrupts.h"
  13. #include "sde_core_irq.h"
  14. #include "sde_wb.h"
  15. #include "sde_vbif.h"
  16. #include "sde_crtc.h"
  17. #include "sde_hw_dnsc_blur.h"
  18. #include "sde_trace.h"
  19. #define to_sde_encoder_phys_wb(x) \
  20. container_of(x, struct sde_encoder_phys_wb, base)
  21. #define WBID(wb_enc) \
  22. ((wb_enc && wb_enc->wb_dev) ? wb_enc->wb_dev->wb_idx - WB_0 : -1)
  23. #define TO_S15D16(_x_) ((_x_) << 7)
  24. #define SDE_WB_MAX_LINEWIDTH(fmt, wb_cfg) \
  25. ((SDE_FORMAT_IS_UBWC(fmt) || SDE_FORMAT_IS_YUV(fmt)) ? wb_cfg->sblk->maxlinewidth : \
  26. wb_cfg->sblk->maxlinewidth_linear)
  27. static const u32 cwb_irq_tbl[PINGPONG_MAX] = {SDE_NONE, INTR_IDX_PP1_OVFL,
  28. INTR_IDX_PP2_OVFL, INTR_IDX_PP3_OVFL, INTR_IDX_PP4_OVFL,
  29. INTR_IDX_PP5_OVFL, SDE_NONE, SDE_NONE};
  30. static const u32 dcwb_irq_tbl[PINGPONG_MAX] = {SDE_NONE, SDE_NONE,
  31. SDE_NONE, SDE_NONE, SDE_NONE, SDE_NONE,
  32. INTR_IDX_PP_CWB_OVFL, SDE_NONE};
  33. /**
  34. * sde_rgb2yuv_601l - rgb to yuv color space conversion matrix
  35. *
  36. */
  37. static struct sde_csc_cfg sde_encoder_phys_wb_rgb2yuv_601l = {
  38. {
  39. TO_S15D16(0x0083), TO_S15D16(0x0102), TO_S15D16(0x0032),
  40. TO_S15D16(0x1fb5), TO_S15D16(0x1f6c), TO_S15D16(0x00e1),
  41. TO_S15D16(0x00e1), TO_S15D16(0x1f45), TO_S15D16(0x1fdc)
  42. },
  43. { 0x00, 0x00, 0x00 },
  44. { 0x0040, 0x0200, 0x0200 },
  45. { 0x000, 0x3ff, 0x000, 0x3ff, 0x000, 0x3ff },
  46. { 0x040, 0x3ac, 0x040, 0x3c0, 0x040, 0x3c0 },
  47. };
  48. /**
  49. * sde_encoder_phys_wb_is_master - report wb always as master encoder
  50. */
  51. static bool sde_encoder_phys_wb_is_master(struct sde_encoder_phys *phys_enc)
  52. {
  53. return true;
  54. }
  55. /**
  56. * sde_encoder_phys_wb_get_intr_type - get interrupt type based on block mode
  57. * @hw_wb: Pointer to h/w writeback driver
  58. */
  59. static enum sde_intr_type sde_encoder_phys_wb_get_intr_type(
  60. struct sde_hw_wb *hw_wb)
  61. {
  62. return (hw_wb->caps->features & BIT(SDE_WB_BLOCK_MODE)) ?
  63. SDE_IRQ_TYPE_WB_ROT_COMP : SDE_IRQ_TYPE_WB_WFD_COMP;
  64. }
  65. /**
  66. * sde_encoder_phys_wb_set_ot_limit - set OT limit for writeback interface
  67. * @phys_enc: Pointer to physical encoder
  68. */
  69. static void sde_encoder_phys_wb_set_ot_limit(struct sde_encoder_phys *phys_enc)
  70. {
  71. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  72. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  73. struct drm_connector_state *conn_state;
  74. struct sde_vbif_set_ot_params ot_params;
  75. enum sde_wb_usage_type usage_type;
  76. conn_state = phys_enc->connector->state;
  77. usage_type = sde_connector_get_property(conn_state, CONNECTOR_PROP_WB_USAGE_TYPE);
  78. memset(&ot_params, 0, sizeof(ot_params));
  79. ot_params.xin_id = hw_wb->caps->xin_id;
  80. ot_params.num = hw_wb->idx - WB_0;
  81. ot_params.width = wb_enc->wb_roi.w;
  82. ot_params.height = wb_enc->wb_roi.h;
  83. ot_params.is_wfd = ((phys_enc->in_clone_mode) || (usage_type == WB_USAGE_OFFLINE_WB)) ?
  84. false : true;
  85. ot_params.frame_rate = drm_mode_vrefresh(&phys_enc->cached_mode);
  86. ot_params.vbif_idx = hw_wb->caps->vbif_idx;
  87. ot_params.clk_ctrl = hw_wb->caps->clk_ctrl;
  88. ot_params.rd = false;
  89. sde_vbif_set_ot_limit(phys_enc->sde_kms, &ot_params);
  90. }
  91. /**
  92. * sde_encoder_phys_wb_set_qos_remap - set QoS remapper for writeback
  93. * @phys_enc: Pointer to physical encoder
  94. */
  95. static void sde_encoder_phys_wb_set_qos_remap(struct sde_encoder_phys *phys_enc)
  96. {
  97. struct sde_encoder_phys_wb *wb_enc;
  98. struct sde_hw_wb *hw_wb;
  99. struct drm_crtc *crtc;
  100. struct drm_connector_state *conn_state;
  101. struct sde_vbif_set_qos_params qos_params;
  102. enum sde_wb_usage_type usage_type;
  103. if (!phys_enc || !phys_enc->parent || !phys_enc->parent->crtc) {
  104. SDE_ERROR("invalid arguments\n");
  105. return;
  106. }
  107. wb_enc = to_sde_encoder_phys_wb(phys_enc);
  108. if (!wb_enc->crtc) {
  109. SDE_ERROR("[enc:%d, wb:%d] invalid crtc\n", DRMID(phys_enc->parent), WBID(wb_enc));
  110. return;
  111. }
  112. crtc = wb_enc->crtc;
  113. conn_state = phys_enc->connector->state;
  114. usage_type = sde_connector_get_property(conn_state, CONNECTOR_PROP_WB_USAGE_TYPE);
  115. if (!wb_enc->hw_wb || !wb_enc->hw_wb->caps) {
  116. SDE_ERROR("[enc:%d wb:%d] invalid WB HW\n", DRMID(phys_enc->parent), WBID(wb_enc));
  117. return;
  118. }
  119. hw_wb = wb_enc->hw_wb;
  120. memset(&qos_params, 0, sizeof(qos_params));
  121. qos_params.vbif_idx = hw_wb->caps->vbif_idx;
  122. qos_params.xin_id = hw_wb->caps->xin_id;
  123. qos_params.clk_ctrl = hw_wb->caps->clk_ctrl;
  124. qos_params.num = hw_wb->idx - WB_0;
  125. if (phys_enc->in_clone_mode)
  126. qos_params.client_type = VBIF_CWB_CLIENT;
  127. else if (usage_type == WB_USAGE_OFFLINE_WB)
  128. qos_params.client_type = VBIF_OFFLINE_WB_CLIENT;
  129. else
  130. qos_params.client_type = VBIF_NRT_CLIENT;
  131. SDE_DEBUG("[enc:%d wb:%d] qos_remap - wb:%d vbif:%d xin:%d clone:%d\n",
  132. DRMID(phys_enc->parent), WBID(wb_enc), qos_params.num,
  133. qos_params.vbif_idx, qos_params.xin_id, qos_params.client_type);
  134. sde_vbif_set_qos_remap(phys_enc->sde_kms, &qos_params);
  135. }
  136. /**
  137. * sde_encoder_phys_wb_set_qos - set QoS/danger/safe LUTs for writeback
  138. * @phys_enc: Pointer to physical encoder
  139. */
  140. static void sde_encoder_phys_wb_set_qos(struct sde_encoder_phys *phys_enc)
  141. {
  142. struct sde_encoder_phys_wb *wb_enc;
  143. struct sde_hw_wb *hw_wb;
  144. struct drm_connector_state *conn_state;
  145. struct sde_hw_wb_qos_cfg qos_cfg = {0};
  146. struct sde_perf_cfg *perf;
  147. u32 fps_index = 0, lut_index, creq_index, ds_index, frame_rate, qos_count;
  148. enum sde_wb_usage_type usage_type;
  149. if (!phys_enc || !phys_enc->sde_kms || !phys_enc->sde_kms->catalog) {
  150. SDE_ERROR("invalid parameter(s)\n");
  151. return;
  152. }
  153. wb_enc = to_sde_encoder_phys_wb(phys_enc);
  154. if (!wb_enc->hw_wb) {
  155. SDE_ERROR("[enc:%d wb:%d] invalid WB HW\n", DRMID(phys_enc->parent), WBID(wb_enc));
  156. return;
  157. }
  158. conn_state = phys_enc->connector->state;
  159. usage_type = sde_connector_get_property(conn_state, CONNECTOR_PROP_WB_USAGE_TYPE);
  160. perf = &phys_enc->sde_kms->catalog->perf;
  161. frame_rate = drm_mode_vrefresh(&phys_enc->cached_mode);
  162. hw_wb = wb_enc->hw_wb;
  163. qos_count = perf->qos_refresh_count;
  164. while ((fps_index < qos_count) && perf->qos_refresh_rate) {
  165. if ((frame_rate <= perf->qos_refresh_rate[fps_index]) ||
  166. (fps_index == qos_count - 1))
  167. break;
  168. fps_index++;
  169. }
  170. qos_cfg.danger_safe_en = true;
  171. if (phys_enc->in_clone_mode)
  172. lut_index = (SDE_FORMAT_IS_TILE(wb_enc->wb_fmt)
  173. || SDE_FORMAT_IS_UBWC(wb_enc->wb_fmt)) ?
  174. SDE_QOS_LUT_USAGE_CWB_TILE : SDE_QOS_LUT_USAGE_CWB;
  175. else
  176. lut_index = (usage_type == WB_USAGE_OFFLINE_WB) ?
  177. SDE_QOS_LUT_USAGE_OFFLINE_WB : SDE_QOS_LUT_USAGE_NRT;
  178. creq_index = lut_index * SDE_CREQ_LUT_TYPE_MAX;
  179. creq_index += (fps_index * SDE_QOS_LUT_USAGE_MAX * SDE_CREQ_LUT_TYPE_MAX);
  180. qos_cfg.creq_lut = perf->creq_lut[creq_index];
  181. ds_index = lut_index * SDE_DANGER_SAFE_LUT_TYPE_MAX;
  182. ds_index += (fps_index * SDE_QOS_LUT_USAGE_MAX * SDE_DANGER_SAFE_LUT_TYPE_MAX);
  183. qos_cfg.danger_lut = perf->danger_lut[ds_index];
  184. qos_cfg.safe_lut = (u32) perf->safe_lut[ds_index];
  185. SDE_DEBUG("[enc:%d wb:%d] fps:%d mode:%d type:%d luts[0x%x,0x%x 0x%llx]\n",
  186. DRMID(phys_enc->parent), WBID(wb_enc), frame_rate, phys_enc->in_clone_mode,
  187. usage_type, qos_cfg.danger_lut, qos_cfg.safe_lut, qos_cfg.creq_lut);
  188. if (hw_wb->ops.setup_qos_lut)
  189. hw_wb->ops.setup_qos_lut(hw_wb, &qos_cfg);
  190. }
  191. /**
  192. * sde_encoder_phys_setup_cdm - setup chroma down block
  193. * @phys_enc: Pointer to physical encoder
  194. * @fb: Pointer to output framebuffer
  195. * @format: Output format
  196. */
  197. void sde_encoder_phys_setup_cdm(struct sde_encoder_phys *phys_enc, struct drm_framebuffer *fb,
  198. const struct sde_format *format, struct sde_rect *wb_roi)
  199. {
  200. struct sde_hw_cdm *hw_cdm;
  201. struct sde_hw_cdm_cfg *cdm_cfg;
  202. struct sde_hw_pingpong *hw_pp;
  203. struct sde_encoder_phys_wb *wb_enc;
  204. int ret;
  205. if (!phys_enc || !format)
  206. return;
  207. wb_enc = to_sde_encoder_phys_wb(phys_enc);
  208. cdm_cfg = &phys_enc->cdm_cfg;
  209. hw_pp = phys_enc->hw_pp;
  210. hw_cdm = phys_enc->hw_cdm;
  211. if (!hw_cdm)
  212. return;
  213. if (!SDE_FORMAT_IS_YUV(format)) {
  214. SDE_DEBUG("[enc:%d wb:%d] cdm_disable fmt:%x\n", DRMID(phys_enc->parent),
  215. WBID(wb_enc), format->base.pixel_format);
  216. if (hw_cdm && hw_cdm->ops.disable)
  217. hw_cdm->ops.disable(hw_cdm);
  218. return;
  219. }
  220. memset(cdm_cfg, 0, sizeof(struct sde_hw_cdm_cfg));
  221. if (!wb_roi)
  222. return;
  223. cdm_cfg->output_width = wb_roi->w;
  224. cdm_cfg->output_height = wb_roi->h;
  225. cdm_cfg->output_fmt = format;
  226. cdm_cfg->output_type = CDM_CDWN_OUTPUT_WB;
  227. cdm_cfg->output_bit_depth = SDE_FORMAT_IS_DX(format) ?
  228. CDM_CDWN_OUTPUT_10BIT : CDM_CDWN_OUTPUT_8BIT;
  229. /* enable 10 bit logic */
  230. switch (cdm_cfg->output_fmt->chroma_sample) {
  231. case SDE_CHROMA_RGB:
  232. cdm_cfg->h_cdwn_type = CDM_CDWN_DISABLE;
  233. cdm_cfg->v_cdwn_type = CDM_CDWN_DISABLE;
  234. break;
  235. case SDE_CHROMA_H2V1:
  236. cdm_cfg->h_cdwn_type = CDM_CDWN_COSITE;
  237. cdm_cfg->v_cdwn_type = CDM_CDWN_DISABLE;
  238. break;
  239. case SDE_CHROMA_420:
  240. cdm_cfg->h_cdwn_type = CDM_CDWN_COSITE;
  241. cdm_cfg->v_cdwn_type = CDM_CDWN_OFFSITE;
  242. break;
  243. case SDE_CHROMA_H1V2:
  244. default:
  245. SDE_ERROR("[enc:%d wb:%d] unsupported chroma sampling type\n",
  246. DRMID(phys_enc->parent), WBID(wb_enc));
  247. cdm_cfg->h_cdwn_type = CDM_CDWN_DISABLE;
  248. cdm_cfg->v_cdwn_type = CDM_CDWN_DISABLE;
  249. break;
  250. }
  251. SDE_DEBUG("[enc:%d wb:%d] cdm_enable:%d,%d,%X,%d,%d,%d,%d]\n",
  252. DRMID(phys_enc->parent), WBID(wb_enc), cdm_cfg->output_width,
  253. cdm_cfg->output_height, cdm_cfg->output_fmt->base.pixel_format,
  254. cdm_cfg->output_type, cdm_cfg->output_bit_depth,
  255. cdm_cfg->h_cdwn_type, cdm_cfg->v_cdwn_type);
  256. if (hw_cdm && hw_cdm->ops.setup_csc_data) {
  257. ret = hw_cdm->ops.setup_csc_data(hw_cdm, &sde_encoder_phys_wb_rgb2yuv_601l);
  258. if (ret < 0) {
  259. SDE_ERROR("[enc:%d wb:%d] failed to setup CSC; ret:%d\n",
  260. DRMID(phys_enc->parent), WBID(wb_enc), ret);
  261. return;
  262. }
  263. }
  264. if (hw_cdm && hw_cdm->ops.setup_cdwn) {
  265. ret = hw_cdm->ops.setup_cdwn(hw_cdm, cdm_cfg);
  266. if (ret < 0) {
  267. SDE_ERROR("[enc:%d wb:%d] failed to setup CDWN; ret:%d\n",
  268. DRMID(phys_enc->parent), WBID(wb_enc), ret);
  269. return;
  270. }
  271. }
  272. if (hw_cdm && hw_pp && hw_cdm->ops.enable) {
  273. cdm_cfg->pp_id = hw_pp->idx;
  274. ret = hw_cdm->ops.enable(hw_cdm, cdm_cfg);
  275. if (ret < 0) {
  276. SDE_ERROR("[enc:%d wb:%d] failed to enable CDM; ret:%d\n",
  277. DRMID(phys_enc->parent), WBID(wb_enc), ret);
  278. return;
  279. }
  280. }
  281. }
  282. static void _sde_enc_phys_wb_get_out_resolution(struct drm_crtc_state *crtc_state,
  283. struct drm_connector_state *conn_state, u32 *out_width, u32 *out_height)
  284. {
  285. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc_state);
  286. const struct drm_display_mode *mode = &crtc_state->mode;
  287. struct sde_io_res ds_res = {0, }, dnsc_blur_res = {0, };
  288. u32 ds_tap_pt = sde_crtc_get_property(cstate, CRTC_PROP_CAPTURE_OUTPUT);
  289. sde_crtc_get_ds_io_res(crtc_state, &ds_res);
  290. sde_connector_get_dnsc_blur_io_res(conn_state, &dnsc_blur_res);
  291. if (ds_res.enabled) {
  292. if (ds_tap_pt == CAPTURE_DSPP_OUT) {
  293. *out_width = ds_res.dst_w;
  294. *out_height = ds_res.dst_h;
  295. } else if (ds_tap_pt == CAPTURE_MIXER_OUT) {
  296. *out_width = ds_res.src_w;
  297. *out_height = ds_res.src_h;
  298. }
  299. } else if (dnsc_blur_res.enabled) {
  300. *out_width = dnsc_blur_res.dst_w;
  301. *out_height = dnsc_blur_res.dst_h;
  302. } else {
  303. *out_width = mode->hdisplay;
  304. *out_height = mode->vdisplay;
  305. }
  306. }
  307. static void _sde_encoder_phys_wb_setup_cdp(struct sde_encoder_phys *phys_enc,
  308. struct sde_hw_wb_cfg *wb_cfg)
  309. {
  310. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  311. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  312. struct sde_hw_wb_cdp_cfg *cdp_cfg = &wb_enc->cdp_cfg;
  313. u32 cdp_index;
  314. if (!hw_wb->ops.setup_cdp)
  315. return;
  316. memset(cdp_cfg, 0, sizeof(struct sde_hw_wb_cdp_cfg));
  317. cdp_index = phys_enc->in_clone_mode ? SDE_PERF_CDP_USAGE_RT : SDE_PERF_CDP_USAGE_NRT;
  318. cdp_cfg->enable = phys_enc->sde_kms->catalog->perf.cdp_cfg[cdp_index].wr_enable;
  319. cdp_cfg->ubwc_meta_enable = SDE_FORMAT_IS_UBWC(wb_cfg->dest.format);
  320. cdp_cfg->tile_amortize_enable = SDE_FORMAT_IS_UBWC(wb_cfg->dest.format) ||
  321. SDE_FORMAT_IS_TILE(wb_cfg->dest.format);
  322. cdp_cfg->preload_ahead = SDE_WB_CDP_PRELOAD_AHEAD_64;
  323. hw_wb->ops.setup_cdp(hw_wb, cdp_cfg);
  324. }
  325. static void _sde_encoder_phys_wb_setup_roi(struct sde_encoder_phys *phys_enc,
  326. struct sde_hw_wb_cfg *wb_cfg, u32 out_width, u32 out_height)
  327. {
  328. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  329. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  330. struct drm_crtc_state *crtc_state = wb_enc->crtc->state;
  331. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc_state);
  332. struct sde_rect pu_roi = {0,};
  333. if (hw_wb->ops.setup_roi)
  334. return;
  335. if (hw_wb->ops.setup_crop && phys_enc->in_clone_mode) {
  336. wb_cfg->crop.x = wb_cfg->roi.x;
  337. wb_cfg->crop.y = wb_cfg->roi.y;
  338. if (cstate->user_roi_list.num_rects) {
  339. sde_kms_rect_merge_rectangles(&cstate->user_roi_list, &pu_roi);
  340. if ((wb_cfg->roi.w != pu_roi.w) || (wb_cfg->roi.h != pu_roi.h)) {
  341. /* offset cropping region to PU region */
  342. wb_cfg->crop.x = wb_cfg->crop.x - pu_roi.x;
  343. wb_cfg->crop.y = wb_cfg->crop.y - pu_roi.y;
  344. hw_wb->ops.setup_crop(hw_wb, wb_cfg, true);
  345. }
  346. } else if ((wb_cfg->roi.w != out_width) || (wb_cfg->roi.h != out_height)) {
  347. hw_wb->ops.setup_crop(hw_wb, wb_cfg, true);
  348. } else {
  349. hw_wb->ops.setup_crop(hw_wb, wb_cfg, false);
  350. }
  351. /* If output buffer is less than source size, align roi at top left corner */
  352. if (wb_cfg->dest.width < out_width || wb_cfg->dest.height < out_height) {
  353. wb_cfg->roi.x = 0;
  354. wb_cfg->roi.y = 0;
  355. }
  356. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc), wb_cfg->crop.x, wb_cfg->crop.y,
  357. pu_roi.x, pu_roi.y, pu_roi.w, pu_roi.h);
  358. }
  359. hw_wb->ops.setup_roi(hw_wb, wb_cfg);
  360. }
  361. static void _sde_encoder_phys_wb_setup_out_cfg(struct sde_encoder_phys *phys_enc,
  362. struct sde_hw_wb_cfg *wb_cfg)
  363. {
  364. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  365. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  366. SDE_DEBUG("[enc:%d wb:%d] [fb_offset:%8.8x,%8.8x,%8.8x,%8.8x], fb_sec:%d\n",
  367. DRMID(phys_enc->parent), WBID(wb_enc), wb_cfg->dest.plane_addr[0],
  368. wb_cfg->dest.plane_addr[1], wb_cfg->dest.plane_addr[2],
  369. wb_cfg->dest.plane_addr[3], wb_cfg->is_secure);
  370. SDE_DEBUG("[fb_stride:%8.8x,%8.8x,%8.8x,%8.8x]\n", wb_cfg->dest.plane_pitch[0],
  371. wb_cfg->dest.plane_pitch[1], wb_cfg->dest.plane_pitch[2],
  372. wb_cfg->dest.plane_pitch[3]);
  373. if (hw_wb->ops.setup_outformat)
  374. hw_wb->ops.setup_outformat(hw_wb, wb_cfg);
  375. if (hw_wb->ops.setup_outaddress) {
  376. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc),
  377. wb_cfg->dest.width, wb_cfg->dest.height,
  378. wb_cfg->dest.plane_addr[0], wb_cfg->dest.plane_size[0],
  379. wb_cfg->dest.plane_addr[1], wb_cfg->dest.plane_size[1],
  380. wb_cfg->dest.plane_addr[2], wb_cfg->dest.plane_size[2],
  381. wb_cfg->dest.plane_addr[3], wb_cfg->dest.plane_size[3]);
  382. hw_wb->ops.setup_outaddress(hw_wb, wb_cfg);
  383. }
  384. }
  385. /**
  386. * sde_encoder_phys_wb_setup_fb - setup output framebuffer
  387. * @phys_enc: Pointer to physical encoder
  388. * @fb: Pointer to output framebuffer
  389. * @wb_roi: Pointer to output region of interest
  390. */
  391. static void sde_encoder_phys_wb_setup_fb(struct sde_encoder_phys *phys_enc,
  392. struct drm_framebuffer *fb, struct sde_rect *wb_roi, u32 out_width, u32 out_height)
  393. {
  394. struct sde_encoder_phys_wb *wb_enc;
  395. struct sde_hw_wb *hw_wb;
  396. struct sde_hw_wb_cfg *wb_cfg;
  397. const struct msm_format *format;
  398. int ret;
  399. struct msm_gem_address_space *aspace;
  400. u32 fb_mode;
  401. if (!phys_enc || !phys_enc->sde_kms || !phys_enc->sde_kms->catalog ||
  402. !phys_enc->connector) {
  403. SDE_ERROR("invalid encoder\n");
  404. return;
  405. }
  406. wb_enc = to_sde_encoder_phys_wb(phys_enc);
  407. hw_wb = wb_enc->hw_wb;
  408. wb_cfg = &wb_enc->wb_cfg;
  409. memset(wb_cfg, 0, sizeof(struct sde_hw_wb_cfg));
  410. wb_cfg->intf_mode = phys_enc->intf_mode;
  411. fb_mode = sde_connector_get_property(phys_enc->connector->state,
  412. CONNECTOR_PROP_FB_TRANSLATION_MODE);
  413. if (phys_enc->enable_state == SDE_ENC_DISABLING)
  414. wb_cfg->is_secure = false;
  415. else
  416. wb_cfg->is_secure = (fb_mode == SDE_DRM_FB_SEC) ? true : false;
  417. aspace = (wb_cfg->is_secure) ? wb_enc->aspace[SDE_IOMMU_DOMAIN_SECURE] :
  418. wb_enc->aspace[SDE_IOMMU_DOMAIN_UNSECURE];
  419. ret = msm_framebuffer_prepare(fb, aspace);
  420. if (ret) {
  421. SDE_ERROR("[enc:%d wb:%d] prep fb failed; fb_sec:%d, ret:%d\n",
  422. DRMID(phys_enc->parent), WBID(wb_enc), wb_cfg->is_secure, ret);
  423. return;
  424. }
  425. /* cache framebuffer for cleanup in writeback done */
  426. wb_enc->wb_fb = fb;
  427. wb_enc->wb_aspace = aspace;
  428. drm_framebuffer_get(fb);
  429. format = msm_framebuffer_format(fb);
  430. if (!format) {
  431. SDE_DEBUG("[enc:%d wb:%d] invalid fb fmt\n", DRMID(phys_enc->parent), WBID(wb_enc));
  432. return;
  433. }
  434. wb_cfg->dest.format = sde_get_sde_format_ext(format->pixel_format, fb->modifier);
  435. if (!wb_cfg->dest.format) {
  436. /* this error should be detected during atomic_check */
  437. SDE_ERROR("[enc:%d wb:%d] failed to get format:%x\n",
  438. DRMID(phys_enc->parent), WBID(wb_enc), format->pixel_format);
  439. return;
  440. }
  441. wb_cfg->roi = *wb_roi;
  442. ret = sde_format_populate_layout(aspace, fb, &wb_cfg->dest);
  443. if (ret) {
  444. SDE_DEBUG("[enc:%d wb:%d] failed to populate layout; ret:%d\n",
  445. DRMID(phys_enc->parent), WBID(wb_enc), ret);
  446. return;
  447. }
  448. wb_cfg->dest.width = fb->width;
  449. wb_cfg->dest.height = fb->height;
  450. wb_cfg->dest.num_planes = wb_cfg->dest.format->num_planes;
  451. if ((wb_cfg->dest.format->fetch_planes == SDE_PLANE_PLANAR) &&
  452. (wb_cfg->dest.format->element[0] == C1_B_Cb))
  453. swap(wb_cfg->dest.plane_addr[1], wb_cfg->dest.plane_addr[2]);
  454. _sde_encoder_phys_wb_setup_roi(phys_enc, wb_cfg, out_width, out_height);
  455. _sde_encoder_phys_wb_setup_cdp(phys_enc, wb_cfg);
  456. _sde_encoder_phys_wb_setup_out_cfg(phys_enc, wb_cfg);
  457. }
  458. static void _sde_encoder_phys_wb_setup_cwb(struct sde_encoder_phys *phys_enc, bool enable)
  459. {
  460. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  461. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  462. struct sde_hw_ctl *hw_ctl = phys_enc->hw_ctl;
  463. struct sde_crtc *crtc = to_sde_crtc(wb_enc->crtc);
  464. struct sde_hw_pingpong *hw_pp = phys_enc->hw_pp;
  465. struct sde_hw_dnsc_blur *hw_dnsc_blur = phys_enc->hw_dnsc_blur;
  466. bool need_merge = (crtc->num_mixers > 1);
  467. int i = 0;
  468. const int num_wb = 1;
  469. if (!phys_enc->in_clone_mode) {
  470. SDE_DEBUG("[enc:%d wb:%d] not in CWB mode. early return\n",
  471. DRMID(phys_enc->parent), WBID(wb_enc));
  472. return;
  473. }
  474. if (!hw_pp || !hw_ctl || !hw_wb || hw_pp->idx >= PINGPONG_MAX) {
  475. SDE_ERROR("[enc:%d wb:%d] invalid hw resources - return\n",
  476. DRMID(phys_enc->parent), WBID(wb_enc));
  477. return;
  478. }
  479. hw_ctl = crtc->mixers[0].hw_ctl;
  480. if (hw_ctl && hw_ctl->ops.setup_intf_cfg_v1 &&
  481. (test_bit(SDE_WB_CWB_CTRL, &hw_wb->caps->features) ||
  482. test_bit(SDE_WB_DCWB_CTRL, &hw_wb->caps->features))) {
  483. struct sde_hw_intf_cfg_v1 intf_cfg = { 0, };
  484. intf_cfg.wb_count = num_wb;
  485. intf_cfg.wb[0] = hw_wb->idx;
  486. for (i = 0; i < crtc->num_mixers; i++)
  487. intf_cfg.cwb[intf_cfg.cwb_count++] = (enum sde_cwb)
  488. (test_bit(SDE_WB_DCWB_CTRL, &hw_wb->caps->features) ?
  489. ((hw_pp->idx % 2) + i) : (hw_pp->idx + i));
  490. if (hw_pp->merge_3d && (intf_cfg.merge_3d_count <
  491. MAX_MERGE_3D_PER_CTL_V1) && need_merge)
  492. intf_cfg.merge_3d[intf_cfg.merge_3d_count++] = hw_pp->merge_3d->idx;
  493. if (hw_dnsc_blur)
  494. intf_cfg.dnsc_blur[intf_cfg.dnsc_blur_count++] = hw_dnsc_blur->idx;
  495. if (hw_pp->ops.setup_3d_mode)
  496. hw_pp->ops.setup_3d_mode(hw_pp, (enable && need_merge) ?
  497. BLEND_3D_H_ROW_INT : 0);
  498. if ((hw_wb->ops.bind_pingpong_blk) &&
  499. test_bit(SDE_WB_CWB_CTRL, &hw_wb->caps->features))
  500. hw_wb->ops.bind_pingpong_blk(hw_wb, enable, hw_pp->idx);
  501. if ((hw_wb->ops.bind_dcwb_pp_blk) &&
  502. test_bit(SDE_WB_DCWB_CTRL, &hw_wb->caps->features))
  503. hw_wb->ops.bind_dcwb_pp_blk(hw_wb, enable, hw_pp->idx);
  504. if (hw_ctl->ops.update_intf_cfg) {
  505. hw_ctl->ops.update_intf_cfg(hw_ctl, &intf_cfg, enable);
  506. SDE_DEBUG("[enc:%d wb:%d] in CWB/DCWB mode on CTL_%d PP-%d merge3d:%d\n",
  507. DRMID(phys_enc->parent), WBID(wb_enc),
  508. hw_ctl->idx - CTL_0, hw_pp->idx - PINGPONG_0,
  509. hw_pp->merge_3d ? hw_pp->merge_3d->idx - MERGE_3D_0 : -1);
  510. }
  511. } else {
  512. struct sde_hw_intf_cfg *intf_cfg = &phys_enc->intf_cfg;
  513. memset(intf_cfg, 0, sizeof(struct sde_hw_intf_cfg));
  514. intf_cfg->intf = SDE_NONE;
  515. intf_cfg->wb = hw_wb->idx;
  516. if (hw_ctl && hw_ctl->ops.update_wb_cfg) {
  517. hw_ctl->ops.update_wb_cfg(hw_ctl, intf_cfg, enable);
  518. SDE_DEBUG("[enc:%d wb:%d] in CWB/DCWB mode adding WB for CTL_%d\n",
  519. DRMID(phys_enc->parent), WBID(wb_enc), hw_ctl->idx - CTL_0);
  520. }
  521. }
  522. }
  523. static void _sde_encoder_phys_wb_setup_ctl(struct sde_encoder_phys *phys_enc,
  524. const struct sde_format *format)
  525. {
  526. struct sde_encoder_phys_wb *wb_enc;
  527. struct sde_hw_wb *hw_wb;
  528. struct sde_hw_cdm *hw_cdm;
  529. struct sde_hw_dnsc_blur *hw_dnsc_blur;
  530. struct sde_hw_ctl *ctl;
  531. const int num_wb = 1;
  532. if (!phys_enc) {
  533. SDE_ERROR("invalid encoder\n");
  534. return;
  535. }
  536. wb_enc = to_sde_encoder_phys_wb(phys_enc);
  537. if (phys_enc->in_clone_mode) {
  538. SDE_DEBUG("[enc:%d wb:%d] in CWB mode. early return\n",
  539. DRMID(phys_enc->parent), WBID(wb_enc));
  540. return;
  541. }
  542. hw_wb = wb_enc->hw_wb;
  543. hw_cdm = phys_enc->hw_cdm;
  544. hw_dnsc_blur = phys_enc->hw_dnsc_blur;
  545. ctl = phys_enc->hw_ctl;
  546. if (test_bit(SDE_CTL_ACTIVE_CFG, &ctl->caps->features) &&
  547. (phys_enc->hw_ctl && phys_enc->hw_ctl->ops.setup_intf_cfg_v1)) {
  548. struct sde_hw_intf_cfg_v1 *intf_cfg_v1 = &phys_enc->intf_cfg_v1;
  549. struct sde_hw_pingpong *hw_pp = phys_enc->hw_pp;
  550. enum sde_3d_blend_mode mode_3d;
  551. memset(intf_cfg_v1, 0, sizeof(struct sde_hw_intf_cfg_v1));
  552. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  553. intf_cfg_v1->intf_count = SDE_NONE;
  554. intf_cfg_v1->wb_count = num_wb;
  555. intf_cfg_v1->wb[0] = hw_wb->idx;
  556. if (SDE_FORMAT_IS_YUV(format)) {
  557. intf_cfg_v1->cdm_count = num_wb;
  558. intf_cfg_v1->cdm[0] = hw_cdm->idx;
  559. }
  560. if (hw_dnsc_blur) {
  561. intf_cfg_v1->dnsc_blur_count = num_wb;
  562. intf_cfg_v1->dnsc_blur[0] = hw_dnsc_blur->idx;
  563. }
  564. if (mode_3d && hw_pp && hw_pp->merge_3d &&
  565. intf_cfg_v1->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  566. intf_cfg_v1->merge_3d[intf_cfg_v1->merge_3d_count++] = hw_pp->merge_3d->idx;
  567. if (hw_pp && hw_pp->ops.setup_3d_mode)
  568. hw_pp->ops.setup_3d_mode(hw_pp, mode_3d);
  569. /* setup which pp blk will connect to this wb */
  570. if (hw_pp && hw_wb->ops.bind_pingpong_blk)
  571. hw_wb->ops.bind_pingpong_blk(hw_wb, true, hw_pp->idx);
  572. phys_enc->hw_ctl->ops.setup_intf_cfg_v1(phys_enc->hw_ctl, intf_cfg_v1);
  573. } else if (phys_enc->hw_ctl && phys_enc->hw_ctl->ops.setup_intf_cfg) {
  574. struct sde_hw_intf_cfg *intf_cfg = &phys_enc->intf_cfg;
  575. memset(intf_cfg, 0, sizeof(struct sde_hw_intf_cfg));
  576. intf_cfg->intf = SDE_NONE;
  577. intf_cfg->wb = hw_wb->idx;
  578. intf_cfg->mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  579. phys_enc->hw_ctl->ops.setup_intf_cfg(phys_enc->hw_ctl, intf_cfg);
  580. }
  581. }
  582. static void _sde_enc_phys_wb_detect_cwb(struct sde_encoder_phys *phys_enc,
  583. struct drm_crtc_state *crtc_state)
  584. {
  585. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  586. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc_state);
  587. const struct sde_wb_cfg *wb_cfg = wb_enc->hw_wb->caps;
  588. u32 encoder_mask = 0;
  589. /* Check if WB has CWB support */
  590. if ((wb_cfg->features & BIT(SDE_WB_HAS_CWB)) || (wb_cfg->features & BIT(SDE_WB_HAS_DCWB))) {
  591. encoder_mask = crtc_state->encoder_mask;
  592. encoder_mask &= ~drm_encoder_mask(phys_enc->parent);
  593. }
  594. cstate->cwb_enc_mask = encoder_mask ? drm_encoder_mask(phys_enc->parent) : 0;
  595. SDE_DEBUG("[enc:%d wb:%d] detect CWB - status:%d, phys state:%d in_clone_mode:%d\n",
  596. DRMID(phys_enc->parent), WBID(wb_enc), cstate->cwb_enc_mask,
  597. phys_enc->enable_state, phys_enc->in_clone_mode);
  598. }
  599. static int _sde_enc_phys_wb_validate_dnsc_blur_filter(
  600. struct sde_dnsc_blur_filter_info *filter_info, u32 src, u32 dst)
  601. {
  602. u32 dnsc_ratio;
  603. if (!src || !dst || (src < dst)) {
  604. SDE_ERROR("invalid dnsc_blur src:%u, dst:%u\n", src, dst);
  605. return -EINVAL;
  606. }
  607. dnsc_ratio = DIV_ROUND_UP(src, dst);
  608. if ((src < filter_info->src_min) || (src > filter_info->src_max)
  609. || (dst < filter_info->dst_min) || (dst > filter_info->dst_max)) {
  610. SDE_ERROR(
  611. "invalid dnsc_blur size, fil:%d, src/dst:%u/%u, [min/max-src:%u/%u, dst:%u/%u]\n",
  612. filter_info->filter, src, dst, filter_info->src_min,
  613. filter_info->src_max, filter_info->dst_min, filter_info->dst_max);
  614. return -EINVAL;
  615. } else if ((dnsc_ratio < filter_info->min_ratio)
  616. || (dnsc_ratio > filter_info->max_ratio)) {
  617. SDE_ERROR(
  618. "invalid dnsc_blur ratio, fil:%d, src/dst:%u/%u, ratio:%u, ratio-min/max:%u/%u\n",
  619. filter_info->filter, src, dst, dnsc_ratio,
  620. filter_info->min_ratio, filter_info->max_ratio);
  621. return -EINVAL;
  622. }
  623. return 0;
  624. }
  625. static int _sde_enc_phys_wb_validate_dnsc_blur_ds(struct drm_crtc_state *crtc_state,
  626. struct drm_connector_state *conn_state, const struct sde_format *fmt)
  627. {
  628. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc_state);
  629. struct sde_connector_state *sde_conn_state = to_sde_connector_state(conn_state);
  630. struct sde_kms *sde_kms;
  631. struct sde_drm_dnsc_blur_cfg *cfg;
  632. struct sde_dnsc_blur_filter_info *filter_info;
  633. struct sde_io_res ds_res = {0, }, dnsc_blur_res = {0, };
  634. u32 ds_tap_pt = sde_crtc_get_property(cstate, CRTC_PROP_CAPTURE_OUTPUT);
  635. int ret = 0, i, j;
  636. sde_kms = sde_connector_get_kms(conn_state->connector);
  637. if (!sde_kms) {
  638. SDE_ERROR("invalid kms\n");
  639. return -EINVAL;
  640. }
  641. sde_crtc_get_ds_io_res(crtc_state, &ds_res);
  642. sde_connector_get_dnsc_blur_io_res(conn_state, &dnsc_blur_res);
  643. if ((ds_res.enabled && (!ds_res.src_w || !ds_res.src_h
  644. || !ds_res.dst_w || !ds_res.dst_h))) {
  645. SDE_ERROR("invalid ds cfg src:%ux%u dst:%ux%u\n",
  646. ds_res.src_w, ds_res.src_h, ds_res.dst_w, ds_res.dst_h);
  647. return -EINVAL;
  648. }
  649. if (!dnsc_blur_res.enabled)
  650. return 0;
  651. if (!dnsc_blur_res.src_w || !dnsc_blur_res.src_h
  652. || !dnsc_blur_res.dst_w || !dnsc_blur_res.dst_h) {
  653. SDE_ERROR("invalid dnsc_blur cfg src:%ux%u dst:%ux%u\n",
  654. dnsc_blur_res.src_w, dnsc_blur_res.src_h,
  655. dnsc_blur_res.dst_w, dnsc_blur_res.dst_h);
  656. return -EINVAL;
  657. } else if (ds_res.enabled && (ds_tap_pt == CAPTURE_DSPP_OUT)
  658. && ((ds_res.dst_w != dnsc_blur_res.src_w)
  659. || (ds_res.dst_h != dnsc_blur_res.src_h))) {
  660. SDE_ERROR("invalid DSPP OUT cfg: ds dst:%ux%u dnsc_blur src:%ux%u\n",
  661. ds_res.dst_w, ds_res.dst_h,
  662. dnsc_blur_res.src_w, dnsc_blur_res.src_h);
  663. return -EINVAL;
  664. } else if (ds_res.enabled && (ds_tap_pt == CAPTURE_MIXER_OUT)
  665. && ((ds_res.src_w != dnsc_blur_res.src_w)
  666. || (ds_res.src_h != dnsc_blur_res.src_h))) {
  667. SDE_ERROR("invalid MIXER OUT cfg: ds src:%ux%u dnsc_blur src:%ux%u\n",
  668. ds_res.dst_w, ds_res.dst_h,
  669. dnsc_blur_res.src_w, dnsc_blur_res.src_h);
  670. return -EINVAL;
  671. } else if (cstate->user_roi_list.num_rects) {
  672. SDE_ERROR("PU with dnsc_blur not supported\n");
  673. return -EINVAL;
  674. } else if (SDE_FORMAT_IS_YUV(fmt)) {
  675. SDE_ERROR("YUV output not supported with dnsc_blur\n");
  676. return -EINVAL;
  677. }
  678. for (i = 0; i < sde_conn_state->dnsc_blur_count; i++) {
  679. cfg = &sde_conn_state->dnsc_blur_cfg[i];
  680. for (j = 0; j < sde_kms->catalog->dnsc_blur_filter_count; j++) {
  681. filter_info = &sde_kms->catalog->dnsc_blur_filters[i];
  682. if (cfg->flags_h == filter_info->filter) {
  683. ret = _sde_enc_phys_wb_validate_dnsc_blur_filter(filter_info,
  684. cfg->src_width, cfg->dst_width);
  685. if (ret)
  686. break;
  687. }
  688. if (cfg->flags_v == filter_info->filter) {
  689. ret = _sde_enc_phys_wb_validate_dnsc_blur_filter(filter_info,
  690. cfg->src_height, cfg->dst_height);
  691. if (ret)
  692. break;
  693. }
  694. }
  695. }
  696. return ret;
  697. }
  698. static int _sde_enc_phys_wb_validate_cwb(struct sde_encoder_phys *phys_enc,
  699. struct drm_crtc_state *crtc_state,
  700. struct drm_connector_state *conn_state)
  701. {
  702. struct drm_framebuffer *fb;
  703. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc_state);
  704. struct sde_rect wb_roi = {0,}, pu_roi = {0,};
  705. u32 out_width = 0, out_height = 0;
  706. const struct sde_format *fmt;
  707. int prog_line, ret = 0;
  708. fb = sde_wb_connector_state_get_output_fb(conn_state);
  709. if (!fb) {
  710. SDE_DEBUG("no output framebuffer\n");
  711. return 0;
  712. }
  713. fmt = sde_get_sde_format_ext(fb->format->format, fb->modifier);
  714. if (!fmt) {
  715. SDE_ERROR("unsupported output pixel format:%x\n", fb->format->format);
  716. return -EINVAL;
  717. }
  718. ret = sde_wb_connector_state_get_output_roi(conn_state, &wb_roi);
  719. if (ret) {
  720. SDE_ERROR("failed to get roi %d\n", ret);
  721. return ret;
  722. }
  723. if (!wb_roi.w || !wb_roi.h) {
  724. SDE_ERROR("cwb roi is not set wxh:%dx%d\n", wb_roi.w, wb_roi.h);
  725. return -EINVAL;
  726. }
  727. prog_line = sde_connector_get_property(conn_state, CONNECTOR_PROP_EARLY_FENCE_LINE);
  728. if (prog_line) {
  729. SDE_ERROR("early fence not supported with CWB, prog_line:%d\n", prog_line);
  730. return -EINVAL;
  731. }
  732. /*
  733. * 1) No DS case: same restrictions for LM & DSSPP tap point
  734. * a) wb-roi should be inside FB
  735. * b) mode resolution & wb-roi should be same
  736. * 2) With DS case: restrictions would change based on tap point
  737. * 2.1) LM Tap Point:
  738. * a) wb-roi should be inside FB
  739. * b) wb-roi should be same as crtc-LM bounds
  740. * 2.2) DSPP Tap point: same as No DS case
  741. * a) wb-roi should be inside FB
  742. * b) mode resolution & wb-roi should be same
  743. * 3) With DNSC_BLUR case:
  744. * a) wb-roi should be inside FB
  745. * b) mode resolution and wb-roi should be same
  746. * 4) Partial Update case: additional stride check
  747. * a) cwb roi should be inside PU region or FB
  748. * b) cropping is only allowed for fully sampled data
  749. * c) add check for stride and QOS setting by 256B
  750. */
  751. _sde_enc_phys_wb_get_out_resolution(crtc_state, conn_state, &out_width, &out_height);
  752. if (SDE_FORMAT_IS_YUV(fmt) && ((wb_roi.w != out_width) || (wb_roi.h != out_height))) {
  753. SDE_ERROR("invalid wb roi[%dx%d] out[%dx%d] fmt:%x\n",
  754. wb_roi.w, wb_roi.h, out_width, out_height, fmt->base.pixel_format);
  755. return -EINVAL;
  756. }
  757. if ((wb_roi.w > out_width) || (wb_roi.h > out_height)) {
  758. SDE_ERROR("invalid wb roi[%dx%d] out[%dx%d]\n",
  759. wb_roi.w, wb_roi.h, out_width, out_height);
  760. return -EINVAL;
  761. }
  762. if (((wb_roi.w < out_width) || (wb_roi.h < out_height)) &&
  763. (wb_roi.w * wb_roi.h * fmt->bpp) % 256) {
  764. SDE_ERROR("invalid stride w = %d h = %d bpp =%d out_width = %d, out_height = %d\n",
  765. wb_roi.w, wb_roi.h, fmt->bpp, out_width, out_height);
  766. return -EINVAL;
  767. }
  768. /*
  769. * If output size is equal to input size ensure wb_roi with x and y offset
  770. * will be within buffer. If output size is smaller, only width and height are taken
  771. * into consideration as output region will begin at top left corner
  772. */
  773. if ((fb->width == out_width && fb->height == out_height) &&
  774. (((wb_roi.x + wb_roi.w) > fb->width)
  775. || ((wb_roi.y + wb_roi.h) > fb->height))) {
  776. SDE_ERROR("invalid wb roi[%d,%d,%d,%d] fb[%dx%d] out[%dx%d]\n",
  777. wb_roi.x, wb_roi.y, wb_roi.w, wb_roi.h, fb->width, fb->height,
  778. out_width, out_height);
  779. return -EINVAL;
  780. } else if ((fb->width < out_width || fb->height < out_height) &&
  781. ((wb_roi.w > fb->width || wb_roi.h > fb->height))) {
  782. SDE_ERROR("invalid wb roi[%d,%d,%d,%d] fb[%dx%d] out[%dx%d]\n",
  783. wb_roi.x, wb_roi.y, wb_roi.w, wb_roi.h, fb->width, fb->height,
  784. out_width, out_height);
  785. return -EINVAL;
  786. }
  787. /* validate wb roi against pu rect */
  788. if (cstate->user_roi_list.num_rects) {
  789. sde_kms_rect_merge_rectangles(&cstate->user_roi_list, &pu_roi);
  790. if (wb_roi.w > pu_roi.w || wb_roi.h > pu_roi.h) {
  791. SDE_ERROR("invalid wb roi with pu [%dx%d vs %dx%d]\n",
  792. wb_roi.w, wb_roi.h, pu_roi.w, pu_roi.h);
  793. return -EINVAL;
  794. }
  795. }
  796. return ret;
  797. }
  798. /**
  799. * sde_encoder_phys_wb_atomic_check - verify and fixup given atomic states
  800. * @phys_enc: Pointer to physical encoder
  801. * @crtc_state: Pointer to CRTC atomic state
  802. * @conn_state: Pointer to connector atomic state
  803. */
  804. static int sde_encoder_phys_wb_atomic_check(struct sde_encoder_phys *phys_enc,
  805. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state)
  806. {
  807. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  808. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc_state);
  809. struct sde_connector_state *sde_conn_state;
  810. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  811. const struct sde_wb_cfg *wb_cfg = hw_wb->caps;
  812. struct drm_framebuffer *fb;
  813. const struct sde_format *fmt;
  814. struct sde_rect wb_roi;
  815. u32 out_width = 0, out_height = 0;
  816. const struct drm_display_mode *mode = &crtc_state->mode;
  817. int rc;
  818. bool clone_mode_curr = false;
  819. SDE_DEBUG("[enc:%d wb:%d] atomic_check:\"%s\",%d,%d]\n", DRMID(phys_enc->parent),
  820. WBID(wb_enc), mode->name, mode->hdisplay, mode->vdisplay);
  821. if (!conn_state || !conn_state->connector) {
  822. SDE_ERROR("[enc:%d wb:%d] invalid connector state\n",
  823. DRMID(phys_enc->parent), WBID(wb_enc));
  824. return -EINVAL;
  825. } else if (conn_state->connector->status != connector_status_connected) {
  826. SDE_ERROR("[enc:%d wb:%d] connector not connected; ret:%d\n",
  827. DRMID(phys_enc->parent), WBID(wb_enc), conn_state->connector->status);
  828. return -EINVAL;
  829. }
  830. sde_conn_state = to_sde_connector_state(conn_state);
  831. clone_mode_curr = phys_enc->in_clone_mode;
  832. _sde_enc_phys_wb_detect_cwb(phys_enc, crtc_state);
  833. if (clone_mode_curr && !cstate->cwb_enc_mask) {
  834. SDE_ERROR("[enc:%d wb:%d] WB commit before CWB disable\n",
  835. DRMID(phys_enc->parent), WBID(wb_enc));
  836. return -EINVAL;
  837. }
  838. memset(&wb_roi, 0, sizeof(struct sde_rect));
  839. rc = sde_wb_connector_state_get_output_roi(conn_state, &wb_roi);
  840. if (rc) {
  841. SDE_ERROR("[enc:%d wb:%d] failed to get roi; ret:%d\n",
  842. DRMID(phys_enc->parent), WBID(wb_enc), rc);
  843. return rc;
  844. }
  845. /* bypass check if commit with no framebuffer */
  846. fb = sde_wb_connector_state_get_output_fb(conn_state);
  847. if (!fb) {
  848. SDE_DEBUG("[enc:%d wb:%d] no out fb\n", DRMID(phys_enc->parent), WBID(wb_enc));
  849. return 0;
  850. }
  851. fmt = sde_get_sde_format_ext(fb->format->format, fb->modifier);
  852. if (!fmt) {
  853. SDE_ERROR("[enc:%d wb:%d] unsupported output pixel format:%x\n",
  854. DRMID(phys_enc->parent), WBID(wb_enc), fb->format->format);
  855. return -EINVAL;
  856. }
  857. SDE_DEBUG("[enc:%d enc:%d] fb_id:%u, wxh:%ux%u, fb_fmt:%x,%llx, roi:{%d,%d,%d,%d}\n",
  858. DRMID(phys_enc->parent), WBID(wb_enc), fb->base.id, fb->width, fb->height,
  859. fb->format->format, fb->modifier, wb_roi.x, wb_roi.y, wb_roi.w, wb_roi.h);
  860. if (fmt->chroma_sample == SDE_CHROMA_H2V1 ||
  861. fmt->chroma_sample == SDE_CHROMA_H1V2) {
  862. SDE_ERROR("[enc:%d wb:%d] invalid chroma sample type in output format:%x\n",
  863. DRMID(phys_enc->parent), WBID(wb_enc), fmt->base.pixel_format);
  864. return -EINVAL;
  865. }
  866. if (SDE_FORMAT_IS_UBWC(fmt) && !(wb_cfg->features & BIT(SDE_WB_UBWC))) {
  867. SDE_ERROR("[enc:%d wb:%d] invalid output format:%x\n",
  868. DRMID(phys_enc->parent), WBID(wb_enc), fmt->base.pixel_format);
  869. return -EINVAL;
  870. }
  871. if (SDE_FORMAT_IS_YUV(fmt) != !!phys_enc->hw_cdm)
  872. crtc_state->mode_changed = true;
  873. rc = _sde_enc_phys_wb_validate_dnsc_blur_ds(crtc_state, conn_state, fmt);
  874. if (rc) {
  875. SDE_ERROR("[enc:%d wb:%d] failed dnsc_blur/ds validation; ret:%d\n",
  876. DRMID(phys_enc->parent), WBID(wb_enc), rc);
  877. return rc;
  878. }
  879. /* if in clone mode, return after cwb validation */
  880. if (cstate->cwb_enc_mask) {
  881. rc = _sde_enc_phys_wb_validate_cwb(phys_enc, crtc_state, conn_state);
  882. if (rc)
  883. SDE_ERROR("[enc:%d wb:%d] failed in cwb validation %d\n",
  884. DRMID(phys_enc->parent), WBID(wb_enc), rc);
  885. return rc;
  886. }
  887. _sde_enc_phys_wb_get_out_resolution(crtc_state, conn_state, &out_width, &out_height);
  888. if (!wb_roi.w || !wb_roi.h) {
  889. wb_roi.x = 0;
  890. wb_roi.y = 0;
  891. wb_roi.w = out_width;
  892. wb_roi.h = out_height;
  893. }
  894. if ((wb_roi.x + wb_roi.w > fb->width) || (wb_roi.x + wb_roi.w > out_width)) {
  895. SDE_ERROR("[enc:%d wb:%d] invalid roi x:%d, w:%d, fb_w:%d, mode_w:%d, out_w:%d\n",
  896. DRMID(phys_enc->parent), WBID(wb_enc), wb_roi.x, wb_roi.w,
  897. fb->width, mode->hdisplay, out_width);
  898. return -EINVAL;
  899. } else if ((wb_roi.y + wb_roi.h > fb->height) || (wb_roi.y + wb_roi.h > out_height)) {
  900. SDE_ERROR("[enc:%d wb:%d] invalid roi y:%d, h:%d, fb_h:%d, mode_h%d, out_h:%d\n",
  901. DRMID(phys_enc->parent), WBID(wb_enc), wb_roi.y, wb_roi.h,
  902. fb->height, mode->vdisplay, out_height);
  903. return -EINVAL;
  904. } else if ((out_width > mode->hdisplay) || (out_height > mode->vdisplay)) {
  905. SDE_ERROR("[enc:%d wb:%d] invalid o w/h o_w:%d, mode_w:%d, o_h:%d, mode_h:%d\n",
  906. DRMID(phys_enc->parent), WBID(wb_enc), out_width, mode->hdisplay,
  907. out_height, mode->vdisplay);
  908. return -EINVAL;
  909. } else if (wb_roi.w > SDE_WB_MAX_LINEWIDTH(fmt, wb_cfg)) {
  910. SDE_ERROR("[enc:%d wb:%d] invalid roi ubwc:%d, w:%d, maxlinewidth:%u\n",
  911. DRMID(phys_enc->parent), WBID(wb_enc), SDE_FORMAT_IS_UBWC(fmt),
  912. wb_roi.w, SDE_WB_MAX_LINEWIDTH(fmt, wb_cfg));
  913. return -EINVAL;
  914. }
  915. return rc;
  916. }
  917. static void _sde_encoder_phys_wb_setup_cache(struct sde_encoder_phys_wb *wb_enc,
  918. struct drm_framebuffer *fb)
  919. {
  920. struct sde_wb_device *wb_dev = wb_enc->wb_dev;
  921. struct drm_connector_state *state = wb_dev->connector->state;
  922. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  923. struct sde_crtc *sde_crtc = to_sde_crtc(wb_enc->crtc);
  924. struct sde_sc_cfg *sc_cfg = &hw_wb->catalog->sc_cfg[SDE_SYS_CACHE_DISP_WB];
  925. struct sde_hw_wb_sc_cfg *cfg = &wb_enc->sc_cfg;
  926. u32 cache_enable;
  927. if (!sc_cfg->has_sys_cache) {
  928. SDE_DEBUG("sys cache feature not enabled\n");
  929. return;
  930. }
  931. if (!hw_wb || !hw_wb->ops.setup_sys_cache) {
  932. SDE_DEBUG("unsupported ops: setup_sys_cache WB %d\n", WBID(wb_enc));
  933. return;
  934. }
  935. cache_enable = sde_connector_get_property(state, CONNECTOR_PROP_CACHE_STATE);
  936. if (!cfg->wr_en && !cache_enable)
  937. return;
  938. cfg->wr_en = cache_enable;
  939. cfg->flags = SYS_CACHE_EN_FLAG | SYS_CACHE_SCID;
  940. if (cache_enable) {
  941. cfg->wr_scid = sc_cfg->llcc_scid;
  942. cfg->type = SDE_SYS_CACHE_DISP_WB;
  943. msm_framebuffer_set_cache_hint(fb, MSM_FB_CACHE_WRITE_EN, SDE_SYS_CACHE_DISP_WB);
  944. } else {
  945. cfg->wr_scid = 0x0;
  946. cfg->type = SDE_SYS_CACHE_NONE;
  947. msm_framebuffer_set_cache_hint(fb, MSM_FB_CACHE_NONE, SDE_SYS_CACHE_NONE);
  948. }
  949. sde_crtc->new_perf.llcc_active[SDE_SYS_CACHE_DISP_WB] = cache_enable;
  950. sde_core_perf_crtc_update_llcc(wb_enc->crtc);
  951. hw_wb->ops.setup_sys_cache(hw_wb, cfg);
  952. SDE_EVT32(WBID(wb_enc), cfg->wr_scid, cfg->flags, cfg->type, cache_enable);
  953. }
  954. static void _sde_encoder_phys_wb_update_cwb_flush(struct sde_encoder_phys *phys_enc, bool enable)
  955. {
  956. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  957. struct sde_hw_wb *hw_wb;
  958. struct sde_hw_ctl *hw_ctl;
  959. struct sde_hw_cdm *hw_cdm;
  960. struct sde_hw_pingpong *hw_pp;
  961. struct sde_hw_dnsc_blur *hw_dnsc_blur;
  962. struct sde_crtc *crtc;
  963. struct sde_crtc_state *crtc_state;
  964. int i = 0, cwb_capture_mode = 0;
  965. enum sde_cwb cwb_idx = 0;
  966. enum sde_dcwb dcwb_idx = 0;
  967. enum sde_cwb src_pp_idx = 0;
  968. bool dspp_out = false, need_merge = false;
  969. struct sde_connector *c_conn = NULL;
  970. struct sde_connector_state *c_state = NULL;
  971. void *dither_cfg = NULL;
  972. size_t dither_sz = 0;
  973. if (!phys_enc->in_clone_mode) {
  974. SDE_DEBUG("enc:%d, wb:%d - not in CWB mode. early return\n",
  975. DRMID(phys_enc->parent), WBID(wb_enc));
  976. return;
  977. }
  978. crtc = to_sde_crtc(wb_enc->crtc);
  979. crtc_state = to_sde_crtc_state(wb_enc->crtc->state);
  980. cwb_capture_mode = sde_crtc_get_property(crtc_state,
  981. CRTC_PROP_CAPTURE_OUTPUT);
  982. hw_pp = phys_enc->hw_pp;
  983. hw_wb = wb_enc->hw_wb;
  984. hw_cdm = phys_enc->hw_cdm;
  985. hw_dnsc_blur = phys_enc->hw_dnsc_blur;
  986. /* In CWB mode, program actual source master sde_hw_ctl from crtc */
  987. hw_ctl = crtc->mixers[0].hw_ctl;
  988. if (!hw_ctl || !hw_wb || !hw_pp) {
  989. SDE_ERROR("[enc:%d wb:%d] HW resource not available for CWB\n",
  990. DRMID(phys_enc->parent), WBID(wb_enc));
  991. return;
  992. }
  993. /* treating LM idx of primary display ctl path as source ping-pong idx*/
  994. src_pp_idx = (enum sde_cwb)crtc->mixers[0].hw_lm->idx;
  995. cwb_idx = (enum sde_cwb)hw_pp->idx;
  996. dspp_out = (cwb_capture_mode == CAPTURE_DSPP_OUT);
  997. need_merge = (crtc->num_mixers > 1) ? true : false;
  998. if (test_bit(SDE_WB_DCWB_CTRL, &hw_wb->caps->features)) {
  999. dcwb_idx = (enum sde_dcwb) ((hw_pp->idx % 2) + i);
  1000. if ((dcwb_idx + crtc->num_mixers) > DCWB_MAX) {
  1001. SDE_ERROR("[enc:%d, wb:%d] invalid DCWB config; dcwb=%d, num_lm=%d\n",
  1002. DRMID(phys_enc->parent), WBID(wb_enc), dcwb_idx, crtc->num_mixers);
  1003. return;
  1004. }
  1005. } else {
  1006. if (src_pp_idx > CWB_0 || ((cwb_idx + crtc->num_mixers) > CWB_MAX)) {
  1007. SDE_ERROR("[enc:%d wb:%d] invalid CWB onfig; pp_idx:%d, cwb:%d, num_lm%d\n",
  1008. DRMID(phys_enc->parent), WBID(wb_enc), src_pp_idx,
  1009. dcwb_idx, crtc->num_mixers);
  1010. return;
  1011. }
  1012. }
  1013. if (hw_ctl->ops.update_bitmask)
  1014. hw_ctl->ops.update_bitmask(hw_ctl, SDE_HW_FLUSH_WB, hw_wb->idx, 1);
  1015. if (hw_ctl->ops.update_bitmask && hw_cdm)
  1016. hw_ctl->ops.update_bitmask(hw_ctl, SDE_HW_FLUSH_CDM, hw_cdm->idx, 1);
  1017. if (hw_ctl->ops.update_dnsc_blur_bitmask && hw_dnsc_blur)
  1018. hw_ctl->ops.update_dnsc_blur_bitmask(hw_ctl, hw_dnsc_blur->idx, 1);
  1019. if (test_bit(SDE_WB_CWB_CTRL, &hw_wb->caps->features) ||
  1020. test_bit(SDE_WB_DCWB_CTRL, &hw_wb->caps->features)) {
  1021. if (test_bit(SDE_WB_CWB_DITHER_CTRL, &hw_wb->caps->features)) {
  1022. if (cwb_capture_mode) {
  1023. c_conn = to_sde_connector(phys_enc->connector);
  1024. c_state = to_sde_connector_state(phys_enc->connector->state);
  1025. dither_cfg = msm_property_get_blob(&c_conn->property_info,
  1026. &c_state->property_state, &dither_sz,
  1027. CONNECTOR_PROP_PP_CWB_DITHER);
  1028. SDE_DEBUG("Read cwb dither setting from blob %pK\n", dither_cfg);
  1029. } else {
  1030. /* disable case: tap is lm */
  1031. dither_cfg = NULL;
  1032. }
  1033. }
  1034. for (i = 0; i < crtc->num_mixers; i++) {
  1035. src_pp_idx = (enum sde_cwb) (src_pp_idx + i);
  1036. if (test_bit(SDE_WB_DCWB_CTRL, &hw_wb->caps->features)) {
  1037. dcwb_idx = (enum sde_dcwb) ((hw_pp->idx % 2) + i);
  1038. if (test_bit(SDE_WB_CWB_DITHER_CTRL, &hw_wb->caps->features)) {
  1039. if (hw_wb->ops.program_cwb_dither_ctrl)
  1040. hw_wb->ops.program_cwb_dither_ctrl(hw_wb,
  1041. dcwb_idx, dither_cfg, dither_sz, enable);
  1042. }
  1043. if (hw_wb->ops.program_dcwb_ctrl)
  1044. hw_wb->ops.program_dcwb_ctrl(hw_wb, dcwb_idx,
  1045. src_pp_idx, cwb_capture_mode, enable);
  1046. if (hw_ctl->ops.update_bitmask)
  1047. hw_ctl->ops.update_bitmask(hw_ctl,
  1048. SDE_HW_FLUSH_CWB, dcwb_idx, 1);
  1049. } else if (test_bit(SDE_WB_CWB_CTRL, &hw_wb->caps->features)) {
  1050. cwb_idx = (enum sde_cwb) (hw_pp->idx + i);
  1051. if (hw_wb->ops.program_cwb_ctrl)
  1052. hw_wb->ops.program_cwb_ctrl(hw_wb, cwb_idx,
  1053. src_pp_idx, dspp_out, enable);
  1054. if (hw_ctl->ops.update_bitmask)
  1055. hw_ctl->ops.update_bitmask(hw_ctl,
  1056. SDE_HW_FLUSH_CWB, cwb_idx, 1);
  1057. }
  1058. }
  1059. if (need_merge && hw_ctl->ops.update_bitmask && hw_pp && hw_pp->merge_3d)
  1060. hw_ctl->ops.update_bitmask(hw_ctl, SDE_HW_FLUSH_MERGE_3D,
  1061. hw_pp->merge_3d->idx, 1);
  1062. } else {
  1063. phys_enc->hw_mdptop->ops.set_cwb_ppb_cntl(phys_enc->hw_mdptop,
  1064. need_merge, dspp_out);
  1065. }
  1066. }
  1067. /**
  1068. * _sde_encoder_phys_wb_update_flush - flush hardware update
  1069. * @phys_enc: Pointer to physical encoder
  1070. */
  1071. static void _sde_encoder_phys_wb_update_flush(struct sde_encoder_phys *phys_enc)
  1072. {
  1073. struct sde_encoder_phys_wb *wb_enc;
  1074. struct sde_hw_wb *hw_wb;
  1075. struct sde_hw_ctl *hw_ctl;
  1076. struct sde_hw_cdm *hw_cdm;
  1077. struct sde_hw_pingpong *hw_pp;
  1078. struct sde_hw_dnsc_blur *hw_dnsc_blur;
  1079. struct sde_ctl_flush_cfg pending_flush = {0,};
  1080. if (!phys_enc)
  1081. return;
  1082. wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1083. hw_wb = wb_enc->hw_wb;
  1084. hw_cdm = phys_enc->hw_cdm;
  1085. hw_pp = phys_enc->hw_pp;
  1086. hw_ctl = phys_enc->hw_ctl;
  1087. hw_dnsc_blur = phys_enc->hw_dnsc_blur;
  1088. SDE_DEBUG("[enc:%d wb:%d]\n", DRMID(phys_enc->parent), WBID(wb_enc));
  1089. if (phys_enc->in_clone_mode) {
  1090. SDE_DEBUG("[enc:%d wb:%d] in CWB mode. early return\n",
  1091. DRMID(phys_enc->parent), WBID(wb_enc));
  1092. return;
  1093. }
  1094. if (!hw_ctl) {
  1095. SDE_DEBUG("[enc:%d wb:%d] invalid ctl\n", DRMID(phys_enc->parent), WBID(wb_enc));
  1096. return;
  1097. }
  1098. if (hw_ctl->ops.update_bitmask)
  1099. hw_ctl->ops.update_bitmask(hw_ctl, SDE_HW_FLUSH_WB, hw_wb->idx, 1);
  1100. if (hw_ctl->ops.update_bitmask && hw_cdm)
  1101. hw_ctl->ops.update_bitmask(hw_ctl, SDE_HW_FLUSH_CDM, hw_cdm->idx, 1);
  1102. if (hw_ctl->ops.update_bitmask && hw_pp && hw_pp->merge_3d)
  1103. hw_ctl->ops.update_bitmask(hw_ctl, SDE_HW_FLUSH_MERGE_3D, hw_pp->merge_3d->idx, 1);
  1104. if (hw_ctl->ops.update_dnsc_blur_bitmask && hw_dnsc_blur)
  1105. hw_ctl->ops.update_dnsc_blur_bitmask(hw_ctl, hw_dnsc_blur->idx, 1);
  1106. if (hw_ctl->ops.get_pending_flush)
  1107. hw_ctl->ops.get_pending_flush(hw_ctl, &pending_flush);
  1108. SDE_DEBUG("[enc:%d wb:%d] Pending flush mask for CTL_%d is 0x%x\n",
  1109. DRMID(phys_enc->parent), WBID(wb_enc),
  1110. hw_ctl->idx - CTL_0, pending_flush.pending_flush_mask);
  1111. }
  1112. static void _sde_encoder_phys_wb_setup_dnsc_blur(struct sde_encoder_phys *phys_enc)
  1113. {
  1114. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1115. struct sde_wb_device *wb_dev = wb_enc->wb_dev;
  1116. struct sde_kms *sde_kms = phys_enc->sde_kms;
  1117. struct sde_hw_dnsc_blur *hw_dnsc_blur = phys_enc->hw_dnsc_blur;
  1118. struct sde_hw_pingpong *hw_pp = phys_enc->hw_pp;
  1119. struct sde_connector *sde_conn;
  1120. struct sde_connector_state *sde_conn_state;
  1121. struct sde_drm_dnsc_blur_cfg *cfg;
  1122. int i;
  1123. bool enable;
  1124. if (!sde_kms->catalog->dnsc_blur_count || !hw_dnsc_blur || !hw_pp
  1125. || !hw_dnsc_blur->ops.setup_dnsc_blur)
  1126. return;
  1127. sde_conn = to_sde_connector(wb_dev->connector);
  1128. sde_conn_state = to_sde_connector_state(wb_dev->connector->state);
  1129. /* swap between 0 & 1 lut idx on each config change for gaussian lut */
  1130. sde_conn_state->dnsc_blur_lut = 1 - sde_conn_state->dnsc_blur_lut;
  1131. for (i = 0; i < sde_conn_state->dnsc_blur_count; i++) {
  1132. cfg = &sde_conn_state->dnsc_blur_cfg[i];
  1133. enable = (cfg->flags & DNSC_BLUR_EN);
  1134. hw_dnsc_blur->ops.setup_dnsc_blur(hw_dnsc_blur, cfg, sde_conn_state->dnsc_blur_lut);
  1135. if (hw_dnsc_blur->ops.setup_dither)
  1136. hw_dnsc_blur->ops.setup_dither(hw_dnsc_blur, cfg);
  1137. if (hw_dnsc_blur->ops.bind_pingpong_blk)
  1138. hw_dnsc_blur->ops.bind_pingpong_blk(hw_dnsc_blur, enable, hw_pp->idx);
  1139. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc), sde_conn_state->dnsc_blur_count,
  1140. cfg->flags, cfg->flags_h, cfg->flags_v, cfg->src_width,
  1141. cfg->src_height, cfg->dst_width, cfg->dst_height,
  1142. sde_conn_state->dnsc_blur_lut);
  1143. }
  1144. }
  1145. static void _sde_encoder_phys_wb_setup_prog_line(struct sde_encoder_phys *phys_enc)
  1146. {
  1147. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1148. struct sde_wb_device *wb_dev = wb_enc->wb_dev;
  1149. struct drm_connector_state *state = wb_dev->connector->state;
  1150. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  1151. u32 prog_line;
  1152. if (phys_enc->in_clone_mode || !hw_wb->ops.set_prog_line_count)
  1153. return;
  1154. prog_line = sde_connector_get_property(state, CONNECTOR_PROP_EARLY_FENCE_LINE);
  1155. if (wb_enc->prog_line != prog_line) {
  1156. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc), wb_enc->prog_line, prog_line);
  1157. wb_enc->prog_line = prog_line;
  1158. hw_wb->ops.set_prog_line_count(hw_wb, prog_line);
  1159. }
  1160. }
  1161. /**
  1162. * sde_encoder_phys_wb_setup - setup writeback encoder
  1163. * @phys_enc: Pointer to physical encoder
  1164. */
  1165. static void sde_encoder_phys_wb_setup(struct sde_encoder_phys *phys_enc)
  1166. {
  1167. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1168. struct drm_display_mode mode = phys_enc->cached_mode;
  1169. struct drm_connector_state *conn_state = phys_enc->connector->state;
  1170. struct drm_crtc_state *crtc_state = wb_enc->crtc->state;
  1171. struct drm_framebuffer *fb;
  1172. struct sde_rect *wb_roi = &wb_enc->wb_roi;
  1173. u32 out_width = 0, out_height = 0;
  1174. SDE_DEBUG("[enc:%d wb:%d] mode_set:\"%s\",%d,%d]\n", DRMID(phys_enc->parent),
  1175. WBID(wb_enc), mode.name, mode.hdisplay, mode.vdisplay);
  1176. memset(wb_roi, 0, sizeof(struct sde_rect));
  1177. /* clear writeback framebuffer - will be updated in setup_fb */
  1178. wb_enc->wb_fb = NULL;
  1179. wb_enc->wb_aspace = NULL;
  1180. if (phys_enc->enable_state == SDE_ENC_DISABLING) {
  1181. fb = wb_enc->fb_disable;
  1182. wb_roi->w = 0;
  1183. wb_roi->h = 0;
  1184. } else {
  1185. fb = sde_wb_get_output_fb(wb_enc->wb_dev);
  1186. sde_wb_get_output_roi(wb_enc->wb_dev, wb_roi);
  1187. }
  1188. if (!fb) {
  1189. SDE_DEBUG("[enc:%d wb:%d] no out fb\n", DRMID(phys_enc->parent), WBID(wb_enc));
  1190. return;
  1191. }
  1192. SDE_DEBUG("[fb_id:%u][fb:%u,%u]\n", fb->base.id, fb->width, fb->height);
  1193. _sde_enc_phys_wb_get_out_resolution(crtc_state, conn_state, &out_width, &out_height);
  1194. if (wb_roi->w == 0 || wb_roi->h == 0) {
  1195. wb_roi->x = 0;
  1196. wb_roi->y = 0;
  1197. wb_roi->w = out_width;
  1198. wb_roi->h = out_height;
  1199. }
  1200. wb_enc->wb_fmt = sde_get_sde_format_ext(fb->format->format,
  1201. fb->modifier);
  1202. if (!wb_enc->wb_fmt) {
  1203. SDE_ERROR("[enc:%d wb:%d] unsupported output pixel format:%d\n",
  1204. DRMID(phys_enc->parent), WBID(wb_enc), fb->format->format);
  1205. return;
  1206. }
  1207. SDE_DEBUG("[enc:%d enc:%d] fb_id:%u, wxh:%ux%u, fb_fmt:%x,%llx, roi:{%d,%d,%d,%d}\n",
  1208. DRMID(phys_enc->parent), WBID(wb_enc), fb->base.id, fb->width, fb->height,
  1209. fb->format->format, fb->modifier, wb_roi->x, wb_roi->y, wb_roi->w, wb_roi->h);
  1210. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc), wb_roi->x, wb_roi->y, wb_roi->w, wb_roi->h,
  1211. out_width, out_height, fb->width, fb->height, mode.hdisplay, mode.vdisplay);
  1212. sde_encoder_phys_wb_set_ot_limit(phys_enc);
  1213. sde_encoder_phys_wb_set_qos_remap(phys_enc);
  1214. sde_encoder_phys_wb_set_qos(phys_enc);
  1215. sde_encoder_phys_setup_cdm(phys_enc, fb, wb_enc->wb_fmt, wb_roi);
  1216. sde_encoder_phys_wb_setup_fb(phys_enc, fb, wb_roi, out_width, out_height);
  1217. _sde_encoder_phys_wb_setup_ctl(phys_enc, wb_enc->wb_fmt);
  1218. _sde_encoder_phys_wb_setup_cache(wb_enc, fb);
  1219. _sde_encoder_phys_wb_setup_cwb(phys_enc, true);
  1220. _sde_encoder_phys_wb_setup_prog_line(phys_enc);
  1221. _sde_encoder_phys_wb_setup_dnsc_blur(phys_enc);
  1222. }
  1223. static void sde_encoder_phys_wb_ctl_start_irq(void *arg, int irq_idx)
  1224. {
  1225. struct sde_encoder_phys_wb *wb_enc = arg;
  1226. struct sde_encoder_phys *phys_enc;
  1227. struct sde_hw_wb *hw_wb;
  1228. u32 line_cnt = 0;
  1229. if (!wb_enc)
  1230. return;
  1231. SDE_ATRACE_BEGIN("ctl_start_irq");
  1232. phys_enc = &wb_enc->base;
  1233. if (atomic_add_unless(&phys_enc->pending_ctl_start_cnt, -1, 0))
  1234. wake_up_all(&phys_enc->pending_kickoff_wq);
  1235. hw_wb = wb_enc->hw_wb;
  1236. if (hw_wb->ops.get_line_count)
  1237. line_cnt = hw_wb->ops.get_line_count(hw_wb);
  1238. SDE_ATRACE_END("ctl_start_irq");
  1239. SDE_EVT32_IRQ(DRMID(phys_enc->parent), WBID(wb_enc), line_cnt);
  1240. }
  1241. static void _sde_encoder_phys_wb_frame_done_helper(void *arg, bool frame_error)
  1242. {
  1243. struct sde_encoder_phys_wb *wb_enc = arg;
  1244. struct sde_encoder_phys *phys_enc = &wb_enc->base;
  1245. u32 event = frame_error ? SDE_ENCODER_FRAME_EVENT_ERROR : 0;
  1246. u32 ubwc_error = 0;
  1247. /* don't notify upper layer for internal commit */
  1248. if (phys_enc->enable_state == SDE_ENC_DISABLING && !phys_enc->in_clone_mode)
  1249. goto end;
  1250. if (phys_enc->parent_ops.handle_frame_done &&
  1251. atomic_add_unless(&phys_enc->pending_kickoff_cnt, -1, 0)) {
  1252. event |= SDE_ENCODER_FRAME_EVENT_DONE;
  1253. /*
  1254. * signal retire-fence during wb-done
  1255. * - when prog_line is not configured
  1256. * - when prog_line is configured and line-ptr-irq is missed
  1257. */
  1258. if (!wb_enc->prog_line || (wb_enc->prog_line &&
  1259. (atomic_read(&phys_enc->pending_kickoff_cnt) <
  1260. atomic_read(&phys_enc->pending_retire_fence_cnt)))) {
  1261. atomic_add_unless(&phys_enc->pending_retire_fence_cnt, -1, 0);
  1262. event |= SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE;
  1263. }
  1264. if (phys_enc->in_clone_mode)
  1265. event |= SDE_ENCODER_FRAME_EVENT_CWB_DONE
  1266. | SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE;
  1267. else
  1268. event |= SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE;
  1269. phys_enc->parent_ops.handle_frame_done(phys_enc->parent, phys_enc, event);
  1270. }
  1271. if (!phys_enc->in_clone_mode && phys_enc->parent_ops.handle_vblank_virt)
  1272. phys_enc->parent_ops.handle_vblank_virt(phys_enc->parent, phys_enc);
  1273. end:
  1274. if (frame_error && wb_enc->hw_wb->ops.get_ubwc_error
  1275. && wb_enc->hw_wb->ops.clear_ubwc_error) {
  1276. wb_enc->hw_wb->ops.get_ubwc_error(wb_enc->hw_wb);
  1277. wb_enc->hw_wb->ops.clear_ubwc_error(wb_enc->hw_wb);
  1278. }
  1279. SDE_EVT32_IRQ(DRMID(phys_enc->parent), WBID(wb_enc), phys_enc->in_clone_mode,
  1280. phys_enc->enable_state, event, atomic_read(&phys_enc->pending_kickoff_cnt),
  1281. atomic_read(&phys_enc->pending_retire_fence_cnt),
  1282. ubwc_error, frame_error);
  1283. wake_up_all(&phys_enc->pending_kickoff_wq);
  1284. }
  1285. /**
  1286. * sde_encoder_phys_wb_done_irq - Pingpong overflow interrupt handler for CWB
  1287. * @arg: Pointer to writeback encoder
  1288. * @irq_idx: interrupt index
  1289. */
  1290. static void sde_encoder_phys_cwb_ovflow(void *arg, int irq_idx)
  1291. {
  1292. _sde_encoder_phys_wb_frame_done_helper(arg, true);
  1293. }
  1294. /**
  1295. * sde_encoder_phys_wb_done_irq - writeback interrupt handler
  1296. * @arg: Pointer to writeback encoder
  1297. * @irq_idx: interrupt index
  1298. */
  1299. static void sde_encoder_phys_wb_done_irq(void *arg, int irq_idx)
  1300. {
  1301. SDE_ATRACE_BEGIN("wb_done_irq");
  1302. _sde_encoder_phys_wb_frame_done_helper(arg, false);
  1303. SDE_ATRACE_END("wb_done_irq");
  1304. }
  1305. static void sde_encoder_phys_wb_lineptr_irq(void *arg, int irq_idx)
  1306. {
  1307. struct sde_encoder_phys_wb *wb_enc = arg;
  1308. struct sde_encoder_phys *phys_enc;
  1309. struct sde_hw_wb *hw_wb;
  1310. u32 event = 0, line_cnt = 0;
  1311. if (!wb_enc || !wb_enc->prog_line)
  1312. return;
  1313. SDE_ATRACE_BEGIN("wb_lineptr_irq");
  1314. phys_enc = &wb_enc->base;
  1315. if (phys_enc->parent_ops.handle_frame_done &&
  1316. atomic_add_unless(&phys_enc->pending_retire_fence_cnt, -1, 0)) {
  1317. event = SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE;
  1318. phys_enc->parent_ops.handle_frame_done(phys_enc->parent, phys_enc, event);
  1319. }
  1320. hw_wb = wb_enc->hw_wb;
  1321. if (hw_wb->ops.get_line_count)
  1322. line_cnt = hw_wb->ops.get_line_count(hw_wb);
  1323. SDE_ATRACE_END("wb_lineptr_irq");
  1324. SDE_EVT32_IRQ(DRMID(phys_enc->parent), WBID(wb_enc), event, wb_enc->prog_line, line_cnt);
  1325. }
  1326. /**
  1327. * sde_encoder_phys_wb_irq_ctrl - irq control of WB
  1328. * @phys: Pointer to physical encoder
  1329. * @enable: indicates enable or disable interrupts
  1330. */
  1331. static void sde_encoder_phys_wb_irq_ctrl(struct sde_encoder_phys *phys, bool enable)
  1332. {
  1333. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys);
  1334. const struct sde_wb_cfg *wb_cfg;
  1335. int index = 0, pp = 0;
  1336. u32 max_num_of_irqs = 0;
  1337. const u32 *irq_table = NULL;
  1338. if (!wb_enc)
  1339. return;
  1340. pp = phys->hw_pp->idx - PINGPONG_0;
  1341. if ((pp + CRTC_DUAL_MIXERS_ONLY) >= PINGPONG_MAX) {
  1342. SDE_ERROR("[enc:%d wb:%d] invalid pp:%d\n", DRMID(phys->parent), WBID(wb_enc), pp);
  1343. return;
  1344. }
  1345. /*
  1346. * For Dedicated CWB, only one overflow IRQ is used for
  1347. * both the PP_CWB blks. Make sure only one IRQ is registered
  1348. * when D-CWB is enabled.
  1349. */
  1350. wb_cfg = wb_enc->hw_wb->caps;
  1351. if (wb_cfg->features & BIT(SDE_WB_HAS_DCWB)) {
  1352. max_num_of_irqs = 1;
  1353. irq_table = dcwb_irq_tbl;
  1354. } else {
  1355. max_num_of_irqs = CRTC_DUAL_MIXERS_ONLY;
  1356. irq_table = cwb_irq_tbl;
  1357. }
  1358. if (enable && atomic_inc_return(&phys->wbirq_refcount) == 1) {
  1359. sde_encoder_helper_register_irq(phys, INTR_IDX_WB_DONE);
  1360. sde_encoder_helper_register_irq(phys, INTR_IDX_CTL_START);
  1361. if (test_bit(SDE_WB_PROG_LINE, &wb_cfg->features))
  1362. sde_encoder_helper_register_irq(phys, INTR_IDX_WB_LINEPTR);
  1363. for (index = 0; index < max_num_of_irqs; index++)
  1364. if (irq_table[index + pp] != SDE_NONE)
  1365. sde_encoder_helper_register_irq(phys, irq_table[index + pp]);
  1366. } else if (!enable && atomic_dec_return(&phys->wbirq_refcount) == 0) {
  1367. sde_encoder_helper_unregister_irq(phys, INTR_IDX_WB_DONE);
  1368. sde_encoder_helper_unregister_irq(phys, INTR_IDX_CTL_START);
  1369. if (test_bit(SDE_WB_PROG_LINE, &wb_cfg->features))
  1370. sde_encoder_helper_unregister_irq(phys, INTR_IDX_WB_LINEPTR);
  1371. for (index = 0; index < max_num_of_irqs; index++)
  1372. if (irq_table[index + pp] != SDE_NONE)
  1373. sde_encoder_helper_unregister_irq(phys, irq_table[index + pp]);
  1374. }
  1375. }
  1376. /**
  1377. * sde_encoder_phys_wb_mode_set - set display mode
  1378. * @phys_enc: Pointer to physical encoder
  1379. * @mode: Pointer to requested display mode
  1380. * @adj_mode: Pointer to adjusted display mode
  1381. */
  1382. static void sde_encoder_phys_wb_mode_set(struct sde_encoder_phys *phys_enc,
  1383. struct drm_display_mode *mode, struct drm_display_mode *adj_mode)
  1384. {
  1385. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1386. struct sde_rm *rm = &phys_enc->sde_kms->rm;
  1387. struct sde_rm_hw_iter iter;
  1388. int i, instance;
  1389. struct sde_encoder_irq *irq;
  1390. phys_enc->cached_mode = *adj_mode;
  1391. instance = phys_enc->split_role == ENC_ROLE_SLAVE ? 1 : 0;
  1392. SDE_DEBUG("[enc:%d wb:%d] mode_set_cache:\"%s\",%d,%d\n", DRMID(phys_enc->parent),
  1393. WBID(wb_enc), mode->name, mode->hdisplay, mode->vdisplay);
  1394. phys_enc->hw_ctl = NULL;
  1395. phys_enc->hw_cdm = NULL;
  1396. phys_enc->hw_dnsc_blur = NULL;
  1397. /* Retrieve previously allocated HW Resources. CTL shouldn't fail */
  1398. sde_rm_init_hw_iter(&iter, phys_enc->parent->base.id, SDE_HW_BLK_CTL);
  1399. for (i = 0; i <= instance; i++) {
  1400. sde_rm_get_hw(rm, &iter);
  1401. if (i == instance)
  1402. phys_enc->hw_ctl = to_sde_hw_ctl(iter.hw);
  1403. }
  1404. if (IS_ERR_OR_NULL(phys_enc->hw_ctl)) {
  1405. SDE_ERROR("[enc:%d, wb:%d] failed init ctl: %ld\n", DRMID(phys_enc->parent),
  1406. WBID(wb_enc), (!phys_enc->hw_ctl) ? -EINVAL : PTR_ERR(phys_enc->hw_ctl));
  1407. phys_enc->hw_ctl = NULL;
  1408. return;
  1409. }
  1410. /* CDM is optional */
  1411. sde_rm_init_hw_iter(&iter, phys_enc->parent->base.id, SDE_HW_BLK_CDM);
  1412. for (i = 0; i <= instance; i++) {
  1413. sde_rm_get_hw(rm, &iter);
  1414. if (i == instance)
  1415. phys_enc->hw_cdm = to_sde_hw_cdm(iter.hw);
  1416. }
  1417. if (IS_ERR(phys_enc->hw_cdm)) {
  1418. SDE_ERROR("[enc:%d wb:%d] CDM required but not allocated:%ld\n",
  1419. DRMID(phys_enc->parent), WBID(wb_enc), PTR_ERR(phys_enc->hw_cdm));
  1420. phys_enc->hw_cdm = NULL;
  1421. }
  1422. /* Downscale Blur is optional */
  1423. sde_rm_init_hw_iter(&iter, phys_enc->parent->base.id, SDE_HW_BLK_DNSC_BLUR);
  1424. for (i = 0; i <= instance; i++) {
  1425. sde_rm_get_hw(rm, &iter);
  1426. if (i == instance)
  1427. phys_enc->hw_dnsc_blur = to_sde_hw_dnsc_blur(iter.hw);
  1428. }
  1429. if (IS_ERR(phys_enc->hw_dnsc_blur)) {
  1430. SDE_ERROR("[enc:%d wb:%d] Downscale Blur required but not allocated:%ld\n",
  1431. DRMID(phys_enc->parent), WBID(wb_enc), PTR_ERR(phys_enc->hw_dnsc_blur));
  1432. phys_enc->hw_dnsc_blur = NULL;
  1433. }
  1434. phys_enc->kickoff_timeout_ms =
  1435. sde_encoder_helper_get_kickoff_timeout_ms(phys_enc->parent);
  1436. /* set ctl idx for ctl-start-irq */
  1437. irq = &phys_enc->irq[INTR_IDX_CTL_START];
  1438. irq->hw_idx = phys_enc->hw_ctl->idx;
  1439. }
  1440. static bool _sde_encoder_phys_wb_is_idle(struct sde_encoder_phys *phys_enc)
  1441. {
  1442. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1443. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  1444. struct sde_vbif_get_xin_status_params xin_status = {0};
  1445. xin_status.vbif_idx = hw_wb->caps->vbif_idx;
  1446. xin_status.xin_id = hw_wb->caps->xin_id;
  1447. xin_status.clk_ctrl = hw_wb->caps->clk_ctrl;
  1448. return sde_vbif_get_xin_status(phys_enc->sde_kms, &xin_status);
  1449. }
  1450. static void _sde_encoder_phys_wb_reset_state(struct sde_encoder_phys *phys_enc)
  1451. {
  1452. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1453. phys_enc->enable_state = SDE_ENC_DISABLED;
  1454. /* cleanup any pending buffer */
  1455. if (wb_enc->wb_fb && wb_enc->wb_aspace) {
  1456. msm_framebuffer_cleanup(wb_enc->wb_fb, wb_enc->wb_aspace);
  1457. drm_framebuffer_put(wb_enc->wb_fb);
  1458. wb_enc->wb_fb = NULL;
  1459. wb_enc->wb_aspace = NULL;
  1460. }
  1461. wb_enc->crtc = NULL;
  1462. phys_enc->hw_cdm = NULL;
  1463. phys_enc->hw_ctl = NULL;
  1464. phys_enc->in_clone_mode = false;
  1465. atomic_set(&phys_enc->pending_kickoff_cnt, 0);
  1466. atomic_set(&phys_enc->pending_retire_fence_cnt, 0);
  1467. atomic_set(&phys_enc->pending_ctl_start_cnt, 0);
  1468. }
  1469. static int _sde_encoder_phys_wb_wait_for_idle(struct sde_encoder_phys *phys_enc, bool force_wait)
  1470. {
  1471. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1472. struct sde_encoder_wait_info wait_info = {0};
  1473. int rc = 0;
  1474. bool is_idle;
  1475. /* Return EWOULDBLOCK since we know the wait isn't necessary */
  1476. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  1477. SDE_ERROR("enc:%d, wb:%d - encoder already disabled\n",
  1478. DRMID(phys_enc->parent), WBID(wb_enc));
  1479. return -EWOULDBLOCK;
  1480. }
  1481. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc), phys_enc->in_clone_mode,
  1482. atomic_read(&phys_enc->pending_kickoff_cnt), force_wait);
  1483. if (!force_wait && phys_enc->in_clone_mode
  1484. && (atomic_read(&phys_enc->pending_kickoff_cnt) <= 1))
  1485. return 0;
  1486. /*
  1487. * signal completion if commit with no framebuffer
  1488. * handle frame-done when WB HW is idle
  1489. */
  1490. is_idle = _sde_encoder_phys_wb_is_idle(phys_enc);
  1491. if (!wb_enc->wb_fb || is_idle) {
  1492. SDE_EVT32((phys_enc->parent), WBID(wb_enc), !wb_enc->wb_fb, is_idle);
  1493. goto frame_done;
  1494. }
  1495. if (atomic_read(&phys_enc->pending_kickoff_cnt) > 1)
  1496. wait_info.count_check = 1;
  1497. wait_info.wq = &phys_enc->pending_kickoff_wq;
  1498. wait_info.atomic_cnt = &phys_enc->pending_kickoff_cnt;
  1499. wait_info.timeout_ms = max_t(u32, wb_enc->wbdone_timeout, phys_enc->kickoff_timeout_ms);
  1500. rc = sde_encoder_helper_wait_for_irq(phys_enc, INTR_IDX_WB_DONE, &wait_info);
  1501. if (rc == -ETIMEDOUT) {
  1502. /* handle frame-done when WB HW is idle */
  1503. if (_sde_encoder_phys_wb_is_idle(phys_enc))
  1504. rc = 0;
  1505. SDE_ERROR("caller:%pS [enc:%d, wb:%d] clone_mode:%d kickoff timed out\n",
  1506. __builtin_return_address(0), DRMID(phys_enc->parent), WBID(wb_enc),
  1507. phys_enc->in_clone_mode);
  1508. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc),
  1509. atomic_read(&phys_enc->pending_kickoff_cnt), SDE_EVTLOG_ERROR);
  1510. goto frame_done;
  1511. }
  1512. return 0;
  1513. frame_done:
  1514. _sde_encoder_phys_wb_frame_done_helper(wb_enc, rc ? true : false);
  1515. return rc;
  1516. }
  1517. static int _sde_encoder_phys_wb_wait_for_ctl_start(struct sde_encoder_phys *phys_enc)
  1518. {
  1519. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1520. struct sde_encoder_wait_info wait_info = {0};
  1521. int rc = 0;
  1522. if (!atomic_read(&phys_enc->pending_ctl_start_cnt))
  1523. return 0;
  1524. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc), phys_enc->in_clone_mode,
  1525. atomic_read(&phys_enc->pending_kickoff_cnt),
  1526. atomic_read(&phys_enc->pending_retire_fence_cnt),
  1527. atomic_read(&phys_enc->pending_ctl_start_cnt));
  1528. wait_info.wq = &phys_enc->pending_kickoff_wq;
  1529. wait_info.atomic_cnt = &phys_enc->pending_ctl_start_cnt;
  1530. wait_info.timeout_ms = max_t(u32, wb_enc->wbdone_timeout, phys_enc->kickoff_timeout_ms);
  1531. rc = sde_encoder_helper_wait_for_irq(phys_enc, INTR_IDX_CTL_START, &wait_info);
  1532. if (rc == -ETIMEDOUT) {
  1533. atomic_add_unless(&phys_enc->pending_ctl_start_cnt, -1, 0);
  1534. SDE_ERROR("[enc:%d wb:%d] ctl_start timed out\n",
  1535. DRMID(phys_enc->parent), WBID(wb_enc));
  1536. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc), SDE_EVTLOG_ERROR);
  1537. }
  1538. return rc;
  1539. }
  1540. /**
  1541. * sde_encoder_phys_wb_wait_for_commit_done - wait until request is committed
  1542. * @phys_enc: Pointer to physical encoder
  1543. */
  1544. static int sde_encoder_phys_wb_wait_for_commit_done(struct sde_encoder_phys *phys_enc)
  1545. {
  1546. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1547. int rc, pending_cnt, i;
  1548. bool is_idle;
  1549. /* CWB - wait for previous frame completion */
  1550. if (phys_enc->in_clone_mode) {
  1551. rc = _sde_encoder_phys_wb_wait_for_idle(phys_enc, false);
  1552. goto end;
  1553. }
  1554. /*
  1555. * WB - wait for ctl-start-irq by default and additionally for
  1556. * wb-done-irq during timeout or serialize frame-trigger
  1557. */
  1558. rc = _sde_encoder_phys_wb_wait_for_ctl_start(phys_enc);
  1559. pending_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1560. is_idle = _sde_encoder_phys_wb_is_idle(phys_enc);
  1561. if (rc || (pending_cnt > 1) || (pending_cnt && is_idle)
  1562. || (!rc && (phys_enc->frame_trigger_mode == FRAME_DONE_WAIT_SERIALIZE))) {
  1563. for (i = 0; i < pending_cnt; i++)
  1564. rc |= _sde_encoder_phys_wb_wait_for_idle(phys_enc, true);
  1565. if (rc) {
  1566. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc),
  1567. phys_enc->frame_trigger_mode,
  1568. atomic_read(&phys_enc->pending_kickoff_cnt), is_idle, rc);
  1569. SDE_ERROR("[enc:%d, wb:%d] failed wait_for_idle; ret:%d\n",
  1570. DRMID(phys_enc->parent), WBID(wb_enc), rc);
  1571. }
  1572. }
  1573. end:
  1574. /* cleanup any pending previous buffer */
  1575. if (wb_enc->old_fb && wb_enc->old_aspace) {
  1576. msm_framebuffer_cleanup(wb_enc->old_fb, wb_enc->old_aspace);
  1577. drm_framebuffer_put(wb_enc->old_fb);
  1578. wb_enc->old_fb = NULL;
  1579. wb_enc->old_aspace = NULL;
  1580. }
  1581. return rc;
  1582. }
  1583. static int sde_encoder_phys_wb_wait_for_tx_complete(struct sde_encoder_phys *phys_enc)
  1584. {
  1585. int rc = 0;
  1586. if (atomic_read(&phys_enc->pending_kickoff_cnt))
  1587. rc = _sde_encoder_phys_wb_wait_for_idle(phys_enc, true);
  1588. if ((phys_enc->enable_state == SDE_ENC_DISABLING) && phys_enc->in_clone_mode) {
  1589. _sde_encoder_phys_wb_reset_state(phys_enc);
  1590. sde_encoder_phys_wb_irq_ctrl(phys_enc, false);
  1591. }
  1592. return rc;
  1593. }
  1594. /**
  1595. * sde_encoder_phys_wb_prepare_for_kickoff - pre-kickoff processing
  1596. * @phys_enc: Pointer to physical encoder
  1597. * @params: kickoff parameters
  1598. * Returns: Zero on success
  1599. */
  1600. static int sde_encoder_phys_wb_prepare_for_kickoff(struct sde_encoder_phys *phys_enc,
  1601. struct sde_encoder_kickoff_params *params)
  1602. {
  1603. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1604. int ret = 0;
  1605. phys_enc->frame_trigger_mode = params->frame_trigger_mode;
  1606. if (!phys_enc->in_clone_mode && (phys_enc->frame_trigger_mode == FRAME_DONE_WAIT_DEFAULT)
  1607. && (atomic_read(&phys_enc->pending_kickoff_cnt))) {
  1608. ret = _sde_encoder_phys_wb_wait_for_idle(phys_enc, true);
  1609. if (ret)
  1610. atomic_set(&phys_enc->pending_kickoff_cnt, 0);
  1611. }
  1612. /* cache the framebuffer/aspace for cleanup later */
  1613. wb_enc->old_fb = wb_enc->wb_fb;
  1614. wb_enc->old_aspace = wb_enc->wb_aspace;
  1615. /* set OT limit & enable traffic shaper */
  1616. sde_encoder_phys_wb_setup(phys_enc);
  1617. _sde_encoder_phys_wb_update_flush(phys_enc);
  1618. _sde_encoder_phys_wb_update_cwb_flush(phys_enc, true);
  1619. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc), phys_enc->in_clone_mode,
  1620. phys_enc->frame_trigger_mode, ret);
  1621. return ret;
  1622. }
  1623. /**
  1624. * sde_encoder_phys_wb_trigger_flush - trigger flush processing
  1625. * @phys_enc: Pointer to physical encoder
  1626. */
  1627. static void sde_encoder_phys_wb_trigger_flush(struct sde_encoder_phys *phys_enc)
  1628. {
  1629. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1630. if (!phys_enc || !wb_enc->hw_wb) {
  1631. SDE_ERROR("invalid encoder\n");
  1632. return;
  1633. }
  1634. /*
  1635. * Bail out iff in CWB mode. In case of CWB, primary control-path
  1636. * which is actually driving would trigger the flush
  1637. */
  1638. if (phys_enc->in_clone_mode) {
  1639. SDE_DEBUG("[enc:%d wb:%d] in CWB mode. early return\n",
  1640. DRMID(phys_enc->parent), WBID(wb_enc));
  1641. return;
  1642. }
  1643. SDE_DEBUG("[enc:%d wb:%d]\n", DRMID(phys_enc->parent), WBID(wb_enc));
  1644. /* clear pending flush if commit with no framebuffer */
  1645. if (!wb_enc->wb_fb) {
  1646. SDE_DEBUG("[enc:%d wb:%d] no out FB\n", DRMID(phys_enc->parent), WBID(wb_enc));
  1647. return;
  1648. }
  1649. sde_encoder_helper_trigger_flush(phys_enc);
  1650. }
  1651. /**
  1652. * _sde_encoder_phys_wb_init_internal_fb - create fb for internal commit
  1653. * @wb_enc: Pointer to writeback encoder
  1654. * @pixel_format: DRM pixel format
  1655. * @width: Desired fb width
  1656. * @height: Desired fb height
  1657. * @pitch: Desired fb pitch
  1658. */
  1659. static int _sde_encoder_phys_wb_init_internal_fb(struct sde_encoder_phys_wb *wb_enc,
  1660. uint32_t pixel_format, uint32_t width, uint32_t height, uint32_t pitch)
  1661. {
  1662. struct drm_device *dev;
  1663. struct drm_framebuffer *fb;
  1664. struct drm_mode_fb_cmd2 mode_cmd;
  1665. uint32_t size;
  1666. int nplanes, i, ret;
  1667. struct msm_gem_address_space *aspace;
  1668. const struct drm_format_info *info;
  1669. struct sde_encoder_phys *phys_enc;
  1670. if (!wb_enc || !wb_enc->base.parent || !wb_enc->base.sde_kms) {
  1671. SDE_ERROR("invalid params\n");
  1672. return -EINVAL;
  1673. }
  1674. phys_enc = &wb_enc->base;
  1675. aspace = wb_enc->base.sde_kms->aspace[SDE_IOMMU_DOMAIN_UNSECURE];
  1676. if (!aspace) {
  1677. SDE_ERROR("[enc:%d wb:%d] invalid aspace\n", DRMID(phys_enc->parent), WBID(wb_enc));
  1678. return -EINVAL;
  1679. }
  1680. dev = wb_enc->base.sde_kms->dev;
  1681. if (!dev) {
  1682. SDE_ERROR("[enc:%d wb:%d] invalid dev\n", DRMID(phys_enc->parent), WBID(wb_enc));
  1683. return -EINVAL;
  1684. }
  1685. memset(&mode_cmd, 0, sizeof(mode_cmd));
  1686. mode_cmd.pixel_format = pixel_format;
  1687. mode_cmd.width = width;
  1688. mode_cmd.height = height;
  1689. mode_cmd.pitches[0] = pitch;
  1690. size = sde_format_get_framebuffer_size(pixel_format, mode_cmd.width, mode_cmd.height,
  1691. mode_cmd.pitches, 0);
  1692. if (!size) {
  1693. SDE_DEBUG("[enc:%d wb:%d] invalid fbsize\n", DRMID(phys_enc->parent), WBID(wb_enc));
  1694. return -EINVAL;
  1695. }
  1696. /* allocate gem tracking object */
  1697. info = drm_get_format_info(dev, &mode_cmd);
  1698. nplanes = info->num_planes;
  1699. if (nplanes >= SDE_MAX_PLANES) {
  1700. SDE_ERROR("[enc:%d wb:%d] requested format has too many planes:%d\n",
  1701. DRMID(phys_enc->parent), WBID(wb_enc), nplanes);
  1702. return -EINVAL;
  1703. }
  1704. wb_enc->bo_disable[0] = msm_gem_new(dev, size, MSM_BO_SCANOUT | MSM_BO_WC);
  1705. if (IS_ERR_OR_NULL(wb_enc->bo_disable[0])) {
  1706. ret = PTR_ERR(wb_enc->bo_disable[0]);
  1707. wb_enc->bo_disable[0] = NULL;
  1708. SDE_ERROR("[enc:%d wb:%d] failed to create bo; ret:%d\n",
  1709. DRMID(phys_enc->parent), WBID(wb_enc), ret);
  1710. return ret;
  1711. }
  1712. for (i = 0; i < nplanes; ++i) {
  1713. wb_enc->bo_disable[i] = wb_enc->bo_disable[0];
  1714. mode_cmd.pitches[i] = width * info->cpp[i];
  1715. }
  1716. fb = msm_framebuffer_init(dev, &mode_cmd, wb_enc->bo_disable);
  1717. if (IS_ERR_OR_NULL(fb)) {
  1718. ret = PTR_ERR(fb);
  1719. drm_gem_object_put(wb_enc->bo_disable[0]);
  1720. wb_enc->bo_disable[0] = NULL;
  1721. SDE_ERROR("[enc:%d wb:%d] failed to init fb; ret:%d\n",
  1722. DRMID(phys_enc->parent), WBID(wb_enc), ret);
  1723. return ret;
  1724. }
  1725. /* prepare the backing buffer now so that it's available later */
  1726. ret = msm_framebuffer_prepare(fb, aspace);
  1727. if (!ret)
  1728. wb_enc->fb_disable = fb;
  1729. return ret;
  1730. }
  1731. /**
  1732. * _sde_encoder_phys_wb_destroy_internal_fb - deconstruct internal fb
  1733. * @wb_enc: Pointer to writeback encoder
  1734. */
  1735. static void _sde_encoder_phys_wb_destroy_internal_fb(
  1736. struct sde_encoder_phys_wb *wb_enc)
  1737. {
  1738. if (!wb_enc)
  1739. return;
  1740. if (wb_enc->fb_disable) {
  1741. drm_framebuffer_unregister_private(wb_enc->fb_disable);
  1742. drm_framebuffer_remove(wb_enc->fb_disable);
  1743. wb_enc->fb_disable = NULL;
  1744. }
  1745. if (wb_enc->bo_disable[0]) {
  1746. drm_gem_object_put(wb_enc->bo_disable[0]);
  1747. wb_enc->bo_disable[0] = NULL;
  1748. }
  1749. }
  1750. /**
  1751. * sde_encoder_phys_wb_enable - enable writeback encoder
  1752. * @phys_enc: Pointer to physical encoder
  1753. */
  1754. static void sde_encoder_phys_wb_enable(struct sde_encoder_phys *phys_enc)
  1755. {
  1756. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1757. struct drm_device *dev;
  1758. struct drm_connector *connector;
  1759. SDE_DEBUG("[enc:%d wb:%d]\n", DRMID(phys_enc->parent), WBID(wb_enc));
  1760. if (!wb_enc->base.parent || !wb_enc->base.parent->dev) {
  1761. SDE_ERROR("[enc:%d, wb:%d] invalid dev\n", DRMID(phys_enc->parent), WBID(wb_enc));
  1762. return;
  1763. }
  1764. dev = wb_enc->base.parent->dev;
  1765. /* find associated writeback connector */
  1766. connector = phys_enc->connector;
  1767. if (!connector || connector->encoder != phys_enc->parent) {
  1768. SDE_ERROR("[enc:%d, wb:%d] failed to find writeback connector\n",
  1769. DRMID(phys_enc->parent), WBID(wb_enc));
  1770. return;
  1771. }
  1772. wb_enc->wb_dev = sde_wb_connector_get_wb(connector);
  1773. phys_enc->enable_state = SDE_ENC_ENABLED;
  1774. /*
  1775. * cache the crtc in wb_enc on enable for duration of use case
  1776. * for correctly servicing asynchronous irq events and timers
  1777. */
  1778. wb_enc->crtc = phys_enc->parent->crtc;
  1779. }
  1780. /**
  1781. * sde_encoder_phys_wb_disable - disable writeback encoder
  1782. * @phys_enc: Pointer to physical encoder
  1783. */
  1784. static void sde_encoder_phys_wb_disable(struct sde_encoder_phys *phys_enc)
  1785. {
  1786. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1787. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  1788. struct sde_crtc *sde_crtc = to_sde_crtc(wb_enc->crtc);
  1789. int i;
  1790. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  1791. SDE_ERROR("[enc:%d wb:%d] encoder is already disabled\n",
  1792. DRMID(phys_enc->parent), WBID(wb_enc));
  1793. return;
  1794. }
  1795. SDE_DEBUG("[enc:%d, wb:%d] clone_mode:%d, kickoff_cnt:%u\n",
  1796. DRMID(phys_enc->parent), WBID(wb_enc), phys_enc->in_clone_mode,
  1797. atomic_read(&phys_enc->pending_kickoff_cnt));
  1798. if (!phys_enc->hw_ctl || !phys_enc->parent ||
  1799. !phys_enc->sde_kms || !wb_enc->fb_disable) {
  1800. SDE_DEBUG("[enc:%d wb:%d] invalid hw; skipping extra commit\n",
  1801. DRMID(phys_enc->parent), WBID(wb_enc));
  1802. goto exit;
  1803. }
  1804. /* reset system cache properties */
  1805. if (wb_enc->sc_cfg.wr_en) {
  1806. memset(&wb_enc->sc_cfg, 0, sizeof(struct sde_hw_wb_sc_cfg));
  1807. if (hw_wb->ops.setup_sys_cache)
  1808. hw_wb->ops.setup_sys_cache(hw_wb, &wb_enc->sc_cfg);
  1809. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  1810. sde_crtc->new_perf.llcc_active[i] = 0;
  1811. sde_core_perf_crtc_update_llcc(wb_enc->crtc);
  1812. }
  1813. if (phys_enc->in_clone_mode) {
  1814. _sde_encoder_phys_wb_setup_cwb(phys_enc, false);
  1815. _sde_encoder_phys_wb_update_cwb_flush(phys_enc, false);
  1816. phys_enc->enable_state = SDE_ENC_DISABLING;
  1817. if (wb_enc->crtc->state->active) {
  1818. sde_encoder_phys_wb_irq_ctrl(phys_enc, true);
  1819. return;
  1820. }
  1821. if (phys_enc->connector)
  1822. sde_connector_commit_reset(phys_enc->connector, ktime_get());
  1823. goto exit;
  1824. }
  1825. /* reset h/w before final flush */
  1826. if (phys_enc->hw_ctl->ops.clear_pending_flush)
  1827. phys_enc->hw_ctl->ops.clear_pending_flush(phys_enc->hw_ctl);
  1828. /*
  1829. * New CTL reset sequence from 5.0 MDP onwards.
  1830. * If has_3d_merge_reset is not set, legacy reset
  1831. * sequence is executed.
  1832. */
  1833. if (test_bit(SDE_FEATURE_3D_MERGE_RESET, hw_wb->catalog->features)) {
  1834. sde_encoder_helper_phys_disable(phys_enc, wb_enc);
  1835. goto exit;
  1836. }
  1837. if (sde_encoder_helper_reset_mixers(phys_enc, NULL))
  1838. goto exit;
  1839. phys_enc->enable_state = SDE_ENC_DISABLING;
  1840. sde_encoder_phys_wb_prepare_for_kickoff(phys_enc, NULL);
  1841. sde_encoder_phys_wb_irq_ctrl(phys_enc, true);
  1842. if (phys_enc->hw_ctl->ops.trigger_flush)
  1843. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  1844. sde_encoder_helper_trigger_start(phys_enc);
  1845. _sde_encoder_phys_wb_wait_for_idle(phys_enc, true);
  1846. sde_encoder_phys_wb_irq_ctrl(phys_enc, false);
  1847. exit:
  1848. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc), phys_enc->in_clone_mode);
  1849. _sde_encoder_phys_wb_reset_state(phys_enc);
  1850. }
  1851. /**
  1852. * sde_encoder_phys_wb_get_hw_resources - get hardware resources
  1853. * @phys_enc: Pointer to physical encoder
  1854. * @hw_res: Pointer to encoder resources
  1855. */
  1856. static void sde_encoder_phys_wb_get_hw_resources(struct sde_encoder_phys *phys_enc,
  1857. struct sde_encoder_hw_resources *hw_res, struct drm_connector_state *conn_state)
  1858. {
  1859. struct sde_encoder_phys_wb *wb_enc;
  1860. struct sde_hw_wb *hw_wb;
  1861. struct drm_framebuffer *fb;
  1862. const struct sde_format *fmt = NULL;
  1863. if (!phys_enc) {
  1864. SDE_ERROR("invalid encoder\n");
  1865. return;
  1866. }
  1867. wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1868. fb = sde_wb_connector_state_get_output_fb(conn_state);
  1869. if (fb) {
  1870. fmt = sde_get_sde_format_ext(fb->format->format, fb->modifier);
  1871. if (!fmt) {
  1872. SDE_ERROR("[enc:%d wb:%d] unsupported output pixel format:%d\n",
  1873. DRMID(phys_enc->parent), WBID(wb_enc), fb->format->format);
  1874. return;
  1875. }
  1876. }
  1877. hw_wb = wb_enc->hw_wb;
  1878. hw_res->wbs[hw_wb->idx - WB_0] = phys_enc->intf_mode;
  1879. hw_res->needs_cdm = fmt ? SDE_FORMAT_IS_YUV(fmt) : false;
  1880. SDE_DEBUG("[enc:%d wb:%d] intf_mode:%d needs_cdm:%d\n", DRMID(phys_enc->parent),
  1881. WBID(wb_enc), hw_res->wbs[hw_wb->idx - WB_0], hw_res->needs_cdm);
  1882. }
  1883. #if IS_ENABLED(CONFIG_DEBUG_FS)
  1884. /**
  1885. * sde_encoder_phys_wb_init_debugfs - initialize writeback encoder debugfs
  1886. * @phys_enc: Pointer to physical encoder
  1887. * @debugfs_root: Pointer to virtual encoder's debugfs_root dir
  1888. */
  1889. static int sde_encoder_phys_wb_init_debugfs(
  1890. struct sde_encoder_phys *phys_enc, struct dentry *debugfs_root)
  1891. {
  1892. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1893. if (!phys_enc || !wb_enc->hw_wb || !debugfs_root)
  1894. return -EINVAL;
  1895. debugfs_create_u32("wbdone_timeout", 0600, debugfs_root, &wb_enc->wbdone_timeout);
  1896. return 0;
  1897. }
  1898. #else
  1899. static int sde_encoder_phys_wb_init_debugfs(
  1900. struct sde_encoder_phys *phys_enc, struct dentry *debugfs_root)
  1901. {
  1902. return 0;
  1903. }
  1904. #endif /* CONFIG_DEBUG_FS */
  1905. static int sde_encoder_phys_wb_late_register(struct sde_encoder_phys *phys_enc,
  1906. struct dentry *debugfs_root)
  1907. {
  1908. return sde_encoder_phys_wb_init_debugfs(phys_enc, debugfs_root);
  1909. }
  1910. /**
  1911. * sde_encoder_phys_wb_destroy - destroy writeback encoder
  1912. * @phys_enc: Pointer to physical encoder
  1913. */
  1914. static void sde_encoder_phys_wb_destroy(struct sde_encoder_phys *phys_enc)
  1915. {
  1916. struct sde_encoder_phys_wb *wb_enc;
  1917. if (!phys_enc)
  1918. return;
  1919. wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1920. SDE_DEBUG("[enc:%d wb:%d]\n", DRMID(phys_enc->parent), WBID(wb_enc));
  1921. _sde_encoder_phys_wb_destroy_internal_fb(wb_enc);
  1922. kfree(wb_enc);
  1923. }
  1924. void sde_encoder_phys_wb_add_enc_to_minidump(struct sde_encoder_phys *phys_enc)
  1925. {
  1926. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1927. sde_mini_dump_add_va_region("sde_enc_phys_wb", sizeof(*wb_enc), wb_enc);
  1928. }
  1929. /**
  1930. * sde_encoder_phys_wb_init_ops - initialize writeback operations
  1931. * @ops: Pointer to encoder operation table
  1932. */
  1933. static void sde_encoder_phys_wb_init_ops(struct sde_encoder_phys_ops *ops)
  1934. {
  1935. ops->late_register = sde_encoder_phys_wb_late_register;
  1936. ops->is_master = sde_encoder_phys_wb_is_master;
  1937. ops->mode_set = sde_encoder_phys_wb_mode_set;
  1938. ops->enable = sde_encoder_phys_wb_enable;
  1939. ops->disable = sde_encoder_phys_wb_disable;
  1940. ops->destroy = sde_encoder_phys_wb_destroy;
  1941. ops->atomic_check = sde_encoder_phys_wb_atomic_check;
  1942. ops->get_hw_resources = sde_encoder_phys_wb_get_hw_resources;
  1943. ops->wait_for_commit_done = sde_encoder_phys_wb_wait_for_commit_done;
  1944. ops->wait_for_tx_complete = sde_encoder_phys_wb_wait_for_tx_complete;
  1945. ops->prepare_for_kickoff = sde_encoder_phys_wb_prepare_for_kickoff;
  1946. ops->trigger_flush = sde_encoder_phys_wb_trigger_flush;
  1947. ops->trigger_start = sde_encoder_helper_trigger_start;
  1948. ops->hw_reset = sde_encoder_helper_hw_reset;
  1949. ops->irq_control = sde_encoder_phys_wb_irq_ctrl;
  1950. ops->add_to_minidump = sde_encoder_phys_wb_add_enc_to_minidump;
  1951. }
  1952. /**
  1953. * sde_encoder_phys_wb_init - initialize writeback encoder
  1954. * @init: Pointer to init info structure with initialization params
  1955. */
  1956. struct sde_encoder_phys *sde_encoder_phys_wb_init(struct sde_enc_phys_init_params *p)
  1957. {
  1958. struct sde_encoder_phys *phys_enc;
  1959. struct sde_encoder_phys_wb *wb_enc;
  1960. const struct sde_wb_cfg *wb_cfg;
  1961. struct sde_hw_mdp *hw_mdp;
  1962. struct sde_encoder_irq *irq;
  1963. int ret = 0, i;
  1964. SDE_DEBUG("\n");
  1965. if (!p || !p->parent) {
  1966. SDE_ERROR("invalid params\n");
  1967. ret = -EINVAL;
  1968. goto fail_alloc;
  1969. }
  1970. wb_enc = kzalloc(sizeof(*wb_enc), GFP_KERNEL);
  1971. if (!wb_enc) {
  1972. SDE_ERROR("failed to allocate wb enc\n");
  1973. ret = -ENOMEM;
  1974. goto fail_alloc;
  1975. }
  1976. phys_enc = &wb_enc->base;
  1977. phys_enc->kickoff_timeout_ms = DEFAULT_KICKOFF_TIMEOUT_MS;
  1978. if (p->sde_kms->vbif[VBIF_NRT]) {
  1979. wb_enc->aspace[SDE_IOMMU_DOMAIN_UNSECURE] =
  1980. p->sde_kms->aspace[MSM_SMMU_DOMAIN_NRT_UNSECURE];
  1981. wb_enc->aspace[SDE_IOMMU_DOMAIN_SECURE] =
  1982. p->sde_kms->aspace[MSM_SMMU_DOMAIN_NRT_SECURE];
  1983. } else {
  1984. wb_enc->aspace[SDE_IOMMU_DOMAIN_UNSECURE] =
  1985. p->sde_kms->aspace[MSM_SMMU_DOMAIN_UNSECURE];
  1986. wb_enc->aspace[SDE_IOMMU_DOMAIN_SECURE] =
  1987. p->sde_kms->aspace[MSM_SMMU_DOMAIN_SECURE];
  1988. }
  1989. hw_mdp = sde_rm_get_mdp(&p->sde_kms->rm);
  1990. if (IS_ERR_OR_NULL(hw_mdp)) {
  1991. ret = PTR_ERR(hw_mdp);
  1992. SDE_ERROR("failed to init hw_top: %d\n", ret);
  1993. goto fail_mdp_init;
  1994. }
  1995. phys_enc->hw_mdptop = hw_mdp;
  1996. /**
  1997. * hw_wb resource permanently assigned to this encoder
  1998. * Other resources allocated at atomic commit time by use case
  1999. */
  2000. if (p->wb_idx != SDE_NONE) {
  2001. struct sde_rm_hw_iter iter;
  2002. sde_rm_init_hw_iter(&iter, 0, SDE_HW_BLK_WB);
  2003. while (sde_rm_get_hw(&p->sde_kms->rm, &iter)) {
  2004. struct sde_hw_wb *hw_wb = to_sde_hw_wb(iter.hw);
  2005. if (hw_wb->idx == p->wb_idx) {
  2006. wb_enc->hw_wb = hw_wb;
  2007. break;
  2008. }
  2009. }
  2010. if (!wb_enc->hw_wb) {
  2011. ret = -EINVAL;
  2012. SDE_ERROR("failed to init hw_wb%d\n", p->wb_idx - WB_0);
  2013. goto fail_wb_init;
  2014. }
  2015. } else {
  2016. ret = -EINVAL;
  2017. SDE_ERROR("invalid wb_idx\n");
  2018. goto fail_wb_check;
  2019. }
  2020. sde_encoder_phys_wb_init_ops(&phys_enc->ops);
  2021. phys_enc->parent = p->parent;
  2022. phys_enc->parent_ops = p->parent_ops;
  2023. phys_enc->sde_kms = p->sde_kms;
  2024. phys_enc->split_role = p->split_role;
  2025. phys_enc->intf_mode = INTF_MODE_WB_LINE;
  2026. phys_enc->intf_idx = p->intf_idx;
  2027. phys_enc->enc_spinlock = p->enc_spinlock;
  2028. atomic_set(&phys_enc->pending_retire_fence_cnt, 0);
  2029. atomic_set(&phys_enc->pending_kickoff_cnt, 0);
  2030. atomic_set(&phys_enc->pending_ctl_start_cnt, 0);
  2031. init_waitqueue_head(&phys_enc->pending_kickoff_wq);
  2032. wb_cfg = wb_enc->hw_wb->caps;
  2033. for (i = 0; i < INTR_IDX_MAX; i++) {
  2034. irq = &phys_enc->irq[i];
  2035. INIT_LIST_HEAD(&irq->cb.list);
  2036. irq->irq_idx = -EINVAL;
  2037. irq->hw_idx = -EINVAL;
  2038. irq->cb.arg = wb_enc;
  2039. }
  2040. irq = &phys_enc->irq[INTR_IDX_WB_DONE];
  2041. irq->name = "wb_done";
  2042. irq->hw_idx = wb_enc->hw_wb->idx;
  2043. irq->intr_type = sde_encoder_phys_wb_get_intr_type(wb_enc->hw_wb);
  2044. irq->intr_idx = INTR_IDX_WB_DONE;
  2045. irq->cb.func = sde_encoder_phys_wb_done_irq;
  2046. irq = &phys_enc->irq[INTR_IDX_CTL_START];
  2047. irq->name = "ctl_start";
  2048. irq->intr_type = SDE_IRQ_TYPE_CTL_START;
  2049. irq->intr_idx = INTR_IDX_CTL_START;
  2050. irq->cb.func = sde_encoder_phys_wb_ctl_start_irq;
  2051. irq = &phys_enc->irq[INTR_IDX_WB_LINEPTR];
  2052. irq->name = "lineptr_irq";
  2053. irq->hw_idx = wb_enc->hw_wb->idx;
  2054. irq->intr_type = SDE_IRQ_TYPE_WB_PROG_LINE;
  2055. irq->intr_idx = INTR_IDX_WB_LINEPTR;
  2056. irq->cb.func = sde_encoder_phys_wb_lineptr_irq;
  2057. if (wb_cfg && (wb_cfg->features & BIT(SDE_WB_HAS_DCWB))) {
  2058. irq = &phys_enc->irq[INTR_IDX_PP_CWB_OVFL];
  2059. irq->name = "pp_cwb0_overflow";
  2060. irq->hw_idx = PINGPONG_CWB_0;
  2061. irq->intr_type = SDE_IRQ_TYPE_CWB_OVERFLOW;
  2062. irq->intr_idx = INTR_IDX_PP_CWB_OVFL;
  2063. irq->cb.func = sde_encoder_phys_cwb_ovflow;
  2064. } else {
  2065. irq = &phys_enc->irq[INTR_IDX_PP1_OVFL];
  2066. irq->name = "pp1_overflow";
  2067. irq->hw_idx = CWB_1;
  2068. irq->intr_type = SDE_IRQ_TYPE_CWB_OVERFLOW;
  2069. irq->intr_idx = INTR_IDX_PP1_OVFL;
  2070. irq->cb.func = sde_encoder_phys_cwb_ovflow;
  2071. irq = &phys_enc->irq[INTR_IDX_PP2_OVFL];
  2072. irq->name = "pp2_overflow";
  2073. irq->hw_idx = CWB_2;
  2074. irq->intr_type = SDE_IRQ_TYPE_CWB_OVERFLOW;
  2075. irq->intr_idx = INTR_IDX_PP2_OVFL;
  2076. irq->cb.func = sde_encoder_phys_cwb_ovflow;
  2077. irq = &phys_enc->irq[INTR_IDX_PP3_OVFL];
  2078. irq->name = "pp3_overflow";
  2079. irq->hw_idx = CWB_3;
  2080. irq->intr_type = SDE_IRQ_TYPE_CWB_OVERFLOW;
  2081. irq->intr_idx = INTR_IDX_PP3_OVFL;
  2082. irq->cb.func = sde_encoder_phys_cwb_ovflow;
  2083. irq = &phys_enc->irq[INTR_IDX_PP4_OVFL];
  2084. irq->name = "pp4_overflow";
  2085. irq->hw_idx = CWB_4;
  2086. irq->intr_type = SDE_IRQ_TYPE_CWB_OVERFLOW;
  2087. irq->intr_idx = INTR_IDX_PP4_OVFL;
  2088. irq->cb.func = sde_encoder_phys_cwb_ovflow;
  2089. irq = &phys_enc->irq[INTR_IDX_PP5_OVFL];
  2090. irq->name = "pp5_overflow";
  2091. irq->hw_idx = CWB_5;
  2092. irq->intr_type = SDE_IRQ_TYPE_CWB_OVERFLOW;
  2093. irq->intr_idx = INTR_IDX_PP5_OVFL;
  2094. irq->cb.func = sde_encoder_phys_cwb_ovflow;
  2095. }
  2096. /* create internal buffer for disable logic */
  2097. if (_sde_encoder_phys_wb_init_internal_fb(wb_enc, DRM_FORMAT_RGB888, 2, 1, 6)) {
  2098. SDE_ERROR("[enc:%d, wb:%d] failed to init internal fb\n",
  2099. DRMID(phys_enc->parent), WBID(wb_enc));
  2100. goto fail_wb_init;
  2101. }
  2102. SDE_DEBUG("[enc:%d wb:%d] Created wb_phys\n", DRMID(phys_enc->parent), WBID(wb_enc));
  2103. return phys_enc;
  2104. fail_wb_init:
  2105. fail_wb_check:
  2106. fail_mdp_init:
  2107. kfree(wb_enc);
  2108. fail_alloc:
  2109. return ERR_PTR(ret);
  2110. }