dsi_drm.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  5. */
  6. #include <drm/drm_atomic_helper.h>
  7. #include <drm/drm_atomic.h>
  8. #include <drm/drm_edid.h>
  9. #include "msm_kms.h"
  10. #include "sde_connector.h"
  11. #include "dsi_drm.h"
  12. #include "sde_trace.h"
  13. #include "sde_dbg.h"
  14. #include "msm_drv.h"
  15. #include "sde_encoder.h"
  16. #define to_dsi_bridge(x) container_of((x), struct dsi_bridge, base)
  17. #define to_dsi_state(x) container_of((x), struct dsi_connector_state, base)
  18. #define DEFAULT_PANEL_JITTER_NUMERATOR 2
  19. #define DEFAULT_PANEL_JITTER_DENOMINATOR 1
  20. #define DEFAULT_PANEL_JITTER_ARRAY_SIZE 2
  21. #define DEFAULT_PANEL_PREFILL_LINES 25
  22. static struct dsi_display_mode_priv_info default_priv_info = {
  23. .panel_jitter_numer = DEFAULT_PANEL_JITTER_NUMERATOR,
  24. .panel_jitter_denom = DEFAULT_PANEL_JITTER_DENOMINATOR,
  25. .panel_prefill_lines = DEFAULT_PANEL_PREFILL_LINES,
  26. .dsc_enabled = false,
  27. };
  28. static void convert_to_dsi_mode(const struct drm_display_mode *drm_mode,
  29. struct dsi_display_mode *dsi_mode)
  30. {
  31. memset(dsi_mode, 0, sizeof(*dsi_mode));
  32. dsi_mode->timing.h_active = drm_mode->hdisplay;
  33. dsi_mode->timing.h_back_porch = drm_mode->htotal - drm_mode->hsync_end;
  34. dsi_mode->timing.h_sync_width = drm_mode->htotal -
  35. (drm_mode->hsync_start + dsi_mode->timing.h_back_porch);
  36. dsi_mode->timing.h_front_porch = drm_mode->hsync_start -
  37. drm_mode->hdisplay;
  38. dsi_mode->timing.h_skew = drm_mode->hskew;
  39. dsi_mode->timing.v_active = drm_mode->vdisplay;
  40. dsi_mode->timing.v_back_porch = drm_mode->vtotal - drm_mode->vsync_end;
  41. dsi_mode->timing.v_sync_width = drm_mode->vtotal -
  42. (drm_mode->vsync_start + dsi_mode->timing.v_back_porch);
  43. dsi_mode->timing.v_front_porch = drm_mode->vsync_start -
  44. drm_mode->vdisplay;
  45. dsi_mode->timing.refresh_rate = drm_mode_vrefresh(drm_mode);
  46. dsi_mode->timing.h_sync_polarity =
  47. !!(drm_mode->flags & DRM_MODE_FLAG_PHSYNC);
  48. dsi_mode->timing.v_sync_polarity =
  49. !!(drm_mode->flags & DRM_MODE_FLAG_PVSYNC);
  50. }
  51. static void msm_parse_mode_priv_info(const struct msm_display_mode *msm_mode,
  52. struct dsi_display_mode *dsi_mode)
  53. {
  54. dsi_mode->priv_info =
  55. (struct dsi_display_mode_priv_info *)msm_mode->private;
  56. if (dsi_mode->priv_info) {
  57. dsi_mode->timing.dsc_enabled = dsi_mode->priv_info->dsc_enabled;
  58. dsi_mode->timing.dsc = &dsi_mode->priv_info->dsc;
  59. dsi_mode->timing.vdc_enabled = dsi_mode->priv_info->vdc_enabled;
  60. dsi_mode->timing.vdc = &dsi_mode->priv_info->vdc;
  61. dsi_mode->timing.pclk_scale = dsi_mode->priv_info->pclk_scale;
  62. dsi_mode->timing.clk_rate_hz = dsi_mode->priv_info->clk_rate_hz;
  63. }
  64. if (msm_is_mode_seamless(msm_mode))
  65. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_SEAMLESS;
  66. if (msm_is_mode_dynamic_fps(msm_mode))
  67. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DFPS;
  68. if (msm_needs_vblank_pre_modeset(msm_mode))
  69. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VBLANK_PRE_MODESET;
  70. if (msm_is_mode_seamless_dms(msm_mode))
  71. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  72. if (msm_is_mode_seamless_vrr(msm_mode))
  73. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  74. if (msm_is_mode_seamless_poms_to_vid(msm_mode))
  75. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_VID;
  76. if (msm_is_mode_seamless_poms_to_cmd(msm_mode))
  77. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_CMD;
  78. if (msm_is_mode_seamless_dyn_clk(msm_mode))
  79. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DYN_CLK;
  80. if (msm_is_mode_bpp_switch(msm_mode))
  81. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_NONDSC_BPP_SWITCH;
  82. }
  83. void dsi_convert_to_drm_mode(const struct dsi_display_mode *dsi_mode,
  84. struct drm_display_mode *drm_mode)
  85. {
  86. char *panel_caps = "vid";
  87. if ((dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE) &&
  88. (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE))
  89. panel_caps = "vid_cmd";
  90. else if (dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE)
  91. panel_caps = "vid";
  92. else if (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE)
  93. panel_caps = "cmd";
  94. memset(drm_mode, 0, sizeof(*drm_mode));
  95. drm_mode->hdisplay = dsi_mode->timing.h_active;
  96. drm_mode->hsync_start = drm_mode->hdisplay +
  97. dsi_mode->timing.h_front_porch;
  98. drm_mode->hsync_end = drm_mode->hsync_start +
  99. dsi_mode->timing.h_sync_width;
  100. drm_mode->htotal = drm_mode->hsync_end + dsi_mode->timing.h_back_porch;
  101. drm_mode->hskew = dsi_mode->timing.h_skew;
  102. drm_mode->vdisplay = dsi_mode->timing.v_active;
  103. drm_mode->vsync_start = drm_mode->vdisplay +
  104. dsi_mode->timing.v_front_porch;
  105. drm_mode->vsync_end = drm_mode->vsync_start +
  106. dsi_mode->timing.v_sync_width;
  107. drm_mode->vtotal = drm_mode->vsync_end + dsi_mode->timing.v_back_porch;
  108. drm_mode->clock = drm_mode->htotal * drm_mode->vtotal * dsi_mode->timing.refresh_rate;
  109. drm_mode->clock /= 1000;
  110. if (dsi_mode->timing.h_sync_polarity)
  111. drm_mode->flags |= DRM_MODE_FLAG_PHSYNC;
  112. if (dsi_mode->timing.v_sync_polarity)
  113. drm_mode->flags |= DRM_MODE_FLAG_PVSYNC;
  114. /* set mode name */
  115. snprintf(drm_mode->name, DRM_DISPLAY_MODE_LEN, "%dx%dx%d%s",
  116. drm_mode->hdisplay, drm_mode->vdisplay,
  117. drm_mode_vrefresh(drm_mode), panel_caps);
  118. }
  119. static void dsi_convert_to_msm_mode(const struct dsi_display_mode *dsi_mode,
  120. struct msm_display_mode *msm_mode)
  121. {
  122. msm_mode->private_flags = 0;
  123. msm_mode->private = (int *)dsi_mode->priv_info;
  124. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_SEAMLESS)
  125. msm_mode->private_flags |= DRM_MODE_FLAG_SEAMLESS;
  126. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DFPS)
  127. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYNAMIC_FPS;
  128. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VBLANK_PRE_MODESET)
  129. msm_mode->private_flags |= MSM_MODE_FLAG_VBLANK_PRE_MODESET;
  130. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DMS)
  131. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DMS;
  132. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VRR)
  133. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_VRR;
  134. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)
  135. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS_VID;
  136. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)
  137. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS_CMD;
  138. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)
  139. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYN_CLK;
  140. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_NONDSC_BPP_SWITCH)
  141. msm_mode->private_flags |= MSM_MODE_FLAG_NONDSC_BPP_SWITCH;
  142. }
  143. static int dsi_bridge_attach(struct drm_bridge *bridge,
  144. enum drm_bridge_attach_flags flags)
  145. {
  146. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  147. if (!bridge) {
  148. DSI_ERR("Invalid params\n");
  149. return -EINVAL;
  150. }
  151. DSI_DEBUG("[%d] attached\n", c_bridge->id);
  152. return 0;
  153. }
  154. static void dsi_bridge_pre_enable(struct drm_bridge *bridge)
  155. {
  156. int rc = 0;
  157. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  158. if (!bridge) {
  159. DSI_ERR("Invalid params\n");
  160. return;
  161. }
  162. if (!c_bridge || !c_bridge->display || !c_bridge->display->panel) {
  163. DSI_ERR("Incorrect bridge details\n");
  164. return;
  165. }
  166. if (bridge->encoder->crtc->state->active_changed)
  167. atomic_set(&c_bridge->display->panel->esd_recovery_pending, 0);
  168. /* By this point mode should have been validated through mode_fixup */
  169. rc = dsi_display_set_mode(c_bridge->display,
  170. &(c_bridge->dsi_mode), 0x0);
  171. if (rc) {
  172. DSI_ERR("[%d] failed to perform a mode set, rc=%d\n",
  173. c_bridge->id, rc);
  174. return;
  175. }
  176. if (c_bridge->dsi_mode.dsi_mode_flags &
  177. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  178. DSI_MODE_FLAG_DYN_CLK)) {
  179. DSI_DEBUG("[%d] seamless pre-enable\n", c_bridge->id);
  180. return;
  181. }
  182. SDE_ATRACE_BEGIN("dsi_display_prepare");
  183. rc = dsi_display_prepare(c_bridge->display);
  184. if (rc) {
  185. DSI_ERR("[%d] DSI display prepare failed, rc=%d\n",
  186. c_bridge->id, rc);
  187. SDE_ATRACE_END("dsi_display_prepare");
  188. return;
  189. }
  190. SDE_ATRACE_END("dsi_display_prepare");
  191. SDE_ATRACE_BEGIN("dsi_display_enable");
  192. rc = dsi_display_enable(c_bridge->display);
  193. if (rc) {
  194. DSI_ERR("[%d] DSI display enable failed, rc=%d\n",
  195. c_bridge->id, rc);
  196. (void)dsi_display_unprepare(c_bridge->display);
  197. }
  198. SDE_ATRACE_END("dsi_display_enable");
  199. rc = dsi_display_splash_res_cleanup(c_bridge->display);
  200. if (rc)
  201. DSI_ERR("Continuous splash pipeline cleanup failed, rc=%d\n",
  202. rc);
  203. }
  204. static void dsi_bridge_enable(struct drm_bridge *bridge)
  205. {
  206. int rc = 0;
  207. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  208. struct dsi_display *display;
  209. if (!bridge) {
  210. DSI_ERR("Invalid params\n");
  211. return;
  212. }
  213. if (c_bridge->dsi_mode.dsi_mode_flags &
  214. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  215. DSI_MODE_FLAG_DYN_CLK)) {
  216. DSI_DEBUG("[%d] seamless enable\n", c_bridge->id);
  217. return;
  218. }
  219. display = c_bridge->display;
  220. rc = dsi_display_post_enable(display);
  221. if (rc)
  222. DSI_ERR("[%d] DSI display post enabled failed, rc=%d\n",
  223. c_bridge->id, rc);
  224. if (display)
  225. display->enabled = true;
  226. if (display && display->drm_conn) {
  227. sde_connector_helper_bridge_enable(display->drm_conn);
  228. if (display->poms_pending) {
  229. display->poms_pending = false;
  230. sde_connector_schedule_status_work(display->drm_conn,
  231. true);
  232. }
  233. }
  234. }
  235. static void dsi_bridge_disable(struct drm_bridge *bridge)
  236. {
  237. int rc = 0;
  238. struct dsi_display *display;
  239. struct sde_connector_state *conn_state;
  240. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  241. if (!bridge) {
  242. DSI_ERR("Invalid params\n");
  243. return;
  244. }
  245. display = c_bridge->display;
  246. if (display)
  247. display->enabled = false;
  248. if (display && display->drm_conn) {
  249. conn_state = to_sde_connector_state(display->drm_conn->state);
  250. if (!conn_state) {
  251. DSI_ERR("invalid params\n");
  252. return;
  253. }
  254. display->poms_pending = msm_is_mode_seamless_poms(
  255. &conn_state->msm_mode);
  256. sde_connector_helper_bridge_disable(display->drm_conn);
  257. }
  258. rc = dsi_display_pre_disable(c_bridge->display);
  259. if (rc) {
  260. DSI_ERR("[%d] DSI display pre disable failed, rc=%d\n",
  261. c_bridge->id, rc);
  262. }
  263. }
  264. static void dsi_bridge_post_disable(struct drm_bridge *bridge)
  265. {
  266. int rc = 0;
  267. struct dsi_display *display;
  268. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  269. if (!bridge) {
  270. DSI_ERR("Invalid params\n");
  271. return;
  272. }
  273. display = c_bridge->display;
  274. SDE_ATRACE_BEGIN("dsi_bridge_post_disable");
  275. SDE_ATRACE_BEGIN("dsi_display_disable");
  276. rc = dsi_display_disable(c_bridge->display);
  277. if (rc) {
  278. DSI_ERR("[%d] DSI display disable failed, rc=%d\n",
  279. c_bridge->id, rc);
  280. SDE_ATRACE_END("dsi_display_disable");
  281. return;
  282. }
  283. SDE_ATRACE_END("dsi_display_disable");
  284. if (display && display->drm_conn)
  285. sde_connector_helper_bridge_post_disable(display->drm_conn);
  286. rc = dsi_display_unprepare(c_bridge->display);
  287. if (rc) {
  288. DSI_ERR("[%d] DSI display unprepare failed, rc=%d\n",
  289. c_bridge->id, rc);
  290. SDE_ATRACE_END("dsi_bridge_post_disable");
  291. return;
  292. }
  293. SDE_ATRACE_END("dsi_bridge_post_disable");
  294. }
  295. static void dsi_bridge_mode_set(struct drm_bridge *bridge,
  296. const struct drm_display_mode *mode,
  297. const struct drm_display_mode *adjusted_mode)
  298. {
  299. int rc = 0;
  300. struct dsi_bridge *c_bridge = NULL;
  301. struct dsi_display *display;
  302. struct drm_connector *conn;
  303. struct sde_connector_state *conn_state;
  304. if (!bridge || !mode || !adjusted_mode) {
  305. DSI_ERR("Invalid params\n");
  306. return;
  307. }
  308. c_bridge = to_dsi_bridge(bridge);
  309. if (!c_bridge) {
  310. DSI_ERR("invalid dsi bridge\n");
  311. return;
  312. }
  313. display = c_bridge->display;
  314. if (!display || !display->drm_conn || !display->drm_conn->state) {
  315. DSI_ERR("invalid display\n");
  316. return;
  317. }
  318. memset(&(c_bridge->dsi_mode), 0x0, sizeof(struct dsi_display_mode));
  319. convert_to_dsi_mode(adjusted_mode, &(c_bridge->dsi_mode));
  320. conn = sde_encoder_get_connector(bridge->dev, bridge->encoder);
  321. if (!conn)
  322. return;
  323. conn_state = to_sde_connector_state(conn->state);
  324. if (!conn_state) {
  325. DSI_ERR("invalid connector state\n");
  326. return;
  327. }
  328. msm_parse_mode_priv_info(&conn_state->msm_mode,
  329. &(c_bridge->dsi_mode));
  330. rc = dsi_display_restore_bit_clk(display, &c_bridge->dsi_mode);
  331. if (rc) {
  332. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  333. return;
  334. }
  335. DSI_DEBUG("clk_rate: %llu\n", c_bridge->dsi_mode.timing.clk_rate_hz);
  336. }
  337. static bool _dsi_bridge_mode_validate_and_fixup(struct drm_bridge *bridge,
  338. struct drm_crtc_state *crtc_state, struct dsi_display *display,
  339. struct dsi_display_mode *adj_mode)
  340. {
  341. int rc = 0;
  342. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  343. struct dsi_display_mode cur_dsi_mode;
  344. struct sde_connector_state *old_conn_state;
  345. struct drm_display_mode *cur_mode;
  346. if (!bridge->encoder || !bridge->encoder->crtc || !crtc_state->crtc)
  347. return 0;
  348. cur_mode = &crtc_state->crtc->state->mode;
  349. old_conn_state = to_sde_connector_state(display->drm_conn->state);
  350. convert_to_dsi_mode(cur_mode, &cur_dsi_mode);
  351. msm_parse_mode_priv_info(&old_conn_state->msm_mode, &cur_dsi_mode);
  352. cur_dsi_mode.pixel_format_caps = display->panel->host_config.dst_format;
  353. rc = dsi_display_validate_mode_change(c_bridge->display, &cur_dsi_mode, adj_mode);
  354. if (rc) {
  355. DSI_ERR("[%s] seamless mode mismatch failure rc=%d\n", c_bridge->display->name, rc);
  356. return rc;
  357. }
  358. /*
  359. * DMS Flag if set during active changed condition cannot be
  360. * treated as seamless. Hence, removing DMS flag in such cases.
  361. */
  362. if ((adj_mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) &&
  363. crtc_state->active_changed)
  364. adj_mode->dsi_mode_flags &= ~DSI_MODE_FLAG_DMS;
  365. /* No DMS/VRR when drm pipeline is changing */
  366. if (!dsi_display_mode_match(&cur_dsi_mode, adj_mode,
  367. DSI_MODE_MATCH_FULL_TIMINGS) &&
  368. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_VRR)) &&
  369. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) &&
  370. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)) &&
  371. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)) &&
  372. (!crtc_state->active_changed ||
  373. display->is_cont_splash_enabled)) {
  374. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  375. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2,
  376. adj_mode->timing.h_active,
  377. adj_mode->timing.v_active,
  378. adj_mode->timing.refresh_rate,
  379. adj_mode->pixel_clk_khz,
  380. adj_mode->panel_mode_caps);
  381. }
  382. return rc;
  383. }
  384. static bool dsi_bridge_mode_fixup(struct drm_bridge *bridge,
  385. const struct drm_display_mode *mode,
  386. struct drm_display_mode *adjusted_mode)
  387. {
  388. int rc = 0;
  389. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  390. struct dsi_display *display;
  391. struct dsi_display_mode dsi_mode, *panel_dsi_mode;
  392. struct drm_crtc_state *crtc_state;
  393. struct drm_connector_state *drm_conn_state;
  394. struct sde_connector_state *conn_state;
  395. struct msm_sub_mode new_sub_mode;
  396. crtc_state = container_of(mode, struct drm_crtc_state, mode);
  397. if (!bridge || !mode || !adjusted_mode) {
  398. DSI_ERR("invalid params\n");
  399. return false;
  400. }
  401. display = c_bridge->display;
  402. if (!display || !display->drm_conn || !display->drm_conn->state) {
  403. DSI_ERR("invalid params\n");
  404. return false;
  405. }
  406. drm_conn_state = drm_atomic_get_new_connector_state(crtc_state->state,
  407. display->drm_conn);
  408. conn_state = to_sde_connector_state(drm_conn_state);
  409. if (!conn_state) {
  410. DSI_ERR("invalid params\n");
  411. return false;
  412. }
  413. /*
  414. * if no timing defined in panel, it must be external mode
  415. * and we'll use empty priv info to populate the mode
  416. */
  417. if (display->panel && !display->panel->num_timing_nodes) {
  418. *adjusted_mode = *mode;
  419. conn_state->msm_mode.base = adjusted_mode;
  420. conn_state->msm_mode.private = (int *)&default_priv_info;
  421. conn_state->msm_mode.private_flags = 0;
  422. return true;
  423. }
  424. convert_to_dsi_mode(mode, &dsi_mode);
  425. msm_parse_mode_priv_info(&conn_state->msm_mode, &dsi_mode);
  426. new_sub_mode.dsc_mode = sde_connector_get_property(drm_conn_state,
  427. CONNECTOR_PROP_DSC_MODE);
  428. new_sub_mode.pixel_format_mode = sde_connector_get_property(drm_conn_state,
  429. CONNECTOR_PROP_BPP_MODE);
  430. /*
  431. * retrieve dsi mode from dsi driver's cache since not safe to take
  432. * the drm mode config mutex in all paths
  433. */
  434. rc = dsi_display_find_mode(display, &dsi_mode, &new_sub_mode,
  435. &panel_dsi_mode);
  436. if (rc)
  437. return rc;
  438. /* propagate the private info to the adjusted_mode derived dsi mode */
  439. dsi_mode.priv_info = panel_dsi_mode->priv_info;
  440. dsi_mode.dsi_mode_flags = panel_dsi_mode->dsi_mode_flags;
  441. dsi_mode.panel_mode_caps = panel_dsi_mode->panel_mode_caps;
  442. dsi_mode.pixel_format_caps = panel_dsi_mode->pixel_format_caps;
  443. dsi_mode.timing.dsc_enabled = dsi_mode.priv_info->dsc_enabled;
  444. dsi_mode.timing.dsc = &dsi_mode.priv_info->dsc;
  445. rc = dsi_display_restore_bit_clk(display, &dsi_mode);
  446. if (rc) {
  447. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  448. return false;
  449. }
  450. rc = dsi_display_update_dyn_bit_clk(display, &dsi_mode);
  451. if (rc) {
  452. DSI_ERR("[%s] failed to update bit clock\n", display->name);
  453. return false;
  454. }
  455. rc = dsi_display_validate_mode(c_bridge->display, &dsi_mode,
  456. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  457. if (rc) {
  458. DSI_ERR("[%d] mode is not valid, rc=%d\n", c_bridge->id, rc);
  459. return false;
  460. }
  461. rc = _dsi_bridge_mode_validate_and_fixup(bridge, crtc_state, display, &dsi_mode);
  462. if (rc) {
  463. DSI_ERR("[%s] failed to validate dsi bridge mode.\n", display->name);
  464. return false;
  465. }
  466. /* Reject seamless transition when active changed */
  467. if (crtc_state->active_changed &&
  468. ((dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) ||
  469. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK) ||
  470. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID) ||
  471. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD))) {
  472. DSI_INFO("seamless upon active changed 0x%x %d\n",
  473. dsi_mode.dsi_mode_flags, crtc_state->active_changed);
  474. return false;
  475. }
  476. /* convert back to drm mode, propagating the private info & flags */
  477. dsi_convert_to_drm_mode(&dsi_mode, adjusted_mode);
  478. dsi_convert_to_msm_mode(&dsi_mode, &conn_state->msm_mode);
  479. return true;
  480. }
  481. u32 dsi_drm_get_dfps_maxfps(void *display)
  482. {
  483. u32 dfps_maxfps = 0;
  484. struct dsi_display *dsi_display = display;
  485. /*
  486. * The time of SDE transmitting one frame active data
  487. * will not be changed, if frame rate is adjusted with
  488. * VFP method.
  489. * So only return max fps of DFPS for UIDLE update, if DFPS
  490. * is enabled with VFP.
  491. */
  492. if (dsi_display && dsi_display->panel &&
  493. dsi_display->panel->panel_mode == DSI_OP_VIDEO_MODE &&
  494. dsi_display->panel->dfps_caps.type ==
  495. DSI_DFPS_IMMEDIATE_VFP)
  496. dfps_maxfps =
  497. dsi_display->panel->dfps_caps.max_refresh_rate;
  498. return dfps_maxfps;
  499. }
  500. int dsi_conn_get_lm_from_mode(void *display, const struct drm_display_mode *drm_mode)
  501. {
  502. struct dsi_display *dsi_display = display;
  503. struct dsi_display_mode dsi_mode, *panel_dsi_mode;
  504. int rc = -EINVAL;
  505. if (!dsi_display || !drm_mode) {
  506. DSI_ERR("Invalid params %d %d\n", !display, !drm_mode);
  507. return rc;
  508. }
  509. convert_to_dsi_mode(drm_mode, &dsi_mode);
  510. rc = dsi_display_find_mode(dsi_display, &dsi_mode, NULL, &panel_dsi_mode);
  511. if (rc) {
  512. DSI_ERR("mode not found %d\n", rc);
  513. drm_mode_debug_printmodeline(drm_mode);
  514. return rc;
  515. }
  516. return panel_dsi_mode->priv_info->topology.num_lm;
  517. }
  518. int dsi_conn_get_mode_info(struct drm_connector *connector,
  519. const struct drm_display_mode *drm_mode,
  520. struct msm_sub_mode *sub_mode,
  521. struct msm_mode_info *mode_info,
  522. void *display, const struct msm_resource_caps_info *avail_res)
  523. {
  524. struct dsi_display_mode partial_dsi_mode, *dsi_mode = NULL;
  525. struct dsi_mode_info *timing;
  526. int src_bpp, tar_bpp, rc = 0;
  527. struct dsi_display *dsi_display = (struct dsi_display *) display;
  528. if (!drm_mode || !mode_info)
  529. return -EINVAL;
  530. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  531. rc = dsi_display_find_mode(dsi_display, &partial_dsi_mode, sub_mode, &dsi_mode);
  532. if (rc || !dsi_mode->priv_info || !dsi_display || !dsi_display->panel)
  533. return -EINVAL;
  534. memset(mode_info, 0, sizeof(*mode_info));
  535. timing = &dsi_mode->timing;
  536. mode_info->frame_rate = dsi_mode->timing.refresh_rate;
  537. mode_info->vtotal = DSI_V_TOTAL(timing);
  538. mode_info->prefill_lines = dsi_mode->priv_info->panel_prefill_lines;
  539. mode_info->jitter_numer = dsi_mode->priv_info->panel_jitter_numer;
  540. mode_info->jitter_denom = dsi_mode->priv_info->panel_jitter_denom;
  541. mode_info->dfps_maxfps = dsi_drm_get_dfps_maxfps(display);
  542. mode_info->panel_mode_caps = dsi_mode->panel_mode_caps;
  543. mode_info->bpp = dsi_mode->bpp;
  544. mode_info->pixel_format_caps = dsi_mode->pixel_format_caps;
  545. mode_info->mdp_transfer_time_us = dsi_mode->priv_info->mdp_transfer_time_us;
  546. mode_info->mdp_transfer_time_us_min = dsi_mode->priv_info->mdp_transfer_time_us_min;
  547. mode_info->mdp_transfer_time_us_max = dsi_mode->priv_info->mdp_transfer_time_us_max;
  548. mode_info->disable_rsc_solver = dsi_mode->priv_info->disable_rsc_solver;
  549. mode_info->qsync_min_fps = dsi_mode->timing.qsync_min_fps;
  550. mode_info->avr_step_fps = dsi_mode->timing.avr_step_fps;
  551. mode_info->wd_jitter = dsi_mode->priv_info->wd_jitter;
  552. mode_info->vpadding = dsi_display->panel->host_config.vpadding;
  553. if (mode_info->vpadding < drm_mode->vdisplay) {
  554. mode_info->vpadding = 0;
  555. dsi_display->panel->host_config.line_insertion_enable = 0;
  556. }
  557. memcpy(&mode_info->topology, &dsi_mode->priv_info->topology,
  558. sizeof(struct msm_display_topology));
  559. if (dsi_mode->priv_info->bit_clk_list.count) {
  560. struct msm_dyn_clk_list *dyn_clk_list = &mode_info->dyn_clk_list;
  561. dyn_clk_list->rates = dsi_mode->priv_info->bit_clk_list.rates;
  562. dyn_clk_list->count = dsi_mode->priv_info->bit_clk_list.count;
  563. dyn_clk_list->type = dsi_display->panel->dyn_clk_caps.type;
  564. dyn_clk_list->front_porches = dsi_mode->priv_info->bit_clk_list.front_porches;
  565. dyn_clk_list->pixel_clks_khz = dsi_mode->priv_info->bit_clk_list.pixel_clks_khz;
  566. rc = dsi_display_restore_bit_clk(dsi_display, dsi_mode);
  567. if (rc) {
  568. DSI_ERR("[%s] bit clk rate cannot be restored\n", dsi_display->name);
  569. return rc;
  570. }
  571. }
  572. mode_info->clk_rate = dsi_mode->timing.clk_rate_hz;
  573. if (dsi_mode->priv_info->dsc_enabled) {
  574. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  575. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  576. memcpy(&mode_info->comp_info.dsc_info, &dsi_mode->priv_info->dsc,
  577. sizeof(dsi_mode->priv_info->dsc));
  578. } else if (dsi_mode->priv_info->vdc_enabled) {
  579. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  580. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  581. memcpy(&mode_info->comp_info.vdc_info, &dsi_mode->priv_info->vdc,
  582. sizeof(dsi_mode->priv_info->vdc));
  583. }
  584. if (mode_info->comp_info.comp_type) {
  585. tar_bpp = dsi_mode->priv_info->pclk_scale.numer;
  586. src_bpp = dsi_mode->priv_info->pclk_scale.denom;
  587. mode_info->comp_info.comp_ratio = mult_frac(1, src_bpp,
  588. tar_bpp);
  589. mode_info->wide_bus_en = dsi_mode->priv_info->widebus_support;
  590. }
  591. if (dsi_mode->priv_info->roi_caps.enabled) {
  592. memcpy(&mode_info->roi_caps, &dsi_mode->priv_info->roi_caps,
  593. sizeof(dsi_mode->priv_info->roi_caps));
  594. }
  595. mode_info->allowed_mode_switches =
  596. dsi_mode->priv_info->allowed_mode_switch;
  597. return 0;
  598. }
  599. static const struct drm_bridge_funcs dsi_bridge_ops = {
  600. .attach = dsi_bridge_attach,
  601. .mode_fixup = dsi_bridge_mode_fixup,
  602. .pre_enable = dsi_bridge_pre_enable,
  603. .enable = dsi_bridge_enable,
  604. .disable = dsi_bridge_disable,
  605. .post_disable = dsi_bridge_post_disable,
  606. .mode_set = dsi_bridge_mode_set,
  607. };
  608. int dsi_conn_get_qsync_min_fps(struct drm_connector_state *conn_state)
  609. {
  610. struct sde_connector_state *sde_conn_state = to_sde_connector_state(conn_state);
  611. struct msm_display_mode *msm_mode;
  612. struct dsi_display_mode_priv_info *priv_info;
  613. if (!sde_conn_state)
  614. return -EINVAL;
  615. msm_mode = &sde_conn_state->msm_mode;
  616. if (!msm_mode || !msm_mode->private)
  617. return -EINVAL;
  618. priv_info = (struct dsi_display_mode_priv_info *)(msm_mode->private);
  619. return priv_info->qsync_min_fps;
  620. }
  621. int dsi_conn_get_avr_step_fps(struct drm_connector_state *conn_state)
  622. {
  623. struct sde_connector_state *sde_conn_state = to_sde_connector_state(conn_state);
  624. struct msm_display_mode *msm_mode;
  625. struct dsi_display_mode_priv_info *priv_info;
  626. if (!sde_conn_state)
  627. return -EINVAL;
  628. msm_mode = &sde_conn_state->msm_mode;
  629. if (!msm_mode || !msm_mode->private)
  630. return -EINVAL;
  631. priv_info = (struct dsi_display_mode_priv_info *)(msm_mode->private);
  632. return priv_info->avr_step_fps;
  633. }
  634. int dsi_conn_set_info_blob(struct drm_connector *connector,
  635. void *info, void *display, struct msm_mode_info *mode_info)
  636. {
  637. struct dsi_display *dsi_display = display;
  638. struct dsi_panel *panel;
  639. enum dsi_pixel_format fmt;
  640. u32 bpp;
  641. if (!info || !dsi_display)
  642. return -EINVAL;
  643. dsi_display->drm_conn = connector;
  644. sde_kms_info_add_keystr(info,
  645. "display type", dsi_display->display_type);
  646. switch (dsi_display->type) {
  647. case DSI_DISPLAY_SINGLE:
  648. sde_kms_info_add_keystr(info, "display config",
  649. "single display");
  650. break;
  651. case DSI_DISPLAY_EXT_BRIDGE:
  652. sde_kms_info_add_keystr(info, "display config", "ext bridge");
  653. break;
  654. case DSI_DISPLAY_SPLIT:
  655. sde_kms_info_add_keystr(info, "display config",
  656. "split display");
  657. break;
  658. case DSI_DISPLAY_SPLIT_EXT_BRIDGE:
  659. sde_kms_info_add_keystr(info, "display config",
  660. "split ext bridge");
  661. break;
  662. default:
  663. DSI_DEBUG("invalid display type:%d\n", dsi_display->type);
  664. break;
  665. }
  666. if (!dsi_display->panel) {
  667. DSI_DEBUG("invalid panel data\n");
  668. goto end;
  669. }
  670. panel = dsi_display->panel;
  671. sde_kms_info_add_keystr(info, "panel name", panel->name);
  672. switch (panel->panel_mode) {
  673. case DSI_OP_VIDEO_MODE:
  674. sde_kms_info_add_keystr(info, "panel mode", "video");
  675. break;
  676. case DSI_OP_CMD_MODE:
  677. sde_kms_info_add_keystr(info, "panel mode", "command");
  678. sde_kms_info_add_keyint(info, "mdp_transfer_time_us",
  679. mode_info->mdp_transfer_time_us);
  680. break;
  681. default:
  682. DSI_DEBUG("invalid panel type:%d\n", panel->panel_mode);
  683. break;
  684. }
  685. sde_kms_info_add_keystr(info, "qsync support",
  686. panel->qsync_caps.qsync_support ?
  687. "true" : "false");
  688. if (panel->qsync_caps.qsync_min_fps)
  689. sde_kms_info_add_keyint(info, "qsync_fps",
  690. panel->qsync_caps.qsync_min_fps);
  691. sde_kms_info_add_keystr(info, "dfps support",
  692. panel->dfps_caps.dfps_support ? "true" : "false");
  693. if (panel->dfps_caps.dfps_support) {
  694. sde_kms_info_add_keyint(info, "min_fps",
  695. panel->dfps_caps.min_refresh_rate);
  696. sde_kms_info_add_keyint(info, "max_fps",
  697. panel->dfps_caps.max_refresh_rate);
  698. }
  699. sde_kms_info_add_keystr(info, "dyn bitclk support",
  700. panel->dyn_clk_caps.dyn_clk_support ? "true" : "false");
  701. switch (panel->phy_props.rotation) {
  702. case DSI_PANEL_ROTATE_NONE:
  703. sde_kms_info_add_keystr(info, "panel orientation", "none");
  704. break;
  705. case DSI_PANEL_ROTATE_H_FLIP:
  706. sde_kms_info_add_keystr(info, "panel orientation", "horz flip");
  707. break;
  708. case DSI_PANEL_ROTATE_V_FLIP:
  709. sde_kms_info_add_keystr(info, "panel orientation", "vert flip");
  710. break;
  711. case DSI_PANEL_ROTATE_HV_FLIP:
  712. sde_kms_info_add_keystr(info, "panel orientation",
  713. "horz & vert flip");
  714. break;
  715. default:
  716. DSI_DEBUG("invalid panel rotation:%d\n",
  717. panel->phy_props.rotation);
  718. break;
  719. }
  720. switch (panel->bl_config.type) {
  721. case DSI_BACKLIGHT_PWM:
  722. sde_kms_info_add_keystr(info, "backlight type", "pwm");
  723. break;
  724. case DSI_BACKLIGHT_WLED:
  725. sde_kms_info_add_keystr(info, "backlight type", "wled");
  726. break;
  727. case DSI_BACKLIGHT_DCS:
  728. sde_kms_info_add_keystr(info, "backlight type", "dcs");
  729. break;
  730. default:
  731. DSI_DEBUG("invalid panel backlight type:%d\n",
  732. panel->bl_config.type);
  733. break;
  734. }
  735. sde_kms_info_add_keyint(info, "max os brightness", panel->bl_config.brightness_max_level);
  736. sde_kms_info_add_keyint(info, "max panel backlight", panel->bl_config.bl_max_level);
  737. if (panel->spr_info.enable)
  738. sde_kms_info_add_keystr(info, "spr_pack_type",
  739. msm_spr_pack_type_str[panel->spr_info.pack_type]);
  740. if (mode_info && mode_info->roi_caps.enabled) {
  741. sde_kms_info_add_keyint(info, "partial_update_num_roi",
  742. mode_info->roi_caps.num_roi);
  743. sde_kms_info_add_keyint(info, "partial_update_xstart",
  744. mode_info->roi_caps.align.xstart_pix_align);
  745. sde_kms_info_add_keyint(info, "partial_update_walign",
  746. mode_info->roi_caps.align.width_pix_align);
  747. sde_kms_info_add_keyint(info, "partial_update_wmin",
  748. mode_info->roi_caps.align.min_width);
  749. sde_kms_info_add_keyint(info, "partial_update_ystart",
  750. mode_info->roi_caps.align.ystart_pix_align);
  751. sde_kms_info_add_keyint(info, "partial_update_halign",
  752. mode_info->roi_caps.align.height_pix_align);
  753. sde_kms_info_add_keyint(info, "partial_update_hmin",
  754. mode_info->roi_caps.align.min_height);
  755. sde_kms_info_add_keyint(info, "partial_update_roimerge",
  756. mode_info->roi_caps.merge_rois);
  757. }
  758. fmt = dsi_display->config.common_config.dst_format;
  759. bpp = dsi_ctrl_pixel_format_to_bpp(fmt);
  760. sde_kms_info_add_keyint(info, "bit_depth", bpp);
  761. end:
  762. return 0;
  763. }
  764. void dsi_conn_set_submode_blob_info(struct drm_connector *conn,
  765. void *info, void *display, struct drm_display_mode *drm_mode)
  766. {
  767. struct dsi_display *dsi_display = display;
  768. struct dsi_display_mode partial_dsi_mode;
  769. int count, i;
  770. int preferred_submode_idx = -EINVAL;
  771. enum dsi_dyn_clk_feature_type dyn_clk_type;
  772. char *dyn_clk_types[DSI_DYN_CLK_TYPE_MAX] = {
  773. [DSI_DYN_CLK_TYPE_LEGACY] = "none",
  774. [DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_HFP] = "hfp",
  775. [DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_VFP] = "vfp",
  776. };
  777. if (!conn || !display || !drm_mode) {
  778. DSI_ERR("Invalid params\n");
  779. return;
  780. }
  781. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  782. mutex_lock(&dsi_display->display_lock);
  783. count = dsi_display->panel->num_display_modes;
  784. for (i = 0; i < count; i++) {
  785. struct dsi_display_mode *dsi_mode = &dsi_display->modes[i];
  786. u32 panel_mode_caps = 0;
  787. u32 pixel_format_caps = 0;
  788. const char *topo_name = NULL;
  789. if (!dsi_display_mode_match(&partial_dsi_mode, dsi_mode,
  790. DSI_MODE_MATCH_FULL_TIMINGS))
  791. continue;
  792. sde_kms_info_add_keyint(info, "submode_idx", i);
  793. if (dsi_mode->is_preferred)
  794. preferred_submode_idx = i;
  795. if (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE)
  796. panel_mode_caps |= DRM_MODE_FLAG_CMD_MODE_PANEL;
  797. if (dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE)
  798. panel_mode_caps |= DRM_MODE_FLAG_VID_MODE_PANEL;
  799. sde_kms_info_add_keyint(info, "panel_mode_capabilities",
  800. panel_mode_caps);
  801. switch (dsi_mode->pixel_format_caps) {
  802. case DSI_PIXEL_FORMAT_RGB888:
  803. pixel_format_caps = DRM_MODE_FLAG_DSI_24BPP;
  804. break;
  805. case DSI_PIXEL_FORMAT_RGB101010:
  806. pixel_format_caps = DRM_MODE_FLAG_DSI_30BPP;
  807. break;
  808. default:
  809. break;
  810. }
  811. sde_kms_info_add_keyint(info, "bpp_mode", pixel_format_caps);
  812. sde_kms_info_add_keyint(info, "dsc_mode",
  813. dsi_mode->priv_info->dsc_enabled ? MSM_DISPLAY_DSC_MODE_ENABLED :
  814. MSM_DISPLAY_DSC_MODE_DISABLED);
  815. topo_name = sde_conn_get_topology_name(conn,
  816. dsi_mode->priv_info->topology);
  817. if (topo_name)
  818. sde_kms_info_add_keystr(info, "topology", topo_name);
  819. if (!dsi_mode->priv_info->bit_clk_list.count)
  820. continue;
  821. dyn_clk_type = dsi_display->panel->dyn_clk_caps.type;
  822. sde_kms_info_add_list(info, "dyn_bitclk_list",
  823. dsi_mode->priv_info->bit_clk_list.rates,
  824. dsi_mode->priv_info->bit_clk_list.count);
  825. sde_kms_info_add_keystr(info, "dyn_fp_type",
  826. dyn_clk_types[dyn_clk_type]);
  827. sde_kms_info_add_list(info, "dyn_fp_list",
  828. dsi_mode->priv_info->bit_clk_list.front_porches,
  829. dsi_mode->priv_info->bit_clk_list.count);
  830. sde_kms_info_add_list(info, "dyn_pclk_list",
  831. dsi_mode->priv_info->bit_clk_list.pixel_clks_khz,
  832. dsi_mode->priv_info->bit_clk_list.count);
  833. }
  834. if (preferred_submode_idx >= 0)
  835. sde_kms_info_add_keyint(info, "preferred_submode_idx",
  836. preferred_submode_idx);
  837. mutex_unlock(&dsi_display->display_lock);
  838. }
  839. enum drm_connector_status dsi_conn_detect(struct drm_connector *conn,
  840. bool force,
  841. void *display)
  842. {
  843. enum drm_connector_status status = connector_status_unknown;
  844. struct msm_display_info info;
  845. int rc;
  846. if (!conn || !display)
  847. return status;
  848. /* get display dsi_info */
  849. memset(&info, 0x0, sizeof(info));
  850. rc = dsi_display_get_info(conn, &info, display);
  851. if (rc) {
  852. DSI_ERR("failed to get display info, rc=%d\n", rc);
  853. return connector_status_disconnected;
  854. }
  855. if (info.capabilities & MSM_DISPLAY_CAP_HOT_PLUG)
  856. status = (info.is_connected ? connector_status_connected :
  857. connector_status_disconnected);
  858. else
  859. status = connector_status_connected;
  860. conn->display_info.width_mm = info.width_mm;
  861. conn->display_info.height_mm = info.height_mm;
  862. return status;
  863. }
  864. void dsi_connector_put_modes(struct drm_connector *connector,
  865. void *display)
  866. {
  867. struct dsi_display *dsi_display;
  868. int count, i;
  869. if (!connector || !display)
  870. return;
  871. dsi_display = display;
  872. count = dsi_display->panel->num_display_modes;
  873. for (i = 0; i < count; i++) {
  874. struct dsi_display_mode *dsi_mode = &dsi_display->modes[i];
  875. dsi_display_put_mode(dsi_display, dsi_mode);
  876. }
  877. /* free the display structure modes also */
  878. kfree(dsi_display->modes);
  879. dsi_display->modes = NULL;
  880. }
  881. static int dsi_drm_update_edid_name(struct edid *edid, const char *name)
  882. {
  883. u8 *dtd = (u8 *)&edid->detailed_timings[3];
  884. u8 standard_header[] = {0x00, 0x00, 0x00, 0xFE, 0x00};
  885. u32 dtd_size = 18;
  886. u32 header_size = sizeof(standard_header);
  887. if (!name)
  888. return -EINVAL;
  889. /* Fill standard header */
  890. memcpy(dtd, standard_header, header_size);
  891. dtd_size -= header_size;
  892. dtd_size = min_t(u32, dtd_size, strlen(name));
  893. memcpy(dtd + header_size, name, dtd_size);
  894. return 0;
  895. }
  896. static void dsi_drm_update_dtd(struct edid *edid,
  897. struct dsi_display_mode *modes, u32 modes_count)
  898. {
  899. u32 i;
  900. u32 count = min_t(u32, modes_count, 3);
  901. for (i = 0; i < count; i++) {
  902. struct detailed_timing *dtd = &edid->detailed_timings[i];
  903. struct dsi_display_mode *mode = &modes[i];
  904. struct dsi_mode_info *timing = &mode->timing;
  905. struct detailed_pixel_timing *pd = &dtd->data.pixel_data;
  906. u32 h_blank = timing->h_front_porch + timing->h_sync_width +
  907. timing->h_back_porch;
  908. u32 v_blank = timing->v_front_porch + timing->v_sync_width +
  909. timing->v_back_porch;
  910. u32 h_img = 0, v_img = 0;
  911. dtd->pixel_clock = mode->pixel_clk_khz / 10;
  912. pd->hactive_lo = timing->h_active & 0xFF;
  913. pd->hblank_lo = h_blank & 0xFF;
  914. pd->hactive_hblank_hi = ((h_blank >> 8) & 0xF) |
  915. ((timing->h_active >> 8) & 0xF) << 4;
  916. pd->vactive_lo = timing->v_active & 0xFF;
  917. pd->vblank_lo = v_blank & 0xFF;
  918. pd->vactive_vblank_hi = ((v_blank >> 8) & 0xF) |
  919. ((timing->v_active >> 8) & 0xF) << 4;
  920. pd->hsync_offset_lo = timing->h_front_porch & 0xFF;
  921. pd->hsync_pulse_width_lo = timing->h_sync_width & 0xFF;
  922. pd->vsync_offset_pulse_width_lo =
  923. ((timing->v_front_porch & 0xF) << 4) |
  924. (timing->v_sync_width & 0xF);
  925. pd->hsync_vsync_offset_pulse_width_hi =
  926. (((timing->h_front_porch >> 8) & 0x3) << 6) |
  927. (((timing->h_sync_width >> 8) & 0x3) << 4) |
  928. (((timing->v_front_porch >> 4) & 0x3) << 2) |
  929. (((timing->v_sync_width >> 4) & 0x3) << 0);
  930. pd->width_mm_lo = h_img & 0xFF;
  931. pd->height_mm_lo = v_img & 0xFF;
  932. pd->width_height_mm_hi = (((h_img >> 8) & 0xF) << 4) |
  933. ((v_img >> 8) & 0xF);
  934. pd->hborder = 0;
  935. pd->vborder = 0;
  936. pd->misc = 0;
  937. }
  938. }
  939. static void dsi_drm_update_checksum(struct edid *edid)
  940. {
  941. u8 *data = (u8 *)edid;
  942. u32 i, sum = 0;
  943. for (i = 0; i < EDID_LENGTH - 1; i++)
  944. sum += data[i];
  945. edid->checksum = 0x100 - (sum & 0xFF);
  946. }
  947. int dsi_connector_get_modes(struct drm_connector *connector, void *data,
  948. const struct msm_resource_caps_info *avail_res)
  949. {
  950. int rc, i;
  951. u32 count = 0, edid_size;
  952. struct dsi_display_mode *modes = NULL;
  953. struct drm_display_mode drm_mode;
  954. struct dsi_display *display = data;
  955. struct edid edid;
  956. unsigned int width_mm = connector->display_info.width_mm;
  957. unsigned int height_mm = connector->display_info.height_mm;
  958. const u8 edid_buf[EDID_LENGTH] = {
  959. 0x00, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x44, 0x6D,
  960. 0x01, 0x00, 0x01, 0x00, 0x00, 0x00, 0x1B, 0x10, 0x01, 0x03,
  961. 0x80, 0x00, 0x00, 0x78, 0x0A, 0x0D, 0xC9, 0xA0, 0x57, 0x47,
  962. 0x98, 0x27, 0x12, 0x48, 0x4C, 0x00, 0x00, 0x00, 0x01, 0x01,
  963. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  964. 0x01, 0x01, 0x01, 0x01,
  965. };
  966. edid_size = min_t(u32, sizeof(edid), EDID_LENGTH);
  967. memcpy(&edid, edid_buf, edid_size);
  968. rc = dsi_display_get_mode_count(display, &count);
  969. if (rc) {
  970. DSI_ERR("failed to get num of modes, rc=%d\n", rc);
  971. goto end;
  972. }
  973. rc = dsi_display_get_modes(display, &modes);
  974. if (rc) {
  975. DSI_ERR("failed to get modes, rc=%d\n", rc);
  976. count = 0;
  977. goto end;
  978. }
  979. for (i = 0; i < count; i++) {
  980. struct drm_display_mode *m;
  981. memset(&drm_mode, 0x0, sizeof(drm_mode));
  982. dsi_convert_to_drm_mode(&modes[i], &drm_mode);
  983. m = drm_mode_duplicate(connector->dev, &drm_mode);
  984. if (!m) {
  985. DSI_ERR("failed to add mode %ux%u\n",
  986. drm_mode.hdisplay,
  987. drm_mode.vdisplay);
  988. count = -ENOMEM;
  989. goto end;
  990. }
  991. m->width_mm = connector->display_info.width_mm;
  992. m->height_mm = connector->display_info.height_mm;
  993. if (display->cmdline_timing != NO_OVERRIDE) {
  994. /* get the preferred mode from dsi display mode */
  995. if (modes[i].is_preferred)
  996. m->type |= DRM_MODE_TYPE_PREFERRED;
  997. } else if (modes[i].mode_idx == 0) {
  998. /* set the first mode in device tree list as preferred */
  999. m->type |= DRM_MODE_TYPE_PREFERRED;
  1000. }
  1001. drm_mode_probed_add(connector, m);
  1002. }
  1003. rc = dsi_drm_update_edid_name(&edid, display->panel->name);
  1004. if (rc) {
  1005. count = 0;
  1006. goto end;
  1007. }
  1008. edid.width_cm = (connector->display_info.width_mm) / 10;
  1009. edid.height_cm = (connector->display_info.height_mm) / 10;
  1010. dsi_drm_update_dtd(&edid, modes, count);
  1011. dsi_drm_update_checksum(&edid);
  1012. rc = drm_connector_update_edid_property(connector, &edid);
  1013. if (rc)
  1014. count = 0;
  1015. /*
  1016. * DRM EDID structure maintains panel physical dimensions in
  1017. * centimeters, we will be losing the precision anything below cm.
  1018. * Changing DRM framework will effect other clients at this
  1019. * moment, overriding the values back to millimeter.
  1020. */
  1021. connector->display_info.width_mm = width_mm;
  1022. connector->display_info.height_mm = height_mm;
  1023. end:
  1024. DSI_DEBUG("MODE COUNT =%d\n\n", count);
  1025. return count;
  1026. }
  1027. enum drm_mode_status dsi_conn_mode_valid(struct drm_connector *connector,
  1028. struct drm_display_mode *mode,
  1029. void *display, const struct msm_resource_caps_info *avail_res)
  1030. {
  1031. struct dsi_display_mode dsi_mode;
  1032. struct dsi_display_mode *full_dsi_mode = NULL;
  1033. struct sde_connector_state *conn_state;
  1034. int rc;
  1035. if (!connector || !mode) {
  1036. DSI_ERR("Invalid params\n");
  1037. return MODE_ERROR;
  1038. }
  1039. convert_to_dsi_mode(mode, &dsi_mode);
  1040. conn_state = to_sde_connector_state(connector->state);
  1041. if (conn_state)
  1042. msm_parse_mode_priv_info(&conn_state->msm_mode, &dsi_mode);
  1043. rc = dsi_display_find_mode(display, &dsi_mode, NULL, &full_dsi_mode);
  1044. if (rc) {
  1045. DSI_ERR("could not find mode %s\n", mode->name);
  1046. return MODE_ERROR;
  1047. }
  1048. rc = dsi_display_validate_mode(display, full_dsi_mode,
  1049. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  1050. if (rc) {
  1051. DSI_ERR("mode not supported, rc=%d\n", rc);
  1052. return MODE_BAD;
  1053. }
  1054. return MODE_OK;
  1055. }
  1056. int dsi_conn_pre_kickoff(struct drm_connector *connector,
  1057. void *display,
  1058. struct msm_display_kickoff_params *params)
  1059. {
  1060. if (!connector || !display || !params) {
  1061. DSI_ERR("Invalid params\n");
  1062. return -EINVAL;
  1063. }
  1064. return dsi_display_pre_kickoff(connector, display, params);
  1065. }
  1066. int dsi_conn_prepare_commit(void *display,
  1067. struct msm_display_conn_params *params)
  1068. {
  1069. if (!display || !params) {
  1070. pr_err("Invalid params\n");
  1071. return -EINVAL;
  1072. }
  1073. return dsi_display_pre_commit(display, params);
  1074. }
  1075. void dsi_conn_enable_event(struct drm_connector *connector,
  1076. uint32_t event_idx, bool enable, void *display)
  1077. {
  1078. struct dsi_event_cb_info event_info;
  1079. memset(&event_info, 0, sizeof(event_info));
  1080. event_info.event_cb = sde_connector_trigger_event;
  1081. event_info.event_usr_ptr = connector;
  1082. dsi_display_enable_event(connector, display,
  1083. event_idx, &event_info, enable);
  1084. }
  1085. int dsi_conn_post_kickoff(struct drm_connector *connector,
  1086. struct msm_display_conn_params *params)
  1087. {
  1088. struct drm_encoder *encoder;
  1089. struct drm_bridge *bridge;
  1090. struct dsi_bridge *c_bridge;
  1091. struct dsi_display_mode adj_mode;
  1092. struct dsi_display *display;
  1093. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1094. int i, rc = 0, ctrl_version;
  1095. u32 pf_time_in_us = 0;
  1096. bool enable;
  1097. struct dsi_dyn_clk_caps *dyn_clk_caps;
  1098. if (!connector || !connector->state) {
  1099. DSI_ERR("invalid connector or connector state\n");
  1100. return -EINVAL;
  1101. }
  1102. encoder = connector->state->best_encoder;
  1103. if (!encoder) {
  1104. DSI_DEBUG("best encoder is not available\n");
  1105. return 0;
  1106. }
  1107. bridge = drm_bridge_chain_get_first_bridge(encoder);
  1108. if (!bridge) {
  1109. DSI_DEBUG("bridge is not available\n");
  1110. return 0;
  1111. }
  1112. c_bridge = to_dsi_bridge(bridge);
  1113. adj_mode = c_bridge->dsi_mode;
  1114. display = c_bridge->display;
  1115. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  1116. pf_time_in_us = sde_encoder_get_programmed_fetch_time(encoder);
  1117. if (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) {
  1118. m_ctrl = &display->ctrl[display->clk_master_idx];
  1119. ctrl_version = m_ctrl->ctrl->version;
  1120. rc = dsi_ctrl_timing_db_update(m_ctrl->ctrl, false, pf_time_in_us);
  1121. if (rc) {
  1122. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  1123. display->name, rc);
  1124. return -EINVAL;
  1125. }
  1126. /*
  1127. * When both DFPS and dynamic clock switch with constant
  1128. * fps features are enabled, wait for dynamic refresh done
  1129. * only in case of clock switch.
  1130. * In case where only fps changes, clock remains same.
  1131. * So, wait for dynamic refresh done is not required.
  1132. */
  1133. if ((ctrl_version >= DSI_CTRL_VERSION_2_5) &&
  1134. (dyn_clk_caps->maintain_const_fps) &&
  1135. (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) {
  1136. display_for_each_ctrl(i, display) {
  1137. ctrl = &display->ctrl[i];
  1138. rc = dsi_ctrl_wait4dynamic_refresh_done(
  1139. ctrl->ctrl);
  1140. if (rc)
  1141. DSI_ERR("wait4dfps refresh failed\n");
  1142. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  1143. dsi_clk_disable_unprepare(&display->clock_info.pll_clks);
  1144. }
  1145. }
  1146. /* Update the rest of the controllers */
  1147. display_for_each_ctrl(i, display) {
  1148. ctrl = &display->ctrl[i];
  1149. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1150. continue;
  1151. rc = dsi_ctrl_timing_db_update(ctrl->ctrl, false, pf_time_in_us);
  1152. if (rc) {
  1153. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  1154. display->name, rc);
  1155. return -EINVAL;
  1156. }
  1157. }
  1158. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_VRR;
  1159. }
  1160. /* ensure dynamic clk switch flag is reset */
  1161. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_DYN_CLK;
  1162. if (params->qsync_update) {
  1163. enable = (params->qsync_mode > 0) ? true : false;
  1164. display_for_each_ctrl(i, display)
  1165. dsi_ctrl_setup_avr(display->ctrl[i].ctrl, enable);
  1166. }
  1167. return 0;
  1168. }
  1169. struct dsi_bridge *dsi_drm_bridge_init(struct dsi_display *display,
  1170. struct drm_device *dev,
  1171. struct drm_encoder *encoder)
  1172. {
  1173. int rc = 0;
  1174. struct dsi_bridge *bridge;
  1175. bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
  1176. if (!bridge) {
  1177. rc = -ENOMEM;
  1178. goto error;
  1179. }
  1180. bridge->display = display;
  1181. bridge->base.funcs = &dsi_bridge_ops;
  1182. bridge->base.encoder = encoder;
  1183. rc = drm_bridge_attach(encoder, &bridge->base, NULL,
  1184. DRM_BRIDGE_ATTACH_NO_CONNECTOR);
  1185. if (rc) {
  1186. DSI_ERR("failed to attach bridge, rc=%d\n", rc);
  1187. goto error_free_bridge;
  1188. }
  1189. return bridge;
  1190. error_free_bridge:
  1191. kfree(bridge);
  1192. error:
  1193. return ERR_PTR(rc);
  1194. }
  1195. void dsi_drm_bridge_cleanup(struct dsi_bridge *bridge)
  1196. {
  1197. kfree(bridge);
  1198. }
  1199. static bool is_valid_poms_switch(struct dsi_display_mode *mode_a,
  1200. struct dsi_display_mode *mode_b)
  1201. {
  1202. /*
  1203. * POMS cannot happen in conjunction with any other type of mode set.
  1204. * Check to ensure FPS remains same between the modes and also
  1205. * resolution.
  1206. */
  1207. return((mode_a->timing.refresh_rate == mode_b->timing.refresh_rate) &&
  1208. (mode_a->timing.v_active == mode_b->timing.v_active) &&
  1209. (mode_a->timing.h_active == mode_b->timing.h_active));
  1210. }
  1211. void dsi_conn_set_allowed_mode_switch(struct drm_connector *connector,
  1212. void *display)
  1213. {
  1214. u32 mode_idx = 0, cmp_mode_idx = 0;
  1215. u32 common_mode_caps = 0;
  1216. struct drm_display_mode *drm_mode, *cmp_drm_mode;
  1217. struct dsi_display_mode dsi_mode, *panel_dsi_mode, *cmp_panel_dsi_mode;
  1218. struct list_head *mode_list = &connector->modes;
  1219. struct dsi_display *disp = display;
  1220. struct dsi_panel *panel;
  1221. int mode_count = 0, rc = 0;
  1222. struct dsi_display_mode_priv_info *dsi_mode_info, *cmp_dsi_mode_info;
  1223. bool allow_switch = false;
  1224. if (!disp || !disp->panel) {
  1225. DSI_ERR("invalid parameters");
  1226. return;
  1227. }
  1228. panel = disp->panel;
  1229. list_for_each_entry(drm_mode, &connector->modes, head)
  1230. mode_count++;
  1231. list_for_each_entry(drm_mode, &connector->modes, head) {
  1232. convert_to_dsi_mode(drm_mode, &dsi_mode);
  1233. rc = dsi_display_find_mode(display, &dsi_mode, NULL, &panel_dsi_mode);
  1234. if (rc)
  1235. return;
  1236. dsi_mode_info = panel_dsi_mode->priv_info;
  1237. dsi_mode_info->allowed_mode_switch |= BIT(mode_idx);
  1238. if (mode_idx == mode_count - 1)
  1239. break;
  1240. mode_list = mode_list->next;
  1241. cmp_mode_idx = 1;
  1242. list_for_each_entry(cmp_drm_mode, mode_list, head) {
  1243. if (&cmp_drm_mode->head == &connector->modes)
  1244. continue;
  1245. convert_to_dsi_mode(cmp_drm_mode, &dsi_mode);
  1246. rc = dsi_display_find_mode(display, &dsi_mode,
  1247. NULL, &cmp_panel_dsi_mode);
  1248. if (rc)
  1249. return;
  1250. cmp_dsi_mode_info = cmp_panel_dsi_mode->priv_info;
  1251. allow_switch = false;
  1252. common_mode_caps = (panel_dsi_mode->panel_mode_caps &
  1253. cmp_panel_dsi_mode->panel_mode_caps);
  1254. /*
  1255. * FPS switch among video modes, is only supported
  1256. * if DFPS or dynamic clocks are specified.
  1257. * Reject any mode switches between video mode timing
  1258. * nodes if support for those features is not present.
  1259. */
  1260. if (common_mode_caps & DSI_OP_CMD_MODE) {
  1261. allow_switch = true;
  1262. } else if ((common_mode_caps & DSI_OP_VIDEO_MODE) &&
  1263. (panel->dfps_caps.dfps_support ||
  1264. panel->dyn_clk_caps.dyn_clk_support)) {
  1265. allow_switch = true;
  1266. } else {
  1267. if (is_valid_poms_switch(panel_dsi_mode,
  1268. cmp_panel_dsi_mode))
  1269. allow_switch = true;
  1270. }
  1271. if (allow_switch) {
  1272. dsi_mode_info->allowed_mode_switch |=
  1273. BIT(mode_idx + cmp_mode_idx);
  1274. cmp_dsi_mode_info->allowed_mode_switch |=
  1275. BIT(mode_idx);
  1276. }
  1277. if ((mode_idx + cmp_mode_idx) >= mode_count - 1)
  1278. break;
  1279. cmp_mode_idx++;
  1280. }
  1281. mode_idx++;
  1282. }
  1283. }
  1284. int dsi_conn_set_dyn_bit_clk(struct drm_connector *connector, uint64_t value)
  1285. {
  1286. struct sde_connector *c_conn = NULL;
  1287. struct dsi_display *display;
  1288. if (!connector) {
  1289. DSI_ERR("invalid connector\n");
  1290. return -EINVAL;
  1291. }
  1292. c_conn = to_sde_connector(connector);
  1293. display = (struct dsi_display *) c_conn->display;
  1294. display->dyn_bit_clk = value;
  1295. display->dyn_bit_clk_pending = true;
  1296. SDE_EVT32(display->dyn_bit_clk);
  1297. DSI_DEBUG("update dynamic bit clock rate to %llu\n", display->dyn_bit_clk);
  1298. return 0;
  1299. }