sde_encoder.c 141 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* Maximum number of VSYNC wait attempts for RSC state transition */
  60. #define MAX_RSC_WAIT 5
  61. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  62. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  63. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  64. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  65. /**
  66. * enum sde_enc_rc_events - events for resource control state machine
  67. * @SDE_ENC_RC_EVENT_KICKOFF:
  68. * This event happens at NORMAL priority.
  69. * Event that signals the start of the transfer. When this event is
  70. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  71. * Regardless of the previous state, the resource should be in ON state
  72. * at the end of this event.
  73. * @SDE_ENC_RC_EVENT_FRAME_DONE:
  74. * This event happens at INTERRUPT level.
  75. * Event signals the end of the data transfer after the PP FRAME_DONE
  76. * event. At the end of this event, a delayed work is scheduled to go to
  77. * IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION time.
  78. * @SDE_ENC_RC_EVENT_PRE_STOP:
  79. * This event happens at NORMAL priority.
  80. * This event, when received during the ON state, set RSC to IDLE, and
  81. * and leave the RC STATE in the PRE_OFF state.
  82. * It should be followed by the STOP event as part of encoder disable.
  83. * If received during IDLE or OFF states, it will do nothing.
  84. * @SDE_ENC_RC_EVENT_STOP:
  85. * This event happens at NORMAL priority.
  86. * When this event is received, disable all the MDP/DSI core clocks, and
  87. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  88. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  89. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  90. * Resource state should be in OFF at the end of the event.
  91. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  92. * This event happens at NORMAL priority from a work item.
  93. * Event signals that there is a seamless mode switch is in prgoress. A
  94. * client needs to turn of only irq - leave clocks ON to reduce the mode
  95. * switch latency.
  96. * @SDE_ENC_RC_EVENT_POST_MODESET:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that seamless mode switch is complete and resources are
  99. * acquired. Clients wants to turn on the irq again and update the rsc
  100. * with new vtotal.
  101. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  102. * This event happens at NORMAL priority from a work item.
  103. * Event signals that there were no frame updates for
  104. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  105. * and request RSC with IDLE state and change the resource state to IDLE.
  106. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  107. * This event is triggered from the input event thread when touch event is
  108. * received from the input device. On receiving this event,
  109. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  110. clocks and enable RSC.
  111. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  112. * off work since a new commit is imminent.
  113. */
  114. enum sde_enc_rc_events {
  115. SDE_ENC_RC_EVENT_KICKOFF = 1,
  116. SDE_ENC_RC_EVENT_FRAME_DONE,
  117. SDE_ENC_RC_EVENT_PRE_STOP,
  118. SDE_ENC_RC_EVENT_STOP,
  119. SDE_ENC_RC_EVENT_PRE_MODESET,
  120. SDE_ENC_RC_EVENT_POST_MODESET,
  121. SDE_ENC_RC_EVENT_ENTER_IDLE,
  122. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  123. };
  124. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  125. {
  126. struct sde_encoder_virt *sde_enc;
  127. int i;
  128. sde_enc = to_sde_encoder_virt(drm_enc);
  129. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  130. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  131. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  132. SDE_EVT32(DRMID(drm_enc), enable);
  133. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  134. }
  135. }
  136. }
  137. static bool _sde_encoder_is_autorefresh_enabled(
  138. struct sde_encoder_virt *sde_enc)
  139. {
  140. struct drm_connector *drm_conn;
  141. if (!sde_enc->cur_master ||
  142. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  143. return false;
  144. drm_conn = sde_enc->cur_master->connector;
  145. if (!drm_conn || !drm_conn->state)
  146. return false;
  147. return sde_connector_get_property(drm_conn->state,
  148. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  149. }
  150. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  151. struct sde_hw_qdss *hw_qdss,
  152. struct sde_encoder_phys *phys, bool enable)
  153. {
  154. if (sde_enc->qdss_status == enable)
  155. return;
  156. sde_enc->qdss_status = enable;
  157. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  158. sde_enc->qdss_status);
  159. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  160. }
  161. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  162. s64 timeout_ms, struct sde_encoder_wait_info *info)
  163. {
  164. int rc = 0;
  165. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  166. ktime_t cur_ktime;
  167. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  168. do {
  169. rc = wait_event_timeout(*(info->wq),
  170. atomic_read(info->atomic_cnt) == info->count_check,
  171. wait_time_jiffies);
  172. cur_ktime = ktime_get();
  173. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  174. timeout_ms, atomic_read(info->atomic_cnt),
  175. info->count_check);
  176. /* If we timed out, counter is valid and time is less, wait again */
  177. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  178. (rc == 0) &&
  179. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  180. return rc;
  181. }
  182. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  183. {
  184. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  185. return sde_enc &&
  186. (sde_enc->disp_info.display_type ==
  187. SDE_CONNECTOR_PRIMARY);
  188. }
  189. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  190. {
  191. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  192. return sde_enc &&
  193. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  194. }
  195. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  196. {
  197. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  198. return sde_enc && sde_enc->cur_master &&
  199. sde_enc->cur_master->cont_splash_enabled;
  200. }
  201. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  202. enum sde_intr_idx intr_idx)
  203. {
  204. SDE_EVT32(DRMID(phys_enc->parent),
  205. phys_enc->intf_idx - INTF_0,
  206. phys_enc->hw_pp->idx - PINGPONG_0,
  207. intr_idx);
  208. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  209. if (phys_enc->parent_ops.handle_frame_done)
  210. phys_enc->parent_ops.handle_frame_done(
  211. phys_enc->parent, phys_enc,
  212. SDE_ENCODER_FRAME_EVENT_ERROR);
  213. }
  214. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  215. enum sde_intr_idx intr_idx,
  216. struct sde_encoder_wait_info *wait_info)
  217. {
  218. struct sde_encoder_irq *irq;
  219. u32 irq_status;
  220. int ret, i;
  221. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  222. SDE_ERROR("invalid params\n");
  223. return -EINVAL;
  224. }
  225. irq = &phys_enc->irq[intr_idx];
  226. /* note: do master / slave checking outside */
  227. /* return EWOULDBLOCK since we know the wait isn't necessary */
  228. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  229. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  230. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  231. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  232. return -EWOULDBLOCK;
  233. }
  234. if (irq->irq_idx < 0) {
  235. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  236. irq->name, irq->hw_idx);
  237. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  238. irq->irq_idx);
  239. return 0;
  240. }
  241. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  242. atomic_read(wait_info->atomic_cnt));
  243. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  244. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  245. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  246. /*
  247. * Some module X may disable interrupt for longer duration
  248. * and it may trigger all interrupts including timer interrupt
  249. * when module X again enable the interrupt.
  250. * That may cause interrupt wait timeout API in this API.
  251. * It is handled by split the wait timer in two halves.
  252. */
  253. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  254. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  255. irq->hw_idx,
  256. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  257. wait_info);
  258. if (ret)
  259. break;
  260. }
  261. if (ret <= 0) {
  262. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  263. irq->irq_idx, true);
  264. if (irq_status) {
  265. unsigned long flags;
  266. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  267. irq->hw_idx, irq->irq_idx,
  268. phys_enc->hw_pp->idx - PINGPONG_0,
  269. atomic_read(wait_info->atomic_cnt));
  270. SDE_DEBUG_PHYS(phys_enc,
  271. "done but irq %d not triggered\n",
  272. irq->irq_idx);
  273. local_irq_save(flags);
  274. irq->cb.func(phys_enc, irq->irq_idx);
  275. local_irq_restore(flags);
  276. ret = 0;
  277. } else {
  278. ret = -ETIMEDOUT;
  279. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  280. irq->hw_idx, irq->irq_idx,
  281. phys_enc->hw_pp->idx - PINGPONG_0,
  282. atomic_read(wait_info->atomic_cnt), irq_status,
  283. SDE_EVTLOG_ERROR);
  284. }
  285. } else {
  286. ret = 0;
  287. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  288. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  289. atomic_read(wait_info->atomic_cnt));
  290. }
  291. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  292. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  293. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  294. return ret;
  295. }
  296. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  297. enum sde_intr_idx intr_idx)
  298. {
  299. struct sde_encoder_irq *irq;
  300. int ret = 0;
  301. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  302. SDE_ERROR("invalid params\n");
  303. return -EINVAL;
  304. }
  305. irq = &phys_enc->irq[intr_idx];
  306. if (irq->irq_idx >= 0) {
  307. SDE_DEBUG_PHYS(phys_enc,
  308. "skipping already registered irq %s type %d\n",
  309. irq->name, irq->intr_type);
  310. return 0;
  311. }
  312. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  313. irq->intr_type, irq->hw_idx);
  314. if (irq->irq_idx < 0) {
  315. SDE_ERROR_PHYS(phys_enc,
  316. "failed to lookup IRQ index for %s type:%d\n",
  317. irq->name, irq->intr_type);
  318. return -EINVAL;
  319. }
  320. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  321. &irq->cb);
  322. if (ret) {
  323. SDE_ERROR_PHYS(phys_enc,
  324. "failed to register IRQ callback for %s\n",
  325. irq->name);
  326. irq->irq_idx = -EINVAL;
  327. return ret;
  328. }
  329. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  330. if (ret) {
  331. SDE_ERROR_PHYS(phys_enc,
  332. "enable IRQ for intr:%s failed, irq_idx %d\n",
  333. irq->name, irq->irq_idx);
  334. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  335. irq->irq_idx, &irq->cb);
  336. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  337. irq->irq_idx, SDE_EVTLOG_ERROR);
  338. irq->irq_idx = -EINVAL;
  339. return ret;
  340. }
  341. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  342. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  343. irq->name, irq->irq_idx);
  344. return ret;
  345. }
  346. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  347. enum sde_intr_idx intr_idx)
  348. {
  349. struct sde_encoder_irq *irq;
  350. int ret;
  351. if (!phys_enc) {
  352. SDE_ERROR("invalid encoder\n");
  353. return -EINVAL;
  354. }
  355. irq = &phys_enc->irq[intr_idx];
  356. /* silently skip irqs that weren't registered */
  357. if (irq->irq_idx < 0) {
  358. SDE_ERROR(
  359. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  360. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  361. irq->irq_idx);
  362. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  363. irq->irq_idx, SDE_EVTLOG_ERROR);
  364. return 0;
  365. }
  366. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  367. if (ret)
  368. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  369. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  370. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  371. &irq->cb);
  372. if (ret)
  373. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  374. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  375. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  376. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  377. irq->irq_idx = -EINVAL;
  378. return 0;
  379. }
  380. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  381. struct sde_encoder_hw_resources *hw_res,
  382. struct drm_connector_state *conn_state)
  383. {
  384. struct sde_encoder_virt *sde_enc = NULL;
  385. struct msm_mode_info mode_info;
  386. int i = 0;
  387. if (!hw_res || !drm_enc || !conn_state) {
  388. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  389. !drm_enc, !hw_res, !conn_state);
  390. return;
  391. }
  392. sde_enc = to_sde_encoder_virt(drm_enc);
  393. SDE_DEBUG_ENC(sde_enc, "\n");
  394. /* Query resources used by phys encs, expected to be without overlap */
  395. memset(hw_res, 0, sizeof(*hw_res));
  396. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  397. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  398. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  399. if (phys && phys->ops.get_hw_resources)
  400. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  401. }
  402. /*
  403. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  404. * called from atomic_check phase. Use the below API to get mode
  405. * information of the temporary conn_state passed
  406. */
  407. sde_connector_state_get_mode_info(conn_state, &mode_info);
  408. hw_res->topology = mode_info.topology;
  409. hw_res->comp_info = &sde_enc->mode_info.comp_info;
  410. hw_res->display_type = sde_enc->disp_info.display_type;
  411. }
  412. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  413. {
  414. struct sde_encoder_virt *sde_enc = NULL;
  415. int i = 0;
  416. if (!drm_enc) {
  417. SDE_ERROR("invalid encoder\n");
  418. return;
  419. }
  420. sde_enc = to_sde_encoder_virt(drm_enc);
  421. SDE_DEBUG_ENC(sde_enc, "\n");
  422. mutex_lock(&sde_enc->enc_lock);
  423. sde_rsc_client_destroy(sde_enc->rsc_client);
  424. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  425. struct sde_encoder_phys *phys;
  426. phys = sde_enc->phys_vid_encs[i];
  427. if (phys && phys->ops.destroy) {
  428. phys->ops.destroy(phys);
  429. --sde_enc->num_phys_encs;
  430. sde_enc->phys_encs[i] = NULL;
  431. }
  432. phys = sde_enc->phys_cmd_encs[i];
  433. if (phys && phys->ops.destroy) {
  434. phys->ops.destroy(phys);
  435. --sde_enc->num_phys_encs;
  436. sde_enc->phys_encs[i] = NULL;
  437. }
  438. }
  439. if (sde_enc->num_phys_encs)
  440. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  441. sde_enc->num_phys_encs);
  442. sde_enc->num_phys_encs = 0;
  443. mutex_unlock(&sde_enc->enc_lock);
  444. drm_encoder_cleanup(drm_enc);
  445. mutex_destroy(&sde_enc->enc_lock);
  446. kfree(sde_enc->input_handler);
  447. sde_enc->input_handler = NULL;
  448. kfree(sde_enc);
  449. }
  450. void sde_encoder_helper_update_intf_cfg(
  451. struct sde_encoder_phys *phys_enc)
  452. {
  453. struct sde_encoder_virt *sde_enc;
  454. struct sde_hw_intf_cfg_v1 *intf_cfg;
  455. enum sde_3d_blend_mode mode_3d;
  456. if (!phys_enc || !phys_enc->hw_pp) {
  457. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  458. return;
  459. }
  460. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  461. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  462. SDE_DEBUG_ENC(sde_enc,
  463. "intf_cfg updated for %d at idx %d\n",
  464. phys_enc->intf_idx,
  465. intf_cfg->intf_count);
  466. /* setup interface configuration */
  467. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  468. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  469. return;
  470. }
  471. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  472. if (phys_enc == sde_enc->cur_master) {
  473. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  474. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  475. else
  476. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  477. }
  478. /* configure this interface as master for split display */
  479. if (phys_enc->split_role == ENC_ROLE_MASTER)
  480. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  481. /* setup which pp blk will connect to this intf */
  482. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  483. phys_enc->hw_intf->ops.bind_pingpong_blk(
  484. phys_enc->hw_intf,
  485. true,
  486. phys_enc->hw_pp->idx);
  487. /*setup merge_3d configuration */
  488. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  489. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  490. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  491. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  492. phys_enc->hw_pp->merge_3d->idx;
  493. if (phys_enc->hw_pp->ops.setup_3d_mode)
  494. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  495. mode_3d);
  496. }
  497. void sde_encoder_helper_split_config(
  498. struct sde_encoder_phys *phys_enc,
  499. enum sde_intf interface)
  500. {
  501. struct sde_encoder_virt *sde_enc;
  502. struct split_pipe_cfg *cfg;
  503. struct sde_hw_mdp *hw_mdptop;
  504. enum sde_rm_topology_name topology;
  505. struct msm_display_info *disp_info;
  506. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  507. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  508. return;
  509. }
  510. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  511. hw_mdptop = phys_enc->hw_mdptop;
  512. disp_info = &sde_enc->disp_info;
  513. cfg = &phys_enc->hw_intf->cfg;
  514. memset(cfg, 0, sizeof(*cfg));
  515. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  516. return;
  517. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  518. cfg->split_link_en = true;
  519. /**
  520. * disable split modes since encoder will be operating in as the only
  521. * encoder, either for the entire use case in the case of, for example,
  522. * single DSI, or for this frame in the case of left/right only partial
  523. * update.
  524. */
  525. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  526. if (hw_mdptop->ops.setup_split_pipe)
  527. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  528. if (hw_mdptop->ops.setup_pp_split)
  529. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  530. return;
  531. }
  532. cfg->en = true;
  533. cfg->mode = phys_enc->intf_mode;
  534. cfg->intf = interface;
  535. if (cfg->en && phys_enc->ops.needs_single_flush &&
  536. phys_enc->ops.needs_single_flush(phys_enc))
  537. cfg->split_flush_en = true;
  538. topology = sde_connector_get_topology_name(phys_enc->connector);
  539. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  540. cfg->pp_split_slave = cfg->intf;
  541. else
  542. cfg->pp_split_slave = INTF_MAX;
  543. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  544. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  545. if (hw_mdptop->ops.setup_split_pipe)
  546. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  547. } else if (sde_enc->hw_pp[0]) {
  548. /*
  549. * slave encoder
  550. * - determine split index from master index,
  551. * assume master is first pp
  552. */
  553. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  554. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  555. cfg->pp_split_index);
  556. if (hw_mdptop->ops.setup_pp_split)
  557. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  558. }
  559. }
  560. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  561. {
  562. struct sde_encoder_virt *sde_enc;
  563. int i = 0;
  564. if (!drm_enc)
  565. return false;
  566. sde_enc = to_sde_encoder_virt(drm_enc);
  567. if (!sde_enc)
  568. return false;
  569. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  570. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  571. if (phys && phys->in_clone_mode)
  572. return true;
  573. }
  574. return false;
  575. }
  576. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  577. struct drm_crtc_state *crtc_state,
  578. struct drm_connector_state *conn_state)
  579. {
  580. const struct drm_display_mode *mode;
  581. struct drm_display_mode *adj_mode;
  582. int i = 0;
  583. int ret = 0;
  584. mode = &crtc_state->mode;
  585. adj_mode = &crtc_state->adjusted_mode;
  586. /* perform atomic check on the first physical encoder (master) */
  587. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  588. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  589. if (phys && phys->ops.atomic_check)
  590. ret = phys->ops.atomic_check(phys, crtc_state,
  591. conn_state);
  592. else if (phys && phys->ops.mode_fixup)
  593. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  594. ret = -EINVAL;
  595. if (ret) {
  596. SDE_ERROR_ENC(sde_enc,
  597. "mode unsupported, phys idx %d\n", i);
  598. break;
  599. }
  600. }
  601. return ret;
  602. }
  603. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  604. struct drm_crtc_state *crtc_state,
  605. struct drm_connector_state *conn_state,
  606. struct sde_connector_state *sde_conn_state,
  607. struct sde_crtc_state *sde_crtc_state)
  608. {
  609. int ret = 0;
  610. if (crtc_state->mode_changed || crtc_state->active_changed) {
  611. struct sde_rect mode_roi, roi;
  612. mode_roi.x = 0;
  613. mode_roi.y = 0;
  614. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  615. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  616. if (sde_conn_state->rois.num_rects) {
  617. sde_kms_rect_merge_rectangles(
  618. &sde_conn_state->rois, &roi);
  619. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  620. SDE_ERROR_ENC(sde_enc,
  621. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  622. roi.x, roi.y, roi.w, roi.h);
  623. ret = -EINVAL;
  624. }
  625. }
  626. if (sde_crtc_state->user_roi_list.num_rects) {
  627. sde_kms_rect_merge_rectangles(
  628. &sde_crtc_state->user_roi_list, &roi);
  629. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  630. SDE_ERROR_ENC(sde_enc,
  631. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  632. roi.x, roi.y, roi.w, roi.h);
  633. ret = -EINVAL;
  634. }
  635. }
  636. }
  637. return ret;
  638. }
  639. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  640. struct drm_crtc_state *crtc_state,
  641. struct drm_connector_state *conn_state,
  642. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  643. struct sde_connector *sde_conn,
  644. struct sde_connector_state *sde_conn_state)
  645. {
  646. int ret = 0;
  647. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  648. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  649. struct msm_display_topology *topology = NULL;
  650. ret = sde_connector_get_mode_info(&sde_conn->base,
  651. adj_mode, &sde_conn_state->mode_info);
  652. if (ret) {
  653. SDE_ERROR_ENC(sde_enc,
  654. "failed to get mode info, rc = %d\n", ret);
  655. return ret;
  656. }
  657. if (sde_conn_state->mode_info.comp_info.comp_type &&
  658. sde_conn_state->mode_info.comp_info.comp_ratio >=
  659. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  660. SDE_ERROR_ENC(sde_enc,
  661. "invalid compression ratio: %d\n",
  662. sde_conn_state->mode_info.comp_info.comp_ratio);
  663. ret = -EINVAL;
  664. return ret;
  665. }
  666. /* Reserve dynamic resources, indicating atomic_check phase */
  667. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  668. conn_state, true);
  669. if (ret) {
  670. SDE_ERROR_ENC(sde_enc,
  671. "RM failed to reserve resources, rc = %d\n",
  672. ret);
  673. return ret;
  674. }
  675. /**
  676. * Update connector state with the topology selected for the
  677. * resource set validated. Reset the topology if we are
  678. * de-activating crtc.
  679. */
  680. if (crtc_state->active)
  681. topology = &sde_conn_state->mode_info.topology;
  682. ret = sde_rm_update_topology(conn_state, topology);
  683. if (ret) {
  684. SDE_ERROR_ENC(sde_enc,
  685. "RM failed to update topology, rc: %d\n", ret);
  686. return ret;
  687. }
  688. ret = sde_connector_set_blob_data(conn_state->connector,
  689. conn_state,
  690. CONNECTOR_PROP_SDE_INFO);
  691. if (ret) {
  692. SDE_ERROR_ENC(sde_enc,
  693. "connector failed to update info, rc: %d\n",
  694. ret);
  695. return ret;
  696. }
  697. }
  698. return ret;
  699. }
  700. static int sde_encoder_virt_atomic_check(
  701. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  702. struct drm_connector_state *conn_state)
  703. {
  704. struct sde_encoder_virt *sde_enc;
  705. struct msm_drm_private *priv;
  706. struct sde_kms *sde_kms;
  707. const struct drm_display_mode *mode;
  708. struct drm_display_mode *adj_mode;
  709. struct sde_connector *sde_conn = NULL;
  710. struct sde_connector_state *sde_conn_state = NULL;
  711. struct sde_crtc_state *sde_crtc_state = NULL;
  712. enum sde_rm_topology_name old_top;
  713. int ret = 0;
  714. if (!drm_enc || !crtc_state || !conn_state) {
  715. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  716. !drm_enc, !crtc_state, !conn_state);
  717. return -EINVAL;
  718. }
  719. sde_enc = to_sde_encoder_virt(drm_enc);
  720. SDE_DEBUG_ENC(sde_enc, "\n");
  721. priv = drm_enc->dev->dev_private;
  722. sde_kms = to_sde_kms(priv->kms);
  723. mode = &crtc_state->mode;
  724. adj_mode = &crtc_state->adjusted_mode;
  725. sde_conn = to_sde_connector(conn_state->connector);
  726. sde_conn_state = to_sde_connector_state(conn_state);
  727. sde_crtc_state = to_sde_crtc_state(crtc_state);
  728. SDE_EVT32(DRMID(drm_enc), drm_atomic_crtc_needs_modeset(crtc_state));
  729. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  730. conn_state);
  731. if (ret)
  732. return ret;
  733. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  734. conn_state, sde_conn_state, sde_crtc_state);
  735. if (ret)
  736. return ret;
  737. /**
  738. * record topology in previous atomic state to be able to handle
  739. * topology transitions correctly.
  740. */
  741. old_top = sde_connector_get_property(conn_state,
  742. CONNECTOR_PROP_TOPOLOGY_NAME);
  743. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  744. if (ret)
  745. return ret;
  746. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  747. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  748. if (ret)
  749. return ret;
  750. ret = sde_connector_roi_v1_check_roi(conn_state);
  751. if (ret) {
  752. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  753. ret);
  754. return ret;
  755. }
  756. drm_mode_set_crtcinfo(adj_mode, 0);
  757. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  758. return ret;
  759. }
  760. static void _sde_encoder_get_connector_roi(
  761. struct sde_encoder_virt *sde_enc,
  762. struct sde_rect *merged_conn_roi)
  763. {
  764. struct drm_connector *drm_conn;
  765. struct sde_connector_state *c_state;
  766. if (!sde_enc || !merged_conn_roi)
  767. return;
  768. drm_conn = sde_enc->phys_encs[0]->connector;
  769. if (!drm_conn || !drm_conn->state)
  770. return;
  771. c_state = to_sde_connector_state(drm_conn->state);
  772. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  773. }
  774. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  775. {
  776. struct sde_encoder_virt *sde_enc;
  777. struct drm_connector *drm_conn;
  778. struct drm_display_mode *adj_mode;
  779. struct sde_rect roi;
  780. if (!drm_enc) {
  781. SDE_ERROR("invalid encoder parameter\n");
  782. return -EINVAL;
  783. }
  784. sde_enc = to_sde_encoder_virt(drm_enc);
  785. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  786. SDE_ERROR("invalid crtc parameter\n");
  787. return -EINVAL;
  788. }
  789. if (!sde_enc->cur_master) {
  790. SDE_ERROR("invalid cur_master parameter\n");
  791. return -EINVAL;
  792. }
  793. adj_mode = &sde_enc->cur_master->cached_mode;
  794. drm_conn = sde_enc->cur_master->connector;
  795. _sde_encoder_get_connector_roi(sde_enc, &roi);
  796. if (sde_kms_rect_is_null(&roi)) {
  797. roi.w = adj_mode->hdisplay;
  798. roi.h = adj_mode->vdisplay;
  799. }
  800. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  801. sizeof(sde_enc->prv_conn_roi));
  802. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  803. return 0;
  804. }
  805. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  806. u32 vsync_source, bool is_dummy)
  807. {
  808. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  809. struct msm_drm_private *priv;
  810. struct sde_kms *sde_kms;
  811. struct sde_hw_mdp *hw_mdptop;
  812. struct drm_encoder *drm_enc;
  813. struct sde_encoder_virt *sde_enc;
  814. int i;
  815. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  816. if (!sde_enc) {
  817. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  818. return;
  819. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  820. SDE_ERROR("invalid num phys enc %d/%d\n",
  821. sde_enc->num_phys_encs,
  822. (int) ARRAY_SIZE(sde_enc->hw_pp));
  823. return;
  824. }
  825. drm_enc = &sde_enc->base;
  826. /* this pointers are checked in virt_enable_helper */
  827. priv = drm_enc->dev->dev_private;
  828. sde_kms = to_sde_kms(priv->kms);
  829. if (!sde_kms) {
  830. SDE_ERROR("invalid sde_kms\n");
  831. return;
  832. }
  833. hw_mdptop = sde_kms->hw_mdp;
  834. if (!hw_mdptop) {
  835. SDE_ERROR("invalid mdptop\n");
  836. return;
  837. }
  838. if (hw_mdptop->ops.setup_vsync_source) {
  839. for (i = 0; i < sde_enc->num_phys_encs; i++)
  840. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  841. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  842. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  843. vsync_cfg.vsync_source = vsync_source;
  844. vsync_cfg.is_dummy = is_dummy;
  845. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  846. }
  847. }
  848. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  849. struct msm_display_info *disp_info, bool is_dummy)
  850. {
  851. struct sde_encoder_phys *phys;
  852. int i;
  853. u32 vsync_source;
  854. if (!sde_enc || !disp_info) {
  855. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  856. sde_enc != NULL, disp_info != NULL);
  857. return;
  858. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  859. SDE_ERROR("invalid num phys enc %d/%d\n",
  860. sde_enc->num_phys_encs,
  861. (int) ARRAY_SIZE(sde_enc->hw_pp));
  862. return;
  863. }
  864. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  865. if (is_dummy)
  866. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  867. sde_enc->te_source;
  868. else if (disp_info->is_te_using_watchdog_timer)
  869. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  870. else
  871. vsync_source = sde_enc->te_source;
  872. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  873. disp_info->is_te_using_watchdog_timer);
  874. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  875. phys = sde_enc->phys_encs[i];
  876. if (phys && phys->ops.setup_vsync_source)
  877. phys->ops.setup_vsync_source(phys,
  878. vsync_source, is_dummy);
  879. }
  880. }
  881. }
  882. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  883. bool watchdog_te)
  884. {
  885. struct sde_encoder_virt *sde_enc;
  886. struct msm_display_info disp_info;
  887. if (!drm_enc) {
  888. pr_err("invalid drm encoder\n");
  889. return -EINVAL;
  890. }
  891. sde_enc = to_sde_encoder_virt(drm_enc);
  892. sde_encoder_control_te(drm_enc, false);
  893. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  894. disp_info.is_te_using_watchdog_timer = watchdog_te;
  895. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  896. sde_encoder_control_te(drm_enc, true);
  897. return 0;
  898. }
  899. static int _sde_encoder_rsc_client_update_vsync_wait(
  900. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  901. int wait_vblank_crtc_id)
  902. {
  903. int wait_refcount = 0, ret = 0;
  904. int pipe = -1;
  905. int wait_count = 0;
  906. struct drm_crtc *primary_crtc;
  907. struct drm_crtc *crtc;
  908. crtc = sde_enc->crtc;
  909. if (wait_vblank_crtc_id)
  910. wait_refcount =
  911. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  912. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  913. SDE_EVTLOG_FUNC_ENTRY);
  914. if (crtc->base.id != wait_vblank_crtc_id) {
  915. primary_crtc = drm_crtc_find(drm_enc->dev,
  916. NULL, wait_vblank_crtc_id);
  917. if (!primary_crtc) {
  918. SDE_ERROR_ENC(sde_enc,
  919. "failed to find primary crtc id %d\n",
  920. wait_vblank_crtc_id);
  921. return -EINVAL;
  922. }
  923. pipe = drm_crtc_index(primary_crtc);
  924. }
  925. /**
  926. * note: VBLANK is expected to be enabled at this point in
  927. * resource control state machine if on primary CRTC
  928. */
  929. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  930. if (sde_rsc_client_is_state_update_complete(
  931. sde_enc->rsc_client))
  932. break;
  933. if (crtc->base.id == wait_vblank_crtc_id)
  934. ret = sde_encoder_wait_for_event(drm_enc,
  935. MSM_ENC_VBLANK);
  936. else
  937. drm_wait_one_vblank(drm_enc->dev, pipe);
  938. if (ret) {
  939. SDE_ERROR_ENC(sde_enc,
  940. "wait for vblank failed ret:%d\n", ret);
  941. /**
  942. * rsc hardware may hang without vsync. avoid rsc hang
  943. * by generating the vsync from watchdog timer.
  944. */
  945. if (crtc->base.id == wait_vblank_crtc_id)
  946. sde_encoder_helper_switch_vsync(drm_enc, true);
  947. }
  948. }
  949. if (wait_count >= MAX_RSC_WAIT)
  950. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  951. SDE_EVTLOG_ERROR);
  952. if (wait_refcount)
  953. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  954. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  955. SDE_EVTLOG_FUNC_EXIT);
  956. return ret;
  957. }
  958. static int _sde_encoder_update_rsc_client(
  959. struct drm_encoder *drm_enc, bool enable)
  960. {
  961. struct sde_encoder_virt *sde_enc;
  962. struct drm_crtc *crtc;
  963. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  964. struct sde_rsc_cmd_config *rsc_config;
  965. int ret;
  966. struct msm_display_info *disp_info;
  967. struct msm_mode_info *mode_info;
  968. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  969. u32 qsync_mode = 0, v_front_porch;
  970. struct drm_display_mode *mode;
  971. bool is_vid_mode;
  972. if (!drm_enc || !drm_enc->dev) {
  973. SDE_ERROR("invalid encoder arguments\n");
  974. return -EINVAL;
  975. }
  976. sde_enc = to_sde_encoder_virt(drm_enc);
  977. mode_info = &sde_enc->mode_info;
  978. crtc = sde_enc->crtc;
  979. if (!sde_enc->crtc) {
  980. SDE_ERROR("invalid crtc parameter\n");
  981. return -EINVAL;
  982. }
  983. disp_info = &sde_enc->disp_info;
  984. rsc_config = &sde_enc->rsc_config;
  985. if (!sde_enc->rsc_client) {
  986. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  987. return 0;
  988. }
  989. /**
  990. * only primary command mode panel without Qsync can request CMD state.
  991. * all other panels/displays can request for VID state including
  992. * secondary command mode panel.
  993. * Clone mode encoder can request CLK STATE only.
  994. */
  995. if (sde_enc->cur_master)
  996. qsync_mode = sde_connector_get_qsync_mode(
  997. sde_enc->cur_master->connector);
  998. if (sde_encoder_in_clone_mode(drm_enc) ||
  999. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1000. (disp_info->display_type && qsync_mode))
  1001. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1002. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1003. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1004. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1005. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1006. SDE_EVT32(rsc_state, qsync_mode);
  1007. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1008. MSM_DISPLAY_VIDEO_MODE);
  1009. mode = &sde_enc->crtc->state->mode;
  1010. v_front_porch = mode->vsync_start - mode->vdisplay;
  1011. /* compare specific items and reconfigure the rsc */
  1012. if ((rsc_config->fps != mode_info->frame_rate) ||
  1013. (rsc_config->vtotal != mode_info->vtotal) ||
  1014. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1015. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1016. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1017. rsc_config->fps = mode_info->frame_rate;
  1018. rsc_config->vtotal = mode_info->vtotal;
  1019. /*
  1020. * for video mode, prefill lines should not go beyond vertical
  1021. * front porch for RSCC configuration. This will ensure bw
  1022. * downvotes are not sent within the active region. Additional
  1023. * -1 is to give one line time for rscc mode min_threshold.
  1024. */
  1025. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1026. rsc_config->prefill_lines = v_front_porch - 1;
  1027. else
  1028. rsc_config->prefill_lines = mode_info->prefill_lines;
  1029. rsc_config->jitter_numer = mode_info->jitter_numer;
  1030. rsc_config->jitter_denom = mode_info->jitter_denom;
  1031. sde_enc->rsc_state_init = false;
  1032. }
  1033. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1034. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1035. /* update it only once */
  1036. sde_enc->rsc_state_init = true;
  1037. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1038. rsc_state, rsc_config, crtc->base.id,
  1039. &wait_vblank_crtc_id);
  1040. } else {
  1041. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1042. rsc_state, NULL, crtc->base.id,
  1043. &wait_vblank_crtc_id);
  1044. }
  1045. /**
  1046. * if RSC performed a state change that requires a VBLANK wait, it will
  1047. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1048. *
  1049. * if we are the primary display, we will need to enable and wait
  1050. * locally since we hold the commit thread
  1051. *
  1052. * if we are an external display, we must send a signal to the primary
  1053. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1054. * by the primary panel's VBLANK signals
  1055. */
  1056. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1057. if (ret) {
  1058. SDE_ERROR_ENC(sde_enc,
  1059. "sde rsc client update failed ret:%d\n", ret);
  1060. return ret;
  1061. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1062. return ret;
  1063. }
  1064. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1065. sde_enc, wait_vblank_crtc_id);
  1066. return ret;
  1067. }
  1068. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1069. {
  1070. struct sde_encoder_virt *sde_enc;
  1071. int i;
  1072. if (!drm_enc) {
  1073. SDE_ERROR("invalid encoder\n");
  1074. return;
  1075. }
  1076. sde_enc = to_sde_encoder_virt(drm_enc);
  1077. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1078. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1079. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1080. if (phys && phys->ops.irq_control)
  1081. phys->ops.irq_control(phys, enable);
  1082. }
  1083. }
  1084. /* keep track of the userspace vblank during modeset */
  1085. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1086. u32 sw_event)
  1087. {
  1088. struct sde_encoder_virt *sde_enc;
  1089. bool enable;
  1090. int i;
  1091. if (!drm_enc) {
  1092. SDE_ERROR("invalid encoder\n");
  1093. return;
  1094. }
  1095. sde_enc = to_sde_encoder_virt(drm_enc);
  1096. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1097. sw_event, sde_enc->vblank_enabled);
  1098. /* nothing to do if vblank not enabled by userspace */
  1099. if (!sde_enc->vblank_enabled)
  1100. return;
  1101. /* disable vblank on pre_modeset */
  1102. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1103. enable = false;
  1104. /* enable vblank on post_modeset */
  1105. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1106. enable = true;
  1107. else
  1108. return;
  1109. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1110. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1111. if (phys && phys->ops.control_vblank_irq)
  1112. phys->ops.control_vblank_irq(phys, enable);
  1113. }
  1114. }
  1115. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1116. {
  1117. struct sde_encoder_virt *sde_enc;
  1118. if (!drm_enc)
  1119. return NULL;
  1120. sde_enc = to_sde_encoder_virt(drm_enc);
  1121. return sde_enc->rsc_client;
  1122. }
  1123. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1124. bool enable)
  1125. {
  1126. struct msm_drm_private *priv;
  1127. struct sde_kms *sde_kms;
  1128. struct sde_encoder_virt *sde_enc;
  1129. int rc;
  1130. bool is_cmd_mode = false;
  1131. sde_enc = to_sde_encoder_virt(drm_enc);
  1132. priv = drm_enc->dev->dev_private;
  1133. sde_kms = to_sde_kms(priv->kms);
  1134. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1135. is_cmd_mode = true;
  1136. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1137. SDE_EVT32(DRMID(drm_enc), enable);
  1138. if (!sde_enc->cur_master) {
  1139. SDE_ERROR("encoder master not set\n");
  1140. return -EINVAL;
  1141. }
  1142. if (enable) {
  1143. /* enable SDE core clks */
  1144. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1145. if (rc < 0) {
  1146. SDE_ERROR("failed to enable power resource %d\n", rc);
  1147. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1148. return rc;
  1149. }
  1150. sde_enc->elevated_ahb_vote = true;
  1151. /* enable DSI clks */
  1152. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1153. true);
  1154. if (rc) {
  1155. SDE_ERROR("failed to enable clk control %d\n", rc);
  1156. pm_runtime_put_sync(drm_enc->dev->dev);
  1157. return rc;
  1158. }
  1159. /* enable all the irq */
  1160. _sde_encoder_irq_control(drm_enc, true);
  1161. } else {
  1162. /* disable all the irq */
  1163. _sde_encoder_irq_control(drm_enc, false);
  1164. /* disable DSI clks */
  1165. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1166. /* disable SDE core clks */
  1167. pm_runtime_put_sync(drm_enc->dev->dev);
  1168. }
  1169. return 0;
  1170. }
  1171. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1172. bool enable, u32 frame_count)
  1173. {
  1174. struct sde_encoder_virt *sde_enc;
  1175. int i;
  1176. if (!drm_enc) {
  1177. SDE_ERROR("invalid encoder\n");
  1178. return;
  1179. }
  1180. sde_enc = to_sde_encoder_virt(drm_enc);
  1181. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1182. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1183. if (!phys || !phys->ops.setup_misr)
  1184. continue;
  1185. phys->ops.setup_misr(phys, enable, frame_count);
  1186. }
  1187. }
  1188. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1189. unsigned int type, unsigned int code, int value)
  1190. {
  1191. struct drm_encoder *drm_enc = NULL;
  1192. struct sde_encoder_virt *sde_enc = NULL;
  1193. struct msm_drm_thread *disp_thread = NULL;
  1194. struct msm_drm_private *priv = NULL;
  1195. if (!handle || !handle->handler || !handle->handler->private) {
  1196. SDE_ERROR("invalid encoder for the input event\n");
  1197. return;
  1198. }
  1199. drm_enc = (struct drm_encoder *)handle->handler->private;
  1200. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1201. SDE_ERROR("invalid parameters\n");
  1202. return;
  1203. }
  1204. priv = drm_enc->dev->dev_private;
  1205. sde_enc = to_sde_encoder_virt(drm_enc);
  1206. if (!sde_enc->crtc || (sde_enc->crtc->index
  1207. >= ARRAY_SIZE(priv->disp_thread))) {
  1208. SDE_DEBUG_ENC(sde_enc,
  1209. "invalid cached CRTC: %d or crtc index: %d\n",
  1210. sde_enc->crtc == NULL,
  1211. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1212. return;
  1213. }
  1214. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1215. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1216. kthread_queue_work(&disp_thread->worker,
  1217. &sde_enc->input_event_work);
  1218. }
  1219. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1220. {
  1221. struct sde_encoder_virt *sde_enc;
  1222. if (!drm_enc) {
  1223. SDE_ERROR("invalid encoder\n");
  1224. return;
  1225. }
  1226. sde_enc = to_sde_encoder_virt(drm_enc);
  1227. /* return early if there is no state change */
  1228. if (sde_enc->idle_pc_enabled == enable)
  1229. return;
  1230. sde_enc->idle_pc_enabled = enable;
  1231. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1232. SDE_EVT32(sde_enc->idle_pc_enabled);
  1233. }
  1234. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1235. u32 sw_event)
  1236. {
  1237. if (kthread_cancel_delayed_work_sync(
  1238. &sde_enc->delayed_off_work))
  1239. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1240. sw_event);
  1241. }
  1242. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1243. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1244. {
  1245. int ret = 0;
  1246. /* cancel delayed off work, if any */
  1247. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1248. mutex_lock(&sde_enc->rc_lock);
  1249. /* return if the resource control is already in ON state */
  1250. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1251. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1252. sw_event);
  1253. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1254. SDE_EVTLOG_FUNC_CASE1);
  1255. goto end;
  1256. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1257. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1258. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1259. sw_event, sde_enc->rc_state);
  1260. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1261. SDE_EVTLOG_ERROR);
  1262. goto end;
  1263. }
  1264. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1265. _sde_encoder_irq_control(drm_enc, true);
  1266. } else {
  1267. /* enable all the clks and resources */
  1268. ret = _sde_encoder_resource_control_helper(drm_enc,
  1269. true);
  1270. if (ret) {
  1271. SDE_ERROR_ENC(sde_enc,
  1272. "sw_event:%d, rc in state %d\n",
  1273. sw_event, sde_enc->rc_state);
  1274. SDE_EVT32(DRMID(drm_enc), sw_event,
  1275. sde_enc->rc_state,
  1276. SDE_EVTLOG_ERROR);
  1277. goto end;
  1278. }
  1279. _sde_encoder_update_rsc_client(drm_enc, true);
  1280. }
  1281. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1282. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1283. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1284. end:
  1285. mutex_unlock(&sde_enc->rc_lock);
  1286. return ret;
  1287. }
  1288. static int _sde_encoder_rc_frame_done(struct drm_encoder *drm_enc,
  1289. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1290. struct msm_drm_private *priv)
  1291. {
  1292. unsigned int lp, idle_pc_duration;
  1293. struct msm_drm_thread *disp_thread;
  1294. bool autorefresh_enabled = false;
  1295. if (!sde_enc->crtc) {
  1296. SDE_ERROR("invalid crtc, sw_event:%u\n", sw_event);
  1297. return -EINVAL;
  1298. }
  1299. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1300. SDE_ERROR("invalid crtc index :%u\n",
  1301. sde_enc->crtc->index);
  1302. return -EINVAL;
  1303. }
  1304. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1305. /*
  1306. * mutex lock is not used as this event happens at interrupt
  1307. * context. And locking is not required as, the other events
  1308. * like KICKOFF and STOP does a wait-for-idle before executing
  1309. * the resource_control
  1310. */
  1311. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1312. SDE_ERROR_ENC(sde_enc, "sw_event:%d,rc:%d-unexpected\n",
  1313. sw_event, sde_enc->rc_state);
  1314. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1315. SDE_EVTLOG_ERROR);
  1316. return -EINVAL;
  1317. }
  1318. /*
  1319. * schedule off work item only when there are no
  1320. * frames pending
  1321. */
  1322. if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  1323. SDE_DEBUG_ENC(sde_enc, "skip schedule work");
  1324. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1325. SDE_EVTLOG_FUNC_CASE2);
  1326. return 0;
  1327. }
  1328. /* schedule delayed off work if autorefresh is disabled */
  1329. if (sde_enc->cur_master &&
  1330. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1331. autorefresh_enabled =
  1332. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1333. sde_enc->cur_master);
  1334. /* set idle timeout based on master connector's lp value */
  1335. if (sde_enc->cur_master)
  1336. lp = sde_connector_get_lp(
  1337. sde_enc->cur_master->connector);
  1338. else
  1339. lp = SDE_MODE_DPMS_ON;
  1340. if (lp == SDE_MODE_DPMS_LP2)
  1341. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1342. else
  1343. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1344. if (!autorefresh_enabled)
  1345. kthread_mod_delayed_work(
  1346. &disp_thread->worker,
  1347. &sde_enc->delayed_off_work,
  1348. msecs_to_jiffies(idle_pc_duration));
  1349. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1350. autorefresh_enabled,
  1351. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1352. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1353. sw_event);
  1354. return 0;
  1355. }
  1356. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1357. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1358. {
  1359. /* cancel delayed off work, if any */
  1360. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1361. mutex_lock(&sde_enc->rc_lock);
  1362. if (is_vid_mode &&
  1363. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1364. _sde_encoder_irq_control(drm_enc, true);
  1365. }
  1366. /* skip if is already OFF or IDLE, resources are off already */
  1367. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1368. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1369. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1370. sw_event, sde_enc->rc_state);
  1371. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1372. SDE_EVTLOG_FUNC_CASE3);
  1373. goto end;
  1374. }
  1375. /**
  1376. * IRQs are still enabled currently, which allows wait for
  1377. * VBLANK which RSC may require to correctly transition to OFF
  1378. */
  1379. _sde_encoder_update_rsc_client(drm_enc, false);
  1380. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1381. SDE_ENC_RC_STATE_PRE_OFF,
  1382. SDE_EVTLOG_FUNC_CASE3);
  1383. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1384. end:
  1385. mutex_unlock(&sde_enc->rc_lock);
  1386. return 0;
  1387. }
  1388. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1389. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1390. {
  1391. int ret = 0;
  1392. /* cancel vsync event work and timer */
  1393. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  1394. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  1395. del_timer_sync(&sde_enc->vsync_event_timer);
  1396. mutex_lock(&sde_enc->rc_lock);
  1397. /* return if the resource control is already in OFF state */
  1398. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1399. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1400. sw_event);
  1401. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1402. SDE_EVTLOG_FUNC_CASE4);
  1403. goto end;
  1404. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1405. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1406. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1407. sw_event, sde_enc->rc_state);
  1408. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1409. SDE_EVTLOG_ERROR);
  1410. ret = -EINVAL;
  1411. goto end;
  1412. }
  1413. /**
  1414. * expect to arrive here only if in either idle state or pre-off
  1415. * and in IDLE state the resources are already disabled
  1416. */
  1417. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1418. _sde_encoder_resource_control_helper(drm_enc, false);
  1419. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1420. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1421. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1422. end:
  1423. mutex_unlock(&sde_enc->rc_lock);
  1424. return ret;
  1425. }
  1426. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1427. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1428. {
  1429. int ret = 0;
  1430. /* cancel delayed off work, if any */
  1431. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1432. mutex_lock(&sde_enc->rc_lock);
  1433. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1434. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1435. sw_event);
  1436. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1437. SDE_EVTLOG_FUNC_CASE5);
  1438. goto end;
  1439. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1440. /* enable all the clks and resources */
  1441. ret = _sde_encoder_resource_control_helper(drm_enc,
  1442. true);
  1443. if (ret) {
  1444. SDE_ERROR_ENC(sde_enc,
  1445. "sw_event:%d, rc in state %d\n",
  1446. sw_event, sde_enc->rc_state);
  1447. SDE_EVT32(DRMID(drm_enc), sw_event,
  1448. sde_enc->rc_state,
  1449. SDE_EVTLOG_ERROR);
  1450. goto end;
  1451. }
  1452. _sde_encoder_update_rsc_client(drm_enc, true);
  1453. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1454. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1455. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1456. }
  1457. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1458. if (ret && ret != -EWOULDBLOCK) {
  1459. SDE_ERROR_ENC(sde_enc,
  1460. "wait for commit done returned %d\n",
  1461. ret);
  1462. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1463. ret, SDE_EVTLOG_ERROR);
  1464. ret = -EINVAL;
  1465. goto end;
  1466. }
  1467. _sde_encoder_irq_control(drm_enc, false);
  1468. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1469. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1470. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1471. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1472. end:
  1473. mutex_unlock(&sde_enc->rc_lock);
  1474. return ret;
  1475. }
  1476. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1477. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1478. {
  1479. int ret = 0;
  1480. mutex_lock(&sde_enc->rc_lock);
  1481. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1482. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1483. sw_event);
  1484. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1485. SDE_EVTLOG_FUNC_CASE5);
  1486. goto end;
  1487. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1488. SDE_ERROR_ENC(sde_enc,
  1489. "sw_event:%d, rc:%d !MODESET state\n",
  1490. sw_event, sde_enc->rc_state);
  1491. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1492. SDE_EVTLOG_ERROR);
  1493. ret = -EINVAL;
  1494. goto end;
  1495. }
  1496. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1497. _sde_encoder_irq_control(drm_enc, true);
  1498. _sde_encoder_update_rsc_client(drm_enc, true);
  1499. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1500. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1501. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1502. end:
  1503. mutex_unlock(&sde_enc->rc_lock);
  1504. return ret;
  1505. }
  1506. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1507. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1508. {
  1509. mutex_lock(&sde_enc->rc_lock);
  1510. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1511. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1512. sw_event, sde_enc->rc_state);
  1513. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1514. SDE_EVTLOG_ERROR);
  1515. goto end;
  1516. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1517. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1518. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1519. sde_crtc_frame_pending(sde_enc->crtc),
  1520. SDE_EVTLOG_ERROR);
  1521. goto end;
  1522. }
  1523. if (is_vid_mode) {
  1524. _sde_encoder_irq_control(drm_enc, false);
  1525. } else {
  1526. /* disable all the clks and resources */
  1527. _sde_encoder_update_rsc_client(drm_enc, false);
  1528. _sde_encoder_resource_control_helper(drm_enc, false);
  1529. }
  1530. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1531. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1532. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1533. end:
  1534. mutex_unlock(&sde_enc->rc_lock);
  1535. return 0;
  1536. }
  1537. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1538. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1539. struct msm_drm_private *priv, bool is_vid_mode)
  1540. {
  1541. bool autorefresh_enabled = false;
  1542. struct msm_drm_thread *disp_thread;
  1543. int ret = 0;
  1544. if (!sde_enc->crtc ||
  1545. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1546. SDE_DEBUG_ENC(sde_enc,
  1547. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1548. sde_enc->crtc == NULL,
  1549. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1550. sw_event);
  1551. return -EINVAL;
  1552. }
  1553. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1554. mutex_lock(&sde_enc->rc_lock);
  1555. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1556. if (sde_enc->cur_master &&
  1557. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1558. autorefresh_enabled =
  1559. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1560. sde_enc->cur_master);
  1561. if (autorefresh_enabled) {
  1562. SDE_DEBUG_ENC(sde_enc,
  1563. "not handling early wakeup since auto refresh is enabled\n");
  1564. goto end;
  1565. }
  1566. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1567. kthread_mod_delayed_work(&disp_thread->worker,
  1568. &sde_enc->delayed_off_work,
  1569. msecs_to_jiffies(
  1570. IDLE_POWERCOLLAPSE_DURATION));
  1571. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1572. /* enable all the clks and resources */
  1573. ret = _sde_encoder_resource_control_helper(drm_enc,
  1574. true);
  1575. if (ret) {
  1576. SDE_ERROR_ENC(sde_enc,
  1577. "sw_event:%d, rc in state %d\n",
  1578. sw_event, sde_enc->rc_state);
  1579. SDE_EVT32(DRMID(drm_enc), sw_event,
  1580. sde_enc->rc_state,
  1581. SDE_EVTLOG_ERROR);
  1582. goto end;
  1583. }
  1584. _sde_encoder_update_rsc_client(drm_enc, true);
  1585. /*
  1586. * In some cases, commit comes with slight delay
  1587. * (> 80 ms)after early wake up, prevent clock switch
  1588. * off to avoid jank in next update. So, increase the
  1589. * command mode idle timeout sufficiently to prevent
  1590. * such case.
  1591. */
  1592. kthread_mod_delayed_work(&disp_thread->worker,
  1593. &sde_enc->delayed_off_work,
  1594. msecs_to_jiffies(
  1595. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1596. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1597. }
  1598. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1599. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1600. end:
  1601. mutex_unlock(&sde_enc->rc_lock);
  1602. return ret;
  1603. }
  1604. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1605. u32 sw_event)
  1606. {
  1607. struct sde_encoder_virt *sde_enc;
  1608. struct msm_drm_private *priv;
  1609. int ret = 0;
  1610. bool is_vid_mode = false;
  1611. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1612. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1613. sw_event);
  1614. return -EINVAL;
  1615. }
  1616. sde_enc = to_sde_encoder_virt(drm_enc);
  1617. priv = drm_enc->dev->dev_private;
  1618. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1619. is_vid_mode = true;
  1620. /*
  1621. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1622. * events and return early for other events (ie wb display).
  1623. */
  1624. if (!sde_enc->idle_pc_enabled &&
  1625. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1626. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1627. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1628. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1629. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1630. return 0;
  1631. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1632. sw_event, sde_enc->idle_pc_enabled);
  1633. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1634. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1635. switch (sw_event) {
  1636. case SDE_ENC_RC_EVENT_KICKOFF:
  1637. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1638. is_vid_mode);
  1639. break;
  1640. case SDE_ENC_RC_EVENT_FRAME_DONE:
  1641. ret = _sde_encoder_rc_frame_done(drm_enc, sw_event, sde_enc,
  1642. priv);
  1643. break;
  1644. case SDE_ENC_RC_EVENT_PRE_STOP:
  1645. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1646. is_vid_mode);
  1647. break;
  1648. case SDE_ENC_RC_EVENT_STOP:
  1649. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1650. break;
  1651. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1652. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1653. break;
  1654. case SDE_ENC_RC_EVENT_POST_MODESET:
  1655. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1656. break;
  1657. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1658. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1659. is_vid_mode);
  1660. break;
  1661. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1662. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1663. priv, is_vid_mode);
  1664. break;
  1665. default:
  1666. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1667. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1668. break;
  1669. }
  1670. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1671. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1672. return ret;
  1673. }
  1674. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1675. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  1676. {
  1677. int i = 0;
  1678. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1679. if (intf_mode == INTF_MODE_CMD)
  1680. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1681. else if (intf_mode == INTF_MODE_VIDEO)
  1682. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1683. _sde_encoder_update_rsc_client(drm_enc, true);
  1684. if (intf_mode == INTF_MODE_CMD) {
  1685. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1686. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1687. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1688. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1689. msm_is_mode_seamless_poms(adj_mode),
  1690. SDE_EVTLOG_FUNC_CASE1);
  1691. } else if (intf_mode == INTF_MODE_VIDEO) {
  1692. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1693. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1694. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1695. msm_is_mode_seamless_poms(adj_mode),
  1696. SDE_EVTLOG_FUNC_CASE2);
  1697. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1698. }
  1699. }
  1700. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1701. struct drm_display_mode *mode,
  1702. struct drm_display_mode *adj_mode)
  1703. {
  1704. struct sde_encoder_virt *sde_enc;
  1705. struct msm_drm_private *priv;
  1706. struct sde_kms *sde_kms;
  1707. struct list_head *connector_list;
  1708. struct drm_connector *conn = NULL, *conn_iter;
  1709. struct sde_rm_hw_iter dsc_iter, pp_iter, qdss_iter;
  1710. struct sde_rm_hw_request request_hw;
  1711. enum sde_intf_mode intf_mode;
  1712. bool is_cmd_mode = false;
  1713. int i = 0, ret;
  1714. if (!drm_enc) {
  1715. SDE_ERROR("invalid encoder\n");
  1716. return;
  1717. }
  1718. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1719. SDE_ERROR("power resource is not enabled\n");
  1720. return;
  1721. }
  1722. sde_enc = to_sde_encoder_virt(drm_enc);
  1723. SDE_DEBUG_ENC(sde_enc, "\n");
  1724. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1725. is_cmd_mode = true;
  1726. priv = drm_enc->dev->dev_private;
  1727. sde_kms = to_sde_kms(priv->kms);
  1728. connector_list = &sde_kms->dev->mode_config.connector_list;
  1729. SDE_EVT32(DRMID(drm_enc));
  1730. /*
  1731. * cache the crtc in sde_enc on enable for duration of use case
  1732. * for correctly servicing asynchronous irq events and timers
  1733. */
  1734. if (!drm_enc->crtc) {
  1735. SDE_ERROR("invalid crtc\n");
  1736. return;
  1737. }
  1738. sde_enc->crtc = drm_enc->crtc;
  1739. list_for_each_entry(conn_iter, connector_list, head)
  1740. if (conn_iter->encoder == drm_enc)
  1741. conn = conn_iter;
  1742. if (!conn) {
  1743. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1744. return;
  1745. } else if (!conn->state) {
  1746. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1747. return;
  1748. }
  1749. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1750. /* store the mode_info */
  1751. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1752. /* release resources before seamless mode change */
  1753. if (msm_is_mode_seamless_dms(adj_mode) ||
  1754. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1755. is_cmd_mode)) {
  1756. /* restore resource state before releasing them */
  1757. ret = sde_encoder_resource_control(drm_enc,
  1758. SDE_ENC_RC_EVENT_PRE_MODESET);
  1759. if (ret) {
  1760. SDE_ERROR_ENC(sde_enc,
  1761. "sde resource control failed: %d\n",
  1762. ret);
  1763. return;
  1764. }
  1765. /*
  1766. * Disable dce before switch the mode and after pre_modeset,
  1767. * to guarantee that previous kickoff finished.
  1768. */
  1769. sde_encoder_dce_disable(sde_enc);
  1770. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  1771. _sde_encoder_modeset_helper_locked(drm_enc,
  1772. SDE_ENC_RC_EVENT_PRE_MODESET);
  1773. sde_encoder_virt_mode_switch(drm_enc, intf_mode, adj_mode);
  1774. }
  1775. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  1776. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1777. conn->state, false);
  1778. if (ret) {
  1779. SDE_ERROR_ENC(sde_enc,
  1780. "failed to reserve hw resources, %d\n", ret);
  1781. return;
  1782. }
  1783. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1784. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1785. sde_enc->hw_pp[i] = NULL;
  1786. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1787. break;
  1788. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1789. }
  1790. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1791. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1792. if (phys) {
  1793. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1794. SDE_HW_BLK_QDSS);
  1795. for (i = 0; i < QDSS_MAX; i++) {
  1796. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1797. phys->hw_qdss =
  1798. (struct sde_hw_qdss *)qdss_iter.hw;
  1799. break;
  1800. }
  1801. }
  1802. }
  1803. }
  1804. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1805. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1806. sde_enc->hw_dsc[i] = NULL;
  1807. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1808. break;
  1809. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1810. }
  1811. /* Get PP for DSC configuration */
  1812. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1813. struct sde_hw_pingpong *pp = NULL;
  1814. unsigned long features = 0;
  1815. if (!sde_enc->hw_dsc[i])
  1816. continue;
  1817. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1818. request_hw.type = SDE_HW_BLK_PINGPONG;
  1819. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1820. break;
  1821. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1822. features = pp->ops.get_hw_caps(pp);
  1823. if (test_bit(SDE_PINGPONG_DSC, &features))
  1824. sde_enc->hw_dsc_pp[i] = pp;
  1825. else
  1826. sde_enc->hw_dsc_pp[i] = NULL;
  1827. }
  1828. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1829. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1830. if (phys) {
  1831. if (!sde_enc->hw_pp[i] && sde_enc->topology.num_intf) {
  1832. SDE_ERROR_ENC(sde_enc,
  1833. "invalid pingpong block for the encoder\n");
  1834. return;
  1835. }
  1836. phys->hw_pp = sde_enc->hw_pp[i];
  1837. phys->connector = conn->state->connector;
  1838. if (phys->ops.mode_set)
  1839. phys->ops.mode_set(phys, mode, adj_mode);
  1840. }
  1841. }
  1842. /* update resources after seamless mode change */
  1843. if (msm_is_mode_seamless_dms(adj_mode) ||
  1844. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1845. is_cmd_mode))
  1846. sde_encoder_resource_control(&sde_enc->base,
  1847. SDE_ENC_RC_EVENT_POST_MODESET);
  1848. else if (msm_is_mode_seamless_poms(adj_mode))
  1849. _sde_encoder_modeset_helper_locked(drm_enc,
  1850. SDE_ENC_RC_EVENT_POST_MODESET);
  1851. }
  1852. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1853. {
  1854. struct sde_encoder_virt *sde_enc;
  1855. struct sde_encoder_phys *phys;
  1856. int i;
  1857. if (!drm_enc) {
  1858. SDE_ERROR("invalid parameters\n");
  1859. return;
  1860. }
  1861. sde_enc = to_sde_encoder_virt(drm_enc);
  1862. if (!sde_enc) {
  1863. SDE_ERROR("invalid sde encoder\n");
  1864. return;
  1865. }
  1866. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1867. phys = sde_enc->phys_encs[i];
  1868. if (phys && phys->ops.control_te)
  1869. phys->ops.control_te(phys, enable);
  1870. }
  1871. }
  1872. static int _sde_encoder_input_connect(struct input_handler *handler,
  1873. struct input_dev *dev, const struct input_device_id *id)
  1874. {
  1875. struct input_handle *handle;
  1876. int rc = 0;
  1877. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  1878. if (!handle)
  1879. return -ENOMEM;
  1880. handle->dev = dev;
  1881. handle->handler = handler;
  1882. handle->name = handler->name;
  1883. rc = input_register_handle(handle);
  1884. if (rc) {
  1885. pr_err("failed to register input handle\n");
  1886. goto error;
  1887. }
  1888. rc = input_open_device(handle);
  1889. if (rc) {
  1890. pr_err("failed to open input device\n");
  1891. goto error_unregister;
  1892. }
  1893. return 0;
  1894. error_unregister:
  1895. input_unregister_handle(handle);
  1896. error:
  1897. kfree(handle);
  1898. return rc;
  1899. }
  1900. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  1901. {
  1902. input_close_device(handle);
  1903. input_unregister_handle(handle);
  1904. kfree(handle);
  1905. }
  1906. /**
  1907. * Structure for specifying event parameters on which to receive callbacks.
  1908. * This structure will trigger a callback in case of a touch event (specified by
  1909. * EV_ABS) where there is a change in X and Y coordinates,
  1910. */
  1911. static const struct input_device_id sde_input_ids[] = {
  1912. {
  1913. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  1914. .evbit = { BIT_MASK(EV_ABS) },
  1915. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  1916. BIT_MASK(ABS_MT_POSITION_X) |
  1917. BIT_MASK(ABS_MT_POSITION_Y) },
  1918. },
  1919. { },
  1920. };
  1921. static int _sde_encoder_input_handler_register(
  1922. struct input_handler *input_handler)
  1923. {
  1924. int rc = 0;
  1925. rc = input_register_handler(input_handler);
  1926. if (rc) {
  1927. pr_err("input_register_handler failed, rc= %d\n", rc);
  1928. kfree(input_handler);
  1929. return rc;
  1930. }
  1931. return rc;
  1932. }
  1933. static int _sde_encoder_input_handler(
  1934. struct sde_encoder_virt *sde_enc)
  1935. {
  1936. struct input_handler *input_handler = NULL;
  1937. int rc = 0;
  1938. if (sde_enc->input_handler) {
  1939. SDE_ERROR_ENC(sde_enc,
  1940. "input_handle is active. unexpected\n");
  1941. return -EINVAL;
  1942. }
  1943. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  1944. if (!input_handler)
  1945. return -ENOMEM;
  1946. input_handler->event = sde_encoder_input_event_handler;
  1947. input_handler->connect = _sde_encoder_input_connect;
  1948. input_handler->disconnect = _sde_encoder_input_disconnect;
  1949. input_handler->name = "sde";
  1950. input_handler->id_table = sde_input_ids;
  1951. input_handler->private = sde_enc;
  1952. sde_enc->input_handler = input_handler;
  1953. return rc;
  1954. }
  1955. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  1956. {
  1957. struct sde_encoder_virt *sde_enc = NULL;
  1958. struct msm_drm_private *priv;
  1959. struct sde_kms *sde_kms;
  1960. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1961. SDE_ERROR("invalid parameters\n");
  1962. return;
  1963. }
  1964. priv = drm_enc->dev->dev_private;
  1965. sde_kms = to_sde_kms(priv->kms);
  1966. if (!sde_kms) {
  1967. SDE_ERROR("invalid sde_kms\n");
  1968. return;
  1969. }
  1970. sde_enc = to_sde_encoder_virt(drm_enc);
  1971. if (!sde_enc || !sde_enc->cur_master) {
  1972. SDE_DEBUG("invalid sde encoder/master\n");
  1973. return;
  1974. }
  1975. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  1976. sde_enc->cur_master->hw_mdptop &&
  1977. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  1978. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  1979. sde_enc->cur_master->hw_mdptop);
  1980. if (sde_enc->cur_master->hw_mdptop &&
  1981. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  1982. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  1983. sde_enc->cur_master->hw_mdptop,
  1984. sde_kms->catalog);
  1985. if (sde_enc->cur_master->hw_ctl &&
  1986. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  1987. !sde_enc->cur_master->cont_splash_enabled)
  1988. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  1989. sde_enc->cur_master->hw_ctl,
  1990. &sde_enc->cur_master->intf_cfg_v1);
  1991. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  1992. sde_encoder_control_te(drm_enc, true);
  1993. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  1994. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  1995. }
  1996. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  1997. {
  1998. struct sde_encoder_virt *sde_enc = NULL;
  1999. int i;
  2000. if (!drm_enc) {
  2001. SDE_ERROR("invalid encoder\n");
  2002. return;
  2003. }
  2004. sde_enc = to_sde_encoder_virt(drm_enc);
  2005. if (!sde_enc->cur_master) {
  2006. SDE_DEBUG("virt encoder has no master\n");
  2007. return;
  2008. }
  2009. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2010. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2011. sde_enc->idle_pc_restore = true;
  2012. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2013. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2014. if (!phys)
  2015. continue;
  2016. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2017. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2018. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2019. phys->ops.restore(phys);
  2020. }
  2021. if (sde_enc->cur_master->ops.restore)
  2022. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2023. _sde_encoder_virt_enable_helper(drm_enc);
  2024. }
  2025. static void sde_encoder_off_work(struct kthread_work *work)
  2026. {
  2027. struct sde_encoder_virt *sde_enc = container_of(work,
  2028. struct sde_encoder_virt, delayed_off_work.work);
  2029. struct drm_encoder *drm_enc;
  2030. if (!sde_enc) {
  2031. SDE_ERROR("invalid sde encoder\n");
  2032. return;
  2033. }
  2034. drm_enc = &sde_enc->base;
  2035. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2036. sde_encoder_idle_request(drm_enc);
  2037. SDE_ATRACE_END("sde_encoder_off_work");
  2038. }
  2039. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2040. {
  2041. struct sde_encoder_virt *sde_enc = NULL;
  2042. int i, ret = 0;
  2043. struct msm_compression_info *comp_info = NULL;
  2044. struct drm_display_mode *cur_mode = NULL;
  2045. struct msm_display_info *disp_info;
  2046. if (!drm_enc) {
  2047. SDE_ERROR("invalid encoder\n");
  2048. return;
  2049. }
  2050. sde_enc = to_sde_encoder_virt(drm_enc);
  2051. disp_info = &sde_enc->disp_info;
  2052. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2053. SDE_ERROR("power resource is not enabled\n");
  2054. return;
  2055. }
  2056. if (drm_enc->crtc && !sde_enc->crtc)
  2057. sde_enc->crtc = drm_enc->crtc;
  2058. comp_info = &sde_enc->mode_info.comp_info;
  2059. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2060. SDE_DEBUG_ENC(sde_enc, "\n");
  2061. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2062. sde_enc->cur_master = NULL;
  2063. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2064. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2065. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2066. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2067. sde_enc->cur_master = phys;
  2068. break;
  2069. }
  2070. }
  2071. if (!sde_enc->cur_master) {
  2072. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2073. return;
  2074. }
  2075. /* register input handler if not already registered */
  2076. if (sde_enc->input_handler && !msm_is_mode_seamless_dms(cur_mode) &&
  2077. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) &&
  2078. !msm_is_mode_seamless_dyn_clk(cur_mode)) {
  2079. ret = _sde_encoder_input_handler_register(
  2080. sde_enc->input_handler);
  2081. if (ret)
  2082. SDE_ERROR(
  2083. "input handler registration failed, rc = %d\n", ret);
  2084. }
  2085. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2086. || msm_is_mode_seamless_dms(cur_mode)
  2087. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2088. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2089. sde_encoder_off_work);
  2090. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2091. if (ret) {
  2092. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2093. ret);
  2094. return;
  2095. }
  2096. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2097. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2098. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2099. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2100. if (!phys)
  2101. continue;
  2102. phys->comp_type = comp_info->comp_type;
  2103. phys->comp_ratio = comp_info->comp_ratio;
  2104. phys->wide_bus_en = sde_enc->mode_info.wide_bus_en;
  2105. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2106. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2107. phys->dsc_extra_pclk_cycle_cnt =
  2108. comp_info->dsc_info.pclk_per_line;
  2109. phys->dsc_extra_disp_width =
  2110. comp_info->dsc_info.extra_width;
  2111. }
  2112. if (phys != sde_enc->cur_master) {
  2113. /**
  2114. * on DMS request, the encoder will be enabled
  2115. * already. Invoke restore to reconfigure the
  2116. * new mode.
  2117. */
  2118. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2119. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2120. phys->ops.restore)
  2121. phys->ops.restore(phys);
  2122. else if (phys->ops.enable)
  2123. phys->ops.enable(phys);
  2124. }
  2125. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2126. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2127. phys->ops.setup_misr(phys, true,
  2128. sde_enc->misr_frame_count);
  2129. }
  2130. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2131. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2132. sde_enc->cur_master->ops.restore)
  2133. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2134. else if (sde_enc->cur_master->ops.enable)
  2135. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2136. _sde_encoder_virt_enable_helper(drm_enc);
  2137. }
  2138. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2139. {
  2140. struct sde_encoder_virt *sde_enc = NULL;
  2141. struct msm_drm_private *priv;
  2142. struct sde_kms *sde_kms;
  2143. enum sde_intf_mode intf_mode;
  2144. int i = 0;
  2145. if (!drm_enc) {
  2146. SDE_ERROR("invalid encoder\n");
  2147. return;
  2148. } else if (!drm_enc->dev) {
  2149. SDE_ERROR("invalid dev\n");
  2150. return;
  2151. } else if (!drm_enc->dev->dev_private) {
  2152. SDE_ERROR("invalid dev_private\n");
  2153. return;
  2154. }
  2155. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2156. SDE_ERROR("power resource is not enabled\n");
  2157. return;
  2158. }
  2159. sde_enc = to_sde_encoder_virt(drm_enc);
  2160. SDE_DEBUG_ENC(sde_enc, "\n");
  2161. priv = drm_enc->dev->dev_private;
  2162. sde_kms = to_sde_kms(priv->kms);
  2163. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2164. SDE_EVT32(DRMID(drm_enc));
  2165. /* wait for idle */
  2166. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2167. if (sde_enc->input_handler &&
  2168. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2169. input_unregister_handler(sde_enc->input_handler);
  2170. /*
  2171. * For primary command mode and video mode encoders, execute the
  2172. * resource control pre-stop operations before the physical encoders
  2173. * are disabled, to allow the rsc to transition its states properly.
  2174. *
  2175. * For other encoder types, rsc should not be enabled until after
  2176. * they have been fully disabled, so delay the pre-stop operations
  2177. * until after the physical disable calls have returned.
  2178. */
  2179. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2180. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2181. sde_encoder_resource_control(drm_enc,
  2182. SDE_ENC_RC_EVENT_PRE_STOP);
  2183. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2184. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2185. if (phys && phys->ops.disable)
  2186. phys->ops.disable(phys);
  2187. }
  2188. } else {
  2189. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2190. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2191. if (phys && phys->ops.disable)
  2192. phys->ops.disable(phys);
  2193. }
  2194. sde_encoder_resource_control(drm_enc,
  2195. SDE_ENC_RC_EVENT_PRE_STOP);
  2196. }
  2197. /*
  2198. * disable dce after the transfer is complete (for command mode)
  2199. * and after physical encoder is disabled, to make sure timing
  2200. * engine is already disabled (for video mode).
  2201. */
  2202. sde_encoder_dce_disable(sde_enc);
  2203. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2204. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2205. if (sde_enc->phys_encs[i]) {
  2206. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2207. sde_enc->phys_encs[i]->connector = NULL;
  2208. }
  2209. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2210. }
  2211. sde_enc->cur_master = NULL;
  2212. /*
  2213. * clear the cached crtc in sde_enc on use case finish, after all the
  2214. * outstanding events and timers have been completed
  2215. */
  2216. sde_enc->crtc = NULL;
  2217. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2218. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2219. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2220. }
  2221. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2222. struct sde_encoder_phys_wb *wb_enc)
  2223. {
  2224. struct sde_encoder_virt *sde_enc;
  2225. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2226. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2227. if (wb_enc) {
  2228. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2229. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2230. false, phys_enc->hw_pp->idx);
  2231. if (phys_enc->hw_ctl->ops.update_bitmask_wb)
  2232. phys_enc->hw_ctl->ops.update_bitmask_wb(
  2233. phys_enc->hw_ctl,
  2234. wb_enc->hw_wb->idx, true);
  2235. }
  2236. } else {
  2237. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2238. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2239. phys_enc->hw_intf, false,
  2240. phys_enc->hw_pp->idx);
  2241. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  2242. phys_enc->hw_ctl->ops.update_bitmask_intf(
  2243. phys_enc->hw_ctl,
  2244. phys_enc->hw_intf->idx, true);
  2245. }
  2246. }
  2247. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2248. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2249. if (phys_enc->hw_ctl->ops.update_bitmask_merge3d &&
  2250. phys_enc->hw_pp->merge_3d)
  2251. phys_enc->hw_ctl->ops.update_bitmask_merge3d(
  2252. phys_enc->hw_ctl,
  2253. phys_enc->hw_pp->merge_3d->idx, true);
  2254. }
  2255. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2256. phys_enc->hw_pp) {
  2257. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2258. false, phys_enc->hw_pp->idx);
  2259. if (phys_enc->hw_ctl->ops.update_bitmask_cdm)
  2260. phys_enc->hw_ctl->ops.update_bitmask_cdm(
  2261. phys_enc->hw_ctl,
  2262. phys_enc->hw_cdm->idx, true);
  2263. }
  2264. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2265. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2266. phys_enc->hw_ctl->ops.reset_post_disable)
  2267. phys_enc->hw_ctl->ops.reset_post_disable(
  2268. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2269. phys_enc->hw_pp->merge_3d ?
  2270. phys_enc->hw_pp->merge_3d->idx : 0);
  2271. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2272. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2273. }
  2274. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2275. enum sde_intf_type type, u32 controller_id)
  2276. {
  2277. int i = 0;
  2278. for (i = 0; i < catalog->intf_count; i++) {
  2279. if (catalog->intf[i].type == type
  2280. && catalog->intf[i].controller_id == controller_id) {
  2281. return catalog->intf[i].id;
  2282. }
  2283. }
  2284. return INTF_MAX;
  2285. }
  2286. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2287. enum sde_intf_type type, u32 controller_id)
  2288. {
  2289. if (controller_id < catalog->wb_count)
  2290. return catalog->wb[controller_id].id;
  2291. return WB_MAX;
  2292. }
  2293. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2294. struct drm_crtc *crtc)
  2295. {
  2296. struct sde_hw_uidle *uidle;
  2297. struct sde_uidle_cntr cntr;
  2298. struct sde_uidle_status status;
  2299. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2300. pr_err("invalid params %d %d\n",
  2301. !sde_kms, !crtc);
  2302. return;
  2303. }
  2304. /* check if perf counters are enabled and setup */
  2305. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2306. return;
  2307. uidle = sde_kms->hw_uidle;
  2308. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2309. && uidle->ops.uidle_get_status) {
  2310. uidle->ops.uidle_get_status(uidle, &status);
  2311. trace_sde_perf_uidle_status(
  2312. crtc->base.id,
  2313. status.uidle_danger_status_0,
  2314. status.uidle_danger_status_1,
  2315. status.uidle_safe_status_0,
  2316. status.uidle_safe_status_1,
  2317. status.uidle_idle_status_0,
  2318. status.uidle_idle_status_1,
  2319. status.uidle_fal_status_0,
  2320. status.uidle_fal_status_1,
  2321. status.uidle_status,
  2322. status.uidle_en_fal10);
  2323. }
  2324. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2325. && uidle->ops.uidle_get_cntr) {
  2326. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2327. trace_sde_perf_uidle_cntr(
  2328. crtc->base.id,
  2329. cntr.fal1_gate_cntr,
  2330. cntr.fal10_gate_cntr,
  2331. cntr.fal_wait_gate_cntr,
  2332. cntr.fal1_num_transitions_cntr,
  2333. cntr.fal10_num_transitions_cntr,
  2334. cntr.min_gate_cntr,
  2335. cntr.max_gate_cntr);
  2336. }
  2337. }
  2338. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2339. struct sde_encoder_phys *phy_enc)
  2340. {
  2341. struct sde_encoder_virt *sde_enc = NULL;
  2342. unsigned long lock_flags;
  2343. if (!drm_enc || !phy_enc)
  2344. return;
  2345. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2346. sde_enc = to_sde_encoder_virt(drm_enc);
  2347. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2348. if (sde_enc->crtc_vblank_cb)
  2349. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2350. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2351. if (phy_enc->sde_kms &&
  2352. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2353. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2354. atomic_inc(&phy_enc->vsync_cnt);
  2355. SDE_ATRACE_END("encoder_vblank_callback");
  2356. }
  2357. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2358. struct sde_encoder_phys *phy_enc)
  2359. {
  2360. if (!phy_enc)
  2361. return;
  2362. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2363. atomic_inc(&phy_enc->underrun_cnt);
  2364. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2365. trace_sde_encoder_underrun(DRMID(drm_enc),
  2366. atomic_read(&phy_enc->underrun_cnt));
  2367. SDE_DBG_CTRL("stop_ftrace");
  2368. SDE_DBG_CTRL("panic_underrun");
  2369. SDE_ATRACE_END("encoder_underrun_callback");
  2370. }
  2371. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2372. void (*vbl_cb)(void *), void *vbl_data)
  2373. {
  2374. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2375. unsigned long lock_flags;
  2376. bool enable;
  2377. int i;
  2378. enable = vbl_cb ? true : false;
  2379. if (!drm_enc) {
  2380. SDE_ERROR("invalid encoder\n");
  2381. return;
  2382. }
  2383. SDE_DEBUG_ENC(sde_enc, "\n");
  2384. SDE_EVT32(DRMID(drm_enc), enable);
  2385. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2386. sde_enc->crtc_vblank_cb = vbl_cb;
  2387. sde_enc->crtc_vblank_cb_data = vbl_data;
  2388. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2389. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2390. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2391. if (phys && phys->ops.control_vblank_irq)
  2392. phys->ops.control_vblank_irq(phys, enable);
  2393. }
  2394. sde_enc->vblank_enabled = enable;
  2395. }
  2396. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2397. void (*frame_event_cb)(void *, u32 event),
  2398. struct drm_crtc *crtc)
  2399. {
  2400. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2401. unsigned long lock_flags;
  2402. bool enable;
  2403. enable = frame_event_cb ? true : false;
  2404. if (!drm_enc) {
  2405. SDE_ERROR("invalid encoder\n");
  2406. return;
  2407. }
  2408. SDE_DEBUG_ENC(sde_enc, "\n");
  2409. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2410. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2411. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2412. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2413. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2414. }
  2415. static void sde_encoder_frame_done_callback(
  2416. struct drm_encoder *drm_enc,
  2417. struct sde_encoder_phys *ready_phys, u32 event)
  2418. {
  2419. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2420. unsigned int i;
  2421. bool trigger = true;
  2422. bool is_cmd_mode = false;
  2423. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2424. if (!drm_enc || !sde_enc->cur_master) {
  2425. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2426. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2427. return;
  2428. }
  2429. sde_enc->crtc_frame_event_cb_data.connector =
  2430. sde_enc->cur_master->connector;
  2431. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2432. is_cmd_mode = true;
  2433. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2434. | SDE_ENCODER_FRAME_EVENT_ERROR
  2435. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2436. if (ready_phys->connector)
  2437. topology = sde_connector_get_topology_name(
  2438. ready_phys->connector);
  2439. /* One of the physical encoders has become idle */
  2440. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2441. if (sde_enc->phys_encs[i] == ready_phys) {
  2442. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2443. atomic_read(&sde_enc->frame_done_cnt[i]));
  2444. if (!atomic_add_unless(
  2445. &sde_enc->frame_done_cnt[i], 1, 1)) {
  2446. SDE_EVT32(DRMID(drm_enc), event,
  2447. ready_phys->intf_idx,
  2448. SDE_EVTLOG_ERROR);
  2449. SDE_ERROR_ENC(sde_enc,
  2450. "intf idx:%d, event:%d\n",
  2451. ready_phys->intf_idx, event);
  2452. return;
  2453. }
  2454. }
  2455. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2456. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  2457. trigger = false;
  2458. }
  2459. if (trigger) {
  2460. sde_encoder_resource_control(drm_enc,
  2461. SDE_ENC_RC_EVENT_FRAME_DONE);
  2462. if (sde_enc->crtc_frame_event_cb)
  2463. sde_enc->crtc_frame_event_cb(
  2464. &sde_enc->crtc_frame_event_cb_data,
  2465. event);
  2466. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2467. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2468. }
  2469. } else if (sde_enc->crtc_frame_event_cb) {
  2470. if (!is_cmd_mode)
  2471. sde_encoder_resource_control(drm_enc,
  2472. SDE_ENC_RC_EVENT_FRAME_DONE);
  2473. sde_enc->crtc_frame_event_cb(
  2474. &sde_enc->crtc_frame_event_cb_data, event);
  2475. }
  2476. }
  2477. static void sde_encoder_get_qsync_fps_callback(
  2478. struct drm_encoder *drm_enc,
  2479. u32 *qsync_fps)
  2480. {
  2481. struct msm_display_info *disp_info;
  2482. struct sde_encoder_virt *sde_enc;
  2483. if (!qsync_fps)
  2484. return;
  2485. *qsync_fps = 0;
  2486. if (!drm_enc) {
  2487. SDE_ERROR("invalid drm encoder\n");
  2488. return;
  2489. }
  2490. sde_enc = to_sde_encoder_virt(drm_enc);
  2491. disp_info = &sde_enc->disp_info;
  2492. *qsync_fps = disp_info->qsync_min_fps;
  2493. }
  2494. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2495. {
  2496. struct sde_encoder_virt *sde_enc;
  2497. if (!drm_enc) {
  2498. SDE_ERROR("invalid drm encoder\n");
  2499. return -EINVAL;
  2500. }
  2501. sde_enc = to_sde_encoder_virt(drm_enc);
  2502. sde_encoder_resource_control(&sde_enc->base,
  2503. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2504. return 0;
  2505. }
  2506. /**
  2507. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2508. * drm_enc: Pointer to drm encoder structure
  2509. * phys: Pointer to physical encoder structure
  2510. * extra_flush: Additional bit mask to include in flush trigger
  2511. */
  2512. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2513. struct sde_encoder_phys *phys,
  2514. struct sde_ctl_flush_cfg *extra_flush)
  2515. {
  2516. struct sde_hw_ctl *ctl;
  2517. unsigned long lock_flags;
  2518. struct sde_encoder_virt *sde_enc;
  2519. int pend_ret_fence_cnt;
  2520. struct sde_connector *c_conn;
  2521. if (!drm_enc || !phys) {
  2522. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2523. !drm_enc, !phys);
  2524. return;
  2525. }
  2526. sde_enc = to_sde_encoder_virt(drm_enc);
  2527. c_conn = to_sde_connector(phys->connector);
  2528. if (!phys->hw_pp) {
  2529. SDE_ERROR("invalid pingpong hw\n");
  2530. return;
  2531. }
  2532. ctl = phys->hw_ctl;
  2533. if (!ctl || !phys->ops.trigger_flush) {
  2534. SDE_ERROR("missing ctl/trigger cb\n");
  2535. return;
  2536. }
  2537. if (phys->split_role == ENC_ROLE_SKIP) {
  2538. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2539. "skip flush pp%d ctl%d\n",
  2540. phys->hw_pp->idx - PINGPONG_0,
  2541. ctl->idx - CTL_0);
  2542. return;
  2543. }
  2544. /* update pending counts and trigger kickoff ctl flush atomically */
  2545. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2546. if (phys->ops.is_master && phys->ops.is_master(phys))
  2547. atomic_inc(&phys->pending_retire_fence_cnt);
  2548. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2549. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2550. ctl->ops.update_bitmask_periph) {
  2551. /* perform peripheral flush on every frame update for dp dsc */
  2552. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2553. phys->comp_ratio && c_conn->ops.update_pps) {
  2554. c_conn->ops.update_pps(phys->connector, NULL,
  2555. c_conn->display);
  2556. ctl->ops.update_bitmask_periph(ctl,
  2557. phys->hw_intf->idx, 1);
  2558. }
  2559. if (sde_enc->dynamic_hdr_updated)
  2560. ctl->ops.update_bitmask_periph(ctl,
  2561. phys->hw_intf->idx, 1);
  2562. }
  2563. if ((extra_flush && extra_flush->pending_flush_mask)
  2564. && ctl->ops.update_pending_flush)
  2565. ctl->ops.update_pending_flush(ctl, extra_flush);
  2566. phys->ops.trigger_flush(phys);
  2567. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2568. if (ctl->ops.get_pending_flush) {
  2569. struct sde_ctl_flush_cfg pending_flush = {0,};
  2570. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2571. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2572. ctl->idx - CTL_0,
  2573. pending_flush.pending_flush_mask,
  2574. pend_ret_fence_cnt);
  2575. } else {
  2576. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2577. ctl->idx - CTL_0,
  2578. pend_ret_fence_cnt);
  2579. }
  2580. }
  2581. /**
  2582. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2583. * phys: Pointer to physical encoder structure
  2584. */
  2585. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2586. {
  2587. struct sde_hw_ctl *ctl;
  2588. struct sde_encoder_virt *sde_enc;
  2589. if (!phys) {
  2590. SDE_ERROR("invalid argument(s)\n");
  2591. return;
  2592. }
  2593. if (!phys->hw_pp) {
  2594. SDE_ERROR("invalid pingpong hw\n");
  2595. return;
  2596. }
  2597. if (!phys->parent) {
  2598. SDE_ERROR("invalid parent\n");
  2599. return;
  2600. }
  2601. /* avoid ctrl start for encoder in clone mode */
  2602. if (phys->in_clone_mode)
  2603. return;
  2604. ctl = phys->hw_ctl;
  2605. sde_enc = to_sde_encoder_virt(phys->parent);
  2606. if (phys->split_role == ENC_ROLE_SKIP) {
  2607. SDE_DEBUG_ENC(sde_enc,
  2608. "skip start pp%d ctl%d\n",
  2609. phys->hw_pp->idx - PINGPONG_0,
  2610. ctl->idx - CTL_0);
  2611. return;
  2612. }
  2613. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2614. phys->ops.trigger_start(phys);
  2615. }
  2616. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2617. {
  2618. struct sde_hw_ctl *ctl;
  2619. if (!phys_enc) {
  2620. SDE_ERROR("invalid encoder\n");
  2621. return;
  2622. }
  2623. ctl = phys_enc->hw_ctl;
  2624. if (ctl && ctl->ops.trigger_flush)
  2625. ctl->ops.trigger_flush(ctl);
  2626. }
  2627. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2628. {
  2629. struct sde_hw_ctl *ctl;
  2630. if (!phys_enc) {
  2631. SDE_ERROR("invalid encoder\n");
  2632. return;
  2633. }
  2634. ctl = phys_enc->hw_ctl;
  2635. if (ctl && ctl->ops.trigger_start) {
  2636. ctl->ops.trigger_start(ctl);
  2637. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2638. }
  2639. }
  2640. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2641. {
  2642. struct sde_encoder_virt *sde_enc;
  2643. struct sde_connector *sde_con;
  2644. void *sde_con_disp;
  2645. struct sde_hw_ctl *ctl;
  2646. int rc;
  2647. if (!phys_enc) {
  2648. SDE_ERROR("invalid encoder\n");
  2649. return;
  2650. }
  2651. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2652. ctl = phys_enc->hw_ctl;
  2653. if (!ctl || !ctl->ops.reset)
  2654. return;
  2655. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2656. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2657. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2658. phys_enc->connector) {
  2659. sde_con = to_sde_connector(phys_enc->connector);
  2660. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2661. if (sde_con->ops.soft_reset) {
  2662. rc = sde_con->ops.soft_reset(sde_con_disp);
  2663. if (rc) {
  2664. SDE_ERROR_ENC(sde_enc,
  2665. "connector soft reset failure\n");
  2666. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2667. "panic");
  2668. }
  2669. }
  2670. }
  2671. phys_enc->enable_state = SDE_ENC_ENABLED;
  2672. }
  2673. /**
  2674. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2675. * Iterate through the physical encoders and perform consolidated flush
  2676. * and/or control start triggering as needed. This is done in the virtual
  2677. * encoder rather than the individual physical ones in order to handle
  2678. * use cases that require visibility into multiple physical encoders at
  2679. * a time.
  2680. * sde_enc: Pointer to virtual encoder structure
  2681. */
  2682. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  2683. {
  2684. struct sde_hw_ctl *ctl;
  2685. uint32_t i;
  2686. struct sde_ctl_flush_cfg pending_flush = {0,};
  2687. u32 pending_kickoff_cnt;
  2688. struct msm_drm_private *priv = NULL;
  2689. struct sde_kms *sde_kms = NULL;
  2690. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2691. bool is_regdma_blocking = false, is_vid_mode = false;
  2692. if (!sde_enc) {
  2693. SDE_ERROR("invalid encoder\n");
  2694. return;
  2695. }
  2696. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2697. is_vid_mode = true;
  2698. is_regdma_blocking = (is_vid_mode ||
  2699. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2700. /* don't perform flush/start operations for slave encoders */
  2701. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2702. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2703. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2704. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2705. continue;
  2706. ctl = phys->hw_ctl;
  2707. if (!ctl)
  2708. continue;
  2709. if (phys->connector)
  2710. topology = sde_connector_get_topology_name(
  2711. phys->connector);
  2712. if (!phys->ops.needs_single_flush ||
  2713. !phys->ops.needs_single_flush(phys)) {
  2714. if (ctl->ops.reg_dma_flush)
  2715. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2716. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  2717. } else if (ctl->ops.get_pending_flush) {
  2718. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2719. }
  2720. }
  2721. /* for split flush, combine pending flush masks and send to master */
  2722. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2723. ctl = sde_enc->cur_master->hw_ctl;
  2724. if (ctl->ops.reg_dma_flush)
  2725. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2726. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2727. &pending_flush);
  2728. }
  2729. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2730. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2731. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2732. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2733. continue;
  2734. if (!phys->ops.needs_single_flush ||
  2735. !phys->ops.needs_single_flush(phys)) {
  2736. pending_kickoff_cnt =
  2737. sde_encoder_phys_inc_pending(phys);
  2738. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  2739. } else {
  2740. pending_kickoff_cnt =
  2741. sde_encoder_phys_inc_pending(phys);
  2742. SDE_EVT32(pending_kickoff_cnt,
  2743. pending_flush.pending_flush_mask,
  2744. SDE_EVTLOG_FUNC_CASE2);
  2745. }
  2746. }
  2747. if (sde_enc->misr_enable)
  2748. sde_encoder_misr_configure(&sde_enc->base, true,
  2749. sde_enc->misr_frame_count);
  2750. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  2751. if (crtc_misr_info.misr_enable)
  2752. sde_crtc_misr_setup(sde_enc->crtc, true,
  2753. crtc_misr_info.misr_frame_count);
  2754. _sde_encoder_trigger_start(sde_enc->cur_master);
  2755. if (sde_enc->elevated_ahb_vote) {
  2756. priv = sde_enc->base.dev->dev_private;
  2757. if (priv != NULL) {
  2758. sde_kms = to_sde_kms(priv->kms);
  2759. if (sde_kms != NULL) {
  2760. sde_power_scale_reg_bus(&priv->phandle,
  2761. VOTE_INDEX_LOW,
  2762. false);
  2763. }
  2764. }
  2765. sde_enc->elevated_ahb_vote = false;
  2766. }
  2767. }
  2768. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  2769. struct drm_encoder *drm_enc,
  2770. unsigned long *affected_displays,
  2771. int num_active_phys)
  2772. {
  2773. struct sde_encoder_virt *sde_enc;
  2774. struct sde_encoder_phys *master;
  2775. enum sde_rm_topology_name topology;
  2776. bool is_right_only;
  2777. if (!drm_enc || !affected_displays)
  2778. return;
  2779. sde_enc = to_sde_encoder_virt(drm_enc);
  2780. master = sde_enc->cur_master;
  2781. if (!master || !master->connector)
  2782. return;
  2783. topology = sde_connector_get_topology_name(master->connector);
  2784. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  2785. return;
  2786. /*
  2787. * For pingpong split, the slave pingpong won't generate IRQs. For
  2788. * right-only updates, we can't swap pingpongs, or simply swap the
  2789. * master/slave assignment, we actually have to swap the interfaces
  2790. * so that the master physical encoder will use a pingpong/interface
  2791. * that generates irqs on which to wait.
  2792. */
  2793. is_right_only = !test_bit(0, affected_displays) &&
  2794. test_bit(1, affected_displays);
  2795. if (is_right_only && !sde_enc->intfs_swapped) {
  2796. /* right-only update swap interfaces */
  2797. swap(sde_enc->phys_encs[0]->intf_idx,
  2798. sde_enc->phys_encs[1]->intf_idx);
  2799. sde_enc->intfs_swapped = true;
  2800. } else if (!is_right_only && sde_enc->intfs_swapped) {
  2801. /* left-only or full update, swap back */
  2802. swap(sde_enc->phys_encs[0]->intf_idx,
  2803. sde_enc->phys_encs[1]->intf_idx);
  2804. sde_enc->intfs_swapped = false;
  2805. }
  2806. SDE_DEBUG_ENC(sde_enc,
  2807. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  2808. is_right_only, sde_enc->intfs_swapped,
  2809. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2810. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  2811. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  2812. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2813. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  2814. *affected_displays);
  2815. /* ppsplit always uses master since ppslave invalid for irqs*/
  2816. if (num_active_phys == 1)
  2817. *affected_displays = BIT(0);
  2818. }
  2819. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  2820. struct sde_encoder_kickoff_params *params)
  2821. {
  2822. struct sde_encoder_virt *sde_enc;
  2823. struct sde_encoder_phys *phys;
  2824. int i, num_active_phys;
  2825. bool master_assigned = false;
  2826. if (!drm_enc || !params)
  2827. return;
  2828. sde_enc = to_sde_encoder_virt(drm_enc);
  2829. if (sde_enc->num_phys_encs <= 1)
  2830. return;
  2831. /* count bits set */
  2832. num_active_phys = hweight_long(params->affected_displays);
  2833. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  2834. params->affected_displays, num_active_phys);
  2835. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  2836. num_active_phys);
  2837. /* for left/right only update, ppsplit master switches interface */
  2838. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  2839. &params->affected_displays, num_active_phys);
  2840. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2841. enum sde_enc_split_role prv_role, new_role;
  2842. bool active = false;
  2843. phys = sde_enc->phys_encs[i];
  2844. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  2845. continue;
  2846. active = test_bit(i, &params->affected_displays);
  2847. prv_role = phys->split_role;
  2848. if (active && num_active_phys == 1)
  2849. new_role = ENC_ROLE_SOLO;
  2850. else if (active && !master_assigned)
  2851. new_role = ENC_ROLE_MASTER;
  2852. else if (active)
  2853. new_role = ENC_ROLE_SLAVE;
  2854. else
  2855. new_role = ENC_ROLE_SKIP;
  2856. phys->ops.update_split_role(phys, new_role);
  2857. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  2858. sde_enc->cur_master = phys;
  2859. master_assigned = true;
  2860. }
  2861. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  2862. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2863. phys->split_role, active);
  2864. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  2865. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2866. phys->split_role, active, num_active_phys);
  2867. }
  2868. }
  2869. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  2870. {
  2871. struct sde_encoder_virt *sde_enc;
  2872. struct msm_display_info *disp_info;
  2873. if (!drm_enc) {
  2874. SDE_ERROR("invalid encoder\n");
  2875. return false;
  2876. }
  2877. sde_enc = to_sde_encoder_virt(drm_enc);
  2878. disp_info = &sde_enc->disp_info;
  2879. return (disp_info->curr_panel_mode == mode);
  2880. }
  2881. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  2882. {
  2883. struct sde_encoder_virt *sde_enc;
  2884. struct sde_encoder_phys *phys;
  2885. unsigned int i;
  2886. struct sde_hw_ctl *ctl;
  2887. if (!drm_enc) {
  2888. SDE_ERROR("invalid encoder\n");
  2889. return;
  2890. }
  2891. sde_enc = to_sde_encoder_virt(drm_enc);
  2892. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2893. phys = sde_enc->phys_encs[i];
  2894. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  2895. sde_encoder_check_curr_mode(drm_enc,
  2896. MSM_DISPLAY_CMD_MODE)) {
  2897. ctl = phys->hw_ctl;
  2898. if (ctl->ops.trigger_pending)
  2899. /* update only for command mode primary ctl */
  2900. ctl->ops.trigger_pending(ctl);
  2901. }
  2902. }
  2903. sde_enc->idle_pc_restore = false;
  2904. }
  2905. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2906. {
  2907. void *dither_cfg;
  2908. int ret = 0, i = 0;
  2909. size_t len = 0;
  2910. enum sde_rm_topology_name topology;
  2911. struct drm_encoder *drm_enc;
  2912. struct msm_display_dsc_info *dsc = NULL;
  2913. struct sde_encoder_virt *sde_enc;
  2914. struct sde_hw_pingpong *hw_pp;
  2915. u16 bpp;
  2916. if (!phys || !phys->connector || !phys->hw_pp ||
  2917. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2918. return;
  2919. topology = sde_connector_get_topology_name(phys->connector);
  2920. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2921. (phys->split_role == ENC_ROLE_SLAVE))
  2922. return;
  2923. drm_enc = phys->parent;
  2924. sde_enc = to_sde_encoder_virt(drm_enc);
  2925. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2926. /* disable dither for 10 bpp or 10bpc dsc config */
  2927. bpp = DSC_BPP(dsc->config);
  2928. if (bpp == 10 || dsc->config.bits_per_component == 10) {
  2929. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2930. return;
  2931. }
  2932. ret = sde_connector_get_dither_cfg(phys->connector,
  2933. phys->connector->state, &dither_cfg, &len);
  2934. if (ret)
  2935. return;
  2936. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  2937. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2938. hw_pp = sde_enc->hw_pp[i];
  2939. if (hw_pp) {
  2940. phys->hw_pp->ops.setup_dither(hw_pp, dither_cfg,
  2941. len);
  2942. }
  2943. }
  2944. } else {
  2945. phys->hw_pp->ops.setup_dither(phys->hw_pp, dither_cfg, len);
  2946. }
  2947. }
  2948. static u32 _sde_encoder_calculate_linetime(struct sde_encoder_virt *sde_enc,
  2949. struct drm_display_mode *mode)
  2950. {
  2951. u64 pclk_rate;
  2952. u32 pclk_period;
  2953. u32 line_time;
  2954. /*
  2955. * For linetime calculation, only operate on master encoder.
  2956. */
  2957. if (!sde_enc->cur_master)
  2958. return 0;
  2959. if (!sde_enc->cur_master->ops.get_line_count) {
  2960. SDE_ERROR("get_line_count function not defined\n");
  2961. return 0;
  2962. }
  2963. pclk_rate = mode->clock; /* pixel clock in kHz */
  2964. if (pclk_rate == 0) {
  2965. SDE_ERROR("pclk is 0, cannot calculate line time\n");
  2966. return 0;
  2967. }
  2968. pclk_period = DIV_ROUND_UP_ULL(1000000000ull, pclk_rate);
  2969. if (pclk_period == 0) {
  2970. SDE_ERROR("pclk period is 0\n");
  2971. return 0;
  2972. }
  2973. /*
  2974. * Line time calculation based on Pixel clock and HTOTAL.
  2975. * Final unit is in ns.
  2976. */
  2977. line_time = (pclk_period * mode->htotal) / 1000;
  2978. if (line_time == 0) {
  2979. SDE_ERROR("line time calculation is 0\n");
  2980. return 0;
  2981. }
  2982. SDE_DEBUG_ENC(sde_enc,
  2983. "clk_rate=%lldkHz, clk_period=%d, linetime=%dns\n",
  2984. pclk_rate, pclk_period, line_time);
  2985. return line_time;
  2986. }
  2987. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  2988. ktime_t *wakeup_time)
  2989. {
  2990. struct drm_display_mode *mode;
  2991. struct sde_encoder_virt *sde_enc;
  2992. u32 cur_line;
  2993. u32 line_time;
  2994. u32 vtotal, time_to_vsync;
  2995. ktime_t cur_time;
  2996. sde_enc = to_sde_encoder_virt(drm_enc);
  2997. if (!sde_enc || !sde_enc->cur_master) {
  2998. SDE_ERROR("invalid sde encoder/master\n");
  2999. return -EINVAL;
  3000. }
  3001. mode = &sde_enc->cur_master->cached_mode;
  3002. line_time = _sde_encoder_calculate_linetime(sde_enc, mode);
  3003. if (!line_time)
  3004. return -EINVAL;
  3005. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3006. vtotal = mode->vtotal;
  3007. if (cur_line >= vtotal)
  3008. time_to_vsync = line_time * vtotal;
  3009. else
  3010. time_to_vsync = line_time * (vtotal - cur_line);
  3011. if (time_to_vsync == 0) {
  3012. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3013. vtotal);
  3014. return -EINVAL;
  3015. }
  3016. cur_time = ktime_get();
  3017. *wakeup_time = ktime_add_ns(cur_time, time_to_vsync);
  3018. SDE_DEBUG_ENC(sde_enc,
  3019. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3020. cur_line, vtotal, time_to_vsync,
  3021. ktime_to_ms(cur_time),
  3022. ktime_to_ms(*wakeup_time));
  3023. return 0;
  3024. }
  3025. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3026. {
  3027. struct drm_encoder *drm_enc;
  3028. struct sde_encoder_virt *sde_enc =
  3029. from_timer(sde_enc, t, vsync_event_timer);
  3030. struct msm_drm_private *priv;
  3031. struct msm_drm_thread *event_thread;
  3032. if (!sde_enc || !sde_enc->crtc) {
  3033. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3034. return;
  3035. }
  3036. drm_enc = &sde_enc->base;
  3037. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3038. SDE_ERROR("invalid encoder parameters\n");
  3039. return;
  3040. }
  3041. priv = drm_enc->dev->dev_private;
  3042. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3043. SDE_ERROR("invalid crtc index:%u\n",
  3044. sde_enc->crtc->index);
  3045. return;
  3046. }
  3047. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3048. if (!event_thread) {
  3049. SDE_ERROR("event_thread not found for crtc:%d\n",
  3050. sde_enc->crtc->index);
  3051. return;
  3052. }
  3053. kthread_queue_work(&event_thread->worker,
  3054. &sde_enc->vsync_event_work);
  3055. }
  3056. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3057. {
  3058. struct sde_encoder_virt *sde_enc = container_of(work,
  3059. struct sde_encoder_virt, esd_trigger_work);
  3060. if (!sde_enc) {
  3061. SDE_ERROR("invalid sde encoder\n");
  3062. return;
  3063. }
  3064. sde_encoder_resource_control(&sde_enc->base,
  3065. SDE_ENC_RC_EVENT_KICKOFF);
  3066. }
  3067. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3068. {
  3069. struct sde_encoder_virt *sde_enc = container_of(work,
  3070. struct sde_encoder_virt, input_event_work);
  3071. if (!sde_enc) {
  3072. SDE_ERROR("invalid sde encoder\n");
  3073. return;
  3074. }
  3075. sde_encoder_resource_control(&sde_enc->base,
  3076. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3077. }
  3078. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3079. {
  3080. struct sde_encoder_virt *sde_enc = container_of(work,
  3081. struct sde_encoder_virt, vsync_event_work);
  3082. bool autorefresh_enabled = false;
  3083. int rc = 0;
  3084. ktime_t wakeup_time;
  3085. struct drm_encoder *drm_enc;
  3086. if (!sde_enc) {
  3087. SDE_ERROR("invalid sde encoder\n");
  3088. return;
  3089. }
  3090. drm_enc = &sde_enc->base;
  3091. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3092. if (rc < 0) {
  3093. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3094. return;
  3095. }
  3096. if (sde_enc->cur_master &&
  3097. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3098. autorefresh_enabled =
  3099. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3100. sde_enc->cur_master);
  3101. /* Update timer if autorefresh is enabled else return */
  3102. if (!autorefresh_enabled)
  3103. goto exit;
  3104. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3105. if (rc)
  3106. goto exit;
  3107. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3108. mod_timer(&sde_enc->vsync_event_timer,
  3109. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3110. exit:
  3111. pm_runtime_put_sync(drm_enc->dev->dev);
  3112. }
  3113. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3114. {
  3115. static const uint64_t timeout_us = 50000;
  3116. static const uint64_t sleep_us = 20;
  3117. struct sde_encoder_virt *sde_enc;
  3118. ktime_t cur_ktime, exp_ktime;
  3119. uint32_t line_count, tmp, i;
  3120. if (!drm_enc) {
  3121. SDE_ERROR("invalid encoder\n");
  3122. return -EINVAL;
  3123. }
  3124. sde_enc = to_sde_encoder_virt(drm_enc);
  3125. if (!sde_enc->cur_master ||
  3126. !sde_enc->cur_master->ops.get_line_count) {
  3127. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3128. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3129. return -EINVAL;
  3130. }
  3131. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3132. line_count = sde_enc->cur_master->ops.get_line_count(
  3133. sde_enc->cur_master);
  3134. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3135. tmp = line_count;
  3136. line_count = sde_enc->cur_master->ops.get_line_count(
  3137. sde_enc->cur_master);
  3138. if (line_count < tmp) {
  3139. SDE_EVT32(DRMID(drm_enc), line_count);
  3140. return 0;
  3141. }
  3142. cur_ktime = ktime_get();
  3143. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3144. break;
  3145. usleep_range(sleep_us / 2, sleep_us);
  3146. }
  3147. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3148. return -ETIMEDOUT;
  3149. }
  3150. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3151. {
  3152. struct drm_encoder *drm_enc;
  3153. struct sde_rm_hw_iter rm_iter;
  3154. bool lm_valid = false;
  3155. bool intf_valid = false;
  3156. if (!phys_enc || !phys_enc->parent) {
  3157. SDE_ERROR("invalid encoder\n");
  3158. return -EINVAL;
  3159. }
  3160. drm_enc = phys_enc->parent;
  3161. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3162. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3163. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3164. phys_enc->has_intf_te)) {
  3165. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3166. SDE_HW_BLK_INTF);
  3167. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3168. struct sde_hw_intf *hw_intf =
  3169. (struct sde_hw_intf *)rm_iter.hw;
  3170. if (!hw_intf)
  3171. continue;
  3172. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  3173. phys_enc->hw_ctl->ops.update_bitmask_intf(
  3174. phys_enc->hw_ctl,
  3175. hw_intf->idx, 1);
  3176. intf_valid = true;
  3177. }
  3178. if (!intf_valid) {
  3179. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3180. "intf not found to flush\n");
  3181. return -EFAULT;
  3182. }
  3183. } else {
  3184. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3185. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3186. struct sde_hw_mixer *hw_lm =
  3187. (struct sde_hw_mixer *)rm_iter.hw;
  3188. if (!hw_lm)
  3189. continue;
  3190. /* update LM flush for HW without INTF TE */
  3191. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3192. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3193. phys_enc->hw_ctl,
  3194. hw_lm->idx, 1);
  3195. lm_valid = true;
  3196. }
  3197. if (!lm_valid) {
  3198. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3199. "lm not found to flush\n");
  3200. return -EFAULT;
  3201. }
  3202. }
  3203. return 0;
  3204. }
  3205. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3206. struct sde_encoder_virt *sde_enc)
  3207. {
  3208. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3209. struct sde_hw_mdp *mdptop = NULL;
  3210. sde_enc->dynamic_hdr_updated = false;
  3211. if (sde_enc->cur_master) {
  3212. mdptop = sde_enc->cur_master->hw_mdptop;
  3213. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3214. sde_enc->cur_master->connector);
  3215. }
  3216. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3217. return;
  3218. if (mdptop->ops.set_hdr_plus_metadata) {
  3219. sde_enc->dynamic_hdr_updated = true;
  3220. mdptop->ops.set_hdr_plus_metadata(
  3221. mdptop, dhdr_meta->dynamic_hdr_payload,
  3222. dhdr_meta->dynamic_hdr_payload_size,
  3223. sde_enc->cur_master->intf_idx == INTF_0 ?
  3224. 0 : 1);
  3225. }
  3226. }
  3227. void sde_encoder_helper_needs_hw_reset(struct drm_encoder *drm_enc)
  3228. {
  3229. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3230. struct sde_encoder_phys *phys;
  3231. int i;
  3232. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3233. phys = sde_enc->phys_encs[i];
  3234. if (phys && phys->ops.hw_reset)
  3235. phys->ops.hw_reset(phys);
  3236. }
  3237. }
  3238. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3239. struct sde_encoder_kickoff_params *params)
  3240. {
  3241. struct sde_encoder_virt *sde_enc;
  3242. struct sde_encoder_phys *phys;
  3243. struct sde_kms *sde_kms = NULL;
  3244. struct sde_crtc *sde_crtc;
  3245. struct msm_drm_private *priv = NULL;
  3246. bool needs_hw_reset = false, is_cmd_mode;
  3247. int i, rc, ret = 0;
  3248. struct msm_display_info *disp_info;
  3249. if (!drm_enc || !params || !drm_enc->dev ||
  3250. !drm_enc->dev->dev_private) {
  3251. SDE_ERROR("invalid args\n");
  3252. return -EINVAL;
  3253. }
  3254. sde_enc = to_sde_encoder_virt(drm_enc);
  3255. priv = drm_enc->dev->dev_private;
  3256. sde_kms = to_sde_kms(priv->kms);
  3257. disp_info = &sde_enc->disp_info;
  3258. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3259. SDE_DEBUG_ENC(sde_enc, "\n");
  3260. SDE_EVT32(DRMID(drm_enc));
  3261. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3262. MSM_DISPLAY_CMD_MODE);
  3263. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3264. && is_cmd_mode)
  3265. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3266. sde_enc->cur_master->connector->state,
  3267. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3268. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3269. /* prepare for next kickoff, may include waiting on previous kickoff */
  3270. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3271. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3272. phys = sde_enc->phys_encs[i];
  3273. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3274. params->recovery_events_enabled =
  3275. sde_enc->recovery_events_enabled;
  3276. if (phys) {
  3277. if (phys->ops.prepare_for_kickoff) {
  3278. rc = phys->ops.prepare_for_kickoff(
  3279. phys, params);
  3280. if (rc)
  3281. ret = rc;
  3282. }
  3283. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3284. needs_hw_reset = true;
  3285. _sde_encoder_setup_dither(phys);
  3286. if (sde_enc->cur_master &&
  3287. sde_connector_is_qsync_updated(
  3288. sde_enc->cur_master->connector)) {
  3289. _helper_flush_qsync(phys);
  3290. }
  3291. }
  3292. }
  3293. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3294. if (rc) {
  3295. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3296. ret = rc;
  3297. goto end;
  3298. }
  3299. /* if any phys needs reset, reset all phys, in-order */
  3300. if (needs_hw_reset)
  3301. sde_encoder_helper_needs_hw_reset(drm_enc);
  3302. _sde_encoder_update_master(drm_enc, params);
  3303. _sde_encoder_update_roi(drm_enc);
  3304. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3305. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3306. if (rc) {
  3307. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3308. sde_enc->cur_master->connector->base.id,
  3309. rc);
  3310. ret = rc;
  3311. }
  3312. }
  3313. if (sde_enc->cur_master &&
  3314. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3315. !sde_enc->cur_master->cont_splash_enabled)) {
  3316. rc = sde_encoder_dce_setup(sde_enc, params);
  3317. if (rc) {
  3318. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3319. ret = rc;
  3320. }
  3321. }
  3322. sde_encoder_dce_flush(sde_enc);
  3323. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3324. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3325. sde_enc->cur_master, sde_kms->qdss_enabled);
  3326. end:
  3327. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3328. return ret;
  3329. }
  3330. /**
  3331. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3332. * with the specified encoder, and unstage all pipes from it
  3333. * @encoder: encoder pointer
  3334. * Returns: 0 on success
  3335. */
  3336. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3337. {
  3338. struct sde_encoder_virt *sde_enc;
  3339. struct sde_encoder_phys *phys;
  3340. unsigned int i;
  3341. int rc = 0;
  3342. if (!drm_enc) {
  3343. SDE_ERROR("invalid encoder\n");
  3344. return -EINVAL;
  3345. }
  3346. sde_enc = to_sde_encoder_virt(drm_enc);
  3347. SDE_ATRACE_BEGIN("encoder_release_lm");
  3348. SDE_DEBUG_ENC(sde_enc, "\n");
  3349. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3350. phys = sde_enc->phys_encs[i];
  3351. if (!phys)
  3352. continue;
  3353. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3354. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3355. if (rc)
  3356. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3357. }
  3358. SDE_ATRACE_END("encoder_release_lm");
  3359. return rc;
  3360. }
  3361. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3362. {
  3363. struct sde_encoder_virt *sde_enc;
  3364. struct sde_encoder_phys *phys;
  3365. ktime_t wakeup_time;
  3366. unsigned int i;
  3367. if (!drm_enc) {
  3368. SDE_ERROR("invalid encoder\n");
  3369. return;
  3370. }
  3371. SDE_ATRACE_BEGIN("encoder_kickoff");
  3372. sde_enc = to_sde_encoder_virt(drm_enc);
  3373. SDE_DEBUG_ENC(sde_enc, "\n");
  3374. /* create a 'no pipes' commit to release buffers on errors */
  3375. if (is_error)
  3376. _sde_encoder_reset_ctl_hw(drm_enc);
  3377. /* All phys encs are ready to go, trigger the kickoff */
  3378. _sde_encoder_kickoff_phys(sde_enc);
  3379. /* allow phys encs to handle any post-kickoff business */
  3380. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3381. phys = sde_enc->phys_encs[i];
  3382. if (phys && phys->ops.handle_post_kickoff)
  3383. phys->ops.handle_post_kickoff(phys);
  3384. }
  3385. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  3386. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  3387. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3388. mod_timer(&sde_enc->vsync_event_timer,
  3389. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3390. }
  3391. SDE_ATRACE_END("encoder_kickoff");
  3392. }
  3393. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3394. struct sde_hw_pp_vsync_info *info)
  3395. {
  3396. struct sde_encoder_virt *sde_enc;
  3397. struct sde_encoder_phys *phys;
  3398. int i, ret;
  3399. if (!drm_enc || !info)
  3400. return;
  3401. sde_enc = to_sde_encoder_virt(drm_enc);
  3402. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3403. phys = sde_enc->phys_encs[i];
  3404. if (phys && phys->hw_intf && phys->hw_pp
  3405. && phys->hw_intf->ops.get_vsync_info) {
  3406. ret = phys->hw_intf->ops.get_vsync_info(
  3407. phys->hw_intf, &info[i]);
  3408. if (!ret) {
  3409. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3410. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3411. }
  3412. }
  3413. }
  3414. }
  3415. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3416. struct drm_framebuffer *fb)
  3417. {
  3418. struct drm_encoder *drm_enc;
  3419. struct sde_hw_mixer_cfg mixer;
  3420. struct sde_rm_hw_iter lm_iter;
  3421. bool lm_valid = false;
  3422. if (!phys_enc || !phys_enc->parent) {
  3423. SDE_ERROR("invalid encoder\n");
  3424. return -EINVAL;
  3425. }
  3426. drm_enc = phys_enc->parent;
  3427. memset(&mixer, 0, sizeof(mixer));
  3428. /* reset associated CTL/LMs */
  3429. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3430. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3431. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3432. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3433. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3434. if (!hw_lm)
  3435. continue;
  3436. /* need to flush LM to remove it */
  3437. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3438. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3439. phys_enc->hw_ctl,
  3440. hw_lm->idx, 1);
  3441. if (fb) {
  3442. /* assume a single LM if targeting a frame buffer */
  3443. if (lm_valid)
  3444. continue;
  3445. mixer.out_height = fb->height;
  3446. mixer.out_width = fb->width;
  3447. if (hw_lm->ops.setup_mixer_out)
  3448. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3449. }
  3450. lm_valid = true;
  3451. /* only enable border color on LM */
  3452. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3453. phys_enc->hw_ctl->ops.setup_blendstage(
  3454. phys_enc->hw_ctl, hw_lm->idx, NULL);
  3455. }
  3456. if (!lm_valid) {
  3457. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3458. return -EFAULT;
  3459. }
  3460. return 0;
  3461. }
  3462. void sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3463. {
  3464. struct sde_encoder_virt *sde_enc;
  3465. struct sde_encoder_phys *phys;
  3466. int i, rc = 0;
  3467. struct sde_hw_ctl *ctl;
  3468. if (!drm_enc) {
  3469. SDE_ERROR("invalid encoder\n");
  3470. return;
  3471. }
  3472. sde_enc = to_sde_encoder_virt(drm_enc);
  3473. /* update the qsync parameters for the current frame */
  3474. if (sde_enc->cur_master)
  3475. sde_connector_set_qsync_params(
  3476. sde_enc->cur_master->connector);
  3477. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3478. phys = sde_enc->phys_encs[i];
  3479. if (phys && phys->ops.prepare_commit)
  3480. phys->ops.prepare_commit(phys);
  3481. if (phys && phys->hw_ctl) {
  3482. ctl = phys->hw_ctl;
  3483. /*
  3484. * avoid clearing the pending flush during the first
  3485. * frame update after idle power collpase as the
  3486. * restore path would have updated the pending flush
  3487. */
  3488. if (!sde_enc->idle_pc_restore &&
  3489. ctl->ops.clear_pending_flush)
  3490. ctl->ops.clear_pending_flush(ctl);
  3491. }
  3492. }
  3493. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3494. rc = sde_connector_prepare_commit(
  3495. sde_enc->cur_master->connector);
  3496. if (rc)
  3497. SDE_ERROR_ENC(sde_enc,
  3498. "prepare commit failed conn %d rc %d\n",
  3499. sde_enc->cur_master->connector->base.id,
  3500. rc);
  3501. }
  3502. }
  3503. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3504. bool enable, u32 frame_count)
  3505. {
  3506. if (!phys_enc)
  3507. return;
  3508. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3509. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3510. enable, frame_count);
  3511. }
  3512. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3513. bool nonblock, u32 *misr_value)
  3514. {
  3515. if (!phys_enc)
  3516. return -EINVAL;
  3517. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3518. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3519. nonblock, misr_value) : -ENOTSUPP;
  3520. }
  3521. #ifdef CONFIG_DEBUG_FS
  3522. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3523. {
  3524. struct sde_encoder_virt *sde_enc;
  3525. int i;
  3526. if (!s || !s->private)
  3527. return -EINVAL;
  3528. sde_enc = s->private;
  3529. mutex_lock(&sde_enc->enc_lock);
  3530. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3531. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3532. if (!phys)
  3533. continue;
  3534. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3535. phys->intf_idx - INTF_0,
  3536. atomic_read(&phys->vsync_cnt),
  3537. atomic_read(&phys->underrun_cnt));
  3538. switch (phys->intf_mode) {
  3539. case INTF_MODE_VIDEO:
  3540. seq_puts(s, "mode: video\n");
  3541. break;
  3542. case INTF_MODE_CMD:
  3543. seq_puts(s, "mode: command\n");
  3544. break;
  3545. case INTF_MODE_WB_BLOCK:
  3546. seq_puts(s, "mode: wb block\n");
  3547. break;
  3548. case INTF_MODE_WB_LINE:
  3549. seq_puts(s, "mode: wb line\n");
  3550. break;
  3551. default:
  3552. seq_puts(s, "mode: ???\n");
  3553. break;
  3554. }
  3555. }
  3556. mutex_unlock(&sde_enc->enc_lock);
  3557. return 0;
  3558. }
  3559. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3560. struct file *file)
  3561. {
  3562. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3563. }
  3564. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3565. const char __user *user_buf, size_t count, loff_t *ppos)
  3566. {
  3567. struct sde_encoder_virt *sde_enc;
  3568. int rc;
  3569. char buf[MISR_BUFF_SIZE + 1];
  3570. size_t buff_copy;
  3571. u32 frame_count, enable;
  3572. struct msm_drm_private *priv = NULL;
  3573. struct sde_kms *sde_kms = NULL;
  3574. struct drm_encoder *drm_enc;
  3575. if (!file || !file->private_data)
  3576. return -EINVAL;
  3577. sde_enc = file->private_data;
  3578. priv = sde_enc->base.dev->dev_private;
  3579. if (!sde_enc || !priv || !priv->kms)
  3580. return -EINVAL;
  3581. sde_kms = to_sde_kms(priv->kms);
  3582. drm_enc = &sde_enc->base;
  3583. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3584. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3585. return -ENOTSUPP;
  3586. }
  3587. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3588. if (copy_from_user(buf, user_buf, buff_copy))
  3589. return -EINVAL;
  3590. buf[buff_copy] = 0; /* end of string */
  3591. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3592. return -EINVAL;
  3593. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3594. if (rc < 0)
  3595. return rc;
  3596. sde_enc->misr_enable = enable;
  3597. sde_enc->misr_frame_count = frame_count;
  3598. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  3599. pm_runtime_put_sync(drm_enc->dev->dev);
  3600. return count;
  3601. }
  3602. static ssize_t _sde_encoder_misr_read(struct file *file,
  3603. char __user *user_buff, size_t count, loff_t *ppos)
  3604. {
  3605. struct sde_encoder_virt *sde_enc;
  3606. struct msm_drm_private *priv = NULL;
  3607. struct sde_kms *sde_kms = NULL;
  3608. struct drm_encoder *drm_enc;
  3609. int i = 0, len = 0;
  3610. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3611. int rc;
  3612. if (*ppos)
  3613. return 0;
  3614. if (!file || !file->private_data)
  3615. return -EINVAL;
  3616. sde_enc = file->private_data;
  3617. priv = sde_enc->base.dev->dev_private;
  3618. if (priv != NULL)
  3619. sde_kms = to_sde_kms(priv->kms);
  3620. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3621. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3622. return -ENOTSUPP;
  3623. }
  3624. drm_enc = &sde_enc->base;
  3625. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3626. if (rc < 0)
  3627. return rc;
  3628. if (!sde_enc->misr_enable) {
  3629. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3630. "disabled\n");
  3631. goto buff_check;
  3632. }
  3633. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3634. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3635. u32 misr_value = 0;
  3636. if (!phys || !phys->ops.collect_misr) {
  3637. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3638. "invalid\n");
  3639. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3640. continue;
  3641. }
  3642. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3643. if (rc) {
  3644. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3645. "invalid\n");
  3646. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3647. rc);
  3648. continue;
  3649. } else {
  3650. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3651. "Intf idx:%d\n",
  3652. phys->intf_idx - INTF_0);
  3653. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3654. "0x%x\n", misr_value);
  3655. }
  3656. }
  3657. buff_check:
  3658. if (count <= len) {
  3659. len = 0;
  3660. goto end;
  3661. }
  3662. if (copy_to_user(user_buff, buf, len)) {
  3663. len = -EFAULT;
  3664. goto end;
  3665. }
  3666. *ppos += len; /* increase offset */
  3667. end:
  3668. pm_runtime_put_sync(drm_enc->dev->dev);
  3669. return len;
  3670. }
  3671. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3672. {
  3673. struct sde_encoder_virt *sde_enc;
  3674. struct msm_drm_private *priv;
  3675. struct sde_kms *sde_kms;
  3676. int i;
  3677. static const struct file_operations debugfs_status_fops = {
  3678. .open = _sde_encoder_debugfs_status_open,
  3679. .read = seq_read,
  3680. .llseek = seq_lseek,
  3681. .release = single_release,
  3682. };
  3683. static const struct file_operations debugfs_misr_fops = {
  3684. .open = simple_open,
  3685. .read = _sde_encoder_misr_read,
  3686. .write = _sde_encoder_misr_setup,
  3687. };
  3688. char name[SDE_NAME_SIZE];
  3689. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3690. SDE_ERROR("invalid encoder or kms\n");
  3691. return -EINVAL;
  3692. }
  3693. sde_enc = to_sde_encoder_virt(drm_enc);
  3694. priv = drm_enc->dev->dev_private;
  3695. sde_kms = to_sde_kms(priv->kms);
  3696. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3697. /* create overall sub-directory for the encoder */
  3698. sde_enc->debugfs_root = debugfs_create_dir(name,
  3699. drm_enc->dev->primary->debugfs_root);
  3700. if (!sde_enc->debugfs_root)
  3701. return -ENOMEM;
  3702. /* don't error check these */
  3703. debugfs_create_file("status", 0400,
  3704. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3705. debugfs_create_file("misr_data", 0600,
  3706. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3707. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3708. &sde_enc->idle_pc_enabled);
  3709. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3710. &sde_enc->frame_trigger_mode);
  3711. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3712. if (sde_enc->phys_encs[i] &&
  3713. sde_enc->phys_encs[i]->ops.late_register)
  3714. sde_enc->phys_encs[i]->ops.late_register(
  3715. sde_enc->phys_encs[i],
  3716. sde_enc->debugfs_root);
  3717. return 0;
  3718. }
  3719. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3720. {
  3721. struct sde_encoder_virt *sde_enc;
  3722. if (!drm_enc)
  3723. return;
  3724. sde_enc = to_sde_encoder_virt(drm_enc);
  3725. debugfs_remove_recursive(sde_enc->debugfs_root);
  3726. }
  3727. #else
  3728. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3729. {
  3730. return 0;
  3731. }
  3732. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3733. {
  3734. }
  3735. #endif
  3736. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3737. {
  3738. return _sde_encoder_init_debugfs(encoder);
  3739. }
  3740. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3741. {
  3742. _sde_encoder_destroy_debugfs(encoder);
  3743. }
  3744. static int sde_encoder_virt_add_phys_encs(
  3745. struct msm_display_info *disp_info,
  3746. struct sde_encoder_virt *sde_enc,
  3747. struct sde_enc_phys_init_params *params)
  3748. {
  3749. struct sde_encoder_phys *enc = NULL;
  3750. u32 display_caps = disp_info->capabilities;
  3751. SDE_DEBUG_ENC(sde_enc, "\n");
  3752. /*
  3753. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3754. * in this function, check up-front.
  3755. */
  3756. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3757. ARRAY_SIZE(sde_enc->phys_encs)) {
  3758. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3759. sde_enc->num_phys_encs);
  3760. return -EINVAL;
  3761. }
  3762. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3763. enc = sde_encoder_phys_vid_init(params);
  3764. if (IS_ERR_OR_NULL(enc)) {
  3765. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3766. PTR_ERR(enc));
  3767. return !enc ? -EINVAL : PTR_ERR(enc);
  3768. }
  3769. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3770. }
  3771. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3772. enc = sde_encoder_phys_cmd_init(params);
  3773. if (IS_ERR_OR_NULL(enc)) {
  3774. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3775. PTR_ERR(enc));
  3776. return !enc ? -EINVAL : PTR_ERR(enc);
  3777. }
  3778. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3779. }
  3780. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3781. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3782. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3783. else
  3784. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3785. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3786. ++sde_enc->num_phys_encs;
  3787. return 0;
  3788. }
  3789. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3790. struct sde_enc_phys_init_params *params)
  3791. {
  3792. struct sde_encoder_phys *enc = NULL;
  3793. if (!sde_enc) {
  3794. SDE_ERROR("invalid encoder\n");
  3795. return -EINVAL;
  3796. }
  3797. SDE_DEBUG_ENC(sde_enc, "\n");
  3798. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3799. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3800. sde_enc->num_phys_encs);
  3801. return -EINVAL;
  3802. }
  3803. enc = sde_encoder_phys_wb_init(params);
  3804. if (IS_ERR_OR_NULL(enc)) {
  3805. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3806. PTR_ERR(enc));
  3807. return !enc ? -EINVAL : PTR_ERR(enc);
  3808. }
  3809. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3810. ++sde_enc->num_phys_encs;
  3811. return 0;
  3812. }
  3813. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3814. struct sde_kms *sde_kms,
  3815. struct msm_display_info *disp_info,
  3816. int *drm_enc_mode)
  3817. {
  3818. int ret = 0;
  3819. int i = 0;
  3820. enum sde_intf_type intf_type;
  3821. struct sde_encoder_virt_ops parent_ops = {
  3822. sde_encoder_vblank_callback,
  3823. sde_encoder_underrun_callback,
  3824. sde_encoder_frame_done_callback,
  3825. sde_encoder_get_qsync_fps_callback,
  3826. };
  3827. struct sde_enc_phys_init_params phys_params;
  3828. if (!sde_enc || !sde_kms) {
  3829. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3830. !sde_enc, !sde_kms);
  3831. return -EINVAL;
  3832. }
  3833. memset(&phys_params, 0, sizeof(phys_params));
  3834. phys_params.sde_kms = sde_kms;
  3835. phys_params.parent = &sde_enc->base;
  3836. phys_params.parent_ops = parent_ops;
  3837. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3838. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3839. SDE_DEBUG("\n");
  3840. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3841. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3842. intf_type = INTF_DSI;
  3843. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3844. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3845. intf_type = INTF_HDMI;
  3846. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3847. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3848. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3849. else
  3850. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3851. intf_type = INTF_DP;
  3852. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3853. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3854. intf_type = INTF_WB;
  3855. } else {
  3856. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3857. return -EINVAL;
  3858. }
  3859. WARN_ON(disp_info->num_of_h_tiles < 1);
  3860. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  3861. sde_enc->te_source = disp_info->te_source;
  3862. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  3863. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  3864. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  3865. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  3866. mutex_lock(&sde_enc->enc_lock);
  3867. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  3868. /*
  3869. * Left-most tile is at index 0, content is controller id
  3870. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  3871. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  3872. */
  3873. u32 controller_id = disp_info->h_tile_instance[i];
  3874. if (disp_info->num_of_h_tiles > 1) {
  3875. if (i == 0)
  3876. phys_params.split_role = ENC_ROLE_MASTER;
  3877. else
  3878. phys_params.split_role = ENC_ROLE_SLAVE;
  3879. } else {
  3880. phys_params.split_role = ENC_ROLE_SOLO;
  3881. }
  3882. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  3883. i, controller_id, phys_params.split_role);
  3884. if (sde_enc->ops.phys_init) {
  3885. struct sde_encoder_phys *enc;
  3886. enc = sde_enc->ops.phys_init(intf_type,
  3887. controller_id,
  3888. &phys_params);
  3889. if (enc) {
  3890. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3891. enc;
  3892. ++sde_enc->num_phys_encs;
  3893. } else
  3894. SDE_ERROR_ENC(sde_enc,
  3895. "failed to add phys encs\n");
  3896. continue;
  3897. }
  3898. if (intf_type == INTF_WB) {
  3899. phys_params.intf_idx = INTF_MAX;
  3900. phys_params.wb_idx = sde_encoder_get_wb(
  3901. sde_kms->catalog,
  3902. intf_type, controller_id);
  3903. if (phys_params.wb_idx == WB_MAX) {
  3904. SDE_ERROR_ENC(sde_enc,
  3905. "could not get wb: type %d, id %d\n",
  3906. intf_type, controller_id);
  3907. ret = -EINVAL;
  3908. }
  3909. } else {
  3910. phys_params.wb_idx = WB_MAX;
  3911. phys_params.intf_idx = sde_encoder_get_intf(
  3912. sde_kms->catalog, intf_type,
  3913. controller_id);
  3914. if (phys_params.intf_idx == INTF_MAX) {
  3915. SDE_ERROR_ENC(sde_enc,
  3916. "could not get wb: type %d, id %d\n",
  3917. intf_type, controller_id);
  3918. ret = -EINVAL;
  3919. }
  3920. }
  3921. if (!ret) {
  3922. if (intf_type == INTF_WB)
  3923. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  3924. &phys_params);
  3925. else
  3926. ret = sde_encoder_virt_add_phys_encs(
  3927. disp_info,
  3928. sde_enc,
  3929. &phys_params);
  3930. if (ret)
  3931. SDE_ERROR_ENC(sde_enc,
  3932. "failed to add phys encs\n");
  3933. }
  3934. }
  3935. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3936. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  3937. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  3938. if (vid_phys) {
  3939. atomic_set(&vid_phys->vsync_cnt, 0);
  3940. atomic_set(&vid_phys->underrun_cnt, 0);
  3941. }
  3942. if (cmd_phys) {
  3943. atomic_set(&cmd_phys->vsync_cnt, 0);
  3944. atomic_set(&cmd_phys->underrun_cnt, 0);
  3945. }
  3946. }
  3947. mutex_unlock(&sde_enc->enc_lock);
  3948. return ret;
  3949. }
  3950. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  3951. .mode_set = sde_encoder_virt_mode_set,
  3952. .disable = sde_encoder_virt_disable,
  3953. .enable = sde_encoder_virt_enable,
  3954. .atomic_check = sde_encoder_virt_atomic_check,
  3955. };
  3956. static const struct drm_encoder_funcs sde_encoder_funcs = {
  3957. .destroy = sde_encoder_destroy,
  3958. .late_register = sde_encoder_late_register,
  3959. .early_unregister = sde_encoder_early_unregister,
  3960. };
  3961. struct drm_encoder *sde_encoder_init_with_ops(
  3962. struct drm_device *dev,
  3963. struct msm_display_info *disp_info,
  3964. const struct sde_encoder_ops *ops)
  3965. {
  3966. struct msm_drm_private *priv = dev->dev_private;
  3967. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  3968. struct drm_encoder *drm_enc = NULL;
  3969. struct sde_encoder_virt *sde_enc = NULL;
  3970. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  3971. char name[SDE_NAME_SIZE];
  3972. int ret = 0, i, intf_index = INTF_MAX;
  3973. struct sde_encoder_phys *phys = NULL;
  3974. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  3975. if (!sde_enc) {
  3976. ret = -ENOMEM;
  3977. goto fail;
  3978. }
  3979. if (ops)
  3980. sde_enc->ops = *ops;
  3981. mutex_init(&sde_enc->enc_lock);
  3982. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  3983. &drm_enc_mode);
  3984. if (ret)
  3985. goto fail;
  3986. sde_enc->cur_master = NULL;
  3987. spin_lock_init(&sde_enc->enc_spinlock);
  3988. mutex_init(&sde_enc->vblank_ctl_lock);
  3989. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  3990. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3991. drm_enc = &sde_enc->base;
  3992. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  3993. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  3994. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  3995. timer_setup(&sde_enc->vsync_event_timer,
  3996. sde_encoder_vsync_event_handler, 0);
  3997. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3998. phys = sde_enc->phys_encs[i];
  3999. if (!phys)
  4000. continue;
  4001. if (phys->ops.is_master && phys->ops.is_master(phys))
  4002. intf_index = phys->intf_idx - INTF_0;
  4003. }
  4004. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4005. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4006. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4007. SDE_RSC_PRIMARY_DISP_CLIENT :
  4008. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4009. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4010. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4011. PTR_ERR(sde_enc->rsc_client));
  4012. sde_enc->rsc_client = NULL;
  4013. }
  4014. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  4015. ret = _sde_encoder_input_handler(sde_enc);
  4016. if (ret)
  4017. SDE_ERROR(
  4018. "input handler registration failed, rc = %d\n", ret);
  4019. }
  4020. mutex_init(&sde_enc->rc_lock);
  4021. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4022. sde_encoder_off_work);
  4023. sde_enc->vblank_enabled = false;
  4024. sde_enc->qdss_status = false;
  4025. kthread_init_work(&sde_enc->vsync_event_work,
  4026. sde_encoder_vsync_event_work_handler);
  4027. kthread_init_work(&sde_enc->input_event_work,
  4028. sde_encoder_input_event_work_handler);
  4029. kthread_init_work(&sde_enc->esd_trigger_work,
  4030. sde_encoder_esd_trigger_work_handler);
  4031. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4032. SDE_DEBUG_ENC(sde_enc, "created\n");
  4033. return drm_enc;
  4034. fail:
  4035. SDE_ERROR("failed to create encoder\n");
  4036. if (drm_enc)
  4037. sde_encoder_destroy(drm_enc);
  4038. return ERR_PTR(ret);
  4039. }
  4040. struct drm_encoder *sde_encoder_init(
  4041. struct drm_device *dev,
  4042. struct msm_display_info *disp_info)
  4043. {
  4044. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4045. }
  4046. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4047. enum msm_event_wait event)
  4048. {
  4049. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4050. struct sde_encoder_virt *sde_enc = NULL;
  4051. int i, ret = 0;
  4052. char atrace_buf[32];
  4053. if (!drm_enc) {
  4054. SDE_ERROR("invalid encoder\n");
  4055. return -EINVAL;
  4056. }
  4057. sde_enc = to_sde_encoder_virt(drm_enc);
  4058. SDE_DEBUG_ENC(sde_enc, "\n");
  4059. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4060. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4061. switch (event) {
  4062. case MSM_ENC_COMMIT_DONE:
  4063. fn_wait = phys->ops.wait_for_commit_done;
  4064. break;
  4065. case MSM_ENC_TX_COMPLETE:
  4066. fn_wait = phys->ops.wait_for_tx_complete;
  4067. break;
  4068. case MSM_ENC_VBLANK:
  4069. fn_wait = phys->ops.wait_for_vblank;
  4070. break;
  4071. case MSM_ENC_ACTIVE_REGION:
  4072. fn_wait = phys->ops.wait_for_active;
  4073. break;
  4074. default:
  4075. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4076. event);
  4077. return -EINVAL;
  4078. }
  4079. if (phys && fn_wait) {
  4080. snprintf(atrace_buf, sizeof(atrace_buf),
  4081. "wait_completion_event_%d", event);
  4082. SDE_ATRACE_BEGIN(atrace_buf);
  4083. ret = fn_wait(phys);
  4084. SDE_ATRACE_END(atrace_buf);
  4085. if (ret)
  4086. return ret;
  4087. }
  4088. }
  4089. return ret;
  4090. }
  4091. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4092. u64 *l_bound, u64 *u_bound)
  4093. {
  4094. struct sde_encoder_virt *sde_enc;
  4095. u64 jitter_ns, frametime_ns;
  4096. struct msm_mode_info *info;
  4097. if (!drm_enc) {
  4098. SDE_ERROR("invalid encoder\n");
  4099. return;
  4100. }
  4101. sde_enc = to_sde_encoder_virt(drm_enc);
  4102. info = &sde_enc->mode_info;
  4103. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4104. jitter_ns = info->jitter_numer * frametime_ns;
  4105. do_div(jitter_ns, info->jitter_denom * 100);
  4106. *l_bound = frametime_ns - jitter_ns;
  4107. *u_bound = frametime_ns + jitter_ns;
  4108. }
  4109. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4110. {
  4111. struct sde_encoder_virt *sde_enc;
  4112. if (!drm_enc) {
  4113. SDE_ERROR("invalid encoder\n");
  4114. return 0;
  4115. }
  4116. sde_enc = to_sde_encoder_virt(drm_enc);
  4117. return sde_enc->mode_info.frame_rate;
  4118. }
  4119. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4120. {
  4121. struct sde_encoder_virt *sde_enc = NULL;
  4122. int i;
  4123. if (!encoder) {
  4124. SDE_ERROR("invalid encoder\n");
  4125. return INTF_MODE_NONE;
  4126. }
  4127. sde_enc = to_sde_encoder_virt(encoder);
  4128. if (sde_enc->cur_master)
  4129. return sde_enc->cur_master->intf_mode;
  4130. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4131. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4132. if (phys)
  4133. return phys->intf_mode;
  4134. }
  4135. return INTF_MODE_NONE;
  4136. }
  4137. static void _sde_encoder_cache_hw_res_cont_splash(
  4138. struct drm_encoder *encoder,
  4139. struct sde_kms *sde_kms)
  4140. {
  4141. int i, idx;
  4142. struct sde_encoder_virt *sde_enc;
  4143. struct sde_encoder_phys *phys_enc;
  4144. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4145. sde_enc = to_sde_encoder_virt(encoder);
  4146. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4147. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4148. sde_enc->hw_pp[i] = NULL;
  4149. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4150. break;
  4151. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4152. }
  4153. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4154. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4155. sde_enc->hw_dsc[i] = NULL;
  4156. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4157. break;
  4158. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4159. }
  4160. /*
  4161. * If we have multiple phys encoders with one controller, make
  4162. * sure to populate the controller pointer in both phys encoders.
  4163. */
  4164. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4165. phys_enc = sde_enc->phys_encs[idx];
  4166. phys_enc->hw_ctl = NULL;
  4167. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4168. SDE_HW_BLK_CTL);
  4169. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4170. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4171. phys_enc->hw_ctl =
  4172. (struct sde_hw_ctl *) ctl_iter.hw;
  4173. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4174. phys_enc->intf_idx, phys_enc->hw_ctl);
  4175. }
  4176. }
  4177. }
  4178. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4179. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4180. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4181. phys->hw_intf = NULL;
  4182. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4183. break;
  4184. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4185. }
  4186. }
  4187. /**
  4188. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4189. * device bootup when cont_splash is enabled
  4190. * @drm_enc: Pointer to drm encoder structure
  4191. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4192. * @enable: boolean indicates enable or displae state of splash
  4193. * @Return: true if successful in updating the encoder structure
  4194. */
  4195. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4196. struct sde_splash_display *splash_display, bool enable)
  4197. {
  4198. struct sde_encoder_virt *sde_enc;
  4199. struct msm_drm_private *priv;
  4200. struct sde_kms *sde_kms;
  4201. struct drm_connector *conn = NULL;
  4202. struct sde_connector *sde_conn = NULL;
  4203. struct sde_connector_state *sde_conn_state = NULL;
  4204. struct drm_display_mode *drm_mode = NULL;
  4205. struct sde_encoder_phys *phys_enc;
  4206. int ret = 0, i;
  4207. if (!encoder) {
  4208. SDE_ERROR("invalid drm enc\n");
  4209. return -EINVAL;
  4210. }
  4211. if (!encoder->dev || !encoder->dev->dev_private) {
  4212. SDE_ERROR("drm device invalid\n");
  4213. return -EINVAL;
  4214. }
  4215. priv = encoder->dev->dev_private;
  4216. if (!priv->kms) {
  4217. SDE_ERROR("invalid kms\n");
  4218. return -EINVAL;
  4219. }
  4220. sde_kms = to_sde_kms(priv->kms);
  4221. sde_enc = to_sde_encoder_virt(encoder);
  4222. if (!priv->num_connectors) {
  4223. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4224. return -EINVAL;
  4225. }
  4226. SDE_DEBUG_ENC(sde_enc,
  4227. "num of connectors: %d\n", priv->num_connectors);
  4228. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4229. if (!enable) {
  4230. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4231. phys_enc = sde_enc->phys_encs[i];
  4232. if (phys_enc)
  4233. phys_enc->cont_splash_enabled = false;
  4234. }
  4235. return ret;
  4236. }
  4237. if (!splash_display) {
  4238. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4239. return -EINVAL;
  4240. }
  4241. for (i = 0; i < priv->num_connectors; i++) {
  4242. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4243. priv->connectors[i]->base.id);
  4244. sde_conn = to_sde_connector(priv->connectors[i]);
  4245. if (!sde_conn->encoder) {
  4246. SDE_DEBUG_ENC(sde_enc,
  4247. "encoder not attached to connector\n");
  4248. continue;
  4249. }
  4250. if (sde_conn->encoder->base.id
  4251. == encoder->base.id) {
  4252. conn = (priv->connectors[i]);
  4253. break;
  4254. }
  4255. }
  4256. if (!conn || !conn->state) {
  4257. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4258. return -EINVAL;
  4259. }
  4260. sde_conn_state = to_sde_connector_state(conn->state);
  4261. if (!sde_conn->ops.get_mode_info) {
  4262. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4263. return -EINVAL;
  4264. }
  4265. ret = sde_connector_get_mode_info(&sde_conn->base,
  4266. &encoder->crtc->state->adjusted_mode,
  4267. &sde_conn_state->mode_info);
  4268. if (ret) {
  4269. SDE_ERROR_ENC(sde_enc,
  4270. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4271. return ret;
  4272. }
  4273. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4274. conn->state, false);
  4275. if (ret) {
  4276. SDE_ERROR_ENC(sde_enc,
  4277. "failed to reserve hw resources, %d\n", ret);
  4278. return ret;
  4279. }
  4280. if (sde_conn->encoder) {
  4281. conn->state->best_encoder = sde_conn->encoder;
  4282. SDE_DEBUG_ENC(sde_enc,
  4283. "configured cstate->best_encoder to ID = %d\n",
  4284. conn->state->best_encoder->base.id);
  4285. } else {
  4286. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4287. conn->base.id);
  4288. }
  4289. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4290. sde_connector_get_topology_name(conn));
  4291. drm_mode = &encoder->crtc->state->adjusted_mode;
  4292. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4293. drm_mode->hdisplay, drm_mode->vdisplay);
  4294. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4295. if (encoder->bridge) {
  4296. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4297. /*
  4298. * For cont-splash use case, we update the mode
  4299. * configurations manually. This will skip the
  4300. * usually mode set call when actual frame is
  4301. * pushed from framework. The bridge needs to
  4302. * be updated with the current drm mode by
  4303. * calling the bridge mode set ops.
  4304. */
  4305. if (encoder->bridge->funcs) {
  4306. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4307. encoder->bridge->funcs->mode_set(encoder->bridge,
  4308. drm_mode, drm_mode);
  4309. }
  4310. } else {
  4311. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4312. }
  4313. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4314. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4315. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4316. if (!phys) {
  4317. SDE_ERROR_ENC(sde_enc,
  4318. "phys encoders not initialized\n");
  4319. return -EINVAL;
  4320. }
  4321. /* update connector for master and slave phys encoders */
  4322. phys->connector = conn;
  4323. phys->cont_splash_enabled = true;
  4324. phys->hw_pp = sde_enc->hw_pp[i];
  4325. if (phys->ops.cont_splash_mode_set)
  4326. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4327. if (phys->ops.is_master && phys->ops.is_master(phys))
  4328. sde_enc->cur_master = phys;
  4329. }
  4330. return ret;
  4331. }
  4332. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4333. bool skip_pre_kickoff)
  4334. {
  4335. struct msm_drm_thread *event_thread = NULL;
  4336. struct msm_drm_private *priv = NULL;
  4337. struct sde_encoder_virt *sde_enc = NULL;
  4338. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4339. SDE_ERROR("invalid parameters\n");
  4340. return -EINVAL;
  4341. }
  4342. priv = enc->dev->dev_private;
  4343. sde_enc = to_sde_encoder_virt(enc);
  4344. if (!sde_enc->crtc || (sde_enc->crtc->index
  4345. >= ARRAY_SIZE(priv->event_thread))) {
  4346. SDE_DEBUG_ENC(sde_enc,
  4347. "invalid cached CRTC: %d or crtc index: %d\n",
  4348. sde_enc->crtc == NULL,
  4349. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4350. return -EINVAL;
  4351. }
  4352. SDE_EVT32_VERBOSE(DRMID(enc));
  4353. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4354. if (!skip_pre_kickoff) {
  4355. kthread_queue_work(&event_thread->worker,
  4356. &sde_enc->esd_trigger_work);
  4357. kthread_flush_work(&sde_enc->esd_trigger_work);
  4358. }
  4359. /*
  4360. * panel may stop generating te signal (vsync) during esd failure. rsc
  4361. * hardware may hang without vsync. Avoid rsc hang by generating the
  4362. * vsync from watchdog timer instead of panel.
  4363. */
  4364. sde_encoder_helper_switch_vsync(enc, true);
  4365. if (!skip_pre_kickoff)
  4366. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4367. return 0;
  4368. }
  4369. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4370. {
  4371. struct sde_encoder_virt *sde_enc;
  4372. if (!encoder) {
  4373. SDE_ERROR("invalid drm enc\n");
  4374. return false;
  4375. }
  4376. sde_enc = to_sde_encoder_virt(encoder);
  4377. return sde_enc->recovery_events_enabled;
  4378. }
  4379. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4380. bool enabled)
  4381. {
  4382. struct sde_encoder_virt *sde_enc;
  4383. if (!encoder) {
  4384. SDE_ERROR("invalid drm enc\n");
  4385. return;
  4386. }
  4387. sde_enc = to_sde_encoder_virt(encoder);
  4388. sde_enc->recovery_events_enabled = enabled;
  4389. }