sde_encoder.c 142 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* Maximum number of VSYNC wait attempts for RSC state transition */
  60. #define MAX_RSC_WAIT 5
  61. /**
  62. * enum sde_enc_rc_events - events for resource control state machine
  63. * @SDE_ENC_RC_EVENT_KICKOFF:
  64. * This event happens at NORMAL priority.
  65. * Event that signals the start of the transfer. When this event is
  66. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  67. * Regardless of the previous state, the resource should be in ON state
  68. * at the end of this event. At the end of this event, a delayed work is
  69. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  70. * ktime.
  71. * @SDE_ENC_RC_EVENT_PRE_STOP:
  72. * This event happens at NORMAL priority.
  73. * This event, when received during the ON state, set RSC to IDLE, and
  74. * and leave the RC STATE in the PRE_OFF state.
  75. * It should be followed by the STOP event as part of encoder disable.
  76. * If received during IDLE or OFF states, it will do nothing.
  77. * @SDE_ENC_RC_EVENT_STOP:
  78. * This event happens at NORMAL priority.
  79. * When this event is received, disable all the MDP/DSI core clocks, and
  80. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  81. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  82. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  83. * Resource state should be in OFF at the end of the event.
  84. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  85. * This event happens at NORMAL priority from a work item.
  86. * Event signals that there is a seamless mode switch is in prgoress. A
  87. * client needs to turn of only irq - leave clocks ON to reduce the mode
  88. * switch latency.
  89. * @SDE_ENC_RC_EVENT_POST_MODESET:
  90. * This event happens at NORMAL priority from a work item.
  91. * Event signals that seamless mode switch is complete and resources are
  92. * acquired. Clients wants to turn on the irq again and update the rsc
  93. * with new vtotal.
  94. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that there were no frame updates for
  97. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  98. * and request RSC with IDLE state and change the resource state to IDLE.
  99. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  100. * This event is triggered from the input event thread when touch event is
  101. * received from the input device. On receiving this event,
  102. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  103. clocks and enable RSC.
  104. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  105. * off work since a new commit is imminent.
  106. */
  107. enum sde_enc_rc_events {
  108. SDE_ENC_RC_EVENT_KICKOFF = 1,
  109. SDE_ENC_RC_EVENT_PRE_STOP,
  110. SDE_ENC_RC_EVENT_STOP,
  111. SDE_ENC_RC_EVENT_PRE_MODESET,
  112. SDE_ENC_RC_EVENT_POST_MODESET,
  113. SDE_ENC_RC_EVENT_ENTER_IDLE,
  114. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  115. };
  116. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  117. {
  118. struct sde_encoder_virt *sde_enc;
  119. int i;
  120. sde_enc = to_sde_encoder_virt(drm_enc);
  121. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  122. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  123. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  124. SDE_EVT32(DRMID(drm_enc), enable);
  125. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  126. }
  127. }
  128. }
  129. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  130. {
  131. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  132. struct msm_drm_private *priv;
  133. struct sde_kms *sde_kms;
  134. struct device *cpu_dev;
  135. struct cpumask *cpu_mask = NULL;
  136. int cpu = 0;
  137. u32 cpu_dma_latency;
  138. priv = drm_enc->dev->dev_private;
  139. sde_kms = to_sde_kms(priv->kms);
  140. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  141. return;
  142. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  143. cpumask_clear(&sde_enc->valid_cpu_mask);
  144. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  145. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  146. if (!cpu_mask &&
  147. sde_encoder_check_curr_mode(drm_enc,
  148. MSM_DISPLAY_CMD_MODE))
  149. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  150. if (!cpu_mask)
  151. return;
  152. for_each_cpu(cpu, cpu_mask) {
  153. cpu_dev = get_cpu_device(cpu);
  154. if (!cpu_dev) {
  155. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  156. cpu);
  157. return;
  158. }
  159. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  160. dev_pm_qos_add_request(cpu_dev,
  161. &sde_enc->pm_qos_cpu_req[cpu],
  162. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  163. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  164. }
  165. }
  166. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  167. {
  168. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  169. struct device *cpu_dev;
  170. int cpu = 0;
  171. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  172. cpu_dev = get_cpu_device(cpu);
  173. if (!cpu_dev) {
  174. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  175. cpu);
  176. continue;
  177. }
  178. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  179. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  180. }
  181. cpumask_clear(&sde_enc->valid_cpu_mask);
  182. }
  183. static bool _sde_encoder_is_autorefresh_enabled(
  184. struct sde_encoder_virt *sde_enc)
  185. {
  186. struct drm_connector *drm_conn;
  187. if (!sde_enc->cur_master ||
  188. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  189. return false;
  190. drm_conn = sde_enc->cur_master->connector;
  191. if (!drm_conn || !drm_conn->state)
  192. return false;
  193. return sde_connector_get_property(drm_conn->state,
  194. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  195. }
  196. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  197. struct sde_hw_qdss *hw_qdss,
  198. struct sde_encoder_phys *phys, bool enable)
  199. {
  200. if (sde_enc->qdss_status == enable)
  201. return;
  202. sde_enc->qdss_status = enable;
  203. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  204. sde_enc->qdss_status);
  205. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  206. }
  207. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  208. s64 timeout_ms, struct sde_encoder_wait_info *info)
  209. {
  210. int rc = 0;
  211. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  212. ktime_t cur_ktime;
  213. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  214. do {
  215. rc = wait_event_timeout(*(info->wq),
  216. atomic_read(info->atomic_cnt) == info->count_check,
  217. wait_time_jiffies);
  218. cur_ktime = ktime_get();
  219. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  220. timeout_ms, atomic_read(info->atomic_cnt),
  221. info->count_check);
  222. /* If we timed out, counter is valid and time is less, wait again */
  223. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  224. (rc == 0) &&
  225. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  226. return rc;
  227. }
  228. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  229. {
  230. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  231. return sde_enc &&
  232. (sde_enc->disp_info.display_type ==
  233. SDE_CONNECTOR_PRIMARY);
  234. }
  235. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  236. {
  237. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  238. return sde_enc &&
  239. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  240. }
  241. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  242. {
  243. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  244. return sde_enc && sde_enc->cur_master &&
  245. sde_enc->cur_master->cont_splash_enabled;
  246. }
  247. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  248. enum sde_intr_idx intr_idx)
  249. {
  250. SDE_EVT32(DRMID(phys_enc->parent),
  251. phys_enc->intf_idx - INTF_0,
  252. phys_enc->hw_pp->idx - PINGPONG_0,
  253. intr_idx);
  254. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  255. if (phys_enc->parent_ops.handle_frame_done)
  256. phys_enc->parent_ops.handle_frame_done(
  257. phys_enc->parent, phys_enc,
  258. SDE_ENCODER_FRAME_EVENT_ERROR);
  259. }
  260. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  261. enum sde_intr_idx intr_idx,
  262. struct sde_encoder_wait_info *wait_info)
  263. {
  264. struct sde_encoder_irq *irq;
  265. u32 irq_status;
  266. int ret, i;
  267. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  268. SDE_ERROR("invalid params\n");
  269. return -EINVAL;
  270. }
  271. irq = &phys_enc->irq[intr_idx];
  272. /* note: do master / slave checking outside */
  273. /* return EWOULDBLOCK since we know the wait isn't necessary */
  274. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  275. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  276. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  277. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  278. return -EWOULDBLOCK;
  279. }
  280. if (irq->irq_idx < 0) {
  281. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  282. irq->name, irq->hw_idx);
  283. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  284. irq->irq_idx);
  285. return 0;
  286. }
  287. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  288. atomic_read(wait_info->atomic_cnt));
  289. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  290. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  291. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  292. /*
  293. * Some module X may disable interrupt for longer duration
  294. * and it may trigger all interrupts including timer interrupt
  295. * when module X again enable the interrupt.
  296. * That may cause interrupt wait timeout API in this API.
  297. * It is handled by split the wait timer in two halves.
  298. */
  299. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  300. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  301. irq->hw_idx,
  302. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  303. wait_info);
  304. if (ret)
  305. break;
  306. }
  307. if (ret <= 0) {
  308. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  309. irq->irq_idx, true);
  310. if (irq_status) {
  311. unsigned long flags;
  312. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  313. irq->hw_idx, irq->irq_idx,
  314. phys_enc->hw_pp->idx - PINGPONG_0,
  315. atomic_read(wait_info->atomic_cnt));
  316. SDE_DEBUG_PHYS(phys_enc,
  317. "done but irq %d not triggered\n",
  318. irq->irq_idx);
  319. local_irq_save(flags);
  320. irq->cb.func(phys_enc, irq->irq_idx);
  321. local_irq_restore(flags);
  322. ret = 0;
  323. } else {
  324. ret = -ETIMEDOUT;
  325. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  326. irq->hw_idx, irq->irq_idx,
  327. phys_enc->hw_pp->idx - PINGPONG_0,
  328. atomic_read(wait_info->atomic_cnt), irq_status,
  329. SDE_EVTLOG_ERROR);
  330. }
  331. } else {
  332. ret = 0;
  333. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  334. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  335. atomic_read(wait_info->atomic_cnt));
  336. }
  337. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  338. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  339. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  340. return ret;
  341. }
  342. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  343. enum sde_intr_idx intr_idx)
  344. {
  345. struct sde_encoder_irq *irq;
  346. int ret = 0;
  347. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  348. SDE_ERROR("invalid params\n");
  349. return -EINVAL;
  350. }
  351. irq = &phys_enc->irq[intr_idx];
  352. if (irq->irq_idx >= 0) {
  353. SDE_DEBUG_PHYS(phys_enc,
  354. "skipping already registered irq %s type %d\n",
  355. irq->name, irq->intr_type);
  356. return 0;
  357. }
  358. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  359. irq->intr_type, irq->hw_idx);
  360. if (irq->irq_idx < 0) {
  361. SDE_ERROR_PHYS(phys_enc,
  362. "failed to lookup IRQ index for %s type:%d\n",
  363. irq->name, irq->intr_type);
  364. return -EINVAL;
  365. }
  366. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  367. &irq->cb);
  368. if (ret) {
  369. SDE_ERROR_PHYS(phys_enc,
  370. "failed to register IRQ callback for %s\n",
  371. irq->name);
  372. irq->irq_idx = -EINVAL;
  373. return ret;
  374. }
  375. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  376. if (ret) {
  377. SDE_ERROR_PHYS(phys_enc,
  378. "enable IRQ for intr:%s failed, irq_idx %d\n",
  379. irq->name, irq->irq_idx);
  380. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  381. irq->irq_idx, &irq->cb);
  382. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  383. irq->irq_idx, SDE_EVTLOG_ERROR);
  384. irq->irq_idx = -EINVAL;
  385. return ret;
  386. }
  387. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  388. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  389. irq->name, irq->irq_idx);
  390. return ret;
  391. }
  392. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  393. enum sde_intr_idx intr_idx)
  394. {
  395. struct sde_encoder_irq *irq;
  396. int ret;
  397. if (!phys_enc) {
  398. SDE_ERROR("invalid encoder\n");
  399. return -EINVAL;
  400. }
  401. irq = &phys_enc->irq[intr_idx];
  402. /* silently skip irqs that weren't registered */
  403. if (irq->irq_idx < 0) {
  404. SDE_ERROR(
  405. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  406. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  407. irq->irq_idx);
  408. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  409. irq->irq_idx, SDE_EVTLOG_ERROR);
  410. return 0;
  411. }
  412. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  413. if (ret)
  414. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  415. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  416. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  417. &irq->cb);
  418. if (ret)
  419. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  420. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  421. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  422. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  423. irq->irq_idx = -EINVAL;
  424. return 0;
  425. }
  426. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  427. struct sde_encoder_hw_resources *hw_res,
  428. struct drm_connector_state *conn_state)
  429. {
  430. struct sde_encoder_virt *sde_enc = NULL;
  431. int ret, i = 0;
  432. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  433. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  434. -EINVAL, !drm_enc, !hw_res, !conn_state,
  435. hw_res ? !hw_res->comp_info : 0);
  436. return;
  437. }
  438. sde_enc = to_sde_encoder_virt(drm_enc);
  439. SDE_DEBUG_ENC(sde_enc, "\n");
  440. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  441. hw_res->display_type = sde_enc->disp_info.display_type;
  442. /* Query resources used by phys encs, expected to be without overlap */
  443. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  444. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  445. if (phys && phys->ops.get_hw_resources)
  446. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  447. }
  448. /*
  449. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  450. * called from atomic_check phase. Use the below API to get mode
  451. * information of the temporary conn_state passed
  452. */
  453. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  454. if (ret)
  455. SDE_ERROR("failed to get topology ret %d\n", ret);
  456. ret = sde_connector_state_get_compression_info(conn_state,
  457. hw_res->comp_info);
  458. if (ret)
  459. SDE_ERROR("failed to get compression info ret %d\n", ret);
  460. }
  461. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  462. {
  463. struct sde_encoder_virt *sde_enc = NULL;
  464. int i = 0;
  465. unsigned int num_encs;
  466. if (!drm_enc) {
  467. SDE_ERROR("invalid encoder\n");
  468. return;
  469. }
  470. sde_enc = to_sde_encoder_virt(drm_enc);
  471. SDE_DEBUG_ENC(sde_enc, "\n");
  472. num_encs = sde_enc->num_phys_encs;
  473. mutex_lock(&sde_enc->enc_lock);
  474. sde_rsc_client_destroy(sde_enc->rsc_client);
  475. for (i = 0; i < num_encs; i++) {
  476. struct sde_encoder_phys *phys;
  477. phys = sde_enc->phys_vid_encs[i];
  478. if (phys && phys->ops.destroy) {
  479. phys->ops.destroy(phys);
  480. --sde_enc->num_phys_encs;
  481. sde_enc->phys_vid_encs[i] = NULL;
  482. }
  483. phys = sde_enc->phys_cmd_encs[i];
  484. if (phys && phys->ops.destroy) {
  485. phys->ops.destroy(phys);
  486. --sde_enc->num_phys_encs;
  487. sde_enc->phys_cmd_encs[i] = NULL;
  488. }
  489. phys = sde_enc->phys_encs[i];
  490. if (phys && phys->ops.destroy) {
  491. phys->ops.destroy(phys);
  492. --sde_enc->num_phys_encs;
  493. sde_enc->phys_encs[i] = NULL;
  494. }
  495. }
  496. if (sde_enc->num_phys_encs)
  497. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  498. sde_enc->num_phys_encs);
  499. sde_enc->num_phys_encs = 0;
  500. mutex_unlock(&sde_enc->enc_lock);
  501. drm_encoder_cleanup(drm_enc);
  502. mutex_destroy(&sde_enc->enc_lock);
  503. kfree(sde_enc->input_handler);
  504. sde_enc->input_handler = NULL;
  505. kfree(sde_enc);
  506. }
  507. void sde_encoder_helper_update_intf_cfg(
  508. struct sde_encoder_phys *phys_enc)
  509. {
  510. struct sde_encoder_virt *sde_enc;
  511. struct sde_hw_intf_cfg_v1 *intf_cfg;
  512. enum sde_3d_blend_mode mode_3d;
  513. if (!phys_enc || !phys_enc->hw_pp) {
  514. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  515. return;
  516. }
  517. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  518. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  519. SDE_DEBUG_ENC(sde_enc,
  520. "intf_cfg updated for %d at idx %d\n",
  521. phys_enc->intf_idx,
  522. intf_cfg->intf_count);
  523. /* setup interface configuration */
  524. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  525. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  526. return;
  527. }
  528. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  529. if (phys_enc == sde_enc->cur_master) {
  530. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  531. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  532. else
  533. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  534. }
  535. /* configure this interface as master for split display */
  536. if (phys_enc->split_role == ENC_ROLE_MASTER)
  537. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  538. /* setup which pp blk will connect to this intf */
  539. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  540. phys_enc->hw_intf->ops.bind_pingpong_blk(
  541. phys_enc->hw_intf,
  542. true,
  543. phys_enc->hw_pp->idx);
  544. /*setup merge_3d configuration */
  545. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  546. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  547. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  548. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  549. phys_enc->hw_pp->merge_3d->idx;
  550. if (phys_enc->hw_pp->ops.setup_3d_mode)
  551. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  552. mode_3d);
  553. }
  554. void sde_encoder_helper_split_config(
  555. struct sde_encoder_phys *phys_enc,
  556. enum sde_intf interface)
  557. {
  558. struct sde_encoder_virt *sde_enc;
  559. struct split_pipe_cfg *cfg;
  560. struct sde_hw_mdp *hw_mdptop;
  561. enum sde_rm_topology_name topology;
  562. struct msm_display_info *disp_info;
  563. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  564. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  565. return;
  566. }
  567. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  568. hw_mdptop = phys_enc->hw_mdptop;
  569. disp_info = &sde_enc->disp_info;
  570. cfg = &phys_enc->hw_intf->cfg;
  571. memset(cfg, 0, sizeof(*cfg));
  572. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  573. return;
  574. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  575. cfg->split_link_en = true;
  576. /**
  577. * disable split modes since encoder will be operating in as the only
  578. * encoder, either for the entire use case in the case of, for example,
  579. * single DSI, or for this frame in the case of left/right only partial
  580. * update.
  581. */
  582. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  583. if (hw_mdptop->ops.setup_split_pipe)
  584. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  585. if (hw_mdptop->ops.setup_pp_split)
  586. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  587. return;
  588. }
  589. cfg->en = true;
  590. cfg->mode = phys_enc->intf_mode;
  591. cfg->intf = interface;
  592. if (cfg->en && phys_enc->ops.needs_single_flush &&
  593. phys_enc->ops.needs_single_flush(phys_enc))
  594. cfg->split_flush_en = true;
  595. topology = sde_connector_get_topology_name(phys_enc->connector);
  596. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  597. cfg->pp_split_slave = cfg->intf;
  598. else
  599. cfg->pp_split_slave = INTF_MAX;
  600. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  601. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  602. if (hw_mdptop->ops.setup_split_pipe)
  603. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  604. } else if (sde_enc->hw_pp[0]) {
  605. /*
  606. * slave encoder
  607. * - determine split index from master index,
  608. * assume master is first pp
  609. */
  610. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  611. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  612. cfg->pp_split_index);
  613. if (hw_mdptop->ops.setup_pp_split)
  614. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  615. }
  616. }
  617. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  618. {
  619. struct sde_encoder_virt *sde_enc;
  620. int i = 0;
  621. if (!drm_enc)
  622. return false;
  623. sde_enc = to_sde_encoder_virt(drm_enc);
  624. if (!sde_enc)
  625. return false;
  626. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  627. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  628. if (phys && phys->in_clone_mode)
  629. return true;
  630. }
  631. return false;
  632. }
  633. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  634. struct drm_crtc_state *crtc_state,
  635. struct drm_connector_state *conn_state)
  636. {
  637. const struct drm_display_mode *mode;
  638. struct drm_display_mode *adj_mode;
  639. int i = 0;
  640. int ret = 0;
  641. mode = &crtc_state->mode;
  642. adj_mode = &crtc_state->adjusted_mode;
  643. /* perform atomic check on the first physical encoder (master) */
  644. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  645. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  646. if (phys && phys->ops.atomic_check)
  647. ret = phys->ops.atomic_check(phys, crtc_state,
  648. conn_state);
  649. else if (phys && phys->ops.mode_fixup)
  650. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  651. ret = -EINVAL;
  652. if (ret) {
  653. SDE_ERROR_ENC(sde_enc,
  654. "mode unsupported, phys idx %d\n", i);
  655. break;
  656. }
  657. }
  658. return ret;
  659. }
  660. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  661. struct drm_crtc_state *crtc_state,
  662. struct drm_connector_state *conn_state,
  663. struct sde_connector_state *sde_conn_state,
  664. struct sde_crtc_state *sde_crtc_state)
  665. {
  666. int ret = 0;
  667. if (crtc_state->mode_changed || crtc_state->active_changed) {
  668. struct sde_rect mode_roi, roi;
  669. mode_roi.x = 0;
  670. mode_roi.y = 0;
  671. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  672. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  673. if (sde_conn_state->rois.num_rects) {
  674. sde_kms_rect_merge_rectangles(
  675. &sde_conn_state->rois, &roi);
  676. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  677. SDE_ERROR_ENC(sde_enc,
  678. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  679. roi.x, roi.y, roi.w, roi.h);
  680. ret = -EINVAL;
  681. }
  682. }
  683. if (sde_crtc_state->user_roi_list.num_rects) {
  684. sde_kms_rect_merge_rectangles(
  685. &sde_crtc_state->user_roi_list, &roi);
  686. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  687. SDE_ERROR_ENC(sde_enc,
  688. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  689. roi.x, roi.y, roi.w, roi.h);
  690. ret = -EINVAL;
  691. }
  692. }
  693. }
  694. return ret;
  695. }
  696. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  697. struct drm_crtc_state *crtc_state,
  698. struct drm_connector_state *conn_state,
  699. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  700. struct sde_connector *sde_conn,
  701. struct sde_connector_state *sde_conn_state)
  702. {
  703. int ret = 0;
  704. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  705. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  706. struct msm_display_topology *topology = NULL;
  707. ret = sde_connector_get_mode_info(&sde_conn->base,
  708. adj_mode, &sde_conn_state->mode_info);
  709. if (ret) {
  710. SDE_ERROR_ENC(sde_enc,
  711. "failed to get mode info, rc = %d\n", ret);
  712. return ret;
  713. }
  714. if (sde_conn_state->mode_info.comp_info.comp_type &&
  715. sde_conn_state->mode_info.comp_info.comp_ratio >=
  716. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  717. SDE_ERROR_ENC(sde_enc,
  718. "invalid compression ratio: %d\n",
  719. sde_conn_state->mode_info.comp_info.comp_ratio);
  720. ret = -EINVAL;
  721. return ret;
  722. }
  723. /* Reserve dynamic resources, indicating atomic_check phase */
  724. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  725. conn_state, true);
  726. if (ret) {
  727. SDE_ERROR_ENC(sde_enc,
  728. "RM failed to reserve resources, rc = %d\n",
  729. ret);
  730. return ret;
  731. }
  732. /**
  733. * Update connector state with the topology selected for the
  734. * resource set validated. Reset the topology if we are
  735. * de-activating crtc.
  736. */
  737. if (crtc_state->active)
  738. topology = &sde_conn_state->mode_info.topology;
  739. ret = sde_rm_update_topology(&sde_kms->rm,
  740. conn_state, topology);
  741. if (ret) {
  742. SDE_ERROR_ENC(sde_enc,
  743. "RM failed to update topology, rc: %d\n", ret);
  744. return ret;
  745. }
  746. ret = sde_connector_set_blob_data(conn_state->connector,
  747. conn_state,
  748. CONNECTOR_PROP_SDE_INFO);
  749. if (ret) {
  750. SDE_ERROR_ENC(sde_enc,
  751. "connector failed to update info, rc: %d\n",
  752. ret);
  753. return ret;
  754. }
  755. }
  756. return ret;
  757. }
  758. static int sde_encoder_virt_atomic_check(
  759. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  760. struct drm_connector_state *conn_state)
  761. {
  762. struct sde_encoder_virt *sde_enc;
  763. struct sde_kms *sde_kms;
  764. const struct drm_display_mode *mode;
  765. struct drm_display_mode *adj_mode;
  766. struct sde_connector *sde_conn = NULL;
  767. struct sde_connector_state *sde_conn_state = NULL;
  768. struct sde_crtc_state *sde_crtc_state = NULL;
  769. enum sde_rm_topology_name old_top;
  770. int ret = 0;
  771. if (!drm_enc || !crtc_state || !conn_state) {
  772. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  773. !drm_enc, !crtc_state, !conn_state);
  774. return -EINVAL;
  775. }
  776. sde_enc = to_sde_encoder_virt(drm_enc);
  777. SDE_DEBUG_ENC(sde_enc, "\n");
  778. sde_kms = sde_encoder_get_kms(drm_enc);
  779. if (!sde_kms)
  780. return -EINVAL;
  781. mode = &crtc_state->mode;
  782. adj_mode = &crtc_state->adjusted_mode;
  783. sde_conn = to_sde_connector(conn_state->connector);
  784. sde_conn_state = to_sde_connector_state(conn_state);
  785. sde_crtc_state = to_sde_crtc_state(crtc_state);
  786. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  787. crtc_state->active_changed, crtc_state->connectors_changed);
  788. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  789. conn_state);
  790. if (ret)
  791. return ret;
  792. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  793. conn_state, sde_conn_state, sde_crtc_state);
  794. if (ret)
  795. return ret;
  796. /**
  797. * record topology in previous atomic state to be able to handle
  798. * topology transitions correctly.
  799. */
  800. old_top = sde_connector_get_property(conn_state,
  801. CONNECTOR_PROP_TOPOLOGY_NAME);
  802. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  803. if (ret)
  804. return ret;
  805. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  806. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  807. if (ret)
  808. return ret;
  809. ret = sde_connector_roi_v1_check_roi(conn_state);
  810. if (ret) {
  811. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  812. ret);
  813. return ret;
  814. }
  815. drm_mode_set_crtcinfo(adj_mode, 0);
  816. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  817. return ret;
  818. }
  819. static void _sde_encoder_get_connector_roi(
  820. struct sde_encoder_virt *sde_enc,
  821. struct sde_rect *merged_conn_roi)
  822. {
  823. struct drm_connector *drm_conn;
  824. struct sde_connector_state *c_state;
  825. if (!sde_enc || !merged_conn_roi)
  826. return;
  827. drm_conn = sde_enc->phys_encs[0]->connector;
  828. if (!drm_conn || !drm_conn->state)
  829. return;
  830. c_state = to_sde_connector_state(drm_conn->state);
  831. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  832. }
  833. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  834. {
  835. struct sde_encoder_virt *sde_enc;
  836. struct drm_connector *drm_conn;
  837. struct drm_display_mode *adj_mode;
  838. struct sde_rect roi;
  839. if (!drm_enc) {
  840. SDE_ERROR("invalid encoder parameter\n");
  841. return -EINVAL;
  842. }
  843. sde_enc = to_sde_encoder_virt(drm_enc);
  844. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  845. SDE_ERROR("invalid crtc parameter\n");
  846. return -EINVAL;
  847. }
  848. if (!sde_enc->cur_master) {
  849. SDE_ERROR("invalid cur_master parameter\n");
  850. return -EINVAL;
  851. }
  852. adj_mode = &sde_enc->cur_master->cached_mode;
  853. drm_conn = sde_enc->cur_master->connector;
  854. _sde_encoder_get_connector_roi(sde_enc, &roi);
  855. if (sde_kms_rect_is_null(&roi)) {
  856. roi.w = adj_mode->hdisplay;
  857. roi.h = adj_mode->vdisplay;
  858. }
  859. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  860. sizeof(sde_enc->prv_conn_roi));
  861. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  862. return 0;
  863. }
  864. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  865. u32 vsync_source, bool is_dummy)
  866. {
  867. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  868. struct sde_kms *sde_kms;
  869. struct sde_hw_mdp *hw_mdptop;
  870. struct sde_encoder_virt *sde_enc;
  871. int i;
  872. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  873. if (!sde_enc) {
  874. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  875. return;
  876. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  877. SDE_ERROR("invalid num phys enc %d/%d\n",
  878. sde_enc->num_phys_encs,
  879. (int) ARRAY_SIZE(sde_enc->hw_pp));
  880. return;
  881. }
  882. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  883. if (!sde_kms) {
  884. SDE_ERROR("invalid sde_kms\n");
  885. return;
  886. }
  887. hw_mdptop = sde_kms->hw_mdp;
  888. if (!hw_mdptop) {
  889. SDE_ERROR("invalid mdptop\n");
  890. return;
  891. }
  892. if (hw_mdptop->ops.setup_vsync_source) {
  893. for (i = 0; i < sde_enc->num_phys_encs; i++)
  894. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  895. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  896. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  897. vsync_cfg.vsync_source = vsync_source;
  898. vsync_cfg.is_dummy = is_dummy;
  899. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  900. }
  901. }
  902. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  903. struct msm_display_info *disp_info, bool is_dummy)
  904. {
  905. struct sde_encoder_phys *phys;
  906. int i;
  907. u32 vsync_source;
  908. if (!sde_enc || !disp_info) {
  909. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  910. sde_enc != NULL, disp_info != NULL);
  911. return;
  912. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  913. SDE_ERROR("invalid num phys enc %d/%d\n",
  914. sde_enc->num_phys_encs,
  915. (int) ARRAY_SIZE(sde_enc->hw_pp));
  916. return;
  917. }
  918. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  919. if (is_dummy)
  920. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  921. sde_enc->te_source;
  922. else if (disp_info->is_te_using_watchdog_timer)
  923. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 +
  924. sde_enc->te_source;
  925. else
  926. vsync_source = sde_enc->te_source;
  927. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  928. disp_info->is_te_using_watchdog_timer);
  929. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  930. phys = sde_enc->phys_encs[i];
  931. if (phys && phys->ops.setup_vsync_source)
  932. phys->ops.setup_vsync_source(phys,
  933. vsync_source, is_dummy);
  934. }
  935. }
  936. }
  937. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  938. bool watchdog_te)
  939. {
  940. struct sde_encoder_virt *sde_enc;
  941. struct msm_display_info disp_info;
  942. if (!drm_enc) {
  943. pr_err("invalid drm encoder\n");
  944. return -EINVAL;
  945. }
  946. sde_enc = to_sde_encoder_virt(drm_enc);
  947. sde_encoder_control_te(drm_enc, false);
  948. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  949. disp_info.is_te_using_watchdog_timer = watchdog_te;
  950. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  951. sde_encoder_control_te(drm_enc, true);
  952. return 0;
  953. }
  954. static int _sde_encoder_rsc_client_update_vsync_wait(
  955. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  956. int wait_vblank_crtc_id)
  957. {
  958. int wait_refcount = 0, ret = 0;
  959. int pipe = -1;
  960. int wait_count = 0;
  961. struct drm_crtc *primary_crtc;
  962. struct drm_crtc *crtc;
  963. crtc = sde_enc->crtc;
  964. if (wait_vblank_crtc_id)
  965. wait_refcount =
  966. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  967. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  968. SDE_EVTLOG_FUNC_ENTRY);
  969. if (crtc->base.id != wait_vblank_crtc_id) {
  970. primary_crtc = drm_crtc_find(drm_enc->dev,
  971. NULL, wait_vblank_crtc_id);
  972. if (!primary_crtc) {
  973. SDE_ERROR_ENC(sde_enc,
  974. "failed to find primary crtc id %d\n",
  975. wait_vblank_crtc_id);
  976. return -EINVAL;
  977. }
  978. pipe = drm_crtc_index(primary_crtc);
  979. }
  980. /**
  981. * note: VBLANK is expected to be enabled at this point in
  982. * resource control state machine if on primary CRTC
  983. */
  984. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  985. if (sde_rsc_client_is_state_update_complete(
  986. sde_enc->rsc_client))
  987. break;
  988. if (crtc->base.id == wait_vblank_crtc_id)
  989. ret = sde_encoder_wait_for_event(drm_enc,
  990. MSM_ENC_VBLANK);
  991. else
  992. drm_wait_one_vblank(drm_enc->dev, pipe);
  993. if (ret) {
  994. SDE_ERROR_ENC(sde_enc,
  995. "wait for vblank failed ret:%d\n", ret);
  996. /**
  997. * rsc hardware may hang without vsync. avoid rsc hang
  998. * by generating the vsync from watchdog timer.
  999. */
  1000. if (crtc->base.id == wait_vblank_crtc_id)
  1001. sde_encoder_helper_switch_vsync(drm_enc, true);
  1002. }
  1003. }
  1004. if (wait_count >= MAX_RSC_WAIT)
  1005. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1006. SDE_EVTLOG_ERROR);
  1007. if (wait_refcount)
  1008. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1009. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1010. SDE_EVTLOG_FUNC_EXIT);
  1011. return ret;
  1012. }
  1013. static int _sde_encoder_update_rsc_client(
  1014. struct drm_encoder *drm_enc, bool enable)
  1015. {
  1016. struct sde_encoder_virt *sde_enc;
  1017. struct drm_crtc *crtc;
  1018. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1019. struct sde_rsc_cmd_config *rsc_config;
  1020. int ret;
  1021. struct msm_display_info *disp_info;
  1022. struct msm_mode_info *mode_info;
  1023. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1024. u32 qsync_mode = 0, v_front_porch;
  1025. struct drm_display_mode *mode;
  1026. bool is_vid_mode;
  1027. struct drm_encoder *enc;
  1028. if (!drm_enc || !drm_enc->dev) {
  1029. SDE_ERROR("invalid encoder arguments\n");
  1030. return -EINVAL;
  1031. }
  1032. sde_enc = to_sde_encoder_virt(drm_enc);
  1033. mode_info = &sde_enc->mode_info;
  1034. crtc = sde_enc->crtc;
  1035. if (!sde_enc->crtc) {
  1036. SDE_ERROR("invalid crtc parameter\n");
  1037. return -EINVAL;
  1038. }
  1039. disp_info = &sde_enc->disp_info;
  1040. rsc_config = &sde_enc->rsc_config;
  1041. if (!sde_enc->rsc_client) {
  1042. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1043. return 0;
  1044. }
  1045. /**
  1046. * only primary command mode panel without Qsync can request CMD state.
  1047. * all other panels/displays can request for VID state including
  1048. * secondary command mode panel.
  1049. * Clone mode encoder can request CLK STATE only.
  1050. */
  1051. if (sde_enc->cur_master)
  1052. qsync_mode = sde_connector_get_qsync_mode(
  1053. sde_enc->cur_master->connector);
  1054. if (sde_encoder_in_clone_mode(drm_enc) ||
  1055. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1056. (disp_info->display_type && qsync_mode))
  1057. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1058. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1059. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1060. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1061. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1062. drm_for_each_encoder(enc, drm_enc->dev) {
  1063. if (enc->base.id != drm_enc->base.id &&
  1064. sde_encoder_in_cont_splash(enc))
  1065. rsc_state = SDE_RSC_CLK_STATE;
  1066. }
  1067. SDE_EVT32(rsc_state, qsync_mode);
  1068. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1069. MSM_DISPLAY_VIDEO_MODE);
  1070. mode = &sde_enc->crtc->state->mode;
  1071. v_front_porch = mode->vsync_start - mode->vdisplay;
  1072. /* compare specific items and reconfigure the rsc */
  1073. if ((rsc_config->fps != mode_info->frame_rate) ||
  1074. (rsc_config->vtotal != mode_info->vtotal) ||
  1075. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1076. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1077. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1078. rsc_config->fps = mode_info->frame_rate;
  1079. rsc_config->vtotal = mode_info->vtotal;
  1080. /*
  1081. * for video mode, prefill lines should not go beyond vertical
  1082. * front porch for RSCC configuration. This will ensure bw
  1083. * downvotes are not sent within the active region. Additional
  1084. * -1 is to give one line time for rscc mode min_threshold.
  1085. */
  1086. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1087. rsc_config->prefill_lines = v_front_porch - 1;
  1088. else
  1089. rsc_config->prefill_lines = mode_info->prefill_lines;
  1090. rsc_config->jitter_numer = mode_info->jitter_numer;
  1091. rsc_config->jitter_denom = mode_info->jitter_denom;
  1092. sde_enc->rsc_state_init = false;
  1093. }
  1094. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1095. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1096. /* update it only once */
  1097. sde_enc->rsc_state_init = true;
  1098. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1099. rsc_state, rsc_config, crtc->base.id,
  1100. &wait_vblank_crtc_id);
  1101. } else {
  1102. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1103. rsc_state, NULL, crtc->base.id,
  1104. &wait_vblank_crtc_id);
  1105. }
  1106. /**
  1107. * if RSC performed a state change that requires a VBLANK wait, it will
  1108. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1109. *
  1110. * if we are the primary display, we will need to enable and wait
  1111. * locally since we hold the commit thread
  1112. *
  1113. * if we are an external display, we must send a signal to the primary
  1114. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1115. * by the primary panel's VBLANK signals
  1116. */
  1117. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1118. if (ret) {
  1119. SDE_ERROR_ENC(sde_enc,
  1120. "sde rsc client update failed ret:%d\n", ret);
  1121. return ret;
  1122. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1123. return ret;
  1124. }
  1125. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1126. sde_enc, wait_vblank_crtc_id);
  1127. return ret;
  1128. }
  1129. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1130. {
  1131. struct sde_encoder_virt *sde_enc;
  1132. int i;
  1133. if (!drm_enc) {
  1134. SDE_ERROR("invalid encoder\n");
  1135. return;
  1136. }
  1137. sde_enc = to_sde_encoder_virt(drm_enc);
  1138. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1139. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1140. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1141. if (phys && phys->ops.irq_control)
  1142. phys->ops.irq_control(phys, enable);
  1143. }
  1144. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1145. }
  1146. /* keep track of the userspace vblank during modeset */
  1147. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1148. u32 sw_event)
  1149. {
  1150. struct sde_encoder_virt *sde_enc;
  1151. bool enable;
  1152. int i;
  1153. if (!drm_enc) {
  1154. SDE_ERROR("invalid encoder\n");
  1155. return;
  1156. }
  1157. sde_enc = to_sde_encoder_virt(drm_enc);
  1158. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1159. sw_event, sde_enc->vblank_enabled);
  1160. /* nothing to do if vblank not enabled by userspace */
  1161. if (!sde_enc->vblank_enabled)
  1162. return;
  1163. /* disable vblank on pre_modeset */
  1164. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1165. enable = false;
  1166. /* enable vblank on post_modeset */
  1167. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1168. enable = true;
  1169. else
  1170. return;
  1171. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1172. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1173. if (phys && phys->ops.control_vblank_irq)
  1174. phys->ops.control_vblank_irq(phys, enable);
  1175. }
  1176. }
  1177. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1178. {
  1179. struct sde_encoder_virt *sde_enc;
  1180. if (!drm_enc)
  1181. return NULL;
  1182. sde_enc = to_sde_encoder_virt(drm_enc);
  1183. return sde_enc->rsc_client;
  1184. }
  1185. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1186. bool enable)
  1187. {
  1188. struct sde_kms *sde_kms;
  1189. struct sde_encoder_virt *sde_enc;
  1190. int rc;
  1191. sde_enc = to_sde_encoder_virt(drm_enc);
  1192. sde_kms = sde_encoder_get_kms(drm_enc);
  1193. if (!sde_kms)
  1194. return -EINVAL;
  1195. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1196. SDE_EVT32(DRMID(drm_enc), enable);
  1197. if (!sde_enc->cur_master) {
  1198. SDE_ERROR("encoder master not set\n");
  1199. return -EINVAL;
  1200. }
  1201. if (enable) {
  1202. /* enable SDE core clks */
  1203. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1204. if (rc < 0) {
  1205. SDE_ERROR("failed to enable power resource %d\n", rc);
  1206. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1207. return rc;
  1208. }
  1209. sde_enc->elevated_ahb_vote = true;
  1210. /* enable DSI clks */
  1211. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1212. true);
  1213. if (rc) {
  1214. SDE_ERROR("failed to enable clk control %d\n", rc);
  1215. pm_runtime_put_sync(drm_enc->dev->dev);
  1216. return rc;
  1217. }
  1218. /* enable all the irq */
  1219. sde_encoder_irq_control(drm_enc, true);
  1220. _sde_encoder_pm_qos_add_request(drm_enc);
  1221. } else {
  1222. _sde_encoder_pm_qos_remove_request(drm_enc);
  1223. /* disable all the irq */
  1224. sde_encoder_irq_control(drm_enc, false);
  1225. /* disable DSI clks */
  1226. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1227. /* disable SDE core clks */
  1228. pm_runtime_put_sync(drm_enc->dev->dev);
  1229. }
  1230. return 0;
  1231. }
  1232. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1233. bool enable, u32 frame_count)
  1234. {
  1235. struct sde_encoder_virt *sde_enc;
  1236. int i;
  1237. if (!drm_enc) {
  1238. SDE_ERROR("invalid encoder\n");
  1239. return;
  1240. }
  1241. sde_enc = to_sde_encoder_virt(drm_enc);
  1242. if (!sde_enc->misr_reconfigure)
  1243. return;
  1244. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1245. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1246. if (!phys || !phys->ops.setup_misr)
  1247. continue;
  1248. phys->ops.setup_misr(phys, enable, frame_count);
  1249. }
  1250. sde_enc->misr_reconfigure = false;
  1251. }
  1252. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1253. unsigned int type, unsigned int code, int value)
  1254. {
  1255. struct drm_encoder *drm_enc = NULL;
  1256. struct sde_encoder_virt *sde_enc = NULL;
  1257. struct msm_drm_thread *disp_thread = NULL;
  1258. struct msm_drm_private *priv = NULL;
  1259. if (!handle || !handle->handler || !handle->handler->private) {
  1260. SDE_ERROR("invalid encoder for the input event\n");
  1261. return;
  1262. }
  1263. drm_enc = (struct drm_encoder *)handle->handler->private;
  1264. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1265. SDE_ERROR("invalid parameters\n");
  1266. return;
  1267. }
  1268. priv = drm_enc->dev->dev_private;
  1269. sde_enc = to_sde_encoder_virt(drm_enc);
  1270. if (!sde_enc->crtc || (sde_enc->crtc->index
  1271. >= ARRAY_SIZE(priv->disp_thread))) {
  1272. SDE_DEBUG_ENC(sde_enc,
  1273. "invalid cached CRTC: %d or crtc index: %d\n",
  1274. sde_enc->crtc == NULL,
  1275. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1276. return;
  1277. }
  1278. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1279. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1280. kthread_queue_work(&disp_thread->worker,
  1281. &sde_enc->input_event_work);
  1282. }
  1283. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1284. {
  1285. struct sde_encoder_virt *sde_enc;
  1286. if (!drm_enc) {
  1287. SDE_ERROR("invalid encoder\n");
  1288. return;
  1289. }
  1290. sde_enc = to_sde_encoder_virt(drm_enc);
  1291. /* return early if there is no state change */
  1292. if (sde_enc->idle_pc_enabled == enable)
  1293. return;
  1294. sde_enc->idle_pc_enabled = enable;
  1295. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1296. SDE_EVT32(sde_enc->idle_pc_enabled);
  1297. }
  1298. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1299. u32 sw_event)
  1300. {
  1301. struct drm_encoder *drm_enc = &sde_enc->base;
  1302. struct msm_drm_private *priv;
  1303. unsigned int lp, idle_pc_duration;
  1304. struct msm_drm_thread *disp_thread;
  1305. /* set idle timeout based on master connector's lp value */
  1306. if (sde_enc->cur_master)
  1307. lp = sde_connector_get_lp(
  1308. sde_enc->cur_master->connector);
  1309. else
  1310. lp = SDE_MODE_DPMS_ON;
  1311. if (lp == SDE_MODE_DPMS_LP2)
  1312. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1313. else
  1314. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1315. priv = drm_enc->dev->dev_private;
  1316. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1317. kthread_mod_delayed_work(
  1318. &disp_thread->worker,
  1319. &sde_enc->delayed_off_work,
  1320. msecs_to_jiffies(idle_pc_duration));
  1321. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1322. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1323. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1324. sw_event);
  1325. }
  1326. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1327. u32 sw_event)
  1328. {
  1329. if (kthread_cancel_delayed_work_sync(
  1330. &sde_enc->delayed_off_work))
  1331. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1332. sw_event);
  1333. }
  1334. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1335. u32 sw_event)
  1336. {
  1337. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1338. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1339. else
  1340. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1341. }
  1342. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1343. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1344. {
  1345. int ret = 0;
  1346. mutex_lock(&sde_enc->rc_lock);
  1347. /* return if the resource control is already in ON state */
  1348. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1349. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1350. sw_event);
  1351. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1352. SDE_EVTLOG_FUNC_CASE1);
  1353. goto end;
  1354. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1355. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1356. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1357. sw_event, sde_enc->rc_state);
  1358. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1359. SDE_EVTLOG_ERROR);
  1360. goto end;
  1361. }
  1362. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1363. sde_encoder_irq_control(drm_enc, true);
  1364. } else {
  1365. /* enable all the clks and resources */
  1366. ret = _sde_encoder_resource_control_helper(drm_enc,
  1367. true);
  1368. if (ret) {
  1369. SDE_ERROR_ENC(sde_enc,
  1370. "sw_event:%d, rc in state %d\n",
  1371. sw_event, sde_enc->rc_state);
  1372. SDE_EVT32(DRMID(drm_enc), sw_event,
  1373. sde_enc->rc_state,
  1374. SDE_EVTLOG_ERROR);
  1375. goto end;
  1376. }
  1377. _sde_encoder_update_rsc_client(drm_enc, true);
  1378. }
  1379. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1380. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1381. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1382. end:
  1383. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1384. mutex_unlock(&sde_enc->rc_lock);
  1385. return ret;
  1386. }
  1387. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1388. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1389. {
  1390. /* cancel delayed off work, if any */
  1391. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1392. mutex_lock(&sde_enc->rc_lock);
  1393. if (is_vid_mode &&
  1394. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1395. sde_encoder_irq_control(drm_enc, true);
  1396. }
  1397. /* skip if is already OFF or IDLE, resources are off already */
  1398. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1399. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1400. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1401. sw_event, sde_enc->rc_state);
  1402. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1403. SDE_EVTLOG_FUNC_CASE3);
  1404. goto end;
  1405. }
  1406. /**
  1407. * IRQs are still enabled currently, which allows wait for
  1408. * VBLANK which RSC may require to correctly transition to OFF
  1409. */
  1410. _sde_encoder_update_rsc_client(drm_enc, false);
  1411. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1412. SDE_ENC_RC_STATE_PRE_OFF,
  1413. SDE_EVTLOG_FUNC_CASE3);
  1414. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1415. end:
  1416. mutex_unlock(&sde_enc->rc_lock);
  1417. return 0;
  1418. }
  1419. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1420. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1421. {
  1422. int ret = 0;
  1423. mutex_lock(&sde_enc->rc_lock);
  1424. /* return if the resource control is already in OFF state */
  1425. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1426. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1427. sw_event);
  1428. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1429. SDE_EVTLOG_FUNC_CASE4);
  1430. goto end;
  1431. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1432. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1433. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1434. sw_event, sde_enc->rc_state);
  1435. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1436. SDE_EVTLOG_ERROR);
  1437. ret = -EINVAL;
  1438. goto end;
  1439. }
  1440. /**
  1441. * expect to arrive here only if in either idle state or pre-off
  1442. * and in IDLE state the resources are already disabled
  1443. */
  1444. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1445. _sde_encoder_resource_control_helper(drm_enc, false);
  1446. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1447. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1448. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1449. end:
  1450. mutex_unlock(&sde_enc->rc_lock);
  1451. return ret;
  1452. }
  1453. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1454. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1455. {
  1456. int ret = 0;
  1457. /* cancel delayed off work, if any */
  1458. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1459. mutex_lock(&sde_enc->rc_lock);
  1460. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1461. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1462. sw_event);
  1463. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1464. SDE_EVTLOG_FUNC_CASE5);
  1465. goto end;
  1466. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1467. /* enable all the clks and resources */
  1468. ret = _sde_encoder_resource_control_helper(drm_enc,
  1469. true);
  1470. if (ret) {
  1471. SDE_ERROR_ENC(sde_enc,
  1472. "sw_event:%d, rc in state %d\n",
  1473. sw_event, sde_enc->rc_state);
  1474. SDE_EVT32(DRMID(drm_enc), sw_event,
  1475. sde_enc->rc_state,
  1476. SDE_EVTLOG_ERROR);
  1477. goto end;
  1478. }
  1479. _sde_encoder_update_rsc_client(drm_enc, true);
  1480. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1481. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1482. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1483. }
  1484. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1485. if (ret && ret != -EWOULDBLOCK) {
  1486. SDE_ERROR_ENC(sde_enc,
  1487. "wait for commit done returned %d\n",
  1488. ret);
  1489. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1490. ret, SDE_EVTLOG_ERROR);
  1491. ret = -EINVAL;
  1492. goto end;
  1493. }
  1494. sde_encoder_irq_control(drm_enc, false);
  1495. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1496. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1497. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1498. _sde_encoder_pm_qos_remove_request(drm_enc);
  1499. end:
  1500. mutex_unlock(&sde_enc->rc_lock);
  1501. return ret;
  1502. }
  1503. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1504. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1505. {
  1506. int ret = 0;
  1507. mutex_lock(&sde_enc->rc_lock);
  1508. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1509. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1510. sw_event);
  1511. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1512. SDE_EVTLOG_FUNC_CASE5);
  1513. goto end;
  1514. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1515. SDE_ERROR_ENC(sde_enc,
  1516. "sw_event:%d, rc:%d !MODESET state\n",
  1517. sw_event, sde_enc->rc_state);
  1518. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1519. SDE_EVTLOG_ERROR);
  1520. ret = -EINVAL;
  1521. goto end;
  1522. }
  1523. sde_encoder_irq_control(drm_enc, true);
  1524. _sde_encoder_update_rsc_client(drm_enc, true);
  1525. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1526. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1527. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1528. _sde_encoder_pm_qos_add_request(drm_enc);
  1529. end:
  1530. mutex_unlock(&sde_enc->rc_lock);
  1531. return ret;
  1532. }
  1533. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1534. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1535. {
  1536. struct msm_drm_private *priv;
  1537. struct sde_kms *sde_kms;
  1538. struct drm_crtc *crtc = drm_enc->crtc;
  1539. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1540. priv = drm_enc->dev->dev_private;
  1541. sde_kms = to_sde_kms(priv->kms);
  1542. mutex_lock(&sde_enc->rc_lock);
  1543. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1544. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1545. sw_event, sde_enc->rc_state);
  1546. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1547. SDE_EVTLOG_ERROR);
  1548. goto end;
  1549. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1550. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1551. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1552. sde_crtc_frame_pending(sde_enc->crtc),
  1553. SDE_EVTLOG_ERROR);
  1554. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1555. goto end;
  1556. }
  1557. if (is_vid_mode) {
  1558. sde_encoder_irq_control(drm_enc, false);
  1559. } else {
  1560. /* disable all the clks and resources */
  1561. _sde_encoder_update_rsc_client(drm_enc, false);
  1562. _sde_encoder_resource_control_helper(drm_enc, false);
  1563. if (!sde_kms->perf.bw_vote_mode)
  1564. memset(&sde_crtc->cur_perf, 0,
  1565. sizeof(struct sde_core_perf_params));
  1566. }
  1567. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1568. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1569. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1570. end:
  1571. mutex_unlock(&sde_enc->rc_lock);
  1572. return 0;
  1573. }
  1574. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1575. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1576. struct msm_drm_private *priv, bool is_vid_mode)
  1577. {
  1578. bool autorefresh_enabled = false;
  1579. struct msm_drm_thread *disp_thread;
  1580. int ret = 0;
  1581. if (!sde_enc->crtc ||
  1582. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1583. SDE_DEBUG_ENC(sde_enc,
  1584. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1585. sde_enc->crtc == NULL,
  1586. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1587. sw_event);
  1588. return -EINVAL;
  1589. }
  1590. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1591. mutex_lock(&sde_enc->rc_lock);
  1592. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1593. if (sde_enc->cur_master &&
  1594. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1595. autorefresh_enabled =
  1596. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1597. sde_enc->cur_master);
  1598. if (autorefresh_enabled) {
  1599. SDE_DEBUG_ENC(sde_enc,
  1600. "not handling early wakeup since auto refresh is enabled\n");
  1601. goto end;
  1602. }
  1603. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1604. kthread_mod_delayed_work(&disp_thread->worker,
  1605. &sde_enc->delayed_off_work,
  1606. msecs_to_jiffies(
  1607. IDLE_POWERCOLLAPSE_DURATION));
  1608. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1609. /* enable all the clks and resources */
  1610. ret = _sde_encoder_resource_control_helper(drm_enc,
  1611. true);
  1612. if (ret) {
  1613. SDE_ERROR_ENC(sde_enc,
  1614. "sw_event:%d, rc in state %d\n",
  1615. sw_event, sde_enc->rc_state);
  1616. SDE_EVT32(DRMID(drm_enc), sw_event,
  1617. sde_enc->rc_state,
  1618. SDE_EVTLOG_ERROR);
  1619. goto end;
  1620. }
  1621. _sde_encoder_update_rsc_client(drm_enc, true);
  1622. /*
  1623. * In some cases, commit comes with slight delay
  1624. * (> 80 ms)after early wake up, prevent clock switch
  1625. * off to avoid jank in next update. So, increase the
  1626. * command mode idle timeout sufficiently to prevent
  1627. * such case.
  1628. */
  1629. kthread_mod_delayed_work(&disp_thread->worker,
  1630. &sde_enc->delayed_off_work,
  1631. msecs_to_jiffies(
  1632. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1633. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1634. }
  1635. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1636. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1637. end:
  1638. mutex_unlock(&sde_enc->rc_lock);
  1639. return ret;
  1640. }
  1641. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1642. u32 sw_event)
  1643. {
  1644. struct sde_encoder_virt *sde_enc;
  1645. struct msm_drm_private *priv;
  1646. int ret = 0;
  1647. bool is_vid_mode = false;
  1648. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1649. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1650. sw_event);
  1651. return -EINVAL;
  1652. }
  1653. sde_enc = to_sde_encoder_virt(drm_enc);
  1654. priv = drm_enc->dev->dev_private;
  1655. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1656. is_vid_mode = true;
  1657. /*
  1658. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1659. * events and return early for other events (ie wb display).
  1660. */
  1661. if (!sde_enc->idle_pc_enabled &&
  1662. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1663. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1664. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1665. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1666. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1667. return 0;
  1668. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1669. sw_event, sde_enc->idle_pc_enabled);
  1670. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1671. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1672. switch (sw_event) {
  1673. case SDE_ENC_RC_EVENT_KICKOFF:
  1674. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1675. is_vid_mode);
  1676. break;
  1677. case SDE_ENC_RC_EVENT_PRE_STOP:
  1678. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1679. is_vid_mode);
  1680. break;
  1681. case SDE_ENC_RC_EVENT_STOP:
  1682. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1683. break;
  1684. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1685. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1686. break;
  1687. case SDE_ENC_RC_EVENT_POST_MODESET:
  1688. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1689. break;
  1690. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1691. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1692. is_vid_mode);
  1693. break;
  1694. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1695. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1696. priv, is_vid_mode);
  1697. break;
  1698. default:
  1699. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1700. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1701. break;
  1702. }
  1703. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1704. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1705. return ret;
  1706. }
  1707. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1708. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  1709. {
  1710. int i = 0;
  1711. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1712. if (intf_mode == INTF_MODE_CMD)
  1713. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1714. else if (intf_mode == INTF_MODE_VIDEO)
  1715. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1716. _sde_encoder_update_rsc_client(drm_enc, true);
  1717. if (intf_mode == INTF_MODE_CMD) {
  1718. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1719. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1720. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1721. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1722. msm_is_mode_seamless_poms(adj_mode),
  1723. SDE_EVTLOG_FUNC_CASE1);
  1724. } else if (intf_mode == INTF_MODE_VIDEO) {
  1725. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1726. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1727. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1728. msm_is_mode_seamless_poms(adj_mode),
  1729. SDE_EVTLOG_FUNC_CASE2);
  1730. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1731. }
  1732. }
  1733. static struct drm_connector *_sde_encoder_get_connector(
  1734. struct drm_device *dev, struct drm_encoder *drm_enc)
  1735. {
  1736. struct drm_connector_list_iter conn_iter;
  1737. struct drm_connector *conn = NULL, *conn_search;
  1738. drm_connector_list_iter_begin(dev, &conn_iter);
  1739. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1740. if (conn_search->encoder == drm_enc) {
  1741. conn = conn_search;
  1742. break;
  1743. }
  1744. }
  1745. drm_connector_list_iter_end(&conn_iter);
  1746. return conn;
  1747. }
  1748. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1749. {
  1750. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1751. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1752. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1753. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1754. struct sde_rm_hw_request request_hw;
  1755. int i, j;
  1756. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1757. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1758. sde_enc->hw_pp[i] = NULL;
  1759. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1760. break;
  1761. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1762. }
  1763. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1764. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1765. if (phys) {
  1766. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1767. SDE_HW_BLK_QDSS);
  1768. for (j = 0; j < QDSS_MAX; j++) {
  1769. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1770. phys->hw_qdss =
  1771. (struct sde_hw_qdss *)qdss_iter.hw;
  1772. break;
  1773. }
  1774. }
  1775. }
  1776. }
  1777. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1778. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1779. sde_enc->hw_dsc[i] = NULL;
  1780. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1781. break;
  1782. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1783. }
  1784. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1785. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1786. sde_enc->hw_vdc[i] = NULL;
  1787. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1788. break;
  1789. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1790. }
  1791. /* Get PP for DSC configuration */
  1792. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1793. struct sde_hw_pingpong *pp = NULL;
  1794. unsigned long features = 0;
  1795. if (!sde_enc->hw_dsc[i])
  1796. continue;
  1797. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1798. request_hw.type = SDE_HW_BLK_PINGPONG;
  1799. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1800. break;
  1801. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1802. features = pp->ops.get_hw_caps(pp);
  1803. if (test_bit(SDE_PINGPONG_DSC, &features))
  1804. sde_enc->hw_dsc_pp[i] = pp;
  1805. else
  1806. sde_enc->hw_dsc_pp[i] = NULL;
  1807. }
  1808. }
  1809. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  1810. struct drm_display_mode *adj_mode, bool pre_modeset)
  1811. {
  1812. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1813. enum sde_intf_mode intf_mode;
  1814. int ret;
  1815. bool is_cmd_mode = false;
  1816. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1817. is_cmd_mode = true;
  1818. if (pre_modeset) {
  1819. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1820. if (msm_is_mode_seamless_dms(adj_mode) ||
  1821. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1822. is_cmd_mode)) {
  1823. /* restore resource state before releasing them */
  1824. ret = sde_encoder_resource_control(drm_enc,
  1825. SDE_ENC_RC_EVENT_PRE_MODESET);
  1826. if (ret) {
  1827. SDE_ERROR_ENC(sde_enc,
  1828. "sde resource control failed: %d\n",
  1829. ret);
  1830. return ret;
  1831. }
  1832. /*
  1833. * Disable dce before switching the mode and after pre-
  1834. * modeset to guarantee previous kickoff has finished.
  1835. */
  1836. sde_encoder_dce_disable(sde_enc);
  1837. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  1838. _sde_encoder_modeset_helper_locked(drm_enc,
  1839. SDE_ENC_RC_EVENT_PRE_MODESET);
  1840. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  1841. adj_mode);
  1842. }
  1843. } else {
  1844. if (msm_is_mode_seamless_dms(adj_mode) ||
  1845. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1846. is_cmd_mode))
  1847. sde_encoder_resource_control(&sde_enc->base,
  1848. SDE_ENC_RC_EVENT_POST_MODESET);
  1849. else if (msm_is_mode_seamless_poms(adj_mode))
  1850. _sde_encoder_modeset_helper_locked(drm_enc,
  1851. SDE_ENC_RC_EVENT_POST_MODESET);
  1852. }
  1853. return 0;
  1854. }
  1855. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1856. struct drm_display_mode *mode,
  1857. struct drm_display_mode *adj_mode)
  1858. {
  1859. struct sde_encoder_virt *sde_enc;
  1860. struct sde_kms *sde_kms;
  1861. struct drm_connector *conn;
  1862. int i = 0, ret;
  1863. int num_lm, num_intf, num_pp_per_intf;
  1864. if (!drm_enc) {
  1865. SDE_ERROR("invalid encoder\n");
  1866. return;
  1867. }
  1868. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1869. SDE_ERROR("power resource is not enabled\n");
  1870. return;
  1871. }
  1872. sde_kms = sde_encoder_get_kms(drm_enc);
  1873. if (!sde_kms)
  1874. return;
  1875. sde_enc = to_sde_encoder_virt(drm_enc);
  1876. SDE_DEBUG_ENC(sde_enc, "\n");
  1877. SDE_EVT32(DRMID(drm_enc));
  1878. /*
  1879. * cache the crtc in sde_enc on enable for duration of use case
  1880. * for correctly servicing asynchronous irq events and timers
  1881. */
  1882. if (!drm_enc->crtc) {
  1883. SDE_ERROR("invalid crtc\n");
  1884. return;
  1885. }
  1886. sde_enc->crtc = drm_enc->crtc;
  1887. sde_crtc_set_qos_dirty(drm_enc->crtc);
  1888. /* get and store the mode_info */
  1889. conn = _sde_encoder_get_connector(sde_kms->dev, drm_enc);
  1890. if (!conn) {
  1891. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1892. return;
  1893. } else if (!conn->state) {
  1894. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1895. return;
  1896. }
  1897. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1898. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  1899. /* release resources before seamless mode change */
  1900. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, true);
  1901. if (ret)
  1902. return;
  1903. /* reserve dynamic resources now, indicating non test-only */
  1904. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1905. conn->state, false);
  1906. if (ret) {
  1907. SDE_ERROR_ENC(sde_enc,
  1908. "failed to reserve hw resources, %d\n", ret);
  1909. return;
  1910. }
  1911. /* assign the reserved HW blocks to this encoder */
  1912. _sde_encoder_virt_populate_hw_res(drm_enc);
  1913. /* determine left HW PP block to map to INTF */
  1914. num_lm = sde_enc->mode_info.topology.num_lm;
  1915. num_intf = sde_enc->mode_info.topology.num_intf;
  1916. num_pp_per_intf = num_lm / num_intf;
  1917. if (!num_pp_per_intf)
  1918. num_pp_per_intf = 1;
  1919. /* perform mode_set on phys_encs */
  1920. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1921. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1922. if (phys) {
  1923. if (!sde_enc->hw_pp[i * num_pp_per_intf] &&
  1924. sde_enc->topology.num_intf) {
  1925. SDE_ERROR_ENC(sde_enc, "invalid hw_pp[%d]\n",
  1926. i * num_pp_per_intf);
  1927. return;
  1928. }
  1929. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  1930. phys->connector = conn->state->connector;
  1931. if (phys->ops.mode_set)
  1932. phys->ops.mode_set(phys, mode, adj_mode);
  1933. }
  1934. }
  1935. /* update resources after seamless mode change */
  1936. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, false);
  1937. }
  1938. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1939. {
  1940. struct sde_encoder_virt *sde_enc;
  1941. struct sde_encoder_phys *phys;
  1942. int i;
  1943. if (!drm_enc) {
  1944. SDE_ERROR("invalid parameters\n");
  1945. return;
  1946. }
  1947. sde_enc = to_sde_encoder_virt(drm_enc);
  1948. if (!sde_enc) {
  1949. SDE_ERROR("invalid sde encoder\n");
  1950. return;
  1951. }
  1952. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1953. phys = sde_enc->phys_encs[i];
  1954. if (phys && phys->ops.control_te)
  1955. phys->ops.control_te(phys, enable);
  1956. }
  1957. }
  1958. static int _sde_encoder_input_connect(struct input_handler *handler,
  1959. struct input_dev *dev, const struct input_device_id *id)
  1960. {
  1961. struct input_handle *handle;
  1962. int rc = 0;
  1963. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  1964. if (!handle)
  1965. return -ENOMEM;
  1966. handle->dev = dev;
  1967. handle->handler = handler;
  1968. handle->name = handler->name;
  1969. rc = input_register_handle(handle);
  1970. if (rc) {
  1971. pr_err("failed to register input handle\n");
  1972. goto error;
  1973. }
  1974. rc = input_open_device(handle);
  1975. if (rc) {
  1976. pr_err("failed to open input device\n");
  1977. goto error_unregister;
  1978. }
  1979. return 0;
  1980. error_unregister:
  1981. input_unregister_handle(handle);
  1982. error:
  1983. kfree(handle);
  1984. return rc;
  1985. }
  1986. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  1987. {
  1988. input_close_device(handle);
  1989. input_unregister_handle(handle);
  1990. kfree(handle);
  1991. }
  1992. /**
  1993. * Structure for specifying event parameters on which to receive callbacks.
  1994. * This structure will trigger a callback in case of a touch event (specified by
  1995. * EV_ABS) where there is a change in X and Y coordinates,
  1996. */
  1997. static const struct input_device_id sde_input_ids[] = {
  1998. {
  1999. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2000. .evbit = { BIT_MASK(EV_ABS) },
  2001. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2002. BIT_MASK(ABS_MT_POSITION_X) |
  2003. BIT_MASK(ABS_MT_POSITION_Y) },
  2004. },
  2005. { },
  2006. };
  2007. static void _sde_encoder_input_handler_register(
  2008. struct drm_encoder *drm_enc)
  2009. {
  2010. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2011. int rc;
  2012. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2013. !sde_enc->input_event_enabled)
  2014. return;
  2015. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2016. sde_enc->input_handler->private = sde_enc;
  2017. /* register input handler if not already registered */
  2018. rc = input_register_handler(sde_enc->input_handler);
  2019. if (rc) {
  2020. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2021. rc);
  2022. kfree(sde_enc->input_handler);
  2023. }
  2024. }
  2025. }
  2026. static void _sde_encoder_input_handler_unregister(
  2027. struct drm_encoder *drm_enc)
  2028. {
  2029. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2030. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2031. !sde_enc->input_event_enabled)
  2032. return;
  2033. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2034. input_unregister_handler(sde_enc->input_handler);
  2035. sde_enc->input_handler->private = NULL;
  2036. }
  2037. }
  2038. static int _sde_encoder_input_handler(
  2039. struct sde_encoder_virt *sde_enc)
  2040. {
  2041. struct input_handler *input_handler = NULL;
  2042. int rc = 0;
  2043. if (sde_enc->input_handler) {
  2044. SDE_ERROR_ENC(sde_enc,
  2045. "input_handle is active. unexpected\n");
  2046. return -EINVAL;
  2047. }
  2048. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2049. if (!input_handler)
  2050. return -ENOMEM;
  2051. input_handler->event = sde_encoder_input_event_handler;
  2052. input_handler->connect = _sde_encoder_input_connect;
  2053. input_handler->disconnect = _sde_encoder_input_disconnect;
  2054. input_handler->name = "sde";
  2055. input_handler->id_table = sde_input_ids;
  2056. sde_enc->input_handler = input_handler;
  2057. return rc;
  2058. }
  2059. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2060. {
  2061. struct sde_encoder_virt *sde_enc = NULL;
  2062. struct sde_kms *sde_kms;
  2063. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2064. SDE_ERROR("invalid parameters\n");
  2065. return;
  2066. }
  2067. sde_kms = sde_encoder_get_kms(drm_enc);
  2068. if (!sde_kms)
  2069. return;
  2070. sde_enc = to_sde_encoder_virt(drm_enc);
  2071. if (!sde_enc || !sde_enc->cur_master) {
  2072. SDE_DEBUG("invalid sde encoder/master\n");
  2073. return;
  2074. }
  2075. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2076. sde_enc->cur_master->hw_mdptop &&
  2077. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2078. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2079. sde_enc->cur_master->hw_mdptop);
  2080. if (sde_enc->cur_master->hw_mdptop &&
  2081. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2082. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2083. sde_enc->cur_master->hw_mdptop,
  2084. sde_kms->catalog);
  2085. if (sde_enc->cur_master->hw_ctl &&
  2086. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2087. !sde_enc->cur_master->cont_splash_enabled)
  2088. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2089. sde_enc->cur_master->hw_ctl,
  2090. &sde_enc->cur_master->intf_cfg_v1);
  2091. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2092. sde_encoder_control_te(drm_enc, true);
  2093. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2094. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2095. }
  2096. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2097. {
  2098. struct sde_kms *sde_kms;
  2099. void *dither_cfg = NULL;
  2100. int ret = 0, i = 0;
  2101. size_t len = 0;
  2102. enum sde_rm_topology_name topology;
  2103. struct drm_encoder *drm_enc;
  2104. struct msm_display_dsc_info *dsc = NULL;
  2105. struct sde_encoder_virt *sde_enc;
  2106. struct sde_hw_pingpong *hw_pp;
  2107. u32 bpp, bpc;
  2108. int num_lm;
  2109. if (!phys || !phys->connector || !phys->hw_pp ||
  2110. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2111. return;
  2112. sde_kms = sde_encoder_get_kms(phys->parent);
  2113. if (!sde_kms)
  2114. return;
  2115. topology = sde_connector_get_topology_name(phys->connector);
  2116. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2117. (phys->split_role == ENC_ROLE_SLAVE))
  2118. return;
  2119. drm_enc = phys->parent;
  2120. sde_enc = to_sde_encoder_virt(drm_enc);
  2121. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2122. bpc = dsc->config.bits_per_component;
  2123. bpp = dsc->config.bits_per_pixel;
  2124. /* disable dither for 10 bpp or 10bpc dsc config */
  2125. if (bpp == 10 || bpc == 10) {
  2126. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2127. return;
  2128. }
  2129. ret = sde_connector_get_dither_cfg(phys->connector,
  2130. phys->connector->state, &dither_cfg,
  2131. &len, sde_enc->idle_pc_restore);
  2132. /* skip reg writes when return values are invalid or no data */
  2133. if (ret && ret == -ENODATA)
  2134. return;
  2135. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2136. for (i = 0; i < num_lm; i++) {
  2137. hw_pp = sde_enc->hw_pp[i];
  2138. phys->hw_pp->ops.setup_dither(hw_pp,
  2139. dither_cfg, len);
  2140. }
  2141. }
  2142. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2143. {
  2144. struct sde_encoder_virt *sde_enc = NULL;
  2145. int i;
  2146. if (!drm_enc) {
  2147. SDE_ERROR("invalid encoder\n");
  2148. return;
  2149. }
  2150. sde_enc = to_sde_encoder_virt(drm_enc);
  2151. if (!sde_enc->cur_master) {
  2152. SDE_DEBUG("virt encoder has no master\n");
  2153. return;
  2154. }
  2155. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2156. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2157. sde_enc->idle_pc_restore = true;
  2158. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2159. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2160. if (!phys)
  2161. continue;
  2162. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2163. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2164. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2165. phys->ops.restore(phys);
  2166. _sde_encoder_setup_dither(phys);
  2167. }
  2168. if (sde_enc->cur_master->ops.restore)
  2169. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2170. _sde_encoder_virt_enable_helper(drm_enc);
  2171. }
  2172. static void sde_encoder_off_work(struct kthread_work *work)
  2173. {
  2174. struct sde_encoder_virt *sde_enc = container_of(work,
  2175. struct sde_encoder_virt, delayed_off_work.work);
  2176. struct drm_encoder *drm_enc;
  2177. if (!sde_enc) {
  2178. SDE_ERROR("invalid sde encoder\n");
  2179. return;
  2180. }
  2181. drm_enc = &sde_enc->base;
  2182. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2183. sde_encoder_idle_request(drm_enc);
  2184. SDE_ATRACE_END("sde_encoder_off_work");
  2185. }
  2186. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2187. {
  2188. struct sde_encoder_virt *sde_enc = NULL;
  2189. int i, ret = 0;
  2190. struct msm_compression_info *comp_info = NULL;
  2191. struct drm_display_mode *cur_mode = NULL;
  2192. struct msm_display_info *disp_info;
  2193. if (!drm_enc || !drm_enc->crtc) {
  2194. SDE_ERROR("invalid encoder\n");
  2195. return;
  2196. }
  2197. sde_enc = to_sde_encoder_virt(drm_enc);
  2198. disp_info = &sde_enc->disp_info;
  2199. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2200. SDE_ERROR("power resource is not enabled\n");
  2201. return;
  2202. }
  2203. if (!sde_enc->crtc)
  2204. sde_enc->crtc = drm_enc->crtc;
  2205. comp_info = &sde_enc->mode_info.comp_info;
  2206. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2207. SDE_DEBUG_ENC(sde_enc, "\n");
  2208. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2209. sde_enc->cur_master = NULL;
  2210. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2211. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2212. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2213. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2214. sde_enc->cur_master = phys;
  2215. break;
  2216. }
  2217. }
  2218. if (!sde_enc->cur_master) {
  2219. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2220. return;
  2221. }
  2222. _sde_encoder_input_handler_register(drm_enc);
  2223. if ((drm_enc->crtc->state->connectors_changed &&
  2224. sde_encoder_in_clone_mode(drm_enc)) ||
  2225. !(msm_is_mode_seamless_vrr(cur_mode)
  2226. || msm_is_mode_seamless_dms(cur_mode)
  2227. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2228. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2229. sde_encoder_off_work);
  2230. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2231. if (ret) {
  2232. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2233. ret);
  2234. return;
  2235. }
  2236. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2237. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2238. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2239. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2240. if (!phys)
  2241. continue;
  2242. phys->comp_type = comp_info->comp_type;
  2243. phys->comp_ratio = comp_info->comp_ratio;
  2244. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2245. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2246. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2247. phys->dsc_extra_pclk_cycle_cnt =
  2248. comp_info->dsc_info.pclk_per_line;
  2249. phys->dsc_extra_disp_width =
  2250. comp_info->dsc_info.extra_width;
  2251. phys->dce_bytes_per_line =
  2252. comp_info->dsc_info.bytes_per_pkt *
  2253. comp_info->dsc_info.pkt_per_line;
  2254. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2255. phys->dce_bytes_per_line =
  2256. comp_info->vdc_info.bytes_per_pkt *
  2257. comp_info->vdc_info.pkt_per_line;
  2258. }
  2259. if (phys != sde_enc->cur_master) {
  2260. /**
  2261. * on DMS request, the encoder will be enabled
  2262. * already. Invoke restore to reconfigure the
  2263. * new mode.
  2264. */
  2265. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2266. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2267. phys->ops.restore)
  2268. phys->ops.restore(phys);
  2269. else if (phys->ops.enable)
  2270. phys->ops.enable(phys);
  2271. }
  2272. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2273. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2274. phys->ops.setup_misr(phys, true,
  2275. sde_enc->misr_frame_count);
  2276. }
  2277. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2278. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2279. sde_enc->cur_master->ops.restore)
  2280. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2281. else if (sde_enc->cur_master->ops.enable)
  2282. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2283. _sde_encoder_virt_enable_helper(drm_enc);
  2284. }
  2285. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2286. {
  2287. struct sde_encoder_virt *sde_enc = NULL;
  2288. struct sde_kms *sde_kms;
  2289. enum sde_intf_mode intf_mode;
  2290. int i = 0;
  2291. if (!drm_enc) {
  2292. SDE_ERROR("invalid encoder\n");
  2293. return;
  2294. } else if (!drm_enc->dev) {
  2295. SDE_ERROR("invalid dev\n");
  2296. return;
  2297. } else if (!drm_enc->dev->dev_private) {
  2298. SDE_ERROR("invalid dev_private\n");
  2299. return;
  2300. }
  2301. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2302. SDE_ERROR("power resource is not enabled\n");
  2303. return;
  2304. }
  2305. sde_enc = to_sde_encoder_virt(drm_enc);
  2306. SDE_DEBUG_ENC(sde_enc, "\n");
  2307. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2308. if (!sde_kms)
  2309. return;
  2310. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2311. SDE_EVT32(DRMID(drm_enc));
  2312. /* wait for idle */
  2313. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2314. _sde_encoder_input_handler_unregister(drm_enc);
  2315. /*
  2316. * For primary command mode and video mode encoders, execute the
  2317. * resource control pre-stop operations before the physical encoders
  2318. * are disabled, to allow the rsc to transition its states properly.
  2319. *
  2320. * For other encoder types, rsc should not be enabled until after
  2321. * they have been fully disabled, so delay the pre-stop operations
  2322. * until after the physical disable calls have returned.
  2323. */
  2324. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2325. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2326. sde_encoder_resource_control(drm_enc,
  2327. SDE_ENC_RC_EVENT_PRE_STOP);
  2328. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2329. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2330. if (phys && phys->ops.disable)
  2331. phys->ops.disable(phys);
  2332. }
  2333. } else {
  2334. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2335. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2336. if (phys && phys->ops.disable)
  2337. phys->ops.disable(phys);
  2338. }
  2339. sde_encoder_resource_control(drm_enc,
  2340. SDE_ENC_RC_EVENT_PRE_STOP);
  2341. }
  2342. /*
  2343. * disable dce after the transfer is complete (for command mode)
  2344. * and after physical encoder is disabled, to make sure timing
  2345. * engine is already disabled (for video mode).
  2346. */
  2347. if (!sde_in_trusted_vm(sde_kms))
  2348. sde_encoder_dce_disable(sde_enc);
  2349. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2350. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2351. if (sde_enc->phys_encs[i]) {
  2352. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2353. sde_enc->phys_encs[i]->connector = NULL;
  2354. }
  2355. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2356. }
  2357. sde_enc->cur_master = NULL;
  2358. /*
  2359. * clear the cached crtc in sde_enc on use case finish, after all the
  2360. * outstanding events and timers have been completed
  2361. */
  2362. sde_enc->crtc = NULL;
  2363. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2364. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2365. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2366. }
  2367. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2368. struct sde_encoder_phys_wb *wb_enc)
  2369. {
  2370. struct sde_encoder_virt *sde_enc;
  2371. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2372. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2373. if (wb_enc) {
  2374. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2375. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2376. false, phys_enc->hw_pp->idx);
  2377. if (phys_enc->hw_ctl->ops.update_bitmask)
  2378. phys_enc->hw_ctl->ops.update_bitmask(
  2379. phys_enc->hw_ctl,
  2380. SDE_HW_FLUSH_WB,
  2381. wb_enc->hw_wb->idx, true);
  2382. }
  2383. } else {
  2384. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2385. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2386. phys_enc->hw_intf, false,
  2387. phys_enc->hw_pp->idx);
  2388. if (phys_enc->hw_ctl->ops.update_bitmask)
  2389. phys_enc->hw_ctl->ops.update_bitmask(
  2390. phys_enc->hw_ctl,
  2391. SDE_HW_FLUSH_INTF,
  2392. phys_enc->hw_intf->idx, true);
  2393. }
  2394. }
  2395. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2396. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2397. if (phys_enc->hw_ctl->ops.update_bitmask &&
  2398. phys_enc->hw_pp->merge_3d)
  2399. phys_enc->hw_ctl->ops.update_bitmask(
  2400. phys_enc->hw_ctl, SDE_HW_FLUSH_MERGE_3D,
  2401. phys_enc->hw_pp->merge_3d->idx, true);
  2402. }
  2403. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2404. phys_enc->hw_pp) {
  2405. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2406. false, phys_enc->hw_pp->idx);
  2407. if (phys_enc->hw_ctl->ops.update_bitmask)
  2408. phys_enc->hw_ctl->ops.update_bitmask(
  2409. phys_enc->hw_ctl, SDE_HW_FLUSH_CDM,
  2410. phys_enc->hw_cdm->idx, true);
  2411. }
  2412. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2413. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2414. phys_enc->hw_ctl->ops.reset_post_disable)
  2415. phys_enc->hw_ctl->ops.reset_post_disable(
  2416. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2417. phys_enc->hw_pp->merge_3d ?
  2418. phys_enc->hw_pp->merge_3d->idx : 0);
  2419. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2420. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2421. }
  2422. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2423. enum sde_intf_type type, u32 controller_id)
  2424. {
  2425. int i = 0;
  2426. for (i = 0; i < catalog->intf_count; i++) {
  2427. if (catalog->intf[i].type == type
  2428. && catalog->intf[i].controller_id == controller_id) {
  2429. return catalog->intf[i].id;
  2430. }
  2431. }
  2432. return INTF_MAX;
  2433. }
  2434. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2435. enum sde_intf_type type, u32 controller_id)
  2436. {
  2437. if (controller_id < catalog->wb_count)
  2438. return catalog->wb[controller_id].id;
  2439. return WB_MAX;
  2440. }
  2441. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2442. struct drm_crtc *crtc)
  2443. {
  2444. struct sde_hw_uidle *uidle;
  2445. struct sde_uidle_cntr cntr;
  2446. struct sde_uidle_status status;
  2447. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2448. pr_err("invalid params %d %d\n",
  2449. !sde_kms, !crtc);
  2450. return;
  2451. }
  2452. /* check if perf counters are enabled and setup */
  2453. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2454. return;
  2455. uidle = sde_kms->hw_uidle;
  2456. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2457. && uidle->ops.uidle_get_status) {
  2458. uidle->ops.uidle_get_status(uidle, &status);
  2459. trace_sde_perf_uidle_status(
  2460. crtc->base.id,
  2461. status.uidle_danger_status_0,
  2462. status.uidle_danger_status_1,
  2463. status.uidle_safe_status_0,
  2464. status.uidle_safe_status_1,
  2465. status.uidle_idle_status_0,
  2466. status.uidle_idle_status_1,
  2467. status.uidle_fal_status_0,
  2468. status.uidle_fal_status_1,
  2469. status.uidle_status,
  2470. status.uidle_en_fal10);
  2471. }
  2472. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2473. && uidle->ops.uidle_get_cntr) {
  2474. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2475. trace_sde_perf_uidle_cntr(
  2476. crtc->base.id,
  2477. cntr.fal1_gate_cntr,
  2478. cntr.fal10_gate_cntr,
  2479. cntr.fal_wait_gate_cntr,
  2480. cntr.fal1_num_transitions_cntr,
  2481. cntr.fal10_num_transitions_cntr,
  2482. cntr.min_gate_cntr,
  2483. cntr.max_gate_cntr);
  2484. }
  2485. }
  2486. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2487. struct sde_encoder_phys *phy_enc)
  2488. {
  2489. struct sde_encoder_virt *sde_enc = NULL;
  2490. unsigned long lock_flags;
  2491. if (!drm_enc || !phy_enc)
  2492. return;
  2493. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2494. sde_enc = to_sde_encoder_virt(drm_enc);
  2495. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2496. if (sde_enc->crtc_vblank_cb)
  2497. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2498. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2499. if (phy_enc->sde_kms &&
  2500. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2501. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2502. atomic_inc(&phy_enc->vsync_cnt);
  2503. SDE_ATRACE_END("encoder_vblank_callback");
  2504. }
  2505. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2506. struct sde_encoder_phys *phy_enc)
  2507. {
  2508. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2509. if (!phy_enc)
  2510. return;
  2511. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2512. atomic_inc(&phy_enc->underrun_cnt);
  2513. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2514. if (sde_enc->cur_master &&
  2515. sde_enc->cur_master->ops.get_underrun_line_count)
  2516. sde_enc->cur_master->ops.get_underrun_line_count(
  2517. sde_enc->cur_master);
  2518. trace_sde_encoder_underrun(DRMID(drm_enc),
  2519. atomic_read(&phy_enc->underrun_cnt));
  2520. SDE_DBG_CTRL("stop_ftrace");
  2521. SDE_DBG_CTRL("panic_underrun");
  2522. SDE_ATRACE_END("encoder_underrun_callback");
  2523. }
  2524. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2525. void (*vbl_cb)(void *), void *vbl_data)
  2526. {
  2527. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2528. unsigned long lock_flags;
  2529. bool enable;
  2530. int i;
  2531. enable = vbl_cb ? true : false;
  2532. if (!drm_enc) {
  2533. SDE_ERROR("invalid encoder\n");
  2534. return;
  2535. }
  2536. SDE_DEBUG_ENC(sde_enc, "\n");
  2537. SDE_EVT32(DRMID(drm_enc), enable);
  2538. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2539. sde_enc->crtc_vblank_cb = vbl_cb;
  2540. sde_enc->crtc_vblank_cb_data = vbl_data;
  2541. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2542. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2543. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2544. if (phys && phys->ops.control_vblank_irq)
  2545. phys->ops.control_vblank_irq(phys, enable);
  2546. }
  2547. sde_enc->vblank_enabled = enable;
  2548. }
  2549. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2550. void (*frame_event_cb)(void *, u32 event),
  2551. struct drm_crtc *crtc)
  2552. {
  2553. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2554. unsigned long lock_flags;
  2555. bool enable;
  2556. enable = frame_event_cb ? true : false;
  2557. if (!drm_enc) {
  2558. SDE_ERROR("invalid encoder\n");
  2559. return;
  2560. }
  2561. SDE_DEBUG_ENC(sde_enc, "\n");
  2562. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2563. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2564. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2565. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2566. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2567. }
  2568. static void sde_encoder_frame_done_callback(
  2569. struct drm_encoder *drm_enc,
  2570. struct sde_encoder_phys *ready_phys, u32 event)
  2571. {
  2572. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2573. unsigned int i;
  2574. bool trigger = true;
  2575. bool is_cmd_mode = false;
  2576. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2577. if (!drm_enc || !sde_enc->cur_master) {
  2578. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2579. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2580. return;
  2581. }
  2582. sde_enc->crtc_frame_event_cb_data.connector =
  2583. sde_enc->cur_master->connector;
  2584. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2585. is_cmd_mode = true;
  2586. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2587. | SDE_ENCODER_FRAME_EVENT_ERROR
  2588. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2589. if (ready_phys->connector)
  2590. topology = sde_connector_get_topology_name(
  2591. ready_phys->connector);
  2592. /* One of the physical encoders has become idle */
  2593. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2594. if (sde_enc->phys_encs[i] == ready_phys) {
  2595. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2596. atomic_read(&sde_enc->frame_done_cnt[i]));
  2597. if (!atomic_add_unless(
  2598. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2599. SDE_EVT32(DRMID(drm_enc), event,
  2600. ready_phys->intf_idx,
  2601. SDE_EVTLOG_ERROR);
  2602. SDE_ERROR_ENC(sde_enc,
  2603. "intf idx:%d, event:%d\n",
  2604. ready_phys->intf_idx, event);
  2605. return;
  2606. }
  2607. }
  2608. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2609. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2610. trigger = false;
  2611. }
  2612. if (trigger) {
  2613. if (sde_enc->crtc_frame_event_cb)
  2614. sde_enc->crtc_frame_event_cb(
  2615. &sde_enc->crtc_frame_event_cb_data,
  2616. event);
  2617. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2618. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2619. -1, 0);
  2620. }
  2621. } else if (sde_enc->crtc_frame_event_cb) {
  2622. sde_enc->crtc_frame_event_cb(
  2623. &sde_enc->crtc_frame_event_cb_data, event);
  2624. }
  2625. }
  2626. static void sde_encoder_get_qsync_fps_callback(
  2627. struct drm_encoder *drm_enc,
  2628. u32 *qsync_fps)
  2629. {
  2630. struct msm_display_info *disp_info;
  2631. struct sde_encoder_virt *sde_enc;
  2632. if (!qsync_fps)
  2633. return;
  2634. *qsync_fps = 0;
  2635. if (!drm_enc) {
  2636. SDE_ERROR("invalid drm encoder\n");
  2637. return;
  2638. }
  2639. sde_enc = to_sde_encoder_virt(drm_enc);
  2640. disp_info = &sde_enc->disp_info;
  2641. *qsync_fps = disp_info->qsync_min_fps;
  2642. }
  2643. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2644. {
  2645. struct sde_encoder_virt *sde_enc;
  2646. if (!drm_enc) {
  2647. SDE_ERROR("invalid drm encoder\n");
  2648. return -EINVAL;
  2649. }
  2650. sde_enc = to_sde_encoder_virt(drm_enc);
  2651. sde_encoder_resource_control(&sde_enc->base,
  2652. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2653. return 0;
  2654. }
  2655. /**
  2656. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2657. * drm_enc: Pointer to drm encoder structure
  2658. * phys: Pointer to physical encoder structure
  2659. * extra_flush: Additional bit mask to include in flush trigger
  2660. * config_changed: if true new config is applied, avoid increment of retire
  2661. * count if false
  2662. */
  2663. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2664. struct sde_encoder_phys *phys,
  2665. struct sde_ctl_flush_cfg *extra_flush,
  2666. bool config_changed)
  2667. {
  2668. struct sde_hw_ctl *ctl;
  2669. unsigned long lock_flags;
  2670. struct sde_encoder_virt *sde_enc;
  2671. int pend_ret_fence_cnt;
  2672. struct sde_connector *c_conn;
  2673. if (!drm_enc || !phys) {
  2674. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2675. !drm_enc, !phys);
  2676. return;
  2677. }
  2678. sde_enc = to_sde_encoder_virt(drm_enc);
  2679. c_conn = to_sde_connector(phys->connector);
  2680. if (!phys->hw_pp) {
  2681. SDE_ERROR("invalid pingpong hw\n");
  2682. return;
  2683. }
  2684. ctl = phys->hw_ctl;
  2685. if (!ctl || !phys->ops.trigger_flush) {
  2686. SDE_ERROR("missing ctl/trigger cb\n");
  2687. return;
  2688. }
  2689. if (phys->split_role == ENC_ROLE_SKIP) {
  2690. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2691. "skip flush pp%d ctl%d\n",
  2692. phys->hw_pp->idx - PINGPONG_0,
  2693. ctl->idx - CTL_0);
  2694. return;
  2695. }
  2696. /* update pending counts and trigger kickoff ctl flush atomically */
  2697. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2698. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  2699. atomic_inc(&phys->pending_retire_fence_cnt);
  2700. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2701. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2702. ctl->ops.update_bitmask) {
  2703. /* perform peripheral flush on every frame update for dp dsc */
  2704. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2705. phys->comp_ratio && c_conn->ops.update_pps) {
  2706. c_conn->ops.update_pps(phys->connector, NULL,
  2707. c_conn->display);
  2708. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2709. phys->hw_intf->idx, 1);
  2710. }
  2711. if (sde_enc->dynamic_hdr_updated)
  2712. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2713. phys->hw_intf->idx, 1);
  2714. }
  2715. if ((extra_flush && extra_flush->pending_flush_mask)
  2716. && ctl->ops.update_pending_flush)
  2717. ctl->ops.update_pending_flush(ctl, extra_flush);
  2718. phys->ops.trigger_flush(phys);
  2719. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2720. if (ctl->ops.get_pending_flush) {
  2721. struct sde_ctl_flush_cfg pending_flush = {0,};
  2722. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2723. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2724. ctl->idx - CTL_0,
  2725. pending_flush.pending_flush_mask,
  2726. pend_ret_fence_cnt);
  2727. } else {
  2728. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2729. ctl->idx - CTL_0,
  2730. pend_ret_fence_cnt);
  2731. }
  2732. }
  2733. /**
  2734. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2735. * phys: Pointer to physical encoder structure
  2736. */
  2737. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2738. {
  2739. struct sde_hw_ctl *ctl;
  2740. struct sde_encoder_virt *sde_enc;
  2741. if (!phys) {
  2742. SDE_ERROR("invalid argument(s)\n");
  2743. return;
  2744. }
  2745. if (!phys->hw_pp) {
  2746. SDE_ERROR("invalid pingpong hw\n");
  2747. return;
  2748. }
  2749. if (!phys->parent) {
  2750. SDE_ERROR("invalid parent\n");
  2751. return;
  2752. }
  2753. /* avoid ctrl start for encoder in clone mode */
  2754. if (phys->in_clone_mode)
  2755. return;
  2756. ctl = phys->hw_ctl;
  2757. sde_enc = to_sde_encoder_virt(phys->parent);
  2758. if (phys->split_role == ENC_ROLE_SKIP) {
  2759. SDE_DEBUG_ENC(sde_enc,
  2760. "skip start pp%d ctl%d\n",
  2761. phys->hw_pp->idx - PINGPONG_0,
  2762. ctl->idx - CTL_0);
  2763. return;
  2764. }
  2765. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2766. phys->ops.trigger_start(phys);
  2767. }
  2768. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2769. {
  2770. struct sde_hw_ctl *ctl;
  2771. if (!phys_enc) {
  2772. SDE_ERROR("invalid encoder\n");
  2773. return;
  2774. }
  2775. ctl = phys_enc->hw_ctl;
  2776. if (ctl && ctl->ops.trigger_flush)
  2777. ctl->ops.trigger_flush(ctl);
  2778. }
  2779. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2780. {
  2781. struct sde_hw_ctl *ctl;
  2782. if (!phys_enc) {
  2783. SDE_ERROR("invalid encoder\n");
  2784. return;
  2785. }
  2786. ctl = phys_enc->hw_ctl;
  2787. if (ctl && ctl->ops.trigger_start) {
  2788. ctl->ops.trigger_start(ctl);
  2789. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2790. }
  2791. }
  2792. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2793. {
  2794. struct sde_encoder_virt *sde_enc;
  2795. struct sde_connector *sde_con;
  2796. void *sde_con_disp;
  2797. struct sde_hw_ctl *ctl;
  2798. int rc;
  2799. if (!phys_enc) {
  2800. SDE_ERROR("invalid encoder\n");
  2801. return;
  2802. }
  2803. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2804. ctl = phys_enc->hw_ctl;
  2805. if (!ctl || !ctl->ops.reset)
  2806. return;
  2807. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2808. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2809. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2810. phys_enc->connector) {
  2811. sde_con = to_sde_connector(phys_enc->connector);
  2812. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2813. if (sde_con->ops.soft_reset) {
  2814. rc = sde_con->ops.soft_reset(sde_con_disp);
  2815. if (rc) {
  2816. SDE_ERROR_ENC(sde_enc,
  2817. "connector soft reset failure\n");
  2818. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2819. "panic");
  2820. }
  2821. }
  2822. }
  2823. phys_enc->enable_state = SDE_ENC_ENABLED;
  2824. }
  2825. /**
  2826. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2827. * Iterate through the physical encoders and perform consolidated flush
  2828. * and/or control start triggering as needed. This is done in the virtual
  2829. * encoder rather than the individual physical ones in order to handle
  2830. * use cases that require visibility into multiple physical encoders at
  2831. * a time.
  2832. * sde_enc: Pointer to virtual encoder structure
  2833. * config_changed: if true new config is applied. Avoid regdma_flush and
  2834. * incrementing the retire count if false.
  2835. */
  2836. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  2837. bool config_changed)
  2838. {
  2839. struct sde_hw_ctl *ctl;
  2840. uint32_t i;
  2841. struct sde_ctl_flush_cfg pending_flush = {0,};
  2842. u32 pending_kickoff_cnt;
  2843. struct msm_drm_private *priv = NULL;
  2844. struct sde_kms *sde_kms = NULL;
  2845. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2846. bool is_regdma_blocking = false, is_vid_mode = false;
  2847. struct sde_crtc *sde_crtc;
  2848. if (!sde_enc) {
  2849. SDE_ERROR("invalid encoder\n");
  2850. return;
  2851. }
  2852. sde_crtc = to_sde_crtc(sde_enc->crtc);
  2853. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2854. is_vid_mode = true;
  2855. is_regdma_blocking = (is_vid_mode ||
  2856. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2857. /* don't perform flush/start operations for slave encoders */
  2858. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2859. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2860. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2861. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2862. continue;
  2863. ctl = phys->hw_ctl;
  2864. if (!ctl)
  2865. continue;
  2866. if (phys->connector)
  2867. topology = sde_connector_get_topology_name(
  2868. phys->connector);
  2869. if (!phys->ops.needs_single_flush ||
  2870. !phys->ops.needs_single_flush(phys)) {
  2871. if (config_changed && ctl->ops.reg_dma_flush)
  2872. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2873. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  2874. config_changed);
  2875. } else if (ctl->ops.get_pending_flush) {
  2876. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2877. }
  2878. }
  2879. /* for split flush, combine pending flush masks and send to master */
  2880. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2881. ctl = sde_enc->cur_master->hw_ctl;
  2882. if (config_changed && ctl->ops.reg_dma_flush)
  2883. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2884. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2885. &pending_flush,
  2886. config_changed);
  2887. }
  2888. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2889. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2890. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2891. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2892. continue;
  2893. if (!phys->ops.needs_single_flush ||
  2894. !phys->ops.needs_single_flush(phys)) {
  2895. pending_kickoff_cnt =
  2896. sde_encoder_phys_inc_pending(phys);
  2897. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  2898. } else {
  2899. pending_kickoff_cnt =
  2900. sde_encoder_phys_inc_pending(phys);
  2901. SDE_EVT32(pending_kickoff_cnt,
  2902. pending_flush.pending_flush_mask,
  2903. SDE_EVTLOG_FUNC_CASE2);
  2904. }
  2905. }
  2906. if (sde_enc->misr_enable)
  2907. sde_encoder_misr_configure(&sde_enc->base, true,
  2908. sde_enc->misr_frame_count);
  2909. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  2910. if (crtc_misr_info.misr_enable && sde_crtc &&
  2911. sde_crtc->misr_reconfigure) {
  2912. sde_crtc_misr_setup(sde_enc->crtc, true,
  2913. crtc_misr_info.misr_frame_count);
  2914. sde_crtc->misr_reconfigure = false;
  2915. }
  2916. _sde_encoder_trigger_start(sde_enc->cur_master);
  2917. if (sde_enc->elevated_ahb_vote) {
  2918. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2919. priv = sde_enc->base.dev->dev_private;
  2920. if (sde_kms != NULL) {
  2921. sde_power_scale_reg_bus(&priv->phandle,
  2922. VOTE_INDEX_LOW,
  2923. false);
  2924. }
  2925. sde_enc->elevated_ahb_vote = false;
  2926. }
  2927. }
  2928. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  2929. struct drm_encoder *drm_enc,
  2930. unsigned long *affected_displays,
  2931. int num_active_phys)
  2932. {
  2933. struct sde_encoder_virt *sde_enc;
  2934. struct sde_encoder_phys *master;
  2935. enum sde_rm_topology_name topology;
  2936. bool is_right_only;
  2937. if (!drm_enc || !affected_displays)
  2938. return;
  2939. sde_enc = to_sde_encoder_virt(drm_enc);
  2940. master = sde_enc->cur_master;
  2941. if (!master || !master->connector)
  2942. return;
  2943. topology = sde_connector_get_topology_name(master->connector);
  2944. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  2945. return;
  2946. /*
  2947. * For pingpong split, the slave pingpong won't generate IRQs. For
  2948. * right-only updates, we can't swap pingpongs, or simply swap the
  2949. * master/slave assignment, we actually have to swap the interfaces
  2950. * so that the master physical encoder will use a pingpong/interface
  2951. * that generates irqs on which to wait.
  2952. */
  2953. is_right_only = !test_bit(0, affected_displays) &&
  2954. test_bit(1, affected_displays);
  2955. if (is_right_only && !sde_enc->intfs_swapped) {
  2956. /* right-only update swap interfaces */
  2957. swap(sde_enc->phys_encs[0]->intf_idx,
  2958. sde_enc->phys_encs[1]->intf_idx);
  2959. sde_enc->intfs_swapped = true;
  2960. } else if (!is_right_only && sde_enc->intfs_swapped) {
  2961. /* left-only or full update, swap back */
  2962. swap(sde_enc->phys_encs[0]->intf_idx,
  2963. sde_enc->phys_encs[1]->intf_idx);
  2964. sde_enc->intfs_swapped = false;
  2965. }
  2966. SDE_DEBUG_ENC(sde_enc,
  2967. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  2968. is_right_only, sde_enc->intfs_swapped,
  2969. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2970. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  2971. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  2972. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2973. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  2974. *affected_displays);
  2975. /* ppsplit always uses master since ppslave invalid for irqs*/
  2976. if (num_active_phys == 1)
  2977. *affected_displays = BIT(0);
  2978. }
  2979. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  2980. struct sde_encoder_kickoff_params *params)
  2981. {
  2982. struct sde_encoder_virt *sde_enc;
  2983. struct sde_encoder_phys *phys;
  2984. int i, num_active_phys;
  2985. bool master_assigned = false;
  2986. if (!drm_enc || !params)
  2987. return;
  2988. sde_enc = to_sde_encoder_virt(drm_enc);
  2989. if (sde_enc->num_phys_encs <= 1)
  2990. return;
  2991. /* count bits set */
  2992. num_active_phys = hweight_long(params->affected_displays);
  2993. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  2994. params->affected_displays, num_active_phys);
  2995. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  2996. num_active_phys);
  2997. /* for left/right only update, ppsplit master switches interface */
  2998. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  2999. &params->affected_displays, num_active_phys);
  3000. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3001. enum sde_enc_split_role prv_role, new_role;
  3002. bool active = false;
  3003. phys = sde_enc->phys_encs[i];
  3004. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3005. continue;
  3006. active = test_bit(i, &params->affected_displays);
  3007. prv_role = phys->split_role;
  3008. if (active && num_active_phys == 1)
  3009. new_role = ENC_ROLE_SOLO;
  3010. else if (active && !master_assigned)
  3011. new_role = ENC_ROLE_MASTER;
  3012. else if (active)
  3013. new_role = ENC_ROLE_SLAVE;
  3014. else
  3015. new_role = ENC_ROLE_SKIP;
  3016. phys->ops.update_split_role(phys, new_role);
  3017. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3018. sde_enc->cur_master = phys;
  3019. master_assigned = true;
  3020. }
  3021. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3022. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3023. phys->split_role, active);
  3024. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3025. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3026. phys->split_role, active, num_active_phys);
  3027. }
  3028. }
  3029. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3030. {
  3031. struct sde_encoder_virt *sde_enc;
  3032. struct msm_display_info *disp_info;
  3033. if (!drm_enc) {
  3034. SDE_ERROR("invalid encoder\n");
  3035. return false;
  3036. }
  3037. sde_enc = to_sde_encoder_virt(drm_enc);
  3038. disp_info = &sde_enc->disp_info;
  3039. return (disp_info->curr_panel_mode == mode);
  3040. }
  3041. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3042. {
  3043. struct sde_encoder_virt *sde_enc;
  3044. struct sde_encoder_phys *phys;
  3045. unsigned int i;
  3046. struct sde_hw_ctl *ctl;
  3047. if (!drm_enc) {
  3048. SDE_ERROR("invalid encoder\n");
  3049. return;
  3050. }
  3051. sde_enc = to_sde_encoder_virt(drm_enc);
  3052. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3053. phys = sde_enc->phys_encs[i];
  3054. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3055. sde_encoder_check_curr_mode(drm_enc,
  3056. MSM_DISPLAY_CMD_MODE)) {
  3057. ctl = phys->hw_ctl;
  3058. if (ctl->ops.trigger_pending)
  3059. /* update only for command mode primary ctl */
  3060. ctl->ops.trigger_pending(ctl);
  3061. }
  3062. }
  3063. sde_enc->idle_pc_restore = false;
  3064. }
  3065. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3066. {
  3067. struct sde_encoder_virt *sde_enc = container_of(work,
  3068. struct sde_encoder_virt, esd_trigger_work);
  3069. if (!sde_enc) {
  3070. SDE_ERROR("invalid sde encoder\n");
  3071. return;
  3072. }
  3073. sde_encoder_resource_control(&sde_enc->base,
  3074. SDE_ENC_RC_EVENT_KICKOFF);
  3075. }
  3076. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3077. {
  3078. struct sde_encoder_virt *sde_enc = container_of(work,
  3079. struct sde_encoder_virt, input_event_work);
  3080. if (!sde_enc) {
  3081. SDE_ERROR("invalid sde encoder\n");
  3082. return;
  3083. }
  3084. sde_encoder_resource_control(&sde_enc->base,
  3085. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3086. }
  3087. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3088. {
  3089. struct sde_encoder_virt *sde_enc = container_of(work,
  3090. struct sde_encoder_virt, early_wakeup_work);
  3091. if (!sde_enc) {
  3092. SDE_ERROR("invalid sde encoder\n");
  3093. return;
  3094. }
  3095. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3096. sde_encoder_resource_control(&sde_enc->base,
  3097. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3098. SDE_ATRACE_END("encoder_early_wakeup");
  3099. }
  3100. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3101. {
  3102. struct sde_encoder_virt *sde_enc = NULL;
  3103. struct msm_drm_thread *disp_thread = NULL;
  3104. struct msm_drm_private *priv = NULL;
  3105. priv = drm_enc->dev->dev_private;
  3106. sde_enc = to_sde_encoder_virt(drm_enc);
  3107. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3108. SDE_DEBUG_ENC(sde_enc,
  3109. "should only early wake up command mode display\n");
  3110. return;
  3111. }
  3112. if (!sde_enc->crtc || (sde_enc->crtc->index
  3113. >= ARRAY_SIZE(priv->event_thread))) {
  3114. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3115. sde_enc->crtc == NULL,
  3116. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3117. return;
  3118. }
  3119. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3120. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3121. kthread_queue_work(&disp_thread->worker,
  3122. &sde_enc->early_wakeup_work);
  3123. SDE_ATRACE_END("queue_early_wakeup_work");
  3124. }
  3125. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3126. {
  3127. static const uint64_t timeout_us = 50000;
  3128. static const uint64_t sleep_us = 20;
  3129. struct sde_encoder_virt *sde_enc;
  3130. ktime_t cur_ktime, exp_ktime;
  3131. uint32_t line_count, tmp, i;
  3132. if (!drm_enc) {
  3133. SDE_ERROR("invalid encoder\n");
  3134. return -EINVAL;
  3135. }
  3136. sde_enc = to_sde_encoder_virt(drm_enc);
  3137. if (!sde_enc->cur_master ||
  3138. !sde_enc->cur_master->ops.get_line_count) {
  3139. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3140. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3141. return -EINVAL;
  3142. }
  3143. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3144. line_count = sde_enc->cur_master->ops.get_line_count(
  3145. sde_enc->cur_master);
  3146. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3147. tmp = line_count;
  3148. line_count = sde_enc->cur_master->ops.get_line_count(
  3149. sde_enc->cur_master);
  3150. if (line_count < tmp) {
  3151. SDE_EVT32(DRMID(drm_enc), line_count);
  3152. return 0;
  3153. }
  3154. cur_ktime = ktime_get();
  3155. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3156. break;
  3157. usleep_range(sleep_us / 2, sleep_us);
  3158. }
  3159. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3160. return -ETIMEDOUT;
  3161. }
  3162. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3163. {
  3164. struct drm_encoder *drm_enc;
  3165. struct sde_rm_hw_iter rm_iter;
  3166. bool lm_valid = false;
  3167. bool intf_valid = false;
  3168. if (!phys_enc || !phys_enc->parent) {
  3169. SDE_ERROR("invalid encoder\n");
  3170. return -EINVAL;
  3171. }
  3172. drm_enc = phys_enc->parent;
  3173. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3174. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3175. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3176. phys_enc->has_intf_te)) {
  3177. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3178. SDE_HW_BLK_INTF);
  3179. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3180. struct sde_hw_intf *hw_intf =
  3181. (struct sde_hw_intf *)rm_iter.hw;
  3182. if (!hw_intf)
  3183. continue;
  3184. if (phys_enc->hw_ctl->ops.update_bitmask)
  3185. phys_enc->hw_ctl->ops.update_bitmask(
  3186. phys_enc->hw_ctl,
  3187. SDE_HW_FLUSH_INTF,
  3188. hw_intf->idx, 1);
  3189. intf_valid = true;
  3190. }
  3191. if (!intf_valid) {
  3192. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3193. "intf not found to flush\n");
  3194. return -EFAULT;
  3195. }
  3196. } else {
  3197. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3198. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3199. struct sde_hw_mixer *hw_lm =
  3200. (struct sde_hw_mixer *)rm_iter.hw;
  3201. if (!hw_lm)
  3202. continue;
  3203. /* update LM flush for HW without INTF TE */
  3204. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3205. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3206. phys_enc->hw_ctl,
  3207. hw_lm->idx, 1);
  3208. lm_valid = true;
  3209. }
  3210. if (!lm_valid) {
  3211. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3212. "lm not found to flush\n");
  3213. return -EFAULT;
  3214. }
  3215. }
  3216. return 0;
  3217. }
  3218. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3219. struct sde_encoder_virt *sde_enc)
  3220. {
  3221. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3222. struct sde_hw_mdp *mdptop = NULL;
  3223. sde_enc->dynamic_hdr_updated = false;
  3224. if (sde_enc->cur_master) {
  3225. mdptop = sde_enc->cur_master->hw_mdptop;
  3226. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3227. sde_enc->cur_master->connector);
  3228. }
  3229. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3230. return;
  3231. if (mdptop->ops.set_hdr_plus_metadata) {
  3232. sde_enc->dynamic_hdr_updated = true;
  3233. mdptop->ops.set_hdr_plus_metadata(
  3234. mdptop, dhdr_meta->dynamic_hdr_payload,
  3235. dhdr_meta->dynamic_hdr_payload_size,
  3236. sde_enc->cur_master->intf_idx == INTF_0 ?
  3237. 0 : 1);
  3238. }
  3239. }
  3240. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3241. {
  3242. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3243. struct sde_encoder_phys *phys;
  3244. int i;
  3245. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3246. phys = sde_enc->phys_encs[i];
  3247. if (phys && phys->ops.hw_reset)
  3248. phys->ops.hw_reset(phys);
  3249. }
  3250. }
  3251. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3252. struct sde_encoder_kickoff_params *params)
  3253. {
  3254. struct sde_encoder_virt *sde_enc;
  3255. struct sde_encoder_phys *phys;
  3256. struct sde_kms *sde_kms = NULL;
  3257. struct sde_crtc *sde_crtc;
  3258. bool needs_hw_reset = false, is_cmd_mode;
  3259. int i, rc, ret = 0;
  3260. struct msm_display_info *disp_info;
  3261. if (!drm_enc || !params || !drm_enc->dev ||
  3262. !drm_enc->dev->dev_private) {
  3263. SDE_ERROR("invalid args\n");
  3264. return -EINVAL;
  3265. }
  3266. sde_enc = to_sde_encoder_virt(drm_enc);
  3267. sde_kms = sde_encoder_get_kms(drm_enc);
  3268. if (!sde_kms)
  3269. return -EINVAL;
  3270. disp_info = &sde_enc->disp_info;
  3271. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3272. SDE_DEBUG_ENC(sde_enc, "\n");
  3273. SDE_EVT32(DRMID(drm_enc));
  3274. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3275. MSM_DISPLAY_CMD_MODE);
  3276. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3277. && is_cmd_mode)
  3278. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3279. sde_enc->cur_master->connector->state,
  3280. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3281. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3282. /* prepare for next kickoff, may include waiting on previous kickoff */
  3283. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3284. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3285. phys = sde_enc->phys_encs[i];
  3286. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3287. params->recovery_events_enabled =
  3288. sde_enc->recovery_events_enabled;
  3289. if (phys) {
  3290. if (phys->ops.prepare_for_kickoff) {
  3291. rc = phys->ops.prepare_for_kickoff(
  3292. phys, params);
  3293. if (rc)
  3294. ret = rc;
  3295. }
  3296. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3297. needs_hw_reset = true;
  3298. _sde_encoder_setup_dither(phys);
  3299. if (sde_enc->cur_master &&
  3300. sde_connector_is_qsync_updated(
  3301. sde_enc->cur_master->connector)) {
  3302. _helper_flush_qsync(phys);
  3303. }
  3304. }
  3305. }
  3306. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3307. if (rc) {
  3308. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3309. ret = rc;
  3310. goto end;
  3311. }
  3312. /* if any phys needs reset, reset all phys, in-order */
  3313. if (needs_hw_reset)
  3314. sde_encoder_needs_hw_reset(drm_enc);
  3315. _sde_encoder_update_master(drm_enc, params);
  3316. _sde_encoder_update_roi(drm_enc);
  3317. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3318. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3319. if (rc) {
  3320. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3321. sde_enc->cur_master->connector->base.id,
  3322. rc);
  3323. ret = rc;
  3324. }
  3325. }
  3326. if (sde_enc->cur_master &&
  3327. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3328. !sde_enc->cur_master->cont_splash_enabled)) {
  3329. rc = sde_encoder_dce_setup(sde_enc, params);
  3330. if (rc) {
  3331. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3332. ret = rc;
  3333. }
  3334. }
  3335. sde_encoder_dce_flush(sde_enc);
  3336. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3337. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3338. sde_enc->cur_master, sde_kms->qdss_enabled);
  3339. end:
  3340. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3341. return ret;
  3342. }
  3343. /**
  3344. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3345. * with the specified encoder, and unstage all pipes from it
  3346. * @encoder: encoder pointer
  3347. * Returns: 0 on success
  3348. */
  3349. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3350. {
  3351. struct sde_encoder_virt *sde_enc;
  3352. struct sde_encoder_phys *phys;
  3353. unsigned int i;
  3354. int rc = 0;
  3355. if (!drm_enc) {
  3356. SDE_ERROR("invalid encoder\n");
  3357. return -EINVAL;
  3358. }
  3359. sde_enc = to_sde_encoder_virt(drm_enc);
  3360. SDE_ATRACE_BEGIN("encoder_release_lm");
  3361. SDE_DEBUG_ENC(sde_enc, "\n");
  3362. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3363. phys = sde_enc->phys_encs[i];
  3364. if (!phys)
  3365. continue;
  3366. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3367. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3368. if (rc)
  3369. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3370. }
  3371. SDE_ATRACE_END("encoder_release_lm");
  3372. return rc;
  3373. }
  3374. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error,
  3375. bool config_changed)
  3376. {
  3377. struct sde_encoder_virt *sde_enc;
  3378. struct sde_encoder_phys *phys;
  3379. unsigned int i;
  3380. if (!drm_enc) {
  3381. SDE_ERROR("invalid encoder\n");
  3382. return;
  3383. }
  3384. SDE_ATRACE_BEGIN("encoder_kickoff");
  3385. sde_enc = to_sde_encoder_virt(drm_enc);
  3386. SDE_DEBUG_ENC(sde_enc, "\n");
  3387. /* create a 'no pipes' commit to release buffers on errors */
  3388. if (is_error)
  3389. _sde_encoder_reset_ctl_hw(drm_enc);
  3390. /* All phys encs are ready to go, trigger the kickoff */
  3391. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3392. /* allow phys encs to handle any post-kickoff business */
  3393. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3394. phys = sde_enc->phys_encs[i];
  3395. if (phys && phys->ops.handle_post_kickoff)
  3396. phys->ops.handle_post_kickoff(phys);
  3397. }
  3398. SDE_ATRACE_END("encoder_kickoff");
  3399. }
  3400. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3401. struct sde_hw_pp_vsync_info *info)
  3402. {
  3403. struct sde_encoder_virt *sde_enc;
  3404. struct sde_encoder_phys *phys;
  3405. int i, ret;
  3406. if (!drm_enc || !info)
  3407. return;
  3408. sde_enc = to_sde_encoder_virt(drm_enc);
  3409. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3410. phys = sde_enc->phys_encs[i];
  3411. if (phys && phys->hw_intf && phys->hw_pp
  3412. && phys->hw_intf->ops.get_vsync_info) {
  3413. ret = phys->hw_intf->ops.get_vsync_info(
  3414. phys->hw_intf, &info[i]);
  3415. if (!ret) {
  3416. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3417. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3418. }
  3419. }
  3420. }
  3421. }
  3422. void sde_encoder_helper_get_transfer_time(struct drm_encoder *drm_enc,
  3423. u32 *transfer_time_us)
  3424. {
  3425. struct sde_encoder_virt *sde_enc;
  3426. struct msm_mode_info *info;
  3427. if (!drm_enc || !transfer_time_us) {
  3428. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3429. !transfer_time_us);
  3430. return;
  3431. }
  3432. sde_enc = to_sde_encoder_virt(drm_enc);
  3433. info = &sde_enc->mode_info;
  3434. *transfer_time_us = info->mdp_transfer_time_us;
  3435. }
  3436. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3437. struct drm_framebuffer *fb)
  3438. {
  3439. struct drm_encoder *drm_enc;
  3440. struct sde_hw_mixer_cfg mixer;
  3441. struct sde_rm_hw_iter lm_iter;
  3442. bool lm_valid = false;
  3443. if (!phys_enc || !phys_enc->parent) {
  3444. SDE_ERROR("invalid encoder\n");
  3445. return -EINVAL;
  3446. }
  3447. drm_enc = phys_enc->parent;
  3448. memset(&mixer, 0, sizeof(mixer));
  3449. /* reset associated CTL/LMs */
  3450. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3451. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3452. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3453. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3454. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3455. if (!hw_lm)
  3456. continue;
  3457. /* need to flush LM to remove it */
  3458. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3459. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3460. phys_enc->hw_ctl,
  3461. hw_lm->idx, 1);
  3462. if (fb) {
  3463. /* assume a single LM if targeting a frame buffer */
  3464. if (lm_valid)
  3465. continue;
  3466. mixer.out_height = fb->height;
  3467. mixer.out_width = fb->width;
  3468. if (hw_lm->ops.setup_mixer_out)
  3469. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3470. }
  3471. lm_valid = true;
  3472. /* only enable border color on LM */
  3473. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3474. phys_enc->hw_ctl->ops.setup_blendstage(
  3475. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3476. }
  3477. if (!lm_valid) {
  3478. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3479. return -EFAULT;
  3480. }
  3481. return 0;
  3482. }
  3483. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3484. {
  3485. struct sde_encoder_virt *sde_enc;
  3486. struct sde_encoder_phys *phys;
  3487. int i, rc = 0, ret = 0;
  3488. struct sde_hw_ctl *ctl;
  3489. if (!drm_enc) {
  3490. SDE_ERROR("invalid encoder\n");
  3491. return -EINVAL;
  3492. }
  3493. sde_enc = to_sde_encoder_virt(drm_enc);
  3494. /* update the qsync parameters for the current frame */
  3495. if (sde_enc->cur_master)
  3496. sde_connector_set_qsync_params(
  3497. sde_enc->cur_master->connector);
  3498. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3499. phys = sde_enc->phys_encs[i];
  3500. if (phys && phys->ops.prepare_commit)
  3501. phys->ops.prepare_commit(phys);
  3502. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3503. ret = -ETIMEDOUT;
  3504. if (phys && phys->hw_ctl) {
  3505. ctl = phys->hw_ctl;
  3506. /*
  3507. * avoid clearing the pending flush during the first
  3508. * frame update after idle power collpase as the
  3509. * restore path would have updated the pending flush
  3510. */
  3511. if (!sde_enc->idle_pc_restore &&
  3512. ctl->ops.clear_pending_flush)
  3513. ctl->ops.clear_pending_flush(ctl);
  3514. }
  3515. }
  3516. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3517. rc = sde_connector_prepare_commit(
  3518. sde_enc->cur_master->connector);
  3519. if (rc)
  3520. SDE_ERROR_ENC(sde_enc,
  3521. "prepare commit failed conn %d rc %d\n",
  3522. sde_enc->cur_master->connector->base.id,
  3523. rc);
  3524. }
  3525. return ret;
  3526. }
  3527. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3528. bool enable, u32 frame_count)
  3529. {
  3530. if (!phys_enc)
  3531. return;
  3532. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3533. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3534. enable, frame_count);
  3535. }
  3536. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3537. bool nonblock, u32 *misr_value)
  3538. {
  3539. if (!phys_enc)
  3540. return -EINVAL;
  3541. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3542. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3543. nonblock, misr_value) : -ENOTSUPP;
  3544. }
  3545. #ifdef CONFIG_DEBUG_FS
  3546. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3547. {
  3548. struct sde_encoder_virt *sde_enc;
  3549. int i;
  3550. if (!s || !s->private)
  3551. return -EINVAL;
  3552. sde_enc = s->private;
  3553. mutex_lock(&sde_enc->enc_lock);
  3554. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3555. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3556. if (!phys)
  3557. continue;
  3558. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3559. phys->intf_idx - INTF_0,
  3560. atomic_read(&phys->vsync_cnt),
  3561. atomic_read(&phys->underrun_cnt));
  3562. switch (phys->intf_mode) {
  3563. case INTF_MODE_VIDEO:
  3564. seq_puts(s, "mode: video\n");
  3565. break;
  3566. case INTF_MODE_CMD:
  3567. seq_puts(s, "mode: command\n");
  3568. break;
  3569. case INTF_MODE_WB_BLOCK:
  3570. seq_puts(s, "mode: wb block\n");
  3571. break;
  3572. case INTF_MODE_WB_LINE:
  3573. seq_puts(s, "mode: wb line\n");
  3574. break;
  3575. default:
  3576. seq_puts(s, "mode: ???\n");
  3577. break;
  3578. }
  3579. }
  3580. mutex_unlock(&sde_enc->enc_lock);
  3581. return 0;
  3582. }
  3583. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3584. struct file *file)
  3585. {
  3586. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3587. }
  3588. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3589. const char __user *user_buf, size_t count, loff_t *ppos)
  3590. {
  3591. struct sde_encoder_virt *sde_enc;
  3592. char buf[MISR_BUFF_SIZE + 1];
  3593. size_t buff_copy;
  3594. u32 frame_count, enable;
  3595. struct sde_kms *sde_kms = NULL;
  3596. struct drm_encoder *drm_enc;
  3597. if (!file || !file->private_data)
  3598. return -EINVAL;
  3599. sde_enc = file->private_data;
  3600. if (!sde_enc)
  3601. return -EINVAL;
  3602. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3603. if (!sde_kms)
  3604. return -EINVAL;
  3605. drm_enc = &sde_enc->base;
  3606. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3607. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3608. return -ENOTSUPP;
  3609. }
  3610. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3611. if (copy_from_user(buf, user_buf, buff_copy))
  3612. return -EINVAL;
  3613. buf[buff_copy] = 0; /* end of string */
  3614. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3615. return -EINVAL;
  3616. sde_enc->misr_enable = enable;
  3617. sde_enc->misr_reconfigure = true;
  3618. sde_enc->misr_frame_count = frame_count;
  3619. return count;
  3620. }
  3621. static ssize_t _sde_encoder_misr_read(struct file *file,
  3622. char __user *user_buff, size_t count, loff_t *ppos)
  3623. {
  3624. struct sde_encoder_virt *sde_enc;
  3625. struct sde_kms *sde_kms = NULL;
  3626. struct drm_encoder *drm_enc;
  3627. int i = 0, len = 0;
  3628. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3629. int rc;
  3630. if (*ppos)
  3631. return 0;
  3632. if (!file || !file->private_data)
  3633. return -EINVAL;
  3634. sde_enc = file->private_data;
  3635. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3636. if (!sde_kms)
  3637. return -EINVAL;
  3638. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3639. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3640. return -ENOTSUPP;
  3641. }
  3642. drm_enc = &sde_enc->base;
  3643. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3644. if (rc < 0)
  3645. return rc;
  3646. if (!sde_enc->misr_enable) {
  3647. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3648. "disabled\n");
  3649. goto buff_check;
  3650. }
  3651. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3652. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3653. u32 misr_value = 0;
  3654. if (!phys || !phys->ops.collect_misr) {
  3655. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3656. "invalid\n");
  3657. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3658. continue;
  3659. }
  3660. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3661. if (rc) {
  3662. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3663. "invalid\n");
  3664. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3665. rc);
  3666. continue;
  3667. } else {
  3668. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3669. "Intf idx:%d\n",
  3670. phys->intf_idx - INTF_0);
  3671. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3672. "0x%x\n", misr_value);
  3673. }
  3674. }
  3675. buff_check:
  3676. if (count <= len) {
  3677. len = 0;
  3678. goto end;
  3679. }
  3680. if (copy_to_user(user_buff, buf, len)) {
  3681. len = -EFAULT;
  3682. goto end;
  3683. }
  3684. *ppos += len; /* increase offset */
  3685. end:
  3686. pm_runtime_put_sync(drm_enc->dev->dev);
  3687. return len;
  3688. }
  3689. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3690. {
  3691. struct sde_encoder_virt *sde_enc;
  3692. struct sde_kms *sde_kms;
  3693. int i;
  3694. static const struct file_operations debugfs_status_fops = {
  3695. .open = _sde_encoder_debugfs_status_open,
  3696. .read = seq_read,
  3697. .llseek = seq_lseek,
  3698. .release = single_release,
  3699. };
  3700. static const struct file_operations debugfs_misr_fops = {
  3701. .open = simple_open,
  3702. .read = _sde_encoder_misr_read,
  3703. .write = _sde_encoder_misr_setup,
  3704. };
  3705. char name[SDE_NAME_SIZE];
  3706. if (!drm_enc) {
  3707. SDE_ERROR("invalid encoder\n");
  3708. return -EINVAL;
  3709. }
  3710. sde_enc = to_sde_encoder_virt(drm_enc);
  3711. sde_kms = sde_encoder_get_kms(drm_enc);
  3712. if (!sde_kms) {
  3713. SDE_ERROR("invalid sde_kms\n");
  3714. return -EINVAL;
  3715. }
  3716. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3717. /* create overall sub-directory for the encoder */
  3718. sde_enc->debugfs_root = debugfs_create_dir(name,
  3719. drm_enc->dev->primary->debugfs_root);
  3720. if (!sde_enc->debugfs_root)
  3721. return -ENOMEM;
  3722. /* don't error check these */
  3723. debugfs_create_file("status", 0400,
  3724. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3725. debugfs_create_file("misr_data", 0600,
  3726. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3727. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3728. &sde_enc->idle_pc_enabled);
  3729. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3730. &sde_enc->frame_trigger_mode);
  3731. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3732. if (sde_enc->phys_encs[i] &&
  3733. sde_enc->phys_encs[i]->ops.late_register)
  3734. sde_enc->phys_encs[i]->ops.late_register(
  3735. sde_enc->phys_encs[i],
  3736. sde_enc->debugfs_root);
  3737. return 0;
  3738. }
  3739. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3740. {
  3741. struct sde_encoder_virt *sde_enc;
  3742. if (!drm_enc)
  3743. return;
  3744. sde_enc = to_sde_encoder_virt(drm_enc);
  3745. debugfs_remove_recursive(sde_enc->debugfs_root);
  3746. }
  3747. #else
  3748. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3749. {
  3750. return 0;
  3751. }
  3752. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3753. {
  3754. }
  3755. #endif
  3756. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3757. {
  3758. return _sde_encoder_init_debugfs(encoder);
  3759. }
  3760. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3761. {
  3762. _sde_encoder_destroy_debugfs(encoder);
  3763. }
  3764. static int sde_encoder_virt_add_phys_encs(
  3765. struct msm_display_info *disp_info,
  3766. struct sde_encoder_virt *sde_enc,
  3767. struct sde_enc_phys_init_params *params)
  3768. {
  3769. struct sde_encoder_phys *enc = NULL;
  3770. u32 display_caps = disp_info->capabilities;
  3771. SDE_DEBUG_ENC(sde_enc, "\n");
  3772. /*
  3773. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3774. * in this function, check up-front.
  3775. */
  3776. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3777. ARRAY_SIZE(sde_enc->phys_encs)) {
  3778. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3779. sde_enc->num_phys_encs);
  3780. return -EINVAL;
  3781. }
  3782. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3783. enc = sde_encoder_phys_vid_init(params);
  3784. if (IS_ERR_OR_NULL(enc)) {
  3785. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3786. PTR_ERR(enc));
  3787. return !enc ? -EINVAL : PTR_ERR(enc);
  3788. }
  3789. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3790. }
  3791. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3792. enc = sde_encoder_phys_cmd_init(params);
  3793. if (IS_ERR_OR_NULL(enc)) {
  3794. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3795. PTR_ERR(enc));
  3796. return !enc ? -EINVAL : PTR_ERR(enc);
  3797. }
  3798. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3799. }
  3800. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3801. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3802. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3803. else
  3804. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3805. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3806. ++sde_enc->num_phys_encs;
  3807. return 0;
  3808. }
  3809. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3810. struct sde_enc_phys_init_params *params)
  3811. {
  3812. struct sde_encoder_phys *enc = NULL;
  3813. if (!sde_enc) {
  3814. SDE_ERROR("invalid encoder\n");
  3815. return -EINVAL;
  3816. }
  3817. SDE_DEBUG_ENC(sde_enc, "\n");
  3818. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3819. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3820. sde_enc->num_phys_encs);
  3821. return -EINVAL;
  3822. }
  3823. enc = sde_encoder_phys_wb_init(params);
  3824. if (IS_ERR_OR_NULL(enc)) {
  3825. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3826. PTR_ERR(enc));
  3827. return !enc ? -EINVAL : PTR_ERR(enc);
  3828. }
  3829. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3830. ++sde_enc->num_phys_encs;
  3831. return 0;
  3832. }
  3833. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3834. struct sde_kms *sde_kms,
  3835. struct msm_display_info *disp_info,
  3836. int *drm_enc_mode)
  3837. {
  3838. int ret = 0;
  3839. int i = 0;
  3840. enum sde_intf_type intf_type;
  3841. struct sde_encoder_virt_ops parent_ops = {
  3842. sde_encoder_vblank_callback,
  3843. sde_encoder_underrun_callback,
  3844. sde_encoder_frame_done_callback,
  3845. sde_encoder_get_qsync_fps_callback,
  3846. };
  3847. struct sde_enc_phys_init_params phys_params;
  3848. if (!sde_enc || !sde_kms) {
  3849. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3850. !sde_enc, !sde_kms);
  3851. return -EINVAL;
  3852. }
  3853. memset(&phys_params, 0, sizeof(phys_params));
  3854. phys_params.sde_kms = sde_kms;
  3855. phys_params.parent = &sde_enc->base;
  3856. phys_params.parent_ops = parent_ops;
  3857. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3858. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3859. SDE_DEBUG("\n");
  3860. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3861. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3862. intf_type = INTF_DSI;
  3863. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3864. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3865. intf_type = INTF_HDMI;
  3866. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3867. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3868. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3869. else
  3870. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3871. intf_type = INTF_DP;
  3872. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3873. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3874. intf_type = INTF_WB;
  3875. } else {
  3876. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3877. return -EINVAL;
  3878. }
  3879. WARN_ON(disp_info->num_of_h_tiles < 1);
  3880. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  3881. sde_enc->te_source = disp_info->te_source;
  3882. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  3883. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  3884. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  3885. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  3886. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  3887. mutex_lock(&sde_enc->enc_lock);
  3888. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  3889. /*
  3890. * Left-most tile is at index 0, content is controller id
  3891. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  3892. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  3893. */
  3894. u32 controller_id = disp_info->h_tile_instance[i];
  3895. if (disp_info->num_of_h_tiles > 1) {
  3896. if (i == 0)
  3897. phys_params.split_role = ENC_ROLE_MASTER;
  3898. else
  3899. phys_params.split_role = ENC_ROLE_SLAVE;
  3900. } else {
  3901. phys_params.split_role = ENC_ROLE_SOLO;
  3902. }
  3903. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  3904. i, controller_id, phys_params.split_role);
  3905. if (sde_enc->ops.phys_init) {
  3906. struct sde_encoder_phys *enc;
  3907. enc = sde_enc->ops.phys_init(intf_type,
  3908. controller_id,
  3909. &phys_params);
  3910. if (enc) {
  3911. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3912. enc;
  3913. ++sde_enc->num_phys_encs;
  3914. } else
  3915. SDE_ERROR_ENC(sde_enc,
  3916. "failed to add phys encs\n");
  3917. continue;
  3918. }
  3919. if (intf_type == INTF_WB) {
  3920. phys_params.intf_idx = INTF_MAX;
  3921. phys_params.wb_idx = sde_encoder_get_wb(
  3922. sde_kms->catalog,
  3923. intf_type, controller_id);
  3924. if (phys_params.wb_idx == WB_MAX) {
  3925. SDE_ERROR_ENC(sde_enc,
  3926. "could not get wb: type %d, id %d\n",
  3927. intf_type, controller_id);
  3928. ret = -EINVAL;
  3929. }
  3930. } else {
  3931. phys_params.wb_idx = WB_MAX;
  3932. phys_params.intf_idx = sde_encoder_get_intf(
  3933. sde_kms->catalog, intf_type,
  3934. controller_id);
  3935. if (phys_params.intf_idx == INTF_MAX) {
  3936. SDE_ERROR_ENC(sde_enc,
  3937. "could not get wb: type %d, id %d\n",
  3938. intf_type, controller_id);
  3939. ret = -EINVAL;
  3940. }
  3941. }
  3942. if (!ret) {
  3943. if (intf_type == INTF_WB)
  3944. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  3945. &phys_params);
  3946. else
  3947. ret = sde_encoder_virt_add_phys_encs(
  3948. disp_info,
  3949. sde_enc,
  3950. &phys_params);
  3951. if (ret)
  3952. SDE_ERROR_ENC(sde_enc,
  3953. "failed to add phys encs\n");
  3954. }
  3955. }
  3956. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3957. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  3958. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  3959. if (vid_phys) {
  3960. atomic_set(&vid_phys->vsync_cnt, 0);
  3961. atomic_set(&vid_phys->underrun_cnt, 0);
  3962. }
  3963. if (cmd_phys) {
  3964. atomic_set(&cmd_phys->vsync_cnt, 0);
  3965. atomic_set(&cmd_phys->underrun_cnt, 0);
  3966. }
  3967. }
  3968. mutex_unlock(&sde_enc->enc_lock);
  3969. return ret;
  3970. }
  3971. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  3972. .mode_set = sde_encoder_virt_mode_set,
  3973. .disable = sde_encoder_virt_disable,
  3974. .enable = sde_encoder_virt_enable,
  3975. .atomic_check = sde_encoder_virt_atomic_check,
  3976. };
  3977. static const struct drm_encoder_funcs sde_encoder_funcs = {
  3978. .destroy = sde_encoder_destroy,
  3979. .late_register = sde_encoder_late_register,
  3980. .early_unregister = sde_encoder_early_unregister,
  3981. };
  3982. struct drm_encoder *sde_encoder_init_with_ops(
  3983. struct drm_device *dev,
  3984. struct msm_display_info *disp_info,
  3985. const struct sde_encoder_ops *ops)
  3986. {
  3987. struct msm_drm_private *priv = dev->dev_private;
  3988. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  3989. struct drm_encoder *drm_enc = NULL;
  3990. struct sde_encoder_virt *sde_enc = NULL;
  3991. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  3992. char name[SDE_NAME_SIZE];
  3993. int ret = 0, i, intf_index = INTF_MAX;
  3994. struct sde_encoder_phys *phys = NULL;
  3995. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  3996. if (!sde_enc) {
  3997. ret = -ENOMEM;
  3998. goto fail;
  3999. }
  4000. if (ops)
  4001. sde_enc->ops = *ops;
  4002. mutex_init(&sde_enc->enc_lock);
  4003. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4004. &drm_enc_mode);
  4005. if (ret)
  4006. goto fail;
  4007. sde_enc->cur_master = NULL;
  4008. spin_lock_init(&sde_enc->enc_spinlock);
  4009. mutex_init(&sde_enc->vblank_ctl_lock);
  4010. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4011. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4012. drm_enc = &sde_enc->base;
  4013. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4014. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4015. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4016. phys = sde_enc->phys_encs[i];
  4017. if (!phys)
  4018. continue;
  4019. if (phys->ops.is_master && phys->ops.is_master(phys))
  4020. intf_index = phys->intf_idx - INTF_0;
  4021. }
  4022. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4023. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4024. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4025. SDE_RSC_PRIMARY_DISP_CLIENT :
  4026. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4027. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4028. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4029. PTR_ERR(sde_enc->rsc_client));
  4030. sde_enc->rsc_client = NULL;
  4031. }
  4032. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4033. sde_enc->input_event_enabled) {
  4034. ret = _sde_encoder_input_handler(sde_enc);
  4035. if (ret)
  4036. SDE_ERROR(
  4037. "input handler registration failed, rc = %d\n", ret);
  4038. }
  4039. mutex_init(&sde_enc->rc_lock);
  4040. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4041. sde_encoder_off_work);
  4042. sde_enc->vblank_enabled = false;
  4043. sde_enc->qdss_status = false;
  4044. kthread_init_work(&sde_enc->input_event_work,
  4045. sde_encoder_input_event_work_handler);
  4046. kthread_init_work(&sde_enc->early_wakeup_work,
  4047. sde_encoder_early_wakeup_work_handler);
  4048. kthread_init_work(&sde_enc->esd_trigger_work,
  4049. sde_encoder_esd_trigger_work_handler);
  4050. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4051. SDE_DEBUG_ENC(sde_enc, "created\n");
  4052. return drm_enc;
  4053. fail:
  4054. SDE_ERROR("failed to create encoder\n");
  4055. if (drm_enc)
  4056. sde_encoder_destroy(drm_enc);
  4057. return ERR_PTR(ret);
  4058. }
  4059. struct drm_encoder *sde_encoder_init(
  4060. struct drm_device *dev,
  4061. struct msm_display_info *disp_info)
  4062. {
  4063. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4064. }
  4065. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4066. enum msm_event_wait event)
  4067. {
  4068. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4069. struct sde_encoder_virt *sde_enc = NULL;
  4070. int i, ret = 0;
  4071. char atrace_buf[32];
  4072. if (!drm_enc) {
  4073. SDE_ERROR("invalid encoder\n");
  4074. return -EINVAL;
  4075. }
  4076. sde_enc = to_sde_encoder_virt(drm_enc);
  4077. SDE_DEBUG_ENC(sde_enc, "\n");
  4078. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4079. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4080. switch (event) {
  4081. case MSM_ENC_COMMIT_DONE:
  4082. fn_wait = phys->ops.wait_for_commit_done;
  4083. break;
  4084. case MSM_ENC_TX_COMPLETE:
  4085. fn_wait = phys->ops.wait_for_tx_complete;
  4086. break;
  4087. case MSM_ENC_VBLANK:
  4088. fn_wait = phys->ops.wait_for_vblank;
  4089. break;
  4090. case MSM_ENC_ACTIVE_REGION:
  4091. fn_wait = phys->ops.wait_for_active;
  4092. break;
  4093. default:
  4094. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4095. event);
  4096. return -EINVAL;
  4097. }
  4098. if (phys && fn_wait) {
  4099. snprintf(atrace_buf, sizeof(atrace_buf),
  4100. "wait_completion_event_%d", event);
  4101. SDE_ATRACE_BEGIN(atrace_buf);
  4102. ret = fn_wait(phys);
  4103. SDE_ATRACE_END(atrace_buf);
  4104. if (ret)
  4105. return ret;
  4106. }
  4107. }
  4108. return ret;
  4109. }
  4110. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4111. u64 *l_bound, u64 *u_bound)
  4112. {
  4113. struct sde_encoder_virt *sde_enc;
  4114. u64 jitter_ns, frametime_ns;
  4115. struct msm_mode_info *info;
  4116. if (!drm_enc) {
  4117. SDE_ERROR("invalid encoder\n");
  4118. return;
  4119. }
  4120. sde_enc = to_sde_encoder_virt(drm_enc);
  4121. info = &sde_enc->mode_info;
  4122. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4123. jitter_ns = info->jitter_numer * frametime_ns;
  4124. do_div(jitter_ns, info->jitter_denom * 100);
  4125. *l_bound = frametime_ns - jitter_ns;
  4126. *u_bound = frametime_ns + jitter_ns;
  4127. }
  4128. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4129. {
  4130. struct sde_encoder_virt *sde_enc;
  4131. if (!drm_enc) {
  4132. SDE_ERROR("invalid encoder\n");
  4133. return 0;
  4134. }
  4135. sde_enc = to_sde_encoder_virt(drm_enc);
  4136. return sde_enc->mode_info.frame_rate;
  4137. }
  4138. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4139. {
  4140. struct sde_encoder_virt *sde_enc = NULL;
  4141. int i;
  4142. if (!encoder) {
  4143. SDE_ERROR("invalid encoder\n");
  4144. return INTF_MODE_NONE;
  4145. }
  4146. sde_enc = to_sde_encoder_virt(encoder);
  4147. if (sde_enc->cur_master)
  4148. return sde_enc->cur_master->intf_mode;
  4149. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4150. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4151. if (phys)
  4152. return phys->intf_mode;
  4153. }
  4154. return INTF_MODE_NONE;
  4155. }
  4156. static void _sde_encoder_cache_hw_res_cont_splash(
  4157. struct drm_encoder *encoder,
  4158. struct sde_kms *sde_kms)
  4159. {
  4160. int i, idx;
  4161. struct sde_encoder_virt *sde_enc;
  4162. struct sde_encoder_phys *phys_enc;
  4163. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4164. sde_enc = to_sde_encoder_virt(encoder);
  4165. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4166. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4167. sde_enc->hw_pp[i] = NULL;
  4168. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4169. break;
  4170. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4171. }
  4172. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4173. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4174. sde_enc->hw_dsc[i] = NULL;
  4175. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4176. break;
  4177. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4178. }
  4179. /*
  4180. * If we have multiple phys encoders with one controller, make
  4181. * sure to populate the controller pointer in both phys encoders.
  4182. */
  4183. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4184. phys_enc = sde_enc->phys_encs[idx];
  4185. phys_enc->hw_ctl = NULL;
  4186. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4187. SDE_HW_BLK_CTL);
  4188. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4189. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4190. phys_enc->hw_ctl =
  4191. (struct sde_hw_ctl *) ctl_iter.hw;
  4192. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4193. phys_enc->intf_idx, phys_enc->hw_ctl);
  4194. }
  4195. }
  4196. }
  4197. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4198. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4199. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4200. phys->hw_intf = NULL;
  4201. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4202. break;
  4203. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4204. }
  4205. }
  4206. /**
  4207. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4208. * device bootup when cont_splash is enabled
  4209. * @drm_enc: Pointer to drm encoder structure
  4210. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4211. * @enable: boolean indicates enable or displae state of splash
  4212. * @Return: true if successful in updating the encoder structure
  4213. */
  4214. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4215. struct sde_splash_display *splash_display, bool enable)
  4216. {
  4217. struct sde_encoder_virt *sde_enc;
  4218. struct msm_drm_private *priv;
  4219. struct sde_kms *sde_kms;
  4220. struct drm_connector *conn = NULL;
  4221. struct sde_connector *sde_conn = NULL;
  4222. struct sde_connector_state *sde_conn_state = NULL;
  4223. struct drm_display_mode *drm_mode = NULL;
  4224. struct sde_encoder_phys *phys_enc;
  4225. int ret = 0, i;
  4226. if (!encoder) {
  4227. SDE_ERROR("invalid drm enc\n");
  4228. return -EINVAL;
  4229. }
  4230. sde_enc = to_sde_encoder_virt(encoder);
  4231. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4232. if (!sde_kms) {
  4233. SDE_ERROR("invalid sde_kms\n");
  4234. return -EINVAL;
  4235. }
  4236. priv = encoder->dev->dev_private;
  4237. if (!priv->num_connectors) {
  4238. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4239. return -EINVAL;
  4240. }
  4241. SDE_DEBUG_ENC(sde_enc,
  4242. "num of connectors: %d\n", priv->num_connectors);
  4243. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4244. if (!enable) {
  4245. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4246. phys_enc = sde_enc->phys_encs[i];
  4247. if (phys_enc)
  4248. phys_enc->cont_splash_enabled = false;
  4249. }
  4250. return ret;
  4251. }
  4252. if (!splash_display) {
  4253. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4254. return -EINVAL;
  4255. }
  4256. for (i = 0; i < priv->num_connectors; i++) {
  4257. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4258. priv->connectors[i]->base.id);
  4259. sde_conn = to_sde_connector(priv->connectors[i]);
  4260. if (!sde_conn->encoder) {
  4261. SDE_DEBUG_ENC(sde_enc,
  4262. "encoder not attached to connector\n");
  4263. continue;
  4264. }
  4265. if (sde_conn->encoder->base.id
  4266. == encoder->base.id) {
  4267. conn = (priv->connectors[i]);
  4268. break;
  4269. }
  4270. }
  4271. if (!conn || !conn->state) {
  4272. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4273. return -EINVAL;
  4274. }
  4275. sde_conn_state = to_sde_connector_state(conn->state);
  4276. if (!sde_conn->ops.get_mode_info) {
  4277. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4278. return -EINVAL;
  4279. }
  4280. ret = sde_connector_get_mode_info(&sde_conn->base,
  4281. &encoder->crtc->state->adjusted_mode,
  4282. &sde_conn_state->mode_info);
  4283. if (ret) {
  4284. SDE_ERROR_ENC(sde_enc,
  4285. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4286. return ret;
  4287. }
  4288. if (sde_conn->encoder) {
  4289. conn->state->best_encoder = sde_conn->encoder;
  4290. SDE_DEBUG_ENC(sde_enc,
  4291. "configured cstate->best_encoder to ID = %d\n",
  4292. conn->state->best_encoder->base.id);
  4293. } else {
  4294. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4295. conn->base.id);
  4296. }
  4297. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4298. conn->state, false);
  4299. if (ret) {
  4300. SDE_ERROR_ENC(sde_enc,
  4301. "failed to reserve hw resources, %d\n", ret);
  4302. return ret;
  4303. }
  4304. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4305. sde_connector_get_topology_name(conn));
  4306. drm_mode = &encoder->crtc->state->adjusted_mode;
  4307. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4308. drm_mode->hdisplay, drm_mode->vdisplay);
  4309. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4310. if (encoder->bridge) {
  4311. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4312. /*
  4313. * For cont-splash use case, we update the mode
  4314. * configurations manually. This will skip the
  4315. * usually mode set call when actual frame is
  4316. * pushed from framework. The bridge needs to
  4317. * be updated with the current drm mode by
  4318. * calling the bridge mode set ops.
  4319. */
  4320. if (encoder->bridge->funcs) {
  4321. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4322. encoder->bridge->funcs->mode_set(encoder->bridge,
  4323. drm_mode, drm_mode);
  4324. }
  4325. } else {
  4326. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4327. }
  4328. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4329. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4330. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4331. if (!phys) {
  4332. SDE_ERROR_ENC(sde_enc,
  4333. "phys encoders not initialized\n");
  4334. return -EINVAL;
  4335. }
  4336. /* update connector for master and slave phys encoders */
  4337. phys->connector = conn;
  4338. phys->cont_splash_enabled = true;
  4339. phys->hw_pp = sde_enc->hw_pp[i];
  4340. if (phys->ops.cont_splash_mode_set)
  4341. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4342. if (phys->ops.is_master && phys->ops.is_master(phys))
  4343. sde_enc->cur_master = phys;
  4344. }
  4345. return ret;
  4346. }
  4347. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4348. bool skip_pre_kickoff)
  4349. {
  4350. struct msm_drm_thread *event_thread = NULL;
  4351. struct msm_drm_private *priv = NULL;
  4352. struct sde_encoder_virt *sde_enc = NULL;
  4353. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4354. SDE_ERROR("invalid parameters\n");
  4355. return -EINVAL;
  4356. }
  4357. priv = enc->dev->dev_private;
  4358. sde_enc = to_sde_encoder_virt(enc);
  4359. if (!sde_enc->crtc || (sde_enc->crtc->index
  4360. >= ARRAY_SIZE(priv->event_thread))) {
  4361. SDE_DEBUG_ENC(sde_enc,
  4362. "invalid cached CRTC: %d or crtc index: %d\n",
  4363. sde_enc->crtc == NULL,
  4364. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4365. return -EINVAL;
  4366. }
  4367. SDE_EVT32_VERBOSE(DRMID(enc));
  4368. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4369. if (!skip_pre_kickoff) {
  4370. kthread_queue_work(&event_thread->worker,
  4371. &sde_enc->esd_trigger_work);
  4372. kthread_flush_work(&sde_enc->esd_trigger_work);
  4373. }
  4374. /*
  4375. * panel may stop generating te signal (vsync) during esd failure. rsc
  4376. * hardware may hang without vsync. Avoid rsc hang by generating the
  4377. * vsync from watchdog timer instead of panel.
  4378. */
  4379. sde_encoder_helper_switch_vsync(enc, true);
  4380. if (!skip_pre_kickoff)
  4381. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4382. return 0;
  4383. }
  4384. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4385. {
  4386. struct sde_encoder_virt *sde_enc;
  4387. if (!encoder) {
  4388. SDE_ERROR("invalid drm enc\n");
  4389. return false;
  4390. }
  4391. sde_enc = to_sde_encoder_virt(encoder);
  4392. return sde_enc->recovery_events_enabled;
  4393. }
  4394. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4395. bool enabled)
  4396. {
  4397. struct sde_encoder_virt *sde_enc;
  4398. if (!encoder) {
  4399. SDE_ERROR("invalid drm enc\n");
  4400. return;
  4401. }
  4402. sde_enc = to_sde_encoder_virt(encoder);
  4403. sde_enc->recovery_events_enabled = enabled;
  4404. }