hal_rx.h 100 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_internal.h>
  21. #define HAL_RX_OFFSET(block, field) block##_##field##_OFFSET
  22. #define HAL_RX_LSB(block, field) block##_##field##_LSB
  23. #define HAL_RX_MASk(block, field) block##_##field##_MASK
  24. #define HAL_RX_GET(_ptr, block, field) \
  25. (((*((volatile uint32_t *)_ptr + (HAL_RX_OFFSET(block, field)>>2))) & \
  26. HAL_RX_MASk(block, field)) >> \
  27. HAL_RX_LSB(block, field))
  28. #ifdef NO_RX_PKT_HDR_TLV
  29. /* RX_BUFFER_SIZE = 1536 data bytes + 256 RX TLV bytes. We are avoiding
  30. * 128 bytes of RX_PKT_HEADER_TLV.
  31. */
  32. #define RX_BUFFER_SIZE 1792
  33. #else
  34. /* RX_BUFFER_SIZE = 1536 data bytes + 384 RX TLV bytes + some spare bytes */
  35. #define RX_BUFFER_SIZE 2048
  36. #endif
  37. enum {
  38. HAL_HW_RX_DECAP_FORMAT_RAW = 0,
  39. HAL_HW_RX_DECAP_FORMAT_NWIFI,
  40. HAL_HW_RX_DECAP_FORMAT_ETH2,
  41. HAL_HW_RX_DECAP_FORMAT_8023,
  42. };
  43. /**
  44. * struct hal_wbm_err_desc_info: structure to hold wbm error codes and reasons
  45. *
  46. * @reo_psh_rsn: REO push reason
  47. * @reo_err_code: REO Error code
  48. * @rxdma_psh_rsn: RXDMA push reason
  49. * @rxdma_err_code: RXDMA Error code
  50. * @reserved_1: Reserved bits
  51. * @wbm_err_src: WBM error source
  52. * @pool_id: pool ID, indicates which rxdma pool
  53. * @reserved_2: Reserved bits
  54. */
  55. struct hal_wbm_err_desc_info {
  56. uint16_t reo_psh_rsn:2,
  57. reo_err_code:5,
  58. rxdma_psh_rsn:2,
  59. rxdma_err_code:5,
  60. reserved_1:2;
  61. uint8_t wbm_err_src:3,
  62. pool_id:2,
  63. reserved_2:3;
  64. };
  65. /**
  66. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  67. *
  68. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  69. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  70. */
  71. enum hal_reo_error_status {
  72. HAL_REO_ERROR_DETECTED = 0,
  73. HAL_REO_ROUTING_INSTRUCTION = 1,
  74. };
  75. /**
  76. * @msdu_flags: [0] first_msdu_in_mpdu
  77. * [1] last_msdu_in_mpdu
  78. * [2] msdu_continuation - MSDU spread across buffers
  79. * [23] sa_is_valid - SA match in peer table
  80. * [24] sa_idx_timeout - Timeout while searching for SA match
  81. * [25] da_is_valid - Used to identtify intra-bss forwarding
  82. * [26] da_is_MCBC
  83. * [27] da_idx_timeout - Timeout while searching for DA match
  84. *
  85. */
  86. struct hal_rx_msdu_desc_info {
  87. uint32_t msdu_flags;
  88. uint16_t msdu_len; /* 14 bits for length */
  89. };
  90. /**
  91. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  92. *
  93. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  94. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  95. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  96. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  97. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  98. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  99. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  100. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  101. */
  102. enum hal_rx_msdu_desc_flags {
  103. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  104. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  105. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  106. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  107. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  108. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  109. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  110. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  111. };
  112. /*
  113. * @msdu_count: no. of msdus in the MPDU
  114. * @mpdu_seq: MPDU sequence number
  115. * @mpdu_flags [0] Fragment flag
  116. * [1] MPDU_retry_bit
  117. * [2] AMPDU flag
  118. * [3] raw_ampdu
  119. * @peer_meta_data: Upper bits containing peer id, vdev id
  120. */
  121. struct hal_rx_mpdu_desc_info {
  122. uint16_t msdu_count;
  123. uint16_t mpdu_seq; /* 12 bits for length */
  124. uint32_t mpdu_flags;
  125. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  126. };
  127. /**
  128. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  129. *
  130. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  131. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  132. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  133. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  134. */
  135. enum hal_rx_mpdu_desc_flags {
  136. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  137. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  138. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  139. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  140. };
  141. /**
  142. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  143. * BUFFER_ADDR_INFO structure
  144. *
  145. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  146. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  147. * descriptor list
  148. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  149. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  150. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  151. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  152. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  153. */
  154. enum hal_rx_ret_buf_manager {
  155. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  156. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  157. HAL_RX_BUF_RBM_FW_BM = 2,
  158. HAL_RX_BUF_RBM_SW0_BM = 3,
  159. HAL_RX_BUF_RBM_SW1_BM = 4,
  160. HAL_RX_BUF_RBM_SW2_BM = 5,
  161. HAL_RX_BUF_RBM_SW3_BM = 6,
  162. };
  163. /*
  164. * Given the offset of a field in bytes, returns uint8_t *
  165. */
  166. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  167. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  168. /*
  169. * Given the offset of a field in bytes, returns uint32_t *
  170. */
  171. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  172. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  173. #define _HAL_MS(_word, _mask, _shift) \
  174. (((_word) & (_mask)) >> (_shift))
  175. /*
  176. * macro to set the LSW of the nbuf data physical address
  177. * to the rxdma ring entry
  178. */
  179. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  180. ((*(((unsigned int *) buff_addr_info) + \
  181. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  182. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  183. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  184. /*
  185. * macro to set the LSB of MSW of the nbuf data physical address
  186. * to the rxdma ring entry
  187. */
  188. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  189. ((*(((unsigned int *) buff_addr_info) + \
  190. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  191. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  192. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  193. /*
  194. * macro to set the cookie into the rxdma ring entry
  195. */
  196. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  197. ((*(((unsigned int *) buff_addr_info) + \
  198. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  199. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  200. ((*(((unsigned int *) buff_addr_info) + \
  201. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  202. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  203. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  204. /*
  205. * macro to set the manager into the rxdma ring entry
  206. */
  207. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  208. ((*(((unsigned int *) buff_addr_info) + \
  209. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  210. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  211. ((*(((unsigned int *) buff_addr_info) + \
  212. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  213. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  214. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  215. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  216. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  217. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  218. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  219. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  220. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  221. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  222. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  223. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  224. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  225. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  226. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  227. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  228. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  229. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  230. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  231. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  232. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  233. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  234. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  235. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  236. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  237. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  238. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  239. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  240. /* TODO: Convert the following structure fields accesseses to offsets */
  241. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  242. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  243. (((struct reo_destination_ring *) \
  244. reo_desc)->buf_or_link_desc_addr_info)))
  245. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  246. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  247. (((struct reo_destination_ring *) \
  248. reo_desc)->buf_or_link_desc_addr_info)))
  249. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  250. (HAL_RX_BUF_COOKIE_GET(& \
  251. (((struct reo_destination_ring *) \
  252. reo_desc)->buf_or_link_desc_addr_info)))
  253. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  254. ((mpdu_info_ptr \
  255. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  256. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  257. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  258. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  259. ((mpdu_info_ptr \
  260. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  261. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  262. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  263. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  264. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  265. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  266. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  267. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  268. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  269. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  270. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  271. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  272. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  273. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  274. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  275. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  276. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  277. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  278. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  279. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  280. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  281. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  282. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  283. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  284. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  285. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  286. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  287. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  288. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  289. /*
  290. * NOTE: None of the following _GET macros need a right
  291. * shift by the corresponding _LSB. This is because, they are
  292. * finally taken and "OR'ed" into a single word again.
  293. */
  294. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  295. ((*(((uint32_t *)msdu_info_ptr) + \
  296. (RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  297. (val << RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_LSB) & \
  298. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  299. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  300. ((*(((uint32_t *)msdu_info_ptr) + \
  301. (RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  302. (val << RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_LSB) & \
  303. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  304. #define HAL_RX_MSDU_CONTINUATION_FLAG_SET(msdu_info_ptr, val) \
  305. ((*(((uint32_t *)msdu_info_ptr) + \
  306. (RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET >> 2))) |= \
  307. (val << RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_LSB) & \
  308. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  309. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  310. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  311. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  312. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  313. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  314. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  315. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  316. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  317. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  318. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  319. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  320. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  321. #define HAL_RX_MSDU_REO_DST_IND_GET(msdu_info_ptr) \
  322. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  323. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_OFFSET)), \
  324. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_MASK, \
  325. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_LSB))
  326. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  327. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  328. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  329. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  330. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  331. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  332. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  333. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  334. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  335. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  336. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  337. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  338. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  339. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  340. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  341. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  342. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  343. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  344. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  345. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  346. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  347. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  348. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  349. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  350. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  351. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  352. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  353. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  354. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  355. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  356. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  357. RX_MPDU_INFO_4_PN_31_0_OFFSET)), \
  358. RX_MPDU_INFO_4_PN_31_0_MASK, \
  359. RX_MPDU_INFO_4_PN_31_0_LSB))
  360. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  361. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  362. RX_MPDU_INFO_5_PN_63_32_OFFSET)), \
  363. RX_MPDU_INFO_5_PN_63_32_MASK, \
  364. RX_MPDU_INFO_5_PN_63_32_LSB))
  365. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  366. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  367. RX_MPDU_INFO_6_PN_95_64_OFFSET)), \
  368. RX_MPDU_INFO_6_PN_95_64_MASK, \
  369. RX_MPDU_INFO_6_PN_95_64_LSB))
  370. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  371. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  372. RX_MPDU_INFO_7_PN_127_96_OFFSET)), \
  373. RX_MPDU_INFO_7_PN_127_96_MASK, \
  374. RX_MPDU_INFO_7_PN_127_96_LSB))
  375. #define HAL_RX_MPDU_ENCRYPT_TYPE_GET(_rx_mpdu_info) \
  376. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  377. RX_MPDU_INFO_3_ENCRYPT_TYPE_OFFSET)), \
  378. RX_MPDU_INFO_3_ENCRYPT_TYPE_MASK, \
  379. RX_MPDU_INFO_3_ENCRYPT_TYPE_LSB))
  380. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  381. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  382. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  383. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  384. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
  385. #define HAL_RX_FLD_SET(_ptr, _wrd, _field, _val) \
  386. (*(uint32_t *)(((uint8_t *)_ptr) + \
  387. _wrd ## _ ## _field ## _OFFSET) |= \
  388. ((_val << _wrd ## _ ## _field ## _LSB) & \
  389. _wrd ## _ ## _field ## _MASK))
  390. #define HAL_RX_UNIFORM_HDR_SET(_rx_msdu_link, _field, _val) \
  391. HAL_RX_FLD_SET(_rx_msdu_link, UNIFORM_DESCRIPTOR_HEADER_0, \
  392. _field, _val)
  393. #define HAL_RX_MSDU_DESC_INFO_SET(_msdu_info_ptr, _field, _val) \
  394. HAL_RX_FLD_SET(_msdu_info_ptr, RX_MSDU_DESC_INFO_0, \
  395. _field, _val)
  396. #define HAL_RX_MPDU_DESC_INFO_SET(_mpdu_info_ptr, _field, _val) \
  397. HAL_RX_FLD_SET(_mpdu_info_ptr, RX_MPDU_DESC_INFO_0, \
  398. _field, _val)
  399. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  400. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  401. {
  402. struct reo_destination_ring *reo_dst_ring;
  403. uint32_t mpdu_info[NUM_OF_DWORDS_RX_MPDU_DESC_INFO];
  404. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  405. qdf_mem_copy(&mpdu_info,
  406. (const void *)&reo_dst_ring->rx_mpdu_desc_info_details,
  407. sizeof(struct rx_mpdu_desc_info));
  408. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  409. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  410. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  411. mpdu_desc_info->peer_meta_data =
  412. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  413. }
  414. /*
  415. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  416. * @ Specifically flags needed are:
  417. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  418. * @ msdu_continuation, sa_is_valid,
  419. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  420. * @ da_is_MCBC
  421. *
  422. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  423. * @ descriptor
  424. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  425. * @ Return: void
  426. */
  427. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  428. struct hal_rx_msdu_desc_info *msdu_desc_info)
  429. {
  430. struct reo_destination_ring *reo_dst_ring;
  431. uint32_t msdu_info[NUM_OF_DWORDS_RX_MSDU_DESC_INFO];
  432. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  433. qdf_mem_copy(&msdu_info,
  434. (const void *)&reo_dst_ring->rx_msdu_desc_info_details,
  435. sizeof(struct rx_msdu_desc_info));
  436. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  437. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  438. }
  439. /*
  440. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  441. * rxdma ring entry.
  442. * @rxdma_entry: descriptor entry
  443. * @paddr: physical address of nbuf data pointer.
  444. * @cookie: SW cookie used as a index to SW rx desc.
  445. * @manager: who owns the nbuf (host, NSS, etc...).
  446. *
  447. */
  448. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  449. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  450. {
  451. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  452. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  453. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  454. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  455. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  456. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  457. }
  458. /*
  459. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  460. * pre-header.
  461. */
  462. /*
  463. * Every Rx packet starts at an offset from the top of the buffer.
  464. * If the host hasn't subscribed to any specific TLV, there is
  465. * still space reserved for the following TLV's from the start of
  466. * the buffer:
  467. * -- RX ATTENTION
  468. * -- RX MPDU START
  469. * -- RX MSDU START
  470. * -- RX MSDU END
  471. * -- RX MPDU END
  472. * -- RX PACKET HEADER (802.11)
  473. * If the host subscribes to any of the TLV's above, that TLV
  474. * if populated by the HW
  475. */
  476. #define NUM_DWORDS_TAG 1
  477. /* By default the packet header TLV is 128 bytes */
  478. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  479. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  480. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  481. #define RX_PKT_OFFSET_WORDS \
  482. ( \
  483. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  484. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  485. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  486. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  487. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  488. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  489. )
  490. #define RX_PKT_OFFSET_BYTES \
  491. (RX_PKT_OFFSET_WORDS << 2)
  492. #define RX_PKT_HDR_TLV_LEN 120
  493. /*
  494. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  495. */
  496. struct rx_attention_tlv {
  497. uint32_t tag;
  498. struct rx_attention rx_attn;
  499. };
  500. struct rx_mpdu_start_tlv {
  501. uint32_t tag;
  502. struct rx_mpdu_start rx_mpdu_start;
  503. };
  504. struct rx_msdu_start_tlv {
  505. uint32_t tag;
  506. struct rx_msdu_start rx_msdu_start;
  507. };
  508. struct rx_msdu_end_tlv {
  509. uint32_t tag;
  510. struct rx_msdu_end rx_msdu_end;
  511. };
  512. struct rx_mpdu_end_tlv {
  513. uint32_t tag;
  514. struct rx_mpdu_end rx_mpdu_end;
  515. };
  516. struct rx_pkt_hdr_tlv {
  517. uint32_t tag; /* 4 B */
  518. uint32_t phy_ppdu_id; /* 4 B */
  519. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  520. };
  521. #define RXDMA_OPTIMIZATION
  522. #ifdef RXDMA_OPTIMIZATION
  523. /*
  524. * The RX_PADDING_BYTES is required so that the TLV's don't
  525. * spread across the 128 byte boundary
  526. * RXDMA optimization requires:
  527. * 1) MSDU_END & ATTENTION TLV's follow in that order
  528. * 2) TLV's don't span across 128 byte lines
  529. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  530. */
  531. #define RX_PADDING0_BYTES 4
  532. #define RX_PADDING1_BYTES 16
  533. struct rx_pkt_tlvs {
  534. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  535. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  536. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  537. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  538. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  539. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  540. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  541. #ifndef NO_RX_PKT_HDR_TLV
  542. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  543. #endif
  544. };
  545. #else /* RXDMA_OPTIMIZATION */
  546. struct rx_pkt_tlvs {
  547. struct rx_attention_tlv attn_tlv;
  548. struct rx_mpdu_start_tlv mpdu_start_tlv;
  549. struct rx_msdu_start_tlv msdu_start_tlv;
  550. struct rx_msdu_end_tlv msdu_end_tlv;
  551. struct rx_mpdu_end_tlv mpdu_end_tlv;
  552. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  553. };
  554. #endif /* RXDMA_OPTIMIZATION */
  555. #define RX_PKT_TLVS_LEN (sizeof(struct rx_pkt_tlvs))
  556. #ifdef NO_RX_PKT_HDR_TLV
  557. static inline uint8_t
  558. *hal_rx_pkt_hdr_get(uint8_t *buf)
  559. {
  560. return buf + RX_PKT_TLVS_LEN;
  561. }
  562. #else
  563. static inline uint8_t
  564. *hal_rx_pkt_hdr_get(uint8_t *buf)
  565. {
  566. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  567. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  568. }
  569. #endif
  570. #define RX_PKT_TLV_OFFSET(field) qdf_offsetof(struct rx_pkt_tlvs, field)
  571. #define HAL_RX_PKT_TLV_MPDU_START_OFFSET(hal_soc) \
  572. RX_PKT_TLV_OFFSET(mpdu_start_tlv)
  573. #define HAL_RX_PKT_TLV_MPDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(mpdu_end_tlv)
  574. #define HAL_RX_PKT_TLV_MSDU_START_OFFSET(hal_soc) \
  575. RX_PKT_TLV_OFFSET(msdu_start_tlv)
  576. #define HAL_RX_PKT_TLV_MSDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(msdu_end_tlv)
  577. #define HAL_RX_PKT_TLV_ATTN_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(attn_tlv)
  578. #define HAL_RX_PKT_TLV_PKT_HDR_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(pkt_hdr_tlv)
  579. static inline uint8_t
  580. *hal_rx_padding0_get(uint8_t *buf)
  581. {
  582. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  583. return pkt_tlvs->rx_padding0;
  584. }
  585. /*
  586. * @ hal_rx_encryption_info_valid: Returns encryption type.
  587. *
  588. * @ buf: rx_tlv_hdr of the received packet
  589. * @ Return: encryption type
  590. */
  591. static inline uint32_t
  592. hal_rx_encryption_info_valid(uint8_t *buf)
  593. {
  594. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  595. struct rx_mpdu_start *mpdu_start =
  596. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  597. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  598. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  599. return encryption_info;
  600. }
  601. /*
  602. * @ hal_rx_print_pn: Prints the PN of rx packet.
  603. *
  604. * @ buf: rx_tlv_hdr of the received packet
  605. * @ Return: void
  606. */
  607. static inline void
  608. hal_rx_print_pn(uint8_t *buf)
  609. {
  610. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  611. struct rx_mpdu_start *mpdu_start =
  612. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  613. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  614. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  615. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  616. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  617. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  618. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  619. "PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  620. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  621. }
  622. /*
  623. * Get msdu_done bit from the RX_ATTENTION TLV
  624. */
  625. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  626. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  627. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  628. RX_ATTENTION_2_MSDU_DONE_MASK, \
  629. RX_ATTENTION_2_MSDU_DONE_LSB))
  630. static inline uint32_t
  631. hal_rx_attn_msdu_done_get(uint8_t *buf)
  632. {
  633. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  634. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  635. uint32_t msdu_done;
  636. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  637. return msdu_done;
  638. }
  639. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  640. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  641. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  642. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  643. RX_ATTENTION_1_FIRST_MPDU_LSB))
  644. /*
  645. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  646. * @buf: pointer to rx_pkt_tlvs
  647. *
  648. * reutm: uint32_t(first_msdu)
  649. */
  650. static inline uint32_t
  651. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  652. {
  653. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  654. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  655. uint32_t first_mpdu;
  656. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  657. return first_mpdu;
  658. }
  659. #define HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(_rx_attn) \
  660. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  661. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_OFFSET)), \
  662. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_MASK, \
  663. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_LSB))
  664. /*
  665. * hal_rx_attn_tcp_udp_cksum_fail_get(): get tcp_udp cksum fail bit
  666. * from rx attention
  667. * @buf: pointer to rx_pkt_tlvs
  668. *
  669. * Return: tcp_udp_cksum_fail
  670. */
  671. static inline bool
  672. hal_rx_attn_tcp_udp_cksum_fail_get(uint8_t *buf)
  673. {
  674. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  675. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  676. bool tcp_udp_cksum_fail;
  677. tcp_udp_cksum_fail = HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(rx_attn);
  678. return tcp_udp_cksum_fail;
  679. }
  680. #define HAL_RX_ATTN_IP_CKSUM_FAIL_GET(_rx_attn) \
  681. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  682. RX_ATTENTION_1_IP_CHKSUM_FAIL_OFFSET)), \
  683. RX_ATTENTION_1_IP_CHKSUM_FAIL_MASK, \
  684. RX_ATTENTION_1_IP_CHKSUM_FAIL_LSB))
  685. /*
  686. * hal_rx_attn_ip_cksum_fail_get(): get ip cksum fail bit
  687. * from rx attention
  688. * @buf: pointer to rx_pkt_tlvs
  689. *
  690. * Return: ip_cksum_fail
  691. */
  692. static inline bool
  693. hal_rx_attn_ip_cksum_fail_get(uint8_t *buf)
  694. {
  695. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  696. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  697. bool ip_cksum_fail;
  698. ip_cksum_fail = HAL_RX_ATTN_IP_CKSUM_FAIL_GET(rx_attn);
  699. return ip_cksum_fail;
  700. }
  701. #define HAL_RX_ATTN_PHY_PPDU_ID_GET(_rx_attn) \
  702. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  703. RX_ATTENTION_0_PHY_PPDU_ID_OFFSET)), \
  704. RX_ATTENTION_0_PHY_PPDU_ID_MASK, \
  705. RX_ATTENTION_0_PHY_PPDU_ID_LSB))
  706. /*
  707. * hal_rx_attn_phy_ppdu_id_get(): get phy_ppdu_id value
  708. * from rx attention
  709. * @buf: pointer to rx_pkt_tlvs
  710. *
  711. * Return: phy_ppdu_id
  712. */
  713. static inline uint16_t
  714. hal_rx_attn_phy_ppdu_id_get(uint8_t *buf)
  715. {
  716. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  717. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  718. uint16_t phy_ppdu_id;
  719. phy_ppdu_id = HAL_RX_ATTN_PHY_PPDU_ID_GET(rx_attn);
  720. return phy_ppdu_id;
  721. }
  722. #define HAL_RX_ATTN_CCE_MATCH_GET(_rx_attn) \
  723. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  724. RX_ATTENTION_1_CCE_MATCH_OFFSET)), \
  725. RX_ATTENTION_1_CCE_MATCH_MASK, \
  726. RX_ATTENTION_1_CCE_MATCH_LSB))
  727. /*
  728. * hal_rx_msdu_cce_match_get(): get CCE match bit
  729. * from rx attention
  730. * @buf: pointer to rx_pkt_tlvs
  731. * Return: CCE match value
  732. */
  733. static inline bool
  734. hal_rx_msdu_cce_match_get(uint8_t *buf)
  735. {
  736. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  737. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  738. bool cce_match_val;
  739. cce_match_val = HAL_RX_ATTN_CCE_MATCH_GET(rx_attn);
  740. return cce_match_val;
  741. }
  742. /*
  743. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  744. */
  745. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  746. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  747. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  748. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  749. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  750. static inline uint32_t
  751. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  752. {
  753. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  754. struct rx_mpdu_start *mpdu_start =
  755. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  756. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  757. uint32_t peer_meta_data;
  758. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  759. return peer_meta_data;
  760. }
  761. #define HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(_rx_mpdu_info) \
  762. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  763. RX_MPDU_INFO_12_AMPDU_FLAG_OFFSET)), \
  764. RX_MPDU_INFO_12_AMPDU_FLAG_MASK, \
  765. RX_MPDU_INFO_12_AMPDU_FLAG_LSB))
  766. /**
  767. * hal_rx_mpdu_info_ampdu_flag_get(): get ampdu flag bit
  768. * from rx mpdu info
  769. * @buf: pointer to rx_pkt_tlvs
  770. *
  771. * Return: ampdu flag
  772. */
  773. static inline bool
  774. hal_rx_mpdu_info_ampdu_flag_get(uint8_t *buf)
  775. {
  776. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  777. struct rx_mpdu_start *mpdu_start =
  778. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  779. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  780. bool ampdu_flag;
  781. ampdu_flag = HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(mpdu_info);
  782. return ampdu_flag;
  783. }
  784. #define HAL_RX_MPDU_PEER_META_DATA_SET(_rx_mpdu_info, peer_mdata) \
  785. ((*(((uint32_t *)_rx_mpdu_info) + \
  786. (RX_MPDU_INFO_8_PEER_META_DATA_OFFSET >> 2))) = \
  787. (peer_mdata << RX_MPDU_INFO_8_PEER_META_DATA_LSB) & \
  788. RX_MPDU_INFO_8_PEER_META_DATA_MASK)
  789. /*
  790. * @ hal_rx_mpdu_peer_meta_data_set: set peer meta data in RX mpdu start tlv
  791. *
  792. * @ buf: rx_tlv_hdr of the received packet
  793. * @ peer_mdata: peer meta data to be set.
  794. * @ Return: void
  795. */
  796. static inline void
  797. hal_rx_mpdu_peer_meta_data_set(uint8_t *buf, uint32_t peer_mdata)
  798. {
  799. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  800. struct rx_mpdu_start *mpdu_start =
  801. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  802. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  803. HAL_RX_MPDU_PEER_META_DATA_SET(mpdu_info, peer_mdata);
  804. }
  805. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  806. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  807. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  808. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  809. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  810. /**
  811. * LRO information needed from the TLVs
  812. */
  813. #define HAL_RX_TLV_GET_LRO_ELIGIBLE(buf) \
  814. (_HAL_MS( \
  815. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  816. msdu_end_tlv.rx_msdu_end), \
  817. RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET)), \
  818. RX_MSDU_END_9_LRO_ELIGIBLE_MASK, \
  819. RX_MSDU_END_9_LRO_ELIGIBLE_LSB))
  820. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  821. (_HAL_MS( \
  822. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  823. msdu_end_tlv.rx_msdu_end), \
  824. RX_MSDU_END_1_TCP_UDP_CHKSUM_OFFSET)), \
  825. RX_MSDU_END_1_TCP_UDP_CHKSUM_MASK, \
  826. RX_MSDU_END_1_TCP_UDP_CHKSUM_LSB))
  827. #define HAL_RX_TLV_GET_TCP_ACK(buf) \
  828. (_HAL_MS( \
  829. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  830. msdu_end_tlv.rx_msdu_end), \
  831. RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET)), \
  832. RX_MSDU_END_8_TCP_ACK_NUMBER_MASK, \
  833. RX_MSDU_END_8_TCP_ACK_NUMBER_LSB))
  834. #define HAL_RX_TLV_GET_TCP_SEQ(buf) \
  835. (_HAL_MS( \
  836. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  837. msdu_end_tlv.rx_msdu_end), \
  838. RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET)), \
  839. RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK, \
  840. RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB))
  841. #define HAL_RX_TLV_GET_TCP_WIN(buf) \
  842. (_HAL_MS( \
  843. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  844. msdu_end_tlv.rx_msdu_end), \
  845. RX_MSDU_END_9_WINDOW_SIZE_OFFSET)), \
  846. RX_MSDU_END_9_WINDOW_SIZE_MASK, \
  847. RX_MSDU_END_9_WINDOW_SIZE_LSB))
  848. #define HAL_RX_TLV_GET_TCP_PURE_ACK(buf) \
  849. (_HAL_MS( \
  850. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  851. msdu_start_tlv.rx_msdu_start), \
  852. RX_MSDU_START_2_TCP_ONLY_ACK_OFFSET)), \
  853. RX_MSDU_START_2_TCP_ONLY_ACK_MASK, \
  854. RX_MSDU_START_2_TCP_ONLY_ACK_LSB))
  855. #define HAL_RX_TLV_GET_TCP_PROTO(buf) \
  856. (_HAL_MS( \
  857. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  858. msdu_start_tlv.rx_msdu_start), \
  859. RX_MSDU_START_2_TCP_PROTO_OFFSET)), \
  860. RX_MSDU_START_2_TCP_PROTO_MASK, \
  861. RX_MSDU_START_2_TCP_PROTO_LSB))
  862. #define HAL_RX_TLV_GET_IPV6(buf) \
  863. (_HAL_MS( \
  864. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  865. msdu_start_tlv.rx_msdu_start), \
  866. RX_MSDU_START_2_IPV6_PROTO_OFFSET)), \
  867. RX_MSDU_START_2_IPV6_PROTO_MASK, \
  868. RX_MSDU_START_2_IPV6_PROTO_LSB))
  869. #define HAL_RX_TLV_GET_IP_OFFSET(buf) \
  870. (_HAL_MS( \
  871. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  872. msdu_start_tlv.rx_msdu_start), \
  873. RX_MSDU_START_1_L3_OFFSET_OFFSET)), \
  874. RX_MSDU_START_1_L3_OFFSET_MASK, \
  875. RX_MSDU_START_1_L3_OFFSET_LSB))
  876. #define HAL_RX_TLV_GET_TCP_OFFSET(buf) \
  877. (_HAL_MS( \
  878. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  879. msdu_start_tlv.rx_msdu_start), \
  880. RX_MSDU_START_1_L4_OFFSET_OFFSET)), \
  881. RX_MSDU_START_1_L4_OFFSET_MASK, \
  882. RX_MSDU_START_1_L4_OFFSET_LSB))
  883. #define HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(buf) \
  884. (_HAL_MS( \
  885. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  886. msdu_start_tlv.rx_msdu_start), \
  887. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  888. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  889. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  890. /**
  891. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  892. * l3_header padding from rx_msdu_end TLV
  893. *
  894. * @ buf: pointer to the start of RX PKT TLV headers
  895. * Return: number of l3 header padding bytes
  896. */
  897. static inline uint32_t
  898. hal_rx_msdu_end_l3_hdr_padding_get(uint8_t *buf)
  899. {
  900. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  901. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  902. uint32_t l3_header_padding;
  903. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  904. return l3_header_padding;
  905. }
  906. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  907. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  908. RX_MSDU_END_13_SA_IDX_OFFSET)), \
  909. RX_MSDU_END_13_SA_IDX_MASK, \
  910. RX_MSDU_END_13_SA_IDX_LSB))
  911. /**
  912. * hal_rx_msdu_end_sa_idx_get(): API to get the
  913. * sa_idx from rx_msdu_end TLV
  914. *
  915. * @ buf: pointer to the start of RX PKT TLV headers
  916. * Return: sa_idx (SA AST index)
  917. */
  918. static inline uint16_t
  919. hal_rx_msdu_end_sa_idx_get(uint8_t *buf)
  920. {
  921. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  922. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  923. uint16_t sa_idx;
  924. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  925. return sa_idx;
  926. }
  927. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  928. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  929. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  930. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  931. RX_MSDU_END_5_SA_IS_VALID_LSB))
  932. /**
  933. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  934. * sa_is_valid bit from rx_msdu_end TLV
  935. *
  936. * @ buf: pointer to the start of RX PKT TLV headers
  937. * Return: sa_is_valid bit
  938. */
  939. static inline uint8_t
  940. hal_rx_msdu_end_sa_is_valid_get(uint8_t *buf)
  941. {
  942. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  943. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  944. uint8_t sa_is_valid;
  945. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  946. return sa_is_valid;
  947. }
  948. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  949. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  950. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  951. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  952. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  953. /**
  954. * hal_rx_msdu_end_sa_sw_peer_id_get(): API to get the
  955. * sa_sw_peer_id from rx_msdu_end TLV
  956. *
  957. * @ buf: pointer to the start of RX PKT TLV headers
  958. * Return: sa_sw_peer_id index
  959. */
  960. static inline uint32_t
  961. hal_rx_msdu_end_sa_sw_peer_id_get(uint8_t *buf)
  962. {
  963. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  964. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  965. uint32_t sa_sw_peer_id;
  966. sa_sw_peer_id = HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  967. return sa_sw_peer_id;
  968. }
  969. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  970. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  971. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  972. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  973. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  974. /**
  975. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  976. * from rx_msdu_start TLV
  977. *
  978. * @ buf: pointer to the start of RX PKT TLV headers
  979. * Return: msdu length
  980. */
  981. static inline uint32_t
  982. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  983. {
  984. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  985. struct rx_msdu_start *msdu_start =
  986. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  987. uint32_t msdu_len;
  988. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  989. return msdu_len;
  990. }
  991. /**
  992. * hal_rx_msdu_start_msdu_len_set(): API to set the MSDU length
  993. * from rx_msdu_start TLV
  994. *
  995. * @buf: pointer to the start of RX PKT TLV headers
  996. * @len: msdu length
  997. *
  998. * Return: none
  999. */
  1000. static inline void
  1001. hal_rx_msdu_start_msdu_len_set(uint8_t *buf, uint32_t len)
  1002. {
  1003. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1004. struct rx_msdu_start *msdu_start =
  1005. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1006. void *wrd1;
  1007. wrd1 = (uint8_t *)msdu_start + RX_MSDU_START_1_MSDU_LENGTH_OFFSET;
  1008. *(uint32_t *)wrd1 &= (~RX_MSDU_START_1_MSDU_LENGTH_MASK);
  1009. *(uint32_t *)wrd1 |= len;
  1010. }
  1011. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  1012. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1013. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  1014. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  1015. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  1016. /*
  1017. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  1018. * Interval from rx_msdu_start
  1019. *
  1020. * @buf: pointer to the start of RX PKT TLV header
  1021. * Return: uint32_t(bw)
  1022. */
  1023. static inline uint32_t
  1024. hal_rx_msdu_start_bw_get(uint8_t *buf)
  1025. {
  1026. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1027. struct rx_msdu_start *msdu_start =
  1028. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1029. uint32_t bw;
  1030. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  1031. return bw;
  1032. }
  1033. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  1034. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1035. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  1036. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  1037. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  1038. /**
  1039. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  1040. * from rx_msdu_start TLV
  1041. *
  1042. * @ buf: pointer to the start of RX PKT TLV headers
  1043. * Return: toeplitz hash
  1044. */
  1045. static inline uint32_t
  1046. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  1047. {
  1048. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1049. struct rx_msdu_start *msdu_start =
  1050. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1051. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  1052. }
  1053. /*
  1054. * Get qos_control_valid from RX_MPDU_START
  1055. */
  1056. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  1057. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  1058. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  1059. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  1060. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  1061. static inline uint32_t
  1062. hal_rx_mpdu_start_mpdu_qos_control_valid_get(uint8_t *buf)
  1063. {
  1064. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1065. struct rx_mpdu_start *mpdu_start =
  1066. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1067. uint32_t qos_control_valid;
  1068. qos_control_valid = HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1069. &(mpdu_start->rx_mpdu_info_details));
  1070. return qos_control_valid;
  1071. }
  1072. /*
  1073. * Get SW peer id from RX_MPDU_START
  1074. */
  1075. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  1076. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  1077. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  1078. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  1079. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  1080. static inline uint32_t
  1081. hal_rx_mpdu_start_sw_peer_id_get(uint8_t *buf)
  1082. {
  1083. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1084. struct rx_mpdu_start *mpdu_start =
  1085. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1086. uint32_t sw_peer_id;
  1087. sw_peer_id = HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  1088. &(mpdu_start->rx_mpdu_info_details));
  1089. return sw_peer_id;
  1090. }
  1091. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1092. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1093. RX_MSDU_START_5_SGI_OFFSET)), \
  1094. RX_MSDU_START_5_SGI_MASK, \
  1095. RX_MSDU_START_5_SGI_LSB))
  1096. /**
  1097. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  1098. * Interval from rx_msdu_start TLV
  1099. *
  1100. * @buf: pointer to the start of RX PKT TLV headers
  1101. * Return: uint32_t(sgi)
  1102. */
  1103. static inline uint32_t
  1104. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  1105. {
  1106. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1107. struct rx_msdu_start *msdu_start =
  1108. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1109. uint32_t sgi;
  1110. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  1111. return sgi;
  1112. }
  1113. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1114. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1115. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  1116. RX_MSDU_START_5_RATE_MCS_MASK, \
  1117. RX_MSDU_START_5_RATE_MCS_LSB))
  1118. /**
  1119. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  1120. * from rx_msdu_start TLV
  1121. *
  1122. * @buf: pointer to the start of RX PKT TLV headers
  1123. * Return: uint32_t(rate_mcs)
  1124. */
  1125. static inline uint32_t
  1126. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  1127. {
  1128. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1129. struct rx_msdu_start *msdu_start =
  1130. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1131. uint32_t rate_mcs;
  1132. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  1133. return rate_mcs;
  1134. }
  1135. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  1136. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  1137. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  1138. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  1139. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  1140. /*
  1141. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  1142. * packet from rx_attention
  1143. *
  1144. * @buf: pointer to the start of RX PKT TLV header
  1145. * Return: uint32_t(decryt status)
  1146. */
  1147. static inline uint32_t
  1148. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  1149. {
  1150. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1151. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1152. uint32_t is_decrypt = 0;
  1153. uint32_t decrypt_status;
  1154. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  1155. if (!decrypt_status)
  1156. is_decrypt = 1;
  1157. return is_decrypt;
  1158. }
  1159. /*
  1160. * Get key index from RX_MSDU_END
  1161. */
  1162. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  1163. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1164. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  1165. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  1166. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  1167. /*
  1168. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  1169. * from rx_msdu_end
  1170. *
  1171. * @buf: pointer to the start of RX PKT TLV header
  1172. * Return: uint32_t(key id)
  1173. */
  1174. static inline uint32_t
  1175. hal_rx_msdu_get_keyid(uint8_t *buf)
  1176. {
  1177. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1178. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1179. uint32_t keyid_octet;
  1180. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  1181. return keyid_octet & 0x3;
  1182. }
  1183. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  1184. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1185. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  1186. RX_MSDU_START_5_USER_RSSI_MASK, \
  1187. RX_MSDU_START_5_USER_RSSI_LSB))
  1188. /*
  1189. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  1190. * from rx_msdu_start
  1191. *
  1192. * @buf: pointer to the start of RX PKT TLV header
  1193. * Return: uint32_t(rssi)
  1194. */
  1195. static inline uint32_t
  1196. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  1197. {
  1198. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1199. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1200. uint32_t rssi;
  1201. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1202. return rssi;
  1203. }
  1204. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  1205. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1206. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  1207. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  1208. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  1209. /*
  1210. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  1211. * from rx_msdu_start
  1212. *
  1213. * @buf: pointer to the start of RX PKT TLV header
  1214. * Return: uint32_t(frequency)
  1215. */
  1216. static inline uint32_t
  1217. hal_rx_msdu_start_get_freq(uint8_t *buf)
  1218. {
  1219. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1220. struct rx_msdu_start *msdu_start =
  1221. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1222. uint32_t freq;
  1223. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1224. return freq;
  1225. }
  1226. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  1227. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1228. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  1229. RX_MSDU_START_5_PKT_TYPE_MASK, \
  1230. RX_MSDU_START_5_PKT_TYPE_LSB))
  1231. /*
  1232. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  1233. * from rx_msdu_start
  1234. *
  1235. * @buf: pointer to the start of RX PKT TLV header
  1236. * Return: uint32_t(pkt type)
  1237. */
  1238. static inline uint32_t
  1239. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  1240. {
  1241. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1242. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1243. uint32_t pkt_type;
  1244. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1245. return pkt_type;
  1246. }
  1247. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  1248. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1249. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  1250. RX_MPDU_INFO_2_TO_DS_MASK, \
  1251. RX_MPDU_INFO_2_TO_DS_LSB))
  1252. /*
  1253. * hal_rx_mpdu_get_tods(): API to get the tods info
  1254. * from rx_mpdu_start
  1255. *
  1256. * @buf: pointer to the start of RX PKT TLV header
  1257. * Return: uint32_t(to_ds)
  1258. */
  1259. static inline uint32_t
  1260. hal_rx_mpdu_get_to_ds(uint8_t *buf)
  1261. {
  1262. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1263. struct rx_mpdu_start *mpdu_start =
  1264. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1265. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1266. uint32_t to_ds;
  1267. to_ds = HAL_RX_MPDU_GET_TODS(mpdu_info);
  1268. return to_ds;
  1269. }
  1270. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  1271. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1272. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  1273. RX_MPDU_INFO_2_FR_DS_MASK, \
  1274. RX_MPDU_INFO_2_FR_DS_LSB))
  1275. /*
  1276. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  1277. * from rx_mpdu_start
  1278. *
  1279. * @buf: pointer to the start of RX PKT TLV header
  1280. * Return: uint32_t(fr_ds)
  1281. */
  1282. static inline uint32_t
  1283. hal_rx_mpdu_get_fr_ds(uint8_t *buf)
  1284. {
  1285. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1286. struct rx_mpdu_start *mpdu_start =
  1287. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1288. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1289. uint32_t fr_ds;
  1290. fr_ds = HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  1291. return fr_ds;
  1292. }
  1293. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  1294. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1295. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  1296. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  1297. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  1298. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  1299. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1300. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  1301. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  1302. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  1303. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  1304. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1305. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_OFFSET)), \
  1306. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_MASK, \
  1307. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_LSB))
  1308. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  1309. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1310. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  1311. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  1312. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  1313. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  1314. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1315. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  1316. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  1317. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  1318. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  1319. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1320. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  1321. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  1322. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  1323. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  1324. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1325. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  1326. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  1327. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  1328. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  1329. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1330. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  1331. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  1332. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  1333. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  1334. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1335. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  1336. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  1337. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  1338. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  1339. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1340. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  1341. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  1342. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  1343. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  1344. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1345. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  1346. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  1347. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  1348. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  1349. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1350. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  1351. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  1352. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  1353. /*
  1354. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1355. *
  1356. * @buf: pointer to the start of RX PKT TLV headera
  1357. * @mac_addr: pointer to mac address
  1358. * Return: success/failure
  1359. */
  1360. static inline
  1361. QDF_STATUS hal_rx_mpdu_get_addr1(uint8_t *buf, uint8_t *mac_addr)
  1362. {
  1363. struct __attribute__((__packed__)) hal_addr1 {
  1364. uint32_t ad1_31_0;
  1365. uint16_t ad1_47_32;
  1366. };
  1367. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1368. struct rx_mpdu_start *mpdu_start =
  1369. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1370. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1371. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  1372. uint32_t mac_addr_ad1_valid;
  1373. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  1374. if (mac_addr_ad1_valid) {
  1375. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  1376. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  1377. return QDF_STATUS_SUCCESS;
  1378. }
  1379. return QDF_STATUS_E_FAILURE;
  1380. }
  1381. /*
  1382. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1383. * in the packet
  1384. *
  1385. * @buf: pointer to the start of RX PKT TLV header
  1386. * @mac_addr: pointer to mac address
  1387. * Return: success/failure
  1388. */
  1389. static inline
  1390. QDF_STATUS hal_rx_mpdu_get_addr2(uint8_t *buf, uint8_t *mac_addr)
  1391. {
  1392. struct __attribute__((__packed__)) hal_addr2 {
  1393. uint16_t ad2_15_0;
  1394. uint32_t ad2_47_16;
  1395. };
  1396. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1397. struct rx_mpdu_start *mpdu_start =
  1398. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1399. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1400. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  1401. uint32_t mac_addr_ad2_valid;
  1402. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  1403. if (mac_addr_ad2_valid) {
  1404. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  1405. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  1406. return QDF_STATUS_SUCCESS;
  1407. }
  1408. return QDF_STATUS_E_FAILURE;
  1409. }
  1410. /*
  1411. * hal_rx_mpdu_get_addr3(): API to get address3 of the mpdu
  1412. * in the packet
  1413. *
  1414. * @buf: pointer to the start of RX PKT TLV header
  1415. * @mac_addr: pointer to mac address
  1416. * Return: success/failure
  1417. */
  1418. static inline
  1419. QDF_STATUS hal_rx_mpdu_get_addr3(uint8_t *buf, uint8_t *mac_addr)
  1420. {
  1421. struct __attribute__((__packed__)) hal_addr3 {
  1422. uint32_t ad3_31_0;
  1423. uint16_t ad3_47_32;
  1424. };
  1425. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1426. struct rx_mpdu_start *mpdu_start =
  1427. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1428. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1429. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  1430. uint32_t mac_addr_ad3_valid;
  1431. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  1432. if (mac_addr_ad3_valid) {
  1433. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  1434. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  1435. return QDF_STATUS_SUCCESS;
  1436. }
  1437. return QDF_STATUS_E_FAILURE;
  1438. }
  1439. /*
  1440. * hal_rx_mpdu_get_addr4(): API to get address4 of the mpdu
  1441. * in the packet
  1442. *
  1443. * @buf: pointer to the start of RX PKT TLV header
  1444. * @mac_addr: pointer to mac address
  1445. * Return: success/failure
  1446. */
  1447. static inline
  1448. QDF_STATUS hal_rx_mpdu_get_addr4(uint8_t *buf, uint8_t *mac_addr)
  1449. {
  1450. struct __attribute__((__packed__)) hal_addr4 {
  1451. uint32_t ad4_31_0;
  1452. uint16_t ad4_47_32;
  1453. };
  1454. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1455. struct rx_mpdu_start *mpdu_start =
  1456. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1457. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1458. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  1459. uint32_t mac_addr_ad4_valid;
  1460. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  1461. if (mac_addr_ad4_valid) {
  1462. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  1463. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  1464. return QDF_STATUS_SUCCESS;
  1465. }
  1466. return QDF_STATUS_E_FAILURE;
  1467. }
  1468. /**
  1469. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1470. * from rx_msdu_end TLV
  1471. *
  1472. * @ buf: pointer to the start of RX PKT TLV headers
  1473. * Return: da index
  1474. */
  1475. static inline uint16_t
  1476. hal_rx_msdu_end_da_idx_get(struct hal_soc *hal_soc, uint8_t *buf)
  1477. {
  1478. return hal_soc->ops->hal_rx_msdu_end_da_idx_get(buf);
  1479. }
  1480. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  1481. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1482. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  1483. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  1484. RX_MSDU_END_5_DA_IS_VALID_LSB))
  1485. /**
  1486. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1487. * from rx_msdu_end TLV
  1488. *
  1489. * @ buf: pointer to the start of RX PKT TLV headers
  1490. * Return: da_is_valid
  1491. */
  1492. static inline uint8_t
  1493. hal_rx_msdu_end_da_is_valid_get(uint8_t *buf)
  1494. {
  1495. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1496. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1497. uint8_t da_is_valid;
  1498. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  1499. return da_is_valid;
  1500. }
  1501. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  1502. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1503. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  1504. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  1505. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  1506. /**
  1507. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1508. * from rx_msdu_end TLV
  1509. *
  1510. * @ buf: pointer to the start of RX PKT TLV headers
  1511. * Return: da_is_mcbc
  1512. */
  1513. static inline uint8_t
  1514. hal_rx_msdu_end_da_is_mcbc_get(uint8_t *buf)
  1515. {
  1516. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1517. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1518. uint8_t da_is_mcbc;
  1519. da_is_mcbc = HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  1520. return da_is_mcbc;
  1521. }
  1522. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  1523. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1524. RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \
  1525. RX_MSDU_END_5_FIRST_MSDU_MASK, \
  1526. RX_MSDU_END_5_FIRST_MSDU_LSB))
  1527. /**
  1528. * hal_rx_msdu_end_first_msdu_get: API to get first msdu status
  1529. * from rx_msdu_end TLV
  1530. *
  1531. * @ buf: pointer to the start of RX PKT TLV headers
  1532. * Return: first_msdu
  1533. */
  1534. static inline uint8_t
  1535. hal_rx_msdu_end_first_msdu_get(uint8_t *buf)
  1536. {
  1537. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1538. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1539. uint8_t first_msdu;
  1540. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  1541. return first_msdu;
  1542. }
  1543. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  1544. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1545. RX_MSDU_END_5_LAST_MSDU_OFFSET)), \
  1546. RX_MSDU_END_5_LAST_MSDU_MASK, \
  1547. RX_MSDU_END_5_LAST_MSDU_LSB))
  1548. /**
  1549. * hal_rx_msdu_end_last_msdu_get: API to get last msdu status
  1550. * from rx_msdu_end TLV
  1551. *
  1552. * @ buf: pointer to the start of RX PKT TLV headers
  1553. * Return: last_msdu
  1554. */
  1555. static inline uint8_t
  1556. hal_rx_msdu_end_last_msdu_get(uint8_t *buf)
  1557. {
  1558. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1559. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1560. uint8_t last_msdu;
  1561. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  1562. return last_msdu;
  1563. }
  1564. #define HAL_RX_MSDU_END_CCE_METADATA_GET(_rx_msdu_end) \
  1565. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1566. RX_MSDU_END_16_CCE_METADATA_OFFSET)), \
  1567. RX_MSDU_END_16_CCE_METADATA_MASK, \
  1568. RX_MSDU_END_16_CCE_METADATA_LSB))
  1569. /**
  1570. * hal_rx_msdu_cce_metadata_get: API to get CCE metadata
  1571. * from rx_msdu_end TLV
  1572. * @ buf: pointer to the start of RX PKT TLV headers
  1573. * Return: last_msdu
  1574. */
  1575. static inline uint32_t
  1576. hal_rx_msdu_cce_metadata_get(uint8_t *buf)
  1577. {
  1578. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1579. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1580. uint32_t cce_metadata;
  1581. cce_metadata = HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1582. return cce_metadata;
  1583. }
  1584. /*******************************************************************************
  1585. * RX ERROR APIS
  1586. ******************************************************************************/
  1587. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1588. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1589. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1590. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1591. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1592. /**
  1593. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1594. * from rx_mpdu_end TLV
  1595. *
  1596. * @buf: pointer to the start of RX PKT TLV headers
  1597. * Return: uint32_t(decrypt_err)
  1598. */
  1599. static inline uint32_t
  1600. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1601. {
  1602. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1603. struct rx_mpdu_end *mpdu_end =
  1604. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1605. uint32_t decrypt_err;
  1606. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1607. return decrypt_err;
  1608. }
  1609. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1610. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1611. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1612. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1613. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1614. /**
  1615. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1616. * from rx_mpdu_end TLV
  1617. *
  1618. * @buf: pointer to the start of RX PKT TLV headers
  1619. * Return: uint32_t(mic_err)
  1620. */
  1621. static inline uint32_t
  1622. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1623. {
  1624. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1625. struct rx_mpdu_end *mpdu_end =
  1626. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1627. uint32_t mic_err;
  1628. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1629. return mic_err;
  1630. }
  1631. /*******************************************************************************
  1632. * RX REO ERROR APIS
  1633. ******************************************************************************/
  1634. #define HAL_RX_NUM_MSDU_DESC 6
  1635. #define HAL_RX_MAX_SAVED_RING_DESC 16
  1636. /* TODO: rework the structure */
  1637. struct hal_rx_msdu_list {
  1638. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1639. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1640. uint8_t rbm[HAL_RX_NUM_MSDU_DESC];
  1641. };
  1642. struct hal_buf_info {
  1643. uint64_t paddr;
  1644. uint32_t sw_cookie;
  1645. };
  1646. /**
  1647. * hal_rx_link_desc_msdu0_ptr - Get pointer to rx_msdu details
  1648. * @msdu_link_ptr - msdu link ptr
  1649. * @hal - pointer to hal_soc
  1650. * Return - Pointer to rx_msdu_details structure
  1651. *
  1652. */
  1653. static inline void *hal_rx_link_desc_msdu0_ptr(void *msdu_link_ptr, void *hal)
  1654. {
  1655. struct hal_soc *hal_soc = (struct hal_soc *)hal;
  1656. return hal_soc->ops->hal_rx_link_desc_msdu0_ptr(msdu_link_ptr);
  1657. }
  1658. /**
  1659. * hal_rx_msdu_desc_info_get_ptr() - Get msdu desc info ptr
  1660. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1661. * @hal - pointer to hal_soc
  1662. * Return - Pointer to rx_msdu_desc_info structure.
  1663. *
  1664. */
  1665. static inline void *hal_rx_msdu_desc_info_get_ptr(void *msdu_details_ptr, void *hal)
  1666. {
  1667. struct hal_soc *hal_soc = (struct hal_soc *)hal;
  1668. return hal_soc->ops->hal_rx_msdu_desc_info_get_ptr(msdu_details_ptr);
  1669. }
  1670. /* This special cookie value will be used to indicate FW allocated buffers
  1671. * received through RXDMA2SW ring for RXDMA WARs
  1672. */
  1673. #define HAL_RX_COOKIE_SPECIAL 0x1fffff
  1674. /**
  1675. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  1676. * from the MSDU link descriptor
  1677. *
  1678. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  1679. * MSDU link descriptor (struct rx_msdu_link)
  1680. *
  1681. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  1682. *
  1683. * @num_msdus: Number of MSDUs in the MPDU
  1684. *
  1685. * Return: void
  1686. */
  1687. static inline void hal_rx_msdu_list_get(struct hal_soc *hal_soc,
  1688. void *msdu_link_desc,
  1689. struct hal_rx_msdu_list *msdu_list,
  1690. uint16_t *num_msdus)
  1691. {
  1692. struct rx_msdu_details *msdu_details;
  1693. struct rx_msdu_desc_info *msdu_desc_info;
  1694. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1695. int i;
  1696. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1697. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1698. "[%s][%d] msdu_link=%pK msdu_details=%pK",
  1699. __func__, __LINE__, msdu_link, msdu_details);
  1700. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  1701. /* num_msdus received in mpdu descriptor may be incorrect
  1702. * sometimes due to HW issue. Check msdu buffer address also
  1703. */
  1704. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  1705. &msdu_details[i].buffer_addr_info_details) == 0) {
  1706. /* set the last msdu bit in the prev msdu_desc_info */
  1707. msdu_desc_info =
  1708. hal_rx_msdu_desc_info_get_ptr(&msdu_details[i - 1], hal_soc);
  1709. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1710. break;
  1711. }
  1712. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[i],
  1713. hal_soc);
  1714. /* set first MSDU bit or the last MSDU bit */
  1715. if (!i)
  1716. HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1717. else if (i == (HAL_RX_NUM_MSDU_DESC - 1))
  1718. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1719. msdu_list->msdu_info[i].msdu_flags =
  1720. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1721. msdu_list->msdu_info[i].msdu_len =
  1722. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1723. msdu_list->sw_cookie[i] =
  1724. HAL_RX_BUF_COOKIE_GET(
  1725. &msdu_details[i].buffer_addr_info_details);
  1726. msdu_list->rbm[i] = HAL_RX_BUF_RBM_GET(
  1727. &msdu_details[i].buffer_addr_info_details);
  1728. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1729. "[%s][%d] i=%d sw_cookie=%d",
  1730. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1731. }
  1732. *num_msdus = i;
  1733. }
  1734. /**
  1735. * hal_rx_msdu_reo_dst_ind_get: Gets the REO
  1736. * destination ring ID from the msdu desc info
  1737. *
  1738. * @msdu_link_desc : Opaque cookie pointer used by HAL to get to
  1739. * the current descriptor
  1740. *
  1741. * Return: dst_ind (REO destination ring ID)
  1742. */
  1743. static inline uint32_t
  1744. hal_rx_msdu_reo_dst_ind_get(struct hal_soc *hal_soc, void *msdu_link_desc)
  1745. {
  1746. struct rx_msdu_details *msdu_details;
  1747. struct rx_msdu_desc_info *msdu_desc_info;
  1748. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1749. uint32_t dst_ind;
  1750. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1751. /* The first msdu in the link should exsist */
  1752. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[0],
  1753. hal_soc);
  1754. dst_ind = HAL_RX_MSDU_REO_DST_IND_GET(msdu_desc_info);
  1755. return dst_ind;
  1756. }
  1757. /**
  1758. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1759. * cookie from the REO destination ring element
  1760. *
  1761. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1762. * the current descriptor
  1763. * @ buf_info: structure to return the buffer information
  1764. * Return: void
  1765. */
  1766. static inline void hal_rx_reo_buf_paddr_get(void *rx_desc,
  1767. struct hal_buf_info *buf_info)
  1768. {
  1769. struct reo_destination_ring *reo_ring =
  1770. (struct reo_destination_ring *)rx_desc;
  1771. buf_info->paddr =
  1772. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1773. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1774. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1775. }
  1776. /**
  1777. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1778. *
  1779. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1780. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1781. * descriptor
  1782. */
  1783. enum hal_rx_reo_buf_type {
  1784. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1785. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1786. };
  1787. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1788. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1789. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1790. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1791. #define HAL_RX_REO_QUEUE_NUMBER_GET(reo_desc) (((*(((uint32_t *)reo_desc) + \
  1792. (REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_OFFSET >> 2))) & \
  1793. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_MASK) >> \
  1794. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_LSB)
  1795. /**
  1796. * enum hal_reo_error_code: Error code describing the type of error detected
  1797. *
  1798. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1799. * REO_ENTRANCE ring is set to 0
  1800. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1801. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1802. * having been setup
  1803. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1804. * Retry bit set: duplicate frame
  1805. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1806. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1807. * received with 2K jump in SN
  1808. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1809. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1810. * with SN falling within the OOR window
  1811. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1812. * OOR window
  1813. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1814. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1815. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1816. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1817. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1818. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1819. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1820. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1821. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1822. * in the process of making updates to this descriptor
  1823. */
  1824. enum hal_reo_error_code {
  1825. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1826. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1827. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1828. HAL_REO_ERR_NON_BA_DUPLICATE,
  1829. HAL_REO_ERR_BA_DUPLICATE,
  1830. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1831. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1832. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1833. HAL_REO_ERR_BAR_FRAME_OOR,
  1834. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1835. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1836. HAL_REO_ERR_PN_CHECK_FAILED,
  1837. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1838. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1839. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET,
  1840. HAL_REO_ERR_MAX
  1841. };
  1842. /**
  1843. * enum hal_rxdma_error_code: Code describing the type of RxDMA error detected
  1844. *
  1845. * @HAL_RXDMA_ERR_OVERFLOW: MPDU frame is not complete due to a FIFO overflow
  1846. * @ HAL_RXDMA_ERR_OVERFLOW : MPDU frame is not complete due to a FIFO
  1847. * overflow
  1848. * @ HAL_RXDMA_ERR_MPDU_LENGTH : MPDU frame is not complete due to receiving
  1849. * incomplete
  1850. * MPDU from the PHY
  1851. * @ HAL_RXDMA_ERR_FCS : FCS check on the MPDU frame failed
  1852. * @ HAL_RXDMA_ERR_DECRYPT : Decryption error
  1853. * @ HAL_RXDMA_ERR_TKIP_MIC : TKIP MIC error
  1854. * @ HAL_RXDMA_ERR_UNENCRYPTED : Received a frame that was expected to be
  1855. * encrypted but wasn’t
  1856. * @ HAL_RXDMA_ERR_MSDU_LEN : MSDU related length error
  1857. * @ HAL_RXDMA_ERR_MSDU_LIMIT : Number of MSDUs in the MPDUs exceeded
  1858. * the max allowed
  1859. * @ HAL_RXDMA_ERR_WIFI_PARSE : wifi parsing error
  1860. * @ HAL_RXDMA_ERR_AMSDU_PARSE : Amsdu parsing error
  1861. * @ HAL_RXDMA_ERR_SA_TIMEOUT : Source Address search timeout
  1862. * @ HAL_RXDMA_ERR_DA_TIMEOUT : Destination Address search timeout
  1863. * @ HAL_RXDMA_ERR_FLOW_TIMEOUT : Flow Search Timeout
  1864. * @ HAL_RXDMA_ERR_FLUSH_REQUEST : RxDMA FIFO Flush request
  1865. * @ HAL_RXDMA_ERR_WAR : RxDMA WAR dummy errors
  1866. */
  1867. enum hal_rxdma_error_code {
  1868. HAL_RXDMA_ERR_OVERFLOW = 0,
  1869. HAL_RXDMA_ERR_MPDU_LENGTH,
  1870. HAL_RXDMA_ERR_FCS,
  1871. HAL_RXDMA_ERR_DECRYPT,
  1872. HAL_RXDMA_ERR_TKIP_MIC,
  1873. HAL_RXDMA_ERR_UNENCRYPTED,
  1874. HAL_RXDMA_ERR_MSDU_LEN,
  1875. HAL_RXDMA_ERR_MSDU_LIMIT,
  1876. HAL_RXDMA_ERR_WIFI_PARSE,
  1877. HAL_RXDMA_ERR_AMSDU_PARSE,
  1878. HAL_RXDMA_ERR_SA_TIMEOUT,
  1879. HAL_RXDMA_ERR_DA_TIMEOUT,
  1880. HAL_RXDMA_ERR_FLOW_TIMEOUT,
  1881. HAL_RXDMA_ERR_FLUSH_REQUEST,
  1882. HAL_RXDMA_ERR_WAR = 31,
  1883. HAL_RXDMA_ERR_MAX
  1884. };
  1885. /**
  1886. * HW BM action settings in WBM release ring
  1887. */
  1888. #define HAL_BM_ACTION_PUT_IN_IDLE_LIST 0
  1889. #define HAL_BM_ACTION_RELEASE_MSDU_LIST 1
  1890. /**
  1891. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1892. * release of this buffer or descriptor
  1893. *
  1894. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1895. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1896. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1897. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1898. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1899. */
  1900. enum hal_rx_wbm_error_source {
  1901. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1902. HAL_RX_WBM_ERR_SRC_RXDMA,
  1903. HAL_RX_WBM_ERR_SRC_REO,
  1904. HAL_RX_WBM_ERR_SRC_FW,
  1905. HAL_RX_WBM_ERR_SRC_SW,
  1906. };
  1907. /**
  1908. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1909. * released
  1910. *
  1911. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1912. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1913. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1914. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1915. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1916. */
  1917. enum hal_rx_wbm_buf_type {
  1918. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1919. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1920. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1921. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1922. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1923. };
  1924. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1925. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1926. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1927. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1928. /**
  1929. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1930. * PN check failure
  1931. *
  1932. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1933. *
  1934. * Return: true: error caused by PN check, false: other error
  1935. */
  1936. static inline bool hal_rx_reo_is_pn_error(void *rx_desc)
  1937. {
  1938. struct reo_destination_ring *reo_desc =
  1939. (struct reo_destination_ring *)rx_desc;
  1940. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1941. HAL_REO_ERR_PN_CHECK_FAILED) |
  1942. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1943. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1944. true : false;
  1945. }
  1946. /**
  1947. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1948. * the sequence number
  1949. *
  1950. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1951. *
  1952. * Return: true: error caused by 2K jump, false: other error
  1953. */
  1954. static inline bool hal_rx_reo_is_2k_jump(void *rx_desc)
  1955. {
  1956. struct reo_destination_ring *reo_desc =
  1957. (struct reo_destination_ring *)rx_desc;
  1958. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1959. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1960. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1961. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1962. true : false;
  1963. }
  1964. /**
  1965. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1966. *
  1967. * @ soc : HAL version of the SOC pointer
  1968. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1969. * @ buf_addr_info : void pointer to the buffer_addr_info
  1970. * @ bm_action : put in IDLE list or release to MSDU_LIST
  1971. *
  1972. * Return: void
  1973. */
  1974. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1975. static inline void hal_rx_msdu_link_desc_set(struct hal_soc *soc,
  1976. void *src_srng_desc, void *buf_addr_info,
  1977. uint8_t bm_action)
  1978. {
  1979. struct wbm_release_ring *wbm_rel_srng =
  1980. (struct wbm_release_ring *)src_srng_desc;
  1981. /* Structure copy !!! */
  1982. wbm_rel_srng->released_buff_or_desc_addr_info =
  1983. *((struct buffer_addr_info *)buf_addr_info);
  1984. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1985. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  1986. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2, BM_ACTION,
  1987. bm_action);
  1988. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1989. BUFFER_OR_DESC_TYPE, HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  1990. }
  1991. /*
  1992. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  1993. * REO entrance ring
  1994. *
  1995. * @ soc: HAL version of the SOC pointer
  1996. * @ pa: Physical address of the MSDU Link Descriptor
  1997. * @ cookie: SW cookie to get to the virtual address
  1998. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  1999. * to the error enabled REO queue
  2000. *
  2001. * Return: void
  2002. */
  2003. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  2004. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  2005. {
  2006. /* TODO */
  2007. }
  2008. /**
  2009. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  2010. * BUFFER_ADDR_INFO, give the RX descriptor
  2011. * (Assumption -- BUFFER_ADDR_INFO is the
  2012. * first field in the descriptor structure)
  2013. */
  2014. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) ((void *)(ring_desc))
  2015. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  2016. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  2017. /**
  2018. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  2019. * from the BUFFER_ADDR_INFO structure
  2020. * given a REO destination ring descriptor.
  2021. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  2022. *
  2023. * Return: uint8_t (value of the return_buffer_manager)
  2024. */
  2025. static inline
  2026. uint8_t hal_rx_ret_buf_manager_get(void *ring_desc)
  2027. {
  2028. /*
  2029. * The following macro takes buf_addr_info as argument,
  2030. * but since buf_addr_info is the first field in ring_desc
  2031. * Hence the following call is OK
  2032. */
  2033. return HAL_RX_BUF_RBM_GET(ring_desc);
  2034. }
  2035. /*******************************************************************************
  2036. * RX WBM ERROR APIS
  2037. ******************************************************************************/
  2038. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  2039. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  2040. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  2041. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  2042. /**
  2043. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  2044. * the frame to this release ring
  2045. *
  2046. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  2047. * frame to this queue
  2048. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  2049. * received routing instructions. No error within REO was detected
  2050. */
  2051. enum hal_rx_wbm_reo_push_reason {
  2052. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  2053. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  2054. };
  2055. /**
  2056. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  2057. * this release ring
  2058. *
  2059. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  2060. * this frame to this queue
  2061. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  2062. * per received routing instructions. No error within RXDMA was detected
  2063. */
  2064. enum hal_rx_wbm_rxdma_push_reason {
  2065. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  2066. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  2067. };
  2068. #define HAL_RX_WBM_FIRST_MSDU_GET(wbm_desc) \
  2069. (((*(((uint32_t *) wbm_desc) + \
  2070. (WBM_RELEASE_RING_4_FIRST_MSDU_OFFSET >> 2))) & \
  2071. WBM_RELEASE_RING_4_FIRST_MSDU_MASK) >> \
  2072. WBM_RELEASE_RING_4_FIRST_MSDU_LSB)
  2073. #define HAL_RX_WBM_LAST_MSDU_GET(wbm_desc) \
  2074. (((*(((uint32_t *) wbm_desc) + \
  2075. (WBM_RELEASE_RING_4_LAST_MSDU_OFFSET >> 2))) & \
  2076. WBM_RELEASE_RING_4_LAST_MSDU_MASK) >> \
  2077. WBM_RELEASE_RING_4_LAST_MSDU_LSB)
  2078. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  2079. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  2080. wbm_desc)->released_buff_or_desc_addr_info)
  2081. /**
  2082. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  2083. * humman readable format.
  2084. * @ rx_attn: pointer the rx_attention TLV in pkt.
  2085. * @ dbg_level: log level.
  2086. *
  2087. * Return: void
  2088. */
  2089. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  2090. uint8_t dbg_level)
  2091. {
  2092. hal_verbose_debug(
  2093. "rx_attention tlv (1/2) - "
  2094. "rxpcu_mpdu_filter_in_category: %x "
  2095. "sw_frame_group_id: %x "
  2096. "reserved_0: %x "
  2097. "phy_ppdu_id: %x "
  2098. "first_mpdu : %x "
  2099. "reserved_1a: %x "
  2100. "mcast_bcast: %x "
  2101. "ast_index_not_found: %x "
  2102. "ast_index_timeout: %x "
  2103. "power_mgmt: %x "
  2104. "non_qos: %x "
  2105. "null_data: %x "
  2106. "mgmt_type: %x "
  2107. "ctrl_type: %x "
  2108. "more_data: %x "
  2109. "eosp: %x "
  2110. "a_msdu_error: %x "
  2111. "fragment_flag: %x "
  2112. "order: %x "
  2113. "cce_match: %x "
  2114. "overflow_err: %x "
  2115. "msdu_length_err: %x "
  2116. "tcp_udp_chksum_fail: %x "
  2117. "ip_chksum_fail: %x "
  2118. "sa_idx_invalid: %x "
  2119. "da_idx_invalid: %x "
  2120. "reserved_1b: %x "
  2121. "rx_in_tx_decrypt_byp: %x ",
  2122. rx_attn->rxpcu_mpdu_filter_in_category,
  2123. rx_attn->sw_frame_group_id,
  2124. rx_attn->reserved_0,
  2125. rx_attn->phy_ppdu_id,
  2126. rx_attn->first_mpdu,
  2127. rx_attn->reserved_1a,
  2128. rx_attn->mcast_bcast,
  2129. rx_attn->ast_index_not_found,
  2130. rx_attn->ast_index_timeout,
  2131. rx_attn->power_mgmt,
  2132. rx_attn->non_qos,
  2133. rx_attn->null_data,
  2134. rx_attn->mgmt_type,
  2135. rx_attn->ctrl_type,
  2136. rx_attn->more_data,
  2137. rx_attn->eosp,
  2138. rx_attn->a_msdu_error,
  2139. rx_attn->fragment_flag,
  2140. rx_attn->order,
  2141. rx_attn->cce_match,
  2142. rx_attn->overflow_err,
  2143. rx_attn->msdu_length_err,
  2144. rx_attn->tcp_udp_chksum_fail,
  2145. rx_attn->ip_chksum_fail,
  2146. rx_attn->sa_idx_invalid,
  2147. rx_attn->da_idx_invalid,
  2148. rx_attn->reserved_1b,
  2149. rx_attn->rx_in_tx_decrypt_byp);
  2150. hal_verbose_debug(
  2151. "rx_attention tlv (2/2) - "
  2152. "encrypt_required: %x "
  2153. "directed: %x "
  2154. "buffer_fragment: %x "
  2155. "mpdu_length_err: %x "
  2156. "tkip_mic_err: %x "
  2157. "decrypt_err: %x "
  2158. "unencrypted_frame_err: %x "
  2159. "fcs_err: %x "
  2160. "flow_idx_timeout: %x "
  2161. "flow_idx_invalid: %x "
  2162. "wifi_parser_error: %x "
  2163. "amsdu_parser_error: %x "
  2164. "sa_idx_timeout: %x "
  2165. "da_idx_timeout: %x "
  2166. "msdu_limit_error: %x "
  2167. "da_is_valid: %x "
  2168. "da_is_mcbc: %x "
  2169. "sa_is_valid: %x "
  2170. "decrypt_status_code: %x "
  2171. "rx_bitmap_not_updated: %x "
  2172. "reserved_2: %x "
  2173. "msdu_done: %x ",
  2174. rx_attn->encrypt_required,
  2175. rx_attn->directed,
  2176. rx_attn->buffer_fragment,
  2177. rx_attn->mpdu_length_err,
  2178. rx_attn->tkip_mic_err,
  2179. rx_attn->decrypt_err,
  2180. rx_attn->unencrypted_frame_err,
  2181. rx_attn->fcs_err,
  2182. rx_attn->flow_idx_timeout,
  2183. rx_attn->flow_idx_invalid,
  2184. rx_attn->wifi_parser_error,
  2185. rx_attn->amsdu_parser_error,
  2186. rx_attn->sa_idx_timeout,
  2187. rx_attn->da_idx_timeout,
  2188. rx_attn->msdu_limit_error,
  2189. rx_attn->da_is_valid,
  2190. rx_attn->da_is_mcbc,
  2191. rx_attn->sa_is_valid,
  2192. rx_attn->decrypt_status_code,
  2193. rx_attn->rx_bitmap_not_updated,
  2194. rx_attn->reserved_2,
  2195. rx_attn->msdu_done);
  2196. }
  2197. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  2198. uint8_t dbg_level,
  2199. struct hal_soc *hal)
  2200. {
  2201. hal->ops->hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2202. }
  2203. /**
  2204. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  2205. * human readable format.
  2206. * @ msdu_end: pointer the msdu_end TLV in pkt.
  2207. * @ dbg_level: log level.
  2208. *
  2209. * Return: void
  2210. */
  2211. static inline void hal_rx_dump_msdu_end_tlv(struct hal_soc *hal_soc,
  2212. struct rx_msdu_end *msdu_end,
  2213. uint8_t dbg_level)
  2214. {
  2215. hal_soc->ops->hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2216. }
  2217. /**
  2218. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  2219. * human readable format.
  2220. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  2221. * @ dbg_level: log level.
  2222. *
  2223. * Return: void
  2224. */
  2225. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  2226. uint8_t dbg_level)
  2227. {
  2228. hal_verbose_debug(
  2229. "rx_mpdu_end tlv - "
  2230. "rxpcu_mpdu_filter_in_category: %x "
  2231. "sw_frame_group_id: %x "
  2232. "phy_ppdu_id: %x "
  2233. "unsup_ktype_short_frame: %x "
  2234. "rx_in_tx_decrypt_byp: %x "
  2235. "overflow_err: %x "
  2236. "mpdu_length_err: %x "
  2237. "tkip_mic_err: %x "
  2238. "decrypt_err: %x "
  2239. "unencrypted_frame_err: %x "
  2240. "pn_fields_contain_valid_info: %x "
  2241. "fcs_err: %x "
  2242. "msdu_length_err: %x "
  2243. "rxdma0_destination_ring: %x "
  2244. "rxdma1_destination_ring: %x "
  2245. "decrypt_status_code: %x "
  2246. "rx_bitmap_not_updated: %x ",
  2247. mpdu_end->rxpcu_mpdu_filter_in_category,
  2248. mpdu_end->sw_frame_group_id,
  2249. mpdu_end->phy_ppdu_id,
  2250. mpdu_end->unsup_ktype_short_frame,
  2251. mpdu_end->rx_in_tx_decrypt_byp,
  2252. mpdu_end->overflow_err,
  2253. mpdu_end->mpdu_length_err,
  2254. mpdu_end->tkip_mic_err,
  2255. mpdu_end->decrypt_err,
  2256. mpdu_end->unencrypted_frame_err,
  2257. mpdu_end->pn_fields_contain_valid_info,
  2258. mpdu_end->fcs_err,
  2259. mpdu_end->msdu_length_err,
  2260. mpdu_end->rxdma0_destination_ring,
  2261. mpdu_end->rxdma1_destination_ring,
  2262. mpdu_end->decrypt_status_code,
  2263. mpdu_end->rx_bitmap_not_updated);
  2264. }
  2265. #ifdef NO_RX_PKT_HDR_TLV
  2266. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2267. uint8_t dbg_level)
  2268. {
  2269. }
  2270. #else
  2271. /**
  2272. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2273. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2274. * @ dbg_level: log level.
  2275. *
  2276. * Return: void
  2277. */
  2278. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2279. uint8_t dbg_level)
  2280. {
  2281. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2282. hal_verbose_debug(
  2283. "\n---------------\n"
  2284. "rx_pkt_hdr_tlv \n"
  2285. "---------------\n"
  2286. "phy_ppdu_id %d ",
  2287. pkt_hdr_tlv->phy_ppdu_id);
  2288. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr, 128);
  2289. }
  2290. #endif
  2291. /**
  2292. * hal_srng_ring_id_get: API to retrieve ring id from hal ring
  2293. * structure
  2294. * @hal_ring: pointer to hal_srng structure
  2295. *
  2296. * Return: ring_id
  2297. */
  2298. static inline uint8_t hal_srng_ring_id_get(void *hal_ring)
  2299. {
  2300. return ((struct hal_srng *)hal_ring)->ring_id;
  2301. }
  2302. /* Rx MSDU link pointer info */
  2303. struct hal_rx_msdu_link_ptr_info {
  2304. struct rx_msdu_link msdu_link;
  2305. struct hal_buf_info msdu_link_buf_info;
  2306. };
  2307. /**
  2308. * hal_rx_get_pkt_tlvs(): Function to retrieve pkt tlvs from nbuf
  2309. *
  2310. * @nbuf: Pointer to data buffer field
  2311. * Returns: pointer to rx_pkt_tlvs
  2312. */
  2313. static inline
  2314. struct rx_pkt_tlvs *hal_rx_get_pkt_tlvs(uint8_t *rx_buf_start)
  2315. {
  2316. return (struct rx_pkt_tlvs *)rx_buf_start;
  2317. }
  2318. /**
  2319. * hal_rx_get_mpdu_info(): Function to retrieve mpdu info from pkt tlvs
  2320. *
  2321. * @pkt_tlvs: Pointer to pkt_tlvs
  2322. * Returns: pointer to rx_mpdu_info structure
  2323. */
  2324. static inline
  2325. struct rx_mpdu_info *hal_rx_get_mpdu_info(struct rx_pkt_tlvs *pkt_tlvs)
  2326. {
  2327. return &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  2328. }
  2329. /**
  2330. * hal_rx_get_rx_sequence(): Function to retrieve rx sequence number
  2331. *
  2332. * @nbuf: Network buffer
  2333. * Returns: rx sequence number
  2334. */
  2335. #define DOT11_SEQ_FRAG_MASK 0x000f
  2336. #define DOT11_FC1_MORE_FRAG_OFFSET 0x04
  2337. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  2338. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2339. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  2340. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  2341. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  2342. static inline
  2343. uint16_t hal_rx_get_rx_sequence(uint8_t *buf)
  2344. {
  2345. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2346. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2347. uint16_t seq_number = 0;
  2348. seq_number = HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  2349. return seq_number;
  2350. }
  2351. /**
  2352. * hal_rx_get_rx_fragment_number(): Function to retrieve rx fragment number
  2353. *
  2354. * @nbuf: Network buffer
  2355. * Returns: rx fragment number
  2356. */
  2357. static inline
  2358. uint8_t hal_rx_get_rx_fragment_number(uint8_t *buf)
  2359. {
  2360. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2361. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2362. uint8_t frag_number = 0;
  2363. frag_number = HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  2364. DOT11_SEQ_FRAG_MASK;
  2365. /* Return first 4 bits as fragment number */
  2366. return frag_number;
  2367. }
  2368. #define HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(_rx_mpdu_info) \
  2369. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2370. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_OFFSET)), \
  2371. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_MASK, \
  2372. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_LSB))
  2373. /**
  2374. * hal_rx_get_rx_more_frag_bit(): Function to retrieve more fragment bit
  2375. *
  2376. * @nbuf: Network buffer
  2377. * Returns: rx more fragment bit
  2378. */
  2379. static inline
  2380. uint8_t hal_rx_get_rx_more_frag_bit(uint8_t *buf)
  2381. {
  2382. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2383. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2384. uint16_t frame_ctrl = 0;
  2385. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info) >>
  2386. DOT11_FC1_MORE_FRAG_OFFSET;
  2387. /* more fragment bit if at offset bit 4 */
  2388. return frame_ctrl;
  2389. }
  2390. /**
  2391. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  2392. *
  2393. * @nbuf: Network buffer
  2394. * Returns: rx more fragment bit
  2395. *
  2396. */
  2397. static inline
  2398. uint16_t hal_rx_get_frame_ctrl_field(uint8_t *buf)
  2399. {
  2400. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2401. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2402. uint16_t frame_ctrl = 0;
  2403. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2404. return frame_ctrl;
  2405. }
  2406. /*
  2407. * hal_rx_msdu_is_wlan_mcast(): Check if the buffer is for multicast address
  2408. *
  2409. * @nbuf: Network buffer
  2410. * Returns: flag to indicate whether the nbuf has MC/BC address
  2411. */
  2412. static inline
  2413. uint32_t hal_rx_msdu_is_wlan_mcast(qdf_nbuf_t nbuf)
  2414. {
  2415. uint8 *buf = qdf_nbuf_data(nbuf);
  2416. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2417. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2418. return rx_attn->mcast_bcast;
  2419. }
  2420. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  2421. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2422. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  2423. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  2424. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  2425. /*
  2426. * hal_rx_get_mpdu_sequence_control_valid(): Get mpdu sequence control valid
  2427. *
  2428. * @nbuf: Network buffer
  2429. * Returns: value of sequence control valid field
  2430. */
  2431. static inline
  2432. uint8_t hal_rx_get_mpdu_sequence_control_valid(uint8_t *buf)
  2433. {
  2434. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2435. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2436. uint8_t seq_ctrl_valid = 0;
  2437. seq_ctrl_valid =
  2438. HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  2439. return seq_ctrl_valid;
  2440. }
  2441. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  2442. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2443. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  2444. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \
  2445. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
  2446. /*
  2447. * hal_rx_get_mpdu_frame_control_valid(): Retrieves mpdu frame control valid
  2448. *
  2449. * @nbuf: Network buffer
  2450. * Returns: value of frame control valid field
  2451. */
  2452. static inline
  2453. uint8_t hal_rx_get_mpdu_frame_control_valid(uint8_t *buf)
  2454. {
  2455. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2456. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2457. uint8_t frm_ctrl_valid = 0;
  2458. frm_ctrl_valid =
  2459. HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  2460. return frm_ctrl_valid;
  2461. }
  2462. #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
  2463. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2464. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  2465. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  2466. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  2467. /*
  2468. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  2469. *
  2470. * @nbuf: Network buffer
  2471. * Returns: value of mpdu 4th address valid field
  2472. */
  2473. static inline
  2474. bool hal_rx_get_mpdu_mac_ad4_valid(uint8_t *buf)
  2475. {
  2476. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2477. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2478. bool ad4_valid = 0;
  2479. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  2480. return ad4_valid;
  2481. }
  2482. /*
  2483. * hal_rx_clear_mpdu_desc_info(): Clears mpdu_desc_info
  2484. *
  2485. * @rx_mpdu_desc_info: HAL view of rx mpdu desc info
  2486. * Returns: None
  2487. */
  2488. static inline
  2489. void hal_rx_clear_mpdu_desc_info(
  2490. struct hal_rx_mpdu_desc_info *rx_mpdu_desc_info)
  2491. {
  2492. qdf_mem_zero(rx_mpdu_desc_info,
  2493. sizeof(*rx_mpdu_desc_info));
  2494. }
  2495. /*
  2496. * hal_rx_clear_msdu_link_ptr(): Clears msdu_link_ptr
  2497. *
  2498. * @msdu_link_ptr: HAL view of msdu link ptr
  2499. * @size: number of msdu link pointers
  2500. * Returns: None
  2501. */
  2502. static inline
  2503. void hal_rx_clear_msdu_link_ptr(struct hal_rx_msdu_link_ptr_info *msdu_link_ptr,
  2504. int size)
  2505. {
  2506. qdf_mem_zero(msdu_link_ptr,
  2507. (sizeof(*msdu_link_ptr) * size));
  2508. }
  2509. /*
  2510. * hal_rx_chain_msdu_links() - Chains msdu link pointers
  2511. * @msdu_link_ptr: msdu link pointer
  2512. * @mpdu_desc_info: mpdu descriptor info
  2513. *
  2514. * Build a list of msdus using msdu link pointer. If the
  2515. * number of msdus are more, chain them together
  2516. *
  2517. * Returns: Number of processed msdus
  2518. */
  2519. static inline
  2520. int hal_rx_chain_msdu_links(struct hal_soc *hal_soc, qdf_nbuf_t msdu,
  2521. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2522. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  2523. {
  2524. int j;
  2525. struct rx_msdu_link *msdu_link_ptr =
  2526. &msdu_link_ptr_info->msdu_link;
  2527. struct rx_msdu_link *prev_msdu_link_ptr = NULL;
  2528. struct rx_msdu_details *msdu_details =
  2529. hal_rx_link_desc_msdu0_ptr(msdu_link_ptr, hal_soc);
  2530. uint8_t num_msdus = mpdu_desc_info->msdu_count;
  2531. struct rx_msdu_desc_info *msdu_desc_info;
  2532. uint8_t fragno, more_frag;
  2533. uint8_t *rx_desc_info;
  2534. struct hal_rx_msdu_list msdu_list;
  2535. for (j = 0; j < num_msdus; j++) {
  2536. msdu_desc_info =
  2537. hal_rx_msdu_desc_info_get_ptr(&msdu_details[j],
  2538. hal_soc);
  2539. msdu_list.msdu_info[j].msdu_flags =
  2540. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  2541. msdu_list.msdu_info[j].msdu_len =
  2542. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  2543. msdu_list.sw_cookie[j] = HAL_RX_BUF_COOKIE_GET(
  2544. &msdu_details[j].buffer_addr_info_details);
  2545. }
  2546. /* Chain msdu links together */
  2547. if (prev_msdu_link_ptr) {
  2548. /* 31-0 bits of the physical address */
  2549. prev_msdu_link_ptr->
  2550. next_msdu_link_desc_addr_info.buffer_addr_31_0 =
  2551. msdu_link_ptr_info->msdu_link_buf_info.paddr &
  2552. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK;
  2553. /* 39-32 bits of the physical address */
  2554. prev_msdu_link_ptr->
  2555. next_msdu_link_desc_addr_info.buffer_addr_39_32
  2556. = ((msdu_link_ptr_info->msdu_link_buf_info.paddr
  2557. >> 32) &
  2558. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK);
  2559. prev_msdu_link_ptr->
  2560. next_msdu_link_desc_addr_info.sw_buffer_cookie =
  2561. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie;
  2562. }
  2563. /* There is space for only 6 MSDUs in a MSDU link descriptor */
  2564. if (num_msdus < HAL_RX_NUM_MSDU_DESC) {
  2565. /* mark first and last MSDUs */
  2566. rx_desc_info = qdf_nbuf_data(msdu);
  2567. fragno = hal_rx_get_rx_fragment_number(rx_desc_info);
  2568. more_frag = hal_rx_get_rx_more_frag_bit(rx_desc_info);
  2569. /* TODO: create skb->fragslist[] */
  2570. if (more_frag == 0) {
  2571. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2572. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK;
  2573. } else if (fragno == 1) {
  2574. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2575. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK;
  2576. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2577. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK;
  2578. }
  2579. num_msdus++;
  2580. /* Number of MSDUs per mpdu descriptor is updated */
  2581. mpdu_desc_info->msdu_count += num_msdus;
  2582. } else {
  2583. num_msdus = 0;
  2584. prev_msdu_link_ptr = msdu_link_ptr;
  2585. }
  2586. return num_msdus;
  2587. }
  2588. /*
  2589. * hal_rx_defrag_update_src_ring_desc(): updates reo src ring desc
  2590. *
  2591. * @ring_desc: HAL view of ring descriptor
  2592. * @mpdu_des_info: saved mpdu desc info
  2593. * @msdu_link_ptr: saved msdu link ptr
  2594. *
  2595. * API used explicitly for rx defrag to update ring desc with
  2596. * mpdu desc info and msdu link ptr before reinjecting the
  2597. * packet back to REO
  2598. *
  2599. * Returns: None
  2600. */
  2601. static inline
  2602. void hal_rx_defrag_update_src_ring_desc(void *ring_desc,
  2603. void *saved_mpdu_desc_info,
  2604. struct hal_rx_msdu_link_ptr_info *saved_msdu_link_ptr)
  2605. {
  2606. struct reo_entrance_ring *reo_ent_ring;
  2607. struct rx_mpdu_desc_info *reo_ring_mpdu_desc_info;
  2608. struct hal_buf_info buf_info;
  2609. reo_ent_ring = (struct reo_entrance_ring *)ring_desc;
  2610. reo_ring_mpdu_desc_info = &reo_ent_ring->
  2611. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  2612. qdf_mem_copy(&reo_ring_mpdu_desc_info, saved_mpdu_desc_info,
  2613. sizeof(*reo_ring_mpdu_desc_info));
  2614. /*
  2615. * TODO: Check for additional fields that need configuration in
  2616. * reo_ring_mpdu_desc_info
  2617. */
  2618. /* Update msdu_link_ptr in the reo entrance ring */
  2619. hal_rx_reo_buf_paddr_get(ring_desc, &buf_info);
  2620. buf_info.paddr = saved_msdu_link_ptr->msdu_link_buf_info.paddr;
  2621. buf_info.sw_cookie =
  2622. saved_msdu_link_ptr->msdu_link_buf_info.sw_cookie;
  2623. }
  2624. /*
  2625. * hal_rx_defrag_save_info_from_ring_desc(): Saves info from ring desc
  2626. *
  2627. * @msdu_link_desc_va: msdu link descriptor handle
  2628. * @msdu_link_ptr_info: HAL view of msdu link pointer info
  2629. *
  2630. * API used to save msdu link information along with physical
  2631. * address. The API also copues the sw cookie.
  2632. *
  2633. * Returns: None
  2634. */
  2635. static inline
  2636. void hal_rx_defrag_save_info_from_ring_desc(void *msdu_link_desc_va,
  2637. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2638. struct hal_buf_info *hbi)
  2639. {
  2640. struct rx_msdu_link *msdu_link_ptr =
  2641. (struct rx_msdu_link *)msdu_link_desc_va;
  2642. qdf_mem_copy(&msdu_link_ptr_info->msdu_link, msdu_link_ptr,
  2643. sizeof(struct rx_msdu_link));
  2644. msdu_link_ptr_info->msdu_link_buf_info.paddr = hbi->paddr;
  2645. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie = hbi->sw_cookie;
  2646. }
  2647. /*
  2648. * hal_rx_get_desc_len(): Returns rx descriptor length
  2649. *
  2650. * Returns the size of rx_pkt_tlvs which follows the
  2651. * data in the nbuf
  2652. *
  2653. * Returns: Length of rx descriptor
  2654. */
  2655. static inline
  2656. uint16_t hal_rx_get_desc_len(void)
  2657. {
  2658. return sizeof(struct rx_pkt_tlvs);
  2659. }
  2660. /*
  2661. * hal_rx_reo_ent_rxdma_push_reason_get(): Retrieves RXDMA push reason from
  2662. * reo_entrance_ring descriptor
  2663. *
  2664. * @reo_ent_desc: reo_entrance_ring descriptor
  2665. * Returns: value of rxdma_push_reason
  2666. */
  2667. static inline
  2668. uint8_t hal_rx_reo_ent_rxdma_push_reason_get(void *reo_ent_desc)
  2669. {
  2670. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2671. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET)),
  2672. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK,
  2673. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB);
  2674. }
  2675. /**
  2676. * hal_rx_reo_ent_rxdma_error_code_get(): Retrieves RXDMA error code from
  2677. * reo_entrance_ring descriptor
  2678. * @reo_ent_desc: reo_entrance_ring descriptor
  2679. * Return: value of rxdma_error_code
  2680. */
  2681. static inline
  2682. uint8_t hal_rx_reo_ent_rxdma_error_code_get(void *reo_ent_desc)
  2683. {
  2684. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2685. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET)),
  2686. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK,
  2687. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB);
  2688. }
  2689. /**
  2690. * hal_rx_wbm_err_info_get(): Retrieves WBM error code and reason and
  2691. * save it to hal_wbm_err_desc_info structure passed by caller
  2692. * @wbm_desc: wbm ring descriptor
  2693. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2694. * Return: void
  2695. */
  2696. static inline void hal_rx_wbm_err_info_get(void *wbm_desc,
  2697. struct hal_wbm_err_desc_info *wbm_er_info,
  2698. struct hal_soc *hal_soc)
  2699. {
  2700. hal_soc->ops->hal_rx_wbm_err_info_get(wbm_desc, (void *)wbm_er_info);
  2701. }
  2702. /**
  2703. * hal_rx_wbm_err_info_set_in_tlv(): Save the wbm error codes and reason to
  2704. * the reserved bytes of rx_tlv_hdr
  2705. * @buf: start of rx_tlv_hdr
  2706. * @wbm_er_info: hal_wbm_err_desc_info structure
  2707. * Return: void
  2708. */
  2709. static inline void hal_rx_wbm_err_info_set_in_tlv(uint8_t *buf,
  2710. struct hal_wbm_err_desc_info *wbm_er_info)
  2711. {
  2712. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2713. qdf_mem_copy(pkt_tlvs->rx_padding0, wbm_er_info,
  2714. sizeof(struct hal_wbm_err_desc_info));
  2715. }
  2716. /**
  2717. * hal_rx_wbm_err_info_get_from_tlv(): retrieve wbm error codes and reason from
  2718. * the reserved bytes of rx_tlv_hdr.
  2719. * @buf: start of rx_tlv_hdr
  2720. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2721. * Return: void
  2722. */
  2723. static inline void hal_rx_wbm_err_info_get_from_tlv(uint8_t *buf,
  2724. struct hal_wbm_err_desc_info *wbm_er_info)
  2725. {
  2726. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2727. qdf_mem_copy(wbm_er_info, pkt_tlvs->rx_padding0,
  2728. sizeof(struct hal_wbm_err_desc_info));
  2729. }
  2730. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  2731. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  2732. RX_MSDU_START_5_NSS_OFFSET)), \
  2733. RX_MSDU_START_5_NSS_MASK, \
  2734. RX_MSDU_START_5_NSS_LSB))
  2735. /**
  2736. * hal_rx_mon_hw_desc_get_mpdu_status: Retrieve MPDU status
  2737. *
  2738. * @ hal_soc: HAL version of the SOC pointer
  2739. * @ hw_desc_addr: Start address of Rx HW TLVs
  2740. * @ rs: Status for monitor mode
  2741. *
  2742. * Return: void
  2743. */
  2744. static inline void hal_rx_mon_hw_desc_get_mpdu_status(struct hal_soc *hal_soc,
  2745. void *hw_desc_addr,
  2746. struct mon_rx_status *rs)
  2747. {
  2748. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status(hw_desc_addr, rs);
  2749. }
  2750. /*
  2751. * hal_rx_get_tlv(): API to get the tlv
  2752. *
  2753. * @hal_soc: HAL version of the SOC pointer
  2754. * @rx_tlv: TLV data extracted from the rx packet
  2755. * Return: uint8_t
  2756. */
  2757. static inline uint8_t hal_rx_get_tlv(struct hal_soc *hal_soc, void *rx_tlv)
  2758. {
  2759. return hal_soc->ops->hal_rx_get_tlv(rx_tlv);
  2760. }
  2761. /*
  2762. * hal_rx_msdu_start_nss_get(): API to get the NSS
  2763. * Interval from rx_msdu_start
  2764. *
  2765. * @hal_soc: HAL version of the SOC pointer
  2766. * @buf: pointer to the start of RX PKT TLV header
  2767. * Return: uint32_t(nss)
  2768. */
  2769. static inline uint32_t hal_rx_msdu_start_nss_get(struct hal_soc *hal_soc,
  2770. uint8_t *buf)
  2771. {
  2772. return hal_soc->ops->hal_rx_msdu_start_nss_get(buf);
  2773. }
  2774. /**
  2775. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  2776. * human readable format.
  2777. * @ msdu_start: pointer the msdu_start TLV in pkt.
  2778. * @ dbg_level: log level.
  2779. *
  2780. * Return: void
  2781. */
  2782. static inline void hal_rx_dump_msdu_start_tlv(struct hal_soc *hal_soc,
  2783. struct rx_msdu_start *msdu_start,
  2784. uint8_t dbg_level)
  2785. {
  2786. hal_soc->ops->hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2787. }
  2788. /**
  2789. * hal_rx_mpdu_start_tid_get - Return tid info from the rx mpdu start
  2790. * info details
  2791. *
  2792. * @ buf - Pointer to buffer containing rx pkt tlvs.
  2793. *
  2794. *
  2795. */
  2796. static inline uint32_t hal_rx_mpdu_start_tid_get(struct hal_soc *hal_soc,
  2797. uint8_t *buf)
  2798. {
  2799. return hal_soc->ops->hal_rx_mpdu_start_tid_get(buf);
  2800. }
  2801. /*
  2802. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  2803. * Interval from rx_msdu_start
  2804. *
  2805. * @buf: pointer to the start of RX PKT TLV header
  2806. * Return: uint32_t(reception_type)
  2807. */
  2808. static inline
  2809. uint32_t hal_rx_msdu_start_reception_type_get(struct hal_soc *hal_soc,
  2810. uint8_t *buf)
  2811. {
  2812. return hal_soc->ops->hal_rx_msdu_start_reception_type_get(buf);
  2813. }
  2814. /**
  2815. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2816. * RX TLVs
  2817. * @ buf: pointer the pkt buffer.
  2818. * @ dbg_level: log level.
  2819. *
  2820. * Return: void
  2821. */
  2822. static inline void hal_rx_dump_pkt_tlvs(struct hal_soc *hal_soc,
  2823. uint8_t *buf, uint8_t dbg_level)
  2824. {
  2825. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2826. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2827. struct rx_mpdu_start *mpdu_start =
  2828. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2829. struct rx_msdu_start *msdu_start =
  2830. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2831. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2832. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2833. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2834. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level, hal_soc);
  2835. hal_rx_dump_msdu_start_tlv(hal_soc, msdu_start, dbg_level);
  2836. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2837. hal_rx_dump_msdu_end_tlv(hal_soc, msdu_end, dbg_level);
  2838. hal_rx_dump_pkt_hdr_tlv(pkt_tlvs, dbg_level);
  2839. }
  2840. /**
  2841. * hal_reo_status_get_header_generic - Process reo desc info
  2842. * @d - Pointer to reo descriptior
  2843. * @b - tlv type info
  2844. * @h - Pointer to hal_reo_status_header where info to be stored
  2845. * @hal- pointer to hal_soc structure
  2846. * Return - none.
  2847. *
  2848. */
  2849. static inline void hal_reo_status_get_header(uint32_t *d, int b,
  2850. void *h, void *hal)
  2851. {
  2852. struct hal_soc *hal_soc = (struct hal_soc *)hal;
  2853. hal_soc->ops->hal_reo_status_get_header(d, b, h);
  2854. }
  2855. static inline
  2856. uint32_t hal_rx_desc_is_first_msdu(void *hw_desc_addr)
  2857. {
  2858. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  2859. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  2860. return HAL_RX_GET(msdu_end, RX_MSDU_END_5, FIRST_MSDU);
  2861. }
  2862. static inline
  2863. uint32_t
  2864. HAL_RX_DESC_GET_DECAP_FORMAT(void *hw_desc_addr) {
  2865. struct rx_msdu_start *rx_msdu_start;
  2866. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2867. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  2868. return HAL_RX_GET(rx_msdu_start, RX_MSDU_START_2, DECAP_FORMAT);
  2869. }
  2870. #ifdef NO_RX_PKT_HDR_TLV
  2871. static inline
  2872. uint8_t *
  2873. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2874. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2875. "[%s][%d] decap format not raw", __func__, __LINE__);
  2876. QDF_ASSERT(0);
  2877. return 0;
  2878. }
  2879. #else
  2880. static inline
  2881. uint8_t *
  2882. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2883. uint8_t *rx_pkt_hdr;
  2884. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2885. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  2886. return rx_pkt_hdr;
  2887. }
  2888. #endif
  2889. #ifdef NO_RX_PKT_HDR_TLV
  2890. static inline
  2891. bool HAL_IS_DECAP_FORMAT_RAW(uint8_t *rx_tlv_hdr)
  2892. {
  2893. uint8_t decap_format;
  2894. if (hal_rx_desc_is_first_msdu(rx_tlv_hdr)) {
  2895. decap_format = HAL_RX_DESC_GET_DECAP_FORMAT(rx_tlv_hdr);
  2896. if (decap_format == HAL_HW_RX_DECAP_FORMAT_RAW)
  2897. return true;
  2898. }
  2899. return false;
  2900. }
  2901. #else
  2902. static inline
  2903. bool HAL_IS_DECAP_FORMAT_RAW(uint8_t *rx_tlv_hdr)
  2904. {
  2905. return true;
  2906. }
  2907. #endif
  2908. #endif /* _HAL_RX_H */