dp_rx.c 82 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "dp_types.h"
  20. #include "dp_rx.h"
  21. #include "dp_peer.h"
  22. #include "hal_rx.h"
  23. #include "hal_api.h"
  24. #include "qdf_nbuf.h"
  25. #ifdef MESH_MODE_SUPPORT
  26. #include "if_meta_hdr.h"
  27. #endif
  28. #include "dp_internal.h"
  29. #include "dp_rx_mon.h"
  30. #include "dp_ipa.h"
  31. #ifdef FEATURE_WDS
  32. #include "dp_txrx_wds.h"
  33. #endif
  34. #ifdef ATH_RX_PRI_SAVE
  35. #define DP_RX_TID_SAVE(_nbuf, _tid) \
  36. (qdf_nbuf_set_priority(_nbuf, _tid))
  37. #else
  38. #define DP_RX_TID_SAVE(_nbuf, _tid)
  39. #endif
  40. #ifdef DP_RX_DISABLE_NDI_MDNS_FORWARDING
  41. static inline
  42. bool dp_rx_check_ndi_mdns_fwding(struct dp_peer *ta_peer, qdf_nbuf_t nbuf)
  43. {
  44. if (ta_peer->vdev->opmode == wlan_op_mode_ndi &&
  45. qdf_nbuf_is_ipv6_mdns_pkt(nbuf)) {
  46. DP_STATS_INC(ta_peer, rx.intra_bss.mdns_no_fwd, 1);
  47. return false;
  48. }
  49. return true;
  50. }
  51. #else
  52. static inline
  53. bool dp_rx_check_ndi_mdns_fwding(struct dp_peer *ta_peer, qdf_nbuf_t nbuf)
  54. {
  55. return true;
  56. }
  57. #endif
  58. static inline bool dp_rx_check_ap_bridge(struct dp_vdev *vdev)
  59. {
  60. return vdev->ap_bridge_enabled;
  61. }
  62. #ifdef DUP_RX_DESC_WAR
  63. void dp_rx_dump_info_and_assert(struct dp_soc *soc,
  64. hal_ring_handle_t hal_ring,
  65. hal_ring_desc_t ring_desc,
  66. struct dp_rx_desc *rx_desc)
  67. {
  68. void *hal_soc = soc->hal_soc;
  69. hal_srng_dump_ring_desc(hal_soc, hal_ring, ring_desc);
  70. dp_rx_desc_dump(rx_desc);
  71. }
  72. #else
  73. void dp_rx_dump_info_and_assert(struct dp_soc *soc,
  74. hal_ring_handle_t hal_ring_hdl,
  75. hal_ring_desc_t ring_desc,
  76. struct dp_rx_desc *rx_desc)
  77. {
  78. hal_soc_handle_t hal_soc = soc->hal_soc;
  79. dp_rx_desc_dump(rx_desc);
  80. hal_srng_dump_ring_desc(hal_soc, hal_ring_hdl, ring_desc);
  81. hal_srng_dump_ring(hal_soc, hal_ring_hdl);
  82. qdf_assert_always(0);
  83. }
  84. #endif
  85. #ifdef RX_DESC_SANITY_WAR
  86. static inline
  87. QDF_STATUS dp_rx_desc_sanity(struct dp_soc *soc, hal_soc_handle_t hal_soc,
  88. hal_ring_handle_t hal_ring_hdl,
  89. hal_ring_desc_t ring_desc,
  90. struct dp_rx_desc *rx_desc)
  91. {
  92. uint8_t return_buffer_manager;
  93. if (qdf_unlikely(!rx_desc)) {
  94. /*
  95. * This is an unlikely case where the cookie obtained
  96. * from the ring_desc is invalid and hence we are not
  97. * able to find the corresponding rx_desc
  98. */
  99. goto fail;
  100. }
  101. return_buffer_manager = hal_rx_ret_buf_manager_get(ring_desc);
  102. if (qdf_unlikely(!(return_buffer_manager == HAL_RX_BUF_RBM_SW1_BM ||
  103. return_buffer_manager == HAL_RX_BUF_RBM_SW3_BM))) {
  104. goto fail;
  105. }
  106. return QDF_STATUS_SUCCESS;
  107. fail:
  108. DP_STATS_INC(soc, rx.err.invalid_cookie, 1);
  109. dp_err("Ring Desc:");
  110. hal_srng_dump_ring_desc(hal_soc, hal_ring_hdl,
  111. ring_desc);
  112. return QDF_STATUS_E_NULL_VALUE;
  113. }
  114. #else
  115. static inline
  116. QDF_STATUS dp_rx_desc_sanity(struct dp_soc *soc, hal_soc_handle_t hal_soc,
  117. hal_ring_handle_t hal_ring_hdl,
  118. hal_ring_desc_t ring_desc,
  119. struct dp_rx_desc *rx_desc)
  120. {
  121. return QDF_STATUS_SUCCESS;
  122. }
  123. #endif
  124. /*
  125. * dp_rx_buffers_replenish() - replenish rxdma ring with rx nbufs
  126. * called during dp rx initialization
  127. * and at the end of dp_rx_process.
  128. *
  129. * @soc: core txrx main context
  130. * @mac_id: mac_id which is one of 3 mac_ids
  131. * @dp_rxdma_srng: dp rxdma circular ring
  132. * @rx_desc_pool: Pointer to free Rx descriptor pool
  133. * @num_req_buffers: number of buffer to be replenished
  134. * @desc_list: list of descs if called from dp_rx_process
  135. * or NULL during dp rx initialization or out of buffer
  136. * interrupt.
  137. * @tail: tail of descs list
  138. * @func_name: name of the caller function
  139. * Return: return success or failure
  140. */
  141. QDF_STATUS __dp_rx_buffers_replenish(struct dp_soc *dp_soc, uint32_t mac_id,
  142. struct dp_srng *dp_rxdma_srng,
  143. struct rx_desc_pool *rx_desc_pool,
  144. uint32_t num_req_buffers,
  145. union dp_rx_desc_list_elem_t **desc_list,
  146. union dp_rx_desc_list_elem_t **tail,
  147. const char *func_name)
  148. {
  149. uint32_t num_alloc_desc;
  150. uint16_t num_desc_to_free = 0;
  151. struct dp_pdev *dp_pdev = dp_get_pdev_for_lmac_id(dp_soc, mac_id);
  152. uint32_t num_entries_avail;
  153. uint32_t count;
  154. int sync_hw_ptr = 1;
  155. qdf_dma_addr_t paddr;
  156. qdf_nbuf_t rx_netbuf;
  157. void *rxdma_ring_entry;
  158. union dp_rx_desc_list_elem_t *next;
  159. QDF_STATUS ret;
  160. uint16_t buf_size = rx_desc_pool->buf_size;
  161. uint8_t buf_alignment = rx_desc_pool->buf_alignment;
  162. void *rxdma_srng;
  163. rxdma_srng = dp_rxdma_srng->hal_srng;
  164. if (!rxdma_srng) {
  165. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  166. "rxdma srng not initialized");
  167. DP_STATS_INC(dp_pdev, replenish.rxdma_err, num_req_buffers);
  168. return QDF_STATUS_E_FAILURE;
  169. }
  170. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  171. "requested %d buffers for replenish", num_req_buffers);
  172. hal_srng_access_start(dp_soc->hal_soc, rxdma_srng);
  173. num_entries_avail = hal_srng_src_num_avail(dp_soc->hal_soc,
  174. rxdma_srng,
  175. sync_hw_ptr);
  176. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  177. "no of available entries in rxdma ring: %d",
  178. num_entries_avail);
  179. if (!(*desc_list) && (num_entries_avail >
  180. ((dp_rxdma_srng->num_entries * 3) / 4))) {
  181. num_req_buffers = num_entries_avail;
  182. } else if (num_entries_avail < num_req_buffers) {
  183. num_desc_to_free = num_req_buffers - num_entries_avail;
  184. num_req_buffers = num_entries_avail;
  185. }
  186. if (qdf_unlikely(!num_req_buffers)) {
  187. num_desc_to_free = num_req_buffers;
  188. hal_srng_access_end(dp_soc->hal_soc, rxdma_srng);
  189. goto free_descs;
  190. }
  191. /*
  192. * if desc_list is NULL, allocate the descs from freelist
  193. */
  194. if (!(*desc_list)) {
  195. num_alloc_desc = dp_rx_get_free_desc_list(dp_soc, mac_id,
  196. rx_desc_pool,
  197. num_req_buffers,
  198. desc_list,
  199. tail);
  200. if (!num_alloc_desc) {
  201. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  202. "no free rx_descs in freelist");
  203. DP_STATS_INC(dp_pdev, err.desc_alloc_fail,
  204. num_req_buffers);
  205. hal_srng_access_end(dp_soc->hal_soc, rxdma_srng);
  206. return QDF_STATUS_E_NOMEM;
  207. }
  208. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  209. "%d rx desc allocated", num_alloc_desc);
  210. num_req_buffers = num_alloc_desc;
  211. }
  212. count = 0;
  213. while (count < num_req_buffers) {
  214. rx_netbuf = qdf_nbuf_alloc(dp_soc->osdev,
  215. buf_size,
  216. RX_BUFFER_RESERVATION,
  217. buf_alignment,
  218. FALSE);
  219. if (qdf_unlikely(!rx_netbuf)) {
  220. DP_STATS_INC(dp_pdev, replenish.nbuf_alloc_fail, 1);
  221. break;
  222. }
  223. ret = qdf_nbuf_map_nbytes_single(dp_soc->osdev, rx_netbuf,
  224. QDF_DMA_FROM_DEVICE, buf_size);
  225. if (qdf_unlikely(QDF_IS_STATUS_ERROR(ret))) {
  226. qdf_nbuf_free(rx_netbuf);
  227. DP_STATS_INC(dp_pdev, replenish.map_err, 1);
  228. continue;
  229. }
  230. paddr = qdf_nbuf_get_frag_paddr(rx_netbuf, 0);
  231. dp_ipa_handle_rx_buf_smmu_mapping(dp_soc, rx_netbuf, true);
  232. /*
  233. * check if the physical address of nbuf->data is
  234. * less then 0x50000000 then free the nbuf and try
  235. * allocating new nbuf. We can try for 100 times.
  236. * this is a temp WAR till we fix it properly.
  237. */
  238. ret = check_x86_paddr(dp_soc, &rx_netbuf, &paddr, rx_desc_pool);
  239. if (ret == QDF_STATUS_E_FAILURE) {
  240. DP_STATS_INC(dp_pdev, replenish.x86_fail, 1);
  241. break;
  242. }
  243. count++;
  244. rxdma_ring_entry = hal_srng_src_get_next(dp_soc->hal_soc,
  245. rxdma_srng);
  246. qdf_assert_always(rxdma_ring_entry);
  247. next = (*desc_list)->next;
  248. dp_rx_desc_prep(&((*desc_list)->rx_desc), rx_netbuf);
  249. /* rx_desc.in_use should be zero at this time*/
  250. qdf_assert_always((*desc_list)->rx_desc.in_use == 0);
  251. (*desc_list)->rx_desc.in_use = 1;
  252. dp_rx_desc_update_dbg_info(&(*desc_list)->rx_desc,
  253. func_name, RX_DESC_REPLENISHED);
  254. dp_verbose_debug("rx_netbuf=%pK, buf=%pK, paddr=0x%llx, cookie=%d",
  255. rx_netbuf, qdf_nbuf_data(rx_netbuf),
  256. (unsigned long long)paddr,
  257. (*desc_list)->rx_desc.cookie);
  258. hal_rxdma_buff_addr_info_set(rxdma_ring_entry, paddr,
  259. (*desc_list)->rx_desc.cookie,
  260. rx_desc_pool->owner);
  261. *desc_list = next;
  262. }
  263. hal_srng_access_end(dp_soc->hal_soc, rxdma_srng);
  264. dp_verbose_debug("replenished buffers %d, rx desc added back to free list %u",
  265. count, num_desc_to_free);
  266. /* No need to count the number of bytes received during replenish.
  267. * Therefore set replenish.pkts.bytes as 0.
  268. */
  269. DP_STATS_INC_PKT(dp_pdev, replenish.pkts, count, 0);
  270. free_descs:
  271. DP_STATS_INC(dp_pdev, buf_freelist, num_desc_to_free);
  272. /*
  273. * add any available free desc back to the free list
  274. */
  275. if (*desc_list)
  276. dp_rx_add_desc_list_to_free_list(dp_soc, desc_list, tail,
  277. mac_id, rx_desc_pool);
  278. return QDF_STATUS_SUCCESS;
  279. }
  280. /*
  281. * dp_rx_deliver_raw() - process RAW mode pkts and hand over the
  282. * pkts to RAW mode simulation to
  283. * decapsulate the pkt.
  284. *
  285. * @vdev: vdev on which RAW mode is enabled
  286. * @nbuf_list: list of RAW pkts to process
  287. * @peer: peer object from which the pkt is rx
  288. *
  289. * Return: void
  290. */
  291. void
  292. dp_rx_deliver_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf_list,
  293. struct dp_peer *peer)
  294. {
  295. qdf_nbuf_t deliver_list_head = NULL;
  296. qdf_nbuf_t deliver_list_tail = NULL;
  297. qdf_nbuf_t nbuf;
  298. nbuf = nbuf_list;
  299. while (nbuf) {
  300. qdf_nbuf_t next = qdf_nbuf_next(nbuf);
  301. DP_RX_LIST_APPEND(deliver_list_head, deliver_list_tail, nbuf);
  302. DP_STATS_INC(vdev->pdev, rx_raw_pkts, 1);
  303. DP_STATS_INC_PKT(peer, rx.raw, 1, qdf_nbuf_len(nbuf));
  304. /*
  305. * reset the chfrag_start and chfrag_end bits in nbuf cb
  306. * as this is a non-amsdu pkt and RAW mode simulation expects
  307. * these bit s to be 0 for non-amsdu pkt.
  308. */
  309. if (qdf_nbuf_is_rx_chfrag_start(nbuf) &&
  310. qdf_nbuf_is_rx_chfrag_end(nbuf)) {
  311. qdf_nbuf_set_rx_chfrag_start(nbuf, 0);
  312. qdf_nbuf_set_rx_chfrag_end(nbuf, 0);
  313. }
  314. nbuf = next;
  315. }
  316. vdev->osif_rsim_rx_decap(vdev->osif_vdev, &deliver_list_head,
  317. &deliver_list_tail, peer->mac_addr.raw);
  318. vdev->osif_rx(vdev->osif_vdev, deliver_list_head);
  319. }
  320. #ifdef DP_LFR
  321. /*
  322. * In case of LFR, data of a new peer might be sent up
  323. * even before peer is added.
  324. */
  325. static inline struct dp_vdev *
  326. dp_get_vdev_from_peer(struct dp_soc *soc,
  327. uint16_t peer_id,
  328. struct dp_peer *peer,
  329. struct hal_rx_mpdu_desc_info mpdu_desc_info)
  330. {
  331. struct dp_vdev *vdev;
  332. uint8_t vdev_id;
  333. if (unlikely(!peer)) {
  334. if (peer_id != HTT_INVALID_PEER) {
  335. vdev_id = DP_PEER_METADATA_VDEV_ID_GET(
  336. mpdu_desc_info.peer_meta_data);
  337. QDF_TRACE(QDF_MODULE_ID_DP,
  338. QDF_TRACE_LEVEL_DEBUG,
  339. FL("PeerID %d not found use vdevID %d"),
  340. peer_id, vdev_id);
  341. vdev = dp_get_vdev_from_soc_vdev_id_wifi3(soc,
  342. vdev_id);
  343. } else {
  344. QDF_TRACE(QDF_MODULE_ID_DP,
  345. QDF_TRACE_LEVEL_DEBUG,
  346. FL("Invalid PeerID %d"),
  347. peer_id);
  348. return NULL;
  349. }
  350. } else {
  351. vdev = peer->vdev;
  352. }
  353. return vdev;
  354. }
  355. #else
  356. static inline struct dp_vdev *
  357. dp_get_vdev_from_peer(struct dp_soc *soc,
  358. uint16_t peer_id,
  359. struct dp_peer *peer,
  360. struct hal_rx_mpdu_desc_info mpdu_desc_info)
  361. {
  362. if (unlikely(!peer)) {
  363. QDF_TRACE(QDF_MODULE_ID_DP,
  364. QDF_TRACE_LEVEL_DEBUG,
  365. FL("Peer not found for peerID %d"),
  366. peer_id);
  367. return NULL;
  368. } else {
  369. return peer->vdev;
  370. }
  371. }
  372. #endif
  373. #ifndef FEATURE_WDS
  374. static void
  375. dp_rx_da_learn(struct dp_soc *soc,
  376. uint8_t *rx_tlv_hdr,
  377. struct dp_peer *ta_peer,
  378. qdf_nbuf_t nbuf)
  379. {
  380. }
  381. #endif
  382. /*
  383. * dp_rx_intrabss_fwd() - Implements the Intra-BSS forwarding logic
  384. *
  385. * @soc: core txrx main context
  386. * @ta_peer : source peer entry
  387. * @rx_tlv_hdr : start address of rx tlvs
  388. * @nbuf : nbuf that has to be intrabss forwarded
  389. *
  390. * Return: bool: true if it is forwarded else false
  391. */
  392. static bool
  393. dp_rx_intrabss_fwd(struct dp_soc *soc,
  394. struct dp_peer *ta_peer,
  395. uint8_t *rx_tlv_hdr,
  396. qdf_nbuf_t nbuf,
  397. struct hal_rx_msdu_metadata msdu_metadata)
  398. {
  399. uint16_t len;
  400. uint8_t is_frag;
  401. struct dp_peer *da_peer;
  402. struct dp_ast_entry *ast_entry;
  403. qdf_nbuf_t nbuf_copy;
  404. uint8_t tid = qdf_nbuf_get_tid_val(nbuf);
  405. uint8_t ring_id = QDF_NBUF_CB_RX_CTX_ID(nbuf);
  406. struct cdp_tid_rx_stats *tid_stats = &ta_peer->vdev->pdev->stats.
  407. tid_stats.tid_rx_stats[ring_id][tid];
  408. /* check if the destination peer is available in peer table
  409. * and also check if the source peer and destination peer
  410. * belong to the same vap and destination peer is not bss peer.
  411. */
  412. if ((qdf_nbuf_is_da_valid(nbuf) && !qdf_nbuf_is_da_mcbc(nbuf))) {
  413. ast_entry = soc->ast_table[msdu_metadata.da_idx];
  414. if (!ast_entry)
  415. return false;
  416. if (ast_entry->type == CDP_TXRX_AST_TYPE_DA) {
  417. ast_entry->is_active = TRUE;
  418. return false;
  419. }
  420. da_peer = ast_entry->peer;
  421. if (!da_peer)
  422. return false;
  423. /* TA peer cannot be same as peer(DA) on which AST is present
  424. * this indicates a change in topology and that AST entries
  425. * are yet to be updated.
  426. */
  427. if (da_peer == ta_peer)
  428. return false;
  429. if (da_peer->vdev == ta_peer->vdev && !da_peer->bss_peer) {
  430. len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  431. is_frag = qdf_nbuf_is_frag(nbuf);
  432. memset(nbuf->cb, 0x0, sizeof(nbuf->cb));
  433. /* linearize the nbuf just before we send to
  434. * dp_tx_send()
  435. */
  436. if (qdf_unlikely(is_frag)) {
  437. if (qdf_nbuf_linearize(nbuf) == -ENOMEM)
  438. return false;
  439. nbuf = qdf_nbuf_unshare(nbuf);
  440. if (!nbuf) {
  441. DP_STATS_INC_PKT(ta_peer,
  442. rx.intra_bss.fail,
  443. 1,
  444. len);
  445. /* return true even though the pkt is
  446. * not forwarded. Basically skb_unshare
  447. * failed and we want to continue with
  448. * next nbuf.
  449. */
  450. tid_stats->fail_cnt[INTRABSS_DROP]++;
  451. return true;
  452. }
  453. }
  454. if (!dp_tx_send((struct cdp_soc_t *)soc,
  455. ta_peer->vdev->vdev_id, nbuf)) {
  456. DP_STATS_INC_PKT(ta_peer, rx.intra_bss.pkts, 1,
  457. len);
  458. return true;
  459. } else {
  460. DP_STATS_INC_PKT(ta_peer, rx.intra_bss.fail, 1,
  461. len);
  462. tid_stats->fail_cnt[INTRABSS_DROP]++;
  463. return false;
  464. }
  465. }
  466. }
  467. /* if it is a broadcast pkt (eg: ARP) and it is not its own
  468. * source, then clone the pkt and send the cloned pkt for
  469. * intra BSS forwarding and original pkt up the network stack
  470. * Note: how do we handle multicast pkts. do we forward
  471. * all multicast pkts as is or let a higher layer module
  472. * like igmpsnoop decide whether to forward or not with
  473. * Mcast enhancement.
  474. */
  475. else if (qdf_unlikely((qdf_nbuf_is_da_mcbc(nbuf) &&
  476. !ta_peer->bss_peer))) {
  477. if (!dp_rx_check_ndi_mdns_fwding(ta_peer, nbuf))
  478. goto end;
  479. nbuf_copy = qdf_nbuf_copy(nbuf);
  480. if (!nbuf_copy)
  481. goto end;
  482. len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  483. memset(nbuf_copy->cb, 0x0, sizeof(nbuf_copy->cb));
  484. /* Set cb->ftype to intrabss FWD */
  485. qdf_nbuf_set_tx_ftype(nbuf_copy, CB_FTYPE_INTRABSS_FWD);
  486. if (dp_tx_send((struct cdp_soc_t *)soc,
  487. ta_peer->vdev->vdev_id, nbuf_copy)) {
  488. DP_STATS_INC_PKT(ta_peer, rx.intra_bss.fail, 1, len);
  489. tid_stats->fail_cnt[INTRABSS_DROP]++;
  490. qdf_nbuf_free(nbuf_copy);
  491. } else {
  492. DP_STATS_INC_PKT(ta_peer, rx.intra_bss.pkts, 1, len);
  493. tid_stats->intrabss_cnt++;
  494. }
  495. }
  496. end:
  497. /* return false as we have to still send the original pkt
  498. * up the stack
  499. */
  500. return false;
  501. }
  502. #ifdef MESH_MODE_SUPPORT
  503. /**
  504. * dp_rx_fill_mesh_stats() - Fills the mesh per packet receive stats
  505. *
  506. * @vdev: DP Virtual device handle
  507. * @nbuf: Buffer pointer
  508. * @rx_tlv_hdr: start of rx tlv header
  509. * @peer: pointer to peer
  510. *
  511. * This function allocated memory for mesh receive stats and fill the
  512. * required stats. Stores the memory address in skb cb.
  513. *
  514. * Return: void
  515. */
  516. void dp_rx_fill_mesh_stats(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  517. uint8_t *rx_tlv_hdr, struct dp_peer *peer)
  518. {
  519. struct mesh_recv_hdr_s *rx_info = NULL;
  520. uint32_t pkt_type;
  521. uint32_t nss;
  522. uint32_t rate_mcs;
  523. uint32_t bw;
  524. uint8_t primary_chan_num;
  525. uint32_t center_chan_freq;
  526. struct dp_soc *soc;
  527. /* fill recv mesh stats */
  528. rx_info = qdf_mem_malloc(sizeof(struct mesh_recv_hdr_s));
  529. /* upper layers are resposible to free this memory */
  530. if (!rx_info) {
  531. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  532. "Memory allocation failed for mesh rx stats");
  533. DP_STATS_INC(vdev->pdev, mesh_mem_alloc, 1);
  534. return;
  535. }
  536. rx_info->rs_flags = MESH_RXHDR_VER1;
  537. if (qdf_nbuf_is_rx_chfrag_start(nbuf))
  538. rx_info->rs_flags |= MESH_RX_FIRST_MSDU;
  539. if (qdf_nbuf_is_rx_chfrag_end(nbuf))
  540. rx_info->rs_flags |= MESH_RX_LAST_MSDU;
  541. if (hal_rx_attn_msdu_get_is_decrypted(rx_tlv_hdr)) {
  542. rx_info->rs_flags |= MESH_RX_DECRYPTED;
  543. rx_info->rs_keyix = hal_rx_msdu_get_keyid(rx_tlv_hdr);
  544. if (vdev->osif_get_key)
  545. vdev->osif_get_key(vdev->osif_vdev,
  546. &rx_info->rs_decryptkey[0],
  547. &peer->mac_addr.raw[0],
  548. rx_info->rs_keyix);
  549. }
  550. rx_info->rs_rssi = hal_rx_msdu_start_get_rssi(rx_tlv_hdr);
  551. soc = vdev->pdev->soc;
  552. primary_chan_num = hal_rx_msdu_start_get_freq(rx_tlv_hdr);
  553. center_chan_freq = hal_rx_msdu_start_get_freq(rx_tlv_hdr) >> 16;
  554. if (soc->cdp_soc.ol_ops && soc->cdp_soc.ol_ops->freq_to_band) {
  555. rx_info->rs_band = soc->cdp_soc.ol_ops->freq_to_band(
  556. soc->ctrl_psoc,
  557. vdev->pdev->pdev_id,
  558. center_chan_freq);
  559. }
  560. rx_info->rs_channel = primary_chan_num;
  561. pkt_type = hal_rx_msdu_start_get_pkt_type(rx_tlv_hdr);
  562. rate_mcs = hal_rx_msdu_start_rate_mcs_get(rx_tlv_hdr);
  563. bw = hal_rx_msdu_start_bw_get(rx_tlv_hdr);
  564. nss = hal_rx_msdu_start_nss_get(vdev->pdev->soc->hal_soc, rx_tlv_hdr);
  565. rx_info->rs_ratephy1 = rate_mcs | (nss << 0x8) | (pkt_type << 16) |
  566. (bw << 24);
  567. qdf_nbuf_set_rx_fctx_type(nbuf, (void *)rx_info, CB_FTYPE_MESH_RX_INFO);
  568. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO_MED,
  569. FL("Mesh rx stats: flags %x, rssi %x, chn %x, rate %x, kix %x"),
  570. rx_info->rs_flags,
  571. rx_info->rs_rssi,
  572. rx_info->rs_channel,
  573. rx_info->rs_ratephy1,
  574. rx_info->rs_keyix);
  575. }
  576. /**
  577. * dp_rx_filter_mesh_packets() - Filters mesh unwanted packets
  578. *
  579. * @vdev: DP Virtual device handle
  580. * @nbuf: Buffer pointer
  581. * @rx_tlv_hdr: start of rx tlv header
  582. *
  583. * This checks if the received packet is matching any filter out
  584. * catogery and and drop the packet if it matches.
  585. *
  586. * Return: status(0 indicates drop, 1 indicate to no drop)
  587. */
  588. QDF_STATUS dp_rx_filter_mesh_packets(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  589. uint8_t *rx_tlv_hdr)
  590. {
  591. union dp_align_mac_addr mac_addr;
  592. struct dp_soc *soc = vdev->pdev->soc;
  593. if (qdf_unlikely(vdev->mesh_rx_filter)) {
  594. if (vdev->mesh_rx_filter & MESH_FILTER_OUT_FROMDS)
  595. if (hal_rx_mpdu_get_fr_ds(soc->hal_soc,
  596. rx_tlv_hdr))
  597. return QDF_STATUS_SUCCESS;
  598. if (vdev->mesh_rx_filter & MESH_FILTER_OUT_TODS)
  599. if (hal_rx_mpdu_get_to_ds(soc->hal_soc,
  600. rx_tlv_hdr))
  601. return QDF_STATUS_SUCCESS;
  602. if (vdev->mesh_rx_filter & MESH_FILTER_OUT_NODS)
  603. if (!hal_rx_mpdu_get_fr_ds(soc->hal_soc,
  604. rx_tlv_hdr) &&
  605. !hal_rx_mpdu_get_to_ds(soc->hal_soc,
  606. rx_tlv_hdr))
  607. return QDF_STATUS_SUCCESS;
  608. if (vdev->mesh_rx_filter & MESH_FILTER_OUT_RA) {
  609. if (hal_rx_mpdu_get_addr1(soc->hal_soc,
  610. rx_tlv_hdr,
  611. &mac_addr.raw[0]))
  612. return QDF_STATUS_E_FAILURE;
  613. if (!qdf_mem_cmp(&mac_addr.raw[0],
  614. &vdev->mac_addr.raw[0],
  615. QDF_MAC_ADDR_SIZE))
  616. return QDF_STATUS_SUCCESS;
  617. }
  618. if (vdev->mesh_rx_filter & MESH_FILTER_OUT_TA) {
  619. if (hal_rx_mpdu_get_addr2(soc->hal_soc,
  620. rx_tlv_hdr,
  621. &mac_addr.raw[0]))
  622. return QDF_STATUS_E_FAILURE;
  623. if (!qdf_mem_cmp(&mac_addr.raw[0],
  624. &vdev->mac_addr.raw[0],
  625. QDF_MAC_ADDR_SIZE))
  626. return QDF_STATUS_SUCCESS;
  627. }
  628. }
  629. return QDF_STATUS_E_FAILURE;
  630. }
  631. #else
  632. void dp_rx_fill_mesh_stats(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  633. uint8_t *rx_tlv_hdr, struct dp_peer *peer)
  634. {
  635. }
  636. QDF_STATUS dp_rx_filter_mesh_packets(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  637. uint8_t *rx_tlv_hdr)
  638. {
  639. return QDF_STATUS_E_FAILURE;
  640. }
  641. #endif
  642. #ifdef FEATURE_NAC_RSSI
  643. /**
  644. * dp_rx_nac_filter(): Function to perform filtering of non-associated
  645. * clients
  646. * @pdev: DP pdev handle
  647. * @rx_pkt_hdr: Rx packet Header
  648. *
  649. * return: dp_vdev*
  650. */
  651. static
  652. struct dp_vdev *dp_rx_nac_filter(struct dp_pdev *pdev,
  653. uint8_t *rx_pkt_hdr)
  654. {
  655. struct ieee80211_frame *wh;
  656. struct dp_neighbour_peer *peer = NULL;
  657. wh = (struct ieee80211_frame *)rx_pkt_hdr;
  658. if ((wh->i_fc[1] & IEEE80211_FC1_DIR_MASK) != IEEE80211_FC1_DIR_TODS)
  659. return NULL;
  660. qdf_spin_lock_bh(&pdev->neighbour_peer_mutex);
  661. TAILQ_FOREACH(peer, &pdev->neighbour_peers_list,
  662. neighbour_peer_list_elem) {
  663. if (qdf_mem_cmp(&peer->neighbour_peers_macaddr.raw[0],
  664. wh->i_addr2, QDF_MAC_ADDR_SIZE) == 0) {
  665. QDF_TRACE(
  666. QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  667. FL("NAC configuration matched for mac-%2x:%2x:%2x:%2x:%2x:%2x"),
  668. peer->neighbour_peers_macaddr.raw[0],
  669. peer->neighbour_peers_macaddr.raw[1],
  670. peer->neighbour_peers_macaddr.raw[2],
  671. peer->neighbour_peers_macaddr.raw[3],
  672. peer->neighbour_peers_macaddr.raw[4],
  673. peer->neighbour_peers_macaddr.raw[5]);
  674. qdf_spin_unlock_bh(&pdev->neighbour_peer_mutex);
  675. return pdev->monitor_vdev;
  676. }
  677. }
  678. qdf_spin_unlock_bh(&pdev->neighbour_peer_mutex);
  679. return NULL;
  680. }
  681. /**
  682. * dp_rx_process_invalid_peer(): Function to pass invalid peer list to umac
  683. * @soc: DP SOC handle
  684. * @mpdu: mpdu for which peer is invalid
  685. * @mac_id: mac_id which is one of 3 mac_ids(Assuming mac_id and
  686. * pool_id has same mapping)
  687. *
  688. * return: integer type
  689. */
  690. uint8_t dp_rx_process_invalid_peer(struct dp_soc *soc, qdf_nbuf_t mpdu,
  691. uint8_t mac_id)
  692. {
  693. struct dp_invalid_peer_msg msg;
  694. struct dp_vdev *vdev = NULL;
  695. struct dp_pdev *pdev = NULL;
  696. struct ieee80211_frame *wh;
  697. qdf_nbuf_t curr_nbuf, next_nbuf;
  698. uint8_t *rx_tlv_hdr = qdf_nbuf_data(mpdu);
  699. uint8_t *rx_pkt_hdr = hal_rx_pkt_hdr_get(rx_tlv_hdr);
  700. rx_pkt_hdr = hal_rx_pkt_hdr_get(rx_tlv_hdr);
  701. if (!HAL_IS_DECAP_FORMAT_RAW(soc->hal_soc, rx_tlv_hdr)) {
  702. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  703. "Drop decapped frames");
  704. goto free;
  705. }
  706. wh = (struct ieee80211_frame *)rx_pkt_hdr;
  707. if (!DP_FRAME_IS_DATA(wh)) {
  708. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  709. "NAWDS valid only for data frames");
  710. goto free;
  711. }
  712. if (qdf_nbuf_len(mpdu) < sizeof(struct ieee80211_frame)) {
  713. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  714. "Invalid nbuf length");
  715. goto free;
  716. }
  717. pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  718. if (!pdev || qdf_unlikely(pdev->is_pdev_down)) {
  719. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  720. "PDEV %s", !pdev ? "not found" : "down");
  721. goto free;
  722. }
  723. if (pdev->filter_neighbour_peers) {
  724. /* Next Hop scenario not yet handle */
  725. vdev = dp_rx_nac_filter(pdev, rx_pkt_hdr);
  726. if (vdev) {
  727. dp_rx_mon_deliver(soc, pdev->pdev_id,
  728. pdev->invalid_peer_head_msdu,
  729. pdev->invalid_peer_tail_msdu);
  730. pdev->invalid_peer_head_msdu = NULL;
  731. pdev->invalid_peer_tail_msdu = NULL;
  732. return 0;
  733. }
  734. }
  735. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  736. if (qdf_mem_cmp(wh->i_addr1, vdev->mac_addr.raw,
  737. QDF_MAC_ADDR_SIZE) == 0) {
  738. goto out;
  739. }
  740. }
  741. if (!vdev) {
  742. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  743. "VDEV not found");
  744. goto free;
  745. }
  746. out:
  747. msg.wh = wh;
  748. qdf_nbuf_pull_head(mpdu, RX_PKT_TLVS_LEN);
  749. msg.nbuf = mpdu;
  750. msg.vdev_id = vdev->vdev_id;
  751. if (pdev->soc->cdp_soc.ol_ops->rx_invalid_peer)
  752. pdev->soc->cdp_soc.ol_ops->rx_invalid_peer(
  753. (struct cdp_ctrl_objmgr_psoc *)soc->ctrl_psoc,
  754. pdev->pdev_id, &msg);
  755. free:
  756. /* Drop and free packet */
  757. curr_nbuf = mpdu;
  758. while (curr_nbuf) {
  759. next_nbuf = qdf_nbuf_next(curr_nbuf);
  760. qdf_nbuf_free(curr_nbuf);
  761. curr_nbuf = next_nbuf;
  762. }
  763. return 0;
  764. }
  765. /**
  766. * dp_rx_process_invalid_peer_wrapper(): Function to wrap invalid peer handler
  767. * @soc: DP SOC handle
  768. * @mpdu: mpdu for which peer is invalid
  769. * @mpdu_done: if an mpdu is completed
  770. * @mac_id: mac_id which is one of 3 mac_ids(Assuming mac_id and
  771. * pool_id has same mapping)
  772. *
  773. * return: integer type
  774. */
  775. void dp_rx_process_invalid_peer_wrapper(struct dp_soc *soc,
  776. qdf_nbuf_t mpdu, bool mpdu_done,
  777. uint8_t mac_id)
  778. {
  779. /* Only trigger the process when mpdu is completed */
  780. if (mpdu_done)
  781. dp_rx_process_invalid_peer(soc, mpdu, mac_id);
  782. }
  783. #else
  784. uint8_t dp_rx_process_invalid_peer(struct dp_soc *soc, qdf_nbuf_t mpdu,
  785. uint8_t mac_id)
  786. {
  787. qdf_nbuf_t curr_nbuf, next_nbuf;
  788. struct dp_pdev *pdev;
  789. struct dp_vdev *vdev = NULL;
  790. struct ieee80211_frame *wh;
  791. uint8_t *rx_tlv_hdr = qdf_nbuf_data(mpdu);
  792. uint8_t *rx_pkt_hdr = hal_rx_pkt_hdr_get(rx_tlv_hdr);
  793. wh = (struct ieee80211_frame *)rx_pkt_hdr;
  794. if (!DP_FRAME_IS_DATA(wh)) {
  795. QDF_TRACE_ERROR_RL(QDF_MODULE_ID_DP,
  796. "only for data frames");
  797. goto free;
  798. }
  799. if (qdf_nbuf_len(mpdu) < sizeof(struct ieee80211_frame)) {
  800. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  801. "Invalid nbuf length");
  802. goto free;
  803. }
  804. pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  805. if (!pdev) {
  806. QDF_TRACE(QDF_MODULE_ID_DP,
  807. QDF_TRACE_LEVEL_ERROR,
  808. "PDEV not found");
  809. goto free;
  810. }
  811. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  812. DP_PDEV_ITERATE_VDEV_LIST(pdev, vdev) {
  813. if (qdf_mem_cmp(wh->i_addr1, vdev->mac_addr.raw,
  814. QDF_MAC_ADDR_SIZE) == 0) {
  815. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  816. goto out;
  817. }
  818. }
  819. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  820. if (!vdev) {
  821. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  822. "VDEV not found");
  823. goto free;
  824. }
  825. out:
  826. if (soc->cdp_soc.ol_ops->rx_invalid_peer)
  827. soc->cdp_soc.ol_ops->rx_invalid_peer(vdev->vdev_id, wh);
  828. free:
  829. /* reset the head and tail pointers */
  830. pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  831. if (pdev) {
  832. pdev->invalid_peer_head_msdu = NULL;
  833. pdev->invalid_peer_tail_msdu = NULL;
  834. }
  835. /* Drop and free packet */
  836. curr_nbuf = mpdu;
  837. while (curr_nbuf) {
  838. next_nbuf = qdf_nbuf_next(curr_nbuf);
  839. qdf_nbuf_free(curr_nbuf);
  840. curr_nbuf = next_nbuf;
  841. }
  842. /* Reset the head and tail pointers */
  843. pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  844. if (pdev) {
  845. pdev->invalid_peer_head_msdu = NULL;
  846. pdev->invalid_peer_tail_msdu = NULL;
  847. }
  848. return 0;
  849. }
  850. void dp_rx_process_invalid_peer_wrapper(struct dp_soc *soc,
  851. qdf_nbuf_t mpdu, bool mpdu_done,
  852. uint8_t mac_id)
  853. {
  854. /* Process the nbuf */
  855. dp_rx_process_invalid_peer(soc, mpdu, mac_id);
  856. }
  857. #endif
  858. #ifdef RECEIVE_OFFLOAD
  859. /**
  860. * dp_rx_print_offload_info() - Print offload info from RX TLV
  861. * @soc: dp soc handle
  862. * @rx_tlv: RX TLV for which offload information is to be printed
  863. *
  864. * Return: None
  865. */
  866. static void dp_rx_print_offload_info(struct dp_soc *soc, uint8_t *rx_tlv)
  867. {
  868. dp_verbose_debug("----------------------RX DESC LRO/GRO----------------------");
  869. dp_verbose_debug("lro_eligible 0x%x", HAL_RX_TLV_GET_LRO_ELIGIBLE(rx_tlv));
  870. dp_verbose_debug("pure_ack 0x%x", HAL_RX_TLV_GET_TCP_PURE_ACK(rx_tlv));
  871. dp_verbose_debug("chksum 0x%x", hal_rx_tlv_get_tcp_chksum(soc->hal_soc,
  872. rx_tlv));
  873. dp_verbose_debug("TCP seq num 0x%x", HAL_RX_TLV_GET_TCP_SEQ(rx_tlv));
  874. dp_verbose_debug("TCP ack num 0x%x", HAL_RX_TLV_GET_TCP_ACK(rx_tlv));
  875. dp_verbose_debug("TCP window 0x%x", HAL_RX_TLV_GET_TCP_WIN(rx_tlv));
  876. dp_verbose_debug("TCP protocol 0x%x", HAL_RX_TLV_GET_TCP_PROTO(rx_tlv));
  877. dp_verbose_debug("TCP offset 0x%x", HAL_RX_TLV_GET_TCP_OFFSET(rx_tlv));
  878. dp_verbose_debug("toeplitz 0x%x", HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(rx_tlv));
  879. dp_verbose_debug("---------------------------------------------------------");
  880. }
  881. /**
  882. * dp_rx_fill_gro_info() - Fill GRO info from RX TLV into skb->cb
  883. * @soc: DP SOC handle
  884. * @rx_tlv: RX TLV received for the msdu
  885. * @msdu: msdu for which GRO info needs to be filled
  886. * @rx_ol_pkt_cnt: counter to be incremented for GRO eligible packets
  887. *
  888. * Return: None
  889. */
  890. static
  891. void dp_rx_fill_gro_info(struct dp_soc *soc, uint8_t *rx_tlv,
  892. qdf_nbuf_t msdu, uint32_t *rx_ol_pkt_cnt)
  893. {
  894. if (!wlan_cfg_is_gro_enabled(soc->wlan_cfg_ctx))
  895. return;
  896. /* Filling up RX offload info only for TCP packets */
  897. if (!HAL_RX_TLV_GET_TCP_PROTO(rx_tlv))
  898. return;
  899. *rx_ol_pkt_cnt = *rx_ol_pkt_cnt + 1;
  900. QDF_NBUF_CB_RX_LRO_ELIGIBLE(msdu) =
  901. HAL_RX_TLV_GET_LRO_ELIGIBLE(rx_tlv);
  902. QDF_NBUF_CB_RX_TCP_PURE_ACK(msdu) =
  903. HAL_RX_TLV_GET_TCP_PURE_ACK(rx_tlv);
  904. QDF_NBUF_CB_RX_TCP_CHKSUM(msdu) =
  905. hal_rx_tlv_get_tcp_chksum(soc->hal_soc,
  906. rx_tlv);
  907. QDF_NBUF_CB_RX_TCP_SEQ_NUM(msdu) =
  908. HAL_RX_TLV_GET_TCP_SEQ(rx_tlv);
  909. QDF_NBUF_CB_RX_TCP_ACK_NUM(msdu) =
  910. HAL_RX_TLV_GET_TCP_ACK(rx_tlv);
  911. QDF_NBUF_CB_RX_TCP_WIN(msdu) =
  912. HAL_RX_TLV_GET_TCP_WIN(rx_tlv);
  913. QDF_NBUF_CB_RX_TCP_PROTO(msdu) =
  914. HAL_RX_TLV_GET_TCP_PROTO(rx_tlv);
  915. QDF_NBUF_CB_RX_IPV6_PROTO(msdu) =
  916. HAL_RX_TLV_GET_IPV6(rx_tlv);
  917. QDF_NBUF_CB_RX_TCP_OFFSET(msdu) =
  918. HAL_RX_TLV_GET_TCP_OFFSET(rx_tlv);
  919. QDF_NBUF_CB_RX_FLOW_ID(msdu) =
  920. HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(rx_tlv);
  921. dp_rx_print_offload_info(soc, rx_tlv);
  922. }
  923. #else
  924. static void dp_rx_fill_gro_info(struct dp_soc *soc, uint8_t *rx_tlv,
  925. qdf_nbuf_t msdu, uint32_t *rx_ol_pkt_cnt)
  926. {
  927. }
  928. #endif /* RECEIVE_OFFLOAD */
  929. /**
  930. * dp_rx_adjust_nbuf_len() - set appropriate msdu length in nbuf.
  931. *
  932. * @nbuf: pointer to msdu.
  933. * @mpdu_len: mpdu length
  934. *
  935. * Return: returns true if nbuf is last msdu of mpdu else retuns false.
  936. */
  937. static inline bool dp_rx_adjust_nbuf_len(qdf_nbuf_t nbuf, uint16_t *mpdu_len)
  938. {
  939. bool last_nbuf;
  940. if (*mpdu_len > (RX_DATA_BUFFER_SIZE - RX_PKT_TLVS_LEN)) {
  941. qdf_nbuf_set_pktlen(nbuf, RX_DATA_BUFFER_SIZE);
  942. last_nbuf = false;
  943. } else {
  944. qdf_nbuf_set_pktlen(nbuf, (*mpdu_len + RX_PKT_TLVS_LEN));
  945. last_nbuf = true;
  946. }
  947. *mpdu_len -= (RX_DATA_BUFFER_SIZE - RX_PKT_TLVS_LEN);
  948. return last_nbuf;
  949. }
  950. /**
  951. * dp_rx_sg_create() - create a frag_list for MSDUs which are spread across
  952. * multiple nbufs.
  953. * @nbuf: pointer to the first msdu of an amsdu.
  954. *
  955. * This function implements the creation of RX frag_list for cases
  956. * where an MSDU is spread across multiple nbufs.
  957. *
  958. * Return: returns the head nbuf which contains complete frag_list.
  959. */
  960. qdf_nbuf_t dp_rx_sg_create(qdf_nbuf_t nbuf)
  961. {
  962. qdf_nbuf_t parent, frag_list, next = NULL;
  963. uint16_t frag_list_len = 0;
  964. uint16_t mpdu_len;
  965. bool last_nbuf;
  966. /*
  967. * Use msdu len got from REO entry descriptor instead since
  968. * there is case the RX PKT TLV is corrupted while msdu_len
  969. * from REO descriptor is right for non-raw RX scatter msdu.
  970. */
  971. mpdu_len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  972. /*
  973. * this is a case where the complete msdu fits in one single nbuf.
  974. * in this case HW sets both start and end bit and we only need to
  975. * reset these bits for RAW mode simulator to decap the pkt
  976. */
  977. if (qdf_nbuf_is_rx_chfrag_start(nbuf) &&
  978. qdf_nbuf_is_rx_chfrag_end(nbuf)) {
  979. qdf_nbuf_set_pktlen(nbuf, mpdu_len + RX_PKT_TLVS_LEN);
  980. qdf_nbuf_pull_head(nbuf, RX_PKT_TLVS_LEN);
  981. return nbuf;
  982. }
  983. /*
  984. * This is a case where we have multiple msdus (A-MSDU) spread across
  985. * multiple nbufs. here we create a fraglist out of these nbufs.
  986. *
  987. * the moment we encounter a nbuf with continuation bit set we
  988. * know for sure we have an MSDU which is spread across multiple
  989. * nbufs. We loop through and reap nbufs till we reach last nbuf.
  990. */
  991. parent = nbuf;
  992. frag_list = nbuf->next;
  993. nbuf = nbuf->next;
  994. /*
  995. * set the start bit in the first nbuf we encounter with continuation
  996. * bit set. This has the proper mpdu length set as it is the first
  997. * msdu of the mpdu. this becomes the parent nbuf and the subsequent
  998. * nbufs will form the frag_list of the parent nbuf.
  999. */
  1000. qdf_nbuf_set_rx_chfrag_start(parent, 1);
  1001. last_nbuf = dp_rx_adjust_nbuf_len(parent, &mpdu_len);
  1002. /*
  1003. * this is where we set the length of the fragments which are
  1004. * associated to the parent nbuf. We iterate through the frag_list
  1005. * till we hit the last_nbuf of the list.
  1006. */
  1007. do {
  1008. last_nbuf = dp_rx_adjust_nbuf_len(nbuf, &mpdu_len);
  1009. qdf_nbuf_pull_head(nbuf, RX_PKT_TLVS_LEN);
  1010. frag_list_len += qdf_nbuf_len(nbuf);
  1011. if (last_nbuf) {
  1012. next = nbuf->next;
  1013. nbuf->next = NULL;
  1014. break;
  1015. }
  1016. nbuf = nbuf->next;
  1017. } while (!last_nbuf);
  1018. qdf_nbuf_set_rx_chfrag_start(nbuf, 0);
  1019. qdf_nbuf_append_ext_list(parent, frag_list, frag_list_len);
  1020. parent->next = next;
  1021. qdf_nbuf_pull_head(parent, RX_PKT_TLVS_LEN);
  1022. return parent;
  1023. }
  1024. /**
  1025. * dp_rx_compute_delay() - Compute and fill in all timestamps
  1026. * to pass in correct fields
  1027. *
  1028. * @vdev: pdev handle
  1029. * @tx_desc: tx descriptor
  1030. * @tid: tid value
  1031. * Return: none
  1032. */
  1033. void dp_rx_compute_delay(struct dp_vdev *vdev, qdf_nbuf_t nbuf)
  1034. {
  1035. uint8_t ring_id = QDF_NBUF_CB_RX_CTX_ID(nbuf);
  1036. int64_t current_ts = qdf_ktime_to_ms(qdf_ktime_get());
  1037. uint32_t to_stack = qdf_nbuf_get_timedelta_ms(nbuf);
  1038. uint8_t tid = qdf_nbuf_get_tid_val(nbuf);
  1039. uint32_t interframe_delay =
  1040. (uint32_t)(current_ts - vdev->prev_rx_deliver_tstamp);
  1041. dp_update_delay_stats(vdev->pdev, to_stack, tid,
  1042. CDP_DELAY_STATS_REAP_STACK, ring_id);
  1043. /*
  1044. * Update interframe delay stats calculated at deliver_data_ol point.
  1045. * Value of vdev->prev_rx_deliver_tstamp will be 0 for 1st frame, so
  1046. * interframe delay will not be calculate correctly for 1st frame.
  1047. * On the other side, this will help in avoiding extra per packet check
  1048. * of vdev->prev_rx_deliver_tstamp.
  1049. */
  1050. dp_update_delay_stats(vdev->pdev, interframe_delay, tid,
  1051. CDP_DELAY_STATS_RX_INTERFRAME, ring_id);
  1052. vdev->prev_rx_deliver_tstamp = current_ts;
  1053. }
  1054. /**
  1055. * dp_rx_drop_nbuf_list() - drop an nbuf list
  1056. * @pdev: dp pdev reference
  1057. * @buf_list: buffer list to be dropepd
  1058. *
  1059. * Return: int (number of bufs dropped)
  1060. */
  1061. static inline int dp_rx_drop_nbuf_list(struct dp_pdev *pdev,
  1062. qdf_nbuf_t buf_list)
  1063. {
  1064. struct cdp_tid_rx_stats *stats = NULL;
  1065. uint8_t tid = 0, ring_id = 0;
  1066. int num_dropped = 0;
  1067. qdf_nbuf_t buf, next_buf;
  1068. buf = buf_list;
  1069. while (buf) {
  1070. ring_id = QDF_NBUF_CB_RX_CTX_ID(buf);
  1071. next_buf = qdf_nbuf_queue_next(buf);
  1072. tid = qdf_nbuf_get_tid_val(buf);
  1073. if (qdf_likely(pdev)) {
  1074. stats = &pdev->stats.tid_stats.tid_rx_stats[ring_id][tid];
  1075. stats->fail_cnt[INVALID_PEER_VDEV]++;
  1076. stats->delivered_to_stack--;
  1077. }
  1078. qdf_nbuf_free(buf);
  1079. buf = next_buf;
  1080. num_dropped++;
  1081. }
  1082. return num_dropped;
  1083. }
  1084. #ifdef PEER_CACHE_RX_PKTS
  1085. /**
  1086. * dp_rx_flush_rx_cached() - flush cached rx frames
  1087. * @peer: peer
  1088. * @drop: flag to drop frames or forward to net stack
  1089. *
  1090. * Return: None
  1091. */
  1092. void dp_rx_flush_rx_cached(struct dp_peer *peer, bool drop)
  1093. {
  1094. struct dp_peer_cached_bufq *bufqi;
  1095. struct dp_rx_cached_buf *cache_buf = NULL;
  1096. ol_txrx_rx_fp data_rx = NULL;
  1097. int num_buff_elem;
  1098. QDF_STATUS status;
  1099. if (qdf_atomic_inc_return(&peer->flush_in_progress) > 1) {
  1100. qdf_atomic_dec(&peer->flush_in_progress);
  1101. return;
  1102. }
  1103. qdf_spin_lock_bh(&peer->peer_info_lock);
  1104. if (peer->state >= OL_TXRX_PEER_STATE_CONN && peer->vdev->osif_rx)
  1105. data_rx = peer->vdev->osif_rx;
  1106. else
  1107. drop = true;
  1108. qdf_spin_unlock_bh(&peer->peer_info_lock);
  1109. bufqi = &peer->bufq_info;
  1110. qdf_spin_lock_bh(&bufqi->bufq_lock);
  1111. qdf_list_remove_front(&bufqi->cached_bufq,
  1112. (qdf_list_node_t **)&cache_buf);
  1113. while (cache_buf) {
  1114. num_buff_elem = QDF_NBUF_CB_RX_NUM_ELEMENTS_IN_LIST(
  1115. cache_buf->buf);
  1116. bufqi->entries -= num_buff_elem;
  1117. qdf_spin_unlock_bh(&bufqi->bufq_lock);
  1118. if (drop) {
  1119. bufqi->dropped = dp_rx_drop_nbuf_list(peer->vdev->pdev,
  1120. cache_buf->buf);
  1121. } else {
  1122. /* Flush the cached frames to OSIF DEV */
  1123. status = data_rx(peer->vdev->osif_vdev, cache_buf->buf);
  1124. if (status != QDF_STATUS_SUCCESS)
  1125. bufqi->dropped = dp_rx_drop_nbuf_list(
  1126. peer->vdev->pdev,
  1127. cache_buf->buf);
  1128. }
  1129. qdf_mem_free(cache_buf);
  1130. cache_buf = NULL;
  1131. qdf_spin_lock_bh(&bufqi->bufq_lock);
  1132. qdf_list_remove_front(&bufqi->cached_bufq,
  1133. (qdf_list_node_t **)&cache_buf);
  1134. }
  1135. qdf_spin_unlock_bh(&bufqi->bufq_lock);
  1136. qdf_atomic_dec(&peer->flush_in_progress);
  1137. }
  1138. /**
  1139. * dp_rx_enqueue_rx() - cache rx frames
  1140. * @peer: peer
  1141. * @rx_buf_list: cache buffer list
  1142. *
  1143. * Return: None
  1144. */
  1145. static QDF_STATUS
  1146. dp_rx_enqueue_rx(struct dp_peer *peer, qdf_nbuf_t rx_buf_list)
  1147. {
  1148. struct dp_rx_cached_buf *cache_buf;
  1149. struct dp_peer_cached_bufq *bufqi = &peer->bufq_info;
  1150. int num_buff_elem;
  1151. dp_debug_rl("bufq->curr %d bufq->drops %d", bufqi->entries,
  1152. bufqi->dropped);
  1153. if (!peer->valid) {
  1154. bufqi->dropped = dp_rx_drop_nbuf_list(peer->vdev->pdev,
  1155. rx_buf_list);
  1156. return QDF_STATUS_E_INVAL;
  1157. }
  1158. qdf_spin_lock_bh(&bufqi->bufq_lock);
  1159. if (bufqi->entries >= bufqi->thresh) {
  1160. bufqi->dropped = dp_rx_drop_nbuf_list(peer->vdev->pdev,
  1161. rx_buf_list);
  1162. qdf_spin_unlock_bh(&bufqi->bufq_lock);
  1163. return QDF_STATUS_E_RESOURCES;
  1164. }
  1165. qdf_spin_unlock_bh(&bufqi->bufq_lock);
  1166. num_buff_elem = QDF_NBUF_CB_RX_NUM_ELEMENTS_IN_LIST(rx_buf_list);
  1167. cache_buf = qdf_mem_malloc_atomic(sizeof(*cache_buf));
  1168. if (!cache_buf) {
  1169. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1170. "Failed to allocate buf to cache rx frames");
  1171. bufqi->dropped = dp_rx_drop_nbuf_list(peer->vdev->pdev,
  1172. rx_buf_list);
  1173. return QDF_STATUS_E_NOMEM;
  1174. }
  1175. cache_buf->buf = rx_buf_list;
  1176. qdf_spin_lock_bh(&bufqi->bufq_lock);
  1177. qdf_list_insert_back(&bufqi->cached_bufq,
  1178. &cache_buf->node);
  1179. bufqi->entries += num_buff_elem;
  1180. qdf_spin_unlock_bh(&bufqi->bufq_lock);
  1181. return QDF_STATUS_SUCCESS;
  1182. }
  1183. static inline
  1184. bool dp_rx_is_peer_cache_bufq_supported(void)
  1185. {
  1186. return true;
  1187. }
  1188. #else
  1189. static inline
  1190. bool dp_rx_is_peer_cache_bufq_supported(void)
  1191. {
  1192. return false;
  1193. }
  1194. static inline QDF_STATUS
  1195. dp_rx_enqueue_rx(struct dp_peer *peer, qdf_nbuf_t rx_buf_list)
  1196. {
  1197. return QDF_STATUS_SUCCESS;
  1198. }
  1199. #endif
  1200. #ifndef DELIVERY_TO_STACK_STATUS_CHECK
  1201. /**
  1202. * dp_rx_check_delivery_to_stack() - Deliver pkts to network
  1203. * using the appropriate call back functions.
  1204. * @soc: soc
  1205. * @vdev: vdev
  1206. * @peer: peer
  1207. * @nbuf_head: skb list head
  1208. * @nbuf_tail: skb list tail
  1209. *
  1210. * Return: None
  1211. */
  1212. static void dp_rx_check_delivery_to_stack(struct dp_soc *soc,
  1213. struct dp_vdev *vdev,
  1214. struct dp_peer *peer,
  1215. qdf_nbuf_t nbuf_head)
  1216. {
  1217. /* Function pointer initialized only when FISA is enabled */
  1218. if (vdev->osif_fisa_rx)
  1219. /* on failure send it via regular path */
  1220. vdev->osif_fisa_rx(soc, vdev, nbuf_head);
  1221. else
  1222. vdev->osif_rx(vdev->osif_vdev, nbuf_head);
  1223. }
  1224. #else
  1225. /**
  1226. * dp_rx_check_delivery_to_stack() - Deliver pkts to network
  1227. * using the appropriate call back functions.
  1228. * @soc: soc
  1229. * @vdev: vdev
  1230. * @peer: peer
  1231. * @nbuf_head: skb list head
  1232. * @nbuf_tail: skb list tail
  1233. *
  1234. * Check the return status of the call back function and drop
  1235. * the packets if the return status indicates a failure.
  1236. *
  1237. * Return: None
  1238. */
  1239. static void dp_rx_check_delivery_to_stack(struct dp_soc *soc,
  1240. struct dp_vdev *vdev,
  1241. struct dp_peer *peer,
  1242. qdf_nbuf_t nbuf_head)
  1243. {
  1244. int num_nbuf = 0;
  1245. QDF_STATUS ret_val = QDF_STATUS_E_FAILURE;
  1246. /* Function pointer initialized only when FISA is enabled */
  1247. if (vdev->osif_fisa_rx)
  1248. /* on failure send it via regular path */
  1249. ret_val = vdev->osif_fisa_rx(soc, vdev, nbuf_head);
  1250. else if (vdev->osif_rx)
  1251. ret_val = vdev->osif_rx(vdev->osif_vdev, nbuf_head);
  1252. if (!QDF_IS_STATUS_SUCCESS(ret_val)) {
  1253. num_nbuf = dp_rx_drop_nbuf_list(vdev->pdev, nbuf_head);
  1254. DP_STATS_INC(soc, rx.err.rejected, num_nbuf);
  1255. if (peer)
  1256. DP_STATS_DEC(peer, rx.to_stack.num, num_nbuf);
  1257. }
  1258. }
  1259. #endif /* ifdef DELIVERY_TO_STACK_STATUS_CHECK */
  1260. void dp_rx_deliver_to_stack(struct dp_soc *soc,
  1261. struct dp_vdev *vdev,
  1262. struct dp_peer *peer,
  1263. qdf_nbuf_t nbuf_head,
  1264. qdf_nbuf_t nbuf_tail)
  1265. {
  1266. int num_nbuf = 0;
  1267. if (qdf_unlikely(!vdev || vdev->delete.pending)) {
  1268. num_nbuf = dp_rx_drop_nbuf_list(NULL, nbuf_head);
  1269. /*
  1270. * This is a special case where vdev is invalid,
  1271. * so we cannot know the pdev to which this packet
  1272. * belonged. Hence we update the soc rx error stats.
  1273. */
  1274. DP_STATS_INC(soc, rx.err.invalid_vdev, num_nbuf);
  1275. return;
  1276. }
  1277. /*
  1278. * highly unlikely to have a vdev without a registered rx
  1279. * callback function. if so let us free the nbuf_list.
  1280. */
  1281. if (qdf_unlikely(!vdev->osif_rx)) {
  1282. if (peer && dp_rx_is_peer_cache_bufq_supported()) {
  1283. dp_rx_enqueue_rx(peer, nbuf_head);
  1284. } else {
  1285. num_nbuf = dp_rx_drop_nbuf_list(vdev->pdev,
  1286. nbuf_head);
  1287. DP_STATS_DEC(peer, rx.to_stack.num, num_nbuf);
  1288. }
  1289. return;
  1290. }
  1291. if (qdf_unlikely(vdev->rx_decap_type == htt_cmn_pkt_type_raw) ||
  1292. (vdev->rx_decap_type == htt_cmn_pkt_type_native_wifi)) {
  1293. vdev->osif_rsim_rx_decap(vdev->osif_vdev, &nbuf_head,
  1294. &nbuf_tail, peer->mac_addr.raw);
  1295. }
  1296. dp_rx_check_delivery_to_stack(soc, vdev, peer, nbuf_head);
  1297. }
  1298. /**
  1299. * dp_rx_cksum_offload() - set the nbuf checksum as defined by hardware.
  1300. * @nbuf: pointer to the first msdu of an amsdu.
  1301. * @rx_tlv_hdr: pointer to the start of RX TLV headers.
  1302. *
  1303. * The ipsumed field of the skb is set based on whether HW validated the
  1304. * IP/TCP/UDP checksum.
  1305. *
  1306. * Return: void
  1307. */
  1308. static inline void dp_rx_cksum_offload(struct dp_pdev *pdev,
  1309. qdf_nbuf_t nbuf,
  1310. uint8_t *rx_tlv_hdr)
  1311. {
  1312. qdf_nbuf_rx_cksum_t cksum = {0};
  1313. bool ip_csum_err = hal_rx_attn_ip_cksum_fail_get(rx_tlv_hdr);
  1314. bool tcp_udp_csum_er = hal_rx_attn_tcp_udp_cksum_fail_get(rx_tlv_hdr);
  1315. if (qdf_likely(!ip_csum_err && !tcp_udp_csum_er)) {
  1316. cksum.l4_result = QDF_NBUF_RX_CKSUM_TCP_UDP_UNNECESSARY;
  1317. qdf_nbuf_set_rx_cksum(nbuf, &cksum);
  1318. } else {
  1319. DP_STATS_INCC(pdev, err.ip_csum_err, 1, ip_csum_err);
  1320. DP_STATS_INCC(pdev, err.tcp_udp_csum_err, 1, tcp_udp_csum_er);
  1321. }
  1322. }
  1323. #ifdef VDEV_PEER_PROTOCOL_COUNT
  1324. #define dp_rx_msdu_stats_update_prot_cnts(vdev_hdl, nbuf, peer) \
  1325. { \
  1326. qdf_nbuf_t nbuf_local; \
  1327. struct dp_peer *peer_local; \
  1328. struct dp_vdev *vdev_local = vdev_hdl; \
  1329. do { \
  1330. if (qdf_likely(!((vdev_local)->peer_protocol_count_track))) \
  1331. break; \
  1332. nbuf_local = nbuf; \
  1333. peer_local = peer; \
  1334. if (qdf_unlikely(qdf_nbuf_is_frag((nbuf_local)))) \
  1335. break; \
  1336. else if (qdf_unlikely(qdf_nbuf_is_raw_frame((nbuf_local)))) \
  1337. break; \
  1338. dp_vdev_peer_stats_update_protocol_cnt((vdev_local), \
  1339. (nbuf_local), \
  1340. (peer_local), 0, 1); \
  1341. } while (0); \
  1342. }
  1343. #else
  1344. #define dp_rx_msdu_stats_update_prot_cnts(vdev_hdl, nbuf, peer)
  1345. #endif
  1346. /**
  1347. * dp_rx_msdu_stats_update() - update per msdu stats.
  1348. * @soc: core txrx main context
  1349. * @nbuf: pointer to the first msdu of an amsdu.
  1350. * @rx_tlv_hdr: pointer to the start of RX TLV headers.
  1351. * @peer: pointer to the peer object.
  1352. * @ring_id: reo dest ring number on which pkt is reaped.
  1353. * @tid_stats: per tid rx stats.
  1354. *
  1355. * update all the per msdu stats for that nbuf.
  1356. * Return: void
  1357. */
  1358. static void dp_rx_msdu_stats_update(struct dp_soc *soc,
  1359. qdf_nbuf_t nbuf,
  1360. uint8_t *rx_tlv_hdr,
  1361. struct dp_peer *peer,
  1362. uint8_t ring_id,
  1363. struct cdp_tid_rx_stats *tid_stats)
  1364. {
  1365. bool is_ampdu, is_not_amsdu;
  1366. uint32_t sgi, mcs, tid, nss, bw, reception_type, pkt_type;
  1367. struct dp_vdev *vdev = peer->vdev;
  1368. qdf_ether_header_t *eh;
  1369. uint16_t msdu_len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  1370. dp_rx_msdu_stats_update_prot_cnts(vdev, nbuf, peer);
  1371. is_not_amsdu = qdf_nbuf_is_rx_chfrag_start(nbuf) &
  1372. qdf_nbuf_is_rx_chfrag_end(nbuf);
  1373. DP_STATS_INC_PKT(peer, rx.rcvd_reo[ring_id], 1, msdu_len);
  1374. DP_STATS_INCC(peer, rx.non_amsdu_cnt, 1, is_not_amsdu);
  1375. DP_STATS_INCC(peer, rx.amsdu_cnt, 1, !is_not_amsdu);
  1376. DP_STATS_INCC(peer, rx.rx_retries, 1, qdf_nbuf_is_rx_retry_flag(nbuf));
  1377. tid_stats->msdu_cnt++;
  1378. if (qdf_unlikely(qdf_nbuf_is_da_mcbc(nbuf) &&
  1379. (vdev->rx_decap_type == htt_cmn_pkt_type_ethernet))) {
  1380. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  1381. DP_STATS_INC_PKT(peer, rx.multicast, 1, msdu_len);
  1382. tid_stats->mcast_msdu_cnt++;
  1383. if (QDF_IS_ADDR_BROADCAST(eh->ether_dhost)) {
  1384. DP_STATS_INC_PKT(peer, rx.bcast, 1, msdu_len);
  1385. tid_stats->bcast_msdu_cnt++;
  1386. }
  1387. }
  1388. /*
  1389. * currently we can return from here as we have similar stats
  1390. * updated at per ppdu level instead of msdu level
  1391. */
  1392. if (!soc->process_rx_status)
  1393. return;
  1394. is_ampdu = hal_rx_mpdu_info_ampdu_flag_get(rx_tlv_hdr);
  1395. DP_STATS_INCC(peer, rx.ampdu_cnt, 1, is_ampdu);
  1396. DP_STATS_INCC(peer, rx.non_ampdu_cnt, 1, !(is_ampdu));
  1397. sgi = hal_rx_msdu_start_sgi_get(rx_tlv_hdr);
  1398. mcs = hal_rx_msdu_start_rate_mcs_get(rx_tlv_hdr);
  1399. tid = qdf_nbuf_get_tid_val(nbuf);
  1400. bw = hal_rx_msdu_start_bw_get(rx_tlv_hdr);
  1401. reception_type = hal_rx_msdu_start_reception_type_get(soc->hal_soc,
  1402. rx_tlv_hdr);
  1403. nss = hal_rx_msdu_start_nss_get(soc->hal_soc, rx_tlv_hdr);
  1404. pkt_type = hal_rx_msdu_start_get_pkt_type(rx_tlv_hdr);
  1405. DP_STATS_INC(peer, rx.bw[bw], 1);
  1406. /*
  1407. * only if nss > 0 and pkt_type is 11N/AC/AX,
  1408. * then increase index [nss - 1] in array counter.
  1409. */
  1410. if (nss > 0 && (pkt_type == DOT11_N ||
  1411. pkt_type == DOT11_AC ||
  1412. pkt_type == DOT11_AX))
  1413. DP_STATS_INC(peer, rx.nss[nss - 1], 1);
  1414. DP_STATS_INC(peer, rx.sgi_count[sgi], 1);
  1415. DP_STATS_INCC(peer, rx.err.mic_err, 1,
  1416. hal_rx_mpdu_end_mic_err_get(rx_tlv_hdr));
  1417. DP_STATS_INCC(peer, rx.err.decrypt_err, 1,
  1418. hal_rx_mpdu_end_decrypt_err_get(rx_tlv_hdr));
  1419. DP_STATS_INC(peer, rx.wme_ac_type[TID_TO_WME_AC(tid)], 1);
  1420. DP_STATS_INC(peer, rx.reception_type[reception_type], 1);
  1421. DP_STATS_INCC(peer, rx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  1422. ((mcs >= MAX_MCS_11A) && (pkt_type == DOT11_A)));
  1423. DP_STATS_INCC(peer, rx.pkt_type[pkt_type].mcs_count[mcs], 1,
  1424. ((mcs <= MAX_MCS_11A) && (pkt_type == DOT11_A)));
  1425. DP_STATS_INCC(peer, rx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  1426. ((mcs >= MAX_MCS_11B) && (pkt_type == DOT11_B)));
  1427. DP_STATS_INCC(peer, rx.pkt_type[pkt_type].mcs_count[mcs], 1,
  1428. ((mcs <= MAX_MCS_11B) && (pkt_type == DOT11_B)));
  1429. DP_STATS_INCC(peer, rx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  1430. ((mcs >= MAX_MCS_11A) && (pkt_type == DOT11_N)));
  1431. DP_STATS_INCC(peer, rx.pkt_type[pkt_type].mcs_count[mcs], 1,
  1432. ((mcs <= MAX_MCS_11A) && (pkt_type == DOT11_N)));
  1433. DP_STATS_INCC(peer, rx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  1434. ((mcs >= MAX_MCS_11AC) && (pkt_type == DOT11_AC)));
  1435. DP_STATS_INCC(peer, rx.pkt_type[pkt_type].mcs_count[mcs], 1,
  1436. ((mcs <= MAX_MCS_11AC) && (pkt_type == DOT11_AC)));
  1437. DP_STATS_INCC(peer, rx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  1438. ((mcs >= MAX_MCS) && (pkt_type == DOT11_AX)));
  1439. DP_STATS_INCC(peer, rx.pkt_type[pkt_type].mcs_count[mcs], 1,
  1440. ((mcs < MAX_MCS) && (pkt_type == DOT11_AX)));
  1441. if ((soc->process_rx_status) &&
  1442. hal_rx_attn_first_mpdu_get(rx_tlv_hdr)) {
  1443. #if defined(FEATURE_PERPKT_INFO) && WDI_EVENT_ENABLE
  1444. if (!vdev->pdev)
  1445. return;
  1446. dp_wdi_event_handler(WDI_EVENT_UPDATE_DP_STATS, vdev->pdev->soc,
  1447. &peer->stats, peer->peer_ids[0],
  1448. UPDATE_PEER_STATS,
  1449. vdev->pdev->pdev_id);
  1450. #endif
  1451. }
  1452. }
  1453. static inline bool is_sa_da_idx_valid(struct dp_soc *soc,
  1454. uint8_t *rx_tlv_hdr,
  1455. qdf_nbuf_t nbuf,
  1456. struct hal_rx_msdu_metadata msdu_info)
  1457. {
  1458. if ((qdf_nbuf_is_sa_valid(nbuf) &&
  1459. (msdu_info.sa_idx > wlan_cfg_get_max_ast_idx(soc->wlan_cfg_ctx))) ||
  1460. (!qdf_nbuf_is_da_mcbc(nbuf) &&
  1461. qdf_nbuf_is_da_valid(nbuf) &&
  1462. (msdu_info.da_idx > wlan_cfg_get_max_ast_idx(soc->wlan_cfg_ctx))))
  1463. return false;
  1464. return true;
  1465. }
  1466. #ifndef WDS_VENDOR_EXTENSION
  1467. int dp_wds_rx_policy_check(uint8_t *rx_tlv_hdr,
  1468. struct dp_vdev *vdev,
  1469. struct dp_peer *peer)
  1470. {
  1471. return 1;
  1472. }
  1473. #endif
  1474. #ifdef RX_DESC_DEBUG_CHECK
  1475. /**
  1476. * dp_rx_desc_nbuf_sanity_check - Add sanity check to catch REO rx_desc paddr
  1477. * corruption
  1478. *
  1479. * @ring_desc: REO ring descriptor
  1480. * @rx_desc: Rx descriptor
  1481. *
  1482. * Return: NONE
  1483. */
  1484. static inline
  1485. void dp_rx_desc_nbuf_sanity_check(hal_ring_desc_t ring_desc,
  1486. struct dp_rx_desc *rx_desc)
  1487. {
  1488. struct hal_buf_info hbi;
  1489. hal_rx_reo_buf_paddr_get(ring_desc, &hbi);
  1490. /* Sanity check for possible buffer paddr corruption */
  1491. qdf_assert_always((&hbi)->paddr ==
  1492. qdf_nbuf_get_frag_paddr(rx_desc->nbuf, 0));
  1493. }
  1494. #else
  1495. static inline
  1496. void dp_rx_desc_nbuf_sanity_check(hal_ring_desc_t ring_desc,
  1497. struct dp_rx_desc *rx_desc)
  1498. {
  1499. }
  1500. #endif
  1501. #ifdef WLAN_FEATURE_RX_SOFTIRQ_TIME_LIMIT
  1502. static inline
  1503. bool dp_rx_reap_loop_pkt_limit_hit(struct dp_soc *soc, int num_reaped)
  1504. {
  1505. bool limit_hit = false;
  1506. struct wlan_cfg_dp_soc_ctxt *cfg = soc->wlan_cfg_ctx;
  1507. limit_hit =
  1508. (num_reaped >= cfg->rx_reap_loop_pkt_limit) ? true : false;
  1509. if (limit_hit)
  1510. DP_STATS_INC(soc, rx.reap_loop_pkt_limit_hit, 1)
  1511. return limit_hit;
  1512. }
  1513. static inline bool dp_rx_enable_eol_data_check(struct dp_soc *soc)
  1514. {
  1515. return soc->wlan_cfg_ctx->rx_enable_eol_data_check;
  1516. }
  1517. #else
  1518. static inline
  1519. bool dp_rx_reap_loop_pkt_limit_hit(struct dp_soc *soc, int num_reaped)
  1520. {
  1521. return false;
  1522. }
  1523. static inline bool dp_rx_enable_eol_data_check(struct dp_soc *soc)
  1524. {
  1525. return false;
  1526. }
  1527. #endif /* WLAN_FEATURE_RX_SOFTIRQ_TIME_LIMIT */
  1528. #ifdef DP_RX_PKT_NO_PEER_DELIVER
  1529. /**
  1530. * dp_rx_deliver_to_stack_no_peer() - try deliver rx data even if
  1531. * no corresbonding peer found
  1532. * @soc: core txrx main context
  1533. * @nbuf: pkt skb pointer
  1534. *
  1535. * This function will try to deliver some RX special frames to stack
  1536. * even there is no peer matched found. for instance, LFR case, some
  1537. * eapol data will be sent to host before peer_map done.
  1538. *
  1539. * Return: None
  1540. */
  1541. static
  1542. void dp_rx_deliver_to_stack_no_peer(struct dp_soc *soc, qdf_nbuf_t nbuf)
  1543. {
  1544. uint16_t peer_id;
  1545. uint8_t vdev_id;
  1546. struct dp_vdev *vdev;
  1547. uint32_t l2_hdr_offset = 0;
  1548. uint16_t msdu_len = 0;
  1549. uint32_t pkt_len = 0;
  1550. uint8_t *rx_tlv_hdr;
  1551. uint32_t frame_mask = FRAME_MASK_IPV4_ARP | FRAME_MASK_IPV4_DHCP |
  1552. FRAME_MASK_IPV4_EAPOL | FRAME_MASK_IPV6_DHCP;
  1553. peer_id = QDF_NBUF_CB_RX_PEER_ID(nbuf);
  1554. if (peer_id > soc->max_peers)
  1555. goto deliver_fail;
  1556. vdev_id = QDF_NBUF_CB_RX_VDEV_ID(nbuf);
  1557. vdev = dp_get_vdev_from_soc_vdev_id_wifi3(soc, vdev_id);
  1558. if (!vdev || vdev->delete.pending || !vdev->osif_rx)
  1559. goto deliver_fail;
  1560. if (qdf_unlikely(qdf_nbuf_is_frag(nbuf)))
  1561. goto deliver_fail;
  1562. rx_tlv_hdr = qdf_nbuf_data(nbuf);
  1563. l2_hdr_offset =
  1564. hal_rx_msdu_end_l3_hdr_padding_get(soc->hal_soc, rx_tlv_hdr);
  1565. msdu_len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  1566. pkt_len = msdu_len + l2_hdr_offset + RX_PKT_TLVS_LEN;
  1567. QDF_NBUF_CB_RX_NUM_ELEMENTS_IN_LIST(nbuf) = 1;
  1568. qdf_nbuf_set_pktlen(nbuf, pkt_len);
  1569. qdf_nbuf_pull_head(nbuf,
  1570. RX_PKT_TLVS_LEN +
  1571. l2_hdr_offset);
  1572. if (dp_rx_is_special_frame(nbuf, frame_mask)) {
  1573. qdf_nbuf_set_exc_frame(nbuf, 1);
  1574. if (QDF_STATUS_SUCCESS !=
  1575. vdev->osif_rx(vdev->osif_vdev, nbuf))
  1576. goto deliver_fail;
  1577. DP_STATS_INC(soc, rx.err.pkt_delivered_no_peer, 1);
  1578. return;
  1579. }
  1580. deliver_fail:
  1581. DP_STATS_INC_PKT(soc, rx.err.rx_invalid_peer, 1,
  1582. QDF_NBUF_CB_RX_PKT_LEN(nbuf));
  1583. qdf_nbuf_free(nbuf);
  1584. }
  1585. #else
  1586. static inline
  1587. void dp_rx_deliver_to_stack_no_peer(struct dp_soc *soc, qdf_nbuf_t nbuf)
  1588. {
  1589. DP_STATS_INC_PKT(soc, rx.err.rx_invalid_peer, 1,
  1590. QDF_NBUF_CB_RX_PKT_LEN(nbuf));
  1591. qdf_nbuf_free(nbuf);
  1592. }
  1593. #endif
  1594. /**
  1595. * dp_rx_srng_get_num_pending() - get number of pending entries
  1596. * @hal_soc: hal soc opaque pointer
  1597. * @hal_ring: opaque pointer to the HAL Rx Ring
  1598. * @num_entries: number of entries in the hal_ring.
  1599. * @near_full: pointer to a boolean. This is set if ring is near full.
  1600. *
  1601. * The function returns the number of entries in a destination ring which are
  1602. * yet to be reaped. The function also checks if the ring is near full.
  1603. * If more than half of the ring needs to be reaped, the ring is considered
  1604. * approaching full.
  1605. * The function useses hal_srng_dst_num_valid_locked to get the number of valid
  1606. * entries. It should not be called within a SRNG lock. HW pointer value is
  1607. * synced into cached_hp.
  1608. *
  1609. * Return: Number of pending entries if any
  1610. */
  1611. static
  1612. uint32_t dp_rx_srng_get_num_pending(hal_soc_handle_t hal_soc,
  1613. hal_ring_handle_t hal_ring_hdl,
  1614. uint32_t num_entries,
  1615. bool *near_full)
  1616. {
  1617. uint32_t num_pending = 0;
  1618. num_pending = hal_srng_dst_num_valid_locked(hal_soc,
  1619. hal_ring_hdl,
  1620. true);
  1621. if (num_entries && (num_pending >= num_entries >> 1))
  1622. *near_full = true;
  1623. else
  1624. *near_full = false;
  1625. return num_pending;
  1626. }
  1627. #ifdef WLAN_SUPPORT_RX_FISA
  1628. void dp_rx_skip_tlvs(qdf_nbuf_t nbuf, uint32_t l3_padding)
  1629. {
  1630. QDF_NBUF_CB_RX_PACKET_L3_HDR_PAD(nbuf) = l3_padding;
  1631. qdf_nbuf_pull_head(nbuf, l3_padding + RX_PKT_TLVS_LEN);
  1632. }
  1633. /**
  1634. * dp_rx_set_hdr_pad() - set l3 padding in nbuf cb
  1635. * @nbuf: pkt skb pointer
  1636. * @l3_padding: l3 padding
  1637. *
  1638. * Return: None
  1639. */
  1640. static inline
  1641. void dp_rx_set_hdr_pad(qdf_nbuf_t nbuf, uint32_t l3_padding)
  1642. {
  1643. QDF_NBUF_CB_RX_PACKET_L3_HDR_PAD(nbuf) = l3_padding;
  1644. }
  1645. #else
  1646. void dp_rx_skip_tlvs(qdf_nbuf_t nbuf, uint32_t l3_padding)
  1647. {
  1648. qdf_nbuf_pull_head(nbuf, l3_padding + RX_PKT_TLVS_LEN);
  1649. }
  1650. static inline
  1651. void dp_rx_set_hdr_pad(qdf_nbuf_t nbuf, uint32_t l3_padding)
  1652. {
  1653. }
  1654. #endif
  1655. /**
  1656. * dp_rx_process() - Brain of the Rx processing functionality
  1657. * Called from the bottom half (tasklet/NET_RX_SOFTIRQ)
  1658. * @int_ctx: per interrupt context
  1659. * @hal_ring: opaque pointer to the HAL Rx Ring, which will be serviced
  1660. * @reo_ring_num: ring number (0, 1, 2 or 3) of the reo ring.
  1661. * @quota: No. of units (packets) that can be serviced in one shot.
  1662. *
  1663. * This function implements the core of Rx functionality. This is
  1664. * expected to handle only non-error frames.
  1665. *
  1666. * Return: uint32_t: No. of elements processed
  1667. */
  1668. uint32_t dp_rx_process(struct dp_intr *int_ctx, hal_ring_handle_t hal_ring_hdl,
  1669. uint8_t reo_ring_num, uint32_t quota)
  1670. {
  1671. hal_ring_desc_t ring_desc;
  1672. hal_soc_handle_t hal_soc;
  1673. struct dp_rx_desc *rx_desc = NULL;
  1674. qdf_nbuf_t nbuf, next;
  1675. bool near_full;
  1676. union dp_rx_desc_list_elem_t *head[MAX_PDEV_CNT];
  1677. union dp_rx_desc_list_elem_t *tail[MAX_PDEV_CNT];
  1678. uint32_t num_pending;
  1679. uint32_t rx_bufs_used = 0, rx_buf_cookie;
  1680. uint16_t msdu_len = 0;
  1681. uint16_t peer_id;
  1682. uint8_t vdev_id;
  1683. struct dp_peer *peer;
  1684. struct dp_vdev *vdev;
  1685. uint32_t pkt_len = 0;
  1686. struct hal_rx_mpdu_desc_info mpdu_desc_info;
  1687. struct hal_rx_msdu_desc_info msdu_desc_info;
  1688. enum hal_reo_error_status error;
  1689. uint32_t peer_mdata;
  1690. uint8_t *rx_tlv_hdr;
  1691. uint32_t rx_bufs_reaped[MAX_PDEV_CNT];
  1692. uint8_t mac_id = 0;
  1693. struct dp_pdev *rx_pdev;
  1694. struct dp_srng *dp_rxdma_srng;
  1695. struct rx_desc_pool *rx_desc_pool;
  1696. struct dp_soc *soc = int_ctx->soc;
  1697. uint8_t ring_id = 0;
  1698. uint8_t core_id = 0;
  1699. struct cdp_tid_rx_stats *tid_stats;
  1700. qdf_nbuf_t nbuf_head;
  1701. qdf_nbuf_t nbuf_tail;
  1702. qdf_nbuf_t deliver_list_head;
  1703. qdf_nbuf_t deliver_list_tail;
  1704. uint32_t num_rx_bufs_reaped = 0;
  1705. uint32_t intr_id;
  1706. struct hif_opaque_softc *scn;
  1707. int32_t tid = 0;
  1708. bool is_prev_msdu_last = true;
  1709. uint32_t num_entries_avail = 0;
  1710. uint32_t rx_ol_pkt_cnt = 0;
  1711. uint32_t num_entries = 0;
  1712. struct hal_rx_msdu_metadata msdu_metadata;
  1713. QDF_STATUS status;
  1714. DP_HIST_INIT();
  1715. qdf_assert_always(soc && hal_ring_hdl);
  1716. hal_soc = soc->hal_soc;
  1717. qdf_assert_always(hal_soc);
  1718. scn = soc->hif_handle;
  1719. hif_pm_runtime_mark_dp_rx_busy(scn);
  1720. intr_id = int_ctx->dp_intr_id;
  1721. num_entries = hal_srng_get_num_entries(hal_soc, hal_ring_hdl);
  1722. more_data:
  1723. /* reset local variables here to be re-used in the function */
  1724. nbuf_head = NULL;
  1725. nbuf_tail = NULL;
  1726. deliver_list_head = NULL;
  1727. deliver_list_tail = NULL;
  1728. peer = NULL;
  1729. vdev = NULL;
  1730. num_rx_bufs_reaped = 0;
  1731. qdf_mem_zero(rx_bufs_reaped, sizeof(rx_bufs_reaped));
  1732. qdf_mem_zero(&mpdu_desc_info, sizeof(mpdu_desc_info));
  1733. qdf_mem_zero(&msdu_desc_info, sizeof(msdu_desc_info));
  1734. qdf_mem_zero(head, sizeof(head));
  1735. qdf_mem_zero(tail, sizeof(tail));
  1736. if (qdf_unlikely(dp_rx_srng_access_start(int_ctx, soc, hal_ring_hdl))) {
  1737. /*
  1738. * Need API to convert from hal_ring pointer to
  1739. * Ring Type / Ring Id combo
  1740. */
  1741. DP_STATS_INC(soc, rx.err.hal_ring_access_fail, 1);
  1742. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1743. FL("HAL RING Access Failed -- %pK"), hal_ring_hdl);
  1744. goto done;
  1745. }
  1746. /*
  1747. * start reaping the buffers from reo ring and queue
  1748. * them in per vdev queue.
  1749. * Process the received pkts in a different per vdev loop.
  1750. */
  1751. while (qdf_likely(quota &&
  1752. (ring_desc = hal_srng_dst_peek(hal_soc,
  1753. hal_ring_hdl)))) {
  1754. error = HAL_RX_ERROR_STATUS_GET(ring_desc);
  1755. ring_id = hal_srng_ring_id_get(hal_ring_hdl);
  1756. if (qdf_unlikely(error == HAL_REO_ERROR_DETECTED)) {
  1757. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1758. FL("HAL RING 0x%pK:error %d"), hal_ring_hdl, error);
  1759. DP_STATS_INC(soc, rx.err.hal_reo_error[ring_id], 1);
  1760. /* Don't know how to deal with this -- assert */
  1761. qdf_assert(0);
  1762. }
  1763. rx_buf_cookie = HAL_RX_REO_BUF_COOKIE_GET(ring_desc);
  1764. rx_desc = dp_rx_cookie_2_va_rxdma_buf(soc, rx_buf_cookie);
  1765. status = dp_rx_desc_sanity(soc, hal_soc, hal_ring_hdl,
  1766. ring_desc, rx_desc);
  1767. if (QDF_IS_STATUS_ERROR(status)) {
  1768. if (qdf_unlikely(rx_desc && rx_desc->nbuf)) {
  1769. qdf_assert_always(rx_desc->unmapped);
  1770. qdf_nbuf_unmap_nbytes_single(
  1771. soc->osdev,
  1772. rx_desc->nbuf,
  1773. QDF_DMA_FROM_DEVICE,
  1774. RX_DATA_BUFFER_SIZE);
  1775. rx_desc->unmapped = 1;
  1776. qdf_nbuf_free(rx_desc->nbuf);
  1777. dp_rx_add_to_free_desc_list(
  1778. &head[rx_desc->pool_id],
  1779. &tail[rx_desc->pool_id],
  1780. rx_desc);
  1781. }
  1782. hal_srng_dst_get_next(hal_soc, hal_ring_hdl);
  1783. continue;
  1784. }
  1785. /*
  1786. * this is a unlikely scenario where the host is reaping
  1787. * a descriptor which it already reaped just a while ago
  1788. * but is yet to replenish it back to HW.
  1789. * In this case host will dump the last 128 descriptors
  1790. * including the software descriptor rx_desc and assert.
  1791. */
  1792. if (qdf_unlikely(!rx_desc->in_use)) {
  1793. DP_STATS_INC(soc, rx.err.hal_reo_dest_dup, 1);
  1794. dp_info_rl("Reaping rx_desc not in use!");
  1795. dp_rx_dump_info_and_assert(soc, hal_ring_hdl,
  1796. ring_desc, rx_desc);
  1797. /* ignore duplicate RX desc and continue to process */
  1798. /* Pop out the descriptor */
  1799. hal_srng_dst_get_next(hal_soc, hal_ring_hdl);
  1800. continue;
  1801. }
  1802. dp_rx_desc_nbuf_sanity_check(ring_desc, rx_desc);
  1803. if (qdf_unlikely(!dp_rx_desc_check_magic(rx_desc))) {
  1804. dp_err("Invalid rx_desc cookie=%d", rx_buf_cookie);
  1805. DP_STATS_INC(soc, rx.err.rx_desc_invalid_magic, 1);
  1806. dp_rx_dump_info_and_assert(soc, hal_ring_hdl,
  1807. ring_desc, rx_desc);
  1808. }
  1809. /* Get MPDU DESC info */
  1810. hal_rx_mpdu_desc_info_get(ring_desc, &mpdu_desc_info);
  1811. /* Get MSDU DESC info */
  1812. hal_rx_msdu_desc_info_get(ring_desc, &msdu_desc_info);
  1813. if (qdf_unlikely(msdu_desc_info.msdu_flags &
  1814. HAL_MSDU_F_MSDU_CONTINUATION)) {
  1815. /* previous msdu has end bit set, so current one is
  1816. * the new MPDU
  1817. */
  1818. if (is_prev_msdu_last) {
  1819. /* Get number of entries available in HW ring */
  1820. num_entries_avail =
  1821. hal_srng_dst_num_valid(hal_soc,
  1822. hal_ring_hdl, 1);
  1823. /* For new MPDU check if we can read complete
  1824. * MPDU by comparing the number of buffers
  1825. * available and number of buffers needed to
  1826. * reap this MPDU
  1827. */
  1828. if (((msdu_desc_info.msdu_len /
  1829. (RX_DATA_BUFFER_SIZE - RX_PKT_TLVS_LEN) +
  1830. 1)) > num_entries_avail) {
  1831. DP_STATS_INC(
  1832. soc,
  1833. rx.msdu_scatter_wait_break,
  1834. 1);
  1835. break;
  1836. }
  1837. is_prev_msdu_last = false;
  1838. }
  1839. }
  1840. core_id = smp_processor_id();
  1841. DP_STATS_INC(soc, rx.ring_packets[core_id][ring_id], 1);
  1842. if (mpdu_desc_info.mpdu_flags & HAL_MPDU_F_RETRY_BIT)
  1843. qdf_nbuf_set_rx_retry_flag(rx_desc->nbuf, 1);
  1844. if (qdf_unlikely(mpdu_desc_info.mpdu_flags &
  1845. HAL_MPDU_F_RAW_AMPDU))
  1846. qdf_nbuf_set_raw_frame(rx_desc->nbuf, 1);
  1847. if (!is_prev_msdu_last &&
  1848. msdu_desc_info.msdu_flags & HAL_MSDU_F_LAST_MSDU_IN_MPDU)
  1849. is_prev_msdu_last = true;
  1850. /* Pop out the descriptor*/
  1851. hal_srng_dst_get_next(hal_soc, hal_ring_hdl);
  1852. rx_bufs_reaped[rx_desc->pool_id]++;
  1853. peer_mdata = mpdu_desc_info.peer_meta_data;
  1854. QDF_NBUF_CB_RX_PEER_ID(rx_desc->nbuf) =
  1855. DP_PEER_METADATA_PEER_ID_GET(peer_mdata);
  1856. QDF_NBUF_CB_RX_VDEV_ID(rx_desc->nbuf) =
  1857. DP_PEER_METADATA_VDEV_ID_GET(peer_mdata);
  1858. /*
  1859. * save msdu flags first, last and continuation msdu in
  1860. * nbuf->cb, also save mcbc, is_da_valid, is_sa_valid and
  1861. * length to nbuf->cb. This ensures the info required for
  1862. * per pkt processing is always in the same cache line.
  1863. * This helps in improving throughput for smaller pkt
  1864. * sizes.
  1865. */
  1866. if (msdu_desc_info.msdu_flags & HAL_MSDU_F_FIRST_MSDU_IN_MPDU)
  1867. qdf_nbuf_set_rx_chfrag_start(rx_desc->nbuf, 1);
  1868. if (msdu_desc_info.msdu_flags & HAL_MSDU_F_MSDU_CONTINUATION)
  1869. qdf_nbuf_set_rx_chfrag_cont(rx_desc->nbuf, 1);
  1870. if (msdu_desc_info.msdu_flags & HAL_MSDU_F_LAST_MSDU_IN_MPDU)
  1871. qdf_nbuf_set_rx_chfrag_end(rx_desc->nbuf, 1);
  1872. if (msdu_desc_info.msdu_flags & HAL_MSDU_F_DA_IS_MCBC)
  1873. qdf_nbuf_set_da_mcbc(rx_desc->nbuf, 1);
  1874. if (msdu_desc_info.msdu_flags & HAL_MSDU_F_DA_IS_VALID)
  1875. qdf_nbuf_set_da_valid(rx_desc->nbuf, 1);
  1876. if (msdu_desc_info.msdu_flags & HAL_MSDU_F_SA_IS_VALID)
  1877. qdf_nbuf_set_sa_valid(rx_desc->nbuf, 1);
  1878. qdf_nbuf_set_tid_val(rx_desc->nbuf,
  1879. HAL_RX_REO_QUEUE_NUMBER_GET(ring_desc));
  1880. QDF_NBUF_CB_RX_PKT_LEN(rx_desc->nbuf) = msdu_desc_info.msdu_len;
  1881. QDF_NBUF_CB_RX_CTX_ID(rx_desc->nbuf) = reo_ring_num;
  1882. /*
  1883. * move unmap after scattered msdu waiting break logic
  1884. * in case double skb unmap happened.
  1885. */
  1886. rx_desc_pool = &soc->rx_desc_buf[rx_desc->pool_id];
  1887. qdf_nbuf_unmap_nbytes_single(soc->osdev, rx_desc->nbuf,
  1888. QDF_DMA_FROM_DEVICE,
  1889. rx_desc_pool->buf_size);
  1890. rx_desc->unmapped = 1;
  1891. DP_RX_LIST_APPEND(nbuf_head, nbuf_tail, rx_desc->nbuf);
  1892. /*
  1893. * if continuation bit is set then we have MSDU spread
  1894. * across multiple buffers, let us not decrement quota
  1895. * till we reap all buffers of that MSDU.
  1896. */
  1897. if (qdf_likely(!qdf_nbuf_is_rx_chfrag_cont(rx_desc->nbuf)))
  1898. quota -= 1;
  1899. dp_rx_add_to_free_desc_list(&head[rx_desc->pool_id],
  1900. &tail[rx_desc->pool_id],
  1901. rx_desc);
  1902. num_rx_bufs_reaped++;
  1903. /*
  1904. * only if complete msdu is received for scatter case,
  1905. * then allow break.
  1906. */
  1907. if (is_prev_msdu_last &&
  1908. dp_rx_reap_loop_pkt_limit_hit(soc, num_rx_bufs_reaped))
  1909. break;
  1910. }
  1911. done:
  1912. dp_rx_srng_access_end(int_ctx, soc, hal_ring_hdl);
  1913. for (mac_id = 0; mac_id < MAX_PDEV_CNT; mac_id++) {
  1914. /*
  1915. * continue with next mac_id if no pkts were reaped
  1916. * from that pool
  1917. */
  1918. if (!rx_bufs_reaped[mac_id])
  1919. continue;
  1920. dp_rxdma_srng = &soc->rx_refill_buf_ring[mac_id];
  1921. rx_desc_pool = &soc->rx_desc_buf[mac_id];
  1922. dp_rx_buffers_replenish(soc, mac_id, dp_rxdma_srng,
  1923. rx_desc_pool, rx_bufs_reaped[mac_id],
  1924. &head[mac_id], &tail[mac_id]);
  1925. }
  1926. dp_verbose_debug("replenished %u\n", rx_bufs_reaped[0]);
  1927. /* Peer can be NULL is case of LFR */
  1928. if (qdf_likely(peer))
  1929. vdev = NULL;
  1930. /*
  1931. * BIG loop where each nbuf is dequeued from global queue,
  1932. * processed and queued back on a per vdev basis. These nbufs
  1933. * are sent to stack as and when we run out of nbufs
  1934. * or a new nbuf dequeued from global queue has a different
  1935. * vdev when compared to previous nbuf.
  1936. */
  1937. nbuf = nbuf_head;
  1938. while (nbuf) {
  1939. next = nbuf->next;
  1940. rx_tlv_hdr = qdf_nbuf_data(nbuf);
  1941. vdev_id = QDF_NBUF_CB_RX_VDEV_ID(nbuf);
  1942. if (deliver_list_head && vdev && (vdev->vdev_id != vdev_id)) {
  1943. dp_rx_deliver_to_stack(soc, vdev, peer,
  1944. deliver_list_head,
  1945. deliver_list_tail);
  1946. deliver_list_head = NULL;
  1947. deliver_list_tail = NULL;
  1948. }
  1949. /* Get TID from struct cb->tid_val, save to tid */
  1950. if (qdf_nbuf_is_rx_chfrag_start(nbuf))
  1951. tid = qdf_nbuf_get_tid_val(nbuf);
  1952. peer_id = QDF_NBUF_CB_RX_PEER_ID(nbuf);
  1953. peer = dp_peer_find_by_id(soc, peer_id);
  1954. if (peer) {
  1955. QDF_NBUF_CB_DP_TRACE_PRINT(nbuf) = false;
  1956. qdf_dp_trace_set_track(nbuf, QDF_RX);
  1957. QDF_NBUF_CB_RX_DP_TRACE(nbuf) = 1;
  1958. QDF_NBUF_CB_RX_PACKET_TRACK(nbuf) =
  1959. QDF_NBUF_RX_PKT_DATA_TRACK;
  1960. }
  1961. rx_bufs_used++;
  1962. if (qdf_likely(peer)) {
  1963. vdev = peer->vdev;
  1964. } else {
  1965. nbuf->next = NULL;
  1966. dp_rx_deliver_to_stack_no_peer(soc, nbuf);
  1967. nbuf = next;
  1968. continue;
  1969. }
  1970. if (qdf_unlikely(!vdev)) {
  1971. qdf_nbuf_free(nbuf);
  1972. nbuf = next;
  1973. DP_STATS_INC(soc, rx.err.invalid_vdev, 1);
  1974. dp_peer_unref_del_find_by_id(peer);
  1975. continue;
  1976. }
  1977. rx_pdev = vdev->pdev;
  1978. DP_RX_TID_SAVE(nbuf, tid);
  1979. if (qdf_unlikely(rx_pdev->delay_stats_flag))
  1980. qdf_nbuf_set_timestamp(nbuf);
  1981. ring_id = QDF_NBUF_CB_RX_CTX_ID(nbuf);
  1982. tid_stats =
  1983. &rx_pdev->stats.tid_stats.tid_rx_stats[ring_id][tid];
  1984. /*
  1985. * Check if DMA completed -- msdu_done is the last bit
  1986. * to be written
  1987. */
  1988. if (qdf_unlikely(!qdf_nbuf_is_rx_chfrag_cont(nbuf) &&
  1989. !hal_rx_attn_msdu_done_get(rx_tlv_hdr))) {
  1990. dp_err("MSDU DONE failure");
  1991. DP_STATS_INC(soc, rx.err.msdu_done_fail, 1);
  1992. hal_rx_dump_pkt_tlvs(hal_soc, rx_tlv_hdr,
  1993. QDF_TRACE_LEVEL_INFO);
  1994. tid_stats->fail_cnt[MSDU_DONE_FAILURE]++;
  1995. qdf_nbuf_free(nbuf);
  1996. qdf_assert(0);
  1997. nbuf = next;
  1998. continue;
  1999. }
  2000. DP_HIST_PACKET_COUNT_INC(vdev->pdev->pdev_id);
  2001. /*
  2002. * First IF condition:
  2003. * 802.11 Fragmented pkts are reinjected to REO
  2004. * HW block as SG pkts and for these pkts we only
  2005. * need to pull the RX TLVS header length.
  2006. * Second IF condition:
  2007. * The below condition happens when an MSDU is spread
  2008. * across multiple buffers. This can happen in two cases
  2009. * 1. The nbuf size is smaller then the received msdu.
  2010. * ex: we have set the nbuf size to 2048 during
  2011. * nbuf_alloc. but we received an msdu which is
  2012. * 2304 bytes in size then this msdu is spread
  2013. * across 2 nbufs.
  2014. *
  2015. * 2. AMSDUs when RAW mode is enabled.
  2016. * ex: 1st MSDU is in 1st nbuf and 2nd MSDU is spread
  2017. * across 1st nbuf and 2nd nbuf and last MSDU is
  2018. * spread across 2nd nbuf and 3rd nbuf.
  2019. *
  2020. * for these scenarios let us create a skb frag_list and
  2021. * append these buffers till the last MSDU of the AMSDU
  2022. * Third condition:
  2023. * This is the most likely case, we receive 802.3 pkts
  2024. * decapsulated by HW, here we need to set the pkt length.
  2025. */
  2026. hal_rx_msdu_metadata_get(hal_soc, rx_tlv_hdr, &msdu_metadata);
  2027. if (qdf_unlikely(qdf_nbuf_is_frag(nbuf))) {
  2028. bool is_mcbc, is_sa_vld, is_da_vld;
  2029. is_mcbc = hal_rx_msdu_end_da_is_mcbc_get(soc->hal_soc,
  2030. rx_tlv_hdr);
  2031. is_sa_vld =
  2032. hal_rx_msdu_end_sa_is_valid_get(soc->hal_soc,
  2033. rx_tlv_hdr);
  2034. is_da_vld =
  2035. hal_rx_msdu_end_da_is_valid_get(soc->hal_soc,
  2036. rx_tlv_hdr);
  2037. qdf_nbuf_set_da_mcbc(nbuf, is_mcbc);
  2038. qdf_nbuf_set_da_valid(nbuf, is_da_vld);
  2039. qdf_nbuf_set_sa_valid(nbuf, is_sa_vld);
  2040. qdf_nbuf_pull_head(nbuf, RX_PKT_TLVS_LEN);
  2041. } else if (qdf_nbuf_is_rx_chfrag_cont(nbuf)) {
  2042. msdu_len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  2043. nbuf = dp_rx_sg_create(nbuf);
  2044. next = nbuf->next;
  2045. if (qdf_nbuf_is_raw_frame(nbuf)) {
  2046. DP_STATS_INC(vdev->pdev, rx_raw_pkts, 1);
  2047. DP_STATS_INC_PKT(peer, rx.raw, 1, msdu_len);
  2048. } else {
  2049. qdf_nbuf_free(nbuf);
  2050. DP_STATS_INC(soc, rx.err.scatter_msdu, 1);
  2051. dp_info_rl("scatter msdu len %d, dropped",
  2052. msdu_len);
  2053. nbuf = next;
  2054. dp_peer_unref_del_find_by_id(peer);
  2055. continue;
  2056. }
  2057. } else {
  2058. msdu_len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  2059. pkt_len = msdu_len +
  2060. msdu_metadata.l3_hdr_pad +
  2061. RX_PKT_TLVS_LEN;
  2062. qdf_nbuf_set_pktlen(nbuf, pkt_len);
  2063. dp_rx_skip_tlvs(nbuf, msdu_metadata.l3_hdr_pad);
  2064. }
  2065. /*
  2066. * process frame for mulitpass phrase processing
  2067. */
  2068. if (qdf_unlikely(vdev->multipass_en)) {
  2069. if (dp_rx_multipass_process(peer, nbuf, tid) == false) {
  2070. DP_STATS_INC(peer, rx.multipass_rx_pkt_drop, 1);
  2071. qdf_nbuf_free(nbuf);
  2072. nbuf = next;
  2073. dp_peer_unref_del_find_by_id(peer);
  2074. continue;
  2075. }
  2076. }
  2077. if (!dp_wds_rx_policy_check(rx_tlv_hdr, vdev, peer)) {
  2078. QDF_TRACE(QDF_MODULE_ID_DP,
  2079. QDF_TRACE_LEVEL_ERROR,
  2080. FL("Policy Check Drop pkt"));
  2081. tid_stats->fail_cnt[POLICY_CHECK_DROP]++;
  2082. /* Drop & free packet */
  2083. qdf_nbuf_free(nbuf);
  2084. /* Statistics */
  2085. nbuf = next;
  2086. dp_peer_unref_del_find_by_id(peer);
  2087. continue;
  2088. }
  2089. if (qdf_unlikely(peer && (peer->nawds_enabled) &&
  2090. (qdf_nbuf_is_da_mcbc(nbuf)) &&
  2091. (hal_rx_get_mpdu_mac_ad4_valid(soc->hal_soc,
  2092. rx_tlv_hdr) ==
  2093. false))) {
  2094. tid_stats->fail_cnt[NAWDS_MCAST_DROP]++;
  2095. DP_STATS_INC(peer, rx.nawds_mcast_drop, 1);
  2096. qdf_nbuf_free(nbuf);
  2097. nbuf = next;
  2098. dp_peer_unref_del_find_by_id(peer);
  2099. continue;
  2100. }
  2101. if (soc->process_rx_status)
  2102. dp_rx_cksum_offload(vdev->pdev, nbuf, rx_tlv_hdr);
  2103. /* Update the protocol tag in SKB based on CCE metadata */
  2104. dp_rx_update_protocol_tag(soc, vdev, nbuf, rx_tlv_hdr,
  2105. reo_ring_num, false, true);
  2106. /* Update the flow tag in SKB based on FSE metadata */
  2107. dp_rx_update_flow_tag(soc, vdev, nbuf, rx_tlv_hdr, true);
  2108. dp_rx_msdu_stats_update(soc, nbuf, rx_tlv_hdr, peer,
  2109. ring_id, tid_stats);
  2110. if (qdf_unlikely(vdev->mesh_vdev)) {
  2111. if (dp_rx_filter_mesh_packets(vdev, nbuf, rx_tlv_hdr)
  2112. == QDF_STATUS_SUCCESS) {
  2113. QDF_TRACE(QDF_MODULE_ID_DP,
  2114. QDF_TRACE_LEVEL_INFO_MED,
  2115. FL("mesh pkt filtered"));
  2116. tid_stats->fail_cnt[MESH_FILTER_DROP]++;
  2117. DP_STATS_INC(vdev->pdev, dropped.mesh_filter,
  2118. 1);
  2119. qdf_nbuf_free(nbuf);
  2120. nbuf = next;
  2121. dp_peer_unref_del_find_by_id(peer);
  2122. continue;
  2123. }
  2124. dp_rx_fill_mesh_stats(vdev, nbuf, rx_tlv_hdr, peer);
  2125. }
  2126. if (qdf_likely(vdev->rx_decap_type ==
  2127. htt_cmn_pkt_type_ethernet) &&
  2128. qdf_likely(!vdev->mesh_vdev)) {
  2129. /* WDS Destination Address Learning */
  2130. dp_rx_da_learn(soc, rx_tlv_hdr, peer, nbuf);
  2131. /* Due to HW issue, sometimes we see that the sa_idx
  2132. * and da_idx are invalid with sa_valid and da_valid
  2133. * bits set
  2134. *
  2135. * in this case we also see that value of
  2136. * sa_sw_peer_id is set as 0
  2137. *
  2138. * Drop the packet if sa_idx and da_idx OOB or
  2139. * sa_sw_peerid is 0
  2140. */
  2141. if (!is_sa_da_idx_valid(soc, rx_tlv_hdr, nbuf,
  2142. msdu_metadata)) {
  2143. qdf_nbuf_free(nbuf);
  2144. nbuf = next;
  2145. DP_STATS_INC(soc, rx.err.invalid_sa_da_idx, 1);
  2146. dp_peer_unref_del_find_by_id(peer);
  2147. continue;
  2148. }
  2149. /* WDS Source Port Learning */
  2150. if (qdf_likely(vdev->wds_enabled))
  2151. dp_rx_wds_srcport_learn(soc,
  2152. rx_tlv_hdr,
  2153. peer,
  2154. nbuf,
  2155. msdu_metadata);
  2156. /* Intrabss-fwd */
  2157. if (dp_rx_check_ap_bridge(vdev))
  2158. if (dp_rx_intrabss_fwd(soc,
  2159. peer,
  2160. rx_tlv_hdr,
  2161. nbuf,
  2162. msdu_metadata)) {
  2163. nbuf = next;
  2164. dp_peer_unref_del_find_by_id(peer);
  2165. tid_stats->intrabss_cnt++;
  2166. continue; /* Get next desc */
  2167. }
  2168. }
  2169. dp_rx_fill_gro_info(soc, rx_tlv_hdr, nbuf, &rx_ol_pkt_cnt);
  2170. DP_RX_LIST_APPEND(deliver_list_head,
  2171. deliver_list_tail,
  2172. nbuf);
  2173. DP_STATS_INC_PKT(peer, rx.to_stack, 1,
  2174. QDF_NBUF_CB_RX_PKT_LEN(nbuf));
  2175. tid_stats->delivered_to_stack++;
  2176. nbuf = next;
  2177. dp_peer_unref_del_find_by_id(peer);
  2178. }
  2179. if (qdf_likely(deliver_list_head)) {
  2180. if (qdf_likely(peer))
  2181. dp_rx_deliver_to_stack(soc, vdev, peer,
  2182. deliver_list_head,
  2183. deliver_list_tail);
  2184. else {
  2185. nbuf = deliver_list_head;
  2186. while (nbuf) {
  2187. next = nbuf->next;
  2188. nbuf->next = NULL;
  2189. dp_rx_deliver_to_stack_no_peer(soc, nbuf);
  2190. nbuf = next;
  2191. }
  2192. }
  2193. }
  2194. if (dp_rx_enable_eol_data_check(soc) && rx_bufs_used) {
  2195. if (quota) {
  2196. num_pending =
  2197. dp_rx_srng_get_num_pending(hal_soc,
  2198. hal_ring_hdl,
  2199. num_entries,
  2200. &near_full);
  2201. if (num_pending) {
  2202. DP_STATS_INC(soc, rx.hp_oos2, 1);
  2203. if (!hif_exec_should_yield(scn, intr_id))
  2204. goto more_data;
  2205. if (qdf_unlikely(near_full)) {
  2206. DP_STATS_INC(soc, rx.near_full, 1);
  2207. goto more_data;
  2208. }
  2209. }
  2210. }
  2211. if (vdev && vdev->osif_fisa_flush)
  2212. vdev->osif_fisa_flush(soc, reo_ring_num);
  2213. if (vdev && vdev->osif_gro_flush && rx_ol_pkt_cnt) {
  2214. vdev->osif_gro_flush(vdev->osif_vdev,
  2215. reo_ring_num);
  2216. }
  2217. }
  2218. /* Update histogram statistics by looping through pdev's */
  2219. DP_RX_HIST_STATS_PER_PDEV();
  2220. return rx_bufs_used; /* Assume no scale factor for now */
  2221. }
  2222. QDF_STATUS dp_rx_vdev_detach(struct dp_vdev *vdev)
  2223. {
  2224. QDF_STATUS ret;
  2225. if (vdev->osif_rx_flush) {
  2226. ret = vdev->osif_rx_flush(vdev->osif_vdev, vdev->vdev_id);
  2227. if (!QDF_IS_STATUS_SUCCESS(ret)) {
  2228. dp_err("Failed to flush rx pkts for vdev %d\n",
  2229. vdev->vdev_id);
  2230. return ret;
  2231. }
  2232. }
  2233. return QDF_STATUS_SUCCESS;
  2234. }
  2235. static QDF_STATUS
  2236. dp_pdev_nbuf_alloc_and_map(struct dp_soc *dp_soc, qdf_nbuf_t *nbuf,
  2237. struct dp_pdev *dp_pdev,
  2238. struct rx_desc_pool *rx_desc_pool)
  2239. {
  2240. qdf_dma_addr_t paddr;
  2241. QDF_STATUS ret = QDF_STATUS_E_FAILURE;
  2242. *nbuf = qdf_nbuf_alloc(dp_soc->osdev, rx_desc_pool->buf_size,
  2243. RX_BUFFER_RESERVATION,
  2244. rx_desc_pool->buf_alignment, FALSE);
  2245. if (!(*nbuf)) {
  2246. dp_err("nbuf alloc failed");
  2247. DP_STATS_INC(dp_pdev, replenish.nbuf_alloc_fail, 1);
  2248. return ret;
  2249. }
  2250. ret = qdf_nbuf_map_nbytes_single(dp_soc->osdev, *nbuf,
  2251. QDF_DMA_FROM_DEVICE,
  2252. rx_desc_pool->buf_size);
  2253. if (qdf_unlikely(QDF_IS_STATUS_ERROR(ret))) {
  2254. qdf_nbuf_free(*nbuf);
  2255. dp_err("nbuf map failed");
  2256. DP_STATS_INC(dp_pdev, replenish.map_err, 1);
  2257. return ret;
  2258. }
  2259. paddr = qdf_nbuf_get_frag_paddr(*nbuf, 0);
  2260. ret = check_x86_paddr(dp_soc, nbuf, &paddr, rx_desc_pool);
  2261. if (ret == QDF_STATUS_E_FAILURE) {
  2262. qdf_nbuf_unmap_nbytes_single(dp_soc->osdev, *nbuf,
  2263. QDF_DMA_FROM_DEVICE,
  2264. rx_desc_pool->buf_size);
  2265. qdf_nbuf_free(*nbuf);
  2266. dp_err("nbuf check x86 failed");
  2267. DP_STATS_INC(dp_pdev, replenish.x86_fail, 1);
  2268. return ret;
  2269. }
  2270. return QDF_STATUS_SUCCESS;
  2271. }
  2272. QDF_STATUS
  2273. dp_pdev_rx_buffers_attach(struct dp_soc *dp_soc, uint32_t mac_id,
  2274. struct dp_srng *dp_rxdma_srng,
  2275. struct rx_desc_pool *rx_desc_pool,
  2276. uint32_t num_req_buffers)
  2277. {
  2278. struct dp_pdev *dp_pdev = dp_get_pdev_for_lmac_id(dp_soc, mac_id);
  2279. hal_ring_handle_t rxdma_srng = dp_rxdma_srng->hal_srng;
  2280. union dp_rx_desc_list_elem_t *next;
  2281. void *rxdma_ring_entry;
  2282. qdf_dma_addr_t paddr;
  2283. qdf_nbuf_t *rx_nbuf_arr;
  2284. uint32_t nr_descs, nr_nbuf = 0, nr_nbuf_total = 0;
  2285. uint32_t buffer_index, nbuf_ptrs_per_page;
  2286. qdf_nbuf_t nbuf;
  2287. QDF_STATUS ret;
  2288. int page_idx, total_pages;
  2289. union dp_rx_desc_list_elem_t *desc_list = NULL;
  2290. union dp_rx_desc_list_elem_t *tail = NULL;
  2291. int sync_hw_ptr = 1;
  2292. uint32_t num_entries_avail;
  2293. if (qdf_unlikely(!rxdma_srng)) {
  2294. DP_STATS_INC(dp_pdev, replenish.rxdma_err, num_req_buffers);
  2295. return QDF_STATUS_E_FAILURE;
  2296. }
  2297. dp_debug("requested %u RX buffers for driver attach", num_req_buffers);
  2298. hal_srng_access_start(dp_soc->hal_soc, rxdma_srng);
  2299. num_entries_avail = hal_srng_src_num_avail(dp_soc->hal_soc,
  2300. rxdma_srng,
  2301. sync_hw_ptr);
  2302. hal_srng_access_end(dp_soc->hal_soc, rxdma_srng);
  2303. if (!num_entries_avail) {
  2304. dp_err("Num of available entries is zero, nothing to do");
  2305. return QDF_STATUS_E_NOMEM;
  2306. }
  2307. if (num_entries_avail < num_req_buffers)
  2308. num_req_buffers = num_entries_avail;
  2309. nr_descs = dp_rx_get_free_desc_list(dp_soc, mac_id, rx_desc_pool,
  2310. num_req_buffers, &desc_list, &tail);
  2311. if (!nr_descs) {
  2312. dp_err("no free rx_descs in freelist");
  2313. DP_STATS_INC(dp_pdev, err.desc_alloc_fail, num_req_buffers);
  2314. return QDF_STATUS_E_NOMEM;
  2315. }
  2316. dp_debug("got %u RX descs for driver attach", nr_descs);
  2317. /*
  2318. * Try to allocate pointers to the nbuf one page at a time.
  2319. * Take pointers that can fit in one page of memory and
  2320. * iterate through the total descriptors that need to be
  2321. * allocated in order of pages. Reuse the pointers that
  2322. * have been allocated to fit in one page across each
  2323. * iteration to index into the nbuf.
  2324. */
  2325. total_pages = (nr_descs * sizeof(*rx_nbuf_arr)) / PAGE_SIZE;
  2326. /*
  2327. * Add an extra page to store the remainder if any
  2328. */
  2329. if ((nr_descs * sizeof(*rx_nbuf_arr)) % PAGE_SIZE)
  2330. total_pages++;
  2331. rx_nbuf_arr = qdf_mem_malloc(PAGE_SIZE);
  2332. if (!rx_nbuf_arr) {
  2333. dp_err("failed to allocate nbuf array");
  2334. DP_STATS_INC(dp_pdev, replenish.rxdma_err, num_req_buffers);
  2335. QDF_BUG(0);
  2336. return QDF_STATUS_E_NOMEM;
  2337. }
  2338. nbuf_ptrs_per_page = PAGE_SIZE / sizeof(*rx_nbuf_arr);
  2339. for (page_idx = 0; page_idx < total_pages; page_idx++) {
  2340. qdf_mem_zero(rx_nbuf_arr, PAGE_SIZE);
  2341. for (nr_nbuf = 0; nr_nbuf < nbuf_ptrs_per_page; nr_nbuf++) {
  2342. /*
  2343. * The last page of buffer pointers may not be required
  2344. * completely based on the number of descriptors. Below
  2345. * check will ensure we are allocating only the
  2346. * required number of descriptors.
  2347. */
  2348. if (nr_nbuf_total >= nr_descs)
  2349. break;
  2350. ret = dp_pdev_nbuf_alloc_and_map(dp_soc,
  2351. &rx_nbuf_arr[nr_nbuf],
  2352. dp_pdev, rx_desc_pool);
  2353. if (QDF_IS_STATUS_ERROR(ret))
  2354. break;
  2355. nr_nbuf_total++;
  2356. }
  2357. hal_srng_access_start(dp_soc->hal_soc, rxdma_srng);
  2358. for (buffer_index = 0; buffer_index < nr_nbuf; buffer_index++) {
  2359. rxdma_ring_entry =
  2360. hal_srng_src_get_next(dp_soc->hal_soc,
  2361. rxdma_srng);
  2362. qdf_assert_always(rxdma_ring_entry);
  2363. next = desc_list->next;
  2364. nbuf = rx_nbuf_arr[buffer_index];
  2365. paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  2366. dp_rx_desc_prep(&desc_list->rx_desc, nbuf);
  2367. desc_list->rx_desc.in_use = 1;
  2368. dp_rx_desc_alloc_dbg_info(&desc_list->rx_desc);
  2369. dp_rx_desc_update_dbg_info(&desc_list->rx_desc,
  2370. __func__,
  2371. RX_DESC_REPLENISHED);
  2372. hal_rxdma_buff_addr_info_set(rxdma_ring_entry, paddr,
  2373. desc_list->rx_desc.cookie,
  2374. rx_desc_pool->owner);
  2375. dp_ipa_handle_rx_buf_smmu_mapping(dp_soc, nbuf, true);
  2376. desc_list = next;
  2377. }
  2378. hal_srng_access_end(dp_soc->hal_soc, rxdma_srng);
  2379. }
  2380. dp_info("filled %u RX buffers for driver attach", nr_nbuf_total);
  2381. qdf_mem_free(rx_nbuf_arr);
  2382. if (!nr_nbuf_total) {
  2383. dp_err("No nbuf's allocated");
  2384. QDF_BUG(0);
  2385. return QDF_STATUS_E_RESOURCES;
  2386. }
  2387. /* No need to count the number of bytes received during replenish.
  2388. * Therefore set replenish.pkts.bytes as 0.
  2389. */
  2390. DP_STATS_INC_PKT(dp_pdev, replenish.pkts, nr_nbuf, 0);
  2391. return QDF_STATUS_SUCCESS;
  2392. }
  2393. /*
  2394. * dp_rx_pdev_desc_pool_alloc() - allocate memory for software rx descriptor
  2395. * pool
  2396. *
  2397. * @pdev: core txrx pdev context
  2398. *
  2399. * Return: QDF_STATUS - QDF_STATUS_SUCCESS
  2400. * QDF_STATUS_E_NOMEM
  2401. */
  2402. QDF_STATUS
  2403. dp_rx_pdev_desc_pool_alloc(struct dp_pdev *pdev)
  2404. {
  2405. struct dp_soc *soc = pdev->soc;
  2406. uint32_t rxdma_entries;
  2407. uint32_t rx_sw_desc_weight;
  2408. struct dp_srng *dp_rxdma_srng;
  2409. struct rx_desc_pool *rx_desc_pool;
  2410. uint32_t status = QDF_STATUS_SUCCESS;
  2411. int mac_for_pdev;
  2412. mac_for_pdev = pdev->lmac_id;
  2413. if (wlan_cfg_get_dp_pdev_nss_enabled(pdev->wlan_cfg_ctx)) {
  2414. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2415. "nss-wifi<4> skip Rx refil %d", mac_for_pdev);
  2416. return status;
  2417. }
  2418. dp_rxdma_srng = &soc->rx_refill_buf_ring[mac_for_pdev];
  2419. rxdma_entries = dp_rxdma_srng->num_entries;
  2420. rx_desc_pool = &soc->rx_desc_buf[mac_for_pdev];
  2421. rx_sw_desc_weight = wlan_cfg_get_dp_soc_rx_sw_desc_weight(soc->wlan_cfg_ctx);
  2422. status = dp_rx_desc_pool_alloc(soc,
  2423. rx_sw_desc_weight * rxdma_entries,
  2424. rx_desc_pool);
  2425. if (status != QDF_STATUS_SUCCESS)
  2426. return status;
  2427. return status;
  2428. }
  2429. /*
  2430. * dp_rx_pdev_desc_pool_free() - free software rx descriptor pool
  2431. *
  2432. * @pdev: core txrx pdev context
  2433. */
  2434. void dp_rx_pdev_desc_pool_free(struct dp_pdev *pdev)
  2435. {
  2436. int mac_for_pdev = pdev->lmac_id;
  2437. struct dp_soc *soc = pdev->soc;
  2438. struct rx_desc_pool *rx_desc_pool;
  2439. rx_desc_pool = &soc->rx_desc_buf[mac_for_pdev];
  2440. dp_rx_desc_pool_free(soc, rx_desc_pool);
  2441. }
  2442. /*
  2443. * dp_rx_pdev_desc_pool_init() - initialize software rx descriptors
  2444. *
  2445. * @pdev: core txrx pdev context
  2446. *
  2447. * Return: QDF_STATUS - QDF_STATUS_SUCCESS
  2448. * QDF_STATUS_E_NOMEM
  2449. */
  2450. QDF_STATUS dp_rx_pdev_desc_pool_init(struct dp_pdev *pdev)
  2451. {
  2452. int mac_for_pdev = pdev->lmac_id;
  2453. struct dp_soc *soc = pdev->soc;
  2454. uint32_t rxdma_entries;
  2455. uint32_t rx_sw_desc_weight;
  2456. struct dp_srng *dp_rxdma_srng;
  2457. struct rx_desc_pool *rx_desc_pool;
  2458. if (wlan_cfg_get_dp_pdev_nss_enabled(pdev->wlan_cfg_ctx)) {
  2459. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2460. "nss-wifi<4> skip Rx refil %d", mac_for_pdev);
  2461. return QDF_STATUS_SUCCESS;
  2462. }
  2463. rx_desc_pool = &soc->rx_desc_buf[mac_for_pdev];
  2464. if (dp_rx_desc_pool_is_allocated(rx_desc_pool) == QDF_STATUS_E_NOMEM)
  2465. return QDF_STATUS_E_NOMEM;
  2466. dp_rxdma_srng = &soc->rx_refill_buf_ring[mac_for_pdev];
  2467. rxdma_entries = dp_rxdma_srng->num_entries;
  2468. soc->process_rx_status = CONFIG_PROCESS_RX_STATUS;
  2469. rx_sw_desc_weight =
  2470. wlan_cfg_get_dp_soc_rx_sw_desc_weight(soc->wlan_cfg_ctx);
  2471. rx_desc_pool->owner = DP_WBM2SW_RBM;
  2472. rx_desc_pool->buf_size = RX_DATA_BUFFER_SIZE;
  2473. rx_desc_pool->buf_alignment = RX_DATA_BUFFER_ALIGNMENT;
  2474. dp_rx_desc_pool_init(soc, mac_for_pdev,
  2475. rx_sw_desc_weight * rxdma_entries,
  2476. rx_desc_pool);
  2477. return QDF_STATUS_SUCCESS;
  2478. }
  2479. /*
  2480. * dp_rx_pdev_desc_pool_deinit() - de-initialize software rx descriptor pools
  2481. * @pdev: core txrx pdev context
  2482. *
  2483. * This function resets the freelist of rx descriptors and destroys locks
  2484. * associated with this list of descriptors.
  2485. */
  2486. void dp_rx_pdev_desc_pool_deinit(struct dp_pdev *pdev)
  2487. {
  2488. int mac_for_pdev = pdev->lmac_id;
  2489. struct dp_soc *soc = pdev->soc;
  2490. struct rx_desc_pool *rx_desc_pool;
  2491. rx_desc_pool = &soc->rx_desc_buf[mac_for_pdev];
  2492. dp_rx_desc_pool_deinit(soc, rx_desc_pool);
  2493. }
  2494. /*
  2495. * dp_rx_pdev_buffers_alloc() - Allocate nbufs (skbs) and replenish RxDMA ring
  2496. *
  2497. * @pdev: core txrx pdev context
  2498. *
  2499. * Return: QDF_STATUS - QDF_STATUS_SUCCESS
  2500. * QDF_STATUS_E_NOMEM
  2501. */
  2502. QDF_STATUS
  2503. dp_rx_pdev_buffers_alloc(struct dp_pdev *pdev)
  2504. {
  2505. int mac_for_pdev = pdev->lmac_id;
  2506. struct dp_soc *soc = pdev->soc;
  2507. struct dp_srng *dp_rxdma_srng;
  2508. struct rx_desc_pool *rx_desc_pool;
  2509. uint32_t rxdma_entries;
  2510. dp_rxdma_srng = &soc->rx_refill_buf_ring[mac_for_pdev];
  2511. rxdma_entries = dp_rxdma_srng->num_entries;
  2512. rx_desc_pool = &soc->rx_desc_buf[mac_for_pdev];
  2513. return dp_pdev_rx_buffers_attach(soc, mac_for_pdev, dp_rxdma_srng,
  2514. rx_desc_pool, rxdma_entries - 1);
  2515. }
  2516. /*
  2517. * dp_rx_pdev_buffers_free - Free nbufs (skbs)
  2518. *
  2519. * @pdev: core txrx pdev context
  2520. */
  2521. void
  2522. dp_rx_pdev_buffers_free(struct dp_pdev *pdev)
  2523. {
  2524. int mac_for_pdev = pdev->lmac_id;
  2525. struct dp_soc *soc = pdev->soc;
  2526. struct rx_desc_pool *rx_desc_pool;
  2527. rx_desc_pool = &soc->rx_desc_buf[mac_for_pdev];
  2528. dp_rx_desc_nbuf_free(soc, rx_desc_pool);
  2529. }
  2530. /*
  2531. * dp_rx_nbuf_prepare() - prepare RX nbuf
  2532. * @soc: core txrx main context
  2533. * @pdev: core txrx pdev context
  2534. *
  2535. * This function alloc & map nbuf for RX dma usage, retry it if failed
  2536. * until retry times reaches max threshold or succeeded.
  2537. *
  2538. * Return: qdf_nbuf_t pointer if succeeded, NULL if failed.
  2539. */
  2540. qdf_nbuf_t
  2541. dp_rx_nbuf_prepare(struct dp_soc *soc, struct dp_pdev *pdev)
  2542. {
  2543. uint8_t *buf;
  2544. int32_t nbuf_retry_count;
  2545. QDF_STATUS ret;
  2546. qdf_nbuf_t nbuf = NULL;
  2547. for (nbuf_retry_count = 0; nbuf_retry_count <
  2548. QDF_NBUF_ALLOC_MAP_RETRY_THRESHOLD;
  2549. nbuf_retry_count++) {
  2550. /* Allocate a new skb */
  2551. nbuf = qdf_nbuf_alloc(soc->osdev,
  2552. RX_DATA_BUFFER_SIZE,
  2553. RX_BUFFER_RESERVATION,
  2554. RX_DATA_BUFFER_ALIGNMENT,
  2555. FALSE);
  2556. if (!nbuf) {
  2557. DP_STATS_INC(pdev,
  2558. replenish.nbuf_alloc_fail, 1);
  2559. continue;
  2560. }
  2561. buf = qdf_nbuf_data(nbuf);
  2562. memset(buf, 0, RX_DATA_BUFFER_SIZE);
  2563. ret = qdf_nbuf_map_nbytes_single(soc->osdev, nbuf,
  2564. QDF_DMA_FROM_DEVICE,
  2565. RX_DATA_BUFFER_SIZE);
  2566. /* nbuf map failed */
  2567. if (qdf_unlikely(QDF_IS_STATUS_ERROR(ret))) {
  2568. qdf_nbuf_free(nbuf);
  2569. DP_STATS_INC(pdev, replenish.map_err, 1);
  2570. continue;
  2571. }
  2572. /* qdf_nbuf alloc and map succeeded */
  2573. break;
  2574. }
  2575. /* qdf_nbuf still alloc or map failed */
  2576. if (qdf_unlikely(nbuf_retry_count >=
  2577. QDF_NBUF_ALLOC_MAP_RETRY_THRESHOLD))
  2578. return NULL;
  2579. return nbuf;
  2580. }
  2581. #ifdef DP_RX_SPECIAL_FRAME_NEED
  2582. bool dp_rx_deliver_special_frame(struct dp_soc *soc, struct dp_peer *peer,
  2583. qdf_nbuf_t nbuf, uint32_t frame_mask,
  2584. uint8_t *rx_tlv_hdr)
  2585. {
  2586. uint32_t l2_hdr_offset = 0;
  2587. uint16_t msdu_len = 0;
  2588. uint32_t skip_len;
  2589. l2_hdr_offset =
  2590. hal_rx_msdu_end_l3_hdr_padding_get(soc->hal_soc, rx_tlv_hdr);
  2591. if (qdf_unlikely(qdf_nbuf_is_frag(nbuf))) {
  2592. skip_len = l2_hdr_offset;
  2593. } else {
  2594. msdu_len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  2595. skip_len = l2_hdr_offset + RX_PKT_TLVS_LEN;
  2596. qdf_nbuf_set_pktlen(nbuf, msdu_len + skip_len);
  2597. }
  2598. QDF_NBUF_CB_RX_NUM_ELEMENTS_IN_LIST(nbuf) = 1;
  2599. dp_rx_set_hdr_pad(nbuf, l2_hdr_offset);
  2600. qdf_nbuf_pull_head(nbuf, skip_len);
  2601. if (dp_rx_is_special_frame(nbuf, frame_mask)) {
  2602. qdf_nbuf_set_exc_frame(nbuf, 1);
  2603. dp_rx_deliver_to_stack(soc, peer->vdev, peer,
  2604. nbuf, NULL);
  2605. return true;
  2606. }
  2607. return false;
  2608. }
  2609. #endif