lpass-cdc-va-macro.c 74 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include <dsp/digital-cdc-rsc-mgr.h>
  19. #include "lpass-cdc.h"
  20. #include "lpass-cdc-registers.h"
  21. #include "lpass-cdc-clk-rsc.h"
  22. /* pm runtime auto suspend timer in msecs */
  23. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  24. #define LPASS_CDC_VA_MACRO_MAX_OFFSET 0x1000
  25. #define LPASS_CDC_VA_MACRO_NUM_DECIMATORS 4
  26. #define LPASS_CDC_VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define LPASS_CDC_VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  30. SNDRV_PCM_FMTBIT_S24_LE |\
  31. SNDRV_PCM_FMTBIT_S24_3LE)
  32. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  33. #define CF_MIN_3DB_4HZ 0x0
  34. #define CF_MIN_3DB_75HZ 0x1
  35. #define CF_MIN_3DB_150HZ 0x2
  36. #define LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  37. #define LPASS_CDC_VA_MACRO_MCLK_FREQ 9600000
  38. #define LPASS_CDC_VA_MACRO_TX_PATH_OFFSET \
  39. (LPASS_CDC_VA_TX1_TX_PATH_CTL - LPASS_CDC_VA_TX0_TX_PATH_CTL)
  40. #define LPASS_CDC_VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  41. #define LPASS_CDC_VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  42. #define LPASS_CDC_VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  43. #define LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET 0x8
  44. #define LPASS_CDC_VA_MACRO_ADC_MODE_CFG0_SHIFT 1
  45. #define LPASS_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS 40
  46. #define LPASS_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS 100
  47. #define LPASS_CDC_VA_TX_DMIC_HPF_DELAY_MS 300
  48. #define LPASS_CDC_VA_TX_AMIC_HPF_DELAY_MS 300
  49. #define MAX_RETRY_ATTEMPTS 500
  50. #define LPASS_CDC_VA_MACRO_SWR_STRING_LEN 80
  51. #define LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX 3
  52. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  53. static int va_tx_unmute_delay = LPASS_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  54. module_param(va_tx_unmute_delay, int, 0664);
  55. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  56. static int lpass_cdc_va_macro_core_vote(void *handle, bool enable);
  57. enum {
  58. LPASS_CDC_VA_MACRO_AIF_INVALID = 0,
  59. LPASS_CDC_VA_MACRO_AIF1_CAP,
  60. LPASS_CDC_VA_MACRO_AIF2_CAP,
  61. LPASS_CDC_VA_MACRO_AIF3_CAP,
  62. LPASS_CDC_VA_MACRO_MAX_DAIS,
  63. };
  64. enum {
  65. LPASS_CDC_VA_MACRO_DEC0,
  66. LPASS_CDC_VA_MACRO_DEC1,
  67. LPASS_CDC_VA_MACRO_DEC2,
  68. LPASS_CDC_VA_MACRO_DEC3,
  69. LPASS_CDC_VA_MACRO_DEC_MAX,
  70. };
  71. enum {
  72. LPASS_CDC_VA_MACRO_CLK_DIV_2,
  73. LPASS_CDC_VA_MACRO_CLK_DIV_3,
  74. LPASS_CDC_VA_MACRO_CLK_DIV_4,
  75. LPASS_CDC_VA_MACRO_CLK_DIV_6,
  76. LPASS_CDC_VA_MACRO_CLK_DIV_8,
  77. LPASS_CDC_VA_MACRO_CLK_DIV_16,
  78. };
  79. enum {
  80. MSM_DMIC,
  81. SWR_MIC,
  82. };
  83. enum {
  84. TX_MCLK,
  85. VA_MCLK,
  86. };
  87. struct va_mute_work {
  88. struct lpass_cdc_va_macro_priv *va_priv;
  89. u32 decimator;
  90. struct delayed_work dwork;
  91. };
  92. struct hpf_work {
  93. struct lpass_cdc_va_macro_priv *va_priv;
  94. u8 decimator;
  95. u8 hpf_cut_off_freq;
  96. struct delayed_work dwork;
  97. };
  98. /* Hold instance to soundwire platform device */
  99. struct lpass_cdc_va_macro_swr_ctrl_data {
  100. struct platform_device *va_swr_pdev;
  101. };
  102. struct lpass_cdc_va_macro_swr_ctrl_platform_data {
  103. void *handle; /* holds codec private data */
  104. int (*read)(void *handle, int reg);
  105. int (*write)(void *handle, int reg, int val);
  106. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  107. int (*clk)(void *handle, bool enable);
  108. int (*core_vote)(void *handle, bool enable);
  109. int (*handle_irq)(void *handle,
  110. irqreturn_t (*swrm_irq_handler)(int irq,
  111. void *data),
  112. void *swrm_handle,
  113. int action);
  114. };
  115. struct lpass_cdc_va_macro_priv {
  116. struct device *dev;
  117. bool dec_active[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  118. bool va_without_decimation;
  119. struct clk *lpass_audio_hw_vote;
  120. struct mutex mclk_lock;
  121. struct mutex swr_clk_lock;
  122. struct snd_soc_component *component;
  123. struct hpf_work va_hpf_work[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  124. struct va_mute_work va_mute_dwork[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  125. unsigned long active_ch_mask[LPASS_CDC_VA_MACRO_MAX_DAIS];
  126. unsigned long active_ch_cnt[LPASS_CDC_VA_MACRO_MAX_DAIS];
  127. u16 dmic_clk_div;
  128. u16 va_mclk_users;
  129. int swr_clk_users;
  130. bool reset_swr;
  131. struct device_node *va_swr_gpio_p;
  132. struct lpass_cdc_va_macro_swr_ctrl_data *swr_ctrl_data;
  133. struct lpass_cdc_va_macro_swr_ctrl_platform_data swr_plat_data;
  134. struct work_struct lpass_cdc_va_macro_add_child_devices_work;
  135. int child_count;
  136. u16 mclk_mux_sel;
  137. char __iomem *va_io_base;
  138. char __iomem *va_island_mode_muxsel;
  139. struct platform_device *pdev_child_devices
  140. [LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX];
  141. struct regulator *micb_supply;
  142. u32 micb_voltage;
  143. u32 micb_current;
  144. u32 version;
  145. u32 is_used_va_swr_gpio;
  146. int micb_users;
  147. u16 default_clk_id;
  148. u16 clk_id;
  149. int tx_swr_clk_cnt;
  150. int va_swr_clk_cnt;
  151. int va_clk_status;
  152. int tx_clk_status;
  153. bool lpi_enable;
  154. bool clk_div_switch;
  155. int dec_mode[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  156. int pcm_rate[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  157. bool wcd_dmic_enabled;
  158. };
  159. static bool lpass_cdc_va_macro_get_data(struct snd_soc_component *component,
  160. struct device **va_dev,
  161. struct lpass_cdc_va_macro_priv **va_priv,
  162. const char *func_name)
  163. {
  164. *va_dev = lpass_cdc_get_device_ptr(component->dev, VA_MACRO);
  165. if (!(*va_dev)) {
  166. dev_err(component->dev,
  167. "%s: null device for macro!\n", func_name);
  168. return false;
  169. }
  170. *va_priv = dev_get_drvdata((*va_dev));
  171. if (!(*va_priv) || !(*va_priv)->component) {
  172. dev_err(component->dev,
  173. "%s: priv is null for macro!\n", func_name);
  174. return false;
  175. }
  176. return true;
  177. }
  178. static int lpass_cdc_va_macro_clk_div_get(struct snd_soc_component *component)
  179. {
  180. struct device *va_dev = NULL;
  181. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  182. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  183. &va_priv, __func__))
  184. return -EINVAL;
  185. if (va_priv->clk_div_switch &&
  186. (va_priv->dmic_clk_div == LPASS_CDC_VA_MACRO_CLK_DIV_16))
  187. return LPASS_CDC_VA_MACRO_CLK_DIV_4;
  188. return va_priv->dmic_clk_div;
  189. }
  190. static int lpass_cdc_va_macro_mclk_enable(
  191. struct lpass_cdc_va_macro_priv *va_priv,
  192. bool mclk_enable, bool dapm)
  193. {
  194. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  195. int ret = 0;
  196. if (regmap == NULL) {
  197. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  198. return -EINVAL;
  199. }
  200. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  201. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  202. mutex_lock(&va_priv->mclk_lock);
  203. if (mclk_enable) {
  204. ret = lpass_cdc_va_macro_core_vote(va_priv, true);
  205. if (ret < 0) {
  206. dev_err(va_priv->dev,
  207. "%s: va request core vote failed\n",
  208. __func__);
  209. goto exit;
  210. }
  211. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  212. va_priv->default_clk_id,
  213. va_priv->clk_id,
  214. true);
  215. lpass_cdc_va_macro_core_vote(va_priv, false);
  216. if (ret < 0) {
  217. dev_err(va_priv->dev,
  218. "%s: va request clock en failed\n",
  219. __func__);
  220. goto exit;
  221. }
  222. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  223. true);
  224. if (va_priv->va_mclk_users == 0) {
  225. regcache_mark_dirty(regmap);
  226. regcache_sync_region(regmap,
  227. VA_START_OFFSET,
  228. VA_MAX_OFFSET);
  229. }
  230. va_priv->va_mclk_users++;
  231. } else {
  232. if (va_priv->va_mclk_users <= 0) {
  233. dev_err(va_priv->dev, "%s: clock already disabled\n",
  234. __func__);
  235. va_priv->va_mclk_users = 0;
  236. goto exit;
  237. }
  238. va_priv->va_mclk_users--;
  239. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  240. false);
  241. ret = lpass_cdc_va_macro_core_vote(va_priv, true);
  242. if (ret < 0) {
  243. dev_err(va_priv->dev,
  244. "%s: va request core vote failed\n",
  245. __func__);
  246. goto exit;
  247. }
  248. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  249. va_priv->default_clk_id,
  250. va_priv->clk_id,
  251. false);
  252. lpass_cdc_va_macro_core_vote(va_priv, false);
  253. }
  254. exit:
  255. mutex_unlock(&va_priv->mclk_lock);
  256. return ret;
  257. }
  258. static int lpass_cdc_va_macro_event_handler(struct snd_soc_component *component,
  259. u16 event, u32 data)
  260. {
  261. struct device *va_dev = NULL;
  262. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  263. int retry_cnt = MAX_RETRY_ATTEMPTS;
  264. int ret = 0;
  265. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  266. &va_priv, __func__))
  267. return -EINVAL;
  268. switch (event) {
  269. case LPASS_CDC_MACRO_EVT_WAIT_VA_CLK_RESET:
  270. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  271. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  272. __func__, retry_cnt);
  273. /*
  274. * Userspace takes 10 seconds to close
  275. * the session when pcm_start fails due to concurrency
  276. * with PDR/SSR. Loop and check every 20ms till 10
  277. * seconds for va_mclk user count to get reset to 0
  278. * which ensures userspace teardown is done and SSR
  279. * powerup seq can proceed.
  280. */
  281. msleep(20);
  282. retry_cnt--;
  283. }
  284. if (retry_cnt == 0)
  285. dev_err(va_dev,
  286. "%s: va_mclk_users non-zero, SSR fail!!\n",
  287. __func__);
  288. break;
  289. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  290. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  291. ret = lpass_cdc_va_macro_core_vote(va_priv, true);
  292. if (ret < 0) {
  293. dev_err(va_priv->dev,
  294. "%s: va request core vote failed\n",
  295. __func__);
  296. break;
  297. }
  298. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  299. va_priv->default_clk_id,
  300. VA_CORE_CLK, true);
  301. if (ret < 0)
  302. dev_err_ratelimited(va_priv->dev,
  303. "%s, failed to enable clk, ret:%d\n",
  304. __func__, ret);
  305. else
  306. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  307. va_priv->default_clk_id,
  308. VA_CORE_CLK, false);
  309. lpass_cdc_va_macro_core_vote(va_priv, false);
  310. break;
  311. case LPASS_CDC_MACRO_EVT_SSR_UP:
  312. trace_printk("%s, enter SSR up\n", __func__);
  313. /* reset swr after ssr/pdr */
  314. va_priv->reset_swr = true;
  315. if (va_priv->swr_ctrl_data)
  316. swrm_wcd_notify(
  317. va_priv->swr_ctrl_data[0].va_swr_pdev,
  318. SWR_DEVICE_SSR_UP, NULL);
  319. break;
  320. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  321. lpass_cdc_rsc_clk_reset(va_dev, VA_CORE_CLK);
  322. break;
  323. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  324. if (va_priv->swr_ctrl_data) {
  325. swrm_wcd_notify(
  326. va_priv->swr_ctrl_data[0].va_swr_pdev,
  327. SWR_DEVICE_SSR_DOWN, NULL);
  328. }
  329. if ((!pm_runtime_enabled(va_dev) ||
  330. !pm_runtime_suspended(va_dev))) {
  331. ret = lpass_cdc_runtime_suspend(va_dev);
  332. if (!ret) {
  333. pm_runtime_disable(va_dev);
  334. pm_runtime_set_suspended(va_dev);
  335. pm_runtime_enable(va_dev);
  336. }
  337. }
  338. break;
  339. default:
  340. break;
  341. }
  342. return 0;
  343. }
  344. static int lpass_cdc_va_macro_swr_clk_event(struct snd_soc_dapm_widget *w,
  345. struct snd_kcontrol *kcontrol, int event)
  346. {
  347. struct snd_soc_component *component =
  348. snd_soc_dapm_to_component(w->dapm);
  349. struct device *va_dev = NULL;
  350. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  351. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  352. &va_priv, __func__))
  353. return -EINVAL;
  354. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  355. switch (event) {
  356. case SND_SOC_DAPM_PRE_PMU:
  357. va_priv->va_swr_clk_cnt++;
  358. break;
  359. case SND_SOC_DAPM_POST_PMD:
  360. va_priv->va_swr_clk_cnt--;
  361. break;
  362. default:
  363. break;
  364. }
  365. return 0;
  366. }
  367. static int lpass_cdc_va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  368. struct snd_kcontrol *kcontrol, int event)
  369. {
  370. struct snd_soc_component *component =
  371. snd_soc_dapm_to_component(w->dapm);
  372. int ret = 0;
  373. struct device *va_dev = NULL;
  374. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  375. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  376. &va_priv, __func__))
  377. return -EINVAL;
  378. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  379. __func__, event, va_priv->lpi_enable);
  380. if (!va_priv->lpi_enable)
  381. return ret;
  382. switch (event) {
  383. case SND_SOC_DAPM_PRE_PMU:
  384. if (va_priv->default_clk_id != VA_CORE_CLK) {
  385. ret = lpass_cdc_va_macro_core_vote(va_priv, true);
  386. if (ret < 0) {
  387. dev_err(va_priv->dev,
  388. "%s: va request core vote failed\n",
  389. __func__);
  390. break;
  391. }
  392. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  393. va_priv->default_clk_id,
  394. VA_CORE_CLK,
  395. true);
  396. lpass_cdc_va_macro_core_vote(va_priv, false);
  397. if (ret) {
  398. dev_dbg(component->dev,
  399. "%s: request clock VA_CLK enable failed\n",
  400. __func__);
  401. break;
  402. }
  403. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  404. va_priv->default_clk_id,
  405. TX_CORE_CLK,
  406. false);
  407. if (ret) {
  408. dev_dbg(component->dev,
  409. "%s: request clock TX_CLK disable failed\n",
  410. __func__);
  411. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  412. va_priv->default_clk_id,
  413. VA_CORE_CLK,
  414. false);
  415. break;
  416. }
  417. }
  418. break;
  419. case SND_SOC_DAPM_POST_PMD:
  420. if (va_priv->default_clk_id == TX_CORE_CLK) {
  421. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  422. va_priv->default_clk_id,
  423. TX_CORE_CLK,
  424. true);
  425. if (ret) {
  426. dev_dbg(component->dev,
  427. "%s: request clock TX_CLK enable failed\n",
  428. __func__);
  429. break;
  430. }
  431. ret = lpass_cdc_va_macro_core_vote(va_priv, true);
  432. if (ret < 0) {
  433. dev_err(va_priv->dev,
  434. "%s: va request core vote failed\n",
  435. __func__);
  436. break;
  437. }
  438. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  439. va_priv->default_clk_id,
  440. VA_CORE_CLK,
  441. false);
  442. lpass_cdc_va_macro_core_vote(va_priv, false);
  443. if (ret) {
  444. dev_dbg(component->dev,
  445. "%s: request clock VA_CLK disable failed\n",
  446. __func__);
  447. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  448. va_priv->default_clk_id,
  449. TX_CORE_CLK,
  450. false);
  451. break;
  452. }
  453. }
  454. break;
  455. default:
  456. dev_err(va_priv->dev,
  457. "%s: invalid DAPM event %d\n", __func__, event);
  458. ret = -EINVAL;
  459. }
  460. return ret;
  461. }
  462. static int lpass_cdc_va_macro_tx_swr_clk_event(struct snd_soc_dapm_widget *w,
  463. struct snd_kcontrol *kcontrol, int event)
  464. {
  465. struct device *va_dev = NULL;
  466. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  467. struct snd_soc_component *component =
  468. snd_soc_dapm_to_component(w->dapm);
  469. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  470. &va_priv, __func__))
  471. return -EINVAL;
  472. if (SND_SOC_DAPM_EVENT_ON(event))
  473. ++va_priv->tx_swr_clk_cnt;
  474. if (SND_SOC_DAPM_EVENT_OFF(event))
  475. --va_priv->tx_swr_clk_cnt;
  476. return 0;
  477. }
  478. static int lpass_cdc_va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  479. struct snd_kcontrol *kcontrol, int event)
  480. {
  481. struct snd_soc_component *component =
  482. snd_soc_dapm_to_component(w->dapm);
  483. int ret = 0;
  484. struct device *va_dev = NULL;
  485. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  486. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  487. &va_priv, __func__))
  488. return -EINVAL;
  489. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  490. switch (event) {
  491. case SND_SOC_DAPM_PRE_PMU:
  492. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  493. va_priv->default_clk_id,
  494. TX_CORE_CLK,
  495. true);
  496. if (!ret)
  497. va_priv->tx_clk_status++;
  498. if (va_priv->lpi_enable)
  499. ret = lpass_cdc_va_macro_mclk_enable(va_priv, 1, true);
  500. else
  501. ret = lpass_cdc_tx_mclk_enable(component, 1);
  502. break;
  503. case SND_SOC_DAPM_POST_PMD:
  504. if (va_priv->lpi_enable)
  505. lpass_cdc_va_macro_mclk_enable(va_priv, 0, true);
  506. else
  507. lpass_cdc_tx_mclk_enable(component, 0);
  508. if (va_priv->tx_clk_status > 0) {
  509. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  510. va_priv->default_clk_id,
  511. TX_CORE_CLK,
  512. false);
  513. va_priv->tx_clk_status--;
  514. }
  515. break;
  516. default:
  517. dev_err(va_priv->dev,
  518. "%s: invalid DAPM event %d\n", __func__, event);
  519. ret = -EINVAL;
  520. }
  521. return ret;
  522. }
  523. static int lpass_cdc_va_macro_tx_va_mclk_enable(
  524. struct lpass_cdc_va_macro_priv *va_priv,
  525. struct regmap *regmap, int clk_type,
  526. bool enable)
  527. {
  528. int ret = 0, clk_tx_ret = 0;
  529. dev_dbg(va_priv->dev,
  530. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  531. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  532. (enable ? "enable" : "disable"), va_priv->va_mclk_users);
  533. if (enable) {
  534. if (va_priv->swr_clk_users == 0) {
  535. msm_cdc_pinctrl_select_active_state(
  536. va_priv->va_swr_gpio_p);
  537. msm_cdc_pinctrl_set_wakeup_capable(
  538. va_priv->va_swr_gpio_p, false);
  539. }
  540. clk_tx_ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  541. TX_CORE_CLK,
  542. TX_CORE_CLK,
  543. true);
  544. if (clk_type == TX_MCLK) {
  545. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  546. TX_CORE_CLK,
  547. TX_CORE_CLK,
  548. true);
  549. if (ret < 0) {
  550. if (va_priv->swr_clk_users == 0)
  551. msm_cdc_pinctrl_select_sleep_state(
  552. va_priv->va_swr_gpio_p);
  553. dev_err_ratelimited(va_priv->dev,
  554. "%s: swr request clk failed\n",
  555. __func__);
  556. goto done;
  557. }
  558. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  559. true);
  560. }
  561. if (clk_type == VA_MCLK) {
  562. ret = lpass_cdc_va_macro_mclk_enable(va_priv, 1, true);
  563. if (ret < 0) {
  564. if (va_priv->swr_clk_users == 0)
  565. msm_cdc_pinctrl_select_sleep_state(
  566. va_priv->va_swr_gpio_p);
  567. dev_err_ratelimited(va_priv->dev,
  568. "%s: request clock enable failed\n",
  569. __func__);
  570. goto done;
  571. }
  572. }
  573. if (va_priv->swr_clk_users == 0) {
  574. dev_dbg(va_priv->dev, "%s: reset_swr: %d\n",
  575. __func__, va_priv->reset_swr);
  576. if (va_priv->reset_swr)
  577. regmap_update_bits(regmap,
  578. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  579. 0x02, 0x02);
  580. regmap_update_bits(regmap,
  581. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  582. 0x01, 0x01);
  583. if (va_priv->reset_swr)
  584. regmap_update_bits(regmap,
  585. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  586. 0x02, 0x00);
  587. va_priv->reset_swr = false;
  588. }
  589. if (!clk_tx_ret)
  590. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  591. TX_CORE_CLK,
  592. TX_CORE_CLK,
  593. false);
  594. va_priv->swr_clk_users++;
  595. } else {
  596. if (va_priv->swr_clk_users <= 0) {
  597. dev_err_ratelimited(va_priv->dev,
  598. "va swrm clock users already 0\n");
  599. va_priv->swr_clk_users = 0;
  600. return 0;
  601. }
  602. clk_tx_ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  603. TX_CORE_CLK,
  604. TX_CORE_CLK,
  605. true);
  606. va_priv->swr_clk_users--;
  607. if (va_priv->swr_clk_users == 0)
  608. regmap_update_bits(regmap,
  609. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  610. 0x01, 0x00);
  611. if (clk_type == VA_MCLK)
  612. lpass_cdc_va_macro_mclk_enable(va_priv, 0, true);
  613. if (clk_type == TX_MCLK) {
  614. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  615. false);
  616. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  617. TX_CORE_CLK,
  618. TX_CORE_CLK,
  619. false);
  620. if (ret < 0) {
  621. dev_err_ratelimited(va_priv->dev,
  622. "%s: swr request clk failed\n",
  623. __func__);
  624. goto done;
  625. }
  626. }
  627. if (!clk_tx_ret)
  628. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  629. TX_CORE_CLK,
  630. TX_CORE_CLK,
  631. false);
  632. if (va_priv->swr_clk_users == 0) {
  633. msm_cdc_pinctrl_select_sleep_state(
  634. va_priv->va_swr_gpio_p);
  635. msm_cdc_pinctrl_set_wakeup_capable(
  636. va_priv->va_swr_gpio_p, true);
  637. }
  638. }
  639. return 0;
  640. done:
  641. if (!clk_tx_ret)
  642. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  643. TX_CORE_CLK,
  644. TX_CORE_CLK,
  645. false);
  646. return ret;
  647. }
  648. static int lpass_cdc_va_macro_core_vote(void *handle, bool enable)
  649. {
  650. int rc = 0;
  651. struct lpass_cdc_va_macro_priv *va_priv =
  652. (struct lpass_cdc_va_macro_priv *) handle;
  653. if (va_priv == NULL) {
  654. pr_err("%s: va priv data is NULL\n", __func__);
  655. return -EINVAL;
  656. }
  657. if (enable) {
  658. pm_runtime_get_sync(va_priv->dev);
  659. if (lpass_cdc_check_core_votes(va_priv->dev))
  660. rc = 0;
  661. else
  662. rc = -ENOTSYNC;
  663. } else {
  664. pm_runtime_put_autosuspend(va_priv->dev);
  665. pm_runtime_mark_last_busy(va_priv->dev);
  666. }
  667. return rc;
  668. }
  669. static int lpass_cdc_va_macro_swrm_clock(void *handle, bool enable)
  670. {
  671. struct lpass_cdc_va_macro_priv *va_priv =
  672. (struct lpass_cdc_va_macro_priv *) handle;
  673. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  674. int ret = 0;
  675. if (regmap == NULL) {
  676. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  677. return -EINVAL;
  678. }
  679. mutex_lock(&va_priv->swr_clk_lock);
  680. dev_dbg(va_priv->dev,
  681. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  682. __func__, (enable ? "enable" : "disable"),
  683. va_priv->tx_swr_clk_cnt, va_priv->va_swr_clk_cnt);
  684. if (enable) {
  685. pm_runtime_get_sync(va_priv->dev);
  686. if (va_priv->va_swr_clk_cnt && !va_priv->tx_swr_clk_cnt) {
  687. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  688. regmap, VA_MCLK, enable);
  689. if (ret) {
  690. pm_runtime_mark_last_busy(va_priv->dev);
  691. pm_runtime_put_autosuspend(va_priv->dev);
  692. goto done;
  693. }
  694. va_priv->va_clk_status++;
  695. } else {
  696. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  697. regmap, TX_MCLK, enable);
  698. if (ret) {
  699. pm_runtime_mark_last_busy(va_priv->dev);
  700. pm_runtime_put_autosuspend(va_priv->dev);
  701. goto done;
  702. }
  703. va_priv->tx_clk_status++;
  704. }
  705. pm_runtime_mark_last_busy(va_priv->dev);
  706. pm_runtime_put_autosuspend(va_priv->dev);
  707. } else {
  708. if (va_priv->va_clk_status && !va_priv->tx_clk_status) {
  709. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  710. regmap,
  711. VA_MCLK, enable);
  712. if (ret)
  713. goto done;
  714. --va_priv->va_clk_status;
  715. } else if (!va_priv->va_clk_status && va_priv->tx_clk_status) {
  716. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  717. regmap,
  718. TX_MCLK, enable);
  719. if (ret)
  720. goto done;
  721. --va_priv->tx_clk_status;
  722. } else if (va_priv->va_clk_status && va_priv->tx_clk_status) {
  723. if (!va_priv->va_swr_clk_cnt &&
  724. va_priv->tx_swr_clk_cnt) {
  725. ret = lpass_cdc_va_macro_tx_va_mclk_enable(
  726. va_priv, regmap,
  727. VA_MCLK, enable);
  728. if (ret)
  729. goto done;
  730. --va_priv->va_clk_status;
  731. } else {
  732. ret = lpass_cdc_va_macro_tx_va_mclk_enable(
  733. va_priv, regmap,
  734. TX_MCLK, enable);
  735. if (ret)
  736. goto done;
  737. --va_priv->tx_clk_status;
  738. }
  739. } else {
  740. dev_dbg(va_priv->dev,
  741. "%s: Both clocks are disabled\n", __func__);
  742. }
  743. }
  744. dev_dbg(va_priv->dev,
  745. "%s: swrm clock usr %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  746. __func__, va_priv->swr_clk_users, va_priv->tx_clk_status,
  747. va_priv->va_clk_status);
  748. done:
  749. mutex_unlock(&va_priv->swr_clk_lock);
  750. return ret;
  751. }
  752. static bool is_amic_enabled(struct snd_soc_component *component, int decimator)
  753. {
  754. u16 adc_mux_reg = 0, adc_reg = 0;
  755. u16 adc_n = LPASS_CDC_ADC_MAX;
  756. bool ret = false;
  757. struct device *va_dev = NULL;
  758. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  759. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  760. &va_priv, __func__))
  761. return ret;
  762. adc_mux_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  763. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  764. if (snd_soc_component_read(component, adc_mux_reg) & SWR_MIC) {
  765. adc_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  766. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  767. adc_n = snd_soc_component_read(component, adc_reg) &
  768. LPASS_CDC_VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  769. if (adc_n < LPASS_CDC_ADC_MAX)
  770. return true;
  771. }
  772. return ret;
  773. }
  774. static void lpass_cdc_va_macro_tx_hpf_corner_freq_callback(
  775. struct work_struct *work)
  776. {
  777. struct delayed_work *hpf_delayed_work;
  778. struct hpf_work *hpf_work;
  779. struct lpass_cdc_va_macro_priv *va_priv;
  780. struct snd_soc_component *component;
  781. u16 dec_cfg_reg, hpf_gate_reg;
  782. u8 hpf_cut_off_freq;
  783. u16 adc_reg = 0, adc_n = 0;
  784. hpf_delayed_work = to_delayed_work(work);
  785. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  786. va_priv = hpf_work->va_priv;
  787. component = va_priv->component;
  788. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  789. dec_cfg_reg = LPASS_CDC_VA_TX0_TX_PATH_CFG0 +
  790. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  791. hpf_gate_reg = LPASS_CDC_VA_TX0_TX_PATH_SEC2 +
  792. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  793. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  794. __func__, hpf_work->decimator, hpf_cut_off_freq);
  795. if (is_amic_enabled(component, hpf_work->decimator)) {
  796. adc_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  797. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET *
  798. hpf_work->decimator;
  799. adc_n = snd_soc_component_read(component, adc_reg) &
  800. LPASS_CDC_VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  801. /* analog mic clear TX hold */
  802. lpass_cdc_clear_amic_tx_hold(component->dev, adc_n);
  803. snd_soc_component_update_bits(component,
  804. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  805. hpf_cut_off_freq << 5);
  806. snd_soc_component_update_bits(component, hpf_gate_reg,
  807. 0x03, 0x02);
  808. /* Add delay between toggle hpf gate based on sample rate */
  809. switch (va_priv->pcm_rate[hpf_work->decimator]) {
  810. case 0:
  811. usleep_range(125, 130);
  812. break;
  813. case 1:
  814. usleep_range(62, 65);
  815. break;
  816. case 3:
  817. usleep_range(31, 32);
  818. break;
  819. case 4:
  820. usleep_range(20, 21);
  821. break;
  822. case 5:
  823. usleep_range(10, 11);
  824. break;
  825. case 6:
  826. usleep_range(5, 6);
  827. break;
  828. default:
  829. usleep_range(125, 130);
  830. }
  831. snd_soc_component_update_bits(component, hpf_gate_reg,
  832. 0x03, 0x01);
  833. } else {
  834. snd_soc_component_update_bits(component,
  835. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  836. hpf_cut_off_freq << 5);
  837. snd_soc_component_update_bits(component, hpf_gate_reg,
  838. 0x02, 0x02);
  839. /* Minimum 1 clk cycle delay is required as per HW spec */
  840. usleep_range(1000, 1010);
  841. snd_soc_component_update_bits(component, hpf_gate_reg,
  842. 0x02, 0x00);
  843. }
  844. }
  845. static void lpass_cdc_va_macro_mute_update_callback(struct work_struct *work)
  846. {
  847. struct va_mute_work *va_mute_dwork;
  848. struct snd_soc_component *component = NULL;
  849. struct lpass_cdc_va_macro_priv *va_priv;
  850. struct delayed_work *delayed_work;
  851. u16 tx_vol_ctl_reg, decimator;
  852. delayed_work = to_delayed_work(work);
  853. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  854. va_priv = va_mute_dwork->va_priv;
  855. component = va_priv->component;
  856. decimator = va_mute_dwork->decimator;
  857. tx_vol_ctl_reg =
  858. LPASS_CDC_VA_TX0_TX_PATH_CTL +
  859. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  860. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  861. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  862. __func__, decimator);
  863. }
  864. static int lpass_cdc_va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  865. struct snd_ctl_elem_value *ucontrol)
  866. {
  867. struct snd_soc_dapm_widget *widget =
  868. snd_soc_dapm_kcontrol_widget(kcontrol);
  869. struct snd_soc_component *component =
  870. snd_soc_dapm_to_component(widget->dapm);
  871. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  872. unsigned int val;
  873. u16 mic_sel_reg, dmic_clk_reg;
  874. struct device *va_dev = NULL;
  875. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  876. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  877. &va_priv, __func__))
  878. return -EINVAL;
  879. val = ucontrol->value.enumerated.item[0];
  880. if (val > e->items - 1)
  881. return -EINVAL;
  882. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  883. widget->name, val);
  884. switch (e->reg) {
  885. case LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  886. mic_sel_reg = LPASS_CDC_VA_TX0_TX_PATH_CFG0;
  887. break;
  888. case LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  889. mic_sel_reg = LPASS_CDC_VA_TX1_TX_PATH_CFG0;
  890. break;
  891. case LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  892. mic_sel_reg = LPASS_CDC_VA_TX2_TX_PATH_CFG0;
  893. break;
  894. case LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  895. mic_sel_reg = LPASS_CDC_VA_TX3_TX_PATH_CFG0;
  896. break;
  897. default:
  898. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  899. __func__, e->reg);
  900. return -EINVAL;
  901. }
  902. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  903. if (val != 0) {
  904. if (!va_priv->wcd_dmic_enabled) {
  905. snd_soc_component_update_bits(component,
  906. mic_sel_reg,
  907. 1 << 7, 0x0 << 7);
  908. } else {
  909. snd_soc_component_update_bits(component,
  910. mic_sel_reg,
  911. 1 << 7, 0x1 << 7);
  912. snd_soc_component_update_bits(component,
  913. LPASS_CDC_VA_TOP_CSR_DMIC_CFG,
  914. 0x80, 0x00);
  915. dmic_clk_reg =
  916. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL0 +
  917. ((val - 5)/2) * 4;
  918. snd_soc_component_update_bits(component,
  919. dmic_clk_reg,
  920. 0x0E, va_priv->dmic_clk_div << 0x1);
  921. }
  922. }
  923. } else {
  924. /* DMIC selected */
  925. if (val != 0)
  926. snd_soc_component_update_bits(component, mic_sel_reg,
  927. 1 << 7, 1 << 7);
  928. }
  929. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  930. }
  931. static int lpass_cdc_va_macro_lpi_get(struct snd_kcontrol *kcontrol,
  932. struct snd_ctl_elem_value *ucontrol)
  933. {
  934. struct snd_soc_component *component =
  935. snd_soc_kcontrol_component(kcontrol);
  936. struct device *va_dev = NULL;
  937. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  938. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  939. &va_priv, __func__))
  940. return -EINVAL;
  941. ucontrol->value.integer.value[0] = va_priv->lpi_enable;
  942. return 0;
  943. }
  944. static int lpass_cdc_va_macro_lpi_put(struct snd_kcontrol *kcontrol,
  945. struct snd_ctl_elem_value *ucontrol)
  946. {
  947. struct snd_soc_component *component =
  948. snd_soc_kcontrol_component(kcontrol);
  949. struct device *va_dev = NULL;
  950. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  951. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  952. &va_priv, __func__))
  953. return -EINVAL;
  954. va_priv->lpi_enable = ucontrol->value.integer.value[0];
  955. return 0;
  956. }
  957. static int lpass_cdc_va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  958. struct snd_ctl_elem_value *ucontrol)
  959. {
  960. struct snd_soc_dapm_widget *widget =
  961. snd_soc_dapm_kcontrol_widget(kcontrol);
  962. struct snd_soc_component *component =
  963. snd_soc_dapm_to_component(widget->dapm);
  964. struct soc_multi_mixer_control *mixer =
  965. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  966. u32 dai_id = widget->shift;
  967. u32 dec_id = mixer->shift;
  968. struct device *va_dev = NULL;
  969. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  970. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  971. &va_priv, __func__))
  972. return -EINVAL;
  973. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  974. ucontrol->value.integer.value[0] = 1;
  975. else
  976. ucontrol->value.integer.value[0] = 0;
  977. return 0;
  978. }
  979. static int lpass_cdc_va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  980. struct snd_ctl_elem_value *ucontrol)
  981. {
  982. struct snd_soc_dapm_widget *widget =
  983. snd_soc_dapm_kcontrol_widget(kcontrol);
  984. struct snd_soc_component *component =
  985. snd_soc_dapm_to_component(widget->dapm);
  986. struct snd_soc_dapm_update *update = NULL;
  987. struct soc_multi_mixer_control *mixer =
  988. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  989. u32 dai_id = widget->shift;
  990. u32 dec_id = mixer->shift;
  991. u32 enable = ucontrol->value.integer.value[0];
  992. struct device *va_dev = NULL;
  993. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  994. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  995. &va_priv, __func__))
  996. return -EINVAL;
  997. if (enable) {
  998. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  999. va_priv->active_ch_cnt[dai_id]++;
  1000. } else {
  1001. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  1002. va_priv->active_ch_cnt[dai_id]--;
  1003. }
  1004. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  1005. return 0;
  1006. }
  1007. static int lpass_cdc_va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  1008. struct snd_kcontrol *kcontrol, int event)
  1009. {
  1010. struct snd_soc_component *component =
  1011. snd_soc_dapm_to_component(w->dapm);
  1012. unsigned int dmic = 0;
  1013. int ret = 0;
  1014. char *wname;
  1015. wname = strpbrk(w->name, "01234567");
  1016. if (!wname) {
  1017. dev_err(component->dev, "%s: widget not found\n", __func__);
  1018. return -EINVAL;
  1019. }
  1020. ret = kstrtouint(wname, 10, &dmic);
  1021. if (ret < 0) {
  1022. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  1023. __func__);
  1024. return -EINVAL;
  1025. }
  1026. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  1027. __func__, event, dmic);
  1028. switch (event) {
  1029. case SND_SOC_DAPM_PRE_PMU:
  1030. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_VA, true);
  1031. break;
  1032. case SND_SOC_DAPM_POST_PMD:
  1033. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_VA, false);
  1034. break;
  1035. }
  1036. return 0;
  1037. }
  1038. static int lpass_cdc_va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  1039. struct snd_kcontrol *kcontrol, int event)
  1040. {
  1041. struct snd_soc_component *component =
  1042. snd_soc_dapm_to_component(w->dapm);
  1043. unsigned int decimator;
  1044. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  1045. u16 tx_gain_ctl_reg;
  1046. u8 hpf_cut_off_freq;
  1047. u16 adc_mux_reg = 0;
  1048. u16 tx_fs_reg = 0;
  1049. struct device *va_dev = NULL;
  1050. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1051. int hpf_delay = LPASS_CDC_VA_TX_DMIC_HPF_DELAY_MS;
  1052. int unmute_delay = LPASS_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  1053. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1054. &va_priv, __func__))
  1055. return -EINVAL;
  1056. decimator = w->shift;
  1057. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  1058. w->name, decimator);
  1059. tx_vol_ctl_reg = LPASS_CDC_VA_TX0_TX_PATH_CTL +
  1060. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1061. hpf_gate_reg = LPASS_CDC_VA_TX0_TX_PATH_SEC2 +
  1062. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1063. dec_cfg_reg = LPASS_CDC_VA_TX0_TX_PATH_CFG0 +
  1064. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1065. tx_gain_ctl_reg = LPASS_CDC_VA_TX0_TX_VOL_CTL +
  1066. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1067. adc_mux_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  1068. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  1069. tx_fs_reg = LPASS_CDC_VA_TX0_TX_PATH_CTL +
  1070. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1071. va_priv->pcm_rate[decimator] = (snd_soc_component_read(component,
  1072. tx_fs_reg) & 0x0F);
  1073. switch (event) {
  1074. case SND_SOC_DAPM_PRE_PMU:
  1075. snd_soc_component_update_bits(component,
  1076. dec_cfg_reg, 0x06, va_priv->dec_mode[decimator] <<
  1077. LPASS_CDC_VA_MACRO_ADC_MODE_CFG0_SHIFT);
  1078. /* Enable TX PGA Mute */
  1079. snd_soc_component_update_bits(component,
  1080. tx_vol_ctl_reg, 0x10, 0x10);
  1081. break;
  1082. case SND_SOC_DAPM_POST_PMU:
  1083. /* Enable TX CLK */
  1084. snd_soc_component_update_bits(component,
  1085. tx_vol_ctl_reg, 0x20, 0x20);
  1086. if (!is_amic_enabled(component, decimator)) {
  1087. snd_soc_component_update_bits(component,
  1088. hpf_gate_reg, 0x01, 0x00);
  1089. /*
  1090. * Minimum 1 clk cycle delay is required as per HW spec
  1091. */
  1092. usleep_range(1000, 1010);
  1093. }
  1094. hpf_cut_off_freq = (snd_soc_component_read(
  1095. component, dec_cfg_reg) &
  1096. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  1097. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  1098. hpf_cut_off_freq;
  1099. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1100. snd_soc_component_update_bits(component, dec_cfg_reg,
  1101. TX_HPF_CUT_OFF_FREQ_MASK,
  1102. CF_MIN_3DB_150HZ << 5);
  1103. }
  1104. if (is_amic_enabled(component, decimator) < LPASS_CDC_ADC_MAX) {
  1105. hpf_delay = LPASS_CDC_VA_TX_AMIC_HPF_DELAY_MS;
  1106. unmute_delay = LPASS_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS;
  1107. if (va_tx_unmute_delay < unmute_delay)
  1108. va_tx_unmute_delay = unmute_delay;
  1109. }
  1110. snd_soc_component_update_bits(component,
  1111. hpf_gate_reg, 0x03, 0x02);
  1112. if (!is_amic_enabled(component, decimator))
  1113. snd_soc_component_update_bits(component,
  1114. hpf_gate_reg, 0x03, 0x00);
  1115. /*
  1116. * Minimum 1 clk cycle delay is required as per HW spec
  1117. */
  1118. usleep_range(1000, 1010);
  1119. snd_soc_component_update_bits(component,
  1120. hpf_gate_reg, 0x03, 0x01);
  1121. /*
  1122. * 6ms delay is required as per HW spec
  1123. */
  1124. usleep_range(6000, 6010);
  1125. /* schedule work queue to Remove Mute */
  1126. queue_delayed_work(system_freezable_wq,
  1127. &va_priv->va_mute_dwork[decimator].dwork,
  1128. msecs_to_jiffies(va_tx_unmute_delay));
  1129. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  1130. CF_MIN_3DB_150HZ)
  1131. queue_delayed_work(system_freezable_wq,
  1132. &va_priv->va_hpf_work[decimator].dwork,
  1133. msecs_to_jiffies(hpf_delay));
  1134. /* apply gain after decimator is enabled */
  1135. snd_soc_component_write(component, tx_gain_ctl_reg,
  1136. snd_soc_component_read(component, tx_gain_ctl_reg));
  1137. break;
  1138. case SND_SOC_DAPM_PRE_PMD:
  1139. hpf_cut_off_freq =
  1140. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  1141. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1142. 0x10, 0x10);
  1143. if (cancel_delayed_work_sync(
  1144. &va_priv->va_hpf_work[decimator].dwork)) {
  1145. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1146. snd_soc_component_update_bits(component,
  1147. dec_cfg_reg,
  1148. TX_HPF_CUT_OFF_FREQ_MASK,
  1149. hpf_cut_off_freq << 5);
  1150. if (is_amic_enabled(component, decimator))
  1151. snd_soc_component_update_bits(component,
  1152. hpf_gate_reg,
  1153. 0x03, 0x02);
  1154. else
  1155. snd_soc_component_update_bits(component,
  1156. hpf_gate_reg,
  1157. 0x03, 0x03);
  1158. /*
  1159. * Minimum 1 clk cycle delay is required
  1160. * as per HW spec
  1161. */
  1162. usleep_range(1000, 1010);
  1163. snd_soc_component_update_bits(component,
  1164. hpf_gate_reg,
  1165. 0x03, 0x01);
  1166. }
  1167. }
  1168. cancel_delayed_work_sync(
  1169. &va_priv->va_mute_dwork[decimator].dwork);
  1170. break;
  1171. case SND_SOC_DAPM_POST_PMD:
  1172. /* Disable TX CLK */
  1173. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1174. 0x20, 0x00);
  1175. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1176. 0x10, 0x00);
  1177. break;
  1178. }
  1179. return 0;
  1180. }
  1181. static int lpass_cdc_va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  1182. struct snd_kcontrol *kcontrol, int event)
  1183. {
  1184. struct snd_soc_component *component =
  1185. snd_soc_dapm_to_component(w->dapm);
  1186. struct device *va_dev = NULL;
  1187. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1188. int ret = 0;
  1189. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1190. &va_priv, __func__))
  1191. return -EINVAL;
  1192. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  1193. switch (event) {
  1194. case SND_SOC_DAPM_POST_PMU:
  1195. if (va_priv->tx_clk_status > 0) {
  1196. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  1197. va_priv->default_clk_id,
  1198. TX_CORE_CLK,
  1199. false);
  1200. va_priv->tx_clk_status--;
  1201. }
  1202. break;
  1203. case SND_SOC_DAPM_PRE_PMD:
  1204. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  1205. va_priv->default_clk_id,
  1206. TX_CORE_CLK,
  1207. true);
  1208. if (!ret)
  1209. va_priv->tx_clk_status++;
  1210. break;
  1211. default:
  1212. dev_err(va_priv->dev,
  1213. "%s: invalid DAPM event %d\n", __func__, event);
  1214. ret = -EINVAL;
  1215. break;
  1216. }
  1217. return ret;
  1218. }
  1219. static int lpass_cdc_va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  1220. struct snd_kcontrol *kcontrol, int event)
  1221. {
  1222. struct snd_soc_component *component =
  1223. snd_soc_dapm_to_component(w->dapm);
  1224. struct device *va_dev = NULL;
  1225. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1226. int ret = 0;
  1227. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1228. &va_priv, __func__))
  1229. return -EINVAL;
  1230. if (!va_priv->micb_supply) {
  1231. dev_err(va_dev,
  1232. "%s:regulator not provided in dtsi\n", __func__);
  1233. return -EINVAL;
  1234. }
  1235. switch (event) {
  1236. case SND_SOC_DAPM_PRE_PMU:
  1237. if (va_priv->micb_users++ > 0)
  1238. return 0;
  1239. ret = regulator_set_voltage(va_priv->micb_supply,
  1240. va_priv->micb_voltage,
  1241. va_priv->micb_voltage);
  1242. if (ret) {
  1243. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  1244. __func__, ret);
  1245. return ret;
  1246. }
  1247. ret = regulator_set_load(va_priv->micb_supply,
  1248. va_priv->micb_current);
  1249. if (ret) {
  1250. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  1251. __func__, ret);
  1252. return ret;
  1253. }
  1254. ret = regulator_enable(va_priv->micb_supply);
  1255. if (ret) {
  1256. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  1257. __func__, ret);
  1258. return ret;
  1259. }
  1260. break;
  1261. case SND_SOC_DAPM_POST_PMD:
  1262. if (--va_priv->micb_users > 0)
  1263. return 0;
  1264. if (va_priv->micb_users < 0) {
  1265. va_priv->micb_users = 0;
  1266. dev_dbg(va_dev, "%s: regulator already disabled\n",
  1267. __func__);
  1268. return 0;
  1269. }
  1270. ret = regulator_disable(va_priv->micb_supply);
  1271. if (ret) {
  1272. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  1273. __func__, ret);
  1274. return ret;
  1275. }
  1276. regulator_set_voltage(va_priv->micb_supply, 0,
  1277. va_priv->micb_voltage);
  1278. regulator_set_load(va_priv->micb_supply, 0);
  1279. break;
  1280. }
  1281. return 0;
  1282. }
  1283. static inline int lpass_cdc_va_macro_path_get(const char *wname,
  1284. unsigned int *path_num)
  1285. {
  1286. int ret = 0;
  1287. char *widget_name = NULL;
  1288. char *w_name = NULL;
  1289. char *path_num_char = NULL;
  1290. char *path_name = NULL;
  1291. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  1292. if (!widget_name)
  1293. return -EINVAL;
  1294. w_name = widget_name;
  1295. path_name = strsep(&widget_name, " ");
  1296. if (!path_name) {
  1297. pr_err("%s: Invalid widget name = %s\n",
  1298. __func__, widget_name);
  1299. ret = -EINVAL;
  1300. goto err;
  1301. }
  1302. path_num_char = strpbrk(path_name, "01234567");
  1303. if (!path_num_char) {
  1304. pr_err("%s: va path index not found\n",
  1305. __func__);
  1306. ret = -EINVAL;
  1307. goto err;
  1308. }
  1309. ret = kstrtouint(path_num_char, 10, path_num);
  1310. if (ret < 0)
  1311. pr_err("%s: Invalid tx path = %s\n",
  1312. __func__, w_name);
  1313. err:
  1314. kfree(w_name);
  1315. return ret;
  1316. }
  1317. static int lpass_cdc_va_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  1318. struct snd_ctl_elem_value *ucontrol)
  1319. {
  1320. struct snd_soc_component *component =
  1321. snd_soc_kcontrol_component(kcontrol);
  1322. struct lpass_cdc_va_macro_priv *priv = NULL;
  1323. struct device *va_dev = NULL;
  1324. int ret = 0;
  1325. int path = 0;
  1326. if (!lpass_cdc_va_macro_get_data(component, &va_dev, &priv, __func__))
  1327. return -EINVAL;
  1328. ret = lpass_cdc_va_macro_path_get(kcontrol->id.name, &path);
  1329. if (ret)
  1330. return ret;
  1331. ucontrol->value.integer.value[0] = priv->dec_mode[path];
  1332. return 0;
  1333. }
  1334. static int lpass_cdc_va_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  1335. struct snd_ctl_elem_value *ucontrol)
  1336. {
  1337. struct snd_soc_component *component =
  1338. snd_soc_kcontrol_component(kcontrol);
  1339. struct lpass_cdc_va_macro_priv *priv = NULL;
  1340. struct device *va_dev = NULL;
  1341. int value = ucontrol->value.integer.value[0];
  1342. int ret = 0;
  1343. int path = 0;
  1344. if (!lpass_cdc_va_macro_get_data(component, &va_dev, &priv, __func__))
  1345. return -EINVAL;
  1346. ret = lpass_cdc_va_macro_path_get(kcontrol->id.name, &path);
  1347. if (ret)
  1348. return ret;
  1349. priv->dec_mode[path] = value;
  1350. return 0;
  1351. }
  1352. static int lpass_cdc_va_macro_hw_params(struct snd_pcm_substream *substream,
  1353. struct snd_pcm_hw_params *params,
  1354. struct snd_soc_dai *dai)
  1355. {
  1356. int tx_fs_rate = -EINVAL;
  1357. struct snd_soc_component *component = dai->component;
  1358. u32 decimator, sample_rate;
  1359. u16 tx_fs_reg = 0;
  1360. struct device *va_dev = NULL;
  1361. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1362. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1363. &va_priv, __func__))
  1364. return -EINVAL;
  1365. dev_dbg(va_dev,
  1366. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1367. dai->name, dai->id, params_rate(params),
  1368. params_channels(params));
  1369. sample_rate = params_rate(params);
  1370. if (sample_rate > 16000)
  1371. va_priv->clk_div_switch = true;
  1372. else
  1373. va_priv->clk_div_switch = false;
  1374. switch (sample_rate) {
  1375. case 8000:
  1376. tx_fs_rate = 0;
  1377. break;
  1378. case 16000:
  1379. tx_fs_rate = 1;
  1380. break;
  1381. case 32000:
  1382. tx_fs_rate = 3;
  1383. break;
  1384. case 48000:
  1385. tx_fs_rate = 4;
  1386. break;
  1387. case 96000:
  1388. tx_fs_rate = 5;
  1389. break;
  1390. case 192000:
  1391. tx_fs_rate = 6;
  1392. break;
  1393. case 384000:
  1394. tx_fs_rate = 7;
  1395. break;
  1396. default:
  1397. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  1398. __func__, params_rate(params));
  1399. return -EINVAL;
  1400. }
  1401. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  1402. LPASS_CDC_VA_MACRO_DEC_MAX) {
  1403. if (decimator >= 0) {
  1404. tx_fs_reg = LPASS_CDC_VA_TX0_TX_PATH_CTL +
  1405. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1406. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  1407. __func__, decimator, sample_rate);
  1408. snd_soc_component_update_bits(component, tx_fs_reg,
  1409. 0x0F, tx_fs_rate);
  1410. } else {
  1411. dev_err(va_dev,
  1412. "%s: ERROR: Invalid decimator: %d\n",
  1413. __func__, decimator);
  1414. return -EINVAL;
  1415. }
  1416. }
  1417. return 0;
  1418. }
  1419. static int lpass_cdc_va_macro_get_channel_map(struct snd_soc_dai *dai,
  1420. unsigned int *tx_num, unsigned int *tx_slot,
  1421. unsigned int *rx_num, unsigned int *rx_slot)
  1422. {
  1423. struct snd_soc_component *component = dai->component;
  1424. struct device *va_dev = NULL;
  1425. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1426. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1427. &va_priv, __func__))
  1428. return -EINVAL;
  1429. switch (dai->id) {
  1430. case LPASS_CDC_VA_MACRO_AIF1_CAP:
  1431. case LPASS_CDC_VA_MACRO_AIF2_CAP:
  1432. case LPASS_CDC_VA_MACRO_AIF3_CAP:
  1433. *tx_slot = va_priv->active_ch_mask[dai->id];
  1434. *tx_num = va_priv->active_ch_cnt[dai->id];
  1435. break;
  1436. default:
  1437. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  1438. break;
  1439. }
  1440. return 0;
  1441. }
  1442. static struct snd_soc_dai_ops lpass_cdc_va_macro_dai_ops = {
  1443. .hw_params = lpass_cdc_va_macro_hw_params,
  1444. .get_channel_map = lpass_cdc_va_macro_get_channel_map,
  1445. };
  1446. static struct snd_soc_dai_driver lpass_cdc_va_macro_dai[] = {
  1447. {
  1448. .name = "va_macro_tx1",
  1449. .id = LPASS_CDC_VA_MACRO_AIF1_CAP,
  1450. .capture = {
  1451. .stream_name = "VA_AIF1 Capture",
  1452. .rates = LPASS_CDC_VA_MACRO_RATES,
  1453. .formats = LPASS_CDC_VA_MACRO_FORMATS,
  1454. .rate_max = 192000,
  1455. .rate_min = 8000,
  1456. .channels_min = 1,
  1457. .channels_max = 8,
  1458. },
  1459. .ops = &lpass_cdc_va_macro_dai_ops,
  1460. },
  1461. {
  1462. .name = "va_macro_tx2",
  1463. .id = LPASS_CDC_VA_MACRO_AIF2_CAP,
  1464. .capture = {
  1465. .stream_name = "VA_AIF2 Capture",
  1466. .rates = LPASS_CDC_VA_MACRO_RATES,
  1467. .formats = LPASS_CDC_VA_MACRO_FORMATS,
  1468. .rate_max = 192000,
  1469. .rate_min = 8000,
  1470. .channels_min = 1,
  1471. .channels_max = 8,
  1472. },
  1473. .ops = &lpass_cdc_va_macro_dai_ops,
  1474. },
  1475. {
  1476. .name = "va_macro_tx3",
  1477. .id = LPASS_CDC_VA_MACRO_AIF3_CAP,
  1478. .capture = {
  1479. .stream_name = "VA_AIF3 Capture",
  1480. .rates = LPASS_CDC_VA_MACRO_RATES,
  1481. .formats = LPASS_CDC_VA_MACRO_FORMATS,
  1482. .rate_max = 192000,
  1483. .rate_min = 8000,
  1484. .channels_min = 1,
  1485. .channels_max = 8,
  1486. },
  1487. .ops = &lpass_cdc_va_macro_dai_ops,
  1488. },
  1489. };
  1490. #define STRING(name) #name
  1491. #define LPASS_CDC_VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1492. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1493. static const struct snd_kcontrol_new name##_mux = \
  1494. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1495. #define LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1496. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1497. static const struct snd_kcontrol_new name##_mux = \
  1498. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1499. #define LPASS_CDC_VA_MACRO_DAPM_MUX(name, shift, kctl) \
  1500. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1501. static const char * const adc_mux_text[] = {
  1502. "MSM_DMIC", "SWR_MIC"
  1503. };
  1504. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec0, LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  1505. 0, adc_mux_text);
  1506. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec1, LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  1507. 0, adc_mux_text);
  1508. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec2, LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  1509. 0, adc_mux_text);
  1510. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec3, LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  1511. 0, adc_mux_text);
  1512. static const char * const dmic_mux_text[] = {
  1513. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1514. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1515. };
  1516. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic0, LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1517. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1518. lpass_cdc_va_macro_put_dec_enum);
  1519. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic1, LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1520. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1521. lpass_cdc_va_macro_put_dec_enum);
  1522. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic2, LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1523. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1524. lpass_cdc_va_macro_put_dec_enum);
  1525. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic3, LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1526. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1527. lpass_cdc_va_macro_put_dec_enum);
  1528. static const char * const smic_mux_text[] = {
  1529. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1530. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1531. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1532. };
  1533. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic0, LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1534. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1535. lpass_cdc_va_macro_put_dec_enum);
  1536. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic1, LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1537. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1538. lpass_cdc_va_macro_put_dec_enum);
  1539. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic2, LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1540. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1541. lpass_cdc_va_macro_put_dec_enum);
  1542. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic3, LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1543. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1544. lpass_cdc_va_macro_put_dec_enum);
  1545. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  1546. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 1, 0,
  1547. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1548. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 1, 0,
  1549. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1550. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 1, 0,
  1551. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1552. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 1, 0,
  1553. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1554. };
  1555. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1556. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 1, 0,
  1557. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1558. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 1, 0,
  1559. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1560. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 1, 0,
  1561. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1562. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 1, 0,
  1563. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1564. };
  1565. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1566. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 1, 0,
  1567. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1568. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 1, 0,
  1569. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1570. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 1, 0,
  1571. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1572. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 1, 0,
  1573. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1574. };
  1575. static const struct snd_soc_dapm_widget lpass_cdc_va_macro_dapm_widgets[] = {
  1576. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1577. SND_SOC_NOPM, LPASS_CDC_VA_MACRO_AIF1_CAP, 0,
  1578. lpass_cdc_va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1579. SND_SOC_DAPM_PRE_PMD),
  1580. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1581. SND_SOC_NOPM, LPASS_CDC_VA_MACRO_AIF2_CAP, 0,
  1582. lpass_cdc_va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1583. SND_SOC_DAPM_PRE_PMD),
  1584. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1585. SND_SOC_NOPM, LPASS_CDC_VA_MACRO_AIF3_CAP, 0,
  1586. lpass_cdc_va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1587. SND_SOC_DAPM_PRE_PMD),
  1588. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1589. LPASS_CDC_VA_MACRO_AIF1_CAP, 0,
  1590. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1591. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1592. LPASS_CDC_VA_MACRO_AIF2_CAP, 0,
  1593. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1594. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1595. LPASS_CDC_VA_MACRO_AIF3_CAP, 0,
  1596. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1597. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1598. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1599. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1600. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1601. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1602. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1603. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1604. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1605. SND_SOC_DAPM_INPUT("VA SWR_INPUT"),
  1606. SND_SOC_DAPM_SUPPLY("VA MIC BIAS", SND_SOC_NOPM, 0, 0,
  1607. lpass_cdc_va_macro_enable_micbias,
  1608. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1609. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1610. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1611. SND_SOC_DAPM_POST_PMD),
  1612. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1613. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1614. SND_SOC_DAPM_POST_PMD),
  1615. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1616. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1617. SND_SOC_DAPM_POST_PMD),
  1618. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1619. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1620. SND_SOC_DAPM_POST_PMD),
  1621. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1622. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1623. SND_SOC_DAPM_POST_PMD),
  1624. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1625. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1626. SND_SOC_DAPM_POST_PMD),
  1627. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1628. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1629. SND_SOC_DAPM_POST_PMD),
  1630. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1631. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1632. SND_SOC_DAPM_POST_PMD),
  1633. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 0,
  1634. &va_dec0_mux, lpass_cdc_va_macro_enable_dec,
  1635. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1636. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1637. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 0,
  1638. &va_dec1_mux, lpass_cdc_va_macro_enable_dec,
  1639. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1640. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1641. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 0,
  1642. &va_dec2_mux, lpass_cdc_va_macro_enable_dec,
  1643. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1644. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1645. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 0,
  1646. &va_dec3_mux, lpass_cdc_va_macro_enable_dec,
  1647. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1648. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1649. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1650. lpass_cdc_va_macro_mclk_event,
  1651. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1652. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", 0, SND_SOC_NOPM, 0, 0,
  1653. lpass_cdc_va_macro_swr_pwr_event,
  1654. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1655. SND_SOC_DAPM_SUPPLY_S("VA_TX_SWR_CLK", -1, SND_SOC_NOPM, 0, 0,
  1656. lpass_cdc_va_macro_tx_swr_clk_event,
  1657. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1658. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", -1, SND_SOC_NOPM, 0, 0,
  1659. lpass_cdc_va_macro_swr_clk_event,
  1660. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1661. };
  1662. static const struct snd_soc_dapm_route va_audio_map[] = {
  1663. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1664. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1665. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1666. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1667. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1668. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1669. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1670. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1671. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1672. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1673. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1674. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1675. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1676. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1677. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1678. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1679. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1680. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1681. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1682. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1683. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1684. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1685. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1686. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1687. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1688. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1689. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1690. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1691. {"VA SMIC MUX0", "SWR_MIC0", "VA SWR_INPUT"},
  1692. {"VA SMIC MUX0", "SWR_MIC1", "VA SWR_INPUT"},
  1693. {"VA SMIC MUX0", "SWR_MIC2", "VA SWR_INPUT"},
  1694. {"VA SMIC MUX0", "SWR_MIC3", "VA SWR_INPUT"},
  1695. {"VA SMIC MUX0", "SWR_MIC4", "VA SWR_INPUT"},
  1696. {"VA SMIC MUX0", "SWR_MIC5", "VA SWR_INPUT"},
  1697. {"VA SMIC MUX0", "SWR_MIC6", "VA SWR_INPUT"},
  1698. {"VA SMIC MUX0", "SWR_MIC7", "VA SWR_INPUT"},
  1699. {"VA SMIC MUX0", "SWR_MIC8", "VA SWR_INPUT"},
  1700. {"VA SMIC MUX0", "SWR_MIC9", "VA SWR_INPUT"},
  1701. {"VA SMIC MUX0", "SWR_MIC10", "VA SWR_INPUT"},
  1702. {"VA SMIC MUX0", "SWR_MIC11", "VA SWR_INPUT"},
  1703. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1704. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1705. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1706. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1707. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1708. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1709. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1710. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1711. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1712. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1713. {"VA SMIC MUX1", "SWR_MIC0", "VA SWR_INPUT"},
  1714. {"VA SMIC MUX1", "SWR_MIC1", "VA SWR_INPUT"},
  1715. {"VA SMIC MUX1", "SWR_MIC2", "VA SWR_INPUT"},
  1716. {"VA SMIC MUX1", "SWR_MIC3", "VA SWR_INPUT"},
  1717. {"VA SMIC MUX1", "SWR_MIC4", "VA SWR_INPUT"},
  1718. {"VA SMIC MUX1", "SWR_MIC5", "VA SWR_INPUT"},
  1719. {"VA SMIC MUX1", "SWR_MIC6", "VA SWR_INPUT"},
  1720. {"VA SMIC MUX1", "SWR_MIC7", "VA SWR_INPUT"},
  1721. {"VA SMIC MUX1", "SWR_MIC8", "VA SWR_INPUT"},
  1722. {"VA SMIC MUX1", "SWR_MIC9", "VA SWR_INPUT"},
  1723. {"VA SMIC MUX1", "SWR_MIC10", "VA SWR_INPUT"},
  1724. {"VA SMIC MUX1", "SWR_MIC11", "VA SWR_INPUT"},
  1725. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1726. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1727. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1728. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1729. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1730. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1731. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1732. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1733. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1734. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1735. {"VA SMIC MUX2", "SWR_MIC0", "VA SWR_INPUT"},
  1736. {"VA SMIC MUX2", "SWR_MIC1", "VA SWR_INPUT"},
  1737. {"VA SMIC MUX2", "SWR_MIC2", "VA SWR_INPUT"},
  1738. {"VA SMIC MUX2", "SWR_MIC3", "VA SWR_INPUT"},
  1739. {"VA SMIC MUX2", "SWR_MIC4", "VA SWR_INPUT"},
  1740. {"VA SMIC MUX2", "SWR_MIC5", "VA SWR_INPUT"},
  1741. {"VA SMIC MUX2", "SWR_MIC6", "VA SWR_INPUT"},
  1742. {"VA SMIC MUX2", "SWR_MIC7", "VA SWR_INPUT"},
  1743. {"VA SMIC MUX2", "SWR_MIC8", "VA SWR_INPUT"},
  1744. {"VA SMIC MUX2", "SWR_MIC9", "VA SWR_INPUT"},
  1745. {"VA SMIC MUX2", "SWR_MIC10", "VA SWR_INPUT"},
  1746. {"VA SMIC MUX2", "SWR_MIC11", "VA SWR_INPUT"},
  1747. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1748. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1749. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1750. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1751. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1752. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1753. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1754. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1755. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1756. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1757. {"VA SMIC MUX3", "SWR_MIC0", "VA SWR_INPUT"},
  1758. {"VA SMIC MUX3", "SWR_MIC1", "VA SWR_INPUT"},
  1759. {"VA SMIC MUX3", "SWR_MIC2", "VA SWR_INPUT"},
  1760. {"VA SMIC MUX3", "SWR_MIC3", "VA SWR_INPUT"},
  1761. {"VA SMIC MUX3", "SWR_MIC4", "VA SWR_INPUT"},
  1762. {"VA SMIC MUX3", "SWR_MIC5", "VA SWR_INPUT"},
  1763. {"VA SMIC MUX3", "SWR_MIC6", "VA SWR_INPUT"},
  1764. {"VA SMIC MUX3", "SWR_MIC7", "VA SWR_INPUT"},
  1765. {"VA SMIC MUX3", "SWR_MIC8", "VA SWR_INPUT"},
  1766. {"VA SMIC MUX3", "SWR_MIC9", "VA SWR_INPUT"},
  1767. {"VA SMIC MUX3", "SWR_MIC10", "VA SWR_INPUT"},
  1768. {"VA SMIC MUX3", "SWR_MIC11", "VA SWR_INPUT"},
  1769. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1770. {"VA_AIF1 CAP", NULL, "VA_SWR_CLK"},
  1771. {"VA_AIF2 CAP", NULL, "VA_SWR_CLK"},
  1772. {"VA_AIF3 CAP", NULL, "VA_SWR_CLK"},
  1773. };
  1774. static const char * const dec_mode_mux_text[] = {
  1775. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  1776. };
  1777. static const struct soc_enum dec_mode_mux_enum =
  1778. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  1779. dec_mode_mux_text);
  1780. static const struct snd_kcontrol_new lpass_cdc_va_macro_snd_controls[] = {
  1781. SOC_SINGLE_S8_TLV("VA_DEC0 Volume",
  1782. LPASS_CDC_VA_TX0_TX_VOL_CTL,
  1783. -84, 40, digital_gain),
  1784. SOC_SINGLE_S8_TLV("VA_DEC1 Volume",
  1785. LPASS_CDC_VA_TX1_TX_VOL_CTL,
  1786. -84, 40, digital_gain),
  1787. SOC_SINGLE_S8_TLV("VA_DEC2 Volume",
  1788. LPASS_CDC_VA_TX2_TX_VOL_CTL,
  1789. -84, 40, digital_gain),
  1790. SOC_SINGLE_S8_TLV("VA_DEC3 Volume",
  1791. LPASS_CDC_VA_TX3_TX_VOL_CTL,
  1792. -84, 40, digital_gain),
  1793. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  1794. lpass_cdc_va_macro_lpi_get, lpass_cdc_va_macro_lpi_put),
  1795. SOC_ENUM_EXT("VA_DEC0 MODE", dec_mode_mux_enum,
  1796. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1797. SOC_ENUM_EXT("VA_DEC1 MODE", dec_mode_mux_enum,
  1798. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1799. SOC_ENUM_EXT("VA_DEC2 MODE", dec_mode_mux_enum,
  1800. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1801. SOC_ENUM_EXT("VA_DEC3 MODE", dec_mode_mux_enum,
  1802. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1803. };
  1804. static int lpass_cdc_va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1805. struct lpass_cdc_va_macro_priv *va_priv)
  1806. {
  1807. u32 div_factor;
  1808. u32 mclk_rate = LPASS_CDC_VA_MACRO_MCLK_FREQ;
  1809. if (dmic_sample_rate == LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1810. mclk_rate % dmic_sample_rate != 0)
  1811. goto undefined_rate;
  1812. div_factor = mclk_rate / dmic_sample_rate;
  1813. switch (div_factor) {
  1814. case 2:
  1815. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_2;
  1816. break;
  1817. case 3:
  1818. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_3;
  1819. break;
  1820. case 4:
  1821. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_4;
  1822. break;
  1823. case 6:
  1824. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_6;
  1825. break;
  1826. case 8:
  1827. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_8;
  1828. break;
  1829. case 16:
  1830. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_16;
  1831. break;
  1832. default:
  1833. /* Any other DIV factor is invalid */
  1834. goto undefined_rate;
  1835. }
  1836. /* Valid dmic DIV factors */
  1837. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1838. __func__, div_factor, mclk_rate);
  1839. return dmic_sample_rate;
  1840. undefined_rate:
  1841. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1842. __func__, dmic_sample_rate, mclk_rate);
  1843. dmic_sample_rate = LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1844. return dmic_sample_rate;
  1845. }
  1846. static int lpass_cdc_va_macro_init(struct snd_soc_component *component)
  1847. {
  1848. struct snd_soc_dapm_context *dapm =
  1849. snd_soc_component_get_dapm(component);
  1850. int ret, i;
  1851. struct device *va_dev = NULL;
  1852. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1853. va_dev = lpass_cdc_get_device_ptr(component->dev, VA_MACRO);
  1854. if (!va_dev) {
  1855. dev_err(component->dev,
  1856. "%s: null device for macro!\n", __func__);
  1857. return -EINVAL;
  1858. }
  1859. va_priv = dev_get_drvdata(va_dev);
  1860. if (!va_priv) {
  1861. dev_err(component->dev,
  1862. "%s: priv is null for macro!\n", __func__);
  1863. return -EINVAL;
  1864. }
  1865. va_priv->lpi_enable = false;
  1866. //va_priv->register_event_listener = false;
  1867. va_priv->version = lpass_cdc_get_version(va_dev);
  1868. ret = snd_soc_dapm_new_controls(dapm,
  1869. lpass_cdc_va_macro_dapm_widgets,
  1870. ARRAY_SIZE(lpass_cdc_va_macro_dapm_widgets));
  1871. if (ret < 0) {
  1872. dev_err(va_dev, "%s: Failed to add controls\n",
  1873. __func__);
  1874. return ret;
  1875. }
  1876. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  1877. ARRAY_SIZE(va_audio_map));
  1878. if (ret < 0) {
  1879. dev_err(va_dev, "%s: Failed to add routes\n",
  1880. __func__);
  1881. return ret;
  1882. }
  1883. ret = snd_soc_dapm_new_widgets(dapm->card);
  1884. if (ret < 0) {
  1885. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  1886. return ret;
  1887. }
  1888. ret = snd_soc_add_component_controls(component,
  1889. lpass_cdc_va_macro_snd_controls,
  1890. ARRAY_SIZE(lpass_cdc_va_macro_snd_controls));
  1891. if (ret < 0) {
  1892. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  1893. __func__);
  1894. return ret;
  1895. }
  1896. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  1897. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  1898. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  1899. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_INPUT");
  1900. snd_soc_dapm_sync(dapm);
  1901. for (i = 0; i < LPASS_CDC_VA_MACRO_NUM_DECIMATORS; i++) {
  1902. va_priv->va_hpf_work[i].va_priv = va_priv;
  1903. va_priv->va_hpf_work[i].decimator = i;
  1904. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  1905. lpass_cdc_va_macro_tx_hpf_corner_freq_callback);
  1906. }
  1907. for (i = 0; i < LPASS_CDC_VA_MACRO_NUM_DECIMATORS; i++) {
  1908. va_priv->va_mute_dwork[i].va_priv = va_priv;
  1909. va_priv->va_mute_dwork[i].decimator = i;
  1910. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  1911. lpass_cdc_va_macro_mute_update_callback);
  1912. }
  1913. va_priv->component = component;
  1914. snd_soc_component_update_bits(component,
  1915. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL0, 0xEE, 0xCC);
  1916. snd_soc_component_update_bits(component,
  1917. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL1, 0xEE, 0xCC);
  1918. snd_soc_component_update_bits(component,
  1919. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL2, 0xEE, 0xCC);
  1920. return 0;
  1921. }
  1922. static int lpass_cdc_va_macro_deinit(struct snd_soc_component *component)
  1923. {
  1924. struct device *va_dev = NULL;
  1925. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1926. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1927. &va_priv, __func__))
  1928. return -EINVAL;
  1929. va_priv->component = NULL;
  1930. return 0;
  1931. }
  1932. static void lpass_cdc_va_macro_add_child_devices(struct work_struct *work)
  1933. {
  1934. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1935. struct platform_device *pdev = NULL;
  1936. struct device_node *node = NULL;
  1937. struct lpass_cdc_va_macro_swr_ctrl_data *swr_ctrl_data = NULL;
  1938. struct lpass_cdc_va_macro_swr_ctrl_data *temp = NULL;
  1939. int ret = 0;
  1940. u16 count = 0, ctrl_num = 0;
  1941. struct lpass_cdc_va_macro_swr_ctrl_platform_data *platdata = NULL;
  1942. char plat_dev_name[LPASS_CDC_VA_MACRO_SWR_STRING_LEN] = "";
  1943. bool va_swr_master_node = false;
  1944. va_priv = container_of(work, struct lpass_cdc_va_macro_priv,
  1945. lpass_cdc_va_macro_add_child_devices_work);
  1946. if (!va_priv) {
  1947. pr_err("%s: Memory for va_priv does not exist\n",
  1948. __func__);
  1949. return;
  1950. }
  1951. if (!va_priv->dev) {
  1952. pr_err("%s: VA dev does not exist\n", __func__);
  1953. return;
  1954. }
  1955. if (!va_priv->dev->of_node) {
  1956. dev_err(va_priv->dev,
  1957. "%s: DT node for va_priv does not exist\n", __func__);
  1958. return;
  1959. }
  1960. platdata = &va_priv->swr_plat_data;
  1961. va_priv->child_count = 0;
  1962. for_each_available_child_of_node(va_priv->dev->of_node, node) {
  1963. va_swr_master_node = false;
  1964. if (strnstr(node->name, "va_swr_master",
  1965. strlen("va_swr_master")) != NULL)
  1966. va_swr_master_node = true;
  1967. if (va_swr_master_node)
  1968. strlcpy(plat_dev_name, "va_swr_ctrl",
  1969. (LPASS_CDC_VA_MACRO_SWR_STRING_LEN - 1));
  1970. else
  1971. strlcpy(plat_dev_name, node->name,
  1972. (LPASS_CDC_VA_MACRO_SWR_STRING_LEN - 1));
  1973. pdev = platform_device_alloc(plat_dev_name, -1);
  1974. if (!pdev) {
  1975. dev_err(va_priv->dev, "%s: pdev memory alloc failed\n",
  1976. __func__);
  1977. ret = -ENOMEM;
  1978. goto err;
  1979. }
  1980. pdev->dev.parent = va_priv->dev;
  1981. pdev->dev.of_node = node;
  1982. if (va_swr_master_node) {
  1983. ret = platform_device_add_data(pdev, platdata,
  1984. sizeof(*platdata));
  1985. if (ret) {
  1986. dev_err(&pdev->dev,
  1987. "%s: cannot add plat data ctrl:%d\n",
  1988. __func__, ctrl_num);
  1989. goto fail_pdev_add;
  1990. }
  1991. temp = krealloc(swr_ctrl_data,
  1992. (ctrl_num + 1) * sizeof(
  1993. struct lpass_cdc_va_macro_swr_ctrl_data),
  1994. GFP_KERNEL);
  1995. if (!temp) {
  1996. ret = -ENOMEM;
  1997. goto fail_pdev_add;
  1998. }
  1999. swr_ctrl_data = temp;
  2000. swr_ctrl_data[ctrl_num].va_swr_pdev = pdev;
  2001. ctrl_num++;
  2002. dev_dbg(&pdev->dev,
  2003. "%s: Adding soundwire ctrl device(s)\n",
  2004. __func__);
  2005. va_priv->swr_ctrl_data = swr_ctrl_data;
  2006. }
  2007. ret = platform_device_add(pdev);
  2008. if (ret) {
  2009. dev_err(&pdev->dev,
  2010. "%s: Cannot add platform device\n",
  2011. __func__);
  2012. goto fail_pdev_add;
  2013. }
  2014. if (va_priv->child_count < LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX)
  2015. va_priv->pdev_child_devices[
  2016. va_priv->child_count++] = pdev;
  2017. else
  2018. goto err;
  2019. }
  2020. return;
  2021. fail_pdev_add:
  2022. for (count = 0; count < va_priv->child_count; count++)
  2023. platform_device_put(va_priv->pdev_child_devices[count]);
  2024. err:
  2025. return;
  2026. }
  2027. static int lpass_cdc_va_macro_set_port_map(struct snd_soc_component *component,
  2028. u32 usecase, u32 size, void *data)
  2029. {
  2030. struct device *va_dev = NULL;
  2031. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  2032. struct swrm_port_config port_cfg;
  2033. int ret = 0;
  2034. if (!lpass_cdc_va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2035. return -EINVAL;
  2036. memset(&port_cfg, 0, sizeof(port_cfg));
  2037. port_cfg.uc = usecase;
  2038. port_cfg.size = size;
  2039. port_cfg.params = data;
  2040. if (va_priv->swr_ctrl_data)
  2041. ret = swrm_wcd_notify(
  2042. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2043. SWR_SET_PORT_MAP, &port_cfg);
  2044. return ret;
  2045. }
  2046. static int lpass_cdc_va_macro_reg_wake_irq(struct snd_soc_component *component,
  2047. u32 data)
  2048. {
  2049. struct device *va_dev = NULL;
  2050. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  2051. u32 ipc_wakeup = data;
  2052. int ret = 0;
  2053. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  2054. &va_priv, __func__))
  2055. return -EINVAL;
  2056. if (va_priv->swr_ctrl_data)
  2057. ret = swrm_wcd_notify(
  2058. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2059. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  2060. return ret;
  2061. }
  2062. static void lpass_cdc_va_macro_init_ops(struct macro_ops *ops,
  2063. char __iomem *va_io_base)
  2064. {
  2065. memset(ops, 0, sizeof(struct macro_ops));
  2066. ops->dai_ptr = lpass_cdc_va_macro_dai;
  2067. ops->num_dais = ARRAY_SIZE(lpass_cdc_va_macro_dai);
  2068. ops->init = lpass_cdc_va_macro_init;
  2069. ops->exit = lpass_cdc_va_macro_deinit;
  2070. ops->io_base = va_io_base;
  2071. ops->event_handler = lpass_cdc_va_macro_event_handler;
  2072. ops->set_port_map = lpass_cdc_va_macro_set_port_map;
  2073. ops->reg_wake_irq = lpass_cdc_va_macro_reg_wake_irq;
  2074. ops->clk_div_get = lpass_cdc_va_macro_clk_div_get;
  2075. }
  2076. static int lpass_cdc_va_macro_probe(struct platform_device *pdev)
  2077. {
  2078. struct macro_ops ops;
  2079. struct lpass_cdc_va_macro_priv *va_priv;
  2080. u32 va_base_addr, sample_rate = 0;
  2081. char __iomem *va_io_base;
  2082. const char *micb_supply_str = "va-vdd-micb-supply";
  2083. const char *micb_supply_str1 = "va-vdd-micb";
  2084. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  2085. const char *micb_current_str = "qcom,va-vdd-micb-current";
  2086. int ret = 0;
  2087. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  2088. const char *wcd_dmic_enabled = "qcom,wcd-dmic-enabled";
  2089. u32 default_clk_id = 0;
  2090. struct clk *lpass_audio_hw_vote = NULL;
  2091. u32 is_used_va_swr_gpio = 0;
  2092. const char *is_used_va_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2093. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_va_macro_priv),
  2094. GFP_KERNEL);
  2095. if (!va_priv)
  2096. return -ENOMEM;
  2097. va_priv->dev = &pdev->dev;
  2098. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2099. &va_base_addr);
  2100. if (ret) {
  2101. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2102. __func__, "reg");
  2103. return ret;
  2104. }
  2105. if (of_find_property(pdev->dev.of_node, wcd_dmic_enabled, NULL))
  2106. va_priv->wcd_dmic_enabled = true;
  2107. else
  2108. va_priv->wcd_dmic_enabled = false;
  2109. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2110. &sample_rate);
  2111. if (ret) {
  2112. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  2113. __func__, sample_rate);
  2114. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_2;
  2115. } else {
  2116. if (lpass_cdc_va_macro_validate_dmic_sample_rate(
  2117. sample_rate, va_priv) ==
  2118. LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2119. return -EINVAL;
  2120. }
  2121. if (of_find_property(pdev->dev.of_node, is_used_va_swr_gpio_dt,
  2122. NULL)) {
  2123. ret = of_property_read_u32(pdev->dev.of_node,
  2124. is_used_va_swr_gpio_dt,
  2125. &is_used_va_swr_gpio);
  2126. if (ret) {
  2127. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2128. __func__, is_used_va_swr_gpio_dt);
  2129. is_used_va_swr_gpio = 0;
  2130. }
  2131. }
  2132. va_priv->va_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2133. "qcom,va-swr-gpios", 0);
  2134. if (!va_priv->va_swr_gpio_p && is_used_va_swr_gpio) {
  2135. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2136. __func__);
  2137. return -EINVAL;
  2138. }
  2139. if ((msm_cdc_pinctrl_get_state(va_priv->va_swr_gpio_p) < 0) &&
  2140. is_used_va_swr_gpio) {
  2141. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2142. __func__);
  2143. return -EPROBE_DEFER;
  2144. }
  2145. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  2146. LPASS_CDC_VA_MACRO_MAX_OFFSET);
  2147. if (!va_io_base) {
  2148. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2149. return -EINVAL;
  2150. }
  2151. va_priv->va_io_base = va_io_base;
  2152. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2153. if (IS_ERR(lpass_audio_hw_vote)) {
  2154. ret = PTR_ERR(lpass_audio_hw_vote);
  2155. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2156. __func__, "lpass_audio_hw_vote", ret);
  2157. lpass_audio_hw_vote = NULL;
  2158. ret = 0;
  2159. }
  2160. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  2161. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  2162. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  2163. micb_supply_str1);
  2164. if (IS_ERR(va_priv->micb_supply)) {
  2165. ret = PTR_ERR(va_priv->micb_supply);
  2166. dev_err(&pdev->dev,
  2167. "%s:Failed to get micbias supply for VA Mic %d\n",
  2168. __func__, ret);
  2169. return ret;
  2170. }
  2171. ret = of_property_read_u32(pdev->dev.of_node,
  2172. micb_voltage_str,
  2173. &va_priv->micb_voltage);
  2174. if (ret) {
  2175. dev_err(&pdev->dev,
  2176. "%s:Looking up %s property in node %s failed\n",
  2177. __func__, micb_voltage_str,
  2178. pdev->dev.of_node->full_name);
  2179. return ret;
  2180. }
  2181. ret = of_property_read_u32(pdev->dev.of_node,
  2182. micb_current_str,
  2183. &va_priv->micb_current);
  2184. if (ret) {
  2185. dev_err(&pdev->dev,
  2186. "%s:Looking up %s property in node %s failed\n",
  2187. __func__, micb_current_str,
  2188. pdev->dev.of_node->full_name);
  2189. return ret;
  2190. }
  2191. }
  2192. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2193. &default_clk_id);
  2194. if (ret) {
  2195. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2196. __func__, "qcom,default-clk-id");
  2197. default_clk_id = VA_CORE_CLK;
  2198. }
  2199. va_priv->clk_id = VA_CORE_CLK;
  2200. va_priv->default_clk_id = default_clk_id;
  2201. if (is_used_va_swr_gpio) {
  2202. va_priv->reset_swr = true;
  2203. INIT_WORK(&va_priv->lpass_cdc_va_macro_add_child_devices_work,
  2204. lpass_cdc_va_macro_add_child_devices);
  2205. va_priv->swr_plat_data.handle = (void *) va_priv;
  2206. va_priv->swr_plat_data.read = NULL;
  2207. va_priv->swr_plat_data.write = NULL;
  2208. va_priv->swr_plat_data.bulk_write = NULL;
  2209. va_priv->swr_plat_data.clk = lpass_cdc_va_macro_swrm_clock;
  2210. va_priv->swr_plat_data.core_vote = lpass_cdc_va_macro_core_vote;
  2211. va_priv->swr_plat_data.handle_irq = NULL;
  2212. mutex_init(&va_priv->swr_clk_lock);
  2213. }
  2214. va_priv->is_used_va_swr_gpio = is_used_va_swr_gpio;
  2215. mutex_init(&va_priv->mclk_lock);
  2216. dev_set_drvdata(&pdev->dev, va_priv);
  2217. lpass_cdc_va_macro_init_ops(&ops, va_io_base);
  2218. ops.clk_id_req = va_priv->default_clk_id;
  2219. ops.default_clk_id = va_priv->default_clk_id;
  2220. ret = lpass_cdc_register_macro(&pdev->dev, VA_MACRO, &ops);
  2221. if (ret < 0) {
  2222. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2223. goto reg_macro_fail;
  2224. }
  2225. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  2226. pm_runtime_use_autosuspend(&pdev->dev);
  2227. pm_runtime_set_suspended(&pdev->dev);
  2228. pm_suspend_ignore_children(&pdev->dev, true);
  2229. pm_runtime_enable(&pdev->dev);
  2230. if (is_used_va_swr_gpio)
  2231. schedule_work(&va_priv->lpass_cdc_va_macro_add_child_devices_work);
  2232. return ret;
  2233. reg_macro_fail:
  2234. mutex_destroy(&va_priv->mclk_lock);
  2235. if (is_used_va_swr_gpio)
  2236. mutex_destroy(&va_priv->swr_clk_lock);
  2237. return ret;
  2238. }
  2239. static int lpass_cdc_va_macro_remove(struct platform_device *pdev)
  2240. {
  2241. struct lpass_cdc_va_macro_priv *va_priv;
  2242. int count = 0;
  2243. va_priv = dev_get_drvdata(&pdev->dev);
  2244. if (!va_priv)
  2245. return -EINVAL;
  2246. if (va_priv->is_used_va_swr_gpio) {
  2247. if (va_priv->swr_ctrl_data)
  2248. kfree(va_priv->swr_ctrl_data);
  2249. for (count = 0; count < va_priv->child_count &&
  2250. count < LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX; count++)
  2251. platform_device_unregister(
  2252. va_priv->pdev_child_devices[count]);
  2253. }
  2254. pm_runtime_disable(&pdev->dev);
  2255. pm_runtime_set_suspended(&pdev->dev);
  2256. lpass_cdc_unregister_macro(&pdev->dev, VA_MACRO);
  2257. mutex_destroy(&va_priv->mclk_lock);
  2258. if (va_priv->is_used_va_swr_gpio)
  2259. mutex_destroy(&va_priv->swr_clk_lock);
  2260. return 0;
  2261. }
  2262. static const struct of_device_id lpass_cdc_va_macro_dt_match[] = {
  2263. {.compatible = "qcom,lpass-cdc-va-macro"},
  2264. {}
  2265. };
  2266. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  2267. SET_SYSTEM_SLEEP_PM_OPS(
  2268. pm_runtime_force_suspend,
  2269. pm_runtime_force_resume
  2270. )
  2271. SET_RUNTIME_PM_OPS(
  2272. lpass_cdc_runtime_suspend,
  2273. lpass_cdc_runtime_resume,
  2274. NULL
  2275. )
  2276. };
  2277. static struct platform_driver lpass_cdc_va_macro_driver = {
  2278. .driver = {
  2279. .name = "lpass_cdc_va_macro",
  2280. .owner = THIS_MODULE,
  2281. .pm = &lpass_cdc_dev_pm_ops,
  2282. .of_match_table = lpass_cdc_va_macro_dt_match,
  2283. .suppress_bind_attrs = true,
  2284. },
  2285. .probe = lpass_cdc_va_macro_probe,
  2286. .remove = lpass_cdc_va_macro_remove,
  2287. };
  2288. module_platform_driver(lpass_cdc_va_macro_driver);
  2289. MODULE_DESCRIPTION("LPASS codec VA macro driver");
  2290. MODULE_LICENSE("GPL v2");