htt.h 1003 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975159761597715978159791598015981159821598315984159851598615987159881598915990159911599215993159941599515996159971599815999160001600116002160031600416005160061600716008160091601016011160121601316014160151601616017160181601916020160211602216023160241602516026160271602816029160301603116032160331603416035160361603716038160391604016041160421604316044160451604616047160481604916050160511605216053160541605516056160571605816059160601606116062160631606416065160661606716068160691607016071160721607316074160751607616077160781607916080160811608216083160841608516086160871608816089160901609116092160931609416095160961609716098160991610016101161021610316104161051610616107161081610916110161111611216113161141611516116161171611816119161201612116122161231612416125161261612716128161291613016131161321613316134161351613616137161381613916140161411614216143161441614516146161471614816149161501615116152161531615416155161561615716158161591616016161161621616316164161651616616167161681616916170161711617216173161741617516176161771617816179161801618116182161831618416185161861618716188161891619016191161921619316194161951619616197161981619916200162011620216203162041620516206162071620816209162101621116212162131621416215162161621716218162191622016221162221622316224162251622616227162281622916230162311623216233162341623516236162371623816239162401624116242162431624416245162461624716248162491625016251162521625316254162551625616257162581625916260162611626216263162641626516266162671626816269162701627116272162731627416275162761627716278162791628016281162821628316284162851628616287162881628916290162911629216293162941629516296162971629816299163001630116302163031630416305163061630716308163091631016311163121631316314163151631616317163181631916320163211632216323163241632516326163271632816329163301633116332163331633416335163361633716338163391634016341163421634316344163451634616347163481634916350163511635216353163541635516356163571635816359163601636116362163631636416365163661636716368163691637016371163721637316374163751637616377163781637916380163811638216383163841638516386163871638816389163901639116392163931639416395163961639716398163991640016401164021640316404164051640616407164081640916410164111641216413164141641516416164171641816419164201642116422164231642416425164261642716428164291643016431164321643316434164351643616437164381643916440164411644216443164441644516446164471644816449164501645116452164531645416455164561645716458164591646016461164621646316464164651646616467164681646916470164711647216473164741647516476164771647816479164801648116482164831648416485164861648716488164891649016491164921649316494164951649616497164981649916500165011650216503165041650516506165071650816509165101651116512165131651416515165161651716518165191652016521165221652316524165251652616527165281652916530165311653216533165341653516536165371653816539165401654116542165431654416545165461654716548165491655016551165521655316554165551655616557165581655916560165611656216563165641656516566165671656816569165701657116572165731657416575165761657716578165791658016581165821658316584165851658616587165881658916590165911659216593165941659516596165971659816599166001660116602166031660416605166061660716608166091661016611166121661316614166151661616617166181661916620166211662216623166241662516626166271662816629166301663116632166331663416635166361663716638166391664016641166421664316644166451664616647166481664916650166511665216653166541665516656166571665816659166601666116662166631666416665166661666716668166691667016671166721667316674166751667616677166781667916680166811668216683166841668516686166871668816689166901669116692166931669416695166961669716698166991670016701167021670316704167051670616707167081670916710167111671216713167141671516716167171671816719167201672116722167231672416725167261672716728167291673016731167321673316734167351673616737167381673916740167411674216743167441674516746167471674816749167501675116752167531675416755167561675716758167591676016761167621676316764167651676616767167681676916770167711677216773167741677516776167771677816779167801678116782167831678416785167861678716788167891679016791167921679316794167951679616797167981679916800168011680216803168041680516806168071680816809168101681116812168131681416815168161681716818168191682016821168221682316824168251682616827168281682916830168311683216833168341683516836168371683816839168401684116842168431684416845168461684716848168491685016851168521685316854168551685616857168581685916860168611686216863168641686516866168671686816869168701687116872168731687416875168761687716878168791688016881168821688316884168851688616887168881688916890168911689216893168941689516896168971689816899169001690116902169031690416905169061690716908169091691016911169121691316914169151691616917169181691916920169211692216923169241692516926169271692816929169301693116932169331693416935169361693716938169391694016941169421694316944169451694616947169481694916950169511695216953169541695516956169571695816959169601696116962169631696416965169661696716968169691697016971169721697316974169751697616977169781697916980169811698216983169841698516986169871698816989169901699116992169931699416995169961699716998169991700017001170021700317004170051700617007170081700917010170111701217013170141701517016170171701817019170201702117022170231702417025170261702717028170291703017031170321703317034170351703617037170381703917040170411704217043170441704517046170471704817049170501705117052170531705417055170561705717058170591706017061170621706317064170651706617067170681706917070170711707217073170741707517076170771707817079170801708117082170831708417085170861708717088170891709017091170921709317094170951709617097170981709917100171011710217103171041710517106171071710817109171101711117112171131711417115171161711717118171191712017121171221712317124171251712617127171281712917130171311713217133171341713517136171371713817139171401714117142171431714417145171461714717148171491715017151171521715317154171551715617157171581715917160171611716217163171641716517166171671716817169171701717117172171731717417175171761717717178171791718017181171821718317184171851718617187171881718917190171911719217193171941719517196171971719817199172001720117202172031720417205172061720717208172091721017211172121721317214172151721617217172181721917220172211722217223172241722517226172271722817229172301723117232172331723417235172361723717238172391724017241172421724317244172451724617247172481724917250172511725217253172541725517256172571725817259172601726117262172631726417265172661726717268172691727017271172721727317274172751727617277172781727917280172811728217283172841728517286172871728817289172901729117292172931729417295172961729717298172991730017301173021730317304173051730617307173081730917310173111731217313173141731517316173171731817319173201732117322173231732417325173261732717328173291733017331173321733317334173351733617337173381733917340173411734217343173441734517346173471734817349173501735117352173531735417355173561735717358173591736017361173621736317364173651736617367173681736917370173711737217373173741737517376173771737817379173801738117382173831738417385173861738717388173891739017391173921739317394173951739617397173981739917400174011740217403174041740517406174071740817409174101741117412174131741417415174161741717418174191742017421174221742317424174251742617427174281742917430174311743217433174341743517436174371743817439174401744117442174431744417445174461744717448174491745017451174521745317454174551745617457174581745917460174611746217463174641746517466174671746817469174701747117472174731747417475174761747717478174791748017481174821748317484174851748617487174881748917490174911749217493174941749517496174971749817499175001750117502175031750417505175061750717508175091751017511175121751317514175151751617517175181751917520175211752217523175241752517526175271752817529175301753117532175331753417535175361753717538175391754017541175421754317544175451754617547175481754917550175511755217553175541755517556175571755817559175601756117562175631756417565175661756717568175691757017571175721757317574175751757617577175781757917580175811758217583175841758517586175871758817589175901759117592175931759417595175961759717598175991760017601176021760317604176051760617607176081760917610176111761217613176141761517616176171761817619176201762117622176231762417625176261762717628176291763017631176321763317634176351763617637176381763917640176411764217643176441764517646176471764817649176501765117652176531765417655176561765717658176591766017661176621766317664176651766617667176681766917670176711767217673176741767517676176771767817679176801768117682176831768417685176861768717688176891769017691176921769317694176951769617697176981769917700177011770217703177041770517706177071770817709177101771117712177131771417715177161771717718177191772017721177221772317724177251772617727177281772917730177311773217733177341773517736177371773817739177401774117742177431774417745177461774717748177491775017751177521775317754177551775617757177581775917760177611776217763177641776517766177671776817769177701777117772177731777417775177761777717778177791778017781177821778317784177851778617787177881778917790177911779217793177941779517796177971779817799178001780117802178031780417805178061780717808178091781017811178121781317814178151781617817178181781917820178211782217823178241782517826178271782817829178301783117832178331783417835178361783717838178391784017841178421784317844178451784617847178481784917850178511785217853178541785517856178571785817859178601786117862178631786417865178661786717868178691787017871178721787317874178751787617877178781787917880178811788217883178841788517886178871788817889178901789117892178931789417895178961789717898178991790017901179021790317904179051790617907179081790917910179111791217913179141791517916179171791817919179201792117922179231792417925179261792717928179291793017931179321793317934179351793617937179381793917940179411794217943179441794517946179471794817949179501795117952179531795417955179561795717958179591796017961179621796317964179651796617967179681796917970179711797217973179741797517976179771797817979179801798117982179831798417985179861798717988179891799017991179921799317994179951799617997179981799918000180011800218003180041800518006180071800818009180101801118012180131801418015180161801718018180191802018021180221802318024180251802618027180281802918030180311803218033180341803518036180371803818039180401804118042180431804418045180461804718048180491805018051180521805318054180551805618057180581805918060180611806218063180641806518066180671806818069180701807118072180731807418075180761807718078180791808018081180821808318084180851808618087180881808918090180911809218093180941809518096180971809818099181001810118102181031810418105181061810718108181091811018111181121811318114181151811618117181181811918120181211812218123181241812518126181271812818129181301813118132181331813418135181361813718138181391814018141181421814318144181451814618147181481814918150181511815218153181541815518156181571815818159181601816118162181631816418165181661816718168181691817018171181721817318174181751817618177181781817918180181811818218183181841818518186181871818818189181901819118192181931819418195181961819718198181991820018201182021820318204182051820618207182081820918210182111821218213182141821518216182171821818219182201822118222182231822418225182261822718228182291823018231182321823318234182351823618237182381823918240182411824218243182441824518246182471824818249182501825118252182531825418255182561825718258182591826018261182621826318264182651826618267182681826918270182711827218273182741827518276182771827818279182801828118282182831828418285182861828718288182891829018291182921829318294182951829618297182981829918300183011830218303183041830518306183071830818309183101831118312183131831418315183161831718318183191832018321183221832318324183251832618327183281832918330183311833218333183341833518336183371833818339183401834118342183431834418345183461834718348183491835018351183521835318354183551835618357183581835918360183611836218363183641836518366183671836818369183701837118372183731837418375183761837718378183791838018381183821838318384183851838618387183881838918390183911839218393183941839518396183971839818399184001840118402184031840418405184061840718408184091841018411184121841318414184151841618417184181841918420184211842218423184241842518426184271842818429184301843118432184331843418435184361843718438184391844018441184421844318444184451844618447184481844918450184511845218453184541845518456184571845818459184601846118462184631846418465184661846718468184691847018471184721847318474184751847618477184781847918480184811848218483184841848518486184871848818489184901849118492184931849418495184961849718498184991850018501185021850318504185051850618507185081850918510185111851218513185141851518516185171851818519185201852118522185231852418525185261852718528185291853018531185321853318534185351853618537185381853918540185411854218543185441854518546185471854818549185501855118552185531855418555185561855718558185591856018561185621856318564185651856618567185681856918570185711857218573185741857518576185771857818579185801858118582185831858418585185861858718588185891859018591185921859318594185951859618597185981859918600186011860218603186041860518606186071860818609186101861118612186131861418615186161861718618186191862018621186221862318624186251862618627186281862918630186311863218633186341863518636186371863818639186401864118642186431864418645186461864718648186491865018651186521865318654186551865618657186581865918660186611866218663186641866518666186671866818669186701867118672186731867418675186761867718678186791868018681186821868318684186851868618687186881868918690186911869218693186941869518696186971869818699187001870118702187031870418705187061870718708187091871018711187121871318714187151871618717187181871918720187211872218723187241872518726187271872818729187301873118732187331873418735187361873718738187391874018741187421874318744187451874618747187481874918750187511875218753187541875518756187571875818759187601876118762187631876418765187661876718768187691877018771187721877318774187751877618777187781877918780187811878218783187841878518786187871878818789187901879118792187931879418795187961879718798187991880018801188021880318804188051880618807188081880918810188111881218813188141881518816188171881818819188201882118822188231882418825188261882718828188291883018831188321883318834188351883618837188381883918840188411884218843188441884518846188471884818849188501885118852188531885418855188561885718858188591886018861188621886318864188651886618867188681886918870188711887218873188741887518876188771887818879188801888118882188831888418885188861888718888188891889018891188921889318894188951889618897188981889918900189011890218903189041890518906189071890818909189101891118912189131891418915189161891718918189191892018921189221892318924189251892618927189281892918930189311893218933189341893518936189371893818939189401894118942189431894418945189461894718948189491895018951189521895318954189551895618957189581895918960189611896218963189641896518966189671896818969189701897118972189731897418975189761897718978189791898018981189821898318984189851898618987189881898918990189911899218993189941899518996189971899818999190001900119002190031900419005190061900719008190091901019011190121901319014190151901619017190181901919020190211902219023190241902519026190271902819029190301903119032190331903419035190361903719038190391904019041190421904319044190451904619047190481904919050190511905219053190541905519056190571905819059190601906119062190631906419065190661906719068190691907019071190721907319074190751907619077190781907919080190811908219083190841908519086190871908819089190901909119092190931909419095190961909719098190991910019101191021910319104191051910619107191081910919110191111911219113191141911519116191171911819119191201912119122191231912419125191261912719128191291913019131191321913319134191351913619137191381913919140191411914219143191441914519146191471914819149191501915119152191531915419155191561915719158191591916019161191621916319164191651916619167191681916919170191711917219173191741917519176191771917819179191801918119182191831918419185191861918719188191891919019191191921919319194191951919619197191981919919200192011920219203192041920519206192071920819209192101921119212192131921419215192161921719218192191922019221192221922319224192251922619227192281922919230192311923219233192341923519236192371923819239192401924119242192431924419245192461924719248192491925019251192521925319254192551925619257192581925919260192611926219263192641926519266192671926819269192701927119272192731927419275192761927719278192791928019281192821928319284192851928619287192881928919290192911929219293192941929519296192971929819299193001930119302193031930419305193061930719308193091931019311193121931319314193151931619317193181931919320193211932219323193241932519326193271932819329193301933119332193331933419335193361933719338193391934019341193421934319344193451934619347193481934919350193511935219353193541935519356193571935819359193601936119362193631936419365193661936719368193691937019371193721937319374193751937619377193781937919380193811938219383193841938519386193871938819389193901939119392193931939419395193961939719398193991940019401194021940319404194051940619407194081940919410194111941219413194141941519416194171941819419194201942119422194231942419425194261942719428194291943019431194321943319434194351943619437194381943919440194411944219443194441944519446194471944819449194501945119452194531945419455194561945719458194591946019461194621946319464194651946619467194681946919470194711947219473194741947519476194771947819479194801948119482194831948419485194861948719488194891949019491194921949319494194951949619497194981949919500195011950219503195041950519506195071950819509195101951119512195131951419515195161951719518195191952019521195221952319524195251952619527195281952919530195311953219533195341953519536195371953819539195401954119542195431954419545195461954719548195491955019551195521955319554195551955619557195581955919560195611956219563195641956519566195671956819569195701957119572195731957419575195761957719578195791958019581195821958319584195851958619587195881958919590195911959219593195941959519596195971959819599196001960119602196031960419605196061960719608196091961019611196121961319614196151961619617196181961919620196211962219623196241962519626196271962819629196301963119632196331963419635196361963719638196391964019641196421964319644196451964619647196481964919650196511965219653196541965519656196571965819659196601966119662196631966419665196661966719668196691967019671196721967319674196751967619677196781967919680196811968219683196841968519686196871968819689196901969119692196931969419695196961969719698196991970019701197021970319704197051970619707197081970919710197111971219713197141971519716197171971819719197201972119722197231972419725197261972719728197291973019731197321973319734197351973619737197381973919740197411974219743197441974519746197471974819749197501975119752197531975419755197561975719758197591976019761197621976319764197651976619767197681976919770197711977219773197741977519776197771977819779197801978119782197831978419785197861978719788197891979019791197921979319794197951979619797197981979919800198011980219803198041980519806198071980819809198101981119812198131981419815198161981719818198191982019821198221982319824198251982619827198281982919830198311983219833198341983519836198371983819839198401984119842198431984419845198461984719848198491985019851198521985319854198551985619857198581985919860198611986219863198641986519866198671986819869198701987119872198731987419875198761987719878198791988019881198821988319884198851988619887198881988919890198911989219893198941989519896198971989819899199001990119902199031990419905199061990719908199091991019911199121991319914199151991619917199181991919920199211992219923199241992519926199271992819929199301993119932199331993419935199361993719938199391994019941199421994319944199451994619947199481994919950199511995219953199541995519956199571995819959199601996119962199631996419965199661996719968199691997019971199721997319974199751997619977199781997919980199811998219983199841998519986199871998819989199901999119992199931999419995199961999719998199992000020001200022000320004200052000620007200082000920010200112001220013200142001520016200172001820019200202002120022200232002420025200262002720028200292003020031200322003320034200352003620037200382003920040200412004220043200442004520046200472004820049200502005120052200532005420055200562005720058200592006020061200622006320064200652006620067200682006920070200712007220073200742007520076200772007820079200802008120082200832008420085200862008720088200892009020091200922009320094200952009620097200982009920100201012010220103201042010520106201072010820109201102011120112201132011420115201162011720118201192012020121201222012320124201252012620127201282012920130201312013220133201342013520136201372013820139201402014120142201432014420145201462014720148201492015020151201522015320154201552015620157201582015920160201612016220163201642016520166201672016820169201702017120172201732017420175201762017720178201792018020181201822018320184201852018620187201882018920190201912019220193201942019520196201972019820199202002020120202202032020420205202062020720208202092021020211202122021320214202152021620217202182021920220202212022220223202242022520226202272022820229202302023120232202332023420235202362023720238202392024020241202422024320244202452024620247202482024920250202512025220253202542025520256202572025820259202602026120262202632026420265202662026720268202692027020271202722027320274202752027620277202782027920280202812028220283202842028520286202872028820289202902029120292202932029420295202962029720298202992030020301203022030320304203052030620307203082030920310203112031220313203142031520316203172031820319203202032120322203232032420325203262032720328203292033020331203322033320334203352033620337203382033920340203412034220343203442034520346203472034820349203502035120352203532035420355203562035720358203592036020361203622036320364203652036620367203682036920370203712037220373203742037520376203772037820379203802038120382203832038420385203862038720388203892039020391203922039320394203952039620397203982039920400204012040220403204042040520406204072040820409204102041120412204132041420415204162041720418204192042020421204222042320424204252042620427204282042920430204312043220433204342043520436204372043820439204402044120442204432044420445204462044720448204492045020451204522045320454204552045620457204582045920460204612046220463204642046520466204672046820469204702047120472204732047420475204762047720478204792048020481204822048320484204852048620487204882048920490204912049220493204942049520496204972049820499205002050120502205032050420505205062050720508205092051020511205122051320514205152051620517205182051920520205212052220523205242052520526205272052820529205302053120532205332053420535205362053720538205392054020541205422054320544205452054620547205482054920550205512055220553205542055520556205572055820559205602056120562205632056420565205662056720568205692057020571205722057320574205752057620577205782057920580205812058220583205842058520586205872058820589205902059120592205932059420595205962059720598205992060020601206022060320604206052060620607206082060920610206112061220613206142061520616206172061820619206202062120622206232062420625206262062720628206292063020631206322063320634206352063620637206382063920640206412064220643206442064520646206472064820649206502065120652206532065420655206562065720658206592066020661206622066320664206652066620667206682066920670206712067220673206742067520676206772067820679206802068120682206832068420685206862068720688206892069020691206922069320694206952069620697206982069920700207012070220703207042070520706207072070820709207102071120712207132071420715207162071720718207192072020721207222072320724207252072620727207282072920730207312073220733207342073520736207372073820739207402074120742207432074420745207462074720748207492075020751207522075320754207552075620757207582075920760207612076220763207642076520766207672076820769207702077120772207732077420775207762077720778207792078020781207822078320784207852078620787207882078920790207912079220793207942079520796207972079820799208002080120802208032080420805208062080720808208092081020811208122081320814208152081620817208182081920820208212082220823208242082520826208272082820829208302083120832208332083420835208362083720838208392084020841208422084320844208452084620847208482084920850208512085220853208542085520856208572085820859208602086120862208632086420865208662086720868208692087020871208722087320874208752087620877208782087920880208812088220883208842088520886208872088820889208902089120892208932089420895208962089720898208992090020901209022090320904209052090620907209082090920910209112091220913209142091520916209172091820919209202092120922209232092420925209262092720928209292093020931209322093320934209352093620937209382093920940209412094220943209442094520946209472094820949209502095120952209532095420955209562095720958209592096020961209622096320964209652096620967209682096920970209712097220973209742097520976209772097820979209802098120982209832098420985209862098720988209892099020991209922099320994209952099620997209982099921000210012100221003210042100521006210072100821009210102101121012210132101421015210162101721018210192102021021210222102321024210252102621027210282102921030210312103221033210342103521036210372103821039210402104121042210432104421045210462104721048210492105021051210522105321054210552105621057210582105921060210612106221063210642106521066210672106821069210702107121072210732107421075210762107721078210792108021081210822108321084210852108621087210882108921090210912109221093210942109521096210972109821099211002110121102211032110421105211062110721108211092111021111211122111321114211152111621117211182111921120211212112221123211242112521126211272112821129211302113121132211332113421135211362113721138211392114021141211422114321144211452114621147211482114921150211512115221153211542115521156211572115821159211602116121162211632116421165211662116721168211692117021171211722117321174211752117621177211782117921180211812118221183211842118521186211872118821189211902119121192211932119421195211962119721198211992120021201212022120321204212052120621207212082120921210212112121221213212142121521216212172121821219212202122121222212232122421225212262122721228212292123021231212322123321234212352123621237212382123921240212412124221243212442124521246212472124821249212502125121252212532125421255212562125721258212592126021261212622126321264212652126621267212682126921270212712127221273212742127521276212772127821279212802128121282212832128421285212862128721288212892129021291212922129321294212952129621297212982129921300213012130221303213042130521306213072130821309213102131121312213132131421315213162131721318213192132021321213222132321324213252132621327213282132921330213312133221333213342133521336213372133821339213402134121342213432134421345213462134721348213492135021351213522135321354213552135621357213582135921360213612136221363213642136521366213672136821369213702137121372213732137421375213762137721378213792138021381213822138321384213852138621387213882138921390213912139221393213942139521396213972139821399214002140121402214032140421405214062140721408214092141021411214122141321414214152141621417214182141921420214212142221423214242142521426214272142821429214302143121432214332143421435214362143721438214392144021441214422144321444214452144621447214482144921450214512145221453214542145521456214572145821459214602146121462214632146421465214662146721468214692147021471214722147321474214752147621477214782147921480214812148221483214842148521486214872148821489214902149121492214932149421495214962149721498214992150021501215022150321504215052150621507215082150921510215112151221513215142151521516215172151821519215202152121522215232152421525215262152721528215292153021531215322153321534215352153621537215382153921540215412154221543215442154521546215472154821549215502155121552215532155421555215562155721558215592156021561215622156321564215652156621567215682156921570215712157221573215742157521576215772157821579215802158121582215832158421585215862158721588215892159021591215922159321594215952159621597215982159921600216012160221603216042160521606216072160821609216102161121612216132161421615216162161721618216192162021621216222162321624216252162621627216282162921630216312163221633216342163521636216372163821639216402164121642216432164421645216462164721648216492165021651216522165321654216552165621657216582165921660216612166221663216642166521666216672166821669216702167121672216732167421675216762167721678216792168021681216822168321684216852168621687
  1. /*
  2. * Copyright (c) 2011-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  6. *
  7. *
  8. * Permission to use, copy, modify, and/or distribute this software for
  9. * any purpose with or without fee is hereby granted, provided that the
  10. * above copyright notice and this permission notice appear in all
  11. * copies.
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  14. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  15. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  16. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  17. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  18. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  20. * PERFORMANCE OF THIS SOFTWARE.
  21. */
  22. /*
  23. * This file was originally distributed by Qualcomm Atheros, Inc.
  24. * under proprietary terms before Copyright ownership was assigned
  25. * to the Linux Foundation.
  26. */
  27. /**
  28. * @file htt.h
  29. *
  30. * @details the public header file of HTT layer
  31. */
  32. #ifndef _HTT_H_
  33. #define _HTT_H_
  34. #include <htt_deps.h>
  35. #include <htt_common.h>
  36. /*
  37. * Unless explicitly specified to use 64 bits to represent physical addresses
  38. * (or more precisely, bus addresses), default to 32 bits.
  39. */
  40. #ifndef HTT_PADDR64
  41. #define HTT_PADDR64 0
  42. #endif
  43. #ifndef offsetof
  44. #define offsetof(type, field) ((unsigned int)(&((type *)0)->field))
  45. #endif
  46. /*
  47. * HTT version history:
  48. * 1.0 initial numbered version
  49. * 1.1 modifications to STATS messages.
  50. * These modifications are not backwards compatible, but since the
  51. * STATS messages themselves are non-essential (they are for debugging),
  52. * the 1.1 version of the HTT message library as a whole is compatible
  53. * with the 1.0 version.
  54. * 1.2 reset mask IE added to STATS_REQ message
  55. * 1.3 stat config IE added to STATS_REQ message
  56. *----
  57. * 2.0 FW rx PPDU desc added to RX_IND message
  58. * 2.1 Enable msdu_ext/frag_desc banking change for WIFI2.0
  59. *----
  60. * 3.0 Remove HTT_H2T_MSG_TYPE_MGMT_TX message
  61. * 3.1 Added HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND message
  62. * 3.2 Added HTT_H2T_MSG_TYPE_WDI_IPA_CFG,
  63. * HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST messages
  64. * 3.3 Added HTT_H2T_MSG_TYPE_AGGR_CFG_EX message
  65. * 3.4 Added tx_compl_req flag in HTT tx descriptor
  66. * 3.5 Added flush and fail stats in rx_reorder stats structure
  67. * 3.6 Added frag flag in HTT RX INORDER PADDR IND header
  68. * 3.7 Made changes to support EOS Mac_core 3.0
  69. * 3.8 Added txq_group information element definition;
  70. * added optional txq_group suffix to TX_CREDIT_UPDATE_IND message
  71. * 3.9 Added HTT_T2H CHAN_CHANGE message;
  72. * Allow buffer addresses in bus-address format to be stored as
  73. * either 32 bits or 64 bits.
  74. * 3.10 Add optional TLV extensions to the VERSION_REQ and VERSION_CONF
  75. * messages to specify which HTT options to use.
  76. * Initial TLV options cover:
  77. * - whether to use 32 or 64 bits to represent LL bus addresses
  78. * - whether to use TX_COMPL_IND or TX_CREDIT_UPDATE_IND in HL systems
  79. * - how many tx queue groups to use
  80. * 3.11 Expand rx debug stats:
  81. * - Expand the rx_reorder_stats struct with stats about successful and
  82. * failed rx buffer allcoations.
  83. * - Add a new rx_remote_buffer_mgmt_stats struct with stats about
  84. * the supply, allocation, use, and recycling of rx buffers for the
  85. * "remote ring" of rx buffers in host member in LL systems.
  86. * Add RX_REMOTE_RING_BUFFER_INFO stats type for uploading these stats.
  87. * 3.12 Add "rx offload packet error" message with initial "MIC error" subtype
  88. * 3.13 Add constants + macros to support 64-bit address format for the
  89. * tx fragments descriptor, the rx ring buffer, and the rx ring
  90. * index shadow register.
  91. * 3.14 Add a method for the host to provide detailed per-frame tx specs:
  92. * - Add htt_tx_msdu_desc_ext_t struct def.
  93. * - Add TLV to specify whether the target supports the HTT tx MSDU
  94. * extension descriptor.
  95. * - Change a reserved bit in the HTT tx MSDU descriptor to an
  96. * "extension" bit, to specify whether a HTT tx MSDU extension
  97. * descriptor is present.
  98. * 3.15 Add HW rx desc info to per-MSDU info elems in RX_IN_ORD_PADDR_IND msg.
  99. * (This allows the host to obtain key information about the MSDU
  100. * from a memory location already in the cache, rather than taking a
  101. * cache miss for each MSDU by reading the HW rx descs.)
  102. * 3.16 Add htt_pkt_type_eth2 and define pkt_subtype flags to indicate
  103. * whether a copy-engine classification result is appended to TX_FRM.
  104. * 3.17 Add a version of the WDI_IPA_CFG message; add RX_RING2 to WDI_IPA_CFG
  105. * 3.18 Add a PEER_DEL tx completion indication status, for HL cleanup of
  106. * tx frames in the target after the peer has already been deleted.
  107. * 3.19 Add HTT_DBG_STATS_RX_RATE_INFO_V2 and HTT_DBG_STATS_TX_RATE_INFO_V2
  108. * 3.20 Expand rx_reorder_stats.
  109. * 3.21 Add optional rx channel spec to HL RX_IND.
  110. * 3.22 Expand rx_reorder_stats
  111. * (distinguish duplicates within vs. outside block ack window)
  112. * 3.23 Add HTT_T2H_MSG_TYPE_RATE_REPORT to report peer justified rate.
  113. * The justified rate is calculated by two steps. The first is to multiply
  114. * user-rate by (1 - PER) and the other is to smooth the step 1's result
  115. * by a low pass filter.
  116. * This change allows HL download scheduling to consider the WLAN rate
  117. * that will be used for transmitting the downloaded frames.
  118. * 3.24 Expand rx_reorder_stats
  119. * (add counter for decrypt / MIC errors)
  120. * 3.25 Expand rx_reorder_stats
  121. * (add counter of frames received into both local + remote rings)
  122. * 3.26 Add stats struct for counting rx of tx BF, MU, SU, and NDPA frames
  123. * (HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT, rx_txbf_musu_ndpa_pkts_stats)
  124. * 3.27 Add a new interface for flow-control. The following t2h messages have
  125. * been included: HTT_T2H_MSG_TYPE_FLOW_POOL_MAP and
  126. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  127. * 3.28 Add a new interface for ring interface change. The following two h2t
  128. * and one t2h messages have been included:
  129. * HTT_H2T_MSG_TYPE_SRING_SETUP, HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG,
  130. * and HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  131. * 3.29 Add definitions of htt_tx_msdu_desc_ext2_t descriptor and other
  132. * information elements passed from the host to a Lithium target,
  133. * Add definitions of the HTT_H2T ADD_WDS_ENTRY and DELETE_WDS_ENTRY
  134. * messages and the HTT_T2H MAP_FLOW_INFO message (for use with Lithium
  135. * targets).
  136. * 3.30 Add pktlog flag inside HTT_T2H RX_IN_ORD_PADDR_IND message
  137. * 3.31 Add HTT_H2T_MSG_TYPE_RFS_CONFIG
  138. * 3.32 Add HTT_WDI_IPA_OPCODE_SHARING_STATS, HTT_WDI_IPA_OPCODE_SET_QUOTA and
  139. * HTT_WDI_IPA_OPCODE_IND_QUOTA for getting quota and reporting WiFi
  140. * sharing stats
  141. * 3.33 Add HTT_TX_COMPL_IND_STAT_DROP and HTT_TX_COMPL_IND_STAT_HOST_INSPECT
  142. * 3.34 Add HW_PEER_ID field to PEER_MAP
  143. * 3.35 Revise bitfield defs of HTT_SRING_SETUP message
  144. * (changes are not backwards compatible, but HTT_SRING_SETUP message is
  145. * not yet in use)
  146. * 3.36 Add HTT_H2T_MSG_TYPE_EXT_STATS_REQ and HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  147. * 3.37 Add HTT_PEER_TYPE and htt_mac_addr defs
  148. * 3.38 Add holes_no_filled field to rx_reorder_stats
  149. * 3.39 Add host_inspected flag to htt_tx_tcl_vdev_metadata
  150. * 3.40 Add optional timestamps in the HTT tx completion
  151. * 3.41 Add optional tx power spec in the HTT tx completion (for DSRC use)
  152. * 3.42 Add PPDU_STATS_CFG + PPDU_STATS_IND
  153. * 3.43 Add HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR defs
  154. * 3.44 Add htt_tx_wbm_completion_v2
  155. * 3.45 Add host_tx_desc_pool flag in htt_tx_msdu_desc_ext2_t
  156. * 3.46 Add MAC ID and payload size fields to HTT_T2H_MSG_TYPE_PKTLOG header
  157. * 3.47 Add HTT_T2H PEER_MAP_V2 and PEER_UNMAP_V2
  158. * 3.48 Add pdev ID field to HTT_T2H_MSG_TYPE_PPDU_STATS_IND and
  159. * HTT_T2H_MSG_TYPE_PKTLOG
  160. * 3.49 Add HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND def
  161. * 3.50 Add learning_frame flag to htt_tx_msdu_desc_ext2_t
  162. * 3.51 Add SW peer ID and TID num to HTT TX WBM COMPLETION
  163. * 3.52 Add HTT_T2H FLOW_POOL_RESIZE msg def
  164. * 3.53 Update HTT_T2H FLOW_POOL_RESIZE msg def
  165. * 3.54 Define mcast and mcast_valid flags within htt_tx_wbm_transmit_status
  166. * 3.55 Add initiator / responder flags to RX_DELBA indication
  167. * 3.56 Fix HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE bit-mask defs
  168. * 3.57 Add support for in-band data within HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  169. * 3.58 Add optional MSDU ack RSSI array to end of HTT_T2H TX_COMPL_IND msg
  170. * 3.59 Add HTT_RXDMA_HOST_BUF_RING2 def
  171. * 3.60 Add HTT_T2H_MSG_TYPE_PEER_STATS_IND def
  172. * 3.61 Add rx offset fields to HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG msg
  173. * 3.62 Add antenna mask to reserved space in htt_rx_ppdu_desc_t
  174. * 3.63 Add HTT_HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND def
  175. * 3.64 Add struct htt_tx_compl_ind_append_tx_tsf64 and add tx_tsf64
  176. * array to the end of HTT_T2H TX_COMPL_IND msg
  177. * 3.65 Add fields in htt_tx_msdu_desc_ext2_t to allow the host to provide
  178. * a "cookie" to identify a MSDU, and to specify to not apply aggregation
  179. * for a MSDU.
  180. * 3.66 Add HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND msg.
  181. * Add PKT_CAPTURE_MODE flag within HTT_T2H TX_I_ORD_PADDR_IND msg.
  182. * 3.67 Add drop threshold field to HTT_H2T RX_RING_SELECTION_CFG msg.
  183. * 3.68 Add ipa_drop threshold fields to HTT_H2T_MSG_TYPE_SRING_SETUP
  184. * 3.69 Add htt_ul_ofdma_user_info_v0 defs
  185. * 3.70 Add AST1-AST3 fields to HTT_T2H PEER_MAP_V2 msg
  186. * 3.71 Add rx offload engine / flow search engine htt setup message defs for
  187. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG, HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  188. * 3.72 Add tx_retry_cnt fields to htt_tx_offload_deliver_ind_hdr_t and
  189. * htt_tx_data_hdr_information
  190. * 3.73 Add channel pre-calibration data upload and download messages defs for
  191. * HTT_T2H_MSG_TYPE_CHAN_CALDATA and HTT_H2T_MSG_TYPE_CHAN_CALDATA
  192. * 3.74 Add HTT_T2H_MSG_TYPE_RX_FISA_CFG msg.
  193. * 3.75 Add fp_ndp and mo_ndp flags in HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG.
  194. * 3.76 Add HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG msg.
  195. * 3.77 Add HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE msg.
  196. * 3.78 Add htt_ppdu_id def.
  197. * 3.79 Add HTT_NUM_AC_WMM def.
  198. * 3.80 Add add WDS_FREE_COUNT bitfield in T2H PEER_UNMAP_V2 msg.
  199. * 3.81 Add ppdu_start_tsf field in HTT_TX_WBM_COMPLETION_V2.
  200. * 3.82 Add WIN_SIZE field to HTT_T2H_MSG_TYPE_RX_DELBA msg.
  201. * 3.83 Shrink seq_idx field in HTT PPDU ID from 3 bits to 2.
  202. * 3.84 Add fisa_control_bits_v2 def.
  203. * 3.85 Add HTT_RX_PEER_META_DATA defs.
  204. * 3.86 Add HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND def.
  205. * 3.87 Add on-chip AST index field to PEER_MAP_V2 msg.
  206. * 3.88 Add HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE def.
  207. * 3.89 Add MSDU queue enumerations.
  208. * 3.90 Add HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND def.
  209. * 3.91 Add HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP, _UNMAP defs.
  210. * 3.92 Add HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG def.
  211. * 3.93 Add HTT_T2H_MSG_TYPE_PEER_MAP_V3 def.
  212. * 3.94 Add HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  213. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND defs.
  214. * 3.95 Add HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  215. * 3.96 Modify HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  216. * 3.97 Add tx MSDU drop byte count fields in vdev_txrx_stats_hw_stats TLV.
  217. * 3.98 Add htt_tx_tcl_metadata_v2 def.
  218. * 3.99 Add HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ, _UNMAP_REQ, _MAP_REPORT_REQ and
  219. * HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF defs.
  220. * 3.100 Add htt_tx_wbm_completion_v3 def.
  221. * 3.101 Add HTT_UL_OFDMA_USER_INFO_V1_BITMAP defs.
  222. * 3.102 Add HTT_H2T_MSG_TYPE_MSI_SETUP def.
  223. * 3.103 Add HTT_T2H_SAWF_MSDUQ_INFO_IND defs.
  224. * 3.104 Add mgmt/ctrl/data specs in rx ring cfg.
  225. * 3.105 Add HTT_H2T STREAMING_STATS_REQ + HTT_T2H STREAMING_STATS_IND defs.
  226. * 3.106 Add HTT_T2H_PPDU_ID_FMT_IND def.
  227. * 3.107 Add traffic_end_indication bitfield in htt_tx_msdu_desc_ext2_t.
  228. * 3.108 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP def.
  229. * 3.109 Add HTT_T2H RX_ADDBA_EXTN,RX_DELBA_EXTN defs.
  230. * 3.110 Add more word_mask fields in htt_tx_monitor_cfg_t.
  231. * 3.111 Add RXPCU filter enable flag in RX_RING_SELECTION_CFG msg.
  232. * 3.112 Add logical_link_id field in rx_peer_metadata_v1.
  233. * 3.113 Add add rx msdu,mpdu,ppdu fields in rx_ring_selection_cfg_t
  234. * 3.114 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET def.
  235. * 3.115 Add HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP and
  236. * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE msg defs.
  237. * 3.116 Add HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE flag.
  238. * 3.117 Add HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND def.
  239. * 3.118 Add HTT_T2H_MSG_TYPE_RX_DATA_IND and _SOFT_UMAC_TX_COMPL_IND defs.
  240. * 3.119 Add RX_PEER_META_DATA V1A and V1B defs.
  241. * 3.120 Add HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND, _RESP defs.
  242. * 3.121 Add HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND def.
  243. */
  244. #define HTT_CURRENT_VERSION_MAJOR 3
  245. #define HTT_CURRENT_VERSION_MINOR 121
  246. #define HTT_NUM_TX_FRAG_DESC 1024
  247. #define HTT_WIFI_IP_VERSION(x,y) ((x) == (y))
  248. #define HTT_CHECK_SET_VAL(field, val) \
  249. A_ASSERT(!((val) & ~((field ## _M) >> (field ## _S))))
  250. /* macros to assist in sign-extending fields from HTT messages */
  251. #define HTT_SIGN_BIT_MASK(field) \
  252. ((field ## _M + (1 << field ## _S)) >> 1)
  253. #define HTT_SIGN_BIT(_val, field) \
  254. (_val & HTT_SIGN_BIT_MASK(field))
  255. #define HTT_SIGN_BIT_UNSHIFTED(_val, field) \
  256. (HTT_SIGN_BIT(_val, field) >> field ## _S)
  257. #define HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field) \
  258. (HTT_SIGN_BIT_UNSHIFTED(_val, field) - 1)
  259. #define HTT_SIGN_BIT_EXTENSION(_val, field) \
  260. (~(HTT_SIGN_BIT_UNSHIFTED(_val, field) | \
  261. HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field)))
  262. #define HTT_SIGN_BIT_EXTENSION_MASK(_val, field) \
  263. (HTT_SIGN_BIT_EXTENSION(_val, field) & ~(field ## _M >> field ## _S))
  264. /*
  265. * TEMPORARY:
  266. * Provide HTT_H2T_MSG_TYPE_MGMT_TX as an alias for
  267. * DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX until all code
  268. * that refers to HTT_H2T_MSG_TYPE_MGMT_TX has been
  269. * updated.
  270. */
  271. #define HTT_H2T_MSG_TYPE_MGMT_TX DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX
  272. /*
  273. * TEMPORARY:
  274. * Provide HTT_T2H_MSG_TYPE_RC_UPDATE_IND as an alias for
  275. * DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND until all code
  276. * that refers to HTT_T2H_MSG_TYPE_RC_UPDATE_IND has been
  277. * updated.
  278. */
  279. #define HTT_T2H_MSG_TYPE_RC_UPDATE_IND DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND
  280. /**
  281. * htt_dbg_stats_type -
  282. * bit positions for each stats type within a stats type bitmask
  283. * The bitmask contains 24 bits.
  284. */
  285. enum htt_dbg_stats_type {
  286. HTT_DBG_STATS_WAL_PDEV_TXRX = 0, /* bit 0 -> 0x1 */
  287. HTT_DBG_STATS_RX_REORDER = 1, /* bit 1 -> 0x2 */
  288. HTT_DBG_STATS_RX_RATE_INFO = 2, /* bit 2 -> 0x4 */
  289. HTT_DBG_STATS_TX_PPDU_LOG = 3, /* bit 3 -> 0x8 */
  290. HTT_DBG_STATS_TX_RATE_INFO = 4, /* bit 4 -> 0x10 */
  291. HTT_DBG_STATS_TIDQ = 5, /* bit 5 -> 0x20 */
  292. HTT_DBG_STATS_TXBF_INFO = 6, /* bit 6 -> 0x40 */
  293. HTT_DBG_STATS_SND_INFO = 7, /* bit 7 -> 0x80 */
  294. HTT_DBG_STATS_ERROR_INFO = 8, /* bit 8 -> 0x100 */
  295. HTT_DBG_STATS_TX_SELFGEN_INFO = 9, /* bit 9 -> 0x200 */
  296. HTT_DBG_STATS_TX_MU_INFO = 10, /* bit 10 -> 0x400 */
  297. HTT_DBG_STATS_SIFS_RESP_INFO = 11, /* bit 11 -> 0x800 */
  298. HTT_DBG_STATS_RX_REMOTE_RING_BUFFER_INFO = 12, /* bit 12 -> 0x1000 */
  299. HTT_DBG_STATS_RX_RATE_INFO_V2 = 13, /* bit 13 -> 0x2000 */
  300. HTT_DBG_STATS_TX_RATE_INFO_V2 = 14, /* bit 14 -> 0x4000 */
  301. HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT = 15, /* bit 15 -> 0x8000 */
  302. /* bits 16-23 currently reserved */
  303. /* keep this last */
  304. HTT_DBG_NUM_STATS
  305. };
  306. /*=== HTT option selection TLVs ===
  307. * Certain HTT messages have alternatives or options.
  308. * For such cases, the host and target need to agree on which option to use.
  309. * Option specification TLVs can be appended to the VERSION_REQ and
  310. * VERSION_CONF messages to select options other than the default.
  311. * These TLVs are entirely optional - if they are not provided, there is a
  312. * well-defined default for each option. If they are provided, they can be
  313. * provided in any order. Each TLV can be present or absent independent of
  314. * the presence / absence of other TLVs.
  315. *
  316. * The HTT option selection TLVs use the following format:
  317. * |31 16|15 8|7 0|
  318. * |---------------------------------+----------------+----------------|
  319. * | value (payload) | length | tag |
  320. * |-------------------------------------------------------------------|
  321. * The value portion need not be only 2 bytes; it can be extended by any
  322. * integer number of 4-byte units. The total length of the TLV, including
  323. * the tag and length fields, must be a multiple of 4 bytes. The length
  324. * field specifies the total TLV size in 4-byte units. Thus, the typical
  325. * TLV, with a 1-byte tag field, a 1-byte length field, and a 2-byte value
  326. * field, would store 0x1 in its length field, to show that the TLV occupies
  327. * a single 4-byte unit.
  328. */
  329. /*--- TLV header format - applies to all HTT option TLVs ---*/
  330. enum HTT_OPTION_TLV_TAGS {
  331. HTT_OPTION_TLV_TAG_RESERVED0 = 0x0,
  332. HTT_OPTION_TLV_TAG_LL_BUS_ADDR_SIZE = 0x1,
  333. HTT_OPTION_TLV_TAG_HL_SUPPRESS_TX_COMPL_IND = 0x2,
  334. HTT_OPTION_TLV_TAG_MAX_TX_QUEUE_GROUPS = 0x3,
  335. HTT_OPTION_TLV_TAG_SUPPORT_TX_MSDU_DESC_EXT = 0x4,
  336. /* TCL_METADATA_VER: added to support V2 and higher of the TCL Data Cmd */
  337. HTT_OPTION_TLV_TAG_TCL_METADATA_VER = 0x5,
  338. };
  339. #define HTT_TCL_METADATA_VER_SZ 4
  340. PREPACK struct htt_option_tlv_header_t {
  341. A_UINT8 tag;
  342. A_UINT8 length;
  343. } POSTPACK;
  344. #define HTT_OPTION_TLV_TAG_M 0x000000ff
  345. #define HTT_OPTION_TLV_TAG_S 0
  346. #define HTT_OPTION_TLV_LENGTH_M 0x0000ff00
  347. #define HTT_OPTION_TLV_LENGTH_S 8
  348. /*
  349. * value0 - 16 bit value field stored in word0
  350. * The TLV's value field may be longer than 2 bytes, in which case
  351. * the remainder of the value is stored in word1, word2, etc.
  352. */
  353. #define HTT_OPTION_TLV_VALUE0_M 0xffff0000
  354. #define HTT_OPTION_TLV_VALUE0_S 16
  355. #define HTT_OPTION_TLV_TAG_SET(word, tag) \
  356. do { \
  357. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_TAG, tag); \
  358. (word) |= ((tag) << HTT_OPTION_TLV_TAG_S); \
  359. } while (0)
  360. #define HTT_OPTION_TLV_TAG_GET(word) \
  361. (((word) & HTT_OPTION_TLV_TAG_M) >> HTT_OPTION_TLV_TAG_S)
  362. #define HTT_OPTION_TLV_LENGTH_SET(word, tag) \
  363. do { \
  364. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_LENGTH, tag); \
  365. (word) |= ((tag) << HTT_OPTION_TLV_LENGTH_S); \
  366. } while (0)
  367. #define HTT_OPTION_TLV_LENGTH_GET(word) \
  368. (((word) & HTT_OPTION_TLV_LENGTH_M) >> HTT_OPTION_TLV_LENGTH_S)
  369. #define HTT_OPTION_TLV_VALUE0_SET(word, tag) \
  370. do { \
  371. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_VALUE0, tag); \
  372. (word) |= ((tag) << HTT_OPTION_TLV_VALUE0_S); \
  373. } while (0)
  374. #define HTT_OPTION_TLV_VALUE0_GET(word) \
  375. (((word) & HTT_OPTION_TLV_VALUE0_M) >> HTT_OPTION_TLV_VALUE0_S)
  376. /*--- format of specific HTT option TLVs ---*/
  377. /*
  378. * HTT option TLV for specifying LL bus address size
  379. * Some chips require bus addresses used by the target to access buffers
  380. * within the host's memory to be 32 bits; others require bus addresses
  381. * used by the target to access buffers within the host's memory to be
  382. * 64 bits.
  383. * The LL_BUS_ADDR_SIZE TLV can be sent from the target to the host as
  384. * a suffix to the VERSION_CONF message to specify which bus address format
  385. * the target requires.
  386. * If this LL_BUS_ADDR_SIZE TLV is not sent by the target, the host should
  387. * default to providing bus addresses to the target in 32-bit format.
  388. */
  389. enum HTT_OPTION_TLV_LL_BUS_ADDR_SIZE_VALUES {
  390. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE32 = 0x0,
  391. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE64 = 0x1,
  392. };
  393. PREPACK struct htt_option_tlv_ll_bus_addr_size_t {
  394. struct htt_option_tlv_header_t hdr;
  395. A_UINT16 ll_bus_addr_size; /* LL_BUS_ADDR_SIZE_VALUES enum */
  396. } POSTPACK;
  397. /*
  398. * HTT option TLV for specifying whether HL systems should indicate
  399. * over-the-air tx completion for individual frames, or should instead
  400. * send a bulk TX_CREDIT_UPDATE_IND except when the host explicitly
  401. * requests an OTA tx completion for a particular tx frame.
  402. * This option does not apply to LL systems, where the TX_COMPL_IND
  403. * is mandatory.
  404. * This option is primarily intended for HL systems in which the tx frame
  405. * downloads over the host --> target bus are as slow as or slower than
  406. * the transmissions over the WLAN PHY. For cases where the bus is faster
  407. * than the WLAN PHY, the target will transmit relatively large A-MPDUs,
  408. * and consequently will send one TX_COMPL_IND message that covers several
  409. * tx frames. For cases where the WLAN PHY is faster than the bus,
  410. * the target will end up transmitting very short A-MPDUs, and consequently
  411. * sending many TX_COMPL_IND messages, which each cover a very small number
  412. * of tx frames.
  413. * The HL_SUPPRESS_TX_COMPL_IND TLV can be sent by the host to the target as
  414. * a suffix to the VERSION_REQ message to request whether the host desires to
  415. * use TX_CREDIT_UPDATE_IND rather than TX_COMPL_IND. The target can then
  416. * send a HTT_SUPPRESS_TX_COMPL_IND TLV to the host as a suffix to the
  417. * VERSION_CONF message to confirm whether TX_CREDIT_UPDATE_IND will be used
  418. * rather than TX_COMPL_IND. TX_CREDIT_UPDATE_IND shall only be used if the
  419. * host sends a HL_SUPPRESS_TX_COMPL_IND TLV requesting use of
  420. * TX_CREDIT_UPDATE_IND, and the target sends a HL_SUPPRESS_TX_COMPLE_IND TLV
  421. * back to the host confirming use of TX_CREDIT_UPDATE_IND.
  422. * Lack of a HL_SUPPRESS_TX_COMPL_IND TLV from either host --> target or
  423. * target --> host is equivalent to a HL_SUPPRESS_TX_COMPL_IND that
  424. * explicitly specifies HL_ALLOW_TX_COMPL_IND in the value payload of the
  425. * TLV.
  426. */
  427. enum HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND_VALUES {
  428. HTT_OPTION_TLV_HL_ALLOW_TX_COMPL_IND = 0x0,
  429. HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND = 0x1,
  430. };
  431. PREPACK struct htt_option_tlv_hl_suppress_tx_compl_ind_t {
  432. struct htt_option_tlv_header_t hdr;
  433. A_UINT16 hl_suppress_tx_compl_ind; /* HL_SUPPRESS_TX_COMPL_IND enum */
  434. } POSTPACK;
  435. /*
  436. * HTT option TLV for specifying how many tx queue groups the target
  437. * may establish.
  438. * This TLV specifies the maximum value the target may send in the
  439. * txq_group_id field of any TXQ_GROUP information elements sent by
  440. * the target to the host. This allows the host to pre-allocate an
  441. * appropriate number of tx queue group structs.
  442. *
  443. * The MAX_TX_QUEUE_GROUPS_TLV can be sent from the host to the target as
  444. * a suffix to the VERSION_REQ message to specify whether the host supports
  445. * tx queue groups at all, and if so if there is any limit on the number of
  446. * tx queue groups that the host supports.
  447. * The MAX_TX_QUEUE_GROUPS TLV can be sent from the target to the host as
  448. * a suffix to the VERSION_CONF message. If the host has specified in the
  449. * VER_REQ message a limit on the number of tx queue groups the host can
  450. * support, the target shall limit its specification of the maximum tx groups
  451. * to be no larger than this host-specified limit.
  452. *
  453. * If the target does not provide a MAX_TX_QUEUE_GROUPS TLV, then the host
  454. * shall preallocate 4 tx queue group structs, and the target shall not
  455. * specify a txq_group_id larger than 3.
  456. */
  457. enum HTT_OPTION_TLV_MAX_TX_QUEUE_GROUPS_VALUES {
  458. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNSUPPORTED = 0,
  459. /*
  460. * values 1 through N specify the max number of tx queue groups
  461. * the sender supports
  462. */
  463. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNLIMITED = 0xffff,
  464. };
  465. /* TEMPORARY backwards-compatibility alias for a typo fix -
  466. * The htt_option_tlv_mac_tx_queue_groups_t typo has been corrected
  467. * to htt_option_tlv_max_tx_queue_groups_t, but an alias is provided
  468. * to support the old name (with the typo) until all references to the
  469. * old name are replaced with the new name.
  470. */
  471. #define htt_option_tlv_mac_tx_queue_groups_t htt_option_tlv_max_tx_queue_groups_t
  472. PREPACK struct htt_option_tlv_max_tx_queue_groups_t {
  473. struct htt_option_tlv_header_t hdr;
  474. A_UINT16 max_tx_queue_groups; /* max txq_group_id + 1 */
  475. } POSTPACK;
  476. /*
  477. * HTT option TLV for specifying whether the target supports an extended
  478. * version of the HTT tx descriptor. If the target provides this TLV
  479. * and specifies in the TLV that the target supports an extended version
  480. * of the HTT tx descriptor, the target must check the "extension" bit in
  481. * the HTT tx descriptor, and if the extension bit is set, to expect a
  482. * HTT tx MSDU extension descriptor immediately following the HTT tx MSDU
  483. * descriptor. Furthermore, the target must provide room for the HTT
  484. * tx MSDU extension descriptor in the target's TX_FRM buffer.
  485. * This option is intended for systems where the host needs to explicitly
  486. * control the transmission parameters such as tx power for individual
  487. * tx frames.
  488. * The SUPPORT_TX_MSDU_DESC_EXT TLB can be sent by the target to the host
  489. * as a suffix to the VERSION_CONF message to explicitly specify whether
  490. * the target supports the HTT tx MSDU extension descriptor.
  491. * Lack of a SUPPORT_TX_MSDU_DESC_EXT from the target shall be interpreted
  492. * by the host as lack of target support for the HTT tx MSDU extension
  493. * descriptor; the host shall provide HTT tx MSDU extension descriptors in
  494. * the HTT_H2T TX_FRM messages only if the target indicates it supports
  495. * the HTT tx MSDU extension descriptor.
  496. * The host is not required to provide the HTT tx MSDU extension descriptor
  497. * just because the target supports it; the target must check the
  498. * "extension" bit in the HTT tx MSDU descriptor to determine whether an
  499. * extension descriptor is present.
  500. */
  501. enum HTT_OPTION_TLV_SUPPORT_TX_MSDU_DESC_EXT_VALUES {
  502. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_NO_SUPPORT = 0x0,
  503. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_SUPPORT = 0x1,
  504. };
  505. PREPACK struct htt_option_tlv_support_tx_msdu_desc_ext_t {
  506. struct htt_option_tlv_header_t hdr;
  507. A_UINT16 tx_msdu_desc_ext_support; /* SUPPORT_TX_MSDU_DESC_EXT enum */
  508. } POSTPACK;
  509. /*
  510. * For the tcl data command V2 and higher support added a new
  511. * version tag HTT_OPTION_TLV_TAG_TCL_METADATA_VER.
  512. * This will be used as a TLV in HTT_H2T_MSG_TYPE_VERSION_REQ and
  513. * HTT_T2H_MSG_TYPE_VERSION_CONF.
  514. * HTT option TLV for specifying which version of the TCL metadata struct
  515. * should be used:
  516. * V1 -> use htt_tx_tcl_metadata struct
  517. * V2 -> use htt_tx_tcl_metadata_v2 struct
  518. * Old FW will only support V1.
  519. * New FW will support V2. New FW will still support V1, at least during
  520. * a transition period.
  521. * Similarly, old host will only support V1, and new host will support V1 + V2.
  522. *
  523. * The host can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  524. * HTT_H2T_MSG_TYPE_VERSION_REQ to indicate to the target which version(s)
  525. * of TCL metadata the host supports. If the host doesn't provide a
  526. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_REQ message, it
  527. * is implicitly understood that the host only supports V1.
  528. * The target can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  529. * HTT_T2H_MSG_TYPE_VERSION_CONF to indicate which version of TCL metadata
  530. * the host shall use. The target shall only select one of the versions
  531. * supported by the host. If the target doesn't provide a
  532. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_CONF message, it
  533. * is implicitly understood that the V1 TCL metadata shall be used.
  534. */
  535. enum HTT_OPTION_TLV_TCL_METADATA_VER_VALUES {
  536. HTT_OPTION_TLV_TCL_METADATA_V1 = 1,
  537. HTT_OPTION_TLV_TCL_METADATA_V2 = 2,
  538. };
  539. PREPACK struct htt_option_tlv_tcl_metadata_ver_t {
  540. struct htt_option_tlv_header_t hdr;
  541. A_UINT16 tcl_metadata_ver; /* TCL_METADATA_VER_VALUES enum */
  542. } POSTPACK;
  543. #define HTT_OPTION_TLV_TCL_METADATA_VER_SET(word, value) \
  544. HTT_OPTION_TLV_VALUE0_SET(word, value)
  545. #define HTT_OPTION_TLV_TCL_METADATA_VER_GET(word) \
  546. HTT_OPTION_TLV_VALUE0_GET(word)
  547. typedef struct {
  548. union {
  549. /* BIT [11 : 0] :- tag
  550. * BIT [23 : 12] :- length
  551. * BIT [31 : 24] :- reserved
  552. */
  553. A_UINT32 tag__length;
  554. /*
  555. * The following struct is not endian-portable.
  556. * It is suitable for use within the target, which is known to be
  557. * little-endian.
  558. * The host should use the above endian-portable macros to access
  559. * the tag and length bitfields in an endian-neutral manner.
  560. */
  561. struct {
  562. A_UINT32 tag : 12, /* BIT [11 : 0] */
  563. length : 12, /* BIT [23 : 12] */
  564. reserved : 8; /* BIT [31 : 24] */
  565. };
  566. };
  567. } htt_tlv_hdr_t;
  568. /** HTT stats TLV tag values */
  569. typedef enum {
  570. HTT_STATS_TX_PDEV_CMN_TAG = 0, /* htt_tx_pdev_stats_cmn_tlv */
  571. HTT_STATS_TX_PDEV_UNDERRUN_TAG = 1, /* htt_tx_pdev_stats_urrn_tlv_v */
  572. HTT_STATS_TX_PDEV_SIFS_TAG = 2, /* htt_tx_pdev_stats_sifs_tlv_v */
  573. HTT_STATS_TX_PDEV_FLUSH_TAG = 3, /* htt_tx_pdev_stats_flush_tlv_v */
  574. HTT_STATS_TX_PDEV_PHY_ERR_TAG = 4, /* htt_tx_pdev_stats_phy_err_tlv_v */
  575. HTT_STATS_STRING_TAG = 5, /* htt_stats_string_tlv */
  576. HTT_STATS_TX_HWQ_CMN_TAG = 6, /* htt_tx_hwq_stats_cmn_tlv */
  577. HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG = 7, /* htt_tx_hwq_difs_latency_stats_tlv_v */
  578. HTT_STATS_TX_HWQ_CMD_RESULT_TAG = 8, /* htt_tx_hwq_cmd_result_stats_tlv_v */
  579. HTT_STATS_TX_HWQ_CMD_STALL_TAG = 9, /* htt_tx_hwq_cmd_stall_stats_tlv_v */
  580. HTT_STATS_TX_HWQ_FES_STATUS_TAG = 10, /* htt_tx_hwq_fes_result_stats_tlv_v */
  581. HTT_STATS_TX_TQM_GEN_MPDU_TAG = 11, /* htt_tx_tqm_gen_mpdu_stats_tlv_v */
  582. HTT_STATS_TX_TQM_LIST_MPDU_TAG = 12, /* htt_tx_tqm_list_mpdu_stats_tlv_v */
  583. HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG = 13, /* htt_tx_tqm_list_mpdu_cnt_tlv_v */
  584. HTT_STATS_TX_TQM_CMN_TAG = 14, /* htt_tx_tqm_cmn_stats_tlv */
  585. HTT_STATS_TX_TQM_PDEV_TAG = 15, /* htt_tx_tqm_pdev_stats_tlv_v */
  586. HTT_STATS_TX_TQM_CMDQ_STATUS_TAG = 16, /* htt_tx_tqm_cmdq_status_tlv */
  587. HTT_STATS_TX_DE_EAPOL_PACKETS_TAG = 17, /* htt_tx_de_eapol_packets_stats_tlv */
  588. HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG = 18, /* htt_tx_de_classify_failed_stats_tlv */
  589. HTT_STATS_TX_DE_CLASSIFY_STATS_TAG = 19, /* htt_tx_de_classify_stats_tlv */
  590. HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG = 20, /* htt_tx_de_classify_status_stats_tlv */
  591. HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG = 21, /* htt_tx_de_enqueue_packets_stats_tlv */
  592. HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG = 22, /* htt_tx_de_enqueue_discard_stats_tlv */
  593. HTT_STATS_TX_DE_CMN_TAG = 23, /* htt_tx_de_cmn_stats_tlv */
  594. HTT_STATS_RING_IF_TAG = 24, /* htt_ring_if_stats_tlv */
  595. HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG = 25, /* htt_tx_pdev_mu_mimo_sch_stats_tlv */
  596. HTT_STATS_SFM_CMN_TAG = 26, /* htt_sfm_cmn_tlv */
  597. HTT_STATS_SRING_STATS_TAG = 27, /* htt_sring_stats_tlv */
  598. HTT_STATS_RX_PDEV_FW_STATS_TAG = 28, /* htt_rx_pdev_fw_stats_tlv */
  599. HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG = 29, /* htt_rx_pdev_fw_ring_mpdu_err_tlv_v */
  600. HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG = 30, /* htt_rx_pdev_fw_mpdu_drop_tlv_v */
  601. HTT_STATS_RX_SOC_FW_STATS_TAG = 31, /* htt_rx_soc_fw_stats_tlv */
  602. HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG = 32, /* htt_rx_soc_fw_refill_ring_empty_tlv_v */
  603. HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG = 33, /* htt_rx_soc_fw_refill_ring_num_refill_tlv_v */
  604. HTT_STATS_TX_PDEV_RATE_STATS_TAG = 34, /* htt_tx_pdev_rate_stats_tlv */
  605. HTT_STATS_RX_PDEV_RATE_STATS_TAG = 35, /* htt_rx_pdev_rate_stats_tlv */
  606. HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG = 36, /* htt_tx_pdev_stats_sched_per_txq_tlv */
  607. HTT_STATS_TX_SCHED_CMN_TAG = 37, /* htt_stats_tx_sched_cmn_tlv */
  608. HTT_STATS_TX_PDEV_MUMIMO_MPDU_STATS_TAG = 38, /* htt_tx_pdev_mu_mimo_mpdu_stats_tlv */
  609. HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG = 39, /* htt_sched_txq_cmd_posted_tlv_v */
  610. HTT_STATS_RING_IF_CMN_TAG = 40, /* htt_ring_if_cmn_tlv */
  611. HTT_STATS_SFM_CLIENT_USER_TAG = 41, /* htt_sfm_client_user_tlv_v */
  612. HTT_STATS_SFM_CLIENT_TAG = 42, /* htt_sfm_client_tlv */
  613. HTT_STATS_TX_TQM_ERROR_STATS_TAG = 43, /* htt_tx_tqm_error_stats_tlv */
  614. HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG = 44, /* htt_sched_txq_cmd_reaped_tlv_v */
  615. HTT_STATS_SRING_CMN_TAG = 45, /* htt_sring_cmn_tlv */
  616. HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG = 46, /* htt_tx_selfgen_ac_err_stats_tlv */
  617. HTT_STATS_TX_SELFGEN_CMN_STATS_TAG = 47, /* htt_tx_selfgen_cmn_stats_tlv */
  618. HTT_STATS_TX_SELFGEN_AC_STATS_TAG = 48, /* htt_tx_selfgen_ac_stats_tlv */
  619. HTT_STATS_TX_SELFGEN_AX_STATS_TAG = 49, /* htt_tx_selfgen_ax_stats_tlv */
  620. HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG = 50, /* htt_tx_selfgen_ax_err_stats_tlv */
  621. HTT_STATS_TX_HWQ_MUMIMO_SCH_STATS_TAG = 51, /* htt_tx_hwq_mu_mimo_sch_stats_tlv */
  622. HTT_STATS_TX_HWQ_MUMIMO_MPDU_STATS_TAG = 52, /* htt_tx_hwq_mu_mimo_mpdu_stats_tlv */
  623. HTT_STATS_TX_HWQ_MUMIMO_CMN_STATS_TAG = 53, /* htt_tx_hwq_mu_mimo_cmn_stats_tlv */
  624. HTT_STATS_HW_INTR_MISC_TAG = 54, /* htt_hw_stats_intr_misc_tlv */
  625. HTT_STATS_HW_WD_TIMEOUT_TAG = 55, /* htt_hw_stats_wd_timeout_tlv */
  626. HTT_STATS_HW_PDEV_ERRS_TAG = 56, /* htt_hw_stats_pdev_errs_tlv */
  627. HTT_STATS_COUNTER_NAME_TAG = 57, /* htt_counter_tlv */
  628. HTT_STATS_TX_TID_DETAILS_TAG = 58, /* htt_tx_tid_stats_tlv */
  629. HTT_STATS_RX_TID_DETAILS_TAG = 59, /* htt_rx_tid_stats_tlv */
  630. HTT_STATS_PEER_STATS_CMN_TAG = 60, /* htt_peer_stats_cmn_tlv */
  631. HTT_STATS_PEER_DETAILS_TAG = 61, /* htt_peer_details_tlv */
  632. HTT_STATS_PEER_TX_RATE_STATS_TAG = 62, /* htt_tx_peer_rate_stats_tlv */
  633. HTT_STATS_PEER_RX_RATE_STATS_TAG = 63, /* htt_rx_peer_rate_stats_tlv */
  634. HTT_STATS_PEER_MSDU_FLOWQ_TAG = 64, /* htt_msdu_flow_stats_tlv */
  635. HTT_STATS_TX_DE_COMPL_STATS_TAG = 65, /* htt_tx_de_compl_stats_tlv */
  636. HTT_STATS_WHAL_TX_TAG = 66, /* htt_hw_stats_whal_tx_tlv */
  637. HTT_STATS_TX_PDEV_SIFS_HIST_TAG = 67, /* htt_tx_pdev_stats_sifs_hist_tlv_v */
  638. HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR_TAG = 68, /* htt_rx_pdev_fw_stats_phy_err_tlv */
  639. HTT_STATS_TX_TID_DETAILS_V1_TAG = 69, /* htt_tx_tid_stats_v1_tlv */
  640. HTT_STATS_PDEV_CCA_1SEC_HIST_TAG = 70, /* htt_pdev_cca_stats_hist_tlv (for 1 sec interval stats) */
  641. HTT_STATS_PDEV_CCA_100MSEC_HIST_TAG = 71, /* htt_pdev_cca_stats_hist_tlv (for 100 msec interval stats) */
  642. HTT_STATS_PDEV_CCA_STAT_CUMULATIVE_TAG = 72, /* htt_pdev_stats_cca_stats_tlv */
  643. HTT_STATS_PDEV_CCA_COUNTERS_TAG = 73, /* htt_pdev_stats_cca_counters_tlv */
  644. HTT_STATS_TX_PDEV_MPDU_STATS_TAG = 74, /* htt_tx_pdev_mpdu_stats_tlv */
  645. HTT_STATS_PDEV_TWT_SESSIONS_TAG = 75, /* htt_pdev_stats_twt_sessions_tlv */
  646. HTT_STATS_PDEV_TWT_SESSION_TAG = 76, /* htt_pdev_stats_twt_session_tlv */
  647. HTT_STATS_RX_REFILL_RXDMA_ERR_TAG = 77, /* htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v */
  648. HTT_STATS_RX_REFILL_REO_ERR_TAG = 78, /* htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v */
  649. HTT_STATS_RX_REO_RESOURCE_STATS_TAG = 79, /* htt_rx_reo_debug_stats_tlv_v */
  650. HTT_STATS_TX_SOUNDING_STATS_TAG = 80, /* htt_tx_sounding_stats_tlv */
  651. HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG = 81, /* htt_tx_pdev_stats_tx_ppdu_stats_tlv_v */
  652. HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG = 82, /* htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v */
  653. HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG = 83, /* htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v */
  654. HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG = 84, /* htt_tx_hwq_txop_used_cnt_hist_tlv_v */
  655. HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG = 85, /* htt_tx_de_fw2wbm_ring_full_hist_tlv */
  656. HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG = 86, /* htt_sched_txq_sched_order_su_tlv */
  657. HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG = 87, /* htt_sched_txq_sched_eligibility_tlv */
  658. HTT_STATS_PDEV_OBSS_PD_TAG = 88, /* htt_pdev_obss_pd_stats_tlv */
  659. HTT_STATS_HW_WAR_TAG = 89, /* htt_hw_war_stats_tlv */
  660. HTT_STATS_RING_BACKPRESSURE_STATS_TAG = 90, /* htt_ring_backpressure_stats_tlv */
  661. HTT_STATS_LATENCY_PROF_STATS_TAG = 91, /* htt_latency_prof_stats_tlv */
  662. HTT_STATS_LATENCY_CTX_TAG = 92, /* htt_latency_prof_ctx_tlv */
  663. HTT_STATS_LATENCY_CNT_TAG = 93, /* htt_latency_prof_cnt_tlv */
  664. HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG = 94, /* htt_rx_pdev_ul_trigger_stats_tlv */
  665. HTT_STATS_RX_PDEV_UL_OFDMA_USER_STATS_TAG = 95, /* htt_rx_pdev_ul_ofdma_user_stats_tlv */
  666. HTT_STATS_RX_PDEV_UL_MIMO_USER_STATS_TAG = 96, /* htt_rx_pdev_ul_mimo_user_stats_tlv */
  667. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG = 97, /* htt_rx_pdev_ul_mumimo_trig_stats_tlv */
  668. HTT_STATS_RX_FSE_STATS_TAG = 98, /* htt_rx_fse_stats_tlv */
  669. HTT_STATS_PEER_SCHED_STATS_TAG = 99, /* htt_peer_sched_stats_tlv */
  670. HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG = 100, /* htt_sched_txq_supercycle_triggers_tlv_v */
  671. HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG = 101, /* htt_peer_ctrl_path_txrx_stats_tlv */
  672. HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG = 102, /* htt_pdev_ctrl_path_tx_stats_tlv */
  673. HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG = 103, /* htt_rx_pdev_rate_ext_stats_tlv */
  674. HTT_STATS_TX_PDEV_DL_MU_MIMO_STATS_TAG = 104, /* htt_tx_pdev_dl_mu_mimo_sch_stats_tlv */
  675. HTT_STATS_TX_PDEV_UL_MU_MIMO_STATS_TAG = 105, /* htt_tx_pdev_ul_mu_mimo_sch_stats_tlv */
  676. HTT_STATS_TX_PDEV_DL_MU_OFDMA_STATS_TAG = 106, /* htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv */
  677. HTT_STATS_TX_PDEV_UL_MU_OFDMA_STATS_TAG = 107, /* htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv */
  678. HTT_STATS_PDEV_TX_RATE_TXBF_STATS_TAG = 108, /* htt_tx_peer_rate_txbf_stats_tlv */
  679. HTT_STATS_UNSUPPORTED_ERROR_STATS_TAG = 109, /* htt_stats_error_tlv_v */
  680. HTT_STATS_UNAVAILABLE_ERROR_STATS_TAG = 110, /* htt_stats_error_tlv_v */
  681. HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG = 111, /* htt_tx_selfgen_ac_sched_status_stats_tlv */
  682. HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG = 112, /* htt_tx_selfgen_ax_sched_status_stats_tlv */
  683. HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG = 113, /* htt_txbf_ofdma_ndpa_stats_tlv - DEPRECATED */
  684. HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG = 114, /* htt_txbf_ofdma_ndp_stats_tlv - DEPRECATED */
  685. HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG = 115, /* htt_txbf_ofdma_brp_stats_tlv - DEPRECATED */
  686. HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG = 116, /* htt_txbf_ofdma_steer_stats_tlv - DEPRECATED */
  687. HTT_STATS_STA_UL_OFDMA_STATS_TAG = 117, /* htt_sta_ul_ofdma_stats_tlv */
  688. HTT_STATS_VDEV_RTT_RESP_STATS_TAG = 118, /* htt_vdev_rtt_resp_stats_tlv */
  689. HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG = 119, /* htt_pktlog_and_htt_ring_stats_tlv */
  690. HTT_STATS_DLPAGER_STATS_TAG = 120, /* htt_dlpager_stats_tlv */
  691. HTT_STATS_PHY_COUNTERS_TAG = 121, /* htt_phy_counters_tlv */
  692. HTT_STATS_PHY_STATS_TAG = 122, /* htt_phy_stats_tlv */
  693. HTT_STATS_PHY_RESET_COUNTERS_TAG = 123, /* htt_phy_reset_counters_tlv */
  694. HTT_STATS_PHY_RESET_STATS_TAG = 124, /* htt_phy_reset_stats_tlv */
  695. HTT_STATS_SOC_TXRX_STATS_COMMON_TAG = 125, /* htt_t2h_soc_txrx_stats_common_tlv */
  696. HTT_STATS_VDEV_TXRX_STATS_HW_STATS_TAG = 126, /* htt_t2h_vdev_txrx_stats_hw_stats_tlv */
  697. HTT_STATS_VDEV_RTT_INIT_STATS_TAG = 127, /* htt_vdev_rtt_init_stats_tlv */
  698. HTT_STATS_PER_RATE_STATS_TAG = 128, /* htt_tx_rate_stats_per_tlv */
  699. HTT_STATS_MU_PPDU_DIST_TAG = 129, /* htt_pdev_mu_ppdu_dist_tlv */
  700. HTT_STATS_TX_PDEV_MUMIMO_GRP_STATS_TAG = 130, /* htt_tx_pdev_mumimo_grp_stats_tlv */
  701. HTT_STATS_TX_PDEV_BE_RATE_STATS_TAG = 131, /* htt_tx_pdev_rate_stats_be_tlv */
  702. HTT_STATS_AST_ENTRY_TAG = 132, /* htt_ast_entry_tlv */
  703. HTT_STATS_TX_PDEV_BE_DL_MU_OFDMA_STATS_TAG = 133, /* htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv */
  704. HTT_STATS_TX_PDEV_BE_UL_MU_OFDMA_STATS_TAG = 134, /* htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv */
  705. HTT_STATS_TX_PDEV_RATE_STATS_BE_OFDMA_TAG = 135, /* htt_tx_pdev_rate_stats_be_ofdma_tlv */
  706. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG = 136, /* htt_rx_pdev_ul_mumimo_trig_be_stats_tlv */
  707. HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG = 137, /* htt_tx_selfgen_be_err_stats_tlv */
  708. HTT_STATS_TX_SELFGEN_BE_STATS_TAG = 138, /* htt_tx_selfgen_be_stats_tlv */
  709. HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG = 139, /* htt_tx_selfgen_be_sched_status_stats_tlv */
  710. HTT_STATS_TX_PDEV_BE_UL_MU_MIMO_STATS_TAG = 140, /* htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv */
  711. HTT_STATS_RX_PDEV_BE_UL_MIMO_USER_STATS_TAG = 141, /* htt_rx_pdev_be_ul_mimo_user_stats_tlv */
  712. HTT_STATS_RX_RING_STATS_TAG = 142, /* htt_rx_fw_ring_stats_tlv_v */
  713. HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG = 143, /* htt_rx_pdev_be_ul_trigger_stats_tlv */
  714. HTT_STATS_TX_PDEV_SAWF_RATE_STATS_TAG = 144, /* htt_tx_pdev_rate_stats_sawf_tlv */
  715. HTT_STATS_STRM_GEN_MPDUS_TAG = 145, /* htt_stats_strm_gen_mpdus_tlv_t */
  716. HTT_STATS_STRM_GEN_MPDUS_DETAILS_TAG = 146, /* htt_stats_strm_gen_mpdus_details_tlv_t */
  717. HTT_STATS_TXBF_OFDMA_AX_NDPA_STATS_TAG = 147, /* htt_txbf_ofdma_ax_ndpa_stats_tlv */
  718. HTT_STATS_TXBF_OFDMA_AX_NDP_STATS_TAG = 148, /* htt_txbf_ofdma_ax_ndp_stats_tlv */
  719. HTT_STATS_TXBF_OFDMA_AX_BRP_STATS_TAG = 149, /* htt_txbf_ofdma_ax_brp_stats_tlv */
  720. HTT_STATS_TXBF_OFDMA_AX_STEER_STATS_TAG = 150, /* htt_txbf_ofdma_ax_steer_stats_tlv */
  721. HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG = 151, /* htt_txbf_ofdma_be_ndpa_stats_tlv */
  722. HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG = 152, /* htt_txbf_ofdma_be_ndp_stats_tlv */
  723. HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG = 153, /* htt_txbf_ofdma_be_brp_stats_tlv */
  724. HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG = 154, /* htt_txbf_ofdma_be_steer_stats_tlv */
  725. HTT_STATS_DMAC_RESET_STATS_TAG = 155, /* htt_dmac_reset_stats_tlv */
  726. HTT_STATS_RX_PDEV_BE_UL_OFDMA_USER_STATS_TAG = 156, /* htt_rx_pdev_be_ul_ofdma_user_stats_tlv */
  727. HTT_STATS_PHY_TPC_STATS_TAG = 157, /* htt_phy_tpc_stats_tlv */
  728. HTT_STATS_PDEV_PUNCTURE_STATS_TAG = 158, /* htt_pdev_puncture_stats_tlv */
  729. HTT_STATS_ML_PEER_DETAILS_TAG = 159, /* htt_ml_peer_details_tlv */
  730. HTT_STATS_ML_PEER_EXT_DETAILS_TAG = 160, /* htt_ml_peer_ext_details_tlv */
  731. HTT_STATS_ML_LINK_INFO_DETAILS_TAG = 161, /* htt_ml_link_info_tlv */
  732. HTT_STATS_TX_PDEV_PPDU_DUR_TAG = 162, /* htt_tx_pdev_ppdu_dur_stats_tlv */
  733. HTT_STATS_RX_PDEV_PPDU_DUR_TAG = 163, /* htt_rx_pdev_ppdu_dur_stats_tlv */
  734. HTT_STATS_ODD_PDEV_MANDATORY_TAG = 164, /* htt_odd_mandatory_pdev_stats_tlv */
  735. HTT_STATS_PDEV_SCHED_ALGO_OFDMA_STATS_TAG = 165, /* htt_pdev_sched_algo_ofdma_stats_tlv */
  736. HTT_DBG_ODD_MANDATORY_MUMIMO_TAG = 166, /* htt_odd_mandatory_mumimo_pdev_stats_tlv */
  737. HTT_DBG_ODD_MANDATORY_MUOFDMA_TAG = 167, /* htt_odd_mandatory_muofdma_pdev_stats_tlv */
  738. HTT_STATS_LATENCY_PROF_CAL_STATS_TAG = 168, /* htt_latency_prof_cal_stats_tlv */
  739. HTT_STATS_TX_PDEV_MUEDCA_PARAMS_STATS_TAG = 169, /* htt_tx_pdev_muedca_params_stats_tlv_v - DEPRECATED */
  740. HTT_STATS_PDEV_BW_MGR_STATS_TAG = 170, /* htt_pdev_bw_mgr_stats_tlv */
  741. HTT_STATS_TX_PDEV_AP_EDCA_PARAMS_STATS_TAG = 171, /* htt_tx_pdev_ap_edca_params_stats_tlv_v */
  742. HTT_STATS_TXBF_OFDMA_AX_STEER_MPDU_STATS_TAG = 172, /* htt_txbf_ofdma_ax_steer_mpdu_stats_tlv */
  743. HTT_STATS_TXBF_OFDMA_BE_STEER_MPDU_STATS_TAG = 173, /* htt_txbf_ofdma_be_steer_mpdu_stats_tlv */
  744. HTT_STATS_PEER_AX_OFDMA_STATS_TAG = 174, /* htt_peer_ax_ofdma_stats_tlv */
  745. HTT_STATS_TX_PDEV_MU_EDCA_PARAMS_STATS_TAG = 175, /* htt_tx_pdev_mu_edca_params_stats_tlv_v */
  746. HTT_STATS_PDEV_MBSSID_CTRL_FRAME_STATS_TAG = 176, /* htt_pdev_mbssid_ctrl_frame_stats_tlv */
  747. HTT_STATS_TX_PDEV_MLO_ABORT_TAG = 177, /* htt_tx_pdev_stats_mlo_abort_tlv_v */
  748. HTT_STATS_TX_PDEV_MLO_TXOP_ABORT_TAG = 178, /* htt_tx_pdev_stats_mlo_txop_abort_tlv_v */
  749. HTT_STATS_UMAC_SSR_TAG = 179, /* htt_umac_ssr_stats_tlv */
  750. HTT_STATS_MAX_TAG,
  751. } htt_stats_tlv_tag_t;
  752. /* retain deprecated enum name as an alias for the current enum name */
  753. typedef htt_stats_tlv_tag_t htt_tlv_tag_t;
  754. #define HTT_STATS_TLV_TAG_M 0x00000fff
  755. #define HTT_STATS_TLV_TAG_S 0
  756. #define HTT_STATS_TLV_LENGTH_M 0x00fff000
  757. #define HTT_STATS_TLV_LENGTH_S 12
  758. #define HTT_STATS_TLV_TAG_GET(_var) \
  759. (((_var) & HTT_STATS_TLV_TAG_M) >> \
  760. HTT_STATS_TLV_TAG_S)
  761. #define HTT_STATS_TLV_TAG_SET(_var, _val) \
  762. do { \
  763. HTT_CHECK_SET_VAL(HTT_STATS_TLV_TAG, _val); \
  764. ((_var) |= ((_val) << HTT_STATS_TLV_TAG_S)); \
  765. } while (0)
  766. #define HTT_STATS_TLV_LENGTH_GET(_var) \
  767. (((_var) & HTT_STATS_TLV_LENGTH_M) >> \
  768. HTT_STATS_TLV_LENGTH_S)
  769. #define HTT_STATS_TLV_LENGTH_SET(_var, _val) \
  770. do { \
  771. HTT_CHECK_SET_VAL(HTT_STATS_TLV_LENGTH, _val); \
  772. ((_var) |= ((_val) << HTT_STATS_TLV_LENGTH_S)); \
  773. } while (0)
  774. /*=== host -> target messages ===============================================*/
  775. enum htt_h2t_msg_type {
  776. HTT_H2T_MSG_TYPE_VERSION_REQ = 0x0,
  777. HTT_H2T_MSG_TYPE_TX_FRM = 0x1,
  778. HTT_H2T_MSG_TYPE_RX_RING_CFG = 0x2,
  779. HTT_H2T_MSG_TYPE_STATS_REQ = 0x3,
  780. HTT_H2T_MSG_TYPE_SYNC = 0x4,
  781. HTT_H2T_MSG_TYPE_AGGR_CFG = 0x5,
  782. HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 0x6,
  783. DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX = 0x7, /* no longer used */
  784. HTT_H2T_MSG_TYPE_WDI_IPA_CFG = 0x8,
  785. HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ = 0x9,
  786. HTT_H2T_MSG_TYPE_AGGR_CFG_EX = 0xa, /* per vdev amsdu subfrm limit */
  787. HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
  788. HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
  789. HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY = 0xd,
  790. HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY = 0xe,
  791. HTT_H2T_MSG_TYPE_RFS_CONFIG = 0xf,
  792. HTT_H2T_MSG_TYPE_EXT_STATS_REQ = 0x10,
  793. HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
  794. HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG = 0x12,
  795. HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG = 0x13,
  796. HTT_H2T_MSG_TYPE_CHAN_CALDATA = 0x14,
  797. HTT_H2T_MSG_TYPE_RX_FISA_CFG = 0x15,
  798. HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG = 0x16,
  799. HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE = 0x17,
  800. HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE = 0x18,
  801. HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG = 0x19,
  802. HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG = 0x1a,
  803. HTT_H2T_MSG_TYPE_TX_MONITOR_CFG = 0x1b,
  804. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ = 0x1c,
  805. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ = 0x1d,
  806. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ = 0x1e,
  807. HTT_H2T_MSG_TYPE_MSI_SETUP = 0x1f,
  808. HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ = 0x20,
  809. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP = 0x21,
  810. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET = 0x22,
  811. HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP = 0x23,
  812. HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP = 0x24,
  813. /* keep this last */
  814. HTT_H2T_NUM_MSGS
  815. };
  816. /*
  817. * HTT host to target message type -
  818. * stored in bits 7:0 of the first word of the message
  819. */
  820. #define HTT_H2T_MSG_TYPE_M 0xff
  821. #define HTT_H2T_MSG_TYPE_S 0
  822. #define HTT_H2T_MSG_TYPE_SET(word, msg_type) \
  823. do { \
  824. HTT_CHECK_SET_VAL(HTT_H2T_MSG_TYPE, msg_type); \
  825. (word) |= ((msg_type) << HTT_H2T_MSG_TYPE_S); \
  826. } while (0)
  827. #define HTT_H2T_MSG_TYPE_GET(word) \
  828. (((word) & HTT_H2T_MSG_TYPE_M) >> HTT_H2T_MSG_TYPE_S)
  829. /**
  830. * @brief host -> target version number request message definition
  831. *
  832. * MSG_TYPE => HTT_H2T_MSG_TYPE_VERSION_REQ
  833. *
  834. *
  835. * |31 24|23 16|15 8|7 0|
  836. * |----------------+----------------+----------------+----------------|
  837. * | reserved | msg type |
  838. * |-------------------------------------------------------------------|
  839. * : option request TLV (optional) |
  840. * :...................................................................:
  841. *
  842. * The VER_REQ message may consist of a single 4-byte word, or may be
  843. * extended with TLVs that specify which HTT options the host is requesting
  844. * from the target.
  845. * The following option TLVs may be appended to the VER_REQ message:
  846. * - HL_SUPPRESS_TX_COMPL_IND
  847. * - HL_MAX_TX_QUEUE_GROUPS
  848. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  849. * may be appended to the VER_REQ message (but only one TLV of each type).
  850. *
  851. * Header fields:
  852. * - MSG_TYPE
  853. * Bits 7:0
  854. * Purpose: identifies this as a version number request message
  855. * Value: 0x0 (HTT_H2T_MSG_TYPE_VERSION_REQ)
  856. */
  857. #define HTT_VER_REQ_BYTES 4
  858. /* TBDXXX: figure out a reasonable number */
  859. #define HTT_HL_DATA_SVC_PIPE_DEPTH 24
  860. #define HTT_LL_DATA_SVC_PIPE_DEPTH 64
  861. /**
  862. * @brief HTT tx MSDU descriptor
  863. *
  864. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_FRM
  865. *
  866. * @details
  867. * The HTT tx MSDU descriptor is created by the host HTT SW for each
  868. * tx MSDU. The HTT tx MSDU descriptor contains the information that
  869. * the target firmware needs for the FW's tx processing, particularly
  870. * for creating the HW msdu descriptor.
  871. * The same HTT tx descriptor is used for HL and LL systems, though
  872. * a few fields within the tx descriptor are used only by LL or
  873. * only by HL.
  874. * The HTT tx descriptor is defined in two manners: by a struct with
  875. * bitfields, and by a series of [dword offset, bit mask, bit shift]
  876. * definitions.
  877. * The target should use the struct def, for simplicitly and clarity,
  878. * but the host shall use the bit-mast + bit-shift defs, to be endian-
  879. * neutral. Specifically, the host shall use the get/set macros built
  880. * around the mask + shift defs.
  881. */
  882. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_S 0
  883. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_M 0x1
  884. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_S 1
  885. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_M 0x2
  886. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_S 2
  887. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_M 0x4
  888. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_S 3
  889. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_M 0x8
  890. #define HTT_TX_VDEV_ID_WORD 0
  891. #define HTT_TX_VDEV_ID_MASK 0x3f
  892. #define HTT_TX_VDEV_ID_SHIFT 16
  893. #define HTT_TX_L3_CKSUM_OFFLOAD 1
  894. #define HTT_TX_L4_CKSUM_OFFLOAD 2
  895. #define HTT_TX_MSDU_LEN_DWORD 1
  896. #define HTT_TX_MSDU_LEN_MASK 0xffff;
  897. /*
  898. * HTT_VAR_PADDR macros
  899. * Allow physical / bus addresses to be either a single 32-bit value,
  900. * or a 64-bit value, stored as a little-endian lo,hi pair of 32-bit parts
  901. */
  902. #define HTT_VAR_PADDR32(var_name) \
  903. A_UINT32 var_name
  904. #define HTT_VAR_PADDR64_LE(var_name) \
  905. struct { \
  906. /* little-endian: lo precedes hi */ \
  907. A_UINT32 lo; \
  908. A_UINT32 hi; \
  909. } var_name
  910. /*
  911. * TEMPLATE_HTT_TX_MSDU_DESC_T:
  912. * This macro defines a htt_tx_msdu_descXXX_t in which any physical
  913. * addresses are stored in a XXX-bit field.
  914. * This macro is used to define both htt_tx_msdu_desc32_t and
  915. * htt_tx_msdu_desc64_t structs.
  916. */
  917. #define TEMPLATE_HTT_TX_MSDU_DESC_T(_paddr_bits_, _paddr__frags_desc_ptr_) \
  918. PREPACK struct htt_tx_msdu_desc ## _paddr_bits_ ## _t \
  919. { \
  920. /* DWORD 0: flags and meta-data */ \
  921. A_UINT32 \
  922. msg_type: 8, /* HTT_H2T_MSG_TYPE_TX_FRM */ \
  923. \
  924. /* pkt_subtype - \
  925. * Detailed specification of the tx frame contents, extending the \
  926. * general specification provided by pkt_type. \
  927. * FIX THIS: ADD COMPLETE SPECS FOR THIS FIELDS VALUE, e.g. \
  928. * pkt_type | pkt_subtype \
  929. * ============================================================== \
  930. * 802.3 | bit 0:3 - Reserved \
  931. * | bit 4: 0x0 - Copy-Engine Classification Results \
  932. * | not appended to the HTT message \
  933. * | 0x1 - Copy-Engine Classification Results \
  934. * | appended to the HTT message in the \
  935. * | format: \
  936. * | [HTT tx desc, frame header, \
  937. * | CE classification results] \
  938. * | The CE classification results begin \
  939. * | at the next 4-byte boundary after \
  940. * | the frame header. \
  941. * ------------+------------------------------------------------- \
  942. * Eth2 | bit 0:3 - Reserved \
  943. * | bit 4: 0x0 - Copy-Engine Classification Results \
  944. * | not appended to the HTT message \
  945. * | 0x1 - Copy-Engine Classification Results \
  946. * | appended to the HTT message. \
  947. * | See the above specification of the \
  948. * | CE classification results location. \
  949. * ------------+------------------------------------------------- \
  950. * native WiFi | bit 0:3 - Reserved \
  951. * | bit 4: 0x0 - Copy-Engine Classification Results \
  952. * | not appended to the HTT message \
  953. * | 0x1 - Copy-Engine Classification Results \
  954. * | appended to the HTT message. \
  955. * | See the above specification of the \
  956. * | CE classification results location. \
  957. * ------------+------------------------------------------------- \
  958. * mgmt | 0x0 - 802.11 MAC header absent \
  959. * | 0x1 - 802.11 MAC header present \
  960. * ------------+------------------------------------------------- \
  961. * raw | bit 0: 0x0 - 802.11 MAC header absent \
  962. * | 0x1 - 802.11 MAC header present \
  963. * | bit 1: 0x0 - allow aggregation \
  964. * | 0x1 - don't allow aggregation \
  965. * | bit 2: 0x0 - perform encryption \
  966. * | 0x1 - don't perform encryption \
  967. * | bit 3: 0x0 - perform tx classification / queuing \
  968. * | 0x1 - don't perform tx classification; \
  969. * | insert the frame into the "misc" \
  970. * | tx queue \
  971. * | bit 4: 0x0 - Copy-Engine Classification Results \
  972. * | not appended to the HTT message \
  973. * | 0x1 - Copy-Engine Classification Results \
  974. * | appended to the HTT message. \
  975. * | See the above specification of the \
  976. * | CE classification results location. \
  977. */ \
  978. pkt_subtype: 5, \
  979. \
  980. /* pkt_type - \
  981. * General specification of the tx frame contents. \
  982. * The htt_pkt_type enum should be used to specify and check the \
  983. * value of this field. \
  984. */ \
  985. pkt_type: 3, \
  986. \
  987. /* vdev_id - \
  988. * ID for the vdev that is sending this tx frame. \
  989. * For certain non-standard packet types, e.g. pkt_type == raw \
  990. * and (pkt_subtype >> 3) == 1, this field is not relevant/valid. \
  991. * This field is used primarily for determining where to queue \
  992. * broadcast and multicast frames. \
  993. */ \
  994. vdev_id: 6, \
  995. /* ext_tid - \
  996. * The extended traffic ID. \
  997. * If the TID is unknown, the extended TID is set to \
  998. * HTT_TX_EXT_TID_INVALID. \
  999. * If the tx frame is QoS data, then the extended TID has the 0-15 \
  1000. * value of the QoS TID. \
  1001. * If the tx frame is non-QoS data, then the extended TID is set to \
  1002. * HTT_TX_EXT_TID_NON_QOS. \
  1003. * If the tx frame is multicast or broadcast, then the extended TID \
  1004. * is set to HTT_TX_EXT_TID_MCAST_BCAST. \
  1005. */ \
  1006. ext_tid: 5, \
  1007. \
  1008. /* postponed - \
  1009. * This flag indicates whether the tx frame has been downloaded to \
  1010. * the target before but discarded by the target, and now is being \
  1011. * downloaded again; or if this is a new frame that is being \
  1012. * downloaded for the first time. \
  1013. * This flag allows the target to determine the correct order for \
  1014. * transmitting new vs. old frames. \
  1015. * value: 0 -> new frame, 1 -> re-send of a previously sent frame \
  1016. * This flag only applies to HL systems, since in LL systems, \
  1017. * the tx flow control is handled entirely within the target. \
  1018. */ \
  1019. postponed: 1, \
  1020. \
  1021. /* extension - \
  1022. * This flag indicates whether a HTT tx MSDU extension descriptor \
  1023. * (htt_tx_msdu_desc_ext_t) follows this HTT tx MSDU descriptor. \
  1024. * \
  1025. * 0x0 - no extension MSDU descriptor is present \
  1026. * 0x1 - an extension MSDU descriptor immediately follows the \
  1027. * regular MSDU descriptor \
  1028. */ \
  1029. extension: 1, \
  1030. \
  1031. /* cksum_offload - \
  1032. * This flag indicates whether checksum offload is enabled or not \
  1033. * for this frame. Target FW use this flag to turn on HW checksumming \
  1034. * 0x0 - No checksum offload \
  1035. * 0x1 - L3 header checksum only \
  1036. * 0x2 - L4 checksum only \
  1037. * 0x3 - L3 header checksum + L4 checksum \
  1038. */ \
  1039. cksum_offload: 2, \
  1040. \
  1041. /* tx_comp_req - \
  1042. * This flag indicates whether Tx Completion \
  1043. * from fw is required or not. \
  1044. * This flag is only relevant if tx completion is not \
  1045. * universally enabled. \
  1046. * For all LL systems, tx completion is mandatory, \
  1047. * so this flag will be irrelevant. \
  1048. * For HL systems tx completion is optional, but HL systems in which \
  1049. * the bus throughput exceeds the WLAN throughput will \
  1050. * probably want to always use tx completion, and thus \
  1051. * would not check this flag. \
  1052. * This flag is required when tx completions are not used universally, \
  1053. * but are still required for certain tx frames for which \
  1054. * an OTA delivery acknowledgment is needed by the host. \
  1055. * In practice, this would be for HL systems in which the \
  1056. * bus throughput is less than the WLAN throughput. \
  1057. * \
  1058. * 0x0 - Tx Completion Indication from Fw not required \
  1059. * 0x1 - Tx Completion Indication from Fw is required \
  1060. */ \
  1061. tx_compl_req: 1; \
  1062. \
  1063. \
  1064. /* DWORD 1: MSDU length and ID */ \
  1065. A_UINT32 \
  1066. len: 16, /* MSDU length, in bytes */ \
  1067. id: 16; /* MSDU ID used to identify the MSDU to the host, \
  1068. * and this id is used to calculate fragmentation \
  1069. * descriptor pointer inside the target based on \
  1070. * the base address, configured inside the target. \
  1071. */ \
  1072. \
  1073. /* DWORD 2 (or 2-3): fragmentation descriptor bus address */ \
  1074. /* frags_desc_ptr - \
  1075. * The fragmentation descriptor pointer tells the HW's MAC DMA \
  1076. * where the tx frame's fragments reside in memory. \
  1077. * This field only applies to LL systems, since in HL systems the \
  1078. * (degenerate single-fragment) fragmentation descriptor is created \
  1079. * within the target. \
  1080. */ \
  1081. _paddr__frags_desc_ptr_; \
  1082. \
  1083. /* DWORD 3 (or 4): peerid, chanfreq */ \
  1084. /* \
  1085. * Peer ID : Target can use this value to know which peer-id packet \
  1086. * destined to. \
  1087. * It's intended to be specified by host in case of NAWDS. \
  1088. */ \
  1089. A_UINT16 peerid; \
  1090. \
  1091. /* \
  1092. * Channel frequency: This identifies the desired channel \
  1093. * frequency (in mhz) for tx frames. This is used by FW to help \
  1094. * determine when it is safe to transmit or drop frames for \
  1095. * off-channel operation. \
  1096. * The default value of zero indicates to FW that the corresponding \
  1097. * VDEV's home channel (if there is one) is the desired channel \
  1098. * frequency. \
  1099. */ \
  1100. A_UINT16 chanfreq; \
  1101. \
  1102. /* Reason reserved is commented is increasing the htt structure size \
  1103. * leads to some weird issues. \
  1104. * A_UINT32 reserved_dword3_bits0_31; \
  1105. */ \
  1106. } POSTPACK
  1107. /* define a htt_tx_msdu_desc32_t type */
  1108. TEMPLATE_HTT_TX_MSDU_DESC_T(32, HTT_VAR_PADDR32(frags_desc_ptr));
  1109. /* define a htt_tx_msdu_desc64_t type */
  1110. TEMPLATE_HTT_TX_MSDU_DESC_T(64, HTT_VAR_PADDR64_LE(frags_desc_ptr));
  1111. /*
  1112. * Make htt_tx_msdu_desc_t be an alias for either
  1113. * htt_tx_msdu_desc32_t or htt_tx_msdu_desc64_t
  1114. */
  1115. #if HTT_PADDR64
  1116. #define htt_tx_msdu_desc_t htt_tx_msdu_desc64_t
  1117. #else
  1118. #define htt_tx_msdu_desc_t htt_tx_msdu_desc32_t
  1119. #endif
  1120. /* decriptor information for Management frame*/
  1121. /*
  1122. * THIS htt_mgmt_tx_desc_t STRUCT IS DEPRECATED - DON'T USE IT.
  1123. * BOTH MANAGEMENT AND DATA FRAMES SHOULD USE htt_tx_msdu_desc_t.
  1124. */
  1125. #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
  1126. extern A_UINT32 mgmt_hdr_len;
  1127. PREPACK struct htt_mgmt_tx_desc_t {
  1128. A_UINT32 msg_type;
  1129. #if HTT_PADDR64
  1130. A_UINT64 frag_paddr; /* DMAble address of the data */
  1131. #else
  1132. A_UINT32 frag_paddr; /* DMAble address of the data */
  1133. #endif
  1134. A_UINT32 desc_id; /* returned to host during completion
  1135. * to free the meory*/
  1136. A_UINT32 len; /* Fragment length */
  1137. A_UINT32 vdev_id; /* virtual device ID*/
  1138. A_UINT8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN]; /* frm header */
  1139. } POSTPACK;
  1140. PREPACK struct htt_mgmt_tx_compl_ind {
  1141. A_UINT32 desc_id;
  1142. A_UINT32 status;
  1143. } POSTPACK;
  1144. /*
  1145. * This SDU header size comes from the summation of the following:
  1146. * 1. Max of:
  1147. * a. Native WiFi header, for native WiFi frames: 24 bytes
  1148. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4)
  1149. * b. 802.11 header, for raw frames: 36 bytes
  1150. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4,
  1151. * QoS header, HT header)
  1152. * c. 802.3 header, for ethernet frames: 14 bytes
  1153. * (destination address, source address, ethertype / length)
  1154. * 2. Max of:
  1155. * a. IPv4 header, up through the DiffServ Code Point: 2 bytes
  1156. * b. IPv6 header, up through the Traffic Class: 2 bytes
  1157. * 3. 802.1Q VLAN header: 4 bytes
  1158. * 4. LLC/SNAP header: 8 bytes
  1159. */
  1160. #define HTT_TX_HDR_SIZE_NATIVE_WIFI 30
  1161. #define HTT_TX_HDR_SIZE_802_11_RAW 36
  1162. #define HTT_TX_HDR_SIZE_ETHERNET 14
  1163. #define HTT_TX_HDR_SIZE_OUTER_HDR_MAX HTT_TX_HDR_SIZE_802_11_RAW
  1164. A_COMPILE_TIME_ASSERT(
  1165. htt_encap_hdr_size_max_check_nwifi,
  1166. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_NATIVE_WIFI);
  1167. A_COMPILE_TIME_ASSERT(
  1168. htt_encap_hdr_size_max_check_enet,
  1169. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_ETHERNET);
  1170. #define HTT_HL_TX_HDR_SIZE_IP 1600 /* also include payload */
  1171. #define HTT_LL_TX_HDR_SIZE_IP 16 /* up to the end of UDP header for IPv4 case */
  1172. #define HTT_TX_HDR_SIZE_802_1Q 4
  1173. #define HTT_TX_HDR_SIZE_LLC_SNAP 8
  1174. #define HTT_COMMON_TX_FRM_HDR_LEN \
  1175. (HTT_TX_HDR_SIZE_OUTER_HDR_MAX + \
  1176. HTT_TX_HDR_SIZE_802_1Q + \
  1177. HTT_TX_HDR_SIZE_LLC_SNAP)
  1178. #define HTT_HL_TX_FRM_HDR_LEN \
  1179. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_HL_TX_HDR_SIZE_IP)
  1180. #define HTT_LL_TX_FRM_HDR_LEN \
  1181. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_LL_TX_HDR_SIZE_IP)
  1182. #define HTT_TX_DESC_LEN sizeof(struct htt_tx_msdu_desc_t)
  1183. /* dword 0 */
  1184. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_BYTES 0
  1185. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_DWORD 0
  1186. #define HTT_TX_DESC_PKT_SUBTYPE_M 0x00001f00
  1187. #define HTT_TX_DESC_PKT_SUBTYPE_S 8
  1188. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_BYTES 0
  1189. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_DWORD 0
  1190. #define HTT_TX_DESC_NO_ENCRYPT_M 0x00000400
  1191. #define HTT_TX_DESC_NO_ENCRYPT_S 10
  1192. #define HTT_TX_DESC_PKT_TYPE_OFFSET_BYTES 0
  1193. #define HTT_TX_DESC_PKT_TYPE_OFFSET_DWORD 0
  1194. #define HTT_TX_DESC_PKT_TYPE_M 0x0000e000
  1195. #define HTT_TX_DESC_PKT_TYPE_S 13
  1196. #define HTT_TX_DESC_VDEV_ID_OFFSET_BYTES 0
  1197. #define HTT_TX_DESC_VDEV_ID_OFFSET_DWORD 0
  1198. #define HTT_TX_DESC_VDEV_ID_M 0x003f0000
  1199. #define HTT_TX_DESC_VDEV_ID_S 16
  1200. #define HTT_TX_DESC_EXT_TID_OFFSET_BYTES 0
  1201. #define HTT_TX_DESC_EXT_TID_OFFSET_DWORD 0
  1202. #define HTT_TX_DESC_EXT_TID_M 0x07c00000
  1203. #define HTT_TX_DESC_EXT_TID_S 22
  1204. #define HTT_TX_DESC_POSTPONED_OFFSET_BYTES 0
  1205. #define HTT_TX_DESC_POSTPONED_OFFSET_DWORD 0
  1206. #define HTT_TX_DESC_POSTPONED_M 0x08000000
  1207. #define HTT_TX_DESC_POSTPONED_S 27
  1208. #define HTT_TX_DESC_EXTENSION_OFFSET_BYTE 0
  1209. #define HTT_TX_DESC_EXTENSION_OFFSET_DWORD 0
  1210. #define HTT_TX_DESC_EXTENSION_M 0x10000000
  1211. #define HTT_TX_DESC_EXTENSION_S 28
  1212. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_BYTES 0
  1213. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_DWORD 0
  1214. #define HTT_TX_DESC_CKSUM_OFFLOAD_M 0x60000000
  1215. #define HTT_TX_DESC_CKSUM_OFFLOAD_S 29
  1216. #define HTT_TX_DESC_TX_COMP_OFFSET_BYTES 0
  1217. #define HTT_TX_DESC_TX_COMP_OFFSET_DWORD 0
  1218. #define HTT_TX_DESC_TX_COMP_M 0x80000000
  1219. #define HTT_TX_DESC_TX_COMP_S 31
  1220. /* dword 1 */
  1221. #define HTT_TX_DESC_FRM_LEN_OFFSET_BYTES 4
  1222. #define HTT_TX_DESC_FRM_LEN_OFFSET_DWORD 1
  1223. #define HTT_TX_DESC_FRM_LEN_M 0x0000ffff
  1224. #define HTT_TX_DESC_FRM_LEN_S 0
  1225. #define HTT_TX_DESC_FRM_ID_OFFSET_BYTES 4
  1226. #define HTT_TX_DESC_FRM_ID_OFFSET_DWORD 1
  1227. #define HTT_TX_DESC_FRM_ID_M 0xffff0000
  1228. #define HTT_TX_DESC_FRM_ID_S 16
  1229. /* dword 2 */
  1230. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_BYTES 8
  1231. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_DWORD 2
  1232. /* for systems using 64-bit format for bus addresses */
  1233. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_M 0xffffffff
  1234. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_S 0
  1235. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_M 0xffffffff
  1236. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_S 0
  1237. /* for systems using 32-bit format for bus addresses */
  1238. #define HTT_TX_DESC_FRAGS_DESC_PADDR_M 0xffffffff
  1239. #define HTT_TX_DESC_FRAGS_DESC_PADDR_S 0
  1240. /* dword 3 */
  1241. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 16
  1242. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 12
  1243. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64 \
  1244. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 >> 2)
  1245. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32 \
  1246. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 >> 2)
  1247. #if HTT_PADDR64
  1248. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64
  1249. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64
  1250. #else
  1251. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32
  1252. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32
  1253. #endif
  1254. #define HTT_TX_DESC_PEER_ID_M 0x0000ffff
  1255. #define HTT_TX_DESC_PEER_ID_S 0
  1256. /*
  1257. * TEMPORARY:
  1258. * The original definitions for the PEER_ID fields contained typos
  1259. * (with _DESC_PADDR appended to this PEER_ID field name).
  1260. * Retain deprecated original names for PEER_ID fields until all code that
  1261. * refers to them has been updated.
  1262. */
  1263. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_BYTES \
  1264. HTT_TX_DESC_PEER_ID_OFFSET_BYTES
  1265. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_DWORD \
  1266. HTT_TX_DESC_PEER_ID_OFFSET_DWORD
  1267. #define HTT_TX_DESC_PEERID_DESC_PADDR_M \
  1268. HTT_TX_DESC_PEER_ID_M
  1269. #define HTT_TX_DESC_PEERID_DESC_PADDR_S \
  1270. HTT_TX_DESC_PEER_ID_S
  1271. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 16 /* to dword with chan freq */
  1272. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 12 /* to dword with chan freq */
  1273. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64 \
  1274. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 >> 2)
  1275. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32 \
  1276. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 >> 2)
  1277. #if HTT_PADDR64
  1278. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64
  1279. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64
  1280. #else
  1281. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32
  1282. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32
  1283. #endif
  1284. #define HTT_TX_DESC_CHAN_FREQ_M 0xffff0000
  1285. #define HTT_TX_DESC_CHAN_FREQ_S 16
  1286. #define HTT_TX_DESC_PKT_SUBTYPE_GET(_var) \
  1287. (((_var) & HTT_TX_DESC_PKT_SUBTYPE_M) >> HTT_TX_DESC_PKT_SUBTYPE_S)
  1288. #define HTT_TX_DESC_PKT_SUBTYPE_SET(_var, _val) \
  1289. do { \
  1290. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_SUBTYPE, _val); \
  1291. ((_var) |= ((_val) << HTT_TX_DESC_PKT_SUBTYPE_S)); \
  1292. } while (0)
  1293. #define HTT_TX_DESC_NO_ENCRYPT_GET(_var) \
  1294. (((_var) & HTT_TX_DESC_NO_ENCRYPT_M) >> HTT_TX_DESC_NO_ENCRYPT_S)
  1295. #define HTT_TX_DESC_NO_ENCRYPT_SET(_var, _val) \
  1296. do { \
  1297. HTT_CHECK_SET_VAL(HTT_TX_DESC_NO_ENCRYPT, _val); \
  1298. ((_var) |= ((_val) << HTT_TX_DESC_NO_ENCRYPT_S)); \
  1299. } while (0)
  1300. #define HTT_TX_DESC_PKT_TYPE_GET(_var) \
  1301. (((_var) & HTT_TX_DESC_PKT_TYPE_M) >> HTT_TX_DESC_PKT_TYPE_S)
  1302. #define HTT_TX_DESC_PKT_TYPE_SET(_var, _val) \
  1303. do { \
  1304. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_TYPE, _val); \
  1305. ((_var) |= ((_val) << HTT_TX_DESC_PKT_TYPE_S)); \
  1306. } while (0)
  1307. #define HTT_TX_DESC_VDEV_ID_GET(_var) \
  1308. (((_var) & HTT_TX_DESC_VDEV_ID_M) >> HTT_TX_DESC_VDEV_ID_S)
  1309. #define HTT_TX_DESC_VDEV_ID_SET(_var, _val) \
  1310. do { \
  1311. HTT_CHECK_SET_VAL(HTT_TX_DESC_VDEV_ID, _val); \
  1312. ((_var) |= ((_val) << HTT_TX_DESC_VDEV_ID_S)); \
  1313. } while (0)
  1314. #define HTT_TX_DESC_EXT_TID_GET(_var) \
  1315. (((_var) & HTT_TX_DESC_EXT_TID_M) >> HTT_TX_DESC_EXT_TID_S)
  1316. #define HTT_TX_DESC_EXT_TID_SET(_var, _val) \
  1317. do { \
  1318. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXT_TID, _val); \
  1319. ((_var) |= ((_val) << HTT_TX_DESC_EXT_TID_S)); \
  1320. } while (0)
  1321. #define HTT_TX_DESC_POSTPONED_GET(_var) \
  1322. (((_var) & HTT_TX_DESC_POSTPONED_M) >> HTT_TX_DESC_POSTPONED_S)
  1323. #define HTT_TX_DESC_POSTPONED_SET(_var, _val) \
  1324. do { \
  1325. HTT_CHECK_SET_VAL(HTT_TX_DESC_POSTPONED, _val); \
  1326. ((_var) |= ((_val) << HTT_TX_DESC_POSTPONED_S)); \
  1327. } while (0)
  1328. #define HTT_TX_DESC_EXTENSION_GET(_var) \
  1329. (((_var) & HTT_TX_DESC_EXTENSION_M) >> HTT_TX_DESC_EXTENSION_S)
  1330. #define HTT_TX_DESC_EXTENSION_SET(_var, _val) \
  1331. do { \
  1332. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXTENSION, _val); \
  1333. ((_var) |= ((_val) << HTT_TX_DESC_EXTENSION_S)); \
  1334. } while (0)
  1335. #define HTT_TX_DESC_FRM_LEN_GET(_var) \
  1336. (((_var) & HTT_TX_DESC_FRM_LEN_M) >> HTT_TX_DESC_FRM_LEN_S)
  1337. #define HTT_TX_DESC_FRM_LEN_SET(_var, _val) \
  1338. do { \
  1339. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_LEN, _val); \
  1340. ((_var) |= ((_val) << HTT_TX_DESC_FRM_LEN_S)); \
  1341. } while (0)
  1342. #define HTT_TX_DESC_FRM_ID_GET(_var) \
  1343. (((_var) & HTT_TX_DESC_FRM_ID_M) >> HTT_TX_DESC_FRM_ID_S)
  1344. #define HTT_TX_DESC_FRM_ID_SET(_var, _val) \
  1345. do { \
  1346. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_ID, _val); \
  1347. ((_var) |= ((_val) << HTT_TX_DESC_FRM_ID_S)); \
  1348. } while (0)
  1349. #define HTT_TX_DESC_CKSUM_OFFLOAD_GET(_var) \
  1350. (((_var) & HTT_TX_DESC_CKSUM_OFFLOAD_M) >> HTT_TX_DESC_CKSUM_OFFLOAD_S)
  1351. #define HTT_TX_DESC_CKSUM_OFFLOAD_SET(_var, _val) \
  1352. do { \
  1353. HTT_CHECK_SET_VAL(HTT_TX_DESC_CKSUM_OFFLOAD, _val); \
  1354. ((_var) |= ((_val) << HTT_TX_DESC_CKSUM_OFFLOAD_S)); \
  1355. } while (0)
  1356. #define HTT_TX_DESC_TX_COMP_GET(_var) \
  1357. (((_var) & HTT_TX_DESC_TX_COMP_M) >> HTT_TX_DESC_TX_COMP_S)
  1358. #define HTT_TX_DESC_TX_COMP_SET(_var, _val) \
  1359. do { \
  1360. HTT_CHECK_SET_VAL(HTT_TX_DESC_TX_COMP, _val); \
  1361. ((_var) |= ((_val) << HTT_TX_DESC_TX_COMP_S)); \
  1362. } while (0)
  1363. #define HTT_TX_DESC_PEER_ID_GET(_var) \
  1364. (((_var) & HTT_TX_DESC_PEER_ID_M) >> HTT_TX_DESC_PEER_ID_S)
  1365. #define HTT_TX_DESC_PEER_ID_SET(_var, _val) \
  1366. do { \
  1367. HTT_CHECK_SET_VAL(HTT_TX_DESC_PEER_ID, _val); \
  1368. ((_var) |= ((_val) << HTT_TX_DESC_PEER_ID_S)); \
  1369. } while (0)
  1370. #define HTT_TX_DESC_CHAN_FREQ_GET(_var) \
  1371. (((_var) & HTT_TX_DESC_CHAN_FREQ_M) >> HTT_TX_DESC_CHAN_FREQ_S)
  1372. #define HTT_TX_DESC_CHAN_FREQ_SET(_var, _val) \
  1373. do { \
  1374. HTT_CHECK_SET_VAL(HTT_TX_DESC_CHAN_FREQ, _val); \
  1375. ((_var) |= ((_val) << HTT_TX_DESC_CHAN_FREQ_S)); \
  1376. } while (0)
  1377. /* enums used in the HTT tx MSDU extension descriptor */
  1378. enum {
  1379. htt_tx_guard_interval_regular = 0,
  1380. htt_tx_guard_interval_short = 1,
  1381. };
  1382. enum {
  1383. htt_tx_preamble_type_ofdm = 0,
  1384. htt_tx_preamble_type_cck = 1,
  1385. htt_tx_preamble_type_ht = 2,
  1386. htt_tx_preamble_type_vht = 3,
  1387. };
  1388. enum {
  1389. htt_tx_bandwidth_5MHz = 0,
  1390. htt_tx_bandwidth_10MHz = 1,
  1391. htt_tx_bandwidth_20MHz = 2,
  1392. htt_tx_bandwidth_40MHz = 3,
  1393. htt_tx_bandwidth_80MHz = 4,
  1394. htt_tx_bandwidth_160MHz = 5, /* includes 80+80 */
  1395. };
  1396. /**
  1397. * @brief HTT tx MSDU extension descriptor
  1398. * @details
  1399. * If the target supports HTT tx MSDU extension descriptors, the host has
  1400. * the option of appending the following struct following the regular
  1401. * HTT tx MSDU descriptor (and setting the "extension" flag in the regular
  1402. * HTT tx MSDU descriptor, to show that the extension descriptor is present).
  1403. * The HTT tx MSDU extension descriptors allows the host to provide detailed
  1404. * tx specs for each frame.
  1405. */
  1406. PREPACK struct htt_tx_msdu_desc_ext_t {
  1407. /* DWORD 0: flags */
  1408. A_UINT32
  1409. valid_pwr: 1, /* bit 0: if set, tx pwr spec is valid */
  1410. valid_mcs_mask: 1, /* bit 1: if set, tx MCS mask spec is valid */
  1411. valid_nss_mask: 1, /* bit 2: if set, tx Nss mask spec is valid */
  1412. valid_guard_interval: 1, /* bit 3: if set, tx guard intv spec is valid*/
  1413. valid_preamble_type_mask: 1, /* 4: if set, tx preamble mask is valid */
  1414. valid_chainmask: 1, /* bit 5: if set, tx chainmask spec is valid */
  1415. valid_retries: 1, /* bit 6: if set, tx retries spec is valid */
  1416. valid_bandwidth: 1, /* bit 7: if set, tx bandwidth spec is valid */
  1417. valid_expire_tsf: 1, /* bit 8: if set, tx expire TSF spec is valid*/
  1418. is_dsrc: 1, /* bit 9: if set, MSDU is a DSRC frame */
  1419. reserved0_31_7: 22; /* bits 31:10 - unused, set to 0x0 */
  1420. /* DWORD 1: tx power, tx rate, tx BW */
  1421. A_UINT32
  1422. /* pwr -
  1423. * Specify what power the tx frame needs to be transmitted at.
  1424. * The power a signed (two's complement) value is in units of 0.5 dBm.
  1425. * The value needs to be appropriately sign-extended when extracting
  1426. * the value from the message and storing it in a variable that is
  1427. * larger than A_INT8. (The HTT_TX_MSDU_EXT_DESC_FLAG_PWR_GET macro
  1428. * automatically handles this sign-extension.)
  1429. * If the transmission uses multiple tx chains, this power spec is
  1430. * the total transmit power, assuming incoherent combination of
  1431. * per-chain power to produce the total power.
  1432. */
  1433. pwr: 8,
  1434. /* mcs_mask -
  1435. * Specify the allowable values for MCS index (modulation and coding)
  1436. * to use for transmitting the frame.
  1437. *
  1438. * For HT / VHT preamble types, this mask directly corresponds to
  1439. * the HT or VHT MCS indices that are allowed. For each bit N set
  1440. * within the mask, MCS index N is allowed for transmitting the frame.
  1441. * For legacy CCK and OFDM rates, separate bits are provided for CCK
  1442. * rates versus OFDM rates, so the host has the option of specifying
  1443. * that the target must transmit the frame with CCK or OFDM rates
  1444. * (not HT or VHT), but leaving the decision to the target whether
  1445. * to use CCK or OFDM.
  1446. *
  1447. * For CCK and OFDM, the bits within this mask are interpreted as
  1448. * follows:
  1449. * bit 0 -> CCK 1 Mbps rate is allowed
  1450. * bit 1 -> CCK 2 Mbps rate is allowed
  1451. * bit 2 -> CCK 5.5 Mbps rate is allowed
  1452. * bit 3 -> CCK 11 Mbps rate is allowed
  1453. * bit 4 -> OFDM BPSK modulation, 1/2 coding rate is allowed
  1454. * bit 5 -> OFDM BPSK modulation, 3/4 coding rate is allowed
  1455. * bit 6 -> OFDM QPSK modulation, 1/2 coding rate is allowed
  1456. * bit 7 -> OFDM QPSK modulation, 3/4 coding rate is allowed
  1457. * bit 8 -> OFDM 16-QAM modulation, 1/2 coding rate is allowed
  1458. * bit 9 -> OFDM 16-QAM modulation, 3/4 coding rate is allowed
  1459. * bit 10 -> OFDM 64-QAM modulation, 2/3 coding rate is allowed
  1460. * bit 11 -> OFDM 64-QAM modulation, 3/4 coding rate is allowed
  1461. *
  1462. * The MCS index specification needs to be compatible with the
  1463. * bandwidth mask specification. For example, a MCS index == 9
  1464. * specification is inconsistent with a preamble type == VHT,
  1465. * Nss == 1, and channel bandwidth == 20 MHz.
  1466. *
  1467. * Furthermore, the host has only a limited ability to specify to
  1468. * the target to select from HT + legacy rates, or VHT + legacy rates,
  1469. * since this mcs_mask can specify either HT/VHT rates or legacy rates.
  1470. */
  1471. mcs_mask: 12,
  1472. /* nss_mask -
  1473. * Specify which numbers of spatial streams (MIMO factor) are permitted.
  1474. * Each bit in this mask corresponds to a Nss value:
  1475. * bit 0: if set, Nss = 1 (non-MIMO) is permitted
  1476. * bit 1: if set, Nss = 2 (2x2 MIMO) is permitted
  1477. * bit 2: if set, Nss = 3 (3x3 MIMO) is permitted
  1478. * bit 3: if set, Nss = 4 (4x4 MIMO) is permitted
  1479. * The values in the Nss mask must be suitable for the recipient, e.g.
  1480. * a value of 0x4 (Nss = 3) cannot be specified for a tx frame to a
  1481. * recipient which only supports 2x2 MIMO.
  1482. */
  1483. nss_mask: 4,
  1484. /* guard_interval -
  1485. * Specify a htt_tx_guard_interval enum value to indicate whether
  1486. * the transmission should use a regular guard interval or a
  1487. * short guard interval.
  1488. */
  1489. guard_interval: 1,
  1490. /* preamble_type_mask -
  1491. * Specify which preamble types (CCK, OFDM, HT, VHT) the target
  1492. * may choose from for transmitting this frame.
  1493. * The bits in this mask correspond to the values in the
  1494. * htt_tx_preamble_type enum. For example, to allow the target
  1495. * to transmit the frame as either CCK or OFDM, this field would
  1496. * be set to
  1497. * (1 << htt_tx_preamble_type_ofdm) |
  1498. * (1 << htt_tx_preamble_type_cck)
  1499. */
  1500. preamble_type_mask: 4,
  1501. reserved1_31_29: 3; /* unused, set to 0x0 */
  1502. /* DWORD 2: tx chain mask, tx retries */
  1503. A_UINT32
  1504. /* chain_mask - specify which chains to transmit from */
  1505. chain_mask: 4,
  1506. /* retry_limit -
  1507. * Specify the maximum number of transmissions, including the
  1508. * initial transmission, to attempt before giving up if no ack
  1509. * is received.
  1510. * If the tx rate is specified, then all retries shall use the
  1511. * same rate as the initial transmission.
  1512. * If no tx rate is specified, the target can choose whether to
  1513. * retain the original rate during the retransmissions, or to
  1514. * fall back to a more robust rate.
  1515. */
  1516. retry_limit: 4,
  1517. /* bandwidth_mask -
  1518. * Specify what channel widths may be used for the transmission.
  1519. * A value of zero indicates "don't care" - the target may choose
  1520. * the transmission bandwidth.
  1521. * The bits within this mask correspond to the htt_tx_bandwidth
  1522. * enum values - bit 0 is for 5 MHz, bit 1 is for 10 MHz, etc.
  1523. * The bandwidth_mask must be consistent with the preamble_type_mask
  1524. * and mcs_mask specs, if they are provided. For example, 80 MHz and
  1525. * 160 MHz can only be enabled in the mask if preamble_type == VHT.
  1526. */
  1527. bandwidth_mask: 6,
  1528. reserved2_31_14: 18; /* unused, set to 0x0 */
  1529. /* DWORD 3: tx expiry time (TSF) LSBs */
  1530. A_UINT32 expire_tsf_lo;
  1531. /* DWORD 4: tx expiry time (TSF) MSBs */
  1532. A_UINT32 expire_tsf_hi;
  1533. A_UINT32 reserved_for_future_expansion_set_to_zero[3];
  1534. } POSTPACK;
  1535. /* DWORD 0 */
  1536. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M 0x00000001
  1537. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S 0
  1538. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1539. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S 1
  1540. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1541. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_S 2
  1542. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000008
  1543. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S 3
  1544. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M 0x00000010
  1545. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S 4
  1546. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000020
  1547. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S 5
  1548. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M 0x00000040
  1549. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S 6
  1550. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M 0x00000080
  1551. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S 7
  1552. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000100
  1553. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S 8
  1554. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M 0x00000200
  1555. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S 9
  1556. /* DWORD 1 */
  1557. #define HTT_TX_MSDU_EXT_DESC_PWR_M 0x000000ff
  1558. #define HTT_TX_MSDU_EXT_DESC_PWR_S 0
  1559. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_M 0x000fff00
  1560. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_S 8
  1561. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_M 0x00f00000
  1562. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_S 20
  1563. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M 0x01000000
  1564. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S 24
  1565. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M 0x1c000000
  1566. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S 25
  1567. /* DWORD 2 */
  1568. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M 0x0000000f
  1569. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S 0
  1570. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M 0x000000f0
  1571. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S 4
  1572. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M 0x00003f00
  1573. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S 8
  1574. /* DWORD 0 */
  1575. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_GET(_var) \
  1576. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1577. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)
  1578. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1579. do { \
  1580. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR, _val); \
  1581. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)); \
  1582. } while (0)
  1583. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1584. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1585. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)
  1586. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1587. do { \
  1588. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK, _val); \
  1589. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)); \
  1590. } while (0)
  1591. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1592. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1593. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1594. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1595. do { \
  1596. HTT_CHECK_SET_VAL( \
  1597. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1598. ((_var) |= ((_val) \
  1599. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1600. } while (0)
  1601. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_GET(_var) \
  1602. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M) >> \
  1603. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)
  1604. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1605. do { \
  1606. HTT_CHECK_SET_VAL( \
  1607. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK, _val); \
  1608. ((_var) |= ((_val) \
  1609. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)); \
  1610. } while (0)
  1611. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1612. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1613. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)
  1614. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1615. do { \
  1616. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1617. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1618. } while (0)
  1619. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1620. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M) >> \
  1621. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)
  1622. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1623. do { \
  1624. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES, _val); \
  1625. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)); \
  1626. } while (0)
  1627. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_GET(_var) \
  1628. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M) >> \
  1629. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)
  1630. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_SET(_var, _val) \
  1631. do { \
  1632. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH, _val); \
  1633. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)); \
  1634. } while (0)
  1635. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1636. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1637. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1638. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1639. do { \
  1640. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1641. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1642. } while (0)
  1643. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_GET(_var) \
  1644. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M) >> \
  1645. HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)
  1646. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1647. do { \
  1648. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC, _val); \
  1649. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)); \
  1650. } while (0)
  1651. /* DWORD 1 */
  1652. #define HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) \
  1653. (((_var) & HTT_TX_MSDU_EXT_DESC_PWR_M) >> \
  1654. HTT_TX_MSDU_EXT_DESC_PWR_S)
  1655. #define HTT_TX_MSDU_EXT_DESC_PWR_GET(_var) \
  1656. (HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) | \
  1657. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT_DESC_PWR))
  1658. #define HTT_TX_MSDU_EXT_DESC_PWR_SET(_var, _val) \
  1659. ((_var) |= (((_val) << HTT_TX_MSDU_EXT_DESC_PWR_S)) & \
  1660. HTT_TX_MSDU_EXT_DESC_PWR_M)
  1661. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_GET(_var) \
  1662. (((_var) & HTT_TX_MSDU_EXT_DESC_MCS_MASK_M) >> \
  1663. HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)
  1664. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_SET(_var, _val) \
  1665. do { \
  1666. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_MCS_MASK, _val); \
  1667. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)); \
  1668. } while (0)
  1669. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_GET(_var) \
  1670. (((_var) & HTT_TX_MSDU_EXT_DESC_NSS_MASK_M) >> \
  1671. HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)
  1672. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_SET(_var, _val) \
  1673. do { \
  1674. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_NSS_MASK, _val); \
  1675. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)); \
  1676. } while (0)
  1677. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_GET(_var) \
  1678. (((_var) & HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M) >> \
  1679. HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)
  1680. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1681. do { \
  1682. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL, _val); \
  1683. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)); \
  1684. } while (0)
  1685. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_GET(_var) \
  1686. (((_var) & HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M) >> \
  1687. HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)
  1688. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1689. do { \
  1690. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK, _val); \
  1691. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)); \
  1692. } while (0)
  1693. /* DWORD 2 */
  1694. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_GET(_var) \
  1695. (((_var) & HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M) >> \
  1696. HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)
  1697. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_SET(_var, _val) \
  1698. do { \
  1699. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_CHAIN_MASK, _val); \
  1700. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)); \
  1701. } while (0)
  1702. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_GET(_var) \
  1703. (((_var) & HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M) >> \
  1704. HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)
  1705. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_SET(_var, _val) \
  1706. do { \
  1707. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT, _val); \
  1708. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)); \
  1709. } while (0)
  1710. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_GET(_var) \
  1711. (((_var) & HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M) >> \
  1712. HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)
  1713. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_SET(_var, _val) \
  1714. do { \
  1715. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK, _val); \
  1716. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)); \
  1717. } while (0)
  1718. typedef enum {
  1719. HTT_11AX_HE_LTF_SUBTYPE_1X,
  1720. HTT_11AX_HE_LTF_SUBTYPE_2X,
  1721. HTT_11AX_HE_LTF_SUBTYPE_4X,
  1722. } htt_11ax_ltf_subtype_t;
  1723. typedef enum {
  1724. HTT_TX_MSDU_EXT2_DESC_PREAM_OFDM,
  1725. HTT_TX_MSDU_EXT2_DESC_PREAM_CCK,
  1726. HTT_TX_MSDU_EXT2_DESC_PREAM_HT ,
  1727. HTT_TX_MSDU_EXT2_DESC_PREAM_VHT,
  1728. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_SU,
  1729. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_EXT_SU,
  1730. } htt_tx_ext2_preamble_type_t;
  1731. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_M 0x00000001
  1732. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_S 0
  1733. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_M 0x00000002
  1734. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_S 1
  1735. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_M 0x00000004
  1736. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_S 2
  1737. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_M 0x00000008
  1738. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_S 3
  1739. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_M 0x00000010
  1740. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_S 4
  1741. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_M 0x00000020
  1742. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_S 5
  1743. /**
  1744. * @brief HTT tx MSDU extension descriptor v2
  1745. * @details
  1746. * In Lithium, if htt_tx_tcl_metadata->valid_htt_ext is set, this structure
  1747. * is received as tcl_exit_base->host_meta_info in firmware.
  1748. * Also there is no htt_tx_msdu_desc_t in Lithium since most of those fields
  1749. * are already part of tcl_exit_base.
  1750. */
  1751. PREPACK struct htt_tx_msdu_desc_ext2_t {
  1752. /* DWORD 0: flags */
  1753. A_UINT32
  1754. valid_pwr : 1, /* if set, tx pwr spec is valid */
  1755. valid_mcs_mask : 1, /* if set, tx MCS mask is valid */
  1756. valid_nss_mask : 1, /* if set, tx Nss mask is valid */
  1757. valid_preamble_type : 1, /* if set, tx preamble spec is valid */
  1758. valid_retries : 1, /* if set, tx retries spec is valid */
  1759. valid_bw_info : 1, /* if set, tx dyn_bw and bw_mask are valid */
  1760. valid_guard_interval : 1, /* if set, tx guard intv spec is valid */
  1761. valid_chainmask : 1, /* if set, tx chainmask is valid */
  1762. valid_encrypt_type : 1, /* if set, encrypt type is valid */
  1763. valid_key_flags : 1, /* if set, key flags is valid */
  1764. valid_expire_tsf : 1, /* if set, tx expire TSF spec is valid */
  1765. valid_chanfreq : 1, /* if set, chanfreq is valid */
  1766. is_dsrc : 1, /* if set, MSDU is a DSRC frame */
  1767. guard_interval : 2, /* 0.4us, 0.8us, 1.6us, 3.2us */
  1768. encrypt_type : 2, /* 0 = NO_ENCRYPT,
  1769. 1 = ENCRYPT,
  1770. 2 ~ 3 - Reserved */
  1771. /* retry_limit -
  1772. * Specify the maximum number of transmissions, including the
  1773. * initial transmission, to attempt before giving up if no ack
  1774. * is received.
  1775. * If the tx rate is specified, then all retries shall use the
  1776. * same rate as the initial transmission.
  1777. * If no tx rate is specified, the target can choose whether to
  1778. * retain the original rate during the retransmissions, or to
  1779. * fall back to a more robust rate.
  1780. */
  1781. retry_limit : 4,
  1782. use_dcm_11ax : 1, /* If set, Use Dual subcarrier modulation.
  1783. * Valid only for 11ax preamble types HE_SU
  1784. * and HE_EXT_SU
  1785. */
  1786. ltf_subtype_11ax : 2, /* Takes enum values of htt_11ax_ltf_subtype_t
  1787. * Valid only for 11ax preamble types HE_SU
  1788. * and HE_EXT_SU
  1789. */
  1790. dyn_bw : 1, /* 0 = static bw, 1 = dynamic bw */
  1791. bw_mask : 6, /* Valid only if dyn_bw == 0 (static bw).
  1792. * (Bit mask of 5, 10, 20, 40, 80, 160Mhz.
  1793. * Refer to HTT_TX_MSDU_EXT2_DESC_BW defs.)
  1794. */
  1795. host_tx_desc_pool : 1; /* If set, Firmware allocates tx_descriptors
  1796. * in WAL_BUFFERID_TX_HOST_DATA_EXP,instead
  1797. * of WAL_BUFFERID_TX_TCL_DATA_EXP.
  1798. * Use cases:
  1799. * Any time firmware uses TQM-BYPASS for Data
  1800. * TID, firmware expect host to set this bit.
  1801. */
  1802. /* DWORD 1: tx power, tx rate */
  1803. A_UINT32
  1804. power : 8, /* unit of the power field is 0.5 dbm
  1805. * similar to pwr field in htt_tx_msdu_desc_ext_t
  1806. * signed value ranging from -64dbm to 63.5 dbm
  1807. */
  1808. mcs_mask : 12, /* mcs bit mask of 0 ~ 11
  1809. * Setting more than one MCS isn't currently
  1810. * supported by the target (but is supported
  1811. * in the interface in case in the future
  1812. * the target supports specifications of
  1813. * a limited set of MCS values.
  1814. */
  1815. nss_mask : 8, /* Nss bit mask 0 ~ 7
  1816. * Setting more than one Nss isn't currently
  1817. * supported by the target (but is supported
  1818. * in the interface in case in the future
  1819. * the target supports specifications of
  1820. * a limited set of Nss values.
  1821. */
  1822. pream_type : 3, /* Takes enum values of htt_tx_ext2_preamble_type_t */
  1823. update_peer_cache : 1; /* When set these custom values will be
  1824. * used for all packets, until the next
  1825. * update via this ext header.
  1826. * This is to make sure not all packets
  1827. * need to include this header.
  1828. */
  1829. /* DWORD 2: tx chain mask, tx retries */
  1830. A_UINT32
  1831. /* chain_mask - specify which chains to transmit from */
  1832. chain_mask : 8,
  1833. key_flags : 8, /* Key Index and related flags - used in mesh mode
  1834. * TODO: Update Enum values for key_flags
  1835. */
  1836. /*
  1837. * Channel frequency: This identifies the desired channel
  1838. * frequency (in MHz) for tx frames. This is used by FW to help
  1839. * determine when it is safe to transmit or drop frames for
  1840. * off-channel operation.
  1841. * The default value of zero indicates to FW that the corresponding
  1842. * VDEV's home channel (if there is one) is the desired channel
  1843. * frequency.
  1844. */
  1845. chanfreq : 16;
  1846. /* DWORD 3: tx expiry time (TSF) LSBs */
  1847. A_UINT32 expire_tsf_lo;
  1848. /* DWORD 4: tx expiry time (TSF) MSBs */
  1849. A_UINT32 expire_tsf_hi;
  1850. /* DWORD 5: flags to control routing / processing of the MSDU */
  1851. A_UINT32
  1852. /* learning_frame
  1853. * When this flag is set, this frame will be dropped by FW
  1854. * rather than being enqueued to the Transmit Queue Manager (TQM) HW.
  1855. */
  1856. learning_frame : 1,
  1857. /* send_as_standalone
  1858. * This will indicate if the msdu needs to be sent as a singleton PPDU,
  1859. * i.e. with no A-MSDU or A-MPDU aggregation.
  1860. * The scope is extended to other use-cases.
  1861. */
  1862. send_as_standalone : 1,
  1863. /* is_host_opaque_valid
  1864. * Host should set this bit to 1 if the host_opaque_cookie is populated
  1865. * with valid information.
  1866. */
  1867. is_host_opaque_valid : 1,
  1868. traffic_end_indication: 1,
  1869. rsvd0 : 28;
  1870. /* DWORD 6 : Host opaque cookie for special frames */
  1871. A_UINT32 host_opaque_cookie : 16, /* see is_host_opaque_valid */
  1872. rsvd1 : 16;
  1873. /*
  1874. * This structure can be expanded further up to 40 bytes
  1875. * by adding further DWORDs as needed.
  1876. */
  1877. } POSTPACK;
  1878. /* DWORD 0 */
  1879. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_M 0x00000001
  1880. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S 0
  1881. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1882. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S 1
  1883. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1884. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S 2
  1885. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M 0x00000008
  1886. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S 3
  1887. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M 0x00000010
  1888. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S 4
  1889. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M 0x00000020
  1890. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S 5
  1891. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000040
  1892. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S 6
  1893. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000080
  1894. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S 7
  1895. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M 0x00000100
  1896. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S 8
  1897. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M 0x00000200
  1898. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S 9
  1899. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000400
  1900. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S 10
  1901. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M 0x00000800
  1902. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S 11
  1903. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M 0x00001000
  1904. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S 12
  1905. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M 0x00006000
  1906. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S 13
  1907. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M 0x00018000
  1908. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S 15
  1909. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M 0x001e0000
  1910. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S 17
  1911. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M 0x00200000
  1912. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S 21
  1913. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M 0x00c00000
  1914. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S 22
  1915. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_M 0x01000000
  1916. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_S 24
  1917. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_M 0x7e000000
  1918. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_S 25
  1919. /* DWORD 1 */
  1920. #define HTT_TX_MSDU_EXT2_DESC_PWR_M 0x000000ff
  1921. #define HTT_TX_MSDU_EXT2_DESC_PWR_S 0
  1922. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M 0x000fff00
  1923. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S 8
  1924. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M 0x0ff00000
  1925. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S 20
  1926. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_M 0x70000000
  1927. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_S 28
  1928. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_M 0x80000000
  1929. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_S 31
  1930. /* DWORD 2 */
  1931. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M 0x000000ff
  1932. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S 0
  1933. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_M 0x0000ff00
  1934. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S 8
  1935. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_M 0xffff0000
  1936. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_S 16
  1937. /* DWORD 5 */
  1938. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M 0x00000001
  1939. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S 0
  1940. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M 0x00000002
  1941. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S 1
  1942. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M 0x00000004
  1943. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S 2
  1944. /* DWORD 6 */
  1945. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M 0x0000FFFF
  1946. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S 0
  1947. /* DWORD 0 */
  1948. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_GET(_var) \
  1949. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1950. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)
  1951. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1952. do { \
  1953. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR, _val); \
  1954. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)); \
  1955. } while (0)
  1956. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1957. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1958. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)
  1959. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1960. do { \
  1961. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK, _val); \
  1962. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)); \
  1963. } while (0)
  1964. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_GET(_var) \
  1965. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M) >> \
  1966. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)
  1967. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_SET(_var, _val) \
  1968. do { \
  1969. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK, _val); \
  1970. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)); \
  1971. } while (0)
  1972. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_GET(_var) \
  1973. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M) >> \
  1974. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)
  1975. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_SET(_var, _val) \
  1976. do { \
  1977. HTT_CHECK_SET_VAL( \
  1978. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE, _val); \
  1979. ((_var) |= ((_val) \
  1980. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)); \
  1981. } while (0)
  1982. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1983. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M) >> \
  1984. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)
  1985. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1986. do { \
  1987. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES, _val); \
  1988. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)); \
  1989. } while (0)
  1990. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_GET(_var) \
  1991. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M) >> \
  1992. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)
  1993. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_SET(_var, _val) \
  1994. do { \
  1995. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO, _val); \
  1996. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)); \
  1997. } while (0)
  1998. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1999. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  2000. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  2001. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  2002. do { \
  2003. HTT_CHECK_SET_VAL( \
  2004. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  2005. ((_var) |= ((_val) \
  2006. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  2007. } while (0)
  2008. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  2009. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  2010. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)
  2011. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  2012. do { \
  2013. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  2014. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  2015. } while (0)
  2016. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_GET(_var) \
  2017. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M) >> \
  2018. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S)
  2019. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_SET(_var, _val) \
  2020. do { \
  2021. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE, _val); \
  2022. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S));\
  2023. } while (0)
  2024. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(_var) \
  2025. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M) >> \
  2026. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S)
  2027. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(_var, _val) \
  2028. do { \
  2029. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS, _val); \
  2030. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S));\
  2031. } while (0)
  2032. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  2033. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  2034. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S)
  2035. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  2036. do { \
  2037. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  2038. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  2039. } while (0)
  2040. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_GET(_var) \
  2041. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M) >> \
  2042. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)
  2043. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_SET(_var, _val) \
  2044. do { \
  2045. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ, _val); \
  2046. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)); \
  2047. } while (0)
  2048. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_GET(_var) \
  2049. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M) >> \
  2050. HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)
  2051. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  2052. do { \
  2053. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC, _val); \
  2054. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)); \
  2055. } while (0)
  2056. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_GET(_var) \
  2057. (((_var) & HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M) >> \
  2058. HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)
  2059. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_SET(_var, _val) \
  2060. do { \
  2061. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL, _val); \
  2062. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)); \
  2063. } while (0)
  2064. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_GET(_var) \
  2065. (((_var) & HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M) >> \
  2066. HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)
  2067. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_SET(_var, _val) \
  2068. do { \
  2069. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE, _val); \
  2070. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)); \
  2071. } while (0)
  2072. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_GET(_var) \
  2073. (((_var) & HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M) >> \
  2074. HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)
  2075. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_SET(_var, _val) \
  2076. do { \
  2077. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT, _val); \
  2078. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)); \
  2079. } while (0)
  2080. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_GET(_var) \
  2081. (((_var) & HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M) >> \
  2082. HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)
  2083. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_SET(_var, _val) \
  2084. do { \
  2085. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX, _val); \
  2086. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)); \
  2087. } while (0)
  2088. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_GET(_var) \
  2089. (((_var) & HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M) >> \
  2090. HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)
  2091. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_SET(_var, _val) \
  2092. do { \
  2093. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX, _val); \
  2094. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)); \
  2095. } while (0)
  2096. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_GET(_var) \
  2097. (((_var) & HTT_TX_MSDU_EXT2_DESC_BW_MASK_M) >> \
  2098. HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)
  2099. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_SET(_var, _val) \
  2100. do { \
  2101. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_BW_MASK, _val); \
  2102. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)); \
  2103. } while (0)
  2104. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_GET(_var) \
  2105. (((_var) & HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_M) >> \
  2106. HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)
  2107. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_SET(_var, _val) \
  2108. do { \
  2109. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK, _val); \
  2110. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)); \
  2111. } while (0)
  2112. /* DWORD 1 */
  2113. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) \
  2114. (((_var) & HTT_TX_MSDU_EXT2_DESC_PWR_M) >> \
  2115. HTT_TX_MSDU_EXT2_DESC_PWR_S)
  2116. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET(_var) \
  2117. (HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) | \
  2118. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT2_DESC_PWR))
  2119. #define HTT_TX_MSDU_EXT2_DESC_PWR_SET(_var, _val) \
  2120. ((_var) |= (((_val) << HTT_TX_MSDU_EXT2_DESC_PWR_S)) & \
  2121. HTT_TX_MSDU_EXT2_DESC_PWR_M)
  2122. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_GET(_var) \
  2123. (((_var) & HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M) >> \
  2124. HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)
  2125. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_SET(_var, _val) \
  2126. do { \
  2127. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_MCS_MASK, _val); \
  2128. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)); \
  2129. } while (0)
  2130. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_GET(_var) \
  2131. (((_var) & HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M) >> \
  2132. HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)
  2133. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_SET(_var, _val) \
  2134. do { \
  2135. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_NSS_MASK, _val); \
  2136. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)); \
  2137. } while (0)
  2138. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_GET(_var) \
  2139. (((_var) & HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_M) >> \
  2140. HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)
  2141. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_SET(_var, _val) \
  2142. do { \
  2143. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE, _val); \
  2144. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)); \
  2145. } while (0)
  2146. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_GET(_var) \
  2147. (((_var) & HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_M) >> \
  2148. HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)
  2149. #define HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_SET(_var, _val) \
  2150. do { \
  2151. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE, _val); \
  2152. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)); \
  2153. } while (0)
  2154. /* DWORD 2 */
  2155. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_GET(_var) \
  2156. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M) >> \
  2157. HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)
  2158. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_SET(_var, _val) \
  2159. do { \
  2160. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK, _val); \
  2161. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)); \
  2162. } while (0)
  2163. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_GET(_var) \
  2164. (((_var) & HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_MASK_M) >> \
  2165. HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)
  2166. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(_var, _val) \
  2167. do { \
  2168. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS, _val); \
  2169. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)); \
  2170. } while (0)
  2171. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_GET(_var) \
  2172. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHANFREQ_MASK_M) >> \
  2173. HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)
  2174. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_SET(_var, _val) \
  2175. do { \
  2176. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHANFREQ, _val); \
  2177. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)); \
  2178. } while (0)
  2179. /* DWORD 5 */
  2180. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_GET(_var) \
  2181. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M) >> \
  2182. HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)
  2183. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_SET(_var, _val) \
  2184. do { \
  2185. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME, _val); \
  2186. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)); \
  2187. } while (0)
  2188. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_GET(_var) \
  2189. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M) >> \
  2190. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)
  2191. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET(_var, _val) \
  2192. do { \
  2193. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE, _val); \
  2194. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)); \
  2195. } while (0)
  2196. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_GET(_var) \
  2197. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M) >> \
  2198. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)
  2199. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET(_var, _val) \
  2200. do { \
  2201. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID, _val); \
  2202. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)); \
  2203. } while (0)
  2204. /* DWORD 6 */
  2205. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_GET(_var) \
  2206. (((_var) & HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M) >> \
  2207. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)
  2208. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET(_var, _val) \
  2209. do { \
  2210. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE, _val); \
  2211. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)); \
  2212. } while (0)
  2213. typedef enum {
  2214. HTT_TCL_METADATA_TYPE_PEER_BASED = 0,
  2215. HTT_TCL_METADATA_TYPE_VDEV_BASED = 1,
  2216. } htt_tcl_metadata_type;
  2217. /**
  2218. * @brief HTT TCL command number format
  2219. * @details
  2220. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2221. * available to firmware as tcl_exit_base->tcl_status_number.
  2222. * For regular / multicast packets host will send vdev and mac id and for
  2223. * NAWDS packets, host will send peer id.
  2224. * A_UINT32 is used to avoid endianness conversion problems.
  2225. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2226. */
  2227. typedef struct {
  2228. A_UINT32
  2229. type: 1, /* vdev_id based or peer_id based */
  2230. rsvd: 31;
  2231. } htt_tx_tcl_vdev_or_peer_t;
  2232. typedef struct {
  2233. A_UINT32
  2234. type: 1, /* vdev_id based or peer_id based */
  2235. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2236. vdev_id: 8,
  2237. pdev_id: 2,
  2238. host_inspected:1,
  2239. rsvd: 19;
  2240. } htt_tx_tcl_vdev_metadata;
  2241. typedef struct {
  2242. A_UINT32
  2243. type: 1, /* vdev_id based or peer_id based */
  2244. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2245. peer_id: 14,
  2246. rsvd: 16;
  2247. } htt_tx_tcl_peer_metadata;
  2248. PREPACK struct htt_tx_tcl_metadata {
  2249. union {
  2250. htt_tx_tcl_vdev_or_peer_t vdev_or_peer;
  2251. htt_tx_tcl_vdev_metadata vdev_meta;
  2252. htt_tx_tcl_peer_metadata peer_meta;
  2253. };
  2254. } POSTPACK;
  2255. /* DWORD 0 */
  2256. #define HTT_TX_TCL_METADATA_TYPE_M 0x00000001
  2257. #define HTT_TX_TCL_METADATA_TYPE_S 0
  2258. #define HTT_TX_TCL_METADATA_VALID_HTT_M 0x00000002
  2259. #define HTT_TX_TCL_METADATA_VALID_HTT_S 1
  2260. /* VDEV metadata */
  2261. #define HTT_TX_TCL_METADATA_VDEV_ID_M 0x000003fc
  2262. #define HTT_TX_TCL_METADATA_VDEV_ID_S 2
  2263. #define HTT_TX_TCL_METADATA_PDEV_ID_M 0x00000c00
  2264. #define HTT_TX_TCL_METADATA_PDEV_ID_S 10
  2265. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_M 0x00001000
  2266. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_S 12
  2267. /* PEER metadata */
  2268. #define HTT_TX_TCL_METADATA_PEER_ID_M 0x0000fffc
  2269. #define HTT_TX_TCL_METADATA_PEER_ID_S 2
  2270. #define HTT_TX_TCL_METADATA_TYPE_GET(_var) \
  2271. (((_var) & HTT_TX_TCL_METADATA_TYPE_M) >> \
  2272. HTT_TX_TCL_METADATA_TYPE_S)
  2273. #define HTT_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  2274. do { \
  2275. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE, _val); \
  2276. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_S)); \
  2277. } while (0)
  2278. #define HTT_TX_TCL_METADATA_VALID_HTT_GET(_var) \
  2279. (((_var) & HTT_TX_TCL_METADATA_VALID_HTT_M) >> \
  2280. HTT_TX_TCL_METADATA_VALID_HTT_S)
  2281. #define HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  2282. do { \
  2283. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VALID_HTT, _val); \
  2284. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VALID_HTT_S)); \
  2285. } while (0)
  2286. #define HTT_TX_TCL_METADATA_VDEV_ID_GET(_var) \
  2287. (((_var) & HTT_TX_TCL_METADATA_VDEV_ID_M) >> \
  2288. HTT_TX_TCL_METADATA_VDEV_ID_S)
  2289. #define HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  2290. do { \
  2291. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VDEV_ID, _val); \
  2292. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VDEV_ID_S)); \
  2293. } while (0)
  2294. #define HTT_TX_TCL_METADATA_PDEV_ID_GET(_var) \
  2295. (((_var) & HTT_TX_TCL_METADATA_PDEV_ID_M) >> \
  2296. HTT_TX_TCL_METADATA_PDEV_ID_S)
  2297. #define HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val) \
  2298. do { \
  2299. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PDEV_ID, _val); \
  2300. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PDEV_ID_S)); \
  2301. } while (0)
  2302. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_GET(_var) \
  2303. (((_var) & HTT_TX_TCL_METADATA_HOST_INSPECTED_M) >> \
  2304. HTT_TX_TCL_METADATA_HOST_INSPECTED_S)
  2305. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  2306. do { \
  2307. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_HOST_INSPECTED, _val); \
  2308. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_HOST_INSPECTED_S)); \
  2309. } while (0)
  2310. #define HTT_TX_TCL_METADATA_PEER_ID_GET(_var) \
  2311. (((_var) & HTT_TX_TCL_METADATA_PEER_ID_M) >> \
  2312. HTT_TX_TCL_METADATA_PEER_ID_S)
  2313. #define HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  2314. do { \
  2315. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PEER_ID, _val); \
  2316. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PEER_ID_S)); \
  2317. } while (0)
  2318. /*------------------------------------------------------------------
  2319. * V2 Version of TCL Data Command
  2320. * V2 Version to support peer_id, vdev_id, svc_class_id and
  2321. * MLO global_seq all flavours of TCL Data Cmd.
  2322. *-----------------------------------------------------------------*/
  2323. typedef enum {
  2324. HTT_TCL_METADATA_V2_TYPE_PEER_BASED = 0,
  2325. HTT_TCL_METADATA_V2_TYPE_VDEV_BASED = 1,
  2326. HTT_TCL_METADATA_V2_TYPE_SVC_ID_BASED = 2,
  2327. HTT_TCL_METADATA_V2_TYPE_GLOBAL_SEQ_BASED = 3,
  2328. } htt_tcl_metadata_type_v2;
  2329. /**
  2330. * @brief HTT TCL command number format
  2331. * @details
  2332. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2333. * available to firmware as tcl_exit_base->tcl_status_number.
  2334. * A_UINT32 is used to avoid endianness conversion problems.
  2335. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2336. */
  2337. typedef struct {
  2338. A_UINT32
  2339. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2340. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2341. vdev_id: 8,
  2342. pdev_id: 2,
  2343. host_inspected:1,
  2344. rsvd: 2,
  2345. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2346. } htt_tx_tcl_vdev_metadata_v2;
  2347. typedef struct {
  2348. A_UINT32
  2349. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2350. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2351. peer_id: 13,
  2352. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2353. } htt_tx_tcl_peer_metadata_v2;
  2354. typedef struct {
  2355. A_UINT32
  2356. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2357. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2358. svc_class_id: 8,
  2359. rsvd: 5,
  2360. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2361. } htt_tx_tcl_svc_class_id_metadata;
  2362. typedef struct {
  2363. A_UINT32
  2364. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2365. host_inspected: 1,
  2366. global_seq_no: 12,
  2367. rsvd: 1,
  2368. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2369. } htt_tx_tcl_global_seq_metadata;
  2370. PREPACK struct htt_tx_tcl_metadata_v2 {
  2371. union {
  2372. htt_tx_tcl_vdev_metadata_v2 vdev_meta_v2;
  2373. htt_tx_tcl_peer_metadata_v2 peer_meta_v2;
  2374. htt_tx_tcl_svc_class_id_metadata svc_class_id_meta;
  2375. htt_tx_tcl_global_seq_metadata global_seq_meta;
  2376. };
  2377. } POSTPACK;
  2378. /* DWORD 0 */
  2379. #define HTT_TX_TCL_METADATA_TYPE_V2_M 0x00000003
  2380. #define HTT_TX_TCL_METADATA_TYPE_V2_S 0
  2381. /* Valid htt ext for V2 tcl data cmd used by VDEV, PEER and SVC_ID meta */
  2382. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M 0x00000004
  2383. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S 2
  2384. /* VDEV V2 metadata */
  2385. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_M 0x000007f8
  2386. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_S 3
  2387. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_M 0x00001800
  2388. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_S 11
  2389. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M 0x00002000
  2390. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S 13
  2391. /* PEER V2 metadata */
  2392. #define HTT_TX_TCL_METADATA_V2_PEER_ID_M 0x0000fff8
  2393. #define HTT_TX_TCL_METADATA_V2_PEER_ID_S 3
  2394. /* SVC_CLASS_ID metadata */
  2395. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_M 0x000007f8
  2396. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_S 3
  2397. /* Global Seq no metadata */
  2398. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M 0x00000004
  2399. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S 2
  2400. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M 0x00007ff8
  2401. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S 3
  2402. /*----- Get and Set V2 type field in Vdev, Peer, Svc_Class_Id, Global_seq_no */
  2403. #define HTT_TX_TCL_METADATA_TYPE_V2_GET(_var) \
  2404. (((_var) & HTT_TX_TCL_METADATA_TYPE_V2_M) >> \
  2405. HTT_TX_TCL_METADATA_TYPE_V2_S)
  2406. #define HTT_TX_TCL_METADATA_TYPE_V2_SET(_var, _val) \
  2407. do { \
  2408. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE_V2, _val); \
  2409. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_V2_S)); \
  2410. } while (0)
  2411. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_GET(_var) \
  2412. (((_var) & HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M) >> \
  2413. HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)
  2414. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_SET(_var, _val) \
  2415. do { \
  2416. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID, _val); \
  2417. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)); \
  2418. } while (0)
  2419. /*----- Get and Set V2 type field in Vdev meta fields ----*/
  2420. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_GET(_var) \
  2421. (((_var) & HTT_TX_TCL_METADATA_V2_VDEV_ID_M) >> \
  2422. HTT_TX_TCL_METADATA_V2_VDEV_ID_S)
  2423. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_SET(_var, _val) \
  2424. do { \
  2425. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VDEV_ID, _val); \
  2426. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VDEV_ID_S)); \
  2427. } while (0)
  2428. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_GET(_var) \
  2429. (((_var) & HTT_TX_TCL_METADATA_V2_PDEV_ID_M) >> \
  2430. HTT_TX_TCL_METADATA_V2_PDEV_ID_S)
  2431. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_SET(_var, _val) \
  2432. do { \
  2433. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PDEV_ID, _val); \
  2434. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PDEV_ID_S)); \
  2435. } while (0)
  2436. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_GET(_var) \
  2437. (((_var) & HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M) >> \
  2438. HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)
  2439. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_SET(_var, _val) \
  2440. do { \
  2441. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_HOST_INSPECTED, _val); \
  2442. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)); \
  2443. } while (0)
  2444. /*----- Get and Set V2 type field in Peer meta fields ----*/
  2445. #define HTT_TX_TCL_METADATA_V2_PEER_ID_GET(_var) \
  2446. (((_var) & HTT_TX_TCL_METADATA_V2_PEER_ID_M) >> \
  2447. HTT_TX_TCL_METADATA_V2_PEER_ID_S)
  2448. #define HTT_TX_TCL_METADATA_V2_PEER_ID_SET(_var, _val) \
  2449. do { \
  2450. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PEER_ID, _val); \
  2451. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PEER_ID_S)); \
  2452. } while (0)
  2453. /*----- Get and Set V2 type field in Service Class fields ----*/
  2454. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_GET(_var) \
  2455. (((_var) & HTT_TX_TCL_METADATA_SVC_CLASS_ID_M) >> \
  2456. HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)
  2457. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_SET(_var, _val) \
  2458. do { \
  2459. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_SVC_CLASS_ID, _val); \
  2460. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)); \
  2461. } while (0)
  2462. /*----- Get and Set V2 type field in Global sequence fields ----*/
  2463. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_GET(_var) \
  2464. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M) >> \
  2465. HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)
  2466. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_SET(_var, _val) \
  2467. do { \
  2468. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED, _val); \
  2469. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)); \
  2470. } while (0)
  2471. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_GET(_var) \
  2472. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M) >> \
  2473. HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)
  2474. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_SET(_var, _val) \
  2475. do { \
  2476. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_NO, _val); \
  2477. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)); \
  2478. } while (0)
  2479. /*------------------------------------------------------------------
  2480. * End V2 Version of TCL Data Command
  2481. *-----------------------------------------------------------------*/
  2482. typedef enum {
  2483. HTT_TX_FW2WBM_TX_STATUS_OK,
  2484. HTT_TX_FW2WBM_TX_STATUS_DROP,
  2485. HTT_TX_FW2WBM_TX_STATUS_TTL,
  2486. HTT_TX_FW2WBM_TX_STATUS_REINJECT,
  2487. HTT_TX_FW2WBM_TX_STATUS_INSPECT,
  2488. HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY,
  2489. HTT_TX_FW2WBM_TX_STATUS_VDEVID_MISMATCH,
  2490. HTT_TX_FW2WBM_TX_STATUS_MAX
  2491. } htt_tx_fw2wbm_tx_status_t;
  2492. typedef enum {
  2493. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP, /* deprecated */
  2494. HTT_TX_FW2WBM_REINJECT_REASON_RAW_ENCAP_EXP /* current */ =
  2495. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP,
  2496. HTT_TX_FW2WBM_REINJECT_REASON_INJECT_VIA_EXP,
  2497. HTT_TX_FW2WBM_REINJECT_REASON_MCAST,
  2498. HTT_TX_FW2WBM_REINJECT_REASON_ARP,
  2499. HTT_TX_FW2WBM_REINJECT_REASON_DHCP,
  2500. HTT_TX_FW2WBM_REINJECT_REASON_FLOW_CONTROL,
  2501. HTT_TX_FW2WBM_REINJECT_REASON_MLO_MCAST,
  2502. HTT_TX_FW2WBM_REINJECT_REASON_MAX,
  2503. } htt_tx_fw2wbm_reinject_reason_t;
  2504. /**
  2505. * @brief HTT TX WBM Completion from firmware to host
  2506. * @details
  2507. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2508. * DWORD 3 and 4 for software based completions (Exception frames and
  2509. * TQM bypass frames)
  2510. * For software based completions, wbm_release_ring->release_source_module will
  2511. * be set to release_source_fw
  2512. */
  2513. PREPACK struct htt_tx_wbm_completion {
  2514. A_UINT32
  2515. sch_cmd_id: 24,
  2516. exception_frame: 1, /* If set, this packet was queued via exception path */
  2517. rsvd0_31_25: 7;
  2518. A_UINT32
  2519. ack_frame_rssi: 8, /* If this frame is removed as the result of the
  2520. * reception of an ACK or BA, this field indicates
  2521. * the RSSI of the received ACK or BA frame.
  2522. * When the frame is removed as result of a direct
  2523. * remove command from the SW, this field is set
  2524. * to 0x0 (which is never a valid value when real
  2525. * RSSI is available).
  2526. * Units: dB w.r.t noise floor
  2527. */
  2528. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2529. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2530. rsvd1_31_16: 16;
  2531. } POSTPACK;
  2532. /* DWORD 0 */
  2533. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M 0x00ffffff
  2534. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S 0
  2535. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_M 0x01000000
  2536. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_S 24
  2537. /* DWORD 1 */
  2538. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_M 0x000000ff
  2539. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_S 0
  2540. #define HTT_TX_WBM_COMPLETION_TX_STATUS_M 0x00000f00
  2541. #define HTT_TX_WBM_COMPLETION_TX_STATUS_S 8
  2542. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_M 0x0000f000
  2543. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_S 12
  2544. /* DWORD 0 */
  2545. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_GET(_var) \
  2546. (((_var) & HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M) >> \
  2547. HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)
  2548. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_SET(_var, _val) \
  2549. do { \
  2550. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_SCH_CMD_ID, _val); \
  2551. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)); \
  2552. } while (0)
  2553. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_GET(_var) \
  2554. (((_var) & HTT_TX_WBM_COMPLETION_EXP_FRAME_M) >> \
  2555. HTT_TX_WBM_COMPLETION_EXP_FRAME_S)
  2556. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_SET(_var, _val) \
  2557. do { \
  2558. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_EXP_FRAME, _val); \
  2559. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_EXP_FRAME_S)); \
  2560. } while (0)
  2561. /* DWORD 1 */
  2562. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_GET(_var) \
  2563. (((_var) & HTT_TX_WBM_COMPLETION_ACK_RSSI_M) >> \
  2564. HTT_TX_WBM_COMPLETION_ACK_RSSI_S)
  2565. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_SET(_var, _val) \
  2566. do { \
  2567. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_ACK_RSSI, _val); \
  2568. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_ACK_RSSI_S)); \
  2569. } while (0)
  2570. #define HTT_TX_WBM_COMPLETION_TX_STATUS_GET(_var) \
  2571. (((_var) & HTT_TX_WBM_COMPLETION_TX_STATUS_M) >> \
  2572. HTT_TX_WBM_COMPLETION_TX_STATUS_S)
  2573. #define HTT_TX_WBM_COMPLETION_TX_STATUS_SET(_var, _val) \
  2574. do { \
  2575. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_TX_STATUS, _val); \
  2576. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_TX_STATUS_S)); \
  2577. } while (0)
  2578. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_GET(_var) \
  2579. (((_var) & HTT_TX_WBM_COMPLETION_REINJECT_REASON_M) >> \
  2580. HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)
  2581. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_SET(_var, _val) \
  2582. do { \
  2583. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_REINJECT_REASON, _val); \
  2584. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)); \
  2585. } while (0)
  2586. /**
  2587. * @brief HTT TX WBM Completion from firmware to host
  2588. * @details
  2589. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2590. * (WBM) offload HW.
  2591. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2592. * For software based completions, release_source_module will
  2593. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2594. * struct wbm_release_ring and then switch to this after looking at
  2595. * release_source_module.
  2596. */
  2597. PREPACK struct htt_tx_wbm_completion_v2 {
  2598. A_UINT32
  2599. used_by_hw0; /* Refer to struct wbm_release_ring */
  2600. A_UINT32
  2601. used_by_hw1; /* Refer to struct wbm_release_ring */
  2602. A_UINT32
  2603. used_by_hw2: 9, /* Refer to struct wbm_release_ring */
  2604. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2605. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2606. exception_frame: 1,
  2607. rsvd0: 12, /* For future use */
  2608. used_by_hw4: 1, /* wbm_internal_error bit being used by HW */
  2609. rsvd1: 1; /* For future use */
  2610. A_UINT32
  2611. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2612. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2613. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2614. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2615. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2616. */
  2617. A_UINT32
  2618. data1: 32;
  2619. A_UINT32
  2620. data2: 32;
  2621. A_UINT32
  2622. used_by_hw3; /* Refer to struct wbm_release_ring */
  2623. } POSTPACK;
  2624. /* DWORD 1, 2 and part of 3 are accessed via HW header files */
  2625. /* DWORD 3 */
  2626. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M 0x00001e00
  2627. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S 9
  2628. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M 0x0001e000
  2629. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S 13
  2630. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M 0x00020000
  2631. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S 17
  2632. /* DWORD 3 */
  2633. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(_var) \
  2634. (((_var) & HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M) >> \
  2635. HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)
  2636. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_SET(_var, _val) \
  2637. do { \
  2638. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TX_STATUS, _val); \
  2639. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)); \
  2640. } while (0)
  2641. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_GET(_var) \
  2642. (((_var) & HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M) >> \
  2643. HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)
  2644. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_SET(_var, _val) \
  2645. do { \
  2646. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON, _val); \
  2647. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)); \
  2648. } while (0)
  2649. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_GET(_var) \
  2650. (((_var) & HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M) >> \
  2651. HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)
  2652. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_SET(_var, _val) \
  2653. do { \
  2654. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_EXP_FRAME, _val); \
  2655. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)); \
  2656. } while (0)
  2657. /**
  2658. * @brief HTT TX WBM Completion from firmware to host (V3)
  2659. * @details
  2660. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2661. * (WBM) offload HW.
  2662. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2663. * For software based completions, release_source_module will
  2664. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2665. * struct wbm_release_ring and then switch to this after looking at
  2666. * release_source_module.
  2667. * Due to overlap with WBM block, htt_tx_wbm_completion_v3 will be used
  2668. * by new generations of targets.
  2669. */
  2670. PREPACK struct htt_tx_wbm_completion_v3 {
  2671. A_UINT32
  2672. used_by_hw0; /* Refer to struct wbm_release_ring */
  2673. A_UINT32
  2674. used_by_hw1; /* Refer to struct wbm_release_ring */
  2675. A_UINT32
  2676. used_by_hw2: 13, /* Refer to struct wbm_release_ring */
  2677. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2678. used_by_hw3: 15;
  2679. A_UINT32
  2680. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2681. exception_frame: 1,
  2682. rsvd0: 27; /* For future use */
  2683. A_UINT32
  2684. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2685. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2686. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2687. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2688. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2689. */
  2690. A_UINT32
  2691. data1: 32;
  2692. A_UINT32
  2693. data2: 32;
  2694. A_UINT32
  2695. rsvd1: 20,
  2696. used_by_hw4: 12; /* Refer to struct wbm_release_ring */
  2697. } POSTPACK;
  2698. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M 0x0001E000
  2699. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S 13
  2700. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M 0x0000000F
  2701. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S 0
  2702. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M 0x00000010
  2703. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S 4
  2704. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_GET(_var) \
  2705. (((_var) & HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M) >> \
  2706. HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)
  2707. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_SET(_var, _val) \
  2708. do { \
  2709. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TX_STATUS, _val); \
  2710. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)); \
  2711. } while (0)
  2712. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_GET(_var) \
  2713. (((_var) & HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M) >> \
  2714. HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)
  2715. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_SET(_var, _val) \
  2716. do { \
  2717. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON, _val); \
  2718. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)); \
  2719. } while (0)
  2720. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_GET(_var) \
  2721. (((_var) & HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M) >> \
  2722. HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)
  2723. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_SET(_var, _val) \
  2724. do { \
  2725. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_EXP_FRAME, _val); \
  2726. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)); \
  2727. } while (0)
  2728. typedef enum {
  2729. TX_FRAME_TYPE_UNDEFINED = 0,
  2730. TX_FRAME_TYPE_EAPOL = 1,
  2731. } htt_tx_wbm_status_frame_type;
  2732. /**
  2733. * @brief HTT TX WBM transmit status from firmware to host
  2734. * @details
  2735. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2736. * (WBM) offload HW.
  2737. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2738. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2739. * or HTT_TX_FW2WBM_TX_STATUS_TTL
  2740. */
  2741. PREPACK struct htt_tx_wbm_transmit_status {
  2742. A_UINT32
  2743. sch_cmd_id: 24,
  2744. ack_frame_rssi: 8; /* If this frame is removed as the result of the
  2745. * reception of an ACK or BA, this field indicates
  2746. * the RSSI of the received ACK or BA frame.
  2747. * When the frame is removed as result of a direct
  2748. * remove command from the SW, this field is set
  2749. * to 0x0 (which is never a valid value when real
  2750. * RSSI is available).
  2751. * Units: dB w.r.t noise floor
  2752. */
  2753. A_UINT32
  2754. sw_peer_id: 16,
  2755. tid_num: 5,
  2756. valid: 1, /* If this "valid" flag is set, the sw_peer_id
  2757. * and tid_num fields contain valid data.
  2758. * If this "valid" flag is not set, the
  2759. * sw_peer_id and tid_num fields must be ignored.
  2760. */
  2761. mcast: 1,
  2762. mcast_valid: 1, /* If this "mcast_valid" is set, the mcast field
  2763. * contains valid data.
  2764. */
  2765. frame_type: 4, /* holds htt_tx_wbm_status_frame_type value */
  2766. reserved: 4;
  2767. A_UINT32
  2768. ppdu_start_tsf: 32; /* PPDU Start timestamp added for multicast
  2769. * packets in the wbm completion path
  2770. */
  2771. } POSTPACK;
  2772. /* DWORD 4 */
  2773. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M 0x00ffffff
  2774. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S 0
  2775. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M 0xff000000
  2776. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S 24
  2777. /* DWORD 5 */
  2778. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M 0x0000ffff
  2779. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S 0
  2780. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_M 0x001f0000
  2781. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_S 16
  2782. #define HTT_TX_WBM_COMPLETION_V2_VALID_M 0x00200000
  2783. #define HTT_TX_WBM_COMPLETION_V2_VALID_S 21
  2784. #define HTT_TX_WBM_COMPLETION_V2_MCAST_M 0x00400000
  2785. #define HTT_TX_WBM_COMPLETION_V2_MCAST_S 22
  2786. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M 0x00800000
  2787. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S 23
  2788. /* DWORD 4 */
  2789. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var) \
  2790. (((_var) & HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M) >> \
  2791. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)
  2792. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_SET(_var, _val) \
  2793. do { \
  2794. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID, _val); \
  2795. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)); \
  2796. } while (0)
  2797. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var) \
  2798. (((_var) & HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M) >> \
  2799. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)
  2800. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_SET(_var, _val) \
  2801. do { \
  2802. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI, _val); \
  2803. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)); \
  2804. } while (0)
  2805. /* DWORD 5 */
  2806. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var) \
  2807. (((_var) & HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M) >> \
  2808. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)
  2809. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_SET(_var, _val) \
  2810. do { \
  2811. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID, _val); \
  2812. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)); \
  2813. } while (0)
  2814. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var) \
  2815. (((_var) & HTT_TX_WBM_COMPLETION_V2_TID_NUM_M) >> \
  2816. HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)
  2817. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_SET(_var, _val) \
  2818. do { \
  2819. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TID_NUM, _val); \
  2820. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)); \
  2821. } while (0)
  2822. #define HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var) \
  2823. (((_var) & HTT_TX_WBM_COMPLETION_V2_VALID_M) >> \
  2824. HTT_TX_WBM_COMPLETION_V2_VALID_S)
  2825. #define HTT_TX_WBM_COMPLETION_V2_VALID_SET(_var, _val) \
  2826. do { \
  2827. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VALID, _val); \
  2828. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VALID_S)); \
  2829. } while (0)
  2830. #define HTT_TX_WBM_COMPLETION_V2_MCAST_GET(_var) \
  2831. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_M) >> \
  2832. HTT_TX_WBM_COMPLETION_V2_MCAST_S)
  2833. #define HTT_TX_WBM_COMPLETION_V2_MCAST_SET(_var, _val) \
  2834. do { \
  2835. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST, _val); \
  2836. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_S)); \
  2837. } while (0)
  2838. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_GET(_var) \
  2839. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M) >> \
  2840. HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)
  2841. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_SET(_var, _val) \
  2842. do { \
  2843. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2844. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)); \
  2845. } while (0)
  2846. /**
  2847. * @brief HTT TX WBM reinject status from firmware to host
  2848. * @details
  2849. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2850. * (WBM) offload HW.
  2851. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2852. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_REINJECT.
  2853. */
  2854. PREPACK struct htt_tx_wbm_reinject_status {
  2855. A_UINT32
  2856. reserved0: 32;
  2857. A_UINT32
  2858. reserved1: 32;
  2859. A_UINT32
  2860. reserved2: 32;
  2861. } POSTPACK;
  2862. /**
  2863. * @brief HTT TX WBM multicast echo check notification from firmware to host
  2864. * @details
  2865. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2866. * (WBM) offload HW.
  2867. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2868. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY.
  2869. * FW sends SA addresses to host for all multicast/broadcast packets received on
  2870. * STA side.
  2871. */
  2872. PREPACK struct htt_tx_wbm_mec_addr_notify {
  2873. A_UINT32
  2874. mec_sa_addr_31_0;
  2875. A_UINT32
  2876. mec_sa_addr_47_32: 16,
  2877. sa_ast_index: 16;
  2878. A_UINT32
  2879. vdev_id: 8,
  2880. reserved0: 24;
  2881. } POSTPACK;
  2882. /* DWORD 4 - mec_sa_addr_31_0 */
  2883. /* DWORD 5 */
  2884. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M 0x0000ffff
  2885. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S 0
  2886. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M 0xffff0000
  2887. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S 16
  2888. /* DWORD 6 */
  2889. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M 0x000000ff
  2890. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S 0
  2891. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_GET(_var) \
  2892. (((_var) & HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M) >> \
  2893. HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)
  2894. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_SET(_var, _val) \
  2895. do { \
  2896. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32, _val); \
  2897. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)); \
  2898. } while (0)
  2899. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_GET(_var) \
  2900. (((_var) & HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M) >> \
  2901. HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)
  2902. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_SET(_var, _val) \
  2903. do { \
  2904. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX, _val); \
  2905. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)); \
  2906. } while (0)
  2907. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var) \
  2908. (((_var) & HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M) >> \
  2909. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)
  2910. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_SET(_var, _val) \
  2911. do { \
  2912. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VDEV_ID, _val); \
  2913. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)); \
  2914. } while (0)
  2915. typedef enum {
  2916. TX_FLOW_PRIORITY_BE,
  2917. TX_FLOW_PRIORITY_HIGH,
  2918. TX_FLOW_PRIORITY_LOW,
  2919. } htt_tx_flow_priority_t;
  2920. typedef enum {
  2921. TX_FLOW_LATENCY_SENSITIVE,
  2922. TX_FLOW_LATENCY_INSENSITIVE,
  2923. } htt_tx_flow_latency_t;
  2924. typedef enum {
  2925. TX_FLOW_BEST_EFFORT_TRAFFIC,
  2926. TX_FLOW_INTERACTIVE_TRAFFIC,
  2927. TX_FLOW_PERIODIC_TRAFFIC,
  2928. TX_FLOW_BURSTY_TRAFFIC,
  2929. TX_FLOW_OVER_SUBSCRIBED_TRAFFIC,
  2930. } htt_tx_flow_traffic_pattern_t;
  2931. /**
  2932. * @brief HTT TX Flow search metadata format
  2933. * @details
  2934. * Host will set this metadata in flow table's flow search entry along with
  2935. * to_tqm_if_m0_fw. It indicates to forward the first MSDU to both the
  2936. * firmware and TQM ring if the flow search entry wins.
  2937. * This metadata is available to firmware in that first MSDU's
  2938. * tcl_exit_base->meta_data_fse. Firmware uses this metadata to map a new flow
  2939. * to one of the available flows for specific tid and returns the tqm flow
  2940. * pointer as part of htt_tx_map_flow_info message.
  2941. */
  2942. PREPACK struct htt_tx_flow_metadata {
  2943. A_UINT32
  2944. rsvd0_1_0: 2,
  2945. tid: 4,
  2946. priority: 3, /* Takes enum values of htt_tx_flow_priority_t */
  2947. traffic_pattern: 3, /* Takes enum values of htt_tx_flow_traffic_pattern_t */
  2948. tid_override: 1, /* If set, tid field in this struct is the final tid.
  2949. * Else choose final tid based on latency, priority.
  2950. */
  2951. dedicated_flowq: 1, /* Dedicated flowq per 5 tuple flow. */
  2952. latency_sensitive: 2, /* Takes enum values of htt_tx_flow_latency_t */
  2953. host_flow_identifier: 16; /* Used by host to map flow metadata with flow entry */
  2954. } POSTPACK;
  2955. /* DWORD 0 */
  2956. #define HTT_TX_FLOW_METADATA_TID_M 0x0000003c
  2957. #define HTT_TX_FLOW_METADATA_TID_S 2
  2958. #define HTT_TX_FLOW_METADATA_PRIORITY_M 0x000001c0
  2959. #define HTT_TX_FLOW_METADATA_PRIORITY_S 6
  2960. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M 0x00000e00
  2961. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S 9
  2962. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_M 0x00001000
  2963. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_S 12
  2964. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M 0x00002000
  2965. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S 13
  2966. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M 0x0000c000
  2967. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S 14
  2968. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M 0xffff0000
  2969. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S 16
  2970. /* DWORD 0 */
  2971. #define HTT_TX_FLOW_METADATA_TID_GET(_var) \
  2972. (((_var) & HTT_TX_FLOW_METADATA_TID_M) >> \
  2973. HTT_TX_FLOW_METADATA_TID_S)
  2974. #define HTT_TX_FLOW_METADATA_TID_SET(_var, _val) \
  2975. do { \
  2976. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID, _val); \
  2977. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_S)); \
  2978. } while (0)
  2979. #define HTT_TX_FLOW_METADATA_PRIORITY_GET(_var) \
  2980. (((_var) & HTT_TX_FLOW_PRIORITY_M) >> \
  2981. HTT_TX_FLOW_METADATA_PRIORITY_S)
  2982. #define HTT_TX_FLOW_METADATA_PRIORITY_SET(_var, _val) \
  2983. do { \
  2984. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_PRIORITY, _val); \
  2985. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_PRIORITY_S)); \
  2986. } while (0)
  2987. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_GET(_var) \
  2988. (((_var) & HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M) >> \
  2989. HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)
  2990. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_SET(_var, _val) \
  2991. do { \
  2992. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN, _val); \
  2993. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)); \
  2994. } while (0)
  2995. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_GET(_var) \
  2996. (((_var) & HTT_TX_FLOW_METADATA_TID_OVERRIDE_M) >> \
  2997. HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)
  2998. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_SET(_var, _val) \
  2999. do { \
  3000. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID_OVERRIDE, _val); \
  3001. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)); \
  3002. } while (0)
  3003. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_GET(_var) \
  3004. (((_var) & HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M) >> \
  3005. HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)
  3006. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_SET(_var, _val) \
  3007. do { \
  3008. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ, _val); \
  3009. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)); \
  3010. } while (0)
  3011. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_GET(_var) \
  3012. (((_var) & HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M) >> \
  3013. HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S)
  3014. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_SET(_var, _val) \
  3015. do { \
  3016. HTT_CHECK_SET_VAL(HTT_TX_FLOW_LATENCY_SENSITIVE, _val); \
  3017. ((_var) |= ((_val) << HTT_TX_FLOW_LATENCY_SENSITIVE_S)); \
  3018. } while (0)
  3019. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_GET(_var) \
  3020. (((_var) & HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M) >> \
  3021. HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)
  3022. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_SET(_var, _val) \
  3023. do { \
  3024. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_HOST_FLOW_ID, _val); \
  3025. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)); \
  3026. } while (0)
  3027. /**
  3028. * @brief host -> target ADD WDS Entry
  3029. *
  3030. * MSG_TYPE => HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY
  3031. *
  3032. * @brief host -> target DELETE WDS Entry
  3033. *
  3034. * MSG_TYPE => HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY
  3035. *
  3036. * @details
  3037. * HTT wds entry from source port learning
  3038. * Host will learn wds entries from rx and send this message to firmware
  3039. * to enable firmware to configure/delete AST entries for wds clients.
  3040. * Firmware creates Source address's AST entry with Transmit MAC's peer_id
  3041. * and when SA's entry is deleted, firmware removes this AST entry
  3042. *
  3043. * The message would appear as follows:
  3044. *
  3045. * |31 30|29 |17 16|15 8|7 0|
  3046. * |----------------+----------------+----------------+----------------|
  3047. * | rsvd0 |PDVID| vdev_id | msg_type |
  3048. * |-------------------------------------------------------------------|
  3049. * | sa_addr_31_0 |
  3050. * |-------------------------------------------------------------------|
  3051. * | | ta_peer_id | sa_addr_47_32 |
  3052. * |-------------------------------------------------------------------|
  3053. * Where PDVID = pdev_id
  3054. *
  3055. * The message is interpreted as follows:
  3056. *
  3057. * dword0 - b'0:7 - msg_type: This will be set to
  3058. * 0xd (HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY) or
  3059. * 0xe (HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY)
  3060. *
  3061. * dword0 - b'8:15 - vdev_id
  3062. *
  3063. * dword0 - b'16:17 - pdev_id
  3064. *
  3065. * dword0 - b'18:31 - rsvd10: Reserved for future use
  3066. *
  3067. * dword1 - b'0:31 - sa_addr_31_0: Lower 32 bits of source mac address
  3068. *
  3069. * dword2 - b'0:15 - sa_addr_47_32: Upper 16 bits of source mac address
  3070. *
  3071. * dword2 - b'16:19 - ta_peer_id: peer id of Transmit MAC
  3072. */
  3073. PREPACK struct htt_wds_entry {
  3074. A_UINT32
  3075. msg_type: 8,
  3076. vdev_id: 8,
  3077. pdev_id: 2,
  3078. rsvd0: 14;
  3079. A_UINT32 sa_addr_31_0;
  3080. A_UINT32
  3081. sa_addr_47_32: 16,
  3082. ta_peer_id: 14,
  3083. rsvd2: 2;
  3084. } POSTPACK;
  3085. /* DWORD 0 */
  3086. #define HTT_WDS_ENTRY_VDEV_ID_M 0x0000ff00
  3087. #define HTT_WDS_ENTRY_VDEV_ID_S 8
  3088. #define HTT_WDS_ENTRY_PDEV_ID_M 0x00030000
  3089. #define HTT_WDS_ENTRY_PDEV_ID_S 16
  3090. /* DWORD 2 */
  3091. #define HTT_WDS_ENTRY_SA_ADDR_47_32_M 0x0000ffff
  3092. #define HTT_WDS_ENTRY_SA_ADDR_47_32_S 0
  3093. #define HTT_WDS_ENTRY_TA_PEER_ID_M 0x3fff0000
  3094. #define HTT_WDS_ENTRY_TA_PEER_ID_S 16
  3095. /* DWORD 0 */
  3096. #define HTT_WDS_ENTRY_VDEV_ID_GET(_var) \
  3097. (((_var) & HTT_WDS_ENTRY_VDEV_ID_M) >> \
  3098. HTT_WDS_ENTRY_VDEV_ID_S)
  3099. #define HTT_WDS_ENTRY_VDEV_ID_SET(_var, _val) \
  3100. do { \
  3101. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_VDEV_ID, _val); \
  3102. ((_var) |= ((_val) << HTT_WDS_ENTRY_VDEV_ID_S)); \
  3103. } while (0)
  3104. #define HTT_WDS_ENTRY_PDEV_ID_GET(_var) \
  3105. (((_var) & HTT_WDS_ENTRY_PDEV_ID_M) >> \
  3106. HTT_WDS_ENTRY_PDEV_ID_S)
  3107. #define HTT_WDS_ENTRY_PDEV_ID_SET(_var, _val) \
  3108. do { \
  3109. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_PDEV_ID, _val); \
  3110. ((_var) |= ((_val) << HTT_WDS_ENTRY_PDEV_ID_S)); \
  3111. } while (0)
  3112. /* DWORD 2 */
  3113. #define HTT_WDS_ENTRY_SA_ADDR_47_32_GET(_var) \
  3114. (((_var) & HTT_WDS_ENTRY_SA_ADDR_47_32_M) >> \
  3115. HTT_WDS_ENTRY_SA_ADDR_47_32_S)
  3116. #define HTT_WDS_ENTRY_SA_ADDR_47_32_SET(_var, _val) \
  3117. do { \
  3118. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_SA_ADDR_47_32, _val); \
  3119. ((_var) |= ((_val) << HTT_WDS_ENTRY_SA_ADDR_47_32_S)); \
  3120. } while (0)
  3121. #define HTT_WDS_ENTRY_TA_PEER_ID_GET(_var) \
  3122. (((_var) & HTT_WDS_ENTRY_TA_PEER_ID_M) >> \
  3123. HTT_WDS_ENTRY_TA_PEER_ID_S)
  3124. #define HTT_WDS_ENTRY_TA_PEER_ID_SET(_var, _val) \
  3125. do { \
  3126. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_TA_PEER_ID, _val); \
  3127. ((_var) |= ((_val) << HTT_WDS_ENTRY_TA_PEER_ID_S)); \
  3128. } while (0)
  3129. /**
  3130. * @brief MAC DMA rx ring setup specification
  3131. *
  3132. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_CFG
  3133. *
  3134. * @details
  3135. * To allow for dynamic rx ring reconfiguration and to avoid race
  3136. * conditions, the host SW never directly programs the MAC DMA rx ring(s)
  3137. * it uses. Instead, it sends this message to the target, indicating how
  3138. * the rx ring used by the host should be set up and maintained.
  3139. * The message consists of a 4-octet header followed by 1 or 2 rx ring setup
  3140. * specifications.
  3141. *
  3142. * |31 16|15 8|7 0|
  3143. * |---------------------------------------------------------------|
  3144. * header: | reserved | num rings | msg type |
  3145. * |---------------------------------------------------------------|
  3146. * payload 1: | FW_IDX shadow register physical address (bits 31:0) |
  3147. #if HTT_PADDR64
  3148. * | FW_IDX shadow register physical address (bits 63:32) |
  3149. #endif
  3150. * |---------------------------------------------------------------|
  3151. * | rx ring base physical address (bits 31:0) |
  3152. #if HTT_PADDR64
  3153. * | rx ring base physical address (bits 63:32) |
  3154. #endif
  3155. * |---------------------------------------------------------------|
  3156. * | rx ring buffer size | rx ring length |
  3157. * |---------------------------------------------------------------|
  3158. * | FW_IDX initial value | enabled flags |
  3159. * |---------------------------------------------------------------|
  3160. * | MSDU payload offset | 802.11 header offset |
  3161. * |---------------------------------------------------------------|
  3162. * | PPDU end offset | PPDU start offset |
  3163. * |---------------------------------------------------------------|
  3164. * | MPDU end offset | MPDU start offset |
  3165. * |---------------------------------------------------------------|
  3166. * | MSDU end offset | MSDU start offset |
  3167. * |---------------------------------------------------------------|
  3168. * | frag info offset | rx attention offset |
  3169. * |---------------------------------------------------------------|
  3170. * payload 2, if present, has the same format as payload 1
  3171. * Header fields:
  3172. * - MSG_TYPE
  3173. * Bits 7:0
  3174. * Purpose: identifies this as an rx ring configuration message
  3175. * Value: 0x2 (HTT_H2T_MSG_TYPE_RX_RING_CFG)
  3176. * - NUM_RINGS
  3177. * Bits 15:8
  3178. * Purpose: indicates whether the host is setting up one rx ring or two
  3179. * Value: 1 or 2
  3180. * Payload:
  3181. * for systems using 64-bit format for bus addresses:
  3182. * - IDX_SHADOW_REG_PADDR_LO
  3183. * Bits 31:0
  3184. * Value: lower 4 bytes of physical address of the host's
  3185. * FW_IDX shadow register
  3186. * - IDX_SHADOW_REG_PADDR_HI
  3187. * Bits 31:0
  3188. * Value: upper 4 bytes of physical address of the host's
  3189. * FW_IDX shadow register
  3190. * - RING_BASE_PADDR_LO
  3191. * Bits 31:0
  3192. * Value: lower 4 bytes of physical address of the host's rx ring
  3193. * - RING_BASE_PADDR_HI
  3194. * Bits 31:0
  3195. * Value: uppper 4 bytes of physical address of the host's rx ring
  3196. * for systems using 32-bit format for bus addresses:
  3197. * - IDX_SHADOW_REG_PADDR
  3198. * Bits 31:0
  3199. * Value: physical address of the host's FW_IDX shadow register
  3200. * - RING_BASE_PADDR
  3201. * Bits 31:0
  3202. * Value: physical address of the host's rx ring
  3203. * - RING_LEN
  3204. * Bits 15:0
  3205. * Value: number of elements in the rx ring
  3206. * - RING_BUF_SZ
  3207. * Bits 31:16
  3208. * Value: size of the buffers referenced by the rx ring, in byte units
  3209. * - ENABLED_FLAGS
  3210. * Bits 15:0
  3211. * Value: 1-bit flags to show whether different rx fields are enabled
  3212. * bit 0: 802.11 header enabled (1) or disabled (0)
  3213. * bit 1: MSDU payload enabled (1) or disabled (0)
  3214. * bit 2: PPDU start enabled (1) or disabled (0)
  3215. * bit 3: PPDU end enabled (1) or disabled (0)
  3216. * bit 4: MPDU start enabled (1) or disabled (0)
  3217. * bit 5: MPDU end enabled (1) or disabled (0)
  3218. * bit 6: MSDU start enabled (1) or disabled (0)
  3219. * bit 7: MSDU end enabled (1) or disabled (0)
  3220. * bit 8: rx attention enabled (1) or disabled (0)
  3221. * bit 9: frag info enabled (1) or disabled (0)
  3222. * bit 10: unicast rx enabled (1) or disabled (0)
  3223. * bit 11: multicast rx enabled (1) or disabled (0)
  3224. * bit 12: ctrl rx enabled (1) or disabled (0)
  3225. * bit 13: mgmt rx enabled (1) or disabled (0)
  3226. * bit 14: null rx enabled (1) or disabled (0)
  3227. * bit 15: phy data rx enabled (1) or disabled (0)
  3228. * - IDX_INIT_VAL
  3229. * Bits 31:16
  3230. * Purpose: Specify the initial value for the FW_IDX.
  3231. * Value: the number of buffers initially present in the host's rx ring
  3232. * - OFFSET_802_11_HDR
  3233. * Bits 15:0
  3234. * Value: offset in QUAD-bytes of 802.11 header from the buffer start
  3235. * - OFFSET_MSDU_PAYLOAD
  3236. * Bits 31:16
  3237. * Value: offset in QUAD-bytes of MSDU payload from the buffer start
  3238. * - OFFSET_PPDU_START
  3239. * Bits 15:0
  3240. * Value: offset in QUAD-bytes of PPDU start rx desc from the buffer start
  3241. * - OFFSET_PPDU_END
  3242. * Bits 31:16
  3243. * Value: offset in QUAD-bytes of PPDU end rx desc from the buffer start
  3244. * - OFFSET_MPDU_START
  3245. * Bits 15:0
  3246. * Value: offset in QUAD-bytes of MPDU start rx desc from the buffer start
  3247. * - OFFSET_MPDU_END
  3248. * Bits 31:16
  3249. * Value: offset in QUAD-bytes of MPDU end rx desc from the buffer start
  3250. * - OFFSET_MSDU_START
  3251. * Bits 15:0
  3252. * Value: offset in QUAD-bytes of MSDU start rx desc from the buffer start
  3253. * - OFFSET_MSDU_END
  3254. * Bits 31:16
  3255. * Value: offset in QUAD-bytes of MSDU end rx desc from the buffer start
  3256. * - OFFSET_RX_ATTN
  3257. * Bits 15:0
  3258. * Value: offset in QUAD-bytes of rx attention word from the buffer start
  3259. * - OFFSET_FRAG_INFO
  3260. * Bits 31:16
  3261. * Value: offset in QUAD-bytes of frag info table
  3262. */
  3263. /* header fields */
  3264. #define HTT_RX_RING_CFG_NUM_RINGS_M 0xff00
  3265. #define HTT_RX_RING_CFG_NUM_RINGS_S 8
  3266. /* payload fields */
  3267. /* for systems using a 64-bit format for bus addresses */
  3268. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_M 0xffffffff
  3269. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_S 0
  3270. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_M 0xffffffff
  3271. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_S 0
  3272. #define HTT_RX_RING_CFG_BASE_PADDR_HI_M 0xffffffff
  3273. #define HTT_RX_RING_CFG_BASE_PADDR_HI_S 0
  3274. #define HTT_RX_RING_CFG_BASE_PADDR_LO_M 0xffffffff
  3275. #define HTT_RX_RING_CFG_BASE_PADDR_LO_S 0
  3276. /* for systems using a 32-bit format for bus addresses */
  3277. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_M 0xffffffff
  3278. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_S 0
  3279. #define HTT_RX_RING_CFG_BASE_PADDR_M 0xffffffff
  3280. #define HTT_RX_RING_CFG_BASE_PADDR_S 0
  3281. #define HTT_RX_RING_CFG_LEN_M 0xffff
  3282. #define HTT_RX_RING_CFG_LEN_S 0
  3283. #define HTT_RX_RING_CFG_BUF_SZ_M 0xffff0000
  3284. #define HTT_RX_RING_CFG_BUF_SZ_S 16
  3285. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_M 0x1
  3286. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_S 0
  3287. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M 0x2
  3288. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S 1
  3289. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_M 0x4
  3290. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_S 2
  3291. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_M 0x8
  3292. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_S 3
  3293. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_M 0x10
  3294. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_S 4
  3295. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_M 0x20
  3296. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_S 5
  3297. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_M 0x40
  3298. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_S 6
  3299. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_M 0x80
  3300. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_S 7
  3301. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_M 0x100
  3302. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_S 8
  3303. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M 0x200
  3304. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S 9
  3305. #define HTT_RX_RING_CFG_ENABLED_UCAST_M 0x400
  3306. #define HTT_RX_RING_CFG_ENABLED_UCAST_S 10
  3307. #define HTT_RX_RING_CFG_ENABLED_MCAST_M 0x800
  3308. #define HTT_RX_RING_CFG_ENABLED_MCAST_S 11
  3309. #define HTT_RX_RING_CFG_ENABLED_CTRL_M 0x1000
  3310. #define HTT_RX_RING_CFG_ENABLED_CTRL_S 12
  3311. #define HTT_RX_RING_CFG_ENABLED_MGMT_M 0x2000
  3312. #define HTT_RX_RING_CFG_ENABLED_MGMT_S 13
  3313. #define HTT_RX_RING_CFG_ENABLED_NULL_M 0x4000
  3314. #define HTT_RX_RING_CFG_ENABLED_NULL_S 14
  3315. #define HTT_RX_RING_CFG_ENABLED_PHY_M 0x8000
  3316. #define HTT_RX_RING_CFG_ENABLED_PHY_S 15
  3317. #define HTT_RX_RING_CFG_IDX_INIT_VAL_M 0xffff0000
  3318. #define HTT_RX_RING_CFG_IDX_INIT_VAL_S 16
  3319. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_M 0xffff
  3320. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_S 0
  3321. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M 0xffff0000
  3322. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S 16
  3323. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_M 0xffff
  3324. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_S 0
  3325. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_M 0xffff0000
  3326. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_S 16
  3327. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_M 0xffff
  3328. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_S 0
  3329. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_M 0xffff0000
  3330. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_S 16
  3331. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_M 0xffff
  3332. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_S 0
  3333. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_M 0xffff0000
  3334. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_S 16
  3335. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_M 0xffff
  3336. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_S 0
  3337. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M 0xffff0000
  3338. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S 16
  3339. #define HTT_RX_RING_CFG_HDR_BYTES 4
  3340. #define HTT_RX_RING_CFG_PAYLD_BYTES_64 44
  3341. #define HTT_RX_RING_CFG_PAYLD_BYTES_32 36
  3342. #if HTT_PADDR64
  3343. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_64
  3344. #else
  3345. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_32
  3346. #endif
  3347. #define HTT_RX_RING_CFG_BYTES(num_rings) \
  3348. (HTT_RX_RING_CFG_HDR_BYTES + (num_rings) * HTT_RX_RING_CFG_PAYLD_BYTES)
  3349. #define HTT_RX_RING_CFG_NUM_RINGS_GET(_var) \
  3350. (((_var) & HTT_RX_RING_CFG_NUM_RINGS_M) >> HTT_RX_RING_CFG_NUM_RINGS_S)
  3351. #define HTT_RX_RING_CFG_NUM_RINGS_SET(_var, _val) \
  3352. do { \
  3353. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_NUM_RINGS, _val); \
  3354. ((_var) |= ((_val) << HTT_RX_RING_CFG_NUM_RINGS_S)); \
  3355. } while (0)
  3356. /* degenerate case for 32-bit fields */
  3357. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_GET(_var) (_var)
  3358. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_SET(_var, _val) \
  3359. ((_var) = (_val))
  3360. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_GET(_var) (_var)
  3361. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_SET(_var, _val) \
  3362. ((_var) = (_val))
  3363. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_GET(_var) (_var)
  3364. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_SET(_var, _val) \
  3365. ((_var) = (_val))
  3366. /* degenerate case for 32-bit fields */
  3367. #define HTT_RX_RING_CFG_BASE_PADDR_HI_GET(_var) (_var)
  3368. #define HTT_RX_RING_CFG_BASE_PADDR_HI_SET(_var, _val) \
  3369. ((_var) = (_val))
  3370. #define HTT_RX_RING_CFG_BASE_PADDR_LO_GET(_var) (_var)
  3371. #define HTT_RX_RING_CFG_BASE_PADDR_LO_SET(_var, _val) \
  3372. ((_var) = (_val))
  3373. #define HTT_RX_RING_CFG_BASE_PADDR_GET(_var) (_var)
  3374. #define HTT_RX_RING_CFG_BASE_PADDR_SET(_var, _val) \
  3375. ((_var) = (_val))
  3376. #define HTT_RX_RING_CFG_LEN_GET(_var) \
  3377. (((_var) & HTT_RX_RING_CFG_LEN_M) >> HTT_RX_RING_CFG_LEN_S)
  3378. #define HTT_RX_RING_CFG_LEN_SET(_var, _val) \
  3379. do { \
  3380. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_LEN, _val); \
  3381. ((_var) |= ((_val) << HTT_RX_RING_CFG_LEN_S)); \
  3382. } while (0)
  3383. #define HTT_RX_RING_CFG_BUF_SZ_GET(_var) \
  3384. (((_var) & HTT_RX_RING_CFG_BUF_SZ_M) >> HTT_RX_RING_CFG_BUF_SZ_S)
  3385. #define HTT_RX_RING_CFG_BUF_SZ_SET(_var, _val) \
  3386. do { \
  3387. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_BUF_SZ, _val); \
  3388. ((_var) |= ((_val) << HTT_RX_RING_CFG_BUF_SZ_S)); \
  3389. } while (0)
  3390. #define HTT_RX_RING_CFG_IDX_INIT_VAL_GET(_var) \
  3391. (((_var) & HTT_RX_RING_CFG_IDX_INIT_VAL_M) >> \
  3392. HTT_RX_RING_CFG_IDX_INIT_VAL_S)
  3393. #define HTT_RX_RING_CFG_IDX_INIT_VAL_SET(_var, _val) \
  3394. do { \
  3395. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_IDX_INIT_VAL, _val); \
  3396. ((_var) |= ((_val) << HTT_RX_RING_CFG_IDX_INIT_VAL_S)); \
  3397. } while (0)
  3398. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_GET(_var) \
  3399. (((_var) & HTT_RX_RING_CFG_ENABLED_802_11_HDR_M) >> \
  3400. HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)
  3401. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_SET(_var, _val) \
  3402. do { \
  3403. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_802_11_HDR, _val); \
  3404. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)); \
  3405. } while (0)
  3406. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_GET(_var) \
  3407. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M) >> \
  3408. HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)
  3409. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_SET(_var, _val) \
  3410. do { \
  3411. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD, _val); \
  3412. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)); \
  3413. } while (0)
  3414. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_GET(_var) \
  3415. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_START_M) >> \
  3416. HTT_RX_RING_CFG_ENABLED_PPDU_START_S)
  3417. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_SET(_var, _val) \
  3418. do { \
  3419. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_START, _val); \
  3420. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_START_S)); \
  3421. } while (0)
  3422. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_GET(_var) \
  3423. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_END_M) >> \
  3424. HTT_RX_RING_CFG_ENABLED_PPDU_END_S)
  3425. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_SET(_var, _val) \
  3426. do { \
  3427. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_END, _val); \
  3428. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_END_S)); \
  3429. } while (0)
  3430. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_GET(_var) \
  3431. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_START_M) >> \
  3432. HTT_RX_RING_CFG_ENABLED_MPDU_START_S)
  3433. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_SET(_var, _val) \
  3434. do { \
  3435. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_START, _val); \
  3436. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_START_S)); \
  3437. } while (0)
  3438. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_GET(_var) \
  3439. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_END_M) >> \
  3440. HTT_RX_RING_CFG_ENABLED_MPDU_END_S)
  3441. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_SET(_var, _val) \
  3442. do { \
  3443. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_END, _val); \
  3444. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_END_S)); \
  3445. } while (0)
  3446. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_GET(_var) \
  3447. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_START_M) >> \
  3448. HTT_RX_RING_CFG_ENABLED_MSDU_START_S)
  3449. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_SET(_var, _val) \
  3450. do { \
  3451. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_START, _val); \
  3452. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_START_S)); \
  3453. } while (0)
  3454. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_GET(_var) \
  3455. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_END_M) >> \
  3456. HTT_RX_RING_CFG_ENABLED_MSDU_END_S)
  3457. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_SET(_var, _val) \
  3458. do { \
  3459. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_END, _val); \
  3460. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_END_S)); \
  3461. } while (0)
  3462. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_GET(_var) \
  3463. (((_var) & HTT_RX_RING_CFG_ENABLED_RX_ATTN_M) >> \
  3464. HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)
  3465. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_SET(_var, _val) \
  3466. do { \
  3467. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_RX_ATTN, _val); \
  3468. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)); \
  3469. } while (0)
  3470. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_GET(_var) \
  3471. (((_var) & HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M) >> \
  3472. HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)
  3473. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_SET(_var, _val) \
  3474. do { \
  3475. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_FRAG_INFO, _val); \
  3476. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)); \
  3477. } while (0)
  3478. #define HTT_RX_RING_CFG_ENABLED_UCAST_GET(_var) \
  3479. (((_var) & HTT_RX_RING_CFG_ENABLED_UCAST_M) >> \
  3480. HTT_RX_RING_CFG_ENABLED_UCAST_S)
  3481. #define HTT_RX_RING_CFG_ENABLED_UCAST_SET(_var, _val) \
  3482. do { \
  3483. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_UCAST, _val); \
  3484. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_UCAST_S)); \
  3485. } while (0)
  3486. #define HTT_RX_RING_CFG_ENABLED_MCAST_GET(_var) \
  3487. (((_var) & HTT_RX_RING_CFG_ENABLED_MCAST_M) >> \
  3488. HTT_RX_RING_CFG_ENABLED_MCAST_S)
  3489. #define HTT_RX_RING_CFG_ENABLED_MCAST_SET(_var, _val) \
  3490. do { \
  3491. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MCAST, _val); \
  3492. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MCAST_S)); \
  3493. } while (0)
  3494. #define HTT_RX_RING_CFG_ENABLED_CTRL_GET(_var) \
  3495. (((_var) & HTT_RX_RING_CFG_ENABLED_CTRL_M) >> \
  3496. HTT_RX_RING_CFG_ENABLED_CTRL_S)
  3497. #define HTT_RX_RING_CFG_ENABLED_CTRL_SET(_var, _val) \
  3498. do { \
  3499. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_CTRL, _val); \
  3500. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_CTRL_S)); \
  3501. } while (0)
  3502. #define HTT_RX_RING_CFG_ENABLED_MGMT_GET(_var) \
  3503. (((_var) & HTT_RX_RING_CFG_ENABLED_MGMT_M) >> \
  3504. HTT_RX_RING_CFG_ENABLED_MGMT_S)
  3505. #define HTT_RX_RING_CFG_ENABLED_MGMT_SET(_var, _val) \
  3506. do { \
  3507. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MGMT, _val); \
  3508. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MGMT_S)); \
  3509. } while (0)
  3510. #define HTT_RX_RING_CFG_ENABLED_NULL_GET(_var) \
  3511. (((_var) & HTT_RX_RING_CFG_ENABLED_NULL_M) >> \
  3512. HTT_RX_RING_CFG_ENABLED_NULL_S)
  3513. #define HTT_RX_RING_CFG_ENABLED_NULL_SET(_var, _val) \
  3514. do { \
  3515. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_NULL, _val); \
  3516. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_NULL_S)); \
  3517. } while (0)
  3518. #define HTT_RX_RING_CFG_ENABLED_PHY_GET(_var) \
  3519. (((_var) & HTT_RX_RING_CFG_ENABLED_PHY_M) >> \
  3520. HTT_RX_RING_CFG_ENABLED_PHY_S)
  3521. #define HTT_RX_RING_CFG_ENABLED_PHY_SET(_var, _val) \
  3522. do { \
  3523. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PHY, _val); \
  3524. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PHY_S)); \
  3525. } while (0)
  3526. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_GET(_var) \
  3527. (((_var) & HTT_RX_RING_CFG_OFFSET_802_11_HDR_M) >> \
  3528. HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)
  3529. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_SET(_var, _val) \
  3530. do { \
  3531. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_802_11_HDR, _val); \
  3532. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)); \
  3533. } while (0)
  3534. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_GET(_var) \
  3535. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M) >> \
  3536. HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)
  3537. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_SET(_var, _val) \
  3538. do { \
  3539. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD, _val); \
  3540. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)); \
  3541. } while (0)
  3542. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_GET(_var) \
  3543. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_START_M) >> \
  3544. HTT_RX_RING_CFG_OFFSET_PPDU_START_S)
  3545. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_SET(_var, _val) \
  3546. do { \
  3547. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_START, _val); \
  3548. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_START_S)); \
  3549. } while (0)
  3550. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_GET(_var) \
  3551. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_END_M) >> \
  3552. HTT_RX_RING_CFG_OFFSET_PPDU_END_S)
  3553. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_SET(_var, _val) \
  3554. do { \
  3555. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_END, _val); \
  3556. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_END_S)); \
  3557. } while (0)
  3558. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_GET(_var) \
  3559. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_START_M) >> \
  3560. HTT_RX_RING_CFG_OFFSET_MPDU_START_S)
  3561. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_SET(_var, _val) \
  3562. do { \
  3563. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_START, _val); \
  3564. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_START_S)); \
  3565. } while (0)
  3566. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_GET(_var) \
  3567. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_END_M) >> \
  3568. HTT_RX_RING_CFG_OFFSET_MPDU_END_S)
  3569. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_SET(_var, _val) \
  3570. do { \
  3571. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_END, _val); \
  3572. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_END_S)); \
  3573. } while (0)
  3574. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_GET(_var) \
  3575. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_START_M) >> \
  3576. HTT_RX_RING_CFG_OFFSET_MSDU_START_S)
  3577. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_SET(_var, _val) \
  3578. do { \
  3579. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_START, _val); \
  3580. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_START_S)); \
  3581. } while (0)
  3582. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_GET(_var) \
  3583. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_END_M) >> \
  3584. HTT_RX_RING_CFG_OFFSET_MSDU_END_S)
  3585. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_SET(_var, _val) \
  3586. do { \
  3587. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_END, _val); \
  3588. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_END_S)); \
  3589. } while (0)
  3590. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_GET(_var) \
  3591. (((_var) & HTT_RX_RING_CFG_OFFSET_RX_ATTN_M) >> \
  3592. HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)
  3593. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_SET(_var, _val) \
  3594. do { \
  3595. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_RX_ATTN, _val); \
  3596. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)); \
  3597. } while (0)
  3598. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_GET(_var) \
  3599. (((_var) & HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M) >> \
  3600. HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)
  3601. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_SET(_var, _val) \
  3602. do { \
  3603. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_FRAG_INFO, _val); \
  3604. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)); \
  3605. } while (0)
  3606. /**
  3607. * @brief host -> target FW statistics retrieve
  3608. *
  3609. * MSG_TYPE => HTT_H2T_MSG_TYPE_STATS_REQ
  3610. *
  3611. * @details
  3612. * The following field definitions describe the format of the HTT host
  3613. * to target FW stats retrieve message. The message specifies the type of
  3614. * stats host wants to retrieve.
  3615. *
  3616. * |31 24|23 16|15 8|7 0|
  3617. * |-----------------------------------------------------------|
  3618. * | stats types request bitmask | msg type |
  3619. * |-----------------------------------------------------------|
  3620. * | stats types reset bitmask | reserved |
  3621. * |-----------------------------------------------------------|
  3622. * | stats type | config value |
  3623. * |-----------------------------------------------------------|
  3624. * | cookie LSBs |
  3625. * |-----------------------------------------------------------|
  3626. * | cookie MSBs |
  3627. * |-----------------------------------------------------------|
  3628. * Header fields:
  3629. * - MSG_TYPE
  3630. * Bits 7:0
  3631. * Purpose: identifies this is a stats upload request message
  3632. * Value: 0x3 (HTT_H2T_MSG_TYPE_STATS_REQ)
  3633. * - UPLOAD_TYPES
  3634. * Bits 31:8
  3635. * Purpose: identifies which types of FW statistics to upload
  3636. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3637. * - RESET_TYPES
  3638. * Bits 31:8
  3639. * Purpose: identifies which types of FW statistics to reset
  3640. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3641. * - CFG_VAL
  3642. * Bits 23:0
  3643. * Purpose: give an opaque configuration value to the specified stats type
  3644. * Value: stats-type specific configuration value
  3645. * if stats type == tx PPDU log, then CONFIG_VAL has the format:
  3646. * bits 7:0 - how many per-MPDU byte counts to include in a record
  3647. * bits 15:8 - how many per-MPDU MSDU counts to include in a record
  3648. * bits 23:16 - how many per-MSDU byte counts to include in a record
  3649. * - CFG_STAT_TYPE
  3650. * Bits 31:24
  3651. * Purpose: specify which stats type (if any) the config value applies to
  3652. * Value: htt_dbg_stats_type value, or 0xff if the message doesn't have
  3653. * a valid configuration specification
  3654. * - COOKIE_LSBS
  3655. * Bits 31:0
  3656. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3657. * message with its preceding host->target stats request message.
  3658. * Value: LSBs of the opaque cookie specified by the host-side requestor
  3659. * - COOKIE_MSBS
  3660. * Bits 31:0
  3661. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3662. * message with its preceding host->target stats request message.
  3663. * Value: MSBs of the opaque cookie specified by the host-side requestor
  3664. */
  3665. #define HTT_H2T_STATS_REQ_MSG_SZ 20 /* bytes */
  3666. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
  3667. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_M 0xffffff00
  3668. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_S 8
  3669. #define HTT_H2T_STATS_REQ_RESET_TYPES_M 0xffffff00
  3670. #define HTT_H2T_STATS_REQ_RESET_TYPES_S 8
  3671. #define HTT_H2T_STATS_REQ_CFG_VAL_M 0x00ffffff
  3672. #define HTT_H2T_STATS_REQ_CFG_VAL_S 0
  3673. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M 0xff000000
  3674. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S 24
  3675. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_GET(_var) \
  3676. (((_var) & HTT_H2T_STATS_REQ_UPLOAD_TYPES_M) >> \
  3677. HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)
  3678. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_SET(_var, _val) \
  3679. do { \
  3680. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_UPLOAD_TYPES, _val); \
  3681. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)); \
  3682. } while (0)
  3683. #define HTT_H2T_STATS_REQ_RESET_TYPES_GET(_var) \
  3684. (((_var) & HTT_H2T_STATS_REQ_RESET_TYPES_M) >> \
  3685. HTT_H2T_STATS_REQ_RESET_TYPES_S)
  3686. #define HTT_H2T_STATS_REQ_RESET_TYPES_SET(_var, _val) \
  3687. do { \
  3688. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_RESET_TYPES, _val); \
  3689. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_RESET_TYPES_S)); \
  3690. } while (0)
  3691. #define HTT_H2T_STATS_REQ_CFG_VAL_GET(_var) \
  3692. (((_var) & HTT_H2T_STATS_REQ_CFG_VAL_M) >> \
  3693. HTT_H2T_STATS_REQ_CFG_VAL_S)
  3694. #define HTT_H2T_STATS_REQ_CFG_VAL_SET(_var, _val) \
  3695. do { \
  3696. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_VAL, _val); \
  3697. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_VAL_S)); \
  3698. } while (0)
  3699. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_GET(_var) \
  3700. (((_var) & HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M) >> \
  3701. HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)
  3702. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_SET(_var, _val) \
  3703. do { \
  3704. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_STAT_TYPE, _val); \
  3705. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)); \
  3706. } while (0)
  3707. /**
  3708. * @brief host -> target HTT out-of-band sync request
  3709. *
  3710. * MSG_TYPE => HTT_H2T_MSG_TYPE_SYNC
  3711. *
  3712. * @details
  3713. * The HTT SYNC tells the target to suspend processing of subsequent
  3714. * HTT host-to-target messages until some other target agent locally
  3715. * informs the target HTT FW that the current sync counter is equal to
  3716. * or greater than (in a modulo sense) the sync counter specified in
  3717. * the SYNC message.
  3718. * This allows other host-target components to synchronize their operation
  3719. * with HTT, e.g. to ensure that tx frames don't get transmitted until a
  3720. * security key has been downloaded to and activated by the target.
  3721. * In the absence of any explicit synchronization counter value
  3722. * specification, the target HTT FW will use zero as the default current
  3723. * sync value.
  3724. *
  3725. * |31 24|23 16|15 8|7 0|
  3726. * |-----------------------------------------------------------|
  3727. * | reserved | sync count | msg type |
  3728. * |-----------------------------------------------------------|
  3729. * Header fields:
  3730. * - MSG_TYPE
  3731. * Bits 7:0
  3732. * Purpose: identifies this as a sync message
  3733. * Value: 0x4 (HTT_H2T_MSG_TYPE_SYNC)
  3734. * - SYNC_COUNT
  3735. * Bits 15:8
  3736. * Purpose: specifies what sync value the HTT FW will wait for from
  3737. * an out-of-band specification to resume its operation
  3738. * Value: in-band sync counter value to compare against the out-of-band
  3739. * counter spec.
  3740. * The HTT target FW will suspend its host->target message processing
  3741. * as long as
  3742. * 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128
  3743. */
  3744. #define HTT_H2T_SYNC_MSG_SZ 4
  3745. #define HTT_H2T_SYNC_COUNT_M 0x0000ff00
  3746. #define HTT_H2T_SYNC_COUNT_S 8
  3747. #define HTT_H2T_SYNC_COUNT_GET(_var) \
  3748. (((_var) & HTT_H2T_SYNC_COUNT_M) >> \
  3749. HTT_H2T_SYNC_COUNT_S)
  3750. #define HTT_H2T_SYNC_COUNT_SET(_var, _val) \
  3751. do { \
  3752. HTT_CHECK_SET_VAL(HTT_H2T_SYNC_COUNT, _val); \
  3753. ((_var) |= ((_val) << HTT_H2T_SYNC_COUNT_S)); \
  3754. } while (0)
  3755. /**
  3756. * @brief host -> target HTT aggregation configuration
  3757. *
  3758. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG
  3759. */
  3760. #define HTT_AGGR_CFG_MSG_SZ 4
  3761. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M 0xff00
  3762. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S 8
  3763. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M 0x1f0000
  3764. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S 16
  3765. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_GET(_var) \
  3766. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M) >> \
  3767. HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)
  3768. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_SET(_var, _val) \
  3769. do { \
  3770. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM, _val); \
  3771. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)); \
  3772. } while (0)
  3773. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3774. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3775. HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)
  3776. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3777. do { \
  3778. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM, _val); \
  3779. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)); \
  3780. } while (0)
  3781. /**
  3782. * @brief host -> target HTT configure max amsdu info per vdev
  3783. *
  3784. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG_EX
  3785. *
  3786. * @details
  3787. * The HTT AGGR CFG EX tells the target to configure max_amsdu info per vdev
  3788. *
  3789. * |31 21|20 16|15 8|7 0|
  3790. * |-----------------------------------------------------------|
  3791. * | reserved | vdev id | max amsdu | msg type |
  3792. * |-----------------------------------------------------------|
  3793. * Header fields:
  3794. * - MSG_TYPE
  3795. * Bits 7:0
  3796. * Purpose: identifies this as a aggr cfg ex message
  3797. * Value: 0xa (HTT_H2T_MSG_TYPE_AGGR_CFG_EX)
  3798. * - MAX_NUM_AMSDU_SUBFRM
  3799. * Bits 15:8
  3800. * Purpose: max MSDUs per A-MSDU
  3801. * - VDEV_ID
  3802. * Bits 20:16
  3803. * Purpose: ID of the vdev to which this limit is applied
  3804. */
  3805. #define HTT_AGGR_CFG_EX_MSG_SZ 4
  3806. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M 0xff00
  3807. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S 8
  3808. #define HTT_AGGR_CFG_EX_VDEV_ID_M 0x1f0000
  3809. #define HTT_AGGR_CFG_EX_VDEV_ID_S 16
  3810. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3811. (((_var) & HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3812. HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)
  3813. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3814. do { \
  3815. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM, _val); \
  3816. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)); \
  3817. } while (0)
  3818. #define HTT_AGGR_CFG_EX_VDEV_ID_GET(_var) \
  3819. (((_var) & HTT_AGGR_CFG_EX_VDEV_ID_M) >> \
  3820. HTT_AGGR_CFG_EX_VDEV_ID_S)
  3821. #define HTT_AGGR_CFG_EX_VDEV_ID_SET(_var, _val) \
  3822. do { \
  3823. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_VDEV_ID, _val); \
  3824. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_VDEV_ID_S)); \
  3825. } while (0)
  3826. /**
  3827. * @brief HTT WDI_IPA Config Message
  3828. *
  3829. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_CFG
  3830. *
  3831. * @details
  3832. * The HTT WDI_IPA config message is created/sent by host at driver
  3833. * init time. It contains information about data structures used on
  3834. * WDI_IPA TX and RX path.
  3835. * TX CE ring is used for pushing packet metadata from IPA uC
  3836. * to WLAN FW
  3837. * TX Completion ring is used for generating TX completions from
  3838. * WLAN FW to IPA uC
  3839. * RX Indication ring is used for indicating RX packets from FW
  3840. * to IPA uC
  3841. * RX Ring2 is used as either completion ring or as second
  3842. * indication ring. when Ring2 is used as completion ring, IPA uC
  3843. * puts completed RX packet meta data to Ring2. when Ring2 is used
  3844. * as second indication ring, RX packets for LTE-WLAN aggregation are
  3845. * indicated in Ring2, other RX packets (e.g. hotspot related) are
  3846. * indicated in RX Indication ring. Please see WDI_IPA specification
  3847. * for more details.
  3848. * |31 24|23 16|15 8|7 0|
  3849. * |----------------+----------------+----------------+----------------|
  3850. * | tx pkt pool size | Rsvd | msg_type |
  3851. * |-------------------------------------------------------------------|
  3852. * | tx comp ring base (bits 31:0) |
  3853. #if HTT_PADDR64
  3854. * | tx comp ring base (bits 63:32) |
  3855. #endif
  3856. * |-------------------------------------------------------------------|
  3857. * | tx comp ring size |
  3858. * |-------------------------------------------------------------------|
  3859. * | tx comp WR_IDX physical address (bits 31:0) |
  3860. #if HTT_PADDR64
  3861. * | tx comp WR_IDX physical address (bits 63:32) |
  3862. #endif
  3863. * |-------------------------------------------------------------------|
  3864. * | tx CE WR_IDX physical address (bits 31:0) |
  3865. #if HTT_PADDR64
  3866. * | tx CE WR_IDX physical address (bits 63:32) |
  3867. #endif
  3868. * |-------------------------------------------------------------------|
  3869. * | rx indication ring base (bits 31:0) |
  3870. #if HTT_PADDR64
  3871. * | rx indication ring base (bits 63:32) |
  3872. #endif
  3873. * |-------------------------------------------------------------------|
  3874. * | rx indication ring size |
  3875. * |-------------------------------------------------------------------|
  3876. * | rx ind RD_IDX physical address (bits 31:0) |
  3877. #if HTT_PADDR64
  3878. * | rx ind RD_IDX physical address (bits 63:32) |
  3879. #endif
  3880. * |-------------------------------------------------------------------|
  3881. * | rx ind WR_IDX physical address (bits 31:0) |
  3882. #if HTT_PADDR64
  3883. * | rx ind WR_IDX physical address (bits 63:32) |
  3884. #endif
  3885. * |-------------------------------------------------------------------|
  3886. * |-------------------------------------------------------------------|
  3887. * | rx ring2 base (bits 31:0) |
  3888. #if HTT_PADDR64
  3889. * | rx ring2 base (bits 63:32) |
  3890. #endif
  3891. * |-------------------------------------------------------------------|
  3892. * | rx ring2 size |
  3893. * |-------------------------------------------------------------------|
  3894. * | rx ring2 RD_IDX physical address (bits 31:0) |
  3895. #if HTT_PADDR64
  3896. * | rx ring2 RD_IDX physical address (bits 63:32) |
  3897. #endif
  3898. * |-------------------------------------------------------------------|
  3899. * | rx ring2 WR_IDX physical address (bits 31:0) |
  3900. #if HTT_PADDR64
  3901. * | rx ring2 WR_IDX physical address (bits 63:32) |
  3902. #endif
  3903. * |-------------------------------------------------------------------|
  3904. *
  3905. * Header fields:
  3906. * Header fields:
  3907. * - MSG_TYPE
  3908. * Bits 7:0
  3909. * Purpose: Identifies this as WDI_IPA config message
  3910. * value: = 0x8 (HTT_H2T_MSG_TYPE_WDI_IPA_CFG)
  3911. * - TX_PKT_POOL_SIZE
  3912. * Bits 15:0
  3913. * Purpose: Total number of TX packet buffer pool allocated by Host for
  3914. * WDI_IPA TX path
  3915. * For systems using 32-bit format for bus addresses:
  3916. * - TX_COMP_RING_BASE_ADDR
  3917. * Bits 31:0
  3918. * Purpose: TX Completion Ring base address in DDR
  3919. * - TX_COMP_RING_SIZE
  3920. * Bits 31:0
  3921. * Purpose: TX Completion Ring size (must be power of 2)
  3922. * - TX_COMP_WR_IDX_ADDR
  3923. * Bits 31:0
  3924. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3925. * updates the Write Index for WDI_IPA TX completion ring
  3926. * - TX_CE_WR_IDX_ADDR
  3927. * Bits 31:0
  3928. * Purpose: DDR address where IPA uC
  3929. * updates the WR Index for TX CE ring
  3930. * (needed for fusion platforms)
  3931. * - RX_IND_RING_BASE_ADDR
  3932. * Bits 31:0
  3933. * Purpose: RX Indication Ring base address in DDR
  3934. * - RX_IND_RING_SIZE
  3935. * Bits 31:0
  3936. * Purpose: RX Indication Ring size
  3937. * - RX_IND_RD_IDX_ADDR
  3938. * Bits 31:0
  3939. * Purpose: DDR address where IPA uC updates the Read Index for WDI_IPA
  3940. * RX indication ring
  3941. * - RX_IND_WR_IDX_ADDR
  3942. * Bits 31:0
  3943. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3944. * updates the Write Index for WDI_IPA RX indication ring
  3945. * - RX_RING2_BASE_ADDR
  3946. * Bits 31:0
  3947. * Purpose: Second RX Ring(Indication or completion)base address in DDR
  3948. * - RX_RING2_SIZE
  3949. * Bits 31:0
  3950. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3951. * - RX_RING2_RD_IDX_ADDR
  3952. * Bits 31:0
  3953. * Purpose: If Second RX ring is Indication ring, DDR address where
  3954. * IPA uC updates the Read Index for Ring2.
  3955. * If Second RX ring is completion ring, this is NOT used
  3956. * - RX_RING2_WR_IDX_ADDR
  3957. * Bits 31:0
  3958. * Purpose: If Second RX ring is Indication ring, DDR address where
  3959. * WIFI FW updates the Write Index for WDI_IPA RX ring2
  3960. * If second RX ring is completion ring, DDR address where
  3961. * IPA uC updates the Write Index for Ring 2.
  3962. * For systems using 64-bit format for bus addresses:
  3963. * - TX_COMP_RING_BASE_ADDR_LO
  3964. * Bits 31:0
  3965. * Purpose: Lower 4 bytes of TX Completion Ring base physical address in DDR
  3966. * - TX_COMP_RING_BASE_ADDR_HI
  3967. * Bits 31:0
  3968. * Purpose: Higher 4 bytes of TX Completion Ring base physical address in DDR
  3969. * - TX_COMP_RING_SIZE
  3970. * Bits 31:0
  3971. * Purpose: TX Completion Ring size (must be power of 2)
  3972. * - TX_COMP_WR_IDX_ADDR_LO
  3973. * Bits 31:0
  3974. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3975. * Lower 4 bytes of DDR address where WIFI FW
  3976. * updates the Write Index for WDI_IPA TX completion ring
  3977. * - TX_COMP_WR_IDX_ADDR_HI
  3978. * Bits 31:0
  3979. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3980. * Higher 4 bytes of DDR address where WIFI FW
  3981. * updates the Write Index for WDI_IPA TX completion ring
  3982. * - TX_CE_WR_IDX_ADDR_LO
  3983. * Bits 31:0
  3984. * Purpose: Lower 4 bytes of DDR address where IPA uC
  3985. * updates the WR Index for TX CE ring
  3986. * (needed for fusion platforms)
  3987. * - TX_CE_WR_IDX_ADDR_HI
  3988. * Bits 31:0
  3989. * Purpose: Higher 4 bytes of DDR address where IPA uC
  3990. * updates the WR Index for TX CE ring
  3991. * (needed for fusion platforms)
  3992. * - RX_IND_RING_BASE_ADDR_LO
  3993. * Bits 31:0
  3994. * Purpose: Lower 4 bytes of RX Indication Ring base address in DDR
  3995. * - RX_IND_RING_BASE_ADDR_HI
  3996. * Bits 31:0
  3997. * Purpose: Higher 4 bytes of RX Indication Ring base address in DDR
  3998. * - RX_IND_RING_SIZE
  3999. * Bits 31:0
  4000. * Purpose: RX Indication Ring size
  4001. * - RX_IND_RD_IDX_ADDR_LO
  4002. * Bits 31:0
  4003. * Purpose: Lower 4 bytes of DDR address where IPA uC updates the Read Index
  4004. * for WDI_IPA RX indication ring
  4005. * - RX_IND_RD_IDX_ADDR_HI
  4006. * Bits 31:0
  4007. * Purpose: Higher 4 bytes of DDR address where IPA uC updates the Read Index
  4008. * for WDI_IPA RX indication ring
  4009. * - RX_IND_WR_IDX_ADDR_LO
  4010. * Bits 31:0
  4011. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  4012. * Lower 4 bytes of DDR address where WIFI FW
  4013. * updates the Write Index for WDI_IPA RX indication ring
  4014. * - RX_IND_WR_IDX_ADDR_HI
  4015. * Bits 31:0
  4016. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  4017. * Higher 4 bytes of DDR address where WIFI FW
  4018. * updates the Write Index for WDI_IPA RX indication ring
  4019. * - RX_RING2_BASE_ADDR_LO
  4020. * Bits 31:0
  4021. * Purpose: Lower 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4022. * - RX_RING2_BASE_ADDR_HI
  4023. * Bits 31:0
  4024. * Purpose: Higher 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4025. * - RX_RING2_SIZE
  4026. * Bits 31:0
  4027. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  4028. * - RX_RING2_RD_IDX_ADDR_LO
  4029. * Bits 31:0
  4030. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4031. * DDR address where IPA uC updates the Read Index for Ring2.
  4032. * If Second RX ring is completion ring, this is NOT used
  4033. * - RX_RING2_RD_IDX_ADDR_HI
  4034. * Bits 31:0
  4035. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4036. * DDR address where IPA uC updates the Read Index for Ring2.
  4037. * If Second RX ring is completion ring, this is NOT used
  4038. * - RX_RING2_WR_IDX_ADDR_LO
  4039. * Bits 31:0
  4040. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4041. * DDR address where WIFI FW updates the Write Index
  4042. * for WDI_IPA RX ring2
  4043. * If second RX ring is completion ring, lower 4 bytes of
  4044. * DDR address where IPA uC updates the Write Index for Ring 2.
  4045. * - RX_RING2_WR_IDX_ADDR_HI
  4046. * Bits 31:0
  4047. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4048. * DDR address where WIFI FW updates the Write Index
  4049. * for WDI_IPA RX ring2
  4050. * If second RX ring is completion ring, higher 4 bytes of
  4051. * DDR address where IPA uC updates the Write Index for Ring 2.
  4052. */
  4053. #if HTT_PADDR64
  4054. #define HTT_WDI_IPA_CFG_SZ 88 /* bytes */
  4055. #else
  4056. #define HTT_WDI_IPA_CFG_SZ 52 /* bytes */
  4057. #endif
  4058. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M 0xffff0000
  4059. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S 16
  4060. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M 0xffffffff
  4061. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S 0
  4062. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M 0xffffffff
  4063. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S 0
  4064. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M 0xffffffff
  4065. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S 0
  4066. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M 0xffffffff
  4067. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S 0
  4068. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M 0xffffffff
  4069. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S 0
  4070. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M 0xffffffff
  4071. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S 0
  4072. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M 0xffffffff
  4073. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S 0
  4074. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M 0xffffffff
  4075. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S 0
  4076. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M 0xffffffff
  4077. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S 0
  4078. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M 0xffffffff
  4079. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S 0
  4080. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M 0xffffffff
  4081. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S 0
  4082. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M 0xffffffff
  4083. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S 0
  4084. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M 0xffffffff
  4085. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S 0
  4086. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M 0xffffffff
  4087. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S 0
  4088. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M 0xffffffff
  4089. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S 0
  4090. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M 0xffffffff
  4091. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S 0
  4092. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M 0xffffffff
  4093. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S 0
  4094. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M 0xffffffff
  4095. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S 0
  4096. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M 0xffffffff
  4097. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S 0
  4098. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M 0xffffffff
  4099. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S 0
  4100. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M 0xffffffff
  4101. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S 0
  4102. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M 0xffffffff
  4103. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S 0
  4104. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M 0xffffffff
  4105. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S 0
  4106. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_M 0xffffffff
  4107. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_S 0
  4108. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M 0xffffffff
  4109. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S 0
  4110. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M 0xffffffff
  4111. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S 0
  4112. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M 0xffffffff
  4113. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S 0
  4114. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M 0xffffffff
  4115. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S 0
  4116. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M 0xffffffff
  4117. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S 0
  4118. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M 0xffffffff
  4119. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S 0
  4120. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_GET(_var) \
  4121. (((_var) & HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M) >> HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)
  4122. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_SET(_var, _val) \
  4123. do { \
  4124. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE, _val); \
  4125. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)); \
  4126. } while (0)
  4127. /* for systems using 32-bit format for bus addr */
  4128. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_GET(_var) \
  4129. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)
  4130. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_SET(_var, _val) \
  4131. do { \
  4132. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR, _val); \
  4133. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)); \
  4134. } while (0)
  4135. /* for systems using 64-bit format for bus addr */
  4136. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_GET(_var) \
  4137. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)
  4138. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4139. do { \
  4140. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI, _val); \
  4141. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)); \
  4142. } while (0)
  4143. /* for systems using 64-bit format for bus addr */
  4144. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_GET(_var) \
  4145. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)
  4146. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4147. do { \
  4148. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO, _val); \
  4149. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)); \
  4150. } while (0)
  4151. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_GET(_var) \
  4152. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)
  4153. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_SET(_var, _val) \
  4154. do { \
  4155. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE, _val); \
  4156. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)); \
  4157. } while (0)
  4158. /* for systems using 32-bit format for bus addr */
  4159. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_GET(_var) \
  4160. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)
  4161. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_SET(_var, _val) \
  4162. do { \
  4163. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR, _val); \
  4164. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)); \
  4165. } while (0)
  4166. /* for systems using 64-bit format for bus addr */
  4167. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_GET(_var) \
  4168. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)
  4169. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_SET(_var, _val) \
  4170. do { \
  4171. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI, _val); \
  4172. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)); \
  4173. } while (0)
  4174. /* for systems using 64-bit format for bus addr */
  4175. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_GET(_var) \
  4176. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)
  4177. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_SET(_var, _val) \
  4178. do { \
  4179. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO, _val); \
  4180. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)); \
  4181. } while (0)
  4182. /* for systems using 32-bit format for bus addr */
  4183. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_GET(_var) \
  4184. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)
  4185. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_SET(_var, _val) \
  4186. do { \
  4187. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR, _val); \
  4188. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)); \
  4189. } while (0)
  4190. /* for systems using 64-bit format for bus addr */
  4191. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_GET(_var) \
  4192. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)
  4193. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_SET(_var, _val) \
  4194. do { \
  4195. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI, _val); \
  4196. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)); \
  4197. } while (0)
  4198. /* for systems using 64-bit format for bus addr */
  4199. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_GET(_var) \
  4200. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)
  4201. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_SET(_var, _val) \
  4202. do { \
  4203. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO, _val); \
  4204. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)); \
  4205. } while (0)
  4206. /* for systems using 32-bit format for bus addr */
  4207. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_GET(_var) \
  4208. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)
  4209. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_SET(_var, _val) \
  4210. do { \
  4211. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR, _val); \
  4212. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)); \
  4213. } while (0)
  4214. /* for systems using 64-bit format for bus addr */
  4215. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_GET(_var) \
  4216. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)
  4217. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_SET(_var, _val) \
  4218. do { \
  4219. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI, _val); \
  4220. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)); \
  4221. } while (0)
  4222. /* for systems using 64-bit format for bus addr */
  4223. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_GET(_var) \
  4224. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)
  4225. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_SET(_var, _val) \
  4226. do { \
  4227. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO, _val); \
  4228. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)); \
  4229. } while (0)
  4230. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_GET(_var) \
  4231. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)
  4232. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_SET(_var, _val) \
  4233. do { \
  4234. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_SIZE, _val); \
  4235. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)); \
  4236. } while (0)
  4237. /* for systems using 32-bit format for bus addr */
  4238. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_GET(_var) \
  4239. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)
  4240. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_SET(_var, _val) \
  4241. do { \
  4242. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR, _val); \
  4243. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)); \
  4244. } while (0)
  4245. /* for systems using 64-bit format for bus addr */
  4246. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_GET(_var) \
  4247. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)
  4248. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_SET(_var, _val) \
  4249. do { \
  4250. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI, _val); \
  4251. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)); \
  4252. } while (0)
  4253. /* for systems using 64-bit format for bus addr */
  4254. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_GET(_var) \
  4255. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)
  4256. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_SET(_var, _val) \
  4257. do { \
  4258. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO, _val); \
  4259. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)); \
  4260. } while (0)
  4261. /* for systems using 32-bit format for bus addr */
  4262. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_GET(_var) \
  4263. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)
  4264. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_SET(_var, _val) \
  4265. do { \
  4266. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR, _val); \
  4267. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)); \
  4268. } while (0)
  4269. /* for systems using 64-bit format for bus addr */
  4270. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_GET(_var) \
  4271. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)
  4272. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_SET(_var, _val) \
  4273. do { \
  4274. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI, _val); \
  4275. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)); \
  4276. } while (0)
  4277. /* for systems using 64-bit format for bus addr */
  4278. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_GET(_var) \
  4279. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)
  4280. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_SET(_var, _val) \
  4281. do { \
  4282. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO, _val); \
  4283. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)); \
  4284. } while (0)
  4285. /* for systems using 32-bit format for bus addr */
  4286. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_GET(_var) \
  4287. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)
  4288. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_SET(_var, _val) \
  4289. do { \
  4290. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR, _val); \
  4291. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)); \
  4292. } while (0)
  4293. /* for systems using 64-bit format for bus addr */
  4294. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_GET(_var) \
  4295. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)
  4296. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_SET(_var, _val) \
  4297. do { \
  4298. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI, _val); \
  4299. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)); \
  4300. } while (0)
  4301. /* for systems using 64-bit format for bus addr */
  4302. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_GET(_var) \
  4303. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)
  4304. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_SET(_var, _val) \
  4305. do { \
  4306. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO, _val); \
  4307. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)); \
  4308. } while (0)
  4309. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_GET(_var) \
  4310. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_SIZE_M) >> HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)
  4311. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_SET(_var, _val) \
  4312. do { \
  4313. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_SIZE, _val); \
  4314. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)); \
  4315. } while (0)
  4316. /* for systems using 32-bit format for bus addr */
  4317. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_GET(_var) \
  4318. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)
  4319. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_SET(_var, _val) \
  4320. do { \
  4321. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR, _val); \
  4322. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)); \
  4323. } while (0)
  4324. /* for systems using 64-bit format for bus addr */
  4325. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_GET(_var) \
  4326. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)
  4327. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_SET(_var, _val) \
  4328. do { \
  4329. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI, _val); \
  4330. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)); \
  4331. } while (0)
  4332. /* for systems using 64-bit format for bus addr */
  4333. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_GET(_var) \
  4334. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)
  4335. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_SET(_var, _val) \
  4336. do { \
  4337. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO, _val); \
  4338. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)); \
  4339. } while (0)
  4340. /* for systems using 32-bit format for bus addr */
  4341. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_GET(_var) \
  4342. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)
  4343. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_SET(_var, _val) \
  4344. do { \
  4345. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR, _val); \
  4346. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)); \
  4347. } while (0)
  4348. /* for systems using 64-bit format for bus addr */
  4349. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_GET(_var) \
  4350. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)
  4351. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_SET(_var, _val) \
  4352. do { \
  4353. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI, _val); \
  4354. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)); \
  4355. } while (0)
  4356. /* for systems using 64-bit format for bus addr */
  4357. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_GET(_var) \
  4358. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)
  4359. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_SET(_var, _val) \
  4360. do { \
  4361. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO, _val); \
  4362. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)); \
  4363. } while (0)
  4364. /*
  4365. * TEMPLATE_HTT_WDI_IPA_CONFIG_T:
  4366. * This macro defines a htt_wdi_ipa_configXXX_t in which any physical
  4367. * addresses are stored in a XXX-bit field.
  4368. * This macro is used to define both htt_wdi_ipa_config32_t and
  4369. * htt_wdi_ipa_config64_t structs.
  4370. */
  4371. #define TEMPLATE_HTT_WDI_IPA_CONFIG_T(_paddr_bits_, \
  4372. _paddr__tx_comp_ring_base_addr_, \
  4373. _paddr__tx_comp_wr_idx_addr_, \
  4374. _paddr__tx_ce_wr_idx_addr_, \
  4375. _paddr__rx_ind_ring_base_addr_, \
  4376. _paddr__rx_ind_rd_idx_addr_, \
  4377. _paddr__rx_ind_wr_idx_addr_, \
  4378. _paddr__rx_ring2_base_addr_,\
  4379. _paddr__rx_ring2_rd_idx_addr_,\
  4380. _paddr__rx_ring2_wr_idx_addr_) \
  4381. PREPACK struct htt_wdi_ipa_cfg ## _paddr_bits_ ## _t \
  4382. { \
  4383. /* DWORD 0: flags and meta-data */ \
  4384. A_UINT32 \
  4385. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_CFG */ \
  4386. reserved: 8, \
  4387. tx_pkt_pool_size: 16;\
  4388. /* DWORD 1 */\
  4389. _paddr__tx_comp_ring_base_addr_;\
  4390. /* DWORD 2 (or 3)*/\
  4391. A_UINT32 tx_comp_ring_size;\
  4392. /* DWORD 3 (or 4)*/\
  4393. _paddr__tx_comp_wr_idx_addr_;\
  4394. /* DWORD 4 (or 6)*/\
  4395. _paddr__tx_ce_wr_idx_addr_;\
  4396. /* DWORD 5 (or 8)*/\
  4397. _paddr__rx_ind_ring_base_addr_;\
  4398. /* DWORD 6 (or 10)*/\
  4399. A_UINT32 rx_ind_ring_size;\
  4400. /* DWORD 7 (or 11)*/\
  4401. _paddr__rx_ind_rd_idx_addr_;\
  4402. /* DWORD 8 (or 13)*/\
  4403. _paddr__rx_ind_wr_idx_addr_;\
  4404. /* DWORD 9 (or 15)*/\
  4405. _paddr__rx_ring2_base_addr_;\
  4406. /* DWORD 10 (or 17) */\
  4407. A_UINT32 rx_ring2_size;\
  4408. /* DWORD 11 (or 18) */\
  4409. _paddr__rx_ring2_rd_idx_addr_;\
  4410. /* DWORD 12 (or 20) */\
  4411. _paddr__rx_ring2_wr_idx_addr_;\
  4412. } POSTPACK
  4413. /* define a htt_wdi_ipa_config32_t type */
  4414. TEMPLATE_HTT_WDI_IPA_CONFIG_T(32, HTT_VAR_PADDR32(tx_comp_ring_base_addr), HTT_VAR_PADDR32(tx_comp_wr_idx_addr), HTT_VAR_PADDR32(tx_ce_wr_idx_addr), HTT_VAR_PADDR32(rx_ind_ring_base_addr), HTT_VAR_PADDR32(rx_ind_rd_idx_addr),HTT_VAR_PADDR32(rx_ind_wr_idx_addr), HTT_VAR_PADDR32(rx_ring2_base_addr), HTT_VAR_PADDR32(rx_ring2_rd_idx_addr), HTT_VAR_PADDR32(rx_ring2_wr_idx_addr));
  4415. /* define a htt_wdi_ipa_config64_t type */
  4416. TEMPLATE_HTT_WDI_IPA_CONFIG_T(64, HTT_VAR_PADDR64_LE(tx_comp_ring_base_addr), HTT_VAR_PADDR64_LE(tx_comp_wr_idx_addr), HTT_VAR_PADDR64_LE(tx_ce_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_ring_base_addr), HTT_VAR_PADDR64_LE(rx_ind_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_base_addr), HTT_VAR_PADDR64_LE(rx_ring2_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_wr_idx_addr));
  4417. #if HTT_PADDR64
  4418. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg64_t
  4419. #else
  4420. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg32_t
  4421. #endif
  4422. enum htt_wdi_ipa_op_code {
  4423. HTT_WDI_IPA_OPCODE_TX_SUSPEND = 0,
  4424. HTT_WDI_IPA_OPCODE_TX_RESUME = 1,
  4425. HTT_WDI_IPA_OPCODE_RX_SUSPEND = 2,
  4426. HTT_WDI_IPA_OPCODE_RX_RESUME = 3,
  4427. HTT_WDI_IPA_OPCODE_DBG_STATS = 4,
  4428. HTT_WDI_IPA_OPCODE_GET_SHARING_STATS = 5,
  4429. HTT_WDI_IPA_OPCODE_SET_QUOTA = 6,
  4430. HTT_WDI_IPA_OPCODE_IND_QUOTA = 7,
  4431. /* keep this last */
  4432. HTT_WDI_IPA_OPCODE_MAX
  4433. };
  4434. /**
  4435. * @brief HTT WDI_IPA Operation Request Message
  4436. *
  4437. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ
  4438. *
  4439. * @details
  4440. * HTT WDI_IPA Operation Request message is sent by host
  4441. * to either suspend or resume WDI_IPA TX or RX path.
  4442. * |31 24|23 16|15 8|7 0|
  4443. * |----------------+----------------+----------------+----------------|
  4444. * | op_code | Rsvd | msg_type |
  4445. * |-------------------------------------------------------------------|
  4446. *
  4447. * Header fields:
  4448. * - MSG_TYPE
  4449. * Bits 7:0
  4450. * Purpose: Identifies this as WDI_IPA Operation Request message
  4451. * value: = 0x9 (HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ)
  4452. * - OP_CODE
  4453. * Bits 31:16
  4454. * Purpose: Identifies operation host is requesting (e.g. TX suspend)
  4455. * value: = enum htt_wdi_ipa_op_code
  4456. */
  4457. PREPACK struct htt_wdi_ipa_op_request_t
  4458. {
  4459. /* DWORD 0: flags and meta-data */
  4460. A_UINT32
  4461. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST */
  4462. reserved: 8,
  4463. op_code: 16;
  4464. } POSTPACK;
  4465. #define HTT_WDI_IPA_OP_REQUEST_SZ 4 /* bytes */
  4466. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_M 0xffff0000
  4467. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_S 16
  4468. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_GET(_var) \
  4469. (((_var) & HTT_WDI_IPA_OP_REQUEST_OP_CODE_M) >> HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)
  4470. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_SET(_var, _val) \
  4471. do { \
  4472. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_REQUEST_OP_CODE, _val); \
  4473. ((_var) |= ((_val) << HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)); \
  4474. } while (0)
  4475. /*
  4476. * @brief host -> target HTT_MSI_SETUP message
  4477. *
  4478. * MSG_TYPE => HTT_H2T_MSG_TYPE_MSI_SETUP
  4479. *
  4480. * @details
  4481. * After target is booted up, host can send MSI setup message so that
  4482. * target sets up HW registers based on setup message.
  4483. *
  4484. * The message would appear as follows:
  4485. * |31 24|23 16|15|14 8|7 0|
  4486. * |---------------+-----------------+-----------------+-----------------|
  4487. * | reserved | msi_type | pdev_id | msg_type |
  4488. * |---------------------------------------------------------------------|
  4489. * | msi_addr_lo |
  4490. * |---------------------------------------------------------------------|
  4491. * | msi_addr_hi |
  4492. * |---------------------------------------------------------------------|
  4493. * | msi_data |
  4494. * |---------------------------------------------------------------------|
  4495. *
  4496. * The message is interpreted as follows:
  4497. * dword0 - b'0:7 - msg_type: This will be set to
  4498. * 0x1f (HTT_H2T_MSG_TYPE_MSI_SETUP)
  4499. * b'8:15 - pdev_id:
  4500. * 0 (for rings at SOC/UMAC level),
  4501. * 1/2/3 mac id (for rings at LMAC level)
  4502. * b'16:23 - msi_type: identify which msi registers need to be setup
  4503. * more details can be got from enum htt_msi_setup_type
  4504. * b'24:31 - reserved
  4505. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4506. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4507. * dword10 - b'0:31 - ring_msi_data: MSI data configured by host
  4508. */
  4509. PREPACK struct htt_msi_setup_t {
  4510. A_UINT32 msg_type: 8,
  4511. pdev_id: 8,
  4512. msi_type: 8,
  4513. reserved: 8;
  4514. A_UINT32 msi_addr_lo;
  4515. A_UINT32 msi_addr_hi;
  4516. A_UINT32 msi_data;
  4517. } POSTPACK;
  4518. enum htt_msi_setup_type {
  4519. HTT_PPDU_END_MSI_SETUP_TYPE,
  4520. /* Insert new types here*/
  4521. };
  4522. #define HTT_MSI_SETUP_SZ (sizeof(struct htt_msi_setup_t))
  4523. #define HTT_MSI_SETUP_PDEV_ID_M 0x0000ff00
  4524. #define HTT_MSI_SETUP_PDEV_ID_S 8
  4525. #define HTT_MSI_SETUP_PDEV_ID_GET(_var) \
  4526. (((_var) & HTT_MSI_SETUP_PDEV_ID_M) >> \
  4527. HTT_MSI_SETUP_PDEV_ID_S)
  4528. #define HTT_MSI_SETUP_PDEV_ID_SET(_var, _val) \
  4529. do { \
  4530. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_PDEV_ID, _val); \
  4531. ((_var) |= ((_val) << HTT_MSI_SETUP_PDEV_ID_S)); \
  4532. } while (0)
  4533. #define HTT_MSI_SETUP_MSI_TYPE_M 0x00ff0000
  4534. #define HTT_MSI_SETUP_MSI_TYPE_S 16
  4535. #define HTT_MSI_SETUP_MSI_TYPE_GET(_var) \
  4536. (((_var) & HTT_MSI_SETUP_MSI_TYPE_M) >> \
  4537. HTT_MSI_SETUP_MSI_TYPE_S)
  4538. #define HTT_MSI_SETUP_MSI_TYPE_SET(_var, _val) \
  4539. do { \
  4540. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_TYPE, _val); \
  4541. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_TYPE_S)); \
  4542. } while (0)
  4543. #define HTT_MSI_SETUP_MSI_ADDR_LO_M 0xffffffff
  4544. #define HTT_MSI_SETUP_MSI_ADDR_LO_S 0
  4545. #define HTT_MSI_SETUP_MSI_ADDR_LO_GET(_var) \
  4546. (((_var) & HTT_MSI_SETUP_MSI_ADDR_LO_M) >> \
  4547. HTT_MSI_SETUP_MSI_ADDR_LO_S)
  4548. #define HTT_MSI_SETUP_MSI_ADDR_LO_SET(_var, _val) \
  4549. do { \
  4550. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_LO, _val); \
  4551. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_LO_S)); \
  4552. } while (0)
  4553. #define HTT_MSI_SETUP_MSI_ADDR_HI_M 0xffffffff
  4554. #define HTT_MSI_SETUP_MSI_ADDR_HI_S 0
  4555. #define HTT_MSI_SETUP_MSI_ADDR_HI_GET(_var) \
  4556. (((_var) & HTT_MSI_SETUP_MSI_ADDR_HI_M) >> \
  4557. HTT_MSI_SETUP_MSI_ADDR_HI_S)
  4558. #define HTT_MSI_SETUP_MSI_ADDR_HI_SET(_var, _val) \
  4559. do { \
  4560. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_HI, _val); \
  4561. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_HI_S)); \
  4562. } while (0)
  4563. #define HTT_MSI_SETUP_MSI_DATA_M 0xffffffff
  4564. #define HTT_MSI_SETUP_MSI_DATA_S 0
  4565. #define HTT_MSI_SETUP_MSI_DATA_GET(_var) \
  4566. (((_var) & HTT_MSI_SETUP_MSI_DATA_M) >> \
  4567. HTT_MSI_SETUP_MSI_DATA_S)
  4568. #define HTT_MSI_SETUP_MSI_DATA_SET(_var, _val) \
  4569. do { \
  4570. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_DATA, _val); \
  4571. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_DATA_S)); \
  4572. } while (0)
  4573. /*
  4574. * @brief host -> target HTT_SRING_SETUP message
  4575. *
  4576. * MSG_TYPE => HTT_H2T_MSG_TYPE_SRING_SETUP
  4577. *
  4578. * @details
  4579. * After target is booted up, Host can send SRING setup message for
  4580. * each host facing LMAC SRING. Target setups up HW registers based
  4581. * on setup message and confirms back to Host if response_required is set.
  4582. * Host should wait for confirmation message before sending new SRING
  4583. * setup message
  4584. *
  4585. * The message would appear as follows:
  4586. * |31 24|23 21|20|19|18 16|15|14 8|7 0|
  4587. * |--------------- +-----------------+-----------------+-----------------|
  4588. * | ring_type | ring_id | pdev_id | msg_type |
  4589. * |----------------------------------------------------------------------|
  4590. * | ring_base_addr_lo |
  4591. * |----------------------------------------------------------------------|
  4592. * | ring_base_addr_hi |
  4593. * |----------------------------------------------------------------------|
  4594. * |ring_misc_cfg_flag|ring_entry_size| ring_size |
  4595. * |----------------------------------------------------------------------|
  4596. * | ring_head_offset32_remote_addr_lo |
  4597. * |----------------------------------------------------------------------|
  4598. * | ring_head_offset32_remote_addr_hi |
  4599. * |----------------------------------------------------------------------|
  4600. * | ring_tail_offset32_remote_addr_lo |
  4601. * |----------------------------------------------------------------------|
  4602. * | ring_tail_offset32_remote_addr_hi |
  4603. * |----------------------------------------------------------------------|
  4604. * | ring_msi_addr_lo |
  4605. * |----------------------------------------------------------------------|
  4606. * | ring_msi_addr_hi |
  4607. * |----------------------------------------------------------------------|
  4608. * | ring_msi_data |
  4609. * |----------------------------------------------------------------------|
  4610. * | intr_timer_th |IM| intr_batch_counter_th |
  4611. * |----------------------------------------------------------------------|
  4612. * | reserved |ID|RR| PTCF| intr_low_threshold |
  4613. * |----------------------------------------------------------------------|
  4614. * | reserved |IPA drop thres hi|IPA drop thres lo|
  4615. * |----------------------------------------------------------------------|
  4616. * Where
  4617. * IM = sw_intr_mode
  4618. * RR = response_required
  4619. * PTCF = prefetch_timer_cfg
  4620. * IP = IPA drop flag
  4621. *
  4622. * The message is interpreted as follows:
  4623. * dword0 - b'0:7 - msg_type: This will be set to
  4624. * 0xb (HTT_H2T_MSG_TYPE_SRING_SETUP)
  4625. * b'8:15 - pdev_id:
  4626. * 0 (for rings at SOC/UMAC level),
  4627. * 1/2/3 mac id (for rings at LMAC level)
  4628. * b'16:23 - ring_id: identify which ring is to setup,
  4629. * more details can be got from enum htt_srng_ring_id
  4630. * b'24:31 - ring_type: identify type of host rings,
  4631. * more details can be got from enum htt_srng_ring_type
  4632. * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
  4633. * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
  4634. * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
  4635. * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
  4636. * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
  4637. * SW_TO_HW_RING.
  4638. * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
  4639. * dword4 - b'0:31 - ring_head_offset32_remote_addr_lo:
  4640. * Lower 32 bits of memory address of the remote variable
  4641. * storing the 4-byte word offset that identifies the head
  4642. * element within the ring.
  4643. * (The head offset variable has type A_UINT32.)
  4644. * Valid for HW_TO_SW and SW_TO_SW rings.
  4645. * dword5 - b'0:31 - ring_head_offset32_remote_addr_hi:
  4646. * Upper 32 bits of memory address of the remote variable
  4647. * storing the 4-byte word offset that identifies the head
  4648. * element within the ring.
  4649. * (The head offset variable has type A_UINT32.)
  4650. * Valid for HW_TO_SW and SW_TO_SW rings.
  4651. * dword6 - b'0:31 - ring_tail_offset32_remote_addr_lo:
  4652. * Lower 32 bits of memory address of the remote variable
  4653. * storing the 4-byte word offset that identifies the tail
  4654. * element within the ring.
  4655. * (The tail offset variable has type A_UINT32.)
  4656. * Valid for HW_TO_SW and SW_TO_SW rings.
  4657. * dword7 - b'0:31 - ring_tail_offset32_remote_addr_hi:
  4658. * Upper 32 bits of memory address of the remote variable
  4659. * storing the 4-byte word offset that identifies the tail
  4660. * element within the ring.
  4661. * (The tail offset variable has type A_UINT32.)
  4662. * Valid for HW_TO_SW and SW_TO_SW rings.
  4663. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4664. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4665. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4666. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4667. * dword10 - b'0:31 - ring_msi_data: MSI data
  4668. * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
  4669. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4670. * dword11 - b'0:14 - intr_batch_counter_th:
  4671. * batch counter threshold is in units of 4-byte words.
  4672. * HW internally maintains and increments batch count.
  4673. * (see SRING spec for detail description).
  4674. * When batch count reaches threshold value, an interrupt
  4675. * is generated by HW.
  4676. * b'15 - sw_intr_mode:
  4677. * This configuration shall be static.
  4678. * Only programmed at power up.
  4679. * 0: generate pulse style sw interrupts
  4680. * 1: generate level style sw interrupts
  4681. * b'16:31 - intr_timer_th:
  4682. * The timer init value when timer is idle or is
  4683. * initialized to start downcounting.
  4684. * In 8us units (to cover a range of 0 to 524 ms)
  4685. * dword12 - b'0:15 - intr_low_threshold:
  4686. * Used only by Consumer ring to generate ring_sw_int_p.
  4687. * Ring entries low threshold water mark, that is used
  4688. * in combination with the interrupt timer as well as
  4689. * the the clearing of the level interrupt.
  4690. * b'16:18 - prefetch_timer_cfg:
  4691. * Used only by Consumer ring to set timer mode to
  4692. * support Application prefetch handling.
  4693. * The external tail offset/pointer will be updated
  4694. * at following intervals:
  4695. * 3'b000: (Prefetch feature disabled; used only for debug)
  4696. * 3'b001: 1 usec
  4697. * 3'b010: 4 usec
  4698. * 3'b011: 8 usec (default)
  4699. * 3'b100: 16 usec
  4700. * Others: Reserved
  4701. * b'19 - response_required:
  4702. * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
  4703. * b'20 - ipa_drop_flag:
  4704. Indicates that host will config ipa drop threshold percentage
  4705. * b'21:31 - reserved: reserved for future use
  4706. * dword13 - b'0:7 - ipa drop low threshold percentage:
  4707. * b'8:15 - ipa drop high threshold percentage:
  4708. * b'16:31 - Reserved
  4709. */
  4710. PREPACK struct htt_sring_setup_t {
  4711. A_UINT32 msg_type: 8,
  4712. pdev_id: 8,
  4713. ring_id: 8,
  4714. ring_type: 8;
  4715. A_UINT32 ring_base_addr_lo;
  4716. A_UINT32 ring_base_addr_hi;
  4717. A_UINT32 ring_size: 16,
  4718. ring_entry_size: 8,
  4719. ring_misc_cfg_flag: 8;
  4720. A_UINT32 ring_head_offset32_remote_addr_lo;
  4721. A_UINT32 ring_head_offset32_remote_addr_hi;
  4722. A_UINT32 ring_tail_offset32_remote_addr_lo;
  4723. A_UINT32 ring_tail_offset32_remote_addr_hi;
  4724. A_UINT32 ring_msi_addr_lo;
  4725. A_UINT32 ring_msi_addr_hi;
  4726. A_UINT32 ring_msi_data;
  4727. A_UINT32 intr_batch_counter_th: 15,
  4728. sw_intr_mode: 1,
  4729. intr_timer_th: 16;
  4730. A_UINT32 intr_low_threshold: 16,
  4731. prefetch_timer_cfg: 3,
  4732. response_required: 1,
  4733. ipa_drop_flag: 1,
  4734. reserved1: 11;
  4735. A_UINT32 ipa_drop_low_threshold: 8,
  4736. ipa_drop_high_threshold: 8,
  4737. reserved: 16;
  4738. } POSTPACK;
  4739. enum htt_srng_ring_type {
  4740. HTT_HW_TO_SW_RING = 0,
  4741. HTT_SW_TO_HW_RING,
  4742. HTT_SW_TO_SW_RING,
  4743. /* Insert new ring types above this line */
  4744. };
  4745. enum htt_srng_ring_id {
  4746. HTT_RXDMA_HOST_BUF_RING = 0, /* Used by FW to feed remote buffers and update remote packets */
  4747. HTT_RXDMA_MONITOR_STATUS_RING, /* For getting all PPDU/MPDU/MSDU status deescriptors on host for monitor VAP or packet log purposes */
  4748. HTT_RXDMA_MONITOR_BUF_RING, /* For feeding free host buffers to RxDMA for monitor traffic upload */
  4749. HTT_RXDMA_MONITOR_DESC_RING, /* For providing free LINK_DESC to RXDMA for monitor traffic upload */
  4750. HTT_RXDMA_MONITOR_DEST_RING, /* Per MPDU indication to host for monitor traffic upload */
  4751. HTT_HOST1_TO_FW_RXBUF_RING, /* (mobile only) used by host to provide remote RX buffers */
  4752. HTT_HOST2_TO_FW_RXBUF_RING, /* (mobile only) second ring used by host to provide remote RX buffers */
  4753. HTT_RXDMA_NON_MONITOR_DEST_RING, /* Per MDPU indication to host for non-monitor RxDMA traffic upload */
  4754. HTT_RXDMA_HOST_BUF_RING2, /* Second ring used by FW to feed removed buffers and update removed packets */
  4755. HTT_TX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4756. HTT_TX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4757. HTT_RX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4758. HTT_RX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4759. HTT_LPASS_TO_FW_RXBUF_RING, /* new LPASS to FW refill ring to recycle rx buffers */
  4760. HTT_HOST3_TO_FW_RXBUF_RING, /* used by host for EasyMesh feature */
  4761. /* Add Other SRING which can't be directly configured by host software above this line */
  4762. };
  4763. #define HTT_SRING_SETUP_SZ (sizeof(struct htt_sring_setup_t))
  4764. #define HTT_SRING_SETUP_PDEV_ID_M 0x0000ff00
  4765. #define HTT_SRING_SETUP_PDEV_ID_S 8
  4766. #define HTT_SRING_SETUP_PDEV_ID_GET(_var) \
  4767. (((_var) & HTT_SRING_SETUP_PDEV_ID_M) >> \
  4768. HTT_SRING_SETUP_PDEV_ID_S)
  4769. #define HTT_SRING_SETUP_PDEV_ID_SET(_var, _val) \
  4770. do { \
  4771. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PDEV_ID, _val); \
  4772. ((_var) |= ((_val) << HTT_SRING_SETUP_PDEV_ID_S)); \
  4773. } while (0)
  4774. #define HTT_SRING_SETUP_RING_ID_M 0x00ff0000
  4775. #define HTT_SRING_SETUP_RING_ID_S 16
  4776. #define HTT_SRING_SETUP_RING_ID_GET(_var) \
  4777. (((_var) & HTT_SRING_SETUP_RING_ID_M) >> \
  4778. HTT_SRING_SETUP_RING_ID_S)
  4779. #define HTT_SRING_SETUP_RING_ID_SET(_var, _val) \
  4780. do { \
  4781. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_ID, _val); \
  4782. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_ID_S)); \
  4783. } while (0)
  4784. #define HTT_SRING_SETUP_RING_TYPE_M 0xff000000
  4785. #define HTT_SRING_SETUP_RING_TYPE_S 24
  4786. #define HTT_SRING_SETUP_RING_TYPE_GET(_var) \
  4787. (((_var) & HTT_SRING_SETUP_RING_TYPE_M) >> \
  4788. HTT_SRING_SETUP_RING_TYPE_S)
  4789. #define HTT_SRING_SETUP_RING_TYPE_SET(_var, _val) \
  4790. do { \
  4791. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_TYPE, _val); \
  4792. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_TYPE_S)); \
  4793. } while (0)
  4794. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_M 0xffffffff
  4795. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_S 0
  4796. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_GET(_var) \
  4797. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_LO_M) >> \
  4798. HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)
  4799. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4800. do { \
  4801. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_LO, _val); \
  4802. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)); \
  4803. } while (0)
  4804. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_M 0xffffffff
  4805. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_S 0
  4806. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_GET(_var) \
  4807. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_HI_M) >> \
  4808. HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)
  4809. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4810. do { \
  4811. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_HI, _val); \
  4812. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)); \
  4813. } while (0)
  4814. #define HTT_SRING_SETUP_RING_SIZE_M 0x0000ffff
  4815. #define HTT_SRING_SETUP_RING_SIZE_S 0
  4816. #define HTT_SRING_SETUP_RING_SIZE_GET(_var) \
  4817. (((_var) & HTT_SRING_SETUP_RING_SIZE_M) >> \
  4818. HTT_SRING_SETUP_RING_SIZE_S)
  4819. #define HTT_SRING_SETUP_RING_SIZE_SET(_var, _val) \
  4820. do { \
  4821. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_SIZE, _val); \
  4822. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_SIZE_S)); \
  4823. } while (0)
  4824. #define HTT_SRING_SETUP_ENTRY_SIZE_M 0x00ff0000
  4825. #define HTT_SRING_SETUP_ENTRY_SIZE_S 16
  4826. #define HTT_SRING_SETUP_ENTRY_SIZE_GET(_var) \
  4827. (((_var) & HTT_SRING_SETUP_ENTRY_SIZE_M) >> \
  4828. HTT_SRING_SETUP_ENTRY_SIZE_S)
  4829. #define HTT_SRING_SETUP_ENTRY_SIZE_SET(_var, _val) \
  4830. do { \
  4831. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_ENTRY_SIZE, _val); \
  4832. ((_var) |= ((_val) << HTT_SRING_SETUP_ENTRY_SIZE_S)); \
  4833. } while (0)
  4834. #define HTT_SRING_SETUP_MISC_CFG_FLAG_M 0xff000000
  4835. #define HTT_SRING_SETUP_MISC_CFG_FLAG_S 24
  4836. #define HTT_SRING_SETUP_MISC_CFG_FLAG_GET(_var) \
  4837. (((_var) & HTT_SRING_SETUP_MISC_CFG_FLAG_M) >> \
  4838. HTT_SRING_SETUP_MISC_CFG_FLAG_S)
  4839. #define HTT_SRING_SETUP_MISC_CFG_FLAG_SET(_var, _val) \
  4840. do { \
  4841. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_MISC_CFG_FLAG, _val); \
  4842. ((_var) |= ((_val) << HTT_SRING_SETUP_MISC_CFG_FLAG_S)); \
  4843. } while (0)
  4844. /* This control bit is applicable to only Producer, which updates Ring ID field
  4845. * of each descriptor before pushing into the ring.
  4846. * 0: updates ring_id(default)
  4847. * 1: ring_id updating disabled */
  4848. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M 0x01000000
  4849. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S 24
  4850. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_GET(_var) \
  4851. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M) >> \
  4852. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)
  4853. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_SET(_var, _val) \
  4854. do { \
  4855. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE, _val); \
  4856. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)); \
  4857. } while (0)
  4858. /* This control bit is applicable to only Producer, which updates Loopcnt field
  4859. * of each descriptor before pushing into the ring.
  4860. * 0: updates Loopcnt(default)
  4861. * 1: Loopcnt updating disabled */
  4862. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M 0x02000000
  4863. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S 25
  4864. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_GET(_var) \
  4865. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M) >> \
  4866. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)
  4867. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_SET(_var, _val) \
  4868. do { \
  4869. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE, _val); \
  4870. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)); \
  4871. } while (0)
  4872. /* Secured access enable/disable bit. SRNG drives value of this register bit
  4873. * into security_id port of GXI/AXI. */
  4874. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M 0x04000000
  4875. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S 26
  4876. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_GET(_var) \
  4877. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M) >> \
  4878. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)
  4879. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_SET(_var, _val) \
  4880. do { \
  4881. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY, _val); \
  4882. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)); \
  4883. } while (0)
  4884. /* During MSI write operation, SRNG drives value of this register bit into
  4885. * swap bit of GXI/AXI. */
  4886. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M 0x08000000
  4887. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S 27
  4888. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_GET(_var) \
  4889. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M) >> \
  4890. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)
  4891. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_SET(_var, _val) \
  4892. do { \
  4893. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP, _val); \
  4894. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)); \
  4895. } while (0)
  4896. /* During Pointer write operation, SRNG drives value of this register bit into
  4897. * swap bit of GXI/AXI. */
  4898. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M 0x10000000
  4899. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S 28
  4900. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_GET(_var) \
  4901. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M) >> \
  4902. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)
  4903. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_SET(_var, _val) \
  4904. do { \
  4905. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP, _val); \
  4906. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)); \
  4907. } while (0)
  4908. /* During any data or TLV write operation, SRNG drives value of this register
  4909. * bit into swap bit of GXI/AXI. */
  4910. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M 0x20000000
  4911. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S 29
  4912. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_GET(_var) \
  4913. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M) >> \
  4914. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)
  4915. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_SET(_var, _val) \
  4916. do { \
  4917. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP, _val); \
  4918. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)); \
  4919. } while (0)
  4920. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED1 0x40000000
  4921. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED2 0x80000000
  4922. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4923. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4924. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4925. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4926. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4927. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4928. do { \
  4929. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4930. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4931. } while (0)
  4932. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4933. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4934. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4935. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4936. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4937. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4938. do { \
  4939. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4940. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4941. } while (0)
  4942. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4943. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4944. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4945. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4946. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4947. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4948. do { \
  4949. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4950. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4951. } while (0)
  4952. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4953. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4954. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4955. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4956. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4957. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4958. do { \
  4959. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4960. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4961. } while (0)
  4962. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_M 0xffffffff
  4963. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_S 0
  4964. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_GET(_var) \
  4965. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_LO_M) >> \
  4966. HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)
  4967. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_SET(_var, _val) \
  4968. do { \
  4969. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_LO, _val); \
  4970. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)); \
  4971. } while (0)
  4972. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_M 0xffffffff
  4973. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_S 0
  4974. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_GET(_var) \
  4975. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_HI_M) >> \
  4976. HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)
  4977. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_SET(_var, _val) \
  4978. do { \
  4979. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_HI, _val); \
  4980. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)); \
  4981. } while (0)
  4982. #define HTT_SRING_SETUP_RING_MSI_DATA_M 0xffffffff
  4983. #define HTT_SRING_SETUP_RING_MSI_DATA_S 0
  4984. #define HTT_SRING_SETUP_RING_MSI_DATA_GET(_var) \
  4985. (((_var) & HTT_SRING_SETUP_RING_MSI_DATA_M) >> \
  4986. HTT_SRING_SETUP_RING_MSI_DATA_S)
  4987. #define HTT_SRING_SETUP_RING_MSI_DATA_SET(_var, _val) \
  4988. do { \
  4989. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_DATA, _val); \
  4990. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_DATA_S)); \
  4991. } while (0)
  4992. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M 0x00007fff
  4993. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S 0
  4994. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_GET(_var) \
  4995. (((_var) & HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M) >> \
  4996. HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)
  4997. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_SET(_var, _val) \
  4998. do { \
  4999. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH, _val); \
  5000. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)); \
  5001. } while (0)
  5002. #define HTT_SRING_SETUP_SW_INTR_MODE_M 0x00008000
  5003. #define HTT_SRING_SETUP_SW_INTR_MODE_S 15
  5004. #define HTT_SRING_SETUP_SW_INTR_MODE_GET(_var) \
  5005. (((_var) & HTT_SRING_SETUP_SW_INTR_MODE_M) >> \
  5006. HTT_SRING_SETUP_SW_INTR_MODE_S)
  5007. #define HTT_SRING_SETUP_SW_INTR_MODE_SET(_var, _val) \
  5008. do { \
  5009. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_SW_INTR_MODE, _val); \
  5010. ((_var) |= ((_val) << HTT_SRING_SETUP_SW_INTR_MODE_S)); \
  5011. } while (0)
  5012. #define HTT_SRING_SETUP_INTR_TIMER_TH_M 0xffff0000
  5013. #define HTT_SRING_SETUP_INTR_TIMER_TH_S 16
  5014. #define HTT_SRING_SETUP_INTR_TIMER_TH_GET(_var) \
  5015. (((_var) & HTT_SRING_SETUP_INTR_TIMER_TH_M) >> \
  5016. HTT_SRING_SETUP_INTR_TIMER_TH_S)
  5017. #define HTT_SRING_SETUP_INTR_TIMER_TH_SET(_var, _val) \
  5018. do { \
  5019. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_TIMER_TH, _val); \
  5020. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_TIMER_TH_S)); \
  5021. } while (0)
  5022. #define HTT_SRING_SETUP_INTR_LOW_TH_M 0x0000ffff
  5023. #define HTT_SRING_SETUP_INTR_LOW_TH_S 0
  5024. #define HTT_SRING_SETUP_INTR_LOW_TH_GET(_var) \
  5025. (((_var) & HTT_SRING_SETUP_INTR_LOW_TH_M) >> \
  5026. HTT_SRING_SETUP_INTR_LOW_TH_S)
  5027. #define HTT_SRING_SETUP_INTR_LOW_TH_SET(_var, _val) \
  5028. do { \
  5029. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_LOW_TH, _val); \
  5030. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_LOW_TH_S)); \
  5031. } while (0)
  5032. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M 0x00070000
  5033. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S 16
  5034. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_GET(_var) \
  5035. (((_var) & HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M) >> \
  5036. HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)
  5037. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_SET(_var, _val) \
  5038. do { \
  5039. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PREFETCH_TIMER_CFG, _val); \
  5040. ((_var) |= ((_val) << HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)); \
  5041. } while (0)
  5042. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_M 0x00080000
  5043. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_S 19
  5044. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_GET(_var) \
  5045. (((_var) & HTT_SRING_SETUP_RESPONSE_REQUIRED_M) >> \
  5046. HTT_SRING_SETUP_RESPONSE_REQUIRED_S)
  5047. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_SET(_var, _val) \
  5048. do { \
  5049. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RESPONSE_REQUIRED, _val); \
  5050. ((_var) |= ((_val) << HTT_SRING_SETUP_RESPONSE_REQUIRED_S)); \
  5051. } while (0)
  5052. /**
  5053. * @brief host -> target RX ring selection config message
  5054. *
  5055. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
  5056. *
  5057. * @details
  5058. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
  5059. * configure RXDMA rings.
  5060. * The configuration is per ring based and includes both packet subtypes
  5061. * and PPDU/MPDU TLVs.
  5062. *
  5063. * The message would appear as follows:
  5064. *
  5065. * |31 28|27|26|25|24|23|22|21 19|18 16|15 | 11| 10|9 8|7 0|
  5066. * |-----+--+--+--+--+-----------------+----+---+---+---+---------------|
  5067. * |rsvd1|DT|OV|PS|SS| ring_id | pdev_id | msg_type |
  5068. * |-----------------------+-----+-----+--------------------------------|
  5069. * |rsvd2|RX|RXHDL| CLD | CLC | CLM | ring_buffer_size |
  5070. * |--------------------------------------------------------------------|
  5071. * | packet_type_enable_flags_0 |
  5072. * |--------------------------------------------------------------------|
  5073. * | packet_type_enable_flags_1 |
  5074. * |--------------------------------------------------------------------|
  5075. * | packet_type_enable_flags_2 |
  5076. * |--------------------------------------------------------------------|
  5077. * | packet_type_enable_flags_3 |
  5078. * |--------------------------------------------------------------------|
  5079. * | tlv_filter_in_flags |
  5080. * |-----------------------------------+--------------------------------|
  5081. * | rx_header_offset | rx_packet_offset |
  5082. * |-----------------------------------+--------------------------------|
  5083. * | rx_mpdu_start_offset | rx_mpdu_end_offset |
  5084. * |-----------------------------------+--------------------------------|
  5085. * | rx_msdu_start_offset | rx_msdu_end_offset |
  5086. * |-----------------------------------+--------------------------------|
  5087. * | rsvd3 | rx_attention_offset |
  5088. * |--------------------------------------------------------------------|
  5089. * | rsvd4 | mo| fp| rx_drop_threshold |
  5090. * | |ndp|ndp| |
  5091. * |--------------------------------------------------------------------|
  5092. * Where:
  5093. * PS = pkt_swap
  5094. * SS = status_swap
  5095. * OV = rx_offsets_valid
  5096. * DT = drop_thresh_valid
  5097. * CLM = config_length_mgmt
  5098. * CLC = config_length_ctrl
  5099. * CLD = config_length_data
  5100. * RXHDL = rx_hdr_len
  5101. * RX = rxpcu_filter_enable_flag
  5102. * The message is interpreted as follows:
  5103. * dword0 - b'0:7 - msg_type: This will be set to
  5104. * 0xc (HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG)
  5105. * b'8:15 - pdev_id:
  5106. * 0 (for rings at SOC/UMAC level),
  5107. * 1/2/3 mac id (for rings at LMAC level)
  5108. * b'16:23 - ring_id : Identify the ring to configure.
  5109. * More details can be got from enum htt_srng_ring_id
  5110. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  5111. * BUF_RING_CFG_0 defs within HW .h files,
  5112. * e.g. wmac_top_reg_seq_hwioreg.h
  5113. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  5114. * BUF_RING_CFG_0 defs within HW .h files,
  5115. * e.g. wmac_top_reg_seq_hwioreg.h
  5116. * b'26 - rx_offset_valid (OV): flag to indicate rx offsets
  5117. * configuration fields are valid
  5118. * b'27 - drop_thresh_valid (DT): flag to indicate if the
  5119. * rx_drop_threshold field is valid
  5120. * b'28 - rx_mon_global_en: Enable/Disable global register
  5121. 8 configuration in Rx monitor module.
  5122. * b'29:31 - rsvd1: reserved for future use
  5123. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  5124. * in byte units.
  5125. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5126. * b'16:18 - config_length_mgmt (MGMT):
  5127. * Represents the length of mpdu bytes for mgmt pkt.
  5128. * valid values:
  5129. * 001 - 64bytes
  5130. * 010 - 128bytes
  5131. * 100 - 256bytes
  5132. * 111 - Full mpdu bytes
  5133. * b'19:21 - config_length_ctrl (CTRL):
  5134. * Represents the length of mpdu bytes for ctrl pkt.
  5135. * valid values:
  5136. * 001 - 64bytes
  5137. * 010 - 128bytes
  5138. * 100 - 256bytes
  5139. * 111 - Full mpdu bytes
  5140. * b'22:24 - config_length_data (DATA):
  5141. * Represents the length of mpdu bytes for data pkt.
  5142. * valid values:
  5143. * 001 - 64bytes
  5144. * 010 - 128bytes
  5145. * 100 - 256bytes
  5146. * 111 - Full mpdu bytes
  5147. * b'25:26 - rx_hdr_len:
  5148. * Specifies the number of bytes of recvd packet to copy
  5149. * into the rx_hdr tlv.
  5150. * supported values for now by host:
  5151. * 01 - 64bytes
  5152. * 10 - 128bytes
  5153. * 11 - 256bytes
  5154. * default - 128 bytes
  5155. * b'27 - rxpcu_filter_enable_flag
  5156. * For Scan Radio Host CPU utilization is very high.
  5157. * In order to reduce CPU utilization we need to filter out
  5158. * certain configured MAC frames.
  5159. * To filter out configured MAC address frames, RxPCU should
  5160. * be zero which means allow all frames for MD at RxOLE
  5161. * host wil fiter out frames.
  5162. * RxPCU (Filter IN) -> RxOLE (Filter In/Filter Out)
  5163. * b'28:31 - rsvd2: Reserved for future use
  5164. * dword2 - b'0:31 - packet_type_enable_flags_0:
  5165. * Enable MGMT packet from 0b0000 to 0b1001
  5166. * bits from low to high: FP, MD, MO - 3 bits
  5167. * FP: Filter_Pass
  5168. * MD: Monitor_Direct
  5169. * MO: Monitor_Other
  5170. * 10 mgmt subtypes * 3 bits -> 30 bits
  5171. * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
  5172. * dword3 - b'0:31 - packet_type_enable_flags_1:
  5173. * Enable MGMT packet from 0b1010 to 0b1111
  5174. * bits from low to high: FP, MD, MO - 3 bits
  5175. * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
  5176. * dword4 - b'0:31 - packet_type_enable_flags_2:
  5177. * Enable CTRL packet from 0b0000 to 0b1001
  5178. * bits from low to high: FP, MD, MO - 3 bits
  5179. * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
  5180. * dword5 - b'0:31 - packet_type_enable_flags_3:
  5181. * Enable CTRL packet from 0b1010 to 0b1111,
  5182. * MCAST_DATA, UCAST_DATA, NULL_DATA
  5183. * bits from low to high: FP, MD, MO - 3 bits
  5184. * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
  5185. * dword6 - b'0:31 - tlv_filter_in_flags:
  5186. * Filter in Attention/MPDU/PPDU/Header/User tlvs
  5187. * Refer to CFG_TLV_FILTER_IN_FLAG defs
  5188. * dword7 - b'0:15 - rx_packet_offset: rx_packet_offset in byte units
  5189. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5190. * A value of 0 will be considered as ignore this config.
  5191. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5192. * e.g. wmac_top_reg_seq_hwioreg.h
  5193. * - b'16:31 - rx_header_offset: rx_header_offset in byte units
  5194. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5195. * A value of 0 will be considered as ignore this config.
  5196. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5197. * e.g. wmac_top_reg_seq_hwioreg.h
  5198. * dword8 - b'0:15 - rx_mpdu_end_offset: rx_mpdu_end_offset in byte units
  5199. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5200. * A value of 0 will be considered as ignore this config.
  5201. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5202. * e.g. wmac_top_reg_seq_hwioreg.h
  5203. * - b'16:31 - rx_mpdu_start_offset: rx_mpdu_start_offset in byte units
  5204. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5205. * A value of 0 will be considered as ignore this config.
  5206. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5207. * e.g. wmac_top_reg_seq_hwioreg.h
  5208. * dword9 - b'0:15 - rx_msdu_end_offset: rx_msdu_end_offset in byte units
  5209. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5210. * A value of 0 will be considered as ignore this config.
  5211. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5212. * e.g. wmac_top_reg_seq_hwioreg.h
  5213. * - b'16:31 - rx_msdu_start_offset: rx_msdu_start_offset in byte units
  5214. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5215. * A value of 0 will be considered as ignore this config.
  5216. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5217. * e.g. wmac_top_reg_seq_hwioreg.h
  5218. * dword10- b'0:15 - rx_attention_offset: rx_attention_offset in byte units
  5219. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5220. * A value of 0 will be considered as ignore this config.
  5221. * Refer to BUF_RING_CFG_4 defs within HW .h files,
  5222. * e.g. wmac_top_reg_seq_hwioreg.h
  5223. * - b'16:31 - rsvd3 for future use
  5224. * dword11- b'9:0 - rx_drop_threshold: Threshold configured in monitor mode
  5225. * to source rings. Consumer drops packets if the available
  5226. * words in the ring falls below the configured threshold
  5227. * value.
  5228. * - b'10 - fp_ndp: Flag to indicate FP NDP status tlv is subscribed
  5229. * by host. 1 -> subscribed
  5230. * - b'11 - mo_ndp: Flag to indicate MO NDP status tlv is subscribed
  5231. * by host. 1 -> subscribed
  5232. * - b'12 - fp_phy_err: Flag to indicate FP PHY status tlv is
  5233. * subscribed by host. 1 -> subscribed
  5234. * - b'13:14 - fp_phy_err_buf_src: This indicates the source ring
  5235. * selection for the FP PHY ERR status tlv.
  5236. * 0 - wbm2rxdma_buf_source_ring
  5237. * 1 - fw2rxdma_buf_source_ring
  5238. * 2 - sw2rxdma_buf_source_ring
  5239. * 3 - no_buffer_ring
  5240. * - b'15:16 - fp_phy_err_buf_dest: This indicates the destination ring
  5241. * selection for the FP PHY ERR status tlv.
  5242. * 0 - rxdma_release_ring
  5243. * 1 - rxdma2fw_ring
  5244. * 2 - rxdma2sw_ring
  5245. * 3 - rxdma2reo_ring
  5246. * - b'17:19 - pkt_type_en_msdu_or_mpdu_logging
  5247. * b'17 - Enables MSDU/MPDU logging for frames of MGMT type
  5248. * b'18 - Enables MSDU/MPDU logging for frames of CTRL type
  5249. * b'19 - Enables MSDU/MPDU logging for frames of DATA type
  5250. * - b'20 - dma_mpdu_mgmt: 1: MPDU level logging
  5251. * 0: MSDU level logging
  5252. * - b'21 - dma_mpdu_ctrl: 1: MPDU level logging
  5253. * 0: MSDU level logging
  5254. * - b'22 - dma_mpdu_data: 1: MPDU level logging
  5255. * 0: MSDU level logging
  5256. * - b'23 - word_mask_compaction: enable/disable word mask for
  5257. * mpdu/msdu start/end tlvs
  5258. * - b'24 - rbm_override_enable: enabling/disabling return buffer
  5259. * manager override
  5260. * - b'25:28 - rbm_override_val: return buffer manager override value
  5261. * dword12- b'0:31 - phy_err_mask: This field is to select the fp phy errors
  5262. * which have to be posted to host from phy.
  5263. * Corresponding to errors defined in
  5264. * phyrx_abort_request_reason enums 0 to 31.
  5265. * Refer to RXPCU register definition header files for the
  5266. * phyrx_abort_request_reason enum definition.
  5267. * dword13- b'0:31 - phy_err_mask_cont: This field is to select the fp phy
  5268. * errors which have to be posted to host from phy.
  5269. * Corresponding to errors defined in
  5270. * phyrx_abort_request_reason enums 32 to 63.
  5271. * Refer to RXPCU register definition header files for the
  5272. * phyrx_abort_request_reason enum definition.
  5273. * dword14- b'0:15 - rx_mpdu_start_word_mask: word mask for rx mpdu start,
  5274. * applicable if word mask enabled
  5275. * - b'16:18 - rx_mpdu_end_word_mask: word mask value for rx mpdu end,
  5276. * applicable if word mask enabled
  5277. * - b'19:31 - rsvd7
  5278. * dword15- b'0:16 - rx_msdu_end_word_mask
  5279. * - b'17:31 - rsvd5
  5280. * dword17- b'0 - en_rx_tlv_pkt_offset:
  5281. * 0: RX_PKT TLV logging at offset 0 for the subsequent
  5282. * buffer
  5283. * 1: RX_PKT TLV logging at specified offset for the
  5284. * subsequent buffer
  5285. * b`15:1 - rx_pkt_tlv_offset: Qword offset for rx_packet TLVs.
  5286. */
  5287. PREPACK struct htt_rx_ring_selection_cfg_t {
  5288. A_UINT32 msg_type: 8,
  5289. pdev_id: 8,
  5290. ring_id: 8,
  5291. status_swap: 1,
  5292. pkt_swap: 1,
  5293. rx_offsets_valid: 1,
  5294. drop_thresh_valid: 1,
  5295. rx_mon_global_en: 1,
  5296. rsvd1: 3;
  5297. A_UINT32 ring_buffer_size: 16,
  5298. config_length_mgmt:3,
  5299. config_length_ctrl:3,
  5300. config_length_data:3,
  5301. rx_hdr_len: 2,
  5302. rxpcu_filter_enable_flag:1,
  5303. rsvd2: 4;
  5304. A_UINT32 packet_type_enable_flags_0;
  5305. A_UINT32 packet_type_enable_flags_1;
  5306. A_UINT32 packet_type_enable_flags_2;
  5307. A_UINT32 packet_type_enable_flags_3;
  5308. A_UINT32 tlv_filter_in_flags;
  5309. A_UINT32 rx_packet_offset: 16,
  5310. rx_header_offset: 16;
  5311. A_UINT32 rx_mpdu_end_offset: 16,
  5312. rx_mpdu_start_offset: 16;
  5313. A_UINT32 rx_msdu_end_offset: 16,
  5314. rx_msdu_start_offset: 16;
  5315. A_UINT32 rx_attn_offset: 16,
  5316. rsvd3: 16;
  5317. A_UINT32 rx_drop_threshold: 10,
  5318. fp_ndp: 1,
  5319. mo_ndp: 1,
  5320. fp_phy_err: 1,
  5321. fp_phy_err_buf_src: 2,
  5322. fp_phy_err_buf_dest: 2,
  5323. pkt_type_enable_msdu_or_mpdu_logging:3,
  5324. dma_mpdu_mgmt: 1,
  5325. dma_mpdu_ctrl: 1,
  5326. dma_mpdu_data: 1,
  5327. word_mask_compaction_enable:1,
  5328. rbm_override_enable: 1,
  5329. rbm_override_val: 4,
  5330. rsvd4: 3;
  5331. A_UINT32 phy_err_mask;
  5332. A_UINT32 phy_err_mask_cont;
  5333. A_UINT32 rx_mpdu_start_word_mask:16,
  5334. rx_mpdu_end_word_mask: 3,
  5335. rsvd7: 13;
  5336. A_UINT32 rx_msdu_end_word_mask: 17,
  5337. rsvd5: 15;
  5338. A_UINT32 en_rx_tlv_pkt_offset: 1,
  5339. rx_pkt_tlv_offset: 15,
  5340. rsvd6: 16;
  5341. A_UINT32 rx_mpdu_start_word_mask_v2: 20,
  5342. rx_mpdu_end_word_mask_v2: 8,
  5343. rsvd8: 4;
  5344. A_UINT32 rx_msdu_end_word_mask_v2: 20,
  5345. rsvd9: 12;
  5346. A_UINT32 rx_ppdu_end_usr_stats_word_mask_v2: 20,
  5347. rsvd10: 12;
  5348. A_UINT32 packet_type_enable_fpmo_flags0;
  5349. A_UINT32 packet_type_enable_fpmo_flags1;
  5350. } POSTPACK;
  5351. #define HTT_RX_RING_SELECTION_CFG_SZ (sizeof(struct htt_rx_ring_selection_cfg_t))
  5352. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_M 0x0000ff00
  5353. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_S 8
  5354. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_GET(_var) \
  5355. (((_var) & HTT_RX_RING_SELECTION_CFG_PDEV_ID_M) >> \
  5356. HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)
  5357. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_SET(_var, _val) \
  5358. do { \
  5359. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PDEV_ID, _val); \
  5360. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)); \
  5361. } while (0)
  5362. #define HTT_RX_RING_SELECTION_CFG_RING_ID_M 0x00ff0000
  5363. #define HTT_RX_RING_SELECTION_CFG_RING_ID_S 16
  5364. #define HTT_RX_RING_SELECTION_CFG_RING_ID_GET(_var) \
  5365. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_ID_M) >> \
  5366. HTT_RX_RING_SELECTION_CFG_RING_ID_S)
  5367. #define HTT_RX_RING_SELECTION_CFG_RING_ID_SET(_var, _val) \
  5368. do { \
  5369. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_ID, _val); \
  5370. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_ID_S)); \
  5371. } while (0)
  5372. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M 0x01000000
  5373. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S 24
  5374. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_GET(_var) \
  5375. (((_var) & HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M) >> \
  5376. HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)
  5377. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SET(_var, _val) \
  5378. do { \
  5379. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP, _val); \
  5380. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)); \
  5381. } while (0)
  5382. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M 0x02000000
  5383. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S 25
  5384. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_GET(_var) \
  5385. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M) >> \
  5386. HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)
  5387. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SET(_var, _val) \
  5388. do { \
  5389. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP, _val); \
  5390. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)); \
  5391. } while (0)
  5392. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M 0x04000000
  5393. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S 26
  5394. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_GET(_var) \
  5395. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M) >> \
  5396. HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)
  5397. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_SET(_var, _val) \
  5398. do { \
  5399. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID, _val); \
  5400. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)); \
  5401. } while (0)
  5402. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M 0x08000000
  5403. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S 27
  5404. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_GET(_var) \
  5405. (((_var) & HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M) >> \
  5406. HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)
  5407. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_SET(_var, _val) \
  5408. do { \
  5409. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID, _val); \
  5410. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)); \
  5411. } while (0)
  5412. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M 0x10000000
  5413. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S 28
  5414. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_GET(_var) \
  5415. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M) >> \
  5416. HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)
  5417. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_SET(_var, _val) \
  5418. do { \
  5419. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN, _val); \
  5420. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)); \
  5421. } while (0)
  5422. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  5423. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S 0
  5424. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_GET(_var) \
  5425. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M) >> \
  5426. HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)
  5427. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  5428. do { \
  5429. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE, _val); \
  5430. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)); \
  5431. } while (0)
  5432. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  5433. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S 16
  5434. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  5435. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M) >> \
  5436. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)
  5437. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  5438. do { \
  5439. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT, _val); \
  5440. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)); \
  5441. } while (0)
  5442. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  5443. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S 19
  5444. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  5445. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M) >> \
  5446. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)
  5447. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  5448. do { \
  5449. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL, _val); \
  5450. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)); \
  5451. } while (0)
  5452. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  5453. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S 22
  5454. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  5455. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M) >> \
  5456. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)
  5457. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  5458. do { \
  5459. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA, _val); \
  5460. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)); \
  5461. } while (0)
  5462. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M 0x06000000
  5463. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S 25
  5464. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_GET(_var) \
  5465. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M) >> \
  5466. HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S)
  5467. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_SET(_var, _val) \
  5468. do { \
  5469. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN, _val); \
  5470. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S));\
  5471. } while(0)
  5472. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M 0x08000000
  5473. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S 27
  5474. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_GET(_var) \
  5475. (((_var) & HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M) >> \
  5476. HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S)
  5477. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_SET(_var, _val) \
  5478. do { \
  5479. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER, _val); \
  5480. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S));\
  5481. } while(0)
  5482. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M 0xffffffff
  5483. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S 0
  5484. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_GET(_var) \
  5485. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M) >> \
  5486. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)
  5487. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_SET(_var, _val) \
  5488. do { \
  5489. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0, _val); \
  5490. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)); \
  5491. } while (0)
  5492. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M 0xffffffff
  5493. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S 0
  5494. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_GET(_var) \
  5495. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M) >> \
  5496. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)
  5497. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_SET(_var, _val) \
  5498. do { \
  5499. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1, _val); \
  5500. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)); \
  5501. } while (0)
  5502. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M 0xffffffff
  5503. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S 0
  5504. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_GET(_var) \
  5505. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M) >> \
  5506. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)
  5507. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_SET(_var, _val) \
  5508. do { \
  5509. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2, _val); \
  5510. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)); \
  5511. } while (0)
  5512. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M 0xffffffff
  5513. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S 0
  5514. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_GET(_var) \
  5515. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M) >> \
  5516. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)
  5517. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_SET(_var, _val) \
  5518. do { \
  5519. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3, _val); \
  5520. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)); \
  5521. } while (0)
  5522. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M 0xffffffff
  5523. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S 0
  5524. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_GET(_var) \
  5525. (((_var) & HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M) >> \
  5526. HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)
  5527. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_SET(_var, _val) \
  5528. do { \
  5529. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG, _val); \
  5530. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)); \
  5531. } while (0)
  5532. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M 0x0000ffff
  5533. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S 0
  5534. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_GET(_var) \
  5535. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M) >> \
  5536. HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)
  5537. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_SET(_var, _val) \
  5538. do { \
  5539. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET, _val); \
  5540. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)); \
  5541. } while (0)
  5542. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M 0xffff0000
  5543. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S 16
  5544. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_GET(_var) \
  5545. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M) >> \
  5546. HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)
  5547. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_SET(_var, _val) \
  5548. do { \
  5549. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET, _val); \
  5550. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)); \
  5551. } while (0)
  5552. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M 0x0000ffff
  5553. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S 0
  5554. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_GET(_var) \
  5555. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M) >> \
  5556. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)
  5557. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_SET(_var, _val) \
  5558. do { \
  5559. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET, _val); \
  5560. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)); \
  5561. } while (0)
  5562. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M 0xffff0000
  5563. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S 16
  5564. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_GET(_var) \
  5565. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M) >> \
  5566. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)
  5567. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_SET(_var, _val) \
  5568. do { \
  5569. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET, _val); \
  5570. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)); \
  5571. } while (0)
  5572. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M 0x0000ffff
  5573. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S 0
  5574. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_GET(_var) \
  5575. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M) >> \
  5576. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)
  5577. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_SET(_var, _val) \
  5578. do { \
  5579. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET, _val); \
  5580. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)); \
  5581. } while (0)
  5582. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M 0xffff0000
  5583. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S 16
  5584. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_GET(_var) \
  5585. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M) >> \
  5586. HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)
  5587. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_SET(_var, _val) \
  5588. do { \
  5589. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET, _val); \
  5590. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)); \
  5591. } while (0)
  5592. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M 0x0000ffff
  5593. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S 0
  5594. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_GET(_var) \
  5595. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M) >> \
  5596. HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)
  5597. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_SET(_var, _val) \
  5598. do { \
  5599. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET, _val); \
  5600. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)); \
  5601. } while (0)
  5602. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M 0x000003ff
  5603. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S 0
  5604. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_GET(_var) \
  5605. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M) >> \
  5606. HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)
  5607. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_SET(_var, _val) \
  5608. do { \
  5609. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD, _val); \
  5610. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)); \
  5611. } while (0)
  5612. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_M 0x00000400
  5613. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_S 10
  5614. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_GET(_var) \
  5615. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_NDP_M) >> \
  5616. HTT_RX_RING_SELECTION_CFG_FP_NDP_S)
  5617. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_SET(_var, _val) \
  5618. do { \
  5619. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_NDP, _val); \
  5620. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_NDP_S)); \
  5621. } while (0)
  5622. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_M 0x00000800
  5623. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_S 11
  5624. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_GET(_var) \
  5625. (((_var) & HTT_RX_RING_SELECTION_CFG_MO_NDP_M) >> \
  5626. HTT_RX_RING_SELECTION_CFG_MO_NDP_S)
  5627. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_SET(_var, _val) \
  5628. do { \
  5629. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_MO_NDP, _val); \
  5630. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_MO_NDP_S)); \
  5631. } while (0)
  5632. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M 0x00001000
  5633. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S 12
  5634. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_GET(_var) \
  5635. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M) >> \
  5636. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)
  5637. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_SET(_var, _val) \
  5638. do { \
  5639. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR, _val); \
  5640. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)); \
  5641. } while (0)
  5642. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M 0x00006000
  5643. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S 13
  5644. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_GET(_var) \
  5645. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M) >> \
  5646. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)
  5647. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_SET(_var, _val) \
  5648. do { \
  5649. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC, _val); \
  5650. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)); \
  5651. } while (0)
  5652. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M 0x00018000
  5653. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S 15
  5654. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_GET(_var) \
  5655. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M) >> \
  5656. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)
  5657. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_SET(_var, _val) \
  5658. do { \
  5659. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST, _val); \
  5660. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)); \
  5661. } while (0)
  5662. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M 0x000E0000
  5663. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S 17
  5664. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_GET(_var) \
  5665. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M) >> \
  5666. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)
  5667. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_SET(_var, _val) \
  5668. do { \
  5669. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING, _val); \
  5670. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)); \
  5671. } while (0)
  5672. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M 0x00100000
  5673. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S 20
  5674. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_GET(_var) \
  5675. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M) >> \
  5676. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)
  5677. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  5678. do { \
  5679. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT, _val); \
  5680. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)); \
  5681. } while (0)
  5682. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M 0x00200000
  5683. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S 21
  5684. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_GET(_var) \
  5685. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M) >> \
  5686. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)
  5687. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  5688. do { \
  5689. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL, _val); \
  5690. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)); \
  5691. } while (0)
  5692. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M 0x00400000
  5693. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S 22
  5694. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_GET(_var) \
  5695. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M) >> \
  5696. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)
  5697. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  5698. do { \
  5699. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA, _val); \
  5700. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)); \
  5701. } while (0)
  5702. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00800000
  5703. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S 23
  5704. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  5705. (((_var) & HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  5706. HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  5707. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  5708. do { \
  5709. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  5710. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  5711. } while (0)
  5712. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M 0x01000000
  5713. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S 24
  5714. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_GET(_var) \
  5715. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M) >> \
  5716. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)
  5717. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_SET(_var, _val) \
  5718. do { \
  5719. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE, _val);\
  5720. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)); \
  5721. } while (0)
  5722. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M 0x1E000000
  5723. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S 25
  5724. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_GET(_var) \
  5725. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M) >> \
  5726. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S)
  5727. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_SET(_var, _val) \
  5728. do { \
  5729. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE, _val);\
  5730. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S));\
  5731. } while (0)
  5732. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M 0xffffffff
  5733. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S 0
  5734. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_GET(_var) \
  5735. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M) >> \
  5736. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)
  5737. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_SET(_var, _val) \
  5738. do { \
  5739. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK, _val); \
  5740. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)); \
  5741. } while (0)
  5742. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M 0xffffffff
  5743. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S 0
  5744. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_GET(_var) \
  5745. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M) >> \
  5746. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)
  5747. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_SET(_var, _val) \
  5748. do { \
  5749. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT, _val); \
  5750. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)); \
  5751. } while (0)
  5752. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M 0x0000FFFF
  5753. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S 0
  5754. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_GET(_var) \
  5755. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M)>> \
  5756. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)
  5757. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_SET(_var, _val) \
  5758. do { \
  5759. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK, _val);\
  5760. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)); \
  5761. } while (0)
  5762. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M 0x00070000
  5763. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S 16
  5764. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_GET(_var) \
  5765. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M)>> \
  5766. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)
  5767. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_SET(_var, _val) \
  5768. do { \
  5769. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK, _val);\
  5770. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)); \
  5771. } while (0)
  5772. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M 0x0001FFFF
  5773. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S 0
  5774. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_GET(_var) \
  5775. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M)>> \
  5776. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)
  5777. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_SET(_var, _val) \
  5778. do { \
  5779. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK, _val);\
  5780. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)); \
  5781. } while (0)
  5782. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M 0x00000001
  5783. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S 0
  5784. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_GET(_var) \
  5785. (((_var) & HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M)>> \
  5786. HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)
  5787. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5788. do { \
  5789. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET, _val); \
  5790. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)); \
  5791. } while (0)
  5792. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M 0x0000FFFE
  5793. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S 1
  5794. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_GET(_var) \
  5795. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M)>> \
  5796. HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)
  5797. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5798. do { \
  5799. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET, _val); \
  5800. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)); \
  5801. } while (0)
  5802. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M 0x000FFFFF
  5803. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S 0
  5804. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_GET(_var) \
  5805. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M)>> \
  5806. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)
  5807. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_SET(_var, _val) \
  5808. do { \
  5809. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2, _val);\
  5810. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)); \
  5811. } while (0)
  5812. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M 0x0FF00000
  5813. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S 20
  5814. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_GET(_var) \
  5815. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M)>> \
  5816. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)
  5817. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_SET(_var, _val) \
  5818. do { \
  5819. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2, _val);\
  5820. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)); \
  5821. } while (0)
  5822. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M 0x000FFFFF
  5823. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S 0
  5824. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_GET(_var) \
  5825. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M)>> \
  5826. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)
  5827. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_SET(_var, _val) \
  5828. do { \
  5829. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2, _val);\
  5830. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)); \
  5831. } while (0)
  5832. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M 0x000FFFFF
  5833. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S 0
  5834. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_GET(_var) \
  5835. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M)>> \
  5836. HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)
  5837. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_SET(_var, _val) \
  5838. do { \
  5839. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2, _val);\
  5840. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)); \
  5841. } while (0)
  5842. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M 0xFFFFFFFF
  5843. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S 0
  5844. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_GET(_var) \
  5845. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M)>> \
  5846. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)
  5847. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_SET(_var, _val) \
  5848. do { \
  5849. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0, _val); \
  5850. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)); \
  5851. } while (0)
  5852. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M 0xFFFFFFFF
  5853. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S 0
  5854. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_GET(_var) \
  5855. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M)>> \
  5856. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)
  5857. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_SET(_var, _val) \
  5858. do { \
  5859. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1, _val); \
  5860. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)); \
  5861. } while (0)
  5862. /*
  5863. * Subtype based MGMT frames enable bits.
  5864. * FP: Filter_Pass, MD: Monitor_Direct MO: Monitor_Other
  5865. */
  5866. /* association request */
  5867. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_M 0x00000001
  5868. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_S 0
  5869. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_M 0x00000002
  5870. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_S 1
  5871. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_M 0x00000004
  5872. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_S 2
  5873. /* association response */
  5874. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_M 0x00000008
  5875. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_S 3
  5876. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_M 0x00000010
  5877. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_S 4
  5878. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_M 0x00000020
  5879. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_S 5
  5880. /* Reassociation request */
  5881. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_M 0x00000040
  5882. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_S 6
  5883. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_M 0x00000080
  5884. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_S 7
  5885. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_M 0x00000100
  5886. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_S 8
  5887. /* Reassociation response */
  5888. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_M 0x00000200
  5889. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_S 9
  5890. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_M 0x00000400
  5891. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_S 10
  5892. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_M 0x00000800
  5893. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_S 11
  5894. /* Probe request */
  5895. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_M 0x00001000
  5896. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_S 12
  5897. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_M 0x00002000
  5898. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_S 13
  5899. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_M 0x00004000
  5900. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_S 14
  5901. /* Probe response */
  5902. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_M 0x00008000
  5903. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_S 15
  5904. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_M 0x00010000
  5905. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_S 16
  5906. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_M 0x00020000
  5907. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_S 17
  5908. /* Timing Advertisement */
  5909. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_M 0x00040000
  5910. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_S 18
  5911. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_M 0x00080000
  5912. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_S 19
  5913. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_M 0x00100000
  5914. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_S 20
  5915. /* Reserved */
  5916. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_M 0x00200000
  5917. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_S 21
  5918. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_M 0x00400000
  5919. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_S 22
  5920. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_M 0x00800000
  5921. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_S 23
  5922. /* Beacon */
  5923. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_M 0x01000000
  5924. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_S 24
  5925. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_M 0x02000000
  5926. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_S 25
  5927. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_M 0x04000000
  5928. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_S 26
  5929. /* ATIM */
  5930. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_M 0x08000000
  5931. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_S 27
  5932. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_M 0x10000000
  5933. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_S 28
  5934. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_M 0x20000000
  5935. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_S 29
  5936. /* Disassociation */
  5937. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_M 0x00000001
  5938. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_S 0
  5939. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_M 0x00000002
  5940. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_S 1
  5941. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_M 0x00000004
  5942. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_S 2
  5943. /* Authentication */
  5944. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_M 0x00000008
  5945. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_S 3
  5946. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_M 0x00000010
  5947. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_S 4
  5948. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_M 0x00000020
  5949. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_S 5
  5950. /* Deauthentication */
  5951. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_M 0x00000040
  5952. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_S 6
  5953. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_M 0x00000080
  5954. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_S 7
  5955. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_M 0x00000100
  5956. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_S 8
  5957. /* Action */
  5958. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_M 0x00000200
  5959. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_S 9
  5960. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_M 0x00000400
  5961. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_S 10
  5962. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_M 0x00000800
  5963. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_S 11
  5964. /* Action No Ack */
  5965. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_M 0x00001000
  5966. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_S 12
  5967. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_M 0x00002000
  5968. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_S 13
  5969. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_M 0x00004000
  5970. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_S 14
  5971. /* Reserved */
  5972. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_M 0x00008000
  5973. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_S 15
  5974. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_M 0x00010000
  5975. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_S 16
  5976. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_M 0x00020000
  5977. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_S 17
  5978. /*
  5979. * Subtype based CTRL frames enable bits.
  5980. * FP: Filter_Pass, MD: Monitor_Direct, MO: Monitor_Other
  5981. */
  5982. /* Reserved */
  5983. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_M 0x00000001
  5984. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_S 0
  5985. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_M 0x00000002
  5986. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_S 1
  5987. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_M 0x00000004
  5988. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_S 2
  5989. /* Reserved */
  5990. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_M 0x00000008
  5991. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_S 3
  5992. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_M 0x00000010
  5993. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_S 4
  5994. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_M 0x00000020
  5995. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_S 5
  5996. /* Reserved */
  5997. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_M 0x00000040
  5998. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_S 6
  5999. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_M 0x00000080
  6000. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_S 7
  6001. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_M 0x00000100
  6002. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_S 8
  6003. /* Reserved */
  6004. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_M 0x00000200
  6005. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_S 9
  6006. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_M 0x00000400
  6007. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_S 10
  6008. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_M 0x00000800
  6009. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_S 11
  6010. /* Reserved */
  6011. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_M 0x00001000
  6012. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_S 12
  6013. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_M 0x00002000
  6014. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_S 13
  6015. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_M 0x00004000
  6016. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_S 14
  6017. /* Reserved */
  6018. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_M 0x00008000
  6019. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_S 15
  6020. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_M 0x00010000
  6021. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_S 16
  6022. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_M 0x00020000
  6023. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_S 17
  6024. /* Reserved */
  6025. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_M 0x00040000
  6026. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_S 18
  6027. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_M 0x00080000
  6028. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_S 19
  6029. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_M 0x00100000
  6030. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_S 20
  6031. /* Control Wrapper */
  6032. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_M 0x00200000
  6033. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_S 21
  6034. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_M 0x00400000
  6035. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_S 22
  6036. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_M 0x00800000
  6037. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_S 23
  6038. /* Block Ack Request */
  6039. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_M 0x01000000
  6040. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_S 24
  6041. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_M 0x02000000
  6042. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_S 25
  6043. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_M 0x04000000
  6044. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_S 26
  6045. /* Block Ack*/
  6046. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_M 0x08000000
  6047. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_S 27
  6048. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_M 0x10000000
  6049. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_S 28
  6050. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_M 0x20000000
  6051. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_S 29
  6052. /* PS-POLL */
  6053. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_M 0x00000001
  6054. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_S 0
  6055. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_M 0x00000002
  6056. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_S 1
  6057. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_M 0x00000004
  6058. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_S 2
  6059. /* RTS */
  6060. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_M 0x00000008
  6061. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_S 3
  6062. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_M 0x00000010
  6063. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_S 4
  6064. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_M 0x00000020
  6065. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_S 5
  6066. /* CTS */
  6067. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_M 0x00000040
  6068. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_S 6
  6069. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_M 0x00000080
  6070. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_S 7
  6071. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_M 0x00000100
  6072. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_S 8
  6073. /* ACK */
  6074. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_M 0x00000200
  6075. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_S 9
  6076. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_M 0x00000400
  6077. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_S 10
  6078. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_M 0x00000800
  6079. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_S 11
  6080. /* CF-END */
  6081. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_M 0x00001000
  6082. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_S 12
  6083. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_M 0x00002000
  6084. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_S 13
  6085. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_M 0x00004000
  6086. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_S 14
  6087. /* CF-END + CF-ACK */
  6088. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_M 0x00008000
  6089. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_S 15
  6090. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_M 0x00010000
  6091. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_S 16
  6092. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_M 0x00020000
  6093. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_S 17
  6094. /* Multicast data */
  6095. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_M 0x00040000
  6096. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_S 18
  6097. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_M 0x00080000
  6098. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_S 19
  6099. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_M 0x00100000
  6100. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_S 20
  6101. /* Unicast data */
  6102. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_M 0x00200000
  6103. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_S 21
  6104. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_M 0x00400000
  6105. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_S 22
  6106. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_M 0x00800000
  6107. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_S 23
  6108. /* NULL data */
  6109. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_M 0x01000000
  6110. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_S 24
  6111. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_M 0x02000000
  6112. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_S 25
  6113. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_M 0x04000000
  6114. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_S 26
  6115. /* FPMO mode flags */
  6116. /* MGMT */
  6117. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_M 0x00000001
  6118. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_S 0
  6119. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_M 0x00000002
  6120. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_S 1
  6121. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_M 0x00000004
  6122. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_S 2
  6123. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_M 0x00000008
  6124. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_S 3
  6125. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_M 0x00000010
  6126. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_S 4
  6127. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_M 0x00000020
  6128. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_S 5
  6129. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_M 0x00000040
  6130. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_S 6
  6131. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_M 0x00000080
  6132. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_S 7
  6133. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_M 0x00000100
  6134. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_S 8
  6135. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_M 0x00000200
  6136. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_S 9
  6137. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_M 0x00000400
  6138. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_S 10
  6139. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_M 0x00000800
  6140. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_S 11
  6141. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_M 0x00001000
  6142. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_S 12
  6143. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_M 0x00002000
  6144. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_S 13
  6145. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_M 0x00004000
  6146. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_S 14
  6147. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_M 0x00008000
  6148. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_S 15
  6149. /* CTRL */
  6150. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_M 0x00010000
  6151. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_S 16
  6152. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_M 0x00020000
  6153. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_S 17
  6154. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_M 0x00040000
  6155. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_S 18
  6156. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_M 0x00080000
  6157. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_S 19
  6158. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_M 0x00100000
  6159. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_S 20
  6160. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_M 0x00200000
  6161. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_S 21
  6162. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_M 0x00400000
  6163. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_S 22
  6164. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_M 0x00800000
  6165. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_S 23
  6166. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_M 0x01000000
  6167. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_S 24
  6168. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_M 0x02000000
  6169. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_S 25
  6170. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_M 0x04000000
  6171. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_S 26
  6172. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_M 0x08000000
  6173. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_S 27
  6174. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_M 0x10000000
  6175. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_S 28
  6176. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_M 0x20000000
  6177. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_S 29
  6178. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_M 0x40000000
  6179. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_S 30
  6180. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_M 0x80000000
  6181. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_S 31
  6182. /* DATA */
  6183. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_M 0x00000001
  6184. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_S 0
  6185. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_M 0x00000002
  6186. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_S 1
  6187. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_M 0x00000004
  6188. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_S 2
  6189. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_M 0x00000008
  6190. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_S 3
  6191. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_M 0x00000010
  6192. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_S 4
  6193. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET(word, httsym, value) \
  6194. do { \
  6195. HTT_CHECK_SET_VAL(httsym, value); \
  6196. (word) |= (value) << httsym##_S; \
  6197. } while (0)
  6198. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET(word, httsym) \
  6199. (((word) & httsym##_M) >> httsym##_S)
  6200. #define htt_rx_ring_pkt_enable_subtype_set( \
  6201. word, flag, mode, type, subtype, val) \
  6202. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET( \
  6203. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype, val)
  6204. #define htt_rx_ring_pkt_enable_subtype_get( \
  6205. word, flag, mode, type, subtype) \
  6206. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET( \
  6207. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype)
  6208. /* Definition to filter in TLVs */
  6209. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_M 0x00000001
  6210. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_S 0
  6211. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_M 0x00000002
  6212. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_S 1
  6213. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_M 0x00000004
  6214. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_S 2
  6215. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_M 0x00000008
  6216. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_S 3
  6217. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_M 0x00000010
  6218. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_S 4
  6219. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_M 0x00000020
  6220. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_S 5
  6221. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_M 0x00000040
  6222. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_S 6
  6223. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_M 0x00000080
  6224. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_S 7
  6225. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_M 0x00000100
  6226. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_S 8
  6227. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_M 0x00000200
  6228. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_S 9
  6229. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_M 0x00000400
  6230. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_S 10
  6231. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_M 0x00000800
  6232. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_S 11
  6233. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_M 0x00001000
  6234. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_S 12
  6235. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_M 0x00002000
  6236. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_S 13
  6237. #define HTT_RX_RING_TLV_ENABLE_SET(word, httsym, enable) \
  6238. do { \
  6239. HTT_CHECK_SET_VAL(httsym, enable); \
  6240. (word) |= (enable) << httsym##_S; \
  6241. } while (0)
  6242. #define HTT_RX_RING_TLV_ENABLE_GET(word, httsym) \
  6243. (((word) & httsym##_M) >> httsym##_S)
  6244. #define htt_rx_ring_tlv_filter_in_enable_set(word, tlv, enable) \
  6245. HTT_RX_RING_TLV_ENABLE_SET( \
  6246. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv, enable)
  6247. #define htt_rx_ring_tlv_filter_in_enable_get(word, tlv) \
  6248. HTT_RX_RING_TLV_ENABLE_GET( \
  6249. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv)
  6250. /**
  6251. * @brief host -> target TX monitor config message
  6252. *
  6253. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_MONITOR_CFG
  6254. *
  6255. * @details
  6256. * HTT_H2T_MSG_TYPE_TX_MONITOR_CFG message is sent by host to
  6257. * configure RXDMA rings.
  6258. * The configuration is per ring based and includes both packet types
  6259. * and PPDU/MPDU TLVs.
  6260. *
  6261. * The message would appear as follows:
  6262. *
  6263. * |31 26|25|24|23 22|21|20|19|18 16|15|14|13|12|11|10|9|8|7|6|5|4|3|2 0|
  6264. * |--------+--+--+-----+--+--+--+-----+--+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6265. * | rsvd1 |PS|SS| ring_id | pdev_id | msg_type |
  6266. * |-----------+--------+--------+-----+------------------------------------|
  6267. * | rsvd2 | DATA | CTRL | MGMT| ring_buffer_size |
  6268. * |--------------------------------------+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6269. * | | M| M| M| M| M|M|M|M|M|M|M|M| |
  6270. * | | S| S| S| P| P|P|S|S|S|P|P|P| |
  6271. * | | E| E| E| E| E|E|S|S|S|S|S|S| |
  6272. * | rsvd3 | D| C| M| D| C|M|D|C|M|D|C|M| E |
  6273. * |------------------------------------------------------------------------|
  6274. * | tlv_filter_mask_in0 |
  6275. * |------------------------------------------------------------------------|
  6276. * | tlv_filter_mask_in1 |
  6277. * |------------------------------------------------------------------------|
  6278. * | tlv_filter_mask_in2 |
  6279. * |------------------------------------------------------------------------|
  6280. * | tlv_filter_mask_in3 |
  6281. * |-----------------+-----------------+---------------------+--------------|
  6282. * | tx_msdu_start_wm| tx_queue_ext_wm | tx_peer_entry_wm |tx_fes_stup_wm|
  6283. * |------------------------------------------------------------------------|
  6284. * | pcu_ppdu_setup_word_mask |
  6285. * |--------------------+--+--+--+-----+---------------------+--------------|
  6286. * | rsvd4 | D| C| M| PT | rxpcu_usrsetp_wm |tx_mpdu_srt_wm|
  6287. * |------------------------------------------------------------------------|
  6288. *
  6289. * Where:
  6290. * PS = pkt_swap
  6291. * SS = status_swap
  6292. * The message is interpreted as follows:
  6293. * dword0 - b'0:7 - msg_type: This will be set to
  6294. * 0x1b (HTT_H2T_MSG_TYPE_TX_MONITOR_CFG)
  6295. * b'8:15 - pdev_id:
  6296. * 0 (for rings at SOC level),
  6297. * 1/2/3 mac id (for rings at LMAC level)
  6298. * b'16:23 - ring_id : Identify the ring to configure.
  6299. * More details can be got from enum htt_srng_ring_id
  6300. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  6301. * BUF_RING_CFG_0 defs within HW .h files,
  6302. * e.g. wmac_top_reg_seq_hwioreg.h
  6303. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  6304. * BUF_RING_CFG_0 defs within HW .h files,
  6305. * e.g. wmac_top_reg_seq_hwioreg.h
  6306. * b'26 - tx_mon_global_en: Enable/Disable global register
  6307. * configuration in Tx monitor module.
  6308. * b'27:31 - rsvd1: reserved for future use
  6309. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  6310. * in byte units.
  6311. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  6312. * b'16:18 - config_length_mgmt(MGMT) for MGMT: Each bit set represent
  6313. * 64, 128, 256.
  6314. * If all 3 bits are set config length is > 256.
  6315. * if val is '0', then ignore this field.
  6316. * b'19:21 - config_length_ctrl(CTRL) for CTRL: Each bit set represent
  6317. * 64, 128, 256.
  6318. * If all 3 bits are set config length is > 256.
  6319. * if val is '0', then ignore this field.
  6320. * b'22:24 - config_length_data(DATA) for DATA: Each bit set represent
  6321. * 64, 128, 256.
  6322. * If all 3 bits are set config length is > 256.
  6323. * If val is '0', then ignore this field.
  6324. * - b'25:31 - rsvd2: Reserved for future use
  6325. * dword2 - b'0:2 - packet_type_enable_flags(E): MGMT, CTRL, DATA
  6326. * b'3 - filter_in_tx_mpdu_start_mgmt(MPSM):
  6327. * If packet_type_enable_flags is '1' for MGMT type,
  6328. * monitor will ignore this bit and allow this TLV.
  6329. * If packet_type_enable_flags is '0' for MGMT type,
  6330. * monitor will use this bit to enable/disable logging
  6331. * of this TLV.
  6332. * b'4 - filter_in_tx_mpdu_start_ctrl(MPSC)
  6333. * If packet_type_enable_flags is '1' for CTRL type,
  6334. * monitor will ignore this bit and allow this TLV.
  6335. * If packet_type_enable_flags is '0' for CTRL type,
  6336. * monitor will use this bit to enable/disable logging
  6337. * of this TLV.
  6338. * b'5 - filter_in_tx_mpdu_start_data(MPSD)
  6339. * If packet_type_enable_flags is '1' for DATA type,
  6340. * monitor will ignore this bit and allow this TLV.
  6341. * If packet_type_enable_flags is '0' for DATA type,
  6342. * monitor will use this bit to enable/disable logging
  6343. * of this TLV.
  6344. * b'6 - filter_in_tx_msdu_start_mgmt(MSSM)
  6345. * If packet_type_enable_flags is '1' for MGMT type,
  6346. * monitor will ignore this bit and allow this TLV.
  6347. * If packet_type_enable_flags is '0' for MGMT type,
  6348. * monitor will use this bit to enable/disable logging
  6349. * of this TLV.
  6350. * b'7 - filter_in_tx_msdu_start_ctrl(MSSC)
  6351. * If packet_type_enable_flags is '1' for CTRL type,
  6352. * monitor will ignore this bit and allow this TLV.
  6353. * If packet_type_enable_flags is '0' for CTRL type,
  6354. * monitor will use this bit to enable/disable logging
  6355. * of this TLV.
  6356. * b'8 - filter_in_tx_msdu_start_data(MSSD)
  6357. * If packet_type_enable_flags is '1' for DATA type,
  6358. * monitor will ignore this bit and allow this TLV.
  6359. * If packet_type_enable_flags is '0' for DATA type,
  6360. * monitor will use this bit to enable/disable logging
  6361. * of this TLV.
  6362. * b'9 - filter_in_tx_mpdu_end_mgmt(MPEM)
  6363. * If packet_type_enable_flags is '1' for MGMT type,
  6364. * monitor will ignore this bit and allow this TLV.
  6365. * If packet_type_enable_flags is '0' for MGMT type,
  6366. * monitor will use this bit to enable/disable logging
  6367. * of this TLV.
  6368. * If filter_in_TX_MPDU_START = 1 it is recommended
  6369. * to set this bit.
  6370. * b'10 - filter_in_tx_mpdu_end_ctrl(MPEC)
  6371. * If packet_type_enable_flags is '1' for CTRL type,
  6372. * monitor will ignore this bit and allow this TLV.
  6373. * If packet_type_enable_flags is '0' for CTRL type,
  6374. * monitor will use this bit to enable/disable logging
  6375. * of this TLV.
  6376. * If filter_in_TX_MPDU_START = 1 it is recommended
  6377. * to set this bit.
  6378. * b'11 - filter_in_tx_mpdu_end_data(MPED)
  6379. * If packet_type_enable_flags is '1' for DATA type,
  6380. * monitor will ignore this bit and allow this TLV.
  6381. * If packet_type_enable_flags is '0' for DATA type,
  6382. * monitor will use this bit to enable/disable logging
  6383. * of this TLV.
  6384. * If filter_in_TX_MPDU_START = 1 it is recommended
  6385. * to set this bit.
  6386. * b'12 - filter_in_tx_msdu_end_mgmt(MSEM)
  6387. * If packet_type_enable_flags is '1' for MGMT type,
  6388. * monitor will ignore this bit and allow this TLV.
  6389. * If packet_type_enable_flags is '0' for MGMT type,
  6390. * monitor will use this bit to enable/disable logging
  6391. * of this TLV.
  6392. * If filter_in_TX_MSDU_START = 1 it is recommended
  6393. * to set this bit.
  6394. * b'13 - filter_in_tx_msdu_end_ctrl(MSEC)
  6395. * If packet_type_enable_flags is '1' for CTRL type,
  6396. * monitor will ignore this bit and allow this TLV.
  6397. * If packet_type_enable_flags is '0' for CTRL type,
  6398. * monitor will use this bit to enable/disable logging
  6399. * of this TLV.
  6400. * If filter_in_TX_MSDU_START = 1 it is recommended
  6401. * to set this bit.
  6402. * b'14 - filter_in_tx_msdu_end_data(MSED)
  6403. * If packet_type_enable_flags is '1' for DATA type,
  6404. * monitor will ignore this bit and allow this TLV.
  6405. * If packet_type_enable_flags is '0' for DATA type,
  6406. * monitor will use this bit to enable/disable logging
  6407. * of this TLV.
  6408. * If filter_in_TX_MSDU_START = 1 it is recommended
  6409. * to set this bit.
  6410. * b'15:31 - rsvd3: Reserved for future use
  6411. * dword3 - b'0:31 - tlv_filter_mask_in0:
  6412. * dword4 - b'0:31 - tlv_filter_mask_in1:
  6413. * dword5 - b'0:31 - tlv_filter_mask_in2:
  6414. * dword6 - b'0:31 - tlv_filter_mask_in3:
  6415. * dword7 - b'0:7 - tx_fes_setup_word_mask:
  6416. * - b'8:15 - tx_peer_entry_word_mask:
  6417. * - b'16:23 - tx_queue_ext_word_mask:
  6418. * - b'24:31 - tx_msdu_start_word_mask:
  6419. * dword8 - b'0:31 - pcu_ppdu_setup_word_mask:
  6420. * dword9 - b'0:7 - tx_mpdu_start_word_mask:
  6421. * - b'8:15 - rxpcu_user_setup_word_mask:
  6422. * - b'16:18 - pkt_type_enable_msdu_or_mpdu_logging (PT):
  6423. * MGMT, CTRL, DATA
  6424. * - b'19 - dma_mpdu_mgmt(M): For MGMT
  6425. * 0 -> MSDU level logging is enabled
  6426. * (valid only if bit is set in
  6427. * pkt_type_enable_msdu_or_mpdu_logging)
  6428. * 1 -> MPDU level logging is enabled
  6429. * (valid only if bit is set in
  6430. * pkt_type_enable_msdu_or_mpdu_logging)
  6431. * - b'20 - dma_mpdu_ctrl(C) : For CTRL
  6432. * 0 -> MSDU level logging is enabled
  6433. * (valid only if bit is set in
  6434. * pkt_type_enable_msdu_or_mpdu_logging)
  6435. * 1 -> MPDU level logging is enabled
  6436. * (valid only if bit is set in
  6437. * pkt_type_enable_msdu_or_mpdu_logging)
  6438. * - b'21 - dma_mpdu_data(D) : For DATA
  6439. * 0 -> MSDU level logging is enabled
  6440. * (valid only if bit is set in
  6441. * pkt_type_enable_msdu_or_mpdu_logging)
  6442. * 1 -> MPDU level logging is enabled
  6443. * (valid only if bit is set in
  6444. * pkt_type_enable_msdu_or_mpdu_logging)
  6445. * - b'22:31 - rsvd4 for future use
  6446. */
  6447. PREPACK struct htt_tx_monitor_cfg_t {
  6448. A_UINT32 msg_type: 8,
  6449. pdev_id: 8,
  6450. ring_id: 8,
  6451. status_swap: 1,
  6452. pkt_swap: 1,
  6453. tx_mon_global_en: 1,
  6454. rsvd1: 5;
  6455. A_UINT32 ring_buffer_size: 16,
  6456. config_length_mgmt: 3,
  6457. config_length_ctrl: 3,
  6458. config_length_data: 3,
  6459. rsvd2: 7;
  6460. A_UINT32 pkt_type_enable_flags: 3,
  6461. filter_in_tx_mpdu_start_mgmt: 1,
  6462. filter_in_tx_mpdu_start_ctrl: 1,
  6463. filter_in_tx_mpdu_start_data: 1,
  6464. filter_in_tx_msdu_start_mgmt: 1,
  6465. filter_in_tx_msdu_start_ctrl: 1,
  6466. filter_in_tx_msdu_start_data: 1,
  6467. filter_in_tx_mpdu_end_mgmt: 1,
  6468. filter_in_tx_mpdu_end_ctrl: 1,
  6469. filter_in_tx_mpdu_end_data: 1,
  6470. filter_in_tx_msdu_end_mgmt: 1,
  6471. filter_in_tx_msdu_end_ctrl: 1,
  6472. filter_in_tx_msdu_end_data: 1,
  6473. word_mask_compaction_enable: 1,
  6474. rsvd3: 16;
  6475. A_UINT32 tlv_filter_mask_in0;
  6476. A_UINT32 tlv_filter_mask_in1;
  6477. A_UINT32 tlv_filter_mask_in2;
  6478. A_UINT32 tlv_filter_mask_in3;
  6479. A_UINT32 tx_fes_setup_word_mask: 8,
  6480. tx_peer_entry_word_mask: 8,
  6481. tx_queue_ext_word_mask: 8,
  6482. tx_msdu_start_word_mask: 8;
  6483. A_UINT32 pcu_ppdu_setup_word_mask;
  6484. A_UINT32 tx_mpdu_start_word_mask: 8,
  6485. rxpcu_user_setup_word_mask: 8,
  6486. pkt_type_enable_msdu_or_mpdu_logging: 3,
  6487. dma_mpdu_mgmt: 1,
  6488. dma_mpdu_ctrl: 1,
  6489. dma_mpdu_data: 1,
  6490. rsvd4: 10;
  6491. A_UINT32 tx_queue_ext_v2_word_mask: 12,
  6492. tx_peer_entry_v2_word_mask: 12,
  6493. rsvd5: 10;
  6494. A_UINT32 fes_status_end_word_mask: 16,
  6495. response_end_status_word_mask: 16;
  6496. A_UINT32 fes_status_prot_word_mask: 11,
  6497. rsvd6: 21;
  6498. } POSTPACK;
  6499. #define HTT_TX_MONITOR_CFG_SZ (sizeof(struct htt_tx_monitor_cfg_t))
  6500. #define HTT_TX_MONITOR_CFG_PDEV_ID_M 0x0000ff00
  6501. #define HTT_TX_MONITOR_CFG_PDEV_ID_S 8
  6502. #define HTT_TX_MONITOR_CFG_PDEV_ID_GET(_var) \
  6503. (((_var) & HTT_TX_MONITOR_CFG_PDEV_ID_M) >> \
  6504. HTT_TX_MONITOR_CFG_PDEV_ID_S)
  6505. #define HTT_TX_MONITOR_CFG_PDEV_ID_SET(_var, _val) \
  6506. do { \
  6507. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PDEV_ID, _val); \
  6508. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PDEV_ID_S)); \
  6509. } while (0)
  6510. #define HTT_TX_MONITOR_CFG_RING_ID_M 0x00ff0000
  6511. #define HTT_TX_MONITOR_CFG_RING_ID_S 16
  6512. #define HTT_TX_MONITOR_CFG_RING_ID_GET(_var) \
  6513. (((_var) & HTT_TX_MONITOR_CFG_RING_ID_M) >> \
  6514. HTT_TX_MONITOR_CFG_RING_ID_S)
  6515. #define HTT_TX_MONITOR_CFG_RING_ID_SET(_var, _val) \
  6516. do { \
  6517. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_ID, _val); \
  6518. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_ID_S)); \
  6519. } while (0)
  6520. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_M 0x01000000
  6521. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_S 24
  6522. #define HTT_TX_MONITOR_CFG_STATUS_TLV_GET(_var) \
  6523. (((_var) & HTT_TX_MONITOR_CFG_STATUS_SWAP_M) >> \
  6524. HTT_TX_MONITOR_CFG_STATUS_SWAP_S)
  6525. #define HTT_TX_MONITOR_CFG_STATUS_TLV_SET(_var, _val) \
  6526. do { \
  6527. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_STATUS_SWAP, _val); \
  6528. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_STATUS_SWAP_S)); \
  6529. } while (0)
  6530. #define HTT_TX_MONITOR_CFG_PKT_SWAP_M 0x02000000
  6531. #define HTT_TX_MONITOR_CFG_PKT_SWAP_S 25
  6532. #define HTT_TX_MONITOR_CFG_PKT_TLV_GET(_var) \
  6533. (((_var) & HTT_TX_MONITOR_CFG_PKT_SWAP_M) >> \
  6534. HTT_TX_MONITOR_CFG_PKT_SWAP_S)
  6535. #define HTT_TX_MONITOR_CFG_PKT_TLV_SET(_var, _val) \
  6536. do { \
  6537. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_SWAP, _val); \
  6538. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_SWAP_S)); \
  6539. } while (0)
  6540. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M 0x04000000
  6541. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S 26
  6542. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_GET(_var) \
  6543. (((_var) & HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M) >> \
  6544. HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)
  6545. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_SET(_var, _val) \
  6546. do { \
  6547. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN, _val); \
  6548. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)); \
  6549. } while (0)
  6550. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  6551. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S 0
  6552. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_GET(_var) \
  6553. (((_var) & HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M) >> \
  6554. HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)
  6555. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  6556. do { \
  6557. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE, _val); \
  6558. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)); \
  6559. } while (0)
  6560. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  6561. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S 16
  6562. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  6563. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M) >> \
  6564. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)
  6565. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  6566. do { \
  6567. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT, _val); \
  6568. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)); \
  6569. } while (0)
  6570. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  6571. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S 19
  6572. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  6573. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M) >> \
  6574. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)
  6575. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  6576. do { \
  6577. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL, _val); \
  6578. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)); \
  6579. } while (0)
  6580. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  6581. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S 22
  6582. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  6583. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M) >> \
  6584. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)
  6585. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  6586. do { \
  6587. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA, _val); \
  6588. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)); \
  6589. } while (0)
  6590. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M 0x00000007
  6591. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S 0
  6592. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_GET(_var) \
  6593. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M) >> \
  6594. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)
  6595. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_SET(_var, _val) \
  6596. do { \
  6597. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS, _val); \
  6598. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)); \
  6599. } while (0)
  6600. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M 0x00000008
  6601. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S 3
  6602. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_GET(_var) \
  6603. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M) >> \
  6604. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)
  6605. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_SET(_var, _val) \
  6606. do { \
  6607. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT, _val); \
  6608. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)); \
  6609. } while (0)
  6610. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M 0x00000010
  6611. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S 4
  6612. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_GET(_var) \
  6613. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M) >> \
  6614. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)
  6615. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_SET(_var, _val) \
  6616. do { \
  6617. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL, _val); \
  6618. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)); \
  6619. } while (0)
  6620. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M 0x00000020
  6621. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S 5
  6622. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_GET(_var) \
  6623. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M) >> \
  6624. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)
  6625. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_SET(_var, _val) \
  6626. do { \
  6627. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA, _val); \
  6628. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)); \
  6629. } while (0)
  6630. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M 0x00000040
  6631. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S 6
  6632. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_GET(_var) \
  6633. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M) >> \
  6634. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)
  6635. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_SET(_var, _val) \
  6636. do { \
  6637. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT, _val); \
  6638. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)); \
  6639. } while (0)
  6640. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M 0x00000080
  6641. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S 7
  6642. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_GET(_var) \
  6643. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M) >> \
  6644. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)
  6645. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_SET(_var, _val) \
  6646. do { \
  6647. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL, _val); \
  6648. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)); \
  6649. } while (0)
  6650. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M 0x00000100
  6651. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S 8
  6652. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_GET(_var) \
  6653. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M) >> \
  6654. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)
  6655. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_SET(_var, _val) \
  6656. do { \
  6657. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA, _val); \
  6658. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)); \
  6659. } while (0)
  6660. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M 0x00000200
  6661. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S 9
  6662. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_GET(_var) \
  6663. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M) >> \
  6664. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)
  6665. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_SET(_var, _val) \
  6666. do { \
  6667. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT, _val); \
  6668. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)); \
  6669. } while (0)
  6670. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M 0x00000400
  6671. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S 10
  6672. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_GET(_var) \
  6673. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M) >> \
  6674. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)
  6675. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_SET(_var, _val) \
  6676. do { \
  6677. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL, _val); \
  6678. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)); \
  6679. } while (0)
  6680. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M 0x00000800
  6681. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S 11
  6682. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_GET(_var) \
  6683. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M) >> \
  6684. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)
  6685. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_SET(_var, _val) \
  6686. do { \
  6687. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA, _val); \
  6688. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)); \
  6689. } while (0)
  6690. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M 0x00001000
  6691. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S 12
  6692. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_GET(_var) \
  6693. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M) >> \
  6694. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)
  6695. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_SET(_var, _val) \
  6696. do { \
  6697. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT, _val); \
  6698. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)); \
  6699. } while (0)
  6700. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M 0x00002000
  6701. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S 13
  6702. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_GET(_var) \
  6703. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M) >> \
  6704. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)
  6705. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_SET(_var, _val) \
  6706. do { \
  6707. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL, _val); \
  6708. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)); \
  6709. } while (0)
  6710. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M 0x00004000
  6711. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S 14
  6712. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_GET(_var) \
  6713. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M) >> \
  6714. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)
  6715. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_SET(_var, _val) \
  6716. do { \
  6717. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA, _val); \
  6718. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)); \
  6719. } while (0)
  6720. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00008000
  6721. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S 15
  6722. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  6723. (((_var) & HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  6724. HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  6725. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  6726. do { \
  6727. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  6728. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  6729. } while (0)
  6730. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M 0xffffffff
  6731. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S 0
  6732. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_GET(_var) \
  6733. (((_var) & HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M) >> \
  6734. HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)
  6735. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_SET(_var, _val) \
  6736. do { \
  6737. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TLV_FILTER_MASK, _val); \
  6738. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)); \
  6739. } while (0)
  6740. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M 0x000000ff
  6741. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S 0
  6742. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_GET(_var) \
  6743. (((_var) & HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M) >> \
  6744. HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)
  6745. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_SET(_var, _val) \
  6746. do { \
  6747. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK, _val); \
  6748. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)); \
  6749. } while (0)
  6750. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M 0x0000ff00
  6751. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S 8
  6752. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_GET(_var) \
  6753. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M) >> \
  6754. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)
  6755. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_SET(_var, _val) \
  6756. do { \
  6757. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK, _val); \
  6758. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)); \
  6759. } while (0)
  6760. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M 0x00ff0000
  6761. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S 16
  6762. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_GET(_var) \
  6763. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M) >> \
  6764. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)
  6765. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_SET(_var, _val) \
  6766. do { \
  6767. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK, _val); \
  6768. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)); \
  6769. } while (0)
  6770. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M 0xff000000
  6771. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S 24
  6772. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_GET(_var) \
  6773. (((_var) & HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M) >> \
  6774. HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)
  6775. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_SET(_var, _val) \
  6776. do { \
  6777. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK, _val); \
  6778. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)); \
  6779. } while (0)
  6780. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M 0xffffffff
  6781. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S 0
  6782. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_GET(_var) \
  6783. (((_var) & HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M) >> \
  6784. HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)
  6785. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_SET(_var, _val) \
  6786. do { \
  6787. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK, _val); \
  6788. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)); \
  6789. } while (0)
  6790. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M 0x000000ff
  6791. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S 0
  6792. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_GET(_var) \
  6793. (((_var) & HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M) >> \
  6794. HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)
  6795. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_SET(_var, _val) \
  6796. do { \
  6797. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK, _val); \
  6798. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)); \
  6799. } while (0)
  6800. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M 0x0000ff00
  6801. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S 8
  6802. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_GET(_var) \
  6803. (((_var) & HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M) >> \
  6804. HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)
  6805. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_SET(_var, _val) \
  6806. do { \
  6807. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK, _val); \
  6808. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)); \
  6809. } while (0)
  6810. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M 0x00070000
  6811. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S 16
  6812. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_GET(_var) \
  6813. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M) >> \
  6814. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)
  6815. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_SET(_var, _val) \
  6816. do { \
  6817. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK, _val); \
  6818. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)); \
  6819. } while (0)
  6820. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M 0x00080000
  6821. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S 19
  6822. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_GET(_var) \
  6823. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M) >> \
  6824. HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)
  6825. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  6826. do { \
  6827. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT, _val); \
  6828. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)); \
  6829. } while (0)
  6830. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M 0x00100000
  6831. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S 20
  6832. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_GET(_var) \
  6833. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M) >> \
  6834. HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)
  6835. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  6836. do { \
  6837. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL, _val); \
  6838. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)); \
  6839. } while (0)
  6840. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M 0x00200000
  6841. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S 21
  6842. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_GET(_var) \
  6843. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M) >> \
  6844. HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)
  6845. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  6846. do { \
  6847. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_DATA, _val); \
  6848. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)); \
  6849. } while (0)
  6850. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M 0x00000fff
  6851. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S 0
  6852. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_GET(_var) \
  6853. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M) >> \
  6854. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)
  6855. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_SET(_var, _val) \
  6856. do { \
  6857. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK, _val); \
  6858. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)); \
  6859. } while (0)
  6860. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M 0x00fff000
  6861. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S 12
  6862. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_GET(_var) \
  6863. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M) >> \
  6864. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)
  6865. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_SET(_var, _val) \
  6866. do { \
  6867. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK, _val); \
  6868. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)); \
  6869. } while (0)
  6870. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M 0x0000ffff
  6871. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S 0
  6872. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_GET(_var) \
  6873. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M) >> \
  6874. HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)
  6875. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_SET(_var, _val) \
  6876. do { \
  6877. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK, _val); \
  6878. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)); \
  6879. } while (0)
  6880. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M 0xffff0000
  6881. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S 16
  6882. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_GET(_var) \
  6883. (((_var) & HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M) >> \
  6884. HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)
  6885. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_SET(_var, _val) \
  6886. do { \
  6887. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK, _val); \
  6888. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)); \
  6889. } while (0)
  6890. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M 0x000007ff
  6891. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S 0
  6892. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_GET(_var) \
  6893. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M) >> \
  6894. HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)
  6895. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_SET(_var, _val) \
  6896. do { \
  6897. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK, _val); \
  6898. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)); \
  6899. } while (0)
  6900. /*
  6901. * pkt_type_enable_flags
  6902. */
  6903. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_M 0x00000001
  6904. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_S 0
  6905. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_M 0x00000002
  6906. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_S 1
  6907. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_M 0x00000004
  6908. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_S 2
  6909. /*
  6910. * PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING
  6911. */
  6912. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_M 0x00010000
  6913. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_S 16
  6914. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_M 0x00020000
  6915. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_S 17
  6916. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_M 0x00040000
  6917. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_S 18
  6918. #define HTT_TX_MONITOR_CFG_PKT_TYPE_SET(word, httsym, value) \
  6919. do { \
  6920. HTT_CHECK_SET_VAL(httsym, value); \
  6921. (word) |= (value) << httsym##_S; \
  6922. } while (0)
  6923. #define HTT_TX_MONITOR_CFG_PKT_TYPE_GET(word, httsym) \
  6924. (((word) & httsym##_M) >> httsym##_S)
  6925. /* mode -> ENABLE_FLAGS, ENABLE_MSDU_OR_MPDU_LOGGING
  6926. * type -> MGMT, CTRL, DATA*/
  6927. #define htt_tx_ring_pkt_type_set( \
  6928. word, mode, type, val) \
  6929. HTT_TX_MONITOR_CFG_PKT_TYPE_SET( \
  6930. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type, val)
  6931. #define htt_tx_ring_pkt_type_get( \
  6932. word, mode, type) \
  6933. HTT_TX_MONITOR_CFG_PKT_TYPE_GET( \
  6934. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type)
  6935. /* Definition to filter in TLVs */
  6936. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_M 0x00000001
  6937. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_S 0
  6938. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_M 0x00000002
  6939. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_S 1
  6940. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_M 0x00000004
  6941. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_S 2
  6942. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_M 0x00000008
  6943. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_S 3
  6944. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_M 0x00000010
  6945. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_S 4
  6946. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_M 0x00000020
  6947. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_S 5
  6948. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_M 0x00000040
  6949. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_S 6
  6950. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_M 0x00000080
  6951. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_S 7
  6952. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_M 0x00000100
  6953. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_S 8
  6954. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_M 0x00000200
  6955. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_S 9
  6956. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_M 0x00000400
  6957. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_S 10
  6958. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_M 0x00000800
  6959. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_S 11
  6960. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_M 0x00001000
  6961. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_S 12
  6962. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_M 0x00002000
  6963. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_S 13
  6964. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_M 0x00004000
  6965. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_S 14
  6966. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_M 0x00008000
  6967. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_S 15
  6968. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_M 0x00010000
  6969. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_S 16
  6970. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_M 0x00020000
  6971. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_S 17
  6972. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_M 0x00040000
  6973. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_S 18
  6974. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_M 0x00080000
  6975. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_S 19
  6976. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_M 0x00100000
  6977. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_S 20
  6978. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_M 0x00200000
  6979. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_S 21
  6980. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_M 0x00400000
  6981. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_S 22
  6982. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_M 0x00800000
  6983. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_S 23
  6984. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_M 0x01000000
  6985. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_S 24
  6986. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_M 0x02000000
  6987. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_S 25
  6988. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_M 0x04000000
  6989. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_S 26
  6990. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_M 0x08000000
  6991. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_S 27
  6992. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_M 0x10000000
  6993. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_S 28
  6994. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_M 0x20000000
  6995. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_S 29
  6996. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_M 0x40000000
  6997. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_S 30
  6998. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_M 0x80000000
  6999. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_S 31
  7000. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET(word, httsym, enable) \
  7001. do { \
  7002. HTT_CHECK_SET_VAL(httsym, enable); \
  7003. (word) |= (enable) << httsym##_S; \
  7004. } while (0)
  7005. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET(word, httsym) \
  7006. (((word) & httsym##_M) >> httsym##_S)
  7007. #define htt_tx_monitor_tlv_filter_in0_enable_set(word, tlv, enable) \
  7008. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET( \
  7009. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv, enable)
  7010. #define htt_tx_monitor_tlv_filter_in0_enable_get(word, tlv) \
  7011. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET( \
  7012. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv)
  7013. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_M 0x00000001
  7014. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_S 0
  7015. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_M 0x00000002
  7016. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_S 1
  7017. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_M 0x00000004
  7018. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_S 2
  7019. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_M 0x00000008
  7020. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_S 3
  7021. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_M 0x00000010
  7022. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_S 4
  7023. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_M 0x00000020
  7024. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_S 5
  7025. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_M 0x00000040
  7026. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_S 6
  7027. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_M 0x00000080
  7028. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_S 7
  7029. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_M 0x00000100
  7030. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_S 8
  7031. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_M 0x00000200
  7032. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_S 9
  7033. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_M 0x00000400
  7034. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_S 10
  7035. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_M 0x00000800
  7036. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_S 11
  7037. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_M 0x00001000
  7038. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_S 12
  7039. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_M 0x00002000
  7040. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_S 13
  7041. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_M 0x00004000
  7042. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_S 14
  7043. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_M 0x00008000
  7044. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_S 15
  7045. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_M 0x00010000
  7046. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_S 16
  7047. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_M 0x00020000
  7048. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_S 17
  7049. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_M 0x00040000
  7050. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_S 18
  7051. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_M 0x00080000
  7052. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_S 19
  7053. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_M 0x00100000
  7054. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_S 20
  7055. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_M 0x00200000
  7056. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_S 21
  7057. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_M 0x00400000
  7058. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_S 22
  7059. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_M 0x00800000
  7060. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_S 23
  7061. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_M 0x01000000
  7062. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_S 24
  7063. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_M 0x02000000
  7064. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_S 25
  7065. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_M 0x04000000
  7066. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_S 26
  7067. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_M 0x08000000
  7068. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_S 27
  7069. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_M 0x10000000
  7070. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_S 28
  7071. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_M 0x20000000
  7072. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_S 29
  7073. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_M 0x40000000
  7074. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_S 30
  7075. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_M 0x80000000
  7076. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_S 31
  7077. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET(word, httsym, enable) \
  7078. do { \
  7079. HTT_CHECK_SET_VAL(httsym, enable); \
  7080. (word) |= (enable) << httsym##_S; \
  7081. } while (0)
  7082. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET(word, httsym) \
  7083. (((word) & httsym##_M) >> httsym##_S)
  7084. #define htt_tx_monitor_tlv_filter_in1_enable_set(word, tlv, enable) \
  7085. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET( \
  7086. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv, enable)
  7087. #define htt_tx_monitor_tlv_filter_in1_enable_get(word, tlv) \
  7088. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET( \
  7089. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv)
  7090. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_M 0x00000001
  7091. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_S 0
  7092. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_M 0x00000002
  7093. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_S 1
  7094. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_M 0x00000004
  7095. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_S 2
  7096. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_M 0x00000008
  7097. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_S 3
  7098. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_M 0x00000010
  7099. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_S 4
  7100. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_M 0x00000020
  7101. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_S 5
  7102. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_M 0x00000040
  7103. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_S 6
  7104. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_M 0x00000080
  7105. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_S 7
  7106. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_M 0x00000100
  7107. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_S 8
  7108. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_M 0x00000200
  7109. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_S 9
  7110. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_M 0x00000400
  7111. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_S 10
  7112. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_M 0x00000800
  7113. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_S 11
  7114. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_M 0x00001000
  7115. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_S 12
  7116. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_M 0x00002000
  7117. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_S 13
  7118. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_M 0x00004000
  7119. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_S 14
  7120. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_M 0x00008000
  7121. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_S 15
  7122. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_M 0x00010000
  7123. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_S 16
  7124. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_M 0x00020000
  7125. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_S 17
  7126. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_M 0x00040000
  7127. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_S 18
  7128. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_M 0x00080000
  7129. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_S 19
  7130. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_M 0x00100000
  7131. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_S 20
  7132. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_M 0x00200000
  7133. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_S 21
  7134. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_M 0x00400000
  7135. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_S 22
  7136. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_M 0x00800000
  7137. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_S 23
  7138. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_M 0x01000000
  7139. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_S 24
  7140. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_M 0x02000000
  7141. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_S 25
  7142. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_M 0x04000000
  7143. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_S 26
  7144. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_M 0x08000000
  7145. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_S 27
  7146. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_M 0x10000000
  7147. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_S 28
  7148. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_M 0x20000000
  7149. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_S 29
  7150. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_M 0x40000000
  7151. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_S 30
  7152. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_M 0x80000000
  7153. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_S 31
  7154. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET(word, httsym, enable) \
  7155. do { \
  7156. HTT_CHECK_SET_VAL(httsym, enable); \
  7157. (word) |= (enable) << httsym##_S; \
  7158. } while (0)
  7159. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET(word, httsym) \
  7160. (((word) & httsym##_M) >> httsym##_S)
  7161. #define htt_tx_monitor_tlv_filter_in2_enable_set(word, tlv, enable) \
  7162. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET( \
  7163. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv, enable)
  7164. #define htt_tx_monitor_tlv_filter_in2_enable_get(word, tlv) \
  7165. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET( \
  7166. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv)
  7167. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_M 0x00000001
  7168. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_S 0
  7169. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_M 0x00000002
  7170. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_S 1
  7171. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_M 0x00000004
  7172. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_S 2
  7173. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_M 0x00000008
  7174. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_S 3
  7175. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_M 0x00000010
  7176. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_S 4
  7177. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_M 0x00000020
  7178. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_S 5
  7179. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_M 0x00000040
  7180. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_S 6
  7181. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_M 0x00000080
  7182. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_S 7
  7183. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_M 0x00000100
  7184. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_S 8
  7185. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_M 0x00000200
  7186. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_S 9
  7187. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_M 0x00000400
  7188. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_S 10
  7189. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_M 0x00000800
  7190. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_S 11
  7191. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_M 0x00001000
  7192. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_S 12
  7193. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_M 0x00002000
  7194. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_S 13
  7195. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_M 0x00004000
  7196. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_S 14
  7197. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_M 0x00008000
  7198. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_S 15
  7199. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_M 0x00010000
  7200. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_S 16
  7201. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_M 0x00020000
  7202. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_S 17
  7203. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_M 0x00040000
  7204. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_S 18
  7205. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_M 0x00080000
  7206. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_S 19
  7207. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_M 0x00100000
  7208. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_S 20
  7209. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_M 0x00200000
  7210. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_S 21
  7211. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET(word, httsym, enable) \
  7212. do { \
  7213. HTT_CHECK_SET_VAL(httsym, enable); \
  7214. (word) |= (enable) << httsym##_S; \
  7215. } while (0)
  7216. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET(word, httsym) \
  7217. (((word) & httsym##_M) >> httsym##_S)
  7218. #define htt_tx_monitor_tlv_filter_in3_enable_set(word, tlv, enable) \
  7219. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET( \
  7220. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv, enable)
  7221. #define htt_tx_monitor_tlv_filter_in3_enable_get(word, tlv) \
  7222. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET( \
  7223. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv)
  7224. /**
  7225. * @brief host --> target Receive Flow Steering configuration message definition
  7226. *
  7227. * MSG_TYPE => HTT_H2T_MSG_TYPE_RFS_CONFIG
  7228. *
  7229. * host --> target Receive Flow Steering configuration message definition.
  7230. * Host must send this message before sending HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7231. * The reason for this is we want RFS to be configured and ready before MAC
  7232. * remote ring is enabled via HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7233. *
  7234. * |31 24|23 16|15 9|8|7 0|
  7235. * |----------------+----------------+----------------+----------------|
  7236. * | reserved |E| msg type |
  7237. * |-------------------------------------------------------------------|
  7238. * Where E = RFS enable flag
  7239. *
  7240. * The RFS_CONFIG message consists of a single 4-byte word.
  7241. *
  7242. * Header fields:
  7243. * - MSG_TYPE
  7244. * Bits 7:0
  7245. * Purpose: identifies this as a RFS config msg
  7246. * Value: 0xf (HTT_H2T_MSG_TYPE_RFS_CONFIG)
  7247. * - RFS_CONFIG
  7248. * Bit 8
  7249. * Purpose: Tells target whether to enable (1) or disable (0)
  7250. * flow steering feature when sending rx indication messages to host
  7251. */
  7252. #define HTT_H2T_RFS_CONFIG_M 0x100
  7253. #define HTT_H2T_RFS_CONFIG_S 8
  7254. #define HTT_RX_RFS_CONFIG_GET(_var) \
  7255. (((_var) & HTT_H2T_RFS_CONFIG_M) >> \
  7256. HTT_H2T_RFS_CONFIG_S)
  7257. #define HTT_RX_RFS_CONFIG_SET(_var, _val) \
  7258. do { \
  7259. HTT_CHECK_SET_VAL(HTT_H2T_RFS_CONFIG, _val); \
  7260. ((_var) |= ((_val) << HTT_H2T_RFS_CONFIG_S)); \
  7261. } while (0)
  7262. #define HTT_RFS_CFG_REQ_BYTES 4
  7263. /**
  7264. * @brief host -> target FW extended statistics request
  7265. *
  7266. * MSG_TYPE => HTT_H2T_MSG_TYPE_EXT_STATS_REQ
  7267. *
  7268. * @details
  7269. * The following field definitions describe the format of the HTT host
  7270. * to target FW extended stats retrieve message.
  7271. * The message specifies the type of stats the host wants to retrieve.
  7272. *
  7273. * |31 24|23 16|15 8|7 0|
  7274. * |-----------------------------------------------------------|
  7275. * | reserved | stats type | pdev_mask | msg type |
  7276. * |-----------------------------------------------------------|
  7277. * | config param [0] |
  7278. * |-----------------------------------------------------------|
  7279. * | config param [1] |
  7280. * |-----------------------------------------------------------|
  7281. * | config param [2] |
  7282. * |-----------------------------------------------------------|
  7283. * | config param [3] |
  7284. * |-----------------------------------------------------------|
  7285. * | reserved |
  7286. * |-----------------------------------------------------------|
  7287. * | cookie LSBs |
  7288. * |-----------------------------------------------------------|
  7289. * | cookie MSBs |
  7290. * |-----------------------------------------------------------|
  7291. * Header fields:
  7292. * - MSG_TYPE
  7293. * Bits 7:0
  7294. * Purpose: identifies this is a extended stats upload request message
  7295. * Value: 0x10 (HTT_H2T_MSG_TYPE_EXT_STATS_REQ)
  7296. * - PDEV_MASK
  7297. * Bits 8:15
  7298. * Purpose: identifies the mask of PDEVs to retrieve stats from
  7299. * Value: This is a overloaded field, refer to usage and interpretation of
  7300. * PDEV in interface document.
  7301. * Bit 8 : Reserved for SOC stats
  7302. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7303. * Indicates MACID_MASK in DBS
  7304. * - STATS_TYPE
  7305. * Bits 23:16
  7306. * Purpose: identifies which FW statistics to upload
  7307. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7308. * - Reserved
  7309. * Bits 31:24
  7310. * - CONFIG_PARAM [0]
  7311. * Bits 31:0
  7312. * Purpose: give an opaque configuration value to the specified stats type
  7313. * Value: stats-type specific configuration value
  7314. * Refer to htt_stats.h for interpretation for each stats sub_type
  7315. * - CONFIG_PARAM [1]
  7316. * Bits 31:0
  7317. * Purpose: give an opaque configuration value to the specified stats type
  7318. * Value: stats-type specific configuration value
  7319. * Refer to htt_stats.h for interpretation for each stats sub_type
  7320. * - CONFIG_PARAM [2]
  7321. * Bits 31:0
  7322. * Purpose: give an opaque configuration value to the specified stats type
  7323. * Value: stats-type specific configuration value
  7324. * Refer to htt_stats.h for interpretation for each stats sub_type
  7325. * - CONFIG_PARAM [3]
  7326. * Bits 31:0
  7327. * Purpose: give an opaque configuration value to the specified stats type
  7328. * Value: stats-type specific configuration value
  7329. * Refer to htt_stats.h for interpretation for each stats sub_type
  7330. * - Reserved [31:0] for future use.
  7331. * - COOKIE_LSBS
  7332. * Bits 31:0
  7333. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7334. * message with its preceding host->target stats request message.
  7335. * Value: LSBs of the opaque cookie specified by the host-side requestor
  7336. * - COOKIE_MSBS
  7337. * Bits 31:0
  7338. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7339. * message with its preceding host->target stats request message.
  7340. * Value: MSBs of the opaque cookie specified by the host-side requestor
  7341. */
  7342. #define HTT_H2T_EXT_STATS_REQ_MSG_SZ 32 /* bytes */
  7343. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M 0x0000ff00
  7344. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S 8
  7345. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7346. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S 16
  7347. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M 0xffffffff
  7348. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S 0
  7349. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_GET(_var) \
  7350. (((_var) & HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M) >> \
  7351. HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)
  7352. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_SET(_var, _val) \
  7353. do { \
  7354. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_PDEV_MASK, _val); \
  7355. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)); \
  7356. } while (0)
  7357. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_GET(_var) \
  7358. (((_var) & HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M) >> \
  7359. HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)
  7360. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7361. do { \
  7362. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_STATS_TYPE, _val); \
  7363. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)); \
  7364. } while (0)
  7365. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_GET(_var) \
  7366. (((_var) & HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M) >> \
  7367. HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)
  7368. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_SET(_var, _val) \
  7369. do { \
  7370. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM, _val); \
  7371. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)); \
  7372. } while (0)
  7373. /**
  7374. * @brief host -> target FW streaming statistics request
  7375. *
  7376. * MSG_TYPE => HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ
  7377. *
  7378. * @details
  7379. * The following field definitions describe the format of the HTT host
  7380. * to target message that requests the target to start or stop producing
  7381. * ongoing stats of the specified type.
  7382. *
  7383. * |31|30 |23 16|15 8|7 0|
  7384. * |-----------------------------------------------------------|
  7385. * |EN| reserved | stats type | reserved | msg type |
  7386. * |-----------------------------------------------------------|
  7387. * | config param [0] |
  7388. * |-----------------------------------------------------------|
  7389. * | config param [1] |
  7390. * |-----------------------------------------------------------|
  7391. * | config param [2] |
  7392. * |-----------------------------------------------------------|
  7393. * | config param [3] |
  7394. * |-----------------------------------------------------------|
  7395. * Where:
  7396. * - EN is an enable/disable flag
  7397. * Header fields:
  7398. * - MSG_TYPE
  7399. * Bits 7:0
  7400. * Purpose: identifies this is a streaming stats upload request message
  7401. * Value: 0x20 (HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ)
  7402. * - STATS_TYPE
  7403. * Bits 23:16
  7404. * Purpose: identifies which FW statistics to upload
  7405. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7406. * Only the htt_dbg_ext_stats_type values identified as streaming
  7407. * stats are valid to specify in this STEAMING_STATS_REQ message.
  7408. * - ENABLE
  7409. * Bit 31
  7410. * Purpose: enable/disable the target's ongoing stats of the specified type
  7411. * Value:
  7412. * 0 - disable ongoing production of the specified stats type
  7413. * 1 - enable ongoing production of the specified stats type
  7414. * - CONFIG_PARAM [0]
  7415. * Bits 31:0
  7416. * Purpose: give an opaque configuration value to the specified stats type
  7417. * Value: stats-type specific configuration value
  7418. * Refer to htt_stats.h for interpretation for each stats sub_type
  7419. * - CONFIG_PARAM [1]
  7420. * Bits 31:0
  7421. * Purpose: give an opaque configuration value to the specified stats type
  7422. * Value: stats-type specific configuration value
  7423. * Refer to htt_stats.h for interpretation for each stats sub_type
  7424. * - CONFIG_PARAM [2]
  7425. * Bits 31:0
  7426. * Purpose: give an opaque configuration value to the specified stats type
  7427. * Value: stats-type specific configuration value
  7428. * Refer to htt_stats.h for interpretation for each stats sub_type
  7429. * - CONFIG_PARAM [3]
  7430. * Bits 31:0
  7431. * Purpose: give an opaque configuration value to the specified stats type
  7432. * Value: stats-type specific configuration value
  7433. * Refer to htt_stats.h for interpretation for each stats sub_type
  7434. */
  7435. #define HTT_H2T_STREAMING_STATS_REQ_MSG_SZ 20 /* bytes */
  7436. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7437. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S 16
  7438. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_M 0x80000000
  7439. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_S 31
  7440. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_GET(_var) \
  7441. (((_var) & HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M) >> \
  7442. HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)
  7443. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7444. do { \
  7445. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE, _val); \
  7446. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)); \
  7447. } while (0)
  7448. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_GET(_var) \
  7449. (((_var) & HTT_H2T_STREAMING_STATS_REQ_ENABLE_M) >> \
  7450. HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)
  7451. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_SET(_var, _val) \
  7452. do { \
  7453. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_ENABLE, _val); \
  7454. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)); \
  7455. } while (0)
  7456. /**
  7457. * @brief host -> target FW PPDU_STATS request message
  7458. *
  7459. * MSG_TYPE => HTT_H2T_MSG_TYPE_PPDU_STATS_CFG
  7460. *
  7461. * @details
  7462. * The following field definitions describe the format of the HTT host
  7463. * to target FW for PPDU_STATS_CFG msg.
  7464. * The message allows the host to configure the PPDU_STATS_IND messages
  7465. * produced by the target.
  7466. *
  7467. * |31 24|23 16|15 8|7 0|
  7468. * |-----------------------------------------------------------|
  7469. * | REQ bit mask | pdev_mask | msg type |
  7470. * |-----------------------------------------------------------|
  7471. * Header fields:
  7472. * - MSG_TYPE
  7473. * Bits 7:0
  7474. * Purpose: identifies this is a req to configure ppdu_stats_ind from target
  7475. * Value: 0x11 (HTT_H2T_MSG_TYPE_PPDU_STATS_CFG)
  7476. * - PDEV_MASK
  7477. * Bits 8:15
  7478. * Purpose: identifies which pdevs this PPDU stats configuration applies to
  7479. * Value: This is a overloaded field, refer to usage and interpretation of
  7480. * PDEV in interface document.
  7481. * Bit 8 : Reserved for SOC stats
  7482. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7483. * Indicates MACID_MASK in DBS
  7484. * - REQ_TLV_BIT_MASK
  7485. * Bits 16:31
  7486. * Purpose: each set bit indicates the corresponding PPDU stats TLV type
  7487. * needs to be included in the target's PPDU_STATS_IND messages.
  7488. * Value: refer htt_ppdu_stats_tlv_tag_t
  7489. *
  7490. */
  7491. #define HTT_H2T_PPDU_STATS_CFG_MSG_SZ 4 /* bytes */
  7492. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M 0x0000ff00
  7493. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S 8
  7494. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M 0xffff0000
  7495. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S 16
  7496. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_GET(_var) \
  7497. (((_var) & HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M) >> \
  7498. HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)
  7499. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_SET(_var, _val) \
  7500. do { \
  7501. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_PDEV_MASK, _val); \
  7502. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)); \
  7503. } while (0)
  7504. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_GET(_var) \
  7505. (((_var) & HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M) >> \
  7506. HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)
  7507. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_SET(_var, _val) \
  7508. do { \
  7509. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK, _val); \
  7510. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)); \
  7511. } while (0)
  7512. /**
  7513. * @brief Host-->target HTT RX FSE setup message
  7514. *
  7515. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG
  7516. *
  7517. * @details
  7518. * Through this message, the host will provide details of the flow tables
  7519. * in host DDR along with hash keys.
  7520. * This message can be sent per SOC or per PDEV, which is differentiated
  7521. * by pdev id values.
  7522. * The host will allocate flow search table and sends table size,
  7523. * physical DMA address of flow table, and hash keys to firmware to
  7524. * program into the RXOLE FSE HW block.
  7525. *
  7526. * The following field definitions describe the format of the RX FSE setup
  7527. * message sent from the host to target
  7528. *
  7529. * Header fields:
  7530. * dword0 - b'7:0 - msg_type: This will be set to
  7531. * 0x12 (HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG)
  7532. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7533. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7534. * pdev's LMAC ring.
  7535. * b'31:16 - reserved : Reserved for future use
  7536. * dword1 - b'19:0 - number of records: This field indicates the number of
  7537. * entries in the flow table. For example: 8k number of
  7538. * records is equivalent to
  7539. * 8 * 1024 * sizeof(RX_FLOW_SEARCH_ENTRY_STRUCT)
  7540. * b'27:20 - max search: This field specifies the skid length to FSE
  7541. * parser HW module whenever match is not found at the
  7542. * exact index pointed by hash.
  7543. * b'29:28 - ip_da_sa: This indicates which IPV4-IPV6 RFC to be used.
  7544. * Refer htt_ip_da_sa_prefix below for more details.
  7545. * b'31:30 - reserved: Reserved for future use
  7546. * dword2 - b'31:0 - base address lo: Lower 4 bytes base address of flow
  7547. * table allocated by host in DDR
  7548. * dword3 - b'31:0 - base address hi: Higher 4 bytes of base address of flow
  7549. * table allocated by host in DDR
  7550. * dword4:13 - b'31:0 - Toeplitz: 315 bits of Toeplitz keys for flow table
  7551. * entry hashing
  7552. *
  7553. *
  7554. * |31 30|29 28|27|26|25 20|19 16|15 8|7 0|
  7555. * |---------------------------------------------------------------|
  7556. * | reserved | pdev_id | MSG_TYPE |
  7557. * |---------------------------------------------------------------|
  7558. * |resvd|IPDSA| max_search | Number of records |
  7559. * |---------------------------------------------------------------|
  7560. * | base address lo |
  7561. * |---------------------------------------------------------------|
  7562. * | base address high |
  7563. * |---------------------------------------------------------------|
  7564. * | toeplitz key 31_0 |
  7565. * |---------------------------------------------------------------|
  7566. * | toeplitz key 63_32 |
  7567. * |---------------------------------------------------------------|
  7568. * | toeplitz key 95_64 |
  7569. * |---------------------------------------------------------------|
  7570. * | toeplitz key 127_96 |
  7571. * |---------------------------------------------------------------|
  7572. * | toeplitz key 159_128 |
  7573. * |---------------------------------------------------------------|
  7574. * | toeplitz key 191_160 |
  7575. * |---------------------------------------------------------------|
  7576. * | toeplitz key 223_192 |
  7577. * |---------------------------------------------------------------|
  7578. * | toeplitz key 255_224 |
  7579. * |---------------------------------------------------------------|
  7580. * | toeplitz key 287_256 |
  7581. * |---------------------------------------------------------------|
  7582. * | reserved | toeplitz key 314_288(26:0 bits) |
  7583. * |---------------------------------------------------------------|
  7584. * where:
  7585. * IPDSA = ip_da_sa
  7586. */
  7587. /**
  7588. * @brief: htt_ip_da_sa_prefix
  7589. * 0x0 -> Prefix is 0x20010db8_00000000_00000000
  7590. * IPv6 addresses beginning with 0x20010db8 are reserved for
  7591. * documentation per RFC3849
  7592. * 0x1 -> Prefix is 0x00000000_00000000_0000ffff RFC4291 IPv4-mapped IPv6
  7593. * 0x2 -> Prefix is 0x0 RFC4291 IPv4-compatible IPv6
  7594. * 0x3 -> Prefix is 0x0064ff9b_00000000_00000000 RFC6052 well-known prefix
  7595. */
  7596. enum htt_ip_da_sa_prefix {
  7597. HTT_RX_IPV6_20010db8,
  7598. HTT_RX_IPV4_MAPPED_IPV6,
  7599. HTT_RX_IPV4_COMPATIBLE_IPV6,
  7600. HTT_RX_IPV6_64FF9B,
  7601. };
  7602. /**
  7603. * @brief Host-->target HTT RX FISA configure and enable
  7604. *
  7605. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FISA_CFG
  7606. *
  7607. * @details
  7608. * The host will send this command down to configure and enable the FISA
  7609. * operational params.
  7610. * Configure RXOLE_RXOLE_R0_FISA_CTRL and RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH
  7611. * register.
  7612. * Should configure both the MACs.
  7613. *
  7614. * dword0 - b'7:0 - msg_type:
  7615. * This will be set to 0x15 (HTT_H2T_MSG_TYPE_RX_FISA_CFG)
  7616. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7617. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7618. * pdev's LMAC ring.
  7619. * b'31:16 - reserved : Reserved for future use
  7620. *
  7621. * dword1 - b'0 - enable: Global FISA Enable, 0-FISA Disable, 1-Enable
  7622. * b'1 - IPSEC_SKIP_SEARCH: Flow search will be skipped for IP_SEC
  7623. * packets. 1 flow search will be skipped
  7624. * b'2 - NON_TCP_SKIP_SEARCH: Flow search will be skipped for Non
  7625. * tcp,udp packets
  7626. * b'3 - ADD_IPV4_FIXED_HDR_LEN: Add IPV4 Fixed HDR to length
  7627. * calculation
  7628. * b'4 - ADD_IPV6_FIXED_HDR_LEN: Add IPV6 Fixed HDR to length
  7629. * calculation
  7630. * b'5 - ADD_TCP_FIXED_HDR_LEN: Add TCP Fixed HDR to length
  7631. * calculation
  7632. * b'6 - ADD_UDP_HDR_LEN: Add UDP HDR to length calculation
  7633. * b'7 - CHKSUM_CUM_IP_LEN_EN: IPV4 hdr Checksum over cumulative IP
  7634. * length
  7635. * 0 L4 checksum will be provided in the RX_MSDU_END tlv
  7636. * 1 IPV4 hdr checksum after adjusting for cumulative IP
  7637. * length
  7638. * b'8 - DISABLE_TID_CHECK: 1- Disable TID check for MPDU Sequence
  7639. * num jump
  7640. * b'9 - DISABLE_TA_CHECK: 1- Disable TA check for MPDU Sequence
  7641. * num jump
  7642. * b'10 - DISABLE_QOS_CHECK: 1- Disable checking if qos/nonqos
  7643. * data type switch has happened for MPDU Sequence num jump
  7644. * b'11 - DISABLE_RAW_CHECK: 1- Disable checking for raw packet type
  7645. * for MPDU Sequence num jump
  7646. * b'12 - DISABLE_DECRYPT_ERR_CHECK: 1- Disable fisa cache commands
  7647. * for decrypt errors
  7648. * b'13 - DISABLE_MSDU_DROP_CHECK: 1- Ignore checking of msdu drop
  7649. * while aggregating a msdu
  7650. * b'17:14 - LIMIT, Aggregtion limit for number of MSDUs.
  7651. * The aggregation is done until (number of MSDUs aggregated
  7652. * < LIMIT + 1)
  7653. * b'31:18 - Reserved
  7654. *
  7655. * fisa_control_value - 32bit value FW can write to register
  7656. *
  7657. * dword2 - b'31:0 - FISA_TIMEOUT_THRESH, Timeout threshold for aggregation
  7658. * Threshold value for FISA timeout (units are microseconds).
  7659. * When the global timestamp exceeds this threshold, FISA
  7660. * aggregation will be restarted.
  7661. * A value of 0 means timeout is disabled.
  7662. * Compare the threshold register with timestamp field in
  7663. * flow entry to generate timeout for the flow.
  7664. *
  7665. * |31 18 |17 16|15 8|7 0|
  7666. * |-------------------------------------------------------------|
  7667. * | reserved | pdev_mask | msg type |
  7668. * |-------------------------------------------------------------|
  7669. * | reserved | FISA_CTRL |
  7670. * |-------------------------------------------------------------|
  7671. * | FISA_TIMEOUT_THRESH |
  7672. * |-------------------------------------------------------------|
  7673. */
  7674. PREPACK struct htt_h2t_msg_type_fisa_config_t {
  7675. A_UINT32 msg_type:8,
  7676. pdev_id:8,
  7677. reserved0:16;
  7678. /**
  7679. * @brief fisa_control - RXOLE_RXOLE_R0_FISA_CTRL FISA control register
  7680. * [17:0]
  7681. */
  7682. union {
  7683. /*
  7684. * fisa_control_bits structure is deprecated.
  7685. * Please use fisa_control_bits_v2 going forward.
  7686. */
  7687. struct {
  7688. A_UINT32 fisa_enable: 1,
  7689. ipsec_skip_search: 1,
  7690. nontcp_skip_search: 1,
  7691. add_ipv4_fixed_hdr_len: 1,
  7692. add_ipv6_fixed_hdr_len: 1,
  7693. add_tcp_fixed_hdr_len: 1,
  7694. add_udp_hdr_len: 1,
  7695. chksum_cum_ip_len_en: 1,
  7696. disable_tid_check: 1,
  7697. disable_ta_check: 1,
  7698. disable_qos_check: 1,
  7699. disable_raw_check: 1,
  7700. disable_decrypt_err_check: 1,
  7701. disable_msdu_drop_check: 1,
  7702. fisa_aggr_limit: 4,
  7703. reserved: 14;
  7704. } fisa_control_bits;
  7705. struct {
  7706. A_UINT32 fisa_enable: 1,
  7707. fisa_aggr_limit: 4,
  7708. reserved: 27;
  7709. } fisa_control_bits_v2;
  7710. A_UINT32 fisa_control_value;
  7711. } u_fisa_control;
  7712. /**
  7713. * @brief fisa_timeout_threshold - RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH FISA
  7714. * timeout threshold for aggregation. Unit in usec.
  7715. * [31:0]
  7716. */
  7717. A_UINT32 fisa_timeout_threshold;
  7718. } POSTPACK;
  7719. /* DWord 0: pdev-ID */
  7720. #define HTT_RX_FISA_CONFIG_PDEV_ID_M 0x0000ff00
  7721. #define HTT_RX_FISA_CONFIG_PDEV_ID_S 8
  7722. #define HTT_RX_FISA_CONFIG_PDEV_ID_GET(_var) \
  7723. (((_var) & HTT_RX_FISA_CONFIG_PDEV_ID_M) >> \
  7724. HTT_RX_FISA_CONFIG_PDEV_ID_S)
  7725. #define HTT_RX_FISA_CONFIG_PDEV_ID_SET(_var, _val) \
  7726. do { \
  7727. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_PDEV_ID, _val); \
  7728. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_PDEV_ID_S)); \
  7729. } while (0)
  7730. /* Dword 1: fisa_control_value fisa config */
  7731. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_M 0x00000001
  7732. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_S 0
  7733. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_GET(_var) \
  7734. (((_var) & HTT_RX_FISA_CONFIG_FISA_ENABLE_M) >> \
  7735. HTT_RX_FISA_CONFIG_FISA_ENABLE_S)
  7736. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_SET(_var, _val) \
  7737. do { \
  7738. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_ENABLE, _val); \
  7739. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_ENABLE_S)); \
  7740. } while (0)
  7741. /* Dword 1: fisa_control_value ipsec_skip_search */
  7742. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M 0x00000002
  7743. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S 1
  7744. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_GET(_var) \
  7745. (((_var) & HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M) >> \
  7746. HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)
  7747. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_SET(_var, _val) \
  7748. do { \
  7749. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH, _val); \
  7750. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)); \
  7751. } while (0)
  7752. /* Dword 1: fisa_control_value non_tcp_skip_search */
  7753. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M 0x00000004
  7754. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S 2
  7755. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_GET(_var) \
  7756. (((_var) & HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M) >> \
  7757. HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)
  7758. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_SET(_var, _val) \
  7759. do { \
  7760. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH, _val); \
  7761. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)); \
  7762. } while (0)
  7763. /* Dword 1: fisa_control_value add_ipv4_fixed_hdr */
  7764. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M 0x00000008
  7765. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S 3
  7766. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_GET(_var) \
  7767. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M) >> \
  7768. HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)
  7769. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_SET(_var, _val) \
  7770. do { \
  7771. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN, _val); \
  7772. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)); \
  7773. } while (0)
  7774. /* Dword 1: fisa_control_value add_ipv6_fixed_hdr */
  7775. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M 0x00000010
  7776. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S 4
  7777. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_GET(_var) \
  7778. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M) >> \
  7779. HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)
  7780. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_SET(_var, _val) \
  7781. do { \
  7782. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN, _val); \
  7783. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)); \
  7784. } while (0)
  7785. /* Dword 1: fisa_control_value tcp_fixed_hdr_len */
  7786. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M 0x00000020
  7787. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S 5
  7788. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_GET(_var) \
  7789. (((_var) & HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M) >> \
  7790. HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)
  7791. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_SET(_var, _val) \
  7792. do { \
  7793. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN, _val); \
  7794. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)); \
  7795. } while (0)
  7796. /* Dword 1: fisa_control_value add_udp_hdr_len */
  7797. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M 0x00000040
  7798. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S 6
  7799. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_GET(_var) \
  7800. (((_var) & HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M) >> \
  7801. HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)
  7802. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_SET(_var, _val) \
  7803. do { \
  7804. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN, _val); \
  7805. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)); \
  7806. } while (0)
  7807. /* Dword 1: fisa_control_value chksum_cum_ip_len_en */
  7808. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M 0x00000080
  7809. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S 7
  7810. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_GET(_var) \
  7811. (((_var) & HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M) >> \
  7812. HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)
  7813. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_SET(_var, _val) \
  7814. do { \
  7815. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN, _val); \
  7816. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)); \
  7817. } while (0)
  7818. /* Dword 1: fisa_control_value disable_tid_check */
  7819. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M 0x00000100
  7820. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S 8
  7821. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_GET(_var) \
  7822. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M) >> \
  7823. HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)
  7824. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_SET(_var, _val) \
  7825. do { \
  7826. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK, _val); \
  7827. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)); \
  7828. } while (0)
  7829. /* Dword 1: fisa_control_value disable_ta_check */
  7830. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M 0x00000200
  7831. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S 9
  7832. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_GET(_var) \
  7833. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M) >> \
  7834. HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)
  7835. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_SET(_var, _val) \
  7836. do { \
  7837. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK, _val); \
  7838. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)); \
  7839. } while (0)
  7840. /* Dword 1: fisa_control_value disable_qos_check */
  7841. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M 0x00000400
  7842. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S 10
  7843. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_GET(_var) \
  7844. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M) >> \
  7845. HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)
  7846. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_SET(_var, _val) \
  7847. do { \
  7848. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK, _val); \
  7849. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)); \
  7850. } while (0)
  7851. /* Dword 1: fisa_control_value disable_raw_check */
  7852. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M 0x00000800
  7853. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S 11
  7854. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_GET(_var) \
  7855. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M) >> \
  7856. HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)
  7857. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_SET(_var, _val) \
  7858. do { \
  7859. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK, _val); \
  7860. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)); \
  7861. } while (0)
  7862. /* Dword 1: fisa_control_value disable_decrypt_err_check */
  7863. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M 0x00001000
  7864. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S 12
  7865. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_GET(_var) \
  7866. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M) >> \
  7867. HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)
  7868. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_SET(_var, _val) \
  7869. do { \
  7870. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK, _val); \
  7871. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)); \
  7872. } while (0)
  7873. /* Dword 1: fisa_control_value disable_msdu_drop_check */
  7874. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M 0x00002000
  7875. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S 13
  7876. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_GET(_var) \
  7877. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M) >> \
  7878. HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)
  7879. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_SET(_var, _val) \
  7880. do { \
  7881. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK, _val); \
  7882. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)); \
  7883. } while (0)
  7884. /* Dword 1: fisa_control_value fisa_aggr_limit */
  7885. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M 0x0003c000
  7886. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S 14
  7887. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_GET(_var) \
  7888. (((_var) & HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M) >> \
  7889. HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)
  7890. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_SET(_var, _val) \
  7891. do { \
  7892. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT, _val); \
  7893. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)); \
  7894. } while (0)
  7895. /* Dword 1: fisa_control_value fisa config */
  7896. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M 0x00000001
  7897. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S 0
  7898. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_GET(_var) \
  7899. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M) >> \
  7900. HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)
  7901. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_SET(_var, _val) \
  7902. do { \
  7903. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_ENABLE, _val); \
  7904. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)); \
  7905. } while (0)
  7906. /* Dword 1: fisa_control_value fisa_aggr_limit */
  7907. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M 0x0000001e
  7908. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S 1
  7909. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_GET(_var) \
  7910. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M) >> \
  7911. HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)
  7912. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_SET(_var, _val) \
  7913. do { \
  7914. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT, _val); \
  7915. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)); \
  7916. } while (0)
  7917. PREPACK struct htt_h2t_msg_rx_fse_setup_t {
  7918. A_UINT32 msg_type:8, /* HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG */
  7919. pdev_id:8,
  7920. reserved0:16;
  7921. A_UINT32 num_records:20,
  7922. max_search:8,
  7923. ip_da_sa:2, /* htt_ip_da_sa_prefix enumeration */
  7924. reserved1:2;
  7925. A_UINT32 base_addr_lo;
  7926. A_UINT32 base_addr_hi;
  7927. A_UINT32 toeplitz31_0;
  7928. A_UINT32 toeplitz63_32;
  7929. A_UINT32 toeplitz95_64;
  7930. A_UINT32 toeplitz127_96;
  7931. A_UINT32 toeplitz159_128;
  7932. A_UINT32 toeplitz191_160;
  7933. A_UINT32 toeplitz223_192;
  7934. A_UINT32 toeplitz255_224;
  7935. A_UINT32 toeplitz287_256;
  7936. A_UINT32 toeplitz314_288:27,
  7937. reserved2:5;
  7938. } POSTPACK;
  7939. #define HTT_RX_FSE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_fse_setup_t))
  7940. #define HTT_RX_FSE_OPERATION_SZ (sizeof(struct htt_h2t_msg_rx_fse_operation_t))
  7941. #define HTT_RX_FISA_CONFIG_SZ (sizeof(struct htt_h2t_msg_type_fisa_config_t))
  7942. #define HTT_RX_FSE_SETUP_HASH_314_288_M 0x07ffffff
  7943. #define HTT_RX_FSE_SETUP_HASH_314_288_S 0
  7944. /* DWORD 0: Pdev ID */
  7945. #define HTT_RX_FSE_SETUP_PDEV_ID_M 0x0000ff00
  7946. #define HTT_RX_FSE_SETUP_PDEV_ID_S 8
  7947. #define HTT_RX_FSE_SETUP_PDEV_ID_GET(_var) \
  7948. (((_var) & HTT_RX_FSE_SETUP_PDEV_ID_M) >> \
  7949. HTT_RX_FSE_SETUP_PDEV_ID_S)
  7950. #define HTT_RX_FSE_SETUP_PDEV_ID_SET(_var, _val) \
  7951. do { \
  7952. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_PDEV_ID, _val); \
  7953. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_PDEV_ID_S)); \
  7954. } while (0)
  7955. /* DWORD 1:num of records */
  7956. #define HTT_RX_FSE_SETUP_NUM_REC_M 0x000fffff
  7957. #define HTT_RX_FSE_SETUP_NUM_REC_S 0
  7958. #define HTT_RX_FSE_SETUP_NUM_REC_GET(_var) \
  7959. (((_var) & HTT_RX_FSE_SETUP_NUM_REC_M) >> \
  7960. HTT_RX_FSE_SETUP_NUM_REC_S)
  7961. #define HTT_RX_FSE_SETUP_NUM_REC_SET(_var, _val) \
  7962. do { \
  7963. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_NUM_REC, _val); \
  7964. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_NUM_REC_S)); \
  7965. } while (0)
  7966. /* DWORD 1:max_search */
  7967. #define HTT_RX_FSE_SETUP_MAX_SEARCH_M 0x0ff00000
  7968. #define HTT_RX_FSE_SETUP_MAX_SEARCH_S 20
  7969. #define HTT_RX_FSE_SETUP_MAX_SEARCH_GET(_var) \
  7970. (((_var) & HTT_RX_FSE_SETUP_MAX_SEARCH_M) >> \
  7971. HTT_RX_FSE_SETUP_MAX_SEARCH_S)
  7972. #define HTT_RX_FSE_SETUP_MAX_SEARCH_SET(_var, _val) \
  7973. do { \
  7974. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_MAX_SEARCH, _val); \
  7975. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_MAX_SEARCH_S)); \
  7976. } while (0)
  7977. /* DWORD 1:ip_da_sa prefix */
  7978. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M 0x30000000
  7979. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S 28
  7980. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_GET(_var) \
  7981. (((_var) & HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M) >> \
  7982. HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)
  7983. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_SET(_var, _val) \
  7984. do { \
  7985. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX, _val); \
  7986. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)); \
  7987. } while (0)
  7988. /* DWORD 2: Base Address LO */
  7989. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_M 0xffffffff
  7990. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_S 0
  7991. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_GET(_var) \
  7992. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_LO_M) >> \
  7993. HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)
  7994. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_SET(_var, _val) \
  7995. do { \
  7996. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_LO, _val); \
  7997. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)); \
  7998. } while (0)
  7999. /* DWORD 3: Base Address High */
  8000. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_M 0xffffffff
  8001. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_S 0
  8002. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_GET(_var) \
  8003. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_HI_M) >> \
  8004. HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)
  8005. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_SET(_var, _val) \
  8006. do { \
  8007. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_HI, _val); \
  8008. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)); \
  8009. } while (0)
  8010. /* DWORD 4-12: Hash Value */
  8011. #define HTT_RX_FSE_SETUP_HASH_VALUE_M 0xffffffff
  8012. #define HTT_RX_FSE_SETUP_HASH_VALUE_S 0
  8013. #define HTT_RX_FSE_SETUP_HASH_VALUE_GET(_var) \
  8014. (((_var) & HTT_RX_FSE_SETUP_HASH_VALUE_M) >> \
  8015. HTT_RX_FSE_SETUP_HASH_VALUE_S)
  8016. #define HTT_RX_FSE_SETUP_HASH_VALUE_SET(_var, _val) \
  8017. do { \
  8018. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_VALUE, _val); \
  8019. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_VALUE_S)); \
  8020. } while (0)
  8021. /* DWORD 13: Hash Value 314:288 bits */
  8022. #define HTT_RX_FSE_SETUP_HASH_314_288_GET(_var) \
  8023. (((_var) & HTT_RX_FSE_SETUP_HASH_314_288_M) >> \
  8024. HTT_RX_FSE_SETUP_HASH_314_288_S)
  8025. #define HTT_RX_FSE_SETUP_HASH_314_288_SET(_var, _val) \
  8026. do { \
  8027. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_314_288, _val); \
  8028. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_314_288_S)); \
  8029. } while (0)
  8030. /**
  8031. * @brief Host-->target HTT RX FSE operation message
  8032. *
  8033. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  8034. *
  8035. * @details
  8036. * The host will send this Flow Search Engine (FSE) operation message for
  8037. * every flow add/delete operation.
  8038. * The FSE operation includes FSE full cache invalidation or individual entry
  8039. * invalidation.
  8040. * This message can be sent per SOC or per PDEV which is differentiated
  8041. * by pdev id values.
  8042. *
  8043. * |31 16|15 8|7 1|0|
  8044. * |-------------------------------------------------------------|
  8045. * | reserved | pdev_id | MSG_TYPE |
  8046. * |-------------------------------------------------------------|
  8047. * | reserved | operation |I|
  8048. * |-------------------------------------------------------------|
  8049. * | ip_src_addr_31_0 |
  8050. * |-------------------------------------------------------------|
  8051. * | ip_src_addr_63_32 |
  8052. * |-------------------------------------------------------------|
  8053. * | ip_src_addr_95_64 |
  8054. * |-------------------------------------------------------------|
  8055. * | ip_src_addr_127_96 |
  8056. * |-------------------------------------------------------------|
  8057. * | ip_dst_addr_31_0 |
  8058. * |-------------------------------------------------------------|
  8059. * | ip_dst_addr_63_32 |
  8060. * |-------------------------------------------------------------|
  8061. * | ip_dst_addr_95_64 |
  8062. * |-------------------------------------------------------------|
  8063. * | ip_dst_addr_127_96 |
  8064. * |-------------------------------------------------------------|
  8065. * | l4_dst_port | l4_src_port |
  8066. * | (32-bit SPI incase of IPsec) |
  8067. * |-------------------------------------------------------------|
  8068. * | reserved | l4_proto |
  8069. * |-------------------------------------------------------------|
  8070. *
  8071. * where I is 1-bit ipsec_valid.
  8072. *
  8073. * The following field definitions describe the format of the RX FSE operation
  8074. * message sent from the host to target for every add/delete flow entry to flow
  8075. * table.
  8076. *
  8077. * Header fields:
  8078. * dword0 - b'7:0 - msg_type: This will be set to
  8079. * 0x13 (HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG)
  8080. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8081. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8082. * specified pdev's LMAC ring.
  8083. * b'31:16 - reserved : Reserved for future use
  8084. * dword1 - b'0 - ipsec_valid: This indicates protocol IP or IPsec
  8085. * (Internet Protocol Security).
  8086. * IPsec describes the framework for providing security at
  8087. * IP layer. IPsec is defined for both versions of IP:
  8088. * IPV4 and IPV6.
  8089. * Please refer to htt_rx_flow_proto enumeration below for
  8090. * more info.
  8091. * ipsec_valid = 1 for IPSEC packets
  8092. * ipsec_valid = 0 for IP Packets
  8093. * b'7:1 - operation: This indicates types of FSE operation.
  8094. * Refer to htt_rx_fse_operation enumeration:
  8095. * 0 - No Cache Invalidation required
  8096. * 1 - Cache invalidate only one entry given by IP
  8097. * src/dest address at DWORD[2:9]
  8098. * 2 - Complete FSE Cache Invalidation
  8099. * 3 - FSE Disable
  8100. * 4 - FSE Enable
  8101. * b'31:8 - reserved: Reserved for future use
  8102. * dword2:9-b'31:0 - IP src/dest: IPV4/IPV6 source and destination address
  8103. * for per flow addition/deletion
  8104. * For IPV4 src/dest addresses, the first A_UINT32 is used
  8105. * and the subsequent 3 A_UINT32 will be padding bytes.
  8106. * For IPV6 src/dest Addresses, all A_UINT32 are used.
  8107. * dword10 -b'31:0 - L4 src port (15:0): 16-bit Source Port numbers range
  8108. * from 0 to 65535 but only 0 to 1023 are designated as
  8109. * well-known ports. Refer to [RFC1700] for more details.
  8110. * This field is valid only if
  8111. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  8112. * - L4 dest port (31:16): 16-bit Destination Port numbers
  8113. * range from 0 to 65535 but only 0 to 1023 are designated
  8114. * as well-known ports. Refer to [RFC1700] for more details.
  8115. * This field is valid only if
  8116. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  8117. * - SPI (31:0): Security Parameters Index is an
  8118. * identification tag added to the header while using IPsec
  8119. * for tunneling the IP traffici.
  8120. * Valid only if IPSec_valid bit (in DWORD1) is set to 1.
  8121. * dword11 -b'7:0 - l4_proto: This carries L4 protocol numbers, which are
  8122. * Assigned Internet Protocol Numbers.
  8123. * l4_proto numbers for standard protocol like UDP/TCP
  8124. * protocol at l4 layer, e.g. l4_proto = 6 for TCP,
  8125. * l4_proto = 17 for UDP etc.
  8126. * b'31:8 - reserved: Reserved for future use.
  8127. *
  8128. */
  8129. PREPACK struct htt_h2t_msg_rx_fse_operation_t {
  8130. A_UINT32 msg_type:8,
  8131. pdev_id:8,
  8132. reserved0:16;
  8133. A_UINT32 ipsec_valid:1,
  8134. operation:7,
  8135. reserved1:24;
  8136. A_UINT32 ip_src_addr_31_0;
  8137. A_UINT32 ip_src_addr_63_32;
  8138. A_UINT32 ip_src_addr_95_64;
  8139. A_UINT32 ip_src_addr_127_96;
  8140. A_UINT32 ip_dest_addr_31_0;
  8141. A_UINT32 ip_dest_addr_63_32;
  8142. A_UINT32 ip_dest_addr_95_64;
  8143. A_UINT32 ip_dest_addr_127_96;
  8144. union {
  8145. A_UINT32 spi;
  8146. struct {
  8147. A_UINT32 l4_src_port:16,
  8148. l4_dest_port:16;
  8149. } ip;
  8150. } u;
  8151. A_UINT32 l4_proto:8,
  8152. reserved:24;
  8153. } POSTPACK;
  8154. /**
  8155. * @brief Host-->target HTT RX Full monitor mode register configuration message
  8156. *
  8157. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE
  8158. *
  8159. * @details
  8160. * The host will send this Full monitor mode register configuration message.
  8161. * This message can be sent per SOC or per PDEV which is differentiated
  8162. * by pdev id values.
  8163. *
  8164. * |31 16|15 11|10 8|7 3|2|1|0|
  8165. * |-------------------------------------------------------------|
  8166. * | reserved | pdev_id | MSG_TYPE |
  8167. * |-------------------------------------------------------------|
  8168. * | reserved |Release Ring |N|Z|E|
  8169. * |-------------------------------------------------------------|
  8170. *
  8171. * where E is 1-bit full monitor mode enable/disable.
  8172. * Z is 1-bit additional descriptor for zero mpdu enable/disable
  8173. * N is 1-bit additional descriptor for non zero mdpu enable/disable
  8174. *
  8175. * The following field definitions describe the format of the full monitor
  8176. * mode configuration message sent from the host to target for each pdev.
  8177. *
  8178. * Header fields:
  8179. * dword0 - b'7:0 - msg_type: This will be set to
  8180. * 0x17 (HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE)
  8181. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8182. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8183. * specified pdev's LMAC ring.
  8184. * b'31:16 - reserved : Reserved for future use.
  8185. * dword1 - b'0 - full_monitor_mode enable: This indicates that the full
  8186. * monitor mode rxdma register is to be enabled or disabled.
  8187. * b'1 - addnl_descs_zero_mpdus_end: This indicates that the
  8188. * additional descriptors at ppdu end for zero mpdus
  8189. * enabled or disabled.
  8190. * b'2 - addnl_descs_non_zero_mpdus_end: This indicates that the
  8191. * additional descriptors at ppdu end for non zero mpdus
  8192. * enabled or disabled.
  8193. * b'10:3 - release_ring: This indicates the destination ring
  8194. * selection for the descriptor at the end of PPDU
  8195. * 0 - REO ring select
  8196. * 1 - FW ring select
  8197. * 2 - SW ring select
  8198. * 3 - Release ring select
  8199. * Refer to htt_rx_full_mon_release_ring.
  8200. * b'31:11 - reserved for future use
  8201. */
  8202. PREPACK struct htt_h2t_msg_rx_full_monitor_mode_t {
  8203. A_UINT32 msg_type:8,
  8204. pdev_id:8,
  8205. reserved0:16;
  8206. A_UINT32 full_monitor_mode_enable:1,
  8207. addnl_descs_zero_mpdus_end:1,
  8208. addnl_descs_non_zero_mpdus_end:1,
  8209. release_ring:8,
  8210. reserved1:21;
  8211. } POSTPACK;
  8212. /**
  8213. * Enumeration for full monitor mode destination ring select
  8214. * 0 - REO destination ring select
  8215. * 1 - FW destination ring select
  8216. * 2 - SW destination ring select
  8217. * 3 - Release destination ring select
  8218. */
  8219. enum htt_rx_full_mon_release_ring {
  8220. HTT_RX_MON_RING_REO,
  8221. HTT_RX_MON_RING_FW,
  8222. HTT_RX_MON_RING_SW,
  8223. HTT_RX_MON_RING_RELEASE,
  8224. };
  8225. #define HTT_RX_FULL_MONITOR_MODE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_full_monitor_mode_t))
  8226. /* DWORD 0: Pdev ID */
  8227. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M 0x0000ff00
  8228. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S 8
  8229. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_GET(_var) \
  8230. (((_var) & HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M) >> \
  8231. HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)
  8232. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_SET(_var, _val) \
  8233. do { \
  8234. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID, _val); \
  8235. ((_var) |= ((_val) << HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)); \
  8236. } while (0)
  8237. /* DWORD 1:ENABLE */
  8238. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_M 0x00000001
  8239. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_S 0
  8240. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_SET(word, enable) \
  8241. do { \
  8242. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ENABLE, enable); \
  8243. (word) |= ((enable) << HTT_RX_FULL_MONITOR_MODE_ENABLE_S); \
  8244. } while (0)
  8245. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_GET(word) \
  8246. (((word) & HTT_RX_FULL_MONITOR_MODE_ENABLE_M) >> HTT_RX_FULL_MONITOR_MODE_ENABLE_S)
  8247. /* DWORD 1:ZERO_MPDU */
  8248. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M 0x00000002
  8249. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S 1
  8250. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_SET(word, zerompdu) \
  8251. do { \
  8252. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU, zerompdu); \
  8253. (word) |= ((zerompdu) << HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S); \
  8254. } while (0)
  8255. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_GET(word) \
  8256. (((word) & HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S)
  8257. /* DWORD 1:NON_ZERO_MPDU */
  8258. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M 0x00000004
  8259. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S 2
  8260. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_SET(word, nonzerompdu) \
  8261. do { \
  8262. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU, nonzerompdu); \
  8263. (word) |= ((nonzerompdu) << HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S); \
  8264. } while (0)
  8265. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_GET(word) \
  8266. (((word) & HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S)
  8267. /* DWORD 1:RELEASE_RINGS */
  8268. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M 0x000007f8
  8269. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S 3
  8270. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_SET(word, releaserings) \
  8271. do { \
  8272. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS, releaserings); \
  8273. (word) |= ((releaserings) << HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S); \
  8274. } while (0)
  8275. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_GET(word) \
  8276. (((word) & HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M) >> HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S)
  8277. /**
  8278. * Enumeration for IP Protocol or IPSEC Protocol
  8279. * IPsec describes the framework for providing security at IP layer.
  8280. * IPsec is defined for both versions of IP: IPV4 and IPV6.
  8281. */
  8282. enum htt_rx_flow_proto {
  8283. HTT_RX_FLOW_IP_PROTO,
  8284. HTT_RX_FLOW_IPSEC_PROTO,
  8285. };
  8286. /**
  8287. * Enumeration for FSE Cache Invalidation
  8288. * 0 - No Cache Invalidation required
  8289. * 1 - Cache invalidate only one entry given by IP src/dest address at DWORD2:9
  8290. * 2 - Complete FSE Cache Invalidation
  8291. * 3 - FSE Disable
  8292. * 4 - FSE Enable
  8293. */
  8294. enum htt_rx_fse_operation {
  8295. HTT_RX_FSE_CACHE_INVALIDATE_NONE,
  8296. HTT_RX_FSE_CACHE_INVALIDATE_ENTRY,
  8297. HTT_RX_FSE_CACHE_INVALIDATE_FULL,
  8298. HTT_RX_FSE_DISABLE,
  8299. HTT_RX_FSE_ENABLE,
  8300. };
  8301. /* DWORD 0: Pdev ID */
  8302. #define HTT_RX_FSE_OPERATION_PDEV_ID_M 0x0000ff00
  8303. #define HTT_RX_FSE_OPERATION_PDEV_ID_S 8
  8304. #define HTT_RX_FSE_OPERATION_PDEV_ID_GET(_var) \
  8305. (((_var) & HTT_RX_FSE_OPERATION_PDEV_ID_M) >> \
  8306. HTT_RX_FSE_OPERATION_PDEV_ID_S)
  8307. #define HTT_RX_FSE_OPERATION_PDEV_ID_SET(_var, _val) \
  8308. do { \
  8309. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_PDEV_ID, _val); \
  8310. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_PDEV_ID_S)); \
  8311. } while (0)
  8312. /* DWORD 1:IP PROTO or IPSEC */
  8313. #define HTT_RX_FSE_IPSEC_VALID_M 0x00000001
  8314. #define HTT_RX_FSE_IPSEC_VALID_S 0
  8315. #define HTT_RX_FSE_IPSEC_VALID_SET(word, ipsec_valid) \
  8316. do { \
  8317. HTT_CHECK_SET_VAL(HTT_RX_FSE_IPSEC_VALID, ipsec_valid); \
  8318. (word) |= ((ipsec_valid) << HTT_RX_FSE_IPSEC_VALID_S); \
  8319. } while (0)
  8320. #define HTT_RX_FSE_IPSEC_VALID_GET(word) \
  8321. (((word) & HTT_RX_FSE_IPSEC_VALID_M) >> HTT_RX_FSE_IPSEC_VALID_S)
  8322. /* DWORD 1:FSE Operation */
  8323. #define HTT_RX_FSE_OPERATION_M 0x000000fe
  8324. #define HTT_RX_FSE_OPERATION_S 1
  8325. #define HTT_RX_FSE_OPERATION_SET(word, op_val) \
  8326. do { \
  8327. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION, op_val); \
  8328. (word) |= ((op_val) << HTT_RX_FSE_OPERATION_S); \
  8329. } while (0)
  8330. #define HTT_RX_FSE_OPERATION_GET(word) \
  8331. (((word) & HTT_RX_FSE_OPERATION_M) >> HTT_RX_FSE_OPERATION_S)
  8332. /* DWORD 2-9:IP Address */
  8333. #define HTT_RX_FSE_OPERATION_IP_ADDR_M 0xffffffff
  8334. #define HTT_RX_FSE_OPERATION_IP_ADDR_S 0
  8335. #define HTT_RX_FSE_OPERATION_IP_ADDR_GET(_var) \
  8336. (((_var) & HTT_RX_FSE_OPERATION_IP_ADDR_M) >> \
  8337. HTT_RX_FSE_OPERATION_IP_ADDR_S)
  8338. #define HTT_RX_FSE_OPERATION_IP_ADDR_SET(_var, _val) \
  8339. do { \
  8340. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_IP_ADDR, _val); \
  8341. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_IP_ADDR_S)); \
  8342. } while (0)
  8343. /* DWORD 10:Source Port Number */
  8344. #define HTT_RX_FSE_SOURCEPORT_M 0x0000ffff
  8345. #define HTT_RX_FSE_SOURCEPORT_S 0
  8346. #define HTT_RX_FSE_SOURCEPORT_SET(word, sport) \
  8347. do { \
  8348. HTT_CHECK_SET_VAL(HTT_RX_FSE_SOURCEPORT, sport); \
  8349. (word) |= ((sport) << HTT_RX_FSE_SOURCEPORT_S); \
  8350. } while (0)
  8351. #define HTT_RX_FSE_SOURCEPORT_GET(word) \
  8352. (((word) & HTT_RX_FSE_SOURCEPORT_M) >> HTT_RX_FSE_SOURCEPORT_S)
  8353. /* DWORD 11:Destination Port Number */
  8354. #define HTT_RX_FSE_DESTPORT_M 0xffff0000
  8355. #define HTT_RX_FSE_DESTPORT_S 16
  8356. #define HTT_RX_FSE_DESTPORT_SET(word, dport) \
  8357. do { \
  8358. HTT_CHECK_SET_VAL(HTT_RX_FSE_DESTPORT, dport); \
  8359. (word) |= ((dport) << HTT_RX_FSE_DESTPORT_S); \
  8360. } while (0)
  8361. #define HTT_RX_FSE_DESTPORT_GET(word) \
  8362. (((word) & HTT_RX_FSE_DESTPORT_M) >> HTT_RX_FSE_DESTPORT_S)
  8363. /* DWORD 10-11:SPI (In case of IPSEC) */
  8364. #define HTT_RX_FSE_OPERATION_SPI_M 0xffffffff
  8365. #define HTT_RX_FSE_OPERATION_SPI_S 0
  8366. #define HTT_RX_FSE_OPERATION_SPI_GET(_var) \
  8367. (((_var) & HTT_RX_FSE_OPERATION_SPI_ADDR_M) >> \
  8368. HTT_RX_FSE_OPERATION_SPI_ADDR_S)
  8369. #define HTT_RX_FSE_OPERATION_SPI_SET(_var, _val) \
  8370. do { \
  8371. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_SPI, _val); \
  8372. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_SPI_S)); \
  8373. } while (0)
  8374. /* DWORD 12:L4 PROTO */
  8375. #define HTT_RX_FSE_L4_PROTO_M 0x000000ff
  8376. #define HTT_RX_FSE_L4_PROTO_S 0
  8377. #define HTT_RX_FSE_L4_PROTO_SET(word, proto_val) \
  8378. do { \
  8379. HTT_CHECK_SET_VAL(HTT_RX_FSE_L4_PROTO, proto_val); \
  8380. (word) |= ((proto_val) << HTT_RX_FSE_L4_PROTO_S); \
  8381. } while (0)
  8382. #define HTT_RX_FSE_L4_PROTO_GET(word) \
  8383. (((word) & HTT_RX_FSE_L4_PROTO_M) >> HTT_RX_FSE_L4_PROTO_S)
  8384. /**
  8385. * @brief host --> target Receive to configure the RxOLE 3-tuple Hash
  8386. *
  8387. * MSG_TYPE => HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  8388. *
  8389. * |31 24|23 |15 8|7 2|1|0|
  8390. * |----------------+----------------+----------------+----------------|
  8391. * | reserved | pdev_id | msg_type |
  8392. * |---------------------------------+----------------+----------------|
  8393. * | reserved |E|F|
  8394. * |---------------------------------+----------------+----------------|
  8395. * Where E = Configure the target to provide the 3-tuple hash value in
  8396. * toeplitz_hash_2_or_4 field of rx_msdu_start tlv
  8397. * F = Configure the target to provide the 3-tuple hash value in
  8398. * flow_id_toeplitz field of rx_msdu_start tlv
  8399. *
  8400. * The following field definitions describe the format of the 3 tuple hash value
  8401. * message sent from the host to target as part of initialization sequence.
  8402. *
  8403. * Header fields:
  8404. * dword0 - b'7:0 - msg_type: This will be set to
  8405. * 0x16 (HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG)
  8406. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8407. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8408. * specified pdev's LMAC ring.
  8409. * b'31:16 - reserved : Reserved for future use
  8410. * dword1 - b'0 - flow_id_toeplitz_field_enable
  8411. * b'1 - toeplitz_hash_2_or_4_field_enable
  8412. * b'31:2 - reserved : Reserved for future use
  8413. * ---------+------+----------------------------------------------------------
  8414. * bit1 | bit0 | Functionality
  8415. * ---------+------+----------------------------------------------------------
  8416. * 0 | 1 | Configure the target to provide the 3 tuple hash value
  8417. * | | in flow_id_toeplitz field
  8418. * ---------+------+----------------------------------------------------------
  8419. * 1 | 0 | Configure the target to provide the 3 tuple hash value
  8420. * | | in toeplitz_hash_2_or_4 field
  8421. * ---------+------+----------------------------------------------------------
  8422. * 1 | 1 | Configure the target to provide the 3 tuple hash value
  8423. * | | in both flow_id_toeplitz & toeplitz_hash_2_or_4 field
  8424. * ---------+------+----------------------------------------------------------
  8425. * 0 | 0 | Configure the target to provide the 5 tuple hash value
  8426. * | | in flow_id_toeplitz field 2 or 4 tuple has value in
  8427. * | | toeplitz_hash_2_or_4 field
  8428. *----------------------------------------------------------------------------
  8429. */
  8430. PREPACK struct htt_h2t_msg_rx_3_tuple_hash_cfg_t {
  8431. A_UINT32 msg_type :8,
  8432. pdev_id :8,
  8433. reserved0 :16;
  8434. A_UINT32 flow_id_toeplitz_field_enable :1,
  8435. toeplitz_hash_2_or_4_field_enable :1,
  8436. reserved1 :30;
  8437. } POSTPACK;
  8438. /* DWORD0 : pdev_id configuration Macros */
  8439. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_M 0xff00
  8440. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_S 8
  8441. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_GET(_var) \
  8442. (((_var) & HTT_H2T_3_TUPLE_HASH_PDEV_ID_M) >> \
  8443. HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)
  8444. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_SET(_var, _val) \
  8445. do { \
  8446. HTT_CHECK_SET_VAL(HTT_H2T_3_TUPLE_HASH_PDEV_ID, _val); \
  8447. ((_var) |= ((_val) << HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)); \
  8448. } while (0)
  8449. /* DWORD1: rx 3 tuple hash value reception field configuration Macros */
  8450. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M 0x1
  8451. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S 0
  8452. #define HTT_FLOW_ID_TOEPLITZ_FIELD_CONFIG_GET(_var) \
  8453. (((_var) & HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M) >> \
  8454. HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)
  8455. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_SET(_var, _val) \
  8456. do { \
  8457. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG, _val); \
  8458. ((_var) |= ((_val) << HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)); \
  8459. } while (0)
  8460. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M 0x2
  8461. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S 1
  8462. #define HTT_TOEPLITZ_2_OR_4_FIELD_CONFIG_GET(_var) \
  8463. (((_var) & HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M) >> \
  8464. HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)
  8465. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_SET(_var, _val) \
  8466. do { \
  8467. HTT_CHECK_SET_VAL(HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG, _val); \
  8468. ((_var) |= ((_val) << HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)); \
  8469. } while (0)
  8470. #define HTT_3_TUPLE_HASH_CFG_REQ_BYTES 8
  8471. /**
  8472. * @brief host --> target Host PA Address Size
  8473. *
  8474. * MSG_TYPE => HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE
  8475. *
  8476. * @details
  8477. * The HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE message is sent by the host to
  8478. * provide the physical start address and size of each of the memory
  8479. * areas within host DDR that the target FW may need to access.
  8480. *
  8481. * For example, the host can use this message to allow the target FW
  8482. * to set up access to the host's pools of TQM link descriptors.
  8483. * The message would appear as follows:
  8484. *
  8485. * |31 24|23 16|15 8|7 0|
  8486. * |----------------+----------------+----------------+----------------|
  8487. * | reserved | num_entries | msg_type |
  8488. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8489. * | mem area 0 size |
  8490. * |----------------+----------------+----------------+----------------|
  8491. * | mem area 0 physical_address_lo |
  8492. * |----------------+----------------+----------------+----------------|
  8493. * | mem area 0 physical_address_hi |
  8494. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8495. * | mem area 1 size |
  8496. * |----------------+----------------+----------------+----------------|
  8497. * | mem area 1 physical_address_lo |
  8498. * |----------------+----------------+----------------+----------------|
  8499. * | mem area 1 physical_address_hi |
  8500. * |----------------+----------------+----------------+----------------|
  8501. * ...
  8502. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8503. * | mem area N size |
  8504. * |----------------+----------------+----------------+----------------|
  8505. * | mem area N physical_address_lo |
  8506. * |----------------+----------------+----------------+----------------|
  8507. * | mem area N physical_address_hi |
  8508. * |----------------+----------------+----------------+----------------|
  8509. *
  8510. * The message is interpreted as follows:
  8511. * dword0 - b'0:7 - msg_type: This will be set to
  8512. * 0x18 (HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE)
  8513. * b'8:15 - number_entries: Indicated the number of host memory
  8514. * areas specified within the remainder of the message
  8515. * b'16:31 - reserved.
  8516. * dword1 - b'0:31 - memory area 0 size in bytes
  8517. * dword2 - b'0:31 - memory area 0 physical address, lower 32 bits
  8518. * dword3 - b'0:31 - memory area 0 physical address, upper 32 bits
  8519. * and similar for memory area 1 through memory area N.
  8520. */
  8521. PREPACK struct htt_h2t_host_paddr_size {
  8522. A_UINT32 msg_type: 8,
  8523. num_entries: 8,
  8524. reserved: 16;
  8525. } POSTPACK;
  8526. PREPACK struct htt_h2t_host_paddr_size_entry_t {
  8527. A_UINT32 size;
  8528. A_UINT32 physical_address_lo;
  8529. A_UINT32 physical_address_hi;
  8530. } POSTPACK;
  8531. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE \
  8532. (sizeof(struct htt_h2t_host_paddr_size_entry_t))
  8533. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_DWORDS \
  8534. (HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE >> 2)
  8535. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M 0x0000FF00
  8536. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S 8
  8537. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_GET(_var) \
  8538. (((_var) & HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M) >> \
  8539. HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)
  8540. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_SET(_var, _val) \
  8541. do { \
  8542. HTT_CHECK_SET_VAL(HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES, _val); \
  8543. ((_var) |= ((_val) << HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)); \
  8544. } while (0)
  8545. /**
  8546. * @brief host --> target Host RXDMA RXOLE PPE register configuration
  8547. *
  8548. * MSG_TYPE => HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG
  8549. *
  8550. * @details
  8551. * The HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG message is sent by the host to
  8552. * provide the PPE DS register confiuration for RXOLE and RXDMA.
  8553. *
  8554. * The message would appear as follows:
  8555. *
  8556. * |31 19|18 |17 |16 |15 |14 |13 9|8|7 0|
  8557. * |---------------------------------+---+---+----------+-+-----------|
  8558. * | reserved |IFO|DNO|DRO|IBO|MIO| RDI |O| msg_type |
  8559. * |---------------------+---+---+---+---+---+----------+-+-----------|
  8560. *
  8561. *
  8562. * The message is interpreted as follows:
  8563. * dword0 - b'0:7 - msg_type: This will be set to
  8564. * 0x19 (HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG)
  8565. * b'8 - override bit to drive MSDUs to PPE ring
  8566. * b'9:13 - REO destination ring indication
  8567. * b'14 - Multi buffer msdu override enable bit
  8568. * b'15 - Intra BSS override
  8569. * b'16 - Decap raw override
  8570. * b'17 - Decap Native wifi override
  8571. * b'18 - IP frag override
  8572. * b'19:31 - reserved
  8573. */
  8574. PREPACK struct htt_h2t_msg_type_rxdma_rxole_ppe_cfg_t {
  8575. A_UINT32 msg_type: 8, /* HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG */
  8576. override: 1,
  8577. reo_destination_indication: 5,
  8578. multi_buffer_msdu_override_en: 1,
  8579. intra_bss_override: 1,
  8580. decap_raw_override: 1,
  8581. decap_nwifi_override: 1,
  8582. ip_frag_override: 1,
  8583. reserved: 13;
  8584. } POSTPACK;
  8585. /* DWORD 0: Override */
  8586. #define HTT_PPE_CFG_OVERRIDE_M 0x00000100
  8587. #define HTT_PPE_CFG_OVERRIDE_S 8
  8588. #define HTT_PPE_CFG_OVERRIDE_GET(_var) \
  8589. (((_var) & HTT_PPE_CFG_OVERRIDE_M) >> \
  8590. HTT_PPE_CFG_OVERRIDE_S)
  8591. #define HTT_PPE_CFG_OVERRIDE_SET(_var, _val) \
  8592. do { \
  8593. HTT_CHECK_SET_VAL(HTT_PPE_CFG_OVERRIDE, _val); \
  8594. ((_var) |= ((_val) << HTT_PPE_CFG_OVERRIDE_S)); \
  8595. } while (0)
  8596. /* DWORD 0: REO Destination Indication*/
  8597. #define HTT_PPE_CFG_REO_DEST_IND_M 0x00003E00
  8598. #define HTT_PPE_CFG_REO_DEST_IND_S 9
  8599. #define HTT_PPE_CFG_REO_DEST_IND_GET(_var) \
  8600. (((_var) & HTT_PPE_CFG_REO_DEST_IND_M) >> \
  8601. HTT_PPE_CFG_REO_DEST_IND_S)
  8602. #define HTT_PPE_CFG_REO_DEST_IND_SET(_var, _val) \
  8603. do { \
  8604. HTT_CHECK_SET_VAL(HTT_PPE_CFG_REO_DEST_IND, _val); \
  8605. ((_var) |= ((_val) << HTT_PPE_CFG_REO_DEST_IND_S)); \
  8606. } while (0)
  8607. /* DWORD 0: Multi buffer MSDU override */
  8608. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M 0x00004000
  8609. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S 14
  8610. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_GET(_var) \
  8611. (((_var) & HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M) >> \
  8612. HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)
  8613. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_SET(_var, _val) \
  8614. do { \
  8615. HTT_CHECK_SET_VAL(HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN, _val); \
  8616. ((_var) |= ((_val) << HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)); \
  8617. } while (0)
  8618. /* DWORD 0: Intra BSS override */
  8619. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M 0x00008000
  8620. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S 15
  8621. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_GET(_var) \
  8622. (((_var) & HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M) >> \
  8623. HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)
  8624. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_SET(_var, _val) \
  8625. do { \
  8626. HTT_CHECK_SET_VAL(HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN, _val); \
  8627. ((_var) |= ((_val) << HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)); \
  8628. } while (0)
  8629. /* DWORD 0: Decap RAW override */
  8630. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M 0x00010000
  8631. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S 16
  8632. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_GET(_var) \
  8633. (((_var) & HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M) >> \
  8634. HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)
  8635. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_SET(_var, _val) \
  8636. do { \
  8637. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN, _val); \
  8638. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)); \
  8639. } while (0)
  8640. /* DWORD 0: Decap NWIFI override */
  8641. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M 0x00020000
  8642. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S 17
  8643. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_GET(_var) \
  8644. (((_var) & HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M) >> \
  8645. HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)
  8646. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_SET(_var, _val) \
  8647. do { \
  8648. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN, _val); \
  8649. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)); \
  8650. } while (0)
  8651. /* DWORD 0: IP frag override */
  8652. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M 0x00040000
  8653. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S 18
  8654. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_GET(_var) \
  8655. (((_var) & HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M) >> \
  8656. HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)
  8657. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_SET(_var, _val) \
  8658. do { \
  8659. HTT_CHECK_SET_VAL(HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN, _val); \
  8660. ((_var) |= ((_val) << HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)); \
  8661. } while (0)
  8662. /*
  8663. * MSG_TYPE => HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG
  8664. *
  8665. * @details
  8666. * The following field definitions describe the format of the HTT host
  8667. * to target FW VDEV TX RX stats retrieve message.
  8668. * The message specifies the type of stats the host wants to retrieve.
  8669. *
  8670. * |31 27|26 25|24 17|16|15 8|7 0|
  8671. * |-----------------------------------------------------------|
  8672. * | rsvd | R | Periodic Int| E| pdev_id | msg type |
  8673. * |-----------------------------------------------------------|
  8674. * | vdev_id lower bitmask |
  8675. * |-----------------------------------------------------------|
  8676. * | vdev_id upper bitmask |
  8677. * |-----------------------------------------------------------|
  8678. * Header fields:
  8679. * Where:
  8680. * dword0 - b'7:0 - msg_type: This will be set to
  8681. * 0x1a (HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG)
  8682. * b'15:8 - pdev id
  8683. * b'16(E) - Enable/Disable the vdev HW stats
  8684. * b'17:24(PI) - Periodic Interval, units = 8 ms, e.g. 125 -> 1000 ms
  8685. * b'25:26(R) - Reset stats bits
  8686. * 0: don't reset stats
  8687. * 1: reset stats once
  8688. * 2: reset stats at the start of each periodic interval
  8689. * b'27:31 - reserved for future use
  8690. * dword1 - b'0:31 - vdev_id lower bitmask
  8691. * dword2 - b'0:31 - vdev_id upper bitmask
  8692. */
  8693. PREPACK struct htt_h2t_vdevs_txrx_stats_cfg {
  8694. A_UINT32 msg_type :8,
  8695. pdev_id :8,
  8696. enable :1,
  8697. periodic_interval :8,
  8698. reset_stats_bits :2,
  8699. reserved0 :5;
  8700. A_UINT32 vdev_id_lower_bitmask;
  8701. A_UINT32 vdev_id_upper_bitmask;
  8702. } POSTPACK;
  8703. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M 0xFF00
  8704. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S 8
  8705. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_GET(_var) \
  8706. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M) >> \
  8707. HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)
  8708. #define HTT_RX_VDEVS_TXRX_STATS_PDEV_ID_SET(_var, _val) \
  8709. do { \
  8710. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID, _val); \
  8711. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)); \
  8712. } while (0)
  8713. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M 0x10000
  8714. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S 16
  8715. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_GET(_var) \
  8716. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M) >> \
  8717. HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)
  8718. #define HTT_RX_VDEVS_TXRX_STATS_ENABLE_SET(_var, _val) \
  8719. do { \
  8720. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_ENABLE, _val); \
  8721. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)); \
  8722. } while (0)
  8723. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M 0x1FE0000
  8724. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S 17
  8725. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_GET(_var) \
  8726. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M) >> \
  8727. HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)
  8728. #define HTT_RX_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_SET(_var, _val) \
  8729. do { \
  8730. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL, _val); \
  8731. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)); \
  8732. } while (0)
  8733. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M 0x6000000
  8734. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S 25
  8735. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_GET(_var) \
  8736. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M) >> \
  8737. HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)
  8738. #define HTT_RX_VDEVS_TXRX_STATS_RESET_STATS_BITS_SET(_var, _val) \
  8739. do { \
  8740. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS, _val); \
  8741. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)); \
  8742. } while (0)
  8743. /*
  8744. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ
  8745. *
  8746. * @details
  8747. * The SAWF_DEF_QUEUES_MAP_REQ message is sent by the host to link
  8748. * the default MSDU queues for one of the TIDs within the specified peer
  8749. * to the specified service class.
  8750. * The TID is indirectly specified - each service class is associated
  8751. * with a TID. All default MSDU queues for this peer-TID will be
  8752. * linked to the service class in question.
  8753. *
  8754. * |31 16|15 8|7 0|
  8755. * |------------------------------+--------------+--------------|
  8756. * | peer ID | svc class ID | msg type |
  8757. * |------------------------------------------------------------|
  8758. * Header fields:
  8759. * dword0 - b'7:0 - msg_type: This will be set to
  8760. * 0x1c (HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ)
  8761. * b'15:8 - service class ID
  8762. * b'31:16 - peer ID
  8763. */
  8764. PREPACK struct htt_h2t_sawf_def_queues_map_req {
  8765. A_UINT32 msg_type :8,
  8766. svc_class_id :8,
  8767. peer_id :16;
  8768. } POSTPACK;
  8769. #define HTT_SAWF_DEF_QUEUES_MAP_REQ_BYTES 4
  8770. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8771. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S 8
  8772. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_GET(_var) \
  8773. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M) >> \
  8774. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S)
  8775. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_SET(_var, _val) \
  8776. do { \
  8777. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID, _val); \
  8778. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S));\
  8779. } while (0)
  8780. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M 0xFFFF0000
  8781. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S 16
  8782. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_GET(_var) \
  8783. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M) >> \
  8784. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)
  8785. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_SET(_var, _val) \
  8786. do { \
  8787. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID, _val); \
  8788. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)); \
  8789. } while (0)
  8790. /*
  8791. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ
  8792. *
  8793. * @details
  8794. * The SAWF_DEF_QUEUES_UNMAP_REQ message is sent by the host to
  8795. * remove the linkage of the specified peer-TID's MSDU queues to
  8796. * service classes.
  8797. *
  8798. * |31 16|15 8|7 0|
  8799. * |------------------------------+--------------+--------------|
  8800. * | peer ID | svc class ID | msg type |
  8801. * |------------------------------------------------------------|
  8802. * Header fields:
  8803. * dword0 - b'7:0 - msg_type: This will be set to
  8804. * 0x1d (HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ)
  8805. * b'15:8 - service class ID
  8806. * b'31:16 - peer ID
  8807. * A HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD
  8808. * value for peer ID indicates that the target should
  8809. * apply the UNMAP_REQ to all peers.
  8810. */
  8811. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD 0xff
  8812. PREPACK struct htt_h2t_sawf_def_queues_unmap_req {
  8813. A_UINT32 msg_type :8,
  8814. svc_class_id :8,
  8815. peer_id :16;
  8816. } POSTPACK;
  8817. #define HTT_SAWF_DEF_QUEUES_UNMAP_REQ_BYTES 4
  8818. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8819. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S 8
  8820. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_GET(word0) \
  8821. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M) >> \
  8822. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)
  8823. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_SET(word0, _val) \
  8824. do { \
  8825. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID, _val); \
  8826. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)); \
  8827. } while (0)
  8828. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M 0xFFFF0000
  8829. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S 16
  8830. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_GET(word0) \
  8831. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M) >> \
  8832. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)
  8833. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_SET(word0, _val) \
  8834. do { \
  8835. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID, _val); \
  8836. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)); \
  8837. } while (0)
  8838. /*
  8839. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ
  8840. *
  8841. * @details
  8842. * The SAWF_DEF_QUEUES_MAP_REPORT_REQ message is sent by the host to
  8843. * request the target to report what service class the default MSDU queues
  8844. * of the specified TIDs within the peer are linked to.
  8845. * The target will respond with a SAWF_DEF_QUEUES_MAP_REPORT_CONF message
  8846. * to report what service class (if any) the default MSDU queues for
  8847. * each of the specified TIDs are linked to.
  8848. *
  8849. * |31 16|15 8|7 1| 0|
  8850. * |------------------------------+--------------+--------------|
  8851. * | peer ID | TID mask | msg type |
  8852. * |------------------------------------------------------------|
  8853. * | reserved |ETO|
  8854. * |------------------------------------------------------------|
  8855. * Header fields:
  8856. * dword0 - b'7:0 - msg_type: This will be set to
  8857. * 0x1e (HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ)
  8858. * b'15:8 - TID mask
  8859. * b'31:16 - peer ID
  8860. * dword1 - b'0 - "Existing Tids Only" flag
  8861. * If this flag is set, the DEF_QUEUES_MAP_REPORT_CONF
  8862. * message generated by this REQ will only show the
  8863. * mapping for TIDs that actually exist in the target's
  8864. * peer object.
  8865. * Any TIDs that are covered by a MAP_REQ but which
  8866. * do not actually exist will be shown as being
  8867. * unmapped (i.e. svc class ID 0xff).
  8868. * If this flag is cleared, the MAP_REPORT_CONF message
  8869. * will consider not only the mapping of TIDs currently
  8870. * existing in the peer, but also the mapping that will
  8871. * be applied for any TID objects created within this
  8872. * peer in the future.
  8873. * b'31:1 - reserved for future use
  8874. */
  8875. PREPACK struct htt_h2t_sawf_def_queues_map_report_req {
  8876. A_UINT32 msg_type :8,
  8877. tid_mask :8,
  8878. peer_id :16;
  8879. A_UINT32 existing_tids_only:1,
  8880. reserved :31;
  8881. } POSTPACK;
  8882. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_REQ_BYTES 8
  8883. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M 0x0000FF00
  8884. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S 8
  8885. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_GET(word0) \
  8886. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M) >> \
  8887. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S)
  8888. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_SET(word0, _val) \
  8889. do { \
  8890. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK, _val); \
  8891. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S));\
  8892. } while (0)
  8893. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M 0xFFFF0000
  8894. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S 16
  8895. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_GET(word0) \
  8896. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M) >> \
  8897. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)
  8898. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_SET(word0, _val) \
  8899. do { \
  8900. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID, _val); \
  8901. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)); \
  8902. } while (0)
  8903. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M 0x00000001
  8904. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S 0
  8905. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_GET(word1) \
  8906. (((word1) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M) >> \
  8907. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)
  8908. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_SET(word1, _val) \
  8909. do { \
  8910. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY, _val); \
  8911. ((word1) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)); \
  8912. } while (0)
  8913. /**
  8914. * @brief Format of shared memory between Host and Target
  8915. * for UMAC hang recovery feature messaging.
  8916. * @details
  8917. * This is shared memory between Host and Target allocated
  8918. * and used in chips where UMAC hang recovery feature is supported.
  8919. * This shared memory is allocated per SOC level by Host since each
  8920. * SOC's target Q6FW needs to communicate independently to the Host
  8921. * through its own shared memory.
  8922. * If target sets a bit in t2h_msg (provided it's valid bit offset)
  8923. * then host interprets it as a new message from target.
  8924. * Host clears that particular read bit in t2h_msg after each read
  8925. * operation. It is vice versa for h2t_msg. At any given point
  8926. * of time there is expected to be only one bit set
  8927. * either in t2h_msg or h2t_msg (referring to valid bit offset).
  8928. *
  8929. * The message is interpreted as follows:
  8930. * dword0 - b'0:31 - magic_num: Magic number for the shared memory region
  8931. * added for debuggability purpose.
  8932. * dword1 - b'0 - do_pre_reset
  8933. * b'1 - do_post_reset_start
  8934. * b'2 - do_post_reset_complete
  8935. * b'3 - initiate_umac_recovery
  8936. * b'4:31 - rsvd_t2h
  8937. * dword2 - b'0 - pre_reset_done
  8938. * b'1 - post_reset_start_done
  8939. * b'2 - post_reset_complete_done
  8940. * b'3 - start_pre_reset
  8941. * b'4:31 - rsvd_h2t
  8942. */
  8943. PREPACK typedef struct {
  8944. /** Magic number added for debuggability. */
  8945. A_UINT32 magic_num;
  8946. union {
  8947. /*
  8948. * BIT [0] :- T2H msg to do pre-reset
  8949. * BIT [1] :- T2H msg to do post-reset start
  8950. * BIT [2] :- T2H msg to do post-reset complete
  8951. * BIT [3] :- T2H msg to initiate UMAC recovery sequence.
  8952. * This is needed to synchronize UMAC recovery
  8953. * across all SOCs.
  8954. * BIT [31 : 4] :- reserved
  8955. */
  8956. A_UINT32 t2h_msg;
  8957. struct {
  8958. A_UINT32 do_pre_reset : 1, /* BIT [0] */
  8959. do_post_reset_start : 1, /* BIT [1] */
  8960. do_post_reset_complete : 1, /* BIT [2] */
  8961. initiate_umac_recovery : 1, /* BIT [3] */
  8962. rsvd_t2h : 28; /* BIT [31 : 4] */
  8963. };
  8964. };
  8965. union {
  8966. /*
  8967. * BIT [0] :- H2T msg to send pre-reset done
  8968. * BIT [1] :- H2T msg to send post-reset start done
  8969. * BIT [2] :- H2T msg to send post-reset complete done
  8970. * BIT [3] :- H2T msg to start pre-reset.
  8971. * This is expected only after T2H
  8972. * initiate_umac_recovery was received by Host
  8973. * from one of the SOCs.
  8974. * BIT [31 : 4] :- reserved
  8975. */
  8976. A_UINT32 h2t_msg;
  8977. struct {
  8978. A_UINT32 pre_reset_done : 1, /* BIT [0] */
  8979. post_reset_start_done : 1, /* BIT [1] */
  8980. post_reset_complete_done : 1, /* BIT [2] */
  8981. start_pre_reset : 1, /* BIT [3] */
  8982. rsvd_h2t : 28; /* BIT [31 : 4] */
  8983. };
  8984. };
  8985. } POSTPACK htt_umac_hang_recovery_msg_shmem_t;
  8986. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES \
  8987. (sizeof(htt_umac_hang_recovery_msg_shmem_t))
  8988. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DWORDS \
  8989. (HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES >> 2)
  8990. /* dword1 - b'0 - do_pre_reset */
  8991. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M 0x00000001
  8992. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S 0
  8993. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_GET(word1) \
  8994. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M) >> \
  8995. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S)
  8996. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_SET(word1, _val) \
  8997. do { \
  8998. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET, _val); \
  8999. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S));\
  9000. } while (0)
  9001. /* dword1 - b'1 - do_post_reset_start */
  9002. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M 0x00000002
  9003. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S 1
  9004. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_GET(word1) \
  9005. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M) >> \
  9006. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S)
  9007. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_SET(word1, _val) \
  9008. do { \
  9009. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START, _val); \
  9010. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S));\
  9011. } while (0)
  9012. /* dword1 - b'2 - do_post_reset_complete */
  9013. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M 0x00000004
  9014. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S 2
  9015. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_GET(word1) \
  9016. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M) >> \
  9017. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S)
  9018. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_SET(word1, _val) \
  9019. do { \
  9020. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE, _val); \
  9021. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S));\
  9022. } while (0)
  9023. /* dword1 - b'3 - initiate_umac_recovery */
  9024. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M 0x00000008
  9025. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S 3
  9026. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_GET(word1) \
  9027. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M) >> \
  9028. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S)
  9029. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_SET(word1, _val) \
  9030. do { \
  9031. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY, _val); \
  9032. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S));\
  9033. } while (0)
  9034. /* dword2 - b'0 - pre_reset_done */
  9035. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M 0x00000001
  9036. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S 0
  9037. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_GET(word2) \
  9038. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M) >> \
  9039. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S)
  9040. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_SET(word2, _val) \
  9041. do { \
  9042. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE, _val); \
  9043. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S));\
  9044. } while (0)
  9045. /* dword2 - b'1 - post_reset_start_done */
  9046. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M 0x00000002
  9047. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S 1
  9048. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_GET(word2) \
  9049. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M) >> \
  9050. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S)
  9051. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_SET(word2, _val) \
  9052. do { \
  9053. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE, _val); \
  9054. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S));\
  9055. } while (0)
  9056. /* dword2 - b'2 - post_reset_complete_done */
  9057. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M 0x00000004
  9058. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S 2
  9059. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_GET(word2) \
  9060. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M) >> \
  9061. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S)
  9062. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_SET(word2, _val) \
  9063. do { \
  9064. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE, _val); \
  9065. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S));\
  9066. } while (0)
  9067. /* dword2 - b'3 - start_pre_reset */
  9068. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M 0x00000008
  9069. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S 3
  9070. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_GET(word2) \
  9071. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M) >> \
  9072. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S)
  9073. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_SET(word2, _val) \
  9074. do { \
  9075. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET, _val); \
  9076. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S));\
  9077. } while (0)
  9078. /**
  9079. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message
  9080. *
  9081. * @details
  9082. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message is sent
  9083. * by the host to provide prerequisite info to target for the UMAC hang
  9084. * recovery feature.
  9085. * The info sent in this H2T message are T2H message method, H2T message
  9086. * method, T2H MSI interrupt number and physical start address, size of
  9087. * the shared memory (refers to the shared memory dedicated for messaging
  9088. * between host and target when the DUT is in UMAC hang recovery mode).
  9089. * This H2T message is expected to be only sent if the WMI service bit
  9090. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target.
  9091. *
  9092. * |31 16|15 12|11 8|7 0|
  9093. * |-------------------------------+--------------+--------------+------------|
  9094. * | reserved |h2t msg method|t2h msg method| msg_type |
  9095. * |--------------------------------------------------------------------------|
  9096. * | t2h msi interrupt number |
  9097. * |--------------------------------------------------------------------------|
  9098. * | shared memory area size |
  9099. * |--------------------------------------------------------------------------|
  9100. * | shared memory area physical address low |
  9101. * |--------------------------------------------------------------------------|
  9102. * | shared memory area physical address high |
  9103. * |--------------------------------------------------------------------------|
  9104. *
  9105. * The message is interpreted as follows:
  9106. * dword0 - b'0:7 - msg_type
  9107. * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP)
  9108. * b'8:11 - t2h_msg_method: indicates method to be used for
  9109. * T2H communication in UMAC hang recovery mode.
  9110. * Value zero indicates MSI interrupt (default method).
  9111. * Refer to htt_umac_hang_recovery_msg_method enum.
  9112. * b'12:15 - h2t_msg_method: indicates method to be used for
  9113. * H2T communication in UMAC hang recovery mode.
  9114. * Value zero indicates polling by target for this h2t msg
  9115. * during UMAC hang recovery mode.
  9116. * Refer to htt_umac_hang_recovery_msg_method enum.
  9117. * b'16:31 - reserved.
  9118. * dword1 - b'0:31 - t2h_msi_data: MSI data to be used for
  9119. * T2H communication in UMAC hang recovery mode.
  9120. * dword2 - b'0:31 - size: size of shared memory dedicated for messaging
  9121. * only when in UMAC hang recovery mode.
  9122. * This refers to size in bytes.
  9123. * dword3 - b'0:31 - physical_address_lo: lower 32 bit physical address
  9124. * of the shared memory dedicated for messaging only when
  9125. * in UMAC hang recovery mode.
  9126. * dword4 - b'0:31 - physical_address_hi: higher 32 bit physical address
  9127. * of the shared memory dedicated for messaging only when
  9128. * in UMAC hang recovery mode.
  9129. */
  9130. /* t2h_msg_method and h2t_msg_method */
  9131. enum htt_umac_hang_recovery_msg_method {
  9132. htt_umac_hang_recovery_msg_t2h_msi_and_h2t_polling = 0,
  9133. };
  9134. PREPACK typedef struct {
  9135. A_UINT32 msg_type : 8,
  9136. t2h_msg_method : 4,
  9137. h2t_msg_method : 4,
  9138. reserved : 16;
  9139. A_UINT32 t2h_msi_data;
  9140. /* size bytes and physical address of shared memory. */
  9141. struct htt_h2t_host_paddr_size_entry_t msg_shared_mem;
  9142. } POSTPACK htt_h2t_umac_hang_recovery_prerequisite_setup_t;
  9143. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES \
  9144. (sizeof(htt_h2t_umac_hang_recovery_prerequisite_setup_t))
  9145. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_DWORDS \
  9146. (HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES >> 2)
  9147. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M 0x00000F00
  9148. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S 8
  9149. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_GET(word0) \
  9150. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M) >> \
  9151. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S)
  9152. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_SET(word0, _val) \
  9153. do { \
  9154. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD, _val); \
  9155. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S));\
  9156. } while (0)
  9157. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M 0x0000F000
  9158. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S 12
  9159. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_GET(word0) \
  9160. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M) >> \
  9161. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S)
  9162. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_SET(word0, _val) \
  9163. do { \
  9164. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD, _val); \
  9165. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S));\
  9166. } while (0)
  9167. /**
  9168. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET message
  9169. *
  9170. * @details
  9171. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET is a SOC level
  9172. * HTT message sent by the host to indicate that the target needs to start the
  9173. * UMAC hang recovery feature from the point of pre-reset routine.
  9174. * The purpose of this H2T message is to have host synchronize and trigger
  9175. * UMAC recovery across all targets.
  9176. * The info sent in this H2T message is the flag to indicate whether the
  9177. * target needs to execute UMAC-recovery in context of the Initiator or
  9178. * Non-Initiator.
  9179. * This H2T message is expected to be sent as response to the
  9180. * initiate_umac_recovery indication from the Initiator target attached to
  9181. * this same host.
  9182. * This H2T message is expected to be only sent if the WMI service bit
  9183. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target
  9184. * and HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP was sent
  9185. * beforehand.
  9186. *
  9187. * |31 9|8|7 0|
  9188. * |-----------------------------------------------------------|
  9189. * | reserved |I| msg_type |
  9190. * |-----------------------------------------------------------|
  9191. * Where:
  9192. * I = is_initiator
  9193. *
  9194. * The message is interpreted as follows:
  9195. * dword0 - b'0:7 - msg_type
  9196. * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET)
  9197. * b'8 - is_initiator: indicates whether the target needs to
  9198. * execute the UMAC-recovery in context of the Initiator or
  9199. * Non-Initiator.
  9200. * The value zero indicates this target is Non-Initiator.
  9201. * b'9:31 - reserved.
  9202. */
  9203. PREPACK typedef struct {
  9204. A_UINT32 msg_type : 8,
  9205. is_initiator : 1,
  9206. reserved : 23;
  9207. } POSTPACK htt_h2t_umac_hang_recovery_start_pre_reset_t;
  9208. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES \
  9209. (sizeof(htt_h2t_umac_hang_recovery_start_pre_reset_t))
  9210. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_DWORDS \
  9211. (HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES >> 2)
  9212. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M 0x00000100
  9213. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S 8
  9214. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_GET(word0) \
  9215. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M) >> \
  9216. HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S)
  9217. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_SET(word0, _val) \
  9218. do { \
  9219. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR, _val); \
  9220. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S));\
  9221. } while (0)
  9222. /*
  9223. * @brief host -> target HTT RX_CCE_SUPER_RULE_SETUP message
  9224. *
  9225. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP
  9226. *
  9227. * @details
  9228. * Host sends RX_CCE_SUPER_RULE setup message to target, in order to request,
  9229. * install or uninstall rx cce super rules to match certain kind of packets
  9230. * with specific parameters. Target sets up HW registers based on setup message
  9231. * and always confirms back to Host.
  9232. *
  9233. * The message would appear as follows:
  9234. * |31 24|23 16|15 8|7 0|
  9235. * |-----------------+-----------------+-----------------+-----------------|
  9236. * | reserved | operation | pdev_id | msg_type |
  9237. * |-----------------------------------------------------------------------|
  9238. * | cce_super_rule_param[0] |
  9239. * |-----------------------------------------------------------------------|
  9240. * | cce_super_rule_param[1] |
  9241. * |-----------------------------------------------------------------------|
  9242. *
  9243. * The message is interpreted as follows:
  9244. * dword0 - b'0:7 - msg_type: This will be set to
  9245. * 0x23 (HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP)
  9246. * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is for
  9247. * b'16:23 - operation: Identify operation to be taken,
  9248. * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
  9249. * 1: HTT_RX_CCE_SUPER_RULE_INSTALL
  9250. * 2: HTT_RX_CCE_SUPER_RULE_RELEASE
  9251. * b'24:31 - reserved
  9252. * dword1~10 - cce_super_rule_param[0]:
  9253. * contains parameters used to setup RX_CCE_SUPER_RULE_0
  9254. * dword11~20 - cce_super_rule_param[1]:
  9255. * contains parameters used to setup RX_CCE_SUPER_RULE_1
  9256. *
  9257. * Each cce_super_rule_param structure would appear as follows:
  9258. * |31 24|23 16|15 8|7 0|
  9259. * |-----------------+-----------------+-----------------+-----------------|
  9260. * |src_ipv6_addr[3] |src_ipv6_addr[2] |src_ipv6_addr[1] |src_ipv6_addr[0] |
  9261. * |/src_ipv4_addr[3]|/src_ipv4_addr[2]|/src_ipv4_addr[1]|/src_ipv4_addr[0]|
  9262. * |-----------------------------------------------------------------------|
  9263. * |src_ipv6_addr[7] |src_ipv6_addr[6] |src_ipv6_addr[5] |src_ipv6_addr[4] |
  9264. * |-----------------------------------------------------------------------|
  9265. * |src_ipv6_addr[11]|src_ipv6_addr[10]|src_ipv6_addr[9] |src_ipv6_addr[8] |
  9266. * |-----------------------------------------------------------------------|
  9267. * |src_ipv6_addr[15]|src_ipv6_addr[14]|src_ipv6_addr[13]|src_ipv6_addr[12]|
  9268. * |-----------------------------------------------------------------------|
  9269. * |dst_ipv6_addr[3] |dst_ipv6_addr[2] |dst_ipv6_addr[1] |dst_ipv6_addr[0] |
  9270. * |/dst_ipv4_addr[3]|/dst_ipv4_addr[2]|/dst_ipv4_addr[1]|/dst_ipv4_addr[0]|
  9271. * |-----------------------------------------------------------------------|
  9272. * |dst_ipv6_addr[7] |dst_ipv6_addr[6] |dst_ipv6_addr[5] |dst_ipv6_addr[4] |
  9273. * |-----------------------------------------------------------------------|
  9274. * |dst_ipv6_addr[11]|dst_ipv6_addr[10]|dst_ipv6_addr[9] |dst_ipv6_addr[8] |
  9275. * |-----------------------------------------------------------------------|
  9276. * |dst_ipv6_addr[15]|dst_ipv6_addr[14]|dst_ipv6_addr[13]|dst_ipv6_addr[12]|
  9277. * |-----------------------------------------------------------------------|
  9278. * | is_valid | l4_type | l3_type |
  9279. * |-----------------------------------------------------------------------|
  9280. * | l4_dst_port | l4_src_port |
  9281. * |-----------------------------------------------------------------------|
  9282. *
  9283. * The cce_super_rule_param[0] structure is interpreted as follows:
  9284. * dword1 - b'0:7 - src_ipv6_addr[0]: b'120:127 of source ipv6 address
  9285. * (or src_ipv4_addr[0]: b'24:31 of source ipv4 address,
  9286. * in case of ipv4)
  9287. * b'8:15 - src_ipv6_addr[1]: b'112:119 of source ipv6 address
  9288. * (or src_ipv4_addr[1]: b'16:23 of source ipv4 address,
  9289. * in case of ipv4)
  9290. * b'16:23 - src_ipv6_addr[2]: b'104:111 of source ipv6 address
  9291. * (or src_ipv4_addr[2]: b'8:15 of source ipv4 address,
  9292. * in case of ipv4)
  9293. * b'24:31 - src_ipv6_addr[3]: b'96:103 of source ipv6 address
  9294. * (or src_ipv4_addr[3]: b'0:7 of source ipv4 address,
  9295. * in case of ipv4)
  9296. * dword2 - b'0:7 - src_ipv6_addr[4]: b'88:95 of source ipv6 address
  9297. * b'8:15 - src_ipv6_addr[5]: b'80:87 of source ipv6 address
  9298. * b'16:23 - src_ipv6_addr[6]: b'72:79 of source ipv6 address
  9299. * b'24:31 - src_ipv6_addr[7]: b'64:71 of source ipv6 address
  9300. * dword3 - b'0:7 - src_ipv6_addr[8]: b'56:63 of source ipv6 address
  9301. * b'8:15 - src_ipv6_addr[9]: b'48:55 of source ipv6 address
  9302. * b'16:23 - src_ipv6_addr[10]: b'40:47 of source ipv6 address
  9303. * b'24:31 - src_ipv6_addr[11]: b'32:39 of source ipv6 address
  9304. * dword4 - b'0:7 - src_ipv6_addr[12]: b'24:31 of source ipv6 address
  9305. * b'8:15 - src_ipv6_addr[13]: b'16:23 of source ipv6 address
  9306. * b'16:23 - src_ipv6_addr[14]: b'8:15 of source ipv6 address
  9307. * b'24:31 - src_ipv6_addr[15]: b'0:7 of source ipv6 address
  9308. * dword5 - b'0:7 - dst_ipv6_addr[0]: b'120:127 of destination ipv6 address
  9309. * (or dst_ipv4_addr[0]: b'24:31 of destination
  9310. * ipv4 address, in case of ipv4)
  9311. * b'8:15 - dst_ipv6_addr[1]: b'112:119 of destination ipv6 address
  9312. * (or dst_ipv4_addr[1]: b'16:23 of destination
  9313. * ipv4 address, in case of ipv4)
  9314. * b'16:23 - dst_ipv6_addr[2]: b'104:111 of destination ipv6 address
  9315. * (or dst_ipv4_addr[2]: b'8:15 of destination
  9316. * ipv4 address, in case of ipv4)
  9317. * b'24:31 - dst_ipv6_addr[3]: b'96:103 of destination ipv6 address
  9318. * (or dst_ipv4_addr[3]: b'0:7 of destination
  9319. * ipv4 address, in case of ipv4)
  9320. * dword6 - b'0:7 - dst_ipv6_addr[4]: b'88:95 of destination ipv6 address
  9321. * b'8:15 - dst_ipv6_addr[5]: b'80:87 of destination ipv6 address
  9322. * b'16:23 - dst_ipv6_addr[6]: b'72:79 of destination ipv6 address
  9323. * b'24:31 - dst_ipv6_addr[7]: b'64:71 of destination ipv6 address
  9324. * dword7 - b'0:7 - dst_ipv6_addr[8]: b'56:63 of destination ipv6 address
  9325. * b'8:15 - dst_ipv6_addr[9]: b'48:55 of destination ipv6 address
  9326. * b'16:23 - dst_ipv6_addr[10]: b'40:47 of destination ipv6 address
  9327. * b'24:31 - dst_ipv6_addr[11]: b'32:39 of destination ipv6 address
  9328. * dword8 - b'0:7 - dst_ipv6_addr[12]: b'24:31 of destination ipv6 address
  9329. * b'8:15 - dst_ipv6_addr[13]: b'16:23 of destination ipv6 address
  9330. * b'16:23 - dst_ipv6_addr[14]: b'8:15 of destination ipv6 address
  9331. * b'24:31 - dst_ipv6_addr[15]: b'0:7 of destination ipv6 address
  9332. * dword9 - b'0:15 - l3_type: type of L3 protocol, indicating L3 protocol used
  9333. * 0x0008: ipv4
  9334. * 0xdd86: ipv6
  9335. * b'16:23 - l4_type: type of L4 protocol, indicating L4 protocol used
  9336. * 6: TCP
  9337. * 17: UDP
  9338. * b'24:31 - is_valid: indicate whether this parameter is valid
  9339. * 0: invalid
  9340. * 1: valid
  9341. * dword10 - b'0:15 - l4_src_port: TCP/UDP source port field
  9342. * b'16:31 - l4_dst_port: TCP/UDP destination port field
  9343. *
  9344. * The cce_super_rule_param[1] structure is similar.
  9345. */
  9346. #define HTT_RX_CCE_SUPER_RULE_SETUP_NUM 2
  9347. enum htt_rx_cce_super_rule_setup_operation {
  9348. HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST = 0,
  9349. HTT_RX_CCE_SUPER_RULE_INSTALL,
  9350. HTT_RX_CCE_SUPER_RULE_RELEASE,
  9351. /* All operation should be before this */
  9352. HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_OPERATION,
  9353. };
  9354. typedef struct {
  9355. union {
  9356. A_UINT8 src_ipv4_addr[4];
  9357. A_UINT8 src_ipv6_addr[16];
  9358. };
  9359. union {
  9360. A_UINT8 dst_ipv4_addr[4];
  9361. A_UINT8 dst_ipv6_addr[16];
  9362. };
  9363. A_UINT32 l3_type: 16,
  9364. l4_type: 8,
  9365. is_valid: 8;
  9366. A_UINT32 l4_src_port: 16,
  9367. l4_dst_port: 16;
  9368. } htt_rx_cce_super_rule_param_t;
  9369. PREPACK struct htt_rx_cce_super_rule_setup_t {
  9370. A_UINT32 msg_type: 8,
  9371. pdev_id: 8,
  9372. operation: 8,
  9373. reserved: 8;
  9374. htt_rx_cce_super_rule_param_t
  9375. cce_super_rule_param[HTT_RX_CCE_SUPER_RULE_SETUP_NUM];
  9376. } POSTPACK;
  9377. #define HTT_RX_CCE_SUPER_RULE_SETUP_SZ \
  9378. (sizeof(struct htt_rx_cce_super_rule_setup_t))
  9379. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M 0x0000ff00
  9380. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S 8
  9381. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_GET(_var) \
  9382. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M) >> \
  9383. HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)
  9384. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_SET(_var, _val) \
  9385. do { \
  9386. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID, _val); \
  9387. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)); \
  9388. } while (0)
  9389. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M 0x00ff0000
  9390. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S 16
  9391. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_GET(_var) \
  9392. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M) >> \
  9393. HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)
  9394. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_SET(_var, _val) \
  9395. do { \
  9396. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION, _val); \
  9397. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)); \
  9398. } while (0)
  9399. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M 0x0000ffff
  9400. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S 0
  9401. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_GET(_var) \
  9402. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M) >> \
  9403. HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)
  9404. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_SET(_var, _val) \
  9405. do { \
  9406. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE, _val); \
  9407. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)); \
  9408. } while (0)
  9409. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M 0x00ff0000
  9410. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S 16
  9411. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_GET(_var) \
  9412. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M) >> \
  9413. HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)
  9414. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_SET(_var, _val) \
  9415. do { \
  9416. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE, _val); \
  9417. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)); \
  9418. } while (0)
  9419. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M 0xff000000
  9420. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S 24
  9421. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_GET(_var) \
  9422. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M) >> \
  9423. HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)
  9424. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_SET(_var, _val) \
  9425. do { \
  9426. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID, _val); \
  9427. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)); \
  9428. } while (0)
  9429. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M 0x0000ffff
  9430. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S 0
  9431. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_GET(_var) \
  9432. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M) >> \
  9433. HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)
  9434. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_SET(_var, _val) \
  9435. do { \
  9436. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT, _val); \
  9437. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)); \
  9438. } while (0)
  9439. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M 0xffff0000
  9440. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S 16
  9441. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_GET(_var) \
  9442. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M) >> \
  9443. HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)
  9444. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_SET(_var, _val) \
  9445. do { \
  9446. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT, _val); \
  9447. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)); \
  9448. } while (0)
  9449. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_GET(_ptr, _array) \
  9450. do { \
  9451. A_MEMCPY(_array, _ptr, 4); \
  9452. } while (0)
  9453. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_SET(_ptr, _array) \
  9454. do { \
  9455. A_MEMCPY(_ptr, _array, 4); \
  9456. } while (0)
  9457. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_GET(_ptr, _array) \
  9458. do { \
  9459. A_MEMCPY(_array, _ptr, 16); \
  9460. } while (0)
  9461. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_SET(_ptr, _array) \
  9462. do { \
  9463. A_MEMCPY(_ptr, _array, 16); \
  9464. } while (0)
  9465. /**
  9466. * htt_h2t_primary_link_peer_status_type -
  9467. * Unique number for each status or reasons
  9468. * The status reasons can go up to 255 max
  9469. */
  9470. enum htt_h2t_primary_link_peer_status_type {
  9471. /* Host Primary Link Peer migration Success */
  9472. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_OK = 0,
  9473. /* keep this last */
  9474. /* Host Primary Link Peer migration Fail */
  9475. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_FAIL = 254,
  9476. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_NUM_STATUS = 255
  9477. };
  9478. /**
  9479. * @brief host -> Primary peer migration completion message from host
  9480. *
  9481. * MSG_TYPE => HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP
  9482. *
  9483. * @details
  9484. * HTT_H2T_MSG_TYPE_PRIMARY_PEER_MIGRATE_RESP message is sent by host to
  9485. * target Confirming that primary link peer migration has completed,
  9486. * in response to a HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
  9487. * message from the target.
  9488. *
  9489. * The message would appear as follows:
  9490. *
  9491. * |31 16|15 12|11 8|7 0|
  9492. * |----------------------------+----------+---------+--------------|
  9493. * | vdev ID | pdev ID | chip ID | msg type |
  9494. * |----------------------------+----------+---------+--------------|
  9495. * | ML peer ID | SW peer ID |
  9496. * |----------------------------+--------------------+--------------|
  9497. * | reserved | status |
  9498. * |-------------------------------------------------+--------------|
  9499. *
  9500. * The message is interpreted as follows:
  9501. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  9502. * (HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP)
  9503. * b'8:11 - chip_id: Indicate which chip has been chosen as primary
  9504. * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
  9505. * as primary
  9506. * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
  9507. * as primary
  9508. *
  9509. * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
  9510. * chosen as primary
  9511. * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
  9512. * primary peer belongs.
  9513. */
  9514. typedef struct {
  9515. A_UINT32 msg_type: 8, /* bits 7:0 */
  9516. chip_id: 4, /* bits 11:8 */
  9517. pdev_id: 4, /* bits 15:12 */
  9518. vdev_id: 16; /* bits 31:16 */
  9519. A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
  9520. ml_peer_id: 16; /* bits 31:16 */
  9521. A_UINT32 status: 8, /* bits 7:0 */
  9522. reserved: 24; /* bits 31:8 */
  9523. } htt_h2t_primary_link_peer_migrate_resp_t;
  9524. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
  9525. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
  9526. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
  9527. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
  9528. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
  9529. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
  9530. do { \
  9531. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
  9532. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
  9533. } while (0)
  9534. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
  9535. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
  9536. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
  9537. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
  9538. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
  9539. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
  9540. do { \
  9541. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
  9542. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
  9543. } while (0)
  9544. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
  9545. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
  9546. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
  9547. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
  9548. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
  9549. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
  9550. do { \
  9551. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
  9552. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
  9553. } while (0)
  9554. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
  9555. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
  9556. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
  9557. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
  9558. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
  9559. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
  9560. do { \
  9561. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
  9562. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
  9563. } while (0)
  9564. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
  9565. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
  9566. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
  9567. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
  9568. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
  9569. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
  9570. do { \
  9571. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
  9572. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
  9573. } while (0)
  9574. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M 0x000000FF
  9575. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S 0
  9576. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_GET(_var) \
  9577. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M) >> \
  9578. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S)
  9579. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_SET(_var, _val) \
  9580. do { \
  9581. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS, _val); \
  9582. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S));\
  9583. } while (0)
  9584. /*=== target -> host messages ===============================================*/
  9585. enum htt_t2h_msg_type {
  9586. HTT_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  9587. HTT_T2H_MSG_TYPE_RX_IND = 0x1,
  9588. HTT_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  9589. HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
  9590. HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  9591. HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  9592. HTT_T2H_MSG_TYPE_RX_DELBA = 0x6,
  9593. HTT_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  9594. HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
  9595. HTT_T2H_MSG_TYPE_STATS_CONF = 0x9,
  9596. HTT_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  9597. HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
  9598. DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* no longer used */
  9599. HTT_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  9600. HTT_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  9601. /* only used for HL, add HTT MSG for HTT CREDIT update */
  9602. HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  9603. HTT_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  9604. HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  9605. HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
  9606. /* 0x13 is reserved for RX_RING_LOW_IND (RX Full reordering related) */
  9607. HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
  9608. HTT_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
  9609. HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
  9610. HTT_T2H_MSG_TYPE_RATE_REPORT = 0x17,
  9611. HTT_T2H_MSG_TYPE_FLOW_POOL_MAP = 0x18,
  9612. HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP = 0x19,
  9613. HTT_T2H_MSG_TYPE_SRING_SETUP_DONE = 0x1a,
  9614. HTT_T2H_MSG_TYPE_MAP_FLOW_INFO = 0x1b,
  9615. HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
  9616. HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
  9617. HTT_T2H_MSG_TYPE_PEER_MAP_V2 = 0x1e,
  9618. HTT_T2H_MSG_TYPE_PEER_UNMAP_V2 = 0x1f,
  9619. HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND = 0x20,
  9620. HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE = 0x21,
  9621. HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND = 0x22,
  9622. HTT_T2H_MSG_TYPE_PEER_STATS_IND = 0x23,
  9623. HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
  9624. /* TX_OFFLOAD_DELIVER_IND:
  9625. * Forward the target's locally-generated packets to the host,
  9626. * to provide to the monitor mode interface.
  9627. */
  9628. HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND = 0x25,
  9629. HTT_T2H_MSG_TYPE_CHAN_CALDATA = 0x26,
  9630. HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND = 0x27,
  9631. HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND = 0x28,
  9632. HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP = 0x29,
  9633. HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP = 0x2a,
  9634. HTT_T2H_MSG_TYPE_PEER_MAP_V3 = 0x2b,
  9635. HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND = 0x2c,
  9636. HTT_T2H_MSG_TYPE_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d,
  9637. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d, /* alias */
  9638. HTT_T2H_MSG_TYPE_SAWF_MSDUQ_INFO_IND = 0x2e,
  9639. HTT_T2H_SAWF_MSDUQ_INFO_IND = 0x2e, /* alias */
  9640. HTT_T2H_MSG_TYPE_STREAMING_STATS_IND = 0x2f,
  9641. HTT_T2H_PPDU_ID_FMT_IND = 0x30,
  9642. HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN = 0x31,
  9643. HTT_T2H_MSG_TYPE_RX_DELBA_EXTN = 0x32,
  9644. HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE = 0x33,
  9645. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND = 0x34,
  9646. HTT_T2H_MSG_TYPE_RX_DATA_IND = 0x35,
  9647. HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND = 0x36,
  9648. HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND = 0x37,
  9649. HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND = 0x38,
  9650. HTT_T2H_MSG_TYPE_TEST,
  9651. /* keep this last */
  9652. HTT_T2H_NUM_MSGS
  9653. };
  9654. /*
  9655. * HTT target to host message type -
  9656. * stored in bits 7:0 of the first word of the message
  9657. */
  9658. #define HTT_T2H_MSG_TYPE_M 0xff
  9659. #define HTT_T2H_MSG_TYPE_S 0
  9660. #define HTT_T2H_MSG_TYPE_SET(word, msg_type) \
  9661. do { \
  9662. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE, msg_type); \
  9663. (word) |= ((msg_type) << HTT_T2H_MSG_TYPE_S); \
  9664. } while (0)
  9665. #define HTT_T2H_MSG_TYPE_GET(word) \
  9666. (((word) & HTT_T2H_MSG_TYPE_M) >> HTT_T2H_MSG_TYPE_S)
  9667. /**
  9668. * @brief target -> host version number confirmation message definition
  9669. *
  9670. * MSG_TYPE => HTT_T2H_MSG_TYPE_VERSION_CONF
  9671. *
  9672. * |31 24|23 16|15 8|7 0|
  9673. * |----------------+----------------+----------------+----------------|
  9674. * | reserved | major number | minor number | msg type |
  9675. * |-------------------------------------------------------------------|
  9676. * : option request TLV (optional) |
  9677. * :...................................................................:
  9678. *
  9679. * The VER_CONF message may consist of a single 4-byte word, or may be
  9680. * extended with TLVs that specify HTT options selected by the target.
  9681. * The following option TLVs may be appended to the VER_CONF message:
  9682. * - LL_BUS_ADDR_SIZE
  9683. * - HL_SUPPRESS_TX_COMPL_IND
  9684. * - MAX_TX_QUEUE_GROUPS
  9685. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  9686. * may be appended to the VER_CONF message (but only one TLV of each type).
  9687. *
  9688. * Header fields:
  9689. * - MSG_TYPE
  9690. * Bits 7:0
  9691. * Purpose: identifies this as a version number confirmation message
  9692. * Value: 0x0 (HTT_T2H_MSG_TYPE_VERSION_CONF)
  9693. * - VER_MINOR
  9694. * Bits 15:8
  9695. * Purpose: Specify the minor number of the HTT message library version
  9696. * in use by the target firmware.
  9697. * The minor number specifies the specific revision within a range
  9698. * of fundamentally compatible HTT message definition revisions.
  9699. * Compatible revisions involve adding new messages or perhaps
  9700. * adding new fields to existing messages, in a backwards-compatible
  9701. * manner.
  9702. * Incompatible revisions involve changing the message type values,
  9703. * or redefining existing messages.
  9704. * Value: minor number
  9705. * - VER_MAJOR
  9706. * Bits 15:8
  9707. * Purpose: Specify the major number of the HTT message library version
  9708. * in use by the target firmware.
  9709. * The major number specifies the family of minor revisions that are
  9710. * fundamentally compatible with each other, but not with prior or
  9711. * later families.
  9712. * Value: major number
  9713. */
  9714. #define HTT_VER_CONF_MINOR_M 0x0000ff00
  9715. #define HTT_VER_CONF_MINOR_S 8
  9716. #define HTT_VER_CONF_MAJOR_M 0x00ff0000
  9717. #define HTT_VER_CONF_MAJOR_S 16
  9718. #define HTT_VER_CONF_MINOR_SET(word, value) \
  9719. do { \
  9720. HTT_CHECK_SET_VAL(HTT_VER_CONF_MINOR, value); \
  9721. (word) |= (value) << HTT_VER_CONF_MINOR_S; \
  9722. } while (0)
  9723. #define HTT_VER_CONF_MINOR_GET(word) \
  9724. (((word) & HTT_VER_CONF_MINOR_M) >> HTT_VER_CONF_MINOR_S)
  9725. #define HTT_VER_CONF_MAJOR_SET(word, value) \
  9726. do { \
  9727. HTT_CHECK_SET_VAL(HTT_VER_CONF_MAJOR, value); \
  9728. (word) |= (value) << HTT_VER_CONF_MAJOR_S; \
  9729. } while (0)
  9730. #define HTT_VER_CONF_MAJOR_GET(word) \
  9731. (((word) & HTT_VER_CONF_MAJOR_M) >> HTT_VER_CONF_MAJOR_S)
  9732. #define HTT_VER_CONF_BYTES 4
  9733. /**
  9734. * @brief - target -> host HTT Rx In order indication message
  9735. *
  9736. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND
  9737. *
  9738. * @details
  9739. *
  9740. * |31 24|23 |15|14|13|12|11|10|9|8|7|6|5|4 0|
  9741. * |----------------+-------------------+---------------------+---------------|
  9742. * | peer ID | P| F| O| ext TID | msg type |
  9743. * |--------------------------------------------------------------------------|
  9744. * | MSDU count | Reserved | vdev id |
  9745. * |--------------------------------------------------------------------------|
  9746. * | MSDU 0 bus address (bits 31:0) |
  9747. #if HTT_PADDR64
  9748. * | MSDU 0 bus address (bits 63:32) |
  9749. #endif
  9750. * |--------------------------------------------------------------------------|
  9751. * | MSDU info | MSDU 0 FW Desc | MSDU 0 Length |
  9752. * |--------------------------------------------------------------------------|
  9753. * | MSDU 1 bus address (bits 31:0) |
  9754. #if HTT_PADDR64
  9755. * | MSDU 1 bus address (bits 63:32) |
  9756. #endif
  9757. * |--------------------------------------------------------------------------|
  9758. * | MSDU info | MSDU 1 FW Desc | MSDU 1 Length |
  9759. * |--------------------------------------------------------------------------|
  9760. */
  9761. /** @brief - MSDU info byte for TCP_CHECKSUM_OFFLOAD use
  9762. *
  9763. * @details
  9764. * bits
  9765. * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
  9766. * |-----+----+-------+--------+--------+---------+---------+-----------|
  9767. * | reserved | is IP | is UDP | is TCP | is IPv6 |IP chksum| TCP/UDP |
  9768. * | | frag | | | | fail |chksum fail|
  9769. * |-----+----+-------+--------+--------+---------+---------+-----------|
  9770. * (see fw_rx_msdu_info def in wal_rx_desc.h)
  9771. */
  9772. struct htt_rx_in_ord_paddr_ind_hdr_t
  9773. {
  9774. A_UINT32 /* word 0 */
  9775. msg_type: 8,
  9776. ext_tid: 5,
  9777. offload: 1,
  9778. frag: 1,
  9779. pktlog: 1, /* tell host whether to store MSDUs referenced in this message in pktlog */
  9780. peer_id: 16;
  9781. A_UINT32 /* word 1 */
  9782. vap_id: 8,
  9783. /* NOTE:
  9784. * This reserved_1 field is not truly reserved - certain targets use
  9785. * this field internally to store debug information, and do not zero
  9786. * out the contents of the field before uploading the message to the
  9787. * host. Thus, any host-target communication supported by this field
  9788. * is limited to using values that are never used by the debug
  9789. * information stored by certain targets in the reserved_1 field.
  9790. * In particular, the targets in question don't use the value 0x3
  9791. * within bits 7:6 of this field (i.e. bits 15:14 of the A_UINT32),
  9792. * so this previously-unused value within these bits is available to
  9793. * use as the host / target PKT_CAPTURE_MODE flag.
  9794. */
  9795. reserved_1: 8, /* reserved_1a: 6, pkt_capture_mode: 2, */
  9796. /* if pkt_capture_mode == 0x3, host should
  9797. * send rx frames to monitor mode interface
  9798. */
  9799. msdu_cnt: 16;
  9800. };
  9801. struct htt_rx_in_ord_paddr_ind_msdu32_t
  9802. {
  9803. A_UINT32 dma_addr;
  9804. A_UINT32
  9805. length: 16,
  9806. fw_desc: 8,
  9807. msdu_info:8;
  9808. };
  9809. struct htt_rx_in_ord_paddr_ind_msdu64_t
  9810. {
  9811. A_UINT32 dma_addr_lo;
  9812. A_UINT32 dma_addr_hi;
  9813. A_UINT32
  9814. length: 16,
  9815. fw_desc: 8,
  9816. msdu_info:8;
  9817. };
  9818. #if HTT_PADDR64
  9819. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu64_t
  9820. #else
  9821. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu32_t
  9822. #endif
  9823. #define HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_hdr_t))
  9824. #define HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS (HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES >> 2)
  9825. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTE_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES
  9826. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORD_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS
  9827. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu64_t))
  9828. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_64 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 >> 2)
  9829. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu32_t))
  9830. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_32 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 >> 2)
  9831. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_msdu_t))
  9832. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES >> 2)
  9833. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M 0x00001f00
  9834. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S 8
  9835. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M 0x00002000
  9836. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S 13
  9837. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_M 0x00004000
  9838. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_S 14
  9839. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M 0x00008000
  9840. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S 15
  9841. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M 0xffff0000
  9842. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S 16
  9843. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M 0x000000ff
  9844. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S 0
  9845. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M 0x0000c000
  9846. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S 14
  9847. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M 0xffff0000
  9848. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S 16
  9849. /* for systems using 64-bit format for bus addresses */
  9850. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M 0xffffffff
  9851. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S 0
  9852. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M 0xffffffff
  9853. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S 0
  9854. /* for systems using 32-bit format for bus addresses */
  9855. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_M 0xffffffff
  9856. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_S 0
  9857. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M 0x0000ffff
  9858. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S 0
  9859. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M 0x00ff0000
  9860. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S 16
  9861. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M 0xff000000
  9862. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S 24
  9863. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_SET(word, value) \
  9864. do { \
  9865. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_EXT_TID, value); \
  9866. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S; \
  9867. } while (0)
  9868. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_GET(word) \
  9869. (((word) & HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M) >> HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S)
  9870. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_SET(word, value) \
  9871. do { \
  9872. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PEER_ID, value); \
  9873. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S; \
  9874. } while (0)
  9875. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_GET(word) \
  9876. (((word) & HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S)
  9877. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_SET(word, value) \
  9878. do { \
  9879. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_VAP_ID, value); \
  9880. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S; \
  9881. } while (0)
  9882. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_GET(word) \
  9883. (((word) & HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S)
  9884. /*
  9885. * If the PKT_CAPTURE_MODE flags value is MONITOR (0x3), the host should
  9886. * deliver the rx frames to the monitor mode interface.
  9887. * The HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET macro
  9888. * sets the PKT_CAPTURE_MODE flags value to MONITOR, and the
  9889. * HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET macro
  9890. * checks whether the PKT_CAPTURE_MODE flags value is MONITOR.
  9891. */
  9892. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR 0x3
  9893. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET(word) \
  9894. do { \
  9895. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE, HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR); \
  9896. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S; \
  9897. } while (0)
  9898. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET(word) \
  9899. ((((word) & HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M) >> HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S) == \
  9900. HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR)
  9901. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_SET(word, value) \
  9902. do { \
  9903. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT, value); \
  9904. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S; \
  9905. } while (0)
  9906. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_GET(word) \
  9907. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S)
  9908. /* for systems using 64-bit format for bus addresses */
  9909. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_SET(word, value) \
  9910. do { \
  9911. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_HI, value); \
  9912. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S; \
  9913. } while (0)
  9914. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_GET(word) \
  9915. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S)
  9916. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_SET(word, value) \
  9917. do { \
  9918. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_LO, value); \
  9919. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S; \
  9920. } while (0)
  9921. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_GET(word) \
  9922. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S)
  9923. /* for systems using 32-bit format for bus addresses */
  9924. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_SET(word, value) \
  9925. do { \
  9926. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR, value); \
  9927. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_S; \
  9928. } while (0)
  9929. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_GET(word) \
  9930. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_S)
  9931. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_SET(word, value) \
  9932. do { \
  9933. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN, value); \
  9934. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S; \
  9935. } while (0)
  9936. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_GET(word) \
  9937. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S)
  9938. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_SET(word, value) \
  9939. do { \
  9940. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_FW_DESC, value); \
  9941. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S; \
  9942. } while (0)
  9943. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_GET(word) \
  9944. (((word) & HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M) >> HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S)
  9945. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_SET(word, value) \
  9946. do { \
  9947. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO, value); \
  9948. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S; \
  9949. } while (0)
  9950. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_GET(word) \
  9951. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S)
  9952. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_SET(word, value) \
  9953. do { \
  9954. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_OFFLOAD, value); \
  9955. (word) |= (value) << HTT_RX_IN_ORD_IND_OFFLOAD_S; \
  9956. } while (0)
  9957. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_GET(word) \
  9958. (((word) & HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M) >> HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S)
  9959. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_SET(word, value) \
  9960. do { \
  9961. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_FRAG, value); \
  9962. (word) |= (value) << HTT_RX_IN_ORD_IND_FRAG_S; \
  9963. } while (0)
  9964. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_GET(word) \
  9965. (((word) & HTT_RX_IN_ORD_PADDR_IND_FRAG_M) >> HTT_RX_IN_ORD_PADDR_IND_FRAG_S)
  9966. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_SET(word, value) \
  9967. do { \
  9968. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKTLOG, value); \
  9969. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S; \
  9970. } while (0)
  9971. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_GET(word) \
  9972. (((word) & HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M) >> HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S)
  9973. /* definitions used within target -> host rx indication message */
  9974. PREPACK struct htt_rx_ind_hdr_prefix_t
  9975. {
  9976. A_UINT32 /* word 0 */
  9977. msg_type: 8,
  9978. ext_tid: 5,
  9979. release_valid: 1,
  9980. flush_valid: 1,
  9981. reserved0: 1,
  9982. peer_id: 16;
  9983. A_UINT32 /* word 1 */
  9984. flush_start_seq_num: 6,
  9985. flush_end_seq_num: 6,
  9986. release_start_seq_num: 6,
  9987. release_end_seq_num: 6,
  9988. num_mpdu_ranges: 8;
  9989. } POSTPACK;
  9990. #define HTT_RX_IND_HDR_PREFIX_BYTES (sizeof(struct htt_rx_ind_hdr_prefix_t))
  9991. #define HTT_RX_IND_HDR_PREFIX_SIZE32 (HTT_RX_IND_HDR_PREFIX_BYTES >> 2)
  9992. #define HTT_TGT_RSSI_INVALID 0x80
  9993. PREPACK struct htt_rx_ppdu_desc_t
  9994. {
  9995. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI_CMB 0
  9996. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_SUBMICROSEC 0
  9997. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR_CODE 0
  9998. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR 0
  9999. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE 0
  10000. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE_SEL 0
  10001. #define HTT_RX_IND_PPDU_OFFSET_WORD_END_VALID 0
  10002. #define HTT_RX_IND_PPDU_OFFSET_WORD_START_VALID 0
  10003. A_UINT32 /* word 0 */
  10004. rssi_cmb: 8,
  10005. timestamp_submicrosec: 8,
  10006. phy_err_code: 8,
  10007. phy_err: 1,
  10008. legacy_rate: 4,
  10009. legacy_rate_sel: 1,
  10010. end_valid: 1,
  10011. start_valid: 1;
  10012. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI0 1
  10013. union {
  10014. A_UINT32 /* word 1 */
  10015. rssi0_pri20: 8,
  10016. rssi0_ext20: 8,
  10017. rssi0_ext40: 8,
  10018. rssi0_ext80: 8;
  10019. A_UINT32 rssi0; /* access all 20/40/80 per-bandwidth RSSIs together */
  10020. } u0;
  10021. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI1 2
  10022. union {
  10023. A_UINT32 /* word 2 */
  10024. rssi1_pri20: 8,
  10025. rssi1_ext20: 8,
  10026. rssi1_ext40: 8,
  10027. rssi1_ext80: 8;
  10028. A_UINT32 rssi1; /* access all 20/40/80 per-bandwidth RSSIs together */
  10029. } u1;
  10030. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI2 3
  10031. union {
  10032. A_UINT32 /* word 3 */
  10033. rssi2_pri20: 8,
  10034. rssi2_ext20: 8,
  10035. rssi2_ext40: 8,
  10036. rssi2_ext80: 8;
  10037. A_UINT32 rssi2; /* access all 20/40/80 per-bandwidth RSSIs together */
  10038. } u2;
  10039. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI3 4
  10040. union {
  10041. A_UINT32 /* word 4 */
  10042. rssi3_pri20: 8,
  10043. rssi3_ext20: 8,
  10044. rssi3_ext40: 8,
  10045. rssi3_ext80: 8;
  10046. A_UINT32 rssi3; /* access all 20/40/80 per-bandwidth RSSIs together */
  10047. } u3;
  10048. #define HTT_RX_IND_PPDU_OFFSET_WORD_TSF32 5
  10049. A_UINT32 tsf32; /* word 5 */
  10050. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_MICROSEC 6
  10051. A_UINT32 timestamp_microsec; /* word 6 */
  10052. #define HTT_RX_IND_PPDU_OFFSET_WORD_PREAMBLE_TYPE 7
  10053. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A1 7
  10054. A_UINT32 /* word 7 */
  10055. vht_sig_a1: 24,
  10056. preamble_type: 8;
  10057. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A2 8
  10058. #define HTT_RX_IND_PPDU_OFFSET_WORD_SA_ANT_MATRIX 8
  10059. A_UINT32 /* word 8 */
  10060. vht_sig_a2: 24,
  10061. /* sa_ant_matrix
  10062. * For cases where a single rx chain has options to be connected to
  10063. * different rx antennas, show which rx antennas were in use during
  10064. * receipt of a given PPDU.
  10065. * This sa_ant_matrix provides a bitmask of the antennas used while
  10066. * receiving this frame.
  10067. */
  10068. sa_ant_matrix: 8;
  10069. } POSTPACK;
  10070. #define HTT_RX_PPDU_DESC_BYTES (sizeof(struct htt_rx_ppdu_desc_t))
  10071. #define HTT_RX_PPDU_DESC_SIZE32 (HTT_RX_PPDU_DESC_BYTES >> 2)
  10072. PREPACK struct htt_rx_ind_hdr_suffix_t
  10073. {
  10074. A_UINT32 /* word 0 */
  10075. fw_rx_desc_bytes: 16,
  10076. reserved0: 16;
  10077. } POSTPACK;
  10078. #define HTT_RX_IND_HDR_SUFFIX_BYTES (sizeof(struct htt_rx_ind_hdr_suffix_t))
  10079. #define HTT_RX_IND_HDR_SUFFIX_SIZE32 (HTT_RX_IND_HDR_SUFFIX_BYTES >> 2)
  10080. PREPACK struct htt_rx_ind_hdr_t
  10081. {
  10082. struct htt_rx_ind_hdr_prefix_t prefix;
  10083. struct htt_rx_ppdu_desc_t rx_ppdu_desc;
  10084. struct htt_rx_ind_hdr_suffix_t suffix;
  10085. } POSTPACK;
  10086. #define HTT_RX_IND_HDR_BYTES (sizeof(struct htt_rx_ind_hdr_t))
  10087. #define HTT_RX_IND_HDR_SIZE32 (HTT_RX_IND_HDR_BYTES >> 2)
  10088. /* confirm that HTT_RX_IND_HDR_BYTES is a multiple of 4 */
  10089. A_COMPILE_TIME_ASSERT(HTT_RX_IND_hdr_size_quantum,
  10090. (HTT_RX_IND_HDR_BYTES & 0x3) == 0);
  10091. /*
  10092. * HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET:
  10093. * the offset into the HTT rx indication message at which the
  10094. * FW rx PPDU descriptor resides
  10095. */
  10096. #define HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET HTT_RX_IND_HDR_PREFIX_BYTES
  10097. /*
  10098. * HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET:
  10099. * the offset into the HTT rx indication message at which the
  10100. * header suffix (FW rx MSDU byte count) resides
  10101. */
  10102. #define HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET \
  10103. (HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET + HTT_RX_PPDU_DESC_BYTES)
  10104. /*
  10105. * HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET:
  10106. * the offset into the HTT rx indication message at which the per-MSDU
  10107. * information starts
  10108. * Bytes 0-7 are the message header; bytes 8-11 contain the length of the
  10109. * per-MSDU information portion of the message. The per-MSDU info itself
  10110. * starts at byte 12.
  10111. */
  10112. #define HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET HTT_RX_IND_HDR_BYTES
  10113. /**
  10114. * @brief target -> host rx indication message definition
  10115. *
  10116. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IND
  10117. *
  10118. * @details
  10119. * The following field definitions describe the format of the rx indication
  10120. * message sent from the target to the host.
  10121. * The message consists of three major sections:
  10122. * 1. a fixed-length header
  10123. * 2. a variable-length list of firmware rx MSDU descriptors
  10124. * 3. one or more 4-octet MPDU range information elements
  10125. * The fixed length header itself has two sub-sections
  10126. * 1. the message meta-information, including identification of the
  10127. * sender and type of the received data, and a 4-octet flush/release IE
  10128. * 2. the firmware rx PPDU descriptor
  10129. *
  10130. * The format of the message is depicted below.
  10131. * in this depiction, the following abbreviations are used for information
  10132. * elements within the message:
  10133. * - SV - start valid: this flag is set if the FW rx PPDU descriptor
  10134. * elements associated with the PPDU start are valid.
  10135. * Specifically, the following fields are valid only if SV is set:
  10136. * RSSI (all variants), L, legacy rate, preamble type, service,
  10137. * VHT-SIG-A
  10138. * - EV - end valid: this flag is set if the FW rx PPDU descriptor
  10139. * elements associated with the PPDU end are valid.
  10140. * Specifically, the following fields are valid only if EV is set:
  10141. * P, PHY err code, TSF, microsec / sub-microsec timestamp
  10142. * - L - Legacy rate selector - if legacy rates are used, this flag
  10143. * indicates whether the rate is from a CCK (L == 1) or OFDM
  10144. * (L == 0) PHY.
  10145. * - P - PHY error flag - boolean indication of whether the rx frame had
  10146. * a PHY error
  10147. *
  10148. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  10149. * |----------------+-------------------+---------------------+---------------|
  10150. * | peer ID | |RV|FV| ext TID | msg type |
  10151. * |--------------------------------------------------------------------------|
  10152. * | num | release | release | flush | flush |
  10153. * | MPDU | end | start | end | start |
  10154. * | ranges | seq num | seq num | seq num | seq num |
  10155. * |==========================================================================|
  10156. * |S|E|L| legacy |P| PHY err code | sub-microsec | combined |
  10157. * |V|V| | rate | | | timestamp | RSSI |
  10158. * |--------------------------------------------------------------------------|
  10159. * | RSSI rx0 ext80 | RSSI rx0 ext40 | RSSI rx0 ext20 | RSSI rx0 pri20|
  10160. * |--------------------------------------------------------------------------|
  10161. * | RSSI rx1 ext80 | RSSI rx1 ext40 | RSSI rx1 ext20 | RSSI rx1 pri20|
  10162. * |--------------------------------------------------------------------------|
  10163. * | RSSI rx2 ext80 | RSSI rx2 ext40 | RSSI rx2 ext20 | RSSI rx2 pri20|
  10164. * |--------------------------------------------------------------------------|
  10165. * | RSSI rx3 ext80 | RSSI rx3 ext40 | RSSI rx3 ext20 | RSSI rx3 pri20|
  10166. * |--------------------------------------------------------------------------|
  10167. * | TSF LSBs |
  10168. * |--------------------------------------------------------------------------|
  10169. * | microsec timestamp |
  10170. * |--------------------------------------------------------------------------|
  10171. * | preamble type | HT-SIG / VHT-SIG-A1 |
  10172. * |--------------------------------------------------------------------------|
  10173. * | service | HT-SIG / VHT-SIG-A2 |
  10174. * |==========================================================================|
  10175. * | reserved | FW rx desc bytes |
  10176. * |--------------------------------------------------------------------------|
  10177. * | MSDU Rx | MSDU Rx | MSDU Rx | MSDU Rx |
  10178. * | desc B3 | desc B2 | desc B1 | desc B0 |
  10179. * |--------------------------------------------------------------------------|
  10180. * : : :
  10181. * |--------------------------------------------------------------------------|
  10182. * | alignment | MSDU Rx |
  10183. * | padding | desc Bn |
  10184. * |--------------------------------------------------------------------------|
  10185. * | reserved | MPDU range status | MPDU count |
  10186. * |--------------------------------------------------------------------------|
  10187. * : reserved : MPDU range status : MPDU count :
  10188. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - :
  10189. *
  10190. * Header fields:
  10191. * - MSG_TYPE
  10192. * Bits 7:0
  10193. * Purpose: identifies this as an rx indication message
  10194. * Value: 0x1 (HTT_T2H_MSG_TYPE_RX_IND)
  10195. * - EXT_TID
  10196. * Bits 12:8
  10197. * Purpose: identify the traffic ID of the rx data, including
  10198. * special "extended" TID values for multicast, broadcast, and
  10199. * non-QoS data frames
  10200. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  10201. * - FLUSH_VALID (FV)
  10202. * Bit 13
  10203. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  10204. * is valid
  10205. * Value:
  10206. * 1 -> flush IE is valid and needs to be processed
  10207. * 0 -> flush IE is not valid and should be ignored
  10208. * - REL_VALID (RV)
  10209. * Bit 13
  10210. * Purpose: indicate whether the release IE (start/end sequence numbers)
  10211. * is valid
  10212. * Value:
  10213. * 1 -> release IE is valid and needs to be processed
  10214. * 0 -> release IE is not valid and should be ignored
  10215. * - PEER_ID
  10216. * Bits 31:16
  10217. * Purpose: Identify, by ID, which peer sent the rx data
  10218. * Value: ID of the peer who sent the rx data
  10219. * - FLUSH_SEQ_NUM_START
  10220. * Bits 5:0
  10221. * Purpose: Indicate the start of a series of MPDUs to flush
  10222. * Not all MPDUs within this series are necessarily valid - the host
  10223. * must check each sequence number within this range to see if the
  10224. * corresponding MPDU is actually present.
  10225. * This field is only valid if the FV bit is set.
  10226. * Value:
  10227. * The sequence number for the first MPDUs to check to flush.
  10228. * The sequence number is masked by 0x3f.
  10229. * - FLUSH_SEQ_NUM_END
  10230. * Bits 11:6
  10231. * Purpose: Indicate the end of a series of MPDUs to flush
  10232. * Value:
  10233. * The sequence number one larger than the sequence number of the
  10234. * last MPDU to check to flush.
  10235. * The sequence number is masked by 0x3f.
  10236. * Not all MPDUs within this series are necessarily valid - the host
  10237. * must check each sequence number within this range to see if the
  10238. * corresponding MPDU is actually present.
  10239. * This field is only valid if the FV bit is set.
  10240. * - REL_SEQ_NUM_START
  10241. * Bits 17:12
  10242. * Purpose: Indicate the start of a series of MPDUs to release.
  10243. * All MPDUs within this series are present and valid - the host
  10244. * need not check each sequence number within this range to see if
  10245. * the corresponding MPDU is actually present.
  10246. * This field is only valid if the RV bit is set.
  10247. * Value:
  10248. * The sequence number for the first MPDUs to check to release.
  10249. * The sequence number is masked by 0x3f.
  10250. * - REL_SEQ_NUM_END
  10251. * Bits 23:18
  10252. * Purpose: Indicate the end of a series of MPDUs to release.
  10253. * Value:
  10254. * The sequence number one larger than the sequence number of the
  10255. * last MPDU to check to release.
  10256. * The sequence number is masked by 0x3f.
  10257. * All MPDUs within this series are present and valid - the host
  10258. * need not check each sequence number within this range to see if
  10259. * the corresponding MPDU is actually present.
  10260. * This field is only valid if the RV bit is set.
  10261. * - NUM_MPDU_RANGES
  10262. * Bits 31:24
  10263. * Purpose: Indicate how many ranges of MPDUs are present.
  10264. * Each MPDU range consists of a series of contiguous MPDUs within the
  10265. * rx frame sequence which all have the same MPDU status.
  10266. * Value: 1-63 (typically a small number, like 1-3)
  10267. *
  10268. * Rx PPDU descriptor fields:
  10269. * - RSSI_CMB
  10270. * Bits 7:0
  10271. * Purpose: Combined RSSI from all active rx chains, across the active
  10272. * bandwidth.
  10273. * Value: RSSI dB units w.r.t. noise floor
  10274. * - TIMESTAMP_SUBMICROSEC
  10275. * Bits 15:8
  10276. * Purpose: high-resolution timestamp
  10277. * Value:
  10278. * Sub-microsecond time of PPDU reception.
  10279. * This timestamp ranges from [0,MAC clock MHz).
  10280. * This timestamp can be used in conjunction with TIMESTAMP_MICROSEC
  10281. * to form a high-resolution, large range rx timestamp.
  10282. * - PHY_ERR_CODE
  10283. * Bits 23:16
  10284. * Purpose:
  10285. * If the rx frame processing resulted in a PHY error, indicate what
  10286. * type of rx PHY error occurred.
  10287. * Value:
  10288. * This field is valid if the "P" (PHY_ERR) flag is set.
  10289. * TBD: document/specify the values for this field
  10290. * - PHY_ERR
  10291. * Bit 24
  10292. * Purpose: indicate whether the rx PPDU had a PHY error
  10293. * Value: 0 -> no rx PHY error, 1 -> rx PHY error encountered
  10294. * - LEGACY_RATE
  10295. * Bits 28:25
  10296. * Purpose:
  10297. * If the rx frame used a legacy rate rather than a HT or VHT rate,
  10298. * specify which rate was used.
  10299. * Value:
  10300. * The LEGACY_RATE field's value depends on the "L" (LEGACY_RATE_SEL)
  10301. * flag.
  10302. * If LEGACY_RATE_SEL is 0:
  10303. * 0x8: OFDM 48 Mbps
  10304. * 0x9: OFDM 24 Mbps
  10305. * 0xA: OFDM 12 Mbps
  10306. * 0xB: OFDM 6 Mbps
  10307. * 0xC: OFDM 54 Mbps
  10308. * 0xD: OFDM 36 Mbps
  10309. * 0xE: OFDM 18 Mbps
  10310. * 0xF: OFDM 9 Mbps
  10311. * If LEGACY_RATE_SEL is 1:
  10312. * 0x8: CCK 11 Mbps long preamble
  10313. * 0x9: CCK 5.5 Mbps long preamble
  10314. * 0xA: CCK 2 Mbps long preamble
  10315. * 0xB: CCK 1 Mbps long preamble
  10316. * 0xC: CCK 11 Mbps short preamble
  10317. * 0xD: CCK 5.5 Mbps short preamble
  10318. * 0xE: CCK 2 Mbps short preamble
  10319. * - LEGACY_RATE_SEL
  10320. * Bit 29
  10321. * Purpose: if rx used a legacy rate, specify whether it was OFDM or CCK
  10322. * Value:
  10323. * This field is valid if the PREAMBLE_TYPE field indicates the rx
  10324. * used a legacy rate.
  10325. * 0 -> OFDM, 1 -> CCK
  10326. * - END_VALID
  10327. * Bit 30
  10328. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  10329. * the start of the PPDU are valid. Specifically, the following
  10330. * fields are only valid if END_VALID is set:
  10331. * PHY_ERR, PHY_ERR_CODE, TSF32, TIMESTAMP_MICROSEC,
  10332. * TIMESTAMP_SUBMICROSEC
  10333. * Value:
  10334. * 0 -> rx PPDU desc end fields are not valid
  10335. * 1 -> rx PPDU desc end fields are valid
  10336. * - START_VALID
  10337. * Bit 31
  10338. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  10339. * the end of the PPDU are valid. Specifically, the following
  10340. * fields are only valid if START_VALID is set:
  10341. * RSSI, LEGACY_RATE_SEL, LEGACY_RATE, PREAMBLE_TYPE, SERVICE,
  10342. * VHT-SIG-A
  10343. * Value:
  10344. * 0 -> rx PPDU desc start fields are not valid
  10345. * 1 -> rx PPDU desc start fields are valid
  10346. * - RSSI0_PRI20
  10347. * Bits 7:0
  10348. * Purpose: RSSI from chain 0 on the primary 20 MHz channel
  10349. * Value: RSSI dB units w.r.t. noise floor
  10350. *
  10351. * - RSSI0_EXT20
  10352. * Bits 7:0
  10353. * Purpose: RSSI from chain 0 on the bonded extension 20 MHz channel
  10354. * (if the rx bandwidth was >= 40 MHz)
  10355. * Value: RSSI dB units w.r.t. noise floor
  10356. * - RSSI0_EXT40
  10357. * Bits 7:0
  10358. * Purpose: RSSI from chain 0 on the bonded extension 40 MHz channel
  10359. * (if the rx bandwidth was >= 80 MHz)
  10360. * Value: RSSI dB units w.r.t. noise floor
  10361. * - RSSI0_EXT80
  10362. * Bits 7:0
  10363. * Purpose: RSSI from chain 0 on the bonded extension 80 MHz channel
  10364. * (if the rx bandwidth was >= 160 MHz)
  10365. * Value: RSSI dB units w.r.t. noise floor
  10366. *
  10367. * - RSSI1_PRI20
  10368. * Bits 7:0
  10369. * Purpose: RSSI from chain 1 on the primary 20 MHz channel
  10370. * Value: RSSI dB units w.r.t. noise floor
  10371. * - RSSI1_EXT20
  10372. * Bits 7:0
  10373. * Purpose: RSSI from chain 1 on the bonded extension 20 MHz channel
  10374. * (if the rx bandwidth was >= 40 MHz)
  10375. * Value: RSSI dB units w.r.t. noise floor
  10376. * - RSSI1_EXT40
  10377. * Bits 7:0
  10378. * Purpose: RSSI from chain 1 on the bonded extension 40 MHz channel
  10379. * (if the rx bandwidth was >= 80 MHz)
  10380. * Value: RSSI dB units w.r.t. noise floor
  10381. * - RSSI1_EXT80
  10382. * Bits 7:0
  10383. * Purpose: RSSI from chain 1 on the bonded extension 80 MHz channel
  10384. * (if the rx bandwidth was >= 160 MHz)
  10385. * Value: RSSI dB units w.r.t. noise floor
  10386. *
  10387. * - RSSI2_PRI20
  10388. * Bits 7:0
  10389. * Purpose: RSSI from chain 2 on the primary 20 MHz channel
  10390. * Value: RSSI dB units w.r.t. noise floor
  10391. * - RSSI2_EXT20
  10392. * Bits 7:0
  10393. * Purpose: RSSI from chain 2 on the bonded extension 20 MHz channel
  10394. * (if the rx bandwidth was >= 40 MHz)
  10395. * Value: RSSI dB units w.r.t. noise floor
  10396. * - RSSI2_EXT40
  10397. * Bits 7:0
  10398. * Purpose: RSSI from chain 2 on the bonded extension 40 MHz channel
  10399. * (if the rx bandwidth was >= 80 MHz)
  10400. * Value: RSSI dB units w.r.t. noise floor
  10401. * - RSSI2_EXT80
  10402. * Bits 7:0
  10403. * Purpose: RSSI from chain 2 on the bonded extension 80 MHz channel
  10404. * (if the rx bandwidth was >= 160 MHz)
  10405. * Value: RSSI dB units w.r.t. noise floor
  10406. *
  10407. * - RSSI3_PRI20
  10408. * Bits 7:0
  10409. * Purpose: RSSI from chain 3 on the primary 20 MHz channel
  10410. * Value: RSSI dB units w.r.t. noise floor
  10411. * - RSSI3_EXT20
  10412. * Bits 7:0
  10413. * Purpose: RSSI from chain 3 on the bonded extension 20 MHz channel
  10414. * (if the rx bandwidth was >= 40 MHz)
  10415. * Value: RSSI dB units w.r.t. noise floor
  10416. * - RSSI3_EXT40
  10417. * Bits 7:0
  10418. * Purpose: RSSI from chain 3 on the bonded extension 40 MHz channel
  10419. * (if the rx bandwidth was >= 80 MHz)
  10420. * Value: RSSI dB units w.r.t. noise floor
  10421. * - RSSI3_EXT80
  10422. * Bits 7:0
  10423. * Purpose: RSSI from chain 3 on the bonded extension 80 MHz channel
  10424. * (if the rx bandwidth was >= 160 MHz)
  10425. * Value: RSSI dB units w.r.t. noise floor
  10426. *
  10427. * - TSF32
  10428. * Bits 31:0
  10429. * Purpose: specify the time the rx PPDU was received, in TSF units
  10430. * Value: 32 LSBs of the TSF
  10431. * - TIMESTAMP_MICROSEC
  10432. * Bits 31:0
  10433. * Purpose: specify the time the rx PPDU was received, in microsecond units
  10434. * Value: PPDU rx time, in microseconds
  10435. * - VHT_SIG_A1
  10436. * Bits 23:0
  10437. * Purpose: Provide the HT-SIG (initial 24 bits) or VHT-SIG-A1 field
  10438. * from the rx PPDU
  10439. * Value:
  10440. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  10441. * VHT-SIG-A1 data.
  10442. * If PREAMBLE_TYPE specifies HT, then this field contains the
  10443. * first 24 bits of the HT-SIG data.
  10444. * Otherwise, this field is invalid.
  10445. * Refer to the the 802.11 protocol for the definition of the
  10446. * HT-SIG and VHT-SIG-A1 fields
  10447. * - VHT_SIG_A2
  10448. * Bits 23:0
  10449. * Purpose: Provide the HT-SIG (final 24 bits) or VHT-SIG-A2 field
  10450. * from the rx PPDU
  10451. * Value:
  10452. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  10453. * VHT-SIG-A2 data.
  10454. * If PREAMBLE_TYPE specifies HT, then this field contains the
  10455. * last 24 bits of the HT-SIG data.
  10456. * Otherwise, this field is invalid.
  10457. * Refer to the the 802.11 protocol for the definition of the
  10458. * HT-SIG and VHT-SIG-A2 fields
  10459. * - PREAMBLE_TYPE
  10460. * Bits 31:24
  10461. * Purpose: indicate the PHY format of the received burst
  10462. * Value:
  10463. * 0x4: Legacy (OFDM/CCK)
  10464. * 0x8: HT
  10465. * 0x9: HT with TxBF
  10466. * 0xC: VHT
  10467. * 0xD: VHT with TxBF
  10468. * - SERVICE
  10469. * Bits 31:24
  10470. * Purpose: TBD
  10471. * Value: TBD
  10472. *
  10473. * Rx MSDU descriptor fields:
  10474. * - FW_RX_DESC_BYTES
  10475. * Bits 15:0
  10476. * Purpose: Indicate how many bytes in the Rx indication are used for
  10477. * FW Rx descriptors
  10478. *
  10479. * Payload fields:
  10480. * - MPDU_COUNT
  10481. * Bits 7:0
  10482. * Purpose: Indicate how many sequential MPDUs share the same status.
  10483. * All MPDUs within the indicated list are from the same RA-TA-TID.
  10484. * - MPDU_STATUS
  10485. * Bits 15:8
  10486. * Purpose: Indicate whether the (group of sequential) MPDU(s) were
  10487. * received successfully.
  10488. * Value:
  10489. * 0x1: success
  10490. * 0x2: FCS error
  10491. * 0x3: duplicate error
  10492. * 0x4: replay error
  10493. * 0x5: invalid peer
  10494. */
  10495. /* header fields */
  10496. #define HTT_RX_IND_EXT_TID_M 0x1f00
  10497. #define HTT_RX_IND_EXT_TID_S 8
  10498. #define HTT_RX_IND_FLUSH_VALID_M 0x2000
  10499. #define HTT_RX_IND_FLUSH_VALID_S 13
  10500. #define HTT_RX_IND_REL_VALID_M 0x4000
  10501. #define HTT_RX_IND_REL_VALID_S 14
  10502. #define HTT_RX_IND_PEER_ID_M 0xffff0000
  10503. #define HTT_RX_IND_PEER_ID_S 16
  10504. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_M 0x3f
  10505. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_S 0
  10506. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_M 0xfc0
  10507. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_S 6
  10508. #define HTT_RX_IND_REL_SEQ_NUM_START_M 0x3f000
  10509. #define HTT_RX_IND_REL_SEQ_NUM_START_S 12
  10510. #define HTT_RX_IND_REL_SEQ_NUM_END_M 0xfc0000
  10511. #define HTT_RX_IND_REL_SEQ_NUM_END_S 18
  10512. #define HTT_RX_IND_NUM_MPDU_RANGES_M 0xff000000
  10513. #define HTT_RX_IND_NUM_MPDU_RANGES_S 24
  10514. /* rx PPDU descriptor fields */
  10515. #define HTT_RX_IND_RSSI_CMB_M 0x000000ff
  10516. #define HTT_RX_IND_RSSI_CMB_S 0
  10517. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M 0x0000ff00
  10518. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S 8
  10519. #define HTT_RX_IND_PHY_ERR_CODE_M 0x00ff0000
  10520. #define HTT_RX_IND_PHY_ERR_CODE_S 16
  10521. #define HTT_RX_IND_PHY_ERR_M 0x01000000
  10522. #define HTT_RX_IND_PHY_ERR_S 24
  10523. #define HTT_RX_IND_LEGACY_RATE_M 0x1e000000
  10524. #define HTT_RX_IND_LEGACY_RATE_S 25
  10525. #define HTT_RX_IND_LEGACY_RATE_SEL_M 0x20000000
  10526. #define HTT_RX_IND_LEGACY_RATE_SEL_S 29
  10527. #define HTT_RX_IND_END_VALID_M 0x40000000
  10528. #define HTT_RX_IND_END_VALID_S 30
  10529. #define HTT_RX_IND_START_VALID_M 0x80000000
  10530. #define HTT_RX_IND_START_VALID_S 31
  10531. #define HTT_RX_IND_RSSI_PRI20_M 0x000000ff
  10532. #define HTT_RX_IND_RSSI_PRI20_S 0
  10533. #define HTT_RX_IND_RSSI_EXT20_M 0x0000ff00
  10534. #define HTT_RX_IND_RSSI_EXT20_S 8
  10535. #define HTT_RX_IND_RSSI_EXT40_M 0x00ff0000
  10536. #define HTT_RX_IND_RSSI_EXT40_S 16
  10537. #define HTT_RX_IND_RSSI_EXT80_M 0xff000000
  10538. #define HTT_RX_IND_RSSI_EXT80_S 24
  10539. #define HTT_RX_IND_VHT_SIG_A1_M 0x00ffffff
  10540. #define HTT_RX_IND_VHT_SIG_A1_S 0
  10541. #define HTT_RX_IND_VHT_SIG_A2_M 0x00ffffff
  10542. #define HTT_RX_IND_VHT_SIG_A2_S 0
  10543. #define HTT_RX_IND_PREAMBLE_TYPE_M 0xff000000
  10544. #define HTT_RX_IND_PREAMBLE_TYPE_S 24
  10545. #define HTT_RX_IND_SERVICE_M 0xff000000
  10546. #define HTT_RX_IND_SERVICE_S 24
  10547. #define HTT_RX_IND_SA_ANT_MATRIX_M 0xff000000
  10548. #define HTT_RX_IND_SA_ANT_MATRIX_S 24
  10549. /* rx MSDU descriptor fields */
  10550. #define HTT_RX_IND_FW_RX_DESC_BYTES_M 0xffff
  10551. #define HTT_RX_IND_FW_RX_DESC_BYTES_S 0
  10552. /* payload fields */
  10553. #define HTT_RX_IND_MPDU_COUNT_M 0xff
  10554. #define HTT_RX_IND_MPDU_COUNT_S 0
  10555. #define HTT_RX_IND_MPDU_STATUS_M 0xff00
  10556. #define HTT_RX_IND_MPDU_STATUS_S 8
  10557. #define HTT_RX_IND_EXT_TID_SET(word, value) \
  10558. do { \
  10559. HTT_CHECK_SET_VAL(HTT_RX_IND_EXT_TID, value); \
  10560. (word) |= (value) << HTT_RX_IND_EXT_TID_S; \
  10561. } while (0)
  10562. #define HTT_RX_IND_EXT_TID_GET(word) \
  10563. (((word) & HTT_RX_IND_EXT_TID_M) >> HTT_RX_IND_EXT_TID_S)
  10564. #define HTT_RX_IND_FLUSH_VALID_SET(word, value) \
  10565. do { \
  10566. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_VALID, value); \
  10567. (word) |= (value) << HTT_RX_IND_FLUSH_VALID_S; \
  10568. } while (0)
  10569. #define HTT_RX_IND_FLUSH_VALID_GET(word) \
  10570. (((word) & HTT_RX_IND_FLUSH_VALID_M) >> HTT_RX_IND_FLUSH_VALID_S)
  10571. #define HTT_RX_IND_REL_VALID_SET(word, value) \
  10572. do { \
  10573. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_VALID, value); \
  10574. (word) |= (value) << HTT_RX_IND_REL_VALID_S; \
  10575. } while (0)
  10576. #define HTT_RX_IND_REL_VALID_GET(word) \
  10577. (((word) & HTT_RX_IND_REL_VALID_M) >> HTT_RX_IND_REL_VALID_S)
  10578. #define HTT_RX_IND_PEER_ID_SET(word, value) \
  10579. do { \
  10580. HTT_CHECK_SET_VAL(HTT_RX_IND_PEER_ID, value); \
  10581. (word) |= (value) << HTT_RX_IND_PEER_ID_S; \
  10582. } while (0)
  10583. #define HTT_RX_IND_PEER_ID_GET(word) \
  10584. (((word) & HTT_RX_IND_PEER_ID_M) >> HTT_RX_IND_PEER_ID_S)
  10585. #define HTT_RX_IND_FW_RX_DESC_BYTES_SET(word, value) \
  10586. do { \
  10587. HTT_CHECK_SET_VAL(HTT_RX_IND_FW_RX_DESC_BYTES, value); \
  10588. (word) |= (value) << HTT_RX_IND_FW_RX_DESC_BYTES_S; \
  10589. } while (0)
  10590. #define HTT_RX_IND_FW_RX_DESC_BYTES_GET(word) \
  10591. (((word) & HTT_RX_IND_FW_RX_DESC_BYTES_M) >> HTT_RX_IND_FW_RX_DESC_BYTES_S)
  10592. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_SET(word, value) \
  10593. do { \
  10594. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_START, value); \
  10595. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_START_S; \
  10596. } while (0)
  10597. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_GET(word) \
  10598. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_START_M) >> \
  10599. HTT_RX_IND_FLUSH_SEQ_NUM_START_S)
  10600. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_SET(word, value) \
  10601. do { \
  10602. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_END, value); \
  10603. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_END_S; \
  10604. } while (0)
  10605. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_GET(word) \
  10606. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_END_M) >> \
  10607. HTT_RX_IND_FLUSH_SEQ_NUM_END_S)
  10608. #define HTT_RX_IND_REL_SEQ_NUM_START_SET(word, value) \
  10609. do { \
  10610. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_START, value); \
  10611. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_START_S; \
  10612. } while (0)
  10613. #define HTT_RX_IND_REL_SEQ_NUM_START_GET(word) \
  10614. (((word) & HTT_RX_IND_REL_SEQ_NUM_START_M) >> \
  10615. HTT_RX_IND_REL_SEQ_NUM_START_S)
  10616. #define HTT_RX_IND_REL_SEQ_NUM_END_SET(word, value) \
  10617. do { \
  10618. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_END, value); \
  10619. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_END_S; \
  10620. } while (0)
  10621. #define HTT_RX_IND_REL_SEQ_NUM_END_GET(word) \
  10622. (((word) & HTT_RX_IND_REL_SEQ_NUM_END_M) >> \
  10623. HTT_RX_IND_REL_SEQ_NUM_END_S)
  10624. #define HTT_RX_IND_NUM_MPDU_RANGES_SET(word, value) \
  10625. do { \
  10626. HTT_CHECK_SET_VAL(HTT_RX_IND_NUM_MPDU_RANGES, value); \
  10627. (word) |= (value) << HTT_RX_IND_NUM_MPDU_RANGES_S; \
  10628. } while (0)
  10629. #define HTT_RX_IND_NUM_MPDU_RANGES_GET(word) \
  10630. (((word) & HTT_RX_IND_NUM_MPDU_RANGES_M) >> \
  10631. HTT_RX_IND_NUM_MPDU_RANGES_S)
  10632. /* FW rx PPDU descriptor fields */
  10633. #define HTT_RX_IND_RSSI_CMB_SET(word, value) \
  10634. do { \
  10635. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_CMB, value); \
  10636. (word) |= (value) << HTT_RX_IND_RSSI_CMB_S; \
  10637. } while (0)
  10638. #define HTT_RX_IND_RSSI_CMB_GET(word) \
  10639. (((word) & HTT_RX_IND_RSSI_CMB_M) >> \
  10640. HTT_RX_IND_RSSI_CMB_S)
  10641. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_SET(word, value) \
  10642. do { \
  10643. HTT_CHECK_SET_VAL(HTT_RX_IND_TIMESTAMP_SUBMICROSEC, value); \
  10644. (word) |= (value) << HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S; \
  10645. } while (0)
  10646. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_GET(word) \
  10647. (((word) & HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M) >> \
  10648. HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S)
  10649. #define HTT_RX_IND_PHY_ERR_CODE_SET(word, value) \
  10650. do { \
  10651. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR_CODE, value); \
  10652. (word) |= (value) << HTT_RX_IND_PHY_ERR_CODE_S; \
  10653. } while (0)
  10654. #define HTT_RX_IND_PHY_ERR_CODE_GET(word) \
  10655. (((word) & HTT_RX_IND_PHY_ERR_CODE_M) >> \
  10656. HTT_RX_IND_PHY_ERR_CODE_S)
  10657. #define HTT_RX_IND_PHY_ERR_SET(word, value) \
  10658. do { \
  10659. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR, value); \
  10660. (word) |= (value) << HTT_RX_IND_PHY_ERR_S; \
  10661. } while (0)
  10662. #define HTT_RX_IND_PHY_ERR_GET(word) \
  10663. (((word) & HTT_RX_IND_PHY_ERR_M) >> \
  10664. HTT_RX_IND_PHY_ERR_S)
  10665. #define HTT_RX_IND_LEGACY_RATE_SET(word, value) \
  10666. do { \
  10667. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE, value); \
  10668. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_S; \
  10669. } while (0)
  10670. #define HTT_RX_IND_LEGACY_RATE_GET(word) \
  10671. (((word) & HTT_RX_IND_LEGACY_RATE_M) >> \
  10672. HTT_RX_IND_LEGACY_RATE_S)
  10673. #define HTT_RX_IND_LEGACY_RATE_SEL_SET(word, value) \
  10674. do { \
  10675. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE_SEL, value); \
  10676. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_SEL_S; \
  10677. } while (0)
  10678. #define HTT_RX_IND_LEGACY_RATE_SEL_GET(word) \
  10679. (((word) & HTT_RX_IND_LEGACY_RATE_SEL_M) >> \
  10680. HTT_RX_IND_LEGACY_RATE_SEL_S)
  10681. #define HTT_RX_IND_END_VALID_SET(word, value) \
  10682. do { \
  10683. HTT_CHECK_SET_VAL(HTT_RX_IND_END_VALID, value); \
  10684. (word) |= (value) << HTT_RX_IND_END_VALID_S; \
  10685. } while (0)
  10686. #define HTT_RX_IND_END_VALID_GET(word) \
  10687. (((word) & HTT_RX_IND_END_VALID_M) >> \
  10688. HTT_RX_IND_END_VALID_S)
  10689. #define HTT_RX_IND_START_VALID_SET(word, value) \
  10690. do { \
  10691. HTT_CHECK_SET_VAL(HTT_RX_IND_START_VALID, value); \
  10692. (word) |= (value) << HTT_RX_IND_START_VALID_S; \
  10693. } while (0)
  10694. #define HTT_RX_IND_START_VALID_GET(word) \
  10695. (((word) & HTT_RX_IND_START_VALID_M) >> \
  10696. HTT_RX_IND_START_VALID_S)
  10697. #define HTT_RX_IND_RSSI_PRI20_SET(word, value) \
  10698. do { \
  10699. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_PRI20, value); \
  10700. (word) |= (value) << HTT_RX_IND_RSSI_PRI20_S; \
  10701. } while (0)
  10702. #define HTT_RX_IND_RSSI_PRI20_GET(word) \
  10703. (((word) & HTT_RX_IND_RSSI_PRI20_M) >> \
  10704. HTT_RX_IND_RSSI_PRI20_S)
  10705. #define HTT_RX_IND_RSSI_EXT20_SET(word, value) \
  10706. do { \
  10707. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT20, value); \
  10708. (word) |= (value) << HTT_RX_IND_RSSI_EXT20_S; \
  10709. } while (0)
  10710. #define HTT_RX_IND_RSSI_EXT20_GET(word) \
  10711. (((word) & HTT_RX_IND_RSSI_EXT20_M) >> \
  10712. HTT_RX_IND_RSSI_EXT20_S)
  10713. #define HTT_RX_IND_RSSI_EXT40_SET(word, value) \
  10714. do { \
  10715. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT40, value); \
  10716. (word) |= (value) << HTT_RX_IND_RSSI_EXT40_S; \
  10717. } while (0)
  10718. #define HTT_RX_IND_RSSI_EXT40_GET(word) \
  10719. (((word) & HTT_RX_IND_RSSI_EXT40_M) >> \
  10720. HTT_RX_IND_RSSI_EXT40_S)
  10721. #define HTT_RX_IND_RSSI_EXT80_SET(word, value) \
  10722. do { \
  10723. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT80, value); \
  10724. (word) |= (value) << HTT_RX_IND_RSSI_EXT80_S; \
  10725. } while (0)
  10726. #define HTT_RX_IND_RSSI_EXT80_GET(word) \
  10727. (((word) & HTT_RX_IND_RSSI_EXT80_M) >> \
  10728. HTT_RX_IND_RSSI_EXT80_S)
  10729. #define HTT_RX_IND_VHT_SIG_A1_SET(word, value) \
  10730. do { \
  10731. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A1, value); \
  10732. (word) |= (value) << HTT_RX_IND_VHT_SIG_A1_S; \
  10733. } while (0)
  10734. #define HTT_RX_IND_VHT_SIG_A1_GET(word) \
  10735. (((word) & HTT_RX_IND_VHT_SIG_A1_M) >> \
  10736. HTT_RX_IND_VHT_SIG_A1_S)
  10737. #define HTT_RX_IND_VHT_SIG_A2_SET(word, value) \
  10738. do { \
  10739. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A2, value); \
  10740. (word) |= (value) << HTT_RX_IND_VHT_SIG_A2_S; \
  10741. } while (0)
  10742. #define HTT_RX_IND_VHT_SIG_A2_GET(word) \
  10743. (((word) & HTT_RX_IND_VHT_SIG_A2_M) >> \
  10744. HTT_RX_IND_VHT_SIG_A2_S)
  10745. #define HTT_RX_IND_PREAMBLE_TYPE_SET(word, value) \
  10746. do { \
  10747. HTT_CHECK_SET_VAL(HTT_RX_IND_PREAMBLE_TYPE, value); \
  10748. (word) |= (value) << HTT_RX_IND_PREAMBLE_TYPE_S; \
  10749. } while (0)
  10750. #define HTT_RX_IND_PREAMBLE_TYPE_GET(word) \
  10751. (((word) & HTT_RX_IND_PREAMBLE_TYPE_M) >> \
  10752. HTT_RX_IND_PREAMBLE_TYPE_S)
  10753. #define HTT_RX_IND_SERVICE_SET(word, value) \
  10754. do { \
  10755. HTT_CHECK_SET_VAL(HTT_RX_IND_SERVICE, value); \
  10756. (word) |= (value) << HTT_RX_IND_SERVICE_S; \
  10757. } while (0)
  10758. #define HTT_RX_IND_SERVICE_GET(word) \
  10759. (((word) & HTT_RX_IND_SERVICE_M) >> \
  10760. HTT_RX_IND_SERVICE_S)
  10761. #define HTT_RX_IND_SA_ANT_MATRIX_SET(word, value) \
  10762. do { \
  10763. HTT_CHECK_SET_VAL(HTT_RX_IND_SA_ANT_MATRIX, value); \
  10764. (word) |= (value) << HTT_RX_IND_SA_ANT_MATRIX_S; \
  10765. } while (0)
  10766. #define HTT_RX_IND_SA_ANT_MATRIX_GET(word) \
  10767. (((word) & HTT_RX_IND_SA_ANT_MATRIX_M) >> \
  10768. HTT_RX_IND_SA_ANT_MATRIX_S)
  10769. #define HTT_RX_IND_MPDU_COUNT_SET(word, value) \
  10770. do { \
  10771. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_COUNT, value); \
  10772. (word) |= (value) << HTT_RX_IND_MPDU_COUNT_S; \
  10773. } while (0)
  10774. #define HTT_RX_IND_MPDU_COUNT_GET(word) \
  10775. (((word) & HTT_RX_IND_MPDU_COUNT_M) >> HTT_RX_IND_MPDU_COUNT_S)
  10776. #define HTT_RX_IND_MPDU_STATUS_SET(word, value) \
  10777. do { \
  10778. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_STATUS, value); \
  10779. (word) |= (value) << HTT_RX_IND_MPDU_STATUS_S; \
  10780. } while (0)
  10781. #define HTT_RX_IND_MPDU_STATUS_GET(word) \
  10782. (((word) & HTT_RX_IND_MPDU_STATUS_M) >> HTT_RX_IND_MPDU_STATUS_S)
  10783. #define HTT_RX_IND_HL_BYTES \
  10784. (HTT_RX_IND_HDR_BYTES + \
  10785. 4 /* single FW rx MSDU descriptor */ + \
  10786. 4 /* single MPDU range information element */)
  10787. #define HTT_RX_IND_HL_SIZE32 (HTT_RX_IND_HL_BYTES >> 2)
  10788. /* Could we use one macro entry? */
  10789. #define HTT_WORD_SET(word, field, value) \
  10790. do { \
  10791. HTT_CHECK_SET_VAL(field, value); \
  10792. (word) |= ((value) << field ## _S); \
  10793. } while (0)
  10794. #define HTT_WORD_GET(word, field) \
  10795. (((word) & field ## _M) >> field ## _S)
  10796. PREPACK struct hl_htt_rx_ind_base {
  10797. A_UINT32 rx_ind_msg[HTT_RX_IND_HL_SIZE32]; /* align with LL case rx indication message, but reduced to 5 words */
  10798. } POSTPACK;
  10799. /*
  10800. * HTT_RX_IND_HL_RX_DESC_BASE_OFFSET
  10801. * Currently, we use a resv field in hl_htt_rx_ind_base to store some
  10802. * HL host needed info; refer to fw_rx_desc_base in wal_rx_desc.h.
  10803. * The field is just after the MSDU FW rx desc, and 1 byte ahead of
  10804. * htt_rx_ind_hl_rx_desc_t.
  10805. */
  10806. #define HTT_RX_IND_HL_RX_DESC_BASE_OFFSET (HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET + 1)
  10807. struct htt_rx_ind_hl_rx_desc_t {
  10808. A_UINT8 ver;
  10809. A_UINT8 len;
  10810. struct {
  10811. A_UINT8
  10812. first_msdu: 1,
  10813. last_msdu: 1,
  10814. c3_failed: 1,
  10815. c4_failed: 1,
  10816. ipv6: 1,
  10817. tcp: 1,
  10818. udp: 1,
  10819. reserved: 1;
  10820. } flags;
  10821. /* NOTE: no reserved space - don't append any new fields here */
  10822. };
  10823. #define HTT_RX_IND_HL_RX_DESC_VER_OFFSET \
  10824. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  10825. + offsetof(struct htt_rx_ind_hl_rx_desc_t, ver))
  10826. #define HTT_RX_IND_HL_RX_DESC_VER 0
  10827. #define HTT_RX_IND_HL_RX_DESC_LEN_OFFSET \
  10828. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  10829. + offsetof(struct htt_rx_ind_hl_rx_desc_t, len))
  10830. #define HTT_RX_IND_HL_FLAG_OFFSET \
  10831. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  10832. + offsetof(struct htt_rx_ind_hl_rx_desc_t, flags))
  10833. #define HTT_RX_IND_HL_FLAG_FIRST_MSDU (0x01 << 0)
  10834. #define HTT_RX_IND_HL_FLAG_LAST_MSDU (0x01 << 1)
  10835. #define HTT_RX_IND_HL_FLAG_C3_FAILED (0x01 << 2) /* L3 checksum failed */
  10836. #define HTT_RX_IND_HL_FLAG_C4_FAILED (0x01 << 3) /* L4 checksum failed */
  10837. #define HTT_RX_IND_HL_FLAG_IPV6 (0x01 << 4) /* is ipv6, or else ipv4 */
  10838. #define HTT_RX_IND_HL_FLAG_TCP (0x01 << 5) /* is tcp */
  10839. #define HTT_RX_IND_HL_FLAG_UDP (0x01 << 6) /* is udp */
  10840. /* This structure is used in HL, the basic descriptor information
  10841. * used by host. the structure is translated by FW from HW desc
  10842. * or generated by FW. But in HL monitor mode, the host would use
  10843. * the same structure with LL.
  10844. */
  10845. PREPACK struct hl_htt_rx_desc_base {
  10846. A_UINT32
  10847. seq_num:12,
  10848. encrypted:1,
  10849. chan_info_present:1,
  10850. resv0:2,
  10851. mcast_bcast:1,
  10852. fragment:1,
  10853. key_id_oct:8,
  10854. resv1:6;
  10855. A_UINT32
  10856. pn_31_0;
  10857. union {
  10858. struct {
  10859. A_UINT16 pn_47_32;
  10860. A_UINT16 pn_63_48;
  10861. } pn16;
  10862. A_UINT32 pn_63_32;
  10863. } u0;
  10864. A_UINT32
  10865. pn_95_64;
  10866. A_UINT32
  10867. pn_127_96;
  10868. } POSTPACK;
  10869. /*
  10870. * Channel information can optionally be appended after hl_htt_rx_desc_base.
  10871. * If so, the len field in htt_rx_ind_hl_rx_desc_t will be updated accordingly,
  10872. * and the chan_info_present flag in hl_htt_rx_desc_base will be set.
  10873. * Please see htt_chan_change_t for description of the fields.
  10874. */
  10875. PREPACK struct htt_chan_info_t
  10876. {
  10877. A_UINT32 primary_chan_center_freq_mhz: 16,
  10878. contig_chan1_center_freq_mhz: 16;
  10879. A_UINT32 contig_chan2_center_freq_mhz: 16,
  10880. phy_mode: 8,
  10881. reserved: 8;
  10882. } POSTPACK;
  10883. #define HTT_CHAN_INFO_SIZE sizeof(struct htt_chan_info_t)
  10884. #define HL_RX_DESC_SIZE (sizeof(struct hl_htt_rx_desc_base))
  10885. #define HL_RX_DESC_SIZE_DWORD (HL_RX_STD_DESC_SIZE >> 2)
  10886. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_M 0xfff
  10887. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_S 0
  10888. #define HTT_HL_RX_DESC_MPDU_ENC_M 0x1000
  10889. #define HTT_HL_RX_DESC_MPDU_ENC_S 12
  10890. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_M 0x2000
  10891. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_S 13
  10892. #define HTT_HL_RX_DESC_MCAST_BCAST_M 0x10000
  10893. #define HTT_HL_RX_DESC_MCAST_BCAST_S 16
  10894. #define HTT_HL_RX_DESC_FRAGMENT_M 0x20000
  10895. #define HTT_HL_RX_DESC_FRAGMENT_S 17
  10896. #define HTT_HL_RX_DESC_KEY_ID_OCT_M 0x3fc0000
  10897. #define HTT_HL_RX_DESC_KEY_ID_OCT_S 18
  10898. #define HTT_HL_RX_DESC_PN_OFFSET offsetof(struct hl_htt_rx_desc_base, pn_31_0)
  10899. #define HTT_HL_RX_DESC_PN_WORD_OFFSET (HTT_HL_RX_DESC_PN_OFFSET >> 2)
  10900. /* Channel information */
  10901. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M 0x0000ffff
  10902. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S 0
  10903. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M 0xffff0000
  10904. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S 16
  10905. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M 0x0000ffff
  10906. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S 0
  10907. #define HTT_CHAN_INFO_PHY_MODE_M 0x00ff0000
  10908. #define HTT_CHAN_INFO_PHY_MODE_S 16
  10909. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_SET(word, value) \
  10910. do { \
  10911. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ, value); \
  10912. (word) |= (value) << HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S; \
  10913. } while (0)
  10914. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_GET(word) \
  10915. (((word) & HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M) >> HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S)
  10916. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_SET(word, value) \
  10917. do { \
  10918. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ, value); \
  10919. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S; \
  10920. } while (0)
  10921. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_GET(word) \
  10922. (((word) & HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S)
  10923. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_SET(word, value) \
  10924. do { \
  10925. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ, value); \
  10926. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S; \
  10927. } while (0)
  10928. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_GET(word) \
  10929. (((word) & HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S)
  10930. #define HTT_CHAN_INFO_PHY_MODE_SET(word, value) \
  10931. do { \
  10932. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PHY_MODE, value); \
  10933. (word) |= (value) << HTT_CHAN_INFO_PHY_MODE_S; \
  10934. } while (0)
  10935. #define HTT_CHAN_INFO_PHY_MODE_GET(word) \
  10936. (((word) & HTT_CHAN_INFO_PHY_MODE_M) >> HTT_CHAN_INFO_PHY_MODE_S)
  10937. /*
  10938. * @brief target -> host message definition for FW offloaded pkts
  10939. *
  10940. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND
  10941. *
  10942. * @details
  10943. * The following field definitions describe the format of the firmware
  10944. * offload deliver message sent from the target to the host.
  10945. *
  10946. * definition for struct htt_tx_offload_deliver_ind_hdr_t
  10947. *
  10948. * |31 20|19 16|15 13|12 8|7 5|4|3|2 0|
  10949. * |----------------------------+--------+-----+---------------+-----+-+-+----|
  10950. * | reserved_1 | msg type |
  10951. * |--------------------------------------------------------------------------|
  10952. * | phy_timestamp_l32 |
  10953. * |--------------------------------------------------------------------------|
  10954. * | WORD2 (see below) |
  10955. * |--------------------------------------------------------------------------|
  10956. * | seqno | framectrl |
  10957. * |--------------------------------------------------------------------------|
  10958. * | reserved_3 | vdev_id | tid_num|
  10959. * |--------------------------------------------------------------------------|
  10960. * | reserved_4 | tx_mpdu_bytes |F|STAT|
  10961. * |--------------------------------------------------------------------------|
  10962. *
  10963. * where:
  10964. * STAT = status
  10965. * F = format (802.3 vs. 802.11)
  10966. *
  10967. * definition for word 2
  10968. *
  10969. * |31 26|25| 24 |23 | 22 |21 19|18 17|16 9|8 6|5 2|1 0|
  10970. * |--------+--+----+---+----+-----+-----+---------------------+----+-----+---|
  10971. * |reserv_2|BF|LDPC|SGI|STBC| BW | NSS | RSSI |RATE| MCS |PR |
  10972. * |--------------------------------------------------------------------------|
  10973. *
  10974. * where:
  10975. * PR = preamble
  10976. * BF = beamformed
  10977. */
  10978. PREPACK struct htt_tx_offload_deliver_ind_hdr_t
  10979. {
  10980. A_UINT32 /* word 0 */
  10981. msg_type:8, /* [ 7: 0] */
  10982. reserved_1:24; /* [31: 8] */
  10983. A_UINT32 phy_timestamp_l32; /* word 1 [31:0] */
  10984. A_UINT32 /* word 2 */
  10985. /* preamble:
  10986. * 0-OFDM,
  10987. * 1-CCk,
  10988. * 2-HT,
  10989. * 3-VHT
  10990. */
  10991. preamble: 2, /* [1:0] */
  10992. /* mcs:
  10993. * In case of HT preamble interpret
  10994. * MCS along with NSS.
  10995. * Valid values for HT are 0 to 7.
  10996. * HT mcs 0 with NSS 2 is mcs 8.
  10997. * Valid values for VHT are 0 to 9.
  10998. */
  10999. mcs: 4, /* [5:2] */
  11000. /* rate:
  11001. * This is applicable only for
  11002. * CCK and OFDM preamble type
  11003. * rate 0: OFDM 48 Mbps,
  11004. * 1: OFDM 24 Mbps,
  11005. * 2: OFDM 12 Mbps
  11006. * 3: OFDM 6 Mbps
  11007. * 4: OFDM 54 Mbps
  11008. * 5: OFDM 36 Mbps
  11009. * 6: OFDM 18 Mbps
  11010. * 7: OFDM 9 Mbps
  11011. * rate 0: CCK 11 Mbps Long
  11012. * 1: CCK 5.5 Mbps Long
  11013. * 2: CCK 2 Mbps Long
  11014. * 3: CCK 1 Mbps Long
  11015. * 4: CCK 11 Mbps Short
  11016. * 5: CCK 5.5 Mbps Short
  11017. * 6: CCK 2 Mbps Short
  11018. */
  11019. rate : 3, /* [ 8: 6] */
  11020. rssi : 8, /* [16: 9] units=dBm */
  11021. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  11022. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  11023. stbc : 1, /* [22] */
  11024. sgi : 1, /* [23] */
  11025. ldpc : 1, /* [24] */
  11026. beamformed: 1, /* [25] */
  11027. reserved_2: 6; /* [31:26] */
  11028. A_UINT32 /* word 3 */
  11029. framectrl:16, /* [15: 0] */
  11030. seqno:16; /* [31:16] */
  11031. A_UINT32 /* word 4 */
  11032. tid_num:5, /* [ 4: 0] actual TID number */
  11033. vdev_id:8, /* [12: 5] */
  11034. reserved_3:19; /* [31:13] */
  11035. A_UINT32 /* word 5 */
  11036. /* status:
  11037. * 0: tx_ok
  11038. * 1: retry
  11039. * 2: drop
  11040. * 3: filtered
  11041. * 4: abort
  11042. * 5: tid delete
  11043. * 6: sw abort
  11044. * 7: dropped by peer migration
  11045. */
  11046. status:3, /* [2:0] */
  11047. format:1, /* [3] 0: 802.3 format, 1: 802.11 format */
  11048. tx_mpdu_bytes:16, /* [19:4] */
  11049. /* Indicates retry count of offloaded/local generated Data tx frames */
  11050. tx_retry_cnt:6, /* [25:20] */
  11051. reserved_4:6; /* [31:26] */
  11052. } POSTPACK;
  11053. /* FW offload deliver ind message header fields */
  11054. /* DWORD one */
  11055. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M 0xffffffff
  11056. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S 0
  11057. /* DWORD two */
  11058. #define HTT_FW_OFFLOAD_IND_PREAMBLE_M 0x00000003
  11059. #define HTT_FW_OFFLOAD_IND_PREAMBLE_S 0
  11060. #define HTT_FW_OFFLOAD_IND_MCS_M 0x0000003c
  11061. #define HTT_FW_OFFLOAD_IND_MCS_S 2
  11062. #define HTT_FW_OFFLOAD_IND_RATE_M 0x000001c0
  11063. #define HTT_FW_OFFLOAD_IND_RATE_S 6
  11064. #define HTT_FW_OFFLOAD_IND_RSSI_M 0x0001fe00
  11065. #define HTT_FW_OFFLOAD_IND_RSSI_S 9
  11066. #define HTT_FW_OFFLOAD_IND_NSS_M 0x00060000
  11067. #define HTT_FW_OFFLOAD_IND_NSS_S 17
  11068. #define HTT_FW_OFFLOAD_IND_BW_M 0x00380000
  11069. #define HTT_FW_OFFLOAD_IND_BW_S 19
  11070. #define HTT_FW_OFFLOAD_IND_STBC_M 0x00400000
  11071. #define HTT_FW_OFFLOAD_IND_STBC_S 22
  11072. #define HTT_FW_OFFLOAD_IND_SGI_M 0x00800000
  11073. #define HTT_FW_OFFLOAD_IND_SGI_S 23
  11074. #define HTT_FW_OFFLOAD_IND_LDPC_M 0x01000000
  11075. #define HTT_FW_OFFLOAD_IND_LDPC_S 24
  11076. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_M 0x02000000
  11077. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_S 25
  11078. /* DWORD three*/
  11079. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_M 0x0000ffff
  11080. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_S 0
  11081. #define HTT_FW_OFFLOAD_IND_SEQNO_M 0xffff0000
  11082. #define HTT_FW_OFFLOAD_IND_SEQNO_S 16
  11083. /* DWORD four */
  11084. #define HTT_FW_OFFLOAD_IND_TID_NUM_M 0x0000001f
  11085. #define HTT_FW_OFFLOAD_IND_TID_NUM_S 0
  11086. #define HTT_FW_OFFLOAD_IND_VDEV_ID_M 0x00001fe0
  11087. #define HTT_FW_OFFLOAD_IND_VDEV_ID_S 5
  11088. /* DWORD five */
  11089. #define HTT_FW_OFFLOAD_IND_STATUS_M 0x00000007
  11090. #define HTT_FW_OFFLOAD_IND_STATUS_S 0
  11091. #define HTT_FW_OFFLOAD_IND_FORMAT_M 0x00000008
  11092. #define HTT_FW_OFFLOAD_IND_FORMAT_S 3
  11093. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M 0x000ffff0
  11094. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S 4
  11095. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M 0x03f00000
  11096. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S 20
  11097. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_SET(word, value) \
  11098. do { \
  11099. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32, value); \
  11100. (word) |= (value) << HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S; \
  11101. } while (0)
  11102. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_GET(word) \
  11103. (((word) & HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M) >> HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S)
  11104. #define HTT_FW_OFFLOAD_IND_PREAMBLE_SET(word, value) \
  11105. do { \
  11106. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PREAMBLE, value); \
  11107. (word) |= (value) << HTT_FW_OFFLOAD_IND_PREAMBLE_S; \
  11108. } while (0)
  11109. #define HTT_FW_OFFLOAD_IND_PREAMBLE_GET(word) \
  11110. (((word) & HTT_FW_OFFLOAD_IND_PREAMBLE_M) >> HTT_FW_OFFLOAD_IND_PREAMBLE_S)
  11111. #define HTT_FW_OFFLOAD_IND_MCS_SET(word, value) \
  11112. do { \
  11113. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_MCS, value); \
  11114. (word) |= (value) << HTT_FW_OFFLOAD_IND_MCS_S; \
  11115. } while (0)
  11116. #define HTT_FW_OFFLOAD_IND_MCS_GET(word) \
  11117. (((word) & HTT_FW_OFFLOAD_IND_MCS_M) >> HTT_FW_OFFLOAD_IND_MCS_S)
  11118. #define HTT_FW_OFFLOAD_IND_RATE_SET(word, value) \
  11119. do { \
  11120. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RATE, value); \
  11121. (word) |= (value) << HTT_FW_OFFLOAD_IND_RATE_S; \
  11122. } while (0)
  11123. #define HTT_FW_OFFLOAD_IND_RATE_GET(word) \
  11124. (((word) & HTT_FW_OFFLOAD_IND_RATE_M) >> HTT_FW_OFFLOAD_IND_RATE_S)
  11125. #define HTT_FW_OFFLOAD_IND_RSSI_SET(word, value) \
  11126. do { \
  11127. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RSSI, value); \
  11128. (word) |= (value) << HTT_FW_OFFLOAD_IND_RSSI_S; \
  11129. } while (0)
  11130. #define HTT_FW_OFFLOAD_IND_RSSI_GET(word) \
  11131. (((word) & HTT_FW_OFFLOAD_IND_RSSI_M) >> HTT_FW_OFFLOAD_IND_RSSI_S)
  11132. #define HTT_FW_OFFLOAD_IND_NSS_SET(word, value) \
  11133. do { \
  11134. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_NSS, value); \
  11135. (word) |= (value) << HTT_FW_OFFLOAD_IND_NSS_S; \
  11136. } while (0)
  11137. #define HTT_FW_OFFLOAD_IND_NSS_GET(word) \
  11138. (((word) & HTT_FW_OFFLOAD_IND_NSS_M) >> HTT_FW_OFFLOAD_IND_NSS_S)
  11139. #define HTT_FW_OFFLOAD_IND_BW_SET(word, value) \
  11140. do { \
  11141. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BW, value); \
  11142. (word) |= (value) << HTT_FW_OFFLOAD_IND_BW_S; \
  11143. } while (0)
  11144. #define HTT_FW_OFFLOAD_IND_BW_GET(word) \
  11145. (((word) & HTT_FW_OFFLOAD_IND_BW_M) >> HTT_FW_OFFLOAD_IND_BW_S)
  11146. #define HTT_FW_OFFLOAD_IND_STBC_SET(word, value) \
  11147. do { \
  11148. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STBC, value); \
  11149. (word) |= (value) << HTT_FW_OFFLOAD_IND_STBC_S; \
  11150. } while (0)
  11151. #define HTT_FW_OFFLOAD_IND_STBC_GET(word) \
  11152. (((word) & HTT_FW_OFFLOAD_IND_STBC_M) >> HTT_FW_OFFLOAD_IND_STBC_S)
  11153. #define HTT_FW_OFFLOAD_IND_SGI_SET(word, value) \
  11154. do { \
  11155. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SGI, value); \
  11156. (word) |= (value) << HTT_FW_OFFLOAD_IND_SGI_S; \
  11157. } while (0)
  11158. #define HTT_FW_OFFLOAD_IND_SGI_GET(word) \
  11159. (((word) & HTT_FW_OFFLOAD_IND_SGI_M) >> HTT_FW_OFFLOAD_IND_SGI_S)
  11160. #define HTT_FW_OFFLOAD_IND_LDPC_SET(word, value) \
  11161. do { \
  11162. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_LDPC, value); \
  11163. (word) |= (value) << HTT_FW_OFFLOAD_IND_LDPC_S; \
  11164. } while (0)
  11165. #define HTT_FW_OFFLOAD_IND_LDPC_GET(word) \
  11166. (((word) & HTT_FW_OFFLOAD_IND_LDPC_M) >> HTT_FW_OFFLOAD_IND_LDPC_S)
  11167. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_SET(word, value) \
  11168. do { \
  11169. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BEAMFORMED, value); \
  11170. (word) |= (value) << HTT_FW_OFFLOAD_IND_BEAMFORMED_S; \
  11171. } while (0)
  11172. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_GET(word) \
  11173. (((word) & HTT_FW_OFFLOAD_IND_BEAMFORMED_M) >> HTT_FW_OFFLOAD_IND_BEAMFORMED_S)
  11174. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_SET(word, value) \
  11175. do { \
  11176. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FRAMECTRL, value); \
  11177. (word) |= (value) << HTT_FW_OFFLOAD_IND_FRAMECTRL_S; \
  11178. } while (0)
  11179. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_GET(word) \
  11180. (((word) & HTT_FW_OFFLOAD_IND_FRAMECTRL_M) >> HTT_FW_OFFLOAD_IND_FRAMECTRL_S)
  11181. #define HTT_FW_OFFLOAD_IND_SEQNO_SET(word, value) \
  11182. do { \
  11183. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SEQNO, value); \
  11184. (word) |= (value) << HTT_FW_OFFLOAD_IND_SEQNO_S; \
  11185. } while (0)
  11186. #define HTT_FW_OFFLOAD_IND_SEQNO_GET(word) \
  11187. (((word) & HTT_FW_OFFLOAD_IND_SEQNO_M) >> HTT_FW_OFFLOAD_IND_SEQNO_S)
  11188. #define HTT_FW_OFFLOAD_IND_TID_NUM_SET(word, value) \
  11189. do { \
  11190. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TID_NUM, value); \
  11191. (word) |= (value) << HTT_FW_OFFLOAD_IND_TID_NUM_S; \
  11192. } while (0)
  11193. #define HTT_FW_OFFLOAD_IND_TID_NUM_GET(word) \
  11194. (((word) & HTT_FW_OFFLOAD_IND_TID_NUM_M) >> HTT_FW_OFFLOAD_IND_TID_NUM_S)
  11195. #define HTT_FW_OFFLOAD_IND_VDEV_ID_SET(word, value) \
  11196. do { \
  11197. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_VDEV_ID, value); \
  11198. (word) |= (value) << HTT_FW_OFFLOAD_IND_VDEV_ID_S; \
  11199. } while (0)
  11200. #define HTT_FW_OFFLOAD_IND_VDEV_ID_GET(word) \
  11201. (((word) & HTT_FW_OFFLOAD_IND_VDEV_ID_M) >> HTT_FW_OFFLOAD_IND_VDEV_ID_S)
  11202. #define HTT_FW_OFFLOAD_IND_STATUS_SET(word, value) \
  11203. do { \
  11204. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STATUS, value); \
  11205. (word) |= (value) << HTT_FW_OFFLOAD_IND_STATUS_S; \
  11206. } while (0)
  11207. #define HTT_FW_OFFLOAD_IND_STATUS_GET(word) \
  11208. (((word) & HTT_FW_OFFLOAD_IND_STATUS_M) >> HTT_FW_OFFLOAD_IND_STATUS_M)
  11209. #define HTT_FW_OFFLOAD_IND_FORMAT_SET(word, value) \
  11210. do { \
  11211. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FORMAT, value); \
  11212. (word) |= (value) << HTT_FW_OFFLOAD_IND_FORMAT_S; \
  11213. } while (0)
  11214. #define HTT_FW_OFFLOAD_IND_FORMAT_GET(word) \
  11215. (((word) & HTT_FW_OFFLOAD_IND_FORMAT_M) >> HTT_FW_OFFLOAD_IND_FORMAT_S)
  11216. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_SET(word, value) \
  11217. do { \
  11218. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES, value); \
  11219. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S; \
  11220. } while (0)
  11221. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_GET(word) \
  11222. (((word) & HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M) >> HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S)
  11223. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_SET(word, value) \
  11224. do { \
  11225. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_RETRY_CNT, value); \
  11226. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S; \
  11227. } while (0)
  11228. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_GET(word) \
  11229. (((word) & HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M) >> HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S)
  11230. /*
  11231. * @brief target -> host rx reorder flush message definition
  11232. *
  11233. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FLUSH
  11234. *
  11235. * @details
  11236. * The following field definitions describe the format of the rx flush
  11237. * message sent from the target to the host.
  11238. * The message consists of a 4-octet header, followed by one or more
  11239. * 4-octet payload information elements.
  11240. *
  11241. * |31 24|23 8|7 0|
  11242. * |--------------------------------------------------------------|
  11243. * | TID | peer ID | msg type |
  11244. * |--------------------------------------------------------------|
  11245. * | seq num end | seq num start | MPDU status | reserved |
  11246. * |--------------------------------------------------------------|
  11247. * First DWORD:
  11248. * - MSG_TYPE
  11249. * Bits 7:0
  11250. * Purpose: identifies this as an rx flush message
  11251. * Value: 0x2 (HTT_T2H_MSG_TYPE_RX_FLUSH)
  11252. * - PEER_ID
  11253. * Bits 23:8 (only bits 18:8 actually used)
  11254. * Purpose: identify which peer's rx data is being flushed
  11255. * Value: (rx) peer ID
  11256. * - TID
  11257. * Bits 31:24 (only bits 27:24 actually used)
  11258. * Purpose: Specifies which traffic identifier's rx data is being flushed
  11259. * Value: traffic identifier
  11260. * Second DWORD:
  11261. * - MPDU_STATUS
  11262. * Bits 15:8
  11263. * Purpose:
  11264. * Indicate whether the flushed MPDUs should be discarded or processed.
  11265. * Value:
  11266. * 0x1: send the MPDUs from the rx reorder buffer to subsequent
  11267. * stages of rx processing
  11268. * other: discard the MPDUs
  11269. * It is anticipated that flush messages will always have
  11270. * MPDU status == 1, but the status flag is included for
  11271. * flexibility.
  11272. * - SEQ_NUM_START
  11273. * Bits 23:16
  11274. * Purpose:
  11275. * Indicate the start of a series of consecutive MPDUs being flushed.
  11276. * Not all MPDUs within this range are necessarily valid - the host
  11277. * must check each sequence number within this range to see if the
  11278. * corresponding MPDU is actually present.
  11279. * Value:
  11280. * The sequence number for the first MPDU in the sequence.
  11281. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11282. * - SEQ_NUM_END
  11283. * Bits 30:24
  11284. * Purpose:
  11285. * Indicate the end of a series of consecutive MPDUs being flushed.
  11286. * Value:
  11287. * The sequence number one larger than the sequence number of the
  11288. * last MPDU being flushed.
  11289. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11290. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] inclusive
  11291. * are to be released for further rx processing.
  11292. * Not all MPDUs within this range are necessarily valid - the host
  11293. * must check each sequence number within this range to see if the
  11294. * corresponding MPDU is actually present.
  11295. */
  11296. /* first DWORD */
  11297. #define HTT_RX_FLUSH_PEER_ID_M 0xffff00
  11298. #define HTT_RX_FLUSH_PEER_ID_S 8
  11299. #define HTT_RX_FLUSH_TID_M 0xff000000
  11300. #define HTT_RX_FLUSH_TID_S 24
  11301. /* second DWORD */
  11302. #define HTT_RX_FLUSH_MPDU_STATUS_M 0x0000ff00
  11303. #define HTT_RX_FLUSH_MPDU_STATUS_S 8
  11304. #define HTT_RX_FLUSH_SEQ_NUM_START_M 0x00ff0000
  11305. #define HTT_RX_FLUSH_SEQ_NUM_START_S 16
  11306. #define HTT_RX_FLUSH_SEQ_NUM_END_M 0xff000000
  11307. #define HTT_RX_FLUSH_SEQ_NUM_END_S 24
  11308. #define HTT_RX_FLUSH_BYTES 8
  11309. #define HTT_RX_FLUSH_PEER_ID_SET(word, value) \
  11310. do { \
  11311. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_PEER_ID, value); \
  11312. (word) |= (value) << HTT_RX_FLUSH_PEER_ID_S; \
  11313. } while (0)
  11314. #define HTT_RX_FLUSH_PEER_ID_GET(word) \
  11315. (((word) & HTT_RX_FLUSH_PEER_ID_M) >> HTT_RX_FLUSH_PEER_ID_S)
  11316. #define HTT_RX_FLUSH_TID_SET(word, value) \
  11317. do { \
  11318. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_TID, value); \
  11319. (word) |= (value) << HTT_RX_FLUSH_TID_S; \
  11320. } while (0)
  11321. #define HTT_RX_FLUSH_TID_GET(word) \
  11322. (((word) & HTT_RX_FLUSH_TID_M) >> HTT_RX_FLUSH_TID_S)
  11323. #define HTT_RX_FLUSH_MPDU_STATUS_SET(word, value) \
  11324. do { \
  11325. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_MPDU_STATUS, value); \
  11326. (word) |= (value) << HTT_RX_FLUSH_MPDU_STATUS_S; \
  11327. } while (0)
  11328. #define HTT_RX_FLUSH_MPDU_STATUS_GET(word) \
  11329. (((word) & HTT_RX_FLUSH_MPDU_STATUS_M) >> HTT_RX_FLUSH_MPDU_STATUS_S)
  11330. #define HTT_RX_FLUSH_SEQ_NUM_START_SET(word, value) \
  11331. do { \
  11332. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_START, value); \
  11333. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_START_S; \
  11334. } while (0)
  11335. #define HTT_RX_FLUSH_SEQ_NUM_START_GET(word) \
  11336. (((word) & HTT_RX_FLUSH_SEQ_NUM_START_M) >> HTT_RX_FLUSH_SEQ_NUM_START_S)
  11337. #define HTT_RX_FLUSH_SEQ_NUM_END_SET(word, value) \
  11338. do { \
  11339. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_END, value); \
  11340. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_END_S; \
  11341. } while (0)
  11342. #define HTT_RX_FLUSH_SEQ_NUM_END_GET(word) \
  11343. (((word) & HTT_RX_FLUSH_SEQ_NUM_END_M) >> HTT_RX_FLUSH_SEQ_NUM_END_S)
  11344. /*
  11345. * @brief target -> host rx pn check indication message
  11346. *
  11347. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_PN_IND
  11348. *
  11349. * @details
  11350. * The following field definitions describe the format of the Rx PN check
  11351. * indication message sent from the target to the host.
  11352. * The message consists of a 4-octet header, followed by the start and
  11353. * end sequence numbers to be released, followed by the PN IEs. Each PN
  11354. * IE is one octet containing the sequence number that failed the PN
  11355. * check.
  11356. *
  11357. * |31 24|23 8|7 0|
  11358. * |--------------------------------------------------------------|
  11359. * | TID | peer ID | msg type |
  11360. * |--------------------------------------------------------------|
  11361. * | Reserved | PN IE count | seq num end | seq num start|
  11362. * |--------------------------------------------------------------|
  11363. * l : PN IE 2 | PN IE 1 | PN IE 0 |
  11364. * |--------------------------------------------------------------|
  11365. * First DWORD:
  11366. * - MSG_TYPE
  11367. * Bits 7:0
  11368. * Purpose: Identifies this as an rx pn check indication message
  11369. * Value: 0x10 (HTT_T2H_MSG_TYPE_RX_PN_IND)
  11370. * - PEER_ID
  11371. * Bits 23:8 (only bits 18:8 actually used)
  11372. * Purpose: identify which peer
  11373. * Value: (rx) peer ID
  11374. * - TID
  11375. * Bits 31:24 (only bits 27:24 actually used)
  11376. * Purpose: identify traffic identifier
  11377. * Value: traffic identifier
  11378. * Second DWORD:
  11379. * - SEQ_NUM_START
  11380. * Bits 7:0
  11381. * Purpose:
  11382. * Indicates the starting sequence number of the MPDU in this
  11383. * series of MPDUs that went though PN check.
  11384. * Value:
  11385. * The sequence number for the first MPDU in the sequence.
  11386. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11387. * - SEQ_NUM_END
  11388. * Bits 15:8
  11389. * Purpose:
  11390. * Indicates the ending sequence number of the MPDU in this
  11391. * series of MPDUs that went though PN check.
  11392. * Value:
  11393. * The sequence number one larger then the sequence number of the last
  11394. * MPDU being flushed.
  11395. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11396. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] have been checked
  11397. * for invalid PN numbers and are ready to be released for further processing.
  11398. * Not all MPDUs within this range are necessarily valid - the host
  11399. * must check each sequence number within this range to see if the
  11400. * corresponding MPDU is actually present.
  11401. * - PN_IE_COUNT
  11402. * Bits 23:16
  11403. * Purpose:
  11404. * Used to determine the variable number of PN information elements in this
  11405. * message
  11406. *
  11407. * PN information elements:
  11408. * - PN_IE_x-
  11409. * Purpose:
  11410. * Each PN information element contains the sequence number of the MPDU that
  11411. * has failed the target PN check.
  11412. * Value:
  11413. * Contains the 6 LSBs of the 802.11 sequence number corresponding to the MPDU
  11414. * that failed the PN check.
  11415. */
  11416. /* first DWORD */
  11417. #define HTT_RX_PN_IND_PEER_ID_M 0xffff00
  11418. #define HTT_RX_PN_IND_PEER_ID_S 8
  11419. #define HTT_RX_PN_IND_TID_M 0xff000000
  11420. #define HTT_RX_PN_IND_TID_S 24
  11421. /* second DWORD */
  11422. #define HTT_RX_PN_IND_SEQ_NUM_START_M 0x000000ff
  11423. #define HTT_RX_PN_IND_SEQ_NUM_START_S 0
  11424. #define HTT_RX_PN_IND_SEQ_NUM_END_M 0x0000ff00
  11425. #define HTT_RX_PN_IND_SEQ_NUM_END_S 8
  11426. #define HTT_RX_PN_IND_PN_IE_CNT_M 0x00ff0000
  11427. #define HTT_RX_PN_IND_PN_IE_CNT_S 16
  11428. #define HTT_RX_PN_IND_BYTES 8
  11429. #define HTT_RX_PN_IND_PEER_ID_SET(word, value) \
  11430. do { \
  11431. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PEER_ID, value); \
  11432. (word) |= (value) << HTT_RX_PN_IND_PEER_ID_S; \
  11433. } while (0)
  11434. #define HTT_RX_PN_IND_PEER_ID_GET(word) \
  11435. (((word) & HTT_RX_PN_IND_PEER_ID_M) >> HTT_RX_PN_IND_PEER_ID_S)
  11436. #define HTT_RX_PN_IND_EXT_TID_SET(word, value) \
  11437. do { \
  11438. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_TID, value); \
  11439. (word) |= (value) << HTT_RX_PN_IND_TID_S; \
  11440. } while (0)
  11441. #define HTT_RX_PN_IND_EXT_TID_GET(word) \
  11442. (((word) & HTT_RX_PN_IND_TID_M) >> HTT_RX_PN_IND_TID_S)
  11443. #define HTT_RX_PN_IND_SEQ_NUM_START_SET(word, value) \
  11444. do { \
  11445. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_START, value); \
  11446. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_START_S; \
  11447. } while (0)
  11448. #define HTT_RX_PN_IND_SEQ_NUM_START_GET(word) \
  11449. (((word) & HTT_RX_PN_IND_SEQ_NUM_START_M) >> HTT_RX_PN_IND_SEQ_NUM_START_S)
  11450. #define HTT_RX_PN_IND_SEQ_NUM_END_SET(word, value) \
  11451. do { \
  11452. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_END, value); \
  11453. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_END_S; \
  11454. } while (0)
  11455. #define HTT_RX_PN_IND_SEQ_NUM_END_GET(word) \
  11456. (((word) & HTT_RX_PN_IND_SEQ_NUM_END_M) >> HTT_RX_PN_IND_SEQ_NUM_END_S)
  11457. #define HTT_RX_PN_IND_PN_IE_CNT_SET(word, value) \
  11458. do { \
  11459. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PN_IE_CNT, value); \
  11460. (word) |= (value) << HTT_RX_PN_IND_PN_IE_CNT_S; \
  11461. } while (0)
  11462. #define HTT_RX_PN_IND_PN_IE_CNT_GET(word) \
  11463. (((word) & HTT_RX_PN_IND_PN_IE_CNT_M) >> HTT_RX_PN_IND_PN_IE_CNT_S)
  11464. /*
  11465. * @brief target -> host rx offload deliver message for LL system
  11466. *
  11467. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND
  11468. *
  11469. * @details
  11470. * In a low latency system this message is sent whenever the offload
  11471. * manager flushes out the packets it has coalesced in its coalescing buffer.
  11472. * The DMA of the actual packets into host memory is done before sending out
  11473. * this message. This message indicates only how many MSDUs to reap. The
  11474. * peer ID, vdev ID, tid and MSDU length are copied inline into the header
  11475. * portion of the MSDU while DMA'ing into the host memory. Unlike the packets
  11476. * DMA'd by the MAC directly into host memory these packets do not contain
  11477. * the MAC descriptors in the header portion of the packet. Instead they contain
  11478. * the peer ID, vdev ID, tid and MSDU length. Also when the host receives this
  11479. * message, the packets are delivered directly to the NW stack without going
  11480. * through the regular reorder buffering and PN checking path since it has
  11481. * already been done in target.
  11482. *
  11483. * |31 24|23 16|15 8|7 0|
  11484. * |-----------------------------------------------------------------------|
  11485. * | Total MSDU count | reserved | msg type |
  11486. * |-----------------------------------------------------------------------|
  11487. *
  11488. * @brief target -> host rx offload deliver message for HL system
  11489. *
  11490. * @details
  11491. * In a high latency system this message is sent whenever the offload manager
  11492. * flushes out the packets it has coalesced in its coalescing buffer. The
  11493. * actual packets are also carried along with this message. When the host
  11494. * receives this message, it is expected to deliver these packets to the NW
  11495. * stack directly instead of routing them through the reorder buffering and
  11496. * PN checking path since it has already been done in target.
  11497. *
  11498. * |31 24|23 16|15 8|7 0|
  11499. * |-----------------------------------------------------------------------|
  11500. * | Total MSDU count | reserved | msg type |
  11501. * |-----------------------------------------------------------------------|
  11502. * | peer ID | MSDU length |
  11503. * |-----------------------------------------------------------------------|
  11504. * | MSDU payload | FW Desc | tid | vdev ID |
  11505. * |-----------------------------------------------------------------------|
  11506. * | MSDU payload contd. |
  11507. * |-----------------------------------------------------------------------|
  11508. * | peer ID | MSDU length |
  11509. * |-----------------------------------------------------------------------|
  11510. * | MSDU payload | FW Desc | tid | vdev ID |
  11511. * |-----------------------------------------------------------------------|
  11512. * | MSDU payload contd. |
  11513. * |-----------------------------------------------------------------------|
  11514. *
  11515. */
  11516. /* first DWORD */
  11517. #define HTT_RX_OFFLOAD_DELIVER_IND_HDR_BYTES 4
  11518. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_HDR_BYTES 7
  11519. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M 0xffff0000
  11520. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S 16
  11521. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M 0x0000ffff
  11522. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S 0
  11523. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M 0xffff0000
  11524. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S 16
  11525. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M 0x000000ff
  11526. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S 0
  11527. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M 0x0000ff00
  11528. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S 8
  11529. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M 0x00ff0000
  11530. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S 16
  11531. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_GET(word) \
  11532. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S)
  11533. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_SET(word, value) \
  11534. do { \
  11535. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT, value); \
  11536. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S; \
  11537. } while (0)
  11538. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_GET(word) \
  11539. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S)
  11540. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_SET(word, value) \
  11541. do { \
  11542. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN, value); \
  11543. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S; \
  11544. } while (0)
  11545. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_GET(word) \
  11546. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S)
  11547. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_SET(word, value) \
  11548. do { \
  11549. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID, value); \
  11550. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S; \
  11551. } while (0)
  11552. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_GET(word) \
  11553. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S)
  11554. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_SET(word, value) \
  11555. do { \
  11556. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID, value); \
  11557. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S; \
  11558. } while (0)
  11559. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_GET(word) \
  11560. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S)
  11561. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_SET(word, value) \
  11562. do { \
  11563. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID, value); \
  11564. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S; \
  11565. } while (0)
  11566. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_GET(word) \
  11567. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S)
  11568. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_SET(word, value) \
  11569. do { \
  11570. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC, value); \
  11571. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S; \
  11572. } while (0)
  11573. /**
  11574. * @brief target -> host rx peer map/unmap message definition
  11575. *
  11576. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP
  11577. *
  11578. * @details
  11579. * The following diagram shows the format of the rx peer map message sent
  11580. * from the target to the host. This layout assumes the target operates
  11581. * as little-endian.
  11582. *
  11583. * This message always contains a SW peer ID. The main purpose of the
  11584. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  11585. * with, so that the host can use that peer ID to determine which peer
  11586. * transmitted the rx frame. This SW peer ID is sometimes also used for
  11587. * other purposes, such as identifying during tx completions which peer
  11588. * the tx frames in question were transmitted to.
  11589. *
  11590. * In certain generations of chips, the peer map message also contains
  11591. * a HW peer ID. This HW peer ID is used during rx --> tx frame forwarding
  11592. * to identify which peer the frame needs to be forwarded to (i.e. the
  11593. * peer associated with the Destination MAC Address within the packet),
  11594. * and particularly which vdev needs to transmit the frame (for cases
  11595. * of inter-vdev rx --> tx forwarding). The HW peer id here is the same
  11596. * meaning as AST_INDEX_0.
  11597. * This DA-based peer ID that is provided for certain rx frames
  11598. * (the rx frames that need to be re-transmitted as tx frames)
  11599. * is the ID that the HW uses for referring to the peer in question,
  11600. * rather than the peer ID that the SW+FW use to refer to the peer.
  11601. *
  11602. *
  11603. * |31 24|23 16|15 8|7 0|
  11604. * |-----------------------------------------------------------------------|
  11605. * | SW peer ID | VDEV ID | msg type |
  11606. * |-----------------------------------------------------------------------|
  11607. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11608. * |-----------------------------------------------------------------------|
  11609. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  11610. * |-----------------------------------------------------------------------|
  11611. *
  11612. *
  11613. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP
  11614. *
  11615. * The following diagram shows the format of the rx peer unmap message sent
  11616. * from the target to the host.
  11617. *
  11618. * |31 24|23 16|15 8|7 0|
  11619. * |-----------------------------------------------------------------------|
  11620. * | SW peer ID | VDEV ID | msg type |
  11621. * |-----------------------------------------------------------------------|
  11622. *
  11623. * The following field definitions describe the format of the rx peer map
  11624. * and peer unmap messages sent from the target to the host.
  11625. * - MSG_TYPE
  11626. * Bits 7:0
  11627. * Purpose: identifies this as an rx peer map or peer unmap message
  11628. * Value: peer map -> 0x3 (HTT_T2H_MSG_TYPE_PEER_MAP),
  11629. * peer unmap -> 0x4 (HTT_T2H_MSG_TYPE_PEER_UNMAP)
  11630. * - VDEV_ID
  11631. * Bits 15:8
  11632. * Purpose: Indicates which virtual device the peer is associated
  11633. * with.
  11634. * Value: vdev ID (used in the host to look up the vdev object)
  11635. * - PEER_ID (a.k.a. SW_PEER_ID)
  11636. * Bits 31:16
  11637. * Purpose: The peer ID (index) that WAL is allocating (map) or
  11638. * freeing (unmap)
  11639. * Value: (rx) peer ID
  11640. * - MAC_ADDR_L32 (peer map only)
  11641. * Bits 31:0
  11642. * Purpose: Identifies which peer node the peer ID is for.
  11643. * Value: lower 4 bytes of peer node's MAC address
  11644. * - MAC_ADDR_U16 (peer map only)
  11645. * Bits 15:0
  11646. * Purpose: Identifies which peer node the peer ID is for.
  11647. * Value: upper 2 bytes of peer node's MAC address
  11648. * - HW_PEER_ID
  11649. * Bits 31:16
  11650. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  11651. * address, so for rx frames marked for rx --> tx forwarding, the
  11652. * host can determine from the HW peer ID provided as meta-data with
  11653. * the rx frame which peer the frame is supposed to be forwarded to.
  11654. * Value: ID used by the MAC HW to identify the peer
  11655. */
  11656. #define HTT_RX_PEER_MAP_VDEV_ID_M 0xff00
  11657. #define HTT_RX_PEER_MAP_VDEV_ID_S 8
  11658. #define HTT_RX_PEER_MAP_PEER_ID_M 0xffff0000
  11659. #define HTT_RX_PEER_MAP_PEER_ID_S 16
  11660. #define HTT_RX_PEER_MAP_SW_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M /* alias */
  11661. #define HTT_RX_PEER_MAP_SW_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S /* alias */
  11662. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  11663. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_S 0
  11664. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_M 0xffff
  11665. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_S 0
  11666. #define HTT_RX_PEER_MAP_HW_PEER_ID_M 0xffff0000
  11667. #define HTT_RX_PEER_MAP_HW_PEER_ID_S 16
  11668. #define HTT_RX_PEER_MAP_VAP_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET /* deprecated */
  11669. #define HTT_RX_PEER_MAP_VDEV_ID_SET(word, value) \
  11670. do { \
  11671. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_VDEV_ID, value); \
  11672. (word) |= (value) << HTT_RX_PEER_MAP_VDEV_ID_S; \
  11673. } while (0)
  11674. #define HTT_RX_PEER_MAP_VAP_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET /* deprecated */
  11675. #define HTT_RX_PEER_MAP_VDEV_ID_GET(word) \
  11676. (((word) & HTT_RX_PEER_MAP_VDEV_ID_M) >> HTT_RX_PEER_MAP_VDEV_ID_S)
  11677. #define HTT_RX_PEER_MAP_PEER_ID_SET(word, value) \
  11678. do { \
  11679. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  11680. (word) |= (value) << HTT_RX_PEER_MAP_PEER_ID_S; \
  11681. } while (0)
  11682. #define HTT_RX_PEER_MAP_PEER_ID_GET(word) \
  11683. (((word) & HTT_RX_PEER_MAP_PEER_ID_M) >> HTT_RX_PEER_MAP_PEER_ID_S)
  11684. #define HTT_RX_PEER_MAP_SW_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET /* alias */
  11685. #define HTT_RX_PEER_MAP_SW_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET /* alias */
  11686. #define HTT_RX_PEER_MAP_HW_PEER_ID_SET(word, value) \
  11687. do { \
  11688. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_HW_PEER_ID, value); \
  11689. (word) |= (value) << HTT_RX_PEER_MAP_HW_PEER_ID_S; \
  11690. } while (0)
  11691. #define HTT_RX_PEER_MAP_HW_PEER_ID_GET(word) \
  11692. (((word) & HTT_RX_PEER_MAP_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_HW_PEER_ID_S)
  11693. #define HTT_RX_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  11694. #define HTT_RX_PEER_MAP_HW_PEER_ID_OFFSET 8 /* bytes */
  11695. #define HTT_RX_PEER_MAP_BYTES 12
  11696. #define HTT_RX_PEER_UNMAP_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M
  11697. #define HTT_RX_PEER_UNMAP_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S
  11698. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_M HTT_RX_PEER_MAP_SW_PEER_ID_M
  11699. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_S HTT_RX_PEER_MAP_SW_PEER_ID_S
  11700. #define HTT_RX_PEER_UNMAP_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET
  11701. #define HTT_RX_PEER_UNMAP_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET
  11702. #define HTT_RX_PEER_UNMAP_VDEV_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET
  11703. #define HTT_RX_PEER_UNMAP_VDEV_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET
  11704. #define HTT_RX_PEER_UNMAP_BYTES 4
  11705. /**
  11706. * @brief target -> host rx peer map V2 message definition
  11707. *
  11708. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V2
  11709. *
  11710. * @details
  11711. * The following diagram shows the format of the rx peer map v2 message sent
  11712. * from the target to the host. This layout assumes the target operates
  11713. * as little-endian.
  11714. *
  11715. * This message always contains a SW peer ID. The main purpose of the
  11716. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  11717. * with, so that the host can use that peer ID to determine which peer
  11718. * transmitted the rx frame. This SW peer ID is sometimes also used for
  11719. * other purposes, such as identifying during tx completions which peer
  11720. * the tx frames in question were transmitted to.
  11721. *
  11722. * The peer map v2 message also contains a HW peer ID. This HW peer ID
  11723. * is used during rx --> tx frame forwarding to identify which peer the
  11724. * frame needs to be forwarded to (i.e. the peer associated with the
  11725. * Destination MAC Address within the packet), and particularly which vdev
  11726. * needs to transmit the frame (for cases of inter-vdev rx --> tx forwarding).
  11727. * This DA-based peer ID that is provided for certain rx frames
  11728. * (the rx frames that need to be re-transmitted as tx frames)
  11729. * is the ID that the HW uses for referring to the peer in question,
  11730. * rather than the peer ID that the SW+FW use to refer to the peer.
  11731. *
  11732. * The HW peer id here is the same meaning as AST_INDEX_0.
  11733. * Some chips support up to 4 AST indices per peer: AST_INDEX_0, AST_INDEX_1,
  11734. * AST_INDEX_2, and AST_INDEX_3. AST 0 is always valid; for AST 1 through
  11735. * AST 3, check the AST_VALID_MASK(3) to see if the corresponding extension
  11736. * AST is valid.
  11737. *
  11738. * |31 28|27 24|23 21|20|19 17|16|15 8|7 0|
  11739. * |-------------------------------------------------------------------------|
  11740. * | SW peer ID | VDEV ID | msg type |
  11741. * |-------------------------------------------------------------------------|
  11742. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11743. * |-------------------------------------------------------------------------|
  11744. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  11745. * |-------------------------------------------------------------------------|
  11746. * | Reserved_21_31 |OA|ASTVM|NH| AST Hash Value |
  11747. * |-------------------------------------------------------------------------|
  11748. * | ASTFM3 | ASTFM2 | ASTFM1 | ASTFM0 | AST index 1 |
  11749. * |-------------------------------------------------------------------------|
  11750. * |TID valid low pri| TID valid hi pri | AST index 2 |
  11751. * |-------------------------------------------------------------------------|
  11752. * | LMAC/PMAC_RXPCU AST index | AST index 3 |
  11753. * |-------------------------------------------------------------------------|
  11754. * | Reserved_2 |
  11755. * |-------------------------------------------------------------------------|
  11756. * Where:
  11757. * NH = Next Hop
  11758. * ASTVM = AST valid mask
  11759. * OA = on-chip AST valid bit
  11760. * ASTFM = AST flow mask
  11761. *
  11762. * The following field definitions describe the format of the rx peer map v2
  11763. * messages sent from the target to the host.
  11764. * - MSG_TYPE
  11765. * Bits 7:0
  11766. * Purpose: identifies this as an rx peer map v2 message
  11767. * Value: peer map v2 -> 0x1e (HTT_T2H_MSG_TYPE_PEER_MAP_V2)
  11768. * - VDEV_ID
  11769. * Bits 15:8
  11770. * Purpose: Indicates which virtual device the peer is associated with.
  11771. * Value: vdev ID (used in the host to look up the vdev object)
  11772. * - SW_PEER_ID
  11773. * Bits 31:16
  11774. * Purpose: The peer ID (index) that WAL is allocating
  11775. * Value: (rx) peer ID
  11776. * - MAC_ADDR_L32
  11777. * Bits 31:0
  11778. * Purpose: Identifies which peer node the peer ID is for.
  11779. * Value: lower 4 bytes of peer node's MAC address
  11780. * - MAC_ADDR_U16
  11781. * Bits 15:0
  11782. * Purpose: Identifies which peer node the peer ID is for.
  11783. * Value: upper 2 bytes of peer node's MAC address
  11784. * - HW_PEER_ID / AST_INDEX_0
  11785. * Bits 31:16
  11786. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  11787. * address, so for rx frames marked for rx --> tx forwarding, the
  11788. * host can determine from the HW peer ID provided as meta-data with
  11789. * the rx frame which peer the frame is supposed to be forwarded to.
  11790. * Value: ID used by the MAC HW to identify the peer
  11791. * - AST_HASH_VALUE
  11792. * Bits 15:0
  11793. * Purpose: Indicates AST Hash value is required for the TCL AST index
  11794. * override feature.
  11795. * - NEXT_HOP
  11796. * Bit 16
  11797. * Purpose: Bit indicates that a next_hop AST entry is used for WDS
  11798. * (Wireless Distribution System).
  11799. * - AST_VALID_MASK
  11800. * Bits 19:17
  11801. * Purpose: Indicate if the AST 1 through AST 3 are valid
  11802. * - ONCHIP_AST_VALID_FLAG
  11803. * Bit 20
  11804. * Purpose: Indicate if the on-chip AST index field (ONCHIP_AST_IDX)
  11805. * is valid.
  11806. * - AST_INDEX_1
  11807. * Bits 15:0
  11808. * Purpose: indicate the second AST index for this peer
  11809. * - AST_0_FLOW_MASK
  11810. * Bits 19:16
  11811. * Purpose: identify the which flow the AST 0 entry corresponds to.
  11812. * - AST_1_FLOW_MASK
  11813. * Bits 23:20
  11814. * Purpose: identify the which flow the AST 1 entry corresponds to.
  11815. * - AST_2_FLOW_MASK
  11816. * Bits 27:24
  11817. * Purpose: identify the which flow the AST 2 entry corresponds to.
  11818. * - AST_3_FLOW_MASK
  11819. * Bits 31:28
  11820. * Purpose: identify the which flow the AST 3 entry corresponds to.
  11821. * - AST_INDEX_2
  11822. * Bits 15:0
  11823. * Purpose: indicate the third AST index for this peer
  11824. * - TID_VALID_HI_PRI
  11825. * Bits 23:16
  11826. * Purpose: identify if this peer's TIDs 0-7 support HI priority flow
  11827. * - TID_VALID_LOW_PRI
  11828. * Bits 31:24
  11829. * Purpose: identify if this peer's TIDs 0-7 support Low priority flow
  11830. * - AST_INDEX_3
  11831. * Bits 15:0
  11832. * Purpose: indicate the fourth AST index for this peer
  11833. * - ONCHIP_AST_IDX / RESERVED
  11834. * Bits 31:16
  11835. * Purpose: This field is valid only when split AST feature is enabled.
  11836. * The ONCHIP_AST_VALID_FLAG identifies whether this field is valid.
  11837. * If valid, identifies the HW peer ID corresponding to the peer MAC
  11838. * address, this ast_idx is used for LMAC modules for RXPCU.
  11839. * Value: ID used by the LMAC HW to identify the peer
  11840. */
  11841. #define HTT_RX_PEER_MAP_V2_VDEV_ID_M 0xff00
  11842. #define HTT_RX_PEER_MAP_V2_VDEV_ID_S 8
  11843. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_M 0xffff0000
  11844. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_S 16
  11845. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M 0xffffffff
  11846. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S 0
  11847. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M 0xffff
  11848. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S 0
  11849. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_M 0xffff0000
  11850. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_S 16
  11851. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M 0x0000ffff
  11852. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S 0
  11853. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_M 0x00010000
  11854. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_S 16
  11855. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M 0x000e0000
  11856. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S 17
  11857. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M 0x00100000
  11858. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S 20
  11859. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_M 0xffff
  11860. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_S 0
  11861. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M 0x000f0000
  11862. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S 16
  11863. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M 0x00f00000
  11864. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S 20
  11865. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M 0x0f000000
  11866. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S 24
  11867. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M 0xf0000000
  11868. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S 28
  11869. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_M 0xffff
  11870. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_S 0
  11871. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M 0x00ff0000
  11872. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S 16
  11873. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M 0xff000000
  11874. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S 24
  11875. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_M 0xffff
  11876. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_S 0
  11877. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M 0xffff0000
  11878. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S 16
  11879. #define HTT_RX_PEER_MAP_V2_VDEV_ID_SET(word, value) \
  11880. do { \
  11881. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_VDEV_ID, value); \
  11882. (word) |= (value) << HTT_RX_PEER_MAP_V2_VDEV_ID_S; \
  11883. } while (0)
  11884. #define HTT_RX_PEER_MAP_V2_VDEV_ID_GET(word) \
  11885. (((word) & HTT_RX_PEER_MAP_V2_VDEV_ID_M) >> HTT_RX_PEER_MAP_V2_VDEV_ID_S)
  11886. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET(word, value) \
  11887. do { \
  11888. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_SW_PEER_ID, value); \
  11889. (word) |= (value) << HTT_RX_PEER_MAP_V2_SW_PEER_ID_S; \
  11890. } while (0)
  11891. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET(word) \
  11892. (((word) & HTT_RX_PEER_MAP_V2_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_SW_PEER_ID_S)
  11893. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_SET(word, value) \
  11894. do { \
  11895. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_HW_PEER_ID, value); \
  11896. (word) |= (value) << HTT_RX_PEER_MAP_V2_HW_PEER_ID_S; \
  11897. } while (0)
  11898. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_GET(word) \
  11899. (((word) & HTT_RX_PEER_MAP_V2_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_HW_PEER_ID_S)
  11900. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_SET(word, value) \
  11901. do { \
  11902. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_HASH_VALUE, value); \
  11903. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S; \
  11904. } while (0)
  11905. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_GET(word) \
  11906. (((word) & HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S)
  11907. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_SET(word, value) \
  11908. do { \
  11909. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M, value); \
  11910. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S; \
  11911. } while (0)
  11912. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_GET(word) \
  11913. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S)
  11914. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_SET(word, value) \
  11915. do { \
  11916. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_NEXT_HOP, value); \
  11917. (word) |= (value) << HTT_RX_PEER_MAP_V2_NEXT_HOP_S; \
  11918. } while (0)
  11919. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_GET(word) \
  11920. (((word) & HTT_RX_PEER_MAP_V2_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V2_NEXT_HOP_S)
  11921. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_SET(word, value) \
  11922. do { \
  11923. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_VALID_MASK, value); \
  11924. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S; \
  11925. } while (0)
  11926. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_GET(word) \
  11927. (((word) & HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S)
  11928. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  11929. do { \
  11930. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M, value); \
  11931. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S; \
  11932. } while (0)
  11933. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_MASK_GET(word) \
  11934. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S)
  11935. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_SET(word, value) \
  11936. do { \
  11937. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_1, value); \
  11938. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_1_S; \
  11939. } while (0)
  11940. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_GET(word) \
  11941. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_1_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_1_S)
  11942. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_SET(word, value) \
  11943. do { \
  11944. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK, value); \
  11945. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S; \
  11946. } while (0)
  11947. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_GET(word) \
  11948. (((word) & HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S)
  11949. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_SET(word, value) \
  11950. do { \
  11951. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK, value); \
  11952. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S; \
  11953. } while (0)
  11954. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_GET(word) \
  11955. (((word) & HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S)
  11956. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_SET(word, value) \
  11957. do { \
  11958. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK, value); \
  11959. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S; \
  11960. } while (0)
  11961. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_GET(word) \
  11962. (((word) & HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S)
  11963. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_SET(word, value) \
  11964. do { \
  11965. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK, value); \
  11966. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S; \
  11967. } while (0)
  11968. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_GET(word) \
  11969. (((word) & HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S)
  11970. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_SET(word, value) \
  11971. do { \
  11972. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_2, value); \
  11973. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_2_S; \
  11974. } while (0)
  11975. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_GET(word) \
  11976. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_2_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_2_S)
  11977. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_SET(word, value) \
  11978. do { \
  11979. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI, value); \
  11980. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S; \
  11981. } while (0)
  11982. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_GET(word) \
  11983. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S)
  11984. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_SET(word, value) \
  11985. do { \
  11986. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI, value); \
  11987. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S; \
  11988. } while (0)
  11989. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_GET(word) \
  11990. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S)
  11991. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_SET(word, value) \
  11992. do { \
  11993. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_3, value); \
  11994. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_3_S; \
  11995. } while (0)
  11996. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_GET(word) \
  11997. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_3_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_3_S)
  11998. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  11999. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_OFFSET 8 /* bytes */
  12000. #define HTT_RX_PEER_MAP_V2_AST_HASH_INDEX_OFFSET 12 /* bytes */
  12001. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_OFFSET 12 /* bytes */
  12002. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_OFFSET 12 /* bytes */
  12003. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_OFFSET 16 /* bytes */
  12004. #define HTT_RX_PEER_MAP_V2_AST_X_FLOW_MASK_OFFSET 16 /* bytes */
  12005. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_OFFSET 20 /* bytes */
  12006. #define HTT_RX_PEER_MAP_V2_TID_VALID_LO_PRI_OFFSET 20 /* bytes */
  12007. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_OFFSET 20 /* bytes */
  12008. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_OFFSET 24 /* bytes */
  12009. #define HTT_RX_PEER_MAP_V2_BYTES 32
  12010. /**
  12011. * @brief target -> host rx peer map V3 message definition
  12012. *
  12013. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V3
  12014. *
  12015. * @details
  12016. * The following diagram shows the format of the rx peer map v3 message sent
  12017. * from the target to the host.
  12018. * Format inherits HTT_T2H_MSG_TYPE_PEER_MAP_V2 published above
  12019. * This layout assumes the target operates as little-endian.
  12020. *
  12021. * |31 24|23 20|19|18|17|16|15 8|7 0|
  12022. * |-----------------+--------+--+--+--+--+-----------------+-----------------|
  12023. * | SW peer ID | VDEV ID | msg type |
  12024. * |-----------------+--------------------+-----------------+-----------------|
  12025. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12026. * |-----------------+--------------------+-----------------+-----------------|
  12027. * | Multicast SW peer ID | MAC addr 5 | MAC addr 4 |
  12028. * |-----------------+--------+-----------+-----------------+-----------------|
  12029. * | HTT_MSDU_IDX_ |RESERVED| CACHE_ | |
  12030. * | VALID_MASK |(4bits) | SET_NUM | HW peer ID / AST index |
  12031. * | (8bits) | | (4bits) | |
  12032. * |-----------------+--------+--+--+--+--------------------------------------|
  12033. * | RESERVED |E |O | | |
  12034. * | (13bits) |A |A |NH| on-Chip PMAC_RXPCU AST index |
  12035. * | |V |V | | |
  12036. * |-----------------+--------------------+-----------------------------------|
  12037. * | HTT_MSDU_IDX_ | RESERVED | |
  12038. * | VALID_MASK_EXT | (8bits) | EXT AST index |
  12039. * | (8bits) | | |
  12040. * |-----------------+--------------------+-----------------------------------|
  12041. * | Reserved_2 |
  12042. * |--------------------------------------------------------------------------|
  12043. * | Reserved_3 |
  12044. * |--------------------------------------------------------------------------|
  12045. *
  12046. * Where:
  12047. * EAV = EXT_AST_VALID flag, for "EXT AST index"
  12048. * OAV = ONCHIP_AST_VALID flag, for "on-Chip PMAC_RXPCU AST index"
  12049. * NH = Next Hop
  12050. * The following field definitions describe the format of the rx peer map v3
  12051. * messages sent from the target to the host.
  12052. * - MSG_TYPE
  12053. * Bits 7:0
  12054. * Purpose: identifies this as a peer map v3 message
  12055. * Value: 0x2b (HTT_T2H_MSG_TYPE_PEER_MAP_V3)
  12056. * - VDEV_ID
  12057. * Bits 15:8
  12058. * Purpose: Indicates which virtual device the peer is associated with.
  12059. * - SW_PEER_ID
  12060. * Bits 31:16
  12061. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  12062. * - MAC_ADDR_L32
  12063. * Bits 31:0
  12064. * Purpose: Identifies which peer node the peer ID is for.
  12065. * Value: lower 4 bytes of peer node's MAC address
  12066. * - MAC_ADDR_U16
  12067. * Bits 15:0
  12068. * Purpose: Identifies which peer node the peer ID is for.
  12069. * Value: upper 2 bytes of peer node's MAC address
  12070. * - MULTICAST_SW_PEER_ID
  12071. * Bits 31:16
  12072. * Purpose: The multicast peer ID (index)
  12073. * Value: set to HTT_INVALID_PEER if not valid
  12074. * - HW_PEER_ID / AST_INDEX
  12075. * Bits 15:0
  12076. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  12077. * address, so for rx frames marked for rx --> tx forwarding, the
  12078. * host can determine from the HW peer ID provided as meta-data with
  12079. * the rx frame which peer the frame is supposed to be forwarded to.
  12080. * - CACHE_SET_NUM
  12081. * Bits 19:16
  12082. * Purpose: Cache Set Number for AST_INDEX
  12083. * Cache set number that should be used to cache the index based
  12084. * search results, for address and flow search.
  12085. * This value should be equal to LSB 4 bits of the hash value
  12086. * of match data, in case of search index points to an entry which
  12087. * may be used in content based search also. The value can be
  12088. * anything when the entry pointed by search index will not be
  12089. * used for content based search.
  12090. * - HTT_MSDU_IDX_VALID_MASK
  12091. * Bits 31:24
  12092. * Purpose: Shows MSDU indexes valid mask for AST_INDEX
  12093. * - ONCHIP_AST_IDX / RESERVED
  12094. * Bits 15:0
  12095. * Purpose: This field is valid only when split AST feature is enabled.
  12096. * The ONCHIP_AST_VALID flag identifies whether this field is valid.
  12097. * If valid, identifies the HW peer ID corresponding to the peer MAC
  12098. * address, this ast_idx is used for LMAC modules for RXPCU.
  12099. * - NEXT_HOP
  12100. * Bits 16
  12101. * Purpose: Flag indicates next_hop AST entry used for WDS
  12102. * (Wireless Distribution System).
  12103. * - ONCHIP_AST_VALID
  12104. * Bits 17
  12105. * Purpose: Flag indicates valid data behind of the ONCHIP_AST_IDX field
  12106. * - EXT_AST_VALID
  12107. * Bits 18
  12108. * Purpose: Flag indicates valid data behind of the EXT_AST_INDEX field
  12109. * - EXT_AST_INDEX
  12110. * Bits 15:0
  12111. * Purpose: This field describes Extended AST index
  12112. * Valid if EXT_AST_VALID flag set
  12113. * - HTT_MSDU_IDX_VALID_MASK_EXT
  12114. * Bits 31:24
  12115. * Purpose: Shows MSDU indexes valid mask for EXT_AST_INDEX
  12116. */
  12117. /* dword 0 */
  12118. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_M 0xffff0000
  12119. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_S 16
  12120. #define HTT_RX_PEER_MAP_V3_VDEV_ID_M 0x0000ff00
  12121. #define HTT_RX_PEER_MAP_V3_VDEV_ID_S 8
  12122. /* dword 1 */
  12123. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_M 0xffffffff
  12124. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_S 0
  12125. /* dword 2 */
  12126. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_M 0x0000ffff
  12127. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_S 0
  12128. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M 0xffff0000
  12129. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S 16
  12130. /* dword 3 */
  12131. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M 0xff000000
  12132. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S 24
  12133. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M 0x000f0000
  12134. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S 16
  12135. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_M 0x0000ffff
  12136. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_S 0
  12137. /* dword 4 */
  12138. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M 0x00040000
  12139. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S 18
  12140. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M 0x00020000
  12141. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S 17
  12142. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_M 0x00010000
  12143. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_S 16
  12144. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M 0x0000ffff
  12145. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S 0
  12146. /* dword 5 */
  12147. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M 0xff000000
  12148. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S 24
  12149. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M 0x0000ffff
  12150. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S 0
  12151. #define HTT_RX_PEER_MAP_V3_VDEV_ID_SET(word, value) \
  12152. do { \
  12153. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_VDEV_ID, value); \
  12154. (word) |= (value) << HTT_RX_PEER_MAP_V3_VDEV_ID_S; \
  12155. } while (0)
  12156. #define HTT_RX_PEER_MAP_V3_VDEV_ID_GET(word) \
  12157. (((word) & HTT_RX_PEER_MAP_V3_VDEV_ID_M) >> HTT_RX_PEER_MAP_V3_VDEV_ID_S)
  12158. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_SET(word, value) \
  12159. do { \
  12160. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_SW_PEER_ID, value); \
  12161. (word) |= (value) << HTT_RX_PEER_MAP_V3_SW_PEER_ID_S; \
  12162. } while (0)
  12163. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_GET(word) \
  12164. (((word) & HTT_RX_PEER_MAP_V3_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_SW_PEER_ID_S)
  12165. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_SET(word, value) \
  12166. do { \
  12167. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID, value); \
  12168. (word) |= (value) << HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S; \
  12169. } while (0)
  12170. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_GET(word) \
  12171. (((word) & HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S)
  12172. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_SET(word, value) \
  12173. do { \
  12174. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_HW_PEER_ID, value); \
  12175. (word) |= (value) << HTT_RX_PEER_MAP_V3_HW_PEER_ID_S; \
  12176. } while (0)
  12177. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_GET(word) \
  12178. (((word) & HTT_RX_PEER_MAP_V3_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_HW_PEER_ID_S)
  12179. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_SET(word, value) \
  12180. do { \
  12181. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_CACHE_SET_NUM, value); \
  12182. (word) |= (value) << HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S; \
  12183. } while (0)
  12184. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_GET(word) \
  12185. (((word) & HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M) >> HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S)
  12186. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_SET(word, value) \
  12187. do { \
  12188. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST, value); \
  12189. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S; \
  12190. } while (0)
  12191. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_GET(word) \
  12192. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S)
  12193. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_SET(word, value) \
  12194. do { \
  12195. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX, value); \
  12196. (word) |= (value) << HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S; \
  12197. } while (0)
  12198. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_GET(word) \
  12199. (((word) & HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S)
  12200. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_SET(word, value) \
  12201. do { \
  12202. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_NEXT_HOP, value); \
  12203. (word) |= (value) << HTT_RX_PEER_MAP_V3_NEXT_HOP_S; \
  12204. } while (0)
  12205. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_GET(word) \
  12206. (((word) & HTT_RX_PEER_MAP_V3_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V3_NEXT_HOP_S)
  12207. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  12208. do { \
  12209. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG, value); \
  12210. (word) |= (value) << HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S; \
  12211. } while (0)
  12212. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_GET(word) \
  12213. (((word) & HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S)
  12214. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_SET(word, value) \
  12215. do { \
  12216. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG, value); \
  12217. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S; \
  12218. } while (0)
  12219. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_GET(word) \
  12220. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S)
  12221. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_SET(word, value) \
  12222. do { \
  12223. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_IDX, value); \
  12224. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S; \
  12225. } while (0)
  12226. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_GET(word) \
  12227. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S)
  12228. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_SET(word, value) \
  12229. do { \
  12230. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST, value); \
  12231. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S; \
  12232. } while (0)
  12233. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_GET(word) \
  12234. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S)
  12235. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_OFFSET 4 /* bytes */
  12236. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_OFFSET 8 /* bytes */
  12237. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_OFFSET 12 /* bytes */
  12238. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_OFFSET 12 /* bytes */
  12239. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_OFFSET 12 /* bytes */
  12240. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_OFFSET 16 /* bytes */
  12241. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_OFFSET 16 /* bytes */
  12242. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_OFFSET 16 /* bytes */
  12243. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_OFFSET 16 /* bytes */
  12244. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_OFFSET 20 /* bytes */
  12245. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_OFFSET 20 /* bytes */
  12246. #define HTT_RX_PEER_MAP_V3_BYTES 32
  12247. /**
  12248. * @brief target -> host rx peer unmap V2 message definition
  12249. *
  12250. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP_V2
  12251. *
  12252. * The following diagram shows the format of the rx peer unmap message sent
  12253. * from the target to the host.
  12254. *
  12255. * |31 24|23 16|15 8|7 0|
  12256. * |-----------------------------------------------------------------------|
  12257. * | SW peer ID | VDEV ID | msg type |
  12258. * |-----------------------------------------------------------------------|
  12259. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12260. * |-----------------------------------------------------------------------|
  12261. * | Reserved_17_31 | Next Hop | MAC addr 5 | MAC addr 4 |
  12262. * |-----------------------------------------------------------------------|
  12263. * | Peer Delete Duration |
  12264. * |-----------------------------------------------------------------------|
  12265. * | Reserved_0 | WDS Free Count |
  12266. * |-----------------------------------------------------------------------|
  12267. * | Reserved_1 |
  12268. * |-----------------------------------------------------------------------|
  12269. * | Reserved_2 |
  12270. * |-----------------------------------------------------------------------|
  12271. *
  12272. *
  12273. * The following field definitions describe the format of the rx peer unmap
  12274. * messages sent from the target to the host.
  12275. * - MSG_TYPE
  12276. * Bits 7:0
  12277. * Purpose: identifies this as an rx peer unmap v2 message
  12278. * Value: peer unmap v2 -> 0x1f (HTT_T2H_MSG_TYPE_PEER_UNMAP_V2)
  12279. * - VDEV_ID
  12280. * Bits 15:8
  12281. * Purpose: Indicates which virtual device the peer is associated
  12282. * with.
  12283. * Value: vdev ID (used in the host to look up the vdev object)
  12284. * - SW_PEER_ID
  12285. * Bits 31:16
  12286. * Purpose: The peer ID (index) that WAL is freeing
  12287. * Value: (rx) peer ID
  12288. * - MAC_ADDR_L32
  12289. * Bits 31:0
  12290. * Purpose: Identifies which peer node the peer ID is for.
  12291. * Value: lower 4 bytes of peer node's MAC address
  12292. * - MAC_ADDR_U16
  12293. * Bits 15:0
  12294. * Purpose: Identifies which peer node the peer ID is for.
  12295. * Value: upper 2 bytes of peer node's MAC address
  12296. * - NEXT_HOP
  12297. * Bits 16
  12298. * Purpose: Bit indicates next_hop AST entry used for WDS
  12299. * (Wireless Distribution System).
  12300. * - PEER_DELETE_DURATION
  12301. * Bits 31:0
  12302. * Purpose: Time taken to delete peer, in msec,
  12303. * Used for monitoring / debugging PEER delete response delay
  12304. * - PEER_WDS_FREE_COUNT
  12305. * Bits 15:0
  12306. * Purpose: Count of WDS entries deleted associated to peer deleted
  12307. */
  12308. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_M HTT_RX_PEER_MAP_V2_VDEV_ID_M
  12309. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_S HTT_RX_PEER_MAP_V2_VDEV_ID_S
  12310. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_M HTT_RX_PEER_MAP_V2_SW_PEER_ID_M
  12311. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_S HTT_RX_PEER_MAP_V2_SW_PEER_ID_S
  12312. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_M HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M
  12313. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_S HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S
  12314. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_M HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M
  12315. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_S HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S
  12316. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_M HTT_RX_PEER_MAP_V2_NEXT_HOP_M
  12317. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_S HTT_RX_PEER_MAP_V2_NEXT_HOP_S
  12318. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M 0xffffffff
  12319. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S 0
  12320. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M 0x0000ffff
  12321. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S 0
  12322. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_SET HTT_RX_PEER_MAP_V2_VDEV_ID_SET
  12323. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_GET HTT_RX_PEER_MAP_V2_VDEV_ID_GET
  12324. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_SET HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET
  12325. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_GET HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET
  12326. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_SET HTT_RX_PEER_MAP_V2_NEXT_HOP_SET
  12327. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_GET HTT_RX_PEER_MAP_V2_NEXT_HOP_GET
  12328. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_SET(word, value) \
  12329. do { \
  12330. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION, value); \
  12331. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S; \
  12332. } while (0)
  12333. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_GET(word) \
  12334. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M) >> HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S)
  12335. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_SET(word, value) \
  12336. do { \
  12337. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT, value); \
  12338. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S; \
  12339. } while (0)
  12340. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_GET(word) \
  12341. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M) >> HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S)
  12342. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  12343. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_OFFSET 8 /* bytes */
  12344. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_OFFSET 12 /* bytes */
  12345. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_OFFSET 16 /* bytes */
  12346. #define HTT_RX_PEER_UNMAP_V2_BYTES 28
  12347. /**
  12348. * @brief target -> host rx peer mlo map message definition
  12349. *
  12350. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP
  12351. *
  12352. * @details
  12353. * The following diagram shows the format of the rx mlo peer map message sent
  12354. * from the target to the host. This layout assumes the target operates
  12355. * as little-endian.
  12356. *
  12357. * MCC:
  12358. * One HTT_MLO_PEER_MAP is sent after PEER_ASSOC received on first LINK for both STA and SAP.
  12359. *
  12360. * WIN:
  12361. * One HTT_MLO_PEER_MAP is sent after peers are created on all the links for both AP and STA.
  12362. * It will be sent on the Assoc Link.
  12363. *
  12364. * This message always contains a MLO peer ID. The main purpose of the
  12365. * MLO peer ID is to tell the host what peer ID rx packets will be tagged
  12366. * with, so that the host can use that MLO peer ID to determine which peer
  12367. * transmitted the rx frame.
  12368. *
  12369. * |31 |29 27|26 24|23 20|19 17|16|15 8|7 0|
  12370. * |-------------------------------------------------------------------------|
  12371. * |RSVD | PRC |NUMLINK| MLO peer ID | msg type |
  12372. * |-------------------------------------------------------------------------|
  12373. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12374. * |-------------------------------------------------------------------------|
  12375. * | RSVD_16_31 | MAC addr 5 | MAC addr 4 |
  12376. * |-------------------------------------------------------------------------|
  12377. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 0 |
  12378. * |-------------------------------------------------------------------------|
  12379. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 1 |
  12380. * |-------------------------------------------------------------------------|
  12381. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 2 |
  12382. * |-------------------------------------------------------------------------|
  12383. * |RSVD |
  12384. * |-------------------------------------------------------------------------|
  12385. * |RSVD |
  12386. * |-------------------------------------------------------------------------|
  12387. * | htt_tlv_hdr_t |
  12388. * |-------------------------------------------------------------------------|
  12389. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12390. * |-------------------------------------------------------------------------|
  12391. * | htt_tlv_hdr_t |
  12392. * |-------------------------------------------------------------------------|
  12393. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12394. * |-------------------------------------------------------------------------|
  12395. * | htt_tlv_hdr_t |
  12396. * |-------------------------------------------------------------------------|
  12397. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12398. * |-------------------------------------------------------------------------|
  12399. *
  12400. * Where:
  12401. * PRC - Primary REO CHIPID - 3 Bits Bit24,25,26
  12402. * NUMLINK - NUM_LOGICAL_LINKS - 3 Bits Bit27,28,29
  12403. * V (valid) - 1 Bit Bit17
  12404. * CHIPID - 3 Bits
  12405. * TIDMASK - 8 Bits
  12406. * CACHE_SET_NUM - 8 Bits
  12407. *
  12408. * The following field definitions describe the format of the rx MLO peer map
  12409. * messages sent from the target to the host.
  12410. * - MSG_TYPE
  12411. * Bits 7:0
  12412. * Purpose: identifies this as an rx mlo peer map message
  12413. * Value: 0x29 (HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP)
  12414. *
  12415. * - MLO_PEER_ID
  12416. * Bits 23:8
  12417. * Purpose: The MLO peer ID (index).
  12418. * For MCC, FW will allocate it. For WIN, Host will allocate it.
  12419. * Value: MLO peer ID
  12420. *
  12421. * - NUMLINK
  12422. * Bits: 26:24 (3Bits)
  12423. * Purpose: Indicate the max number of logical links supported per client.
  12424. * Value: number of logical links
  12425. *
  12426. * - PRC
  12427. * Bits: 29:27 (3Bits)
  12428. * Purpose: Indicate the Primary REO CHIPID. The ID can be used to indicate
  12429. * if there is migration of the primary chip.
  12430. * Value: Primary REO CHIPID
  12431. *
  12432. * - MAC_ADDR_L32
  12433. * Bits 31:0
  12434. * Purpose: Identifies which mlo peer node the mlo peer ID is for.
  12435. * Value: lower 4 bytes of peer node's MAC address
  12436. *
  12437. * - MAC_ADDR_U16
  12438. * Bits 15:0
  12439. * Purpose: Identifies which peer node the peer ID is for.
  12440. * Value: upper 2 bytes of peer node's MAC address
  12441. *
  12442. * - PRIMARY_TCL_AST_IDX
  12443. * Bits 15:0
  12444. * Purpose: Primary TCL AST index for this peer.
  12445. *
  12446. * - V
  12447. * 1 Bit Position 16
  12448. * Purpose: If the ast idx is valid.
  12449. *
  12450. * - CHIPID
  12451. * Bits 19:17
  12452. * Purpose: Identifies which chip id of PRIMARY_TCL_AST_IDX
  12453. *
  12454. * - TIDMASK
  12455. * Bits 27:20
  12456. * Purpose: LINK to TID mapping for PRIMARY_TCL_AST_IDX
  12457. *
  12458. * - CACHE_SET_NUM
  12459. * Bits 31:28
  12460. * Purpose: Cache Set Number for PRIMARY_TCL_AST_IDX
  12461. * Cache set number that should be used to cache the index based
  12462. * search results, for address and flow search.
  12463. * This value should be equal to LSB four bits of the hash value
  12464. * of match data, in case of search index points to an entry which
  12465. * may be used in content based search also. The value can be
  12466. * anything when the entry pointed by search index will not be
  12467. * used for content based search.
  12468. *
  12469. * - htt_tlv_hdr_t
  12470. * Purpose: Provide link specific chip,vdev and sw_peer IDs
  12471. *
  12472. * Bits 11:0
  12473. * Purpose: tag equal to MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS.
  12474. *
  12475. * Bits 23:12
  12476. * Purpose: Length, Length of the value that follows the header
  12477. *
  12478. * Bits 31:28
  12479. * Purpose: Reserved.
  12480. *
  12481. *
  12482. * - SW_PEER_ID
  12483. * Bits 15:0
  12484. * Purpose: The peer ID (index) that WAL is allocating
  12485. * Value: (rx) peer ID
  12486. *
  12487. * - VDEV_ID
  12488. * Bits 23:16
  12489. * Purpose: Indicates which virtual device the peer is associated with.
  12490. * Value: vdev ID (used in the host to look up the vdev object)
  12491. *
  12492. * - CHIPID
  12493. * Bits 26:24
  12494. * Purpose: Indicates which Chip id the peer is associated with.
  12495. * Value: chip ID (Provided by Host as part of QMI exchange)
  12496. */
  12497. typedef enum {
  12498. MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS,
  12499. } MLO_PEER_MAP_TLV_TAG_ID;
  12500. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M 0x00ffff00
  12501. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S 8
  12502. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M 0x07000000
  12503. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S 24
  12504. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M 0x38000000
  12505. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S 27
  12506. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  12507. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_S 0
  12508. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_M 0x0000ffff
  12509. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_S 0
  12510. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M 0x0000ffff
  12511. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S 0
  12512. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M 0x00010000
  12513. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S 16
  12514. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M 0x000E0000
  12515. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S 17
  12516. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M 0x00F00000
  12517. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S 20
  12518. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M 0xF0000000
  12519. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S 28
  12520. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_M 0x00000fff
  12521. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_S 0
  12522. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M 0x00fff000
  12523. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S 12
  12524. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M 0x0000ffff
  12525. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S 0
  12526. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_M 0x00ff0000
  12527. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_S 16
  12528. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_M 0x07000000
  12529. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_S 24
  12530. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET(word, value) \
  12531. do { \
  12532. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_MLO_PEER_ID, value); \
  12533. (word) |= (value) << HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S; \
  12534. } while (0)
  12535. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET(word) \
  12536. (((word) & HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S)
  12537. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_SET(word, value) \
  12538. do { \
  12539. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS, value); \
  12540. (word) |= (value) << HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S; \
  12541. } while (0)
  12542. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_GET(word) \
  12543. (((word) & HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M) >> HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S)
  12544. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_SET(word, value) \
  12545. do { \
  12546. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID, value); \
  12547. (word) |= (value) << HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S; \
  12548. } while (0)
  12549. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_GET(word) \
  12550. (((word) & HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M) >> HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S)
  12551. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_SET(word, value) \
  12552. do { \
  12553. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX, value); \
  12554. (word) |= (value) << HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S; \
  12555. } while (0)
  12556. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_GET(word) \
  12557. (((word) & HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S)
  12558. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_SET(word, value) \
  12559. do { \
  12560. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG, value); \
  12561. (word) |= (value) << HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S; \
  12562. } while (0)
  12563. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_GET(word) \
  12564. (((word) & HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M) >> HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S)
  12565. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_SET(word, value) \
  12566. do { \
  12567. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX, value); \
  12568. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S; \
  12569. } while (0)
  12570. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_GET(word) \
  12571. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S)
  12572. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_SET(word, value) \
  12573. do { \
  12574. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX, value); \
  12575. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S; \
  12576. } while (0)
  12577. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_GET(word) \
  12578. (((word) & HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S)
  12579. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_SET(word, value) \
  12580. do { \
  12581. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX, value); \
  12582. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S; \
  12583. } while (0)
  12584. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_GET(word) \
  12585. (((word) & HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S)
  12586. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_SET(word, value) \
  12587. do { \
  12588. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_TAG, value); \
  12589. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_TAG_S; \
  12590. } while (0)
  12591. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_GET(word) \
  12592. (((word) & HTT_RX_MLO_PEER_MAP_TLV_TAG_M) >> HTT_RX_MLO_PEER_MAP_TLV_TAG_S)
  12593. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_SET(word, value) \
  12594. do { \
  12595. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_LENGTH, value); \
  12596. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S; \
  12597. } while (0)
  12598. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_GET(word) \
  12599. (((word) & HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M) >> HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S)
  12600. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_SET(word, value) \
  12601. do { \
  12602. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_SW_PEER_ID, value); \
  12603. (word) |= (value) << HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S; \
  12604. } while (0)
  12605. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_GET(word) \
  12606. (((word) & HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S)
  12607. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_SET(word, value) \
  12608. do { \
  12609. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_VDEV_ID, value); \
  12610. (word) |= (value) << HTT_RX_MLO_PEER_MAP_VDEV_ID_S; \
  12611. } while (0)
  12612. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_GET(word) \
  12613. (((word) & HTT_RX_MLO_PEER_MAP_VDEV_ID_M) >> HTT_RX_MLO_PEER_MAP_VDEV_ID_S)
  12614. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_SET(word, value) \
  12615. do { \
  12616. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID, value); \
  12617. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_S; \
  12618. } while (0)
  12619. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_GET(word) \
  12620. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_S)
  12621. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  12622. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_0_OFFSET 12 /* bytes */
  12623. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_1_OFFSET 16 /* bytes */
  12624. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_2_OFFSET 20 /* bytes */
  12625. #define HTT_RX_MLO_PEER_MAP_TLV_OFFSET 32 /* bytes */
  12626. #define HTT_RX_MLO_PEER_MAP_FIXED_BYTES 8*4 /* 8 Dwords. Does not include the TLV header and the TLV */
  12627. /* MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP
  12628. *
  12629. * The following diagram shows the format of the rx mlo peer unmap message sent
  12630. * from the target to the host.
  12631. *
  12632. * |31 24|23 16|15 8|7 0|
  12633. * |-----------------------------------------------------------------------|
  12634. * | RSVD_24_31 | MLO peer ID | msg type |
  12635. * |-----------------------------------------------------------------------|
  12636. */
  12637. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_M HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M
  12638. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_S HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S
  12639. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_SET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET
  12640. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_GET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET
  12641. /**
  12642. * @brief target -> host message specifying security parameters
  12643. *
  12644. * MSG_TYPE => HTT_T2H_MSG_TYPE_SEC_IND
  12645. *
  12646. * @details
  12647. * The following diagram shows the format of the security specification
  12648. * message sent from the target to the host.
  12649. * This security specification message tells the host whether a PN check is
  12650. * necessary on rx data frames, and if so, how large the PN counter is.
  12651. * This message also tells the host about the security processing to apply
  12652. * to defragmented rx frames - specifically, whether a Message Integrity
  12653. * Check is required, and the Michael key to use.
  12654. *
  12655. * |31 24|23 16|15|14 8|7 0|
  12656. * |-----------------------------------------------------------------------|
  12657. * | peer ID | U| security type | msg type |
  12658. * |-----------------------------------------------------------------------|
  12659. * | Michael Key K0 |
  12660. * |-----------------------------------------------------------------------|
  12661. * | Michael Key K1 |
  12662. * |-----------------------------------------------------------------------|
  12663. * | WAPI RSC Low0 |
  12664. * |-----------------------------------------------------------------------|
  12665. * | WAPI RSC Low1 |
  12666. * |-----------------------------------------------------------------------|
  12667. * | WAPI RSC Hi0 |
  12668. * |-----------------------------------------------------------------------|
  12669. * | WAPI RSC Hi1 |
  12670. * |-----------------------------------------------------------------------|
  12671. *
  12672. * The following field definitions describe the format of the security
  12673. * indication message sent from the target to the host.
  12674. * - MSG_TYPE
  12675. * Bits 7:0
  12676. * Purpose: identifies this as a security specification message
  12677. * Value: 0xb (HTT_T2H_MSG_TYPE_SEC_IND)
  12678. * - SEC_TYPE
  12679. * Bits 14:8
  12680. * Purpose: specifies which type of security applies to the peer
  12681. * Value: htt_sec_type enum value
  12682. * - UNICAST
  12683. * Bit 15
  12684. * Purpose: whether this security is applied to unicast or multicast data
  12685. * Value: 1 -> unicast, 0 -> multicast
  12686. * - PEER_ID
  12687. * Bits 31:16
  12688. * Purpose: The ID number for the peer the security specification is for
  12689. * Value: peer ID
  12690. * - MICHAEL_KEY_K0
  12691. * Bits 31:0
  12692. * Purpose: 4-byte word that forms the 1st half of the TKIP Michael key
  12693. * Value: Michael Key K0 (if security type is TKIP)
  12694. * - MICHAEL_KEY_K1
  12695. * Bits 31:0
  12696. * Purpose: 4-byte word that forms the 2nd half of the TKIP Michael key
  12697. * Value: Michael Key K1 (if security type is TKIP)
  12698. * - WAPI_RSC_LOW0
  12699. * Bits 31:0
  12700. * Purpose: 4-byte word that forms the 1st quarter of the 16 byte WAPI RSC
  12701. * Value: WAPI RSC Low0 (if security type is WAPI)
  12702. * - WAPI_RSC_LOW1
  12703. * Bits 31:0
  12704. * Purpose: 4-byte word that forms the 2nd quarter of the 16 byte WAPI RSC
  12705. * Value: WAPI RSC Low1 (if security type is WAPI)
  12706. * - WAPI_RSC_HI0
  12707. * Bits 31:0
  12708. * Purpose: 4-byte word that forms the 3rd quarter of the 16 byte WAPI RSC
  12709. * Value: WAPI RSC Hi0 (if security type is WAPI)
  12710. * - WAPI_RSC_HI1
  12711. * Bits 31:0
  12712. * Purpose: 4-byte word that forms the 4th quarter of the 16 byte WAPI RSC
  12713. * Value: WAPI RSC Hi1 (if security type is WAPI)
  12714. */
  12715. #define HTT_SEC_IND_SEC_TYPE_M 0x00007f00
  12716. #define HTT_SEC_IND_SEC_TYPE_S 8
  12717. #define HTT_SEC_IND_UNICAST_M 0x00008000
  12718. #define HTT_SEC_IND_UNICAST_S 15
  12719. #define HTT_SEC_IND_PEER_ID_M 0xffff0000
  12720. #define HTT_SEC_IND_PEER_ID_S 16
  12721. #define HTT_SEC_IND_SEC_TYPE_SET(word, value) \
  12722. do { \
  12723. HTT_CHECK_SET_VAL(HTT_SEC_IND_SEC_TYPE, value); \
  12724. (word) |= (value) << HTT_SEC_IND_SEC_TYPE_S; \
  12725. } while (0)
  12726. #define HTT_SEC_IND_SEC_TYPE_GET(word) \
  12727. (((word) & HTT_SEC_IND_SEC_TYPE_M) >> HTT_SEC_IND_SEC_TYPE_S)
  12728. #define HTT_SEC_IND_UNICAST_SET(word, value) \
  12729. do { \
  12730. HTT_CHECK_SET_VAL(HTT_SEC_IND_UNICAST, value); \
  12731. (word) |= (value) << HTT_SEC_IND_UNICAST_S; \
  12732. } while (0)
  12733. #define HTT_SEC_IND_UNICAST_GET(word) \
  12734. (((word) & HTT_SEC_IND_UNICAST_M) >> HTT_SEC_IND_UNICAST_S)
  12735. #define HTT_SEC_IND_PEER_ID_SET(word, value) \
  12736. do { \
  12737. HTT_CHECK_SET_VAL(HTT_SEC_IND_PEER_ID, value); \
  12738. (word) |= (value) << HTT_SEC_IND_PEER_ID_S; \
  12739. } while (0)
  12740. #define HTT_SEC_IND_PEER_ID_GET(word) \
  12741. (((word) & HTT_SEC_IND_PEER_ID_M) >> HTT_SEC_IND_PEER_ID_S)
  12742. #define HTT_SEC_IND_BYTES 28
  12743. /**
  12744. * @brief target -> host rx ADDBA / DELBA message definitions
  12745. *
  12746. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA
  12747. *
  12748. * @details
  12749. * The following diagram shows the format of the rx ADDBA message sent
  12750. * from the target to the host:
  12751. *
  12752. * |31 20|19 16|15 8|7 0|
  12753. * |---------------------------------------------------------------------|
  12754. * | peer ID | TID | window size | msg type |
  12755. * |---------------------------------------------------------------------|
  12756. *
  12757. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA
  12758. *
  12759. * The following diagram shows the format of the rx DELBA message sent
  12760. * from the target to the host:
  12761. *
  12762. * |31 20|19 16|15 10|9 8|7 0|
  12763. * |---------------------------------------------------------------------|
  12764. * | peer ID | TID | window size | IR| msg type |
  12765. * |---------------------------------------------------------------------|
  12766. *
  12767. * The following field definitions describe the format of the rx ADDBA
  12768. * and DELBA messages sent from the target to the host.
  12769. * - MSG_TYPE
  12770. * Bits 7:0
  12771. * Purpose: identifies this as an rx ADDBA or DELBA message
  12772. * Value: ADDBA -> 0x5 (HTT_T2H_MSG_TYPE_RX_ADDBA),
  12773. * DELBA -> 0x6 (HTT_T2H_MSG_TYPE_RX_DELBA)
  12774. * - IR (initiator / recipient)
  12775. * Bits 9:8 (DELBA only)
  12776. * Purpose: specify whether the DELBA handshake was initiated by the
  12777. * local STA/AP, or by the peer STA/AP
  12778. * Value:
  12779. * 0 - unspecified
  12780. * 1 - initiator (a.k.a. originator)
  12781. * 2 - recipient (a.k.a. responder)
  12782. * 3 - unused / reserved
  12783. * - WIN_SIZE
  12784. * Bits 15:8 for ADDBA, bits 15:10 for DELBA
  12785. * Purpose: Specifies the length of the block ack window (max = 64).
  12786. * Value:
  12787. * block ack window length specified by the received ADDBA/DELBA
  12788. * management message.
  12789. * - TID
  12790. * Bits 19:16
  12791. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  12792. * Value:
  12793. * TID specified by the received ADDBA or DELBA management message.
  12794. * - PEER_ID
  12795. * Bits 31:20
  12796. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  12797. * Value:
  12798. * ID (hash value) used by the host for fast, direct lookup of
  12799. * host SW peer info, including rx reorder states.
  12800. */
  12801. #define HTT_RX_ADDBA_WIN_SIZE_M 0xff00
  12802. #define HTT_RX_ADDBA_WIN_SIZE_S 8
  12803. #define HTT_RX_ADDBA_TID_M 0xf0000
  12804. #define HTT_RX_ADDBA_TID_S 16
  12805. #define HTT_RX_ADDBA_PEER_ID_M 0xfff00000
  12806. #define HTT_RX_ADDBA_PEER_ID_S 20
  12807. #define HTT_RX_ADDBA_WIN_SIZE_SET(word, value) \
  12808. do { \
  12809. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_WIN_SIZE, value); \
  12810. (word) |= (value) << HTT_RX_ADDBA_WIN_SIZE_S; \
  12811. } while (0)
  12812. #define HTT_RX_ADDBA_WIN_SIZE_GET(word) \
  12813. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  12814. #define HTT_RX_ADDBA_TID_SET(word, value) \
  12815. do { \
  12816. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_TID, value); \
  12817. (word) |= (value) << HTT_RX_ADDBA_TID_S; \
  12818. } while (0)
  12819. #define HTT_RX_ADDBA_TID_GET(word) \
  12820. (((word) & HTT_RX_ADDBA_TID_M) >> HTT_RX_ADDBA_TID_S)
  12821. #define HTT_RX_ADDBA_PEER_ID_SET(word, value) \
  12822. do { \
  12823. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_PEER_ID, value); \
  12824. (word) |= (value) << HTT_RX_ADDBA_PEER_ID_S; \
  12825. } while (0)
  12826. #define HTT_RX_ADDBA_PEER_ID_GET(word) \
  12827. (((word) & HTT_RX_ADDBA_PEER_ID_M) >> HTT_RX_ADDBA_PEER_ID_S)
  12828. #define HTT_RX_ADDBA_BYTES 4
  12829. #define HTT_RX_DELBA_INITIATOR_M 0x00000300
  12830. #define HTT_RX_DELBA_INITIATOR_S 8
  12831. #define HTT_RX_DELBA_WIN_SIZE_M 0x0000FC00
  12832. #define HTT_RX_DELBA_WIN_SIZE_S 10
  12833. #define HTT_RX_DELBA_TID_M HTT_RX_ADDBA_TID_M
  12834. #define HTT_RX_DELBA_TID_S HTT_RX_ADDBA_TID_S
  12835. #define HTT_RX_DELBA_PEER_ID_M HTT_RX_ADDBA_PEER_ID_M
  12836. #define HTT_RX_DELBA_PEER_ID_S HTT_RX_ADDBA_PEER_ID_S
  12837. #define HTT_RX_DELBA_TID_SET HTT_RX_ADDBA_TID_SET
  12838. #define HTT_RX_DELBA_TID_GET HTT_RX_ADDBA_TID_GET
  12839. #define HTT_RX_DELBA_PEER_ID_SET HTT_RX_ADDBA_PEER_ID_SET
  12840. #define HTT_RX_DELBA_PEER_ID_GET HTT_RX_ADDBA_PEER_ID_GET
  12841. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  12842. do { \
  12843. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  12844. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  12845. } while (0)
  12846. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  12847. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  12848. #define HTT_RX_DELBA_WIN_SIZE_SET(word, value) \
  12849. do { \
  12850. HTT_CHECK_SET_VAL(HTT_RX_DELBA_WIN_SIZE, value); \
  12851. (word) |= (value) << HTT_RX_DELBA_WIN_SIZE_S; \
  12852. } while (0)
  12853. #define HTT_RX_DELBA_WIN_SIZE_GET(word) \
  12854. (((word) & HTT_RX_DELBA_WIN_SIZE_M) >> HTT_RX_DELBA_WIN_SIZE_S)
  12855. #define HTT_RX_DELBA_BYTES 4
  12856. /**
  12857. * @brief target -> host rx ADDBA / DELBA message definitions
  12858. *
  12859. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN
  12860. *
  12861. * @details
  12862. * The following diagram shows the format of the rx ADDBA extn message sent
  12863. * from the target to the host:
  12864. *
  12865. * |31 20|19 16|15 13|12 8|7 0|
  12866. * |---------------------------------------------------------------------|
  12867. * | peer ID | TID | reserved | msg type |
  12868. * |---------------------------------------------------------------------|
  12869. * | reserved | window size |
  12870. * |---------------------------------------------------------------------|
  12871. *
  12872. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA_EXTN
  12873. *
  12874. * The following diagram shows the format of the rx DELBA message sent
  12875. * from the target to the host:
  12876. *
  12877. * |31 20|19 16|15 13|12 10|9 8|7 0|
  12878. * |---------------------------------------------------------------------|
  12879. * | peer ID | TID | reserved | IR| msg type |
  12880. * |---------------------------------------------------------------------|
  12881. * | reserved | window size |
  12882. * |---------------------------------------------------------------------|
  12883. *
  12884. * The following field definitions describe the format of the rx ADDBA
  12885. * and DELBA messages sent from the target to the host.
  12886. * - MSG_TYPE
  12887. * Bits 7:0
  12888. * Purpose: identifies this as an rx ADDBA or DELBA message
  12889. * Value: ADDBA -> 0x31 (HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN),
  12890. * DELBA -> 0x32 (HTT_T2H_MSG_TYPE_RX_DELBA_EXTN)
  12891. * - IR (initiator / recipient)
  12892. * Bits 9:8 (DELBA only)
  12893. * Purpose: specify whether the DELBA handshake was initiated by the
  12894. * local STA/AP, or by the peer STA/AP
  12895. * Value:
  12896. * 0 - unspecified
  12897. * 1 - initiator (a.k.a. originator)
  12898. * 2 - recipient (a.k.a. responder)
  12899. * 3 - unused / reserved
  12900. * Value:
  12901. * block ack window length specified by the received ADDBA/DELBA
  12902. * management message.
  12903. * - TID
  12904. * Bits 19:16
  12905. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  12906. * Value:
  12907. * TID specified by the received ADDBA or DELBA management message.
  12908. * - PEER_ID
  12909. * Bits 31:20
  12910. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  12911. * Value:
  12912. * ID (hash value) used by the host for fast, direct lookup of
  12913. * host SW peer info, including rx reorder states.
  12914. * == DWORD 1
  12915. * - WIN_SIZE
  12916. * Bits 12:0 for ADDBA, bits 12:0 for DELBA
  12917. * Purpose: Specifies the length of the block ack window (max = 8191).
  12918. */
  12919. #define HTT_RX_ADDBA_EXTN_TID_M 0xf0000
  12920. #define HTT_RX_ADDBA_EXTN_TID_S 16
  12921. #define HTT_RX_ADDBA_EXTN_PEER_ID_M 0xfff00000
  12922. #define HTT_RX_ADDBA_EXTN_PEER_ID_S 20
  12923. /*--- Dword 0 ---*/
  12924. #define HTT_RX_ADDBA_EXTN_TID_SET(word, value) \
  12925. do { \
  12926. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_TID, value); \
  12927. (word) |= (value) << HTT_RX_ADDBA_EXTN_TID_S; \
  12928. } while (0)
  12929. #define HTT_RX_ADDBA_EXTN_TID_GET(word) \
  12930. (((word) & HTT_RX_ADDBA_EXTN_TID_M) >> HTT_RX_ADDBA_EXTN_TID_S)
  12931. #define HTT_RX_ADDBA_EXTN_PEER_ID_SET(word, value) \
  12932. do { \
  12933. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_PEER_ID, value); \
  12934. (word) |= (value) << HTT_RX_ADDBA_EXTN_PEER_ID_S; \
  12935. } while (0)
  12936. #define HTT_RX_ADDBA_EXTN_PEER_ID_GET(word) \
  12937. (((word) & HTT_RX_ADDBA_EXTN_PEER_ID_M) >> HTT_RX_ADDBA_EXTN_PEER_ID_S)
  12938. /*--- Dword 1 ---*/
  12939. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_M 0x1fff
  12940. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_S 0
  12941. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_SET(word, value) \
  12942. do { \
  12943. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_WIN_SIZE, value); \
  12944. (word) |= (value) << HTT_RX_ADDBA_EXTN_WIN_SIZE_S; \
  12945. } while (0)
  12946. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_GET(word) \
  12947. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  12948. #define HTT_RX_ADDBA_EXTN_BYTES 8
  12949. #define HTT_RX_DELBA_EXTN_INITIATOR_M 0x00000300
  12950. #define HTT_RX_DELBA_EXTN_INITIATOR_S 8
  12951. #define HTT_RX_DELBA_EXTN_TID_M 0xf0000
  12952. #define HTT_RX_DELBA_EXTN_TID_S 16
  12953. #define HTT_RX_DELBA_EXTN_PEER_ID_M 0xfff00000
  12954. #define HTT_RX_DELBA_EXTN_PEER_ID_S 20
  12955. /*--- Dword 0 ---*/
  12956. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  12957. do { \
  12958. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  12959. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  12960. } while (0)
  12961. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  12962. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  12963. #define HTT_RX_DELBA_EXTN_TID_SET(word, value) \
  12964. do { \
  12965. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_TID, value); \
  12966. (word) |= (value) << HTT_RX_DELBA_EXTN_TID_S; \
  12967. } while (0)
  12968. #define HTT_RX_DELBA_EXTN_TID_GET(word) \
  12969. (((word) & HTT_RX_DELBA_EXTN_TID_M) >> HTT_RX_DELBA_EXTN_TID_S)
  12970. #define HTT_RX_DELBA_EXTN_PEER_ID_SET(word, value) \
  12971. do { \
  12972. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_PEER_ID, value); \
  12973. (word) |= (value) << HTT_RX_DELBA_EXTN_PEER_ID_S; \
  12974. } while (0)
  12975. #define HTT_RX_DELBA_EXTN_PEER_ID_GET(word) \
  12976. (((word) & HTT_RX_DELBA_EXTN_PEER_ID_M) >> HTT_RX_DELBA_EXTN_PEER_ID_S)
  12977. /*--- Dword 1 ---*/
  12978. #define HTT_RX_DELBA_EXTN_WIN_SIZE_M 0x1fff
  12979. #define HTT_RX_DELBA_EXTN_WIN_SIZE_S 0
  12980. #define HTT_RX_DELBA_EXTN_WIN_SIZE_SET(word, value) \
  12981. do { \
  12982. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_WIN_SIZE, value); \
  12983. (word) |= (value) << HTT_RX_DELBA_EXTN_WIN_SIZE_S; \
  12984. } while (0)
  12985. #define HTT_RX_DELBA_EXTN_WIN_SIZE_GET(word) \
  12986. (((word) & HTT_RX_DELBA_EXTN_WIN_SIZE_M) >> HTT_RX_DELBA_EXTN_WIN_SIZE_S)
  12987. #define HTT_RX_DELBA_EXTN_BYTES 8
  12988. /**
  12989. * @brief tx queue group information element definition
  12990. *
  12991. * @details
  12992. * The following diagram shows the format of the tx queue group
  12993. * information element, which can be included in target --> host
  12994. * messages to specify the number of tx "credits" (tx descriptors
  12995. * for LL, or tx buffers for HL) available to a particular group
  12996. * of host-side tx queues, and which host-side tx queues belong to
  12997. * the group.
  12998. *
  12999. * |31|30 24|23 16|15|14|13 0|
  13000. * |------------------------------------------------------------------------|
  13001. * | X| reserved | tx queue grp ID | A| S| credit count |
  13002. * |------------------------------------------------------------------------|
  13003. * | vdev ID mask | AC mask |
  13004. * |------------------------------------------------------------------------|
  13005. *
  13006. * The following definitions describe the fields within the tx queue group
  13007. * information element:
  13008. * - credit_count
  13009. * Bits 13:1
  13010. * Purpose: specify how many tx credits are available to the tx queue group
  13011. * Value: An absolute or relative, positive or negative credit value
  13012. * The 'A' bit specifies whether the value is absolute or relative.
  13013. * The 'S' bit specifies whether the value is positive or negative.
  13014. * A negative value can only be relative, not absolute.
  13015. * An absolute value replaces any prior credit value the host has for
  13016. * the tx queue group in question.
  13017. * A relative value is added to the prior credit value the host has for
  13018. * the tx queue group in question.
  13019. * - sign
  13020. * Bit 14
  13021. * Purpose: specify whether the credit count is positive or negative
  13022. * Value: 0 -> positive, 1 -> negative
  13023. * - absolute
  13024. * Bit 15
  13025. * Purpose: specify whether the credit count is absolute or relative
  13026. * Value: 0 -> relative, 1 -> absolute
  13027. * - txq_group_id
  13028. * Bits 23:16
  13029. * Purpose: indicate which tx queue group's credit and/or membership are
  13030. * being specified
  13031. * Value: 0 to max_tx_queue_groups-1
  13032. * - reserved
  13033. * Bits 30:16
  13034. * Value: 0x0
  13035. * - eXtension
  13036. * Bit 31
  13037. * Purpose: specify whether another tx queue group info element follows
  13038. * Value: 0 -> no more tx queue group information elements
  13039. * 1 -> another tx queue group information element immediately follows
  13040. * - ac_mask
  13041. * Bits 15:0
  13042. * Purpose: specify which Access Categories belong to the tx queue group
  13043. * Value: bit-OR of masks for the ACs (WMM and extension) that belong to
  13044. * the tx queue group.
  13045. * The AC bit-mask values are obtained by left-shifting by the
  13046. * corresponding HTT_AC_WMM enum values, e.g. (1 << HTT_AC_WMM_BE) == 0x1
  13047. * - vdev_id_mask
  13048. * Bits 31:16
  13049. * Purpose: specify which vdev's tx queues belong to the tx queue group
  13050. * Value: bit-OR of masks based on the IDs of the vdevs whose tx queues
  13051. * belong to the tx queue group.
  13052. * For example, if vdev IDs 1 and 4 belong to a tx queue group, the
  13053. * vdev_id_mask would be (1 << 1) | (1 << 4) = 0x12
  13054. */
  13055. PREPACK struct htt_txq_group {
  13056. A_UINT32
  13057. credit_count: 14,
  13058. sign: 1,
  13059. absolute: 1,
  13060. tx_queue_group_id: 8,
  13061. reserved0: 7,
  13062. extension: 1;
  13063. A_UINT32
  13064. ac_mask: 16,
  13065. vdev_id_mask: 16;
  13066. } POSTPACK;
  13067. /* first word */
  13068. #define HTT_TXQ_GROUP_CREDIT_COUNT_S 0
  13069. #define HTT_TXQ_GROUP_CREDIT_COUNT_M 0x00003fff
  13070. #define HTT_TXQ_GROUP_SIGN_S 14
  13071. #define HTT_TXQ_GROUP_SIGN_M 0x00004000
  13072. #define HTT_TXQ_GROUP_ABS_S 15
  13073. #define HTT_TXQ_GROUP_ABS_M 0x00008000
  13074. #define HTT_TXQ_GROUP_ID_S 16
  13075. #define HTT_TXQ_GROUP_ID_M 0x00ff0000
  13076. #define HTT_TXQ_GROUP_EXT_S 31
  13077. #define HTT_TXQ_GROUP_EXT_M 0x80000000
  13078. /* second word */
  13079. #define HTT_TXQ_GROUP_AC_MASK_S 0
  13080. #define HTT_TXQ_GROUP_AC_MASK_M 0x0000ffff
  13081. #define HTT_TXQ_GROUP_VDEV_ID_MASK_S 16
  13082. #define HTT_TXQ_GROUP_VDEV_ID_MASK_M 0xffff0000
  13083. #define HTT_TXQ_GROUP_CREDIT_COUNT_SET(_info, _val) \
  13084. do { \
  13085. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_CREDIT_COUNT, _val); \
  13086. ((_info) |= ((_val) << HTT_TXQ_GROUP_CREDIT_COUNT_S)); \
  13087. } while (0)
  13088. #define HTT_TXQ_GROUP_CREDIT_COUNT_GET(_info) \
  13089. (((_info) & HTT_TXQ_GROUP_CREDIT_COUNT_M) >> HTT_TXQ_GROUP_CREDIT_COUNT_S)
  13090. #define HTT_TXQ_GROUP_SIGN_SET(_info, _val) \
  13091. do { \
  13092. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_SIGN, _val); \
  13093. ((_info) |= ((_val) << HTT_TXQ_GROUP_SIGN_S)); \
  13094. } while (0)
  13095. #define HTT_TXQ_GROUP_SIGN_GET(_info) \
  13096. (((_info) & HTT_TXQ_GROUP_SIGN_M) >> HTT_TXQ_GROUP_SIGN_S)
  13097. #define HTT_TXQ_GROUP_ABS_SET(_info, _val) \
  13098. do { \
  13099. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ABS, _val); \
  13100. ((_info) |= ((_val) << HTT_TXQ_GROUP_ABS_S)); \
  13101. } while (0)
  13102. #define HTT_TXQ_GROUP_ABS_GET(_info) \
  13103. (((_info) & HTT_TXQ_GROUP_ABS_M) >> HTT_TXQ_GROUP_ABS_S)
  13104. #define HTT_TXQ_GROUP_ID_SET(_info, _val) \
  13105. do { \
  13106. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ID, _val); \
  13107. ((_info) |= ((_val) << HTT_TXQ_GROUP_ID_S)); \
  13108. } while (0)
  13109. #define HTT_TXQ_GROUP_ID_GET(_info) \
  13110. (((_info) & HTT_TXQ_GROUP_ID_M) >> HTT_TXQ_GROUP_ID_S)
  13111. #define HTT_TXQ_GROUP_EXT_SET(_info, _val) \
  13112. do { \
  13113. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_EXT, _val); \
  13114. ((_info) |= ((_val) << HTT_TXQ_GROUP_EXT_S)); \
  13115. } while (0)
  13116. #define HTT_TXQ_GROUP_EXT_GET(_info) \
  13117. (((_info) & HTT_TXQ_GROUP_EXT_M) >> HTT_TXQ_GROUP_EXT_S)
  13118. #define HTT_TXQ_GROUP_AC_MASK_SET(_info, _val) \
  13119. do { \
  13120. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_AC_MASK, _val); \
  13121. ((_info) |= ((_val) << HTT_TXQ_GROUP_AC_MASK_S)); \
  13122. } while (0)
  13123. #define HTT_TXQ_GROUP_AC_MASK_GET(_info) \
  13124. (((_info) & HTT_TXQ_GROUP_AC_MASK_M) >> HTT_TXQ_GROUP_AC_MASK_S)
  13125. #define HTT_TXQ_GROUP_VDEV_ID_MASK_SET(_info, _val) \
  13126. do { \
  13127. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_VDEV_ID_MASK, _val); \
  13128. ((_info) |= ((_val) << HTT_TXQ_GROUP_VDEV_ID_MASK_S)); \
  13129. } while (0)
  13130. #define HTT_TXQ_GROUP_VDEV_ID_MASK_GET(_info) \
  13131. (((_info) & HTT_TXQ_GROUP_VDEV_ID_MASK_M) >> HTT_TXQ_GROUP_VDEV_ID_MASK_S)
  13132. /**
  13133. * @brief target -> host TX completion indication message definition
  13134. *
  13135. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_COMPL_IND
  13136. *
  13137. * @details
  13138. * The following diagram shows the format of the TX completion indication sent
  13139. * from the target to the host
  13140. *
  13141. * |31 30|29|28|27|26|25|24|23 16| 15 |14 11|10 8|7 0|
  13142. * |-------------------------------------------------------------------|
  13143. * header: |rsvd |A4|A3|A2|TP|A1|A0| num | t_i| tid |status| msg_type |
  13144. * |-------------------------------------------------------------------|
  13145. * payload:| MSDU1 ID | MSDU0 ID |
  13146. * |-------------------------------------------------------------------|
  13147. * : MSDU3 ID | MSDU2 ID :
  13148. * |-------------------------------------------------------------------|
  13149. * | struct htt_tx_compl_ind_append_retries |
  13150. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13151. * | struct htt_tx_compl_ind_append_tx_tstamp |
  13152. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13153. * | MSDU1 ACK RSSI | MSDU0 ACK RSSI |
  13154. * |-------------------------------------------------------------------|
  13155. * : MSDU3 ACK RSSI | MSDU2 ACK RSSI :
  13156. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13157. * | MSDU0 tx_tsf64_low |
  13158. * |-------------------------------------------------------------------|
  13159. * | MSDU0 tx_tsf64_high |
  13160. * |-------------------------------------------------------------------|
  13161. * | MSDU1 tx_tsf64_low |
  13162. * |-------------------------------------------------------------------|
  13163. * | MSDU1 tx_tsf64_high |
  13164. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13165. * | phy_timestamp |
  13166. * |-------------------------------------------------------------------|
  13167. * | rate specs (see below) |
  13168. * |-------------------------------------------------------------------|
  13169. * | seqctrl | framectrl |
  13170. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13171. * Where:
  13172. * A0 = append (a.k.a. append0)
  13173. * A1 = append1
  13174. * TP = MSDU tx power presence
  13175. * A2 = append2
  13176. * A3 = append3
  13177. * A4 = append4
  13178. *
  13179. * The following field definitions describe the format of the TX completion
  13180. * indication sent from the target to the host
  13181. * Header fields:
  13182. * - msg_type
  13183. * Bits 7:0
  13184. * Purpose: identifies this as HTT TX completion indication
  13185. * Value: 0x7 (HTT_T2H_MSG_TYPE_TX_COMPL_IND)
  13186. * - status
  13187. * Bits 10:8
  13188. * Purpose: the TX completion status of payload fragmentations descriptors
  13189. * Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
  13190. * - tid
  13191. * Bits 14:11
  13192. * Purpose: the tid associated with those fragmentation descriptors. It is
  13193. * valid or not, depending on the tid_invalid bit.
  13194. * Value: 0 to 15
  13195. * - tid_invalid
  13196. * Bits 15:15
  13197. * Purpose: this bit indicates whether the tid field is valid or not
  13198. * Value: 0 indicates valid; 1 indicates invalid
  13199. * - num
  13200. * Bits 23:16
  13201. * Purpose: the number of payload in this indication
  13202. * Value: 1 to 255
  13203. * - append (a.k.a. append0)
  13204. * Bits 24:24
  13205. * Purpose: append the struct htt_tx_compl_ind_append_retries which contains
  13206. * the number of tx retries for one MSDU at the end of this message
  13207. * Value: 0 indicates no appending; 1 indicates appending
  13208. * - append1
  13209. * Bits 25:25
  13210. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
  13211. * contains the timestamp info for each TX msdu id in payload.
  13212. * The order of the timestamps matches the order of the MSDU IDs.
  13213. * Note that a big-endian host needs to account for the reordering
  13214. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  13215. * conversion) when determining which tx timestamp corresponds to
  13216. * which MSDU ID.
  13217. * Value: 0 indicates no appending; 1 indicates appending
  13218. * - msdu_tx_power_presence
  13219. * Bits 26:26
  13220. * Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
  13221. * for each MSDU referenced by the TX_COMPL_IND message.
  13222. * The tx power is reported in 0.5 dBm units.
  13223. * The order of the per-MSDU tx power reports matches the order
  13224. * of the MSDU IDs.
  13225. * Note that a big-endian host needs to account for the reordering
  13226. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  13227. * conversion) when determining which Tx Power corresponds to
  13228. * which MSDU ID.
  13229. * Value: 0 indicates MSDU tx power reports are not appended,
  13230. * 1 indicates MSDU tx power reports are appended
  13231. * - append2
  13232. * Bits 27:27
  13233. * Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
  13234. * TX_COMP_IND message. The order of the per-MSDU ACK RSSI report
  13235. * matches the order of the MSDU IDs. Although the ACK RSSI is the
  13236. * same for all MSDUs within a single PPDU, the RSSI is duplicated
  13237. * for each MSDU, for convenience.
  13238. * The ACK RSSI values are valid when status is COMPLETE_OK (and
  13239. * this append2 bit is set).
  13240. * The ACK RSSI values are SNR in dB, i.e. are the RSSI in units of
  13241. * dB above the noise floor.
  13242. * Value: 0 indicates MSDU ACK RSSI values are not appended,
  13243. * 1 indicates MSDU ACK RSSI values are appended.
  13244. * - append3
  13245. * Bits 28:28
  13246. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tsf64 which
  13247. * contains the tx tsf info based on wlan global TSF for
  13248. * each TX msdu id in payload.
  13249. * The order of the tx tsf matches the order of the MSDU IDs.
  13250. * The struct htt_tx_compl_ind_append_tx_tsf64 contains two 32-bits
  13251. * values to indicate the the lower 32 bits and higher 32 bits of
  13252. * the tx tsf.
  13253. * The tx_tsf64 here represents the time MSDU was acked and the
  13254. * tx_tsf64 has microseconds units.
  13255. * Value: 0 indicates no appending; 1 indicates appending
  13256. * - append4
  13257. * Bits 29:29
  13258. * Purpose: Indicate whether data frame control fields and fields required
  13259. * for radio tap header are appended for each MSDU in TX_COMP_IND
  13260. * message. The order of the this message matches the order of
  13261. * the MSDU IDs.
  13262. * Value: 0 indicates frame control fields and fields required for
  13263. * radio tap header values are not appended,
  13264. * 1 indicates frame control fields and fields required for
  13265. * radio tap header values are appended.
  13266. * Payload fields:
  13267. * - hmsdu_id
  13268. * Bits 15:0
  13269. * Purpose: this ID is used to track the Tx buffer in host
  13270. * Value: 0 to "size of host MSDU descriptor pool - 1"
  13271. */
  13272. PREPACK struct htt_tx_data_hdr_information {
  13273. A_UINT32 phy_timestamp_l32; /* word 0 [31:0] */
  13274. A_UINT32 /* word 1 */
  13275. /* preamble:
  13276. * 0-OFDM,
  13277. * 1-CCk,
  13278. * 2-HT,
  13279. * 3-VHT
  13280. */
  13281. preamble: 2, /* [1:0] */
  13282. /* mcs:
  13283. * In case of HT preamble interpret
  13284. * MCS along with NSS.
  13285. * Valid values for HT are 0 to 7.
  13286. * HT mcs 0 with NSS 2 is mcs 8.
  13287. * Valid values for VHT are 0 to 9.
  13288. */
  13289. mcs: 4, /* [5:2] */
  13290. /* rate:
  13291. * This is applicable only for
  13292. * CCK and OFDM preamble type
  13293. * rate 0: OFDM 48 Mbps,
  13294. * 1: OFDM 24 Mbps,
  13295. * 2: OFDM 12 Mbps
  13296. * 3: OFDM 6 Mbps
  13297. * 4: OFDM 54 Mbps
  13298. * 5: OFDM 36 Mbps
  13299. * 6: OFDM 18 Mbps
  13300. * 7: OFDM 9 Mbps
  13301. * rate 0: CCK 11 Mbps Long
  13302. * 1: CCK 5.5 Mbps Long
  13303. * 2: CCK 2 Mbps Long
  13304. * 3: CCK 1 Mbps Long
  13305. * 4: CCK 11 Mbps Short
  13306. * 5: CCK 5.5 Mbps Short
  13307. * 6: CCK 2 Mbps Short
  13308. */
  13309. rate : 3, /* [ 8: 6] */
  13310. rssi : 8, /* [16: 9] units=dBm */
  13311. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  13312. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  13313. stbc : 1, /* [22] */
  13314. sgi : 1, /* [23] */
  13315. ldpc : 1, /* [24] */
  13316. beamformed: 1, /* [25] */
  13317. /* tx_retry_cnt:
  13318. * Indicates retry count of data tx frames provided by the host.
  13319. */
  13320. tx_retry_cnt: 6; /* [31:26] */
  13321. A_UINT32 /* word 2 */
  13322. framectrl:16, /* [15: 0] */
  13323. seqno:16; /* [31:16] */
  13324. } POSTPACK;
  13325. #define HTT_TX_COMPL_IND_STATUS_S 8
  13326. #define HTT_TX_COMPL_IND_STATUS_M 0x00000700
  13327. #define HTT_TX_COMPL_IND_TID_S 11
  13328. #define HTT_TX_COMPL_IND_TID_M 0x00007800
  13329. #define HTT_TX_COMPL_IND_TID_INV_S 15
  13330. #define HTT_TX_COMPL_IND_TID_INV_M 0x00008000
  13331. #define HTT_TX_COMPL_IND_NUM_S 16
  13332. #define HTT_TX_COMPL_IND_NUM_M 0x00ff0000
  13333. #define HTT_TX_COMPL_IND_APPEND_S 24
  13334. #define HTT_TX_COMPL_IND_APPEND_M 0x01000000
  13335. #define HTT_TX_COMPL_IND_APPEND1_S 25
  13336. #define HTT_TX_COMPL_IND_APPEND1_M 0x02000000
  13337. #define HTT_TX_COMPL_IND_TX_POWER_S 26
  13338. #define HTT_TX_COMPL_IND_TX_POWER_M 0x04000000
  13339. #define HTT_TX_COMPL_IND_APPEND2_S 27
  13340. #define HTT_TX_COMPL_IND_APPEND2_M 0x08000000
  13341. #define HTT_TX_COMPL_IND_APPEND3_S 28
  13342. #define HTT_TX_COMPL_IND_APPEND3_M 0x10000000
  13343. #define HTT_TX_COMPL_IND_APPEND4_S 29
  13344. #define HTT_TX_COMPL_IND_APPEND4_M 0x20000000
  13345. #define HTT_TX_COMPL_IND_STATUS_SET(_info, _val) \
  13346. do { \
  13347. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_STATUS, _val); \
  13348. ((_info) |= ((_val) << HTT_TX_COMPL_IND_STATUS_S)); \
  13349. } while (0)
  13350. #define HTT_TX_COMPL_IND_STATUS_GET(_info) \
  13351. (((_info) & HTT_TX_COMPL_IND_STATUS_M) >> HTT_TX_COMPL_IND_STATUS_S)
  13352. #define HTT_TX_COMPL_IND_NUM_SET(_info, _val) \
  13353. do { \
  13354. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_NUM, _val); \
  13355. ((_info) |= ((_val) << HTT_TX_COMPL_IND_NUM_S)); \
  13356. } while (0)
  13357. #define HTT_TX_COMPL_IND_NUM_GET(_info) \
  13358. (((_info) & HTT_TX_COMPL_IND_NUM_M) >> HTT_TX_COMPL_IND_NUM_S)
  13359. #define HTT_TX_COMPL_IND_TID_SET(_info, _val) \
  13360. do { \
  13361. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID, _val); \
  13362. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_S)); \
  13363. } while (0)
  13364. #define HTT_TX_COMPL_IND_TID_GET(_info) \
  13365. (((_info) & HTT_TX_COMPL_IND_TID_M) >> HTT_TX_COMPL_IND_TID_S)
  13366. #define HTT_TX_COMPL_IND_TID_INV_SET(_info, _val) \
  13367. do { \
  13368. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID_INV, _val); \
  13369. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_INV_S)); \
  13370. } while (0)
  13371. #define HTT_TX_COMPL_IND_TID_INV_GET(_info) \
  13372. (((_info) & HTT_TX_COMPL_IND_TID_INV_M) >> \
  13373. HTT_TX_COMPL_IND_TID_INV_S)
  13374. #define HTT_TX_COMPL_IND_APPEND_SET(_info, _val) \
  13375. do { \
  13376. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND, _val); \
  13377. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND_S)); \
  13378. } while (0)
  13379. #define HTT_TX_COMPL_IND_APPEND_GET(_info) \
  13380. (((_info) & HTT_TX_COMPL_IND_APPEND_M) >> HTT_TX_COMPL_IND_APPEND_S)
  13381. #define HTT_TX_COMPL_IND_APPEND1_SET(_info, _val) \
  13382. do { \
  13383. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND1, _val); \
  13384. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND1_S)); \
  13385. } while (0)
  13386. #define HTT_TX_COMPL_IND_APPEND1_GET(_info) \
  13387. (((_info) & HTT_TX_COMPL_IND_APPEND1_M) >> HTT_TX_COMPL_IND_APPEND1_S)
  13388. #define HTT_TX_COMPL_IND_TX_POWER_SET(_info, _val) \
  13389. do { \
  13390. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TX_POWER, _val); \
  13391. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TX_POWER_S)); \
  13392. } while (0)
  13393. #define HTT_TX_COMPL_IND_TX_POWER_GET(_info) \
  13394. (((_info) & HTT_TX_COMPL_IND_TX_POWER_M) >> HTT_TX_COMPL_IND_TX_POWER_S)
  13395. #define HTT_TX_COMPL_IND_APPEND2_SET(_info, _val) \
  13396. do { \
  13397. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND2, _val); \
  13398. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND2_S)); \
  13399. } while (0)
  13400. #define HTT_TX_COMPL_IND_APPEND2_GET(_info) \
  13401. (((_info) & HTT_TX_COMPL_IND_APPEND2_M) >> HTT_TX_COMPL_IND_APPEND2_S)
  13402. #define HTT_TX_COMPL_IND_APPEND3_SET(_info, _val) \
  13403. do { \
  13404. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND3, _val); \
  13405. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND3_S)); \
  13406. } while (0)
  13407. #define HTT_TX_COMPL_IND_APPEND3_GET(_info) \
  13408. (((_info) & HTT_TX_COMPL_IND_APPEND3_M) >> HTT_TX_COMPL_IND_APPEND3_S)
  13409. #define HTT_TX_COMPL_IND_APPEND4_SET(_info, _val) \
  13410. do { \
  13411. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND4, _val); \
  13412. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND4_S)); \
  13413. } while (0)
  13414. #define HTT_TX_COMPL_IND_APPEND4_GET(_info) \
  13415. (((_info) & HTT_TX_COMPL_IND_APPEND4_M) >> HTT_TX_COMPL_IND_APPEND4_S)
  13416. #define HTT_TX_COMPL_INV_TX_POWER 0xffff
  13417. #define HTT_TX_COMPL_CTXT_SZ sizeof(A_UINT16)
  13418. #define HTT_TX_COMPL_CTXT_NUM(_bytes) ((_bytes) >> 1)
  13419. #define HTT_TX_COMPL_INV_MSDU_ID 0xffff
  13420. #define HTT_TX_COMPL_IND_STAT_OK 0
  13421. /* DISCARD:
  13422. * current meaning:
  13423. * MSDUs were queued for transmission but filtered by HW or SW
  13424. * without any over the air attempts
  13425. * legacy meaning (HL Rome):
  13426. * MSDUs were discarded by the target FW without any over the air
  13427. * attempts due to lack of space
  13428. */
  13429. #define HTT_TX_COMPL_IND_STAT_DISCARD 1
  13430. /* NO_ACK:
  13431. * MSDUs were transmitted (repeatedly) but no ACK was received from the peer
  13432. */
  13433. #define HTT_TX_COMPL_IND_STAT_NO_ACK 2
  13434. /* POSTPONE:
  13435. * temporarily-undeliverable MSDUs were deleted to free up space, but should
  13436. * be downloaded again later (in the appropriate order), when they are
  13437. * deliverable.
  13438. */
  13439. #define HTT_TX_COMPL_IND_STAT_POSTPONE 3
  13440. /*
  13441. * The PEER_DEL tx completion status is used for HL cases
  13442. * where the peer the frame is for has been deleted.
  13443. * The host has already discarded its copy of the frame, but
  13444. * it still needs the tx completion to restore its credit.
  13445. */
  13446. #define HTT_TX_COMPL_IND_STAT_PEER_DEL 4
  13447. /* DROP: MSDUs dropped due to lack of space (congestion control) */
  13448. #define HTT_TX_COMPL_IND_STAT_DROP 5
  13449. #define HTT_TX_COMPL_IND_STAT_HOST_INSPECT 6
  13450. #define HTT_TX_COMPL_IND_APPEND_SET_MORE_RETRY(f) ((f) |= 0x1)
  13451. #define HTT_TX_COMPL_IND_APPEND_CLR_MORE_RETRY(f) ((f) &= (~0x1))
  13452. PREPACK struct htt_tx_compl_ind_base {
  13453. A_UINT32 hdr;
  13454. A_UINT16 payload[1/*or more*/];
  13455. } POSTPACK;
  13456. PREPACK struct htt_tx_compl_ind_append_retries {
  13457. A_UINT16 msdu_id;
  13458. A_UINT8 tx_retries;
  13459. A_UINT8 flag; /* Bit 0, 1: another append_retries struct is appended
  13460. 0: this is the last append_retries struct */
  13461. } POSTPACK;
  13462. PREPACK struct htt_tx_compl_ind_append_tx_tstamp {
  13463. A_UINT32 timestamp[1/*or more*/];
  13464. } POSTPACK;
  13465. PREPACK struct htt_tx_compl_ind_append_tx_tsf64 {
  13466. A_UINT32 tx_tsf64_low;
  13467. A_UINT32 tx_tsf64_high;
  13468. } POSTPACK;
  13469. /* htt_tx_data_hdr_information payload extension fields: */
  13470. /* DWORD zero */
  13471. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M 0xffffffff
  13472. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S 0
  13473. /* DWORD one */
  13474. #define HTT_FW_TX_DATA_HDR_PREAMBLE_M 0x00000003
  13475. #define HTT_FW_TX_DATA_HDR_PREAMBLE_S 0
  13476. #define HTT_FW_TX_DATA_HDR_MCS_M 0x0000003c
  13477. #define HTT_FW_TX_DATA_HDR_MCS_S 2
  13478. #define HTT_FW_TX_DATA_HDR_RATE_M 0x000001c0
  13479. #define HTT_FW_TX_DATA_HDR_RATE_S 6
  13480. #define HTT_FW_TX_DATA_HDR_RSSI_M 0x0001fe00
  13481. #define HTT_FW_TX_DATA_HDR_RSSI_S 9
  13482. #define HTT_FW_TX_DATA_HDR_NSS_M 0x00060000
  13483. #define HTT_FW_TX_DATA_HDR_NSS_S 17
  13484. #define HTT_FW_TX_DATA_HDR_BW_M 0x00380000
  13485. #define HTT_FW_TX_DATA_HDR_BW_S 19
  13486. #define HTT_FW_TX_DATA_HDR_STBC_M 0x00400000
  13487. #define HTT_FW_TX_DATA_HDR_STBC_S 22
  13488. #define HTT_FW_TX_DATA_HDR_SGI_M 0x00800000
  13489. #define HTT_FW_TX_DATA_HDR_SGI_S 23
  13490. #define HTT_FW_TX_DATA_HDR_LDPC_M 0x01000000
  13491. #define HTT_FW_TX_DATA_HDR_LDPC_S 24
  13492. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_M 0x02000000
  13493. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_S 25
  13494. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M 0xfc000000
  13495. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S 26
  13496. /* DWORD two */
  13497. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_M 0x0000ffff
  13498. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_S 0
  13499. #define HTT_FW_TX_DATA_HDR_SEQNO_M 0xffff0000
  13500. #define HTT_FW_TX_DATA_HDR_SEQNO_S 16
  13501. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_SET(word, value) \
  13502. do { \
  13503. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32, value); \
  13504. (word) |= (value) << HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S; \
  13505. } while (0)
  13506. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_GET(word) \
  13507. (((word) & HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M) >> HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S)
  13508. #define HTT_FW_TX_DATA_HDR_PREAMBLE_SET(word, value) \
  13509. do { \
  13510. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PREAMBLE, value); \
  13511. (word) |= (value) << HTT_FW_TX_DATA_HDR_PREAMBLE_S; \
  13512. } while (0)
  13513. #define HTT_FW_TX_DATA_HDR_PREAMBLE_GET(word) \
  13514. (((word) & HTT_FW_TX_DATA_HDR_PREAMBLE_M) >> HTT_FW_TX_DATA_HDR_PREAMBLE_S)
  13515. #define HTT_FW_TX_DATA_HDR_MCS_SET(word, value) \
  13516. do { \
  13517. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_MCS, value); \
  13518. (word) |= (value) << HTT_FW_TX_DATA_HDR_MCS_S; \
  13519. } while (0)
  13520. #define HTT_FW_TX_DATA_HDR_MCS_GET(word) \
  13521. (((word) & HTT_FW_TX_DATA_HDR_MCS_M) >> HTT_FW_TX_DATA_HDR_MCS_S)
  13522. #define HTT_FW_TX_DATA_HDR_RATE_SET(word, value) \
  13523. do { \
  13524. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RATE, value); \
  13525. (word) |= (value) << HTT_FW_TX_DATA_HDR_RATE_S; \
  13526. } while (0)
  13527. #define HTT_FW_TX_DATA_HDR_RATE_GET(word) \
  13528. (((word) & HTT_FW_TX_DATA_HDR_RATE_M) >> HTT_FW_TX_DATA_HDR_RATE_S)
  13529. #define HTT_FW_TX_DATA_HDR_RSSI_SET(word, value) \
  13530. do { \
  13531. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RSSI, value); \
  13532. (word) |= (value) << HTT_FW_TX_DATA_HDR_RSSI_S; \
  13533. } while (0)
  13534. #define HTT_FW_TX_DATA_HDR_RSSI_GET(word) \
  13535. (((word) & HTT_FW_TX_DATA_HDR_RSSI_M) >> HTT_FW_TX_DATA_HDR_RSSI_S)
  13536. #define HTT_FW_TX_DATA_HDR_NSS_SET(word, value) \
  13537. do { \
  13538. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_NSS, value); \
  13539. (word) |= (value) << HTT_FW_TX_DATA_HDR_NSS_S; \
  13540. } while (0)
  13541. #define HTT_FW_TX_DATA_HDR_NSS_GET(word) \
  13542. (((word) & HTT_FW_TX_DATA_HDR_NSS_M) >> HTT_FW_TX_DATA_HDR_NSS_S)
  13543. #define HTT_FW_TX_DATA_HDR_BW_SET(word, value) \
  13544. do { \
  13545. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BW, value); \
  13546. (word) |= (value) << HTT_FW_TX_DATA_HDR_BW_S; \
  13547. } while (0)
  13548. #define HTT_FW_TX_DATA_HDR_BW_GET(word) \
  13549. (((word) & HTT_FW_TX_DATA_HDR_BW_M) >> HTT_FW_TX_DATA_HDR_BW_S)
  13550. #define HTT_FW_TX_DATA_HDR_STBC_SET(word, value) \
  13551. do { \
  13552. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_STBC, value); \
  13553. (word) |= (value) << HTT_FW_TX_DATA_HDR_STBC_S; \
  13554. } while (0)
  13555. #define HTT_FW_TX_DATA_HDR_STBC_GET(word) \
  13556. (((word) & HTT_FW_TX_DATA_HDR_STBC_M) >> HTT_FW_TX_DATA_HDR_STBC_S)
  13557. #define HTT_FW_TX_DATA_HDR_SGI_SET(word, value) \
  13558. do { \
  13559. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SGI, value); \
  13560. (word) |= (value) << HTT_FW_TX_DATA_HDR_SGI_S; \
  13561. } while (0)
  13562. #define HTT_FW_TX_DATA_HDR_SGI_GET(word) \
  13563. (((word) & HTT_FW_TX_DATA_HDR_SGI_M) >> HTT_FW_TX_DATA_HDR_SGI_S)
  13564. #define HTT_FW_TX_DATA_HDR_LDPC_SET(word, value) \
  13565. do { \
  13566. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_LDPC, value); \
  13567. (word) |= (value) << HTT_FW_TX_DATA_HDR_LDPC_S; \
  13568. } while (0)
  13569. #define HTT_FW_TX_DATA_HDR_LDPC_GET(word) \
  13570. (((word) & HTT_FW_TX_DATA_HDR_LDPC_M) >> HTT_FW_TX_DATA_HDR_LDPC_S)
  13571. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_SET(word, value) \
  13572. do { \
  13573. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BEAMFORMED, value); \
  13574. (word) |= (value) << HTT_FW_TX_DATA_HDR_BEAMFORMED_S; \
  13575. } while (0)
  13576. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_GET(word) \
  13577. (((word) & HTT_FW_TX_DATA_HDR_BEAMFORMED_M) >> HTT_FW_TX_DATA_HDR_BEAMFORMED_S)
  13578. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_SET(word, value) \
  13579. do { \
  13580. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_TX_RETRY_CNT, value); \
  13581. (word) |= (value) << HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S; \
  13582. } while (0)
  13583. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_GET(word) \
  13584. (((word) & HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M) >> HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S)
  13585. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_SET(word, value) \
  13586. do { \
  13587. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_FRAMECTRL, value); \
  13588. (word) |= (value) << HTT_FW_TX_DATA_HDR_FRAMECTRL_S; \
  13589. } while (0)
  13590. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_GET(word) \
  13591. (((word) & HTT_FW_TX_DATA_HDR_FRAMECTRL_M) >> HTT_FW_TX_DATA_HDR_FRAMECTRL_S)
  13592. #define HTT_FW_TX_DATA_HDR_SEQNO_SET(word, value) \
  13593. do { \
  13594. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SEQNO, value); \
  13595. (word) |= (value) << HTT_FW_TX_DATA_HDR_SEQNO_S; \
  13596. } while (0)
  13597. #define HTT_FW_TX_DATA_HDR_SEQNO_GET(word) \
  13598. (((word) & HTT_FW_TX_DATA_HDR_SEQNO_M) >> HTT_FW_TX_DATA_HDR_SEQNO_S)
  13599. /**
  13600. * @brief target -> host software UMAC TX completion indication message
  13601. *
  13602. * MSG_TYPE => HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND
  13603. *
  13604. * @details
  13605. * The following diagram shows the format of the soft UMAC TX completion
  13606. * indication sent from the target to the host
  13607. *
  13608. * |31 30|29|28|27|26 20|19 17|16|15 12|11|10| 9|8|7 4|3 1|0|
  13609. * |-------------------------------------+----------------+------------|
  13610. * hdr: | rsvd | msdu_cnt | msg_type |
  13611. * pyld: |===================================================================|
  13612. * MSDU 0| buf addr low (bits 31:0) |
  13613. * |-----------------------------------------------+------+------------|
  13614. * | SW buffer cookie | RS | buf addr hi|
  13615. * |--------+--+--+-------------+--------+---------+------+------------|
  13616. * | rsvd0 | M| V| tx count | TID | SW peer ID |
  13617. * |--------+--+--+-------------+--------+----------------------+------|
  13618. * | frametype | TQM status number | RELR |
  13619. * |-----+-----+-----------------------------------+--+-+-+-----+------|
  13620. * |rsvd1| buffer timestamp | A|L|F| ACK RSSI |
  13621. * |-----+--+-------------------------+--+------+-----+--+-+-----+---+-|
  13622. * | rsvd2 | tones in RU |OF|tx MCS|txSGI|LC|S|PKTYP|BW |I|
  13623. * |--------+-------------------------+--+------+-----+--+-+-----+---+-|
  13624. * | PPDU transmission TSF |
  13625. * |-------------------------------------------------------------------|
  13626. * | rsvd3 |
  13627. * |===================================================================|
  13628. * MSDU 1| buf addr low (bits 31:0) |
  13629. * : ... :
  13630. * | rsvd3 |
  13631. * |===================================================================|
  13632. * etc.
  13633. *
  13634. * Where:
  13635. * RS = release source
  13636. * V = valid
  13637. * M = multicast
  13638. * RELR = release reason
  13639. * F = first MSDU
  13640. * L = last MSDU
  13641. * A = MSDU is part of A-MSDU
  13642. * I = rate info valid
  13643. * PKTYP = packet type
  13644. * S = STBC
  13645. * LC = LDPC
  13646. * OF = OFDMA transmission
  13647. */
  13648. typedef enum {
  13649. /* 0 (REASON_FRAME_ACKED):
  13650. * Corresponds to tqm_release_reason = <enum 0 tqm_rr_frame_acked>;
  13651. * frame is removed because an ACK of BA for it was received.
  13652. */
  13653. HTT_TX_MSDU_RELEASE_REASON_FRAME_ACKED,
  13654. /* 1 (REASON_REMOVE_CMD_FW):
  13655. * Corresponds to tqm_release_reason = <enum 1 tqm_rr_rem_cmd_rem>;
  13656. * frame is removed because a remove command of type "Remove_mpdus"
  13657. * initiated by SW.
  13658. */
  13659. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_FW,
  13660. /* 2 (REASON_REMOVE_CMD_TX):
  13661. * Corresponds to tqm_release_reason = <enum 2 tqm_rr_rem_cmd_tx>;
  13662. * frame is removed because a remove command of type
  13663. * "Remove_transmitted_mpdus" initiated by SW.
  13664. */
  13665. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_TX,
  13666. /* 3 (REASON_REMOVE_CMD_NOTX):
  13667. * Corresponds to tqm_release_reason = <enum 3 tqm_rr_rem_cmd_notx>;
  13668. * frame is removed because a remove command of type
  13669. * "Remove_untransmitted_mpdus" initiated by SW.
  13670. */
  13671. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_NOTX,
  13672. /* 4 (REASON_REMOVE_CMD_AGED):
  13673. * Corresponds to tqm_release_reason = <enum 4 tqm_rr_rem_cmd_aged>;
  13674. * frame is removed because a remove command of type "Remove_aged_mpdus"
  13675. * or "Remove_aged_msdus" initiated by SW.
  13676. */
  13677. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_AGED,
  13678. /* 5 (RELEASE_FW_REASON1):
  13679. * Corresponds to tqm_release_reason = <enum 5 tqm_fw_reason1>;
  13680. * frame is removed because a remove command where fw indicated that
  13681. * remove reason is fw_reason1.
  13682. */
  13683. HTT_TX_MSDU_RELEASE_FW_REASON1,
  13684. /* 6 (RELEASE_FW_REASON2):
  13685. * Corresponds to tqm_release_reason = <enum 6 tqm_fw_reason2>;
  13686. * frame is removed because a remove command where fw indicated that
  13687. * remove reason is fw_reason1.
  13688. */
  13689. HTT_TX_MSDU_RELEASE_FW_REASON2,
  13690. /* 7 (RELEASE_FW_REASON3):
  13691. * Corresponds to tqm_release_reason = <enum 7 tqm_fw_reason3>;
  13692. * frame is removed because a remove command where fw indicated that
  13693. * remove reason is fw_reason1.
  13694. */
  13695. HTT_TX_MSDU_RELEASE_FW_REASON3,
  13696. /* 8 (REASON_REMOVE_CMD_DISABLEQ):
  13697. * Corresponds to tqm_release_reason = <enum 8 tqm_rr_rem_cmd_disable_queue>
  13698. * frame is removed because a remove command of type
  13699. * "remove_mpdus_and_disable_queue" or "remove_msdus_and_disable_flow"
  13700. * initiated by SW.
  13701. */
  13702. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_DISABLEQ,
  13703. /* 9 (REASON_DROP_MISC):
  13704. * Corresponds to sw_release_reason = Packet dropped by FW due to
  13705. * any discard reason that is not categorized as MSDU TTL expired.
  13706. * Examples: TXDE ENQ layer dropped the packet due to peer delete,
  13707. * tid delete, no resource credit available.
  13708. */
  13709. HTT_TX_MSDU_RELEASE_REASON_DROP_MISC,
  13710. /* 10 (REASON_DROP_TTL):
  13711. * Corresponds to sw_release_reason = Packet dropped by FW due to
  13712. * discard reason that frame is not transmitted due to MSDU TTL expired.
  13713. */
  13714. HTT_TX_MSDU_RELEASE_REASON_DROP_TTL,
  13715. /* 11 - available for use */
  13716. /* 12 - available for use */
  13717. /* 13 - available for use */
  13718. /* 14 - available for use */
  13719. /* 15 - available for use */
  13720. HTT_TX_MSDU_RELEASE_REASON_MAX = 16
  13721. } htt_t2h_tx_msdu_release_reason_e;
  13722. typedef enum {
  13723. /* 0 (RELEASE_SOURCE_FW):
  13724. * MSDU released by FW even before the frame was queued to TQM-L HW.
  13725. */
  13726. HTT_TX_MSDU_RELEASE_SOURCE_FW,
  13727. /* 1 (RELEASE_SOURCE_TQM_LITE):
  13728. * MSDU released by TQM-L HW.
  13729. */
  13730. HTT_TX_MSDU_RELEASE_SOURCE_TQM_LITE,
  13731. HTT_TX_MSDU_RELEASE_SOURCE_MAX = 8
  13732. } htt_t2h_tx_msdu_release_source_e;
  13733. struct htt_t2h_tx_buffer_addr_info { /* 2 words */
  13734. A_UINT32 buffer_addr_31_0 : 32; /* [31:0] */
  13735. A_UINT32 buffer_addr_39_32 : 8, /* [7:0] */
  13736. /* release_source:
  13737. * holds a htt_t2h_tx_msdu_release_source_e enum value
  13738. */
  13739. release_source : 3, /* [10:8] */
  13740. sw_buffer_cookie : 21; /* [31:11] */
  13741. /* NOTE:
  13742. * To preserve backwards compatibility,
  13743. * no new fields can be added in this struct.
  13744. */
  13745. };
  13746. /* member definitions of htt_t2h_tx_buffer_addr_info */
  13747. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M 0xFFFFFFFF
  13748. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S 0
  13749. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_SET(word, value) \
  13750. do { \
  13751. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0, value); \
  13752. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S; \
  13753. } while (0)
  13754. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_GET(word) \
  13755. (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S)
  13756. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M 0x000000FF
  13757. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S 0
  13758. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_SET(word, value) \
  13759. do { \
  13760. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32, value); \
  13761. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S; \
  13762. } while (0)
  13763. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_GET(word) \
  13764. (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S)
  13765. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M 0x00000700
  13766. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S 8
  13767. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_SET(word, value) \
  13768. do { \
  13769. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE, value); \
  13770. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S; \
  13771. } while (0)
  13772. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_GET(word) \
  13773. (((word) & HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M) >> HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S)
  13774. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M 0xFFFFF800
  13775. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S 11
  13776. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  13777. do { \
  13778. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE, value); \
  13779. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S; \
  13780. } while (0)
  13781. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_GET(word) \
  13782. (((word) & HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M) >> HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S)
  13783. struct htt_t2h_tx_rate_stats_info { /* 2 words */
  13784. /* word 0 */
  13785. A_UINT32
  13786. /* tx_rate_stats_info_valid:
  13787. * Indicates if the tx rate stats below are valid.
  13788. */
  13789. tx_rate_stats_info_valid : 1, /* [0] */
  13790. /* transmit_bw:
  13791. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13792. * Indicates the BW of the upcoming transmission that shall likely
  13793. * start in about 3 -4 us on the medium:
  13794. * <enum 0 transmit_bw_20_MHz>
  13795. * <enum 1 transmit_bw_40_MHz>
  13796. * <enum 2 transmit_bw_80_MHz>
  13797. * <enum 3 transmit_bw_160_MHz>
  13798. * <enum 4 transmit_bw_320_MHz>
  13799. */
  13800. transmit_bw : 3, /* [3:1] */
  13801. /* transmit_pkt_type:
  13802. * same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13803. * Field filled in by PDG.
  13804. * Not valid when in SW transmit mode
  13805. * The packet type
  13806. * <enum_type PKT_TYPE_ENUM>
  13807. * Type: enum Definition Name: PKT_TYPE_ENUM
  13808. * enum number enum name Description
  13809. * ------------------------------------
  13810. * 0 dot11a 802.11a PPDU type
  13811. * 1 dot11b 802.11b PPDU type
  13812. * 2 dot11n_mm 802.11n Mixed Mode PPDU type
  13813. * 3 dot11ac 802.11ac PPDU type
  13814. * 4 dot11ax 802.11ax PPDU type
  13815. * 5 dot11ba 802.11ba (WUR) PPDU type
  13816. * 6 dot11be 802.11be PPDU type
  13817. * 7 dot11az 802.11az (ranging) PPDU type
  13818. */
  13819. transmit_pkt_type : 4, /* [7:4] */
  13820. /* transmit_stbc:
  13821. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13822. * Field filled in by PDG.
  13823. * Not valid when in SW transmit mode
  13824. * When set, STBC transmission rate was used.
  13825. */
  13826. transmit_stbc : 1, /* [8] */
  13827. /* transmit_ldpc:
  13828. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13829. * Field filled in by PDG.
  13830. * Not valid when in SW transmit mode
  13831. * When set, use LDPC transmission rates
  13832. */
  13833. transmit_ldpc : 1, /* [9] */
  13834. /* transmit_sgi:
  13835. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13836. * Field filled in by PDG.
  13837. * Not valid when in SW transmit mode
  13838. * <enum 0 0_8_us_sgi > Legacy normal GI. Can also be used for HE
  13839. * <enum 1 0_4_us_sgi > Legacy short GI. Can also be used for HE
  13840. * <enum 2 1_6_us_sgi > HE related GI
  13841. * <enum 3 3_2_us_sgi > HE related GI
  13842. * <legal 0 - 3>
  13843. */
  13844. transmit_sgi : 2, /* [11:10] */
  13845. /* transmit_mcs:
  13846. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13847. * Field filled in by PDG.
  13848. * Not valid when in SW transmit mode
  13849. *
  13850. * For details, refer to MCS_TYPE description
  13851. * <legal all>
  13852. * Pkt_type Related definition of MCS_TYPE
  13853. * dot11b This field is the rate:
  13854. * 0: CCK 11 Mbps Long
  13855. * 1: CCK 5.5 Mbps Long
  13856. * 2: CCK 2 Mbps Long
  13857. * 3: CCK 1 Mbps Long
  13858. * 4: CCK 11 Mbps Short
  13859. * 5: CCK 5.5 Mbps Short
  13860. * 6: CCK 2 Mbps Short
  13861. * NOTE: The numbering here is NOT the same as the as MAC gives
  13862. * in the "rate" field in the SIG given to the PHY.
  13863. * The MAC will do an internal translation.
  13864. *
  13865. * Dot11a This field is the rate:
  13866. * 0: OFDM 48 Mbps
  13867. * 1: OFDM 24 Mbps
  13868. * 2: OFDM 12 Mbps
  13869. * 3: OFDM 6 Mbps
  13870. * 4: OFDM 54 Mbps
  13871. * 5: OFDM 36 Mbps
  13872. * 6: OFDM 18 Mbps
  13873. * 7: OFDM 9 Mbps
  13874. * NOTE: The numbering here is NOT the same as the as MAC gives
  13875. * in the "rate" field in the SIG given to the PHY.
  13876. * The MAC will do an internal translation.
  13877. *
  13878. * Dot11n_mm (mixed mode) This field represends the MCS.
  13879. * 0: HT MCS 0 (BPSK 1/2)
  13880. * 1: HT MCS 1 (QPSK 1/2)
  13881. * 2: HT MCS 2 (QPSK 3/4)
  13882. * 3: HT MCS 3 (16-QAM 1/2)
  13883. * 4: HT MCS 4 (16-QAM 3/4)
  13884. * 5: HT MCS 5 (64-QAM 2/3)
  13885. * 6: HT MCS 6 (64-QAM 3/4)
  13886. * 7: HT MCS 7 (64-QAM 5/6)
  13887. * NOTE: To get higher MCS's use the nss field to indicate the
  13888. * number of spatial streams.
  13889. *
  13890. * Dot11ac This field represends the MCS.
  13891. * 0: VHT MCS 0 (BPSK 1/2)
  13892. * 1: VHT MCS 1 (QPSK 1/2)
  13893. * 2: VHT MCS 2 (QPSK 3/4)
  13894. * 3: VHT MCS 3 (16-QAM 1/2)
  13895. * 4: VHT MCS 4 (16-QAM 3/4)
  13896. * 5: VHT MCS 5 (64-QAM 2/3)
  13897. * 6: VHT MCS 6 (64-QAM 3/4)
  13898. * 7: VHT MCS 7 (64-QAM 5/6)
  13899. * 8: VHT MCS 8 (256-QAM 3/4)
  13900. * 9: VHT MCS 9 (256-QAM 5/6)
  13901. * 10: VHT MCS 10 (1024-QAM 3/4)
  13902. * 11: VHT MCS 11 (1024-QAM 5/6)
  13903. * NOTE: There are several illegal VHT rates due to fractional
  13904. * number of bits per symbol.
  13905. * Below are the illegal rates for 4 streams and lower:
  13906. * 20 MHz, 1 stream, MCS 9
  13907. * 20 MHz, 2 stream, MCS 9
  13908. * 20 MHz, 4 stream, MCS 9
  13909. * 80 MHz, 3 stream, MCS 6
  13910. * 160 MHz, 3 stream, MCS 9 (Unsupported)
  13911. * 160 MHz, 4 stream, MCS 7 (Unsupported)
  13912. *
  13913. * dot11ax This field represends the MCS.
  13914. * 0: HE MCS 0 (BPSK 1/2)
  13915. * 1: HE MCS 1 (QPSK 1/2)
  13916. * 2: HE MCS 2 (QPSK 3/4)
  13917. * 3: HE MCS 3 (16-QAM 1/2)
  13918. * 4: HE MCS 4 (16-QAM 3/4)
  13919. * 5: HE MCS 5 (64-QAM 2/3)
  13920. * 6: HE MCS 6 (64-QAM 3/4)
  13921. * 7: HE MCS 7 (64-QAM 5/6)
  13922. * 8: HE MCS 8 (256-QAM 3/4)
  13923. * 9: HE MCS 9 (256-QAM 5/6)
  13924. * 10: HE MCS 10 (1024-QAM 3/4)
  13925. * 11: HE MCS 11 (1024-QAM 5/6)
  13926. * 12: HE MCS 12 (4096-QAM 3/4)
  13927. * 13: HE MCS 13 (4096-QAM 5/6)
  13928. *
  13929. * dot11ba This field is the rate:
  13930. * 0: LDR
  13931. * 1: HDR
  13932. * 2: Q2Q proprietary rate
  13933. */
  13934. transmit_mcs : 4, /* [15:12] */
  13935. /* ofdma_transmission:
  13936. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13937. * Field filled in by PDG.
  13938. * Set when the transmission was an OFDMA transmission (DL or UL).
  13939. * <legal all>
  13940. */
  13941. ofdma_transmission : 1, /* [16] */
  13942. /* tones_in_ru:
  13943. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13944. * Field filled in by PDG.
  13945. * Not valid when in SW transmit mode
  13946. * The number of tones in the RU used.
  13947. * <legal all>
  13948. */
  13949. tones_in_ru : 12, /* [28:17] */
  13950. rsvd2 : 3; /* [31:29] */
  13951. /* word 1 */
  13952. /* ppdu_transmission_tsf:
  13953. * Based on a HWSCH configuration register setting,
  13954. * this field either contains:
  13955. * Lower 32 bits of the TSF, snapshot of this value when transmission
  13956. * of the PPDU containing the frame finished.
  13957. * OR
  13958. * Lower 32 bits of the TSF, snapshot of this value when transmission
  13959. * of the PPDU containing the frame started.
  13960. * <legal all>
  13961. */
  13962. A_UINT32 ppdu_transmission_tsf;
  13963. /* NOTE:
  13964. * To preserve backwards compatibility,
  13965. * no new fields can be added in this struct.
  13966. */
  13967. };
  13968. /* member definitions of htt_t2h_tx_rate_stats_info */
  13969. #define HTT_TX_RATE_STATS_INFO_VALID_M 0x00000001
  13970. #define HTT_TX_RATE_STATS_INFO_VALID_S 0
  13971. #define HTT_TX_RATE_STATS_INFO_VALID_SET(word, value) \
  13972. do { \
  13973. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_VALID, value); \
  13974. (word) |= (value) << HTT_TX_RATE_STATS_INFO_VALID_S; \
  13975. } while (0)
  13976. #define HTT_TX_RATE_STATS_INFO_VALID_GET(word) \
  13977. (((word) & HTT_TX_RATE_STATS_INFO_VALID_M) >> HTT_TX_RATE_STATS_INFO_VALID_S)
  13978. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M 0x0000000E
  13979. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S 1
  13980. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_SET(word, value) \
  13981. do { \
  13982. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_BW, value); \
  13983. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S; \
  13984. } while (0)
  13985. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_GET(word) \
  13986. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S)
  13987. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M 0x000000F0
  13988. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S 4
  13989. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_SET(word, value) \
  13990. do { \
  13991. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE, value); \
  13992. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S; \
  13993. } while (0)
  13994. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_GET(word) \
  13995. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S)
  13996. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M 0x00000100
  13997. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S 8
  13998. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_SET(word, value) \
  13999. do { \
  14000. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC, value); \
  14001. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S; \
  14002. } while (0)
  14003. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_GET(word) \
  14004. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S)
  14005. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M 0x00000200
  14006. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S 9
  14007. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_SET(word, value) \
  14008. do { \
  14009. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC, value); \
  14010. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S; \
  14011. } while (0)
  14012. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_GET(word) \
  14013. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S)
  14014. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M 0x00000C00
  14015. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S 10
  14016. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_SET(word, value) \
  14017. do { \
  14018. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI, value); \
  14019. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S; \
  14020. } while (0)
  14021. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_GET(word) \
  14022. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S)
  14023. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M 0x0000F000
  14024. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S 12
  14025. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_SET(word, value) \
  14026. do { \
  14027. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS, value); \
  14028. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S; \
  14029. } while (0)
  14030. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_GET(word) \
  14031. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S)
  14032. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M 0x00010000
  14033. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S 16
  14034. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_SET(word, value) \
  14035. do { \
  14036. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION, value); \
  14037. (word) |= (value) << HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S; \
  14038. } while (0)
  14039. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_GET(word) \
  14040. (((word) & HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M) >> HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S)
  14041. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M 0x1FFE0000
  14042. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S 17
  14043. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_SET(word, value) \
  14044. do { \
  14045. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TONES_IN_RU, value); \
  14046. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S; \
  14047. } while (0)
  14048. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_GET(word) \
  14049. (((word) & HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M) >> HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S)
  14050. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M 0xFFFFFFFF
  14051. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S 0
  14052. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_SET(word, value) \
  14053. do { \
  14054. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF, value); \
  14055. (word) |= (value) << HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S; \
  14056. } while (0)
  14057. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_GET(word) \
  14058. (((word) & HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M) >> HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S)
  14059. struct htt_t2h_tx_msdu_info { /* 8 words */
  14060. /* words 0 + 1 */
  14061. struct htt_t2h_tx_buffer_addr_info addr_info;
  14062. /* word 2 */
  14063. A_UINT32
  14064. sw_peer_id : 16,
  14065. tid : 4,
  14066. transmit_cnt : 7,
  14067. valid : 1,
  14068. mcast : 1,
  14069. rsvd0 : 3;
  14070. /* word 3 */
  14071. A_UINT32
  14072. release_reason : 4, /* Refer to htt_t2h_tx_msdu_release_reason_e */
  14073. tqm_status_number : 24,
  14074. frame_type : 4; /* holds htt_tx_wbm_status_frame_type value */
  14075. /* word 4 */
  14076. A_UINT32
  14077. /* ack_frame_rssi:
  14078. * If this frame is removed as the result of the
  14079. * reception of an ACK or BA, this field indicates
  14080. * the RSSI of the received ACK or BA frame.
  14081. * When the frame is removed as result of a direct
  14082. * remove command from the SW, this field is set
  14083. * to 0x0 (which is never a valid value when real
  14084. * RSSI is available).
  14085. * Units: dB w.r.t noise floor
  14086. */
  14087. ack_frame_rssi : 8,
  14088. first_msdu : 1,
  14089. last_msdu : 1,
  14090. msdu_part_of_amsdu : 1,
  14091. buffer_timestamp : 19, /* units = TU = 1024 microseconds */
  14092. rsvd1 : 2;
  14093. /* words 5 + 6 */
  14094. struct htt_t2h_tx_rate_stats_info tx_rate_stats;
  14095. /* word 7 */
  14096. /* rsvd3:
  14097. * backup reserved field to add new parameters if [rsvd0, rsvd1, rsvd2]
  14098. * is not sufficient
  14099. */
  14100. A_UINT32 rsvd3;
  14101. /* NOTE:
  14102. * To preserve backwards compatibility,
  14103. * no new fields can be added in this struct.
  14104. */
  14105. };
  14106. /* member definitions of htt_t2h_tx_msdu_info */
  14107. #define HTT_TX_MSDU_INFO_SW_PEER_ID_M 0x0000FFFF
  14108. #define HTT_TX_MSDU_INFO_SW_PEER_ID_S 0
  14109. #define HTT_TX_MSDU_INFO_SW_PEER_ID_SET(word, value) \
  14110. do { \
  14111. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_SW_PEER_ID, value); \
  14112. (word) |= (value) << HTT_TX_MSDU_INFO_SW_PEER_ID_S; \
  14113. } while (0)
  14114. #define HTT_TX_MSDU_INFO_SW_PEER_ID_GET(word) \
  14115. (((word) & HTT_TX_MSDU_INFO_SW_PEER_ID_M) >> HTT_TX_MSDU_INFO_SW_PEER_ID_S)
  14116. #define HTT_TX_MSDU_INFO_TID_M 0x000F0000
  14117. #define HTT_TX_MSDU_INFO_TID_S 16
  14118. #define HTT_TX_MSDU_INFO_TID_SET(word, value) \
  14119. do { \
  14120. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TID, value); \
  14121. (word) |= (value) << HTT_TX_MSDU_INFO_TID_S; \
  14122. } while (0)
  14123. #define HTT_TX_MSDU_INFO_TID_GET(word) \
  14124. (((word) & HTT_TX_MSDU_INFO_TID_M) >> HTT_TX_MSDU_INFO_TID_S)
  14125. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_M 0x07F00000
  14126. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_S 20
  14127. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_SET(word, value) \
  14128. do { \
  14129. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TRANSMIT_CNT, value); \
  14130. (word) |= (value) << HTT_TX_MSDU_INFO_TRANSMIT_CNT_S; \
  14131. } while (0)
  14132. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_GET(word) \
  14133. (((word) & HTT_TX_MSDU_INFO_TRANSMIT_CNT_M) >> HTT_TX_MSDU_INFO_TRANSMIT_CNT_S)
  14134. #define HTT_TX_MSDU_INFO_VALID_M 0x08000000
  14135. #define HTT_TX_MSDU_INFO_VALID_S 27
  14136. #define HTT_TX_MSDU_INFO_VALID_SET(word, value) \
  14137. do { \
  14138. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_VALID, value); \
  14139. (word) |= (value) << HTT_TX_MSDU_INFO_VALID_S; \
  14140. } while (0)
  14141. #define HTT_TX_MSDU_INFO_VALID_GET(word) \
  14142. (((word) & HTT_TX_MSDU_INFO_VALID_M) >> HTT_TX_MSDU_INFO_VALID_S)
  14143. #define HTT_TX_MSDU_INFO_MCAST_M 0x10000000
  14144. #define HTT_TX_MSDU_INFO_MCAST_S 28
  14145. #define HTT_TX_MSDU_INFO_MCAST_SET(word, value) \
  14146. do { \
  14147. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MCAST, value); \
  14148. (word) |= (value) << HTT_TX_MSDU_INFO_MCAST_S; \
  14149. } while (0)
  14150. #define HTT_TX_MSDU_INFO_MCAST_GET(word) \
  14151. (((word) & HTT_TX_MSDU_INFO_MCAST_M) >> HTT_TX_MSDU_INFO_MCAST_S)
  14152. #define HTT_TX_MSDU_INFO_RELEASE_REASON_M 0x0000000F
  14153. #define HTT_TX_MSDU_INFO_RELEASE_REASON_S 0
  14154. #define HTT_TX_MSDU_INFO_RELEASE_REASON_SET(word, value) \
  14155. do { \
  14156. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_RELEASE_REASON, value); \
  14157. (word) |= (value) << HTT_TX_MSDU_INFO_RELEASE_REASON_S; \
  14158. } while (0)
  14159. #define HTT_TX_MSDU_INFO_RELEASE_REASON_GET(word) \
  14160. (((word) & HTT_TX_MSDU_INFO_RELEASE_REASON_M) >> HTT_TX_MSDU_INFO_RELEASE_REASON_S)
  14161. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M 0x0FFFFFF0
  14162. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S 4
  14163. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_SET(word, value) \
  14164. do { \
  14165. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER, value); \
  14166. (word) |= (value) << HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S; \
  14167. } while (0)
  14168. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_GET(word) \
  14169. (((word) & HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M) >> HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S)
  14170. #define HTT_TX_MSDU_INFO_FRAME_TYPE_M 0xF0000000
  14171. #define HTT_TX_MSDU_INFO_FRAME_TYPE_S 28
  14172. #define HTT_TX_MSDU_INFO_FRAME_TYPE_SET(word, value) \
  14173. do { \
  14174. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FRAME_TYPE, value); \
  14175. (word) |= (value) << HTT_TX_MSDU_INFO_FRAME_TYPE_S; \
  14176. } while (0)
  14177. #define HTT_TX_MSDU_INFO_FRAME_TYPE_GET(word) \
  14178. (((word) & HTT_TX_MSDU_INFO_FRAME_TYPE_M) >> HTT_TX_MSDU_INFO_FRAME_TYPE_S)
  14179. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M 0x000000FF
  14180. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S 0
  14181. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_SET(word, value) \
  14182. do { \
  14183. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_ACK_FRAME_RSSI, value); \
  14184. (word) |= (value) << HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S; \
  14185. } while (0)
  14186. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_GET(word) \
  14187. (((word) & HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M) >> HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S)
  14188. #define HTT_TX_MSDU_INFO_FIRST_MSDU_M 0x00000100
  14189. #define HTT_TX_MSDU_INFO_FIRST_MSDU_S 8
  14190. #define HTT_TX_MSDU_INFO_FIRST_MSDU_SET(word, value) \
  14191. do { \
  14192. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FIRST_MSDU, value); \
  14193. (word) |= (value) << HTT_TX_MSDU_INFO_FIRST_MSDU_S; \
  14194. } while (0)
  14195. #define HTT_TX_MSDU_INFO_FIRST_MSDU_GET(word) \
  14196. (((word) & HTT_TX_MSDU_INFO_FIRST_MSDU_M) >> HTT_TX_MSDU_INFO_FIRST_MSDU_S)
  14197. #define HTT_TX_MSDU_INFO_LAST_MSDU_M 0x00000200
  14198. #define HTT_TX_MSDU_INFO_LAST_MSDU_S 9
  14199. #define HTT_TX_MSDU_INFO_LAST_MSDU_SET(word, value) \
  14200. do { \
  14201. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_LAST_MSDU, value); \
  14202. (word) |= (value) << HTT_TX_MSDU_INFO_LAST_MSDU_S; \
  14203. } while (0)
  14204. #define HTT_TX_MSDU_INFO_LAST_MSDU_GET(word) \
  14205. (((word) & HTT_TX_MSDU_INFO_LAST_MSDU_M) >> HTT_TX_MSDU_INFO_LAST_MSDU_S)
  14206. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M 0x00000400
  14207. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S 10
  14208. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_SET(word, value) \
  14209. do { \
  14210. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU, value); \
  14211. (word) |= (value) << HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S; \
  14212. } while (0)
  14213. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_GET(word) \
  14214. (((word) & HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M) >> HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S)
  14215. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M 0x3FFFF800
  14216. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S 11
  14217. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_SET(word, value) \
  14218. do { \
  14219. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP, value); \
  14220. (word) |= (value) << HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S; \
  14221. } while (0)
  14222. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_GET(word) \
  14223. (((word) & HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M) >> HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S)
  14224. struct htt_t2h_soft_umac_tx_compl_ind {
  14225. A_UINT32 msg_type : 8, /* HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND */
  14226. msdu_cnt : 8, /* min: 0, max: 255 */
  14227. rsvd0 : 16;
  14228. /* NOTE:
  14229. * To preserve backwards compatibility,
  14230. * no new fields can be added in this struct.
  14231. */
  14232. /*
  14233. * append here:
  14234. * struct htt_t2h_tx_msdu_info payload[1(or more)]
  14235. * for all the msdu's that are part of this completion.
  14236. */
  14237. };
  14238. /* member definitions of htt_t2h_soft_umac_tx_compl_ind */
  14239. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M 0x0000FF00
  14240. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S 8
  14241. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_SET(word, value) \
  14242. do { \
  14243. HTT_CHECK_SET_VAL(HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT, value); \
  14244. (word) |= (value) << HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S; \
  14245. } while (0)
  14246. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_GET(word) \
  14247. (((word) & HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M) >> HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S)
  14248. /**
  14249. * @brief target -> host rate-control update indication message
  14250. *
  14251. * DEPRECATED (DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND)
  14252. *
  14253. * @details
  14254. * The following diagram shows the format of the RC Update message
  14255. * sent from the target to the host, while processing the tx-completion
  14256. * of a transmitted PPDU.
  14257. *
  14258. * |31 24|23 16|15 8|7 0|
  14259. * |-------------------------------------------------------------|
  14260. * | peer ID | vdev ID | msg_type |
  14261. * |-------------------------------------------------------------|
  14262. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  14263. * |-------------------------------------------------------------|
  14264. * | reserved | num elems | MAC addr 5 | MAC addr 4 |
  14265. * |-------------------------------------------------------------|
  14266. * | : |
  14267. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  14268. * | : |
  14269. * |-------------------------------------------------------------|
  14270. * | : |
  14271. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  14272. * | : |
  14273. * |-------------------------------------------------------------|
  14274. * : :
  14275. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  14276. *
  14277. */
  14278. typedef struct {
  14279. A_UINT32 rate_code; /* rate code, bw, chain mask sgi */
  14280. A_UINT32 rate_code_flags;
  14281. A_UINT32 flags; /* Encodes information such as excessive
  14282. retransmission, aggregate, some info
  14283. from .11 frame control,
  14284. STBC, LDPC, (SGI and Tx Chain Mask
  14285. are encoded in ptx_rc->flags field),
  14286. AMPDU truncation (BT/time based etc.),
  14287. RTS/CTS attempt */
  14288. A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
  14289. A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
  14290. A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
  14291. A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
  14292. A_UINT32 time_stamp ; /* ACK timestamp (helps determine age) */
  14293. A_UINT32 is_probe; /* Valid if probing. Else, 0 */
  14294. } HTT_RC_TX_DONE_PARAMS;
  14295. #define HTT_RC_UPDATE_CTXT_SZ (sizeof(HTT_RC_TX_DONE_PARAMS)) /* bytes */
  14296. #define HTT_RC_UPDATE_HDR_SZ (12) /* bytes */
  14297. #define HTT_RC_UPDATE_MAC_ADDR_OFFSET (4) /* bytes */
  14298. #define HTT_RC_UPDATE_MAC_ADDR_LENGTH IEEE80211_ADDR_LEN /* bytes */
  14299. #define HTT_RC_UPDATE_VDEVID_S 8
  14300. #define HTT_RC_UPDATE_VDEVID_M 0xff00
  14301. #define HTT_RC_UPDATE_PEERID_S 16
  14302. #define HTT_RC_UPDATE_PEERID_M 0xffff0000
  14303. #define HTT_RC_UPDATE_NUM_ELEMS_S 16
  14304. #define HTT_RC_UPDATE_NUM_ELEMS_M 0x00ff0000
  14305. #define HTT_RC_UPDATE_VDEVID_SET(_info, _val) \
  14306. do { \
  14307. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_VDEVID, _val); \
  14308. ((_info) |= ((_val) << HTT_RC_UPDATE_VDEVID_S)); \
  14309. } while (0)
  14310. #define HTT_RC_UPDATE_VDEVID_GET(_info) \
  14311. (((_info) & HTT_RC_UPDATE_VDEVID_M) >> HTT_RC_UPDATE_VDEVID_S)
  14312. #define HTT_RC_UPDATE_PEERID_SET(_info, _val) \
  14313. do { \
  14314. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_PEERID, _val); \
  14315. ((_info) |= ((_val) << HTT_RC_UPDATE_PEERID_S)); \
  14316. } while (0)
  14317. #define HTT_RC_UPDATE_PEERID_GET(_info) \
  14318. (((_info) & HTT_RC_UPDATE_PEERID_M) >> HTT_RC_UPDATE_PEERID_S)
  14319. #define HTT_RC_UPDATE_NUM_ELEMS_SET(_info, _val) \
  14320. do { \
  14321. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_NUM_ELEMS, _val); \
  14322. ((_info) |= ((_val) << HTT_RC_UPDATE_NUM_ELEMS_S)); \
  14323. } while (0)
  14324. #define HTT_RC_UPDATE_NUM_ELEMS_GET(_info) \
  14325. (((_info) & HTT_RC_UPDATE_NUM_ELEMS_M) >> HTT_RC_UPDATE_NUM_ELEMS_S)
  14326. /**
  14327. * @brief target -> host rx fragment indication message definition
  14328. *
  14329. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FRAG_IND
  14330. *
  14331. * @details
  14332. * The following field definitions describe the format of the rx fragment
  14333. * indication message sent from the target to the host.
  14334. * The rx fragment indication message shares the format of the
  14335. * rx indication message, but not all fields from the rx indication message
  14336. * are relevant to the rx fragment indication message.
  14337. *
  14338. *
  14339. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  14340. * |-----------+-------------------+---------------------+-------------|
  14341. * | peer ID | |FV| ext TID | msg type |
  14342. * |-------------------------------------------------------------------|
  14343. * | | flush | flush |
  14344. * | | end | start |
  14345. * | | seq num | seq num |
  14346. * |-------------------------------------------------------------------|
  14347. * | reserved | FW rx desc bytes |
  14348. * |-------------------------------------------------------------------|
  14349. * | | FW MSDU Rx |
  14350. * | | desc B0 |
  14351. * |-------------------------------------------------------------------|
  14352. * Header fields:
  14353. * - MSG_TYPE
  14354. * Bits 7:0
  14355. * Purpose: identifies this as an rx fragment indication message
  14356. * Value: 0xa (HTT_T2H_MSG_TYPE_RX_FRAG_IND)
  14357. * - EXT_TID
  14358. * Bits 12:8
  14359. * Purpose: identify the traffic ID of the rx data, including
  14360. * special "extended" TID values for multicast, broadcast, and
  14361. * non-QoS data frames
  14362. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  14363. * - FLUSH_VALID (FV)
  14364. * Bit 13
  14365. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  14366. * is valid
  14367. * Value:
  14368. * 1 -> flush IE is valid and needs to be processed
  14369. * 0 -> flush IE is not valid and should be ignored
  14370. * - PEER_ID
  14371. * Bits 31:16
  14372. * Purpose: Identify, by ID, which peer sent the rx data
  14373. * Value: ID of the peer who sent the rx data
  14374. * - FLUSH_SEQ_NUM_START
  14375. * Bits 5:0
  14376. * Purpose: Indicate the start of a series of MPDUs to flush
  14377. * Not all MPDUs within this series are necessarily valid - the host
  14378. * must check each sequence number within this range to see if the
  14379. * corresponding MPDU is actually present.
  14380. * This field is only valid if the FV bit is set.
  14381. * Value:
  14382. * The sequence number for the first MPDUs to check to flush.
  14383. * The sequence number is masked by 0x3f.
  14384. * - FLUSH_SEQ_NUM_END
  14385. * Bits 11:6
  14386. * Purpose: Indicate the end of a series of MPDUs to flush
  14387. * Value:
  14388. * The sequence number one larger than the sequence number of the
  14389. * last MPDU to check to flush.
  14390. * The sequence number is masked by 0x3f.
  14391. * Not all MPDUs within this series are necessarily valid - the host
  14392. * must check each sequence number within this range to see if the
  14393. * corresponding MPDU is actually present.
  14394. * This field is only valid if the FV bit is set.
  14395. * Rx descriptor fields:
  14396. * - FW_RX_DESC_BYTES
  14397. * Bits 15:0
  14398. * Purpose: Indicate how many bytes in the Rx indication are used for
  14399. * FW Rx descriptors
  14400. * Value: 1
  14401. */
  14402. #define HTT_RX_FRAG_IND_HDR_PREFIX_SIZE32 2
  14403. #define HTT_RX_FRAG_IND_FW_DESC_BYTE_OFFSET 12
  14404. #define HTT_RX_FRAG_IND_EXT_TID_SET HTT_RX_IND_EXT_TID_SET
  14405. #define HTT_RX_FRAG_IND_EXT_TID_GET HTT_RX_IND_EXT_TID_GET
  14406. #define HTT_RX_FRAG_IND_PEER_ID_SET HTT_RX_IND_PEER_ID_SET
  14407. #define HTT_RX_FRAG_IND_PEER_ID_GET HTT_RX_IND_PEER_ID_GET
  14408. #define HTT_RX_FRAG_IND_FLUSH_VALID_SET HTT_RX_IND_FLUSH_VALID_SET
  14409. #define HTT_RX_FRAG_IND_FLUSH_VALID_GET HTT_RX_IND_FLUSH_VALID_GET
  14410. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_SET \
  14411. HTT_RX_IND_FLUSH_SEQ_NUM_START_SET
  14412. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_GET \
  14413. HTT_RX_IND_FLUSH_SEQ_NUM_START_GET
  14414. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_SET \
  14415. HTT_RX_IND_FLUSH_SEQ_NUM_END_SET
  14416. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_GET \
  14417. HTT_RX_IND_FLUSH_SEQ_NUM_END_GET
  14418. #define HTT_RX_FRAG_IND_FW_RX_DESC_BYTES_GET HTT_RX_IND_FW_RX_DESC_BYTES_GET
  14419. #define HTT_RX_FRAG_IND_BYTES \
  14420. (4 /* msg hdr */ + \
  14421. 4 /* flush spec */ + \
  14422. 4 /* (unused) FW rx desc bytes spec */ + \
  14423. 4 /* FW rx desc */)
  14424. /**
  14425. * @brief target -> host test message definition
  14426. *
  14427. * MSG_TYPE => HTT_T2H_MSG_TYPE_TEST
  14428. *
  14429. * @details
  14430. * The following field definitions describe the format of the test
  14431. * message sent from the target to the host.
  14432. * The message consists of a 4-octet header, followed by a variable
  14433. * number of 32-bit integer values, followed by a variable number
  14434. * of 8-bit character values.
  14435. *
  14436. * |31 16|15 8|7 0|
  14437. * |-----------------------------------------------------------|
  14438. * | num chars | num ints | msg type |
  14439. * |-----------------------------------------------------------|
  14440. * | int 0 |
  14441. * |-----------------------------------------------------------|
  14442. * | int 1 |
  14443. * |-----------------------------------------------------------|
  14444. * | ... |
  14445. * |-----------------------------------------------------------|
  14446. * | char 3 | char 2 | char 1 | char 0 |
  14447. * |-----------------------------------------------------------|
  14448. * | | | ... | char 4 |
  14449. * |-----------------------------------------------------------|
  14450. * - MSG_TYPE
  14451. * Bits 7:0
  14452. * Purpose: identifies this as a test message
  14453. * Value: HTT_MSG_TYPE_TEST
  14454. * - NUM_INTS
  14455. * Bits 15:8
  14456. * Purpose: indicate how many 32-bit integers follow the message header
  14457. * - NUM_CHARS
  14458. * Bits 31:16
  14459. * Purpose: indicate how many 8-bit characters follow the series of integers
  14460. */
  14461. #define HTT_RX_TEST_NUM_INTS_M 0xff00
  14462. #define HTT_RX_TEST_NUM_INTS_S 8
  14463. #define HTT_RX_TEST_NUM_CHARS_M 0xffff0000
  14464. #define HTT_RX_TEST_NUM_CHARS_S 16
  14465. #define HTT_RX_TEST_NUM_INTS_SET(word, value) \
  14466. do { \
  14467. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_INTS, value); \
  14468. (word) |= (value) << HTT_RX_TEST_NUM_INTS_S; \
  14469. } while (0)
  14470. #define HTT_RX_TEST_NUM_INTS_GET(word) \
  14471. (((word) & HTT_RX_TEST_NUM_INTS_M) >> HTT_RX_TEST_NUM_INTS_S)
  14472. #define HTT_RX_TEST_NUM_CHARS_SET(word, value) \
  14473. do { \
  14474. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_CHARS, value); \
  14475. (word) |= (value) << HTT_RX_TEST_NUM_CHARS_S; \
  14476. } while (0)
  14477. #define HTT_RX_TEST_NUM_CHARS_GET(word) \
  14478. (((word) & HTT_RX_TEST_NUM_CHARS_M) >> HTT_RX_TEST_NUM_CHARS_S)
  14479. /**
  14480. * @brief target -> host packet log message
  14481. *
  14482. * MSG_TYPE => HTT_T2H_MSG_TYPE_PKTLOG
  14483. *
  14484. * @details
  14485. * The following field definitions describe the format of the packet log
  14486. * message sent from the target to the host.
  14487. * The message consists of a 4-octet header,followed by a variable number
  14488. * of 32-bit character values.
  14489. *
  14490. * |31 16|15 12|11 10|9 8|7 0|
  14491. * |------------------------------------------------------------------|
  14492. * | payload_size | rsvd |pdev_id|mac_id| msg type |
  14493. * |------------------------------------------------------------------|
  14494. * | payload |
  14495. * |------------------------------------------------------------------|
  14496. * - MSG_TYPE
  14497. * Bits 7:0
  14498. * Purpose: identifies this as a pktlog message
  14499. * Value: 0x8 (HTT_T2H_MSG_TYPE_PKTLOG)
  14500. * - mac_id
  14501. * Bits 9:8
  14502. * Purpose: identifies which MAC/PHY instance generated this pktlog info
  14503. * Value: 0-3
  14504. * - pdev_id
  14505. * Bits 11:10
  14506. * Purpose: pdev_id
  14507. * Value: 0-3
  14508. * 0 (for rings at SOC level),
  14509. * 1/2/3 PDEV -> 0/1/2
  14510. * - payload_size
  14511. * Bits 31:16
  14512. * Purpose: explicitly specify the payload size
  14513. * Value: payload size in bytes (payload size is a multiple of 4 bytes)
  14514. */
  14515. PREPACK struct htt_pktlog_msg {
  14516. A_UINT32 header;
  14517. A_UINT32 payload[1/* or more */];
  14518. } POSTPACK;
  14519. #define HTT_T2H_PKTLOG_MAC_ID_M 0x00000300
  14520. #define HTT_T2H_PKTLOG_MAC_ID_S 8
  14521. #define HTT_T2H_PKTLOG_PDEV_ID_M 0x00000C00
  14522. #define HTT_T2H_PKTLOG_PDEV_ID_S 10
  14523. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_M 0xFFFF0000
  14524. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_S 16
  14525. #define HTT_T2H_PKTLOG_MAC_ID_SET(word, value) \
  14526. do { \
  14527. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_MAC_ID, value); \
  14528. (word) |= (value) << HTT_T2H_PKTLOG_MAC_ID_S; \
  14529. } while (0)
  14530. #define HTT_T2H_PKTLOG_MAC_ID_GET(word) \
  14531. (((word) & HTT_T2H_PKTLOG_MAC_ID_M) >> \
  14532. HTT_T2H_PKTLOG_MAC_ID_S)
  14533. #define HTT_T2H_PKTLOG_PDEV_ID_SET(word, value) \
  14534. do { \
  14535. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PDEV_ID, value); \
  14536. (word) |= (value) << HTT_T2H_PKTLOG_PDEV_ID_S; \
  14537. } while (0)
  14538. #define HTT_T2H_PKTLOG_PDEV_ID_GET(word) \
  14539. (((word) & HTT_T2H_PKTLOG_PDEV_ID_M) >> \
  14540. HTT_T2H_PKTLOG_PDEV_ID_S)
  14541. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_SET(word, value) \
  14542. do { \
  14543. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PAYLOAD_SIZE, value); \
  14544. (word) |= (value) << HTT_T2H_PKTLOG_PAYLOAD_SIZE_S; \
  14545. } while (0)
  14546. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_GET(word) \
  14547. (((word) & HTT_T2H_PKTLOG_PAYLOAD_SIZE_M) >> \
  14548. HTT_T2H_PKTLOG_PAYLOAD_SIZE_S)
  14549. /*
  14550. * Rx reorder statistics
  14551. * NB: all the fields must be defined in 4 octets size.
  14552. */
  14553. struct rx_reorder_stats {
  14554. /* Non QoS MPDUs received */
  14555. A_UINT32 deliver_non_qos;
  14556. /* MPDUs received in-order */
  14557. A_UINT32 deliver_in_order;
  14558. /* Flush due to reorder timer expired */
  14559. A_UINT32 deliver_flush_timeout;
  14560. /* Flush due to move out of window */
  14561. A_UINT32 deliver_flush_oow;
  14562. /* Flush due to DELBA */
  14563. A_UINT32 deliver_flush_delba;
  14564. /* MPDUs dropped due to FCS error */
  14565. A_UINT32 fcs_error;
  14566. /* MPDUs dropped due to monitor mode non-data packet */
  14567. A_UINT32 mgmt_ctrl;
  14568. /* Unicast-data MPDUs dropped due to invalid peer */
  14569. A_UINT32 invalid_peer;
  14570. /* MPDUs dropped due to duplication (non aggregation) */
  14571. A_UINT32 dup_non_aggr;
  14572. /* MPDUs dropped due to processed before */
  14573. A_UINT32 dup_past;
  14574. /* MPDUs dropped due to duplicate in reorder queue */
  14575. A_UINT32 dup_in_reorder;
  14576. /* Reorder timeout happened */
  14577. A_UINT32 reorder_timeout;
  14578. /* invalid bar ssn */
  14579. A_UINT32 invalid_bar_ssn;
  14580. /* reorder reset due to bar ssn */
  14581. A_UINT32 ssn_reset;
  14582. /* Flush due to delete peer */
  14583. A_UINT32 deliver_flush_delpeer;
  14584. /* Flush due to offload*/
  14585. A_UINT32 deliver_flush_offload;
  14586. /* Flush due to out of buffer*/
  14587. A_UINT32 deliver_flush_oob;
  14588. /* MPDUs dropped due to PN check fail */
  14589. A_UINT32 pn_fail;
  14590. /* MPDUs dropped due to unable to allocate memory */
  14591. A_UINT32 store_fail;
  14592. /* Number of times the tid pool alloc succeeded */
  14593. A_UINT32 tid_pool_alloc_succ;
  14594. /* Number of times the MPDU pool alloc succeeded */
  14595. A_UINT32 mpdu_pool_alloc_succ;
  14596. /* Number of times the MSDU pool alloc succeeded */
  14597. A_UINT32 msdu_pool_alloc_succ;
  14598. /* Number of times the tid pool alloc failed */
  14599. A_UINT32 tid_pool_alloc_fail;
  14600. /* Number of times the MPDU pool alloc failed */
  14601. A_UINT32 mpdu_pool_alloc_fail;
  14602. /* Number of times the MSDU pool alloc failed */
  14603. A_UINT32 msdu_pool_alloc_fail;
  14604. /* Number of times the tid pool freed */
  14605. A_UINT32 tid_pool_free;
  14606. /* Number of times the MPDU pool freed */
  14607. A_UINT32 mpdu_pool_free;
  14608. /* Number of times the MSDU pool freed */
  14609. A_UINT32 msdu_pool_free;
  14610. /* number of MSDUs undelivered to HTT and queued to Data Rx MSDU free list*/
  14611. A_UINT32 msdu_queued;
  14612. /* Number of MSDUs released from Data Rx MSDU list to MAC ring */
  14613. A_UINT32 msdu_recycled;
  14614. /* Number of MPDUs with invalid peer but A2 found in AST */
  14615. A_UINT32 invalid_peer_a2_in_ast;
  14616. /* Number of MPDUs with invalid peer but A3 found in AST */
  14617. A_UINT32 invalid_peer_a3_in_ast;
  14618. /* Number of MPDUs with invalid peer, Broadcast or Multicast frame */
  14619. A_UINT32 invalid_peer_bmc_mpdus;
  14620. /* Number of MSDUs with err attention word */
  14621. A_UINT32 rxdesc_err_att;
  14622. /* Number of MSDUs with flag of peer_idx_invalid */
  14623. A_UINT32 rxdesc_err_peer_idx_inv;
  14624. /* Number of MSDUs with flag of peer_idx_timeout */
  14625. A_UINT32 rxdesc_err_peer_idx_to;
  14626. /* Number of MSDUs with flag of overflow */
  14627. A_UINT32 rxdesc_err_ov;
  14628. /* Number of MSDUs with flag of msdu_length_err */
  14629. A_UINT32 rxdesc_err_msdu_len;
  14630. /* Number of MSDUs with flag of mpdu_length_err */
  14631. A_UINT32 rxdesc_err_mpdu_len;
  14632. /* Number of MSDUs with flag of tkip_mic_err */
  14633. A_UINT32 rxdesc_err_tkip_mic;
  14634. /* Number of MSDUs with flag of decrypt_err */
  14635. A_UINT32 rxdesc_err_decrypt;
  14636. /* Number of MSDUs with flag of fcs_err */
  14637. A_UINT32 rxdesc_err_fcs;
  14638. /* Number of Unicast (bc_mc bit is not set in attention word)
  14639. * frames with invalid peer handler
  14640. */
  14641. A_UINT32 rxdesc_uc_msdus_inv_peer;
  14642. /* Number of unicast frame directly (direct bit is set in attention word)
  14643. * to DUT with invalid peer handler
  14644. */
  14645. A_UINT32 rxdesc_direct_msdus_inv_peer;
  14646. /* Number of Broadcast/Multicast (bc_mc bit set in attention word)
  14647. * frames with invalid peer handler
  14648. */
  14649. A_UINT32 rxdesc_bmc_msdus_inv_peer;
  14650. /* Number of MSDUs dropped due to no first MSDU flag */
  14651. A_UINT32 rxdesc_no_1st_msdu;
  14652. /* Number of MSDUs dropped due to ring overflow */
  14653. A_UINT32 msdu_drop_ring_ov;
  14654. /* Number of MSDUs dropped due to FC mismatch */
  14655. A_UINT32 msdu_drop_fc_mismatch;
  14656. /* Number of MSDUs dropped due to mgt frame in Remote ring */
  14657. A_UINT32 msdu_drop_mgmt_remote_ring;
  14658. /* Number of MSDUs dropped due to errors not reported in attention word */
  14659. A_UINT32 msdu_drop_misc;
  14660. /* Number of MSDUs go to offload before reorder */
  14661. A_UINT32 offload_msdu_wal;
  14662. /* Number of data frame dropped by offload after reorder */
  14663. A_UINT32 offload_msdu_reorder;
  14664. /* Number of MPDUs with sequence number in the past and within the BA window */
  14665. A_UINT32 dup_past_within_window;
  14666. /* Number of MPDUs with sequence number in the past and outside the BA window */
  14667. A_UINT32 dup_past_outside_window;
  14668. /* Number of MSDUs with decrypt/MIC error */
  14669. A_UINT32 rxdesc_err_decrypt_mic;
  14670. /* Number of data MSDUs received on both local and remote rings */
  14671. A_UINT32 data_msdus_on_both_rings;
  14672. /* MPDUs never filled */
  14673. A_UINT32 holes_not_filled;
  14674. };
  14675. /*
  14676. * Rx Remote buffer statistics
  14677. * NB: all the fields must be defined in 4 octets size.
  14678. */
  14679. struct rx_remote_buffer_mgmt_stats {
  14680. /* Total number of MSDUs reaped for Rx processing */
  14681. A_UINT32 remote_reaped;
  14682. /* MSDUs recycled within firmware */
  14683. A_UINT32 remote_recycled;
  14684. /* MSDUs stored by Data Rx */
  14685. A_UINT32 data_rx_msdus_stored;
  14686. /* Number of HTT indications from WAL Rx MSDU */
  14687. A_UINT32 wal_rx_ind;
  14688. /* Number of unconsumed HTT indications from WAL Rx MSDU */
  14689. A_UINT32 wal_rx_ind_unconsumed;
  14690. /* Number of HTT indications from Data Rx MSDU */
  14691. A_UINT32 data_rx_ind;
  14692. /* Number of unconsumed HTT indications from Data Rx MSDU */
  14693. A_UINT32 data_rx_ind_unconsumed;
  14694. /* Number of HTT indications from ATHBUF */
  14695. A_UINT32 athbuf_rx_ind;
  14696. /* Number of remote buffers requested for refill */
  14697. A_UINT32 refill_buf_req;
  14698. /* Number of remote buffers filled by the host */
  14699. A_UINT32 refill_buf_rsp;
  14700. /* Number of times MAC hw_index = f/w write_index */
  14701. A_INT32 mac_no_bufs;
  14702. /* Number of times f/w write_index = f/w read_index for MAC Rx ring */
  14703. A_INT32 fw_indices_equal;
  14704. /* Number of times f/w finds no buffers to post */
  14705. A_INT32 host_no_bufs;
  14706. };
  14707. /*
  14708. * TXBF MU/SU packets and NDPA statistics
  14709. * NB: all the fields must be defined in 4 octets size.
  14710. */
  14711. struct rx_txbf_musu_ndpa_pkts_stats {
  14712. A_UINT32 number_mu_pkts; /* number of TXBF MU packets received */
  14713. A_UINT32 number_su_pkts; /* number of TXBF SU packets received */
  14714. A_UINT32 txbf_directed_ndpa_count; /* number of TXBF directed NDPA */
  14715. A_UINT32 txbf_ndpa_retry_count; /* number of TXBF retried NDPA */
  14716. A_UINT32 txbf_total_ndpa_count; /* total number of TXBF NDPA */
  14717. A_UINT32 reserved[3]; /* must be set to 0x0 */
  14718. };
  14719. /*
  14720. * htt_dbg_stats_status -
  14721. * present - The requested stats have been delivered in full.
  14722. * This indicates that either the stats information was contained
  14723. * in its entirety within this message, or else this message
  14724. * completes the delivery of the requested stats info that was
  14725. * partially delivered through earlier STATS_CONF messages.
  14726. * partial - The requested stats have been delivered in part.
  14727. * One or more subsequent STATS_CONF messages with the same
  14728. * cookie value will be sent to deliver the remainder of the
  14729. * information.
  14730. * error - The requested stats could not be delivered, for example due
  14731. * to a shortage of memory to construct a message holding the
  14732. * requested stats.
  14733. * invalid - The requested stat type is either not recognized, or the
  14734. * target is configured to not gather the stats type in question.
  14735. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  14736. * series_done - This special value indicates that no further stats info
  14737. * elements are present within a series of stats info elems
  14738. * (within a stats upload confirmation message).
  14739. */
  14740. enum htt_dbg_stats_status {
  14741. HTT_DBG_STATS_STATUS_PRESENT = 0,
  14742. HTT_DBG_STATS_STATUS_PARTIAL = 1,
  14743. HTT_DBG_STATS_STATUS_ERROR = 2,
  14744. HTT_DBG_STATS_STATUS_INVALID = 3,
  14745. HTT_DBG_STATS_STATUS_SERIES_DONE = 7
  14746. };
  14747. /**
  14748. * @brief target -> host statistics upload
  14749. *
  14750. * MSG_TYPE => HTT_T2H_MSG_TYPE_STATS_CONF
  14751. *
  14752. * @details
  14753. * The following field definitions describe the format of the HTT target
  14754. * to host stats upload confirmation message.
  14755. * The message contains a cookie echoed from the HTT host->target stats
  14756. * upload request, which identifies which request the confirmation is
  14757. * for, and a series of tag-length-value stats information elements.
  14758. * The tag-length header for each stats info element also includes a
  14759. * status field, to indicate whether the request for the stat type in
  14760. * question was fully met, partially met, unable to be met, or invalid
  14761. * (if the stat type in question is disabled in the target).
  14762. * A special value of all 1's in this status field is used to indicate
  14763. * the end of the series of stats info elements.
  14764. *
  14765. *
  14766. * |31 16|15 8|7 5|4 0|
  14767. * |------------------------------------------------------------|
  14768. * | reserved | msg type |
  14769. * |------------------------------------------------------------|
  14770. * | cookie LSBs |
  14771. * |------------------------------------------------------------|
  14772. * | cookie MSBs |
  14773. * |------------------------------------------------------------|
  14774. * | stats entry length | reserved | S |stat type|
  14775. * |------------------------------------------------------------|
  14776. * | |
  14777. * | type-specific stats info |
  14778. * | |
  14779. * |------------------------------------------------------------|
  14780. * | stats entry length | reserved | S |stat type|
  14781. * |------------------------------------------------------------|
  14782. * | |
  14783. * | type-specific stats info |
  14784. * | |
  14785. * |------------------------------------------------------------|
  14786. * | n/a | reserved | 111 | n/a |
  14787. * |------------------------------------------------------------|
  14788. * Header fields:
  14789. * - MSG_TYPE
  14790. * Bits 7:0
  14791. * Purpose: identifies this is a statistics upload confirmation message
  14792. * Value: 0x9 (HTT_T2H_MSG_TYPE_STATS_CONF)
  14793. * - COOKIE_LSBS
  14794. * Bits 31:0
  14795. * Purpose: Provide a mechanism to match a target->host stats confirmation
  14796. * message with its preceding host->target stats request message.
  14797. * Value: LSBs of the opaque cookie specified by the host-side requestor
  14798. * - COOKIE_MSBS
  14799. * Bits 31:0
  14800. * Purpose: Provide a mechanism to match a target->host stats confirmation
  14801. * message with its preceding host->target stats request message.
  14802. * Value: MSBs of the opaque cookie specified by the host-side requestor
  14803. *
  14804. * Stats Information Element tag-length header fields:
  14805. * - STAT_TYPE
  14806. * Bits 4:0
  14807. * Purpose: identifies the type of statistics info held in the
  14808. * following information element
  14809. * Value: htt_dbg_stats_type
  14810. * - STATUS
  14811. * Bits 7:5
  14812. * Purpose: indicate whether the requested stats are present
  14813. * Value: htt_dbg_stats_status, including a special value (0x7) to mark
  14814. * the completion of the stats entry series
  14815. * - LENGTH
  14816. * Bits 31:16
  14817. * Purpose: indicate the stats information size
  14818. * Value: This field specifies the number of bytes of stats information
  14819. * that follows the element tag-length header.
  14820. * It is expected but not required that this length is a multiple of
  14821. * 4 bytes. Even if the length is not an integer multiple of 4, the
  14822. * subsequent stats entry header will begin on a 4-byte aligned
  14823. * boundary.
  14824. */
  14825. #define HTT_T2H_STATS_COOKIE_SIZE 8
  14826. #define HTT_T2H_STATS_CONF_TAIL_SIZE 4
  14827. #define HTT_T2H_STATS_CONF_HDR_SIZE 4
  14828. #define HTT_T2H_STATS_CONF_TLV_HDR_SIZE 4
  14829. #define HTT_T2H_STATS_CONF_TLV_TYPE_M 0x0000001f
  14830. #define HTT_T2H_STATS_CONF_TLV_TYPE_S 0
  14831. #define HTT_T2H_STATS_CONF_TLV_STATUS_M 0x000000e0
  14832. #define HTT_T2H_STATS_CONF_TLV_STATUS_S 5
  14833. #define HTT_T2H_STATS_CONF_TLV_LENGTH_M 0xffff0000
  14834. #define HTT_T2H_STATS_CONF_TLV_LENGTH_S 16
  14835. #define HTT_T2H_STATS_CONF_TLV_TYPE_SET(word, value) \
  14836. do { \
  14837. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_TYPE, value); \
  14838. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_TYPE_S; \
  14839. } while (0)
  14840. #define HTT_T2H_STATS_CONF_TLV_TYPE_GET(word) \
  14841. (((word) & HTT_T2H_STATS_CONF_TLV_TYPE_M) >> \
  14842. HTT_T2H_STATS_CONF_TLV_TYPE_S)
  14843. #define HTT_T2H_STATS_CONF_TLV_STATUS_SET(word, value) \
  14844. do { \
  14845. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_STATUS, value); \
  14846. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_STATUS_S; \
  14847. } while (0)
  14848. #define HTT_T2H_STATS_CONF_TLV_STATUS_GET(word) \
  14849. (((word) & HTT_T2H_STATS_CONF_TLV_STATUS_M) >> \
  14850. HTT_T2H_STATS_CONF_TLV_STATUS_S)
  14851. #define HTT_T2H_STATS_CONF_TLV_LENGTH_SET(word, value) \
  14852. do { \
  14853. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_LENGTH, value); \
  14854. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_LENGTH_S; \
  14855. } while (0)
  14856. #define HTT_T2H_STATS_CONF_TLV_LENGTH_GET(word) \
  14857. (((word) & HTT_T2H_STATS_CONF_TLV_LENGTH_M) >> \
  14858. HTT_T2H_STATS_CONF_TLV_LENGTH_S)
  14859. #define HL_HTT_FW_RX_DESC_RSVD_SIZE 18
  14860. #define HTT_MAX_AGGR 64
  14861. #define HTT_HL_MAX_AGGR 18
  14862. /**
  14863. * @brief host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
  14864. *
  14865. * MSG_TYPE => HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG
  14866. *
  14867. * @details
  14868. * The following field definitions describe the format of the HTT host
  14869. * to target frag_desc/msdu_ext bank configuration message.
  14870. * The message contains the based address and the min and max id of the
  14871. * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
  14872. * MSDU_EXT/FRAG_DESC.
  14873. * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
  14874. * In peregrine the firmware will use fragment_desc_ptr but in WIFI2.0
  14875. * the hardware does the mapping/translation.
  14876. *
  14877. * Total banks that can be configured is configured to 16.
  14878. *
  14879. * This should be called before any TX has be initiated by the HTT
  14880. *
  14881. * |31 16|15 8|7 5|4 0|
  14882. * |------------------------------------------------------------|
  14883. * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
  14884. * |------------------------------------------------------------|
  14885. * | BANK0_BASE_ADDRESS (bits 31:0) |
  14886. #if HTT_PADDR64
  14887. * | BANK0_BASE_ADDRESS (bits 63:32) |
  14888. #endif
  14889. * |------------------------------------------------------------|
  14890. * | ... |
  14891. * |------------------------------------------------------------|
  14892. * | BANK15_BASE_ADDRESS (bits 31:0) |
  14893. #if HTT_PADDR64
  14894. * | BANK15_BASE_ADDRESS (bits 63:32) |
  14895. #endif
  14896. * |------------------------------------------------------------|
  14897. * | BANK0_MAX_ID | BANK0_MIN_ID |
  14898. * |------------------------------------------------------------|
  14899. * | ... |
  14900. * |------------------------------------------------------------|
  14901. * | BANK15_MAX_ID | BANK15_MIN_ID |
  14902. * |------------------------------------------------------------|
  14903. * Header fields:
  14904. * - MSG_TYPE
  14905. * Bits 7:0
  14906. * Value: 0x6 (HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG)
  14907. * for systems with 64-bit format for bus addresses:
  14908. * - BANKx_BASE_ADDRESS_LO
  14909. * Bits 31:0
  14910. * Purpose: Provide a mechanism to specify the base address of the
  14911. * MSDU_EXT bank physical/bus address.
  14912. * Value: lower 4 bytes of MSDU_EXT bank physical / bus address
  14913. * - BANKx_BASE_ADDRESS_HI
  14914. * Bits 31:0
  14915. * Purpose: Provide a mechanism to specify the base address of the
  14916. * MSDU_EXT bank physical/bus address.
  14917. * Value: higher 4 bytes of MSDU_EXT bank physical / bus address
  14918. * for systems with 32-bit format for bus addresses:
  14919. * - BANKx_BASE_ADDRESS
  14920. * Bits 31:0
  14921. * Purpose: Provide a mechanism to specify the base address of the
  14922. * MSDU_EXT bank physical/bus address.
  14923. * Value: MSDU_EXT bank physical / bus address
  14924. * - BANKx_MIN_ID
  14925. * Bits 15:0
  14926. * Purpose: Provide a mechanism to specify the min index that needs to
  14927. * mapped.
  14928. * - BANKx_MAX_ID
  14929. * Bits 31:16
  14930. * Purpose: Provide a mechanism to specify the max index that needs to
  14931. * mapped.
  14932. *
  14933. */
  14934. /** @todo Compress the fields to fit MAX HTT Message size, until then configure to a
  14935. * safe value.
  14936. * @note MAX supported banks is 16.
  14937. */
  14938. #define HTT_TX_MSDU_EXT_BANK_MAX 4
  14939. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_M 0x300
  14940. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_S 8
  14941. #define HTT_H2T_FRAG_DESC_BANK_SWAP_M 0x400
  14942. #define HTT_H2T_FRAG_DESC_BANK_SWAP_S 10
  14943. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M 0xff0000
  14944. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S 16
  14945. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M 0xff000000
  14946. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S 24
  14947. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M 0xffff
  14948. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S 0
  14949. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M 0xffff0000
  14950. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S 16
  14951. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_SET(word, value) \
  14952. do { \
  14953. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_PDEVID, value); \
  14954. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_PDEVID_S); \
  14955. } while (0)
  14956. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_GET(word) \
  14957. (((word) & HTT_H2T_FRAG_DESC_BANK_PDEVID_M) >> HTT_H2T_FRAG_DESC_BANK_PDEVID_S)
  14958. #define HTT_H2T_FRAG_DESC_BANK_SWAP_SET(word, value) \
  14959. do { \
  14960. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_SWAP, value); \
  14961. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_SWAP_S); \
  14962. } while (0)
  14963. #define HTT_H2T_FRAG_DESC_BANK_SWAP_GET(word) \
  14964. (((word) & HTT_H2T_FRAG_DESC_BANK_SWAP_M) >> HTT_H2T_FRAG_DESC_BANK_SWAP_S)
  14965. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_SET(word, value) \
  14966. do { \
  14967. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_NUM_BANKS, value); \
  14968. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S); \
  14969. } while (0)
  14970. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_GET(word) \
  14971. (((word) & HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M) >> HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S)
  14972. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_SET(word, value) \
  14973. do { \
  14974. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_DESC_SIZE, value); \
  14975. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S); \
  14976. } while (0)
  14977. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_GET(word) \
  14978. (((word) & HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M) >> HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S)
  14979. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_SET(word, value) \
  14980. do { \
  14981. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MIN_IDX, value); \
  14982. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S); \
  14983. } while (0)
  14984. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_GET(word) \
  14985. (((word) & HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S)
  14986. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_SET(word, value) \
  14987. do { \
  14988. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MAX_IDX, value); \
  14989. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S); \
  14990. } while (0)
  14991. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_GET(word) \
  14992. (((word) & HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S)
  14993. /*
  14994. * TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T:
  14995. * This macro defines a htt_tx_frag_descXXX_bank_cfg_t in which any physical
  14996. * addresses are stored in a XXX-bit field.
  14997. * This macro is used to define both htt_tx_frag_desc32_bank_cfg_t and
  14998. * htt_tx_frag_desc64_bank_cfg_t structs.
  14999. */
  15000. #define TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T( \
  15001. _paddr_bits_, \
  15002. _paddr__bank_base_address_) \
  15003. PREPACK struct htt_tx_frag_desc ## _paddr_bits_ ## _bank_cfg_t { \
  15004. /** word 0 \
  15005. * msg_type: 8, \
  15006. * pdev_id: 2, \
  15007. * swap: 1, \
  15008. * reserved0: 5, \
  15009. * num_banks: 8, \
  15010. * desc_size: 8; \
  15011. */ \
  15012. A_UINT32 word0; \
  15013. /* \
  15014. * If bank_base_address is 64 bits, the upper / lower halves are stored \
  15015. * in little-endian order (bytes 0-3 in the first A_UINT32, bytes 4-7 in \
  15016. * the second A_UINT32). \
  15017. */ \
  15018. _paddr__bank_base_address_[HTT_TX_MSDU_EXT_BANK_MAX]; \
  15019. A_UINT32 bank_info[HTT_TX_MSDU_EXT_BANK_MAX]; \
  15020. } POSTPACK
  15021. /* define htt_tx_frag_desc32_bank_cfg_t */
  15022. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(32, HTT_VAR_PADDR32(bank_base_address));
  15023. /* define htt_tx_frag_desc64_bank_cfg_t */
  15024. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(64, HTT_VAR_PADDR64_LE(bank_base_address));
  15025. /*
  15026. * Make htt_tx_frag_desc_bank_cfg_t be an alias for either
  15027. * htt_tx_frag_desc32_bank_cfg_t or htt_tx_frag_desc64_bank_cfg_t
  15028. */
  15029. #if HTT_PADDR64
  15030. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc64_bank_cfg_t
  15031. #else
  15032. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc32_bank_cfg_t
  15033. #endif
  15034. /**
  15035. * @brief target -> host HTT TX Credit total count update message definition
  15036. *
  15037. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND
  15038. *
  15039. *|31 16|15|14 9| 8 |7 0 |
  15040. *|---------------------+--+----------+-------+----------|
  15041. *|cur htt credit delta | Q| reserved | sign | msg type |
  15042. *|------------------------------------------------------|
  15043. *
  15044. * Header fields:
  15045. * - MSG_TYPE
  15046. * Bits 7:0
  15047. * Purpose: identifies this as a htt tx credit delta update message
  15048. * Value: 0xf (HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND)
  15049. * - SIGN
  15050. * Bits 8
  15051. * identifies whether credit delta is positive or negative
  15052. * Value:
  15053. * - 0x0: credit delta is positive, rebalance in some buffers
  15054. * - 0x1: credit delta is negative, rebalance out some buffers
  15055. * - reserved
  15056. * Bits 14:9
  15057. * Value: 0x0
  15058. * - TXQ_GRP
  15059. * Bit 15
  15060. * Purpose: indicates whether any tx queue group information elements
  15061. * are appended to the tx credit update message
  15062. * Value: 0 -> no tx queue group information element is present
  15063. * 1 -> a tx queue group information element immediately follows
  15064. * - DELTA_COUNT
  15065. * Bits 31:16
  15066. * Purpose: Specify current htt credit delta absolute count
  15067. */
  15068. #define HTT_TX_CREDIT_SIGN_BIT_M 0x00000100
  15069. #define HTT_TX_CREDIT_SIGN_BIT_S 8
  15070. #define HTT_TX_CREDIT_TXQ_GRP_M 0x00008000
  15071. #define HTT_TX_CREDIT_TXQ_GRP_S 15
  15072. #define HTT_TX_CREDIT_DELTA_ABS_M 0xffff0000
  15073. #define HTT_TX_CREDIT_DELTA_ABS_S 16
  15074. #define HTT_TX_CREDIT_SIGN_BIT_SET(word, value) \
  15075. do { \
  15076. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_SIGN_BIT, value); \
  15077. (word) |= (value) << HTT_TX_CREDIT_SIGN_BIT_S; \
  15078. } while (0)
  15079. #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
  15080. (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
  15081. #define HTT_TX_CREDIT_TXQ_GRP_SET(word, value) \
  15082. do { \
  15083. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_TXQ_GRP, value); \
  15084. (word) |= (value) << HTT_TX_CREDIT_TXQ_GRP_S; \
  15085. } while (0)
  15086. #define HTT_TX_CREDIT_TXQ_GRP_GET(word) \
  15087. (((word) & HTT_TX_CREDIT_TXQ_GRP_M) >> HTT_TX_CREDIT_TXQ_GRP_S)
  15088. #define HTT_TX_CREDIT_DELTA_ABS_SET(word, value) \
  15089. do { \
  15090. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_DELTA_ABS, value); \
  15091. (word) |= (value) << HTT_TX_CREDIT_DELTA_ABS_S; \
  15092. } while (0)
  15093. #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
  15094. (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
  15095. #define HTT_TX_CREDIT_MSG_BYTES 4
  15096. #define HTT_TX_CREDIT_SIGN_BIT_POSITIVE 0x0
  15097. #define HTT_TX_CREDIT_SIGN_BIT_NEGATIVE 0x1
  15098. /**
  15099. * @brief HTT WDI_IPA Operation Response Message
  15100. *
  15101. * MSG_TYPE => HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE
  15102. *
  15103. * @details
  15104. * HTT WDI_IPA Operation Response message is sent by target
  15105. * to host confirming suspend or resume operation.
  15106. * |31 24|23 16|15 8|7 0|
  15107. * |----------------+----------------+----------------+----------------|
  15108. * | op_code | Rsvd | msg_type |
  15109. * |-------------------------------------------------------------------|
  15110. * | Rsvd | Response len |
  15111. * |-------------------------------------------------------------------|
  15112. * | |
  15113. * | Response-type specific info |
  15114. * | |
  15115. * | |
  15116. * |-------------------------------------------------------------------|
  15117. * Header fields:
  15118. * - MSG_TYPE
  15119. * Bits 7:0
  15120. * Purpose: Identifies this as WDI_IPA Operation Response message
  15121. * value: = 0x14 (HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE)
  15122. * - OP_CODE
  15123. * Bits 31:16
  15124. * Purpose: Identifies the operation target is responding to (e.g. TX suspend)
  15125. * value: = enum htt_wdi_ipa_op_code
  15126. * - RSP_LEN
  15127. * Bits 16:0
  15128. * Purpose: length for the response-type specific info
  15129. * value: = length in bytes for response-type specific info
  15130. * For example, if OP_CODE == HTT_WDI_IPA_OPCODE_DBG_STATS, the
  15131. * length value will be sizeof(struct wlan_wdi_ipa_dbg_stats_t).
  15132. */
  15133. PREPACK struct htt_wdi_ipa_op_response_t
  15134. {
  15135. /* DWORD 0: flags and meta-data */
  15136. A_UINT32
  15137. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  15138. reserved1: 8,
  15139. op_code: 16;
  15140. A_UINT32
  15141. rsp_len: 16,
  15142. reserved2: 16;
  15143. } POSTPACK;
  15144. #define HTT_WDI_IPA_OP_RESPONSE_SZ 8 /* bytes */
  15145. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M 0xffff0000
  15146. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S 16
  15147. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M 0x0000ffff
  15148. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S 0
  15149. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_GET(_var) \
  15150. (((_var) & HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M) >> HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)
  15151. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_SET(_var, _val) \
  15152. do { \
  15153. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_OP_CODE, _val); \
  15154. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)); \
  15155. } while (0)
  15156. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_GET(_var) \
  15157. (((_var) & HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M) >> HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)
  15158. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_SET(_var, _val) \
  15159. do { \
  15160. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_RSP_LEN, _val); \
  15161. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)); \
  15162. } while (0)
  15163. enum htt_phy_mode {
  15164. htt_phy_mode_11a = 0,
  15165. htt_phy_mode_11g = 1,
  15166. htt_phy_mode_11b = 2,
  15167. htt_phy_mode_11g_only = 3,
  15168. htt_phy_mode_11na_ht20 = 4,
  15169. htt_phy_mode_11ng_ht20 = 5,
  15170. htt_phy_mode_11na_ht40 = 6,
  15171. htt_phy_mode_11ng_ht40 = 7,
  15172. htt_phy_mode_11ac_vht20 = 8,
  15173. htt_phy_mode_11ac_vht40 = 9,
  15174. htt_phy_mode_11ac_vht80 = 10,
  15175. htt_phy_mode_11ac_vht20_2g = 11,
  15176. htt_phy_mode_11ac_vht40_2g = 12,
  15177. htt_phy_mode_11ac_vht80_2g = 13,
  15178. htt_phy_mode_11ac_vht80_80 = 14, /* 80+80 */
  15179. htt_phy_mode_11ac_vht160 = 15,
  15180. htt_phy_mode_max,
  15181. };
  15182. /**
  15183. * @brief target -> host HTT channel change indication
  15184. *
  15185. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CHANGE
  15186. *
  15187. * @details
  15188. * Specify when a channel change occurs.
  15189. * This allows the host to precisely determine which rx frames arrived
  15190. * on the old channel and which rx frames arrived on the new channel.
  15191. *
  15192. *|31 |7 0 |
  15193. *|-------------------------------------------+----------|
  15194. *| reserved | msg type |
  15195. *|------------------------------------------------------|
  15196. *| primary_chan_center_freq_mhz |
  15197. *|------------------------------------------------------|
  15198. *| contiguous_chan1_center_freq_mhz |
  15199. *|------------------------------------------------------|
  15200. *| contiguous_chan2_center_freq_mhz |
  15201. *|------------------------------------------------------|
  15202. *| phy_mode |
  15203. *|------------------------------------------------------|
  15204. *
  15205. * Header fields:
  15206. * - MSG_TYPE
  15207. * Bits 7:0
  15208. * Purpose: identifies this as a htt channel change indication message
  15209. * Value: 0x15 (HTT_T2H_MSG_TYPE_CHAN_CHANGE)
  15210. * - PRIMARY_CHAN_CENTER_FREQ_MHZ
  15211. * Bits 31:0
  15212. * Purpose: identify the (center of the) new 20 MHz primary channel
  15213. * Value: center frequency of the 20 MHz primary channel, in MHz units
  15214. * - CONTIG_CHAN1_CENTER_FREQ_MHZ
  15215. * Bits 31:0
  15216. * Purpose: identify the (center of the) contiguous frequency range
  15217. * comprising the new channel.
  15218. * For example, if the new channel is a 80 MHz channel extending
  15219. * 60 MHz beyond the primary channel, this field would be 30 larger
  15220. * than the primary channel center frequency field.
  15221. * Value: center frequency of the contiguous frequency range comprising
  15222. * the full channel in MHz units
  15223. * (80+80 channels also use the CONTIG_CHAN2 field)
  15224. * - CONTIG_CHAN2_CENTER_FREQ_MHZ
  15225. * Bits 31:0
  15226. * Purpose: Identify the (center of the) 80 MHz extension frequency range
  15227. * within a VHT 80+80 channel.
  15228. * This field is only relevant for VHT 80+80 channels.
  15229. * Value: center frequency of the 80 MHz extension channel in a VHT 80+80
  15230. * channel (arbitrary value for cases besides VHT 80+80)
  15231. * - PHY_MODE
  15232. * Bits 31:0
  15233. * Purpose: specify the PHY channel's type (legacy vs. HT vs. VHT), width,
  15234. * and band
  15235. * Value: htt_phy_mode enum value
  15236. */
  15237. PREPACK struct htt_chan_change_t
  15238. {
  15239. /* DWORD 0: flags and meta-data */
  15240. A_UINT32
  15241. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  15242. reserved1: 24;
  15243. A_UINT32 primary_chan_center_freq_mhz;
  15244. A_UINT32 contig_chan1_center_freq_mhz;
  15245. A_UINT32 contig_chan2_center_freq_mhz;
  15246. A_UINT32 phy_mode;
  15247. } POSTPACK;
  15248. /*
  15249. * Due to historical / backwards-compatibility reasons, maintain the
  15250. * below htt_chan_change_msg struct definition, which needs to be
  15251. * consistent with the above htt_chan_change_t struct definition
  15252. * (aside from the htt_chan_change_t definition including the msg_type
  15253. * dword within the message, and the htt_chan_change_msg only containing
  15254. * the payload of the message that follows the msg_type dword).
  15255. */
  15256. PREPACK struct htt_chan_change_msg {
  15257. A_UINT32 chan_mhz; /* frequency in mhz */
  15258. A_UINT32 band_center_freq1; /* Center frequency 1 in MHz */
  15259. A_UINT32 band_center_freq2; /* Center frequency 2 in MHz - valid only for 11acvht 80plus80 mode*/
  15260. A_UINT32 chan_mode; /* WLAN_PHY_MODE of the channel defined in wlan_defs.h */
  15261. } POSTPACK;
  15262. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M 0xffffffff
  15263. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S 0
  15264. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M 0xffffffff
  15265. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S 0
  15266. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M 0xffffffff
  15267. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S 0
  15268. #define HTT_CHAN_CHANGE_PHY_MODE_M 0xffffffff
  15269. #define HTT_CHAN_CHANGE_PHY_MODE_S 0
  15270. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_SET(word, value) \
  15271. do { \
  15272. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ, value);\
  15273. (word) |= (value) << HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S; \
  15274. } while (0)
  15275. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_GET(word) \
  15276. (((word) & HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M) \
  15277. >> HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S)
  15278. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_SET(word, value) \
  15279. do { \
  15280. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ, value);\
  15281. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S; \
  15282. } while (0)
  15283. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_GET(word) \
  15284. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M) \
  15285. >> HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S)
  15286. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_SET(word, value) \
  15287. do { \
  15288. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ, value);\
  15289. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S; \
  15290. } while (0)
  15291. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_GET(word) \
  15292. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M) \
  15293. >> HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S)
  15294. #define HTT_CHAN_CHANGE_PHY_MODE_SET(word, value) \
  15295. do { \
  15296. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PHY_MODE, value);\
  15297. (word) |= (value) << HTT_CHAN_CHANGE_PHY_MODE_S; \
  15298. } while (0)
  15299. #define HTT_CHAN_CHANGE_PHY_MODE_GET(word) \
  15300. (((word) & HTT_CHAN_CHANGE_PHY_MODE_M) \
  15301. >> HTT_CHAN_CHANGE_PHY_MODE_S)
  15302. #define HTT_CHAN_CHANGE_BYTES sizeof(struct htt_chan_change_t)
  15303. /**
  15304. * @brief rx offload packet error message
  15305. *
  15306. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR
  15307. *
  15308. * @details
  15309. * HTT_RX_OFLD_PKT_ERR message is sent by target to host to indicate err
  15310. * of target payload like mic err.
  15311. *
  15312. * |31 24|23 16|15 8|7 0|
  15313. * |----------------+----------------+----------------+----------------|
  15314. * | tid | vdev_id | msg_sub_type | msg_type |
  15315. * |-------------------------------------------------------------------|
  15316. * : (sub-type dependent content) :
  15317. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  15318. * Header fields:
  15319. * - msg_type
  15320. * Bits 7:0
  15321. * Purpose: Identifies this as HTT_RX_OFLD_PKT_ERR message
  15322. * value: 0x16 (HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR)
  15323. * - msg_sub_type
  15324. * Bits 15:8
  15325. * Purpose: Identifies which type of rx error is reported by this message
  15326. * value: htt_rx_ofld_pkt_err_type
  15327. * - vdev_id
  15328. * Bits 23:16
  15329. * Purpose: Identifies which vdev received the erroneous rx frame
  15330. * value:
  15331. * - tid
  15332. * Bits 31:24
  15333. * Purpose: Identifies the traffic type of the rx frame
  15334. * value:
  15335. *
  15336. * - The payload fields used if the sub-type == MIC error are shown below.
  15337. * Note - MIC err is per MSDU, while PN is per MPDU.
  15338. * The FW will discard the whole MPDU if any MSDU within the MPDU is marked
  15339. * with MIC err in A-MSDU case, so FW will send only one HTT message
  15340. * with the PN of this MPDU attached to indicate MIC err for one MPDU
  15341. * instead of sending separate HTT messages for each wrong MSDU within
  15342. * the MPDU.
  15343. *
  15344. * |31 24|23 16|15 8|7 0|
  15345. * |----------------+----------------+----------------+----------------|
  15346. * | Rsvd | key_id | peer_id |
  15347. * |-------------------------------------------------------------------|
  15348. * | receiver MAC addr 31:0 |
  15349. * |-------------------------------------------------------------------|
  15350. * | Rsvd | receiver MAC addr 47:32 |
  15351. * |-------------------------------------------------------------------|
  15352. * | transmitter MAC addr 31:0 |
  15353. * |-------------------------------------------------------------------|
  15354. * | Rsvd | transmitter MAC addr 47:32 |
  15355. * |-------------------------------------------------------------------|
  15356. * | PN 31:0 |
  15357. * |-------------------------------------------------------------------|
  15358. * | Rsvd | PN 47:32 |
  15359. * |-------------------------------------------------------------------|
  15360. * - peer_id
  15361. * Bits 15:0
  15362. * Purpose: identifies which peer is frame is from
  15363. * value:
  15364. * - key_id
  15365. * Bits 23:16
  15366. * Purpose: identifies key_id of rx frame
  15367. * value:
  15368. * - RA_31_0 (receiver MAC addr 31:0)
  15369. * Bits 31:0
  15370. * Purpose: identifies by MAC address which vdev received the frame
  15371. * value: MAC address lower 4 bytes
  15372. * - RA_47_32 (receiver MAC addr 47:32)
  15373. * Bits 15:0
  15374. * Purpose: identifies by MAC address which vdev received the frame
  15375. * value: MAC address upper 2 bytes
  15376. * - TA_31_0 (transmitter MAC addr 31:0)
  15377. * Bits 31:0
  15378. * Purpose: identifies by MAC address which peer transmitted the frame
  15379. * value: MAC address lower 4 bytes
  15380. * - TA_47_32 (transmitter MAC addr 47:32)
  15381. * Bits 15:0
  15382. * Purpose: identifies by MAC address which peer transmitted the frame
  15383. * value: MAC address upper 2 bytes
  15384. * - PN_31_0
  15385. * Bits 31:0
  15386. * Purpose: Identifies pn of rx frame
  15387. * value: PN lower 4 bytes
  15388. * - PN_47_32
  15389. * Bits 15:0
  15390. * Purpose: Identifies pn of rx frame
  15391. * value:
  15392. * TKIP or CCMP: PN upper 2 bytes
  15393. * WAPI: PN bytes 6:5 (bytes 15:7 not included in this message)
  15394. */
  15395. enum htt_rx_ofld_pkt_err_type {
  15396. HTT_RX_OFLD_PKT_ERR_TYPE_NONE = 0,
  15397. HTT_RX_OFLD_PKT_ERR_TYPE_MIC_ERR,
  15398. };
  15399. /* definition for HTT_RX_OFLD_PKT_ERR msg hdr */
  15400. #define HTT_RX_OFLD_PKT_ERR_HDR_BYTES 4
  15401. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M 0x0000ff00
  15402. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S 8
  15403. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_M 0x00ff0000
  15404. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_S 16
  15405. #define HTT_RX_OFLD_PKT_ERR_TID_M 0xff000000
  15406. #define HTT_RX_OFLD_PKT_ERR_TID_S 24
  15407. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_GET(_var) \
  15408. (((_var) & HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M) \
  15409. >> HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)
  15410. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_SET(_var, _val) \
  15411. do { \
  15412. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE, _val); \
  15413. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)); \
  15414. } while (0)
  15415. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_GET(_var) \
  15416. (((_var) & HTT_RX_OFLD_PKT_ERR_VDEV_ID_M) >> HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)
  15417. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_SET(_var, _val) \
  15418. do { \
  15419. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_VDEV_ID, _val); \
  15420. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)); \
  15421. } while (0)
  15422. #define HTT_RX_OFLD_PKT_ERR_TID_GET(_var) \
  15423. (((_var) & HTT_RX_OFLD_PKT_ERR_TID_M) >> HTT_RX_OFLD_PKT_ERR_TID_S)
  15424. #define HTT_RX_OFLD_PKT_ERR_TID_SET(_var, _val) \
  15425. do { \
  15426. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_TID, _val); \
  15427. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_TID_S)); \
  15428. } while (0)
  15429. /* definition for HTT_RX_OFLD_PKT_ERR_MIC_ERR msg sub-type payload */
  15430. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_BYTES 28
  15431. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M 0x0000ffff
  15432. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S 0
  15433. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M 0x00ff0000
  15434. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S 16
  15435. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M 0xffffffff
  15436. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S 0
  15437. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M 0x0000ffff
  15438. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S 0
  15439. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M 0xffffffff
  15440. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S 0
  15441. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M 0x0000ffff
  15442. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S 0
  15443. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M 0xffffffff
  15444. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S 0
  15445. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M 0x0000ffff
  15446. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S 0
  15447. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_GET(_var) \
  15448. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M) >> \
  15449. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)
  15450. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_SET(_var, _val) \
  15451. do { \
  15452. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID, _val); \
  15453. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)); \
  15454. } while (0)
  15455. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_GET(_var) \
  15456. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M) >> \
  15457. HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)
  15458. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_SET(_var, _val) \
  15459. do { \
  15460. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID, _val); \
  15461. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)); \
  15462. } while (0)
  15463. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_GET(_var) \
  15464. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M) >> \
  15465. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)
  15466. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_SET(_var, _val) \
  15467. do { \
  15468. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0, _val); \
  15469. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)); \
  15470. } while (0)
  15471. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_GET(_var) \
  15472. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M) >> \
  15473. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)
  15474. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_SET(_var, _val) \
  15475. do { \
  15476. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32, _val); \
  15477. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)); \
  15478. } while (0)
  15479. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_GET(_var) \
  15480. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M) >> \
  15481. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)
  15482. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_SET(_var, _val) \
  15483. do { \
  15484. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0, _val); \
  15485. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)); \
  15486. } while (0)
  15487. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_GET(_var) \
  15488. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M) >> \
  15489. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)
  15490. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_SET(_var, _val) \
  15491. do { \
  15492. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32, _val); \
  15493. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)); \
  15494. } while (0)
  15495. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_GET(_var) \
  15496. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M) >> \
  15497. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)
  15498. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_SET(_var, _val) \
  15499. do { \
  15500. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0, _val); \
  15501. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)); \
  15502. } while (0)
  15503. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_GET(_var) \
  15504. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M) >> \
  15505. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)
  15506. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_SET(_var, _val) \
  15507. do { \
  15508. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32, _val); \
  15509. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)); \
  15510. } while (0)
  15511. /**
  15512. * @brief target -> host peer rate report message
  15513. *
  15514. * MSG_TYPE => HTT_T2H_MSG_TYPE_RATE_REPORT
  15515. *
  15516. * @details
  15517. * HTT_T2H_MSG_TYPE_RATE_REPORT message is sent by target to host to indicate the
  15518. * justified rate of all the peers.
  15519. *
  15520. * |31 24|23 16|15 8|7 0|
  15521. * |----------------+----------------+----------------+----------------|
  15522. * | peer_count | | msg_type |
  15523. * |-------------------------------------------------------------------|
  15524. * : Payload (variant number of peer rate report) :
  15525. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  15526. * Header fields:
  15527. * - msg_type
  15528. * Bits 7:0
  15529. * Purpose: Identifies this as HTT_T2H_MSG_TYPE_RATE_REPORT message.
  15530. * value: 0x17 (HTT_T2H_MSG_TYPE_RATE_REPORT)
  15531. * - reserved
  15532. * Bits 15:8
  15533. * Purpose:
  15534. * value:
  15535. * - peer_count
  15536. * Bits 31:16
  15537. * Purpose: Specify how many peer rate report elements are present in the payload.
  15538. * value:
  15539. *
  15540. * Payload:
  15541. * There are variant number of peer rate report follow the first 32 bits.
  15542. * The peer rate report is defined as follows.
  15543. *
  15544. * |31 20|19 16|15 0|
  15545. * |-----------------------+---------+---------------------------------|-
  15546. * | reserved | phy | peer_id | \
  15547. * |-------------------------------------------------------------------| -> report #0
  15548. * | rate | /
  15549. * |-----------------------+---------+---------------------------------|-
  15550. * | reserved | phy | peer_id | \
  15551. * |-------------------------------------------------------------------| -> report #1
  15552. * | rate | /
  15553. * |-----------------------+---------+---------------------------------|-
  15554. * | reserved | phy | peer_id | \
  15555. * |-------------------------------------------------------------------| -> report #2
  15556. * | rate | /
  15557. * |-------------------------------------------------------------------|-
  15558. * : :
  15559. * : :
  15560. * : :
  15561. * :-------------------------------------------------------------------:
  15562. *
  15563. * - peer_id
  15564. * Bits 15:0
  15565. * Purpose: identify the peer
  15566. * value:
  15567. * - phy
  15568. * Bits 19:16
  15569. * Purpose: identify which phy is in use
  15570. * value: 0=11b, 1=11a/g, 2=11n, 3=11ac.
  15571. * Please see enum htt_peer_report_phy_type for detail.
  15572. * - reserved
  15573. * Bits 31:20
  15574. * Purpose:
  15575. * value:
  15576. * - rate
  15577. * Bits 31:0
  15578. * Purpose: represent the justified rate of the peer specified by peer_id
  15579. * value:
  15580. */
  15581. enum htt_peer_rate_report_phy_type {
  15582. HTT_PEER_RATE_REPORT_11B = 0,
  15583. HTT_PEER_RATE_REPORT_11A_G,
  15584. HTT_PEER_RATE_REPORT_11N,
  15585. HTT_PEER_RATE_REPORT_11AC,
  15586. };
  15587. #define HTT_PEER_RATE_REPORT_SIZE 8
  15588. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M 0xffff0000
  15589. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S 16
  15590. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_M 0x0000ffff
  15591. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_S 0
  15592. #define HTT_PEER_RATE_REPORT_MSG_PHY_M 0x000f0000
  15593. #define HTT_PEER_RATE_REPORT_MSG_PHY_S 16
  15594. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_GET(_var) \
  15595. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M) \
  15596. >> HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)
  15597. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_SET(_var, _val) \
  15598. do { \
  15599. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_COUNT, _val); \
  15600. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)); \
  15601. } while (0)
  15602. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_GET(_var) \
  15603. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_ID_M) \
  15604. >> HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)
  15605. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_SET(_var, _val) \
  15606. do { \
  15607. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_ID, _val); \
  15608. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)); \
  15609. } while (0)
  15610. #define HTT_PEER_RATE_REPORT_MSG_PHY_GET(_var) \
  15611. (((_var) & HTT_PEER_RATE_REPORT_MSG_PHY_M) \
  15612. >> HTT_PEER_RATE_REPORT_MSG_PHY_S)
  15613. #define HTT_PEER_RATE_REPORT_MSG_PHY_SET(_var, _val) \
  15614. do { \
  15615. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PHY, _val); \
  15616. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PHY_S)); \
  15617. } while (0)
  15618. /**
  15619. * @brief target -> host flow pool map message
  15620. *
  15621. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_MAP
  15622. *
  15623. * @details
  15624. * HTT_T2H_MSG_TYPE_FLOW_POOL_MAP message is sent by the target when setting up
  15625. * a flow of descriptors.
  15626. *
  15627. * This message is in TLV format and indicates the parameters to be setup a
  15628. * flow in the host. Each entry indicates that a particular flow ID is ready to
  15629. * receive descriptors from a specified pool.
  15630. *
  15631. * The message would appear as follows:
  15632. *
  15633. * |31 24|23 16|15 8|7 0|
  15634. * |----------------+----------------+----------------+----------------|
  15635. * header | reserved | num_flows | msg_type |
  15636. * |-------------------------------------------------------------------|
  15637. * | |
  15638. * : payload :
  15639. * | |
  15640. * |-------------------------------------------------------------------|
  15641. *
  15642. * The header field is one DWORD long and is interpreted as follows:
  15643. * b'0:7 - msg_type: Set to 0x18 (HTT_T2H_MSG_TYPE_FLOW_POOL_MAP)
  15644. * b'8-15 - num_flows: This will indicate the number of flows being setup in
  15645. * this message
  15646. * b'16-31 - reserved: These bits are reserved for future use
  15647. *
  15648. * Payload:
  15649. * The payload would contain multiple objects of the following structure. Each
  15650. * object represents a flow.
  15651. *
  15652. * |31 24|23 16|15 8|7 0|
  15653. * |----------------+----------------+----------------+----------------|
  15654. * header | reserved | num_flows | msg_type |
  15655. * |-------------------------------------------------------------------|
  15656. * payload0| flow_type |
  15657. * |-------------------------------------------------------------------|
  15658. * | flow_id |
  15659. * |-------------------------------------------------------------------|
  15660. * | reserved0 | flow_pool_id |
  15661. * |-------------------------------------------------------------------|
  15662. * | reserved1 | flow_pool_size |
  15663. * |-------------------------------------------------------------------|
  15664. * | reserved2 |
  15665. * |-------------------------------------------------------------------|
  15666. * payload1| flow_type |
  15667. * |-------------------------------------------------------------------|
  15668. * | flow_id |
  15669. * |-------------------------------------------------------------------|
  15670. * | reserved0 | flow_pool_id |
  15671. * |-------------------------------------------------------------------|
  15672. * | reserved1 | flow_pool_size |
  15673. * |-------------------------------------------------------------------|
  15674. * | reserved2 |
  15675. * |-------------------------------------------------------------------|
  15676. * | . |
  15677. * | . |
  15678. * | . |
  15679. * |-------------------------------------------------------------------|
  15680. *
  15681. * Each payload is 5 DWORDS long and is interpreted as follows:
  15682. * dword0 - b'0:31 - flow_type: This indicates the type of the entity to which
  15683. * this flow is associated. It can be VDEV, peer,
  15684. * or tid (AC). Based on enum htt_flow_type.
  15685. *
  15686. * dword1 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  15687. * object. For flow_type vdev it is set to the
  15688. * vdevid, for peer it is peerid and for tid, it is
  15689. * tid_num.
  15690. *
  15691. * dword2 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being used
  15692. * in the host for this flow
  15693. * b'16:31 - reserved0: This field in reserved for the future. In case
  15694. * we have a hierarchical implementation (HCM) of
  15695. * pools, it can be used to indicate the ID of the
  15696. * parent-pool.
  15697. *
  15698. * dword3 - b'0:15 - flow_pool_size: Size of the pool in number of descriptors.
  15699. * Descriptors for this flow will be
  15700. * allocated from this pool in the host.
  15701. * b'16:31 - reserved1: This field in reserved for the future. In case
  15702. * we have a hierarchical implementation of pools,
  15703. * it can be used to indicate the max number of
  15704. * descriptors in the pool. The b'0:15 can be used
  15705. * to indicate min number of descriptors in the
  15706. * HCM scheme.
  15707. *
  15708. * dword4 - b'0:31 - reserved2: This field in reserved for the future. In case
  15709. * we have a hierarchical implementation of pools,
  15710. * b'0:15 can be used to indicate the
  15711. * priority-based borrowing (PBB) threshold of
  15712. * the flow's pool. The b'16:31 are still left
  15713. * reserved.
  15714. */
  15715. enum htt_flow_type {
  15716. FLOW_TYPE_VDEV = 0,
  15717. /* Insert new flow types above this line */
  15718. };
  15719. PREPACK struct htt_flow_pool_map_payload_t {
  15720. A_UINT32 flow_type;
  15721. A_UINT32 flow_id;
  15722. A_UINT32 flow_pool_id:16,
  15723. reserved0:16;
  15724. A_UINT32 flow_pool_size:16,
  15725. reserved1:16;
  15726. A_UINT32 reserved2;
  15727. } POSTPACK;
  15728. #define HTT_FLOW_POOL_MAP_HEADER_SZ (sizeof(A_UINT32))
  15729. #define HTT_FLOW_POOL_MAP_PAYLOAD_SZ \
  15730. (sizeof(struct htt_flow_pool_map_payload_t))
  15731. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_M 0x0000ff00
  15732. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_S 8
  15733. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_M 0xffffffff
  15734. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_S 0
  15735. #define HTT_FLOW_POOL_MAP_FLOW_ID_M 0xffffffff
  15736. #define HTT_FLOW_POOL_MAP_FLOW_ID_S 0
  15737. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M 0x0000ffff
  15738. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S 0
  15739. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M 0x0000ffff
  15740. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S 0
  15741. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_GET(_var) \
  15742. (((_var) & HTT_FLOW_POOL_MAP_NUM_FLOWS_M) >> HTT_FLOW_POOL_MAP_NUM_FLOWS_S)
  15743. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_GET(_var) \
  15744. (((_var) & HTT_FLOW_POOL_MAP_FLOW_TYPE_M) >> HTT_FLOW_POOL_MAP_FLOW_TYPE_S)
  15745. #define HTT_FLOW_POOL_MAP_FLOW_ID_GET(_var) \
  15746. (((_var) & HTT_FLOW_POOL_MAP_FLOW_ID_M) >> HTT_FLOW_POOL_MAP_FLOW_ID_S)
  15747. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_GET(_var) \
  15748. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M) >> \
  15749. HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)
  15750. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_GET(_var) \
  15751. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M) >> \
  15752. HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)
  15753. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_SET(_var, _val) \
  15754. do { \
  15755. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_NUM_FLOWS, _val); \
  15756. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_NUM_FLOWS_S)); \
  15757. } while (0)
  15758. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_SET(_var, _val) \
  15759. do { \
  15760. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_TYPE, _val); \
  15761. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_TYPE_S)); \
  15762. } while (0)
  15763. #define HTT_FLOW_POOL_MAP_FLOW_ID_SET(_var, _val) \
  15764. do { \
  15765. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_ID, _val); \
  15766. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_ID_S)); \
  15767. } while (0)
  15768. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_SET(_var, _val) \
  15769. do { \
  15770. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_ID, _val); \
  15771. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)); \
  15772. } while (0)
  15773. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_SET(_var, _val) \
  15774. do { \
  15775. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE, _val); \
  15776. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)); \
  15777. } while (0)
  15778. /**
  15779. * @brief target -> host flow pool unmap message
  15780. *
  15781. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  15782. *
  15783. * @details
  15784. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP message is sent by the target when tearing
  15785. * down a flow of descriptors.
  15786. * This message indicates that for the flow (whose ID is provided) is wanting
  15787. * to stop receiving descriptors. This flow ID corresponds to the ID of the
  15788. * pool of descriptors from where descriptors are being allocated for this
  15789. * flow. When a flow (and its pool) are unmapped, all the child-pools will also
  15790. * be unmapped by the host.
  15791. *
  15792. * The message would appear as follows:
  15793. *
  15794. * |31 24|23 16|15 8|7 0|
  15795. * |----------------+----------------+----------------+----------------|
  15796. * | reserved0 | msg_type |
  15797. * |-------------------------------------------------------------------|
  15798. * | flow_type |
  15799. * |-------------------------------------------------------------------|
  15800. * | flow_id |
  15801. * |-------------------------------------------------------------------|
  15802. * | reserved1 | flow_pool_id |
  15803. * |-------------------------------------------------------------------|
  15804. *
  15805. * The message is interpreted as follows:
  15806. * dword0 - b'0:7 - msg_type: This will be set to 0x19
  15807. * (HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP)
  15808. * b'8:31 - reserved0: Reserved for future use
  15809. *
  15810. * dword1 - b'0:31 - flow_type: This indicates the type of the entity to which
  15811. * this flow is associated. It can be VDEV, peer,
  15812. * or tid (AC). Based on enum htt_flow_type.
  15813. *
  15814. * dword2 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  15815. * object. For flow_type vdev it is set to the
  15816. * vdevid, for peer it is peerid and for tid, it is
  15817. * tid_num.
  15818. *
  15819. * dword3 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being
  15820. * used in the host for this flow
  15821. * b'16:31 - reserved0: This field in reserved for the future.
  15822. *
  15823. */
  15824. PREPACK struct htt_flow_pool_unmap_t {
  15825. A_UINT32 msg_type:8,
  15826. reserved0:24;
  15827. A_UINT32 flow_type;
  15828. A_UINT32 flow_id;
  15829. A_UINT32 flow_pool_id:16,
  15830. reserved1:16;
  15831. } POSTPACK;
  15832. #define HTT_FLOW_POOL_UNMAP_SZ (sizeof(struct htt_flow_pool_unmap_t))
  15833. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M 0xffffffff
  15834. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S 0
  15835. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_M 0xffffffff
  15836. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_S 0
  15837. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M 0x0000ffff
  15838. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S 0
  15839. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_GET(_var) \
  15840. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M) >> \
  15841. HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)
  15842. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_GET(_var) \
  15843. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_ID_M) >> HTT_FLOW_POOL_UNMAP_FLOW_ID_S)
  15844. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_GET(_var) \
  15845. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M) >> \
  15846. HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)
  15847. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_SET(_var, _val) \
  15848. do { \
  15849. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_TYPE, _val); \
  15850. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)); \
  15851. } while (0)
  15852. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_SET(_var, _val) \
  15853. do { \
  15854. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_ID, _val); \
  15855. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_ID_S)); \
  15856. } while (0)
  15857. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_SET(_var, _val) \
  15858. do { \
  15859. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID, _val); \
  15860. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)); \
  15861. } while (0)
  15862. /**
  15863. * @brief target -> host SRING setup done message
  15864. *
  15865. * MSG_TYPE => HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  15866. *
  15867. * @details
  15868. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE message is sent by the target when
  15869. * SRNG ring setup is done
  15870. *
  15871. * This message indicates whether the last setup operation is successful.
  15872. * It will be sent to host when host set respose_required bit in
  15873. * HTT_H2T_MSG_TYPE_SRING_SETUP.
  15874. * The message would appear as follows:
  15875. *
  15876. * |31 24|23 16|15 8|7 0|
  15877. * |--------------- +----------------+----------------+----------------|
  15878. * | setup_status | ring_id | pdev_id | msg_type |
  15879. * |-------------------------------------------------------------------|
  15880. *
  15881. * The message is interpreted as follows:
  15882. * dword0 - b'0:7 - msg_type: This will be set to 0x1a
  15883. * (HTT_T2H_MSG_TYPE_SRING_SETUP_DONE)
  15884. * b'8:15 - pdev_id:
  15885. * 0 (for rings at SOC/UMAC level),
  15886. * 1/2/3 mac id (for rings at LMAC level)
  15887. * b'16:23 - ring_id: Identify the ring which is set up
  15888. * More details can be got from enum htt_srng_ring_id
  15889. * b'24:31 - setup_status: Indicate status of setup operation
  15890. * Refer to htt_ring_setup_status
  15891. */
  15892. PREPACK struct htt_sring_setup_done_t {
  15893. A_UINT32 msg_type: 8,
  15894. pdev_id: 8,
  15895. ring_id: 8,
  15896. setup_status: 8;
  15897. } POSTPACK;
  15898. enum htt_ring_setup_status {
  15899. htt_ring_setup_status_ok = 0,
  15900. htt_ring_setup_status_error,
  15901. };
  15902. #define HTT_SRING_SETUP_DONE_SZ (sizeof(struct htt_sring_setup_done_t))
  15903. #define HTT_SRING_SETUP_DONE_PDEV_ID_M 0x0000ff00
  15904. #define HTT_SRING_SETUP_DONE_PDEV_ID_S 8
  15905. #define HTT_SRING_SETUP_DONE_PDEV_ID_GET(_var) \
  15906. (((_var) & HTT_SRING_SETUP_DONE_PDEV_ID_M) >> \
  15907. HTT_SRING_SETUP_DONE_PDEV_ID_S)
  15908. #define HTT_SRING_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  15909. do { \
  15910. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_PDEV_ID, _val); \
  15911. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  15912. } while (0)
  15913. #define HTT_SRING_SETUP_DONE_RING_ID_M 0x00ff0000
  15914. #define HTT_SRING_SETUP_DONE_RING_ID_S 16
  15915. #define HTT_SRING_SETUP_DONE_RING_ID_GET(_var) \
  15916. (((_var) & HTT_SRING_SETUP_DONE_RING_ID_M) >> \
  15917. HTT_SRING_SETUP_DONE_RING_ID_S)
  15918. #define HTT_SRING_SETUP_DONE_RING_ID_SET(_var, _val) \
  15919. do { \
  15920. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_RING_ID, _val); \
  15921. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_RING_ID_S)); \
  15922. } while (0)
  15923. #define HTT_SRING_SETUP_DONE_STATUS_M 0xff000000
  15924. #define HTT_SRING_SETUP_DONE_STATUS_S 24
  15925. #define HTT_SRING_SETUP_DONE_STATUS_GET(_var) \
  15926. (((_var) & HTT_SRING_SETUP_DONE_STATUS_M) >> \
  15927. HTT_SRING_SETUP_DONE_STATUS_S)
  15928. #define HTT_SRING_SETUP_DONE_STATUS_SET(_var, _val) \
  15929. do { \
  15930. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_STATUS, _val); \
  15931. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_STATUS_S)); \
  15932. } while (0)
  15933. /**
  15934. * @brief target -> flow map flow info
  15935. *
  15936. * MSG_TYPE => HTT_T2H_MSG_TYPE_MAP_FLOW_INFO
  15937. *
  15938. * @details
  15939. * HTT TX map flow entry with tqm flow pointer
  15940. * Sent from firmware to host to add tqm flow pointer in corresponding
  15941. * flow search entry. Flow metadata is replayed back to host as part of this
  15942. * struct to enable host to find the specific flow search entry
  15943. *
  15944. * The message would appear as follows:
  15945. *
  15946. * |31 28|27 18|17 14|13 8|7 0|
  15947. * |-------+------------------------------------------+----------------|
  15948. * | rsvd0 | fse_hsh_idx | msg_type |
  15949. * |-------------------------------------------------------------------|
  15950. * | rsvd1 | tid | peer_id |
  15951. * |-------------------------------------------------------------------|
  15952. * | tqm_flow_pntr_lo |
  15953. * |-------------------------------------------------------------------|
  15954. * | tqm_flow_pntr_hi |
  15955. * |-------------------------------------------------------------------|
  15956. * | fse_meta_data |
  15957. * |-------------------------------------------------------------------|
  15958. *
  15959. * The message is interpreted as follows:
  15960. *
  15961. * dword0 - b'0:7 - msg_type: This will be set to 0x1b
  15962. * (HTT_T2H_MSG_TYPE_MAP_FLOW_INFO)
  15963. *
  15964. * dword0 - b'8:27 - fse_hsh_idx: Flow search table index provided by host
  15965. * for this flow entry
  15966. *
  15967. * dword0 - b'28:31 - rsvd0: Reserved for future use
  15968. *
  15969. * dword1 - b'0:13 - peer_id: Software peer id given by host during association
  15970. *
  15971. * dword1 - b'14:17 - tid
  15972. *
  15973. * dword1 - b'18:31 - rsvd1: Reserved for future use
  15974. *
  15975. * dword2 - b'0:31 - tqm_flow_pntr_lo: Lower 32 bits of TQM flow pointer
  15976. *
  15977. * dword3 - b'0:31 - tqm_flow_pntr_hi: Higher 32 bits of TQM flow pointer
  15978. *
  15979. * dword4 - b'0:31 - fse_meta_data: Replay back TX flow search metadata
  15980. * given by host
  15981. */
  15982. PREPACK struct htt_tx_map_flow_info {
  15983. A_UINT32
  15984. msg_type: 8,
  15985. fse_hsh_idx: 20,
  15986. rsvd0: 4;
  15987. A_UINT32
  15988. peer_id: 14,
  15989. tid: 4,
  15990. rsvd1: 14;
  15991. A_UINT32 tqm_flow_pntr_lo;
  15992. A_UINT32 tqm_flow_pntr_hi;
  15993. struct htt_tx_flow_metadata fse_meta_data;
  15994. } POSTPACK;
  15995. /* DWORD 0 */
  15996. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M 0x0fffff00
  15997. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S 8
  15998. /* DWORD 1 */
  15999. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_M 0x00003fff
  16000. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_S 0
  16001. #define HTT_TX_MAP_FLOW_INFO_TID_M 0x0003c000
  16002. #define HTT_TX_MAP_FLOW_INFO_TID_S 14
  16003. /* DWORD 0 */
  16004. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_GET(_var) \
  16005. (((_var) & HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M) >> \
  16006. HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)
  16007. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_SET(_var, _val) \
  16008. do { \
  16009. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX, _val); \
  16010. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)); \
  16011. } while (0)
  16012. /* DWORD 1 */
  16013. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_GET(_var) \
  16014. (((_var) & HTT_TX_MAP_FLOW_INFO_PEER_ID_M) >> \
  16015. HTT_TX_MAP_FLOW_INFO_PEER_ID_S)
  16016. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_SET(_var, _val) \
  16017. do { \
  16018. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_PEER_ID_IDX, _val); \
  16019. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_PEER_ID_S)); \
  16020. } while (0)
  16021. #define HTT_TX_MAP_FLOW_INFO_TID_GET(_var) \
  16022. (((_var) & HTT_TX_MAP_FLOW_INFO_TID_M) >> \
  16023. HTT_TX_MAP_FLOW_INFO_TID_S)
  16024. #define HTT_TX_MAP_FLOW_INFO_TID_SET(_var, _val) \
  16025. do { \
  16026. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_TID_IDX, _val); \
  16027. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_TID_S)); \
  16028. } while (0)
  16029. /*
  16030. * htt_dbg_ext_stats_status -
  16031. * present - The requested stats have been delivered in full.
  16032. * This indicates that either the stats information was contained
  16033. * in its entirety within this message, or else this message
  16034. * completes the delivery of the requested stats info that was
  16035. * partially delivered through earlier STATS_CONF messages.
  16036. * partial - The requested stats have been delivered in part.
  16037. * One or more subsequent STATS_CONF messages with the same
  16038. * cookie value will be sent to deliver the remainder of the
  16039. * information.
  16040. * error - The requested stats could not be delivered, for example due
  16041. * to a shortage of memory to construct a message holding the
  16042. * requested stats.
  16043. * invalid - The requested stat type is either not recognized, or the
  16044. * target is configured to not gather the stats type in question.
  16045. */
  16046. enum htt_dbg_ext_stats_status {
  16047. HTT_DBG_EXT_STATS_STATUS_PRESENT = 0,
  16048. HTT_DBG_EXT_STATS_STATUS_PARTIAL = 1,
  16049. HTT_DBG_EXT_STATS_STATUS_ERROR = 2,
  16050. HTT_DBG_EXT_STATS_STATUS_INVALID = 3,
  16051. };
  16052. /**
  16053. * @brief target -> host ppdu stats upload
  16054. *
  16055. * MSG_TYPE => HTT_T2H_MSG_TYPE_PPDU_STATS_IND
  16056. *
  16057. * @details
  16058. * The following field definitions describe the format of the HTT target
  16059. * to host ppdu stats indication message.
  16060. *
  16061. *
  16062. * |31 16|15 12|11 10|9 8|7 0 |
  16063. * |----------------------------------------------------------------------|
  16064. * | payload_size | rsvd |pdev_id|mac_id | msg type |
  16065. * |----------------------------------------------------------------------|
  16066. * | ppdu_id |
  16067. * |----------------------------------------------------------------------|
  16068. * | Timestamp in us |
  16069. * |----------------------------------------------------------------------|
  16070. * | reserved |
  16071. * |----------------------------------------------------------------------|
  16072. * | type-specific stats info |
  16073. * | (see htt_ppdu_stats.h) |
  16074. * |----------------------------------------------------------------------|
  16075. * Header fields:
  16076. * - MSG_TYPE
  16077. * Bits 7:0
  16078. * Purpose: Identifies this is a PPDU STATS indication
  16079. * message.
  16080. * Value: 0x1d (HTT_T2H_MSG_TYPE_PPDU_STATS_IND)
  16081. * - mac_id
  16082. * Bits 9:8
  16083. * Purpose: mac_id of this ppdu_id
  16084. * Value: 0-3
  16085. * - pdev_id
  16086. * Bits 11:10
  16087. * Purpose: pdev_id of this ppdu_id
  16088. * Value: 0-3
  16089. * 0 (for rings at SOC level),
  16090. * 1/2/3 PDEV -> 0/1/2
  16091. * - payload_size
  16092. * Bits 31:16
  16093. * Purpose: total tlv size
  16094. * Value: payload_size in bytes
  16095. */
  16096. #define HTT_T2H_PPDU_STATS_IND_HDR_SIZE 16
  16097. #define HTT_T2H_PPDU_STATS_MAC_ID_M 0x00000300
  16098. #define HTT_T2H_PPDU_STATS_MAC_ID_S 8
  16099. #define HTT_T2H_PPDU_STATS_PDEV_ID_M 0x00000C00
  16100. #define HTT_T2H_PPDU_STATS_PDEV_ID_S 10
  16101. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M 0xFFFF0000
  16102. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S 16
  16103. #define HTT_T2H_PPDU_STATS_PPDU_ID_M 0xFFFFFFFF
  16104. #define HTT_T2H_PPDU_STATS_PPDU_ID_S 0
  16105. #define HTT_T2H_PPDU_STATS_MAC_ID_SET(word, value) \
  16106. do { \
  16107. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_MAC_ID, value); \
  16108. (word) |= (value) << HTT_T2H_PPDU_STATS_MAC_ID_S; \
  16109. } while (0)
  16110. #define HTT_T2H_PPDU_STATS_MAC_ID_GET(word) \
  16111. (((word) & HTT_T2H_PPDU_STATS_MAC_ID_M) >> \
  16112. HTT_T2H_PPDU_STATS_MAC_ID_S)
  16113. #define HTT_T2H_PPDU_STATS_PDEV_ID_SET(word, value) \
  16114. do { \
  16115. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PDEV_ID, value); \
  16116. (word) |= (value) << HTT_T2H_PPDU_STATS_PDEV_ID_S; \
  16117. } while (0)
  16118. #define HTT_T2H_PPDU_STATS_PDEV_ID_GET(word) \
  16119. (((word) & HTT_T2H_PPDU_STATS_PDEV_ID_M) >> \
  16120. HTT_T2H_PPDU_STATS_PDEV_ID_S)
  16121. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_SET(word, value) \
  16122. do { \
  16123. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PAYLOAD_SIZE, value); \
  16124. (word) |= (value) << HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S; \
  16125. } while (0)
  16126. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_GET(word) \
  16127. (((word) & HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M) >> \
  16128. HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S)
  16129. #define HTT_T2H_PPDU_STATS_PPDU_ID_SET(word, value) \
  16130. do { \
  16131. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PPDU_ID, value); \
  16132. (word) |= (value) << HTT_T2H_PPDU_STATS_PPDU_ID_S; \
  16133. } while (0)
  16134. #define HTT_T2H_PPDU_STATS_PPDU_ID_GET(word) \
  16135. (((word) & HTT_T2H_PPDU_STATS_PPDU_ID_M) >> \
  16136. HTT_T2H_PPDU_STATS_PPDU_ID_S)
  16137. /* htt_t2h_ppdu_stats_ind_hdr_t
  16138. * This struct contains the fields within the header of the
  16139. * HTT_T2H_PPDU_STATS_IND message, preceding the type-specific
  16140. * stats info.
  16141. * This struct assumes little-endian layout, and thus is only
  16142. * suitable for use within processors known to be little-endian
  16143. * (such as the target).
  16144. * In contrast, the above macros provide endian-portable methods
  16145. * to get and set the bitfields within this PPDU_STATS_IND header.
  16146. */
  16147. typedef struct {
  16148. A_UINT32 msg_type: 8, /* bits 7:0 */
  16149. mac_id: 2, /* bits 9:8 */
  16150. pdev_id: 2, /* bits 11:10 */
  16151. reserved1: 4, /* bits 15:12 */
  16152. payload_size: 16; /* bits 31:16 */
  16153. A_UINT32 ppdu_id;
  16154. A_UINT32 timestamp_us;
  16155. A_UINT32 reserved2;
  16156. } htt_t2h_ppdu_stats_ind_hdr_t;
  16157. /**
  16158. * @brief target -> host extended statistics upload
  16159. *
  16160. * MSG_TYPE => HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  16161. *
  16162. * @details
  16163. * The following field definitions describe the format of the HTT target
  16164. * to host stats upload confirmation message.
  16165. * The message contains a cookie echoed from the HTT host->target stats
  16166. * upload request, which identifies which request the confirmation is
  16167. * for, and a single stats can span over multiple HTT stats indication
  16168. * due to the HTT message size limitation so every HTT ext stats indication
  16169. * will have tag-length-value stats information elements.
  16170. * The tag-length header for each HTT stats IND message also includes a
  16171. * status field, to indicate whether the request for the stat type in
  16172. * question was fully met, partially met, unable to be met, or invalid
  16173. * (if the stat type in question is disabled in the target).
  16174. * A Done bit 1's indicate the end of the of stats info elements.
  16175. *
  16176. *
  16177. * |31 16|15 12|11|10 8|7 5|4 0|
  16178. * |--------------------------------------------------------------|
  16179. * | reserved | msg type |
  16180. * |--------------------------------------------------------------|
  16181. * | cookie LSBs |
  16182. * |--------------------------------------------------------------|
  16183. * | cookie MSBs |
  16184. * |--------------------------------------------------------------|
  16185. * | stats entry length | rsvd | D| S | stat type |
  16186. * |--------------------------------------------------------------|
  16187. * | type-specific stats info |
  16188. * | (see htt_stats.h) |
  16189. * |--------------------------------------------------------------|
  16190. * Header fields:
  16191. * - MSG_TYPE
  16192. * Bits 7:0
  16193. * Purpose: Identifies this is a extended statistics upload confirmation
  16194. * message.
  16195. * Value: 0x1c (HTT_T2H_MSG_TYPE_EXT_STATS_CONF)
  16196. * - COOKIE_LSBS
  16197. * Bits 31:0
  16198. * Purpose: Provide a mechanism to match a target->host stats confirmation
  16199. * message with its preceding host->target stats request message.
  16200. * Value: LSBs of the opaque cookie specified by the host-side requestor
  16201. * - COOKIE_MSBS
  16202. * Bits 31:0
  16203. * Purpose: Provide a mechanism to match a target->host stats confirmation
  16204. * message with its preceding host->target stats request message.
  16205. * Value: MSBs of the opaque cookie specified by the host-side requestor
  16206. *
  16207. * Stats Information Element tag-length header fields:
  16208. * - STAT_TYPE
  16209. * Bits 7:0
  16210. * Purpose: identifies the type of statistics info held in the
  16211. * following information element
  16212. * Value: htt_dbg_ext_stats_type
  16213. * - STATUS
  16214. * Bits 10:8
  16215. * Purpose: indicate whether the requested stats are present
  16216. * Value: htt_dbg_ext_stats_status
  16217. * - DONE
  16218. * Bits 11
  16219. * Purpose:
  16220. * Indicates the completion of the stats entry, this will be the last
  16221. * stats conf HTT segment for the requested stats type.
  16222. * Value:
  16223. * 0 -> the stats retrieval is ongoing
  16224. * 1 -> the stats retrieval is complete
  16225. * - LENGTH
  16226. * Bits 31:16
  16227. * Purpose: indicate the stats information size
  16228. * Value: This field specifies the number of bytes of stats information
  16229. * that follows the element tag-length header.
  16230. * It is expected but not required that this length is a multiple of
  16231. * 4 bytes.
  16232. */
  16233. #define HTT_T2H_EXT_STATS_COOKIE_SIZE 8
  16234. #define HTT_T2H_EXT_STATS_CONF_HDR_SIZE 4
  16235. #define HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE 4
  16236. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M 0x000000ff
  16237. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S 0
  16238. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M 0x00000700
  16239. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S 8
  16240. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_M 0x00000800
  16241. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_S 11
  16242. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M 0xffff0000
  16243. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S 16
  16244. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_SET(word, value) \
  16245. do { \
  16246. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_TYPE, value); \
  16247. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S; \
  16248. } while (0)
  16249. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_GET(word) \
  16250. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M) >> \
  16251. HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S)
  16252. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_SET(word, value) \
  16253. do { \
  16254. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_STATUS, value); \
  16255. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S; \
  16256. } while (0)
  16257. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_GET(word) \
  16258. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M) >> \
  16259. HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S)
  16260. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_SET(word, value) \
  16261. do { \
  16262. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_DONE, value); \
  16263. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_DONE_S; \
  16264. } while (0)
  16265. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_GET(word) \
  16266. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_DONE_M) >> \
  16267. HTT_T2H_EXT_STATS_CONF_TLV_DONE_S)
  16268. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_SET(word, value) \
  16269. do { \
  16270. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_LENGTH, value); \
  16271. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S; \
  16272. } while (0)
  16273. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_GET(word) \
  16274. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M) >> \
  16275. HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S)
  16276. /**
  16277. * @brief target -> host streaming statistics upload
  16278. *
  16279. * MSG_TYPE => HTT_T2H_MSG_TYPE_STREAMING_STATS_IND
  16280. *
  16281. * @details
  16282. * The following field definitions describe the format of the HTT target
  16283. * to host streaming stats upload indication message.
  16284. * The host can use a STREAMING_STATS_REQ message to enable the target to
  16285. * produce an ongoing series of STREAMING_STATS_IND messages, and can also
  16286. * use the STREAMING_STATS_REQ message to halt the target's production of
  16287. * STREAMING_STATS_IND messages.
  16288. * The STREAMING_STATS_IND message contains a payload of TLVs containing
  16289. * the stats enabled by the host's STREAMING_STATS_REQ message.
  16290. *
  16291. * |31 8|7 0|
  16292. * |--------------------------------------------------------------|
  16293. * | reserved | msg type |
  16294. * |--------------------------------------------------------------|
  16295. * | type-specific stats info |
  16296. * | (see htt_stats.h) |
  16297. * |--------------------------------------------------------------|
  16298. * Header fields:
  16299. * - MSG_TYPE
  16300. * Bits 7:0
  16301. * Purpose: Identifies this as a streaming statistics upload indication
  16302. * message.
  16303. * Value: 0x2f (HTT_T2H_MSG_TYPE_STREAMING_STATS_IND)
  16304. */
  16305. #define HTT_T2H_STREAMING_STATS_IND_HDR_SIZE 4
  16306. typedef enum {
  16307. HTT_PEER_TYPE_DEFAULT = 0, /* Generic/Non-BSS/Self Peer */
  16308. HTT_PEER_TYPE_BSS = 1, /* Peer is BSS Peer entry */
  16309. HTT_PEER_TYPE_TDLS = 2, /* Peer is a TDLS Peer */
  16310. HTT_PEER_TYPE_OCB = 3, /* Peer is a OCB Peer */
  16311. HTT_PEER_TYPE_NAN_DATA = 4, /* Peer is NAN DATA */
  16312. HTT_PEER_TYPE_HOST_MAX = 127, /* Host <-> Target Peer type is assigned up to 127 */
  16313. /* Reserved from 128 - 255 for target internal use.*/
  16314. HTT_PEER_TYPE_ROAMOFFLOAD_TEMP = 128, /* Temporarily created during offload roam */
  16315. } HTT_PEER_TYPE;
  16316. /** macro to convert MAC address from char array to HTT word format */
  16317. #define HTT_CHAR_ARRAY_TO_MAC_ADDR(c_macaddr, phtt_mac_addr) do { \
  16318. (phtt_mac_addr)->mac_addr31to0 = \
  16319. (((c_macaddr)[0] << 0) | \
  16320. ((c_macaddr)[1] << 8) | \
  16321. ((c_macaddr)[2] << 16) | \
  16322. ((c_macaddr)[3] << 24)); \
  16323. (phtt_mac_addr)->mac_addr47to32 = ((c_macaddr)[4] | ((c_macaddr)[5] << 8));\
  16324. } while (0)
  16325. /**
  16326. * @brief target -> host monitor mac header indication message
  16327. *
  16328. * MSG_TYPE => HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND
  16329. *
  16330. * @details
  16331. * The following diagram shows the format of the monitor mac header message
  16332. * sent from the target to the host.
  16333. * This message is primarily sent when promiscuous rx mode is enabled.
  16334. * One message is sent per rx PPDU.
  16335. *
  16336. * |31 24|23 16|15 8|7 0|
  16337. * |-------------------------------------------------------------|
  16338. * | peer_id | reserved0 | msg_type |
  16339. * |-------------------------------------------------------------|
  16340. * | reserved1 | num_mpdu |
  16341. * |-------------------------------------------------------------|
  16342. * | struct hw_rx_desc |
  16343. * | (see wal_rx_desc.h) |
  16344. * |-------------------------------------------------------------|
  16345. * | struct ieee80211_frame_addr4 |
  16346. * | (see ieee80211_defs.h) |
  16347. * |-------------------------------------------------------------|
  16348. * | struct ieee80211_frame_addr4 |
  16349. * | (see ieee80211_defs.h) |
  16350. * |-------------------------------------------------------------|
  16351. * | ...... |
  16352. * |-------------------------------------------------------------|
  16353. *
  16354. * Header fields:
  16355. * - msg_type
  16356. * Bits 7:0
  16357. * Purpose: Identifies this is a monitor mac header indication message.
  16358. * Value: 0x20 (HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND)
  16359. * - peer_id
  16360. * Bits 31:16
  16361. * Purpose: Software peer id given by host during association,
  16362. * During promiscuous mode, the peer ID will be invalid (0xFF)
  16363. * for rx PPDUs received from unassociated peers.
  16364. * Value: peer ID (for associated peers) or 0xFF (for unassociated peers)
  16365. * - num_mpdu
  16366. * Bits 15:0
  16367. * Purpose: The number of MPDU frame headers (struct ieee80211_frame_addr4)
  16368. * delivered within the message.
  16369. * Value: 1 to 32
  16370. * num_mpdu is limited to a maximum value of 32, due to buffer
  16371. * size limits. For PPDUs with more than 32 MPDUs, only the
  16372. * ieee80211_frame_addr4 headers from the first 32 MPDUs within
  16373. * the PPDU will be provided.
  16374. */
  16375. #define HTT_T2H_MONITOR_MAC_HEADER_IND_HDR_SIZE 8
  16376. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M 0xFFFF0000
  16377. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S 16
  16378. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M 0x0000FFFF
  16379. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S 0
  16380. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_SET(word, value) \
  16381. do { \
  16382. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_PEER_ID, value); \
  16383. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S; \
  16384. } while (0)
  16385. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_GET(word) \
  16386. (((word) & HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M) >> \
  16387. HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S)
  16388. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_SET(word, value) \
  16389. do { \
  16390. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU, value); \
  16391. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S; \
  16392. } while (0)
  16393. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_GET(word) \
  16394. (((word) & HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M) >> \
  16395. HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S)
  16396. /**
  16397. * @brief target -> host flow pool resize Message
  16398. *
  16399. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE
  16400. *
  16401. * @details
  16402. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE message is sent by the target when
  16403. * the flow pool associated with the specified ID is resized
  16404. *
  16405. * The message would appear as follows:
  16406. *
  16407. * |31 16|15 8|7 0|
  16408. * |---------------------------------+----------------+----------------|
  16409. * | reserved0 | Msg type |
  16410. * |-------------------------------------------------------------------|
  16411. * | flow pool new size | flow pool ID |
  16412. * |-------------------------------------------------------------------|
  16413. *
  16414. * The message is interpreted as follows:
  16415. * b'0:7 - msg_type: This will be set to 0x21
  16416. * (HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE)
  16417. *
  16418. * b'0:15 - flow pool ID: Existing flow pool ID
  16419. *
  16420. * b'16:31 - flow pool new size: new pool size for existing flow pool ID
  16421. *
  16422. */
  16423. PREPACK struct htt_flow_pool_resize_t {
  16424. A_UINT32 msg_type:8,
  16425. reserved0:24;
  16426. A_UINT32 flow_pool_id:16,
  16427. flow_pool_new_size:16;
  16428. } POSTPACK;
  16429. #define HTT_FLOW_POOL_RESIZE_SZ (sizeof(struct htt_flow_pool_resize_t))
  16430. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M 0x0000ffff
  16431. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S 0
  16432. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M 0xffff0000
  16433. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S 16
  16434. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_GET(_var) \
  16435. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M) >> \
  16436. HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)
  16437. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_SET(_var, _val) \
  16438. do { \
  16439. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID, _val); \
  16440. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)); \
  16441. } while (0)
  16442. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_GET(_var) \
  16443. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M) >> \
  16444. HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)
  16445. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_SET(_var, _val) \
  16446. do { \
  16447. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE, _val); \
  16448. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)); \
  16449. } while (0)
  16450. #define HTT_CFR_CAPTURE_MAGIC_PATTERN 0xCCCCCCCC
  16451. #define HTT_CFR_CAPTURE_READ_INDEX_OFFSET 0 /* bytes */
  16452. #define HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES 4
  16453. #define HTT_CFR_CAPTURE_WRITE_INDEX_OFFSET /* bytes */ \
  16454. (HTT_CFR_CAPTURE_READ_INDEX_OFFSET + HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES)
  16455. #define HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES 4
  16456. #define HTT_CFR_CAPTURE_SIZEOF_MAGIC_PATTERN_BYTES 4
  16457. /*
  16458. * The read and write indices point to the data within the host buffer.
  16459. * Because the first 4 bytes of the host buffer is used for the read index and
  16460. * the next 4 bytes for the write index, the data itself starts at offset 8.
  16461. * The read index and write index are the byte offsets from the base of the
  16462. * meta-data buffer, and thus have a minimum value of 8 rather than 0.
  16463. * Refer the ASCII text picture below.
  16464. */
  16465. #define HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX \
  16466. (HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES + \
  16467. HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES)
  16468. /*
  16469. ***************************************************************************
  16470. *
  16471. * Layout when CFR capture message type is 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  16472. *
  16473. ***************************************************************************
  16474. *
  16475. * The memory allocated by WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID is used
  16476. * in the below format. The HTT message 'htt_cfr_dump_compl_ind' is sent by
  16477. * FW to Host whenever a CFR capture (CFR data1 or CFR data2 etc.,) is
  16478. * written into the Host memory region mentioned below.
  16479. *
  16480. * Read index is updated by the Host. At any point of time, the read index will
  16481. * indicate the index that will next be read by the Host. The read index is
  16482. * in units of bytes offset from the base of the meta-data buffer.
  16483. *
  16484. * Write index is updated by the FW. At any point of time, the write index will
  16485. * indicate from where the FW can start writing any new data. The write index is
  16486. * in units of bytes offset from the base of the meta-data buffer.
  16487. *
  16488. * If the Host is not fast enough in reading the CFR data, any new capture data
  16489. * would be dropped if there is no space left to write the new captures.
  16490. *
  16491. * The last 4 bytes of the memory region will have the magic pattern
  16492. * HTT_CFR_CAPTURE_MAGIC_PATTERN. This can be used to ensure that the FW does
  16493. * not overrun the host buffer.
  16494. *
  16495. * ,--------------------. read and write indices store the
  16496. * | | byte offset from the base of the
  16497. * | ,--------+--------. meta-data buffer to the next
  16498. * | | | | location within the data buffer
  16499. * | | v v that will be read / written
  16500. * ************************************************************************
  16501. * * Read * Write * * Magic *
  16502. * * index * index * CFR data1 ...... CFR data N * pattern *
  16503. * * (4 bytes) * (4 bytes) * * (4 bytes)*
  16504. * ************************************************************************
  16505. * |<---------- data buffer ---------->|
  16506. *
  16507. * |<----------------- meta-data buffer allocated in Host ----------------|
  16508. *
  16509. * Note:
  16510. * - Considering the 4 bytes needed to store the Read index (R) and the
  16511. * Write index (W), the initial value is as follows:
  16512. * R = W = HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX
  16513. * - Buffer empty condition:
  16514. * R = W
  16515. *
  16516. * Regarding CFR data format:
  16517. * --------------------------
  16518. *
  16519. * Each CFR tone is stored in HW as 16-bits with the following format:
  16520. * {bits[15:12], bits[11:6], bits[5:0]} =
  16521. * {unsigned exponent (4 bits),
  16522. * signed mantissa_real (6 bits),
  16523. * signed mantissa_imag (6 bits)}
  16524. *
  16525. * CFR_real = mantissa_real * 2^(exponent-5)
  16526. * CFR_imag = mantissa_imag * 2^(exponent-5)
  16527. *
  16528. *
  16529. * The CFR data is written to the 16-bit unsigned output array (buff) in
  16530. * ascending tone order. For example, the Legacy20 CFR is output as follows:
  16531. *
  16532. * buff[0]: [CFR_exp[-26], CFR_mant_real[-26], CFR_mant_imag[-26]]
  16533. * buff[1]: [CFR_exp[-25], CFR_mant_real[-25], CFR_mant_imag[-25]]
  16534. * .
  16535. * .
  16536. * .
  16537. * buff[N-2]: [CFR_exp[25], CFR_mant_real[25], CFR_mant_imag[25]]
  16538. * buff[N-1]: [CFR_exp[26], CFR_mant_real[26], CFR_mant_imag[26]]
  16539. */
  16540. /* Bandwidth of peer CFR captures */
  16541. typedef enum {
  16542. HTT_PEER_CFR_CAPTURE_BW_20MHZ = 0,
  16543. HTT_PEER_CFR_CAPTURE_BW_40MHZ = 1,
  16544. HTT_PEER_CFR_CAPTURE_BW_80MHZ = 2,
  16545. HTT_PEER_CFR_CAPTURE_BW_160MHZ = 3,
  16546. HTT_PEER_CFR_CAPTURE_BW_80_80MHZ = 4,
  16547. HTT_PEER_CFR_CAPTURE_BW_MAX,
  16548. } HTT_PEER_CFR_CAPTURE_BW;
  16549. /* Mode of the peer CFR captures. The type of RX frame for which the CFR
  16550. * was captured
  16551. */
  16552. typedef enum {
  16553. HTT_PEER_CFR_CAPTURE_MODE_LEGACY = 0,
  16554. HTT_PEER_CFR_CAPTURE_MODE_DUP_LEGACY = 1,
  16555. HTT_PEER_CFR_CAPTURE_MODE_HT = 2,
  16556. HTT_PEER_CFR_CAPTURE_MODE_VHT = 3,
  16557. HTT_PEER_CFR_CAPTURE_MODE_MAX,
  16558. } HTT_PEER_CFR_CAPTURE_MODE;
  16559. typedef enum {
  16560. /* This message type is currently used for the below purpose:
  16561. *
  16562. * - capture_method = WMI_PEER_CFR_CAPTURE_METHOD_NULL_FRAME in the
  16563. * wmi_peer_cfr_capture_cmd.
  16564. * If payload_present bit is set to 0 then the associated memory region
  16565. * gets allocated through WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID.
  16566. * If payload_present bit is set to 1 then CFR dump is part of the HTT
  16567. * message; the CFR dump will be present at the end of the message,
  16568. * after the chan_phy_mode.
  16569. */
  16570. HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 = 0x1,
  16571. /* Always keep this last */
  16572. HTT_PEER_CFR_CAPTURE_MSG_TYPE_MAX,
  16573. } HTT_PEER_CFR_CAPTURE_MSG_TYPE;
  16574. /**
  16575. * @brief target -> host CFR dump completion indication message definition
  16576. * htt_cfr_dump_compl_ind when the version is HTT_PEER_CFR_CAPTURE_MSG_TYPE_1.
  16577. *
  16578. * MSG_TYPE => HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  16579. *
  16580. * @details
  16581. * The following diagram shows the format of the Channel Frequency Response
  16582. * (CFR) dump completion indication. This inidcation is sent to the Host when
  16583. * the channel capture of a peer is copied by Firmware into the Host memory
  16584. *
  16585. * **************************************************************************
  16586. *
  16587. * Message format when the CFR capture message type is
  16588. * 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  16589. *
  16590. * **************************************************************************
  16591. *
  16592. * |31 16|15 |8|7 0|
  16593. * |----------------------------------------------------------------|
  16594. * header: | reserved |P| msg_type |
  16595. * word 0 | | | |
  16596. * |----------------------------------------------------------------|
  16597. * payload: | cfr_capture_msg_type |
  16598. * word 1 | |
  16599. * |----------------------------------------------------------------|
  16600. * | vdev_id | captype | chbw | sts | mode | capbw |S| req_id |
  16601. * word 2 | | | | | | | | |
  16602. * |----------------------------------------------------------------|
  16603. * | mac_addr31to0 |
  16604. * word 3 | |
  16605. * |----------------------------------------------------------------|
  16606. * | unused / reserved | mac_addr47to32 |
  16607. * word 4 | | |
  16608. * |----------------------------------------------------------------|
  16609. * | index |
  16610. * word 5 | |
  16611. * |----------------------------------------------------------------|
  16612. * | length |
  16613. * word 6 | |
  16614. * |----------------------------------------------------------------|
  16615. * | timestamp |
  16616. * word 7 | |
  16617. * |----------------------------------------------------------------|
  16618. * | counter |
  16619. * word 8 | |
  16620. * |----------------------------------------------------------------|
  16621. * | chan_mhz |
  16622. * word 9 | |
  16623. * |----------------------------------------------------------------|
  16624. * | band_center_freq1 |
  16625. * word 10 | |
  16626. * |----------------------------------------------------------------|
  16627. * | band_center_freq2 |
  16628. * word 11 | |
  16629. * |----------------------------------------------------------------|
  16630. * | chan_phy_mode |
  16631. * word 12 | |
  16632. * |----------------------------------------------------------------|
  16633. * where,
  16634. * P - payload present bit (payload_present explained below)
  16635. * req_id - memory request id (mem_req_id explained below)
  16636. * S - status field (status explained below)
  16637. * capbw - capture bandwidth (capture_bw explained below)
  16638. * mode - mode of capture (mode explained below)
  16639. * sts - space time streams (sts_count explained below)
  16640. * chbw - channel bandwidth (channel_bw explained below)
  16641. * captype - capture type (cap_type explained below)
  16642. *
  16643. * The following field definitions describe the format of the CFR dump
  16644. * completion indication sent from the target to the host
  16645. *
  16646. * Header fields:
  16647. *
  16648. * Word 0
  16649. * - msg_type
  16650. * Bits 7:0
  16651. * Purpose: Identifies this as CFR TX completion indication
  16652. * Value: 0x22 (HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND)
  16653. * - payload_present
  16654. * Bit 8
  16655. * Purpose: Identifies how CFR data is sent to host
  16656. * Value: 0 - If CFR Payload is written to host memory
  16657. * 1 - If CFR Payload is sent as part of HTT message
  16658. * (This is the requirement for SDIO/USB where it is
  16659. * not possible to write CFR data to host memory)
  16660. * - reserved
  16661. * Bits 31:9
  16662. * Purpose: Reserved
  16663. * Value: 0
  16664. *
  16665. * Payload fields:
  16666. *
  16667. * Word 1
  16668. * - cfr_capture_msg_type
  16669. * Bits 31:0
  16670. * Purpose: Contains the type of the message HTT_PEER_CFR_CAPTURE_MSG_TYPE
  16671. * to specify the format used for the remainder of the message
  16672. * Value: HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  16673. * (currently only MSG_TYPE_1 is defined)
  16674. *
  16675. * Word 2
  16676. * - mem_req_id
  16677. * Bits 6:0
  16678. * Purpose: Contain the mem request id of the region where the CFR capture
  16679. * has been stored - of type WMI_HOST_MEM_REQ_ID
  16680. * Value: WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID (if payload_present is 1,
  16681. this value is invalid)
  16682. * - status
  16683. * Bit 7
  16684. * Purpose: Boolean value carrying the status of the CFR capture of the peer
  16685. * Value: 1 (True) - Successful; 0 (False) - Not successful
  16686. * - capture_bw
  16687. * Bits 10:8
  16688. * Purpose: Carry the bandwidth of the CFR capture
  16689. * Value: Bandwidth of the CFR capture of type HTT_PEER_CFR_CAPTURE_BW
  16690. * - mode
  16691. * Bits 13:11
  16692. * Purpose: Carry the mode of the rx frame for which the CFR was captured
  16693. * Value: Mode of the CFR capture of type HTT_PEER_CFR_CAPTURE_MODE
  16694. * - sts_count
  16695. * Bits 16:14
  16696. * Purpose: Carry the number of space time streams
  16697. * Value: Number of space time streams
  16698. * - channel_bw
  16699. * Bits 19:17
  16700. * Purpose: Carry the bandwidth of the channel of the vdev performing the
  16701. * measurement
  16702. * Value: Bandwidth of the channel (of type HTT_PEER_CFR_CAPTURE_BW)
  16703. * - cap_type
  16704. * Bits 23:20
  16705. * Purpose: Carry the type of the capture
  16706. * Value: Capture type (of type WMI_PEER_CFR_CAPTURE_METHOD)
  16707. * - vdev_id
  16708. * Bits 31:24
  16709. * Purpose: Carry the virtual device id
  16710. * Value: vdev ID
  16711. *
  16712. * Word 3
  16713. * - mac_addr31to0
  16714. * Bits 31:0
  16715. * Purpose: Contain the bits 31:0 of the peer MAC address
  16716. * Value: Bits 31:0 of the peer MAC address
  16717. *
  16718. * Word 4
  16719. * - mac_addr47to32
  16720. * Bits 15:0
  16721. * Purpose: Contain the bits 47:32 of the peer MAC address
  16722. * Value: Bits 47:32 of the peer MAC address
  16723. *
  16724. * Word 5
  16725. * - index
  16726. * Bits 31:0
  16727. * Purpose: Contain the index at which this CFR dump was written in the Host
  16728. * allocated memory. This index is the number of bytes from the base address.
  16729. * Value: Index position
  16730. *
  16731. * Word 6
  16732. * - length
  16733. * Bits 31:0
  16734. * Purpose: Carry the length of the CFR capture of the peer, in bytes
  16735. * Value: Length of the CFR capture of the peer
  16736. *
  16737. * Word 7
  16738. * - timestamp
  16739. * Bits 31:0
  16740. * Purpose: Carry the time at which the CFR was captured in the hardware. The
  16741. * clock used for this timestamp is private to the target and not visible to
  16742. * the host i.e., Host can interpret only the relative timestamp deltas from
  16743. * one message to the next, but can't interpret the absolute timestamp from a
  16744. * single message.
  16745. * Value: Timestamp in microseconds
  16746. *
  16747. * Word 8
  16748. * - counter
  16749. * Bits 31:0
  16750. * Purpose: Carry the count of the current CFR capture from FW. This is
  16751. * helpful to identify any drops in FW in any scenario (e.g., lack of space
  16752. * in host memory)
  16753. * Value: Count of the current CFR capture
  16754. *
  16755. * Word 9
  16756. * - chan_mhz
  16757. * Bits 31:0
  16758. * Purpose: Carry the primary 20 MHz channel frequency in MHz of the VDEV
  16759. * Value: Primary 20 channel frequency
  16760. *
  16761. * Word 10
  16762. * - band_center_freq1
  16763. * Bits 31:0
  16764. * Purpose: Carry the center frequency 1 in MHz of the VDEV
  16765. * Value: Center frequency 1 in MHz
  16766. *
  16767. * Word 11
  16768. * - band_center_freq2
  16769. * Bits 31:0
  16770. * Purpose: Carry the center frequency 2 in MHz. valid only for 11acvht of
  16771. * the VDEV
  16772. * 80plus80 mode
  16773. * Value: Center frequency 2 in MHz
  16774. *
  16775. * Word 12
  16776. * - chan_phy_mode
  16777. * Bits 31:0
  16778. * Purpose: Carry the phy mode of the channel, of the VDEV
  16779. * Value: WLAN_PHY_MODE of the channel defined in wlan_defs.h
  16780. */
  16781. PREPACK struct htt_cfr_dump_ind_type_1 {
  16782. A_UINT32 mem_req_id:7,
  16783. status:1,
  16784. capture_bw:3,
  16785. mode:3,
  16786. sts_count:3,
  16787. channel_bw:3,
  16788. cap_type:4,
  16789. vdev_id:8;
  16790. htt_mac_addr addr;
  16791. A_UINT32 index;
  16792. A_UINT32 length;
  16793. A_UINT32 timestamp;
  16794. A_UINT32 counter;
  16795. struct htt_chan_change_msg chan;
  16796. } POSTPACK;
  16797. PREPACK struct htt_cfr_dump_compl_ind {
  16798. A_UINT32 msg_type; /* HTT_PEER_CFR_CAPTURE_MSG_TYPE */
  16799. union {
  16800. /* Message format when msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 */
  16801. struct htt_cfr_dump_ind_type_1 htt_cfr_dump_compl_ind_type_1;
  16802. /* If there is a need to change the memory layout and its associated
  16803. * HTT indication format, a new CFR capture message type can be
  16804. * introduced and added into this union.
  16805. */
  16806. };
  16807. } POSTPACK;
  16808. /*
  16809. * Get / set macros for the bit fields within WORD-1 of htt_cfr_dump_compl_ind,
  16810. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  16811. */
  16812. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M 0x00000100
  16813. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S 8
  16814. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_SET(word, value) \
  16815. do { \
  16816. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID, value); \
  16817. (word) |= (value) << HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S; \
  16818. } while(0)
  16819. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_GET(word) \
  16820. (((word) & HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M) >> \
  16821. HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S)
  16822. /*
  16823. * Get / set macros for the bit fields within WORD-2 of htt_cfr_dump_compl_ind,
  16824. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  16825. */
  16826. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M 0X0000007F
  16827. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S 0
  16828. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_M 0X00000080
  16829. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_S 7
  16830. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M 0X00000700
  16831. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S 8
  16832. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_M 0X00003800
  16833. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_S 11
  16834. #define HTT_T2H_CFR_DUMP_TYPE1_STS_M 0X0001C000
  16835. #define HTT_T2H_CFR_DUMP_TYPE1_STS_S 14
  16836. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M 0X000E0000
  16837. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S 17
  16838. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M 0X00F00000
  16839. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S 20
  16840. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M 0XFF000000
  16841. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S 24
  16842. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_SET(word, value) \
  16843. do { \
  16844. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID, value); \
  16845. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S; \
  16846. } while (0)
  16847. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_GET(word) \
  16848. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M) >> \
  16849. HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S)
  16850. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_SET(word, value) \
  16851. do { \
  16852. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STATUS, value); \
  16853. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STATUS_S; \
  16854. } while (0)
  16855. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_GET(word) \
  16856. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STATUS_M) >> \
  16857. HTT_T2H_CFR_DUMP_TYPE1_STATUS_S)
  16858. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_SET(word, value) \
  16859. do { \
  16860. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_BW, value); \
  16861. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S; \
  16862. } while (0)
  16863. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_GET(word) \
  16864. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M) >> \
  16865. HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S)
  16866. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_SET(word, value) \
  16867. do { \
  16868. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MODE, value); \
  16869. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MODE_S; \
  16870. } while (0)
  16871. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_GET(word) \
  16872. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MODE_M) >> \
  16873. HTT_T2H_CFR_DUMP_TYPE1_MODE_S)
  16874. #define HTT_T2H_CFR_DUMP_TYPE1_STS_SET(word, value) \
  16875. do { \
  16876. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STS, value); \
  16877. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STS_S; \
  16878. } while (0)
  16879. #define HTT_T2H_CFR_DUMP_TYPE1_STS_GET(word) \
  16880. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STS_M) >> \
  16881. HTT_T2H_CFR_DUMP_TYPE1_STS_S)
  16882. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_SET(word, value) \
  16883. do { \
  16884. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW, value); \
  16885. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S; \
  16886. } while (0)
  16887. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_GET(word) \
  16888. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M) >> \
  16889. HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S)
  16890. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_SET(word, value) \
  16891. do { \
  16892. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE, value); \
  16893. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S; \
  16894. } while (0)
  16895. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_GET(word) \
  16896. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M) >> \
  16897. HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S)
  16898. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_SET(word, value) \
  16899. do { \
  16900. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID, value); \
  16901. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S; \
  16902. } while (0)
  16903. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_GET(word) \
  16904. (((word) & HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M) >> \
  16905. HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S)
  16906. /**
  16907. * @brief target -> host peer (PPDU) stats message
  16908. *
  16909. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_STATS_IND
  16910. *
  16911. * @details
  16912. * This message is generated by FW when FW is sending stats to host
  16913. * about one or more PPDUs that the FW has transmitted to one or more peers.
  16914. * This message is sent autonomously by the target rather than upon request
  16915. * by the host.
  16916. * The following field definitions describe the format of the HTT target
  16917. * to host peer stats indication message.
  16918. *
  16919. * The HTT_T2H PPDU_STATS_IND message has a header followed by one
  16920. * or more PPDU stats records.
  16921. * Each PPDU stats record uses a htt_tx_ppdu_stats_info TLV.
  16922. * If the details of N PPDUS are sent in one PEER_STATS_IND message,
  16923. * then the message would start with the
  16924. * header, followed by N htt_tx_ppdu_stats_info structures, as depicted
  16925. * below.
  16926. *
  16927. * |31 16|15|14|13 11|10 9|8|7 0|
  16928. * |-------------------------------------------------------------|
  16929. * | reserved |MSG_TYPE |
  16930. * |-------------------------------------------------------------|
  16931. * rec 0 | TLV header |
  16932. * rec 0 |-------------------------------------------------------------|
  16933. * rec 0 | ppdu successful bytes |
  16934. * rec 0 |-------------------------------------------------------------|
  16935. * rec 0 | ppdu retry bytes |
  16936. * rec 0 |-------------------------------------------------------------|
  16937. * rec 0 | ppdu failed bytes |
  16938. * rec 0 |-------------------------------------------------------------|
  16939. * rec 0 | peer id | S|SG| BW | BA |A|rate code|
  16940. * rec 0 |-------------------------------------------------------------|
  16941. * rec 0 | retried MSDUs | successful MSDUs |
  16942. * rec 0 |-------------------------------------------------------------|
  16943. * rec 0 | TX duration | failed MSDUs |
  16944. * rec 0 |-------------------------------------------------------------|
  16945. * ...
  16946. * |-------------------------------------------------------------|
  16947. * rec N | TLV header |
  16948. * rec N |-------------------------------------------------------------|
  16949. * rec N | ppdu successful bytes |
  16950. * rec N |-------------------------------------------------------------|
  16951. * rec N | ppdu retry bytes |
  16952. * rec N |-------------------------------------------------------------|
  16953. * rec N | ppdu failed bytes |
  16954. * rec N |-------------------------------------------------------------|
  16955. * rec N | peer id | S|SG| BW | BA |A|rate code|
  16956. * rec N |-------------------------------------------------------------|
  16957. * rec N | retried MSDUs | successful MSDUs |
  16958. * rec N |-------------------------------------------------------------|
  16959. * rec N | TX duration | failed MSDUs |
  16960. * rec N |-------------------------------------------------------------|
  16961. *
  16962. * where:
  16963. * A = is A-MPDU flag
  16964. * BA = block-ack failure flags
  16965. * BW = bandwidth spec
  16966. * SG = SGI enabled spec
  16967. * S = skipped rate ctrl
  16968. * One htt_tx_ppdu_stats_info instance will have stats for one PPDU
  16969. *
  16970. * Header
  16971. * ------
  16972. * dword0 - b'0:7 - msg_type : 0x23 (HTT_T2H_MSG_TYPE_PEER_STATS_IND)
  16973. * dword0 - b'8:31 - reserved : Reserved for future use
  16974. *
  16975. * payload include below peer_stats information
  16976. * --------------------------------------------
  16977. * @TLV : HTT_PPDU_STATS_INFO_TLV
  16978. * @tx_success_bytes : total successful bytes in the PPDU.
  16979. * @tx_retry_bytes : total retried bytes in the PPDU.
  16980. * @tx_failed_bytes : total failed bytes in the PPDU.
  16981. * @tx_ratecode : rate code used for the PPDU.
  16982. * @is_ampdu : Indicates PPDU is AMPDU or not.
  16983. * @ba_ack_failed : BA/ACK failed for this PPDU
  16984. * b00 -> BA received
  16985. * b01 -> BA failed once
  16986. * b10 -> BA failed twice, when HW retry is enabled.
  16987. * @bw : BW
  16988. * b00 -> 20 MHz
  16989. * b01 -> 40 MHz
  16990. * b10 -> 80 MHz
  16991. * b11 -> 160 MHz (or 80+80)
  16992. * @sg : SGI enabled
  16993. * @s : skipped ratectrl
  16994. * @peer_id : peer id
  16995. * @tx_success_msdus : successful MSDUs
  16996. * @tx_retry_msdus : retried MSDUs
  16997. * @tx_failed_msdus : MSDUs dropped in FW after max retry
  16998. * @tx_duration : Tx duration for the PPDU (microsecond units)
  16999. */
  17000. /**
  17001. * @brief target -> host backpressure event
  17002. *
  17003. * MSG_TYPE => HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND
  17004. *
  17005. * @details
  17006. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID message is sent by the target when
  17007. * continuous backpressure is seen in the LMAC/ UMAC rings software rings.
  17008. * This message will only be sent if the backpressure condition has existed
  17009. * continuously for an initial period (100 ms).
  17010. * Repeat messages with updated information will be sent after each
  17011. * subsequent period (100 ms) as long as the backpressure remains unabated.
  17012. * This message indicates the ring id along with current head and tail index
  17013. * locations (i.e. write and read indices).
  17014. * The backpressure time indicates the time in ms for which continuous
  17015. * backpressure has been observed in the ring.
  17016. *
  17017. * The message format is as follows:
  17018. *
  17019. * |31 24|23 16|15 8|7 0|
  17020. * |----------------+----------------+----------------+----------------|
  17021. * | ring_id | ring_type | pdev_id | msg_type |
  17022. * |-------------------------------------------------------------------|
  17023. * | tail_idx | head_idx |
  17024. * |-------------------------------------------------------------------|
  17025. * | backpressure_time_ms |
  17026. * |-------------------------------------------------------------------|
  17027. *
  17028. * The message is interpreted as follows:
  17029. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  17030. * (HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND)
  17031. * b'8:15 - pdev_id: 0 indicates msg is for UMAC ring.
  17032. * 1, 2, 3 indicates pdev_id 0,1,2 and
  17033. * the msg is for LMAC ring.
  17034. * b'16:23 - ring_type: Refer to enum htt_backpressure_ring_type.
  17035. * b'24:31 - ring_id: Refer enum htt_backpressure_umac_ring_id/
  17036. * htt_backpressure_lmac_ring_id. This represents
  17037. * the ring id for which continuous backpressure
  17038. * is seen
  17039. *
  17040. * dword1 - b'0:15 - head_idx: This indicates the current head index of
  17041. * the ring indicated by the ring_id
  17042. *
  17043. * dword1 - b'16:31 - tail_idx: This indicates the current tail index of
  17044. * the ring indicated by the ring id
  17045. *
  17046. * dword2 - b'0:31 - backpressure_time_ms: Indicates how long continuous
  17047. * backpressure has been seen in the ring
  17048. * indicated by the ring_id.
  17049. * Units = milliseconds
  17050. */
  17051. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_M 0x0000ff00
  17052. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_S 8
  17053. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_M 0x00ff0000
  17054. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_S 16
  17055. #define HTT_T2H_RX_BKPRESSURE_RINGID_M 0xff000000
  17056. #define HTT_T2H_RX_BKPRESSURE_RINGID_S 24
  17057. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M 0x0000ffff
  17058. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S 0
  17059. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M 0xffff0000
  17060. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S 16
  17061. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_M 0xffffffff
  17062. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_S 0
  17063. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_SET(word, value) \
  17064. do { \
  17065. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_PDEV_ID, value); \
  17066. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_PDEV_ID_S; \
  17067. } while (0)
  17068. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_GET(word) \
  17069. (((word) & HTT_T2H_RX_BKPRESSURE_PDEV_ID_M) >> \
  17070. HTT_T2H_RX_BKPRESSURE_PDEV_ID_S)
  17071. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_SET(word, value) \
  17072. do { \
  17073. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RING_TYPE, value); \
  17074. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RING_TYPE_S; \
  17075. } while (0)
  17076. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_GET(word) \
  17077. (((word) & HTT_T2H_RX_BKPRESSURE_RING_TYPE_M) >> \
  17078. HTT_T2H_RX_BKPRESSURE_RING_TYPE_S)
  17079. #define HTT_T2H_RX_BKPRESSURE_RINGID_SET(word, value) \
  17080. do { \
  17081. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RINGID, value); \
  17082. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RINGID_S; \
  17083. } while (0)
  17084. #define HTT_T2H_RX_BKPRESSURE_RINGID_GET(word) \
  17085. (((word) & HTT_T2H_RX_BKPRESSURE_RINGID_M) >> \
  17086. HTT_T2H_RX_BKPRESSURE_RINGID_S)
  17087. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_SET(word, value) \
  17088. do { \
  17089. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_HEAD_IDX, value); \
  17090. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S; \
  17091. } while (0)
  17092. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_GET(word) \
  17093. (((word) & HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M) >> \
  17094. HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S)
  17095. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_SET(word, value) \
  17096. do { \
  17097. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TAIL_IDX, value); \
  17098. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S; \
  17099. } while (0)
  17100. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_GET(word) \
  17101. (((word) & HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M) >> \
  17102. HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S)
  17103. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_SET(word, value) \
  17104. do { \
  17105. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TIME_MS, value); \
  17106. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TIME_MS_S; \
  17107. } while (0)
  17108. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_GET(word) \
  17109. (((word) & HTT_T2H_RX_BKPRESSURE_TIME_MS_M) >> \
  17110. HTT_T2H_RX_BKPRESSURE_TIME_MS_S)
  17111. enum htt_backpressure_ring_type {
  17112. HTT_SW_RING_TYPE_UMAC,
  17113. HTT_SW_RING_TYPE_LMAC,
  17114. HTT_SW_RING_TYPE_MAX,
  17115. };
  17116. /* Ring id for which the message is sent to host */
  17117. enum htt_backpressure_umac_ringid {
  17118. HTT_SW_RING_IDX_REO_REO2SW1_RING,
  17119. HTT_SW_RING_IDX_REO_REO2SW2_RING,
  17120. HTT_SW_RING_IDX_REO_REO2SW3_RING,
  17121. HTT_SW_RING_IDX_REO_REO2SW4_RING,
  17122. HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
  17123. HTT_SW_RING_IDX_REO_REO2TCL_RING,
  17124. HTT_SW_RING_IDX_REO_REO2FW_RING,
  17125. HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
  17126. HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
  17127. HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
  17128. HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
  17129. HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
  17130. HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
  17131. HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
  17132. HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
  17133. HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
  17134. HTT_SW_RING_IDX_REO_REO_CMD_RING,
  17135. HTT_SW_RING_IDX_REO_REO_STATUS_RING,
  17136. HTT_SW_UMAC_RING_IDX_MAX,
  17137. };
  17138. enum htt_backpressure_lmac_ringid {
  17139. HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
  17140. HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
  17141. HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
  17142. HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
  17143. HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
  17144. HTT_SW_RING_IDX_RXDMA2FW_RING,
  17145. HTT_SW_RING_IDX_RXDMA2SW_RING,
  17146. HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
  17147. HTT_SW_RING_IDX_RXDMA2REO_RING,
  17148. HTT_SW_RING_IDX_MONITOR_STATUS_RING,
  17149. HTT_SW_RING_IDX_MONITOR_BUF_RING,
  17150. HTT_SW_RING_IDX_MONITOR_DESC_RING,
  17151. HTT_SW_RING_IDX_MONITOR_DEST_RING,
  17152. HTT_SW_LMAC_RING_IDX_MAX,
  17153. };
  17154. PREPACK struct htt_t2h_msg_bkpressure_event_ind_t {
  17155. A_UINT32 msg_type: 8, /* HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND */
  17156. pdev_id: 8,
  17157. ring_type: 8, /* htt_backpressure_ring_type */
  17158. /*
  17159. * ring_id holds an enum value from either
  17160. * htt_backpressure_umac_ringid or
  17161. * htt_backpressure_lmac_ringid, based on
  17162. * the ring_type setting.
  17163. */
  17164. ring_id: 8;
  17165. A_UINT16 head_idx;
  17166. A_UINT16 tail_idx;
  17167. A_UINT32 backpressure_time_ms; /* Time in milliseconds for which backpressure is seen continuously */
  17168. } POSTPACK;
  17169. /*
  17170. * Defines two 32 bit words that can be used by the target to indicate a per
  17171. * user RU allocation and rate information.
  17172. *
  17173. * This information is currently provided in the "sw_response_reference_ptr"
  17174. * (word 0) and "sw_response_reference_ptr_ext" (word 1) fields of the
  17175. * "rx_ppdu_end_user_stats" TLV.
  17176. *
  17177. * VALID:
  17178. * The consumer of these words must explicitly check the valid bit,
  17179. * and only attempt interpretation of any of the remaining fields if
  17180. * the valid bit is set to 1.
  17181. *
  17182. * VERSION:
  17183. * The consumer of these words must also explicitly check the version bit,
  17184. * and only use the V0 definition if the VERSION field is set to 0.
  17185. *
  17186. * Version 1 is currently undefined, with the exception of the VALID and
  17187. * VERSION fields.
  17188. *
  17189. * Version 0:
  17190. *
  17191. * The fields below are duplicated per BW.
  17192. *
  17193. * The consumer must determine which BW field to use, based on the UL OFDMA
  17194. * PPDU BW indicated by HW.
  17195. *
  17196. * RU_START: RU26 start index for the user.
  17197. * Note that this is always using the RU26 index, regardless
  17198. * of the actual RU assigned to the user
  17199. * (i.e. the second RU52 is RU_START 2, RU_SIZE
  17200. * HTT_UL_OFDMA_V0_RU_SIZE_RU_52)
  17201. *
  17202. * For example, 20MHz (the value in the top row is RU_START)
  17203. *
  17204. * RU Size 0 (26): |0|1|2|3|4|5|6|7|8|
  17205. * RU Size 1 (52): | | | | | |
  17206. * RU Size 2 (106): | | | |
  17207. * RU Size 3 (242): | |
  17208. *
  17209. * RU_SIZE: Indicates the RU size, as defined by enum
  17210. * htt_ul_ofdma_user_info_ru_size.
  17211. *
  17212. * LDPC: LDPC enabled (if 0, BCC is used)
  17213. *
  17214. * DCM: DCM enabled
  17215. *
  17216. * |31 | 30|29 23|22 19|18 16|15 9| 8 | 7 |6 3|2 0|
  17217. * |---------------------------------+--------------------------------|
  17218. * |Ver|Valid| FW internal |
  17219. * |---------------------------------+--------------------------------|
  17220. * | reserved |Trig Type|RU SIZE| RU START |DCM|LDPC|MCS |NSS|
  17221. * |---------------------------------+--------------------------------|
  17222. */
  17223. enum htt_ul_ofdma_user_info_ru_size {
  17224. HTT_UL_OFDMA_V0_RU_SIZE_RU_26,
  17225. HTT_UL_OFDMA_V0_RU_SIZE_RU_52,
  17226. HTT_UL_OFDMA_V0_RU_SIZE_RU_106,
  17227. HTT_UL_OFDMA_V0_RU_SIZE_RU_242,
  17228. HTT_UL_OFDMA_V0_RU_SIZE_RU_484,
  17229. HTT_UL_OFDMA_V0_RU_SIZE_RU_996,
  17230. HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  17231. };
  17232. /* htt_up_ofdma_user_info_v0 provides an abstract view of the info */
  17233. struct htt_ul_ofdma_user_info_v0 {
  17234. A_UINT32 word0;
  17235. A_UINT32 word1;
  17236. };
  17237. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0 \
  17238. A_UINT32 w0_fw_rsvd:30; \
  17239. A_UINT32 w0_valid:1; \
  17240. A_UINT32 w0_version:1;
  17241. struct htt_ul_ofdma_user_info_v0_bitmap_w0 {
  17242. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  17243. };
  17244. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1 \
  17245. A_UINT32 w1_nss:3; \
  17246. A_UINT32 w1_mcs:4; \
  17247. A_UINT32 w1_ldpc:1; \
  17248. A_UINT32 w1_dcm:1; \
  17249. A_UINT32 w1_ru_start:7; \
  17250. A_UINT32 w1_ru_size:3; \
  17251. A_UINT32 w1_trig_type:4; \
  17252. A_UINT32 w1_unused:9;
  17253. struct htt_ul_ofdma_user_info_v0_bitmap_w1 {
  17254. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  17255. };
  17256. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0 \
  17257. A_UINT32 w0_fw_rsvd:27; \
  17258. A_UINT32 w0_sub_version:3; /* set to a value of “0” on WKK/Beryllium targets (future expansion) */ \
  17259. A_UINT32 w0_valid:1; /* field aligns with V0 definition */ \
  17260. A_UINT32 w0_version:1; /* set to a value of “1” to indicate picking htt_ul_ofdma_user_info_v1_bitmap (field aligns with V0 definition) */
  17261. struct htt_ul_ofdma_user_info_v1_bitmap_w0 {
  17262. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  17263. };
  17264. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1 \
  17265. A_UINT32 w1_unused_0_to_18:19; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */ \
  17266. A_UINT32 w1_trig_type:4; \
  17267. A_UINT32 w1_unused_23_to_31:9; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */
  17268. struct htt_ul_ofdma_user_info_v1_bitmap_w1 {
  17269. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  17270. };
  17271. /* htt_ul_ofdma_user_info_v0_bitmap shows what bitfields are within the info */
  17272. PREPACK struct htt_ul_ofdma_user_info_v0_bitmap {
  17273. union {
  17274. A_UINT32 word0;
  17275. struct {
  17276. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  17277. };
  17278. };
  17279. union {
  17280. A_UINT32 word1;
  17281. struct {
  17282. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  17283. };
  17284. };
  17285. } POSTPACK;
  17286. /*
  17287. * htt_ul_ofdma_user_info_v1_bitmap bits are aligned to
  17288. * htt_ul_ofdma_user_info_v0_bitmap, based on the w0_version
  17289. * this should be picked.
  17290. */
  17291. PREPACK struct htt_ul_ofdma_user_info_v1_bitmap {
  17292. union {
  17293. A_UINT32 word0;
  17294. struct {
  17295. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  17296. };
  17297. };
  17298. union {
  17299. A_UINT32 word1;
  17300. struct {
  17301. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  17302. };
  17303. };
  17304. } POSTPACK;
  17305. enum HTT_UL_OFDMA_TRIG_TYPE {
  17306. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BASIC = 0,
  17307. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BFRP,
  17308. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_BAR,
  17309. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_RTS_CTS,
  17310. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BSR,
  17311. };
  17312. #define HTT_UL_OFDMA_USER_INFO_V0_SZ (sizeof(struct htt_ul_ofdma_user_info_v0))
  17313. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M 0x0000ffff
  17314. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S 0
  17315. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M 0x40000000
  17316. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S 30
  17317. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M 0x80000000
  17318. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S 31
  17319. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M 0x00000007
  17320. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S 0
  17321. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M 0x00000078
  17322. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S 3
  17323. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M 0x00000080
  17324. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S 7
  17325. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M 0x00000100
  17326. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S 8
  17327. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M 0x0000fe00
  17328. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S 9
  17329. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M 0x00070000
  17330. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S 16
  17331. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M 0x00780000
  17332. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S 19
  17333. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_M 0xff800000
  17334. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_S 23
  17335. /*--- word 0 ---*/
  17336. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_GET(word) \
  17337. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)
  17338. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_SET(word, _val) \
  17339. do { \
  17340. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL, _val); \
  17341. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)); \
  17342. } while (0)
  17343. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_GET(word) \
  17344. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)
  17345. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_SET(word, _val) \
  17346. do { \
  17347. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VALID, _val); \
  17348. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)); \
  17349. } while (0)
  17350. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_GET(word) \
  17351. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)
  17352. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_SET(word, _val) \
  17353. do { \
  17354. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VER, _val); \
  17355. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)); \
  17356. } while (0)
  17357. /*--- word 1 ---*/
  17358. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_GET(word) \
  17359. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)
  17360. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_SET(word, _val) \
  17361. do { \
  17362. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_NSS, _val); \
  17363. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)); \
  17364. } while (0)
  17365. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_GET(word) \
  17366. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)
  17367. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_SET(word, _val) \
  17368. do { \
  17369. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_MCS, _val); \
  17370. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)); \
  17371. } while (0)
  17372. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_GET(word) \
  17373. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)
  17374. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_SET(word, _val) \
  17375. do { \
  17376. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC, _val); \
  17377. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)); \
  17378. } while (0)
  17379. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_GET(word) \
  17380. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)
  17381. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_SET(word, _val) \
  17382. do { \
  17383. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_DCM, _val); \
  17384. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)); \
  17385. } while (0)
  17386. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_GET(word) \
  17387. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)
  17388. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_SET(word, _val) \
  17389. do { \
  17390. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START, _val); \
  17391. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)); \
  17392. } while (0)
  17393. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_GET(word) \
  17394. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)
  17395. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_SET(word, _val) \
  17396. do { \
  17397. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE, _val); \
  17398. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)); \
  17399. } while (0)
  17400. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_GET(word) \
  17401. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S)
  17402. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_SET(word, _val) \
  17403. do { \
  17404. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP, _val); \
  17405. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP_S)); \
  17406. } while (0)
  17407. /**
  17408. * @brief target -> host channel calibration data message
  17409. *
  17410. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CALDATA
  17411. *
  17412. * @brief host -> target channel calibration data message
  17413. *
  17414. * MSG_TYPE => HTT_H2T_MSG_TYPE_CHAN_CALDATA
  17415. *
  17416. * @details
  17417. * The following field definitions describe the format of the channel
  17418. * calibration data message sent from the target to the host when
  17419. * MSG_TYPE is HTT_T2H_MSG_TYPE_CHAN_CALDATA, and sent from the host
  17420. * to the target when MSG_TYPE is HTT_H2T_MSG_TYPE_CHAN_CALDATA.
  17421. * The message is defined as htt_chan_caldata_msg followed by a variable
  17422. * number of 32-bit character values.
  17423. *
  17424. * |31 21|20|19 16|15 13| 12|11 8|7 0|
  17425. * |------------------------------------------------------------------|
  17426. * | rsv | A| frag | rsv |ck_v| sub_type| msg type |
  17427. * |------------------------------------------------------------------|
  17428. * | payload size | mhz |
  17429. * |------------------------------------------------------------------|
  17430. * | center frequency 2 | center frequency 1 |
  17431. * |------------------------------------------------------------------|
  17432. * | check sum |
  17433. * |------------------------------------------------------------------|
  17434. * | payload |
  17435. * |------------------------------------------------------------------|
  17436. * message info field:
  17437. * - MSG_TYPE
  17438. * Bits 7:0
  17439. * Purpose: identifies this as a channel calibration data message
  17440. * Value: 0x25 (HTT_T2H_MSG_TYPE_CHAN_CALDATA)
  17441. * 0x14 (HTT_H2T_MSG_TYPE_CHAN_CALDATA)
  17442. * - SUB_TYPE
  17443. * Bits 11:8
  17444. * Purpose: T2H: indicates whether target is providing chan cal data
  17445. * to the host to store, or requesting that the host
  17446. * download previously-stored data.
  17447. * H2T: indicates whether the host is providing the requested
  17448. * channel cal data, or if it is rejecting the data
  17449. * request because it does not have the requested data.
  17450. * Value: see HTT_T2H_MSG_CHAN_CALDATA_xxx defs
  17451. * - CHKSUM_VALID
  17452. * Bit 12
  17453. * Purpose: indicates if the checksum field is valid
  17454. * value:
  17455. * - FRAG
  17456. * Bit 19:16
  17457. * Purpose: indicates the fragment index for message
  17458. * value: 0 for first fragment, 1 for second fragment, ...
  17459. * - APPEND
  17460. * Bit 20
  17461. * Purpose: indicates if this is the last fragment
  17462. * value: 0 = final fragment, 1 = more fragments will be appended
  17463. *
  17464. * channel and payload size field
  17465. * - MHZ
  17466. * Bits 15:0
  17467. * Purpose: indicates the channel primary frequency
  17468. * Value:
  17469. * - PAYLOAD_SIZE
  17470. * Bits 31:16
  17471. * Purpose: indicates the bytes of calibration data in payload
  17472. * Value:
  17473. *
  17474. * center frequency field
  17475. * - CENTER FREQUENCY 1
  17476. * Bits 15:0
  17477. * Purpose: indicates the channel center frequency
  17478. * Value: channel center frequency, in MHz units
  17479. * - CENTER FREQUENCY 2
  17480. * Bits 31:16
  17481. * Purpose: indicates the secondary channel center frequency,
  17482. * only for 11acvht 80plus80 mode
  17483. * Value: secondary channel center frequency, in MHz units, if applicable
  17484. *
  17485. * checksum field
  17486. * - CHECK_SUM
  17487. * Bits 31:0
  17488. * Purpose: check the payload data, it is just for this fragment.
  17489. * This is intended for the target to check that the channel
  17490. * calibration data returned by the host is the unmodified data
  17491. * that was previously provided to the host by the target.
  17492. * value: checksum of fragment payload
  17493. */
  17494. PREPACK struct htt_chan_caldata_msg {
  17495. /* DWORD 0: message info */
  17496. A_UINT32
  17497. msg_type: 8,
  17498. sub_type: 4 ,
  17499. chksum_valid: 1, /** 1:valid, 0:invalid */
  17500. reserved1: 3,
  17501. frag_idx: 4, /** fragment index for calibration data */
  17502. appending: 1, /** 0: no fragment appending,
  17503. * 1: extra fragment appending */
  17504. reserved2: 11;
  17505. /* DWORD 1: channel and payload size */
  17506. A_UINT32
  17507. mhz: 16, /** primary 20 MHz channel frequency in mhz */
  17508. payload_size: 16; /** unit: bytes */
  17509. /* DWORD 2: center frequency */
  17510. A_UINT32
  17511. band_center_freq1: 16, /** Center frequency 1 in MHz */
  17512. band_center_freq2: 16; /** Center frequency 2 in MHz,
  17513. * valid only for 11acvht 80plus80 mode */
  17514. /* DWORD 3: check sum */
  17515. A_UINT32 chksum;
  17516. /* variable length for calibration data */
  17517. A_UINT32 payload[1/* or more */];
  17518. } POSTPACK;
  17519. /* T2H SUBTYPE */
  17520. #define HTT_T2H_MSG_CHAN_CALDATA_REQ 0
  17521. #define HTT_T2H_MSG_CHAN_CALDATA_UPLOAD 1
  17522. /* H2T SUBTYPE */
  17523. #define HTT_H2T_MSG_CHAN_CALDATA_REJ 0
  17524. #define HTT_H2T_MSG_CHAN_CALDATA_DOWNLOAD 1
  17525. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_S 8
  17526. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_M 0x00000f00
  17527. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_GET(_var) \
  17528. (((_var) & HTT_CHAN_CALDATA_MSG_SUB_TYPE_M) >> HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)
  17529. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_SET(_var, _val) \
  17530. do { \
  17531. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_SUB_TYPE, _val); \
  17532. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)); \
  17533. } while (0)
  17534. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_S 12
  17535. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_M 0x00001000
  17536. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_GET(_var) \
  17537. (((_var) & HTT_CHAN_CALDATA_MSG_CHKSUM_V_M) >> HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)
  17538. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_SET(_var, _val) \
  17539. do { \
  17540. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_CHKSUM_V, _val); \
  17541. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)); \
  17542. } while (0)
  17543. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_S 16
  17544. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_M 0x000f0000
  17545. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_GET(_var) \
  17546. (((_var) & HTT_CHAN_CALDATA_MSG_FRAG_IDX_M) >> HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)
  17547. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_SET(_var, _val) \
  17548. do { \
  17549. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FRAG_IDX, _val); \
  17550. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)); \
  17551. } while (0)
  17552. #define HTT_CHAN_CALDATA_MSG_APPENDING_S 20
  17553. #define HTT_CHAN_CALDATA_MSG_APPENDING_M 0x00100000
  17554. #define HTT_CHAN_CALDATA_MSG_APPENDING_GET(_var) \
  17555. (((_var) & HTT_CHAN_CALDATA_MSG_APPENDING_M) >> HTT_CHAN_CALDATA_MSG_APPENDING_S)
  17556. #define HTT_CHAN_CALDATA_MSG_APPENDING_SET(_var, _val) \
  17557. do { \
  17558. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_APPENDING, _val); \
  17559. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_APPENDING_S)); \
  17560. } while (0)
  17561. #define HTT_CHAN_CALDATA_MSG_MHZ_S 0
  17562. #define HTT_CHAN_CALDATA_MSG_MHZ_M 0x0000ffff
  17563. #define HTT_CHAN_CALDATA_MSG_MHZ_GET(_var) \
  17564. (((_var) & HTT_CHAN_CALDATA_MSG_MHZ_M) >> HTT_CHAN_CALDATA_MSG_MHZ_S)
  17565. #define HTT_CHAN_CALDATA_MSG_MHZ_SET(_var, _val) \
  17566. do { \
  17567. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_MHZ, _val); \
  17568. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_MHZ_S)); \
  17569. } while (0)
  17570. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_S 16
  17571. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_M 0xffff0000
  17572. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_GET(_var) \
  17573. (((_var) & HTT_CHAN_CALDATA_MSG_PLD_SIZE_M) >> HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)
  17574. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_SET(_var, _val) \
  17575. do { \
  17576. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_PLD_SIZE, _val); \
  17577. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)); \
  17578. } while (0)
  17579. #define HTT_CHAN_CALDATA_MSG_FREQ1_S 0
  17580. #define HTT_CHAN_CALDATA_MSG_FREQ1_M 0x0000ffff
  17581. #define HTT_CHAN_CALDATA_MSG_FREQ1_GET(_var) \
  17582. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ1_M) >> HTT_CHAN_CALDATA_MSG_FREQ1_S)
  17583. #define HTT_CHAN_CALDATA_MSG_FREQ1_SET(_var, _val) \
  17584. do { \
  17585. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ1, _val); \
  17586. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ1_S)); \
  17587. } while (0)
  17588. #define HTT_CHAN_CALDATA_MSG_FREQ2_S 16
  17589. #define HTT_CHAN_CALDATA_MSG_FREQ2_M 0xffff0000
  17590. #define HTT_CHAN_CALDATA_MSG_FREQ2_GET(_var) \
  17591. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ2_M) >> HTT_CHAN_CALDATA_MSG_FREQ2_S)
  17592. #define HTT_CHAN_CALDATA_MSG_FREQ2_SET(_var, _val) \
  17593. do { \
  17594. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ2, _val); \
  17595. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ2_S)); \
  17596. } while (0)
  17597. /**
  17598. * @brief target -> host FSE CMEM based send
  17599. *
  17600. * MSG_TYPE => HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND
  17601. *
  17602. * @details
  17603. * HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND message is sent by the target when
  17604. * FSE placement in CMEM is enabled.
  17605. *
  17606. * This message sends the non-secure CMEM base address.
  17607. * It will be sent to host in response to message
  17608. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG.
  17609. * The message would appear as follows:
  17610. *
  17611. * |31 24|23 16|15 8|7 0|
  17612. * |----------------+----------------+----------------+----------------|
  17613. * | reserved | num_entries | msg_type |
  17614. * |----------------+----------------+----------------+----------------|
  17615. * | base_address_lo |
  17616. * |----------------+----------------+----------------+----------------|
  17617. * | base_address_hi |
  17618. * |-------------------------------------------------------------------|
  17619. *
  17620. * The message is interpreted as follows:
  17621. * dword0 - b'0:7 - msg_type: This will be set to 0x27
  17622. * (HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND)
  17623. * b'8:15 - number_entries: Indicated the number of entries
  17624. * programmed.
  17625. * b'16:31 - reserved.
  17626. * dword1 - b'0:31 - base_address_lo: Indicate lower 32 bits of
  17627. * CMEM base address
  17628. * dword2 - b'0:31 - base_address_hi: Indicate upper 32 bits of
  17629. * CMEM base address
  17630. */
  17631. PREPACK struct htt_cmem_base_send_t {
  17632. A_UINT32 msg_type: 8,
  17633. num_entries: 8,
  17634. reserved: 16;
  17635. A_UINT32 base_address_lo;
  17636. A_UINT32 base_address_hi;
  17637. } POSTPACK;
  17638. #define HTT_CMEM_BASE_SEND_SIZE (sizeof(struct htt_cmem_base_send_t))
  17639. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_M 0x0000FF00
  17640. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_S 8
  17641. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_GET(_var) \
  17642. (((_var) & HTT_CMEM_BASE_SEND_NUM_ENTRIES_M) >> \
  17643. HTT_CMEM_BASE_SEND_NUM_ENTRIES_S)
  17644. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_SET(_var, _val) \
  17645. do { \
  17646. HTT_CHECK_SET_VAL(HTT_CMEM_BASE_SEND_NUM_ENTRIES, _val); \
  17647. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  17648. } while (0)
  17649. /**
  17650. * @brief - HTT PPDU ID format
  17651. *
  17652. * @details
  17653. * The following field definitions describe the format of the PPDU ID.
  17654. * The PPDU ID is truncated to 24 bits for TLVs from TQM.
  17655. *
  17656. * |31 30|29 24| 23|22 21|20 19|18 17|16 12|11 0|
  17657. * +--------------------------------------------------------------------------
  17658. * |rsvd |seq_cmd_type|tqm_cmd|rsvd |seq_idx|mac_id| hwq_ id | sch id |
  17659. * +--------------------------------------------------------------------------
  17660. *
  17661. * sch id :Schedule command id
  17662. * Bits [11 : 0] : monotonically increasing counter to track the
  17663. * PPDU posted to a specific transmit queue.
  17664. *
  17665. * hwq_id: Hardware Queue ID.
  17666. * Bits [16 : 12] : Indicates the queue id in the hardware transmit queue.
  17667. *
  17668. * mac_id: MAC ID
  17669. * Bits [18 : 17] : LMAC ID obtained from the whal_mac_struct
  17670. *
  17671. * seq_idx: Sequence index.
  17672. * Bits [21 : 19] : Sequence index indicates all the PPDU belonging to
  17673. * a particular TXOP.
  17674. *
  17675. * tqm_cmd: HWSCH/TQM flag.
  17676. * Bit [23] : Always set to 0.
  17677. *
  17678. * seq_cmd_type: Sequence command type.
  17679. * Bit [29 : 24] : Indicates the frame type for the current sequence.
  17680. * Refer to enum HTT_STATS_FTYPE for values.
  17681. */
  17682. PREPACK struct htt_ppdu_id {
  17683. A_UINT32
  17684. sch_id: 12,
  17685. hwq_id: 5,
  17686. mac_id: 2,
  17687. seq_idx: 2,
  17688. reserved1: 2,
  17689. tqm_cmd: 1,
  17690. seq_cmd_type: 6,
  17691. reserved2: 2;
  17692. } POSTPACK;
  17693. #define HTT_PPDU_ID_SCH_ID_S 0
  17694. #define HTT_PPDU_ID_SCH_ID_M 0x00000fff
  17695. #define HTT_PPDU_ID_SCH_ID_GET(_var) \
  17696. (((_var) & HTT_PPDU_ID_SCH_ID_M) >> HTT_PPDU_ID_SCH_ID_S)
  17697. #define HTT_PPDU_ID_SCH_ID_SET(_var, _val) \
  17698. do { \
  17699. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SCH_ID, _val); \
  17700. ((_var) |= ((_val) << HTT_PPDU_ID_SCH_ID_S)); \
  17701. } while (0)
  17702. #define HTT_PPDU_ID_HWQ_ID_S 12
  17703. #define HTT_PPDU_ID_HWQ_ID_M 0x0001f000
  17704. #define HTT_PPDU_ID_HWQ_ID_GET(_var) \
  17705. (((_var) & HTT_PPDU_ID_HWQ_ID_M) >> HTT_PPDU_ID_HWQ_ID_S)
  17706. #define HTT_PPDU_ID_HWQ_ID_SET(_var, _val) \
  17707. do { \
  17708. HTT_CHECK_SET_VAL(HTT_PPDU_ID_HWQ_ID, _val); \
  17709. ((_var) |= ((_val) << HTT_PPDU_ID_HWQ_ID_S)); \
  17710. } while (0)
  17711. #define HTT_PPDU_ID_MAC_ID_S 17
  17712. #define HTT_PPDU_ID_MAC_ID_M 0x00060000
  17713. #define HTT_PPDU_ID_MAC_ID_GET(_var) \
  17714. (((_var) & HTT_PPDU_ID_MAC_ID_M) >> HTT_PPDU_ID_MAC_ID_S)
  17715. #define HTT_PPDU_ID_MAC_ID_SET(_var, _val) \
  17716. do { \
  17717. HTT_CHECK_SET_VAL(HTT_PPDU_ID_MAC_ID, _val); \
  17718. ((_var) |= ((_val) << HTT_PPDU_ID_MAC_ID_S)); \
  17719. } while (0)
  17720. #define HTT_PPDU_ID_SEQ_IDX_S 19
  17721. #define HTT_PPDU_ID_SEQ_IDX_M 0x00180000
  17722. #define HTT_PPDU_ID_SEQ_IDX_GET(_var) \
  17723. (((_var) & HTT_PPDU_ID_SEQ_IDX_M) >> HTT_PPDU_ID_SEQ_IDX_S)
  17724. #define HTT_PPDU_ID_SEQ_IDX_SET(_var, _val) \
  17725. do { \
  17726. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_IDX, _val); \
  17727. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_IDX_S)); \
  17728. } while (0)
  17729. #define HTT_PPDU_ID_TQM_CMD_S 23
  17730. #define HTT_PPDU_ID_TQM_CMD_M 0x00800000
  17731. #define HTT_PPDU_ID_TQM_CMD_GET(_var) \
  17732. (((_var) & HTT_PPDU_ID_TQM_CMD_M) >> HTT_PPDU_ID_TQM_CMD_S)
  17733. #define HTT_PPDU_ID_TQM_CMD_SET(_var, _val) \
  17734. do { \
  17735. HTT_CHECK_SET_VAL(HTT_PPDU_ID_TQM_CMD, _val); \
  17736. ((_var) |= ((_val) << HTT_PPDU_ID_TQM_CMD_S)); \
  17737. } while (0)
  17738. #define HTT_PPDU_ID_SEQ_CMD_TYPE_S 24
  17739. #define HTT_PPDU_ID_SEQ_CMD_TYPE_M 0x3f000000
  17740. #define HTT_PPDU_ID_SEQ_CMD_TYPE_GET(_var) \
  17741. (((_var) & HTT_PPDU_ID_SEQ_CMD_TYPE_M) >> HTT_PPDU_ID_SEQ_CMD_TYPE_S)
  17742. #define HTT_PPDU_ID_SEQ_CMD_TYPE_SET(_var, _val) \
  17743. do { \
  17744. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_CMD_TYPE, _val); \
  17745. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_CMD_TYPE_S)); \
  17746. } while (0)
  17747. /**
  17748. * @brief target -> RX PEER METADATA V0 format
  17749. * Host will know the peer metadata version from the wmi_service_ready_ext2
  17750. * message from target, and will confirm to the target which peer metadata
  17751. * version to use in the wmi_init message.
  17752. *
  17753. * The following diagram shows the format of the RX PEER METADATA.
  17754. *
  17755. * |31 24|23 16|15 8|7 0|
  17756. * |-----------------------------------------------------------------------|
  17757. * | Reserved | VDEV ID | PEER ID |
  17758. * |-----------------------------------------------------------------------|
  17759. */
  17760. PREPACK struct htt_rx_peer_metadata_v0 {
  17761. A_UINT32
  17762. peer_id: 16,
  17763. vdev_id: 8,
  17764. reserved1: 8;
  17765. } POSTPACK;
  17766. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_S 0
  17767. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_M 0x0000ffff
  17768. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_GET(_var) \
  17769. (((_var) & HTT_RX_PEER_META_DATA_V0_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V0_PEER_ID_S)
  17770. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_SET(_var, _val) \
  17771. do { \
  17772. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_PEER_ID, _val); \
  17773. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_PEER_ID_S)); \
  17774. } while (0)
  17775. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_S 16
  17776. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_M 0x00ff0000
  17777. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_GET(_var) \
  17778. (((_var) & HTT_RX_PEER_META_DATA_V0_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)
  17779. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_SET(_var, _val) \
  17780. do { \
  17781. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_VDEV_ID, _val); \
  17782. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)); \
  17783. } while (0)
  17784. /**
  17785. * @brief target -> RX PEER METADATA V1 format
  17786. * Host will know the peer metadata version from the wmi_service_ready_ext2
  17787. * message from target, and will confirm to the target which peer metadata
  17788. * version to use in the wmi_init message.
  17789. *
  17790. * The following diagram shows the format of the RX PEER METADATA V1 format.
  17791. *
  17792. * |31 29|28 26|25 24|23 16|15 14| 13 |12 0|
  17793. * |---------------------------------------------------------------------------|
  17794. * |Rsvd2|CHIP ID|LMAC ID|VDEV ID|logical_link_id|ML PEER|SW PEER ID/ML PEER ID|
  17795. * |---------------------------------------------------------------------------|
  17796. */
  17797. PREPACK struct htt_rx_peer_metadata_v1 {
  17798. A_UINT32
  17799. peer_id: 13,
  17800. ml_peer_valid: 1,
  17801. logical_link_id: 2,
  17802. vdev_id: 8,
  17803. lmac_id: 2,
  17804. chip_id: 3,
  17805. reserved2: 3;
  17806. } POSTPACK;
  17807. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_S 0
  17808. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_M 0x00001fff
  17809. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_GET(_var) \
  17810. (((_var) & HTT_RX_PEER_META_DATA_V1_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1_PEER_ID_S)
  17811. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_SET(_var, _val) \
  17812. do { \
  17813. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_PEER_ID, _val); \
  17814. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_PEER_ID_S)); \
  17815. } while (0)
  17816. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S 13
  17817. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M 0x00002000
  17818. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_GET(_var) \
  17819. (((_var) & HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)
  17820. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_SET(_var, _val) \
  17821. do { \
  17822. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID, _val); \
  17823. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)); \
  17824. } while (0)
  17825. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_S 16
  17826. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_M 0x00ff0000
  17827. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_GET(_var) \
  17828. (((_var) & HTT_RX_PEER_META_DATA_V1_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)
  17829. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S 14
  17830. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M 0x0000c000
  17831. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_GET(_var) \
  17832. (((_var) & HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)
  17833. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_SET(_var, _val) \
  17834. do { \
  17835. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID, _val); \
  17836. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)); \
  17837. } while (0)
  17838. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_SET(_var, _val) \
  17839. do { \
  17840. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_VDEV_ID, _val); \
  17841. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)); \
  17842. } while (0)
  17843. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_S 24
  17844. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_M 0x03000000
  17845. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_GET(_var) \
  17846. (((_var) & HTT_RX_PEER_META_DATA_V1_LMAC_ID_M) >> HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)
  17847. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_SET(_var, _val) \
  17848. do { \
  17849. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LMAC_ID, _val); \
  17850. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)); \
  17851. } while (0)
  17852. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_S 26
  17853. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_M 0x1c000000
  17854. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_GET(_var) \
  17855. (((_var) & HTT_RX_PEER_META_DATA_V1_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)
  17856. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_SET(_var, _val) \
  17857. do { \
  17858. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_CHIP_ID, _val); \
  17859. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)); \
  17860. } while (0)
  17861. /**
  17862. * @brief target -> RX PEER METADATA V1A format
  17863. * Host will know the peer metadata version from the wmi_service_ready_ext2
  17864. * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
  17865. * and will confirm to the target which peer metadata version to use in the
  17866. * wmi_init message.
  17867. *
  17868. * The following diagram shows the format of the RX PEER METADATA V1A format.
  17869. *
  17870. * |31 29|28 26|25 22|21 14| 13 |12 0|
  17871. * |-------------------------------------------------------------------|
  17872. * |Rsvd2|CHIP ID|logical_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
  17873. * |-------------------------------------------------------------------|
  17874. */
  17875. PREPACK struct htt_rx_peer_metadata_v1a {
  17876. A_UINT32
  17877. peer_id: 13,
  17878. ml_peer_valid: 1,
  17879. vdev_id: 8,
  17880. logical_link_id: 4,
  17881. chip_id: 3,
  17882. reserved2: 3;
  17883. } POSTPACK;
  17884. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_S 0
  17885. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_M 0x00001fff
  17886. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_GET(_var) \
  17887. (((_var) & HTT_RX_PEER_META_DATA_V1A_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)
  17888. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_SET(_var, _val) \
  17889. do { \
  17890. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_PEER_ID, _val); \
  17891. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)); \
  17892. } while (0)
  17893. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S 13
  17894. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M 0x00002000
  17895. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_GET(_var) \
  17896. (((_var) & HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)
  17897. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_SET(_var, _val) \
  17898. do { \
  17899. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID, _val); \
  17900. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)); \
  17901. } while (0)
  17902. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S 14
  17903. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M 0x003fc000
  17904. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_GET(_var) \
  17905. (((_var) & HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)
  17906. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_SET(_var, _val) \
  17907. do { \
  17908. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_VDEV_ID, _val); \
  17909. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)); \
  17910. } while (0)
  17911. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S 22
  17912. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M 0x03C00000
  17913. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_GET(_var) \
  17914. (((_var) & HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)
  17915. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_SET(_var, _val) \
  17916. do { \
  17917. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID, _val); \
  17918. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)); \
  17919. } while (0)
  17920. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S 26
  17921. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M 0x1c000000
  17922. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_GET(_var) \
  17923. (((_var) & HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)
  17924. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_SET(_var, _val) \
  17925. do { \
  17926. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_CHIP_ID, _val); \
  17927. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)); \
  17928. } while (0)
  17929. /**
  17930. * @brief target -> RX PEER METADATA V1B format
  17931. * Host will know the peer metadata version from the wmi_service_ready_ext2
  17932. * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
  17933. * and will confirm to the target which peer metadata version to use in the
  17934. * wmi_init message.
  17935. *
  17936. * The following diagram shows the format of the RX PEER METADATA V1B format.
  17937. *
  17938. * |31 29|28 26|25 22|21 14| 13 |12 0|
  17939. * |--------------------------------------------------------------|
  17940. * |Rsvd2|CHIP ID|hw_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
  17941. * |--------------------------------------------------------------|
  17942. */
  17943. PREPACK struct htt_rx_peer_metadata_v1b {
  17944. A_UINT32
  17945. peer_id: 13,
  17946. ml_peer_valid: 1,
  17947. vdev_id: 8,
  17948. hw_link_id: 4,
  17949. chip_id: 3,
  17950. reserved2: 3;
  17951. } POSTPACK;
  17952. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_S 0
  17953. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_M 0x00001fff
  17954. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_GET(_var) \
  17955. (((_var) & HTT_RX_PEER_META_DATA_V1B_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)
  17956. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_SET(_var, _val) \
  17957. do { \
  17958. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_PEER_ID, _val); \
  17959. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)); \
  17960. } while (0)
  17961. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S 13
  17962. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M 0x00002000
  17963. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_GET(_var) \
  17964. (((_var) & HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)
  17965. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_SET(_var, _val) \
  17966. do { \
  17967. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID, _val); \
  17968. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)); \
  17969. } while (0)
  17970. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S 14
  17971. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M 0x003fc000
  17972. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_GET(_var) \
  17973. (((_var) & HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)
  17974. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_SET(_var, _val) \
  17975. do { \
  17976. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_VDEV_ID, _val); \
  17977. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)); \
  17978. } while (0)
  17979. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S 22
  17980. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M 0x03C00000
  17981. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_GET(_var) \
  17982. (((_var) & HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)
  17983. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_SET(_var, _val) \
  17984. do { \
  17985. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID, _val); \
  17986. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)); \
  17987. } while (0)
  17988. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S 26
  17989. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M 0x1c000000
  17990. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_GET(_var) \
  17991. (((_var) & HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)
  17992. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_SET(_var, _val) \
  17993. do { \
  17994. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_CHIP_ID, _val); \
  17995. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)); \
  17996. } while (0)
  17997. /* generic variables for masks and shifts for various fields */
  17998. extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_S;
  17999. extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_M;
  18000. extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_S;
  18001. extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_M;
  18002. /* generic function pointers to get/set values from rx peer metadata v0/v1/v1a/v1b */
  18003. extern A_UINT32 (*HTT_RX_PEER_META_DATA_PEER_ID_GET) (A_UINT32 var);
  18004. extern void (*HTT_RX_PEER_META_DATA_PEER_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18005. extern A_UINT32 (*HTT_RX_PEER_META_DATA_VDEV_ID_GET) (A_UINT32 var);
  18006. extern void (*HTT_RX_PEER_META_DATA_VDEV_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18007. extern A_UINT32 (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_GET) (A_UINT32 var);
  18008. extern void (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_SET) (A_UINT32 *var, A_UINT32 val);
  18009. extern A_UINT32 (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_GET) (A_UINT32 var);
  18010. extern void (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18011. extern A_UINT32 (*HTT_RX_PEER_META_DATA_LMAC_ID_GET) (A_UINT32 var);
  18012. extern void (*HTT_RX_PEER_META_DATA_LMAC_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18013. extern A_UINT32 (*HTT_RX_PEER_META_DATA_CHIP_ID_GET) (A_UINT32 var);
  18014. extern void (*HTT_RX_PEER_META_DATA_CHIP_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18015. extern A_UINT32 (*HTT_RX_PEER_META_DATA_HW_LINK_ID_GET) (A_UINT32 var);
  18016. extern void (*HTT_RX_PEER_META_DATA_HW_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18017. /*
  18018. * In some systems, the host SW wants to specify priorities between
  18019. * different MSDU / flow queues within the same peer-TID.
  18020. * The below enums are used for the host to identify to the target
  18021. * which MSDU queue's priority it wants to adjust.
  18022. */
  18023. /*
  18024. * The MSDUQ index describe index of TCL HW, where each index is
  18025. * used for queuing particular types of MSDUs.
  18026. * The different MSDU queue types are defined in HTT_MSDU_QTYPE.
  18027. */
  18028. enum HTT_MSDUQ_INDEX {
  18029. HTT_MSDUQ_INDEX_NON_UDP, /* NON UDP MSDUQ index */
  18030. HTT_MSDUQ_INDEX_UDP, /* UDP MSDUQ index */
  18031. HTT_MSDUQ_INDEX_CUSTOM_PRIO_0, /* Latency priority 0 index */
  18032. HTT_MSDUQ_INDEX_CUSTOM_PRIO_1, /* Latency priority 1 index */
  18033. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_0, /* High num TID cases/ MLO dedicate link cases */
  18034. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_1, /* High num TID cases/ MLO dedicate link cases */
  18035. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_2, /* High num TID cases/ MLO dedicate link cases */
  18036. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_3, /* High num TID cases/ MLO dedicate link cases */
  18037. HTT_MSDUQ_MAX_INDEX,
  18038. };
  18039. /* MSDU qtype definition */
  18040. enum HTT_MSDU_QTYPE {
  18041. /*
  18042. * The LATENCY_CRIT_0 and LATENCY_CRIT_1 queue types don't have a fixed
  18043. * relative priority. Instead, the relative priority of CRIT_0 versus
  18044. * CRIT_1 is controlled by the FW, through the configuration parameters
  18045. * it applies to the queues.
  18046. */
  18047. HTT_MSDU_QTYPE_LATENCY_CRIT_0, /* Specified MSDUQ index used for latency critical 0 */
  18048. HTT_MSDU_QTYPE_LATENCY_CRIT_1, /* Specified MSDUQ index used for latency critical 1 */
  18049. HTT_MSDU_QTYPE_UDP, /* Specifies MSDUQ index used for UDP flow */
  18050. HTT_MSDU_QTYPE_NON_UDP, /* Specifies MSDUQ index used for non-udp flow */
  18051. HTT_MSDU_QTYPE_HOL, /* Specified MSDUQ index used for Head of Line */
  18052. HTT_MSDU_QTYPE_USER_SPECIFIED, /* Specifies MSDUQ index used for advertising changeable flow type */
  18053. HTT_MSDU_QTYPE_HI_PRIO, /* Specifies MSDUQ index used for high priority flow type */
  18054. HTT_MSDU_QTYPE_LO_PRIO, /* Specifies MSDUQ index used for low priority flow type */
  18055. /* New MSDU_QTYPE should be added above this line */
  18056. /*
  18057. * Below QTYPE_MAX will increase if additional QTYPEs are defined
  18058. * in the future. Hence HTT_MSDU_QTYPE_MAX can't be used in
  18059. * any host/target message definitions. The QTYPE_MAX value can
  18060. * only be used internally within the host or within the target.
  18061. * If host or target find a qtype value is >= HTT_MSDU_QTYPE_MAX
  18062. * it must regard the unexpected value as a default qtype value,
  18063. * or ignore it.
  18064. */
  18065. HTT_MSDU_QTYPE_MAX,
  18066. HTT_MSDU_QTYPE_NOT_IN_USE = 255, /* corresponding MSDU index is not in use */
  18067. };
  18068. enum HTT_MSDUQ_LEGACY_FLOW_INDEX {
  18069. HTT_MSDUQ_LEGACY_HI_PRI_FLOW_INDEX = 0,
  18070. HTT_MSDUQ_LEGACY_LO_PRI_FLOW_INDEX = 1,
  18071. HTT_MSDUQ_LEGACY_UDP_FLOW_INDEX = 2,
  18072. HTT_MSDUQ_LEGACY_NON_UDP_FLOW_INDEX = 3,
  18073. };
  18074. /**
  18075. * @brief target -> host mlo timestamp offset indication
  18076. *
  18077. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  18078. *
  18079. * @details
  18080. * The following field definitions describe the format of the HTT target
  18081. * to host mlo timestamp offset indication message.
  18082. *
  18083. *
  18084. * |31 16|15 12|11 10|9 8|7 0 |
  18085. * |----------------------------------------------------------------------|
  18086. * | mac_clk_freq_mhz | rsvd |chip_id|pdev_id| msg type |
  18087. * |----------------------------------------------------------------------|
  18088. * | Sync time stamp lo in us |
  18089. * |----------------------------------------------------------------------|
  18090. * | Sync time stamp hi in us |
  18091. * |----------------------------------------------------------------------|
  18092. * | mlo time stamp offset lo in us |
  18093. * |----------------------------------------------------------------------|
  18094. * | mlo time stamp offset hi in us |
  18095. * |----------------------------------------------------------------------|
  18096. * | mlo time stamp offset clocks in clock ticks |
  18097. * |----------------------------------------------------------------------|
  18098. * |31 26|25 16|15 0 |
  18099. * |rsvd2 | mlo time stamp | mlo time stamp compensation in us |
  18100. * | | compensation in clks | |
  18101. * |----------------------------------------------------------------------|
  18102. * |31 22|21 0 |
  18103. * | rsvd 3 | mlo time stamp comp timer period |
  18104. * |----------------------------------------------------------------------|
  18105. * The message is interpreted as follows:
  18106. *
  18107. * dword0 - b'0:7 - msg_type: This will be set to
  18108. * HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  18109. * value: 0x28
  18110. *
  18111. * dword0 - b'9:8 - pdev_id
  18112. *
  18113. * dword0 - b'11:10 - chip_id
  18114. *
  18115. * dword0 - b'15:12 - rsvd1: Reserved for future use
  18116. *
  18117. * dword0 - b'31:16 - mac clock frequency of the mac HW block in MHz
  18118. *
  18119. * dword1 - b'31:0 - lower 32 bits of the WLAN global time stamp (in us) at
  18120. * which last sync interrupt was received
  18121. *
  18122. * dword2 - b'31:0 - upper 32 bits of the WLAN global time stamp (in us) at
  18123. * which last sync interrupt was received
  18124. *
  18125. * dword3 - b'31:0 - lower 32 bits of the MLO time stamp offset in us
  18126. *
  18127. * dword4 - b'31:0 - upper 32 bits of the MLO time stamp offset in us
  18128. *
  18129. * dword5 - b'31:0 - MLO time stamp offset in clock ticks for sub us
  18130. *
  18131. * dword6 - b'15:0 - MLO time stamp compensation applied in us
  18132. *
  18133. * dword6 - b'25:16 - MLO time stamp compensation applied in clock ticks
  18134. * for sub us resolution
  18135. *
  18136. * dword6 - b'31:26 - rsvd2: Reserved for future use
  18137. *
  18138. * dword7 - b'21:0 - period of MLO compensation timer at which compensation
  18139. * is applied, in us
  18140. *
  18141. * dword7 - b'31:22 - rsvd3: Reserved for future use
  18142. */
  18143. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M 0x000000FF
  18144. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S 0
  18145. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M 0x00000300
  18146. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S 8
  18147. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M 0x00000C00
  18148. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S 10
  18149. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M 0xFFFF0000
  18150. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S 16
  18151. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M 0x0000FFFF
  18152. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S 0
  18153. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M 0x03FF0000
  18154. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S 16
  18155. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M 0x003FFFFF
  18156. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S 0
  18157. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_GET(_var) \
  18158. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)
  18159. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_SET(_var, _val) \
  18160. do { \
  18161. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE, _val); \
  18162. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)); \
  18163. } while (0)
  18164. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_GET(_var) \
  18165. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)
  18166. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_SET(_var, _val) \
  18167. do { \
  18168. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID, _val); \
  18169. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)); \
  18170. } while (0)
  18171. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_GET(_var) \
  18172. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)
  18173. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_SET(_var, _val) \
  18174. do { \
  18175. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID, _val); \
  18176. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)); \
  18177. } while (0)
  18178. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_GET(_var) \
  18179. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M) >> \
  18180. HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)
  18181. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_SET(_var, _val) \
  18182. do { \
  18183. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ, _val); \
  18184. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)); \
  18185. } while (0)
  18186. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_GET(_var) \
  18187. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M) >> \
  18188. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)
  18189. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_SET(_var, _val) \
  18190. do { \
  18191. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US, _val); \
  18192. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)); \
  18193. } while (0)
  18194. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_GET(_var) \
  18195. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M) >> \
  18196. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)
  18197. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_SET(_var, _val) \
  18198. do { \
  18199. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS, _val); \
  18200. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)); \
  18201. } while (0)
  18202. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_GET(_var) \
  18203. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M) >> \
  18204. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)
  18205. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_SET(_var, _val) \
  18206. do { \
  18207. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US, _val); \
  18208. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)); \
  18209. } while (0)
  18210. typedef struct {
  18211. A_UINT32 msg_type: 8, /* bits 7:0 */
  18212. pdev_id: 2, /* bits 9:8 */
  18213. chip_id: 2, /* bits 11:10 */
  18214. reserved1: 4, /* bits 15:12 */
  18215. mac_clk_freq_mhz: 16; /* bits 31:16 */
  18216. A_UINT32 sync_timestamp_lo_us;
  18217. A_UINT32 sync_timestamp_hi_us;
  18218. A_UINT32 mlo_timestamp_offset_lo_us;
  18219. A_UINT32 mlo_timestamp_offset_hi_us;
  18220. A_UINT32 mlo_timestamp_offset_clks;
  18221. A_UINT32 mlo_timestamp_comp_us: 16, /* bits 15:0 */
  18222. mlo_timestamp_comp_clks: 10, /* bits 25:16 */
  18223. reserved2: 6; /* bits 31:26 */
  18224. A_UINT32 mlo_timestamp_comp_timer_period_us: 22, /* bits 21:0 */
  18225. reserved3: 10; /* bits 31:22 */
  18226. } htt_t2h_mlo_offset_ind_t;
  18227. /*
  18228. * @brief target -> host VDEV TX RX STATS
  18229. *
  18230. * MSG_TYPE => HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND
  18231. *
  18232. * @details
  18233. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message is sent by the target
  18234. * every periodic interval programmed in HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG.
  18235. * After the host sends an initial HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  18236. * this HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message will be sent
  18237. * periodically by target even in the absence of any further HTT request
  18238. * messages from host.
  18239. *
  18240. * The message is formatted as follows:
  18241. *
  18242. * |31 16|15 8|7 0|
  18243. * |---------------------------------+----------------+----------------|
  18244. * | payload_size | pdev_id | msg_type |
  18245. * |---------------------------------+----------------+----------------|
  18246. * | reserved0 |
  18247. * |-------------------------------------------------------------------|
  18248. * | reserved1 |
  18249. * |-------------------------------------------------------------------|
  18250. * | reserved2 |
  18251. * |-------------------------------------------------------------------|
  18252. * | |
  18253. * | VDEV specific Tx Rx stats info |
  18254. * | |
  18255. * |-------------------------------------------------------------------|
  18256. *
  18257. * The message is interpreted as follows:
  18258. * dword0 - b'0:7 - msg_type: This will be set to 0x2c
  18259. * (HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND)
  18260. * b'8:15 - pdev_id
  18261. * b'16:31 - size in bytes of the payload that follows the 16-byte
  18262. * message header fields (msg_type through reserved2)
  18263. * dword1 - b'0:31 - reserved0.
  18264. * dword2 - b'0:31 - reserved1.
  18265. * dword3 - b'0:31 - reserved2.
  18266. */
  18267. typedef struct {
  18268. A_UINT32 msg_type: 8,
  18269. pdev_id: 8,
  18270. payload_size: 16;
  18271. A_UINT32 reserved0;
  18272. A_UINT32 reserved1;
  18273. A_UINT32 reserved2;
  18274. } htt_t2h_vdevs_txrx_stats_periodic_hdr_t;
  18275. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_HDR_SIZE 16
  18276. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M 0x0000FF00
  18277. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S 8
  18278. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
  18279. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)
  18280. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
  18281. do { \
  18282. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID, _val); \
  18283. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)); \
  18284. } while (0)
  18285. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M 0xFFFF0000
  18286. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S 16
  18287. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_GET(_var) \
  18288. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)
  18289. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_SET(_var, _val) \
  18290. do { \
  18291. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE, _val); \
  18292. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)); \
  18293. } while (0)
  18294. /* SOC related stats */
  18295. typedef struct {
  18296. htt_tlv_hdr_t tlv_hdr;
  18297. /* When TQM is not able to find the peers during Tx, then it drops the packets
  18298. * This can be due to either the peer is deleted or deletion is ongoing
  18299. * */
  18300. A_UINT32 inv_peers_msdu_drop_count_lo;
  18301. A_UINT32 inv_peers_msdu_drop_count_hi;
  18302. } htt_t2h_soc_txrx_stats_common_tlv;
  18303. /* VDEV HW Tx/Rx stats */
  18304. typedef struct {
  18305. htt_tlv_hdr_t tlv_hdr;
  18306. A_UINT32 vdev_id;
  18307. /* Rx msdu byte cnt */
  18308. A_UINT32 rx_msdu_byte_cnt_lo;
  18309. A_UINT32 rx_msdu_byte_cnt_hi;
  18310. /* Rx msdu cnt */
  18311. A_UINT32 rx_msdu_cnt_lo;
  18312. A_UINT32 rx_msdu_cnt_hi;
  18313. /* tx msdu byte cnt */
  18314. A_UINT32 tx_msdu_byte_cnt_lo;
  18315. A_UINT32 tx_msdu_byte_cnt_hi;
  18316. /* tx msdu cnt */
  18317. A_UINT32 tx_msdu_cnt_lo;
  18318. A_UINT32 tx_msdu_cnt_hi;
  18319. /* tx excessive retry discarded msdu cnt */
  18320. A_UINT32 tx_msdu_excessive_retry_discard_cnt_lo;
  18321. A_UINT32 tx_msdu_excessive_retry_discard_cnt_hi;
  18322. /* TX congestion ctrl msdu drop cnt */
  18323. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_lo;
  18324. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_hi;
  18325. /* discarded tx msdus cnt coz of time to live expiry */
  18326. A_UINT32 tx_msdu_ttl_expire_drop_cnt_lo;
  18327. A_UINT32 tx_msdu_ttl_expire_drop_cnt_hi;
  18328. /* tx excessive retry discarded msdu byte cnt */
  18329. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_lo;
  18330. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_hi;
  18331. /* TX congestion ctrl msdu drop byte cnt */
  18332. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_lo;
  18333. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_hi;
  18334. /* discarded tx msdus byte cnt coz of time to live expiry */
  18335. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_lo;
  18336. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_hi;
  18337. /* TQM bypass frame cnt */
  18338. A_UINT32 tqm_bypass_frame_cnt_lo;
  18339. A_UINT32 tqm_bypass_frame_cnt_hi;
  18340. /* TQM bypass byte cnt */
  18341. A_UINT32 tqm_bypass_byte_cnt_lo;
  18342. A_UINT32 tqm_bypass_byte_cnt_hi;
  18343. } htt_t2h_vdev_txrx_stats_hw_stats_tlv;
  18344. /*
  18345. * MSG_TYPE => HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF
  18346. *
  18347. * @details
  18348. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF message is sent by the target in
  18349. * response to a SAWF_DEF_QUEUES_MAP_REPORT_REQ from the host.
  18350. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF will show which service class
  18351. * the default MSDU queues of each of the specified TIDs for the peer
  18352. * specified in the SAWF_DEF_QUEUES_MAP_REPORT_REQ message are linked to.
  18353. * If the default MSDU queues of a given TID within the peer are not linked
  18354. * to a service class, the svc_class_id field for that TID will have a
  18355. * 0xff HTT_SAWF_SVC_CLASS_INVALID_ID value to indicate the default MSDU
  18356. * queues for that TID are not mapped to any service class.
  18357. *
  18358. * |31 16|15 8|7 0|
  18359. * |------------------------------+--------------+--------------|
  18360. * | peer ID | reserved | msg type |
  18361. * |------------------------------+--------------+------+-------|
  18362. * | reserved | svc class ID | TID |
  18363. * |------------------------------------------------------------|
  18364. * ...
  18365. * |------------------------------------------------------------|
  18366. * | reserved | svc class ID | TID |
  18367. * |------------------------------------------------------------|
  18368. * Header fields:
  18369. * dword0 - b'7:0 - msg_type: This will be set to
  18370. * 0x2d (HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF)
  18371. * b'31:16 - peer ID
  18372. * dword1 - b'7:0 - TID
  18373. * b'15:8 - svc class ID
  18374. * (dword2, etc. same format as dword1)
  18375. */
  18376. #define HTT_SAWF_SVC_CLASS_INVALID_ID 0xff
  18377. PREPACK struct htt_t2h_sawf_def_queues_map_report_conf {
  18378. A_UINT32 msg_type :8,
  18379. reserved0 :8,
  18380. peer_id :16;
  18381. struct {
  18382. A_UINT32 tid :8,
  18383. svc_class_id :8,
  18384. reserved1 :16;
  18385. } tid_reports[1/*or more*/];
  18386. } POSTPACK;
  18387. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_HDR_BYTES 4 /* msg_type, peer_id */
  18388. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_ELEM_BYTES 4 /* TID, svc_class_id */
  18389. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M 0xFFFF0000
  18390. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S 16
  18391. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_GET(_var) \
  18392. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M) >> \
  18393. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)
  18394. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_SET(_var, _val) \
  18395. do { \
  18396. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID, _val); \
  18397. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)); \
  18398. } while (0)
  18399. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M 0x000000FF
  18400. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S 0
  18401. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_GET(_var) \
  18402. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M) >> \
  18403. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)
  18404. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_SET(_var, _val) \
  18405. do { \
  18406. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID, _val); \
  18407. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)); \
  18408. } while (0)
  18409. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M 0x0000FF00
  18410. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S 8
  18411. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_GET(_var) \
  18412. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M) >> \
  18413. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)
  18414. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_SET(_var, _val) \
  18415. do { \
  18416. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID, _val); \
  18417. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)); \
  18418. } while (0)
  18419. /*
  18420. * MSG_TYPE => HTT_T2H_SAWF_MSDUQ_INFO_IND
  18421. *
  18422. * @details
  18423. * When SAWF is enabled and a flow is mapped to a policy during the traffic
  18424. * flow if the flow is seen the associated service class is conveyed to the
  18425. * target via TCL Data Command. Target on the other hand internally creates the
  18426. * MSDUQ. Once the target creates the MSDUQ the target sends the information
  18427. * of the newly created MSDUQ and some other identifiers to uniquely identity
  18428. * the newly created MSDUQ
  18429. *
  18430. * |31 27| 24|23 16|15|14 11|10|9 8|7 4|3 0|
  18431. * |------------------------------+------------------------+--------------|
  18432. * | peer ID | HTT qtype | msg type |
  18433. * |---------------------------------+--------------+--+---+-------+------|
  18434. * | reserved |AST list index|FO|WC | HLOS | remap|
  18435. * | | | | | TID | TID |
  18436. * |---------------------+------------------------------------------------|
  18437. * | reserved1 | tgt_opaque_id |
  18438. * |---------------------+------------------------------------------------|
  18439. *
  18440. * Header fields:
  18441. *
  18442. * dword0 - b'7:0 - msg_type: This will be set to
  18443. * 0x2e (HTT_T2H_SAWF_MSDUQ_INFO_IND)
  18444. * b'15:8 - HTT qtype
  18445. * b'31:16 - peer ID
  18446. *
  18447. * dword1 - b'3:0 - remap TID, as assigned in firmware
  18448. * b'7:4 - HLOS TID, as sent by host in TCL Data Command
  18449. * hlos_tid : Common to Lithium and Beryllium
  18450. * b'9:8 - who_classify_info_sel (WC), as sent by host in
  18451. * TCL Data Command : Beryllium
  18452. * b10 - flow_override (FO), as sent by host in
  18453. * TCL Data Command: Beryllium
  18454. * b11:14 - ast_list_idx
  18455. * Array index into the list of extension AST entries
  18456. * (not the actual AST 16-bit index).
  18457. * The ast_list_idx is one-based, with the following
  18458. * range of values:
  18459. * - legacy targets supporting 16 user-defined
  18460. * MSDU queues: 1-2
  18461. * - legacy targets supporting 48 user-defined
  18462. * MSDU queues: 1-6
  18463. * - new targets: 0 (peer_id is used instead)
  18464. * Note that since ast_list_idx is one-based,
  18465. * the host will need to subtract 1 to use it as an
  18466. * index into a list of extension AST entries.
  18467. * b15:31 - reserved
  18468. *
  18469. * dword2 - b'23:0 - tgt_opaque_id Opaque Tx flow number which is a
  18470. * unique MSDUQ id in firmware
  18471. * b'24:31 - reserved1
  18472. */
  18473. PREPACK struct htt_t2h_sawf_msduq_event {
  18474. A_UINT32 msg_type : 8,
  18475. htt_qtype : 8,
  18476. peer_id :16;
  18477. A_UINT32 remap_tid : 4,
  18478. hlos_tid : 4,
  18479. who_classify_info_sel : 2,
  18480. flow_override : 1,
  18481. ast_list_idx : 4,
  18482. reserved :17;
  18483. A_UINT32 tgt_opaque_id :24,
  18484. reserved1 : 8;
  18485. } POSTPACK;
  18486. #define HTT_SAWF_MSDUQ_INFO_SIZE (sizeof(struct htt_t2h_sawf_msduq_event))
  18487. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M 0x0000FF00
  18488. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S 8
  18489. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_GET(_var) \
  18490. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M) >> \
  18491. HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S)
  18492. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_SET(_var, _val) \
  18493. do { \
  18494. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE, _val); \
  18495. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S));\
  18496. } while (0)
  18497. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M 0xFFFF0000
  18498. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S 16
  18499. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_GET(_var) \
  18500. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M) >> \
  18501. HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)
  18502. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_SET(_var, _val) \
  18503. do { \
  18504. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID, _val); \
  18505. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)); \
  18506. } while (0)
  18507. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M 0x0000000F
  18508. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S 0
  18509. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_GET(_var) \
  18510. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M) >> \
  18511. HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)
  18512. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_SET(_var, _val) \
  18513. do { \
  18514. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID, _val); \
  18515. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)); \
  18516. } while (0)
  18517. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M 0x000000F0
  18518. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S 4
  18519. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_GET(_var) \
  18520. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M) >> \
  18521. HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)
  18522. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_SET(_var, _val) \
  18523. do { \
  18524. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID, _val); \
  18525. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)); \
  18526. } while (0)
  18527. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M 0x00000300
  18528. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S 8
  18529. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_GET(_var) \
  18530. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M) >> \
  18531. HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)
  18532. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_SET(_var, _val) \
  18533. do { \
  18534. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL, _val); \
  18535. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)); \
  18536. } while (0)
  18537. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M 0x00000400
  18538. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S 10
  18539. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_GET(_var) \
  18540. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M) >> \
  18541. HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)
  18542. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_SET(_var, _val) \
  18543. do { \
  18544. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE, _val); \
  18545. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)); \
  18546. } while (0)
  18547. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M 0x00007800
  18548. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S 11
  18549. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_GET(_var) \
  18550. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M) >> \
  18551. HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)
  18552. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_SET(_var, _val) \
  18553. do { \
  18554. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX, _val); \
  18555. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)); \
  18556. } while (0)
  18557. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_M 0x00FFFFFF
  18558. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S 0
  18559. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_GET(_var) \
  18560. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID) >> \
  18561. HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)
  18562. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_SET(_var, _val) \
  18563. do { \
  18564. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID, _val); \
  18565. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)); \
  18566. } while (0)
  18567. /**
  18568. * @brief target -> PPDU id format indication
  18569. *
  18570. * MSG_TYPE => HTT_T2H_PPDU_ID_FMT_IND
  18571. *
  18572. * @details
  18573. * The following field definitions describe the format of the HTT target
  18574. * to host PPDU ID format indication message.
  18575. * hwsch_cmd_id :- A number per ring, increases by one with each HWSCH command.
  18576. * ring_id :- HWSCH ring id in which this PPDU was enqueued.
  18577. * seq_idx :- Sequence control index of this PPDU.
  18578. * link_id :- HW link ID of the link in which the PPDU was enqueued.
  18579. * seq_cmd_type:- WHAL_TXSEND_FTYPE (SU Data, MU Data, SGEN frames etc.)
  18580. * tqm_cmd:-
  18581. *
  18582. * |31 27|26 22|21 17| 16 |15 11|10 8|7 6|5 1| 0 |
  18583. * |--------------------------------------------------+------------------------|
  18584. * | rsvd0 | msg type |
  18585. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18586. * |rsvd2|ring_id OF|ring_id NB|ring_id V|rsvd1|cmd_id OF |cmd_id NB |cmd_id V |
  18587. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18588. * |rsvd4|link_id OF|link_id NB|link_id V|rsvd3|seq_idx OF|seq_idx NB|seq_idx V|
  18589. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18590. * |rsvd6|tqm_cmd OF|tqm_cmd NB|tqm_cmd V|rsvd5|seq_cmd OF|seq_cmd NB|seq_cmd V|
  18591. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18592. * |rsvd8| crc OF | crc NB | crc V |rsvd7|mac_id OF |mac_id NB |mac_id V |
  18593. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18594. * Where: OF = bit offset, NB = number of bits, V = valid
  18595. * The message is interpreted as follows:
  18596. *
  18597. * dword0 - b'7:0 - msg_type: This will be set to
  18598. * HTT_T2H_PPDU_ID_FMT_IND
  18599. * value: 0x30
  18600. *
  18601. * dword0 - b'31:8 - reserved
  18602. *
  18603. * dword1 - b'0:0 - field to indicate whether hwsch_cmd_id is valid or not
  18604. *
  18605. * dword1 - b'5:1 - number of bits in hwsch_cmd_id
  18606. *
  18607. * dword1 - b'10:6 - offset of hwsch_cmd_id (in number of bits)
  18608. *
  18609. * dword1 - b'15:11 - reserved for future use
  18610. *
  18611. * dword1 - b'16:16 - field to indicate whether ring_id is valid or not
  18612. *
  18613. * dword1 - b'21:17 - number of bits in ring_id
  18614. *
  18615. * dword1 - b'26:22 - offset of ring_id (in number of bits)
  18616. *
  18617. * dword1 - b'31:27 - reserved for future use
  18618. *
  18619. * dword2 - b'0:0 - field to indicate whether sequence index is valid or not
  18620. *
  18621. * dword2 - b'5:1 - number of bits in sequence index
  18622. *
  18623. * dword2 - b'10:6 - offset of sequence index (in number of bits)
  18624. *
  18625. * dword2 - b'15:11 - reserved for future use
  18626. *
  18627. * dword2 - b'16:16 - field to indicate whether link_id is valid or not
  18628. *
  18629. * dword2 - b'21:17 - number of bits in link_id
  18630. *
  18631. * dword2 - b'26:22 - offset of link_id (in number of bits)
  18632. *
  18633. * dword2 - b'31:27 - reserved for future use
  18634. *
  18635. * dword3 - b'0:0 - field to indicate whether seq_cmd_type is valid or not
  18636. *
  18637. * dword3 - b'5:1 - number of bits in seq_cmd_type
  18638. *
  18639. * dword3 - b'10:6 - offset of seq_cmd_type (in number of bits)
  18640. *
  18641. * dword3 - b'15:11 - reserved for future use
  18642. *
  18643. * dword3 - b'16:16 - field to indicate whether tqm_cmd is valid or not
  18644. *
  18645. * dword3 - b'21:17 - number of bits in tqm_cmd
  18646. *
  18647. * dword3 - b'26:22 - offset of tqm_cmd (in number of bits)
  18648. *
  18649. * dword3 - b'31:27 - reserved for future use
  18650. *
  18651. * dword4 - b'0:0 - field to indicate whether mac_id is valid or not
  18652. *
  18653. * dword4 - b'5:1 - number of bits in mac_id
  18654. *
  18655. * dword4 - b'10:6 - offset of mac_id (in number of bits)
  18656. *
  18657. * dword4 - b'15:11 - reserved for future use
  18658. *
  18659. * dword4 - b'16:16 - field to indicate whether crc is valid or not
  18660. *
  18661. * dword4 - b'21:17 - number of bits in crc
  18662. *
  18663. * dword4 - b'26:22 - offset of crc (in number of bits)
  18664. *
  18665. * dword4 - b'31:27 - reserved for future use
  18666. *
  18667. */
  18668. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M 0x00000001
  18669. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S 0
  18670. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M 0x0000003E
  18671. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S 1
  18672. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M 0x000007C0
  18673. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S 6
  18674. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M 0x00010000
  18675. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S 16
  18676. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M 0x003E0000
  18677. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S 17
  18678. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M 0x07C00000
  18679. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S 22
  18680. /* macros for accessing lower 16 bits in dword */
  18681. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0(word, value) \
  18682. do { \
  18683. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS15_0, value); \
  18684. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S; \
  18685. } while (0)
  18686. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS15_0(word) \
  18687. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S)
  18688. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0(word, value) \
  18689. do { \
  18690. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS15_0, value); \
  18691. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S; \
  18692. } while (0)
  18693. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS15_0(word) \
  18694. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S)
  18695. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0(word, value) \
  18696. do { \
  18697. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0, value); \
  18698. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S; \
  18699. } while (0)
  18700. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS15_0(word) \
  18701. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S)
  18702. /* macros for accessing upper 16 bits in dword */
  18703. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16(word, value) \
  18704. do { \
  18705. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS31_16, value); \
  18706. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S; \
  18707. } while (0)
  18708. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS31_16(word) \
  18709. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S)
  18710. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16(word, value) \
  18711. do { \
  18712. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS31_16, value); \
  18713. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S; \
  18714. } while (0)
  18715. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS31_16(word) \
  18716. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S)
  18717. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16(word, value) \
  18718. do { \
  18719. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16, value); \
  18720. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S; \
  18721. } while (0)
  18722. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS31_16(word) \
  18723. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S)
  18724. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_VALID_SET \
  18725. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  18726. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_BITS_SET \
  18727. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  18728. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET_SET \
  18729. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  18730. #define HTT_PPDU_ID_FMT_IND_RING_ID_VALID_SET \
  18731. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  18732. #define HTT_PPDU_ID_FMT_IND_RING_ID_BITS_SET \
  18733. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  18734. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET_SET \
  18735. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  18736. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_VALID_SET \
  18737. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  18738. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_BITS_SET \
  18739. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  18740. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET_SET \
  18741. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  18742. #define HTT_PPDU_ID_FMT_IND_LINK_ID_VALID_SET \
  18743. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  18744. #define HTT_PPDU_ID_FMT_IND_LINK_ID_BITS_SET \
  18745. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  18746. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET_SET \
  18747. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  18748. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_VALID_SET \
  18749. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  18750. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_BITS_SET \
  18751. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  18752. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET_SET \
  18753. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  18754. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_VALID_SET \
  18755. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  18756. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_BITS_SET \
  18757. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  18758. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET_SET \
  18759. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  18760. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_VALID_SET \
  18761. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  18762. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_BITS_SET \
  18763. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  18764. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_OFFSET_SET \
  18765. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  18766. #define HTT_PPDU_ID_FMT_IND_CRC_VALID_SET \
  18767. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  18768. #define HTT_PPDU_ID_FMT_IND_CRC_BITS_SET \
  18769. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  18770. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET_SET \
  18771. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  18772. /* offsets in number dwords */
  18773. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET 1
  18774. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET 1
  18775. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET 2
  18776. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET 2
  18777. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET 3
  18778. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET 3
  18779. #define HTT_PPDU_ID_FMT_IND_MAC_ID_OFFSET 4
  18780. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET 4
  18781. typedef struct {
  18782. A_UINT32 msg_type: 8, /* bits 7:0 */
  18783. rsvd0: 24;/* bits 31:8 */
  18784. A_UINT32 hwsch_cmd_id_valid: 1, /* bits 0:0 */
  18785. hwsch_cmd_id_bits: 5, /* bits 5:1 */
  18786. hwsch_cmd_id_offset: 5, /* bits 10:6 */
  18787. rsvd1: 5, /* bits 15:11 */
  18788. ring_id_valid: 1, /* bits 16:16 */
  18789. ring_id_bits: 5, /* bits 21:17 */
  18790. ring_id_offset: 5, /* bits 26:22 */
  18791. rsvd2: 5; /* bits 31:27 */
  18792. A_UINT32 seq_idx_valid: 1, /* bits 0:0 */
  18793. seq_idx_bits: 5, /* bits 5:1 */
  18794. seq_idx_offset: 5, /* bits 10:6 */
  18795. rsvd3: 5, /* bits 15:11 */
  18796. link_id_valid: 1, /* bits 16:16 */
  18797. link_id_bits: 5, /* bits 21:17 */
  18798. link_id_offset: 5, /* bits 26:22 */
  18799. rsvd4: 5; /* bits 31:27 */
  18800. A_UINT32 seq_cmd_type_valid: 1, /* bits 0:0 */
  18801. seq_cmd_type_bits: 5, /* bits 5:1 */
  18802. seq_cmd_type_offset: 5, /* bits 10:6 */
  18803. rsvd5: 5, /* bits 15:11 */
  18804. tqm_cmd_valid: 1, /* bits 16:16 */
  18805. tqm_cmd_bits: 5, /* bits 21:17 */
  18806. tqm_cmd_offset: 5, /* bits 26:12 */
  18807. rsvd6: 5; /* bits 31:27 */
  18808. A_UINT32 mac_id_valid: 1, /* bits 0:0 */
  18809. mac_id_bits: 5, /* bits 5:1 */
  18810. mac_id_offset: 5, /* bits 10:6 */
  18811. rsvd8: 5, /* bits 15:11 */
  18812. crc_valid: 1, /* bits 16:16 */
  18813. crc_bits: 5, /* bits 21:17 */
  18814. crc_offset: 5, /* bits 26:12 */
  18815. rsvd9: 5; /* bits 31:27 */
  18816. } htt_t2h_ppdu_id_fmt_ind_t;
  18817. /**
  18818. * @brief target -> host RX_CCE_SUPER_RULE setup done message
  18819. *
  18820. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE
  18821. *
  18822. * @details
  18823. * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE message is sent by the target
  18824. * when RX_CCE_SUPER_RULE setup is done
  18825. *
  18826. * This message shows the configuration results after the setup operation.
  18827. * It will always be sent to host.
  18828. * The message would appear as follows:
  18829. *
  18830. * |31 24|23 16|15 8|7 0|
  18831. * |-----------------+-----------------+----------------+----------------|
  18832. * | result | response_type | pdev_id | msg_type |
  18833. * |---------------------------------------------------------------------|
  18834. *
  18835. * The message is interpreted as follows:
  18836. * dword0 - b'0:7 - msg_type: This will be set to 0x33
  18837. * (HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE)
  18838. * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is setup on
  18839. * b'16:23 - response_type: Indicate the response type of this setup
  18840. * done msg
  18841. * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE,
  18842. * response to HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
  18843. * 1: HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
  18844. * response to HTT_RX_CCE_SUPER_RULE_INSTALL
  18845. * 2: HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
  18846. * response to HTT_RX_CCE_SUPER_RULE_RELEASE
  18847. * b'24:31 - result: Indicate result of setup operation
  18848. * For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE:
  18849. * b'24 - is_rule_enough: indicate if there are
  18850. * enough free cce rule slots
  18851. * 0: not enough
  18852. * 1: enough
  18853. * b'25:31 - avail_rule_num: indicate the number of
  18854. * remaining free cce rule slots, only makes sense
  18855. * when is_rule_enough = 0
  18856. * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE:
  18857. * b'24 - cfg_result_0: indicate the config result
  18858. * of RX_CCE_SUPER_RULE_0
  18859. * 0: Install/Uninstall fails
  18860. * 1: Install/Uninstall succeeds
  18861. * b'25 - cfg_result_1: indicate the config result
  18862. * of RX_CCE_SUPER_RULE_1
  18863. * 0: Install/Uninstall fails
  18864. * 1: Install/Uninstall succeeds
  18865. * b'26:31 - reserved
  18866. * For HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE:
  18867. * b'24 - cfg_result_0: indicate the config result
  18868. * of RX_CCE_SUPER_RULE_0
  18869. * 0: Release fails
  18870. * 1: Release succeeds
  18871. * b'25 - cfg_result_1: indicate the config result
  18872. * of RX_CCE_SUPER_RULE_1
  18873. * 0: Release fails
  18874. * 1: Release succeeds
  18875. * b'26:31 - reserved
  18876. */
  18877. enum htt_rx_cce_super_rule_setup_done_response_type {
  18878. HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE = 0,
  18879. HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
  18880. HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
  18881. /*All reply type should be before this*/
  18882. HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_RESPONSE,
  18883. };
  18884. PREPACK struct htt_rx_cce_super_rule_setup_done_t {
  18885. A_UINT8 msg_type;
  18886. A_UINT8 pdev_id;
  18887. A_UINT8 response_type;
  18888. union {
  18889. struct {
  18890. /* For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE */
  18891. A_UINT8 is_rule_enough: 1,
  18892. avail_rule_num: 7;
  18893. };
  18894. struct {
  18895. /*
  18896. * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE and
  18897. * HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE
  18898. */
  18899. A_UINT8 cfg_result_0: 1,
  18900. cfg_result_1: 1,
  18901. rsvd: 6;
  18902. };
  18903. } result;
  18904. } POSTPACK;
  18905. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_SZ (sizeof(struct htt_rx_cce_super_rule_setup_done_t))
  18906. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M 0x0000ff00
  18907. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S 8
  18908. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_GET(_var) \
  18909. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M) >> \
  18910. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)
  18911. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  18912. do { \
  18913. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID, _val); \
  18914. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)); \
  18915. } while (0)
  18916. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M 0x00ff0000
  18917. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S 16
  18918. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_GET(_var) \
  18919. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M) >> \
  18920. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)
  18921. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_SET(_var, _val) \
  18922. do { \
  18923. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE, _val); \
  18924. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)); \
  18925. } while (0)
  18926. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M 0xff000000
  18927. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S 24
  18928. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_GET(_var) \
  18929. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M) >> \
  18930. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)
  18931. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_SET(_var, _val) \
  18932. do { \
  18933. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT, _val); \
  18934. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)); \
  18935. } while (0)
  18936. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M 0x01000000
  18937. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S 24
  18938. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_GET(_var) \
  18939. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M) >> \
  18940. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)
  18941. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_SET(_var, _val) \
  18942. do { \
  18943. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH, _val); \
  18944. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)); \
  18945. } while (0)
  18946. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M 0xFE000000
  18947. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S 25
  18948. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_GET(_var) \
  18949. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M) >> \
  18950. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)
  18951. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_SET(_var, _val) \
  18952. do { \
  18953. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM, _val); \
  18954. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)); \
  18955. } while (0)
  18956. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M 0x01000000
  18957. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S 24
  18958. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_GET(_var) \
  18959. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M) >> \
  18960. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)
  18961. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_SET(_var, _val) \
  18962. do { \
  18963. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0, _val); \
  18964. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)); \
  18965. } while (0)
  18966. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M 0x02000000
  18967. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S 25
  18968. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_GET(_var) \
  18969. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M) >> \
  18970. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)
  18971. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_SET(_var, _val) \
  18972. do { \
  18973. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1, _val); \
  18974. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)); \
  18975. } while (0)
  18976. /**
  18977. * @brief target -> host CoDel MSDU queue latencies array configuration
  18978. *
  18979. * MSG_TYPE => HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND
  18980. *
  18981. * @details
  18982. * The HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND message is used
  18983. * by the target to inform the host of the location and size of the DDR array of
  18984. * per MSDU queue latency metrics. This array is updated by the host and
  18985. * read by the target. The target uses these metric values to determine
  18986. * which MSDU queues have latencies exceeding their CoDel latency target.
  18987. *
  18988. * |31 16|15 8|7 0|
  18989. * |-------------------------------------------+----------|
  18990. * | number of array elements | reserved | MSG_TYPE |
  18991. * |-------------------------------------------+----------|
  18992. * | array physical address, low bits |
  18993. * |------------------------------------------------------|
  18994. * | array physical address, high bits |
  18995. * |------------------------------------------------------|
  18996. * Header fields:
  18997. * - MSG_TYPE
  18998. * Bits 7:0
  18999. * Purpose: Identifies this as a CoDel MSDU queue latencies
  19000. * array configuration message.
  19001. * Value: (HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND)
  19002. * - NUM_ELEM
  19003. * Bits 31:16
  19004. * Purpose: Inform the host of the length of the MSDU queue latencies array.
  19005. * Value: Specifies the number of elements in the MSDU queue latency
  19006. * metrics array. This value is the same as the maximum number of
  19007. * MSDU queues supported by the target.
  19008. * Since each array element is 16 bits, the size in bytes of the
  19009. * MSDU queue latency metrics array is twice the number of elements.
  19010. * - PADDR_LOW
  19011. * Bits 31:0
  19012. * Purpose: Inform the host of the MSDU queue latencies array's location.
  19013. * Value: Lower 32 bits of the physical address of the MSDU queue latency
  19014. * metrics array.
  19015. * - PADDR_HIGH
  19016. * Bits 31:0
  19017. * Purpose: Inform the host of the MSDU queue latencies array's location.
  19018. * Value: Upper 32 bits of the physical address of the MSDU queue latency
  19019. * metrics array.
  19020. */
  19021. typedef struct {
  19022. A_UINT32 msg_type: 8, /* bits 7:0 */
  19023. reserved: 8, /* bits 15:8 */
  19024. num_elem: 16; /* bits 31:16 */
  19025. A_UINT32 paddr_low;
  19026. A_UINT32 paddr_high;
  19027. } htt_t2h_codel_msduq_latencies_array_cfg_int_t;
  19028. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_SIZE 12 /* bytes */
  19029. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M 0xffff0000
  19030. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S 16
  19031. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_GET(_var) \
  19032. (((_var) & HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M) >> \
  19033. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)
  19034. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_SET(_var, _val) \
  19035. do { \
  19036. HTT_CHECK_SET_VAL( \
  19037. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM, _val); \
  19038. ((_var) |= ((_val) << \
  19039. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)); \
  19040. } while (0)
  19041. /*
  19042. * This CoDel MSDU queue latencies array whose location and number of
  19043. * elements are specified by this HTT_T2H message consists of 16-bit elements
  19044. * that each specify a statistical summary (min) of a MSDU queue's latency,
  19045. * using milliseconds units.
  19046. */
  19047. #define HTT_CODEL_MSDUQ_LATENCIES_ARRAY_ELEM_BYTES 2
  19048. /**
  19049. * @brief target -> host rx completion indication message definition
  19050. *
  19051. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DATA_IND
  19052. *
  19053. * @details
  19054. * The following diagram shows the format of the Rx completion indication sent
  19055. * from the target to the host
  19056. *
  19057. * |31|29|28 24|23 12|11 9|8| 7|6|5|4|3|2|1|0|
  19058. * |---------------+----------------------------+----------------|
  19059. * | vdev_id | peer_id | msg_type |
  19060. * hdr: |---------------+--------------------------+-+----------------|
  19061. * | rsvd0 |F| msdu_cnt |
  19062. * pyld: |==========================================+=+================|
  19063. * MSDU 0 | buf addr lo (bits 31:0) |
  19064. * |-----+--------------------------------------+----------------|
  19065. * |rsvd1| SW buffer cookie | buf addr hi |
  19066. * |--+--+-----------------------------+--------+--+-+-+-+-+-+-+-|
  19067. * |R2| W| MSDU length | TID |MC|D|S|C|L|F|R|M|
  19068. * |-------------------------------------------------+---------+-|
  19069. * | rsvd3 | err info|E|
  19070. * |=================================================+=========+=|
  19071. * MSDU 1 | buf addr lo (bits 31:0) |
  19072. * : ... :
  19073. * | rsvd3 | err info|E|
  19074. * |-------------------------------------------------------------|
  19075. * Where:
  19076. * F = fragment
  19077. * M = MPDU retry bit
  19078. * R = raw MPDU frame
  19079. * F = first MSDU in MPDU
  19080. * L = last MSDU in MPDU
  19081. * C = MSDU continuation
  19082. * S = Souce Addr is valid
  19083. * D = Dest Addr is valid
  19084. * MC = Dest Addr is multicast / broadcast
  19085. * W = is first MSDU after WoW wakeup
  19086. * R2 = rsvd2
  19087. * E = error valid
  19088. */
  19089. /* htt_t2h_rx_data_msdu_err:
  19090. * To be filled in "htt_t2h_rx_data_msdu_info.error_info" field
  19091. * when FW forwards MSDU to host.
  19092. */
  19093. typedef enum htt_t2h_rx_data_msdu_err {
  19094. /* ERR_DECRYPT:
  19095. * FW sets this when rxdma_error_code = <enum 3 rxdma_decrypt_err>.
  19096. * host maintains error stats, recycles buffer.
  19097. */
  19098. HTT_RXDATA_ERR_DECRYPT = 0,
  19099. /* ERR_TKIP_MIC:
  19100. * FW sets this when rxdma_error_code = <enum 4 rxdma_tkip_mic_err>.
  19101. * Host maintains error stats, recycles buffer, sends notification to
  19102. * middleware.
  19103. */
  19104. HTT_RXDATA_ERR_TKIP_MIC = 1,
  19105. /* ERR_UNENCRYPTED:
  19106. * FW sets this when rxdma_error_code = <enum 5 rxdma_unecrypted_err>.
  19107. * Host maintains error stats, recycles buffer.
  19108. */
  19109. HTT_RXDATA_ERR_UNENCRYPTED = 2,
  19110. /* ERR_MSDU_LIMIT:
  19111. * FW sets this when rxdma_error_code = <enum 7 rxdma_msdu_limit_err>.
  19112. * Host maintains error stats, recycles buffer.
  19113. */
  19114. HTT_RXDATA_ERR_MSDU_LIMIT = 3,
  19115. /* ERR_FLUSH_REQUEST:
  19116. * FW sets this when rxdma_error_code = <enum 13 rxdma_flush_request>.
  19117. * Host maintains error stats, recycles buffer.
  19118. */
  19119. HTT_RXDATA_ERR_FLUSH_REQUEST = 4,
  19120. /* ERR_OOR:
  19121. * FW full reorder layer maps this error to <enum 7 regular_frame_OOR>.
  19122. * Host maintains error stats, recycles buffer mainly for low
  19123. * TCP KPI debugging.
  19124. */
  19125. HTT_RXDATA_ERR_OOR = 5,
  19126. /* ERR_2K_JUMP:
  19127. * FW full reorder layer maps this error to <enum 5 regular_frame_2k_jump>.
  19128. * Host maintains error stats, recycles buffer mainly for low
  19129. * TCP KPI debugging.
  19130. */
  19131. HTT_RXDATA_ERR_2K_JUMP = 6,
  19132. /* ERR_ZERO_LEN_MSDU:
  19133. * FW sets this error flag for a 0 length MSDU.
  19134. * Host maintains error stats, recycles buffer.
  19135. */
  19136. HTT_RXDATA_ERR_ZERO_LEN_MSDU = 7,
  19137. /* add new error codes here */
  19138. HTT_RXDATA_ERR_MAX = 32
  19139. } htt_t2h_rx_data_msdu_err_e;
  19140. struct htt_t2h_rx_data_ind_t
  19141. {
  19142. A_UINT32 /* word 0 */
  19143. /* msg_type:
  19144. * Set to Rx data indication i.e. HTT_T2H_MSG_TYPE_RX_DATA_IND.
  19145. */
  19146. msg_type: 8,
  19147. peer_id: 16, /* This will provide peer data */
  19148. vdev_id: 8; /* This will provide vdev id info */
  19149. A_UINT32 /* word 1 */
  19150. /* msdu_cnt:
  19151. * Total number of MSDUs (htt_t2h_rx_data_msdu_info items) in message.
  19152. */
  19153. msdu_cnt: 8,
  19154. frag: 1, /* this bit will be set for 802.11 frag MPDU */
  19155. rsvd0: 23;
  19156. /* NOTE:
  19157. * To preserve backwards compatibility,
  19158. * no new fields can be added in this struct.
  19159. */
  19160. };
  19161. struct htt_t2h_rx_data_msdu_info
  19162. {
  19163. A_UINT32 /* word 0 */
  19164. buffer_addr_low : 32;
  19165. A_UINT32 /* word 1 */
  19166. buffer_addr_high : 8,
  19167. sw_buffer_cookie : 21,
  19168. rsvd1 : 3;
  19169. A_UINT32 /* word 2 */
  19170. mpdu_retry_bit : 1, /* used for stats maintenance */
  19171. raw_mpdu_frame : 1, /* used for pkt drop and processing */
  19172. first_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
  19173. last_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
  19174. msdu_continuation : 1, /* used for MSDU scatter/gather support */
  19175. sa_is_valid : 1, /* used for HW issue check in
  19176. * is_sa_da_idx_valid() */
  19177. da_is_valid : 1, /* used for HW issue check and
  19178. * intra-BSS forwarding */
  19179. da_is_mcbc : 1,
  19180. tid_info : 8, /* used for stats maintenance */
  19181. msdu_length : 14,
  19182. is_first_pkt_after_wkp : 1, /* indicates this is the first rx MSDU
  19183. * provided by fw after WoW exit */
  19184. rsvd2 : 1;
  19185. A_UINT32 /* word 3 */
  19186. error_valid : 1, /* Set if the MSDU has any error */
  19187. error_info : 5, /* If error_valid is TRUE, then refer to
  19188. * "htt_t2h_rx_data_msdu_err_e" for
  19189. * checking error reason. */
  19190. rsvd3 : 26;
  19191. /* NOTE:
  19192. * To preserve backwards compatibility,
  19193. * no new fields can be added in this struct.
  19194. */
  19195. };
  19196. /* HTT_RX_DATA_IND_HDR_SIZE: 2 4-byte words
  19197. * This is the size of htt_t2h_rx_data_ind_t alone which is fixed overhead
  19198. * for every Rx DATA IND sent by FW to host.
  19199. */
  19200. #define HTT_RX_DATA_IND_HDR_SIZE (2*4)
  19201. /* HTT_RX_DATA_MSDU_INFO_SIZE: 4 4-bytes words
  19202. * This is the size of each MSDU detail that will be piggybacked with the
  19203. * RX IND header.
  19204. */
  19205. #define HTT_RX_DATA_MSDU_INFO_SIZE (4*4)
  19206. /* member definitions of htt_t2h_rx_data_ind_t */
  19207. #define HTT_RX_DATA_IND_PEER_ID_M 0x00ffff00
  19208. #define HTT_RX_DATA_IND_PEER_ID_S 8
  19209. #define HTT_RX_DATA_IND_PEER_ID_SET(word, value) \
  19210. do { \
  19211. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_PEER_ID, value); \
  19212. (word) |= (value) << HTT_RX_DATA_IND_PEER_ID_S; \
  19213. } while (0)
  19214. #define HTT_RX_DATA_IND_PEER_ID_GET(word) \
  19215. (((word) & HTT_RX_DATA_IND_PEER_ID_M) >> HTT_RX_DATA_IND_PEER_ID_S)
  19216. #define HTT_RX_DATA_IND_VDEV_ID_M 0xff000000
  19217. #define HTT_RX_DATA_IND_VDEV_ID_S 24
  19218. #define HTT_RX_DATA_IND_VDEV_ID_SET(word, value) \
  19219. do { \
  19220. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_VDEV_ID, value); \
  19221. (word) |= (value) << HTT_RX_DATA_IND_VDEV_ID_S; \
  19222. } while (0)
  19223. #define HTT_RX_DATA_IND_VDEV_ID_GET(word) \
  19224. (((word) & HTT_RX_DATA_IND_VDEV_ID_M) >> HTT_RX_DATA_IND_VDEV_ID_S)
  19225. #define HTT_RX_DATA_IND_MSDU_CNT_M 0x000000ff
  19226. #define HTT_RX_DATA_IND_MSDU_CNT_S 0
  19227. #define HTT_RX_DATA_IND_MSDU_CNT_SET(word, value) \
  19228. do { \
  19229. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_MSDU_CNT, value); \
  19230. (word) |= (value) << HTT_RX_DATA_IND_MSDU_CNT_S; \
  19231. } while (0)
  19232. #define HTT_RX_DATA_IND_MSDU_CNT_GET(word) \
  19233. (((word) & HTT_RX_DATA_IND_MSDU_CNT_M) >> HTT_RX_DATA_IND_MSDU_CNT_S)
  19234. #define HTT_RX_DATA_IND_FRAG_M 0x00000100
  19235. #define HTT_RX_DATA_IND_FRAG_S 8
  19236. #define HTT_RX_DATA_IND_FRAG_SET(word, value) \
  19237. do { \
  19238. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_FRAG, value); \
  19239. (word) |= (value) << HTT_RX_DATA_IND_FRAG_S; \
  19240. } while (0)
  19241. #define HTT_RX_DATA_IND_FRAG_GET(word) \
  19242. (((word) & HTT_RX_DATA_IND_FRAG_M) >> HTT_RX_DATA_IND_FRAG_S)
  19243. /* member definitions of htt_t2h_rx_data_msdu_info */
  19244. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M 0xFFFFFFFF
  19245. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S 0
  19246. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M 0x000000FF
  19247. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S 0
  19248. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_SET(word, value) \
  19249. do { \
  19250. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW, value); \
  19251. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S; \
  19252. } while (0)
  19253. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_GET(word) \
  19254. (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S)
  19255. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_SET(word, value) \
  19256. do { \
  19257. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH, value); \
  19258. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S; \
  19259. } while (0)
  19260. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_GET(word) \
  19261. (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S)
  19262. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M 0x1FFFFF00
  19263. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S 8
  19264. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  19265. do { \
  19266. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE, value); \
  19267. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S; \
  19268. } while (0)
  19269. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_GET(word) \
  19270. (((word) & HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M) >> HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S)
  19271. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M 0x00000001
  19272. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S 0
  19273. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_SET(word, value) \
  19274. do { \
  19275. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT, value); \
  19276. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S; \
  19277. } while (0)
  19278. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_GET(word) \
  19279. (((word) & HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M) >> HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S)
  19280. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M 0x00000002
  19281. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S 1
  19282. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_SET(word, value) \
  19283. do { \
  19284. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME, value); \
  19285. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S; \
  19286. } while (0)
  19287. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_GET(word) \
  19288. (((word) & HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M) >> HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S)
  19289. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M 0x00000004
  19290. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S 2
  19291. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_SET(word, value) \
  19292. do { \
  19293. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU, value); \
  19294. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S; \
  19295. } while (0)
  19296. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_GET(word) \
  19297. (((word) & HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S)
  19298. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M 0x00000008
  19299. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S 3
  19300. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_SET(word, value) \
  19301. do { \
  19302. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU, value); \
  19303. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S; \
  19304. } while (0)
  19305. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_GET(word) \
  19306. (((word) & HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S)
  19307. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M 0x00000010
  19308. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S 4
  19309. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_SET(word, value) \
  19310. do { \
  19311. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION, value); \
  19312. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S; \
  19313. } while (0)
  19314. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_GET(word) \
  19315. (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S)
  19316. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M 0x00000020
  19317. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S 5
  19318. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_SET(word, value) \
  19319. do { \
  19320. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SA_IS_VALID, value); \
  19321. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S; \
  19322. } while (0)
  19323. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_GET(word) \
  19324. (((word) & HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S)
  19325. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M 0x00000040
  19326. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S 6
  19327. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_SET(word, value) \
  19328. do { \
  19329. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_VALID, value); \
  19330. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S; \
  19331. } while (0)
  19332. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_GET(word) \
  19333. (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S)
  19334. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M 0x00000080
  19335. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S 7
  19336. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_SET(word, value) \
  19337. do { \
  19338. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC, value); \
  19339. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S; \
  19340. } while (0)
  19341. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_GET(word) \
  19342. (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S)
  19343. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_M 0x0000FF00
  19344. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_S 8
  19345. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_SET(word, value) \
  19346. do { \
  19347. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_TID_INFO, value); \
  19348. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_TID_INFO_S; \
  19349. } while (0)
  19350. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_GET(word) \
  19351. (((word) & HTT_RX_DATA_MSDU_INFO_TID_INFO_M) >> HTT_RX_DATA_MSDU_INFO_TID_INFO_S)
  19352. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M 0x3FFF0000
  19353. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S 16
  19354. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_SET(word, value) \
  19355. do { \
  19356. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH, value); \
  19357. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S; \
  19358. } while (0)
  19359. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_GET(word) \
  19360. (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S)
  19361. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M 0x40000000
  19362. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S 30
  19363. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_SET(word, value) \
  19364. do { \
  19365. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP, value); \
  19366. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S; \
  19367. } while (0)
  19368. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_GET(word) \
  19369. (((word) & HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M) >> HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S)
  19370. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M 0x00000001
  19371. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S 0
  19372. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_SET(word, value) \
  19373. do { \
  19374. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_VALID, value); \
  19375. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S; \
  19376. } while (0)
  19377. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_GET(word) \
  19378. (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S)
  19379. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M 0x0000001E
  19380. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S 1
  19381. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_SET(word, value) \
  19382. do { \
  19383. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_INFO, value); \
  19384. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S; \
  19385. } while (0)
  19386. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_GET(word) \
  19387. (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S)
  19388. /**
  19389. * @brief target -> Primary peer migration message to host
  19390. *
  19391. * MSG_TYPE => HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
  19392. *
  19393. * @details
  19394. * HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND message is sent by target
  19395. * to host to flush & set-up the RX rings to new primary peer
  19396. *
  19397. * The message would appear as follows:
  19398. *
  19399. * |31 16|15 12|11 8|7 0|
  19400. * |-------------------------------+---------+---------+--------------|
  19401. * | vdev ID | pdev ID | chip ID | msg type |
  19402. * |-------------------------------+---------+---------+--------------|
  19403. * | ML peer ID | SW peer ID |
  19404. * |-------------------------------+----------------------------------|
  19405. *
  19406. * The message is interpreted as follows:
  19407. * dword0 - b'0:7 - msg_type: This will be set to 0x37
  19408. * (HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND)
  19409. * b'8:11 - chip_id: Indicate which chip has been chosen as primary
  19410. * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
  19411. * as primary
  19412. * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
  19413. * as primary
  19414. *
  19415. * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
  19416. * chosen as primary
  19417. * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
  19418. * primary peer belongs.
  19419. */
  19420. typedef struct {
  19421. A_UINT32 msg_type: 8, /* bits 7:0 */
  19422. chip_id: 4, /* bits 11:8 */
  19423. pdev_id: 4, /* bits 15:12 */
  19424. vdev_id: 16; /* bits 31:16 */
  19425. A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
  19426. ml_peer_id: 16; /* bits 31:16 */
  19427. } htt_t2h_primary_link_peer_migrate_ind_t;
  19428. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
  19429. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
  19430. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
  19431. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
  19432. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
  19433. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
  19434. do { \
  19435. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
  19436. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
  19437. } while (0)
  19438. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
  19439. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
  19440. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
  19441. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
  19442. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
  19443. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
  19444. do { \
  19445. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
  19446. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
  19447. } while (0)
  19448. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
  19449. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
  19450. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
  19451. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
  19452. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
  19453. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
  19454. do { \
  19455. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
  19456. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
  19457. } while (0)
  19458. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
  19459. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
  19460. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
  19461. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
  19462. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
  19463. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
  19464. do { \
  19465. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
  19466. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
  19467. } while (0)
  19468. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
  19469. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
  19470. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
  19471. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
  19472. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
  19473. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
  19474. do { \
  19475. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
  19476. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
  19477. } while (0)
  19478. /**
  19479. * @brief target -> host rx peer AST override message defenition
  19480. *
  19481. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND
  19482. *
  19483. * @details
  19484. * Format inherits parts of the HTT_T2H_MSG_TYPE_PEER_MAP_V3 published above
  19485. * where in the dummy ast index is provided to the host.
  19486. * This new message below is sent to the host at run time from the TX_DE
  19487. * exception path when a SAWF flow is detected for a peer.
  19488. * This is sent up once per SAWF peer.
  19489. * This layout assumes the target operates as little-endian.
  19490. *
  19491. * |31 24|23 16|15 8|7 0|
  19492. * |--------------------------------------+-----------------+-----------------|
  19493. * | SW peer ID | vdev ID | msg type |
  19494. * |-----------------+--------------------+-----------------+-----------------|
  19495. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  19496. * |-----------------+--------------------+-----------------+-----------------|
  19497. * | dummy AST Index #1 | MAC addr 5 | MAC addr 4 |
  19498. * |--------------------------------------+-----------------+-----------------|
  19499. * | reserved | dummy AST Index #2 |
  19500. * |--------------------------------------+-----------------------------------|
  19501. *
  19502. * The following field definitions describe the format of the peer ast override
  19503. * index messages sent from the target to the host.
  19504. * - MSG_TYPE
  19505. * Bits 7:0
  19506. * Purpose: identifies this as a peer map v3 message
  19507. * Value: 0x38 (HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND)
  19508. * - VDEV_ID
  19509. * Bits 15:8
  19510. * Purpose: Indicates which virtual device the peer is associated with.
  19511. * - SW_PEER_ID
  19512. * Bits 31:16
  19513. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  19514. * - MAC_ADDR_L32
  19515. * Bits 31:0
  19516. * Purpose: Identifies which peer node the peer ID is for.
  19517. * Value: lower 4 bytes of peer node's MAC address
  19518. * - MAC_ADDR_U16
  19519. * Bits 15:0
  19520. * Purpose: Identifies which peer node the peer ID is for.
  19521. * Value: upper 2 bytes of peer node's MAC address
  19522. * - AST_INDEX1
  19523. * Bits 31:16
  19524. * Purpose: The 1st extra AST index used to identify user defined MSDUQ
  19525. * - AST_INDEX2
  19526. * Bits 15:0
  19527. * Purpose: The 2nd extra AST index used to identify user defined MSDUQ
  19528. */
  19529. /* dword 0 */
  19530. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_M 0xffff0000
  19531. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S 16
  19532. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_M 0x0000ff00
  19533. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_S 8
  19534. /* dword 1 */
  19535. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_M 0xffffffff
  19536. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S 0
  19537. /* dword 2 */
  19538. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_M 0x0000ffff
  19539. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S 0
  19540. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_M 0xffff0000
  19541. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_S 16
  19542. /* dword 3 */
  19543. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_M 0x0000ffff
  19544. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_S 0
  19545. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_SET(word, value) \
  19546. do { \
  19547. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_VDEV_ID, value); \
  19548. (word) |= (value) << HTT_PEER_AST_OVERRIDE_VDEV_ID_S; \
  19549. } while (0)
  19550. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_GET(word) \
  19551. (((word) & HTT_PEER_AST_OVERRIDE_VDEV_ID_M) >> HTT_PEER_AST_OVERRIDE_VDEV_ID_S)
  19552. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_SET(word, value) \
  19553. do { \
  19554. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_SW_PEER_ID, value); \
  19555. (word) |= (value) << HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S; \
  19556. } while (0)
  19557. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_GET(word) \
  19558. (((word) & HTT_PEER_AST_OVERRIDE_SW_PEER_ID_M) >> HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S)
  19559. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_SET(word, value) \
  19560. do { \
  19561. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32, value); \
  19562. (word) |= (value) << HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S; \
  19563. } while (0)
  19564. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_GET(word) \
  19565. (((word) & HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_M) >> HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S)
  19566. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_SET(word, value) \
  19567. do { \
  19568. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16, value); \
  19569. (word) |= (value) << HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S; \
  19570. } while (0)
  19571. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_GET(word) \
  19572. (((word) & HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_M) >> HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S)
  19573. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_SET(word, value) \
  19574. do { \
  19575. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_AST_INDEX1, value); \
  19576. (word) |= (value) << HTT_PEER_AST_OVERRIDE_AST_INDEX1_S; \
  19577. } while (0)
  19578. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_GET(word) \
  19579. (((word) & HTT_PEER_AST_OVERRIDE_AST_INDEX1_M) >> HTT_PEER_AST_OVERRIDE_AST_INDEX1_S)
  19580. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_SET(word, value) \
  19581. do { \
  19582. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_AST_INDEX2, value); \
  19583. (word) |= (value) << HTT_PEER_AST_OVERRIDE_AST_INDEX2_S; \
  19584. } while (0)
  19585. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_GET(word) \
  19586. (((word) & HTT_PEER_AST_OVERRIDE_AST_INDEX2_M) >> HTT_PEER_AST_OVERRIDE_AST_INDEX2_S)
  19587. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_WORD_BASE_OFFSET 4 /* bytes */
  19588. #define HTT_PEER_AST_OVERRIDE_DUMMY_AST1_WORD_BASE_OFFSET 8 /* bytes */
  19589. #define HTT_PEER_AST_OVERRIDE_DUMMY_AST2_WORD_BASE_OFFSET 12 /* bytes */
  19590. #define HTT_PEER_AST_OVERRIDE_INDEX_IND_BYTES 16
  19591. #endif