hal_be_api_mon.h 95 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057
  1. /*
  2. * Copyright (c) 2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _HAL_BE_API_MON_H_
  18. #define _HAL_BE_API_MON_H_
  19. #include "hal_be_hw_headers.h"
  20. #ifdef QCA_MONITOR_2_0_SUPPORT
  21. #include <mon_ingress_ring.h>
  22. #include <mon_destination_ring.h>
  23. #endif
  24. #include <hal_be_hw_headers.h>
  25. #include "hal_api_mon.h"
  26. #include <hal_generic_api.h>
  27. #include <hal_generic_api.h>
  28. #include <hal_api_mon.h>
  29. #if defined(QCA_MONITOR_2_0_SUPPORT) || \
  30. defined(QCA_SINGLE_WIFI_3_0)
  31. #define HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET 0x00000000
  32. #define HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB 0
  33. #define HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK 0xffffffff
  34. #define HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET 0x00000004
  35. #define HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB 0
  36. #define HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK 0x000000ff
  37. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_OFFSET 0x00000008
  38. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_LSB 0
  39. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_MSB 31
  40. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_MASK 0xffffffff
  41. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_OFFSET 0x0000000c
  42. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_LSB 0
  43. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_MSB 31
  44. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_MASK 0xffffffff
  45. #define HAL_MON_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  46. ((*(((unsigned int *) buff_addr_info) + \
  47. (HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  48. ((paddr_lo) << HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  49. HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  50. #define HAL_MON_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  51. ((*(((unsigned int *) buff_addr_info) + \
  52. (HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  53. ((paddr_hi) << HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  54. HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  55. #define HAL_MON_VADDR_LO_SET(buff_addr_info, vaddr_lo) \
  56. ((*(((unsigned int *) buff_addr_info) + \
  57. (HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_OFFSET >> 2))) = \
  58. ((vaddr_lo) << HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_LSB) & \
  59. HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_MASK)
  60. #define HAL_MON_VADDR_HI_SET(buff_addr_info, vaddr_hi) \
  61. ((*(((unsigned int *) buff_addr_info) + \
  62. (HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_OFFSET >> 2))) = \
  63. ((vaddr_hi) << HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_LSB) & \
  64. HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_MASK)
  65. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  66. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_OFFSET
  67. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  68. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_MASK
  69. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  70. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_LSB
  71. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  72. PHYRX_HT_SIG_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  73. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  74. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  75. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  76. PHYRX_L_SIG_A_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  77. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  78. PHYRX_VHT_SIG_A_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  79. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  80. PHYRX_HE_SIG_A_SU_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  81. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  82. PHYRX_HE_SIG_A_MU_DL_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  83. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  84. PHYRX_HE_SIG_B1_MU_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  85. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  86. PHYRX_HE_SIG_B2_MU_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  87. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  88. PHYRX_HE_SIG_B2_OFDMA_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  89. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  90. PHYRX_RSSI_LEGACY_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  91. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  92. PHYRX_RSSI_LEGACY_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  93. #endif
  94. #ifdef CONFIG_MON_WORD_BASED_TLV
  95. #ifndef BIG_ENDIAN_HOST
  96. struct rx_mpdu_start_mon_data {
  97. uint32_t rxpcu_mpdu_filter_in_category : 2,
  98. sw_frame_group_id : 7,
  99. ndp_frame : 1,
  100. phy_err : 1,
  101. phy_err_during_mpdu_header : 1,
  102. protocol_version_err : 1,
  103. ast_based_lookup_valid : 1,
  104. reserved_0a : 2,
  105. phy_ppdu_id : 16;
  106. uint32_t ast_index : 16,
  107. sw_peer_id : 16;
  108. uint32_t mpdu_frame_control_valid : 1,
  109. mpdu_duration_valid : 1,
  110. mac_addr_ad1_valid : 1,
  111. mac_addr_ad2_valid : 1,
  112. mac_addr_ad3_valid : 1,
  113. mac_addr_ad4_valid : 1,
  114. mpdu_sequence_control_valid : 1,
  115. mpdu_qos_control_valid : 1,
  116. mpdu_ht_control_valid : 1,
  117. frame_encryption_info_valid : 1,
  118. mpdu_fragment_number : 4,
  119. more_fragment_flag : 1,
  120. reserved_11a : 1,
  121. fr_ds : 1,
  122. to_ds : 1,
  123. encrypted : 1,
  124. mpdu_retry : 1,
  125. mpdu_sequence_number : 12;
  126. uint32_t mpdu_length : 14,
  127. first_mpdu : 1,
  128. mcast_bcast : 1,
  129. ast_index_not_found : 1,
  130. ast_index_timeout : 1,
  131. power_mgmt : 1,
  132. non_qos : 1,
  133. null_data : 1,
  134. mgmt_type : 1,
  135. ctrl_type : 1,
  136. more_data : 1,
  137. eosp : 1,
  138. fragment_flag : 1,
  139. order : 1,
  140. u_apsd_trigger : 1,
  141. encrypt_required : 1,
  142. directed : 1,
  143. amsdu_present : 1,
  144. reserved_13 : 1;
  145. uint32_t mpdu_frame_control_field : 16,
  146. mpdu_duration_field : 16;
  147. uint32_t mac_addr_ad1_31_0 : 32;
  148. uint32_t mac_addr_ad1_47_32 : 16,
  149. mac_addr_ad2_15_0 : 16;
  150. };
  151. struct rx_msdu_end_mon_data {
  152. uint32_t rxpcu_mpdu_filter_in_category : 2,
  153. sw_frame_group_id : 7,
  154. reserved_0 : 7,
  155. phy_ppdu_id : 16;
  156. uint32_t tcp_udp_chksum : 16,
  157. sa_idx_timeout : 1,
  158. da_idx_timeout : 1,
  159. msdu_limit_error : 1,
  160. flow_idx_timeout : 1,
  161. flow_idx_invalid : 1,
  162. wifi_parser_error : 1,
  163. amsdu_parser_error : 1,
  164. sa_is_valid : 1,
  165. da_is_valid : 1,
  166. da_is_mcbc : 1,
  167. l3_header_padding : 2,
  168. first_msdu : 1,
  169. last_msdu : 1,
  170. tcp_udp_chksum_fail : 1,
  171. ip_chksum_fail : 1;
  172. uint32_t msdu_drop : 1,
  173. reo_destination_indication : 5,
  174. flow_idx : 20,
  175. reserved_12a : 6;
  176. uint32_t fse_metadata : 32;
  177. uint32_t cce_metadata : 16,
  178. sa_sw_peer_id : 16;
  179. };
  180. #else
  181. struct rx_mpdu_start_mon_data {
  182. uint32_t phy_ppdu_id : 16;
  183. reserved_0a : 2,
  184. ast_based_lookup_valid : 1,
  185. protocol_version_err : 1,
  186. phy_err_during_mpdu_header : 1,
  187. phy_err : 1,
  188. ndp_frame : 1,
  189. sw_frame_group_id : 7,
  190. rxpcu_mpdu_filter_in_category : 2,
  191. uint32_t sw_peer_id : 16;
  192. ast_index : 16,
  193. uint32_t mpdu_sequence_number : 12;
  194. mpdu_retry : 1,
  195. encrypted : 1,
  196. to_ds : 1,
  197. fr_ds : 1,
  198. reserved_11a : 1,
  199. more_fragment_flag : 1,
  200. mpdu_fragment_number : 4,
  201. frame_encryption_info_valid : 1,
  202. mpdu_ht_control_valid : 1,
  203. mpdu_qos_control_valid : 1,
  204. mpdu_sequence_control_valid : 1,
  205. mac_addr_ad4_valid : 1,
  206. mac_addr_ad3_valid : 1,
  207. mac_addr_ad2_valid : 1,
  208. mac_addr_ad1_valid : 1,
  209. mpdu_duration_valid : 1,
  210. mpdu_frame_control_valid : 1,
  211. uint32_t reserved_13 : 1;
  212. amsdu_present : 1,
  213. directed : 1,
  214. encrypt_required : 1,
  215. u_apsd_trigger : 1,
  216. order : 1,
  217. fragment_flag : 1,
  218. eosp : 1,
  219. more_data : 1,
  220. ctrl_type : 1,
  221. mgmt_type : 1,
  222. null_data : 1,
  223. non_qos : 1,
  224. power_mgmt : 1,
  225. ast_index_timeout : 1,
  226. ast_index_not_found : 1,
  227. mcast_bcast : 1,
  228. first_mpdu : 1,
  229. mpdu_length : 14,
  230. uint32_t mpdu_duration_field : 16;
  231. mpdu_frame_control_field : 16,
  232. uint32_t mac_addr_ad1_31_0 : 32;
  233. uint32_t mac_addr_ad2_15_0 : 16;
  234. mac_addr_ad1_47_32 : 16,
  235. };
  236. struct rx_msdu_end_mon_data {
  237. uint32_t phy_ppdu_id : 16;
  238. reserved_0 : 7,
  239. sw_frame_group_id : 7,
  240. rxpcu_mpdu_filter_in_category : 2,
  241. uint32_t ip_chksum_fail : 1;
  242. tcp_udp_chksum_fail : 1,
  243. last_msdu : 1,
  244. first_msdu : 1,
  245. l3_header_padding : 2,
  246. da_is_mcbc : 1,
  247. da_is_valid : 1,
  248. sa_is_valid : 1,
  249. amsdu_parser_error : 1,
  250. wifi_parser_error : 1,
  251. flow_idx_invalid : 1,
  252. flow_idx_timeout : 1,
  253. msdu_limit_error : 1,
  254. da_idx_timeout : 1,
  255. sa_idx_timeout : 1,
  256. tcp_udp_chksum : 16,
  257. uint32_t reserved_12a : 6;
  258. flow_idx : 20,
  259. reo_destination_indication : 5,
  260. msdu_drop : 1,
  261. uint32_t fse_metadata : 32;
  262. uint32_t sa_sw_peer_id : 16;
  263. cce_metadata : 16,
  264. };
  265. #endif
  266. /* TLV struct for word based Tlv */
  267. typedef struct rx_mpdu_start_mon_data hal_rx_mon_mpdu_start_t;
  268. typedef struct rx_msdu_end_mon_data hal_rx_mon_msdu_end_t;
  269. #else
  270. typedef struct rx_mpdu_start hal_rx_mon_mpdu_start_t;
  271. typedef struct rx_msdu_end hal_rx_mon_msdu_end_t;
  272. #endif
  273. /*
  274. * struct mon_destination_drop - monitor drop descriptor
  275. *
  276. * @ppdu_drop_cnt: PPDU drop count
  277. * @mpdu_drop_cnt: MPDU drop count
  278. * @tlv_drop_cnt: TLV drop count
  279. * @end_of_ppdu_seen: end of ppdu seen
  280. * @reserved_0a: rsvd
  281. * @reserved_1a: rsvd
  282. * @ppdu_id: PPDU ID
  283. * @reserved_3a: rsvd
  284. * @initiator: initiator ppdu
  285. * @empty_descriptor: empty descriptor
  286. * @ring_id: ring id
  287. * @looping_count: looping count
  288. */
  289. struct mon_destination_drop {
  290. uint32_t ppdu_drop_cnt : 10,
  291. mpdu_drop_cnt : 10,
  292. tlv_drop_cnt : 10,
  293. end_of_ppdu_seen : 1,
  294. reserved_0a : 1;
  295. uint32_t reserved_1a : 32;
  296. uint32_t ppdu_id : 32;
  297. uint32_t reserved_3a : 18,
  298. initiator : 1,
  299. empty_descriptor : 1,
  300. ring_id : 8,
  301. looping_count : 4;
  302. };
  303. #define HAL_MON_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  304. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  305. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET)), \
  306. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK, \
  307. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB))
  308. #define HAL_MON_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  309. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  310. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET)), \
  311. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK, \
  312. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB))
  313. /**
  314. * struct hal_rx_status_buffer_done - status buffer done tlv
  315. * placeholder structure
  316. *
  317. * @ppdu_start_offset: ppdu start
  318. * @first_ppdu_start_user_info_offset:
  319. * @mult_ppdu_start_user_info:
  320. * @end_offset:
  321. * @ppdu_end_detected:
  322. * @flush_detected:
  323. * @rsvd:
  324. */
  325. struct hal_rx_status_buffer_done {
  326. uint32_t ppdu_start_offset : 3,
  327. first_ppdu_start_user_info_offset : 6,
  328. mult_ppdu_start_user_info : 1,
  329. end_offset : 13,
  330. ppdu_end_detected : 1,
  331. flush_detected : 1,
  332. rsvd : 7;
  333. };
  334. /**
  335. * hal_mon_status_end_reason : ppdu status buffer end reason
  336. *
  337. * @HAL_MON_STATUS_BUFFER_FULL: status buffer full
  338. * @HAL_MON_FLUSH_DETECTED: flush detected
  339. * @HAL_MON_END_OF_PPDU: end of ppdu detected
  340. * HAL_MON_PPDU_truncated: truncated ppdu status
  341. */
  342. enum hal_mon_status_end_reason {
  343. HAL_MON_STATUS_BUFFER_FULL,
  344. HAL_MON_FLUSH_DETECTED,
  345. HAL_MON_END_OF_PPDU,
  346. HAL_MON_PPDU_TRUNCATED,
  347. };
  348. /**
  349. * struct hal_mon_desc () - HAL Monitor descriptor
  350. *
  351. * @buf_addr: virtual buffer address
  352. * @ppdu_id: ppdu id
  353. * - TxMon fills scheduler id
  354. * - RxMON fills phy_ppdu_id
  355. * @end_offset: offset (units in 4 bytes) where status buffer ended
  356. * i.e offset of TLV + last TLV size
  357. * @end_reason: 0 - status buffer is full
  358. * 1 - flush detected
  359. * 2 - TX_FES_STATUS_END or RX_PPDU_END
  360. * 3 - PPDU truncated due to system error
  361. * @initiator: 1 - descriptor belongs to TX FES
  362. * 0 - descriptor belongs to TX RESPONSE
  363. * @empty_descriptor: 0 - this descriptor is written on a flush
  364. * or end of ppdu or end of status buffer
  365. * 1 - descriptor provided to indicate drop
  366. * @ring_id: ring id for debugging
  367. * @looping_count: count to indicate number of times producer
  368. * of entries has looped around the ring
  369. * @flush_detected: if flush detected
  370. * @end_reason: ppdu end reason
  371. * @end_of_ppdu_dropped: if end_of_ppdu is dropped
  372. * @ppdu_drop_count: PPDU drop count
  373. * @mpdu_drop_count: MPDU drop count
  374. * @tlv_drop_count: TLV drop count
  375. */
  376. struct hal_mon_desc {
  377. uint64_t buf_addr;
  378. uint32_t ppdu_id;
  379. uint32_t end_offset:12,
  380. reserved_3a:4,
  381. end_reason:2,
  382. initiator:1,
  383. empty_descriptor:1,
  384. ring_id:8,
  385. looping_count:4;
  386. uint16_t flush_detected:1,
  387. end_of_ppdu_dropped:1;
  388. uint32_t ppdu_drop_count;
  389. uint32_t mpdu_drop_count;
  390. uint32_t tlv_drop_count;
  391. };
  392. typedef struct hal_mon_desc *hal_mon_desc_t;
  393. /**
  394. * struct hal_mon_buf_addr_status () - HAL buffer address tlv get status
  395. *
  396. * @buf_addr_31_0: Lower 32 bits of virtual address of status buffer
  397. * @buf_addr_63_32: Upper 32 bits of virtual address of status buffer
  398. * @dma_length: DMA length
  399. * @msdu_continuation: is msdu size more than fragment size
  400. * @truncated: is msdu got truncated
  401. * @tlv_padding: tlv paddding
  402. */
  403. struct hal_mon_buf_addr_status {
  404. uint32_t buffer_virt_addr_31_0;
  405. uint32_t buffer_virt_addr_63_32;
  406. uint32_t dma_length:12,
  407. reserved_2a:4,
  408. msdu_continuation:1,
  409. truncated:1,
  410. reserved_2b:14;
  411. uint32_t tlv64_padding;
  412. };
  413. #ifdef QCA_MONITOR_2_0_SUPPORT
  414. /**
  415. * hal_be_get_mon_dest_status() - Get monitor descriptor
  416. * @hal_soc_hdl: HAL Soc handle
  417. * @desc: HAL monitor descriptor
  418. *
  419. * Return: none
  420. */
  421. static inline void
  422. hal_be_get_mon_dest_status(hal_soc_handle_t hal_soc,
  423. void *hw_desc,
  424. struct hal_mon_desc *status)
  425. {
  426. struct mon_destination_ring *desc = hw_desc;
  427. status->empty_descriptor = desc->empty_descriptor;
  428. if (status->empty_descriptor) {
  429. struct mon_destination_drop *drop_desc = hw_desc;
  430. status->buf_addr = 0;
  431. status->ppdu_drop_count = drop_desc->ppdu_drop_cnt;
  432. status->mpdu_drop_count = drop_desc->mpdu_drop_cnt;
  433. status->tlv_drop_count = drop_desc->tlv_drop_cnt;
  434. status->end_of_ppdu_dropped = drop_desc->end_of_ppdu_seen;
  435. } else {
  436. status->buf_addr = HAL_RX_GET(desc, MON_DESTINATION_RING_STAT,BUF_VIRT_ADDR_31_0) |
  437. (((uint64_t)HAL_RX_GET(desc,
  438. MON_DESTINATION_RING_STAT,
  439. BUF_VIRT_ADDR_63_32)) << 32);
  440. status->end_reason = desc->end_reason;
  441. status->end_offset = desc->end_offset;
  442. }
  443. status->ppdu_id = desc->ppdu_id;
  444. status->initiator = desc->initiator;
  445. status->looping_count = desc->looping_count;
  446. }
  447. #endif
  448. #if defined(RX_PPDU_END_USER_STATS_OFDMA_INFO_VALID_OFFSET) && \
  449. defined(RX_PPDU_END_USER_STATS_SW_RESPONSE_REFERENCE_PTR_EXT_OFFSET)
  450. static inline void
  451. hal_rx_handle_mu_ul_info(void *rx_tlv,
  452. struct mon_rx_user_status *mon_rx_user_status)
  453. {
  454. mon_rx_user_status->mu_ul_user_v0_word0 =
  455. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  456. SW_RESPONSE_REFERENCE_PTR);
  457. mon_rx_user_status->mu_ul_user_v0_word1 =
  458. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  459. SW_RESPONSE_REFERENCE_PTR_EXT);
  460. }
  461. #else
  462. static inline void
  463. hal_rx_handle_mu_ul_info(void *rx_tlv,
  464. struct mon_rx_user_status *mon_rx_user_status)
  465. {
  466. }
  467. #endif
  468. static inline void
  469. hal_rx_populate_byte_count(void *rx_tlv, void *ppduinfo,
  470. struct mon_rx_user_status *mon_rx_user_status)
  471. {
  472. uint32_t mpdu_ok_byte_count;
  473. uint32_t mpdu_err_byte_count;
  474. mpdu_ok_byte_count = HAL_RX_GET_64(rx_tlv,
  475. RX_PPDU_END_USER_STATS,
  476. MPDU_OK_BYTE_COUNT);
  477. mpdu_err_byte_count = HAL_RX_GET_64(rx_tlv,
  478. RX_PPDU_END_USER_STATS,
  479. MPDU_ERR_BYTE_COUNT);
  480. mon_rx_user_status->mpdu_ok_byte_count = mpdu_ok_byte_count;
  481. mon_rx_user_status->mpdu_err_byte_count = mpdu_err_byte_count;
  482. }
  483. static inline void
  484. hal_rx_populate_mu_user_info(void *rx_tlv, void *ppduinfo, uint32_t user_id,
  485. struct mon_rx_user_status *mon_rx_user_status)
  486. {
  487. struct mon_rx_info *mon_rx_info;
  488. struct mon_rx_user_info *mon_rx_user_info;
  489. struct hal_rx_ppdu_info *ppdu_info =
  490. (struct hal_rx_ppdu_info *)ppduinfo;
  491. mon_rx_info = &ppdu_info->rx_info;
  492. mon_rx_user_info = &ppdu_info->rx_user_info[user_id];
  493. mon_rx_user_info->qos_control_info_valid =
  494. mon_rx_info->qos_control_info_valid;
  495. mon_rx_user_info->qos_control = mon_rx_info->qos_control;
  496. mon_rx_user_status->ast_index = ppdu_info->rx_status.ast_index;
  497. mon_rx_user_status->tid = ppdu_info->rx_status.tid;
  498. mon_rx_user_status->tcp_msdu_count =
  499. ppdu_info->rx_status.tcp_msdu_count;
  500. mon_rx_user_status->udp_msdu_count =
  501. ppdu_info->rx_status.udp_msdu_count;
  502. mon_rx_user_status->other_msdu_count =
  503. ppdu_info->rx_status.other_msdu_count;
  504. mon_rx_user_status->frame_control = ppdu_info->rx_status.frame_control;
  505. mon_rx_user_status->frame_control_info_valid =
  506. ppdu_info->rx_status.frame_control_info_valid;
  507. mon_rx_user_status->data_sequence_control_info_valid =
  508. ppdu_info->rx_status.data_sequence_control_info_valid;
  509. mon_rx_user_status->first_data_seq_ctrl =
  510. ppdu_info->rx_status.first_data_seq_ctrl;
  511. mon_rx_user_status->preamble_type = ppdu_info->rx_status.preamble_type;
  512. mon_rx_user_status->ht_flags = ppdu_info->rx_status.ht_flags;
  513. mon_rx_user_status->rtap_flags = ppdu_info->rx_status.rtap_flags;
  514. mon_rx_user_status->vht_flags = ppdu_info->rx_status.vht_flags;
  515. mon_rx_user_status->he_flags = ppdu_info->rx_status.he_flags;
  516. mon_rx_user_status->rs_flags = ppdu_info->rx_status.rs_flags;
  517. mon_rx_user_status->mpdu_cnt_fcs_ok =
  518. ppdu_info->com_info.mpdu_cnt_fcs_ok;
  519. mon_rx_user_status->mpdu_cnt_fcs_err =
  520. ppdu_info->com_info.mpdu_cnt_fcs_err;
  521. qdf_mem_copy(&mon_rx_user_status->mpdu_fcs_ok_bitmap,
  522. &ppdu_info->com_info.mpdu_fcs_ok_bitmap,
  523. HAL_RX_NUM_WORDS_PER_PPDU_BITMAP *
  524. sizeof(ppdu_info->com_info.mpdu_fcs_ok_bitmap[0]));
  525. mon_rx_user_status->retry_mpdu =
  526. ppdu_info->rx_status.mpdu_retry_cnt;
  527. hal_rx_populate_byte_count(rx_tlv, ppdu_info, mon_rx_user_status);
  528. }
  529. #define HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(chain, \
  530. ppdu_info, rssi_info_tlv) \
  531. { \
  532. ppdu_info->rx_status.rssi_chain[chain][0] = \
  533. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  534. RSSI_PRI20_CHAIN##chain); \
  535. ppdu_info->rx_status.rssi_chain[chain][1] = \
  536. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  537. RSSI_EXT20_CHAIN##chain); \
  538. ppdu_info->rx_status.rssi_chain[chain][2] = \
  539. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  540. RSSI_EXT40_LOW20_CHAIN##chain); \
  541. ppdu_info->rx_status.rssi_chain[chain][3] = \
  542. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  543. RSSI_EXT40_HIGH20_CHAIN##chain); \
  544. } \
  545. #define HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv) \
  546. {HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(0, ppdu_info, rssi_info_tlv) \
  547. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(1, ppdu_info, rssi_info_tlv) \
  548. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(2, ppdu_info, rssi_info_tlv) \
  549. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(3, ppdu_info, rssi_info_tlv) \
  550. } \
  551. static inline uint32_t
  552. hal_rx_update_rssi_chain(struct hal_rx_ppdu_info *ppdu_info,
  553. uint8_t *rssi_info_tlv)
  554. {
  555. HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv)
  556. return 0;
  557. }
  558. #ifdef WLAN_TX_PKT_CAPTURE_ENH
  559. static inline void
  560. hal_get_qos_control(void *rx_tlv,
  561. struct hal_rx_ppdu_info *ppdu_info)
  562. {
  563. ppdu_info->rx_info.qos_control_info_valid =
  564. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  565. QOS_CONTROL_INFO_VALID);
  566. if (ppdu_info->rx_info.qos_control_info_valid)
  567. ppdu_info->rx_info.qos_control =
  568. HAL_RX_GET_64(rx_tlv,
  569. RX_PPDU_END_USER_STATS,
  570. QOS_CONTROL_FIELD);
  571. }
  572. static inline void
  573. hal_get_mac_addr1(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  574. struct hal_rx_ppdu_info *ppdu_info)
  575. {
  576. if ((ppdu_info->sw_frame_group_id
  577. == HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ) ||
  578. (ppdu_info->sw_frame_group_id ==
  579. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS)) {
  580. ppdu_info->rx_info.mac_addr1_valid =
  581. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad1_valid;
  582. *(uint32_t *)&ppdu_info->rx_info.mac_addr1[0] =
  583. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad1_31_0;
  584. if (ppdu_info->sw_frame_group_id ==
  585. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS) {
  586. *(uint32_t *)&ppdu_info->rx_info.mac_addr1[4] =
  587. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad1_47_32;
  588. }
  589. }
  590. }
  591. #else
  592. static inline void
  593. hal_get_qos_control(void *rx_tlv,
  594. struct hal_rx_ppdu_info *ppdu_info)
  595. {
  596. }
  597. static inline void
  598. hal_get_mac_addr1(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  599. struct hal_rx_ppdu_info *ppdu_info)
  600. {
  601. }
  602. #endif
  603. #ifdef QCA_SUPPORT_SCAN_SPCL_VAP_STATS
  604. static inline void
  605. hal_update_frame_type_cnt(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  606. struct hal_rx_ppdu_info *ppdu_info)
  607. {
  608. uint16_t frame_ctrl;
  609. uint8_t fc_type;
  610. if (rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_valid) {
  611. frame_ctrl = rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_field;
  612. fc_type = HAL_RX_GET_FRAME_CTRL_TYPE(frame_ctrl);
  613. if (fc_type == HAL_RX_FRAME_CTRL_TYPE_MGMT)
  614. ppdu_info->frm_type_info.rx_mgmt_cnt++;
  615. else if (fc_type == HAL_RX_FRAME_CTRL_TYPE_CTRL)
  616. ppdu_info->frm_type_info.rx_ctrl_cnt++;
  617. else if (fc_type == HAL_RX_FRAME_CTRL_TYPE_DATA)
  618. ppdu_info->frm_type_info.rx_data_cnt++;
  619. }
  620. }
  621. #else
  622. static inline void
  623. hal_update_frame_type_cnt(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  624. struct hal_rx_ppdu_info *ppdu_info)
  625. {
  626. }
  627. #endif
  628. #ifdef QCA_MONITOR_2_0_SUPPORT
  629. /**
  630. * hal_mon_buff_addr_info_set() - set desc address in cookie
  631. * @hal_soc_hdl: HAL Soc handle
  632. * @mon_entry: monitor srng
  633. * @desc: HAL monitor descriptor
  634. *
  635. * Return: none
  636. */
  637. static inline
  638. void hal_mon_buff_addr_info_set(hal_soc_handle_t hal_soc_hdl,
  639. void *mon_entry,
  640. void *mon_desc_addr,
  641. qdf_dma_addr_t phy_addr)
  642. {
  643. uint32_t paddr_lo = ((uintptr_t)phy_addr & 0x00000000ffffffff);
  644. uint32_t paddr_hi = ((uintptr_t)phy_addr & 0xffffffff00000000) >> 32;
  645. uint32_t vaddr_lo = ((uintptr_t)mon_desc_addr & 0x00000000ffffffff);
  646. uint32_t vaddr_hi = ((uintptr_t)mon_desc_addr & 0xffffffff00000000) >> 32;
  647. HAL_MON_PADDR_LO_SET(mon_entry, paddr_lo);
  648. HAL_MON_PADDR_HI_SET(mon_entry, paddr_hi);
  649. HAL_MON_VADDR_LO_SET(mon_entry, vaddr_lo);
  650. HAL_MON_VADDR_HI_SET(mon_entry, vaddr_hi);
  651. }
  652. /* TX monitor */
  653. #define TX_MON_STATUS_BUF_SIZE 2048
  654. #define HAL_INVALID_PPDU_ID 0xFFFFFFFF
  655. enum hal_tx_tlv_status {
  656. HAL_MON_TX_FES_SETUP,
  657. HAL_MON_TX_FES_STATUS_END,
  658. HAL_MON_RX_RESPONSE_REQUIRED_INFO,
  659. HAL_MON_RESPONSE_END_STATUS_INFO,
  660. HAL_MON_TX_PCU_PPDU_SETUP_INIT,
  661. HAL_MON_TX_MPDU_START,
  662. HAL_MON_TX_MSDU_START,
  663. HAL_MON_TX_BUFFER_ADDR,
  664. HAL_MON_TX_DATA,
  665. HAL_MON_TX_FES_STATUS_START,
  666. HAL_MON_TX_FES_STATUS_PROT,
  667. HAL_MON_TX_FES_STATUS_START_PROT,
  668. HAL_MON_TX_FES_STATUS_START_PPDU,
  669. HAL_MON_TX_FES_STATUS_USER_PPDU,
  670. HAL_MON_TX_QUEUE_EXTENSION,
  671. HAL_MON_RX_FRAME_BITMAP_ACK,
  672. HAL_MON_RX_FRAME_BITMAP_BLOCK_ACK_256,
  673. HAL_MON_RX_FRAME_BITMAP_BLOCK_ACK_1K,
  674. HAL_MON_COEX_TX_STATUS,
  675. HAL_MON_MACTX_HE_SIG_A_SU,
  676. HAL_MON_MACTX_HE_SIG_A_MU_DL,
  677. HAL_MON_MACTX_HE_SIG_B1_MU,
  678. HAL_MON_MACTX_HE_SIG_B2_MU,
  679. HAL_MON_MACTX_HE_SIG_B2_OFDMA,
  680. HAL_MON_MACTX_L_SIG_A,
  681. HAL_MON_MACTX_L_SIG_B,
  682. HAL_MON_MACTX_HT_SIG,
  683. HAL_MON_MACTX_VHT_SIG_A,
  684. HAL_MON_MACTX_USER_DESC_PER_USER,
  685. HAL_MON_MACTX_USER_DESC_COMMON,
  686. HAL_MON_MACTX_PHY_DESC,
  687. HAL_MON_TX_STATUS_PPDU_NOT_DONE,
  688. };
  689. enum txmon_coex_tx_status_reason {
  690. COEX_FES_TX_START,
  691. COEX_FES_TX_END,
  692. COEX_FES_END,
  693. COEX_RESPONSE_TX_START,
  694. COEX_RESPONSE_TX_END,
  695. COEX_NO_TX_ONGOING,
  696. };
  697. enum txmon_transmission_type {
  698. TXMON_SU_TRANSMISSION = 0,
  699. TXMON_MU_TRANSMISSION,
  700. TXMON_MU_SU_TRANSMISSION,
  701. TXMON_MU_MIMO_TRANSMISSION = 1,
  702. TXMON_MU_OFDMA_TRANMISSION
  703. };
  704. enum txmon_he_ppdu_subtype {
  705. TXMON_HE_SUBTYPE_SU = 0,
  706. TXMON_HE_SUBTYPE_TRIG,
  707. TXMON_HE_SUBTYPE_MU,
  708. TXMON_HE_SUBTYPE_EXT_SU
  709. };
  710. enum txmon_pkt_type {
  711. TXMON_PKT_TYPE_11A = 0,
  712. TXMON_PKT_TYPE_11B,
  713. TXMON_PKT_TYPE_11N_MM,
  714. TXMON_PKT_TYPE_11AC,
  715. TXMON_PKT_TYPE_11AX,
  716. TXMON_PKT_TYPE_11BA,
  717. TXMON_PKT_TYPE_11BE,
  718. TXMON_PKT_TYPE_11AZ
  719. };
  720. #define TXMON_HAL(hal_tx_ppdu_info, field) \
  721. hal_tx_ppdu_info->field
  722. #define TXMON_HAL_STATUS(hal_tx_ppdu_info, field) \
  723. hal_tx_ppdu_info->rx_status.field
  724. #define TXMON_HAL_USER(hal_tx_ppdu_info, user_id, field) \
  725. hal_tx_ppdu_info->rx_user_status[user_id].field
  726. #define TXMON_STATUS_INFO(hal_tx_status_info, field) \
  727. hal_tx_status_info->field
  728. struct hal_tx_status_info {
  729. uint8_t reception_type;
  730. uint8_t transmission_type;
  731. uint8_t medium_prot_type;
  732. uint32_t no_bitmap_avail :1,
  733. explicit_ack :1,
  734. explicit_ack_type :4,
  735. r2r_end_status_follow :1,
  736. response_type :5,
  737. ndp_frame :2,
  738. num_users :8,
  739. reserved :10;
  740. uint8_t sw_frame_group_id;
  741. uint32_t r2r_to_follow;
  742. uint32_t prot_tlv_status;
  743. void *buffer;
  744. uint32_t offset;
  745. uint32_t length;
  746. uint8_t protection_addr;
  747. uint8_t addr1[QDF_MAC_ADDR_SIZE];
  748. uint8_t addr2[QDF_MAC_ADDR_SIZE];
  749. uint8_t addr3[QDF_MAC_ADDR_SIZE];
  750. uint8_t addr4[QDF_MAC_ADDR_SIZE];
  751. };
  752. struct hal_tx_ppdu_info {
  753. uint32_t ppdu_id;
  754. uint32_t num_users :8,
  755. is_used :1,
  756. is_data :1,
  757. cur_usr_idx :8,
  758. reserved :15;
  759. uint32_t prot_tlv_status;
  760. struct mon_rx_status rx_status;
  761. struct mon_rx_user_status rx_user_status[];
  762. };
  763. /**
  764. * hal_tx_status_get_next_tlv() - get next tx status TLV
  765. * @tx_tlv: pointer to TLV header
  766. *
  767. * Return: pointer to next tlv info
  768. */
  769. static inline uint8_t*
  770. hal_tx_status_get_next_tlv(uint8_t *tx_tlv) {
  771. uint32_t tlv_len, tlv_tag;
  772. tlv_len = HAL_RX_GET_USER_TLV32_LEN(tx_tlv);
  773. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(tx_tlv);
  774. return (uint8_t *)(((unsigned long)(tx_tlv + tlv_len +
  775. HAL_RX_TLV32_HDR_SIZE + 7)) & (~7));
  776. }
  777. /**
  778. * hal_txmon_status_parse_tlv() - process transmit info TLV
  779. * @hal_soc: HAL soc handle
  780. * @data_ppdu_info: pointer to hal data ppdu info
  781. * @prot_ppdu_info: pointer to hal prot ppdu info
  782. * @data_status_info: pointer to data status info
  783. * @prot_status_info: pointer to prot status info
  784. * @tx_tlv_hdr: pointer to TLV header
  785. * @status_frag: pointer to status frag
  786. *
  787. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE
  788. */
  789. static inline uint32_t
  790. hal_txmon_status_parse_tlv(hal_soc_handle_t hal_soc_hdl,
  791. void *data_ppdu_info,
  792. void *prot_ppdu_info,
  793. void *data_status_info,
  794. void *prot_status_info,
  795. void *tx_tlv_hdr,
  796. qdf_frag_t status_frag)
  797. {
  798. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  799. return hal_soc->ops->hal_txmon_status_parse_tlv(data_ppdu_info,
  800. prot_ppdu_info,
  801. data_status_info,
  802. prot_status_info,
  803. tx_tlv_hdr,
  804. status_frag);
  805. }
  806. /**
  807. * hal_txmon_status_get_num_users() - api to get num users from start of fes
  808. * window
  809. * @hal_soc: HAL soc handle
  810. * @tx_tlv_hdr: pointer to TLV header
  811. * @num_users: reference to number of user
  812. *
  813. * Return: status
  814. */
  815. static inline uint32_t
  816. hal_txmon_status_get_num_users(hal_soc_handle_t hal_soc_hdl,
  817. void *tx_tlv_hdr, uint8_t *num_users)
  818. {
  819. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  820. return hal_soc->ops->hal_txmon_status_get_num_users(tx_tlv_hdr,
  821. num_users);
  822. }
  823. /**
  824. * hal_txmon_status_free_buffer() - api to free status buffer
  825. * @hal_soc: HAL soc handle
  826. * @status_frag: qdf_frag_t buffer
  827. * @end_offset: end offset within buffer that has valid data
  828. *
  829. * Return status
  830. */
  831. static inline QDF_STATUS
  832. hal_txmon_status_free_buffer(hal_soc_handle_t hal_soc_hdl,
  833. qdf_frag_t status_frag,
  834. uint32_t end_offset)
  835. {
  836. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  837. return hal_soc->ops->hal_txmon_status_free_buffer(status_frag,
  838. end_offset);
  839. }
  840. /**
  841. * hal_tx_status_get_tlv_tag() - api to get tlv tag
  842. * @tx_tlv_hdr: pointer to TLV header
  843. *
  844. * Return tlv_tag
  845. */
  846. static inline uint32_t
  847. hal_tx_status_get_tlv_tag(void *tx_tlv_hdr)
  848. {
  849. uint32_t tlv_tag = 0;
  850. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(tx_tlv_hdr);
  851. return tlv_tag;
  852. }
  853. #endif
  854. static inline uint32_t
  855. hal_rx_parse_u_sig_cmn(struct hal_soc *hal_soc, void *rx_tlv,
  856. struct hal_rx_ppdu_info *ppdu_info)
  857. {
  858. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  859. struct hal_mon_usig_cmn *usig_1 = &usig->usig_1;
  860. uint8_t bad_usig_crc;
  861. bad_usig_crc = HAL_RX_MON_USIG_GET_RX_INTEGRITY_CHECK_PASSED(rx_tlv) ?
  862. 0 : 1;
  863. ppdu_info->rx_status.usig_common |=
  864. QDF_MON_STATUS_USIG_PHY_VERSION_KNOWN |
  865. QDF_MON_STATUS_USIG_BW_KNOWN |
  866. QDF_MON_STATUS_USIG_UL_DL_KNOWN |
  867. QDF_MON_STATUS_USIG_BSS_COLOR_KNOWN |
  868. QDF_MON_STATUS_USIG_TXOP_KNOWN;
  869. ppdu_info->rx_status.usig_common |= (usig_1->phy_version <<
  870. QDF_MON_STATUS_USIG_PHY_VERSION_SHIFT);
  871. ppdu_info->rx_status.usig_common |= (usig_1->bw <<
  872. QDF_MON_STATUS_USIG_BW_SHIFT);
  873. ppdu_info->rx_status.usig_common |= (usig_1->ul_dl <<
  874. QDF_MON_STATUS_USIG_UL_DL_SHIFT);
  875. ppdu_info->rx_status.usig_common |= (usig_1->bss_color <<
  876. QDF_MON_STATUS_USIG_BSS_COLOR_SHIFT);
  877. ppdu_info->rx_status.usig_common |= (usig_1->txop <<
  878. QDF_MON_STATUS_USIG_TXOP_SHIFT);
  879. ppdu_info->rx_status.usig_common |= bad_usig_crc;
  880. ppdu_info->u_sig_info.ul_dl = usig_1->ul_dl;
  881. ppdu_info->u_sig_info.bw = usig_1->bw;
  882. ppdu_info->rx_status.bw = usig_1->bw;
  883. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  884. }
  885. static inline uint32_t
  886. hal_rx_parse_u_sig_tb(struct hal_soc *hal_soc, void *rx_tlv,
  887. struct hal_rx_ppdu_info *ppdu_info)
  888. {
  889. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  890. struct hal_mon_usig_tb *usig_tb = &usig->usig_2.tb;
  891. ppdu_info->rx_status.usig_mask |=
  892. QDF_MON_STATUS_USIG_DISREGARD_KNOWN |
  893. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_KNOWN |
  894. QDF_MON_STATUS_USIG_VALIDATE_KNOWN |
  895. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_1_KNOWN |
  896. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_2_KNOWN |
  897. QDF_MON_STATUS_USIG_TB_DISREGARD1_KNOWN |
  898. QDF_MON_STATUS_USIG_CRC_KNOWN |
  899. QDF_MON_STATUS_USIG_TAIL_KNOWN;
  900. ppdu_info->rx_status.usig_value |= (0x3F <<
  901. QDF_MON_STATUS_USIG_DISREGARD_SHIFT);
  902. ppdu_info->rx_status.usig_value |= (usig_tb->ppdu_type_comp_mode <<
  903. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_SHIFT);
  904. ppdu_info->rx_status.usig_value |= (0x1 <<
  905. QDF_MON_STATUS_USIG_VALIDATE_SHIFT);
  906. ppdu_info->rx_status.usig_value |= (usig_tb->spatial_reuse_1 <<
  907. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_1_SHIFT);
  908. ppdu_info->rx_status.usig_value |= (usig_tb->spatial_reuse_2 <<
  909. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_2_SHIFT);
  910. ppdu_info->rx_status.usig_value |= (0x1F <<
  911. QDF_MON_STATUS_USIG_TB_DISREGARD1_SHIFT);
  912. ppdu_info->rx_status.usig_value |= (usig_tb->crc <<
  913. QDF_MON_STATUS_USIG_CRC_SHIFT);
  914. ppdu_info->rx_status.usig_value |= (usig_tb->tail <<
  915. QDF_MON_STATUS_USIG_TAIL_SHIFT);
  916. ppdu_info->u_sig_info.ppdu_type_comp_mode =
  917. usig_tb->ppdu_type_comp_mode;
  918. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  919. }
  920. static inline uint32_t
  921. hal_rx_parse_u_sig_mu(struct hal_soc *hal_soc, void *rx_tlv,
  922. struct hal_rx_ppdu_info *ppdu_info)
  923. {
  924. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  925. struct hal_mon_usig_mu *usig_mu = &usig->usig_2.mu;
  926. ppdu_info->rx_status.usig_mask |=
  927. QDF_MON_STATUS_USIG_DISREGARD_KNOWN |
  928. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_KNOWN |
  929. QDF_MON_STATUS_USIG_VALIDATE_KNOWN |
  930. QDF_MON_STATUS_USIG_MU_VALIDATE1_KNOWN |
  931. QDF_MON_STATUS_USIG_MU_PUNCTURE_CH_INFO_KNOWN |
  932. QDF_MON_STATUS_USIG_MU_VALIDATE2_KNOWN |
  933. QDF_MON_STATUS_USIG_MU_EHT_SIG_MCS_KNOWN |
  934. QDF_MON_STATUS_USIG_MU_NUM_EHT_SIG_SYM_KNOWN |
  935. QDF_MON_STATUS_USIG_CRC_KNOWN |
  936. QDF_MON_STATUS_USIG_TAIL_KNOWN;
  937. ppdu_info->rx_status.usig_value |= (0x1F <<
  938. QDF_MON_STATUS_USIG_DISREGARD_SHIFT);
  939. ppdu_info->rx_status.usig_value |= (0x1 <<
  940. QDF_MON_STATUS_USIG_MU_VALIDATE1_SHIFT);
  941. ppdu_info->rx_status.usig_value |= (usig_mu->ppdu_type_comp_mode <<
  942. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_SHIFT);
  943. ppdu_info->rx_status.usig_value |= (0x1 <<
  944. QDF_MON_STATUS_USIG_VALIDATE_SHIFT);
  945. ppdu_info->rx_status.usig_value |= (usig_mu->punc_ch_info <<
  946. QDF_MON_STATUS_USIG_MU_PUNCTURE_CH_INFO_SHIFT);
  947. ppdu_info->rx_status.usig_value |= (0x1 <<
  948. QDF_MON_STATUS_USIG_MU_VALIDATE2_SHIFT);
  949. ppdu_info->rx_status.usig_value |= (usig_mu->eht_sig_mcs <<
  950. QDF_MON_STATUS_USIG_MU_EHT_SIG_MCS_SHIFT);
  951. ppdu_info->rx_status.usig_value |= (usig_mu->num_eht_sig_sym <<
  952. QDF_MON_STATUS_USIG_MU_NUM_EHT_SIG_SYM_SHIFT);
  953. ppdu_info->rx_status.usig_value |= (usig_mu->crc <<
  954. QDF_MON_STATUS_USIG_CRC_SHIFT);
  955. ppdu_info->rx_status.usig_value |= (usig_mu->tail <<
  956. QDF_MON_STATUS_USIG_TAIL_SHIFT);
  957. ppdu_info->u_sig_info.ppdu_type_comp_mode =
  958. usig_mu->ppdu_type_comp_mode;
  959. ppdu_info->u_sig_info.eht_sig_mcs = usig_mu->eht_sig_mcs;
  960. ppdu_info->u_sig_info.num_eht_sig_sym = usig_mu->num_eht_sig_sym;
  961. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  962. }
  963. static inline uint32_t
  964. hal_rx_parse_u_sig_hdr(struct hal_soc *hal_soc, void *rx_tlv,
  965. struct hal_rx_ppdu_info *ppdu_info)
  966. {
  967. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  968. struct hal_mon_usig_cmn *usig_1 = &usig->usig_1;
  969. ppdu_info->rx_status.usig_flags = 1;
  970. hal_rx_parse_u_sig_cmn(hal_soc, rx_tlv, ppdu_info);
  971. if (HAL_RX_MON_USIG_GET_PPDU_TYPE_N_COMP_MODE(rx_tlv) == 0 &&
  972. usig_1->ul_dl == 1)
  973. return hal_rx_parse_u_sig_tb(hal_soc, rx_tlv, ppdu_info);
  974. else
  975. return hal_rx_parse_u_sig_mu(hal_soc, rx_tlv, ppdu_info);
  976. }
  977. static inline uint32_t
  978. hal_rx_parse_usig_overflow(struct hal_soc *hal_soc, void *tlv,
  979. struct hal_rx_ppdu_info *ppdu_info)
  980. {
  981. struct hal_eht_sig_cc_usig_overflow *usig_ovflow =
  982. (struct hal_eht_sig_cc_usig_overflow *)tlv;
  983. ppdu_info->rx_status.eht_known |=
  984. QDF_MON_STATUS_EHT_SPATIAL_REUSE_KNOWN |
  985. QDF_MON_STATUS_EHT_EHT_LTF_KNOWN |
  986. QDF_MON_STATUS_EHT_LDPC_EXTRA_SYMBOL_SEG_KNOWN |
  987. QDF_MON_STATUS_EHT_PRE_FEC_PADDING_FACTOR_KNOWN |
  988. QDF_MON_STATUS_EHT_PE_DISAMBIGUITY_KNOWN |
  989. QDF_MON_STATUS_EHT_DISREARD_KNOWN;
  990. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->spatial_reuse <<
  991. QDF_MON_STATUS_EHT_SPATIAL_REUSE_SHIFT);
  992. /*
  993. * GI and LTF size are separately indicated in radiotap header
  994. * and hence will be parsed from other TLV
  995. **/
  996. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->num_ltf_sym <<
  997. QDF_MON_STATUS_EHT_EHT_LTF_SHIFT);
  998. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->ldpc_extra_sym <<
  999. QDF_MON_STATUS_EHT_LDPC_EXTRA_SYMBOL_SEG_SHIFT);
  1000. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->pre_fec_pad_factor <<
  1001. QDF_MON_STATUS_EHT_PRE_FEC_PADDING_FACTOR_SHIFT);
  1002. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->pe_disambiguity <<
  1003. QDF_MON_STATUS_EHT_PE_DISAMBIGUITY_SHIFT);
  1004. ppdu_info->rx_status.eht_data[0] |= (0xF <<
  1005. QDF_MON_STATUS_EHT_DISREGARD_SHIFT);
  1006. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1007. }
  1008. static inline uint32_t
  1009. hal_rx_parse_non_ofdma_users(struct hal_soc *hal_soc, void *tlv,
  1010. struct hal_rx_ppdu_info *ppdu_info)
  1011. {
  1012. struct hal_eht_sig_non_ofdma_cmn_eb *non_ofdma_cmn_eb =
  1013. (struct hal_eht_sig_non_ofdma_cmn_eb *)tlv;
  1014. ppdu_info->rx_status.eht_known |=
  1015. QDF_MON_STATUS_EHT_NUM_NON_OFDMA_USERS_KNOWN;
  1016. ppdu_info->rx_status.eht_data[4] |= (non_ofdma_cmn_eb->num_users <<
  1017. QDF_MON_STATUS_EHT_NUM_NON_OFDMA_USERS_SHIFT);
  1018. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1019. }
  1020. static inline uint32_t
  1021. hal_rx_parse_ru_allocation(struct hal_soc *hal_soc, void *tlv,
  1022. struct hal_rx_ppdu_info *ppdu_info)
  1023. {
  1024. uint64_t *ehtsig_tlv = (uint64_t *)tlv;
  1025. struct hal_eht_sig_ofdma_cmn_eb1 *ofdma_cmn_eb1;
  1026. struct hal_eht_sig_ofdma_cmn_eb2 *ofdma_cmn_eb2;
  1027. uint8_t num_ru_allocation_known = 0;
  1028. ofdma_cmn_eb1 = (struct hal_eht_sig_ofdma_cmn_eb1 *)ehtsig_tlv;
  1029. ofdma_cmn_eb2 = (struct hal_eht_sig_ofdma_cmn_eb2 *)(ehtsig_tlv + 1);
  1030. switch (ppdu_info->u_sig_info.bw) {
  1031. case HAL_EHT_BW_320_2:
  1032. case HAL_EHT_BW_320_1:
  1033. num_ru_allocation_known += 4;
  1034. ppdu_info->rx_status.eht_data[3] |=
  1035. (ofdma_cmn_eb2->ru_allocation2_6 <<
  1036. QDF_MON_STATUS_EHT_RU_ALLOCATION2_6_SHIFT);
  1037. ppdu_info->rx_status.eht_data[3] |=
  1038. (ofdma_cmn_eb2->ru_allocation2_5 <<
  1039. QDF_MON_STATUS_EHT_RU_ALLOCATION2_5_SHIFT);
  1040. ppdu_info->rx_status.eht_data[3] |=
  1041. (ofdma_cmn_eb2->ru_allocation2_4 <<
  1042. QDF_MON_STATUS_EHT_RU_ALLOCATION2_4_SHIFT);
  1043. ppdu_info->rx_status.eht_data[2] |=
  1044. (ofdma_cmn_eb2->ru_allocation2_3 <<
  1045. QDF_MON_STATUS_EHT_RU_ALLOCATION2_3_SHIFT);
  1046. /* fallthrough */
  1047. case HAL_EHT_BW_160:
  1048. num_ru_allocation_known += 2;
  1049. ppdu_info->rx_status.eht_data[2] |=
  1050. (ofdma_cmn_eb2->ru_allocation2_2 <<
  1051. QDF_MON_STATUS_EHT_RU_ALLOCATION2_2_SHIFT);
  1052. ppdu_info->rx_status.eht_data[2] |=
  1053. (ofdma_cmn_eb2->ru_allocation2_1 <<
  1054. QDF_MON_STATUS_EHT_RU_ALLOCATION2_1_SHIFT);
  1055. /* fallthrough */
  1056. case HAL_EHT_BW_80:
  1057. num_ru_allocation_known += 1;
  1058. ppdu_info->rx_status.eht_data[1] |=
  1059. (ofdma_cmn_eb1->ru_allocation1_2 <<
  1060. QDF_MON_STATUS_EHT_RU_ALLOCATION1_2_SHIFT);
  1061. /* fallthrough */
  1062. case HAL_EHT_BW_40:
  1063. case HAL_EHT_BW_20:
  1064. num_ru_allocation_known += 1;
  1065. ppdu_info->rx_status.eht_data[1] |=
  1066. (ofdma_cmn_eb1->ru_allocation1_1 <<
  1067. QDF_MON_STATUS_EHT_RU_ALLOCATION1_1_SHIFT);
  1068. break;
  1069. default:
  1070. break;
  1071. }
  1072. ppdu_info->rx_status.eht_known |= (num_ru_allocation_known <<
  1073. QDF_MON_STATUS_EHT_NUM_KNOWN_RU_ALLOCATIONS_SHIFT);
  1074. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1075. }
  1076. static inline uint32_t
  1077. hal_rx_parse_eht_sig_mumimo_user_info(struct hal_soc *hal_soc, void *tlv,
  1078. struct hal_rx_ppdu_info *ppdu_info)
  1079. {
  1080. struct hal_eht_sig_mu_mimo_user_info *user_info;
  1081. uint32_t user_idx = ppdu_info->rx_status.num_eht_user_info_valid;
  1082. user_info = (struct hal_eht_sig_mu_mimo_user_info *)tlv;
  1083. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1084. QDF_MON_STATUS_EHT_USER_STA_ID_KNOWN |
  1085. QDF_MON_STATUS_EHT_USER_MCS_KNOWN |
  1086. QDF_MON_STATUS_EHT_USER_CODING_KNOWN |
  1087. QDF_MON_STATUS_EHT_USER_SPATIAL_CONFIG_KNOWN;
  1088. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->sta_id <<
  1089. QDF_MON_STATUS_EHT_USER_STA_ID_SHIFT);
  1090. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->mcs <<
  1091. QDF_MON_STATUS_EHT_USER_MCS_SHIFT);
  1092. ppdu_info->rx_status.mcs = user_info->mcs;
  1093. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->coding <<
  1094. QDF_MON_STATUS_EHT_USER_CODING_SHIFT);
  1095. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1096. (user_info->spatial_coding <<
  1097. QDF_MON_STATUS_EHT_USER_SPATIAL_CONFIG_SHIFT);
  1098. /* CRC for matched user block */
  1099. ppdu_info->rx_status.eht_known |=
  1100. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_KNOWN |
  1101. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_TAIL_KNOWN;
  1102. ppdu_info->rx_status.eht_data[4] |= (user_info->crc <<
  1103. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_SHIFT);
  1104. ppdu_info->rx_status.num_eht_user_info_valid++;
  1105. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1106. }
  1107. static inline uint32_t
  1108. hal_rx_parse_eht_sig_non_mumimo_user_info(struct hal_soc *hal_soc, void *tlv,
  1109. struct hal_rx_ppdu_info *ppdu_info)
  1110. {
  1111. struct hal_eht_sig_non_mu_mimo_user_info *user_info;
  1112. uint32_t user_idx = ppdu_info->rx_status.num_eht_user_info_valid;
  1113. user_info = (struct hal_eht_sig_non_mu_mimo_user_info *)tlv;
  1114. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1115. QDF_MON_STATUS_EHT_USER_STA_ID_KNOWN |
  1116. QDF_MON_STATUS_EHT_USER_MCS_KNOWN |
  1117. QDF_MON_STATUS_EHT_USER_CODING_KNOWN |
  1118. QDF_MON_STATUS_EHT_USER_NSS_KNOWN |
  1119. QDF_MON_STATUS_EHT_USER_BEAMFORMING_KNOWN;
  1120. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->sta_id <<
  1121. QDF_MON_STATUS_EHT_USER_STA_ID_SHIFT);
  1122. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->mcs <<
  1123. QDF_MON_STATUS_EHT_USER_MCS_SHIFT);
  1124. ppdu_info->rx_status.mcs = user_info->mcs;
  1125. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->nss <<
  1126. QDF_MON_STATUS_EHT_USER_NSS_SHIFT);
  1127. ppdu_info->rx_status.nss = user_info->nss + 1;
  1128. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1129. (user_info->beamformed <<
  1130. QDF_MON_STATUS_EHT_USER_BEAMFORMING_SHIFT);
  1131. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->coding <<
  1132. QDF_MON_STATUS_EHT_USER_CODING_SHIFT);
  1133. /* CRC for matched user block */
  1134. ppdu_info->rx_status.eht_known |=
  1135. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_KNOWN |
  1136. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_TAIL_KNOWN;
  1137. ppdu_info->rx_status.eht_data[4] |= (user_info->crc <<
  1138. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_SHIFT);
  1139. ppdu_info->rx_status.num_eht_user_info_valid++;
  1140. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1141. }
  1142. static inline bool hal_rx_is_ofdma(struct hal_soc *hal_soc,
  1143. struct hal_rx_ppdu_info *ppdu_info)
  1144. {
  1145. if (ppdu_info->u_sig_info.ppdu_type_comp_mode == 0 &&
  1146. ppdu_info->u_sig_info.ul_dl == 0)
  1147. return true;
  1148. return false;
  1149. }
  1150. static inline bool hal_rx_is_non_ofdma(struct hal_soc *hal_soc,
  1151. struct hal_rx_ppdu_info *ppdu_info)
  1152. {
  1153. uint32_t ppdu_type_comp_mode =
  1154. ppdu_info->u_sig_info.ppdu_type_comp_mode;
  1155. uint32_t ul_dl = ppdu_info->u_sig_info.ul_dl;
  1156. if ((ppdu_type_comp_mode == 1 && ul_dl == 0) ||
  1157. (ppdu_type_comp_mode == 2 && ul_dl == 0) ||
  1158. (ppdu_type_comp_mode == 1 && ul_dl == 1))
  1159. return true;
  1160. return false;
  1161. }
  1162. static inline bool hal_rx_is_mu_mimo_user(struct hal_soc *hal_soc,
  1163. struct hal_rx_ppdu_info *ppdu_info)
  1164. {
  1165. if (ppdu_info->u_sig_info.ppdu_type_comp_mode == 0 &&
  1166. ppdu_info->u_sig_info.ul_dl == 2)
  1167. return true;
  1168. return false;
  1169. }
  1170. static inline bool
  1171. hal_rx_is_frame_type_ndp(struct hal_soc *hal_soc,
  1172. struct hal_rx_ppdu_info *ppdu_info)
  1173. {
  1174. if (ppdu_info->u_sig_info.ppdu_type_comp_mode == 1 &&
  1175. ppdu_info->u_sig_info.eht_sig_mcs == 0 &&
  1176. ppdu_info->u_sig_info.num_eht_sig_sym == 0)
  1177. return true;
  1178. return false;
  1179. }
  1180. static inline uint32_t
  1181. hal_rx_parse_eht_sig_ndp(struct hal_soc *hal_soc, void *tlv,
  1182. struct hal_rx_ppdu_info *ppdu_info)
  1183. {
  1184. struct hal_eht_sig_ndp_cmn_eb *eht_sig_ndp =
  1185. (struct hal_eht_sig_ndp_cmn_eb *)tlv;
  1186. ppdu_info->rx_status.eht_known |=
  1187. QDF_MON_STATUS_EHT_SPATIAL_REUSE_KNOWN |
  1188. QDF_MON_STATUS_EHT_EHT_LTF_KNOWN |
  1189. QDF_MON_STATUS_EHT_NDP_NSS_KNOWN |
  1190. QDF_MON_STATUS_EHT_NDP_BEAMFORMED_KNOWN |
  1191. QDF_MON_STATUS_EHT_NDP_DISREGARD_KNOWN |
  1192. QDF_MON_STATUS_EHT_CRC1_KNOWN |
  1193. QDF_MON_STATUS_EHT_TAIL1_KNOWN;
  1194. ppdu_info->rx_status.eht_data[0] |= (eht_sig_ndp->spatial_reuse <<
  1195. QDF_MON_STATUS_EHT_SPATIAL_REUSE_SHIFT);
  1196. /*
  1197. * GI and LTF size are separately indicated in radiotap header
  1198. * and hence will be parsed from other TLV
  1199. **/
  1200. ppdu_info->rx_status.eht_data[0] |= (eht_sig_ndp->num_ltf_sym <<
  1201. QDF_MON_STATUS_EHT_EHT_LTF_SHIFT);
  1202. ppdu_info->rx_status.eht_data[0] |= (0xF <<
  1203. QDF_MON_STATUS_EHT_NDP_DISREGARD_SHIFT);
  1204. ppdu_info->rx_status.eht_data[4] |= (eht_sig_ndp->nss <<
  1205. QDF_MON_STATUS_EHT_NDP_NSS_SHIFT);
  1206. ppdu_info->rx_status.eht_data[4] |= (eht_sig_ndp->beamformed <<
  1207. QDF_MON_STATUS_EHT_NDP_BEAMFORMED_SHIFT);
  1208. ppdu_info->rx_status.eht_data[0] |= (eht_sig_ndp->crc <<
  1209. QDF_MON_STATUS_EHT_CRC1_SHIFT);
  1210. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1211. }
  1212. static inline uint32_t
  1213. hal_rx_parse_eht_sig_non_ofdma(struct hal_soc *hal_soc, void *tlv,
  1214. struct hal_rx_ppdu_info *ppdu_info)
  1215. {
  1216. void *user_info = (void *)((uint8_t *)tlv + 4);
  1217. hal_rx_parse_usig_overflow(hal_soc, tlv, ppdu_info);
  1218. hal_rx_parse_non_ofdma_users(hal_soc, tlv, ppdu_info);
  1219. if (hal_rx_is_mu_mimo_user(hal_soc, ppdu_info))
  1220. hal_rx_parse_eht_sig_mumimo_user_info(hal_soc, user_info,
  1221. ppdu_info);
  1222. else
  1223. hal_rx_parse_eht_sig_non_mumimo_user_info(hal_soc, user_info,
  1224. ppdu_info);
  1225. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1226. }
  1227. static inline uint32_t
  1228. hal_rx_parse_eht_sig_ofdma(struct hal_soc *hal_soc, void *tlv,
  1229. struct hal_rx_ppdu_info *ppdu_info)
  1230. {
  1231. uint64_t *eht_sig_tlv = (uint64_t *)tlv;
  1232. void *user_info = (void *)(eht_sig_tlv + 2);
  1233. hal_rx_parse_usig_overflow(hal_soc, tlv, ppdu_info);
  1234. hal_rx_parse_ru_allocation(hal_soc, tlv, ppdu_info);
  1235. hal_rx_parse_eht_sig_non_mumimo_user_info(hal_soc, user_info,
  1236. ppdu_info);
  1237. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1238. }
  1239. static inline uint32_t
  1240. hal_rx_parse_eht_sig_hdr(struct hal_soc *hal_soc, uint8_t *tlv,
  1241. struct hal_rx_ppdu_info *ppdu_info)
  1242. {
  1243. ppdu_info->rx_status.eht_flags = 1;
  1244. if (hal_rx_is_frame_type_ndp(hal_soc, ppdu_info))
  1245. hal_rx_parse_eht_sig_ndp(hal_soc, tlv, ppdu_info);
  1246. else if (hal_rx_is_non_ofdma(hal_soc, ppdu_info))
  1247. hal_rx_parse_eht_sig_non_ofdma(hal_soc, tlv, ppdu_info);
  1248. else if (hal_rx_is_ofdma(hal_soc, ppdu_info))
  1249. hal_rx_parse_eht_sig_ofdma(hal_soc, tlv, ppdu_info);
  1250. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1251. }
  1252. #ifdef WLAN_FEATURE_11BE
  1253. static inline void
  1254. hal_rx_parse_punctured_pattern(struct phyrx_common_user_info *cmn_usr_info,
  1255. struct hal_rx_ppdu_info *ppdu_info)
  1256. {
  1257. ppdu_info->rx_status.punctured_pattern = cmn_usr_info->puncture_bitmap;
  1258. }
  1259. #else
  1260. static inline void
  1261. hal_rx_parse_punctured_pattern(struct phyrx_common_user_info *cmn_usr_info,
  1262. struct hal_rx_ppdu_info *ppdu_info)
  1263. {
  1264. }
  1265. #endif
  1266. static inline uint32_t
  1267. hal_rx_parse_cmn_usr_info(struct hal_soc *hal_soc, uint8_t *tlv,
  1268. struct hal_rx_ppdu_info *ppdu_info)
  1269. {
  1270. struct phyrx_common_user_info *cmn_usr_info =
  1271. (struct phyrx_common_user_info *)tlv;
  1272. ppdu_info->rx_status.eht_known |=
  1273. QDF_MON_STATUS_EHT_GUARD_INTERVAL_KNOWN |
  1274. QDF_MON_STATUS_EHT_LTF_KNOWN;
  1275. ppdu_info->rx_status.eht_data[0] |= (cmn_usr_info->cp_setting <<
  1276. QDF_MON_STATUS_EHT_GI_SHIFT);
  1277. ppdu_info->rx_status.sgi = cmn_usr_info->cp_setting;
  1278. ppdu_info->rx_status.eht_data[0] |= (cmn_usr_info->ltf_size <<
  1279. QDF_MON_STATUS_EHT_LTF_SHIFT);
  1280. ppdu_info->rx_status.ltf_size = cmn_usr_info->ltf_size;
  1281. hal_rx_parse_punctured_pattern(cmn_usr_info, ppdu_info);
  1282. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1283. }
  1284. #ifdef WLAN_FEATURE_11BE
  1285. static inline void
  1286. hal_rx_ul_ofdma_ru_size_to_width(uint32_t ru_size,
  1287. uint32_t *ru_width)
  1288. {
  1289. uint32_t width;
  1290. width = 0;
  1291. switch (ru_size) {
  1292. case IEEE80211_EHT_RU_26:
  1293. width = RU_26;
  1294. break;
  1295. case IEEE80211_EHT_RU_52:
  1296. width = RU_52;
  1297. break;
  1298. case IEEE80211_EHT_RU_52_26:
  1299. width = RU_52_26;
  1300. break;
  1301. case IEEE80211_EHT_RU_106:
  1302. width = RU_106;
  1303. break;
  1304. case IEEE80211_EHT_RU_106_26:
  1305. width = RU_106_26;
  1306. break;
  1307. case IEEE80211_EHT_RU_242:
  1308. width = RU_242;
  1309. break;
  1310. case IEEE80211_EHT_RU_484:
  1311. width = RU_484;
  1312. break;
  1313. case IEEE80211_EHT_RU_484_242:
  1314. width = RU_484_242;
  1315. break;
  1316. case IEEE80211_EHT_RU_996:
  1317. width = RU_996;
  1318. break;
  1319. case IEEE80211_EHT_RU_996_484:
  1320. width = RU_996_484;
  1321. break;
  1322. case IEEE80211_EHT_RU_996_484_242:
  1323. width = RU_996_484_242;
  1324. break;
  1325. case IEEE80211_EHT_RU_996x2:
  1326. width = RU_2X996;
  1327. break;
  1328. case IEEE80211_EHT_RU_996x2_484:
  1329. width = RU_2X996_484;
  1330. break;
  1331. case IEEE80211_EHT_RU_996x3:
  1332. width = RU_3X996;
  1333. break;
  1334. case IEEE80211_EHT_RU_996x3_484:
  1335. width = RU_3X996_484;
  1336. break;
  1337. case IEEE80211_EHT_RU_996x4:
  1338. width = RU_4X996;
  1339. break;
  1340. default:
  1341. hal_err_rl("RU size(%d) to width convert err", ru_size);
  1342. break;
  1343. }
  1344. *ru_width = width;
  1345. }
  1346. #else
  1347. static inline void
  1348. hal_rx_ul_ofdma_ru_size_to_width(uint32_t ru_size,
  1349. uint32_t *ru_width)
  1350. {
  1351. *ru_width = 0;
  1352. }
  1353. #endif
  1354. static inline enum ieee80211_eht_ru_size
  1355. hal_rx_mon_hal_ru_size_to_ieee80211_ru_size(struct hal_soc *hal_soc,
  1356. uint32_t hal_ru_size)
  1357. {
  1358. switch (hal_ru_size) {
  1359. case HAL_EHT_RU_26:
  1360. return IEEE80211_EHT_RU_26;
  1361. case HAL_EHT_RU_52:
  1362. return IEEE80211_EHT_RU_52;
  1363. case HAL_EHT_RU_78:
  1364. return IEEE80211_EHT_RU_52_26;
  1365. case HAL_EHT_RU_106:
  1366. return IEEE80211_EHT_RU_106;
  1367. case HAL_EHT_RU_132:
  1368. return IEEE80211_EHT_RU_106_26;
  1369. case HAL_EHT_RU_242:
  1370. return IEEE80211_EHT_RU_242;
  1371. case HAL_EHT_RU_484:
  1372. return IEEE80211_EHT_RU_484;
  1373. case HAL_EHT_RU_726:
  1374. return IEEE80211_EHT_RU_484_242;
  1375. case HAL_EHT_RU_996:
  1376. return IEEE80211_EHT_RU_996;
  1377. case HAL_EHT_RU_996x2:
  1378. return IEEE80211_EHT_RU_996x2;
  1379. case HAL_EHT_RU_996x3:
  1380. return IEEE80211_EHT_RU_996x3;
  1381. case HAL_EHT_RU_996x4:
  1382. return IEEE80211_EHT_RU_996x4;
  1383. case HAL_EHT_RU_NONE:
  1384. return IEEE80211_EHT_RU_INVALID;
  1385. case HAL_EHT_RU_996_484:
  1386. return IEEE80211_EHT_RU_996_484;
  1387. case HAL_EHT_RU_996x2_484:
  1388. return IEEE80211_EHT_RU_996x2_484;
  1389. case HAL_EHT_RU_996x3_484:
  1390. return IEEE80211_EHT_RU_996x3_484;
  1391. case HAL_EHT_RU_996_484_242:
  1392. return IEEE80211_EHT_RU_996_484_242;
  1393. default:
  1394. return IEEE80211_EHT_RU_INVALID;
  1395. }
  1396. }
  1397. #define HAL_SET_RU_PER80(ru_320mhz, ru_per80, ru_idx_per80mhz, num_80mhz) \
  1398. ((ru_320mhz) |= ((uint64_t)(ru_per80) << \
  1399. (((num_80mhz) * NUM_RU_BITS_PER80) + \
  1400. ((ru_idx_per80mhz) * NUM_RU_BITS_PER20))))
  1401. static inline uint32_t
  1402. hal_rx_parse_receive_user_info(struct hal_soc *hal_soc, uint8_t *tlv,
  1403. struct hal_rx_ppdu_info *ppdu_info,
  1404. uint32_t user_id)
  1405. {
  1406. struct receive_user_info *rx_usr_info = (struct receive_user_info *)tlv;
  1407. struct mon_rx_user_status *mon_rx_user_status = NULL;
  1408. uint64_t ru_index_320mhz = 0;
  1409. uint16_t ru_index_per80mhz;
  1410. uint32_t ru_size = 0, num_80mhz_with_ru = 0;
  1411. uint32_t ru_index = HAL_EHT_RU_INVALID;
  1412. uint32_t rtap_ru_size = IEEE80211_EHT_RU_INVALID;
  1413. uint32_t ru_width;
  1414. ppdu_info->rx_status.eht_known |=
  1415. QDF_MON_STATUS_EHT_CONTENT_CH_INDEX_KNOWN;
  1416. ppdu_info->rx_status.eht_data[0] |=
  1417. (rx_usr_info->dl_ofdma_content_channel <<
  1418. QDF_MON_STATUS_EHT_CONTENT_CH_INDEX_SHIFT);
  1419. switch (rx_usr_info->reception_type) {
  1420. case HAL_RECEPTION_TYPE_SU:
  1421. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  1422. break;
  1423. case HAL_RECEPTION_TYPE_DL_MU_MIMO:
  1424. case HAL_RECEPTION_TYPE_UL_MU_MIMO:
  1425. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  1426. break;
  1427. case HAL_RECEPTION_TYPE_DL_MU_OFMA:
  1428. case HAL_RECEPTION_TYPE_UL_MU_OFDMA:
  1429. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  1430. break;
  1431. case HAL_RECEPTION_TYPE_DL_MU_OFDMA_MIMO:
  1432. case HAL_RECEPTION_TYPE_UL_MU_OFDMA_MIMO:
  1433. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA_MIMO;
  1434. }
  1435. ppdu_info->rx_status.is_stbc = rx_usr_info->stbc;
  1436. ppdu_info->rx_status.ldpc = rx_usr_info->ldpc;
  1437. ppdu_info->rx_status.dcm = rx_usr_info->sta_dcm;
  1438. ppdu_info->rx_status.mcs = rx_usr_info->rate_mcs;
  1439. ppdu_info->rx_status.nss = rx_usr_info->nss + 1;
  1440. if (user_id < HAL_MAX_UL_MU_USERS) {
  1441. mon_rx_user_status =
  1442. &ppdu_info->rx_user_status[user_id];
  1443. mon_rx_user_status->mcs = ppdu_info->rx_status.mcs;
  1444. mon_rx_user_status->nss = ppdu_info->rx_status.nss;
  1445. }
  1446. if (!(ppdu_info->rx_status.reception_type == HAL_RX_TYPE_MU_MIMO ||
  1447. ppdu_info->rx_status.reception_type == HAL_RX_TYPE_MU_OFDMA ||
  1448. ppdu_info->rx_status.reception_type == HAL_RX_TYPE_MU_OFDMA_MIMO))
  1449. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1450. /* RU allocation present only for OFDMA reception */
  1451. if (rx_usr_info->ru_type_80_0 != HAL_EHT_RU_NONE) {
  1452. ru_size += rx_usr_info->ru_type_80_0;
  1453. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_0;
  1454. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_0,
  1455. ru_index_per80mhz, 0);
  1456. num_80mhz_with_ru++;
  1457. }
  1458. if (rx_usr_info->ru_type_80_1 != HAL_EHT_RU_NONE) {
  1459. ru_size += rx_usr_info->ru_type_80_1;
  1460. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_1;
  1461. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_1,
  1462. ru_index_per80mhz, 1);
  1463. num_80mhz_with_ru++;
  1464. }
  1465. if (rx_usr_info->ru_type_80_2 != HAL_EHT_RU_NONE) {
  1466. ru_size += rx_usr_info->ru_type_80_2;
  1467. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_2;
  1468. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_2,
  1469. ru_index_per80mhz, 2);
  1470. num_80mhz_with_ru++;
  1471. }
  1472. if (rx_usr_info->ru_type_80_3 != HAL_EHT_RU_NONE) {
  1473. ru_size += rx_usr_info->ru_type_80_3;
  1474. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_3;
  1475. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_3,
  1476. ru_index_per80mhz, 3);
  1477. num_80mhz_with_ru++;
  1478. }
  1479. if (num_80mhz_with_ru > 1) {
  1480. /* Calculate the MRU index */
  1481. switch (ru_index_320mhz) {
  1482. case HAL_EHT_RU_996_484_0:
  1483. case HAL_EHT_RU_996x2_484_0:
  1484. case HAL_EHT_RU_996x3_484_0:
  1485. ru_index = 0;
  1486. break;
  1487. case HAL_EHT_RU_996_484_1:
  1488. case HAL_EHT_RU_996x2_484_1:
  1489. case HAL_EHT_RU_996x3_484_1:
  1490. ru_index = 1;
  1491. break;
  1492. case HAL_EHT_RU_996_484_2:
  1493. case HAL_EHT_RU_996x2_484_2:
  1494. case HAL_EHT_RU_996x3_484_2:
  1495. ru_index = 2;
  1496. break;
  1497. case HAL_EHT_RU_996_484_3:
  1498. case HAL_EHT_RU_996x2_484_3:
  1499. case HAL_EHT_RU_996x3_484_3:
  1500. ru_index = 3;
  1501. break;
  1502. case HAL_EHT_RU_996_484_4:
  1503. case HAL_EHT_RU_996x2_484_4:
  1504. case HAL_EHT_RU_996x3_484_4:
  1505. ru_index = 4;
  1506. break;
  1507. case HAL_EHT_RU_996_484_5:
  1508. case HAL_EHT_RU_996x2_484_5:
  1509. case HAL_EHT_RU_996x3_484_5:
  1510. ru_index = 5;
  1511. break;
  1512. case HAL_EHT_RU_996_484_6:
  1513. case HAL_EHT_RU_996x2_484_6:
  1514. case HAL_EHT_RU_996x3_484_6:
  1515. ru_index = 6;
  1516. break;
  1517. case HAL_EHT_RU_996_484_7:
  1518. case HAL_EHT_RU_996x2_484_7:
  1519. case HAL_EHT_RU_996x3_484_7:
  1520. ru_index = 7;
  1521. break;
  1522. case HAL_EHT_RU_996x2_484_8:
  1523. ru_index = 8;
  1524. break;
  1525. case HAL_EHT_RU_996x2_484_9:
  1526. ru_index = 9;
  1527. break;
  1528. case HAL_EHT_RU_996x2_484_10:
  1529. ru_index = 10;
  1530. break;
  1531. case HAL_EHT_RU_996x2_484_11:
  1532. ru_index = 11;
  1533. break;
  1534. default:
  1535. ru_index = HAL_EHT_RU_INVALID;
  1536. dp_debug("Invalid RU index");
  1537. qdf_assert(0);
  1538. break;
  1539. }
  1540. ru_size += 4;
  1541. }
  1542. rtap_ru_size = hal_rx_mon_hal_ru_size_to_ieee80211_ru_size(hal_soc,
  1543. ru_size);
  1544. if (rtap_ru_size != IEEE80211_EHT_RU_INVALID) {
  1545. ppdu_info->rx_status.eht_known |=
  1546. QDF_MON_STATUS_EHT_RU_MRU_SIZE_KNOWN;
  1547. ppdu_info->rx_status.eht_data[1] |= (rtap_ru_size <<
  1548. QDF_MON_STATUS_EHT_RU_MRU_SIZE_SHIFT);
  1549. }
  1550. if (ru_index != HAL_EHT_RU_INVALID) {
  1551. ppdu_info->rx_status.eht_known |=
  1552. QDF_MON_STATUS_EHT_RU_MRU_INDEX_KNOWN;
  1553. ppdu_info->rx_status.eht_data[1] |= (ru_index <<
  1554. QDF_MON_STATUS_EHT_RU_MRU_INDEX_SHIFT);
  1555. }
  1556. if (mon_rx_user_status && ru_index != HAL_EHT_RU_INVALID &&
  1557. rtap_ru_size != IEEE80211_EHT_RU_INVALID) {
  1558. mon_rx_user_status->ofdma_ru_start_index = ru_index;
  1559. mon_rx_user_status->ofdma_ru_size = rtap_ru_size;
  1560. hal_rx_ul_ofdma_ru_size_to_width(rtap_ru_size, &ru_width);
  1561. mon_rx_user_status->ofdma_ru_width = ru_width;
  1562. mon_rx_user_status->mu_ul_info_valid = 1;
  1563. }
  1564. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1565. }
  1566. #ifdef QCA_MONITOR_2_0_SUPPORT
  1567. static inline void
  1568. hal_rx_status_get_mpdu_retry_cnt(struct hal_rx_ppdu_info *ppdu_info,
  1569. void *rx_tlv)
  1570. {
  1571. ppdu_info->rx_status.mpdu_retry_cnt =
  1572. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1573. RETRIED_MPDU_COUNT);
  1574. }
  1575. static inline void
  1576. hal_rx_status_get_mon_buf_addr(uint8_t *rx_tlv,
  1577. struct hal_rx_ppdu_info *ppdu_info)
  1578. {
  1579. struct mon_buffer_addr *addr = (struct mon_buffer_addr *)rx_tlv;
  1580. ppdu_info->packet_info.sw_cookie = (((uint64_t)addr->buffer_virt_addr_63_32 << 32) |
  1581. (addr->buffer_virt_addr_31_0));
  1582. ppdu_info->packet_info.dma_length = addr->dma_length;
  1583. ppdu_info->packet_info.msdu_continuation = addr->msdu_continuation;
  1584. ppdu_info->packet_info.truncated = addr->truncated;
  1585. }
  1586. #else
  1587. static inline void
  1588. hal_rx_status_get_mpdu_retry_cnt(struct hal_rx_ppdu_info *ppdu_info,
  1589. void *rx_tlv)
  1590. {
  1591. ppdu_info->rx_status.mpdu_retry_cnt = 0;
  1592. }
  1593. static inline void
  1594. hal_rx_status_get_mon_buf_addr(uint8_t *rx_tlv,
  1595. struct hal_rx_ppdu_info *ppdu_info)
  1596. {
  1597. }
  1598. #endif
  1599. /**
  1600. * hal_rx_status_get_tlv_info() - process receive info TLV
  1601. * @rx_tlv_hdr: pointer to TLV header
  1602. * @ppdu_info: pointer to ppdu_info
  1603. *
  1604. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  1605. */
  1606. static inline uint32_t
  1607. hal_rx_status_get_tlv_info_generic_be(void *rx_tlv_hdr, void *ppduinfo,
  1608. hal_soc_handle_t hal_soc_hdl,
  1609. qdf_nbuf_t nbuf)
  1610. {
  1611. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1612. uint32_t tlv_tag, user_id, tlv_len, value;
  1613. uint8_t group_id = 0;
  1614. uint8_t he_dcm = 0;
  1615. uint8_t he_stbc = 0;
  1616. uint16_t he_gi = 0;
  1617. uint16_t he_ltf = 0;
  1618. void *rx_tlv;
  1619. struct mon_rx_user_status *mon_rx_user_status;
  1620. struct hal_rx_ppdu_info *ppdu_info =
  1621. (struct hal_rx_ppdu_info *)ppduinfo;
  1622. tlv_tag = HAL_RX_GET_USER_TLV64_TYPE(rx_tlv_hdr);
  1623. user_id = HAL_RX_GET_USER_TLV64_USERID(rx_tlv_hdr);
  1624. tlv_len = HAL_RX_GET_USER_TLV64_LEN(rx_tlv_hdr);
  1625. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV64_HDR_SIZE;
  1626. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1627. rx_tlv, tlv_len);
  1628. ppdu_info->user_id = user_id;
  1629. switch (tlv_tag) {
  1630. case WIFIRX_PPDU_START_E:
  1631. {
  1632. if (qdf_unlikely(ppdu_info->com_info.last_ppdu_id ==
  1633. HAL_RX_GET_64(rx_tlv, RX_PPDU_START, PHY_PPDU_ID)))
  1634. hal_err("Matching ppdu_id(%u) detected",
  1635. ppdu_info->com_info.last_ppdu_id);
  1636. /* Reset ppdu_info before processing the ppdu */
  1637. qdf_mem_zero(ppdu_info,
  1638. sizeof(struct hal_rx_ppdu_info));
  1639. ppdu_info->com_info.last_ppdu_id =
  1640. ppdu_info->com_info.ppdu_id =
  1641. HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  1642. PHY_PPDU_ID);
  1643. /* channel number is set in PHY meta data */
  1644. ppdu_info->rx_status.chan_num =
  1645. (HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  1646. SW_PHY_META_DATA) & 0x0000FFFF);
  1647. ppdu_info->rx_status.chan_freq =
  1648. (HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  1649. SW_PHY_META_DATA) & 0xFFFF0000) >> 16;
  1650. if (ppdu_info->rx_status.chan_num &&
  1651. ppdu_info->rx_status.chan_freq) {
  1652. ppdu_info->rx_status.chan_freq =
  1653. hal_rx_radiotap_num_to_freq(
  1654. ppdu_info->rx_status.chan_num,
  1655. ppdu_info->rx_status.chan_freq);
  1656. }
  1657. ppdu_info->com_info.ppdu_timestamp =
  1658. HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  1659. PPDU_START_TIMESTAMP_31_0);
  1660. ppdu_info->rx_status.ppdu_timestamp =
  1661. ppdu_info->com_info.ppdu_timestamp;
  1662. ppdu_info->rx_state = HAL_RX_MON_PPDU_START;
  1663. break;
  1664. }
  1665. case WIFIRX_PPDU_START_USER_INFO_E:
  1666. hal_rx_parse_receive_user_info(hal, rx_tlv, ppdu_info, user_id);
  1667. break;
  1668. case WIFIRX_PPDU_END_E:
  1669. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1670. "[%s][%d] ppdu_end_e len=%d",
  1671. __func__, __LINE__, tlv_len);
  1672. /* This is followed by sub-TLVs of PPDU_END */
  1673. ppdu_info->rx_state = HAL_RX_MON_PPDU_END;
  1674. break;
  1675. case WIFIPHYRX_LOCATION_E:
  1676. hal_rx_get_rtt_info(hal_soc_hdl, rx_tlv, ppdu_info);
  1677. break;
  1678. case WIFIRXPCU_PPDU_END_INFO_E:
  1679. ppdu_info->rx_status.rx_antenna =
  1680. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO, RX_ANTENNA);
  1681. ppdu_info->rx_status.tsft =
  1682. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO,
  1683. WB_TIMESTAMP_UPPER_32);
  1684. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  1685. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO,
  1686. WB_TIMESTAMP_LOWER_32);
  1687. ppdu_info->rx_status.duration =
  1688. HAL_RX_GET_64(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_8,
  1689. RX_PPDU_DURATION);
  1690. hal_rx_get_bb_info(hal_soc_hdl, rx_tlv, ppdu_info);
  1691. break;
  1692. /*
  1693. * WIFIRX_PPDU_END_USER_STATS_E comes for each user received.
  1694. * for MU, based on num users we see this tlv that many times.
  1695. */
  1696. case WIFIRX_PPDU_END_USER_STATS_E:
  1697. {
  1698. unsigned long tid = 0;
  1699. uint16_t seq = 0;
  1700. ppdu_info->rx_status.ast_index =
  1701. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1702. AST_INDEX);
  1703. tid = HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1704. RECEIVED_QOS_DATA_TID_BITMAP);
  1705. ppdu_info->rx_status.tid = qdf_find_first_bit(&tid,
  1706. sizeof(tid) * 8);
  1707. if (ppdu_info->rx_status.tid == (sizeof(tid) * 8))
  1708. ppdu_info->rx_status.tid = HAL_TID_INVALID;
  1709. ppdu_info->rx_status.tcp_msdu_count =
  1710. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1711. TCP_MSDU_COUNT) +
  1712. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1713. TCP_ACK_MSDU_COUNT);
  1714. ppdu_info->rx_status.udp_msdu_count =
  1715. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1716. UDP_MSDU_COUNT);
  1717. ppdu_info->rx_status.other_msdu_count =
  1718. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1719. OTHER_MSDU_COUNT);
  1720. hal_rx_status_get_mpdu_retry_cnt(ppdu_info, rx_tlv);
  1721. if (ppdu_info->sw_frame_group_id
  1722. != HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  1723. ppdu_info->rx_status.frame_control_info_valid =
  1724. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1725. FRAME_CONTROL_INFO_VALID);
  1726. if (ppdu_info->rx_status.frame_control_info_valid)
  1727. ppdu_info->rx_status.frame_control =
  1728. HAL_RX_GET_64(rx_tlv,
  1729. RX_PPDU_END_USER_STATS,
  1730. FRAME_CONTROL_FIELD);
  1731. hal_get_qos_control(rx_tlv, ppdu_info);
  1732. }
  1733. ppdu_info->rx_status.data_sequence_control_info_valid =
  1734. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1735. DATA_SEQUENCE_CONTROL_INFO_VALID);
  1736. seq = HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1737. FIRST_DATA_SEQ_CTRL);
  1738. if (ppdu_info->rx_status.data_sequence_control_info_valid)
  1739. ppdu_info->rx_status.first_data_seq_ctrl = seq;
  1740. ppdu_info->rx_status.preamble_type =
  1741. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1742. HT_CONTROL_FIELD_PKT_TYPE);
  1743. switch (ppdu_info->rx_status.preamble_type) {
  1744. case HAL_RX_PKT_TYPE_11N:
  1745. ppdu_info->rx_status.ht_flags = 1;
  1746. ppdu_info->rx_status.rtap_flags |= HT_SGI_PRESENT;
  1747. break;
  1748. case HAL_RX_PKT_TYPE_11AC:
  1749. ppdu_info->rx_status.vht_flags = 1;
  1750. break;
  1751. case HAL_RX_PKT_TYPE_11AX:
  1752. ppdu_info->rx_status.he_flags = 1;
  1753. break;
  1754. default:
  1755. break;
  1756. }
  1757. ppdu_info->com_info.mpdu_cnt_fcs_ok =
  1758. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1759. MPDU_CNT_FCS_OK);
  1760. ppdu_info->com_info.mpdu_cnt_fcs_err =
  1761. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1762. MPDU_CNT_FCS_ERR);
  1763. if ((ppdu_info->com_info.mpdu_cnt_fcs_ok |
  1764. ppdu_info->com_info.mpdu_cnt_fcs_err) > 1)
  1765. ppdu_info->rx_status.rs_flags |= IEEE80211_AMPDU_FLAG;
  1766. else
  1767. ppdu_info->rx_status.rs_flags &=
  1768. (~IEEE80211_AMPDU_FLAG);
  1769. ppdu_info->com_info.mpdu_fcs_ok_bitmap[0] =
  1770. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1771. FCS_OK_BITMAP_31_0);
  1772. ppdu_info->com_info.mpdu_fcs_ok_bitmap[1] =
  1773. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1774. FCS_OK_BITMAP_63_32);
  1775. if (user_id < HAL_MAX_UL_MU_USERS) {
  1776. mon_rx_user_status =
  1777. &ppdu_info->rx_user_status[user_id];
  1778. hal_rx_handle_mu_ul_info(rx_tlv, mon_rx_user_status);
  1779. ppdu_info->com_info.num_users++;
  1780. hal_rx_populate_mu_user_info(rx_tlv, ppdu_info,
  1781. user_id,
  1782. mon_rx_user_status);
  1783. }
  1784. break;
  1785. }
  1786. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  1787. ppdu_info->com_info.mpdu_fcs_ok_bitmap[2] =
  1788. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1789. FCS_OK_BITMAP_95_64);
  1790. ppdu_info->com_info.mpdu_fcs_ok_bitmap[3] =
  1791. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1792. FCS_OK_BITMAP_127_96);
  1793. ppdu_info->com_info.mpdu_fcs_ok_bitmap[4] =
  1794. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1795. FCS_OK_BITMAP_159_128);
  1796. ppdu_info->com_info.mpdu_fcs_ok_bitmap[5] =
  1797. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1798. FCS_OK_BITMAP_191_160);
  1799. ppdu_info->com_info.mpdu_fcs_ok_bitmap[6] =
  1800. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1801. FCS_OK_BITMAP_223_192);
  1802. ppdu_info->com_info.mpdu_fcs_ok_bitmap[7] =
  1803. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1804. FCS_OK_BITMAP_255_224);
  1805. break;
  1806. case WIFIRX_PPDU_END_STATUS_DONE_E:
  1807. return HAL_TLV_STATUS_PPDU_DONE;
  1808. case WIFIPHYRX_PKT_END_E:
  1809. break;
  1810. case WIFIDUMMY_E:
  1811. return HAL_TLV_STATUS_BUF_DONE;
  1812. case WIFIPHYRX_HT_SIG_E:
  1813. {
  1814. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  1815. HAL_RX_OFFSET(UNIFIED_PHYRX_HT_SIG_0,
  1816. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  1817. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO, FEC_CODING);
  1818. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  1819. 1 : 0;
  1820. ppdu_info->rx_status.mcs = HAL_RX_GET(ht_sig_info,
  1821. HT_SIG_INFO, MCS);
  1822. ppdu_info->rx_status.ht_mcs = ppdu_info->rx_status.mcs;
  1823. ppdu_info->rx_status.bw = HAL_RX_GET(ht_sig_info,
  1824. HT_SIG_INFO, CBW);
  1825. ppdu_info->rx_status.sgi = HAL_RX_GET(ht_sig_info,
  1826. HT_SIG_INFO, SHORT_GI);
  1827. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  1828. ppdu_info->rx_status.nss = ((ppdu_info->rx_status.mcs) >>
  1829. HT_SIG_SU_NSS_SHIFT) + 1;
  1830. ppdu_info->rx_status.mcs &= ((1 << HT_SIG_SU_NSS_SHIFT) - 1);
  1831. break;
  1832. }
  1833. case WIFIPHYRX_L_SIG_B_E:
  1834. {
  1835. uint8_t *l_sig_b_info = (uint8_t *)rx_tlv +
  1836. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_B_0,
  1837. L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS);
  1838. value = HAL_RX_GET(l_sig_b_info, L_SIG_B_INFO, RATE);
  1839. ppdu_info->rx_status.l_sig_b_info = *((uint32_t *)l_sig_b_info);
  1840. switch (value) {
  1841. case 1:
  1842. ppdu_info->rx_status.rate = HAL_11B_RATE_3MCS;
  1843. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  1844. break;
  1845. case 2:
  1846. ppdu_info->rx_status.rate = HAL_11B_RATE_2MCS;
  1847. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  1848. break;
  1849. case 3:
  1850. ppdu_info->rx_status.rate = HAL_11B_RATE_1MCS;
  1851. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  1852. break;
  1853. case 4:
  1854. ppdu_info->rx_status.rate = HAL_11B_RATE_0MCS;
  1855. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  1856. break;
  1857. case 5:
  1858. ppdu_info->rx_status.rate = HAL_11B_RATE_6MCS;
  1859. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  1860. break;
  1861. case 6:
  1862. ppdu_info->rx_status.rate = HAL_11B_RATE_5MCS;
  1863. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  1864. break;
  1865. case 7:
  1866. ppdu_info->rx_status.rate = HAL_11B_RATE_4MCS;
  1867. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  1868. break;
  1869. default:
  1870. break;
  1871. }
  1872. ppdu_info->rx_status.cck_flag = 1;
  1873. break;
  1874. }
  1875. case WIFIPHYRX_L_SIG_A_E:
  1876. {
  1877. uint8_t *l_sig_a_info = (uint8_t *)rx_tlv +
  1878. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_A_0,
  1879. L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS);
  1880. value = HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO, RATE);
  1881. ppdu_info->rx_status.l_sig_a_info = *((uint32_t *)l_sig_a_info);
  1882. switch (value) {
  1883. case 8:
  1884. ppdu_info->rx_status.rate = HAL_11A_RATE_0MCS;
  1885. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  1886. break;
  1887. case 9:
  1888. ppdu_info->rx_status.rate = HAL_11A_RATE_1MCS;
  1889. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  1890. break;
  1891. case 10:
  1892. ppdu_info->rx_status.rate = HAL_11A_RATE_2MCS;
  1893. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  1894. break;
  1895. case 11:
  1896. ppdu_info->rx_status.rate = HAL_11A_RATE_3MCS;
  1897. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  1898. break;
  1899. case 12:
  1900. ppdu_info->rx_status.rate = HAL_11A_RATE_4MCS;
  1901. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  1902. break;
  1903. case 13:
  1904. ppdu_info->rx_status.rate = HAL_11A_RATE_5MCS;
  1905. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  1906. break;
  1907. case 14:
  1908. ppdu_info->rx_status.rate = HAL_11A_RATE_6MCS;
  1909. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  1910. break;
  1911. case 15:
  1912. ppdu_info->rx_status.rate = HAL_11A_RATE_7MCS;
  1913. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS7;
  1914. break;
  1915. default:
  1916. break;
  1917. }
  1918. ppdu_info->rx_status.ofdm_flag = 1;
  1919. break;
  1920. }
  1921. case WIFIPHYRX_VHT_SIG_A_E:
  1922. {
  1923. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  1924. HAL_RX_OFFSET(UNIFIED_PHYRX_VHT_SIG_A_0,
  1925. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  1926. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO,
  1927. SU_MU_CODING);
  1928. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  1929. 1 : 0;
  1930. group_id = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO, GROUP_ID);
  1931. ppdu_info->rx_status.vht_flag_values5 = group_id;
  1932. ppdu_info->rx_status.mcs = HAL_RX_GET(vht_sig_a_info,
  1933. VHT_SIG_A_INFO, MCS);
  1934. ppdu_info->rx_status.sgi = HAL_RX_GET(vht_sig_a_info,
  1935. VHT_SIG_A_INFO,
  1936. GI_SETTING);
  1937. switch (hal->target_type) {
  1938. case TARGET_TYPE_QCA8074:
  1939. case TARGET_TYPE_QCA8074V2:
  1940. case TARGET_TYPE_QCA6018:
  1941. case TARGET_TYPE_QCA5018:
  1942. case TARGET_TYPE_QCN9000:
  1943. case TARGET_TYPE_QCN6122:
  1944. #ifdef QCA_WIFI_QCA6390
  1945. case TARGET_TYPE_QCA6390:
  1946. #endif
  1947. ppdu_info->rx_status.is_stbc =
  1948. HAL_RX_GET(vht_sig_a_info,
  1949. VHT_SIG_A_INFO, STBC);
  1950. value = HAL_RX_GET(vht_sig_a_info,
  1951. VHT_SIG_A_INFO, N_STS);
  1952. value = value & VHT_SIG_SU_NSS_MASK;
  1953. if (ppdu_info->rx_status.is_stbc && (value > 0))
  1954. value = ((value + 1) >> 1) - 1;
  1955. ppdu_info->rx_status.nss =
  1956. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  1957. break;
  1958. case TARGET_TYPE_QCA6290:
  1959. #if !defined(QCA_WIFI_QCA6290_11AX)
  1960. ppdu_info->rx_status.is_stbc =
  1961. HAL_RX_GET(vht_sig_a_info,
  1962. VHT_SIG_A_INFO, STBC);
  1963. value = HAL_RX_GET(vht_sig_a_info,
  1964. VHT_SIG_A_INFO, N_STS);
  1965. value = value & VHT_SIG_SU_NSS_MASK;
  1966. if (ppdu_info->rx_status.is_stbc && (value > 0))
  1967. value = ((value + 1) >> 1) - 1;
  1968. ppdu_info->rx_status.nss =
  1969. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  1970. #else
  1971. ppdu_info->rx_status.nss = 0;
  1972. #endif
  1973. break;
  1974. case TARGET_TYPE_QCA6490:
  1975. case TARGET_TYPE_QCA6750:
  1976. case TARGET_TYPE_KIWI:
  1977. ppdu_info->rx_status.nss = 0;
  1978. break;
  1979. default:
  1980. break;
  1981. }
  1982. ppdu_info->rx_status.vht_flag_values3[0] =
  1983. (((ppdu_info->rx_status.mcs) << 4)
  1984. | ppdu_info->rx_status.nss);
  1985. ppdu_info->rx_status.bw = HAL_RX_GET(vht_sig_a_info,
  1986. VHT_SIG_A_INFO, BANDWIDTH);
  1987. ppdu_info->rx_status.vht_flag_values2 =
  1988. ppdu_info->rx_status.bw;
  1989. ppdu_info->rx_status.vht_flag_values4 =
  1990. HAL_RX_GET(vht_sig_a_info,
  1991. VHT_SIG_A_INFO, SU_MU_CODING);
  1992. ppdu_info->rx_status.beamformed = HAL_RX_GET(vht_sig_a_info,
  1993. VHT_SIG_A_INFO,
  1994. BEAMFORMED);
  1995. if (group_id == 0 || group_id == 63)
  1996. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  1997. else
  1998. ppdu_info->rx_status.reception_type =
  1999. HAL_RX_TYPE_MU_MIMO;
  2000. break;
  2001. }
  2002. case WIFIPHYRX_HE_SIG_A_SU_E:
  2003. {
  2004. uint8_t *he_sig_a_su_info = (uint8_t *)rx_tlv +
  2005. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_SU_0,
  2006. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS);
  2007. ppdu_info->rx_status.he_flags = 1;
  2008. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2009. FORMAT_INDICATION);
  2010. if (value == 0) {
  2011. ppdu_info->rx_status.he_data1 =
  2012. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  2013. } else {
  2014. ppdu_info->rx_status.he_data1 =
  2015. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  2016. }
  2017. /* data1 */
  2018. ppdu_info->rx_status.he_data1 |=
  2019. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  2020. QDF_MON_STATUS_HE_BEAM_CHANGE_KNOWN |
  2021. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  2022. QDF_MON_STATUS_HE_MCS_KNOWN |
  2023. QDF_MON_STATUS_HE_DCM_KNOWN |
  2024. QDF_MON_STATUS_HE_CODING_KNOWN |
  2025. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  2026. QDF_MON_STATUS_HE_STBC_KNOWN |
  2027. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  2028. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  2029. /* data2 */
  2030. ppdu_info->rx_status.he_data2 =
  2031. QDF_MON_STATUS_HE_GI_KNOWN;
  2032. ppdu_info->rx_status.he_data2 |=
  2033. QDF_MON_STATUS_TXBF_KNOWN |
  2034. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  2035. QDF_MON_STATUS_TXOP_KNOWN |
  2036. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  2037. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  2038. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  2039. /* data3 */
  2040. value = HAL_RX_GET(he_sig_a_su_info,
  2041. HE_SIG_A_SU_INFO, BSS_COLOR_ID);
  2042. ppdu_info->rx_status.he_data3 = value;
  2043. value = HAL_RX_GET(he_sig_a_su_info,
  2044. HE_SIG_A_SU_INFO, BEAM_CHANGE);
  2045. value = value << QDF_MON_STATUS_BEAM_CHANGE_SHIFT;
  2046. ppdu_info->rx_status.he_data3 |= value;
  2047. value = HAL_RX_GET(he_sig_a_su_info,
  2048. HE_SIG_A_SU_INFO, DL_UL_FLAG);
  2049. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  2050. ppdu_info->rx_status.he_data3 |= value;
  2051. value = HAL_RX_GET(he_sig_a_su_info,
  2052. HE_SIG_A_SU_INFO, TRANSMIT_MCS);
  2053. ppdu_info->rx_status.mcs = value;
  2054. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  2055. ppdu_info->rx_status.he_data3 |= value;
  2056. value = HAL_RX_GET(he_sig_a_su_info,
  2057. HE_SIG_A_SU_INFO, DCM);
  2058. he_dcm = value;
  2059. value = value << QDF_MON_STATUS_DCM_SHIFT;
  2060. ppdu_info->rx_status.he_data3 |= value;
  2061. value = HAL_RX_GET(he_sig_a_su_info,
  2062. HE_SIG_A_SU_INFO, CODING);
  2063. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  2064. 1 : 0;
  2065. value = value << QDF_MON_STATUS_CODING_SHIFT;
  2066. ppdu_info->rx_status.he_data3 |= value;
  2067. value = HAL_RX_GET(he_sig_a_su_info,
  2068. HE_SIG_A_SU_INFO,
  2069. LDPC_EXTRA_SYMBOL);
  2070. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  2071. ppdu_info->rx_status.he_data3 |= value;
  2072. value = HAL_RX_GET(he_sig_a_su_info,
  2073. HE_SIG_A_SU_INFO, STBC);
  2074. he_stbc = value;
  2075. value = value << QDF_MON_STATUS_STBC_SHIFT;
  2076. ppdu_info->rx_status.he_data3 |= value;
  2077. /* data4 */
  2078. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2079. SPATIAL_REUSE);
  2080. ppdu_info->rx_status.he_data4 = value;
  2081. /* data5 */
  2082. value = HAL_RX_GET(he_sig_a_su_info,
  2083. HE_SIG_A_SU_INFO, TRANSMIT_BW);
  2084. ppdu_info->rx_status.he_data5 = value;
  2085. ppdu_info->rx_status.bw = value;
  2086. value = HAL_RX_GET(he_sig_a_su_info,
  2087. HE_SIG_A_SU_INFO, CP_LTF_SIZE);
  2088. switch (value) {
  2089. case 0:
  2090. he_gi = HE_GI_0_8;
  2091. he_ltf = HE_LTF_1_X;
  2092. break;
  2093. case 1:
  2094. he_gi = HE_GI_0_8;
  2095. he_ltf = HE_LTF_2_X;
  2096. break;
  2097. case 2:
  2098. he_gi = HE_GI_1_6;
  2099. he_ltf = HE_LTF_2_X;
  2100. break;
  2101. case 3:
  2102. if (he_dcm && he_stbc) {
  2103. he_gi = HE_GI_0_8;
  2104. he_ltf = HE_LTF_4_X;
  2105. } else {
  2106. he_gi = HE_GI_3_2;
  2107. he_ltf = HE_LTF_4_X;
  2108. }
  2109. break;
  2110. }
  2111. ppdu_info->rx_status.sgi = he_gi;
  2112. ppdu_info->rx_status.ltf_size = he_ltf;
  2113. hal_get_radiotap_he_gi_ltf(&he_gi, &he_ltf);
  2114. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  2115. ppdu_info->rx_status.he_data5 |= value;
  2116. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  2117. ppdu_info->rx_status.he_data5 |= value;
  2118. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO, NSTS);
  2119. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  2120. ppdu_info->rx_status.he_data5 |= value;
  2121. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2122. PACKET_EXTENSION_A_FACTOR);
  2123. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  2124. ppdu_info->rx_status.he_data5 |= value;
  2125. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO, TXBF);
  2126. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  2127. ppdu_info->rx_status.he_data5 |= value;
  2128. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2129. PACKET_EXTENSION_PE_DISAMBIGUITY);
  2130. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  2131. ppdu_info->rx_status.he_data5 |= value;
  2132. /* data6 */
  2133. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO, NSTS);
  2134. value++;
  2135. ppdu_info->rx_status.nss = value;
  2136. ppdu_info->rx_status.he_data6 = value;
  2137. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2138. DOPPLER_INDICATION);
  2139. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  2140. ppdu_info->rx_status.he_data6 |= value;
  2141. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2142. TXOP_DURATION);
  2143. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  2144. ppdu_info->rx_status.he_data6 |= value;
  2145. ppdu_info->rx_status.beamformed = HAL_RX_GET(he_sig_a_su_info,
  2146. HE_SIG_A_SU_INFO,
  2147. TXBF);
  2148. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  2149. break;
  2150. }
  2151. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  2152. {
  2153. uint8_t *he_sig_a_mu_dl_info = (uint8_t *)rx_tlv +
  2154. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_MU_DL_0,
  2155. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS);
  2156. ppdu_info->rx_status.he_mu_flags = 1;
  2157. /* HE Flags */
  2158. /*data1*/
  2159. ppdu_info->rx_status.he_data1 =
  2160. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  2161. ppdu_info->rx_status.he_data1 |=
  2162. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  2163. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  2164. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  2165. QDF_MON_STATUS_HE_STBC_KNOWN |
  2166. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  2167. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  2168. /* data2 */
  2169. ppdu_info->rx_status.he_data2 =
  2170. QDF_MON_STATUS_HE_GI_KNOWN;
  2171. ppdu_info->rx_status.he_data2 |=
  2172. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  2173. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  2174. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  2175. QDF_MON_STATUS_TXOP_KNOWN |
  2176. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  2177. /*data3*/
  2178. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2179. HE_SIG_A_MU_DL_INFO, BSS_COLOR_ID);
  2180. ppdu_info->rx_status.he_data3 = value;
  2181. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2182. HE_SIG_A_MU_DL_INFO, DL_UL_FLAG);
  2183. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  2184. ppdu_info->rx_status.he_data3 |= value;
  2185. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2186. HE_SIG_A_MU_DL_INFO,
  2187. LDPC_EXTRA_SYMBOL);
  2188. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  2189. ppdu_info->rx_status.he_data3 |= value;
  2190. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2191. HE_SIG_A_MU_DL_INFO, STBC);
  2192. he_stbc = value;
  2193. value = value << QDF_MON_STATUS_STBC_SHIFT;
  2194. ppdu_info->rx_status.he_data3 |= value;
  2195. /*data4*/
  2196. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2197. SPATIAL_REUSE);
  2198. ppdu_info->rx_status.he_data4 = value;
  2199. /*data5*/
  2200. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2201. HE_SIG_A_MU_DL_INFO, TRANSMIT_BW);
  2202. ppdu_info->rx_status.he_data5 = value;
  2203. ppdu_info->rx_status.bw = value;
  2204. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2205. HE_SIG_A_MU_DL_INFO, CP_LTF_SIZE);
  2206. switch (value) {
  2207. case 0:
  2208. he_gi = HE_GI_0_8;
  2209. he_ltf = HE_LTF_4_X;
  2210. break;
  2211. case 1:
  2212. he_gi = HE_GI_0_8;
  2213. he_ltf = HE_LTF_2_X;
  2214. break;
  2215. case 2:
  2216. he_gi = HE_GI_1_6;
  2217. he_ltf = HE_LTF_2_X;
  2218. break;
  2219. case 3:
  2220. he_gi = HE_GI_3_2;
  2221. he_ltf = HE_LTF_4_X;
  2222. break;
  2223. }
  2224. ppdu_info->rx_status.sgi = he_gi;
  2225. ppdu_info->rx_status.ltf_size = he_ltf;
  2226. hal_get_radiotap_he_gi_ltf(&he_gi, &he_ltf);
  2227. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  2228. ppdu_info->rx_status.he_data5 |= value;
  2229. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  2230. ppdu_info->rx_status.he_data5 |= value;
  2231. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2232. HE_SIG_A_MU_DL_INFO, NUM_LTF_SYMBOLS);
  2233. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  2234. ppdu_info->rx_status.he_data5 |= value;
  2235. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2236. PACKET_EXTENSION_A_FACTOR);
  2237. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  2238. ppdu_info->rx_status.he_data5 |= value;
  2239. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2240. PACKET_EXTENSION_PE_DISAMBIGUITY);
  2241. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  2242. ppdu_info->rx_status.he_data5 |= value;
  2243. /*data6*/
  2244. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2245. DOPPLER_INDICATION);
  2246. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  2247. ppdu_info->rx_status.he_data6 |= value;
  2248. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2249. TXOP_DURATION);
  2250. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  2251. ppdu_info->rx_status.he_data6 |= value;
  2252. /* HE-MU Flags */
  2253. /* HE-MU-flags1 */
  2254. ppdu_info->rx_status.he_flags1 =
  2255. QDF_MON_STATUS_SIG_B_MCS_KNOWN |
  2256. QDF_MON_STATUS_SIG_B_DCM_KNOWN |
  2257. QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_1_KNOWN |
  2258. QDF_MON_STATUS_SIG_B_SYM_NUM_KNOWN |
  2259. QDF_MON_STATUS_RU_0_KNOWN;
  2260. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2261. HE_SIG_A_MU_DL_INFO, MCS_OF_SIG_B);
  2262. ppdu_info->rx_status.he_flags1 |= value;
  2263. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2264. HE_SIG_A_MU_DL_INFO, DCM_OF_SIG_B);
  2265. value = value << QDF_MON_STATUS_DCM_FLAG_1_SHIFT;
  2266. ppdu_info->rx_status.he_flags1 |= value;
  2267. /* HE-MU-flags2 */
  2268. ppdu_info->rx_status.he_flags2 =
  2269. QDF_MON_STATUS_BW_KNOWN;
  2270. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2271. HE_SIG_A_MU_DL_INFO, TRANSMIT_BW);
  2272. ppdu_info->rx_status.he_flags2 |= value;
  2273. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2274. HE_SIG_A_MU_DL_INFO, COMP_MODE_SIG_B);
  2275. value = value << QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_2_SHIFT;
  2276. ppdu_info->rx_status.he_flags2 |= value;
  2277. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2278. HE_SIG_A_MU_DL_INFO, NUM_SIG_B_SYMBOLS);
  2279. value = value - 1;
  2280. value = value << QDF_MON_STATUS_NUM_SIG_B_SYMBOLS_SHIFT;
  2281. ppdu_info->rx_status.he_flags2 |= value;
  2282. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  2283. break;
  2284. }
  2285. case WIFIPHYRX_HE_SIG_B1_MU_E:
  2286. {
  2287. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  2288. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B1_MU_0,
  2289. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS);
  2290. ppdu_info->rx_status.he_sig_b_common_known |=
  2291. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  2292. /* TODO: Check on the availability of other fields in
  2293. * sig_b_common
  2294. */
  2295. value = HAL_RX_GET(he_sig_b1_mu_info,
  2296. HE_SIG_B1_MU_INFO, RU_ALLOCATION);
  2297. ppdu_info->rx_status.he_RU[0] = value;
  2298. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  2299. break;
  2300. }
  2301. case WIFIPHYRX_HE_SIG_B2_MU_E:
  2302. {
  2303. uint8_t *he_sig_b2_mu_info = (uint8_t *)rx_tlv +
  2304. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_MU_0,
  2305. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS);
  2306. /*
  2307. * Not all "HE" fields can be updated from
  2308. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  2309. * to populate rest of the "HE" fields for MU scenarios.
  2310. */
  2311. /* HE-data1 */
  2312. ppdu_info->rx_status.he_data1 |=
  2313. QDF_MON_STATUS_HE_MCS_KNOWN |
  2314. QDF_MON_STATUS_HE_CODING_KNOWN;
  2315. /* HE-data2 */
  2316. /* HE-data3 */
  2317. value = HAL_RX_GET(he_sig_b2_mu_info,
  2318. HE_SIG_B2_MU_INFO, STA_MCS);
  2319. ppdu_info->rx_status.mcs = value;
  2320. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  2321. ppdu_info->rx_status.he_data3 |= value;
  2322. value = HAL_RX_GET(he_sig_b2_mu_info,
  2323. HE_SIG_B2_MU_INFO, STA_CODING);
  2324. value = value << QDF_MON_STATUS_CODING_SHIFT;
  2325. ppdu_info->rx_status.he_data3 |= value;
  2326. /* HE-data4 */
  2327. value = HAL_RX_GET(he_sig_b2_mu_info,
  2328. HE_SIG_B2_MU_INFO, STA_ID);
  2329. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  2330. ppdu_info->rx_status.he_data4 |= value;
  2331. /* HE-data5 */
  2332. /* HE-data6 */
  2333. value = HAL_RX_GET(he_sig_b2_mu_info,
  2334. HE_SIG_B2_MU_INFO, NSTS);
  2335. /* value n indicates n+1 spatial streams */
  2336. value++;
  2337. ppdu_info->rx_status.nss = value;
  2338. ppdu_info->rx_status.he_data6 |= value;
  2339. break;
  2340. }
  2341. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  2342. {
  2343. uint8_t *he_sig_b2_ofdma_info =
  2344. (uint8_t *)rx_tlv +
  2345. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0,
  2346. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS);
  2347. /*
  2348. * Not all "HE" fields can be updated from
  2349. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  2350. * to populate rest of "HE" fields for MU OFDMA scenarios.
  2351. */
  2352. /* HE-data1 */
  2353. ppdu_info->rx_status.he_data1 |=
  2354. QDF_MON_STATUS_HE_MCS_KNOWN |
  2355. QDF_MON_STATUS_HE_DCM_KNOWN |
  2356. QDF_MON_STATUS_HE_CODING_KNOWN;
  2357. /* HE-data2 */
  2358. ppdu_info->rx_status.he_data2 |=
  2359. QDF_MON_STATUS_TXBF_KNOWN;
  2360. /* HE-data3 */
  2361. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2362. HE_SIG_B2_OFDMA_INFO, STA_MCS);
  2363. ppdu_info->rx_status.mcs = value;
  2364. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  2365. ppdu_info->rx_status.he_data3 |= value;
  2366. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2367. HE_SIG_B2_OFDMA_INFO, STA_DCM);
  2368. he_dcm = value;
  2369. value = value << QDF_MON_STATUS_DCM_SHIFT;
  2370. ppdu_info->rx_status.he_data3 |= value;
  2371. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2372. HE_SIG_B2_OFDMA_INFO, STA_CODING);
  2373. value = value << QDF_MON_STATUS_CODING_SHIFT;
  2374. ppdu_info->rx_status.he_data3 |= value;
  2375. /* HE-data4 */
  2376. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2377. HE_SIG_B2_OFDMA_INFO, STA_ID);
  2378. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  2379. ppdu_info->rx_status.he_data4 |= value;
  2380. /* HE-data5 */
  2381. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2382. HE_SIG_B2_OFDMA_INFO, TXBF);
  2383. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  2384. ppdu_info->rx_status.he_data5 |= value;
  2385. /* HE-data6 */
  2386. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2387. HE_SIG_B2_OFDMA_INFO, NSTS);
  2388. /* value n indicates n+1 spatial streams */
  2389. value++;
  2390. ppdu_info->rx_status.nss = value;
  2391. ppdu_info->rx_status.he_data6 |= value;
  2392. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  2393. break;
  2394. }
  2395. case WIFIPHYRX_RSSI_LEGACY_E:
  2396. {
  2397. uint8_t reception_type;
  2398. int8_t rssi_value;
  2399. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  2400. HAL_RX_OFFSET(UNIFIED_PHYRX_RSSI_LEGACY_19,
  2401. RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS);
  2402. ppdu_info->rx_status.rssi_comb =
  2403. HAL_RX_GET_64(rx_tlv,
  2404. PHYRX_RSSI_LEGACY, RSSI_COMB);
  2405. ppdu_info->rx_status.bw = hal->ops->hal_rx_get_tlv(rx_tlv);
  2406. ppdu_info->rx_status.he_re = 0;
  2407. reception_type = HAL_RX_GET_64(rx_tlv,
  2408. PHYRX_RSSI_LEGACY,
  2409. RECEPTION_TYPE);
  2410. switch (reception_type) {
  2411. case QDF_RECEPTION_TYPE_ULOFMDA:
  2412. ppdu_info->rx_status.ulofdma_flag = 1;
  2413. ppdu_info->rx_status.he_data1 =
  2414. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  2415. break;
  2416. case QDF_RECEPTION_TYPE_ULMIMO:
  2417. ppdu_info->rx_status.he_data1 =
  2418. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  2419. break;
  2420. default:
  2421. break;
  2422. }
  2423. hal_rx_update_rssi_chain(ppdu_info, rssi_info_tlv);
  2424. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2425. RECEIVE_RSSI_INFO,
  2426. RSSI_PRI20_CHAIN0);
  2427. ppdu_info->rx_status.rssi[0] = rssi_value;
  2428. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2429. "RSSI_PRI20_CHAIN0: %d\n", rssi_value);
  2430. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2431. RECEIVE_RSSI_INFO,
  2432. RSSI_PRI20_CHAIN1);
  2433. ppdu_info->rx_status.rssi[1] = rssi_value;
  2434. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2435. "RSSI_PRI20_CHAIN1: %d\n", rssi_value);
  2436. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2437. RECEIVE_RSSI_INFO,
  2438. RSSI_PRI20_CHAIN2);
  2439. ppdu_info->rx_status.rssi[2] = rssi_value;
  2440. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2441. "RSSI_PRI20_CHAIN2: %d\n", rssi_value);
  2442. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2443. RECEIVE_RSSI_INFO,
  2444. RSSI_PRI20_CHAIN3);
  2445. ppdu_info->rx_status.rssi[3] = rssi_value;
  2446. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2447. "RSSI_PRI20_CHAIN3: %d\n", rssi_value);
  2448. #ifdef DP_BE_NOTYET_WAR
  2449. // TODO - this is not preset for kiwi
  2450. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2451. RECEIVE_RSSI_INFO,
  2452. RSSI_PRI20_CHAIN4);
  2453. ppdu_info->rx_status.rssi[4] = rssi_value;
  2454. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2455. "RSSI_PRI20_CHAIN4: %d\n", rssi_value);
  2456. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2457. RECEIVE_RSSI_INFO,
  2458. RSSI_PRI20_CHAIN5);
  2459. ppdu_info->rx_status.rssi[5] = rssi_value;
  2460. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2461. "RSSI_PRI20_CHAIN5: %d\n", rssi_value);
  2462. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2463. RECEIVE_RSSI_INFO,
  2464. RSSI_PRI20_CHAIN6);
  2465. ppdu_info->rx_status.rssi[6] = rssi_value;
  2466. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2467. "RSSI_PRI20_CHAIN6: %d\n", rssi_value);
  2468. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2469. RECEIVE_RSSI_INFO,
  2470. RSSI_PRI20_CHAIN7);
  2471. ppdu_info->rx_status.rssi[7] = rssi_value;
  2472. #endif
  2473. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2474. "RSSI_PRI20_CHAIN7: %d\n", rssi_value);
  2475. break;
  2476. }
  2477. case WIFIPHYRX_OTHER_RECEIVE_INFO_E:
  2478. hal_rx_proc_phyrx_other_receive_info_tlv(hal, rx_tlv_hdr,
  2479. ppdu_info);
  2480. break;
  2481. case WIFIPHYRX_GENERIC_U_SIG_E:
  2482. hal_rx_parse_u_sig_hdr(hal, rx_tlv, ppdu_info);
  2483. break;
  2484. case WIFIPHYRX_COMMON_USER_INFO_E:
  2485. hal_rx_parse_cmn_usr_info(hal, rx_tlv, ppdu_info);
  2486. break;
  2487. case WIFIRX_HEADER_E:
  2488. {
  2489. struct hal_rx_ppdu_common_info *com_info = &ppdu_info->com_info;
  2490. if (ppdu_info->fcs_ok_cnt >=
  2491. HAL_RX_MAX_MPDU_H_PER_STATUS_BUFFER) {
  2492. hal_err("Number of MPDUs(%d) per status buff exceeded",
  2493. ppdu_info->fcs_ok_cnt);
  2494. break;
  2495. }
  2496. /* Update first_msdu_payload for every mpdu and increment
  2497. * com_info->mpdu_cnt for every WIFIRX_HEADER_E TLV
  2498. */
  2499. ppdu_info->ppdu_msdu_info[ppdu_info->fcs_ok_cnt].first_msdu_payload =
  2500. rx_tlv;
  2501. ppdu_info->ppdu_msdu_info[ppdu_info->fcs_ok_cnt].payload_len = tlv_len;
  2502. ppdu_info->msdu_info.first_msdu_payload = rx_tlv;
  2503. ppdu_info->msdu_info.payload_len = tlv_len;
  2504. ppdu_info->user_id = user_id;
  2505. ppdu_info->hdr_len = tlv_len;
  2506. ppdu_info->data = rx_tlv;
  2507. ppdu_info->data += 4;
  2508. /* for every RX_HEADER TLV increment mpdu_cnt */
  2509. com_info->mpdu_cnt++;
  2510. return HAL_TLV_STATUS_HEADER;
  2511. }
  2512. case WIFIRX_MPDU_START_E:
  2513. {
  2514. hal_rx_mon_mpdu_start_t *rx_mpdu_start = rx_tlv;
  2515. uint32_t ppdu_id = rx_mpdu_start->rx_mpdu_info_details.phy_ppdu_id;
  2516. uint8_t filter_category = 0;
  2517. ppdu_info->nac_info.fc_valid =
  2518. rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_valid;
  2519. ppdu_info->nac_info.to_ds_flag =
  2520. rx_mpdu_start->rx_mpdu_info_details.to_ds;
  2521. ppdu_info->nac_info.frame_control =
  2522. rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_field;
  2523. ppdu_info->sw_frame_group_id =
  2524. rx_mpdu_start->rx_mpdu_info_details.sw_frame_group_id;
  2525. ppdu_info->rx_user_status[user_id].sw_peer_id =
  2526. rx_mpdu_start->rx_mpdu_info_details.sw_peer_id;
  2527. if (ppdu_info->sw_frame_group_id ==
  2528. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  2529. ppdu_info->rx_status.frame_control_info_valid =
  2530. ppdu_info->nac_info.fc_valid;
  2531. ppdu_info->rx_status.frame_control =
  2532. ppdu_info->nac_info.frame_control;
  2533. }
  2534. hal_get_mac_addr1(rx_mpdu_start,
  2535. ppdu_info);
  2536. ppdu_info->nac_info.mac_addr2_valid =
  2537. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad2_valid;
  2538. *(uint16_t *)&ppdu_info->nac_info.mac_addr2[0] =
  2539. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad2_15_0;
  2540. *(uint32_t *)&ppdu_info->nac_info.mac_addr2[2] =
  2541. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad2_47_16;
  2542. if (ppdu_info->rx_status.prev_ppdu_id != ppdu_id) {
  2543. ppdu_info->rx_status.prev_ppdu_id = ppdu_id;
  2544. ppdu_info->rx_status.ppdu_len =
  2545. rx_mpdu_start->rx_mpdu_info_details.mpdu_length;
  2546. } else {
  2547. ppdu_info->rx_status.ppdu_len +=
  2548. rx_mpdu_start->rx_mpdu_info_details.mpdu_length;
  2549. }
  2550. filter_category =
  2551. rx_mpdu_start->rx_mpdu_info_details.rxpcu_mpdu_filter_in_category;
  2552. if (filter_category == 0)
  2553. ppdu_info->rx_status.rxpcu_filter_pass = 1;
  2554. else if (filter_category == 1)
  2555. ppdu_info->rx_status.monitor_direct_used = 1;
  2556. ppdu_info->rx_user_status[user_id].filter_category = filter_category;
  2557. ppdu_info->nac_info.mcast_bcast =
  2558. rx_mpdu_start->rx_mpdu_info_details.mcast_bcast;
  2559. ppdu_info->mpdu_info[user_id].decap_type =
  2560. rx_mpdu_start->rx_mpdu_info_details.decap_type;
  2561. return HAL_TLV_STATUS_MPDU_START;
  2562. }
  2563. case WIFIRX_MPDU_END_E:
  2564. ppdu_info->user_id = user_id;
  2565. ppdu_info->fcs_err =
  2566. HAL_RX_GET_64(rx_tlv, RX_MPDU_END,
  2567. FCS_ERR);
  2568. return HAL_TLV_STATUS_MPDU_END;
  2569. case WIFIRX_MSDU_END_E: {
  2570. hal_rx_mon_msdu_end_t *rx_msdu_end = rx_tlv;
  2571. if (user_id < HAL_MAX_UL_MU_USERS) {
  2572. ppdu_info->rx_msdu_info[user_id].cce_metadata =
  2573. rx_msdu_end->cce_metadata;
  2574. ppdu_info->rx_msdu_info[user_id].fse_metadata =
  2575. rx_msdu_end->fse_metadata;
  2576. ppdu_info->rx_msdu_info[user_id].is_flow_idx_timeout =
  2577. rx_msdu_end->flow_idx_timeout;
  2578. ppdu_info->rx_msdu_info[user_id].is_flow_idx_invalid =
  2579. rx_msdu_end->flow_idx_invalid;
  2580. ppdu_info->rx_msdu_info[user_id].flow_idx =
  2581. rx_msdu_end->flow_idx;
  2582. ppdu_info->msdu[user_id].first_msdu =
  2583. rx_msdu_end->first_msdu;
  2584. ppdu_info->msdu[user_id].last_msdu =
  2585. rx_msdu_end->last_msdu;
  2586. ppdu_info->msdu[user_id].msdu_len =
  2587. rx_msdu_end->msdu_length;
  2588. ppdu_info->msdu[user_id].user_rssi =
  2589. rx_msdu_end->user_rssi;
  2590. ppdu_info->msdu[user_id].reception_type =
  2591. rx_msdu_end->reception_type;
  2592. }
  2593. return HAL_TLV_STATUS_MSDU_END;
  2594. }
  2595. case WIFIMON_BUFFER_ADDR_E:
  2596. hal_rx_status_get_mon_buf_addr(rx_tlv, ppdu_info);
  2597. return HAL_TLV_STATUS_MON_BUF_ADDR;
  2598. case 0:
  2599. return HAL_TLV_STATUS_PPDU_DONE;
  2600. case WIFIRX_STATUS_BUFFER_DONE_E:
  2601. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  2602. default:
  2603. hal_debug("unhandled tlv tag %d", tlv_tag);
  2604. }
  2605. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2606. rx_tlv, tlv_len);
  2607. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  2608. }
  2609. static uint32_t
  2610. hal_rx_status_process_aggr_tlv(struct hal_soc *hal_soc,
  2611. struct hal_rx_ppdu_info *ppdu_info)
  2612. {
  2613. uint32_t aggr_tlv_tag = ppdu_info->tlv_aggr.tlv_tag;
  2614. switch (aggr_tlv_tag) {
  2615. case WIFIPHYRX_GENERIC_EHT_SIG_E:
  2616. hal_rx_parse_eht_sig_hdr(hal_soc, ppdu_info->tlv_aggr.buf,
  2617. ppdu_info);
  2618. break;
  2619. default:
  2620. /* Aggregated TLV cannot be handled */
  2621. qdf_assert(0);
  2622. break;
  2623. }
  2624. ppdu_info->tlv_aggr.in_progress = 0;
  2625. ppdu_info->tlv_aggr.cur_len = 0;
  2626. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  2627. }
  2628. static inline bool
  2629. hal_rx_status_tlv_should_aggregate(struct hal_soc *hal_soc, uint32_t tlv_tag)
  2630. {
  2631. switch (tlv_tag) {
  2632. case WIFIPHYRX_GENERIC_EHT_SIG_E:
  2633. return true;
  2634. }
  2635. return false;
  2636. }
  2637. static inline uint32_t
  2638. hal_rx_status_aggr_tlv(struct hal_soc *hal_soc, void *rx_tlv_hdr,
  2639. struct hal_rx_ppdu_info *ppdu_info,
  2640. qdf_nbuf_t nbuf)
  2641. {
  2642. uint32_t tlv_tag, user_id, tlv_len;
  2643. void *rx_tlv;
  2644. tlv_tag = HAL_RX_GET_USER_TLV64_TYPE(rx_tlv_hdr);
  2645. user_id = HAL_RX_GET_USER_TLV64_USERID(rx_tlv_hdr);
  2646. tlv_len = HAL_RX_GET_USER_TLV64_LEN(rx_tlv_hdr);
  2647. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV64_HDR_SIZE;
  2648. if (tlv_len <= HAL_RX_MON_MAX_AGGR_SIZE - ppdu_info->tlv_aggr.cur_len) {
  2649. qdf_mem_copy(ppdu_info->tlv_aggr.buf +
  2650. ppdu_info->tlv_aggr.cur_len,
  2651. rx_tlv, tlv_len);
  2652. ppdu_info->tlv_aggr.cur_len += tlv_len;
  2653. } else {
  2654. dp_err("Length of TLV exceeds max aggregation length");
  2655. qdf_assert(0);
  2656. }
  2657. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  2658. }
  2659. static inline uint32_t
  2660. hal_rx_status_start_new_aggr_tlv(struct hal_soc *hal_soc, void *rx_tlv_hdr,
  2661. struct hal_rx_ppdu_info *ppdu_info,
  2662. qdf_nbuf_t nbuf)
  2663. {
  2664. uint32_t tlv_tag, user_id, tlv_len;
  2665. tlv_tag = HAL_RX_GET_USER_TLV64_TYPE(rx_tlv_hdr);
  2666. user_id = HAL_RX_GET_USER_TLV64_USERID(rx_tlv_hdr);
  2667. tlv_len = HAL_RX_GET_USER_TLV64_LEN(rx_tlv_hdr);
  2668. ppdu_info->tlv_aggr.in_progress = 1;
  2669. ppdu_info->tlv_aggr.tlv_tag = tlv_tag;
  2670. ppdu_info->tlv_aggr.cur_len = 0;
  2671. return hal_rx_status_aggr_tlv(hal_soc, rx_tlv_hdr, ppdu_info, nbuf);
  2672. }
  2673. static inline uint32_t
  2674. hal_rx_status_get_tlv_info_wrapper_be(void *rx_tlv_hdr, void *ppduinfo,
  2675. hal_soc_handle_t hal_soc_hdl,
  2676. qdf_nbuf_t nbuf)
  2677. {
  2678. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  2679. uint32_t tlv_tag, user_id, tlv_len;
  2680. struct hal_rx_ppdu_info *ppdu_info =
  2681. (struct hal_rx_ppdu_info *)ppduinfo;
  2682. tlv_tag = HAL_RX_GET_USER_TLV64_TYPE(rx_tlv_hdr);
  2683. user_id = HAL_RX_GET_USER_TLV64_USERID(rx_tlv_hdr);
  2684. tlv_len = HAL_RX_GET_USER_TLV64_LEN(rx_tlv_hdr);
  2685. /*
  2686. * Handle the case where aggregation is in progress
  2687. * or the current TLV is one of the TLVs which should be
  2688. * aggregated
  2689. */
  2690. if (ppdu_info->tlv_aggr.in_progress) {
  2691. if (ppdu_info->tlv_aggr.tlv_tag == tlv_tag) {
  2692. return hal_rx_status_aggr_tlv(hal, rx_tlv_hdr,
  2693. ppdu_info, nbuf);
  2694. } else {
  2695. /* Finish aggregation of current TLV */
  2696. hal_rx_status_process_aggr_tlv(hal, ppdu_info);
  2697. }
  2698. }
  2699. if (hal_rx_status_tlv_should_aggregate(hal, tlv_tag)) {
  2700. return hal_rx_status_start_new_aggr_tlv(hal, rx_tlv_hdr,
  2701. ppduinfo, nbuf);
  2702. }
  2703. return hal_rx_status_get_tlv_info_generic_be(rx_tlv_hdr, ppduinfo,
  2704. hal_soc_hdl, nbuf);
  2705. }
  2706. #endif /* _HAL_BE_API_MON_H_ */