dsi_display.c 214 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/list.h>
  6. #include <linux/of.h>
  7. #include <linux/of_gpio.h>
  8. #include <linux/err.h>
  9. #include "msm_drv.h"
  10. #include "sde_connector.h"
  11. #include "msm_mmu.h"
  12. #include "dsi_display.h"
  13. #include "dsi_panel.h"
  14. #include "dsi_ctrl.h"
  15. #include "dsi_ctrl_hw.h"
  16. #include "dsi_drm.h"
  17. #include "dsi_clk.h"
  18. #include "dsi_pwr.h"
  19. #include "sde_dbg.h"
  20. #include "dsi_parser.h"
  21. #define to_dsi_display(x) container_of(x, struct dsi_display, host)
  22. #define INT_BASE_10 10
  23. #define MISR_BUFF_SIZE 256
  24. #define ESD_MODE_STRING_MAX_LEN 256
  25. #define ESD_TRIGGER_STRING_MAX_LEN 10
  26. #define MAX_NAME_SIZE 64
  27. #define MAX_TE_RECHECKS 5
  28. #define DSI_CLOCK_BITRATE_RADIX 10
  29. #define MAX_TE_SOURCE_ID 2
  30. #define SEC_PANEL_NAME_MAX_LEN 256
  31. u8 dbgfs_tx_cmd_buf[SZ_4K];
  32. static char dsi_display_primary[MAX_CMDLINE_PARAM_LEN];
  33. static char dsi_display_secondary[MAX_CMDLINE_PARAM_LEN];
  34. static struct dsi_display_boot_param boot_displays[MAX_DSI_ACTIVE_DISPLAY] = {
  35. {.boot_param = dsi_display_primary},
  36. {.boot_param = dsi_display_secondary},
  37. };
  38. static void dsi_display_panel_id_notification(struct dsi_display *display);
  39. static const struct of_device_id dsi_display_dt_match[] = {
  40. {.compatible = "qcom,dsi-display"},
  41. {}
  42. };
  43. bool is_skip_op_required(struct dsi_display *display)
  44. {
  45. if (!display)
  46. return false;
  47. return (display->is_cont_splash_enabled || display->trusted_vm_env);
  48. }
  49. static void dsi_display_mask_ctrl_error_interrupts(struct dsi_display *display,
  50. u32 mask, bool enable)
  51. {
  52. int i;
  53. struct dsi_display_ctrl *ctrl;
  54. if (!display)
  55. return;
  56. display_for_each_ctrl(i, display) {
  57. ctrl = &display->ctrl[i];
  58. if (!ctrl)
  59. continue;
  60. dsi_ctrl_mask_error_status_interrupts(ctrl->ctrl, mask, enable);
  61. }
  62. }
  63. static int dsi_display_config_clk_gating(struct dsi_display *display,
  64. bool enable)
  65. {
  66. int rc = 0, i = 0;
  67. struct dsi_display_ctrl *mctrl, *ctrl;
  68. enum dsi_clk_gate_type clk_selection;
  69. enum dsi_clk_gate_type const default_clk_select = PIXEL_CLK | DSI_PHY;
  70. if (!display) {
  71. DSI_ERR("Invalid params\n");
  72. return -EINVAL;
  73. }
  74. if (display->panel->host_config.force_hs_clk_lane) {
  75. DSI_DEBUG("no dsi clock gating for continuous clock mode\n");
  76. return 0;
  77. }
  78. mctrl = &display->ctrl[display->clk_master_idx];
  79. if (!mctrl) {
  80. DSI_ERR("Invalid controller\n");
  81. return -EINVAL;
  82. }
  83. clk_selection = display->clk_gating_config;
  84. if (!enable) {
  85. /* for disable path, make sure to disable all clk gating */
  86. clk_selection = DSI_CLK_ALL;
  87. } else if (!clk_selection || clk_selection > DSI_CLK_NONE) {
  88. /* Default selection, no overrides */
  89. clk_selection = default_clk_select;
  90. } else if (clk_selection == DSI_CLK_NONE) {
  91. clk_selection = 0;
  92. }
  93. DSI_DEBUG("%s clock gating Byte:%s Pixel:%s PHY:%s\n",
  94. enable ? "Enabling" : "Disabling",
  95. clk_selection & BYTE_CLK ? "yes" : "no",
  96. clk_selection & PIXEL_CLK ? "yes" : "no",
  97. clk_selection & DSI_PHY ? "yes" : "no");
  98. rc = dsi_ctrl_config_clk_gating(mctrl->ctrl, enable, clk_selection);
  99. if (rc) {
  100. DSI_ERR("[%s] failed to %s clk gating for clocks %d, rc=%d\n",
  101. display->name, enable ? "enable" : "disable",
  102. clk_selection, rc);
  103. return rc;
  104. }
  105. display_for_each_ctrl(i, display) {
  106. ctrl = &display->ctrl[i];
  107. if (!ctrl->ctrl || (ctrl == mctrl))
  108. continue;
  109. /**
  110. * In Split DSI usecase we should not enable clock gating on
  111. * DSI PHY1 to ensure no display atrifacts are seen.
  112. */
  113. clk_selection &= ~DSI_PHY;
  114. rc = dsi_ctrl_config_clk_gating(ctrl->ctrl, enable,
  115. clk_selection);
  116. if (rc) {
  117. DSI_ERR("[%s] failed to %s clk gating for clocks %d, rc=%d\n",
  118. display->name, enable ? "enable" : "disable",
  119. clk_selection, rc);
  120. return rc;
  121. }
  122. }
  123. return 0;
  124. }
  125. static void dsi_display_set_ctrl_esd_check_flag(struct dsi_display *display,
  126. bool enable)
  127. {
  128. int i;
  129. struct dsi_display_ctrl *ctrl;
  130. if (!display)
  131. return;
  132. display_for_each_ctrl(i, display) {
  133. ctrl = &display->ctrl[i];
  134. if (!ctrl)
  135. continue;
  136. ctrl->ctrl->esd_check_underway = enable;
  137. }
  138. }
  139. static void dsi_display_ctrl_irq_update(struct dsi_display *display, bool en)
  140. {
  141. int i;
  142. struct dsi_display_ctrl *ctrl;
  143. if (!display)
  144. return;
  145. display_for_each_ctrl(i, display) {
  146. ctrl = &display->ctrl[i];
  147. if (!ctrl)
  148. continue;
  149. dsi_ctrl_irq_update(ctrl->ctrl, en);
  150. }
  151. }
  152. void dsi_rect_intersect(const struct dsi_rect *r1,
  153. const struct dsi_rect *r2,
  154. struct dsi_rect *result)
  155. {
  156. int l, t, r, b;
  157. if (!r1 || !r2 || !result)
  158. return;
  159. l = max(r1->x, r2->x);
  160. t = max(r1->y, r2->y);
  161. r = min((r1->x + r1->w), (r2->x + r2->w));
  162. b = min((r1->y + r1->h), (r2->y + r2->h));
  163. if (r <= l || b <= t) {
  164. memset(result, 0, sizeof(*result));
  165. } else {
  166. result->x = l;
  167. result->y = t;
  168. result->w = r - l;
  169. result->h = b - t;
  170. }
  171. }
  172. int dsi_display_set_backlight(struct drm_connector *connector,
  173. void *display, u32 bl_lvl)
  174. {
  175. struct dsi_display *dsi_display = display;
  176. struct dsi_panel *panel;
  177. u32 bl_scale, bl_scale_sv;
  178. u64 bl_temp;
  179. int rc = 0;
  180. if (dsi_display == NULL || dsi_display->panel == NULL)
  181. return -EINVAL;
  182. panel = dsi_display->panel;
  183. mutex_lock(&panel->panel_lock);
  184. if (!dsi_panel_initialized(panel)) {
  185. rc = -EINVAL;
  186. goto error;
  187. }
  188. panel->bl_config.bl_level = bl_lvl;
  189. /* scale backlight */
  190. bl_scale = panel->bl_config.bl_scale;
  191. bl_temp = bl_lvl * bl_scale / MAX_BL_SCALE_LEVEL;
  192. bl_scale_sv = panel->bl_config.bl_scale_sv;
  193. bl_temp = (u32)bl_temp * bl_scale_sv / MAX_SV_BL_SCALE_LEVEL;
  194. if (bl_temp > panel->bl_config.bl_max_level)
  195. bl_temp = panel->bl_config.bl_max_level;
  196. DSI_DEBUG("bl_scale = %u, bl_scale_sv = %u, bl_lvl = %u\n",
  197. bl_scale, bl_scale_sv, (u32)bl_temp);
  198. rc = dsi_display_clk_ctrl(dsi_display->dsi_clk_handle,
  199. DSI_CORE_CLK, DSI_CLK_ON);
  200. if (rc) {
  201. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  202. dsi_display->name, rc);
  203. goto error;
  204. }
  205. rc = dsi_panel_set_backlight(panel, (u32)bl_temp);
  206. if (rc)
  207. DSI_ERR("unable to set backlight\n");
  208. rc = dsi_display_clk_ctrl(dsi_display->dsi_clk_handle,
  209. DSI_CORE_CLK, DSI_CLK_OFF);
  210. if (rc) {
  211. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  212. dsi_display->name, rc);
  213. goto error;
  214. }
  215. error:
  216. mutex_unlock(&panel->panel_lock);
  217. return rc;
  218. }
  219. static int dsi_display_cmd_engine_enable(struct dsi_display *display)
  220. {
  221. int rc = 0;
  222. int i;
  223. struct dsi_display_ctrl *m_ctrl, *ctrl;
  224. bool skip_op = is_skip_op_required(display);
  225. m_ctrl = &display->ctrl[display->cmd_master_idx];
  226. mutex_lock(&m_ctrl->ctrl->ctrl_lock);
  227. if (display->cmd_engine_refcount > 0) {
  228. display->cmd_engine_refcount++;
  229. goto done;
  230. }
  231. rc = dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  232. DSI_CTRL_ENGINE_ON, skip_op);
  233. if (rc) {
  234. DSI_ERR("[%s] enable mcmd engine failed, skip_op:%d rc:%d\n",
  235. display->name, skip_op, rc);
  236. goto done;
  237. }
  238. display_for_each_ctrl(i, display) {
  239. ctrl = &display->ctrl[i];
  240. if (!ctrl->ctrl || (ctrl == m_ctrl))
  241. continue;
  242. rc = dsi_ctrl_set_cmd_engine_state(ctrl->ctrl,
  243. DSI_CTRL_ENGINE_ON, skip_op);
  244. if (rc) {
  245. DSI_ERR(
  246. "[%s] enable cmd engine failed, skip_op:%d rc:%d\n",
  247. display->name, skip_op, rc);
  248. goto error_disable_master;
  249. }
  250. }
  251. display->cmd_engine_refcount++;
  252. goto done;
  253. error_disable_master:
  254. (void)dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  255. DSI_CTRL_ENGINE_OFF, skip_op);
  256. done:
  257. mutex_unlock(&m_ctrl->ctrl->ctrl_lock);
  258. return rc;
  259. }
  260. static int dsi_display_cmd_engine_disable(struct dsi_display *display)
  261. {
  262. int rc = 0;
  263. int i;
  264. struct dsi_display_ctrl *m_ctrl, *ctrl;
  265. bool skip_op = is_skip_op_required(display);
  266. m_ctrl = &display->ctrl[display->cmd_master_idx];
  267. mutex_lock(&m_ctrl->ctrl->ctrl_lock);
  268. if (display->cmd_engine_refcount == 0) {
  269. DSI_ERR("[%s] Invalid refcount\n", display->name);
  270. goto done;
  271. } else if (display->cmd_engine_refcount > 1) {
  272. display->cmd_engine_refcount--;
  273. goto done;
  274. }
  275. display_for_each_ctrl(i, display) {
  276. ctrl = &display->ctrl[i];
  277. if (!ctrl->ctrl || (ctrl == m_ctrl))
  278. continue;
  279. rc = dsi_ctrl_set_cmd_engine_state(ctrl->ctrl,
  280. DSI_CTRL_ENGINE_OFF, skip_op);
  281. if (rc)
  282. DSI_ERR(
  283. "[%s] disable cmd engine failed, skip_op:%d rc:%d\n",
  284. display->name, skip_op, rc);
  285. }
  286. rc = dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  287. DSI_CTRL_ENGINE_OFF, skip_op);
  288. if (rc) {
  289. DSI_ERR("[%s] disable mcmd engine failed, skip_op:%d rc:%d\n",
  290. display->name, skip_op, rc);
  291. goto error;
  292. }
  293. error:
  294. display->cmd_engine_refcount = 0;
  295. done:
  296. mutex_unlock(&m_ctrl->ctrl->ctrl_lock);
  297. return rc;
  298. }
  299. static void dsi_display_aspace_cb_locked(void *cb_data, bool is_detach)
  300. {
  301. struct dsi_display *display;
  302. struct dsi_display_ctrl *display_ctrl;
  303. int rc, cnt;
  304. if (!cb_data) {
  305. DSI_ERR("aspace cb called with invalid cb_data\n");
  306. return;
  307. }
  308. display = (struct dsi_display *)cb_data;
  309. /*
  310. * acquire panel_lock to make sure no commands are in-progress
  311. * while detaching the non-secure context banks
  312. */
  313. dsi_panel_acquire_panel_lock(display->panel);
  314. if (is_detach) {
  315. /* invalidate the stored iova */
  316. display->cmd_buffer_iova = 0;
  317. /* return the virtual address mapping */
  318. msm_gem_put_vaddr(display->tx_cmd_buf);
  319. msm_gem_vunmap(display->tx_cmd_buf, OBJ_LOCK_NORMAL);
  320. } else {
  321. rc = msm_gem_get_iova(display->tx_cmd_buf,
  322. display->aspace, &(display->cmd_buffer_iova));
  323. if (rc) {
  324. DSI_ERR("failed to get the iova rc %d\n", rc);
  325. goto end;
  326. }
  327. display->vaddr =
  328. (void *) msm_gem_get_vaddr(display->tx_cmd_buf);
  329. if (IS_ERR_OR_NULL(display->vaddr)) {
  330. DSI_ERR("failed to get va rc %d\n", rc);
  331. goto end;
  332. }
  333. }
  334. display_for_each_ctrl(cnt, display) {
  335. display_ctrl = &display->ctrl[cnt];
  336. display_ctrl->ctrl->cmd_buffer_size = display->cmd_buffer_size;
  337. display_ctrl->ctrl->cmd_buffer_iova = display->cmd_buffer_iova;
  338. display_ctrl->ctrl->vaddr = display->vaddr;
  339. display_ctrl->ctrl->secure_mode = is_detach;
  340. }
  341. end:
  342. /* release panel_lock */
  343. dsi_panel_release_panel_lock(display->panel);
  344. }
  345. static irqreturn_t dsi_display_panel_te_irq_handler(int irq, void *data)
  346. {
  347. struct dsi_display *display = (struct dsi_display *)data;
  348. /*
  349. * This irq handler is used for sole purpose of identifying
  350. * ESD attacks on panel and we can safely assume IRQ_HANDLED
  351. * in case of display not being initialized yet
  352. */
  353. if (!display)
  354. return IRQ_HANDLED;
  355. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  356. complete_all(&display->esd_te_gate);
  357. return IRQ_HANDLED;
  358. }
  359. static void dsi_display_change_te_irq_status(struct dsi_display *display,
  360. bool enable)
  361. {
  362. if (!display) {
  363. DSI_ERR("Invalid params\n");
  364. return;
  365. }
  366. /* Handle unbalanced irq enable/disable calls */
  367. if (enable && !display->is_te_irq_enabled) {
  368. enable_irq(gpio_to_irq(display->disp_te_gpio));
  369. display->is_te_irq_enabled = true;
  370. } else if (!enable && display->is_te_irq_enabled) {
  371. disable_irq(gpio_to_irq(display->disp_te_gpio));
  372. display->is_te_irq_enabled = false;
  373. }
  374. }
  375. static void dsi_display_register_te_irq(struct dsi_display *display)
  376. {
  377. int rc = 0;
  378. struct platform_device *pdev;
  379. struct device *dev;
  380. unsigned int te_irq;
  381. pdev = display->pdev;
  382. if (!pdev) {
  383. DSI_ERR("invalid platform device\n");
  384. return;
  385. }
  386. dev = &pdev->dev;
  387. if (!dev) {
  388. DSI_ERR("invalid device\n");
  389. return;
  390. }
  391. if (display->trusted_vm_env) {
  392. DSI_INFO("GPIO's are not enabled in trusted VM\n");
  393. return;
  394. }
  395. if (!gpio_is_valid(display->disp_te_gpio)) {
  396. rc = -EINVAL;
  397. goto error;
  398. }
  399. init_completion(&display->esd_te_gate);
  400. te_irq = gpio_to_irq(display->disp_te_gpio);
  401. /* Avoid deferred spurious irqs with disable_irq() */
  402. irq_set_status_flags(te_irq, IRQ_DISABLE_UNLAZY);
  403. rc = devm_request_irq(dev, te_irq, dsi_display_panel_te_irq_handler,
  404. IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
  405. "TE_GPIO", display);
  406. if (rc) {
  407. DSI_ERR("TE request_irq failed for ESD rc:%d\n", rc);
  408. irq_clear_status_flags(te_irq, IRQ_DISABLE_UNLAZY);
  409. goto error;
  410. }
  411. disable_irq(te_irq);
  412. display->is_te_irq_enabled = false;
  413. return;
  414. error:
  415. /* disable the TE based ESD check */
  416. DSI_WARN("Unable to register for TE IRQ\n");
  417. if (display->panel->esd_config.status_mode == ESD_MODE_PANEL_TE)
  418. display->panel->esd_config.esd_enabled = false;
  419. }
  420. /* Allocate memory for cmd dma tx buffer */
  421. static int dsi_host_alloc_cmd_tx_buffer(struct dsi_display *display)
  422. {
  423. int rc = 0, cnt = 0;
  424. struct dsi_display_ctrl *display_ctrl;
  425. display->tx_cmd_buf = msm_gem_new(display->drm_dev,
  426. SZ_4K,
  427. MSM_BO_UNCACHED);
  428. if ((display->tx_cmd_buf) == NULL) {
  429. DSI_ERR("Failed to allocate cmd tx buf memory\n");
  430. rc = -ENOMEM;
  431. goto error;
  432. }
  433. display->cmd_buffer_size = SZ_4K;
  434. display->aspace = msm_gem_smmu_address_space_get(
  435. display->drm_dev, MSM_SMMU_DOMAIN_UNSECURE);
  436. if (PTR_ERR(display->aspace) == -ENODEV) {
  437. display->aspace = NULL;
  438. DSI_DEBUG("IOMMU not present, relying on VRAM\n");
  439. } else if (IS_ERR_OR_NULL(display->aspace)) {
  440. rc = PTR_ERR(display->aspace);
  441. display->aspace = NULL;
  442. DSI_ERR("failed to get aspace %d\n", rc);
  443. goto free_gem;
  444. } else if (display->aspace) {
  445. /* register to aspace */
  446. rc = msm_gem_address_space_register_cb(display->aspace,
  447. dsi_display_aspace_cb_locked, (void *)display);
  448. if (rc) {
  449. DSI_ERR("failed to register callback %d\n", rc);
  450. goto free_gem;
  451. }
  452. }
  453. rc = msm_gem_get_iova(display->tx_cmd_buf, display->aspace,
  454. &(display->cmd_buffer_iova));
  455. if (rc) {
  456. DSI_ERR("failed to get the iova rc %d\n", rc);
  457. goto free_aspace_cb;
  458. }
  459. display->vaddr =
  460. (void *) msm_gem_get_vaddr(display->tx_cmd_buf);
  461. if (IS_ERR_OR_NULL(display->vaddr)) {
  462. DSI_ERR("failed to get va rc %d\n", rc);
  463. rc = -EINVAL;
  464. goto put_iova;
  465. }
  466. display_for_each_ctrl(cnt, display) {
  467. display_ctrl = &display->ctrl[cnt];
  468. display_ctrl->ctrl->cmd_buffer_size = SZ_4K;
  469. display_ctrl->ctrl->cmd_buffer_iova =
  470. display->cmd_buffer_iova;
  471. display_ctrl->ctrl->vaddr = display->vaddr;
  472. display_ctrl->ctrl->tx_cmd_buf = display->tx_cmd_buf;
  473. }
  474. return rc;
  475. put_iova:
  476. msm_gem_put_iova(display->tx_cmd_buf, display->aspace);
  477. free_aspace_cb:
  478. msm_gem_address_space_unregister_cb(display->aspace,
  479. dsi_display_aspace_cb_locked, display);
  480. free_gem:
  481. mutex_lock(&display->drm_dev->struct_mutex);
  482. msm_gem_free_object(display->tx_cmd_buf);
  483. mutex_unlock(&display->drm_dev->struct_mutex);
  484. error:
  485. return rc;
  486. }
  487. static bool dsi_display_validate_reg_read(struct dsi_panel *panel)
  488. {
  489. int i, j = 0;
  490. int len = 0, *lenp;
  491. int group = 0, count = 0;
  492. struct drm_panel_esd_config *config;
  493. if (!panel)
  494. return false;
  495. config = &(panel->esd_config);
  496. lenp = config->status_valid_params ?: config->status_cmds_rlen;
  497. count = config->status_cmd.count;
  498. for (i = 0; i < count; i++)
  499. len += lenp[i];
  500. for (i = 0; i < len; i++)
  501. j += len;
  502. for (j = 0; j < config->groups; ++j) {
  503. for (i = 0; i < len; ++i) {
  504. if (config->return_buf[i] !=
  505. config->status_value[group + i]) {
  506. DRM_ERROR("mismatch: 0x%x\n",
  507. config->return_buf[i]);
  508. break;
  509. }
  510. }
  511. if (i == len)
  512. return true;
  513. group += len;
  514. }
  515. return false;
  516. }
  517. static void dsi_display_parse_demura_data(struct dsi_display *display)
  518. {
  519. int rc = 0;
  520. display->panel_id = ~0x0;
  521. if (display->fw) {
  522. DSI_INFO("FW definition unsupported for Demura panel data\n");
  523. return;
  524. }
  525. rc = of_property_read_u64(display->pdev->dev.of_node,
  526. "qcom,demura-panel-id", &display->panel_id);
  527. if (rc) {
  528. DSI_INFO("No panel ID is present for this display\n");
  529. } else if (!display->panel_id) {
  530. DSI_INFO("Dummy panel ID node present for this display\n");
  531. display->panel_id = ~0x0;
  532. } else {
  533. DSI_INFO("panel id found: %lx\n", display->panel_id);
  534. }
  535. }
  536. static void dsi_display_parse_te_data(struct dsi_display *display)
  537. {
  538. struct platform_device *pdev;
  539. struct device *dev;
  540. int rc = 0;
  541. u32 val = 0;
  542. pdev = display->pdev;
  543. if (!pdev) {
  544. DSI_ERR("Invalid platform device\n");
  545. return;
  546. }
  547. dev = &pdev->dev;
  548. if (!dev) {
  549. DSI_ERR("Invalid platform device\n");
  550. return;
  551. }
  552. display->disp_te_gpio = of_get_named_gpio(dev->of_node,
  553. "qcom,platform-te-gpio", 0);
  554. if (display->fw)
  555. rc = dsi_parser_read_u32(display->parser_node,
  556. "qcom,panel-te-source", &val);
  557. else
  558. rc = of_property_read_u32(dev->of_node,
  559. "qcom,panel-te-source", &val);
  560. if (rc || (val > MAX_TE_SOURCE_ID)) {
  561. DSI_ERR("invalid vsync source selection\n");
  562. val = 0;
  563. }
  564. display->te_source = val;
  565. }
  566. static void dsi_display_set_cmd_tx_ctrl_flags(struct dsi_display *display,
  567. struct dsi_cmd_desc *cmd)
  568. {
  569. struct dsi_display_ctrl *ctrl, *m_ctrl;
  570. struct mipi_dsi_msg *msg = &cmd->msg;
  571. u32 flags = 0;
  572. int i = 0;
  573. m_ctrl = &display->ctrl[display->clk_master_idx];
  574. display_for_each_ctrl(i, display) {
  575. ctrl = &display->ctrl[i];
  576. if (!ctrl->ctrl)
  577. continue;
  578. /*
  579. * Set cmd transfer mode flags.
  580. * 1) Default selection is CMD fetch from memory.
  581. * 2) In secure session override and use FIFO rather than
  582. * memory.
  583. * 3) If cmd_len is greater than FIFO size non embedded mode of
  584. * tx is used.
  585. */
  586. flags = DSI_CTRL_CMD_FETCH_MEMORY;
  587. if (ctrl->ctrl->secure_mode) {
  588. flags &= ~DSI_CTRL_CMD_FETCH_MEMORY;
  589. flags |= DSI_CTRL_CMD_FIFO_STORE;
  590. } else if (msg->tx_len > DSI_EMBEDDED_MODE_DMA_MAX_SIZE_BYTES) {
  591. flags |= DSI_CTRL_CMD_NON_EMBEDDED_MODE;
  592. }
  593. /* Set flags needed for broadcast. Read commands are always unicast */
  594. if (!(msg->flags & MIPI_DSI_MSG_UNICAST_COMMAND) && (display->ctrl_count > 1))
  595. flags |= DSI_CTRL_CMD_BROADCAST | DSI_CTRL_CMD_DEFER_TRIGGER;
  596. /*
  597. * Set flags for command scheduling.
  598. * 1) In video mode command DMA scheduling is default.
  599. * 2) In command mode command DMA scheduling depends on message
  600. * flag and TE needs to be running.
  601. */
  602. if (display->panel->panel_mode == DSI_OP_VIDEO_MODE) {
  603. flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  604. } else {
  605. if (msg->flags & MIPI_DSI_MSG_CMD_DMA_SCHED)
  606. flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  607. if (!display->enabled)
  608. flags &= ~DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  609. }
  610. /* Set flags for last command */
  611. if (!(msg->flags & MIPI_DSI_MSG_BATCH_COMMAND))
  612. flags |= DSI_CTRL_CMD_LAST_COMMAND;
  613. /*
  614. * Set flags for asynchronous wait.
  615. * Asynchronous wait is supported in the following scenarios
  616. * 1) queue_cmd_waits is set by connector and
  617. * - commands are not sent using DSI FIFO memory
  618. * - commands are not sent in non-embedded mode
  619. * - not a video mode panel
  620. * - no explicit msg post_wait_ms is specified
  621. * - not a read command
  622. * 2) if async override msg flag is present
  623. */
  624. if (display->queue_cmd_waits)
  625. if (!(flags & DSI_CTRL_CMD_FIFO_STORE) &&
  626. !(flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) &&
  627. !(display->panel->panel_mode == DSI_OP_VIDEO_MODE) &&
  628. (cmd->post_wait_ms == 0) &&
  629. !(cmd->ctrl_flags & DSI_CTRL_CMD_READ))
  630. flags |= DSI_CTRL_CMD_ASYNC_WAIT;
  631. if (msg->flags & MIPI_DSI_MSG_ASYNC_OVERRIDE)
  632. flags |= DSI_CTRL_CMD_ASYNC_WAIT;
  633. }
  634. cmd->ctrl_flags |= flags;
  635. }
  636. static int dsi_display_read_status(struct dsi_display_ctrl *ctrl,
  637. struct dsi_display *display)
  638. {
  639. int i, rc = 0, count = 0, start = 0, *lenp;
  640. struct drm_panel_esd_config *config;
  641. struct dsi_cmd_desc *cmds;
  642. struct dsi_panel *panel;
  643. u32 flags = 0;
  644. if (!display->panel || !ctrl || !ctrl->ctrl)
  645. return -EINVAL;
  646. panel = display->panel;
  647. /*
  648. * When DSI controller is not in initialized state, we do not want to
  649. * report a false ESD failure and hence we defer until next read
  650. * happen.
  651. */
  652. if (!dsi_ctrl_validate_host_state(ctrl->ctrl))
  653. return 1;
  654. config = &(panel->esd_config);
  655. lenp = config->status_valid_params ?: config->status_cmds_rlen;
  656. count = config->status_cmd.count;
  657. cmds = config->status_cmd.cmds;
  658. flags = DSI_CTRL_CMD_READ;
  659. for (i = 0; i < count; ++i) {
  660. memset(config->status_buf, 0x0, SZ_4K);
  661. if (config->status_cmd.state == DSI_CMD_SET_STATE_LP)
  662. cmds[i].msg.flags |= MIPI_DSI_MSG_USE_LPM;
  663. cmds[i].msg.flags |= MIPI_DSI_MSG_UNICAST_COMMAND;
  664. cmds[i].msg.rx_buf = config->status_buf;
  665. cmds[i].msg.rx_len = config->status_cmds_rlen[i];
  666. cmds[i].ctrl_flags = flags;
  667. dsi_display_set_cmd_tx_ctrl_flags(display,&cmds[i]);
  668. rc = dsi_ctrl_cmd_transfer(ctrl->ctrl, &cmds[i]);
  669. if (rc <= 0) {
  670. DSI_ERR("rx cmd transfer failed rc=%d\n", rc);
  671. return rc;
  672. }
  673. memcpy(config->return_buf + start,
  674. config->status_buf, lenp[i]);
  675. start += lenp[i];
  676. }
  677. return rc;
  678. }
  679. static int dsi_display_validate_status(struct dsi_display_ctrl *ctrl,
  680. struct dsi_display *display)
  681. {
  682. int rc = 0;
  683. rc = dsi_display_read_status(ctrl, display);
  684. if (rc <= 0) {
  685. goto exit;
  686. } else {
  687. /*
  688. * panel status read successfully.
  689. * check for validity of the data read back.
  690. */
  691. rc = dsi_display_validate_reg_read(display->panel);
  692. if (!rc) {
  693. rc = -EINVAL;
  694. goto exit;
  695. }
  696. }
  697. exit:
  698. return rc;
  699. }
  700. static int dsi_display_status_reg_read(struct dsi_display *display)
  701. {
  702. int rc = 0, i;
  703. struct dsi_display_ctrl *m_ctrl, *ctrl;
  704. DSI_DEBUG(" ++\n");
  705. m_ctrl = &display->ctrl[display->cmd_master_idx];
  706. if (display->tx_cmd_buf == NULL) {
  707. rc = dsi_host_alloc_cmd_tx_buffer(display);
  708. if (rc) {
  709. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  710. goto done;
  711. }
  712. }
  713. rc = dsi_display_cmd_engine_enable(display);
  714. if (rc) {
  715. DSI_ERR("cmd engine enable failed\n");
  716. return -EPERM;
  717. }
  718. rc = dsi_display_validate_status(m_ctrl, display);
  719. if (rc <= 0) {
  720. DSI_ERR("[%s] read status failed on master,rc=%d\n",
  721. display->name, rc);
  722. goto exit;
  723. }
  724. if (!display->panel->sync_broadcast_en)
  725. goto exit;
  726. display_for_each_ctrl(i, display) {
  727. ctrl = &display->ctrl[i];
  728. if (ctrl == m_ctrl)
  729. continue;
  730. rc = dsi_display_validate_status(ctrl, display);
  731. if (rc <= 0) {
  732. DSI_ERR("[%s] read status failed on slave,rc=%d\n",
  733. display->name, rc);
  734. goto exit;
  735. }
  736. }
  737. exit:
  738. dsi_display_cmd_engine_disable(display);
  739. done:
  740. return rc;
  741. }
  742. static int dsi_display_status_bta_request(struct dsi_display *display)
  743. {
  744. int rc = 0;
  745. DSI_DEBUG(" ++\n");
  746. /* TODO: trigger SW BTA and wait for acknowledgment */
  747. return rc;
  748. }
  749. static void dsi_display_release_te_irq(struct dsi_display *display)
  750. {
  751. int te_irq = 0;
  752. te_irq = gpio_to_irq(display->disp_te_gpio);
  753. if (te_irq)
  754. free_irq(te_irq, display);
  755. }
  756. static int dsi_display_status_check_te(struct dsi_display *display,
  757. int rechecks)
  758. {
  759. int rc = 1, i = 0;
  760. int const esd_te_timeout = msecs_to_jiffies(3*20);
  761. if (!rechecks)
  762. return rc;
  763. /* register te irq handler */
  764. dsi_display_register_te_irq(display);
  765. dsi_display_change_te_irq_status(display, true);
  766. for (i = 0; i < rechecks; i++) {
  767. reinit_completion(&display->esd_te_gate);
  768. if (!wait_for_completion_timeout(&display->esd_te_gate,
  769. esd_te_timeout)) {
  770. DSI_ERR("TE check failed\n");
  771. dsi_display_change_te_irq_status(display, false);
  772. return -EINVAL;
  773. }
  774. }
  775. dsi_display_change_te_irq_status(display, false);
  776. dsi_display_release_te_irq(display);
  777. return rc;
  778. }
  779. int dsi_display_check_status(struct drm_connector *connector, void *display,
  780. bool te_check_override)
  781. {
  782. struct dsi_display *dsi_display = display;
  783. struct dsi_panel *panel;
  784. u32 status_mode;
  785. int rc = 0x1, ret;
  786. u32 mask;
  787. int te_rechecks = 1;
  788. if (!dsi_display || !dsi_display->panel)
  789. return -EINVAL;
  790. panel = dsi_display->panel;
  791. dsi_panel_acquire_panel_lock(panel);
  792. if (!panel->panel_initialized) {
  793. DSI_DEBUG("Panel not initialized\n");
  794. goto release_panel_lock;
  795. }
  796. /* Prevent another ESD check,when ESD recovery is underway */
  797. if (atomic_read(&panel->esd_recovery_pending))
  798. goto release_panel_lock;
  799. status_mode = panel->esd_config.status_mode;
  800. if ((status_mode == ESD_MODE_SW_SIM_SUCCESS) ||
  801. (dsi_display->sw_te_using_wd))
  802. goto release_panel_lock;
  803. if (status_mode == ESD_MODE_SW_SIM_FAILURE) {
  804. rc = -EINVAL;
  805. goto release_panel_lock;
  806. }
  807. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY, status_mode, te_check_override);
  808. if (te_check_override)
  809. te_rechecks = MAX_TE_RECHECKS;
  810. if ((dsi_display->trusted_vm_env) ||
  811. (panel->panel_mode == DSI_OP_VIDEO_MODE))
  812. te_rechecks = 0;
  813. ret = dsi_display_clk_ctrl(dsi_display->dsi_clk_handle,
  814. DSI_ALL_CLKS, DSI_CLK_ON);
  815. if (ret)
  816. goto release_panel_lock;
  817. /* Mask error interrupts before attempting ESD read */
  818. mask = BIT(DSI_FIFO_OVERFLOW) | BIT(DSI_FIFO_UNDERFLOW);
  819. dsi_display_set_ctrl_esd_check_flag(dsi_display, true);
  820. dsi_display_mask_ctrl_error_interrupts(dsi_display, mask, true);
  821. if (status_mode == ESD_MODE_REG_READ) {
  822. rc = dsi_display_status_reg_read(dsi_display);
  823. } else if (status_mode == ESD_MODE_SW_BTA) {
  824. rc = dsi_display_status_bta_request(dsi_display);
  825. } else if (status_mode == ESD_MODE_PANEL_TE) {
  826. rc = dsi_display_status_check_te(dsi_display, te_rechecks);
  827. te_check_override = false;
  828. } else {
  829. DSI_WARN("Unsupported check status mode: %d\n", status_mode);
  830. panel->esd_config.esd_enabled = false;
  831. }
  832. if (rc <= 0 && te_check_override)
  833. rc = dsi_display_status_check_te(dsi_display, te_rechecks);
  834. /* Unmask error interrupts if check passed*/
  835. if (rc > 0) {
  836. dsi_display_set_ctrl_esd_check_flag(dsi_display, false);
  837. dsi_display_mask_ctrl_error_interrupts(dsi_display, mask,
  838. false);
  839. if (te_check_override && panel->esd_config.esd_enabled == false)
  840. rc = dsi_display_status_check_te(dsi_display,
  841. te_rechecks);
  842. }
  843. dsi_display_clk_ctrl(dsi_display->dsi_clk_handle,
  844. DSI_ALL_CLKS, DSI_CLK_OFF);
  845. /* Handle Panel failures during display disable sequence */
  846. if (rc <=0)
  847. atomic_set(&panel->esd_recovery_pending, 1);
  848. release_panel_lock:
  849. dsi_panel_release_panel_lock(panel);
  850. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT, rc);
  851. return rc;
  852. }
  853. static int dsi_display_ctrl_get_host_init_state(struct dsi_display *dsi_display,
  854. bool *state)
  855. {
  856. struct dsi_display_ctrl *ctrl;
  857. int i, rc = -EINVAL;
  858. display_for_each_ctrl(i, dsi_display) {
  859. ctrl = &dsi_display->ctrl[i];
  860. rc = dsi_ctrl_get_host_engine_init_state(ctrl->ctrl, state);
  861. if (rc)
  862. break;
  863. }
  864. return rc;
  865. }
  866. static int dsi_display_cmd_rx(struct dsi_display *display,
  867. struct dsi_cmd_desc *cmd)
  868. {
  869. struct dsi_display_ctrl *m_ctrl = NULL;
  870. u32 mask = 0, flags = 0;
  871. int rc = 0;
  872. if (!display || !display->panel)
  873. return -EINVAL;
  874. m_ctrl = &display->ctrl[display->cmd_master_idx];
  875. if (!m_ctrl || !m_ctrl->ctrl)
  876. return -EINVAL;
  877. /* acquire panel_lock to make sure no commands are in progress */
  878. dsi_panel_acquire_panel_lock(display->panel);
  879. if (!display->panel->panel_initialized) {
  880. DSI_DEBUG("panel not initialized\n");
  881. goto release_panel_lock;
  882. }
  883. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  884. DSI_ALL_CLKS, DSI_CLK_ON);
  885. if (rc)
  886. goto release_panel_lock;
  887. mask = BIT(DSI_FIFO_OVERFLOW) | BIT(DSI_FIFO_UNDERFLOW);
  888. dsi_display_mask_ctrl_error_interrupts(display, mask, true);
  889. rc = dsi_display_cmd_engine_enable(display);
  890. if (rc) {
  891. DSI_ERR("cmd engine enable failed rc = %d\n", rc);
  892. goto error;
  893. }
  894. flags = DSI_CTRL_CMD_READ;
  895. cmd->ctrl_flags = flags;
  896. dsi_display_set_cmd_tx_ctrl_flags(display, cmd);
  897. rc = dsi_ctrl_cmd_transfer(m_ctrl->ctrl, cmd);
  898. if (rc <= 0)
  899. DSI_ERR("rx cmd transfer failed rc = %d\n", rc);
  900. dsi_display_cmd_engine_disable(display);
  901. error:
  902. dsi_display_mask_ctrl_error_interrupts(display, mask, false);
  903. dsi_display_clk_ctrl(display->dsi_clk_handle,
  904. DSI_ALL_CLKS, DSI_CLK_OFF);
  905. release_panel_lock:
  906. dsi_panel_release_panel_lock(display->panel);
  907. return rc;
  908. }
  909. int dsi_display_cmd_transfer(struct drm_connector *connector,
  910. void *display, const char *cmd_buf,
  911. u32 cmd_buf_len)
  912. {
  913. struct dsi_display *dsi_display = display;
  914. int rc = 0, cnt = 0, i = 0;
  915. bool state = false, transfer = false;
  916. struct dsi_panel_cmd_set *set;
  917. if (!dsi_display || !cmd_buf) {
  918. DSI_ERR("[DSI] invalid params\n");
  919. return -EINVAL;
  920. }
  921. DSI_DEBUG("[DSI] Display command transfer\n");
  922. if (!(cmd_buf[3] & MIPI_DSI_MSG_BATCH_COMMAND))
  923. transfer = true;
  924. mutex_lock(&dsi_display->display_lock);
  925. rc = dsi_display_ctrl_get_host_init_state(dsi_display, &state);
  926. /**
  927. * Handle scenario where a command transfer is initiated through
  928. * sysfs interface when device is in suepnd state.
  929. */
  930. if (!rc && !state) {
  931. pr_warn_ratelimited("Command xfer attempted while device is in suspend state\n"
  932. );
  933. rc = -EPERM;
  934. goto end;
  935. }
  936. if (rc || !state) {
  937. DSI_ERR("[DSI] Invalid host state %d rc %d\n",
  938. state, rc);
  939. rc = -EPERM;
  940. goto end;
  941. }
  942. /*
  943. * Reset the dbgfs buffer if the commands sent exceed the available
  944. * buffer size. For video mode, limiting the buffer size to 2K to
  945. * ensure no performance issues.
  946. */
  947. if (dsi_display->panel->panel_mode == DSI_OP_CMD_MODE) {
  948. if ((dsi_display->tx_cmd_buf_ndx + cmd_buf_len) > SZ_4K) {
  949. memset(dbgfs_tx_cmd_buf, 0, SZ_4K);
  950. dsi_display->tx_cmd_buf_ndx = 0;
  951. }
  952. } else {
  953. if ((dsi_display->tx_cmd_buf_ndx + cmd_buf_len) > SZ_2K) {
  954. memset(dbgfs_tx_cmd_buf, 0, SZ_4K);
  955. dsi_display->tx_cmd_buf_ndx = 0;
  956. }
  957. }
  958. memcpy(&dbgfs_tx_cmd_buf[dsi_display->tx_cmd_buf_ndx], cmd_buf,
  959. cmd_buf_len);
  960. dsi_display->tx_cmd_buf_ndx += cmd_buf_len;
  961. if (transfer) {
  962. struct dsi_cmd_desc *cmds;
  963. set = &dsi_display->cmd_set;
  964. set->count = 0;
  965. dsi_panel_get_cmd_pkt_count(dbgfs_tx_cmd_buf,
  966. dsi_display->tx_cmd_buf_ndx, &cnt);
  967. dsi_panel_alloc_cmd_packets(set, cnt);
  968. dsi_panel_create_cmd_packets(dbgfs_tx_cmd_buf,
  969. dsi_display->tx_cmd_buf_ndx, cnt, set->cmds);
  970. cmds = set->cmds;
  971. dsi_display->tx_cmd_buf_ndx = 0;
  972. for (i = 0; i < cnt; i++) {
  973. rc = dsi_host_transfer_sub(&dsi_display->host, cmds);
  974. if (rc < 0) {
  975. DSI_ERR("failed to send command, rc=%d\n", rc);
  976. break;
  977. }
  978. if (cmds->post_wait_ms)
  979. usleep_range(cmds->post_wait_ms*1000,
  980. ((cmds->post_wait_ms*1000)+10));
  981. cmds++;
  982. }
  983. memset(dbgfs_tx_cmd_buf, 0, SZ_4K);
  984. dsi_panel_destroy_cmd_packets(set);
  985. dsi_panel_dealloc_cmd_packets(set);
  986. }
  987. end:
  988. mutex_unlock(&dsi_display->display_lock);
  989. return rc;
  990. }
  991. static void _dsi_display_continuous_clk_ctrl(struct dsi_display *display,
  992. bool enable)
  993. {
  994. int i;
  995. struct dsi_display_ctrl *ctrl;
  996. if (!display || !display->panel->host_config.force_hs_clk_lane)
  997. return;
  998. display_for_each_ctrl(i, display) {
  999. ctrl = &display->ctrl[i];
  1000. /*
  1001. * For phy ver 4.0 chipsets, configure DSI controller and
  1002. * DSI PHY to force clk lane to HS mode always whereas
  1003. * for other phy ver chipsets, configure DSI controller only.
  1004. */
  1005. if (ctrl->phy->hw.ops.set_continuous_clk) {
  1006. dsi_ctrl_hs_req_sel(ctrl->ctrl, true);
  1007. dsi_ctrl_set_continuous_clk(ctrl->ctrl, enable);
  1008. dsi_phy_set_continuous_clk(ctrl->phy, enable);
  1009. } else {
  1010. dsi_ctrl_set_continuous_clk(ctrl->ctrl, enable);
  1011. }
  1012. }
  1013. }
  1014. int dsi_display_cmd_receive(void *display, const char *cmd_buf,
  1015. u32 cmd_buf_len, u8 *recv_buf, u32 recv_buf_len)
  1016. {
  1017. struct dsi_display *dsi_display = display;
  1018. struct dsi_cmd_desc cmd = {};
  1019. bool state = false;
  1020. int rc = -1;
  1021. if (!dsi_display || !cmd_buf || !recv_buf) {
  1022. DSI_ERR("[DSI] invalid params\n");
  1023. return -EINVAL;
  1024. }
  1025. rc = dsi_panel_create_cmd_packets(cmd_buf, cmd_buf_len, 1, &cmd);
  1026. if (rc) {
  1027. DSI_ERR("[DSI] command packet create failed, rc = %d\n", rc);
  1028. return rc;
  1029. }
  1030. cmd.msg.rx_buf = recv_buf;
  1031. cmd.msg.rx_len = recv_buf_len;
  1032. cmd.msg.flags |= MIPI_DSI_MSG_UNICAST_COMMAND;
  1033. mutex_lock(&dsi_display->display_lock);
  1034. rc = dsi_display_ctrl_get_host_init_state(dsi_display, &state);
  1035. if (rc || !state) {
  1036. DSI_ERR("[DSI] Invalid host state = %d rc = %d\n",
  1037. state, rc);
  1038. rc = -EPERM;
  1039. goto end;
  1040. }
  1041. rc = dsi_display_cmd_rx(dsi_display, &cmd);
  1042. if (rc <= 0)
  1043. DSI_ERR("[DSI] Display command receive failed, rc=%d\n", rc);
  1044. end:
  1045. mutex_unlock(&dsi_display->display_lock);
  1046. return rc;
  1047. }
  1048. int dsi_display_soft_reset(void *display)
  1049. {
  1050. struct dsi_display *dsi_display;
  1051. struct dsi_display_ctrl *ctrl;
  1052. int rc = 0;
  1053. int i;
  1054. if (!display)
  1055. return -EINVAL;
  1056. dsi_display = display;
  1057. display_for_each_ctrl(i, dsi_display) {
  1058. ctrl = &dsi_display->ctrl[i];
  1059. rc = dsi_ctrl_soft_reset(ctrl->ctrl);
  1060. if (rc) {
  1061. DSI_ERR("[%s] failed to soft reset host_%d, rc=%d\n",
  1062. dsi_display->name, i, rc);
  1063. break;
  1064. }
  1065. }
  1066. return rc;
  1067. }
  1068. enum dsi_pixel_format dsi_display_get_dst_format(
  1069. struct drm_connector *connector,
  1070. void *display)
  1071. {
  1072. enum dsi_pixel_format format = DSI_PIXEL_FORMAT_MAX;
  1073. struct dsi_display *dsi_display = (struct dsi_display *)display;
  1074. if (!dsi_display || !dsi_display->panel) {
  1075. DSI_ERR("Invalid params(s) dsi_display %pK, panel %pK\n",
  1076. dsi_display,
  1077. ((dsi_display) ? dsi_display->panel : NULL));
  1078. return format;
  1079. }
  1080. format = dsi_display->panel->host_config.dst_format;
  1081. return format;
  1082. }
  1083. static void _dsi_display_setup_misr(struct dsi_display *display)
  1084. {
  1085. int i;
  1086. display_for_each_ctrl(i, display) {
  1087. dsi_ctrl_setup_misr(display->ctrl[i].ctrl,
  1088. display->misr_enable,
  1089. display->misr_frame_count);
  1090. }
  1091. }
  1092. int dsi_display_set_power(struct drm_connector *connector,
  1093. int power_mode, void *disp)
  1094. {
  1095. struct dsi_display *display = disp;
  1096. int rc = 0;
  1097. if (!display || !display->panel) {
  1098. DSI_ERR("invalid display/panel\n");
  1099. return -EINVAL;
  1100. }
  1101. switch (power_mode) {
  1102. case SDE_MODE_DPMS_LP1:
  1103. rc = dsi_panel_set_lp1(display->panel);
  1104. break;
  1105. case SDE_MODE_DPMS_LP2:
  1106. rc = dsi_panel_set_lp2(display->panel);
  1107. break;
  1108. case SDE_MODE_DPMS_ON:
  1109. if ((display->panel->power_mode == SDE_MODE_DPMS_LP1) ||
  1110. (display->panel->power_mode == SDE_MODE_DPMS_LP2))
  1111. rc = dsi_panel_set_nolp(display->panel);
  1112. break;
  1113. case SDE_MODE_DPMS_OFF:
  1114. default:
  1115. return rc;
  1116. }
  1117. SDE_EVT32(display->panel->power_mode, power_mode, rc);
  1118. DSI_DEBUG("Power mode transition from %d to %d %s",
  1119. display->panel->power_mode, power_mode,
  1120. rc ? "failed" : "successful");
  1121. if (!rc)
  1122. display->panel->power_mode = power_mode;
  1123. return rc;
  1124. }
  1125. #ifdef CONFIG_DEBUG_FS
  1126. static bool dsi_display_is_te_based_esd(struct dsi_display *display)
  1127. {
  1128. u32 status_mode = 0;
  1129. if (!display->panel) {
  1130. DSI_ERR("Invalid panel data\n");
  1131. return false;
  1132. }
  1133. status_mode = display->panel->esd_config.status_mode;
  1134. if (status_mode == ESD_MODE_PANEL_TE &&
  1135. gpio_is_valid(display->disp_te_gpio))
  1136. return true;
  1137. return false;
  1138. }
  1139. static ssize_t debugfs_dump_info_read(struct file *file,
  1140. char __user *user_buf,
  1141. size_t user_len,
  1142. loff_t *ppos)
  1143. {
  1144. struct dsi_display *display = file->private_data;
  1145. char *buf;
  1146. u32 len = 0;
  1147. int i;
  1148. if (!display)
  1149. return -ENODEV;
  1150. if (*ppos)
  1151. return 0;
  1152. buf = kzalloc(SZ_4K, GFP_KERNEL);
  1153. if (!buf)
  1154. return -ENOMEM;
  1155. len += snprintf(buf + len, (SZ_4K - len), "name = %s\n", display->name);
  1156. len += snprintf(buf + len, (SZ_4K - len),
  1157. "\tResolution = %dx%d\n",
  1158. display->config.video_timing.h_active,
  1159. display->config.video_timing.v_active);
  1160. display_for_each_ctrl(i, display) {
  1161. len += snprintf(buf + len, (SZ_4K - len),
  1162. "\tCTRL_%d:\n\t\tctrl = %s\n\t\tphy = %s\n",
  1163. i, display->ctrl[i].ctrl->name,
  1164. display->ctrl[i].phy->name);
  1165. }
  1166. len += snprintf(buf + len, (SZ_4K - len),
  1167. "\tPanel = %s\n", display->panel->name);
  1168. len += snprintf(buf + len, (SZ_4K - len),
  1169. "\tClock master = %s\n",
  1170. display->ctrl[display->clk_master_idx].ctrl->name);
  1171. if (len > user_len)
  1172. len = user_len;
  1173. if (copy_to_user(user_buf, buf, len)) {
  1174. kfree(buf);
  1175. return -EFAULT;
  1176. }
  1177. *ppos += len;
  1178. kfree(buf);
  1179. return len;
  1180. }
  1181. static ssize_t debugfs_misr_setup(struct file *file,
  1182. const char __user *user_buf,
  1183. size_t user_len,
  1184. loff_t *ppos)
  1185. {
  1186. struct dsi_display *display = file->private_data;
  1187. char *buf;
  1188. int rc = 0;
  1189. size_t len;
  1190. u32 enable, frame_count;
  1191. if (!display)
  1192. return -ENODEV;
  1193. if (*ppos)
  1194. return 0;
  1195. buf = kzalloc(MISR_BUFF_SIZE, GFP_KERNEL);
  1196. if (!buf)
  1197. return -ENOMEM;
  1198. /* leave room for termination char */
  1199. len = min_t(size_t, user_len, MISR_BUFF_SIZE - 1);
  1200. if (copy_from_user(buf, user_buf, len)) {
  1201. rc = -EINVAL;
  1202. goto error;
  1203. }
  1204. buf[len] = '\0'; /* terminate the string */
  1205. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2) {
  1206. rc = -EINVAL;
  1207. goto error;
  1208. }
  1209. display->misr_enable = enable;
  1210. display->misr_frame_count = frame_count;
  1211. mutex_lock(&display->display_lock);
  1212. if (!display->hw_ownership) {
  1213. DSI_DEBUG("[%s] op not supported due to HW unavailability\n",
  1214. display->name);
  1215. rc = -EOPNOTSUPP;
  1216. goto unlock;
  1217. }
  1218. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1219. DSI_CORE_CLK, DSI_CLK_ON);
  1220. if (rc) {
  1221. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  1222. display->name, rc);
  1223. goto unlock;
  1224. }
  1225. _dsi_display_setup_misr(display);
  1226. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1227. DSI_CORE_CLK, DSI_CLK_OFF);
  1228. if (rc) {
  1229. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  1230. display->name, rc);
  1231. goto unlock;
  1232. }
  1233. rc = user_len;
  1234. unlock:
  1235. mutex_unlock(&display->display_lock);
  1236. error:
  1237. kfree(buf);
  1238. return rc;
  1239. }
  1240. static ssize_t debugfs_misr_read(struct file *file,
  1241. char __user *user_buf,
  1242. size_t user_len,
  1243. loff_t *ppos)
  1244. {
  1245. struct dsi_display *display = file->private_data;
  1246. char *buf;
  1247. u32 len = 0;
  1248. int rc = 0;
  1249. struct dsi_ctrl *dsi_ctrl;
  1250. int i;
  1251. u32 misr;
  1252. size_t max_len = min_t(size_t, user_len, MISR_BUFF_SIZE);
  1253. if (!display)
  1254. return -ENODEV;
  1255. if (*ppos)
  1256. return 0;
  1257. buf = kzalloc(max_len, GFP_KERNEL);
  1258. if (ZERO_OR_NULL_PTR(buf))
  1259. return -ENOMEM;
  1260. mutex_lock(&display->display_lock);
  1261. if (!display->hw_ownership) {
  1262. DSI_DEBUG("[%s] op not supported due to HW unavailability\n",
  1263. display->name);
  1264. rc = -EOPNOTSUPP;
  1265. goto error;
  1266. }
  1267. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1268. DSI_CORE_CLK, DSI_CLK_ON);
  1269. if (rc) {
  1270. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  1271. display->name, rc);
  1272. goto error;
  1273. }
  1274. display_for_each_ctrl(i, display) {
  1275. dsi_ctrl = display->ctrl[i].ctrl;
  1276. misr = dsi_ctrl_collect_misr(display->ctrl[i].ctrl);
  1277. len += snprintf((buf + len), max_len - len,
  1278. "DSI_%d MISR: 0x%x\n", dsi_ctrl->cell_index, misr);
  1279. if (len >= max_len)
  1280. break;
  1281. }
  1282. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1283. DSI_CORE_CLK, DSI_CLK_OFF);
  1284. if (rc) {
  1285. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  1286. display->name, rc);
  1287. goto error;
  1288. }
  1289. if (copy_to_user(user_buf, buf, max_len)) {
  1290. rc = -EFAULT;
  1291. goto error;
  1292. }
  1293. *ppos += len;
  1294. error:
  1295. mutex_unlock(&display->display_lock);
  1296. kfree(buf);
  1297. return len;
  1298. }
  1299. static ssize_t debugfs_esd_trigger_check(struct file *file,
  1300. const char __user *user_buf,
  1301. size_t user_len,
  1302. loff_t *ppos)
  1303. {
  1304. struct dsi_display *display = file->private_data;
  1305. char *buf;
  1306. int rc = 0;
  1307. struct drm_panel_esd_config *esd_config = &display->panel->esd_config;
  1308. u32 esd_trigger;
  1309. size_t len;
  1310. if (!display)
  1311. return -ENODEV;
  1312. if (*ppos)
  1313. return 0;
  1314. if (user_len > sizeof(u32))
  1315. return -EINVAL;
  1316. if (!user_len || !user_buf)
  1317. return -EINVAL;
  1318. if (!display->panel ||
  1319. atomic_read(&display->panel->esd_recovery_pending))
  1320. return user_len;
  1321. if (!esd_config->esd_enabled) {
  1322. DSI_ERR("ESD feature is not enabled\n");
  1323. return -EINVAL;
  1324. }
  1325. buf = kzalloc(ESD_TRIGGER_STRING_MAX_LEN, GFP_KERNEL);
  1326. if (!buf)
  1327. return -ENOMEM;
  1328. len = min_t(size_t, user_len, ESD_TRIGGER_STRING_MAX_LEN - 1);
  1329. if (copy_from_user(buf, user_buf, len)) {
  1330. rc = -EINVAL;
  1331. goto error;
  1332. }
  1333. buf[len] = '\0'; /* terminate the string */
  1334. if (kstrtouint(buf, 10, &esd_trigger)) {
  1335. rc = -EINVAL;
  1336. goto error;
  1337. }
  1338. if (esd_trigger != 1) {
  1339. rc = -EINVAL;
  1340. goto error;
  1341. }
  1342. display->esd_trigger = esd_trigger;
  1343. mutex_lock(&display->display_lock);
  1344. if (!display->hw_ownership) {
  1345. DSI_DEBUG("[%s] op not supported due to HW unavailability\n",
  1346. display->name);
  1347. rc = -EOPNOTSUPP;
  1348. goto unlock;
  1349. }
  1350. if (display->esd_trigger) {
  1351. DSI_INFO("ESD attack triggered by user\n");
  1352. rc = dsi_panel_trigger_esd_attack(display->panel,
  1353. display->trusted_vm_env);
  1354. if (rc) {
  1355. DSI_ERR("Failed to trigger ESD attack\n");
  1356. goto error;
  1357. }
  1358. }
  1359. rc = len;
  1360. unlock:
  1361. mutex_unlock(&display->display_lock);
  1362. error:
  1363. kfree(buf);
  1364. return rc;
  1365. }
  1366. static ssize_t debugfs_alter_esd_check_mode(struct file *file,
  1367. const char __user *user_buf,
  1368. size_t user_len,
  1369. loff_t *ppos)
  1370. {
  1371. struct dsi_display *display = file->private_data;
  1372. struct drm_panel_esd_config *esd_config;
  1373. char *buf;
  1374. int rc = 0;
  1375. size_t len;
  1376. if (!display)
  1377. return -ENODEV;
  1378. if (*ppos)
  1379. return 0;
  1380. buf = kzalloc(ESD_MODE_STRING_MAX_LEN, GFP_KERNEL);
  1381. if (ZERO_OR_NULL_PTR(buf))
  1382. return -ENOMEM;
  1383. len = min_t(size_t, user_len, ESD_MODE_STRING_MAX_LEN - 1);
  1384. if (copy_from_user(buf, user_buf, len)) {
  1385. rc = -EINVAL;
  1386. goto error;
  1387. }
  1388. buf[len] = '\0'; /* terminate the string */
  1389. if (!display->panel) {
  1390. rc = -EINVAL;
  1391. goto error;
  1392. }
  1393. esd_config = &display->panel->esd_config;
  1394. if (!esd_config) {
  1395. DSI_ERR("Invalid panel esd config\n");
  1396. rc = -EINVAL;
  1397. goto error;
  1398. }
  1399. if (!esd_config->esd_enabled) {
  1400. rc = -EINVAL;
  1401. goto error;
  1402. }
  1403. if (!strcmp(buf, "te_signal_check\n")) {
  1404. if (display->panel->panel_mode == DSI_OP_VIDEO_MODE) {
  1405. DSI_INFO("TE based ESD check for Video Mode panels is not allowed\n");
  1406. rc = -EINVAL;
  1407. goto error;
  1408. }
  1409. DSI_INFO("ESD check is switched to TE mode by user\n");
  1410. esd_config->status_mode = ESD_MODE_PANEL_TE;
  1411. dsi_display_change_te_irq_status(display, true);
  1412. }
  1413. if (!strcmp(buf, "reg_read\n")) {
  1414. DSI_INFO("ESD check is switched to reg read by user\n");
  1415. rc = dsi_panel_parse_esd_reg_read_configs(display->panel);
  1416. if (rc) {
  1417. DSI_ERR("failed to alter esd check mode,rc=%d\n",
  1418. rc);
  1419. rc = user_len;
  1420. goto error;
  1421. }
  1422. esd_config->status_mode = ESD_MODE_REG_READ;
  1423. if (dsi_display_is_te_based_esd(display))
  1424. dsi_display_change_te_irq_status(display, false);
  1425. }
  1426. if (!strcmp(buf, "esd_sw_sim_success\n"))
  1427. esd_config->status_mode = ESD_MODE_SW_SIM_SUCCESS;
  1428. if (!strcmp(buf, "esd_sw_sim_failure\n"))
  1429. esd_config->status_mode = ESD_MODE_SW_SIM_FAILURE;
  1430. rc = len;
  1431. error:
  1432. kfree(buf);
  1433. return rc;
  1434. }
  1435. static ssize_t debugfs_read_esd_check_mode(struct file *file,
  1436. char __user *user_buf,
  1437. size_t user_len,
  1438. loff_t *ppos)
  1439. {
  1440. struct dsi_display *display = file->private_data;
  1441. struct drm_panel_esd_config *esd_config;
  1442. char *buf;
  1443. int rc = 0;
  1444. size_t len = 0;
  1445. if (!display)
  1446. return -ENODEV;
  1447. if (*ppos)
  1448. return 0;
  1449. if (!display->panel) {
  1450. DSI_ERR("invalid panel data\n");
  1451. return -EINVAL;
  1452. }
  1453. buf = kzalloc(ESD_MODE_STRING_MAX_LEN, GFP_KERNEL);
  1454. if (ZERO_OR_NULL_PTR(buf))
  1455. return -ENOMEM;
  1456. esd_config = &display->panel->esd_config;
  1457. if (!esd_config) {
  1458. DSI_ERR("Invalid panel esd config\n");
  1459. rc = -EINVAL;
  1460. goto error;
  1461. }
  1462. len = min_t(size_t, user_len, ESD_MODE_STRING_MAX_LEN - 1);
  1463. if (!esd_config->esd_enabled) {
  1464. rc = snprintf(buf, len, "ESD feature not enabled");
  1465. goto output_mode;
  1466. }
  1467. switch (esd_config->status_mode) {
  1468. case ESD_MODE_REG_READ:
  1469. rc = snprintf(buf, len, "reg_read");
  1470. break;
  1471. case ESD_MODE_PANEL_TE:
  1472. rc = snprintf(buf, len, "te_signal_check");
  1473. break;
  1474. case ESD_MODE_SW_SIM_FAILURE:
  1475. rc = snprintf(buf, len, "esd_sw_sim_failure");
  1476. break;
  1477. case ESD_MODE_SW_SIM_SUCCESS:
  1478. rc = snprintf(buf, len, "esd_sw_sim_success");
  1479. break;
  1480. default:
  1481. rc = snprintf(buf, len, "invalid");
  1482. break;
  1483. }
  1484. output_mode:
  1485. if (!rc) {
  1486. rc = -EINVAL;
  1487. goto error;
  1488. }
  1489. if (copy_to_user(user_buf, buf, len)) {
  1490. rc = -EFAULT;
  1491. goto error;
  1492. }
  1493. *ppos += len;
  1494. error:
  1495. kfree(buf);
  1496. return len;
  1497. }
  1498. static ssize_t debugfs_update_cmd_scheduling_params(struct file *file,
  1499. const char __user *user_buf,
  1500. size_t user_len,
  1501. loff_t *ppos)
  1502. {
  1503. struct dsi_display *display = file->private_data;
  1504. struct dsi_display_ctrl *display_ctrl;
  1505. char *buf;
  1506. int rc = 0;
  1507. u32 line = 0, window = 0;
  1508. size_t len;
  1509. int i;
  1510. if (!display)
  1511. return -ENODEV;
  1512. if (*ppos)
  1513. return 0;
  1514. buf = kzalloc(256, GFP_KERNEL);
  1515. if (ZERO_OR_NULL_PTR(buf))
  1516. return -ENOMEM;
  1517. len = min_t(size_t, user_len, 255);
  1518. if (copy_from_user(buf, user_buf, len)) {
  1519. rc = -EINVAL;
  1520. goto error;
  1521. }
  1522. buf[len] = '\0'; /* terminate the string */
  1523. if (sscanf(buf, "%d %d", &line, &window) != 2)
  1524. return -EFAULT;
  1525. display_for_each_ctrl(i, display) {
  1526. struct dsi_ctrl *ctrl;
  1527. display_ctrl = &display->ctrl[i];
  1528. if (!display_ctrl->ctrl)
  1529. continue;
  1530. ctrl = display_ctrl->ctrl;
  1531. ctrl->host_config.common_config.dma_sched_line = line;
  1532. ctrl->host_config.common_config.dma_sched_window = window;
  1533. }
  1534. rc = len;
  1535. error:
  1536. kfree(buf);
  1537. return rc;
  1538. }
  1539. static ssize_t debugfs_read_cmd_scheduling_params(struct file *file,
  1540. char __user *user_buf,
  1541. size_t user_len,
  1542. loff_t *ppos)
  1543. {
  1544. struct dsi_display *display = file->private_data;
  1545. struct dsi_display_ctrl *m_ctrl;
  1546. struct dsi_ctrl *ctrl;
  1547. char *buf;
  1548. u32 len = 0;
  1549. int rc = 0;
  1550. size_t max_len = min_t(size_t, user_len, SZ_4K);
  1551. if (!display)
  1552. return -ENODEV;
  1553. if (*ppos)
  1554. return 0;
  1555. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1556. ctrl = m_ctrl->ctrl;
  1557. buf = kzalloc(max_len, GFP_KERNEL);
  1558. if (ZERO_OR_NULL_PTR(buf))
  1559. return -ENOMEM;
  1560. len += scnprintf(buf, max_len, "Schedule command window start: %d\n",
  1561. ctrl->host_config.common_config.dma_sched_line);
  1562. len += scnprintf((buf + len), max_len - len,
  1563. "Schedule command window width: %d\n",
  1564. ctrl->host_config.common_config.dma_sched_window);
  1565. if (len > max_len)
  1566. len = max_len;
  1567. if (copy_to_user(user_buf, buf, len)) {
  1568. rc = -EFAULT;
  1569. goto error;
  1570. }
  1571. *ppos += len;
  1572. error:
  1573. kfree(buf);
  1574. return len;
  1575. }
  1576. static const struct file_operations dump_info_fops = {
  1577. .open = simple_open,
  1578. .read = debugfs_dump_info_read,
  1579. };
  1580. static const struct file_operations misr_data_fops = {
  1581. .open = simple_open,
  1582. .read = debugfs_misr_read,
  1583. .write = debugfs_misr_setup,
  1584. };
  1585. static const struct file_operations esd_trigger_fops = {
  1586. .open = simple_open,
  1587. .write = debugfs_esd_trigger_check,
  1588. };
  1589. static const struct file_operations esd_check_mode_fops = {
  1590. .open = simple_open,
  1591. .write = debugfs_alter_esd_check_mode,
  1592. .read = debugfs_read_esd_check_mode,
  1593. };
  1594. static const struct file_operations dsi_command_scheduling_fops = {
  1595. .open = simple_open,
  1596. .write = debugfs_update_cmd_scheduling_params,
  1597. .read = debugfs_read_cmd_scheduling_params,
  1598. };
  1599. static int dsi_display_debugfs_init(struct dsi_display *display)
  1600. {
  1601. int rc = 0;
  1602. struct dentry *dir, *dump_file, *misr_data;
  1603. char name[MAX_NAME_SIZE];
  1604. char panel_name[SEC_PANEL_NAME_MAX_LEN];
  1605. char secondary_panel_str[] = "_secondary";
  1606. int i;
  1607. strlcpy(panel_name, display->name, SEC_PANEL_NAME_MAX_LEN);
  1608. if (strcmp(display->display_type, "secondary") == 0)
  1609. strlcat(panel_name, secondary_panel_str, SEC_PANEL_NAME_MAX_LEN);
  1610. dir = debugfs_create_dir(panel_name, NULL);
  1611. if (IS_ERR_OR_NULL(dir)) {
  1612. rc = PTR_ERR(dir);
  1613. DSI_ERR("[%s] debugfs create dir failed, rc = %d\n",
  1614. display->name, rc);
  1615. goto error;
  1616. }
  1617. dump_file = debugfs_create_file("dump_info",
  1618. 0400,
  1619. dir,
  1620. display,
  1621. &dump_info_fops);
  1622. if (IS_ERR_OR_NULL(dump_file)) {
  1623. rc = PTR_ERR(dump_file);
  1624. DSI_ERR("[%s] debugfs create dump info file failed, rc=%d\n",
  1625. display->name, rc);
  1626. goto error_remove_dir;
  1627. }
  1628. dump_file = debugfs_create_file("esd_trigger",
  1629. 0644,
  1630. dir,
  1631. display,
  1632. &esd_trigger_fops);
  1633. if (IS_ERR_OR_NULL(dump_file)) {
  1634. rc = PTR_ERR(dump_file);
  1635. DSI_ERR("[%s] debugfs for esd trigger file failed, rc=%d\n",
  1636. display->name, rc);
  1637. goto error_remove_dir;
  1638. }
  1639. dump_file = debugfs_create_file("esd_check_mode",
  1640. 0644,
  1641. dir,
  1642. display,
  1643. &esd_check_mode_fops);
  1644. if (IS_ERR_OR_NULL(dump_file)) {
  1645. rc = PTR_ERR(dump_file);
  1646. DSI_ERR("[%s] debugfs for esd check mode failed, rc=%d\n",
  1647. display->name, rc);
  1648. goto error_remove_dir;
  1649. }
  1650. dump_file = debugfs_create_file("cmd_sched_params",
  1651. 0644,
  1652. dir,
  1653. display,
  1654. &dsi_command_scheduling_fops);
  1655. if (IS_ERR_OR_NULL(dump_file)) {
  1656. rc = PTR_ERR(dump_file);
  1657. DSI_ERR("[%s] debugfs for cmd scheduling file failed, rc=%d\n",
  1658. display->name, rc);
  1659. goto error_remove_dir;
  1660. }
  1661. misr_data = debugfs_create_file("misr_data",
  1662. 0600,
  1663. dir,
  1664. display,
  1665. &misr_data_fops);
  1666. if (IS_ERR_OR_NULL(misr_data)) {
  1667. rc = PTR_ERR(misr_data);
  1668. DSI_ERR("[%s] debugfs create misr datafile failed, rc=%d\n",
  1669. display->name, rc);
  1670. goto error_remove_dir;
  1671. }
  1672. display_for_each_ctrl(i, display) {
  1673. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  1674. if (!phy || !phy->name)
  1675. continue;
  1676. snprintf(name, ARRAY_SIZE(name),
  1677. "%s_allow_phy_power_off", phy->name);
  1678. dump_file = debugfs_create_bool(name, 0600, dir,
  1679. &phy->allow_phy_power_off);
  1680. if (IS_ERR_OR_NULL(dump_file)) {
  1681. rc = PTR_ERR(dump_file);
  1682. DSI_ERR("[%s] debugfs create %s failed, rc=%d\n",
  1683. display->name, name, rc);
  1684. goto error_remove_dir;
  1685. }
  1686. snprintf(name, ARRAY_SIZE(name),
  1687. "%s_regulator_min_datarate_bps", phy->name);
  1688. debugfs_create_u32(name, 0600, dir, &phy->regulator_min_datarate_bps);
  1689. }
  1690. if (!debugfs_create_bool("ulps_feature_enable", 0600, dir,
  1691. &display->panel->ulps_feature_enabled)) {
  1692. DSI_ERR("[%s] debugfs create ulps feature enable file failed\n",
  1693. display->name);
  1694. goto error_remove_dir;
  1695. }
  1696. if (!debugfs_create_bool("ulps_suspend_feature_enable", 0600, dir,
  1697. &display->panel->ulps_suspend_enabled)) {
  1698. DSI_ERR("[%s] debugfs create ulps-suspend feature enable file failed\n",
  1699. display->name);
  1700. goto error_remove_dir;
  1701. }
  1702. if (!debugfs_create_bool("ulps_status", 0400, dir,
  1703. &display->ulps_enabled)) {
  1704. DSI_ERR("[%s] debugfs create ulps status file failed\n",
  1705. display->name);
  1706. goto error_remove_dir;
  1707. }
  1708. debugfs_create_u32("clk_gating_config", 0600, dir, &display->clk_gating_config);
  1709. display->root = dir;
  1710. dsi_parser_dbg_init(display->parser, dir);
  1711. return rc;
  1712. error_remove_dir:
  1713. debugfs_remove(dir);
  1714. error:
  1715. return rc;
  1716. }
  1717. static int dsi_display_debugfs_deinit(struct dsi_display *display)
  1718. {
  1719. debugfs_remove_recursive(display->root);
  1720. return 0;
  1721. }
  1722. #else
  1723. static int dsi_display_debugfs_init(struct dsi_display *display)
  1724. {
  1725. return 0;
  1726. }
  1727. static int dsi_display_debugfs_deinit(struct dsi_display *display)
  1728. {
  1729. return 0;
  1730. }
  1731. #endif /* CONFIG_DEBUG_FS */
  1732. static void adjust_timing_by_ctrl_count(const struct dsi_display *display,
  1733. struct dsi_display_mode *mode)
  1734. {
  1735. struct dsi_host_common_cfg *host = &display->panel->host_config;
  1736. bool is_split_link = host->split_link.enabled;
  1737. u32 sublinks_count = host->split_link.num_sublinks;
  1738. if (is_split_link && sublinks_count > 1) {
  1739. mode->timing.h_active /= sublinks_count;
  1740. mode->timing.h_front_porch /= sublinks_count;
  1741. mode->timing.h_sync_width /= sublinks_count;
  1742. mode->timing.h_back_porch /= sublinks_count;
  1743. mode->timing.h_skew /= sublinks_count;
  1744. mode->pixel_clk_khz /= sublinks_count;
  1745. } else {
  1746. if (mode->priv_info->dsc_enabled)
  1747. mode->priv_info->dsc.config.pic_width =
  1748. mode->timing.h_active;
  1749. mode->timing.h_active /= display->ctrl_count;
  1750. mode->timing.h_front_porch /= display->ctrl_count;
  1751. mode->timing.h_sync_width /= display->ctrl_count;
  1752. mode->timing.h_back_porch /= display->ctrl_count;
  1753. mode->timing.h_skew /= display->ctrl_count;
  1754. mode->pixel_clk_khz /= display->ctrl_count;
  1755. }
  1756. }
  1757. static int dsi_display_is_ulps_req_valid(struct dsi_display *display,
  1758. bool enable)
  1759. {
  1760. /* TODO: make checks based on cont. splash */
  1761. DSI_DEBUG("checking ulps req validity\n");
  1762. if (atomic_read(&display->panel->esd_recovery_pending)) {
  1763. DSI_DEBUG("%s: ESD recovery sequence underway\n", __func__);
  1764. return false;
  1765. }
  1766. if (!dsi_panel_ulps_feature_enabled(display->panel) &&
  1767. !display->panel->ulps_suspend_enabled) {
  1768. DSI_DEBUG("%s: ULPS feature is not enabled\n", __func__);
  1769. return false;
  1770. }
  1771. if (!dsi_panel_initialized(display->panel) &&
  1772. !display->panel->ulps_suspend_enabled) {
  1773. DSI_DEBUG("%s: panel not yet initialized\n", __func__);
  1774. return false;
  1775. }
  1776. if (enable && display->ulps_enabled) {
  1777. DSI_DEBUG("ULPS already enabled\n");
  1778. return false;
  1779. } else if (!enable && !display->ulps_enabled) {
  1780. DSI_DEBUG("ULPS already disabled\n");
  1781. return false;
  1782. }
  1783. /*
  1784. * No need to enter ULPS when transitioning from splash screen to
  1785. * boot animation or trusted vm environments since it is expected
  1786. * that the clocks would be turned right back on.
  1787. */
  1788. if (enable && is_skip_op_required(display))
  1789. return false;
  1790. return true;
  1791. }
  1792. /**
  1793. * dsi_display_set_ulps() - set ULPS state for DSI lanes.
  1794. * @dsi_display: DSI display handle.
  1795. * @enable: enable/disable ULPS.
  1796. *
  1797. * ULPS can be enabled/disabled after DSI host engine is turned on.
  1798. *
  1799. * Return: error code.
  1800. */
  1801. static int dsi_display_set_ulps(struct dsi_display *display, bool enable)
  1802. {
  1803. int rc = 0;
  1804. int i = 0;
  1805. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1806. if (!display) {
  1807. DSI_ERR("Invalid params\n");
  1808. return -EINVAL;
  1809. }
  1810. if (!dsi_display_is_ulps_req_valid(display, enable)) {
  1811. DSI_DEBUG("%s: skipping ULPS config, enable=%d\n",
  1812. __func__, enable);
  1813. return 0;
  1814. }
  1815. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1816. /*
  1817. * ULPS entry-exit can be either through the DSI controller or
  1818. * the DSI PHY depending on hardware variation. For some chipsets,
  1819. * both controller version and phy version ulps entry-exit ops can
  1820. * be present. To handle such cases, send ulps request through PHY,
  1821. * if ulps request is handled in PHY, then no need to send request
  1822. * through controller.
  1823. */
  1824. rc = dsi_phy_set_ulps(m_ctrl->phy, &display->config, enable,
  1825. display->clamp_enabled);
  1826. if (rc == DSI_PHY_ULPS_ERROR) {
  1827. DSI_ERR("Ulps PHY state change(%d) failed\n", enable);
  1828. return -EINVAL;
  1829. }
  1830. else if (rc == DSI_PHY_ULPS_HANDLED) {
  1831. display_for_each_ctrl(i, display) {
  1832. ctrl = &display->ctrl[i];
  1833. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1834. continue;
  1835. rc = dsi_phy_set_ulps(ctrl->phy, &display->config,
  1836. enable, display->clamp_enabled);
  1837. if (rc == DSI_PHY_ULPS_ERROR) {
  1838. DSI_ERR("Ulps PHY state change(%d) failed\n",
  1839. enable);
  1840. return -EINVAL;
  1841. }
  1842. }
  1843. }
  1844. else if (rc == DSI_PHY_ULPS_NOT_HANDLED) {
  1845. rc = dsi_ctrl_set_ulps(m_ctrl->ctrl, enable);
  1846. if (rc) {
  1847. DSI_ERR("Ulps controller state change(%d) failed\n",
  1848. enable);
  1849. return rc;
  1850. }
  1851. display_for_each_ctrl(i, display) {
  1852. ctrl = &display->ctrl[i];
  1853. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1854. continue;
  1855. rc = dsi_ctrl_set_ulps(ctrl->ctrl, enable);
  1856. if (rc) {
  1857. DSI_ERR("Ulps controller state change(%d) failed\n",
  1858. enable);
  1859. return rc;
  1860. }
  1861. }
  1862. }
  1863. display->ulps_enabled = enable;
  1864. return 0;
  1865. }
  1866. /**
  1867. * dsi_display_set_clamp() - set clamp state for DSI IO.
  1868. * @dsi_display: DSI display handle.
  1869. * @enable: enable/disable clamping.
  1870. *
  1871. * Return: error code.
  1872. */
  1873. static int dsi_display_set_clamp(struct dsi_display *display, bool enable)
  1874. {
  1875. int rc = 0;
  1876. int i = 0;
  1877. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1878. bool ulps_enabled = false;
  1879. if (!display) {
  1880. DSI_ERR("Invalid params\n");
  1881. return -EINVAL;
  1882. }
  1883. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1884. ulps_enabled = display->ulps_enabled;
  1885. /*
  1886. * Clamp control can be either through the DSI controller or
  1887. * the DSI PHY depending on hardware variation
  1888. */
  1889. rc = dsi_ctrl_set_clamp_state(m_ctrl->ctrl, enable, ulps_enabled);
  1890. if (rc) {
  1891. DSI_ERR("DSI ctrl clamp state change(%d) failed\n", enable);
  1892. return rc;
  1893. }
  1894. rc = dsi_phy_set_clamp_state(m_ctrl->phy, enable);
  1895. if (rc) {
  1896. DSI_ERR("DSI phy clamp state change(%d) failed\n", enable);
  1897. return rc;
  1898. }
  1899. display_for_each_ctrl(i, display) {
  1900. ctrl = &display->ctrl[i];
  1901. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1902. continue;
  1903. rc = dsi_ctrl_set_clamp_state(ctrl->ctrl, enable, ulps_enabled);
  1904. if (rc) {
  1905. DSI_ERR("DSI Clamp state change(%d) failed\n", enable);
  1906. return rc;
  1907. }
  1908. rc = dsi_phy_set_clamp_state(ctrl->phy, enable);
  1909. if (rc) {
  1910. DSI_ERR("DSI phy clamp state change(%d) failed\n",
  1911. enable);
  1912. return rc;
  1913. }
  1914. DSI_DEBUG("Clamps %s for ctrl%d\n",
  1915. enable ? "enabled" : "disabled", i);
  1916. }
  1917. display->clamp_enabled = enable;
  1918. return 0;
  1919. }
  1920. /**
  1921. * dsi_display_setup_ctrl() - setup DSI controller.
  1922. * @dsi_display: DSI display handle.
  1923. *
  1924. * Return: error code.
  1925. */
  1926. static int dsi_display_ctrl_setup(struct dsi_display *display)
  1927. {
  1928. int rc = 0;
  1929. int i = 0;
  1930. struct dsi_display_ctrl *ctrl, *m_ctrl;
  1931. if (!display) {
  1932. DSI_ERR("Invalid params\n");
  1933. return -EINVAL;
  1934. }
  1935. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1936. rc = dsi_ctrl_setup(m_ctrl->ctrl);
  1937. if (rc) {
  1938. DSI_ERR("DSI controller setup failed\n");
  1939. return rc;
  1940. }
  1941. display_for_each_ctrl(i, display) {
  1942. ctrl = &display->ctrl[i];
  1943. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1944. continue;
  1945. rc = dsi_ctrl_setup(ctrl->ctrl);
  1946. if (rc) {
  1947. DSI_ERR("DSI controller setup failed\n");
  1948. return rc;
  1949. }
  1950. }
  1951. return 0;
  1952. }
  1953. static int dsi_display_phy_enable(struct dsi_display *display);
  1954. /**
  1955. * dsi_display_phy_idle_on() - enable DSI PHY while coming out of idle screen.
  1956. * @dsi_display: DSI display handle.
  1957. * @mmss_clamp: True if clamp is enabled.
  1958. *
  1959. * Return: error code.
  1960. */
  1961. static int dsi_display_phy_idle_on(struct dsi_display *display,
  1962. bool mmss_clamp)
  1963. {
  1964. int rc = 0;
  1965. int i = 0;
  1966. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1967. if (!display) {
  1968. DSI_ERR("Invalid params\n");
  1969. return -EINVAL;
  1970. }
  1971. if (mmss_clamp && !display->phy_idle_power_off) {
  1972. dsi_display_phy_enable(display);
  1973. return 0;
  1974. }
  1975. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1976. rc = dsi_phy_idle_ctrl(m_ctrl->phy, true);
  1977. if (rc) {
  1978. DSI_ERR("DSI controller setup failed\n");
  1979. return rc;
  1980. }
  1981. display_for_each_ctrl(i, display) {
  1982. ctrl = &display->ctrl[i];
  1983. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1984. continue;
  1985. rc = dsi_phy_idle_ctrl(ctrl->phy, true);
  1986. if (rc) {
  1987. DSI_ERR("DSI controller setup failed\n");
  1988. return rc;
  1989. }
  1990. }
  1991. display->phy_idle_power_off = false;
  1992. return 0;
  1993. }
  1994. /**
  1995. * dsi_display_phy_idle_off() - disable DSI PHY while going to idle screen.
  1996. * @dsi_display: DSI display handle.
  1997. *
  1998. * Return: error code.
  1999. */
  2000. static int dsi_display_phy_idle_off(struct dsi_display *display)
  2001. {
  2002. int rc = 0;
  2003. int i = 0;
  2004. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2005. if (!display) {
  2006. DSI_ERR("Invalid params\n");
  2007. return -EINVAL;
  2008. }
  2009. display_for_each_ctrl(i, display) {
  2010. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  2011. if (!phy)
  2012. continue;
  2013. if (!phy->allow_phy_power_off) {
  2014. DSI_DEBUG("phy doesn't support this feature\n");
  2015. return 0;
  2016. }
  2017. }
  2018. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2019. rc = dsi_phy_idle_ctrl(m_ctrl->phy, false);
  2020. if (rc) {
  2021. DSI_ERR("[%s] failed to enable cmd engine, rc=%d\n",
  2022. display->name, rc);
  2023. return rc;
  2024. }
  2025. display_for_each_ctrl(i, display) {
  2026. ctrl = &display->ctrl[i];
  2027. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2028. continue;
  2029. rc = dsi_phy_idle_ctrl(ctrl->phy, false);
  2030. if (rc) {
  2031. DSI_ERR("DSI controller setup failed\n");
  2032. return rc;
  2033. }
  2034. }
  2035. display->phy_idle_power_off = true;
  2036. return 0;
  2037. }
  2038. void dsi_display_enable_event(struct drm_connector *connector,
  2039. struct dsi_display *display,
  2040. uint32_t event_idx, struct dsi_event_cb_info *event_info,
  2041. bool enable)
  2042. {
  2043. uint32_t irq_status_idx = DSI_STATUS_INTERRUPT_COUNT;
  2044. int i;
  2045. if (!display) {
  2046. DSI_ERR("invalid display\n");
  2047. return;
  2048. }
  2049. if (event_info)
  2050. event_info->event_idx = event_idx;
  2051. switch (event_idx) {
  2052. case SDE_CONN_EVENT_VID_DONE:
  2053. irq_status_idx = DSI_SINT_VIDEO_MODE_FRAME_DONE;
  2054. break;
  2055. case SDE_CONN_EVENT_CMD_DONE:
  2056. irq_status_idx = DSI_SINT_CMD_FRAME_DONE;
  2057. break;
  2058. case SDE_CONN_EVENT_VID_FIFO_OVERFLOW:
  2059. case SDE_CONN_EVENT_CMD_FIFO_UNDERFLOW:
  2060. if (event_info) {
  2061. display_for_each_ctrl(i, display)
  2062. display->ctrl[i].ctrl->recovery_cb =
  2063. *event_info;
  2064. }
  2065. break;
  2066. case SDE_CONN_EVENT_PANEL_ID:
  2067. if (event_info)
  2068. display_for_each_ctrl(i, display)
  2069. display->ctrl[i].ctrl->panel_id_cb
  2070. = *event_info;
  2071. dsi_display_panel_id_notification(display);
  2072. break;
  2073. default:
  2074. /* nothing to do */
  2075. DSI_DEBUG("[%s] unhandled event %d\n", display->name, event_idx);
  2076. return;
  2077. }
  2078. if (enable) {
  2079. display_for_each_ctrl(i, display)
  2080. dsi_ctrl_enable_status_interrupt(
  2081. display->ctrl[i].ctrl, irq_status_idx,
  2082. event_info);
  2083. } else {
  2084. display_for_each_ctrl(i, display)
  2085. dsi_ctrl_disable_status_interrupt(
  2086. display->ctrl[i].ctrl, irq_status_idx);
  2087. }
  2088. }
  2089. static int dsi_display_ctrl_power_on(struct dsi_display *display)
  2090. {
  2091. int rc = 0;
  2092. int i;
  2093. struct dsi_display_ctrl *ctrl;
  2094. /* Sequence does not matter for split dsi usecases */
  2095. display_for_each_ctrl(i, display) {
  2096. ctrl = &display->ctrl[i];
  2097. if (!ctrl->ctrl)
  2098. continue;
  2099. rc = dsi_ctrl_set_power_state(ctrl->ctrl,
  2100. DSI_CTRL_POWER_VREG_ON);
  2101. if (rc) {
  2102. DSI_ERR("[%s] Failed to set power state, rc=%d\n",
  2103. ctrl->ctrl->name, rc);
  2104. goto error;
  2105. }
  2106. }
  2107. return rc;
  2108. error:
  2109. for (i = i - 1; i >= 0; i--) {
  2110. ctrl = &display->ctrl[i];
  2111. if (!ctrl->ctrl)
  2112. continue;
  2113. (void)dsi_ctrl_set_power_state(ctrl->ctrl,
  2114. DSI_CTRL_POWER_VREG_OFF);
  2115. }
  2116. return rc;
  2117. }
  2118. static int dsi_display_ctrl_power_off(struct dsi_display *display)
  2119. {
  2120. int rc = 0;
  2121. int i;
  2122. struct dsi_display_ctrl *ctrl;
  2123. /* Sequence does not matter for split dsi usecases */
  2124. display_for_each_ctrl(i, display) {
  2125. ctrl = &display->ctrl[i];
  2126. if (!ctrl->ctrl)
  2127. continue;
  2128. rc = dsi_ctrl_set_power_state(ctrl->ctrl,
  2129. DSI_CTRL_POWER_VREG_OFF);
  2130. if (rc) {
  2131. DSI_ERR("[%s] Failed to power off, rc=%d\n",
  2132. ctrl->ctrl->name, rc);
  2133. goto error;
  2134. }
  2135. }
  2136. error:
  2137. return rc;
  2138. }
  2139. static void dsi_display_parse_cmdline_topology(struct dsi_display *display,
  2140. unsigned int display_type)
  2141. {
  2142. char *boot_str = NULL;
  2143. char *str = NULL;
  2144. char *sw_te = NULL;
  2145. unsigned long cmdline_topology = NO_OVERRIDE;
  2146. unsigned long cmdline_timing = NO_OVERRIDE;
  2147. if (display_type >= MAX_DSI_ACTIVE_DISPLAY) {
  2148. DSI_ERR("display_type=%d not supported\n", display_type);
  2149. goto end;
  2150. }
  2151. if (display_type == DSI_PRIMARY)
  2152. boot_str = dsi_display_primary;
  2153. else
  2154. boot_str = dsi_display_secondary;
  2155. sw_te = strnstr(boot_str, ":sim-swte", strlen(boot_str));
  2156. if (sw_te)
  2157. display->sw_te_using_wd = true;
  2158. str = strnstr(boot_str, ":config", strlen(boot_str));
  2159. if (str) {
  2160. if (sscanf(str, ":config%lu", &cmdline_topology) != 1) {
  2161. DSI_ERR("invalid config index override: %s\n",
  2162. boot_str);
  2163. goto end;
  2164. }
  2165. }
  2166. str = strnstr(boot_str, ":timing", strlen(boot_str));
  2167. if (str) {
  2168. if (sscanf(str, ":timing%lu", &cmdline_timing) != 1) {
  2169. DSI_ERR("invalid timing index override: %s\n",
  2170. boot_str);
  2171. cmdline_topology = NO_OVERRIDE;
  2172. goto end;
  2173. }
  2174. }
  2175. DSI_DEBUG("successfully parsed command line topology and timing\n");
  2176. end:
  2177. display->cmdline_topology = cmdline_topology;
  2178. display->cmdline_timing = cmdline_timing;
  2179. }
  2180. /**
  2181. * dsi_display_parse_boot_display_selection()- Parse DSI boot display name
  2182. *
  2183. * Return: returns error status
  2184. */
  2185. static int dsi_display_parse_boot_display_selection(void)
  2186. {
  2187. char *pos = NULL;
  2188. char disp_buf[MAX_CMDLINE_PARAM_LEN] = {'\0'};
  2189. int i, j;
  2190. for (i = 0; i < MAX_DSI_ACTIVE_DISPLAY; i++) {
  2191. strlcpy(disp_buf, boot_displays[i].boot_param,
  2192. MAX_CMDLINE_PARAM_LEN);
  2193. pos = strnstr(disp_buf, ":", strlen(disp_buf));
  2194. /* Use ':' as a delimiter to retrieve the display name */
  2195. if (!pos) {
  2196. DSI_DEBUG("display name[%s]is not valid\n", disp_buf);
  2197. continue;
  2198. }
  2199. for (j = 0; (disp_buf + j) < pos; j++)
  2200. boot_displays[i].name[j] = *(disp_buf + j);
  2201. boot_displays[i].name[j] = '\0';
  2202. boot_displays[i].boot_disp_en = true;
  2203. }
  2204. return 0;
  2205. }
  2206. static int dsi_display_phy_power_on(struct dsi_display *display)
  2207. {
  2208. int rc = 0;
  2209. int i;
  2210. struct dsi_display_ctrl *ctrl;
  2211. /* Sequence does not matter for split dsi usecases */
  2212. display_for_each_ctrl(i, display) {
  2213. ctrl = &display->ctrl[i];
  2214. if (!ctrl->ctrl)
  2215. continue;
  2216. rc = dsi_phy_set_power_state(ctrl->phy, true);
  2217. if (rc) {
  2218. DSI_ERR("[%s] Failed to set power state, rc=%d\n",
  2219. ctrl->phy->name, rc);
  2220. goto error;
  2221. }
  2222. }
  2223. return rc;
  2224. error:
  2225. for (i = i - 1; i >= 0; i--) {
  2226. ctrl = &display->ctrl[i];
  2227. if (!ctrl->phy)
  2228. continue;
  2229. (void)dsi_phy_set_power_state(ctrl->phy, false);
  2230. }
  2231. return rc;
  2232. }
  2233. static int dsi_display_phy_power_off(struct dsi_display *display)
  2234. {
  2235. int rc = 0;
  2236. int i;
  2237. struct dsi_display_ctrl *ctrl;
  2238. /* Sequence does not matter for split dsi usecases */
  2239. display_for_each_ctrl(i, display) {
  2240. ctrl = &display->ctrl[i];
  2241. if (!ctrl->phy)
  2242. continue;
  2243. rc = dsi_phy_set_power_state(ctrl->phy, false);
  2244. if (rc) {
  2245. DSI_ERR("[%s] Failed to power off, rc=%d\n",
  2246. ctrl->ctrl->name, rc);
  2247. goto error;
  2248. }
  2249. }
  2250. error:
  2251. return rc;
  2252. }
  2253. static int dsi_display_set_clk_src(struct dsi_display *display, bool set_xo)
  2254. {
  2255. int rc = 0;
  2256. int i;
  2257. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2258. struct dsi_ctrl_clk_info *info;
  2259. if (display->trusted_vm_env)
  2260. return 0;
  2261. /*
  2262. * In case of split DSI usecases, the clock for master controller should
  2263. * be enabled before the other controller. Master controller in the
  2264. * clock context refers to the controller that sources the clock. While turning off the
  2265. * clocks, the source is set to xo.
  2266. */
  2267. m_ctrl = &display->ctrl[display->clk_master_idx];
  2268. info = &m_ctrl->ctrl->clk_info;
  2269. if (!set_xo)
  2270. rc = dsi_ctrl_set_clock_source(m_ctrl->ctrl, &display->clock_info.pll_clks);
  2271. else if ((info->xo_clk.byte_clk) && (info->xo_clk.pixel_clk))
  2272. rc = dsi_ctrl_set_clock_source(m_ctrl->ctrl, &info->xo_clk);
  2273. if (rc) {
  2274. DSI_ERR("[%s] failed to set source clocks for master, rc=%d\n", display->name, rc);
  2275. return rc;
  2276. }
  2277. /* Set source for the rest of the controllers */
  2278. display_for_each_ctrl(i, display) {
  2279. ctrl = &display->ctrl[i];
  2280. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2281. continue;
  2282. info = &ctrl->ctrl->clk_info;
  2283. if (!set_xo)
  2284. rc = dsi_ctrl_set_clock_source(ctrl->ctrl, &display->clock_info.pll_clks);
  2285. else if ((info->xo_clk.byte_clk) && (info->xo_clk.pixel_clk))
  2286. rc = dsi_ctrl_set_clock_source(ctrl->ctrl, &info->xo_clk);
  2287. if (rc) {
  2288. DSI_ERR("[%s] failed to set source clocks, rc=%d\n", display->name, rc);
  2289. return rc;
  2290. }
  2291. }
  2292. return 0;
  2293. }
  2294. int dsi_display_phy_pll_toggle(void *priv, bool prepare)
  2295. {
  2296. int rc = 0;
  2297. struct dsi_display *display = priv;
  2298. struct dsi_display_ctrl *m_ctrl;
  2299. if (!display) {
  2300. DSI_ERR("invalid arguments\n");
  2301. return -EINVAL;
  2302. }
  2303. rc = dsi_display_set_clk_src(display, !prepare);
  2304. m_ctrl = &display->ctrl[display->clk_master_idx];
  2305. if (!m_ctrl->phy) {
  2306. DSI_ERR("[%s] PHY not found\n", display->name);
  2307. return -EINVAL;
  2308. }
  2309. rc = dsi_phy_pll_toggle(m_ctrl->phy, prepare);
  2310. return rc;
  2311. }
  2312. int dsi_display_phy_configure(void *priv, bool commit)
  2313. {
  2314. int rc = 0;
  2315. struct dsi_display *display = priv;
  2316. struct dsi_display_ctrl *m_ctrl;
  2317. struct dsi_pll_resource *pll_res;
  2318. struct dsi_ctrl *ctrl;
  2319. if (!display) {
  2320. DSI_ERR("invalid arguments\n");
  2321. return -EINVAL;
  2322. }
  2323. m_ctrl = &display->ctrl[display->clk_master_idx];
  2324. if ((!m_ctrl->phy) || (!m_ctrl->ctrl)) {
  2325. DSI_ERR("[%s] PHY not found\n", display->name);
  2326. return -EINVAL;
  2327. }
  2328. pll_res = m_ctrl->phy->pll;
  2329. if (!pll_res) {
  2330. DSI_ERR("[%s] PLL res not found\n", display->name);
  2331. return -EINVAL;
  2332. }
  2333. ctrl = m_ctrl->ctrl;
  2334. pll_res->byteclk_rate = ctrl->clk_freq.byte_clk_rate;
  2335. pll_res->pclk_rate = ctrl->clk_freq.pix_clk_rate;
  2336. rc = dsi_phy_configure(m_ctrl->phy, commit);
  2337. return rc;
  2338. }
  2339. static int dsi_display_phy_reset_config(struct dsi_display *display,
  2340. bool enable)
  2341. {
  2342. int rc = 0;
  2343. int i;
  2344. struct dsi_display_ctrl *ctrl;
  2345. display_for_each_ctrl(i, display) {
  2346. ctrl = &display->ctrl[i];
  2347. rc = dsi_ctrl_phy_reset_config(ctrl->ctrl, enable);
  2348. if (rc) {
  2349. DSI_ERR("[%s] failed to %s phy reset, rc=%d\n",
  2350. display->name, enable ? "mask" : "unmask", rc);
  2351. return rc;
  2352. }
  2353. }
  2354. return 0;
  2355. }
  2356. static void dsi_display_toggle_resync_fifo(struct dsi_display *display)
  2357. {
  2358. struct dsi_display_ctrl *ctrl;
  2359. int i;
  2360. if (!display)
  2361. return;
  2362. display_for_each_ctrl(i, display) {
  2363. ctrl = &display->ctrl[i];
  2364. dsi_phy_toggle_resync_fifo(ctrl->phy);
  2365. }
  2366. /*
  2367. * After retime buffer synchronization we need to turn of clk_en_sel
  2368. * bit on each phy. Avoid this for Cphy.
  2369. */
  2370. if (display->panel->host_config.phy_type == DSI_PHY_TYPE_CPHY)
  2371. return;
  2372. display_for_each_ctrl(i, display) {
  2373. ctrl = &display->ctrl[i];
  2374. dsi_phy_reset_clk_en_sel(ctrl->phy);
  2375. }
  2376. }
  2377. static int dsi_display_ctrl_update(struct dsi_display *display)
  2378. {
  2379. int rc = 0;
  2380. int i;
  2381. struct dsi_display_ctrl *ctrl;
  2382. display_for_each_ctrl(i, display) {
  2383. ctrl = &display->ctrl[i];
  2384. rc = dsi_ctrl_host_timing_update(ctrl->ctrl);
  2385. if (rc) {
  2386. DSI_ERR("[%s] failed to update host_%d, rc=%d\n",
  2387. display->name, i, rc);
  2388. goto error_host_deinit;
  2389. }
  2390. }
  2391. return 0;
  2392. error_host_deinit:
  2393. for (i = i - 1; i >= 0; i--) {
  2394. ctrl = &display->ctrl[i];
  2395. (void)dsi_ctrl_host_deinit(ctrl->ctrl);
  2396. }
  2397. return rc;
  2398. }
  2399. static int dsi_display_ctrl_init(struct dsi_display *display)
  2400. {
  2401. int rc = 0;
  2402. int i;
  2403. struct dsi_display_ctrl *ctrl;
  2404. bool skip_op = is_skip_op_required(display);
  2405. /* when ULPS suspend feature is enabled, we will keep the lanes in
  2406. * ULPS during suspend state and clamp DSI phy. Hence while resuming
  2407. * we will programe DSI controller as part of core clock enable.
  2408. * After that we should not re-configure DSI controller again here for
  2409. * usecases where we are resuming from ulps suspend as it might put
  2410. * the HW in bad state.
  2411. */
  2412. if (!display->panel->ulps_suspend_enabled || !display->ulps_enabled) {
  2413. display_for_each_ctrl(i, display) {
  2414. ctrl = &display->ctrl[i];
  2415. rc = dsi_ctrl_host_init(ctrl->ctrl, skip_op);
  2416. if (rc) {
  2417. DSI_ERR(
  2418. "[%s] failed to init host_%d, skip_op=%d, rc=%d\n",
  2419. display->name, i, skip_op, rc);
  2420. goto error_host_deinit;
  2421. }
  2422. }
  2423. } else {
  2424. display_for_each_ctrl(i, display) {
  2425. ctrl = &display->ctrl[i];
  2426. rc = dsi_ctrl_update_host_state(ctrl->ctrl,
  2427. DSI_CTRL_OP_HOST_INIT,
  2428. true);
  2429. if (rc)
  2430. DSI_DEBUG("host init update failed rc=%d\n",
  2431. rc);
  2432. }
  2433. }
  2434. return rc;
  2435. error_host_deinit:
  2436. for (i = i - 1; i >= 0; i--) {
  2437. ctrl = &display->ctrl[i];
  2438. (void)dsi_ctrl_host_deinit(ctrl->ctrl);
  2439. }
  2440. return rc;
  2441. }
  2442. static int dsi_display_ctrl_deinit(struct dsi_display *display)
  2443. {
  2444. int rc = 0;
  2445. int i;
  2446. struct dsi_display_ctrl *ctrl;
  2447. display_for_each_ctrl(i, display) {
  2448. ctrl = &display->ctrl[i];
  2449. rc = dsi_ctrl_host_deinit(ctrl->ctrl);
  2450. if (rc) {
  2451. DSI_ERR("[%s] failed to deinit host_%d, rc=%d\n",
  2452. display->name, i, rc);
  2453. }
  2454. }
  2455. return rc;
  2456. }
  2457. static int dsi_display_ctrl_host_enable(struct dsi_display *display)
  2458. {
  2459. int rc = 0;
  2460. int i;
  2461. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2462. bool skip_op = is_skip_op_required(display);
  2463. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2464. rc = dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2465. DSI_CTRL_ENGINE_ON, skip_op);
  2466. if (rc) {
  2467. DSI_ERR("[%s]enable host engine failed, skip_op:%d rc:%d\n",
  2468. display->name, skip_op, rc);
  2469. goto error;
  2470. }
  2471. display_for_each_ctrl(i, display) {
  2472. ctrl = &display->ctrl[i];
  2473. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2474. continue;
  2475. rc = dsi_ctrl_set_host_engine_state(ctrl->ctrl,
  2476. DSI_CTRL_ENGINE_ON, skip_op);
  2477. if (rc) {
  2478. DSI_ERR(
  2479. "[%s] enable host engine failed, skip_op:%d rc:%d\n",
  2480. display->name, skip_op, rc);
  2481. goto error_disable_master;
  2482. }
  2483. }
  2484. return rc;
  2485. error_disable_master:
  2486. (void)dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2487. DSI_CTRL_ENGINE_OFF, skip_op);
  2488. error:
  2489. return rc;
  2490. }
  2491. static int dsi_display_ctrl_host_disable(struct dsi_display *display)
  2492. {
  2493. int rc = 0;
  2494. int i;
  2495. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2496. bool skip_op = is_skip_op_required(display);
  2497. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2498. /*
  2499. * For platforms where ULPS is controlled by DSI controller block,
  2500. * do not disable dsi controller block if lanes are to be
  2501. * kept in ULPS during suspend. So just update the SW state
  2502. * and return early.
  2503. */
  2504. if (display->panel->ulps_suspend_enabled &&
  2505. !m_ctrl->phy->hw.ops.ulps_ops.ulps_request) {
  2506. display_for_each_ctrl(i, display) {
  2507. ctrl = &display->ctrl[i];
  2508. rc = dsi_ctrl_update_host_state(ctrl->ctrl,
  2509. DSI_CTRL_OP_HOST_ENGINE,
  2510. false);
  2511. if (rc)
  2512. DSI_DEBUG("host state update failed %d\n", rc);
  2513. }
  2514. return rc;
  2515. }
  2516. display_for_each_ctrl(i, display) {
  2517. ctrl = &display->ctrl[i];
  2518. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2519. continue;
  2520. rc = dsi_ctrl_set_host_engine_state(ctrl->ctrl,
  2521. DSI_CTRL_ENGINE_OFF, skip_op);
  2522. if (rc)
  2523. DSI_ERR(
  2524. "[%s] disable host engine failed, skip_op:%d rc:%d\n",
  2525. display->name, skip_op, rc);
  2526. }
  2527. rc = dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2528. DSI_CTRL_ENGINE_OFF, skip_op);
  2529. if (rc) {
  2530. DSI_ERR("[%s] disable mhost engine failed, skip_op:%d rc:%d\n",
  2531. display->name, skip_op, rc);
  2532. goto error;
  2533. }
  2534. error:
  2535. return rc;
  2536. }
  2537. static int dsi_display_vid_engine_enable(struct dsi_display *display)
  2538. {
  2539. int rc = 0;
  2540. int i;
  2541. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2542. bool skip_op = is_skip_op_required(display);
  2543. m_ctrl = &display->ctrl[display->video_master_idx];
  2544. rc = dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2545. DSI_CTRL_ENGINE_ON, skip_op);
  2546. if (rc) {
  2547. DSI_ERR("[%s] enable mvid engine failed, skip_op:%d rc:%d\n",
  2548. display->name, skip_op, rc);
  2549. goto error;
  2550. }
  2551. display_for_each_ctrl(i, display) {
  2552. ctrl = &display->ctrl[i];
  2553. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2554. continue;
  2555. rc = dsi_ctrl_set_vid_engine_state(ctrl->ctrl,
  2556. DSI_CTRL_ENGINE_ON, skip_op);
  2557. if (rc) {
  2558. DSI_ERR(
  2559. "[%s] enable vid engine failed, skip_op:%d rc:%d\n",
  2560. display->name, skip_op, rc);
  2561. goto error_disable_master;
  2562. }
  2563. }
  2564. return rc;
  2565. error_disable_master:
  2566. (void)dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2567. DSI_CTRL_ENGINE_OFF, skip_op);
  2568. error:
  2569. return rc;
  2570. }
  2571. static int dsi_display_vid_engine_disable(struct dsi_display *display)
  2572. {
  2573. int rc = 0;
  2574. int i;
  2575. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2576. bool skip_op = is_skip_op_required(display);
  2577. m_ctrl = &display->ctrl[display->video_master_idx];
  2578. display_for_each_ctrl(i, display) {
  2579. ctrl = &display->ctrl[i];
  2580. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2581. continue;
  2582. rc = dsi_ctrl_set_vid_engine_state(ctrl->ctrl,
  2583. DSI_CTRL_ENGINE_OFF, skip_op);
  2584. if (rc)
  2585. DSI_ERR(
  2586. "[%s] disable vid engine failed, skip_op:%d rc:%d\n",
  2587. display->name, skip_op, rc);
  2588. }
  2589. rc = dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2590. DSI_CTRL_ENGINE_OFF, skip_op);
  2591. if (rc)
  2592. DSI_ERR("[%s] disable mvid engine failed, skip_op:%d rc:%d\n",
  2593. display->name, skip_op, rc);
  2594. return rc;
  2595. }
  2596. static int dsi_display_phy_enable(struct dsi_display *display)
  2597. {
  2598. int rc = 0;
  2599. int i;
  2600. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2601. enum dsi_phy_pll_source m_src = DSI_PLL_SOURCE_STANDALONE;
  2602. bool skip_op = is_skip_op_required(display);
  2603. m_ctrl = &display->ctrl[display->clk_master_idx];
  2604. if (display->ctrl_count > 1)
  2605. m_src = DSI_PLL_SOURCE_NATIVE;
  2606. rc = dsi_phy_enable(m_ctrl->phy, &display->config,
  2607. m_src, true, skip_op);
  2608. if (rc) {
  2609. DSI_ERR("[%s] failed to enable DSI PHY, skip_op=%d rc=%d\n",
  2610. display->name, skip_op, rc);
  2611. goto error;
  2612. }
  2613. display_for_each_ctrl(i, display) {
  2614. ctrl = &display->ctrl[i];
  2615. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2616. continue;
  2617. rc = dsi_phy_enable(ctrl->phy, &display->config,
  2618. DSI_PLL_SOURCE_NON_NATIVE, true, skip_op);
  2619. if (rc) {
  2620. DSI_ERR(
  2621. "[%s] failed to enable DSI PHY, skip_op: %d rc=%d\n",
  2622. display->name, skip_op, rc);
  2623. goto error_disable_master;
  2624. }
  2625. }
  2626. return rc;
  2627. error_disable_master:
  2628. (void)dsi_phy_disable(m_ctrl->phy, skip_op);
  2629. error:
  2630. return rc;
  2631. }
  2632. static int dsi_display_phy_disable(struct dsi_display *display)
  2633. {
  2634. int rc = 0;
  2635. int i;
  2636. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2637. bool skip_op = is_skip_op_required(display);
  2638. m_ctrl = &display->ctrl[display->clk_master_idx];
  2639. display_for_each_ctrl(i, display) {
  2640. ctrl = &display->ctrl[i];
  2641. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2642. continue;
  2643. rc = dsi_phy_disable(ctrl->phy, skip_op);
  2644. if (rc)
  2645. DSI_ERR(
  2646. "[%s] failed to disable DSI PHY, skip_op=%d rc=%d\n",
  2647. display->name, skip_op, rc);
  2648. }
  2649. rc = dsi_phy_disable(m_ctrl->phy, skip_op);
  2650. if (rc)
  2651. DSI_ERR("[%s] failed to disable DSI PHY, skip_op=%d rc=%d\n",
  2652. display->name, skip_op, rc);
  2653. return rc;
  2654. }
  2655. static int dsi_display_wake_up(struct dsi_display *display)
  2656. {
  2657. return 0;
  2658. }
  2659. static void dsi_display_mask_overflow(struct dsi_display *display, u32 flags,
  2660. bool enable)
  2661. {
  2662. struct dsi_display_ctrl *ctrl;
  2663. int i;
  2664. if (!(flags & DSI_CTRL_CMD_LAST_COMMAND))
  2665. return;
  2666. display_for_each_ctrl(i, display) {
  2667. ctrl = &display->ctrl[i];
  2668. if (!ctrl)
  2669. continue;
  2670. dsi_ctrl_mask_overflow(ctrl->ctrl, enable);
  2671. }
  2672. }
  2673. static int dsi_display_broadcast_cmd(struct dsi_display *display, struct dsi_cmd_desc *cmd)
  2674. {
  2675. int rc = 0;
  2676. struct dsi_display_ctrl *ctrl, *m_ctrl;
  2677. int i;
  2678. /*
  2679. * 1. Setup commands in FIFO
  2680. * 2. Trigger commands
  2681. */
  2682. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2683. dsi_display_mask_overflow(display, cmd->ctrl_flags, true);
  2684. cmd->ctrl_flags |= DSI_CTRL_CMD_BROADCAST_MASTER;
  2685. rc = dsi_ctrl_cmd_transfer(m_ctrl->ctrl, cmd);
  2686. if (rc) {
  2687. DSI_ERR("[%s] cmd transfer failed on master,rc=%d\n",
  2688. display->name, rc);
  2689. goto error;
  2690. }
  2691. cmd->ctrl_flags &= ~DSI_CTRL_CMD_BROADCAST_MASTER;
  2692. display_for_each_ctrl(i, display) {
  2693. ctrl = &display->ctrl[i];
  2694. if (ctrl == m_ctrl)
  2695. continue;
  2696. rc = dsi_ctrl_cmd_transfer(ctrl->ctrl, cmd);
  2697. if (rc) {
  2698. DSI_ERR("[%s] cmd transfer failed, rc=%d\n",
  2699. display->name, rc);
  2700. goto error;
  2701. }
  2702. rc = dsi_ctrl_cmd_tx_trigger(ctrl->ctrl, cmd->ctrl_flags);
  2703. if (rc) {
  2704. DSI_ERR("[%s] cmd trigger failed, rc=%d\n",
  2705. display->name, rc);
  2706. goto error;
  2707. }
  2708. }
  2709. rc = dsi_ctrl_cmd_tx_trigger(m_ctrl->ctrl, cmd->ctrl_flags | DSI_CTRL_CMD_BROADCAST_MASTER);
  2710. if (rc) {
  2711. DSI_ERR("[%s] cmd trigger failed for master, rc=%d\n",
  2712. display->name, rc);
  2713. goto error;
  2714. }
  2715. error:
  2716. dsi_display_mask_overflow(display, cmd->ctrl_flags, false);
  2717. return rc;
  2718. }
  2719. static int dsi_display_phy_sw_reset(struct dsi_display *display)
  2720. {
  2721. int rc = 0;
  2722. int i;
  2723. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2724. /*
  2725. * For continuous splash and trusted vm environment,
  2726. * ctrl states are updated separately and hence we do
  2727. * an early return
  2728. */
  2729. if (is_skip_op_required(display)) {
  2730. DSI_DEBUG(
  2731. "cont splash/trusted vm use case, phy sw reset not required\n");
  2732. return 0;
  2733. }
  2734. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2735. rc = dsi_ctrl_phy_sw_reset(m_ctrl->ctrl);
  2736. if (rc) {
  2737. DSI_ERR("[%s] failed to reset phy, rc=%d\n", display->name, rc);
  2738. goto error;
  2739. }
  2740. display_for_each_ctrl(i, display) {
  2741. ctrl = &display->ctrl[i];
  2742. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2743. continue;
  2744. rc = dsi_ctrl_phy_sw_reset(ctrl->ctrl);
  2745. if (rc) {
  2746. DSI_ERR("[%s] failed to reset phy, rc=%d\n",
  2747. display->name, rc);
  2748. goto error;
  2749. }
  2750. }
  2751. error:
  2752. return rc;
  2753. }
  2754. static int dsi_host_attach(struct mipi_dsi_host *host,
  2755. struct mipi_dsi_device *dsi)
  2756. {
  2757. return 0;
  2758. }
  2759. static int dsi_host_detach(struct mipi_dsi_host *host,
  2760. struct mipi_dsi_device *dsi)
  2761. {
  2762. return 0;
  2763. }
  2764. int dsi_host_transfer_sub(struct mipi_dsi_host *host, struct dsi_cmd_desc *cmd)
  2765. {
  2766. struct dsi_display *display;
  2767. int rc = 0, ret = 0;
  2768. if (!host || !cmd) {
  2769. DSI_ERR("Invalid params\n");
  2770. return 0;
  2771. }
  2772. display = to_dsi_display(host);
  2773. /* Avoid sending DCS commands when ESD recovery is pending */
  2774. if (atomic_read(&display->panel->esd_recovery_pending)) {
  2775. DSI_DEBUG("ESD recovery pending\n");
  2776. return 0;
  2777. }
  2778. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  2779. DSI_ALL_CLKS, DSI_CLK_ON);
  2780. if (rc) {
  2781. DSI_ERR("[%s] failed to enable all DSI clocks, rc=%d\n",
  2782. display->name, rc);
  2783. goto error;
  2784. }
  2785. rc = dsi_display_wake_up(display);
  2786. if (rc) {
  2787. DSI_ERR("[%s] failed to wake up display, rc=%d\n",
  2788. display->name, rc);
  2789. goto error_disable_clks;
  2790. }
  2791. rc = dsi_display_cmd_engine_enable(display);
  2792. if (rc) {
  2793. DSI_ERR("[%s] failed to enable cmd engine, rc=%d\n",
  2794. display->name, rc);
  2795. goto error_disable_clks;
  2796. }
  2797. if (display->tx_cmd_buf == NULL) {
  2798. rc = dsi_host_alloc_cmd_tx_buffer(display);
  2799. if (rc) {
  2800. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  2801. goto error_disable_cmd_engine;
  2802. }
  2803. }
  2804. dsi_display_set_cmd_tx_ctrl_flags(display, cmd);
  2805. if (cmd->ctrl_flags & DSI_CTRL_CMD_BROADCAST) {
  2806. rc = dsi_display_broadcast_cmd(display, cmd);
  2807. if (rc) {
  2808. DSI_ERR("[%s] cmd broadcast failed, rc=%d\n", display->name, rc);
  2809. goto error_disable_cmd_engine;
  2810. }
  2811. } else {
  2812. int idx = cmd->ctrl;
  2813. rc = dsi_ctrl_cmd_transfer(display->ctrl[idx].ctrl, cmd);
  2814. if (rc) {
  2815. DSI_ERR("[%s] cmd transfer failed, rc=%d\n",
  2816. display->name, rc);
  2817. goto error_disable_cmd_engine;
  2818. }
  2819. }
  2820. error_disable_cmd_engine:
  2821. ret = dsi_display_cmd_engine_disable(display);
  2822. if (ret) {
  2823. DSI_ERR("[%s]failed to disable DSI cmd engine, rc=%d\n",
  2824. display->name, ret);
  2825. }
  2826. error_disable_clks:
  2827. ret = dsi_display_clk_ctrl(display->dsi_clk_handle,
  2828. DSI_ALL_CLKS, DSI_CLK_OFF);
  2829. if (ret) {
  2830. DSI_ERR("[%s] failed to disable all DSI clocks, rc=%d\n",
  2831. display->name, ret);
  2832. }
  2833. error:
  2834. return rc;
  2835. }
  2836. static ssize_t dsi_host_transfer(struct mipi_dsi_host *host, const struct mipi_dsi_msg *msg)
  2837. {
  2838. int rc = 0;
  2839. struct dsi_cmd_desc cmd;
  2840. if (!msg) {
  2841. DSI_ERR("Invalid params\n");
  2842. return 0;
  2843. }
  2844. memcpy(&cmd.msg, msg, sizeof(*msg));
  2845. cmd.ctrl = 0;
  2846. cmd.post_wait_ms = 0;
  2847. cmd.ctrl_flags = 0;
  2848. rc = dsi_host_transfer_sub(host, &cmd);
  2849. return rc;
  2850. }
  2851. static struct mipi_dsi_host_ops dsi_host_ops = {
  2852. .attach = dsi_host_attach,
  2853. .detach = dsi_host_detach,
  2854. .transfer = dsi_host_transfer,
  2855. };
  2856. static int dsi_display_mipi_host_init(struct dsi_display *display)
  2857. {
  2858. int rc = 0;
  2859. struct mipi_dsi_host *host = &display->host;
  2860. host->dev = &display->pdev->dev;
  2861. host->ops = &dsi_host_ops;
  2862. rc = mipi_dsi_host_register(host);
  2863. if (rc) {
  2864. DSI_ERR("[%s] failed to register mipi dsi host, rc=%d\n",
  2865. display->name, rc);
  2866. goto error;
  2867. }
  2868. error:
  2869. return rc;
  2870. }
  2871. static int dsi_display_mipi_host_deinit(struct dsi_display *display)
  2872. {
  2873. int rc = 0;
  2874. struct mipi_dsi_host *host = &display->host;
  2875. mipi_dsi_host_unregister(host);
  2876. host->dev = NULL;
  2877. host->ops = NULL;
  2878. return rc;
  2879. }
  2880. static bool dsi_display_check_prefix(const char *clk_prefix,
  2881. const char *clk_name)
  2882. {
  2883. return !!strnstr(clk_name, clk_prefix, strlen(clk_name));
  2884. }
  2885. static int dsi_display_get_clocks_count(struct dsi_display *display,
  2886. char *dsi_clk_name)
  2887. {
  2888. if (display->fw)
  2889. return dsi_parser_count_strings(display->parser_node,
  2890. dsi_clk_name);
  2891. else
  2892. return of_property_count_strings(display->panel_node,
  2893. dsi_clk_name);
  2894. }
  2895. static void dsi_display_get_clock_name(struct dsi_display *display,
  2896. char *dsi_clk_name, int index,
  2897. const char **clk_name)
  2898. {
  2899. if (display->fw)
  2900. dsi_parser_read_string_index(display->parser_node,
  2901. dsi_clk_name, index, clk_name);
  2902. else
  2903. of_property_read_string_index(display->panel_node,
  2904. dsi_clk_name, index, clk_name);
  2905. }
  2906. static int dsi_display_clocks_init(struct dsi_display *display)
  2907. {
  2908. int i, rc = 0, num_clk = 0;
  2909. const char *clk_name;
  2910. const char *pll_byte = "pll_byte", *pll_dsi = "pll_dsi";
  2911. struct clk *dsi_clk;
  2912. struct dsi_clk_link_set *pll = &display->clock_info.pll_clks;
  2913. char *dsi_clock_name;
  2914. if (!strcmp(display->display_type, "primary"))
  2915. dsi_clock_name = "qcom,dsi-select-clocks";
  2916. else
  2917. dsi_clock_name = "qcom,dsi-select-sec-clocks";
  2918. num_clk = dsi_display_get_clocks_count(display, dsi_clock_name);
  2919. for (i = 0; i < num_clk; i++) {
  2920. dsi_display_get_clock_name(display, dsi_clock_name, i,
  2921. &clk_name);
  2922. DSI_DEBUG("clock name:%s\n", clk_name);
  2923. dsi_clk = devm_clk_get(&display->pdev->dev, clk_name);
  2924. if (IS_ERR_OR_NULL(dsi_clk)) {
  2925. rc = PTR_ERR(dsi_clk);
  2926. DSI_ERR("failed to get %s, rc=%d\n", clk_name, rc);
  2927. if (dsi_display_check_prefix(pll_byte, clk_name)) {
  2928. pll->byte_clk = NULL;
  2929. goto error;
  2930. }
  2931. if (dsi_display_check_prefix(pll_dsi, clk_name)) {
  2932. pll->pixel_clk = NULL;
  2933. goto error;
  2934. }
  2935. }
  2936. if (dsi_display_check_prefix(pll_byte, clk_name)) {
  2937. pll->byte_clk = dsi_clk;
  2938. continue;
  2939. }
  2940. if (dsi_display_check_prefix(pll_dsi, clk_name)) {
  2941. pll->pixel_clk = dsi_clk;
  2942. continue;
  2943. }
  2944. }
  2945. return 0;
  2946. error:
  2947. return rc;
  2948. }
  2949. static int dsi_display_clk_ctrl_cb(void *priv,
  2950. struct dsi_clk_ctrl_info clk_state_info)
  2951. {
  2952. int rc = 0;
  2953. struct dsi_display *display = NULL;
  2954. void *clk_handle = NULL;
  2955. if (!priv) {
  2956. DSI_ERR("Invalid params\n");
  2957. return -EINVAL;
  2958. }
  2959. display = priv;
  2960. if (clk_state_info.client == DSI_CLK_REQ_MDP_CLIENT) {
  2961. clk_handle = display->mdp_clk_handle;
  2962. } else if (clk_state_info.client == DSI_CLK_REQ_DSI_CLIENT) {
  2963. clk_handle = display->dsi_clk_handle;
  2964. } else {
  2965. DSI_ERR("invalid clk handle, return error\n");
  2966. return -EINVAL;
  2967. }
  2968. /*
  2969. * TODO: Wait for CMD_MDP_DONE interrupt if MDP client tries
  2970. * to turn off DSI clocks.
  2971. */
  2972. rc = dsi_display_clk_ctrl(clk_handle,
  2973. clk_state_info.clk_type, clk_state_info.clk_state);
  2974. if (rc) {
  2975. DSI_ERR("[%s] failed to %d DSI %d clocks, rc=%d\n",
  2976. display->name, clk_state_info.clk_state,
  2977. clk_state_info.clk_type, rc);
  2978. return rc;
  2979. }
  2980. return 0;
  2981. }
  2982. static void dsi_display_ctrl_isr_configure(struct dsi_display *display, bool en)
  2983. {
  2984. int i;
  2985. struct dsi_display_ctrl *ctrl;
  2986. if (!display)
  2987. return;
  2988. display_for_each_ctrl(i, display) {
  2989. ctrl = &display->ctrl[i];
  2990. if (!ctrl)
  2991. continue;
  2992. dsi_ctrl_isr_configure(ctrl->ctrl, en);
  2993. }
  2994. }
  2995. int dsi_pre_clkoff_cb(void *priv,
  2996. enum dsi_clk_type clk,
  2997. enum dsi_lclk_type l_type,
  2998. enum dsi_clk_state new_state)
  2999. {
  3000. int rc = 0, i;
  3001. struct dsi_display *display = priv;
  3002. struct dsi_display_ctrl *ctrl;
  3003. /*
  3004. * If Idle Power Collapse occurs immediately after a CMD
  3005. * transfer with an asynchronous wait for DMA done, ensure
  3006. * that the work queued is scheduled and completed before turning
  3007. * off the clocks and disabling interrupts to validate the command
  3008. * transfer.
  3009. */
  3010. display_for_each_ctrl(i, display) {
  3011. ctrl = &display->ctrl[i];
  3012. if (!ctrl->ctrl || !ctrl->ctrl->dma_wait_queued)
  3013. continue;
  3014. flush_workqueue(display->dma_cmd_workq);
  3015. cancel_work_sync(&ctrl->ctrl->dma_cmd_wait);
  3016. ctrl->ctrl->dma_wait_queued = false;
  3017. }
  3018. if ((clk & DSI_LINK_CLK) && (new_state == DSI_CLK_OFF) &&
  3019. (l_type & DSI_LINK_LP_CLK)) {
  3020. /*
  3021. * If continuous clock is enabled then disable it
  3022. * before entering into ULPS Mode.
  3023. */
  3024. if (display->panel->host_config.force_hs_clk_lane)
  3025. _dsi_display_continuous_clk_ctrl(display, false);
  3026. /*
  3027. * If ULPS feature is enabled, enter ULPS first.
  3028. * However, when blanking the panel, we should enter ULPS
  3029. * only if ULPS during suspend feature is enabled.
  3030. */
  3031. if (!dsi_panel_initialized(display->panel)) {
  3032. if (display->panel->ulps_suspend_enabled)
  3033. rc = dsi_display_set_ulps(display, true);
  3034. } else if (dsi_panel_ulps_feature_enabled(display->panel)) {
  3035. rc = dsi_display_set_ulps(display, true);
  3036. }
  3037. if (rc)
  3038. DSI_ERR("%s: failed enable ulps, rc = %d\n",
  3039. __func__, rc);
  3040. }
  3041. if ((clk & DSI_LINK_CLK) && (new_state == DSI_CLK_OFF) &&
  3042. (l_type & DSI_LINK_HS_CLK)) {
  3043. /*
  3044. * PHY clock gating should be disabled before the PLL and the
  3045. * branch clocks are turned off. Otherwise, it is possible that
  3046. * the clock RCGs may not be turned off correctly resulting
  3047. * in clock warnings.
  3048. */
  3049. rc = dsi_display_config_clk_gating(display, false);
  3050. if (rc)
  3051. DSI_ERR("[%s] failed to disable clk gating, rc=%d\n",
  3052. display->name, rc);
  3053. }
  3054. if ((clk & DSI_CORE_CLK) && (new_state == DSI_CLK_OFF)) {
  3055. /*
  3056. * Enable DSI clamps only if entering idle power collapse or
  3057. * when ULPS during suspend is enabled..
  3058. */
  3059. if (dsi_panel_initialized(display->panel) ||
  3060. display->panel->ulps_suspend_enabled) {
  3061. dsi_display_phy_idle_off(display);
  3062. rc = dsi_display_set_clamp(display, true);
  3063. if (rc)
  3064. DSI_ERR("%s: Failed to enable dsi clamps. rc=%d\n",
  3065. __func__, rc);
  3066. rc = dsi_display_phy_reset_config(display, false);
  3067. if (rc)
  3068. DSI_ERR("%s: Failed to reset phy, rc=%d\n",
  3069. __func__, rc);
  3070. } else {
  3071. /* Make sure that controller is not in ULPS state when
  3072. * the DSI link is not active.
  3073. */
  3074. rc = dsi_display_set_ulps(display, false);
  3075. if (rc)
  3076. DSI_ERR("%s: failed to disable ulps. rc=%d\n",
  3077. __func__, rc);
  3078. }
  3079. /* dsi will not be able to serve irqs from here on */
  3080. dsi_display_ctrl_irq_update(display, false);
  3081. /* cache the MISR values */
  3082. display_for_each_ctrl(i, display) {
  3083. ctrl = &display->ctrl[i];
  3084. if (!ctrl->ctrl)
  3085. continue;
  3086. dsi_ctrl_cache_misr(ctrl->ctrl);
  3087. }
  3088. }
  3089. return rc;
  3090. }
  3091. int dsi_post_clkon_cb(void *priv,
  3092. enum dsi_clk_type clk,
  3093. enum dsi_lclk_type l_type,
  3094. enum dsi_clk_state curr_state)
  3095. {
  3096. int rc = 0;
  3097. struct dsi_display *display = priv;
  3098. bool mmss_clamp = false;
  3099. if ((clk & DSI_LINK_CLK) && (l_type & DSI_LINK_LP_CLK)) {
  3100. mmss_clamp = display->clamp_enabled;
  3101. /*
  3102. * controller setup is needed if coming out of idle
  3103. * power collapse with clamps enabled.
  3104. */
  3105. if (mmss_clamp)
  3106. dsi_display_ctrl_setup(display);
  3107. /*
  3108. * Phy setup is needed if coming out of idle
  3109. * power collapse with clamps enabled.
  3110. */
  3111. if (display->phy_idle_power_off || mmss_clamp)
  3112. dsi_display_phy_idle_on(display, mmss_clamp);
  3113. if (display->ulps_enabled && mmss_clamp) {
  3114. /*
  3115. * ULPS Entry Request. This is needed if the lanes were
  3116. * in ULPS prior to power collapse, since after
  3117. * power collapse and reset, the DSI controller resets
  3118. * back to idle state and not ULPS. This ulps entry
  3119. * request will transition the state of the DSI
  3120. * controller to ULPS which will match the state of the
  3121. * DSI phy. This needs to be done prior to disabling
  3122. * the DSI clamps.
  3123. *
  3124. * Also, reset the ulps flag so that ulps_config
  3125. * function would reconfigure the controller state to
  3126. * ULPS.
  3127. */
  3128. display->ulps_enabled = false;
  3129. rc = dsi_display_set_ulps(display, true);
  3130. if (rc) {
  3131. DSI_ERR("%s: Failed to enter ULPS. rc=%d\n",
  3132. __func__, rc);
  3133. goto error;
  3134. }
  3135. }
  3136. rc = dsi_display_phy_reset_config(display, true);
  3137. if (rc) {
  3138. DSI_ERR("%s: Failed to reset phy, rc=%d\n",
  3139. __func__, rc);
  3140. goto error;
  3141. }
  3142. rc = dsi_display_set_clamp(display, false);
  3143. if (rc) {
  3144. DSI_ERR("%s: Failed to disable dsi clamps. rc=%d\n",
  3145. __func__, rc);
  3146. goto error;
  3147. }
  3148. }
  3149. if ((clk & DSI_LINK_CLK) && (l_type & DSI_LINK_HS_CLK)) {
  3150. /*
  3151. * Toggle the resync FIFO everytime clock changes, except
  3152. * when cont-splash screen transition is going on.
  3153. * Toggling resync FIFO during cont splash transition
  3154. * can lead to blinks on the display.
  3155. */
  3156. if (!display->is_cont_splash_enabled)
  3157. dsi_display_toggle_resync_fifo(display);
  3158. if (display->ulps_enabled) {
  3159. rc = dsi_display_set_ulps(display, false);
  3160. if (rc) {
  3161. DSI_ERR("%s: failed to disable ulps, rc= %d\n",
  3162. __func__, rc);
  3163. goto error;
  3164. }
  3165. }
  3166. if (display->panel->host_config.force_hs_clk_lane)
  3167. _dsi_display_continuous_clk_ctrl(display, true);
  3168. rc = dsi_display_config_clk_gating(display, true);
  3169. if (rc) {
  3170. DSI_ERR("[%s] failed to enable clk gating %d\n",
  3171. display->name, rc);
  3172. goto error;
  3173. }
  3174. }
  3175. /* enable dsi to serve irqs */
  3176. if (clk & DSI_CORE_CLK)
  3177. dsi_display_ctrl_irq_update(display, true);
  3178. error:
  3179. return rc;
  3180. }
  3181. int dsi_post_clkoff_cb(void *priv,
  3182. enum dsi_clk_type clk_type,
  3183. enum dsi_lclk_type l_type,
  3184. enum dsi_clk_state curr_state)
  3185. {
  3186. int rc = 0;
  3187. struct dsi_display *display = priv;
  3188. if (!display) {
  3189. DSI_ERR("%s: Invalid arg\n", __func__);
  3190. return -EINVAL;
  3191. }
  3192. if ((clk_type & DSI_CORE_CLK) &&
  3193. (curr_state == DSI_CLK_OFF)) {
  3194. rc = dsi_display_phy_power_off(display);
  3195. if (rc)
  3196. DSI_ERR("[%s] failed to power off PHY, rc=%d\n",
  3197. display->name, rc);
  3198. rc = dsi_display_ctrl_power_off(display);
  3199. if (rc)
  3200. DSI_ERR("[%s] failed to power DSI vregs, rc=%d\n",
  3201. display->name, rc);
  3202. }
  3203. return rc;
  3204. }
  3205. int dsi_pre_clkon_cb(void *priv,
  3206. enum dsi_clk_type clk_type,
  3207. enum dsi_lclk_type l_type,
  3208. enum dsi_clk_state new_state)
  3209. {
  3210. int rc = 0;
  3211. struct dsi_display *display = priv;
  3212. if (!display) {
  3213. DSI_ERR("%s: invalid input\n", __func__);
  3214. return -EINVAL;
  3215. }
  3216. if ((clk_type & DSI_CORE_CLK) && (new_state == DSI_CLK_ON)) {
  3217. /*
  3218. * Enable DSI core power
  3219. * 1.> PANEL_PM are controlled as part of
  3220. * panel_power_ctrl. Needed not be handled here.
  3221. * 2.> CTRL_PM need to be enabled/disabled
  3222. * only during unblank/blank. Their state should
  3223. * not be changed during static screen.
  3224. */
  3225. DSI_DEBUG("updating power states for ctrl and phy\n");
  3226. rc = dsi_display_ctrl_power_on(display);
  3227. if (rc) {
  3228. DSI_ERR("[%s] failed to power on dsi controllers, rc=%d\n",
  3229. display->name, rc);
  3230. return rc;
  3231. }
  3232. rc = dsi_display_phy_power_on(display);
  3233. if (rc) {
  3234. DSI_ERR("[%s] failed to power on dsi phy, rc = %d\n",
  3235. display->name, rc);
  3236. return rc;
  3237. }
  3238. DSI_DEBUG("%s: Enable DSI core power\n", __func__);
  3239. }
  3240. return rc;
  3241. }
  3242. static void __set_lane_map_v2(u8 *lane_map_v2,
  3243. enum dsi_phy_data_lanes lane0,
  3244. enum dsi_phy_data_lanes lane1,
  3245. enum dsi_phy_data_lanes lane2,
  3246. enum dsi_phy_data_lanes lane3)
  3247. {
  3248. lane_map_v2[DSI_LOGICAL_LANE_0] = lane0;
  3249. lane_map_v2[DSI_LOGICAL_LANE_1] = lane1;
  3250. lane_map_v2[DSI_LOGICAL_LANE_2] = lane2;
  3251. lane_map_v2[DSI_LOGICAL_LANE_3] = lane3;
  3252. }
  3253. static int dsi_display_parse_lane_map(struct dsi_display *display)
  3254. {
  3255. int rc = 0, i = 0;
  3256. const char *data;
  3257. u8 temp[DSI_LANE_MAX - 1];
  3258. if (!display) {
  3259. DSI_ERR("invalid params\n");
  3260. return -EINVAL;
  3261. }
  3262. /* lane-map-v2 supersedes lane-map-v1 setting */
  3263. rc = of_property_read_u8_array(display->pdev->dev.of_node,
  3264. "qcom,lane-map-v2", temp, (DSI_LANE_MAX - 1));
  3265. if (!rc) {
  3266. for (i = DSI_LOGICAL_LANE_0; i < (DSI_LANE_MAX - 1); i++)
  3267. display->lane_map.lane_map_v2[i] = BIT(temp[i]);
  3268. return 0;
  3269. } else if (rc != EINVAL) {
  3270. DSI_DEBUG("Incorrect mapping, configure default\n");
  3271. goto set_default;
  3272. }
  3273. /* lane-map older version, for DSI controller version < 2.0 */
  3274. data = of_get_property(display->pdev->dev.of_node,
  3275. "qcom,lane-map", NULL);
  3276. if (!data)
  3277. goto set_default;
  3278. if (!strcmp(data, "lane_map_3012")) {
  3279. display->lane_map.lane_map_v1 = DSI_LANE_MAP_3012;
  3280. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3281. DSI_PHYSICAL_LANE_1,
  3282. DSI_PHYSICAL_LANE_2,
  3283. DSI_PHYSICAL_LANE_3,
  3284. DSI_PHYSICAL_LANE_0);
  3285. } else if (!strcmp(data, "lane_map_2301")) {
  3286. display->lane_map.lane_map_v1 = DSI_LANE_MAP_2301;
  3287. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3288. DSI_PHYSICAL_LANE_2,
  3289. DSI_PHYSICAL_LANE_3,
  3290. DSI_PHYSICAL_LANE_0,
  3291. DSI_PHYSICAL_LANE_1);
  3292. } else if (!strcmp(data, "lane_map_1230")) {
  3293. display->lane_map.lane_map_v1 = DSI_LANE_MAP_1230;
  3294. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3295. DSI_PHYSICAL_LANE_3,
  3296. DSI_PHYSICAL_LANE_0,
  3297. DSI_PHYSICAL_LANE_1,
  3298. DSI_PHYSICAL_LANE_2);
  3299. } else if (!strcmp(data, "lane_map_0321")) {
  3300. display->lane_map.lane_map_v1 = DSI_LANE_MAP_0321;
  3301. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3302. DSI_PHYSICAL_LANE_0,
  3303. DSI_PHYSICAL_LANE_3,
  3304. DSI_PHYSICAL_LANE_2,
  3305. DSI_PHYSICAL_LANE_1);
  3306. } else if (!strcmp(data, "lane_map_1032")) {
  3307. display->lane_map.lane_map_v1 = DSI_LANE_MAP_1032;
  3308. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3309. DSI_PHYSICAL_LANE_1,
  3310. DSI_PHYSICAL_LANE_0,
  3311. DSI_PHYSICAL_LANE_3,
  3312. DSI_PHYSICAL_LANE_2);
  3313. } else if (!strcmp(data, "lane_map_2103")) {
  3314. display->lane_map.lane_map_v1 = DSI_LANE_MAP_2103;
  3315. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3316. DSI_PHYSICAL_LANE_2,
  3317. DSI_PHYSICAL_LANE_1,
  3318. DSI_PHYSICAL_LANE_0,
  3319. DSI_PHYSICAL_LANE_3);
  3320. } else if (!strcmp(data, "lane_map_3210")) {
  3321. display->lane_map.lane_map_v1 = DSI_LANE_MAP_3210;
  3322. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3323. DSI_PHYSICAL_LANE_3,
  3324. DSI_PHYSICAL_LANE_2,
  3325. DSI_PHYSICAL_LANE_1,
  3326. DSI_PHYSICAL_LANE_0);
  3327. } else {
  3328. DSI_WARN("%s: invalid lane map %s specified. defaulting to lane_map0123\n",
  3329. __func__, data);
  3330. goto set_default;
  3331. }
  3332. return 0;
  3333. set_default:
  3334. /* default lane mapping */
  3335. __set_lane_map_v2(display->lane_map.lane_map_v2, DSI_PHYSICAL_LANE_0,
  3336. DSI_PHYSICAL_LANE_1, DSI_PHYSICAL_LANE_2, DSI_PHYSICAL_LANE_3);
  3337. display->lane_map.lane_map_v1 = DSI_LANE_MAP_0123;
  3338. return 0;
  3339. }
  3340. static int dsi_display_get_phandle_index(
  3341. struct dsi_display *display,
  3342. const char *propname, int count, int index)
  3343. {
  3344. struct device_node *disp_node = display->panel_node;
  3345. u32 *val = NULL;
  3346. int rc = 0;
  3347. val = kcalloc(count, sizeof(*val), GFP_KERNEL);
  3348. if (ZERO_OR_NULL_PTR(val)) {
  3349. rc = -ENOMEM;
  3350. goto end;
  3351. }
  3352. if (index >= count)
  3353. goto end;
  3354. if (display->fw)
  3355. rc = dsi_parser_read_u32_array(display->parser_node,
  3356. propname, val, count);
  3357. else
  3358. rc = of_property_read_u32_array(disp_node, propname,
  3359. val, count);
  3360. if (rc)
  3361. goto end;
  3362. rc = val[index];
  3363. DSI_DEBUG("%s index=%d\n", propname, rc);
  3364. end:
  3365. kfree(val);
  3366. return rc;
  3367. }
  3368. static int dsi_display_validate_res(struct dsi_display *display)
  3369. {
  3370. struct device_node *of_node = display->pdev->dev.of_node;
  3371. struct of_phandle_iterator it;
  3372. struct dsi_ctrl *dsi_ctrl;
  3373. bool ctrl_avail = false;
  3374. of_phandle_iterator_init(&it, of_node, "qcom,dsi-ctrl", NULL, 0);
  3375. while (of_phandle_iterator_next(&it) == 0) {
  3376. dsi_ctrl = dsi_ctrl_get(it.node);
  3377. if (IS_ERR(dsi_ctrl)) {
  3378. int rc = PTR_ERR(dsi_ctrl);
  3379. if (rc == -EPROBE_DEFER)
  3380. return rc;
  3381. /*
  3382. * With dual display mode, the seconday display needs at least
  3383. * one ctrl to proceed through the probe. Exact ctrl match
  3384. * will be done after parsing the DT or firmware data.
  3385. */
  3386. if (rc == -EBUSY)
  3387. ctrl_avail |= false;
  3388. } else {
  3389. dsi_ctrl_put(dsi_ctrl);
  3390. ctrl_avail = true;
  3391. }
  3392. }
  3393. return ctrl_avail ? 0 : -EBUSY;
  3394. }
  3395. static int dsi_display_get_phandle_count(struct dsi_display *display,
  3396. const char *propname)
  3397. {
  3398. if (display->fw)
  3399. return dsi_parser_count_u32_elems(display->parser_node,
  3400. propname);
  3401. else
  3402. return of_property_count_u32_elems(display->panel_node,
  3403. propname);
  3404. }
  3405. static int dsi_display_parse_dt(struct dsi_display *display)
  3406. {
  3407. int i, rc = 0;
  3408. u32 phy_count = 0;
  3409. struct device_node *of_node = display->pdev->dev.of_node;
  3410. char *dsi_ctrl_name, *dsi_phy_name;
  3411. if (!strcmp(display->display_type, "primary")) {
  3412. dsi_ctrl_name = "qcom,dsi-ctrl-num";
  3413. dsi_phy_name = "qcom,dsi-phy-num";
  3414. } else {
  3415. dsi_ctrl_name = "qcom,dsi-sec-ctrl-num";
  3416. dsi_phy_name = "qcom,dsi-sec-phy-num";
  3417. }
  3418. display->ctrl_count = dsi_display_get_phandle_count(display,
  3419. dsi_ctrl_name);
  3420. phy_count = dsi_display_get_phandle_count(display, dsi_phy_name);
  3421. DSI_DEBUG("ctrl count=%d, phy count=%d\n",
  3422. display->ctrl_count, phy_count);
  3423. if (!phy_count || !display->ctrl_count) {
  3424. DSI_ERR("no ctrl/phys found\n");
  3425. rc = -ENODEV;
  3426. goto error;
  3427. }
  3428. if (phy_count != display->ctrl_count) {
  3429. DSI_ERR("different ctrl and phy counts\n");
  3430. rc = -ENODEV;
  3431. goto error;
  3432. }
  3433. display_for_each_ctrl(i, display) {
  3434. struct dsi_display_ctrl *ctrl = &display->ctrl[i];
  3435. int index;
  3436. index = dsi_display_get_phandle_index(display, dsi_ctrl_name,
  3437. display->ctrl_count, i);
  3438. ctrl->ctrl_of_node = of_parse_phandle(of_node,
  3439. "qcom,dsi-ctrl", index);
  3440. of_node_put(ctrl->ctrl_of_node);
  3441. index = dsi_display_get_phandle_index(display, dsi_phy_name,
  3442. display->ctrl_count, i);
  3443. ctrl->phy_of_node = of_parse_phandle(of_node,
  3444. "qcom,dsi-phy", index);
  3445. of_node_put(ctrl->phy_of_node);
  3446. }
  3447. /* Parse TE data */
  3448. dsi_display_parse_te_data(display);
  3449. /* Parse all external bridges from port 0 */
  3450. display_for_each_ctrl(i, display) {
  3451. display->ext_bridge[i].node_of =
  3452. of_graph_get_remote_node(of_node, 0, i);
  3453. if (display->ext_bridge[i].node_of)
  3454. display->ext_bridge_cnt++;
  3455. else
  3456. break;
  3457. }
  3458. /* Parse Demura data */
  3459. dsi_display_parse_demura_data(display);
  3460. DSI_DEBUG("success\n");
  3461. error:
  3462. return rc;
  3463. }
  3464. static int dsi_display_res_init(struct dsi_display *display)
  3465. {
  3466. int rc = 0;
  3467. int i;
  3468. struct dsi_display_ctrl *ctrl;
  3469. display_for_each_ctrl(i, display) {
  3470. ctrl = &display->ctrl[i];
  3471. ctrl->ctrl = dsi_ctrl_get(ctrl->ctrl_of_node);
  3472. if (IS_ERR_OR_NULL(ctrl->ctrl)) {
  3473. rc = PTR_ERR(ctrl->ctrl);
  3474. DSI_ERR("failed to get dsi controller, rc=%d\n", rc);
  3475. ctrl->ctrl = NULL;
  3476. goto error_ctrl_put;
  3477. }
  3478. ctrl->phy = dsi_phy_get(ctrl->phy_of_node);
  3479. if (IS_ERR_OR_NULL(ctrl->phy)) {
  3480. rc = PTR_ERR(ctrl->phy);
  3481. DSI_ERR("failed to get phy controller, rc=%d\n", rc);
  3482. dsi_ctrl_put(ctrl->ctrl);
  3483. ctrl->phy = NULL;
  3484. goto error_ctrl_put;
  3485. }
  3486. }
  3487. display->panel = dsi_panel_get(&display->pdev->dev,
  3488. display->panel_node,
  3489. display->parser_node,
  3490. display->display_type,
  3491. display->cmdline_topology,
  3492. display->trusted_vm_env);
  3493. if (IS_ERR_OR_NULL(display->panel)) {
  3494. rc = PTR_ERR(display->panel);
  3495. DSI_ERR("failed to get panel, rc=%d\n", rc);
  3496. display->panel = NULL;
  3497. goto error_ctrl_put;
  3498. }
  3499. display_for_each_ctrl(i, display) {
  3500. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  3501. struct dsi_host_common_cfg *host = &display->panel->host_config;
  3502. phy->cfg.force_clk_lane_hs =
  3503. display->panel->host_config.force_hs_clk_lane;
  3504. phy->cfg.phy_type =
  3505. display->panel->host_config.phy_type;
  3506. /*
  3507. * Parse the dynamic clock trim codes for PLL, for video mode panels that have
  3508. * dynamic clock property set.
  3509. */
  3510. if ((display->panel->dyn_clk_caps.dyn_clk_support) &&
  3511. (display->panel->panel_mode == DSI_OP_VIDEO_MODE))
  3512. dsi_phy_pll_parse_dfps_data(phy);
  3513. phy->cfg.split_link.enabled = host->split_link.enabled;
  3514. phy->cfg.split_link.num_sublinks = host->split_link.num_sublinks;
  3515. phy->cfg.split_link.lanes_per_sublink = host->split_link.lanes_per_sublink;
  3516. }
  3517. rc = dsi_display_parse_lane_map(display);
  3518. if (rc) {
  3519. DSI_ERR("Lane map not found, rc=%d\n", rc);
  3520. goto error_ctrl_put;
  3521. }
  3522. rc = dsi_display_clocks_init(display);
  3523. if (rc) {
  3524. DSI_ERR("Failed to parse clock data, rc=%d\n", rc);
  3525. goto error_ctrl_put;
  3526. }
  3527. /**
  3528. * In trusted vm, the connectors will not be enabled
  3529. * until the HW resources are assigned and accepted.
  3530. */
  3531. if (display->trusted_vm_env) {
  3532. display->is_active = false;
  3533. display->hw_ownership = false;
  3534. } else {
  3535. display->is_active = true;
  3536. display->hw_ownership = true;
  3537. }
  3538. return 0;
  3539. error_ctrl_put:
  3540. for (i = i - 1; i >= 0; i--) {
  3541. ctrl = &display->ctrl[i];
  3542. dsi_ctrl_put(ctrl->ctrl);
  3543. dsi_phy_put(ctrl->phy);
  3544. }
  3545. return rc;
  3546. }
  3547. static int dsi_display_res_deinit(struct dsi_display *display)
  3548. {
  3549. int rc = 0;
  3550. int i;
  3551. struct dsi_display_ctrl *ctrl;
  3552. display_for_each_ctrl(i, display) {
  3553. ctrl = &display->ctrl[i];
  3554. dsi_phy_put(ctrl->phy);
  3555. dsi_ctrl_put(ctrl->ctrl);
  3556. }
  3557. if (display->panel)
  3558. dsi_panel_put(display->panel);
  3559. return rc;
  3560. }
  3561. static int dsi_display_validate_mode_set(struct dsi_display *display,
  3562. struct dsi_display_mode *mode,
  3563. u32 flags)
  3564. {
  3565. int rc = 0;
  3566. int i;
  3567. struct dsi_display_ctrl *ctrl;
  3568. /*
  3569. * To set a mode:
  3570. * 1. Controllers should be turned off.
  3571. * 2. Link clocks should be off.
  3572. * 3. Phy should be disabled.
  3573. */
  3574. display_for_each_ctrl(i, display) {
  3575. ctrl = &display->ctrl[i];
  3576. if ((ctrl->power_state > DSI_CTRL_POWER_VREG_ON) ||
  3577. (ctrl->phy_enabled)) {
  3578. rc = -EINVAL;
  3579. goto error;
  3580. }
  3581. }
  3582. error:
  3583. return rc;
  3584. }
  3585. static bool dsi_display_is_seamless_dfps_possible(
  3586. const struct dsi_display *display,
  3587. const struct dsi_display_mode *tgt,
  3588. const enum dsi_dfps_type dfps_type)
  3589. {
  3590. struct dsi_display_mode *cur;
  3591. if (!display || !tgt || !display->panel) {
  3592. DSI_ERR("Invalid params\n");
  3593. return false;
  3594. }
  3595. cur = display->panel->cur_mode;
  3596. if (cur->timing.h_active != tgt->timing.h_active) {
  3597. DSI_DEBUG("timing.h_active differs %d %d\n",
  3598. cur->timing.h_active, tgt->timing.h_active);
  3599. return false;
  3600. }
  3601. if (cur->timing.h_back_porch != tgt->timing.h_back_porch) {
  3602. DSI_DEBUG("timing.h_back_porch differs %d %d\n",
  3603. cur->timing.h_back_porch,
  3604. tgt->timing.h_back_porch);
  3605. return false;
  3606. }
  3607. if (cur->timing.h_sync_width != tgt->timing.h_sync_width) {
  3608. DSI_DEBUG("timing.h_sync_width differs %d %d\n",
  3609. cur->timing.h_sync_width,
  3610. tgt->timing.h_sync_width);
  3611. return false;
  3612. }
  3613. if (cur->timing.h_front_porch != tgt->timing.h_front_porch) {
  3614. DSI_DEBUG("timing.h_front_porch differs %d %d\n",
  3615. cur->timing.h_front_porch,
  3616. tgt->timing.h_front_porch);
  3617. if (dfps_type != DSI_DFPS_IMMEDIATE_HFP)
  3618. return false;
  3619. }
  3620. if (cur->timing.h_skew != tgt->timing.h_skew) {
  3621. DSI_DEBUG("timing.h_skew differs %d %d\n",
  3622. cur->timing.h_skew,
  3623. tgt->timing.h_skew);
  3624. return false;
  3625. }
  3626. /* skip polarity comparison */
  3627. if (cur->timing.v_active != tgt->timing.v_active) {
  3628. DSI_DEBUG("timing.v_active differs %d %d\n",
  3629. cur->timing.v_active,
  3630. tgt->timing.v_active);
  3631. return false;
  3632. }
  3633. if (cur->timing.v_back_porch != tgt->timing.v_back_porch) {
  3634. DSI_DEBUG("timing.v_back_porch differs %d %d\n",
  3635. cur->timing.v_back_porch,
  3636. tgt->timing.v_back_porch);
  3637. return false;
  3638. }
  3639. if (cur->timing.v_sync_width != tgt->timing.v_sync_width) {
  3640. DSI_DEBUG("timing.v_sync_width differs %d %d\n",
  3641. cur->timing.v_sync_width,
  3642. tgt->timing.v_sync_width);
  3643. return false;
  3644. }
  3645. if (cur->timing.v_front_porch != tgt->timing.v_front_porch) {
  3646. DSI_DEBUG("timing.v_front_porch differs %d %d\n",
  3647. cur->timing.v_front_porch,
  3648. tgt->timing.v_front_porch);
  3649. if (dfps_type != DSI_DFPS_IMMEDIATE_VFP)
  3650. return false;
  3651. }
  3652. /* skip polarity comparison */
  3653. if (cur->timing.refresh_rate == tgt->timing.refresh_rate)
  3654. DSI_DEBUG("timing.refresh_rate identical %d %d\n",
  3655. cur->timing.refresh_rate,
  3656. tgt->timing.refresh_rate);
  3657. if (cur->pixel_clk_khz != tgt->pixel_clk_khz)
  3658. DSI_DEBUG("pixel_clk_khz differs %d %d\n",
  3659. cur->pixel_clk_khz, tgt->pixel_clk_khz);
  3660. if (cur->dsi_mode_flags != tgt->dsi_mode_flags)
  3661. DSI_DEBUG("flags differs %d %d\n",
  3662. cur->dsi_mode_flags, tgt->dsi_mode_flags);
  3663. return true;
  3664. }
  3665. void dsi_display_update_byte_intf_div(struct dsi_display *display)
  3666. {
  3667. struct dsi_host_common_cfg *config;
  3668. struct dsi_display_ctrl *m_ctrl;
  3669. int phy_ver;
  3670. m_ctrl = &display->ctrl[display->cmd_master_idx];
  3671. config = &display->panel->host_config;
  3672. phy_ver = dsi_phy_get_version(m_ctrl->phy);
  3673. if (phy_ver <= DSI_PHY_VERSION_2_0)
  3674. config->byte_intf_clk_div = 1;
  3675. else
  3676. config->byte_intf_clk_div = 2;
  3677. }
  3678. static int dsi_display_update_dsi_bitrate(struct dsi_display *display,
  3679. u32 bit_clk_rate)
  3680. {
  3681. int rc = 0;
  3682. int i;
  3683. DSI_DEBUG("%s:bit rate:%d\n", __func__, bit_clk_rate);
  3684. if (!display->panel) {
  3685. DSI_ERR("Invalid params\n");
  3686. return -EINVAL;
  3687. }
  3688. if (bit_clk_rate == 0) {
  3689. DSI_ERR("Invalid bit clock rate\n");
  3690. return -EINVAL;
  3691. }
  3692. display->config.bit_clk_rate_hz = bit_clk_rate;
  3693. display_for_each_ctrl(i, display) {
  3694. struct dsi_display_ctrl *dsi_disp_ctrl = &display->ctrl[i];
  3695. struct dsi_ctrl *ctrl = dsi_disp_ctrl->ctrl;
  3696. u32 num_of_lanes = 0, bpp, byte_intf_clk_div;
  3697. u64 bit_rate, pclk_rate, bit_rate_per_lane, byte_clk_rate,
  3698. byte_intf_clk_rate;
  3699. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  3700. struct dsi_host_common_cfg *host_cfg;
  3701. mutex_lock(&ctrl->ctrl_lock);
  3702. host_cfg = &display->panel->host_config;
  3703. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  3704. num_of_lanes++;
  3705. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  3706. num_of_lanes++;
  3707. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  3708. num_of_lanes++;
  3709. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  3710. num_of_lanes++;
  3711. if (num_of_lanes == 0) {
  3712. DSI_ERR("Invalid lane count\n");
  3713. rc = -EINVAL;
  3714. goto error;
  3715. }
  3716. bpp = dsi_pixel_format_to_bpp(host_cfg->dst_format);
  3717. bit_rate = display->config.bit_clk_rate_hz * num_of_lanes;
  3718. bit_rate_per_lane = bit_rate;
  3719. do_div(bit_rate_per_lane, num_of_lanes);
  3720. pclk_rate = bit_rate;
  3721. do_div(pclk_rate, bpp);
  3722. if (host_cfg->phy_type == DSI_PHY_TYPE_DPHY) {
  3723. bit_rate_per_lane = bit_rate;
  3724. do_div(bit_rate_per_lane, num_of_lanes);
  3725. byte_clk_rate = bit_rate_per_lane;
  3726. do_div(byte_clk_rate, 8);
  3727. byte_intf_clk_rate = byte_clk_rate;
  3728. byte_intf_clk_div = host_cfg->byte_intf_clk_div;
  3729. do_div(byte_intf_clk_rate, byte_intf_clk_div);
  3730. } else {
  3731. bit_rate_per_lane = bit_clk_rate;
  3732. pclk_rate *= bits_per_symbol;
  3733. do_div(pclk_rate, num_of_symbols);
  3734. byte_clk_rate = bit_clk_rate;
  3735. do_div(byte_clk_rate, num_of_symbols);
  3736. /* For CPHY, byte_intf_clk is same as byte_clk */
  3737. byte_intf_clk_rate = byte_clk_rate;
  3738. }
  3739. DSI_DEBUG("bit_clk_rate = %llu, bit_clk_rate_per_lane = %llu\n",
  3740. bit_rate, bit_rate_per_lane);
  3741. DSI_DEBUG("byte_clk_rate = %llu, byte_intf_clk_rate = %llu\n",
  3742. byte_clk_rate, byte_intf_clk_rate);
  3743. DSI_DEBUG("pclk_rate = %llu\n", pclk_rate);
  3744. SDE_EVT32(i, bit_rate, byte_clk_rate, pclk_rate);
  3745. ctrl->clk_freq.byte_clk_rate = byte_clk_rate;
  3746. ctrl->clk_freq.byte_intf_clk_rate = byte_intf_clk_rate;
  3747. ctrl->clk_freq.pix_clk_rate = pclk_rate;
  3748. rc = dsi_clk_set_link_frequencies(display->dsi_clk_handle,
  3749. ctrl->clk_freq, ctrl->cell_index);
  3750. if (rc) {
  3751. DSI_ERR("Failed to update link frequencies\n");
  3752. goto error;
  3753. }
  3754. ctrl->host_config.bit_clk_rate_hz = bit_clk_rate;
  3755. error:
  3756. mutex_unlock(&ctrl->ctrl_lock);
  3757. /* TODO: recover ctrl->clk_freq in case of failure */
  3758. if (rc)
  3759. return rc;
  3760. }
  3761. return 0;
  3762. }
  3763. static void _dsi_display_calc_pipe_delay(struct dsi_display *display,
  3764. struct dsi_dyn_clk_delay *delay,
  3765. struct dsi_display_mode *mode)
  3766. {
  3767. u32 esc_clk_rate_hz;
  3768. u32 pclk_to_esc_ratio, byte_to_esc_ratio, hr_bit_to_esc_ratio;
  3769. u32 hsync_period = 0;
  3770. struct dsi_display_ctrl *m_ctrl;
  3771. struct dsi_ctrl *dsi_ctrl;
  3772. struct dsi_phy_cfg *cfg;
  3773. int phy_ver;
  3774. m_ctrl = &display->ctrl[display->clk_master_idx];
  3775. dsi_ctrl = m_ctrl->ctrl;
  3776. cfg = &(m_ctrl->phy->cfg);
  3777. esc_clk_rate_hz = dsi_ctrl->clk_freq.esc_clk_rate;
  3778. pclk_to_esc_ratio = (dsi_ctrl->clk_freq.pix_clk_rate /
  3779. esc_clk_rate_hz);
  3780. byte_to_esc_ratio = (dsi_ctrl->clk_freq.byte_clk_rate /
  3781. esc_clk_rate_hz);
  3782. hr_bit_to_esc_ratio = ((dsi_ctrl->clk_freq.byte_clk_rate * 4) /
  3783. esc_clk_rate_hz);
  3784. hsync_period = dsi_h_total_dce(&mode->timing);
  3785. delay->pipe_delay = (hsync_period + 1) / pclk_to_esc_ratio;
  3786. if (!display->panel->video_config.eof_bllp_lp11_en)
  3787. delay->pipe_delay += (17 / pclk_to_esc_ratio) +
  3788. ((21 + (display->config.common_config.t_clk_pre + 1) +
  3789. (display->config.common_config.t_clk_post + 1)) /
  3790. byte_to_esc_ratio) +
  3791. ((((cfg->timing.lane_v3[8] >> 1) + 1) +
  3792. ((cfg->timing.lane_v3[6] >> 1) + 1) +
  3793. ((cfg->timing.lane_v3[3] * 4) +
  3794. (cfg->timing.lane_v3[5] >> 1) + 1) +
  3795. ((cfg->timing.lane_v3[7] >> 1) + 1) +
  3796. ((cfg->timing.lane_v3[1] >> 1) + 1) +
  3797. ((cfg->timing.lane_v3[4] >> 1) + 1)) /
  3798. hr_bit_to_esc_ratio);
  3799. delay->pipe_delay2 = 0;
  3800. if (display->panel->host_config.force_hs_clk_lane)
  3801. delay->pipe_delay2 = (6 / byte_to_esc_ratio) +
  3802. ((((cfg->timing.lane_v3[1] >> 1) + 1) +
  3803. ((cfg->timing.lane_v3[4] >> 1) + 1)) /
  3804. hr_bit_to_esc_ratio);
  3805. /*
  3806. * 100us pll delay recommended for phy ver 2.0 and 3.0
  3807. * 25us pll delay recommended for phy ver 4.0
  3808. */
  3809. phy_ver = dsi_phy_get_version(m_ctrl->phy);
  3810. if (phy_ver <= DSI_PHY_VERSION_3_0)
  3811. delay->pll_delay = 100;
  3812. else
  3813. delay->pll_delay = 25;
  3814. delay->pll_delay = ((delay->pll_delay * esc_clk_rate_hz) / 1000000);
  3815. }
  3816. /*
  3817. * dsi_display_is_type_cphy - check if panel type is cphy
  3818. * @display: Pointer to private display structure
  3819. * Returns: True if panel type is cphy
  3820. */
  3821. static inline bool dsi_display_is_type_cphy(struct dsi_display *display)
  3822. {
  3823. return (display->panel->host_config.phy_type ==
  3824. DSI_PHY_TYPE_CPHY) ? true : false;
  3825. }
  3826. static int _dsi_display_dyn_update_clks(struct dsi_display *display,
  3827. struct link_clk_freq *bkp_freq)
  3828. {
  3829. int rc = 0, i;
  3830. u8 ctrl_version;
  3831. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3832. struct dsi_dyn_clk_caps *dyn_clk_caps;
  3833. struct dsi_clk_link_set *enable_clk;
  3834. m_ctrl = &display->ctrl[display->clk_master_idx];
  3835. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  3836. ctrl_version = m_ctrl->ctrl->version;
  3837. enable_clk = &display->clock_info.pll_clks;
  3838. dsi_clk_prepare_enable(enable_clk);
  3839. dsi_display_phy_configure(display, false);
  3840. display_for_each_ctrl(i, display) {
  3841. ctrl = &display->ctrl[i];
  3842. if (!ctrl->ctrl)
  3843. continue;
  3844. rc = dsi_clk_set_byte_clk_rate(display->dsi_clk_handle,
  3845. ctrl->ctrl->clk_freq.byte_clk_rate,
  3846. ctrl->ctrl->clk_freq.byte_intf_clk_rate, i);
  3847. if (rc) {
  3848. DSI_ERR("failed to set byte rate for index:%d\n", i);
  3849. goto recover_byte_clk;
  3850. }
  3851. rc = dsi_clk_set_pixel_clk_rate(display->dsi_clk_handle,
  3852. ctrl->ctrl->clk_freq.pix_clk_rate, i);
  3853. if (rc) {
  3854. DSI_ERR("failed to set pix rate for index:%d\n", i);
  3855. goto recover_pix_clk;
  3856. }
  3857. }
  3858. display_for_each_ctrl(i, display) {
  3859. ctrl = &display->ctrl[i];
  3860. if (ctrl == m_ctrl)
  3861. continue;
  3862. dsi_phy_dynamic_refresh_trigger(ctrl->phy, false);
  3863. }
  3864. dsi_phy_dynamic_refresh_trigger(m_ctrl->phy, true);
  3865. /*
  3866. * Don't wait for dynamic refresh done for dsi ctrl greater than 2.5
  3867. * and with constant fps, as dynamic refresh will applied with
  3868. * next mdp intf ctrl flush.
  3869. */
  3870. if ((ctrl_version >= DSI_CTRL_VERSION_2_5) &&
  3871. (dyn_clk_caps->maintain_const_fps))
  3872. return 0;
  3873. /* wait for dynamic refresh done */
  3874. display_for_each_ctrl(i, display) {
  3875. ctrl = &display->ctrl[i];
  3876. rc = dsi_ctrl_wait4dynamic_refresh_done(ctrl->ctrl);
  3877. if (rc) {
  3878. DSI_ERR("wait4dynamic refresh failed for dsi:%d\n", i);
  3879. goto recover_pix_clk;
  3880. } else {
  3881. DSI_INFO("dynamic refresh done on dsi: %s\n",
  3882. i ? "slave" : "master");
  3883. }
  3884. }
  3885. display_for_each_ctrl(i, display) {
  3886. ctrl = &display->ctrl[i];
  3887. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  3888. }
  3889. if (rc)
  3890. DSI_ERR("could not switch back to src clks %d\n", rc);
  3891. dsi_clk_disable_unprepare(enable_clk);
  3892. return rc;
  3893. recover_pix_clk:
  3894. display_for_each_ctrl(i, display) {
  3895. ctrl = &display->ctrl[i];
  3896. if (!ctrl->ctrl)
  3897. continue;
  3898. dsi_clk_set_pixel_clk_rate(display->dsi_clk_handle,
  3899. bkp_freq->pix_clk_rate, i);
  3900. }
  3901. recover_byte_clk:
  3902. display_for_each_ctrl(i, display) {
  3903. ctrl = &display->ctrl[i];
  3904. if (!ctrl->ctrl)
  3905. continue;
  3906. dsi_clk_set_byte_clk_rate(display->dsi_clk_handle,
  3907. bkp_freq->byte_clk_rate,
  3908. bkp_freq->byte_intf_clk_rate, i);
  3909. }
  3910. return rc;
  3911. }
  3912. static int dsi_display_dynamic_clk_switch_vid(struct dsi_display *display,
  3913. struct dsi_display_mode *mode)
  3914. {
  3915. int rc = 0, mask, i;
  3916. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3917. struct dsi_dyn_clk_delay delay;
  3918. struct link_clk_freq bkp_freq;
  3919. dsi_panel_acquire_panel_lock(display->panel);
  3920. m_ctrl = &display->ctrl[display->clk_master_idx];
  3921. dsi_display_clk_ctrl(display->dsi_clk_handle, DSI_ALL_CLKS, DSI_CLK_ON);
  3922. /* mask PLL unlock, FIFO overflow and underflow errors */
  3923. mask = BIT(DSI_PLL_UNLOCK_ERR) | BIT(DSI_FIFO_UNDERFLOW) |
  3924. BIT(DSI_FIFO_OVERFLOW);
  3925. dsi_display_mask_ctrl_error_interrupts(display, mask, true);
  3926. /* update the phy timings based on new mode */
  3927. display_for_each_ctrl(i, display) {
  3928. ctrl = &display->ctrl[i];
  3929. dsi_phy_update_phy_timings(ctrl->phy, &display->config);
  3930. }
  3931. /* back up existing rates to handle failure case */
  3932. bkp_freq.byte_clk_rate = m_ctrl->ctrl->clk_freq.byte_clk_rate;
  3933. bkp_freq.byte_intf_clk_rate = m_ctrl->ctrl->clk_freq.byte_intf_clk_rate;
  3934. bkp_freq.pix_clk_rate = m_ctrl->ctrl->clk_freq.pix_clk_rate;
  3935. bkp_freq.esc_clk_rate = m_ctrl->ctrl->clk_freq.esc_clk_rate;
  3936. rc = dsi_display_update_dsi_bitrate(display, mode->timing.clk_rate_hz);
  3937. if (rc) {
  3938. DSI_ERR("failed set link frequencies %d\n", rc);
  3939. goto exit;
  3940. }
  3941. /* calculate pipe delays */
  3942. _dsi_display_calc_pipe_delay(display, &delay, mode);
  3943. /* configure dynamic refresh ctrl registers */
  3944. display_for_each_ctrl(i, display) {
  3945. ctrl = &display->ctrl[i];
  3946. if (!ctrl->phy)
  3947. continue;
  3948. if (ctrl == m_ctrl)
  3949. dsi_phy_config_dynamic_refresh(ctrl->phy, &delay, true);
  3950. else
  3951. dsi_phy_config_dynamic_refresh(ctrl->phy, &delay,
  3952. false);
  3953. }
  3954. rc = _dsi_display_dyn_update_clks(display, &bkp_freq);
  3955. exit:
  3956. dsi_display_mask_ctrl_error_interrupts(display, mask, false);
  3957. dsi_display_clk_ctrl(display->dsi_clk_handle, DSI_ALL_CLKS,
  3958. DSI_CLK_OFF);
  3959. /* store newly calculated phy timings in mode private info */
  3960. dsi_phy_dyn_refresh_cache_phy_timings(m_ctrl->phy,
  3961. mode->priv_info->phy_timing_val,
  3962. mode->priv_info->phy_timing_len);
  3963. dsi_panel_release_panel_lock(display->panel);
  3964. return rc;
  3965. }
  3966. static int dsi_display_dynamic_clk_configure_cmd(struct dsi_display *display,
  3967. int clk_rate)
  3968. {
  3969. int rc = 0;
  3970. if (clk_rate <= 0) {
  3971. DSI_ERR("%s: bitrate should be greater than 0\n", __func__);
  3972. return -EINVAL;
  3973. }
  3974. if (clk_rate == display->cached_clk_rate) {
  3975. DSI_INFO("%s: ignore duplicated DSI clk setting\n", __func__);
  3976. return rc;
  3977. }
  3978. display->cached_clk_rate = clk_rate;
  3979. rc = dsi_display_update_dsi_bitrate(display, clk_rate);
  3980. if (!rc) {
  3981. DSI_DEBUG("%s: bit clk is ready to be configured to '%d'\n",
  3982. __func__, clk_rate);
  3983. atomic_set(&display->clkrate_change_pending, 1);
  3984. } else {
  3985. DSI_ERR("%s: Failed to prepare to configure '%d'. rc = %d\n",
  3986. __func__, clk_rate, rc);
  3987. /* Caching clock failed, so don't go on doing so. */
  3988. atomic_set(&display->clkrate_change_pending, 0);
  3989. display->cached_clk_rate = 0;
  3990. }
  3991. return rc;
  3992. }
  3993. static int dsi_display_dfps_update(struct dsi_display *display,
  3994. struct dsi_display_mode *dsi_mode)
  3995. {
  3996. struct dsi_mode_info *timing;
  3997. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3998. struct dsi_display_mode *panel_mode;
  3999. struct dsi_dfps_capabilities dfps_caps;
  4000. int rc = 0;
  4001. int i = 0;
  4002. struct dsi_dyn_clk_caps *dyn_clk_caps;
  4003. if (!display || !dsi_mode || !display->panel) {
  4004. DSI_ERR("Invalid params\n");
  4005. return -EINVAL;
  4006. }
  4007. timing = &dsi_mode->timing;
  4008. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  4009. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  4010. if (!dfps_caps.dfps_support && !dyn_clk_caps->maintain_const_fps) {
  4011. DSI_ERR("dfps or constant fps not supported\n");
  4012. return -ENOTSUPP;
  4013. }
  4014. if (dfps_caps.type == DSI_DFPS_IMMEDIATE_CLK) {
  4015. DSI_ERR("dfps clock method not supported\n");
  4016. return -ENOTSUPP;
  4017. }
  4018. /* For split DSI, update the clock master first */
  4019. DSI_DEBUG("configuring seamless dynamic fps\n\n");
  4020. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  4021. m_ctrl = &display->ctrl[display->clk_master_idx];
  4022. rc = dsi_ctrl_async_timing_update(m_ctrl->ctrl, timing);
  4023. if (rc) {
  4024. DSI_ERR("[%s] failed to dfps update host_%d, rc=%d\n",
  4025. display->name, i, rc);
  4026. goto error;
  4027. }
  4028. /* Update the rest of the controllers */
  4029. display_for_each_ctrl(i, display) {
  4030. ctrl = &display->ctrl[i];
  4031. if (!ctrl->ctrl || (ctrl == m_ctrl))
  4032. continue;
  4033. rc = dsi_ctrl_async_timing_update(ctrl->ctrl, timing);
  4034. if (rc) {
  4035. DSI_ERR("[%s] failed to dfps update host_%d, rc=%d\n",
  4036. display->name, i, rc);
  4037. goto error;
  4038. }
  4039. }
  4040. panel_mode = display->panel->cur_mode;
  4041. memcpy(panel_mode, dsi_mode, sizeof(*panel_mode));
  4042. /*
  4043. * dsi_mode_flags flags are used to communicate with other drm driver
  4044. * components, and are transient. They aren't inherently part of the
  4045. * display panel's mode and shouldn't be saved into the cached currently
  4046. * active mode.
  4047. */
  4048. panel_mode->dsi_mode_flags = 0;
  4049. error:
  4050. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  4051. return rc;
  4052. }
  4053. static int dsi_display_dfps_calc_front_porch(
  4054. u32 old_fps,
  4055. u32 new_fps,
  4056. u32 a_total,
  4057. u32 b_total,
  4058. u32 b_fp,
  4059. u32 *b_fp_out)
  4060. {
  4061. s32 b_fp_new;
  4062. int add_porches, diff;
  4063. if (!b_fp_out) {
  4064. DSI_ERR("Invalid params\n");
  4065. return -EINVAL;
  4066. }
  4067. if (!a_total || !new_fps) {
  4068. DSI_ERR("Invalid pixel total or new fps in mode request\n");
  4069. return -EINVAL;
  4070. }
  4071. /*
  4072. * Keep clock, other porches constant, use new fps, calc front porch
  4073. * new_vtotal = old_vtotal * (old_fps / new_fps )
  4074. * new_vfp - old_vfp = new_vtotal - old_vtotal
  4075. * new_vfp = old_vfp + old_vtotal * ((old_fps - new_fps)/ new_fps)
  4076. */
  4077. diff = abs(old_fps - new_fps);
  4078. add_porches = mult_frac(b_total, diff, new_fps);
  4079. if (old_fps > new_fps)
  4080. b_fp_new = b_fp + add_porches;
  4081. else
  4082. b_fp_new = b_fp - add_porches;
  4083. DSI_DEBUG("fps %u a %u b %u b_fp %u new_fp %d\n",
  4084. new_fps, a_total, b_total, b_fp, b_fp_new);
  4085. if (b_fp_new < 0) {
  4086. DSI_ERR("Invalid new_hfp calcluated%d\n", b_fp_new);
  4087. return -EINVAL;
  4088. }
  4089. /**
  4090. * TODO: To differentiate from clock method when communicating to the
  4091. * other components, perhaps we should set clk here to original value
  4092. */
  4093. *b_fp_out = b_fp_new;
  4094. return 0;
  4095. }
  4096. /**
  4097. * dsi_display_get_dfps_timing() - Get the new dfps values.
  4098. * @display: DSI display handle.
  4099. * @adj_mode: Mode value structure to be changed.
  4100. * It contains old timing values and latest fps value.
  4101. * New timing values are updated based on new fps.
  4102. * @curr_refresh_rate: Current fps rate.
  4103. * If zero , current fps rate is taken from
  4104. * display->panel->cur_mode.
  4105. * Return: error code.
  4106. */
  4107. static int dsi_display_get_dfps_timing(struct dsi_display *display,
  4108. struct dsi_display_mode *adj_mode,
  4109. u32 curr_refresh_rate)
  4110. {
  4111. struct dsi_dfps_capabilities dfps_caps;
  4112. struct dsi_display_mode per_ctrl_mode;
  4113. struct dsi_mode_info *timing;
  4114. struct dsi_ctrl *m_ctrl;
  4115. int rc = 0;
  4116. if (!display || !adj_mode) {
  4117. DSI_ERR("Invalid params\n");
  4118. return -EINVAL;
  4119. }
  4120. m_ctrl = display->ctrl[display->clk_master_idx].ctrl;
  4121. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  4122. if (!dfps_caps.dfps_support) {
  4123. DSI_ERR("dfps not supported by panel\n");
  4124. return -EINVAL;
  4125. }
  4126. per_ctrl_mode = *adj_mode;
  4127. adjust_timing_by_ctrl_count(display, &per_ctrl_mode);
  4128. if (!curr_refresh_rate) {
  4129. if (!dsi_display_is_seamless_dfps_possible(display,
  4130. &per_ctrl_mode, dfps_caps.type)) {
  4131. DSI_ERR("seamless dynamic fps not supported for mode\n");
  4132. return -EINVAL;
  4133. }
  4134. if (display->panel->cur_mode) {
  4135. curr_refresh_rate =
  4136. display->panel->cur_mode->timing.refresh_rate;
  4137. } else {
  4138. DSI_ERR("cur_mode is not initialized\n");
  4139. return -EINVAL;
  4140. }
  4141. }
  4142. /* TODO: Remove this direct reference to the dsi_ctrl */
  4143. timing = &per_ctrl_mode.timing;
  4144. switch (dfps_caps.type) {
  4145. case DSI_DFPS_IMMEDIATE_VFP:
  4146. rc = dsi_display_dfps_calc_front_porch(
  4147. curr_refresh_rate,
  4148. timing->refresh_rate,
  4149. dsi_h_total_dce(timing),
  4150. DSI_V_TOTAL(timing),
  4151. timing->v_front_porch,
  4152. &adj_mode->timing.v_front_porch);
  4153. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1, DSI_DFPS_IMMEDIATE_VFP,
  4154. curr_refresh_rate, timing->refresh_rate,
  4155. timing->v_front_porch, adj_mode->timing.v_front_porch);
  4156. break;
  4157. case DSI_DFPS_IMMEDIATE_HFP:
  4158. rc = dsi_display_dfps_calc_front_porch(
  4159. curr_refresh_rate,
  4160. timing->refresh_rate,
  4161. DSI_V_TOTAL(timing),
  4162. dsi_h_total_dce(timing),
  4163. timing->h_front_porch,
  4164. &adj_mode->timing.h_front_porch);
  4165. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2, DSI_DFPS_IMMEDIATE_HFP,
  4166. curr_refresh_rate, timing->refresh_rate,
  4167. timing->h_front_porch, adj_mode->timing.h_front_porch);
  4168. if (!rc)
  4169. adj_mode->timing.h_front_porch *= display->ctrl_count;
  4170. break;
  4171. default:
  4172. DSI_ERR("Unsupported DFPS mode %d\n", dfps_caps.type);
  4173. rc = -ENOTSUPP;
  4174. }
  4175. return rc;
  4176. }
  4177. static bool dsi_display_validate_mode_seamless(struct dsi_display *display,
  4178. struct dsi_display_mode *adj_mode)
  4179. {
  4180. int rc = 0;
  4181. if (!display || !adj_mode) {
  4182. DSI_ERR("Invalid params\n");
  4183. return false;
  4184. }
  4185. /* Currently the only seamless transition is dynamic fps */
  4186. rc = dsi_display_get_dfps_timing(display, adj_mode, 0);
  4187. if (rc) {
  4188. DSI_DEBUG("Dynamic FPS not supported for seamless\n");
  4189. } else {
  4190. DSI_DEBUG("Mode switch is seamless Dynamic FPS\n");
  4191. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_DFPS |
  4192. DSI_MODE_FLAG_VBLANK_PRE_MODESET;
  4193. }
  4194. return rc;
  4195. }
  4196. static void dsi_display_validate_dms_fps(struct dsi_display_mode *cur_mode,
  4197. struct dsi_display_mode *to_mode)
  4198. {
  4199. u32 cur_fps, to_fps;
  4200. u32 cur_h_active, to_h_active;
  4201. u32 cur_v_active, to_v_active;
  4202. cur_fps = cur_mode->timing.refresh_rate;
  4203. to_fps = to_mode->timing.refresh_rate;
  4204. cur_h_active = cur_mode->timing.h_active;
  4205. cur_v_active = cur_mode->timing.v_active;
  4206. to_h_active = to_mode->timing.h_active;
  4207. to_v_active = to_mode->timing.v_active;
  4208. if ((cur_h_active == to_h_active) && (cur_v_active == to_v_active) &&
  4209. (cur_fps != to_fps)) {
  4210. to_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS_FPS;
  4211. DSI_DEBUG("DMS Modeset with FPS change\n");
  4212. } else {
  4213. to_mode->dsi_mode_flags &= ~DSI_MODE_FLAG_DMS_FPS;
  4214. }
  4215. }
  4216. static int dsi_display_set_mode_sub(struct dsi_display *display,
  4217. struct dsi_display_mode *mode,
  4218. u32 flags)
  4219. {
  4220. int rc = 0, clk_rate = 0;
  4221. int i;
  4222. struct dsi_display_ctrl *ctrl;
  4223. struct dsi_display_ctrl *mctrl;
  4224. struct dsi_display_mode_priv_info *priv_info;
  4225. bool commit_phy_timing = false;
  4226. struct dsi_dyn_clk_caps *dyn_clk_caps;
  4227. priv_info = mode->priv_info;
  4228. if (!priv_info) {
  4229. DSI_ERR("[%s] failed to get private info of the display mode\n",
  4230. display->name);
  4231. return -EINVAL;
  4232. }
  4233. SDE_EVT32(mode->dsi_mode_flags, display->panel->panel_mode);
  4234. if (mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)
  4235. display->panel->panel_mode = DSI_OP_VIDEO_MODE;
  4236. else if (mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)
  4237. display->panel->panel_mode = DSI_OP_CMD_MODE;
  4238. rc = dsi_panel_get_host_cfg_for_mode(display->panel,
  4239. mode,
  4240. &display->config);
  4241. if (rc) {
  4242. DSI_ERR("[%s] failed to get host config for mode, rc=%d\n",
  4243. display->name, rc);
  4244. goto error;
  4245. }
  4246. memcpy(&display->config.lane_map, &display->lane_map,
  4247. sizeof(display->lane_map));
  4248. mctrl = &display->ctrl[display->clk_master_idx];
  4249. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  4250. if (mode->dsi_mode_flags &
  4251. (DSI_MODE_FLAG_DFPS | DSI_MODE_FLAG_VRR)) {
  4252. display_for_each_ctrl(i, display) {
  4253. ctrl = &display->ctrl[i];
  4254. if (!ctrl->ctrl || (ctrl != mctrl))
  4255. continue;
  4256. ctrl->ctrl->hw.ops.set_timing_db(&ctrl->ctrl->hw,
  4257. true);
  4258. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  4259. if ((ctrl->ctrl->version >= DSI_CTRL_VERSION_2_5) &&
  4260. (dyn_clk_caps->maintain_const_fps)) {
  4261. dsi_phy_dynamic_refresh_trigger_sel(ctrl->phy,
  4262. true);
  4263. }
  4264. }
  4265. rc = dsi_display_dfps_update(display, mode);
  4266. if (rc) {
  4267. DSI_ERR("[%s]DSI dfps update failed, rc=%d\n",
  4268. display->name, rc);
  4269. goto error;
  4270. }
  4271. display_for_each_ctrl(i, display) {
  4272. ctrl = &display->ctrl[i];
  4273. rc = dsi_ctrl_update_host_config(ctrl->ctrl,
  4274. &display->config, mode, mode->dsi_mode_flags,
  4275. display->dsi_clk_handle);
  4276. if (rc) {
  4277. DSI_ERR("failed to update ctrl config\n");
  4278. goto error;
  4279. }
  4280. }
  4281. if (priv_info->phy_timing_len) {
  4282. display_for_each_ctrl(i, display) {
  4283. ctrl = &display->ctrl[i];
  4284. rc = dsi_phy_set_timing_params(ctrl->phy,
  4285. priv_info->phy_timing_val,
  4286. priv_info->phy_timing_len,
  4287. commit_phy_timing);
  4288. if (rc)
  4289. DSI_ERR("Fail to add timing params\n");
  4290. }
  4291. }
  4292. if (!(mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK))
  4293. return rc;
  4294. }
  4295. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK) {
  4296. if (display->panel->panel_mode == DSI_OP_VIDEO_MODE) {
  4297. rc = dsi_display_dynamic_clk_switch_vid(display, mode);
  4298. if (rc)
  4299. DSI_ERR("dynamic clk change failed %d\n", rc);
  4300. /*
  4301. * skip rest of the opearations since
  4302. * dsi_display_dynamic_clk_switch_vid() already takes
  4303. * care of them.
  4304. */
  4305. return rc;
  4306. } else if (display->panel->panel_mode == DSI_OP_CMD_MODE) {
  4307. clk_rate = mode->timing.clk_rate_hz;
  4308. rc = dsi_display_dynamic_clk_configure_cmd(display,
  4309. clk_rate);
  4310. if (rc) {
  4311. DSI_ERR("Failed to configure dynamic clk\n");
  4312. return rc;
  4313. }
  4314. }
  4315. }
  4316. display_for_each_ctrl(i, display) {
  4317. ctrl = &display->ctrl[i];
  4318. rc = dsi_ctrl_update_host_config(ctrl->ctrl, &display->config,
  4319. mode, mode->dsi_mode_flags,
  4320. display->dsi_clk_handle);
  4321. if (rc) {
  4322. DSI_ERR("[%s] failed to update ctrl config, rc=%d\n",
  4323. display->name, rc);
  4324. goto error;
  4325. }
  4326. }
  4327. if ((mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) &&
  4328. (display->panel->panel_mode == DSI_OP_CMD_MODE)) {
  4329. u64 cur_bitclk = display->panel->cur_mode->timing.clk_rate_hz;
  4330. u64 to_bitclk = mode->timing.clk_rate_hz;
  4331. commit_phy_timing = true;
  4332. /* No need to set clkrate pending flag if clocks are same */
  4333. if ((!cur_bitclk && !to_bitclk) || (cur_bitclk != to_bitclk))
  4334. atomic_set(&display->clkrate_change_pending, 1);
  4335. dsi_display_validate_dms_fps(display->panel->cur_mode, mode);
  4336. }
  4337. if (priv_info->phy_timing_len) {
  4338. display_for_each_ctrl(i, display) {
  4339. ctrl = &display->ctrl[i];
  4340. rc = dsi_phy_set_timing_params(ctrl->phy,
  4341. priv_info->phy_timing_val,
  4342. priv_info->phy_timing_len,
  4343. commit_phy_timing);
  4344. if (rc)
  4345. DSI_ERR("failed to add DSI PHY timing params\n");
  4346. }
  4347. }
  4348. error:
  4349. return rc;
  4350. }
  4351. /**
  4352. * _dsi_display_dev_init - initializes the display device
  4353. * Initialization will acquire references to the resources required for the
  4354. * display hardware to function.
  4355. * @display: Handle to the display
  4356. * Returns: Zero on success
  4357. */
  4358. static int _dsi_display_dev_init(struct dsi_display *display)
  4359. {
  4360. int rc = 0;
  4361. if (!display) {
  4362. DSI_ERR("invalid display\n");
  4363. return -EINVAL;
  4364. }
  4365. if (!display->panel_node && !display->fw)
  4366. return 0;
  4367. mutex_lock(&display->display_lock);
  4368. display->parser = dsi_parser_get(&display->pdev->dev);
  4369. if (display->fw && display->parser)
  4370. display->parser_node = dsi_parser_get_head_node(
  4371. display->parser, display->fw->data,
  4372. display->fw->size);
  4373. rc = dsi_display_parse_dt(display);
  4374. if (rc) {
  4375. DSI_ERR("[%s] failed to parse dt, rc=%d\n", display->name, rc);
  4376. goto error;
  4377. }
  4378. rc = dsi_display_res_init(display);
  4379. if (rc) {
  4380. DSI_ERR("[%s] failed to initialize resources, rc=%d\n",
  4381. display->name, rc);
  4382. goto error;
  4383. }
  4384. error:
  4385. mutex_unlock(&display->display_lock);
  4386. return rc;
  4387. }
  4388. /**
  4389. * _dsi_display_dev_deinit - deinitializes the display device
  4390. * All the resources acquired during device init will be released.
  4391. * @display: Handle to the display
  4392. * Returns: Zero on success
  4393. */
  4394. static int _dsi_display_dev_deinit(struct dsi_display *display)
  4395. {
  4396. int rc = 0;
  4397. if (!display) {
  4398. DSI_ERR("invalid display\n");
  4399. return -EINVAL;
  4400. }
  4401. mutex_lock(&display->display_lock);
  4402. rc = dsi_display_res_deinit(display);
  4403. if (rc)
  4404. DSI_ERR("[%s] failed to deinitialize resource, rc=%d\n",
  4405. display->name, rc);
  4406. mutex_unlock(&display->display_lock);
  4407. return rc;
  4408. }
  4409. /**
  4410. * dsi_display_cont_splash_res_disable() - Disable resource votes added in probe
  4411. * @dsi_display: Pointer to dsi display
  4412. * Returns: Zero on success
  4413. */
  4414. int dsi_display_cont_splash_res_disable(void *dsi_display)
  4415. {
  4416. struct dsi_display *display = dsi_display;
  4417. int rc = 0;
  4418. /* Remove the panel vote that was added during dsi display probe */
  4419. rc = dsi_pwr_enable_regulator(&display->panel->power_info, false);
  4420. if (rc)
  4421. DSI_ERR("[%s] failed to disable vregs, rc=%d\n",
  4422. display->panel->name, rc);
  4423. return rc;
  4424. }
  4425. /**
  4426. * dsi_display_cont_splash_config() - Initialize resources for continuous splash
  4427. * @dsi_display: Pointer to dsi display
  4428. * Returns: Zero on success
  4429. */
  4430. int dsi_display_cont_splash_config(void *dsi_display)
  4431. {
  4432. struct dsi_display *display = dsi_display;
  4433. int rc = 0;
  4434. /* Vote for gdsc required to read register address space */
  4435. if (!display) {
  4436. DSI_ERR("invalid input display param\n");
  4437. return -EINVAL;
  4438. }
  4439. rc = pm_runtime_get_sync(display->drm_dev->dev);
  4440. if (rc < 0) {
  4441. DSI_ERR("failed to vote gdsc for continuous splash, rc=%d\n",
  4442. rc);
  4443. return rc;
  4444. }
  4445. mutex_lock(&display->display_lock);
  4446. display->is_cont_splash_enabled = true;
  4447. /* Update splash status for clock manager */
  4448. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4449. display->is_cont_splash_enabled);
  4450. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY, display->is_cont_splash_enabled);
  4451. /* Set up ctrl isr before enabling core clk */
  4452. dsi_display_ctrl_isr_configure(display, true);
  4453. /* Vote for Core clk and link clk. Votes on ctrl and phy
  4454. * regulator are inplicit from pre clk on callback
  4455. */
  4456. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  4457. DSI_ALL_CLKS, DSI_CLK_ON);
  4458. if (rc) {
  4459. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  4460. display->name, rc);
  4461. goto clk_manager_update;
  4462. }
  4463. mutex_unlock(&display->display_lock);
  4464. /* Set the current brightness level */
  4465. dsi_panel_bl_handoff(display->panel);
  4466. return rc;
  4467. clk_manager_update:
  4468. dsi_display_ctrl_isr_configure(display, false);
  4469. /* Update splash status for clock manager */
  4470. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4471. false);
  4472. pm_runtime_put_sync(display->drm_dev->dev);
  4473. display->is_cont_splash_enabled = false;
  4474. mutex_unlock(&display->display_lock);
  4475. return rc;
  4476. }
  4477. /**
  4478. * dsi_display_splash_res_cleanup() - cleanup for continuous splash
  4479. * @display: Pointer to dsi display
  4480. * Returns: Zero on success
  4481. */
  4482. int dsi_display_splash_res_cleanup(struct dsi_display *display)
  4483. {
  4484. int rc = 0;
  4485. if (!display->is_cont_splash_enabled)
  4486. return 0;
  4487. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  4488. DSI_ALL_CLKS, DSI_CLK_OFF);
  4489. if (rc)
  4490. DSI_ERR("[%s] failed to disable DSI link clocks, rc=%d\n",
  4491. display->name, rc);
  4492. pm_runtime_put_sync(display->drm_dev->dev);
  4493. display->is_cont_splash_enabled = false;
  4494. /* Update splash status for clock manager */
  4495. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4496. display->is_cont_splash_enabled);
  4497. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT, display->is_cont_splash_enabled);
  4498. return rc;
  4499. }
  4500. static int dsi_display_force_update_dsi_clk(struct dsi_display *display)
  4501. {
  4502. int rc = 0;
  4503. rc = dsi_display_link_clk_force_update_ctrl(display->dsi_clk_handle);
  4504. if (!rc) {
  4505. DSI_DEBUG("dsi bit clk has been configured to %d\n",
  4506. display->cached_clk_rate);
  4507. atomic_set(&display->clkrate_change_pending, 0);
  4508. } else {
  4509. DSI_ERR("Failed to configure dsi bit clock '%d'. rc = %d\n",
  4510. display->cached_clk_rate, rc);
  4511. }
  4512. return rc;
  4513. }
  4514. static int dsi_display_validate_split_link(struct dsi_display *display)
  4515. {
  4516. int i, rc = 0;
  4517. struct dsi_display_ctrl *ctrl;
  4518. struct dsi_host_common_cfg *host = &display->panel->host_config;
  4519. if (!host->split_link.enabled)
  4520. return 0;
  4521. display_for_each_ctrl(i, display) {
  4522. ctrl = &display->ctrl[i];
  4523. if (!ctrl->ctrl->split_link_supported) {
  4524. DSI_ERR("[%s] split link is not supported by hw\n",
  4525. display->name);
  4526. rc = -ENOTSUPP;
  4527. goto error;
  4528. }
  4529. set_bit(DSI_PHY_SPLIT_LINK, ctrl->phy->hw.feature_map);
  4530. host->split_link.panel_mode = display->panel->panel_mode;
  4531. }
  4532. DSI_DEBUG("Split link is enabled\n");
  4533. return 0;
  4534. error:
  4535. host->split_link.enabled = false;
  4536. return rc;
  4537. }
  4538. static int dsi_display_get_io_resources(struct msm_io_res *io_res, void *data)
  4539. {
  4540. int rc = 0;
  4541. struct dsi_display *display;
  4542. if (!data)
  4543. return -EINVAL;
  4544. rc = dsi_ctrl_get_io_resources(io_res);
  4545. if (rc)
  4546. goto end;
  4547. rc = dsi_phy_get_io_resources(io_res);
  4548. if (rc)
  4549. goto end;
  4550. display = (struct dsi_display *)data;
  4551. rc = dsi_panel_get_io_resources(display->panel, io_res);
  4552. end:
  4553. return rc;
  4554. }
  4555. static int dsi_display_pre_release(void *data)
  4556. {
  4557. struct dsi_display *display;
  4558. if (!data)
  4559. return -EINVAL;
  4560. display = (struct dsi_display *)data;
  4561. mutex_lock(&display->display_lock);
  4562. display->hw_ownership = false;
  4563. mutex_unlock(&display->display_lock);
  4564. dsi_display_ctrl_irq_update(display, false);
  4565. return 0;
  4566. }
  4567. static int dsi_display_pre_acquire(void *data)
  4568. {
  4569. struct dsi_display *display;
  4570. if (!data)
  4571. return -EINVAL;
  4572. display = (struct dsi_display *)data;
  4573. mutex_lock(&display->display_lock);
  4574. display->hw_ownership = true;
  4575. mutex_unlock(&display->display_lock);
  4576. dsi_display_ctrl_irq_update((struct dsi_display *)data, true);
  4577. return 0;
  4578. }
  4579. /**
  4580. * dsi_display_bind - bind dsi device with controlling device
  4581. * @dev: Pointer to base of platform device
  4582. * @master: Pointer to container of drm device
  4583. * @data: Pointer to private data
  4584. * Returns: Zero on success
  4585. */
  4586. static int dsi_display_bind(struct device *dev,
  4587. struct device *master,
  4588. void *data)
  4589. {
  4590. struct dsi_display_ctrl *display_ctrl;
  4591. struct drm_device *drm;
  4592. struct dsi_display *display;
  4593. struct dsi_clk_info info;
  4594. struct clk_ctrl_cb clk_cb;
  4595. void *handle = NULL;
  4596. struct platform_device *pdev = to_platform_device(dev);
  4597. char *client1 = "dsi_clk_client";
  4598. char *client2 = "mdp_event_client";
  4599. struct msm_vm_ops vm_event_ops = {
  4600. .vm_get_io_resources = dsi_display_get_io_resources,
  4601. .vm_pre_hw_release = dsi_display_pre_release,
  4602. .vm_post_hw_acquire = dsi_display_pre_acquire,
  4603. };
  4604. int i, rc = 0;
  4605. if (!dev || !pdev || !master) {
  4606. DSI_ERR("invalid param(s), dev %pK, pdev %pK, master %pK\n",
  4607. dev, pdev, master);
  4608. return -EINVAL;
  4609. }
  4610. drm = dev_get_drvdata(master);
  4611. display = platform_get_drvdata(pdev);
  4612. if (!drm || !display) {
  4613. DSI_ERR("invalid param(s), drm %pK, display %pK\n",
  4614. drm, display);
  4615. return -EINVAL;
  4616. }
  4617. if (!display->panel_node && !display->fw)
  4618. return 0;
  4619. if (!display->fw)
  4620. display->name = display->panel_node->name;
  4621. /* defer bind if ext bridge driver is not loaded */
  4622. if (display->panel && display->panel->host_config.ext_bridge_mode) {
  4623. for (i = 0; i < display->ext_bridge_cnt; i++) {
  4624. if (!of_drm_find_bridge(
  4625. display->ext_bridge[i].node_of)) {
  4626. DSI_DEBUG("defer for bridge[%d] %s\n", i,
  4627. display->ext_bridge[i].node_of->full_name);
  4628. return -EPROBE_DEFER;
  4629. }
  4630. }
  4631. }
  4632. mutex_lock(&display->display_lock);
  4633. rc = dsi_display_validate_split_link(display);
  4634. if (rc) {
  4635. DSI_ERR("[%s] split link validation failed, rc=%d\n",
  4636. display->name, rc);
  4637. goto error;
  4638. }
  4639. rc = dsi_display_debugfs_init(display);
  4640. if (rc) {
  4641. DSI_ERR("[%s] debugfs init failed, rc=%d\n", display->name, rc);
  4642. goto error;
  4643. }
  4644. atomic_set(&display->clkrate_change_pending, 0);
  4645. display->cached_clk_rate = 0;
  4646. memset(&info, 0x0, sizeof(info));
  4647. display_for_each_ctrl(i, display) {
  4648. display_ctrl = &display->ctrl[i];
  4649. rc = dsi_ctrl_drv_init(display_ctrl->ctrl, display->root);
  4650. if (rc) {
  4651. DSI_ERR("[%s] failed to initialize ctrl[%d], rc=%d\n",
  4652. display->name, i, rc);
  4653. goto error_ctrl_deinit;
  4654. }
  4655. display_ctrl->ctrl->horiz_index = i;
  4656. rc = dsi_phy_drv_init(display_ctrl->phy);
  4657. if (rc) {
  4658. DSI_ERR("[%s] Failed to initialize phy[%d], rc=%d\n",
  4659. display->name, i, rc);
  4660. (void)dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4661. goto error_ctrl_deinit;
  4662. }
  4663. display_ctrl->ctrl->dma_cmd_workq = display->dma_cmd_workq;
  4664. memcpy(&info.c_clks[i],
  4665. (&display_ctrl->ctrl->clk_info.core_clks),
  4666. sizeof(struct dsi_core_clk_info));
  4667. memcpy(&info.l_hs_clks[i],
  4668. (&display_ctrl->ctrl->clk_info.hs_link_clks),
  4669. sizeof(struct dsi_link_hs_clk_info));
  4670. memcpy(&info.l_lp_clks[i],
  4671. (&display_ctrl->ctrl->clk_info.lp_link_clks),
  4672. sizeof(struct dsi_link_lp_clk_info));
  4673. info.c_clks[i].drm = drm;
  4674. info.ctrl_index[i] = display_ctrl->ctrl->cell_index;
  4675. }
  4676. info.pre_clkoff_cb = dsi_pre_clkoff_cb;
  4677. info.pre_clkon_cb = dsi_pre_clkon_cb;
  4678. info.post_clkoff_cb = dsi_post_clkoff_cb;
  4679. info.post_clkon_cb = dsi_post_clkon_cb;
  4680. info.phy_config_cb = dsi_display_phy_configure;
  4681. info.phy_pll_toggle_cb = dsi_display_phy_pll_toggle;
  4682. info.priv_data = display;
  4683. info.master_ndx = display->clk_master_idx;
  4684. info.dsi_ctrl_count = display->ctrl_count;
  4685. snprintf(info.name, MAX_STRING_LEN,
  4686. "DSI_MNGR-%s", display->name);
  4687. display->clk_mngr = dsi_display_clk_mngr_register(&info);
  4688. if (IS_ERR_OR_NULL(display->clk_mngr)) {
  4689. rc = PTR_ERR(display->clk_mngr);
  4690. display->clk_mngr = NULL;
  4691. DSI_ERR("dsi clock registration failed, rc = %d\n", rc);
  4692. goto error_ctrl_deinit;
  4693. }
  4694. handle = dsi_register_clk_handle(display->clk_mngr, client1);
  4695. if (IS_ERR_OR_NULL(handle)) {
  4696. rc = PTR_ERR(handle);
  4697. DSI_ERR("failed to register %s client, rc = %d\n",
  4698. client1, rc);
  4699. goto error_clk_deinit;
  4700. } else {
  4701. display->dsi_clk_handle = handle;
  4702. }
  4703. handle = dsi_register_clk_handle(display->clk_mngr, client2);
  4704. if (IS_ERR_OR_NULL(handle)) {
  4705. rc = PTR_ERR(handle);
  4706. DSI_ERR("failed to register %s client, rc = %d\n",
  4707. client2, rc);
  4708. goto error_clk_client_deinit;
  4709. } else {
  4710. display->mdp_clk_handle = handle;
  4711. }
  4712. clk_cb.priv = display;
  4713. clk_cb.dsi_clk_cb = dsi_display_clk_ctrl_cb;
  4714. display_for_each_ctrl(i, display) {
  4715. display_ctrl = &display->ctrl[i];
  4716. rc = dsi_ctrl_clk_cb_register(display_ctrl->ctrl, &clk_cb);
  4717. if (rc) {
  4718. DSI_ERR("[%s] failed to register ctrl clk_cb[%d], rc=%d\n",
  4719. display->name, i, rc);
  4720. goto error_ctrl_deinit;
  4721. }
  4722. rc = dsi_phy_clk_cb_register(display_ctrl->phy, &clk_cb);
  4723. if (rc) {
  4724. DSI_ERR("[%s] failed to register phy clk_cb[%d], rc=%d\n",
  4725. display->name, i, rc);
  4726. goto error_ctrl_deinit;
  4727. }
  4728. }
  4729. dsi_display_update_byte_intf_div(display);
  4730. rc = dsi_display_mipi_host_init(display);
  4731. if (rc) {
  4732. DSI_ERR("[%s] failed to initialize mipi host, rc=%d\n",
  4733. display->name, rc);
  4734. goto error_ctrl_deinit;
  4735. }
  4736. rc = dsi_panel_drv_init(display->panel, &display->host);
  4737. if (rc) {
  4738. if (rc != -EPROBE_DEFER)
  4739. DSI_ERR("[%s] failed to initialize panel driver, rc=%d\n",
  4740. display->name, rc);
  4741. goto error_host_deinit;
  4742. }
  4743. DSI_INFO("Successfully bind display panel '%s'\n", display->name);
  4744. display->drm_dev = drm;
  4745. display_for_each_ctrl(i, display) {
  4746. display_ctrl = &display->ctrl[i];
  4747. if (!display_ctrl->phy || !display_ctrl->ctrl)
  4748. continue;
  4749. display_ctrl->ctrl->drm_dev = drm;
  4750. rc = dsi_phy_set_clk_freq(display_ctrl->phy,
  4751. &display_ctrl->ctrl->clk_freq);
  4752. if (rc) {
  4753. DSI_ERR("[%s] failed to set phy clk freq, rc=%d\n",
  4754. display->name, rc);
  4755. goto error;
  4756. }
  4757. }
  4758. msm_register_vm_event(master, dev, &vm_event_ops, (void *)display);
  4759. goto error;
  4760. error_host_deinit:
  4761. (void)dsi_display_mipi_host_deinit(display);
  4762. error_clk_client_deinit:
  4763. (void)dsi_deregister_clk_handle(display->dsi_clk_handle);
  4764. error_clk_deinit:
  4765. (void)dsi_display_clk_mngr_deregister(display->clk_mngr);
  4766. error_ctrl_deinit:
  4767. for (i = i - 1; i >= 0; i--) {
  4768. display_ctrl = &display->ctrl[i];
  4769. (void)dsi_phy_drv_deinit(display_ctrl->phy);
  4770. (void)dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4771. dsi_ctrl_put(display_ctrl->ctrl);
  4772. dsi_phy_put(display_ctrl->phy);
  4773. }
  4774. (void)dsi_display_debugfs_deinit(display);
  4775. error:
  4776. mutex_unlock(&display->display_lock);
  4777. return rc;
  4778. }
  4779. /**
  4780. * dsi_display_unbind - unbind dsi from controlling device
  4781. * @dev: Pointer to base of platform device
  4782. * @master: Pointer to container of drm device
  4783. * @data: Pointer to private data
  4784. */
  4785. static void dsi_display_unbind(struct device *dev,
  4786. struct device *master, void *data)
  4787. {
  4788. struct dsi_display_ctrl *display_ctrl;
  4789. struct dsi_display *display;
  4790. struct platform_device *pdev = to_platform_device(dev);
  4791. int i, rc = 0;
  4792. if (!dev || !pdev || !master) {
  4793. DSI_ERR("invalid param(s)\n");
  4794. return;
  4795. }
  4796. display = platform_get_drvdata(pdev);
  4797. if (!display || !display->panel_node) {
  4798. DSI_ERR("invalid display\n");
  4799. return;
  4800. }
  4801. mutex_lock(&display->display_lock);
  4802. rc = dsi_display_mipi_host_deinit(display);
  4803. if (rc)
  4804. DSI_ERR("[%s] failed to deinit mipi hosts, rc=%d\n",
  4805. display->name,
  4806. rc);
  4807. display_for_each_ctrl(i, display) {
  4808. display_ctrl = &display->ctrl[i];
  4809. rc = dsi_phy_drv_deinit(display_ctrl->phy);
  4810. if (rc)
  4811. DSI_ERR("[%s] failed to deinit phy%d driver, rc=%d\n",
  4812. display->name, i, rc);
  4813. display->ctrl->ctrl->dma_cmd_workq = NULL;
  4814. rc = dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4815. if (rc)
  4816. DSI_ERR("[%s] failed to deinit ctrl%d driver, rc=%d\n",
  4817. display->name, i, rc);
  4818. }
  4819. atomic_set(&display->clkrate_change_pending, 0);
  4820. (void)dsi_display_debugfs_deinit(display);
  4821. mutex_unlock(&display->display_lock);
  4822. }
  4823. static const struct component_ops dsi_display_comp_ops = {
  4824. .bind = dsi_display_bind,
  4825. .unbind = dsi_display_unbind,
  4826. };
  4827. static struct platform_driver dsi_display_driver = {
  4828. .probe = dsi_display_dev_probe,
  4829. .remove = dsi_display_dev_remove,
  4830. .driver = {
  4831. .name = "msm-dsi-display",
  4832. .of_match_table = dsi_display_dt_match,
  4833. .suppress_bind_attrs = true,
  4834. },
  4835. };
  4836. static int dsi_display_init(struct dsi_display *display)
  4837. {
  4838. int rc = 0;
  4839. struct platform_device *pdev = display->pdev;
  4840. mutex_init(&display->display_lock);
  4841. rc = _dsi_display_dev_init(display);
  4842. if (rc) {
  4843. DSI_ERR("device init failed, rc=%d\n", rc);
  4844. goto end;
  4845. }
  4846. /*
  4847. * Vote on panel regulator is added to make sure panel regulators
  4848. * are ON for cont-splash enabled usecase.
  4849. * This panel regulator vote will be removed only in:
  4850. * 1) device suspend when cont-splash is enabled.
  4851. * 2) cont_splash_res_disable() when cont-splash is disabled.
  4852. * For GKI, adding this vote will make sure that sync_state
  4853. * kernel driver doesn't disable the panel regulators after
  4854. * dsi probe is complete.
  4855. */
  4856. if (display->panel) {
  4857. rc = dsi_pwr_enable_regulator(&display->panel->power_info,
  4858. true);
  4859. if (rc) {
  4860. DSI_ERR("[%s] failed to enable vregs, rc=%d\n",
  4861. display->panel->name, rc);
  4862. return rc;
  4863. }
  4864. }
  4865. rc = component_add(&pdev->dev, &dsi_display_comp_ops);
  4866. if (rc)
  4867. DSI_ERR("component add failed, rc=%d\n", rc);
  4868. DSI_DEBUG("component add success: %s\n", display->name);
  4869. end:
  4870. return rc;
  4871. }
  4872. static void dsi_display_firmware_display(const struct firmware *fw,
  4873. void *context)
  4874. {
  4875. struct dsi_display *display = context;
  4876. if (fw) {
  4877. DSI_INFO("reading data from firmware, size=%zd\n",
  4878. fw->size);
  4879. display->fw = fw;
  4880. if (!strcmp(display->display_type, "primary"))
  4881. display->name = "dsi_firmware_display";
  4882. else if (!strcmp(display->display_type, "secondary"))
  4883. display->name = "dsi_firmware_display_secondary";
  4884. } else {
  4885. DSI_INFO("no firmware available, fallback to device node\n");
  4886. }
  4887. if (dsi_display_init(display))
  4888. return;
  4889. DSI_DEBUG("success\n");
  4890. }
  4891. int dsi_display_dev_probe(struct platform_device *pdev)
  4892. {
  4893. struct dsi_display *display = NULL;
  4894. struct device_node *node = NULL, *panel_node = NULL, *mdp_node = NULL;
  4895. int rc = 0, index = DSI_PRIMARY;
  4896. bool firm_req = false;
  4897. struct dsi_display_boot_param *boot_disp;
  4898. if (!pdev || !pdev->dev.of_node) {
  4899. DSI_ERR("pdev not found\n");
  4900. rc = -ENODEV;
  4901. goto end;
  4902. }
  4903. display = devm_kzalloc(&pdev->dev, sizeof(*display), GFP_KERNEL);
  4904. if (!display) {
  4905. rc = -ENOMEM;
  4906. goto end;
  4907. }
  4908. display->dma_cmd_workq = create_singlethread_workqueue(
  4909. "dsi_dma_cmd_workq");
  4910. if (!display->dma_cmd_workq) {
  4911. DSI_ERR("failed to create work queue\n");
  4912. rc = -EINVAL;
  4913. goto end;
  4914. }
  4915. mdp_node = of_parse_phandle(pdev->dev.of_node, "qcom,mdp", 0);
  4916. if (!mdp_node) {
  4917. DSI_ERR("mdp_node not found\n");
  4918. rc = -ENODEV;
  4919. goto end;
  4920. }
  4921. display->trusted_vm_env = of_property_read_bool(mdp_node,
  4922. "qcom,sde-trusted-vm-env");
  4923. if (display->trusted_vm_env)
  4924. DSI_INFO("Display enabled with trusted vm path\n");
  4925. /* initialize panel id to UINT64_MAX */
  4926. display->panel_id = ~0x0;
  4927. display->display_type = of_get_property(pdev->dev.of_node,
  4928. "label", NULL);
  4929. if (!display->display_type)
  4930. display->display_type = "primary";
  4931. if (!strcmp(display->display_type, "secondary"))
  4932. index = DSI_SECONDARY;
  4933. boot_disp = &boot_displays[index];
  4934. node = pdev->dev.of_node;
  4935. if (boot_disp->boot_disp_en) {
  4936. /* The panel name should be same as UEFI name index */
  4937. panel_node = of_find_node_by_name(mdp_node, boot_disp->name);
  4938. if (!panel_node)
  4939. DSI_WARN("panel_node %s not found\n", boot_disp->name);
  4940. } else {
  4941. panel_node = of_parse_phandle(node,
  4942. "qcom,dsi-default-panel", 0);
  4943. if (!panel_node)
  4944. DSI_WARN("default panel not found\n");
  4945. }
  4946. boot_disp->node = pdev->dev.of_node;
  4947. boot_disp->disp = display;
  4948. display->panel_node = panel_node;
  4949. display->pdev = pdev;
  4950. display->boot_disp = boot_disp;
  4951. dsi_display_parse_cmdline_topology(display, index);
  4952. platform_set_drvdata(pdev, display);
  4953. rc = dsi_display_validate_res(display);
  4954. if (rc) {
  4955. /*
  4956. * Display's bailing out without probe deferral must register its
  4957. * components to complete MDSS binding. Scheduled to be fixed in the future
  4958. * with dynamic component binding.
  4959. */
  4960. if (rc == -EBUSY) {
  4961. int ret = component_add(&pdev->dev,
  4962. &dsi_display_comp_ops);
  4963. if (ret)
  4964. DSI_ERR(
  4965. "component add failed for display type: %s, rc=%d\n"
  4966. , display->type, ret);
  4967. }
  4968. goto end;
  4969. }
  4970. /* initialize display in firmware callback */
  4971. if (!boot_disp->boot_disp_en &&
  4972. IS_ENABLED(CONFIG_DSI_PARSER)) {
  4973. if (!strcmp(display->display_type, "primary"))
  4974. firm_req = !request_firmware_nowait(
  4975. THIS_MODULE, 1, "dsi_prop",
  4976. &pdev->dev, GFP_KERNEL, display,
  4977. dsi_display_firmware_display);
  4978. else if (!strcmp(display->display_type, "secondary"))
  4979. firm_req = !request_firmware_nowait(
  4980. THIS_MODULE, 1, "dsi_prop_sec",
  4981. &pdev->dev, GFP_KERNEL, display,
  4982. dsi_display_firmware_display);
  4983. }
  4984. if (!firm_req) {
  4985. rc = dsi_display_init(display);
  4986. if (rc)
  4987. goto end;
  4988. }
  4989. return 0;
  4990. end:
  4991. if (display)
  4992. devm_kfree(&pdev->dev, display);
  4993. return rc;
  4994. }
  4995. int dsi_display_dev_remove(struct platform_device *pdev)
  4996. {
  4997. int rc = 0, i = 0;
  4998. struct dsi_display *display;
  4999. struct dsi_display_ctrl *ctrl;
  5000. if (!pdev) {
  5001. DSI_ERR("Invalid device\n");
  5002. return -EINVAL;
  5003. }
  5004. display = platform_get_drvdata(pdev);
  5005. /* decrement ref count */
  5006. of_node_put(display->panel_node);
  5007. if (display->dma_cmd_workq) {
  5008. flush_workqueue(display->dma_cmd_workq);
  5009. destroy_workqueue(display->dma_cmd_workq);
  5010. display->dma_cmd_workq = NULL;
  5011. display_for_each_ctrl(i, display) {
  5012. ctrl = &display->ctrl[i];
  5013. if (!ctrl->ctrl)
  5014. continue;
  5015. ctrl->ctrl->dma_cmd_workq = NULL;
  5016. }
  5017. }
  5018. (void)_dsi_display_dev_deinit(display);
  5019. platform_set_drvdata(pdev, NULL);
  5020. devm_kfree(&pdev->dev, display);
  5021. return rc;
  5022. }
  5023. int dsi_display_get_num_of_displays(void)
  5024. {
  5025. int i, count = 0;
  5026. for (i = 0; i < MAX_DSI_ACTIVE_DISPLAY; i++) {
  5027. struct dsi_display *display = boot_displays[i].disp;
  5028. if ((display && display->panel_node) ||
  5029. (display && display->fw))
  5030. count++;
  5031. }
  5032. return count;
  5033. }
  5034. int dsi_display_get_active_displays(void **display_array, u32 max_display_count)
  5035. {
  5036. int index = 0, count = 0;
  5037. if (!display_array || !max_display_count) {
  5038. DSI_ERR("invalid params\n");
  5039. return 0;
  5040. }
  5041. for (index = 0; index < MAX_DSI_ACTIVE_DISPLAY; index++) {
  5042. struct dsi_display *display = boot_displays[index].disp;
  5043. if ((display && display->panel_node) ||
  5044. (display && display->fw))
  5045. display_array[count++] = display;
  5046. }
  5047. return count;
  5048. }
  5049. void dsi_display_set_active_state(struct dsi_display *display, bool is_active)
  5050. {
  5051. if (!display)
  5052. return;
  5053. mutex_lock(&display->display_lock);
  5054. display->is_active = is_active;
  5055. mutex_unlock(&display->display_lock);
  5056. }
  5057. int dsi_display_drm_bridge_init(struct dsi_display *display,
  5058. struct drm_encoder *enc)
  5059. {
  5060. int rc = 0;
  5061. struct dsi_bridge *bridge;
  5062. struct msm_drm_private *priv = NULL;
  5063. if (!display || !display->drm_dev || !enc) {
  5064. DSI_ERR("invalid param(s)\n");
  5065. return -EINVAL;
  5066. }
  5067. mutex_lock(&display->display_lock);
  5068. priv = display->drm_dev->dev_private;
  5069. if (!priv) {
  5070. DSI_ERR("Private data is not present\n");
  5071. rc = -EINVAL;
  5072. goto error;
  5073. }
  5074. if (display->bridge) {
  5075. DSI_ERR("display is already initialize\n");
  5076. goto error;
  5077. }
  5078. bridge = dsi_drm_bridge_init(display, display->drm_dev, enc);
  5079. if (IS_ERR_OR_NULL(bridge)) {
  5080. rc = PTR_ERR(bridge);
  5081. DSI_ERR("[%s] brige init failed, %d\n", display->name, rc);
  5082. goto error;
  5083. }
  5084. display->bridge = bridge;
  5085. priv->bridges[priv->num_bridges++] = &bridge->base;
  5086. if (display->tx_cmd_buf == NULL) {
  5087. rc = dsi_host_alloc_cmd_tx_buffer(display);
  5088. if (rc)
  5089. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  5090. }
  5091. error:
  5092. mutex_unlock(&display->display_lock);
  5093. return rc;
  5094. }
  5095. int dsi_display_drm_bridge_deinit(struct dsi_display *display)
  5096. {
  5097. int rc = 0;
  5098. if (!display) {
  5099. DSI_ERR("Invalid params\n");
  5100. return -EINVAL;
  5101. }
  5102. mutex_lock(&display->display_lock);
  5103. dsi_drm_bridge_cleanup(display->bridge);
  5104. display->bridge = NULL;
  5105. mutex_unlock(&display->display_lock);
  5106. return rc;
  5107. }
  5108. /* Hook functions to call external connector, pointer validation is
  5109. * done in dsi_display_drm_ext_bridge_init.
  5110. */
  5111. static enum drm_connector_status dsi_display_drm_ext_detect(
  5112. struct drm_connector *connector,
  5113. bool force,
  5114. void *disp)
  5115. {
  5116. struct dsi_display *display = disp;
  5117. return display->ext_conn->funcs->detect(display->ext_conn, force);
  5118. }
  5119. static int dsi_display_drm_ext_get_modes(
  5120. struct drm_connector *connector, void *disp,
  5121. const struct msm_resource_caps_info *avail_res)
  5122. {
  5123. struct dsi_display *display = disp;
  5124. struct drm_display_mode *pmode, *pt;
  5125. int count;
  5126. /* if there are modes defined in panel, ignore external modes */
  5127. if (display->panel->num_timing_nodes)
  5128. return dsi_connector_get_modes(connector, disp, avail_res);
  5129. count = display->ext_conn->helper_private->get_modes(
  5130. display->ext_conn);
  5131. list_for_each_entry_safe(pmode, pt,
  5132. &display->ext_conn->probed_modes, head) {
  5133. list_move_tail(&pmode->head, &connector->probed_modes);
  5134. }
  5135. connector->display_info = display->ext_conn->display_info;
  5136. return count;
  5137. }
  5138. static enum drm_mode_status dsi_display_drm_ext_mode_valid(
  5139. struct drm_connector *connector,
  5140. struct drm_display_mode *mode,
  5141. void *disp, const struct msm_resource_caps_info *avail_res)
  5142. {
  5143. struct dsi_display *display = disp;
  5144. enum drm_mode_status status;
  5145. /* always do internal mode_valid check */
  5146. status = dsi_conn_mode_valid(connector, mode, disp, avail_res);
  5147. if (status != MODE_OK)
  5148. return status;
  5149. return display->ext_conn->helper_private->mode_valid(
  5150. display->ext_conn, mode);
  5151. }
  5152. static int dsi_display_drm_ext_atomic_check(struct drm_connector *connector,
  5153. void *disp,
  5154. struct drm_atomic_state *state)
  5155. {
  5156. struct dsi_display *display = disp;
  5157. struct drm_connector_state *c_state;
  5158. c_state = drm_atomic_get_new_connector_state(state, connector);
  5159. return display->ext_conn->helper_private->atomic_check(
  5160. display->ext_conn, state);
  5161. }
  5162. static int dsi_display_ext_get_info(struct drm_connector *connector,
  5163. struct msm_display_info *info, void *disp)
  5164. {
  5165. struct dsi_display *display;
  5166. int i;
  5167. if (!info || !disp) {
  5168. DSI_ERR("invalid params\n");
  5169. return -EINVAL;
  5170. }
  5171. display = disp;
  5172. if (!display->panel) {
  5173. DSI_ERR("invalid display panel\n");
  5174. return -EINVAL;
  5175. }
  5176. mutex_lock(&display->display_lock);
  5177. memset(info, 0, sizeof(struct msm_display_info));
  5178. info->intf_type = DRM_MODE_CONNECTOR_DSI;
  5179. info->num_of_h_tiles = display->ctrl_count;
  5180. for (i = 0; i < info->num_of_h_tiles; i++)
  5181. info->h_tile_instance[i] = display->ctrl[i].ctrl->cell_index;
  5182. info->is_connected = connector->status != connector_status_disconnected;
  5183. if (!strcmp(display->display_type, "primary"))
  5184. info->display_type = SDE_CONNECTOR_PRIMARY;
  5185. else if (!strcmp(display->display_type, "secondary"))
  5186. info->display_type = SDE_CONNECTOR_SECONDARY;
  5187. info->capabilities |= (MSM_DISPLAY_CAP_VID_MODE |
  5188. MSM_DISPLAY_CAP_EDID | MSM_DISPLAY_CAP_HOT_PLUG);
  5189. info->curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  5190. mutex_unlock(&display->display_lock);
  5191. return 0;
  5192. }
  5193. static int dsi_display_ext_get_mode_info(struct drm_connector *connector,
  5194. const struct drm_display_mode *drm_mode,
  5195. struct msm_mode_info *mode_info,
  5196. void *display, const struct msm_resource_caps_info *avail_res)
  5197. {
  5198. struct msm_display_topology *topology;
  5199. if (!drm_mode || !mode_info ||
  5200. !avail_res || !avail_res->max_mixer_width)
  5201. return -EINVAL;
  5202. memset(mode_info, 0, sizeof(*mode_info));
  5203. mode_info->frame_rate = drm_mode_vrefresh(drm_mode);
  5204. mode_info->vtotal = drm_mode->vtotal;
  5205. topology = &mode_info->topology;
  5206. topology->num_lm = (avail_res->max_mixer_width
  5207. <= drm_mode->hdisplay) ? 2 : 1;
  5208. topology->num_enc = 0;
  5209. topology->num_intf = topology->num_lm;
  5210. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_NONE;
  5211. return 0;
  5212. }
  5213. static struct dsi_display_ext_bridge *dsi_display_ext_get_bridge(
  5214. struct drm_bridge *bridge)
  5215. {
  5216. struct msm_drm_private *priv;
  5217. struct sde_kms *sde_kms;
  5218. struct drm_connector *conn;
  5219. struct drm_connector_list_iter conn_iter;
  5220. struct sde_connector *sde_conn;
  5221. struct dsi_display *display;
  5222. struct dsi_display_ext_bridge *dsi_bridge = NULL;
  5223. int i;
  5224. if (!bridge || !bridge->encoder) {
  5225. SDE_ERROR("invalid argument\n");
  5226. return NULL;
  5227. }
  5228. priv = bridge->dev->dev_private;
  5229. sde_kms = to_sde_kms(priv->kms);
  5230. drm_connector_list_iter_begin(sde_kms->dev, &conn_iter);
  5231. drm_for_each_connector_iter(conn, &conn_iter) {
  5232. sde_conn = to_sde_connector(conn);
  5233. if (sde_conn->encoder == bridge->encoder) {
  5234. display = sde_conn->display;
  5235. display_for_each_ctrl(i, display) {
  5236. if (display->ext_bridge[i].bridge == bridge) {
  5237. dsi_bridge = &display->ext_bridge[i];
  5238. break;
  5239. }
  5240. }
  5241. }
  5242. }
  5243. drm_connector_list_iter_end(&conn_iter);
  5244. return dsi_bridge;
  5245. }
  5246. static void dsi_display_drm_ext_adjust_timing(
  5247. const struct dsi_display *display,
  5248. struct drm_display_mode *mode)
  5249. {
  5250. mode->hdisplay /= display->ctrl_count;
  5251. mode->hsync_start /= display->ctrl_count;
  5252. mode->hsync_end /= display->ctrl_count;
  5253. mode->htotal /= display->ctrl_count;
  5254. mode->hskew /= display->ctrl_count;
  5255. mode->clock /= display->ctrl_count;
  5256. }
  5257. static enum drm_mode_status dsi_display_drm_ext_bridge_mode_valid(
  5258. struct drm_bridge *bridge,
  5259. const struct drm_display_info *info,
  5260. const struct drm_display_mode *mode)
  5261. {
  5262. struct dsi_display_ext_bridge *ext_bridge;
  5263. struct drm_display_mode tmp;
  5264. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5265. if (!ext_bridge)
  5266. return MODE_ERROR;
  5267. tmp = *mode;
  5268. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5269. return ext_bridge->orig_funcs->mode_valid(bridge, info, &tmp);
  5270. }
  5271. static bool dsi_display_drm_ext_bridge_mode_fixup(
  5272. struct drm_bridge *bridge,
  5273. const struct drm_display_mode *mode,
  5274. struct drm_display_mode *adjusted_mode)
  5275. {
  5276. struct dsi_display_ext_bridge *ext_bridge;
  5277. struct drm_display_mode tmp;
  5278. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5279. if (!ext_bridge)
  5280. return false;
  5281. tmp = *mode;
  5282. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5283. return ext_bridge->orig_funcs->mode_fixup(bridge, &tmp, &tmp);
  5284. }
  5285. static void dsi_display_drm_ext_bridge_mode_set(
  5286. struct drm_bridge *bridge,
  5287. const struct drm_display_mode *mode,
  5288. const struct drm_display_mode *adjusted_mode)
  5289. {
  5290. struct dsi_display_ext_bridge *ext_bridge;
  5291. struct drm_display_mode tmp;
  5292. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5293. if (!ext_bridge)
  5294. return;
  5295. tmp = *mode;
  5296. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5297. ext_bridge->orig_funcs->mode_set(bridge, &tmp, &tmp);
  5298. }
  5299. static int dsi_host_ext_attach(struct mipi_dsi_host *host,
  5300. struct mipi_dsi_device *dsi)
  5301. {
  5302. struct dsi_display *display = to_dsi_display(host);
  5303. struct dsi_panel *panel;
  5304. if (!host || !dsi || !display->panel) {
  5305. DSI_ERR("Invalid param\n");
  5306. return -EINVAL;
  5307. }
  5308. DSI_DEBUG("DSI[%s]: channel=%d, lanes=%d, format=%d, mode_flags=%lx\n",
  5309. dsi->name, dsi->channel, dsi->lanes,
  5310. dsi->format, dsi->mode_flags);
  5311. panel = display->panel;
  5312. panel->host_config.data_lanes = 0;
  5313. if (dsi->lanes > 0)
  5314. panel->host_config.data_lanes |= DSI_DATA_LANE_0;
  5315. if (dsi->lanes > 1)
  5316. panel->host_config.data_lanes |= DSI_DATA_LANE_1;
  5317. if (dsi->lanes > 2)
  5318. panel->host_config.data_lanes |= DSI_DATA_LANE_2;
  5319. if (dsi->lanes > 3)
  5320. panel->host_config.data_lanes |= DSI_DATA_LANE_3;
  5321. switch (dsi->format) {
  5322. case MIPI_DSI_FMT_RGB888:
  5323. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB888;
  5324. break;
  5325. case MIPI_DSI_FMT_RGB666:
  5326. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB666_LOOSE;
  5327. break;
  5328. case MIPI_DSI_FMT_RGB666_PACKED:
  5329. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB666;
  5330. break;
  5331. case MIPI_DSI_FMT_RGB565:
  5332. default:
  5333. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB565;
  5334. break;
  5335. }
  5336. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
  5337. panel->panel_mode = DSI_OP_VIDEO_MODE;
  5338. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
  5339. panel->video_config.traffic_mode =
  5340. DSI_VIDEO_TRAFFIC_BURST_MODE;
  5341. else if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
  5342. panel->video_config.traffic_mode =
  5343. DSI_VIDEO_TRAFFIC_SYNC_PULSES;
  5344. else
  5345. panel->video_config.traffic_mode =
  5346. DSI_VIDEO_TRAFFIC_SYNC_START_EVENTS;
  5347. panel->video_config.hsa_lp11_en =
  5348. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSA;
  5349. panel->video_config.hbp_lp11_en =
  5350. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HBP;
  5351. panel->video_config.hfp_lp11_en =
  5352. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HFP;
  5353. panel->video_config.pulse_mode_hsa_he =
  5354. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSE;
  5355. } else {
  5356. panel->panel_mode = DSI_OP_CMD_MODE;
  5357. DSI_ERR("command mode not supported by ext bridge\n");
  5358. return -ENOTSUPP;
  5359. }
  5360. panel->bl_config.type = DSI_BACKLIGHT_UNKNOWN;
  5361. return 0;
  5362. }
  5363. static struct mipi_dsi_host_ops dsi_host_ext_ops = {
  5364. .attach = dsi_host_ext_attach,
  5365. .detach = dsi_host_detach,
  5366. .transfer = dsi_host_transfer,
  5367. };
  5368. struct drm_panel *dsi_display_get_drm_panel(struct dsi_display *display)
  5369. {
  5370. if (!display || !display->panel) {
  5371. pr_err("invalid param(s)\n");
  5372. return NULL;
  5373. }
  5374. return &display->panel->drm_panel;
  5375. }
  5376. int dsi_display_drm_ext_bridge_init(struct dsi_display *display,
  5377. struct drm_encoder *encoder, struct drm_connector *connector)
  5378. {
  5379. struct drm_device *drm;
  5380. struct drm_bridge *bridge;
  5381. struct drm_bridge *ext_bridge;
  5382. struct drm_connector *ext_conn;
  5383. struct sde_connector *sde_conn;
  5384. struct drm_bridge *prev_bridge;
  5385. int rc = 0, i;
  5386. if (!display || !encoder || !connector)
  5387. return -EINVAL;
  5388. drm = encoder->dev;
  5389. bridge = drm_bridge_chain_get_first_bridge(encoder);
  5390. sde_conn = to_sde_connector(connector);
  5391. prev_bridge = bridge;
  5392. if (display->panel && !display->panel->host_config.ext_bridge_mode)
  5393. return 0;
  5394. if (!bridge)
  5395. return -EINVAL;
  5396. for (i = 0; i < display->ext_bridge_cnt; i++) {
  5397. struct dsi_display_ext_bridge *ext_bridge_info =
  5398. &display->ext_bridge[i];
  5399. struct drm_encoder *c_encoder;
  5400. /* return if ext bridge is already initialized */
  5401. if (ext_bridge_info->bridge)
  5402. return 0;
  5403. ext_bridge = of_drm_find_bridge(ext_bridge_info->node_of);
  5404. if (IS_ERR_OR_NULL(ext_bridge)) {
  5405. rc = PTR_ERR(ext_bridge);
  5406. DSI_ERR("failed to find ext bridge\n");
  5407. goto error;
  5408. }
  5409. /* override functions for mode adjustment */
  5410. if (display->ext_bridge_cnt > 1) {
  5411. ext_bridge_info->bridge_funcs = *ext_bridge->funcs;
  5412. if (ext_bridge->funcs->mode_fixup)
  5413. ext_bridge_info->bridge_funcs.mode_fixup =
  5414. dsi_display_drm_ext_bridge_mode_fixup;
  5415. if (ext_bridge->funcs->mode_valid)
  5416. ext_bridge_info->bridge_funcs.mode_valid =
  5417. dsi_display_drm_ext_bridge_mode_valid;
  5418. if (ext_bridge->funcs->mode_set)
  5419. ext_bridge_info->bridge_funcs.mode_set =
  5420. dsi_display_drm_ext_bridge_mode_set;
  5421. ext_bridge_info->orig_funcs = ext_bridge->funcs;
  5422. ext_bridge->funcs = &ext_bridge_info->bridge_funcs;
  5423. }
  5424. rc = drm_bridge_attach(encoder, ext_bridge, prev_bridge, 0);
  5425. if (rc) {
  5426. DSI_ERR("[%s] ext brige attach failed, %d\n",
  5427. display->name, rc);
  5428. goto error;
  5429. }
  5430. ext_bridge_info->display = display;
  5431. ext_bridge_info->bridge = ext_bridge;
  5432. prev_bridge = ext_bridge;
  5433. /* ext bridge will init its own connector during attach,
  5434. * we need to extract it out of the connector list
  5435. */
  5436. spin_lock_irq(&drm->mode_config.connector_list_lock);
  5437. ext_conn = list_last_entry(&drm->mode_config.connector_list,
  5438. struct drm_connector, head);
  5439. if (!ext_conn) {
  5440. DSI_ERR("failed to get external connector\n");
  5441. rc = PTR_ERR(ext_conn);
  5442. spin_unlock_irq(&drm->mode_config.connector_list_lock);
  5443. goto error;
  5444. }
  5445. drm_connector_for_each_possible_encoder(ext_conn, c_encoder)
  5446. break;
  5447. if (!c_encoder) {
  5448. DSI_ERR("failed to get encoder\n");
  5449. rc = PTR_ERR(c_encoder);
  5450. spin_unlock_irq(&drm->mode_config.connector_list_lock);
  5451. goto error;
  5452. }
  5453. if (ext_conn && ext_conn != connector &&
  5454. c_encoder->base.id == bridge->encoder->base.id) {
  5455. list_del_init(&ext_conn->head);
  5456. display->ext_conn = ext_conn;
  5457. }
  5458. spin_unlock_irq(&drm->mode_config.connector_list_lock);
  5459. /* if there is no valid external connector created, or in split
  5460. * mode, default setting is used from panel defined in DT file.
  5461. */
  5462. if (!display->ext_conn ||
  5463. !display->ext_conn->funcs ||
  5464. !display->ext_conn->helper_private ||
  5465. display->ext_bridge_cnt > 1) {
  5466. display->ext_conn = NULL;
  5467. continue;
  5468. }
  5469. /* otherwise, hook up the functions to use external connector */
  5470. if (display->ext_conn->funcs->detect)
  5471. sde_conn->ops.detect = dsi_display_drm_ext_detect;
  5472. if (display->ext_conn->helper_private->get_modes)
  5473. sde_conn->ops.get_modes =
  5474. dsi_display_drm_ext_get_modes;
  5475. if (display->ext_conn->helper_private->mode_valid)
  5476. sde_conn->ops.mode_valid =
  5477. dsi_display_drm_ext_mode_valid;
  5478. if (display->ext_conn->helper_private->atomic_check)
  5479. sde_conn->ops.atomic_check =
  5480. dsi_display_drm_ext_atomic_check;
  5481. sde_conn->ops.get_info =
  5482. dsi_display_ext_get_info;
  5483. sde_conn->ops.get_mode_info =
  5484. dsi_display_ext_get_mode_info;
  5485. /* add support to attach/detach */
  5486. display->host.ops = &dsi_host_ext_ops;
  5487. }
  5488. return 0;
  5489. error:
  5490. return rc;
  5491. }
  5492. int dsi_display_get_info(struct drm_connector *connector,
  5493. struct msm_display_info *info, void *disp)
  5494. {
  5495. struct dsi_display *display;
  5496. struct dsi_panel_phy_props phy_props;
  5497. struct dsi_host_common_cfg *host;
  5498. int i, rc;
  5499. if (!info || !disp) {
  5500. DSI_ERR("invalid params\n");
  5501. return -EINVAL;
  5502. }
  5503. display = disp;
  5504. if (!display->panel) {
  5505. DSI_ERR("invalid display panel\n");
  5506. return -EINVAL;
  5507. }
  5508. mutex_lock(&display->display_lock);
  5509. rc = dsi_panel_get_phy_props(display->panel, &phy_props);
  5510. if (rc) {
  5511. DSI_ERR("[%s] failed to get panel phy props, rc=%d\n",
  5512. display->name, rc);
  5513. goto error;
  5514. }
  5515. memset(info, 0, sizeof(struct msm_display_info));
  5516. info->intf_type = DRM_MODE_CONNECTOR_DSI;
  5517. info->num_of_h_tiles = display->ctrl_count;
  5518. for (i = 0; i < info->num_of_h_tiles; i++)
  5519. info->h_tile_instance[i] = display->ctrl[i].ctrl->cell_index;
  5520. info->is_connected = display->is_active;
  5521. if (!strcmp(display->display_type, "primary"))
  5522. info->display_type = SDE_CONNECTOR_PRIMARY;
  5523. else if (!strcmp(display->display_type, "secondary"))
  5524. info->display_type = SDE_CONNECTOR_SECONDARY;
  5525. info->width_mm = phy_props.panel_width_mm;
  5526. info->height_mm = phy_props.panel_height_mm;
  5527. info->max_width = 1920;
  5528. info->max_height = 1080;
  5529. info->qsync_min_fps =
  5530. display->panel->qsync_caps.qsync_min_fps;
  5531. info->has_qsync_min_fps_list =
  5532. (display->panel->qsync_caps.qsync_min_fps_list_len > 0) ?
  5533. true : false;
  5534. info->poms_align_vsync = display->panel->poms_align_vsync;
  5535. switch (display->panel->panel_mode) {
  5536. case DSI_OP_VIDEO_MODE:
  5537. info->curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  5538. info->capabilities |= MSM_DISPLAY_CAP_VID_MODE;
  5539. if (display->panel->panel_mode_switch_enabled)
  5540. info->capabilities |= MSM_DISPLAY_CAP_CMD_MODE;
  5541. break;
  5542. case DSI_OP_CMD_MODE:
  5543. info->curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  5544. info->capabilities |= MSM_DISPLAY_CAP_CMD_MODE;
  5545. if (display->panel->panel_mode_switch_enabled)
  5546. info->capabilities |= MSM_DISPLAY_CAP_VID_MODE;
  5547. info->is_te_using_watchdog_timer =
  5548. display->panel->te_using_watchdog_timer |
  5549. display->sw_te_using_wd;
  5550. break;
  5551. default:
  5552. DSI_ERR("unknwown dsi panel mode %d\n",
  5553. display->panel->panel_mode);
  5554. break;
  5555. }
  5556. if (display->panel->esd_config.esd_enabled &&
  5557. !display->sw_te_using_wd)
  5558. info->capabilities |= MSM_DISPLAY_ESD_ENABLED;
  5559. info->te_source = display->te_source;
  5560. host = &display->panel->host_config;
  5561. if (host->split_link.enabled)
  5562. info->capabilities |= MSM_DISPLAY_SPLIT_LINK;
  5563. info->dsc_count = display->panel->dsc_count;
  5564. info->lm_count = display->panel->lm_count;
  5565. error:
  5566. mutex_unlock(&display->display_lock);
  5567. return rc;
  5568. }
  5569. int dsi_display_get_mode_count(struct dsi_display *display,
  5570. u32 *count)
  5571. {
  5572. if (!display || !display->panel) {
  5573. DSI_ERR("invalid display:%d panel:%d\n", display != NULL,
  5574. display ? display->panel != NULL : 0);
  5575. return -EINVAL;
  5576. }
  5577. mutex_lock(&display->display_lock);
  5578. *count = display->panel->num_display_modes;
  5579. mutex_unlock(&display->display_lock);
  5580. return 0;
  5581. }
  5582. void dsi_display_adjust_mode_timing(struct dsi_display *display,
  5583. struct dsi_display_mode *dsi_mode,
  5584. int lanes, int bpp)
  5585. {
  5586. u64 new_htotal, new_vtotal, htotal, vtotal, old_htotal, div;
  5587. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5588. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  5589. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5590. /* Constant FPS is not supported on command mode */
  5591. if (!(dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE))
  5592. return;
  5593. if (!dyn_clk_caps->maintain_const_fps)
  5594. return;
  5595. /*
  5596. * When there is a dynamic clock switch, there is small change
  5597. * in FPS. To compensate for this difference in FPS, hfp or vfp
  5598. * is adjusted. It has been assumed that the refined porch values
  5599. * are supported by the panel. This logic can be enhanced further
  5600. * in future by taking min/max porches supported by the panel.
  5601. */
  5602. switch (dyn_clk_caps->type) {
  5603. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_HFP:
  5604. vtotal = DSI_V_TOTAL(&dsi_mode->timing);
  5605. old_htotal = dsi_h_total_dce(&dsi_mode->timing);
  5606. do_div(old_htotal, display->ctrl_count);
  5607. new_htotal = dsi_mode->timing.clk_rate_hz * lanes;
  5608. div = bpp * vtotal * dsi_mode->timing.refresh_rate;
  5609. if (dsi_display_is_type_cphy(display)) {
  5610. new_htotal = new_htotal * bits_per_symbol;
  5611. div = div * num_of_symbols;
  5612. }
  5613. do_div(new_htotal, div);
  5614. if (old_htotal > new_htotal)
  5615. dsi_mode->timing.h_front_porch -=
  5616. ((old_htotal - new_htotal) * display->ctrl_count);
  5617. else
  5618. dsi_mode->timing.h_front_porch +=
  5619. ((new_htotal - old_htotal) * display->ctrl_count);
  5620. break;
  5621. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_VFP:
  5622. htotal = dsi_h_total_dce(&dsi_mode->timing);
  5623. do_div(htotal, display->ctrl_count);
  5624. new_vtotal = dsi_mode->timing.clk_rate_hz * lanes;
  5625. div = bpp * htotal * dsi_mode->timing.refresh_rate;
  5626. if (dsi_display_is_type_cphy(display)) {
  5627. new_vtotal = new_vtotal * bits_per_symbol;
  5628. div = div * num_of_symbols;
  5629. }
  5630. do_div(new_vtotal, div);
  5631. dsi_mode->timing.v_front_porch = new_vtotal -
  5632. dsi_mode->timing.v_back_porch -
  5633. dsi_mode->timing.v_sync_width -
  5634. dsi_mode->timing.v_active;
  5635. break;
  5636. default:
  5637. break;
  5638. }
  5639. }
  5640. static void _dsi_display_populate_bit_clks(struct dsi_display *display, int start, int end)
  5641. {
  5642. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5643. struct dsi_display_mode *src;
  5644. struct dsi_host_common_cfg *cfg;
  5645. int i, bpp, lanes = 0;
  5646. if (!display)
  5647. return;
  5648. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5649. if (!dyn_clk_caps->dyn_clk_support)
  5650. return;
  5651. cfg = &(display->panel->host_config);
  5652. bpp = dsi_pixel_format_to_bpp(cfg->dst_format);
  5653. if (cfg->data_lanes & DSI_DATA_LANE_0)
  5654. lanes++;
  5655. if (cfg->data_lanes & DSI_DATA_LANE_1)
  5656. lanes++;
  5657. if (cfg->data_lanes & DSI_DATA_LANE_2)
  5658. lanes++;
  5659. if (cfg->data_lanes & DSI_DATA_LANE_3)
  5660. lanes++;
  5661. for (i = start; i < end; i++) {
  5662. src = &display->modes[i];
  5663. if (!src)
  5664. return;
  5665. if (!src->priv_info->bit_clk_list.count)
  5666. continue;
  5667. src->timing.clk_rate_hz = src->priv_info->bit_clk_list.rates[0];
  5668. dsi_display_adjust_mode_timing(display, src, lanes, bpp);
  5669. src->pixel_clk_khz = div_u64(src->timing.clk_rate_hz * lanes, bpp);
  5670. src->pixel_clk_khz /= 1000;
  5671. src->pixel_clk_khz *= display->ctrl_count;
  5672. }
  5673. }
  5674. int dsi_display_restore_bit_clk(struct dsi_display *display, struct dsi_display_mode *mode)
  5675. {
  5676. int i;
  5677. u32 clk_rate_hz = 0;
  5678. if (!display || !mode || !mode->priv_info) {
  5679. DSI_ERR("invalid arguments\n");
  5680. return -EINVAL;
  5681. }
  5682. clk_rate_hz = display->cached_clk_rate;
  5683. if (mode->priv_info->bit_clk_list.count) {
  5684. /* use first entry as the default bit clk rate */
  5685. clk_rate_hz = mode->priv_info->bit_clk_list.rates[0];
  5686. for (i = 0; i < mode->priv_info->bit_clk_list.count; i++) {
  5687. if (display->dyn_bit_clk == mode->priv_info->bit_clk_list.rates[i])
  5688. clk_rate_hz = display->dyn_bit_clk;
  5689. }
  5690. }
  5691. mode->timing.clk_rate_hz = clk_rate_hz;
  5692. mode->priv_info->clk_rate_hz = clk_rate_hz;
  5693. SDE_EVT32(clk_rate_hz, display->cached_clk_rate, display->dyn_bit_clk);
  5694. DSI_DEBUG("clk_rate_hz:%u, cached_clk_rate:%u, dyn_bit_clk:%u\n",
  5695. clk_rate_hz, display->cached_clk_rate, display->dyn_bit_clk);
  5696. return 0;
  5697. }
  5698. void dsi_display_put_mode(struct dsi_display *display,
  5699. struct dsi_display_mode *mode)
  5700. {
  5701. dsi_panel_put_mode(mode);
  5702. }
  5703. int dsi_display_get_modes(struct dsi_display *display,
  5704. struct dsi_display_mode **out_modes)
  5705. {
  5706. struct dsi_dfps_capabilities dfps_caps;
  5707. struct dsi_display_ctrl *ctrl;
  5708. struct dsi_host_common_cfg *host = &display->panel->host_config;
  5709. bool is_split_link, support_cmd_mode, support_video_mode;
  5710. u32 num_dfps_rates, timing_mode_count, display_mode_count;
  5711. u32 sublinks_count, mode_idx, array_idx = 0;
  5712. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5713. int i, start, end, rc = -EINVAL;
  5714. if (!display || !out_modes) {
  5715. DSI_ERR("Invalid params\n");
  5716. return -EINVAL;
  5717. }
  5718. *out_modes = NULL;
  5719. ctrl = &display->ctrl[0];
  5720. mutex_lock(&display->display_lock);
  5721. if (display->modes)
  5722. goto exit;
  5723. display_mode_count = display->panel->num_display_modes;
  5724. display->modes = kcalloc(display_mode_count, sizeof(*display->modes),
  5725. GFP_KERNEL);
  5726. if (!display->modes) {
  5727. rc = -ENOMEM;
  5728. goto error;
  5729. }
  5730. rc = dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  5731. if (rc) {
  5732. DSI_ERR("[%s] failed to get dfps caps from panel\n",
  5733. display->name);
  5734. goto error;
  5735. }
  5736. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5737. timing_mode_count = display->panel->num_timing_nodes;
  5738. /* Validate command line timing */
  5739. if ((display->cmdline_timing != NO_OVERRIDE) &&
  5740. (display->cmdline_timing >= timing_mode_count))
  5741. display->cmdline_timing = NO_OVERRIDE;
  5742. for (mode_idx = 0; mode_idx < timing_mode_count; mode_idx++) {
  5743. struct dsi_display_mode display_mode;
  5744. int topology_override = NO_OVERRIDE;
  5745. bool is_preferred = false;
  5746. u32 frame_threshold_us = ctrl->ctrl->frame_threshold_time_us;
  5747. memset(&display_mode, 0, sizeof(display_mode));
  5748. rc = dsi_panel_get_mode(display->panel, mode_idx,
  5749. &display_mode,
  5750. topology_override);
  5751. if (rc) {
  5752. DSI_ERR("[%s] failed to get mode idx %d from panel\n",
  5753. display->name, mode_idx);
  5754. goto error;
  5755. }
  5756. if (display->cmdline_timing == display_mode.mode_idx) {
  5757. topology_override = display->cmdline_topology;
  5758. is_preferred = true;
  5759. }
  5760. support_cmd_mode = display_mode.panel_mode_caps & DSI_OP_CMD_MODE;
  5761. support_video_mode = display_mode.panel_mode_caps & DSI_OP_VIDEO_MODE;
  5762. /* Setup widebus support */
  5763. display_mode.priv_info->widebus_support =
  5764. ctrl->ctrl->hw.widebus_support;
  5765. num_dfps_rates = ((!dfps_caps.dfps_support ||
  5766. !support_video_mode) ? 1 : dfps_caps.dfps_list_len);
  5767. /* Calculate dsi frame transfer time */
  5768. if (support_cmd_mode) {
  5769. dsi_panel_calc_dsi_transfer_time(
  5770. &display->panel->host_config,
  5771. &display_mode, frame_threshold_us);
  5772. display_mode.priv_info->dsi_transfer_time_us =
  5773. display_mode.timing.dsi_transfer_time_us;
  5774. display_mode.priv_info->min_dsi_clk_hz =
  5775. display_mode.timing.min_dsi_clk_hz;
  5776. display_mode.priv_info->mdp_transfer_time_us =
  5777. display_mode.timing.mdp_transfer_time_us;
  5778. }
  5779. is_split_link = host->split_link.enabled;
  5780. sublinks_count = host->split_link.num_sublinks;
  5781. if (is_split_link && sublinks_count > 1) {
  5782. display_mode.timing.h_active *= sublinks_count;
  5783. display_mode.timing.h_front_porch *= sublinks_count;
  5784. display_mode.timing.h_sync_width *= sublinks_count;
  5785. display_mode.timing.h_back_porch *= sublinks_count;
  5786. display_mode.timing.h_skew *= sublinks_count;
  5787. display_mode.pixel_clk_khz *= sublinks_count;
  5788. } else {
  5789. display_mode.timing.h_active *= display->ctrl_count;
  5790. display_mode.timing.h_front_porch *=
  5791. display->ctrl_count;
  5792. display_mode.timing.h_sync_width *=
  5793. display->ctrl_count;
  5794. display_mode.timing.h_back_porch *=
  5795. display->ctrl_count;
  5796. display_mode.timing.h_skew *= display->ctrl_count;
  5797. display_mode.pixel_clk_khz *= display->ctrl_count;
  5798. }
  5799. start = array_idx;
  5800. for (i = 0; i < num_dfps_rates; i++) {
  5801. struct dsi_display_mode *sub_mode =
  5802. &display->modes[array_idx];
  5803. u32 curr_refresh_rate;
  5804. if (!sub_mode) {
  5805. DSI_ERR("invalid mode data\n");
  5806. rc = -EFAULT;
  5807. goto error;
  5808. }
  5809. memcpy(sub_mode, &display_mode, sizeof(display_mode));
  5810. sub_mode->mode_idx = array_idx;
  5811. array_idx++;
  5812. if (!dfps_caps.dfps_support || !support_video_mode)
  5813. continue;
  5814. curr_refresh_rate = sub_mode->timing.refresh_rate;
  5815. sub_mode->timing.refresh_rate = dfps_caps.dfps_list[i];
  5816. dsi_display_get_dfps_timing(display, sub_mode,
  5817. curr_refresh_rate);
  5818. sub_mode->panel_mode_caps = DSI_OP_VIDEO_MODE;
  5819. }
  5820. end = array_idx;
  5821. _dsi_display_populate_bit_clks(display, start, end);
  5822. if (is_preferred) {
  5823. /* Set first timing sub mode as preferred mode */
  5824. display->modes[start].is_preferred = true;
  5825. }
  5826. }
  5827. exit:
  5828. *out_modes = display->modes;
  5829. rc = 0;
  5830. error:
  5831. if (rc)
  5832. kfree(display->modes);
  5833. mutex_unlock(&display->display_lock);
  5834. return rc;
  5835. }
  5836. int dsi_display_get_panel_vfp(void *dsi_display,
  5837. int h_active, int v_active)
  5838. {
  5839. int i, rc = 0;
  5840. u32 count, refresh_rate = 0;
  5841. struct dsi_dfps_capabilities dfps_caps;
  5842. struct dsi_display *display = (struct dsi_display *)dsi_display;
  5843. struct dsi_host_common_cfg *host;
  5844. if (!display || !display->panel)
  5845. return -EINVAL;
  5846. mutex_lock(&display->display_lock);
  5847. count = display->panel->num_display_modes;
  5848. if (display->panel->cur_mode)
  5849. refresh_rate = display->panel->cur_mode->timing.refresh_rate;
  5850. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  5851. if (dfps_caps.dfps_support)
  5852. refresh_rate = dfps_caps.max_refresh_rate;
  5853. if (!refresh_rate) {
  5854. mutex_unlock(&display->display_lock);
  5855. DSI_ERR("Null Refresh Rate\n");
  5856. return -EINVAL;
  5857. }
  5858. host = &display->panel->host_config;
  5859. if (host->split_link.enabled)
  5860. h_active *= host->split_link.num_sublinks;
  5861. else
  5862. h_active *= display->ctrl_count;
  5863. for (i = 0; i < count; i++) {
  5864. struct dsi_display_mode *m = &display->modes[i];
  5865. if (m && v_active == m->timing.v_active &&
  5866. h_active == m->timing.h_active &&
  5867. refresh_rate == m->timing.refresh_rate) {
  5868. rc = m->timing.v_front_porch;
  5869. break;
  5870. }
  5871. }
  5872. mutex_unlock(&display->display_lock);
  5873. return rc;
  5874. }
  5875. int dsi_display_get_default_lms(void *dsi_display, u32 *num_lm)
  5876. {
  5877. struct dsi_display *display = (struct dsi_display *)dsi_display;
  5878. u32 count, i;
  5879. int rc = 0;
  5880. *num_lm = 0;
  5881. mutex_lock(&display->display_lock);
  5882. count = display->panel->num_display_modes;
  5883. mutex_unlock(&display->display_lock);
  5884. if (!display->modes) {
  5885. struct dsi_display_mode *m;
  5886. rc = dsi_display_get_modes(display, &m);
  5887. if (rc)
  5888. return rc;
  5889. }
  5890. mutex_lock(&display->display_lock);
  5891. for (i = 0; i < count; i++) {
  5892. struct dsi_display_mode *m = &display->modes[i];
  5893. *num_lm = max(m->priv_info->topology.num_lm, *num_lm);
  5894. }
  5895. mutex_unlock(&display->display_lock);
  5896. return rc;
  5897. }
  5898. int dsi_display_get_qsync_min_fps(void *display_dsi, u32 mode_fps)
  5899. {
  5900. struct dsi_display *display = (struct dsi_display *)display_dsi;
  5901. struct dsi_panel *panel;
  5902. u32 i;
  5903. if (display == NULL || display->panel == NULL)
  5904. return -EINVAL;
  5905. panel = display->panel;
  5906. for (i = 0; i < panel->dfps_caps.dfps_list_len; i++) {
  5907. if (panel->dfps_caps.dfps_list[i] == mode_fps)
  5908. return panel->qsync_caps.qsync_min_fps_list[i];
  5909. }
  5910. SDE_EVT32(mode_fps);
  5911. DSI_DEBUG("Invalid mode_fps %d\n", mode_fps);
  5912. return -EINVAL;
  5913. }
  5914. int dsi_display_find_mode(struct dsi_display *display,
  5915. const struct dsi_display_mode *cmp,
  5916. struct dsi_display_mode **out_mode)
  5917. {
  5918. u32 count, i;
  5919. int rc;
  5920. if (!display || !out_mode)
  5921. return -EINVAL;
  5922. *out_mode = NULL;
  5923. mutex_lock(&display->display_lock);
  5924. count = display->panel->num_display_modes;
  5925. mutex_unlock(&display->display_lock);
  5926. if (!display->modes) {
  5927. struct dsi_display_mode *m;
  5928. rc = dsi_display_get_modes(display, &m);
  5929. if (rc)
  5930. return rc;
  5931. }
  5932. mutex_lock(&display->display_lock);
  5933. for (i = 0; i < count; i++) {
  5934. struct dsi_display_mode *m = &display->modes[i];
  5935. if (cmp->timing.v_active == m->timing.v_active &&
  5936. cmp->timing.h_active == m->timing.h_active &&
  5937. cmp->timing.refresh_rate == m->timing.refresh_rate) {
  5938. *out_mode = m;
  5939. rc = 0;
  5940. break;
  5941. }
  5942. }
  5943. mutex_unlock(&display->display_lock);
  5944. if (!*out_mode) {
  5945. DSI_ERR("[%s] failed to find mode for v_active %u h_active %u fps %u pclk %u\n",
  5946. display->name, cmp->timing.v_active,
  5947. cmp->timing.h_active, cmp->timing.refresh_rate,
  5948. cmp->pixel_clk_khz);
  5949. rc = -ENOENT;
  5950. }
  5951. return rc;
  5952. }
  5953. static inline bool dsi_display_mode_switch_dfps(struct dsi_display_mode *cur,
  5954. struct dsi_display_mode *adj)
  5955. {
  5956. /*
  5957. * If there is a change in the hfp or vfp of the current and adjoining
  5958. * mode,then either it is a dfps mode switch or dynamic clk change with
  5959. * constant fps.
  5960. */
  5961. if ((cur->timing.h_front_porch != adj->timing.h_front_porch) ||
  5962. (cur->timing.v_front_porch != adj->timing.v_front_porch))
  5963. return true;
  5964. else
  5965. return false;
  5966. }
  5967. /**
  5968. * dsi_display_validate_mode_change() - Validate mode change case.
  5969. * @display: DSI display handle.
  5970. * @cur_mode: Current mode.
  5971. * @adj_mode: Mode to be set.
  5972. * MSM_MODE_FLAG_SEAMLESS_VRR flag is set if there
  5973. * is change in hfp or vfp but vactive and hactive are same.
  5974. * DSI_MODE_FLAG_DYN_CLK flag is set if there
  5975. * is change in clk but vactive and hactive are same.
  5976. * Return: error code.
  5977. */
  5978. int dsi_display_validate_mode_change(struct dsi_display *display,
  5979. struct dsi_display_mode *cur_mode,
  5980. struct dsi_display_mode *adj_mode)
  5981. {
  5982. int rc = 0;
  5983. struct dsi_dfps_capabilities dfps_caps;
  5984. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5985. struct sde_connector *sde_conn;
  5986. if (!display || !adj_mode || !display->drm_conn) {
  5987. DSI_ERR("Invalid params\n");
  5988. return -EINVAL;
  5989. }
  5990. if (!display->panel || !display->panel->cur_mode) {
  5991. DSI_DEBUG("Current panel mode not set\n");
  5992. return rc;
  5993. }
  5994. if ((cur_mode->timing.v_active != adj_mode->timing.v_active) ||
  5995. (cur_mode->timing.h_active != adj_mode->timing.h_active)) {
  5996. DSI_DEBUG("Avoid VRR and POMS when resolution is changed\n");
  5997. return rc;
  5998. }
  5999. sde_conn = to_sde_connector(display->drm_conn);
  6000. mutex_lock(&display->display_lock);
  6001. if (sde_conn->expected_panel_mode == MSM_DISPLAY_VIDEO_MODE &&
  6002. display->config.panel_mode == DSI_OP_CMD_MODE) {
  6003. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_VID;
  6004. DSI_DEBUG("Panel operating mode change to video detected\n");
  6005. } else if (sde_conn->expected_panel_mode == MSM_DISPLAY_CMD_MODE &&
  6006. display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6007. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_CMD;
  6008. DSI_DEBUG("Panel operating mode change to command detected\n");
  6009. } else {
  6010. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  6011. /* dfps and dynamic clock with const fps use case */
  6012. if (dsi_display_mode_switch_dfps(cur_mode, adj_mode)) {
  6013. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  6014. if (dfps_caps.dfps_support ||
  6015. dyn_clk_caps->maintain_const_fps) {
  6016. DSI_DEBUG("Mode switch is seamless variable refresh\n");
  6017. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  6018. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1,
  6019. cur_mode->timing.refresh_rate,
  6020. adj_mode->timing.refresh_rate,
  6021. cur_mode->timing.h_front_porch,
  6022. adj_mode->timing.h_front_porch,
  6023. cur_mode->timing.v_front_porch,
  6024. adj_mode->timing.v_front_porch);
  6025. }
  6026. }
  6027. /* dynamic clk change use case */
  6028. if (cur_mode->pixel_clk_khz != adj_mode->pixel_clk_khz) {
  6029. if (dyn_clk_caps->dyn_clk_support) {
  6030. DSI_DEBUG("dynamic clk change detected\n");
  6031. if ((adj_mode->dsi_mode_flags &
  6032. DSI_MODE_FLAG_VRR) &&
  6033. (!dyn_clk_caps->maintain_const_fps)) {
  6034. DSI_ERR("dfps and dyn clk not supported in same commit\n");
  6035. rc = -ENOTSUPP;
  6036. goto error;
  6037. }
  6038. adj_mode->dsi_mode_flags |=
  6039. DSI_MODE_FLAG_DYN_CLK;
  6040. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2,
  6041. cur_mode->pixel_clk_khz,
  6042. adj_mode->pixel_clk_khz);
  6043. }
  6044. }
  6045. }
  6046. error:
  6047. mutex_unlock(&display->display_lock);
  6048. return rc;
  6049. }
  6050. int dsi_display_validate_mode(struct dsi_display *display,
  6051. struct dsi_display_mode *mode,
  6052. u32 flags)
  6053. {
  6054. int rc = 0;
  6055. int i;
  6056. struct dsi_display_ctrl *ctrl;
  6057. struct dsi_display_mode adj_mode;
  6058. if (!display || !mode) {
  6059. DSI_ERR("Invalid params\n");
  6060. return -EINVAL;
  6061. }
  6062. mutex_lock(&display->display_lock);
  6063. adj_mode = *mode;
  6064. adjust_timing_by_ctrl_count(display, &adj_mode);
  6065. rc = dsi_panel_validate_mode(display->panel, &adj_mode);
  6066. if (rc) {
  6067. DSI_ERR("[%s] panel mode validation failed, rc=%d\n",
  6068. display->name, rc);
  6069. goto error;
  6070. }
  6071. display_for_each_ctrl(i, display) {
  6072. ctrl = &display->ctrl[i];
  6073. rc = dsi_ctrl_validate_timing(ctrl->ctrl, &adj_mode.timing);
  6074. if (rc) {
  6075. DSI_ERR("[%s] ctrl mode validation failed, rc=%d\n",
  6076. display->name, rc);
  6077. goto error;
  6078. }
  6079. rc = dsi_phy_validate_mode(ctrl->phy, &adj_mode.timing);
  6080. if (rc) {
  6081. DSI_ERR("[%s] phy mode validation failed, rc=%d\n",
  6082. display->name, rc);
  6083. goto error;
  6084. }
  6085. }
  6086. if ((flags & DSI_VALIDATE_FLAG_ALLOW_ADJUST) &&
  6087. (mode->dsi_mode_flags & DSI_MODE_FLAG_SEAMLESS)) {
  6088. rc = dsi_display_validate_mode_seamless(display, mode);
  6089. if (rc) {
  6090. DSI_ERR("[%s] seamless not possible rc=%d\n",
  6091. display->name, rc);
  6092. goto error;
  6093. }
  6094. }
  6095. error:
  6096. mutex_unlock(&display->display_lock);
  6097. return rc;
  6098. }
  6099. int dsi_display_set_mode(struct dsi_display *display,
  6100. struct dsi_display_mode *mode,
  6101. u32 flags)
  6102. {
  6103. int rc = 0;
  6104. struct dsi_display_mode adj_mode;
  6105. struct dsi_mode_info timing;
  6106. if (!display || !mode || !display->panel) {
  6107. DSI_ERR("Invalid params\n");
  6108. return -EINVAL;
  6109. }
  6110. mutex_lock(&display->display_lock);
  6111. adj_mode = *mode;
  6112. timing = adj_mode.timing;
  6113. adjust_timing_by_ctrl_count(display, &adj_mode);
  6114. if (!display->panel->cur_mode) {
  6115. display->panel->cur_mode =
  6116. kzalloc(sizeof(struct dsi_display_mode), GFP_KERNEL);
  6117. if (!display->panel->cur_mode) {
  6118. rc = -ENOMEM;
  6119. goto error;
  6120. }
  6121. }
  6122. rc = dsi_display_restore_bit_clk(display, &adj_mode);
  6123. if (rc) {
  6124. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  6125. goto error;
  6126. }
  6127. rc = dsi_display_validate_mode_set(display, &adj_mode, flags);
  6128. if (rc) {
  6129. DSI_ERR("[%s] mode cannot be set\n", display->name);
  6130. goto error;
  6131. }
  6132. rc = dsi_display_set_mode_sub(display, &adj_mode, flags);
  6133. if (rc) {
  6134. DSI_ERR("[%s] failed to set mode\n", display->name);
  6135. goto error;
  6136. }
  6137. DSI_INFO("mdp_transfer_time=%d, hactive=%d, vactive=%d, fps=%d, clk_rate=%llu\n",
  6138. adj_mode.priv_info->mdp_transfer_time_us,
  6139. timing.h_active, timing.v_active, timing.refresh_rate,
  6140. adj_mode.priv_info->clk_rate_hz);
  6141. SDE_EVT32(adj_mode.priv_info->mdp_transfer_time_us,
  6142. timing.h_active, timing.v_active, timing.refresh_rate,
  6143. adj_mode.priv_info->clk_rate_hz);
  6144. memcpy(display->panel->cur_mode, &adj_mode, sizeof(adj_mode));
  6145. error:
  6146. mutex_unlock(&display->display_lock);
  6147. return rc;
  6148. }
  6149. int dsi_display_set_tpg_state(struct dsi_display *display, bool enable)
  6150. {
  6151. int rc = 0;
  6152. int i;
  6153. struct dsi_display_ctrl *ctrl;
  6154. if (!display) {
  6155. DSI_ERR("Invalid params\n");
  6156. return -EINVAL;
  6157. }
  6158. display_for_each_ctrl(i, display) {
  6159. ctrl = &display->ctrl[i];
  6160. rc = dsi_ctrl_set_tpg_state(ctrl->ctrl, enable);
  6161. if (rc) {
  6162. DSI_ERR("[%s] failed to set tpg state for host_%d\n",
  6163. display->name, i);
  6164. goto error;
  6165. }
  6166. }
  6167. display->is_tpg_enabled = enable;
  6168. error:
  6169. return rc;
  6170. }
  6171. static int dsi_display_pre_switch(struct dsi_display *display)
  6172. {
  6173. int rc = 0;
  6174. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6175. DSI_CORE_CLK, DSI_CLK_ON);
  6176. if (rc) {
  6177. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  6178. display->name, rc);
  6179. goto error;
  6180. }
  6181. rc = dsi_display_ctrl_update(display);
  6182. if (rc) {
  6183. DSI_ERR("[%s] failed to update DSI controller, rc=%d\n",
  6184. display->name, rc);
  6185. goto error_ctrl_clk_off;
  6186. }
  6187. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6188. DSI_LINK_CLK, DSI_CLK_ON);
  6189. if (rc) {
  6190. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  6191. display->name, rc);
  6192. goto error_ctrl_deinit;
  6193. }
  6194. goto error;
  6195. error_ctrl_deinit:
  6196. (void)dsi_display_ctrl_deinit(display);
  6197. error_ctrl_clk_off:
  6198. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6199. DSI_CORE_CLK, DSI_CLK_OFF);
  6200. error:
  6201. return rc;
  6202. }
  6203. static bool _dsi_display_validate_host_state(struct dsi_display *display)
  6204. {
  6205. int i;
  6206. struct dsi_display_ctrl *ctrl;
  6207. display_for_each_ctrl(i, display) {
  6208. ctrl = &display->ctrl[i];
  6209. if (!ctrl->ctrl)
  6210. continue;
  6211. if (!dsi_ctrl_validate_host_state(ctrl->ctrl))
  6212. return false;
  6213. }
  6214. return true;
  6215. }
  6216. static void dsi_display_handle_fifo_underflow(struct work_struct *work)
  6217. {
  6218. struct dsi_display *display = NULL;
  6219. display = container_of(work, struct dsi_display, fifo_underflow_work);
  6220. if (!display || !display->panel ||
  6221. atomic_read(&display->panel->esd_recovery_pending)) {
  6222. DSI_DEBUG("Invalid recovery use case\n");
  6223. return;
  6224. }
  6225. mutex_lock(&display->display_lock);
  6226. if (!_dsi_display_validate_host_state(display)) {
  6227. mutex_unlock(&display->display_lock);
  6228. return;
  6229. }
  6230. DSI_INFO("handle DSI FIFO underflow error\n");
  6231. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6232. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6233. DSI_ALL_CLKS, DSI_CLK_ON);
  6234. dsi_display_soft_reset(display);
  6235. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6236. DSI_ALL_CLKS, DSI_CLK_OFF);
  6237. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6238. mutex_unlock(&display->display_lock);
  6239. }
  6240. static void dsi_display_handle_fifo_overflow(struct work_struct *work)
  6241. {
  6242. struct dsi_display *display = NULL;
  6243. struct dsi_display_ctrl *ctrl;
  6244. int i, rc;
  6245. int mask = BIT(20); /* clock lane */
  6246. int (*cb_func)(void *event_usr_ptr,
  6247. uint32_t event_idx, uint32_t instance_idx,
  6248. uint32_t data0, uint32_t data1,
  6249. uint32_t data2, uint32_t data3);
  6250. void *data;
  6251. u32 version = 0;
  6252. display = container_of(work, struct dsi_display, fifo_overflow_work);
  6253. if (!display || !display->panel ||
  6254. (display->panel->panel_mode != DSI_OP_VIDEO_MODE) ||
  6255. atomic_read(&display->panel->esd_recovery_pending)) {
  6256. DSI_DEBUG("Invalid recovery use case\n");
  6257. return;
  6258. }
  6259. mutex_lock(&display->display_lock);
  6260. if (!_dsi_display_validate_host_state(display)) {
  6261. mutex_unlock(&display->display_lock);
  6262. return;
  6263. }
  6264. DSI_INFO("handle DSI FIFO overflow error\n");
  6265. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6266. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6267. DSI_ALL_CLKS, DSI_CLK_ON);
  6268. /*
  6269. * below recovery sequence is not applicable to
  6270. * hw version 2.0.0, 2.1.0 and 2.2.0, so return early.
  6271. */
  6272. ctrl = &display->ctrl[display->clk_master_idx];
  6273. version = dsi_ctrl_get_hw_version(ctrl->ctrl);
  6274. if (!version || (version < 0x20020001))
  6275. goto end;
  6276. /* reset ctrl and lanes */
  6277. display_for_each_ctrl(i, display) {
  6278. ctrl = &display->ctrl[i];
  6279. rc = dsi_ctrl_reset(ctrl->ctrl, mask);
  6280. rc = dsi_phy_lane_reset(ctrl->phy);
  6281. }
  6282. /* wait for display line count to be in active area */
  6283. ctrl = &display->ctrl[display->clk_master_idx];
  6284. if (ctrl->ctrl->recovery_cb.event_cb) {
  6285. cb_func = ctrl->ctrl->recovery_cb.event_cb;
  6286. data = ctrl->ctrl->recovery_cb.event_usr_ptr;
  6287. rc = cb_func(data, SDE_CONN_EVENT_VID_FIFO_OVERFLOW,
  6288. display->clk_master_idx, 0, 0, 0, 0);
  6289. if (rc < 0) {
  6290. DSI_DEBUG("sde callback failed\n");
  6291. goto end;
  6292. }
  6293. }
  6294. /* Enable Video mode for DSI controller */
  6295. display_for_each_ctrl(i, display) {
  6296. ctrl = &display->ctrl[i];
  6297. dsi_ctrl_vid_engine_en(ctrl->ctrl, true);
  6298. }
  6299. /*
  6300. * Add sufficient delay to make sure
  6301. * pixel transmission has started
  6302. */
  6303. udelay(200);
  6304. end:
  6305. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6306. DSI_ALL_CLKS, DSI_CLK_OFF);
  6307. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6308. mutex_unlock(&display->display_lock);
  6309. }
  6310. static void dsi_display_handle_lp_rx_timeout(struct work_struct *work)
  6311. {
  6312. struct dsi_display *display = NULL;
  6313. struct dsi_display_ctrl *ctrl;
  6314. int i, rc;
  6315. int mask = (BIT(20) | (0xF << 16)); /* clock lane and 4 data lane */
  6316. int (*cb_func)(void *event_usr_ptr,
  6317. uint32_t event_idx, uint32_t instance_idx,
  6318. uint32_t data0, uint32_t data1,
  6319. uint32_t data2, uint32_t data3);
  6320. void *data;
  6321. u32 version = 0;
  6322. display = container_of(work, struct dsi_display, lp_rx_timeout_work);
  6323. if (!display || !display->panel ||
  6324. (display->panel->panel_mode != DSI_OP_VIDEO_MODE) ||
  6325. atomic_read(&display->panel->esd_recovery_pending)) {
  6326. DSI_DEBUG("Invalid recovery use case\n");
  6327. return;
  6328. }
  6329. mutex_lock(&display->display_lock);
  6330. if (!_dsi_display_validate_host_state(display)) {
  6331. mutex_unlock(&display->display_lock);
  6332. return;
  6333. }
  6334. DSI_INFO("handle DSI LP RX Timeout error\n");
  6335. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6336. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6337. DSI_ALL_CLKS, DSI_CLK_ON);
  6338. /*
  6339. * below recovery sequence is not applicable to
  6340. * hw version 2.0.0, 2.1.0 and 2.2.0, so return early.
  6341. */
  6342. ctrl = &display->ctrl[display->clk_master_idx];
  6343. version = dsi_ctrl_get_hw_version(ctrl->ctrl);
  6344. if (!version || (version < 0x20020001))
  6345. goto end;
  6346. /* reset ctrl and lanes */
  6347. display_for_each_ctrl(i, display) {
  6348. ctrl = &display->ctrl[i];
  6349. rc = dsi_ctrl_reset(ctrl->ctrl, mask);
  6350. rc = dsi_phy_lane_reset(ctrl->phy);
  6351. }
  6352. ctrl = &display->ctrl[display->clk_master_idx];
  6353. if (ctrl->ctrl->recovery_cb.event_cb) {
  6354. cb_func = ctrl->ctrl->recovery_cb.event_cb;
  6355. data = ctrl->ctrl->recovery_cb.event_usr_ptr;
  6356. rc = cb_func(data, SDE_CONN_EVENT_VID_FIFO_OVERFLOW,
  6357. display->clk_master_idx, 0, 0, 0, 0);
  6358. if (rc < 0) {
  6359. DSI_DEBUG("Target is in suspend/shutdown\n");
  6360. goto end;
  6361. }
  6362. }
  6363. /* Enable Video mode for DSI controller */
  6364. display_for_each_ctrl(i, display) {
  6365. ctrl = &display->ctrl[i];
  6366. dsi_ctrl_vid_engine_en(ctrl->ctrl, true);
  6367. }
  6368. /*
  6369. * Add sufficient delay to make sure
  6370. * pixel transmission as started
  6371. */
  6372. udelay(200);
  6373. end:
  6374. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6375. DSI_ALL_CLKS, DSI_CLK_OFF);
  6376. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6377. mutex_unlock(&display->display_lock);
  6378. }
  6379. static int dsi_display_cb_error_handler(void *data,
  6380. uint32_t event_idx, uint32_t instance_idx,
  6381. uint32_t data0, uint32_t data1,
  6382. uint32_t data2, uint32_t data3)
  6383. {
  6384. struct dsi_display *display = data;
  6385. if (!display || !(display->err_workq))
  6386. return -EINVAL;
  6387. switch (event_idx) {
  6388. case DSI_FIFO_UNDERFLOW:
  6389. queue_work(display->err_workq, &display->fifo_underflow_work);
  6390. break;
  6391. case DSI_FIFO_OVERFLOW:
  6392. queue_work(display->err_workq, &display->fifo_overflow_work);
  6393. break;
  6394. case DSI_LP_Rx_TIMEOUT:
  6395. queue_work(display->err_workq, &display->lp_rx_timeout_work);
  6396. break;
  6397. default:
  6398. DSI_WARN("unhandled error interrupt: %d\n", event_idx);
  6399. break;
  6400. }
  6401. return 0;
  6402. }
  6403. static void dsi_display_register_error_handler(struct dsi_display *display)
  6404. {
  6405. int i = 0;
  6406. struct dsi_display_ctrl *ctrl;
  6407. struct dsi_event_cb_info event_info;
  6408. if (!display)
  6409. return;
  6410. display->err_workq = create_singlethread_workqueue("dsi_err_workq");
  6411. if (!display->err_workq) {
  6412. DSI_ERR("failed to create dsi workq!\n");
  6413. return;
  6414. }
  6415. INIT_WORK(&display->fifo_underflow_work,
  6416. dsi_display_handle_fifo_underflow);
  6417. INIT_WORK(&display->fifo_overflow_work,
  6418. dsi_display_handle_fifo_overflow);
  6419. INIT_WORK(&display->lp_rx_timeout_work,
  6420. dsi_display_handle_lp_rx_timeout);
  6421. memset(&event_info, 0, sizeof(event_info));
  6422. event_info.event_cb = dsi_display_cb_error_handler;
  6423. event_info.event_usr_ptr = display;
  6424. display_for_each_ctrl(i, display) {
  6425. ctrl = &display->ctrl[i];
  6426. ctrl->ctrl->irq_info.irq_err_cb = event_info;
  6427. }
  6428. }
  6429. static void dsi_display_unregister_error_handler(struct dsi_display *display)
  6430. {
  6431. int i = 0;
  6432. struct dsi_display_ctrl *ctrl;
  6433. if (!display)
  6434. return;
  6435. display_for_each_ctrl(i, display) {
  6436. ctrl = &display->ctrl[i];
  6437. memset(&ctrl->ctrl->irq_info.irq_err_cb,
  6438. 0, sizeof(struct dsi_event_cb_info));
  6439. }
  6440. if (display->err_workq) {
  6441. destroy_workqueue(display->err_workq);
  6442. display->err_workq = NULL;
  6443. }
  6444. }
  6445. int dsi_display_prepare(struct dsi_display *display)
  6446. {
  6447. int rc = 0;
  6448. struct dsi_display_mode *mode;
  6449. if (!display) {
  6450. DSI_ERR("Invalid params\n");
  6451. return -EINVAL;
  6452. }
  6453. if (!display->panel->cur_mode) {
  6454. DSI_ERR("no valid mode set for the display\n");
  6455. return -EINVAL;
  6456. }
  6457. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6458. mutex_lock(&display->display_lock);
  6459. display->hw_ownership = true;
  6460. mode = display->panel->cur_mode;
  6461. dsi_display_set_ctrl_esd_check_flag(display, false);
  6462. /* Set up ctrl isr before enabling core clk */
  6463. if (!display->trusted_vm_env)
  6464. dsi_display_ctrl_isr_configure(display, true);
  6465. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6466. if (display->is_cont_splash_enabled &&
  6467. display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6468. DSI_ERR("DMS not supported on first frame\n");
  6469. rc = -EINVAL;
  6470. goto error;
  6471. }
  6472. if (!is_skip_op_required(display)) {
  6473. /* update dsi ctrl for new mode */
  6474. rc = dsi_display_pre_switch(display);
  6475. if (rc)
  6476. DSI_ERR("[%s] panel pre-switch failed, rc=%d\n",
  6477. display->name, rc);
  6478. goto error;
  6479. }
  6480. }
  6481. if (!display->poms_pending &&
  6482. (!is_skip_op_required(display))) {
  6483. /*
  6484. * For continuous splash/trusted vm, we skip panel
  6485. * pre prepare since the regulator vote is already
  6486. * taken care in splash resource init
  6487. */
  6488. rc = dsi_panel_pre_prepare(display->panel);
  6489. if (rc) {
  6490. DSI_ERR("[%s] panel pre-prepare failed, rc=%d\n",
  6491. display->name, rc);
  6492. goto error;
  6493. }
  6494. }
  6495. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6496. DSI_CORE_CLK, DSI_CLK_ON);
  6497. if (rc) {
  6498. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  6499. display->name, rc);
  6500. goto error_panel_post_unprep;
  6501. }
  6502. /*
  6503. * If ULPS during suspend feature is enabled, then DSI PHY was
  6504. * left on during suspend. In this case, we do not need to reset/init
  6505. * PHY. This would have already been done when the CORE clocks are
  6506. * turned on. However, if cont splash is disabled, the first time DSI
  6507. * is powered on, phy init needs to be done unconditionally.
  6508. */
  6509. if (!display->panel->ulps_suspend_enabled || !display->ulps_enabled) {
  6510. rc = dsi_display_phy_sw_reset(display);
  6511. if (rc) {
  6512. DSI_ERR("[%s] failed to reset phy, rc=%d\n",
  6513. display->name, rc);
  6514. goto error_ctrl_clk_off;
  6515. }
  6516. rc = dsi_display_phy_enable(display);
  6517. if (rc) {
  6518. DSI_ERR("[%s] failed to enable DSI PHY, rc=%d\n",
  6519. display->name, rc);
  6520. goto error_ctrl_clk_off;
  6521. }
  6522. }
  6523. rc = dsi_display_ctrl_init(display);
  6524. if (rc) {
  6525. DSI_ERR("[%s] failed to setup DSI controller, rc=%d\n",
  6526. display->name, rc);
  6527. goto error_phy_disable;
  6528. }
  6529. /* Set up DSI ERROR event callback */
  6530. dsi_display_register_error_handler(display);
  6531. rc = dsi_display_ctrl_host_enable(display);
  6532. if (rc) {
  6533. DSI_ERR("[%s] failed to enable DSI host, rc=%d\n",
  6534. display->name, rc);
  6535. goto error_ctrl_deinit;
  6536. }
  6537. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6538. DSI_LINK_CLK, DSI_CLK_ON);
  6539. if (rc) {
  6540. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  6541. display->name, rc);
  6542. goto error_host_engine_off;
  6543. }
  6544. if (!is_skip_op_required(display)) {
  6545. /*
  6546. * For continuous splash/trusted vm, skip panel prepare and
  6547. * ctl reset since the pnael and ctrl is already in active
  6548. * state and panel on commands are not needed
  6549. */
  6550. rc = dsi_display_soft_reset(display);
  6551. if (rc) {
  6552. DSI_ERR("[%s] failed soft reset, rc=%d\n",
  6553. display->name, rc);
  6554. goto error_ctrl_link_off;
  6555. }
  6556. if (!display->poms_pending) {
  6557. rc = dsi_panel_prepare(display->panel);
  6558. if (rc) {
  6559. DSI_ERR("[%s] panel prepare failed, rc=%d\n",
  6560. display->name, rc);
  6561. goto error_ctrl_link_off;
  6562. }
  6563. }
  6564. }
  6565. goto error;
  6566. error_ctrl_link_off:
  6567. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6568. DSI_LINK_CLK, DSI_CLK_OFF);
  6569. error_host_engine_off:
  6570. (void)dsi_display_ctrl_host_disable(display);
  6571. error_ctrl_deinit:
  6572. (void)dsi_display_ctrl_deinit(display);
  6573. error_phy_disable:
  6574. (void)dsi_display_phy_disable(display);
  6575. error_ctrl_clk_off:
  6576. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6577. DSI_CORE_CLK, DSI_CLK_OFF);
  6578. error_panel_post_unprep:
  6579. (void)dsi_panel_post_unprepare(display->panel);
  6580. error:
  6581. mutex_unlock(&display->display_lock);
  6582. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6583. return rc;
  6584. }
  6585. static int dsi_display_calc_ctrl_roi(const struct dsi_display *display,
  6586. const struct dsi_display_ctrl *ctrl,
  6587. const struct msm_roi_list *req_rois,
  6588. struct dsi_rect *out_roi)
  6589. {
  6590. const struct dsi_rect *bounds = &ctrl->ctrl->mode_bounds;
  6591. struct dsi_display_mode *cur_mode;
  6592. struct msm_roi_caps *roi_caps;
  6593. struct dsi_rect req_roi = { 0 };
  6594. int rc = 0;
  6595. cur_mode = display->panel->cur_mode;
  6596. if (!cur_mode)
  6597. return 0;
  6598. roi_caps = &cur_mode->priv_info->roi_caps;
  6599. if (req_rois->num_rects > roi_caps->num_roi) {
  6600. DSI_ERR("request for %d rois greater than max %d\n",
  6601. req_rois->num_rects,
  6602. roi_caps->num_roi);
  6603. rc = -EINVAL;
  6604. goto exit;
  6605. }
  6606. /**
  6607. * if no rois, user wants to reset back to full resolution
  6608. * note: h_active is already divided by ctrl_count
  6609. */
  6610. if (!req_rois->num_rects) {
  6611. *out_roi = *bounds;
  6612. goto exit;
  6613. }
  6614. /* intersect with the bounds */
  6615. req_roi.x = req_rois->roi[0].x1;
  6616. req_roi.y = req_rois->roi[0].y1;
  6617. req_roi.w = req_rois->roi[0].x2 - req_rois->roi[0].x1;
  6618. req_roi.h = req_rois->roi[0].y2 - req_rois->roi[0].y1;
  6619. dsi_rect_intersect(&req_roi, bounds, out_roi);
  6620. exit:
  6621. /* adjust the ctrl origin to be top left within the ctrl */
  6622. out_roi->x = out_roi->x - bounds->x;
  6623. DSI_DEBUG("ctrl%d:%d: req (%d,%d,%d,%d) bnd (%d,%d,%d,%d) out (%d,%d,%d,%d)\n",
  6624. ctrl->dsi_ctrl_idx, ctrl->ctrl->cell_index,
  6625. req_roi.x, req_roi.y, req_roi.w, req_roi.h,
  6626. bounds->x, bounds->y, bounds->w, bounds->h,
  6627. out_roi->x, out_roi->y, out_roi->w, out_roi->h);
  6628. return rc;
  6629. }
  6630. static int dsi_display_qsync(struct dsi_display *display, bool enable)
  6631. {
  6632. int i;
  6633. int rc = 0;
  6634. if (!display->panel->qsync_caps.qsync_min_fps) {
  6635. DSI_ERR("%s:ERROR: qsync set, but no fps\n", __func__);
  6636. return 0;
  6637. }
  6638. mutex_lock(&display->display_lock);
  6639. display_for_each_ctrl(i, display) {
  6640. if (enable) {
  6641. /* send the commands to enable qsync */
  6642. rc = dsi_panel_send_qsync_on_dcs(display->panel, i);
  6643. if (rc) {
  6644. DSI_ERR("fail qsync ON cmds rc:%d\n", rc);
  6645. goto exit;
  6646. }
  6647. } else {
  6648. /* send the commands to enable qsync */
  6649. rc = dsi_panel_send_qsync_off_dcs(display->panel, i);
  6650. if (rc) {
  6651. DSI_ERR("fail qsync OFF cmds rc:%d\n", rc);
  6652. goto exit;
  6653. }
  6654. }
  6655. dsi_ctrl_setup_avr(display->ctrl[i].ctrl, enable);
  6656. }
  6657. exit:
  6658. SDE_EVT32(enable, display->panel->qsync_caps.qsync_min_fps, rc);
  6659. mutex_unlock(&display->display_lock);
  6660. return rc;
  6661. }
  6662. static int dsi_display_set_roi(struct dsi_display *display,
  6663. struct msm_roi_list *rois)
  6664. {
  6665. struct dsi_display_mode *cur_mode;
  6666. struct msm_roi_caps *roi_caps;
  6667. int rc = 0;
  6668. int i;
  6669. if (!display || !rois || !display->panel)
  6670. return -EINVAL;
  6671. cur_mode = display->panel->cur_mode;
  6672. if (!cur_mode)
  6673. return 0;
  6674. roi_caps = &cur_mode->priv_info->roi_caps;
  6675. if (!roi_caps->enabled)
  6676. return 0;
  6677. display_for_each_ctrl(i, display) {
  6678. struct dsi_display_ctrl *ctrl = &display->ctrl[i];
  6679. struct dsi_rect ctrl_roi;
  6680. bool changed = false;
  6681. rc = dsi_display_calc_ctrl_roi(display, ctrl, rois, &ctrl_roi);
  6682. if (rc) {
  6683. DSI_ERR("dsi_display_calc_ctrl_roi failed rc %d\n", rc);
  6684. return rc;
  6685. }
  6686. rc = dsi_ctrl_set_roi(ctrl->ctrl, &ctrl_roi, &changed);
  6687. if (rc) {
  6688. DSI_ERR("dsi_ctrl_set_roi failed rc %d\n", rc);
  6689. return rc;
  6690. }
  6691. if (!changed)
  6692. continue;
  6693. /* send the new roi to the panel via dcs commands */
  6694. rc = dsi_panel_send_roi_dcs(display->panel, i, &ctrl_roi);
  6695. if (rc) {
  6696. DSI_ERR("dsi_panel_set_roi failed rc %d\n", rc);
  6697. return rc;
  6698. }
  6699. /* re-program the ctrl with the timing based on the new roi */
  6700. rc = dsi_ctrl_timing_setup(ctrl->ctrl);
  6701. if (rc) {
  6702. DSI_ERR("dsi_ctrl_setup failed rc %d\n", rc);
  6703. return rc;
  6704. }
  6705. }
  6706. return rc;
  6707. }
  6708. int dsi_display_pre_kickoff(struct drm_connector *connector,
  6709. struct dsi_display *display,
  6710. struct msm_display_kickoff_params *params)
  6711. {
  6712. int rc = 0, ret = 0;
  6713. int i;
  6714. /* check and setup MISR */
  6715. if (display->misr_enable)
  6716. _dsi_display_setup_misr(display);
  6717. /* dynamic DSI clock setting */
  6718. if (atomic_read(&display->clkrate_change_pending)) {
  6719. mutex_lock(&display->display_lock);
  6720. /*
  6721. * acquire panel_lock to make sure no commands are in progress
  6722. */
  6723. dsi_panel_acquire_panel_lock(display->panel);
  6724. /*
  6725. * Wait for DSI command engine not to be busy sending data
  6726. * from display engine.
  6727. * If waiting fails, return "rc" instead of below "ret" so as
  6728. * not to impact DRM commit. The clock updating would be
  6729. * deferred to the next DRM commit.
  6730. */
  6731. display_for_each_ctrl(i, display) {
  6732. struct dsi_ctrl *ctrl = display->ctrl[i].ctrl;
  6733. ret = dsi_ctrl_wait_for_cmd_mode_mdp_idle(ctrl);
  6734. if (ret)
  6735. goto wait_failure;
  6736. }
  6737. /*
  6738. * Don't check the return value so as not to impact DRM commit
  6739. * when error occurs.
  6740. */
  6741. (void)dsi_display_force_update_dsi_clk(display);
  6742. wait_failure:
  6743. /* release panel_lock */
  6744. dsi_panel_release_panel_lock(display->panel);
  6745. mutex_unlock(&display->display_lock);
  6746. }
  6747. if (!ret)
  6748. rc = dsi_display_set_roi(display, params->rois);
  6749. return rc;
  6750. }
  6751. int dsi_display_config_ctrl_for_cont_splash(struct dsi_display *display)
  6752. {
  6753. int rc = 0;
  6754. if (!display || !display->panel) {
  6755. DSI_ERR("Invalid params\n");
  6756. return -EINVAL;
  6757. }
  6758. if (!display->panel->cur_mode) {
  6759. DSI_ERR("no valid mode set for the display\n");
  6760. return -EINVAL;
  6761. }
  6762. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6763. rc = dsi_display_vid_engine_enable(display);
  6764. if (rc) {
  6765. DSI_ERR("[%s]failed to enable DSI video engine, rc=%d\n",
  6766. display->name, rc);
  6767. goto error_out;
  6768. }
  6769. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  6770. rc = dsi_display_cmd_engine_enable(display);
  6771. if (rc) {
  6772. DSI_ERR("[%s]failed to enable DSI cmd engine, rc=%d\n",
  6773. display->name, rc);
  6774. goto error_out;
  6775. }
  6776. } else {
  6777. DSI_ERR("[%s] Invalid configuration\n", display->name);
  6778. rc = -EINVAL;
  6779. }
  6780. error_out:
  6781. return rc;
  6782. }
  6783. int dsi_display_pre_commit(void *display,
  6784. struct msm_display_conn_params *params)
  6785. {
  6786. bool enable = false;
  6787. int rc = 0;
  6788. if (!display || !params) {
  6789. pr_err("Invalid params\n");
  6790. return -EINVAL;
  6791. }
  6792. if (params->qsync_update) {
  6793. enable = (params->qsync_mode > 0) ? true : false;
  6794. rc = dsi_display_qsync(display, enable);
  6795. if (rc)
  6796. pr_err("%s failed to send qsync commands\n",
  6797. __func__);
  6798. SDE_EVT32(params->qsync_mode, rc);
  6799. }
  6800. return rc;
  6801. }
  6802. static void dsi_display_panel_id_notification(struct dsi_display *display)
  6803. {
  6804. if (display->panel_id != ~0x0 &&
  6805. display->ctrl[0].ctrl->panel_id_cb.event_cb) {
  6806. display->ctrl[0].ctrl->panel_id_cb.event_cb(
  6807. display->ctrl[0].ctrl->panel_id_cb.event_usr_ptr,
  6808. display->ctrl[0].ctrl->panel_id_cb.event_idx,
  6809. 0, ((display->panel_id & 0xffffffff00000000) >> 32),
  6810. (display->panel_id & 0xffffffff), 0, 0);
  6811. }
  6812. }
  6813. int dsi_display_enable(struct dsi_display *display)
  6814. {
  6815. int rc = 0;
  6816. struct dsi_display_mode *mode;
  6817. if (!display || !display->panel) {
  6818. DSI_ERR("Invalid params\n");
  6819. return -EINVAL;
  6820. }
  6821. if (!display->panel->cur_mode) {
  6822. DSI_ERR("no valid mode set for the display\n");
  6823. return -EINVAL;
  6824. }
  6825. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6826. /*
  6827. * Engine states and panel states are populated during splash
  6828. * resource/trusted vm and hence we return early
  6829. */
  6830. if (is_skip_op_required(display)) {
  6831. dsi_display_config_ctrl_for_cont_splash(display);
  6832. rc = dsi_display_splash_res_cleanup(display);
  6833. if (rc) {
  6834. DSI_ERR("Continuous splash res cleanup failed, rc=%d\n",
  6835. rc);
  6836. return -EINVAL;
  6837. }
  6838. display->panel->panel_initialized = true;
  6839. DSI_DEBUG("cont splash enabled, display enable not required\n");
  6840. dsi_display_panel_id_notification(display);
  6841. return 0;
  6842. }
  6843. mutex_lock(&display->display_lock);
  6844. mode = display->panel->cur_mode;
  6845. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6846. rc = dsi_panel_post_switch(display->panel);
  6847. if (rc) {
  6848. DSI_ERR("[%s] failed to switch DSI panel mode, rc=%d\n",
  6849. display->name, rc);
  6850. goto error;
  6851. }
  6852. } else if (!display->poms_pending) {
  6853. rc = dsi_panel_enable(display->panel);
  6854. if (rc) {
  6855. DSI_ERR("[%s] failed to enable DSI panel, rc=%d\n",
  6856. display->name, rc);
  6857. goto error;
  6858. }
  6859. }
  6860. dsi_display_panel_id_notification(display);
  6861. /* Block sending pps command if modeset is due to fps difference */
  6862. if ((mode->priv_info->dsc_enabled ||
  6863. mode->priv_info->vdc_enabled) &&
  6864. !(mode->dsi_mode_flags & DSI_MODE_FLAG_DMS_FPS)) {
  6865. rc = dsi_panel_update_pps(display->panel);
  6866. if (rc) {
  6867. DSI_ERR("[%s] panel pps cmd update failed, rc=%d\n",
  6868. display->name, rc);
  6869. goto error;
  6870. }
  6871. }
  6872. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6873. rc = dsi_panel_switch(display->panel);
  6874. if (rc)
  6875. DSI_ERR("[%s] failed to switch DSI panel mode, rc=%d\n",
  6876. display->name, rc);
  6877. goto error;
  6878. }
  6879. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6880. DSI_DEBUG("%s:enable video timing eng\n", __func__);
  6881. rc = dsi_display_vid_engine_enable(display);
  6882. if (rc) {
  6883. DSI_ERR("[%s]failed to enable DSI video engine, rc=%d\n",
  6884. display->name, rc);
  6885. goto error_disable_panel;
  6886. }
  6887. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  6888. DSI_DEBUG("%s:enable command timing eng\n", __func__);
  6889. rc = dsi_display_cmd_engine_enable(display);
  6890. if (rc) {
  6891. DSI_ERR("[%s]failed to enable DSI cmd engine, rc=%d\n",
  6892. display->name, rc);
  6893. goto error_disable_panel;
  6894. }
  6895. } else {
  6896. DSI_ERR("[%s] Invalid configuration\n", display->name);
  6897. rc = -EINVAL;
  6898. goto error_disable_panel;
  6899. }
  6900. goto error;
  6901. error_disable_panel:
  6902. (void)dsi_panel_disable(display->panel);
  6903. error:
  6904. mutex_unlock(&display->display_lock);
  6905. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6906. return rc;
  6907. }
  6908. int dsi_display_post_enable(struct dsi_display *display)
  6909. {
  6910. int rc = 0;
  6911. if (!display) {
  6912. DSI_ERR("Invalid params\n");
  6913. return -EINVAL;
  6914. }
  6915. mutex_lock(&display->display_lock);
  6916. if (display->panel->cur_mode->dsi_mode_flags &
  6917. DSI_MODE_FLAG_POMS_TO_CMD) {
  6918. dsi_panel_switch_cmd_mode_in(display->panel);
  6919. } else if (display->panel->cur_mode->dsi_mode_flags &
  6920. DSI_MODE_FLAG_POMS_TO_VID)
  6921. dsi_panel_switch_video_mode_in(display->panel);
  6922. else {
  6923. rc = dsi_panel_post_enable(display->panel);
  6924. if (rc)
  6925. DSI_ERR("[%s] panel post-enable failed, rc=%d\n",
  6926. display->name, rc);
  6927. }
  6928. /* remove the clk vote for CMD mode panels */
  6929. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  6930. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6931. DSI_ALL_CLKS, DSI_CLK_OFF);
  6932. mutex_unlock(&display->display_lock);
  6933. return rc;
  6934. }
  6935. int dsi_display_pre_disable(struct dsi_display *display)
  6936. {
  6937. int rc = 0;
  6938. if (!display) {
  6939. DSI_ERR("Invalid params\n");
  6940. return -EINVAL;
  6941. }
  6942. mutex_lock(&display->display_lock);
  6943. /* enable the clk vote for CMD mode panels */
  6944. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  6945. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6946. DSI_ALL_CLKS, DSI_CLK_ON);
  6947. if (display->poms_pending) {
  6948. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  6949. dsi_panel_switch_cmd_mode_out(display->panel);
  6950. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6951. /*
  6952. * Add unbalanced vote for clock & cmd engine to enable
  6953. * async trigger of pre video to cmd mode switch.
  6954. */
  6955. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6956. DSI_ALL_CLKS, DSI_CLK_ON);
  6957. if (rc) {
  6958. DSI_ERR("[%s]failed to enable all clocks,rc=%d",
  6959. display->name, rc);
  6960. goto exit;
  6961. }
  6962. rc = dsi_display_cmd_engine_enable(display);
  6963. if (rc) {
  6964. DSI_ERR("[%s]failed to enable cmd engine,rc=%d",
  6965. display->name, rc);
  6966. goto error_disable_clks;
  6967. }
  6968. dsi_panel_switch_video_mode_out(display->panel);
  6969. }
  6970. } else {
  6971. rc = dsi_panel_pre_disable(display->panel);
  6972. if (rc)
  6973. DSI_ERR("[%s] panel pre-disable failed, rc=%d\n",
  6974. display->name, rc);
  6975. }
  6976. goto exit;
  6977. error_disable_clks:
  6978. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6979. DSI_ALL_CLKS, DSI_CLK_OFF);
  6980. if (rc)
  6981. DSI_ERR("[%s] failed to disable all DSI clocks, rc=%d\n",
  6982. display->name, rc);
  6983. exit:
  6984. mutex_unlock(&display->display_lock);
  6985. return rc;
  6986. }
  6987. static void dsi_display_handle_poms_te(struct work_struct *work)
  6988. {
  6989. struct dsi_display *display = NULL;
  6990. struct delayed_work *dw = to_delayed_work(work);
  6991. struct mipi_dsi_device *dsi = NULL;
  6992. struct dsi_panel *panel = NULL;
  6993. int rc = 0;
  6994. display = container_of(dw, struct dsi_display, poms_te_work);
  6995. if (!display || !display->panel) {
  6996. DSI_ERR("Invalid params\n");
  6997. return;
  6998. }
  6999. panel = display->panel;
  7000. mutex_lock(&panel->panel_lock);
  7001. if (!dsi_panel_initialized(panel)) {
  7002. rc = -EINVAL;
  7003. goto error;
  7004. }
  7005. dsi = &panel->mipi_device;
  7006. rc = mipi_dsi_dcs_set_tear_off(dsi);
  7007. error:
  7008. mutex_unlock(&panel->panel_lock);
  7009. if (rc < 0)
  7010. DSI_ERR("failed to set tear off\n");
  7011. }
  7012. int dsi_display_disable(struct dsi_display *display)
  7013. {
  7014. int rc = 0;
  7015. if (!display) {
  7016. DSI_ERR("Invalid params\n");
  7017. return -EINVAL;
  7018. }
  7019. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  7020. mutex_lock(&display->display_lock);
  7021. /* cancel delayed work */
  7022. if (display->poms_pending &&
  7023. display->panel->poms_align_vsync)
  7024. cancel_delayed_work_sync(&display->poms_te_work);
  7025. rc = dsi_display_wake_up(display);
  7026. if (rc)
  7027. DSI_ERR("[%s] display wake up failed, rc=%d\n",
  7028. display->name, rc);
  7029. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  7030. rc = dsi_display_vid_engine_disable(display);
  7031. if (rc)
  7032. DSI_ERR("[%s]failed to disable DSI vid engine, rc=%d\n",
  7033. display->name, rc);
  7034. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  7035. /**
  7036. * On POMS request , disable panel TE through
  7037. * delayed work queue.
  7038. */
  7039. if (display->poms_pending &&
  7040. display->panel->poms_align_vsync) {
  7041. INIT_DELAYED_WORK(&display->poms_te_work,
  7042. dsi_display_handle_poms_te);
  7043. queue_delayed_work(system_wq,
  7044. &display->poms_te_work,
  7045. msecs_to_jiffies(100));
  7046. }
  7047. rc = dsi_display_cmd_engine_disable(display);
  7048. if (rc)
  7049. DSI_ERR("[%s]failed to disable DSI cmd engine, rc=%d\n",
  7050. display->name, rc);
  7051. } else {
  7052. DSI_ERR("[%s] Invalid configuration\n", display->name);
  7053. rc = -EINVAL;
  7054. }
  7055. if (!display->poms_pending && !is_skip_op_required(display)) {
  7056. rc = dsi_panel_disable(display->panel);
  7057. if (rc)
  7058. DSI_ERR("[%s] failed to disable DSI panel, rc=%d\n",
  7059. display->name, rc);
  7060. }
  7061. if (is_skip_op_required(display)) {
  7062. /* applicable only for trusted vm */
  7063. display->panel->panel_initialized = false;
  7064. display->panel->power_mode = SDE_MODE_DPMS_OFF;
  7065. }
  7066. mutex_unlock(&display->display_lock);
  7067. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  7068. return rc;
  7069. }
  7070. int dsi_display_update_pps(char *pps_cmd, void *disp)
  7071. {
  7072. struct dsi_display *display;
  7073. if (pps_cmd == NULL || disp == NULL) {
  7074. DSI_ERR("Invalid parameter\n");
  7075. return -EINVAL;
  7076. }
  7077. display = disp;
  7078. mutex_lock(&display->display_lock);
  7079. memcpy(display->panel->dce_pps_cmd, pps_cmd, DSI_CMD_PPS_SIZE);
  7080. mutex_unlock(&display->display_lock);
  7081. return 0;
  7082. }
  7083. int dsi_display_update_dyn_bit_clk(struct dsi_display *display,
  7084. struct dsi_display_mode *mode)
  7085. {
  7086. struct dsi_dyn_clk_caps *dyn_clk_caps;
  7087. struct dsi_host_common_cfg *host_cfg;
  7088. int bpp, lanes = 0;
  7089. if (!display || !mode) {
  7090. DSI_ERR("invalid arguments\n");
  7091. return -EINVAL;
  7092. }
  7093. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  7094. if (!dyn_clk_caps->dyn_clk_support) {
  7095. DSI_DEBUG("dynamic bit clock support not enabled\n");
  7096. return 0;
  7097. } else if (!display->dyn_bit_clk_pending) {
  7098. DSI_DEBUG("dynamic bit clock rate not updated\n");
  7099. return 0;
  7100. } else if (!display->dyn_bit_clk) {
  7101. DSI_DEBUG("dynamic bit clock rate cleared\n");
  7102. return 0;
  7103. } else if (display->dyn_bit_clk < mode->priv_info->min_dsi_clk_hz) {
  7104. DSI_ERR("dynamic bit clock rate %llu smaller than minimum value:%llu\n",
  7105. display->dyn_bit_clk, mode->priv_info->min_dsi_clk_hz);
  7106. return -EINVAL;
  7107. }
  7108. /* update mode clk rate with user value */
  7109. mode->timing.clk_rate_hz = display->dyn_bit_clk;
  7110. mode->priv_info->clk_rate_hz = display->dyn_bit_clk;
  7111. host_cfg = &(display->panel->host_config);
  7112. bpp = dsi_pixel_format_to_bpp(host_cfg->dst_format);
  7113. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  7114. lanes++;
  7115. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  7116. lanes++;
  7117. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  7118. lanes++;
  7119. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  7120. lanes++;
  7121. dsi_display_adjust_mode_timing(display, mode, lanes, bpp);
  7122. /* adjust pixel clock based on dynamic bit clock */
  7123. mode->pixel_clk_khz = div_u64(mode->timing.clk_rate_hz * lanes, bpp);
  7124. do_div(mode->pixel_clk_khz, 1000);
  7125. mode->pixel_clk_khz *= display->ctrl_count;
  7126. SDE_EVT32(display->dyn_bit_clk, mode->priv_info->min_dsi_clk_hz, mode->pixel_clk_khz);
  7127. DSI_DEBUG("dynamic bit clk:%u, min dsi clk:%llu, lanes:%d, bpp:%d, pck:%d Khz\n",
  7128. display->dyn_bit_clk, mode->priv_info->min_dsi_clk_hz, lanes, bpp,
  7129. mode->pixel_clk_khz);
  7130. display->dyn_bit_clk_pending = false;
  7131. return 0;
  7132. }
  7133. int dsi_display_dump_clks_state(struct dsi_display *display)
  7134. {
  7135. int rc = 0;
  7136. if (!display) {
  7137. DSI_ERR("invalid display argument\n");
  7138. return -EINVAL;
  7139. }
  7140. if (!display->clk_mngr) {
  7141. DSI_ERR("invalid clk manager\n");
  7142. return -EINVAL;
  7143. }
  7144. if (!display->dsi_clk_handle || !display->mdp_clk_handle) {
  7145. DSI_ERR("invalid clk handles\n");
  7146. return -EINVAL;
  7147. }
  7148. mutex_lock(&display->display_lock);
  7149. rc = dsi_display_dump_clk_handle_state(display->dsi_clk_handle);
  7150. if (rc) {
  7151. DSI_ERR("failed to dump dsi clock state\n");
  7152. goto end;
  7153. }
  7154. rc = dsi_display_dump_clk_handle_state(display->mdp_clk_handle);
  7155. if (rc) {
  7156. DSI_ERR("failed to dump mdp clock state\n");
  7157. goto end;
  7158. }
  7159. end:
  7160. mutex_unlock(&display->display_lock);
  7161. return rc;
  7162. }
  7163. int dsi_display_unprepare(struct dsi_display *display)
  7164. {
  7165. int rc = 0, i;
  7166. struct dsi_display_ctrl *ctrl;
  7167. if (!display) {
  7168. DSI_ERR("Invalid params\n");
  7169. return -EINVAL;
  7170. }
  7171. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  7172. mutex_lock(&display->display_lock);
  7173. rc = dsi_display_wake_up(display);
  7174. if (rc)
  7175. DSI_ERR("[%s] display wake up failed, rc=%d\n",
  7176. display->name, rc);
  7177. if (!display->poms_pending && !is_skip_op_required(display)) {
  7178. rc = dsi_panel_unprepare(display->panel);
  7179. if (rc)
  7180. DSI_ERR("[%s] panel unprepare failed, rc=%d\n",
  7181. display->name, rc);
  7182. }
  7183. /* Remove additional vote added for pre_mode_switch_to_cmd */
  7184. if (display->poms_pending &&
  7185. display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  7186. display_for_each_ctrl(i, display) {
  7187. ctrl = &display->ctrl[i];
  7188. if (!ctrl->ctrl || !ctrl->ctrl->dma_wait_queued)
  7189. continue;
  7190. flush_workqueue(display->dma_cmd_workq);
  7191. cancel_work_sync(&ctrl->ctrl->dma_cmd_wait);
  7192. ctrl->ctrl->dma_wait_queued = false;
  7193. }
  7194. dsi_display_cmd_engine_disable(display);
  7195. dsi_display_clk_ctrl(display->dsi_clk_handle,
  7196. DSI_ALL_CLKS, DSI_CLK_OFF);
  7197. }
  7198. rc = dsi_display_ctrl_host_disable(display);
  7199. if (rc)
  7200. DSI_ERR("[%s] failed to disable DSI host, rc=%d\n",
  7201. display->name, rc);
  7202. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  7203. DSI_LINK_CLK, DSI_CLK_OFF);
  7204. if (rc)
  7205. DSI_ERR("[%s] failed to disable Link clocks, rc=%d\n",
  7206. display->name, rc);
  7207. rc = dsi_display_ctrl_deinit(display);
  7208. if (rc)
  7209. DSI_ERR("[%s] failed to deinit controller, rc=%d\n",
  7210. display->name, rc);
  7211. if (!display->panel->ulps_suspend_enabled) {
  7212. rc = dsi_display_phy_disable(display);
  7213. if (rc)
  7214. DSI_ERR("[%s] failed to disable DSI PHY, rc=%d\n",
  7215. display->name, rc);
  7216. }
  7217. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  7218. DSI_CORE_CLK, DSI_CLK_OFF);
  7219. if (rc)
  7220. DSI_ERR("[%s] failed to disable DSI clocks, rc=%d\n",
  7221. display->name, rc);
  7222. /* destrory dsi isr set up */
  7223. dsi_display_ctrl_isr_configure(display, false);
  7224. if (!display->poms_pending && !is_skip_op_required(display)) {
  7225. rc = dsi_panel_post_unprepare(display->panel);
  7226. if (rc)
  7227. DSI_ERR("[%s] panel post-unprepare failed, rc=%d\n",
  7228. display->name, rc);
  7229. }
  7230. display->hw_ownership = false;
  7231. mutex_unlock(&display->display_lock);
  7232. /* Free up DSI ERROR event callback */
  7233. dsi_display_unregister_error_handler(display);
  7234. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  7235. return rc;
  7236. }
  7237. void __init dsi_display_register(void)
  7238. {
  7239. dsi_phy_drv_register();
  7240. dsi_ctrl_drv_register();
  7241. dsi_display_parse_boot_display_selection();
  7242. platform_driver_register(&dsi_display_driver);
  7243. }
  7244. void __exit dsi_display_unregister(void)
  7245. {
  7246. platform_driver_unregister(&dsi_display_driver);
  7247. dsi_ctrl_drv_unregister();
  7248. dsi_phy_drv_unregister();
  7249. }
  7250. module_param_string(dsi_display0, dsi_display_primary, MAX_CMDLINE_PARAM_LEN,
  7251. 0600);
  7252. MODULE_PARM_DESC(dsi_display0,
  7253. "msm_drm.dsi_display0=<display node>:<configX> where <display node> is 'primary dsi display node name' and <configX> where x represents index in the topology list");
  7254. module_param_string(dsi_display1, dsi_display_secondary, MAX_CMDLINE_PARAM_LEN,
  7255. 0600);
  7256. MODULE_PARM_DESC(dsi_display1,
  7257. "msm_drm.dsi_display1=<display node>:<configX> where <display node> is 'secondary dsi display node name' and <configX> where x represents index in the topology list");