rx-macro.c 102 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394
  1. /* Copyright (c) 2018, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/io.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/clk.h>
  17. #include <sound/soc.h>
  18. #include <sound/pcm.h>
  19. #include <sound/pcm_params.h>
  20. #include <sound/soc-dapm.h>
  21. #include <sound/tlv.h>
  22. #include <soc/swr-wcd.h>
  23. #include "bolero-cdc.h"
  24. #include "bolero-cdc-registers.h"
  25. #include "../msm-cdc-pinctrl.h"
  26. #define RX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  29. SNDRV_PCM_RATE_384000)
  30. /* Fractional Rates */
  31. #define RX_MACRO_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  32. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
  33. #define RX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  34. SNDRV_PCM_FMTBIT_S24_LE |\
  35. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  36. #define RX_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  37. SNDRV_PCM_RATE_48000)
  38. #define RX_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  39. SNDRV_PCM_FMTBIT_S24_LE |\
  40. SNDRV_PCM_FMTBIT_S24_3LE)
  41. #define SAMPLING_RATE_44P1KHZ 44100
  42. #define SAMPLING_RATE_88P2KHZ 88200
  43. #define SAMPLING_RATE_176P4KHZ 176400
  44. #define SAMPLING_RATE_352P8KHZ 352800
  45. #define RX_MACRO_MAX_OFFSET 0x1000
  46. #define RX_MACRO_MAX_DMA_CH_PER_PORT 2
  47. #define RX_SWR_STRING_LEN 80
  48. #define RX_MACRO_CHILD_DEVICES_MAX 3
  49. #define RX_MACRO_INTERP_MUX_NUM_INPUTS 3
  50. #define RX_MACRO_SIDETONE_IIR_COEFF_MAX 5
  51. #define STRING(name) #name
  52. #define RX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  53. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  54. static const struct snd_kcontrol_new name##_mux = \
  55. SOC_DAPM_ENUM(STRING(name), name##_enum)
  56. #define RX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  57. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  58. static const struct snd_kcontrol_new name##_mux = \
  59. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  60. #define RX_MACRO_DAPM_MUX(name, shift, kctl) \
  61. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  62. #define RX_MACRO_RX_PATH_OFFSET 0x80
  63. #define RX_MACRO_COMP_OFFSET 0x40
  64. #define MAX_IMPED_PARAMS 6
  65. struct wcd_imped_val {
  66. u32 imped_val;
  67. u8 index;
  68. };
  69. static const struct wcd_imped_val imped_index[] = {
  70. {4, 0},
  71. {5, 1},
  72. {6, 2},
  73. {7, 3},
  74. {8, 4},
  75. {9, 5},
  76. {10, 6},
  77. {11, 7},
  78. {12, 8},
  79. {13, 9},
  80. };
  81. struct rx_macro_reg_mask_val {
  82. u16 reg;
  83. u8 mask;
  84. u8 val;
  85. };
  86. static const struct rx_macro_reg_mask_val imped_table[][MAX_IMPED_PARAMS] = {
  87. {
  88. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf2},
  89. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf2},
  90. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  91. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf2},
  92. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf2},
  93. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  94. },
  95. {
  96. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf4},
  97. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf4},
  98. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  99. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf4},
  100. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf4},
  101. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  102. },
  103. {
  104. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf7},
  105. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf7},
  106. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x01},
  107. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf7},
  108. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf7},
  109. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x01},
  110. },
  111. {
  112. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf9},
  113. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf9},
  114. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  115. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf9},
  116. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf9},
  117. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  118. },
  119. {
  120. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfa},
  121. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfa},
  122. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  123. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfa},
  124. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfa},
  125. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  126. },
  127. {
  128. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfb},
  129. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfb},
  130. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  131. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfb},
  132. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfb},
  133. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  134. },
  135. {
  136. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfc},
  137. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfc},
  138. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  139. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfc},
  140. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfc},
  141. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  142. },
  143. {
  144. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfd},
  145. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfd},
  146. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  147. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfd},
  148. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfd},
  149. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  150. },
  151. {
  152. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfd},
  153. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfd},
  154. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x01},
  155. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfd},
  156. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfd},
  157. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x01},
  158. },
  159. };
  160. enum {
  161. INTERP_HPHL,
  162. INTERP_HPHR,
  163. INTERP_AUX,
  164. INTERP_MAX
  165. };
  166. enum {
  167. RX_MACRO_RX0,
  168. RX_MACRO_RX1,
  169. RX_MACRO_RX2,
  170. RX_MACRO_RX3,
  171. RX_MACRO_RX4,
  172. RX_MACRO_RX5,
  173. RX_MACRO_PORTS_MAX
  174. };
  175. enum {
  176. RX_MACRO_COMP1, /* HPH_L */
  177. RX_MACRO_COMP2, /* HPH_R */
  178. RX_MACRO_COMP_MAX
  179. };
  180. enum {
  181. INTn_1_INP_SEL_ZERO = 0,
  182. INTn_1_INP_SEL_DEC0,
  183. INTn_1_INP_SEL_DEC1,
  184. INTn_1_INP_SEL_IIR0,
  185. INTn_1_INP_SEL_IIR1,
  186. INTn_1_INP_SEL_RX0,
  187. INTn_1_INP_SEL_RX1,
  188. INTn_1_INP_SEL_RX2,
  189. INTn_1_INP_SEL_RX3,
  190. INTn_1_INP_SEL_RX4,
  191. INTn_1_INP_SEL_RX5,
  192. };
  193. enum {
  194. INTn_2_INP_SEL_ZERO = 0,
  195. INTn_2_INP_SEL_RX0,
  196. INTn_2_INP_SEL_RX1,
  197. INTn_2_INP_SEL_RX2,
  198. INTn_2_INP_SEL_RX3,
  199. INTn_2_INP_SEL_RX4,
  200. INTn_2_INP_SEL_RX5,
  201. };
  202. enum {
  203. INTERP_MAIN_PATH,
  204. INTERP_MIX_PATH,
  205. };
  206. /* Codec supports 2 IIR filters */
  207. enum {
  208. IIR0 = 0,
  209. IIR1,
  210. IIR_MAX,
  211. };
  212. /* Each IIR has 5 Filter Stages */
  213. enum {
  214. BAND1 = 0,
  215. BAND2,
  216. BAND3,
  217. BAND4,
  218. BAND5,
  219. BAND_MAX,
  220. };
  221. struct rx_macro_idle_detect_config {
  222. u8 hph_idle_thr;
  223. u8 hph_idle_detect_en;
  224. };
  225. struct interp_sample_rate {
  226. int sample_rate;
  227. int rate_val;
  228. };
  229. static struct interp_sample_rate sr_val_tbl[] = {
  230. {8000, 0x0}, {16000, 0x1}, {32000, 0x3}, {48000, 0x4}, {96000, 0x5},
  231. {192000, 0x6}, {384000, 0x7}, {44100, 0x9}, {88200, 0xA},
  232. {176400, 0xB}, {352800, 0xC},
  233. };
  234. struct rx_macro_bcl_pmic_params {
  235. u8 id;
  236. u8 sid;
  237. u8 ppid;
  238. };
  239. static int rx_macro_hw_params(struct snd_pcm_substream *substream,
  240. struct snd_pcm_hw_params *params,
  241. struct snd_soc_dai *dai);
  242. static int rx_macro_get_channel_map(struct snd_soc_dai *dai,
  243. unsigned int *tx_num, unsigned int *tx_slot,
  244. unsigned int *rx_num, unsigned int *rx_slot);
  245. static int rx_macro_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  246. struct snd_ctl_elem_value *ucontrol);
  247. static int rx_macro_mux_get(struct snd_kcontrol *kcontrol,
  248. struct snd_ctl_elem_value *ucontrol);
  249. static int rx_macro_mux_put(struct snd_kcontrol *kcontrol,
  250. struct snd_ctl_elem_value *ucontrol);
  251. static int rx_macro_enable_interp_clk(struct snd_soc_codec *codec,
  252. int event, int interp_idx);
  253. /* Hold instance to soundwire platform device */
  254. struct rx_swr_ctrl_data {
  255. struct platform_device *rx_swr_pdev;
  256. };
  257. struct rx_swr_ctrl_platform_data {
  258. void *handle; /* holds codec private data */
  259. int (*read)(void *handle, int reg);
  260. int (*write)(void *handle, int reg, int val);
  261. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  262. int (*clk)(void *handle, bool enable);
  263. int (*handle_irq)(void *handle,
  264. irqreturn_t (*swrm_irq_handler)(int irq,
  265. void *data),
  266. void *swrm_handle,
  267. int action);
  268. };
  269. enum {
  270. RX_MACRO_AIF_INVALID = 0,
  271. RX_MACRO_AIF1_PB,
  272. RX_MACRO_AIF2_PB,
  273. RX_MACRO_AIF3_PB,
  274. RX_MACRO_AIF4_PB,
  275. RX_MACRO_MAX_DAIS,
  276. };
  277. enum {
  278. RX_MACRO_AIF1_CAP = 0,
  279. RX_MACRO_AIF2_CAP,
  280. RX_MACRO_AIF3_CAP,
  281. RX_MACRO_MAX_AIF_CAP_DAIS
  282. };
  283. /*
  284. * @dev: rx macro device pointer
  285. * @comp_enabled: compander enable mixer value set
  286. * @prim_int_users: Users of interpolator
  287. * @rx_mclk_users: RX MCLK users count
  288. * @vi_feed_value: VI sense mask
  289. * @swr_clk_lock: to lock swr master clock operations
  290. * @swr_ctrl_data: SoundWire data structure
  291. * @swr_plat_data: Soundwire platform data
  292. * @rx_macro_add_child_devices_work: work for adding child devices
  293. * @rx_swr_gpio_p: used by pinctrl API
  294. * @rx_core_clk: MCLK for rx macro
  295. * @rx_npl_clk: NPL clock for RX soundwire
  296. * @codec: codec handle
  297. */
  298. struct rx_macro_priv {
  299. struct device *dev;
  300. int comp_enabled[RX_MACRO_COMP_MAX];
  301. /* Main path clock users count */
  302. int main_clk_users[INTERP_MAX];
  303. int rx_port_value[RX_MACRO_PORTS_MAX];
  304. u16 prim_int_users[INTERP_MAX];
  305. int rx_mclk_users;
  306. int swr_clk_users;
  307. int clsh_users;
  308. int rx_mclk_cnt;
  309. bool is_native_on;
  310. bool is_ear_mode_on;
  311. bool dev_up;
  312. bool hph_pwr_mode;
  313. u16 mclk_mux;
  314. struct mutex mclk_lock;
  315. struct mutex swr_clk_lock;
  316. struct rx_swr_ctrl_data *swr_ctrl_data;
  317. struct rx_swr_ctrl_platform_data swr_plat_data;
  318. struct work_struct rx_macro_add_child_devices_work;
  319. struct device_node *rx_swr_gpio_p;
  320. struct clk *rx_core_clk;
  321. struct clk *rx_npl_clk;
  322. struct snd_soc_codec *codec;
  323. unsigned long active_ch_mask[RX_MACRO_MAX_DAIS];
  324. unsigned long active_ch_cnt[RX_MACRO_MAX_DAIS];
  325. u16 bit_width[RX_MACRO_MAX_DAIS];
  326. char __iomem *rx_io_base;
  327. char __iomem *rx_mclk_mode_muxsel;
  328. struct rx_macro_idle_detect_config idle_det_cfg;
  329. u8 sidetone_coeff_array[IIR_MAX][BAND_MAX]
  330. [RX_MACRO_SIDETONE_IIR_COEFF_MAX * 4];
  331. struct platform_device *pdev_child_devices
  332. [RX_MACRO_CHILD_DEVICES_MAX];
  333. int child_count;
  334. int is_softclip_on;
  335. int softclip_clk_users;
  336. struct rx_macro_bcl_pmic_params bcl_pmic_params;
  337. };
  338. static struct snd_soc_dai_driver rx_macro_dai[];
  339. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  340. static const char * const rx_int_mix_mux_text[] = {
  341. "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5"
  342. };
  343. static const char * const rx_prim_mix_text[] = {
  344. "ZERO", "DEC0", "DEC1", "IIR0", "IIR1", "RX0", "RX1", "RX2",
  345. "RX3", "RX4", "RX5"
  346. };
  347. static const char * const rx_sidetone_mix_text[] = {
  348. "ZERO", "SRC0", "SRC1", "SRC_SUM"
  349. };
  350. static const char * const rx_echo_mux_text[] = {
  351. "ZERO", "RX_MIX0", "RX_MIX1", "RX_MIX2"
  352. };
  353. static const char * const iir_inp_mux_text[] = {
  354. "ZERO", "DEC0", "DEC1", "DEC2", "DEC3",
  355. "RX0", "RX1", "RX2", "RX3", "RX4", "RX5"
  356. };
  357. static const char * const rx_int_dem_inp_mux_text[] = {
  358. "NORMAL_DSM_OUT", "CLSH_DSM_OUT",
  359. };
  360. static const char * const rx_int0_1_interp_mux_text[] = {
  361. "ZERO", "RX INT0_1 MIX1",
  362. };
  363. static const char * const rx_int1_1_interp_mux_text[] = {
  364. "ZERO", "RX INT1_1 MIX1",
  365. };
  366. static const char * const rx_int2_1_interp_mux_text[] = {
  367. "ZERO", "RX INT2_1 MIX1",
  368. };
  369. static const char * const rx_int0_2_interp_mux_text[] = {
  370. "ZERO", "RX INT0_2 MUX",
  371. };
  372. static const char * const rx_int1_2_interp_mux_text[] = {
  373. "ZERO", "RX INT1_2 MUX",
  374. };
  375. static const char * const rx_int2_2_interp_mux_text[] = {
  376. "ZERO", "RX INT2_2 MUX",
  377. };
  378. static const char *const rx_macro_mux_text[] = {
  379. "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB", "AIF4_PB"
  380. };
  381. static const char *const rx_macro_ear_mode_text[] = {"OFF", "ON"};
  382. static const struct soc_enum rx_macro_ear_mode_enum =
  383. SOC_ENUM_SINGLE_EXT(2, rx_macro_ear_mode_text);
  384. static const char *const rx_macro_hph_pwr_mode_text[] = {"ULP", "LoHIFI"};
  385. static const struct soc_enum rx_macro_hph_pwr_mode_enum =
  386. SOC_ENUM_SINGLE_EXT(2, rx_macro_hph_pwr_mode_text);
  387. static const char * const rx_macro_vbat_bcl_gsm_mode_text[] = {"OFF", "ON"};
  388. static const struct soc_enum rx_macro_vbat_bcl_gsm_mode_enum =
  389. SOC_ENUM_SINGLE_EXT(2, rx_macro_vbat_bcl_gsm_mode_text);
  390. static const struct snd_kcontrol_new rx_int2_1_vbat_mix_switch[] = {
  391. SOC_DAPM_SINGLE("RX AUX VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  392. };
  393. RX_MACRO_DAPM_ENUM(rx_int0_2, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1, 0,
  394. rx_int_mix_mux_text);
  395. RX_MACRO_DAPM_ENUM(rx_int1_2, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG1, 0,
  396. rx_int_mix_mux_text);
  397. RX_MACRO_DAPM_ENUM(rx_int2_2, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG1, 0,
  398. rx_int_mix_mux_text);
  399. RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp0, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG0, 0,
  400. rx_prim_mix_text);
  401. RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp1, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG0, 4,
  402. rx_prim_mix_text);
  403. RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp2, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1, 4,
  404. rx_prim_mix_text);
  405. RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp0, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG0, 0,
  406. rx_prim_mix_text);
  407. RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp1, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG0, 4,
  408. rx_prim_mix_text);
  409. RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp2, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG1, 4,
  410. rx_prim_mix_text);
  411. RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp0, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG0, 0,
  412. rx_prim_mix_text);
  413. RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp1, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG0, 4,
  414. rx_prim_mix_text);
  415. RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp2, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG1, 4,
  416. rx_prim_mix_text);
  417. RX_MACRO_DAPM_ENUM(rx_int0_mix2_inp, BOLERO_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 2,
  418. rx_sidetone_mix_text);
  419. RX_MACRO_DAPM_ENUM(rx_int1_mix2_inp, BOLERO_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 4,
  420. rx_sidetone_mix_text);
  421. RX_MACRO_DAPM_ENUM(rx_int2_mix2_inp, BOLERO_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 6,
  422. rx_sidetone_mix_text);
  423. RX_MACRO_DAPM_ENUM(rx_mix_tx0, BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG4, 4,
  424. rx_echo_mux_text);
  425. RX_MACRO_DAPM_ENUM(rx_mix_tx1, BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG4, 0,
  426. rx_echo_mux_text);
  427. RX_MACRO_DAPM_ENUM(rx_mix_tx2, BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG4, 0,
  428. rx_echo_mux_text);
  429. RX_MACRO_DAPM_ENUM(iir0_inp0, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG0, 0,
  430. iir_inp_mux_text);
  431. RX_MACRO_DAPM_ENUM(iir0_inp1, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG1, 0,
  432. iir_inp_mux_text);
  433. RX_MACRO_DAPM_ENUM(iir0_inp2, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG2, 0,
  434. iir_inp_mux_text);
  435. RX_MACRO_DAPM_ENUM(iir0_inp3, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG3, 0,
  436. iir_inp_mux_text);
  437. RX_MACRO_DAPM_ENUM(iir1_inp0, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG0, 0,
  438. iir_inp_mux_text);
  439. RX_MACRO_DAPM_ENUM(iir1_inp1, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG1, 0,
  440. iir_inp_mux_text);
  441. RX_MACRO_DAPM_ENUM(iir1_inp2, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG2, 0,
  442. iir_inp_mux_text);
  443. RX_MACRO_DAPM_ENUM(iir1_inp3, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG3, 0,
  444. iir_inp_mux_text);
  445. RX_MACRO_DAPM_ENUM(rx_int0_1_interp, SND_SOC_NOPM, 0,
  446. rx_int0_1_interp_mux_text);
  447. RX_MACRO_DAPM_ENUM(rx_int1_1_interp, SND_SOC_NOPM, 0,
  448. rx_int1_1_interp_mux_text);
  449. RX_MACRO_DAPM_ENUM(rx_int2_1_interp, SND_SOC_NOPM, 0,
  450. rx_int2_1_interp_mux_text);
  451. RX_MACRO_DAPM_ENUM(rx_int0_2_interp, SND_SOC_NOPM, 0,
  452. rx_int0_2_interp_mux_text);
  453. RX_MACRO_DAPM_ENUM(rx_int1_2_interp, SND_SOC_NOPM, 0,
  454. rx_int1_2_interp_mux_text);
  455. RX_MACRO_DAPM_ENUM(rx_int2_2_interp, SND_SOC_NOPM, 0,
  456. rx_int2_2_interp_mux_text);
  457. RX_MACRO_DAPM_ENUM_EXT(rx_int0_dem_inp, BOLERO_CDC_RX_RX0_RX_PATH_CFG1, 0,
  458. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  459. rx_macro_int_dem_inp_mux_put);
  460. RX_MACRO_DAPM_ENUM_EXT(rx_int1_dem_inp, BOLERO_CDC_RX_RX1_RX_PATH_CFG1, 0,
  461. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  462. rx_macro_int_dem_inp_mux_put);
  463. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx0, SND_SOC_NOPM, 0, rx_macro_mux_text,
  464. rx_macro_mux_get, rx_macro_mux_put);
  465. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx1, SND_SOC_NOPM, 0, rx_macro_mux_text,
  466. rx_macro_mux_get, rx_macro_mux_put);
  467. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx2, SND_SOC_NOPM, 0, rx_macro_mux_text,
  468. rx_macro_mux_get, rx_macro_mux_put);
  469. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx3, SND_SOC_NOPM, 0, rx_macro_mux_text,
  470. rx_macro_mux_get, rx_macro_mux_put);
  471. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx4, SND_SOC_NOPM, 0, rx_macro_mux_text,
  472. rx_macro_mux_get, rx_macro_mux_put);
  473. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx5, SND_SOC_NOPM, 0, rx_macro_mux_text,
  474. rx_macro_mux_get, rx_macro_mux_put);
  475. static struct snd_soc_dai_ops rx_macro_dai_ops = {
  476. .hw_params = rx_macro_hw_params,
  477. .get_channel_map = rx_macro_get_channel_map,
  478. };
  479. static struct snd_soc_dai_driver rx_macro_dai[] = {
  480. {
  481. .name = "rx_macro_rx1",
  482. .id = RX_MACRO_AIF1_PB,
  483. .playback = {
  484. .stream_name = "RX_MACRO_AIF1 Playback",
  485. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  486. .formats = RX_MACRO_FORMATS,
  487. .rate_max = 384000,
  488. .rate_min = 8000,
  489. .channels_min = 1,
  490. .channels_max = 2,
  491. },
  492. .ops = &rx_macro_dai_ops,
  493. },
  494. {
  495. .name = "rx_macro_rx2",
  496. .id = RX_MACRO_AIF2_PB,
  497. .playback = {
  498. .stream_name = "RX_MACRO_AIF2 Playback",
  499. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  500. .formats = RX_MACRO_FORMATS,
  501. .rate_max = 384000,
  502. .rate_min = 8000,
  503. .channels_min = 1,
  504. .channels_max = 2,
  505. },
  506. .ops = &rx_macro_dai_ops,
  507. },
  508. {
  509. .name = "rx_macro_rx3",
  510. .id = RX_MACRO_AIF3_PB,
  511. .playback = {
  512. .stream_name = "RX_MACRO_AIF3 Playback",
  513. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  514. .formats = RX_MACRO_FORMATS,
  515. .rate_max = 384000,
  516. .rate_min = 8000,
  517. .channels_min = 1,
  518. .channels_max = 2,
  519. },
  520. .ops = &rx_macro_dai_ops,
  521. },
  522. {
  523. .name = "rx_macro_rx4",
  524. .id = RX_MACRO_AIF4_PB,
  525. .playback = {
  526. .stream_name = "RX_MACRO_AIF4 Playback",
  527. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  528. .formats = RX_MACRO_FORMATS,
  529. .rate_max = 384000,
  530. .rate_min = 8000,
  531. .channels_min = 1,
  532. .channels_max = 2,
  533. },
  534. .ops = &rx_macro_dai_ops,
  535. },
  536. };
  537. static int get_impedance_index(int imped)
  538. {
  539. int i = 0;
  540. if (imped < imped_index[i].imped_val) {
  541. pr_debug("%s, detected impedance is less than %d Ohm\n",
  542. __func__, imped_index[i].imped_val);
  543. i = 0;
  544. goto ret;
  545. }
  546. if (imped >= imped_index[ARRAY_SIZE(imped_index) - 1].imped_val) {
  547. pr_debug("%s, detected impedance is greater than %d Ohm\n",
  548. __func__,
  549. imped_index[ARRAY_SIZE(imped_index) - 1].imped_val);
  550. i = ARRAY_SIZE(imped_index) - 1;
  551. goto ret;
  552. }
  553. for (i = 0; i < ARRAY_SIZE(imped_index) - 1; i++) {
  554. if (imped >= imped_index[i].imped_val &&
  555. imped < imped_index[i + 1].imped_val)
  556. break;
  557. }
  558. ret:
  559. pr_debug("%s: selected impedance index = %d\n",
  560. __func__, imped_index[i].index);
  561. return imped_index[i].index;
  562. }
  563. /*
  564. * rx_macro_wcd_clsh_imped_config -
  565. * This function updates HPHL and HPHR gain settings
  566. * according to the impedance value.
  567. *
  568. * @codec: codec pointer handle
  569. * @imped: impedance value of HPHL/R
  570. * @reset: bool variable to reset registers when teardown
  571. */
  572. static void rx_macro_wcd_clsh_imped_config(struct snd_soc_codec *codec,
  573. int imped, bool reset)
  574. {
  575. int i;
  576. int index = 0;
  577. int table_size;
  578. static const struct rx_macro_reg_mask_val
  579. (*imped_table_ptr)[MAX_IMPED_PARAMS];
  580. table_size = ARRAY_SIZE(imped_table);
  581. imped_table_ptr = imped_table;
  582. /* reset = 1, which means request is to reset the register values */
  583. if (reset) {
  584. for (i = 0; i < MAX_IMPED_PARAMS; i++)
  585. snd_soc_update_bits(codec,
  586. imped_table_ptr[index][i].reg,
  587. imped_table_ptr[index][i].mask, 0);
  588. return;
  589. }
  590. index = get_impedance_index(imped);
  591. if (index >= (ARRAY_SIZE(imped_index) - 1)) {
  592. pr_debug("%s, impedance not in range = %d\n", __func__, imped);
  593. return;
  594. }
  595. if (index >= table_size) {
  596. pr_debug("%s, impedance index not in range = %d\n", __func__,
  597. index);
  598. return;
  599. }
  600. for (i = 0; i < MAX_IMPED_PARAMS; i++)
  601. snd_soc_update_bits(codec,
  602. imped_table_ptr[index][i].reg,
  603. imped_table_ptr[index][i].mask,
  604. imped_table_ptr[index][i].val);
  605. }
  606. static bool rx_macro_get_data(struct snd_soc_codec *codec,
  607. struct device **rx_dev,
  608. struct rx_macro_priv **rx_priv,
  609. const char *func_name)
  610. {
  611. *rx_dev = bolero_get_device_ptr(codec->dev, RX_MACRO);
  612. if (!(*rx_dev)) {
  613. dev_err(codec->dev,
  614. "%s: null device for macro!\n", func_name);
  615. return false;
  616. }
  617. *rx_priv = dev_get_drvdata((*rx_dev));
  618. if (!(*rx_priv)) {
  619. dev_err(codec->dev,
  620. "%s: priv is null for macro!\n", func_name);
  621. return false;
  622. }
  623. if (!(*rx_priv)->codec) {
  624. dev_err(codec->dev,
  625. "%s: tx_priv codec is not initialized!\n", func_name);
  626. return false;
  627. }
  628. return true;
  629. }
  630. static int rx_macro_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  631. struct snd_ctl_elem_value *ucontrol)
  632. {
  633. struct snd_soc_dapm_widget *widget =
  634. snd_soc_dapm_kcontrol_widget(kcontrol);
  635. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  636. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  637. unsigned int val = 0;
  638. unsigned short look_ahead_dly_reg =
  639. BOLERO_CDC_RX_RX0_RX_PATH_CFG0;
  640. val = ucontrol->value.enumerated.item[0];
  641. if (val >= e->items)
  642. return -EINVAL;
  643. dev_dbg(codec->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  644. widget->name, val);
  645. if (e->reg == BOLERO_CDC_RX_RX0_RX_PATH_CFG1)
  646. look_ahead_dly_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG0;
  647. else if (e->reg == BOLERO_CDC_RX_RX1_RX_PATH_CFG1)
  648. look_ahead_dly_reg = BOLERO_CDC_RX_RX1_RX_PATH_CFG0;
  649. /* Set Look Ahead Delay */
  650. snd_soc_update_bits(codec, look_ahead_dly_reg,
  651. 0x08, (val ? 0x08 : 0x00));
  652. /* Set DEM INP Select */
  653. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  654. }
  655. static int rx_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  656. u8 rate_reg_val,
  657. u32 sample_rate)
  658. {
  659. u8 int_1_mix1_inp = 0;
  660. u32 j = 0, port = 0;
  661. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  662. u16 int_fs_reg = 0;
  663. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  664. u8 inp0_sel = 0, inp1_sel = 0, inp2_sel = 0;
  665. struct snd_soc_codec *codec = dai->codec;
  666. struct device *rx_dev = NULL;
  667. struct rx_macro_priv *rx_priv = NULL;
  668. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  669. return -EINVAL;
  670. for_each_set_bit(port, &rx_priv->active_ch_mask[dai->id],
  671. RX_MACRO_PORTS_MAX) {
  672. int_1_mix1_inp = port;
  673. if ((int_1_mix1_inp < RX_MACRO_RX0) ||
  674. (int_1_mix1_inp > RX_MACRO_PORTS_MAX)) {
  675. pr_err("%s: Invalid RX port, Dai ID is %d\n",
  676. __func__, dai->id);
  677. return -EINVAL;
  678. }
  679. int_mux_cfg0 = BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG0;
  680. /*
  681. * Loop through all interpolator MUX inputs and find out
  682. * to which interpolator input, the rx port
  683. * is connected
  684. */
  685. for (j = 0; j < INTERP_MAX; j++) {
  686. int_mux_cfg1 = int_mux_cfg0 + 4;
  687. int_mux_cfg0_val = snd_soc_read(codec, int_mux_cfg0);
  688. int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1);
  689. inp0_sel = int_mux_cfg0_val & 0x07;
  690. inp1_sel = (int_mux_cfg0_val >> 4) & 0x038;
  691. inp2_sel = (int_mux_cfg1_val >> 4) & 0x038;
  692. if ((inp0_sel == int_1_mix1_inp) ||
  693. (inp1_sel == int_1_mix1_inp) ||
  694. (inp2_sel == int_1_mix1_inp)) {
  695. int_fs_reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL +
  696. 0x80 * j;
  697. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  698. __func__, dai->id, j);
  699. pr_debug("%s: set INT%u_1 sample rate to %u\n",
  700. __func__, j, sample_rate);
  701. /* sample_rate is in Hz */
  702. snd_soc_update_bits(codec, int_fs_reg,
  703. 0x0F, rate_reg_val);
  704. }
  705. int_mux_cfg0 += 8;
  706. }
  707. }
  708. return 0;
  709. }
  710. static int rx_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  711. u8 rate_reg_val,
  712. u32 sample_rate)
  713. {
  714. u8 int_2_inp = 0;
  715. u32 j = 0, port = 0;
  716. u16 int_mux_cfg1 = 0, int_fs_reg = 0;
  717. u8 int_mux_cfg1_val = 0;
  718. struct snd_soc_codec *codec = dai->codec;
  719. struct device *rx_dev = NULL;
  720. struct rx_macro_priv *rx_priv = NULL;
  721. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  722. return -EINVAL;
  723. for_each_set_bit(port, &rx_priv->active_ch_mask[dai->id],
  724. RX_MACRO_PORTS_MAX) {
  725. int_2_inp = port;
  726. if ((int_2_inp < RX_MACRO_RX0) ||
  727. (int_2_inp > RX_MACRO_PORTS_MAX)) {
  728. pr_err("%s: Invalid RX port, Dai ID is %d\n",
  729. __func__, dai->id);
  730. return -EINVAL;
  731. }
  732. int_mux_cfg1 = BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1;
  733. for (j = 0; j < INTERP_MAX; j++) {
  734. int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1) &
  735. 0x07;
  736. if (int_mux_cfg1_val == int_2_inp) {
  737. int_fs_reg = BOLERO_CDC_RX_RX0_RX_PATH_MIX_CTL +
  738. 0x80 * j;
  739. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  740. __func__, dai->id, j);
  741. pr_debug("%s: set INT%u_2 sample rate to %u\n",
  742. __func__, j, sample_rate);
  743. snd_soc_update_bits(codec, int_fs_reg,
  744. 0x0F, rate_reg_val);
  745. }
  746. int_mux_cfg1 += 8;
  747. }
  748. }
  749. return 0;
  750. }
  751. static bool rx_macro_is_fractional_sample_rate(u32 sample_rate)
  752. {
  753. switch (sample_rate) {
  754. case SAMPLING_RATE_44P1KHZ:
  755. case SAMPLING_RATE_88P2KHZ:
  756. case SAMPLING_RATE_176P4KHZ:
  757. case SAMPLING_RATE_352P8KHZ:
  758. return true;
  759. default:
  760. return false;
  761. }
  762. return false;
  763. }
  764. static int rx_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  765. u32 sample_rate)
  766. {
  767. struct snd_soc_codec *codec = dai->codec;
  768. int rate_val = 0;
  769. int i = 0, ret = 0;
  770. struct device *rx_dev = NULL;
  771. struct rx_macro_priv *rx_priv = NULL;
  772. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  773. return -EINVAL;
  774. for (i = 0; i < ARRAY_SIZE(sr_val_tbl); i++) {
  775. if (sample_rate == sr_val_tbl[i].sample_rate) {
  776. rate_val = sr_val_tbl[i].rate_val;
  777. if (rx_macro_is_fractional_sample_rate(sample_rate))
  778. rx_priv->is_native_on = true;
  779. else
  780. rx_priv->is_native_on = false;
  781. break;
  782. }
  783. }
  784. if ((i == ARRAY_SIZE(sr_val_tbl)) || (rate_val < 0)) {
  785. dev_err(codec->dev, "%s: Unsupported sample rate: %d\n",
  786. __func__, sample_rate);
  787. return -EINVAL;
  788. }
  789. ret = rx_macro_set_prim_interpolator_rate(dai, (u8)rate_val, sample_rate);
  790. if (ret)
  791. return ret;
  792. ret = rx_macro_set_mix_interpolator_rate(dai, (u8)rate_val, sample_rate);
  793. if (ret)
  794. return ret;
  795. return ret;
  796. }
  797. static int rx_macro_hw_params(struct snd_pcm_substream *substream,
  798. struct snd_pcm_hw_params *params,
  799. struct snd_soc_dai *dai)
  800. {
  801. struct snd_soc_codec *codec = dai->codec;
  802. int ret = 0;
  803. struct device *rx_dev = NULL;
  804. struct rx_macro_priv *rx_priv = NULL;
  805. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  806. return -EINVAL;
  807. dev_dbg(codec->dev,
  808. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  809. dai->name, dai->id, params_rate(params),
  810. params_channels(params));
  811. switch (substream->stream) {
  812. case SNDRV_PCM_STREAM_PLAYBACK:
  813. ret = rx_macro_set_interpolator_rate(dai, params_rate(params));
  814. if (ret) {
  815. pr_err("%s: cannot set sample rate: %u\n",
  816. __func__, params_rate(params));
  817. return ret;
  818. }
  819. rx_priv->bit_width[dai->id] = params_width(params);
  820. break;
  821. case SNDRV_PCM_STREAM_CAPTURE:
  822. default:
  823. break;
  824. }
  825. return 0;
  826. }
  827. static int rx_macro_get_channel_map(struct snd_soc_dai *dai,
  828. unsigned int *tx_num, unsigned int *tx_slot,
  829. unsigned int *rx_num, unsigned int *rx_slot)
  830. {
  831. struct snd_soc_codec *codec = dai->codec;
  832. struct device *rx_dev = NULL;
  833. struct rx_macro_priv *rx_priv = NULL;
  834. unsigned int temp = 0, ch_mask = 0;
  835. u16 i = 0;
  836. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  837. return -EINVAL;
  838. switch (dai->id) {
  839. case RX_MACRO_AIF1_PB:
  840. case RX_MACRO_AIF2_PB:
  841. case RX_MACRO_AIF3_PB:
  842. case RX_MACRO_AIF4_PB:
  843. for_each_set_bit(temp, &rx_priv->active_ch_mask[dai->id],
  844. RX_MACRO_PORTS_MAX) {
  845. ch_mask |= (1 << i);
  846. if (++i == RX_MACRO_MAX_DMA_CH_PER_PORT)
  847. break;
  848. }
  849. *rx_slot = ch_mask;
  850. *rx_num = rx_priv->active_ch_cnt[dai->id];
  851. break;
  852. default:
  853. dev_err(rx_dev, "%s: Invalid AIF\n", __func__);
  854. break;
  855. }
  856. return 0;
  857. }
  858. static int rx_macro_mclk_enable(struct rx_macro_priv *rx_priv,
  859. bool mclk_enable, bool dapm)
  860. {
  861. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  862. int ret = 0, mclk_mux = MCLK_MUX0;
  863. if (regmap == NULL) {
  864. dev_err(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  865. return -EINVAL;
  866. }
  867. dev_dbg(rx_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  868. __func__, mclk_enable, dapm, rx_priv->rx_mclk_users);
  869. mutex_lock(&rx_priv->mclk_lock);
  870. if (mclk_enable) {
  871. if (rx_priv->rx_mclk_users == 0) {
  872. if (rx_priv->is_native_on)
  873. mclk_mux = MCLK_MUX1;
  874. ret = bolero_request_clock(rx_priv->dev,
  875. RX_MACRO, mclk_mux, true);
  876. if (ret < 0) {
  877. dev_err(rx_priv->dev,
  878. "%s: rx request clock enable failed\n",
  879. __func__);
  880. goto exit;
  881. }
  882. rx_priv->mclk_mux = mclk_mux;
  883. regcache_mark_dirty(regmap);
  884. regcache_sync_region(regmap,
  885. RX_START_OFFSET,
  886. RX_MAX_OFFSET);
  887. regmap_update_bits(regmap,
  888. BOLERO_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  889. 0x01, 0x01);
  890. regmap_update_bits(regmap,
  891. BOLERO_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  892. 0x02, 0x02);
  893. regmap_update_bits(regmap,
  894. BOLERO_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  895. 0x01, 0x01);
  896. }
  897. rx_priv->rx_mclk_users++;
  898. } else {
  899. if (rx_priv->rx_mclk_users <= 0) {
  900. dev_err(rx_priv->dev, "%s: clock already disabled\n",
  901. __func__);
  902. rx_priv->rx_mclk_users = 0;
  903. goto exit;
  904. }
  905. rx_priv->rx_mclk_users--;
  906. if (rx_priv->rx_mclk_users == 0) {
  907. regmap_update_bits(regmap,
  908. BOLERO_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  909. 0x01, 0x00);
  910. regmap_update_bits(regmap,
  911. BOLERO_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  912. 0x01, 0x00);
  913. mclk_mux = rx_priv->mclk_mux;
  914. bolero_request_clock(rx_priv->dev,
  915. RX_MACRO, mclk_mux, false);
  916. rx_priv->mclk_mux = MCLK_MUX0;
  917. }
  918. }
  919. exit:
  920. mutex_unlock(&rx_priv->mclk_lock);
  921. return ret;
  922. }
  923. static int rx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  924. struct snd_kcontrol *kcontrol, int event)
  925. {
  926. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  927. int ret = 0;
  928. struct device *rx_dev = NULL;
  929. struct rx_macro_priv *rx_priv = NULL;
  930. int mclk_freq = MCLK_FREQ;
  931. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  932. return -EINVAL;
  933. dev_dbg(rx_dev, "%s: event = %d\n", __func__, event);
  934. switch (event) {
  935. case SND_SOC_DAPM_PRE_PMU:
  936. /* if swr_clk_users > 0, call device down */
  937. if (rx_priv->swr_clk_users > 0) {
  938. if ((rx_priv->mclk_mux == MCLK_MUX0 &&
  939. rx_priv->is_native_on) ||
  940. (rx_priv->mclk_mux == MCLK_MUX1 &&
  941. !rx_priv->is_native_on)) {
  942. swrm_wcd_notify(
  943. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  944. SWR_DEVICE_DOWN, NULL);
  945. }
  946. }
  947. if (rx_priv->is_native_on)
  948. mclk_freq = MCLK_FREQ_NATIVE;
  949. swrm_wcd_notify(
  950. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  951. SWR_CLK_FREQ, &mclk_freq);
  952. ret = rx_macro_mclk_enable(rx_priv, 1, true);
  953. break;
  954. case SND_SOC_DAPM_POST_PMD:
  955. ret = rx_macro_mclk_enable(rx_priv, 0, true);
  956. break;
  957. default:
  958. dev_err(rx_priv->dev,
  959. "%s: invalid DAPM event %d\n", __func__, event);
  960. ret = -EINVAL;
  961. }
  962. return ret;
  963. }
  964. static int rx_macro_mclk_ctrl(struct device *dev, bool enable)
  965. {
  966. struct rx_macro_priv *rx_priv = dev_get_drvdata(dev);
  967. int ret = 0;
  968. if (enable) {
  969. ret = clk_prepare_enable(rx_priv->rx_core_clk);
  970. if (ret < 0) {
  971. dev_err(dev, "%s:rx mclk enable failed\n", __func__);
  972. return ret;
  973. }
  974. ret = clk_prepare_enable(rx_priv->rx_npl_clk);
  975. if (ret < 0) {
  976. clk_disable_unprepare(rx_priv->rx_core_clk);
  977. dev_err(dev, "%s:rx npl_clk enable failed\n",
  978. __func__);
  979. return ret;
  980. }
  981. if (rx_priv->rx_mclk_cnt++ == 0) {
  982. if (rx_priv->dev_up)
  983. iowrite32(0x1, rx_priv->rx_mclk_mode_muxsel);
  984. }
  985. } else {
  986. if (rx_priv->rx_mclk_cnt <= 0) {
  987. dev_dbg(dev, "%s:rx mclk already disabled\n", __func__);
  988. rx_priv->rx_mclk_cnt = 0;
  989. return 0;
  990. }
  991. if (--rx_priv->rx_mclk_cnt == 0) {
  992. if (rx_priv->dev_up)
  993. iowrite32(0x0, rx_priv->rx_mclk_mode_muxsel);
  994. }
  995. clk_disable_unprepare(rx_priv->rx_npl_clk);
  996. clk_disable_unprepare(rx_priv->rx_core_clk);
  997. }
  998. return 0;
  999. }
  1000. static int rx_macro_event_handler(struct snd_soc_codec *codec, u16 event,
  1001. u32 data)
  1002. {
  1003. u16 reg = 0, reg_mix = 0, rx_idx = 0, mute = 0x0;
  1004. struct device *rx_dev = NULL;
  1005. struct rx_macro_priv *rx_priv = NULL;
  1006. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1007. return -EINVAL;
  1008. switch (event) {
  1009. case BOLERO_MACRO_EVT_RX_MUTE:
  1010. rx_idx = data >> 0x10;
  1011. mute = data & 0xffff;
  1012. reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL + (rx_idx *
  1013. RX_MACRO_RX_PATH_OFFSET);
  1014. reg_mix = BOLERO_CDC_RX_RX0_RX_PATH_MIX_CTL + (rx_idx *
  1015. RX_MACRO_RX_PATH_OFFSET);
  1016. snd_soc_update_bits(codec, reg, 0x10, mute << 0x10);
  1017. snd_soc_update_bits(codec, reg_mix, 0x10, mute << 0x10);
  1018. break;
  1019. case BOLERO_MACRO_EVT_IMPED_TRUE:
  1020. rx_macro_wcd_clsh_imped_config(codec, data, true);
  1021. break;
  1022. case BOLERO_MACRO_EVT_IMPED_FALSE:
  1023. rx_macro_wcd_clsh_imped_config(codec, data, false);
  1024. break;
  1025. case BOLERO_MACRO_EVT_SSR_DOWN:
  1026. rx_priv->dev_up = false;
  1027. swrm_wcd_notify(
  1028. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1029. SWR_DEVICE_SSR_DOWN, NULL);
  1030. swrm_wcd_notify(
  1031. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1032. SWR_DEVICE_DOWN, NULL);
  1033. break;
  1034. case BOLERO_MACRO_EVT_SSR_UP:
  1035. rx_priv->dev_up = true;
  1036. /* enable&disable MCLK_MUX1 to reset GFMUX reg */
  1037. bolero_request_clock(rx_priv->dev,
  1038. RX_MACRO, MCLK_MUX1, true);
  1039. bolero_request_clock(rx_priv->dev,
  1040. RX_MACRO, MCLK_MUX1, false);
  1041. swrm_wcd_notify(
  1042. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1043. SWR_DEVICE_SSR_UP, NULL);
  1044. break;
  1045. }
  1046. return 0;
  1047. }
  1048. static int rx_macro_find_playback_dai_id_for_port(int port_id,
  1049. struct rx_macro_priv *rx_priv)
  1050. {
  1051. int i = 0;
  1052. for (i = RX_MACRO_AIF1_PB; i < RX_MACRO_MAX_DAIS; i++) {
  1053. if (test_bit(port_id, &rx_priv->active_ch_mask[i]))
  1054. return i;
  1055. }
  1056. return -EINVAL;
  1057. }
  1058. static int rx_macro_set_idle_detect_thr(struct snd_soc_codec *codec,
  1059. struct rx_macro_priv *rx_priv,
  1060. int interp, int path_type)
  1061. {
  1062. int port_id[4] = { 0, 0, 0, 0 };
  1063. int *port_ptr = NULL;
  1064. int num_ports = 0;
  1065. int bit_width = 0, i = 0;
  1066. int mux_reg = 0, mux_reg_val = 0;
  1067. int dai_id = 0, idle_thr = 0;
  1068. if ((interp != INTERP_HPHL) && (interp != INTERP_HPHR))
  1069. return 0;
  1070. if (!rx_priv->idle_det_cfg.hph_idle_detect_en)
  1071. return 0;
  1072. port_ptr = &port_id[0];
  1073. num_ports = 0;
  1074. /*
  1075. * Read interpolator MUX input registers and find
  1076. * which cdc_dma port is connected and store the port
  1077. * numbers in port_id array.
  1078. */
  1079. if (path_type == INTERP_MIX_PATH) {
  1080. mux_reg = BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1 +
  1081. 2 * interp;
  1082. mux_reg_val = snd_soc_read(codec, mux_reg) & 0x0f;
  1083. if ((mux_reg_val >= INTn_2_INP_SEL_RX0) &&
  1084. (mux_reg_val <= INTn_2_INP_SEL_RX5)) {
  1085. *port_ptr++ = mux_reg_val - 1;
  1086. num_ports++;
  1087. }
  1088. }
  1089. if (path_type == INTERP_MAIN_PATH) {
  1090. mux_reg = BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG0 +
  1091. 2 * (interp - 1);
  1092. mux_reg_val = snd_soc_read(codec, mux_reg) & 0x0f;
  1093. i = RX_MACRO_INTERP_MUX_NUM_INPUTS;
  1094. while (i) {
  1095. if ((mux_reg_val >= INTn_1_INP_SEL_RX0) &&
  1096. (mux_reg_val <= INTn_1_INP_SEL_RX5)) {
  1097. *port_ptr++ = mux_reg_val -
  1098. INTn_1_INP_SEL_RX0;
  1099. num_ports++;
  1100. }
  1101. mux_reg_val = (snd_soc_read(codec, mux_reg) &
  1102. 0xf0) >> 4;
  1103. mux_reg += 1;
  1104. i--;
  1105. }
  1106. }
  1107. dev_dbg(codec->dev, "%s: num_ports: %d, ports[%d %d %d %d]\n",
  1108. __func__, num_ports, port_id[0], port_id[1],
  1109. port_id[2], port_id[3]);
  1110. i = 0;
  1111. while (num_ports) {
  1112. dai_id = rx_macro_find_playback_dai_id_for_port(port_id[i++],
  1113. rx_priv);
  1114. if ((dai_id >= 0) && (dai_id < RX_MACRO_MAX_DAIS)) {
  1115. dev_dbg(codec->dev, "%s: dai_id: %d bit_width: %d\n",
  1116. __func__, dai_id,
  1117. rx_priv->bit_width[dai_id]);
  1118. if (rx_priv->bit_width[dai_id] > bit_width)
  1119. bit_width = rx_priv->bit_width[dai_id];
  1120. }
  1121. num_ports--;
  1122. }
  1123. switch (bit_width) {
  1124. case 16:
  1125. idle_thr = 0xff; /* F16 */
  1126. break;
  1127. case 24:
  1128. case 32:
  1129. idle_thr = 0x03; /* F22 */
  1130. break;
  1131. default:
  1132. idle_thr = 0x00;
  1133. break;
  1134. }
  1135. dev_dbg(codec->dev, "%s: (new) idle_thr: %d, (cur) idle_thr: %d\n",
  1136. __func__, idle_thr, rx_priv->idle_det_cfg.hph_idle_thr);
  1137. if ((rx_priv->idle_det_cfg.hph_idle_thr == 0) ||
  1138. (idle_thr < rx_priv->idle_det_cfg.hph_idle_thr)) {
  1139. snd_soc_write(codec, BOLERO_CDC_RX_IDLE_DETECT_CFG3, idle_thr);
  1140. rx_priv->idle_det_cfg.hph_idle_thr = idle_thr;
  1141. }
  1142. return 0;
  1143. }
  1144. static int rx_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  1145. struct snd_kcontrol *kcontrol, int event)
  1146. {
  1147. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1148. u16 gain_reg = 0, mix_reg = 0;
  1149. struct device *rx_dev = NULL;
  1150. struct rx_macro_priv *rx_priv = NULL;
  1151. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1152. return -EINVAL;
  1153. if (w->shift >= INTERP_MAX) {
  1154. dev_err(codec->dev, "%s: Invalid Interpolator value %d for name %s\n",
  1155. __func__, w->shift, w->name);
  1156. return -EINVAL;
  1157. }
  1158. gain_reg = BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL +
  1159. (w->shift * RX_MACRO_RX_PATH_OFFSET);
  1160. mix_reg = BOLERO_CDC_RX_RX0_RX_PATH_MIX_CTL +
  1161. (w->shift * RX_MACRO_RX_PATH_OFFSET);
  1162. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  1163. switch (event) {
  1164. case SND_SOC_DAPM_PRE_PMU:
  1165. rx_macro_set_idle_detect_thr(codec, rx_priv, w->shift,
  1166. INTERP_MIX_PATH);
  1167. rx_macro_enable_interp_clk(codec, event, w->shift);
  1168. /* Clk enable */
  1169. snd_soc_update_bits(codec, mix_reg, 0x20, 0x20);
  1170. break;
  1171. case SND_SOC_DAPM_POST_PMU:
  1172. snd_soc_write(codec, gain_reg,
  1173. snd_soc_read(codec, gain_reg));
  1174. break;
  1175. case SND_SOC_DAPM_POST_PMD:
  1176. /* Clk Disable */
  1177. snd_soc_update_bits(codec, mix_reg, 0x20, 0x00);
  1178. rx_macro_enable_interp_clk(codec, event, w->shift);
  1179. /* Reset enable and disable */
  1180. snd_soc_update_bits(codec, mix_reg, 0x40, 0x40);
  1181. snd_soc_update_bits(codec, mix_reg, 0x40, 0x00);
  1182. break;
  1183. }
  1184. return 0;
  1185. }
  1186. static int rx_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  1187. struct snd_kcontrol *kcontrol,
  1188. int event)
  1189. {
  1190. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1191. u16 gain_reg = 0;
  1192. u16 reg = 0;
  1193. struct device *rx_dev = NULL;
  1194. struct rx_macro_priv *rx_priv = NULL;
  1195. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1196. return -EINVAL;
  1197. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  1198. if (w->shift >= INTERP_MAX) {
  1199. dev_err(codec->dev, "%s: Invalid Interpolator value %d for name %s\n",
  1200. __func__, w->shift, w->name);
  1201. return -EINVAL;
  1202. }
  1203. reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL + (w->shift *
  1204. RX_MACRO_RX_PATH_OFFSET);
  1205. gain_reg = BOLERO_CDC_RX_RX0_RX_VOL_CTL + (w->shift *
  1206. RX_MACRO_RX_PATH_OFFSET);
  1207. switch (event) {
  1208. case SND_SOC_DAPM_PRE_PMU:
  1209. rx_macro_set_idle_detect_thr(codec, rx_priv, w->shift,
  1210. INTERP_MAIN_PATH);
  1211. rx_macro_enable_interp_clk(codec, event, w->shift);
  1212. break;
  1213. case SND_SOC_DAPM_POST_PMU:
  1214. snd_soc_write(codec, gain_reg,
  1215. snd_soc_read(codec, gain_reg));
  1216. break;
  1217. case SND_SOC_DAPM_POST_PMD:
  1218. rx_macro_enable_interp_clk(codec, event, w->shift);
  1219. break;
  1220. }
  1221. return 0;
  1222. }
  1223. static int rx_macro_config_compander(struct snd_soc_codec *codec,
  1224. struct rx_macro_priv *rx_priv,
  1225. int interp_n, int event)
  1226. {
  1227. int comp = 0;
  1228. u16 comp_ctl0_reg = 0, rx_path_cfg0_reg = 0;
  1229. /* AUX does not have compander */
  1230. if (interp_n == INTERP_AUX)
  1231. return 0;
  1232. comp = interp_n;
  1233. dev_dbg(codec->dev, "%s: event %d compander %d, enabled %d\n",
  1234. __func__, event, comp + 1, rx_priv->comp_enabled[comp]);
  1235. if (!rx_priv->comp_enabled[comp])
  1236. return 0;
  1237. comp_ctl0_reg = BOLERO_CDC_RX_COMPANDER0_CTL0 +
  1238. (comp * RX_MACRO_COMP_OFFSET);
  1239. rx_path_cfg0_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG0 +
  1240. (comp * RX_MACRO_RX_PATH_OFFSET);
  1241. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1242. /* Enable Compander Clock */
  1243. snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x01);
  1244. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
  1245. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
  1246. snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x02);
  1247. }
  1248. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1249. snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x04);
  1250. snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x00);
  1251. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
  1252. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
  1253. snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x00);
  1254. snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x00);
  1255. }
  1256. return 0;
  1257. }
  1258. static void rx_macro_enable_softclip_clk(struct snd_soc_codec *codec,
  1259. struct rx_macro_priv *rx_priv,
  1260. bool enable)
  1261. {
  1262. if (enable) {
  1263. if (rx_priv->softclip_clk_users == 0)
  1264. snd_soc_update_bits(codec,
  1265. BOLERO_CDC_RX_SOFTCLIP_CRC,
  1266. 0x01, 0x01);
  1267. rx_priv->softclip_clk_users++;
  1268. } else {
  1269. rx_priv->softclip_clk_users--;
  1270. if (rx_priv->softclip_clk_users == 0)
  1271. snd_soc_update_bits(codec,
  1272. BOLERO_CDC_RX_SOFTCLIP_CRC,
  1273. 0x01, 0x00);
  1274. }
  1275. }
  1276. static int rx_macro_config_softclip(struct snd_soc_codec *codec,
  1277. struct rx_macro_priv *rx_priv,
  1278. int event)
  1279. {
  1280. dev_dbg(codec->dev, "%s: event %d, enabled %d\n",
  1281. __func__, event, rx_priv->is_softclip_on);
  1282. if (!rx_priv->is_softclip_on)
  1283. return 0;
  1284. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1285. /* Enable Softclip clock */
  1286. rx_macro_enable_softclip_clk(codec, rx_priv, true);
  1287. /* Enable Softclip control */
  1288. snd_soc_update_bits(codec,
  1289. BOLERO_CDC_RX_SOFTCLIP_SOFTCLIP_CTRL, 0x01, 0x01);
  1290. }
  1291. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1292. snd_soc_update_bits(codec,
  1293. BOLERO_CDC_RX_SOFTCLIP_SOFTCLIP_CTRL, 0x01, 0x00);
  1294. rx_macro_enable_softclip_clk(codec, rx_priv, false);
  1295. }
  1296. return 0;
  1297. }
  1298. static inline void
  1299. rx_macro_enable_clsh_block(struct rx_macro_priv *rx_priv, bool enable)
  1300. {
  1301. if ((enable && ++rx_priv->clsh_users == 1) ||
  1302. (!enable && --rx_priv->clsh_users == 0))
  1303. snd_soc_update_bits(rx_priv->codec,
  1304. BOLERO_CDC_RX_CLSH_CRC, 0x01,
  1305. (u8) enable);
  1306. if (rx_priv->clsh_users < 0)
  1307. rx_priv->clsh_users = 0;
  1308. dev_dbg(rx_priv->dev, "%s: clsh_users %d, enable %d", __func__,
  1309. rx_priv->clsh_users, enable);
  1310. }
  1311. static int rx_macro_config_classh(struct snd_soc_codec *codec,
  1312. struct rx_macro_priv *rx_priv,
  1313. int interp_n, int event)
  1314. {
  1315. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1316. rx_macro_enable_clsh_block(rx_priv, false);
  1317. return 0;
  1318. }
  1319. if (!SND_SOC_DAPM_EVENT_ON(event))
  1320. return 0;
  1321. rx_macro_enable_clsh_block(rx_priv, true);
  1322. if (interp_n == INTERP_HPHL ||
  1323. interp_n == INTERP_HPHR) {
  1324. /*
  1325. * These K1 values depend on the Headphone Impedance
  1326. * For now it is assumed to be 16 ohm
  1327. */
  1328. snd_soc_update_bits(codec, BOLERO_CDC_RX_CLSH_K1_LSB,
  1329. 0xFF, 0xC0);
  1330. snd_soc_update_bits(codec, BOLERO_CDC_RX_CLSH_K1_MSB,
  1331. 0x0F, 0x00);
  1332. }
  1333. switch (interp_n) {
  1334. case INTERP_HPHL:
  1335. if (rx_priv->is_ear_mode_on)
  1336. snd_soc_update_bits(codec,
  1337. BOLERO_CDC_RX_CLSH_HPH_V_PA,
  1338. 0x3F, 0x39);
  1339. else
  1340. snd_soc_update_bits(codec,
  1341. BOLERO_CDC_RX_CLSH_HPH_V_PA,
  1342. 0x3F, 0x1C);
  1343. snd_soc_update_bits(codec, BOLERO_CDC_RX_CLSH_DECAY_CTRL,
  1344. 0x07, 0x00);
  1345. snd_soc_update_bits(codec, BOLERO_CDC_RX_RX0_RX_PATH_CFG0,
  1346. 0x40, 0x40);
  1347. break;
  1348. case INTERP_HPHR:
  1349. snd_soc_update_bits(codec, BOLERO_CDC_RX_CLSH_HPH_V_PA,
  1350. 0x3F, 0x1C);
  1351. snd_soc_update_bits(codec, BOLERO_CDC_RX_CLSH_DECAY_CTRL,
  1352. 0x07, 0x00);
  1353. snd_soc_update_bits(codec, BOLERO_CDC_RX_RX1_RX_PATH_CFG0,
  1354. 0x40, 0x40);
  1355. break;
  1356. case INTERP_AUX:
  1357. snd_soc_update_bits(codec, BOLERO_CDC_RX_RX2_RX_PATH_CFG0,
  1358. 0x10, 0x10);
  1359. break;
  1360. }
  1361. return 0;
  1362. }
  1363. static void rx_macro_hd2_control(struct snd_soc_codec *codec,
  1364. u16 interp_idx, int event)
  1365. {
  1366. u16 hd2_scale_reg = 0;
  1367. u16 hd2_enable_reg = 0;
  1368. switch (interp_idx) {
  1369. case INTERP_HPHL:
  1370. hd2_scale_reg = BOLERO_CDC_RX_RX1_RX_PATH_SEC3;
  1371. hd2_enable_reg = BOLERO_CDC_RX_RX1_RX_PATH_CFG0;
  1372. break;
  1373. case INTERP_HPHR:
  1374. hd2_scale_reg = BOLERO_CDC_RX_RX2_RX_PATH_SEC3;
  1375. hd2_enable_reg = BOLERO_CDC_RX_RX2_RX_PATH_CFG0;
  1376. break;
  1377. }
  1378. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1379. snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x14);
  1380. snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x04);
  1381. }
  1382. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1383. snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x00);
  1384. snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x00);
  1385. }
  1386. }
  1387. static int rx_macro_get_compander(struct snd_kcontrol *kcontrol,
  1388. struct snd_ctl_elem_value *ucontrol)
  1389. {
  1390. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1391. int comp = ((struct soc_multi_mixer_control *)
  1392. kcontrol->private_value)->shift;
  1393. struct device *rx_dev = NULL;
  1394. struct rx_macro_priv *rx_priv = NULL;
  1395. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1396. return -EINVAL;
  1397. ucontrol->value.integer.value[0] = rx_priv->comp_enabled[comp];
  1398. return 0;
  1399. }
  1400. static int rx_macro_set_compander(struct snd_kcontrol *kcontrol,
  1401. struct snd_ctl_elem_value *ucontrol)
  1402. {
  1403. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1404. int comp = ((struct soc_multi_mixer_control *)
  1405. kcontrol->private_value)->shift;
  1406. int value = ucontrol->value.integer.value[0];
  1407. struct device *rx_dev = NULL;
  1408. struct rx_macro_priv *rx_priv = NULL;
  1409. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1410. return -EINVAL;
  1411. dev_dbg(codec->dev, "%s: Compander %d enable current %d, new %d\n",
  1412. __func__, comp + 1, rx_priv->comp_enabled[comp], value);
  1413. rx_priv->comp_enabled[comp] = value;
  1414. return 0;
  1415. }
  1416. static int rx_macro_mux_get(struct snd_kcontrol *kcontrol,
  1417. struct snd_ctl_elem_value *ucontrol)
  1418. {
  1419. struct snd_soc_dapm_widget *widget =
  1420. snd_soc_dapm_kcontrol_widget(kcontrol);
  1421. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1422. struct device *rx_dev = NULL;
  1423. struct rx_macro_priv *rx_priv = NULL;
  1424. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1425. return -EINVAL;
  1426. ucontrol->value.integer.value[0] =
  1427. rx_priv->rx_port_value[widget->shift];
  1428. return 0;
  1429. }
  1430. static int rx_macro_mux_put(struct snd_kcontrol *kcontrol,
  1431. struct snd_ctl_elem_value *ucontrol)
  1432. {
  1433. struct snd_soc_dapm_widget *widget =
  1434. snd_soc_dapm_kcontrol_widget(kcontrol);
  1435. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1436. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1437. struct snd_soc_dapm_update *update = NULL;
  1438. u32 rx_port_value = ucontrol->value.integer.value[0];
  1439. u32 aif_rst = 0;
  1440. struct device *rx_dev = NULL;
  1441. struct rx_macro_priv *rx_priv = NULL;
  1442. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1443. return -EINVAL;
  1444. aif_rst = rx_priv->rx_port_value[widget->shift];
  1445. if (!rx_port_value) {
  1446. if (aif_rst == 0) {
  1447. dev_err(rx_dev, "%s:AIF reset already\n", __func__);
  1448. return 0;
  1449. }
  1450. }
  1451. rx_priv->rx_port_value[widget->shift] = rx_port_value;
  1452. switch (rx_port_value) {
  1453. case 0:
  1454. clear_bit(widget->shift,
  1455. &rx_priv->active_ch_mask[aif_rst]);
  1456. rx_priv->active_ch_cnt[aif_rst]--;
  1457. break;
  1458. case 1:
  1459. case 2:
  1460. case 3:
  1461. case 4:
  1462. set_bit(widget->shift,
  1463. &rx_priv->active_ch_mask[rx_port_value]);
  1464. rx_priv->active_ch_cnt[rx_port_value]++;
  1465. break;
  1466. default:
  1467. dev_err(codec->dev,
  1468. "%s:Invalid AIF_ID for RX_MACRO MUX\n", __func__);
  1469. goto err;
  1470. }
  1471. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1472. rx_port_value, e, update);
  1473. return 0;
  1474. err:
  1475. return -EINVAL;
  1476. }
  1477. static int rx_macro_get_ear_mode(struct snd_kcontrol *kcontrol,
  1478. struct snd_ctl_elem_value *ucontrol)
  1479. {
  1480. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1481. struct device *rx_dev = NULL;
  1482. struct rx_macro_priv *rx_priv = NULL;
  1483. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1484. return -EINVAL;
  1485. ucontrol->value.integer.value[0] = rx_priv->is_ear_mode_on;
  1486. return 0;
  1487. }
  1488. static int rx_macro_put_ear_mode(struct snd_kcontrol *kcontrol,
  1489. struct snd_ctl_elem_value *ucontrol)
  1490. {
  1491. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1492. struct device *rx_dev = NULL;
  1493. struct rx_macro_priv *rx_priv = NULL;
  1494. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1495. return -EINVAL;
  1496. rx_priv->is_ear_mode_on =
  1497. (!ucontrol->value.integer.value[0] ? false : true);
  1498. return 0;
  1499. }
  1500. static int rx_macro_get_hph_pwr_mode(struct snd_kcontrol *kcontrol,
  1501. struct snd_ctl_elem_value *ucontrol)
  1502. {
  1503. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1504. struct device *rx_dev = NULL;
  1505. struct rx_macro_priv *rx_priv = NULL;
  1506. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1507. return -EINVAL;
  1508. ucontrol->value.integer.value[0] = rx_priv->hph_pwr_mode;
  1509. return 0;
  1510. }
  1511. static int rx_macro_put_hph_pwr_mode(struct snd_kcontrol *kcontrol,
  1512. struct snd_ctl_elem_value *ucontrol)
  1513. {
  1514. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1515. struct device *rx_dev = NULL;
  1516. struct rx_macro_priv *rx_priv = NULL;
  1517. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1518. return -EINVAL;
  1519. rx_priv->hph_pwr_mode = ucontrol->value.integer.value[0];
  1520. return 0;
  1521. }
  1522. static int rx_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  1523. struct snd_ctl_elem_value *ucontrol)
  1524. {
  1525. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1526. ucontrol->value.integer.value[0] =
  1527. ((snd_soc_read(codec, BOLERO_CDC_RX_BCL_VBAT_CFG) & 0x04) ?
  1528. 1 : 0);
  1529. dev_dbg(codec->dev, "%s: value: %lu\n", __func__,
  1530. ucontrol->value.integer.value[0]);
  1531. return 0;
  1532. }
  1533. static int rx_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  1534. struct snd_ctl_elem_value *ucontrol)
  1535. {
  1536. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1537. dev_dbg(codec->dev, "%s: value: %lu\n", __func__,
  1538. ucontrol->value.integer.value[0]);
  1539. /* Set Vbat register configuration for GSM mode bit based on value */
  1540. if (ucontrol->value.integer.value[0])
  1541. snd_soc_update_bits(codec, BOLERO_CDC_RX_BCL_VBAT_CFG,
  1542. 0x04, 0x04);
  1543. else
  1544. snd_soc_update_bits(codec, BOLERO_CDC_RX_BCL_VBAT_CFG,
  1545. 0x04, 0x00);
  1546. return 0;
  1547. }
  1548. static int rx_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  1549. struct snd_ctl_elem_value *ucontrol)
  1550. {
  1551. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1552. struct device *rx_dev = NULL;
  1553. struct rx_macro_priv *rx_priv = NULL;
  1554. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1555. return -EINVAL;
  1556. ucontrol->value.integer.value[0] = rx_priv->is_softclip_on;
  1557. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1558. __func__, ucontrol->value.integer.value[0]);
  1559. return 0;
  1560. }
  1561. static int rx_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  1562. struct snd_ctl_elem_value *ucontrol)
  1563. {
  1564. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1565. struct device *rx_dev = NULL;
  1566. struct rx_macro_priv *rx_priv = NULL;
  1567. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1568. return -EINVAL;
  1569. rx_priv->is_softclip_on = ucontrol->value.integer.value[0];
  1570. dev_dbg(codec->dev, "%s: soft clip enable = %d\n", __func__,
  1571. rx_priv->is_softclip_on);
  1572. return 0;
  1573. }
  1574. static int rx_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1575. struct snd_kcontrol *kcontrol,
  1576. int event)
  1577. {
  1578. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1579. struct device *rx_dev = NULL;
  1580. struct rx_macro_priv *rx_priv = NULL;
  1581. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  1582. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1583. return -EINVAL;
  1584. switch (event) {
  1585. case SND_SOC_DAPM_PRE_PMU:
  1586. /* Enable clock for VBAT block */
  1587. snd_soc_update_bits(codec,
  1588. BOLERO_CDC_RX_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1589. /* Enable VBAT block */
  1590. snd_soc_update_bits(codec,
  1591. BOLERO_CDC_RX_BCL_VBAT_CFG, 0x01, 0x01);
  1592. /* Update interpolator with 384K path */
  1593. snd_soc_update_bits(codec, BOLERO_CDC_RX_RX2_RX_PATH_CFG1,
  1594. 0x80, 0x80);
  1595. /* Update DSM FS rate */
  1596. snd_soc_update_bits(codec, BOLERO_CDC_RX_RX2_RX_PATH_SEC7,
  1597. 0x02, 0x02);
  1598. /* Use attenuation mode */
  1599. snd_soc_update_bits(codec, BOLERO_CDC_RX_BCL_VBAT_CFG,
  1600. 0x02, 0x00);
  1601. /* BCL block needs softclip clock to be enabled */
  1602. rx_macro_enable_softclip_clk(codec, rx_priv, true);
  1603. /* Enable VBAT at channel level */
  1604. snd_soc_update_bits(codec, BOLERO_CDC_RX_RX2_RX_PATH_CFG1,
  1605. 0x02, 0x02);
  1606. /* Set the ATTK1 gain */
  1607. snd_soc_update_bits(codec,
  1608. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD1,
  1609. 0xFF, 0xFF);
  1610. snd_soc_update_bits(codec,
  1611. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD2,
  1612. 0xFF, 0x03);
  1613. snd_soc_update_bits(codec,
  1614. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD3,
  1615. 0xFF, 0x00);
  1616. /* Set the ATTK2 gain */
  1617. snd_soc_update_bits(codec,
  1618. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD4,
  1619. 0xFF, 0xFF);
  1620. snd_soc_update_bits(codec,
  1621. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD5,
  1622. 0xFF, 0x03);
  1623. snd_soc_update_bits(codec,
  1624. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD6,
  1625. 0xFF, 0x00);
  1626. /* Set the ATTK3 gain */
  1627. snd_soc_update_bits(codec,
  1628. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD7,
  1629. 0xFF, 0xFF);
  1630. snd_soc_update_bits(codec,
  1631. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD8,
  1632. 0xFF, 0x03);
  1633. snd_soc_update_bits(codec,
  1634. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD9,
  1635. 0xFF, 0x00);
  1636. break;
  1637. case SND_SOC_DAPM_POST_PMD:
  1638. snd_soc_update_bits(codec, BOLERO_CDC_RX_RX2_RX_PATH_CFG1,
  1639. 0x80, 0x00);
  1640. snd_soc_update_bits(codec, BOLERO_CDC_RX_RX2_RX_PATH_SEC7,
  1641. 0x02, 0x00);
  1642. snd_soc_update_bits(codec, BOLERO_CDC_RX_BCL_VBAT_CFG,
  1643. 0x02, 0x02);
  1644. snd_soc_update_bits(codec, BOLERO_CDC_RX_RX2_RX_PATH_CFG1,
  1645. 0x02, 0x00);
  1646. snd_soc_update_bits(codec,
  1647. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD1,
  1648. 0xFF, 0x00);
  1649. snd_soc_update_bits(codec,
  1650. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD2,
  1651. 0xFF, 0x00);
  1652. snd_soc_update_bits(codec,
  1653. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD3,
  1654. 0xFF, 0x00);
  1655. snd_soc_update_bits(codec,
  1656. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD4,
  1657. 0xFF, 0x00);
  1658. snd_soc_update_bits(codec,
  1659. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD5,
  1660. 0xFF, 0x00);
  1661. snd_soc_update_bits(codec,
  1662. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD6,
  1663. 0xFF, 0x00);
  1664. snd_soc_update_bits(codec,
  1665. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD7,
  1666. 0xFF, 0x00);
  1667. snd_soc_update_bits(codec,
  1668. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD8,
  1669. 0xFF, 0x00);
  1670. snd_soc_update_bits(codec,
  1671. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD9,
  1672. 0xFF, 0x00);
  1673. rx_macro_enable_softclip_clk(codec, rx_priv, false);
  1674. snd_soc_update_bits(codec,
  1675. BOLERO_CDC_RX_BCL_VBAT_CFG, 0x01, 0x00);
  1676. snd_soc_update_bits(codec,
  1677. BOLERO_CDC_RX_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1678. break;
  1679. default:
  1680. dev_err(rx_dev, "%s: Invalid event %d\n", __func__, event);
  1681. break;
  1682. }
  1683. return 0;
  1684. }
  1685. static void rx_macro_idle_detect_control(struct snd_soc_codec *codec,
  1686. struct rx_macro_priv *rx_priv,
  1687. int interp, int event)
  1688. {
  1689. int reg = 0, mask = 0, val = 0;
  1690. if (!rx_priv->idle_det_cfg.hph_idle_detect_en)
  1691. return;
  1692. if (interp == INTERP_HPHL) {
  1693. reg = BOLERO_CDC_RX_IDLE_DETECT_PATH_CTL;
  1694. mask = 0x01;
  1695. val = 0x01;
  1696. }
  1697. if (interp == INTERP_HPHR) {
  1698. reg = BOLERO_CDC_RX_IDLE_DETECT_PATH_CTL;
  1699. mask = 0x02;
  1700. val = 0x02;
  1701. }
  1702. if (reg && SND_SOC_DAPM_EVENT_ON(event))
  1703. snd_soc_update_bits(codec, reg, mask, val);
  1704. if (reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1705. snd_soc_update_bits(codec, reg, mask, 0x00);
  1706. rx_priv->idle_det_cfg.hph_idle_thr = 0;
  1707. snd_soc_write(codec, BOLERO_CDC_RX_IDLE_DETECT_CFG3, 0x0);
  1708. }
  1709. }
  1710. static void rx_macro_hphdelay_lutbypass(struct snd_soc_codec *codec,
  1711. struct rx_macro_priv *rx_priv,
  1712. u16 interp_idx, int event)
  1713. {
  1714. u8 hph_dly_mask = 0;
  1715. u16 hph_lut_bypass_reg = 0;
  1716. u16 hph_comp_ctrl7 = 0;
  1717. switch (interp_idx) {
  1718. case INTERP_HPHL:
  1719. hph_dly_mask = 1;
  1720. hph_lut_bypass_reg = BOLERO_CDC_RX_TOP_HPHL_COMP_LUT;
  1721. hph_comp_ctrl7 = BOLERO_CDC_RX_COMPANDER0_CTL7;
  1722. break;
  1723. case INTERP_HPHR:
  1724. hph_dly_mask = 2;
  1725. hph_lut_bypass_reg = BOLERO_CDC_RX_TOP_HPHR_COMP_LUT;
  1726. hph_comp_ctrl7 = BOLERO_CDC_RX_COMPANDER1_CTL7;
  1727. break;
  1728. default:
  1729. break;
  1730. }
  1731. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1732. snd_soc_update_bits(codec, BOLERO_CDC_RX_CLSH_TEST0,
  1733. hph_dly_mask, 0x0);
  1734. if (interp_idx == INTERP_HPHL) {
  1735. if (rx_priv->is_ear_mode_on)
  1736. snd_soc_update_bits(codec,
  1737. BOLERO_CDC_RX_RX0_RX_PATH_CFG1,
  1738. 0x02, 0x02);
  1739. else
  1740. snd_soc_update_bits(codec,
  1741. hph_lut_bypass_reg,
  1742. 0x80, 0x80);
  1743. } else {
  1744. snd_soc_update_bits(codec,
  1745. hph_lut_bypass_reg,
  1746. 0x80, 0x80);
  1747. }
  1748. if (rx_priv->hph_pwr_mode)
  1749. snd_soc_update_bits(codec, hph_comp_ctrl7, 0x20, 0x00);
  1750. }
  1751. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1752. snd_soc_update_bits(codec, BOLERO_CDC_RX_CLSH_TEST0,
  1753. hph_dly_mask, hph_dly_mask);
  1754. snd_soc_update_bits(codec, BOLERO_CDC_RX_RX0_RX_PATH_CFG1,
  1755. 0x02, 0x00);
  1756. snd_soc_update_bits(codec, hph_lut_bypass_reg, 0x80, 0x00);
  1757. snd_soc_update_bits(codec, hph_comp_ctrl7, 0x20, 0x20);
  1758. }
  1759. }
  1760. static int rx_macro_enable_interp_clk(struct snd_soc_codec *codec,
  1761. int event, int interp_idx)
  1762. {
  1763. u16 main_reg = 0;
  1764. struct device *rx_dev = NULL;
  1765. struct rx_macro_priv *rx_priv = NULL;
  1766. if (!codec) {
  1767. pr_err("%s: codec is NULL\n", __func__);
  1768. return -EINVAL;
  1769. }
  1770. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1771. return -EINVAL;
  1772. main_reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL +
  1773. (interp_idx * RX_MACRO_RX_PATH_OFFSET);
  1774. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1775. if (rx_priv->main_clk_users[interp_idx] == 0) {
  1776. /* Main path PGA mute enable */
  1777. snd_soc_update_bits(codec, main_reg, 0x10, 0x10);
  1778. /* Clk enable */
  1779. snd_soc_update_bits(codec, main_reg, 0x20, 0x20);
  1780. rx_macro_idle_detect_control(codec, rx_priv,
  1781. interp_idx, event);
  1782. rx_macro_hd2_control(codec, interp_idx, event);
  1783. rx_macro_hphdelay_lutbypass(codec, rx_priv, interp_idx,
  1784. event);
  1785. rx_macro_config_compander(codec, rx_priv,
  1786. interp_idx, event);
  1787. if (interp_idx == INTERP_AUX)
  1788. rx_macro_config_softclip(codec, rx_priv,
  1789. event);
  1790. rx_macro_config_classh(codec, rx_priv,
  1791. interp_idx, event);
  1792. }
  1793. rx_priv->main_clk_users[interp_idx]++;
  1794. }
  1795. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1796. rx_priv->main_clk_users[interp_idx]--;
  1797. if (rx_priv->main_clk_users[interp_idx] <= 0) {
  1798. rx_priv->main_clk_users[interp_idx] = 0;
  1799. rx_macro_config_classh(codec, rx_priv,
  1800. interp_idx, event);
  1801. rx_macro_config_compander(codec, rx_priv,
  1802. interp_idx, event);
  1803. if (interp_idx == INTERP_AUX)
  1804. rx_macro_config_softclip(codec, rx_priv,
  1805. event);
  1806. rx_macro_hphdelay_lutbypass(codec, rx_priv, interp_idx,
  1807. event);
  1808. rx_macro_hd2_control(codec, interp_idx, event);
  1809. rx_macro_idle_detect_control(codec, rx_priv,
  1810. interp_idx, event);
  1811. /* Clk Disable */
  1812. snd_soc_update_bits(codec, main_reg, 0x20, 0x00);
  1813. /* Reset enable and disable */
  1814. snd_soc_update_bits(codec, main_reg, 0x40, 0x40);
  1815. snd_soc_update_bits(codec, main_reg, 0x40, 0x00);
  1816. /* Reset rate to 48K*/
  1817. snd_soc_update_bits(codec, main_reg, 0x0F, 0x04);
  1818. }
  1819. }
  1820. dev_dbg(codec->dev, "%s event %d main_clk_users %d\n",
  1821. __func__, event, rx_priv->main_clk_users[interp_idx]);
  1822. return rx_priv->main_clk_users[interp_idx];
  1823. }
  1824. static int rx_macro_enable_rx_path_clk(struct snd_soc_dapm_widget *w,
  1825. struct snd_kcontrol *kcontrol, int event)
  1826. {
  1827. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1828. u16 sidetone_reg = 0;
  1829. dev_dbg(codec->dev, "%s %d %d\n", __func__, event, w->shift);
  1830. sidetone_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG1 +
  1831. RX_MACRO_RX_PATH_OFFSET * (w->shift);
  1832. switch (event) {
  1833. case SND_SOC_DAPM_PRE_PMU:
  1834. rx_macro_enable_interp_clk(codec, event, w->shift);
  1835. snd_soc_update_bits(codec, sidetone_reg, 0x10, 0x10);
  1836. break;
  1837. case SND_SOC_DAPM_POST_PMD:
  1838. snd_soc_update_bits(codec, sidetone_reg, 0x10, 0x00);
  1839. rx_macro_enable_interp_clk(codec, event, w->shift);
  1840. break;
  1841. default:
  1842. break;
  1843. };
  1844. return 0;
  1845. }
  1846. static void rx_macro_restore_iir_coeff(struct rx_macro_priv *rx_priv, int iir_idx,
  1847. int band_idx)
  1848. {
  1849. u16 reg_add = 0, coeff_idx = 0, idx = 0;
  1850. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  1851. if (regmap == NULL) {
  1852. dev_err(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  1853. return;
  1854. }
  1855. regmap_write(regmap,
  1856. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  1857. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  1858. reg_add = BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx;
  1859. /* 5 coefficients per band and 4 writes per coefficient */
  1860. for (coeff_idx = 0; coeff_idx < RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  1861. coeff_idx++) {
  1862. /* Four 8 bit values(one 32 bit) per coefficient */
  1863. regmap_write(regmap, reg_add,
  1864. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  1865. regmap_write(regmap, reg_add,
  1866. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  1867. regmap_write(regmap, reg_add,
  1868. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  1869. regmap_write(regmap, reg_add,
  1870. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  1871. }
  1872. }
  1873. static int rx_macro_iir_enable_audio_mixer_get(struct snd_kcontrol *kcontrol,
  1874. struct snd_ctl_elem_value *ucontrol)
  1875. {
  1876. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1877. int iir_idx = ((struct soc_multi_mixer_control *)
  1878. kcontrol->private_value)->reg;
  1879. int band_idx = ((struct soc_multi_mixer_control *)
  1880. kcontrol->private_value)->shift;
  1881. /* IIR filter band registers are at integer multiples of 0x80 */
  1882. u16 iir_reg = BOLERO_CDC_RX_SIDETONE_IIR0_IIR_CTL + 0x80 * iir_idx;
  1883. ucontrol->value.integer.value[0] = (snd_soc_read(codec, iir_reg) &
  1884. (1 << band_idx)) != 0;
  1885. dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  1886. iir_idx, band_idx,
  1887. (uint32_t)ucontrol->value.integer.value[0]);
  1888. return 0;
  1889. }
  1890. static int rx_macro_iir_enable_audio_mixer_put(struct snd_kcontrol *kcontrol,
  1891. struct snd_ctl_elem_value *ucontrol)
  1892. {
  1893. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1894. int iir_idx = ((struct soc_multi_mixer_control *)
  1895. kcontrol->private_value)->reg;
  1896. int band_idx = ((struct soc_multi_mixer_control *)
  1897. kcontrol->private_value)->shift;
  1898. bool iir_band_en_status = 0;
  1899. int value = ucontrol->value.integer.value[0];
  1900. u16 iir_reg = BOLERO_CDC_RX_SIDETONE_IIR0_IIR_CTL + 0x80 * iir_idx;
  1901. struct device *rx_dev = NULL;
  1902. struct rx_macro_priv *rx_priv = NULL;
  1903. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1904. return -EINVAL;
  1905. rx_macro_restore_iir_coeff(rx_priv, iir_idx, band_idx);
  1906. /* Mask first 5 bits, 6-8 are reserved */
  1907. snd_soc_update_bits(codec, iir_reg, (1 << band_idx),
  1908. (value << band_idx));
  1909. iir_band_en_status = ((snd_soc_read(codec, iir_reg) &
  1910. (1 << band_idx)) != 0);
  1911. dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  1912. iir_idx, band_idx, iir_band_en_status);
  1913. return 0;
  1914. }
  1915. static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
  1916. int iir_idx, int band_idx,
  1917. int coeff_idx)
  1918. {
  1919. uint32_t value = 0;
  1920. /* Address does not automatically update if reading */
  1921. snd_soc_write(codec,
  1922. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  1923. ((band_idx * BAND_MAX + coeff_idx)
  1924. * sizeof(uint32_t)) & 0x7F);
  1925. value |= snd_soc_read(codec,
  1926. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx));
  1927. snd_soc_write(codec,
  1928. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  1929. ((band_idx * BAND_MAX + coeff_idx)
  1930. * sizeof(uint32_t) + 1) & 0x7F);
  1931. value |= (snd_soc_read(codec,
  1932. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  1933. 0x80 * iir_idx)) << 8);
  1934. snd_soc_write(codec,
  1935. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  1936. ((band_idx * BAND_MAX + coeff_idx)
  1937. * sizeof(uint32_t) + 2) & 0x7F);
  1938. value |= (snd_soc_read(codec,
  1939. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  1940. 0x80 * iir_idx)) << 16);
  1941. snd_soc_write(codec,
  1942. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  1943. ((band_idx * BAND_MAX + coeff_idx)
  1944. * sizeof(uint32_t) + 3) & 0x7F);
  1945. /* Mask bits top 2 bits since they are reserved */
  1946. value |= ((snd_soc_read(codec,
  1947. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  1948. 16 * iir_idx)) & 0x3F) << 24);
  1949. return value;
  1950. }
  1951. static int rx_macro_iir_band_audio_mixer_get(struct snd_kcontrol *kcontrol,
  1952. struct snd_ctl_elem_value *ucontrol)
  1953. {
  1954. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1955. int iir_idx = ((struct soc_multi_mixer_control *)
  1956. kcontrol->private_value)->reg;
  1957. int band_idx = ((struct soc_multi_mixer_control *)
  1958. kcontrol->private_value)->shift;
  1959. ucontrol->value.integer.value[0] =
  1960. get_iir_band_coeff(codec, iir_idx, band_idx, 0);
  1961. ucontrol->value.integer.value[1] =
  1962. get_iir_band_coeff(codec, iir_idx, band_idx, 1);
  1963. ucontrol->value.integer.value[2] =
  1964. get_iir_band_coeff(codec, iir_idx, band_idx, 2);
  1965. ucontrol->value.integer.value[3] =
  1966. get_iir_band_coeff(codec, iir_idx, band_idx, 3);
  1967. ucontrol->value.integer.value[4] =
  1968. get_iir_band_coeff(codec, iir_idx, band_idx, 4);
  1969. dev_dbg(codec->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
  1970. "%s: IIR #%d band #%d b1 = 0x%x\n"
  1971. "%s: IIR #%d band #%d b2 = 0x%x\n"
  1972. "%s: IIR #%d band #%d a1 = 0x%x\n"
  1973. "%s: IIR #%d band #%d a2 = 0x%x\n",
  1974. __func__, iir_idx, band_idx,
  1975. (uint32_t)ucontrol->value.integer.value[0],
  1976. __func__, iir_idx, band_idx,
  1977. (uint32_t)ucontrol->value.integer.value[1],
  1978. __func__, iir_idx, band_idx,
  1979. (uint32_t)ucontrol->value.integer.value[2],
  1980. __func__, iir_idx, band_idx,
  1981. (uint32_t)ucontrol->value.integer.value[3],
  1982. __func__, iir_idx, band_idx,
  1983. (uint32_t)ucontrol->value.integer.value[4]);
  1984. return 0;
  1985. }
  1986. static void set_iir_band_coeff(struct snd_soc_codec *codec,
  1987. int iir_idx, int band_idx,
  1988. uint32_t value)
  1989. {
  1990. snd_soc_write(codec,
  1991. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  1992. (value & 0xFF));
  1993. snd_soc_write(codec,
  1994. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  1995. (value >> 8) & 0xFF);
  1996. snd_soc_write(codec,
  1997. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  1998. (value >> 16) & 0xFF);
  1999. /* Mask top 2 bits, 7-8 are reserved */
  2000. snd_soc_write(codec,
  2001. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2002. (value >> 24) & 0x3F);
  2003. }
  2004. static int rx_macro_iir_band_audio_mixer_put(struct snd_kcontrol *kcontrol,
  2005. struct snd_ctl_elem_value *ucontrol)
  2006. {
  2007. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  2008. int iir_idx = ((struct soc_multi_mixer_control *)
  2009. kcontrol->private_value)->reg;
  2010. int band_idx = ((struct soc_multi_mixer_control *)
  2011. kcontrol->private_value)->shift;
  2012. int coeff_idx, idx = 0;
  2013. struct device *rx_dev = NULL;
  2014. struct rx_macro_priv *rx_priv = NULL;
  2015. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  2016. return -EINVAL;
  2017. /*
  2018. * Mask top bit it is reserved
  2019. * Updates addr automatically for each B2 write
  2020. */
  2021. snd_soc_write(codec,
  2022. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  2023. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  2024. /* Store the coefficients in sidetone coeff array */
  2025. for (coeff_idx = 0; coeff_idx < RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  2026. coeff_idx++) {
  2027. uint32_t value = ucontrol->value.integer.value[coeff_idx];
  2028. set_iir_band_coeff(codec, iir_idx, band_idx, value);
  2029. /* Four 8 bit values(one 32 bit) per coefficient */
  2030. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2031. (value & 0xFF);
  2032. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2033. (value >> 8) & 0xFF;
  2034. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2035. (value >> 16) & 0xFF;
  2036. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2037. (value >> 24) & 0xFF;
  2038. }
  2039. pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
  2040. "%s: IIR #%d band #%d b1 = 0x%x\n"
  2041. "%s: IIR #%d band #%d b2 = 0x%x\n"
  2042. "%s: IIR #%d band #%d a1 = 0x%x\n"
  2043. "%s: IIR #%d band #%d a2 = 0x%x\n",
  2044. __func__, iir_idx, band_idx,
  2045. get_iir_band_coeff(codec, iir_idx, band_idx, 0),
  2046. __func__, iir_idx, band_idx,
  2047. get_iir_band_coeff(codec, iir_idx, band_idx, 1),
  2048. __func__, iir_idx, band_idx,
  2049. get_iir_band_coeff(codec, iir_idx, band_idx, 2),
  2050. __func__, iir_idx, band_idx,
  2051. get_iir_band_coeff(codec, iir_idx, band_idx, 3),
  2052. __func__, iir_idx, band_idx,
  2053. get_iir_band_coeff(codec, iir_idx, band_idx, 4));
  2054. return 0;
  2055. }
  2056. static int rx_macro_set_iir_gain(struct snd_soc_dapm_widget *w,
  2057. struct snd_kcontrol *kcontrol, int event)
  2058. {
  2059. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2060. dev_dbg(codec->dev, "%s: event = %d\n", __func__, event);
  2061. switch (event) {
  2062. case SND_SOC_DAPM_POST_PMU: /* fall through */
  2063. case SND_SOC_DAPM_PRE_PMD:
  2064. if (strnstr(w->name, "IIR0", sizeof("IIR0"))) {
  2065. snd_soc_write(codec,
  2066. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL,
  2067. snd_soc_read(codec,
  2068. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL));
  2069. snd_soc_write(codec,
  2070. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL,
  2071. snd_soc_read(codec,
  2072. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL));
  2073. snd_soc_write(codec,
  2074. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL,
  2075. snd_soc_read(codec,
  2076. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL));
  2077. snd_soc_write(codec,
  2078. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL,
  2079. snd_soc_read(codec,
  2080. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL));
  2081. } else {
  2082. snd_soc_write(codec,
  2083. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL,
  2084. snd_soc_read(codec,
  2085. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL));
  2086. snd_soc_write(codec,
  2087. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL,
  2088. snd_soc_read(codec,
  2089. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL));
  2090. snd_soc_write(codec,
  2091. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL,
  2092. snd_soc_read(codec,
  2093. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL));
  2094. snd_soc_write(codec,
  2095. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL,
  2096. snd_soc_read(codec,
  2097. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL));
  2098. }
  2099. break;
  2100. }
  2101. return 0;
  2102. }
  2103. static const struct snd_kcontrol_new rx_macro_snd_controls[] = {
  2104. SOC_SINGLE_SX_TLV("RX_RX0 Digital Volume",
  2105. BOLERO_CDC_RX_RX0_RX_VOL_CTL,
  2106. 0, -84, 40, digital_gain),
  2107. SOC_SINGLE_SX_TLV("RX_RX1 Digital Volume",
  2108. BOLERO_CDC_RX_RX1_RX_VOL_CTL,
  2109. 0, -84, 40, digital_gain),
  2110. SOC_SINGLE_SX_TLV("RX_RX2 Digital Volume",
  2111. BOLERO_CDC_RX_RX2_RX_VOL_CTL,
  2112. 0, -84, 40, digital_gain),
  2113. SOC_SINGLE_SX_TLV("RX_RX0 Mix Digital Volume",
  2114. BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  2115. SOC_SINGLE_SX_TLV("RX_RX1 Mix Digital Volume",
  2116. BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  2117. SOC_SINGLE_SX_TLV("RX_RX2 Mix Digital Volume",
  2118. BOLERO_CDC_RX_RX2_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  2119. SOC_SINGLE_EXT("RX_COMP1 Switch", SND_SOC_NOPM, RX_MACRO_COMP1, 1, 0,
  2120. rx_macro_get_compander, rx_macro_set_compander),
  2121. SOC_SINGLE_EXT("RX_COMP2 Switch", SND_SOC_NOPM, RX_MACRO_COMP2, 1, 0,
  2122. rx_macro_get_compander, rx_macro_set_compander),
  2123. SOC_ENUM_EXT("RX_EAR Mode", rx_macro_ear_mode_enum,
  2124. rx_macro_get_ear_mode, rx_macro_put_ear_mode),
  2125. SOC_ENUM_EXT("RX_HPH_PWR_MODE", rx_macro_hph_pwr_mode_enum,
  2126. rx_macro_get_hph_pwr_mode, rx_macro_put_hph_pwr_mode),
  2127. SOC_ENUM_EXT("RX_GSM mode Enable", rx_macro_vbat_bcl_gsm_mode_enum,
  2128. rx_macro_vbat_bcl_gsm_mode_func_get,
  2129. rx_macro_vbat_bcl_gsm_mode_func_put),
  2130. SOC_SINGLE_EXT("RX_Softclip Enable", SND_SOC_NOPM, 0, 1, 0,
  2131. rx_macro_soft_clip_enable_get,
  2132. rx_macro_soft_clip_enable_put),
  2133. SOC_SINGLE_SX_TLV("IIR0 INP0 Volume",
  2134. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL, 0, -84, 40,
  2135. digital_gain),
  2136. SOC_SINGLE_SX_TLV("IIR0 INP1 Volume",
  2137. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL, 0, -84, 40,
  2138. digital_gain),
  2139. SOC_SINGLE_SX_TLV("IIR0 INP2 Volume",
  2140. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL, 0, -84, 40,
  2141. digital_gain),
  2142. SOC_SINGLE_SX_TLV("IIR0 INP3 Volume",
  2143. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL, 0, -84, 40,
  2144. digital_gain),
  2145. SOC_SINGLE_SX_TLV("IIR1 INP0 Volume",
  2146. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL, 0, -84, 40,
  2147. digital_gain),
  2148. SOC_SINGLE_SX_TLV("IIR1 INP1 Volume",
  2149. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL, 0, -84, 40,
  2150. digital_gain),
  2151. SOC_SINGLE_SX_TLV("IIR1 INP2 Volume",
  2152. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL, 0, -84, 40,
  2153. digital_gain),
  2154. SOC_SINGLE_SX_TLV("IIR1 INP3 Volume",
  2155. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL, 0, -84, 40,
  2156. digital_gain),
  2157. SOC_SINGLE_EXT("IIR0 Enable Band1", IIR0, BAND1, 1, 0,
  2158. rx_macro_iir_enable_audio_mixer_get,
  2159. rx_macro_iir_enable_audio_mixer_put),
  2160. SOC_SINGLE_EXT("IIR0 Enable Band2", IIR0, BAND2, 1, 0,
  2161. rx_macro_iir_enable_audio_mixer_get,
  2162. rx_macro_iir_enable_audio_mixer_put),
  2163. SOC_SINGLE_EXT("IIR0 Enable Band3", IIR0, BAND3, 1, 0,
  2164. rx_macro_iir_enable_audio_mixer_get,
  2165. rx_macro_iir_enable_audio_mixer_put),
  2166. SOC_SINGLE_EXT("IIR0 Enable Band4", IIR0, BAND4, 1, 0,
  2167. rx_macro_iir_enable_audio_mixer_get,
  2168. rx_macro_iir_enable_audio_mixer_put),
  2169. SOC_SINGLE_EXT("IIR0 Enable Band5", IIR0, BAND5, 1, 0,
  2170. rx_macro_iir_enable_audio_mixer_get,
  2171. rx_macro_iir_enable_audio_mixer_put),
  2172. SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
  2173. rx_macro_iir_enable_audio_mixer_get,
  2174. rx_macro_iir_enable_audio_mixer_put),
  2175. SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
  2176. rx_macro_iir_enable_audio_mixer_get,
  2177. rx_macro_iir_enable_audio_mixer_put),
  2178. SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
  2179. rx_macro_iir_enable_audio_mixer_get,
  2180. rx_macro_iir_enable_audio_mixer_put),
  2181. SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
  2182. rx_macro_iir_enable_audio_mixer_get,
  2183. rx_macro_iir_enable_audio_mixer_put),
  2184. SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
  2185. rx_macro_iir_enable_audio_mixer_get,
  2186. rx_macro_iir_enable_audio_mixer_put),
  2187. SOC_SINGLE_MULTI_EXT("IIR0 Band1", IIR0, BAND1, 255, 0, 5,
  2188. rx_macro_iir_band_audio_mixer_get,
  2189. rx_macro_iir_band_audio_mixer_put),
  2190. SOC_SINGLE_MULTI_EXT("IIR0 Band2", IIR0, BAND2, 255, 0, 5,
  2191. rx_macro_iir_band_audio_mixer_get,
  2192. rx_macro_iir_band_audio_mixer_put),
  2193. SOC_SINGLE_MULTI_EXT("IIR0 Band3", IIR0, BAND3, 255, 0, 5,
  2194. rx_macro_iir_band_audio_mixer_get,
  2195. rx_macro_iir_band_audio_mixer_put),
  2196. SOC_SINGLE_MULTI_EXT("IIR0 Band4", IIR0, BAND4, 255, 0, 5,
  2197. rx_macro_iir_band_audio_mixer_get,
  2198. rx_macro_iir_band_audio_mixer_put),
  2199. SOC_SINGLE_MULTI_EXT("IIR0 Band5", IIR0, BAND5, 255, 0, 5,
  2200. rx_macro_iir_band_audio_mixer_get,
  2201. rx_macro_iir_band_audio_mixer_put),
  2202. SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
  2203. rx_macro_iir_band_audio_mixer_get,
  2204. rx_macro_iir_band_audio_mixer_put),
  2205. SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
  2206. rx_macro_iir_band_audio_mixer_get,
  2207. rx_macro_iir_band_audio_mixer_put),
  2208. SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
  2209. rx_macro_iir_band_audio_mixer_get,
  2210. rx_macro_iir_band_audio_mixer_put),
  2211. SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
  2212. rx_macro_iir_band_audio_mixer_get,
  2213. rx_macro_iir_band_audio_mixer_put),
  2214. SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
  2215. rx_macro_iir_band_audio_mixer_get,
  2216. rx_macro_iir_band_audio_mixer_put),
  2217. };
  2218. static const struct snd_soc_dapm_widget rx_macro_dapm_widgets[] = {
  2219. SND_SOC_DAPM_AIF_IN("RX AIF1 PB", "RX_MACRO_AIF1 Playback", 0,
  2220. SND_SOC_NOPM, 0, 0),
  2221. SND_SOC_DAPM_AIF_IN("RX AIF2 PB", "RX_MACRO_AIF2 Playback", 0,
  2222. SND_SOC_NOPM, 0, 0),
  2223. SND_SOC_DAPM_AIF_IN("RX AIF3 PB", "RX_MACRO_AIF3 Playback", 0,
  2224. SND_SOC_NOPM, 0, 0),
  2225. SND_SOC_DAPM_AIF_IN("RX AIF4 PB", "RX_MACRO_AIF4 Playback", 0,
  2226. SND_SOC_NOPM, 0, 0),
  2227. RX_MACRO_DAPM_MUX("RX_MACRO RX0 MUX", RX_MACRO_RX0, rx_macro_rx0),
  2228. RX_MACRO_DAPM_MUX("RX_MACRO RX1 MUX", RX_MACRO_RX1, rx_macro_rx1),
  2229. RX_MACRO_DAPM_MUX("RX_MACRO RX2 MUX", RX_MACRO_RX2, rx_macro_rx2),
  2230. RX_MACRO_DAPM_MUX("RX_MACRO RX3 MUX", RX_MACRO_RX3, rx_macro_rx3),
  2231. RX_MACRO_DAPM_MUX("RX_MACRO RX4 MUX", RX_MACRO_RX4, rx_macro_rx4),
  2232. RX_MACRO_DAPM_MUX("RX_MACRO RX5 MUX", RX_MACRO_RX5, rx_macro_rx5),
  2233. SND_SOC_DAPM_MIXER("RX_RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2234. SND_SOC_DAPM_MIXER("RX_RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2235. SND_SOC_DAPM_MIXER("RX_RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  2236. SND_SOC_DAPM_MIXER("RX_RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
  2237. SND_SOC_DAPM_MIXER("RX_RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  2238. SND_SOC_DAPM_MIXER("RX_RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  2239. RX_MACRO_DAPM_MUX("IIR0 INP0 MUX", 0, iir0_inp0),
  2240. RX_MACRO_DAPM_MUX("IIR0 INP1 MUX", 0, iir0_inp1),
  2241. RX_MACRO_DAPM_MUX("IIR0 INP2 MUX", 0, iir0_inp2),
  2242. RX_MACRO_DAPM_MUX("IIR0 INP3 MUX", 0, iir0_inp3),
  2243. RX_MACRO_DAPM_MUX("IIR1 INP0 MUX", 0, iir1_inp0),
  2244. RX_MACRO_DAPM_MUX("IIR1 INP1 MUX", 0, iir1_inp1),
  2245. RX_MACRO_DAPM_MUX("IIR1 INP2 MUX", 0, iir1_inp2),
  2246. RX_MACRO_DAPM_MUX("IIR1 INP3 MUX", 0, iir1_inp3),
  2247. SND_SOC_DAPM_MIXER_E("IIR0", BOLERO_CDC_RX_SIDETONE_IIR0_IIR_PATH_CTL,
  2248. 4, 0, NULL, 0, rx_macro_set_iir_gain,
  2249. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  2250. SND_SOC_DAPM_MIXER_E("IIR1", BOLERO_CDC_RX_SIDETONE_IIR1_IIR_PATH_CTL,
  2251. 4, 0, NULL, 0, rx_macro_set_iir_gain,
  2252. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  2253. SND_SOC_DAPM_MIXER("SRC0", BOLERO_CDC_RX_SIDETONE_SRC0_ST_SRC_PATH_CTL,
  2254. 4, 0, NULL, 0),
  2255. SND_SOC_DAPM_MIXER("SRC1", BOLERO_CDC_RX_SIDETONE_SRC1_ST_SRC_PATH_CTL,
  2256. 4, 0, NULL, 0),
  2257. RX_MACRO_DAPM_MUX("RX MIX TX0 MUX", 0, rx_mix_tx0),
  2258. RX_MACRO_DAPM_MUX("RX MIX TX1 MUX", 0, rx_mix_tx1),
  2259. RX_MACRO_DAPM_MUX("RX MIX TX2 MUX", 0, rx_mix_tx2),
  2260. RX_MACRO_DAPM_MUX("RX INT0 DEM MUX", 0, rx_int0_dem_inp),
  2261. RX_MACRO_DAPM_MUX("RX INT1 DEM MUX", 0, rx_int1_dem_inp),
  2262. SND_SOC_DAPM_MUX_E("RX INT0_2 MUX", SND_SOC_NOPM, INTERP_HPHL, 0,
  2263. &rx_int0_2_mux, rx_macro_enable_mix_path,
  2264. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2265. SND_SOC_DAPM_POST_PMD),
  2266. SND_SOC_DAPM_MUX_E("RX INT1_2 MUX", SND_SOC_NOPM, INTERP_HPHR, 0,
  2267. &rx_int1_2_mux, rx_macro_enable_mix_path,
  2268. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2269. SND_SOC_DAPM_POST_PMD),
  2270. SND_SOC_DAPM_MUX_E("RX INT2_2 MUX", SND_SOC_NOPM, INTERP_AUX, 0,
  2271. &rx_int2_2_mux, rx_macro_enable_mix_path,
  2272. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2273. SND_SOC_DAPM_POST_PMD),
  2274. RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP0", 0, rx_int0_1_mix_inp0),
  2275. RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP1", 0, rx_int0_1_mix_inp1),
  2276. RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP2", 0, rx_int0_1_mix_inp2),
  2277. RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP0", 0, rx_int1_1_mix_inp0),
  2278. RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP1", 0, rx_int1_1_mix_inp1),
  2279. RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP2", 0, rx_int1_1_mix_inp2),
  2280. RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP0", 0, rx_int2_1_mix_inp0),
  2281. RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP1", 0, rx_int2_1_mix_inp1),
  2282. RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP2", 0, rx_int2_1_mix_inp2),
  2283. SND_SOC_DAPM_MUX_E("RX INT0_1 INTERP", SND_SOC_NOPM, INTERP_HPHL, 0,
  2284. &rx_int0_1_interp_mux, rx_macro_enable_main_path,
  2285. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2286. SND_SOC_DAPM_POST_PMD),
  2287. SND_SOC_DAPM_MUX_E("RX INT1_1 INTERP", SND_SOC_NOPM, INTERP_HPHR, 0,
  2288. &rx_int1_1_interp_mux, rx_macro_enable_main_path,
  2289. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2290. SND_SOC_DAPM_POST_PMD),
  2291. SND_SOC_DAPM_MUX_E("RX INT2_1 INTERP", SND_SOC_NOPM, INTERP_AUX, 0,
  2292. &rx_int2_1_interp_mux, rx_macro_enable_main_path,
  2293. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2294. SND_SOC_DAPM_POST_PMD),
  2295. RX_MACRO_DAPM_MUX("RX INT0_2 INTERP", 0, rx_int0_2_interp),
  2296. RX_MACRO_DAPM_MUX("RX INT1_2 INTERP", 0, rx_int1_2_interp),
  2297. RX_MACRO_DAPM_MUX("RX INT2_2 INTERP", 0, rx_int2_2_interp),
  2298. SND_SOC_DAPM_MIXER("RX INT0_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2299. SND_SOC_DAPM_MIXER("RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2300. SND_SOC_DAPM_MIXER("RX INT1_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2301. SND_SOC_DAPM_MIXER("RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2302. SND_SOC_DAPM_MIXER("RX INT2_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2303. SND_SOC_DAPM_MIXER("RX INT2 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2304. SND_SOC_DAPM_MUX_E("RX INT0 MIX2 INP", SND_SOC_NOPM, INTERP_HPHL,
  2305. 0, &rx_int0_mix2_inp_mux, rx_macro_enable_rx_path_clk,
  2306. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2307. SND_SOC_DAPM_MUX_E("RX INT1 MIX2 INP", SND_SOC_NOPM, INTERP_HPHR,
  2308. 0, &rx_int1_mix2_inp_mux, rx_macro_enable_rx_path_clk,
  2309. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2310. SND_SOC_DAPM_MUX_E("RX INT2 MIX2 INP", SND_SOC_NOPM, INTERP_AUX,
  2311. 0, &rx_int2_mix2_inp_mux, rx_macro_enable_rx_path_clk,
  2312. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2313. SND_SOC_DAPM_MIXER_E("RX INT2_1 VBAT", SND_SOC_NOPM,
  2314. 0, 0, rx_int2_1_vbat_mix_switch,
  2315. ARRAY_SIZE(rx_int2_1_vbat_mix_switch),
  2316. rx_macro_enable_vbat,
  2317. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2318. SND_SOC_DAPM_MIXER("RX INT0 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  2319. SND_SOC_DAPM_MIXER("RX INT1 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  2320. SND_SOC_DAPM_MIXER("RX INT2 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  2321. SND_SOC_DAPM_OUTPUT("HPHL_OUT"),
  2322. SND_SOC_DAPM_OUTPUT("HPHR_OUT"),
  2323. SND_SOC_DAPM_OUTPUT("AUX_OUT"),
  2324. SND_SOC_DAPM_INPUT("RX_TX DEC0_INP"),
  2325. SND_SOC_DAPM_INPUT("RX_TX DEC1_INP"),
  2326. SND_SOC_DAPM_INPUT("RX_TX DEC2_INP"),
  2327. SND_SOC_DAPM_INPUT("RX_TX DEC3_INP"),
  2328. SND_SOC_DAPM_SUPPLY_S("RX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  2329. rx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2330. };
  2331. static const struct snd_soc_dapm_route rx_audio_map[] = {
  2332. {"RX AIF1 PB", NULL, "RX_MCLK"},
  2333. {"RX AIF2 PB", NULL, "RX_MCLK"},
  2334. {"RX AIF3 PB", NULL, "RX_MCLK"},
  2335. {"RX AIF4 PB", NULL, "RX_MCLK"},
  2336. {"RX_MACRO RX0 MUX", "AIF1_PB", "RX AIF1 PB"},
  2337. {"RX_MACRO RX1 MUX", "AIF1_PB", "RX AIF1 PB"},
  2338. {"RX_MACRO RX2 MUX", "AIF1_PB", "RX AIF1 PB"},
  2339. {"RX_MACRO RX3 MUX", "AIF1_PB", "RX AIF1 PB"},
  2340. {"RX_MACRO RX4 MUX", "AIF1_PB", "RX AIF1 PB"},
  2341. {"RX_MACRO RX5 MUX", "AIF1_PB", "RX AIF1 PB"},
  2342. {"RX_MACRO RX0 MUX", "AIF2_PB", "RX AIF2 PB"},
  2343. {"RX_MACRO RX1 MUX", "AIF2_PB", "RX AIF2 PB"},
  2344. {"RX_MACRO RX2 MUX", "AIF2_PB", "RX AIF2 PB"},
  2345. {"RX_MACRO RX3 MUX", "AIF2_PB", "RX AIF2 PB"},
  2346. {"RX_MACRO RX4 MUX", "AIF2_PB", "RX AIF2 PB"},
  2347. {"RX_MACRO RX5 MUX", "AIF2_PB", "RX AIF2 PB"},
  2348. {"RX_MACRO RX0 MUX", "AIF3_PB", "RX AIF3 PB"},
  2349. {"RX_MACRO RX1 MUX", "AIF3_PB", "RX AIF3 PB"},
  2350. {"RX_MACRO RX2 MUX", "AIF3_PB", "RX AIF3 PB"},
  2351. {"RX_MACRO RX3 MUX", "AIF3_PB", "RX AIF3 PB"},
  2352. {"RX_MACRO RX4 MUX", "AIF3_PB", "RX AIF3 PB"},
  2353. {"RX_MACRO RX5 MUX", "AIF3_PB", "RX AIF3 PB"},
  2354. {"RX_MACRO RX0 MUX", "AIF4_PB", "RX AIF4 PB"},
  2355. {"RX_MACRO RX1 MUX", "AIF4_PB", "RX AIF4 PB"},
  2356. {"RX_MACRO RX2 MUX", "AIF4_PB", "RX AIF4 PB"},
  2357. {"RX_MACRO RX3 MUX", "AIF4_PB", "RX AIF4 PB"},
  2358. {"RX_MACRO RX4 MUX", "AIF4_PB", "RX AIF4 PB"},
  2359. {"RX_MACRO RX5 MUX", "AIF4_PB", "RX AIF4 PB"},
  2360. {"RX_RX0", NULL, "RX_MACRO RX0 MUX"},
  2361. {"RX_RX1", NULL, "RX_MACRO RX1 MUX"},
  2362. {"RX_RX2", NULL, "RX_MACRO RX2 MUX"},
  2363. {"RX_RX3", NULL, "RX_MACRO RX3 MUX"},
  2364. {"RX_RX4", NULL, "RX_MACRO RX4 MUX"},
  2365. {"RX_RX5", NULL, "RX_MACRO RX5 MUX"},
  2366. {"RX INT0_1 MIX1 INP0", "RX0", "RX_RX0"},
  2367. {"RX INT0_1 MIX1 INP0", "RX1", "RX_RX1"},
  2368. {"RX INT0_1 MIX1 INP0", "RX2", "RX_RX2"},
  2369. {"RX INT0_1 MIX1 INP0", "RX3", "RX_RX3"},
  2370. {"RX INT0_1 MIX1 INP0", "RX4", "RX_RX4"},
  2371. {"RX INT0_1 MIX1 INP0", "RX5", "RX_RX5"},
  2372. {"RX INT0_1 MIX1 INP0", "IIR0", "IIR0"},
  2373. {"RX INT0_1 MIX1 INP0", "IIR1", "IIR1"},
  2374. {"RX INT0_1 MIX1 INP1", "RX0", "RX_RX0"},
  2375. {"RX INT0_1 MIX1 INP1", "RX1", "RX_RX1"},
  2376. {"RX INT0_1 MIX1 INP1", "RX2", "RX_RX2"},
  2377. {"RX INT0_1 MIX1 INP1", "RX3", "RX_RX3"},
  2378. {"RX INT0_1 MIX1 INP1", "RX4", "RX_RX4"},
  2379. {"RX INT0_1 MIX1 INP1", "RX5", "RX_RX5"},
  2380. {"RX INT0_1 MIX1 INP1", "IIR0", "IIR0"},
  2381. {"RX INT0_1 MIX1 INP1", "IIR1", "IIR1"},
  2382. {"RX INT0_1 MIX1 INP2", "RX0", "RX_RX0"},
  2383. {"RX INT0_1 MIX1 INP2", "RX1", "RX_RX1"},
  2384. {"RX INT0_1 MIX1 INP2", "RX2", "RX_RX2"},
  2385. {"RX INT0_1 MIX1 INP2", "RX3", "RX_RX3"},
  2386. {"RX INT0_1 MIX1 INP2", "RX4", "RX_RX4"},
  2387. {"RX INT0_1 MIX1 INP2", "RX5", "RX_RX5"},
  2388. {"RX INT0_1 MIX1 INP2", "IIR0", "IIR0"},
  2389. {"RX INT0_1 MIX1 INP2", "IIR1", "IIR1"},
  2390. {"RX INT1_1 MIX1 INP0", "RX0", "RX_RX0"},
  2391. {"RX INT1_1 MIX1 INP0", "RX1", "RX_RX1"},
  2392. {"RX INT1_1 MIX1 INP0", "RX2", "RX_RX2"},
  2393. {"RX INT1_1 MIX1 INP0", "RX3", "RX_RX3"},
  2394. {"RX INT1_1 MIX1 INP0", "RX4", "RX_RX4"},
  2395. {"RX INT1_1 MIX1 INP0", "RX5", "RX_RX5"},
  2396. {"RX INT1_1 MIX1 INP0", "IIR0", "IIR0"},
  2397. {"RX INT1_1 MIX1 INP0", "IIR1", "IIR1"},
  2398. {"RX INT1_1 MIX1 INP1", "RX0", "RX_RX0"},
  2399. {"RX INT1_1 MIX1 INP1", "RX1", "RX_RX1"},
  2400. {"RX INT1_1 MIX1 INP1", "RX2", "RX_RX2"},
  2401. {"RX INT1_1 MIX1 INP1", "RX3", "RX_RX3"},
  2402. {"RX INT1_1 MIX1 INP1", "RX4", "RX_RX4"},
  2403. {"RX INT1_1 MIX1 INP1", "RX5", "RX_RX5"},
  2404. {"RX INT1_1 MIX1 INP1", "IIR0", "IIR0"},
  2405. {"RX INT1_1 MIX1 INP1", "IIR1", "IIR1"},
  2406. {"RX INT1_1 MIX1 INP2", "RX0", "RX_RX0"},
  2407. {"RX INT1_1 MIX1 INP2", "RX1", "RX_RX1"},
  2408. {"RX INT1_1 MIX1 INP2", "RX2", "RX_RX2"},
  2409. {"RX INT1_1 MIX1 INP2", "RX3", "RX_RX3"},
  2410. {"RX INT1_1 MIX1 INP2", "RX4", "RX_RX4"},
  2411. {"RX INT1_1 MIX1 INP2", "RX5", "RX_RX5"},
  2412. {"RX INT1_1 MIX1 INP2", "IIR0", "IIR0"},
  2413. {"RX INT1_1 MIX1 INP2", "IIR1", "IIR1"},
  2414. {"RX INT2_1 MIX1 INP0", "RX0", "RX_RX0"},
  2415. {"RX INT2_1 MIX1 INP0", "RX1", "RX_RX1"},
  2416. {"RX INT2_1 MIX1 INP0", "RX2", "RX_RX2"},
  2417. {"RX INT2_1 MIX1 INP0", "RX3", "RX_RX3"},
  2418. {"RX INT2_1 MIX1 INP0", "RX4", "RX_RX4"},
  2419. {"RX INT2_1 MIX1 INP0", "RX5", "RX_RX5"},
  2420. {"RX INT2_1 MIX1 INP0", "IIR0", "IIR0"},
  2421. {"RX INT2_1 MIX1 INP0", "IIR1", "IIR1"},
  2422. {"RX INT2_1 MIX1 INP1", "RX0", "RX_RX0"},
  2423. {"RX INT2_1 MIX1 INP1", "RX1", "RX_RX1"},
  2424. {"RX INT2_1 MIX1 INP1", "RX2", "RX_RX2"},
  2425. {"RX INT2_1 MIX1 INP1", "RX3", "RX_RX3"},
  2426. {"RX INT2_1 MIX1 INP1", "RX4", "RX_RX4"},
  2427. {"RX INT2_1 MIX1 INP1", "RX5", "RX_RX5"},
  2428. {"RX INT2_1 MIX1 INP1", "IIR0", "IIR0"},
  2429. {"RX INT2_1 MIX1 INP1", "IIR1", "IIR1"},
  2430. {"RX INT2_1 MIX1 INP2", "RX0", "RX_RX0"},
  2431. {"RX INT2_1 MIX1 INP2", "RX1", "RX_RX1"},
  2432. {"RX INT2_1 MIX1 INP2", "RX2", "RX_RX2"},
  2433. {"RX INT2_1 MIX1 INP2", "RX3", "RX_RX3"},
  2434. {"RX INT2_1 MIX1 INP2", "RX4", "RX_RX4"},
  2435. {"RX INT2_1 MIX1 INP2", "RX5", "RX_RX5"},
  2436. {"RX INT2_1 MIX1 INP2", "IIR0", "IIR0"},
  2437. {"RX INT2_1 MIX1 INP2", "IIR1", "IIR1"},
  2438. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP0"},
  2439. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP1"},
  2440. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP2"},
  2441. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP0"},
  2442. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP1"},
  2443. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP2"},
  2444. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP0"},
  2445. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP1"},
  2446. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP2"},
  2447. /* Mixing path INT0 */
  2448. {"RX INT0_2 MUX", "RX0", "RX_RX0"},
  2449. {"RX INT0_2 MUX", "RX1", "RX_RX1"},
  2450. {"RX INT0_2 MUX", "RX2", "RX_RX2"},
  2451. {"RX INT0_2 MUX", "RX3", "RX_RX3"},
  2452. {"RX INT0_2 MUX", "RX4", "RX_RX4"},
  2453. {"RX INT0_2 MUX", "RX5", "RX_RX5"},
  2454. {"RX INT0_2 INTERP", NULL, "RX INT0_2 MUX"},
  2455. {"RX INT0 SEC MIX", NULL, "RX INT0_2 INTERP"},
  2456. /* Mixing path INT1 */
  2457. {"RX INT1_2 MUX", "RX0", "RX_RX0"},
  2458. {"RX INT1_2 MUX", "RX1", "RX_RX1"},
  2459. {"RX INT1_2 MUX", "RX2", "RX_RX2"},
  2460. {"RX INT1_2 MUX", "RX3", "RX_RX3"},
  2461. {"RX INT1_2 MUX", "RX4", "RX_RX4"},
  2462. {"RX INT1_2 MUX", "RX5", "RX_RX5"},
  2463. {"RX INT1_2 INTERP", NULL, "RX INT1_2 MUX"},
  2464. {"RX INT1 SEC MIX", NULL, "RX INT1_2 INTERP"},
  2465. /* Mixing path INT2 */
  2466. {"RX INT2_2 MUX", "RX0", "RX_RX0"},
  2467. {"RX INT2_2 MUX", "RX1", "RX_RX1"},
  2468. {"RX INT2_2 MUX", "RX2", "RX_RX2"},
  2469. {"RX INT2_2 MUX", "RX3", "RX_RX3"},
  2470. {"RX INT2_2 MUX", "RX4", "RX_RX4"},
  2471. {"RX INT2_2 MUX", "RX5", "RX_RX5"},
  2472. {"RX INT2_2 INTERP", NULL, "RX INT2_2 MUX"},
  2473. {"RX INT2 SEC MIX", NULL, "RX INT2_2 INTERP"},
  2474. {"RX INT0_1 INTERP", NULL, "RX INT0_1 MIX1"},
  2475. {"RX INT0 SEC MIX", NULL, "RX INT0_1 INTERP"},
  2476. {"RX INT0 MIX2", NULL, "RX INT0 SEC MIX"},
  2477. {"RX INT0 MIX2", NULL, "RX INT0 MIX2 INP"},
  2478. {"RX INT0 DEM MUX", "CLSH_DSM_OUT", "RX INT0 MIX2"},
  2479. {"HPHL_OUT", NULL, "RX INT0 DEM MUX"},
  2480. {"HPHL_OUT", NULL, "RX_MCLK"},
  2481. {"RX INT1_1 INTERP", NULL, "RX INT1_1 MIX1"},
  2482. {"RX INT1 SEC MIX", NULL, "RX INT1_1 INTERP"},
  2483. {"RX INT1 MIX2", NULL, "RX INT1 SEC MIX"},
  2484. {"RX INT1 MIX2", NULL, "RX INT1 MIX2 INP"},
  2485. {"RX INT1 DEM MUX", "CLSH_DSM_OUT", "RX INT1 MIX2"},
  2486. {"HPHR_OUT", NULL, "RX INT1 DEM MUX"},
  2487. {"HPHR_OUT", NULL, "RX_MCLK"},
  2488. {"RX INT2_1 INTERP", NULL, "RX INT2_1 MIX1"},
  2489. {"RX INT2_1 VBAT", "RX AUX VBAT Enable", "RX INT2_1 INTERP"},
  2490. {"RX INT2 SEC MIX", NULL, "RX INT2_1 VBAT"},
  2491. {"RX INT2 SEC MIX", NULL, "RX INT2_1 INTERP"},
  2492. {"RX INT2 MIX2", NULL, "RX INT2 SEC MIX"},
  2493. {"RX INT2 MIX2", NULL, "RX INT2 MIX2 INP"},
  2494. {"AUX_OUT", NULL, "RX INT2 MIX2"},
  2495. {"AUX_OUT", NULL, "RX_MCLK"},
  2496. {"IIR0", NULL, "RX_MCLK"},
  2497. {"IIR0", NULL, "IIR0 INP0 MUX"},
  2498. {"IIR0 INP0 MUX", "DEC0", "RX_TX DEC0_INP"},
  2499. {"IIR0 INP0 MUX", "DEC1", "RX_TX DEC1_INP"},
  2500. {"IIR0 INP0 MUX", "DEC2", "RX_TX DEC2_INP"},
  2501. {"IIR0 INP0 MUX", "DEC3", "RX_TX DEC3_INP"},
  2502. {"IIR0 INP0 MUX", "RX0", "RX_RX0"},
  2503. {"IIR0 INP0 MUX", "RX1", "RX_RX1"},
  2504. {"IIR0 INP0 MUX", "RX2", "RX_RX2"},
  2505. {"IIR0 INP0 MUX", "RX3", "RX_RX3"},
  2506. {"IIR0 INP0 MUX", "RX4", "RX_RX4"},
  2507. {"IIR0 INP0 MUX", "RX5", "RX_RX5"},
  2508. {"IIR0", NULL, "IIR0 INP1 MUX"},
  2509. {"IIR0 INP1 MUX", "DEC0", "RX_TX DEC0_INP"},
  2510. {"IIR0 INP1 MUX", "DEC1", "RX_TX DEC1_INP"},
  2511. {"IIR0 INP1 MUX", "DEC2", "RX_TX DEC2_INP"},
  2512. {"IIR0 INP1 MUX", "DEC3", "RX_TX DEC3_INP"},
  2513. {"IIR0 INP1 MUX", "RX0", "RX_RX0"},
  2514. {"IIR0 INP1 MUX", "RX1", "RX_RX1"},
  2515. {"IIR0 INP1 MUX", "RX2", "RX_RX2"},
  2516. {"IIR0 INP1 MUX", "RX3", "RX_RX3"},
  2517. {"IIR0 INP1 MUX", "RX4", "RX_RX4"},
  2518. {"IIR0 INP1 MUX", "RX5", "RX_RX5"},
  2519. {"IIR0", NULL, "IIR0 INP2 MUX"},
  2520. {"IIR0 INP2 MUX", "DEC0", "RX_TX DEC0_INP"},
  2521. {"IIR0 INP2 MUX", "DEC1", "RX_TX DEC1_INP"},
  2522. {"IIR0 INP2 MUX", "DEC2", "RX_TX DEC2_INP"},
  2523. {"IIR0 INP2 MUX", "DEC3", "RX_TX DEC3_INP"},
  2524. {"IIR0 INP2 MUX", "RX0", "RX_RX0"},
  2525. {"IIR0 INP2 MUX", "RX1", "RX_RX1"},
  2526. {"IIR0 INP2 MUX", "RX2", "RX_RX2"},
  2527. {"IIR0 INP2 MUX", "RX3", "RX_RX3"},
  2528. {"IIR0 INP2 MUX", "RX4", "RX_RX4"},
  2529. {"IIR0 INP2 MUX", "RX5", "RX_RX5"},
  2530. {"IIR0", NULL, "IIR0 INP3 MUX"},
  2531. {"IIR0 INP3 MUX", "DEC0", "RX_TX DEC0_INP"},
  2532. {"IIR0 INP3 MUX", "DEC1", "RX_TX DEC1_INP"},
  2533. {"IIR0 INP3 MUX", "DEC2", "RX_TX DEC2_INP"},
  2534. {"IIR0 INP3 MUX", "DEC3", "RX_TX DEC3_INP"},
  2535. {"IIR0 INP3 MUX", "RX0", "RX_RX0"},
  2536. {"IIR0 INP3 MUX", "RX1", "RX_RX1"},
  2537. {"IIR0 INP3 MUX", "RX2", "RX_RX2"},
  2538. {"IIR0 INP3 MUX", "RX3", "RX_RX3"},
  2539. {"IIR0 INP3 MUX", "RX4", "RX_RX4"},
  2540. {"IIR0 INP3 MUX", "RX5", "RX_RX5"},
  2541. {"IIR1", NULL, "RX_MCLK"},
  2542. {"IIR1", NULL, "IIR1 INP0 MUX"},
  2543. {"IIR1 INP0 MUX", "DEC0", "RX_TX DEC0_INP"},
  2544. {"IIR1 INP0 MUX", "DEC1", "RX_TX DEC1_INP"},
  2545. {"IIR1 INP0 MUX", "DEC2", "RX_TX DEC2_INP"},
  2546. {"IIR1 INP0 MUX", "DEC3", "RX_TX DEC3_INP"},
  2547. {"IIR1 INP0 MUX", "RX0", "RX_RX0"},
  2548. {"IIR1 INP0 MUX", "RX1", "RX_RX1"},
  2549. {"IIR1 INP0 MUX", "RX2", "RX_RX2"},
  2550. {"IIR1 INP0 MUX", "RX3", "RX_RX3"},
  2551. {"IIR1 INP0 MUX", "RX4", "RX_RX4"},
  2552. {"IIR1 INP0 MUX", "RX5", "RX_RX5"},
  2553. {"IIR1", NULL, "IIR1 INP1 MUX"},
  2554. {"IIR1 INP1 MUX", "DEC0", "RX_TX DEC0_INP"},
  2555. {"IIR1 INP1 MUX", "DEC1", "RX_TX DEC1_INP"},
  2556. {"IIR1 INP1 MUX", "DEC2", "RX_TX DEC2_INP"},
  2557. {"IIR1 INP1 MUX", "DEC3", "RX_TX DEC3_INP"},
  2558. {"IIR1 INP1 MUX", "RX0", "RX_RX0"},
  2559. {"IIR1 INP1 MUX", "RX1", "RX_RX1"},
  2560. {"IIR1 INP1 MUX", "RX2", "RX_RX2"},
  2561. {"IIR1 INP1 MUX", "RX3", "RX_RX3"},
  2562. {"IIR1 INP1 MUX", "RX4", "RX_RX4"},
  2563. {"IIR1 INP1 MUX", "RX5", "RX_RX5"},
  2564. {"IIR1", NULL, "IIR1 INP2 MUX"},
  2565. {"IIR1 INP2 MUX", "DEC0", "RX_TX DEC0_INP"},
  2566. {"IIR1 INP2 MUX", "DEC1", "RX_TX DEC1_INP"},
  2567. {"IIR1 INP2 MUX", "DEC2", "RX_TX DEC2_INP"},
  2568. {"IIR1 INP2 MUX", "DEC3", "RX_TX DEC3_INP"},
  2569. {"IIR1 INP2 MUX", "RX0", "RX_RX0"},
  2570. {"IIR1 INP2 MUX", "RX1", "RX_RX1"},
  2571. {"IIR1 INP2 MUX", "RX2", "RX_RX2"},
  2572. {"IIR1 INP2 MUX", "RX3", "RX_RX3"},
  2573. {"IIR1 INP2 MUX", "RX4", "RX_RX4"},
  2574. {"IIR1 INP2 MUX", "RX5", "RX_RX5"},
  2575. {"IIR1", NULL, "IIR1 INP3 MUX"},
  2576. {"IIR1 INP3 MUX", "DEC0", "RX_TX DEC0_INP"},
  2577. {"IIR1 INP3 MUX", "DEC1", "RX_TX DEC1_INP"},
  2578. {"IIR1 INP3 MUX", "DEC2", "RX_TX DEC2_INP"},
  2579. {"IIR1 INP3 MUX", "DEC3", "RX_TX DEC3_INP"},
  2580. {"IIR1 INP3 MUX", "RX0", "RX_RX0"},
  2581. {"IIR1 INP3 MUX", "RX1", "RX_RX1"},
  2582. {"IIR1 INP3 MUX", "RX2", "RX_RX2"},
  2583. {"IIR1 INP3 MUX", "RX3", "RX_RX3"},
  2584. {"IIR1 INP3 MUX", "RX4", "RX_RX4"},
  2585. {"IIR1 INP3 MUX", "RX5", "RX_RX5"},
  2586. {"SRC0", NULL, "IIR0"},
  2587. {"SRC1", NULL, "IIR1"},
  2588. {"RX INT0 MIX2 INP", "SRC0", "SRC0"},
  2589. {"RX INT0 MIX2 INP", "SRC1", "SRC1"},
  2590. {"RX INT1 MIX2 INP", "SRC0", "SRC0"},
  2591. {"RX INT1 MIX2 INP", "SRC1", "SRC1"},
  2592. {"RX INT2 MIX2 INP", "SRC0", "SRC0"},
  2593. {"RX INT2 MIX2 INP", "SRC1", "SRC1"},
  2594. };
  2595. static int rx_swrm_clock(void *handle, bool enable)
  2596. {
  2597. struct rx_macro_priv *rx_priv = (struct rx_macro_priv *) handle;
  2598. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  2599. int ret = 0;
  2600. if (regmap == NULL) {
  2601. dev_err(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  2602. return -EINVAL;
  2603. }
  2604. mutex_lock(&rx_priv->swr_clk_lock);
  2605. dev_dbg(rx_priv->dev, "%s: swrm clock %s\n",
  2606. __func__, (enable ? "enable" : "disable"));
  2607. if (enable) {
  2608. if (rx_priv->swr_clk_users == 0) {
  2609. ret = rx_macro_mclk_enable(rx_priv, 1, true);
  2610. if (ret < 0) {
  2611. dev_err(rx_priv->dev,
  2612. "%s: rx request clock enable failed\n",
  2613. __func__);
  2614. goto exit;
  2615. }
  2616. regmap_update_bits(regmap,
  2617. BOLERO_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  2618. 0x02, 0x02);
  2619. regmap_update_bits(regmap,
  2620. BOLERO_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  2621. 0x01, 0x01);
  2622. regmap_update_bits(regmap,
  2623. BOLERO_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  2624. 0x02, 0x00);
  2625. msm_cdc_pinctrl_select_active_state(
  2626. rx_priv->rx_swr_gpio_p);
  2627. }
  2628. rx_priv->swr_clk_users++;
  2629. } else {
  2630. if (rx_priv->swr_clk_users <= 0) {
  2631. dev_err(rx_priv->dev,
  2632. "%s: rx swrm clock users already reset\n",
  2633. __func__);
  2634. rx_priv->swr_clk_users = 0;
  2635. goto exit;
  2636. }
  2637. rx_priv->swr_clk_users--;
  2638. if (rx_priv->swr_clk_users == 0) {
  2639. regmap_update_bits(regmap,
  2640. BOLERO_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  2641. 0x01, 0x00);
  2642. msm_cdc_pinctrl_select_sleep_state(
  2643. rx_priv->rx_swr_gpio_p);
  2644. rx_macro_mclk_enable(rx_priv, 0, true);
  2645. }
  2646. }
  2647. dev_dbg(rx_priv->dev, "%s: swrm clock users %d\n",
  2648. __func__, rx_priv->swr_clk_users);
  2649. exit:
  2650. mutex_unlock(&rx_priv->swr_clk_lock);
  2651. return ret;
  2652. }
  2653. static void rx_macro_init_bcl_pmic_reg(struct snd_soc_codec *codec)
  2654. {
  2655. struct device *rx_dev = NULL;
  2656. struct rx_macro_priv *rx_priv = NULL;
  2657. if (!codec) {
  2658. pr_err("%s: NULL codec pointer!\n", __func__);
  2659. return;
  2660. }
  2661. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  2662. return;
  2663. switch (rx_priv->bcl_pmic_params.id) {
  2664. case 0:
  2665. /* Enable ID0 to listen to respective PMIC group interrupts */
  2666. snd_soc_update_bits(codec,
  2667. BOLERO_CDC_RX_BCL_VBAT_DECODE_CTL1, 0x02, 0x02);
  2668. /* Update MC_SID0 */
  2669. snd_soc_update_bits(codec,
  2670. BOLERO_CDC_RX_BCL_VBAT_DECODE_CFG1, 0x0F,
  2671. rx_priv->bcl_pmic_params.sid);
  2672. /* Update MC_PPID0 */
  2673. snd_soc_update_bits(codec,
  2674. BOLERO_CDC_RX_BCL_VBAT_DECODE_CFG2, 0xFF,
  2675. rx_priv->bcl_pmic_params.ppid);
  2676. break;
  2677. case 1:
  2678. /* Enable ID1 to listen to respective PMIC group interrupts */
  2679. snd_soc_update_bits(codec,
  2680. BOLERO_CDC_RX_BCL_VBAT_DECODE_CTL1, 0x01, 0x01);
  2681. /* Update MC_SID1 */
  2682. snd_soc_update_bits(codec,
  2683. BOLERO_CDC_RX_BCL_VBAT_DECODE_CFG3, 0x0F,
  2684. rx_priv->bcl_pmic_params.sid);
  2685. /* Update MC_PPID1 */
  2686. snd_soc_update_bits(codec,
  2687. BOLERO_CDC_RX_BCL_VBAT_DECODE_CFG1, 0xFF,
  2688. rx_priv->bcl_pmic_params.ppid);
  2689. break;
  2690. default:
  2691. dev_err(rx_dev, "%s: PMIC ID is invalid\n",
  2692. __func__, rx_priv->bcl_pmic_params.id);
  2693. break;
  2694. }
  2695. }
  2696. static int rx_macro_init(struct snd_soc_codec *codec)
  2697. {
  2698. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  2699. int ret = 0;
  2700. struct device *rx_dev = NULL;
  2701. struct rx_macro_priv *rx_priv = NULL;
  2702. rx_dev = bolero_get_device_ptr(codec->dev, RX_MACRO);
  2703. if (!rx_dev) {
  2704. dev_err(codec->dev,
  2705. "%s: null device for macro!\n", __func__);
  2706. return -EINVAL;
  2707. }
  2708. rx_priv = dev_get_drvdata(rx_dev);
  2709. if (!rx_priv) {
  2710. dev_err(codec->dev,
  2711. "%s: priv is null for macro!\n", __func__);
  2712. return -EINVAL;
  2713. }
  2714. ret = snd_soc_dapm_new_controls(dapm, rx_macro_dapm_widgets,
  2715. ARRAY_SIZE(rx_macro_dapm_widgets));
  2716. if (ret < 0) {
  2717. dev_err(rx_dev, "%s: failed to add controls\n", __func__);
  2718. return ret;
  2719. }
  2720. ret = snd_soc_dapm_add_routes(dapm, rx_audio_map,
  2721. ARRAY_SIZE(rx_audio_map));
  2722. if (ret < 0) {
  2723. dev_err(rx_dev, "%s: failed to add routes\n", __func__);
  2724. return ret;
  2725. }
  2726. ret = snd_soc_dapm_new_widgets(dapm->card);
  2727. if (ret < 0) {
  2728. dev_err(rx_dev, "%s: failed to add widgets\n", __func__);
  2729. return ret;
  2730. }
  2731. ret = snd_soc_add_codec_controls(codec, rx_macro_snd_controls,
  2732. ARRAY_SIZE(rx_macro_snd_controls));
  2733. if (ret < 0) {
  2734. dev_err(rx_dev, "%s: failed to add snd_ctls\n", __func__);
  2735. return ret;
  2736. }
  2737. rx_priv->dev_up = true;
  2738. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF1 Playback");
  2739. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF2 Playback");
  2740. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF3 Playback");
  2741. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF4 Playback");
  2742. snd_soc_dapm_ignore_suspend(dapm, "HPHL_OUT");
  2743. snd_soc_dapm_ignore_suspend(dapm, "HPHR_OUT");
  2744. snd_soc_dapm_ignore_suspend(dapm, "AUX_OUT");
  2745. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC0_INP");
  2746. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC1_INP");
  2747. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC2_INP");
  2748. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC3_INP");
  2749. snd_soc_dapm_sync(dapm);
  2750. snd_soc_update_bits(codec, BOLERO_CDC_RX_RX0_RX_PATH_DSM_CTL, 0x01, 0x01);
  2751. snd_soc_update_bits(codec, BOLERO_CDC_RX_RX1_RX_PATH_DSM_CTL, 0x01, 0x01);
  2752. snd_soc_update_bits(codec, BOLERO_CDC_RX_RX2_RX_PATH_DSM_CTL, 0x01, 0x01);
  2753. snd_soc_update_bits(codec, BOLERO_CDC_RX_RX0_RX_PATH_SEC7, 0x07, 0x02);
  2754. snd_soc_update_bits(codec, BOLERO_CDC_RX_RX1_RX_PATH_SEC7, 0x07, 0x02);
  2755. snd_soc_update_bits(codec, BOLERO_CDC_RX_RX2_RX_PATH_SEC7, 0x07, 0x02);
  2756. snd_soc_update_bits(codec, BOLERO_CDC_RX_RX0_RX_PATH_CFG3, 0x03, 0x02);
  2757. snd_soc_update_bits(codec, BOLERO_CDC_RX_RX1_RX_PATH_CFG3, 0x03, 0x02);
  2758. snd_soc_update_bits(codec, BOLERO_CDC_RX_RX2_RX_PATH_CFG3, 0x03, 0x02);
  2759. rx_macro_init_bcl_pmic_reg(codec);
  2760. rx_priv->codec = codec;
  2761. return 0;
  2762. }
  2763. static int rx_macro_deinit(struct snd_soc_codec *codec)
  2764. {
  2765. struct device *rx_dev = NULL;
  2766. struct rx_macro_priv *rx_priv = NULL;
  2767. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  2768. return -EINVAL;
  2769. rx_priv->codec = NULL;
  2770. return 0;
  2771. }
  2772. static void rx_macro_add_child_devices(struct work_struct *work)
  2773. {
  2774. struct rx_macro_priv *rx_priv = NULL;
  2775. struct platform_device *pdev = NULL;
  2776. struct device_node *node = NULL;
  2777. struct rx_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  2778. int ret = 0;
  2779. u16 count = 0, ctrl_num = 0;
  2780. struct rx_swr_ctrl_platform_data *platdata = NULL;
  2781. char plat_dev_name[RX_SWR_STRING_LEN] = "";
  2782. bool rx_swr_master_node = false;
  2783. rx_priv = container_of(work, struct rx_macro_priv,
  2784. rx_macro_add_child_devices_work);
  2785. if (!rx_priv) {
  2786. pr_err("%s: Memory for rx_priv does not exist\n",
  2787. __func__);
  2788. return;
  2789. }
  2790. if (!rx_priv->dev) {
  2791. pr_err("%s: RX device does not exist\n", __func__);
  2792. return;
  2793. }
  2794. if(!rx_priv->dev->of_node) {
  2795. dev_err(rx_priv->dev,
  2796. "%s: DT node for RX dev does not exist\n", __func__);
  2797. return;
  2798. }
  2799. platdata = &rx_priv->swr_plat_data;
  2800. rx_priv->child_count = 0;
  2801. for_each_available_child_of_node(rx_priv->dev->of_node, node) {
  2802. rx_swr_master_node = false;
  2803. if (strnstr(node->name, "rx_swr_master",
  2804. strlen("rx_swr_master")) != NULL)
  2805. rx_swr_master_node = true;
  2806. if(rx_swr_master_node)
  2807. strlcpy(plat_dev_name, "rx_swr_ctrl",
  2808. (RX_SWR_STRING_LEN - 1));
  2809. else
  2810. strlcpy(plat_dev_name, node->name,
  2811. (RX_SWR_STRING_LEN - 1));
  2812. pdev = platform_device_alloc(plat_dev_name, -1);
  2813. if (!pdev) {
  2814. dev_err(rx_priv->dev, "%s: pdev memory alloc failed\n",
  2815. __func__);
  2816. ret = -ENOMEM;
  2817. goto err;
  2818. }
  2819. pdev->dev.parent = rx_priv->dev;
  2820. pdev->dev.of_node = node;
  2821. if (rx_swr_master_node) {
  2822. ret = platform_device_add_data(pdev, platdata,
  2823. sizeof(*platdata));
  2824. if (ret) {
  2825. dev_err(&pdev->dev,
  2826. "%s: cannot add plat data ctrl:%d\n",
  2827. __func__, ctrl_num);
  2828. goto fail_pdev_add;
  2829. }
  2830. }
  2831. ret = platform_device_add(pdev);
  2832. if (ret) {
  2833. dev_err(&pdev->dev,
  2834. "%s: Cannot add platform device\n",
  2835. __func__);
  2836. goto fail_pdev_add;
  2837. }
  2838. if (rx_swr_master_node) {
  2839. temp = krealloc(swr_ctrl_data,
  2840. (ctrl_num + 1) * sizeof(
  2841. struct rx_swr_ctrl_data),
  2842. GFP_KERNEL);
  2843. if (!temp) {
  2844. ret = -ENOMEM;
  2845. goto fail_pdev_add;
  2846. }
  2847. swr_ctrl_data = temp;
  2848. swr_ctrl_data[ctrl_num].rx_swr_pdev = pdev;
  2849. ctrl_num++;
  2850. dev_dbg(&pdev->dev,
  2851. "%s: Added soundwire ctrl device(s)\n",
  2852. __func__);
  2853. rx_priv->swr_ctrl_data = swr_ctrl_data;
  2854. }
  2855. if (rx_priv->child_count < RX_MACRO_CHILD_DEVICES_MAX)
  2856. rx_priv->pdev_child_devices[
  2857. rx_priv->child_count++] = pdev;
  2858. else
  2859. goto err;
  2860. }
  2861. return;
  2862. fail_pdev_add:
  2863. for (count = 0; count < rx_priv->child_count; count++)
  2864. platform_device_put(rx_priv->pdev_child_devices[count]);
  2865. err:
  2866. return;
  2867. }
  2868. static void rx_macro_init_ops(struct macro_ops *ops, char __iomem *rx_io_base)
  2869. {
  2870. memset(ops, 0, sizeof(struct macro_ops));
  2871. ops->init = rx_macro_init;
  2872. ops->exit = rx_macro_deinit;
  2873. ops->io_base = rx_io_base;
  2874. ops->dai_ptr = rx_macro_dai;
  2875. ops->num_dais = ARRAY_SIZE(rx_macro_dai);
  2876. ops->mclk_fn = rx_macro_mclk_ctrl;
  2877. ops->event_handler = rx_macro_event_handler;
  2878. }
  2879. static int rx_macro_probe(struct platform_device *pdev)
  2880. {
  2881. struct macro_ops ops = {0};
  2882. struct rx_macro_priv *rx_priv = NULL;
  2883. u32 rx_base_addr = 0, muxsel = 0;
  2884. char __iomem *rx_io_base = NULL, *muxsel_io = NULL;
  2885. int ret = 0;
  2886. struct clk *rx_core_clk = NULL, *rx_npl_clk = NULL;
  2887. u8 bcl_pmic_params[3];
  2888. rx_priv = devm_kzalloc(&pdev->dev, sizeof(struct rx_macro_priv),
  2889. GFP_KERNEL);
  2890. if (!rx_priv)
  2891. return -ENOMEM;
  2892. rx_priv->dev = &pdev->dev;
  2893. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2894. &rx_base_addr);
  2895. if (ret) {
  2896. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2897. __func__, "reg");
  2898. return ret;
  2899. }
  2900. ret = of_property_read_u32(pdev->dev.of_node, "qcom,rx_mclk_mode_muxsel",
  2901. &muxsel);
  2902. if (ret) {
  2903. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2904. __func__, "reg");
  2905. return ret;
  2906. }
  2907. rx_priv->rx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2908. "qcom,rx-swr-gpios", 0);
  2909. if (!rx_priv->rx_swr_gpio_p) {
  2910. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2911. __func__);
  2912. return -EINVAL;
  2913. }
  2914. rx_io_base = devm_ioremap(&pdev->dev, rx_base_addr,
  2915. RX_MACRO_MAX_OFFSET);
  2916. if (!rx_io_base) {
  2917. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2918. return -ENOMEM;
  2919. }
  2920. rx_priv->rx_io_base = rx_io_base;
  2921. muxsel_io = devm_ioremap(&pdev->dev, muxsel, 0x4);
  2922. if (!muxsel_io) {
  2923. dev_err(&pdev->dev, "%s: ioremap failed for muxsel\n",
  2924. __func__);
  2925. return -ENOMEM;
  2926. }
  2927. rx_priv->rx_mclk_mode_muxsel = muxsel_io;
  2928. INIT_WORK(&rx_priv->rx_macro_add_child_devices_work,
  2929. rx_macro_add_child_devices);
  2930. rx_priv->swr_plat_data.handle = (void *) rx_priv;
  2931. rx_priv->swr_plat_data.read = NULL;
  2932. rx_priv->swr_plat_data.write = NULL;
  2933. rx_priv->swr_plat_data.bulk_write = NULL;
  2934. rx_priv->swr_plat_data.clk = rx_swrm_clock;
  2935. rx_priv->swr_plat_data.handle_irq = NULL;
  2936. /* Register MCLK for rx macro */
  2937. rx_core_clk = devm_clk_get(&pdev->dev, "rx_core_clk");
  2938. if (IS_ERR(rx_core_clk)) {
  2939. ret = PTR_ERR(rx_core_clk);
  2940. dev_err(&pdev->dev, "%s: clk get %s failed %d\n",
  2941. __func__, "rx_core_clk", ret);
  2942. return ret;
  2943. }
  2944. rx_priv->rx_core_clk = rx_core_clk;
  2945. /* Register npl clk for soundwire */
  2946. rx_npl_clk = devm_clk_get(&pdev->dev, "rx_npl_clk");
  2947. if (IS_ERR(rx_npl_clk)) {
  2948. ret = PTR_ERR(rx_npl_clk);
  2949. dev_err(&pdev->dev, "%s: clk get %s failed %d\n",
  2950. __func__, "rx_npl_clk", ret);
  2951. return ret;
  2952. }
  2953. rx_priv->rx_npl_clk = rx_npl_clk;
  2954. ret = of_property_read_u8_array(pdev->dev.of_node,
  2955. "qcom,rx-bcl-pmic-params", bcl_pmic_params,
  2956. sizeof(bcl_pmic_params));
  2957. if (ret) {
  2958. dev_dbg(&pdev->dev, "%s: could not find %s entry in dt\n",
  2959. __func__, "qcom,rx-bcl-pmic-params");
  2960. } else {
  2961. rx_priv->bcl_pmic_params.id = bcl_pmic_params[0];
  2962. rx_priv->bcl_pmic_params.sid = bcl_pmic_params[1];
  2963. rx_priv->bcl_pmic_params.ppid = bcl_pmic_params[2];
  2964. }
  2965. dev_set_drvdata(&pdev->dev, rx_priv);
  2966. mutex_init(&rx_priv->mclk_lock);
  2967. mutex_init(&rx_priv->swr_clk_lock);
  2968. rx_macro_init_ops(&ops, rx_io_base);
  2969. ret = bolero_register_macro(&pdev->dev, RX_MACRO, &ops);
  2970. if (ret) {
  2971. dev_err(&pdev->dev,
  2972. "%s: register macro failed\n", __func__);
  2973. goto err_reg_macro;
  2974. }
  2975. schedule_work(&rx_priv->rx_macro_add_child_devices_work);
  2976. return 0;
  2977. err_reg_macro:
  2978. mutex_destroy(&rx_priv->mclk_lock);
  2979. mutex_destroy(&rx_priv->swr_clk_lock);
  2980. return ret;
  2981. }
  2982. static int rx_macro_remove(struct platform_device *pdev)
  2983. {
  2984. struct rx_macro_priv *rx_priv = NULL;
  2985. u16 count = 0;
  2986. rx_priv = dev_get_drvdata(&pdev->dev);
  2987. if (!rx_priv)
  2988. return -EINVAL;
  2989. for (count = 0; count < rx_priv->child_count &&
  2990. count < RX_MACRO_CHILD_DEVICES_MAX; count++)
  2991. platform_device_unregister(rx_priv->pdev_child_devices[count]);
  2992. bolero_unregister_macro(&pdev->dev, RX_MACRO);
  2993. mutex_destroy(&rx_priv->mclk_lock);
  2994. mutex_destroy(&rx_priv->swr_clk_lock);
  2995. kfree(rx_priv->swr_ctrl_data);
  2996. return 0;
  2997. }
  2998. static const struct of_device_id rx_macro_dt_match[] = {
  2999. {.compatible = "qcom,rx-macro"},
  3000. {}
  3001. };
  3002. static struct platform_driver rx_macro_driver = {
  3003. .driver = {
  3004. .name = "rx_macro",
  3005. .owner = THIS_MODULE,
  3006. .of_match_table = rx_macro_dt_match,
  3007. },
  3008. .probe = rx_macro_probe,
  3009. .remove = rx_macro_remove,
  3010. };
  3011. module_platform_driver(rx_macro_driver);
  3012. MODULE_DESCRIPTION("RX macro driver");
  3013. MODULE_LICENSE("GPL v2");