dp_ipa.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969
  1. /*
  2. * Copyright (c) 2017-2020, The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifdef IPA_OFFLOAD
  17. #include <qdf_ipa_wdi3.h>
  18. #include <qdf_types.h>
  19. #include <qdf_lock.h>
  20. #include <hal_hw_headers.h>
  21. #include <hal_api.h>
  22. #include <hif.h>
  23. #include <htt.h>
  24. #include <wdi_event.h>
  25. #include <queue.h>
  26. #include "dp_types.h"
  27. #include "dp_htt.h"
  28. #include "dp_tx.h"
  29. #include "dp_rx.h"
  30. #include "dp_ipa.h"
  31. /* Hard coded config parameters until dp_ops_cfg.cfg_attach implemented */
  32. #define CFG_IPA_UC_TX_BUF_SIZE_DEFAULT (2048)
  33. /* WAR for IPA_OFFLOAD case. In some cases, its observed that WBM tries to
  34. * release a buffer into WBM2SW RELEASE ring for IPA, and the ring is full.
  35. * This causes back pressure, resulting in a FW crash.
  36. * By leaving some entries with no buffer attached, WBM will be able to write
  37. * to the ring, and from dumps we can figure out the buffer which is causing
  38. * this issue.
  39. */
  40. #define DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES 16
  41. /**
  42. *struct dp_ipa_reo_remap_record - history for dp ipa reo remaps
  43. * @ix0_reg: reo destination ring IX0 value
  44. * @ix2_reg: reo destination ring IX2 value
  45. * @ix3_reg: reo destination ring IX3 value
  46. */
  47. struct dp_ipa_reo_remap_record {
  48. uint64_t timestamp;
  49. uint32_t ix0_reg;
  50. uint32_t ix2_reg;
  51. uint32_t ix3_reg;
  52. };
  53. #define REO_REMAP_HISTORY_SIZE 32
  54. struct dp_ipa_reo_remap_record dp_ipa_reo_remap_history[REO_REMAP_HISTORY_SIZE];
  55. static qdf_atomic_t dp_ipa_reo_remap_history_index;
  56. static int dp_ipa_reo_remap_record_index_next(qdf_atomic_t *index)
  57. {
  58. int next = qdf_atomic_inc_return(index);
  59. if (next == REO_REMAP_HISTORY_SIZE)
  60. qdf_atomic_sub(REO_REMAP_HISTORY_SIZE, index);
  61. return next % REO_REMAP_HISTORY_SIZE;
  62. }
  63. /**
  64. * dp_ipa_reo_remap_history_add() - Record dp ipa reo remap values
  65. * @ix0_val: reo destination ring IX0 value
  66. * @ix2_val: reo destination ring IX2 value
  67. * @ix3_val: reo destination ring IX3 value
  68. *
  69. * Return: None
  70. */
  71. static void dp_ipa_reo_remap_history_add(uint32_t ix0_val, uint32_t ix2_val,
  72. uint32_t ix3_val)
  73. {
  74. int idx = dp_ipa_reo_remap_record_index_next(
  75. &dp_ipa_reo_remap_history_index);
  76. struct dp_ipa_reo_remap_record *record = &dp_ipa_reo_remap_history[idx];
  77. record->timestamp = qdf_get_log_timestamp();
  78. record->ix0_reg = ix0_val;
  79. record->ix2_reg = ix2_val;
  80. record->ix3_reg = ix3_val;
  81. }
  82. static QDF_STATUS __dp_ipa_handle_buf_smmu_mapping(struct dp_soc *soc,
  83. qdf_nbuf_t nbuf,
  84. uint32_t size,
  85. bool create)
  86. {
  87. qdf_mem_info_t mem_map_table = {0};
  88. qdf_update_mem_map_table(soc->osdev, &mem_map_table,
  89. qdf_nbuf_get_frag_paddr(nbuf, 0),
  90. size);
  91. if (create)
  92. qdf_ipa_wdi_create_smmu_mapping(1, &mem_map_table);
  93. else
  94. qdf_ipa_wdi_release_smmu_mapping(1, &mem_map_table);
  95. return QDF_STATUS_SUCCESS;
  96. }
  97. QDF_STATUS dp_ipa_handle_rx_buf_smmu_mapping(struct dp_soc *soc,
  98. qdf_nbuf_t nbuf,
  99. uint32_t size,
  100. bool create)
  101. {
  102. struct dp_pdev *pdev;
  103. int i;
  104. for (i = 0; i < soc->pdev_count; i++) {
  105. pdev = soc->pdev_list[i];
  106. if (pdev && pdev->monitor_configured)
  107. return QDF_STATUS_SUCCESS;
  108. }
  109. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx) ||
  110. !qdf_mem_smmu_s1_enabled(soc->osdev))
  111. return QDF_STATUS_SUCCESS;
  112. /**
  113. * Even if ipa pipes is disabled, but if it's unmap
  114. * operation and nbuf has done ipa smmu map before,
  115. * do ipa smmu unmap as well.
  116. */
  117. if (!qdf_atomic_read(&soc->ipa_pipes_enabled)) {
  118. if (!create && qdf_nbuf_is_rx_ipa_smmu_map(nbuf)) {
  119. DP_STATS_INC(soc, rx.err.ipa_unmap_no_pipe, 1);
  120. } else {
  121. return QDF_STATUS_SUCCESS;
  122. }
  123. }
  124. if (qdf_unlikely(create == qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  125. if (create) {
  126. DP_STATS_INC(soc, rx.err.ipa_smmu_map_dup, 1);
  127. } else {
  128. DP_STATS_INC(soc, rx.err.ipa_smmu_unmap_dup, 1);
  129. }
  130. return QDF_STATUS_E_INVAL;
  131. }
  132. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  133. return __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, size, create);
  134. }
  135. #ifdef RX_DESC_MULTI_PAGE_ALLOC
  136. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  137. struct dp_pdev *pdev,
  138. bool create)
  139. {
  140. struct rx_desc_pool *rx_pool;
  141. uint8_t pdev_id;
  142. uint32_t num_desc, page_id, offset, i;
  143. uint16_t num_desc_per_page;
  144. union dp_rx_desc_list_elem_t *rx_desc_elem;
  145. struct dp_rx_desc *rx_desc;
  146. qdf_nbuf_t nbuf;
  147. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  148. return QDF_STATUS_SUCCESS;
  149. pdev_id = pdev->pdev_id;
  150. rx_pool = &soc->rx_desc_buf[pdev_id];
  151. qdf_spin_lock_bh(&rx_pool->lock);
  152. num_desc = rx_pool->pool_size;
  153. num_desc_per_page = rx_pool->desc_pages.num_element_per_page;
  154. for (i = 0; i < num_desc; i++) {
  155. page_id = i / num_desc_per_page;
  156. offset = i % num_desc_per_page;
  157. if (qdf_unlikely(!(rx_pool->desc_pages.cacheable_pages)))
  158. break;
  159. rx_desc_elem = dp_rx_desc_find(page_id, offset, rx_pool);
  160. rx_desc = &rx_desc_elem->rx_desc;
  161. if ((!(rx_desc->in_use)) || rx_desc->unmapped)
  162. continue;
  163. nbuf = rx_desc->nbuf;
  164. if (qdf_unlikely(create ==
  165. qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  166. if (create) {
  167. DP_STATS_INC(soc,
  168. rx.err.ipa_smmu_map_dup, 1);
  169. } else {
  170. DP_STATS_INC(soc,
  171. rx.err.ipa_smmu_unmap_dup, 1);
  172. }
  173. continue;
  174. }
  175. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  176. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf,
  177. rx_pool->buf_size, create);
  178. }
  179. qdf_spin_unlock_bh(&rx_pool->lock);
  180. return QDF_STATUS_SUCCESS;
  181. }
  182. #else
  183. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  184. struct dp_pdev *pdev,
  185. bool create)
  186. {
  187. struct rx_desc_pool *rx_pool;
  188. uint8_t pdev_id;
  189. qdf_nbuf_t nbuf;
  190. int i;
  191. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  192. return QDF_STATUS_SUCCESS;
  193. pdev_id = pdev->pdev_id;
  194. rx_pool = &soc->rx_desc_buf[pdev_id];
  195. qdf_spin_lock_bh(&rx_pool->lock);
  196. for (i = 0; i < rx_pool->pool_size; i++) {
  197. if ((!(rx_pool->array[i].rx_desc.in_use)) ||
  198. rx_pool->array[i].rx_desc.unmapped)
  199. continue;
  200. nbuf = rx_pool->array[i].rx_desc.nbuf;
  201. if (qdf_unlikely(create ==
  202. qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  203. if (create) {
  204. DP_STATS_INC(soc,
  205. rx.err.ipa_smmu_map_dup, 1);
  206. } else {
  207. DP_STATS_INC(soc,
  208. rx.err.ipa_smmu_unmap_dup, 1);
  209. }
  210. continue;
  211. }
  212. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  213. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf,
  214. rx_pool->buf_size, create);
  215. }
  216. qdf_spin_unlock_bh(&rx_pool->lock);
  217. return QDF_STATUS_SUCCESS;
  218. }
  219. #endif /* RX_DESC_MULTI_PAGE_ALLOC */
  220. /**
  221. * dp_tx_ipa_uc_detach - Free autonomy TX resources
  222. * @soc: data path instance
  223. * @pdev: core txrx pdev context
  224. *
  225. * Free allocated TX buffers with WBM SRNG
  226. *
  227. * Return: none
  228. */
  229. static void dp_tx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  230. {
  231. int idx;
  232. qdf_nbuf_t nbuf;
  233. struct dp_ipa_resources *ipa_res;
  234. for (idx = 0; idx < soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt; idx++) {
  235. nbuf = (qdf_nbuf_t)
  236. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx];
  237. if (!nbuf)
  238. continue;
  239. if (qdf_mem_smmu_s1_enabled(soc->osdev))
  240. __dp_ipa_handle_buf_smmu_mapping(
  241. soc, nbuf,
  242. skb_end_pointer(nbuf) - nbuf->data,
  243. false);
  244. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_BIDIRECTIONAL);
  245. qdf_nbuf_free(nbuf);
  246. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx] =
  247. (void *)NULL;
  248. }
  249. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  250. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  251. ipa_res = &pdev->ipa_resource;
  252. iounmap(ipa_res->tx_comp_doorbell_vaddr);
  253. qdf_mem_free_sgtable(&ipa_res->tx_ring.sgtable);
  254. qdf_mem_free_sgtable(&ipa_res->tx_comp_ring.sgtable);
  255. }
  256. /**
  257. * dp_rx_ipa_uc_detach - free autonomy RX resources
  258. * @soc: data path instance
  259. * @pdev: core txrx pdev context
  260. *
  261. * This function will detach DP RX into main device context
  262. * will free DP Rx resources.
  263. *
  264. * Return: none
  265. */
  266. static void dp_rx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  267. {
  268. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  269. qdf_mem_free_sgtable(&ipa_res->rx_rdy_ring.sgtable);
  270. qdf_mem_free_sgtable(&ipa_res->rx_refill_ring.sgtable);
  271. }
  272. int dp_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  273. {
  274. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  275. return QDF_STATUS_SUCCESS;
  276. /* TX resource detach */
  277. dp_tx_ipa_uc_detach(soc, pdev);
  278. /* RX resource detach */
  279. dp_rx_ipa_uc_detach(soc, pdev);
  280. return QDF_STATUS_SUCCESS; /* success */
  281. }
  282. /**
  283. * dp_tx_ipa_uc_attach - Allocate autonomy TX resources
  284. * @soc: data path instance
  285. * @pdev: Physical device handle
  286. *
  287. * Allocate TX buffer from non-cacheable memory
  288. * Attache allocated TX buffers with WBM SRNG
  289. *
  290. * Return: int
  291. */
  292. static int dp_tx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  293. {
  294. uint32_t tx_buffer_count;
  295. uint32_t ring_base_align = 8;
  296. qdf_dma_addr_t buffer_paddr;
  297. struct hal_srng *wbm_srng = (struct hal_srng *)
  298. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  299. struct hal_srng_params srng_params;
  300. uint32_t paddr_lo;
  301. uint32_t paddr_hi;
  302. void *ring_entry;
  303. int num_entries;
  304. qdf_nbuf_t nbuf;
  305. int retval = QDF_STATUS_SUCCESS;
  306. int max_alloc_count = 0;
  307. /*
  308. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  309. * unsigned int uc_tx_buf_sz =
  310. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  311. */
  312. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  313. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  314. hal_get_srng_params(soc->hal_soc, hal_srng_to_hal_ring_handle(wbm_srng),
  315. &srng_params);
  316. num_entries = srng_params.num_entries;
  317. max_alloc_count =
  318. num_entries - DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES;
  319. if (max_alloc_count <= 0) {
  320. dp_err("incorrect value for buffer count %u", max_alloc_count);
  321. return -EINVAL;
  322. }
  323. dp_info("requested %d buffers to be posted to wbm ring",
  324. max_alloc_count);
  325. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned =
  326. qdf_mem_malloc(num_entries *
  327. sizeof(*soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned));
  328. if (!soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned) {
  329. dp_err("IPA WBM Ring Tx buf pool vaddr alloc fail");
  330. return -ENOMEM;
  331. }
  332. hal_srng_access_start_unlocked(soc->hal_soc,
  333. hal_srng_to_hal_ring_handle(wbm_srng));
  334. /*
  335. * Allocate Tx buffers as many as possible.
  336. * Leave DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES empty
  337. * Populate Tx buffers into WBM2IPA ring
  338. * This initial buffer population will simulate H/W as source ring,
  339. * and update HP
  340. */
  341. for (tx_buffer_count = 0;
  342. tx_buffer_count < max_alloc_count - 1; tx_buffer_count++) {
  343. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  344. if (!nbuf)
  345. break;
  346. ring_entry = hal_srng_dst_get_next_hp(soc->hal_soc,
  347. hal_srng_to_hal_ring_handle(wbm_srng));
  348. if (!ring_entry) {
  349. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  350. "%s: Failed to get WBM ring entry",
  351. __func__);
  352. qdf_nbuf_free(nbuf);
  353. break;
  354. }
  355. qdf_nbuf_map_single(soc->osdev, nbuf,
  356. QDF_DMA_BIDIRECTIONAL);
  357. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  358. paddr_lo = ((uint64_t)buffer_paddr & 0x00000000ffffffff);
  359. paddr_hi = ((uint64_t)buffer_paddr & 0x0000001f00000000) >> 32;
  360. HAL_RXDMA_PADDR_LO_SET(ring_entry, paddr_lo);
  361. HAL_RXDMA_PADDR_HI_SET(ring_entry, paddr_hi);
  362. HAL_RXDMA_MANAGER_SET(ring_entry, (IPA_TCL_DATA_RING_IDX +
  363. HAL_WBM_SW0_BM_ID));
  364. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[tx_buffer_count]
  365. = (void *)nbuf;
  366. if (qdf_mem_smmu_s1_enabled(soc->osdev))
  367. __dp_ipa_handle_buf_smmu_mapping(
  368. soc, nbuf,
  369. skb_end_pointer(nbuf) - nbuf->data,
  370. true);
  371. }
  372. hal_srng_access_end_unlocked(soc->hal_soc,
  373. hal_srng_to_hal_ring_handle(wbm_srng));
  374. soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt = tx_buffer_count;
  375. if (tx_buffer_count) {
  376. dp_info("IPA WDI TX buffer: %d allocated", tx_buffer_count);
  377. } else {
  378. dp_err("No IPA WDI TX buffer allocated!");
  379. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  380. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  381. retval = -ENOMEM;
  382. }
  383. return retval;
  384. }
  385. /**
  386. * dp_rx_ipa_uc_attach - Allocate autonomy RX resources
  387. * @soc: data path instance
  388. * @pdev: core txrx pdev context
  389. *
  390. * This function will attach a DP RX instance into the main
  391. * device (SOC) context.
  392. *
  393. * Return: QDF_STATUS_SUCCESS: success
  394. * QDF_STATUS_E_RESOURCES: Error return
  395. */
  396. static int dp_rx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  397. {
  398. return QDF_STATUS_SUCCESS;
  399. }
  400. int dp_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  401. {
  402. int error;
  403. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  404. return QDF_STATUS_SUCCESS;
  405. /* TX resource attach */
  406. error = dp_tx_ipa_uc_attach(soc, pdev);
  407. if (error) {
  408. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  409. "%s: DP IPA UC TX attach fail code %d",
  410. __func__, error);
  411. return error;
  412. }
  413. /* RX resource attach */
  414. error = dp_rx_ipa_uc_attach(soc, pdev);
  415. if (error) {
  416. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  417. "%s: DP IPA UC RX attach fail code %d",
  418. __func__, error);
  419. dp_tx_ipa_uc_detach(soc, pdev);
  420. return error;
  421. }
  422. return QDF_STATUS_SUCCESS; /* success */
  423. }
  424. /*
  425. * dp_ipa_ring_resource_setup() - setup IPA ring resources
  426. * @soc: data path SoC handle
  427. *
  428. * Return: none
  429. */
  430. int dp_ipa_ring_resource_setup(struct dp_soc *soc,
  431. struct dp_pdev *pdev)
  432. {
  433. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  434. struct hal_srng *hal_srng;
  435. struct hal_srng_params srng_params;
  436. qdf_dma_addr_t hp_addr;
  437. unsigned long addr_offset, dev_base_paddr;
  438. uint32_t ix0;
  439. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  440. return QDF_STATUS_SUCCESS;
  441. /* IPA TCL_DATA Ring - HAL_SRNG_SW2TCL3 */
  442. hal_srng = (struct hal_srng *)
  443. soc->tcl_data_ring[IPA_TCL_DATA_RING_IDX].hal_srng;
  444. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  445. hal_srng_to_hal_ring_handle(hal_srng),
  446. &srng_params);
  447. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr =
  448. srng_params.ring_base_paddr;
  449. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr =
  450. srng_params.ring_base_vaddr;
  451. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size =
  452. (srng_params.num_entries * srng_params.entry_size) << 2;
  453. /*
  454. * For the register backed memory addresses, use the scn->mem_pa to
  455. * calculate the physical address of the shadow registers
  456. */
  457. dev_base_paddr =
  458. (unsigned long)
  459. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  460. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  461. (unsigned long)(hal_soc->dev_base_addr);
  462. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr =
  463. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  464. dp_info("IPA TCL_DATA Ring addr_offset=%x, dev_base_paddr=%x, hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  465. (unsigned int)addr_offset,
  466. (unsigned int)dev_base_paddr,
  467. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr),
  468. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  469. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  470. srng_params.num_entries,
  471. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  472. /* IPA TX COMP Ring - HAL_SRNG_WBM2SW2_RELEASE */
  473. hal_srng = (struct hal_srng *)
  474. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  475. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  476. hal_srng_to_hal_ring_handle(hal_srng),
  477. &srng_params);
  478. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr =
  479. srng_params.ring_base_paddr;
  480. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr =
  481. srng_params.ring_base_vaddr;
  482. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size =
  483. (srng_params.num_entries * srng_params.entry_size) << 2;
  484. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  485. (unsigned long)(hal_soc->dev_base_addr);
  486. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr =
  487. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  488. dp_info("IPA TX COMP Ring addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x paddr=%pK vaddr=0%pK size= %u(%u bytes)",
  489. (unsigned int)addr_offset,
  490. (unsigned int)dev_base_paddr,
  491. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr),
  492. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  493. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  494. srng_params.num_entries,
  495. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  496. /* IPA REO_DEST Ring - HAL_SRNG_REO2SW4 */
  497. hal_srng = (struct hal_srng *)
  498. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  499. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  500. hal_srng_to_hal_ring_handle(hal_srng),
  501. &srng_params);
  502. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr =
  503. srng_params.ring_base_paddr;
  504. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr =
  505. srng_params.ring_base_vaddr;
  506. soc->ipa_uc_rx_rsc.ipa_reo_ring_size =
  507. (srng_params.num_entries * srng_params.entry_size) << 2;
  508. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  509. (unsigned long)(hal_soc->dev_base_addr);
  510. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr =
  511. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  512. dp_info("IPA REO_DEST Ring addr_offset=%x, dev_base_paddr=%x, tp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  513. (unsigned int)addr_offset,
  514. (unsigned int)dev_base_paddr,
  515. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr),
  516. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  517. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  518. srng_params.num_entries,
  519. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  520. hal_srng = (struct hal_srng *)
  521. pdev->rx_refill_buf_ring2.hal_srng;
  522. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  523. hal_srng_to_hal_ring_handle(hal_srng),
  524. &srng_params);
  525. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr =
  526. srng_params.ring_base_paddr;
  527. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr =
  528. srng_params.ring_base_vaddr;
  529. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size =
  530. (srng_params.num_entries * srng_params.entry_size) << 2;
  531. hp_addr = hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  532. hal_srng_to_hal_ring_handle(hal_srng));
  533. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr =
  534. qdf_mem_paddr_from_dmaaddr(soc->osdev, hp_addr);
  535. dp_info("IPA REFILL_BUF Ring hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  536. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr),
  537. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  538. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  539. srng_params.num_entries,
  540. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  541. /*
  542. * Set DEST_RING_MAPPING_4 to SW2 as default value for
  543. * DESTINATION_RING_CTRL_IX_0.
  544. */
  545. ix0 = HAL_REO_REMAP_IX0(REO_REMAP_TCL, 0) |
  546. HAL_REO_REMAP_IX0(REO_REMAP_SW1, 1) |
  547. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 2) |
  548. HAL_REO_REMAP_IX0(REO_REMAP_SW3, 3) |
  549. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 4) |
  550. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  551. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  552. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  553. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL, NULL, NULL);
  554. return 0;
  555. }
  556. static QDF_STATUS dp_ipa_get_shared_mem_info(qdf_device_t osdev,
  557. qdf_shared_mem_t *shared_mem,
  558. void *cpu_addr,
  559. qdf_dma_addr_t dma_addr,
  560. uint32_t size)
  561. {
  562. qdf_dma_addr_t paddr;
  563. int ret;
  564. shared_mem->vaddr = cpu_addr;
  565. qdf_mem_set_dma_size(osdev, &shared_mem->mem_info, size);
  566. *qdf_mem_get_dma_addr_ptr(osdev, &shared_mem->mem_info) = dma_addr;
  567. paddr = qdf_mem_paddr_from_dmaaddr(osdev, dma_addr);
  568. qdf_mem_set_dma_pa(osdev, &shared_mem->mem_info, paddr);
  569. ret = qdf_mem_dma_get_sgtable(osdev->dev, &shared_mem->sgtable,
  570. shared_mem->vaddr, dma_addr, size);
  571. if (ret) {
  572. dp_err("Unable to get DMA sgtable");
  573. return QDF_STATUS_E_NOMEM;
  574. }
  575. qdf_dma_get_sgtable_dma_addr(&shared_mem->sgtable);
  576. return QDF_STATUS_SUCCESS;
  577. }
  578. QDF_STATUS dp_ipa_get_resource(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  579. {
  580. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  581. struct dp_pdev *pdev =
  582. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  583. struct dp_ipa_resources *ipa_res;
  584. if (!pdev) {
  585. dp_err("%s invalid instance", __func__);
  586. return QDF_STATUS_E_FAILURE;
  587. }
  588. ipa_res = &pdev->ipa_resource;
  589. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  590. return QDF_STATUS_SUCCESS;
  591. ipa_res->tx_num_alloc_buffer =
  592. (uint32_t)soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  593. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_ring,
  594. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  595. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  596. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  597. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_comp_ring,
  598. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  599. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  600. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  601. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->rx_rdy_ring,
  602. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  603. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  604. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  605. dp_ipa_get_shared_mem_info(
  606. soc->osdev, &ipa_res->rx_refill_ring,
  607. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  608. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  609. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  610. if (!qdf_mem_get_dma_addr(soc->osdev,
  611. &ipa_res->tx_comp_ring.mem_info) ||
  612. !qdf_mem_get_dma_addr(soc->osdev, &ipa_res->rx_rdy_ring.mem_info))
  613. return QDF_STATUS_E_FAILURE;
  614. return QDF_STATUS_SUCCESS;
  615. }
  616. QDF_STATUS dp_ipa_set_doorbell_paddr(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  617. {
  618. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  619. struct dp_pdev *pdev =
  620. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  621. struct dp_ipa_resources *ipa_res;
  622. struct hal_srng *wbm_srng = (struct hal_srng *)
  623. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  624. struct hal_srng *reo_srng = (struct hal_srng *)
  625. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  626. uint32_t tx_comp_doorbell_dmaaddr;
  627. uint32_t rx_ready_doorbell_dmaaddr;
  628. if (!pdev) {
  629. dp_err("%s invalid instance", __func__);
  630. return QDF_STATUS_E_FAILURE;
  631. }
  632. ipa_res = &pdev->ipa_resource;
  633. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  634. return QDF_STATUS_SUCCESS;
  635. ipa_res->tx_comp_doorbell_vaddr =
  636. ioremap(ipa_res->tx_comp_doorbell_paddr, 4);
  637. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  638. pld_smmu_map(soc->osdev->dev, ipa_res->tx_comp_doorbell_paddr,
  639. &tx_comp_doorbell_dmaaddr, sizeof(uint32_t));
  640. ipa_res->tx_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  641. pld_smmu_map(soc->osdev->dev, ipa_res->rx_ready_doorbell_paddr,
  642. &rx_ready_doorbell_dmaaddr, sizeof(uint32_t));
  643. ipa_res->rx_ready_doorbell_paddr = rx_ready_doorbell_dmaaddr;
  644. }
  645. hal_srng_dst_set_hp_paddr(wbm_srng, ipa_res->tx_comp_doorbell_paddr);
  646. dp_info("paddr %pK vaddr %pK",
  647. (void *)ipa_res->tx_comp_doorbell_paddr,
  648. (void *)ipa_res->tx_comp_doorbell_vaddr);
  649. /*
  650. * For RX, REO module on Napier/Hastings does reordering on incoming
  651. * Ethernet packets and writes one or more descriptors to REO2IPA Rx
  652. * ring.It then updates the ring’s Write/Head ptr and rings a doorbell
  653. * to IPA.
  654. * Set the doorbell addr for the REO ring.
  655. */
  656. hal_srng_dst_set_hp_paddr(reo_srng, ipa_res->rx_ready_doorbell_paddr);
  657. return QDF_STATUS_SUCCESS;
  658. }
  659. QDF_STATUS dp_ipa_op_response(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  660. uint8_t *op_msg)
  661. {
  662. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  663. struct dp_pdev *pdev =
  664. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  665. if (!pdev) {
  666. dp_err("%s invalid instance", __func__);
  667. return QDF_STATUS_E_FAILURE;
  668. }
  669. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  670. return QDF_STATUS_SUCCESS;
  671. if (pdev->ipa_uc_op_cb) {
  672. pdev->ipa_uc_op_cb(op_msg, pdev->usr_ctxt);
  673. } else {
  674. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  675. "%s: IPA callback function is not registered", __func__);
  676. qdf_mem_free(op_msg);
  677. return QDF_STATUS_E_FAILURE;
  678. }
  679. return QDF_STATUS_SUCCESS;
  680. }
  681. QDF_STATUS dp_ipa_register_op_cb(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  682. ipa_uc_op_cb_type op_cb,
  683. void *usr_ctxt)
  684. {
  685. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  686. struct dp_pdev *pdev =
  687. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  688. if (!pdev) {
  689. dp_err("%s invalid instance", __func__);
  690. return QDF_STATUS_E_FAILURE;
  691. }
  692. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  693. return QDF_STATUS_SUCCESS;
  694. pdev->ipa_uc_op_cb = op_cb;
  695. pdev->usr_ctxt = usr_ctxt;
  696. return QDF_STATUS_SUCCESS;
  697. }
  698. QDF_STATUS dp_ipa_get_stat(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  699. {
  700. /* TBD */
  701. return QDF_STATUS_SUCCESS;
  702. }
  703. /**
  704. * dp_tx_send_ipa_data_frame() - send IPA data frame
  705. * @soc_hdl: datapath soc handle
  706. * @vdev_id: id of the virtual device
  707. * @skb: skb to transmit
  708. *
  709. * Return: skb/ NULL is for success
  710. */
  711. qdf_nbuf_t dp_tx_send_ipa_data_frame(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  712. qdf_nbuf_t skb)
  713. {
  714. qdf_nbuf_t ret;
  715. /* Terminate the (single-element) list of tx frames */
  716. qdf_nbuf_set_next(skb, NULL);
  717. ret = dp_tx_send(soc_hdl, vdev_id, skb);
  718. if (ret) {
  719. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  720. "%s: Failed to tx", __func__);
  721. return ret;
  722. }
  723. return NULL;
  724. }
  725. QDF_STATUS dp_ipa_enable_autonomy(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  726. {
  727. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  728. struct dp_pdev *pdev =
  729. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  730. uint32_t ix0;
  731. uint32_t ix2;
  732. if (!pdev) {
  733. dp_err("%s invalid instance", __func__);
  734. return QDF_STATUS_E_FAILURE;
  735. }
  736. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  737. return QDF_STATUS_SUCCESS;
  738. if (!hif_is_target_ready(HIF_GET_SOFTC(soc->hif_handle)))
  739. return QDF_STATUS_E_AGAIN;
  740. /* Call HAL API to remap REO rings to REO2IPA ring */
  741. ix0 = HAL_REO_REMAP_IX0(REO_REMAP_TCL, 0) |
  742. HAL_REO_REMAP_IX0(REO_REMAP_SW4, 1) |
  743. HAL_REO_REMAP_IX0(REO_REMAP_SW4, 2) |
  744. HAL_REO_REMAP_IX0(REO_REMAP_SW4, 3) |
  745. HAL_REO_REMAP_IX0(REO_REMAP_SW4, 4) |
  746. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  747. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  748. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  749. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  750. ix2 = HAL_REO_REMAP_IX2(REO_REMAP_SW4, 16) |
  751. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 17) |
  752. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 18) |
  753. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 19) |
  754. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 20) |
  755. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 21) |
  756. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 22) |
  757. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 23);
  758. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  759. &ix2, &ix2);
  760. dp_ipa_reo_remap_history_add(ix0, ix2, ix2);
  761. } else {
  762. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  763. NULL, NULL);
  764. dp_ipa_reo_remap_history_add(ix0, 0, 0);
  765. }
  766. return QDF_STATUS_SUCCESS;
  767. }
  768. QDF_STATUS dp_ipa_disable_autonomy(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  769. {
  770. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  771. struct dp_pdev *pdev =
  772. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  773. uint32_t ix0;
  774. uint32_t ix2;
  775. uint32_t ix3;
  776. if (!pdev) {
  777. dp_err("%s invalid instance", __func__);
  778. return QDF_STATUS_E_FAILURE;
  779. }
  780. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  781. return QDF_STATUS_SUCCESS;
  782. if (!hif_is_target_ready(HIF_GET_SOFTC(soc->hif_handle)))
  783. return QDF_STATUS_E_AGAIN;
  784. /* Call HAL API to remap REO rings to REO2IPA ring */
  785. ix0 = HAL_REO_REMAP_IX0(REO_REMAP_TCL, 0) |
  786. HAL_REO_REMAP_IX0(REO_REMAP_SW1, 1) |
  787. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 2) |
  788. HAL_REO_REMAP_IX0(REO_REMAP_SW3, 3) |
  789. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 4) |
  790. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  791. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  792. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  793. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  794. dp_reo_remap_config(soc, &ix2, &ix3);
  795. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  796. &ix2, &ix3);
  797. dp_ipa_reo_remap_history_add(ix0, ix2, ix3);
  798. } else {
  799. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  800. NULL, NULL);
  801. dp_ipa_reo_remap_history_add(ix0, 0, 0);
  802. }
  803. return QDF_STATUS_SUCCESS;
  804. }
  805. /* This should be configurable per H/W configuration enable status */
  806. #define L3_HEADER_PADDING 2
  807. #ifdef CONFIG_IPA_WDI_UNIFIED_API
  808. #ifndef QCA_LL_TX_FLOW_CONTROL_V2
  809. static inline void dp_setup_mcc_sys_pipes(
  810. qdf_ipa_sys_connect_params_t *sys_in,
  811. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  812. {
  813. /* Setup MCC sys pipe */
  814. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) =
  815. DP_IPA_MAX_IFACE;
  816. for (int i = 0; i < DP_IPA_MAX_IFACE; i++)
  817. memcpy(&QDF_IPA_WDI_CONN_IN_PARAMS_SYS_IN(pipe_in)[i],
  818. &sys_in[i], sizeof(qdf_ipa_sys_connect_params_t));
  819. }
  820. #else
  821. static inline void dp_setup_mcc_sys_pipes(
  822. qdf_ipa_sys_connect_params_t *sys_in,
  823. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  824. {
  825. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) = 0;
  826. }
  827. #endif
  828. static void dp_ipa_wdi_tx_params(struct dp_soc *soc,
  829. struct dp_ipa_resources *ipa_res,
  830. qdf_ipa_wdi_pipe_setup_info_t *tx,
  831. bool over_gsi)
  832. {
  833. struct tcl_data_cmd *tcl_desc_ptr;
  834. uint8_t *desc_addr;
  835. uint32_t desc_size;
  836. if (over_gsi)
  837. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN2_CONS;
  838. else
  839. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  840. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  841. qdf_mem_get_dma_addr(soc->osdev,
  842. &ipa_res->tx_comp_ring.mem_info);
  843. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  844. qdf_mem_get_dma_size(soc->osdev,
  845. &ipa_res->tx_comp_ring.mem_info);
  846. /* WBM Tail Pointer Address */
  847. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  848. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  849. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(tx) = true;
  850. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  851. qdf_mem_get_dma_addr(soc->osdev,
  852. &ipa_res->tx_ring.mem_info);
  853. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) =
  854. qdf_mem_get_dma_size(soc->osdev,
  855. &ipa_res->tx_ring.mem_info);
  856. /* TCL Head Pointer Address */
  857. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  858. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  859. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(tx) = true;
  860. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  861. ipa_res->tx_num_alloc_buffer;
  862. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  863. /* Preprogram TCL descriptor */
  864. desc_addr =
  865. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  866. desc_size = sizeof(struct tcl_data_cmd);
  867. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  868. tcl_desc_ptr = (struct tcl_data_cmd *)
  869. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  870. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  871. HAL_RX_BUF_RBM_SW2_BM;
  872. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  873. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  874. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  875. }
  876. static void dp_ipa_wdi_rx_params(struct dp_soc *soc,
  877. struct dp_ipa_resources *ipa_res,
  878. qdf_ipa_wdi_pipe_setup_info_t *rx,
  879. bool over_gsi)
  880. {
  881. if (over_gsi)
  882. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  883. IPA_CLIENT_WLAN2_PROD;
  884. else
  885. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  886. IPA_CLIENT_WLAN1_PROD;
  887. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  888. qdf_mem_get_dma_addr(soc->osdev,
  889. &ipa_res->rx_rdy_ring.mem_info);
  890. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  891. qdf_mem_get_dma_size(soc->osdev,
  892. &ipa_res->rx_rdy_ring.mem_info);
  893. /* REO Tail Pointer Address */
  894. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  895. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  896. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(rx) = true;
  897. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  898. qdf_mem_get_dma_addr(soc->osdev,
  899. &ipa_res->rx_refill_ring.mem_info);
  900. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  901. qdf_mem_get_dma_size(soc->osdev,
  902. &ipa_res->rx_refill_ring.mem_info);
  903. /* FW Head Pointer Address */
  904. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  905. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  906. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(rx) = false;
  907. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) =
  908. RX_PKT_TLVS_LEN + L3_HEADER_PADDING;
  909. }
  910. static void
  911. dp_ipa_wdi_tx_smmu_params(struct dp_soc *soc,
  912. struct dp_ipa_resources *ipa_res,
  913. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu,
  914. bool over_gsi)
  915. {
  916. struct tcl_data_cmd *tcl_desc_ptr;
  917. uint8_t *desc_addr;
  918. uint32_t desc_size;
  919. if (over_gsi)
  920. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  921. IPA_CLIENT_WLAN2_CONS;
  922. else
  923. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  924. IPA_CLIENT_WLAN1_CONS;
  925. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(tx_smmu),
  926. &ipa_res->tx_comp_ring.sgtable,
  927. sizeof(sgtable_t));
  928. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(tx_smmu) =
  929. qdf_mem_get_dma_size(soc->osdev,
  930. &ipa_res->tx_comp_ring.mem_info);
  931. /* WBM Tail Pointer Address */
  932. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(tx_smmu) =
  933. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  934. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(tx_smmu) = true;
  935. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(tx_smmu),
  936. &ipa_res->tx_ring.sgtable,
  937. sizeof(sgtable_t));
  938. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(tx_smmu) =
  939. qdf_mem_get_dma_size(soc->osdev,
  940. &ipa_res->tx_ring.mem_info);
  941. /* TCL Head Pointer Address */
  942. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(tx_smmu) =
  943. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  944. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(tx_smmu) = true;
  945. QDF_IPA_WDI_SETUP_INFO_SMMU_NUM_PKT_BUFFERS(tx_smmu) =
  946. ipa_res->tx_num_alloc_buffer;
  947. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(tx_smmu) = 0;
  948. /* Preprogram TCL descriptor */
  949. desc_addr = (uint8_t *)QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(
  950. tx_smmu);
  951. desc_size = sizeof(struct tcl_data_cmd);
  952. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  953. tcl_desc_ptr = (struct tcl_data_cmd *)
  954. (QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(tx_smmu) + 1);
  955. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  956. HAL_RX_BUF_RBM_SW2_BM;
  957. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  958. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  959. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  960. }
  961. static void
  962. dp_ipa_wdi_rx_smmu_params(struct dp_soc *soc,
  963. struct dp_ipa_resources *ipa_res,
  964. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu,
  965. bool over_gsi)
  966. {
  967. if (over_gsi)
  968. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  969. IPA_CLIENT_WLAN2_PROD;
  970. else
  971. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  972. IPA_CLIENT_WLAN1_PROD;
  973. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(rx_smmu),
  974. &ipa_res->rx_rdy_ring.sgtable,
  975. sizeof(sgtable_t));
  976. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(rx_smmu) =
  977. qdf_mem_get_dma_size(soc->osdev,
  978. &ipa_res->rx_rdy_ring.mem_info);
  979. /* REO Tail Pointer Address */
  980. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(rx_smmu) =
  981. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  982. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(rx_smmu) = true;
  983. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(rx_smmu),
  984. &ipa_res->rx_refill_ring.sgtable,
  985. sizeof(sgtable_t));
  986. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(rx_smmu) =
  987. qdf_mem_get_dma_size(soc->osdev,
  988. &ipa_res->rx_refill_ring.mem_info);
  989. /* FW Head Pointer Address */
  990. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(rx_smmu) =
  991. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  992. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(rx_smmu) = false;
  993. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(rx_smmu) =
  994. RX_PKT_TLVS_LEN + L3_HEADER_PADDING;
  995. }
  996. QDF_STATUS dp_ipa_setup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  997. void *ipa_i2w_cb, void *ipa_w2i_cb,
  998. void *ipa_wdi_meter_notifier_cb,
  999. uint32_t ipa_desc_size, void *ipa_priv,
  1000. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  1001. uint32_t *rx_pipe_handle, bool is_smmu_enabled,
  1002. qdf_ipa_sys_connect_params_t *sys_in, bool over_gsi)
  1003. {
  1004. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1005. struct dp_pdev *pdev =
  1006. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1007. struct dp_ipa_resources *ipa_res;
  1008. qdf_ipa_ep_cfg_t *tx_cfg;
  1009. qdf_ipa_ep_cfg_t *rx_cfg;
  1010. qdf_ipa_wdi_pipe_setup_info_t *tx = NULL;
  1011. qdf_ipa_wdi_pipe_setup_info_t *rx = NULL;
  1012. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu;
  1013. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu;
  1014. qdf_ipa_wdi_conn_in_params_t pipe_in;
  1015. qdf_ipa_wdi_conn_out_params_t pipe_out;
  1016. int ret;
  1017. if (!pdev) {
  1018. dp_err("%s invalid instance", __func__);
  1019. return QDF_STATUS_E_FAILURE;
  1020. }
  1021. ipa_res = &pdev->ipa_resource;
  1022. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1023. return QDF_STATUS_SUCCESS;
  1024. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  1025. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  1026. if (is_smmu_enabled)
  1027. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in) = true;
  1028. else
  1029. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in) = false;
  1030. dp_setup_mcc_sys_pipes(sys_in, &pipe_in);
  1031. /* TX PIPE */
  1032. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in)) {
  1033. tx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_SMMU(&pipe_in);
  1034. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx_smmu);
  1035. } else {
  1036. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  1037. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(tx);
  1038. }
  1039. QDF_IPA_EP_CFG_NAT_EN(tx_cfg) = IPA_BYPASS_NAT;
  1040. QDF_IPA_EP_CFG_HDR_LEN(tx_cfg) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1041. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(tx_cfg) = 0;
  1042. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(tx_cfg) = 0;
  1043. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(tx_cfg) = 0;
  1044. QDF_IPA_EP_CFG_MODE(tx_cfg) = IPA_BASIC;
  1045. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(tx_cfg) = true;
  1046. /**
  1047. * Transfer Ring: WBM Ring
  1048. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  1049. * Event Ring: TCL ring
  1050. * Event Ring Doorbell PA: TCL Head Pointer Address
  1051. */
  1052. if (is_smmu_enabled)
  1053. dp_ipa_wdi_tx_smmu_params(soc, ipa_res, tx_smmu, over_gsi);
  1054. else
  1055. dp_ipa_wdi_tx_params(soc, ipa_res, tx, over_gsi);
  1056. /* RX PIPE */
  1057. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in)) {
  1058. rx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_RX_SMMU(&pipe_in);
  1059. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(rx_smmu);
  1060. } else {
  1061. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  1062. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(rx);
  1063. }
  1064. QDF_IPA_EP_CFG_NAT_EN(rx_cfg) = IPA_BYPASS_NAT;
  1065. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  1066. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(rx_cfg) = 1;
  1067. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(rx_cfg) = 0;
  1068. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(rx_cfg) = 0;
  1069. QDF_IPA_EP_CFG_HDR_OFST_METADATA_VALID(rx_cfg) = 0;
  1070. QDF_IPA_EP_CFG_HDR_METADATA_REG_VALID(rx_cfg) = 1;
  1071. QDF_IPA_EP_CFG_MODE(rx_cfg) = IPA_BASIC;
  1072. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(rx_cfg) = true;
  1073. /**
  1074. * Transfer Ring: REO Ring
  1075. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  1076. * Event Ring: FW ring
  1077. * Event Ring Doorbell PA: FW Head Pointer Address
  1078. */
  1079. if (is_smmu_enabled)
  1080. dp_ipa_wdi_rx_smmu_params(soc, ipa_res, rx_smmu, over_gsi);
  1081. else
  1082. dp_ipa_wdi_rx_params(soc, ipa_res, rx, over_gsi);
  1083. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  1084. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  1085. /* Connect WDI IPA PIPEs */
  1086. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  1087. if (ret) {
  1088. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1089. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  1090. __func__, ret);
  1091. return QDF_STATUS_E_FAILURE;
  1092. }
  1093. /* IPA uC Doorbell registers */
  1094. dp_info("Tx DB PA=0x%x, Rx DB PA=0x%x",
  1095. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  1096. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  1097. ipa_res->tx_comp_doorbell_paddr =
  1098. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  1099. ipa_res->rx_ready_doorbell_paddr =
  1100. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  1101. soc->ipa_first_tx_db_access = true;
  1102. return QDF_STATUS_SUCCESS;
  1103. }
  1104. /**
  1105. * dp_ipa_setup_iface() - Setup IPA header and register interface
  1106. * @ifname: Interface name
  1107. * @mac_addr: Interface MAC address
  1108. * @prod_client: IPA prod client type
  1109. * @cons_client: IPA cons client type
  1110. * @session_id: Session ID
  1111. * @is_ipv6_enabled: Is IPV6 enabled or not
  1112. *
  1113. * Return: QDF_STATUS
  1114. */
  1115. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  1116. qdf_ipa_client_type_t prod_client,
  1117. qdf_ipa_client_type_t cons_client,
  1118. uint8_t session_id, bool is_ipv6_enabled)
  1119. {
  1120. qdf_ipa_wdi_reg_intf_in_params_t in;
  1121. qdf_ipa_wdi_hdr_info_t hdr_info;
  1122. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  1123. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  1124. int ret = -EINVAL;
  1125. dp_debug("Add Partial hdr: %s, %pM", ifname, mac_addr);
  1126. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1127. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  1128. /* IPV4 header */
  1129. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  1130. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  1131. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1132. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  1133. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  1134. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  1135. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  1136. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  1137. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1138. QDF_IPA_WDI_REG_INTF_IN_PARAMS_ALT_DST_PIPE(&in) = cons_client;
  1139. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  1140. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  1141. htonl(session_id << 16);
  1142. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  1143. /* IPV6 header */
  1144. if (is_ipv6_enabled) {
  1145. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  1146. DP_IPA_UC_WLAN_TX_HDR_LEN);
  1147. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  1148. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  1149. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  1150. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1151. }
  1152. dp_debug("registering for session_id: %u", session_id);
  1153. ret = qdf_ipa_wdi_reg_intf(&in);
  1154. if (ret) {
  1155. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1156. "%s: ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  1157. __func__, ret);
  1158. return QDF_STATUS_E_FAILURE;
  1159. }
  1160. return QDF_STATUS_SUCCESS;
  1161. }
  1162. #else /* CONFIG_IPA_WDI_UNIFIED_API */
  1163. QDF_STATUS dp_ipa_setup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1164. void *ipa_i2w_cb, void *ipa_w2i_cb,
  1165. void *ipa_wdi_meter_notifier_cb,
  1166. uint32_t ipa_desc_size, void *ipa_priv,
  1167. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  1168. uint32_t *rx_pipe_handle)
  1169. {
  1170. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1171. struct dp_pdev *pdev =
  1172. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1173. struct dp_ipa_resources *ipa_res;
  1174. qdf_ipa_wdi_pipe_setup_info_t *tx;
  1175. qdf_ipa_wdi_pipe_setup_info_t *rx;
  1176. qdf_ipa_wdi_conn_in_params_t pipe_in;
  1177. qdf_ipa_wdi_conn_out_params_t pipe_out;
  1178. struct tcl_data_cmd *tcl_desc_ptr;
  1179. uint8_t *desc_addr;
  1180. uint32_t desc_size;
  1181. int ret;
  1182. if (!pdev) {
  1183. dp_err("%s invalid instance", __func__);
  1184. return QDF_STATUS_E_FAILURE;
  1185. }
  1186. ipa_res = &pdev->ipa_resource;
  1187. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1188. return QDF_STATUS_SUCCESS;
  1189. qdf_mem_zero(&tx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1190. qdf_mem_zero(&rx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1191. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  1192. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  1193. /* TX PIPE */
  1194. /**
  1195. * Transfer Ring: WBM Ring
  1196. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  1197. * Event Ring: TCL ring
  1198. * Event Ring Doorbell PA: TCL Head Pointer Address
  1199. */
  1200. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  1201. QDF_IPA_WDI_SETUP_INFO_NAT_EN(tx) = IPA_BYPASS_NAT;
  1202. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(tx) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1203. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(tx) = 0;
  1204. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(tx) = 0;
  1205. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(tx) = 0;
  1206. QDF_IPA_WDI_SETUP_INFO_MODE(tx) = IPA_BASIC;
  1207. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(tx) = true;
  1208. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  1209. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  1210. ipa_res->tx_comp_ring_base_paddr;
  1211. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  1212. ipa_res->tx_comp_ring_size;
  1213. /* WBM Tail Pointer Address */
  1214. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  1215. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1216. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  1217. ipa_res->tx_ring_base_paddr;
  1218. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) = ipa_res->tx_ring_size;
  1219. /* TCL Head Pointer Address */
  1220. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  1221. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1222. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  1223. ipa_res->tx_num_alloc_buffer;
  1224. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  1225. /* Preprogram TCL descriptor */
  1226. desc_addr =
  1227. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  1228. desc_size = sizeof(struct tcl_data_cmd);
  1229. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  1230. tcl_desc_ptr = (struct tcl_data_cmd *)
  1231. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  1232. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  1233. HAL_RX_BUF_RBM_SW2_BM;
  1234. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  1235. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  1236. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  1237. /* RX PIPE */
  1238. /**
  1239. * Transfer Ring: REO Ring
  1240. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  1241. * Event Ring: FW ring
  1242. * Event Ring Doorbell PA: FW Head Pointer Address
  1243. */
  1244. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  1245. QDF_IPA_WDI_SETUP_INFO_NAT_EN(rx) = IPA_BYPASS_NAT;
  1246. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(rx) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  1247. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(rx) = 0;
  1248. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(rx) = 0;
  1249. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(rx) = 0;
  1250. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_METADATA_VALID(rx) = 0;
  1251. QDF_IPA_WDI_SETUP_INFO_HDR_METADATA_REG_VALID(rx) = 1;
  1252. QDF_IPA_WDI_SETUP_INFO_MODE(rx) = IPA_BASIC;
  1253. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(rx) = true;
  1254. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) = IPA_CLIENT_WLAN1_PROD;
  1255. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  1256. ipa_res->rx_rdy_ring_base_paddr;
  1257. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  1258. ipa_res->rx_rdy_ring_size;
  1259. /* REO Tail Pointer Address */
  1260. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  1261. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1262. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  1263. ipa_res->rx_refill_ring_base_paddr;
  1264. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  1265. ipa_res->rx_refill_ring_size;
  1266. /* FW Head Pointer Address */
  1267. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  1268. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  1269. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) = RX_PKT_TLVS_LEN +
  1270. L3_HEADER_PADDING;
  1271. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  1272. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  1273. /* Connect WDI IPA PIPE */
  1274. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  1275. if (ret) {
  1276. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1277. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  1278. __func__, ret);
  1279. return QDF_STATUS_E_FAILURE;
  1280. }
  1281. /* IPA uC Doorbell registers */
  1282. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1283. "%s: Tx DB PA=0x%x, Rx DB PA=0x%x",
  1284. __func__,
  1285. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  1286. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  1287. ipa_res->tx_comp_doorbell_paddr =
  1288. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  1289. ipa_res->tx_comp_doorbell_vaddr =
  1290. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_VA(&pipe_out);
  1291. ipa_res->rx_ready_doorbell_paddr =
  1292. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  1293. soc->ipa_first_tx_db_access = true;
  1294. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1295. "%s: Tx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  1296. __func__,
  1297. "transfer_ring_base_pa",
  1298. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx),
  1299. "transfer_ring_size",
  1300. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx),
  1301. "transfer_ring_doorbell_pa",
  1302. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx),
  1303. "event_ring_base_pa",
  1304. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx),
  1305. "event_ring_size",
  1306. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx),
  1307. "event_ring_doorbell_pa",
  1308. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx),
  1309. "num_pkt_buffers",
  1310. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx),
  1311. "tx_comp_doorbell_paddr",
  1312. (void *)ipa_res->tx_comp_doorbell_paddr);
  1313. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1314. "%s: Rx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  1315. __func__,
  1316. "transfer_ring_base_pa",
  1317. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx),
  1318. "transfer_ring_size",
  1319. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx),
  1320. "transfer_ring_doorbell_pa",
  1321. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx),
  1322. "event_ring_base_pa",
  1323. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx),
  1324. "event_ring_size",
  1325. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx),
  1326. "event_ring_doorbell_pa",
  1327. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx),
  1328. "num_pkt_buffers",
  1329. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(rx),
  1330. "tx_comp_doorbell_paddr",
  1331. (void *)ipa_res->rx_ready_doorbell_paddr);
  1332. return QDF_STATUS_SUCCESS;
  1333. }
  1334. /**
  1335. * dp_ipa_setup_iface() - Setup IPA header and register interface
  1336. * @ifname: Interface name
  1337. * @mac_addr: Interface MAC address
  1338. * @prod_client: IPA prod client type
  1339. * @cons_client: IPA cons client type
  1340. * @session_id: Session ID
  1341. * @is_ipv6_enabled: Is IPV6 enabled or not
  1342. *
  1343. * Return: QDF_STATUS
  1344. */
  1345. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  1346. qdf_ipa_client_type_t prod_client,
  1347. qdf_ipa_client_type_t cons_client,
  1348. uint8_t session_id, bool is_ipv6_enabled)
  1349. {
  1350. qdf_ipa_wdi_reg_intf_in_params_t in;
  1351. qdf_ipa_wdi_hdr_info_t hdr_info;
  1352. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  1353. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  1354. int ret = -EINVAL;
  1355. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1356. "%s: Add Partial hdr: %s, %pM",
  1357. __func__, ifname, mac_addr);
  1358. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1359. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  1360. /* IPV4 header */
  1361. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  1362. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  1363. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1364. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  1365. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  1366. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  1367. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  1368. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  1369. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1370. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  1371. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  1372. htonl(session_id << 16);
  1373. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  1374. /* IPV6 header */
  1375. if (is_ipv6_enabled) {
  1376. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  1377. DP_IPA_UC_WLAN_TX_HDR_LEN);
  1378. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  1379. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  1380. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  1381. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1382. }
  1383. ret = qdf_ipa_wdi_reg_intf(&in);
  1384. if (ret) {
  1385. dp_err("ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  1386. ret);
  1387. return QDF_STATUS_E_FAILURE;
  1388. }
  1389. return QDF_STATUS_SUCCESS;
  1390. }
  1391. #endif /* CONFIG_IPA_WDI_UNIFIED_API */
  1392. /**
  1393. * dp_ipa_cleanup() - Disconnect IPA pipes
  1394. * @tx_pipe_handle: Tx pipe handle
  1395. * @rx_pipe_handle: Rx pipe handle
  1396. *
  1397. * Return: QDF_STATUS
  1398. */
  1399. QDF_STATUS dp_ipa_cleanup(uint32_t tx_pipe_handle, uint32_t rx_pipe_handle)
  1400. {
  1401. int ret;
  1402. ret = qdf_ipa_wdi_disconn_pipes();
  1403. if (ret) {
  1404. dp_err("ipa_wdi_disconn_pipes: IPA pipe cleanup failed: ret=%d",
  1405. ret);
  1406. return QDF_STATUS_E_FAILURE;
  1407. }
  1408. return QDF_STATUS_SUCCESS;
  1409. }
  1410. /**
  1411. * dp_ipa_cleanup_iface() - Cleanup IPA header and deregister interface
  1412. * @ifname: Interface name
  1413. * @is_ipv6_enabled: Is IPV6 enabled or not
  1414. *
  1415. * Return: QDF_STATUS
  1416. */
  1417. QDF_STATUS dp_ipa_cleanup_iface(char *ifname, bool is_ipv6_enabled)
  1418. {
  1419. int ret;
  1420. ret = qdf_ipa_wdi_dereg_intf(ifname);
  1421. if (ret) {
  1422. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1423. "%s: ipa_wdi_dereg_intf: IPA pipe deregistration failed: ret=%d",
  1424. __func__, ret);
  1425. return QDF_STATUS_E_FAILURE;
  1426. }
  1427. return QDF_STATUS_SUCCESS;
  1428. }
  1429. QDF_STATUS dp_ipa_enable_pipes(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1430. {
  1431. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1432. struct dp_pdev *pdev =
  1433. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1434. struct hal_srng *wbm_srng = (struct hal_srng *)
  1435. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  1436. struct dp_ipa_resources *ipa_res;
  1437. QDF_STATUS result;
  1438. if (!pdev) {
  1439. dp_err("%s invalid instance", __func__);
  1440. return QDF_STATUS_E_FAILURE;
  1441. }
  1442. ipa_res = &pdev->ipa_resource;
  1443. qdf_atomic_set(&soc->ipa_pipes_enabled, 1);
  1444. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, true);
  1445. result = qdf_ipa_wdi_enable_pipes();
  1446. if (result) {
  1447. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1448. "%s: Enable WDI PIPE fail, code %d",
  1449. __func__, result);
  1450. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  1451. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  1452. return QDF_STATUS_E_FAILURE;
  1453. }
  1454. if (soc->ipa_first_tx_db_access) {
  1455. hal_srng_dst_init_hp(wbm_srng, ipa_res->tx_comp_doorbell_vaddr);
  1456. soc->ipa_first_tx_db_access = false;
  1457. }
  1458. return QDF_STATUS_SUCCESS;
  1459. }
  1460. QDF_STATUS dp_ipa_disable_pipes(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1461. {
  1462. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1463. struct dp_pdev *pdev =
  1464. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1465. QDF_STATUS result;
  1466. if (!pdev) {
  1467. dp_err("%s invalid instance", __func__);
  1468. return QDF_STATUS_E_FAILURE;
  1469. }
  1470. result = qdf_ipa_wdi_disable_pipes();
  1471. if (result) {
  1472. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1473. "%s: Disable WDI PIPE fail, code %d",
  1474. __func__, result);
  1475. qdf_assert_always(0);
  1476. return QDF_STATUS_E_FAILURE;
  1477. }
  1478. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  1479. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  1480. return result ? QDF_STATUS_E_FAILURE : QDF_STATUS_SUCCESS;
  1481. }
  1482. /**
  1483. * dp_ipa_set_perf_level() - Set IPA clock bandwidth based on data rates
  1484. * @client: Client type
  1485. * @max_supported_bw_mbps: Maximum bandwidth needed (in Mbps)
  1486. *
  1487. * Return: QDF_STATUS
  1488. */
  1489. QDF_STATUS dp_ipa_set_perf_level(int client, uint32_t max_supported_bw_mbps)
  1490. {
  1491. qdf_ipa_wdi_perf_profile_t profile;
  1492. QDF_STATUS result;
  1493. profile.client = client;
  1494. profile.max_supported_bw_mbps = max_supported_bw_mbps;
  1495. result = qdf_ipa_wdi_set_perf_profile(&profile);
  1496. if (result) {
  1497. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1498. "%s: ipa_wdi_set_perf_profile fail, code %d",
  1499. __func__, result);
  1500. return QDF_STATUS_E_FAILURE;
  1501. }
  1502. return QDF_STATUS_SUCCESS;
  1503. }
  1504. /**
  1505. * dp_ipa_intrabss_send - send IPA RX intra-bss frames
  1506. * @pdev: pdev
  1507. * @vdev: vdev
  1508. * @nbuf: skb
  1509. *
  1510. * Return: nbuf if TX fails and NULL if TX succeeds
  1511. */
  1512. static qdf_nbuf_t dp_ipa_intrabss_send(struct dp_pdev *pdev,
  1513. struct dp_vdev *vdev,
  1514. qdf_nbuf_t nbuf)
  1515. {
  1516. struct dp_peer *vdev_peer;
  1517. uint16_t len;
  1518. vdev_peer = dp_vdev_bss_peer_ref_n_get(pdev->soc, vdev, DP_MOD_ID_IPA);
  1519. if (qdf_unlikely(!vdev_peer))
  1520. return nbuf;
  1521. qdf_mem_zero(nbuf->cb, sizeof(nbuf->cb));
  1522. len = qdf_nbuf_len(nbuf);
  1523. if (dp_tx_send((struct cdp_soc_t *)pdev->soc, vdev->vdev_id, nbuf)) {
  1524. DP_STATS_INC_PKT(vdev_peer, rx.intra_bss.fail, 1, len);
  1525. dp_peer_unref_delete(vdev_peer, DP_MOD_ID_IPA);
  1526. return nbuf;
  1527. }
  1528. DP_STATS_INC_PKT(vdev_peer, rx.intra_bss.pkts, 1, len);
  1529. dp_peer_unref_delete(vdev_peer, DP_MOD_ID_IPA);
  1530. return NULL;
  1531. }
  1532. bool dp_ipa_rx_intrabss_fwd(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  1533. qdf_nbuf_t nbuf, bool *fwd_success)
  1534. {
  1535. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1536. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  1537. DP_MOD_ID_IPA);
  1538. struct dp_pdev *pdev;
  1539. struct dp_peer *da_peer;
  1540. struct dp_peer *sa_peer;
  1541. qdf_nbuf_t nbuf_copy;
  1542. uint8_t da_is_bcmc;
  1543. struct ethhdr *eh;
  1544. bool status = false;
  1545. *fwd_success = false; /* set default as failure */
  1546. /*
  1547. * WDI 3.0 skb->cb[] info from IPA driver
  1548. * skb->cb[0] = vdev_id
  1549. * skb->cb[1].bit#1 = da_is_bcmc
  1550. */
  1551. da_is_bcmc = ((uint8_t)nbuf->cb[1]) & 0x2;
  1552. if (qdf_unlikely(!vdev))
  1553. return false;
  1554. pdev = vdev->pdev;
  1555. if (qdf_unlikely(!pdev))
  1556. goto out;
  1557. /* no fwd for station mode and just pass up to stack */
  1558. if (vdev->opmode == wlan_op_mode_sta)
  1559. goto out;
  1560. if (da_is_bcmc) {
  1561. nbuf_copy = qdf_nbuf_copy(nbuf);
  1562. if (!nbuf_copy)
  1563. goto out;
  1564. if (dp_ipa_intrabss_send(pdev, vdev, nbuf_copy))
  1565. qdf_nbuf_free(nbuf_copy);
  1566. else
  1567. *fwd_success = true;
  1568. /* return false to pass original pkt up to stack */
  1569. goto out;
  1570. }
  1571. eh = (struct ethhdr *)qdf_nbuf_data(nbuf);
  1572. if (!qdf_mem_cmp(eh->h_dest, vdev->mac_addr.raw, QDF_MAC_ADDR_SIZE))
  1573. goto out;
  1574. da_peer = dp_peer_find_hash_find(soc, eh->h_dest, 0, vdev->vdev_id,
  1575. DP_MOD_ID_IPA);
  1576. if (!da_peer)
  1577. goto out;
  1578. dp_peer_unref_delete(da_peer, DP_MOD_ID_IPA);
  1579. sa_peer = dp_peer_find_hash_find(soc, eh->h_source, 0, vdev->vdev_id,
  1580. DP_MOD_ID_IPA);
  1581. if (!sa_peer)
  1582. goto out;
  1583. dp_peer_unref_delete(sa_peer, DP_MOD_ID_IPA);
  1584. /*
  1585. * In intra-bss forwarding scenario, skb is allocated by IPA driver.
  1586. * Need to add skb to internal tracking table to avoid nbuf memory
  1587. * leak check for unallocated skb.
  1588. */
  1589. qdf_net_buf_debug_acquire_skb(nbuf, __FILE__, __LINE__);
  1590. if (dp_ipa_intrabss_send(pdev, vdev, nbuf))
  1591. qdf_nbuf_free(nbuf);
  1592. else
  1593. *fwd_success = true;
  1594. status = true;
  1595. out:
  1596. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_IPA);
  1597. return status;
  1598. }
  1599. #ifdef MDM_PLATFORM
  1600. bool dp_ipa_is_mdm_platform(void)
  1601. {
  1602. return true;
  1603. }
  1604. #else
  1605. bool dp_ipa_is_mdm_platform(void)
  1606. {
  1607. return false;
  1608. }
  1609. #endif
  1610. /**
  1611. * dp_ipa_frag_nbuf_linearize - linearize nbuf for IPA
  1612. * @soc: soc
  1613. * @nbuf: source skb
  1614. *
  1615. * Return: new nbuf if success and otherwise NULL
  1616. */
  1617. static qdf_nbuf_t dp_ipa_frag_nbuf_linearize(struct dp_soc *soc,
  1618. qdf_nbuf_t nbuf)
  1619. {
  1620. uint8_t *src_nbuf_data;
  1621. uint8_t *dst_nbuf_data;
  1622. qdf_nbuf_t dst_nbuf;
  1623. qdf_nbuf_t temp_nbuf = nbuf;
  1624. uint32_t nbuf_len = qdf_nbuf_len(nbuf);
  1625. bool is_nbuf_head = true;
  1626. uint32_t copy_len = 0;
  1627. dst_nbuf = qdf_nbuf_alloc(soc->osdev, RX_DATA_BUFFER_SIZE,
  1628. RX_BUFFER_RESERVATION,
  1629. RX_DATA_BUFFER_ALIGNMENT, FALSE);
  1630. if (!dst_nbuf) {
  1631. dp_err_rl("nbuf allocate fail");
  1632. return NULL;
  1633. }
  1634. if ((nbuf_len + L3_HEADER_PADDING) > RX_DATA_BUFFER_SIZE) {
  1635. qdf_nbuf_free(dst_nbuf);
  1636. dp_err_rl("nbuf is jumbo data");
  1637. return NULL;
  1638. }
  1639. /* prepeare to copy all data into new skb */
  1640. dst_nbuf_data = qdf_nbuf_data(dst_nbuf);
  1641. while (temp_nbuf) {
  1642. src_nbuf_data = qdf_nbuf_data(temp_nbuf);
  1643. /* first head nbuf */
  1644. if (is_nbuf_head) {
  1645. qdf_mem_copy(dst_nbuf_data, src_nbuf_data,
  1646. RX_PKT_TLVS_LEN);
  1647. /* leave extra 2 bytes L3_HEADER_PADDING */
  1648. dst_nbuf_data += (RX_PKT_TLVS_LEN + L3_HEADER_PADDING);
  1649. src_nbuf_data += RX_PKT_TLVS_LEN;
  1650. copy_len = qdf_nbuf_headlen(temp_nbuf) -
  1651. RX_PKT_TLVS_LEN;
  1652. temp_nbuf = qdf_nbuf_get_ext_list(temp_nbuf);
  1653. is_nbuf_head = false;
  1654. } else {
  1655. copy_len = qdf_nbuf_len(temp_nbuf);
  1656. temp_nbuf = qdf_nbuf_queue_next(temp_nbuf);
  1657. }
  1658. qdf_mem_copy(dst_nbuf_data, src_nbuf_data, copy_len);
  1659. dst_nbuf_data += copy_len;
  1660. }
  1661. qdf_nbuf_set_len(dst_nbuf, nbuf_len);
  1662. /* copy is done, free original nbuf */
  1663. qdf_nbuf_free(nbuf);
  1664. return dst_nbuf;
  1665. }
  1666. /**
  1667. * dp_ipa_handle_rx_reo_reinject - Handle RX REO reinject skb buffer
  1668. * @soc: soc
  1669. * @nbuf: skb
  1670. *
  1671. * Return: nbuf if success and otherwise NULL
  1672. */
  1673. qdf_nbuf_t dp_ipa_handle_rx_reo_reinject(struct dp_soc *soc, qdf_nbuf_t nbuf)
  1674. {
  1675. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1676. return nbuf;
  1677. /* WLAN IPA is run-time disabled */
  1678. if (!qdf_atomic_read(&soc->ipa_pipes_enabled))
  1679. return nbuf;
  1680. if (!qdf_nbuf_is_frag(nbuf))
  1681. return nbuf;
  1682. /* linearize skb for IPA */
  1683. return dp_ipa_frag_nbuf_linearize(soc, nbuf);
  1684. }
  1685. #endif