sde_encoder.c 145 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* worst case poll time for delay_kickoff to be cleared */
  60. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  61. /* Maximum number of VSYNC wait attempts for RSC state transition */
  62. #define MAX_RSC_WAIT 5
  63. /**
  64. * enum sde_enc_rc_events - events for resource control state machine
  65. * @SDE_ENC_RC_EVENT_KICKOFF:
  66. * This event happens at NORMAL priority.
  67. * Event that signals the start of the transfer. When this event is
  68. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  69. * Regardless of the previous state, the resource should be in ON state
  70. * at the end of this event. At the end of this event, a delayed work is
  71. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  72. * ktime.
  73. * @SDE_ENC_RC_EVENT_PRE_STOP:
  74. * This event happens at NORMAL priority.
  75. * This event, when received during the ON state, set RSC to IDLE, and
  76. * and leave the RC STATE in the PRE_OFF state.
  77. * It should be followed by the STOP event as part of encoder disable.
  78. * If received during IDLE or OFF states, it will do nothing.
  79. * @SDE_ENC_RC_EVENT_STOP:
  80. * This event happens at NORMAL priority.
  81. * When this event is received, disable all the MDP/DSI core clocks, and
  82. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  83. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  84. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  85. * Resource state should be in OFF at the end of the event.
  86. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  87. * This event happens at NORMAL priority from a work item.
  88. * Event signals that there is a seamless mode switch is in prgoress. A
  89. * client needs to turn of only irq - leave clocks ON to reduce the mode
  90. * switch latency.
  91. * @SDE_ENC_RC_EVENT_POST_MODESET:
  92. * This event happens at NORMAL priority from a work item.
  93. * Event signals that seamless mode switch is complete and resources are
  94. * acquired. Clients wants to turn on the irq again and update the rsc
  95. * with new vtotal.
  96. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that there were no frame updates for
  99. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  100. * and request RSC with IDLE state and change the resource state to IDLE.
  101. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  102. * This event is triggered from the input event thread when touch event is
  103. * received from the input device. On receiving this event,
  104. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  105. clocks and enable RSC.
  106. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  107. * off work since a new commit is imminent.
  108. */
  109. enum sde_enc_rc_events {
  110. SDE_ENC_RC_EVENT_KICKOFF = 1,
  111. SDE_ENC_RC_EVENT_PRE_STOP,
  112. SDE_ENC_RC_EVENT_STOP,
  113. SDE_ENC_RC_EVENT_PRE_MODESET,
  114. SDE_ENC_RC_EVENT_POST_MODESET,
  115. SDE_ENC_RC_EVENT_ENTER_IDLE,
  116. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  117. };
  118. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  119. {
  120. struct sde_encoder_virt *sde_enc;
  121. int i;
  122. sde_enc = to_sde_encoder_virt(drm_enc);
  123. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  124. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  125. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  126. SDE_EVT32(DRMID(drm_enc), enable);
  127. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  128. }
  129. }
  130. }
  131. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  132. {
  133. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  134. struct msm_drm_private *priv;
  135. struct sde_kms *sde_kms;
  136. struct device *cpu_dev;
  137. struct cpumask *cpu_mask = NULL;
  138. int cpu = 0;
  139. u32 cpu_dma_latency;
  140. priv = drm_enc->dev->dev_private;
  141. sde_kms = to_sde_kms(priv->kms);
  142. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  143. return;
  144. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  145. cpumask_clear(&sde_enc->valid_cpu_mask);
  146. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  147. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  148. if (!cpu_mask &&
  149. sde_encoder_check_curr_mode(drm_enc,
  150. MSM_DISPLAY_CMD_MODE))
  151. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  152. if (!cpu_mask)
  153. return;
  154. for_each_cpu(cpu, cpu_mask) {
  155. cpu_dev = get_cpu_device(cpu);
  156. if (!cpu_dev) {
  157. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  158. cpu);
  159. return;
  160. }
  161. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  162. dev_pm_qos_add_request(cpu_dev,
  163. &sde_enc->pm_qos_cpu_req[cpu],
  164. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  165. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  166. }
  167. }
  168. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  169. {
  170. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  171. struct device *cpu_dev;
  172. int cpu = 0;
  173. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  174. cpu_dev = get_cpu_device(cpu);
  175. if (!cpu_dev) {
  176. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  177. cpu);
  178. continue;
  179. }
  180. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  181. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  182. }
  183. cpumask_clear(&sde_enc->valid_cpu_mask);
  184. }
  185. static bool _sde_encoder_is_autorefresh_enabled(
  186. struct sde_encoder_virt *sde_enc)
  187. {
  188. struct drm_connector *drm_conn;
  189. if (!sde_enc->cur_master ||
  190. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  191. return false;
  192. drm_conn = sde_enc->cur_master->connector;
  193. if (!drm_conn || !drm_conn->state)
  194. return false;
  195. return sde_connector_get_property(drm_conn->state,
  196. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  197. }
  198. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  199. struct sde_hw_qdss *hw_qdss,
  200. struct sde_encoder_phys *phys, bool enable)
  201. {
  202. if (sde_enc->qdss_status == enable)
  203. return;
  204. sde_enc->qdss_status = enable;
  205. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  206. sde_enc->qdss_status);
  207. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  208. }
  209. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  210. s64 timeout_ms, struct sde_encoder_wait_info *info)
  211. {
  212. int rc = 0;
  213. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  214. ktime_t cur_ktime;
  215. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  216. do {
  217. rc = wait_event_timeout(*(info->wq),
  218. atomic_read(info->atomic_cnt) == info->count_check,
  219. wait_time_jiffies);
  220. cur_ktime = ktime_get();
  221. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  222. timeout_ms, atomic_read(info->atomic_cnt),
  223. info->count_check);
  224. /* If we timed out, counter is valid and time is less, wait again */
  225. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  226. (rc == 0) &&
  227. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  228. return rc;
  229. }
  230. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  231. {
  232. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  233. return sde_enc &&
  234. (sde_enc->disp_info.display_type ==
  235. SDE_CONNECTOR_PRIMARY);
  236. }
  237. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  238. {
  239. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  240. return sde_enc &&
  241. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  242. }
  243. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  244. {
  245. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  246. return sde_enc && sde_enc->cur_master &&
  247. sde_enc->cur_master->cont_splash_enabled;
  248. }
  249. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  250. enum sde_intr_idx intr_idx)
  251. {
  252. SDE_EVT32(DRMID(phys_enc->parent),
  253. phys_enc->intf_idx - INTF_0,
  254. phys_enc->hw_pp->idx - PINGPONG_0,
  255. intr_idx);
  256. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  257. if (phys_enc->parent_ops.handle_frame_done)
  258. phys_enc->parent_ops.handle_frame_done(
  259. phys_enc->parent, phys_enc,
  260. SDE_ENCODER_FRAME_EVENT_ERROR);
  261. }
  262. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  263. enum sde_intr_idx intr_idx,
  264. struct sde_encoder_wait_info *wait_info)
  265. {
  266. struct sde_encoder_irq *irq;
  267. u32 irq_status;
  268. int ret, i;
  269. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  270. SDE_ERROR("invalid params\n");
  271. return -EINVAL;
  272. }
  273. irq = &phys_enc->irq[intr_idx];
  274. /* note: do master / slave checking outside */
  275. /* return EWOULDBLOCK since we know the wait isn't necessary */
  276. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  277. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  278. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  279. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  280. return -EWOULDBLOCK;
  281. }
  282. if (irq->irq_idx < 0) {
  283. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  284. irq->name, irq->hw_idx);
  285. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  286. irq->irq_idx);
  287. return 0;
  288. }
  289. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  290. atomic_read(wait_info->atomic_cnt));
  291. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  292. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  293. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  294. /*
  295. * Some module X may disable interrupt for longer duration
  296. * and it may trigger all interrupts including timer interrupt
  297. * when module X again enable the interrupt.
  298. * That may cause interrupt wait timeout API in this API.
  299. * It is handled by split the wait timer in two halves.
  300. */
  301. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  302. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  303. irq->hw_idx,
  304. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  305. wait_info);
  306. if (ret)
  307. break;
  308. }
  309. if (ret <= 0) {
  310. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  311. irq->irq_idx, true);
  312. if (irq_status) {
  313. unsigned long flags;
  314. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  315. irq->hw_idx, irq->irq_idx,
  316. phys_enc->hw_pp->idx - PINGPONG_0,
  317. atomic_read(wait_info->atomic_cnt));
  318. SDE_DEBUG_PHYS(phys_enc,
  319. "done but irq %d not triggered\n",
  320. irq->irq_idx);
  321. local_irq_save(flags);
  322. irq->cb.func(phys_enc, irq->irq_idx);
  323. local_irq_restore(flags);
  324. ret = 0;
  325. } else {
  326. ret = -ETIMEDOUT;
  327. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  328. irq->hw_idx, irq->irq_idx,
  329. phys_enc->hw_pp->idx - PINGPONG_0,
  330. atomic_read(wait_info->atomic_cnt), irq_status,
  331. SDE_EVTLOG_ERROR);
  332. }
  333. } else {
  334. ret = 0;
  335. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  336. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  337. atomic_read(wait_info->atomic_cnt));
  338. }
  339. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  340. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  341. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  342. return ret;
  343. }
  344. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  345. enum sde_intr_idx intr_idx)
  346. {
  347. struct sde_encoder_irq *irq;
  348. int ret = 0;
  349. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  350. SDE_ERROR("invalid params\n");
  351. return -EINVAL;
  352. }
  353. irq = &phys_enc->irq[intr_idx];
  354. if (irq->irq_idx >= 0) {
  355. SDE_DEBUG_PHYS(phys_enc,
  356. "skipping already registered irq %s type %d\n",
  357. irq->name, irq->intr_type);
  358. return 0;
  359. }
  360. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  361. irq->intr_type, irq->hw_idx);
  362. if (irq->irq_idx < 0) {
  363. SDE_ERROR_PHYS(phys_enc,
  364. "failed to lookup IRQ index for %s type:%d\n",
  365. irq->name, irq->intr_type);
  366. return -EINVAL;
  367. }
  368. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  369. &irq->cb);
  370. if (ret) {
  371. SDE_ERROR_PHYS(phys_enc,
  372. "failed to register IRQ callback for %s\n",
  373. irq->name);
  374. irq->irq_idx = -EINVAL;
  375. return ret;
  376. }
  377. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  378. if (ret) {
  379. SDE_ERROR_PHYS(phys_enc,
  380. "enable IRQ for intr:%s failed, irq_idx %d\n",
  381. irq->name, irq->irq_idx);
  382. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  383. irq->irq_idx, &irq->cb);
  384. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  385. irq->irq_idx, SDE_EVTLOG_ERROR);
  386. irq->irq_idx = -EINVAL;
  387. return ret;
  388. }
  389. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  390. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  391. irq->name, irq->irq_idx);
  392. return ret;
  393. }
  394. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  395. enum sde_intr_idx intr_idx)
  396. {
  397. struct sde_encoder_irq *irq;
  398. int ret;
  399. if (!phys_enc) {
  400. SDE_ERROR("invalid encoder\n");
  401. return -EINVAL;
  402. }
  403. irq = &phys_enc->irq[intr_idx];
  404. /* silently skip irqs that weren't registered */
  405. if (irq->irq_idx < 0) {
  406. SDE_ERROR(
  407. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  408. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  409. irq->irq_idx);
  410. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  411. irq->irq_idx, SDE_EVTLOG_ERROR);
  412. return 0;
  413. }
  414. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  415. if (ret)
  416. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  417. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  418. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  419. &irq->cb);
  420. if (ret)
  421. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  422. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  423. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  424. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  425. irq->irq_idx = -EINVAL;
  426. return 0;
  427. }
  428. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  429. struct sde_encoder_hw_resources *hw_res,
  430. struct drm_connector_state *conn_state)
  431. {
  432. struct sde_encoder_virt *sde_enc = NULL;
  433. int ret, i = 0;
  434. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  435. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  436. -EINVAL, !drm_enc, !hw_res, !conn_state,
  437. hw_res ? !hw_res->comp_info : 0);
  438. return;
  439. }
  440. sde_enc = to_sde_encoder_virt(drm_enc);
  441. SDE_DEBUG_ENC(sde_enc, "\n");
  442. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  443. hw_res->display_type = sde_enc->disp_info.display_type;
  444. /* Query resources used by phys encs, expected to be without overlap */
  445. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  446. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  447. if (phys && phys->ops.get_hw_resources)
  448. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  449. }
  450. /*
  451. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  452. * called from atomic_check phase. Use the below API to get mode
  453. * information of the temporary conn_state passed
  454. */
  455. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  456. if (ret)
  457. SDE_ERROR("failed to get topology ret %d\n", ret);
  458. ret = sde_connector_state_get_compression_info(conn_state,
  459. hw_res->comp_info);
  460. if (ret)
  461. SDE_ERROR("failed to get compression info ret %d\n", ret);
  462. }
  463. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  464. {
  465. struct sde_encoder_virt *sde_enc = NULL;
  466. int i = 0;
  467. unsigned int num_encs;
  468. if (!drm_enc) {
  469. SDE_ERROR("invalid encoder\n");
  470. return;
  471. }
  472. sde_enc = to_sde_encoder_virt(drm_enc);
  473. SDE_DEBUG_ENC(sde_enc, "\n");
  474. num_encs = sde_enc->num_phys_encs;
  475. mutex_lock(&sde_enc->enc_lock);
  476. sde_rsc_client_destroy(sde_enc->rsc_client);
  477. for (i = 0; i < num_encs; i++) {
  478. struct sde_encoder_phys *phys;
  479. phys = sde_enc->phys_vid_encs[i];
  480. if (phys && phys->ops.destroy) {
  481. phys->ops.destroy(phys);
  482. --sde_enc->num_phys_encs;
  483. sde_enc->phys_vid_encs[i] = NULL;
  484. }
  485. phys = sde_enc->phys_cmd_encs[i];
  486. if (phys && phys->ops.destroy) {
  487. phys->ops.destroy(phys);
  488. --sde_enc->num_phys_encs;
  489. sde_enc->phys_cmd_encs[i] = NULL;
  490. }
  491. phys = sde_enc->phys_encs[i];
  492. if (phys && phys->ops.destroy) {
  493. phys->ops.destroy(phys);
  494. --sde_enc->num_phys_encs;
  495. sde_enc->phys_encs[i] = NULL;
  496. }
  497. }
  498. if (sde_enc->num_phys_encs)
  499. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  500. sde_enc->num_phys_encs);
  501. sde_enc->num_phys_encs = 0;
  502. mutex_unlock(&sde_enc->enc_lock);
  503. drm_encoder_cleanup(drm_enc);
  504. mutex_destroy(&sde_enc->enc_lock);
  505. kfree(sde_enc->input_handler);
  506. sde_enc->input_handler = NULL;
  507. kfree(sde_enc);
  508. }
  509. void sde_encoder_helper_update_intf_cfg(
  510. struct sde_encoder_phys *phys_enc)
  511. {
  512. struct sde_encoder_virt *sde_enc;
  513. struct sde_hw_intf_cfg_v1 *intf_cfg;
  514. enum sde_3d_blend_mode mode_3d;
  515. if (!phys_enc || !phys_enc->hw_pp) {
  516. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  517. return;
  518. }
  519. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  520. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  521. SDE_DEBUG_ENC(sde_enc,
  522. "intf_cfg updated for %d at idx %d\n",
  523. phys_enc->intf_idx,
  524. intf_cfg->intf_count);
  525. /* setup interface configuration */
  526. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  527. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  528. return;
  529. }
  530. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  531. if (phys_enc == sde_enc->cur_master) {
  532. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  533. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  534. else
  535. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  536. }
  537. /* configure this interface as master for split display */
  538. if (phys_enc->split_role == ENC_ROLE_MASTER)
  539. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  540. /* setup which pp blk will connect to this intf */
  541. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  542. phys_enc->hw_intf->ops.bind_pingpong_blk(
  543. phys_enc->hw_intf,
  544. true,
  545. phys_enc->hw_pp->idx);
  546. /*setup merge_3d configuration */
  547. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  548. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  549. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  550. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  551. phys_enc->hw_pp->merge_3d->idx;
  552. if (phys_enc->hw_pp->ops.setup_3d_mode)
  553. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  554. mode_3d);
  555. }
  556. void sde_encoder_helper_split_config(
  557. struct sde_encoder_phys *phys_enc,
  558. enum sde_intf interface)
  559. {
  560. struct sde_encoder_virt *sde_enc;
  561. struct split_pipe_cfg *cfg;
  562. struct sde_hw_mdp *hw_mdptop;
  563. enum sde_rm_topology_name topology;
  564. struct msm_display_info *disp_info;
  565. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  566. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  567. return;
  568. }
  569. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  570. hw_mdptop = phys_enc->hw_mdptop;
  571. disp_info = &sde_enc->disp_info;
  572. cfg = &phys_enc->hw_intf->cfg;
  573. memset(cfg, 0, sizeof(*cfg));
  574. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  575. return;
  576. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  577. cfg->split_link_en = true;
  578. /**
  579. * disable split modes since encoder will be operating in as the only
  580. * encoder, either for the entire use case in the case of, for example,
  581. * single DSI, or for this frame in the case of left/right only partial
  582. * update.
  583. */
  584. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  585. if (hw_mdptop->ops.setup_split_pipe)
  586. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  587. if (hw_mdptop->ops.setup_pp_split)
  588. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  589. return;
  590. }
  591. cfg->en = true;
  592. cfg->mode = phys_enc->intf_mode;
  593. cfg->intf = interface;
  594. if (cfg->en && phys_enc->ops.needs_single_flush &&
  595. phys_enc->ops.needs_single_flush(phys_enc))
  596. cfg->split_flush_en = true;
  597. topology = sde_connector_get_topology_name(phys_enc->connector);
  598. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  599. cfg->pp_split_slave = cfg->intf;
  600. else
  601. cfg->pp_split_slave = INTF_MAX;
  602. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  603. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  604. if (hw_mdptop->ops.setup_split_pipe)
  605. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  606. } else if (sde_enc->hw_pp[0]) {
  607. /*
  608. * slave encoder
  609. * - determine split index from master index,
  610. * assume master is first pp
  611. */
  612. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  613. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  614. cfg->pp_split_index);
  615. if (hw_mdptop->ops.setup_pp_split)
  616. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  617. }
  618. }
  619. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  620. {
  621. struct sde_encoder_virt *sde_enc;
  622. int i = 0;
  623. if (!drm_enc)
  624. return false;
  625. sde_enc = to_sde_encoder_virt(drm_enc);
  626. if (!sde_enc)
  627. return false;
  628. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  629. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  630. if (phys && phys->in_clone_mode)
  631. return true;
  632. }
  633. return false;
  634. }
  635. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  636. struct drm_crtc *crtc)
  637. {
  638. struct sde_encoder_virt *sde_enc;
  639. int i;
  640. if (!drm_enc)
  641. return false;
  642. sde_enc = to_sde_encoder_virt(drm_enc);
  643. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  644. return false;
  645. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  646. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  647. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  648. return true;
  649. }
  650. return false;
  651. }
  652. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  653. struct drm_crtc_state *crtc_state,
  654. struct drm_connector_state *conn_state)
  655. {
  656. const struct drm_display_mode *mode;
  657. struct drm_display_mode *adj_mode;
  658. int i = 0;
  659. int ret = 0;
  660. mode = &crtc_state->mode;
  661. adj_mode = &crtc_state->adjusted_mode;
  662. /* perform atomic check on the first physical encoder (master) */
  663. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  664. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  665. if (phys && phys->ops.atomic_check)
  666. ret = phys->ops.atomic_check(phys, crtc_state,
  667. conn_state);
  668. else if (phys && phys->ops.mode_fixup)
  669. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  670. ret = -EINVAL;
  671. if (ret) {
  672. SDE_ERROR_ENC(sde_enc,
  673. "mode unsupported, phys idx %d\n", i);
  674. break;
  675. }
  676. }
  677. return ret;
  678. }
  679. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  680. struct drm_crtc_state *crtc_state,
  681. struct drm_connector_state *conn_state,
  682. struct sde_connector_state *sde_conn_state,
  683. struct sde_crtc_state *sde_crtc_state)
  684. {
  685. int ret = 0;
  686. if (crtc_state->mode_changed || crtc_state->active_changed) {
  687. struct sde_rect mode_roi, roi;
  688. mode_roi.x = 0;
  689. mode_roi.y = 0;
  690. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  691. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  692. if (sde_conn_state->rois.num_rects) {
  693. sde_kms_rect_merge_rectangles(
  694. &sde_conn_state->rois, &roi);
  695. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  696. SDE_ERROR_ENC(sde_enc,
  697. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  698. roi.x, roi.y, roi.w, roi.h);
  699. ret = -EINVAL;
  700. }
  701. }
  702. if (sde_crtc_state->user_roi_list.num_rects) {
  703. sde_kms_rect_merge_rectangles(
  704. &sde_crtc_state->user_roi_list, &roi);
  705. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  706. SDE_ERROR_ENC(sde_enc,
  707. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  708. roi.x, roi.y, roi.w, roi.h);
  709. ret = -EINVAL;
  710. }
  711. }
  712. }
  713. return ret;
  714. }
  715. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  716. struct drm_crtc_state *crtc_state,
  717. struct drm_connector_state *conn_state,
  718. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  719. struct sde_connector *sde_conn,
  720. struct sde_connector_state *sde_conn_state)
  721. {
  722. int ret = 0;
  723. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  724. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  725. struct msm_display_topology *topology = NULL;
  726. ret = sde_connector_get_mode_info(&sde_conn->base,
  727. adj_mode, &sde_conn_state->mode_info);
  728. if (ret) {
  729. SDE_ERROR_ENC(sde_enc,
  730. "failed to get mode info, rc = %d\n", ret);
  731. return ret;
  732. }
  733. if (sde_conn_state->mode_info.comp_info.comp_type &&
  734. sde_conn_state->mode_info.comp_info.comp_ratio >=
  735. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  736. SDE_ERROR_ENC(sde_enc,
  737. "invalid compression ratio: %d\n",
  738. sde_conn_state->mode_info.comp_info.comp_ratio);
  739. ret = -EINVAL;
  740. return ret;
  741. }
  742. /* Reserve dynamic resources, indicating atomic_check phase */
  743. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  744. conn_state, true);
  745. if (ret) {
  746. SDE_ERROR_ENC(sde_enc,
  747. "RM failed to reserve resources, rc = %d\n",
  748. ret);
  749. return ret;
  750. }
  751. /**
  752. * Update connector state with the topology selected for the
  753. * resource set validated. Reset the topology if we are
  754. * de-activating crtc.
  755. */
  756. if (crtc_state->active)
  757. topology = &sde_conn_state->mode_info.topology;
  758. ret = sde_rm_update_topology(&sde_kms->rm,
  759. conn_state, topology);
  760. if (ret) {
  761. SDE_ERROR_ENC(sde_enc,
  762. "RM failed to update topology, rc: %d\n", ret);
  763. return ret;
  764. }
  765. ret = sde_connector_set_blob_data(conn_state->connector,
  766. conn_state,
  767. CONNECTOR_PROP_SDE_INFO);
  768. if (ret) {
  769. SDE_ERROR_ENC(sde_enc,
  770. "connector failed to update info, rc: %d\n",
  771. ret);
  772. return ret;
  773. }
  774. }
  775. return ret;
  776. }
  777. static int sde_encoder_virt_atomic_check(
  778. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  779. struct drm_connector_state *conn_state)
  780. {
  781. struct sde_encoder_virt *sde_enc;
  782. struct sde_kms *sde_kms;
  783. const struct drm_display_mode *mode;
  784. struct drm_display_mode *adj_mode;
  785. struct sde_connector *sde_conn = NULL;
  786. struct sde_connector_state *sde_conn_state = NULL;
  787. struct sde_crtc_state *sde_crtc_state = NULL;
  788. enum sde_rm_topology_name old_top;
  789. int ret = 0;
  790. bool qsync_dirty = false, has_modeset = false;
  791. if (!drm_enc || !crtc_state || !conn_state) {
  792. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  793. !drm_enc, !crtc_state, !conn_state);
  794. return -EINVAL;
  795. }
  796. sde_enc = to_sde_encoder_virt(drm_enc);
  797. SDE_DEBUG_ENC(sde_enc, "\n");
  798. sde_kms = sde_encoder_get_kms(drm_enc);
  799. if (!sde_kms)
  800. return -EINVAL;
  801. mode = &crtc_state->mode;
  802. adj_mode = &crtc_state->adjusted_mode;
  803. sde_conn = to_sde_connector(conn_state->connector);
  804. sde_conn_state = to_sde_connector_state(conn_state);
  805. sde_crtc_state = to_sde_crtc_state(crtc_state);
  806. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  807. crtc_state->active_changed, crtc_state->connectors_changed);
  808. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  809. conn_state);
  810. if (ret)
  811. return ret;
  812. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  813. conn_state, sde_conn_state, sde_crtc_state);
  814. if (ret)
  815. return ret;
  816. /**
  817. * record topology in previous atomic state to be able to handle
  818. * topology transitions correctly.
  819. */
  820. old_top = sde_connector_get_property(conn_state,
  821. CONNECTOR_PROP_TOPOLOGY_NAME);
  822. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  823. if (ret)
  824. return ret;
  825. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  826. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  827. if (ret)
  828. return ret;
  829. ret = sde_connector_roi_v1_check_roi(conn_state);
  830. if (ret) {
  831. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  832. ret);
  833. return ret;
  834. }
  835. drm_mode_set_crtcinfo(adj_mode, 0);
  836. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state,
  837. conn_state->crtc);
  838. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  839. &sde_conn_state->property_state,
  840. CONNECTOR_PROP_QSYNC_MODE);
  841. if (has_modeset && qsync_dirty &&
  842. !msm_is_mode_seamless_vrr(adj_mode)) {
  843. SDE_ERROR("invalid qsync update during modeset\n");
  844. return -EINVAL;
  845. }
  846. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags,
  847. old_top, adj_mode->vrefresh, adj_mode->hdisplay,
  848. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal);
  849. return ret;
  850. }
  851. static void _sde_encoder_get_connector_roi(
  852. struct sde_encoder_virt *sde_enc,
  853. struct sde_rect *merged_conn_roi)
  854. {
  855. struct drm_connector *drm_conn;
  856. struct sde_connector_state *c_state;
  857. if (!sde_enc || !merged_conn_roi)
  858. return;
  859. drm_conn = sde_enc->phys_encs[0]->connector;
  860. if (!drm_conn || !drm_conn->state)
  861. return;
  862. c_state = to_sde_connector_state(drm_conn->state);
  863. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  864. }
  865. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  866. {
  867. struct sde_encoder_virt *sde_enc;
  868. struct drm_connector *drm_conn;
  869. struct drm_display_mode *adj_mode;
  870. struct sde_rect roi;
  871. if (!drm_enc) {
  872. SDE_ERROR("invalid encoder parameter\n");
  873. return -EINVAL;
  874. }
  875. sde_enc = to_sde_encoder_virt(drm_enc);
  876. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  877. SDE_ERROR("invalid crtc parameter\n");
  878. return -EINVAL;
  879. }
  880. if (!sde_enc->cur_master) {
  881. SDE_ERROR("invalid cur_master parameter\n");
  882. return -EINVAL;
  883. }
  884. adj_mode = &sde_enc->cur_master->cached_mode;
  885. drm_conn = sde_enc->cur_master->connector;
  886. _sde_encoder_get_connector_roi(sde_enc, &roi);
  887. if (sde_kms_rect_is_null(&roi)) {
  888. roi.w = adj_mode->hdisplay;
  889. roi.h = adj_mode->vdisplay;
  890. }
  891. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  892. sizeof(sde_enc->prv_conn_roi));
  893. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  894. return 0;
  895. }
  896. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  897. u32 vsync_source, bool is_dummy)
  898. {
  899. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  900. struct sde_kms *sde_kms;
  901. struct sde_hw_mdp *hw_mdptop;
  902. struct sde_encoder_virt *sde_enc;
  903. int i;
  904. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  905. if (!sde_enc) {
  906. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  907. return;
  908. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  909. SDE_ERROR("invalid num phys enc %d/%d\n",
  910. sde_enc->num_phys_encs,
  911. (int) ARRAY_SIZE(sde_enc->hw_pp));
  912. return;
  913. }
  914. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  915. if (!sde_kms) {
  916. SDE_ERROR("invalid sde_kms\n");
  917. return;
  918. }
  919. hw_mdptop = sde_kms->hw_mdp;
  920. if (!hw_mdptop) {
  921. SDE_ERROR("invalid mdptop\n");
  922. return;
  923. }
  924. if (hw_mdptop->ops.setup_vsync_source) {
  925. for (i = 0; i < sde_enc->num_phys_encs; i++)
  926. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  927. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  928. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  929. vsync_cfg.vsync_source = vsync_source;
  930. vsync_cfg.is_dummy = is_dummy;
  931. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  932. }
  933. }
  934. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  935. struct msm_display_info *disp_info, bool is_dummy)
  936. {
  937. struct sde_encoder_phys *phys;
  938. int i;
  939. u32 vsync_source;
  940. if (!sde_enc || !disp_info) {
  941. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  942. sde_enc != NULL, disp_info != NULL);
  943. return;
  944. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  945. SDE_ERROR("invalid num phys enc %d/%d\n",
  946. sde_enc->num_phys_encs,
  947. (int) ARRAY_SIZE(sde_enc->hw_pp));
  948. return;
  949. }
  950. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  951. if (is_dummy)
  952. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  953. sde_enc->te_source;
  954. else if (disp_info->is_te_using_watchdog_timer)
  955. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 +
  956. sde_enc->te_source;
  957. else
  958. vsync_source = sde_enc->te_source;
  959. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  960. disp_info->is_te_using_watchdog_timer);
  961. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  962. phys = sde_enc->phys_encs[i];
  963. if (phys && phys->ops.setup_vsync_source)
  964. phys->ops.setup_vsync_source(phys,
  965. vsync_source, is_dummy);
  966. }
  967. }
  968. }
  969. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  970. bool watchdog_te)
  971. {
  972. struct sde_encoder_virt *sde_enc;
  973. struct msm_display_info disp_info;
  974. if (!drm_enc) {
  975. pr_err("invalid drm encoder\n");
  976. return -EINVAL;
  977. }
  978. sde_enc = to_sde_encoder_virt(drm_enc);
  979. sde_encoder_control_te(drm_enc, false);
  980. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  981. disp_info.is_te_using_watchdog_timer = watchdog_te;
  982. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  983. sde_encoder_control_te(drm_enc, true);
  984. return 0;
  985. }
  986. static int _sde_encoder_rsc_client_update_vsync_wait(
  987. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  988. int wait_vblank_crtc_id)
  989. {
  990. int wait_refcount = 0, ret = 0;
  991. int pipe = -1;
  992. int wait_count = 0;
  993. struct drm_crtc *primary_crtc;
  994. struct drm_crtc *crtc;
  995. crtc = sde_enc->crtc;
  996. if (wait_vblank_crtc_id)
  997. wait_refcount =
  998. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  999. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1000. SDE_EVTLOG_FUNC_ENTRY);
  1001. if (crtc->base.id != wait_vblank_crtc_id) {
  1002. primary_crtc = drm_crtc_find(drm_enc->dev,
  1003. NULL, wait_vblank_crtc_id);
  1004. if (!primary_crtc) {
  1005. SDE_ERROR_ENC(sde_enc,
  1006. "failed to find primary crtc id %d\n",
  1007. wait_vblank_crtc_id);
  1008. return -EINVAL;
  1009. }
  1010. pipe = drm_crtc_index(primary_crtc);
  1011. }
  1012. /**
  1013. * note: VBLANK is expected to be enabled at this point in
  1014. * resource control state machine if on primary CRTC
  1015. */
  1016. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1017. if (sde_rsc_client_is_state_update_complete(
  1018. sde_enc->rsc_client))
  1019. break;
  1020. if (crtc->base.id == wait_vblank_crtc_id)
  1021. ret = sde_encoder_wait_for_event(drm_enc,
  1022. MSM_ENC_VBLANK);
  1023. else
  1024. drm_wait_one_vblank(drm_enc->dev, pipe);
  1025. if (ret) {
  1026. SDE_ERROR_ENC(sde_enc,
  1027. "wait for vblank failed ret:%d\n", ret);
  1028. /**
  1029. * rsc hardware may hang without vsync. avoid rsc hang
  1030. * by generating the vsync from watchdog timer.
  1031. */
  1032. if (crtc->base.id == wait_vblank_crtc_id)
  1033. sde_encoder_helper_switch_vsync(drm_enc, true);
  1034. }
  1035. }
  1036. if (wait_count >= MAX_RSC_WAIT)
  1037. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1038. SDE_EVTLOG_ERROR);
  1039. if (wait_refcount)
  1040. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1041. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1042. SDE_EVTLOG_FUNC_EXIT);
  1043. return ret;
  1044. }
  1045. static int _sde_encoder_update_rsc_client(
  1046. struct drm_encoder *drm_enc, bool enable)
  1047. {
  1048. struct sde_encoder_virt *sde_enc;
  1049. struct drm_crtc *crtc;
  1050. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1051. struct sde_rsc_cmd_config *rsc_config;
  1052. int ret;
  1053. struct msm_display_info *disp_info;
  1054. struct msm_mode_info *mode_info;
  1055. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1056. u32 qsync_mode = 0, v_front_porch;
  1057. struct drm_display_mode *mode;
  1058. bool is_vid_mode;
  1059. struct drm_encoder *enc;
  1060. if (!drm_enc || !drm_enc->dev) {
  1061. SDE_ERROR("invalid encoder arguments\n");
  1062. return -EINVAL;
  1063. }
  1064. sde_enc = to_sde_encoder_virt(drm_enc);
  1065. mode_info = &sde_enc->mode_info;
  1066. crtc = sde_enc->crtc;
  1067. if (!sde_enc->crtc) {
  1068. SDE_ERROR("invalid crtc parameter\n");
  1069. return -EINVAL;
  1070. }
  1071. disp_info = &sde_enc->disp_info;
  1072. rsc_config = &sde_enc->rsc_config;
  1073. if (!sde_enc->rsc_client) {
  1074. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1075. return 0;
  1076. }
  1077. /**
  1078. * only primary command mode panel without Qsync can request CMD state.
  1079. * all other panels/displays can request for VID state including
  1080. * secondary command mode panel.
  1081. * Clone mode encoder can request CLK STATE only.
  1082. */
  1083. if (sde_enc->cur_master)
  1084. qsync_mode = sde_connector_get_qsync_mode(
  1085. sde_enc->cur_master->connector);
  1086. /* left primary encoder keep vote */
  1087. if (sde_encoder_in_clone_mode(drm_enc)) {
  1088. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1089. return 0;
  1090. }
  1091. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1092. (disp_info->display_type && qsync_mode))
  1093. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1094. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1095. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1096. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1097. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1098. drm_for_each_encoder(enc, drm_enc->dev) {
  1099. if (enc->base.id != drm_enc->base.id &&
  1100. sde_encoder_in_cont_splash(enc))
  1101. rsc_state = SDE_RSC_CLK_STATE;
  1102. }
  1103. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1104. MSM_DISPLAY_VIDEO_MODE);
  1105. mode = &sde_enc->crtc->state->mode;
  1106. v_front_porch = mode->vsync_start - mode->vdisplay;
  1107. /* compare specific items and reconfigure the rsc */
  1108. if ((rsc_config->fps != mode_info->frame_rate) ||
  1109. (rsc_config->vtotal != mode_info->vtotal) ||
  1110. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1111. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1112. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1113. rsc_config->fps = mode_info->frame_rate;
  1114. rsc_config->vtotal = mode_info->vtotal;
  1115. /*
  1116. * for video mode, prefill lines should not go beyond vertical
  1117. * front porch for RSCC configuration. This will ensure bw
  1118. * downvotes are not sent within the active region. Additional
  1119. * -1 is to give one line time for rscc mode min_threshold.
  1120. */
  1121. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1122. rsc_config->prefill_lines = v_front_porch - 1;
  1123. else
  1124. rsc_config->prefill_lines = mode_info->prefill_lines;
  1125. rsc_config->jitter_numer = mode_info->jitter_numer;
  1126. rsc_config->jitter_denom = mode_info->jitter_denom;
  1127. sde_enc->rsc_state_init = false;
  1128. }
  1129. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1130. rsc_config->fps, sde_enc->rsc_state_init);
  1131. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1132. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1133. /* update it only once */
  1134. sde_enc->rsc_state_init = true;
  1135. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1136. rsc_state, rsc_config, crtc->base.id,
  1137. &wait_vblank_crtc_id);
  1138. } else {
  1139. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1140. rsc_state, NULL, crtc->base.id,
  1141. &wait_vblank_crtc_id);
  1142. }
  1143. /**
  1144. * if RSC performed a state change that requires a VBLANK wait, it will
  1145. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1146. *
  1147. * if we are the primary display, we will need to enable and wait
  1148. * locally since we hold the commit thread
  1149. *
  1150. * if we are an external display, we must send a signal to the primary
  1151. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1152. * by the primary panel's VBLANK signals
  1153. */
  1154. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1155. if (ret) {
  1156. SDE_ERROR_ENC(sde_enc,
  1157. "sde rsc client update failed ret:%d\n", ret);
  1158. return ret;
  1159. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1160. return ret;
  1161. }
  1162. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1163. sde_enc, wait_vblank_crtc_id);
  1164. return ret;
  1165. }
  1166. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1167. {
  1168. struct sde_encoder_virt *sde_enc;
  1169. int i;
  1170. if (!drm_enc) {
  1171. SDE_ERROR("invalid encoder\n");
  1172. return;
  1173. }
  1174. sde_enc = to_sde_encoder_virt(drm_enc);
  1175. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1176. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1177. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1178. if (phys && phys->ops.irq_control)
  1179. phys->ops.irq_control(phys, enable);
  1180. }
  1181. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1182. }
  1183. /* keep track of the userspace vblank during modeset */
  1184. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1185. u32 sw_event)
  1186. {
  1187. struct sde_encoder_virt *sde_enc;
  1188. bool enable;
  1189. int i;
  1190. if (!drm_enc) {
  1191. SDE_ERROR("invalid encoder\n");
  1192. return;
  1193. }
  1194. sde_enc = to_sde_encoder_virt(drm_enc);
  1195. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1196. sw_event, sde_enc->vblank_enabled);
  1197. /* nothing to do if vblank not enabled by userspace */
  1198. if (!sde_enc->vblank_enabled)
  1199. return;
  1200. /* disable vblank on pre_modeset */
  1201. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1202. enable = false;
  1203. /* enable vblank on post_modeset */
  1204. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1205. enable = true;
  1206. else
  1207. return;
  1208. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1209. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1210. if (phys && phys->ops.control_vblank_irq)
  1211. phys->ops.control_vblank_irq(phys, enable);
  1212. }
  1213. }
  1214. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1215. {
  1216. struct sde_encoder_virt *sde_enc;
  1217. if (!drm_enc)
  1218. return NULL;
  1219. sde_enc = to_sde_encoder_virt(drm_enc);
  1220. return sde_enc->rsc_client;
  1221. }
  1222. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1223. bool enable)
  1224. {
  1225. struct sde_kms *sde_kms;
  1226. struct sde_encoder_virt *sde_enc;
  1227. int rc;
  1228. sde_enc = to_sde_encoder_virt(drm_enc);
  1229. sde_kms = sde_encoder_get_kms(drm_enc);
  1230. if (!sde_kms)
  1231. return -EINVAL;
  1232. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1233. SDE_EVT32(DRMID(drm_enc), enable);
  1234. if (!sde_enc->cur_master) {
  1235. SDE_ERROR("encoder master not set\n");
  1236. return -EINVAL;
  1237. }
  1238. if (enable) {
  1239. /* enable SDE core clks */
  1240. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1241. if (rc < 0) {
  1242. SDE_ERROR("failed to enable power resource %d\n", rc);
  1243. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1244. return rc;
  1245. }
  1246. sde_enc->elevated_ahb_vote = true;
  1247. /* enable DSI clks */
  1248. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1249. true);
  1250. if (rc) {
  1251. SDE_ERROR("failed to enable clk control %d\n", rc);
  1252. pm_runtime_put_sync(drm_enc->dev->dev);
  1253. return rc;
  1254. }
  1255. /* enable all the irq */
  1256. sde_encoder_irq_control(drm_enc, true);
  1257. _sde_encoder_pm_qos_add_request(drm_enc);
  1258. } else {
  1259. _sde_encoder_pm_qos_remove_request(drm_enc);
  1260. /* disable all the irq */
  1261. sde_encoder_irq_control(drm_enc, false);
  1262. /* disable DSI clks */
  1263. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1264. /* disable SDE core clks */
  1265. pm_runtime_put_sync(drm_enc->dev->dev);
  1266. }
  1267. return 0;
  1268. }
  1269. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1270. bool enable, u32 frame_count)
  1271. {
  1272. struct sde_encoder_virt *sde_enc;
  1273. int i;
  1274. if (!drm_enc) {
  1275. SDE_ERROR("invalid encoder\n");
  1276. return;
  1277. }
  1278. sde_enc = to_sde_encoder_virt(drm_enc);
  1279. if (!sde_enc->misr_reconfigure)
  1280. return;
  1281. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1282. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1283. if (!phys || !phys->ops.setup_misr)
  1284. continue;
  1285. phys->ops.setup_misr(phys, enable, frame_count);
  1286. }
  1287. sde_enc->misr_reconfigure = false;
  1288. }
  1289. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1290. unsigned int type, unsigned int code, int value)
  1291. {
  1292. struct drm_encoder *drm_enc = NULL;
  1293. struct sde_encoder_virt *sde_enc = NULL;
  1294. struct msm_drm_thread *disp_thread = NULL;
  1295. struct msm_drm_private *priv = NULL;
  1296. if (!handle || !handle->handler || !handle->handler->private) {
  1297. SDE_ERROR("invalid encoder for the input event\n");
  1298. return;
  1299. }
  1300. drm_enc = (struct drm_encoder *)handle->handler->private;
  1301. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1302. SDE_ERROR("invalid parameters\n");
  1303. return;
  1304. }
  1305. priv = drm_enc->dev->dev_private;
  1306. sde_enc = to_sde_encoder_virt(drm_enc);
  1307. if (!sde_enc->crtc || (sde_enc->crtc->index
  1308. >= ARRAY_SIZE(priv->disp_thread))) {
  1309. SDE_DEBUG_ENC(sde_enc,
  1310. "invalid cached CRTC: %d or crtc index: %d\n",
  1311. sde_enc->crtc == NULL,
  1312. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1313. return;
  1314. }
  1315. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1316. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1317. kthread_queue_work(&disp_thread->worker,
  1318. &sde_enc->input_event_work);
  1319. }
  1320. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1321. {
  1322. struct sde_encoder_virt *sde_enc;
  1323. if (!drm_enc) {
  1324. SDE_ERROR("invalid encoder\n");
  1325. return;
  1326. }
  1327. sde_enc = to_sde_encoder_virt(drm_enc);
  1328. /* return early if there is no state change */
  1329. if (sde_enc->idle_pc_enabled == enable)
  1330. return;
  1331. sde_enc->idle_pc_enabled = enable;
  1332. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1333. SDE_EVT32(sde_enc->idle_pc_enabled);
  1334. }
  1335. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1336. u32 sw_event)
  1337. {
  1338. struct drm_encoder *drm_enc = &sde_enc->base;
  1339. struct msm_drm_private *priv;
  1340. unsigned int lp, idle_pc_duration;
  1341. struct msm_drm_thread *disp_thread;
  1342. /* set idle timeout based on master connector's lp value */
  1343. if (sde_enc->cur_master)
  1344. lp = sde_connector_get_lp(
  1345. sde_enc->cur_master->connector);
  1346. else
  1347. lp = SDE_MODE_DPMS_ON;
  1348. if (lp == SDE_MODE_DPMS_LP2)
  1349. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1350. else
  1351. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1352. priv = drm_enc->dev->dev_private;
  1353. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1354. kthread_mod_delayed_work(
  1355. &disp_thread->worker,
  1356. &sde_enc->delayed_off_work,
  1357. msecs_to_jiffies(idle_pc_duration));
  1358. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1359. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1360. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1361. sw_event);
  1362. }
  1363. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1364. u32 sw_event)
  1365. {
  1366. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1367. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1368. sw_event);
  1369. }
  1370. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1371. u32 sw_event)
  1372. {
  1373. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1374. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1375. else
  1376. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1377. }
  1378. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1379. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1380. {
  1381. int ret = 0;
  1382. mutex_lock(&sde_enc->rc_lock);
  1383. /* return if the resource control is already in ON state */
  1384. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1385. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1386. sw_event);
  1387. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1388. SDE_EVTLOG_FUNC_CASE1);
  1389. goto end;
  1390. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1391. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1392. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1393. sw_event, sde_enc->rc_state);
  1394. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1395. SDE_EVTLOG_ERROR);
  1396. goto end;
  1397. }
  1398. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1399. sde_encoder_irq_control(drm_enc, true);
  1400. } else {
  1401. /* enable all the clks and resources */
  1402. ret = _sde_encoder_resource_control_helper(drm_enc,
  1403. true);
  1404. if (ret) {
  1405. SDE_ERROR_ENC(sde_enc,
  1406. "sw_event:%d, rc in state %d\n",
  1407. sw_event, sde_enc->rc_state);
  1408. SDE_EVT32(DRMID(drm_enc), sw_event,
  1409. sde_enc->rc_state,
  1410. SDE_EVTLOG_ERROR);
  1411. goto end;
  1412. }
  1413. _sde_encoder_update_rsc_client(drm_enc, true);
  1414. }
  1415. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1416. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1417. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1418. end:
  1419. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1420. mutex_unlock(&sde_enc->rc_lock);
  1421. return ret;
  1422. }
  1423. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1424. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1425. {
  1426. /* cancel delayed off work, if any */
  1427. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1428. mutex_lock(&sde_enc->rc_lock);
  1429. if (is_vid_mode &&
  1430. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1431. sde_encoder_irq_control(drm_enc, true);
  1432. }
  1433. /* skip if is already OFF or IDLE, resources are off already */
  1434. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1435. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1436. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1437. sw_event, sde_enc->rc_state);
  1438. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1439. SDE_EVTLOG_FUNC_CASE3);
  1440. goto end;
  1441. }
  1442. /**
  1443. * IRQs are still enabled currently, which allows wait for
  1444. * VBLANK which RSC may require to correctly transition to OFF
  1445. */
  1446. _sde_encoder_update_rsc_client(drm_enc, false);
  1447. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1448. SDE_ENC_RC_STATE_PRE_OFF,
  1449. SDE_EVTLOG_FUNC_CASE3);
  1450. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1451. end:
  1452. mutex_unlock(&sde_enc->rc_lock);
  1453. return 0;
  1454. }
  1455. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1456. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1457. {
  1458. int ret = 0;
  1459. mutex_lock(&sde_enc->rc_lock);
  1460. /* return if the resource control is already in OFF state */
  1461. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1462. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1463. sw_event);
  1464. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1465. SDE_EVTLOG_FUNC_CASE4);
  1466. goto end;
  1467. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1468. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1469. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1470. sw_event, sde_enc->rc_state);
  1471. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1472. SDE_EVTLOG_ERROR);
  1473. ret = -EINVAL;
  1474. goto end;
  1475. }
  1476. /**
  1477. * expect to arrive here only if in either idle state or pre-off
  1478. * and in IDLE state the resources are already disabled
  1479. */
  1480. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1481. _sde_encoder_resource_control_helper(drm_enc, false);
  1482. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1483. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1484. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1485. end:
  1486. mutex_unlock(&sde_enc->rc_lock);
  1487. return ret;
  1488. }
  1489. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1490. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1491. {
  1492. int ret = 0;
  1493. /* cancel delayed off work, if any */
  1494. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1495. mutex_lock(&sde_enc->rc_lock);
  1496. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1497. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1498. sw_event);
  1499. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1500. SDE_EVTLOG_FUNC_CASE5);
  1501. goto end;
  1502. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1503. /* enable all the clks and resources */
  1504. ret = _sde_encoder_resource_control_helper(drm_enc,
  1505. true);
  1506. if (ret) {
  1507. SDE_ERROR_ENC(sde_enc,
  1508. "sw_event:%d, rc in state %d\n",
  1509. sw_event, sde_enc->rc_state);
  1510. SDE_EVT32(DRMID(drm_enc), sw_event,
  1511. sde_enc->rc_state,
  1512. SDE_EVTLOG_ERROR);
  1513. goto end;
  1514. }
  1515. _sde_encoder_update_rsc_client(drm_enc, true);
  1516. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1517. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1518. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1519. }
  1520. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1521. if (ret && ret != -EWOULDBLOCK) {
  1522. SDE_ERROR_ENC(sde_enc,
  1523. "wait for commit done returned %d\n",
  1524. ret);
  1525. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1526. ret, SDE_EVTLOG_ERROR);
  1527. ret = -EINVAL;
  1528. goto end;
  1529. }
  1530. sde_encoder_irq_control(drm_enc, false);
  1531. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1532. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1533. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1534. _sde_encoder_pm_qos_remove_request(drm_enc);
  1535. end:
  1536. mutex_unlock(&sde_enc->rc_lock);
  1537. return ret;
  1538. }
  1539. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1540. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1541. {
  1542. int ret = 0;
  1543. mutex_lock(&sde_enc->rc_lock);
  1544. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1545. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1546. sw_event);
  1547. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1548. SDE_EVTLOG_FUNC_CASE5);
  1549. goto end;
  1550. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1551. SDE_ERROR_ENC(sde_enc,
  1552. "sw_event:%d, rc:%d !MODESET state\n",
  1553. sw_event, sde_enc->rc_state);
  1554. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1555. SDE_EVTLOG_ERROR);
  1556. ret = -EINVAL;
  1557. goto end;
  1558. }
  1559. sde_encoder_irq_control(drm_enc, true);
  1560. _sde_encoder_update_rsc_client(drm_enc, true);
  1561. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1562. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1563. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1564. _sde_encoder_pm_qos_add_request(drm_enc);
  1565. end:
  1566. mutex_unlock(&sde_enc->rc_lock);
  1567. return ret;
  1568. }
  1569. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1570. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1571. {
  1572. struct msm_drm_private *priv;
  1573. struct sde_kms *sde_kms;
  1574. struct drm_crtc *crtc = drm_enc->crtc;
  1575. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1576. priv = drm_enc->dev->dev_private;
  1577. sde_kms = to_sde_kms(priv->kms);
  1578. mutex_lock(&sde_enc->rc_lock);
  1579. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1580. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1581. sw_event, sde_enc->rc_state);
  1582. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1583. SDE_EVTLOG_ERROR);
  1584. goto end;
  1585. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1586. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1587. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1588. sde_crtc_frame_pending(sde_enc->crtc),
  1589. SDE_EVTLOG_ERROR);
  1590. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1591. goto end;
  1592. }
  1593. if (is_vid_mode) {
  1594. sde_encoder_irq_control(drm_enc, false);
  1595. } else {
  1596. /* disable all the clks and resources */
  1597. _sde_encoder_update_rsc_client(drm_enc, false);
  1598. _sde_encoder_resource_control_helper(drm_enc, false);
  1599. if (!sde_kms->perf.bw_vote_mode)
  1600. memset(&sde_crtc->cur_perf, 0,
  1601. sizeof(struct sde_core_perf_params));
  1602. }
  1603. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1604. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1605. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1606. end:
  1607. mutex_unlock(&sde_enc->rc_lock);
  1608. return 0;
  1609. }
  1610. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1611. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1612. struct msm_drm_private *priv, bool is_vid_mode)
  1613. {
  1614. bool autorefresh_enabled = false;
  1615. struct msm_drm_thread *disp_thread;
  1616. int ret = 0;
  1617. if (!sde_enc->crtc ||
  1618. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1619. SDE_DEBUG_ENC(sde_enc,
  1620. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1621. sde_enc->crtc == NULL,
  1622. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1623. sw_event);
  1624. return -EINVAL;
  1625. }
  1626. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1627. mutex_lock(&sde_enc->rc_lock);
  1628. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1629. if (sde_enc->cur_master &&
  1630. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1631. autorefresh_enabled =
  1632. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1633. sde_enc->cur_master);
  1634. if (autorefresh_enabled) {
  1635. SDE_DEBUG_ENC(sde_enc,
  1636. "not handling early wakeup since auto refresh is enabled\n");
  1637. goto end;
  1638. }
  1639. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1640. kthread_mod_delayed_work(&disp_thread->worker,
  1641. &sde_enc->delayed_off_work,
  1642. msecs_to_jiffies(
  1643. IDLE_POWERCOLLAPSE_DURATION));
  1644. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1645. /* enable all the clks and resources */
  1646. ret = _sde_encoder_resource_control_helper(drm_enc,
  1647. true);
  1648. if (ret) {
  1649. SDE_ERROR_ENC(sde_enc,
  1650. "sw_event:%d, rc in state %d\n",
  1651. sw_event, sde_enc->rc_state);
  1652. SDE_EVT32(DRMID(drm_enc), sw_event,
  1653. sde_enc->rc_state,
  1654. SDE_EVTLOG_ERROR);
  1655. goto end;
  1656. }
  1657. _sde_encoder_update_rsc_client(drm_enc, true);
  1658. /*
  1659. * In some cases, commit comes with slight delay
  1660. * (> 80 ms)after early wake up, prevent clock switch
  1661. * off to avoid jank in next update. So, increase the
  1662. * command mode idle timeout sufficiently to prevent
  1663. * such case.
  1664. */
  1665. kthread_mod_delayed_work(&disp_thread->worker,
  1666. &sde_enc->delayed_off_work,
  1667. msecs_to_jiffies(
  1668. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1669. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1670. }
  1671. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1672. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1673. end:
  1674. mutex_unlock(&sde_enc->rc_lock);
  1675. return ret;
  1676. }
  1677. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1678. u32 sw_event)
  1679. {
  1680. struct sde_encoder_virt *sde_enc;
  1681. struct msm_drm_private *priv;
  1682. int ret = 0;
  1683. bool is_vid_mode = false;
  1684. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1685. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1686. sw_event);
  1687. return -EINVAL;
  1688. }
  1689. sde_enc = to_sde_encoder_virt(drm_enc);
  1690. priv = drm_enc->dev->dev_private;
  1691. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1692. is_vid_mode = true;
  1693. /*
  1694. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1695. * events and return early for other events (ie wb display).
  1696. */
  1697. if (!sde_enc->idle_pc_enabled &&
  1698. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1699. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1700. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1701. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1702. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1703. return 0;
  1704. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1705. sw_event, sde_enc->idle_pc_enabled);
  1706. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1707. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1708. switch (sw_event) {
  1709. case SDE_ENC_RC_EVENT_KICKOFF:
  1710. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1711. is_vid_mode);
  1712. break;
  1713. case SDE_ENC_RC_EVENT_PRE_STOP:
  1714. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1715. is_vid_mode);
  1716. break;
  1717. case SDE_ENC_RC_EVENT_STOP:
  1718. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1719. break;
  1720. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1721. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1722. break;
  1723. case SDE_ENC_RC_EVENT_POST_MODESET:
  1724. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1725. break;
  1726. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1727. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1728. is_vid_mode);
  1729. break;
  1730. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1731. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1732. priv, is_vid_mode);
  1733. break;
  1734. default:
  1735. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1736. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1737. break;
  1738. }
  1739. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1740. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1741. return ret;
  1742. }
  1743. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1744. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  1745. {
  1746. int i = 0;
  1747. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1748. if (intf_mode == INTF_MODE_CMD)
  1749. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1750. else if (intf_mode == INTF_MODE_VIDEO)
  1751. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1752. _sde_encoder_update_rsc_client(drm_enc, true);
  1753. if (intf_mode == INTF_MODE_CMD) {
  1754. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1755. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1756. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1757. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, adj_mode->flags,
  1758. adj_mode->private_flags, SDE_EVTLOG_FUNC_CASE1);
  1759. } else if (intf_mode == INTF_MODE_VIDEO) {
  1760. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1761. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1762. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1763. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, adj_mode->flags,
  1764. adj_mode->private_flags, SDE_EVTLOG_FUNC_CASE2);
  1765. }
  1766. }
  1767. static struct drm_connector *_sde_encoder_get_connector(
  1768. struct drm_device *dev, struct drm_encoder *drm_enc)
  1769. {
  1770. struct drm_connector_list_iter conn_iter;
  1771. struct drm_connector *conn = NULL, *conn_search;
  1772. drm_connector_list_iter_begin(dev, &conn_iter);
  1773. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1774. if (conn_search->encoder == drm_enc) {
  1775. conn = conn_search;
  1776. break;
  1777. }
  1778. }
  1779. drm_connector_list_iter_end(&conn_iter);
  1780. return conn;
  1781. }
  1782. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1783. {
  1784. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1785. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1786. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1787. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1788. struct sde_rm_hw_request request_hw;
  1789. int i, j;
  1790. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1791. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1792. sde_enc->hw_pp[i] = NULL;
  1793. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1794. break;
  1795. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1796. }
  1797. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1798. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1799. if (phys) {
  1800. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1801. SDE_HW_BLK_QDSS);
  1802. for (j = 0; j < QDSS_MAX; j++) {
  1803. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1804. phys->hw_qdss =
  1805. (struct sde_hw_qdss *)qdss_iter.hw;
  1806. break;
  1807. }
  1808. }
  1809. }
  1810. }
  1811. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1812. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1813. sde_enc->hw_dsc[i] = NULL;
  1814. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1815. break;
  1816. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1817. }
  1818. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1819. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1820. sde_enc->hw_vdc[i] = NULL;
  1821. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1822. break;
  1823. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1824. }
  1825. /* Get PP for DSC configuration */
  1826. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1827. struct sde_hw_pingpong *pp = NULL;
  1828. unsigned long features = 0;
  1829. if (!sde_enc->hw_dsc[i])
  1830. continue;
  1831. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1832. request_hw.type = SDE_HW_BLK_PINGPONG;
  1833. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1834. break;
  1835. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1836. features = pp->ops.get_hw_caps(pp);
  1837. if (test_bit(SDE_PINGPONG_DSC, &features))
  1838. sde_enc->hw_dsc_pp[i] = pp;
  1839. else
  1840. sde_enc->hw_dsc_pp[i] = NULL;
  1841. }
  1842. }
  1843. static bool sde_encoder_detect_panel_mode_switch(
  1844. struct drm_display_mode *adj_mode, enum sde_intf_mode intf_mode)
  1845. {
  1846. /* don't rely on POMS flag as it may not be set for power-on modeset */
  1847. if ((intf_mode == INTF_MODE_CMD &&
  1848. adj_mode->flags & DRM_MODE_FLAG_VID_MODE_PANEL) ||
  1849. (intf_mode == INTF_MODE_VIDEO &&
  1850. adj_mode->flags & DRM_MODE_FLAG_CMD_MODE_PANEL))
  1851. return true;
  1852. return false;
  1853. }
  1854. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  1855. struct drm_display_mode *adj_mode, bool pre_modeset)
  1856. {
  1857. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1858. enum sde_intf_mode intf_mode;
  1859. int ret;
  1860. bool is_cmd_mode = false;
  1861. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1862. is_cmd_mode = true;
  1863. if (pre_modeset) {
  1864. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1865. if (msm_is_mode_seamless_dms(adj_mode) ||
  1866. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1867. is_cmd_mode)) {
  1868. /* restore resource state before releasing them */
  1869. ret = sde_encoder_resource_control(drm_enc,
  1870. SDE_ENC_RC_EVENT_PRE_MODESET);
  1871. if (ret) {
  1872. SDE_ERROR_ENC(sde_enc,
  1873. "sde resource control failed: %d\n",
  1874. ret);
  1875. return ret;
  1876. }
  1877. /*
  1878. * Disable dce before switching the mode and after pre-
  1879. * modeset to guarantee previous kickoff has finished.
  1880. */
  1881. sde_encoder_dce_disable(sde_enc);
  1882. } else if (sde_encoder_detect_panel_mode_switch(adj_mode,
  1883. intf_mode)) {
  1884. _sde_encoder_modeset_helper_locked(drm_enc,
  1885. SDE_ENC_RC_EVENT_PRE_MODESET);
  1886. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  1887. adj_mode);
  1888. }
  1889. } else {
  1890. if (msm_is_mode_seamless_dms(adj_mode) ||
  1891. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1892. is_cmd_mode))
  1893. sde_encoder_resource_control(&sde_enc->base,
  1894. SDE_ENC_RC_EVENT_POST_MODESET);
  1895. else if (msm_is_mode_seamless_poms(adj_mode))
  1896. _sde_encoder_modeset_helper_locked(drm_enc,
  1897. SDE_ENC_RC_EVENT_POST_MODESET);
  1898. }
  1899. return 0;
  1900. }
  1901. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1902. struct drm_display_mode *mode,
  1903. struct drm_display_mode *adj_mode)
  1904. {
  1905. struct sde_encoder_virt *sde_enc;
  1906. struct sde_kms *sde_kms;
  1907. struct drm_connector *conn;
  1908. int i = 0, ret;
  1909. int num_lm, num_intf, num_pp_per_intf;
  1910. if (!drm_enc) {
  1911. SDE_ERROR("invalid encoder\n");
  1912. return;
  1913. }
  1914. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1915. SDE_ERROR("power resource is not enabled\n");
  1916. return;
  1917. }
  1918. sde_kms = sde_encoder_get_kms(drm_enc);
  1919. if (!sde_kms)
  1920. return;
  1921. sde_enc = to_sde_encoder_virt(drm_enc);
  1922. SDE_DEBUG_ENC(sde_enc, "\n");
  1923. SDE_EVT32(DRMID(drm_enc));
  1924. /*
  1925. * cache the crtc in sde_enc on enable for duration of use case
  1926. * for correctly servicing asynchronous irq events and timers
  1927. */
  1928. if (!drm_enc->crtc) {
  1929. SDE_ERROR("invalid crtc\n");
  1930. return;
  1931. }
  1932. sde_enc->crtc = drm_enc->crtc;
  1933. sde_crtc_set_qos_dirty(drm_enc->crtc);
  1934. /* get and store the mode_info */
  1935. conn = _sde_encoder_get_connector(sde_kms->dev, drm_enc);
  1936. if (!conn) {
  1937. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1938. return;
  1939. } else if (!conn->state) {
  1940. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1941. return;
  1942. }
  1943. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1944. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  1945. /* release resources before seamless mode change */
  1946. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, true);
  1947. if (ret)
  1948. return;
  1949. /* reserve dynamic resources now, indicating non test-only */
  1950. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1951. conn->state, false);
  1952. if (ret) {
  1953. SDE_ERROR_ENC(sde_enc,
  1954. "failed to reserve hw resources, %d\n", ret);
  1955. return;
  1956. }
  1957. /* assign the reserved HW blocks to this encoder */
  1958. _sde_encoder_virt_populate_hw_res(drm_enc);
  1959. /* determine left HW PP block to map to INTF */
  1960. num_lm = sde_enc->mode_info.topology.num_lm;
  1961. num_intf = sde_enc->mode_info.topology.num_intf;
  1962. num_pp_per_intf = num_lm / num_intf;
  1963. if (!num_pp_per_intf)
  1964. num_pp_per_intf = 1;
  1965. /* perform mode_set on phys_encs */
  1966. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1967. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1968. if (phys) {
  1969. if (!sde_enc->hw_pp[i * num_pp_per_intf] &&
  1970. sde_enc->topology.num_intf) {
  1971. SDE_ERROR_ENC(sde_enc, "invalid hw_pp[%d]\n",
  1972. i * num_pp_per_intf);
  1973. return;
  1974. }
  1975. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  1976. phys->connector = conn->state->connector;
  1977. if (phys->ops.mode_set)
  1978. phys->ops.mode_set(phys, mode, adj_mode);
  1979. }
  1980. }
  1981. /* update resources after seamless mode change */
  1982. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, false);
  1983. }
  1984. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1985. {
  1986. struct sde_encoder_virt *sde_enc;
  1987. struct sde_encoder_phys *phys;
  1988. int i;
  1989. if (!drm_enc) {
  1990. SDE_ERROR("invalid parameters\n");
  1991. return;
  1992. }
  1993. sde_enc = to_sde_encoder_virt(drm_enc);
  1994. if (!sde_enc) {
  1995. SDE_ERROR("invalid sde encoder\n");
  1996. return;
  1997. }
  1998. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1999. phys = sde_enc->phys_encs[i];
  2000. if (phys && phys->ops.control_te)
  2001. phys->ops.control_te(phys, enable);
  2002. }
  2003. }
  2004. static int _sde_encoder_input_connect(struct input_handler *handler,
  2005. struct input_dev *dev, const struct input_device_id *id)
  2006. {
  2007. struct input_handle *handle;
  2008. int rc = 0;
  2009. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2010. if (!handle)
  2011. return -ENOMEM;
  2012. handle->dev = dev;
  2013. handle->handler = handler;
  2014. handle->name = handler->name;
  2015. rc = input_register_handle(handle);
  2016. if (rc) {
  2017. pr_err("failed to register input handle\n");
  2018. goto error;
  2019. }
  2020. rc = input_open_device(handle);
  2021. if (rc) {
  2022. pr_err("failed to open input device\n");
  2023. goto error_unregister;
  2024. }
  2025. return 0;
  2026. error_unregister:
  2027. input_unregister_handle(handle);
  2028. error:
  2029. kfree(handle);
  2030. return rc;
  2031. }
  2032. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2033. {
  2034. input_close_device(handle);
  2035. input_unregister_handle(handle);
  2036. kfree(handle);
  2037. }
  2038. /**
  2039. * Structure for specifying event parameters on which to receive callbacks.
  2040. * This structure will trigger a callback in case of a touch event (specified by
  2041. * EV_ABS) where there is a change in X and Y coordinates,
  2042. */
  2043. static const struct input_device_id sde_input_ids[] = {
  2044. {
  2045. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2046. .evbit = { BIT_MASK(EV_ABS) },
  2047. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2048. BIT_MASK(ABS_MT_POSITION_X) |
  2049. BIT_MASK(ABS_MT_POSITION_Y) },
  2050. },
  2051. { },
  2052. };
  2053. static void _sde_encoder_input_handler_register(
  2054. struct drm_encoder *drm_enc)
  2055. {
  2056. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2057. int rc;
  2058. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2059. !sde_enc->input_event_enabled)
  2060. return;
  2061. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2062. sde_enc->input_handler->private = sde_enc;
  2063. /* register input handler if not already registered */
  2064. rc = input_register_handler(sde_enc->input_handler);
  2065. if (rc) {
  2066. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2067. rc);
  2068. kfree(sde_enc->input_handler);
  2069. }
  2070. }
  2071. }
  2072. static void _sde_encoder_input_handler_unregister(
  2073. struct drm_encoder *drm_enc)
  2074. {
  2075. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2076. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2077. !sde_enc->input_event_enabled)
  2078. return;
  2079. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2080. input_unregister_handler(sde_enc->input_handler);
  2081. sde_enc->input_handler->private = NULL;
  2082. }
  2083. }
  2084. static int _sde_encoder_input_handler(
  2085. struct sde_encoder_virt *sde_enc)
  2086. {
  2087. struct input_handler *input_handler = NULL;
  2088. int rc = 0;
  2089. if (sde_enc->input_handler) {
  2090. SDE_ERROR_ENC(sde_enc,
  2091. "input_handle is active. unexpected\n");
  2092. return -EINVAL;
  2093. }
  2094. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2095. if (!input_handler)
  2096. return -ENOMEM;
  2097. input_handler->event = sde_encoder_input_event_handler;
  2098. input_handler->connect = _sde_encoder_input_connect;
  2099. input_handler->disconnect = _sde_encoder_input_disconnect;
  2100. input_handler->name = "sde";
  2101. input_handler->id_table = sde_input_ids;
  2102. sde_enc->input_handler = input_handler;
  2103. return rc;
  2104. }
  2105. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2106. {
  2107. struct sde_encoder_virt *sde_enc = NULL;
  2108. struct sde_kms *sde_kms;
  2109. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2110. SDE_ERROR("invalid parameters\n");
  2111. return;
  2112. }
  2113. sde_kms = sde_encoder_get_kms(drm_enc);
  2114. if (!sde_kms)
  2115. return;
  2116. sde_enc = to_sde_encoder_virt(drm_enc);
  2117. if (!sde_enc || !sde_enc->cur_master) {
  2118. SDE_DEBUG("invalid sde encoder/master\n");
  2119. return;
  2120. }
  2121. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2122. sde_enc->cur_master->hw_mdptop &&
  2123. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2124. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2125. sde_enc->cur_master->hw_mdptop);
  2126. if (sde_enc->cur_master->hw_mdptop &&
  2127. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2128. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2129. sde_enc->cur_master->hw_mdptop,
  2130. sde_kms->catalog);
  2131. if (sde_enc->cur_master->hw_ctl &&
  2132. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2133. !sde_enc->cur_master->cont_splash_enabled)
  2134. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2135. sde_enc->cur_master->hw_ctl,
  2136. &sde_enc->cur_master->intf_cfg_v1);
  2137. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2138. sde_encoder_control_te(drm_enc, true);
  2139. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2140. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2141. }
  2142. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2143. {
  2144. struct sde_kms *sde_kms;
  2145. void *dither_cfg = NULL;
  2146. int ret = 0, i = 0;
  2147. size_t len = 0;
  2148. enum sde_rm_topology_name topology;
  2149. struct drm_encoder *drm_enc;
  2150. struct msm_display_dsc_info *dsc = NULL;
  2151. struct sde_encoder_virt *sde_enc;
  2152. struct sde_hw_pingpong *hw_pp;
  2153. u32 bpp, bpc;
  2154. int num_lm;
  2155. if (!phys || !phys->connector || !phys->hw_pp ||
  2156. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2157. return;
  2158. sde_kms = sde_encoder_get_kms(phys->parent);
  2159. if (!sde_kms)
  2160. return;
  2161. topology = sde_connector_get_topology_name(phys->connector);
  2162. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2163. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2164. (phys->split_role == ENC_ROLE_SLAVE)))
  2165. return;
  2166. drm_enc = phys->parent;
  2167. sde_enc = to_sde_encoder_virt(drm_enc);
  2168. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2169. bpc = dsc->config.bits_per_component;
  2170. bpp = dsc->config.bits_per_pixel;
  2171. /* disable dither for 10 bpp or 10bpc dsc config */
  2172. if (bpp == 10 || bpc == 10) {
  2173. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2174. return;
  2175. }
  2176. ret = sde_connector_get_dither_cfg(phys->connector,
  2177. phys->connector->state, &dither_cfg,
  2178. &len, sde_enc->idle_pc_restore);
  2179. /* skip reg writes when return values are invalid or no data */
  2180. if (ret && ret == -ENODATA)
  2181. return;
  2182. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2183. for (i = 0; i < num_lm; i++) {
  2184. hw_pp = sde_enc->hw_pp[i];
  2185. phys->hw_pp->ops.setup_dither(hw_pp,
  2186. dither_cfg, len);
  2187. }
  2188. }
  2189. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2190. {
  2191. struct sde_encoder_virt *sde_enc = NULL;
  2192. int i;
  2193. if (!drm_enc) {
  2194. SDE_ERROR("invalid encoder\n");
  2195. return;
  2196. }
  2197. sde_enc = to_sde_encoder_virt(drm_enc);
  2198. if (!sde_enc->cur_master) {
  2199. SDE_DEBUG("virt encoder has no master\n");
  2200. return;
  2201. }
  2202. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2203. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2204. sde_enc->idle_pc_restore = true;
  2205. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2206. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2207. if (!phys)
  2208. continue;
  2209. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2210. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2211. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2212. phys->ops.restore(phys);
  2213. _sde_encoder_setup_dither(phys);
  2214. }
  2215. if (sde_enc->cur_master->ops.restore)
  2216. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2217. _sde_encoder_virt_enable_helper(drm_enc);
  2218. }
  2219. static void sde_encoder_off_work(struct kthread_work *work)
  2220. {
  2221. struct sde_encoder_virt *sde_enc = container_of(work,
  2222. struct sde_encoder_virt, delayed_off_work.work);
  2223. struct drm_encoder *drm_enc;
  2224. if (!sde_enc) {
  2225. SDE_ERROR("invalid sde encoder\n");
  2226. return;
  2227. }
  2228. drm_enc = &sde_enc->base;
  2229. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2230. sde_encoder_idle_request(drm_enc);
  2231. SDE_ATRACE_END("sde_encoder_off_work");
  2232. }
  2233. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2234. {
  2235. struct sde_encoder_virt *sde_enc = NULL;
  2236. int i, ret = 0;
  2237. struct msm_compression_info *comp_info = NULL;
  2238. struct drm_display_mode *cur_mode = NULL;
  2239. struct msm_display_info *disp_info;
  2240. if (!drm_enc || !drm_enc->crtc) {
  2241. SDE_ERROR("invalid encoder\n");
  2242. return;
  2243. }
  2244. sde_enc = to_sde_encoder_virt(drm_enc);
  2245. disp_info = &sde_enc->disp_info;
  2246. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2247. SDE_ERROR("power resource is not enabled\n");
  2248. return;
  2249. }
  2250. if (!sde_enc->crtc)
  2251. sde_enc->crtc = drm_enc->crtc;
  2252. comp_info = &sde_enc->mode_info.comp_info;
  2253. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2254. SDE_DEBUG_ENC(sde_enc, "\n");
  2255. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2256. sde_enc->cur_master = NULL;
  2257. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2258. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2259. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2260. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2261. sde_enc->cur_master = phys;
  2262. break;
  2263. }
  2264. }
  2265. if (!sde_enc->cur_master) {
  2266. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2267. return;
  2268. }
  2269. _sde_encoder_input_handler_register(drm_enc);
  2270. if ((drm_enc->crtc->state->connectors_changed &&
  2271. sde_encoder_in_clone_mode(drm_enc)) ||
  2272. !(msm_is_mode_seamless_vrr(cur_mode)
  2273. || msm_is_mode_seamless_dms(cur_mode)
  2274. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2275. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2276. sde_encoder_off_work);
  2277. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2278. if (ret) {
  2279. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2280. ret);
  2281. return;
  2282. }
  2283. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2284. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2285. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2286. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2287. if (!phys)
  2288. continue;
  2289. phys->comp_type = comp_info->comp_type;
  2290. phys->comp_ratio = comp_info->comp_ratio;
  2291. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2292. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2293. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2294. phys->dsc_extra_pclk_cycle_cnt =
  2295. comp_info->dsc_info.pclk_per_line;
  2296. phys->dsc_extra_disp_width =
  2297. comp_info->dsc_info.extra_width;
  2298. phys->dce_bytes_per_line =
  2299. comp_info->dsc_info.bytes_per_pkt *
  2300. comp_info->dsc_info.pkt_per_line;
  2301. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2302. phys->dce_bytes_per_line =
  2303. comp_info->vdc_info.bytes_per_pkt *
  2304. comp_info->vdc_info.pkt_per_line;
  2305. }
  2306. if (phys != sde_enc->cur_master) {
  2307. /**
  2308. * on DMS request, the encoder will be enabled
  2309. * already. Invoke restore to reconfigure the
  2310. * new mode.
  2311. */
  2312. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2313. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2314. phys->ops.restore)
  2315. phys->ops.restore(phys);
  2316. else if (phys->ops.enable)
  2317. phys->ops.enable(phys);
  2318. }
  2319. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2320. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2321. phys->ops.setup_misr(phys, true,
  2322. sde_enc->misr_frame_count);
  2323. }
  2324. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2325. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2326. sde_enc->cur_master->ops.restore)
  2327. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2328. else if (sde_enc->cur_master->ops.enable)
  2329. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2330. _sde_encoder_virt_enable_helper(drm_enc);
  2331. }
  2332. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2333. {
  2334. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2335. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2336. int i = 0;
  2337. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2338. if (sde_enc->phys_encs[i]) {
  2339. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2340. sde_enc->phys_encs[i]->connector = NULL;
  2341. }
  2342. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2343. }
  2344. sde_enc->cur_master = NULL;
  2345. /*
  2346. * clear the cached crtc in sde_enc on use case finish, after all the
  2347. * outstanding events and timers have been completed
  2348. */
  2349. sde_enc->crtc = NULL;
  2350. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2351. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2352. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2353. }
  2354. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2355. {
  2356. struct sde_encoder_virt *sde_enc = NULL;
  2357. struct sde_kms *sde_kms;
  2358. enum sde_intf_mode intf_mode;
  2359. int i = 0;
  2360. if (!drm_enc) {
  2361. SDE_ERROR("invalid encoder\n");
  2362. return;
  2363. } else if (!drm_enc->dev) {
  2364. SDE_ERROR("invalid dev\n");
  2365. return;
  2366. } else if (!drm_enc->dev->dev_private) {
  2367. SDE_ERROR("invalid dev_private\n");
  2368. return;
  2369. }
  2370. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2371. SDE_ERROR("power resource is not enabled\n");
  2372. return;
  2373. }
  2374. sde_enc = to_sde_encoder_virt(drm_enc);
  2375. SDE_DEBUG_ENC(sde_enc, "\n");
  2376. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2377. if (!sde_kms)
  2378. return;
  2379. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2380. SDE_EVT32(DRMID(drm_enc));
  2381. /* wait for idle */
  2382. if (!sde_encoder_in_clone_mode(drm_enc))
  2383. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2384. _sde_encoder_input_handler_unregister(drm_enc);
  2385. /*
  2386. * For primary command mode and video mode encoders, execute the
  2387. * resource control pre-stop operations before the physical encoders
  2388. * are disabled, to allow the rsc to transition its states properly.
  2389. *
  2390. * For other encoder types, rsc should not be enabled until after
  2391. * they have been fully disabled, so delay the pre-stop operations
  2392. * until after the physical disable calls have returned.
  2393. */
  2394. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2395. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2396. sde_encoder_resource_control(drm_enc,
  2397. SDE_ENC_RC_EVENT_PRE_STOP);
  2398. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2399. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2400. if (phys && phys->ops.disable)
  2401. phys->ops.disable(phys);
  2402. }
  2403. } else {
  2404. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2405. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2406. if (phys && phys->ops.disable)
  2407. phys->ops.disable(phys);
  2408. }
  2409. sde_encoder_resource_control(drm_enc,
  2410. SDE_ENC_RC_EVENT_PRE_STOP);
  2411. }
  2412. /*
  2413. * disable dce after the transfer is complete (for command mode)
  2414. * and after physical encoder is disabled, to make sure timing
  2415. * engine is already disabled (for video mode).
  2416. */
  2417. if (!sde_in_trusted_vm(sde_kms))
  2418. sde_encoder_dce_disable(sde_enc);
  2419. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2420. if (!sde_encoder_in_clone_mode(drm_enc))
  2421. sde_encoder_virt_reset(drm_enc);
  2422. }
  2423. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2424. struct sde_encoder_phys_wb *wb_enc)
  2425. {
  2426. struct sde_encoder_virt *sde_enc;
  2427. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2428. struct sde_ctl_flush_cfg cfg;
  2429. ctl->ops.reset(ctl);
  2430. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2431. if (wb_enc) {
  2432. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2433. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2434. false, phys_enc->hw_pp->idx);
  2435. if (ctl->ops.update_bitmask)
  2436. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2437. wb_enc->hw_wb->idx, true);
  2438. }
  2439. } else {
  2440. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2441. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2442. phys_enc->hw_intf, false,
  2443. phys_enc->hw_pp->idx);
  2444. if (ctl->ops.update_bitmask)
  2445. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2446. phys_enc->hw_intf->idx, true);
  2447. }
  2448. }
  2449. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2450. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2451. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2452. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2453. phys_enc->hw_pp->merge_3d->idx, true);
  2454. }
  2455. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2456. phys_enc->hw_pp) {
  2457. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2458. false, phys_enc->hw_pp->idx);
  2459. if (ctl->ops.update_bitmask)
  2460. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2461. phys_enc->hw_cdm->idx, true);
  2462. }
  2463. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2464. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2465. ctl->ops.reset_post_disable)
  2466. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2467. phys_enc->hw_pp->merge_3d ?
  2468. phys_enc->hw_pp->merge_3d->idx : 0);
  2469. ctl->ops.get_pending_flush(ctl, &cfg);
  2470. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2471. ctl->ops.trigger_flush(ctl);
  2472. ctl->ops.trigger_start(ctl);
  2473. ctl->ops.clear_pending_flush(ctl);
  2474. }
  2475. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2476. enum sde_intf_type type, u32 controller_id)
  2477. {
  2478. int i = 0;
  2479. for (i = 0; i < catalog->intf_count; i++) {
  2480. if (catalog->intf[i].type == type
  2481. && catalog->intf[i].controller_id == controller_id) {
  2482. return catalog->intf[i].id;
  2483. }
  2484. }
  2485. return INTF_MAX;
  2486. }
  2487. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2488. enum sde_intf_type type, u32 controller_id)
  2489. {
  2490. if (controller_id < catalog->wb_count)
  2491. return catalog->wb[controller_id].id;
  2492. return WB_MAX;
  2493. }
  2494. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2495. struct drm_crtc *crtc)
  2496. {
  2497. struct sde_hw_uidle *uidle;
  2498. struct sde_uidle_cntr cntr;
  2499. struct sde_uidle_status status;
  2500. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2501. pr_err("invalid params %d %d\n",
  2502. !sde_kms, !crtc);
  2503. return;
  2504. }
  2505. /* check if perf counters are enabled and setup */
  2506. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2507. return;
  2508. uidle = sde_kms->hw_uidle;
  2509. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2510. && uidle->ops.uidle_get_status) {
  2511. uidle->ops.uidle_get_status(uidle, &status);
  2512. trace_sde_perf_uidle_status(
  2513. crtc->base.id,
  2514. status.uidle_danger_status_0,
  2515. status.uidle_danger_status_1,
  2516. status.uidle_safe_status_0,
  2517. status.uidle_safe_status_1,
  2518. status.uidle_idle_status_0,
  2519. status.uidle_idle_status_1,
  2520. status.uidle_fal_status_0,
  2521. status.uidle_fal_status_1,
  2522. status.uidle_status,
  2523. status.uidle_en_fal10);
  2524. }
  2525. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2526. && uidle->ops.uidle_get_cntr) {
  2527. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2528. trace_sde_perf_uidle_cntr(
  2529. crtc->base.id,
  2530. cntr.fal1_gate_cntr,
  2531. cntr.fal10_gate_cntr,
  2532. cntr.fal_wait_gate_cntr,
  2533. cntr.fal1_num_transitions_cntr,
  2534. cntr.fal10_num_transitions_cntr,
  2535. cntr.min_gate_cntr,
  2536. cntr.max_gate_cntr);
  2537. }
  2538. }
  2539. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2540. struct sde_encoder_phys *phy_enc)
  2541. {
  2542. struct sde_encoder_virt *sde_enc = NULL;
  2543. unsigned long lock_flags;
  2544. if (!drm_enc || !phy_enc)
  2545. return;
  2546. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2547. sde_enc = to_sde_encoder_virt(drm_enc);
  2548. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2549. if (sde_enc->crtc_vblank_cb)
  2550. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2551. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2552. if (phy_enc->sde_kms &&
  2553. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2554. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2555. atomic_inc(&phy_enc->vsync_cnt);
  2556. SDE_ATRACE_END("encoder_vblank_callback");
  2557. }
  2558. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2559. struct sde_encoder_phys *phy_enc)
  2560. {
  2561. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2562. if (!phy_enc)
  2563. return;
  2564. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2565. atomic_inc(&phy_enc->underrun_cnt);
  2566. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2567. if (sde_enc->cur_master &&
  2568. sde_enc->cur_master->ops.get_underrun_line_count)
  2569. sde_enc->cur_master->ops.get_underrun_line_count(
  2570. sde_enc->cur_master);
  2571. trace_sde_encoder_underrun(DRMID(drm_enc),
  2572. atomic_read(&phy_enc->underrun_cnt));
  2573. SDE_DBG_CTRL("stop_ftrace");
  2574. SDE_DBG_CTRL("panic_underrun");
  2575. SDE_ATRACE_END("encoder_underrun_callback");
  2576. }
  2577. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2578. void (*vbl_cb)(void *), void *vbl_data)
  2579. {
  2580. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2581. unsigned long lock_flags;
  2582. bool enable;
  2583. int i;
  2584. enable = vbl_cb ? true : false;
  2585. if (!drm_enc) {
  2586. SDE_ERROR("invalid encoder\n");
  2587. return;
  2588. }
  2589. SDE_DEBUG_ENC(sde_enc, "\n");
  2590. SDE_EVT32(DRMID(drm_enc), enable);
  2591. if (sde_encoder_in_clone_mode(drm_enc)) {
  2592. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  2593. return;
  2594. }
  2595. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2596. sde_enc->crtc_vblank_cb = vbl_cb;
  2597. sde_enc->crtc_vblank_cb_data = vbl_data;
  2598. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2599. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2600. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2601. if (phys && phys->ops.control_vblank_irq)
  2602. phys->ops.control_vblank_irq(phys, enable);
  2603. }
  2604. sde_enc->vblank_enabled = enable;
  2605. }
  2606. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2607. void (*frame_event_cb)(void *, u32 event),
  2608. struct drm_crtc *crtc)
  2609. {
  2610. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2611. unsigned long lock_flags;
  2612. bool enable;
  2613. enable = frame_event_cb ? true : false;
  2614. if (!drm_enc) {
  2615. SDE_ERROR("invalid encoder\n");
  2616. return;
  2617. }
  2618. SDE_DEBUG_ENC(sde_enc, "\n");
  2619. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2620. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2621. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2622. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2623. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2624. }
  2625. static void sde_encoder_frame_done_callback(
  2626. struct drm_encoder *drm_enc,
  2627. struct sde_encoder_phys *ready_phys, u32 event)
  2628. {
  2629. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2630. unsigned int i;
  2631. bool trigger = true;
  2632. bool is_cmd_mode = false;
  2633. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2634. if (!drm_enc || !sde_enc->cur_master) {
  2635. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2636. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2637. return;
  2638. }
  2639. sde_enc->crtc_frame_event_cb_data.connector =
  2640. sde_enc->cur_master->connector;
  2641. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2642. is_cmd_mode = true;
  2643. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2644. | SDE_ENCODER_FRAME_EVENT_ERROR
  2645. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2646. if (ready_phys->connector)
  2647. topology = sde_connector_get_topology_name(
  2648. ready_phys->connector);
  2649. /* One of the physical encoders has become idle */
  2650. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2651. if (sde_enc->phys_encs[i] == ready_phys) {
  2652. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2653. atomic_read(&sde_enc->frame_done_cnt[i]));
  2654. if (!atomic_add_unless(
  2655. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2656. SDE_EVT32(DRMID(drm_enc), event,
  2657. ready_phys->intf_idx,
  2658. SDE_EVTLOG_ERROR);
  2659. SDE_ERROR_ENC(sde_enc,
  2660. "intf idx:%d, event:%d\n",
  2661. ready_phys->intf_idx, event);
  2662. return;
  2663. }
  2664. }
  2665. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2666. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2667. trigger = false;
  2668. }
  2669. if (trigger) {
  2670. if (sde_enc->crtc_frame_event_cb)
  2671. sde_enc->crtc_frame_event_cb(
  2672. &sde_enc->crtc_frame_event_cb_data,
  2673. event);
  2674. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2675. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2676. -1, 0);
  2677. }
  2678. } else if (sde_enc->crtc_frame_event_cb) {
  2679. sde_enc->crtc_frame_event_cb(
  2680. &sde_enc->crtc_frame_event_cb_data, event);
  2681. }
  2682. }
  2683. static void sde_encoder_get_qsync_fps_callback(
  2684. struct drm_encoder *drm_enc,
  2685. u32 *qsync_fps, u32 vrr_fps)
  2686. {
  2687. struct msm_display_info *disp_info;
  2688. struct sde_encoder_virt *sde_enc;
  2689. int rc = 0;
  2690. struct sde_connector *sde_conn;
  2691. if (!qsync_fps)
  2692. return;
  2693. *qsync_fps = 0;
  2694. if (!drm_enc) {
  2695. SDE_ERROR("invalid drm encoder\n");
  2696. return;
  2697. }
  2698. sde_enc = to_sde_encoder_virt(drm_enc);
  2699. disp_info = &sde_enc->disp_info;
  2700. *qsync_fps = disp_info->qsync_min_fps;
  2701. /**
  2702. * If "dsi-supported-qsync-min-fps-list" is defined, get
  2703. * the qsync min fps corresponding to the fps in dfps list
  2704. */
  2705. if (disp_info->has_qsync_min_fps_list) {
  2706. if (!sde_enc->cur_master ||
  2707. !(sde_enc->disp_info.capabilities &
  2708. MSM_DISPLAY_CAP_VID_MODE)) {
  2709. SDE_ERROR("invalid qsync settings %b\n",
  2710. !sde_enc->cur_master);
  2711. return;
  2712. }
  2713. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2714. if (sde_conn->ops.get_qsync_min_fps)
  2715. rc = sde_conn->ops.get_qsync_min_fps(sde_conn->display,
  2716. vrr_fps);
  2717. if (rc <= 0) {
  2718. SDE_ERROR("invalid qsync min fps %d\n", rc);
  2719. return;
  2720. }
  2721. *qsync_fps = rc;
  2722. }
  2723. }
  2724. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2725. {
  2726. struct sde_encoder_virt *sde_enc;
  2727. if (!drm_enc) {
  2728. SDE_ERROR("invalid drm encoder\n");
  2729. return -EINVAL;
  2730. }
  2731. sde_enc = to_sde_encoder_virt(drm_enc);
  2732. sde_encoder_resource_control(&sde_enc->base,
  2733. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2734. return 0;
  2735. }
  2736. /**
  2737. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2738. * drm_enc: Pointer to drm encoder structure
  2739. * phys: Pointer to physical encoder structure
  2740. * extra_flush: Additional bit mask to include in flush trigger
  2741. * config_changed: if true new config is applied, avoid increment of retire
  2742. * count if false
  2743. */
  2744. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2745. struct sde_encoder_phys *phys,
  2746. struct sde_ctl_flush_cfg *extra_flush,
  2747. bool config_changed)
  2748. {
  2749. struct sde_hw_ctl *ctl;
  2750. unsigned long lock_flags;
  2751. struct sde_encoder_virt *sde_enc;
  2752. int pend_ret_fence_cnt;
  2753. struct sde_connector *c_conn;
  2754. if (!drm_enc || !phys) {
  2755. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2756. !drm_enc, !phys);
  2757. return;
  2758. }
  2759. sde_enc = to_sde_encoder_virt(drm_enc);
  2760. c_conn = to_sde_connector(phys->connector);
  2761. if (!phys->hw_pp) {
  2762. SDE_ERROR("invalid pingpong hw\n");
  2763. return;
  2764. }
  2765. ctl = phys->hw_ctl;
  2766. if (!ctl || !phys->ops.trigger_flush) {
  2767. SDE_ERROR("missing ctl/trigger cb\n");
  2768. return;
  2769. }
  2770. if (phys->split_role == ENC_ROLE_SKIP) {
  2771. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2772. "skip flush pp%d ctl%d\n",
  2773. phys->hw_pp->idx - PINGPONG_0,
  2774. ctl->idx - CTL_0);
  2775. return;
  2776. }
  2777. /* update pending counts and trigger kickoff ctl flush atomically */
  2778. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2779. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  2780. atomic_inc(&phys->pending_retire_fence_cnt);
  2781. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2782. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2783. ctl->ops.update_bitmask) {
  2784. /* perform peripheral flush on every frame update for dp dsc */
  2785. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2786. phys->comp_ratio && c_conn->ops.update_pps) {
  2787. c_conn->ops.update_pps(phys->connector, NULL,
  2788. c_conn->display);
  2789. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2790. phys->hw_intf->idx, 1);
  2791. }
  2792. if (sde_enc->dynamic_hdr_updated)
  2793. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2794. phys->hw_intf->idx, 1);
  2795. }
  2796. if ((extra_flush && extra_flush->pending_flush_mask)
  2797. && ctl->ops.update_pending_flush)
  2798. ctl->ops.update_pending_flush(ctl, extra_flush);
  2799. phys->ops.trigger_flush(phys);
  2800. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2801. if (ctl->ops.get_pending_flush) {
  2802. struct sde_ctl_flush_cfg pending_flush = {0,};
  2803. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2804. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2805. ctl->idx - CTL_0,
  2806. pending_flush.pending_flush_mask,
  2807. pend_ret_fence_cnt);
  2808. } else {
  2809. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2810. ctl->idx - CTL_0,
  2811. pend_ret_fence_cnt);
  2812. }
  2813. }
  2814. /**
  2815. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2816. * phys: Pointer to physical encoder structure
  2817. */
  2818. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2819. {
  2820. struct sde_hw_ctl *ctl;
  2821. struct sde_encoder_virt *sde_enc;
  2822. if (!phys) {
  2823. SDE_ERROR("invalid argument(s)\n");
  2824. return;
  2825. }
  2826. if (!phys->hw_pp) {
  2827. SDE_ERROR("invalid pingpong hw\n");
  2828. return;
  2829. }
  2830. if (!phys->parent) {
  2831. SDE_ERROR("invalid parent\n");
  2832. return;
  2833. }
  2834. /* avoid ctrl start for encoder in clone mode */
  2835. if (phys->in_clone_mode)
  2836. return;
  2837. ctl = phys->hw_ctl;
  2838. sde_enc = to_sde_encoder_virt(phys->parent);
  2839. if (phys->split_role == ENC_ROLE_SKIP) {
  2840. SDE_DEBUG_ENC(sde_enc,
  2841. "skip start pp%d ctl%d\n",
  2842. phys->hw_pp->idx - PINGPONG_0,
  2843. ctl->idx - CTL_0);
  2844. return;
  2845. }
  2846. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2847. phys->ops.trigger_start(phys);
  2848. }
  2849. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2850. {
  2851. struct sde_hw_ctl *ctl;
  2852. if (!phys_enc) {
  2853. SDE_ERROR("invalid encoder\n");
  2854. return;
  2855. }
  2856. ctl = phys_enc->hw_ctl;
  2857. if (ctl && ctl->ops.trigger_flush)
  2858. ctl->ops.trigger_flush(ctl);
  2859. }
  2860. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2861. {
  2862. struct sde_hw_ctl *ctl;
  2863. if (!phys_enc) {
  2864. SDE_ERROR("invalid encoder\n");
  2865. return;
  2866. }
  2867. ctl = phys_enc->hw_ctl;
  2868. if (ctl && ctl->ops.trigger_start) {
  2869. ctl->ops.trigger_start(ctl);
  2870. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2871. }
  2872. }
  2873. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2874. {
  2875. struct sde_encoder_virt *sde_enc;
  2876. struct sde_connector *sde_con;
  2877. void *sde_con_disp;
  2878. struct sde_hw_ctl *ctl;
  2879. int rc;
  2880. if (!phys_enc) {
  2881. SDE_ERROR("invalid encoder\n");
  2882. return;
  2883. }
  2884. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2885. ctl = phys_enc->hw_ctl;
  2886. if (!ctl || !ctl->ops.reset)
  2887. return;
  2888. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2889. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2890. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2891. phys_enc->connector) {
  2892. sde_con = to_sde_connector(phys_enc->connector);
  2893. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2894. if (sde_con->ops.soft_reset) {
  2895. rc = sde_con->ops.soft_reset(sde_con_disp);
  2896. if (rc) {
  2897. SDE_ERROR_ENC(sde_enc,
  2898. "connector soft reset failure\n");
  2899. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2900. "panic");
  2901. }
  2902. }
  2903. }
  2904. phys_enc->enable_state = SDE_ENC_ENABLED;
  2905. }
  2906. /**
  2907. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2908. * Iterate through the physical encoders and perform consolidated flush
  2909. * and/or control start triggering as needed. This is done in the virtual
  2910. * encoder rather than the individual physical ones in order to handle
  2911. * use cases that require visibility into multiple physical encoders at
  2912. * a time.
  2913. * sde_enc: Pointer to virtual encoder structure
  2914. * config_changed: if true new config is applied. Avoid regdma_flush and
  2915. * incrementing the retire count if false.
  2916. */
  2917. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  2918. bool config_changed)
  2919. {
  2920. struct sde_hw_ctl *ctl;
  2921. uint32_t i;
  2922. struct sde_ctl_flush_cfg pending_flush = {0,};
  2923. u32 pending_kickoff_cnt;
  2924. struct msm_drm_private *priv = NULL;
  2925. struct sde_kms *sde_kms = NULL;
  2926. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2927. bool is_regdma_blocking = false, is_vid_mode = false;
  2928. struct sde_crtc *sde_crtc;
  2929. if (!sde_enc) {
  2930. SDE_ERROR("invalid encoder\n");
  2931. return;
  2932. }
  2933. sde_crtc = to_sde_crtc(sde_enc->crtc);
  2934. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2935. is_vid_mode = true;
  2936. is_regdma_blocking = (is_vid_mode ||
  2937. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2938. /* don't perform flush/start operations for slave encoders */
  2939. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2940. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2941. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2942. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2943. continue;
  2944. ctl = phys->hw_ctl;
  2945. if (!ctl)
  2946. continue;
  2947. if (phys->connector)
  2948. topology = sde_connector_get_topology_name(
  2949. phys->connector);
  2950. if (!phys->ops.needs_single_flush ||
  2951. !phys->ops.needs_single_flush(phys)) {
  2952. if (config_changed && ctl->ops.reg_dma_flush)
  2953. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2954. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  2955. config_changed);
  2956. } else if (ctl->ops.get_pending_flush) {
  2957. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2958. }
  2959. }
  2960. /* for split flush, combine pending flush masks and send to master */
  2961. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2962. ctl = sde_enc->cur_master->hw_ctl;
  2963. if (config_changed && ctl->ops.reg_dma_flush)
  2964. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2965. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2966. &pending_flush,
  2967. config_changed);
  2968. }
  2969. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2970. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2971. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2972. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2973. continue;
  2974. if (!phys->ops.needs_single_flush ||
  2975. !phys->ops.needs_single_flush(phys)) {
  2976. pending_kickoff_cnt =
  2977. sde_encoder_phys_inc_pending(phys);
  2978. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  2979. } else {
  2980. pending_kickoff_cnt =
  2981. sde_encoder_phys_inc_pending(phys);
  2982. SDE_EVT32(pending_kickoff_cnt,
  2983. pending_flush.pending_flush_mask,
  2984. SDE_EVTLOG_FUNC_CASE2);
  2985. }
  2986. }
  2987. if (sde_enc->misr_enable)
  2988. sde_encoder_misr_configure(&sde_enc->base, true,
  2989. sde_enc->misr_frame_count);
  2990. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  2991. if (crtc_misr_info.misr_enable && sde_crtc &&
  2992. sde_crtc->misr_reconfigure) {
  2993. sde_crtc_misr_setup(sde_enc->crtc, true,
  2994. crtc_misr_info.misr_frame_count);
  2995. sde_crtc->misr_reconfigure = false;
  2996. }
  2997. _sde_encoder_trigger_start(sde_enc->cur_master);
  2998. if (sde_enc->elevated_ahb_vote) {
  2999. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3000. priv = sde_enc->base.dev->dev_private;
  3001. if (sde_kms != NULL) {
  3002. sde_power_scale_reg_bus(&priv->phandle,
  3003. VOTE_INDEX_LOW,
  3004. false);
  3005. }
  3006. sde_enc->elevated_ahb_vote = false;
  3007. }
  3008. }
  3009. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3010. struct drm_encoder *drm_enc,
  3011. unsigned long *affected_displays,
  3012. int num_active_phys)
  3013. {
  3014. struct sde_encoder_virt *sde_enc;
  3015. struct sde_encoder_phys *master;
  3016. enum sde_rm_topology_name topology;
  3017. bool is_right_only;
  3018. if (!drm_enc || !affected_displays)
  3019. return;
  3020. sde_enc = to_sde_encoder_virt(drm_enc);
  3021. master = sde_enc->cur_master;
  3022. if (!master || !master->connector)
  3023. return;
  3024. topology = sde_connector_get_topology_name(master->connector);
  3025. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3026. return;
  3027. /*
  3028. * For pingpong split, the slave pingpong won't generate IRQs. For
  3029. * right-only updates, we can't swap pingpongs, or simply swap the
  3030. * master/slave assignment, we actually have to swap the interfaces
  3031. * so that the master physical encoder will use a pingpong/interface
  3032. * that generates irqs on which to wait.
  3033. */
  3034. is_right_only = !test_bit(0, affected_displays) &&
  3035. test_bit(1, affected_displays);
  3036. if (is_right_only && !sde_enc->intfs_swapped) {
  3037. /* right-only update swap interfaces */
  3038. swap(sde_enc->phys_encs[0]->intf_idx,
  3039. sde_enc->phys_encs[1]->intf_idx);
  3040. sde_enc->intfs_swapped = true;
  3041. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3042. /* left-only or full update, swap back */
  3043. swap(sde_enc->phys_encs[0]->intf_idx,
  3044. sde_enc->phys_encs[1]->intf_idx);
  3045. sde_enc->intfs_swapped = false;
  3046. }
  3047. SDE_DEBUG_ENC(sde_enc,
  3048. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3049. is_right_only, sde_enc->intfs_swapped,
  3050. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3051. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3052. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3053. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3054. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3055. *affected_displays);
  3056. /* ppsplit always uses master since ppslave invalid for irqs*/
  3057. if (num_active_phys == 1)
  3058. *affected_displays = BIT(0);
  3059. }
  3060. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3061. struct sde_encoder_kickoff_params *params)
  3062. {
  3063. struct sde_encoder_virt *sde_enc;
  3064. struct sde_encoder_phys *phys;
  3065. int i, num_active_phys;
  3066. bool master_assigned = false;
  3067. if (!drm_enc || !params)
  3068. return;
  3069. sde_enc = to_sde_encoder_virt(drm_enc);
  3070. if (sde_enc->num_phys_encs <= 1)
  3071. return;
  3072. /* count bits set */
  3073. num_active_phys = hweight_long(params->affected_displays);
  3074. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3075. params->affected_displays, num_active_phys);
  3076. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3077. num_active_phys);
  3078. /* for left/right only update, ppsplit master switches interface */
  3079. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3080. &params->affected_displays, num_active_phys);
  3081. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3082. enum sde_enc_split_role prv_role, new_role;
  3083. bool active = false;
  3084. phys = sde_enc->phys_encs[i];
  3085. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3086. continue;
  3087. active = test_bit(i, &params->affected_displays);
  3088. prv_role = phys->split_role;
  3089. if (active && num_active_phys == 1)
  3090. new_role = ENC_ROLE_SOLO;
  3091. else if (active && !master_assigned)
  3092. new_role = ENC_ROLE_MASTER;
  3093. else if (active)
  3094. new_role = ENC_ROLE_SLAVE;
  3095. else
  3096. new_role = ENC_ROLE_SKIP;
  3097. phys->ops.update_split_role(phys, new_role);
  3098. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3099. sde_enc->cur_master = phys;
  3100. master_assigned = true;
  3101. }
  3102. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3103. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3104. phys->split_role, active);
  3105. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3106. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3107. phys->split_role, active, num_active_phys);
  3108. }
  3109. }
  3110. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3111. {
  3112. struct sde_encoder_virt *sde_enc;
  3113. struct msm_display_info *disp_info;
  3114. if (!drm_enc) {
  3115. SDE_ERROR("invalid encoder\n");
  3116. return false;
  3117. }
  3118. sde_enc = to_sde_encoder_virt(drm_enc);
  3119. disp_info = &sde_enc->disp_info;
  3120. return (disp_info->curr_panel_mode == mode);
  3121. }
  3122. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3123. {
  3124. struct sde_encoder_virt *sde_enc;
  3125. struct sde_encoder_phys *phys;
  3126. unsigned int i;
  3127. struct sde_hw_ctl *ctl;
  3128. if (!drm_enc) {
  3129. SDE_ERROR("invalid encoder\n");
  3130. return;
  3131. }
  3132. sde_enc = to_sde_encoder_virt(drm_enc);
  3133. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3134. phys = sde_enc->phys_encs[i];
  3135. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3136. sde_encoder_check_curr_mode(drm_enc,
  3137. MSM_DISPLAY_CMD_MODE)) {
  3138. ctl = phys->hw_ctl;
  3139. if (ctl->ops.trigger_pending)
  3140. /* update only for command mode primary ctl */
  3141. ctl->ops.trigger_pending(ctl);
  3142. }
  3143. }
  3144. sde_enc->idle_pc_restore = false;
  3145. }
  3146. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3147. {
  3148. struct sde_encoder_virt *sde_enc = container_of(work,
  3149. struct sde_encoder_virt, esd_trigger_work);
  3150. if (!sde_enc) {
  3151. SDE_ERROR("invalid sde encoder\n");
  3152. return;
  3153. }
  3154. sde_encoder_resource_control(&sde_enc->base,
  3155. SDE_ENC_RC_EVENT_KICKOFF);
  3156. }
  3157. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3158. {
  3159. struct sde_encoder_virt *sde_enc = container_of(work,
  3160. struct sde_encoder_virt, input_event_work);
  3161. if (!sde_enc) {
  3162. SDE_ERROR("invalid sde encoder\n");
  3163. return;
  3164. }
  3165. sde_encoder_resource_control(&sde_enc->base,
  3166. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3167. }
  3168. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3169. {
  3170. struct sde_encoder_virt *sde_enc = container_of(work,
  3171. struct sde_encoder_virt, early_wakeup_work);
  3172. if (!sde_enc) {
  3173. SDE_ERROR("invalid sde encoder\n");
  3174. return;
  3175. }
  3176. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3177. sde_encoder_resource_control(&sde_enc->base,
  3178. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3179. SDE_ATRACE_END("encoder_early_wakeup");
  3180. }
  3181. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3182. {
  3183. struct sde_encoder_virt *sde_enc = NULL;
  3184. struct msm_drm_thread *disp_thread = NULL;
  3185. struct msm_drm_private *priv = NULL;
  3186. priv = drm_enc->dev->dev_private;
  3187. sde_enc = to_sde_encoder_virt(drm_enc);
  3188. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3189. SDE_DEBUG_ENC(sde_enc,
  3190. "should only early wake up command mode display\n");
  3191. return;
  3192. }
  3193. if (!sde_enc->crtc || (sde_enc->crtc->index
  3194. >= ARRAY_SIZE(priv->event_thread))) {
  3195. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3196. sde_enc->crtc == NULL,
  3197. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3198. return;
  3199. }
  3200. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3201. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3202. kthread_queue_work(&disp_thread->worker,
  3203. &sde_enc->early_wakeup_work);
  3204. SDE_ATRACE_END("queue_early_wakeup_work");
  3205. }
  3206. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3207. {
  3208. static const uint64_t timeout_us = 50000;
  3209. static const uint64_t sleep_us = 20;
  3210. struct sde_encoder_virt *sde_enc;
  3211. ktime_t cur_ktime, exp_ktime;
  3212. uint32_t line_count, tmp, i;
  3213. if (!drm_enc) {
  3214. SDE_ERROR("invalid encoder\n");
  3215. return -EINVAL;
  3216. }
  3217. sde_enc = to_sde_encoder_virt(drm_enc);
  3218. if (!sde_enc->cur_master ||
  3219. !sde_enc->cur_master->ops.get_line_count) {
  3220. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3221. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3222. return -EINVAL;
  3223. }
  3224. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3225. line_count = sde_enc->cur_master->ops.get_line_count(
  3226. sde_enc->cur_master);
  3227. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3228. tmp = line_count;
  3229. line_count = sde_enc->cur_master->ops.get_line_count(
  3230. sde_enc->cur_master);
  3231. if (line_count < tmp) {
  3232. SDE_EVT32(DRMID(drm_enc), line_count);
  3233. return 0;
  3234. }
  3235. cur_ktime = ktime_get();
  3236. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3237. break;
  3238. usleep_range(sleep_us / 2, sleep_us);
  3239. }
  3240. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3241. return -ETIMEDOUT;
  3242. }
  3243. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3244. {
  3245. struct drm_encoder *drm_enc;
  3246. struct sde_rm_hw_iter rm_iter;
  3247. bool lm_valid = false;
  3248. bool intf_valid = false;
  3249. if (!phys_enc || !phys_enc->parent) {
  3250. SDE_ERROR("invalid encoder\n");
  3251. return -EINVAL;
  3252. }
  3253. drm_enc = phys_enc->parent;
  3254. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3255. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3256. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3257. phys_enc->has_intf_te)) {
  3258. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3259. SDE_HW_BLK_INTF);
  3260. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3261. struct sde_hw_intf *hw_intf =
  3262. (struct sde_hw_intf *)rm_iter.hw;
  3263. if (!hw_intf)
  3264. continue;
  3265. if (phys_enc->hw_ctl->ops.update_bitmask)
  3266. phys_enc->hw_ctl->ops.update_bitmask(
  3267. phys_enc->hw_ctl,
  3268. SDE_HW_FLUSH_INTF,
  3269. hw_intf->idx, 1);
  3270. intf_valid = true;
  3271. }
  3272. if (!intf_valid) {
  3273. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3274. "intf not found to flush\n");
  3275. return -EFAULT;
  3276. }
  3277. } else {
  3278. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3279. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3280. struct sde_hw_mixer *hw_lm =
  3281. (struct sde_hw_mixer *)rm_iter.hw;
  3282. if (!hw_lm)
  3283. continue;
  3284. /* update LM flush for HW without INTF TE */
  3285. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3286. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3287. phys_enc->hw_ctl,
  3288. hw_lm->idx, 1);
  3289. lm_valid = true;
  3290. }
  3291. if (!lm_valid) {
  3292. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3293. "lm not found to flush\n");
  3294. return -EFAULT;
  3295. }
  3296. }
  3297. return 0;
  3298. }
  3299. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3300. struct sde_encoder_virt *sde_enc)
  3301. {
  3302. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3303. struct sde_hw_mdp *mdptop = NULL;
  3304. sde_enc->dynamic_hdr_updated = false;
  3305. if (sde_enc->cur_master) {
  3306. mdptop = sde_enc->cur_master->hw_mdptop;
  3307. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3308. sde_enc->cur_master->connector);
  3309. }
  3310. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3311. return;
  3312. if (mdptop->ops.set_hdr_plus_metadata) {
  3313. sde_enc->dynamic_hdr_updated = true;
  3314. mdptop->ops.set_hdr_plus_metadata(
  3315. mdptop, dhdr_meta->dynamic_hdr_payload,
  3316. dhdr_meta->dynamic_hdr_payload_size,
  3317. sde_enc->cur_master->intf_idx == INTF_0 ?
  3318. 0 : 1);
  3319. }
  3320. }
  3321. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3322. {
  3323. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3324. struct sde_encoder_phys *phys;
  3325. int i;
  3326. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3327. phys = sde_enc->phys_encs[i];
  3328. if (phys && phys->ops.hw_reset)
  3329. phys->ops.hw_reset(phys);
  3330. }
  3331. }
  3332. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3333. struct sde_encoder_kickoff_params *params)
  3334. {
  3335. struct sde_encoder_virt *sde_enc;
  3336. struct sde_encoder_phys *phys;
  3337. struct sde_kms *sde_kms = NULL;
  3338. struct sde_crtc *sde_crtc;
  3339. bool needs_hw_reset = false, is_cmd_mode;
  3340. int i, rc, ret = 0;
  3341. struct msm_display_info *disp_info;
  3342. if (!drm_enc || !params || !drm_enc->dev ||
  3343. !drm_enc->dev->dev_private) {
  3344. SDE_ERROR("invalid args\n");
  3345. return -EINVAL;
  3346. }
  3347. sde_enc = to_sde_encoder_virt(drm_enc);
  3348. sde_kms = sde_encoder_get_kms(drm_enc);
  3349. if (!sde_kms)
  3350. return -EINVAL;
  3351. disp_info = &sde_enc->disp_info;
  3352. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3353. SDE_DEBUG_ENC(sde_enc, "\n");
  3354. SDE_EVT32(DRMID(drm_enc));
  3355. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3356. MSM_DISPLAY_CMD_MODE);
  3357. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3358. && is_cmd_mode)
  3359. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3360. sde_enc->cur_master->connector->state,
  3361. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3362. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3363. /* prepare for next kickoff, may include waiting on previous kickoff */
  3364. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3365. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3366. phys = sde_enc->phys_encs[i];
  3367. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3368. params->recovery_events_enabled =
  3369. sde_enc->recovery_events_enabled;
  3370. if (phys) {
  3371. if (phys->ops.prepare_for_kickoff) {
  3372. rc = phys->ops.prepare_for_kickoff(
  3373. phys, params);
  3374. if (rc)
  3375. ret = rc;
  3376. }
  3377. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3378. needs_hw_reset = true;
  3379. _sde_encoder_setup_dither(phys);
  3380. if (sde_enc->cur_master &&
  3381. sde_connector_is_qsync_updated(
  3382. sde_enc->cur_master->connector)) {
  3383. _helper_flush_qsync(phys);
  3384. if (is_cmd_mode)
  3385. _sde_encoder_update_rsc_client(drm_enc,
  3386. true);
  3387. }
  3388. }
  3389. }
  3390. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3391. if (rc) {
  3392. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3393. ret = rc;
  3394. goto end;
  3395. }
  3396. /* if any phys needs reset, reset all phys, in-order */
  3397. if (needs_hw_reset)
  3398. sde_encoder_needs_hw_reset(drm_enc);
  3399. _sde_encoder_update_master(drm_enc, params);
  3400. _sde_encoder_update_roi(drm_enc);
  3401. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3402. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3403. if (rc) {
  3404. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3405. sde_enc->cur_master->connector->base.id,
  3406. rc);
  3407. ret = rc;
  3408. }
  3409. }
  3410. if (sde_enc->cur_master &&
  3411. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3412. !sde_enc->cur_master->cont_splash_enabled)) {
  3413. rc = sde_encoder_dce_setup(sde_enc, params);
  3414. if (rc) {
  3415. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3416. ret = rc;
  3417. }
  3418. }
  3419. sde_encoder_dce_flush(sde_enc);
  3420. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3421. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3422. sde_enc->cur_master, sde_kms->qdss_enabled);
  3423. end:
  3424. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3425. return ret;
  3426. }
  3427. /**
  3428. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3429. * with the specified encoder, and unstage all pipes from it
  3430. * @encoder: encoder pointer
  3431. * Returns: 0 on success
  3432. */
  3433. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3434. {
  3435. struct sde_encoder_virt *sde_enc;
  3436. struct sde_encoder_phys *phys;
  3437. unsigned int i;
  3438. int rc = 0;
  3439. if (!drm_enc) {
  3440. SDE_ERROR("invalid encoder\n");
  3441. return -EINVAL;
  3442. }
  3443. sde_enc = to_sde_encoder_virt(drm_enc);
  3444. SDE_ATRACE_BEGIN("encoder_release_lm");
  3445. SDE_DEBUG_ENC(sde_enc, "\n");
  3446. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3447. phys = sde_enc->phys_encs[i];
  3448. if (!phys)
  3449. continue;
  3450. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3451. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3452. if (rc)
  3453. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3454. }
  3455. SDE_ATRACE_END("encoder_release_lm");
  3456. return rc;
  3457. }
  3458. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error,
  3459. bool config_changed)
  3460. {
  3461. struct sde_encoder_virt *sde_enc;
  3462. struct sde_encoder_phys *phys;
  3463. unsigned int i;
  3464. if (!drm_enc) {
  3465. SDE_ERROR("invalid encoder\n");
  3466. return;
  3467. }
  3468. SDE_ATRACE_BEGIN("encoder_kickoff");
  3469. sde_enc = to_sde_encoder_virt(drm_enc);
  3470. SDE_DEBUG_ENC(sde_enc, "\n");
  3471. /* create a 'no pipes' commit to release buffers on errors */
  3472. if (is_error)
  3473. _sde_encoder_reset_ctl_hw(drm_enc);
  3474. if (sde_enc->delay_kickoff) {
  3475. u32 loop_count = 20;
  3476. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3477. for (i = 0; i < loop_count; i++) {
  3478. usleep_range(sleep, sleep * 2);
  3479. if (!sde_enc->delay_kickoff)
  3480. break;
  3481. }
  3482. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3483. }
  3484. /* All phys encs are ready to go, trigger the kickoff */
  3485. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3486. /* allow phys encs to handle any post-kickoff business */
  3487. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3488. phys = sde_enc->phys_encs[i];
  3489. if (phys && phys->ops.handle_post_kickoff)
  3490. phys->ops.handle_post_kickoff(phys);
  3491. }
  3492. SDE_ATRACE_END("encoder_kickoff");
  3493. }
  3494. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3495. struct sde_hw_pp_vsync_info *info)
  3496. {
  3497. struct sde_encoder_virt *sde_enc;
  3498. struct sde_encoder_phys *phys;
  3499. int i, ret;
  3500. if (!drm_enc || !info)
  3501. return;
  3502. sde_enc = to_sde_encoder_virt(drm_enc);
  3503. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3504. phys = sde_enc->phys_encs[i];
  3505. if (phys && phys->hw_intf && phys->hw_pp
  3506. && phys->hw_intf->ops.get_vsync_info) {
  3507. ret = phys->hw_intf->ops.get_vsync_info(
  3508. phys->hw_intf, &info[i]);
  3509. if (!ret) {
  3510. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3511. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3512. }
  3513. }
  3514. }
  3515. }
  3516. void sde_encoder_helper_get_transfer_time(struct drm_encoder *drm_enc,
  3517. u32 *transfer_time_us)
  3518. {
  3519. struct sde_encoder_virt *sde_enc;
  3520. struct msm_mode_info *info;
  3521. if (!drm_enc || !transfer_time_us) {
  3522. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3523. !transfer_time_us);
  3524. return;
  3525. }
  3526. sde_enc = to_sde_encoder_virt(drm_enc);
  3527. info = &sde_enc->mode_info;
  3528. *transfer_time_us = info->mdp_transfer_time_us;
  3529. }
  3530. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3531. struct drm_framebuffer *fb)
  3532. {
  3533. struct drm_encoder *drm_enc;
  3534. struct sde_hw_mixer_cfg mixer;
  3535. struct sde_rm_hw_iter lm_iter;
  3536. bool lm_valid = false;
  3537. if (!phys_enc || !phys_enc->parent) {
  3538. SDE_ERROR("invalid encoder\n");
  3539. return -EINVAL;
  3540. }
  3541. drm_enc = phys_enc->parent;
  3542. memset(&mixer, 0, sizeof(mixer));
  3543. /* reset associated CTL/LMs */
  3544. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3545. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3546. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3547. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3548. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3549. if (!hw_lm)
  3550. continue;
  3551. /* need to flush LM to remove it */
  3552. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3553. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3554. phys_enc->hw_ctl,
  3555. hw_lm->idx, 1);
  3556. if (fb) {
  3557. /* assume a single LM if targeting a frame buffer */
  3558. if (lm_valid)
  3559. continue;
  3560. mixer.out_height = fb->height;
  3561. mixer.out_width = fb->width;
  3562. if (hw_lm->ops.setup_mixer_out)
  3563. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3564. }
  3565. lm_valid = true;
  3566. /* only enable border color on LM */
  3567. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3568. phys_enc->hw_ctl->ops.setup_blendstage(
  3569. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3570. }
  3571. if (!lm_valid) {
  3572. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3573. return -EFAULT;
  3574. }
  3575. return 0;
  3576. }
  3577. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3578. {
  3579. struct sde_encoder_virt *sde_enc;
  3580. struct sde_encoder_phys *phys;
  3581. int i, rc = 0, ret = 0;
  3582. struct sde_hw_ctl *ctl;
  3583. if (!drm_enc) {
  3584. SDE_ERROR("invalid encoder\n");
  3585. return -EINVAL;
  3586. }
  3587. sde_enc = to_sde_encoder_virt(drm_enc);
  3588. /* update the qsync parameters for the current frame */
  3589. if (sde_enc->cur_master)
  3590. sde_connector_set_qsync_params(
  3591. sde_enc->cur_master->connector);
  3592. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3593. phys = sde_enc->phys_encs[i];
  3594. if (phys && phys->ops.prepare_commit)
  3595. phys->ops.prepare_commit(phys);
  3596. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3597. ret = -ETIMEDOUT;
  3598. if (phys && phys->hw_ctl) {
  3599. ctl = phys->hw_ctl;
  3600. /*
  3601. * avoid clearing the pending flush during the first
  3602. * frame update after idle power collpase as the
  3603. * restore path would have updated the pending flush
  3604. */
  3605. if (!sde_enc->idle_pc_restore &&
  3606. ctl->ops.clear_pending_flush)
  3607. ctl->ops.clear_pending_flush(ctl);
  3608. }
  3609. }
  3610. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3611. rc = sde_connector_prepare_commit(
  3612. sde_enc->cur_master->connector);
  3613. if (rc)
  3614. SDE_ERROR_ENC(sde_enc,
  3615. "prepare commit failed conn %d rc %d\n",
  3616. sde_enc->cur_master->connector->base.id,
  3617. rc);
  3618. }
  3619. return ret;
  3620. }
  3621. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3622. bool enable, u32 frame_count)
  3623. {
  3624. if (!phys_enc)
  3625. return;
  3626. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3627. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3628. enable, frame_count);
  3629. }
  3630. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3631. bool nonblock, u32 *misr_value)
  3632. {
  3633. if (!phys_enc)
  3634. return -EINVAL;
  3635. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3636. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3637. nonblock, misr_value) : -ENOTSUPP;
  3638. }
  3639. #ifdef CONFIG_DEBUG_FS
  3640. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3641. {
  3642. struct sde_encoder_virt *sde_enc;
  3643. int i;
  3644. if (!s || !s->private)
  3645. return -EINVAL;
  3646. sde_enc = s->private;
  3647. mutex_lock(&sde_enc->enc_lock);
  3648. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3649. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3650. if (!phys)
  3651. continue;
  3652. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3653. phys->intf_idx - INTF_0,
  3654. atomic_read(&phys->vsync_cnt),
  3655. atomic_read(&phys->underrun_cnt));
  3656. switch (phys->intf_mode) {
  3657. case INTF_MODE_VIDEO:
  3658. seq_puts(s, "mode: video\n");
  3659. break;
  3660. case INTF_MODE_CMD:
  3661. seq_puts(s, "mode: command\n");
  3662. break;
  3663. case INTF_MODE_WB_BLOCK:
  3664. seq_puts(s, "mode: wb block\n");
  3665. break;
  3666. case INTF_MODE_WB_LINE:
  3667. seq_puts(s, "mode: wb line\n");
  3668. break;
  3669. default:
  3670. seq_puts(s, "mode: ???\n");
  3671. break;
  3672. }
  3673. }
  3674. mutex_unlock(&sde_enc->enc_lock);
  3675. return 0;
  3676. }
  3677. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3678. struct file *file)
  3679. {
  3680. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3681. }
  3682. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3683. const char __user *user_buf, size_t count, loff_t *ppos)
  3684. {
  3685. struct sde_encoder_virt *sde_enc;
  3686. char buf[MISR_BUFF_SIZE + 1];
  3687. size_t buff_copy;
  3688. u32 frame_count, enable;
  3689. struct sde_kms *sde_kms = NULL;
  3690. struct drm_encoder *drm_enc;
  3691. if (!file || !file->private_data)
  3692. return -EINVAL;
  3693. sde_enc = file->private_data;
  3694. if (!sde_enc)
  3695. return -EINVAL;
  3696. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3697. if (!sde_kms)
  3698. return -EINVAL;
  3699. drm_enc = &sde_enc->base;
  3700. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3701. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3702. return -ENOTSUPP;
  3703. }
  3704. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3705. if (copy_from_user(buf, user_buf, buff_copy))
  3706. return -EINVAL;
  3707. buf[buff_copy] = 0; /* end of string */
  3708. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3709. return -EINVAL;
  3710. sde_enc->misr_enable = enable;
  3711. sde_enc->misr_reconfigure = true;
  3712. sde_enc->misr_frame_count = frame_count;
  3713. return count;
  3714. }
  3715. static ssize_t _sde_encoder_misr_read(struct file *file,
  3716. char __user *user_buff, size_t count, loff_t *ppos)
  3717. {
  3718. struct sde_encoder_virt *sde_enc;
  3719. struct sde_kms *sde_kms = NULL;
  3720. struct drm_encoder *drm_enc;
  3721. int i = 0, len = 0;
  3722. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3723. int rc;
  3724. if (*ppos)
  3725. return 0;
  3726. if (!file || !file->private_data)
  3727. return -EINVAL;
  3728. sde_enc = file->private_data;
  3729. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3730. if (!sde_kms)
  3731. return -EINVAL;
  3732. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3733. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3734. return -ENOTSUPP;
  3735. }
  3736. drm_enc = &sde_enc->base;
  3737. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3738. if (rc < 0)
  3739. return rc;
  3740. if (!sde_enc->misr_enable) {
  3741. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3742. "disabled\n");
  3743. goto buff_check;
  3744. }
  3745. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3746. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3747. u32 misr_value = 0;
  3748. if (!phys || !phys->ops.collect_misr) {
  3749. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3750. "invalid\n");
  3751. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3752. continue;
  3753. }
  3754. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3755. if (rc) {
  3756. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3757. "invalid\n");
  3758. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3759. rc);
  3760. continue;
  3761. } else {
  3762. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3763. "Intf idx:%d\n",
  3764. phys->intf_idx - INTF_0);
  3765. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3766. "0x%x\n", misr_value);
  3767. }
  3768. }
  3769. buff_check:
  3770. if (count <= len) {
  3771. len = 0;
  3772. goto end;
  3773. }
  3774. if (copy_to_user(user_buff, buf, len)) {
  3775. len = -EFAULT;
  3776. goto end;
  3777. }
  3778. *ppos += len; /* increase offset */
  3779. end:
  3780. pm_runtime_put_sync(drm_enc->dev->dev);
  3781. return len;
  3782. }
  3783. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3784. {
  3785. struct sde_encoder_virt *sde_enc;
  3786. struct sde_kms *sde_kms;
  3787. int i;
  3788. static const struct file_operations debugfs_status_fops = {
  3789. .open = _sde_encoder_debugfs_status_open,
  3790. .read = seq_read,
  3791. .llseek = seq_lseek,
  3792. .release = single_release,
  3793. };
  3794. static const struct file_operations debugfs_misr_fops = {
  3795. .open = simple_open,
  3796. .read = _sde_encoder_misr_read,
  3797. .write = _sde_encoder_misr_setup,
  3798. };
  3799. char name[SDE_NAME_SIZE];
  3800. if (!drm_enc) {
  3801. SDE_ERROR("invalid encoder\n");
  3802. return -EINVAL;
  3803. }
  3804. sde_enc = to_sde_encoder_virt(drm_enc);
  3805. sde_kms = sde_encoder_get_kms(drm_enc);
  3806. if (!sde_kms) {
  3807. SDE_ERROR("invalid sde_kms\n");
  3808. return -EINVAL;
  3809. }
  3810. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3811. /* create overall sub-directory for the encoder */
  3812. sde_enc->debugfs_root = debugfs_create_dir(name,
  3813. drm_enc->dev->primary->debugfs_root);
  3814. if (!sde_enc->debugfs_root)
  3815. return -ENOMEM;
  3816. /* don't error check these */
  3817. debugfs_create_file("status", 0400,
  3818. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3819. debugfs_create_file("misr_data", 0600,
  3820. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3821. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3822. &sde_enc->idle_pc_enabled);
  3823. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3824. &sde_enc->frame_trigger_mode);
  3825. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3826. if (sde_enc->phys_encs[i] &&
  3827. sde_enc->phys_encs[i]->ops.late_register)
  3828. sde_enc->phys_encs[i]->ops.late_register(
  3829. sde_enc->phys_encs[i],
  3830. sde_enc->debugfs_root);
  3831. return 0;
  3832. }
  3833. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3834. {
  3835. struct sde_encoder_virt *sde_enc;
  3836. if (!drm_enc)
  3837. return;
  3838. sde_enc = to_sde_encoder_virt(drm_enc);
  3839. debugfs_remove_recursive(sde_enc->debugfs_root);
  3840. }
  3841. #else
  3842. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3843. {
  3844. return 0;
  3845. }
  3846. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3847. {
  3848. }
  3849. #endif
  3850. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3851. {
  3852. return _sde_encoder_init_debugfs(encoder);
  3853. }
  3854. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3855. {
  3856. _sde_encoder_destroy_debugfs(encoder);
  3857. }
  3858. static int sde_encoder_virt_add_phys_encs(
  3859. struct msm_display_info *disp_info,
  3860. struct sde_encoder_virt *sde_enc,
  3861. struct sde_enc_phys_init_params *params)
  3862. {
  3863. struct sde_encoder_phys *enc = NULL;
  3864. u32 display_caps = disp_info->capabilities;
  3865. SDE_DEBUG_ENC(sde_enc, "\n");
  3866. /*
  3867. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3868. * in this function, check up-front.
  3869. */
  3870. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3871. ARRAY_SIZE(sde_enc->phys_encs)) {
  3872. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3873. sde_enc->num_phys_encs);
  3874. return -EINVAL;
  3875. }
  3876. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3877. enc = sde_encoder_phys_vid_init(params);
  3878. if (IS_ERR_OR_NULL(enc)) {
  3879. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3880. PTR_ERR(enc));
  3881. return !enc ? -EINVAL : PTR_ERR(enc);
  3882. }
  3883. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3884. }
  3885. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3886. enc = sde_encoder_phys_cmd_init(params);
  3887. if (IS_ERR_OR_NULL(enc)) {
  3888. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3889. PTR_ERR(enc));
  3890. return !enc ? -EINVAL : PTR_ERR(enc);
  3891. }
  3892. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3893. }
  3894. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3895. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3896. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3897. else
  3898. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3899. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3900. ++sde_enc->num_phys_encs;
  3901. return 0;
  3902. }
  3903. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3904. struct sde_enc_phys_init_params *params)
  3905. {
  3906. struct sde_encoder_phys *enc = NULL;
  3907. if (!sde_enc) {
  3908. SDE_ERROR("invalid encoder\n");
  3909. return -EINVAL;
  3910. }
  3911. SDE_DEBUG_ENC(sde_enc, "\n");
  3912. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3913. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3914. sde_enc->num_phys_encs);
  3915. return -EINVAL;
  3916. }
  3917. enc = sde_encoder_phys_wb_init(params);
  3918. if (IS_ERR_OR_NULL(enc)) {
  3919. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3920. PTR_ERR(enc));
  3921. return !enc ? -EINVAL : PTR_ERR(enc);
  3922. }
  3923. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3924. ++sde_enc->num_phys_encs;
  3925. return 0;
  3926. }
  3927. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3928. struct sde_kms *sde_kms,
  3929. struct msm_display_info *disp_info,
  3930. int *drm_enc_mode)
  3931. {
  3932. int ret = 0;
  3933. int i = 0;
  3934. enum sde_intf_type intf_type;
  3935. struct sde_encoder_virt_ops parent_ops = {
  3936. sde_encoder_vblank_callback,
  3937. sde_encoder_underrun_callback,
  3938. sde_encoder_frame_done_callback,
  3939. sde_encoder_get_qsync_fps_callback,
  3940. };
  3941. struct sde_enc_phys_init_params phys_params;
  3942. if (!sde_enc || !sde_kms) {
  3943. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3944. !sde_enc, !sde_kms);
  3945. return -EINVAL;
  3946. }
  3947. memset(&phys_params, 0, sizeof(phys_params));
  3948. phys_params.sde_kms = sde_kms;
  3949. phys_params.parent = &sde_enc->base;
  3950. phys_params.parent_ops = parent_ops;
  3951. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3952. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3953. SDE_DEBUG("\n");
  3954. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3955. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3956. intf_type = INTF_DSI;
  3957. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3958. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3959. intf_type = INTF_HDMI;
  3960. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3961. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3962. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3963. else
  3964. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3965. intf_type = INTF_DP;
  3966. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3967. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3968. intf_type = INTF_WB;
  3969. } else {
  3970. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3971. return -EINVAL;
  3972. }
  3973. WARN_ON(disp_info->num_of_h_tiles < 1);
  3974. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  3975. sde_enc->te_source = disp_info->te_source;
  3976. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  3977. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  3978. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  3979. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  3980. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  3981. mutex_lock(&sde_enc->enc_lock);
  3982. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  3983. /*
  3984. * Left-most tile is at index 0, content is controller id
  3985. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  3986. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  3987. */
  3988. u32 controller_id = disp_info->h_tile_instance[i];
  3989. if (disp_info->num_of_h_tiles > 1) {
  3990. if (i == 0)
  3991. phys_params.split_role = ENC_ROLE_MASTER;
  3992. else
  3993. phys_params.split_role = ENC_ROLE_SLAVE;
  3994. } else {
  3995. phys_params.split_role = ENC_ROLE_SOLO;
  3996. }
  3997. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  3998. i, controller_id, phys_params.split_role);
  3999. if (sde_enc->ops.phys_init) {
  4000. struct sde_encoder_phys *enc;
  4001. enc = sde_enc->ops.phys_init(intf_type,
  4002. controller_id,
  4003. &phys_params);
  4004. if (enc) {
  4005. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4006. enc;
  4007. ++sde_enc->num_phys_encs;
  4008. } else
  4009. SDE_ERROR_ENC(sde_enc,
  4010. "failed to add phys encs\n");
  4011. continue;
  4012. }
  4013. if (intf_type == INTF_WB) {
  4014. phys_params.intf_idx = INTF_MAX;
  4015. phys_params.wb_idx = sde_encoder_get_wb(
  4016. sde_kms->catalog,
  4017. intf_type, controller_id);
  4018. if (phys_params.wb_idx == WB_MAX) {
  4019. SDE_ERROR_ENC(sde_enc,
  4020. "could not get wb: type %d, id %d\n",
  4021. intf_type, controller_id);
  4022. ret = -EINVAL;
  4023. }
  4024. } else {
  4025. phys_params.wb_idx = WB_MAX;
  4026. phys_params.intf_idx = sde_encoder_get_intf(
  4027. sde_kms->catalog, intf_type,
  4028. controller_id);
  4029. if (phys_params.intf_idx == INTF_MAX) {
  4030. SDE_ERROR_ENC(sde_enc,
  4031. "could not get wb: type %d, id %d\n",
  4032. intf_type, controller_id);
  4033. ret = -EINVAL;
  4034. }
  4035. }
  4036. if (!ret) {
  4037. if (intf_type == INTF_WB)
  4038. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4039. &phys_params);
  4040. else
  4041. ret = sde_encoder_virt_add_phys_encs(
  4042. disp_info,
  4043. sde_enc,
  4044. &phys_params);
  4045. if (ret)
  4046. SDE_ERROR_ENC(sde_enc,
  4047. "failed to add phys encs\n");
  4048. }
  4049. }
  4050. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4051. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4052. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4053. if (vid_phys) {
  4054. atomic_set(&vid_phys->vsync_cnt, 0);
  4055. atomic_set(&vid_phys->underrun_cnt, 0);
  4056. }
  4057. if (cmd_phys) {
  4058. atomic_set(&cmd_phys->vsync_cnt, 0);
  4059. atomic_set(&cmd_phys->underrun_cnt, 0);
  4060. }
  4061. }
  4062. mutex_unlock(&sde_enc->enc_lock);
  4063. return ret;
  4064. }
  4065. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4066. .mode_set = sde_encoder_virt_mode_set,
  4067. .disable = sde_encoder_virt_disable,
  4068. .enable = sde_encoder_virt_enable,
  4069. .atomic_check = sde_encoder_virt_atomic_check,
  4070. };
  4071. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4072. .destroy = sde_encoder_destroy,
  4073. .late_register = sde_encoder_late_register,
  4074. .early_unregister = sde_encoder_early_unregister,
  4075. };
  4076. struct drm_encoder *sde_encoder_init_with_ops(
  4077. struct drm_device *dev,
  4078. struct msm_display_info *disp_info,
  4079. const struct sde_encoder_ops *ops)
  4080. {
  4081. struct msm_drm_private *priv = dev->dev_private;
  4082. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4083. struct drm_encoder *drm_enc = NULL;
  4084. struct sde_encoder_virt *sde_enc = NULL;
  4085. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4086. char name[SDE_NAME_SIZE];
  4087. int ret = 0, i, intf_index = INTF_MAX;
  4088. struct sde_encoder_phys *phys = NULL;
  4089. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4090. if (!sde_enc) {
  4091. ret = -ENOMEM;
  4092. goto fail;
  4093. }
  4094. if (ops)
  4095. sde_enc->ops = *ops;
  4096. mutex_init(&sde_enc->enc_lock);
  4097. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4098. &drm_enc_mode);
  4099. if (ret)
  4100. goto fail;
  4101. sde_enc->cur_master = NULL;
  4102. spin_lock_init(&sde_enc->enc_spinlock);
  4103. mutex_init(&sde_enc->vblank_ctl_lock);
  4104. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4105. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4106. drm_enc = &sde_enc->base;
  4107. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4108. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4109. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4110. phys = sde_enc->phys_encs[i];
  4111. if (!phys)
  4112. continue;
  4113. if (phys->ops.is_master && phys->ops.is_master(phys))
  4114. intf_index = phys->intf_idx - INTF_0;
  4115. }
  4116. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4117. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4118. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4119. SDE_RSC_PRIMARY_DISP_CLIENT :
  4120. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4121. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4122. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4123. PTR_ERR(sde_enc->rsc_client));
  4124. sde_enc->rsc_client = NULL;
  4125. }
  4126. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4127. sde_enc->input_event_enabled) {
  4128. ret = _sde_encoder_input_handler(sde_enc);
  4129. if (ret)
  4130. SDE_ERROR(
  4131. "input handler registration failed, rc = %d\n", ret);
  4132. }
  4133. mutex_init(&sde_enc->rc_lock);
  4134. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4135. sde_encoder_off_work);
  4136. sde_enc->vblank_enabled = false;
  4137. sde_enc->qdss_status = false;
  4138. kthread_init_work(&sde_enc->input_event_work,
  4139. sde_encoder_input_event_work_handler);
  4140. kthread_init_work(&sde_enc->early_wakeup_work,
  4141. sde_encoder_early_wakeup_work_handler);
  4142. kthread_init_work(&sde_enc->esd_trigger_work,
  4143. sde_encoder_esd_trigger_work_handler);
  4144. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4145. SDE_DEBUG_ENC(sde_enc, "created\n");
  4146. return drm_enc;
  4147. fail:
  4148. SDE_ERROR("failed to create encoder\n");
  4149. if (drm_enc)
  4150. sde_encoder_destroy(drm_enc);
  4151. return ERR_PTR(ret);
  4152. }
  4153. struct drm_encoder *sde_encoder_init(
  4154. struct drm_device *dev,
  4155. struct msm_display_info *disp_info)
  4156. {
  4157. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4158. }
  4159. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4160. enum msm_event_wait event)
  4161. {
  4162. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4163. struct sde_encoder_virt *sde_enc = NULL;
  4164. int i, ret = 0;
  4165. char atrace_buf[32];
  4166. if (!drm_enc) {
  4167. SDE_ERROR("invalid encoder\n");
  4168. return -EINVAL;
  4169. }
  4170. sde_enc = to_sde_encoder_virt(drm_enc);
  4171. SDE_DEBUG_ENC(sde_enc, "\n");
  4172. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4173. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4174. switch (event) {
  4175. case MSM_ENC_COMMIT_DONE:
  4176. fn_wait = phys->ops.wait_for_commit_done;
  4177. break;
  4178. case MSM_ENC_TX_COMPLETE:
  4179. fn_wait = phys->ops.wait_for_tx_complete;
  4180. break;
  4181. case MSM_ENC_VBLANK:
  4182. fn_wait = phys->ops.wait_for_vblank;
  4183. break;
  4184. case MSM_ENC_ACTIVE_REGION:
  4185. fn_wait = phys->ops.wait_for_active;
  4186. break;
  4187. default:
  4188. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4189. event);
  4190. return -EINVAL;
  4191. }
  4192. if (phys && fn_wait) {
  4193. snprintf(atrace_buf, sizeof(atrace_buf),
  4194. "wait_completion_event_%d", event);
  4195. SDE_ATRACE_BEGIN(atrace_buf);
  4196. ret = fn_wait(phys);
  4197. SDE_ATRACE_END(atrace_buf);
  4198. if (ret)
  4199. return ret;
  4200. }
  4201. }
  4202. return ret;
  4203. }
  4204. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4205. u64 *l_bound, u64 *u_bound)
  4206. {
  4207. struct sde_encoder_virt *sde_enc;
  4208. u64 jitter_ns, frametime_ns;
  4209. struct msm_mode_info *info;
  4210. if (!drm_enc) {
  4211. SDE_ERROR("invalid encoder\n");
  4212. return;
  4213. }
  4214. sde_enc = to_sde_encoder_virt(drm_enc);
  4215. info = &sde_enc->mode_info;
  4216. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4217. jitter_ns = info->jitter_numer * frametime_ns;
  4218. do_div(jitter_ns, info->jitter_denom * 100);
  4219. *l_bound = frametime_ns - jitter_ns;
  4220. *u_bound = frametime_ns + jitter_ns;
  4221. }
  4222. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4223. {
  4224. struct sde_encoder_virt *sde_enc;
  4225. if (!drm_enc) {
  4226. SDE_ERROR("invalid encoder\n");
  4227. return 0;
  4228. }
  4229. sde_enc = to_sde_encoder_virt(drm_enc);
  4230. return sde_enc->mode_info.frame_rate;
  4231. }
  4232. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4233. {
  4234. struct sde_encoder_virt *sde_enc = NULL;
  4235. int i;
  4236. if (!encoder) {
  4237. SDE_ERROR("invalid encoder\n");
  4238. return INTF_MODE_NONE;
  4239. }
  4240. sde_enc = to_sde_encoder_virt(encoder);
  4241. if (sde_enc->cur_master)
  4242. return sde_enc->cur_master->intf_mode;
  4243. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4244. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4245. if (phys)
  4246. return phys->intf_mode;
  4247. }
  4248. return INTF_MODE_NONE;
  4249. }
  4250. static void _sde_encoder_cache_hw_res_cont_splash(
  4251. struct drm_encoder *encoder,
  4252. struct sde_kms *sde_kms)
  4253. {
  4254. int i, idx;
  4255. struct sde_encoder_virt *sde_enc;
  4256. struct sde_encoder_phys *phys_enc;
  4257. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4258. sde_enc = to_sde_encoder_virt(encoder);
  4259. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4260. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4261. sde_enc->hw_pp[i] = NULL;
  4262. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4263. break;
  4264. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4265. }
  4266. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4267. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4268. sde_enc->hw_dsc[i] = NULL;
  4269. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4270. break;
  4271. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4272. }
  4273. /*
  4274. * If we have multiple phys encoders with one controller, make
  4275. * sure to populate the controller pointer in both phys encoders.
  4276. */
  4277. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4278. phys_enc = sde_enc->phys_encs[idx];
  4279. phys_enc->hw_ctl = NULL;
  4280. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4281. SDE_HW_BLK_CTL);
  4282. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4283. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4284. phys_enc->hw_ctl =
  4285. (struct sde_hw_ctl *) ctl_iter.hw;
  4286. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4287. phys_enc->intf_idx, phys_enc->hw_ctl);
  4288. }
  4289. }
  4290. }
  4291. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4292. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4293. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4294. phys->hw_intf = NULL;
  4295. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4296. break;
  4297. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4298. }
  4299. }
  4300. /**
  4301. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4302. * device bootup when cont_splash is enabled
  4303. * @drm_enc: Pointer to drm encoder structure
  4304. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4305. * @enable: boolean indicates enable or displae state of splash
  4306. * @Return: true if successful in updating the encoder structure
  4307. */
  4308. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4309. struct sde_splash_display *splash_display, bool enable)
  4310. {
  4311. struct sde_encoder_virt *sde_enc;
  4312. struct msm_drm_private *priv;
  4313. struct sde_kms *sde_kms;
  4314. struct drm_connector *conn = NULL;
  4315. struct sde_connector *sde_conn = NULL;
  4316. struct sde_connector_state *sde_conn_state = NULL;
  4317. struct drm_display_mode *drm_mode = NULL;
  4318. struct sde_encoder_phys *phys_enc;
  4319. int ret = 0, i;
  4320. if (!encoder) {
  4321. SDE_ERROR("invalid drm enc\n");
  4322. return -EINVAL;
  4323. }
  4324. sde_enc = to_sde_encoder_virt(encoder);
  4325. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4326. if (!sde_kms) {
  4327. SDE_ERROR("invalid sde_kms\n");
  4328. return -EINVAL;
  4329. }
  4330. priv = encoder->dev->dev_private;
  4331. if (!priv->num_connectors) {
  4332. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4333. return -EINVAL;
  4334. }
  4335. SDE_DEBUG_ENC(sde_enc,
  4336. "num of connectors: %d\n", priv->num_connectors);
  4337. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4338. if (!enable) {
  4339. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4340. phys_enc = sde_enc->phys_encs[i];
  4341. if (phys_enc)
  4342. phys_enc->cont_splash_enabled = false;
  4343. }
  4344. return ret;
  4345. }
  4346. if (!splash_display) {
  4347. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4348. return -EINVAL;
  4349. }
  4350. for (i = 0; i < priv->num_connectors; i++) {
  4351. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4352. priv->connectors[i]->base.id);
  4353. sde_conn = to_sde_connector(priv->connectors[i]);
  4354. if (!sde_conn->encoder) {
  4355. SDE_DEBUG_ENC(sde_enc,
  4356. "encoder not attached to connector\n");
  4357. continue;
  4358. }
  4359. if (sde_conn->encoder->base.id
  4360. == encoder->base.id) {
  4361. conn = (priv->connectors[i]);
  4362. break;
  4363. }
  4364. }
  4365. if (!conn || !conn->state) {
  4366. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4367. return -EINVAL;
  4368. }
  4369. sde_conn_state = to_sde_connector_state(conn->state);
  4370. if (!sde_conn->ops.get_mode_info) {
  4371. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4372. return -EINVAL;
  4373. }
  4374. ret = sde_connector_get_mode_info(&sde_conn->base,
  4375. &encoder->crtc->state->adjusted_mode,
  4376. &sde_conn_state->mode_info);
  4377. if (ret) {
  4378. SDE_ERROR_ENC(sde_enc,
  4379. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4380. return ret;
  4381. }
  4382. if (sde_conn->encoder) {
  4383. conn->state->best_encoder = sde_conn->encoder;
  4384. SDE_DEBUG_ENC(sde_enc,
  4385. "configured cstate->best_encoder to ID = %d\n",
  4386. conn->state->best_encoder->base.id);
  4387. } else {
  4388. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4389. conn->base.id);
  4390. }
  4391. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4392. conn->state, false);
  4393. if (ret) {
  4394. SDE_ERROR_ENC(sde_enc,
  4395. "failed to reserve hw resources, %d\n", ret);
  4396. return ret;
  4397. }
  4398. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4399. sde_connector_get_topology_name(conn));
  4400. drm_mode = &encoder->crtc->state->adjusted_mode;
  4401. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4402. drm_mode->hdisplay, drm_mode->vdisplay);
  4403. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4404. if (encoder->bridge) {
  4405. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4406. /*
  4407. * For cont-splash use case, we update the mode
  4408. * configurations manually. This will skip the
  4409. * usually mode set call when actual frame is
  4410. * pushed from framework. The bridge needs to
  4411. * be updated with the current drm mode by
  4412. * calling the bridge mode set ops.
  4413. */
  4414. if (encoder->bridge->funcs) {
  4415. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4416. encoder->bridge->funcs->mode_set(encoder->bridge,
  4417. drm_mode, drm_mode);
  4418. }
  4419. } else {
  4420. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4421. }
  4422. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4423. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4424. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4425. if (!phys) {
  4426. SDE_ERROR_ENC(sde_enc,
  4427. "phys encoders not initialized\n");
  4428. return -EINVAL;
  4429. }
  4430. /* update connector for master and slave phys encoders */
  4431. phys->connector = conn;
  4432. phys->cont_splash_enabled = true;
  4433. phys->hw_pp = sde_enc->hw_pp[i];
  4434. if (phys->ops.cont_splash_mode_set)
  4435. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4436. if (phys->ops.is_master && phys->ops.is_master(phys))
  4437. sde_enc->cur_master = phys;
  4438. }
  4439. return ret;
  4440. }
  4441. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4442. bool skip_pre_kickoff)
  4443. {
  4444. struct msm_drm_thread *event_thread = NULL;
  4445. struct msm_drm_private *priv = NULL;
  4446. struct sde_encoder_virt *sde_enc = NULL;
  4447. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4448. SDE_ERROR("invalid parameters\n");
  4449. return -EINVAL;
  4450. }
  4451. priv = enc->dev->dev_private;
  4452. sde_enc = to_sde_encoder_virt(enc);
  4453. if (!sde_enc->crtc || (sde_enc->crtc->index
  4454. >= ARRAY_SIZE(priv->event_thread))) {
  4455. SDE_DEBUG_ENC(sde_enc,
  4456. "invalid cached CRTC: %d or crtc index: %d\n",
  4457. sde_enc->crtc == NULL,
  4458. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4459. return -EINVAL;
  4460. }
  4461. SDE_EVT32_VERBOSE(DRMID(enc));
  4462. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4463. if (!skip_pre_kickoff) {
  4464. sde_enc->delay_kickoff = true;
  4465. kthread_queue_work(&event_thread->worker,
  4466. &sde_enc->esd_trigger_work);
  4467. kthread_flush_work(&sde_enc->esd_trigger_work);
  4468. }
  4469. /*
  4470. * panel may stop generating te signal (vsync) during esd failure. rsc
  4471. * hardware may hang without vsync. Avoid rsc hang by generating the
  4472. * vsync from watchdog timer instead of panel.
  4473. */
  4474. sde_encoder_helper_switch_vsync(enc, true);
  4475. if (!skip_pre_kickoff) {
  4476. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4477. sde_enc->delay_kickoff = false;
  4478. }
  4479. return 0;
  4480. }
  4481. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4482. {
  4483. struct sde_encoder_virt *sde_enc;
  4484. if (!encoder) {
  4485. SDE_ERROR("invalid drm enc\n");
  4486. return false;
  4487. }
  4488. sde_enc = to_sde_encoder_virt(encoder);
  4489. return sde_enc->recovery_events_enabled;
  4490. }
  4491. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4492. bool enabled)
  4493. {
  4494. struct sde_encoder_virt *sde_enc;
  4495. if (!encoder) {
  4496. SDE_ERROR("invalid drm enc\n");
  4497. return;
  4498. }
  4499. sde_enc = to_sde_encoder_virt(encoder);
  4500. sde_enc->recovery_events_enabled = enabled;
  4501. }