sde_encoder.c 163 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001
  1. /*
  2. * Copyright (c) 2014-2019, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/sde_rsc.h>
  23. #include "msm_drv.h"
  24. #include "sde_kms.h"
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_crtc_helper.h>
  27. #include "sde_hwio.h"
  28. #include "sde_hw_catalog.h"
  29. #include "sde_hw_intf.h"
  30. #include "sde_hw_ctl.h"
  31. #include "sde_formats.h"
  32. #include "sde_encoder_phys.h"
  33. #include "sde_power_handle.h"
  34. #include "sde_hw_dsc.h"
  35. #include "sde_crtc.h"
  36. #include "sde_trace.h"
  37. #include "sde_core_irq.h"
  38. #include "sde_hw_top.h"
  39. #include "sde_hw_qdss.h"
  40. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  41. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  42. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  45. (p) ? (p)->parent->base.id : -1, \
  46. (p) ? (p)->intf_idx - INTF_0 : -1, \
  47. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  48. ##__VA_ARGS__)
  49. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  50. (p) ? (p)->parent->base.id : -1, \
  51. (p) ? (p)->intf_idx - INTF_0 : -1, \
  52. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  53. ##__VA_ARGS__)
  54. /*
  55. * Two to anticipate panels that can do cmd/vid dynamic switching
  56. * plan is to create all possible physical encoder types, and switch between
  57. * them at runtime
  58. */
  59. #define NUM_PHYS_ENCODER_TYPES 2
  60. #define MAX_PHYS_ENCODERS_PER_VIRTUAL \
  61. (MAX_H_TILES_PER_DISPLAY * NUM_PHYS_ENCODER_TYPES)
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* Maximum number of VSYNC wait attempts for RSC state transition */
  66. #define MAX_RSC_WAIT 5
  67. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  68. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  69. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  70. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  71. /**
  72. * enum sde_enc_rc_events - events for resource control state machine
  73. * @SDE_ENC_RC_EVENT_KICKOFF:
  74. * This event happens at NORMAL priority.
  75. * Event that signals the start of the transfer. When this event is
  76. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  77. * Regardless of the previous state, the resource should be in ON state
  78. * at the end of this event.
  79. * @SDE_ENC_RC_EVENT_FRAME_DONE:
  80. * This event happens at INTERRUPT level.
  81. * Event signals the end of the data transfer after the PP FRAME_DONE
  82. * event. At the end of this event, a delayed work is scheduled to go to
  83. * IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION time.
  84. * @SDE_ENC_RC_EVENT_PRE_STOP:
  85. * This event happens at NORMAL priority.
  86. * This event, when received during the ON state, set RSC to IDLE, and
  87. * and leave the RC STATE in the PRE_OFF state.
  88. * It should be followed by the STOP event as part of encoder disable.
  89. * If received during IDLE or OFF states, it will do nothing.
  90. * @SDE_ENC_RC_EVENT_STOP:
  91. * This event happens at NORMAL priority.
  92. * When this event is received, disable all the MDP/DSI core clocks, and
  93. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  94. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  95. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  96. * Resource state should be in OFF at the end of the event.
  97. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that there is a seamless mode switch is in prgoress. A
  100. * client needs to turn of only irq - leave clocks ON to reduce the mode
  101. * switch latency.
  102. * @SDE_ENC_RC_EVENT_POST_MODESET:
  103. * This event happens at NORMAL priority from a work item.
  104. * Event signals that seamless mode switch is complete and resources are
  105. * acquired. Clients wants to turn on the irq again and update the rsc
  106. * with new vtotal.
  107. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  108. * This event happens at NORMAL priority from a work item.
  109. * Event signals that there were no frame updates for
  110. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  111. * and request RSC with IDLE state and change the resource state to IDLE.
  112. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  113. * This event is triggered from the input event thread when touch event is
  114. * received from the input device. On receiving this event,
  115. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  116. clocks and enable RSC.
  117. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  118. * off work since a new commit is imminent.
  119. */
  120. enum sde_enc_rc_events {
  121. SDE_ENC_RC_EVENT_KICKOFF = 1,
  122. SDE_ENC_RC_EVENT_FRAME_DONE,
  123. SDE_ENC_RC_EVENT_PRE_STOP,
  124. SDE_ENC_RC_EVENT_STOP,
  125. SDE_ENC_RC_EVENT_PRE_MODESET,
  126. SDE_ENC_RC_EVENT_POST_MODESET,
  127. SDE_ENC_RC_EVENT_ENTER_IDLE,
  128. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  129. };
  130. /*
  131. * enum sde_enc_rc_states - states that the resource control maintains
  132. * @SDE_ENC_RC_STATE_OFF: Resource is in OFF state
  133. * @SDE_ENC_RC_STATE_PRE_OFF: Resource is transitioning to OFF state
  134. * @SDE_ENC_RC_STATE_ON: Resource is in ON state
  135. * @SDE_ENC_RC_STATE_MODESET: Resource is in modeset state
  136. * @SDE_ENC_RC_STATE_IDLE: Resource is in IDLE state
  137. */
  138. enum sde_enc_rc_states {
  139. SDE_ENC_RC_STATE_OFF,
  140. SDE_ENC_RC_STATE_PRE_OFF,
  141. SDE_ENC_RC_STATE_ON,
  142. SDE_ENC_RC_STATE_MODESET,
  143. SDE_ENC_RC_STATE_IDLE
  144. };
  145. /**
  146. * struct sde_encoder_virt - virtual encoder. Container of one or more physical
  147. * encoders. Virtual encoder manages one "logical" display. Physical
  148. * encoders manage one intf block, tied to a specific panel/sub-panel.
  149. * Virtual encoder defers as much as possible to the physical encoders.
  150. * Virtual encoder registers itself with the DRM Framework as the encoder.
  151. * @base: drm_encoder base class for registration with DRM
  152. * @enc_spin_lock: Virtual-Encoder-Wide Spin Lock for IRQ purposes
  153. * @bus_scaling_client: Client handle to the bus scaling interface
  154. * @te_source: vsync source pin information
  155. * @ops: Encoder ops from init function
  156. * @num_phys_encs: Actual number of physical encoders contained.
  157. * @phys_encs: Container of physical encoders managed.
  158. * @phys_vid_encs: Video physical encoders for panel mode switch.
  159. * @phys_cmd_encs: Command physical encoders for panel mode switch.
  160. * @cur_master: Pointer to the current master in this mode. Optimization
  161. * Only valid after enable. Cleared as disable.
  162. * @hw_pp Handle to the pingpong blocks used for the display. No.
  163. * pingpong blocks can be different than num_phys_encs.
  164. * @hw_dsc: Array of DSC block handles used for the display.
  165. * @dirty_dsc_ids: Cached dsc indexes for dirty DSC blocks needing flush
  166. * @intfs_swapped Whether or not the phys_enc interfaces have been swapped
  167. * for partial update right-only cases, such as pingpong
  168. * split where virtual pingpong does not generate IRQs
  169. @qdss_status: indicate if qdss is modified since last update
  170. * @crtc_vblank_cb: Callback into the upper layer / CRTC for
  171. * notification of the VBLANK
  172. * @crtc_vblank_cb_data: Data from upper layer for VBLANK notification
  173. * @crtc_kickoff_cb: Callback into CRTC that will flush & start
  174. * all CTL paths
  175. * @crtc_kickoff_cb_data: Opaque user data given to crtc_kickoff_cb
  176. * @debugfs_root: Debug file system root file node
  177. * @enc_lock: Lock around physical encoder create/destroy and
  178. access.
  179. * @frame_done_cnt: Atomic counter for tracking which phys_enc is
  180. * done with frame processing.
  181. * @crtc_frame_event_cb: callback handler for frame event
  182. * @crtc_frame_event_cb_data: callback handler private data
  183. * @vsync_event_timer: vsync timer
  184. * @rsc_client: rsc client pointer
  185. * @rsc_state_init: boolean to indicate rsc config init
  186. * @disp_info: local copy of msm_display_info struct
  187. * @misr_enable: misr enable/disable status
  188. * @misr_frame_count: misr frame count before start capturing the data
  189. * @idle_pc_enabled: indicate if idle power collapse is enabled
  190. * currently. This can be controlled by user-mode
  191. * @rc_lock: resource control mutex lock to protect
  192. * virt encoder over various state changes
  193. * @rc_state: resource controller state
  194. * @delayed_off_work: delayed worker to schedule disabling of
  195. * clks and resources after IDLE_TIMEOUT time.
  196. * @vsync_event_work: worker to handle vsync event for autorefresh
  197. * @input_event_work: worker to handle input device touch events
  198. * @esd_trigger_work: worker to handle esd trigger events
  199. * @input_handler: handler for input device events
  200. * @topology: topology of the display
  201. * @vblank_enabled: boolean to track userspace vblank vote
  202. * @idle_pc_restore: flag to indicate idle_pc_restore happened
  203. * @frame_trigger_mode: frame trigger mode indication for command
  204. * mode display
  205. * @dynamic_hdr_updated: flag to indicate if mempool was programmed
  206. * @rsc_config: rsc configuration for display vtotal, fps, etc.
  207. * @cur_conn_roi: current connector roi
  208. * @prv_conn_roi: previous connector roi to optimize if unchanged
  209. * @crtc pointer to drm_crtc
  210. * @recovery_events_enabled: status of hw recovery feature enable by client
  211. * @elevated_ahb_vote: increase AHB bus speed for the first frame
  212. * after power collapse
  213. * @pm_qos_cpu_req: pm_qos request for cpu frequency
  214. * @mode_info: stores the current mode and should be used
  215. * only in commit phase
  216. */
  217. struct sde_encoder_virt {
  218. struct drm_encoder base;
  219. spinlock_t enc_spinlock;
  220. struct mutex vblank_ctl_lock;
  221. uint32_t bus_scaling_client;
  222. uint32_t display_num_of_h_tiles;
  223. uint32_t te_source;
  224. struct sde_encoder_ops ops;
  225. unsigned int num_phys_encs;
  226. struct sde_encoder_phys *phys_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  227. struct sde_encoder_phys *phys_vid_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  228. struct sde_encoder_phys *phys_cmd_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  229. struct sde_encoder_phys *cur_master;
  230. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  231. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  232. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  233. enum sde_dsc dirty_dsc_ids[MAX_CHANNELS_PER_ENC];
  234. bool intfs_swapped;
  235. bool qdss_status;
  236. void (*crtc_vblank_cb)(void *data);
  237. void *crtc_vblank_cb_data;
  238. struct dentry *debugfs_root;
  239. struct mutex enc_lock;
  240. atomic_t frame_done_cnt[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  241. void (*crtc_frame_event_cb)(void *data, u32 event);
  242. struct sde_crtc_frame_event_cb_data crtc_frame_event_cb_data;
  243. struct timer_list vsync_event_timer;
  244. struct sde_rsc_client *rsc_client;
  245. bool rsc_state_init;
  246. struct msm_display_info disp_info;
  247. bool misr_enable;
  248. u32 misr_frame_count;
  249. bool idle_pc_enabled;
  250. struct mutex rc_lock;
  251. enum sde_enc_rc_states rc_state;
  252. struct kthread_delayed_work delayed_off_work;
  253. struct kthread_work vsync_event_work;
  254. struct kthread_work input_event_work;
  255. struct kthread_work esd_trigger_work;
  256. struct input_handler *input_handler;
  257. struct msm_display_topology topology;
  258. bool vblank_enabled;
  259. bool idle_pc_restore;
  260. enum frame_trigger_mode_type frame_trigger_mode;
  261. bool dynamic_hdr_updated;
  262. struct sde_rsc_cmd_config rsc_config;
  263. struct sde_rect cur_conn_roi;
  264. struct sde_rect prv_conn_roi;
  265. struct drm_crtc *crtc;
  266. bool recovery_events_enabled;
  267. bool elevated_ahb_vote;
  268. struct pm_qos_request pm_qos_cpu_req;
  269. struct msm_mode_info mode_info;
  270. };
  271. #define to_sde_encoder_virt(x) container_of(x, struct sde_encoder_virt, base)
  272. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  273. {
  274. struct sde_encoder_virt *sde_enc;
  275. int i;
  276. sde_enc = to_sde_encoder_virt(drm_enc);
  277. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  278. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  279. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  280. SDE_EVT32(DRMID(drm_enc), enable);
  281. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  282. }
  283. }
  284. }
  285. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc,
  286. struct sde_kms *sde_kms)
  287. {
  288. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  289. struct pm_qos_request *req;
  290. u32 cpu_mask;
  291. u32 cpu_dma_latency;
  292. int cpu;
  293. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  294. return;
  295. cpu_mask = sde_kms->catalog->perf.cpu_mask;
  296. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  297. req = &sde_enc->pm_qos_cpu_req;
  298. req->type = PM_QOS_REQ_AFFINE_CORES;
  299. cpumask_empty(&req->cpus_affine);
  300. for_each_possible_cpu(cpu) {
  301. if ((1 << cpu) & cpu_mask)
  302. cpumask_set_cpu(cpu, &req->cpus_affine);
  303. }
  304. pm_qos_add_request(req, PM_QOS_CPU_DMA_LATENCY, cpu_dma_latency);
  305. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_mask, cpu_dma_latency);
  306. }
  307. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc,
  308. struct sde_kms *sde_kms)
  309. {
  310. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  311. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  312. return;
  313. pm_qos_remove_request(&sde_enc->pm_qos_cpu_req);
  314. }
  315. static bool _sde_encoder_is_dsc_enabled(struct drm_encoder *drm_enc)
  316. {
  317. struct sde_encoder_virt *sde_enc;
  318. struct msm_compression_info *comp_info;
  319. if (!drm_enc)
  320. return false;
  321. sde_enc = to_sde_encoder_virt(drm_enc);
  322. comp_info = &sde_enc->mode_info.comp_info;
  323. return (comp_info->comp_type == MSM_DISPLAY_COMPRESSION_DSC);
  324. }
  325. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  326. struct sde_hw_qdss *hw_qdss,
  327. struct sde_encoder_phys *phys, bool enable)
  328. {
  329. if (sde_enc->qdss_status == enable)
  330. return;
  331. sde_enc->qdss_status = enable;
  332. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  333. sde_enc->qdss_status);
  334. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  335. }
  336. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  337. s64 timeout_ms, struct sde_encoder_wait_info *info)
  338. {
  339. int rc = 0;
  340. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  341. ktime_t cur_ktime;
  342. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  343. do {
  344. rc = wait_event_timeout(*(info->wq),
  345. atomic_read(info->atomic_cnt) == 0, wait_time_jiffies);
  346. cur_ktime = ktime_get();
  347. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  348. timeout_ms, atomic_read(info->atomic_cnt));
  349. /* If we timed out, counter is valid and time is less, wait again */
  350. } while (atomic_read(info->atomic_cnt) && (rc == 0) &&
  351. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  352. return rc;
  353. }
  354. bool sde_encoder_is_dsc_merge(struct drm_encoder *drm_enc)
  355. {
  356. enum sde_rm_topology_name topology;
  357. struct sde_encoder_virt *sde_enc;
  358. struct drm_connector *drm_conn;
  359. if (!drm_enc)
  360. return false;
  361. sde_enc = to_sde_encoder_virt(drm_enc);
  362. if (!sde_enc->cur_master)
  363. return false;
  364. drm_conn = sde_enc->cur_master->connector;
  365. if (!drm_conn)
  366. return false;
  367. topology = sde_connector_get_topology_name(drm_conn);
  368. if (topology == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)
  369. return true;
  370. return false;
  371. }
  372. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  373. {
  374. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  375. return sde_enc &&
  376. (sde_enc->disp_info.display_type ==
  377. SDE_CONNECTOR_PRIMARY);
  378. }
  379. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  380. {
  381. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  382. return sde_enc && sde_enc->cur_master &&
  383. sde_enc->cur_master->cont_splash_enabled;
  384. }
  385. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  386. enum sde_intr_idx intr_idx)
  387. {
  388. SDE_EVT32(DRMID(phys_enc->parent),
  389. phys_enc->intf_idx - INTF_0,
  390. phys_enc->hw_pp->idx - PINGPONG_0,
  391. intr_idx);
  392. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  393. if (phys_enc->parent_ops.handle_frame_done)
  394. phys_enc->parent_ops.handle_frame_done(
  395. phys_enc->parent, phys_enc,
  396. SDE_ENCODER_FRAME_EVENT_ERROR);
  397. }
  398. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  399. enum sde_intr_idx intr_idx,
  400. struct sde_encoder_wait_info *wait_info)
  401. {
  402. struct sde_encoder_irq *irq;
  403. u32 irq_status;
  404. int ret, i;
  405. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  406. SDE_ERROR("invalid params\n");
  407. return -EINVAL;
  408. }
  409. irq = &phys_enc->irq[intr_idx];
  410. /* note: do master / slave checking outside */
  411. /* return EWOULDBLOCK since we know the wait isn't necessary */
  412. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  413. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  414. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  415. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  416. return -EWOULDBLOCK;
  417. }
  418. if (irq->irq_idx < 0) {
  419. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  420. irq->name, irq->hw_idx);
  421. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  422. irq->irq_idx);
  423. return 0;
  424. }
  425. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  426. atomic_read(wait_info->atomic_cnt));
  427. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  428. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  429. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  430. /*
  431. * Some module X may disable interrupt for longer duration
  432. * and it may trigger all interrupts including timer interrupt
  433. * when module X again enable the interrupt.
  434. * That may cause interrupt wait timeout API in this API.
  435. * It is handled by split the wait timer in two halves.
  436. */
  437. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  438. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  439. irq->hw_idx,
  440. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  441. wait_info);
  442. if (ret)
  443. break;
  444. }
  445. if (ret <= 0) {
  446. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  447. irq->irq_idx, true);
  448. if (irq_status) {
  449. unsigned long flags;
  450. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  451. irq->hw_idx, irq->irq_idx,
  452. phys_enc->hw_pp->idx - PINGPONG_0,
  453. atomic_read(wait_info->atomic_cnt));
  454. SDE_DEBUG_PHYS(phys_enc,
  455. "done but irq %d not triggered\n",
  456. irq->irq_idx);
  457. local_irq_save(flags);
  458. irq->cb.func(phys_enc, irq->irq_idx);
  459. local_irq_restore(flags);
  460. ret = 0;
  461. } else {
  462. ret = -ETIMEDOUT;
  463. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  464. irq->hw_idx, irq->irq_idx,
  465. phys_enc->hw_pp->idx - PINGPONG_0,
  466. atomic_read(wait_info->atomic_cnt), irq_status,
  467. SDE_EVTLOG_ERROR);
  468. }
  469. } else {
  470. ret = 0;
  471. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  472. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  473. atomic_read(wait_info->atomic_cnt));
  474. }
  475. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  476. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  477. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  478. return ret;
  479. }
  480. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  481. enum sde_intr_idx intr_idx)
  482. {
  483. struct sde_encoder_irq *irq;
  484. int ret = 0;
  485. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  486. SDE_ERROR("invalid params\n");
  487. return -EINVAL;
  488. }
  489. irq = &phys_enc->irq[intr_idx];
  490. if (irq->irq_idx >= 0) {
  491. SDE_DEBUG_PHYS(phys_enc,
  492. "skipping already registered irq %s type %d\n",
  493. irq->name, irq->intr_type);
  494. return 0;
  495. }
  496. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  497. irq->intr_type, irq->hw_idx);
  498. if (irq->irq_idx < 0) {
  499. SDE_ERROR_PHYS(phys_enc,
  500. "failed to lookup IRQ index for %s type:%d\n",
  501. irq->name, irq->intr_type);
  502. return -EINVAL;
  503. }
  504. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  505. &irq->cb);
  506. if (ret) {
  507. SDE_ERROR_PHYS(phys_enc,
  508. "failed to register IRQ callback for %s\n",
  509. irq->name);
  510. irq->irq_idx = -EINVAL;
  511. return ret;
  512. }
  513. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  514. if (ret) {
  515. SDE_ERROR_PHYS(phys_enc,
  516. "enable IRQ for intr:%s failed, irq_idx %d\n",
  517. irq->name, irq->irq_idx);
  518. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  519. irq->irq_idx, &irq->cb);
  520. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  521. irq->irq_idx, SDE_EVTLOG_ERROR);
  522. irq->irq_idx = -EINVAL;
  523. return ret;
  524. }
  525. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  526. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  527. irq->name, irq->irq_idx);
  528. return ret;
  529. }
  530. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  531. enum sde_intr_idx intr_idx)
  532. {
  533. struct sde_encoder_irq *irq;
  534. int ret;
  535. if (!phys_enc) {
  536. SDE_ERROR("invalid encoder\n");
  537. return -EINVAL;
  538. }
  539. irq = &phys_enc->irq[intr_idx];
  540. /* silently skip irqs that weren't registered */
  541. if (irq->irq_idx < 0) {
  542. SDE_ERROR(
  543. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  544. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  545. irq->irq_idx);
  546. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  547. irq->irq_idx, SDE_EVTLOG_ERROR);
  548. return 0;
  549. }
  550. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  551. if (ret)
  552. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  553. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  554. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  555. &irq->cb);
  556. if (ret)
  557. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  558. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  559. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  560. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  561. irq->irq_idx = -EINVAL;
  562. return 0;
  563. }
  564. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  565. struct sde_encoder_hw_resources *hw_res,
  566. struct drm_connector_state *conn_state)
  567. {
  568. struct sde_encoder_virt *sde_enc = NULL;
  569. struct msm_mode_info mode_info;
  570. int i = 0;
  571. if (!hw_res || !drm_enc || !conn_state) {
  572. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  573. !drm_enc, !hw_res, !conn_state);
  574. return;
  575. }
  576. sde_enc = to_sde_encoder_virt(drm_enc);
  577. SDE_DEBUG_ENC(sde_enc, "\n");
  578. /* Query resources used by phys encs, expected to be without overlap */
  579. memset(hw_res, 0, sizeof(*hw_res));
  580. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  581. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  582. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  583. if (phys && phys->ops.get_hw_resources)
  584. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  585. }
  586. /*
  587. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  588. * called from atomic_check phase. Use the below API to get mode
  589. * information of the temporary conn_state passed
  590. */
  591. sde_connector_get_mode_info(conn_state, &mode_info);
  592. hw_res->topology = mode_info.topology;
  593. hw_res->display_type = sde_enc->disp_info.display_type;
  594. }
  595. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  596. {
  597. struct sde_encoder_virt *sde_enc = NULL;
  598. int i = 0;
  599. if (!drm_enc) {
  600. SDE_ERROR("invalid encoder\n");
  601. return;
  602. }
  603. sde_enc = to_sde_encoder_virt(drm_enc);
  604. SDE_DEBUG_ENC(sde_enc, "\n");
  605. mutex_lock(&sde_enc->enc_lock);
  606. sde_rsc_client_destroy(sde_enc->rsc_client);
  607. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  608. struct sde_encoder_phys *phys;
  609. phys = sde_enc->phys_vid_encs[i];
  610. if (phys && phys->ops.destroy) {
  611. phys->ops.destroy(phys);
  612. --sde_enc->num_phys_encs;
  613. sde_enc->phys_encs[i] = NULL;
  614. }
  615. phys = sde_enc->phys_cmd_encs[i];
  616. if (phys && phys->ops.destroy) {
  617. phys->ops.destroy(phys);
  618. --sde_enc->num_phys_encs;
  619. sde_enc->phys_encs[i] = NULL;
  620. }
  621. }
  622. if (sde_enc->num_phys_encs)
  623. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  624. sde_enc->num_phys_encs);
  625. sde_enc->num_phys_encs = 0;
  626. mutex_unlock(&sde_enc->enc_lock);
  627. drm_encoder_cleanup(drm_enc);
  628. mutex_destroy(&sde_enc->enc_lock);
  629. kfree(sde_enc->input_handler);
  630. sde_enc->input_handler = NULL;
  631. kfree(sde_enc);
  632. }
  633. void sde_encoder_helper_update_intf_cfg(
  634. struct sde_encoder_phys *phys_enc)
  635. {
  636. struct sde_encoder_virt *sde_enc;
  637. struct sde_hw_intf_cfg_v1 *intf_cfg;
  638. enum sde_3d_blend_mode mode_3d;
  639. if (!phys_enc) {
  640. SDE_ERROR("invalid arg, encoder %d\n", !phys_enc);
  641. return;
  642. }
  643. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  644. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  645. SDE_DEBUG_ENC(sde_enc,
  646. "intf_cfg updated for %d at idx %d\n",
  647. phys_enc->intf_idx,
  648. intf_cfg->intf_count);
  649. /* setup interface configuration */
  650. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  651. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  652. return;
  653. }
  654. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  655. if (phys_enc == sde_enc->cur_master) {
  656. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  657. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  658. else
  659. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  660. }
  661. /* configure this interface as master for split display */
  662. if (phys_enc->split_role == ENC_ROLE_MASTER)
  663. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  664. /* setup which pp blk will connect to this intf */
  665. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  666. phys_enc->hw_intf->ops.bind_pingpong_blk(
  667. phys_enc->hw_intf,
  668. true,
  669. phys_enc->hw_pp->idx);
  670. /*setup merge_3d configuration */
  671. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  672. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  673. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  674. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  675. phys_enc->hw_pp->merge_3d->idx;
  676. if (phys_enc->hw_pp->ops.setup_3d_mode)
  677. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  678. mode_3d);
  679. }
  680. void sde_encoder_helper_split_config(
  681. struct sde_encoder_phys *phys_enc,
  682. enum sde_intf interface)
  683. {
  684. struct sde_encoder_virt *sde_enc;
  685. struct split_pipe_cfg *cfg;
  686. struct sde_hw_mdp *hw_mdptop;
  687. enum sde_rm_topology_name topology;
  688. struct msm_display_info *disp_info;
  689. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  690. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  691. return;
  692. }
  693. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  694. hw_mdptop = phys_enc->hw_mdptop;
  695. disp_info = &sde_enc->disp_info;
  696. cfg = &phys_enc->hw_intf->cfg;
  697. memset(cfg, 0, sizeof(*cfg));
  698. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  699. return;
  700. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  701. cfg->split_link_en = true;
  702. /**
  703. * disable split modes since encoder will be operating in as the only
  704. * encoder, either for the entire use case in the case of, for example,
  705. * single DSI, or for this frame in the case of left/right only partial
  706. * update.
  707. */
  708. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  709. if (hw_mdptop->ops.setup_split_pipe)
  710. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  711. if (hw_mdptop->ops.setup_pp_split)
  712. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  713. return;
  714. }
  715. cfg->en = true;
  716. cfg->mode = phys_enc->intf_mode;
  717. cfg->intf = interface;
  718. if (cfg->en && phys_enc->ops.needs_single_flush &&
  719. phys_enc->ops.needs_single_flush(phys_enc))
  720. cfg->split_flush_en = true;
  721. topology = sde_connector_get_topology_name(phys_enc->connector);
  722. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  723. cfg->pp_split_slave = cfg->intf;
  724. else
  725. cfg->pp_split_slave = INTF_MAX;
  726. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  727. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  728. if (hw_mdptop->ops.setup_split_pipe)
  729. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  730. } else if (sde_enc->hw_pp[0]) {
  731. /*
  732. * slave encoder
  733. * - determine split index from master index,
  734. * assume master is first pp
  735. */
  736. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  737. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  738. cfg->pp_split_index);
  739. if (hw_mdptop->ops.setup_pp_split)
  740. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  741. }
  742. }
  743. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  744. {
  745. struct sde_encoder_virt *sde_enc;
  746. int i = 0;
  747. if (!drm_enc)
  748. return false;
  749. sde_enc = to_sde_encoder_virt(drm_enc);
  750. if (!sde_enc)
  751. return false;
  752. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  753. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  754. if (phys && phys->in_clone_mode)
  755. return true;
  756. }
  757. return false;
  758. }
  759. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  760. struct drm_crtc_state *crtc_state,
  761. struct drm_connector_state *conn_state)
  762. {
  763. const struct drm_display_mode *mode;
  764. struct drm_display_mode *adj_mode;
  765. int i = 0;
  766. int ret = 0;
  767. mode = &crtc_state->mode;
  768. adj_mode = &crtc_state->adjusted_mode;
  769. /* perform atomic check on the first physical encoder (master) */
  770. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  771. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  772. if (phys && phys->ops.atomic_check)
  773. ret = phys->ops.atomic_check(phys, crtc_state,
  774. conn_state);
  775. else if (phys && phys->ops.mode_fixup)
  776. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  777. ret = -EINVAL;
  778. if (ret) {
  779. SDE_ERROR_ENC(sde_enc,
  780. "mode unsupported, phys idx %d\n", i);
  781. break;
  782. }
  783. }
  784. return ret;
  785. }
  786. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  787. struct drm_crtc_state *crtc_state,
  788. struct drm_connector_state *conn_state,
  789. struct sde_connector_state *sde_conn_state,
  790. struct sde_crtc_state *sde_crtc_state)
  791. {
  792. int ret = 0;
  793. if (crtc_state->mode_changed || crtc_state->active_changed) {
  794. struct sde_rect mode_roi, roi;
  795. mode_roi.x = 0;
  796. mode_roi.y = 0;
  797. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  798. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  799. if (sde_conn_state->rois.num_rects) {
  800. sde_kms_rect_merge_rectangles(
  801. &sde_conn_state->rois, &roi);
  802. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  803. SDE_ERROR_ENC(sde_enc,
  804. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  805. roi.x, roi.y, roi.w, roi.h);
  806. ret = -EINVAL;
  807. }
  808. }
  809. if (sde_crtc_state->user_roi_list.num_rects) {
  810. sde_kms_rect_merge_rectangles(
  811. &sde_crtc_state->user_roi_list, &roi);
  812. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  813. SDE_ERROR_ENC(sde_enc,
  814. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  815. roi.x, roi.y, roi.w, roi.h);
  816. ret = -EINVAL;
  817. }
  818. }
  819. }
  820. return ret;
  821. }
  822. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  823. struct drm_crtc_state *crtc_state,
  824. struct drm_connector_state *conn_state,
  825. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  826. struct sde_connector *sde_conn,
  827. struct sde_connector_state *sde_conn_state)
  828. {
  829. int ret = 0;
  830. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  831. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  832. struct msm_display_topology *topology = NULL;
  833. ret = sde_conn->ops.get_mode_info(&sde_conn->base, adj_mode,
  834. &sde_conn_state->mode_info,
  835. sde_kms->catalog->max_mixer_width,
  836. sde_conn->display);
  837. if (ret) {
  838. SDE_ERROR_ENC(sde_enc,
  839. "failed to get mode info, rc = %d\n", ret);
  840. return ret;
  841. }
  842. if (sde_conn_state->mode_info.comp_info.comp_type &&
  843. sde_conn_state->mode_info.comp_info.comp_ratio >=
  844. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  845. SDE_ERROR_ENC(sde_enc,
  846. "invalid compression ratio: %d\n",
  847. sde_conn_state->mode_info.comp_info.comp_ratio);
  848. ret = -EINVAL;
  849. return ret;
  850. }
  851. /* Reserve dynamic resources, indicating atomic_check phase */
  852. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  853. conn_state, true);
  854. if (ret) {
  855. SDE_ERROR_ENC(sde_enc,
  856. "RM failed to reserve resources, rc = %d\n",
  857. ret);
  858. return ret;
  859. }
  860. /**
  861. * Update connector state with the topology selected for the
  862. * resource set validated. Reset the topology if we are
  863. * de-activating crtc.
  864. */
  865. if (crtc_state->active)
  866. topology = &sde_conn_state->mode_info.topology;
  867. ret = sde_rm_update_topology(conn_state, topology);
  868. if (ret) {
  869. SDE_ERROR_ENC(sde_enc,
  870. "RM failed to update topology, rc: %d\n", ret);
  871. return ret;
  872. }
  873. ret = sde_connector_set_blob_data(conn_state->connector,
  874. conn_state,
  875. CONNECTOR_PROP_SDE_INFO);
  876. if (ret) {
  877. SDE_ERROR_ENC(sde_enc,
  878. "connector failed to update info, rc: %d\n",
  879. ret);
  880. return ret;
  881. }
  882. }
  883. return ret;
  884. }
  885. static int sde_encoder_virt_atomic_check(
  886. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  887. struct drm_connector_state *conn_state)
  888. {
  889. struct sde_encoder_virt *sde_enc;
  890. struct msm_drm_private *priv;
  891. struct sde_kms *sde_kms;
  892. const struct drm_display_mode *mode;
  893. struct drm_display_mode *adj_mode;
  894. struct sde_connector *sde_conn = NULL;
  895. struct sde_connector_state *sde_conn_state = NULL;
  896. struct sde_crtc_state *sde_crtc_state = NULL;
  897. enum sde_rm_topology_name old_top;
  898. int ret = 0;
  899. if (!drm_enc || !crtc_state || !conn_state) {
  900. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  901. !drm_enc, !crtc_state, !conn_state);
  902. return -EINVAL;
  903. }
  904. sde_enc = to_sde_encoder_virt(drm_enc);
  905. SDE_DEBUG_ENC(sde_enc, "\n");
  906. priv = drm_enc->dev->dev_private;
  907. sde_kms = to_sde_kms(priv->kms);
  908. mode = &crtc_state->mode;
  909. adj_mode = &crtc_state->adjusted_mode;
  910. sde_conn = to_sde_connector(conn_state->connector);
  911. sde_conn_state = to_sde_connector_state(conn_state);
  912. sde_crtc_state = to_sde_crtc_state(crtc_state);
  913. SDE_EVT32(DRMID(drm_enc), drm_atomic_crtc_needs_modeset(crtc_state));
  914. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  915. conn_state);
  916. if (ret)
  917. return ret;
  918. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  919. conn_state, sde_conn_state, sde_crtc_state);
  920. if (ret)
  921. return ret;
  922. /**
  923. * record topology in previous atomic state to be able to handle
  924. * topology transitions correctly.
  925. */
  926. old_top = sde_connector_get_property(conn_state,
  927. CONNECTOR_PROP_TOPOLOGY_NAME);
  928. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  929. if (ret)
  930. return ret;
  931. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  932. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  933. if (ret)
  934. return ret;
  935. ret = sde_connector_roi_v1_check_roi(conn_state);
  936. if (ret) {
  937. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  938. ret);
  939. return ret;
  940. }
  941. drm_mode_set_crtcinfo(adj_mode, 0);
  942. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  943. return ret;
  944. }
  945. static int _sde_encoder_dsc_update_pic_dim(struct msm_display_dsc_info *dsc,
  946. int pic_width, int pic_height)
  947. {
  948. if (!dsc || !pic_width || !pic_height) {
  949. SDE_ERROR("invalid input: pic_width=%d pic_height=%d\n",
  950. pic_width, pic_height);
  951. return -EINVAL;
  952. }
  953. if ((pic_width % dsc->slice_width) ||
  954. (pic_height % dsc->slice_height)) {
  955. SDE_ERROR("pic_dim=%dx%d has to be multiple of slice=%dx%d\n",
  956. pic_width, pic_height,
  957. dsc->slice_width, dsc->slice_height);
  958. return -EINVAL;
  959. }
  960. dsc->pic_width = pic_width;
  961. dsc->pic_height = pic_height;
  962. return 0;
  963. }
  964. static void _sde_encoder_dsc_pclk_param_calc(struct msm_display_dsc_info *dsc,
  965. int intf_width)
  966. {
  967. int slice_per_pkt, slice_per_intf;
  968. int bytes_in_slice, total_bytes_per_intf;
  969. if (!dsc || !dsc->slice_width || !dsc->slice_per_pkt ||
  970. (intf_width < dsc->slice_width)) {
  971. SDE_ERROR("invalid input: intf_width=%d slice_width=%d\n",
  972. intf_width, dsc ? dsc->slice_width : -1);
  973. return;
  974. }
  975. slice_per_pkt = dsc->slice_per_pkt;
  976. slice_per_intf = DIV_ROUND_UP(intf_width, dsc->slice_width);
  977. /*
  978. * If slice_per_pkt is greater than slice_per_intf then default to 1.
  979. * This can happen during partial update.
  980. */
  981. if (slice_per_pkt > slice_per_intf)
  982. slice_per_pkt = 1;
  983. bytes_in_slice = DIV_ROUND_UP(dsc->slice_width * dsc->bpp, 8);
  984. total_bytes_per_intf = bytes_in_slice * slice_per_intf;
  985. dsc->eol_byte_num = total_bytes_per_intf % 3;
  986. dsc->pclk_per_line = DIV_ROUND_UP(total_bytes_per_intf, 3);
  987. dsc->bytes_in_slice = bytes_in_slice;
  988. dsc->bytes_per_pkt = bytes_in_slice * slice_per_pkt;
  989. dsc->pkt_per_line = slice_per_intf / slice_per_pkt;
  990. }
  991. static int _sde_encoder_dsc_initial_line_calc(struct msm_display_dsc_info *dsc,
  992. int enc_ip_width)
  993. {
  994. int max_ssm_delay, max_se_size, obuf_latency;
  995. int input_ssm_out_latency, base_hs_latency;
  996. int multi_hs_extra_latency, mux_word_size;
  997. /* Hardent core config */
  998. int max_muxword_size = 48;
  999. int output_rate = 64;
  1000. int rtl_max_bpc = 10;
  1001. int pipeline_latency = 28;
  1002. max_se_size = 4 * (rtl_max_bpc + 1);
  1003. max_ssm_delay = max_se_size + max_muxword_size - 1;
  1004. mux_word_size = (dsc->bpc >= 12 ? 64 : 48);
  1005. input_ssm_out_latency = pipeline_latency + (3 * (max_ssm_delay + 2));
  1006. obuf_latency = DIV_ROUND_UP((9 * output_rate +
  1007. mux_word_size), dsc->bpp) + 1;
  1008. base_hs_latency = dsc->initial_xmit_delay + input_ssm_out_latency
  1009. + obuf_latency;
  1010. multi_hs_extra_latency = DIV_ROUND_UP((8 * dsc->chunk_size), dsc->bpp);
  1011. dsc->initial_lines = DIV_ROUND_UP((base_hs_latency +
  1012. multi_hs_extra_latency), dsc->slice_width);
  1013. return 0;
  1014. }
  1015. static bool _sde_encoder_dsc_ich_reset_override_needed(bool pu_en,
  1016. struct msm_display_dsc_info *dsc)
  1017. {
  1018. /*
  1019. * As per the DSC spec, ICH_RESET can be either end of the slice line
  1020. * or at the end of the slice. HW internally generates ich_reset at
  1021. * end of the slice line if DSC_MERGE is used or encoder has two
  1022. * soft slices. However, if encoder has only 1 soft slice and DSC_MERGE
  1023. * is not used then it will generate ich_reset at the end of slice.
  1024. *
  1025. * Now as per the spec, during one PPS session, position where
  1026. * ich_reset is generated should not change. Now if full-screen frame
  1027. * has more than 1 soft slice then HW will automatically generate
  1028. * ich_reset at the end of slice_line. But for the same panel, if
  1029. * partial frame is enabled and only 1 encoder is used with 1 slice,
  1030. * then HW will generate ich_reset at end of the slice. This is a
  1031. * mismatch. Prevent this by overriding HW's decision.
  1032. */
  1033. return pu_en && dsc && (dsc->full_frame_slices > 1) &&
  1034. (dsc->slice_width == dsc->pic_width);
  1035. }
  1036. static void _sde_encoder_dsc_pipe_cfg(struct sde_hw_dsc *hw_dsc,
  1037. struct sde_hw_pingpong *hw_pp, struct msm_display_dsc_info *dsc,
  1038. u32 common_mode, bool ich_reset, bool enable,
  1039. struct sde_hw_pingpong *hw_dsc_pp)
  1040. {
  1041. if (!enable) {
  1042. if (hw_dsc_pp && hw_dsc_pp->ops.disable_dsc)
  1043. hw_dsc_pp->ops.disable_dsc(hw_dsc_pp);
  1044. if (hw_dsc && hw_dsc->ops.dsc_disable)
  1045. hw_dsc->ops.dsc_disable(hw_dsc);
  1046. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk)
  1047. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false,
  1048. PINGPONG_MAX);
  1049. return;
  1050. }
  1051. if (!dsc || !hw_dsc || !hw_pp || !hw_dsc_pp) {
  1052. SDE_ERROR("invalid params %d %d %d %d\n", !dsc, !hw_dsc,
  1053. !hw_pp, !hw_dsc_pp);
  1054. return;
  1055. }
  1056. if (hw_dsc->ops.dsc_config)
  1057. hw_dsc->ops.dsc_config(hw_dsc, dsc, common_mode, ich_reset);
  1058. if (hw_dsc->ops.dsc_config_thresh)
  1059. hw_dsc->ops.dsc_config_thresh(hw_dsc, dsc);
  1060. if (hw_dsc_pp->ops.setup_dsc)
  1061. hw_dsc_pp->ops.setup_dsc(hw_dsc_pp);
  1062. if (hw_dsc->ops.bind_pingpong_blk)
  1063. hw_dsc->ops.bind_pingpong_blk(hw_dsc, true, hw_pp->idx);
  1064. if (hw_dsc_pp->ops.enable_dsc)
  1065. hw_dsc_pp->ops.enable_dsc(hw_dsc_pp);
  1066. }
  1067. static void _sde_encoder_get_connector_roi(
  1068. struct sde_encoder_virt *sde_enc,
  1069. struct sde_rect *merged_conn_roi)
  1070. {
  1071. struct drm_connector *drm_conn;
  1072. struct sde_connector_state *c_state;
  1073. if (!sde_enc || !merged_conn_roi)
  1074. return;
  1075. drm_conn = sde_enc->phys_encs[0]->connector;
  1076. if (!drm_conn || !drm_conn->state)
  1077. return;
  1078. c_state = to_sde_connector_state(drm_conn->state);
  1079. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1080. }
  1081. static int _sde_encoder_dsc_n_lm_1_enc_1_intf(struct sde_encoder_virt *sde_enc)
  1082. {
  1083. int this_frame_slices;
  1084. int intf_ip_w, enc_ip_w;
  1085. int ich_res, dsc_common_mode = 0;
  1086. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[0];
  1087. struct sde_hw_pingpong *hw_dsc_pp = sde_enc->hw_dsc_pp[0];
  1088. struct sde_hw_dsc *hw_dsc = sde_enc->hw_dsc[0];
  1089. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1090. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1091. struct msm_display_dsc_info *dsc = NULL;
  1092. struct sde_hw_ctl *hw_ctl;
  1093. struct sde_ctl_dsc_cfg cfg;
  1094. if (hw_dsc == NULL || hw_pp == NULL || !enc_master) {
  1095. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1096. return -EINVAL;
  1097. }
  1098. hw_ctl = enc_master->hw_ctl;
  1099. memset(&cfg, 0, sizeof(cfg));
  1100. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1101. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1102. this_frame_slices = roi->w / dsc->slice_width;
  1103. intf_ip_w = this_frame_slices * dsc->slice_width;
  1104. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1105. enc_ip_w = intf_ip_w;
  1106. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1107. ich_res = _sde_encoder_dsc_ich_reset_override_needed(false, dsc);
  1108. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1109. dsc_common_mode = DSC_MODE_VIDEO;
  1110. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1111. roi->w, roi->h, dsc_common_mode);
  1112. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h, dsc_common_mode);
  1113. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, dsc, dsc_common_mode,
  1114. ich_res, true, hw_dsc_pp);
  1115. cfg.dsc[cfg.dsc_count++] = hw_dsc->idx;
  1116. /* setup dsc active configuration in the control path */
  1117. if (hw_ctl->ops.setup_dsc_cfg) {
  1118. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1119. SDE_DEBUG_ENC(sde_enc,
  1120. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1121. hw_ctl->idx,
  1122. cfg.dsc_count,
  1123. cfg.dsc[0],
  1124. cfg.dsc[1]);
  1125. }
  1126. if (hw_ctl->ops.update_bitmask_dsc)
  1127. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc->idx, 1);
  1128. return 0;
  1129. }
  1130. static int _sde_encoder_dsc_2_lm_2_enc_2_intf(struct sde_encoder_virt *sde_enc,
  1131. struct sde_encoder_kickoff_params *params)
  1132. {
  1133. int this_frame_slices;
  1134. int intf_ip_w, enc_ip_w;
  1135. int ich_res, dsc_common_mode;
  1136. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1137. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1138. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1139. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1140. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1141. struct msm_display_dsc_info dsc[MAX_CHANNELS_PER_ENC];
  1142. bool half_panel_partial_update;
  1143. struct sde_hw_ctl *hw_ctl = NULL;
  1144. struct sde_ctl_dsc_cfg cfg;
  1145. int i;
  1146. if (!enc_master) {
  1147. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1148. return -EINVAL;
  1149. }
  1150. memset(&cfg, 0, sizeof(cfg));
  1151. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1152. hw_pp[i] = sde_enc->hw_pp[i];
  1153. hw_dsc[i] = sde_enc->hw_dsc[i];
  1154. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1155. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1156. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1157. return -EINVAL;
  1158. }
  1159. }
  1160. hw_ctl = enc_master->hw_ctl;
  1161. half_panel_partial_update =
  1162. hweight_long(params->affected_displays) == 1;
  1163. dsc_common_mode = 0;
  1164. if (!half_panel_partial_update)
  1165. dsc_common_mode |= DSC_MODE_SPLIT_PANEL;
  1166. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1167. dsc_common_mode |= DSC_MODE_VIDEO;
  1168. memcpy(&dsc[0], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[0]));
  1169. memcpy(&dsc[1], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[1]));
  1170. /*
  1171. * Since both DSC use same pic dimension, set same pic dimension
  1172. * to both DSC structures.
  1173. */
  1174. _sde_encoder_dsc_update_pic_dim(&dsc[0], roi->w, roi->h);
  1175. _sde_encoder_dsc_update_pic_dim(&dsc[1], roi->w, roi->h);
  1176. this_frame_slices = roi->w / dsc[0].slice_width;
  1177. intf_ip_w = this_frame_slices * dsc[0].slice_width;
  1178. if (!half_panel_partial_update)
  1179. intf_ip_w /= 2;
  1180. /*
  1181. * In this topology when both interfaces are active, they have same
  1182. * load so intf_ip_w will be same.
  1183. */
  1184. _sde_encoder_dsc_pclk_param_calc(&dsc[0], intf_ip_w);
  1185. _sde_encoder_dsc_pclk_param_calc(&dsc[1], intf_ip_w);
  1186. /*
  1187. * In this topology, since there is no dsc_merge, uncompressed input
  1188. * to encoder and interface is same.
  1189. */
  1190. enc_ip_w = intf_ip_w;
  1191. _sde_encoder_dsc_initial_line_calc(&dsc[0], enc_ip_w);
  1192. _sde_encoder_dsc_initial_line_calc(&dsc[1], enc_ip_w);
  1193. /*
  1194. * __is_ich_reset_override_needed should be called only after
  1195. * updating pic dimension, mdss_panel_dsc_update_pic_dim.
  1196. */
  1197. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1198. half_panel_partial_update, &dsc[0]);
  1199. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1200. roi->w, roi->h, dsc_common_mode);
  1201. for (i = 0; i < sde_enc->num_phys_encs &&
  1202. i < MAX_CHANNELS_PER_ENC; i++) {
  1203. bool active = !!((1 << i) & params->affected_displays);
  1204. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1205. dsc_common_mode, i, active);
  1206. _sde_encoder_dsc_pipe_cfg(hw_dsc[i], hw_pp[i], &dsc[i],
  1207. dsc_common_mode, ich_res, active, hw_dsc_pp[i]);
  1208. if (active) {
  1209. if (cfg.dsc_count >= MAX_DSC_PER_CTL_V1) {
  1210. pr_err("Invalid dsc count:%d\n",
  1211. cfg.dsc_count);
  1212. return -EINVAL;
  1213. }
  1214. cfg.dsc[cfg.dsc_count++] = hw_dsc[i]->idx;
  1215. if (hw_ctl->ops.update_bitmask_dsc)
  1216. hw_ctl->ops.update_bitmask_dsc(hw_ctl,
  1217. hw_dsc[i]->idx, 1);
  1218. }
  1219. }
  1220. /* setup dsc active configuration in the control path */
  1221. if (hw_ctl->ops.setup_dsc_cfg) {
  1222. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1223. SDE_DEBUG_ENC(sde_enc,
  1224. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1225. hw_ctl->idx,
  1226. cfg.dsc_count,
  1227. cfg.dsc[0],
  1228. cfg.dsc[1]);
  1229. }
  1230. return 0;
  1231. }
  1232. static int _sde_encoder_dsc_2_lm_2_enc_1_intf(struct sde_encoder_virt *sde_enc,
  1233. struct sde_encoder_kickoff_params *params)
  1234. {
  1235. int this_frame_slices;
  1236. int intf_ip_w, enc_ip_w;
  1237. int ich_res, dsc_common_mode;
  1238. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1239. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1240. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1241. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1242. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1243. struct msm_display_dsc_info *dsc = NULL;
  1244. bool half_panel_partial_update;
  1245. struct sde_hw_ctl *hw_ctl = NULL;
  1246. struct sde_ctl_dsc_cfg cfg;
  1247. int i;
  1248. if (!enc_master) {
  1249. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1250. return -EINVAL;
  1251. }
  1252. memset(&cfg, 0, sizeof(cfg));
  1253. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1254. hw_pp[i] = sde_enc->hw_pp[i];
  1255. hw_dsc[i] = sde_enc->hw_dsc[i];
  1256. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1257. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1258. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1259. return -EINVAL;
  1260. }
  1261. }
  1262. hw_ctl = enc_master->hw_ctl;
  1263. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1264. half_panel_partial_update =
  1265. hweight_long(params->affected_displays) == 1;
  1266. dsc_common_mode = 0;
  1267. if (!half_panel_partial_update)
  1268. dsc_common_mode |= DSC_MODE_SPLIT_PANEL | DSC_MODE_MULTIPLEX;
  1269. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1270. dsc_common_mode |= DSC_MODE_VIDEO;
  1271. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1272. this_frame_slices = roi->w / dsc->slice_width;
  1273. intf_ip_w = this_frame_slices * dsc->slice_width;
  1274. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1275. /*
  1276. * dsc merge case: when using 2 encoders for the same stream,
  1277. * no. of slices need to be same on both the encoders.
  1278. */
  1279. enc_ip_w = intf_ip_w / 2;
  1280. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1281. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1282. half_panel_partial_update, dsc);
  1283. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1284. roi->w, roi->h, dsc_common_mode);
  1285. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1286. dsc_common_mode, i, params->affected_displays);
  1287. _sde_encoder_dsc_pipe_cfg(hw_dsc[0], hw_pp[0], dsc, dsc_common_mode,
  1288. ich_res, true, hw_dsc_pp[0]);
  1289. cfg.dsc[0] = hw_dsc[0]->idx;
  1290. cfg.dsc_count++;
  1291. if (hw_ctl->ops.update_bitmask_dsc)
  1292. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[0]->idx, 1);
  1293. _sde_encoder_dsc_pipe_cfg(hw_dsc[1], hw_pp[1], dsc, dsc_common_mode,
  1294. ich_res, !half_panel_partial_update, hw_dsc_pp[1]);
  1295. if (!half_panel_partial_update) {
  1296. cfg.dsc[1] = hw_dsc[1]->idx;
  1297. cfg.dsc_count++;
  1298. if (hw_ctl->ops.update_bitmask_dsc)
  1299. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[1]->idx,
  1300. 1);
  1301. }
  1302. /* setup dsc active configuration in the control path */
  1303. if (hw_ctl->ops.setup_dsc_cfg) {
  1304. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1305. SDE_DEBUG_ENC(sde_enc,
  1306. "setup_dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1307. hw_ctl->idx,
  1308. cfg.dsc_count,
  1309. cfg.dsc[0],
  1310. cfg.dsc[1]);
  1311. }
  1312. return 0;
  1313. }
  1314. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1315. {
  1316. struct sde_encoder_virt *sde_enc;
  1317. struct drm_connector *drm_conn;
  1318. struct drm_display_mode *adj_mode;
  1319. struct sde_rect roi;
  1320. if (!drm_enc) {
  1321. SDE_ERROR("invalid encoder parameter\n");
  1322. return -EINVAL;
  1323. }
  1324. sde_enc = to_sde_encoder_virt(drm_enc);
  1325. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1326. SDE_ERROR("invalid crtc parameter\n");
  1327. return -EINVAL;
  1328. }
  1329. if (!sde_enc->cur_master) {
  1330. SDE_ERROR("invalid cur_master parameter\n");
  1331. return -EINVAL;
  1332. }
  1333. adj_mode = &sde_enc->cur_master->cached_mode;
  1334. drm_conn = sde_enc->cur_master->connector;
  1335. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1336. if (sde_kms_rect_is_null(&roi)) {
  1337. roi.w = adj_mode->hdisplay;
  1338. roi.h = adj_mode->vdisplay;
  1339. }
  1340. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1341. sizeof(sde_enc->prv_conn_roi));
  1342. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1343. return 0;
  1344. }
  1345. static int _sde_encoder_dsc_setup(struct sde_encoder_virt *sde_enc,
  1346. struct sde_encoder_kickoff_params *params)
  1347. {
  1348. enum sde_rm_topology_name topology;
  1349. struct drm_connector *drm_conn;
  1350. int ret = 0;
  1351. if (!sde_enc || !params || !sde_enc->phys_encs[0] ||
  1352. !sde_enc->phys_encs[0]->connector)
  1353. return -EINVAL;
  1354. drm_conn = sde_enc->phys_encs[0]->connector;
  1355. topology = sde_connector_get_topology_name(drm_conn);
  1356. if (topology == SDE_RM_TOPOLOGY_NONE) {
  1357. SDE_ERROR_ENC(sde_enc, "topology not set yet\n");
  1358. return -EINVAL;
  1359. }
  1360. SDE_DEBUG_ENC(sde_enc, "topology:%d\n", topology);
  1361. SDE_EVT32(DRMID(&sde_enc->base), topology,
  1362. sde_enc->cur_conn_roi.x,
  1363. sde_enc->cur_conn_roi.y,
  1364. sde_enc->cur_conn_roi.w,
  1365. sde_enc->cur_conn_roi.h,
  1366. sde_enc->prv_conn_roi.x,
  1367. sde_enc->prv_conn_roi.y,
  1368. sde_enc->prv_conn_roi.w,
  1369. sde_enc->prv_conn_roi.h,
  1370. sde_enc->cur_master->cached_mode.hdisplay,
  1371. sde_enc->cur_master->cached_mode.vdisplay);
  1372. if (sde_kms_rect_is_equal(&sde_enc->cur_conn_roi,
  1373. &sde_enc->prv_conn_roi))
  1374. return ret;
  1375. switch (topology) {
  1376. case SDE_RM_TOPOLOGY_SINGLEPIPE_DSC:
  1377. case SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC:
  1378. ret = _sde_encoder_dsc_n_lm_1_enc_1_intf(sde_enc);
  1379. break;
  1380. case SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE:
  1381. ret = _sde_encoder_dsc_2_lm_2_enc_1_intf(sde_enc, params);
  1382. break;
  1383. case SDE_RM_TOPOLOGY_DUALPIPE_DSC:
  1384. ret = _sde_encoder_dsc_2_lm_2_enc_2_intf(sde_enc, params);
  1385. break;
  1386. default:
  1387. SDE_ERROR_ENC(sde_enc, "No DSC support for topology %d",
  1388. topology);
  1389. return -EINVAL;
  1390. }
  1391. return ret;
  1392. }
  1393. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  1394. u32 vsync_source, bool is_dummy)
  1395. {
  1396. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1397. struct msm_drm_private *priv;
  1398. struct sde_kms *sde_kms;
  1399. struct sde_hw_mdp *hw_mdptop;
  1400. struct drm_encoder *drm_enc;
  1401. struct sde_encoder_virt *sde_enc;
  1402. int i;
  1403. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1404. if (!sde_enc) {
  1405. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1406. return;
  1407. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1408. SDE_ERROR("invalid num phys enc %d/%d\n",
  1409. sde_enc->num_phys_encs,
  1410. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1411. return;
  1412. }
  1413. drm_enc = &sde_enc->base;
  1414. /* this pointers are checked in virt_enable_helper */
  1415. priv = drm_enc->dev->dev_private;
  1416. sde_kms = to_sde_kms(priv->kms);
  1417. if (!sde_kms) {
  1418. SDE_ERROR("invalid sde_kms\n");
  1419. return;
  1420. }
  1421. hw_mdptop = sde_kms->hw_mdp;
  1422. if (!hw_mdptop) {
  1423. SDE_ERROR("invalid mdptop\n");
  1424. return;
  1425. }
  1426. if (hw_mdptop->ops.setup_vsync_source) {
  1427. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1428. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1429. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1430. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1431. vsync_cfg.vsync_source = vsync_source;
  1432. vsync_cfg.is_dummy = is_dummy;
  1433. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1434. }
  1435. }
  1436. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1437. struct msm_display_info *disp_info, bool is_dummy)
  1438. {
  1439. struct sde_encoder_phys *phys;
  1440. int i;
  1441. u32 vsync_source;
  1442. if (!sde_enc || !disp_info) {
  1443. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1444. sde_enc != NULL, disp_info != NULL);
  1445. return;
  1446. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1447. SDE_ERROR("invalid num phys enc %d/%d\n",
  1448. sde_enc->num_phys_encs,
  1449. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1450. return;
  1451. }
  1452. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1453. if (is_dummy)
  1454. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  1455. sde_enc->te_source;
  1456. else if (disp_info->is_te_using_watchdog_timer)
  1457. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  1458. else
  1459. vsync_source = sde_enc->te_source;
  1460. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1461. phys = sde_enc->phys_encs[i];
  1462. if (phys && phys->ops.setup_vsync_source)
  1463. phys->ops.setup_vsync_source(phys,
  1464. vsync_source, is_dummy);
  1465. }
  1466. }
  1467. }
  1468. static void _sde_encoder_dsc_disable(struct sde_encoder_virt *sde_enc)
  1469. {
  1470. int i;
  1471. struct sde_hw_pingpong *hw_pp = NULL;
  1472. struct sde_hw_pingpong *hw_dsc_pp = NULL;
  1473. struct sde_hw_dsc *hw_dsc = NULL;
  1474. struct sde_hw_ctl *hw_ctl = NULL;
  1475. struct sde_ctl_dsc_cfg cfg;
  1476. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1477. !sde_enc->phys_encs[0]->connector) {
  1478. SDE_ERROR("invalid params %d %d\n",
  1479. !sde_enc, sde_enc ? !sde_enc->phys_encs[0] : -1);
  1480. return;
  1481. }
  1482. if (sde_enc->cur_master)
  1483. hw_ctl = sde_enc->cur_master->hw_ctl;
  1484. /* Disable DSC for all the pp's present in this topology */
  1485. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1486. hw_pp = sde_enc->hw_pp[i];
  1487. hw_dsc = sde_enc->hw_dsc[i];
  1488. hw_dsc_pp = sde_enc->hw_dsc_pp[i];
  1489. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, NULL,
  1490. 0, 0, 0, hw_dsc_pp);
  1491. if (hw_dsc)
  1492. sde_enc->dirty_dsc_ids[i] = hw_dsc->idx;
  1493. }
  1494. /* Clear the DSC ACTIVE config for this CTL */
  1495. if (hw_ctl && hw_ctl->ops.setup_dsc_cfg) {
  1496. memset(&cfg, 0, sizeof(cfg));
  1497. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1498. }
  1499. /**
  1500. * Since pending flushes from previous commit get cleared
  1501. * sometime after this point, setting DSC flush bits now
  1502. * will have no effect. Therefore dirty_dsc_ids track which
  1503. * DSC blocks must be flushed for the next trigger.
  1504. */
  1505. }
  1506. static int _sde_encoder_switch_to_watchdog_vsync(struct drm_encoder *drm_enc)
  1507. {
  1508. struct sde_encoder_virt *sde_enc;
  1509. struct msm_display_info disp_info;
  1510. if (!drm_enc) {
  1511. pr_err("invalid drm encoder\n");
  1512. return -EINVAL;
  1513. }
  1514. sde_enc = to_sde_encoder_virt(drm_enc);
  1515. sde_encoder_control_te(drm_enc, false);
  1516. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1517. disp_info.is_te_using_watchdog_timer = true;
  1518. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  1519. sde_encoder_control_te(drm_enc, true);
  1520. return 0;
  1521. }
  1522. static int _sde_encoder_rsc_client_update_vsync_wait(
  1523. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1524. int wait_vblank_crtc_id)
  1525. {
  1526. int wait_refcount = 0, ret = 0;
  1527. int pipe = -1;
  1528. int wait_count = 0;
  1529. struct drm_crtc *primary_crtc;
  1530. struct drm_crtc *crtc;
  1531. crtc = sde_enc->crtc;
  1532. if (wait_vblank_crtc_id)
  1533. wait_refcount =
  1534. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1535. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1536. SDE_EVTLOG_FUNC_ENTRY);
  1537. if (crtc->base.id != wait_vblank_crtc_id) {
  1538. primary_crtc = drm_crtc_find(drm_enc->dev,
  1539. NULL, wait_vblank_crtc_id);
  1540. if (!primary_crtc) {
  1541. SDE_ERROR_ENC(sde_enc,
  1542. "failed to find primary crtc id %d\n",
  1543. wait_vblank_crtc_id);
  1544. return -EINVAL;
  1545. }
  1546. pipe = drm_crtc_index(primary_crtc);
  1547. }
  1548. /**
  1549. * note: VBLANK is expected to be enabled at this point in
  1550. * resource control state machine if on primary CRTC
  1551. */
  1552. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1553. if (sde_rsc_client_is_state_update_complete(
  1554. sde_enc->rsc_client))
  1555. break;
  1556. if (crtc->base.id == wait_vblank_crtc_id)
  1557. ret = sde_encoder_wait_for_event(drm_enc,
  1558. MSM_ENC_VBLANK);
  1559. else
  1560. drm_wait_one_vblank(drm_enc->dev, pipe);
  1561. if (ret) {
  1562. SDE_ERROR_ENC(sde_enc,
  1563. "wait for vblank failed ret:%d\n", ret);
  1564. /**
  1565. * rsc hardware may hang without vsync. avoid rsc hang
  1566. * by generating the vsync from watchdog timer.
  1567. */
  1568. if (crtc->base.id == wait_vblank_crtc_id)
  1569. _sde_encoder_switch_to_watchdog_vsync(drm_enc);
  1570. }
  1571. }
  1572. if (wait_count >= MAX_RSC_WAIT)
  1573. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1574. SDE_EVTLOG_ERROR);
  1575. if (wait_refcount)
  1576. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1577. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1578. SDE_EVTLOG_FUNC_EXIT);
  1579. return ret;
  1580. }
  1581. static int _sde_encoder_update_rsc_client(
  1582. struct drm_encoder *drm_enc, bool enable)
  1583. {
  1584. struct sde_encoder_virt *sde_enc;
  1585. struct drm_crtc *crtc;
  1586. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1587. struct sde_rsc_cmd_config *rsc_config;
  1588. int ret, prefill_lines;
  1589. struct msm_display_info *disp_info;
  1590. struct msm_mode_info *mode_info;
  1591. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1592. u32 qsync_mode = 0;
  1593. if (!drm_enc || !drm_enc->dev) {
  1594. SDE_ERROR("invalid encoder arguments\n");
  1595. return -EINVAL;
  1596. }
  1597. sde_enc = to_sde_encoder_virt(drm_enc);
  1598. mode_info = &sde_enc->mode_info;
  1599. crtc = sde_enc->crtc;
  1600. if (!sde_enc->crtc) {
  1601. SDE_ERROR("invalid crtc parameter\n");
  1602. return -EINVAL;
  1603. }
  1604. disp_info = &sde_enc->disp_info;
  1605. rsc_config = &sde_enc->rsc_config;
  1606. if (!sde_enc->rsc_client) {
  1607. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1608. return 0;
  1609. }
  1610. /**
  1611. * only primary command mode panel without Qsync can request CMD state.
  1612. * all other panels/displays can request for VID state including
  1613. * secondary command mode panel.
  1614. * Clone mode encoder can request CLK STATE only.
  1615. */
  1616. if (sde_enc->cur_master)
  1617. qsync_mode = sde_connector_get_qsync_mode(
  1618. sde_enc->cur_master->connector);
  1619. if (sde_encoder_in_clone_mode(drm_enc) ||
  1620. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1621. (disp_info->display_type && qsync_mode))
  1622. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1623. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1624. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1625. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1626. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1627. SDE_EVT32(rsc_state, qsync_mode);
  1628. prefill_lines = mode_info->prefill_lines;
  1629. /* compare specific items and reconfigure the rsc */
  1630. if ((rsc_config->fps != mode_info->frame_rate) ||
  1631. (rsc_config->vtotal != mode_info->vtotal) ||
  1632. (rsc_config->prefill_lines != prefill_lines) ||
  1633. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1634. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1635. rsc_config->fps = mode_info->frame_rate;
  1636. rsc_config->vtotal = mode_info->vtotal;
  1637. rsc_config->prefill_lines = prefill_lines;
  1638. rsc_config->jitter_numer = mode_info->jitter_numer;
  1639. rsc_config->jitter_denom = mode_info->jitter_denom;
  1640. sde_enc->rsc_state_init = false;
  1641. }
  1642. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1643. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1644. /* update it only once */
  1645. sde_enc->rsc_state_init = true;
  1646. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1647. rsc_state, rsc_config, crtc->base.id,
  1648. &wait_vblank_crtc_id);
  1649. } else {
  1650. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1651. rsc_state, NULL, crtc->base.id,
  1652. &wait_vblank_crtc_id);
  1653. }
  1654. /**
  1655. * if RSC performed a state change that requires a VBLANK wait, it will
  1656. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1657. *
  1658. * if we are the primary display, we will need to enable and wait
  1659. * locally since we hold the commit thread
  1660. *
  1661. * if we are an external display, we must send a signal to the primary
  1662. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1663. * by the primary panel's VBLANK signals
  1664. */
  1665. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1666. if (ret) {
  1667. SDE_ERROR_ENC(sde_enc,
  1668. "sde rsc client update failed ret:%d\n", ret);
  1669. return ret;
  1670. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1671. return ret;
  1672. }
  1673. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1674. sde_enc, wait_vblank_crtc_id);
  1675. return ret;
  1676. }
  1677. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1678. {
  1679. struct sde_encoder_virt *sde_enc;
  1680. int i;
  1681. if (!drm_enc) {
  1682. SDE_ERROR("invalid encoder\n");
  1683. return;
  1684. }
  1685. sde_enc = to_sde_encoder_virt(drm_enc);
  1686. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1687. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1688. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1689. if (phys && phys->ops.irq_control)
  1690. phys->ops.irq_control(phys, enable);
  1691. }
  1692. }
  1693. /* keep track of the userspace vblank during modeset */
  1694. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1695. u32 sw_event)
  1696. {
  1697. struct sde_encoder_virt *sde_enc;
  1698. bool enable;
  1699. int i;
  1700. if (!drm_enc) {
  1701. SDE_ERROR("invalid encoder\n");
  1702. return;
  1703. }
  1704. sde_enc = to_sde_encoder_virt(drm_enc);
  1705. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1706. sw_event, sde_enc->vblank_enabled);
  1707. /* nothing to do if vblank not enabled by userspace */
  1708. if (!sde_enc->vblank_enabled)
  1709. return;
  1710. /* disable vblank on pre_modeset */
  1711. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1712. enable = false;
  1713. /* enable vblank on post_modeset */
  1714. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1715. enable = true;
  1716. else
  1717. return;
  1718. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1719. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1720. if (phys && phys->ops.control_vblank_irq)
  1721. phys->ops.control_vblank_irq(phys, enable);
  1722. }
  1723. }
  1724. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1725. {
  1726. struct sde_encoder_virt *sde_enc;
  1727. if (!drm_enc)
  1728. return NULL;
  1729. sde_enc = to_sde_encoder_virt(drm_enc);
  1730. return sde_enc->rsc_client;
  1731. }
  1732. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1733. bool enable)
  1734. {
  1735. struct msm_drm_private *priv;
  1736. struct sde_kms *sde_kms;
  1737. struct sde_encoder_virt *sde_enc;
  1738. int rc;
  1739. bool is_cmd_mode = false;
  1740. sde_enc = to_sde_encoder_virt(drm_enc);
  1741. priv = drm_enc->dev->dev_private;
  1742. sde_kms = to_sde_kms(priv->kms);
  1743. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1744. is_cmd_mode = true;
  1745. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1746. SDE_EVT32(DRMID(drm_enc), enable);
  1747. if (!sde_enc->cur_master) {
  1748. SDE_ERROR("encoder master not set\n");
  1749. return -EINVAL;
  1750. }
  1751. if (enable) {
  1752. /* enable SDE core clks */
  1753. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1754. if (rc < 0) {
  1755. SDE_ERROR("failed to enable power resource %d\n", rc);
  1756. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1757. return rc;
  1758. }
  1759. sde_enc->elevated_ahb_vote = true;
  1760. /* enable DSI clks */
  1761. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1762. true);
  1763. if (rc) {
  1764. SDE_ERROR("failed to enable clk control %d\n", rc);
  1765. pm_runtime_put_sync(drm_enc->dev->dev);
  1766. return rc;
  1767. }
  1768. /* enable all the irq */
  1769. _sde_encoder_irq_control(drm_enc, true);
  1770. if (is_cmd_mode)
  1771. _sde_encoder_pm_qos_add_request(drm_enc, sde_kms);
  1772. } else {
  1773. if (is_cmd_mode)
  1774. _sde_encoder_pm_qos_remove_request(drm_enc, sde_kms);
  1775. /* disable all the irq */
  1776. _sde_encoder_irq_control(drm_enc, false);
  1777. /* disable DSI clks */
  1778. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1779. /* disable SDE core clks */
  1780. pm_runtime_put_sync(drm_enc->dev->dev);
  1781. }
  1782. return 0;
  1783. }
  1784. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1785. bool enable, u32 frame_count)
  1786. {
  1787. struct sde_encoder_virt *sde_enc;
  1788. int i;
  1789. if (!drm_enc) {
  1790. SDE_ERROR("invalid encoder\n");
  1791. return;
  1792. }
  1793. sde_enc = to_sde_encoder_virt(drm_enc);
  1794. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1795. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1796. if (!phys || !phys->ops.setup_misr)
  1797. continue;
  1798. phys->ops.setup_misr(phys, enable, frame_count);
  1799. }
  1800. }
  1801. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1802. unsigned int type, unsigned int code, int value)
  1803. {
  1804. struct drm_encoder *drm_enc = NULL;
  1805. struct sde_encoder_virt *sde_enc = NULL;
  1806. struct msm_drm_thread *disp_thread = NULL;
  1807. struct msm_drm_private *priv = NULL;
  1808. if (!handle || !handle->handler || !handle->handler->private) {
  1809. SDE_ERROR("invalid encoder for the input event\n");
  1810. return;
  1811. }
  1812. drm_enc = (struct drm_encoder *)handle->handler->private;
  1813. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1814. SDE_ERROR("invalid parameters\n");
  1815. return;
  1816. }
  1817. priv = drm_enc->dev->dev_private;
  1818. sde_enc = to_sde_encoder_virt(drm_enc);
  1819. if (!sde_enc->crtc || (sde_enc->crtc->index
  1820. >= ARRAY_SIZE(priv->disp_thread))) {
  1821. SDE_DEBUG_ENC(sde_enc,
  1822. "invalid cached CRTC: %d or crtc index: %d\n",
  1823. sde_enc->crtc == NULL,
  1824. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1825. return;
  1826. }
  1827. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1828. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1829. kthread_queue_work(&disp_thread->worker,
  1830. &sde_enc->input_event_work);
  1831. }
  1832. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1833. {
  1834. struct sde_encoder_virt *sde_enc;
  1835. if (!drm_enc) {
  1836. SDE_ERROR("invalid encoder\n");
  1837. return;
  1838. }
  1839. sde_enc = to_sde_encoder_virt(drm_enc);
  1840. /* return early if there is no state change */
  1841. if (sde_enc->idle_pc_enabled == enable)
  1842. return;
  1843. sde_enc->idle_pc_enabled = enable;
  1844. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1845. SDE_EVT32(sde_enc->idle_pc_enabled);
  1846. }
  1847. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1848. u32 sw_event)
  1849. {
  1850. if (kthread_cancel_delayed_work_sync(
  1851. &sde_enc->delayed_off_work))
  1852. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1853. sw_event);
  1854. }
  1855. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1856. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1857. {
  1858. int ret = 0;
  1859. /* cancel delayed off work, if any */
  1860. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1861. mutex_lock(&sde_enc->rc_lock);
  1862. /* return if the resource control is already in ON state */
  1863. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1864. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1865. sw_event);
  1866. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1867. SDE_EVTLOG_FUNC_CASE1);
  1868. goto end;
  1869. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1870. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1871. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1872. sw_event, sde_enc->rc_state);
  1873. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1874. SDE_EVTLOG_ERROR);
  1875. goto end;
  1876. }
  1877. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1878. _sde_encoder_irq_control(drm_enc, true);
  1879. } else {
  1880. /* enable all the clks and resources */
  1881. ret = _sde_encoder_resource_control_helper(drm_enc,
  1882. true);
  1883. if (ret) {
  1884. SDE_ERROR_ENC(sde_enc,
  1885. "sw_event:%d, rc in state %d\n",
  1886. sw_event, sde_enc->rc_state);
  1887. SDE_EVT32(DRMID(drm_enc), sw_event,
  1888. sde_enc->rc_state,
  1889. SDE_EVTLOG_ERROR);
  1890. goto end;
  1891. }
  1892. _sde_encoder_update_rsc_client(drm_enc, true);
  1893. }
  1894. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1895. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1896. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1897. end:
  1898. mutex_unlock(&sde_enc->rc_lock);
  1899. return ret;
  1900. }
  1901. static int _sde_encoder_rc_frame_done(struct drm_encoder *drm_enc,
  1902. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1903. struct msm_drm_private *priv)
  1904. {
  1905. unsigned int lp, idle_pc_duration;
  1906. struct msm_drm_thread *disp_thread;
  1907. bool autorefresh_enabled = false;
  1908. if (!sde_enc->crtc) {
  1909. SDE_ERROR("invalid crtc, sw_event:%u\n", sw_event);
  1910. return -EINVAL;
  1911. }
  1912. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1913. SDE_ERROR("invalid crtc index :%u\n",
  1914. sde_enc->crtc->index);
  1915. return -EINVAL;
  1916. }
  1917. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1918. /*
  1919. * mutex lock is not used as this event happens at interrupt
  1920. * context. And locking is not required as, the other events
  1921. * like KICKOFF and STOP does a wait-for-idle before executing
  1922. * the resource_control
  1923. */
  1924. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1925. SDE_ERROR_ENC(sde_enc, "sw_event:%d,rc:%d-unexpected\n",
  1926. sw_event, sde_enc->rc_state);
  1927. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1928. SDE_EVTLOG_ERROR);
  1929. return -EINVAL;
  1930. }
  1931. /*
  1932. * schedule off work item only when there are no
  1933. * frames pending
  1934. */
  1935. if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  1936. SDE_DEBUG_ENC(sde_enc, "skip schedule work");
  1937. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1938. SDE_EVTLOG_FUNC_CASE2);
  1939. return 0;
  1940. }
  1941. /* schedule delayed off work if autorefresh is disabled */
  1942. if (sde_enc->cur_master &&
  1943. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1944. autorefresh_enabled =
  1945. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1946. sde_enc->cur_master);
  1947. /* set idle timeout based on master connector's lp value */
  1948. if (sde_enc->cur_master)
  1949. lp = sde_connector_get_lp(
  1950. sde_enc->cur_master->connector);
  1951. else
  1952. lp = SDE_MODE_DPMS_ON;
  1953. if (lp == SDE_MODE_DPMS_LP2)
  1954. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1955. else
  1956. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1957. if (!autorefresh_enabled)
  1958. kthread_mod_delayed_work(
  1959. &disp_thread->worker,
  1960. &sde_enc->delayed_off_work,
  1961. msecs_to_jiffies(idle_pc_duration));
  1962. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1963. autorefresh_enabled,
  1964. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1965. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1966. sw_event);
  1967. return 0;
  1968. }
  1969. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1970. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1971. {
  1972. /* cancel delayed off work, if any */
  1973. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1974. mutex_lock(&sde_enc->rc_lock);
  1975. if (is_vid_mode &&
  1976. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1977. _sde_encoder_irq_control(drm_enc, true);
  1978. }
  1979. /* skip if is already OFF or IDLE, resources are off already */
  1980. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1981. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1982. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1983. sw_event, sde_enc->rc_state);
  1984. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1985. SDE_EVTLOG_FUNC_CASE3);
  1986. goto end;
  1987. }
  1988. /**
  1989. * IRQs are still enabled currently, which allows wait for
  1990. * VBLANK which RSC may require to correctly transition to OFF
  1991. */
  1992. _sde_encoder_update_rsc_client(drm_enc, false);
  1993. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1994. SDE_ENC_RC_STATE_PRE_OFF,
  1995. SDE_EVTLOG_FUNC_CASE3);
  1996. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1997. end:
  1998. mutex_unlock(&sde_enc->rc_lock);
  1999. return 0;
  2000. }
  2001. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  2002. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2003. {
  2004. int ret = 0;
  2005. /* cancel vsync event work and timer */
  2006. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  2007. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  2008. del_timer_sync(&sde_enc->vsync_event_timer);
  2009. mutex_lock(&sde_enc->rc_lock);
  2010. /* return if the resource control is already in OFF state */
  2011. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2012. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2013. sw_event);
  2014. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2015. SDE_EVTLOG_FUNC_CASE4);
  2016. goto end;
  2017. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  2018. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  2019. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2020. sw_event, sde_enc->rc_state);
  2021. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2022. SDE_EVTLOG_ERROR);
  2023. ret = -EINVAL;
  2024. goto end;
  2025. }
  2026. /**
  2027. * expect to arrive here only if in either idle state or pre-off
  2028. * and in IDLE state the resources are already disabled
  2029. */
  2030. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  2031. _sde_encoder_resource_control_helper(drm_enc, false);
  2032. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2033. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  2034. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  2035. end:
  2036. mutex_unlock(&sde_enc->rc_lock);
  2037. return ret;
  2038. }
  2039. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2040. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2041. {
  2042. int ret = 0;
  2043. /* cancel delayed off work, if any */
  2044. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2045. mutex_lock(&sde_enc->rc_lock);
  2046. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2047. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2048. sw_event);
  2049. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2050. SDE_EVTLOG_FUNC_CASE5);
  2051. goto end;
  2052. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2053. /* enable all the clks and resources */
  2054. ret = _sde_encoder_resource_control_helper(drm_enc,
  2055. true);
  2056. if (ret) {
  2057. SDE_ERROR_ENC(sde_enc,
  2058. "sw_event:%d, rc in state %d\n",
  2059. sw_event, sde_enc->rc_state);
  2060. SDE_EVT32(DRMID(drm_enc), sw_event,
  2061. sde_enc->rc_state,
  2062. SDE_EVTLOG_ERROR);
  2063. goto end;
  2064. }
  2065. _sde_encoder_update_rsc_client(drm_enc, true);
  2066. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2067. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2068. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2069. }
  2070. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2071. if (ret && ret != -EWOULDBLOCK) {
  2072. SDE_ERROR_ENC(sde_enc,
  2073. "wait for commit done returned %d\n",
  2074. ret);
  2075. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2076. ret, SDE_EVTLOG_ERROR);
  2077. ret = -EINVAL;
  2078. goto end;
  2079. }
  2080. _sde_encoder_irq_control(drm_enc, false);
  2081. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2082. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2083. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2084. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2085. end:
  2086. mutex_unlock(&sde_enc->rc_lock);
  2087. return ret;
  2088. }
  2089. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2090. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2091. {
  2092. int ret = 0;
  2093. mutex_lock(&sde_enc->rc_lock);
  2094. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2095. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2096. sw_event);
  2097. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2098. SDE_EVTLOG_FUNC_CASE5);
  2099. goto end;
  2100. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2101. SDE_ERROR_ENC(sde_enc,
  2102. "sw_event:%d, rc:%d !MODESET state\n",
  2103. sw_event, sde_enc->rc_state);
  2104. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2105. SDE_EVTLOG_ERROR);
  2106. ret = -EINVAL;
  2107. goto end;
  2108. }
  2109. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2110. _sde_encoder_irq_control(drm_enc, true);
  2111. _sde_encoder_update_rsc_client(drm_enc, true);
  2112. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2113. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2114. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2115. end:
  2116. mutex_unlock(&sde_enc->rc_lock);
  2117. return ret;
  2118. }
  2119. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2120. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2121. {
  2122. mutex_lock(&sde_enc->rc_lock);
  2123. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2124. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2125. sw_event, sde_enc->rc_state);
  2126. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2127. SDE_EVTLOG_ERROR);
  2128. goto end;
  2129. } else if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  2130. SDE_ERROR_ENC(sde_enc, "skip idle entry");
  2131. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2132. sde_crtc_frame_pending(sde_enc->crtc),
  2133. SDE_EVTLOG_ERROR);
  2134. goto end;
  2135. }
  2136. if (is_vid_mode) {
  2137. _sde_encoder_irq_control(drm_enc, false);
  2138. } else {
  2139. /* disable all the clks and resources */
  2140. _sde_encoder_update_rsc_client(drm_enc, false);
  2141. _sde_encoder_resource_control_helper(drm_enc, false);
  2142. }
  2143. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2144. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2145. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2146. end:
  2147. mutex_unlock(&sde_enc->rc_lock);
  2148. return 0;
  2149. }
  2150. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2151. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2152. struct msm_drm_private *priv, bool is_vid_mode)
  2153. {
  2154. bool autorefresh_enabled = false;
  2155. struct msm_drm_thread *disp_thread;
  2156. int ret = 0;
  2157. if (!sde_enc->crtc ||
  2158. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2159. SDE_DEBUG_ENC(sde_enc,
  2160. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2161. sde_enc->crtc == NULL,
  2162. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2163. sw_event);
  2164. return -EINVAL;
  2165. }
  2166. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2167. mutex_lock(&sde_enc->rc_lock);
  2168. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2169. if (sde_enc->cur_master &&
  2170. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2171. autorefresh_enabled =
  2172. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2173. sde_enc->cur_master);
  2174. if (autorefresh_enabled) {
  2175. SDE_DEBUG_ENC(sde_enc,
  2176. "not handling early wakeup since auto refresh is enabled\n");
  2177. goto end;
  2178. }
  2179. if (!sde_crtc_frame_pending(sde_enc->crtc))
  2180. kthread_mod_delayed_work(&disp_thread->worker,
  2181. &sde_enc->delayed_off_work,
  2182. msecs_to_jiffies(
  2183. IDLE_POWERCOLLAPSE_DURATION));
  2184. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2185. /* enable all the clks and resources */
  2186. ret = _sde_encoder_resource_control_helper(drm_enc,
  2187. true);
  2188. if (ret) {
  2189. SDE_ERROR_ENC(sde_enc,
  2190. "sw_event:%d, rc in state %d\n",
  2191. sw_event, sde_enc->rc_state);
  2192. SDE_EVT32(DRMID(drm_enc), sw_event,
  2193. sde_enc->rc_state,
  2194. SDE_EVTLOG_ERROR);
  2195. goto end;
  2196. }
  2197. _sde_encoder_update_rsc_client(drm_enc, true);
  2198. /*
  2199. * In some cases, commit comes with slight delay
  2200. * (> 80 ms)after early wake up, prevent clock switch
  2201. * off to avoid jank in next update. So, increase the
  2202. * command mode idle timeout sufficiently to prevent
  2203. * such case.
  2204. */
  2205. kthread_mod_delayed_work(&disp_thread->worker,
  2206. &sde_enc->delayed_off_work,
  2207. msecs_to_jiffies(
  2208. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2209. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2210. }
  2211. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2212. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2213. end:
  2214. mutex_unlock(&sde_enc->rc_lock);
  2215. return ret;
  2216. }
  2217. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2218. u32 sw_event)
  2219. {
  2220. struct sde_encoder_virt *sde_enc;
  2221. struct msm_drm_private *priv;
  2222. int ret = 0;
  2223. bool is_vid_mode = false;
  2224. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2225. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2226. sw_event);
  2227. return -EINVAL;
  2228. }
  2229. sde_enc = to_sde_encoder_virt(drm_enc);
  2230. priv = drm_enc->dev->dev_private;
  2231. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2232. is_vid_mode = true;
  2233. /*
  2234. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2235. * events and return early for other events (ie wb display).
  2236. */
  2237. if (!sde_enc->idle_pc_enabled &&
  2238. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2239. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2240. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2241. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2242. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2243. return 0;
  2244. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2245. sw_event, sde_enc->idle_pc_enabled);
  2246. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2247. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2248. switch (sw_event) {
  2249. case SDE_ENC_RC_EVENT_KICKOFF:
  2250. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2251. is_vid_mode);
  2252. break;
  2253. case SDE_ENC_RC_EVENT_FRAME_DONE:
  2254. ret = _sde_encoder_rc_frame_done(drm_enc, sw_event, sde_enc,
  2255. priv);
  2256. break;
  2257. case SDE_ENC_RC_EVENT_PRE_STOP:
  2258. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2259. is_vid_mode);
  2260. break;
  2261. case SDE_ENC_RC_EVENT_STOP:
  2262. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2263. break;
  2264. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2265. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2266. break;
  2267. case SDE_ENC_RC_EVENT_POST_MODESET:
  2268. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2269. break;
  2270. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2271. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2272. is_vid_mode);
  2273. break;
  2274. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2275. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2276. priv, is_vid_mode);
  2277. break;
  2278. default:
  2279. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2280. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2281. break;
  2282. }
  2283. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2284. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2285. return ret;
  2286. }
  2287. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2288. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  2289. {
  2290. int i = 0;
  2291. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2292. if (intf_mode == INTF_MODE_CMD)
  2293. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2294. else if (intf_mode == INTF_MODE_VIDEO)
  2295. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2296. _sde_encoder_update_rsc_client(drm_enc, true);
  2297. if (intf_mode == INTF_MODE_CMD) {
  2298. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2299. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2300. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2301. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2302. msm_is_mode_seamless_poms(adj_mode),
  2303. SDE_EVTLOG_FUNC_CASE1);
  2304. } else if (intf_mode == INTF_MODE_VIDEO) {
  2305. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2306. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2307. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2308. msm_is_mode_seamless_poms(adj_mode),
  2309. SDE_EVTLOG_FUNC_CASE2);
  2310. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2311. }
  2312. }
  2313. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2314. struct drm_display_mode *mode,
  2315. struct drm_display_mode *adj_mode)
  2316. {
  2317. struct sde_encoder_virt *sde_enc;
  2318. struct msm_drm_private *priv;
  2319. struct sde_kms *sde_kms;
  2320. struct list_head *connector_list;
  2321. struct drm_connector *conn = NULL, *conn_iter;
  2322. struct sde_rm_hw_iter dsc_iter, pp_iter, qdss_iter;
  2323. struct sde_rm_hw_request request_hw;
  2324. enum sde_intf_mode intf_mode;
  2325. bool is_cmd_mode = false;
  2326. int i = 0, ret;
  2327. if (!drm_enc) {
  2328. SDE_ERROR("invalid encoder\n");
  2329. return;
  2330. }
  2331. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2332. SDE_ERROR("power resource is not enabled\n");
  2333. return;
  2334. }
  2335. sde_enc = to_sde_encoder_virt(drm_enc);
  2336. SDE_DEBUG_ENC(sde_enc, "\n");
  2337. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2338. is_cmd_mode = true;
  2339. priv = drm_enc->dev->dev_private;
  2340. sde_kms = to_sde_kms(priv->kms);
  2341. connector_list = &sde_kms->dev->mode_config.connector_list;
  2342. SDE_EVT32(DRMID(drm_enc));
  2343. /*
  2344. * cache the crtc in sde_enc on enable for duration of use case
  2345. * for correctly servicing asynchronous irq events and timers
  2346. */
  2347. if (!drm_enc->crtc) {
  2348. SDE_ERROR("invalid crtc\n");
  2349. return;
  2350. }
  2351. sde_enc->crtc = drm_enc->crtc;
  2352. list_for_each_entry(conn_iter, connector_list, head)
  2353. if (conn_iter->encoder == drm_enc)
  2354. conn = conn_iter;
  2355. if (!conn) {
  2356. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2357. return;
  2358. } else if (!conn->state) {
  2359. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2360. return;
  2361. }
  2362. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2363. /* store the mode_info */
  2364. sde_connector_get_mode_info(conn->state, &sde_enc->mode_info);
  2365. /* release resources before seamless mode change */
  2366. if (msm_is_mode_seamless_dms(adj_mode) ||
  2367. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  2368. is_cmd_mode)) {
  2369. /* restore resource state before releasing them */
  2370. ret = sde_encoder_resource_control(drm_enc,
  2371. SDE_ENC_RC_EVENT_PRE_MODESET);
  2372. if (ret) {
  2373. SDE_ERROR_ENC(sde_enc,
  2374. "sde resource control failed: %d\n",
  2375. ret);
  2376. return;
  2377. }
  2378. /*
  2379. * Disable dsc before switch the mode and after pre_modeset,
  2380. * to guarantee that previous kickoff finished.
  2381. */
  2382. _sde_encoder_dsc_disable(sde_enc);
  2383. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  2384. _sde_encoder_modeset_helper_locked(drm_enc,
  2385. SDE_ENC_RC_EVENT_PRE_MODESET);
  2386. sde_encoder_virt_mode_switch(drm_enc, intf_mode, adj_mode);
  2387. }
  2388. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  2389. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  2390. conn->state, false);
  2391. if (ret) {
  2392. SDE_ERROR_ENC(sde_enc,
  2393. "failed to reserve hw resources, %d\n", ret);
  2394. return;
  2395. }
  2396. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2397. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2398. sde_enc->hw_pp[i] = NULL;
  2399. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2400. break;
  2401. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  2402. }
  2403. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2404. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2405. if (phys) {
  2406. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2407. SDE_HW_BLK_QDSS);
  2408. for (i = 0; i < QDSS_MAX; i++) {
  2409. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2410. phys->hw_qdss =
  2411. (struct sde_hw_qdss *)qdss_iter.hw;
  2412. break;
  2413. }
  2414. }
  2415. }
  2416. }
  2417. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2418. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2419. sde_enc->hw_dsc[i] = NULL;
  2420. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2421. break;
  2422. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  2423. }
  2424. /* Get PP for DSC configuration */
  2425. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2426. sde_enc->hw_dsc_pp[i] = NULL;
  2427. if (!sde_enc->hw_dsc[i])
  2428. continue;
  2429. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2430. request_hw.type = SDE_HW_BLK_PINGPONG;
  2431. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2432. break;
  2433. sde_enc->hw_dsc_pp[i] =
  2434. (struct sde_hw_pingpong *) request_hw.hw;
  2435. }
  2436. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2437. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2438. if (phys) {
  2439. if (!sde_enc->hw_pp[i] && sde_enc->topology.num_intf) {
  2440. SDE_ERROR_ENC(sde_enc,
  2441. "invalid pingpong block for the encoder\n");
  2442. return;
  2443. }
  2444. phys->hw_pp = sde_enc->hw_pp[i];
  2445. phys->connector = conn->state->connector;
  2446. if (phys->ops.mode_set)
  2447. phys->ops.mode_set(phys, mode, adj_mode);
  2448. }
  2449. }
  2450. /* update resources after seamless mode change */
  2451. if (msm_is_mode_seamless_dms(adj_mode) ||
  2452. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  2453. is_cmd_mode))
  2454. sde_encoder_resource_control(&sde_enc->base,
  2455. SDE_ENC_RC_EVENT_POST_MODESET);
  2456. else if (msm_is_mode_seamless_poms(adj_mode))
  2457. _sde_encoder_modeset_helper_locked(drm_enc,
  2458. SDE_ENC_RC_EVENT_POST_MODESET);
  2459. }
  2460. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2461. {
  2462. struct sde_encoder_virt *sde_enc;
  2463. struct sde_encoder_phys *phys;
  2464. int i;
  2465. if (!drm_enc) {
  2466. SDE_ERROR("invalid parameters\n");
  2467. return;
  2468. }
  2469. sde_enc = to_sde_encoder_virt(drm_enc);
  2470. if (!sde_enc) {
  2471. SDE_ERROR("invalid sde encoder\n");
  2472. return;
  2473. }
  2474. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2475. phys = sde_enc->phys_encs[i];
  2476. if (phys && phys->ops.control_te)
  2477. phys->ops.control_te(phys, enable);
  2478. }
  2479. }
  2480. static int _sde_encoder_input_connect(struct input_handler *handler,
  2481. struct input_dev *dev, const struct input_device_id *id)
  2482. {
  2483. struct input_handle *handle;
  2484. int rc = 0;
  2485. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2486. if (!handle)
  2487. return -ENOMEM;
  2488. handle->dev = dev;
  2489. handle->handler = handler;
  2490. handle->name = handler->name;
  2491. rc = input_register_handle(handle);
  2492. if (rc) {
  2493. pr_err("failed to register input handle\n");
  2494. goto error;
  2495. }
  2496. rc = input_open_device(handle);
  2497. if (rc) {
  2498. pr_err("failed to open input device\n");
  2499. goto error_unregister;
  2500. }
  2501. return 0;
  2502. error_unregister:
  2503. input_unregister_handle(handle);
  2504. error:
  2505. kfree(handle);
  2506. return rc;
  2507. }
  2508. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2509. {
  2510. input_close_device(handle);
  2511. input_unregister_handle(handle);
  2512. kfree(handle);
  2513. }
  2514. /**
  2515. * Structure for specifying event parameters on which to receive callbacks.
  2516. * This structure will trigger a callback in case of a touch event (specified by
  2517. * EV_ABS) where there is a change in X and Y coordinates,
  2518. */
  2519. static const struct input_device_id sde_input_ids[] = {
  2520. {
  2521. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2522. .evbit = { BIT_MASK(EV_ABS) },
  2523. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2524. BIT_MASK(ABS_MT_POSITION_X) |
  2525. BIT_MASK(ABS_MT_POSITION_Y) },
  2526. },
  2527. { },
  2528. };
  2529. static int _sde_encoder_input_handler_register(
  2530. struct input_handler *input_handler)
  2531. {
  2532. int rc = 0;
  2533. rc = input_register_handler(input_handler);
  2534. if (rc) {
  2535. pr_err("input_register_handler failed, rc= %d\n", rc);
  2536. kfree(input_handler);
  2537. return rc;
  2538. }
  2539. return rc;
  2540. }
  2541. static int _sde_encoder_input_handler(
  2542. struct sde_encoder_virt *sde_enc)
  2543. {
  2544. struct input_handler *input_handler = NULL;
  2545. int rc = 0;
  2546. if (sde_enc->input_handler) {
  2547. SDE_ERROR_ENC(sde_enc,
  2548. "input_handle is active. unexpected\n");
  2549. return -EINVAL;
  2550. }
  2551. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2552. if (!input_handler)
  2553. return -ENOMEM;
  2554. input_handler->event = sde_encoder_input_event_handler;
  2555. input_handler->connect = _sde_encoder_input_connect;
  2556. input_handler->disconnect = _sde_encoder_input_disconnect;
  2557. input_handler->name = "sde";
  2558. input_handler->id_table = sde_input_ids;
  2559. input_handler->private = sde_enc;
  2560. sde_enc->input_handler = input_handler;
  2561. return rc;
  2562. }
  2563. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2564. {
  2565. struct sde_encoder_virt *sde_enc = NULL;
  2566. struct msm_drm_private *priv;
  2567. struct sde_kms *sde_kms;
  2568. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2569. SDE_ERROR("invalid parameters\n");
  2570. return;
  2571. }
  2572. priv = drm_enc->dev->dev_private;
  2573. sde_kms = to_sde_kms(priv->kms);
  2574. if (!sde_kms) {
  2575. SDE_ERROR("invalid sde_kms\n");
  2576. return;
  2577. }
  2578. sde_enc = to_sde_encoder_virt(drm_enc);
  2579. if (!sde_enc || !sde_enc->cur_master) {
  2580. SDE_DEBUG("invalid sde encoder/master\n");
  2581. return;
  2582. }
  2583. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2584. sde_enc->cur_master->hw_mdptop &&
  2585. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2586. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2587. sde_enc->cur_master->hw_mdptop);
  2588. if (sde_enc->cur_master->hw_mdptop &&
  2589. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2590. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2591. sde_enc->cur_master->hw_mdptop,
  2592. sde_kms->catalog);
  2593. if (sde_enc->cur_master->hw_ctl &&
  2594. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2595. !sde_enc->cur_master->cont_splash_enabled)
  2596. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2597. sde_enc->cur_master->hw_ctl,
  2598. &sde_enc->cur_master->intf_cfg_v1);
  2599. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2600. sde_encoder_control_te(drm_enc, true);
  2601. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2602. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2603. }
  2604. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2605. {
  2606. struct sde_encoder_virt *sde_enc = NULL;
  2607. int i;
  2608. if (!drm_enc) {
  2609. SDE_ERROR("invalid encoder\n");
  2610. return;
  2611. }
  2612. sde_enc = to_sde_encoder_virt(drm_enc);
  2613. if (!sde_enc->cur_master) {
  2614. SDE_ERROR("virt encoder has no master\n");
  2615. return;
  2616. }
  2617. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2618. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2619. sde_enc->idle_pc_restore = true;
  2620. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2621. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2622. if (!phys)
  2623. continue;
  2624. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2625. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2626. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2627. phys->ops.restore(phys);
  2628. }
  2629. if (sde_enc->cur_master->ops.restore)
  2630. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2631. _sde_encoder_virt_enable_helper(drm_enc);
  2632. }
  2633. static void sde_encoder_off_work(struct kthread_work *work)
  2634. {
  2635. struct sde_encoder_virt *sde_enc = container_of(work,
  2636. struct sde_encoder_virt, delayed_off_work.work);
  2637. struct drm_encoder *drm_enc;
  2638. if (!sde_enc) {
  2639. SDE_ERROR("invalid sde encoder\n");
  2640. return;
  2641. }
  2642. drm_enc = &sde_enc->base;
  2643. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2644. sde_encoder_idle_request(drm_enc);
  2645. SDE_ATRACE_END("sde_encoder_off_work");
  2646. }
  2647. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2648. {
  2649. struct sde_encoder_virt *sde_enc = NULL;
  2650. int i, ret = 0;
  2651. struct msm_compression_info *comp_info = NULL;
  2652. struct drm_display_mode *cur_mode = NULL;
  2653. struct msm_display_info *disp_info;
  2654. if (!drm_enc) {
  2655. SDE_ERROR("invalid encoder\n");
  2656. return;
  2657. }
  2658. sde_enc = to_sde_encoder_virt(drm_enc);
  2659. disp_info = &sde_enc->disp_info;
  2660. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2661. SDE_ERROR("power resource is not enabled\n");
  2662. return;
  2663. }
  2664. if (drm_enc->crtc && !sde_enc->crtc)
  2665. sde_enc->crtc = drm_enc->crtc;
  2666. comp_info = &sde_enc->mode_info.comp_info;
  2667. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2668. SDE_DEBUG_ENC(sde_enc, "\n");
  2669. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2670. sde_enc->cur_master = NULL;
  2671. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2672. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2673. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2674. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2675. sde_enc->cur_master = phys;
  2676. break;
  2677. }
  2678. }
  2679. if (!sde_enc->cur_master) {
  2680. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2681. return;
  2682. }
  2683. /* register input handler if not already registered */
  2684. if (sde_enc->input_handler && !msm_is_mode_seamless_dms(cur_mode) &&
  2685. !msm_is_mode_seamless_dyn_clk(cur_mode)) {
  2686. ret = _sde_encoder_input_handler_register(
  2687. sde_enc->input_handler);
  2688. if (ret)
  2689. SDE_ERROR(
  2690. "input handler registration failed, rc = %d\n", ret);
  2691. }
  2692. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2693. || msm_is_mode_seamless_dms(cur_mode)
  2694. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2695. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2696. sde_encoder_off_work);
  2697. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2698. if (ret) {
  2699. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2700. ret);
  2701. return;
  2702. }
  2703. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2704. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2705. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2706. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2707. if (!phys)
  2708. continue;
  2709. phys->comp_type = comp_info->comp_type;
  2710. phys->comp_ratio = comp_info->comp_ratio;
  2711. phys->wide_bus_en = sde_enc->mode_info.wide_bus_en;
  2712. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2713. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2714. phys->dsc_extra_pclk_cycle_cnt =
  2715. comp_info->dsc_info.pclk_per_line;
  2716. phys->dsc_extra_disp_width =
  2717. comp_info->dsc_info.extra_width;
  2718. }
  2719. if (phys != sde_enc->cur_master) {
  2720. /**
  2721. * on DMS request, the encoder will be enabled
  2722. * already. Invoke restore to reconfigure the
  2723. * new mode.
  2724. */
  2725. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2726. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2727. phys->ops.restore)
  2728. phys->ops.restore(phys);
  2729. else if (phys->ops.enable)
  2730. phys->ops.enable(phys);
  2731. }
  2732. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2733. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2734. phys->ops.setup_misr(phys, true,
  2735. sde_enc->misr_frame_count);
  2736. }
  2737. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2738. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2739. sde_enc->cur_master->ops.restore)
  2740. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2741. else if (sde_enc->cur_master->ops.enable)
  2742. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2743. _sde_encoder_virt_enable_helper(drm_enc);
  2744. }
  2745. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2746. {
  2747. struct sde_encoder_virt *sde_enc = NULL;
  2748. struct msm_drm_private *priv;
  2749. struct sde_kms *sde_kms;
  2750. enum sde_intf_mode intf_mode;
  2751. int i = 0;
  2752. if (!drm_enc) {
  2753. SDE_ERROR("invalid encoder\n");
  2754. return;
  2755. } else if (!drm_enc->dev) {
  2756. SDE_ERROR("invalid dev\n");
  2757. return;
  2758. } else if (!drm_enc->dev->dev_private) {
  2759. SDE_ERROR("invalid dev_private\n");
  2760. return;
  2761. }
  2762. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2763. SDE_ERROR("power resource is not enabled\n");
  2764. return;
  2765. }
  2766. sde_enc = to_sde_encoder_virt(drm_enc);
  2767. SDE_DEBUG_ENC(sde_enc, "\n");
  2768. priv = drm_enc->dev->dev_private;
  2769. sde_kms = to_sde_kms(priv->kms);
  2770. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2771. SDE_EVT32(DRMID(drm_enc));
  2772. /* wait for idle */
  2773. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2774. if (sde_enc->input_handler)
  2775. input_unregister_handler(sde_enc->input_handler);
  2776. /*
  2777. * For primary command mode and video mode encoders, execute the
  2778. * resource control pre-stop operations before the physical encoders
  2779. * are disabled, to allow the rsc to transition its states properly.
  2780. *
  2781. * For other encoder types, rsc should not be enabled until after
  2782. * they have been fully disabled, so delay the pre-stop operations
  2783. * until after the physical disable calls have returned.
  2784. */
  2785. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2786. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2787. sde_encoder_resource_control(drm_enc,
  2788. SDE_ENC_RC_EVENT_PRE_STOP);
  2789. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2790. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2791. if (phys && phys->ops.disable)
  2792. phys->ops.disable(phys);
  2793. }
  2794. } else {
  2795. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2796. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2797. if (phys && phys->ops.disable)
  2798. phys->ops.disable(phys);
  2799. }
  2800. sde_encoder_resource_control(drm_enc,
  2801. SDE_ENC_RC_EVENT_PRE_STOP);
  2802. }
  2803. /*
  2804. * disable dsc after the transfer is complete (for command mode)
  2805. * and after physical encoder is disabled, to make sure timing
  2806. * engine is already disabled (for video mode).
  2807. */
  2808. _sde_encoder_dsc_disable(sde_enc);
  2809. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2810. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2811. if (sde_enc->phys_encs[i]) {
  2812. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2813. sde_enc->phys_encs[i]->connector = NULL;
  2814. }
  2815. }
  2816. sde_enc->cur_master = NULL;
  2817. /*
  2818. * clear the cached crtc in sde_enc on use case finish, after all the
  2819. * outstanding events and timers have been completed
  2820. */
  2821. sde_enc->crtc = NULL;
  2822. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2823. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2824. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2825. }
  2826. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2827. struct sde_encoder_phys_wb *wb_enc)
  2828. {
  2829. struct sde_encoder_virt *sde_enc;
  2830. if (wb_enc) {
  2831. if (sde_encoder_helper_reset_mixers(phys_enc, NULL))
  2832. return;
  2833. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2834. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2835. false, phys_enc->hw_pp->idx);
  2836. if (phys_enc->hw_ctl->ops.update_bitmask_wb)
  2837. phys_enc->hw_ctl->ops.update_bitmask_wb(
  2838. phys_enc->hw_ctl,
  2839. wb_enc->hw_wb->idx, true);
  2840. }
  2841. } else {
  2842. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2843. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2844. phys_enc->hw_intf, false,
  2845. phys_enc->hw_pp->idx);
  2846. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  2847. phys_enc->hw_ctl->ops.update_bitmask_intf(
  2848. phys_enc->hw_ctl,
  2849. phys_enc->hw_intf->idx, true);
  2850. }
  2851. }
  2852. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2853. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2854. if (phys_enc->hw_ctl->ops.update_bitmask_merge3d &&
  2855. phys_enc->hw_pp->merge_3d)
  2856. phys_enc->hw_ctl->ops.update_bitmask_merge3d(
  2857. phys_enc->hw_ctl,
  2858. phys_enc->hw_pp->merge_3d->idx, true);
  2859. }
  2860. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2861. phys_enc->hw_pp) {
  2862. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2863. false, phys_enc->hw_pp->idx);
  2864. if (phys_enc->hw_ctl->ops.update_bitmask_cdm)
  2865. phys_enc->hw_ctl->ops.update_bitmask_cdm(
  2866. phys_enc->hw_ctl,
  2867. phys_enc->hw_cdm->idx, true);
  2868. }
  2869. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2870. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2871. phys_enc->hw_ctl->ops.reset_post_disable)
  2872. phys_enc->hw_ctl->ops.reset_post_disable(
  2873. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2874. phys_enc->hw_pp->merge_3d ?
  2875. phys_enc->hw_pp->merge_3d->idx : 0);
  2876. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2877. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2878. }
  2879. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2880. enum sde_intf_type type, u32 controller_id)
  2881. {
  2882. int i = 0;
  2883. for (i = 0; i < catalog->intf_count; i++) {
  2884. if (catalog->intf[i].type == type
  2885. && catalog->intf[i].controller_id == controller_id) {
  2886. return catalog->intf[i].id;
  2887. }
  2888. }
  2889. return INTF_MAX;
  2890. }
  2891. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2892. enum sde_intf_type type, u32 controller_id)
  2893. {
  2894. if (controller_id < catalog->wb_count)
  2895. return catalog->wb[controller_id].id;
  2896. return WB_MAX;
  2897. }
  2898. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2899. struct drm_crtc *crtc)
  2900. {
  2901. struct sde_hw_uidle *uidle;
  2902. struct sde_uidle_cntr cntr;
  2903. struct sde_uidle_status status;
  2904. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2905. pr_err("invalid params %d %d\n",
  2906. !sde_kms, !crtc);
  2907. return;
  2908. }
  2909. /* check if perf counters are enabled and setup */
  2910. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2911. return;
  2912. uidle = sde_kms->hw_uidle;
  2913. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2914. && uidle->ops.uidle_get_status) {
  2915. uidle->ops.uidle_get_status(uidle, &status);
  2916. trace_sde_perf_uidle_status(
  2917. crtc->base.id,
  2918. status.uidle_danger_status_0,
  2919. status.uidle_danger_status_1,
  2920. status.uidle_safe_status_0,
  2921. status.uidle_safe_status_1,
  2922. status.uidle_idle_status_0,
  2923. status.uidle_idle_status_1,
  2924. status.uidle_fal_status_0,
  2925. status.uidle_fal_status_1);
  2926. }
  2927. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2928. && uidle->ops.uidle_get_cntr) {
  2929. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2930. trace_sde_perf_uidle_cntr(
  2931. crtc->base.id,
  2932. cntr.fal1_gate_cntr,
  2933. cntr.fal10_gate_cntr,
  2934. cntr.fal_wait_gate_cntr,
  2935. cntr.fal1_num_transitions_cntr,
  2936. cntr.fal10_num_transitions_cntr,
  2937. cntr.min_gate_cntr,
  2938. cntr.max_gate_cntr);
  2939. }
  2940. }
  2941. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2942. struct sde_encoder_phys *phy_enc)
  2943. {
  2944. struct sde_encoder_virt *sde_enc = NULL;
  2945. unsigned long lock_flags;
  2946. if (!drm_enc || !phy_enc)
  2947. return;
  2948. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2949. sde_enc = to_sde_encoder_virt(drm_enc);
  2950. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2951. if (sde_enc->crtc_vblank_cb)
  2952. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2953. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2954. if (phy_enc->sde_kms &&
  2955. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2956. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2957. atomic_inc(&phy_enc->vsync_cnt);
  2958. SDE_ATRACE_END("encoder_vblank_callback");
  2959. }
  2960. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2961. struct sde_encoder_phys *phy_enc)
  2962. {
  2963. if (!phy_enc)
  2964. return;
  2965. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2966. atomic_inc(&phy_enc->underrun_cnt);
  2967. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2968. trace_sde_encoder_underrun(DRMID(drm_enc),
  2969. atomic_read(&phy_enc->underrun_cnt));
  2970. SDE_DBG_CTRL("stop_ftrace");
  2971. SDE_DBG_CTRL("panic_underrun");
  2972. SDE_ATRACE_END("encoder_underrun_callback");
  2973. }
  2974. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2975. void (*vbl_cb)(void *), void *vbl_data)
  2976. {
  2977. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2978. unsigned long lock_flags;
  2979. bool enable;
  2980. int i;
  2981. enable = vbl_cb ? true : false;
  2982. if (!drm_enc) {
  2983. SDE_ERROR("invalid encoder\n");
  2984. return;
  2985. }
  2986. SDE_DEBUG_ENC(sde_enc, "\n");
  2987. SDE_EVT32(DRMID(drm_enc), enable);
  2988. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2989. sde_enc->crtc_vblank_cb = vbl_cb;
  2990. sde_enc->crtc_vblank_cb_data = vbl_data;
  2991. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2992. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2993. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2994. if (phys && phys->ops.control_vblank_irq)
  2995. phys->ops.control_vblank_irq(phys, enable);
  2996. }
  2997. sde_enc->vblank_enabled = enable;
  2998. }
  2999. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3000. void (*frame_event_cb)(void *, u32 event),
  3001. struct drm_crtc *crtc)
  3002. {
  3003. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3004. unsigned long lock_flags;
  3005. bool enable;
  3006. enable = frame_event_cb ? true : false;
  3007. if (!drm_enc) {
  3008. SDE_ERROR("invalid encoder\n");
  3009. return;
  3010. }
  3011. SDE_DEBUG_ENC(sde_enc, "\n");
  3012. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3013. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3014. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3015. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3016. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3017. }
  3018. static void sde_encoder_frame_done_callback(
  3019. struct drm_encoder *drm_enc,
  3020. struct sde_encoder_phys *ready_phys, u32 event)
  3021. {
  3022. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3023. unsigned int i;
  3024. bool trigger = true;
  3025. bool is_cmd_mode = false;
  3026. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3027. if (!drm_enc || !sde_enc->cur_master) {
  3028. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  3029. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  3030. return;
  3031. }
  3032. sde_enc->crtc_frame_event_cb_data.connector =
  3033. sde_enc->cur_master->connector;
  3034. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3035. is_cmd_mode = true;
  3036. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3037. | SDE_ENCODER_FRAME_EVENT_ERROR
  3038. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  3039. if (ready_phys->connector)
  3040. topology = sde_connector_get_topology_name(
  3041. ready_phys->connector);
  3042. /* One of the physical encoders has become idle */
  3043. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3044. if ((sde_enc->phys_encs[i] == ready_phys) ||
  3045. (event & SDE_ENCODER_FRAME_EVENT_ERROR)) {
  3046. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3047. atomic_read(&sde_enc->frame_done_cnt[i]));
  3048. if (!atomic_add_unless(
  3049. &sde_enc->frame_done_cnt[i], 1, 1)) {
  3050. SDE_EVT32(DRMID(drm_enc), event,
  3051. ready_phys->intf_idx,
  3052. SDE_EVTLOG_ERROR);
  3053. SDE_ERROR_ENC(sde_enc,
  3054. "intf idx:%d, event:%d\n",
  3055. ready_phys->intf_idx, event);
  3056. return;
  3057. }
  3058. }
  3059. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3060. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  3061. trigger = false;
  3062. }
  3063. if (trigger) {
  3064. sde_encoder_resource_control(drm_enc,
  3065. SDE_ENC_RC_EVENT_FRAME_DONE);
  3066. if (sde_enc->crtc_frame_event_cb)
  3067. sde_enc->crtc_frame_event_cb(
  3068. &sde_enc->crtc_frame_event_cb_data,
  3069. event);
  3070. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3071. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3072. }
  3073. } else if (sde_enc->crtc_frame_event_cb) {
  3074. if (!is_cmd_mode)
  3075. sde_encoder_resource_control(drm_enc,
  3076. SDE_ENC_RC_EVENT_FRAME_DONE);
  3077. sde_enc->crtc_frame_event_cb(
  3078. &sde_enc->crtc_frame_event_cb_data, event);
  3079. }
  3080. }
  3081. static void sde_encoder_get_qsync_fps_callback(
  3082. struct drm_encoder *drm_enc,
  3083. u32 *qsync_fps)
  3084. {
  3085. struct msm_display_info *disp_info;
  3086. struct sde_encoder_virt *sde_enc;
  3087. if (!qsync_fps)
  3088. return;
  3089. *qsync_fps = 0;
  3090. if (!drm_enc) {
  3091. SDE_ERROR("invalid drm encoder\n");
  3092. return;
  3093. }
  3094. sde_enc = to_sde_encoder_virt(drm_enc);
  3095. disp_info = &sde_enc->disp_info;
  3096. *qsync_fps = disp_info->qsync_min_fps;
  3097. }
  3098. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3099. {
  3100. struct sde_encoder_virt *sde_enc;
  3101. if (!drm_enc) {
  3102. SDE_ERROR("invalid drm encoder\n");
  3103. return -EINVAL;
  3104. }
  3105. sde_enc = to_sde_encoder_virt(drm_enc);
  3106. sde_encoder_resource_control(&sde_enc->base,
  3107. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3108. return 0;
  3109. }
  3110. /**
  3111. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3112. * drm_enc: Pointer to drm encoder structure
  3113. * phys: Pointer to physical encoder structure
  3114. * extra_flush: Additional bit mask to include in flush trigger
  3115. */
  3116. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3117. struct sde_encoder_phys *phys,
  3118. struct sde_ctl_flush_cfg *extra_flush)
  3119. {
  3120. struct sde_hw_ctl *ctl;
  3121. unsigned long lock_flags;
  3122. struct sde_encoder_virt *sde_enc;
  3123. int pend_ret_fence_cnt;
  3124. struct sde_connector *c_conn;
  3125. if (!drm_enc || !phys) {
  3126. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3127. !drm_enc, !phys);
  3128. return;
  3129. }
  3130. sde_enc = to_sde_encoder_virt(drm_enc);
  3131. c_conn = to_sde_connector(phys->connector);
  3132. if (!phys->hw_pp) {
  3133. SDE_ERROR("invalid pingpong hw\n");
  3134. return;
  3135. }
  3136. ctl = phys->hw_ctl;
  3137. if (!ctl || !phys->ops.trigger_flush) {
  3138. SDE_ERROR("missing ctl/trigger cb\n");
  3139. return;
  3140. }
  3141. if (phys->split_role == ENC_ROLE_SKIP) {
  3142. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3143. "skip flush pp%d ctl%d\n",
  3144. phys->hw_pp->idx - PINGPONG_0,
  3145. ctl->idx - CTL_0);
  3146. return;
  3147. }
  3148. /* update pending counts and trigger kickoff ctl flush atomically */
  3149. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3150. if (phys->ops.is_master && phys->ops.is_master(phys))
  3151. atomic_inc(&phys->pending_retire_fence_cnt);
  3152. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3153. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3154. ctl->ops.update_bitmask_periph) {
  3155. /* perform peripheral flush on every frame update for dp dsc */
  3156. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3157. phys->comp_ratio && c_conn->ops.update_pps) {
  3158. c_conn->ops.update_pps(phys->connector, NULL,
  3159. c_conn->display);
  3160. ctl->ops.update_bitmask_periph(ctl,
  3161. phys->hw_intf->idx, 1);
  3162. }
  3163. if (sde_enc->dynamic_hdr_updated)
  3164. ctl->ops.update_bitmask_periph(ctl,
  3165. phys->hw_intf->idx, 1);
  3166. }
  3167. if ((extra_flush && extra_flush->pending_flush_mask)
  3168. && ctl->ops.update_pending_flush)
  3169. ctl->ops.update_pending_flush(ctl, extra_flush);
  3170. phys->ops.trigger_flush(phys);
  3171. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3172. if (ctl->ops.get_pending_flush) {
  3173. struct sde_ctl_flush_cfg pending_flush = {0,};
  3174. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3175. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3176. ctl->idx - CTL_0,
  3177. pending_flush.pending_flush_mask,
  3178. pend_ret_fence_cnt);
  3179. } else {
  3180. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3181. ctl->idx - CTL_0,
  3182. pend_ret_fence_cnt);
  3183. }
  3184. }
  3185. /**
  3186. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3187. * phys: Pointer to physical encoder structure
  3188. */
  3189. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3190. {
  3191. struct sde_hw_ctl *ctl;
  3192. struct sde_encoder_virt *sde_enc;
  3193. if (!phys) {
  3194. SDE_ERROR("invalid argument(s)\n");
  3195. return;
  3196. }
  3197. if (!phys->hw_pp) {
  3198. SDE_ERROR("invalid pingpong hw\n");
  3199. return;
  3200. }
  3201. if (!phys->parent) {
  3202. SDE_ERROR("invalid parent\n");
  3203. return;
  3204. }
  3205. /* avoid ctrl start for encoder in clone mode */
  3206. if (phys->in_clone_mode)
  3207. return;
  3208. ctl = phys->hw_ctl;
  3209. sde_enc = to_sde_encoder_virt(phys->parent);
  3210. if (phys->split_role == ENC_ROLE_SKIP) {
  3211. SDE_DEBUG_ENC(sde_enc,
  3212. "skip start pp%d ctl%d\n",
  3213. phys->hw_pp->idx - PINGPONG_0,
  3214. ctl->idx - CTL_0);
  3215. return;
  3216. }
  3217. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3218. phys->ops.trigger_start(phys);
  3219. }
  3220. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3221. {
  3222. struct sde_hw_ctl *ctl;
  3223. if (!phys_enc) {
  3224. SDE_ERROR("invalid encoder\n");
  3225. return;
  3226. }
  3227. ctl = phys_enc->hw_ctl;
  3228. if (ctl && ctl->ops.trigger_flush)
  3229. ctl->ops.trigger_flush(ctl);
  3230. }
  3231. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3232. {
  3233. struct sde_hw_ctl *ctl;
  3234. if (!phys_enc) {
  3235. SDE_ERROR("invalid encoder\n");
  3236. return;
  3237. }
  3238. ctl = phys_enc->hw_ctl;
  3239. if (ctl && ctl->ops.trigger_start) {
  3240. ctl->ops.trigger_start(ctl);
  3241. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3242. }
  3243. }
  3244. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3245. {
  3246. struct sde_encoder_virt *sde_enc;
  3247. struct sde_connector *sde_con;
  3248. void *sde_con_disp;
  3249. struct sde_hw_ctl *ctl;
  3250. int rc;
  3251. if (!phys_enc) {
  3252. SDE_ERROR("invalid encoder\n");
  3253. return;
  3254. }
  3255. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3256. ctl = phys_enc->hw_ctl;
  3257. if (!ctl || !ctl->ops.reset)
  3258. return;
  3259. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3260. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3261. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3262. phys_enc->connector) {
  3263. sde_con = to_sde_connector(phys_enc->connector);
  3264. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3265. if (sde_con->ops.soft_reset) {
  3266. rc = sde_con->ops.soft_reset(sde_con_disp);
  3267. if (rc) {
  3268. SDE_ERROR_ENC(sde_enc,
  3269. "connector soft reset failure\n");
  3270. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  3271. "panic");
  3272. }
  3273. }
  3274. }
  3275. phys_enc->enable_state = SDE_ENC_ENABLED;
  3276. }
  3277. /**
  3278. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3279. * Iterate through the physical encoders and perform consolidated flush
  3280. * and/or control start triggering as needed. This is done in the virtual
  3281. * encoder rather than the individual physical ones in order to handle
  3282. * use cases that require visibility into multiple physical encoders at
  3283. * a time.
  3284. * sde_enc: Pointer to virtual encoder structure
  3285. */
  3286. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  3287. {
  3288. struct sde_hw_ctl *ctl;
  3289. uint32_t i;
  3290. struct sde_ctl_flush_cfg pending_flush = {0,};
  3291. u32 pending_kickoff_cnt;
  3292. struct msm_drm_private *priv = NULL;
  3293. struct sde_kms *sde_kms = NULL;
  3294. bool is_vid_mode = false;
  3295. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3296. if (!sde_enc) {
  3297. SDE_ERROR("invalid encoder\n");
  3298. return;
  3299. }
  3300. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3301. is_vid_mode = true;
  3302. /* don't perform flush/start operations for slave encoders */
  3303. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3304. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3305. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3306. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3307. continue;
  3308. ctl = phys->hw_ctl;
  3309. if (!ctl)
  3310. continue;
  3311. if (phys->connector)
  3312. topology = sde_connector_get_topology_name(
  3313. phys->connector);
  3314. if (!phys->ops.needs_single_flush ||
  3315. !phys->ops.needs_single_flush(phys)) {
  3316. if (ctl->ops.reg_dma_flush)
  3317. ctl->ops.reg_dma_flush(ctl, is_vid_mode);
  3318. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  3319. } else if (ctl->ops.get_pending_flush) {
  3320. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3321. }
  3322. }
  3323. /* for split flush, combine pending flush masks and send to master */
  3324. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3325. ctl = sde_enc->cur_master->hw_ctl;
  3326. if (ctl->ops.reg_dma_flush)
  3327. ctl->ops.reg_dma_flush(ctl, is_vid_mode);
  3328. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3329. &pending_flush);
  3330. }
  3331. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3332. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3333. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3334. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3335. continue;
  3336. if (!phys->ops.needs_single_flush ||
  3337. !phys->ops.needs_single_flush(phys)) {
  3338. pending_kickoff_cnt =
  3339. sde_encoder_phys_inc_pending(phys);
  3340. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3341. } else {
  3342. pending_kickoff_cnt =
  3343. sde_encoder_phys_inc_pending(phys);
  3344. SDE_EVT32(pending_kickoff_cnt,
  3345. pending_flush.pending_flush_mask,
  3346. SDE_EVTLOG_FUNC_CASE2);
  3347. }
  3348. }
  3349. if (sde_enc->misr_enable)
  3350. sde_encoder_misr_configure(&sde_enc->base, true,
  3351. sde_enc->misr_frame_count);
  3352. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3353. if (crtc_misr_info.misr_enable)
  3354. sde_crtc_misr_setup(sde_enc->crtc, true,
  3355. crtc_misr_info.misr_frame_count);
  3356. _sde_encoder_trigger_start(sde_enc->cur_master);
  3357. if (sde_enc->elevated_ahb_vote) {
  3358. priv = sde_enc->base.dev->dev_private;
  3359. if (priv != NULL) {
  3360. sde_kms = to_sde_kms(priv->kms);
  3361. if (sde_kms != NULL) {
  3362. sde_power_scale_reg_bus(&priv->phandle,
  3363. VOTE_INDEX_LOW,
  3364. false);
  3365. }
  3366. }
  3367. sde_enc->elevated_ahb_vote = false;
  3368. }
  3369. }
  3370. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3371. struct drm_encoder *drm_enc,
  3372. unsigned long *affected_displays,
  3373. int num_active_phys)
  3374. {
  3375. struct sde_encoder_virt *sde_enc;
  3376. struct sde_encoder_phys *master;
  3377. enum sde_rm_topology_name topology;
  3378. bool is_right_only;
  3379. if (!drm_enc || !affected_displays)
  3380. return;
  3381. sde_enc = to_sde_encoder_virt(drm_enc);
  3382. master = sde_enc->cur_master;
  3383. if (!master || !master->connector)
  3384. return;
  3385. topology = sde_connector_get_topology_name(master->connector);
  3386. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3387. return;
  3388. /*
  3389. * For pingpong split, the slave pingpong won't generate IRQs. For
  3390. * right-only updates, we can't swap pingpongs, or simply swap the
  3391. * master/slave assignment, we actually have to swap the interfaces
  3392. * so that the master physical encoder will use a pingpong/interface
  3393. * that generates irqs on which to wait.
  3394. */
  3395. is_right_only = !test_bit(0, affected_displays) &&
  3396. test_bit(1, affected_displays);
  3397. if (is_right_only && !sde_enc->intfs_swapped) {
  3398. /* right-only update swap interfaces */
  3399. swap(sde_enc->phys_encs[0]->intf_idx,
  3400. sde_enc->phys_encs[1]->intf_idx);
  3401. sde_enc->intfs_swapped = true;
  3402. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3403. /* left-only or full update, swap back */
  3404. swap(sde_enc->phys_encs[0]->intf_idx,
  3405. sde_enc->phys_encs[1]->intf_idx);
  3406. sde_enc->intfs_swapped = false;
  3407. }
  3408. SDE_DEBUG_ENC(sde_enc,
  3409. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3410. is_right_only, sde_enc->intfs_swapped,
  3411. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3412. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3413. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3414. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3415. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3416. *affected_displays);
  3417. /* ppsplit always uses master since ppslave invalid for irqs*/
  3418. if (num_active_phys == 1)
  3419. *affected_displays = BIT(0);
  3420. }
  3421. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3422. struct sde_encoder_kickoff_params *params)
  3423. {
  3424. struct sde_encoder_virt *sde_enc;
  3425. struct sde_encoder_phys *phys;
  3426. int i, num_active_phys;
  3427. bool master_assigned = false;
  3428. if (!drm_enc || !params)
  3429. return;
  3430. sde_enc = to_sde_encoder_virt(drm_enc);
  3431. if (sde_enc->num_phys_encs <= 1)
  3432. return;
  3433. /* count bits set */
  3434. num_active_phys = hweight_long(params->affected_displays);
  3435. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3436. params->affected_displays, num_active_phys);
  3437. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3438. num_active_phys);
  3439. /* for left/right only update, ppsplit master switches interface */
  3440. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3441. &params->affected_displays, num_active_phys);
  3442. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3443. enum sde_enc_split_role prv_role, new_role;
  3444. bool active = false;
  3445. phys = sde_enc->phys_encs[i];
  3446. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3447. continue;
  3448. active = test_bit(i, &params->affected_displays);
  3449. prv_role = phys->split_role;
  3450. if (active && num_active_phys == 1)
  3451. new_role = ENC_ROLE_SOLO;
  3452. else if (active && !master_assigned)
  3453. new_role = ENC_ROLE_MASTER;
  3454. else if (active)
  3455. new_role = ENC_ROLE_SLAVE;
  3456. else
  3457. new_role = ENC_ROLE_SKIP;
  3458. phys->ops.update_split_role(phys, new_role);
  3459. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3460. sde_enc->cur_master = phys;
  3461. master_assigned = true;
  3462. }
  3463. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3464. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3465. phys->split_role, active);
  3466. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3467. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3468. phys->split_role, active, num_active_phys);
  3469. }
  3470. }
  3471. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3472. {
  3473. struct sde_encoder_virt *sde_enc;
  3474. struct msm_display_info *disp_info;
  3475. if (!drm_enc) {
  3476. SDE_ERROR("invalid encoder\n");
  3477. return false;
  3478. }
  3479. sde_enc = to_sde_encoder_virt(drm_enc);
  3480. disp_info = &sde_enc->disp_info;
  3481. return (disp_info->curr_panel_mode == mode);
  3482. }
  3483. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3484. {
  3485. struct sde_encoder_virt *sde_enc;
  3486. struct sde_encoder_phys *phys;
  3487. unsigned int i;
  3488. struct sde_hw_ctl *ctl;
  3489. struct msm_display_info *disp_info;
  3490. if (!drm_enc) {
  3491. SDE_ERROR("invalid encoder\n");
  3492. return;
  3493. }
  3494. sde_enc = to_sde_encoder_virt(drm_enc);
  3495. disp_info = &sde_enc->disp_info;
  3496. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3497. phys = sde_enc->phys_encs[i];
  3498. if (phys && phys->hw_ctl) {
  3499. ctl = phys->hw_ctl;
  3500. /*
  3501. * avoid clearing the pending flush during the first
  3502. * frame update after idle power collpase as the
  3503. * restore path would have updated the pending flush
  3504. */
  3505. if (!sde_enc->idle_pc_restore &&
  3506. ctl->ops.clear_pending_flush)
  3507. ctl->ops.clear_pending_flush(ctl);
  3508. /* update only for command mode primary ctl */
  3509. if ((phys == sde_enc->cur_master) &&
  3510. (sde_encoder_check_curr_mode(drm_enc,
  3511. MSM_DISPLAY_CMD_MODE))
  3512. && ctl->ops.trigger_pending)
  3513. ctl->ops.trigger_pending(ctl);
  3514. }
  3515. }
  3516. sde_enc->idle_pc_restore = false;
  3517. }
  3518. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  3519. {
  3520. void *dither_cfg;
  3521. int ret = 0, i = 0;
  3522. size_t len = 0;
  3523. enum sde_rm_topology_name topology;
  3524. struct drm_encoder *drm_enc;
  3525. struct msm_display_dsc_info *dsc = NULL;
  3526. struct sde_encoder_virt *sde_enc;
  3527. struct sde_hw_pingpong *hw_pp;
  3528. if (!phys || !phys->connector || !phys->hw_pp ||
  3529. !phys->hw_pp->ops.setup_dither || !phys->parent)
  3530. return;
  3531. topology = sde_connector_get_topology_name(phys->connector);
  3532. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  3533. (phys->split_role == ENC_ROLE_SLAVE))
  3534. return;
  3535. drm_enc = phys->parent;
  3536. sde_enc = to_sde_encoder_virt(drm_enc);
  3537. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  3538. /* disable dither for 10 bpp or 10bpc dsc config */
  3539. if (dsc->bpp == 10 || dsc->bpc == 10) {
  3540. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  3541. return;
  3542. }
  3543. ret = sde_connector_get_dither_cfg(phys->connector,
  3544. phys->connector->state, &dither_cfg, &len);
  3545. if (ret)
  3546. return;
  3547. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  3548. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3549. hw_pp = sde_enc->hw_pp[i];
  3550. if (hw_pp) {
  3551. phys->hw_pp->ops.setup_dither(hw_pp, dither_cfg,
  3552. len);
  3553. }
  3554. }
  3555. } else {
  3556. phys->hw_pp->ops.setup_dither(phys->hw_pp, dither_cfg, len);
  3557. }
  3558. }
  3559. static u32 _sde_encoder_calculate_linetime(struct sde_encoder_virt *sde_enc,
  3560. struct drm_display_mode *mode)
  3561. {
  3562. u64 pclk_rate;
  3563. u32 pclk_period;
  3564. u32 line_time;
  3565. /*
  3566. * For linetime calculation, only operate on master encoder.
  3567. */
  3568. if (!sde_enc->cur_master)
  3569. return 0;
  3570. if (!sde_enc->cur_master->ops.get_line_count) {
  3571. SDE_ERROR("get_line_count function not defined\n");
  3572. return 0;
  3573. }
  3574. pclk_rate = mode->clock; /* pixel clock in kHz */
  3575. if (pclk_rate == 0) {
  3576. SDE_ERROR("pclk is 0, cannot calculate line time\n");
  3577. return 0;
  3578. }
  3579. pclk_period = DIV_ROUND_UP_ULL(1000000000ull, pclk_rate);
  3580. if (pclk_period == 0) {
  3581. SDE_ERROR("pclk period is 0\n");
  3582. return 0;
  3583. }
  3584. /*
  3585. * Line time calculation based on Pixel clock and HTOTAL.
  3586. * Final unit is in ns.
  3587. */
  3588. line_time = (pclk_period * mode->htotal) / 1000;
  3589. if (line_time == 0) {
  3590. SDE_ERROR("line time calculation is 0\n");
  3591. return 0;
  3592. }
  3593. SDE_DEBUG_ENC(sde_enc,
  3594. "clk_rate=%lldkHz, clk_period=%d, linetime=%dns\n",
  3595. pclk_rate, pclk_period, line_time);
  3596. return line_time;
  3597. }
  3598. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  3599. ktime_t *wakeup_time)
  3600. {
  3601. struct drm_display_mode *mode;
  3602. struct sde_encoder_virt *sde_enc;
  3603. u32 cur_line;
  3604. u32 line_time;
  3605. u32 vtotal, time_to_vsync;
  3606. ktime_t cur_time;
  3607. sde_enc = to_sde_encoder_virt(drm_enc);
  3608. if (!sde_enc || !sde_enc->cur_master) {
  3609. SDE_ERROR("invalid sde encoder/master\n");
  3610. return -EINVAL;
  3611. }
  3612. mode = &sde_enc->cur_master->cached_mode;
  3613. line_time = _sde_encoder_calculate_linetime(sde_enc, mode);
  3614. if (!line_time)
  3615. return -EINVAL;
  3616. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3617. vtotal = mode->vtotal;
  3618. if (cur_line >= vtotal)
  3619. time_to_vsync = line_time * vtotal;
  3620. else
  3621. time_to_vsync = line_time * (vtotal - cur_line);
  3622. if (time_to_vsync == 0) {
  3623. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3624. vtotal);
  3625. return -EINVAL;
  3626. }
  3627. cur_time = ktime_get();
  3628. *wakeup_time = ktime_add_ns(cur_time, time_to_vsync);
  3629. SDE_DEBUG_ENC(sde_enc,
  3630. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3631. cur_line, vtotal, time_to_vsync,
  3632. ktime_to_ms(cur_time),
  3633. ktime_to_ms(*wakeup_time));
  3634. return 0;
  3635. }
  3636. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3637. {
  3638. struct drm_encoder *drm_enc;
  3639. struct sde_encoder_virt *sde_enc =
  3640. from_timer(sde_enc, t, vsync_event_timer);
  3641. struct msm_drm_private *priv;
  3642. struct msm_drm_thread *event_thread;
  3643. if (!sde_enc || !sde_enc->crtc) {
  3644. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3645. return;
  3646. }
  3647. drm_enc = &sde_enc->base;
  3648. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3649. SDE_ERROR("invalid encoder parameters\n");
  3650. return;
  3651. }
  3652. priv = drm_enc->dev->dev_private;
  3653. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3654. SDE_ERROR("invalid crtc index:%u\n",
  3655. sde_enc->crtc->index);
  3656. return;
  3657. }
  3658. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3659. if (!event_thread) {
  3660. SDE_ERROR("event_thread not found for crtc:%d\n",
  3661. sde_enc->crtc->index);
  3662. return;
  3663. }
  3664. kthread_queue_work(&event_thread->worker,
  3665. &sde_enc->vsync_event_work);
  3666. }
  3667. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3668. {
  3669. struct sde_encoder_virt *sde_enc = container_of(work,
  3670. struct sde_encoder_virt, esd_trigger_work);
  3671. if (!sde_enc) {
  3672. SDE_ERROR("invalid sde encoder\n");
  3673. return;
  3674. }
  3675. sde_encoder_resource_control(&sde_enc->base,
  3676. SDE_ENC_RC_EVENT_KICKOFF);
  3677. }
  3678. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3679. {
  3680. struct sde_encoder_virt *sde_enc = container_of(work,
  3681. struct sde_encoder_virt, input_event_work);
  3682. if (!sde_enc) {
  3683. SDE_ERROR("invalid sde encoder\n");
  3684. return;
  3685. }
  3686. sde_encoder_resource_control(&sde_enc->base,
  3687. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3688. }
  3689. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3690. {
  3691. struct sde_encoder_virt *sde_enc = container_of(work,
  3692. struct sde_encoder_virt, vsync_event_work);
  3693. bool autorefresh_enabled = false;
  3694. int rc = 0;
  3695. ktime_t wakeup_time;
  3696. struct drm_encoder *drm_enc;
  3697. if (!sde_enc) {
  3698. SDE_ERROR("invalid sde encoder\n");
  3699. return;
  3700. }
  3701. drm_enc = &sde_enc->base;
  3702. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3703. if (rc < 0) {
  3704. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3705. return;
  3706. }
  3707. if (sde_enc->cur_master &&
  3708. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3709. autorefresh_enabled =
  3710. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3711. sde_enc->cur_master);
  3712. /* Update timer if autorefresh is enabled else return */
  3713. if (!autorefresh_enabled)
  3714. goto exit;
  3715. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3716. if (rc)
  3717. goto exit;
  3718. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3719. mod_timer(&sde_enc->vsync_event_timer,
  3720. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3721. exit:
  3722. pm_runtime_put_sync(drm_enc->dev->dev);
  3723. }
  3724. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3725. {
  3726. static const uint64_t timeout_us = 50000;
  3727. static const uint64_t sleep_us = 20;
  3728. struct sde_encoder_virt *sde_enc;
  3729. ktime_t cur_ktime, exp_ktime;
  3730. uint32_t line_count, tmp, i;
  3731. if (!drm_enc) {
  3732. SDE_ERROR("invalid encoder\n");
  3733. return -EINVAL;
  3734. }
  3735. sde_enc = to_sde_encoder_virt(drm_enc);
  3736. if (!sde_enc->cur_master ||
  3737. !sde_enc->cur_master->ops.get_line_count) {
  3738. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3739. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3740. return -EINVAL;
  3741. }
  3742. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3743. line_count = sde_enc->cur_master->ops.get_line_count(
  3744. sde_enc->cur_master);
  3745. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3746. tmp = line_count;
  3747. line_count = sde_enc->cur_master->ops.get_line_count(
  3748. sde_enc->cur_master);
  3749. if (line_count < tmp) {
  3750. SDE_EVT32(DRMID(drm_enc), line_count);
  3751. return 0;
  3752. }
  3753. cur_ktime = ktime_get();
  3754. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3755. break;
  3756. usleep_range(sleep_us / 2, sleep_us);
  3757. }
  3758. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3759. return -ETIMEDOUT;
  3760. }
  3761. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3762. {
  3763. struct drm_encoder *drm_enc;
  3764. struct sde_rm_hw_iter rm_iter;
  3765. bool lm_valid = false;
  3766. bool intf_valid = false;
  3767. if (!phys_enc || !phys_enc->parent) {
  3768. SDE_ERROR("invalid encoder\n");
  3769. return -EINVAL;
  3770. }
  3771. drm_enc = phys_enc->parent;
  3772. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3773. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3774. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3775. phys_enc->has_intf_te)) {
  3776. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3777. SDE_HW_BLK_INTF);
  3778. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3779. struct sde_hw_intf *hw_intf =
  3780. (struct sde_hw_intf *)rm_iter.hw;
  3781. if (!hw_intf)
  3782. continue;
  3783. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  3784. phys_enc->hw_ctl->ops.update_bitmask_intf(
  3785. phys_enc->hw_ctl,
  3786. hw_intf->idx, 1);
  3787. intf_valid = true;
  3788. }
  3789. if (!intf_valid) {
  3790. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3791. "intf not found to flush\n");
  3792. return -EFAULT;
  3793. }
  3794. } else {
  3795. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3796. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3797. struct sde_hw_mixer *hw_lm =
  3798. (struct sde_hw_mixer *)rm_iter.hw;
  3799. if (!hw_lm)
  3800. continue;
  3801. /* update LM flush for HW without INTF TE */
  3802. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3803. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3804. phys_enc->hw_ctl,
  3805. hw_lm->idx, 1);
  3806. lm_valid = true;
  3807. }
  3808. if (!lm_valid) {
  3809. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3810. "lm not found to flush\n");
  3811. return -EFAULT;
  3812. }
  3813. }
  3814. return 0;
  3815. }
  3816. static bool _sde_encoder_dsc_is_dirty(struct sde_encoder_virt *sde_enc)
  3817. {
  3818. int i;
  3819. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3820. /**
  3821. * This dirty_dsc_hw field is set during DSC disable to
  3822. * indicate which DSC blocks need to be flushed
  3823. */
  3824. if (sde_enc->dirty_dsc_ids[i])
  3825. return true;
  3826. }
  3827. return false;
  3828. }
  3829. static void _helper_flush_dsc(struct sde_encoder_virt *sde_enc)
  3830. {
  3831. int i;
  3832. struct sde_hw_ctl *hw_ctl = NULL;
  3833. enum sde_dsc dsc_idx;
  3834. if (sde_enc->cur_master)
  3835. hw_ctl = sde_enc->cur_master->hw_ctl;
  3836. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3837. dsc_idx = sde_enc->dirty_dsc_ids[i];
  3838. if (dsc_idx && hw_ctl && hw_ctl->ops.update_bitmask_dsc)
  3839. hw_ctl->ops.update_bitmask_dsc(hw_ctl, dsc_idx, 1);
  3840. sde_enc->dirty_dsc_ids[i] = DSC_NONE;
  3841. }
  3842. }
  3843. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3844. struct sde_encoder_virt *sde_enc)
  3845. {
  3846. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3847. struct sde_hw_mdp *mdptop = NULL;
  3848. sde_enc->dynamic_hdr_updated = false;
  3849. if (sde_enc->cur_master) {
  3850. mdptop = sde_enc->cur_master->hw_mdptop;
  3851. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3852. sde_enc->cur_master->connector);
  3853. }
  3854. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3855. return;
  3856. if (mdptop->ops.set_hdr_plus_metadata) {
  3857. sde_enc->dynamic_hdr_updated = true;
  3858. mdptop->ops.set_hdr_plus_metadata(
  3859. mdptop, dhdr_meta->dynamic_hdr_payload,
  3860. dhdr_meta->dynamic_hdr_payload_size,
  3861. sde_enc->cur_master->intf_idx == INTF_0 ?
  3862. 0 : 1);
  3863. }
  3864. }
  3865. void sde_encoder_helper_needs_hw_reset(struct drm_encoder *drm_enc)
  3866. {
  3867. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3868. struct sde_encoder_phys *phys;
  3869. int i;
  3870. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3871. phys = sde_enc->phys_encs[i];
  3872. if (phys && phys->ops.hw_reset)
  3873. phys->ops.hw_reset(phys);
  3874. }
  3875. }
  3876. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3877. struct sde_encoder_kickoff_params *params)
  3878. {
  3879. struct sde_encoder_virt *sde_enc;
  3880. struct sde_encoder_phys *phys;
  3881. struct sde_kms *sde_kms = NULL;
  3882. struct sde_crtc *sde_crtc;
  3883. struct msm_drm_private *priv = NULL;
  3884. bool needs_hw_reset = false, is_cmd_mode;
  3885. int i, rc, ret = 0;
  3886. struct msm_display_info *disp_info;
  3887. if (!drm_enc || !params || !drm_enc->dev ||
  3888. !drm_enc->dev->dev_private) {
  3889. SDE_ERROR("invalid args\n");
  3890. return -EINVAL;
  3891. }
  3892. sde_enc = to_sde_encoder_virt(drm_enc);
  3893. priv = drm_enc->dev->dev_private;
  3894. sde_kms = to_sde_kms(priv->kms);
  3895. disp_info = &sde_enc->disp_info;
  3896. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3897. SDE_DEBUG_ENC(sde_enc, "\n");
  3898. SDE_EVT32(DRMID(drm_enc));
  3899. /* update the qsync parameters for the current frame */
  3900. if (sde_enc->cur_master)
  3901. sde_connector_set_qsync_params(
  3902. sde_enc->cur_master->connector);
  3903. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3904. MSM_DISPLAY_CMD_MODE);
  3905. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3906. && is_cmd_mode)
  3907. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3908. sde_enc->cur_master->connector->state,
  3909. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3910. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3911. /* prepare for next kickoff, may include waiting on previous kickoff */
  3912. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3913. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3914. phys = sde_enc->phys_encs[i];
  3915. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3916. params->recovery_events_enabled =
  3917. sde_enc->recovery_events_enabled;
  3918. if (phys) {
  3919. if (phys->ops.prepare_for_kickoff) {
  3920. rc = phys->ops.prepare_for_kickoff(
  3921. phys, params);
  3922. if (rc)
  3923. ret = rc;
  3924. }
  3925. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3926. needs_hw_reset = true;
  3927. _sde_encoder_setup_dither(phys);
  3928. if (sde_enc->cur_master &&
  3929. sde_connector_is_qsync_updated(
  3930. sde_enc->cur_master->connector)) {
  3931. _helper_flush_qsync(phys);
  3932. }
  3933. }
  3934. }
  3935. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3936. if (rc) {
  3937. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3938. ret = rc;
  3939. goto end;
  3940. }
  3941. /* if any phys needs reset, reset all phys, in-order */
  3942. if (needs_hw_reset)
  3943. sde_encoder_helper_needs_hw_reset(drm_enc);
  3944. _sde_encoder_update_master(drm_enc, params);
  3945. _sde_encoder_update_roi(drm_enc);
  3946. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3947. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3948. if (rc) {
  3949. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3950. sde_enc->cur_master->connector->base.id,
  3951. rc);
  3952. ret = rc;
  3953. }
  3954. }
  3955. if (_sde_encoder_is_dsc_enabled(drm_enc) && sde_enc->cur_master &&
  3956. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3957. !sde_enc->cur_master->cont_splash_enabled)) {
  3958. rc = _sde_encoder_dsc_setup(sde_enc, params);
  3959. if (rc) {
  3960. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3961. ret = rc;
  3962. }
  3963. } else if (_sde_encoder_dsc_is_dirty(sde_enc)) {
  3964. _helper_flush_dsc(sde_enc);
  3965. }
  3966. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3967. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3968. sde_enc->cur_master, sde_kms->qdss_enabled);
  3969. end:
  3970. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3971. return ret;
  3972. }
  3973. /**
  3974. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3975. * with the specified encoder, and unstage all pipes from it
  3976. * @encoder: encoder pointer
  3977. * Returns: 0 on success
  3978. */
  3979. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3980. {
  3981. struct sde_encoder_virt *sde_enc;
  3982. struct sde_encoder_phys *phys;
  3983. unsigned int i;
  3984. int rc = 0;
  3985. if (!drm_enc) {
  3986. SDE_ERROR("invalid encoder\n");
  3987. return -EINVAL;
  3988. }
  3989. sde_enc = to_sde_encoder_virt(drm_enc);
  3990. SDE_ATRACE_BEGIN("encoder_release_lm");
  3991. SDE_DEBUG_ENC(sde_enc, "\n");
  3992. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3993. phys = sde_enc->phys_encs[i];
  3994. if (!phys)
  3995. continue;
  3996. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3997. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3998. if (rc)
  3999. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  4000. }
  4001. SDE_ATRACE_END("encoder_release_lm");
  4002. return rc;
  4003. }
  4004. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  4005. {
  4006. struct sde_encoder_virt *sde_enc;
  4007. struct sde_encoder_phys *phys;
  4008. ktime_t wakeup_time;
  4009. unsigned int i;
  4010. if (!drm_enc) {
  4011. SDE_ERROR("invalid encoder\n");
  4012. return;
  4013. }
  4014. SDE_ATRACE_BEGIN("encoder_kickoff");
  4015. sde_enc = to_sde_encoder_virt(drm_enc);
  4016. SDE_DEBUG_ENC(sde_enc, "\n");
  4017. /* create a 'no pipes' commit to release buffers on errors */
  4018. if (is_error)
  4019. _sde_encoder_reset_ctl_hw(drm_enc);
  4020. /* All phys encs are ready to go, trigger the kickoff */
  4021. _sde_encoder_kickoff_phys(sde_enc);
  4022. /* allow phys encs to handle any post-kickoff business */
  4023. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4024. phys = sde_enc->phys_encs[i];
  4025. if (phys && phys->ops.handle_post_kickoff)
  4026. phys->ops.handle_post_kickoff(phys);
  4027. }
  4028. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  4029. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  4030. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  4031. mod_timer(&sde_enc->vsync_event_timer,
  4032. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  4033. }
  4034. SDE_ATRACE_END("encoder_kickoff");
  4035. }
  4036. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4037. struct sde_hw_pp_vsync_info *info)
  4038. {
  4039. struct sde_encoder_virt *sde_enc;
  4040. struct sde_encoder_phys *phys;
  4041. int i, ret;
  4042. if (!drm_enc || !info)
  4043. return;
  4044. sde_enc = to_sde_encoder_virt(drm_enc);
  4045. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4046. phys = sde_enc->phys_encs[i];
  4047. if (phys && phys->hw_intf && phys->hw_pp
  4048. && phys->hw_intf->ops.get_vsync_info) {
  4049. ret = phys->hw_intf->ops.get_vsync_info(
  4050. phys->hw_intf, &info[i]);
  4051. if (!ret) {
  4052. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4053. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4054. }
  4055. }
  4056. }
  4057. }
  4058. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4059. struct drm_framebuffer *fb)
  4060. {
  4061. struct drm_encoder *drm_enc;
  4062. struct sde_hw_mixer_cfg mixer;
  4063. struct sde_rm_hw_iter lm_iter;
  4064. bool lm_valid = false;
  4065. if (!phys_enc || !phys_enc->parent) {
  4066. SDE_ERROR("invalid encoder\n");
  4067. return -EINVAL;
  4068. }
  4069. drm_enc = phys_enc->parent;
  4070. memset(&mixer, 0, sizeof(mixer));
  4071. /* reset associated CTL/LMs */
  4072. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4073. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4074. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4075. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4076. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  4077. if (!hw_lm)
  4078. continue;
  4079. /* need to flush LM to remove it */
  4080. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4081. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4082. phys_enc->hw_ctl,
  4083. hw_lm->idx, 1);
  4084. if (fb) {
  4085. /* assume a single LM if targeting a frame buffer */
  4086. if (lm_valid)
  4087. continue;
  4088. mixer.out_height = fb->height;
  4089. mixer.out_width = fb->width;
  4090. if (hw_lm->ops.setup_mixer_out)
  4091. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4092. }
  4093. lm_valid = true;
  4094. /* only enable border color on LM */
  4095. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4096. phys_enc->hw_ctl->ops.setup_blendstage(
  4097. phys_enc->hw_ctl, hw_lm->idx, NULL);
  4098. }
  4099. if (!lm_valid) {
  4100. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4101. return -EFAULT;
  4102. }
  4103. return 0;
  4104. }
  4105. void sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4106. {
  4107. struct sde_encoder_virt *sde_enc;
  4108. struct sde_encoder_phys *phys;
  4109. int i;
  4110. if (!drm_enc) {
  4111. SDE_ERROR("invalid encoder\n");
  4112. return;
  4113. }
  4114. sde_enc = to_sde_encoder_virt(drm_enc);
  4115. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4116. phys = sde_enc->phys_encs[i];
  4117. if (phys && phys->ops.prepare_commit)
  4118. phys->ops.prepare_commit(phys);
  4119. }
  4120. }
  4121. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4122. bool enable, u32 frame_count)
  4123. {
  4124. if (!phys_enc)
  4125. return;
  4126. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4127. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4128. enable, frame_count);
  4129. }
  4130. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4131. bool nonblock, u32 *misr_value)
  4132. {
  4133. if (!phys_enc)
  4134. return -EINVAL;
  4135. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4136. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4137. nonblock, misr_value) : -ENOTSUPP;
  4138. }
  4139. #ifdef CONFIG_DEBUG_FS
  4140. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4141. {
  4142. struct sde_encoder_virt *sde_enc;
  4143. int i;
  4144. if (!s || !s->private)
  4145. return -EINVAL;
  4146. sde_enc = s->private;
  4147. mutex_lock(&sde_enc->enc_lock);
  4148. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4149. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4150. if (!phys)
  4151. continue;
  4152. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4153. phys->intf_idx - INTF_0,
  4154. atomic_read(&phys->vsync_cnt),
  4155. atomic_read(&phys->underrun_cnt));
  4156. switch (phys->intf_mode) {
  4157. case INTF_MODE_VIDEO:
  4158. seq_puts(s, "mode: video\n");
  4159. break;
  4160. case INTF_MODE_CMD:
  4161. seq_puts(s, "mode: command\n");
  4162. break;
  4163. case INTF_MODE_WB_BLOCK:
  4164. seq_puts(s, "mode: wb block\n");
  4165. break;
  4166. case INTF_MODE_WB_LINE:
  4167. seq_puts(s, "mode: wb line\n");
  4168. break;
  4169. default:
  4170. seq_puts(s, "mode: ???\n");
  4171. break;
  4172. }
  4173. }
  4174. mutex_unlock(&sde_enc->enc_lock);
  4175. return 0;
  4176. }
  4177. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4178. struct file *file)
  4179. {
  4180. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4181. }
  4182. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4183. const char __user *user_buf, size_t count, loff_t *ppos)
  4184. {
  4185. struct sde_encoder_virt *sde_enc;
  4186. int rc;
  4187. char buf[MISR_BUFF_SIZE + 1];
  4188. size_t buff_copy;
  4189. u32 frame_count, enable;
  4190. struct msm_drm_private *priv = NULL;
  4191. struct sde_kms *sde_kms = NULL;
  4192. struct drm_encoder *drm_enc;
  4193. if (!file || !file->private_data)
  4194. return -EINVAL;
  4195. sde_enc = file->private_data;
  4196. priv = sde_enc->base.dev->dev_private;
  4197. if (!sde_enc || !priv || !priv->kms)
  4198. return -EINVAL;
  4199. sde_kms = to_sde_kms(priv->kms);
  4200. drm_enc = &sde_enc->base;
  4201. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4202. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4203. return -ENOTSUPP;
  4204. }
  4205. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4206. if (copy_from_user(buf, user_buf, buff_copy))
  4207. return -EINVAL;
  4208. buf[buff_copy] = 0; /* end of string */
  4209. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4210. return -EINVAL;
  4211. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4212. if (rc < 0)
  4213. return rc;
  4214. sde_enc->misr_enable = enable;
  4215. sde_enc->misr_frame_count = frame_count;
  4216. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  4217. pm_runtime_put_sync(drm_enc->dev->dev);
  4218. return count;
  4219. }
  4220. static ssize_t _sde_encoder_misr_read(struct file *file,
  4221. char __user *user_buff, size_t count, loff_t *ppos)
  4222. {
  4223. struct sde_encoder_virt *sde_enc;
  4224. struct msm_drm_private *priv = NULL;
  4225. struct sde_kms *sde_kms = NULL;
  4226. struct drm_encoder *drm_enc;
  4227. int i = 0, len = 0;
  4228. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4229. int rc;
  4230. if (*ppos)
  4231. return 0;
  4232. if (!file || !file->private_data)
  4233. return -EINVAL;
  4234. sde_enc = file->private_data;
  4235. priv = sde_enc->base.dev->dev_private;
  4236. if (priv != NULL)
  4237. sde_kms = to_sde_kms(priv->kms);
  4238. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4239. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4240. return -ENOTSUPP;
  4241. }
  4242. drm_enc = &sde_enc->base;
  4243. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4244. if (rc < 0)
  4245. return rc;
  4246. if (!sde_enc->misr_enable) {
  4247. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4248. "disabled\n");
  4249. goto buff_check;
  4250. }
  4251. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4252. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4253. u32 misr_value = 0;
  4254. if (!phys || !phys->ops.collect_misr) {
  4255. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4256. "invalid\n");
  4257. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4258. continue;
  4259. }
  4260. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4261. if (rc) {
  4262. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4263. "invalid\n");
  4264. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4265. rc);
  4266. continue;
  4267. } else {
  4268. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4269. "Intf idx:%d\n",
  4270. phys->intf_idx - INTF_0);
  4271. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4272. "0x%x\n", misr_value);
  4273. }
  4274. }
  4275. buff_check:
  4276. if (count <= len) {
  4277. len = 0;
  4278. goto end;
  4279. }
  4280. if (copy_to_user(user_buff, buf, len)) {
  4281. len = -EFAULT;
  4282. goto end;
  4283. }
  4284. *ppos += len; /* increase offset */
  4285. end:
  4286. pm_runtime_put_sync(drm_enc->dev->dev);
  4287. return len;
  4288. }
  4289. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4290. {
  4291. struct sde_encoder_virt *sde_enc;
  4292. struct msm_drm_private *priv;
  4293. struct sde_kms *sde_kms;
  4294. int i;
  4295. static const struct file_operations debugfs_status_fops = {
  4296. .open = _sde_encoder_debugfs_status_open,
  4297. .read = seq_read,
  4298. .llseek = seq_lseek,
  4299. .release = single_release,
  4300. };
  4301. static const struct file_operations debugfs_misr_fops = {
  4302. .open = simple_open,
  4303. .read = _sde_encoder_misr_read,
  4304. .write = _sde_encoder_misr_setup,
  4305. };
  4306. char name[SDE_NAME_SIZE];
  4307. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  4308. SDE_ERROR("invalid encoder or kms\n");
  4309. return -EINVAL;
  4310. }
  4311. sde_enc = to_sde_encoder_virt(drm_enc);
  4312. priv = drm_enc->dev->dev_private;
  4313. sde_kms = to_sde_kms(priv->kms);
  4314. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4315. /* create overall sub-directory for the encoder */
  4316. sde_enc->debugfs_root = debugfs_create_dir(name,
  4317. drm_enc->dev->primary->debugfs_root);
  4318. if (!sde_enc->debugfs_root)
  4319. return -ENOMEM;
  4320. /* don't error check these */
  4321. debugfs_create_file("status", 0400,
  4322. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4323. debugfs_create_file("misr_data", 0600,
  4324. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4325. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4326. &sde_enc->idle_pc_enabled);
  4327. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4328. &sde_enc->frame_trigger_mode);
  4329. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4330. if (sde_enc->phys_encs[i] &&
  4331. sde_enc->phys_encs[i]->ops.late_register)
  4332. sde_enc->phys_encs[i]->ops.late_register(
  4333. sde_enc->phys_encs[i],
  4334. sde_enc->debugfs_root);
  4335. return 0;
  4336. }
  4337. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4338. {
  4339. struct sde_encoder_virt *sde_enc;
  4340. if (!drm_enc)
  4341. return;
  4342. sde_enc = to_sde_encoder_virt(drm_enc);
  4343. debugfs_remove_recursive(sde_enc->debugfs_root);
  4344. }
  4345. #else
  4346. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4347. {
  4348. return 0;
  4349. }
  4350. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4351. {
  4352. }
  4353. #endif
  4354. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4355. {
  4356. return _sde_encoder_init_debugfs(encoder);
  4357. }
  4358. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4359. {
  4360. _sde_encoder_destroy_debugfs(encoder);
  4361. }
  4362. static int sde_encoder_virt_add_phys_encs(
  4363. struct msm_display_info *disp_info,
  4364. struct sde_encoder_virt *sde_enc,
  4365. struct sde_enc_phys_init_params *params)
  4366. {
  4367. struct sde_encoder_phys *enc = NULL;
  4368. u32 display_caps = disp_info->capabilities;
  4369. SDE_DEBUG_ENC(sde_enc, "\n");
  4370. /*
  4371. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4372. * in this function, check up-front.
  4373. */
  4374. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4375. ARRAY_SIZE(sde_enc->phys_encs)) {
  4376. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4377. sde_enc->num_phys_encs);
  4378. return -EINVAL;
  4379. }
  4380. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4381. enc = sde_encoder_phys_vid_init(params);
  4382. if (IS_ERR_OR_NULL(enc)) {
  4383. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4384. PTR_ERR(enc));
  4385. return !enc ? -EINVAL : PTR_ERR(enc);
  4386. }
  4387. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4388. }
  4389. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4390. enc = sde_encoder_phys_cmd_init(params);
  4391. if (IS_ERR_OR_NULL(enc)) {
  4392. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4393. PTR_ERR(enc));
  4394. return !enc ? -EINVAL : PTR_ERR(enc);
  4395. }
  4396. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4397. }
  4398. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4399. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4400. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4401. else
  4402. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4403. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4404. ++sde_enc->num_phys_encs;
  4405. return 0;
  4406. }
  4407. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4408. struct sde_enc_phys_init_params *params)
  4409. {
  4410. struct sde_encoder_phys *enc = NULL;
  4411. if (!sde_enc) {
  4412. SDE_ERROR("invalid encoder\n");
  4413. return -EINVAL;
  4414. }
  4415. SDE_DEBUG_ENC(sde_enc, "\n");
  4416. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4417. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4418. sde_enc->num_phys_encs);
  4419. return -EINVAL;
  4420. }
  4421. enc = sde_encoder_phys_wb_init(params);
  4422. if (IS_ERR_OR_NULL(enc)) {
  4423. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4424. PTR_ERR(enc));
  4425. return !enc ? -EINVAL : PTR_ERR(enc);
  4426. }
  4427. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4428. ++sde_enc->num_phys_encs;
  4429. return 0;
  4430. }
  4431. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4432. struct sde_kms *sde_kms,
  4433. struct msm_display_info *disp_info,
  4434. int *drm_enc_mode)
  4435. {
  4436. int ret = 0;
  4437. int i = 0;
  4438. enum sde_intf_type intf_type;
  4439. struct sde_encoder_virt_ops parent_ops = {
  4440. sde_encoder_vblank_callback,
  4441. sde_encoder_underrun_callback,
  4442. sde_encoder_frame_done_callback,
  4443. sde_encoder_get_qsync_fps_callback,
  4444. };
  4445. struct sde_enc_phys_init_params phys_params;
  4446. if (!sde_enc || !sde_kms) {
  4447. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4448. !sde_enc, !sde_kms);
  4449. return -EINVAL;
  4450. }
  4451. memset(&phys_params, 0, sizeof(phys_params));
  4452. phys_params.sde_kms = sde_kms;
  4453. phys_params.parent = &sde_enc->base;
  4454. phys_params.parent_ops = parent_ops;
  4455. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4456. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4457. SDE_DEBUG("\n");
  4458. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4459. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4460. intf_type = INTF_DSI;
  4461. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4462. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4463. intf_type = INTF_HDMI;
  4464. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4465. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4466. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4467. else
  4468. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4469. intf_type = INTF_DP;
  4470. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4471. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4472. intf_type = INTF_WB;
  4473. } else {
  4474. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4475. return -EINVAL;
  4476. }
  4477. WARN_ON(disp_info->num_of_h_tiles < 1);
  4478. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4479. sde_enc->te_source = disp_info->te_source;
  4480. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4481. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4482. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4483. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4484. mutex_lock(&sde_enc->enc_lock);
  4485. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4486. /*
  4487. * Left-most tile is at index 0, content is controller id
  4488. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4489. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4490. */
  4491. u32 controller_id = disp_info->h_tile_instance[i];
  4492. if (disp_info->num_of_h_tiles > 1) {
  4493. if (i == 0)
  4494. phys_params.split_role = ENC_ROLE_MASTER;
  4495. else
  4496. phys_params.split_role = ENC_ROLE_SLAVE;
  4497. } else {
  4498. phys_params.split_role = ENC_ROLE_SOLO;
  4499. }
  4500. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4501. i, controller_id, phys_params.split_role);
  4502. if (sde_enc->ops.phys_init) {
  4503. struct sde_encoder_phys *enc;
  4504. enc = sde_enc->ops.phys_init(intf_type,
  4505. controller_id,
  4506. &phys_params);
  4507. if (enc) {
  4508. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4509. enc;
  4510. ++sde_enc->num_phys_encs;
  4511. } else
  4512. SDE_ERROR_ENC(sde_enc,
  4513. "failed to add phys encs\n");
  4514. continue;
  4515. }
  4516. if (intf_type == INTF_WB) {
  4517. phys_params.intf_idx = INTF_MAX;
  4518. phys_params.wb_idx = sde_encoder_get_wb(
  4519. sde_kms->catalog,
  4520. intf_type, controller_id);
  4521. if (phys_params.wb_idx == WB_MAX) {
  4522. SDE_ERROR_ENC(sde_enc,
  4523. "could not get wb: type %d, id %d\n",
  4524. intf_type, controller_id);
  4525. ret = -EINVAL;
  4526. }
  4527. } else {
  4528. phys_params.wb_idx = WB_MAX;
  4529. phys_params.intf_idx = sde_encoder_get_intf(
  4530. sde_kms->catalog, intf_type,
  4531. controller_id);
  4532. if (phys_params.intf_idx == INTF_MAX) {
  4533. SDE_ERROR_ENC(sde_enc,
  4534. "could not get wb: type %d, id %d\n",
  4535. intf_type, controller_id);
  4536. ret = -EINVAL;
  4537. }
  4538. }
  4539. if (!ret) {
  4540. if (intf_type == INTF_WB)
  4541. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4542. &phys_params);
  4543. else
  4544. ret = sde_encoder_virt_add_phys_encs(
  4545. disp_info,
  4546. sde_enc,
  4547. &phys_params);
  4548. if (ret)
  4549. SDE_ERROR_ENC(sde_enc,
  4550. "failed to add phys encs\n");
  4551. }
  4552. }
  4553. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4554. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4555. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4556. if (vid_phys) {
  4557. atomic_set(&vid_phys->vsync_cnt, 0);
  4558. atomic_set(&vid_phys->underrun_cnt, 0);
  4559. }
  4560. if (cmd_phys) {
  4561. atomic_set(&cmd_phys->vsync_cnt, 0);
  4562. atomic_set(&cmd_phys->underrun_cnt, 0);
  4563. }
  4564. }
  4565. mutex_unlock(&sde_enc->enc_lock);
  4566. return ret;
  4567. }
  4568. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4569. .mode_set = sde_encoder_virt_mode_set,
  4570. .disable = sde_encoder_virt_disable,
  4571. .enable = sde_encoder_virt_enable,
  4572. .atomic_check = sde_encoder_virt_atomic_check,
  4573. };
  4574. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4575. .destroy = sde_encoder_destroy,
  4576. .late_register = sde_encoder_late_register,
  4577. .early_unregister = sde_encoder_early_unregister,
  4578. };
  4579. struct drm_encoder *sde_encoder_init_with_ops(
  4580. struct drm_device *dev,
  4581. struct msm_display_info *disp_info,
  4582. const struct sde_encoder_ops *ops)
  4583. {
  4584. struct msm_drm_private *priv = dev->dev_private;
  4585. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4586. struct drm_encoder *drm_enc = NULL;
  4587. struct sde_encoder_virt *sde_enc = NULL;
  4588. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4589. char name[SDE_NAME_SIZE];
  4590. int ret = 0, i, intf_index = INTF_MAX;
  4591. struct sde_encoder_phys *phys = NULL;
  4592. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4593. if (!sde_enc) {
  4594. ret = -ENOMEM;
  4595. goto fail;
  4596. }
  4597. if (ops)
  4598. sde_enc->ops = *ops;
  4599. mutex_init(&sde_enc->enc_lock);
  4600. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4601. &drm_enc_mode);
  4602. if (ret)
  4603. goto fail;
  4604. sde_enc->cur_master = NULL;
  4605. spin_lock_init(&sde_enc->enc_spinlock);
  4606. mutex_init(&sde_enc->vblank_ctl_lock);
  4607. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4608. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4609. drm_enc = &sde_enc->base;
  4610. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4611. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4612. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  4613. timer_setup(&sde_enc->vsync_event_timer,
  4614. sde_encoder_vsync_event_handler, 0);
  4615. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4616. phys = sde_enc->phys_encs[i];
  4617. if (!phys)
  4618. continue;
  4619. if (phys->ops.is_master && phys->ops.is_master(phys))
  4620. intf_index = phys->intf_idx - INTF_0;
  4621. }
  4622. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4623. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4624. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4625. SDE_RSC_PRIMARY_DISP_CLIENT :
  4626. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4627. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4628. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4629. PTR_ERR(sde_enc->rsc_client));
  4630. sde_enc->rsc_client = NULL;
  4631. }
  4632. if (disp_info->curr_panel_mode == MSM_DISPLAY_CMD_MODE) {
  4633. ret = _sde_encoder_input_handler(sde_enc);
  4634. if (ret)
  4635. SDE_ERROR(
  4636. "input handler registration failed, rc = %d\n", ret);
  4637. }
  4638. mutex_init(&sde_enc->rc_lock);
  4639. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4640. sde_encoder_off_work);
  4641. sde_enc->vblank_enabled = false;
  4642. sde_enc->qdss_status = false;
  4643. kthread_init_work(&sde_enc->vsync_event_work,
  4644. sde_encoder_vsync_event_work_handler);
  4645. kthread_init_work(&sde_enc->input_event_work,
  4646. sde_encoder_input_event_work_handler);
  4647. kthread_init_work(&sde_enc->esd_trigger_work,
  4648. sde_encoder_esd_trigger_work_handler);
  4649. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4650. SDE_DEBUG_ENC(sde_enc, "created\n");
  4651. return drm_enc;
  4652. fail:
  4653. SDE_ERROR("failed to create encoder\n");
  4654. if (drm_enc)
  4655. sde_encoder_destroy(drm_enc);
  4656. return ERR_PTR(ret);
  4657. }
  4658. struct drm_encoder *sde_encoder_init(
  4659. struct drm_device *dev,
  4660. struct msm_display_info *disp_info)
  4661. {
  4662. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4663. }
  4664. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4665. enum msm_event_wait event)
  4666. {
  4667. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4668. struct sde_encoder_virt *sde_enc = NULL;
  4669. int i, ret = 0;
  4670. char atrace_buf[32];
  4671. if (!drm_enc) {
  4672. SDE_ERROR("invalid encoder\n");
  4673. return -EINVAL;
  4674. }
  4675. sde_enc = to_sde_encoder_virt(drm_enc);
  4676. SDE_DEBUG_ENC(sde_enc, "\n");
  4677. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4678. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4679. switch (event) {
  4680. case MSM_ENC_COMMIT_DONE:
  4681. fn_wait = phys->ops.wait_for_commit_done;
  4682. break;
  4683. case MSM_ENC_TX_COMPLETE:
  4684. fn_wait = phys->ops.wait_for_tx_complete;
  4685. break;
  4686. case MSM_ENC_VBLANK:
  4687. fn_wait = phys->ops.wait_for_vblank;
  4688. break;
  4689. case MSM_ENC_ACTIVE_REGION:
  4690. fn_wait = phys->ops.wait_for_active;
  4691. break;
  4692. default:
  4693. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4694. event);
  4695. return -EINVAL;
  4696. }
  4697. if (phys && fn_wait) {
  4698. snprintf(atrace_buf, sizeof(atrace_buf),
  4699. "wait_completion_event_%d", event);
  4700. SDE_ATRACE_BEGIN(atrace_buf);
  4701. ret = fn_wait(phys);
  4702. SDE_ATRACE_END(atrace_buf);
  4703. if (ret)
  4704. return ret;
  4705. }
  4706. }
  4707. return ret;
  4708. }
  4709. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4710. {
  4711. struct sde_encoder_virt *sde_enc;
  4712. if (!drm_enc) {
  4713. SDE_ERROR("invalid encoder\n");
  4714. return 0;
  4715. }
  4716. sde_enc = to_sde_encoder_virt(drm_enc);
  4717. return sde_enc->mode_info.frame_rate;
  4718. }
  4719. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4720. {
  4721. struct sde_encoder_virt *sde_enc = NULL;
  4722. int i;
  4723. if (!encoder) {
  4724. SDE_ERROR("invalid encoder\n");
  4725. return INTF_MODE_NONE;
  4726. }
  4727. sde_enc = to_sde_encoder_virt(encoder);
  4728. if (sde_enc->cur_master)
  4729. return sde_enc->cur_master->intf_mode;
  4730. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4731. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4732. if (phys)
  4733. return phys->intf_mode;
  4734. }
  4735. return INTF_MODE_NONE;
  4736. }
  4737. static void _sde_encoder_cache_hw_res_cont_splash(
  4738. struct drm_encoder *encoder,
  4739. struct sde_kms *sde_kms)
  4740. {
  4741. int i, idx;
  4742. struct sde_encoder_virt *sde_enc;
  4743. struct sde_encoder_phys *phys_enc;
  4744. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4745. sde_enc = to_sde_encoder_virt(encoder);
  4746. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4747. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4748. sde_enc->hw_pp[i] = NULL;
  4749. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4750. break;
  4751. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4752. }
  4753. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4754. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4755. sde_enc->hw_dsc[i] = NULL;
  4756. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4757. break;
  4758. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4759. }
  4760. /*
  4761. * If we have multiple phys encoders with one controller, make
  4762. * sure to populate the controller pointer in both phys encoders.
  4763. */
  4764. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4765. phys_enc = sde_enc->phys_encs[idx];
  4766. phys_enc->hw_ctl = NULL;
  4767. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4768. SDE_HW_BLK_CTL);
  4769. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4770. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4771. phys_enc->hw_ctl =
  4772. (struct sde_hw_ctl *) ctl_iter.hw;
  4773. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4774. phys_enc->intf_idx, phys_enc->hw_ctl);
  4775. }
  4776. }
  4777. }
  4778. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4779. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4780. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4781. phys->hw_intf = NULL;
  4782. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4783. break;
  4784. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4785. }
  4786. }
  4787. /**
  4788. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4789. * device bootup when cont_splash is enabled
  4790. * @drm_enc: Pointer to drm encoder structure
  4791. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4792. * @enable: boolean indicates enable or displae state of splash
  4793. * @Return: true if successful in updating the encoder structure
  4794. */
  4795. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4796. struct sde_splash_display *splash_display, bool enable)
  4797. {
  4798. struct sde_encoder_virt *sde_enc;
  4799. struct msm_drm_private *priv;
  4800. struct sde_kms *sde_kms;
  4801. struct drm_connector *conn = NULL;
  4802. struct sde_connector *sde_conn = NULL;
  4803. struct sde_connector_state *sde_conn_state = NULL;
  4804. struct drm_display_mode *drm_mode = NULL;
  4805. struct sde_encoder_phys *phys_enc;
  4806. int ret = 0, i;
  4807. if (!encoder) {
  4808. SDE_ERROR("invalid drm enc\n");
  4809. return -EINVAL;
  4810. }
  4811. if (!encoder->dev || !encoder->dev->dev_private) {
  4812. SDE_ERROR("drm device invalid\n");
  4813. return -EINVAL;
  4814. }
  4815. priv = encoder->dev->dev_private;
  4816. if (!priv->kms) {
  4817. SDE_ERROR("invalid kms\n");
  4818. return -EINVAL;
  4819. }
  4820. sde_kms = to_sde_kms(priv->kms);
  4821. sde_enc = to_sde_encoder_virt(encoder);
  4822. if (!priv->num_connectors) {
  4823. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4824. return -EINVAL;
  4825. }
  4826. SDE_DEBUG_ENC(sde_enc,
  4827. "num of connectors: %d\n", priv->num_connectors);
  4828. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4829. if (!enable) {
  4830. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4831. phys_enc = sde_enc->phys_encs[i];
  4832. if (phys_enc)
  4833. phys_enc->cont_splash_enabled = false;
  4834. }
  4835. return ret;
  4836. }
  4837. if (!splash_display) {
  4838. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4839. return -EINVAL;
  4840. }
  4841. for (i = 0; i < priv->num_connectors; i++) {
  4842. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4843. priv->connectors[i]->base.id);
  4844. sde_conn = to_sde_connector(priv->connectors[i]);
  4845. if (!sde_conn->encoder) {
  4846. SDE_DEBUG_ENC(sde_enc,
  4847. "encoder not attached to connector\n");
  4848. continue;
  4849. }
  4850. if (sde_conn->encoder->base.id
  4851. == encoder->base.id) {
  4852. conn = (priv->connectors[i]);
  4853. break;
  4854. }
  4855. }
  4856. if (!conn || !conn->state) {
  4857. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4858. return -EINVAL;
  4859. }
  4860. sde_conn_state = to_sde_connector_state(conn->state);
  4861. if (!sde_conn->ops.get_mode_info) {
  4862. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4863. return -EINVAL;
  4864. }
  4865. ret = sde_conn->ops.get_mode_info(&sde_conn->base,
  4866. &encoder->crtc->state->adjusted_mode,
  4867. &sde_conn_state->mode_info,
  4868. sde_kms->catalog->max_mixer_width,
  4869. sde_conn->display);
  4870. if (ret) {
  4871. SDE_ERROR_ENC(sde_enc,
  4872. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4873. return ret;
  4874. }
  4875. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4876. conn->state, false);
  4877. if (ret) {
  4878. SDE_ERROR_ENC(sde_enc,
  4879. "failed to reserve hw resources, %d\n", ret);
  4880. return ret;
  4881. }
  4882. if (sde_conn->encoder) {
  4883. conn->state->best_encoder = sde_conn->encoder;
  4884. SDE_DEBUG_ENC(sde_enc,
  4885. "configured cstate->best_encoder to ID = %d\n",
  4886. conn->state->best_encoder->base.id);
  4887. } else {
  4888. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4889. conn->base.id);
  4890. }
  4891. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4892. sde_connector_get_topology_name(conn));
  4893. drm_mode = &encoder->crtc->state->adjusted_mode;
  4894. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4895. drm_mode->hdisplay, drm_mode->vdisplay);
  4896. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4897. if (encoder->bridge) {
  4898. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4899. /*
  4900. * For cont-splash use case, we update the mode
  4901. * configurations manually. This will skip the
  4902. * usually mode set call when actual frame is
  4903. * pushed from framework. The bridge needs to
  4904. * be updated with the current drm mode by
  4905. * calling the bridge mode set ops.
  4906. */
  4907. if (encoder->bridge->funcs) {
  4908. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4909. encoder->bridge->funcs->mode_set(encoder->bridge,
  4910. drm_mode, drm_mode);
  4911. }
  4912. } else {
  4913. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4914. }
  4915. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4916. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4917. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4918. if (!phys) {
  4919. SDE_ERROR_ENC(sde_enc,
  4920. "phys encoders not initialized\n");
  4921. return -EINVAL;
  4922. }
  4923. /* update connector for master and slave phys encoders */
  4924. phys->connector = conn;
  4925. phys->cont_splash_enabled = true;
  4926. phys->hw_pp = sde_enc->hw_pp[i];
  4927. if (phys->ops.cont_splash_mode_set)
  4928. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4929. if (phys->ops.is_master && phys->ops.is_master(phys))
  4930. sde_enc->cur_master = phys;
  4931. }
  4932. return ret;
  4933. }
  4934. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4935. bool skip_pre_kickoff)
  4936. {
  4937. struct msm_drm_thread *event_thread = NULL;
  4938. struct msm_drm_private *priv = NULL;
  4939. struct sde_encoder_virt *sde_enc = NULL;
  4940. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4941. SDE_ERROR("invalid parameters\n");
  4942. return -EINVAL;
  4943. }
  4944. priv = enc->dev->dev_private;
  4945. sde_enc = to_sde_encoder_virt(enc);
  4946. if (!sde_enc->crtc || (sde_enc->crtc->index
  4947. >= ARRAY_SIZE(priv->event_thread))) {
  4948. SDE_DEBUG_ENC(sde_enc,
  4949. "invalid cached CRTC: %d or crtc index: %d\n",
  4950. sde_enc->crtc == NULL,
  4951. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4952. return -EINVAL;
  4953. }
  4954. SDE_EVT32_VERBOSE(DRMID(enc));
  4955. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4956. if (!skip_pre_kickoff) {
  4957. kthread_queue_work(&event_thread->worker,
  4958. &sde_enc->esd_trigger_work);
  4959. kthread_flush_work(&sde_enc->esd_trigger_work);
  4960. }
  4961. /**
  4962. * panel may stop generating te signal (vsync) during esd failure. rsc
  4963. * hardware may hang without vsync. Avoid rsc hang by generating the
  4964. * vsync from watchdog timer instead of panel.
  4965. */
  4966. _sde_encoder_switch_to_watchdog_vsync(enc);
  4967. if (!skip_pre_kickoff)
  4968. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4969. return 0;
  4970. }
  4971. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4972. {
  4973. struct sde_encoder_virt *sde_enc;
  4974. if (!encoder) {
  4975. SDE_ERROR("invalid drm enc\n");
  4976. return false;
  4977. }
  4978. sde_enc = to_sde_encoder_virt(encoder);
  4979. return sde_enc->recovery_events_enabled;
  4980. }
  4981. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4982. bool enabled)
  4983. {
  4984. struct sde_encoder_virt *sde_enc;
  4985. if (!encoder) {
  4986. SDE_ERROR("invalid drm enc\n");
  4987. return;
  4988. }
  4989. sde_enc = to_sde_encoder_virt(encoder);
  4990. sde_enc->recovery_events_enabled = enabled;
  4991. }