htt_stats.h 246 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712
  1. /*
  2. * Copyright (c) 2017-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * @file htt_stats.h
  21. *
  22. * @details the public header file of HTT STATS
  23. */
  24. #ifndef __HTT_STATS_H__
  25. #define __HTT_STATS_H__
  26. #include <htt_deps.h> /* A_UINT32 */
  27. #include <htt_common.h>
  28. #include <htt.h> /* HTT stats TLV struct def and tag defs */
  29. /**
  30. * htt_dbg_ext_stats_type -
  31. * The base structure for each of the stats_type is only for reference
  32. * Host should use this information to know the type of TLVs to expect
  33. * for a particular stats type.
  34. *
  35. * Max supported stats :- 256.
  36. */
  37. enum htt_dbg_ext_stats_type {
  38. /** HTT_DBG_EXT_STATS_RESET
  39. * PARAM:
  40. * - config_param0 : start_offset (stats type)
  41. * - config_param1 : stats bmask from start offset
  42. * - config_param2 : stats bmask from start offset + 32
  43. * - config_param3 : stats bmask from start offset + 64
  44. * RESP MSG:
  45. * - No response sent.
  46. */
  47. HTT_DBG_EXT_STATS_RESET = 0,
  48. /** HTT_DBG_EXT_STATS_PDEV_TX
  49. * PARAMS:
  50. * - No Params
  51. * RESP MSG:
  52. * - htt_tx_pdev_stats_t
  53. */
  54. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  55. /** HTT_DBG_EXT_STATS_PDEV_RX
  56. * PARAMS:
  57. * - No Params
  58. * RESP MSG:
  59. * - htt_rx_pdev_stats_t
  60. */
  61. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  62. /** HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  63. * PARAMS:
  64. * - config_param0: [Bit31: Bit0] HWQ mask
  65. * RESP MSG:
  66. * - htt_tx_hwq_stats_t
  67. */
  68. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  69. /** HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  70. * PARAMS:
  71. * - config_param0: [Bit31: Bit0] TXQ mask
  72. * RESP MSG:
  73. * - htt_stats_tx_sched_t
  74. */
  75. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  76. /** HTT_DBG_EXT_STATS_PDEV_ERROR
  77. * PARAMS:
  78. * - No Params
  79. * RESP MSG:
  80. * - htt_hw_err_stats_t
  81. */
  82. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  83. /** HTT_DBG_EXT_STATS_PDEV_TQM
  84. * PARAMS:
  85. * - No Params
  86. * RESP MSG:
  87. * - htt_tx_tqm_pdev_stats_t
  88. */
  89. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  90. /** HTT_DBG_EXT_STATS_TQM_CMDQ
  91. * PARAMS:
  92. * - config_param0:
  93. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  94. * [Bit31: Bit16] reserved
  95. * RESP MSG:
  96. * - htt_tx_tqm_cmdq_stats_t
  97. */
  98. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  99. /** HTT_DBG_EXT_STATS_TX_DE_INFO
  100. * PARAMS:
  101. * - No Params
  102. * RESP MSG:
  103. * - htt_tx_de_stats_t
  104. */
  105. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  106. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE
  107. * PARAMS:
  108. * - No Params
  109. * RESP MSG:
  110. * - htt_tx_pdev_rate_stats_t
  111. */
  112. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  113. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE
  114. * PARAMS:
  115. * - No Params
  116. * RESP MSG:
  117. * - htt_rx_pdev_rate_stats_t
  118. */
  119. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  120. /** HTT_DBG_EXT_STATS_PEER_INFO
  121. * PARAMS:
  122. * - config_param0:
  123. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  124. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  125. * [Bit31 : Bit16] sw_peer_id
  126. * config_param1:
  127. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  128. * 0 bit htt_peer_stats_cmn_tlv
  129. * 1 bit htt_peer_details_tlv
  130. * 2 bit htt_tx_peer_rate_stats_tlv
  131. * 3 bit htt_rx_peer_rate_stats_tlv
  132. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  133. * 5 bit htt_rx_tid_stats_tlv
  134. * 6 bit htt_msdu_flow_stats_tlv
  135. * 7 bit htt_peer_sched_stats_tlv
  136. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  137. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  138. * [Bit 16] If this bit is set, reset per peer stats
  139. * of corresponding tlv indicated by config
  140. * param 1.
  141. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  142. * used to get this bit position.
  143. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  144. * indicates that FW supports per peer HTT
  145. * stats reset.
  146. * [Bit31 : Bit17] reserved
  147. * RESP MSG:
  148. * - htt_peer_stats_t
  149. */
  150. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  151. /** HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  152. * PARAMS:
  153. * - No Params
  154. * RESP MSG:
  155. * - htt_tx_pdev_selfgen_stats_t
  156. */
  157. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  158. /** HTT_DBG_EXT_STATS_TX_MU_HWQ
  159. * PARAMS:
  160. * - config_param0: [Bit31: Bit0] HWQ mask
  161. * RESP MSG:
  162. * - htt_tx_hwq_mu_mimo_stats_t
  163. */
  164. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  165. /** HTT_DBG_EXT_STATS_RING_IF_INFO
  166. * PARAMS:
  167. * - config_param0:
  168. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  169. * [Bit31: Bit16] reserved
  170. * RESP MSG:
  171. * - htt_ring_if_stats_t
  172. */
  173. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  174. /** HTT_DBG_EXT_STATS_SRNG_INFO
  175. * PARAMS:
  176. * - config_param0:
  177. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  178. * [Bit31: Bit16] reserved
  179. * - No Params
  180. * RESP MSG:
  181. * - htt_sring_stats_t
  182. */
  183. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  184. /** HTT_DBG_EXT_STATS_SFM_INFO
  185. * PARAMS:
  186. * - No Params
  187. * RESP MSG:
  188. * - htt_sfm_stats_t
  189. */
  190. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  191. /** HTT_DBG_EXT_STATS_PDEV_TX_MU
  192. * PARAMS:
  193. * - No Params
  194. * RESP MSG:
  195. * - htt_tx_pdev_mu_mimo_stats_t
  196. */
  197. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  198. /** HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  199. * PARAMS:
  200. * - config_param0:
  201. * [Bit7 : Bit0] vdev_id:8
  202. * note:0xFF to get all active peers based on pdev_mask.
  203. * [Bit31 : Bit8] rsvd:24
  204. * RESP MSG:
  205. * - htt_active_peer_details_list_t
  206. */
  207. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  208. /** HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  209. * PARAMS:
  210. * - config_param0:
  211. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  212. * Set bit0 to 1 to read 1sec interval histogram.
  213. * [Bit1] - 100ms interval histogram
  214. * [Bit3] - Cumulative CCA stats
  215. * RESP MSG:
  216. * - htt_pdev_cca_stats_t
  217. */
  218. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  219. /** HTT_DBG_EXT_STATS_TWT_SESSIONS
  220. * PARAMS:
  221. * - config_param0:
  222. * No params
  223. * RESP MSG:
  224. * - htt_pdev_twt_sessions_stats_t
  225. */
  226. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  227. /** HTT_DBG_EXT_STATS_REO_CNTS
  228. * PARAMS:
  229. * - config_param0:
  230. * No params
  231. * RESP MSG:
  232. * - htt_soc_reo_resource_stats_t
  233. */
  234. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  235. /** HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  236. * PARAMS:
  237. * - config_param0:
  238. * [Bit0] vdev_id_set:1
  239. * set to 1 if vdev_id is set and vdev stats are requested.
  240. * set to 0 if pdev_stats sounding stats are requested.
  241. * [Bit8 : Bit1] vdev_id:8
  242. * note:0xFF to get all active vdevs based on pdev_mask.
  243. * [Bit31 : Bit9] rsvd:22
  244. *
  245. * RESP MSG:
  246. * - htt_tx_sounding_stats_t
  247. */
  248. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  249. /** HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  250. * PARAMS:
  251. * - config_param0:
  252. * No params
  253. * RESP MSG:
  254. * - htt_pdev_obss_pd_stats_t
  255. */
  256. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  257. /** HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  258. * PARAMS:
  259. * - config_param0:
  260. * No params
  261. * RESP MSG:
  262. * - htt_stats_ring_backpressure_stats_t
  263. */
  264. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  265. /** HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  266. * PARAMS:
  267. *
  268. * RESP MSG:
  269. * - htt_soc_latency_prof_t
  270. */
  271. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  272. /** HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  273. * PARAMS:
  274. * - No Params
  275. * RESP MSG:
  276. * - htt_rx_pdev_ul_trig_stats_t
  277. */
  278. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  279. /** HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  280. * PARAMS:
  281. * - No Params
  282. * RESP MSG:
  283. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  284. */
  285. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  286. /** HTT_DBG_EXT_STATS_FSE_RX
  287. * PARAMS:
  288. * - No Params
  289. * RESP MSG:
  290. * - htt_rx_fse_stats_t
  291. */
  292. HTT_DBG_EXT_STATS_FSE_RX = 28,
  293. /** HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  294. * PARAMS:
  295. * - config_param0: [Bit0] : [1] for mac_addr based request
  296. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  297. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  298. * RESP MSG:
  299. * - htt_ctrl_path_txrx_stats_t
  300. */
  301. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  302. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  303. * PARAMS:
  304. * - No Params
  305. * RESP MSG:
  306. * - htt_rx_pdev_rate_ext_stats_t
  307. */
  308. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  309. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  310. * PARAMS:
  311. * - No Params
  312. * RESP MSG:
  313. * - htt_tx_pdev_txbf_rate_stats_t
  314. */
  315. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  316. /* HTT_DBG_EXT_STATS_TXBF_OFDMA
  317. */
  318. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  319. /** HTT_DBG_EXT_STA_11AX_UL_STATS
  320. * PARAMS:
  321. * - No Params
  322. * RESP MSG:
  323. * - htt_sta_11ax_ul_stats
  324. */
  325. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  326. /** HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  327. * PARAMS:
  328. * - config_param0:
  329. * [Bit7 : Bit0] vdev_id:8
  330. * [Bit31 : Bit8] rsvd:24
  331. * RESP MSG:
  332. * -
  333. */
  334. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  335. /** HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  336. * PARAMS:
  337. * - No Params
  338. * RESP MSG:
  339. * - htt_pktlog_and_htt_ring_stats_t
  340. */
  341. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  342. /** HTT_DBG_EXT_STATS_DLPAGER_STATS
  343. * PARAMS:
  344. *
  345. * RESP MSG:
  346. * - htt_dlpager_stats_t
  347. */
  348. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  349. /** HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  350. * PARAMS:
  351. * - No Params
  352. * RESP MSG:
  353. * - htt_phy_counters_and_phy_stats_t
  354. */
  355. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  356. /** HTT_DBG_EXT_VDEVS_TXRX_STATS
  357. * PARAMS:
  358. * - No Params
  359. * RESP MSG:
  360. * - htt_vdevs_txrx_stats_t
  361. */
  362. HTT_DBG_EXT_VDEVS_TXRX_STATS = 38,
  363. HTT_DBG_EXT_VDEV_RTT_INITIATOR_STATS = 39,
  364. /** HTT_DBG_EXT_PDEV_PER_STATS
  365. * PARAMS:
  366. * - No Params
  367. * RESP MSG:
  368. * - htt_tx_pdev_per_stats_t
  369. */
  370. HTT_DBG_EXT_PDEV_PER_STATS = 40,
  371. HTT_DBG_EXT_AST_ENTRIES = 41,
  372. /** HTT_DBG_EXT_RX_RING_STATS
  373. * PARAMS:
  374. * - No Params
  375. * RESP MSG:
  376. * - htt_rx_fw_ring_stats_tlv_v
  377. */
  378. HTT_DBG_EXT_RX_RING_STATS = 42,
  379. /* keep this last */
  380. HTT_DBG_NUM_EXT_STATS = 256,
  381. };
  382. /*
  383. * Macros to get/set the bit field in config param[3] that indicates to
  384. * clear corresponding per peer stats specified by config param 1
  385. */
  386. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  387. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  388. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  389. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  390. HTT_DBG_EXT_PEER_STATS_RESET_S)
  391. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  392. do { \
  393. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  394. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  395. } while (0)
  396. #define HTT_STATS_SUBTYPE_MAX 16
  397. /* htt_mu_stats_upload_t
  398. * Enumerations for specifying whether to upload all MU stats in response to
  399. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  400. */
  401. typedef enum {
  402. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  403. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  404. * (note: included OFDMA stats are limited to 11ax)
  405. */
  406. HTT_UPLOAD_MU_STATS,
  407. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  408. HTT_UPLOAD_MU_MIMO_STATS,
  409. /* HTT_UPLOAD_MU_OFDMA_STATS:
  410. * upload UL MU-OFDMA + DL MU-OFDMA stats (note: 11ax only stats)
  411. */
  412. HTT_UPLOAD_MU_OFDMA_STATS,
  413. HTT_UPLOAD_DL_MU_MIMO_STATS,
  414. HTT_UPLOAD_UL_MU_MIMO_STATS,
  415. /* HTT_UPLOAD_DL_MU_OFDMA_STATS:
  416. * upload DL MU-OFDMA stats (note: 11ax only stats)
  417. */
  418. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  419. /* HTT_UPLOAD_UL_MU_OFDMA_STATS:
  420. * upload UL MU-OFDMA stats (note: 11ax only stats)
  421. */
  422. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  423. /*
  424. * Upload BE UL MU-OFDMA + BE DL MU-OFDMA stats,
  425. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv and
  426. * htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  427. */
  428. HTT_UPLOAD_BE_MU_OFDMA_STATS,
  429. /*
  430. * Upload BE DL MU-OFDMA
  431. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv
  432. */
  433. HTT_UPLOAD_BE_DL_MU_OFDMA_STATS,
  434. /*
  435. * Upload BE UL MU-OFDMA
  436. * TLV: htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  437. */
  438. HTT_UPLOAD_BE_UL_MU_OFDMA_STATS,
  439. } htt_mu_stats_upload_t;
  440. /* htt_tx_rate_stats_upload_t
  441. * Enumerations for specifying which stats to upload in response to
  442. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  443. */
  444. typedef enum {
  445. /* 11abgn, 11ac, and 11ax TX stats, and a few 11be SU stats
  446. *
  447. * TLV: htt_tx_pdev_rate_stats_tlv
  448. */
  449. HTT_TX_RATE_STATS_DEFAULT,
  450. /*
  451. * Upload 11be OFDMA TX stats
  452. *
  453. * TLV: htt_tx_pdev_rate_stats_be_ofdma_tlv
  454. */
  455. HTT_TX_RATE_STATS_UPLOAD_11BE_OFDMA,
  456. } htt_tx_rate_stats_upload_t;
  457. /* htt_rx_ul_trigger_stats_upload_t
  458. * Enumerations for specifying which stats to upload in response to
  459. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  460. */
  461. typedef enum {
  462. /* Upload 11ax UL OFDMA RX Trigger stats
  463. *
  464. * TLV: htt_rx_pdev_ul_trigger_stats_tlv
  465. */
  466. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11AX_OFDMA,
  467. /*
  468. * Upload 11be UL OFDMA RX Trigger stats
  469. *
  470. * TLV: htt_rx_pdev_be_ul_trigger_stats_tlv
  471. */
  472. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11BE_OFDMA,
  473. } htt_rx_ul_trigger_stats_upload_t;
  474. #define HTT_STATS_MAX_STRING_SZ32 4
  475. #define HTT_STATS_MACID_INVALID 0xff
  476. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  477. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  478. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  479. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  480. typedef enum {
  481. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  482. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  483. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  484. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  485. } htt_tx_pdev_underrun_enum;
  486. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 150
  487. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  488. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  489. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  490. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  491. * DEPRECATED - num sched tx mode max is 8
  492. */
  493. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  494. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  495. #define HTT_RX_STATS_REFILL_MAX_RING 4
  496. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  497. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  498. /* Bytes stored in little endian order */
  499. /* Length should be multiple of DWORD */
  500. typedef struct {
  501. htt_tlv_hdr_t tlv_hdr;
  502. A_UINT32 data[1]; /* Can be variable length */
  503. } htt_stats_string_tlv;
  504. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  505. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  506. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  507. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  508. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  509. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  510. do { \
  511. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  512. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  513. } while (0)
  514. /* == TX PDEV STATS == */
  515. typedef struct {
  516. htt_tlv_hdr_t tlv_hdr;
  517. /**
  518. * BIT [ 7 : 0] :- mac_id
  519. * BIT [31 : 8] :- reserved
  520. */
  521. A_UINT32 mac_id__word;
  522. /** Num PPDUs queued to HW */
  523. A_UINT32 hw_queued;
  524. /** Num PPDUs reaped from HW */
  525. A_UINT32 hw_reaped;
  526. /** Num underruns */
  527. A_UINT32 underrun;
  528. /** Num HW Paused counter */
  529. A_UINT32 hw_paused;
  530. /** Num HW flush counter */
  531. A_UINT32 hw_flush;
  532. /** Num HW filtered counter */
  533. A_UINT32 hw_filt;
  534. /** Num PPDUs cleaned up in TX abort */
  535. A_UINT32 tx_abort;
  536. /** Num MPDUs requeued by SW */
  537. A_UINT32 mpdu_requed;
  538. /** excessive retries */
  539. A_UINT32 tx_xretry;
  540. /** Last used data hw rate code */
  541. A_UINT32 data_rc;
  542. /** frames dropped due to excessive SW retries */
  543. A_UINT32 mpdu_dropped_xretry;
  544. /** illegal rate phy errors */
  545. A_UINT32 illgl_rate_phy_err;
  546. /** wal pdev continuous xretry */
  547. A_UINT32 cont_xretry;
  548. /** wal pdev tx timeout */
  549. A_UINT32 tx_timeout;
  550. /** wal pdev resets */
  551. A_UINT32 pdev_resets;
  552. /** PHY/BB underrun */
  553. A_UINT32 phy_underrun;
  554. /** MPDU is more than txop limit */
  555. A_UINT32 txop_ovf;
  556. /** Number of Sequences posted */
  557. A_UINT32 seq_posted;
  558. /** Number of Sequences failed queueing */
  559. A_UINT32 seq_failed_queueing;
  560. /** Number of Sequences completed */
  561. A_UINT32 seq_completed;
  562. /** Number of Sequences restarted */
  563. A_UINT32 seq_restarted;
  564. /** Number of MU Sequences posted */
  565. A_UINT32 mu_seq_posted;
  566. /** Number of time HW ring is paused between seq switch within ISR */
  567. A_UINT32 seq_switch_hw_paused;
  568. /** Number of times seq continuation in DSR */
  569. A_UINT32 next_seq_posted_dsr;
  570. /** Number of times seq continuation in ISR */
  571. A_UINT32 seq_posted_isr;
  572. /** Number of seq_ctrl cached. */
  573. A_UINT32 seq_ctrl_cached;
  574. /** Number of MPDUs successfully transmitted */
  575. A_UINT32 mpdu_count_tqm;
  576. /** Number of MSDUs successfully transmitted */
  577. A_UINT32 msdu_count_tqm;
  578. /** Number of MPDUs dropped */
  579. A_UINT32 mpdu_removed_tqm;
  580. /** Number of MSDUs dropped */
  581. A_UINT32 msdu_removed_tqm;
  582. /** Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  583. A_UINT32 mpdus_sw_flush;
  584. /** Num MPDUs filtered by HW, all filter condition (TTL expired) */
  585. A_UINT32 mpdus_hw_filter;
  586. /**
  587. * Num MPDUs truncated by PDG
  588. * (TXOP, TBTT, PPDU_duration based on rate, dyn_bw)
  589. */
  590. A_UINT32 mpdus_truncated;
  591. /** Num MPDUs that was tried but didn't receive ACK or BA */
  592. A_UINT32 mpdus_ack_failed;
  593. /** Num MPDUs that was dropped due to expiry (MSDU TTL) */
  594. A_UINT32 mpdus_expired;
  595. /** Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  596. A_UINT32 mpdus_seq_hw_retry;
  597. /** Num of TQM acked cmds processed */
  598. A_UINT32 ack_tlv_proc;
  599. /** coex_abort_mpdu_cnt valid */
  600. A_UINT32 coex_abort_mpdu_cnt_valid;
  601. /** coex_abort_mpdu_cnt from TX FES stats */
  602. A_UINT32 coex_abort_mpdu_cnt;
  603. /**
  604. * Number of total PPDUs
  605. * (DATA, MGMT, excludes selfgen) tried over the air (OTA)
  606. */
  607. A_UINT32 num_total_ppdus_tried_ota;
  608. /** Number of data PPDUs tried over the air (OTA) */
  609. A_UINT32 num_data_ppdus_tried_ota;
  610. /** Num Local control/mgmt frames (MSDUs) queued */
  611. A_UINT32 local_ctrl_mgmt_enqued;
  612. /**
  613. * Num Local control/mgmt frames (MSDUs) done
  614. * It includes all local ctrl/mgmt completions
  615. * (acked, no ack, flush, TTL, etc)
  616. */
  617. A_UINT32 local_ctrl_mgmt_freed;
  618. /** Num Local data frames (MSDUs) queued */
  619. A_UINT32 local_data_enqued;
  620. /**
  621. * Num Local data frames (MSDUs) done
  622. * It includes all local data completions
  623. * (acked, no ack, flush, TTL, etc)
  624. */
  625. A_UINT32 local_data_freed;
  626. /** Num MPDUs tried by SW */
  627. A_UINT32 mpdu_tried;
  628. /** Num of waiting seq posted in ISR completion handler */
  629. A_UINT32 isr_wait_seq_posted;
  630. A_UINT32 tx_active_dur_us_low;
  631. A_UINT32 tx_active_dur_us_high;
  632. /** Number of MPDUs dropped after max retries */
  633. A_UINT32 remove_mpdus_max_retries;
  634. /** Num HTT cookies dispatched */
  635. A_UINT32 comp_delivered;
  636. /** successful ppdu transmissions */
  637. A_UINT32 ppdu_ok;
  638. /** Scheduler self triggers */
  639. A_UINT32 self_triggers;
  640. /** FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  641. A_UINT32 tx_time_dur_data;
  642. /** Num of times sequence terminated due to ppdu duration < burst limit */
  643. A_UINT32 seq_qdepth_repost_stop;
  644. /** Num of times MU sequence terminated due to MSDUs reaching threshold */
  645. A_UINT32 mu_seq_min_msdu_repost_stop;
  646. /** Num of times SU sequence terminated due to MSDUs reaching threshold */
  647. A_UINT32 seq_min_msdu_repost_stop;
  648. /** Num of times sequence terminated due to no TXOP available */
  649. A_UINT32 seq_txop_repost_stop;
  650. /** Num of times the next sequence got cancelled */
  651. A_UINT32 next_seq_cancel;
  652. /** Num of times fes offset was misaligned */
  653. A_UINT32 fes_offsets_err_cnt;
  654. /** Num of times peer denylisted for MU-MIMO transmission */
  655. A_UINT32 num_mu_peer_blacklisted;
  656. /** Num of times mu_ofdma seq posted */
  657. A_UINT32 mu_ofdma_seq_posted;
  658. /** Num of times UL MU MIMO seq posted */
  659. A_UINT32 ul_mumimo_seq_posted;
  660. /** Num of times UL OFDMA seq posted */
  661. A_UINT32 ul_ofdma_seq_posted;
  662. /** Num of times Thermal module suspended scheduler */
  663. A_UINT32 thermal_suspend_cnt;
  664. /** Num of times DFS module suspended scheduler */
  665. A_UINT32 dfs_suspend_cnt;
  666. /** Num of times TX abort module suspended scheduler */
  667. A_UINT32 tx_abort_suspend_cnt;
  668. /**
  669. * This field is a target-specific bit mask of suspended PPDU tx queues.
  670. * Since the bit mask definition is different for different targets,
  671. * this field is not meant for general use, but rather for debugging use.
  672. */
  673. A_UINT32 tgt_specific_opaque_txq_suspend_info;
  674. /**
  675. * Last SCHEDULER suspend reason
  676. * 1 -> Thermal Module
  677. * 2 -> DFS Module
  678. * 3 -> Tx Abort Module
  679. */
  680. A_UINT32 last_suspend_reason;
  681. /** Num of dynamic mimo ps dlmumimo sequences posted */
  682. A_UINT32 num_dyn_mimo_ps_dlmumimo_sequences;
  683. /** Num of times su bf sequences are denylisted */
  684. A_UINT32 num_su_txbf_denylisted;
  685. } htt_tx_pdev_stats_cmn_tlv;
  686. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  687. /* NOTE: Variable length TLV, use length spec to infer array size */
  688. typedef struct {
  689. htt_tlv_hdr_t tlv_hdr;
  690. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  691. } htt_tx_pdev_stats_urrn_tlv_v;
  692. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  693. /* NOTE: Variable length TLV, use length spec to infer array size */
  694. typedef struct {
  695. htt_tlv_hdr_t tlv_hdr;
  696. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  697. } htt_tx_pdev_stats_flush_tlv_v;
  698. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  699. /* NOTE: Variable length TLV, use length spec to infer array size */
  700. typedef struct {
  701. htt_tlv_hdr_t tlv_hdr;
  702. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  703. } htt_tx_pdev_stats_sifs_tlv_v;
  704. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  705. /* NOTE: Variable length TLV, use length spec to infer array size */
  706. typedef struct {
  707. htt_tlv_hdr_t tlv_hdr;
  708. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  709. } htt_tx_pdev_stats_phy_err_tlv_v;
  710. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  711. /* NOTE: Variable length TLV, use length spec to infer array size */
  712. typedef struct {
  713. htt_tlv_hdr_t tlv_hdr;
  714. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  715. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  716. typedef struct {
  717. htt_tlv_hdr_t tlv_hdr;
  718. A_UINT32 num_data_ppdus_legacy_su;
  719. A_UINT32 num_data_ppdus_ac_su;
  720. A_UINT32 num_data_ppdus_ax_su;
  721. A_UINT32 num_data_ppdus_ac_su_txbf;
  722. A_UINT32 num_data_ppdus_ax_su_txbf;
  723. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  724. typedef enum {
  725. HTT_TX_WAL_ISR_SCHED_SUCCESS,
  726. HTT_TX_WAL_ISR_SCHED_FILTER,
  727. HTT_TX_WAL_ISR_SCHED_RESP_TIMEOUT,
  728. HTT_TX_WAL_ISR_SCHED_RATES_EXHAUSTED,
  729. HTT_TX_WAL_ISR_SCHED_DATA_EXHAUSTED,
  730. HTT_TX_WAL_ISR_SCHED_SEQ_ABORT,
  731. HTT_TX_WAL_ISR_SCHED_NOTIFY_FRAME_ENCOUNTERED,
  732. HTT_TX_WAL_ISR_SCHED_COMPLETION,
  733. HTT_TX_WAL_ISR_SCHED_IN_PROGRESS,
  734. } htt_tx_wal_tx_isr_sched_status;
  735. /* [0]- nr4 , [1]- nr8 */
  736. #define HTT_STATS_NUM_NR_BINS 2
  737. /* Termination status stated in htt_tx_wal_tx_isr_sched_status */
  738. #define HTT_STATS_MAX_NUM_SCHED_STATUS 9
  739. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST 10
  740. #define HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS \
  741. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_SCHED_STATUS)
  742. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS \
  743. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST)
  744. typedef enum {
  745. HTT_STATS_HWMODE_AC = 0,
  746. HTT_STATS_HWMODE_AX = 1,
  747. HTT_STATS_HWMODE_BE = 2,
  748. } htt_stats_hw_mode;
  749. typedef struct {
  750. htt_tlv_hdr_t tlv_hdr;
  751. A_UINT32 hw_mode; /* HTT_STATS_HWMODE_xx */
  752. A_UINT32 mu_mimo_num_seq_term_status[HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS];
  753. A_UINT32 mu_mimo_num_ppdu_completed_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  754. A_UINT32 mu_mimo_num_seq_posted[HTT_STATS_NUM_NR_BINS];
  755. A_UINT32 mu_mimo_num_ppdu_posted_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  756. } htt_pdev_mu_ppdu_dist_tlv_v;
  757. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  758. /* NOTE: Variable length TLV, use length spec to infer array size .
  759. *
  760. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  761. * The tries here is the count of the MPDUS within a PPDU that the
  762. * HW had attempted to transmit on air, for the HWSCH Schedule
  763. * command submitted by FW.It is not the retry attempts.
  764. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  765. * 10 bins in this histogram. They are defined in FW using the
  766. * following macros
  767. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  768. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  769. *
  770. */
  771. typedef struct {
  772. htt_tlv_hdr_t tlv_hdr;
  773. A_UINT32 hist_bin_size;
  774. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  775. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  776. typedef struct {
  777. htt_tlv_hdr_t tlv_hdr;
  778. /* Num MGMT MPDU transmitted by the target */
  779. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  780. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  781. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  782. * TLV_TAGS:
  783. * - HTT_STATS_TX_PDEV_CMN_TAG
  784. * - HTT_STATS_TX_PDEV_URRN_TAG
  785. * - HTT_STATS_TX_PDEV_SIFS_TAG
  786. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  787. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  788. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  789. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  790. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  791. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  792. * - HTT_STATS_MU_PPDU_DIST_TAG
  793. */
  794. /* NOTE:
  795. * This structure is for documentation, and cannot be safely used directly.
  796. * Instead, use the constituent TLV structures to fill/parse.
  797. */
  798. typedef struct _htt_tx_pdev_stats {
  799. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  800. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  801. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  802. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  803. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  804. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  805. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  806. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  807. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  808. htt_pdev_mu_ppdu_dist_tlv_v mu_ppdu_dist_tlv;
  809. } htt_tx_pdev_stats_t;
  810. /* == SOC ERROR STATS == */
  811. /* =============== PDEV ERROR STATS ============== */
  812. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  813. typedef struct {
  814. htt_tlv_hdr_t tlv_hdr;
  815. /* Stored as little endian */
  816. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  817. A_UINT32 mask;
  818. A_UINT32 count;
  819. } htt_hw_stats_intr_misc_tlv;
  820. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  821. typedef struct {
  822. htt_tlv_hdr_t tlv_hdr;
  823. /* Stored as little endian */
  824. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  825. A_UINT32 count;
  826. } htt_hw_stats_wd_timeout_tlv;
  827. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  828. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  829. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  830. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  831. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  832. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  833. do { \
  834. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  835. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  836. } while (0)
  837. typedef struct {
  838. htt_tlv_hdr_t tlv_hdr;
  839. /* BIT [ 7 : 0] :- mac_id
  840. * BIT [31 : 8] :- reserved
  841. */
  842. A_UINT32 mac_id__word;
  843. A_UINT32 tx_abort;
  844. A_UINT32 tx_abort_fail_count;
  845. A_UINT32 rx_abort;
  846. A_UINT32 rx_abort_fail_count;
  847. A_UINT32 warm_reset;
  848. A_UINT32 cold_reset;
  849. A_UINT32 tx_flush;
  850. A_UINT32 tx_glb_reset;
  851. A_UINT32 tx_txq_reset;
  852. A_UINT32 rx_timeout_reset;
  853. A_UINT32 mac_cold_reset_restore_cal;
  854. A_UINT32 mac_cold_reset;
  855. A_UINT32 mac_warm_reset;
  856. A_UINT32 mac_only_reset;
  857. A_UINT32 phy_warm_reset;
  858. A_UINT32 phy_warm_reset_ucode_trig;
  859. A_UINT32 mac_warm_reset_restore_cal;
  860. A_UINT32 mac_sfm_reset;
  861. A_UINT32 phy_warm_reset_m3_ssr;
  862. A_UINT32 phy_warm_reset_reason_phy_m3;
  863. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  864. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  865. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  866. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  867. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  868. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  869. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  870. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  871. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  872. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  873. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  874. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  875. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  876. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  877. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  878. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  879. A_UINT32 fw_rx_rings_reset;
  880. } htt_hw_stats_pdev_errs_tlv;
  881. typedef struct {
  882. htt_tlv_hdr_t tlv_hdr;
  883. /* BIT [ 7 : 0] :- mac_id
  884. * BIT [31 : 8] :- reserved
  885. */
  886. A_UINT32 mac_id__word;
  887. A_UINT32 last_unpause_ppdu_id;
  888. A_UINT32 hwsch_unpause_wait_tqm_write;
  889. A_UINT32 hwsch_dummy_tlv_skipped;
  890. A_UINT32 hwsch_misaligned_offset_received;
  891. A_UINT32 hwsch_reset_count;
  892. A_UINT32 hwsch_dev_reset_war;
  893. A_UINT32 hwsch_delayed_pause;
  894. A_UINT32 hwsch_long_delayed_pause;
  895. A_UINT32 sch_rx_ppdu_no_response;
  896. A_UINT32 sch_selfgen_response;
  897. A_UINT32 sch_rx_sifs_resp_trigger;
  898. } htt_hw_stats_whal_tx_tlv;
  899. typedef struct {
  900. htt_tlv_hdr_t tlv_hdr;
  901. /**
  902. * BIT [ 7 : 0] :- mac_id
  903. * BIT [31 : 8] :- reserved
  904. */
  905. union {
  906. struct {
  907. A_UINT32 mac_id: 8,
  908. reserved: 24;
  909. };
  910. A_UINT32 mac_id__word;
  911. };
  912. /**
  913. * hw_wars is a variable-length array, with each element counting
  914. * the number of occurrences of the corresponding type of HW WAR.
  915. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  916. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  917. * The target has an internal HW WAR mapping that it uses to keep
  918. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  919. */
  920. A_UINT32 hw_wars[1/*or more*/];
  921. } htt_hw_war_stats_tlv;
  922. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  923. * TLV_TAGS:
  924. * - HTT_STATS_HW_PDEV_ERRS_TAG
  925. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  926. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  927. * - HTT_STATS_WHAL_TX_TAG
  928. * - HTT_STATS_HW_WAR_TAG
  929. */
  930. /* NOTE:
  931. * This structure is for documentation, and cannot be safely used directly.
  932. * Instead, use the constituent TLV structures to fill/parse.
  933. */
  934. typedef struct _htt_pdev_err_stats {
  935. htt_hw_stats_pdev_errs_tlv pdev_errs;
  936. htt_hw_stats_intr_misc_tlv misc_stats[1];
  937. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  938. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  939. htt_hw_war_stats_tlv hw_war;
  940. } htt_hw_err_stats_t;
  941. /* ============ PEER STATS ============ */
  942. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  943. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  944. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  945. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  946. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  947. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  948. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  949. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  950. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  951. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  952. do { \
  953. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  954. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  955. } while (0)
  956. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  957. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  958. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  959. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  960. do { \
  961. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  962. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  963. } while (0)
  964. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  965. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  966. HTT_MSDU_FLOW_STATS_DROP_S)
  967. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  968. do { \
  969. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  970. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  971. } while (0)
  972. typedef struct _htt_msdu_flow_stats_tlv {
  973. htt_tlv_hdr_t tlv_hdr;
  974. A_UINT32 last_update_timestamp;
  975. A_UINT32 last_add_timestamp;
  976. A_UINT32 last_remove_timestamp;
  977. A_UINT32 total_processed_msdu_count;
  978. A_UINT32 cur_msdu_count_in_flowq;
  979. /** This will help to find which peer_id is stuck state */
  980. A_UINT32 sw_peer_id;
  981. /**
  982. * BIT [15 : 0] :- tx_flow_number
  983. * BIT [19 : 16] :- tid_num
  984. * BIT [20 : 20] :- drop_rule
  985. * BIT [31 : 21] :- reserved
  986. */
  987. A_UINT32 tx_flow_no__tid_num__drop_rule;
  988. A_UINT32 last_cycle_enqueue_count;
  989. A_UINT32 last_cycle_dequeue_count;
  990. A_UINT32 last_cycle_drop_count;
  991. /**
  992. * BIT [15 : 0] :- current_drop_th
  993. * BIT [31 : 16] :- reserved
  994. */
  995. A_UINT32 current_drop_th;
  996. } htt_msdu_flow_stats_tlv;
  997. #define MAX_HTT_TID_NAME 8
  998. /* DWORD sw_peer_id__tid_num */
  999. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1000. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  1001. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  1002. #define HTT_TX_TID_STATS_TID_NUM_S 16
  1003. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  1004. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  1005. HTT_TX_TID_STATS_SW_PEER_ID_S)
  1006. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1007. do { \
  1008. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  1009. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  1010. } while (0)
  1011. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  1012. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  1013. HTT_TX_TID_STATS_TID_NUM_S)
  1014. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  1015. do { \
  1016. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  1017. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  1018. } while (0)
  1019. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  1020. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  1021. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  1022. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  1023. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  1024. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  1025. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  1026. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  1027. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  1028. do { \
  1029. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  1030. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  1031. } while (0)
  1032. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  1033. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  1034. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  1035. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  1036. do { \
  1037. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  1038. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  1039. } while (0)
  1040. /* Tidq stats */
  1041. typedef struct _htt_tx_tid_stats_tlv {
  1042. htt_tlv_hdr_t tlv_hdr;
  1043. /** Stored as little endian */
  1044. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1045. /**
  1046. * BIT [15 : 0] :- sw_peer_id
  1047. * BIT [31 : 16] :- tid_num
  1048. */
  1049. A_UINT32 sw_peer_id__tid_num;
  1050. /**
  1051. * BIT [ 7 : 0] :- num_sched_pending
  1052. * BIT [15 : 8] :- num_ppdu_in_hwq
  1053. * BIT [31 : 16] :- reserved
  1054. */
  1055. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1056. A_UINT32 tid_flags;
  1057. /** per tid # of hw_queued ppdu */
  1058. A_UINT32 hw_queued;
  1059. /** number of per tid successful PPDU */
  1060. A_UINT32 hw_reaped;
  1061. /** per tid Num MPDUs filtered by HW */
  1062. A_UINT32 mpdus_hw_filter;
  1063. A_UINT32 qdepth_bytes;
  1064. A_UINT32 qdepth_num_msdu;
  1065. A_UINT32 qdepth_num_mpdu;
  1066. A_UINT32 last_scheduled_tsmp;
  1067. A_UINT32 pause_module_id;
  1068. A_UINT32 block_module_id;
  1069. /** tid tx airtime in sec */
  1070. A_UINT32 tid_tx_airtime;
  1071. } htt_tx_tid_stats_tlv;
  1072. /* Tidq stats */
  1073. typedef struct _htt_tx_tid_stats_v1_tlv {
  1074. htt_tlv_hdr_t tlv_hdr;
  1075. /** Stored as little endian */
  1076. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1077. /**
  1078. * BIT [15 : 0] :- sw_peer_id
  1079. * BIT [31 : 16] :- tid_num
  1080. */
  1081. A_UINT32 sw_peer_id__tid_num;
  1082. /**
  1083. * BIT [ 7 : 0] :- num_sched_pending
  1084. * BIT [15 : 8] :- num_ppdu_in_hwq
  1085. * BIT [31 : 16] :- reserved
  1086. */
  1087. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1088. A_UINT32 tid_flags;
  1089. /** Max qdepth in bytes reached by this tid */
  1090. A_UINT32 max_qdepth_bytes;
  1091. /** number of msdus qdepth reached max */
  1092. A_UINT32 max_qdepth_n_msdus;
  1093. A_UINT32 rsvd;
  1094. A_UINT32 qdepth_bytes;
  1095. A_UINT32 qdepth_num_msdu;
  1096. A_UINT32 qdepth_num_mpdu;
  1097. A_UINT32 last_scheduled_tsmp;
  1098. A_UINT32 pause_module_id;
  1099. A_UINT32 block_module_id;
  1100. /** tid tx airtime in sec */
  1101. A_UINT32 tid_tx_airtime;
  1102. A_UINT32 allow_n_flags;
  1103. /**
  1104. * BIT [15 : 0] :- sendn_frms_allowed
  1105. * BIT [31 : 16] :- reserved
  1106. */
  1107. A_UINT32 sendn_frms_allowed;
  1108. } htt_tx_tid_stats_v1_tlv;
  1109. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1110. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1111. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1112. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1113. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1114. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1115. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1116. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1117. do { \
  1118. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1119. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1120. } while (0)
  1121. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1122. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1123. HTT_RX_TID_STATS_TID_NUM_S)
  1124. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1125. do { \
  1126. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1127. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1128. } while (0)
  1129. typedef struct _htt_rx_tid_stats_tlv {
  1130. htt_tlv_hdr_t tlv_hdr;
  1131. /**
  1132. * BIT [15 : 0] : sw_peer_id
  1133. * BIT [31 : 16] : tid_num
  1134. */
  1135. A_UINT32 sw_peer_id__tid_num;
  1136. /** Stored as little endian */
  1137. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1138. /**
  1139. * dup_in_reorder not collected per tid for now,
  1140. * as there is no wal_peer back ptr in data rx peer.
  1141. */
  1142. A_UINT32 dup_in_reorder;
  1143. A_UINT32 dup_past_outside_window;
  1144. A_UINT32 dup_past_within_window;
  1145. /** Number of per tid MSDUs with flag of decrypt_err */
  1146. A_UINT32 rxdesc_err_decrypt;
  1147. /** tid rx airtime in sec */
  1148. A_UINT32 tid_rx_airtime;
  1149. } htt_rx_tid_stats_tlv;
  1150. #define HTT_MAX_COUNTER_NAME 8
  1151. typedef struct {
  1152. htt_tlv_hdr_t tlv_hdr;
  1153. /** Stored as little endian */
  1154. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1155. A_UINT32 count;
  1156. } htt_counter_tlv;
  1157. typedef struct {
  1158. htt_tlv_hdr_t tlv_hdr;
  1159. /** Number of rx PPDU */
  1160. A_UINT32 ppdu_cnt;
  1161. /** Number of rx MPDU */
  1162. A_UINT32 mpdu_cnt;
  1163. /** Number of rx MSDU */
  1164. A_UINT32 msdu_cnt;
  1165. /** pause bitmap */
  1166. A_UINT32 pause_bitmap;
  1167. /** block bitmap */
  1168. A_UINT32 block_bitmap;
  1169. /** current timestamp */
  1170. A_UINT32 current_timestamp;
  1171. /** Peer cumulative tx airtime in sec */
  1172. A_UINT32 peer_tx_airtime;
  1173. /** Peer cumulative rx airtime in sec */
  1174. A_UINT32 peer_rx_airtime;
  1175. /** Peer current rssi in dBm */
  1176. A_INT32 rssi;
  1177. /** Total enqueued, dequeued and dropped MSDU's for peer */
  1178. A_UINT32 peer_enqueued_count_low;
  1179. A_UINT32 peer_enqueued_count_high;
  1180. A_UINT32 peer_dequeued_count_low;
  1181. A_UINT32 peer_dequeued_count_high;
  1182. A_UINT32 peer_dropped_count_low;
  1183. A_UINT32 peer_dropped_count_high;
  1184. /** Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1185. A_UINT32 ppdu_transmitted_bytes_low;
  1186. A_UINT32 ppdu_transmitted_bytes_high;
  1187. A_UINT32 peer_ttl_removed_count;
  1188. /**
  1189. * inactive_time
  1190. * Running duration of the time since last tx/rx activity by this peer,
  1191. * units = seconds.
  1192. * If the peer is currently active, this inactive_time will be 0x0.
  1193. */
  1194. A_UINT32 inactive_time;
  1195. /** Number of MPDUs dropped after max retries */
  1196. A_UINT32 remove_mpdus_max_retries;
  1197. } htt_peer_stats_cmn_tlv;
  1198. typedef struct {
  1199. htt_tlv_hdr_t tlv_hdr;
  1200. /** This enum type of HTT_PEER_TYPE */
  1201. A_UINT32 peer_type;
  1202. A_UINT32 sw_peer_id;
  1203. /**
  1204. * BIT [7 : 0] :- vdev_id
  1205. * BIT [15 : 8] :- pdev_id
  1206. * BIT [31 : 16] :- ast_indx
  1207. */
  1208. A_UINT32 vdev_pdev_ast_idx;
  1209. htt_mac_addr mac_addr;
  1210. A_UINT32 peer_flags;
  1211. A_UINT32 qpeer_flags;
  1212. } htt_peer_details_tlv;
  1213. typedef struct {
  1214. htt_tlv_hdr_t tlv_hdr;
  1215. A_UINT32 sw_peer_id;
  1216. A_UINT32 ast_index;
  1217. htt_mac_addr mac_addr;
  1218. A_UINT32
  1219. pdev_id : 2,
  1220. vdev_id : 8,
  1221. next_hop : 1,
  1222. mcast : 1,
  1223. monitor_direct : 1,
  1224. mesh_sta : 1,
  1225. mec : 1,
  1226. intra_bss : 1,
  1227. reserved : 16;
  1228. } htt_ast_entry_tlv;
  1229. typedef enum {
  1230. HTT_STATS_PREAM_OFDM,
  1231. HTT_STATS_PREAM_CCK,
  1232. HTT_STATS_PREAM_HT,
  1233. HTT_STATS_PREAM_VHT,
  1234. HTT_STATS_PREAM_HE,
  1235. HTT_STATS_PREAM_EHT,
  1236. HTT_STATS_PREAM_RSVD1,
  1237. HTT_STATS_PREAM_COUNT,
  1238. } HTT_STATS_PREAM_TYPE;
  1239. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1240. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1241. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1242. * GI Index 0: WHAL_GI_800
  1243. * GI Index 1: WHAL_GI_400
  1244. * GI Index 2: WHAL_GI_1600
  1245. * GI Index 3: WHAL_GI_3200
  1246. */
  1247. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1248. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1249. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1250. * bw index 0: rssi_pri20_chain0
  1251. * bw index 1: rssi_ext20_chain0
  1252. * bw index 2: rssi_ext40_low20_chain0
  1253. * bw index 3: rssi_ext40_high20_chain0
  1254. */
  1255. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1256. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1257. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1258. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1259. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1260. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1261. */
  1262. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1263. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1264. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1265. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1266. #define HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1267. typedef struct _htt_tx_peer_rate_stats_tlv {
  1268. htt_tlv_hdr_t tlv_hdr;
  1269. /** Number of tx LDPC packets */
  1270. A_UINT32 tx_ldpc;
  1271. /** Number of tx RTS packets */
  1272. A_UINT32 rts_cnt;
  1273. /** RSSI value of last ack packet (units = dB above noise floor) */
  1274. A_UINT32 ack_rssi;
  1275. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1276. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1277. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1278. /**
  1279. * element 0,1, ...7 -> NSS 1,2, ...8
  1280. */
  1281. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1282. /**
  1283. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1284. */
  1285. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1286. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1287. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1288. /**
  1289. * Counters to track number of tx packets in each GI
  1290. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  1291. */
  1292. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1293. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1294. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1295. /** Stats for MCS 12/13 */
  1296. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1297. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1298. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1299. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1300. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1301. A_UINT32 reduced_tx_bw[HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1302. } htt_tx_peer_rate_stats_tlv;
  1303. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1304. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1305. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1306. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1307. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1308. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1309. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1310. #define HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1311. typedef struct _htt_rx_peer_rate_stats_tlv {
  1312. htt_tlv_hdr_t tlv_hdr;
  1313. A_UINT32 nsts;
  1314. /** Number of rx LDPC packets */
  1315. A_UINT32 rx_ldpc;
  1316. /** Number of rx RTS packets */
  1317. A_UINT32 rts_cnt;
  1318. /** units = dB above noise floor */
  1319. A_UINT32 rssi_mgmt;
  1320. /** units = dB above noise floor */
  1321. A_UINT32 rssi_data;
  1322. /** units = dB above noise floor */
  1323. A_UINT32 rssi_comb;
  1324. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1325. /**
  1326. * element 0,1, ...7 -> NSS 1,2, ...8
  1327. */
  1328. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1329. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1330. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1331. /**
  1332. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1333. */
  1334. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1335. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1336. /** units = dB above noise floor */
  1337. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1338. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  1339. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1340. A_UINT32 rx_ulofdma_non_data_ppdu; /** PPDU level */
  1341. A_UINT32 rx_ulofdma_data_ppdu; /** PPDU level */
  1342. A_UINT32 rx_ulofdma_mpdu_ok; /** MPDU level */
  1343. A_UINT32 rx_ulofdma_mpdu_fail; /** MPDU level */
  1344. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1345. /* per_chain_rssi_pkt_type:
  1346. * This field shows what type of rx frame the per-chain RSSI was computed
  1347. * on, by recording the frame type and sub-type as bit-fields within this
  1348. * field:
  1349. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1350. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1351. * BIT [31 : 8] :- Reserved
  1352. */
  1353. A_UINT32 per_chain_rssi_pkt_type;
  1354. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1355. /** PPDU level */
  1356. A_UINT32 rx_ulmumimo_non_data_ppdu;
  1357. /** PPDU level */
  1358. A_UINT32 rx_ulmumimo_data_ppdu;
  1359. /** MPDU level */
  1360. A_UINT32 rx_ulmumimo_mpdu_ok;
  1361. /** mpdu level */
  1362. A_UINT32 rx_ulmumimo_mpdu_fail;
  1363. /** units = dB above noise floor */
  1364. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1365. /** Stats for MCS 12/13 */
  1366. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1367. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1368. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1369. A_UINT32 reduced_rx_bw[HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1370. A_INT8 rx_per_chain_rssi_in_dbm_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1371. } htt_rx_peer_rate_stats_tlv;
  1372. typedef enum {
  1373. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1374. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1375. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1376. } htt_peer_stats_req_mode_t;
  1377. typedef enum {
  1378. HTT_PEER_STATS_CMN_TLV = 0,
  1379. HTT_PEER_DETAILS_TLV = 1,
  1380. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1381. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1382. HTT_TX_TID_STATS_TLV = 4,
  1383. HTT_RX_TID_STATS_TLV = 5,
  1384. HTT_MSDU_FLOW_STATS_TLV = 6,
  1385. HTT_PEER_SCHED_STATS_TLV = 7,
  1386. HTT_PEER_STATS_MAX_TLV = 31,
  1387. } htt_peer_stats_tlv_enum;
  1388. typedef struct {
  1389. htt_tlv_hdr_t tlv_hdr;
  1390. A_UINT32 peer_id;
  1391. /** Num of DL schedules for peer */
  1392. A_UINT32 num_sched_dl;
  1393. /** Num od UL schedules for peer */
  1394. A_UINT32 num_sched_ul;
  1395. /** Peer TX time */
  1396. A_UINT32 peer_tx_active_dur_us_low;
  1397. A_UINT32 peer_tx_active_dur_us_high;
  1398. /** Peer RX time */
  1399. A_UINT32 peer_rx_active_dur_us_low;
  1400. A_UINT32 peer_rx_active_dur_us_high;
  1401. A_UINT32 peer_curr_rate_kbps;
  1402. } htt_peer_sched_stats_tlv;
  1403. /* config_param0 */
  1404. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1405. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1406. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1407. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1408. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1409. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1410. do { \
  1411. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1412. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1413. } while (0)
  1414. /* DEPRECATED
  1415. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1416. * as an alias for the corrected macro name.
  1417. * If/when all references to the old name are removed, the definition of
  1418. * the old name will also be removed.
  1419. */
  1420. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1421. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1422. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1423. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1424. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1425. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1426. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1427. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1428. do { \
  1429. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1430. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1431. } while (0)
  1432. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1433. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1434. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1435. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1436. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1437. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1438. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1439. do { \
  1440. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1441. } while (0)
  1442. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1443. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1444. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1445. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1446. do { \
  1447. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1448. } while (0)
  1449. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1450. * TLV_TAGS:
  1451. * - HTT_STATS_PEER_STATS_CMN_TAG
  1452. * - HTT_STATS_PEER_DETAILS_TAG
  1453. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1454. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1455. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1456. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1457. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1458. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1459. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1460. */
  1461. /* NOTE:
  1462. * This structure is for documentation, and cannot be safely used directly.
  1463. * Instead, use the constituent TLV structures to fill/parse.
  1464. */
  1465. typedef struct _htt_peer_stats {
  1466. htt_peer_stats_cmn_tlv cmn_tlv;
  1467. htt_peer_details_tlv peer_details;
  1468. /* from g_rate_info_stats */
  1469. htt_tx_peer_rate_stats_tlv tx_rate;
  1470. htt_rx_peer_rate_stats_tlv rx_rate;
  1471. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1472. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1473. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1474. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1475. htt_peer_sched_stats_tlv peer_sched_stats;
  1476. } htt_peer_stats_t;
  1477. /* =========== ACTIVE PEER LIST ========== */
  1478. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1479. * TLV_TAGS:
  1480. * - HTT_STATS_PEER_DETAILS_TAG
  1481. */
  1482. /* NOTE:
  1483. * This structure is for documentation, and cannot be safely used directly.
  1484. * Instead, use the constituent TLV structures to fill/parse.
  1485. */
  1486. typedef struct {
  1487. htt_peer_details_tlv peer_details[1];
  1488. } htt_active_peer_details_list_t;
  1489. /* =========== MUMIMO HWQ stats =========== */
  1490. /* MU MIMO stats per hwQ */
  1491. typedef struct {
  1492. htt_tlv_hdr_t tlv_hdr;
  1493. /** number of MU MIMO schedules posted to HW */
  1494. A_UINT32 mu_mimo_sch_posted;
  1495. /** number of MU MIMO schedules failed to post */
  1496. A_UINT32 mu_mimo_sch_failed;
  1497. /** number of MU MIMO PPDUs posted to HW */
  1498. A_UINT32 mu_mimo_ppdu_posted;
  1499. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1500. typedef struct {
  1501. htt_tlv_hdr_t tlv_hdr;
  1502. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1503. A_UINT32 mu_mimo_mpdus_queued_usr;
  1504. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1505. A_UINT32 mu_mimo_mpdus_tried_usr;
  1506. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1507. A_UINT32 mu_mimo_mpdus_failed_usr;
  1508. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1509. A_UINT32 mu_mimo_mpdus_requeued_usr;
  1510. /** 11AC DL MU MIMO BA not receieved, per user */
  1511. A_UINT32 mu_mimo_err_no_ba_usr;
  1512. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  1513. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1514. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  1515. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1516. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1517. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1518. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1519. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1520. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1521. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1522. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1523. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1524. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1525. do { \
  1526. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1527. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1528. } while (0)
  1529. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1530. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1531. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1532. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1533. do { \
  1534. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1535. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1536. } while (0)
  1537. typedef struct {
  1538. htt_tlv_hdr_t tlv_hdr;
  1539. /**
  1540. * BIT [ 7 : 0] :- mac_id
  1541. * BIT [15 : 8] :- hwq_id
  1542. * BIT [31 : 16] :- reserved
  1543. */
  1544. A_UINT32 mac_id__hwq_id__word;
  1545. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1546. /* NOTE:
  1547. * This structure is for documentation, and cannot be safely used directly.
  1548. * Instead, use the constituent TLV structures to fill/parse.
  1549. */
  1550. typedef struct {
  1551. struct _hwq_mu_mimo_stats {
  1552. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1553. /** WAL_TX_STATS_MAX_GROUP_SIZE */
  1554. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1];
  1555. /** WAL_TX_STATS_TX_MAX_NUM_USERS */
  1556. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1];
  1557. } hwq[1];
  1558. } htt_tx_hwq_mu_mimo_stats_t;
  1559. /* == TX HWQ STATS == */
  1560. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1561. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1562. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1563. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1564. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1565. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1566. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1567. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1568. do { \
  1569. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1570. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1571. } while (0)
  1572. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1573. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1574. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1575. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1576. do { \
  1577. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1578. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1579. } while (0)
  1580. typedef struct {
  1581. htt_tlv_hdr_t tlv_hdr;
  1582. /**
  1583. * BIT [ 7 : 0] :- mac_id
  1584. * BIT [15 : 8] :- hwq_id
  1585. * BIT [31 : 16] :- reserved
  1586. */
  1587. A_UINT32 mac_id__hwq_id__word;
  1588. /*--- PPDU level stats */
  1589. /** Number of times ack is failed for the PPDU scheduled on this txQ */
  1590. A_UINT32 xretry;
  1591. /** Number of times sched cmd status reported mpdu underrun */
  1592. A_UINT32 underrun_cnt;
  1593. /** Number of times sched cmd is flushed */
  1594. A_UINT32 flush_cnt;
  1595. /** Number of times sched cmd is filtered */
  1596. A_UINT32 filt_cnt;
  1597. /** Number of times HWSCH uploaded null mpdu bitmap */
  1598. A_UINT32 null_mpdu_bmap;
  1599. /**
  1600. * Number of times user ack or BA TLV is not seen on FES ring
  1601. * where it is expected to be
  1602. */
  1603. A_UINT32 user_ack_failure;
  1604. /** Number of times TQM processed ack TLV received from HWSCH */
  1605. A_UINT32 ack_tlv_proc;
  1606. /** Cache latest processed scheduler ID received from ack BA TLV */
  1607. A_UINT32 sched_id_proc;
  1608. /** Number of times TxPCU reported MPDUs transmitted for a user is zero */
  1609. A_UINT32 null_mpdu_tx_count;
  1610. /**
  1611. * Number of times SW did not see any MPDU info bitmap TLV
  1612. * on FES status ring
  1613. */
  1614. A_UINT32 mpdu_bmap_not_recvd;
  1615. /*--- Selfgen stats per hwQ */
  1616. /** Number of SU/MU BAR frames posted to hwQ */
  1617. A_UINT32 num_bar;
  1618. /** Number of RTS frames posted to hwQ */
  1619. A_UINT32 rts;
  1620. /** Number of cts2self frames posted to hwQ */
  1621. A_UINT32 cts2self;
  1622. /** Number of qos null frames posted to hwQ */
  1623. A_UINT32 qos_null;
  1624. /*--- MPDU level stats */
  1625. /** mpdus tried Tx by HWSCH/TQM */
  1626. A_UINT32 mpdu_tried_cnt;
  1627. /** mpdus queued to HWSCH */
  1628. A_UINT32 mpdu_queued_cnt;
  1629. /** mpdus tried but ack was not received */
  1630. A_UINT32 mpdu_ack_fail_cnt;
  1631. /** This will include sched cmd flush and time based discard */
  1632. A_UINT32 mpdu_filt_cnt;
  1633. /** Number of MPDUs for which ACK was sucessful but no Tx happened */
  1634. A_UINT32 false_mpdu_ack_count;
  1635. /** Number of times txq timeout happened */
  1636. A_UINT32 txq_timeout;
  1637. } htt_tx_hwq_stats_cmn_tlv;
  1638. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1639. (sizeof(A_UINT32) * (_num_elems)))
  1640. /* NOTE: Variable length TLV, use length spec to infer array size */
  1641. typedef struct {
  1642. htt_tlv_hdr_t tlv_hdr;
  1643. A_UINT32 hist_intvl;
  1644. /** histogram of ppdu post to hwsch - > cmd status received */
  1645. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1646. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1647. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1648. /* NOTE: Variable length TLV, use length spec to infer array size */
  1649. typedef struct {
  1650. htt_tlv_hdr_t tlv_hdr;
  1651. /** Histogram of sched cmd result */
  1652. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1653. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1654. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1655. /* NOTE: Variable length TLV, use length spec to infer array size */
  1656. typedef struct {
  1657. htt_tlv_hdr_t tlv_hdr;
  1658. /** Histogram of various pause conitions */
  1659. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1660. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1661. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1662. /* NOTE: Variable length TLV, use length spec to infer array size */
  1663. typedef struct {
  1664. htt_tlv_hdr_t tlv_hdr;
  1665. /** Histogram of number of user fes result */
  1666. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  1667. } htt_tx_hwq_fes_result_stats_tlv_v;
  1668. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1669. /* NOTE: Variable length TLV, use length spec to infer array size
  1670. *
  1671. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  1672. * The tries here is the count of the MPDUS within a PPDU that the HW
  1673. * had attempted to transmit on air, for the HWSCH Schedule command
  1674. * submitted by FW in this HWQ .It is not the retry attempts. The
  1675. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  1676. * in this histogram.
  1677. * they are defined in FW using the following macros
  1678. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  1679. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  1680. *
  1681. * */
  1682. typedef struct {
  1683. htt_tlv_hdr_t tlv_hdr;
  1684. A_UINT32 hist_bin_size;
  1685. /** Histogram of number of mpdus on tried mpdu */
  1686. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  1687. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  1688. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1689. /* NOTE: Variable length TLV, use length spec to infer array size
  1690. *
  1691. * The txop_used_cnt_hist is the histogram of txop per burst. After
  1692. * completing the burst, we identify the txop used in the burst and
  1693. * incr the corresponding bin.
  1694. * Each bin represents 1ms & we have 10 bins in this histogram.
  1695. * they are deined in FW using the following macros
  1696. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  1697. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  1698. *
  1699. * */
  1700. typedef struct {
  1701. htt_tlv_hdr_t tlv_hdr;
  1702. /** Histogram of txop used cnt */
  1703. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  1704. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  1705. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  1706. * TLV_TAGS:
  1707. * - HTT_STATS_STRING_TAG
  1708. * - HTT_STATS_TX_HWQ_CMN_TAG
  1709. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  1710. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  1711. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  1712. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  1713. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  1714. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  1715. */
  1716. /* NOTE:
  1717. * This structure is for documentation, and cannot be safely used directly.
  1718. * Instead, use the constituent TLV structures to fill/parse.
  1719. * General HWQ stats Mechanism:
  1720. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  1721. * for all the HWQ requested. & the FW send the buffer to host. In the
  1722. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  1723. * HWQ distinctly.
  1724. */
  1725. typedef struct _htt_tx_hwq_stats {
  1726. htt_stats_string_tlv hwq_str_tlv;
  1727. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  1728. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  1729. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  1730. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  1731. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  1732. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  1733. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  1734. } htt_tx_hwq_stats_t;
  1735. /* == TX SELFGEN STATS == */
  1736. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  1737. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  1738. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  1739. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  1740. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  1741. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  1742. do { \
  1743. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  1744. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  1745. } while (0)
  1746. typedef enum {
  1747. HTT_TXERR_NONE,
  1748. HTT_TXERR_RESP, /* response timeout, mismatch,
  1749. * BW mismatch, mimo ctrl mismatch,
  1750. * CRC error.. */
  1751. HTT_TXERR_FILT, /* blocked by tx filtering */
  1752. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  1753. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  1754. HTT_TXERR_RESERVED1,
  1755. HTT_TXERR_RESERVED2,
  1756. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  1757. HTT_TXERR_INVALID = 0xff,
  1758. } htt_tx_err_status_t;
  1759. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  1760. typedef enum {
  1761. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  1762. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  1763. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  1764. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  1765. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  1766. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  1767. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  1768. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  1769. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  1770. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  1771. } htt_tx_selfgen_sch_tsflag_error_stats;
  1772. typedef enum {
  1773. HTT_TX_MUMIMO_GRP_VALID,
  1774. HTT_TX_MUMIMO_GRP_INVALID_NUM_MU_USERS_EXCEEDED_MU_MAX_USERS,
  1775. HTT_TX_MUMIMO_GRP_INVALID_SCHED_ALGO_NOT_MU_COMPATIBLE_GID,
  1776. HTT_TX_MUMIMO_GRP_INVALID_NON_PRIMARY_GRP,
  1777. HTT_TX_MUMIMO_GRP_INVALID_ZERO_CANDIDATES,
  1778. HTT_TX_MUMIMO_GRP_INVALID_MORE_CANDIDATES,
  1779. HTT_TX_MUMIMO_GRP_INVALID_GROUP_SIZE_EXCEED_NSS,
  1780. HTT_TX_MUMIMO_GRP_INVALID_GROUP_INELIGIBLE,
  1781. HTT_TX_MUMIMO_GRP_INVALID,
  1782. HTT_TX_MUMIMO_GRP_INVALID_GROUP_EFF_MU_TPUT_OMBPS,
  1783. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE,
  1784. } htt_tx_mumimo_grp_invalid_reason_code_stats;
  1785. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  1786. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  1787. #define HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS 8
  1788. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  1789. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  1790. #define HTT_STATS_MAX_MUMIMO_GRP_SZ 8
  1791. /*
  1792. * Each bin represents a 300 mbps throughput
  1793. * [0] - 0-300mbps; [1] - 300-600mbps [2] - 600-900mbps; [3] - 900-1200mbps; [4] - 1200-1500mbps
  1794. * [5] - 1500-1800mbps; [6] - 1800-2100mbps; [7] - 2100-2400mbps; [8] - 2400-2700mbps; [9] - >=2700mbps
  1795. */
  1796. #define HTT_STATS_MUMIMO_TPUT_NUM_BINS 10
  1797. #define HTT_STATS_MAX_INVALID_REASON_CODE \
  1798. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE
  1799. /* Reasons stated in htt_tx_mumimo_grp_invalid_reason_code_stats */
  1800. #define HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS \
  1801. (HTT_STATS_MAX_MUMIMO_GRP_SZ * HTT_STATS_MAX_INVALID_REASON_CODE)
  1802. typedef struct {
  1803. htt_tlv_hdr_t tlv_hdr;
  1804. /*
  1805. * BIT [ 7 : 0] :- mac_id
  1806. * BIT [31 : 8] :- reserved
  1807. */
  1808. A_UINT32 mac_id__word;
  1809. /** BAR sent out for SU transmission */
  1810. A_UINT32 su_bar;
  1811. /** SW generated RTS frame sent */
  1812. A_UINT32 rts;
  1813. /** SW generated CTS-to-self frame sent */
  1814. A_UINT32 cts2self;
  1815. /** SW generated QOS NULL frame sent */
  1816. A_UINT32 qos_null;
  1817. /** BAR sent for MU user 1 */
  1818. A_UINT32 delayed_bar_1;
  1819. /** BAR sent for MU user 2 */
  1820. A_UINT32 delayed_bar_2;
  1821. /** BAR sent for MU user 3 */
  1822. A_UINT32 delayed_bar_3;
  1823. /** BAR sent for MU user 4 */
  1824. A_UINT32 delayed_bar_4;
  1825. /** BAR sent for MU user 5 */
  1826. A_UINT32 delayed_bar_5;
  1827. /** BAR sent for MU user 6 */
  1828. A_UINT32 delayed_bar_6;
  1829. /** BAR sent for MU user 7 */
  1830. A_UINT32 delayed_bar_7;
  1831. A_UINT32 bar_with_tqm_head_seq_num;
  1832. A_UINT32 bar_with_tid_seq_num;
  1833. /** SW generated RTS frame queued to the HW */
  1834. A_UINT32 su_sw_rts_queued;
  1835. /** SW generated RTS frame sent over the air */
  1836. A_UINT32 su_sw_rts_tried;
  1837. /** SW generated RTS frame completed with error */
  1838. A_UINT32 su_sw_rts_err;
  1839. /** SW generated RTS frame flushed */
  1840. A_UINT32 su_sw_rts_flushed;
  1841. /** CTS (RTS response) received in different BW */
  1842. A_UINT32 su_sw_rts_rcvd_cts_diff_bw;
  1843. } htt_tx_selfgen_cmn_stats_tlv;
  1844. typedef struct {
  1845. htt_tlv_hdr_t tlv_hdr;
  1846. /** 11AC VHT SU NDPA frame sent over the air */
  1847. A_UINT32 ac_su_ndpa;
  1848. /** 11AC VHT SU NDP frame sent over the air */
  1849. A_UINT32 ac_su_ndp;
  1850. /** 11AC VHT MU MIMO NDPA frame sent over the air */
  1851. A_UINT32 ac_mu_mimo_ndpa;
  1852. /** 11AC VHT MU MIMO NDP frame sent over the air */
  1853. A_UINT32 ac_mu_mimo_ndp;
  1854. /** 11AC VHT MU MIMO BR-POLL for user 1 sent over the air */
  1855. A_UINT32 ac_mu_mimo_brpoll_1;
  1856. /** 11AC VHT MU MIMO BR-POLL for user 2 sent over the air */
  1857. A_UINT32 ac_mu_mimo_brpoll_2;
  1858. /** 11AC VHT MU MIMO BR-POLL for user 3 sent over the air */
  1859. A_UINT32 ac_mu_mimo_brpoll_3;
  1860. /** 11AC VHT SU NDPA frame queued to the HW */
  1861. A_UINT32 ac_su_ndpa_queued;
  1862. /** 11AC VHT SU NDP frame queued to the HW */
  1863. A_UINT32 ac_su_ndp_queued;
  1864. /** 11AC VHT MU MIMO NDPA frame queued to the HW */
  1865. A_UINT32 ac_mu_mimo_ndpa_queued;
  1866. /** 11AC VHT MU MIMO NDP frame queued to the HW */
  1867. A_UINT32 ac_mu_mimo_ndp_queued;
  1868. /** 11AC VHT MU MIMO BR-POLL for user 1 frame queued to the HW */
  1869. A_UINT32 ac_mu_mimo_brpoll_1_queued;
  1870. /** 11AC VHT MU MIMO BR-POLL for user 2 frame queued to the HW */
  1871. A_UINT32 ac_mu_mimo_brpoll_2_queued;
  1872. /** 11AC VHT MU MIMO BR-POLL for user 3 frame queued to the HW */
  1873. A_UINT32 ac_mu_mimo_brpoll_3_queued;
  1874. } htt_tx_selfgen_ac_stats_tlv;
  1875. typedef struct {
  1876. htt_tlv_hdr_t tlv_hdr;
  1877. /** 11AX HE SU NDPA frame sent over the air */
  1878. A_UINT32 ax_su_ndpa;
  1879. /** 11AX HE NDP frame sent over the air */
  1880. A_UINT32 ax_su_ndp;
  1881. /** 11AX HE MU MIMO NDPA frame sent over the air */
  1882. A_UINT32 ax_mu_mimo_ndpa;
  1883. /** 11AX HE MU MIMO NDP frame sent over the air */
  1884. A_UINT32 ax_mu_mimo_ndp;
  1885. union {
  1886. struct {
  1887. /* deprecated old names */
  1888. A_UINT32 ax_mu_mimo_brpoll_1;
  1889. A_UINT32 ax_mu_mimo_brpoll_2;
  1890. A_UINT32 ax_mu_mimo_brpoll_3;
  1891. A_UINT32 ax_mu_mimo_brpoll_4;
  1892. A_UINT32 ax_mu_mimo_brpoll_5;
  1893. A_UINT32 ax_mu_mimo_brpoll_6;
  1894. A_UINT32 ax_mu_mimo_brpoll_7;
  1895. };
  1896. /** 11AX HE MU BR-POLL frame for users 1 - 7 sent over the air */
  1897. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1898. };
  1899. /** 11AX HE MU Basic Trigger frame sent over the air */
  1900. A_UINT32 ax_basic_trigger;
  1901. /** 11AX HE MU BSRP Trigger frame sent over the air */
  1902. A_UINT32 ax_bsr_trigger;
  1903. /** 11AX HE MU BAR Trigger frame sent over the air */
  1904. A_UINT32 ax_mu_bar_trigger;
  1905. /** 11AX HE MU RTS Trigger frame sent over the air */
  1906. A_UINT32 ax_mu_rts_trigger;
  1907. /** 11AX HE MU UL-MUMIMO Trigger frame sent over the air */
  1908. A_UINT32 ax_ulmumimo_trigger;
  1909. /** 11AX HE SU NDPA frame queued to the HW */
  1910. A_UINT32 ax_su_ndpa_queued;
  1911. /** 11AX HE SU NDP frame queued to the HW */
  1912. A_UINT32 ax_su_ndp_queued;
  1913. /** 11AX HE MU MIMO NDPA frame queued to the HW */
  1914. A_UINT32 ax_mu_mimo_ndpa_queued;
  1915. /** 11AX HE MU MIMO NDP frame queued to the HW */
  1916. A_UINT32 ax_mu_mimo_ndp_queued;
  1917. /** 11AX HE MU BR-POLL frame for users 1 - 7 queued to the HW */
  1918. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1919. /**
  1920. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7
  1921. * successfully sent over the air
  1922. */
  1923. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1924. } htt_tx_selfgen_ax_stats_tlv;
  1925. typedef struct {
  1926. htt_tlv_hdr_t tlv_hdr;
  1927. /** 11be EHT SU NDPA frame sent over the air */
  1928. A_UINT32 be_su_ndpa;
  1929. /** 11be EHT NDP frame sent over the air */
  1930. A_UINT32 be_su_ndp;
  1931. /** 11be EHT MU MIMO NDPA frame sent over the air */
  1932. A_UINT32 be_mu_mimo_ndpa;
  1933. /** 11be EHT MU MIMO NDP frame sent over theT air */
  1934. A_UINT32 be_mu_mimo_ndp;
  1935. /** 11be EHT MU BR-POLL frame for users 1 - 7 sent over the air */
  1936. A_UINT32 be_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  1937. /** 11be EHT MU Basic Trigger frame sent over the air */
  1938. A_UINT32 be_basic_trigger;
  1939. /** 11be EHT MU BSRP Trigger frame sent over the air */
  1940. A_UINT32 be_bsr_trigger;
  1941. /** 11be EHT MU BAR Trigger frame sent over the air */
  1942. A_UINT32 be_mu_bar_trigger;
  1943. /** 11be EHT MU RTS Trigger frame sent over the air */
  1944. A_UINT32 be_mu_rts_trigger;
  1945. /** 11be EHT MU UL-MUMIMO Trigger frame sent over the air */
  1946. A_UINT32 be_ulmumimo_trigger;
  1947. /** 11be EHT SU NDPA frame queued to the HW */
  1948. A_UINT32 be_su_ndpa_queued;
  1949. /** 11be EHT SU NDP frame queued to the HW */
  1950. A_UINT32 be_su_ndp_queued;
  1951. /** 11be EHT MU MIMO NDPA frame queued to the HW */
  1952. A_UINT32 be_mu_mimo_ndpa_queued;
  1953. /** 11be EHT MU MIMO NDP frame queued to the HW */
  1954. A_UINT32 be_mu_mimo_ndp_queued;
  1955. /** 11be EHT MU BR-POLL frame for users 1 - 7 queued to the HW */
  1956. A_UINT32 be_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  1957. /**
  1958. * 11be EHT UL-MUMIMO Trigger frame for users 0 - 7
  1959. * successfully sent over the air
  1960. */
  1961. A_UINT32 be_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  1962. } htt_tx_selfgen_be_stats_tlv;
  1963. typedef struct {
  1964. htt_tlv_hdr_t tlv_hdr;
  1965. /** 11AX HE OFDMA NDPA frame queued to the HW */
  1966. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1967. /** 11AX HE OFDMA NDPA frame sent over the air */
  1968. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1969. /** 11AX HE OFDMA NDPA frame flushed by HW */
  1970. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1971. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  1972. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1973. } htt_txbf_ofdma_ndpa_stats_tlv;
  1974. typedef struct {
  1975. htt_tlv_hdr_t tlv_hdr;
  1976. /** 11AX HE OFDMA NDP frame queued to the HW */
  1977. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1978. /** 11AX HE OFDMA NDPA frame sent over the air */
  1979. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1980. /** 11AX HE OFDMA NDPA frame flushed by HW */
  1981. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1982. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  1983. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1984. } htt_txbf_ofdma_ndp_stats_tlv;
  1985. typedef struct {
  1986. htt_tlv_hdr_t tlv_hdr;
  1987. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  1988. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1989. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  1990. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1991. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  1992. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1993. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  1994. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1995. /**
  1996. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  1997. * completed with error(s)
  1998. */
  1999. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  2000. } htt_txbf_ofdma_brp_stats_tlv;
  2001. typedef struct {
  2002. htt_tlv_hdr_t tlv_hdr;
  2003. /**
  2004. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2005. * (TXBF + OFDMA)
  2006. */
  2007. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2008. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2009. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2010. /**
  2011. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2012. * to PHY HW during TX
  2013. */
  2014. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2015. /**
  2016. * 11AX HE OFDMA number of users for which sounding was initiated
  2017. * during TX
  2018. */
  2019. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2020. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2021. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2022. } htt_txbf_ofdma_steer_stats_tlv;
  2023. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  2024. * TLV_TAGS:
  2025. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  2026. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  2027. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  2028. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  2029. */
  2030. /* NOTE:
  2031. * This structure is for documentation, and cannot be safely used directly.
  2032. * Instead, use the constituent TLV structures to fill/parse.
  2033. */
  2034. typedef struct {
  2035. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  2036. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  2037. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  2038. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  2039. } htt_tx_pdev_txbf_ofdma_stats_t;
  2040. typedef struct {
  2041. htt_tlv_hdr_t tlv_hdr;
  2042. /** 11AC VHT SU NDP frame completed with error(s) */
  2043. A_UINT32 ac_su_ndp_err;
  2044. /** 11AC VHT SU NDPA frame completed with error(s) */
  2045. A_UINT32 ac_su_ndpa_err;
  2046. /** 11AC VHT MU MIMO NDPA frame completed with error(s) */
  2047. A_UINT32 ac_mu_mimo_ndpa_err;
  2048. /** 11AC VHT MU MIMO NDP frame completed with error(s) */
  2049. A_UINT32 ac_mu_mimo_ndp_err;
  2050. /** 11AC VHT MU MIMO BRPOLL for user 1 frame completed with error(s) */
  2051. A_UINT32 ac_mu_mimo_brp1_err;
  2052. /** 11AC VHT MU MIMO BRPOLL for user 2 frame completed with error(s) */
  2053. A_UINT32 ac_mu_mimo_brp2_err;
  2054. /** 11AC VHT MU MIMO BRPOLL for user 3 frame completed with error(s) */
  2055. A_UINT32 ac_mu_mimo_brp3_err;
  2056. /** 11AC VHT SU NDPA frame flushed by HW */
  2057. A_UINT32 ac_su_ndpa_flushed;
  2058. /** 11AC VHT SU NDP frame flushed by HW */
  2059. A_UINT32 ac_su_ndp_flushed;
  2060. /** 11AC VHT MU MIMO NDPA frame flushed by HW */
  2061. A_UINT32 ac_mu_mimo_ndpa_flushed;
  2062. /** 11AC VHT MU MIMO NDP frame flushed by HW */
  2063. A_UINT32 ac_mu_mimo_ndp_flushed;
  2064. /** 11AC VHT MU MIMO BRPOLL for user 1 frame flushed by HW */
  2065. A_UINT32 ac_mu_mimo_brpoll1_flushed;
  2066. /** 11AC VHT MU MIMO BRPOLL for user 2 frame flushed by HW */
  2067. A_UINT32 ac_mu_mimo_brpoll2_flushed;
  2068. /** 11AC VHT MU MIMO BRPOLL for user 3 frame flushed by HW */
  2069. A_UINT32 ac_mu_mimo_brpoll3_flushed;
  2070. } htt_tx_selfgen_ac_err_stats_tlv;
  2071. typedef struct {
  2072. htt_tlv_hdr_t tlv_hdr;
  2073. /** 11AX HE SU NDP frame completed with error(s) */
  2074. A_UINT32 ax_su_ndp_err;
  2075. /** 11AX HE SU NDPA frame completed with error(s) */
  2076. A_UINT32 ax_su_ndpa_err;
  2077. /** 11AX HE MU MIMO NDPA frame completed with error(s) */
  2078. A_UINT32 ax_mu_mimo_ndpa_err;
  2079. /** 11AX HE MU MIMO NDP frame completed with error(s) */
  2080. A_UINT32 ax_mu_mimo_ndp_err;
  2081. union {
  2082. struct {
  2083. /* deprecated old names */
  2084. A_UINT32 ax_mu_mimo_brp1_err;
  2085. A_UINT32 ax_mu_mimo_brp2_err;
  2086. A_UINT32 ax_mu_mimo_brp3_err;
  2087. A_UINT32 ax_mu_mimo_brp4_err;
  2088. A_UINT32 ax_mu_mimo_brp5_err;
  2089. A_UINT32 ax_mu_mimo_brp6_err;
  2090. A_UINT32 ax_mu_mimo_brp7_err;
  2091. };
  2092. /** 11AX HE MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2093. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2094. };
  2095. /** 11AX HE MU Basic Trigger frame completed with error(s) */
  2096. A_UINT32 ax_basic_trigger_err;
  2097. /** 11AX HE MU BSRP Trigger frame completed with error(s) */
  2098. A_UINT32 ax_bsr_trigger_err;
  2099. /** 11AX HE MU BAR Trigger frame completed with error(s) */
  2100. A_UINT32 ax_mu_bar_trigger_err;
  2101. /** 11AX HE MU RTS Trigger frame completed with error(s) */
  2102. A_UINT32 ax_mu_rts_trigger_err;
  2103. /** 11AX HE MU ULMUMIMO Trigger frame completed with error(s) */
  2104. A_UINT32 ax_ulmumimo_trigger_err;
  2105. /**
  2106. * Number of CBF(s) received when 11AX HE MU MIMO BRPOLL
  2107. * frame completed with error(s)
  2108. */
  2109. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2110. /** 11AX HE SU NDPA frame flushed by HW */
  2111. A_UINT32 ax_su_ndpa_flushed;
  2112. /** 11AX HE SU NDP frame flushed by HW */
  2113. A_UINT32 ax_su_ndp_flushed;
  2114. /** 11AX HE MU MIMO NDPA frame flushed by HW */
  2115. A_UINT32 ax_mu_mimo_ndpa_flushed;
  2116. /** 11AX HE MU MIMO NDP frame flushed by HW */
  2117. A_UINT32 ax_mu_mimo_ndp_flushed;
  2118. /** 11AX HE MU BR-POLL frame for users 1 - 7 flushed by HW */
  2119. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2120. /**
  2121. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2122. */
  2123. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2124. } htt_tx_selfgen_ax_err_stats_tlv;
  2125. typedef struct {
  2126. htt_tlv_hdr_t tlv_hdr;
  2127. /** 11BE EHT SU NDP frame completed with error(s) */
  2128. A_UINT32 be_su_ndp_err;
  2129. /** 11BE EHT SU NDPA frame completed with error(s) */
  2130. A_UINT32 be_su_ndpa_err;
  2131. /** 11BE EHT MU MIMO NDPA frame completed with error(s) */
  2132. A_UINT32 be_mu_mimo_ndpa_err;
  2133. /** 11BE EHT MU MIMO NDP frame completed with error(s) */
  2134. A_UINT32 be_mu_mimo_ndp_err;
  2135. /** 11BE EHT MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2136. A_UINT32 be_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2137. /** 11BE EHT MU Basic Trigger frame completed with error(s) */
  2138. A_UINT32 be_basic_trigger_err;
  2139. /** 11BE EHT MU BSRP Trigger frame completed with error(s) */
  2140. A_UINT32 be_bsr_trigger_err;
  2141. /** 11BE EHT MU BAR Trigger frame completed with error(s) */
  2142. A_UINT32 be_mu_bar_trigger_err;
  2143. /** 11BE EHT MU RTS Trigger frame completed with error(s) */
  2144. A_UINT32 be_mu_rts_trigger_err;
  2145. /** 11BE EHT MU ULMUMIMO Trigger frame completed with error(s) */
  2146. A_UINT32 be_ulmumimo_trigger_err;
  2147. /**
  2148. * Number of CBF(s) received when 11BE EHT MU MIMO BRPOLL frame
  2149. * completed with error(s)
  2150. */
  2151. A_UINT32 be_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2152. /** 11BE EHT SU NDPA frame flushed by HW */
  2153. A_UINT32 be_su_ndpa_flushed;
  2154. /** 11BE EHT SU NDP frame flushed by HW */
  2155. A_UINT32 be_su_ndp_flushed;
  2156. /** 11BE EHT MU MIMO NDPA frame flushed by HW */
  2157. A_UINT32 be_mu_mimo_ndpa_flushed;
  2158. /** 11BE HT MU MIMO NDP frame flushed by HW */
  2159. A_UINT32 be_mu_mimo_ndp_flushed;
  2160. /** 11BE EHT MU BR-POLL frame for users 1 - 7 flushed by HW */
  2161. A_UINT32 be_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2162. /**
  2163. * 11BE EHT UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2164. */
  2165. A_UINT32 be_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2166. } htt_tx_selfgen_be_err_stats_tlv;
  2167. /*
  2168. * Scheduler completion status reason code.
  2169. * (0) HTT_TXERR_NONE - No error (Success).
  2170. * (1) HTT_TXERR_RESP - Response timeout, response mismatch, BW mismatch,
  2171. * MIMO control mismatch, CRC error etc.
  2172. * (2) HTT_TXERR_FILT - Blocked by HW tx filtering.
  2173. * (3) HTT_TXERR_FIFO - FIFO, misc. errors in HW.
  2174. * (4) HTT_TXERR_SWABORT - Software initialted abort (TX_ABORT).
  2175. * (5) HTT_TXERR_RESERVED1 - Currently reserved.
  2176. * (6) HTT_TXERR_RESERVED2 - Currently reserved.
  2177. */
  2178. /* Scheduler error code.
  2179. * (0) HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR - Flush received from HW.
  2180. * (1) HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR - Scheduler command was
  2181. * filtered by HW.
  2182. * (2) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR - Response frame mismatch
  2183. * error.
  2184. * (3) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR - CBF
  2185. * received with MIMO control mismatch.
  2186. * (4) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR - CBF received with
  2187. * BW mismatch.
  2188. * (5) HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR - Error in transmitting
  2189. * frame even after maximum retries.
  2190. * (6) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR - Response frame
  2191. * received outside RX window.
  2192. * (7) HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR - No frame
  2193. * received by HW for queuing within SIFS interval.
  2194. */
  2195. typedef struct {
  2196. htt_tlv_hdr_t tlv_hdr;
  2197. /** 11AC VHT SU NDPA scheduler completion status reason code */
  2198. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2199. /** 11AC VHT SU NDP scheduler completion status reason code */
  2200. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2201. /** 11AC VHT SU NDP scheduler error code */
  2202. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2203. /** 11AC VHT MU MIMO NDPA scheduler completion status reason code */
  2204. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2205. /** 11AC VHT MU MIMO NDP scheduler completion status reason code */
  2206. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2207. /** 11AC VHT MU MIMO NDP scheduler error code */
  2208. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2209. /** 11AC VHT MU MIMO BRPOLL scheduler completion status reason code */
  2210. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2211. /** 11AC VHT MU MIMO BRPOLL scheduler error code */
  2212. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2213. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  2214. typedef struct {
  2215. htt_tlv_hdr_t tlv_hdr;
  2216. /** 11AX HE SU NDPA scheduler completion status reason code */
  2217. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2218. /** 11AX SU NDP scheduler completion status reason code */
  2219. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2220. /** 11AX HE SU NDP scheduler error code */
  2221. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2222. /** 11AX HE MU MIMO NDPA scheduler completion status reason code */
  2223. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2224. /** 11AX HE MU MIMO NDP scheduler completion status reason code */
  2225. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2226. /** 11AX HE MU MIMO NDP scheduler error code */
  2227. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2228. /** 11AX HE MU MIMO MU BRPOLL scheduler completion status reason code */
  2229. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2230. /** 11AX HE MU MIMO MU BRPOLL scheduler error code */
  2231. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2232. /** 11AX HE MU BAR scheduler completion status reason code */
  2233. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2234. /** 11AX HE MU BAR scheduler error code */
  2235. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2236. /**
  2237. * 11AX HE UL OFDMA Basic Trigger scheduler completion status reason code
  2238. */
  2239. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2240. /** 11AX HE UL OFDMA Basic Trigger scheduler error code */
  2241. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2242. /**
  2243. * 11AX HE UL MUMIMO Basic Trigger scheduler completion status reason code
  2244. */
  2245. A_UINT32 ax_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2246. /** 11AX HE UL MUMIMO Basic Trigger scheduler error code */
  2247. A_UINT32 ax_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2248. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  2249. typedef struct {
  2250. htt_tlv_hdr_t tlv_hdr;
  2251. /** 11BE EHT SU NDPA scheduler completion status reason code */
  2252. A_UINT32 be_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2253. /** 11BE SU NDP scheduler completion status reason code */
  2254. A_UINT32 be_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2255. /** 11BE EHT SU NDP scheduler error code */
  2256. A_UINT32 be_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2257. /** 11BE EHT MU MIMO NDPA scheduler completion status reason code */
  2258. A_UINT32 be_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2259. /** 11BE EHT MU MIMO NDP scheduler completion status reason code */
  2260. A_UINT32 be_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2261. /** 11BE EHT MU MIMO NDP scheduler error code */
  2262. A_UINT32 be_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2263. /** 11BE EHT MU MIMO MU BRPOLL scheduler completion status reason code */
  2264. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2265. /** 11BE EHT MU MIMO MU BRPOLL scheduler error code */
  2266. A_UINT32 be_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2267. /** 11BE EHT MU BAR scheduler completion status reason code */
  2268. A_UINT32 be_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2269. /** 11BE EHT MU BAR scheduler error code */
  2270. A_UINT32 be_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2271. /**
  2272. * 11BE EHT UL OFDMA Basic Trigger scheduler completion status reason code
  2273. */
  2274. A_UINT32 be_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2275. /** 11BE EHT UL OFDMA Basic Trigger scheduler error code */
  2276. A_UINT32 be_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2277. /**
  2278. * 11BE EHT UL MUMIMO Basic Trigger scheduler completion status reason code
  2279. */
  2280. A_UINT32 be_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2281. /** 11BE EHT UL MUMIMO Basic Trigger scheduler error code */
  2282. A_UINT32 be_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2283. } htt_tx_selfgen_be_sched_status_stats_tlv;
  2284. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  2285. * TLV_TAGS:
  2286. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  2287. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  2288. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  2289. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  2290. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  2291. * - HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG
  2292. * - HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG
  2293. * - HTT_STATS_TX_SELFGEN_BE_STATS_TAG
  2294. * - HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG
  2295. * - HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG
  2296. */
  2297. /* NOTE:
  2298. * This structure is for documentation, and cannot be safely used directly.
  2299. * Instead, use the constituent TLV structures to fill/parse.
  2300. */
  2301. typedef struct {
  2302. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  2303. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  2304. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  2305. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  2306. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  2307. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  2308. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  2309. htt_tx_selfgen_be_stats_tlv be_tlv;
  2310. htt_tx_selfgen_be_err_stats_tlv be_err_tlv;
  2311. htt_tx_selfgen_be_sched_status_stats_tlv be_sched_status_tlv;
  2312. } htt_tx_pdev_selfgen_stats_t;
  2313. /* == TX MU STATS == */
  2314. typedef struct {
  2315. htt_tlv_hdr_t tlv_hdr;
  2316. /** Number of MU MIMO schedules posted to HW */
  2317. A_UINT32 mu_mimo_sch_posted;
  2318. /** Number of MU MIMO schedules failed to post */
  2319. A_UINT32 mu_mimo_sch_failed;
  2320. /** Number of MU MIMO PPDUs posted to HW */
  2321. A_UINT32 mu_mimo_ppdu_posted;
  2322. /*
  2323. * This is the common description for the below sch stats.
  2324. * Counts the number of transmissions of each number of MU users
  2325. * in each TX mode.
  2326. * The array index is the "number of users - 1".
  2327. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2328. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2329. * TX PPDUs and so on.
  2330. * The same is applicable for the other TX mode stats.
  2331. */
  2332. /** Represents the count for 11AC DL MU MIMO sequences */
  2333. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2334. /** Represents the count for 11AX DL MU MIMO sequences */
  2335. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2336. /** Represents the count for 11AX DL MU OFDMA sequences */
  2337. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2338. /**
  2339. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2340. */
  2341. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2342. /** Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  2343. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2344. /** Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  2345. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2346. /** Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  2347. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2348. /**
  2349. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2350. */
  2351. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2352. /** Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  2353. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2354. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2355. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2356. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2357. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2358. /** Represents the count for 11BE DL MU MIMO sequences */
  2359. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2360. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2361. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2362. /** Number of 11AC DL MU MIMO schedules posted per group size (4-7) */
  2363. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2364. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  2365. typedef struct {
  2366. htt_tlv_hdr_t tlv_hdr;
  2367. A_UINT32 dl_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2368. A_UINT32 dl_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2369. A_UINT32 dl_mumimo_grp_eligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2370. A_UINT32 dl_mumimo_grp_ineligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2371. A_UINT32 dl_mumimo_grp_invalid[HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS];
  2372. A_UINT32 dl_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2373. A_UINT32 ul_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2374. A_UINT32 ul_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2375. A_UINT32 ul_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2376. } htt_tx_pdev_mumimo_grp_stats_tlv;
  2377. typedef struct {
  2378. htt_tlv_hdr_t tlv_hdr;
  2379. /** Number of MU MIMO schedules posted to HW */
  2380. A_UINT32 mu_mimo_sch_posted;
  2381. /** Number of MU MIMO schedules failed to post */
  2382. A_UINT32 mu_mimo_sch_failed;
  2383. /** Number of MU MIMO PPDUs posted to HW */
  2384. A_UINT32 mu_mimo_ppdu_posted;
  2385. /*
  2386. * This is the common description for the below sch stats.
  2387. * Counts the number of transmissions of each number of MU users
  2388. * in each TX mode.
  2389. * The array index is the "number of users - 1".
  2390. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2391. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2392. * TX PPDUs and so on.
  2393. * The same is applicable for the other TX mode stats.
  2394. */
  2395. /** Represents the count for 11AC DL MU MIMO sequences */
  2396. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2397. /** Represents the count for 11AX DL MU MIMO sequences */
  2398. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2399. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2400. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2401. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2402. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2403. /** Represents the count for 11BE DL MU MIMO sequences */
  2404. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2405. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2406. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2407. /** Number of 11AC DL MU MIMO schedules posted per group size (4 - 7)*/
  2408. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2409. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  2410. typedef struct {
  2411. htt_tlv_hdr_t tlv_hdr;
  2412. /** Represents the count for 11AX DL MU OFDMA sequences */
  2413. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2414. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  2415. typedef struct {
  2416. htt_tlv_hdr_t tlv_hdr;
  2417. /** Represents the count for 11BE DL MU OFDMA sequences */
  2418. A_UINT32 be_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2419. } htt_tx_pdev_be_dl_mu_ofdma_sch_stats_tlv;
  2420. typedef struct {
  2421. htt_tlv_hdr_t tlv_hdr;
  2422. /**
  2423. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2424. */
  2425. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2426. /**
  2427. * Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers
  2428. */
  2429. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2430. /**
  2431. * Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers
  2432. */
  2433. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2434. /**
  2435. * Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers
  2436. */
  2437. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2438. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  2439. typedef struct {
  2440. htt_tlv_hdr_t tlv_hdr;
  2441. /**
  2442. * Represents the count for 11BE UL MU OFDMA sequences with Basic Triggers
  2443. */
  2444. A_UINT32 be_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2445. /**
  2446. * Represents the count for 11BE UL MU OFDMA sequences with BSRP Triggers
  2447. */
  2448. A_UINT32 be_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2449. /**
  2450. * Represents the count for 11BE UL MU OFDMA sequences with BAR Triggers
  2451. */
  2452. A_UINT32 be_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2453. /**
  2454. * Represents the count for 11BE UL MU OFDMA sequences with BRP Triggers
  2455. */
  2456. A_UINT32 be_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2457. } htt_tx_pdev_be_ul_mu_ofdma_sch_stats_tlv;
  2458. typedef struct {
  2459. htt_tlv_hdr_t tlv_hdr;
  2460. /**
  2461. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2462. */
  2463. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2464. /**
  2465. * Represents the count for 11AX UL MU MIMO sequences with BRP Triggers
  2466. */
  2467. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2468. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  2469. typedef struct {
  2470. htt_tlv_hdr_t tlv_hdr;
  2471. /**
  2472. * Represents the count for 11BE UL MU MIMO sequences with Basic Triggers
  2473. */
  2474. A_UINT32 be_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2475. /**
  2476. * Represents the count for 11BE UL MU MIMO sequences with BRP Triggers
  2477. */
  2478. A_UINT32 be_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2479. } htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv;
  2480. typedef struct {
  2481. htt_tlv_hdr_t tlv_hdr;
  2482. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  2483. A_UINT32 mu_mimo_mpdus_queued_usr;
  2484. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  2485. A_UINT32 mu_mimo_mpdus_tried_usr;
  2486. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  2487. A_UINT32 mu_mimo_mpdus_failed_usr;
  2488. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  2489. A_UINT32 mu_mimo_mpdus_requeued_usr;
  2490. /** 11AC DL MU MIMO BA not receieved, per user */
  2491. A_UINT32 mu_mimo_err_no_ba_usr;
  2492. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  2493. A_UINT32 mu_mimo_mpdu_underrun_usr;
  2494. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  2495. A_UINT32 mu_mimo_ampdu_underrun_usr;
  2496. /** 11AX MU MIMO number of mpdus queued to HW, per user */
  2497. A_UINT32 ax_mu_mimo_mpdus_queued_usr;
  2498. /** 11AX MU MIMO number of mpdus tried over the air, per user */
  2499. A_UINT32 ax_mu_mimo_mpdus_tried_usr;
  2500. /** 11AX DL MU MIMO number of mpdus failed acknowledgement, per user */
  2501. A_UINT32 ax_mu_mimo_mpdus_failed_usr;
  2502. /** 11AX DL MU MIMO number of mpdus re-queued to HW, per user */
  2503. A_UINT32 ax_mu_mimo_mpdus_requeued_usr;
  2504. /** 11AX DL MU MIMO BA not receieved, per user */
  2505. A_UINT32 ax_mu_mimo_err_no_ba_usr;
  2506. /** 11AX DL MU MIMO mpdu underrun encountered, per user */
  2507. A_UINT32 ax_mu_mimo_mpdu_underrun_usr;
  2508. /** 11AX DL MU MIMO ampdu underrun encountered, per user */
  2509. A_UINT32 ax_mu_mimo_ampdu_underrun_usr;
  2510. /** 11AX MU OFDMA number of mpdus queued to HW, per user */
  2511. A_UINT32 ax_ofdma_mpdus_queued_usr;
  2512. /** 11AX MU OFDMA number of mpdus tried over the air, per user */
  2513. A_UINT32 ax_ofdma_mpdus_tried_usr;
  2514. /** 11AX MU OFDMA number of mpdus failed acknowledgement, per user */
  2515. A_UINT32 ax_ofdma_mpdus_failed_usr;
  2516. /** 11AX MU OFDMA number of mpdus re-queued to HW, per user */
  2517. A_UINT32 ax_ofdma_mpdus_requeued_usr;
  2518. /** 11AX MU OFDMA BA not receieved, per user */
  2519. A_UINT32 ax_ofdma_err_no_ba_usr;
  2520. /** 11AX MU OFDMA mpdu underrun encountered, per user */
  2521. A_UINT32 ax_ofdma_mpdu_underrun_usr;
  2522. /** 11AX MU OFDMA ampdu underrun encountered, per user */
  2523. A_UINT32 ax_ofdma_ampdu_underrun_usr;
  2524. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  2525. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  2526. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  2527. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  2528. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_BE 4 /* SCHED_TX_MODE_MU_OFDMA_BE */
  2529. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_BE 5 /* SCHED_TX_MODE_MU_MIMO_BE */
  2530. typedef struct {
  2531. htt_tlv_hdr_t tlv_hdr;
  2532. /* mpdu level stats */
  2533. A_UINT32 mpdus_queued_usr;
  2534. A_UINT32 mpdus_tried_usr;
  2535. A_UINT32 mpdus_failed_usr;
  2536. A_UINT32 mpdus_requeued_usr;
  2537. A_UINT32 err_no_ba_usr;
  2538. A_UINT32 mpdu_underrun_usr;
  2539. A_UINT32 ampdu_underrun_usr;
  2540. A_UINT32 user_index;
  2541. /** HTT_STATS_TX_SCHED_MODE_xxx */
  2542. A_UINT32 tx_sched_mode;
  2543. } htt_tx_pdev_mpdu_stats_tlv;
  2544. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  2545. * TLV_TAGS:
  2546. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  2547. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  2548. */
  2549. /* NOTE:
  2550. * This structure is for documentation, and cannot be safely used directly.
  2551. * Instead, use the constituent TLV structures to fill/parse.
  2552. */
  2553. typedef struct {
  2554. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  2555. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  2556. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  2557. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  2558. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  2559. /*
  2560. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  2561. * it can also hold MU-OFDMA stats.
  2562. */
  2563. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  2564. htt_tx_pdev_mumimo_grp_stats_tlv mumimo_grp_stats_tlv;
  2565. } htt_tx_pdev_mu_mimo_stats_t;
  2566. /* == TX SCHED STATS == */
  2567. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2568. /* NOTE: Variable length TLV, use length spec to infer array size */
  2569. typedef struct {
  2570. htt_tlv_hdr_t tlv_hdr;
  2571. /** Scheduler command posted per tx_mode */
  2572. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  2573. } htt_sched_txq_cmd_posted_tlv_v;
  2574. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2575. /* NOTE: Variable length TLV, use length spec to infer array size */
  2576. typedef struct {
  2577. htt_tlv_hdr_t tlv_hdr;
  2578. /** Scheduler command reaped per tx_mode */
  2579. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  2580. } htt_sched_txq_cmd_reaped_tlv_v;
  2581. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2582. /* NOTE: Variable length TLV, use length spec to infer array size */
  2583. typedef struct {
  2584. htt_tlv_hdr_t tlv_hdr;
  2585. /**
  2586. * sched_order_su contains the peer IDs of peers chosen in the last
  2587. * NUM_SCHED_ORDER_LOG scheduler instances.
  2588. * The array is circular; it's unspecified which array element corresponds
  2589. * to the most recent scheduler invocation, and which corresponds to
  2590. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  2591. */
  2592. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  2593. } htt_sched_txq_sched_order_su_tlv_v;
  2594. typedef struct {
  2595. htt_tlv_hdr_t tlv_hdr;
  2596. A_UINT32 htt_stats_type;
  2597. } htt_stats_error_tlv_v;
  2598. typedef enum {
  2599. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  2600. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  2601. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  2602. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  2603. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  2604. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  2605. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  2606. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  2607. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  2608. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  2609. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  2610. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  2611. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  2612. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  2613. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  2614. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  2615. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  2616. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  2617. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  2618. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  2619. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  2620. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  2621. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  2622. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  2623. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  2624. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  2625. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  2626. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  2627. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  2628. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  2629. HTT_SCHED_INELIGIBILITY_MAX,
  2630. } htt_sched_txq_sched_ineligibility_tlv_enum;
  2631. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2632. /* NOTE: Variable length TLV, use length spec to infer array size */
  2633. typedef struct {
  2634. htt_tlv_hdr_t tlv_hdr;
  2635. /**
  2636. * sched_ineligibility counts the number of occurrences of different
  2637. * reasons for tid ineligibility during eligibility checks per txq
  2638. * in scheduling
  2639. *
  2640. * Indexed by htt_sched_txq_sched_ineligibility_tlv_enum.
  2641. */
  2642. A_UINT32 sched_ineligibility[1];
  2643. } htt_sched_txq_sched_ineligibility_tlv_v;
  2644. typedef enum {
  2645. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggerd */
  2646. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  2647. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  2648. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  2649. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  2650. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  2651. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  2652. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  2653. } htt_sched_txq_supercycle_triggers_tlv_enum;
  2654. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2655. /* NOTE: Variable length TLV, use length spec to infer array size */
  2656. typedef struct {
  2657. htt_tlv_hdr_t tlv_hdr;
  2658. /**
  2659. * supercycle_triggers[] is a histogram that counts the number of
  2660. * occurrences of each different reason for a transmit scheduler
  2661. * supercycle to be triggered.
  2662. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  2663. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  2664. * of times a supercycle has been forced.
  2665. * These supercycle trigger counts are not automatically reset, but
  2666. * are reset upon request.
  2667. */
  2668. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  2669. } htt_sched_txq_supercycle_triggers_tlv_v;
  2670. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  2671. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  2672. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  2673. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  2674. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  2675. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  2676. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  2677. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  2678. do { \
  2679. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  2680. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  2681. } while (0)
  2682. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  2683. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  2684. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  2685. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  2686. do { \
  2687. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  2688. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  2689. } while (0)
  2690. typedef struct {
  2691. htt_tlv_hdr_t tlv_hdr;
  2692. /**
  2693. * BIT [ 7 : 0] :- mac_id
  2694. * BIT [15 : 8] :- txq_id
  2695. * BIT [31 : 16] :- reserved
  2696. */
  2697. A_UINT32 mac_id__txq_id__word;
  2698. /** Scheduler policy ised for this TxQ */
  2699. A_UINT32 sched_policy;
  2700. /** Timestamp of last scheduler command posted */
  2701. A_UINT32 last_sched_cmd_posted_timestamp;
  2702. /** Timestamp of last scheduler command completed */
  2703. A_UINT32 last_sched_cmd_compl_timestamp;
  2704. /** Num of Sched2TAC ring hit Low Water Mark condition */
  2705. A_UINT32 sched_2_tac_lwm_count;
  2706. /** Num of Sched2TAC ring full condition */
  2707. A_UINT32 sched_2_tac_ring_full;
  2708. /**
  2709. * Num of scheduler command post failures that includes SU/MU-MIMO/MU-OFDMA
  2710. * sequence type
  2711. */
  2712. A_UINT32 sched_cmd_post_failure;
  2713. /** Num of active tids for this TxQ at current instance */
  2714. A_UINT32 num_active_tids;
  2715. /** Num of powersave schedules */
  2716. A_UINT32 num_ps_schedules;
  2717. /** Num of scheduler commands pending for this TxQ */
  2718. A_UINT32 sched_cmds_pending;
  2719. /** Num of tidq registration for this TxQ */
  2720. A_UINT32 num_tid_register;
  2721. /** Num of tidq de-registration for this TxQ */
  2722. A_UINT32 num_tid_unregister;
  2723. /** Num of iterations msduq stats was updated */
  2724. A_UINT32 num_qstats_queried;
  2725. /** qstats query update status */
  2726. A_UINT32 qstats_update_pending;
  2727. /** Timestamp of Last query stats made */
  2728. A_UINT32 last_qstats_query_timestamp;
  2729. /** Num of sched2tqm command queue full condition */
  2730. A_UINT32 num_tqm_cmdq_full;
  2731. /** Num of scheduler trigger from DE Module */
  2732. A_UINT32 num_de_sched_algo_trigger;
  2733. /** Num of scheduler trigger from RT Module */
  2734. A_UINT32 num_rt_sched_algo_trigger;
  2735. /** Num of scheduler trigger from TQM Module */
  2736. A_UINT32 num_tqm_sched_algo_trigger;
  2737. /** Num of schedules for notify frame */
  2738. A_UINT32 notify_sched;
  2739. /** Duration based sendn termination */
  2740. A_UINT32 dur_based_sendn_term;
  2741. /** scheduled via NOTIFY2 */
  2742. A_UINT32 su_notify2_sched;
  2743. /** schedule if queued packets are greater than avg MSDUs in PPDU */
  2744. A_UINT32 su_optimal_queued_msdus_sched;
  2745. /** schedule due to timeout */
  2746. A_UINT32 su_delay_timeout_sched;
  2747. /** delay if txtime is less than 500us */
  2748. A_UINT32 su_min_txtime_sched_delay;
  2749. /** scheduled via no delay */
  2750. A_UINT32 su_no_delay;
  2751. /** Num of supercycles for this TxQ */
  2752. A_UINT32 num_supercycles;
  2753. /** Num of subcycles with sort for this TxQ */
  2754. A_UINT32 num_subcycles_with_sort;
  2755. /** Num of subcycles without sort for this Txq */
  2756. A_UINT32 num_subcycles_no_sort;
  2757. } htt_tx_pdev_stats_sched_per_txq_tlv;
  2758. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  2759. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  2760. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  2761. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  2762. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  2763. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  2764. do { \
  2765. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  2766. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  2767. } while (0)
  2768. typedef struct {
  2769. htt_tlv_hdr_t tlv_hdr;
  2770. /**
  2771. * BIT [ 7 : 0] :- mac_id
  2772. * BIT [31 : 8] :- reserved
  2773. */
  2774. A_UINT32 mac_id__word;
  2775. /** Current timestamp */
  2776. A_UINT32 current_timestamp;
  2777. } htt_stats_tx_sched_cmn_tlv;
  2778. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  2779. * TLV_TAGS:
  2780. * - HTT_STATS_TX_SCHED_CMN_TAG
  2781. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  2782. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  2783. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  2784. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  2785. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  2786. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  2787. */
  2788. /* NOTE:
  2789. * This structure is for documentation, and cannot be safely used directly.
  2790. * Instead, use the constituent TLV structures to fill/parse.
  2791. */
  2792. typedef struct {
  2793. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  2794. struct _txq_tx_sched_stats {
  2795. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  2796. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  2797. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  2798. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  2799. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  2800. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  2801. } txq[1];
  2802. } htt_stats_tx_sched_t;
  2803. /* == TQM STATS == */
  2804. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 16
  2805. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  2806. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  2807. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2808. /* NOTE: Variable length TLV, use length spec to infer array size */
  2809. typedef struct {
  2810. htt_tlv_hdr_t tlv_hdr;
  2811. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  2812. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  2813. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2814. /* NOTE: Variable length TLV, use length spec to infer array size */
  2815. typedef struct {
  2816. htt_tlv_hdr_t tlv_hdr;
  2817. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  2818. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  2819. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2820. /* NOTE: Variable length TLV, use length spec to infer array size */
  2821. typedef struct {
  2822. htt_tlv_hdr_t tlv_hdr;
  2823. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  2824. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  2825. typedef struct {
  2826. htt_tlv_hdr_t tlv_hdr;
  2827. A_UINT32 msdu_count;
  2828. A_UINT32 mpdu_count;
  2829. A_UINT32 remove_msdu;
  2830. A_UINT32 remove_mpdu;
  2831. A_UINT32 remove_msdu_ttl;
  2832. A_UINT32 send_bar;
  2833. A_UINT32 bar_sync;
  2834. A_UINT32 notify_mpdu;
  2835. A_UINT32 sync_cmd;
  2836. A_UINT32 write_cmd;
  2837. A_UINT32 hwsch_trigger;
  2838. A_UINT32 ack_tlv_proc;
  2839. A_UINT32 gen_mpdu_cmd;
  2840. A_UINT32 gen_list_cmd;
  2841. A_UINT32 remove_mpdu_cmd;
  2842. A_UINT32 remove_mpdu_tried_cmd;
  2843. A_UINT32 mpdu_queue_stats_cmd;
  2844. A_UINT32 mpdu_head_info_cmd;
  2845. A_UINT32 msdu_flow_stats_cmd;
  2846. A_UINT32 remove_msdu_cmd;
  2847. A_UINT32 remove_msdu_ttl_cmd;
  2848. A_UINT32 flush_cache_cmd;
  2849. A_UINT32 update_mpduq_cmd;
  2850. A_UINT32 enqueue;
  2851. A_UINT32 enqueue_notify;
  2852. A_UINT32 notify_mpdu_at_head;
  2853. A_UINT32 notify_mpdu_state_valid;
  2854. /*
  2855. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  2856. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  2857. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  2858. * for non-UDP MSDUs.
  2859. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  2860. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  2861. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  2862. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  2863. *
  2864. * Notify signifies that we trigger the scheduler.
  2865. */
  2866. A_UINT32 sched_udp_notify1;
  2867. A_UINT32 sched_udp_notify2;
  2868. A_UINT32 sched_nonudp_notify1;
  2869. A_UINT32 sched_nonudp_notify2;
  2870. } htt_tx_tqm_pdev_stats_tlv_v;
  2871. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  2872. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  2873. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  2874. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  2875. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  2876. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  2877. do { \
  2878. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  2879. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  2880. } while (0)
  2881. typedef struct {
  2882. htt_tlv_hdr_t tlv_hdr;
  2883. /**
  2884. * BIT [ 7 : 0] :- mac_id
  2885. * BIT [31 : 8] :- reserved
  2886. */
  2887. A_UINT32 mac_id__word;
  2888. A_UINT32 max_cmdq_id;
  2889. A_UINT32 list_mpdu_cnt_hist_intvl;
  2890. /* Global stats */
  2891. A_UINT32 add_msdu;
  2892. A_UINT32 q_empty;
  2893. A_UINT32 q_not_empty;
  2894. A_UINT32 drop_notification;
  2895. A_UINT32 desc_threshold;
  2896. A_UINT32 hwsch_tqm_invalid_status;
  2897. A_UINT32 missed_tqm_gen_mpdus;
  2898. A_UINT32 tqm_active_tids;
  2899. A_UINT32 tqm_inactive_tids;
  2900. A_UINT32 tqm_active_msduq_flows;
  2901. } htt_tx_tqm_cmn_stats_tlv;
  2902. typedef struct {
  2903. htt_tlv_hdr_t tlv_hdr;
  2904. /* Error stats */
  2905. A_UINT32 q_empty_failure;
  2906. A_UINT32 q_not_empty_failure;
  2907. A_UINT32 add_msdu_failure;
  2908. /* TQM reset debug stats */
  2909. A_UINT32 tqm_cache_ctl_err;
  2910. A_UINT32 tqm_soft_reset;
  2911. A_UINT32 tqm_reset_total_num_in_use_link_descs;
  2912. A_UINT32 tqm_reset_worst_case_num_lost_link_descs;
  2913. A_UINT32 tqm_reset_worst_case_num_lost_host_tx_bufs_count;
  2914. A_UINT32 tqm_reset_num_in_use_link_descs_internal_tqm;
  2915. A_UINT32 tqm_reset_num_in_use_link_descs_wbm_idle_link_ring;
  2916. A_UINT32 tqm_reset_time_to_tqm_hang_delta_ms;
  2917. A_UINT32 tqm_reset_recovery_time_ms;
  2918. A_UINT32 tqm_reset_num_peers_hdl;
  2919. A_UINT32 tqm_reset_cumm_dirty_hw_mpduq_proc_cnt;
  2920. A_UINT32 tqm_reset_cumm_dirty_hw_msduq_proc;
  2921. A_UINT32 tqm_reset_flush_cache_cmd_su_cnt;
  2922. A_UINT32 tqm_reset_flush_cache_cmd_other_cnt;
  2923. A_UINT32 tqm_reset_flush_cache_cmd_trig_type;
  2924. A_UINT32 tqm_reset_flush_cache_cmd_trig_cfg;
  2925. A_UINT32 tqm_reset_flush_cache_cmd_skip_cmd_status_null;
  2926. } htt_tx_tqm_error_stats_tlv;
  2927. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  2928. * TLV_TAGS:
  2929. * - HTT_STATS_TX_TQM_CMN_TAG
  2930. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  2931. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  2932. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  2933. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  2934. * - HTT_STATS_TX_TQM_PDEV_TAG
  2935. */
  2936. /* NOTE:
  2937. * This structure is for documentation, and cannot be safely used directly.
  2938. * Instead, use the constituent TLV structures to fill/parse.
  2939. */
  2940. typedef struct {
  2941. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  2942. htt_tx_tqm_error_stats_tlv err_tlv;
  2943. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  2944. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  2945. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  2946. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  2947. } htt_tx_tqm_pdev_stats_t;
  2948. /* == TQM CMDQ stats == */
  2949. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  2950. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  2951. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  2952. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  2953. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  2954. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  2955. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  2956. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  2957. do { \
  2958. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  2959. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  2960. } while (0)
  2961. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  2962. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  2963. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  2964. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  2965. do { \
  2966. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  2967. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  2968. } while (0)
  2969. typedef struct {
  2970. htt_tlv_hdr_t tlv_hdr;
  2971. /*
  2972. * BIT [ 7 : 0] :- mac_id
  2973. * BIT [15 : 8] :- cmdq_id
  2974. * BIT [31 : 16] :- reserved
  2975. */
  2976. A_UINT32 mac_id__cmdq_id__word;
  2977. A_UINT32 sync_cmd;
  2978. A_UINT32 write_cmd;
  2979. A_UINT32 gen_mpdu_cmd;
  2980. A_UINT32 mpdu_queue_stats_cmd;
  2981. A_UINT32 mpdu_head_info_cmd;
  2982. A_UINT32 msdu_flow_stats_cmd;
  2983. A_UINT32 remove_mpdu_cmd;
  2984. A_UINT32 remove_msdu_cmd;
  2985. A_UINT32 flush_cache_cmd;
  2986. A_UINT32 update_mpduq_cmd;
  2987. A_UINT32 update_msduq_cmd;
  2988. } htt_tx_tqm_cmdq_status_tlv;
  2989. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  2990. * TLV_TAGS:
  2991. * - HTT_STATS_STRING_TAG
  2992. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  2993. */
  2994. /* NOTE:
  2995. * This structure is for documentation, and cannot be safely used directly.
  2996. * Instead, use the constituent TLV structures to fill/parse.
  2997. */
  2998. typedef struct {
  2999. struct _cmdq_stats {
  3000. htt_stats_string_tlv cmdq_str_tlv;
  3001. htt_tx_tqm_cmdq_status_tlv status_tlv;
  3002. } q[1];
  3003. } htt_tx_tqm_cmdq_stats_t;
  3004. /* == TX-DE STATS == */
  3005. /* Structures for tx de stats */
  3006. typedef struct {
  3007. htt_tlv_hdr_t tlv_hdr;
  3008. A_UINT32 m1_packets;
  3009. A_UINT32 m2_packets;
  3010. A_UINT32 m3_packets;
  3011. A_UINT32 m4_packets;
  3012. A_UINT32 g1_packets;
  3013. A_UINT32 g2_packets;
  3014. A_UINT32 rc4_packets;
  3015. A_UINT32 eap_packets;
  3016. A_UINT32 eapol_start_packets;
  3017. A_UINT32 eapol_logoff_packets;
  3018. A_UINT32 eapol_encap_asf_packets;
  3019. } htt_tx_de_eapol_packets_stats_tlv;
  3020. typedef struct {
  3021. htt_tlv_hdr_t tlv_hdr;
  3022. A_UINT32 ap_bss_peer_not_found;
  3023. A_UINT32 ap_bcast_mcast_no_peer;
  3024. A_UINT32 sta_delete_in_progress;
  3025. A_UINT32 ibss_no_bss_peer;
  3026. A_UINT32 invaild_vdev_type;
  3027. A_UINT32 invalid_ast_peer_entry;
  3028. A_UINT32 peer_entry_invalid;
  3029. A_UINT32 ethertype_not_ip;
  3030. A_UINT32 eapol_lookup_failed;
  3031. A_UINT32 qpeer_not_allow_data;
  3032. A_UINT32 fse_tid_override;
  3033. A_UINT32 ipv6_jumbogram_zero_length;
  3034. A_UINT32 qos_to_non_qos_in_prog;
  3035. A_UINT32 ap_bcast_mcast_eapol;
  3036. A_UINT32 unicast_on_ap_bss_peer;
  3037. A_UINT32 ap_vdev_invalid;
  3038. A_UINT32 incomplete_llc;
  3039. A_UINT32 eapol_duplicate_m3;
  3040. A_UINT32 eapol_duplicate_m4;
  3041. } htt_tx_de_classify_failed_stats_tlv;
  3042. typedef struct {
  3043. htt_tlv_hdr_t tlv_hdr;
  3044. A_UINT32 arp_packets;
  3045. A_UINT32 igmp_packets;
  3046. A_UINT32 dhcp_packets;
  3047. A_UINT32 host_inspected;
  3048. A_UINT32 htt_included;
  3049. A_UINT32 htt_valid_mcs;
  3050. A_UINT32 htt_valid_nss;
  3051. A_UINT32 htt_valid_preamble_type;
  3052. A_UINT32 htt_valid_chainmask;
  3053. A_UINT32 htt_valid_guard_interval;
  3054. A_UINT32 htt_valid_retries;
  3055. A_UINT32 htt_valid_bw_info;
  3056. A_UINT32 htt_valid_power;
  3057. A_UINT32 htt_valid_key_flags;
  3058. A_UINT32 htt_valid_no_encryption;
  3059. A_UINT32 fse_entry_count;
  3060. A_UINT32 fse_priority_be;
  3061. A_UINT32 fse_priority_high;
  3062. A_UINT32 fse_priority_low;
  3063. A_UINT32 fse_traffic_ptrn_be;
  3064. A_UINT32 fse_traffic_ptrn_over_sub;
  3065. A_UINT32 fse_traffic_ptrn_bursty;
  3066. A_UINT32 fse_traffic_ptrn_interactive;
  3067. A_UINT32 fse_traffic_ptrn_periodic;
  3068. A_UINT32 fse_hwqueue_alloc;
  3069. A_UINT32 fse_hwqueue_created;
  3070. A_UINT32 fse_hwqueue_send_to_host;
  3071. A_UINT32 mcast_entry;
  3072. A_UINT32 bcast_entry;
  3073. A_UINT32 htt_update_peer_cache;
  3074. A_UINT32 htt_learning_frame;
  3075. A_UINT32 fse_invalid_peer;
  3076. /**
  3077. * mec_notify is HTT TX WBM multicast echo check notification
  3078. * from firmware to host. FW sends SA addresses to host for all
  3079. * multicast/broadcast packets received on STA side.
  3080. */
  3081. A_UINT32 mec_notify;
  3082. } htt_tx_de_classify_stats_tlv;
  3083. typedef struct {
  3084. htt_tlv_hdr_t tlv_hdr;
  3085. A_UINT32 eok;
  3086. A_UINT32 classify_done;
  3087. A_UINT32 lookup_failed;
  3088. A_UINT32 send_host_dhcp;
  3089. A_UINT32 send_host_mcast;
  3090. A_UINT32 send_host_unknown_dest;
  3091. A_UINT32 send_host;
  3092. A_UINT32 status_invalid;
  3093. } htt_tx_de_classify_status_stats_tlv;
  3094. typedef struct {
  3095. htt_tlv_hdr_t tlv_hdr;
  3096. A_UINT32 enqueued_pkts;
  3097. A_UINT32 to_tqm;
  3098. A_UINT32 to_tqm_bypass;
  3099. } htt_tx_de_enqueue_packets_stats_tlv;
  3100. typedef struct {
  3101. htt_tlv_hdr_t tlv_hdr;
  3102. A_UINT32 discarded_pkts;
  3103. A_UINT32 local_frames;
  3104. A_UINT32 is_ext_msdu;
  3105. } htt_tx_de_enqueue_discard_stats_tlv;
  3106. typedef struct {
  3107. htt_tlv_hdr_t tlv_hdr;
  3108. A_UINT32 tcl_dummy_frame;
  3109. A_UINT32 tqm_dummy_frame;
  3110. A_UINT32 tqm_notify_frame;
  3111. A_UINT32 fw2wbm_enq;
  3112. A_UINT32 tqm_bypass_frame;
  3113. } htt_tx_de_compl_stats_tlv;
  3114. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  3115. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  3116. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  3117. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  3118. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  3119. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  3120. do { \
  3121. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  3122. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  3123. } while (0)
  3124. /*
  3125. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  3126. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  3127. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  3128. * 200us & again request for it. This is a histogram of time we wait, with
  3129. * bin of 200ms & there are 10 bin (2 seconds max)
  3130. * They are defined by the following macros in FW
  3131. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  3132. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  3133. * ENTRIES_PER_BIN_COUNT)
  3134. */
  3135. typedef struct {
  3136. htt_tlv_hdr_t tlv_hdr;
  3137. A_UINT32 fw2wbm_ring_full_hist[1];
  3138. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  3139. typedef struct {
  3140. htt_tlv_hdr_t tlv_hdr;
  3141. /**
  3142. * BIT [ 7 : 0] :- mac_id
  3143. * BIT [31 : 8] :- reserved
  3144. */
  3145. A_UINT32 mac_id__word;
  3146. /* Global Stats */
  3147. A_UINT32 tcl2fw_entry_count;
  3148. A_UINT32 not_to_fw;
  3149. A_UINT32 invalid_pdev_vdev_peer;
  3150. A_UINT32 tcl_res_invalid_addrx;
  3151. A_UINT32 wbm2fw_entry_count;
  3152. A_UINT32 invalid_pdev;
  3153. A_UINT32 tcl_res_addrx_timeout;
  3154. A_UINT32 invalid_vdev;
  3155. A_UINT32 invalid_tcl_exp_frame_desc;
  3156. A_UINT32 vdev_id_mismatch_cnt;
  3157. } htt_tx_de_cmn_stats_tlv;
  3158. #define HTT_STATS_RX_FW_RING_SIZE_NUM_ENTRIES(dword) ((dword >> 0) & 0xffff)
  3159. #define HTT_STATS_RX_FW_RING_CURR_NUM_ENTRIES(dword) ((dword >> 16) & 0xffff)
  3160. /* Rx debug info for status rings */
  3161. typedef struct {
  3162. htt_tlv_hdr_t tlv_hdr;
  3163. /**
  3164. * BIT [15 : 0] :- max possible number of entries in respective ring
  3165. * (size of the ring in terms of entries)
  3166. * BIT [16 : 31] :- current number of entries occupied in respective ring
  3167. */
  3168. A_UINT32 entry_status_sw2rxdma;
  3169. A_UINT32 entry_status_rxdma2reo;
  3170. A_UINT32 entry_status_reo2sw1;
  3171. A_UINT32 entry_status_reo2sw4;
  3172. A_UINT32 entry_status_refillringipa;
  3173. A_UINT32 entry_status_refillringhost;
  3174. /** datarate - Moving Average of Number of Entries */
  3175. A_UINT32 datarate_refillringipa;
  3176. A_UINT32 datarate_refillringhost;
  3177. /**
  3178. * refillringhost_backpress_hist and refillringipa_backpress_hist are
  3179. * deprecated, and will be filled with 0x0 by the target.
  3180. */
  3181. A_UINT32 refillringhost_backpress_hist[3];
  3182. A_UINT32 refillringipa_backpress_hist[3];
  3183. /**
  3184. * Number of times reo2sw4(IPA_DEST_RING) ring is back-pressured
  3185. * in recent time periods
  3186. * element 0: in last 0 to 250ms
  3187. * element 1: 250ms to 500ms
  3188. * element 2: above 500ms
  3189. */
  3190. A_UINT32 reo2sw4ringipa_backpress_hist[3];
  3191. } htt_rx_fw_ring_stats_tlv_v;
  3192. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  3193. * TLV_TAGS:
  3194. * - HTT_STATS_TX_DE_CMN_TAG
  3195. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  3196. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  3197. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  3198. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  3199. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  3200. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  3201. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  3202. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  3203. */
  3204. /* NOTE:
  3205. * This structure is for documentation, and cannot be safely used directly.
  3206. * Instead, use the constituent TLV structures to fill/parse.
  3207. */
  3208. typedef struct {
  3209. htt_tx_de_cmn_stats_tlv cmn_tlv;
  3210. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  3211. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  3212. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  3213. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  3214. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  3215. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  3216. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  3217. htt_tx_de_compl_stats_tlv comp_status_tlv;
  3218. } htt_tx_de_stats_t;
  3219. /* == RING-IF STATS == */
  3220. /* DWORD num_elems__prefetch_tail_idx */
  3221. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  3222. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  3223. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  3224. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  3225. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  3226. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  3227. HTT_RING_IF_STATS_NUM_ELEMS_S)
  3228. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  3229. do { \
  3230. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  3231. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  3232. } while (0)
  3233. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  3234. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  3235. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  3236. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  3237. do { \
  3238. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  3239. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  3240. } while (0)
  3241. /* DWORD head_idx__tail_idx */
  3242. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  3243. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  3244. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  3245. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  3246. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  3247. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  3248. HTT_RING_IF_STATS_HEAD_IDX_S)
  3249. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  3250. do { \
  3251. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  3252. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  3253. } while (0)
  3254. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  3255. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  3256. HTT_RING_IF_STATS_TAIL_IDX_S)
  3257. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  3258. do { \
  3259. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  3260. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  3261. } while (0)
  3262. /* DWORD shadow_head_idx__shadow_tail_idx */
  3263. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  3264. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  3265. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  3266. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  3267. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  3268. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  3269. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  3270. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  3271. do { \
  3272. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  3273. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  3274. } while (0)
  3275. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  3276. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  3277. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  3278. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  3279. do { \
  3280. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  3281. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  3282. } while (0)
  3283. /* DWORD lwm_thresh__hwm_thresh */
  3284. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  3285. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  3286. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  3287. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  3288. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  3289. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  3290. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  3291. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  3292. do { \
  3293. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  3294. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  3295. } while (0)
  3296. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  3297. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  3298. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  3299. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  3300. do { \
  3301. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  3302. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  3303. } while (0)
  3304. #define HTT_STATS_LOW_WM_BINS 5
  3305. #define HTT_STATS_HIGH_WM_BINS 5
  3306. typedef struct {
  3307. /** DWORD aligned base memory address of the ring */
  3308. A_UINT32 base_addr;
  3309. /** size of each ring element */
  3310. A_UINT32 elem_size;
  3311. /**
  3312. * BIT [15 : 0] :- num_elems
  3313. * BIT [31 : 16] :- prefetch_tail_idx
  3314. */
  3315. A_UINT32 num_elems__prefetch_tail_idx;
  3316. /**
  3317. * BIT [15 : 0] :- head_idx
  3318. * BIT [31 : 16] :- tail_idx
  3319. */
  3320. A_UINT32 head_idx__tail_idx;
  3321. /**
  3322. * BIT [15 : 0] :- shadow_head_idx
  3323. * BIT [31 : 16] :- shadow_tail_idx
  3324. */
  3325. A_UINT32 shadow_head_idx__shadow_tail_idx;
  3326. A_UINT32 num_tail_incr;
  3327. /**
  3328. * BIT [15 : 0] :- lwm_thresh
  3329. * BIT [31 : 16] :- hwm_thresh
  3330. */
  3331. A_UINT32 lwm_thresh__hwm_thresh;
  3332. A_UINT32 overrun_hit_count;
  3333. A_UINT32 underrun_hit_count;
  3334. A_UINT32 prod_blockwait_count;
  3335. A_UINT32 cons_blockwait_count;
  3336. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS];
  3337. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS];
  3338. } htt_ring_if_stats_tlv;
  3339. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  3340. #define HTT_RING_IF_CMN_MAC_ID_S 0
  3341. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  3342. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  3343. HTT_RING_IF_CMN_MAC_ID_S)
  3344. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  3345. do { \
  3346. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  3347. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  3348. } while (0)
  3349. typedef struct {
  3350. htt_tlv_hdr_t tlv_hdr;
  3351. /**
  3352. * BIT [ 7 : 0] :- mac_id
  3353. * BIT [31 : 8] :- reserved
  3354. */
  3355. A_UINT32 mac_id__word;
  3356. A_UINT32 num_records;
  3357. } htt_ring_if_cmn_tlv;
  3358. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3359. * TLV_TAGS:
  3360. * - HTT_STATS_RING_IF_CMN_TAG
  3361. * - HTT_STATS_STRING_TAG
  3362. * - HTT_STATS_RING_IF_TAG
  3363. */
  3364. /* NOTE:
  3365. * This structure is for documentation, and cannot be safely used directly.
  3366. * Instead, use the constituent TLV structures to fill/parse.
  3367. */
  3368. typedef struct {
  3369. htt_ring_if_cmn_tlv cmn_tlv;
  3370. /** Variable based on the Number of records. */
  3371. struct _ring_if {
  3372. htt_stats_string_tlv ring_str_tlv;
  3373. htt_ring_if_stats_tlv ring_tlv;
  3374. } r[1];
  3375. } htt_ring_if_stats_t;
  3376. /* == SFM STATS == */
  3377. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3378. /* NOTE: Variable length TLV, use length spec to infer array size */
  3379. typedef struct {
  3380. htt_tlv_hdr_t tlv_hdr;
  3381. /** Number of DWORDS used per user and per client */
  3382. A_UINT32 dwords_used_by_user_n[1];
  3383. } htt_sfm_client_user_tlv_v;
  3384. typedef struct {
  3385. htt_tlv_hdr_t tlv_hdr;
  3386. /** Client ID */
  3387. A_UINT32 client_id;
  3388. /** Minimum number of buffers */
  3389. A_UINT32 buf_min;
  3390. /** Maximum number of buffers */
  3391. A_UINT32 buf_max;
  3392. /** Number of Busy buffers */
  3393. A_UINT32 buf_busy;
  3394. /** Number of Allocated buffers */
  3395. A_UINT32 buf_alloc;
  3396. /** Number of Available/Usable buffers */
  3397. A_UINT32 buf_avail;
  3398. /** Number of users */
  3399. A_UINT32 num_users;
  3400. } htt_sfm_client_tlv;
  3401. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  3402. #define HTT_SFM_CMN_MAC_ID_S 0
  3403. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  3404. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  3405. HTT_SFM_CMN_MAC_ID_S)
  3406. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  3407. do { \
  3408. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  3409. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  3410. } while (0)
  3411. typedef struct {
  3412. htt_tlv_hdr_t tlv_hdr;
  3413. /**
  3414. * BIT [ 7 : 0] :- mac_id
  3415. * BIT [31 : 8] :- reserved
  3416. */
  3417. A_UINT32 mac_id__word;
  3418. /**
  3419. * Indicates the total number of 128 byte buffers in the CMEM
  3420. * that are available for buffer sharing
  3421. */
  3422. A_UINT32 buf_total;
  3423. /**
  3424. * Indicates for certain client or all the clients there is no
  3425. * dword saved in SFM, refer to SFM_R1_MEM_EMPTY
  3426. */
  3427. A_UINT32 mem_empty;
  3428. /** DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  3429. A_UINT32 deallocate_bufs;
  3430. /** Number of Records */
  3431. A_UINT32 num_records;
  3432. } htt_sfm_cmn_tlv;
  3433. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3434. * TLV_TAGS:
  3435. * - HTT_STATS_SFM_CMN_TAG
  3436. * - HTT_STATS_STRING_TAG
  3437. * - HTT_STATS_SFM_CLIENT_TAG
  3438. * - HTT_STATS_SFM_CLIENT_USER_TAG
  3439. */
  3440. /* NOTE:
  3441. * This structure is for documentation, and cannot be safely used directly.
  3442. * Instead, use the constituent TLV structures to fill/parse.
  3443. */
  3444. typedef struct {
  3445. htt_sfm_cmn_tlv cmn_tlv;
  3446. /** Variable based on the Number of records. */
  3447. struct _sfm_client {
  3448. htt_stats_string_tlv client_str_tlv;
  3449. htt_sfm_client_tlv client_tlv;
  3450. htt_sfm_client_user_tlv_v user_tlv;
  3451. } r[1];
  3452. } htt_sfm_stats_t;
  3453. /* == SRNG STATS == */
  3454. /* DWORD mac_id__ring_id__arena__ep */
  3455. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  3456. #define HTT_SRING_STATS_MAC_ID_S 0
  3457. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  3458. #define HTT_SRING_STATS_RING_ID_S 8
  3459. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  3460. #define HTT_SRING_STATS_ARENA_S 16
  3461. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  3462. #define HTT_SRING_STATS_EP_TYPE_S 24
  3463. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  3464. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  3465. HTT_SRING_STATS_MAC_ID_S)
  3466. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  3467. do { \
  3468. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  3469. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  3470. } while (0)
  3471. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  3472. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  3473. HTT_SRING_STATS_RING_ID_S)
  3474. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  3475. do { \
  3476. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  3477. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  3478. } while (0)
  3479. #define HTT_SRING_STATS_ARENA_GET(_var) \
  3480. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  3481. HTT_SRING_STATS_ARENA_S)
  3482. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  3483. do { \
  3484. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  3485. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  3486. } while (0)
  3487. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  3488. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  3489. HTT_SRING_STATS_EP_TYPE_S)
  3490. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  3491. do { \
  3492. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  3493. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  3494. } while (0)
  3495. /* DWORD num_avail_words__num_valid_words */
  3496. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  3497. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  3498. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  3499. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  3500. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  3501. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  3502. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  3503. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  3504. do { \
  3505. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  3506. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  3507. } while (0)
  3508. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  3509. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  3510. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  3511. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  3512. do { \
  3513. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  3514. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  3515. } while (0)
  3516. /* DWORD head_ptr__tail_ptr */
  3517. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  3518. #define HTT_SRING_STATS_HEAD_PTR_S 0
  3519. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  3520. #define HTT_SRING_STATS_TAIL_PTR_S 16
  3521. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  3522. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  3523. HTT_SRING_STATS_HEAD_PTR_S)
  3524. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  3525. do { \
  3526. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  3527. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  3528. } while (0)
  3529. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  3530. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  3531. HTT_SRING_STATS_TAIL_PTR_S)
  3532. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  3533. do { \
  3534. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  3535. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  3536. } while (0)
  3537. /* DWORD consumer_empty__producer_full */
  3538. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  3539. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  3540. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  3541. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  3542. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  3543. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  3544. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  3545. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  3546. do { \
  3547. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  3548. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  3549. } while (0)
  3550. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  3551. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  3552. HTT_SRING_STATS_PRODUCER_FULL_S)
  3553. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  3554. do { \
  3555. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  3556. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  3557. } while (0)
  3558. /* DWORD prefetch_count__internal_tail_ptr */
  3559. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  3560. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  3561. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  3562. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  3563. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  3564. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  3565. HTT_SRING_STATS_PREFETCH_COUNT_S)
  3566. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  3567. do { \
  3568. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  3569. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  3570. } while (0)
  3571. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  3572. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  3573. HTT_SRING_STATS_INTERNAL_TP_S)
  3574. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  3575. do { \
  3576. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  3577. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  3578. } while (0)
  3579. typedef struct {
  3580. htt_tlv_hdr_t tlv_hdr;
  3581. /**
  3582. * BIT [ 7 : 0] :- mac_id
  3583. * BIT [15 : 8] :- ring_id
  3584. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  3585. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  3586. * BIT [31 : 25] :- reserved
  3587. */
  3588. A_UINT32 mac_id__ring_id__arena__ep;
  3589. /** DWORD aligned base memory address of the ring */
  3590. A_UINT32 base_addr_lsb;
  3591. A_UINT32 base_addr_msb;
  3592. /** size of ring */
  3593. A_UINT32 ring_size;
  3594. /** size of each ring element */
  3595. A_UINT32 elem_size;
  3596. /** Ring status
  3597. *
  3598. * BIT [15 : 0] :- num_avail_words
  3599. * BIT [31 : 16] :- num_valid_words
  3600. */
  3601. A_UINT32 num_avail_words__num_valid_words;
  3602. /** Index of head and tail
  3603. * BIT [15 : 0] :- head_ptr
  3604. * BIT [31 : 16] :- tail_ptr
  3605. */
  3606. A_UINT32 head_ptr__tail_ptr;
  3607. /** Empty or full counter of rings
  3608. * BIT [15 : 0] :- consumer_empty
  3609. * BIT [31 : 16] :- producer_full
  3610. */
  3611. A_UINT32 consumer_empty__producer_full;
  3612. /** Prefetch status of consumer ring
  3613. * BIT [15 : 0] :- prefetch_count
  3614. * BIT [31 : 16] :- internal_tail_ptr
  3615. */
  3616. A_UINT32 prefetch_count__internal_tail_ptr;
  3617. } htt_sring_stats_tlv;
  3618. typedef struct {
  3619. htt_tlv_hdr_t tlv_hdr;
  3620. A_UINT32 num_records;
  3621. } htt_sring_cmn_tlv;
  3622. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  3623. * TLV_TAGS:
  3624. * - HTT_STATS_SRING_CMN_TAG
  3625. * - HTT_STATS_STRING_TAG
  3626. * - HTT_STATS_SRING_STATS_TAG
  3627. */
  3628. /* NOTE:
  3629. * This structure is for documentation, and cannot be safely used directly.
  3630. * Instead, use the constituent TLV structures to fill/parse.
  3631. */
  3632. typedef struct {
  3633. htt_sring_cmn_tlv cmn_tlv;
  3634. /** Variable based on the Number of records */
  3635. struct _sring_stats {
  3636. htt_stats_string_tlv sring_str_tlv;
  3637. htt_sring_stats_tlv sring_stats_tlv;
  3638. } r[1];
  3639. } htt_sring_stats_t;
  3640. /* == PDEV TX RATE CTRL STATS == */
  3641. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  3642. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  3643. #define HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  3644. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  3645. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  3646. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  3647. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  3648. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  3649. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  3650. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  3651. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  3652. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  3653. #define HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES 6
  3654. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  3655. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  3656. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  3657. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  3658. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  3659. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  3660. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  3661. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  3662. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  3663. do { \
  3664. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  3665. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  3666. } while (0)
  3667. #define HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS \
  3668. (HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + \
  3669. HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + \
  3670. HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS)
  3671. #define HTT_TX_PDEV_STATS_NUM_PER_COUNTERS 101
  3672. /*
  3673. * Introduce new TX counters to support 320MHz support and punctured modes
  3674. */
  3675. typedef enum {
  3676. HTT_TX_PDEV_STATS_PUNCTURED_NONE = 0,
  3677. HTT_TX_PDEV_STATS_PUNCTURED_20 = 1,
  3678. HTT_TX_PDEV_STATS_PUNCTURED_40 = 2,
  3679. HTT_TX_PDEV_STATS_PUNCTURED_80 = 3,
  3680. HTT_TX_PDEV_STATS_PUNCTURED_120 = 4,
  3681. HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  3682. } HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  3683. #define HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  3684. /* 11be related updates */
  3685. #define HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0...13,-2,-1 */
  3686. #define HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  3687. typedef struct {
  3688. htt_tlv_hdr_t tlv_hdr;
  3689. /**
  3690. * BIT [ 7 : 0] :- mac_id
  3691. * BIT [31 : 8] :- reserved
  3692. */
  3693. A_UINT32 mac_id__word;
  3694. /** Number of tx ldpc packets */
  3695. A_UINT32 tx_ldpc;
  3696. /** Number of tx rts packets */
  3697. A_UINT32 rts_cnt;
  3698. /** RSSI value of last ack packet (units = dB above noise floor) */
  3699. A_UINT32 ack_rssi;
  3700. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3701. /** tx_xx_mcs: currently unused */
  3702. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3703. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3704. /* element 0,1, ...7 -> NSS 1,2, ...8 */
  3705. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3706. /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  3707. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3708. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3709. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  3710. /**
  3711. * Counters to track number of tx packets in each GI
  3712. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  3713. */
  3714. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3715. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  3716. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  3717. /** Number of CTS-acknowledged RTS packets */
  3718. A_UINT32 rts_success;
  3719. /**
  3720. * Counters for legacy 11a and 11b transmissions.
  3721. *
  3722. * The index corresponds to:
  3723. *
  3724. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  3725. *
  3726. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  3727. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  3728. */
  3729. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  3730. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  3731. /** 11AC VHT DL MU MIMO LDPC count */
  3732. A_UINT32 ac_mu_mimo_tx_ldpc;
  3733. /** 11AX HE DL MU MIMO LDPC count */
  3734. A_UINT32 ax_mu_mimo_tx_ldpc;
  3735. /** 11AX HE DL MU OFDMA LDPC count */
  3736. A_UINT32 ofdma_tx_ldpc;
  3737. /**
  3738. * Counters for 11ax HE LTF selection during TX.
  3739. *
  3740. * The index corresponds to:
  3741. *
  3742. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  3743. */
  3744. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  3745. /** 11AC VHT DL MU MIMO TX MCS stats */
  3746. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3747. /** 11AX HE DL MU MIMO TX MCS stats */
  3748. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3749. /** 11AX HE DL MU OFDMA TX MCS stats */
  3750. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3751. /** 11AC VHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  3752. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3753. /** 11AX HE DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  3754. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3755. /** 11AX HE DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  3756. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3757. /** 11AC VHT DL MU MIMO TX BW stats */
  3758. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3759. /** 11AX HE DL MU MIMO TX BW stats */
  3760. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3761. /** 11AX HE DL MU OFDMA TX BW stats */
  3762. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3763. /** 11AC VHT DL MU MIMO TX guard interval stats */
  3764. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3765. /** 11AX HE DL MU MIMO TX guard interval stats */
  3766. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3767. /** 11AX HE DL MU OFDMA TX guard interval stats */
  3768. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3769. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  3770. A_UINT32 tx_11ax_su_ext;
  3771. /* Stats for MCS 12/13 */
  3772. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3773. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3774. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3775. /** 11AX VHT DL MU MIMO extended TX MCS stats for MCS 12/13 */
  3776. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3777. /** 11AX VHT DL MU OFDMA extended TX MCS stats for MCS 12/13 */
  3778. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3779. /** 11AX VHT DL MU MIMO extended TX guard interval stats for MCS 12/13 */
  3780. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3781. /** 11AX VHT DL MU OFDMA extended TX guard interval stats for MCS 12/13 */
  3782. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3783. /* Stats for MCS 14/15 */
  3784. A_UINT32 tx_mcs_ext_2[HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  3785. A_UINT32 tx_bw_320mhz;
  3786. A_UINT32 tx_gi_ext_2[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  3787. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  3788. A_UINT32 reduced_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3789. /** 11AC VHT DL MU MIMO TX BW stats at reduced channel config */
  3790. A_UINT32 reduced_ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3791. /** 11AX HE DL MU MIMO TX BW stats at reduced channel config */
  3792. A_UINT32 reduced_ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3793. /** 11AX HE DL MU OFDMA TX BW stats at reduced channel config */
  3794. A_UINT32 reduced_ax_mu_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3795. } htt_tx_pdev_rate_stats_tlv;
  3796. typedef struct {
  3797. /* 11be mode pdev rate stats; placed in a separate TLV to adhere to size restrictions */
  3798. htt_tlv_hdr_t tlv_hdr;
  3799. /** 11BE EHT DL MU MIMO TX MCS stats */
  3800. A_UINT32 be_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  3801. /** 11BE EHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  3802. A_UINT32 be_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3803. /** 11BE EHT DL MU MIMO TX BW stats */
  3804. A_UINT32 be_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  3805. /** 11BE EHT DL MU MIMO TX guard interval stats */
  3806. A_UINT32 be_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  3807. /** 11BE DL MU MIMO LDPC count */
  3808. A_UINT32 be_mu_mimo_tx_ldpc;
  3809. } htt_tx_pdev_rate_stats_be_tlv;
  3810. typedef struct {
  3811. /*
  3812. * SAWF pdev rate stats;
  3813. * placed in a separate TLV to adhere to size restrictions
  3814. */
  3815. htt_tlv_hdr_t tlv_hdr;
  3816. /**
  3817. * Counter incremented when MCS is dropped due to the successive retries
  3818. * to a peer reaching the configured limit.
  3819. */
  3820. A_UINT32 rate_retry_mcs_drop_cnt;
  3821. /**
  3822. * histogram of MCS rate drop down, indexed by pre-drop MCS
  3823. */
  3824. A_UINT32 mcs_drop_rate[HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS];
  3825. /**
  3826. * PPDU PER histogram - each PPDU has its PER computed,
  3827. * and the bin corresponding to that PER percentage is incremented.
  3828. */
  3829. A_UINT32 per_histogram_cnt[HTT_TX_PDEV_STATS_NUM_PER_COUNTERS];
  3830. /**
  3831. * When the service class contains delay bound rate parameters which
  3832. * indicate low latency and we enable latency-based RA params then
  3833. * the low_latency_rate_count will be incremented.
  3834. * This counts the number of peer-TIDs that have been categorized as
  3835. * low-latency.
  3836. */
  3837. A_UINT32 low_latency_rate_cnt;
  3838. /** Indicate how many times rate drop happened within SIFS burst */
  3839. A_UINT32 su_burst_rate_drop_cnt;
  3840. /** Indicates how many within SIFS burst failed to deliver any pkt */
  3841. A_UINT32 su_burst_rate_drop_fail_cnt;
  3842. } htt_tx_pdev_rate_stats_sawf_tlv;
  3843. typedef struct {
  3844. htt_tlv_hdr_t tlv_hdr;
  3845. /**
  3846. * BIT [ 7 : 0] :- mac_id
  3847. * BIT [31 : 8] :- reserved
  3848. */
  3849. A_UINT32 mac_id__word;
  3850. /** 11BE EHT DL MU OFDMA LDPC count */
  3851. A_UINT32 be_ofdma_tx_ldpc;
  3852. /** 11BE EHT DL MU OFDMA TX MCS stats */
  3853. A_UINT32 be_ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  3854. /**
  3855. * 11BE EHT DL MU OFDMA TX NSS stats (Indicates NSS for individual users)
  3856. */
  3857. A_UINT32 be_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3858. /** 11BE EHT DL MU OFDMA TX BW stats */
  3859. A_UINT32 be_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  3860. /** 11BE EHT DL MU OFDMA TX guard interval stats */
  3861. A_UINT32 be_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  3862. } htt_tx_pdev_rate_stats_be_ofdma_tlv;
  3863. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  3864. * TLV_TAGS:
  3865. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  3866. */
  3867. /* NOTE:
  3868. * This structure is for documentation, and cannot be safely used directly.
  3869. * Instead, use the constituent TLV structures to fill/parse.
  3870. */
  3871. typedef struct {
  3872. htt_tx_pdev_rate_stats_tlv rate_tlv;
  3873. htt_tx_pdev_rate_stats_be_tlv rate_be_tlv;
  3874. htt_tx_pdev_rate_stats_sawf_tlv rate_sawf_tlv;
  3875. } htt_tx_pdev_rate_stats_t;
  3876. /* == PDEV RX RATE CTRL STATS == */
  3877. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  3878. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  3879. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  3880. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  3881. #define HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  3882. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  3883. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  3884. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  3885. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  3886. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  3887. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  3888. #define HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS 5 /* 20, 40, 80, 160, 320Mhz */
  3889. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  3890. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  3891. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  3892. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  3893. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  3894. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  3895. #define HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0-13, -2, -1 */
  3896. #define HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  3897. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  3898. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  3899. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  3900. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  3901. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  3902. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  3903. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  3904. */
  3905. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  3906. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  3907. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  3908. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  3909. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  3910. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  3911. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  3912. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  3913. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  3914. */
  3915. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  3916. typedef enum {
  3917. HTT_RX_PDEV_STATS_BE_RU_SIZE_26,
  3918. HTT_RX_PDEV_STATS_BE_RU_SIZE_52,
  3919. HTT_RX_PDEV_STATS_BE_RU_SIZE_52_26,
  3920. HTT_RX_PDEV_STATS_BE_RU_SIZE_106,
  3921. HTT_RX_PDEV_STATS_BE_RU_SIZE_106_26,
  3922. HTT_RX_PDEV_STATS_BE_RU_SIZE_242,
  3923. HTT_RX_PDEV_STATS_BE_RU_SIZE_484,
  3924. HTT_RX_PDEV_STATS_BE_RU_SIZE_484_242,
  3925. HTT_RX_PDEV_STATS_BE_RU_SIZE_996,
  3926. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484,
  3927. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  3928. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2,
  3929. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  3930. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3,
  3931. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  3932. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x4,
  3933. HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  3934. } HTT_RX_PDEV_STATS_BE_RU_SIZE;
  3935. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  3936. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  3937. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  3938. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  3939. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  3940. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  3941. do { \
  3942. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  3943. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  3944. } while (0)
  3945. /* Introduce new RX counters to support 320MHZ support and punctured modes */
  3946. typedef enum {
  3947. HTT_RX_PDEV_STATS_PUNCTURED_NONE = 0,
  3948. HTT_RX_PDEV_STATS_PUNCTURED_20 = 1,
  3949. HTT_RX_PDEV_STATS_PUNCTURED_40 = 2,
  3950. HTT_RX_PDEV_STATS_PUNCTURED_80 = 3,
  3951. HTT_RX_PDEV_STATS_PUNCTURED_120 = 4,
  3952. HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  3953. } HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  3954. #define HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  3955. typedef struct {
  3956. htt_tlv_hdr_t tlv_hdr;
  3957. /**
  3958. * BIT [ 7 : 0] :- mac_id
  3959. * BIT [31 : 8] :- reserved
  3960. */
  3961. A_UINT32 mac_id__word;
  3962. A_UINT32 nsts;
  3963. /** Number of rx ldpc packets */
  3964. A_UINT32 rx_ldpc;
  3965. /** Number of rx rts packets */
  3966. A_UINT32 rts_cnt;
  3967. /** units = dB above noise floor */
  3968. A_UINT32 rssi_mgmt;
  3969. /** units = dB above noise floor */
  3970. A_UINT32 rssi_data;
  3971. /** units = dB above noise floor */
  3972. A_UINT32 rssi_comb;
  3973. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3974. /** element 0,1, ...7 -> NSS 1,2, ...8 */
  3975. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3976. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  3977. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3978. /** element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  3979. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  3980. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  3981. /** units = dB above noise floor */
  3982. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  3983. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  3984. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3985. /** rx Signal Strength value in dBm unit */
  3986. A_INT32 rssi_in_dbm;
  3987. A_UINT32 rx_11ax_su_ext;
  3988. A_UINT32 rx_11ac_mumimo;
  3989. A_UINT32 rx_11ax_mumimo;
  3990. A_UINT32 rx_11ax_ofdma;
  3991. A_UINT32 txbf;
  3992. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  3993. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  3994. A_UINT32 rx_active_dur_us_low;
  3995. A_UINT32 rx_active_dur_us_high;
  3996. /** number of times UL MU MIMO RX packets received */
  3997. A_UINT32 rx_11ax_ul_ofdma;
  3998. /** 11AX HE UL OFDMA RX TB PPDU MCS stats */
  3999. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4000. /** 11AX HE UL OFDMA RX TB PPDU GI stats */
  4001. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4002. /**
  4003. * 11AX HE UL OFDMA RX TB PPDU NSS stats
  4004. * (Increments the individual user NSS in the OFDMA PPDU received)
  4005. */
  4006. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4007. /** 11AX HE UL OFDMA RX TB PPDU BW stats */
  4008. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4009. /** Number of times UL OFDMA TB PPDUs received with stbc */
  4010. A_UINT32 ul_ofdma_rx_stbc;
  4011. /** Number of times UL OFDMA TB PPDUs received with ldpc */
  4012. A_UINT32 ul_ofdma_rx_ldpc;
  4013. /**
  4014. * Number of non data PPDUs received for each degree (number of users)
  4015. * in UL OFDMA
  4016. */
  4017. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4018. /**
  4019. * Number of data ppdus received for each degree (number of users)
  4020. * in UL OFDMA
  4021. */
  4022. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4023. /**
  4024. * Number of mpdus passed for each degree (number of users)
  4025. * in UL OFDMA TB PPDU
  4026. */
  4027. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4028. /**
  4029. * Number of mpdus failed for each degree (number of users)
  4030. * in UL OFDMA TB PPDU
  4031. */
  4032. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4033. A_UINT32 nss_count;
  4034. A_UINT32 pilot_count;
  4035. /** RxEVM stats in dB */
  4036. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  4037. /**
  4038. * EVM mean across pilots, computed as
  4039. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  4040. */
  4041. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4042. /** dBm units */
  4043. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4044. /** per_chain_rssi_pkt_type:
  4045. * This field shows what type of rx frame the per-chain RSSI was computed
  4046. * on, by recording the frame type and sub-type as bit-fields within this
  4047. * field:
  4048. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  4049. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  4050. * BIT [31 : 8] :- Reserved
  4051. */
  4052. A_UINT32 per_chain_rssi_pkt_type;
  4053. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4054. A_UINT32 rx_su_ndpa;
  4055. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4056. A_UINT32 rx_mu_ndpa;
  4057. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4058. A_UINT32 rx_br_poll;
  4059. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4060. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  4061. /**
  4062. * Number of non data ppdus received for each degree (number of users)
  4063. * with UL MUMIMO
  4064. */
  4065. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4066. /**
  4067. * Number of data ppdus received for each degree (number of users)
  4068. * with UL MUMIMO
  4069. */
  4070. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4071. /**
  4072. * Number of mpdus passed for each degree (number of users)
  4073. * with UL MUMIMO TB PPDU
  4074. */
  4075. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4076. /**
  4077. * Number of mpdus failed for each degree (number of users)
  4078. * with UL MUMIMO TB PPDU
  4079. */
  4080. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4081. /**
  4082. * Number of non data ppdus received for each degree (number of users)
  4083. * in UL OFDMA
  4084. */
  4085. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4086. /**
  4087. * Number of data ppdus received for each degree (number of users)
  4088. *in UL OFDMA
  4089. */
  4090. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4091. /*
  4092. * NOTE - this TLV is already large enough that it causes the HTT message
  4093. * carrying it to be nearly at the message size limit that applies to
  4094. * many targets/hosts.
  4095. * No further fields should be added to this TLV without very careful
  4096. * review to ensure the size increase is acceptable.
  4097. */
  4098. } htt_rx_pdev_rate_stats_tlv;
  4099. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  4100. * TLV_TAGS:
  4101. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  4102. */
  4103. /* NOTE:
  4104. * This structure is for documentation, and cannot be safely used directly.
  4105. * Instead, use the constituent TLV structures to fill/parse.
  4106. */
  4107. typedef struct {
  4108. htt_rx_pdev_rate_stats_tlv rate_tlv;
  4109. } htt_rx_pdev_rate_stats_t;
  4110. typedef struct {
  4111. htt_tlv_hdr_t tlv_hdr;
  4112. /** units = dB above noise floor */
  4113. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4114. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4115. /** rx mcast signal strength value in dBm unit */
  4116. A_INT32 rssi_mcast_in_dbm;
  4117. /** rx mgmt packet signal Strength value in dBm unit */
  4118. A_INT32 rssi_mgmt_in_dbm;
  4119. /*
  4120. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  4121. * due to message size limitations.
  4122. */
  4123. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4124. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4125. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4126. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4127. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4128. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4129. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4130. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4131. /* MCS 14,15 */
  4132. A_UINT32 rx_mcs_ext_2[HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4133. A_UINT32 rx_bw_ext[HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS];
  4134. A_UINT32 rx_gi_ext_2[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4135. A_UINT32 rx_su_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4136. A_UINT32 reduced_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4137. } htt_rx_pdev_rate_ext_stats_tlv;
  4138. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  4139. * TLV_TAGS:
  4140. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  4141. */
  4142. /* NOTE:
  4143. * This structure is for documentation, and cannot be safely used directly.
  4144. * Instead, use the constituent TLV structures to fill/parse.
  4145. */
  4146. typedef struct {
  4147. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  4148. } htt_rx_pdev_rate_ext_stats_t;
  4149. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  4150. #define HTT_STATS_CMN_MAC_ID_S 0
  4151. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  4152. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  4153. HTT_STATS_CMN_MAC_ID_S)
  4154. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  4155. do { \
  4156. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  4157. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  4158. } while (0)
  4159. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  4160. typedef struct {
  4161. htt_tlv_hdr_t tlv_hdr;
  4162. /**
  4163. * BIT [ 7 : 0] :- mac_id
  4164. * BIT [31 : 8] :- reserved
  4165. */
  4166. A_UINT32 mac_id__word;
  4167. A_UINT32 rx_11ax_ul_ofdma;
  4168. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4169. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4170. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4171. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4172. A_UINT32 ul_ofdma_rx_stbc;
  4173. A_UINT32 ul_ofdma_rx_ldpc;
  4174. /*
  4175. * These are arrays to hold the number of PPDUs that we received per RU.
  4176. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4177. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4178. */
  4179. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4180. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4181. /*
  4182. * These arrays hold Target RSSI (rx power the AP wants),
  4183. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4184. * which can be identified by AIDs, during trigger based RX.
  4185. * Array acts a circular buffer and holds values for last 5 STAs
  4186. * in the same order as RX.
  4187. */
  4188. /**
  4189. * STA AID array for identifying which STA the
  4190. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4191. */
  4192. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4193. /**
  4194. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4195. */
  4196. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4197. /**
  4198. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4199. */
  4200. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4201. /**
  4202. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4203. */
  4204. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4205. A_UINT32 reduced_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4206. } htt_rx_pdev_ul_trigger_stats_tlv;
  4207. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4208. * TLV_TAGS:
  4209. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  4210. * NOTE:
  4211. * This structure is for documentation, and cannot be safely used directly.
  4212. * Instead, use the constituent TLV structures to fill/parse.
  4213. */
  4214. typedef struct {
  4215. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  4216. } htt_rx_pdev_ul_trigger_stats_t;
  4217. typedef struct {
  4218. htt_tlv_hdr_t tlv_hdr;
  4219. /**
  4220. * BIT [ 7 : 0] :- mac_id
  4221. * BIT [31 : 8] :- reserved
  4222. */
  4223. A_UINT32 mac_id__word;
  4224. A_UINT32 rx_11be_ul_ofdma;
  4225. A_UINT32 be_ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4226. A_UINT32 be_ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4227. A_UINT32 be_ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4228. A_UINT32 be_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4229. A_UINT32 be_ul_ofdma_rx_stbc;
  4230. A_UINT32 be_ul_ofdma_rx_ldpc;
  4231. /*
  4232. * These are arrays to hold the number of PPDUs that we received per RU.
  4233. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4234. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4235. */
  4236. /** PPDU level */
  4237. A_UINT32 be_rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4238. /** PPDU level */
  4239. A_UINT32 be_rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4240. /*
  4241. * These arrays hold Target RSSI (rx power the AP wants),
  4242. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4243. * which can be identified by AIDs, during trigger based RX.
  4244. * Array acts a circular buffer and holds values for last 5 STAs
  4245. * in the same order as RX.
  4246. */
  4247. /**
  4248. * STA AID array for identifying which STA the
  4249. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4250. */
  4251. A_UINT32 be_uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4252. /**
  4253. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4254. */
  4255. A_INT32 be_uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4256. /**
  4257. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4258. */
  4259. A_INT32 be_uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4260. /**
  4261. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4262. */
  4263. A_UINT32 be_uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4264. } htt_rx_pdev_be_ul_trigger_stats_tlv;
  4265. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4266. * TLV_TAGS:
  4267. * - HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG
  4268. * NOTE:
  4269. * This structure is for documentation, and cannot be safely used directly.
  4270. * Instead, use the constituent TLV structures to fill/parse.
  4271. */
  4272. typedef struct {
  4273. htt_rx_pdev_be_ul_trigger_stats_tlv ul_trigger_tlv;
  4274. } htt_rx_pdev_be_ul_trigger_stats_t;
  4275. typedef struct {
  4276. htt_tlv_hdr_t tlv_hdr;
  4277. A_UINT32 user_index;
  4278. /** PPDU level */
  4279. A_UINT32 rx_ulofdma_non_data_ppdu;
  4280. /** PPDU level */
  4281. A_UINT32 rx_ulofdma_data_ppdu;
  4282. /** MPDU level */
  4283. A_UINT32 rx_ulofdma_mpdu_ok;
  4284. /** MPDU level */
  4285. A_UINT32 rx_ulofdma_mpdu_fail;
  4286. A_UINT32 rx_ulofdma_non_data_nusers;
  4287. A_UINT32 rx_ulofdma_data_nusers;
  4288. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  4289. typedef struct {
  4290. htt_tlv_hdr_t tlv_hdr;
  4291. A_UINT32 user_index;
  4292. /** PPDU level */
  4293. A_UINT32 rx_ulmumimo_non_data_ppdu;
  4294. /** PPDU level */
  4295. A_UINT32 rx_ulmumimo_data_ppdu;
  4296. /** MPDU level */
  4297. A_UINT32 rx_ulmumimo_mpdu_ok;
  4298. /** MPDU level */
  4299. A_UINT32 rx_ulmumimo_mpdu_fail;
  4300. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  4301. typedef struct {
  4302. htt_tlv_hdr_t tlv_hdr;
  4303. A_UINT32 user_index;
  4304. /** PPDU level */
  4305. A_UINT32 be_rx_ulmumimo_non_data_ppdu;
  4306. /** PPDU level */
  4307. A_UINT32 be_rx_ulmumimo_data_ppdu;
  4308. /** MPDU level */
  4309. A_UINT32 be_rx_ulmumimo_mpdu_ok;
  4310. /** MPDU level */
  4311. A_UINT32 be_rx_ulmumimo_mpdu_fail;
  4312. } htt_rx_pdev_be_ul_mimo_user_stats_tlv;
  4313. /* == RX PDEV/SOC STATS == */
  4314. typedef struct {
  4315. htt_tlv_hdr_t tlv_hdr;
  4316. /**
  4317. * BIT [7:0] :- mac_id
  4318. * BIT [31:8] :- reserved
  4319. *
  4320. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4321. */
  4322. A_UINT32 mac_id__word;
  4323. /** Number of times UL MUMIMO RX packets received */
  4324. A_UINT32 rx_11ax_ul_mumimo;
  4325. /** 11AX HE UL MU-MIMO RX TB PPDU MCS stats */
  4326. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4327. /**
  4328. * 11AX HE UL MU-MIMO RX GI & LTF stats.
  4329. * Index 0 indicates 1xLTF + 1.6 msec GI
  4330. * Index 1 indicates 2xLTF + 1.6 msec GI
  4331. * Index 2 indicates 4xLTF + 3.2 msec GI
  4332. */
  4333. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4334. /**
  4335. * 11AX HE UL MU-MIMO RX TB PPDU NSS stats
  4336. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4337. */
  4338. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4339. /** 11AX HE UL MU-MIMO RX TB PPDU BW stats */
  4340. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4341. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4342. A_UINT32 ul_mumimo_rx_stbc;
  4343. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4344. A_UINT32 ul_mumimo_rx_ldpc;
  4345. /* Stats for MCS 12/13 */
  4346. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4347. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4348. /** RSSI in dBm for Rx TB PPDUs */
  4349. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  4350. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4351. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4352. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4353. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4354. /** Average pilot EVM measued for RX UL TB PPDU */
  4355. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4356. A_UINT32 reduced_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4357. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  4358. typedef struct {
  4359. htt_tlv_hdr_t tlv_hdr;
  4360. /**
  4361. * BIT [7:0] :- mac_id
  4362. * BIT [31:8] :- reserved
  4363. *
  4364. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4365. */
  4366. A_UINT32 mac_id__word;
  4367. /** Number of times UL MUMIMO RX packets received */
  4368. A_UINT32 rx_11be_ul_mumimo;
  4369. /** 11BE EHT UL MU-MIMO RX TB PPDU MCS stats */
  4370. A_UINT32 be_ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4371. /**
  4372. * 11BE EHT UL MU-MIMO RX GI & LTF stats.
  4373. * Index 0 indicates 1xLTF + 1.6 msec GI
  4374. * Index 1 indicates 2xLTF + 1.6 msec GI
  4375. * Index 2 indicates 4xLTF + 3.2 msec GI
  4376. */
  4377. A_UINT32 be_ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4378. /**
  4379. * 11BE EHT UL MU-MIMO RX TB PPDU NSS stats
  4380. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4381. */
  4382. A_UINT32 be_ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4383. /** 11BE EHT UL MU-MIMO RX TB PPDU BW stats */
  4384. A_UINT32 be_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4385. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4386. A_UINT32 be_ul_mumimo_rx_stbc;
  4387. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4388. A_UINT32 be_ul_mumimo_rx_ldpc;
  4389. /** RSSI in dBm for Rx TB PPDUs */
  4390. A_INT8 be_rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4391. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4392. A_INT8 be_rx_ul_mumimo_target_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4393. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4394. A_INT8 be_rx_ul_mumimo_fd_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4395. /** Average pilot EVM measued for RX UL TB PPDU */
  4396. A_INT8 be_rx_ulmumimo_pilot_evm_dB_mean[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4397. } htt_rx_pdev_ul_mumimo_trig_be_stats_tlv;
  4398. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  4399. * TLV_TAGS:
  4400. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  4401. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG
  4402. */
  4403. typedef struct {
  4404. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  4405. htt_rx_pdev_ul_mumimo_trig_be_stats_tlv ul_mumimo_trig_be_tlv;
  4406. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  4407. typedef struct {
  4408. htt_tlv_hdr_t tlv_hdr;
  4409. /** Num Packets received on REO FW ring */
  4410. A_UINT32 fw_reo_ring_data_msdu;
  4411. /** Num bc/mc packets indicated from fw to host */
  4412. A_UINT32 fw_to_host_data_msdu_bcmc;
  4413. /** Num unicast packets indicated from fw to host */
  4414. A_UINT32 fw_to_host_data_msdu_uc;
  4415. /** Num remote buf recycle from offload */
  4416. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  4417. /** Num remote free buf given to offload */
  4418. A_UINT32 ofld_remote_free_buf_indication_cnt;
  4419. /** Num unicast packets from local path indicated to host */
  4420. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  4421. /** Num unicast packets from REO indicated to host */
  4422. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  4423. /** Num Packets received from WBM SW1 ring */
  4424. A_UINT32 wbm_sw_ring_reap;
  4425. /** Num packets from WBM forwarded from fw to host via WBM */
  4426. A_UINT32 wbm_forward_to_host_cnt;
  4427. /** Num packets from WBM recycled to target refill ring */
  4428. A_UINT32 wbm_target_recycle_cnt;
  4429. /**
  4430. * Total Num of recycled to refill ring,
  4431. * including packets from WBM and REO
  4432. */
  4433. A_UINT32 target_refill_ring_recycle_cnt;
  4434. } htt_rx_soc_fw_stats_tlv;
  4435. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4436. /* NOTE: Variable length TLV, use length spec to infer array size */
  4437. typedef struct {
  4438. htt_tlv_hdr_t tlv_hdr;
  4439. /** Num ring empty encountered */
  4440. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  4441. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  4442. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4443. /* NOTE: Variable length TLV, use length spec to infer array size */
  4444. typedef struct {
  4445. htt_tlv_hdr_t tlv_hdr;
  4446. /** Num total buf refilled from refill ring */
  4447. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  4448. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  4449. /* RXDMA error code from WBM released packets */
  4450. typedef enum {
  4451. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  4452. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  4453. HTT_RX_RXDMA_FCS_ERR = 2,
  4454. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  4455. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  4456. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  4457. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  4458. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  4459. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  4460. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  4461. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  4462. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  4463. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  4464. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  4465. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  4466. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  4467. /*
  4468. * This MAX_ERR_CODE should not be used in any host/target messages,
  4469. * so that even though it is defined within a host/target interface
  4470. * definition header file, it isn't actually part of the host/target
  4471. * interface, and thus can be modified.
  4472. */
  4473. HTT_RX_RXDMA_MAX_ERR_CODE
  4474. } htt_rx_rxdma_error_code_enum;
  4475. /* NOTE: Variable length TLV, use length spec to infer array size */
  4476. typedef struct {
  4477. htt_tlv_hdr_t tlv_hdr;
  4478. /** NOTE:
  4479. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  4480. * It is expected but not required that the target will provide a rxdma_err element
  4481. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  4482. * MAX_ERR_CODE. The host should ignore any array elements whose
  4483. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  4484. */
  4485. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  4486. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  4487. /* REO error code from WBM released packets */
  4488. typedef enum {
  4489. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  4490. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  4491. HTT_RX_AMPDU_IN_NON_BA = 2,
  4492. HTT_RX_NON_BA_DUPLICATE = 3,
  4493. HTT_RX_BA_DUPLICATE = 4,
  4494. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  4495. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  4496. HTT_RX_REGULAR_FRAME_OOR = 7,
  4497. HTT_RX_BAR_FRAME_OOR = 8,
  4498. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  4499. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  4500. HTT_RX_PN_CHECK_FAILED = 11,
  4501. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  4502. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  4503. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  4504. HTT_RX_REO_ERR_CODE_RVSD = 15,
  4505. /*
  4506. * This MAX_ERR_CODE should not be used in any host/target messages,
  4507. * so that even though it is defined within a host/target interface
  4508. * definition header file, it isn't actually part of the host/target
  4509. * interface, and thus can be modified.
  4510. */
  4511. HTT_RX_REO_MAX_ERR_CODE
  4512. } htt_rx_reo_error_code_enum;
  4513. /* NOTE: Variable length TLV, use length spec to infer array size */
  4514. typedef struct {
  4515. htt_tlv_hdr_t tlv_hdr;
  4516. /** NOTE:
  4517. * The mapping of REO error types to reo_err array elements is HW dependent.
  4518. * It is expected but not required that the target will provide a rxdma_err element
  4519. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  4520. * MAX_ERR_CODE. The host should ignore any array elements whose
  4521. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  4522. */
  4523. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  4524. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  4525. /* NOTE:
  4526. * This structure is for documentation, and cannot be safely used directly.
  4527. * Instead, use the constituent TLV structures to fill/parse.
  4528. */
  4529. typedef struct {
  4530. htt_rx_soc_fw_stats_tlv fw_tlv;
  4531. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  4532. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  4533. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  4534. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  4535. } htt_rx_soc_stats_t;
  4536. /* == RX PDEV STATS == */
  4537. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  4538. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  4539. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  4540. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  4541. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  4542. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  4543. do { \
  4544. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  4545. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  4546. } while (0)
  4547. typedef struct {
  4548. htt_tlv_hdr_t tlv_hdr;
  4549. /**
  4550. * BIT [ 7 : 0] :- mac_id
  4551. * BIT [31 : 8] :- reserved
  4552. */
  4553. A_UINT32 mac_id__word;
  4554. /** Num PPDU status processed from HW */
  4555. A_UINT32 ppdu_recvd;
  4556. /** Num MPDU across PPDUs with FCS ok */
  4557. A_UINT32 mpdu_cnt_fcs_ok;
  4558. /** Num MPDU across PPDUs with FCS err */
  4559. A_UINT32 mpdu_cnt_fcs_err;
  4560. /** Num MSDU across PPDUs */
  4561. A_UINT32 tcp_msdu_cnt;
  4562. /** Num MSDU across PPDUs */
  4563. A_UINT32 tcp_ack_msdu_cnt;
  4564. /** Num MSDU across PPDUs */
  4565. A_UINT32 udp_msdu_cnt;
  4566. /** Num MSDU across PPDUs */
  4567. A_UINT32 other_msdu_cnt;
  4568. /** Num MPDU on FW ring indicated */
  4569. A_UINT32 fw_ring_mpdu_ind;
  4570. /** Num MGMT MPDU given to protocol */
  4571. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  4572. /** Num ctrl MPDU given to protocol */
  4573. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  4574. /** Num mcast data packet received */
  4575. A_UINT32 fw_ring_mcast_data_msdu;
  4576. /** Num broadcast data packet received */
  4577. A_UINT32 fw_ring_bcast_data_msdu;
  4578. /** Num unicast data packet received */
  4579. A_UINT32 fw_ring_ucast_data_msdu;
  4580. /** Num null data packet received */
  4581. A_UINT32 fw_ring_null_data_msdu;
  4582. /** Num MPDU on FW ring dropped */
  4583. A_UINT32 fw_ring_mpdu_drop;
  4584. /** Num buf indication to offload */
  4585. A_UINT32 ofld_local_data_ind_cnt;
  4586. /** Num buf recycle from offload */
  4587. A_UINT32 ofld_local_data_buf_recycle_cnt;
  4588. /** Num buf indication to data_rx */
  4589. A_UINT32 drx_local_data_ind_cnt;
  4590. /** Num buf recycle from data_rx */
  4591. A_UINT32 drx_local_data_buf_recycle_cnt;
  4592. /** Num buf indication to protocol */
  4593. A_UINT32 local_nondata_ind_cnt;
  4594. /** Num buf recycle from protocol */
  4595. A_UINT32 local_nondata_buf_recycle_cnt;
  4596. /** Num buf fed */
  4597. A_UINT32 fw_status_buf_ring_refill_cnt;
  4598. /** Num ring empty encountered */
  4599. A_UINT32 fw_status_buf_ring_empty_cnt;
  4600. /** Num buf fed */
  4601. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  4602. /** Num ring empty encountered */
  4603. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  4604. /** Num buf fed */
  4605. A_UINT32 fw_link_buf_ring_refill_cnt;
  4606. /** Num ring empty encountered */
  4607. A_UINT32 fw_link_buf_ring_empty_cnt;
  4608. /** Num buf fed */
  4609. A_UINT32 host_pkt_buf_ring_refill_cnt;
  4610. /** Num ring empty encountered */
  4611. A_UINT32 host_pkt_buf_ring_empty_cnt;
  4612. /** Num buf fed */
  4613. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  4614. /** Num ring empty encountered */
  4615. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  4616. /** Num buf fed */
  4617. A_UINT32 mon_status_buf_ring_refill_cnt;
  4618. /** Num ring empty encountered */
  4619. A_UINT32 mon_status_buf_ring_empty_cnt;
  4620. /** Num buf fed */
  4621. A_UINT32 mon_desc_buf_ring_refill_cnt;
  4622. /** Num ring empty encountered */
  4623. A_UINT32 mon_desc_buf_ring_empty_cnt;
  4624. /** Num buf fed */
  4625. A_UINT32 mon_dest_ring_update_cnt;
  4626. /** Num ring full encountered */
  4627. A_UINT32 mon_dest_ring_full_cnt;
  4628. /** Num rx suspend is attempted */
  4629. A_UINT32 rx_suspend_cnt;
  4630. /** Num rx suspend failed */
  4631. A_UINT32 rx_suspend_fail_cnt;
  4632. /** Num rx resume attempted */
  4633. A_UINT32 rx_resume_cnt;
  4634. /** Num rx resume failed */
  4635. A_UINT32 rx_resume_fail_cnt;
  4636. /** Num rx ring switch */
  4637. A_UINT32 rx_ring_switch_cnt;
  4638. /** Num rx ring restore */
  4639. A_UINT32 rx_ring_restore_cnt;
  4640. /** Num rx flush issued */
  4641. A_UINT32 rx_flush_cnt;
  4642. /** Num rx recovery */
  4643. A_UINT32 rx_recovery_reset_cnt;
  4644. } htt_rx_pdev_fw_stats_tlv;
  4645. typedef struct {
  4646. htt_tlv_hdr_t tlv_hdr;
  4647. /** peer mac address */
  4648. htt_mac_addr peer_mac_addr;
  4649. /** Num of tx mgmt frames with subtype on peer level */
  4650. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  4651. /** Num of rx mgmt frames with subtype on peer level */
  4652. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  4653. } htt_peer_ctrl_path_txrx_stats_tlv;
  4654. #define HTT_STATS_PHY_ERR_MAX 43
  4655. typedef struct {
  4656. htt_tlv_hdr_t tlv_hdr;
  4657. /**
  4658. * BIT [ 7 : 0] :- mac_id
  4659. * BIT [31 : 8] :- reserved
  4660. */
  4661. A_UINT32 mac_id__word;
  4662. /** Num of phy err */
  4663. A_UINT32 total_phy_err_cnt;
  4664. /** Counts of different types of phy errs
  4665. * The mapping of PHY error types to phy_err array elements is HW dependent.
  4666. * The only currently-supported mapping is shown below:
  4667. *
  4668. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  4669. * 1 phyrx_err_synth_off
  4670. * 2 phyrx_err_ofdma_timing
  4671. * 3 phyrx_err_ofdma_signal_parity
  4672. * 4 phyrx_err_ofdma_rate_illegal
  4673. * 5 phyrx_err_ofdma_length_illegal
  4674. * 6 phyrx_err_ofdma_restart
  4675. * 7 phyrx_err_ofdma_service
  4676. * 8 phyrx_err_ppdu_ofdma_power_drop
  4677. * 9 phyrx_err_cck_blokker
  4678. * 10 phyrx_err_cck_timing
  4679. * 11 phyrx_err_cck_header_crc
  4680. * 12 phyrx_err_cck_rate_illegal
  4681. * 13 phyrx_err_cck_length_illegal
  4682. * 14 phyrx_err_cck_restart
  4683. * 15 phyrx_err_cck_service
  4684. * 16 phyrx_err_cck_power_drop
  4685. * 17 phyrx_err_ht_crc_err
  4686. * 18 phyrx_err_ht_length_illegal
  4687. * 19 phyrx_err_ht_rate_illegal
  4688. * 20 phyrx_err_ht_zlf
  4689. * 21 phyrx_err_false_radar_ext
  4690. * 22 phyrx_err_green_field
  4691. * 23 phyrx_err_bw_gt_dyn_bw
  4692. * 24 phyrx_err_leg_ht_mismatch
  4693. * 25 phyrx_err_vht_crc_error
  4694. * 26 phyrx_err_vht_siga_unsupported
  4695. * 27 phyrx_err_vht_lsig_len_invalid
  4696. * 28 phyrx_err_vht_ndp_or_zlf
  4697. * 29 phyrx_err_vht_nsym_lt_zero
  4698. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  4699. * 31 phyrx_err_vht_rx_skip_group_id0
  4700. * 32 phyrx_err_vht_rx_skip_group_id1to62
  4701. * 33 phyrx_err_vht_rx_skip_group_id63
  4702. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  4703. * 35 phyrx_err_defer_nap
  4704. * 36 phyrx_err_fdomain_timeout
  4705. * 37 phyrx_err_lsig_rel_check
  4706. * 38 phyrx_err_bt_collision
  4707. * 39 phyrx_err_unsupported_mu_feedback
  4708. * 40 phyrx_err_ppdu_tx_interrupt_rx
  4709. * 41 phyrx_err_unsupported_cbf
  4710. * 42 phyrx_err_other
  4711. */
  4712. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  4713. } htt_rx_pdev_fw_stats_phy_err_tlv;
  4714. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4715. /* NOTE: Variable length TLV, use length spec to infer array size */
  4716. typedef struct {
  4717. htt_tlv_hdr_t tlv_hdr;
  4718. /** Num error MPDU for each RxDMA error type */
  4719. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  4720. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  4721. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4722. /* NOTE: Variable length TLV, use length spec to infer array size */
  4723. typedef struct {
  4724. htt_tlv_hdr_t tlv_hdr;
  4725. /** Num MPDU dropped */
  4726. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  4727. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  4728. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  4729. * TLV_TAGS:
  4730. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  4731. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  4732. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  4733. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  4734. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  4735. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  4736. */
  4737. /* NOTE:
  4738. * This structure is for documentation, and cannot be safely used directly.
  4739. * Instead, use the constituent TLV structures to fill/parse.
  4740. */
  4741. typedef struct {
  4742. htt_rx_soc_stats_t soc_stats;
  4743. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  4744. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  4745. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  4746. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  4747. } htt_rx_pdev_stats_t;
  4748. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  4749. * TLV_TAGS:
  4750. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  4751. *
  4752. */
  4753. typedef struct {
  4754. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  4755. } htt_ctrl_path_txrx_stats_t;
  4756. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  4757. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  4758. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  4759. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  4760. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  4761. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  4762. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  4763. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  4764. typedef struct {
  4765. htt_tlv_hdr_t tlv_hdr;
  4766. /* Below values are obtained from the HW Cycles counter registers */
  4767. A_UINT32 tx_frame_usec;
  4768. A_UINT32 rx_frame_usec;
  4769. A_UINT32 rx_clear_usec;
  4770. A_UINT32 my_rx_frame_usec;
  4771. A_UINT32 usec_cnt;
  4772. A_UINT32 med_rx_idle_usec;
  4773. A_UINT32 med_tx_idle_global_usec;
  4774. A_UINT32 cca_obss_usec;
  4775. } htt_pdev_stats_cca_counters_tlv;
  4776. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  4777. * due to lack of support in some host stats infrastructures for
  4778. * TLVs nested within TLVs.
  4779. */
  4780. typedef struct {
  4781. htt_tlv_hdr_t tlv_hdr;
  4782. /** The channel number on which these stats were collected */
  4783. A_UINT32 chan_num;
  4784. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  4785. A_UINT32 num_records;
  4786. /**
  4787. * Bit map of valid CCA counters
  4788. * Bit0 - tx_frame_usec
  4789. * Bit1 - rx_frame_usec
  4790. * Bit2 - rx_clear_usec
  4791. * Bit3 - my_rx_frame_usec
  4792. * bit4 - usec_cnt
  4793. * Bit5 - med_rx_idle_usec
  4794. * Bit6 - med_tx_idle_global_usec
  4795. * Bit7 - cca_obss_usec
  4796. *
  4797. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  4798. */
  4799. A_UINT32 valid_cca_counters_bitmap;
  4800. /** Indicates the stats collection interval
  4801. * Valid Values:
  4802. * 100 - For the 100ms interval CCA stats histogram
  4803. * 1000 - For 1sec interval CCA histogram
  4804. * 0xFFFFFFFF - For Cumulative CCA Stats
  4805. */
  4806. A_UINT32 collection_interval;
  4807. /**
  4808. * This will be followed by an array which contains the CCA stats
  4809. * collected in the last N intervals,
  4810. * if the indication is for last N intervals CCA stats.
  4811. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  4812. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  4813. */
  4814. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  4815. } htt_pdev_cca_stats_hist_tlv;
  4816. typedef struct {
  4817. htt_tlv_hdr_t tlv_hdr;
  4818. /** The channel number on which these stats were collected */
  4819. A_UINT32 chan_num;
  4820. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  4821. A_UINT32 num_records;
  4822. /**
  4823. * Bit map of valid CCA counters
  4824. * Bit0 - tx_frame_usec
  4825. * Bit1 - rx_frame_usec
  4826. * Bit2 - rx_clear_usec
  4827. * Bit3 - my_rx_frame_usec
  4828. * bit4 - usec_cnt
  4829. * Bit5 - med_rx_idle_usec
  4830. * Bit6 - med_tx_idle_global_usec
  4831. * Bit7 - cca_obss_usec
  4832. *
  4833. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  4834. */
  4835. A_UINT32 valid_cca_counters_bitmap;
  4836. /** Indicates the stats collection interval
  4837. * Valid Values:
  4838. * 100 - For the 100ms interval CCA stats histogram
  4839. * 1000 - For 1sec interval CCA histogram
  4840. * 0xFFFFFFFF - For Cumulative CCA Stats
  4841. */
  4842. A_UINT32 collection_interval;
  4843. /**
  4844. * This will be followed by an array which contains the CCA stats
  4845. * collected in the last N intervals,
  4846. * if the indication is for last N intervals CCA stats.
  4847. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  4848. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  4849. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  4850. */
  4851. } htt_pdev_cca_stats_hist_v1_tlv;
  4852. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000ffff
  4853. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  4854. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  4855. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  4856. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  4857. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  4858. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  4859. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  4860. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  4861. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  4862. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  4863. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  4864. do { \
  4865. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  4866. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  4867. } while (0)
  4868. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  4869. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  4870. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  4871. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  4872. do { \
  4873. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  4874. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  4875. } while (0)
  4876. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  4877. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  4878. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  4879. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  4880. do { \
  4881. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  4882. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  4883. } while (0)
  4884. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  4885. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  4886. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  4887. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  4888. do { \
  4889. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  4890. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  4891. } while (0)
  4892. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  4893. typedef struct {
  4894. htt_tlv_hdr_t tlv_hdr;
  4895. A_UINT32 vdev_id;
  4896. htt_mac_addr peer_mac;
  4897. A_UINT32 flow_id_flags;
  4898. /**
  4899. * TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is
  4900. * not initiated by host
  4901. */
  4902. A_UINT32 dialog_id;
  4903. A_UINT32 wake_dura_us;
  4904. A_UINT32 wake_intvl_us;
  4905. A_UINT32 sp_offset_us;
  4906. } htt_pdev_stats_twt_session_tlv;
  4907. typedef struct {
  4908. htt_tlv_hdr_t tlv_hdr;
  4909. A_UINT32 pdev_id;
  4910. A_UINT32 num_sessions;
  4911. htt_pdev_stats_twt_session_tlv twt_session[1];
  4912. } htt_pdev_stats_twt_sessions_tlv;
  4913. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  4914. * TLV_TAGS:
  4915. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  4916. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  4917. */
  4918. /* NOTE:
  4919. * This structure is for documentation, and cannot be safely used directly.
  4920. * Instead, use the constituent TLV structures to fill/parse.
  4921. */
  4922. typedef struct {
  4923. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  4924. } htt_pdev_twt_sessions_stats_t;
  4925. typedef enum {
  4926. /* Global link descriptor queued in REO */
  4927. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  4928. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  4929. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  4930. /*Number of queue descriptors of this aging group */
  4931. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  4932. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  4933. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  4934. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  4935. /* Total number of MSDUs buffered in AC */
  4936. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  4937. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  4938. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  4939. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  4940. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  4941. } htt_rx_reo_resource_sample_id_enum;
  4942. typedef struct {
  4943. htt_tlv_hdr_t tlv_hdr;
  4944. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  4945. /** htt_rx_reo_debug_sample_id_enum */
  4946. A_UINT32 sample_id;
  4947. /** Max value of all samples */
  4948. A_UINT32 total_max;
  4949. /** Average value of total samples */
  4950. A_UINT32 total_avg;
  4951. /** Num of samples including both zeros and non zeros ones*/
  4952. A_UINT32 total_sample;
  4953. /** Average value of all non zeros samples */
  4954. A_UINT32 non_zeros_avg;
  4955. /** Num of non zeros samples */
  4956. A_UINT32 non_zeros_sample;
  4957. /** Max value of last N non zero samples (N = last_non_zeros_sample) */
  4958. A_UINT32 last_non_zeros_max;
  4959. /** Min value of last N non zero samples (N = last_non_zeros_sample) */
  4960. A_UINT32 last_non_zeros_min;
  4961. /** Average value of last N non zero samples (N = last_non_zeros_sample) */
  4962. A_UINT32 last_non_zeros_avg;
  4963. /** Num of last non zero samples */
  4964. A_UINT32 last_non_zeros_sample;
  4965. } htt_rx_reo_resource_stats_tlv_v;
  4966. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  4967. * TLV_TAGS:
  4968. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  4969. */
  4970. /* NOTE:
  4971. * This structure is for documentation, and cannot be safely used directly.
  4972. * Instead, use the constituent TLV structures to fill/parse.
  4973. */
  4974. typedef struct {
  4975. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  4976. } htt_soc_reo_resource_stats_t;
  4977. /* == TX SOUNDING STATS == */
  4978. /* config_param0 */
  4979. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  4980. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  4981. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  4982. typedef enum {
  4983. /* Implicit beamforming stats */
  4984. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  4985. /* Single user short inter frame sequence steer stats */
  4986. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  4987. /* Single user random back off steer stats */
  4988. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  4989. /* Multi user short inter frame sequence steer stats */
  4990. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  4991. /* Multi user random back off steer stats */
  4992. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  4993. /* For backward compatability new modes cannot be added */
  4994. HTT_TXBF_MAX_NUM_OF_MODES = 5
  4995. } htt_txbf_sound_steer_modes;
  4996. typedef enum {
  4997. HTT_TX_AC_SOUNDING_MODE = 0,
  4998. HTT_TX_AX_SOUNDING_MODE = 1,
  4999. HTT_TX_BE_SOUNDING_MODE = 2,
  5000. } htt_stats_sounding_tx_mode;
  5001. typedef struct {
  5002. htt_tlv_hdr_t tlv_hdr;
  5003. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  5004. /* Counts number of soundings for all steering modes in each bw */
  5005. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  5006. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  5007. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  5008. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  5009. /**
  5010. * The sounding array is a 2-D array stored as an 1-D array of
  5011. * A_UINT32. The stats for a particular user/bw combination is
  5012. * referenced with the following:
  5013. *
  5014. * sounding[(user* max_bw) + bw]
  5015. *
  5016. * ... where max_bw == 4 for 160mhz
  5017. */
  5018. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  5019. /* cv upload handler stats */
  5020. A_UINT32 cv_nc_mismatch_err;
  5021. A_UINT32 cv_fcs_err;
  5022. A_UINT32 cv_frag_idx_mismatch;
  5023. A_UINT32 cv_invalid_peer_id;
  5024. A_UINT32 cv_no_txbf_setup;
  5025. A_UINT32 cv_expiry_in_update;
  5026. A_UINT32 cv_pkt_bw_exceed;
  5027. A_UINT32 cv_dma_not_done_err;
  5028. A_UINT32 cv_update_failed;
  5029. /* cv query stats */
  5030. A_UINT32 cv_total_query;
  5031. A_UINT32 cv_total_pattern_query;
  5032. A_UINT32 cv_total_bw_query;
  5033. A_UINT32 cv_invalid_bw_coding;
  5034. A_UINT32 cv_forced_sounding;
  5035. A_UINT32 cv_standalone_sounding;
  5036. A_UINT32 cv_nc_mismatch;
  5037. A_UINT32 cv_fb_type_mismatch;
  5038. A_UINT32 cv_ofdma_bw_mismatch;
  5039. A_UINT32 cv_bw_mismatch;
  5040. A_UINT32 cv_pattern_mismatch;
  5041. A_UINT32 cv_preamble_mismatch;
  5042. A_UINT32 cv_nr_mismatch;
  5043. A_UINT32 cv_in_use_cnt_exceeded;
  5044. A_UINT32 cv_found;
  5045. A_UINT32 cv_not_found;
  5046. /** Sounding per user in 320MHz bandwidth */
  5047. A_UINT32 sounding_320[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  5048. /** Counts number of soundings for all steering modes in 320MHz bandwidth */
  5049. A_UINT32 cbf_320[HTT_TXBF_MAX_NUM_OF_MODES];
  5050. } htt_tx_sounding_stats_tlv;
  5051. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  5052. * TLV_TAGS:
  5053. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  5054. */
  5055. /* NOTE:
  5056. * This structure is for documentation, and cannot be safely used directly.
  5057. * Instead, use the constituent TLV structures to fill/parse.
  5058. */
  5059. typedef struct {
  5060. htt_tx_sounding_stats_tlv sounding_tlv;
  5061. } htt_tx_sounding_stats_t;
  5062. typedef struct {
  5063. htt_tlv_hdr_t tlv_hdr;
  5064. A_UINT32 num_obss_tx_ppdu_success;
  5065. A_UINT32 num_obss_tx_ppdu_failure;
  5066. /** num_sr_tx_transmissions:
  5067. * Counter of TX done by aborting other BSS RX with spatial reuse
  5068. * (for cases where rx RSSI from other BSS is below the packet-detection
  5069. * threshold for doing spatial reuse)
  5070. */
  5071. union {
  5072. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  5073. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  5074. };
  5075. union {
  5076. /**
  5077. * Count the number of times the RSSI from an other-BSS signal
  5078. * is below the spatial reuse power threshold, thus providing an
  5079. * opportunity for spatial reuse since OBSS interference will be
  5080. * inconsequential.
  5081. */
  5082. A_UINT32 num_spatial_reuse_opportunities;
  5083. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  5084. * This old name has been deprecated because it does not
  5085. * clearly and accurately reflect the information stored within
  5086. * this field.
  5087. * Use the new name (num_spatial_reuse_opportunities) instead of
  5088. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  5089. */
  5090. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  5091. };
  5092. /**
  5093. * Count of number of times OBSS frames were aborted and non-SRG
  5094. * opportunities were created. Non-SRG opportunities are created when
  5095. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  5096. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  5097. * allow non-SRG TX.
  5098. */
  5099. A_UINT32 num_non_srg_opportunities;
  5100. /**
  5101. * Count of number of times TX PPDU were transmitted using non-SRG
  5102. * opportunities created. Incoming OBSS frame RSSI is compared with per
  5103. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  5104. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  5105. * tranmission happens.
  5106. */
  5107. A_UINT32 num_non_srg_ppdu_tried;
  5108. /**
  5109. * Count of number of times non-SRG based TX transmissions were successful
  5110. */
  5111. A_UINT32 num_non_srg_ppdu_success;
  5112. /**
  5113. * Count of number of times OBSS frames were aborted and SRG opportunities
  5114. * were created. Srg opportunities are created when incoming OBSS RSSI
  5115. * is less than the global configured SRG RSSI threshold and SRC OBSS
  5116. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  5117. * registers allow SRG TX.
  5118. */
  5119. A_UINT32 num_srg_opportunities;
  5120. /**
  5121. * Count of number of times TX PPDU were transmitted using SRG
  5122. * opportunities created.
  5123. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  5124. * threshold configured in each PPDU.
  5125. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  5126. * then SRG tranmission happens.
  5127. */
  5128. A_UINT32 num_srg_ppdu_tried;
  5129. /**
  5130. * Count of number of times SRG based TX transmissions were successful
  5131. */
  5132. A_UINT32 num_srg_ppdu_success;
  5133. /**
  5134. * Count of number of times PSR opportunities were created by aborting
  5135. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  5136. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  5137. * based spatial reuse.
  5138. */
  5139. A_UINT32 num_psr_opportunities;
  5140. /**
  5141. * Count of number of times TX PPDU were transmitted using PSR
  5142. * opportunities created.
  5143. */
  5144. A_UINT32 num_psr_ppdu_tried;
  5145. /**
  5146. * Count of number of times PSR based TX transmissions were successful.
  5147. */
  5148. A_UINT32 num_psr_ppdu_success;
  5149. } htt_pdev_obss_pd_stats_tlv;
  5150. /* NOTE:
  5151. * This structure is for documentation, and cannot be safely used directly.
  5152. * Instead, use the constituent TLV structures to fill/parse.
  5153. */
  5154. typedef struct {
  5155. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  5156. } htt_pdev_obss_pd_stats_t;
  5157. typedef struct {
  5158. htt_tlv_hdr_t tlv_hdr;
  5159. A_UINT32 pdev_id;
  5160. A_UINT32 current_head_idx;
  5161. A_UINT32 current_tail_idx;
  5162. A_UINT32 num_htt_msgs_sent;
  5163. /**
  5164. * Time in milliseconds for which the ring has been in
  5165. * its current backpressure condition
  5166. */
  5167. A_UINT32 backpressure_time_ms;
  5168. /** backpressure_hist -
  5169. * histogram showing how many times different degrees of backpressure
  5170. * duration occurred:
  5171. * Index 0 indicates the number of times ring was
  5172. * continously in backpressure state for 100 - 200ms.
  5173. * Index 1 indicates the number of times ring was
  5174. * continously in backpressure state for 200 - 300ms.
  5175. * Index 2 indicates the number of times ring was
  5176. * continously in backpressure state for 300 - 400ms.
  5177. * Index 3 indicates the number of times ring was
  5178. * continously in backpressure state for 400 - 500ms.
  5179. * Index 4 indicates the number of times ring was
  5180. * continously in backpressure state beyond 500ms.
  5181. */
  5182. A_UINT32 backpressure_hist[5];
  5183. } htt_ring_backpressure_stats_tlv;
  5184. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  5185. * TLV_TAGS:
  5186. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  5187. */
  5188. /* NOTE:
  5189. * This structure is for documentation, and cannot be safely used directly.
  5190. * Instead, use the constituent TLV structures to fill/parse.
  5191. */
  5192. typedef struct {
  5193. htt_sring_cmn_tlv cmn_tlv;
  5194. struct {
  5195. htt_stats_string_tlv sring_str_tlv;
  5196. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  5197. } r[1]; /* variable-length array */
  5198. } htt_ring_backpressure_stats_t;
  5199. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  5200. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  5201. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  5202. typedef struct {
  5203. htt_tlv_hdr_t tlv_hdr;
  5204. /** print_header:
  5205. * This field suggests whether the host should print a header when
  5206. * displaying the TLV (because this is the first latency_prof_stats
  5207. * TLV within a series), or if only the TLV contents should be displayed
  5208. * without a header (because this is not the first TLV within the series).
  5209. */
  5210. A_UINT32 print_header;
  5211. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  5212. /** number of data values included in the tot sum */
  5213. A_UINT32 cnt;
  5214. /** time in us */
  5215. A_UINT32 min;
  5216. /** time in us */
  5217. A_UINT32 max;
  5218. A_UINT32 last;
  5219. /** time in us */
  5220. A_UINT32 tot;
  5221. /** time in us */
  5222. A_UINT32 avg;
  5223. /** hist_intvl:
  5224. * Histogram interval, i.e. the latency range covered by each
  5225. * bin of the histogram, in microsecond units.
  5226. * hist[0] counts how many latencies were between 0 to hist_intvl
  5227. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  5228. * hist[2] counts how many latencies were more than 2*hist_intvl
  5229. */
  5230. A_UINT32 hist_intvl;
  5231. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  5232. /** max page faults in any 1 sampling window */
  5233. A_UINT32 page_fault_max;
  5234. /** summed over all sampling windows */
  5235. A_UINT32 page_fault_total;
  5236. /** ignored_latency_count:
  5237. * ignore some of profile latency to avoid avg skewing
  5238. */
  5239. A_UINT32 ignored_latency_count;
  5240. /** interrupts_max: max interrupts within any single sampling window */
  5241. A_UINT32 interrupts_max;
  5242. /** interrupts_hist: histogram of interrupt rate
  5243. * bin0 contains the number of sampling windows that had 0 interrupts,
  5244. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  5245. * bin2 contains the number of sampling windows that had > 4 interrupts
  5246. */
  5247. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  5248. } htt_latency_prof_stats_tlv;
  5249. typedef struct {
  5250. htt_tlv_hdr_t tlv_hdr;
  5251. /** duration:
  5252. * Time period over which counts were gathered, units = microseconds.
  5253. */
  5254. A_UINT32 duration;
  5255. A_UINT32 tx_msdu_cnt;
  5256. A_UINT32 tx_mpdu_cnt;
  5257. A_UINT32 tx_ppdu_cnt;
  5258. A_UINT32 rx_msdu_cnt;
  5259. A_UINT32 rx_mpdu_cnt;
  5260. } htt_latency_prof_ctx_tlv;
  5261. typedef struct {
  5262. htt_tlv_hdr_t tlv_hdr;
  5263. /** count of enabled profiles */
  5264. A_UINT32 prof_enable_cnt;
  5265. } htt_latency_prof_cnt_tlv;
  5266. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  5267. * TLV_TAGS:
  5268. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  5269. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  5270. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  5271. */
  5272. /* NOTE:
  5273. * This structure is for documentation, and cannot be safely used directly.
  5274. * Instead, use the constituent TLV structures to fill/parse.
  5275. */
  5276. typedef struct {
  5277. htt_latency_prof_stats_tlv latency_prof_stat;
  5278. htt_latency_prof_ctx_tlv latency_ctx_stat;
  5279. htt_latency_prof_cnt_tlv latency_cnt_stat;
  5280. } htt_soc_latency_stats_t;
  5281. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  5282. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  5283. #define HTT_RX_SQUARE_INDEX 6
  5284. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  5285. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  5286. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  5287. * TLV_TAGS:
  5288. * - HTT_STATS_RX_FSE_STATS_TAG
  5289. */
  5290. typedef struct {
  5291. htt_tlv_hdr_t tlv_hdr;
  5292. /**
  5293. * Number of times host requested for fse enable/disable
  5294. */
  5295. A_UINT32 fse_enable_cnt;
  5296. A_UINT32 fse_disable_cnt;
  5297. /**
  5298. * Number of times host requested for fse cache invalidation
  5299. * individual entries or full cache
  5300. */
  5301. A_UINT32 fse_cache_invalidate_entry_cnt;
  5302. A_UINT32 fse_full_cache_invalidate_cnt;
  5303. /**
  5304. * Cache hits count will increase if there is a matching flow in the cache
  5305. * There is no register for cache miss but the number of cache misses can
  5306. * be calculated as
  5307. * cache miss = (num_searches - cache_hits)
  5308. * Thus, there is no need to have a separate variable for cache misses.
  5309. * Num searches is flow search times done in the cache.
  5310. */
  5311. A_UINT32 fse_num_cache_hits_cnt;
  5312. A_UINT32 fse_num_searches_cnt;
  5313. /**
  5314. * Cache Occupancy holds 2 types of values: Peak and Current.
  5315. * 10 bins are used to keep track of peak occupancy.
  5316. * 8 of these bins represent ranges of values, while the first and last
  5317. * bins represent the extreme cases of the cache being completely empty
  5318. * or completely full.
  5319. * For the non-extreme bins, the number of cache occupancy values per
  5320. * bin is the maximum cache occupancy (128), divided by the number of
  5321. * non-extreme bins (8), so 128/8 = 16 values per bin.
  5322. * The range of values for each histogram bins is specified below:
  5323. * Bin0 = Counter increments when cache occupancy is empty
  5324. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  5325. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  5326. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  5327. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  5328. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  5329. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  5330. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  5331. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  5332. * Bin9 = Counter increments when cache occupancy is equal to 128
  5333. * The above histogram bin definitions apply to both the peak-occupancy
  5334. * histogram and the current-occupancy histogram.
  5335. *
  5336. * @fse_cache_occupancy_peak_cnt:
  5337. * Array records periodically PEAK cache occupancy values.
  5338. * Peak Occupancy will increment only if it is greater than current
  5339. * occupancy value.
  5340. *
  5341. * @fse_cache_occupancy_curr_cnt:
  5342. * Array records periodically current cache occupancy value.
  5343. * Current Cache occupancy always holds instant snapshot of
  5344. * current number of cache entries.
  5345. **/
  5346. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  5347. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  5348. /**
  5349. * Square stat is sum of squares of cache occupancy to better understand
  5350. * any variation/deviation within each cache set, over a given time-window.
  5351. *
  5352. * Square stat is calculated this way:
  5353. * Square = SUM(Squares of all Occupancy in a Set) / 8
  5354. * The cache has 16-way set associativity, so the occupancy of a
  5355. * set can vary from 0 to 16. There are 8 sets within the cache.
  5356. * Therefore, the minimum possible square value is 0, and the maximum
  5357. * possible square value is (8*16^2) / 8 = 256.
  5358. *
  5359. * 6 bins are used to keep track of square stats:
  5360. * Bin0 = increments when square of current cache occupancy is zero
  5361. * Bin1 = increments when square of current cache occupancy is within
  5362. * [1 to 50]
  5363. * Bin2 = increments when square of current cache occupancy is within
  5364. * [51 to 100]
  5365. * Bin3 = increments when square of current cache occupancy is within
  5366. * [101 to 200]
  5367. * Bin4 = increments when square of current cache occupancy is within
  5368. * [201 to 255]
  5369. * Bin5 = increments when square of current cache occupancy is 256
  5370. */
  5371. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  5372. /**
  5373. * Search stats has 2 types of values: Peak Pending and Number of
  5374. * Search Pending.
  5375. * GSE command ring for FSE can hold maximum of 5 Pending searches
  5376. * at any given time.
  5377. *
  5378. * 4 bins are used to keep track of search stats:
  5379. * Bin0 = Counter increments when there are NO pending searches
  5380. * (For peak, it will be number of pending searches greater
  5381. * than GSE command ring FIFO outstanding requests.
  5382. * For Search Pending, it will be number of pending search
  5383. * inside GSE command ring FIFO.)
  5384. * Bin1 = Counter increments when number of pending searches are within
  5385. * [1 to 2]
  5386. * Bin2 = Counter increments when number of pending searches are within
  5387. * [3 to 4]
  5388. * Bin3 = Counter increments when number of pending searches are
  5389. * greater/equal to [ >= 5]
  5390. */
  5391. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  5392. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  5393. } htt_rx_fse_stats_tlv;
  5394. /* NOTE:
  5395. * This structure is for documentation, and cannot be safely used directly.
  5396. * Instead, use the constituent TLV structures to fill/parse.
  5397. */
  5398. typedef struct {
  5399. htt_rx_fse_stats_tlv rx_fse_stats;
  5400. } htt_rx_fse_stats_t;
  5401. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  5402. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  5403. #define HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES 2/* 0: Half, 1: Quarter */
  5404. typedef struct {
  5405. htt_tlv_hdr_t tlv_hdr;
  5406. /** SU TxBF TX MCS stats */
  5407. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5408. /** Implicit BF TX MCS stats */
  5409. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5410. /** Open loop TX MCS stats */
  5411. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5412. /** SU TxBF TX NSS stats */
  5413. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5414. /** Implicit BF TX NSS stats */
  5415. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5416. /** Open loop TX NSS stats */
  5417. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5418. /** SU TxBF TX BW stats */
  5419. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5420. /** Implicit BF TX BW stats */
  5421. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5422. /** Open loop TX BW stats */
  5423. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5424. /** Legacy and OFDM TX rate stats */
  5425. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  5426. /** SU TxBF TX BW stats */
  5427. A_UINT32 reduced_tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5428. /** Implicit BF TX BW stats */
  5429. A_UINT32 reduced_tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5430. /** Open loop TX BW stats */
  5431. A_UINT32 reduced_tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5432. } htt_tx_pdev_txbf_rate_stats_tlv;
  5433. typedef enum {
  5434. HTT_STATS_RC_MODE_DLSU = 0,
  5435. HTT_STATS_RC_MODE_DLMUMIMO = 1,
  5436. } htt_stats_rc_mode;
  5437. typedef struct {
  5438. A_UINT32 ppdus_tried;
  5439. A_UINT32 ppdus_ack_failed;
  5440. A_UINT32 mpdus_tried;
  5441. A_UINT32 mpdus_failed;
  5442. } htt_tx_rate_stats_t;
  5443. typedef struct {
  5444. htt_tlv_hdr_t tlv_hdr;
  5445. /** HTT_STATS_RC_MODE_XX */
  5446. A_UINT32 rc_mode;
  5447. A_UINT32 last_probed_mcs;
  5448. A_UINT32 last_probed_nss;
  5449. A_UINT32 last_probed_bw;
  5450. htt_tx_rate_stats_t per_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  5451. htt_tx_rate_stats_t per_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5452. htt_tx_rate_stats_t per_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5453. } htt_tx_rate_stats_per_tlv;
  5454. /* NOTE:
  5455. * This structure is for documentation, and cannot be safely used directly.
  5456. * Instead, use the constituent TLV structures to fill/parse.
  5457. */
  5458. typedef struct {
  5459. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  5460. } htt_pdev_txbf_rate_stats_t;
  5461. typedef struct {
  5462. htt_tx_rate_stats_per_tlv per_stats;
  5463. } htt_tx_pdev_per_stats_t;
  5464. typedef enum {
  5465. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  5466. HTT_ULTRIG_PSPOLL_TRIGGER,
  5467. HTT_ULTRIG_UAPSD_TRIGGER,
  5468. HTT_ULTRIG_11AX_TRIGGER,
  5469. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  5470. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  5471. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  5472. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  5473. typedef enum {
  5474. HTT_11AX_TRIGGER_BASIC_E = 0,
  5475. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  5476. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  5477. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  5478. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  5479. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  5480. HTT_11AX_TRIGGER_BQRP_E = 6,
  5481. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  5482. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  5483. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  5484. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  5485. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  5486. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  5487. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  5488. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  5489. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  5490. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  5491. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  5492. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  5493. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  5494. /* Actual resp type sent by STA for trigger
  5495. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  5496. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  5497. /* Counter for MCS 0-13 */
  5498. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  5499. /* Counters BW 20,40,80,160,320 */
  5500. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  5501. #define HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  5502. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  5503. * TLV_TAGS:
  5504. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  5505. */
  5506. typedef struct {
  5507. htt_tlv_hdr_t tlv_hdr;
  5508. A_UINT32 pdev_id;
  5509. /**
  5510. * Trigger Type reported by HWSCH on RX reception
  5511. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE
  5512. */
  5513. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  5514. /**
  5515. * 11AX Trigger Type on RX reception
  5516. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE
  5517. */
  5518. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  5519. /** Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  5520. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  5521. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  5522. /**
  5523. * Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  5524. * Super set of num_data_ppdu_responded_per_hwq,
  5525. * num_null_delimiters_responded_per_hwq
  5526. */
  5527. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  5528. /**
  5529. * Time interval between current time ms and last successful trigger RX
  5530. * 0xFFFFFFFF denotes no trig received / timestamp roll back
  5531. */
  5532. A_UINT32 last_trig_rx_time_delta_ms;
  5533. /**
  5534. * Rate Statistics for UL OFDMA
  5535. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ
  5536. */
  5537. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  5538. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5539. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  5540. A_UINT32 ul_ofdma_tx_ldpc;
  5541. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  5542. /** Trig based PPDU TX/ RBO based PPDU TX Count */
  5543. A_UINT32 trig_based_ppdu_tx;
  5544. A_UINT32 rbo_based_ppdu_tx;
  5545. /** Switch MU EDCA to SU EDCA Count */
  5546. A_UINT32 mu_edca_to_su_edca_switch_count;
  5547. /** Num MU EDCA applied Count */
  5548. A_UINT32 num_mu_edca_param_apply_count;
  5549. /**
  5550. * Current MU EDCA Parameters for WMM ACs
  5551. * Mode - 0 - SU EDCA, 1- MU EDCA
  5552. */
  5553. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  5554. /** Contention Window minimum. Range: 1 - 10 */
  5555. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  5556. /** Contention Window maximum. Range: 1 - 10 */
  5557. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  5558. /** AIFS value - 0 -255 */
  5559. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  5560. A_UINT32 reduced_ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES][HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  5561. } htt_sta_ul_ofdma_stats_tlv;
  5562. /* NOTE:
  5563. * This structure is for documentation, and cannot be safely used directly.
  5564. * Instead, use the constituent TLV structures to fill/parse.
  5565. */
  5566. typedef struct {
  5567. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  5568. } htt_sta_11ax_ul_stats_t;
  5569. typedef struct {
  5570. htt_tlv_hdr_t tlv_hdr;
  5571. /** No of Fine Timing Measurement frames transmitted successfully */
  5572. A_UINT32 tx_ftm_suc;
  5573. /**
  5574. * No of Fine Timing Measurement frames transmitted successfully
  5575. * after retry
  5576. */
  5577. A_UINT32 tx_ftm_suc_retry;
  5578. /** No of Fine Timing Measurement frames not transmitted successfully */
  5579. A_UINT32 tx_ftm_fail;
  5580. /**
  5581. * No of Fine Timing Measurement Request frames received,
  5582. * including initial, non-initial, and duplicates
  5583. */
  5584. A_UINT32 rx_ftmr_cnt;
  5585. /**
  5586. * No of duplicate Fine Timing Measurement Request frames received,
  5587. * including both initial and non-initial
  5588. */
  5589. A_UINT32 rx_ftmr_dup_cnt;
  5590. /** No of initial Fine Timing Measurement Request frames received */
  5591. A_UINT32 rx_iftmr_cnt;
  5592. /**
  5593. * No of duplicate initial Fine Timing Measurement Request frames received
  5594. */
  5595. A_UINT32 rx_iftmr_dup_cnt;
  5596. /** No of responder sessions rejected when initiator was active */
  5597. A_UINT32 initiator_active_responder_rejected_cnt;
  5598. /** Responder terminate count */
  5599. A_UINT32 responder_terminate_cnt;
  5600. A_UINT32 vdev_id;
  5601. } htt_vdev_rtt_resp_stats_tlv;
  5602. typedef struct {
  5603. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  5604. } htt_vdev_rtt_resp_stats_t;
  5605. typedef struct {
  5606. htt_tlv_hdr_t tlv_hdr;
  5607. A_UINT32 vdev_id;
  5608. /**
  5609. * No of Fine Timing Measurement request frames transmitted successfully
  5610. */
  5611. A_UINT32 tx_ftmr_cnt;
  5612. /**
  5613. * No of Fine Timing Measurement request frames not transmitted successfully
  5614. */
  5615. A_UINT32 tx_ftmr_fail;
  5616. /**
  5617. * No of Fine Timing Measurement request frames transmitted successfully
  5618. * after retry
  5619. */
  5620. A_UINT32 tx_ftmr_suc_retry;
  5621. /**
  5622. * No of Fine Timing Measurement frames received, including initial,
  5623. * non-initial, and duplicates
  5624. */
  5625. A_UINT32 rx_ftm_cnt;
  5626. /** Initiator Terminate count */
  5627. A_UINT32 initiator_terminate_cnt;
  5628. } htt_vdev_rtt_init_stats_tlv;
  5629. typedef struct {
  5630. htt_vdev_rtt_init_stats_tlv vdev_rtt_init_stats;
  5631. } htt_vdev_rtt_init_stats_t;
  5632. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  5633. * TLV_TAGS:
  5634. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  5635. */
  5636. /* NOTE:
  5637. * This structure is for documentation, and cannot be safely used directly.
  5638. * Instead, use the constituent TLV structures to fill/parse.
  5639. */
  5640. typedef struct {
  5641. htt_tlv_hdr_t tlv_hdr;
  5642. /** No of pktlog payloads that were dropped in htt_ppdu_stats path */
  5643. A_UINT32 pktlog_lite_drop_cnt;
  5644. /** No of pktlog payloads that were dropped in TQM path */
  5645. A_UINT32 pktlog_tqm_drop_cnt;
  5646. /** No of pktlog ppdu stats payloads that were dropped */
  5647. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  5648. /** No of pktlog ppdu ctrl payloads that were dropped */
  5649. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  5650. /** No of pktlog sw events payloads that were dropped */
  5651. A_UINT32 pktlog_sw_events_drop_cnt;
  5652. } htt_pktlog_and_htt_ring_stats_tlv;
  5653. #define HTT_DLPAGER_STATS_MAX_HIST 10
  5654. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  5655. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  5656. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  5657. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  5658. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  5659. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  5660. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  5661. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  5662. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  5663. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  5664. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  5665. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  5666. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  5667. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  5668. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  5669. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  5670. do { \
  5671. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  5672. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  5673. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  5674. } while (0)
  5675. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  5676. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  5677. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  5678. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  5679. do { \
  5680. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  5681. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  5682. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  5683. } while (0)
  5684. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  5685. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  5686. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  5687. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  5688. do { \
  5689. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  5690. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  5691. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  5692. } while (0)
  5693. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  5694. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  5695. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  5696. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  5697. do { \
  5698. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  5699. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  5700. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  5701. } while (0)
  5702. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  5703. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  5704. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  5705. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  5706. do { \
  5707. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  5708. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  5709. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  5710. } while (0)
  5711. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  5712. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  5713. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  5714. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  5715. do { \
  5716. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  5717. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  5718. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  5719. } while (0)
  5720. enum {
  5721. HTT_STATS_PAGE_LOCKED = 0,
  5722. HTT_STATS_PAGE_UNLOCKED = 1,
  5723. HTT_STATS_NUM_PAGE_LOCK_STATES
  5724. };
  5725. /* dlPagerStats structure
  5726. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  5727. typedef struct{
  5728. /** msg_dword_1 bitfields:
  5729. * async_lock : 8,
  5730. * sync_lock : 8,
  5731. * reserved : 16;
  5732. */
  5733. A_UINT32 msg_dword_1;
  5734. /** mst_dword_2 bitfields:
  5735. * total_locked_pages : 16,
  5736. * total_free_pages : 16;
  5737. */
  5738. A_UINT32 msg_dword_2;
  5739. /** msg_dword_3 bitfields:
  5740. * last_locked_page_idx : 16,
  5741. * last_unlocked_page_idx : 16;
  5742. */
  5743. A_UINT32 msg_dword_3;
  5744. struct {
  5745. A_UINT32 page_num;
  5746. A_UINT32 num_of_pages;
  5747. /** timestamp is in microsecond units, from SoC timer clock */
  5748. A_UINT32 timestamp_lsbs;
  5749. A_UINT32 timestamp_msbs;
  5750. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  5751. } htt_dl_pager_stats_tlv;
  5752. /* NOTE:
  5753. * This structure is for documentation, and cannot be safely used directly.
  5754. * Instead, use the constituent TLV structures to fill/parse.
  5755. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  5756. * TLV_TAGS:
  5757. * - HTT_STATS_DLPAGER_STATS_TAG
  5758. */
  5759. typedef struct {
  5760. htt_tlv_hdr_t tlv_hdr;
  5761. htt_dl_pager_stats_tlv dl_pager_stats;
  5762. } htt_dlpager_stats_t;
  5763. /*======= PHY STATS ====================*/
  5764. /*
  5765. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  5766. * TLV_TAGS:
  5767. * - HTT_STATS_PHY_COUNTERS_TAG
  5768. * - HTT_STATS_PHY_STATS_TAG
  5769. */
  5770. #define HTT_MAX_RX_PKT_CNT 8
  5771. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  5772. #define HTT_MAX_PER_BLK_ERR_CNT 20
  5773. #define HTT_MAX_RX_OTA_ERR_CNT 14
  5774. typedef enum {
  5775. HTT_STATS_CHANNEL_HALF_RATE = 0x0001, /* Half rate */
  5776. HTT_STATS_CHANNEL_QUARTER_RATE = 0x0002, /* Quarter rate */
  5777. HTT_STATS_CHANNEL_DFS = 0x0004, /* Enable radar event reporting */
  5778. HTT_STATS_CHANNEL_HOME = 0x0008, /* Home channel */
  5779. HTT_STATS_CHANNEL_PASSIVE_SCAN = 0x0010, /*Passive Scan */
  5780. HTT_STATS_CHANNEL_DFS_SAP_NOT_UP = 0x0020, /* set when VDEV_START_REQUEST, clear when VDEV_UP */
  5781. HTT_STATS_CHANNEL_PASSIVE_SCAN_CAL = 0x0040, /* need to do passive scan calibration to avoid "spikes" */
  5782. HTT_STATS_CHANNEL_DFS_SAP_UP = 0x0080, /* DFS master */
  5783. HTT_STATS_CHANNEL_DFS_CFREQ2 = 0x0100, /* Enable radar event reporting for sec80 in VHT80p80 */
  5784. HTT_STATS_CHANNEL_DTIM_SYNTH = 0x0200, /* Enable DTIM */
  5785. HTT_STATS_CHANNEL_FORCE_GAIN = 0x0400, /* Force gain mmode (only used for FTM) */
  5786. HTT_STATS_CHANNEL_PERFORM_NF_CAL = 0x0800, /* Perform NF cal in channel change (only used for FTM) */
  5787. HTT_STATS_CHANNEL_165_MODE_0 = 0x1000, /* 165 MHz mode 0 */
  5788. HTT_STATS_CHANNEL_165_MODE_1 = 0x2000, /* 165 MHz mode 1 */
  5789. HTT_STATS_CHANNEL_165_MODE_2 = 0x3000, /* 165 MHz mode 2 */
  5790. HTT_STATS_CHANNEL_165_MODE_MASK = 0x3000, /* 165 MHz 2-bit mode mask */
  5791. } HTT_STATS_CHANNEL_FLAGS;
  5792. typedef enum {
  5793. HTT_STATS_RF_MODE_MIN = 0,
  5794. HTT_STATS_RF_MODE_PHYA_ONLY = 0, // only PHYA is active
  5795. HTT_STATS_RF_MODE_DBS = 1, // PHYA/5G and PHYB/2G
  5796. HTT_STATS_RF_MODE_SBS = 2, // PHYA/5G and PHYB/5G in HL/NPR; PHYA0/5G and PHYA1/5G in HK
  5797. HTT_STATS_RF_MODE_PHYB_ONLY = 3, // only PHYB is active
  5798. HTT_STATS_RF_MODE_DBS_SBS = 4, // PHYA0/5G, PHYA1/5G and PHYB/2G in HK (the 2 5G are in different channel)
  5799. HTT_STATS_RF_MODE_DBS_OR_SBS = 5, // PHYA0/5G, PHYA1/5G and PHYB/5G or 2G in HK
  5800. HTT_STATS_RF_MODE_INVALID = 0xff,
  5801. } HTT_STATS_RF_MODE;
  5802. typedef enum {
  5803. HTT_STATS_RESET_CAUSE_FIRST_RESET = 0x00000001, /* First reset by application */
  5804. HTT_STATS_RESET_CAUSE_ERROR = 0x00000002, /* Trigered due to error */
  5805. HTT_STATS_RESET_CAUSE_DEEP_SLEEP = 0x00000004, /* Reset after deep sleep */
  5806. HTT_STATS_RESET_CAUSE_FULL_RESET = 0x00000008, /* Full reset without any optimizations */
  5807. HTT_STATS_RESET_CAUSE_CHANNEL_CHANGE = 0x00000010, /* For normal channel change */
  5808. HTT_STATS_RESET_CAUSE_BAND_CHANGE = 0x00000020, /* Trigered due to band change */
  5809. HTT_STATS_RESET_CAUSE_DO_CAL = 0x00000040, /* Trigered due to calibrations */
  5810. HTT_STATS_RESET_CAUSE_MCI_ERROR = 0x00000080, /* Triggered due to MCI ERROR */
  5811. HTT_STATS_RESET_CAUSE_CHWIDTH_CHANGE = 0x00000100, /* Trigered due to channel width change */
  5812. HTT_STATS_RESET_CAUSE_WARM_RESTORE_CAL = 0x00000200, /* Trigered due to warm reset we want to just restore calibrations */
  5813. HTT_STATS_RESET_CAUSE_COLD_RESTORE_CAL = 0x00000400, /* Trigered due to cold reset we want to just restore calibrations */
  5814. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET = 0x00000800, /* Trigered due to phy warm reset we want to just restore calibrations */
  5815. HTT_STATS_RESET_CAUSE_M3_SSR = 0x00001000, /* Trigered due to SSR Restart */
  5816. HTT_STATS_RESET_CAUSE_FORCE_CAL = 0x00002000, /* Reset to force the calibration */
  5817. /* 0x00004000, 0x00008000 reserved */
  5818. HTT_STATS_NO_RESET_CHANNEL_CHANGE = 0x00010000, /* No reset, normal channel change */
  5819. HTT_STATS_NO_RESET_BAND_CHANGE = 0x00020000, /* No reset, channel change across band */
  5820. HTT_STATS_NO_RESET_CHWIDTH_CHANGE = 0x00040000, /* No reset, channel change across channel width */
  5821. HTT_STATS_NO_RESET_CHAINMASK_CHANGE = 0x00080000, /* No reset, chainmask change */
  5822. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET_UCODE_TRIG = 0x00100000, /* Trigered due to phy warm reset we want to just restore calibrations */
  5823. HTT_STATS_RESET_CAUSE_PHY_OFF_TIMEOUT_RESET = 0x00200000, /* Reset ucode because phy off ack timeout*/
  5824. HTT_STATS_RESET_CAUSE_LMAC_RESET_UMAC_NOC_ERR = 0x00400000, /* LMAC reset trigered due to NOC Address/Slave error originating at LMAC */
  5825. HTT_STATS_NO_RESET_SCAN_BACK_TO_SAME_HOME_CHANNEL_CHANGE = 0x00800000, /* No reset, scan to home channel change */
  5826. } HTT_STATS_RESET_CAUSE;
  5827. typedef struct {
  5828. htt_tlv_hdr_t tlv_hdr;
  5829. /** number of RXTD OFDMA OTA error counts except power surge and drop */
  5830. A_UINT32 rx_ofdma_timing_err_cnt;
  5831. /** rx_cck_fail_cnt:
  5832. * number of cck error counts due to rx reception failure because of
  5833. * timing error in cck
  5834. */
  5835. A_UINT32 rx_cck_fail_cnt;
  5836. /** number of times tx abort initiated by mac */
  5837. A_UINT32 mactx_abort_cnt;
  5838. /** number of times rx abort initiated by mac */
  5839. A_UINT32 macrx_abort_cnt;
  5840. /** number of times tx abort initiated by phy */
  5841. A_UINT32 phytx_abort_cnt;
  5842. /** number of times rx abort initiated by phy */
  5843. A_UINT32 phyrx_abort_cnt;
  5844. /** number of rx defered count initiated by phy */
  5845. A_UINT32 phyrx_defer_abort_cnt;
  5846. /** number of sizing events generated at LSTF */
  5847. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  5848. /** number of sizing events generated at non-legacy LTF */
  5849. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  5850. /** rx_pkt_cnt -
  5851. * Received EOP (end-of-packet) count per packet type;
  5852. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  5853. * [6-7]=RSVD
  5854. */
  5855. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  5856. /** rx_pkt_crc_pass_cnt -
  5857. * Received EOP (end-of-packet) count per packet type;
  5858. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  5859. * [6-7]=RSVD
  5860. */
  5861. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  5862. /** per_blk_err_cnt -
  5863. * Error count per error source;
  5864. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  5865. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  5866. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  5867. * [13-19]=RSVD
  5868. */
  5869. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  5870. /** rx_ota_err_cnt -
  5871. * RXTD OTA (over-the-air) error count per error reason;
  5872. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  5873. * [3] = cck fail; [4] = power surge; [5] = power drop;
  5874. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  5875. * [8] = coarse timing timeout error
  5876. * [9-13]=RSVD
  5877. */
  5878. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  5879. } htt_phy_counters_tlv;
  5880. typedef struct {
  5881. htt_tlv_hdr_t tlv_hdr;
  5882. /** per chain hw noise floor values in dBm */
  5883. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  5884. /** number of false radars detected */
  5885. A_UINT32 false_radar_cnt;
  5886. /** number of channel switches happened due to radar detection */
  5887. A_UINT32 radar_cs_cnt;
  5888. /** ani_level -
  5889. * ANI level (noise interference) corresponds to the channel
  5890. * the desense levels range from -5 to 15 in dB units,
  5891. * higher values indicating more noise interference.
  5892. */
  5893. A_INT32 ani_level;
  5894. /** running time in minutes since FW boot */
  5895. A_UINT32 fw_run_time;
  5896. /** per chain runtime noise floor values in dBm */
  5897. A_INT32 runTime_nf_chain[HTT_STATS_MAX_CHAINS];
  5898. } htt_phy_stats_tlv;
  5899. typedef struct {
  5900. htt_tlv_hdr_t tlv_hdr;
  5901. /** current pdev_id */
  5902. A_UINT32 pdev_id;
  5903. /** current channel information */
  5904. A_UINT32 chan_mhz;
  5905. /** center_freq1, center_freq2 in mhz */
  5906. A_UINT32 chan_band_center_freq1;
  5907. A_UINT32 chan_band_center_freq2;
  5908. /** chan_phy_mode - WLAN_PHY_MODE enum type */
  5909. A_UINT32 chan_phy_mode;
  5910. /** chan_flags follows HTT_STATS_CHANNEL_FLAGS enum */
  5911. A_UINT32 chan_flags;
  5912. /** channel Num updated to virtual phybase */
  5913. A_UINT32 chan_num;
  5914. /** Cause for the phy reset - HTT_STATS_RESET_CAUSE */
  5915. A_UINT32 reset_cause;
  5916. /** Cause for the previous phy reset */
  5917. A_UINT32 prev_reset_cause;
  5918. /** source for the phywarm reset - HTT_STATS_RESET_CAUSE */
  5919. A_UINT32 phy_warm_reset_src;
  5920. /** rxGain Table selection mode - register settings
  5921. * 0 - Auto, 1/2 - Forced with and without BT override respectively
  5922. */
  5923. A_UINT32 rx_gain_tbl_mode;
  5924. /** current xbar value - perchain analog to digital idx mapping */
  5925. A_UINT32 xbar_val;
  5926. /** Flag to indicate forced calibration */
  5927. A_UINT32 force_calibration;
  5928. /** current RF mode (e.g. SBS/DBS) - follows HTT_STATS_RF_MODE enum */
  5929. A_UINT32 phyrf_mode;
  5930. /* PDL phyInput stats */
  5931. /** homechannel flag
  5932. * 1- Homechan, 0 - scan channel
  5933. */
  5934. A_UINT32 phy_homechan;
  5935. /** Tx and Rx chainmask */
  5936. A_UINT32 phy_tx_ch_mask;
  5937. A_UINT32 phy_rx_ch_mask;
  5938. /** INI masks - to decide the INI registers to be loaded on a reset */
  5939. A_UINT32 phybb_ini_mask;
  5940. A_UINT32 phyrf_ini_mask;
  5941. /** DFS,ADFS/Spectral scan enable masks */
  5942. A_UINT32 phy_dfs_en_mask;
  5943. A_UINT32 phy_sscan_en_mask;
  5944. A_UINT32 phy_synth_sel_mask;
  5945. A_UINT32 phy_adfs_freq;
  5946. /** CCK FIR settings
  5947. * register settings - filter coefficients for Iqs conversion
  5948. * [31:24] = FIR_COEFF_3_0
  5949. * [23:16] = FIR_COEFF_2_0
  5950. * [15:8] = FIR_COEFF_1_0
  5951. * [7:0] = FIR_COEFF_0_0
  5952. */
  5953. A_UINT32 cck_fir_settings;
  5954. /** dynamic primary channel index
  5955. * primary 20MHz channel index on the current channel BW
  5956. */
  5957. A_UINT32 phy_dyn_pri_chan;
  5958. /**
  5959. * Current CCA detection threshold
  5960. * dB above noisefloor req for CCA
  5961. * Register settings for all subbands
  5962. */
  5963. A_UINT32 cca_thresh;
  5964. /**
  5965. * status for dynamic CCA adjustment
  5966. * 0-disabled, 1-enabled
  5967. */
  5968. A_UINT32 dyn_cca_status;
  5969. /** RXDEAF Register value
  5970. * rxdesense_thresh_sw - VREG Register
  5971. * rxdesense_thresh_hw - PHY Register
  5972. */
  5973. A_UINT32 rxdesense_thresh_sw;
  5974. A_UINT32 rxdesense_thresh_hw;
  5975. } htt_phy_reset_stats_tlv;
  5976. typedef struct {
  5977. htt_tlv_hdr_t tlv_hdr;
  5978. /** current pdev_id */
  5979. A_UINT32 pdev_id;
  5980. /** ucode PHYOFF pass/failure count */
  5981. A_UINT32 cf_active_low_fail_cnt;
  5982. A_UINT32 cf_active_low_pass_cnt;
  5983. /** PHYOFF count attempted through ucode VREG */
  5984. A_UINT32 phy_off_through_vreg_cnt;
  5985. /** Force calibration count */
  5986. A_UINT32 force_calibration_cnt;
  5987. /** phyoff count during rfmode switch */
  5988. A_UINT32 rf_mode_switch_phy_off_cnt;
  5989. } htt_phy_reset_counters_tlv;
  5990. /* NOTE:
  5991. * This structure is for documentation, and cannot be safely used directly.
  5992. * Instead, use the constituent TLV structures to fill/parse.
  5993. */
  5994. typedef struct {
  5995. htt_phy_counters_tlv phy_counters;
  5996. htt_phy_stats_tlv phy_stats;
  5997. htt_phy_reset_counters_tlv phy_reset_counters;
  5998. htt_phy_reset_stats_tlv phy_reset_stats;
  5999. } htt_phy_counters_and_phy_stats_t;
  6000. /* NOTE:
  6001. * This structure is for documentation, and cannot be safely used directly.
  6002. * Instead, use the constituent TLV structures to fill/parse.
  6003. */
  6004. typedef struct {
  6005. htt_t2h_soc_txrx_stats_common_tlv soc_common_stats;
  6006. htt_t2h_vdev_txrx_stats_hw_stats_tlv vdev_hw_stats[1/*or more*/];
  6007. } htt_vdevs_txrx_stats_t;
  6008. #endif /* __HTT_STATS_H__ */