msm-dai-q6-v2.c 318 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967
  1. /* Copyright (c) 2012-2018, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/device.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/bitops.h>
  17. #include <linux/slab.h>
  18. #include <linux/clk.h>
  19. #include <linux/of_device.h>
  20. #include <sound/core.h>
  21. #include <sound/pcm.h>
  22. #include <sound/soc.h>
  23. #include <sound/pcm_params.h>
  24. #include <dsp/apr_audio-v2.h>
  25. #include <dsp/q6afe-v2.h>
  26. #include <dsp/q6core.h>
  27. #include "msm-dai-q6-v2.h"
  28. #include "codecs/core.h"
  29. #define MSM_DAI_PRI_AUXPCM_DT_DEV_ID 1
  30. #define MSM_DAI_SEC_AUXPCM_DT_DEV_ID 2
  31. #define MSM_DAI_TERT_AUXPCM_DT_DEV_ID 3
  32. #define MSM_DAI_QUAT_AUXPCM_DT_DEV_ID 4
  33. #define MSM_DAI_QUIN_AUXPCM_DT_DEV_ID 5
  34. #define spdif_clock_value(rate) (2*rate*32*2)
  35. #define CHANNEL_STATUS_SIZE 24
  36. #define CHANNEL_STATUS_MASK_INIT 0x0
  37. #define CHANNEL_STATUS_MASK 0x4
  38. #define AFE_API_VERSION_CLOCK_SET 1
  39. #define MSM_DAI_SYSFS_ENTRY_MAX_LEN 64
  40. #define DAI_FORMATS_S16_S24_S32_LE (SNDRV_PCM_FMTBIT_S16_LE | \
  41. SNDRV_PCM_FMTBIT_S24_LE | \
  42. SNDRV_PCM_FMTBIT_S32_LE)
  43. static int msm_mi2s_get_port_id(u32 mi2s_id, int stream, u16 *port_id);
  44. enum {
  45. ENC_FMT_NONE,
  46. DEC_FMT_NONE = ENC_FMT_NONE,
  47. ENC_FMT_SBC = ASM_MEDIA_FMT_SBC,
  48. ENC_FMT_AAC_V2 = ASM_MEDIA_FMT_AAC_V2,
  49. ENC_FMT_APTX = ASM_MEDIA_FMT_APTX,
  50. ENC_FMT_APTX_HD = ASM_MEDIA_FMT_APTX_HD,
  51. ENC_FMT_CELT = ASM_MEDIA_FMT_CELT,
  52. ENC_FMT_LDAC = ASM_MEDIA_FMT_LDAC,
  53. ENC_FMT_APTX_ADAPTIVE = ASM_MEDIA_FMT_APTX_ADAPTIVE,
  54. };
  55. enum {
  56. SPKR_1,
  57. SPKR_2,
  58. };
  59. static const struct afe_clk_set lpass_clk_set_default = {
  60. AFE_API_VERSION_CLOCK_SET,
  61. Q6AFE_LPASS_CLK_ID_PRI_PCM_IBIT,
  62. Q6AFE_LPASS_OSR_CLK_2_P048_MHZ,
  63. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  64. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  65. 0,
  66. };
  67. static const struct afe_clk_cfg lpass_clk_cfg_default = {
  68. AFE_API_VERSION_I2S_CONFIG,
  69. Q6AFE_LPASS_OSR_CLK_2_P048_MHZ,
  70. 0,
  71. Q6AFE_LPASS_CLK_SRC_INTERNAL,
  72. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  73. Q6AFE_LPASS_MODE_CLK1_VALID,
  74. 0,
  75. };
  76. enum {
  77. STATUS_PORT_STARTED, /* track if AFE port has started */
  78. /* track AFE Tx port status for bi-directional transfers */
  79. STATUS_TX_PORT,
  80. /* track AFE Rx port status for bi-directional transfers */
  81. STATUS_RX_PORT,
  82. STATUS_MAX
  83. };
  84. enum {
  85. RATE_8KHZ,
  86. RATE_16KHZ,
  87. RATE_MAX_NUM_OF_AUX_PCM_RATES,
  88. };
  89. enum {
  90. IDX_PRIMARY_TDM_RX_0,
  91. IDX_PRIMARY_TDM_RX_1,
  92. IDX_PRIMARY_TDM_RX_2,
  93. IDX_PRIMARY_TDM_RX_3,
  94. IDX_PRIMARY_TDM_RX_4,
  95. IDX_PRIMARY_TDM_RX_5,
  96. IDX_PRIMARY_TDM_RX_6,
  97. IDX_PRIMARY_TDM_RX_7,
  98. IDX_PRIMARY_TDM_TX_0,
  99. IDX_PRIMARY_TDM_TX_1,
  100. IDX_PRIMARY_TDM_TX_2,
  101. IDX_PRIMARY_TDM_TX_3,
  102. IDX_PRIMARY_TDM_TX_4,
  103. IDX_PRIMARY_TDM_TX_5,
  104. IDX_PRIMARY_TDM_TX_6,
  105. IDX_PRIMARY_TDM_TX_7,
  106. IDX_SECONDARY_TDM_RX_0,
  107. IDX_SECONDARY_TDM_RX_1,
  108. IDX_SECONDARY_TDM_RX_2,
  109. IDX_SECONDARY_TDM_RX_3,
  110. IDX_SECONDARY_TDM_RX_4,
  111. IDX_SECONDARY_TDM_RX_5,
  112. IDX_SECONDARY_TDM_RX_6,
  113. IDX_SECONDARY_TDM_RX_7,
  114. IDX_SECONDARY_TDM_TX_0,
  115. IDX_SECONDARY_TDM_TX_1,
  116. IDX_SECONDARY_TDM_TX_2,
  117. IDX_SECONDARY_TDM_TX_3,
  118. IDX_SECONDARY_TDM_TX_4,
  119. IDX_SECONDARY_TDM_TX_5,
  120. IDX_SECONDARY_TDM_TX_6,
  121. IDX_SECONDARY_TDM_TX_7,
  122. IDX_TERTIARY_TDM_RX_0,
  123. IDX_TERTIARY_TDM_RX_1,
  124. IDX_TERTIARY_TDM_RX_2,
  125. IDX_TERTIARY_TDM_RX_3,
  126. IDX_TERTIARY_TDM_RX_4,
  127. IDX_TERTIARY_TDM_RX_5,
  128. IDX_TERTIARY_TDM_RX_6,
  129. IDX_TERTIARY_TDM_RX_7,
  130. IDX_TERTIARY_TDM_TX_0,
  131. IDX_TERTIARY_TDM_TX_1,
  132. IDX_TERTIARY_TDM_TX_2,
  133. IDX_TERTIARY_TDM_TX_3,
  134. IDX_TERTIARY_TDM_TX_4,
  135. IDX_TERTIARY_TDM_TX_5,
  136. IDX_TERTIARY_TDM_TX_6,
  137. IDX_TERTIARY_TDM_TX_7,
  138. IDX_QUATERNARY_TDM_RX_0,
  139. IDX_QUATERNARY_TDM_RX_1,
  140. IDX_QUATERNARY_TDM_RX_2,
  141. IDX_QUATERNARY_TDM_RX_3,
  142. IDX_QUATERNARY_TDM_RX_4,
  143. IDX_QUATERNARY_TDM_RX_5,
  144. IDX_QUATERNARY_TDM_RX_6,
  145. IDX_QUATERNARY_TDM_RX_7,
  146. IDX_QUATERNARY_TDM_TX_0,
  147. IDX_QUATERNARY_TDM_TX_1,
  148. IDX_QUATERNARY_TDM_TX_2,
  149. IDX_QUATERNARY_TDM_TX_3,
  150. IDX_QUATERNARY_TDM_TX_4,
  151. IDX_QUATERNARY_TDM_TX_5,
  152. IDX_QUATERNARY_TDM_TX_6,
  153. IDX_QUATERNARY_TDM_TX_7,
  154. IDX_QUINARY_TDM_RX_0,
  155. IDX_QUINARY_TDM_RX_1,
  156. IDX_QUINARY_TDM_RX_2,
  157. IDX_QUINARY_TDM_RX_3,
  158. IDX_QUINARY_TDM_RX_4,
  159. IDX_QUINARY_TDM_RX_5,
  160. IDX_QUINARY_TDM_RX_6,
  161. IDX_QUINARY_TDM_RX_7,
  162. IDX_QUINARY_TDM_TX_0,
  163. IDX_QUINARY_TDM_TX_1,
  164. IDX_QUINARY_TDM_TX_2,
  165. IDX_QUINARY_TDM_TX_3,
  166. IDX_QUINARY_TDM_TX_4,
  167. IDX_QUINARY_TDM_TX_5,
  168. IDX_QUINARY_TDM_TX_6,
  169. IDX_QUINARY_TDM_TX_7,
  170. IDX_TDM_MAX,
  171. };
  172. enum {
  173. IDX_GROUP_PRIMARY_TDM_RX,
  174. IDX_GROUP_PRIMARY_TDM_TX,
  175. IDX_GROUP_SECONDARY_TDM_RX,
  176. IDX_GROUP_SECONDARY_TDM_TX,
  177. IDX_GROUP_TERTIARY_TDM_RX,
  178. IDX_GROUP_TERTIARY_TDM_TX,
  179. IDX_GROUP_QUATERNARY_TDM_RX,
  180. IDX_GROUP_QUATERNARY_TDM_TX,
  181. IDX_GROUP_QUINARY_TDM_RX,
  182. IDX_GROUP_QUINARY_TDM_TX,
  183. IDX_GROUP_TDM_MAX,
  184. };
  185. struct msm_dai_q6_dai_data {
  186. DECLARE_BITMAP(status_mask, STATUS_MAX);
  187. DECLARE_BITMAP(hwfree_status, STATUS_MAX);
  188. u32 rate;
  189. u32 channels;
  190. u32 bitwidth;
  191. u32 cal_mode;
  192. u32 afe_in_channels;
  193. u16 afe_in_bitformat;
  194. struct afe_enc_config enc_config;
  195. struct afe_dec_config dec_config;
  196. union afe_port_config port_config;
  197. u16 vi_feed_mono;
  198. };
  199. struct msm_dai_q6_spdif_dai_data {
  200. DECLARE_BITMAP(status_mask, STATUS_MAX);
  201. u32 rate;
  202. u32 channels;
  203. u32 bitwidth;
  204. u16 port_id;
  205. struct afe_spdif_port_config spdif_port;
  206. struct afe_event_fmt_update fmt_event;
  207. struct kobject *kobj;
  208. };
  209. struct msm_dai_q6_spdif_event_msg {
  210. struct afe_port_mod_evt_rsp_hdr evt_hdr;
  211. struct afe_event_fmt_update fmt_event;
  212. };
  213. struct msm_dai_q6_mi2s_dai_config {
  214. u16 pdata_mi2s_lines;
  215. struct msm_dai_q6_dai_data mi2s_dai_data;
  216. };
  217. struct msm_dai_q6_mi2s_dai_data {
  218. u32 is_island_dai;
  219. struct msm_dai_q6_mi2s_dai_config tx_dai;
  220. struct msm_dai_q6_mi2s_dai_config rx_dai;
  221. };
  222. struct msm_dai_q6_cdc_dma_dai_data {
  223. DECLARE_BITMAP(status_mask, STATUS_MAX);
  224. DECLARE_BITMAP(hwfree_status, STATUS_MAX);
  225. u32 rate;
  226. u32 channels;
  227. u32 bitwidth;
  228. u32 is_island_dai;
  229. union afe_port_config port_config;
  230. };
  231. struct msm_dai_q6_auxpcm_dai_data {
  232. /* BITMAP to track Rx and Tx port usage count */
  233. DECLARE_BITMAP(auxpcm_port_status, STATUS_MAX);
  234. struct mutex rlock; /* auxpcm dev resource lock */
  235. u16 rx_pid; /* AUXPCM RX AFE port ID */
  236. u16 tx_pid; /* AUXPCM TX AFE port ID */
  237. u16 afe_clk_ver;
  238. u32 is_island_dai;
  239. struct afe_clk_cfg clk_cfg; /* hold LPASS clock configuration */
  240. struct afe_clk_set clk_set; /* hold LPASS clock configuration */
  241. struct msm_dai_q6_dai_data bdai_data; /* incoporate base DAI data */
  242. };
  243. struct msm_dai_q6_tdm_dai_data {
  244. DECLARE_BITMAP(status_mask, STATUS_MAX);
  245. u32 rate;
  246. u32 channels;
  247. u32 bitwidth;
  248. u32 num_group_ports;
  249. u32 is_island_dai;
  250. struct afe_clk_set clk_set; /* hold LPASS clock config. */
  251. union afe_port_group_config group_cfg; /* hold tdm group config */
  252. struct afe_tdm_port_config port_cfg; /* hold tdm config */
  253. };
  254. /* MI2S format field for AFE_PORT_CMD_I2S_CONFIG command
  255. * 0: linear PCM
  256. * 1: non-linear PCM
  257. * 2: PCM data in IEC 60968 container
  258. * 3: compressed data in IEC 60958 container
  259. */
  260. static const char *const mi2s_format[] = {
  261. "LPCM",
  262. "Compr",
  263. "LPCM-60958",
  264. "Compr-60958"
  265. };
  266. static const char *const mi2s_vi_feed_mono[] = {
  267. "Left",
  268. "Right",
  269. };
  270. static const struct soc_enum mi2s_config_enum[] = {
  271. SOC_ENUM_SINGLE_EXT(4, mi2s_format),
  272. SOC_ENUM_SINGLE_EXT(2, mi2s_vi_feed_mono),
  273. };
  274. static const char *const cdc_dma_format[] = {
  275. "UNPACKED",
  276. "PACKED_16B",
  277. };
  278. static const struct soc_enum cdc_dma_config_enum[] = {
  279. SOC_ENUM_SINGLE_EXT(2, cdc_dma_format),
  280. };
  281. static const char *const sb_format[] = {
  282. "UNPACKED",
  283. "PACKED_16B",
  284. "DSD_DOP",
  285. };
  286. static const struct soc_enum sb_config_enum[] = {
  287. SOC_ENUM_SINGLE_EXT(3, sb_format),
  288. };
  289. static const char *const tdm_data_format[] = {
  290. "LPCM",
  291. "Compr",
  292. "Gen Compr"
  293. };
  294. static const char *const tdm_header_type[] = {
  295. "Invalid",
  296. "Default",
  297. "Entertainment",
  298. };
  299. static const struct soc_enum tdm_config_enum[] = {
  300. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tdm_data_format), tdm_data_format),
  301. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tdm_header_type), tdm_header_type),
  302. };
  303. static DEFINE_MUTEX(tdm_mutex);
  304. static atomic_t tdm_group_ref[IDX_GROUP_TDM_MAX];
  305. /* cache of group cfg per parent node */
  306. static struct afe_param_id_group_device_tdm_cfg tdm_group_cfg = {
  307. AFE_API_VERSION_GROUP_DEVICE_TDM_CONFIG,
  308. AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX,
  309. 0,
  310. {AFE_PORT_ID_QUATERNARY_TDM_RX,
  311. AFE_PORT_ID_QUATERNARY_TDM_RX_1,
  312. AFE_PORT_ID_QUATERNARY_TDM_RX_2,
  313. AFE_PORT_ID_QUATERNARY_TDM_RX_3,
  314. AFE_PORT_ID_QUATERNARY_TDM_RX_4,
  315. AFE_PORT_ID_QUATERNARY_TDM_RX_5,
  316. AFE_PORT_ID_QUATERNARY_TDM_RX_6,
  317. AFE_PORT_ID_QUATERNARY_TDM_RX_7},
  318. 8,
  319. 48000,
  320. 32,
  321. 8,
  322. 32,
  323. 0xFF,
  324. };
  325. static u32 num_tdm_group_ports;
  326. static struct afe_clk_set tdm_clk_set = {
  327. AFE_API_VERSION_CLOCK_SET,
  328. Q6AFE_LPASS_CLK_ID_QUAD_TDM_EBIT,
  329. Q6AFE_LPASS_IBIT_CLK_DISABLE,
  330. Q6AFE_LPASS_CLK_ATTRIBUTE_INVERT_COUPLE_NO,
  331. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  332. 0,
  333. };
  334. static int msm_dai_q6_get_tdm_clk_ref(u16 id)
  335. {
  336. switch (id) {
  337. case IDX_GROUP_PRIMARY_TDM_RX:
  338. case IDX_GROUP_PRIMARY_TDM_TX:
  339. return atomic_read(&tdm_group_ref[IDX_GROUP_PRIMARY_TDM_RX]) +
  340. atomic_read(&tdm_group_ref[IDX_GROUP_PRIMARY_TDM_TX]);
  341. case IDX_GROUP_SECONDARY_TDM_RX:
  342. case IDX_GROUP_SECONDARY_TDM_TX:
  343. return atomic_read(&tdm_group_ref[IDX_GROUP_SECONDARY_TDM_RX]) +
  344. atomic_read(&tdm_group_ref[IDX_GROUP_SECONDARY_TDM_TX]);
  345. case IDX_GROUP_TERTIARY_TDM_RX:
  346. case IDX_GROUP_TERTIARY_TDM_TX:
  347. return atomic_read(&tdm_group_ref[IDX_GROUP_TERTIARY_TDM_RX]) +
  348. atomic_read(&tdm_group_ref[IDX_GROUP_TERTIARY_TDM_TX]);
  349. case IDX_GROUP_QUATERNARY_TDM_RX:
  350. case IDX_GROUP_QUATERNARY_TDM_TX:
  351. return atomic_read(&tdm_group_ref[IDX_GROUP_QUATERNARY_TDM_RX]) +
  352. atomic_read(&tdm_group_ref[IDX_GROUP_QUATERNARY_TDM_TX]);
  353. case IDX_GROUP_QUINARY_TDM_RX:
  354. case IDX_GROUP_QUINARY_TDM_TX:
  355. return atomic_read(&tdm_group_ref[IDX_GROUP_QUINARY_TDM_RX]) +
  356. atomic_read(&tdm_group_ref[IDX_GROUP_QUINARY_TDM_TX]);
  357. default: return -EINVAL;
  358. }
  359. }
  360. int msm_dai_q6_get_group_idx(u16 id)
  361. {
  362. switch (id) {
  363. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_RX:
  364. case AFE_PORT_ID_PRIMARY_TDM_RX:
  365. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  366. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  367. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  368. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  369. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  370. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  371. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  372. return IDX_GROUP_PRIMARY_TDM_RX;
  373. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_TX:
  374. case AFE_PORT_ID_PRIMARY_TDM_TX:
  375. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  376. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  377. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  378. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  379. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  380. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  381. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  382. return IDX_GROUP_PRIMARY_TDM_TX;
  383. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_RX:
  384. case AFE_PORT_ID_SECONDARY_TDM_RX:
  385. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  386. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  387. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  388. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  389. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  390. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  391. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  392. return IDX_GROUP_SECONDARY_TDM_RX;
  393. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_TX:
  394. case AFE_PORT_ID_SECONDARY_TDM_TX:
  395. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  396. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  397. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  398. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  399. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  400. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  401. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  402. return IDX_GROUP_SECONDARY_TDM_TX;
  403. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_RX:
  404. case AFE_PORT_ID_TERTIARY_TDM_RX:
  405. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  406. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  407. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  408. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  409. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  410. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  411. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  412. return IDX_GROUP_TERTIARY_TDM_RX;
  413. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_TX:
  414. case AFE_PORT_ID_TERTIARY_TDM_TX:
  415. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  416. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  417. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  418. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  419. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  420. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  421. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  422. return IDX_GROUP_TERTIARY_TDM_TX;
  423. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX:
  424. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  425. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  426. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  427. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  428. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  429. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  430. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  431. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  432. return IDX_GROUP_QUATERNARY_TDM_RX;
  433. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_TX:
  434. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  435. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  436. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  437. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  438. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  439. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  440. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  441. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  442. return IDX_GROUP_QUATERNARY_TDM_TX;
  443. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_RX:
  444. case AFE_PORT_ID_QUINARY_TDM_RX:
  445. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  446. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  447. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  448. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  449. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  450. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  451. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  452. return IDX_GROUP_QUINARY_TDM_RX;
  453. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_TX:
  454. case AFE_PORT_ID_QUINARY_TDM_TX:
  455. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  456. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  457. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  458. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  459. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  460. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  461. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  462. return IDX_GROUP_QUINARY_TDM_TX;
  463. default: return -EINVAL;
  464. }
  465. }
  466. int msm_dai_q6_get_port_idx(u16 id)
  467. {
  468. switch (id) {
  469. case AFE_PORT_ID_PRIMARY_TDM_RX:
  470. return IDX_PRIMARY_TDM_RX_0;
  471. case AFE_PORT_ID_PRIMARY_TDM_TX:
  472. return IDX_PRIMARY_TDM_TX_0;
  473. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  474. return IDX_PRIMARY_TDM_RX_1;
  475. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  476. return IDX_PRIMARY_TDM_TX_1;
  477. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  478. return IDX_PRIMARY_TDM_RX_2;
  479. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  480. return IDX_PRIMARY_TDM_TX_2;
  481. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  482. return IDX_PRIMARY_TDM_RX_3;
  483. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  484. return IDX_PRIMARY_TDM_TX_3;
  485. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  486. return IDX_PRIMARY_TDM_RX_4;
  487. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  488. return IDX_PRIMARY_TDM_TX_4;
  489. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  490. return IDX_PRIMARY_TDM_RX_5;
  491. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  492. return IDX_PRIMARY_TDM_TX_5;
  493. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  494. return IDX_PRIMARY_TDM_RX_6;
  495. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  496. return IDX_PRIMARY_TDM_TX_6;
  497. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  498. return IDX_PRIMARY_TDM_RX_7;
  499. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  500. return IDX_PRIMARY_TDM_TX_7;
  501. case AFE_PORT_ID_SECONDARY_TDM_RX:
  502. return IDX_SECONDARY_TDM_RX_0;
  503. case AFE_PORT_ID_SECONDARY_TDM_TX:
  504. return IDX_SECONDARY_TDM_TX_0;
  505. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  506. return IDX_SECONDARY_TDM_RX_1;
  507. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  508. return IDX_SECONDARY_TDM_TX_1;
  509. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  510. return IDX_SECONDARY_TDM_RX_2;
  511. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  512. return IDX_SECONDARY_TDM_TX_2;
  513. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  514. return IDX_SECONDARY_TDM_RX_3;
  515. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  516. return IDX_SECONDARY_TDM_TX_3;
  517. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  518. return IDX_SECONDARY_TDM_RX_4;
  519. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  520. return IDX_SECONDARY_TDM_TX_4;
  521. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  522. return IDX_SECONDARY_TDM_RX_5;
  523. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  524. return IDX_SECONDARY_TDM_TX_5;
  525. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  526. return IDX_SECONDARY_TDM_RX_6;
  527. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  528. return IDX_SECONDARY_TDM_TX_6;
  529. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  530. return IDX_SECONDARY_TDM_RX_7;
  531. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  532. return IDX_SECONDARY_TDM_TX_7;
  533. case AFE_PORT_ID_TERTIARY_TDM_RX:
  534. return IDX_TERTIARY_TDM_RX_0;
  535. case AFE_PORT_ID_TERTIARY_TDM_TX:
  536. return IDX_TERTIARY_TDM_TX_0;
  537. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  538. return IDX_TERTIARY_TDM_RX_1;
  539. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  540. return IDX_TERTIARY_TDM_TX_1;
  541. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  542. return IDX_TERTIARY_TDM_RX_2;
  543. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  544. return IDX_TERTIARY_TDM_TX_2;
  545. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  546. return IDX_TERTIARY_TDM_RX_3;
  547. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  548. return IDX_TERTIARY_TDM_TX_3;
  549. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  550. return IDX_TERTIARY_TDM_RX_4;
  551. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  552. return IDX_TERTIARY_TDM_TX_4;
  553. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  554. return IDX_TERTIARY_TDM_RX_5;
  555. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  556. return IDX_TERTIARY_TDM_TX_5;
  557. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  558. return IDX_TERTIARY_TDM_RX_6;
  559. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  560. return IDX_TERTIARY_TDM_TX_6;
  561. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  562. return IDX_TERTIARY_TDM_RX_7;
  563. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  564. return IDX_TERTIARY_TDM_TX_7;
  565. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  566. return IDX_QUATERNARY_TDM_RX_0;
  567. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  568. return IDX_QUATERNARY_TDM_TX_0;
  569. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  570. return IDX_QUATERNARY_TDM_RX_1;
  571. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  572. return IDX_QUATERNARY_TDM_TX_1;
  573. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  574. return IDX_QUATERNARY_TDM_RX_2;
  575. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  576. return IDX_QUATERNARY_TDM_TX_2;
  577. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  578. return IDX_QUATERNARY_TDM_RX_3;
  579. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  580. return IDX_QUATERNARY_TDM_TX_3;
  581. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  582. return IDX_QUATERNARY_TDM_RX_4;
  583. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  584. return IDX_QUATERNARY_TDM_TX_4;
  585. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  586. return IDX_QUATERNARY_TDM_RX_5;
  587. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  588. return IDX_QUATERNARY_TDM_TX_5;
  589. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  590. return IDX_QUATERNARY_TDM_RX_6;
  591. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  592. return IDX_QUATERNARY_TDM_TX_6;
  593. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  594. return IDX_QUATERNARY_TDM_RX_7;
  595. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  596. return IDX_QUATERNARY_TDM_TX_7;
  597. case AFE_PORT_ID_QUINARY_TDM_RX:
  598. return IDX_QUINARY_TDM_RX_0;
  599. case AFE_PORT_ID_QUINARY_TDM_TX:
  600. return IDX_QUINARY_TDM_TX_0;
  601. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  602. return IDX_QUINARY_TDM_RX_1;
  603. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  604. return IDX_QUINARY_TDM_TX_1;
  605. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  606. return IDX_QUINARY_TDM_RX_2;
  607. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  608. return IDX_QUINARY_TDM_TX_2;
  609. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  610. return IDX_QUINARY_TDM_RX_3;
  611. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  612. return IDX_QUINARY_TDM_TX_3;
  613. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  614. return IDX_QUINARY_TDM_RX_4;
  615. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  616. return IDX_QUINARY_TDM_TX_4;
  617. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  618. return IDX_QUINARY_TDM_RX_5;
  619. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  620. return IDX_QUINARY_TDM_TX_5;
  621. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  622. return IDX_QUINARY_TDM_RX_6;
  623. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  624. return IDX_QUINARY_TDM_TX_6;
  625. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  626. return IDX_QUINARY_TDM_RX_7;
  627. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  628. return IDX_QUINARY_TDM_TX_7;
  629. default: return -EINVAL;
  630. }
  631. }
  632. static u16 msm_dai_q6_max_num_slot(int frame_rate)
  633. {
  634. /* Max num of slots is bits per frame divided
  635. * by bits per sample which is 16
  636. */
  637. switch (frame_rate) {
  638. case AFE_PORT_PCM_BITS_PER_FRAME_8:
  639. return 0;
  640. case AFE_PORT_PCM_BITS_PER_FRAME_16:
  641. return 1;
  642. case AFE_PORT_PCM_BITS_PER_FRAME_32:
  643. return 2;
  644. case AFE_PORT_PCM_BITS_PER_FRAME_64:
  645. return 4;
  646. case AFE_PORT_PCM_BITS_PER_FRAME_128:
  647. return 8;
  648. case AFE_PORT_PCM_BITS_PER_FRAME_256:
  649. return 16;
  650. default:
  651. pr_err("%s Invalid bits per frame %d\n",
  652. __func__, frame_rate);
  653. return 0;
  654. }
  655. }
  656. static int msm_dai_q6_dai_add_route(struct snd_soc_dai *dai)
  657. {
  658. struct snd_soc_dapm_route intercon;
  659. struct snd_soc_dapm_context *dapm;
  660. if (!dai) {
  661. pr_err("%s: Invalid params dai\n", __func__);
  662. return -EINVAL;
  663. }
  664. if (!dai->driver) {
  665. pr_err("%s: Invalid params dai driver\n", __func__);
  666. return -EINVAL;
  667. }
  668. dapm = snd_soc_component_get_dapm(dai->component);
  669. memset(&intercon, 0, sizeof(intercon));
  670. if (dai->driver->playback.stream_name &&
  671. dai->driver->playback.aif_name) {
  672. dev_dbg(dai->dev, "%s: add route for widget %s",
  673. __func__, dai->driver->playback.stream_name);
  674. intercon.source = dai->driver->playback.aif_name;
  675. intercon.sink = dai->driver->playback.stream_name;
  676. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  677. __func__, intercon.source, intercon.sink);
  678. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  679. }
  680. if (dai->driver->capture.stream_name &&
  681. dai->driver->capture.aif_name) {
  682. dev_dbg(dai->dev, "%s: add route for widget %s",
  683. __func__, dai->driver->capture.stream_name);
  684. intercon.sink = dai->driver->capture.aif_name;
  685. intercon.source = dai->driver->capture.stream_name;
  686. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  687. __func__, intercon.source, intercon.sink);
  688. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  689. }
  690. return 0;
  691. }
  692. static int msm_dai_q6_auxpcm_hw_params(
  693. struct snd_pcm_substream *substream,
  694. struct snd_pcm_hw_params *params,
  695. struct snd_soc_dai *dai)
  696. {
  697. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  698. dev_get_drvdata(dai->dev);
  699. struct msm_dai_q6_dai_data *dai_data = &aux_dai_data->bdai_data;
  700. struct msm_dai_auxpcm_pdata *auxpcm_pdata =
  701. (struct msm_dai_auxpcm_pdata *) dai->dev->platform_data;
  702. int rc = 0, slot_mapping_copy_len = 0;
  703. if (params_channels(params) != 1 || (params_rate(params) != 8000 &&
  704. params_rate(params) != 16000)) {
  705. dev_err(dai->dev, "%s: invalid param chan %d rate %d\n",
  706. __func__, params_channels(params), params_rate(params));
  707. return -EINVAL;
  708. }
  709. mutex_lock(&aux_dai_data->rlock);
  710. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  711. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  712. /* AUXPCM DAI in use */
  713. if (dai_data->rate != params_rate(params)) {
  714. dev_err(dai->dev, "%s: rate mismatch of running DAI\n",
  715. __func__);
  716. rc = -EINVAL;
  717. }
  718. mutex_unlock(&aux_dai_data->rlock);
  719. return rc;
  720. }
  721. dai_data->channels = params_channels(params);
  722. dai_data->rate = params_rate(params);
  723. if (dai_data->rate == 8000) {
  724. dai_data->port_config.pcm.pcm_cfg_minor_version =
  725. AFE_API_VERSION_PCM_CONFIG;
  726. dai_data->port_config.pcm.aux_mode = auxpcm_pdata->mode_8k.mode;
  727. dai_data->port_config.pcm.sync_src = auxpcm_pdata->mode_8k.sync;
  728. dai_data->port_config.pcm.frame_setting =
  729. auxpcm_pdata->mode_8k.frame;
  730. dai_data->port_config.pcm.quantype =
  731. auxpcm_pdata->mode_8k.quant;
  732. dai_data->port_config.pcm.ctrl_data_out_enable =
  733. auxpcm_pdata->mode_8k.data;
  734. dai_data->port_config.pcm.sample_rate = dai_data->rate;
  735. dai_data->port_config.pcm.num_channels = dai_data->channels;
  736. dai_data->port_config.pcm.bit_width = 16;
  737. if (ARRAY_SIZE(dai_data->port_config.pcm.slot_number_mapping) <=
  738. auxpcm_pdata->mode_8k.num_slots)
  739. slot_mapping_copy_len =
  740. ARRAY_SIZE(
  741. dai_data->port_config.pcm.slot_number_mapping)
  742. * sizeof(uint16_t);
  743. else
  744. slot_mapping_copy_len = auxpcm_pdata->mode_8k.num_slots
  745. * sizeof(uint16_t);
  746. if (auxpcm_pdata->mode_8k.slot_mapping) {
  747. memcpy(dai_data->port_config.pcm.slot_number_mapping,
  748. auxpcm_pdata->mode_8k.slot_mapping,
  749. slot_mapping_copy_len);
  750. } else {
  751. dev_err(dai->dev, "%s 8khz slot mapping is NULL\n",
  752. __func__);
  753. mutex_unlock(&aux_dai_data->rlock);
  754. return -EINVAL;
  755. }
  756. } else {
  757. dai_data->port_config.pcm.pcm_cfg_minor_version =
  758. AFE_API_VERSION_PCM_CONFIG;
  759. dai_data->port_config.pcm.aux_mode =
  760. auxpcm_pdata->mode_16k.mode;
  761. dai_data->port_config.pcm.sync_src =
  762. auxpcm_pdata->mode_16k.sync;
  763. dai_data->port_config.pcm.frame_setting =
  764. auxpcm_pdata->mode_16k.frame;
  765. dai_data->port_config.pcm.quantype =
  766. auxpcm_pdata->mode_16k.quant;
  767. dai_data->port_config.pcm.ctrl_data_out_enable =
  768. auxpcm_pdata->mode_16k.data;
  769. dai_data->port_config.pcm.sample_rate = dai_data->rate;
  770. dai_data->port_config.pcm.num_channels = dai_data->channels;
  771. dai_data->port_config.pcm.bit_width = 16;
  772. if (ARRAY_SIZE(dai_data->port_config.pcm.slot_number_mapping) <=
  773. auxpcm_pdata->mode_16k.num_slots)
  774. slot_mapping_copy_len =
  775. ARRAY_SIZE(
  776. dai_data->port_config.pcm.slot_number_mapping)
  777. * sizeof(uint16_t);
  778. else
  779. slot_mapping_copy_len = auxpcm_pdata->mode_16k.num_slots
  780. * sizeof(uint16_t);
  781. if (auxpcm_pdata->mode_16k.slot_mapping) {
  782. memcpy(dai_data->port_config.pcm.slot_number_mapping,
  783. auxpcm_pdata->mode_16k.slot_mapping,
  784. slot_mapping_copy_len);
  785. } else {
  786. dev_err(dai->dev, "%s 16khz slot mapping is NULL\n",
  787. __func__);
  788. mutex_unlock(&aux_dai_data->rlock);
  789. return -EINVAL;
  790. }
  791. }
  792. dev_dbg(dai->dev, "%s: aux_mode 0x%x sync_src 0x%x frame_setting 0x%x\n",
  793. __func__, dai_data->port_config.pcm.aux_mode,
  794. dai_data->port_config.pcm.sync_src,
  795. dai_data->port_config.pcm.frame_setting);
  796. dev_dbg(dai->dev, "%s: qtype 0x%x dout 0x%x num_map[0] 0x%x\n"
  797. "num_map[1] 0x%x num_map[2] 0x%x num_map[3] 0x%x\n",
  798. __func__, dai_data->port_config.pcm.quantype,
  799. dai_data->port_config.pcm.ctrl_data_out_enable,
  800. dai_data->port_config.pcm.slot_number_mapping[0],
  801. dai_data->port_config.pcm.slot_number_mapping[1],
  802. dai_data->port_config.pcm.slot_number_mapping[2],
  803. dai_data->port_config.pcm.slot_number_mapping[3]);
  804. mutex_unlock(&aux_dai_data->rlock);
  805. return rc;
  806. }
  807. static int msm_dai_q6_auxpcm_set_clk(
  808. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data,
  809. u16 port_id, bool enable)
  810. {
  811. int rc;
  812. pr_debug("%s: afe_clk_ver: %d, port_id: %d, enable: %d\n", __func__,
  813. aux_dai_data->afe_clk_ver, port_id, enable);
  814. if (aux_dai_data->afe_clk_ver == AFE_CLK_VERSION_V2) {
  815. aux_dai_data->clk_set.enable = enable;
  816. rc = afe_set_lpass_clock_v2(port_id,
  817. &aux_dai_data->clk_set);
  818. } else {
  819. if (!enable)
  820. aux_dai_data->clk_cfg.clk_val1 = 0;
  821. rc = afe_set_lpass_clock(port_id,
  822. &aux_dai_data->clk_cfg);
  823. }
  824. return rc;
  825. }
  826. static void msm_dai_q6_auxpcm_shutdown(struct snd_pcm_substream *substream,
  827. struct snd_soc_dai *dai)
  828. {
  829. int rc = 0;
  830. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  831. dev_get_drvdata(dai->dev);
  832. mutex_lock(&aux_dai_data->rlock);
  833. if (!(test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  834. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status))) {
  835. dev_dbg(dai->dev, "%s(): dai->id %d PCM ports already closed\n",
  836. __func__, dai->id);
  837. goto exit;
  838. }
  839. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  840. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status))
  841. clear_bit(STATUS_TX_PORT,
  842. aux_dai_data->auxpcm_port_status);
  843. else {
  844. dev_dbg(dai->dev, "%s: PCM_TX port already closed\n",
  845. __func__);
  846. goto exit;
  847. }
  848. } else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  849. if (test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status))
  850. clear_bit(STATUS_RX_PORT,
  851. aux_dai_data->auxpcm_port_status);
  852. else {
  853. dev_dbg(dai->dev, "%s: PCM_RX port already closed\n",
  854. __func__);
  855. goto exit;
  856. }
  857. }
  858. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  859. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  860. dev_dbg(dai->dev, "%s: cannot shutdown PCM ports\n",
  861. __func__);
  862. goto exit;
  863. }
  864. dev_dbg(dai->dev, "%s: dai->id = %d closing PCM AFE ports\n",
  865. __func__, dai->id);
  866. rc = afe_close(aux_dai_data->rx_pid); /* can block */
  867. if (rc < 0)
  868. dev_err(dai->dev, "fail to close PCM_RX AFE port\n");
  869. rc = afe_close(aux_dai_data->tx_pid);
  870. if (rc < 0)
  871. dev_err(dai->dev, "fail to close AUX PCM TX port\n");
  872. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->rx_pid, false);
  873. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->tx_pid, false);
  874. exit:
  875. mutex_unlock(&aux_dai_data->rlock);
  876. }
  877. static int msm_dai_q6_auxpcm_prepare(struct snd_pcm_substream *substream,
  878. struct snd_soc_dai *dai)
  879. {
  880. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  881. dev_get_drvdata(dai->dev);
  882. struct msm_dai_q6_dai_data *dai_data = &aux_dai_data->bdai_data;
  883. struct msm_dai_auxpcm_pdata *auxpcm_pdata = NULL;
  884. int rc = 0;
  885. u32 pcm_clk_rate;
  886. auxpcm_pdata = dai->dev->platform_data;
  887. mutex_lock(&aux_dai_data->rlock);
  888. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  889. if (test_bit(STATUS_TX_PORT,
  890. aux_dai_data->auxpcm_port_status)) {
  891. dev_dbg(dai->dev, "%s: PCM_TX port already ON\n",
  892. __func__);
  893. goto exit;
  894. } else
  895. set_bit(STATUS_TX_PORT,
  896. aux_dai_data->auxpcm_port_status);
  897. } else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  898. if (test_bit(STATUS_RX_PORT,
  899. aux_dai_data->auxpcm_port_status)) {
  900. dev_dbg(dai->dev, "%s: PCM_RX port already ON\n",
  901. __func__);
  902. goto exit;
  903. } else
  904. set_bit(STATUS_RX_PORT,
  905. aux_dai_data->auxpcm_port_status);
  906. }
  907. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) &&
  908. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  909. dev_dbg(dai->dev, "%s: PCM ports already set\n", __func__);
  910. goto exit;
  911. }
  912. dev_dbg(dai->dev, "%s: dai->id:%d opening afe ports\n",
  913. __func__, dai->id);
  914. rc = afe_q6_interface_prepare();
  915. if (rc < 0) {
  916. dev_err(dai->dev, "fail to open AFE APR\n");
  917. goto fail;
  918. }
  919. /*
  920. * For AUX PCM Interface the below sequence of clk
  921. * settings and afe_open is a strict requirement.
  922. *
  923. * Also using afe_open instead of afe_port_start_nowait
  924. * to make sure the port is open before deasserting the
  925. * clock line. This is required because pcm register is
  926. * not written before clock deassert. Hence the hw does
  927. * not get updated with new setting if the below clock
  928. * assert/deasset and afe_open sequence is not followed.
  929. */
  930. if (dai_data->rate == 8000) {
  931. pcm_clk_rate = auxpcm_pdata->mode_8k.pcm_clk_rate;
  932. } else if (dai_data->rate == 16000) {
  933. pcm_clk_rate = (auxpcm_pdata->mode_16k.pcm_clk_rate);
  934. } else {
  935. dev_err(dai->dev, "%s: Invalid AUX PCM rate %d\n", __func__,
  936. dai_data->rate);
  937. rc = -EINVAL;
  938. goto fail;
  939. }
  940. if (aux_dai_data->afe_clk_ver == AFE_CLK_VERSION_V2) {
  941. memcpy(&aux_dai_data->clk_set, &lpass_clk_set_default,
  942. sizeof(struct afe_clk_set));
  943. aux_dai_data->clk_set.clk_freq_in_hz = pcm_clk_rate;
  944. switch (dai->id) {
  945. case MSM_DAI_PRI_AUXPCM_DT_DEV_ID:
  946. if (pcm_clk_rate)
  947. aux_dai_data->clk_set.clk_id =
  948. Q6AFE_LPASS_CLK_ID_PRI_PCM_IBIT;
  949. else
  950. aux_dai_data->clk_set.clk_id =
  951. Q6AFE_LPASS_CLK_ID_PRI_PCM_EBIT;
  952. break;
  953. case MSM_DAI_SEC_AUXPCM_DT_DEV_ID:
  954. if (pcm_clk_rate)
  955. aux_dai_data->clk_set.clk_id =
  956. Q6AFE_LPASS_CLK_ID_SEC_PCM_IBIT;
  957. else
  958. aux_dai_data->clk_set.clk_id =
  959. Q6AFE_LPASS_CLK_ID_SEC_PCM_EBIT;
  960. break;
  961. case MSM_DAI_TERT_AUXPCM_DT_DEV_ID:
  962. if (pcm_clk_rate)
  963. aux_dai_data->clk_set.clk_id =
  964. Q6AFE_LPASS_CLK_ID_TER_PCM_IBIT;
  965. else
  966. aux_dai_data->clk_set.clk_id =
  967. Q6AFE_LPASS_CLK_ID_TER_PCM_EBIT;
  968. break;
  969. case MSM_DAI_QUAT_AUXPCM_DT_DEV_ID:
  970. if (pcm_clk_rate)
  971. aux_dai_data->clk_set.clk_id =
  972. Q6AFE_LPASS_CLK_ID_QUAD_PCM_IBIT;
  973. else
  974. aux_dai_data->clk_set.clk_id =
  975. Q6AFE_LPASS_CLK_ID_QUAD_PCM_EBIT;
  976. break;
  977. case MSM_DAI_QUIN_AUXPCM_DT_DEV_ID:
  978. if (pcm_clk_rate)
  979. aux_dai_data->clk_set.clk_id =
  980. Q6AFE_LPASS_CLK_ID_QUIN_PCM_IBIT;
  981. else
  982. aux_dai_data->clk_set.clk_id =
  983. Q6AFE_LPASS_CLK_ID_QUIN_PCM_EBIT;
  984. break;
  985. default:
  986. dev_err(dai->dev, "%s: AUXPCM id: %d not supported\n",
  987. __func__, dai->id);
  988. break;
  989. }
  990. } else {
  991. memcpy(&aux_dai_data->clk_cfg, &lpass_clk_cfg_default,
  992. sizeof(struct afe_clk_cfg));
  993. aux_dai_data->clk_cfg.clk_val1 = pcm_clk_rate;
  994. }
  995. rc = msm_dai_q6_auxpcm_set_clk(aux_dai_data,
  996. aux_dai_data->rx_pid, true);
  997. if (rc < 0) {
  998. dev_err(dai->dev,
  999. "%s:afe_set_lpass_clock on RX pcm_src_clk failed\n",
  1000. __func__);
  1001. goto fail;
  1002. }
  1003. rc = msm_dai_q6_auxpcm_set_clk(aux_dai_data,
  1004. aux_dai_data->tx_pid, true);
  1005. if (rc < 0) {
  1006. dev_err(dai->dev,
  1007. "%s:afe_set_lpass_clock on TX pcm_src_clk failed\n",
  1008. __func__);
  1009. goto fail;
  1010. }
  1011. afe_open(aux_dai_data->rx_pid, &dai_data->port_config, dai_data->rate);
  1012. if (q6core_get_avcs_api_version_per_service(
  1013. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V4) {
  1014. /*
  1015. * send island mode config
  1016. * This should be the first configuration
  1017. */
  1018. rc = afe_send_port_island_mode(aux_dai_data->tx_pid);
  1019. if (rc)
  1020. dev_err(dai->dev, "%s: afe send island mode failed %d\n",
  1021. __func__, rc);
  1022. }
  1023. afe_open(aux_dai_data->tx_pid, &dai_data->port_config, dai_data->rate);
  1024. goto exit;
  1025. fail:
  1026. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  1027. clear_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status);
  1028. else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1029. clear_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status);
  1030. exit:
  1031. mutex_unlock(&aux_dai_data->rlock);
  1032. return rc;
  1033. }
  1034. static int msm_dai_q6_auxpcm_trigger(struct snd_pcm_substream *substream,
  1035. int cmd, struct snd_soc_dai *dai)
  1036. {
  1037. int rc = 0;
  1038. pr_debug("%s:port:%d cmd:%d\n",
  1039. __func__, dai->id, cmd);
  1040. switch (cmd) {
  1041. case SNDRV_PCM_TRIGGER_START:
  1042. case SNDRV_PCM_TRIGGER_RESUME:
  1043. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1044. /* afe_open will be called from prepare */
  1045. return 0;
  1046. case SNDRV_PCM_TRIGGER_STOP:
  1047. case SNDRV_PCM_TRIGGER_SUSPEND:
  1048. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1049. return 0;
  1050. default:
  1051. pr_err("%s: cmd %d\n", __func__, cmd);
  1052. rc = -EINVAL;
  1053. }
  1054. return rc;
  1055. }
  1056. static int msm_dai_q6_dai_auxpcm_remove(struct snd_soc_dai *dai)
  1057. {
  1058. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data;
  1059. int rc;
  1060. aux_dai_data = dev_get_drvdata(dai->dev);
  1061. dev_dbg(dai->dev, "%s: dai->id %d closing afe\n",
  1062. __func__, dai->id);
  1063. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  1064. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  1065. rc = afe_close(aux_dai_data->rx_pid); /* can block */
  1066. if (rc < 0)
  1067. dev_err(dai->dev, "fail to close AUXPCM RX AFE port\n");
  1068. rc = afe_close(aux_dai_data->tx_pid);
  1069. if (rc < 0)
  1070. dev_err(dai->dev, "fail to close AUXPCM TX AFE port\n");
  1071. clear_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status);
  1072. clear_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status);
  1073. }
  1074. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->rx_pid, false);
  1075. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->tx_pid, false);
  1076. return 0;
  1077. }
  1078. static int msm_dai_q6_island_mode_put(struct snd_kcontrol *kcontrol,
  1079. struct snd_ctl_elem_value *ucontrol)
  1080. {
  1081. int value = ucontrol->value.integer.value[0];
  1082. u16 port_id = (u16)kcontrol->private_value;
  1083. pr_debug("%s: island mode = %d\n", __func__, value);
  1084. afe_set_island_mode_cfg(port_id, value);
  1085. return 0;
  1086. }
  1087. static int msm_dai_q6_island_mode_get(struct snd_kcontrol *kcontrol,
  1088. struct snd_ctl_elem_value *ucontrol)
  1089. {
  1090. int value;
  1091. u16 port_id = (u16)kcontrol->private_value;
  1092. afe_get_island_mode_cfg(port_id, &value);
  1093. ucontrol->value.integer.value[0] = value;
  1094. return 0;
  1095. }
  1096. static void island_mx_ctl_private_free(struct snd_kcontrol *kcontrol)
  1097. {
  1098. struct snd_kcontrol_new *knew = snd_kcontrol_chip(kcontrol);
  1099. kfree(knew);
  1100. }
  1101. static int msm_dai_q6_add_island_mx_ctls(struct snd_card *card,
  1102. const char *dai_name,
  1103. int dai_id, void *dai_data)
  1104. {
  1105. const char *mx_ctl_name = "TX island";
  1106. char *mixer_str = NULL;
  1107. int dai_str_len = 0, ctl_len = 0;
  1108. int rc = 0;
  1109. struct snd_kcontrol_new *knew = NULL;
  1110. struct snd_kcontrol *kctl = NULL;
  1111. dai_str_len = strlen(dai_name) + 1;
  1112. /* Add island related mixer controls */
  1113. ctl_len = dai_str_len + strlen(mx_ctl_name) + 1;
  1114. mixer_str = kzalloc(ctl_len, GFP_KERNEL);
  1115. if (!mixer_str)
  1116. return -ENOMEM;
  1117. snprintf(mixer_str, ctl_len, "%s %s", dai_name, mx_ctl_name);
  1118. knew = kzalloc(sizeof(struct snd_kcontrol_new), GFP_KERNEL);
  1119. if (!knew) {
  1120. kfree(mixer_str);
  1121. return -ENOMEM;
  1122. }
  1123. knew->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  1124. knew->info = snd_ctl_boolean_mono_info;
  1125. knew->get = msm_dai_q6_island_mode_get;
  1126. knew->put = msm_dai_q6_island_mode_put;
  1127. knew->name = mixer_str;
  1128. knew->private_value = dai_id;
  1129. kctl = snd_ctl_new1(knew, knew);
  1130. if (!kctl) {
  1131. kfree(knew);
  1132. kfree(mixer_str);
  1133. return -ENOMEM;
  1134. }
  1135. kctl->private_free = island_mx_ctl_private_free;
  1136. rc = snd_ctl_add(card, kctl);
  1137. if (rc < 0)
  1138. pr_err("%s: err add config ctl, DAI = %s\n",
  1139. __func__, dai_name);
  1140. kfree(mixer_str);
  1141. return rc;
  1142. }
  1143. /*
  1144. * For single CPU DAI registration, the dai id needs to be
  1145. * set explicitly in the dai probe as ASoC does not read
  1146. * the cpu->driver->id field rather it assigns the dai id
  1147. * from the device name that is in the form %s.%d. This dai
  1148. * id should be assigned to back-end AFE port id and used
  1149. * during dai prepare. For multiple dai registration, it
  1150. * is not required to call this function, however the dai->
  1151. * driver->id field must be defined and set to corresponding
  1152. * AFE Port id.
  1153. */
  1154. static inline void msm_dai_q6_set_dai_id(struct snd_soc_dai *dai)
  1155. {
  1156. if (!dai->driver) {
  1157. dev_err(dai->dev, "DAI driver is not set\n");
  1158. return;
  1159. }
  1160. if (!dai->driver->id) {
  1161. dev_dbg(dai->dev, "DAI driver id is not set\n");
  1162. return;
  1163. }
  1164. dai->id = dai->driver->id;
  1165. }
  1166. static int msm_dai_q6_aux_pcm_probe(struct snd_soc_dai *dai)
  1167. {
  1168. int rc = 0;
  1169. struct msm_dai_q6_auxpcm_dai_data *dai_data = NULL;
  1170. if (!dai) {
  1171. pr_err("%s: Invalid params dai\n", __func__);
  1172. return -EINVAL;
  1173. }
  1174. if (!dai->dev) {
  1175. pr_err("%s: Invalid params dai dev\n", __func__);
  1176. return -EINVAL;
  1177. }
  1178. msm_dai_q6_set_dai_id(dai);
  1179. dai_data = dev_get_drvdata(dai->dev);
  1180. if (dai_data->is_island_dai)
  1181. rc = msm_dai_q6_add_island_mx_ctls(
  1182. dai->component->card->snd_card,
  1183. dai->name, dai_data->tx_pid,
  1184. (void *)dai_data);
  1185. rc = msm_dai_q6_dai_add_route(dai);
  1186. return rc;
  1187. }
  1188. static struct snd_soc_dai_ops msm_dai_q6_auxpcm_ops = {
  1189. .prepare = msm_dai_q6_auxpcm_prepare,
  1190. .trigger = msm_dai_q6_auxpcm_trigger,
  1191. .hw_params = msm_dai_q6_auxpcm_hw_params,
  1192. .shutdown = msm_dai_q6_auxpcm_shutdown,
  1193. };
  1194. static const struct snd_soc_component_driver
  1195. msm_dai_q6_aux_pcm_dai_component = {
  1196. .name = "msm-auxpcm-dev",
  1197. };
  1198. static struct snd_soc_dai_driver msm_dai_q6_aux_pcm_dai[] = {
  1199. {
  1200. .playback = {
  1201. .stream_name = "AUX PCM Playback",
  1202. .aif_name = "AUX_PCM_RX",
  1203. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1204. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1205. .channels_min = 1,
  1206. .channels_max = 1,
  1207. .rate_max = 16000,
  1208. .rate_min = 8000,
  1209. },
  1210. .capture = {
  1211. .stream_name = "AUX PCM Capture",
  1212. .aif_name = "AUX_PCM_TX",
  1213. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1214. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1215. .channels_min = 1,
  1216. .channels_max = 1,
  1217. .rate_max = 16000,
  1218. .rate_min = 8000,
  1219. },
  1220. .id = MSM_DAI_PRI_AUXPCM_DT_DEV_ID,
  1221. .name = "Pri AUX PCM",
  1222. .ops = &msm_dai_q6_auxpcm_ops,
  1223. .probe = msm_dai_q6_aux_pcm_probe,
  1224. .remove = msm_dai_q6_dai_auxpcm_remove,
  1225. },
  1226. {
  1227. .playback = {
  1228. .stream_name = "Sec AUX PCM Playback",
  1229. .aif_name = "SEC_AUX_PCM_RX",
  1230. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1231. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1232. .channels_min = 1,
  1233. .channels_max = 1,
  1234. .rate_max = 16000,
  1235. .rate_min = 8000,
  1236. },
  1237. .capture = {
  1238. .stream_name = "Sec AUX PCM Capture",
  1239. .aif_name = "SEC_AUX_PCM_TX",
  1240. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1241. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1242. .channels_min = 1,
  1243. .channels_max = 1,
  1244. .rate_max = 16000,
  1245. .rate_min = 8000,
  1246. },
  1247. .id = MSM_DAI_SEC_AUXPCM_DT_DEV_ID,
  1248. .name = "Sec AUX PCM",
  1249. .ops = &msm_dai_q6_auxpcm_ops,
  1250. .probe = msm_dai_q6_aux_pcm_probe,
  1251. .remove = msm_dai_q6_dai_auxpcm_remove,
  1252. },
  1253. {
  1254. .playback = {
  1255. .stream_name = "Tert AUX PCM Playback",
  1256. .aif_name = "TERT_AUX_PCM_RX",
  1257. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1258. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1259. .channels_min = 1,
  1260. .channels_max = 1,
  1261. .rate_max = 16000,
  1262. .rate_min = 8000,
  1263. },
  1264. .capture = {
  1265. .stream_name = "Tert AUX PCM Capture",
  1266. .aif_name = "TERT_AUX_PCM_TX",
  1267. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1268. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1269. .channels_min = 1,
  1270. .channels_max = 1,
  1271. .rate_max = 16000,
  1272. .rate_min = 8000,
  1273. },
  1274. .id = MSM_DAI_TERT_AUXPCM_DT_DEV_ID,
  1275. .name = "Tert AUX PCM",
  1276. .ops = &msm_dai_q6_auxpcm_ops,
  1277. .probe = msm_dai_q6_aux_pcm_probe,
  1278. .remove = msm_dai_q6_dai_auxpcm_remove,
  1279. },
  1280. {
  1281. .playback = {
  1282. .stream_name = "Quat AUX PCM Playback",
  1283. .aif_name = "QUAT_AUX_PCM_RX",
  1284. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1285. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1286. .channels_min = 1,
  1287. .channels_max = 1,
  1288. .rate_max = 16000,
  1289. .rate_min = 8000,
  1290. },
  1291. .capture = {
  1292. .stream_name = "Quat AUX PCM Capture",
  1293. .aif_name = "QUAT_AUX_PCM_TX",
  1294. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1295. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1296. .channels_min = 1,
  1297. .channels_max = 1,
  1298. .rate_max = 16000,
  1299. .rate_min = 8000,
  1300. },
  1301. .id = MSM_DAI_QUAT_AUXPCM_DT_DEV_ID,
  1302. .name = "Quat AUX PCM",
  1303. .ops = &msm_dai_q6_auxpcm_ops,
  1304. .probe = msm_dai_q6_aux_pcm_probe,
  1305. .remove = msm_dai_q6_dai_auxpcm_remove,
  1306. },
  1307. {
  1308. .playback = {
  1309. .stream_name = "Quin AUX PCM Playback",
  1310. .aif_name = "QUIN_AUX_PCM_RX",
  1311. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1312. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1313. .channels_min = 1,
  1314. .channels_max = 1,
  1315. .rate_max = 16000,
  1316. .rate_min = 8000,
  1317. },
  1318. .capture = {
  1319. .stream_name = "Quin AUX PCM Capture",
  1320. .aif_name = "QUIN_AUX_PCM_TX",
  1321. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1322. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1323. .channels_min = 1,
  1324. .channels_max = 1,
  1325. .rate_max = 16000,
  1326. .rate_min = 8000,
  1327. },
  1328. .id = MSM_DAI_QUIN_AUXPCM_DT_DEV_ID,
  1329. .name = "Quin AUX PCM",
  1330. .ops = &msm_dai_q6_auxpcm_ops,
  1331. .probe = msm_dai_q6_aux_pcm_probe,
  1332. .remove = msm_dai_q6_dai_auxpcm_remove,
  1333. },
  1334. };
  1335. static int msm_dai_q6_spdif_format_put(struct snd_kcontrol *kcontrol,
  1336. struct snd_ctl_elem_value *ucontrol)
  1337. {
  1338. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1339. int value = ucontrol->value.integer.value[0];
  1340. dai_data->spdif_port.cfg.data_format = value;
  1341. pr_debug("%s: value = %d\n", __func__, value);
  1342. return 0;
  1343. }
  1344. static int msm_dai_q6_spdif_format_get(struct snd_kcontrol *kcontrol,
  1345. struct snd_ctl_elem_value *ucontrol)
  1346. {
  1347. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1348. ucontrol->value.integer.value[0] =
  1349. dai_data->spdif_port.cfg.data_format;
  1350. return 0;
  1351. }
  1352. static int msm_dai_q6_spdif_source_put(struct snd_kcontrol *kcontrol,
  1353. struct snd_ctl_elem_value *ucontrol)
  1354. {
  1355. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1356. int value = ucontrol->value.integer.value[0];
  1357. dai_data->spdif_port.cfg.src_sel = value;
  1358. pr_debug("%s: value = %d\n", __func__, value);
  1359. return 0;
  1360. }
  1361. static int msm_dai_q6_spdif_source_get(struct snd_kcontrol *kcontrol,
  1362. struct snd_ctl_elem_value *ucontrol)
  1363. {
  1364. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1365. ucontrol->value.integer.value[0] =
  1366. dai_data->spdif_port.cfg.src_sel;
  1367. return 0;
  1368. }
  1369. static const char * const spdif_format[] = {
  1370. "LPCM",
  1371. "Compr"
  1372. };
  1373. static const char * const spdif_source[] = {
  1374. "Optical", "EXT-ARC", "Coaxial", "VT-ARC"
  1375. };
  1376. static const struct soc_enum spdif_rx_config_enum[] = {
  1377. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(spdif_format), spdif_format),
  1378. };
  1379. static const struct soc_enum spdif_tx_config_enum[] = {
  1380. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(spdif_source), spdif_source),
  1381. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(spdif_format), spdif_format),
  1382. };
  1383. static int msm_dai_q6_spdif_chstatus_put(struct snd_kcontrol *kcontrol,
  1384. struct snd_ctl_elem_value *ucontrol)
  1385. {
  1386. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1387. int ret = 0;
  1388. dai_data->spdif_port.ch_status.status_type =
  1389. AFE_API_VERSION_SPDIF_CH_STATUS_CONFIG;
  1390. memset(dai_data->spdif_port.ch_status.status_mask,
  1391. CHANNEL_STATUS_MASK_INIT, CHANNEL_STATUS_SIZE);
  1392. dai_data->spdif_port.ch_status.status_mask[0] =
  1393. CHANNEL_STATUS_MASK;
  1394. memcpy(dai_data->spdif_port.ch_status.status_bits,
  1395. ucontrol->value.iec958.status, CHANNEL_STATUS_SIZE);
  1396. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1397. pr_debug("%s: Port already started. Dynamic update\n",
  1398. __func__);
  1399. ret = afe_send_spdif_ch_status_cfg(
  1400. &dai_data->spdif_port.ch_status,
  1401. dai_data->port_id);
  1402. }
  1403. return ret;
  1404. }
  1405. static int msm_dai_q6_spdif_chstatus_get(struct snd_kcontrol *kcontrol,
  1406. struct snd_ctl_elem_value *ucontrol)
  1407. {
  1408. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1409. memcpy(ucontrol->value.iec958.status,
  1410. dai_data->spdif_port.ch_status.status_bits,
  1411. CHANNEL_STATUS_SIZE);
  1412. return 0;
  1413. }
  1414. static int msm_dai_q6_spdif_chstatus_info(struct snd_kcontrol *kcontrol,
  1415. struct snd_ctl_elem_info *uinfo)
  1416. {
  1417. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1418. uinfo->count = 1;
  1419. return 0;
  1420. }
  1421. static const struct snd_kcontrol_new spdif_rx_config_controls[] = {
  1422. /* Primary SPDIF output */
  1423. {
  1424. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  1425. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  1426. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1427. .name = SNDRV_CTL_NAME_IEC958("", PLAYBACK, PCM_STREAM),
  1428. .info = msm_dai_q6_spdif_chstatus_info,
  1429. .get = msm_dai_q6_spdif_chstatus_get,
  1430. .put = msm_dai_q6_spdif_chstatus_put,
  1431. },
  1432. SOC_ENUM_EXT("PRI SPDIF RX Format", spdif_rx_config_enum[0],
  1433. msm_dai_q6_spdif_format_get,
  1434. msm_dai_q6_spdif_format_put),
  1435. /* Secondary SPDIF output */
  1436. {
  1437. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  1438. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  1439. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1440. .name = SNDRV_CTL_NAME_IEC958("SEC", PLAYBACK, PCM_STREAM),
  1441. .info = msm_dai_q6_spdif_chstatus_info,
  1442. .get = msm_dai_q6_spdif_chstatus_get,
  1443. .put = msm_dai_q6_spdif_chstatus_put,
  1444. },
  1445. SOC_ENUM_EXT("SEC SPDIF RX Format", spdif_rx_config_enum[0],
  1446. msm_dai_q6_spdif_format_get,
  1447. msm_dai_q6_spdif_format_put)
  1448. };
  1449. static const struct snd_kcontrol_new spdif_tx_config_controls[] = {
  1450. SOC_ENUM_EXT("PRI SPDIF TX Source", spdif_tx_config_enum[0],
  1451. msm_dai_q6_spdif_source_get,
  1452. msm_dai_q6_spdif_source_put),
  1453. SOC_ENUM_EXT("PRI SPDIF TX Format", spdif_tx_config_enum[1],
  1454. msm_dai_q6_spdif_format_get,
  1455. msm_dai_q6_spdif_format_put),
  1456. SOC_ENUM_EXT("SEC SPDIF TX Source", spdif_tx_config_enum[0],
  1457. msm_dai_q6_spdif_source_get,
  1458. msm_dai_q6_spdif_source_put),
  1459. SOC_ENUM_EXT("SEC SPDIF TX Format", spdif_tx_config_enum[1],
  1460. msm_dai_q6_spdif_format_get,
  1461. msm_dai_q6_spdif_format_put)
  1462. };
  1463. static void msm_dai_q6_spdif_process_event(uint32_t opcode, uint32_t token,
  1464. uint32_t *payload, void *private_data)
  1465. {
  1466. struct msm_dai_q6_spdif_event_msg *evt;
  1467. struct msm_dai_q6_spdif_dai_data *dai_data;
  1468. evt = (struct msm_dai_q6_spdif_event_msg *)payload;
  1469. dai_data = (struct msm_dai_q6_spdif_dai_data *)private_data;
  1470. pr_debug("%s: old state %d, fmt %d, rate %d\n",
  1471. __func__, dai_data->fmt_event.status,
  1472. dai_data->fmt_event.data_format,
  1473. dai_data->fmt_event.sample_rate);
  1474. pr_debug("%s: new state %d, fmt %d, rate %d\n",
  1475. __func__, evt->fmt_event.status,
  1476. evt->fmt_event.data_format,
  1477. evt->fmt_event.sample_rate);
  1478. dai_data->fmt_event.status = evt->fmt_event.status;
  1479. dai_data->fmt_event.data_format = evt->fmt_event.data_format;
  1480. dai_data->fmt_event.sample_rate = evt->fmt_event.sample_rate;
  1481. }
  1482. static int msm_dai_q6_spdif_hw_params(struct snd_pcm_substream *substream,
  1483. struct snd_pcm_hw_params *params,
  1484. struct snd_soc_dai *dai)
  1485. {
  1486. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1487. dai_data->channels = params_channels(params);
  1488. dai_data->spdif_port.cfg.num_channels = dai_data->channels;
  1489. switch (params_format(params)) {
  1490. case SNDRV_PCM_FORMAT_S16_LE:
  1491. dai_data->spdif_port.cfg.bit_width = 16;
  1492. break;
  1493. case SNDRV_PCM_FORMAT_S24_LE:
  1494. case SNDRV_PCM_FORMAT_S24_3LE:
  1495. dai_data->spdif_port.cfg.bit_width = 24;
  1496. break;
  1497. default:
  1498. pr_err("%s: format %d\n",
  1499. __func__, params_format(params));
  1500. return -EINVAL;
  1501. }
  1502. dai_data->rate = params_rate(params);
  1503. dai_data->bitwidth = dai_data->spdif_port.cfg.bit_width;
  1504. dai_data->spdif_port.cfg.sample_rate = dai_data->rate;
  1505. dai_data->spdif_port.cfg.spdif_cfg_minor_version =
  1506. AFE_API_VERSION_SPDIF_CONFIG_V2;
  1507. dev_dbg(dai->dev, " channel %d sample rate %d bit width %d\n",
  1508. dai_data->channels, dai_data->rate,
  1509. dai_data->spdif_port.cfg.bit_width);
  1510. dai_data->spdif_port.cfg.reserved = 0;
  1511. return 0;
  1512. }
  1513. static void msm_dai_q6_spdif_shutdown(struct snd_pcm_substream *substream,
  1514. struct snd_soc_dai *dai)
  1515. {
  1516. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1517. int rc = 0;
  1518. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1519. pr_info("%s: afe port not started. dai_data->status_mask = %ld\n",
  1520. __func__, *dai_data->status_mask);
  1521. return;
  1522. }
  1523. rc = afe_close(dai->id);
  1524. if (rc < 0)
  1525. dev_err(dai->dev, "fail to close AFE port\n");
  1526. dai_data->fmt_event.status = 0; /* report invalid line state */
  1527. pr_debug("%s: dai_data->status_mask = %ld\n", __func__,
  1528. *dai_data->status_mask);
  1529. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  1530. }
  1531. static int msm_dai_q6_spdif_prepare(struct snd_pcm_substream *substream,
  1532. struct snd_soc_dai *dai)
  1533. {
  1534. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1535. int rc = 0;
  1536. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1537. rc = afe_spdif_reg_event_cfg(dai->id,
  1538. AFE_MODULE_REGISTER_EVENT_FLAG,
  1539. msm_dai_q6_spdif_process_event,
  1540. dai_data);
  1541. if (rc < 0)
  1542. dev_err(dai->dev,
  1543. "fail to register event for port 0x%x\n",
  1544. dai->id);
  1545. rc = afe_spdif_port_start(dai->id, &dai_data->spdif_port,
  1546. dai_data->rate);
  1547. if (rc < 0)
  1548. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  1549. dai->id);
  1550. else
  1551. set_bit(STATUS_PORT_STARTED,
  1552. dai_data->status_mask);
  1553. }
  1554. return rc;
  1555. }
  1556. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_state(struct device *dev,
  1557. struct device_attribute *attr, char *buf)
  1558. {
  1559. ssize_t ret;
  1560. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1561. if (!dai_data) {
  1562. pr_err("%s: invalid input\n", __func__);
  1563. return -EINVAL;
  1564. }
  1565. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n",
  1566. dai_data->fmt_event.status);
  1567. pr_debug("%s: '%d'\n", __func__, dai_data->fmt_event.status);
  1568. return ret;
  1569. }
  1570. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_format(struct device *dev,
  1571. struct device_attribute *attr, char *buf)
  1572. {
  1573. ssize_t ret;
  1574. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1575. if (!dai_data) {
  1576. pr_err("%s: invalid input\n", __func__);
  1577. return -EINVAL;
  1578. }
  1579. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n",
  1580. dai_data->fmt_event.data_format);
  1581. pr_debug("%s: '%d'\n", __func__, dai_data->fmt_event.data_format);
  1582. return ret;
  1583. }
  1584. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_rate(struct device *dev,
  1585. struct device_attribute *attr, char *buf)
  1586. {
  1587. ssize_t ret;
  1588. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1589. if (!dai_data) {
  1590. pr_err("%s: invalid input\n", __func__);
  1591. return -EINVAL;
  1592. }
  1593. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n",
  1594. dai_data->fmt_event.sample_rate);
  1595. pr_debug("%s: '%d'\n", __func__, dai_data->fmt_event.sample_rate);
  1596. return ret;
  1597. }
  1598. static DEVICE_ATTR(audio_state, 0444, msm_dai_q6_spdif_sysfs_rda_audio_state,
  1599. NULL);
  1600. static DEVICE_ATTR(audio_format, 0444, msm_dai_q6_spdif_sysfs_rda_audio_format,
  1601. NULL);
  1602. static DEVICE_ATTR(audio_rate, 0444, msm_dai_q6_spdif_sysfs_rda_audio_rate,
  1603. NULL);
  1604. static struct attribute *msm_dai_q6_spdif_fs_attrs[] = {
  1605. &dev_attr_audio_state.attr,
  1606. &dev_attr_audio_format.attr,
  1607. &dev_attr_audio_rate.attr,
  1608. NULL,
  1609. };
  1610. static struct attribute_group msm_dai_q6_spdif_fs_attrs_group = {
  1611. .attrs = msm_dai_q6_spdif_fs_attrs,
  1612. };
  1613. static int msm_dai_q6_spdif_sysfs_create(struct snd_soc_dai *dai,
  1614. struct msm_dai_q6_spdif_dai_data *dai_data)
  1615. {
  1616. int rc;
  1617. rc = sysfs_create_group(&dai->dev->kobj,
  1618. &msm_dai_q6_spdif_fs_attrs_group);
  1619. if (rc) {
  1620. pr_err("%s: failed, rc=%d\n", __func__, rc);
  1621. return rc;
  1622. }
  1623. dai_data->kobj = &dai->dev->kobj;
  1624. return 0;
  1625. }
  1626. static void msm_dai_q6_spdif_sysfs_remove(struct snd_soc_dai *dai,
  1627. struct msm_dai_q6_spdif_dai_data *dai_data)
  1628. {
  1629. if (dai_data->kobj)
  1630. sysfs_remove_group(dai_data->kobj,
  1631. &msm_dai_q6_spdif_fs_attrs_group);
  1632. dai_data->kobj = NULL;
  1633. }
  1634. static int msm_dai_q6_spdif_dai_probe(struct snd_soc_dai *dai)
  1635. {
  1636. struct msm_dai_q6_spdif_dai_data *dai_data;
  1637. int rc = 0;
  1638. struct snd_soc_dapm_route intercon;
  1639. struct snd_soc_dapm_context *dapm;
  1640. if (!dai) {
  1641. pr_err("%s: dai not found!!\n", __func__);
  1642. return -EINVAL;
  1643. }
  1644. if (!dai->dev) {
  1645. pr_err("%s: Invalid params dai dev\n", __func__);
  1646. return -EINVAL;
  1647. }
  1648. dai_data = kzalloc(sizeof(struct msm_dai_q6_spdif_dai_data),
  1649. GFP_KERNEL);
  1650. if (!dai_data)
  1651. return -ENOMEM;
  1652. else
  1653. dev_set_drvdata(dai->dev, dai_data);
  1654. msm_dai_q6_set_dai_id(dai);
  1655. dai_data->port_id = dai->id;
  1656. switch (dai->id) {
  1657. case AFE_PORT_ID_PRIMARY_SPDIF_RX:
  1658. rc = snd_ctl_add(dai->component->card->snd_card,
  1659. snd_ctl_new1(&spdif_rx_config_controls[1],
  1660. dai_data));
  1661. break;
  1662. case AFE_PORT_ID_SECONDARY_SPDIF_RX:
  1663. rc = snd_ctl_add(dai->component->card->snd_card,
  1664. snd_ctl_new1(&spdif_rx_config_controls[3],
  1665. dai_data));
  1666. break;
  1667. case AFE_PORT_ID_PRIMARY_SPDIF_TX:
  1668. rc = msm_dai_q6_spdif_sysfs_create(dai, dai_data);
  1669. rc = snd_ctl_add(dai->component->card->snd_card,
  1670. snd_ctl_new1(&spdif_tx_config_controls[0],
  1671. dai_data));
  1672. rc = snd_ctl_add(dai->component->card->snd_card,
  1673. snd_ctl_new1(&spdif_tx_config_controls[1],
  1674. dai_data));
  1675. break;
  1676. case AFE_PORT_ID_SECONDARY_SPDIF_TX:
  1677. rc = msm_dai_q6_spdif_sysfs_create(dai, dai_data);
  1678. rc = snd_ctl_add(dai->component->card->snd_card,
  1679. snd_ctl_new1(&spdif_tx_config_controls[2],
  1680. dai_data));
  1681. rc = snd_ctl_add(dai->component->card->snd_card,
  1682. snd_ctl_new1(&spdif_tx_config_controls[3],
  1683. dai_data));
  1684. break;
  1685. }
  1686. if (rc < 0)
  1687. dev_err(dai->dev,
  1688. "%s: err add config ctl, DAI = %s\n",
  1689. __func__, dai->name);
  1690. dapm = snd_soc_component_get_dapm(dai->component);
  1691. memset(&intercon, 0, sizeof(intercon));
  1692. if (!rc && dai && dai->driver) {
  1693. if (dai->driver->playback.stream_name &&
  1694. dai->driver->playback.aif_name) {
  1695. dev_dbg(dai->dev, "%s: add route for widget %s",
  1696. __func__, dai->driver->playback.stream_name);
  1697. intercon.source = dai->driver->playback.aif_name;
  1698. intercon.sink = dai->driver->playback.stream_name;
  1699. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  1700. __func__, intercon.source, intercon.sink);
  1701. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  1702. }
  1703. if (dai->driver->capture.stream_name &&
  1704. dai->driver->capture.aif_name) {
  1705. dev_dbg(dai->dev, "%s: add route for widget %s",
  1706. __func__, dai->driver->capture.stream_name);
  1707. intercon.sink = dai->driver->capture.aif_name;
  1708. intercon.source = dai->driver->capture.stream_name;
  1709. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  1710. __func__, intercon.source, intercon.sink);
  1711. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  1712. }
  1713. }
  1714. return rc;
  1715. }
  1716. static int msm_dai_q6_spdif_dai_remove(struct snd_soc_dai *dai)
  1717. {
  1718. struct msm_dai_q6_spdif_dai_data *dai_data;
  1719. int rc;
  1720. dai_data = dev_get_drvdata(dai->dev);
  1721. /* If AFE port is still up, close it */
  1722. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1723. rc = afe_spdif_reg_event_cfg(dai->id,
  1724. AFE_MODULE_DEREGISTER_EVENT_FLAG,
  1725. NULL,
  1726. dai_data);
  1727. if (rc < 0)
  1728. dev_err(dai->dev,
  1729. "fail to deregister event for port 0x%x\n",
  1730. dai->id);
  1731. rc = afe_close(dai->id); /* can block */
  1732. if (rc < 0)
  1733. dev_err(dai->dev, "fail to close AFE port\n");
  1734. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  1735. }
  1736. msm_dai_q6_spdif_sysfs_remove(dai, dai_data);
  1737. kfree(dai_data);
  1738. return 0;
  1739. }
  1740. static struct snd_soc_dai_ops msm_dai_q6_spdif_ops = {
  1741. .prepare = msm_dai_q6_spdif_prepare,
  1742. .hw_params = msm_dai_q6_spdif_hw_params,
  1743. .shutdown = msm_dai_q6_spdif_shutdown,
  1744. };
  1745. static struct snd_soc_dai_driver msm_dai_q6_spdif_spdif_rx_dai[] = {
  1746. {
  1747. .playback = {
  1748. .stream_name = "Primary SPDIF Playback",
  1749. .aif_name = "PRI_SPDIF_RX",
  1750. .rates = SNDRV_PCM_RATE_32000 |
  1751. SNDRV_PCM_RATE_44100 |
  1752. SNDRV_PCM_RATE_48000 |
  1753. SNDRV_PCM_RATE_88200 |
  1754. SNDRV_PCM_RATE_96000 |
  1755. SNDRV_PCM_RATE_176400 |
  1756. SNDRV_PCM_RATE_192000,
  1757. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1758. SNDRV_PCM_FMTBIT_S24_LE,
  1759. .channels_min = 1,
  1760. .channels_max = 2,
  1761. .rate_min = 32000,
  1762. .rate_max = 192000,
  1763. },
  1764. .name = "PRI_SPDIF_RX",
  1765. .ops = &msm_dai_q6_spdif_ops,
  1766. .id = AFE_PORT_ID_PRIMARY_SPDIF_RX,
  1767. .probe = msm_dai_q6_spdif_dai_probe,
  1768. .remove = msm_dai_q6_spdif_dai_remove,
  1769. },
  1770. {
  1771. .playback = {
  1772. .stream_name = "Secondary SPDIF Playback",
  1773. .aif_name = "SEC_SPDIF_RX",
  1774. .rates = SNDRV_PCM_RATE_32000 |
  1775. SNDRV_PCM_RATE_44100 |
  1776. SNDRV_PCM_RATE_48000 |
  1777. SNDRV_PCM_RATE_88200 |
  1778. SNDRV_PCM_RATE_96000 |
  1779. SNDRV_PCM_RATE_176400 |
  1780. SNDRV_PCM_RATE_192000,
  1781. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1782. SNDRV_PCM_FMTBIT_S24_LE,
  1783. .channels_min = 1,
  1784. .channels_max = 2,
  1785. .rate_min = 32000,
  1786. .rate_max = 192000,
  1787. },
  1788. .name = "SEC_SPDIF_RX",
  1789. .ops = &msm_dai_q6_spdif_ops,
  1790. .id = AFE_PORT_ID_SECONDARY_SPDIF_RX,
  1791. .probe = msm_dai_q6_spdif_dai_probe,
  1792. .remove = msm_dai_q6_spdif_dai_remove,
  1793. },
  1794. };
  1795. static struct snd_soc_dai_driver msm_dai_q6_spdif_spdif_tx_dai[] = {
  1796. {
  1797. .capture = {
  1798. .stream_name = "Primary SPDIF Capture",
  1799. .aif_name = "PRI_SPDIF_TX",
  1800. .rates = SNDRV_PCM_RATE_32000 |
  1801. SNDRV_PCM_RATE_44100 |
  1802. SNDRV_PCM_RATE_48000 |
  1803. SNDRV_PCM_RATE_88200 |
  1804. SNDRV_PCM_RATE_96000 |
  1805. SNDRV_PCM_RATE_176400 |
  1806. SNDRV_PCM_RATE_192000,
  1807. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1808. SNDRV_PCM_FMTBIT_S24_LE,
  1809. .channels_min = 1,
  1810. .channels_max = 2,
  1811. .rate_min = 32000,
  1812. .rate_max = 192000,
  1813. },
  1814. .name = "PRI_SPDIF_TX",
  1815. .ops = &msm_dai_q6_spdif_ops,
  1816. .id = AFE_PORT_ID_PRIMARY_SPDIF_TX,
  1817. .probe = msm_dai_q6_spdif_dai_probe,
  1818. .remove = msm_dai_q6_spdif_dai_remove,
  1819. },
  1820. {
  1821. .capture = {
  1822. .stream_name = "Secondary SPDIF Capture",
  1823. .aif_name = "SEC_SPDIF_TX",
  1824. .rates = SNDRV_PCM_RATE_32000 |
  1825. SNDRV_PCM_RATE_44100 |
  1826. SNDRV_PCM_RATE_48000 |
  1827. SNDRV_PCM_RATE_88200 |
  1828. SNDRV_PCM_RATE_96000 |
  1829. SNDRV_PCM_RATE_176400 |
  1830. SNDRV_PCM_RATE_192000,
  1831. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1832. SNDRV_PCM_FMTBIT_S24_LE,
  1833. .channels_min = 1,
  1834. .channels_max = 2,
  1835. .rate_min = 32000,
  1836. .rate_max = 192000,
  1837. },
  1838. .name = "SEC_SPDIF_TX",
  1839. .ops = &msm_dai_q6_spdif_ops,
  1840. .id = AFE_PORT_ID_SECONDARY_SPDIF_TX,
  1841. .probe = msm_dai_q6_spdif_dai_probe,
  1842. .remove = msm_dai_q6_spdif_dai_remove,
  1843. },
  1844. };
  1845. static const struct snd_soc_component_driver msm_dai_spdif_q6_component = {
  1846. .name = "msm-dai-q6-spdif",
  1847. };
  1848. static int msm_dai_q6_prepare(struct snd_pcm_substream *substream,
  1849. struct snd_soc_dai *dai)
  1850. {
  1851. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1852. int rc = 0;
  1853. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1854. if (dai_data->enc_config.format != ENC_FMT_NONE) {
  1855. int bitwidth = 0;
  1856. switch (dai_data->afe_in_bitformat) {
  1857. case SNDRV_PCM_FORMAT_S32_LE:
  1858. bitwidth = 32;
  1859. break;
  1860. case SNDRV_PCM_FORMAT_S24_LE:
  1861. bitwidth = 24;
  1862. break;
  1863. case SNDRV_PCM_FORMAT_S16_LE:
  1864. default:
  1865. bitwidth = 16;
  1866. break;
  1867. }
  1868. pr_debug("%s: calling AFE_PORT_START_V2 with enc_format: %d\n",
  1869. __func__, dai_data->enc_config.format);
  1870. rc = afe_port_start_v2(dai->id, &dai_data->port_config,
  1871. dai_data->rate,
  1872. dai_data->afe_in_channels,
  1873. bitwidth,
  1874. &dai_data->enc_config, NULL);
  1875. if (rc < 0)
  1876. pr_err("%s: afe_port_start_v2 failed error: %d\n",
  1877. __func__, rc);
  1878. } else if (dai_data->dec_config.format != DEC_FMT_NONE) {
  1879. /*
  1880. * A dummy Tx session is established in LPASS to
  1881. * get the link statistics from BTSoC.
  1882. * Depacketizer extracts the bit rate levels and
  1883. * transmits them to the encoder on the Rx path.
  1884. * Since this is a dummy decoder - channels, bit
  1885. * width are sent as 0 and encoder config is NULL.
  1886. * This could be updated in the future if there is
  1887. * a complete Tx path set up that uses this decoder.
  1888. */
  1889. rc = afe_port_start_v2(dai->id, &dai_data->port_config,
  1890. dai_data->rate, 0, 0, NULL,
  1891. &dai_data->dec_config);
  1892. if (rc < 0) {
  1893. pr_err("%s: fail to open AFE port 0x%x\n",
  1894. __func__, dai->id);
  1895. }
  1896. } else {
  1897. rc = afe_port_start(dai->id, &dai_data->port_config,
  1898. dai_data->rate);
  1899. }
  1900. if (rc < 0)
  1901. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  1902. dai->id);
  1903. else
  1904. set_bit(STATUS_PORT_STARTED,
  1905. dai_data->status_mask);
  1906. }
  1907. return rc;
  1908. }
  1909. static int msm_dai_q6_cdc_hw_params(struct snd_pcm_hw_params *params,
  1910. struct snd_soc_dai *dai, int stream)
  1911. {
  1912. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1913. dai_data->channels = params_channels(params);
  1914. switch (dai_data->channels) {
  1915. case 2:
  1916. dai_data->port_config.i2s.mono_stereo = MSM_AFE_STEREO;
  1917. break;
  1918. case 1:
  1919. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  1920. break;
  1921. default:
  1922. return -EINVAL;
  1923. pr_err("%s: err channels %d\n",
  1924. __func__, dai_data->channels);
  1925. break;
  1926. }
  1927. switch (params_format(params)) {
  1928. case SNDRV_PCM_FORMAT_S16_LE:
  1929. case SNDRV_PCM_FORMAT_SPECIAL:
  1930. dai_data->port_config.i2s.bit_width = 16;
  1931. break;
  1932. case SNDRV_PCM_FORMAT_S24_LE:
  1933. case SNDRV_PCM_FORMAT_S24_3LE:
  1934. dai_data->port_config.i2s.bit_width = 24;
  1935. break;
  1936. default:
  1937. pr_err("%s: format %d\n",
  1938. __func__, params_format(params));
  1939. return -EINVAL;
  1940. }
  1941. dai_data->rate = params_rate(params);
  1942. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  1943. dai_data->port_config.i2s.i2s_cfg_minor_version =
  1944. AFE_API_VERSION_I2S_CONFIG;
  1945. dai_data->port_config.i2s.data_format = AFE_LINEAR_PCM_DATA;
  1946. dev_dbg(dai->dev, " channel %d sample rate %d entered\n",
  1947. dai_data->channels, dai_data->rate);
  1948. dai_data->port_config.i2s.channel_mode = 1;
  1949. return 0;
  1950. }
  1951. static u16 num_of_bits_set(u16 sd_line_mask)
  1952. {
  1953. u8 num_bits_set = 0;
  1954. while (sd_line_mask) {
  1955. num_bits_set++;
  1956. sd_line_mask = sd_line_mask & (sd_line_mask - 1);
  1957. }
  1958. return num_bits_set;
  1959. }
  1960. static int msm_dai_q6_i2s_hw_params(struct snd_pcm_hw_params *params,
  1961. struct snd_soc_dai *dai, int stream)
  1962. {
  1963. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1964. struct msm_i2s_data *i2s_pdata =
  1965. (struct msm_i2s_data *) dai->dev->platform_data;
  1966. dai_data->channels = params_channels(params);
  1967. if (num_of_bits_set(i2s_pdata->sd_lines) == 1) {
  1968. switch (dai_data->channels) {
  1969. case 2:
  1970. dai_data->port_config.i2s.mono_stereo = MSM_AFE_STEREO;
  1971. break;
  1972. case 1:
  1973. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  1974. break;
  1975. default:
  1976. pr_warn("%s: greater than stereo has not been validated %d",
  1977. __func__, dai_data->channels);
  1978. break;
  1979. }
  1980. }
  1981. dai_data->rate = params_rate(params);
  1982. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  1983. dai_data->port_config.i2s.i2s_cfg_minor_version =
  1984. AFE_API_VERSION_I2S_CONFIG;
  1985. dai_data->port_config.i2s.data_format = AFE_LINEAR_PCM_DATA;
  1986. /* Q6 only supports 16 as now */
  1987. dai_data->port_config.i2s.bit_width = 16;
  1988. dai_data->port_config.i2s.channel_mode = 1;
  1989. return 0;
  1990. }
  1991. static int msm_dai_q6_slim_bus_hw_params(struct snd_pcm_hw_params *params,
  1992. struct snd_soc_dai *dai, int stream)
  1993. {
  1994. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1995. dai_data->channels = params_channels(params);
  1996. dai_data->rate = params_rate(params);
  1997. switch (params_format(params)) {
  1998. case SNDRV_PCM_FORMAT_S16_LE:
  1999. case SNDRV_PCM_FORMAT_SPECIAL:
  2000. dai_data->port_config.slim_sch.bit_width = 16;
  2001. break;
  2002. case SNDRV_PCM_FORMAT_S24_LE:
  2003. case SNDRV_PCM_FORMAT_S24_3LE:
  2004. dai_data->port_config.slim_sch.bit_width = 24;
  2005. break;
  2006. case SNDRV_PCM_FORMAT_S32_LE:
  2007. dai_data->port_config.slim_sch.bit_width = 32;
  2008. break;
  2009. default:
  2010. pr_err("%s: format %d\n",
  2011. __func__, params_format(params));
  2012. return -EINVAL;
  2013. }
  2014. dai_data->port_config.slim_sch.sb_cfg_minor_version =
  2015. AFE_API_VERSION_SLIMBUS_CONFIG;
  2016. dai_data->port_config.slim_sch.sample_rate = dai_data->rate;
  2017. dai_data->port_config.slim_sch.num_channels = dai_data->channels;
  2018. switch (dai->id) {
  2019. case SLIMBUS_7_RX:
  2020. case SLIMBUS_7_TX:
  2021. case SLIMBUS_8_RX:
  2022. case SLIMBUS_8_TX:
  2023. case SLIMBUS_9_RX:
  2024. case SLIMBUS_9_TX:
  2025. dai_data->port_config.slim_sch.slimbus_dev_id =
  2026. AFE_SLIMBUS_DEVICE_2;
  2027. break;
  2028. default:
  2029. dai_data->port_config.slim_sch.slimbus_dev_id =
  2030. AFE_SLIMBUS_DEVICE_1;
  2031. break;
  2032. }
  2033. dev_dbg(dai->dev, "%s:slimbus_dev_id[%hu] bit_wd[%hu] format[%hu]\n"
  2034. "num_channel %hu shared_ch_mapping[0] %hu\n"
  2035. "slave_port_mapping[1] %hu slave_port_mapping[2] %hu\n"
  2036. "sample_rate %d\n", __func__,
  2037. dai_data->port_config.slim_sch.slimbus_dev_id,
  2038. dai_data->port_config.slim_sch.bit_width,
  2039. dai_data->port_config.slim_sch.data_format,
  2040. dai_data->port_config.slim_sch.num_channels,
  2041. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  2042. dai_data->port_config.slim_sch.shared_ch_mapping[1],
  2043. dai_data->port_config.slim_sch.shared_ch_mapping[2],
  2044. dai_data->rate);
  2045. return 0;
  2046. }
  2047. static int msm_dai_q6_usb_audio_hw_params(struct snd_pcm_hw_params *params,
  2048. struct snd_soc_dai *dai, int stream)
  2049. {
  2050. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2051. dai_data->channels = params_channels(params);
  2052. dai_data->rate = params_rate(params);
  2053. switch (params_format(params)) {
  2054. case SNDRV_PCM_FORMAT_S16_LE:
  2055. case SNDRV_PCM_FORMAT_SPECIAL:
  2056. dai_data->port_config.usb_audio.bit_width = 16;
  2057. break;
  2058. case SNDRV_PCM_FORMAT_S24_LE:
  2059. case SNDRV_PCM_FORMAT_S24_3LE:
  2060. dai_data->port_config.usb_audio.bit_width = 24;
  2061. break;
  2062. case SNDRV_PCM_FORMAT_S32_LE:
  2063. dai_data->port_config.usb_audio.bit_width = 32;
  2064. break;
  2065. default:
  2066. dev_err(dai->dev, "%s: invalid format %d\n",
  2067. __func__, params_format(params));
  2068. return -EINVAL;
  2069. }
  2070. dai_data->port_config.usb_audio.cfg_minor_version =
  2071. AFE_API_MINOR_VERSION_USB_AUDIO_CONFIG;
  2072. dai_data->port_config.usb_audio.num_channels = dai_data->channels;
  2073. dai_data->port_config.usb_audio.sample_rate = dai_data->rate;
  2074. dev_dbg(dai->dev, "%s: dev_id[0x%x] bit_wd[%hu] format[%hu]\n"
  2075. "num_channel %hu sample_rate %d\n", __func__,
  2076. dai_data->port_config.usb_audio.dev_token,
  2077. dai_data->port_config.usb_audio.bit_width,
  2078. dai_data->port_config.usb_audio.data_format,
  2079. dai_data->port_config.usb_audio.num_channels,
  2080. dai_data->port_config.usb_audio.sample_rate);
  2081. return 0;
  2082. }
  2083. static int msm_dai_q6_bt_fm_hw_params(struct snd_pcm_hw_params *params,
  2084. struct snd_soc_dai *dai, int stream)
  2085. {
  2086. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2087. dai_data->channels = params_channels(params);
  2088. dai_data->rate = params_rate(params);
  2089. dev_dbg(dai->dev, "channels %d sample rate %d entered\n",
  2090. dai_data->channels, dai_data->rate);
  2091. memset(&dai_data->port_config, 0, sizeof(dai_data->port_config));
  2092. pr_debug("%s: setting bt_fm parameters\n", __func__);
  2093. dai_data->port_config.int_bt_fm.bt_fm_cfg_minor_version =
  2094. AFE_API_VERSION_INTERNAL_BT_FM_CONFIG;
  2095. dai_data->port_config.int_bt_fm.num_channels = dai_data->channels;
  2096. dai_data->port_config.int_bt_fm.sample_rate = dai_data->rate;
  2097. dai_data->port_config.int_bt_fm.bit_width = 16;
  2098. return 0;
  2099. }
  2100. static int msm_dai_q6_afe_rtproxy_hw_params(struct snd_pcm_hw_params *params,
  2101. struct snd_soc_dai *dai)
  2102. {
  2103. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2104. dai_data->rate = params_rate(params);
  2105. dai_data->port_config.rtproxy.num_channels = params_channels(params);
  2106. dai_data->port_config.rtproxy.sample_rate = params_rate(params);
  2107. pr_debug("channel %d entered,dai_id: %d,rate: %d\n",
  2108. dai_data->port_config.rtproxy.num_channels, dai->id, dai_data->rate);
  2109. dai_data->port_config.rtproxy.rt_proxy_cfg_minor_version =
  2110. AFE_API_VERSION_RT_PROXY_CONFIG;
  2111. dai_data->port_config.rtproxy.bit_width = 16; /* Q6 only supports 16 */
  2112. dai_data->port_config.rtproxy.interleaved = 1;
  2113. dai_data->port_config.rtproxy.frame_size = params_period_bytes(params);
  2114. dai_data->port_config.rtproxy.jitter_allowance =
  2115. dai_data->port_config.rtproxy.frame_size/2;
  2116. dai_data->port_config.rtproxy.low_water_mark = 0;
  2117. dai_data->port_config.rtproxy.high_water_mark = 0;
  2118. return 0;
  2119. }
  2120. static int msm_dai_q6_pseudo_port_hw_params(struct snd_pcm_hw_params *params,
  2121. struct snd_soc_dai *dai, int stream)
  2122. {
  2123. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2124. dai_data->channels = params_channels(params);
  2125. dai_data->rate = params_rate(params);
  2126. /* Q6 only supports 16 as now */
  2127. dai_data->port_config.pseudo_port.pseud_port_cfg_minor_version =
  2128. AFE_API_VERSION_PSEUDO_PORT_CONFIG;
  2129. dai_data->port_config.pseudo_port.num_channels =
  2130. params_channels(params);
  2131. dai_data->port_config.pseudo_port.bit_width = 16;
  2132. dai_data->port_config.pseudo_port.data_format = 0;
  2133. dai_data->port_config.pseudo_port.timing_mode =
  2134. AFE_PSEUDOPORT_TIMING_MODE_TIMER;
  2135. dai_data->port_config.pseudo_port.sample_rate = params_rate(params);
  2136. dev_dbg(dai->dev, "%s: bit_wd[%hu] num_channels [%hu] format[%hu]\n"
  2137. "timing Mode %hu sample_rate %d\n", __func__,
  2138. dai_data->port_config.pseudo_port.bit_width,
  2139. dai_data->port_config.pseudo_port.num_channels,
  2140. dai_data->port_config.pseudo_port.data_format,
  2141. dai_data->port_config.pseudo_port.timing_mode,
  2142. dai_data->port_config.pseudo_port.sample_rate);
  2143. return 0;
  2144. }
  2145. /* Current implementation assumes hw_param is called once
  2146. * This may not be the case but what to do when ADM and AFE
  2147. * port are already opened and parameter changes
  2148. */
  2149. static int msm_dai_q6_hw_params(struct snd_pcm_substream *substream,
  2150. struct snd_pcm_hw_params *params,
  2151. struct snd_soc_dai *dai)
  2152. {
  2153. int rc = 0;
  2154. switch (dai->id) {
  2155. case PRIMARY_I2S_TX:
  2156. case PRIMARY_I2S_RX:
  2157. case SECONDARY_I2S_RX:
  2158. rc = msm_dai_q6_cdc_hw_params(params, dai, substream->stream);
  2159. break;
  2160. case MI2S_RX:
  2161. rc = msm_dai_q6_i2s_hw_params(params, dai, substream->stream);
  2162. break;
  2163. case SLIMBUS_0_RX:
  2164. case SLIMBUS_1_RX:
  2165. case SLIMBUS_2_RX:
  2166. case SLIMBUS_3_RX:
  2167. case SLIMBUS_4_RX:
  2168. case SLIMBUS_5_RX:
  2169. case SLIMBUS_6_RX:
  2170. case SLIMBUS_7_RX:
  2171. case SLIMBUS_8_RX:
  2172. case SLIMBUS_9_RX:
  2173. case SLIMBUS_0_TX:
  2174. case SLIMBUS_1_TX:
  2175. case SLIMBUS_2_TX:
  2176. case SLIMBUS_3_TX:
  2177. case SLIMBUS_4_TX:
  2178. case SLIMBUS_5_TX:
  2179. case SLIMBUS_6_TX:
  2180. case SLIMBUS_7_TX:
  2181. case SLIMBUS_8_TX:
  2182. case SLIMBUS_9_TX:
  2183. rc = msm_dai_q6_slim_bus_hw_params(params, dai,
  2184. substream->stream);
  2185. break;
  2186. case INT_BT_SCO_RX:
  2187. case INT_BT_SCO_TX:
  2188. case INT_BT_A2DP_RX:
  2189. case INT_FM_RX:
  2190. case INT_FM_TX:
  2191. rc = msm_dai_q6_bt_fm_hw_params(params, dai, substream->stream);
  2192. break;
  2193. case AFE_PORT_ID_USB_RX:
  2194. case AFE_PORT_ID_USB_TX:
  2195. rc = msm_dai_q6_usb_audio_hw_params(params, dai,
  2196. substream->stream);
  2197. break;
  2198. case RT_PROXY_DAI_001_TX:
  2199. case RT_PROXY_DAI_001_RX:
  2200. case RT_PROXY_DAI_002_TX:
  2201. case RT_PROXY_DAI_002_RX:
  2202. rc = msm_dai_q6_afe_rtproxy_hw_params(params, dai);
  2203. break;
  2204. case VOICE_PLAYBACK_TX:
  2205. case VOICE2_PLAYBACK_TX:
  2206. case VOICE_RECORD_RX:
  2207. case VOICE_RECORD_TX:
  2208. rc = msm_dai_q6_pseudo_port_hw_params(params,
  2209. dai, substream->stream);
  2210. break;
  2211. default:
  2212. dev_err(dai->dev, "invalid AFE port ID 0x%x\n", dai->id);
  2213. rc = -EINVAL;
  2214. break;
  2215. }
  2216. return rc;
  2217. }
  2218. static void msm_dai_q6_shutdown(struct snd_pcm_substream *substream,
  2219. struct snd_soc_dai *dai)
  2220. {
  2221. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2222. int rc = 0;
  2223. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  2224. pr_debug("%s: stop pseudo port:%d\n", __func__, dai->id);
  2225. rc = afe_close(dai->id); /* can block */
  2226. if (rc < 0)
  2227. dev_err(dai->dev, "fail to close AFE port\n");
  2228. pr_debug("%s: dai_data->status_mask = %ld\n", __func__,
  2229. *dai_data->status_mask);
  2230. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  2231. }
  2232. }
  2233. static int msm_dai_q6_cdc_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2234. {
  2235. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2236. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2237. case SND_SOC_DAIFMT_CBS_CFS:
  2238. dai_data->port_config.i2s.ws_src = 1; /* CPU is master */
  2239. break;
  2240. case SND_SOC_DAIFMT_CBM_CFM:
  2241. dai_data->port_config.i2s.ws_src = 0; /* CPU is slave */
  2242. break;
  2243. default:
  2244. pr_err("%s: fmt 0x%x\n",
  2245. __func__, fmt & SND_SOC_DAIFMT_MASTER_MASK);
  2246. return -EINVAL;
  2247. }
  2248. return 0;
  2249. }
  2250. static int msm_dai_q6_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2251. {
  2252. int rc = 0;
  2253. dev_dbg(dai->dev, "%s: id = %d fmt[%d]\n", __func__,
  2254. dai->id, fmt);
  2255. switch (dai->id) {
  2256. case PRIMARY_I2S_TX:
  2257. case PRIMARY_I2S_RX:
  2258. case MI2S_RX:
  2259. case SECONDARY_I2S_RX:
  2260. rc = msm_dai_q6_cdc_set_fmt(dai, fmt);
  2261. break;
  2262. default:
  2263. dev_err(dai->dev, "invalid cpu_dai id 0x%x\n", dai->id);
  2264. rc = -EINVAL;
  2265. break;
  2266. }
  2267. return rc;
  2268. }
  2269. static int msm_dai_q6_set_channel_map(struct snd_soc_dai *dai,
  2270. unsigned int tx_num, unsigned int *tx_slot,
  2271. unsigned int rx_num, unsigned int *rx_slot)
  2272. {
  2273. int rc = 0;
  2274. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2275. unsigned int i = 0;
  2276. dev_dbg(dai->dev, "%s: id = %d\n", __func__, dai->id);
  2277. switch (dai->id) {
  2278. case SLIMBUS_0_RX:
  2279. case SLIMBUS_1_RX:
  2280. case SLIMBUS_2_RX:
  2281. case SLIMBUS_3_RX:
  2282. case SLIMBUS_4_RX:
  2283. case SLIMBUS_5_RX:
  2284. case SLIMBUS_6_RX:
  2285. case SLIMBUS_7_RX:
  2286. case SLIMBUS_8_RX:
  2287. case SLIMBUS_9_RX:
  2288. /*
  2289. * channel number to be between 128 and 255.
  2290. * For RX port use channel numbers
  2291. * from 138 to 144 for pre-Taiko
  2292. * from 144 to 159 for Taiko
  2293. */
  2294. if (!rx_slot) {
  2295. pr_err("%s: rx slot not found\n", __func__);
  2296. return -EINVAL;
  2297. }
  2298. if (rx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  2299. pr_err("%s: invalid rx num %d\n", __func__, rx_num);
  2300. return -EINVAL;
  2301. }
  2302. for (i = 0; i < rx_num; i++) {
  2303. dai_data->port_config.slim_sch.shared_ch_mapping[i] =
  2304. rx_slot[i];
  2305. pr_debug("%s: find number of channels[%d] ch[%d]\n",
  2306. __func__, i, rx_slot[i]);
  2307. }
  2308. dai_data->port_config.slim_sch.num_channels = rx_num;
  2309. pr_debug("%s: SLIMBUS_%d_RX cnt[%d] ch[%d %d]\n", __func__,
  2310. (dai->id - SLIMBUS_0_RX) / 2, rx_num,
  2311. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  2312. dai_data->port_config.slim_sch.shared_ch_mapping[1]);
  2313. break;
  2314. case SLIMBUS_0_TX:
  2315. case SLIMBUS_1_TX:
  2316. case SLIMBUS_2_TX:
  2317. case SLIMBUS_3_TX:
  2318. case SLIMBUS_4_TX:
  2319. case SLIMBUS_5_TX:
  2320. case SLIMBUS_6_TX:
  2321. case SLIMBUS_7_TX:
  2322. case SLIMBUS_8_TX:
  2323. case SLIMBUS_9_TX:
  2324. /*
  2325. * channel number to be between 128 and 255.
  2326. * For TX port use channel numbers
  2327. * from 128 to 137 for pre-Taiko
  2328. * from 128 to 143 for Taiko
  2329. */
  2330. if (!tx_slot) {
  2331. pr_err("%s: tx slot not found\n", __func__);
  2332. return -EINVAL;
  2333. }
  2334. if (tx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  2335. pr_err("%s: invalid tx num %d\n", __func__, tx_num);
  2336. return -EINVAL;
  2337. }
  2338. for (i = 0; i < tx_num; i++) {
  2339. dai_data->port_config.slim_sch.shared_ch_mapping[i] =
  2340. tx_slot[i];
  2341. pr_debug("%s: find number of channels[%d] ch[%d]\n",
  2342. __func__, i, tx_slot[i]);
  2343. }
  2344. dai_data->port_config.slim_sch.num_channels = tx_num;
  2345. pr_debug("%s:SLIMBUS_%d_TX cnt[%d] ch[%d %d]\n", __func__,
  2346. (dai->id - SLIMBUS_0_TX) / 2, tx_num,
  2347. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  2348. dai_data->port_config.slim_sch.shared_ch_mapping[1]);
  2349. break;
  2350. default:
  2351. dev_err(dai->dev, "invalid cpu_dai id 0x%x\n", dai->id);
  2352. rc = -EINVAL;
  2353. break;
  2354. }
  2355. return rc;
  2356. }
  2357. static struct snd_soc_dai_ops msm_dai_q6_ops = {
  2358. .prepare = msm_dai_q6_prepare,
  2359. .hw_params = msm_dai_q6_hw_params,
  2360. .shutdown = msm_dai_q6_shutdown,
  2361. .set_fmt = msm_dai_q6_set_fmt,
  2362. .set_channel_map = msm_dai_q6_set_channel_map,
  2363. };
  2364. static int msm_dai_q6_cal_info_put(struct snd_kcontrol *kcontrol,
  2365. struct snd_ctl_elem_value *ucontrol)
  2366. {
  2367. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2368. u16 port_id = ((struct soc_enum *)
  2369. kcontrol->private_value)->reg;
  2370. dai_data->cal_mode = ucontrol->value.integer.value[0];
  2371. pr_debug("%s: setting cal_mode to %d\n",
  2372. __func__, dai_data->cal_mode);
  2373. afe_set_cal_mode(port_id, dai_data->cal_mode);
  2374. return 0;
  2375. }
  2376. static int msm_dai_q6_cal_info_get(struct snd_kcontrol *kcontrol,
  2377. struct snd_ctl_elem_value *ucontrol)
  2378. {
  2379. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2380. ucontrol->value.integer.value[0] = dai_data->cal_mode;
  2381. return 0;
  2382. }
  2383. static int msm_dai_q6_sb_format_put(struct snd_kcontrol *kcontrol,
  2384. struct snd_ctl_elem_value *ucontrol)
  2385. {
  2386. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2387. int value = ucontrol->value.integer.value[0];
  2388. if (dai_data) {
  2389. dai_data->port_config.slim_sch.data_format = value;
  2390. pr_debug("%s: format = %d\n", __func__, value);
  2391. }
  2392. return 0;
  2393. }
  2394. static int msm_dai_q6_sb_format_get(struct snd_kcontrol *kcontrol,
  2395. struct snd_ctl_elem_value *ucontrol)
  2396. {
  2397. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2398. if (dai_data)
  2399. ucontrol->value.integer.value[0] =
  2400. dai_data->port_config.slim_sch.data_format;
  2401. return 0;
  2402. }
  2403. static int msm_dai_q6_usb_audio_cfg_put(struct snd_kcontrol *kcontrol,
  2404. struct snd_ctl_elem_value *ucontrol)
  2405. {
  2406. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2407. u32 val = ucontrol->value.integer.value[0];
  2408. if (dai_data) {
  2409. dai_data->port_config.usb_audio.dev_token = val;
  2410. pr_debug("%s: dev_token = 0x%x\n", __func__,
  2411. dai_data->port_config.usb_audio.dev_token);
  2412. } else {
  2413. pr_err("%s: dai_data is NULL\n", __func__);
  2414. }
  2415. return 0;
  2416. }
  2417. static int msm_dai_q6_usb_audio_cfg_get(struct snd_kcontrol *kcontrol,
  2418. struct snd_ctl_elem_value *ucontrol)
  2419. {
  2420. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2421. if (dai_data) {
  2422. ucontrol->value.integer.value[0] =
  2423. dai_data->port_config.usb_audio.dev_token;
  2424. pr_debug("%s: dev_token = 0x%x\n", __func__,
  2425. dai_data->port_config.usb_audio.dev_token);
  2426. } else {
  2427. pr_err("%s: dai_data is NULL\n", __func__);
  2428. }
  2429. return 0;
  2430. }
  2431. static int msm_dai_q6_usb_audio_endian_cfg_put(struct snd_kcontrol *kcontrol,
  2432. struct snd_ctl_elem_value *ucontrol)
  2433. {
  2434. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2435. u32 val = ucontrol->value.integer.value[0];
  2436. if (dai_data) {
  2437. dai_data->port_config.usb_audio.endian = val;
  2438. pr_debug("%s: endian = 0x%x\n", __func__,
  2439. dai_data->port_config.usb_audio.endian);
  2440. } else {
  2441. pr_err("%s: dai_data is NULL\n", __func__);
  2442. return -EINVAL;
  2443. }
  2444. return 0;
  2445. }
  2446. static int msm_dai_q6_usb_audio_endian_cfg_get(struct snd_kcontrol *kcontrol,
  2447. struct snd_ctl_elem_value *ucontrol)
  2448. {
  2449. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2450. if (dai_data) {
  2451. ucontrol->value.integer.value[0] =
  2452. dai_data->port_config.usb_audio.endian;
  2453. pr_debug("%s: endian = 0x%x\n", __func__,
  2454. dai_data->port_config.usb_audio.endian);
  2455. } else {
  2456. pr_err("%s: dai_data is NULL\n", __func__);
  2457. return -EINVAL;
  2458. }
  2459. return 0;
  2460. }
  2461. static int msm_dai_q6_usb_audio_svc_interval_put(struct snd_kcontrol *kcontrol,
  2462. struct snd_ctl_elem_value *ucontrol)
  2463. {
  2464. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2465. u32 val = ucontrol->value.integer.value[0];
  2466. if (!dai_data) {
  2467. pr_err("%s: dai_data is NULL\n", __func__);
  2468. return -EINVAL;
  2469. }
  2470. dai_data->port_config.usb_audio.service_interval = val;
  2471. pr_debug("%s: new service interval = %u\n", __func__,
  2472. dai_data->port_config.usb_audio.service_interval);
  2473. return 0;
  2474. }
  2475. static int msm_dai_q6_usb_audio_svc_interval_get(struct snd_kcontrol *kcontrol,
  2476. struct snd_ctl_elem_value *ucontrol)
  2477. {
  2478. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2479. if (!dai_data) {
  2480. pr_err("%s: dai_data is NULL\n", __func__);
  2481. return -EINVAL;
  2482. }
  2483. ucontrol->value.integer.value[0] =
  2484. dai_data->port_config.usb_audio.service_interval;
  2485. pr_debug("%s: service interval = %d\n", __func__,
  2486. dai_data->port_config.usb_audio.service_interval);
  2487. return 0;
  2488. }
  2489. static int msm_dai_q6_afe_enc_cfg_info(struct snd_kcontrol *kcontrol,
  2490. struct snd_ctl_elem_info *uinfo)
  2491. {
  2492. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  2493. uinfo->count = sizeof(struct afe_enc_config);
  2494. return 0;
  2495. }
  2496. static int msm_dai_q6_afe_enc_cfg_get(struct snd_kcontrol *kcontrol,
  2497. struct snd_ctl_elem_value *ucontrol)
  2498. {
  2499. int ret = 0;
  2500. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2501. if (dai_data) {
  2502. int format_size = sizeof(dai_data->enc_config.format);
  2503. pr_debug("%s: encoder config for %d format\n",
  2504. __func__, dai_data->enc_config.format);
  2505. memcpy(ucontrol->value.bytes.data,
  2506. &dai_data->enc_config.format,
  2507. format_size);
  2508. switch (dai_data->enc_config.format) {
  2509. case ENC_FMT_SBC:
  2510. memcpy(ucontrol->value.bytes.data + format_size,
  2511. &dai_data->enc_config.data,
  2512. sizeof(struct asm_sbc_enc_cfg_t));
  2513. break;
  2514. case ENC_FMT_AAC_V2:
  2515. memcpy(ucontrol->value.bytes.data + format_size,
  2516. &dai_data->enc_config.data,
  2517. sizeof(struct asm_aac_enc_cfg_v2_t));
  2518. break;
  2519. case ENC_FMT_APTX:
  2520. memcpy(ucontrol->value.bytes.data + format_size,
  2521. &dai_data->enc_config.data,
  2522. sizeof(struct asm_aptx_enc_cfg_t));
  2523. break;
  2524. case ENC_FMT_APTX_HD:
  2525. memcpy(ucontrol->value.bytes.data + format_size,
  2526. &dai_data->enc_config.data,
  2527. sizeof(struct asm_custom_enc_cfg_t));
  2528. break;
  2529. case ENC_FMT_CELT:
  2530. memcpy(ucontrol->value.bytes.data + format_size,
  2531. &dai_data->enc_config.data,
  2532. sizeof(struct asm_celt_enc_cfg_t));
  2533. break;
  2534. case ENC_FMT_LDAC:
  2535. memcpy(ucontrol->value.bytes.data + format_size,
  2536. &dai_data->enc_config.data,
  2537. sizeof(struct asm_ldac_enc_cfg_t));
  2538. break;
  2539. case ENC_FMT_APTX_ADAPTIVE:
  2540. memcpy(ucontrol->value.bytes.data + format_size,
  2541. &dai_data->enc_config.data,
  2542. sizeof(struct asm_aptx_ad_enc_cfg_t));
  2543. break;
  2544. default:
  2545. pr_debug("%s: unknown format = %d\n",
  2546. __func__, dai_data->enc_config.format);
  2547. ret = -EINVAL;
  2548. break;
  2549. }
  2550. }
  2551. return ret;
  2552. }
  2553. static int msm_dai_q6_afe_enc_cfg_put(struct snd_kcontrol *kcontrol,
  2554. struct snd_ctl_elem_value *ucontrol)
  2555. {
  2556. int ret = 0;
  2557. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2558. if (dai_data) {
  2559. int format_size = sizeof(dai_data->enc_config.format);
  2560. memset(&dai_data->enc_config, 0x0,
  2561. sizeof(struct afe_enc_config));
  2562. memcpy(&dai_data->enc_config.format,
  2563. ucontrol->value.bytes.data,
  2564. format_size);
  2565. pr_debug("%s: Received encoder config for %d format\n",
  2566. __func__, dai_data->enc_config.format);
  2567. switch (dai_data->enc_config.format) {
  2568. case ENC_FMT_SBC:
  2569. memcpy(&dai_data->enc_config.data,
  2570. ucontrol->value.bytes.data + format_size,
  2571. sizeof(struct asm_sbc_enc_cfg_t));
  2572. break;
  2573. case ENC_FMT_AAC_V2:
  2574. memcpy(&dai_data->enc_config.data,
  2575. ucontrol->value.bytes.data + format_size,
  2576. sizeof(struct asm_aac_enc_cfg_v2_t));
  2577. break;
  2578. case ENC_FMT_APTX:
  2579. memcpy(&dai_data->enc_config.data,
  2580. ucontrol->value.bytes.data + format_size,
  2581. sizeof(struct asm_aptx_enc_cfg_t));
  2582. break;
  2583. case ENC_FMT_APTX_HD:
  2584. memcpy(&dai_data->enc_config.data,
  2585. ucontrol->value.bytes.data + format_size,
  2586. sizeof(struct asm_custom_enc_cfg_t));
  2587. break;
  2588. case ENC_FMT_CELT:
  2589. memcpy(&dai_data->enc_config.data,
  2590. ucontrol->value.bytes.data + format_size,
  2591. sizeof(struct asm_celt_enc_cfg_t));
  2592. break;
  2593. case ENC_FMT_LDAC:
  2594. memcpy(&dai_data->enc_config.data,
  2595. ucontrol->value.bytes.data + format_size,
  2596. sizeof(struct asm_ldac_enc_cfg_t));
  2597. break;
  2598. case ENC_FMT_APTX_ADAPTIVE:
  2599. memcpy(&dai_data->enc_config.data,
  2600. ucontrol->value.bytes.data + format_size,
  2601. sizeof(struct asm_aptx_ad_enc_cfg_t));
  2602. break;
  2603. default:
  2604. pr_debug("%s: Ignore enc config for unknown format = %d\n",
  2605. __func__, dai_data->enc_config.format);
  2606. ret = -EINVAL;
  2607. break;
  2608. }
  2609. } else
  2610. ret = -EINVAL;
  2611. return ret;
  2612. }
  2613. static const char *const afe_input_chs_text[] = {"Zero", "One", "Two"};
  2614. static const struct soc_enum afe_input_chs_enum[] = {
  2615. SOC_ENUM_SINGLE_EXT(3, afe_input_chs_text),
  2616. };
  2617. static const char *const afe_input_bit_format_text[] = {"S16_LE", "S24_LE",
  2618. "S32_LE"};
  2619. static const struct soc_enum afe_input_bit_format_enum[] = {
  2620. SOC_ENUM_SINGLE_EXT(3, afe_input_bit_format_text),
  2621. };
  2622. static int msm_dai_q6_afe_input_channel_get(struct snd_kcontrol *kcontrol,
  2623. struct snd_ctl_elem_value *ucontrol)
  2624. {
  2625. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2626. if (dai_data) {
  2627. ucontrol->value.integer.value[0] = dai_data->afe_in_channels;
  2628. pr_debug("%s:afe input channel = %d\n",
  2629. __func__, dai_data->afe_in_channels);
  2630. }
  2631. return 0;
  2632. }
  2633. static int msm_dai_q6_afe_input_channel_put(struct snd_kcontrol *kcontrol,
  2634. struct snd_ctl_elem_value *ucontrol)
  2635. {
  2636. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2637. if (dai_data) {
  2638. dai_data->afe_in_channels = ucontrol->value.integer.value[0];
  2639. pr_debug("%s: updating afe input channel : %d\n",
  2640. __func__, dai_data->afe_in_channels);
  2641. }
  2642. return 0;
  2643. }
  2644. static int msm_dai_q6_afe_input_bit_format_get(
  2645. struct snd_kcontrol *kcontrol,
  2646. struct snd_ctl_elem_value *ucontrol)
  2647. {
  2648. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2649. if (!dai_data) {
  2650. pr_err("%s: Invalid dai data\n", __func__);
  2651. return -EINVAL;
  2652. }
  2653. switch (dai_data->afe_in_bitformat) {
  2654. case SNDRV_PCM_FORMAT_S32_LE:
  2655. ucontrol->value.integer.value[0] = 2;
  2656. break;
  2657. case SNDRV_PCM_FORMAT_S24_LE:
  2658. ucontrol->value.integer.value[0] = 1;
  2659. break;
  2660. case SNDRV_PCM_FORMAT_S16_LE:
  2661. default:
  2662. ucontrol->value.integer.value[0] = 0;
  2663. break;
  2664. }
  2665. pr_debug("%s: afe input bit format : %ld\n",
  2666. __func__, ucontrol->value.integer.value[0]);
  2667. return 0;
  2668. }
  2669. static int msm_dai_q6_afe_input_bit_format_put(
  2670. struct snd_kcontrol *kcontrol,
  2671. struct snd_ctl_elem_value *ucontrol)
  2672. {
  2673. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2674. if (!dai_data) {
  2675. pr_err("%s: Invalid dai data\n", __func__);
  2676. return -EINVAL;
  2677. }
  2678. switch (ucontrol->value.integer.value[0]) {
  2679. case 2:
  2680. dai_data->afe_in_bitformat = SNDRV_PCM_FORMAT_S32_LE;
  2681. break;
  2682. case 1:
  2683. dai_data->afe_in_bitformat = SNDRV_PCM_FORMAT_S24_LE;
  2684. break;
  2685. case 0:
  2686. default:
  2687. dai_data->afe_in_bitformat = SNDRV_PCM_FORMAT_S16_LE;
  2688. break;
  2689. }
  2690. pr_debug("%s: updating afe input bit format : %d\n",
  2691. __func__, dai_data->afe_in_bitformat);
  2692. return 0;
  2693. }
  2694. static int msm_dai_q6_afe_scrambler_mode_get(
  2695. struct snd_kcontrol *kcontrol,
  2696. struct snd_ctl_elem_value *ucontrol)
  2697. {
  2698. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2699. if (!dai_data) {
  2700. pr_err("%s: Invalid dai data\n", __func__);
  2701. return -EINVAL;
  2702. }
  2703. ucontrol->value.integer.value[0] = dai_data->enc_config.scrambler_mode;
  2704. return 0;
  2705. }
  2706. static int msm_dai_q6_afe_scrambler_mode_put(
  2707. struct snd_kcontrol *kcontrol,
  2708. struct snd_ctl_elem_value *ucontrol)
  2709. {
  2710. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2711. if (!dai_data) {
  2712. pr_err("%s: Invalid dai data\n", __func__);
  2713. return -EINVAL;
  2714. }
  2715. dai_data->enc_config.scrambler_mode = ucontrol->value.integer.value[0];
  2716. pr_debug("%s: afe scrambler mode : %d\n",
  2717. __func__, dai_data->enc_config.scrambler_mode);
  2718. return 0;
  2719. }
  2720. static const struct snd_kcontrol_new afe_enc_config_controls[] = {
  2721. {
  2722. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  2723. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  2724. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2725. .name = "SLIM_7_RX Encoder Config",
  2726. .info = msm_dai_q6_afe_enc_cfg_info,
  2727. .get = msm_dai_q6_afe_enc_cfg_get,
  2728. .put = msm_dai_q6_afe_enc_cfg_put,
  2729. },
  2730. SOC_ENUM_EXT("AFE Input Channels", afe_input_chs_enum[0],
  2731. msm_dai_q6_afe_input_channel_get,
  2732. msm_dai_q6_afe_input_channel_put),
  2733. SOC_ENUM_EXT("AFE Input Bit Format", afe_input_bit_format_enum[0],
  2734. msm_dai_q6_afe_input_bit_format_get,
  2735. msm_dai_q6_afe_input_bit_format_put),
  2736. SOC_SINGLE_EXT("AFE Scrambler Mode",
  2737. 0, 0, 1, 0,
  2738. msm_dai_q6_afe_scrambler_mode_get,
  2739. msm_dai_q6_afe_scrambler_mode_put),
  2740. };
  2741. static int msm_dai_q6_afe_dec_cfg_info(struct snd_kcontrol *kcontrol,
  2742. struct snd_ctl_elem_info *uinfo)
  2743. {
  2744. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  2745. uinfo->count = sizeof(struct afe_dec_config);
  2746. return 0;
  2747. }
  2748. static int msm_dai_q6_afe_dec_cfg_get(struct snd_kcontrol *kcontrol,
  2749. struct snd_ctl_elem_value *ucontrol)
  2750. {
  2751. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2752. int format_size = 0;
  2753. if (!dai_data) {
  2754. pr_err("%s: Invalid dai data\n", __func__);
  2755. return -EINVAL;
  2756. }
  2757. format_size = sizeof(dai_data->dec_config.format);
  2758. memcpy(ucontrol->value.bytes.data,
  2759. &dai_data->dec_config.format,
  2760. format_size);
  2761. memcpy(ucontrol->value.bytes.data + format_size,
  2762. &dai_data->dec_config.abr_dec_cfg,
  2763. sizeof(struct afe_abr_dec_cfg_t));
  2764. return 0;
  2765. }
  2766. static int msm_dai_q6_afe_dec_cfg_put(struct snd_kcontrol *kcontrol,
  2767. struct snd_ctl_elem_value *ucontrol)
  2768. {
  2769. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2770. int format_size = 0;
  2771. if (!dai_data) {
  2772. pr_err("%s: Invalid dai data\n", __func__);
  2773. return -EINVAL;
  2774. }
  2775. memset(&dai_data->dec_config, 0x0,
  2776. sizeof(struct afe_dec_config));
  2777. format_size = sizeof(dai_data->dec_config.format);
  2778. memcpy(&dai_data->dec_config.format,
  2779. ucontrol->value.bytes.data,
  2780. format_size);
  2781. memcpy(&dai_data->dec_config.abr_dec_cfg,
  2782. ucontrol->value.bytes.data + format_size,
  2783. sizeof(struct afe_abr_dec_cfg_t));
  2784. return 0;
  2785. }
  2786. static const struct snd_kcontrol_new afe_dec_config_controls[] = {
  2787. {
  2788. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  2789. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  2790. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2791. .name = "SLIM_7_TX Decoder Config",
  2792. .info = msm_dai_q6_afe_dec_cfg_info,
  2793. .get = msm_dai_q6_afe_dec_cfg_get,
  2794. .put = msm_dai_q6_afe_dec_cfg_put,
  2795. },
  2796. };
  2797. static int msm_dai_q6_slim_rx_drift_info(struct snd_kcontrol *kcontrol,
  2798. struct snd_ctl_elem_info *uinfo)
  2799. {
  2800. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  2801. uinfo->count = sizeof(struct afe_param_id_dev_timing_stats);
  2802. return 0;
  2803. }
  2804. static int msm_dai_q6_slim_rx_drift_get(struct snd_kcontrol *kcontrol,
  2805. struct snd_ctl_elem_value *ucontrol)
  2806. {
  2807. int ret = -EINVAL;
  2808. struct afe_param_id_dev_timing_stats timing_stats;
  2809. struct snd_soc_dai *dai = kcontrol->private_data;
  2810. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2811. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  2812. pr_debug("%s: afe port not started. dai_data->status_mask = %ld\n",
  2813. __func__, *dai_data->status_mask);
  2814. goto done;
  2815. }
  2816. memset(&timing_stats, 0, sizeof(struct afe_param_id_dev_timing_stats));
  2817. ret = afe_get_av_dev_drift(&timing_stats, dai->id);
  2818. if (ret) {
  2819. pr_err("%s: Error getting AFE Drift for port %d, err=%d\n",
  2820. __func__, dai->id, ret);
  2821. goto done;
  2822. }
  2823. memcpy(ucontrol->value.bytes.data, (void *)&timing_stats,
  2824. sizeof(struct afe_param_id_dev_timing_stats));
  2825. done:
  2826. return ret;
  2827. }
  2828. static const char * const afe_cal_mode_text[] = {
  2829. "CAL_MODE_DEFAULT", "CAL_MODE_NONE"
  2830. };
  2831. static const struct soc_enum slim_2_rx_enum =
  2832. SOC_ENUM_SINGLE(SLIMBUS_2_RX, 0, ARRAY_SIZE(afe_cal_mode_text),
  2833. afe_cal_mode_text);
  2834. static const struct soc_enum rt_proxy_1_rx_enum =
  2835. SOC_ENUM_SINGLE(RT_PROXY_PORT_001_RX, 0, ARRAY_SIZE(afe_cal_mode_text),
  2836. afe_cal_mode_text);
  2837. static const struct soc_enum rt_proxy_1_tx_enum =
  2838. SOC_ENUM_SINGLE(RT_PROXY_PORT_001_TX, 0, ARRAY_SIZE(afe_cal_mode_text),
  2839. afe_cal_mode_text);
  2840. static const struct snd_kcontrol_new sb_config_controls[] = {
  2841. SOC_ENUM_EXT("SLIM_4_TX Format", sb_config_enum[0],
  2842. msm_dai_q6_sb_format_get,
  2843. msm_dai_q6_sb_format_put),
  2844. SOC_ENUM_EXT("SLIM_2_RX SetCalMode", slim_2_rx_enum,
  2845. msm_dai_q6_cal_info_get,
  2846. msm_dai_q6_cal_info_put),
  2847. SOC_ENUM_EXT("SLIM_2_RX Format", sb_config_enum[0],
  2848. msm_dai_q6_sb_format_get,
  2849. msm_dai_q6_sb_format_put)
  2850. };
  2851. static const struct snd_kcontrol_new rt_proxy_config_controls[] = {
  2852. SOC_ENUM_EXT("RT_PROXY_1_RX SetCalMode", rt_proxy_1_rx_enum,
  2853. msm_dai_q6_cal_info_get,
  2854. msm_dai_q6_cal_info_put),
  2855. SOC_ENUM_EXT("RT_PROXY_1_TX SetCalMode", rt_proxy_1_tx_enum,
  2856. msm_dai_q6_cal_info_get,
  2857. msm_dai_q6_cal_info_put),
  2858. };
  2859. static const struct snd_kcontrol_new usb_audio_cfg_controls[] = {
  2860. SOC_SINGLE_EXT("USB_AUDIO_RX dev_token", 0, 0, UINT_MAX, 0,
  2861. msm_dai_q6_usb_audio_cfg_get,
  2862. msm_dai_q6_usb_audio_cfg_put),
  2863. SOC_SINGLE_EXT("USB_AUDIO_RX endian", 0, 0, 1, 0,
  2864. msm_dai_q6_usb_audio_endian_cfg_get,
  2865. msm_dai_q6_usb_audio_endian_cfg_put),
  2866. SOC_SINGLE_EXT("USB_AUDIO_TX dev_token", 0, 0, UINT_MAX, 0,
  2867. msm_dai_q6_usb_audio_cfg_get,
  2868. msm_dai_q6_usb_audio_cfg_put),
  2869. SOC_SINGLE_EXT("USB_AUDIO_TX endian", 0, 0, 1, 0,
  2870. msm_dai_q6_usb_audio_endian_cfg_get,
  2871. msm_dai_q6_usb_audio_endian_cfg_put),
  2872. SOC_SINGLE_EXT("USB_AUDIO_RX service_interval", SND_SOC_NOPM, 0,
  2873. UINT_MAX, 0,
  2874. msm_dai_q6_usb_audio_svc_interval_get,
  2875. msm_dai_q6_usb_audio_svc_interval_put),
  2876. };
  2877. static const struct snd_kcontrol_new avd_drift_config_controls[] = {
  2878. {
  2879. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2880. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2881. .name = "SLIMBUS_0_RX DRIFT",
  2882. .info = msm_dai_q6_slim_rx_drift_info,
  2883. .get = msm_dai_q6_slim_rx_drift_get,
  2884. },
  2885. {
  2886. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2887. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2888. .name = "SLIMBUS_6_RX DRIFT",
  2889. .info = msm_dai_q6_slim_rx_drift_info,
  2890. .get = msm_dai_q6_slim_rx_drift_get,
  2891. },
  2892. {
  2893. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2894. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2895. .name = "SLIMBUS_7_RX DRIFT",
  2896. .info = msm_dai_q6_slim_rx_drift_info,
  2897. .get = msm_dai_q6_slim_rx_drift_get,
  2898. },
  2899. };
  2900. static int msm_dai_q6_dai_probe(struct snd_soc_dai *dai)
  2901. {
  2902. struct msm_dai_q6_dai_data *dai_data;
  2903. int rc = 0;
  2904. if (!dai) {
  2905. pr_err("%s: Invalid params dai\n", __func__);
  2906. return -EINVAL;
  2907. }
  2908. if (!dai->dev) {
  2909. pr_err("%s: Invalid params dai dev\n", __func__);
  2910. return -EINVAL;
  2911. }
  2912. dai_data = kzalloc(sizeof(struct msm_dai_q6_dai_data), GFP_KERNEL);
  2913. if (!dai_data)
  2914. return -ENOMEM;
  2915. else
  2916. dev_set_drvdata(dai->dev, dai_data);
  2917. msm_dai_q6_set_dai_id(dai);
  2918. switch (dai->id) {
  2919. case SLIMBUS_4_TX:
  2920. rc = snd_ctl_add(dai->component->card->snd_card,
  2921. snd_ctl_new1(&sb_config_controls[0],
  2922. dai_data));
  2923. break;
  2924. case SLIMBUS_2_RX:
  2925. rc = snd_ctl_add(dai->component->card->snd_card,
  2926. snd_ctl_new1(&sb_config_controls[1],
  2927. dai_data));
  2928. rc = snd_ctl_add(dai->component->card->snd_card,
  2929. snd_ctl_new1(&sb_config_controls[2],
  2930. dai_data));
  2931. break;
  2932. case SLIMBUS_7_RX:
  2933. rc = snd_ctl_add(dai->component->card->snd_card,
  2934. snd_ctl_new1(&afe_enc_config_controls[0],
  2935. dai_data));
  2936. rc = snd_ctl_add(dai->component->card->snd_card,
  2937. snd_ctl_new1(&afe_enc_config_controls[1],
  2938. dai_data));
  2939. rc = snd_ctl_add(dai->component->card->snd_card,
  2940. snd_ctl_new1(&afe_enc_config_controls[2],
  2941. dai_data));
  2942. rc = snd_ctl_add(dai->component->card->snd_card,
  2943. snd_ctl_new1(&afe_enc_config_controls[3],
  2944. dai_data));
  2945. rc = snd_ctl_add(dai->component->card->snd_card,
  2946. snd_ctl_new1(&avd_drift_config_controls[2],
  2947. dai));
  2948. break;
  2949. case SLIMBUS_7_TX:
  2950. rc = snd_ctl_add(dai->component->card->snd_card,
  2951. snd_ctl_new1(&afe_dec_config_controls[0],
  2952. dai_data));
  2953. break;
  2954. case RT_PROXY_DAI_001_RX:
  2955. rc = snd_ctl_add(dai->component->card->snd_card,
  2956. snd_ctl_new1(&rt_proxy_config_controls[0],
  2957. dai_data));
  2958. break;
  2959. case RT_PROXY_DAI_001_TX:
  2960. rc = snd_ctl_add(dai->component->card->snd_card,
  2961. snd_ctl_new1(&rt_proxy_config_controls[1],
  2962. dai_data));
  2963. break;
  2964. case AFE_PORT_ID_USB_RX:
  2965. rc = snd_ctl_add(dai->component->card->snd_card,
  2966. snd_ctl_new1(&usb_audio_cfg_controls[0],
  2967. dai_data));
  2968. rc = snd_ctl_add(dai->component->card->snd_card,
  2969. snd_ctl_new1(&usb_audio_cfg_controls[1],
  2970. dai_data));
  2971. rc = snd_ctl_add(dai->component->card->snd_card,
  2972. snd_ctl_new1(&usb_audio_cfg_controls[4],
  2973. dai_data));
  2974. break;
  2975. case AFE_PORT_ID_USB_TX:
  2976. rc = snd_ctl_add(dai->component->card->snd_card,
  2977. snd_ctl_new1(&usb_audio_cfg_controls[2],
  2978. dai_data));
  2979. rc = snd_ctl_add(dai->component->card->snd_card,
  2980. snd_ctl_new1(&usb_audio_cfg_controls[3],
  2981. dai_data));
  2982. break;
  2983. case SLIMBUS_0_RX:
  2984. rc = snd_ctl_add(dai->component->card->snd_card,
  2985. snd_ctl_new1(&avd_drift_config_controls[0],
  2986. dai));
  2987. break;
  2988. case SLIMBUS_6_RX:
  2989. rc = snd_ctl_add(dai->component->card->snd_card,
  2990. snd_ctl_new1(&avd_drift_config_controls[1],
  2991. dai));
  2992. break;
  2993. }
  2994. if (rc < 0)
  2995. dev_err(dai->dev, "%s: err add config ctl, DAI = %s\n",
  2996. __func__, dai->name);
  2997. rc = msm_dai_q6_dai_add_route(dai);
  2998. return rc;
  2999. }
  3000. static int msm_dai_q6_dai_remove(struct snd_soc_dai *dai)
  3001. {
  3002. struct msm_dai_q6_dai_data *dai_data;
  3003. int rc;
  3004. dai_data = dev_get_drvdata(dai->dev);
  3005. /* If AFE port is still up, close it */
  3006. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  3007. pr_debug("%s: stop pseudo port:%d\n", __func__, dai->id);
  3008. rc = afe_close(dai->id); /* can block */
  3009. if (rc < 0)
  3010. dev_err(dai->dev, "fail to close AFE port\n");
  3011. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  3012. }
  3013. kfree(dai_data);
  3014. return 0;
  3015. }
  3016. static struct snd_soc_dai_driver msm_dai_q6_afe_rx_dai[] = {
  3017. {
  3018. .playback = {
  3019. .stream_name = "AFE Playback",
  3020. .aif_name = "PCM_RX",
  3021. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3022. SNDRV_PCM_RATE_16000,
  3023. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3024. SNDRV_PCM_FMTBIT_S24_LE,
  3025. .channels_min = 1,
  3026. .channels_max = 2,
  3027. .rate_min = 8000,
  3028. .rate_max = 48000,
  3029. },
  3030. .ops = &msm_dai_q6_ops,
  3031. .id = RT_PROXY_DAI_001_RX,
  3032. .probe = msm_dai_q6_dai_probe,
  3033. .remove = msm_dai_q6_dai_remove,
  3034. },
  3035. {
  3036. .playback = {
  3037. .stream_name = "AFE-PROXY RX",
  3038. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3039. SNDRV_PCM_RATE_16000,
  3040. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3041. SNDRV_PCM_FMTBIT_S24_LE,
  3042. .channels_min = 1,
  3043. .channels_max = 2,
  3044. .rate_min = 8000,
  3045. .rate_max = 48000,
  3046. },
  3047. .ops = &msm_dai_q6_ops,
  3048. .id = RT_PROXY_DAI_002_RX,
  3049. .probe = msm_dai_q6_dai_probe,
  3050. .remove = msm_dai_q6_dai_remove,
  3051. },
  3052. };
  3053. static struct snd_soc_dai_driver msm_dai_q6_afe_tx_dai[] = {
  3054. {
  3055. .capture = {
  3056. .stream_name = "AFE Capture",
  3057. .aif_name = "PCM_TX",
  3058. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3059. SNDRV_PCM_RATE_16000,
  3060. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3061. .channels_min = 1,
  3062. .channels_max = 8,
  3063. .rate_min = 8000,
  3064. .rate_max = 48000,
  3065. },
  3066. .ops = &msm_dai_q6_ops,
  3067. .id = RT_PROXY_DAI_002_TX,
  3068. .probe = msm_dai_q6_dai_probe,
  3069. .remove = msm_dai_q6_dai_remove,
  3070. },
  3071. {
  3072. .capture = {
  3073. .stream_name = "AFE-PROXY TX",
  3074. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3075. SNDRV_PCM_RATE_16000,
  3076. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3077. .channels_min = 1,
  3078. .channels_max = 8,
  3079. .rate_min = 8000,
  3080. .rate_max = 48000,
  3081. },
  3082. .ops = &msm_dai_q6_ops,
  3083. .id = RT_PROXY_DAI_001_TX,
  3084. .probe = msm_dai_q6_dai_probe,
  3085. .remove = msm_dai_q6_dai_remove,
  3086. },
  3087. };
  3088. static struct snd_soc_dai_driver msm_dai_q6_bt_sco_rx_dai = {
  3089. .playback = {
  3090. .stream_name = "Internal BT-SCO Playback",
  3091. .aif_name = "INT_BT_SCO_RX",
  3092. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  3093. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3094. .channels_min = 1,
  3095. .channels_max = 1,
  3096. .rate_max = 16000,
  3097. .rate_min = 8000,
  3098. },
  3099. .ops = &msm_dai_q6_ops,
  3100. .id = INT_BT_SCO_RX,
  3101. .probe = msm_dai_q6_dai_probe,
  3102. .remove = msm_dai_q6_dai_remove,
  3103. };
  3104. static struct snd_soc_dai_driver msm_dai_q6_bt_a2dp_rx_dai = {
  3105. .playback = {
  3106. .stream_name = "Internal BT-A2DP Playback",
  3107. .aif_name = "INT_BT_A2DP_RX",
  3108. .rates = SNDRV_PCM_RATE_48000,
  3109. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3110. .channels_min = 1,
  3111. .channels_max = 2,
  3112. .rate_max = 48000,
  3113. .rate_min = 48000,
  3114. },
  3115. .ops = &msm_dai_q6_ops,
  3116. .id = INT_BT_A2DP_RX,
  3117. .probe = msm_dai_q6_dai_probe,
  3118. .remove = msm_dai_q6_dai_remove,
  3119. };
  3120. static struct snd_soc_dai_driver msm_dai_q6_bt_sco_tx_dai = {
  3121. .capture = {
  3122. .stream_name = "Internal BT-SCO Capture",
  3123. .aif_name = "INT_BT_SCO_TX",
  3124. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  3125. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3126. .channels_min = 1,
  3127. .channels_max = 1,
  3128. .rate_max = 16000,
  3129. .rate_min = 8000,
  3130. },
  3131. .ops = &msm_dai_q6_ops,
  3132. .id = INT_BT_SCO_TX,
  3133. .probe = msm_dai_q6_dai_probe,
  3134. .remove = msm_dai_q6_dai_remove,
  3135. };
  3136. static struct snd_soc_dai_driver msm_dai_q6_fm_rx_dai = {
  3137. .playback = {
  3138. .stream_name = "Internal FM Playback",
  3139. .aif_name = "INT_FM_RX",
  3140. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3141. SNDRV_PCM_RATE_16000,
  3142. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3143. .channels_min = 2,
  3144. .channels_max = 2,
  3145. .rate_max = 48000,
  3146. .rate_min = 8000,
  3147. },
  3148. .ops = &msm_dai_q6_ops,
  3149. .id = INT_FM_RX,
  3150. .probe = msm_dai_q6_dai_probe,
  3151. .remove = msm_dai_q6_dai_remove,
  3152. };
  3153. static struct snd_soc_dai_driver msm_dai_q6_fm_tx_dai = {
  3154. .capture = {
  3155. .stream_name = "Internal FM Capture",
  3156. .aif_name = "INT_FM_TX",
  3157. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3158. SNDRV_PCM_RATE_16000,
  3159. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3160. .channels_min = 2,
  3161. .channels_max = 2,
  3162. .rate_max = 48000,
  3163. .rate_min = 8000,
  3164. },
  3165. .ops = &msm_dai_q6_ops,
  3166. .id = INT_FM_TX,
  3167. .probe = msm_dai_q6_dai_probe,
  3168. .remove = msm_dai_q6_dai_remove,
  3169. };
  3170. static struct snd_soc_dai_driver msm_dai_q6_voc_playback_dai[] = {
  3171. {
  3172. .playback = {
  3173. .stream_name = "Voice Farend Playback",
  3174. .aif_name = "VOICE_PLAYBACK_TX",
  3175. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3176. SNDRV_PCM_RATE_16000,
  3177. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3178. .channels_min = 1,
  3179. .channels_max = 2,
  3180. .rate_min = 8000,
  3181. .rate_max = 48000,
  3182. },
  3183. .ops = &msm_dai_q6_ops,
  3184. .id = VOICE_PLAYBACK_TX,
  3185. .probe = msm_dai_q6_dai_probe,
  3186. .remove = msm_dai_q6_dai_remove,
  3187. },
  3188. {
  3189. .playback = {
  3190. .stream_name = "Voice2 Farend Playback",
  3191. .aif_name = "VOICE2_PLAYBACK_TX",
  3192. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3193. SNDRV_PCM_RATE_16000,
  3194. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3195. .channels_min = 1,
  3196. .channels_max = 2,
  3197. .rate_min = 8000,
  3198. .rate_max = 48000,
  3199. },
  3200. .ops = &msm_dai_q6_ops,
  3201. .id = VOICE2_PLAYBACK_TX,
  3202. .probe = msm_dai_q6_dai_probe,
  3203. .remove = msm_dai_q6_dai_remove,
  3204. },
  3205. };
  3206. static struct snd_soc_dai_driver msm_dai_q6_incall_record_dai[] = {
  3207. {
  3208. .capture = {
  3209. .stream_name = "Voice Uplink Capture",
  3210. .aif_name = "INCALL_RECORD_TX",
  3211. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3212. SNDRV_PCM_RATE_16000,
  3213. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3214. .channels_min = 1,
  3215. .channels_max = 2,
  3216. .rate_min = 8000,
  3217. .rate_max = 48000,
  3218. },
  3219. .ops = &msm_dai_q6_ops,
  3220. .id = VOICE_RECORD_TX,
  3221. .probe = msm_dai_q6_dai_probe,
  3222. .remove = msm_dai_q6_dai_remove,
  3223. },
  3224. {
  3225. .capture = {
  3226. .stream_name = "Voice Downlink Capture",
  3227. .aif_name = "INCALL_RECORD_RX",
  3228. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3229. SNDRV_PCM_RATE_16000,
  3230. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3231. .channels_min = 1,
  3232. .channels_max = 2,
  3233. .rate_min = 8000,
  3234. .rate_max = 48000,
  3235. },
  3236. .ops = &msm_dai_q6_ops,
  3237. .id = VOICE_RECORD_RX,
  3238. .probe = msm_dai_q6_dai_probe,
  3239. .remove = msm_dai_q6_dai_remove,
  3240. },
  3241. };
  3242. static struct snd_soc_dai_driver msm_dai_q6_usb_rx_dai = {
  3243. .playback = {
  3244. .stream_name = "USB Audio Playback",
  3245. .aif_name = "USB_AUDIO_RX",
  3246. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3247. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3248. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3249. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  3250. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  3251. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  3252. SNDRV_PCM_RATE_384000,
  3253. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
  3254. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE,
  3255. .channels_min = 1,
  3256. .channels_max = 8,
  3257. .rate_max = 384000,
  3258. .rate_min = 8000,
  3259. },
  3260. .ops = &msm_dai_q6_ops,
  3261. .id = AFE_PORT_ID_USB_RX,
  3262. .probe = msm_dai_q6_dai_probe,
  3263. .remove = msm_dai_q6_dai_remove,
  3264. };
  3265. static struct snd_soc_dai_driver msm_dai_q6_usb_tx_dai = {
  3266. .capture = {
  3267. .stream_name = "USB Audio Capture",
  3268. .aif_name = "USB_AUDIO_TX",
  3269. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3270. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3271. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3272. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  3273. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  3274. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  3275. SNDRV_PCM_RATE_384000,
  3276. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
  3277. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE,
  3278. .channels_min = 1,
  3279. .channels_max = 8,
  3280. .rate_max = 384000,
  3281. .rate_min = 8000,
  3282. },
  3283. .ops = &msm_dai_q6_ops,
  3284. .id = AFE_PORT_ID_USB_TX,
  3285. .probe = msm_dai_q6_dai_probe,
  3286. .remove = msm_dai_q6_dai_remove,
  3287. };
  3288. static int msm_auxpcm_dev_probe(struct platform_device *pdev)
  3289. {
  3290. struct msm_dai_q6_auxpcm_dai_data *dai_data;
  3291. struct msm_dai_auxpcm_pdata *auxpcm_pdata;
  3292. uint32_t val_array[RATE_MAX_NUM_OF_AUX_PCM_RATES];
  3293. uint32_t val = 0;
  3294. const char *intf_name;
  3295. int rc = 0, i = 0, len = 0;
  3296. const uint32_t *slot_mapping_array = NULL;
  3297. u32 array_length = 0;
  3298. dai_data = kzalloc(sizeof(struct msm_dai_q6_auxpcm_dai_data),
  3299. GFP_KERNEL);
  3300. if (!dai_data)
  3301. return -ENOMEM;
  3302. rc = of_property_read_u32(pdev->dev.of_node,
  3303. "qcom,msm-dai-is-island-supported",
  3304. &dai_data->is_island_dai);
  3305. if (rc)
  3306. dev_dbg(&pdev->dev, "island supported entry not found\n");
  3307. auxpcm_pdata = kzalloc(sizeof(struct msm_dai_auxpcm_pdata),
  3308. GFP_KERNEL);
  3309. if (!auxpcm_pdata) {
  3310. dev_err(&pdev->dev, "Failed to allocate memory for platform data\n");
  3311. goto fail_pdata_nomem;
  3312. }
  3313. dev_dbg(&pdev->dev, "%s: dev %pK, dai_data %pK, auxpcm_pdata %pK\n",
  3314. __func__, &pdev->dev, dai_data, auxpcm_pdata);
  3315. rc = of_property_read_u32_array(pdev->dev.of_node,
  3316. "qcom,msm-cpudai-auxpcm-mode",
  3317. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3318. if (rc) {
  3319. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-mode missing in DT node\n",
  3320. __func__);
  3321. goto fail_invalid_dt;
  3322. }
  3323. auxpcm_pdata->mode_8k.mode = (u16)val_array[RATE_8KHZ];
  3324. auxpcm_pdata->mode_16k.mode = (u16)val_array[RATE_16KHZ];
  3325. rc = of_property_read_u32_array(pdev->dev.of_node,
  3326. "qcom,msm-cpudai-auxpcm-sync",
  3327. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3328. if (rc) {
  3329. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-sync missing in DT node\n",
  3330. __func__);
  3331. goto fail_invalid_dt;
  3332. }
  3333. auxpcm_pdata->mode_8k.sync = (u16)val_array[RATE_8KHZ];
  3334. auxpcm_pdata->mode_16k.sync = (u16)val_array[RATE_16KHZ];
  3335. rc = of_property_read_u32_array(pdev->dev.of_node,
  3336. "qcom,msm-cpudai-auxpcm-frame",
  3337. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3338. if (rc) {
  3339. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-frame missing in DT node\n",
  3340. __func__);
  3341. goto fail_invalid_dt;
  3342. }
  3343. auxpcm_pdata->mode_8k.frame = (u16)val_array[RATE_8KHZ];
  3344. auxpcm_pdata->mode_16k.frame = (u16)val_array[RATE_16KHZ];
  3345. rc = of_property_read_u32_array(pdev->dev.of_node,
  3346. "qcom,msm-cpudai-auxpcm-quant",
  3347. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3348. if (rc) {
  3349. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-quant missing in DT node\n",
  3350. __func__);
  3351. goto fail_invalid_dt;
  3352. }
  3353. auxpcm_pdata->mode_8k.quant = (u16)val_array[RATE_8KHZ];
  3354. auxpcm_pdata->mode_16k.quant = (u16)val_array[RATE_16KHZ];
  3355. rc = of_property_read_u32_array(pdev->dev.of_node,
  3356. "qcom,msm-cpudai-auxpcm-num-slots",
  3357. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3358. if (rc) {
  3359. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-num-slots missing in DT node\n",
  3360. __func__);
  3361. goto fail_invalid_dt;
  3362. }
  3363. auxpcm_pdata->mode_8k.num_slots = (u16)val_array[RATE_8KHZ];
  3364. if (auxpcm_pdata->mode_8k.num_slots >
  3365. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_8k.frame)) {
  3366. dev_err(&pdev->dev, "%s Max slots %d greater than DT node %d\n",
  3367. __func__,
  3368. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_8k.frame),
  3369. auxpcm_pdata->mode_8k.num_slots);
  3370. rc = -EINVAL;
  3371. goto fail_invalid_dt;
  3372. }
  3373. auxpcm_pdata->mode_16k.num_slots = (u16)val_array[RATE_16KHZ];
  3374. if (auxpcm_pdata->mode_16k.num_slots >
  3375. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_16k.frame)) {
  3376. dev_err(&pdev->dev, "%s Max slots %d greater than DT node %d\n",
  3377. __func__,
  3378. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_16k.frame),
  3379. auxpcm_pdata->mode_16k.num_slots);
  3380. rc = -EINVAL;
  3381. goto fail_invalid_dt;
  3382. }
  3383. slot_mapping_array = of_get_property(pdev->dev.of_node,
  3384. "qcom,msm-cpudai-auxpcm-slot-mapping", &len);
  3385. if (slot_mapping_array == NULL) {
  3386. dev_err(&pdev->dev, "%s slot_mapping_array is not valid\n",
  3387. __func__);
  3388. rc = -EINVAL;
  3389. goto fail_invalid_dt;
  3390. }
  3391. array_length = auxpcm_pdata->mode_8k.num_slots +
  3392. auxpcm_pdata->mode_16k.num_slots;
  3393. if (len != sizeof(uint32_t) * array_length) {
  3394. dev_err(&pdev->dev, "%s Length is %d and expected is %zd\n",
  3395. __func__, len, sizeof(uint32_t) * array_length);
  3396. rc = -EINVAL;
  3397. goto fail_invalid_dt;
  3398. }
  3399. auxpcm_pdata->mode_8k.slot_mapping =
  3400. kzalloc(sizeof(uint16_t) *
  3401. auxpcm_pdata->mode_8k.num_slots,
  3402. GFP_KERNEL);
  3403. if (!auxpcm_pdata->mode_8k.slot_mapping) {
  3404. dev_err(&pdev->dev, "%s No mem for mode_8k slot mapping\n",
  3405. __func__);
  3406. rc = -ENOMEM;
  3407. goto fail_invalid_dt;
  3408. }
  3409. for (i = 0; i < auxpcm_pdata->mode_8k.num_slots; i++)
  3410. auxpcm_pdata->mode_8k.slot_mapping[i] =
  3411. (u16)be32_to_cpu(slot_mapping_array[i]);
  3412. auxpcm_pdata->mode_16k.slot_mapping =
  3413. kzalloc(sizeof(uint16_t) *
  3414. auxpcm_pdata->mode_16k.num_slots,
  3415. GFP_KERNEL);
  3416. if (!auxpcm_pdata->mode_16k.slot_mapping) {
  3417. dev_err(&pdev->dev, "%s No mem for mode_16k slot mapping\n",
  3418. __func__);
  3419. rc = -ENOMEM;
  3420. goto fail_invalid_16k_slot_mapping;
  3421. }
  3422. for (i = 0; i < auxpcm_pdata->mode_16k.num_slots; i++)
  3423. auxpcm_pdata->mode_16k.slot_mapping[i] =
  3424. (u16)be32_to_cpu(slot_mapping_array[i +
  3425. auxpcm_pdata->mode_8k.num_slots]);
  3426. rc = of_property_read_u32_array(pdev->dev.of_node,
  3427. "qcom,msm-cpudai-auxpcm-data",
  3428. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3429. if (rc) {
  3430. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-data missing in DT node\n",
  3431. __func__);
  3432. goto fail_invalid_dt1;
  3433. }
  3434. auxpcm_pdata->mode_8k.data = (u16)val_array[RATE_8KHZ];
  3435. auxpcm_pdata->mode_16k.data = (u16)val_array[RATE_16KHZ];
  3436. rc = of_property_read_u32_array(pdev->dev.of_node,
  3437. "qcom,msm-cpudai-auxpcm-pcm-clk-rate",
  3438. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3439. if (rc) {
  3440. dev_err(&pdev->dev,
  3441. "%s: qcom,msm-cpudai-auxpcm-pcm-clk-rate missing in DT\n",
  3442. __func__);
  3443. goto fail_invalid_dt1;
  3444. }
  3445. auxpcm_pdata->mode_8k.pcm_clk_rate = (int)val_array[RATE_8KHZ];
  3446. auxpcm_pdata->mode_16k.pcm_clk_rate = (int)val_array[RATE_16KHZ];
  3447. rc = of_property_read_string(pdev->dev.of_node,
  3448. "qcom,msm-auxpcm-interface", &intf_name);
  3449. if (rc) {
  3450. dev_err(&pdev->dev,
  3451. "%s: qcom,msm-auxpcm-interface missing in DT node\n",
  3452. __func__);
  3453. goto fail_nodev_intf;
  3454. }
  3455. if (!strcmp(intf_name, "primary")) {
  3456. dai_data->rx_pid = AFE_PORT_ID_PRIMARY_PCM_RX;
  3457. dai_data->tx_pid = AFE_PORT_ID_PRIMARY_PCM_TX;
  3458. pdev->id = MSM_DAI_PRI_AUXPCM_DT_DEV_ID;
  3459. i = 0;
  3460. } else if (!strcmp(intf_name, "secondary")) {
  3461. dai_data->rx_pid = AFE_PORT_ID_SECONDARY_PCM_RX;
  3462. dai_data->tx_pid = AFE_PORT_ID_SECONDARY_PCM_TX;
  3463. pdev->id = MSM_DAI_SEC_AUXPCM_DT_DEV_ID;
  3464. i = 1;
  3465. } else if (!strcmp(intf_name, "tertiary")) {
  3466. dai_data->rx_pid = AFE_PORT_ID_TERTIARY_PCM_RX;
  3467. dai_data->tx_pid = AFE_PORT_ID_TERTIARY_PCM_TX;
  3468. pdev->id = MSM_DAI_TERT_AUXPCM_DT_DEV_ID;
  3469. i = 2;
  3470. } else if (!strcmp(intf_name, "quaternary")) {
  3471. dai_data->rx_pid = AFE_PORT_ID_QUATERNARY_PCM_RX;
  3472. dai_data->tx_pid = AFE_PORT_ID_QUATERNARY_PCM_TX;
  3473. pdev->id = MSM_DAI_QUAT_AUXPCM_DT_DEV_ID;
  3474. i = 3;
  3475. } else if (!strcmp(intf_name, "quinary")) {
  3476. dai_data->rx_pid = AFE_PORT_ID_QUINARY_PCM_RX;
  3477. dai_data->tx_pid = AFE_PORT_ID_QUINARY_PCM_TX;
  3478. pdev->id = MSM_DAI_QUIN_AUXPCM_DT_DEV_ID;
  3479. i = 4;
  3480. } else {
  3481. dev_err(&pdev->dev, "%s: invalid DT intf name %s\n",
  3482. __func__, intf_name);
  3483. goto fail_invalid_intf;
  3484. }
  3485. rc = of_property_read_u32(pdev->dev.of_node,
  3486. "qcom,msm-cpudai-afe-clk-ver", &val);
  3487. if (rc)
  3488. dai_data->afe_clk_ver = AFE_CLK_VERSION_V1;
  3489. else
  3490. dai_data->afe_clk_ver = val;
  3491. mutex_init(&dai_data->rlock);
  3492. dev_dbg(&pdev->dev, "dev name %s\n", dev_name(&pdev->dev));
  3493. dev_set_drvdata(&pdev->dev, dai_data);
  3494. pdev->dev.platform_data = (void *) auxpcm_pdata;
  3495. rc = snd_soc_register_component(&pdev->dev,
  3496. &msm_dai_q6_aux_pcm_dai_component,
  3497. &msm_dai_q6_aux_pcm_dai[i], 1);
  3498. if (rc) {
  3499. dev_err(&pdev->dev, "%s: auxpcm dai reg failed, rc=%d\n",
  3500. __func__, rc);
  3501. goto fail_reg_dai;
  3502. }
  3503. return rc;
  3504. fail_reg_dai:
  3505. fail_invalid_intf:
  3506. fail_nodev_intf:
  3507. fail_invalid_dt1:
  3508. kfree(auxpcm_pdata->mode_16k.slot_mapping);
  3509. fail_invalid_16k_slot_mapping:
  3510. kfree(auxpcm_pdata->mode_8k.slot_mapping);
  3511. fail_invalid_dt:
  3512. kfree(auxpcm_pdata);
  3513. fail_pdata_nomem:
  3514. kfree(dai_data);
  3515. return rc;
  3516. }
  3517. static int msm_auxpcm_dev_remove(struct platform_device *pdev)
  3518. {
  3519. struct msm_dai_q6_auxpcm_dai_data *dai_data;
  3520. dai_data = dev_get_drvdata(&pdev->dev);
  3521. snd_soc_unregister_component(&pdev->dev);
  3522. mutex_destroy(&dai_data->rlock);
  3523. kfree(dai_data);
  3524. kfree(pdev->dev.platform_data);
  3525. return 0;
  3526. }
  3527. static const struct of_device_id msm_auxpcm_dev_dt_match[] = {
  3528. { .compatible = "qcom,msm-auxpcm-dev", },
  3529. {}
  3530. };
  3531. static struct platform_driver msm_auxpcm_dev_driver = {
  3532. .probe = msm_auxpcm_dev_probe,
  3533. .remove = msm_auxpcm_dev_remove,
  3534. .driver = {
  3535. .name = "msm-auxpcm-dev",
  3536. .owner = THIS_MODULE,
  3537. .of_match_table = msm_auxpcm_dev_dt_match,
  3538. },
  3539. };
  3540. static struct snd_soc_dai_driver msm_dai_q6_slimbus_rx_dai[] = {
  3541. {
  3542. .playback = {
  3543. .stream_name = "Slimbus Playback",
  3544. .aif_name = "SLIMBUS_0_RX",
  3545. .rates = SNDRV_PCM_RATE_8000_384000,
  3546. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3547. .channels_min = 1,
  3548. .channels_max = 8,
  3549. .rate_min = 8000,
  3550. .rate_max = 384000,
  3551. },
  3552. .ops = &msm_dai_q6_ops,
  3553. .id = SLIMBUS_0_RX,
  3554. .probe = msm_dai_q6_dai_probe,
  3555. .remove = msm_dai_q6_dai_remove,
  3556. },
  3557. {
  3558. .playback = {
  3559. .stream_name = "Slimbus1 Playback",
  3560. .aif_name = "SLIMBUS_1_RX",
  3561. .rates = SNDRV_PCM_RATE_8000_384000,
  3562. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3563. .channels_min = 1,
  3564. .channels_max = 2,
  3565. .rate_min = 8000,
  3566. .rate_max = 384000,
  3567. },
  3568. .ops = &msm_dai_q6_ops,
  3569. .id = SLIMBUS_1_RX,
  3570. .probe = msm_dai_q6_dai_probe,
  3571. .remove = msm_dai_q6_dai_remove,
  3572. },
  3573. {
  3574. .playback = {
  3575. .stream_name = "Slimbus2 Playback",
  3576. .aif_name = "SLIMBUS_2_RX",
  3577. .rates = SNDRV_PCM_RATE_8000_384000,
  3578. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3579. .channels_min = 1,
  3580. .channels_max = 8,
  3581. .rate_min = 8000,
  3582. .rate_max = 384000,
  3583. },
  3584. .ops = &msm_dai_q6_ops,
  3585. .id = SLIMBUS_2_RX,
  3586. .probe = msm_dai_q6_dai_probe,
  3587. .remove = msm_dai_q6_dai_remove,
  3588. },
  3589. {
  3590. .playback = {
  3591. .stream_name = "Slimbus3 Playback",
  3592. .aif_name = "SLIMBUS_3_RX",
  3593. .rates = SNDRV_PCM_RATE_8000_384000,
  3594. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3595. .channels_min = 1,
  3596. .channels_max = 2,
  3597. .rate_min = 8000,
  3598. .rate_max = 384000,
  3599. },
  3600. .ops = &msm_dai_q6_ops,
  3601. .id = SLIMBUS_3_RX,
  3602. .probe = msm_dai_q6_dai_probe,
  3603. .remove = msm_dai_q6_dai_remove,
  3604. },
  3605. {
  3606. .playback = {
  3607. .stream_name = "Slimbus4 Playback",
  3608. .aif_name = "SLIMBUS_4_RX",
  3609. .rates = SNDRV_PCM_RATE_8000_384000,
  3610. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3611. .channels_min = 1,
  3612. .channels_max = 2,
  3613. .rate_min = 8000,
  3614. .rate_max = 384000,
  3615. },
  3616. .ops = &msm_dai_q6_ops,
  3617. .id = SLIMBUS_4_RX,
  3618. .probe = msm_dai_q6_dai_probe,
  3619. .remove = msm_dai_q6_dai_remove,
  3620. },
  3621. {
  3622. .playback = {
  3623. .stream_name = "Slimbus6 Playback",
  3624. .aif_name = "SLIMBUS_6_RX",
  3625. .rates = SNDRV_PCM_RATE_8000_384000,
  3626. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3627. .channels_min = 1,
  3628. .channels_max = 2,
  3629. .rate_min = 8000,
  3630. .rate_max = 384000,
  3631. },
  3632. .ops = &msm_dai_q6_ops,
  3633. .id = SLIMBUS_6_RX,
  3634. .probe = msm_dai_q6_dai_probe,
  3635. .remove = msm_dai_q6_dai_remove,
  3636. },
  3637. {
  3638. .playback = {
  3639. .stream_name = "Slimbus5 Playback",
  3640. .aif_name = "SLIMBUS_5_RX",
  3641. .rates = SNDRV_PCM_RATE_8000_384000,
  3642. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3643. .channels_min = 1,
  3644. .channels_max = 2,
  3645. .rate_min = 8000,
  3646. .rate_max = 384000,
  3647. },
  3648. .ops = &msm_dai_q6_ops,
  3649. .id = SLIMBUS_5_RX,
  3650. .probe = msm_dai_q6_dai_probe,
  3651. .remove = msm_dai_q6_dai_remove,
  3652. },
  3653. {
  3654. .playback = {
  3655. .stream_name = "Slimbus7 Playback",
  3656. .aif_name = "SLIMBUS_7_RX",
  3657. .rates = SNDRV_PCM_RATE_8000_384000,
  3658. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3659. .channels_min = 1,
  3660. .channels_max = 8,
  3661. .rate_min = 8000,
  3662. .rate_max = 384000,
  3663. },
  3664. .ops = &msm_dai_q6_ops,
  3665. .id = SLIMBUS_7_RX,
  3666. .probe = msm_dai_q6_dai_probe,
  3667. .remove = msm_dai_q6_dai_remove,
  3668. },
  3669. {
  3670. .playback = {
  3671. .stream_name = "Slimbus8 Playback",
  3672. .aif_name = "SLIMBUS_8_RX",
  3673. .rates = SNDRV_PCM_RATE_8000_384000,
  3674. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3675. .channels_min = 1,
  3676. .channels_max = 8,
  3677. .rate_min = 8000,
  3678. .rate_max = 384000,
  3679. },
  3680. .ops = &msm_dai_q6_ops,
  3681. .id = SLIMBUS_8_RX,
  3682. .probe = msm_dai_q6_dai_probe,
  3683. .remove = msm_dai_q6_dai_remove,
  3684. },
  3685. {
  3686. .playback = {
  3687. .stream_name = "Slimbus9 Playback",
  3688. .aif_name = "SLIMBUS_9_RX",
  3689. .rates = SNDRV_PCM_RATE_8000_384000,
  3690. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3691. .channels_min = 1,
  3692. .channels_max = 8,
  3693. .rate_min = 8000,
  3694. .rate_max = 384000,
  3695. },
  3696. .ops = &msm_dai_q6_ops,
  3697. .id = SLIMBUS_9_RX,
  3698. .probe = msm_dai_q6_dai_probe,
  3699. .remove = msm_dai_q6_dai_remove,
  3700. },
  3701. };
  3702. static struct snd_soc_dai_driver msm_dai_q6_slimbus_tx_dai[] = {
  3703. {
  3704. .capture = {
  3705. .stream_name = "Slimbus Capture",
  3706. .aif_name = "SLIMBUS_0_TX",
  3707. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3708. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  3709. SNDRV_PCM_RATE_192000,
  3710. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3711. SNDRV_PCM_FMTBIT_S24_LE |
  3712. SNDRV_PCM_FMTBIT_S24_3LE,
  3713. .channels_min = 1,
  3714. .channels_max = 8,
  3715. .rate_min = 8000,
  3716. .rate_max = 192000,
  3717. },
  3718. .ops = &msm_dai_q6_ops,
  3719. .id = SLIMBUS_0_TX,
  3720. .probe = msm_dai_q6_dai_probe,
  3721. .remove = msm_dai_q6_dai_remove,
  3722. },
  3723. {
  3724. .capture = {
  3725. .stream_name = "Slimbus1 Capture",
  3726. .aif_name = "SLIMBUS_1_TX",
  3727. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  3728. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3729. SNDRV_PCM_RATE_192000,
  3730. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3731. SNDRV_PCM_FMTBIT_S24_LE |
  3732. SNDRV_PCM_FMTBIT_S24_3LE,
  3733. .channels_min = 1,
  3734. .channels_max = 2,
  3735. .rate_min = 8000,
  3736. .rate_max = 192000,
  3737. },
  3738. .ops = &msm_dai_q6_ops,
  3739. .id = SLIMBUS_1_TX,
  3740. .probe = msm_dai_q6_dai_probe,
  3741. .remove = msm_dai_q6_dai_remove,
  3742. },
  3743. {
  3744. .capture = {
  3745. .stream_name = "Slimbus2 Capture",
  3746. .aif_name = "SLIMBUS_2_TX",
  3747. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3748. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  3749. SNDRV_PCM_RATE_192000,
  3750. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3751. SNDRV_PCM_FMTBIT_S24_LE,
  3752. .channels_min = 1,
  3753. .channels_max = 8,
  3754. .rate_min = 8000,
  3755. .rate_max = 192000,
  3756. },
  3757. .ops = &msm_dai_q6_ops,
  3758. .id = SLIMBUS_2_TX,
  3759. .probe = msm_dai_q6_dai_probe,
  3760. .remove = msm_dai_q6_dai_remove,
  3761. },
  3762. {
  3763. .capture = {
  3764. .stream_name = "Slimbus3 Capture",
  3765. .aif_name = "SLIMBUS_3_TX",
  3766. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  3767. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3768. SNDRV_PCM_RATE_192000,
  3769. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3770. SNDRV_PCM_FMTBIT_S24_LE,
  3771. .channels_min = 2,
  3772. .channels_max = 4,
  3773. .rate_min = 8000,
  3774. .rate_max = 192000,
  3775. },
  3776. .ops = &msm_dai_q6_ops,
  3777. .id = SLIMBUS_3_TX,
  3778. .probe = msm_dai_q6_dai_probe,
  3779. .remove = msm_dai_q6_dai_remove,
  3780. },
  3781. {
  3782. .capture = {
  3783. .stream_name = "Slimbus4 Capture",
  3784. .aif_name = "SLIMBUS_4_TX",
  3785. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  3786. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3787. SNDRV_PCM_RATE_192000,
  3788. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3789. SNDRV_PCM_FMTBIT_S24_LE |
  3790. SNDRV_PCM_FMTBIT_S32_LE,
  3791. .channels_min = 2,
  3792. .channels_max = 4,
  3793. .rate_min = 8000,
  3794. .rate_max = 192000,
  3795. },
  3796. .ops = &msm_dai_q6_ops,
  3797. .id = SLIMBUS_4_TX,
  3798. .probe = msm_dai_q6_dai_probe,
  3799. .remove = msm_dai_q6_dai_remove,
  3800. },
  3801. {
  3802. .capture = {
  3803. .stream_name = "Slimbus5 Capture",
  3804. .aif_name = "SLIMBUS_5_TX",
  3805. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3806. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  3807. SNDRV_PCM_RATE_192000,
  3808. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3809. SNDRV_PCM_FMTBIT_S24_LE,
  3810. .channels_min = 1,
  3811. .channels_max = 8,
  3812. .rate_min = 8000,
  3813. .rate_max = 192000,
  3814. },
  3815. .ops = &msm_dai_q6_ops,
  3816. .id = SLIMBUS_5_TX,
  3817. .probe = msm_dai_q6_dai_probe,
  3818. .remove = msm_dai_q6_dai_remove,
  3819. },
  3820. {
  3821. .capture = {
  3822. .stream_name = "Slimbus6 Capture",
  3823. .aif_name = "SLIMBUS_6_TX",
  3824. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  3825. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3826. SNDRV_PCM_RATE_192000,
  3827. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3828. SNDRV_PCM_FMTBIT_S24_LE,
  3829. .channels_min = 1,
  3830. .channels_max = 2,
  3831. .rate_min = 8000,
  3832. .rate_max = 192000,
  3833. },
  3834. .ops = &msm_dai_q6_ops,
  3835. .id = SLIMBUS_6_TX,
  3836. .probe = msm_dai_q6_dai_probe,
  3837. .remove = msm_dai_q6_dai_remove,
  3838. },
  3839. {
  3840. .capture = {
  3841. .stream_name = "Slimbus7 Capture",
  3842. .aif_name = "SLIMBUS_7_TX",
  3843. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  3844. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3845. SNDRV_PCM_RATE_192000,
  3846. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3847. SNDRV_PCM_FMTBIT_S24_LE |
  3848. SNDRV_PCM_FMTBIT_S32_LE,
  3849. .channels_min = 1,
  3850. .channels_max = 8,
  3851. .rate_min = 8000,
  3852. .rate_max = 192000,
  3853. },
  3854. .ops = &msm_dai_q6_ops,
  3855. .id = SLIMBUS_7_TX,
  3856. .probe = msm_dai_q6_dai_probe,
  3857. .remove = msm_dai_q6_dai_remove,
  3858. },
  3859. {
  3860. .capture = {
  3861. .stream_name = "Slimbus8 Capture",
  3862. .aif_name = "SLIMBUS_8_TX",
  3863. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  3864. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3865. SNDRV_PCM_RATE_192000,
  3866. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3867. SNDRV_PCM_FMTBIT_S24_LE |
  3868. SNDRV_PCM_FMTBIT_S32_LE,
  3869. .channels_min = 1,
  3870. .channels_max = 8,
  3871. .rate_min = 8000,
  3872. .rate_max = 192000,
  3873. },
  3874. .ops = &msm_dai_q6_ops,
  3875. .id = SLIMBUS_8_TX,
  3876. .probe = msm_dai_q6_dai_probe,
  3877. .remove = msm_dai_q6_dai_remove,
  3878. },
  3879. {
  3880. .capture = {
  3881. .stream_name = "Slimbus9 Capture",
  3882. .aif_name = "SLIMBUS_9_TX",
  3883. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  3884. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3885. SNDRV_PCM_RATE_192000,
  3886. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3887. SNDRV_PCM_FMTBIT_S24_LE |
  3888. SNDRV_PCM_FMTBIT_S32_LE,
  3889. .channels_min = 1,
  3890. .channels_max = 8,
  3891. .rate_min = 8000,
  3892. .rate_max = 192000,
  3893. },
  3894. .ops = &msm_dai_q6_ops,
  3895. .id = SLIMBUS_9_TX,
  3896. .probe = msm_dai_q6_dai_probe,
  3897. .remove = msm_dai_q6_dai_remove,
  3898. },
  3899. };
  3900. static int msm_dai_q6_mi2s_format_put(struct snd_kcontrol *kcontrol,
  3901. struct snd_ctl_elem_value *ucontrol)
  3902. {
  3903. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3904. int value = ucontrol->value.integer.value[0];
  3905. dai_data->port_config.i2s.data_format = value;
  3906. pr_debug("%s: value = %d, channel = %d, line = %d\n",
  3907. __func__, value, dai_data->port_config.i2s.mono_stereo,
  3908. dai_data->port_config.i2s.channel_mode);
  3909. return 0;
  3910. }
  3911. static int msm_dai_q6_mi2s_format_get(struct snd_kcontrol *kcontrol,
  3912. struct snd_ctl_elem_value *ucontrol)
  3913. {
  3914. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3915. ucontrol->value.integer.value[0] =
  3916. dai_data->port_config.i2s.data_format;
  3917. return 0;
  3918. }
  3919. static int msm_dai_q6_mi2s_vi_feed_mono_put(struct snd_kcontrol *kcontrol,
  3920. struct snd_ctl_elem_value *ucontrol)
  3921. {
  3922. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3923. int value = ucontrol->value.integer.value[0];
  3924. dai_data->vi_feed_mono = value;
  3925. pr_debug("%s: value = %d\n", __func__, value);
  3926. return 0;
  3927. }
  3928. static int msm_dai_q6_mi2s_vi_feed_mono_get(struct snd_kcontrol *kcontrol,
  3929. struct snd_ctl_elem_value *ucontrol)
  3930. {
  3931. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3932. ucontrol->value.integer.value[0] = dai_data->vi_feed_mono;
  3933. return 0;
  3934. }
  3935. static const struct snd_kcontrol_new mi2s_config_controls[] = {
  3936. SOC_ENUM_EXT("PRI MI2S RX Format", mi2s_config_enum[0],
  3937. msm_dai_q6_mi2s_format_get,
  3938. msm_dai_q6_mi2s_format_put),
  3939. SOC_ENUM_EXT("SEC MI2S RX Format", mi2s_config_enum[0],
  3940. msm_dai_q6_mi2s_format_get,
  3941. msm_dai_q6_mi2s_format_put),
  3942. SOC_ENUM_EXT("TERT MI2S RX Format", mi2s_config_enum[0],
  3943. msm_dai_q6_mi2s_format_get,
  3944. msm_dai_q6_mi2s_format_put),
  3945. SOC_ENUM_EXT("QUAT MI2S RX Format", mi2s_config_enum[0],
  3946. msm_dai_q6_mi2s_format_get,
  3947. msm_dai_q6_mi2s_format_put),
  3948. SOC_ENUM_EXT("QUIN MI2S RX Format", mi2s_config_enum[0],
  3949. msm_dai_q6_mi2s_format_get,
  3950. msm_dai_q6_mi2s_format_put),
  3951. SOC_ENUM_EXT("PRI MI2S TX Format", mi2s_config_enum[0],
  3952. msm_dai_q6_mi2s_format_get,
  3953. msm_dai_q6_mi2s_format_put),
  3954. SOC_ENUM_EXT("SEC MI2S TX Format", mi2s_config_enum[0],
  3955. msm_dai_q6_mi2s_format_get,
  3956. msm_dai_q6_mi2s_format_put),
  3957. SOC_ENUM_EXT("TERT MI2S TX Format", mi2s_config_enum[0],
  3958. msm_dai_q6_mi2s_format_get,
  3959. msm_dai_q6_mi2s_format_put),
  3960. SOC_ENUM_EXT("QUAT MI2S TX Format", mi2s_config_enum[0],
  3961. msm_dai_q6_mi2s_format_get,
  3962. msm_dai_q6_mi2s_format_put),
  3963. SOC_ENUM_EXT("QUIN MI2S TX Format", mi2s_config_enum[0],
  3964. msm_dai_q6_mi2s_format_get,
  3965. msm_dai_q6_mi2s_format_put),
  3966. SOC_ENUM_EXT("SENARY MI2S TX Format", mi2s_config_enum[0],
  3967. msm_dai_q6_mi2s_format_get,
  3968. msm_dai_q6_mi2s_format_put),
  3969. SOC_ENUM_EXT("INT5 MI2S TX Format", mi2s_config_enum[0],
  3970. msm_dai_q6_mi2s_format_get,
  3971. msm_dai_q6_mi2s_format_put),
  3972. };
  3973. static const struct snd_kcontrol_new mi2s_vi_feed_controls[] = {
  3974. SOC_ENUM_EXT("INT5 MI2S VI MONO", mi2s_config_enum[1],
  3975. msm_dai_q6_mi2s_vi_feed_mono_get,
  3976. msm_dai_q6_mi2s_vi_feed_mono_put),
  3977. };
  3978. static int msm_dai_q6_dai_mi2s_probe(struct snd_soc_dai *dai)
  3979. {
  3980. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  3981. dev_get_drvdata(dai->dev);
  3982. struct msm_mi2s_pdata *mi2s_pdata =
  3983. (struct msm_mi2s_pdata *) dai->dev->platform_data;
  3984. struct snd_kcontrol *kcontrol = NULL;
  3985. int rc = 0;
  3986. const struct snd_kcontrol_new *ctrl = NULL;
  3987. const struct snd_kcontrol_new *vi_feed_ctrl = NULL;
  3988. u16 dai_id = 0;
  3989. dai->id = mi2s_pdata->intf_id;
  3990. if (mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.channel_mode) {
  3991. if (dai->id == MSM_PRIM_MI2S)
  3992. ctrl = &mi2s_config_controls[0];
  3993. if (dai->id == MSM_SEC_MI2S)
  3994. ctrl = &mi2s_config_controls[1];
  3995. if (dai->id == MSM_TERT_MI2S)
  3996. ctrl = &mi2s_config_controls[2];
  3997. if (dai->id == MSM_QUAT_MI2S)
  3998. ctrl = &mi2s_config_controls[3];
  3999. if (dai->id == MSM_QUIN_MI2S)
  4000. ctrl = &mi2s_config_controls[4];
  4001. }
  4002. if (ctrl) {
  4003. kcontrol = snd_ctl_new1(ctrl,
  4004. &mi2s_dai_data->rx_dai.mi2s_dai_data);
  4005. rc = snd_ctl_add(dai->component->card->snd_card, kcontrol);
  4006. if (rc < 0) {
  4007. dev_err(dai->dev, "%s: err add RX fmt ctl DAI = %s\n",
  4008. __func__, dai->name);
  4009. goto rtn;
  4010. }
  4011. }
  4012. ctrl = NULL;
  4013. if (mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.channel_mode) {
  4014. if (dai->id == MSM_PRIM_MI2S)
  4015. ctrl = &mi2s_config_controls[5];
  4016. if (dai->id == MSM_SEC_MI2S)
  4017. ctrl = &mi2s_config_controls[6];
  4018. if (dai->id == MSM_TERT_MI2S)
  4019. ctrl = &mi2s_config_controls[7];
  4020. if (dai->id == MSM_QUAT_MI2S)
  4021. ctrl = &mi2s_config_controls[8];
  4022. if (dai->id == MSM_QUIN_MI2S)
  4023. ctrl = &mi2s_config_controls[9];
  4024. if (dai->id == MSM_SENARY_MI2S)
  4025. ctrl = &mi2s_config_controls[10];
  4026. if (dai->id == MSM_INT5_MI2S)
  4027. ctrl = &mi2s_config_controls[11];
  4028. }
  4029. if (ctrl) {
  4030. rc = snd_ctl_add(dai->component->card->snd_card,
  4031. snd_ctl_new1(ctrl,
  4032. &mi2s_dai_data->tx_dai.mi2s_dai_data));
  4033. if (rc < 0) {
  4034. if (kcontrol)
  4035. snd_ctl_remove(dai->component->card->snd_card,
  4036. kcontrol);
  4037. dev_err(dai->dev, "%s: err add TX fmt ctl DAI = %s\n",
  4038. __func__, dai->name);
  4039. }
  4040. }
  4041. if (dai->id == MSM_INT5_MI2S)
  4042. vi_feed_ctrl = &mi2s_vi_feed_controls[0];
  4043. if (vi_feed_ctrl) {
  4044. rc = snd_ctl_add(dai->component->card->snd_card,
  4045. snd_ctl_new1(vi_feed_ctrl,
  4046. &mi2s_dai_data->tx_dai.mi2s_dai_data));
  4047. if (rc < 0) {
  4048. dev_err(dai->dev, "%s: err add TX vi feed channel ctl DAI = %s\n",
  4049. __func__, dai->name);
  4050. }
  4051. }
  4052. if (mi2s_dai_data->is_island_dai) {
  4053. msm_mi2s_get_port_id(dai->id, SNDRV_PCM_STREAM_CAPTURE,
  4054. &dai_id);
  4055. rc = msm_dai_q6_add_island_mx_ctls(
  4056. dai->component->card->snd_card,
  4057. dai->name, dai_id,
  4058. (void *)mi2s_dai_data);
  4059. }
  4060. rc = msm_dai_q6_dai_add_route(dai);
  4061. rtn:
  4062. return rc;
  4063. }
  4064. static int msm_dai_q6_dai_mi2s_remove(struct snd_soc_dai *dai)
  4065. {
  4066. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4067. dev_get_drvdata(dai->dev);
  4068. int rc;
  4069. /* If AFE port is still up, close it */
  4070. if (test_bit(STATUS_PORT_STARTED,
  4071. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask)) {
  4072. rc = afe_close(MI2S_RX); /* can block */
  4073. if (rc < 0)
  4074. dev_err(dai->dev, "fail to close MI2S_RX port\n");
  4075. clear_bit(STATUS_PORT_STARTED,
  4076. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask);
  4077. }
  4078. if (test_bit(STATUS_PORT_STARTED,
  4079. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask)) {
  4080. rc = afe_close(MI2S_TX); /* can block */
  4081. if (rc < 0)
  4082. dev_err(dai->dev, "fail to close MI2S_TX port\n");
  4083. clear_bit(STATUS_PORT_STARTED,
  4084. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask);
  4085. }
  4086. return 0;
  4087. }
  4088. static int msm_dai_q6_mi2s_startup(struct snd_pcm_substream *substream,
  4089. struct snd_soc_dai *dai)
  4090. {
  4091. return 0;
  4092. }
  4093. static int msm_mi2s_get_port_id(u32 mi2s_id, int stream, u16 *port_id)
  4094. {
  4095. int ret = 0;
  4096. switch (stream) {
  4097. case SNDRV_PCM_STREAM_PLAYBACK:
  4098. switch (mi2s_id) {
  4099. case MSM_PRIM_MI2S:
  4100. *port_id = AFE_PORT_ID_PRIMARY_MI2S_RX;
  4101. break;
  4102. case MSM_SEC_MI2S:
  4103. *port_id = AFE_PORT_ID_SECONDARY_MI2S_RX;
  4104. break;
  4105. case MSM_TERT_MI2S:
  4106. *port_id = AFE_PORT_ID_TERTIARY_MI2S_RX;
  4107. break;
  4108. case MSM_QUAT_MI2S:
  4109. *port_id = AFE_PORT_ID_QUATERNARY_MI2S_RX;
  4110. break;
  4111. case MSM_SEC_MI2S_SD1:
  4112. *port_id = AFE_PORT_ID_SECONDARY_MI2S_RX_SD1;
  4113. break;
  4114. case MSM_QUIN_MI2S:
  4115. *port_id = AFE_PORT_ID_QUINARY_MI2S_RX;
  4116. break;
  4117. case MSM_INT0_MI2S:
  4118. *port_id = AFE_PORT_ID_INT0_MI2S_RX;
  4119. break;
  4120. case MSM_INT1_MI2S:
  4121. *port_id = AFE_PORT_ID_INT1_MI2S_RX;
  4122. break;
  4123. case MSM_INT2_MI2S:
  4124. *port_id = AFE_PORT_ID_INT2_MI2S_RX;
  4125. break;
  4126. case MSM_INT3_MI2S:
  4127. *port_id = AFE_PORT_ID_INT3_MI2S_RX;
  4128. break;
  4129. case MSM_INT4_MI2S:
  4130. *port_id = AFE_PORT_ID_INT4_MI2S_RX;
  4131. break;
  4132. case MSM_INT5_MI2S:
  4133. *port_id = AFE_PORT_ID_INT5_MI2S_RX;
  4134. break;
  4135. case MSM_INT6_MI2S:
  4136. *port_id = AFE_PORT_ID_INT6_MI2S_RX;
  4137. break;
  4138. default:
  4139. pr_err("%s: playback err id 0x%x\n",
  4140. __func__, mi2s_id);
  4141. ret = -1;
  4142. break;
  4143. }
  4144. break;
  4145. case SNDRV_PCM_STREAM_CAPTURE:
  4146. switch (mi2s_id) {
  4147. case MSM_PRIM_MI2S:
  4148. *port_id = AFE_PORT_ID_PRIMARY_MI2S_TX;
  4149. break;
  4150. case MSM_SEC_MI2S:
  4151. *port_id = AFE_PORT_ID_SECONDARY_MI2S_TX;
  4152. break;
  4153. case MSM_TERT_MI2S:
  4154. *port_id = AFE_PORT_ID_TERTIARY_MI2S_TX;
  4155. break;
  4156. case MSM_QUAT_MI2S:
  4157. *port_id = AFE_PORT_ID_QUATERNARY_MI2S_TX;
  4158. break;
  4159. case MSM_QUIN_MI2S:
  4160. *port_id = AFE_PORT_ID_QUINARY_MI2S_TX;
  4161. break;
  4162. case MSM_SENARY_MI2S:
  4163. *port_id = AFE_PORT_ID_SENARY_MI2S_TX;
  4164. break;
  4165. case MSM_INT0_MI2S:
  4166. *port_id = AFE_PORT_ID_INT0_MI2S_TX;
  4167. break;
  4168. case MSM_INT1_MI2S:
  4169. *port_id = AFE_PORT_ID_INT1_MI2S_TX;
  4170. break;
  4171. case MSM_INT2_MI2S:
  4172. *port_id = AFE_PORT_ID_INT2_MI2S_TX;
  4173. break;
  4174. case MSM_INT3_MI2S:
  4175. *port_id = AFE_PORT_ID_INT3_MI2S_TX;
  4176. break;
  4177. case MSM_INT4_MI2S:
  4178. *port_id = AFE_PORT_ID_INT4_MI2S_TX;
  4179. break;
  4180. case MSM_INT5_MI2S:
  4181. *port_id = AFE_PORT_ID_INT5_MI2S_TX;
  4182. break;
  4183. case MSM_INT6_MI2S:
  4184. *port_id = AFE_PORT_ID_INT6_MI2S_TX;
  4185. break;
  4186. default:
  4187. pr_err("%s: capture err id 0x%x\n", __func__, mi2s_id);
  4188. ret = -1;
  4189. break;
  4190. }
  4191. break;
  4192. default:
  4193. pr_err("%s: default err %d\n", __func__, stream);
  4194. ret = -1;
  4195. break;
  4196. }
  4197. pr_debug("%s: port_id = 0x%x\n", __func__, *port_id);
  4198. return ret;
  4199. }
  4200. static int msm_dai_q6_mi2s_prepare(struct snd_pcm_substream *substream,
  4201. struct snd_soc_dai *dai)
  4202. {
  4203. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4204. dev_get_drvdata(dai->dev);
  4205. struct msm_dai_q6_dai_data *dai_data =
  4206. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  4207. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  4208. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  4209. u16 port_id = 0;
  4210. int rc = 0;
  4211. if (msm_mi2s_get_port_id(dai->id, substream->stream,
  4212. &port_id) != 0) {
  4213. dev_err(dai->dev, "%s: Invalid Port ID 0x%x\n",
  4214. __func__, port_id);
  4215. return -EINVAL;
  4216. }
  4217. dev_dbg(dai->dev, "%s: dai id %d, afe port id = 0x%x\n"
  4218. "dai_data->channels = %u sample_rate = %u\n", __func__,
  4219. dai->id, port_id, dai_data->channels, dai_data->rate);
  4220. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  4221. if (q6core_get_avcs_api_version_per_service(
  4222. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V4) {
  4223. /*
  4224. * send island mode config.
  4225. * This should be the first configuration
  4226. */
  4227. rc = afe_send_port_island_mode(port_id);
  4228. if (rc)
  4229. dev_err(dai->dev, "%s: afe send island mode failed %d\n",
  4230. __func__, rc);
  4231. }
  4232. /* PORT START should be set if prepare called
  4233. * in active state.
  4234. */
  4235. rc = afe_port_start(port_id, &dai_data->port_config,
  4236. dai_data->rate);
  4237. if (rc < 0)
  4238. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  4239. dai->id);
  4240. else
  4241. set_bit(STATUS_PORT_STARTED,
  4242. dai_data->status_mask);
  4243. }
  4244. if (!test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status)) {
  4245. set_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  4246. dev_dbg(dai->dev, "%s: set hwfree_status to started\n",
  4247. __func__);
  4248. }
  4249. return rc;
  4250. }
  4251. static int msm_dai_q6_mi2s_hw_params(struct snd_pcm_substream *substream,
  4252. struct snd_pcm_hw_params *params,
  4253. struct snd_soc_dai *dai)
  4254. {
  4255. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4256. dev_get_drvdata(dai->dev);
  4257. struct msm_dai_q6_mi2s_dai_config *mi2s_dai_config =
  4258. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  4259. &mi2s_dai_data->rx_dai : &mi2s_dai_data->tx_dai);
  4260. struct msm_dai_q6_dai_data *dai_data = &mi2s_dai_config->mi2s_dai_data;
  4261. struct afe_param_id_i2s_cfg *i2s = &dai_data->port_config.i2s;
  4262. dai_data->channels = params_channels(params);
  4263. switch (dai_data->channels) {
  4264. case 15:
  4265. case 16:
  4266. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4267. case AFE_PORT_I2S_16CHS:
  4268. dai_data->port_config.i2s.channel_mode
  4269. = AFE_PORT_I2S_16CHS;
  4270. break;
  4271. default:
  4272. goto error_invalid_data;
  4273. };
  4274. break;
  4275. case 13:
  4276. case 14:
  4277. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4278. case AFE_PORT_I2S_14CHS:
  4279. case AFE_PORT_I2S_16CHS:
  4280. dai_data->port_config.i2s.channel_mode
  4281. = AFE_PORT_I2S_14CHS;
  4282. break;
  4283. default:
  4284. goto error_invalid_data;
  4285. };
  4286. break;
  4287. case 11:
  4288. case 12:
  4289. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4290. case AFE_PORT_I2S_12CHS:
  4291. case AFE_PORT_I2S_14CHS:
  4292. case AFE_PORT_I2S_16CHS:
  4293. dai_data->port_config.i2s.channel_mode
  4294. = AFE_PORT_I2S_12CHS;
  4295. break;
  4296. default:
  4297. goto error_invalid_data;
  4298. };
  4299. break;
  4300. case 9:
  4301. case 10:
  4302. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4303. case AFE_PORT_I2S_10CHS:
  4304. case AFE_PORT_I2S_12CHS:
  4305. case AFE_PORT_I2S_14CHS:
  4306. case AFE_PORT_I2S_16CHS:
  4307. dai_data->port_config.i2s.channel_mode
  4308. = AFE_PORT_I2S_10CHS;
  4309. break;
  4310. default:
  4311. goto error_invalid_data;
  4312. };
  4313. break;
  4314. case 8:
  4315. case 7:
  4316. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_8CHS)
  4317. goto error_invalid_data;
  4318. else
  4319. if (mi2s_dai_config->pdata_mi2s_lines
  4320. == AFE_PORT_I2S_8CHS_2)
  4321. dai_data->port_config.i2s.channel_mode =
  4322. AFE_PORT_I2S_8CHS_2;
  4323. else
  4324. dai_data->port_config.i2s.channel_mode =
  4325. AFE_PORT_I2S_8CHS;
  4326. break;
  4327. case 6:
  4328. case 5:
  4329. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_6CHS)
  4330. goto error_invalid_data;
  4331. dai_data->port_config.i2s.channel_mode = AFE_PORT_I2S_6CHS;
  4332. break;
  4333. case 4:
  4334. case 3:
  4335. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4336. case AFE_PORT_I2S_SD0:
  4337. case AFE_PORT_I2S_SD1:
  4338. case AFE_PORT_I2S_SD2:
  4339. case AFE_PORT_I2S_SD3:
  4340. case AFE_PORT_I2S_SD4:
  4341. case AFE_PORT_I2S_SD5:
  4342. case AFE_PORT_I2S_SD6:
  4343. case AFE_PORT_I2S_SD7:
  4344. goto error_invalid_data;
  4345. break;
  4346. case AFE_PORT_I2S_QUAD01:
  4347. case AFE_PORT_I2S_QUAD23:
  4348. case AFE_PORT_I2S_QUAD45:
  4349. case AFE_PORT_I2S_QUAD67:
  4350. dai_data->port_config.i2s.channel_mode =
  4351. mi2s_dai_config->pdata_mi2s_lines;
  4352. break;
  4353. case AFE_PORT_I2S_8CHS_2:
  4354. dai_data->port_config.i2s.channel_mode =
  4355. AFE_PORT_I2S_QUAD45;
  4356. break;
  4357. default:
  4358. dai_data->port_config.i2s.channel_mode =
  4359. AFE_PORT_I2S_QUAD01;
  4360. break;
  4361. };
  4362. break;
  4363. case 2:
  4364. case 1:
  4365. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_SD0)
  4366. goto error_invalid_data;
  4367. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4368. case AFE_PORT_I2S_SD0:
  4369. case AFE_PORT_I2S_SD1:
  4370. case AFE_PORT_I2S_SD2:
  4371. case AFE_PORT_I2S_SD3:
  4372. case AFE_PORT_I2S_SD4:
  4373. case AFE_PORT_I2S_SD5:
  4374. case AFE_PORT_I2S_SD6:
  4375. case AFE_PORT_I2S_SD7:
  4376. dai_data->port_config.i2s.channel_mode =
  4377. mi2s_dai_config->pdata_mi2s_lines;
  4378. break;
  4379. case AFE_PORT_I2S_QUAD01:
  4380. case AFE_PORT_I2S_6CHS:
  4381. case AFE_PORT_I2S_8CHS:
  4382. case AFE_PORT_I2S_10CHS:
  4383. case AFE_PORT_I2S_12CHS:
  4384. case AFE_PORT_I2S_14CHS:
  4385. case AFE_PORT_I2S_16CHS:
  4386. if (dai_data->vi_feed_mono == SPKR_1)
  4387. dai_data->port_config.i2s.channel_mode =
  4388. AFE_PORT_I2S_SD0;
  4389. else
  4390. dai_data->port_config.i2s.channel_mode =
  4391. AFE_PORT_I2S_SD1;
  4392. break;
  4393. case AFE_PORT_I2S_QUAD23:
  4394. dai_data->port_config.i2s.channel_mode =
  4395. AFE_PORT_I2S_SD2;
  4396. break;
  4397. case AFE_PORT_I2S_QUAD45:
  4398. dai_data->port_config.i2s.channel_mode =
  4399. AFE_PORT_I2S_SD4;
  4400. break;
  4401. case AFE_PORT_I2S_QUAD67:
  4402. dai_data->port_config.i2s.channel_mode =
  4403. AFE_PORT_I2S_SD6;
  4404. break;
  4405. }
  4406. if (dai_data->channels == 2)
  4407. dai_data->port_config.i2s.mono_stereo =
  4408. MSM_AFE_CH_STEREO;
  4409. else
  4410. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  4411. break;
  4412. default:
  4413. pr_err("%s: default err channels %d\n",
  4414. __func__, dai_data->channels);
  4415. goto error_invalid_data;
  4416. }
  4417. dai_data->rate = params_rate(params);
  4418. switch (params_format(params)) {
  4419. case SNDRV_PCM_FORMAT_S16_LE:
  4420. case SNDRV_PCM_FORMAT_SPECIAL:
  4421. dai_data->port_config.i2s.bit_width = 16;
  4422. dai_data->bitwidth = 16;
  4423. break;
  4424. case SNDRV_PCM_FORMAT_S24_LE:
  4425. case SNDRV_PCM_FORMAT_S24_3LE:
  4426. dai_data->port_config.i2s.bit_width = 24;
  4427. dai_data->bitwidth = 24;
  4428. break;
  4429. default:
  4430. pr_err("%s: format %d\n",
  4431. __func__, params_format(params));
  4432. return -EINVAL;
  4433. }
  4434. dai_data->port_config.i2s.i2s_cfg_minor_version =
  4435. AFE_API_VERSION_I2S_CONFIG;
  4436. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  4437. if ((test_bit(STATUS_PORT_STARTED,
  4438. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask) &&
  4439. test_bit(STATUS_PORT_STARTED,
  4440. mi2s_dai_data->rx_dai.mi2s_dai_data.hwfree_status)) ||
  4441. (test_bit(STATUS_PORT_STARTED,
  4442. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask) &&
  4443. test_bit(STATUS_PORT_STARTED,
  4444. mi2s_dai_data->tx_dai.mi2s_dai_data.hwfree_status))) {
  4445. if ((mi2s_dai_data->tx_dai.mi2s_dai_data.rate !=
  4446. mi2s_dai_data->rx_dai.mi2s_dai_data.rate) ||
  4447. (mi2s_dai_data->rx_dai.mi2s_dai_data.bitwidth !=
  4448. mi2s_dai_data->tx_dai.mi2s_dai_data.bitwidth)) {
  4449. dev_err(dai->dev, "%s: Error mismatch in HW params\n"
  4450. "Tx sample_rate = %u bit_width = %hu\n"
  4451. "Rx sample_rate = %u bit_width = %hu\n"
  4452. , __func__,
  4453. mi2s_dai_data->tx_dai.mi2s_dai_data.rate,
  4454. mi2s_dai_data->tx_dai.mi2s_dai_data.bitwidth,
  4455. mi2s_dai_data->rx_dai.mi2s_dai_data.rate,
  4456. mi2s_dai_data->rx_dai.mi2s_dai_data.bitwidth);
  4457. return -EINVAL;
  4458. }
  4459. }
  4460. dev_dbg(dai->dev, "%s: dai id %d dai_data->channels = %d\n"
  4461. "sample_rate = %u i2s_cfg_minor_version = 0x%x\n"
  4462. "bit_width = %hu channel_mode = 0x%x mono_stereo = %#x\n"
  4463. "ws_src = 0x%x sample_rate = %u data_format = 0x%x\n"
  4464. "reserved = %u\n", __func__, dai->id, dai_data->channels,
  4465. dai_data->rate, i2s->i2s_cfg_minor_version, i2s->bit_width,
  4466. i2s->channel_mode, i2s->mono_stereo, i2s->ws_src,
  4467. i2s->sample_rate, i2s->data_format, i2s->reserved);
  4468. return 0;
  4469. error_invalid_data:
  4470. pr_err("%s: dai_data->channels = %d channel_mode = %d\n", __func__,
  4471. dai_data->channels, dai_data->port_config.i2s.channel_mode);
  4472. return -EINVAL;
  4473. }
  4474. static int msm_dai_q6_mi2s_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  4475. {
  4476. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4477. dev_get_drvdata(dai->dev);
  4478. if (test_bit(STATUS_PORT_STARTED,
  4479. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask) ||
  4480. test_bit(STATUS_PORT_STARTED,
  4481. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask)) {
  4482. dev_err(dai->dev, "%s: err chg i2s mode while dai running",
  4483. __func__);
  4484. return -EPERM;
  4485. }
  4486. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  4487. case SND_SOC_DAIFMT_CBS_CFS:
  4488. mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.ws_src = 1;
  4489. mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.ws_src = 1;
  4490. break;
  4491. case SND_SOC_DAIFMT_CBM_CFM:
  4492. mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.ws_src = 0;
  4493. mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.ws_src = 0;
  4494. break;
  4495. default:
  4496. pr_err("%s: fmt %d\n",
  4497. __func__, fmt & SND_SOC_DAIFMT_MASTER_MASK);
  4498. return -EINVAL;
  4499. }
  4500. return 0;
  4501. }
  4502. static int msm_dai_q6_mi2s_hw_free(struct snd_pcm_substream *substream,
  4503. struct snd_soc_dai *dai)
  4504. {
  4505. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4506. dev_get_drvdata(dai->dev);
  4507. struct msm_dai_q6_dai_data *dai_data =
  4508. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  4509. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  4510. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  4511. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status)) {
  4512. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  4513. dev_dbg(dai->dev, "%s: clear hwfree_status\n", __func__);
  4514. }
  4515. return 0;
  4516. }
  4517. static void msm_dai_q6_mi2s_shutdown(struct snd_pcm_substream *substream,
  4518. struct snd_soc_dai *dai)
  4519. {
  4520. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4521. dev_get_drvdata(dai->dev);
  4522. struct msm_dai_q6_dai_data *dai_data =
  4523. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  4524. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  4525. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  4526. u16 port_id = 0;
  4527. int rc = 0;
  4528. if (msm_mi2s_get_port_id(dai->id, substream->stream,
  4529. &port_id) != 0) {
  4530. dev_err(dai->dev, "%s: Invalid Port ID 0x%x\n",
  4531. __func__, port_id);
  4532. }
  4533. dev_dbg(dai->dev, "%s: closing afe port id = 0x%x\n",
  4534. __func__, port_id);
  4535. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  4536. rc = afe_close(port_id);
  4537. if (rc < 0)
  4538. dev_err(dai->dev, "fail to close AFE port\n");
  4539. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  4540. }
  4541. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status))
  4542. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  4543. }
  4544. static struct snd_soc_dai_ops msm_dai_q6_mi2s_ops = {
  4545. .startup = msm_dai_q6_mi2s_startup,
  4546. .prepare = msm_dai_q6_mi2s_prepare,
  4547. .hw_params = msm_dai_q6_mi2s_hw_params,
  4548. .hw_free = msm_dai_q6_mi2s_hw_free,
  4549. .set_fmt = msm_dai_q6_mi2s_set_fmt,
  4550. .shutdown = msm_dai_q6_mi2s_shutdown,
  4551. };
  4552. /* Channel min and max are initialized base on platform data */
  4553. static struct snd_soc_dai_driver msm_dai_q6_mi2s_dai[] = {
  4554. {
  4555. .playback = {
  4556. .stream_name = "Primary MI2S Playback",
  4557. .aif_name = "PRI_MI2S_RX",
  4558. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4559. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4560. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4561. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  4562. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  4563. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  4564. SNDRV_PCM_RATE_384000,
  4565. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4566. SNDRV_PCM_FMTBIT_S24_LE |
  4567. SNDRV_PCM_FMTBIT_S24_3LE,
  4568. .rate_min = 8000,
  4569. .rate_max = 384000,
  4570. },
  4571. .capture = {
  4572. .stream_name = "Primary MI2S Capture",
  4573. .aif_name = "PRI_MI2S_TX",
  4574. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4575. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4576. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4577. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4578. SNDRV_PCM_RATE_192000,
  4579. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4580. .rate_min = 8000,
  4581. .rate_max = 192000,
  4582. },
  4583. .ops = &msm_dai_q6_mi2s_ops,
  4584. .name = "Primary MI2S",
  4585. .id = MSM_PRIM_MI2S,
  4586. .probe = msm_dai_q6_dai_mi2s_probe,
  4587. .remove = msm_dai_q6_dai_mi2s_remove,
  4588. },
  4589. {
  4590. .playback = {
  4591. .stream_name = "Secondary MI2S Playback",
  4592. .aif_name = "SEC_MI2S_RX",
  4593. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4594. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4595. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4596. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4597. SNDRV_PCM_RATE_192000,
  4598. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4599. .rate_min = 8000,
  4600. .rate_max = 192000,
  4601. },
  4602. .capture = {
  4603. .stream_name = "Secondary MI2S Capture",
  4604. .aif_name = "SEC_MI2S_TX",
  4605. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4606. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4607. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4608. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4609. SNDRV_PCM_RATE_192000,
  4610. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4611. .rate_min = 8000,
  4612. .rate_max = 192000,
  4613. },
  4614. .ops = &msm_dai_q6_mi2s_ops,
  4615. .name = "Secondary MI2S",
  4616. .id = MSM_SEC_MI2S,
  4617. .probe = msm_dai_q6_dai_mi2s_probe,
  4618. .remove = msm_dai_q6_dai_mi2s_remove,
  4619. },
  4620. {
  4621. .playback = {
  4622. .stream_name = "Tertiary MI2S Playback",
  4623. .aif_name = "TERT_MI2S_RX",
  4624. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4625. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4626. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4627. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4628. SNDRV_PCM_RATE_192000,
  4629. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4630. .rate_min = 8000,
  4631. .rate_max = 192000,
  4632. },
  4633. .capture = {
  4634. .stream_name = "Tertiary MI2S Capture",
  4635. .aif_name = "TERT_MI2S_TX",
  4636. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4637. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4638. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4639. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4640. SNDRV_PCM_RATE_192000,
  4641. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4642. .rate_min = 8000,
  4643. .rate_max = 192000,
  4644. },
  4645. .ops = &msm_dai_q6_mi2s_ops,
  4646. .name = "Tertiary MI2S",
  4647. .id = MSM_TERT_MI2S,
  4648. .probe = msm_dai_q6_dai_mi2s_probe,
  4649. .remove = msm_dai_q6_dai_mi2s_remove,
  4650. },
  4651. {
  4652. .playback = {
  4653. .stream_name = "Quaternary MI2S Playback",
  4654. .aif_name = "QUAT_MI2S_RX",
  4655. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4656. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4657. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4658. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4659. SNDRV_PCM_RATE_192000,
  4660. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4661. .rate_min = 8000,
  4662. .rate_max = 192000,
  4663. },
  4664. .capture = {
  4665. .stream_name = "Quaternary MI2S Capture",
  4666. .aif_name = "QUAT_MI2S_TX",
  4667. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4668. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4669. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4670. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4671. SNDRV_PCM_RATE_192000,
  4672. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4673. .rate_min = 8000,
  4674. .rate_max = 192000,
  4675. },
  4676. .ops = &msm_dai_q6_mi2s_ops,
  4677. .name = "Quaternary MI2S",
  4678. .id = MSM_QUAT_MI2S,
  4679. .probe = msm_dai_q6_dai_mi2s_probe,
  4680. .remove = msm_dai_q6_dai_mi2s_remove,
  4681. },
  4682. {
  4683. .playback = {
  4684. .stream_name = "Quinary MI2S Playback",
  4685. .aif_name = "QUIN_MI2S_RX",
  4686. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4687. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  4688. SNDRV_PCM_RATE_192000,
  4689. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4690. .rate_min = 8000,
  4691. .rate_max = 192000,
  4692. },
  4693. .capture = {
  4694. .stream_name = "Quinary MI2S Capture",
  4695. .aif_name = "QUIN_MI2S_TX",
  4696. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4697. SNDRV_PCM_RATE_16000,
  4698. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4699. .rate_min = 8000,
  4700. .rate_max = 48000,
  4701. },
  4702. .ops = &msm_dai_q6_mi2s_ops,
  4703. .name = "Quinary MI2S",
  4704. .id = MSM_QUIN_MI2S,
  4705. .probe = msm_dai_q6_dai_mi2s_probe,
  4706. .remove = msm_dai_q6_dai_mi2s_remove,
  4707. },
  4708. {
  4709. .playback = {
  4710. .stream_name = "Secondary MI2S Playback SD1",
  4711. .aif_name = "SEC_MI2S_RX_SD1",
  4712. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4713. SNDRV_PCM_RATE_16000,
  4714. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4715. .rate_min = 8000,
  4716. .rate_max = 48000,
  4717. },
  4718. .id = MSM_SEC_MI2S_SD1,
  4719. },
  4720. {
  4721. .capture = {
  4722. .stream_name = "Senary_mi2s Capture",
  4723. .aif_name = "SENARY_TX",
  4724. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4725. SNDRV_PCM_RATE_16000,
  4726. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4727. .rate_min = 8000,
  4728. .rate_max = 48000,
  4729. },
  4730. .ops = &msm_dai_q6_mi2s_ops,
  4731. .name = "Senary MI2S",
  4732. .id = MSM_SENARY_MI2S,
  4733. .probe = msm_dai_q6_dai_mi2s_probe,
  4734. .remove = msm_dai_q6_dai_mi2s_remove,
  4735. },
  4736. {
  4737. .playback = {
  4738. .stream_name = "INT0 MI2S Playback",
  4739. .aif_name = "INT0_MI2S_RX",
  4740. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4741. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_44100 |
  4742. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000,
  4743. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4744. SNDRV_PCM_FMTBIT_S24_LE |
  4745. SNDRV_PCM_FMTBIT_S24_3LE,
  4746. .rate_min = 8000,
  4747. .rate_max = 192000,
  4748. },
  4749. .capture = {
  4750. .stream_name = "INT0 MI2S Capture",
  4751. .aif_name = "INT0_MI2S_TX",
  4752. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4753. SNDRV_PCM_RATE_16000,
  4754. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4755. .rate_min = 8000,
  4756. .rate_max = 48000,
  4757. },
  4758. .ops = &msm_dai_q6_mi2s_ops,
  4759. .name = "INT0 MI2S",
  4760. .id = MSM_INT0_MI2S,
  4761. .probe = msm_dai_q6_dai_mi2s_probe,
  4762. .remove = msm_dai_q6_dai_mi2s_remove,
  4763. },
  4764. {
  4765. .playback = {
  4766. .stream_name = "INT1 MI2S Playback",
  4767. .aif_name = "INT1_MI2S_RX",
  4768. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4769. SNDRV_PCM_RATE_16000,
  4770. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4771. SNDRV_PCM_FMTBIT_S24_LE |
  4772. SNDRV_PCM_FMTBIT_S24_3LE,
  4773. .rate_min = 8000,
  4774. .rate_max = 48000,
  4775. },
  4776. .capture = {
  4777. .stream_name = "INT1 MI2S Capture",
  4778. .aif_name = "INT1_MI2S_TX",
  4779. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4780. SNDRV_PCM_RATE_16000,
  4781. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4782. .rate_min = 8000,
  4783. .rate_max = 48000,
  4784. },
  4785. .ops = &msm_dai_q6_mi2s_ops,
  4786. .name = "INT1 MI2S",
  4787. .id = MSM_INT1_MI2S,
  4788. .probe = msm_dai_q6_dai_mi2s_probe,
  4789. .remove = msm_dai_q6_dai_mi2s_remove,
  4790. },
  4791. {
  4792. .playback = {
  4793. .stream_name = "INT2 MI2S Playback",
  4794. .aif_name = "INT2_MI2S_RX",
  4795. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4796. SNDRV_PCM_RATE_16000,
  4797. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4798. SNDRV_PCM_FMTBIT_S24_LE |
  4799. SNDRV_PCM_FMTBIT_S24_3LE,
  4800. .rate_min = 8000,
  4801. .rate_max = 48000,
  4802. },
  4803. .capture = {
  4804. .stream_name = "INT2 MI2S Capture",
  4805. .aif_name = "INT2_MI2S_TX",
  4806. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4807. SNDRV_PCM_RATE_16000,
  4808. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4809. .rate_min = 8000,
  4810. .rate_max = 48000,
  4811. },
  4812. .ops = &msm_dai_q6_mi2s_ops,
  4813. .name = "INT2 MI2S",
  4814. .id = MSM_INT2_MI2S,
  4815. .probe = msm_dai_q6_dai_mi2s_probe,
  4816. .remove = msm_dai_q6_dai_mi2s_remove,
  4817. },
  4818. {
  4819. .playback = {
  4820. .stream_name = "INT3 MI2S Playback",
  4821. .aif_name = "INT3_MI2S_RX",
  4822. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4823. SNDRV_PCM_RATE_16000,
  4824. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4825. SNDRV_PCM_FMTBIT_S24_LE |
  4826. SNDRV_PCM_FMTBIT_S24_3LE,
  4827. .rate_min = 8000,
  4828. .rate_max = 48000,
  4829. },
  4830. .capture = {
  4831. .stream_name = "INT3 MI2S Capture",
  4832. .aif_name = "INT3_MI2S_TX",
  4833. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4834. SNDRV_PCM_RATE_16000,
  4835. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4836. .rate_min = 8000,
  4837. .rate_max = 48000,
  4838. },
  4839. .ops = &msm_dai_q6_mi2s_ops,
  4840. .name = "INT3 MI2S",
  4841. .id = MSM_INT3_MI2S,
  4842. .probe = msm_dai_q6_dai_mi2s_probe,
  4843. .remove = msm_dai_q6_dai_mi2s_remove,
  4844. },
  4845. {
  4846. .playback = {
  4847. .stream_name = "INT4 MI2S Playback",
  4848. .aif_name = "INT4_MI2S_RX",
  4849. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4850. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  4851. SNDRV_PCM_RATE_192000,
  4852. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4853. SNDRV_PCM_FMTBIT_S24_LE |
  4854. SNDRV_PCM_FMTBIT_S24_3LE,
  4855. .rate_min = 8000,
  4856. .rate_max = 192000,
  4857. },
  4858. .capture = {
  4859. .stream_name = "INT4 MI2S Capture",
  4860. .aif_name = "INT4_MI2S_TX",
  4861. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4862. SNDRV_PCM_RATE_16000,
  4863. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4864. .rate_min = 8000,
  4865. .rate_max = 48000,
  4866. },
  4867. .ops = &msm_dai_q6_mi2s_ops,
  4868. .name = "INT4 MI2S",
  4869. .id = MSM_INT4_MI2S,
  4870. .probe = msm_dai_q6_dai_mi2s_probe,
  4871. .remove = msm_dai_q6_dai_mi2s_remove,
  4872. },
  4873. {
  4874. .playback = {
  4875. .stream_name = "INT5 MI2S Playback",
  4876. .aif_name = "INT5_MI2S_RX",
  4877. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4878. SNDRV_PCM_RATE_16000,
  4879. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4880. SNDRV_PCM_FMTBIT_S24_LE |
  4881. SNDRV_PCM_FMTBIT_S24_3LE,
  4882. .rate_min = 8000,
  4883. .rate_max = 48000,
  4884. },
  4885. .capture = {
  4886. .stream_name = "INT5 MI2S Capture",
  4887. .aif_name = "INT5_MI2S_TX",
  4888. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4889. SNDRV_PCM_RATE_16000,
  4890. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4891. .rate_min = 8000,
  4892. .rate_max = 48000,
  4893. },
  4894. .ops = &msm_dai_q6_mi2s_ops,
  4895. .name = "INT5 MI2S",
  4896. .id = MSM_INT5_MI2S,
  4897. .probe = msm_dai_q6_dai_mi2s_probe,
  4898. .remove = msm_dai_q6_dai_mi2s_remove,
  4899. },
  4900. {
  4901. .playback = {
  4902. .stream_name = "INT6 MI2S Playback",
  4903. .aif_name = "INT6_MI2S_RX",
  4904. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4905. SNDRV_PCM_RATE_16000,
  4906. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4907. SNDRV_PCM_FMTBIT_S24_LE |
  4908. SNDRV_PCM_FMTBIT_S24_3LE,
  4909. .rate_min = 8000,
  4910. .rate_max = 48000,
  4911. },
  4912. .capture = {
  4913. .stream_name = "INT6 MI2S Capture",
  4914. .aif_name = "INT6_MI2S_TX",
  4915. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4916. SNDRV_PCM_RATE_16000,
  4917. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4918. .rate_min = 8000,
  4919. .rate_max = 48000,
  4920. },
  4921. .ops = &msm_dai_q6_mi2s_ops,
  4922. .name = "INT6 MI2S",
  4923. .id = MSM_INT6_MI2S,
  4924. .probe = msm_dai_q6_dai_mi2s_probe,
  4925. .remove = msm_dai_q6_dai_mi2s_remove,
  4926. },
  4927. };
  4928. static int msm_dai_q6_mi2s_get_lineconfig(u16 sd_lines, u16 *config_ptr,
  4929. unsigned int *ch_cnt)
  4930. {
  4931. u8 num_of_sd_lines;
  4932. num_of_sd_lines = num_of_bits_set(sd_lines);
  4933. switch (num_of_sd_lines) {
  4934. case 0:
  4935. pr_debug("%s: no line is assigned\n", __func__);
  4936. break;
  4937. case 1:
  4938. switch (sd_lines) {
  4939. case MSM_MI2S_SD0:
  4940. *config_ptr = AFE_PORT_I2S_SD0;
  4941. break;
  4942. case MSM_MI2S_SD1:
  4943. *config_ptr = AFE_PORT_I2S_SD1;
  4944. break;
  4945. case MSM_MI2S_SD2:
  4946. *config_ptr = AFE_PORT_I2S_SD2;
  4947. break;
  4948. case MSM_MI2S_SD3:
  4949. *config_ptr = AFE_PORT_I2S_SD3;
  4950. break;
  4951. case MSM_MI2S_SD4:
  4952. *config_ptr = AFE_PORT_I2S_SD4;
  4953. break;
  4954. case MSM_MI2S_SD5:
  4955. *config_ptr = AFE_PORT_I2S_SD5;
  4956. break;
  4957. case MSM_MI2S_SD6:
  4958. *config_ptr = AFE_PORT_I2S_SD6;
  4959. break;
  4960. case MSM_MI2S_SD7:
  4961. *config_ptr = AFE_PORT_I2S_SD7;
  4962. break;
  4963. default:
  4964. pr_err("%s: invalid SD lines %d\n",
  4965. __func__, sd_lines);
  4966. goto error_invalid_data;
  4967. }
  4968. break;
  4969. case 2:
  4970. switch (sd_lines) {
  4971. case MSM_MI2S_SD0 | MSM_MI2S_SD1:
  4972. *config_ptr = AFE_PORT_I2S_QUAD01;
  4973. break;
  4974. case MSM_MI2S_SD2 | MSM_MI2S_SD3:
  4975. *config_ptr = AFE_PORT_I2S_QUAD23;
  4976. break;
  4977. case MSM_MI2S_SD4 | MSM_MI2S_SD5:
  4978. *config_ptr = AFE_PORT_I2S_QUAD45;
  4979. break;
  4980. case MSM_MI2S_SD6 | MSM_MI2S_SD7:
  4981. *config_ptr = AFE_PORT_I2S_QUAD67;
  4982. break;
  4983. default:
  4984. pr_err("%s: invalid SD lines %d\n",
  4985. __func__, sd_lines);
  4986. goto error_invalid_data;
  4987. }
  4988. break;
  4989. case 3:
  4990. switch (sd_lines) {
  4991. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2:
  4992. *config_ptr = AFE_PORT_I2S_6CHS;
  4993. break;
  4994. default:
  4995. pr_err("%s: invalid SD lines %d\n",
  4996. __func__, sd_lines);
  4997. goto error_invalid_data;
  4998. }
  4999. break;
  5000. case 4:
  5001. switch (sd_lines) {
  5002. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3:
  5003. *config_ptr = AFE_PORT_I2S_8CHS;
  5004. break;
  5005. case MSM_MI2S_SD4 | MSM_MI2S_SD5 | MSM_MI2S_SD6 | MSM_MI2S_SD7:
  5006. *config_ptr = AFE_PORT_I2S_8CHS_2;
  5007. break;
  5008. default:
  5009. pr_err("%s: invalid SD lines %d\n",
  5010. __func__, sd_lines);
  5011. goto error_invalid_data;
  5012. }
  5013. break;
  5014. case 5:
  5015. switch (sd_lines) {
  5016. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2
  5017. | MSM_MI2S_SD3 | MSM_MI2S_SD4:
  5018. *config_ptr = AFE_PORT_I2S_10CHS;
  5019. break;
  5020. default:
  5021. pr_err("%s: invalid SD lines %d\n",
  5022. __func__, sd_lines);
  5023. goto error_invalid_data;
  5024. }
  5025. break;
  5026. case 6:
  5027. switch (sd_lines) {
  5028. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2
  5029. | MSM_MI2S_SD3 | MSM_MI2S_SD4 | MSM_MI2S_SD5:
  5030. *config_ptr = AFE_PORT_I2S_12CHS;
  5031. break;
  5032. default:
  5033. pr_err("%s: invalid SD lines %d\n",
  5034. __func__, sd_lines);
  5035. goto error_invalid_data;
  5036. }
  5037. break;
  5038. case 7:
  5039. switch (sd_lines) {
  5040. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3
  5041. | MSM_MI2S_SD4 | MSM_MI2S_SD5 | MSM_MI2S_SD6:
  5042. *config_ptr = AFE_PORT_I2S_14CHS;
  5043. break;
  5044. default:
  5045. pr_err("%s: invalid SD lines %d\n",
  5046. __func__, sd_lines);
  5047. goto error_invalid_data;
  5048. }
  5049. break;
  5050. case 8:
  5051. switch (sd_lines) {
  5052. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3
  5053. | MSM_MI2S_SD4 | MSM_MI2S_SD5 | MSM_MI2S_SD6 | MSM_MI2S_SD7:
  5054. *config_ptr = AFE_PORT_I2S_16CHS;
  5055. break;
  5056. default:
  5057. pr_err("%s: invalid SD lines %d\n",
  5058. __func__, sd_lines);
  5059. goto error_invalid_data;
  5060. }
  5061. break;
  5062. default:
  5063. pr_err("%s: invalid SD lines %d\n", __func__, num_of_sd_lines);
  5064. goto error_invalid_data;
  5065. }
  5066. *ch_cnt = num_of_sd_lines;
  5067. return 0;
  5068. error_invalid_data:
  5069. pr_err("%s: invalid data\n", __func__);
  5070. return -EINVAL;
  5071. }
  5072. static int msm_dai_q6_mi2s_platform_data_validation(
  5073. struct platform_device *pdev, struct snd_soc_dai_driver *dai_driver)
  5074. {
  5075. struct msm_dai_q6_mi2s_dai_data *dai_data = dev_get_drvdata(&pdev->dev);
  5076. struct msm_mi2s_pdata *mi2s_pdata =
  5077. (struct msm_mi2s_pdata *) pdev->dev.platform_data;
  5078. unsigned int ch_cnt;
  5079. int rc = 0;
  5080. u16 sd_line;
  5081. if (mi2s_pdata == NULL) {
  5082. pr_err("%s: mi2s_pdata NULL", __func__);
  5083. return -EINVAL;
  5084. }
  5085. rc = msm_dai_q6_mi2s_get_lineconfig(mi2s_pdata->rx_sd_lines,
  5086. &sd_line, &ch_cnt);
  5087. if (rc < 0) {
  5088. dev_err(&pdev->dev, "invalid MI2S RX sd line config\n");
  5089. goto rtn;
  5090. }
  5091. if (ch_cnt) {
  5092. dai_data->rx_dai.mi2s_dai_data.port_config.i2s.channel_mode =
  5093. sd_line;
  5094. dai_data->rx_dai.pdata_mi2s_lines = sd_line;
  5095. dai_driver->playback.channels_min = 1;
  5096. dai_driver->playback.channels_max = ch_cnt << 1;
  5097. } else {
  5098. dai_driver->playback.channels_min = 0;
  5099. dai_driver->playback.channels_max = 0;
  5100. }
  5101. rc = msm_dai_q6_mi2s_get_lineconfig(mi2s_pdata->tx_sd_lines,
  5102. &sd_line, &ch_cnt);
  5103. if (rc < 0) {
  5104. dev_err(&pdev->dev, "invalid MI2S TX sd line config\n");
  5105. goto rtn;
  5106. }
  5107. if (ch_cnt) {
  5108. dai_data->tx_dai.mi2s_dai_data.port_config.i2s.channel_mode =
  5109. sd_line;
  5110. dai_data->tx_dai.pdata_mi2s_lines = sd_line;
  5111. dai_driver->capture.channels_min = 1;
  5112. dai_driver->capture.channels_max = ch_cnt << 1;
  5113. } else {
  5114. dai_driver->capture.channels_min = 0;
  5115. dai_driver->capture.channels_max = 0;
  5116. }
  5117. dev_dbg(&pdev->dev, "%s: playback sdline 0x%x capture sdline 0x%x\n",
  5118. __func__, dai_data->rx_dai.pdata_mi2s_lines,
  5119. dai_data->tx_dai.pdata_mi2s_lines);
  5120. dev_dbg(&pdev->dev, "%s: playback ch_max %d capture ch_mx %d\n",
  5121. __func__, dai_driver->playback.channels_max,
  5122. dai_driver->capture.channels_max);
  5123. rtn:
  5124. return rc;
  5125. }
  5126. static const struct snd_soc_component_driver msm_q6_mi2s_dai_component = {
  5127. .name = "msm-dai-q6-mi2s",
  5128. };
  5129. static int msm_dai_q6_mi2s_dev_probe(struct platform_device *pdev)
  5130. {
  5131. struct msm_dai_q6_mi2s_dai_data *dai_data;
  5132. const char *q6_mi2s_dev_id = "qcom,msm-dai-q6-mi2s-dev-id";
  5133. u32 tx_line = 0;
  5134. u32 rx_line = 0;
  5135. u32 mi2s_intf = 0;
  5136. struct msm_mi2s_pdata *mi2s_pdata;
  5137. int rc;
  5138. rc = of_property_read_u32(pdev->dev.of_node, q6_mi2s_dev_id,
  5139. &mi2s_intf);
  5140. if (rc) {
  5141. dev_err(&pdev->dev,
  5142. "%s: missing 0x%x in dt node\n", __func__, mi2s_intf);
  5143. goto rtn;
  5144. }
  5145. dev_dbg(&pdev->dev, "dev name %s dev id 0x%x\n", dev_name(&pdev->dev),
  5146. mi2s_intf);
  5147. if ((mi2s_intf < MSM_MI2S_MIN || mi2s_intf > MSM_MI2S_MAX)
  5148. || (mi2s_intf >= ARRAY_SIZE(msm_dai_q6_mi2s_dai))) {
  5149. dev_err(&pdev->dev,
  5150. "%s: Invalid MI2S ID %u from Device Tree\n",
  5151. __func__, mi2s_intf);
  5152. rc = -ENXIO;
  5153. goto rtn;
  5154. }
  5155. pdev->id = mi2s_intf;
  5156. mi2s_pdata = kzalloc(sizeof(struct msm_mi2s_pdata), GFP_KERNEL);
  5157. if (!mi2s_pdata) {
  5158. rc = -ENOMEM;
  5159. goto rtn;
  5160. }
  5161. rc = of_property_read_u32(pdev->dev.of_node, "qcom,msm-mi2s-rx-lines",
  5162. &rx_line);
  5163. if (rc) {
  5164. dev_err(&pdev->dev, "%s: Rx line from DT file %s\n", __func__,
  5165. "qcom,msm-mi2s-rx-lines");
  5166. goto free_pdata;
  5167. }
  5168. rc = of_property_read_u32(pdev->dev.of_node, "qcom,msm-mi2s-tx-lines",
  5169. &tx_line);
  5170. if (rc) {
  5171. dev_err(&pdev->dev, "%s: Tx line from DT file %s\n", __func__,
  5172. "qcom,msm-mi2s-tx-lines");
  5173. goto free_pdata;
  5174. }
  5175. dev_dbg(&pdev->dev, "dev name %s Rx line 0x%x , Tx ine 0x%x\n",
  5176. dev_name(&pdev->dev), rx_line, tx_line);
  5177. mi2s_pdata->rx_sd_lines = rx_line;
  5178. mi2s_pdata->tx_sd_lines = tx_line;
  5179. mi2s_pdata->intf_id = mi2s_intf;
  5180. dai_data = kzalloc(sizeof(struct msm_dai_q6_mi2s_dai_data),
  5181. GFP_KERNEL);
  5182. if (!dai_data) {
  5183. rc = -ENOMEM;
  5184. goto free_pdata;
  5185. } else
  5186. dev_set_drvdata(&pdev->dev, dai_data);
  5187. rc = of_property_read_u32(pdev->dev.of_node,
  5188. "qcom,msm-dai-is-island-supported",
  5189. &dai_data->is_island_dai);
  5190. if (rc)
  5191. dev_dbg(&pdev->dev, "island supported entry not found\n");
  5192. pdev->dev.platform_data = mi2s_pdata;
  5193. rc = msm_dai_q6_mi2s_platform_data_validation(pdev,
  5194. &msm_dai_q6_mi2s_dai[mi2s_intf]);
  5195. if (rc < 0)
  5196. goto free_dai_data;
  5197. rc = snd_soc_register_component(&pdev->dev, &msm_q6_mi2s_dai_component,
  5198. &msm_dai_q6_mi2s_dai[mi2s_intf], 1);
  5199. if (rc < 0)
  5200. goto err_register;
  5201. return 0;
  5202. err_register:
  5203. dev_err(&pdev->dev, "fail to msm_dai_q6_mi2s_dev_probe\n");
  5204. free_dai_data:
  5205. kfree(dai_data);
  5206. free_pdata:
  5207. kfree(mi2s_pdata);
  5208. rtn:
  5209. return rc;
  5210. }
  5211. static int msm_dai_q6_mi2s_dev_remove(struct platform_device *pdev)
  5212. {
  5213. snd_soc_unregister_component(&pdev->dev);
  5214. return 0;
  5215. }
  5216. static const struct snd_soc_component_driver msm_dai_q6_component = {
  5217. .name = "msm-dai-q6-dev",
  5218. };
  5219. static int msm_dai_q6_dev_probe(struct platform_device *pdev)
  5220. {
  5221. int rc, id, i, len;
  5222. const char *q6_dev_id = "qcom,msm-dai-q6-dev-id";
  5223. char stream_name[80];
  5224. rc = of_property_read_u32(pdev->dev.of_node, q6_dev_id, &id);
  5225. if (rc) {
  5226. dev_err(&pdev->dev,
  5227. "%s: missing %s in dt node\n", __func__, q6_dev_id);
  5228. return rc;
  5229. }
  5230. pdev->id = id;
  5231. pr_debug("%s: dev name %s, id:%d\n", __func__,
  5232. dev_name(&pdev->dev), pdev->id);
  5233. switch (id) {
  5234. case SLIMBUS_0_RX:
  5235. strlcpy(stream_name, "Slimbus Playback", 80);
  5236. goto register_slim_playback;
  5237. case SLIMBUS_2_RX:
  5238. strlcpy(stream_name, "Slimbus2 Playback", 80);
  5239. goto register_slim_playback;
  5240. case SLIMBUS_1_RX:
  5241. strlcpy(stream_name, "Slimbus1 Playback", 80);
  5242. goto register_slim_playback;
  5243. case SLIMBUS_3_RX:
  5244. strlcpy(stream_name, "Slimbus3 Playback", 80);
  5245. goto register_slim_playback;
  5246. case SLIMBUS_4_RX:
  5247. strlcpy(stream_name, "Slimbus4 Playback", 80);
  5248. goto register_slim_playback;
  5249. case SLIMBUS_5_RX:
  5250. strlcpy(stream_name, "Slimbus5 Playback", 80);
  5251. goto register_slim_playback;
  5252. case SLIMBUS_6_RX:
  5253. strlcpy(stream_name, "Slimbus6 Playback", 80);
  5254. goto register_slim_playback;
  5255. case SLIMBUS_7_RX:
  5256. strlcpy(stream_name, "Slimbus7 Playback", sizeof(stream_name));
  5257. goto register_slim_playback;
  5258. case SLIMBUS_8_RX:
  5259. strlcpy(stream_name, "Slimbus8 Playback", sizeof(stream_name));
  5260. goto register_slim_playback;
  5261. case SLIMBUS_9_RX:
  5262. strlcpy(stream_name, "Slimbus9 Playback", sizeof(stream_name));
  5263. goto register_slim_playback;
  5264. register_slim_playback:
  5265. rc = -ENODEV;
  5266. len = strnlen(stream_name, 80);
  5267. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_slimbus_rx_dai); i++) {
  5268. if (msm_dai_q6_slimbus_rx_dai[i].playback.stream_name &&
  5269. !strcmp(stream_name,
  5270. msm_dai_q6_slimbus_rx_dai[i]
  5271. .playback.stream_name)) {
  5272. rc = snd_soc_register_component(&pdev->dev,
  5273. &msm_dai_q6_component,
  5274. &msm_dai_q6_slimbus_rx_dai[i], 1);
  5275. break;
  5276. }
  5277. }
  5278. if (rc)
  5279. pr_err("%s: Device not found stream name %s\n",
  5280. __func__, stream_name);
  5281. break;
  5282. case SLIMBUS_0_TX:
  5283. strlcpy(stream_name, "Slimbus Capture", 80);
  5284. goto register_slim_capture;
  5285. case SLIMBUS_1_TX:
  5286. strlcpy(stream_name, "Slimbus1 Capture", 80);
  5287. goto register_slim_capture;
  5288. case SLIMBUS_2_TX:
  5289. strlcpy(stream_name, "Slimbus2 Capture", 80);
  5290. goto register_slim_capture;
  5291. case SLIMBUS_3_TX:
  5292. strlcpy(stream_name, "Slimbus3 Capture", 80);
  5293. goto register_slim_capture;
  5294. case SLIMBUS_4_TX:
  5295. strlcpy(stream_name, "Slimbus4 Capture", 80);
  5296. goto register_slim_capture;
  5297. case SLIMBUS_5_TX:
  5298. strlcpy(stream_name, "Slimbus5 Capture", 80);
  5299. goto register_slim_capture;
  5300. case SLIMBUS_6_TX:
  5301. strlcpy(stream_name, "Slimbus6 Capture", 80);
  5302. goto register_slim_capture;
  5303. case SLIMBUS_7_TX:
  5304. strlcpy(stream_name, "Slimbus7 Capture", sizeof(stream_name));
  5305. goto register_slim_capture;
  5306. case SLIMBUS_8_TX:
  5307. strlcpy(stream_name, "Slimbus8 Capture", sizeof(stream_name));
  5308. goto register_slim_capture;
  5309. case SLIMBUS_9_TX:
  5310. strlcpy(stream_name, "Slimbus9 Capture", sizeof(stream_name));
  5311. goto register_slim_capture;
  5312. register_slim_capture:
  5313. rc = -ENODEV;
  5314. len = strnlen(stream_name, 80);
  5315. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_slimbus_tx_dai); i++) {
  5316. if (msm_dai_q6_slimbus_tx_dai[i].capture.stream_name &&
  5317. !strcmp(stream_name,
  5318. msm_dai_q6_slimbus_tx_dai[i]
  5319. .capture.stream_name)) {
  5320. rc = snd_soc_register_component(&pdev->dev,
  5321. &msm_dai_q6_component,
  5322. &msm_dai_q6_slimbus_tx_dai[i], 1);
  5323. break;
  5324. }
  5325. }
  5326. if (rc)
  5327. pr_err("%s: Device not found stream name %s\n",
  5328. __func__, stream_name);
  5329. break;
  5330. case INT_BT_SCO_RX:
  5331. rc = snd_soc_register_component(&pdev->dev,
  5332. &msm_dai_q6_component, &msm_dai_q6_bt_sco_rx_dai, 1);
  5333. break;
  5334. case INT_BT_SCO_TX:
  5335. rc = snd_soc_register_component(&pdev->dev,
  5336. &msm_dai_q6_component, &msm_dai_q6_bt_sco_tx_dai, 1);
  5337. break;
  5338. case INT_BT_A2DP_RX:
  5339. rc = snd_soc_register_component(&pdev->dev,
  5340. &msm_dai_q6_component, &msm_dai_q6_bt_a2dp_rx_dai, 1);
  5341. break;
  5342. case INT_FM_RX:
  5343. rc = snd_soc_register_component(&pdev->dev,
  5344. &msm_dai_q6_component, &msm_dai_q6_fm_rx_dai, 1);
  5345. break;
  5346. case INT_FM_TX:
  5347. rc = snd_soc_register_component(&pdev->dev,
  5348. &msm_dai_q6_component, &msm_dai_q6_fm_tx_dai, 1);
  5349. break;
  5350. case AFE_PORT_ID_USB_RX:
  5351. rc = snd_soc_register_component(&pdev->dev,
  5352. &msm_dai_q6_component, &msm_dai_q6_usb_rx_dai, 1);
  5353. break;
  5354. case AFE_PORT_ID_USB_TX:
  5355. rc = snd_soc_register_component(&pdev->dev,
  5356. &msm_dai_q6_component, &msm_dai_q6_usb_tx_dai, 1);
  5357. break;
  5358. case RT_PROXY_DAI_001_RX:
  5359. strlcpy(stream_name, "AFE Playback", 80);
  5360. goto register_afe_playback;
  5361. case RT_PROXY_DAI_002_RX:
  5362. strlcpy(stream_name, "AFE-PROXY RX", 80);
  5363. register_afe_playback:
  5364. rc = -ENODEV;
  5365. len = strnlen(stream_name, 80);
  5366. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_afe_rx_dai); i++) {
  5367. if (msm_dai_q6_afe_rx_dai[i].playback.stream_name &&
  5368. !strcmp(stream_name,
  5369. msm_dai_q6_afe_rx_dai[i].playback.stream_name)) {
  5370. rc = snd_soc_register_component(&pdev->dev,
  5371. &msm_dai_q6_component,
  5372. &msm_dai_q6_afe_rx_dai[i], 1);
  5373. break;
  5374. }
  5375. }
  5376. if (rc)
  5377. pr_err("%s: Device not found stream name %s\n",
  5378. __func__, stream_name);
  5379. break;
  5380. case RT_PROXY_DAI_001_TX:
  5381. strlcpy(stream_name, "AFE-PROXY TX", 80);
  5382. goto register_afe_capture;
  5383. case RT_PROXY_DAI_002_TX:
  5384. strlcpy(stream_name, "AFE Capture", 80);
  5385. register_afe_capture:
  5386. rc = -ENODEV;
  5387. len = strnlen(stream_name, 80);
  5388. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_afe_tx_dai); i++) {
  5389. if (msm_dai_q6_afe_tx_dai[i].capture.stream_name &&
  5390. !strcmp(stream_name,
  5391. msm_dai_q6_afe_tx_dai[i].capture.stream_name)) {
  5392. rc = snd_soc_register_component(&pdev->dev,
  5393. &msm_dai_q6_component,
  5394. &msm_dai_q6_afe_tx_dai[i], 1);
  5395. break;
  5396. }
  5397. }
  5398. if (rc)
  5399. pr_err("%s: Device not found stream name %s\n",
  5400. __func__, stream_name);
  5401. break;
  5402. case VOICE_PLAYBACK_TX:
  5403. strlcpy(stream_name, "Voice Farend Playback", 80);
  5404. goto register_voice_playback;
  5405. case VOICE2_PLAYBACK_TX:
  5406. strlcpy(stream_name, "Voice2 Farend Playback", 80);
  5407. register_voice_playback:
  5408. rc = -ENODEV;
  5409. len = strnlen(stream_name, 80);
  5410. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_voc_playback_dai); i++) {
  5411. if (msm_dai_q6_voc_playback_dai[i].playback.stream_name
  5412. && !strcmp(stream_name,
  5413. msm_dai_q6_voc_playback_dai[i].playback.stream_name)) {
  5414. rc = snd_soc_register_component(&pdev->dev,
  5415. &msm_dai_q6_component,
  5416. &msm_dai_q6_voc_playback_dai[i], 1);
  5417. break;
  5418. }
  5419. }
  5420. if (rc)
  5421. pr_err("%s Device not found stream name %s\n",
  5422. __func__, stream_name);
  5423. break;
  5424. case VOICE_RECORD_RX:
  5425. strlcpy(stream_name, "Voice Downlink Capture", 80);
  5426. goto register_uplink_capture;
  5427. case VOICE_RECORD_TX:
  5428. strlcpy(stream_name, "Voice Uplink Capture", 80);
  5429. register_uplink_capture:
  5430. rc = -ENODEV;
  5431. len = strnlen(stream_name, 80);
  5432. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_incall_record_dai); i++) {
  5433. if (msm_dai_q6_incall_record_dai[i].capture.stream_name
  5434. && !strcmp(stream_name,
  5435. msm_dai_q6_incall_record_dai[i].
  5436. capture.stream_name)) {
  5437. rc = snd_soc_register_component(&pdev->dev,
  5438. &msm_dai_q6_component,
  5439. &msm_dai_q6_incall_record_dai[i], 1);
  5440. break;
  5441. }
  5442. }
  5443. if (rc)
  5444. pr_err("%s: Device not found stream name %s\n",
  5445. __func__, stream_name);
  5446. break;
  5447. default:
  5448. rc = -ENODEV;
  5449. break;
  5450. }
  5451. return rc;
  5452. }
  5453. static int msm_dai_q6_dev_remove(struct platform_device *pdev)
  5454. {
  5455. snd_soc_unregister_component(&pdev->dev);
  5456. return 0;
  5457. }
  5458. static const struct of_device_id msm_dai_q6_dev_dt_match[] = {
  5459. { .compatible = "qcom,msm-dai-q6-dev", },
  5460. { }
  5461. };
  5462. MODULE_DEVICE_TABLE(of, msm_dai_q6_dev_dt_match);
  5463. static struct platform_driver msm_dai_q6_dev = {
  5464. .probe = msm_dai_q6_dev_probe,
  5465. .remove = msm_dai_q6_dev_remove,
  5466. .driver = {
  5467. .name = "msm-dai-q6-dev",
  5468. .owner = THIS_MODULE,
  5469. .of_match_table = msm_dai_q6_dev_dt_match,
  5470. },
  5471. };
  5472. static int msm_dai_q6_probe(struct platform_device *pdev)
  5473. {
  5474. int rc;
  5475. pr_debug("%s: dev name %s, id:%d\n", __func__,
  5476. dev_name(&pdev->dev), pdev->id);
  5477. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  5478. if (rc) {
  5479. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  5480. __func__, rc);
  5481. } else
  5482. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  5483. return rc;
  5484. }
  5485. static int msm_dai_q6_remove(struct platform_device *pdev)
  5486. {
  5487. of_platform_depopulate(&pdev->dev);
  5488. return 0;
  5489. }
  5490. static const struct of_device_id msm_dai_q6_dt_match[] = {
  5491. { .compatible = "qcom,msm-dai-q6", },
  5492. { }
  5493. };
  5494. MODULE_DEVICE_TABLE(of, msm_dai_q6_dt_match);
  5495. static struct platform_driver msm_dai_q6 = {
  5496. .probe = msm_dai_q6_probe,
  5497. .remove = msm_dai_q6_remove,
  5498. .driver = {
  5499. .name = "msm-dai-q6",
  5500. .owner = THIS_MODULE,
  5501. .of_match_table = msm_dai_q6_dt_match,
  5502. },
  5503. };
  5504. static int msm_dai_mi2s_q6_probe(struct platform_device *pdev)
  5505. {
  5506. int rc;
  5507. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  5508. if (rc) {
  5509. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  5510. __func__, rc);
  5511. } else
  5512. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  5513. return rc;
  5514. }
  5515. static int msm_dai_mi2s_q6_remove(struct platform_device *pdev)
  5516. {
  5517. return 0;
  5518. }
  5519. static const struct of_device_id msm_dai_mi2s_dt_match[] = {
  5520. { .compatible = "qcom,msm-dai-mi2s", },
  5521. { }
  5522. };
  5523. MODULE_DEVICE_TABLE(of, msm_dai_mi2s_dt_match);
  5524. static struct platform_driver msm_dai_mi2s_q6 = {
  5525. .probe = msm_dai_mi2s_q6_probe,
  5526. .remove = msm_dai_mi2s_q6_remove,
  5527. .driver = {
  5528. .name = "msm-dai-mi2s",
  5529. .owner = THIS_MODULE,
  5530. .of_match_table = msm_dai_mi2s_dt_match,
  5531. },
  5532. };
  5533. static const struct of_device_id msm_dai_q6_mi2s_dev_dt_match[] = {
  5534. { .compatible = "qcom,msm-dai-q6-mi2s", },
  5535. { }
  5536. };
  5537. MODULE_DEVICE_TABLE(of, msm_dai_q6_mi2s_dev_dt_match);
  5538. static struct platform_driver msm_dai_q6_mi2s_driver = {
  5539. .probe = msm_dai_q6_mi2s_dev_probe,
  5540. .remove = msm_dai_q6_mi2s_dev_remove,
  5541. .driver = {
  5542. .name = "msm-dai-q6-mi2s",
  5543. .owner = THIS_MODULE,
  5544. .of_match_table = msm_dai_q6_mi2s_dev_dt_match,
  5545. },
  5546. };
  5547. static int msm_dai_q6_spdif_dev_probe(struct platform_device *pdev)
  5548. {
  5549. int rc, id;
  5550. const char *q6_dev_id = "qcom,msm-dai-q6-dev-id";
  5551. rc = of_property_read_u32(pdev->dev.of_node, q6_dev_id, &id);
  5552. if (rc) {
  5553. dev_err(&pdev->dev,
  5554. "%s: missing %s in dt node\n", __func__, q6_dev_id);
  5555. return rc;
  5556. }
  5557. pdev->id = id;
  5558. pr_debug("%s: dev name %s, id:%d\n", __func__,
  5559. dev_name(&pdev->dev), pdev->id);
  5560. switch (pdev->id) {
  5561. case AFE_PORT_ID_PRIMARY_SPDIF_RX:
  5562. rc = snd_soc_register_component(&pdev->dev,
  5563. &msm_dai_spdif_q6_component,
  5564. &msm_dai_q6_spdif_spdif_rx_dai[0], 1);
  5565. break;
  5566. case AFE_PORT_ID_SECONDARY_SPDIF_RX:
  5567. rc = snd_soc_register_component(&pdev->dev,
  5568. &msm_dai_spdif_q6_component,
  5569. &msm_dai_q6_spdif_spdif_rx_dai[1], 1);
  5570. break;
  5571. case AFE_PORT_ID_PRIMARY_SPDIF_TX:
  5572. rc = snd_soc_register_component(&pdev->dev,
  5573. &msm_dai_spdif_q6_component,
  5574. &msm_dai_q6_spdif_spdif_tx_dai[0], 1);
  5575. break;
  5576. case AFE_PORT_ID_SECONDARY_SPDIF_TX:
  5577. rc = snd_soc_register_component(&pdev->dev,
  5578. &msm_dai_spdif_q6_component,
  5579. &msm_dai_q6_spdif_spdif_tx_dai[1], 1);
  5580. break;
  5581. default:
  5582. dev_err(&pdev->dev, "invalid device ID %d\n", pdev->id);
  5583. rc = -ENODEV;
  5584. break;
  5585. }
  5586. return rc;
  5587. }
  5588. static int msm_dai_q6_spdif_dev_remove(struct platform_device *pdev)
  5589. {
  5590. snd_soc_unregister_component(&pdev->dev);
  5591. return 0;
  5592. }
  5593. static const struct of_device_id msm_dai_q6_spdif_dt_match[] = {
  5594. {.compatible = "qcom,msm-dai-q6-spdif"},
  5595. {}
  5596. };
  5597. MODULE_DEVICE_TABLE(of, msm_dai_q6_spdif_dt_match);
  5598. static struct platform_driver msm_dai_q6_spdif_driver = {
  5599. .probe = msm_dai_q6_spdif_dev_probe,
  5600. .remove = msm_dai_q6_spdif_dev_remove,
  5601. .driver = {
  5602. .name = "msm-dai-q6-spdif",
  5603. .owner = THIS_MODULE,
  5604. .of_match_table = msm_dai_q6_spdif_dt_match,
  5605. },
  5606. };
  5607. static int msm_dai_q6_tdm_set_clk_param(u32 group_id,
  5608. struct afe_clk_set *clk_set, u32 mode)
  5609. {
  5610. switch (group_id) {
  5611. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_RX:
  5612. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_TX:
  5613. if (mode)
  5614. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_PRI_TDM_IBIT;
  5615. else
  5616. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_PRI_TDM_EBIT;
  5617. break;
  5618. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_RX:
  5619. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_TX:
  5620. if (mode)
  5621. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEC_TDM_IBIT;
  5622. else
  5623. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEC_TDM_EBIT;
  5624. break;
  5625. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_RX:
  5626. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_TX:
  5627. if (mode)
  5628. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_TER_TDM_IBIT;
  5629. else
  5630. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_TER_TDM_EBIT;
  5631. break;
  5632. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX:
  5633. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_TX:
  5634. if (mode)
  5635. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUAD_TDM_IBIT;
  5636. else
  5637. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUAD_TDM_EBIT;
  5638. break;
  5639. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_RX:
  5640. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_TX:
  5641. if (mode)
  5642. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUIN_TDM_IBIT;
  5643. else
  5644. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUIN_TDM_EBIT;
  5645. break;
  5646. default:
  5647. return -EINVAL;
  5648. }
  5649. return 0;
  5650. }
  5651. static int msm_dai_tdm_q6_probe(struct platform_device *pdev)
  5652. {
  5653. int rc = 0;
  5654. const uint32_t *port_id_array = NULL;
  5655. uint32_t array_length = 0;
  5656. int i = 0;
  5657. int group_idx = 0;
  5658. u32 clk_mode = 0;
  5659. /* extract tdm group info into static */
  5660. rc = of_property_read_u32(pdev->dev.of_node,
  5661. "qcom,msm-cpudai-tdm-group-id",
  5662. (u32 *)&tdm_group_cfg.group_id);
  5663. if (rc) {
  5664. dev_err(&pdev->dev, "%s: Group ID from DT file %s\n",
  5665. __func__, "qcom,msm-cpudai-tdm-group-id");
  5666. goto rtn;
  5667. }
  5668. dev_dbg(&pdev->dev, "%s: Group ID from DT file 0x%x\n",
  5669. __func__, tdm_group_cfg.group_id);
  5670. rc = of_property_read_u32(pdev->dev.of_node,
  5671. "qcom,msm-cpudai-tdm-group-num-ports",
  5672. &num_tdm_group_ports);
  5673. if (rc) {
  5674. dev_err(&pdev->dev, "%s: Group Num Ports from DT file %s\n",
  5675. __func__, "qcom,msm-cpudai-tdm-group-num-ports");
  5676. goto rtn;
  5677. }
  5678. dev_dbg(&pdev->dev, "%s: Group Num Ports from DT file 0x%x\n",
  5679. __func__, num_tdm_group_ports);
  5680. if (num_tdm_group_ports > AFE_GROUP_DEVICE_NUM_PORTS) {
  5681. dev_err(&pdev->dev, "%s Group Num Ports %d greater than Max %d\n",
  5682. __func__, num_tdm_group_ports,
  5683. AFE_GROUP_DEVICE_NUM_PORTS);
  5684. rc = -EINVAL;
  5685. goto rtn;
  5686. }
  5687. port_id_array = of_get_property(pdev->dev.of_node,
  5688. "qcom,msm-cpudai-tdm-group-port-id",
  5689. &array_length);
  5690. if (port_id_array == NULL) {
  5691. dev_err(&pdev->dev, "%s port_id_array is not valid\n",
  5692. __func__);
  5693. rc = -EINVAL;
  5694. goto rtn;
  5695. }
  5696. if (array_length != sizeof(uint32_t) * num_tdm_group_ports) {
  5697. dev_err(&pdev->dev, "%s array_length is %d, expected is %zd\n",
  5698. __func__, array_length,
  5699. sizeof(uint32_t) * num_tdm_group_ports);
  5700. rc = -EINVAL;
  5701. goto rtn;
  5702. }
  5703. for (i = 0; i < num_tdm_group_ports; i++)
  5704. tdm_group_cfg.port_id[i] =
  5705. (u16)be32_to_cpu(port_id_array[i]);
  5706. /* Unused index should be filled with 0 or AFE_PORT_INVALID */
  5707. for (i = num_tdm_group_ports; i < AFE_GROUP_DEVICE_NUM_PORTS; i++)
  5708. tdm_group_cfg.port_id[i] =
  5709. AFE_PORT_INVALID;
  5710. /* extract tdm clk info into static */
  5711. rc = of_property_read_u32(pdev->dev.of_node,
  5712. "qcom,msm-cpudai-tdm-clk-rate",
  5713. &tdm_clk_set.clk_freq_in_hz);
  5714. if (rc) {
  5715. dev_err(&pdev->dev, "%s: Clk Rate from DT file %s\n",
  5716. __func__, "qcom,msm-cpudai-tdm-clk-rate");
  5717. goto rtn;
  5718. }
  5719. dev_dbg(&pdev->dev, "%s: Clk Rate from DT file %d\n",
  5720. __func__, tdm_clk_set.clk_freq_in_hz);
  5721. /* initialize static tdm clk attribute to default value */
  5722. tdm_clk_set.clk_attri = Q6AFE_LPASS_CLK_ATTRIBUTE_INVERT_COUPLE_NO;
  5723. /* extract tdm clk attribute into static */
  5724. if (of_find_property(pdev->dev.of_node,
  5725. "qcom,msm-cpudai-tdm-clk-attribute", NULL)) {
  5726. rc = of_property_read_u16(pdev->dev.of_node,
  5727. "qcom,msm-cpudai-tdm-clk-attribute",
  5728. &tdm_clk_set.clk_attri);
  5729. if (rc) {
  5730. dev_err(&pdev->dev, "%s: value for clk attribute not found %s\n",
  5731. __func__, "qcom,msm-cpudai-tdm-clk-attribute");
  5732. goto rtn;
  5733. }
  5734. dev_dbg(&pdev->dev, "%s: clk attribute from DT file %d\n",
  5735. __func__, tdm_clk_set.clk_attri);
  5736. } else
  5737. dev_dbg(&pdev->dev, "%s: clk attribute not found\n", __func__);
  5738. /* extract tdm clk src master/slave info into static */
  5739. rc = of_property_read_u32(pdev->dev.of_node,
  5740. "qcom,msm-cpudai-tdm-clk-internal",
  5741. &clk_mode);
  5742. if (rc) {
  5743. dev_err(&pdev->dev, "%s: Clk id from DT file %s\n",
  5744. __func__, "qcom,msm-cpudai-tdm-clk-internal");
  5745. goto rtn;
  5746. }
  5747. dev_dbg(&pdev->dev, "%s: Clk id from DT file %d\n",
  5748. __func__, clk_mode);
  5749. rc = msm_dai_q6_tdm_set_clk_param(tdm_group_cfg.group_id,
  5750. &tdm_clk_set, clk_mode);
  5751. if (rc) {
  5752. dev_err(&pdev->dev, "%s: group id not supported 0x%x\n",
  5753. __func__, tdm_group_cfg.group_id);
  5754. goto rtn;
  5755. }
  5756. /* other initializations within device group */
  5757. group_idx = msm_dai_q6_get_group_idx(tdm_group_cfg.group_id);
  5758. if (group_idx < 0) {
  5759. dev_err(&pdev->dev, "%s: group id 0x%x not supported\n",
  5760. __func__, tdm_group_cfg.group_id);
  5761. rc = -EINVAL;
  5762. goto rtn;
  5763. }
  5764. atomic_set(&tdm_group_ref[group_idx], 0);
  5765. /* probe child node info */
  5766. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  5767. if (rc) {
  5768. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  5769. __func__, rc);
  5770. goto rtn;
  5771. } else
  5772. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  5773. rtn:
  5774. return rc;
  5775. }
  5776. static int msm_dai_tdm_q6_remove(struct platform_device *pdev)
  5777. {
  5778. return 0;
  5779. }
  5780. static const struct of_device_id msm_dai_tdm_dt_match[] = {
  5781. { .compatible = "qcom,msm-dai-tdm", },
  5782. {}
  5783. };
  5784. MODULE_DEVICE_TABLE(of, msm_dai_tdm_dt_match);
  5785. static struct platform_driver msm_dai_tdm_q6 = {
  5786. .probe = msm_dai_tdm_q6_probe,
  5787. .remove = msm_dai_tdm_q6_remove,
  5788. .driver = {
  5789. .name = "msm-dai-tdm",
  5790. .owner = THIS_MODULE,
  5791. .of_match_table = msm_dai_tdm_dt_match,
  5792. },
  5793. };
  5794. static int msm_dai_q6_tdm_data_format_put(struct snd_kcontrol *kcontrol,
  5795. struct snd_ctl_elem_value *ucontrol)
  5796. {
  5797. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  5798. int value = ucontrol->value.integer.value[0];
  5799. switch (value) {
  5800. case 0:
  5801. dai_data->port_cfg.tdm.data_format = AFE_LINEAR_PCM_DATA;
  5802. break;
  5803. case 1:
  5804. dai_data->port_cfg.tdm.data_format = AFE_NON_LINEAR_DATA;
  5805. break;
  5806. case 2:
  5807. dai_data->port_cfg.tdm.data_format = AFE_GENERIC_COMPRESSED;
  5808. break;
  5809. default:
  5810. pr_err("%s: data_format invalid\n", __func__);
  5811. break;
  5812. }
  5813. pr_debug("%s: data_format = %d\n",
  5814. __func__, dai_data->port_cfg.tdm.data_format);
  5815. return 0;
  5816. }
  5817. static int msm_dai_q6_tdm_data_format_get(struct snd_kcontrol *kcontrol,
  5818. struct snd_ctl_elem_value *ucontrol)
  5819. {
  5820. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  5821. ucontrol->value.integer.value[0] =
  5822. dai_data->port_cfg.tdm.data_format;
  5823. pr_debug("%s: data_format = %d\n",
  5824. __func__, dai_data->port_cfg.tdm.data_format);
  5825. return 0;
  5826. }
  5827. static int msm_dai_q6_tdm_header_type_put(struct snd_kcontrol *kcontrol,
  5828. struct snd_ctl_elem_value *ucontrol)
  5829. {
  5830. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  5831. int value = ucontrol->value.integer.value[0];
  5832. dai_data->port_cfg.custom_tdm_header.header_type = value;
  5833. pr_debug("%s: header_type = %d\n",
  5834. __func__,
  5835. dai_data->port_cfg.custom_tdm_header.header_type);
  5836. return 0;
  5837. }
  5838. static int msm_dai_q6_tdm_header_type_get(struct snd_kcontrol *kcontrol,
  5839. struct snd_ctl_elem_value *ucontrol)
  5840. {
  5841. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  5842. ucontrol->value.integer.value[0] =
  5843. dai_data->port_cfg.custom_tdm_header.header_type;
  5844. pr_debug("%s: header_type = %d\n",
  5845. __func__,
  5846. dai_data->port_cfg.custom_tdm_header.header_type);
  5847. return 0;
  5848. }
  5849. static int msm_dai_q6_tdm_header_put(struct snd_kcontrol *kcontrol,
  5850. struct snd_ctl_elem_value *ucontrol)
  5851. {
  5852. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  5853. int i = 0;
  5854. for (i = 0; i < AFE_CUSTOM_TDM_HEADER_MAX_CNT; i++) {
  5855. dai_data->port_cfg.custom_tdm_header.header[i] =
  5856. (u16)ucontrol->value.integer.value[i];
  5857. pr_debug("%s: header #%d = 0x%x\n",
  5858. __func__, i,
  5859. dai_data->port_cfg.custom_tdm_header.header[i]);
  5860. }
  5861. return 0;
  5862. }
  5863. static int msm_dai_q6_tdm_header_get(struct snd_kcontrol *kcontrol,
  5864. struct snd_ctl_elem_value *ucontrol)
  5865. {
  5866. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  5867. int i = 0;
  5868. for (i = 0; i < AFE_CUSTOM_TDM_HEADER_MAX_CNT; i++) {
  5869. ucontrol->value.integer.value[i] =
  5870. dai_data->port_cfg.custom_tdm_header.header[i];
  5871. pr_debug("%s: header #%d = 0x%x\n",
  5872. __func__, i,
  5873. dai_data->port_cfg.custom_tdm_header.header[i]);
  5874. }
  5875. return 0;
  5876. }
  5877. static const struct snd_kcontrol_new tdm_config_controls_data_format[] = {
  5878. SOC_ENUM_EXT("PRI_TDM_RX_0 Data Format", tdm_config_enum[0],
  5879. msm_dai_q6_tdm_data_format_get,
  5880. msm_dai_q6_tdm_data_format_put),
  5881. SOC_ENUM_EXT("PRI_TDM_RX_1 Data Format", tdm_config_enum[0],
  5882. msm_dai_q6_tdm_data_format_get,
  5883. msm_dai_q6_tdm_data_format_put),
  5884. SOC_ENUM_EXT("PRI_TDM_RX_2 Data Format", tdm_config_enum[0],
  5885. msm_dai_q6_tdm_data_format_get,
  5886. msm_dai_q6_tdm_data_format_put),
  5887. SOC_ENUM_EXT("PRI_TDM_RX_3 Data Format", tdm_config_enum[0],
  5888. msm_dai_q6_tdm_data_format_get,
  5889. msm_dai_q6_tdm_data_format_put),
  5890. SOC_ENUM_EXT("PRI_TDM_RX_4 Data Format", tdm_config_enum[0],
  5891. msm_dai_q6_tdm_data_format_get,
  5892. msm_dai_q6_tdm_data_format_put),
  5893. SOC_ENUM_EXT("PRI_TDM_RX_5 Data Format", tdm_config_enum[0],
  5894. msm_dai_q6_tdm_data_format_get,
  5895. msm_dai_q6_tdm_data_format_put),
  5896. SOC_ENUM_EXT("PRI_TDM_RX_6 Data Format", tdm_config_enum[0],
  5897. msm_dai_q6_tdm_data_format_get,
  5898. msm_dai_q6_tdm_data_format_put),
  5899. SOC_ENUM_EXT("PRI_TDM_RX_7 Data Format", tdm_config_enum[0],
  5900. msm_dai_q6_tdm_data_format_get,
  5901. msm_dai_q6_tdm_data_format_put),
  5902. SOC_ENUM_EXT("PRI_TDM_TX_0 Data Format", tdm_config_enum[0],
  5903. msm_dai_q6_tdm_data_format_get,
  5904. msm_dai_q6_tdm_data_format_put),
  5905. SOC_ENUM_EXT("PRI_TDM_TX_1 Data Format", tdm_config_enum[0],
  5906. msm_dai_q6_tdm_data_format_get,
  5907. msm_dai_q6_tdm_data_format_put),
  5908. SOC_ENUM_EXT("PRI_TDM_TX_2 Data Format", tdm_config_enum[0],
  5909. msm_dai_q6_tdm_data_format_get,
  5910. msm_dai_q6_tdm_data_format_put),
  5911. SOC_ENUM_EXT("PRI_TDM_TX_3 Data Format", tdm_config_enum[0],
  5912. msm_dai_q6_tdm_data_format_get,
  5913. msm_dai_q6_tdm_data_format_put),
  5914. SOC_ENUM_EXT("PRI_TDM_TX_4 Data Format", tdm_config_enum[0],
  5915. msm_dai_q6_tdm_data_format_get,
  5916. msm_dai_q6_tdm_data_format_put),
  5917. SOC_ENUM_EXT("PRI_TDM_TX_5 Data Format", tdm_config_enum[0],
  5918. msm_dai_q6_tdm_data_format_get,
  5919. msm_dai_q6_tdm_data_format_put),
  5920. SOC_ENUM_EXT("PRI_TDM_TX_6 Data Format", tdm_config_enum[0],
  5921. msm_dai_q6_tdm_data_format_get,
  5922. msm_dai_q6_tdm_data_format_put),
  5923. SOC_ENUM_EXT("PRI_TDM_TX_7 Data Format", tdm_config_enum[0],
  5924. msm_dai_q6_tdm_data_format_get,
  5925. msm_dai_q6_tdm_data_format_put),
  5926. SOC_ENUM_EXT("SEC_TDM_RX_0 Data Format", tdm_config_enum[0],
  5927. msm_dai_q6_tdm_data_format_get,
  5928. msm_dai_q6_tdm_data_format_put),
  5929. SOC_ENUM_EXT("SEC_TDM_RX_1 Data Format", tdm_config_enum[0],
  5930. msm_dai_q6_tdm_data_format_get,
  5931. msm_dai_q6_tdm_data_format_put),
  5932. SOC_ENUM_EXT("SEC_TDM_RX_2 Data Format", tdm_config_enum[0],
  5933. msm_dai_q6_tdm_data_format_get,
  5934. msm_dai_q6_tdm_data_format_put),
  5935. SOC_ENUM_EXT("SEC_TDM_RX_3 Data Format", tdm_config_enum[0],
  5936. msm_dai_q6_tdm_data_format_get,
  5937. msm_dai_q6_tdm_data_format_put),
  5938. SOC_ENUM_EXT("SEC_TDM_RX_4 Data Format", tdm_config_enum[0],
  5939. msm_dai_q6_tdm_data_format_get,
  5940. msm_dai_q6_tdm_data_format_put),
  5941. SOC_ENUM_EXT("SEC_TDM_RX_5 Data Format", tdm_config_enum[0],
  5942. msm_dai_q6_tdm_data_format_get,
  5943. msm_dai_q6_tdm_data_format_put),
  5944. SOC_ENUM_EXT("SEC_TDM_RX_6 Data Format", tdm_config_enum[0],
  5945. msm_dai_q6_tdm_data_format_get,
  5946. msm_dai_q6_tdm_data_format_put),
  5947. SOC_ENUM_EXT("SEC_TDM_RX_7 Data Format", tdm_config_enum[0],
  5948. msm_dai_q6_tdm_data_format_get,
  5949. msm_dai_q6_tdm_data_format_put),
  5950. SOC_ENUM_EXT("SEC_TDM_TX_0 Data Format", tdm_config_enum[0],
  5951. msm_dai_q6_tdm_data_format_get,
  5952. msm_dai_q6_tdm_data_format_put),
  5953. SOC_ENUM_EXT("SEC_TDM_TX_1 Data Format", tdm_config_enum[0],
  5954. msm_dai_q6_tdm_data_format_get,
  5955. msm_dai_q6_tdm_data_format_put),
  5956. SOC_ENUM_EXT("SEC_TDM_TX_2 Data Format", tdm_config_enum[0],
  5957. msm_dai_q6_tdm_data_format_get,
  5958. msm_dai_q6_tdm_data_format_put),
  5959. SOC_ENUM_EXT("SEC_TDM_TX_3 Data Format", tdm_config_enum[0],
  5960. msm_dai_q6_tdm_data_format_get,
  5961. msm_dai_q6_tdm_data_format_put),
  5962. SOC_ENUM_EXT("SEC_TDM_TX_4 Data Format", tdm_config_enum[0],
  5963. msm_dai_q6_tdm_data_format_get,
  5964. msm_dai_q6_tdm_data_format_put),
  5965. SOC_ENUM_EXT("SEC_TDM_TX_5 Data Format", tdm_config_enum[0],
  5966. msm_dai_q6_tdm_data_format_get,
  5967. msm_dai_q6_tdm_data_format_put),
  5968. SOC_ENUM_EXT("SEC_TDM_TX_6 Data Format", tdm_config_enum[0],
  5969. msm_dai_q6_tdm_data_format_get,
  5970. msm_dai_q6_tdm_data_format_put),
  5971. SOC_ENUM_EXT("SEC_TDM_TX_7 Data Format", tdm_config_enum[0],
  5972. msm_dai_q6_tdm_data_format_get,
  5973. msm_dai_q6_tdm_data_format_put),
  5974. SOC_ENUM_EXT("TERT_TDM_RX_0 Data Format", tdm_config_enum[0],
  5975. msm_dai_q6_tdm_data_format_get,
  5976. msm_dai_q6_tdm_data_format_put),
  5977. SOC_ENUM_EXT("TERT_TDM_RX_1 Data Format", tdm_config_enum[0],
  5978. msm_dai_q6_tdm_data_format_get,
  5979. msm_dai_q6_tdm_data_format_put),
  5980. SOC_ENUM_EXT("TERT_TDM_RX_2 Data Format", tdm_config_enum[0],
  5981. msm_dai_q6_tdm_data_format_get,
  5982. msm_dai_q6_tdm_data_format_put),
  5983. SOC_ENUM_EXT("TERT_TDM_RX_3 Data Format", tdm_config_enum[0],
  5984. msm_dai_q6_tdm_data_format_get,
  5985. msm_dai_q6_tdm_data_format_put),
  5986. SOC_ENUM_EXT("TERT_TDM_RX_4 Data Format", tdm_config_enum[0],
  5987. msm_dai_q6_tdm_data_format_get,
  5988. msm_dai_q6_tdm_data_format_put),
  5989. SOC_ENUM_EXT("TERT_TDM_RX_5 Data Format", tdm_config_enum[0],
  5990. msm_dai_q6_tdm_data_format_get,
  5991. msm_dai_q6_tdm_data_format_put),
  5992. SOC_ENUM_EXT("TERT_TDM_RX_6 Data Format", tdm_config_enum[0],
  5993. msm_dai_q6_tdm_data_format_get,
  5994. msm_dai_q6_tdm_data_format_put),
  5995. SOC_ENUM_EXT("TERT_TDM_RX_7 Data Format", tdm_config_enum[0],
  5996. msm_dai_q6_tdm_data_format_get,
  5997. msm_dai_q6_tdm_data_format_put),
  5998. SOC_ENUM_EXT("TERT_TDM_TX_0 Data Format", tdm_config_enum[0],
  5999. msm_dai_q6_tdm_data_format_get,
  6000. msm_dai_q6_tdm_data_format_put),
  6001. SOC_ENUM_EXT("TERT_TDM_TX_1 Data Format", tdm_config_enum[0],
  6002. msm_dai_q6_tdm_data_format_get,
  6003. msm_dai_q6_tdm_data_format_put),
  6004. SOC_ENUM_EXT("TERT_TDM_TX_2 Data Format", tdm_config_enum[0],
  6005. msm_dai_q6_tdm_data_format_get,
  6006. msm_dai_q6_tdm_data_format_put),
  6007. SOC_ENUM_EXT("TERT_TDM_TX_3 Data Format", tdm_config_enum[0],
  6008. msm_dai_q6_tdm_data_format_get,
  6009. msm_dai_q6_tdm_data_format_put),
  6010. SOC_ENUM_EXT("TERT_TDM_TX_4 Data Format", tdm_config_enum[0],
  6011. msm_dai_q6_tdm_data_format_get,
  6012. msm_dai_q6_tdm_data_format_put),
  6013. SOC_ENUM_EXT("TERT_TDM_TX_5 Data Format", tdm_config_enum[0],
  6014. msm_dai_q6_tdm_data_format_get,
  6015. msm_dai_q6_tdm_data_format_put),
  6016. SOC_ENUM_EXT("TERT_TDM_TX_6 Data Format", tdm_config_enum[0],
  6017. msm_dai_q6_tdm_data_format_get,
  6018. msm_dai_q6_tdm_data_format_put),
  6019. SOC_ENUM_EXT("TERT_TDM_TX_7 Data Format", tdm_config_enum[0],
  6020. msm_dai_q6_tdm_data_format_get,
  6021. msm_dai_q6_tdm_data_format_put),
  6022. SOC_ENUM_EXT("QUAT_TDM_RX_0 Data Format", tdm_config_enum[0],
  6023. msm_dai_q6_tdm_data_format_get,
  6024. msm_dai_q6_tdm_data_format_put),
  6025. SOC_ENUM_EXT("QUAT_TDM_RX_1 Data Format", tdm_config_enum[0],
  6026. msm_dai_q6_tdm_data_format_get,
  6027. msm_dai_q6_tdm_data_format_put),
  6028. SOC_ENUM_EXT("QUAT_TDM_RX_2 Data Format", tdm_config_enum[0],
  6029. msm_dai_q6_tdm_data_format_get,
  6030. msm_dai_q6_tdm_data_format_put),
  6031. SOC_ENUM_EXT("QUAT_TDM_RX_3 Data Format", tdm_config_enum[0],
  6032. msm_dai_q6_tdm_data_format_get,
  6033. msm_dai_q6_tdm_data_format_put),
  6034. SOC_ENUM_EXT("QUAT_TDM_RX_4 Data Format", tdm_config_enum[0],
  6035. msm_dai_q6_tdm_data_format_get,
  6036. msm_dai_q6_tdm_data_format_put),
  6037. SOC_ENUM_EXT("QUAT_TDM_RX_5 Data Format", tdm_config_enum[0],
  6038. msm_dai_q6_tdm_data_format_get,
  6039. msm_dai_q6_tdm_data_format_put),
  6040. SOC_ENUM_EXT("QUAT_TDM_RX_6 Data Format", tdm_config_enum[0],
  6041. msm_dai_q6_tdm_data_format_get,
  6042. msm_dai_q6_tdm_data_format_put),
  6043. SOC_ENUM_EXT("QUAT_TDM_RX_7 Data Format", tdm_config_enum[0],
  6044. msm_dai_q6_tdm_data_format_get,
  6045. msm_dai_q6_tdm_data_format_put),
  6046. SOC_ENUM_EXT("QUAT_TDM_TX_0 Data Format", tdm_config_enum[0],
  6047. msm_dai_q6_tdm_data_format_get,
  6048. msm_dai_q6_tdm_data_format_put),
  6049. SOC_ENUM_EXT("QUAT_TDM_TX_1 Data Format", tdm_config_enum[0],
  6050. msm_dai_q6_tdm_data_format_get,
  6051. msm_dai_q6_tdm_data_format_put),
  6052. SOC_ENUM_EXT("QUAT_TDM_TX_2 Data Format", tdm_config_enum[0],
  6053. msm_dai_q6_tdm_data_format_get,
  6054. msm_dai_q6_tdm_data_format_put),
  6055. SOC_ENUM_EXT("QUAT_TDM_TX_3 Data Format", tdm_config_enum[0],
  6056. msm_dai_q6_tdm_data_format_get,
  6057. msm_dai_q6_tdm_data_format_put),
  6058. SOC_ENUM_EXT("QUAT_TDM_TX_4 Data Format", tdm_config_enum[0],
  6059. msm_dai_q6_tdm_data_format_get,
  6060. msm_dai_q6_tdm_data_format_put),
  6061. SOC_ENUM_EXT("QUAT_TDM_TX_5 Data Format", tdm_config_enum[0],
  6062. msm_dai_q6_tdm_data_format_get,
  6063. msm_dai_q6_tdm_data_format_put),
  6064. SOC_ENUM_EXT("QUAT_TDM_TX_6 Data Format", tdm_config_enum[0],
  6065. msm_dai_q6_tdm_data_format_get,
  6066. msm_dai_q6_tdm_data_format_put),
  6067. SOC_ENUM_EXT("QUAT_TDM_TX_7 Data Format", tdm_config_enum[0],
  6068. msm_dai_q6_tdm_data_format_get,
  6069. msm_dai_q6_tdm_data_format_put),
  6070. SOC_ENUM_EXT("QUIN_TDM_RX_0 Data Format", tdm_config_enum[0],
  6071. msm_dai_q6_tdm_data_format_get,
  6072. msm_dai_q6_tdm_data_format_put),
  6073. SOC_ENUM_EXT("QUIN_TDM_RX_1 Data Format", tdm_config_enum[0],
  6074. msm_dai_q6_tdm_data_format_get,
  6075. msm_dai_q6_tdm_data_format_put),
  6076. SOC_ENUM_EXT("QUIN_TDM_RX_2 Data Format", tdm_config_enum[0],
  6077. msm_dai_q6_tdm_data_format_get,
  6078. msm_dai_q6_tdm_data_format_put),
  6079. SOC_ENUM_EXT("QUIN_TDM_RX_3 Data Format", tdm_config_enum[0],
  6080. msm_dai_q6_tdm_data_format_get,
  6081. msm_dai_q6_tdm_data_format_put),
  6082. SOC_ENUM_EXT("QUIN_TDM_RX_4 Data Format", tdm_config_enum[0],
  6083. msm_dai_q6_tdm_data_format_get,
  6084. msm_dai_q6_tdm_data_format_put),
  6085. SOC_ENUM_EXT("QUIN_TDM_RX_5 Data Format", tdm_config_enum[0],
  6086. msm_dai_q6_tdm_data_format_get,
  6087. msm_dai_q6_tdm_data_format_put),
  6088. SOC_ENUM_EXT("QUIN_TDM_RX_6 Data Format", tdm_config_enum[0],
  6089. msm_dai_q6_tdm_data_format_get,
  6090. msm_dai_q6_tdm_data_format_put),
  6091. SOC_ENUM_EXT("QUIN_TDM_RX_7 Data Format", tdm_config_enum[0],
  6092. msm_dai_q6_tdm_data_format_get,
  6093. msm_dai_q6_tdm_data_format_put),
  6094. SOC_ENUM_EXT("QUIN_TDM_TX_0 Data Format", tdm_config_enum[0],
  6095. msm_dai_q6_tdm_data_format_get,
  6096. msm_dai_q6_tdm_data_format_put),
  6097. SOC_ENUM_EXT("QUIN_TDM_TX_1 Data Format", tdm_config_enum[0],
  6098. msm_dai_q6_tdm_data_format_get,
  6099. msm_dai_q6_tdm_data_format_put),
  6100. SOC_ENUM_EXT("QUIN_TDM_TX_2 Data Format", tdm_config_enum[0],
  6101. msm_dai_q6_tdm_data_format_get,
  6102. msm_dai_q6_tdm_data_format_put),
  6103. SOC_ENUM_EXT("QUIN_TDM_TX_3 Data Format", tdm_config_enum[0],
  6104. msm_dai_q6_tdm_data_format_get,
  6105. msm_dai_q6_tdm_data_format_put),
  6106. SOC_ENUM_EXT("QUIN_TDM_TX_4 Data Format", tdm_config_enum[0],
  6107. msm_dai_q6_tdm_data_format_get,
  6108. msm_dai_q6_tdm_data_format_put),
  6109. SOC_ENUM_EXT("QUIN_TDM_TX_5 Data Format", tdm_config_enum[0],
  6110. msm_dai_q6_tdm_data_format_get,
  6111. msm_dai_q6_tdm_data_format_put),
  6112. SOC_ENUM_EXT("QUIN_TDM_TX_6 Data Format", tdm_config_enum[0],
  6113. msm_dai_q6_tdm_data_format_get,
  6114. msm_dai_q6_tdm_data_format_put),
  6115. SOC_ENUM_EXT("QUIN_TDM_TX_7 Data Format", tdm_config_enum[0],
  6116. msm_dai_q6_tdm_data_format_get,
  6117. msm_dai_q6_tdm_data_format_put),
  6118. };
  6119. static const struct snd_kcontrol_new tdm_config_controls_header_type[] = {
  6120. SOC_ENUM_EXT("PRI_TDM_RX_0 Header Type", tdm_config_enum[1],
  6121. msm_dai_q6_tdm_header_type_get,
  6122. msm_dai_q6_tdm_header_type_put),
  6123. SOC_ENUM_EXT("PRI_TDM_RX_1 Header Type", tdm_config_enum[1],
  6124. msm_dai_q6_tdm_header_type_get,
  6125. msm_dai_q6_tdm_header_type_put),
  6126. SOC_ENUM_EXT("PRI_TDM_RX_2 Header Type", tdm_config_enum[1],
  6127. msm_dai_q6_tdm_header_type_get,
  6128. msm_dai_q6_tdm_header_type_put),
  6129. SOC_ENUM_EXT("PRI_TDM_RX_3 Header Type", tdm_config_enum[1],
  6130. msm_dai_q6_tdm_header_type_get,
  6131. msm_dai_q6_tdm_header_type_put),
  6132. SOC_ENUM_EXT("PRI_TDM_RX_4 Header Type", tdm_config_enum[1],
  6133. msm_dai_q6_tdm_header_type_get,
  6134. msm_dai_q6_tdm_header_type_put),
  6135. SOC_ENUM_EXT("PRI_TDM_RX_5 Header Type", tdm_config_enum[1],
  6136. msm_dai_q6_tdm_header_type_get,
  6137. msm_dai_q6_tdm_header_type_put),
  6138. SOC_ENUM_EXT("PRI_TDM_RX_6 Header Type", tdm_config_enum[1],
  6139. msm_dai_q6_tdm_header_type_get,
  6140. msm_dai_q6_tdm_header_type_put),
  6141. SOC_ENUM_EXT("PRI_TDM_RX_7 Header Type", tdm_config_enum[1],
  6142. msm_dai_q6_tdm_header_type_get,
  6143. msm_dai_q6_tdm_header_type_put),
  6144. SOC_ENUM_EXT("PRI_TDM_TX_0 Header Type", tdm_config_enum[1],
  6145. msm_dai_q6_tdm_header_type_get,
  6146. msm_dai_q6_tdm_header_type_put),
  6147. SOC_ENUM_EXT("PRI_TDM_TX_1 Header Type", tdm_config_enum[1],
  6148. msm_dai_q6_tdm_header_type_get,
  6149. msm_dai_q6_tdm_header_type_put),
  6150. SOC_ENUM_EXT("PRI_TDM_TX_2 Header Type", tdm_config_enum[1],
  6151. msm_dai_q6_tdm_header_type_get,
  6152. msm_dai_q6_tdm_header_type_put),
  6153. SOC_ENUM_EXT("PRI_TDM_TX_3 Header Type", tdm_config_enum[1],
  6154. msm_dai_q6_tdm_header_type_get,
  6155. msm_dai_q6_tdm_header_type_put),
  6156. SOC_ENUM_EXT("PRI_TDM_TX_4 Header Type", tdm_config_enum[1],
  6157. msm_dai_q6_tdm_header_type_get,
  6158. msm_dai_q6_tdm_header_type_put),
  6159. SOC_ENUM_EXT("PRI_TDM_TX_5 Header Type", tdm_config_enum[1],
  6160. msm_dai_q6_tdm_header_type_get,
  6161. msm_dai_q6_tdm_header_type_put),
  6162. SOC_ENUM_EXT("PRI_TDM_TX_6 Header Type", tdm_config_enum[1],
  6163. msm_dai_q6_tdm_header_type_get,
  6164. msm_dai_q6_tdm_header_type_put),
  6165. SOC_ENUM_EXT("PRI_TDM_TX_7 Header Type", tdm_config_enum[1],
  6166. msm_dai_q6_tdm_header_type_get,
  6167. msm_dai_q6_tdm_header_type_put),
  6168. SOC_ENUM_EXT("SEC_TDM_RX_0 Header Type", tdm_config_enum[1],
  6169. msm_dai_q6_tdm_header_type_get,
  6170. msm_dai_q6_tdm_header_type_put),
  6171. SOC_ENUM_EXT("SEC_TDM_RX_1 Header Type", tdm_config_enum[1],
  6172. msm_dai_q6_tdm_header_type_get,
  6173. msm_dai_q6_tdm_header_type_put),
  6174. SOC_ENUM_EXT("SEC_TDM_RX_2 Header Type", tdm_config_enum[1],
  6175. msm_dai_q6_tdm_header_type_get,
  6176. msm_dai_q6_tdm_header_type_put),
  6177. SOC_ENUM_EXT("SEC_TDM_RX_3 Header Type", tdm_config_enum[1],
  6178. msm_dai_q6_tdm_header_type_get,
  6179. msm_dai_q6_tdm_header_type_put),
  6180. SOC_ENUM_EXT("SEC_TDM_RX_4 Header Type", tdm_config_enum[1],
  6181. msm_dai_q6_tdm_header_type_get,
  6182. msm_dai_q6_tdm_header_type_put),
  6183. SOC_ENUM_EXT("SEC_TDM_RX_5 Header Type", tdm_config_enum[1],
  6184. msm_dai_q6_tdm_header_type_get,
  6185. msm_dai_q6_tdm_header_type_put),
  6186. SOC_ENUM_EXT("SEC_TDM_RX_6 Header Type", tdm_config_enum[1],
  6187. msm_dai_q6_tdm_header_type_get,
  6188. msm_dai_q6_tdm_header_type_put),
  6189. SOC_ENUM_EXT("SEC_TDM_RX_7 Header Type", tdm_config_enum[1],
  6190. msm_dai_q6_tdm_header_type_get,
  6191. msm_dai_q6_tdm_header_type_put),
  6192. SOC_ENUM_EXT("SEC_TDM_TX_0 Header Type", tdm_config_enum[1],
  6193. msm_dai_q6_tdm_header_type_get,
  6194. msm_dai_q6_tdm_header_type_put),
  6195. SOC_ENUM_EXT("SEC_TDM_TX_1 Header Type", tdm_config_enum[1],
  6196. msm_dai_q6_tdm_header_type_get,
  6197. msm_dai_q6_tdm_header_type_put),
  6198. SOC_ENUM_EXT("SEC_TDM_TX_2 Header Type", tdm_config_enum[1],
  6199. msm_dai_q6_tdm_header_type_get,
  6200. msm_dai_q6_tdm_header_type_put),
  6201. SOC_ENUM_EXT("SEC_TDM_TX_3 Header Type", tdm_config_enum[1],
  6202. msm_dai_q6_tdm_header_type_get,
  6203. msm_dai_q6_tdm_header_type_put),
  6204. SOC_ENUM_EXT("SEC_TDM_TX_4 Header Type", tdm_config_enum[1],
  6205. msm_dai_q6_tdm_header_type_get,
  6206. msm_dai_q6_tdm_header_type_put),
  6207. SOC_ENUM_EXT("SEC_TDM_TX_5 Header Type", tdm_config_enum[1],
  6208. msm_dai_q6_tdm_header_type_get,
  6209. msm_dai_q6_tdm_header_type_put),
  6210. SOC_ENUM_EXT("SEC_TDM_TX_6 Header Type", tdm_config_enum[1],
  6211. msm_dai_q6_tdm_header_type_get,
  6212. msm_dai_q6_tdm_header_type_put),
  6213. SOC_ENUM_EXT("SEC_TDM_TX_7 Header Type", tdm_config_enum[1],
  6214. msm_dai_q6_tdm_header_type_get,
  6215. msm_dai_q6_tdm_header_type_put),
  6216. SOC_ENUM_EXT("TERT_TDM_RX_0 Header Type", tdm_config_enum[1],
  6217. msm_dai_q6_tdm_header_type_get,
  6218. msm_dai_q6_tdm_header_type_put),
  6219. SOC_ENUM_EXT("TERT_TDM_RX_1 Header Type", tdm_config_enum[1],
  6220. msm_dai_q6_tdm_header_type_get,
  6221. msm_dai_q6_tdm_header_type_put),
  6222. SOC_ENUM_EXT("TERT_TDM_RX_2 Header Type", tdm_config_enum[1],
  6223. msm_dai_q6_tdm_header_type_get,
  6224. msm_dai_q6_tdm_header_type_put),
  6225. SOC_ENUM_EXT("TERT_TDM_RX_3 Header Type", tdm_config_enum[1],
  6226. msm_dai_q6_tdm_header_type_get,
  6227. msm_dai_q6_tdm_header_type_put),
  6228. SOC_ENUM_EXT("TERT_TDM_RX_4 Header Type", tdm_config_enum[1],
  6229. msm_dai_q6_tdm_header_type_get,
  6230. msm_dai_q6_tdm_header_type_put),
  6231. SOC_ENUM_EXT("TERT_TDM_RX_5 Header Type", tdm_config_enum[1],
  6232. msm_dai_q6_tdm_header_type_get,
  6233. msm_dai_q6_tdm_header_type_put),
  6234. SOC_ENUM_EXT("TERT_TDM_RX_6 Header Type", tdm_config_enum[1],
  6235. msm_dai_q6_tdm_header_type_get,
  6236. msm_dai_q6_tdm_header_type_put),
  6237. SOC_ENUM_EXT("TERT_TDM_RX_7 Header Type", tdm_config_enum[1],
  6238. msm_dai_q6_tdm_header_type_get,
  6239. msm_dai_q6_tdm_header_type_put),
  6240. SOC_ENUM_EXT("TERT_TDM_TX_0 Header Type", tdm_config_enum[1],
  6241. msm_dai_q6_tdm_header_type_get,
  6242. msm_dai_q6_tdm_header_type_put),
  6243. SOC_ENUM_EXT("TERT_TDM_TX_1 Header Type", tdm_config_enum[1],
  6244. msm_dai_q6_tdm_header_type_get,
  6245. msm_dai_q6_tdm_header_type_put),
  6246. SOC_ENUM_EXT("TERT_TDM_TX_2 Header Type", tdm_config_enum[1],
  6247. msm_dai_q6_tdm_header_type_get,
  6248. msm_dai_q6_tdm_header_type_put),
  6249. SOC_ENUM_EXT("TERT_TDM_TX_3 Header Type", tdm_config_enum[1],
  6250. msm_dai_q6_tdm_header_type_get,
  6251. msm_dai_q6_tdm_header_type_put),
  6252. SOC_ENUM_EXT("TERT_TDM_TX_4 Header Type", tdm_config_enum[1],
  6253. msm_dai_q6_tdm_header_type_get,
  6254. msm_dai_q6_tdm_header_type_put),
  6255. SOC_ENUM_EXT("TERT_TDM_TX_5 Header Type", tdm_config_enum[1],
  6256. msm_dai_q6_tdm_header_type_get,
  6257. msm_dai_q6_tdm_header_type_put),
  6258. SOC_ENUM_EXT("TERT_TDM_TX_6 Header Type", tdm_config_enum[1],
  6259. msm_dai_q6_tdm_header_type_get,
  6260. msm_dai_q6_tdm_header_type_put),
  6261. SOC_ENUM_EXT("TERT_TDM_TX_7 Header Type", tdm_config_enum[1],
  6262. msm_dai_q6_tdm_header_type_get,
  6263. msm_dai_q6_tdm_header_type_put),
  6264. SOC_ENUM_EXT("QUAT_TDM_RX_0 Header Type", tdm_config_enum[1],
  6265. msm_dai_q6_tdm_header_type_get,
  6266. msm_dai_q6_tdm_header_type_put),
  6267. SOC_ENUM_EXT("QUAT_TDM_RX_1 Header Type", tdm_config_enum[1],
  6268. msm_dai_q6_tdm_header_type_get,
  6269. msm_dai_q6_tdm_header_type_put),
  6270. SOC_ENUM_EXT("QUAT_TDM_RX_2 Header Type", tdm_config_enum[1],
  6271. msm_dai_q6_tdm_header_type_get,
  6272. msm_dai_q6_tdm_header_type_put),
  6273. SOC_ENUM_EXT("QUAT_TDM_RX_3 Header Type", tdm_config_enum[1],
  6274. msm_dai_q6_tdm_header_type_get,
  6275. msm_dai_q6_tdm_header_type_put),
  6276. SOC_ENUM_EXT("QUAT_TDM_RX_4 Header Type", tdm_config_enum[1],
  6277. msm_dai_q6_tdm_header_type_get,
  6278. msm_dai_q6_tdm_header_type_put),
  6279. SOC_ENUM_EXT("QUAT_TDM_RX_5 Header Type", tdm_config_enum[1],
  6280. msm_dai_q6_tdm_header_type_get,
  6281. msm_dai_q6_tdm_header_type_put),
  6282. SOC_ENUM_EXT("QUAT_TDM_RX_6 Header Type", tdm_config_enum[1],
  6283. msm_dai_q6_tdm_header_type_get,
  6284. msm_dai_q6_tdm_header_type_put),
  6285. SOC_ENUM_EXT("QUAT_TDM_RX_7 Header Type", tdm_config_enum[1],
  6286. msm_dai_q6_tdm_header_type_get,
  6287. msm_dai_q6_tdm_header_type_put),
  6288. SOC_ENUM_EXT("QUAT_TDM_TX_0 Header Type", tdm_config_enum[1],
  6289. msm_dai_q6_tdm_header_type_get,
  6290. msm_dai_q6_tdm_header_type_put),
  6291. SOC_ENUM_EXT("QUAT_TDM_TX_1 Header Type", tdm_config_enum[1],
  6292. msm_dai_q6_tdm_header_type_get,
  6293. msm_dai_q6_tdm_header_type_put),
  6294. SOC_ENUM_EXT("QUAT_TDM_TX_2 Header Type", tdm_config_enum[1],
  6295. msm_dai_q6_tdm_header_type_get,
  6296. msm_dai_q6_tdm_header_type_put),
  6297. SOC_ENUM_EXT("QUAT_TDM_TX_3 Header Type", tdm_config_enum[1],
  6298. msm_dai_q6_tdm_header_type_get,
  6299. msm_dai_q6_tdm_header_type_put),
  6300. SOC_ENUM_EXT("QUAT_TDM_TX_4 Header Type", tdm_config_enum[1],
  6301. msm_dai_q6_tdm_header_type_get,
  6302. msm_dai_q6_tdm_header_type_put),
  6303. SOC_ENUM_EXT("QUAT_TDM_TX_5 Header Type", tdm_config_enum[1],
  6304. msm_dai_q6_tdm_header_type_get,
  6305. msm_dai_q6_tdm_header_type_put),
  6306. SOC_ENUM_EXT("QUAT_TDM_TX_6 Header Type", tdm_config_enum[1],
  6307. msm_dai_q6_tdm_header_type_get,
  6308. msm_dai_q6_tdm_header_type_put),
  6309. SOC_ENUM_EXT("QUAT_TDM_TX_7 Header Type", tdm_config_enum[1],
  6310. msm_dai_q6_tdm_header_type_get,
  6311. msm_dai_q6_tdm_header_type_put),
  6312. SOC_ENUM_EXT("QUIN_TDM_RX_0 Header Type", tdm_config_enum[1],
  6313. msm_dai_q6_tdm_header_type_get,
  6314. msm_dai_q6_tdm_header_type_put),
  6315. SOC_ENUM_EXT("QUIN_TDM_RX_1 Header Type", tdm_config_enum[1],
  6316. msm_dai_q6_tdm_header_type_get,
  6317. msm_dai_q6_tdm_header_type_put),
  6318. SOC_ENUM_EXT("QUIN_TDM_RX_2 Header Type", tdm_config_enum[1],
  6319. msm_dai_q6_tdm_header_type_get,
  6320. msm_dai_q6_tdm_header_type_put),
  6321. SOC_ENUM_EXT("QUIN_TDM_RX_3 Header Type", tdm_config_enum[1],
  6322. msm_dai_q6_tdm_header_type_get,
  6323. msm_dai_q6_tdm_header_type_put),
  6324. SOC_ENUM_EXT("QUIN_TDM_RX_4 Header Type", tdm_config_enum[1],
  6325. msm_dai_q6_tdm_header_type_get,
  6326. msm_dai_q6_tdm_header_type_put),
  6327. SOC_ENUM_EXT("QUIN_TDM_RX_5 Header Type", tdm_config_enum[1],
  6328. msm_dai_q6_tdm_header_type_get,
  6329. msm_dai_q6_tdm_header_type_put),
  6330. SOC_ENUM_EXT("QUIN_TDM_RX_6 Header Type", tdm_config_enum[1],
  6331. msm_dai_q6_tdm_header_type_get,
  6332. msm_dai_q6_tdm_header_type_put),
  6333. SOC_ENUM_EXT("QUIN_TDM_RX_7 Header Type", tdm_config_enum[1],
  6334. msm_dai_q6_tdm_header_type_get,
  6335. msm_dai_q6_tdm_header_type_put),
  6336. SOC_ENUM_EXT("QUIN_TDM_TX_0 Header Type", tdm_config_enum[1],
  6337. msm_dai_q6_tdm_header_type_get,
  6338. msm_dai_q6_tdm_header_type_put),
  6339. SOC_ENUM_EXT("QUIN_TDM_TX_1 Header Type", tdm_config_enum[1],
  6340. msm_dai_q6_tdm_header_type_get,
  6341. msm_dai_q6_tdm_header_type_put),
  6342. SOC_ENUM_EXT("QUIN_TDM_TX_2 Header Type", tdm_config_enum[1],
  6343. msm_dai_q6_tdm_header_type_get,
  6344. msm_dai_q6_tdm_header_type_put),
  6345. SOC_ENUM_EXT("QUIN_TDM_TX_3 Header Type", tdm_config_enum[1],
  6346. msm_dai_q6_tdm_header_type_get,
  6347. msm_dai_q6_tdm_header_type_put),
  6348. SOC_ENUM_EXT("QUIN_TDM_TX_4 Header Type", tdm_config_enum[1],
  6349. msm_dai_q6_tdm_header_type_get,
  6350. msm_dai_q6_tdm_header_type_put),
  6351. SOC_ENUM_EXT("QUIN_TDM_TX_5 Header Type", tdm_config_enum[1],
  6352. msm_dai_q6_tdm_header_type_get,
  6353. msm_dai_q6_tdm_header_type_put),
  6354. SOC_ENUM_EXT("QUIN_TDM_TX_6 Header Type", tdm_config_enum[1],
  6355. msm_dai_q6_tdm_header_type_get,
  6356. msm_dai_q6_tdm_header_type_put),
  6357. SOC_ENUM_EXT("QUIN_TDM_TX_7 Header Type", tdm_config_enum[1],
  6358. msm_dai_q6_tdm_header_type_get,
  6359. msm_dai_q6_tdm_header_type_put),
  6360. };
  6361. static const struct snd_kcontrol_new tdm_config_controls_header[] = {
  6362. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_0 Header",
  6363. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6364. msm_dai_q6_tdm_header_get,
  6365. msm_dai_q6_tdm_header_put),
  6366. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_1 Header",
  6367. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6368. msm_dai_q6_tdm_header_get,
  6369. msm_dai_q6_tdm_header_put),
  6370. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_2 Header",
  6371. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6372. msm_dai_q6_tdm_header_get,
  6373. msm_dai_q6_tdm_header_put),
  6374. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_3 Header",
  6375. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6376. msm_dai_q6_tdm_header_get,
  6377. msm_dai_q6_tdm_header_put),
  6378. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_4 Header",
  6379. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6380. msm_dai_q6_tdm_header_get,
  6381. msm_dai_q6_tdm_header_put),
  6382. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_5 Header",
  6383. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6384. msm_dai_q6_tdm_header_get,
  6385. msm_dai_q6_tdm_header_put),
  6386. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_6 Header",
  6387. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6388. msm_dai_q6_tdm_header_get,
  6389. msm_dai_q6_tdm_header_put),
  6390. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_7 Header",
  6391. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6392. msm_dai_q6_tdm_header_get,
  6393. msm_dai_q6_tdm_header_put),
  6394. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_0 Header",
  6395. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6396. msm_dai_q6_tdm_header_get,
  6397. msm_dai_q6_tdm_header_put),
  6398. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_1 Header",
  6399. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6400. msm_dai_q6_tdm_header_get,
  6401. msm_dai_q6_tdm_header_put),
  6402. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_2 Header",
  6403. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6404. msm_dai_q6_tdm_header_get,
  6405. msm_dai_q6_tdm_header_put),
  6406. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_3 Header",
  6407. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6408. msm_dai_q6_tdm_header_get,
  6409. msm_dai_q6_tdm_header_put),
  6410. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_4 Header",
  6411. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6412. msm_dai_q6_tdm_header_get,
  6413. msm_dai_q6_tdm_header_put),
  6414. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_5 Header",
  6415. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6416. msm_dai_q6_tdm_header_get,
  6417. msm_dai_q6_tdm_header_put),
  6418. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_6 Header",
  6419. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6420. msm_dai_q6_tdm_header_get,
  6421. msm_dai_q6_tdm_header_put),
  6422. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_7 Header",
  6423. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6424. msm_dai_q6_tdm_header_get,
  6425. msm_dai_q6_tdm_header_put),
  6426. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_0 Header",
  6427. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6428. msm_dai_q6_tdm_header_get,
  6429. msm_dai_q6_tdm_header_put),
  6430. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_1 Header",
  6431. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6432. msm_dai_q6_tdm_header_get,
  6433. msm_dai_q6_tdm_header_put),
  6434. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_2 Header",
  6435. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6436. msm_dai_q6_tdm_header_get,
  6437. msm_dai_q6_tdm_header_put),
  6438. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_3 Header",
  6439. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6440. msm_dai_q6_tdm_header_get,
  6441. msm_dai_q6_tdm_header_put),
  6442. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_4 Header",
  6443. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6444. msm_dai_q6_tdm_header_get,
  6445. msm_dai_q6_tdm_header_put),
  6446. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_5 Header",
  6447. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6448. msm_dai_q6_tdm_header_get,
  6449. msm_dai_q6_tdm_header_put),
  6450. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_6 Header",
  6451. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6452. msm_dai_q6_tdm_header_get,
  6453. msm_dai_q6_tdm_header_put),
  6454. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_7 Header",
  6455. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6456. msm_dai_q6_tdm_header_get,
  6457. msm_dai_q6_tdm_header_put),
  6458. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_0 Header",
  6459. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6460. msm_dai_q6_tdm_header_get,
  6461. msm_dai_q6_tdm_header_put),
  6462. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_1 Header",
  6463. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6464. msm_dai_q6_tdm_header_get,
  6465. msm_dai_q6_tdm_header_put),
  6466. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_2 Header",
  6467. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6468. msm_dai_q6_tdm_header_get,
  6469. msm_dai_q6_tdm_header_put),
  6470. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_3 Header",
  6471. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6472. msm_dai_q6_tdm_header_get,
  6473. msm_dai_q6_tdm_header_put),
  6474. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_4 Header",
  6475. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6476. msm_dai_q6_tdm_header_get,
  6477. msm_dai_q6_tdm_header_put),
  6478. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_5 Header",
  6479. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6480. msm_dai_q6_tdm_header_get,
  6481. msm_dai_q6_tdm_header_put),
  6482. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_6 Header",
  6483. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6484. msm_dai_q6_tdm_header_get,
  6485. msm_dai_q6_tdm_header_put),
  6486. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_7 Header",
  6487. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6488. msm_dai_q6_tdm_header_get,
  6489. msm_dai_q6_tdm_header_put),
  6490. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_0 Header",
  6491. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6492. msm_dai_q6_tdm_header_get,
  6493. msm_dai_q6_tdm_header_put),
  6494. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_1 Header",
  6495. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6496. msm_dai_q6_tdm_header_get,
  6497. msm_dai_q6_tdm_header_put),
  6498. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_2 Header",
  6499. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6500. msm_dai_q6_tdm_header_get,
  6501. msm_dai_q6_tdm_header_put),
  6502. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_3 Header",
  6503. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6504. msm_dai_q6_tdm_header_get,
  6505. msm_dai_q6_tdm_header_put),
  6506. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_4 Header",
  6507. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6508. msm_dai_q6_tdm_header_get,
  6509. msm_dai_q6_tdm_header_put),
  6510. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_5 Header",
  6511. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6512. msm_dai_q6_tdm_header_get,
  6513. msm_dai_q6_tdm_header_put),
  6514. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_6 Header",
  6515. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6516. msm_dai_q6_tdm_header_get,
  6517. msm_dai_q6_tdm_header_put),
  6518. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_7 Header",
  6519. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6520. msm_dai_q6_tdm_header_get,
  6521. msm_dai_q6_tdm_header_put),
  6522. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_0 Header",
  6523. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6524. msm_dai_q6_tdm_header_get,
  6525. msm_dai_q6_tdm_header_put),
  6526. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_1 Header",
  6527. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6528. msm_dai_q6_tdm_header_get,
  6529. msm_dai_q6_tdm_header_put),
  6530. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_2 Header",
  6531. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6532. msm_dai_q6_tdm_header_get,
  6533. msm_dai_q6_tdm_header_put),
  6534. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_3 Header",
  6535. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6536. msm_dai_q6_tdm_header_get,
  6537. msm_dai_q6_tdm_header_put),
  6538. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_4 Header",
  6539. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6540. msm_dai_q6_tdm_header_get,
  6541. msm_dai_q6_tdm_header_put),
  6542. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_5 Header",
  6543. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6544. msm_dai_q6_tdm_header_get,
  6545. msm_dai_q6_tdm_header_put),
  6546. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_6 Header",
  6547. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6548. msm_dai_q6_tdm_header_get,
  6549. msm_dai_q6_tdm_header_put),
  6550. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_7 Header",
  6551. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6552. msm_dai_q6_tdm_header_get,
  6553. msm_dai_q6_tdm_header_put),
  6554. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_0 Header",
  6555. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6556. msm_dai_q6_tdm_header_get,
  6557. msm_dai_q6_tdm_header_put),
  6558. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_1 Header",
  6559. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6560. msm_dai_q6_tdm_header_get,
  6561. msm_dai_q6_tdm_header_put),
  6562. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_2 Header",
  6563. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6564. msm_dai_q6_tdm_header_get,
  6565. msm_dai_q6_tdm_header_put),
  6566. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_3 Header",
  6567. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6568. msm_dai_q6_tdm_header_get,
  6569. msm_dai_q6_tdm_header_put),
  6570. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_4 Header",
  6571. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6572. msm_dai_q6_tdm_header_get,
  6573. msm_dai_q6_tdm_header_put),
  6574. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_5 Header",
  6575. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6576. msm_dai_q6_tdm_header_get,
  6577. msm_dai_q6_tdm_header_put),
  6578. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_6 Header",
  6579. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6580. msm_dai_q6_tdm_header_get,
  6581. msm_dai_q6_tdm_header_put),
  6582. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_7 Header",
  6583. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6584. msm_dai_q6_tdm_header_get,
  6585. msm_dai_q6_tdm_header_put),
  6586. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_0 Header",
  6587. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6588. msm_dai_q6_tdm_header_get,
  6589. msm_dai_q6_tdm_header_put),
  6590. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_1 Header",
  6591. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6592. msm_dai_q6_tdm_header_get,
  6593. msm_dai_q6_tdm_header_put),
  6594. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_2 Header",
  6595. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6596. msm_dai_q6_tdm_header_get,
  6597. msm_dai_q6_tdm_header_put),
  6598. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_3 Header",
  6599. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6600. msm_dai_q6_tdm_header_get,
  6601. msm_dai_q6_tdm_header_put),
  6602. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_4 Header",
  6603. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6604. msm_dai_q6_tdm_header_get,
  6605. msm_dai_q6_tdm_header_put),
  6606. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_5 Header",
  6607. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6608. msm_dai_q6_tdm_header_get,
  6609. msm_dai_q6_tdm_header_put),
  6610. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_6 Header",
  6611. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6612. msm_dai_q6_tdm_header_get,
  6613. msm_dai_q6_tdm_header_put),
  6614. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_7 Header",
  6615. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6616. msm_dai_q6_tdm_header_get,
  6617. msm_dai_q6_tdm_header_put),
  6618. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_0 Header",
  6619. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6620. msm_dai_q6_tdm_header_get,
  6621. msm_dai_q6_tdm_header_put),
  6622. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_1 Header",
  6623. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6624. msm_dai_q6_tdm_header_get,
  6625. msm_dai_q6_tdm_header_put),
  6626. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_2 Header",
  6627. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6628. msm_dai_q6_tdm_header_get,
  6629. msm_dai_q6_tdm_header_put),
  6630. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_3 Header",
  6631. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6632. msm_dai_q6_tdm_header_get,
  6633. msm_dai_q6_tdm_header_put),
  6634. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_4 Header",
  6635. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6636. msm_dai_q6_tdm_header_get,
  6637. msm_dai_q6_tdm_header_put),
  6638. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_5 Header",
  6639. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6640. msm_dai_q6_tdm_header_get,
  6641. msm_dai_q6_tdm_header_put),
  6642. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_6 Header",
  6643. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6644. msm_dai_q6_tdm_header_get,
  6645. msm_dai_q6_tdm_header_put),
  6646. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_7 Header",
  6647. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6648. msm_dai_q6_tdm_header_get,
  6649. msm_dai_q6_tdm_header_put),
  6650. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_0 Header",
  6651. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6652. msm_dai_q6_tdm_header_get,
  6653. msm_dai_q6_tdm_header_put),
  6654. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_1 Header",
  6655. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6656. msm_dai_q6_tdm_header_get,
  6657. msm_dai_q6_tdm_header_put),
  6658. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_2 Header",
  6659. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6660. msm_dai_q6_tdm_header_get,
  6661. msm_dai_q6_tdm_header_put),
  6662. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_3 Header",
  6663. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6664. msm_dai_q6_tdm_header_get,
  6665. msm_dai_q6_tdm_header_put),
  6666. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_4 Header",
  6667. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6668. msm_dai_q6_tdm_header_get,
  6669. msm_dai_q6_tdm_header_put),
  6670. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_5 Header",
  6671. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6672. msm_dai_q6_tdm_header_get,
  6673. msm_dai_q6_tdm_header_put),
  6674. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_6 Header",
  6675. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6676. msm_dai_q6_tdm_header_get,
  6677. msm_dai_q6_tdm_header_put),
  6678. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_7 Header",
  6679. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6680. msm_dai_q6_tdm_header_get,
  6681. msm_dai_q6_tdm_header_put),
  6682. };
  6683. static int msm_dai_q6_tdm_set_clk(
  6684. struct msm_dai_q6_tdm_dai_data *dai_data,
  6685. u16 port_id, bool enable)
  6686. {
  6687. int rc = 0;
  6688. dai_data->clk_set.enable = enable;
  6689. rc = afe_set_lpass_clock_v2(port_id,
  6690. &dai_data->clk_set);
  6691. if (rc < 0)
  6692. pr_err("%s: afe lpass clock failed, err:%d\n",
  6693. __func__, rc);
  6694. return rc;
  6695. }
  6696. static int msm_dai_q6_dai_tdm_probe(struct snd_soc_dai *dai)
  6697. {
  6698. int rc = 0;
  6699. struct msm_dai_q6_tdm_dai_data *tdm_dai_data = NULL;
  6700. struct snd_kcontrol *data_format_kcontrol = NULL;
  6701. struct snd_kcontrol *header_type_kcontrol = NULL;
  6702. struct snd_kcontrol *header_kcontrol = NULL;
  6703. int port_idx = 0;
  6704. const struct snd_kcontrol_new *data_format_ctrl = NULL;
  6705. const struct snd_kcontrol_new *header_type_ctrl = NULL;
  6706. const struct snd_kcontrol_new *header_ctrl = NULL;
  6707. tdm_dai_data = dev_get_drvdata(dai->dev);
  6708. msm_dai_q6_set_dai_id(dai);
  6709. port_idx = msm_dai_q6_get_port_idx(dai->id);
  6710. if (port_idx < 0) {
  6711. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  6712. __func__, dai->id);
  6713. rc = -EINVAL;
  6714. goto rtn;
  6715. }
  6716. data_format_ctrl =
  6717. &tdm_config_controls_data_format[port_idx];
  6718. header_type_ctrl =
  6719. &tdm_config_controls_header_type[port_idx];
  6720. header_ctrl =
  6721. &tdm_config_controls_header[port_idx];
  6722. if (data_format_ctrl) {
  6723. data_format_kcontrol = snd_ctl_new1(data_format_ctrl,
  6724. tdm_dai_data);
  6725. rc = snd_ctl_add(dai->component->card->snd_card,
  6726. data_format_kcontrol);
  6727. if (rc < 0) {
  6728. dev_err(dai->dev, "%s: err add data format ctrl DAI = %s\n",
  6729. __func__, dai->name);
  6730. goto rtn;
  6731. }
  6732. }
  6733. if (header_type_ctrl) {
  6734. header_type_kcontrol = snd_ctl_new1(header_type_ctrl,
  6735. tdm_dai_data);
  6736. rc = snd_ctl_add(dai->component->card->snd_card,
  6737. header_type_kcontrol);
  6738. if (rc < 0) {
  6739. if (data_format_kcontrol)
  6740. snd_ctl_remove(dai->component->card->snd_card,
  6741. data_format_kcontrol);
  6742. dev_err(dai->dev, "%s: err add header type ctrl DAI = %s\n",
  6743. __func__, dai->name);
  6744. goto rtn;
  6745. }
  6746. }
  6747. if (header_ctrl) {
  6748. header_kcontrol = snd_ctl_new1(header_ctrl,
  6749. tdm_dai_data);
  6750. rc = snd_ctl_add(dai->component->card->snd_card,
  6751. header_kcontrol);
  6752. if (rc < 0) {
  6753. if (header_type_kcontrol)
  6754. snd_ctl_remove(dai->component->card->snd_card,
  6755. header_type_kcontrol);
  6756. if (data_format_kcontrol)
  6757. snd_ctl_remove(dai->component->card->snd_card,
  6758. data_format_kcontrol);
  6759. dev_err(dai->dev, "%s: err add header ctrl DAI = %s\n",
  6760. __func__, dai->name);
  6761. goto rtn;
  6762. }
  6763. }
  6764. if (tdm_dai_data->is_island_dai)
  6765. rc = msm_dai_q6_add_island_mx_ctls(
  6766. dai->component->card->snd_card,
  6767. dai->name,
  6768. dai->id, (void *)tdm_dai_data);
  6769. rc = msm_dai_q6_dai_add_route(dai);
  6770. rtn:
  6771. return rc;
  6772. }
  6773. static int msm_dai_q6_dai_tdm_remove(struct snd_soc_dai *dai)
  6774. {
  6775. int rc = 0;
  6776. struct msm_dai_q6_tdm_dai_data *tdm_dai_data =
  6777. dev_get_drvdata(dai->dev);
  6778. u16 group_id = tdm_dai_data->group_cfg.tdm_cfg.group_id;
  6779. int group_idx = 0;
  6780. atomic_t *group_ref = NULL;
  6781. group_idx = msm_dai_q6_get_group_idx(dai->id);
  6782. if (group_idx < 0) {
  6783. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  6784. __func__, dai->id);
  6785. return -EINVAL;
  6786. }
  6787. group_ref = &tdm_group_ref[group_idx];
  6788. /* If AFE port is still up, close it */
  6789. if (test_bit(STATUS_PORT_STARTED, tdm_dai_data->status_mask)) {
  6790. rc = afe_close(dai->id); /* can block */
  6791. if (rc < 0) {
  6792. dev_err(dai->dev, "%s: fail to close AFE port 0x%x\n",
  6793. __func__, dai->id);
  6794. }
  6795. atomic_dec(group_ref);
  6796. clear_bit(STATUS_PORT_STARTED,
  6797. tdm_dai_data->status_mask);
  6798. if (atomic_read(group_ref) == 0) {
  6799. rc = afe_port_group_enable(group_id,
  6800. NULL, false);
  6801. if (rc < 0) {
  6802. dev_err(dai->dev, "fail to disable AFE group 0x%x\n",
  6803. group_id);
  6804. }
  6805. }
  6806. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  6807. rc = msm_dai_q6_tdm_set_clk(tdm_dai_data,
  6808. dai->id, false);
  6809. if (rc < 0) {
  6810. dev_err(dai->dev, "%s: fail to disable AFE clk 0x%x\n",
  6811. __func__, dai->id);
  6812. }
  6813. }
  6814. }
  6815. return 0;
  6816. }
  6817. static int msm_dai_q6_tdm_set_tdm_slot(struct snd_soc_dai *dai,
  6818. unsigned int tx_mask,
  6819. unsigned int rx_mask,
  6820. int slots, int slot_width)
  6821. {
  6822. int rc = 0;
  6823. struct msm_dai_q6_tdm_dai_data *dai_data =
  6824. dev_get_drvdata(dai->dev);
  6825. struct afe_param_id_group_device_tdm_cfg *tdm_group =
  6826. &dai_data->group_cfg.tdm_cfg;
  6827. unsigned int cap_mask;
  6828. dev_dbg(dai->dev, "%s: dai id = 0x%x\n", __func__, dai->id);
  6829. /* HW only supports 16 and 32 bit slot width configuration */
  6830. if ((slot_width != 16) && (slot_width != 32)) {
  6831. dev_err(dai->dev, "%s: invalid slot_width %d\n",
  6832. __func__, slot_width);
  6833. return -EINVAL;
  6834. }
  6835. /* HW supports 1-32 slots configuration. Typical: 1, 2, 4, 8, 16, 32 */
  6836. switch (slots) {
  6837. case 1:
  6838. cap_mask = 0x01;
  6839. break;
  6840. case 2:
  6841. cap_mask = 0x03;
  6842. break;
  6843. case 4:
  6844. cap_mask = 0x0F;
  6845. break;
  6846. case 8:
  6847. cap_mask = 0xFF;
  6848. break;
  6849. case 16:
  6850. cap_mask = 0xFFFF;
  6851. break;
  6852. default:
  6853. dev_err(dai->dev, "%s: invalid slots %d\n",
  6854. __func__, slots);
  6855. return -EINVAL;
  6856. }
  6857. switch (dai->id) {
  6858. case AFE_PORT_ID_PRIMARY_TDM_RX:
  6859. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  6860. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  6861. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  6862. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  6863. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  6864. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  6865. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  6866. case AFE_PORT_ID_SECONDARY_TDM_RX:
  6867. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  6868. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  6869. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  6870. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  6871. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  6872. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  6873. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  6874. case AFE_PORT_ID_TERTIARY_TDM_RX:
  6875. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  6876. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  6877. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  6878. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  6879. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  6880. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  6881. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  6882. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  6883. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  6884. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  6885. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  6886. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  6887. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  6888. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  6889. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  6890. case AFE_PORT_ID_QUINARY_TDM_RX:
  6891. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  6892. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  6893. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  6894. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  6895. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  6896. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  6897. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  6898. tdm_group->nslots_per_frame = slots;
  6899. tdm_group->slot_width = slot_width;
  6900. tdm_group->slot_mask = rx_mask & cap_mask;
  6901. break;
  6902. case AFE_PORT_ID_PRIMARY_TDM_TX:
  6903. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  6904. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  6905. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  6906. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  6907. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  6908. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  6909. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  6910. case AFE_PORT_ID_SECONDARY_TDM_TX:
  6911. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  6912. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  6913. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  6914. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  6915. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  6916. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  6917. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  6918. case AFE_PORT_ID_TERTIARY_TDM_TX:
  6919. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  6920. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  6921. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  6922. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  6923. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  6924. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  6925. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  6926. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  6927. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  6928. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  6929. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  6930. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  6931. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  6932. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  6933. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  6934. case AFE_PORT_ID_QUINARY_TDM_TX:
  6935. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  6936. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  6937. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  6938. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  6939. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  6940. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  6941. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  6942. tdm_group->nslots_per_frame = slots;
  6943. tdm_group->slot_width = slot_width;
  6944. tdm_group->slot_mask = tx_mask & cap_mask;
  6945. break;
  6946. default:
  6947. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  6948. __func__, dai->id);
  6949. return -EINVAL;
  6950. }
  6951. return rc;
  6952. }
  6953. static int msm_dai_q6_tdm_set_sysclk(struct snd_soc_dai *dai,
  6954. int clk_id, unsigned int freq, int dir)
  6955. {
  6956. struct msm_dai_q6_tdm_dai_data *dai_data =
  6957. dev_get_drvdata(dai->dev);
  6958. if ((dai->id >= AFE_PORT_ID_PRIMARY_TDM_RX) &&
  6959. (dai->id <= AFE_PORT_ID_QUINARY_TDM_TX_7)) {
  6960. dai_data->clk_set.clk_freq_in_hz = freq;
  6961. } else {
  6962. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  6963. __func__, dai->id);
  6964. return -EINVAL;
  6965. }
  6966. dev_dbg(dai->dev, "%s: dai id = 0x%x, group clk_freq = %d\n",
  6967. __func__, dai->id, freq);
  6968. return 0;
  6969. }
  6970. static int msm_dai_q6_tdm_set_channel_map(struct snd_soc_dai *dai,
  6971. unsigned int tx_num, unsigned int *tx_slot,
  6972. unsigned int rx_num, unsigned int *rx_slot)
  6973. {
  6974. int rc = 0;
  6975. struct msm_dai_q6_tdm_dai_data *dai_data =
  6976. dev_get_drvdata(dai->dev);
  6977. struct afe_param_id_slot_mapping_cfg *slot_mapping =
  6978. &dai_data->port_cfg.slot_mapping;
  6979. int i = 0;
  6980. dev_dbg(dai->dev, "%s: dai id = 0x%x\n", __func__, dai->id);
  6981. switch (dai->id) {
  6982. case AFE_PORT_ID_PRIMARY_TDM_RX:
  6983. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  6984. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  6985. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  6986. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  6987. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  6988. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  6989. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  6990. case AFE_PORT_ID_SECONDARY_TDM_RX:
  6991. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  6992. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  6993. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  6994. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  6995. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  6996. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  6997. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  6998. case AFE_PORT_ID_TERTIARY_TDM_RX:
  6999. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  7000. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  7001. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  7002. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  7003. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  7004. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  7005. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  7006. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  7007. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  7008. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  7009. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  7010. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  7011. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  7012. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  7013. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  7014. case AFE_PORT_ID_QUINARY_TDM_RX:
  7015. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  7016. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  7017. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  7018. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  7019. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  7020. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  7021. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  7022. if (!rx_slot) {
  7023. dev_err(dai->dev, "%s: rx slot not found\n", __func__);
  7024. return -EINVAL;
  7025. }
  7026. if (rx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  7027. dev_err(dai->dev, "%s: invalid rx num %d\n", __func__,
  7028. rx_num);
  7029. return -EINVAL;
  7030. }
  7031. for (i = 0; i < rx_num; i++)
  7032. slot_mapping->offset[i] = rx_slot[i];
  7033. for (i = rx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT; i++)
  7034. slot_mapping->offset[i] =
  7035. AFE_SLOT_MAPPING_OFFSET_INVALID;
  7036. slot_mapping->num_channel = rx_num;
  7037. break;
  7038. case AFE_PORT_ID_PRIMARY_TDM_TX:
  7039. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  7040. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  7041. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  7042. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  7043. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  7044. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  7045. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  7046. case AFE_PORT_ID_SECONDARY_TDM_TX:
  7047. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  7048. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  7049. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  7050. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  7051. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  7052. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  7053. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  7054. case AFE_PORT_ID_TERTIARY_TDM_TX:
  7055. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  7056. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  7057. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  7058. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  7059. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  7060. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  7061. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  7062. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  7063. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  7064. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  7065. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  7066. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  7067. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  7068. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  7069. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  7070. case AFE_PORT_ID_QUINARY_TDM_TX:
  7071. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  7072. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  7073. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  7074. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  7075. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  7076. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  7077. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  7078. if (!tx_slot) {
  7079. dev_err(dai->dev, "%s: tx slot not found\n", __func__);
  7080. return -EINVAL;
  7081. }
  7082. if (tx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  7083. dev_err(dai->dev, "%s: invalid tx num %d\n", __func__,
  7084. tx_num);
  7085. return -EINVAL;
  7086. }
  7087. for (i = 0; i < tx_num; i++)
  7088. slot_mapping->offset[i] = tx_slot[i];
  7089. for (i = tx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT; i++)
  7090. slot_mapping->offset[i] =
  7091. AFE_SLOT_MAPPING_OFFSET_INVALID;
  7092. slot_mapping->num_channel = tx_num;
  7093. break;
  7094. default:
  7095. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  7096. __func__, dai->id);
  7097. return -EINVAL;
  7098. }
  7099. return rc;
  7100. }
  7101. static int msm_dai_q6_tdm_hw_params(struct snd_pcm_substream *substream,
  7102. struct snd_pcm_hw_params *params,
  7103. struct snd_soc_dai *dai)
  7104. {
  7105. struct msm_dai_q6_tdm_dai_data *dai_data =
  7106. dev_get_drvdata(dai->dev);
  7107. struct afe_param_id_group_device_tdm_cfg *tdm_group =
  7108. &dai_data->group_cfg.tdm_cfg;
  7109. struct afe_param_id_tdm_cfg *tdm =
  7110. &dai_data->port_cfg.tdm;
  7111. struct afe_param_id_slot_mapping_cfg *slot_mapping =
  7112. &dai_data->port_cfg.slot_mapping;
  7113. struct afe_param_id_custom_tdm_header_cfg *custom_tdm_header =
  7114. &dai_data->port_cfg.custom_tdm_header;
  7115. pr_debug("%s: dev_name: %s\n",
  7116. __func__, dev_name(dai->dev));
  7117. if ((params_channels(params) == 0) ||
  7118. (params_channels(params) > 8)) {
  7119. dev_err(dai->dev, "%s: invalid param channels %d\n",
  7120. __func__, params_channels(params));
  7121. return -EINVAL;
  7122. }
  7123. switch (params_format(params)) {
  7124. case SNDRV_PCM_FORMAT_S16_LE:
  7125. dai_data->bitwidth = 16;
  7126. break;
  7127. case SNDRV_PCM_FORMAT_S24_LE:
  7128. case SNDRV_PCM_FORMAT_S24_3LE:
  7129. dai_data->bitwidth = 24;
  7130. break;
  7131. case SNDRV_PCM_FORMAT_S32_LE:
  7132. dai_data->bitwidth = 32;
  7133. break;
  7134. default:
  7135. dev_err(dai->dev, "%s: invalid param format 0x%x\n",
  7136. __func__, params_format(params));
  7137. return -EINVAL;
  7138. }
  7139. dai_data->channels = params_channels(params);
  7140. dai_data->rate = params_rate(params);
  7141. /*
  7142. * update tdm group config param
  7143. * NOTE: group config is set to the same as slot config.
  7144. */
  7145. tdm_group->bit_width = tdm_group->slot_width;
  7146. tdm_group->num_channels = tdm_group->nslots_per_frame;
  7147. tdm_group->sample_rate = dai_data->rate;
  7148. pr_debug("%s: TDM GROUP:\n"
  7149. "num_channels=%d sample_rate=%d bit_width=%d\n"
  7150. "nslots_per_frame=%d slot_width=%d slot_mask=0x%x\n",
  7151. __func__,
  7152. tdm_group->num_channels,
  7153. tdm_group->sample_rate,
  7154. tdm_group->bit_width,
  7155. tdm_group->nslots_per_frame,
  7156. tdm_group->slot_width,
  7157. tdm_group->slot_mask);
  7158. pr_debug("%s: TDM GROUP:\n"
  7159. "port_id[0]=0x%x port_id[1]=0x%x port_id[2]=0x%x port_id[3]=0x%x\n"
  7160. "port_id[4]=0x%x port_id[5]=0x%x port_id[6]=0x%x port_id[7]=0x%x\n",
  7161. __func__,
  7162. tdm_group->port_id[0],
  7163. tdm_group->port_id[1],
  7164. tdm_group->port_id[2],
  7165. tdm_group->port_id[3],
  7166. tdm_group->port_id[4],
  7167. tdm_group->port_id[5],
  7168. tdm_group->port_id[6],
  7169. tdm_group->port_id[7]);
  7170. /*
  7171. * update tdm config param
  7172. * NOTE: channels/rate/bitwidth are per stream property
  7173. */
  7174. tdm->num_channels = dai_data->channels;
  7175. tdm->sample_rate = dai_data->rate;
  7176. tdm->bit_width = dai_data->bitwidth;
  7177. /*
  7178. * port slot config is the same as group slot config
  7179. * port slot mask should be set according to offset
  7180. */
  7181. tdm->nslots_per_frame = tdm_group->nslots_per_frame;
  7182. tdm->slot_width = tdm_group->slot_width;
  7183. tdm->slot_mask = tdm_group->slot_mask;
  7184. pr_debug("%s: TDM:\n"
  7185. "num_channels=%d sample_rate=%d bit_width=%d\n"
  7186. "nslots_per_frame=%d slot_width=%d slot_mask=0x%x\n"
  7187. "data_format=0x%x sync_mode=0x%x sync_src=0x%x\n"
  7188. "data_out=0x%x invert_sync=0x%x data_delay=0x%x\n",
  7189. __func__,
  7190. tdm->num_channels,
  7191. tdm->sample_rate,
  7192. tdm->bit_width,
  7193. tdm->nslots_per_frame,
  7194. tdm->slot_width,
  7195. tdm->slot_mask,
  7196. tdm->data_format,
  7197. tdm->sync_mode,
  7198. tdm->sync_src,
  7199. tdm->ctrl_data_out_enable,
  7200. tdm->ctrl_invert_sync_pulse,
  7201. tdm->ctrl_sync_data_delay);
  7202. /*
  7203. * update slot mapping config param
  7204. * NOTE: channels/rate/bitwidth are per stream property
  7205. */
  7206. slot_mapping->bitwidth = dai_data->bitwidth;
  7207. pr_debug("%s: SLOT MAPPING:\n"
  7208. "num_channel=%d bitwidth=%d data_align=0x%x\n",
  7209. __func__,
  7210. slot_mapping->num_channel,
  7211. slot_mapping->bitwidth,
  7212. slot_mapping->data_align_type);
  7213. pr_debug("%s: SLOT MAPPING:\n"
  7214. "offset[0]=0x%x offset[1]=0x%x offset[2]=0x%x offset[3]=0x%x\n"
  7215. "offset[4]=0x%x offset[5]=0x%x offset[6]=0x%x offset[7]=0x%x\n",
  7216. __func__,
  7217. slot_mapping->offset[0],
  7218. slot_mapping->offset[1],
  7219. slot_mapping->offset[2],
  7220. slot_mapping->offset[3],
  7221. slot_mapping->offset[4],
  7222. slot_mapping->offset[5],
  7223. slot_mapping->offset[6],
  7224. slot_mapping->offset[7]);
  7225. /*
  7226. * update custom header config param
  7227. * NOTE: channels/rate/bitwidth are per playback stream property.
  7228. * custom tdm header only applicable to playback stream.
  7229. */
  7230. if (custom_tdm_header->header_type !=
  7231. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID) {
  7232. pr_debug("%s: CUSTOM TDM HEADER:\n"
  7233. "start_offset=0x%x header_width=%d\n"
  7234. "num_frame_repeat=%d header_type=0x%x\n",
  7235. __func__,
  7236. custom_tdm_header->start_offset,
  7237. custom_tdm_header->header_width,
  7238. custom_tdm_header->num_frame_repeat,
  7239. custom_tdm_header->header_type);
  7240. pr_debug("%s: CUSTOM TDM HEADER:\n"
  7241. "header[0]=0x%x header[1]=0x%x header[2]=0x%x header[3]=0x%x\n"
  7242. "header[4]=0x%x header[5]=0x%x header[6]=0x%x header[7]=0x%x\n",
  7243. __func__,
  7244. custom_tdm_header->header[0],
  7245. custom_tdm_header->header[1],
  7246. custom_tdm_header->header[2],
  7247. custom_tdm_header->header[3],
  7248. custom_tdm_header->header[4],
  7249. custom_tdm_header->header[5],
  7250. custom_tdm_header->header[6],
  7251. custom_tdm_header->header[7]);
  7252. }
  7253. return 0;
  7254. }
  7255. static int msm_dai_q6_tdm_prepare(struct snd_pcm_substream *substream,
  7256. struct snd_soc_dai *dai)
  7257. {
  7258. int rc = 0;
  7259. struct msm_dai_q6_tdm_dai_data *dai_data =
  7260. dev_get_drvdata(dai->dev);
  7261. u16 group_id = dai_data->group_cfg.tdm_cfg.group_id;
  7262. int group_idx = 0;
  7263. atomic_t *group_ref = NULL;
  7264. dev_dbg(dai->dev, "%s: dev_name: %s dev_id: 0x%x group_id: 0x%x\n",
  7265. __func__, dev_name(dai->dev), dai->dev->id, group_id);
  7266. if (dai_data->port_cfg.custom_tdm_header.minor_version == 0)
  7267. dev_dbg(dai->dev,
  7268. "%s: Custom tdm header not supported\n", __func__);
  7269. group_idx = msm_dai_q6_get_group_idx(dai->id);
  7270. if (group_idx < 0) {
  7271. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  7272. __func__, dai->id);
  7273. return -EINVAL;
  7274. }
  7275. mutex_lock(&tdm_mutex);
  7276. group_ref = &tdm_group_ref[group_idx];
  7277. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  7278. if (q6core_get_avcs_api_version_per_service(
  7279. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V4) {
  7280. /*
  7281. * send island mode config.
  7282. * This should be the first configuration
  7283. */
  7284. rc = afe_send_port_island_mode(dai->id);
  7285. if (rc)
  7286. dev_err(dai->dev, "%s: afe send island mode failed %d\n",
  7287. __func__, rc);
  7288. }
  7289. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  7290. /* TX and RX share the same clk. So enable the clk
  7291. * per TDM interface. */
  7292. rc = msm_dai_q6_tdm_set_clk(dai_data,
  7293. dai->id, true);
  7294. if (rc < 0) {
  7295. dev_err(dai->dev, "%s: fail to enable AFE clk 0x%x\n",
  7296. __func__, dai->id);
  7297. goto rtn;
  7298. }
  7299. }
  7300. /* PORT START should be set if prepare called
  7301. * in active state.
  7302. */
  7303. if (atomic_read(group_ref) == 0) {
  7304. /*
  7305. * if only one port, don't do group enable as there
  7306. * is no group need for only one port
  7307. */
  7308. if (dai_data->num_group_ports > 1) {
  7309. rc = afe_port_group_enable(group_id,
  7310. &dai_data->group_cfg, true);
  7311. if (rc < 0) {
  7312. dev_err(dai->dev,
  7313. "%s: fail to enable AFE group 0x%x\n",
  7314. __func__, group_id);
  7315. goto rtn;
  7316. }
  7317. }
  7318. }
  7319. rc = afe_tdm_port_start(dai->id, &dai_data->port_cfg,
  7320. dai_data->rate, dai_data->num_group_ports);
  7321. if (rc < 0) {
  7322. if (atomic_read(group_ref) == 0) {
  7323. afe_port_group_enable(group_id,
  7324. NULL, false);
  7325. }
  7326. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  7327. msm_dai_q6_tdm_set_clk(dai_data,
  7328. dai->id, false);
  7329. }
  7330. dev_err(dai->dev, "%s: fail to open AFE port 0x%x\n",
  7331. __func__, dai->id);
  7332. } else {
  7333. set_bit(STATUS_PORT_STARTED,
  7334. dai_data->status_mask);
  7335. atomic_inc(group_ref);
  7336. }
  7337. /* TODO: need to monitor PCM/MI2S/TDM HW status */
  7338. /* NOTE: AFE should error out if HW resource contention */
  7339. }
  7340. rtn:
  7341. mutex_unlock(&tdm_mutex);
  7342. return rc;
  7343. }
  7344. static void msm_dai_q6_tdm_shutdown(struct snd_pcm_substream *substream,
  7345. struct snd_soc_dai *dai)
  7346. {
  7347. int rc = 0;
  7348. struct msm_dai_q6_tdm_dai_data *dai_data =
  7349. dev_get_drvdata(dai->dev);
  7350. u16 group_id = dai_data->group_cfg.tdm_cfg.group_id;
  7351. int group_idx = 0;
  7352. atomic_t *group_ref = NULL;
  7353. group_idx = msm_dai_q6_get_group_idx(dai->id);
  7354. if (group_idx < 0) {
  7355. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  7356. __func__, dai->id);
  7357. return;
  7358. }
  7359. mutex_lock(&tdm_mutex);
  7360. group_ref = &tdm_group_ref[group_idx];
  7361. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  7362. rc = afe_close(dai->id);
  7363. if (rc < 0) {
  7364. dev_err(dai->dev, "%s: fail to close AFE port 0x%x\n",
  7365. __func__, dai->id);
  7366. }
  7367. atomic_dec(group_ref);
  7368. clear_bit(STATUS_PORT_STARTED,
  7369. dai_data->status_mask);
  7370. if (atomic_read(group_ref) == 0) {
  7371. rc = afe_port_group_enable(group_id,
  7372. NULL, false);
  7373. if (rc < 0) {
  7374. dev_err(dai->dev, "%s: fail to disable AFE group 0x%x\n",
  7375. __func__, group_id);
  7376. }
  7377. }
  7378. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  7379. rc = msm_dai_q6_tdm_set_clk(dai_data,
  7380. dai->id, false);
  7381. if (rc < 0) {
  7382. dev_err(dai->dev, "%s: fail to disable AFE clk 0x%x\n",
  7383. __func__, dai->id);
  7384. }
  7385. }
  7386. /* TODO: need to monitor PCM/MI2S/TDM HW status */
  7387. /* NOTE: AFE should error out if HW resource contention */
  7388. }
  7389. mutex_unlock(&tdm_mutex);
  7390. }
  7391. static struct snd_soc_dai_ops msm_dai_q6_tdm_ops = {
  7392. .prepare = msm_dai_q6_tdm_prepare,
  7393. .hw_params = msm_dai_q6_tdm_hw_params,
  7394. .set_tdm_slot = msm_dai_q6_tdm_set_tdm_slot,
  7395. .set_channel_map = msm_dai_q6_tdm_set_channel_map,
  7396. .set_sysclk = msm_dai_q6_tdm_set_sysclk,
  7397. .shutdown = msm_dai_q6_tdm_shutdown,
  7398. };
  7399. static struct snd_soc_dai_driver msm_dai_q6_tdm_dai[] = {
  7400. {
  7401. .playback = {
  7402. .stream_name = "Primary TDM0 Playback",
  7403. .aif_name = "PRI_TDM_RX_0",
  7404. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7405. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7406. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7407. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7408. SNDRV_PCM_FMTBIT_S24_LE |
  7409. SNDRV_PCM_FMTBIT_S32_LE,
  7410. .channels_min = 1,
  7411. .channels_max = 8,
  7412. .rate_min = 8000,
  7413. .rate_max = 352800,
  7414. },
  7415. .name = "PRI_TDM_RX_0",
  7416. .ops = &msm_dai_q6_tdm_ops,
  7417. .id = AFE_PORT_ID_PRIMARY_TDM_RX,
  7418. .probe = msm_dai_q6_dai_tdm_probe,
  7419. .remove = msm_dai_q6_dai_tdm_remove,
  7420. },
  7421. {
  7422. .playback = {
  7423. .stream_name = "Primary TDM1 Playback",
  7424. .aif_name = "PRI_TDM_RX_1",
  7425. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7426. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7427. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7428. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7429. SNDRV_PCM_FMTBIT_S24_LE |
  7430. SNDRV_PCM_FMTBIT_S32_LE,
  7431. .channels_min = 1,
  7432. .channels_max = 8,
  7433. .rate_min = 8000,
  7434. .rate_max = 352800,
  7435. },
  7436. .name = "PRI_TDM_RX_1",
  7437. .ops = &msm_dai_q6_tdm_ops,
  7438. .id = AFE_PORT_ID_PRIMARY_TDM_RX_1,
  7439. .probe = msm_dai_q6_dai_tdm_probe,
  7440. .remove = msm_dai_q6_dai_tdm_remove,
  7441. },
  7442. {
  7443. .playback = {
  7444. .stream_name = "Primary TDM2 Playback",
  7445. .aif_name = "PRI_TDM_RX_2",
  7446. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7447. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7448. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7449. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7450. SNDRV_PCM_FMTBIT_S24_LE |
  7451. SNDRV_PCM_FMTBIT_S32_LE,
  7452. .channels_min = 1,
  7453. .channels_max = 8,
  7454. .rate_min = 8000,
  7455. .rate_max = 352800,
  7456. },
  7457. .name = "PRI_TDM_RX_2",
  7458. .ops = &msm_dai_q6_tdm_ops,
  7459. .id = AFE_PORT_ID_PRIMARY_TDM_RX_2,
  7460. .probe = msm_dai_q6_dai_tdm_probe,
  7461. .remove = msm_dai_q6_dai_tdm_remove,
  7462. },
  7463. {
  7464. .playback = {
  7465. .stream_name = "Primary TDM3 Playback",
  7466. .aif_name = "PRI_TDM_RX_3",
  7467. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7468. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7469. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7470. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7471. SNDRV_PCM_FMTBIT_S24_LE |
  7472. SNDRV_PCM_FMTBIT_S32_LE,
  7473. .channels_min = 1,
  7474. .channels_max = 8,
  7475. .rate_min = 8000,
  7476. .rate_max = 352800,
  7477. },
  7478. .name = "PRI_TDM_RX_3",
  7479. .ops = &msm_dai_q6_tdm_ops,
  7480. .id = AFE_PORT_ID_PRIMARY_TDM_RX_3,
  7481. .probe = msm_dai_q6_dai_tdm_probe,
  7482. .remove = msm_dai_q6_dai_tdm_remove,
  7483. },
  7484. {
  7485. .playback = {
  7486. .stream_name = "Primary TDM4 Playback",
  7487. .aif_name = "PRI_TDM_RX_4",
  7488. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7489. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7490. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7491. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7492. SNDRV_PCM_FMTBIT_S24_LE |
  7493. SNDRV_PCM_FMTBIT_S32_LE,
  7494. .channels_min = 1,
  7495. .channels_max = 8,
  7496. .rate_min = 8000,
  7497. .rate_max = 352800,
  7498. },
  7499. .name = "PRI_TDM_RX_4",
  7500. .ops = &msm_dai_q6_tdm_ops,
  7501. .id = AFE_PORT_ID_PRIMARY_TDM_RX_4,
  7502. .probe = msm_dai_q6_dai_tdm_probe,
  7503. .remove = msm_dai_q6_dai_tdm_remove,
  7504. },
  7505. {
  7506. .playback = {
  7507. .stream_name = "Primary TDM5 Playback",
  7508. .aif_name = "PRI_TDM_RX_5",
  7509. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7510. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7511. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7512. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7513. SNDRV_PCM_FMTBIT_S24_LE |
  7514. SNDRV_PCM_FMTBIT_S32_LE,
  7515. .channels_min = 1,
  7516. .channels_max = 8,
  7517. .rate_min = 8000,
  7518. .rate_max = 352800,
  7519. },
  7520. .name = "PRI_TDM_RX_5",
  7521. .ops = &msm_dai_q6_tdm_ops,
  7522. .id = AFE_PORT_ID_PRIMARY_TDM_RX_5,
  7523. .probe = msm_dai_q6_dai_tdm_probe,
  7524. .remove = msm_dai_q6_dai_tdm_remove,
  7525. },
  7526. {
  7527. .playback = {
  7528. .stream_name = "Primary TDM6 Playback",
  7529. .aif_name = "PRI_TDM_RX_6",
  7530. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7531. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7532. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7533. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7534. SNDRV_PCM_FMTBIT_S24_LE |
  7535. SNDRV_PCM_FMTBIT_S32_LE,
  7536. .channels_min = 1,
  7537. .channels_max = 8,
  7538. .rate_min = 8000,
  7539. .rate_max = 352800,
  7540. },
  7541. .name = "PRI_TDM_RX_6",
  7542. .ops = &msm_dai_q6_tdm_ops,
  7543. .id = AFE_PORT_ID_PRIMARY_TDM_RX_6,
  7544. .probe = msm_dai_q6_dai_tdm_probe,
  7545. .remove = msm_dai_q6_dai_tdm_remove,
  7546. },
  7547. {
  7548. .playback = {
  7549. .stream_name = "Primary TDM7 Playback",
  7550. .aif_name = "PRI_TDM_RX_7",
  7551. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7552. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7553. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7554. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7555. SNDRV_PCM_FMTBIT_S24_LE |
  7556. SNDRV_PCM_FMTBIT_S32_LE,
  7557. .channels_min = 1,
  7558. .channels_max = 8,
  7559. .rate_min = 8000,
  7560. .rate_max = 352800,
  7561. },
  7562. .name = "PRI_TDM_RX_7",
  7563. .ops = &msm_dai_q6_tdm_ops,
  7564. .id = AFE_PORT_ID_PRIMARY_TDM_RX_7,
  7565. .probe = msm_dai_q6_dai_tdm_probe,
  7566. .remove = msm_dai_q6_dai_tdm_remove,
  7567. },
  7568. {
  7569. .capture = {
  7570. .stream_name = "Primary TDM0 Capture",
  7571. .aif_name = "PRI_TDM_TX_0",
  7572. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7573. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7574. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7575. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7576. SNDRV_PCM_FMTBIT_S24_LE |
  7577. SNDRV_PCM_FMTBIT_S32_LE,
  7578. .channels_min = 1,
  7579. .channels_max = 8,
  7580. .rate_min = 8000,
  7581. .rate_max = 352800,
  7582. },
  7583. .name = "PRI_TDM_TX_0",
  7584. .ops = &msm_dai_q6_tdm_ops,
  7585. .id = AFE_PORT_ID_PRIMARY_TDM_TX,
  7586. .probe = msm_dai_q6_dai_tdm_probe,
  7587. .remove = msm_dai_q6_dai_tdm_remove,
  7588. },
  7589. {
  7590. .capture = {
  7591. .stream_name = "Primary TDM1 Capture",
  7592. .aif_name = "PRI_TDM_TX_1",
  7593. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7594. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7595. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7596. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7597. SNDRV_PCM_FMTBIT_S24_LE |
  7598. SNDRV_PCM_FMTBIT_S32_LE,
  7599. .channels_min = 1,
  7600. .channels_max = 8,
  7601. .rate_min = 8000,
  7602. .rate_max = 352800,
  7603. },
  7604. .name = "PRI_TDM_TX_1",
  7605. .ops = &msm_dai_q6_tdm_ops,
  7606. .id = AFE_PORT_ID_PRIMARY_TDM_TX_1,
  7607. .probe = msm_dai_q6_dai_tdm_probe,
  7608. .remove = msm_dai_q6_dai_tdm_remove,
  7609. },
  7610. {
  7611. .capture = {
  7612. .stream_name = "Primary TDM2 Capture",
  7613. .aif_name = "PRI_TDM_TX_2",
  7614. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7615. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7616. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7617. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7618. SNDRV_PCM_FMTBIT_S24_LE |
  7619. SNDRV_PCM_FMTBIT_S32_LE,
  7620. .channels_min = 1,
  7621. .channels_max = 8,
  7622. .rate_min = 8000,
  7623. .rate_max = 352800,
  7624. },
  7625. .name = "PRI_TDM_TX_2",
  7626. .ops = &msm_dai_q6_tdm_ops,
  7627. .id = AFE_PORT_ID_PRIMARY_TDM_TX_2,
  7628. .probe = msm_dai_q6_dai_tdm_probe,
  7629. .remove = msm_dai_q6_dai_tdm_remove,
  7630. },
  7631. {
  7632. .capture = {
  7633. .stream_name = "Primary TDM3 Capture",
  7634. .aif_name = "PRI_TDM_TX_3",
  7635. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7636. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7637. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7638. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7639. SNDRV_PCM_FMTBIT_S24_LE |
  7640. SNDRV_PCM_FMTBIT_S32_LE,
  7641. .channels_min = 1,
  7642. .channels_max = 8,
  7643. .rate_min = 8000,
  7644. .rate_max = 352800,
  7645. },
  7646. .name = "PRI_TDM_TX_3",
  7647. .ops = &msm_dai_q6_tdm_ops,
  7648. .id = AFE_PORT_ID_PRIMARY_TDM_TX_3,
  7649. .probe = msm_dai_q6_dai_tdm_probe,
  7650. .remove = msm_dai_q6_dai_tdm_remove,
  7651. },
  7652. {
  7653. .capture = {
  7654. .stream_name = "Primary TDM4 Capture",
  7655. .aif_name = "PRI_TDM_TX_4",
  7656. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7657. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7658. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7659. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7660. SNDRV_PCM_FMTBIT_S24_LE |
  7661. SNDRV_PCM_FMTBIT_S32_LE,
  7662. .channels_min = 1,
  7663. .channels_max = 8,
  7664. .rate_min = 8000,
  7665. .rate_max = 352800,
  7666. },
  7667. .name = "PRI_TDM_TX_4",
  7668. .ops = &msm_dai_q6_tdm_ops,
  7669. .id = AFE_PORT_ID_PRIMARY_TDM_TX_4,
  7670. .probe = msm_dai_q6_dai_tdm_probe,
  7671. .remove = msm_dai_q6_dai_tdm_remove,
  7672. },
  7673. {
  7674. .capture = {
  7675. .stream_name = "Primary TDM5 Capture",
  7676. .aif_name = "PRI_TDM_TX_5",
  7677. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7678. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7679. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7680. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7681. SNDRV_PCM_FMTBIT_S24_LE |
  7682. SNDRV_PCM_FMTBIT_S32_LE,
  7683. .channels_min = 1,
  7684. .channels_max = 8,
  7685. .rate_min = 8000,
  7686. .rate_max = 352800,
  7687. },
  7688. .name = "PRI_TDM_TX_5",
  7689. .ops = &msm_dai_q6_tdm_ops,
  7690. .id = AFE_PORT_ID_PRIMARY_TDM_TX_5,
  7691. .probe = msm_dai_q6_dai_tdm_probe,
  7692. .remove = msm_dai_q6_dai_tdm_remove,
  7693. },
  7694. {
  7695. .capture = {
  7696. .stream_name = "Primary TDM6 Capture",
  7697. .aif_name = "PRI_TDM_TX_6",
  7698. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7699. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7700. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7701. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7702. SNDRV_PCM_FMTBIT_S24_LE |
  7703. SNDRV_PCM_FMTBIT_S32_LE,
  7704. .channels_min = 1,
  7705. .channels_max = 8,
  7706. .rate_min = 8000,
  7707. .rate_max = 352800,
  7708. },
  7709. .name = "PRI_TDM_TX_6",
  7710. .ops = &msm_dai_q6_tdm_ops,
  7711. .id = AFE_PORT_ID_PRIMARY_TDM_TX_6,
  7712. .probe = msm_dai_q6_dai_tdm_probe,
  7713. .remove = msm_dai_q6_dai_tdm_remove,
  7714. },
  7715. {
  7716. .capture = {
  7717. .stream_name = "Primary TDM7 Capture",
  7718. .aif_name = "PRI_TDM_TX_7",
  7719. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7720. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7721. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7722. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7723. SNDRV_PCM_FMTBIT_S24_LE |
  7724. SNDRV_PCM_FMTBIT_S32_LE,
  7725. .channels_min = 1,
  7726. .channels_max = 8,
  7727. .rate_min = 8000,
  7728. .rate_max = 352800,
  7729. },
  7730. .name = "PRI_TDM_TX_7",
  7731. .ops = &msm_dai_q6_tdm_ops,
  7732. .id = AFE_PORT_ID_PRIMARY_TDM_TX_7,
  7733. .probe = msm_dai_q6_dai_tdm_probe,
  7734. .remove = msm_dai_q6_dai_tdm_remove,
  7735. },
  7736. {
  7737. .playback = {
  7738. .stream_name = "Secondary TDM0 Playback",
  7739. .aif_name = "SEC_TDM_RX_0",
  7740. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7741. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7742. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7743. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7744. SNDRV_PCM_FMTBIT_S24_LE |
  7745. SNDRV_PCM_FMTBIT_S32_LE,
  7746. .channels_min = 1,
  7747. .channels_max = 8,
  7748. .rate_min = 8000,
  7749. .rate_max = 352800,
  7750. },
  7751. .name = "SEC_TDM_RX_0",
  7752. .ops = &msm_dai_q6_tdm_ops,
  7753. .id = AFE_PORT_ID_SECONDARY_TDM_RX,
  7754. .probe = msm_dai_q6_dai_tdm_probe,
  7755. .remove = msm_dai_q6_dai_tdm_remove,
  7756. },
  7757. {
  7758. .playback = {
  7759. .stream_name = "Secondary TDM1 Playback",
  7760. .aif_name = "SEC_TDM_RX_1",
  7761. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7762. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7763. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7764. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7765. SNDRV_PCM_FMTBIT_S24_LE |
  7766. SNDRV_PCM_FMTBIT_S32_LE,
  7767. .channels_min = 1,
  7768. .channels_max = 8,
  7769. .rate_min = 8000,
  7770. .rate_max = 352800,
  7771. },
  7772. .name = "SEC_TDM_RX_1",
  7773. .ops = &msm_dai_q6_tdm_ops,
  7774. .id = AFE_PORT_ID_SECONDARY_TDM_RX_1,
  7775. .probe = msm_dai_q6_dai_tdm_probe,
  7776. .remove = msm_dai_q6_dai_tdm_remove,
  7777. },
  7778. {
  7779. .playback = {
  7780. .stream_name = "Secondary TDM2 Playback",
  7781. .aif_name = "SEC_TDM_RX_2",
  7782. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7783. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7784. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7785. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7786. SNDRV_PCM_FMTBIT_S24_LE |
  7787. SNDRV_PCM_FMTBIT_S32_LE,
  7788. .channels_min = 1,
  7789. .channels_max = 8,
  7790. .rate_min = 8000,
  7791. .rate_max = 352800,
  7792. },
  7793. .name = "SEC_TDM_RX_2",
  7794. .ops = &msm_dai_q6_tdm_ops,
  7795. .id = AFE_PORT_ID_SECONDARY_TDM_RX_2,
  7796. .probe = msm_dai_q6_dai_tdm_probe,
  7797. .remove = msm_dai_q6_dai_tdm_remove,
  7798. },
  7799. {
  7800. .playback = {
  7801. .stream_name = "Secondary TDM3 Playback",
  7802. .aif_name = "SEC_TDM_RX_3",
  7803. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7804. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7805. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7806. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7807. SNDRV_PCM_FMTBIT_S24_LE |
  7808. SNDRV_PCM_FMTBIT_S32_LE,
  7809. .channels_min = 1,
  7810. .channels_max = 8,
  7811. .rate_min = 8000,
  7812. .rate_max = 352800,
  7813. },
  7814. .name = "SEC_TDM_RX_3",
  7815. .ops = &msm_dai_q6_tdm_ops,
  7816. .id = AFE_PORT_ID_SECONDARY_TDM_RX_3,
  7817. .probe = msm_dai_q6_dai_tdm_probe,
  7818. .remove = msm_dai_q6_dai_tdm_remove,
  7819. },
  7820. {
  7821. .playback = {
  7822. .stream_name = "Secondary TDM4 Playback",
  7823. .aif_name = "SEC_TDM_RX_4",
  7824. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7825. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7826. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7827. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7828. SNDRV_PCM_FMTBIT_S24_LE |
  7829. SNDRV_PCM_FMTBIT_S32_LE,
  7830. .channels_min = 1,
  7831. .channels_max = 8,
  7832. .rate_min = 8000,
  7833. .rate_max = 352800,
  7834. },
  7835. .name = "SEC_TDM_RX_4",
  7836. .ops = &msm_dai_q6_tdm_ops,
  7837. .id = AFE_PORT_ID_SECONDARY_TDM_RX_4,
  7838. .probe = msm_dai_q6_dai_tdm_probe,
  7839. .remove = msm_dai_q6_dai_tdm_remove,
  7840. },
  7841. {
  7842. .playback = {
  7843. .stream_name = "Secondary TDM5 Playback",
  7844. .aif_name = "SEC_TDM_RX_5",
  7845. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7846. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7847. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7848. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7849. SNDRV_PCM_FMTBIT_S24_LE |
  7850. SNDRV_PCM_FMTBIT_S32_LE,
  7851. .channels_min = 1,
  7852. .channels_max = 8,
  7853. .rate_min = 8000,
  7854. .rate_max = 352800,
  7855. },
  7856. .name = "SEC_TDM_RX_5",
  7857. .ops = &msm_dai_q6_tdm_ops,
  7858. .id = AFE_PORT_ID_SECONDARY_TDM_RX_5,
  7859. .probe = msm_dai_q6_dai_tdm_probe,
  7860. .remove = msm_dai_q6_dai_tdm_remove,
  7861. },
  7862. {
  7863. .playback = {
  7864. .stream_name = "Secondary TDM6 Playback",
  7865. .aif_name = "SEC_TDM_RX_6",
  7866. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7867. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7868. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7869. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7870. SNDRV_PCM_FMTBIT_S24_LE |
  7871. SNDRV_PCM_FMTBIT_S32_LE,
  7872. .channels_min = 1,
  7873. .channels_max = 8,
  7874. .rate_min = 8000,
  7875. .rate_max = 352800,
  7876. },
  7877. .name = "SEC_TDM_RX_6",
  7878. .ops = &msm_dai_q6_tdm_ops,
  7879. .id = AFE_PORT_ID_SECONDARY_TDM_RX_6,
  7880. .probe = msm_dai_q6_dai_tdm_probe,
  7881. .remove = msm_dai_q6_dai_tdm_remove,
  7882. },
  7883. {
  7884. .playback = {
  7885. .stream_name = "Secondary TDM7 Playback",
  7886. .aif_name = "SEC_TDM_RX_7",
  7887. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7888. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7889. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7890. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7891. SNDRV_PCM_FMTBIT_S24_LE |
  7892. SNDRV_PCM_FMTBIT_S32_LE,
  7893. .channels_min = 1,
  7894. .channels_max = 8,
  7895. .rate_min = 8000,
  7896. .rate_max = 352800,
  7897. },
  7898. .name = "SEC_TDM_RX_7",
  7899. .ops = &msm_dai_q6_tdm_ops,
  7900. .id = AFE_PORT_ID_SECONDARY_TDM_RX_7,
  7901. .probe = msm_dai_q6_dai_tdm_probe,
  7902. .remove = msm_dai_q6_dai_tdm_remove,
  7903. },
  7904. {
  7905. .capture = {
  7906. .stream_name = "Secondary TDM0 Capture",
  7907. .aif_name = "SEC_TDM_TX_0",
  7908. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7909. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7910. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7911. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7912. SNDRV_PCM_FMTBIT_S24_LE |
  7913. SNDRV_PCM_FMTBIT_S32_LE,
  7914. .channels_min = 1,
  7915. .channels_max = 8,
  7916. .rate_min = 8000,
  7917. .rate_max = 352800,
  7918. },
  7919. .name = "SEC_TDM_TX_0",
  7920. .ops = &msm_dai_q6_tdm_ops,
  7921. .id = AFE_PORT_ID_SECONDARY_TDM_TX,
  7922. .probe = msm_dai_q6_dai_tdm_probe,
  7923. .remove = msm_dai_q6_dai_tdm_remove,
  7924. },
  7925. {
  7926. .capture = {
  7927. .stream_name = "Secondary TDM1 Capture",
  7928. .aif_name = "SEC_TDM_TX_1",
  7929. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7930. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7931. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7932. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7933. SNDRV_PCM_FMTBIT_S24_LE |
  7934. SNDRV_PCM_FMTBIT_S32_LE,
  7935. .channels_min = 1,
  7936. .channels_max = 8,
  7937. .rate_min = 8000,
  7938. .rate_max = 352800,
  7939. },
  7940. .name = "SEC_TDM_TX_1",
  7941. .ops = &msm_dai_q6_tdm_ops,
  7942. .id = AFE_PORT_ID_SECONDARY_TDM_TX_1,
  7943. .probe = msm_dai_q6_dai_tdm_probe,
  7944. .remove = msm_dai_q6_dai_tdm_remove,
  7945. },
  7946. {
  7947. .capture = {
  7948. .stream_name = "Secondary TDM2 Capture",
  7949. .aif_name = "SEC_TDM_TX_2",
  7950. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7951. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7952. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7953. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7954. SNDRV_PCM_FMTBIT_S24_LE |
  7955. SNDRV_PCM_FMTBIT_S32_LE,
  7956. .channels_min = 1,
  7957. .channels_max = 8,
  7958. .rate_min = 8000,
  7959. .rate_max = 352800,
  7960. },
  7961. .name = "SEC_TDM_TX_2",
  7962. .ops = &msm_dai_q6_tdm_ops,
  7963. .id = AFE_PORT_ID_SECONDARY_TDM_TX_2,
  7964. .probe = msm_dai_q6_dai_tdm_probe,
  7965. .remove = msm_dai_q6_dai_tdm_remove,
  7966. },
  7967. {
  7968. .capture = {
  7969. .stream_name = "Secondary TDM3 Capture",
  7970. .aif_name = "SEC_TDM_TX_3",
  7971. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7972. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7973. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7974. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7975. SNDRV_PCM_FMTBIT_S24_LE |
  7976. SNDRV_PCM_FMTBIT_S32_LE,
  7977. .channels_min = 1,
  7978. .channels_max = 8,
  7979. .rate_min = 8000,
  7980. .rate_max = 352800,
  7981. },
  7982. .name = "SEC_TDM_TX_3",
  7983. .ops = &msm_dai_q6_tdm_ops,
  7984. .id = AFE_PORT_ID_SECONDARY_TDM_TX_3,
  7985. .probe = msm_dai_q6_dai_tdm_probe,
  7986. .remove = msm_dai_q6_dai_tdm_remove,
  7987. },
  7988. {
  7989. .capture = {
  7990. .stream_name = "Secondary TDM4 Capture",
  7991. .aif_name = "SEC_TDM_TX_4",
  7992. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7993. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7994. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7995. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7996. SNDRV_PCM_FMTBIT_S24_LE |
  7997. SNDRV_PCM_FMTBIT_S32_LE,
  7998. .channels_min = 1,
  7999. .channels_max = 8,
  8000. .rate_min = 8000,
  8001. .rate_max = 352800,
  8002. },
  8003. .name = "SEC_TDM_TX_4",
  8004. .ops = &msm_dai_q6_tdm_ops,
  8005. .id = AFE_PORT_ID_SECONDARY_TDM_TX_4,
  8006. .probe = msm_dai_q6_dai_tdm_probe,
  8007. .remove = msm_dai_q6_dai_tdm_remove,
  8008. },
  8009. {
  8010. .capture = {
  8011. .stream_name = "Secondary TDM5 Capture",
  8012. .aif_name = "SEC_TDM_TX_5",
  8013. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8014. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8015. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8016. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8017. SNDRV_PCM_FMTBIT_S24_LE |
  8018. SNDRV_PCM_FMTBIT_S32_LE,
  8019. .channels_min = 1,
  8020. .channels_max = 8,
  8021. .rate_min = 8000,
  8022. .rate_max = 352800,
  8023. },
  8024. .name = "SEC_TDM_TX_5",
  8025. .ops = &msm_dai_q6_tdm_ops,
  8026. .id = AFE_PORT_ID_SECONDARY_TDM_TX_5,
  8027. .probe = msm_dai_q6_dai_tdm_probe,
  8028. .remove = msm_dai_q6_dai_tdm_remove,
  8029. },
  8030. {
  8031. .capture = {
  8032. .stream_name = "Secondary TDM6 Capture",
  8033. .aif_name = "SEC_TDM_TX_6",
  8034. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8035. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8036. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8037. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8038. SNDRV_PCM_FMTBIT_S24_LE |
  8039. SNDRV_PCM_FMTBIT_S32_LE,
  8040. .channels_min = 1,
  8041. .channels_max = 8,
  8042. .rate_min = 8000,
  8043. .rate_max = 352800,
  8044. },
  8045. .name = "SEC_TDM_TX_6",
  8046. .ops = &msm_dai_q6_tdm_ops,
  8047. .id = AFE_PORT_ID_SECONDARY_TDM_TX_6,
  8048. .probe = msm_dai_q6_dai_tdm_probe,
  8049. .remove = msm_dai_q6_dai_tdm_remove,
  8050. },
  8051. {
  8052. .capture = {
  8053. .stream_name = "Secondary TDM7 Capture",
  8054. .aif_name = "SEC_TDM_TX_7",
  8055. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8056. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8057. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8058. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8059. SNDRV_PCM_FMTBIT_S24_LE |
  8060. SNDRV_PCM_FMTBIT_S32_LE,
  8061. .channels_min = 1,
  8062. .channels_max = 8,
  8063. .rate_min = 8000,
  8064. .rate_max = 352800,
  8065. },
  8066. .name = "SEC_TDM_TX_7",
  8067. .ops = &msm_dai_q6_tdm_ops,
  8068. .id = AFE_PORT_ID_SECONDARY_TDM_TX_7,
  8069. .probe = msm_dai_q6_dai_tdm_probe,
  8070. .remove = msm_dai_q6_dai_tdm_remove,
  8071. },
  8072. {
  8073. .playback = {
  8074. .stream_name = "Tertiary TDM0 Playback",
  8075. .aif_name = "TERT_TDM_RX_0",
  8076. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8077. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8078. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8079. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8080. SNDRV_PCM_FMTBIT_S24_LE |
  8081. SNDRV_PCM_FMTBIT_S32_LE,
  8082. .channels_min = 1,
  8083. .channels_max = 8,
  8084. .rate_min = 8000,
  8085. .rate_max = 352800,
  8086. },
  8087. .name = "TERT_TDM_RX_0",
  8088. .ops = &msm_dai_q6_tdm_ops,
  8089. .id = AFE_PORT_ID_TERTIARY_TDM_RX,
  8090. .probe = msm_dai_q6_dai_tdm_probe,
  8091. .remove = msm_dai_q6_dai_tdm_remove,
  8092. },
  8093. {
  8094. .playback = {
  8095. .stream_name = "Tertiary TDM1 Playback",
  8096. .aif_name = "TERT_TDM_RX_1",
  8097. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8098. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8099. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8100. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8101. SNDRV_PCM_FMTBIT_S24_LE |
  8102. SNDRV_PCM_FMTBIT_S32_LE,
  8103. .channels_min = 1,
  8104. .channels_max = 8,
  8105. .rate_min = 8000,
  8106. .rate_max = 352800,
  8107. },
  8108. .name = "TERT_TDM_RX_1",
  8109. .ops = &msm_dai_q6_tdm_ops,
  8110. .id = AFE_PORT_ID_TERTIARY_TDM_RX_1,
  8111. .probe = msm_dai_q6_dai_tdm_probe,
  8112. .remove = msm_dai_q6_dai_tdm_remove,
  8113. },
  8114. {
  8115. .playback = {
  8116. .stream_name = "Tertiary TDM2 Playback",
  8117. .aif_name = "TERT_TDM_RX_2",
  8118. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8119. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8120. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8121. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8122. SNDRV_PCM_FMTBIT_S24_LE |
  8123. SNDRV_PCM_FMTBIT_S32_LE,
  8124. .channels_min = 1,
  8125. .channels_max = 8,
  8126. .rate_min = 8000,
  8127. .rate_max = 352800,
  8128. },
  8129. .name = "TERT_TDM_RX_2",
  8130. .ops = &msm_dai_q6_tdm_ops,
  8131. .id = AFE_PORT_ID_TERTIARY_TDM_RX_2,
  8132. .probe = msm_dai_q6_dai_tdm_probe,
  8133. .remove = msm_dai_q6_dai_tdm_remove,
  8134. },
  8135. {
  8136. .playback = {
  8137. .stream_name = "Tertiary TDM3 Playback",
  8138. .aif_name = "TERT_TDM_RX_3",
  8139. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8140. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8141. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8142. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8143. SNDRV_PCM_FMTBIT_S24_LE |
  8144. SNDRV_PCM_FMTBIT_S32_LE,
  8145. .channels_min = 1,
  8146. .channels_max = 8,
  8147. .rate_min = 8000,
  8148. .rate_max = 352800,
  8149. },
  8150. .name = "TERT_TDM_RX_3",
  8151. .ops = &msm_dai_q6_tdm_ops,
  8152. .id = AFE_PORT_ID_TERTIARY_TDM_RX_3,
  8153. .probe = msm_dai_q6_dai_tdm_probe,
  8154. .remove = msm_dai_q6_dai_tdm_remove,
  8155. },
  8156. {
  8157. .playback = {
  8158. .stream_name = "Tertiary TDM4 Playback",
  8159. .aif_name = "TERT_TDM_RX_4",
  8160. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8161. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8162. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8163. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8164. SNDRV_PCM_FMTBIT_S24_LE |
  8165. SNDRV_PCM_FMTBIT_S32_LE,
  8166. .channels_min = 1,
  8167. .channels_max = 8,
  8168. .rate_min = 8000,
  8169. .rate_max = 352800,
  8170. },
  8171. .name = "TERT_TDM_RX_4",
  8172. .ops = &msm_dai_q6_tdm_ops,
  8173. .id = AFE_PORT_ID_TERTIARY_TDM_RX_4,
  8174. .probe = msm_dai_q6_dai_tdm_probe,
  8175. .remove = msm_dai_q6_dai_tdm_remove,
  8176. },
  8177. {
  8178. .playback = {
  8179. .stream_name = "Tertiary TDM5 Playback",
  8180. .aif_name = "TERT_TDM_RX_5",
  8181. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8182. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8183. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8184. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8185. SNDRV_PCM_FMTBIT_S24_LE |
  8186. SNDRV_PCM_FMTBIT_S32_LE,
  8187. .channels_min = 1,
  8188. .channels_max = 8,
  8189. .rate_min = 8000,
  8190. .rate_max = 352800,
  8191. },
  8192. .name = "TERT_TDM_RX_5",
  8193. .ops = &msm_dai_q6_tdm_ops,
  8194. .id = AFE_PORT_ID_TERTIARY_TDM_RX_5,
  8195. .probe = msm_dai_q6_dai_tdm_probe,
  8196. .remove = msm_dai_q6_dai_tdm_remove,
  8197. },
  8198. {
  8199. .playback = {
  8200. .stream_name = "Tertiary TDM6 Playback",
  8201. .aif_name = "TERT_TDM_RX_6",
  8202. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8203. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8204. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8205. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8206. SNDRV_PCM_FMTBIT_S24_LE |
  8207. SNDRV_PCM_FMTBIT_S32_LE,
  8208. .channels_min = 1,
  8209. .channels_max = 8,
  8210. .rate_min = 8000,
  8211. .rate_max = 352800,
  8212. },
  8213. .name = "TERT_TDM_RX_6",
  8214. .ops = &msm_dai_q6_tdm_ops,
  8215. .id = AFE_PORT_ID_TERTIARY_TDM_RX_6,
  8216. .probe = msm_dai_q6_dai_tdm_probe,
  8217. .remove = msm_dai_q6_dai_tdm_remove,
  8218. },
  8219. {
  8220. .playback = {
  8221. .stream_name = "Tertiary TDM7 Playback",
  8222. .aif_name = "TERT_TDM_RX_7",
  8223. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8224. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8225. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8226. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8227. SNDRV_PCM_FMTBIT_S24_LE |
  8228. SNDRV_PCM_FMTBIT_S32_LE,
  8229. .channels_min = 1,
  8230. .channels_max = 8,
  8231. .rate_min = 8000,
  8232. .rate_max = 352800,
  8233. },
  8234. .name = "TERT_TDM_RX_7",
  8235. .ops = &msm_dai_q6_tdm_ops,
  8236. .id = AFE_PORT_ID_TERTIARY_TDM_RX_7,
  8237. .probe = msm_dai_q6_dai_tdm_probe,
  8238. .remove = msm_dai_q6_dai_tdm_remove,
  8239. },
  8240. {
  8241. .capture = {
  8242. .stream_name = "Tertiary TDM0 Capture",
  8243. .aif_name = "TERT_TDM_TX_0",
  8244. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8245. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8246. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8247. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8248. SNDRV_PCM_FMTBIT_S24_LE |
  8249. SNDRV_PCM_FMTBIT_S32_LE,
  8250. .channels_min = 1,
  8251. .channels_max = 8,
  8252. .rate_min = 8000,
  8253. .rate_max = 352800,
  8254. },
  8255. .name = "TERT_TDM_TX_0",
  8256. .ops = &msm_dai_q6_tdm_ops,
  8257. .id = AFE_PORT_ID_TERTIARY_TDM_TX,
  8258. .probe = msm_dai_q6_dai_tdm_probe,
  8259. .remove = msm_dai_q6_dai_tdm_remove,
  8260. },
  8261. {
  8262. .capture = {
  8263. .stream_name = "Tertiary TDM1 Capture",
  8264. .aif_name = "TERT_TDM_TX_1",
  8265. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8266. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8267. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8268. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8269. SNDRV_PCM_FMTBIT_S24_LE |
  8270. SNDRV_PCM_FMTBIT_S32_LE,
  8271. .channels_min = 1,
  8272. .channels_max = 8,
  8273. .rate_min = 8000,
  8274. .rate_max = 352800,
  8275. },
  8276. .name = "TERT_TDM_TX_1",
  8277. .ops = &msm_dai_q6_tdm_ops,
  8278. .id = AFE_PORT_ID_TERTIARY_TDM_TX_1,
  8279. .probe = msm_dai_q6_dai_tdm_probe,
  8280. .remove = msm_dai_q6_dai_tdm_remove,
  8281. },
  8282. {
  8283. .capture = {
  8284. .stream_name = "Tertiary TDM2 Capture",
  8285. .aif_name = "TERT_TDM_TX_2",
  8286. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8287. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8288. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8289. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8290. SNDRV_PCM_FMTBIT_S24_LE |
  8291. SNDRV_PCM_FMTBIT_S32_LE,
  8292. .channels_min = 1,
  8293. .channels_max = 8,
  8294. .rate_min = 8000,
  8295. .rate_max = 352800,
  8296. },
  8297. .name = "TERT_TDM_TX_2",
  8298. .ops = &msm_dai_q6_tdm_ops,
  8299. .id = AFE_PORT_ID_TERTIARY_TDM_TX_2,
  8300. .probe = msm_dai_q6_dai_tdm_probe,
  8301. .remove = msm_dai_q6_dai_tdm_remove,
  8302. },
  8303. {
  8304. .capture = {
  8305. .stream_name = "Tertiary TDM3 Capture",
  8306. .aif_name = "TERT_TDM_TX_3",
  8307. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8308. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8309. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8310. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8311. SNDRV_PCM_FMTBIT_S24_LE |
  8312. SNDRV_PCM_FMTBIT_S32_LE,
  8313. .channels_min = 1,
  8314. .channels_max = 8,
  8315. .rate_min = 8000,
  8316. .rate_max = 352800,
  8317. },
  8318. .name = "TERT_TDM_TX_3",
  8319. .ops = &msm_dai_q6_tdm_ops,
  8320. .id = AFE_PORT_ID_TERTIARY_TDM_TX_3,
  8321. .probe = msm_dai_q6_dai_tdm_probe,
  8322. .remove = msm_dai_q6_dai_tdm_remove,
  8323. },
  8324. {
  8325. .capture = {
  8326. .stream_name = "Tertiary TDM4 Capture",
  8327. .aif_name = "TERT_TDM_TX_4",
  8328. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8329. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8330. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8331. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8332. SNDRV_PCM_FMTBIT_S24_LE |
  8333. SNDRV_PCM_FMTBIT_S32_LE,
  8334. .channels_min = 1,
  8335. .channels_max = 8,
  8336. .rate_min = 8000,
  8337. .rate_max = 352800,
  8338. },
  8339. .name = "TERT_TDM_TX_4",
  8340. .ops = &msm_dai_q6_tdm_ops,
  8341. .id = AFE_PORT_ID_TERTIARY_TDM_TX_4,
  8342. .probe = msm_dai_q6_dai_tdm_probe,
  8343. .remove = msm_dai_q6_dai_tdm_remove,
  8344. },
  8345. {
  8346. .capture = {
  8347. .stream_name = "Tertiary TDM5 Capture",
  8348. .aif_name = "TERT_TDM_TX_5",
  8349. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8350. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8351. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8352. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8353. SNDRV_PCM_FMTBIT_S24_LE |
  8354. SNDRV_PCM_FMTBIT_S32_LE,
  8355. .channels_min = 1,
  8356. .channels_max = 8,
  8357. .rate_min = 8000,
  8358. .rate_max = 352800,
  8359. },
  8360. .name = "TERT_TDM_TX_5",
  8361. .ops = &msm_dai_q6_tdm_ops,
  8362. .id = AFE_PORT_ID_TERTIARY_TDM_TX_5,
  8363. .probe = msm_dai_q6_dai_tdm_probe,
  8364. .remove = msm_dai_q6_dai_tdm_remove,
  8365. },
  8366. {
  8367. .capture = {
  8368. .stream_name = "Tertiary TDM6 Capture",
  8369. .aif_name = "TERT_TDM_TX_6",
  8370. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8371. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8372. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8373. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8374. SNDRV_PCM_FMTBIT_S24_LE |
  8375. SNDRV_PCM_FMTBIT_S32_LE,
  8376. .channels_min = 1,
  8377. .channels_max = 8,
  8378. .rate_min = 8000,
  8379. .rate_max = 352800,
  8380. },
  8381. .name = "TERT_TDM_TX_6",
  8382. .ops = &msm_dai_q6_tdm_ops,
  8383. .id = AFE_PORT_ID_TERTIARY_TDM_TX_6,
  8384. .probe = msm_dai_q6_dai_tdm_probe,
  8385. .remove = msm_dai_q6_dai_tdm_remove,
  8386. },
  8387. {
  8388. .capture = {
  8389. .stream_name = "Tertiary TDM7 Capture",
  8390. .aif_name = "TERT_TDM_TX_7",
  8391. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8392. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8393. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8394. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8395. SNDRV_PCM_FMTBIT_S24_LE |
  8396. SNDRV_PCM_FMTBIT_S32_LE,
  8397. .channels_min = 1,
  8398. .channels_max = 8,
  8399. .rate_min = 8000,
  8400. .rate_max = 352800,
  8401. },
  8402. .name = "TERT_TDM_TX_7",
  8403. .ops = &msm_dai_q6_tdm_ops,
  8404. .id = AFE_PORT_ID_TERTIARY_TDM_TX_7,
  8405. .probe = msm_dai_q6_dai_tdm_probe,
  8406. .remove = msm_dai_q6_dai_tdm_remove,
  8407. },
  8408. {
  8409. .playback = {
  8410. .stream_name = "Quaternary TDM0 Playback",
  8411. .aif_name = "QUAT_TDM_RX_0",
  8412. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  8413. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  8414. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8415. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8416. SNDRV_PCM_FMTBIT_S24_LE |
  8417. SNDRV_PCM_FMTBIT_S32_LE,
  8418. .channels_min = 1,
  8419. .channels_max = 8,
  8420. .rate_min = 8000,
  8421. .rate_max = 352800,
  8422. },
  8423. .name = "QUAT_TDM_RX_0",
  8424. .ops = &msm_dai_q6_tdm_ops,
  8425. .id = AFE_PORT_ID_QUATERNARY_TDM_RX,
  8426. .probe = msm_dai_q6_dai_tdm_probe,
  8427. .remove = msm_dai_q6_dai_tdm_remove,
  8428. },
  8429. {
  8430. .playback = {
  8431. .stream_name = "Quaternary TDM1 Playback",
  8432. .aif_name = "QUAT_TDM_RX_1",
  8433. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8434. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8435. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8436. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8437. SNDRV_PCM_FMTBIT_S24_LE |
  8438. SNDRV_PCM_FMTBIT_S32_LE,
  8439. .channels_min = 1,
  8440. .channels_max = 8,
  8441. .rate_min = 8000,
  8442. .rate_max = 352800,
  8443. },
  8444. .name = "QUAT_TDM_RX_1",
  8445. .ops = &msm_dai_q6_tdm_ops,
  8446. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_1,
  8447. .probe = msm_dai_q6_dai_tdm_probe,
  8448. .remove = msm_dai_q6_dai_tdm_remove,
  8449. },
  8450. {
  8451. .playback = {
  8452. .stream_name = "Quaternary TDM2 Playback",
  8453. .aif_name = "QUAT_TDM_RX_2",
  8454. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8455. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8456. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8457. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8458. SNDRV_PCM_FMTBIT_S24_LE |
  8459. SNDRV_PCM_FMTBIT_S32_LE,
  8460. .channels_min = 1,
  8461. .channels_max = 8,
  8462. .rate_min = 8000,
  8463. .rate_max = 352800,
  8464. },
  8465. .name = "QUAT_TDM_RX_2",
  8466. .ops = &msm_dai_q6_tdm_ops,
  8467. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_2,
  8468. .probe = msm_dai_q6_dai_tdm_probe,
  8469. .remove = msm_dai_q6_dai_tdm_remove,
  8470. },
  8471. {
  8472. .playback = {
  8473. .stream_name = "Quaternary TDM3 Playback",
  8474. .aif_name = "QUAT_TDM_RX_3",
  8475. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8476. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8477. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8478. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8479. SNDRV_PCM_FMTBIT_S24_LE |
  8480. SNDRV_PCM_FMTBIT_S32_LE,
  8481. .channels_min = 1,
  8482. .channels_max = 8,
  8483. .rate_min = 8000,
  8484. .rate_max = 352800,
  8485. },
  8486. .name = "QUAT_TDM_RX_3",
  8487. .ops = &msm_dai_q6_tdm_ops,
  8488. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_3,
  8489. .probe = msm_dai_q6_dai_tdm_probe,
  8490. .remove = msm_dai_q6_dai_tdm_remove,
  8491. },
  8492. {
  8493. .playback = {
  8494. .stream_name = "Quaternary TDM4 Playback",
  8495. .aif_name = "QUAT_TDM_RX_4",
  8496. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8497. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8498. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8499. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8500. SNDRV_PCM_FMTBIT_S24_LE |
  8501. SNDRV_PCM_FMTBIT_S32_LE,
  8502. .channels_min = 1,
  8503. .channels_max = 8,
  8504. .rate_min = 8000,
  8505. .rate_max = 352800,
  8506. },
  8507. .name = "QUAT_TDM_RX_4",
  8508. .ops = &msm_dai_q6_tdm_ops,
  8509. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_4,
  8510. .probe = msm_dai_q6_dai_tdm_probe,
  8511. .remove = msm_dai_q6_dai_tdm_remove,
  8512. },
  8513. {
  8514. .playback = {
  8515. .stream_name = "Quaternary TDM5 Playback",
  8516. .aif_name = "QUAT_TDM_RX_5",
  8517. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8518. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8519. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8520. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8521. SNDRV_PCM_FMTBIT_S24_LE |
  8522. SNDRV_PCM_FMTBIT_S32_LE,
  8523. .channels_min = 1,
  8524. .channels_max = 8,
  8525. .rate_min = 8000,
  8526. .rate_max = 352800,
  8527. },
  8528. .name = "QUAT_TDM_RX_5",
  8529. .ops = &msm_dai_q6_tdm_ops,
  8530. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_5,
  8531. .probe = msm_dai_q6_dai_tdm_probe,
  8532. .remove = msm_dai_q6_dai_tdm_remove,
  8533. },
  8534. {
  8535. .playback = {
  8536. .stream_name = "Quaternary TDM6 Playback",
  8537. .aif_name = "QUAT_TDM_RX_6",
  8538. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8539. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8540. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8541. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8542. SNDRV_PCM_FMTBIT_S24_LE |
  8543. SNDRV_PCM_FMTBIT_S32_LE,
  8544. .channels_min = 1,
  8545. .channels_max = 8,
  8546. .rate_min = 8000,
  8547. .rate_max = 352800,
  8548. },
  8549. .name = "QUAT_TDM_RX_6",
  8550. .ops = &msm_dai_q6_tdm_ops,
  8551. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_6,
  8552. .probe = msm_dai_q6_dai_tdm_probe,
  8553. .remove = msm_dai_q6_dai_tdm_remove,
  8554. },
  8555. {
  8556. .playback = {
  8557. .stream_name = "Quaternary TDM7 Playback",
  8558. .aif_name = "QUAT_TDM_RX_7",
  8559. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8560. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8561. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8562. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8563. SNDRV_PCM_FMTBIT_S24_LE |
  8564. SNDRV_PCM_FMTBIT_S32_LE,
  8565. .channels_min = 1,
  8566. .channels_max = 8,
  8567. .rate_min = 8000,
  8568. .rate_max = 352800,
  8569. },
  8570. .name = "QUAT_TDM_RX_7",
  8571. .ops = &msm_dai_q6_tdm_ops,
  8572. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_7,
  8573. .probe = msm_dai_q6_dai_tdm_probe,
  8574. .remove = msm_dai_q6_dai_tdm_remove,
  8575. },
  8576. {
  8577. .capture = {
  8578. .stream_name = "Quaternary TDM0 Capture",
  8579. .aif_name = "QUAT_TDM_TX_0",
  8580. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8581. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8582. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8583. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8584. SNDRV_PCM_FMTBIT_S24_LE |
  8585. SNDRV_PCM_FMTBIT_S32_LE,
  8586. .channels_min = 1,
  8587. .channels_max = 8,
  8588. .rate_min = 8000,
  8589. .rate_max = 352800,
  8590. },
  8591. .name = "QUAT_TDM_TX_0",
  8592. .ops = &msm_dai_q6_tdm_ops,
  8593. .id = AFE_PORT_ID_QUATERNARY_TDM_TX,
  8594. .probe = msm_dai_q6_dai_tdm_probe,
  8595. .remove = msm_dai_q6_dai_tdm_remove,
  8596. },
  8597. {
  8598. .capture = {
  8599. .stream_name = "Quaternary TDM1 Capture",
  8600. .aif_name = "QUAT_TDM_TX_1",
  8601. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8602. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8603. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8604. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8605. SNDRV_PCM_FMTBIT_S24_LE |
  8606. SNDRV_PCM_FMTBIT_S32_LE,
  8607. .channels_min = 1,
  8608. .channels_max = 8,
  8609. .rate_min = 8000,
  8610. .rate_max = 352800,
  8611. },
  8612. .name = "QUAT_TDM_TX_1",
  8613. .ops = &msm_dai_q6_tdm_ops,
  8614. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_1,
  8615. .probe = msm_dai_q6_dai_tdm_probe,
  8616. .remove = msm_dai_q6_dai_tdm_remove,
  8617. },
  8618. {
  8619. .capture = {
  8620. .stream_name = "Quaternary TDM2 Capture",
  8621. .aif_name = "QUAT_TDM_TX_2",
  8622. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8623. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8624. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8625. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8626. SNDRV_PCM_FMTBIT_S24_LE |
  8627. SNDRV_PCM_FMTBIT_S32_LE,
  8628. .channels_min = 1,
  8629. .channels_max = 8,
  8630. .rate_min = 8000,
  8631. .rate_max = 352800,
  8632. },
  8633. .name = "QUAT_TDM_TX_2",
  8634. .ops = &msm_dai_q6_tdm_ops,
  8635. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_2,
  8636. .probe = msm_dai_q6_dai_tdm_probe,
  8637. .remove = msm_dai_q6_dai_tdm_remove,
  8638. },
  8639. {
  8640. .capture = {
  8641. .stream_name = "Quaternary TDM3 Capture",
  8642. .aif_name = "QUAT_TDM_TX_3",
  8643. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8644. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8645. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8646. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8647. SNDRV_PCM_FMTBIT_S24_LE |
  8648. SNDRV_PCM_FMTBIT_S32_LE,
  8649. .channels_min = 1,
  8650. .channels_max = 8,
  8651. .rate_min = 8000,
  8652. .rate_max = 352800,
  8653. },
  8654. .name = "QUAT_TDM_TX_3",
  8655. .ops = &msm_dai_q6_tdm_ops,
  8656. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_3,
  8657. .probe = msm_dai_q6_dai_tdm_probe,
  8658. .remove = msm_dai_q6_dai_tdm_remove,
  8659. },
  8660. {
  8661. .capture = {
  8662. .stream_name = "Quaternary TDM4 Capture",
  8663. .aif_name = "QUAT_TDM_TX_4",
  8664. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8665. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8666. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8667. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8668. SNDRV_PCM_FMTBIT_S24_LE |
  8669. SNDRV_PCM_FMTBIT_S32_LE,
  8670. .channels_min = 1,
  8671. .channels_max = 8,
  8672. .rate_min = 8000,
  8673. .rate_max = 352800,
  8674. },
  8675. .name = "QUAT_TDM_TX_4",
  8676. .ops = &msm_dai_q6_tdm_ops,
  8677. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_4,
  8678. .probe = msm_dai_q6_dai_tdm_probe,
  8679. .remove = msm_dai_q6_dai_tdm_remove,
  8680. },
  8681. {
  8682. .capture = {
  8683. .stream_name = "Quaternary TDM5 Capture",
  8684. .aif_name = "QUAT_TDM_TX_5",
  8685. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8686. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8687. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8688. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8689. SNDRV_PCM_FMTBIT_S24_LE |
  8690. SNDRV_PCM_FMTBIT_S32_LE,
  8691. .channels_min = 1,
  8692. .channels_max = 8,
  8693. .rate_min = 8000,
  8694. .rate_max = 352800,
  8695. },
  8696. .name = "QUAT_TDM_TX_5",
  8697. .ops = &msm_dai_q6_tdm_ops,
  8698. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_5,
  8699. .probe = msm_dai_q6_dai_tdm_probe,
  8700. .remove = msm_dai_q6_dai_tdm_remove,
  8701. },
  8702. {
  8703. .capture = {
  8704. .stream_name = "Quaternary TDM6 Capture",
  8705. .aif_name = "QUAT_TDM_TX_6",
  8706. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8707. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8708. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8709. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8710. SNDRV_PCM_FMTBIT_S24_LE |
  8711. SNDRV_PCM_FMTBIT_S32_LE,
  8712. .channels_min = 1,
  8713. .channels_max = 8,
  8714. .rate_min = 8000,
  8715. .rate_max = 352800,
  8716. },
  8717. .name = "QUAT_TDM_TX_6",
  8718. .ops = &msm_dai_q6_tdm_ops,
  8719. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_6,
  8720. .probe = msm_dai_q6_dai_tdm_probe,
  8721. .remove = msm_dai_q6_dai_tdm_remove,
  8722. },
  8723. {
  8724. .capture = {
  8725. .stream_name = "Quaternary TDM7 Capture",
  8726. .aif_name = "QUAT_TDM_TX_7",
  8727. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8728. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8729. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8730. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8731. SNDRV_PCM_FMTBIT_S24_LE |
  8732. SNDRV_PCM_FMTBIT_S32_LE,
  8733. .channels_min = 1,
  8734. .channels_max = 8,
  8735. .rate_min = 8000,
  8736. .rate_max = 352800,
  8737. },
  8738. .name = "QUAT_TDM_TX_7",
  8739. .ops = &msm_dai_q6_tdm_ops,
  8740. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_7,
  8741. .probe = msm_dai_q6_dai_tdm_probe,
  8742. .remove = msm_dai_q6_dai_tdm_remove,
  8743. },
  8744. {
  8745. .playback = {
  8746. .stream_name = "Quinary TDM0 Playback",
  8747. .aif_name = "QUIN_TDM_RX_0",
  8748. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  8749. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  8750. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8751. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8752. SNDRV_PCM_FMTBIT_S24_LE |
  8753. SNDRV_PCM_FMTBIT_S32_LE,
  8754. .channels_min = 1,
  8755. .channels_max = 8,
  8756. .rate_min = 8000,
  8757. .rate_max = 352800,
  8758. },
  8759. .name = "QUIN_TDM_RX_0",
  8760. .ops = &msm_dai_q6_tdm_ops,
  8761. .id = AFE_PORT_ID_QUINARY_TDM_RX,
  8762. .probe = msm_dai_q6_dai_tdm_probe,
  8763. .remove = msm_dai_q6_dai_tdm_remove,
  8764. },
  8765. {
  8766. .playback = {
  8767. .stream_name = "Quinary TDM1 Playback",
  8768. .aif_name = "QUIN_TDM_RX_1",
  8769. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  8770. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  8771. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8772. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8773. SNDRV_PCM_FMTBIT_S24_LE |
  8774. SNDRV_PCM_FMTBIT_S32_LE,
  8775. .channels_min = 1,
  8776. .channels_max = 8,
  8777. .rate_min = 8000,
  8778. .rate_max = 352800,
  8779. },
  8780. .name = "QUIN_TDM_RX_1",
  8781. .ops = &msm_dai_q6_tdm_ops,
  8782. .id = AFE_PORT_ID_QUINARY_TDM_RX_1,
  8783. .probe = msm_dai_q6_dai_tdm_probe,
  8784. .remove = msm_dai_q6_dai_tdm_remove,
  8785. },
  8786. {
  8787. .playback = {
  8788. .stream_name = "Quinary TDM2 Playback",
  8789. .aif_name = "QUIN_TDM_RX_2",
  8790. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  8791. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  8792. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8793. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8794. SNDRV_PCM_FMTBIT_S24_LE |
  8795. SNDRV_PCM_FMTBIT_S32_LE,
  8796. .channels_min = 1,
  8797. .channels_max = 8,
  8798. .rate_min = 8000,
  8799. .rate_max = 352800,
  8800. },
  8801. .name = "QUIN_TDM_RX_2",
  8802. .ops = &msm_dai_q6_tdm_ops,
  8803. .id = AFE_PORT_ID_QUINARY_TDM_RX_2,
  8804. .probe = msm_dai_q6_dai_tdm_probe,
  8805. .remove = msm_dai_q6_dai_tdm_remove,
  8806. },
  8807. {
  8808. .playback = {
  8809. .stream_name = "Quinary TDM3 Playback",
  8810. .aif_name = "QUIN_TDM_RX_3",
  8811. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  8812. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  8813. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8814. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8815. SNDRV_PCM_FMTBIT_S24_LE |
  8816. SNDRV_PCM_FMTBIT_S32_LE,
  8817. .channels_min = 1,
  8818. .channels_max = 8,
  8819. .rate_min = 8000,
  8820. .rate_max = 352800,
  8821. },
  8822. .name = "QUIN_TDM_RX_3",
  8823. .ops = &msm_dai_q6_tdm_ops,
  8824. .id = AFE_PORT_ID_QUINARY_TDM_RX_3,
  8825. .probe = msm_dai_q6_dai_tdm_probe,
  8826. .remove = msm_dai_q6_dai_tdm_remove,
  8827. },
  8828. {
  8829. .playback = {
  8830. .stream_name = "Quinary TDM4 Playback",
  8831. .aif_name = "QUIN_TDM_RX_4",
  8832. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  8833. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  8834. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8835. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8836. SNDRV_PCM_FMTBIT_S24_LE |
  8837. SNDRV_PCM_FMTBIT_S32_LE,
  8838. .channels_min = 1,
  8839. .channels_max = 8,
  8840. .rate_min = 8000,
  8841. .rate_max = 352800,
  8842. },
  8843. .name = "QUIN_TDM_RX_4",
  8844. .ops = &msm_dai_q6_tdm_ops,
  8845. .id = AFE_PORT_ID_QUINARY_TDM_RX_4,
  8846. .probe = msm_dai_q6_dai_tdm_probe,
  8847. .remove = msm_dai_q6_dai_tdm_remove,
  8848. },
  8849. {
  8850. .playback = {
  8851. .stream_name = "Quinary TDM5 Playback",
  8852. .aif_name = "QUIN_TDM_RX_5",
  8853. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  8854. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  8855. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8856. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8857. SNDRV_PCM_FMTBIT_S24_LE |
  8858. SNDRV_PCM_FMTBIT_S32_LE,
  8859. .channels_min = 1,
  8860. .channels_max = 8,
  8861. .rate_min = 8000,
  8862. .rate_max = 352800,
  8863. },
  8864. .name = "QUIN_TDM_RX_5",
  8865. .ops = &msm_dai_q6_tdm_ops,
  8866. .id = AFE_PORT_ID_QUINARY_TDM_RX_5,
  8867. .probe = msm_dai_q6_dai_tdm_probe,
  8868. .remove = msm_dai_q6_dai_tdm_remove,
  8869. },
  8870. {
  8871. .playback = {
  8872. .stream_name = "Quinary TDM6 Playback",
  8873. .aif_name = "QUIN_TDM_RX_6",
  8874. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  8875. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  8876. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8877. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8878. SNDRV_PCM_FMTBIT_S24_LE |
  8879. SNDRV_PCM_FMTBIT_S32_LE,
  8880. .channels_min = 1,
  8881. .channels_max = 8,
  8882. .rate_min = 8000,
  8883. .rate_max = 352800,
  8884. },
  8885. .name = "QUIN_TDM_RX_6",
  8886. .ops = &msm_dai_q6_tdm_ops,
  8887. .id = AFE_PORT_ID_QUINARY_TDM_RX_6,
  8888. .probe = msm_dai_q6_dai_tdm_probe,
  8889. .remove = msm_dai_q6_dai_tdm_remove,
  8890. },
  8891. {
  8892. .playback = {
  8893. .stream_name = "Quinary TDM7 Playback",
  8894. .aif_name = "QUIN_TDM_RX_7",
  8895. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  8896. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  8897. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8898. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8899. SNDRV_PCM_FMTBIT_S24_LE |
  8900. SNDRV_PCM_FMTBIT_S32_LE,
  8901. .channels_min = 1,
  8902. .channels_max = 8,
  8903. .rate_min = 8000,
  8904. .rate_max = 352800,
  8905. },
  8906. .name = "QUIN_TDM_RX_7",
  8907. .ops = &msm_dai_q6_tdm_ops,
  8908. .id = AFE_PORT_ID_QUINARY_TDM_RX_7,
  8909. .probe = msm_dai_q6_dai_tdm_probe,
  8910. .remove = msm_dai_q6_dai_tdm_remove,
  8911. },
  8912. {
  8913. .capture = {
  8914. .stream_name = "Quinary TDM0 Capture",
  8915. .aif_name = "QUIN_TDM_TX_0",
  8916. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8917. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8918. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8919. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8920. SNDRV_PCM_FMTBIT_S24_LE |
  8921. SNDRV_PCM_FMTBIT_S32_LE,
  8922. .channels_min = 1,
  8923. .channels_max = 8,
  8924. .rate_min = 8000,
  8925. .rate_max = 352800,
  8926. },
  8927. .name = "QUIN_TDM_TX_0",
  8928. .ops = &msm_dai_q6_tdm_ops,
  8929. .id = AFE_PORT_ID_QUINARY_TDM_TX,
  8930. .probe = msm_dai_q6_dai_tdm_probe,
  8931. .remove = msm_dai_q6_dai_tdm_remove,
  8932. },
  8933. {
  8934. .capture = {
  8935. .stream_name = "Quinary TDM1 Capture",
  8936. .aif_name = "QUIN_TDM_TX_1",
  8937. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8938. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8939. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8940. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8941. SNDRV_PCM_FMTBIT_S24_LE |
  8942. SNDRV_PCM_FMTBIT_S32_LE,
  8943. .channels_min = 1,
  8944. .channels_max = 8,
  8945. .rate_min = 8000,
  8946. .rate_max = 352800,
  8947. },
  8948. .name = "QUIN_TDM_TX_1",
  8949. .ops = &msm_dai_q6_tdm_ops,
  8950. .id = AFE_PORT_ID_QUINARY_TDM_TX_1,
  8951. .probe = msm_dai_q6_dai_tdm_probe,
  8952. .remove = msm_dai_q6_dai_tdm_remove,
  8953. },
  8954. {
  8955. .capture = {
  8956. .stream_name = "Quinary TDM2 Capture",
  8957. .aif_name = "QUIN_TDM_TX_2",
  8958. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8959. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8960. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8961. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8962. SNDRV_PCM_FMTBIT_S24_LE |
  8963. SNDRV_PCM_FMTBIT_S32_LE,
  8964. .channels_min = 1,
  8965. .channels_max = 8,
  8966. .rate_min = 8000,
  8967. .rate_max = 352800,
  8968. },
  8969. .name = "QUIN_TDM_TX_2",
  8970. .ops = &msm_dai_q6_tdm_ops,
  8971. .id = AFE_PORT_ID_QUINARY_TDM_TX_2,
  8972. .probe = msm_dai_q6_dai_tdm_probe,
  8973. .remove = msm_dai_q6_dai_tdm_remove,
  8974. },
  8975. {
  8976. .capture = {
  8977. .stream_name = "Quinary TDM3 Capture",
  8978. .aif_name = "QUIN_TDM_TX_3",
  8979. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8980. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8981. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8982. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8983. SNDRV_PCM_FMTBIT_S24_LE |
  8984. SNDRV_PCM_FMTBIT_S32_LE,
  8985. .channels_min = 1,
  8986. .channels_max = 8,
  8987. .rate_min = 8000,
  8988. .rate_max = 352800,
  8989. },
  8990. .name = "QUIN_TDM_TX_3",
  8991. .ops = &msm_dai_q6_tdm_ops,
  8992. .id = AFE_PORT_ID_QUINARY_TDM_TX_3,
  8993. .probe = msm_dai_q6_dai_tdm_probe,
  8994. .remove = msm_dai_q6_dai_tdm_remove,
  8995. },
  8996. {
  8997. .capture = {
  8998. .stream_name = "Quinary TDM4 Capture",
  8999. .aif_name = "QUIN_TDM_TX_4",
  9000. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9001. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9002. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9003. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9004. SNDRV_PCM_FMTBIT_S24_LE |
  9005. SNDRV_PCM_FMTBIT_S32_LE,
  9006. .channels_min = 1,
  9007. .channels_max = 8,
  9008. .rate_min = 8000,
  9009. .rate_max = 352800,
  9010. },
  9011. .name = "QUIN_TDM_TX_4",
  9012. .ops = &msm_dai_q6_tdm_ops,
  9013. .id = AFE_PORT_ID_QUINARY_TDM_TX_4,
  9014. .probe = msm_dai_q6_dai_tdm_probe,
  9015. .remove = msm_dai_q6_dai_tdm_remove,
  9016. },
  9017. {
  9018. .capture = {
  9019. .stream_name = "Quinary TDM5 Capture",
  9020. .aif_name = "QUIN_TDM_TX_5",
  9021. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9022. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9023. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9024. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9025. SNDRV_PCM_FMTBIT_S24_LE |
  9026. SNDRV_PCM_FMTBIT_S32_LE,
  9027. .channels_min = 1,
  9028. .channels_max = 8,
  9029. .rate_min = 8000,
  9030. .rate_max = 352800,
  9031. },
  9032. .name = "QUIN_TDM_TX_5",
  9033. .ops = &msm_dai_q6_tdm_ops,
  9034. .id = AFE_PORT_ID_QUINARY_TDM_TX_5,
  9035. .probe = msm_dai_q6_dai_tdm_probe,
  9036. .remove = msm_dai_q6_dai_tdm_remove,
  9037. },
  9038. {
  9039. .capture = {
  9040. .stream_name = "Quinary TDM6 Capture",
  9041. .aif_name = "QUIN_TDM_TX_6",
  9042. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9043. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9044. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9045. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9046. SNDRV_PCM_FMTBIT_S24_LE |
  9047. SNDRV_PCM_FMTBIT_S32_LE,
  9048. .channels_min = 1,
  9049. .channels_max = 8,
  9050. .rate_min = 8000,
  9051. .rate_max = 352800,
  9052. },
  9053. .name = "QUIN_TDM_TX_6",
  9054. .ops = &msm_dai_q6_tdm_ops,
  9055. .id = AFE_PORT_ID_QUINARY_TDM_TX_6,
  9056. .probe = msm_dai_q6_dai_tdm_probe,
  9057. .remove = msm_dai_q6_dai_tdm_remove,
  9058. },
  9059. {
  9060. .capture = {
  9061. .stream_name = "Quinary TDM7 Capture",
  9062. .aif_name = "QUIN_TDM_TX_7",
  9063. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9064. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9065. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9066. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9067. SNDRV_PCM_FMTBIT_S24_LE |
  9068. SNDRV_PCM_FMTBIT_S32_LE,
  9069. .channels_min = 1,
  9070. .channels_max = 8,
  9071. .rate_min = 8000,
  9072. .rate_max = 352800,
  9073. },
  9074. .name = "QUIN_TDM_TX_7",
  9075. .ops = &msm_dai_q6_tdm_ops,
  9076. .id = AFE_PORT_ID_QUINARY_TDM_TX_7,
  9077. .probe = msm_dai_q6_dai_tdm_probe,
  9078. .remove = msm_dai_q6_dai_tdm_remove,
  9079. },
  9080. };
  9081. static const struct snd_soc_component_driver msm_q6_tdm_dai_component = {
  9082. .name = "msm-dai-q6-tdm",
  9083. };
  9084. static int msm_dai_q6_tdm_dev_probe(struct platform_device *pdev)
  9085. {
  9086. struct msm_dai_q6_tdm_dai_data *dai_data = NULL;
  9087. struct afe_param_id_custom_tdm_header_cfg *custom_tdm_header = NULL;
  9088. int rc = 0;
  9089. u32 tdm_dev_id = 0;
  9090. int port_idx = 0;
  9091. struct device_node *tdm_parent_node = NULL;
  9092. /* retrieve device/afe id */
  9093. rc = of_property_read_u32(pdev->dev.of_node,
  9094. "qcom,msm-cpudai-tdm-dev-id",
  9095. &tdm_dev_id);
  9096. if (rc) {
  9097. dev_err(&pdev->dev, "%s: Device ID missing in DT file\n",
  9098. __func__);
  9099. goto rtn;
  9100. }
  9101. if ((tdm_dev_id < AFE_PORT_ID_TDM_PORT_RANGE_START) ||
  9102. (tdm_dev_id > AFE_PORT_ID_TDM_PORT_RANGE_END)) {
  9103. dev_err(&pdev->dev, "%s: Invalid TDM Device ID 0x%x in DT file\n",
  9104. __func__, tdm_dev_id);
  9105. rc = -ENXIO;
  9106. goto rtn;
  9107. }
  9108. pdev->id = tdm_dev_id;
  9109. dai_data = kzalloc(sizeof(struct msm_dai_q6_tdm_dai_data),
  9110. GFP_KERNEL);
  9111. if (!dai_data) {
  9112. rc = -ENOMEM;
  9113. dev_err(&pdev->dev,
  9114. "%s Failed to allocate memory for tdm dai_data\n",
  9115. __func__);
  9116. goto rtn;
  9117. }
  9118. memset(dai_data, 0, sizeof(*dai_data));
  9119. rc = of_property_read_u32(pdev->dev.of_node,
  9120. "qcom,msm-dai-is-island-supported",
  9121. &dai_data->is_island_dai);
  9122. if (rc)
  9123. dev_dbg(&pdev->dev, "island supported entry not found\n");
  9124. /* TDM CFG */
  9125. tdm_parent_node = of_get_parent(pdev->dev.of_node);
  9126. rc = of_property_read_u32(tdm_parent_node,
  9127. "qcom,msm-cpudai-tdm-sync-mode",
  9128. (u32 *)&dai_data->port_cfg.tdm.sync_mode);
  9129. if (rc) {
  9130. dev_err(&pdev->dev, "%s: Sync Mode from DT file %s\n",
  9131. __func__, "qcom,msm-cpudai-tdm-sync-mode");
  9132. goto free_dai_data;
  9133. }
  9134. dev_dbg(&pdev->dev, "%s: Sync Mode from DT file 0x%x\n",
  9135. __func__, dai_data->port_cfg.tdm.sync_mode);
  9136. rc = of_property_read_u32(tdm_parent_node,
  9137. "qcom,msm-cpudai-tdm-sync-src",
  9138. (u32 *)&dai_data->port_cfg.tdm.sync_src);
  9139. if (rc) {
  9140. dev_err(&pdev->dev, "%s: Sync Src from DT file %s\n",
  9141. __func__, "qcom,msm-cpudai-tdm-sync-src");
  9142. goto free_dai_data;
  9143. }
  9144. dev_dbg(&pdev->dev, "%s: Sync Src from DT file 0x%x\n",
  9145. __func__, dai_data->port_cfg.tdm.sync_src);
  9146. rc = of_property_read_u32(tdm_parent_node,
  9147. "qcom,msm-cpudai-tdm-data-out",
  9148. (u32 *)&dai_data->port_cfg.tdm.ctrl_data_out_enable);
  9149. if (rc) {
  9150. dev_err(&pdev->dev, "%s: Data Out from DT file %s\n",
  9151. __func__, "qcom,msm-cpudai-tdm-data-out");
  9152. goto free_dai_data;
  9153. }
  9154. dev_dbg(&pdev->dev, "%s: Data Out from DT file 0x%x\n",
  9155. __func__, dai_data->port_cfg.tdm.ctrl_data_out_enable);
  9156. rc = of_property_read_u32(tdm_parent_node,
  9157. "qcom,msm-cpudai-tdm-invert-sync",
  9158. (u32 *)&dai_data->port_cfg.tdm.ctrl_invert_sync_pulse);
  9159. if (rc) {
  9160. dev_err(&pdev->dev, "%s: Invert Sync from DT file %s\n",
  9161. __func__, "qcom,msm-cpudai-tdm-invert-sync");
  9162. goto free_dai_data;
  9163. }
  9164. dev_dbg(&pdev->dev, "%s: Invert Sync from DT file 0x%x\n",
  9165. __func__, dai_data->port_cfg.tdm.ctrl_invert_sync_pulse);
  9166. rc = of_property_read_u32(tdm_parent_node,
  9167. "qcom,msm-cpudai-tdm-data-delay",
  9168. (u32 *)&dai_data->port_cfg.tdm.ctrl_sync_data_delay);
  9169. if (rc) {
  9170. dev_err(&pdev->dev, "%s: Data Delay from DT file %s\n",
  9171. __func__, "qcom,msm-cpudai-tdm-data-delay");
  9172. goto free_dai_data;
  9173. }
  9174. dev_dbg(&pdev->dev, "%s: Data Delay from DT file 0x%x\n",
  9175. __func__, dai_data->port_cfg.tdm.ctrl_sync_data_delay);
  9176. /* TDM CFG -- set default */
  9177. dai_data->port_cfg.tdm.data_format = AFE_LINEAR_PCM_DATA;
  9178. dai_data->port_cfg.tdm.tdm_cfg_minor_version =
  9179. AFE_API_VERSION_TDM_CONFIG;
  9180. /* TDM SLOT MAPPING CFG */
  9181. rc = of_property_read_u32(pdev->dev.of_node,
  9182. "qcom,msm-cpudai-tdm-data-align",
  9183. &dai_data->port_cfg.slot_mapping.data_align_type);
  9184. if (rc) {
  9185. dev_err(&pdev->dev, "%s: Data Align from DT file %s\n",
  9186. __func__,
  9187. "qcom,msm-cpudai-tdm-data-align");
  9188. goto free_dai_data;
  9189. }
  9190. dev_dbg(&pdev->dev, "%s: Data Align from DT file 0x%x\n",
  9191. __func__, dai_data->port_cfg.slot_mapping.data_align_type);
  9192. /* TDM SLOT MAPPING CFG -- set default */
  9193. dai_data->port_cfg.slot_mapping.minor_version =
  9194. AFE_API_VERSION_SLOT_MAPPING_CONFIG;
  9195. /* CUSTOM TDM HEADER CFG */
  9196. custom_tdm_header = &dai_data->port_cfg.custom_tdm_header;
  9197. if (of_find_property(pdev->dev.of_node,
  9198. "qcom,msm-cpudai-tdm-header-start-offset", NULL) &&
  9199. of_find_property(pdev->dev.of_node,
  9200. "qcom,msm-cpudai-tdm-header-width", NULL) &&
  9201. of_find_property(pdev->dev.of_node,
  9202. "qcom,msm-cpudai-tdm-header-num-frame-repeat", NULL)) {
  9203. /* if the property exist */
  9204. rc = of_property_read_u32(pdev->dev.of_node,
  9205. "qcom,msm-cpudai-tdm-header-start-offset",
  9206. (u32 *)&custom_tdm_header->start_offset);
  9207. if (rc) {
  9208. dev_err(&pdev->dev, "%s: Header Start Offset from DT file %s\n",
  9209. __func__,
  9210. "qcom,msm-cpudai-tdm-header-start-offset");
  9211. goto free_dai_data;
  9212. }
  9213. dev_dbg(&pdev->dev, "%s: Header Start Offset from DT file 0x%x\n",
  9214. __func__, custom_tdm_header->start_offset);
  9215. rc = of_property_read_u32(pdev->dev.of_node,
  9216. "qcom,msm-cpudai-tdm-header-width",
  9217. (u32 *)&custom_tdm_header->header_width);
  9218. if (rc) {
  9219. dev_err(&pdev->dev, "%s: Header Width from DT file %s\n",
  9220. __func__, "qcom,msm-cpudai-tdm-header-width");
  9221. goto free_dai_data;
  9222. }
  9223. dev_dbg(&pdev->dev, "%s: Header Width from DT file 0x%x\n",
  9224. __func__, custom_tdm_header->header_width);
  9225. rc = of_property_read_u32(pdev->dev.of_node,
  9226. "qcom,msm-cpudai-tdm-header-num-frame-repeat",
  9227. (u32 *)&custom_tdm_header->num_frame_repeat);
  9228. if (rc) {
  9229. dev_err(&pdev->dev, "%s: Header Num Frame Repeat from DT file %s\n",
  9230. __func__,
  9231. "qcom,msm-cpudai-tdm-header-num-frame-repeat");
  9232. goto free_dai_data;
  9233. }
  9234. dev_dbg(&pdev->dev, "%s: Header Num Frame Repeat from DT file 0x%x\n",
  9235. __func__, custom_tdm_header->num_frame_repeat);
  9236. /* CUSTOM TDM HEADER CFG -- set default */
  9237. custom_tdm_header->minor_version =
  9238. AFE_API_VERSION_CUSTOM_TDM_HEADER_CONFIG;
  9239. custom_tdm_header->header_type =
  9240. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID;
  9241. } else {
  9242. /* CUSTOM TDM HEADER CFG -- set default */
  9243. custom_tdm_header->header_type =
  9244. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID;
  9245. /* proceed with probe */
  9246. }
  9247. /* copy static clk per parent node */
  9248. dai_data->clk_set = tdm_clk_set;
  9249. /* copy static group cfg per parent node */
  9250. dai_data->group_cfg.tdm_cfg = tdm_group_cfg;
  9251. /* copy static num group ports per parent node */
  9252. dai_data->num_group_ports = num_tdm_group_ports;
  9253. dev_set_drvdata(&pdev->dev, dai_data);
  9254. port_idx = msm_dai_q6_get_port_idx(tdm_dev_id);
  9255. if (port_idx < 0) {
  9256. dev_err(&pdev->dev, "%s Port id 0x%x not supported\n",
  9257. __func__, tdm_dev_id);
  9258. rc = -EINVAL;
  9259. goto free_dai_data;
  9260. }
  9261. rc = snd_soc_register_component(&pdev->dev,
  9262. &msm_q6_tdm_dai_component,
  9263. &msm_dai_q6_tdm_dai[port_idx], 1);
  9264. if (rc) {
  9265. dev_err(&pdev->dev, "%s: TDM dai 0x%x register failed, rc=%d\n",
  9266. __func__, tdm_dev_id, rc);
  9267. goto err_register;
  9268. }
  9269. return 0;
  9270. err_register:
  9271. free_dai_data:
  9272. kfree(dai_data);
  9273. rtn:
  9274. return rc;
  9275. }
  9276. static int msm_dai_q6_tdm_dev_remove(struct platform_device *pdev)
  9277. {
  9278. struct msm_dai_q6_tdm_dai_data *dai_data =
  9279. dev_get_drvdata(&pdev->dev);
  9280. snd_soc_unregister_component(&pdev->dev);
  9281. kfree(dai_data);
  9282. return 0;
  9283. }
  9284. static const struct of_device_id msm_dai_q6_tdm_dev_dt_match[] = {
  9285. { .compatible = "qcom,msm-dai-q6-tdm", },
  9286. {}
  9287. };
  9288. MODULE_DEVICE_TABLE(of, msm_dai_q6_tdm_dev_dt_match);
  9289. static struct platform_driver msm_dai_q6_tdm_driver = {
  9290. .probe = msm_dai_q6_tdm_dev_probe,
  9291. .remove = msm_dai_q6_tdm_dev_remove,
  9292. .driver = {
  9293. .name = "msm-dai-q6-tdm",
  9294. .owner = THIS_MODULE,
  9295. .of_match_table = msm_dai_q6_tdm_dev_dt_match,
  9296. },
  9297. };
  9298. static int msm_dai_q6_cdc_dma_format_put(struct snd_kcontrol *kcontrol,
  9299. struct snd_ctl_elem_value *ucontrol)
  9300. {
  9301. struct msm_dai_q6_cdc_dma_dai_data *dai_data = kcontrol->private_data;
  9302. int value = ucontrol->value.integer.value[0];
  9303. dai_data->port_config.cdc_dma.data_format = value;
  9304. pr_debug("%s: format = %d\n", __func__, value);
  9305. return 0;
  9306. }
  9307. static int msm_dai_q6_cdc_dma_format_get(struct snd_kcontrol *kcontrol,
  9308. struct snd_ctl_elem_value *ucontrol)
  9309. {
  9310. struct msm_dai_q6_cdc_dma_dai_data *dai_data = kcontrol->private_data;
  9311. ucontrol->value.integer.value[0] =
  9312. dai_data->port_config.cdc_dma.data_format;
  9313. return 0;
  9314. }
  9315. static const struct snd_kcontrol_new cdc_dma_config_controls[] = {
  9316. SOC_ENUM_EXT("WSA_CDC_DMA_0 TX Format", cdc_dma_config_enum[0],
  9317. msm_dai_q6_cdc_dma_format_get,
  9318. msm_dai_q6_cdc_dma_format_put),
  9319. };
  9320. /* SOC probe for codec DMA interface */
  9321. static int msm_dai_q6_dai_cdc_dma_probe(struct snd_soc_dai *dai)
  9322. {
  9323. struct msm_dai_q6_cdc_dma_dai_data *dai_data = NULL;
  9324. int rc = 0;
  9325. if (!dai) {
  9326. pr_err("%s: Invalid params dai\n", __func__);
  9327. return -EINVAL;
  9328. }
  9329. if (!dai->dev) {
  9330. pr_err("%s: Invalid params dai dev\n", __func__);
  9331. return -EINVAL;
  9332. }
  9333. msm_dai_q6_set_dai_id(dai);
  9334. dai_data = dev_get_drvdata(dai->dev);
  9335. switch (dai->id) {
  9336. case AFE_PORT_ID_WSA_CODEC_DMA_TX_0:
  9337. rc = snd_ctl_add(dai->component->card->snd_card,
  9338. snd_ctl_new1(&cdc_dma_config_controls[0],
  9339. dai_data));
  9340. break;
  9341. default:
  9342. break;
  9343. }
  9344. if (rc < 0)
  9345. dev_err(dai->dev, "%s: err add config ctl, DAI = %s\n",
  9346. __func__, dai->name);
  9347. if (dai_data->is_island_dai)
  9348. rc = msm_dai_q6_add_island_mx_ctls(
  9349. dai->component->card->snd_card,
  9350. dai->name, dai->id,
  9351. (void *)dai_data);
  9352. rc = msm_dai_q6_dai_add_route(dai);
  9353. return rc;
  9354. }
  9355. static int msm_dai_q6_dai_cdc_dma_remove(struct snd_soc_dai *dai)
  9356. {
  9357. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  9358. dev_get_drvdata(dai->dev);
  9359. int rc = 0;
  9360. /* If AFE port is still up, close it */
  9361. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  9362. dev_dbg(dai->dev, "%s: stop codec dma port:%d\n", __func__,
  9363. dai->id);
  9364. rc = afe_close(dai->id); /* can block */
  9365. if (rc < 0)
  9366. dev_err(dai->dev, "fail to close AFE port\n");
  9367. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  9368. }
  9369. return rc;
  9370. }
  9371. static int msm_dai_q6_cdc_dma_set_channel_map(struct snd_soc_dai *dai,
  9372. unsigned int tx_num_ch, unsigned int *tx_ch_mask,
  9373. unsigned int rx_num_ch, unsigned int *rx_ch_mask)
  9374. {
  9375. int rc = 0;
  9376. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  9377. dev_get_drvdata(dai->dev);
  9378. unsigned int ch_mask = 0, ch_num = 0;
  9379. dev_dbg(dai->dev, "%s: id = %d\n", __func__, dai->id);
  9380. switch (dai->id) {
  9381. case AFE_PORT_ID_WSA_CODEC_DMA_RX_0:
  9382. case AFE_PORT_ID_WSA_CODEC_DMA_RX_1:
  9383. case AFE_PORT_ID_RX_CODEC_DMA_RX_0:
  9384. case AFE_PORT_ID_RX_CODEC_DMA_RX_1:
  9385. case AFE_PORT_ID_RX_CODEC_DMA_RX_2:
  9386. case AFE_PORT_ID_RX_CODEC_DMA_RX_3:
  9387. case AFE_PORT_ID_RX_CODEC_DMA_RX_4:
  9388. case AFE_PORT_ID_RX_CODEC_DMA_RX_5:
  9389. case AFE_PORT_ID_RX_CODEC_DMA_RX_6:
  9390. case AFE_PORT_ID_RX_CODEC_DMA_RX_7:
  9391. if (!rx_ch_mask) {
  9392. dev_err(dai->dev, "%s: invalid rx ch mask\n", __func__);
  9393. return -EINVAL;
  9394. }
  9395. if (rx_num_ch > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  9396. dev_err(dai->dev, "%s: invalid rx_num_ch %d\n",
  9397. __func__, rx_num_ch);
  9398. return -EINVAL;
  9399. }
  9400. ch_mask = *rx_ch_mask;
  9401. ch_num = rx_num_ch;
  9402. break;
  9403. case AFE_PORT_ID_WSA_CODEC_DMA_TX_0:
  9404. case AFE_PORT_ID_WSA_CODEC_DMA_TX_1:
  9405. case AFE_PORT_ID_WSA_CODEC_DMA_TX_2:
  9406. case AFE_PORT_ID_VA_CODEC_DMA_TX_0:
  9407. case AFE_PORT_ID_VA_CODEC_DMA_TX_1:
  9408. case AFE_PORT_ID_TX_CODEC_DMA_TX_0:
  9409. case AFE_PORT_ID_TX_CODEC_DMA_TX_1:
  9410. case AFE_PORT_ID_TX_CODEC_DMA_TX_2:
  9411. case AFE_PORT_ID_TX_CODEC_DMA_TX_3:
  9412. case AFE_PORT_ID_TX_CODEC_DMA_TX_4:
  9413. case AFE_PORT_ID_TX_CODEC_DMA_TX_5:
  9414. if (!tx_ch_mask) {
  9415. dev_err(dai->dev, "%s: invalid tx ch mask\n", __func__);
  9416. return -EINVAL;
  9417. }
  9418. if (tx_num_ch > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  9419. dev_err(dai->dev, "%s: invalid tx_num_ch %d\n",
  9420. __func__, tx_num_ch);
  9421. return -EINVAL;
  9422. }
  9423. ch_mask = *tx_ch_mask;
  9424. ch_num = tx_num_ch;
  9425. break;
  9426. default:
  9427. dev_err(dai->dev, "%s: invalid dai id %d\n", __func__, dai->id);
  9428. return -EINVAL;
  9429. }
  9430. dai_data->port_config.cdc_dma.active_channels_mask = ch_mask;
  9431. dev_dbg(dai->dev, "%s: CDC_DMA_%d_ch cnt[%d] ch mask[0x%x]\n", __func__,
  9432. dai->id, ch_num, ch_mask);
  9433. return rc;
  9434. }
  9435. static int msm_dai_q6_cdc_dma_hw_params(
  9436. struct snd_pcm_substream *substream,
  9437. struct snd_pcm_hw_params *params,
  9438. struct snd_soc_dai *dai)
  9439. {
  9440. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  9441. dev_get_drvdata(dai->dev);
  9442. switch (params_format(params)) {
  9443. case SNDRV_PCM_FORMAT_S16_LE:
  9444. case SNDRV_PCM_FORMAT_SPECIAL:
  9445. dai_data->port_config.cdc_dma.bit_width = 16;
  9446. break;
  9447. case SNDRV_PCM_FORMAT_S24_LE:
  9448. case SNDRV_PCM_FORMAT_S24_3LE:
  9449. dai_data->port_config.cdc_dma.bit_width = 24;
  9450. break;
  9451. case SNDRV_PCM_FORMAT_S32_LE:
  9452. dai_data->port_config.cdc_dma.bit_width = 32;
  9453. break;
  9454. default:
  9455. dev_err(dai->dev, "%s: format %d\n",
  9456. __func__, params_format(params));
  9457. return -EINVAL;
  9458. }
  9459. dai_data->rate = params_rate(params);
  9460. dai_data->channels = params_channels(params);
  9461. dai_data->port_config.cdc_dma.cdc_dma_cfg_minor_version =
  9462. AFE_API_VERSION_CODEC_DMA_CONFIG;
  9463. dai_data->port_config.cdc_dma.sample_rate = dai_data->rate;
  9464. dai_data->port_config.cdc_dma.num_channels = dai_data->channels;
  9465. dev_dbg(dai->dev, "%s: bit_wd[%hu] format[%hu]\n"
  9466. "num_channel %hu sample_rate %d\n", __func__,
  9467. dai_data->port_config.cdc_dma.bit_width,
  9468. dai_data->port_config.cdc_dma.data_format,
  9469. dai_data->port_config.cdc_dma.num_channels,
  9470. dai_data->rate);
  9471. return 0;
  9472. }
  9473. static int msm_dai_q6_cdc_dma_prepare(struct snd_pcm_substream *substream,
  9474. struct snd_soc_dai *dai)
  9475. {
  9476. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  9477. dev_get_drvdata(dai->dev);
  9478. int rc = 0;
  9479. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  9480. if (q6core_get_avcs_api_version_per_service(
  9481. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V4) {
  9482. /*
  9483. * send island mode config.
  9484. * This should be the first configuration
  9485. */
  9486. rc = afe_send_port_island_mode(dai->id);
  9487. if (rc)
  9488. pr_err("%s: afe send island mode failed %d\n",
  9489. __func__, rc);
  9490. }
  9491. if ((dai->id == AFE_PORT_ID_WSA_CODEC_DMA_TX_0) &&
  9492. (dai_data->port_config.cdc_dma.data_format == 1))
  9493. dai_data->port_config.cdc_dma.data_format =
  9494. AFE_LINEAR_PCM_DATA_PACKED_16BIT;
  9495. rc = afe_port_start(dai->id, &dai_data->port_config,
  9496. dai_data->rate);
  9497. if (rc < 0)
  9498. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  9499. dai->id);
  9500. else
  9501. set_bit(STATUS_PORT_STARTED,
  9502. dai_data->status_mask);
  9503. }
  9504. return rc;
  9505. }
  9506. static void msm_dai_q6_cdc_dma_shutdown(struct snd_pcm_substream *substream,
  9507. struct snd_soc_dai *dai)
  9508. {
  9509. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  9510. int rc = 0;
  9511. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  9512. dev_dbg(dai->dev, "%s: stop AFE port:%d\n", __func__,
  9513. dai->id);
  9514. rc = afe_close(dai->id); /* can block */
  9515. if (rc < 0)
  9516. dev_err(dai->dev, "fail to close AFE port\n");
  9517. dev_dbg(dai->dev, "%s: dai_data->status_mask = %ld\n", __func__,
  9518. *dai_data->status_mask);
  9519. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  9520. }
  9521. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status))
  9522. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  9523. }
  9524. static struct snd_soc_dai_ops msm_dai_q6_cdc_dma_ops = {
  9525. .prepare = msm_dai_q6_cdc_dma_prepare,
  9526. .hw_params = msm_dai_q6_cdc_dma_hw_params,
  9527. .shutdown = msm_dai_q6_cdc_dma_shutdown,
  9528. .set_channel_map = msm_dai_q6_cdc_dma_set_channel_map,
  9529. };
  9530. static struct snd_soc_dai_driver msm_dai_q6_cdc_dma_dai[] = {
  9531. {
  9532. .playback = {
  9533. .stream_name = "WSA CDC DMA0 Playback",
  9534. .aif_name = "WSA_CDC_DMA_RX_0",
  9535. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9536. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9537. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9538. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9539. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9540. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9541. SNDRV_PCM_RATE_384000,
  9542. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9543. SNDRV_PCM_FMTBIT_S24_LE |
  9544. SNDRV_PCM_FMTBIT_S24_3LE |
  9545. SNDRV_PCM_FMTBIT_S32_LE,
  9546. .channels_min = 1,
  9547. .channels_max = 4,
  9548. .rate_min = 8000,
  9549. .rate_max = 384000,
  9550. },
  9551. .name = "WSA_CDC_DMA_RX_0",
  9552. .ops = &msm_dai_q6_cdc_dma_ops,
  9553. .id = AFE_PORT_ID_WSA_CODEC_DMA_RX_0,
  9554. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9555. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9556. },
  9557. {
  9558. .capture = {
  9559. .stream_name = "WSA CDC DMA0 Capture",
  9560. .aif_name = "WSA_CDC_DMA_TX_0",
  9561. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9562. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9563. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9564. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9565. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9566. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9567. SNDRV_PCM_RATE_384000,
  9568. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9569. SNDRV_PCM_FMTBIT_S24_LE |
  9570. SNDRV_PCM_FMTBIT_S24_3LE |
  9571. SNDRV_PCM_FMTBIT_S32_LE,
  9572. .channels_min = 1,
  9573. .channels_max = 4,
  9574. .rate_min = 8000,
  9575. .rate_max = 384000,
  9576. },
  9577. .name = "WSA_CDC_DMA_TX_0",
  9578. .ops = &msm_dai_q6_cdc_dma_ops,
  9579. .id = AFE_PORT_ID_WSA_CODEC_DMA_TX_0,
  9580. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9581. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9582. },
  9583. {
  9584. .playback = {
  9585. .stream_name = "WSA CDC DMA1 Playback",
  9586. .aif_name = "WSA_CDC_DMA_RX_1",
  9587. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9588. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9589. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9590. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9591. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9592. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9593. SNDRV_PCM_RATE_384000,
  9594. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9595. SNDRV_PCM_FMTBIT_S24_LE |
  9596. SNDRV_PCM_FMTBIT_S24_3LE |
  9597. SNDRV_PCM_FMTBIT_S32_LE,
  9598. .channels_min = 1,
  9599. .channels_max = 2,
  9600. .rate_min = 8000,
  9601. .rate_max = 384000,
  9602. },
  9603. .name = "WSA_CDC_DMA_RX_1",
  9604. .ops = &msm_dai_q6_cdc_dma_ops,
  9605. .id = AFE_PORT_ID_WSA_CODEC_DMA_RX_1,
  9606. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9607. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9608. },
  9609. {
  9610. .capture = {
  9611. .stream_name = "WSA CDC DMA1 Capture",
  9612. .aif_name = "WSA_CDC_DMA_TX_1",
  9613. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9614. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9615. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9616. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9617. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9618. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9619. SNDRV_PCM_RATE_384000,
  9620. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9621. SNDRV_PCM_FMTBIT_S24_LE |
  9622. SNDRV_PCM_FMTBIT_S24_3LE |
  9623. SNDRV_PCM_FMTBIT_S32_LE,
  9624. .channels_min = 1,
  9625. .channels_max = 2,
  9626. .rate_min = 8000,
  9627. .rate_max = 384000,
  9628. },
  9629. .name = "WSA_CDC_DMA_TX_1",
  9630. .ops = &msm_dai_q6_cdc_dma_ops,
  9631. .id = AFE_PORT_ID_WSA_CODEC_DMA_TX_1,
  9632. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9633. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9634. },
  9635. {
  9636. .capture = {
  9637. .stream_name = "WSA CDC DMA2 Capture",
  9638. .aif_name = "WSA_CDC_DMA_TX_2",
  9639. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9640. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9641. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9642. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9643. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9644. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9645. SNDRV_PCM_RATE_384000,
  9646. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9647. SNDRV_PCM_FMTBIT_S24_LE |
  9648. SNDRV_PCM_FMTBIT_S24_3LE |
  9649. SNDRV_PCM_FMTBIT_S32_LE,
  9650. .channels_min = 1,
  9651. .channels_max = 1,
  9652. .rate_min = 8000,
  9653. .rate_max = 384000,
  9654. },
  9655. .name = "WSA_CDC_DMA_TX_2",
  9656. .ops = &msm_dai_q6_cdc_dma_ops,
  9657. .id = AFE_PORT_ID_WSA_CODEC_DMA_TX_2,
  9658. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9659. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9660. },
  9661. {
  9662. .capture = {
  9663. .stream_name = "VA CDC DMA0 Capture",
  9664. .aif_name = "VA_CDC_DMA_TX_0",
  9665. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9666. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9667. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9668. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9669. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9670. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9671. SNDRV_PCM_RATE_384000,
  9672. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9673. SNDRV_PCM_FMTBIT_S24_LE |
  9674. SNDRV_PCM_FMTBIT_S24_3LE,
  9675. .channels_min = 1,
  9676. .channels_max = 8,
  9677. .rate_min = 8000,
  9678. .rate_max = 384000,
  9679. },
  9680. .name = "VA_CDC_DMA_TX_0",
  9681. .ops = &msm_dai_q6_cdc_dma_ops,
  9682. .id = AFE_PORT_ID_VA_CODEC_DMA_TX_0,
  9683. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9684. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9685. },
  9686. {
  9687. .capture = {
  9688. .stream_name = "VA CDC DMA1 Capture",
  9689. .aif_name = "VA_CDC_DMA_TX_1",
  9690. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9691. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9692. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9693. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9694. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9695. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9696. SNDRV_PCM_RATE_384000,
  9697. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9698. SNDRV_PCM_FMTBIT_S24_LE |
  9699. SNDRV_PCM_FMTBIT_S24_3LE,
  9700. .channels_min = 1,
  9701. .channels_max = 8,
  9702. .rate_min = 8000,
  9703. .rate_max = 384000,
  9704. },
  9705. .name = "VA_CDC_DMA_TX_1",
  9706. .ops = &msm_dai_q6_cdc_dma_ops,
  9707. .id = AFE_PORT_ID_VA_CODEC_DMA_TX_1,
  9708. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9709. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9710. },
  9711. {
  9712. .playback = {
  9713. .stream_name = "RX CDC DMA0 Playback",
  9714. .aif_name = "RX_CDC_DMA_RX_0",
  9715. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9716. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9717. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9718. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9719. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9720. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9721. SNDRV_PCM_RATE_384000,
  9722. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9723. SNDRV_PCM_FMTBIT_S24_LE |
  9724. SNDRV_PCM_FMTBIT_S24_3LE |
  9725. SNDRV_PCM_FMTBIT_S32_LE,
  9726. .channels_min = 1,
  9727. .channels_max = 2,
  9728. .rate_min = 8000,
  9729. .rate_max = 384000,
  9730. },
  9731. .ops = &msm_dai_q6_cdc_dma_ops,
  9732. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_0,
  9733. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9734. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9735. },
  9736. {
  9737. .capture = {
  9738. .stream_name = "TX CDC DMA0 Capture",
  9739. .aif_name = "TX_CDC_DMA_TX_0",
  9740. .rates = SNDRV_PCM_RATE_8000 |
  9741. SNDRV_PCM_RATE_16000 |
  9742. SNDRV_PCM_RATE_32000 |
  9743. SNDRV_PCM_RATE_48000 |
  9744. SNDRV_PCM_RATE_96000 |
  9745. SNDRV_PCM_RATE_192000 |
  9746. SNDRV_PCM_RATE_384000,
  9747. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9748. SNDRV_PCM_FMTBIT_S24_LE |
  9749. SNDRV_PCM_FMTBIT_S24_3LE |
  9750. SNDRV_PCM_FMTBIT_S32_LE,
  9751. .channels_min = 1,
  9752. .channels_max = 3,
  9753. .rate_min = 8000,
  9754. .rate_max = 384000,
  9755. },
  9756. .ops = &msm_dai_q6_cdc_dma_ops,
  9757. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_0,
  9758. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9759. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9760. },
  9761. {
  9762. .playback = {
  9763. .stream_name = "RX CDC DMA1 Playback",
  9764. .aif_name = "RX_CDC_DMA_RX_1",
  9765. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9766. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9767. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9768. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9769. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9770. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9771. SNDRV_PCM_RATE_384000,
  9772. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9773. SNDRV_PCM_FMTBIT_S24_LE |
  9774. SNDRV_PCM_FMTBIT_S24_3LE |
  9775. SNDRV_PCM_FMTBIT_S32_LE,
  9776. .channels_min = 1,
  9777. .channels_max = 2,
  9778. .rate_min = 8000,
  9779. .rate_max = 384000,
  9780. },
  9781. .ops = &msm_dai_q6_cdc_dma_ops,
  9782. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_1,
  9783. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9784. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9785. },
  9786. {
  9787. .capture = {
  9788. .stream_name = "TX CDC DMA1 Capture",
  9789. .aif_name = "TX_CDC_DMA_TX_1",
  9790. .rates = SNDRV_PCM_RATE_8000 |
  9791. SNDRV_PCM_RATE_16000 |
  9792. SNDRV_PCM_RATE_32000 |
  9793. SNDRV_PCM_RATE_48000 |
  9794. SNDRV_PCM_RATE_96000 |
  9795. SNDRV_PCM_RATE_192000 |
  9796. SNDRV_PCM_RATE_384000,
  9797. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9798. SNDRV_PCM_FMTBIT_S24_LE |
  9799. SNDRV_PCM_FMTBIT_S24_3LE |
  9800. SNDRV_PCM_FMTBIT_S32_LE,
  9801. .channels_min = 1,
  9802. .channels_max = 3,
  9803. .rate_min = 8000,
  9804. .rate_max = 384000,
  9805. },
  9806. .ops = &msm_dai_q6_cdc_dma_ops,
  9807. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_1,
  9808. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9809. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9810. },
  9811. {
  9812. .playback = {
  9813. .stream_name = "RX CDC DMA2 Playback",
  9814. .aif_name = "RX_CDC_DMA_RX_2",
  9815. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9816. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9817. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9818. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9819. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9820. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9821. SNDRV_PCM_RATE_384000,
  9822. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9823. SNDRV_PCM_FMTBIT_S24_LE |
  9824. SNDRV_PCM_FMTBIT_S24_3LE |
  9825. SNDRV_PCM_FMTBIT_S32_LE,
  9826. .channels_min = 1,
  9827. .channels_max = 1,
  9828. .rate_min = 8000,
  9829. .rate_max = 384000,
  9830. },
  9831. .ops = &msm_dai_q6_cdc_dma_ops,
  9832. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_2,
  9833. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9834. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9835. },
  9836. {
  9837. .capture = {
  9838. .stream_name = "TX CDC DMA2 Capture",
  9839. .aif_name = "TX_CDC_DMA_TX_2",
  9840. .rates = SNDRV_PCM_RATE_8000 |
  9841. SNDRV_PCM_RATE_16000 |
  9842. SNDRV_PCM_RATE_32000 |
  9843. SNDRV_PCM_RATE_48000 |
  9844. SNDRV_PCM_RATE_96000 |
  9845. SNDRV_PCM_RATE_192000 |
  9846. SNDRV_PCM_RATE_384000,
  9847. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9848. SNDRV_PCM_FMTBIT_S24_LE |
  9849. SNDRV_PCM_FMTBIT_S24_3LE |
  9850. SNDRV_PCM_FMTBIT_S32_LE,
  9851. .channels_min = 1,
  9852. .channels_max = 4,
  9853. .rate_min = 8000,
  9854. .rate_max = 384000,
  9855. },
  9856. .ops = &msm_dai_q6_cdc_dma_ops,
  9857. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_2,
  9858. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9859. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9860. }, {
  9861. .playback = {
  9862. .stream_name = "RX CDC DMA3 Playback",
  9863. .aif_name = "RX_CDC_DMA_RX_3",
  9864. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9865. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9866. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9867. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9868. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9869. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9870. SNDRV_PCM_RATE_384000,
  9871. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9872. SNDRV_PCM_FMTBIT_S24_LE |
  9873. SNDRV_PCM_FMTBIT_S24_3LE |
  9874. SNDRV_PCM_FMTBIT_S32_LE,
  9875. .channels_min = 1,
  9876. .channels_max = 1,
  9877. .rate_min = 8000,
  9878. .rate_max = 384000,
  9879. },
  9880. .ops = &msm_dai_q6_cdc_dma_ops,
  9881. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_3,
  9882. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9883. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9884. },
  9885. {
  9886. .capture = {
  9887. .stream_name = "TX CDC DMA3 Capture",
  9888. .aif_name = "TX_CDC_DMA_TX_3",
  9889. .rates = SNDRV_PCM_RATE_8000 |
  9890. SNDRV_PCM_RATE_16000 |
  9891. SNDRV_PCM_RATE_32000 |
  9892. SNDRV_PCM_RATE_48000 |
  9893. SNDRV_PCM_RATE_96000 |
  9894. SNDRV_PCM_RATE_192000 |
  9895. SNDRV_PCM_RATE_384000,
  9896. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9897. SNDRV_PCM_FMTBIT_S24_LE |
  9898. SNDRV_PCM_FMTBIT_S24_3LE |
  9899. SNDRV_PCM_FMTBIT_S32_LE,
  9900. .channels_min = 1,
  9901. .channels_max = 8,
  9902. .rate_min = 8000,
  9903. .rate_max = 384000,
  9904. },
  9905. .ops = &msm_dai_q6_cdc_dma_ops,
  9906. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_3,
  9907. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9908. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9909. },
  9910. {
  9911. .playback = {
  9912. .stream_name = "RX CDC DMA4 Playback",
  9913. .aif_name = "RX_CDC_DMA_RX_4",
  9914. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9915. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9916. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9917. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9918. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9919. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9920. SNDRV_PCM_RATE_384000,
  9921. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9922. SNDRV_PCM_FMTBIT_S24_LE |
  9923. SNDRV_PCM_FMTBIT_S24_3LE |
  9924. SNDRV_PCM_FMTBIT_S32_LE,
  9925. .channels_min = 1,
  9926. .channels_max = 6,
  9927. .rate_min = 8000,
  9928. .rate_max = 384000,
  9929. },
  9930. .ops = &msm_dai_q6_cdc_dma_ops,
  9931. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_4,
  9932. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9933. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9934. },
  9935. {
  9936. .capture = {
  9937. .stream_name = "TX CDC DMA4 Capture",
  9938. .aif_name = "TX_CDC_DMA_TX_4",
  9939. .rates = SNDRV_PCM_RATE_8000 |
  9940. SNDRV_PCM_RATE_16000 |
  9941. SNDRV_PCM_RATE_32000 |
  9942. SNDRV_PCM_RATE_48000 |
  9943. SNDRV_PCM_RATE_96000 |
  9944. SNDRV_PCM_RATE_192000 |
  9945. SNDRV_PCM_RATE_384000,
  9946. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9947. SNDRV_PCM_FMTBIT_S24_LE |
  9948. SNDRV_PCM_FMTBIT_S24_3LE |
  9949. SNDRV_PCM_FMTBIT_S32_LE,
  9950. .channels_min = 1,
  9951. .channels_max = 8,
  9952. .rate_min = 8000,
  9953. .rate_max = 384000,
  9954. },
  9955. .ops = &msm_dai_q6_cdc_dma_ops,
  9956. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_4,
  9957. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9958. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9959. },
  9960. {
  9961. .playback = {
  9962. .stream_name = "RX CDC DMA5 Playback",
  9963. .aif_name = "RX_CDC_DMA_RX_5",
  9964. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9965. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9966. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9967. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9968. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9969. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9970. SNDRV_PCM_RATE_384000,
  9971. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9972. SNDRV_PCM_FMTBIT_S24_LE |
  9973. SNDRV_PCM_FMTBIT_S24_3LE |
  9974. SNDRV_PCM_FMTBIT_S32_LE,
  9975. .channels_min = 1,
  9976. .channels_max = 1,
  9977. .rate_min = 8000,
  9978. .rate_max = 384000,
  9979. },
  9980. .ops = &msm_dai_q6_cdc_dma_ops,
  9981. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_5,
  9982. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9983. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9984. },
  9985. {
  9986. .capture = {
  9987. .stream_name = "TX CDC DMA5 Capture",
  9988. .aif_name = "TX_CDC_DMA_TX_5",
  9989. .rates = SNDRV_PCM_RATE_8000 |
  9990. SNDRV_PCM_RATE_16000 |
  9991. SNDRV_PCM_RATE_32000 |
  9992. SNDRV_PCM_RATE_48000 |
  9993. SNDRV_PCM_RATE_96000 |
  9994. SNDRV_PCM_RATE_192000 |
  9995. SNDRV_PCM_RATE_384000,
  9996. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9997. SNDRV_PCM_FMTBIT_S24_LE |
  9998. SNDRV_PCM_FMTBIT_S24_3LE |
  9999. SNDRV_PCM_FMTBIT_S32_LE,
  10000. .channels_min = 1,
  10001. .channels_max = 4,
  10002. .rate_min = 8000,
  10003. .rate_max = 384000,
  10004. },
  10005. .ops = &msm_dai_q6_cdc_dma_ops,
  10006. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_5,
  10007. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10008. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10009. },
  10010. {
  10011. .playback = {
  10012. .stream_name = "RX CDC DMA6 Playback",
  10013. .aif_name = "RX_CDC_DMA_RX_6",
  10014. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10015. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10016. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10017. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10018. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10019. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10020. SNDRV_PCM_RATE_384000,
  10021. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10022. SNDRV_PCM_FMTBIT_S24_LE |
  10023. SNDRV_PCM_FMTBIT_S24_3LE |
  10024. SNDRV_PCM_FMTBIT_S32_LE,
  10025. .channels_min = 1,
  10026. .channels_max = 4,
  10027. .rate_min = 8000,
  10028. .rate_max = 384000,
  10029. },
  10030. .ops = &msm_dai_q6_cdc_dma_ops,
  10031. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_6,
  10032. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10033. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10034. },
  10035. {
  10036. .playback = {
  10037. .stream_name = "RX CDC DMA7 Playback",
  10038. .aif_name = "RX_CDC_DMA_RX_7",
  10039. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10040. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10041. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10042. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10043. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10044. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10045. SNDRV_PCM_RATE_384000,
  10046. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10047. SNDRV_PCM_FMTBIT_S24_LE |
  10048. SNDRV_PCM_FMTBIT_S24_3LE |
  10049. SNDRV_PCM_FMTBIT_S32_LE,
  10050. .channels_min = 1,
  10051. .channels_max = 2,
  10052. .rate_min = 8000,
  10053. .rate_max = 384000,
  10054. },
  10055. .ops = &msm_dai_q6_cdc_dma_ops,
  10056. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_7,
  10057. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10058. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10059. },
  10060. };
  10061. static const struct snd_soc_component_driver msm_q6_cdc_dma_dai_component = {
  10062. .name = "msm-dai-cdc-dma-dev",
  10063. };
  10064. /* DT related probe for each codec DMA interface device */
  10065. static int msm_dai_q6_cdc_dma_dev_probe(struct platform_device *pdev)
  10066. {
  10067. const char *q6_cdc_dma_dev_id = "qcom,msm-dai-cdc-dma-dev-id";
  10068. u32 cdc_dma_id = 0;
  10069. int i;
  10070. int rc = 0;
  10071. struct msm_dai_q6_cdc_dma_dai_data *dai_data = NULL;
  10072. rc = of_property_read_u32(pdev->dev.of_node, q6_cdc_dma_dev_id,
  10073. &cdc_dma_id);
  10074. if (rc) {
  10075. dev_err(&pdev->dev,
  10076. "%s: missing 0x%x in dt node\n", __func__, cdc_dma_id);
  10077. return rc;
  10078. }
  10079. dev_dbg(&pdev->dev, "%s: dev name %s dev id 0x%x\n", __func__,
  10080. dev_name(&pdev->dev), cdc_dma_id);
  10081. pdev->id = cdc_dma_id;
  10082. dai_data = devm_kzalloc(&pdev->dev,
  10083. sizeof(struct msm_dai_q6_cdc_dma_dai_data),
  10084. GFP_KERNEL);
  10085. if (!dai_data)
  10086. return -ENOMEM;
  10087. rc = of_property_read_u32(pdev->dev.of_node,
  10088. "qcom,msm-dai-is-island-supported",
  10089. &dai_data->is_island_dai);
  10090. if (rc)
  10091. dev_dbg(&pdev->dev, "island supported entry not found\n");
  10092. dev_set_drvdata(&pdev->dev, dai_data);
  10093. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_cdc_dma_dai); i++) {
  10094. if (msm_dai_q6_cdc_dma_dai[i].id == cdc_dma_id) {
  10095. return snd_soc_register_component(&pdev->dev,
  10096. &msm_q6_cdc_dma_dai_component,
  10097. &msm_dai_q6_cdc_dma_dai[i], 1);
  10098. }
  10099. }
  10100. return -ENODEV;
  10101. }
  10102. static int msm_dai_q6_cdc_dma_dev_remove(struct platform_device *pdev)
  10103. {
  10104. snd_soc_unregister_component(&pdev->dev);
  10105. return 0;
  10106. }
  10107. static const struct of_device_id msm_dai_q6_cdc_dma_dev_dt_match[] = {
  10108. { .compatible = "qcom,msm-dai-cdc-dma-dev", },
  10109. { }
  10110. };
  10111. MODULE_DEVICE_TABLE(of, msm_dai_q6_cdc_dma_dev_dt_match);
  10112. static struct platform_driver msm_dai_q6_cdc_dma_driver = {
  10113. .probe = msm_dai_q6_cdc_dma_dev_probe,
  10114. .remove = msm_dai_q6_cdc_dma_dev_remove,
  10115. .driver = {
  10116. .name = "msm-dai-cdc-dma-dev",
  10117. .owner = THIS_MODULE,
  10118. .of_match_table = msm_dai_q6_cdc_dma_dev_dt_match,
  10119. },
  10120. };
  10121. /* DT related probe for codec DMA interface device group */
  10122. static int msm_dai_cdc_dma_q6_probe(struct platform_device *pdev)
  10123. {
  10124. int rc;
  10125. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  10126. if (rc) {
  10127. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  10128. __func__, rc);
  10129. } else
  10130. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  10131. return rc;
  10132. }
  10133. static int msm_dai_cdc_dma_q6_remove(struct platform_device *pdev)
  10134. {
  10135. of_platform_depopulate(&pdev->dev);
  10136. return 0;
  10137. }
  10138. static const struct of_device_id msm_dai_cdc_dma_dt_match[] = {
  10139. { .compatible = "qcom,msm-dai-cdc-dma", },
  10140. { }
  10141. };
  10142. MODULE_DEVICE_TABLE(of, msm_dai_cdc_dma_dt_match);
  10143. static struct platform_driver msm_dai_cdc_dma_q6 = {
  10144. .probe = msm_dai_cdc_dma_q6_probe,
  10145. .remove = msm_dai_cdc_dma_q6_remove,
  10146. .driver = {
  10147. .name = "msm-dai-cdc-dma",
  10148. .owner = THIS_MODULE,
  10149. .of_match_table = msm_dai_cdc_dma_dt_match,
  10150. },
  10151. };
  10152. int __init msm_dai_q6_init(void)
  10153. {
  10154. int rc;
  10155. rc = platform_driver_register(&msm_auxpcm_dev_driver);
  10156. if (rc) {
  10157. pr_err("%s: fail to register auxpcm dev driver", __func__);
  10158. goto fail;
  10159. }
  10160. rc = platform_driver_register(&msm_dai_q6);
  10161. if (rc) {
  10162. pr_err("%s: fail to register dai q6 driver", __func__);
  10163. goto dai_q6_fail;
  10164. }
  10165. rc = platform_driver_register(&msm_dai_q6_dev);
  10166. if (rc) {
  10167. pr_err("%s: fail to register dai q6 dev driver", __func__);
  10168. goto dai_q6_dev_fail;
  10169. }
  10170. rc = platform_driver_register(&msm_dai_q6_mi2s_driver);
  10171. if (rc) {
  10172. pr_err("%s: fail to register dai MI2S dev drv\n", __func__);
  10173. goto dai_q6_mi2s_drv_fail;
  10174. }
  10175. rc = platform_driver_register(&msm_dai_mi2s_q6);
  10176. if (rc) {
  10177. pr_err("%s: fail to register dai MI2S\n", __func__);
  10178. goto dai_mi2s_q6_fail;
  10179. }
  10180. rc = platform_driver_register(&msm_dai_q6_spdif_driver);
  10181. if (rc) {
  10182. pr_err("%s: fail to register dai SPDIF\n", __func__);
  10183. goto dai_spdif_q6_fail;
  10184. }
  10185. rc = platform_driver_register(&msm_dai_q6_tdm_driver);
  10186. if (rc) {
  10187. pr_err("%s: fail to register dai TDM dev drv\n", __func__);
  10188. goto dai_q6_tdm_drv_fail;
  10189. }
  10190. rc = platform_driver_register(&msm_dai_tdm_q6);
  10191. if (rc) {
  10192. pr_err("%s: fail to register dai TDM\n", __func__);
  10193. goto dai_tdm_q6_fail;
  10194. }
  10195. rc = platform_driver_register(&msm_dai_q6_cdc_dma_driver);
  10196. if (rc) {
  10197. pr_err("%s: fail to register dai CDC DMA dev\n", __func__);
  10198. goto dai_cdc_dma_q6_dev_fail;
  10199. }
  10200. rc = platform_driver_register(&msm_dai_cdc_dma_q6);
  10201. if (rc) {
  10202. pr_err("%s: fail to register dai CDC DMA\n", __func__);
  10203. goto dai_cdc_dma_q6_fail;
  10204. }
  10205. return rc;
  10206. dai_cdc_dma_q6_fail:
  10207. platform_driver_unregister(&msm_dai_q6_cdc_dma_driver);
  10208. dai_cdc_dma_q6_dev_fail:
  10209. platform_driver_unregister(&msm_dai_tdm_q6);
  10210. dai_tdm_q6_fail:
  10211. platform_driver_unregister(&msm_dai_q6_tdm_driver);
  10212. dai_q6_tdm_drv_fail:
  10213. platform_driver_unregister(&msm_dai_q6_spdif_driver);
  10214. dai_spdif_q6_fail:
  10215. platform_driver_unregister(&msm_dai_mi2s_q6);
  10216. dai_mi2s_q6_fail:
  10217. platform_driver_unregister(&msm_dai_q6_mi2s_driver);
  10218. dai_q6_mi2s_drv_fail:
  10219. platform_driver_unregister(&msm_dai_q6_dev);
  10220. dai_q6_dev_fail:
  10221. platform_driver_unregister(&msm_dai_q6);
  10222. dai_q6_fail:
  10223. platform_driver_unregister(&msm_auxpcm_dev_driver);
  10224. fail:
  10225. return rc;
  10226. }
  10227. void msm_dai_q6_exit(void)
  10228. {
  10229. platform_driver_unregister(&msm_dai_cdc_dma_q6);
  10230. platform_driver_unregister(&msm_dai_q6_cdc_dma_driver);
  10231. platform_driver_unregister(&msm_dai_tdm_q6);
  10232. platform_driver_unregister(&msm_dai_q6_tdm_driver);
  10233. platform_driver_unregister(&msm_dai_q6_spdif_driver);
  10234. platform_driver_unregister(&msm_dai_mi2s_q6);
  10235. platform_driver_unregister(&msm_dai_q6_mi2s_driver);
  10236. platform_driver_unregister(&msm_dai_q6_dev);
  10237. platform_driver_unregister(&msm_dai_q6);
  10238. platform_driver_unregister(&msm_auxpcm_dev_driver);
  10239. }
  10240. /* Module information */
  10241. MODULE_DESCRIPTION("MSM DSP DAI driver");
  10242. MODULE_LICENSE("GPL v2");