swr-mstr-ctrl.c 110 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/irq.h>
  7. #include <linux/kernel.h>
  8. #include <linux/init.h>
  9. #include <linux/slab.h>
  10. #include <linux/io.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/delay.h>
  14. #include <linux/kthread.h>
  15. #include <linux/bitops.h>
  16. #include <linux/clk.h>
  17. #include <linux/gpio.h>
  18. #include <linux/of_gpio.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/of.h>
  21. #include <soc/soundwire.h>
  22. #include <soc/swr-common.h>
  23. #include <linux/regmap.h>
  24. #include <dsp/msm-audio-event-notify.h>
  25. #include "swr-mstr-registers.h"
  26. #include "swr-slave-registers.h"
  27. #include <dsp/digital-cdc-rsc-mgr.h>
  28. #include "swr-mstr-ctrl.h"
  29. #define SWR_NUM_PORTS 4 /* TODO - Get this info from DT */
  30. #define SWRM_FRAME_SYNC_SEL 4000 /* 4KHz */
  31. #define SWRM_FRAME_SYNC_SEL_NATIVE 3675 /* 3.675KHz */
  32. #define SWRM_PCM_OUT 0
  33. #define SWRM_PCM_IN 1
  34. #define SWRM_SYSTEM_RESUME_TIMEOUT_MS 700
  35. #define SWRM_SYS_SUSPEND_WAIT 1
  36. #define SWRM_DSD_PARAMS_PORT 4
  37. #define SWRM_SPK_DAC_PORT_RECEIVER 0
  38. #define SWR_BROADCAST_CMD_ID 0x0F
  39. #define SWR_DEV_ID_MASK 0xFFFFFFFFFFFF
  40. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  41. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  42. #define SWR_INVALID_PARAM 0xFF
  43. #define SWR_HSTOP_MAX_VAL 0xF
  44. #define SWR_HSTART_MIN_VAL 0x0
  45. #define ERR_AUTO_SUSPEND_TIMER_VAL 0x1
  46. #define SWRM_LINK_STATUS_RETRY_CNT 100
  47. #define SWRM_ROW_48 48
  48. #define SWRM_ROW_50 50
  49. #define SWRM_ROW_64 64
  50. #define SWRM_COL_02 02
  51. #define SWRM_COL_16 16
  52. #define SWRS_SCP_INT_STATUS_CLEAR_1 0x40
  53. #define SWRS_SCP_INT_STATUS_MASK_1 0x41
  54. #define SWRM_MCP_SLV_STATUS_MASK 0x03
  55. #define SWRM_ROW_CTRL_MASK 0xF8
  56. #define SWRM_COL_CTRL_MASK 0x07
  57. #define SWRM_CLK_DIV_MASK 0x700
  58. #define SWRM_SSP_PERIOD_MASK 0xff0000
  59. #define SWRM_NUM_PINGS_MASK 0x3E0000
  60. #define SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT 3
  61. #define SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT 0
  62. #define SWRM_MCP_FRAME_CTRL_BANK_CLK_DIV_VALUE_SHFT 8
  63. #define SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT 16
  64. #define SWRM_NUM_PINGS_POS 0x11
  65. #define SWRM_DP_PORT_CTRL_EN_CHAN_SHFT 0x18
  66. #define SWRM_DP_PORT_CTRL_OFFSET2_SHFT 0x10
  67. #define SWRM_DP_PORT_CTRL_OFFSET1_SHFT 0x08
  68. #define SWR_OVERFLOW_RETRY_COUNT 30
  69. #define CPU_IDLE_LATENCY 10
  70. #define SWRM_REG_GAP_START 0x2C54
  71. #define SWRM_REG_GAP_END 0x4000
  72. /* pm runtime auto suspend timer in msecs */
  73. static int auto_suspend_timer = 500;
  74. module_param(auto_suspend_timer, int, 0664);
  75. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  76. enum {
  77. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  78. SWR_ATTACHED_OK, /* Device is attached */
  79. SWR_ALERT, /* Device alters master for any interrupts */
  80. SWR_RESERVED, /* Reserved */
  81. };
  82. enum {
  83. MASTER_ID_WSA = 1,
  84. MASTER_ID_RX,
  85. MASTER_ID_TX
  86. };
  87. enum {
  88. ENABLE_PENDING,
  89. DISABLE_PENDING
  90. };
  91. enum {
  92. LPASS_HW_CORE,
  93. LPASS_AUDIO_CORE,
  94. };
  95. enum {
  96. SWRM_WR_CHECK_AVAIL,
  97. SWRM_RD_CHECK_AVAIL,
  98. };
  99. #define TRUE 1
  100. #define FALSE 0
  101. #define SWRM_MAX_PORT_REG 120
  102. #define SWRM_MAX_INIT_REG 12
  103. #define MAX_FIFO_RD_FAIL_RETRY 3
  104. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm);
  105. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm);
  106. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr);
  107. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val);
  108. static int swrm_runtime_resume(struct device *dev);
  109. static void swrm_wait_for_fifo_avail(struct swr_mstr_ctrl *swrm, int swrm_rd_wr);
  110. static u8 swrm_get_clk_div(int mclk_freq, int bus_clk_freq)
  111. {
  112. int clk_div = 0;
  113. u8 div_val = 0;
  114. if (!mclk_freq || !bus_clk_freq)
  115. return 0;
  116. clk_div = (mclk_freq / bus_clk_freq);
  117. switch (clk_div) {
  118. case 32:
  119. div_val = 5;
  120. break;
  121. case 16:
  122. div_val = 4;
  123. break;
  124. case 8:
  125. div_val = 3;
  126. break;
  127. case 4:
  128. div_val = 2;
  129. break;
  130. case 2:
  131. div_val = 1;
  132. break;
  133. case 1:
  134. default:
  135. div_val = 0;
  136. break;
  137. }
  138. return div_val;
  139. }
  140. static bool swrm_is_msm_variant(int val)
  141. {
  142. return (val == SWRM_VERSION_1_3);
  143. }
  144. static u8 get_cmd_id(struct swr_mstr_ctrl *swrm)
  145. {
  146. u8 id;
  147. id = swrm->cmd_id;
  148. swrm->cmd_id = (swrm->cmd_id == 0xE) ? 0 : ((swrm->cmd_id + 1) % 16);
  149. return id;
  150. }
  151. #ifdef CONFIG_DEBUG_FS
  152. static int swrm_debug_open(struct inode *inode, struct file *file)
  153. {
  154. file->private_data = inode->i_private;
  155. return 0;
  156. }
  157. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  158. {
  159. char *token;
  160. int base, cnt;
  161. token = strsep(&buf, " ");
  162. for (cnt = 0; cnt < num_of_par; cnt++) {
  163. if (token) {
  164. if ((token[1] == 'x') || (token[1] == 'X'))
  165. base = 16;
  166. else
  167. base = 10;
  168. if (kstrtou32(token, base, &param1[cnt]) != 0)
  169. return -EINVAL;
  170. token = strsep(&buf, " ");
  171. } else
  172. return -EINVAL;
  173. }
  174. return 0;
  175. }
  176. static ssize_t swrm_reg_show(struct swr_mstr_ctrl *swrm, char __user *ubuf,
  177. size_t count, loff_t *ppos)
  178. {
  179. int i, reg_val, len;
  180. ssize_t total = 0;
  181. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  182. if (!ubuf || !ppos)
  183. return 0;
  184. i = ((int) *ppos + SWRM_BASE);
  185. for (; i <= SWRM_MAX_REGISTER; i += 4) {
  186. /* No registers between SWRM_REG_GAP_START to SWRM_REG_GAP_END */
  187. if (i > SWRM_REG_GAP_START && i < SWRM_REG_GAP_END)
  188. continue;
  189. usleep_range(100, 150);
  190. reg_val = swr_master_read(swrm, i);
  191. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  192. if (len < 0) {
  193. pr_err_ratelimited("%s: fail to fill the buffer\n", __func__);
  194. total = -EFAULT;
  195. goto copy_err;
  196. }
  197. if ((total + len) >= count - 1)
  198. break;
  199. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  200. pr_err_ratelimited("%s: fail to copy reg dump\n", __func__);
  201. total = -EFAULT;
  202. goto copy_err;
  203. }
  204. *ppos += 4;
  205. total += len;
  206. }
  207. copy_err:
  208. return total;
  209. }
  210. static ssize_t swrm_debug_reg_dump(struct file *file, char __user *ubuf,
  211. size_t count, loff_t *ppos)
  212. {
  213. struct swr_mstr_ctrl *swrm;
  214. if (!count || !file || !ppos || !ubuf)
  215. return -EINVAL;
  216. swrm = file->private_data;
  217. if (!swrm)
  218. return -EINVAL;
  219. if (*ppos < 0)
  220. return -EINVAL;
  221. return swrm_reg_show(swrm, ubuf, count, ppos);
  222. }
  223. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  224. size_t count, loff_t *ppos)
  225. {
  226. char lbuf[SWR_MSTR_RD_BUF_LEN];
  227. struct swr_mstr_ctrl *swrm = NULL;
  228. if (!count || !file || !ppos || !ubuf)
  229. return -EINVAL;
  230. swrm = file->private_data;
  231. if (!swrm)
  232. return -EINVAL;
  233. if (*ppos < 0)
  234. return -EINVAL;
  235. snprintf(lbuf, sizeof(lbuf), "0x%x\n", swrm->read_data);
  236. return simple_read_from_buffer(ubuf, count, ppos, lbuf,
  237. strnlen(lbuf, 7));
  238. }
  239. static ssize_t swrm_debug_peek_write(struct file *file, const char __user *ubuf,
  240. size_t count, loff_t *ppos)
  241. {
  242. char lbuf[SWR_MSTR_RD_BUF_LEN];
  243. int rc;
  244. u32 param[5];
  245. struct swr_mstr_ctrl *swrm = NULL;
  246. if (!count || !file || !ppos || !ubuf)
  247. return -EINVAL;
  248. swrm = file->private_data;
  249. if (!swrm)
  250. return -EINVAL;
  251. if (*ppos < 0)
  252. return -EINVAL;
  253. if (count > sizeof(lbuf) - 1)
  254. return -EINVAL;
  255. rc = copy_from_user(lbuf, ubuf, count);
  256. if (rc)
  257. return -EFAULT;
  258. lbuf[count] = '\0';
  259. rc = get_parameters(lbuf, param, 1);
  260. if ((param[0] <= SWRM_MAX_REGISTER) && (rc == 0))
  261. swrm->read_data = swr_master_read(swrm, param[0]);
  262. else
  263. rc = -EINVAL;
  264. if (rc == 0)
  265. rc = count;
  266. else
  267. dev_err_ratelimited(swrm->dev, "%s: rc = %d\n", __func__, rc);
  268. return rc;
  269. }
  270. static ssize_t swrm_debug_write(struct file *file,
  271. const char __user *ubuf, size_t count, loff_t *ppos)
  272. {
  273. char lbuf[SWR_MSTR_WR_BUF_LEN];
  274. int rc;
  275. u32 param[5];
  276. struct swr_mstr_ctrl *swrm;
  277. if (!file || !ppos || !ubuf)
  278. return -EINVAL;
  279. swrm = file->private_data;
  280. if (!swrm)
  281. return -EINVAL;
  282. if (count > sizeof(lbuf) - 1)
  283. return -EINVAL;
  284. rc = copy_from_user(lbuf, ubuf, count);
  285. if (rc)
  286. return -EFAULT;
  287. lbuf[count] = '\0';
  288. rc = get_parameters(lbuf, param, 2);
  289. if ((param[0] <= SWRM_MAX_REGISTER) &&
  290. (param[1] <= 0xFFFFFFFF) &&
  291. (rc == 0))
  292. swr_master_write(swrm, param[0], param[1]);
  293. else
  294. rc = -EINVAL;
  295. if (rc == 0)
  296. rc = count;
  297. else
  298. pr_err_ratelimited("%s: rc = %d\n", __func__, rc);
  299. return rc;
  300. }
  301. static const struct file_operations swrm_debug_read_ops = {
  302. .open = swrm_debug_open,
  303. .write = swrm_debug_peek_write,
  304. .read = swrm_debug_read,
  305. };
  306. static const struct file_operations swrm_debug_write_ops = {
  307. .open = swrm_debug_open,
  308. .write = swrm_debug_write,
  309. };
  310. static const struct file_operations swrm_debug_dump_ops = {
  311. .open = swrm_debug_open,
  312. .read = swrm_debug_reg_dump,
  313. };
  314. #endif
  315. static void swrm_reg_dump(struct swr_mstr_ctrl *swrm,
  316. u32 *reg, u32 *val, int len, const char* func)
  317. {
  318. int i = 0;
  319. for (i = 0; i < len; i++)
  320. dev_dbg(swrm->dev, "%s: reg = 0x%x val = 0x%x\n",
  321. func, reg[i], val[i]);
  322. }
  323. static bool is_swr_clk_needed(struct swr_mstr_ctrl *swrm)
  324. {
  325. return ((swrm->version <= SWRM_VERSION_1_5_1) ? true : false);
  326. }
  327. static int swrm_request_hw_vote(struct swr_mstr_ctrl *swrm,
  328. int core_type, bool enable)
  329. {
  330. int ret = 0;
  331. mutex_lock(&swrm->devlock);
  332. if (core_type == LPASS_HW_CORE) {
  333. if (swrm->lpass_core_hw_vote) {
  334. if (enable) {
  335. if (!swrm->dev_up) {
  336. dev_dbg(swrm->dev, "%s: device is down or SSR state\n",
  337. __func__);
  338. trace_printk("%s: device is down or SSR state\n",
  339. __func__);
  340. mutex_unlock(&swrm->devlock);
  341. return -ENODEV;
  342. }
  343. if (++swrm->hw_core_clk_en == 1) {
  344. ret =
  345. digital_cdc_rsc_mgr_hw_vote_enable(
  346. swrm->lpass_core_hw_vote, swrm->dev);
  347. if (ret < 0) {
  348. dev_err_ratelimited(swrm->dev,
  349. "%s:lpass core hw enable failed\n",
  350. __func__);
  351. --swrm->hw_core_clk_en;
  352. }
  353. }
  354. } else {
  355. --swrm->hw_core_clk_en;
  356. if (swrm->hw_core_clk_en < 0)
  357. swrm->hw_core_clk_en = 0;
  358. else if (swrm->hw_core_clk_en == 0)
  359. digital_cdc_rsc_mgr_hw_vote_disable(
  360. swrm->lpass_core_hw_vote, swrm->dev);
  361. }
  362. }
  363. }
  364. if (core_type == LPASS_AUDIO_CORE) {
  365. if (swrm->lpass_core_audio) {
  366. if (enable) {
  367. if (!swrm->dev_up) {
  368. dev_dbg(swrm->dev, "%s: device is down or SSR state\n",
  369. __func__);
  370. trace_printk("%s: device is down or SSR state\n",
  371. __func__);
  372. mutex_unlock(&swrm->devlock);
  373. return -ENODEV;
  374. }
  375. if (++swrm->aud_core_clk_en == 1) {
  376. ret =
  377. digital_cdc_rsc_mgr_hw_vote_enable(
  378. swrm->lpass_core_audio, swrm->dev);
  379. if (ret < 0) {
  380. dev_err_ratelimited(swrm->dev,
  381. "%s:lpass audio hw enable failed\n",
  382. __func__);
  383. --swrm->aud_core_clk_en;
  384. }
  385. }
  386. } else {
  387. --swrm->aud_core_clk_en;
  388. if (swrm->aud_core_clk_en < 0)
  389. swrm->aud_core_clk_en = 0;
  390. else if (swrm->aud_core_clk_en == 0)
  391. digital_cdc_rsc_mgr_hw_vote_disable(
  392. swrm->lpass_core_audio, swrm->dev);
  393. }
  394. }
  395. }
  396. mutex_unlock(&swrm->devlock);
  397. dev_dbg(swrm->dev, "%s: hw_clk_en: %d audio_core_clk_en: %d\n",
  398. __func__, swrm->hw_core_clk_en, swrm->aud_core_clk_en);
  399. trace_printk("%s: hw_clk_en: %d audio_core_clk_en: %d\n",
  400. __func__, swrm->hw_core_clk_en, swrm->aud_core_clk_en);
  401. return ret;
  402. }
  403. static int swrm_get_ssp_period(struct swr_mstr_ctrl *swrm,
  404. int row, int col,
  405. int frame_sync)
  406. {
  407. if (!swrm || !row || !col || !frame_sync)
  408. return 1;
  409. return ((swrm->bus_clk * 2) / ((row * col) * frame_sync));
  410. }
  411. static int swrm_core_vote_request(struct swr_mstr_ctrl *swrm, bool enable)
  412. {
  413. int ret = 0;
  414. if (!swrm->handle)
  415. return -EINVAL;
  416. mutex_lock(&swrm->clklock);
  417. if (!swrm->dev_up) {
  418. ret = -ENODEV;
  419. goto exit;
  420. }
  421. if (swrm->core_vote) {
  422. ret = swrm->core_vote(swrm->handle, enable);
  423. if (ret)
  424. dev_err_ratelimited(swrm->dev,
  425. "%s: core vote request failed\n", __func__);
  426. }
  427. exit:
  428. mutex_unlock(&swrm->clklock);
  429. return ret;
  430. }
  431. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  432. {
  433. int ret = 0;
  434. if (!swrm->clk || !swrm->handle)
  435. return -EINVAL;
  436. mutex_lock(&swrm->clklock);
  437. if (enable) {
  438. if (!swrm->dev_up) {
  439. ret = -ENODEV;
  440. goto exit;
  441. }
  442. if (is_swr_clk_needed(swrm)) {
  443. if (swrm->core_vote) {
  444. ret = swrm->core_vote(swrm->handle, true);
  445. if (ret) {
  446. dev_err_ratelimited(swrm->dev,
  447. "%s: core vote request failed\n",
  448. __func__);
  449. swrm->core_vote(swrm->handle, false);
  450. goto exit;
  451. }
  452. ret = swrm->core_vote(swrm->handle, false);
  453. }
  454. }
  455. swrm->clk_ref_count++;
  456. if (swrm->clk_ref_count == 1) {
  457. trace_printk("%s: clock enable count %d\n",
  458. __func__, swrm->clk_ref_count);
  459. ret = swrm->clk(swrm->handle, true);
  460. if (ret) {
  461. dev_err_ratelimited(swrm->dev,
  462. "%s: clock enable req failed",
  463. __func__);
  464. --swrm->clk_ref_count;
  465. }
  466. }
  467. } else if (--swrm->clk_ref_count == 0) {
  468. trace_printk("%s: clock disable count %d\n",
  469. __func__, swrm->clk_ref_count);
  470. swrm->clk(swrm->handle, false);
  471. complete(&swrm->clk_off_complete);
  472. }
  473. if (swrm->clk_ref_count < 0) {
  474. dev_err_ratelimited(swrm->dev, "%s: swrm clk count mismatch\n", __func__);
  475. swrm->clk_ref_count = 0;
  476. }
  477. exit:
  478. mutex_unlock(&swrm->clklock);
  479. return ret;
  480. }
  481. static int swrm_ahb_write(struct swr_mstr_ctrl *swrm,
  482. u16 reg, u32 *value)
  483. {
  484. u32 temp = (u32)(*value);
  485. int ret = 0;
  486. int vote_ret = 0;
  487. mutex_lock(&swrm->devlock);
  488. if (!swrm->dev_up)
  489. goto err;
  490. if (is_swr_clk_needed(swrm)) {
  491. ret = swrm_clk_request(swrm, TRUE);
  492. if (ret) {
  493. dev_err_ratelimited(swrm->dev,
  494. "%s: clock request failed\n",
  495. __func__);
  496. goto err;
  497. }
  498. } else {
  499. vote_ret = swrm_core_vote_request(swrm, true);
  500. if (vote_ret == -ENOTSYNC)
  501. goto err_vote;
  502. else if (vote_ret)
  503. goto err;
  504. }
  505. iowrite32(temp, swrm->swrm_dig_base + reg);
  506. if (is_swr_clk_needed(swrm))
  507. swrm_clk_request(swrm, FALSE);
  508. err_vote:
  509. if (!is_swr_clk_needed(swrm))
  510. swrm_core_vote_request(swrm, false);
  511. err:
  512. mutex_unlock(&swrm->devlock);
  513. return ret;
  514. }
  515. static int swrm_ahb_read(struct swr_mstr_ctrl *swrm,
  516. u16 reg, u32 *value)
  517. {
  518. u32 temp = 0;
  519. int ret = 0;
  520. int vote_ret = 0;
  521. mutex_lock(&swrm->devlock);
  522. if (!swrm->dev_up)
  523. goto err;
  524. if (is_swr_clk_needed(swrm)) {
  525. ret = swrm_clk_request(swrm, TRUE);
  526. if (ret) {
  527. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  528. __func__);
  529. goto err;
  530. }
  531. } else {
  532. vote_ret = swrm_core_vote_request(swrm, true);
  533. if (vote_ret == -ENOTSYNC)
  534. goto err_vote;
  535. else if (vote_ret)
  536. goto err;
  537. }
  538. temp = ioread32(swrm->swrm_dig_base + reg);
  539. *value = temp;
  540. if (is_swr_clk_needed(swrm))
  541. swrm_clk_request(swrm, FALSE);
  542. err_vote:
  543. if (!is_swr_clk_needed(swrm))
  544. swrm_core_vote_request(swrm, false);
  545. err:
  546. mutex_unlock(&swrm->devlock);
  547. return ret;
  548. }
  549. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr)
  550. {
  551. u32 val = 0;
  552. if (swrm->read)
  553. val = swrm->read(swrm->handle, reg_addr);
  554. else
  555. swrm_ahb_read(swrm, reg_addr, &val);
  556. return val;
  557. }
  558. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val)
  559. {
  560. if (swrm->write)
  561. swrm->write(swrm->handle, reg_addr, val);
  562. else
  563. swrm_ahb_write(swrm, reg_addr, &val);
  564. }
  565. static int swr_master_bulk_write(struct swr_mstr_ctrl *swrm, u32 *reg_addr,
  566. u32 *val, unsigned int length)
  567. {
  568. int i = 0;
  569. if (swrm->bulk_write)
  570. swrm->bulk_write(swrm->handle, reg_addr, val, length);
  571. else {
  572. mutex_lock(&swrm->iolock);
  573. for (i = 0; i < length; i++) {
  574. /* wait for FIFO WR command to complete to avoid overflow */
  575. /*
  576. * Reduce sleep from 100us to 50us to meet KPIs
  577. * This still meets the hardware spec
  578. */
  579. usleep_range(50, 55);
  580. if (reg_addr[i] == SWRM_CMD_FIFO_WR_CMD(swrm->ee_val))
  581. swrm_wait_for_fifo_avail(swrm,
  582. SWRM_WR_CHECK_AVAIL);
  583. swr_master_write(swrm, reg_addr[i], val[i]);
  584. }
  585. usleep_range(100, 110);
  586. mutex_unlock(&swrm->iolock);
  587. }
  588. return 0;
  589. }
  590. static bool swrm_check_link_status(struct swr_mstr_ctrl *swrm, bool active)
  591. {
  592. int retry = SWRM_LINK_STATUS_RETRY_CNT;
  593. int ret = false;
  594. int status = active ? 0x1 : 0x0;
  595. int comp_sts = 0x0;
  596. if ((swrm->version <= SWRM_VERSION_1_5_1))
  597. return true;
  598. do {
  599. #ifdef CONFIG_SWRM_VER_2P0
  600. comp_sts = swr_master_read(swrm, SWRM_LINK_STATUS(swrm->ee_val)) & 0x01;
  601. #else
  602. comp_sts = swr_master_read(swrm, SWRM_COMP_STATUS) & 0x01;
  603. #endif
  604. /* check comp status and status requested met */
  605. if ((comp_sts && status) || (!comp_sts && !status)) {
  606. ret = true;
  607. break;
  608. }
  609. retry--;
  610. usleep_range(500, 510);
  611. } while (retry);
  612. if (retry == 0)
  613. dev_err_ratelimited(swrm->dev, "%s: link status not %s\n", __func__,
  614. active ? "connected" : "disconnected");
  615. return ret;
  616. }
  617. static bool swrm_is_port_en(struct swr_master *mstr)
  618. {
  619. return !!(mstr->num_port);
  620. }
  621. static void copy_port_tables(struct swr_mstr_ctrl *swrm,
  622. struct port_params *params)
  623. {
  624. u8 i;
  625. struct port_params *config = params;
  626. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  627. /* wsa uses single frame structure for all configurations */
  628. if (!swrm->mport_cfg[i].port_en)
  629. continue;
  630. swrm->mport_cfg[i].sinterval = config[i].si;
  631. swrm->mport_cfg[i].offset1 = config[i].off1;
  632. swrm->mport_cfg[i].offset2 = config[i].off2;
  633. swrm->mport_cfg[i].hstart = config[i].hstart;
  634. swrm->mport_cfg[i].hstop = config[i].hstop;
  635. swrm->mport_cfg[i].blk_pack_mode = config[i].bp_mode;
  636. swrm->mport_cfg[i].blk_grp_count = config[i].bgp_ctrl;
  637. swrm->mport_cfg[i].word_length = config[i].wd_len;
  638. swrm->mport_cfg[i].lane_ctrl = config[i].lane_ctrl;
  639. swrm->mport_cfg[i].dir = config[i].dir;
  640. swrm->mport_cfg[i].stream_type = config[i].stream_type;
  641. }
  642. }
  643. static int swrm_get_port_config(struct swr_mstr_ctrl *swrm)
  644. {
  645. struct port_params *params;
  646. u32 usecase = 0;
  647. if (swrm->master_id == MASTER_ID_TX)
  648. return 0;
  649. /* TODO - Send usecase information to avoid checking for master_id */
  650. if (swrm->mport_cfg[SWRM_DSD_PARAMS_PORT].port_en &&
  651. (swrm->master_id == MASTER_ID_RX))
  652. usecase = 1;
  653. else if ((swrm->master_id == MASTER_ID_RX) &&
  654. (swrm->bus_clk == SWR_CLK_RATE_11P2896MHZ))
  655. usecase = 2;
  656. if ((swrm->master_id == MASTER_ID_WSA) &&
  657. swrm->mport_cfg[SWRM_SPK_DAC_PORT_RECEIVER].port_en &&
  658. swrm->mport_cfg[SWRM_SPK_DAC_PORT_RECEIVER].ch_rate ==
  659. SWR_CLK_RATE_4P8MHZ)
  660. usecase = 1;
  661. params = swrm->port_param[usecase];
  662. copy_port_tables(swrm, params);
  663. return 0;
  664. }
  665. static int swrm_pcm_port_config(struct swr_mstr_ctrl *swrm, u8 port_num,
  666. u8 stream_type, bool dir, bool enable)
  667. {
  668. u16 reg_addr = 0;
  669. u32 reg_val = 0;
  670. if (!port_num || port_num > SWR_MSTR_PORT_LEN) {
  671. dev_err_ratelimited(swrm->dev, "%s: invalid port: %d\n",
  672. __func__, port_num);
  673. return -EINVAL;
  674. }
  675. if (stream_type == SWR_PDM)
  676. return 0;
  677. reg_addr = ((dir) ? SWRM_DIN_DP_PCM_PORT_CTRL(port_num) : \
  678. SWRM_DOUT_DP_PCM_PORT_CTRL(port_num));
  679. reg_val = enable ? 0x3 : 0x0;
  680. swr_master_write(swrm, reg_addr, reg_val);
  681. dev_dbg(swrm->dev, "%s : pcm port %s, reg_val = %d, for addr %x\n",
  682. __func__, enable ? "Enabled" : "disabled", reg_val, reg_addr);
  683. return 0;
  684. }
  685. static int swrm_get_master_port(struct swr_mstr_ctrl *swrm, u8 *mstr_port_id,
  686. u8 *mstr_ch_mask, u8 mstr_prt_type,
  687. u8 slv_port_id)
  688. {
  689. int i, j;
  690. *mstr_port_id = 0;
  691. for (i = 1; i <= swrm->num_ports; i++) {
  692. for (j = 0; j < SWR_MAX_CH_PER_PORT; j++) {
  693. if (swrm->port_mapping[i][j].port_type == mstr_prt_type)
  694. goto found;
  695. }
  696. }
  697. found:
  698. if (i > swrm->num_ports || j == SWR_MAX_CH_PER_PORT) {
  699. dev_err_ratelimited(swrm->dev, "%s: port type not supported by master\n",
  700. __func__);
  701. return -EINVAL;
  702. }
  703. /* id 0 corresponds to master port 1 */
  704. *mstr_port_id = i - 1;
  705. *mstr_ch_mask = swrm->port_mapping[i][j].ch_mask;
  706. return 0;
  707. }
  708. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  709. u8 dev_addr, u16 reg_addr)
  710. {
  711. u32 val;
  712. u8 id = *cmd_id;
  713. if (id != SWR_BROADCAST_CMD_ID) {
  714. if (id < 14)
  715. id += 1;
  716. else
  717. id = 0;
  718. *cmd_id = id;
  719. }
  720. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  721. return val;
  722. }
  723. static void swrm_wait_for_fifo_avail(struct swr_mstr_ctrl *swrm, int swrm_rd_wr)
  724. {
  725. u32 fifo_outstanding_cmd;
  726. u32 fifo_retry_count = SWR_OVERFLOW_RETRY_COUNT;
  727. if (swrm_rd_wr) {
  728. /* Check for fifo underflow during read */
  729. /* Check no of outstanding commands in fifo before read */
  730. fifo_outstanding_cmd = ((swr_master_read(swrm,
  731. SWRM_CMD_FIFO_STATUS(swrm->ee_val)) & 0x001F0000) >> 16);
  732. if (fifo_outstanding_cmd == 0) {
  733. while (fifo_retry_count) {
  734. usleep_range(500, 510);
  735. fifo_outstanding_cmd =
  736. ((swr_master_read (swrm,
  737. SWRM_CMD_FIFO_STATUS(swrm->ee_val)) & 0x001F0000)
  738. >> 16);
  739. fifo_retry_count--;
  740. if (fifo_outstanding_cmd > 0)
  741. break;
  742. }
  743. }
  744. if (fifo_outstanding_cmd == 0)
  745. dev_err_ratelimited(swrm->dev,
  746. "%s err read underflow\n", __func__);
  747. } else {
  748. /* Check for fifo overflow during write */
  749. /* Check no of outstanding commands in fifo before write */
  750. fifo_outstanding_cmd = ((swr_master_read(swrm,
  751. SWRM_CMD_FIFO_STATUS(swrm->ee_val)) & 0x00001F00)
  752. >> 8);
  753. if (fifo_outstanding_cmd == swrm->wr_fifo_depth) {
  754. while (fifo_retry_count) {
  755. usleep_range(500, 510);
  756. fifo_outstanding_cmd =
  757. ((swr_master_read(swrm, SWRM_CMD_FIFO_STATUS(swrm->ee_val))
  758. & 0x00001F00) >> 8);
  759. fifo_retry_count--;
  760. if (fifo_outstanding_cmd < swrm->wr_fifo_depth)
  761. break;
  762. }
  763. }
  764. if (fifo_outstanding_cmd == swrm->wr_fifo_depth)
  765. dev_err_ratelimited(swrm->dev,
  766. "%s err write overflow\n", __func__);
  767. }
  768. }
  769. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  770. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  771. u32 len)
  772. {
  773. u32 val;
  774. u32 retry_attempt = 0;
  775. mutex_lock(&swrm->iolock);
  776. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  777. if (swrm->read) {
  778. /* skip delay if read is handled in platform driver */
  779. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD(swrm->ee_val), val);
  780. } else {
  781. /*
  782. * Check for outstanding cmd wrt. write fifo depth to avoid
  783. * overflow as read will also increase write fifo cnt.
  784. */
  785. swrm_wait_for_fifo_avail(swrm, SWRM_WR_CHECK_AVAIL);
  786. /* wait for FIFO RD to complete to avoid overflow */
  787. usleep_range(100, 105);
  788. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD(swrm->ee_val), val);
  789. /* wait for FIFO RD CMD complete to avoid overflow */
  790. usleep_range(250, 255);
  791. }
  792. /* Check if slave responds properly after FIFO RD is complete */
  793. swrm_wait_for_fifo_avail(swrm, SWRM_RD_CHECK_AVAIL);
  794. retry_read:
  795. *cmd_data = swr_master_read(swrm, SWRM_CMD_FIFO_RD_FIFO(swrm->ee_val));
  796. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, rcmd_id: 0x%x, \
  797. dev_num: 0x%x, cmd_data: 0x%x\n", __func__, reg_addr,
  798. cmd_id, swrm->rcmd_id, dev_addr, *cmd_data);
  799. if ((((*cmd_data) & 0xF00) >> 8) != swrm->rcmd_id) {
  800. if (retry_attempt < MAX_FIFO_RD_FAIL_RETRY) {
  801. /* wait 500 us before retry on fifo read failure */
  802. usleep_range(500, 505);
  803. if (retry_attempt == (MAX_FIFO_RD_FAIL_RETRY - 1)) {
  804. swr_master_write(swrm,
  805. SWRM_CMD_FIFO_RD_CMD(swrm->ee_val),
  806. val);
  807. }
  808. retry_attempt++;
  809. goto retry_read;
  810. } else {
  811. dev_err_ratelimited(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, \
  812. rcmd_id: 0x%x, dev_num: 0x%x, cmd_data: 0x%x\n",
  813. __func__, reg_addr, cmd_id, swrm->rcmd_id,
  814. dev_addr, *cmd_data);
  815. dev_err_ratelimited(swrm->dev,
  816. "%s: failed to read fifo\n", __func__);
  817. }
  818. }
  819. mutex_unlock(&swrm->iolock);
  820. return 0;
  821. }
  822. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  823. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  824. {
  825. u32 val;
  826. int ret = 0;
  827. mutex_lock(&swrm->iolock);
  828. if (!cmd_id)
  829. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  830. dev_addr, reg_addr);
  831. else
  832. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  833. dev_addr, reg_addr);
  834. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x,wcmd_id: 0x%x, \
  835. dev_num: 0x%x, cmd_data: 0x%x\n", __func__,
  836. reg_addr, cmd_id, swrm->wcmd_id,dev_addr, cmd_data);
  837. /*
  838. * Check for outstanding cmd wrt. write fifo depth to avoid
  839. * overflow.
  840. */
  841. swrm_wait_for_fifo_avail(swrm, SWRM_WR_CHECK_AVAIL);
  842. swr_master_write(swrm, SWRM_CMD_FIFO_WR_CMD(swrm->ee_val), val);
  843. /*
  844. * wait for FIFO WR command to complete to avoid overflow
  845. * skip delay if write is handled in platform driver.
  846. */
  847. if(!swrm->write)
  848. usleep_range(150, 155);
  849. if (cmd_id == 0xF) {
  850. /*
  851. * sleep for 10ms for MSM soundwire variant to allow broadcast
  852. * command to complete.
  853. */
  854. if (swrm_is_msm_variant(swrm->version))
  855. usleep_range(10000, 10100);
  856. else
  857. wait_for_completion_timeout(&swrm->broadcast,
  858. (2 * HZ/10));
  859. }
  860. mutex_unlock(&swrm->iolock);
  861. return ret;
  862. }
  863. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  864. void *buf, u32 len)
  865. {
  866. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  867. int ret = 0;
  868. int val;
  869. u8 *reg_val = (u8 *)buf;
  870. if (!swrm) {
  871. dev_err_ratelimited(&master->dev, "%s: swrm is NULL\n", __func__);
  872. return -EINVAL;
  873. }
  874. if (!dev_num) {
  875. dev_err_ratelimited(&master->dev, "%s: invalid slave dev num\n", __func__);
  876. return -EINVAL;
  877. }
  878. mutex_lock(&swrm->devlock);
  879. if (!swrm->dev_up) {
  880. mutex_unlock(&swrm->devlock);
  881. return 0;
  882. }
  883. mutex_unlock(&swrm->devlock);
  884. pm_runtime_get_sync(swrm->dev);
  885. if (swrm->req_clk_switch)
  886. swrm_runtime_resume(swrm->dev);
  887. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num,
  888. get_cmd_id(swrm), reg_addr, len);
  889. if (!ret)
  890. *reg_val = (u8)val;
  891. pm_runtime_put_autosuspend(swrm->dev);
  892. pm_runtime_mark_last_busy(swrm->dev);
  893. return ret;
  894. }
  895. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  896. const void *buf)
  897. {
  898. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  899. int ret = 0;
  900. u8 reg_val = *(u8 *)buf;
  901. if (!swrm) {
  902. dev_err_ratelimited(&master->dev, "%s: swrm is NULL\n", __func__);
  903. return -EINVAL;
  904. }
  905. if (!dev_num) {
  906. dev_err_ratelimited(&master->dev, "%s: invalid slave dev num\n", __func__);
  907. return -EINVAL;
  908. }
  909. mutex_lock(&swrm->devlock);
  910. if (!swrm->dev_up) {
  911. mutex_unlock(&swrm->devlock);
  912. return 0;
  913. }
  914. mutex_unlock(&swrm->devlock);
  915. pm_runtime_get_sync(swrm->dev);
  916. if (swrm->req_clk_switch)
  917. swrm_runtime_resume(swrm->dev);
  918. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num,
  919. get_cmd_id(swrm), reg_addr);
  920. pm_runtime_put_autosuspend(swrm->dev);
  921. pm_runtime_mark_last_busy(swrm->dev);
  922. return ret;
  923. }
  924. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  925. const void *buf, size_t len)
  926. {
  927. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  928. int ret = 0;
  929. int i;
  930. u32 *val;
  931. u32 *swr_fifo_reg;
  932. if (!swrm || !swrm->handle) {
  933. dev_err_ratelimited(&master->dev, "%s: swrm is NULL\n", __func__);
  934. return -EINVAL;
  935. }
  936. if (len <= 0)
  937. return -EINVAL;
  938. mutex_lock(&swrm->devlock);
  939. if (!swrm->dev_up) {
  940. mutex_unlock(&swrm->devlock);
  941. return 0;
  942. }
  943. mutex_unlock(&swrm->devlock);
  944. pm_runtime_get_sync(swrm->dev);
  945. if (dev_num) {
  946. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  947. if (!swr_fifo_reg) {
  948. ret = -ENOMEM;
  949. goto err;
  950. }
  951. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  952. if (!val) {
  953. ret = -ENOMEM;
  954. goto mem_fail;
  955. }
  956. for (i = 0; i < len; i++) {
  957. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  958. ((u8 *)buf)[i],
  959. dev_num,
  960. ((u16 *)reg)[i]);
  961. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  962. }
  963. ret = swr_master_bulk_write(swrm, swr_fifo_reg, val, len);
  964. if (ret) {
  965. dev_err_ratelimited(&master->dev, "%s: bulk write failed\n",
  966. __func__);
  967. ret = -EINVAL;
  968. }
  969. } else {
  970. dev_err_ratelimited(&master->dev,
  971. "%s: No support of Bulk write for master regs\n",
  972. __func__);
  973. ret = -EINVAL;
  974. goto err;
  975. }
  976. kfree(val);
  977. mem_fail:
  978. kfree(swr_fifo_reg);
  979. err:
  980. pm_runtime_put_autosuspend(swrm->dev);
  981. pm_runtime_mark_last_busy(swrm->dev);
  982. return ret;
  983. }
  984. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  985. {
  986. return (swr_master_read(swrm, SWRM_MCP_STATUS) & 0x01) ? 0 : 1;
  987. }
  988. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  989. u8 row, u8 col)
  990. {
  991. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  992. SWRS_SCP_FRAME_CTRL_BANK(bank));
  993. }
  994. static void swrm_switch_frame_shape(struct swr_mstr_ctrl *swrm, int mclk_freq)
  995. {
  996. u8 bank;
  997. u32 n_row, n_col;
  998. u32 value = 0;
  999. u32 row = 0, col = 0;
  1000. u8 ssp_period = 0;
  1001. int frame_sync = SWRM_FRAME_SYNC_SEL;
  1002. if (mclk_freq == MCLK_FREQ_NATIVE) {
  1003. n_col = SWR_MAX_COL;
  1004. col = SWRM_COL_16;
  1005. n_row = SWR_ROW_64;
  1006. row = SWRM_ROW_64;
  1007. frame_sync = SWRM_FRAME_SYNC_SEL_NATIVE;
  1008. } else {
  1009. n_col = SWR_MIN_COL;
  1010. col = SWRM_COL_02;
  1011. n_row = SWR_ROW_50;
  1012. row = SWRM_ROW_50;
  1013. frame_sync = SWRM_FRAME_SYNC_SEL;
  1014. }
  1015. bank = get_inactive_bank_num(swrm);
  1016. ssp_period = swrm_get_ssp_period(swrm, row, col, frame_sync);
  1017. dev_dbg(swrm->dev, "%s: ssp_period: %d\n", __func__, ssp_period);
  1018. value = ((n_row << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1019. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1020. ((ssp_period - 1) << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1021. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK(bank), value);
  1022. enable_bank_switch(swrm, bank, n_row, n_col);
  1023. }
  1024. static struct swr_port_info *swrm_get_port_req(struct swrm_mports *mport,
  1025. u8 slv_port, u8 dev_num)
  1026. {
  1027. struct swr_port_info *port_req = NULL;
  1028. list_for_each_entry(port_req, &mport->port_req_list, list) {
  1029. /* Store dev_id instead of dev_num if enumeration is changed run_time */
  1030. if ((port_req->slave_port_id == slv_port)
  1031. && (port_req->dev_num == dev_num))
  1032. return port_req;
  1033. }
  1034. return NULL;
  1035. }
  1036. static bool swrm_remove_from_group(struct swr_master *master)
  1037. {
  1038. struct swr_device *swr_dev;
  1039. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1040. bool is_removed = false;
  1041. if (!swrm)
  1042. goto end;
  1043. mutex_lock(&swrm->mlock);
  1044. if (swrm->num_rx_chs > 1) {
  1045. list_for_each_entry(swr_dev, &master->devices,
  1046. dev_list) {
  1047. swr_dev->group_id = SWR_GROUP_NONE;
  1048. master->gr_sid = 0;
  1049. }
  1050. is_removed = true;
  1051. }
  1052. mutex_unlock(&swrm->mlock);
  1053. end:
  1054. return is_removed;
  1055. }
  1056. int swrm_get_clk_div_rate(int mclk_freq, int bus_clk_freq)
  1057. {
  1058. if (!bus_clk_freq)
  1059. return mclk_freq;
  1060. if (mclk_freq == SWR_CLK_RATE_9P6MHZ) {
  1061. if (bus_clk_freq <= SWR_CLK_RATE_0P6MHZ)
  1062. bus_clk_freq = SWR_CLK_RATE_0P6MHZ;
  1063. else if (bus_clk_freq <= SWR_CLK_RATE_1P2MHZ)
  1064. bus_clk_freq = SWR_CLK_RATE_4P8MHZ;
  1065. else if (bus_clk_freq <= SWR_CLK_RATE_2P4MHZ)
  1066. bus_clk_freq = SWR_CLK_RATE_4P8MHZ;
  1067. else if(bus_clk_freq <= SWR_CLK_RATE_4P8MHZ)
  1068. bus_clk_freq = SWR_CLK_RATE_4P8MHZ;
  1069. else if(bus_clk_freq <= SWR_CLK_RATE_9P6MHZ)
  1070. bus_clk_freq = SWR_CLK_RATE_9P6MHZ;
  1071. else
  1072. bus_clk_freq = SWR_CLK_RATE_9P6MHZ;
  1073. } else if (mclk_freq == SWR_CLK_RATE_11P2896MHZ)
  1074. bus_clk_freq = SWR_CLK_RATE_11P2896MHZ;
  1075. return bus_clk_freq;
  1076. }
  1077. static int swrm_update_bus_clk(struct swr_mstr_ctrl *swrm)
  1078. {
  1079. int ret = 0;
  1080. int agg_clk = 0;
  1081. int i;
  1082. for (i = 0; i < SWR_MSTR_PORT_LEN; i++)
  1083. agg_clk += swrm->mport_cfg[i].ch_rate;
  1084. if (agg_clk)
  1085. swrm->bus_clk = swrm_get_clk_div_rate(swrm->mclk_freq,
  1086. agg_clk);
  1087. else
  1088. swrm->bus_clk = swrm->mclk_freq;
  1089. dev_dbg(swrm->dev, "%s: all_port_clk: %d, bus_clk: %d\n",
  1090. __func__, agg_clk, swrm->bus_clk);
  1091. return ret;
  1092. }
  1093. static void swrm_disable_ports(struct swr_master *master,
  1094. u8 bank)
  1095. {
  1096. u32 value;
  1097. struct swr_port_info *port_req;
  1098. int i;
  1099. struct swrm_mports *mport;
  1100. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1101. if (!swrm) {
  1102. pr_err_ratelimited("%s: swrm is null\n", __func__);
  1103. return;
  1104. }
  1105. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  1106. master->num_port);
  1107. for (i = 0; i < SWR_MSTR_PORT_LEN ; i++) {
  1108. mport = &(swrm->mport_cfg[i]);
  1109. if (!mport->port_en)
  1110. continue;
  1111. list_for_each_entry(port_req, &mport->port_req_list, list) {
  1112. /* skip ports with no change req's*/
  1113. if (port_req->req_ch == port_req->ch_en)
  1114. continue;
  1115. swrm_cmd_fifo_wr_cmd(swrm, port_req->req_ch,
  1116. port_req->dev_num, get_cmd_id(swrm),
  1117. SWRS_DP_CHANNEL_ENABLE_BANK(port_req->slave_port_id,
  1118. bank));
  1119. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x\n",
  1120. __func__, i,
  1121. (SWRM_DP_PORT_CTRL_BANK((i + 1), bank)));
  1122. }
  1123. value = ((mport->req_ch)
  1124. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  1125. value |= ((mport->offset2)
  1126. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  1127. value |= ((mport->offset1)
  1128. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  1129. value |= (mport->sinterval & 0xFF);
  1130. swr_master_write(swrm,
  1131. SWRM_DP_PORT_CTRL_BANK((i + 1), bank),
  1132. value);
  1133. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  1134. __func__, i,
  1135. (SWRM_DP_PORT_CTRL_BANK((i + 1), bank)), value);
  1136. if (!mport->req_ch)
  1137. swrm_pcm_port_config(swrm, (i + 1),
  1138. mport->stream_type, mport->dir, false);
  1139. }
  1140. }
  1141. static void swrm_cleanup_disabled_port_reqs(struct swr_master *master)
  1142. {
  1143. struct swr_port_info *port_req, *next;
  1144. int i;
  1145. struct swrm_mports *mport;
  1146. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1147. if (!swrm) {
  1148. pr_err_ratelimited("%s: swrm is null\n", __func__);
  1149. return;
  1150. }
  1151. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  1152. master->num_port);
  1153. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  1154. mport = &(swrm->mport_cfg[i]);
  1155. list_for_each_entry_safe(port_req, next,
  1156. &mport->port_req_list, list) {
  1157. /* skip ports without new ch req */
  1158. if (port_req->ch_en == port_req->req_ch)
  1159. continue;
  1160. /* remove new ch req's*/
  1161. port_req->ch_en = port_req->req_ch;
  1162. /* If no streams enabled on port, remove the port req */
  1163. if (port_req->ch_en == 0) {
  1164. list_del(&port_req->list);
  1165. kfree(port_req);
  1166. }
  1167. }
  1168. /* remove new ch req's on mport*/
  1169. mport->ch_en = mport->req_ch;
  1170. if (!(mport->ch_en)) {
  1171. mport->port_en = false;
  1172. master->port_en_mask &= ~i;
  1173. }
  1174. }
  1175. }
  1176. static u8 swrm_get_controller_offset1(struct swr_mstr_ctrl *swrm,
  1177. u8* dev_offset, u8 off1)
  1178. {
  1179. u8 offset1 = 0x0F;
  1180. int i = 0;
  1181. if (swrm->master_id == MASTER_ID_TX) {
  1182. for (i = 1; i < SWRM_NUM_AUTO_ENUM_SLAVES; i++) {
  1183. pr_debug("%s: dev offset: %d\n",
  1184. __func__, dev_offset[i]);
  1185. if (offset1 > dev_offset[i])
  1186. offset1 = dev_offset[i];
  1187. }
  1188. } else {
  1189. offset1 = off1;
  1190. }
  1191. pr_debug("%s: offset: %d\n", __func__, offset1);
  1192. return offset1;
  1193. }
  1194. static int swrm_get_uc(int bus_clk)
  1195. {
  1196. switch (bus_clk) {
  1197. case SWR_CLK_RATE_4P8MHZ:
  1198. return SWR_UC1;
  1199. case SWR_CLK_RATE_1P2MHZ:
  1200. return SWR_UC2;
  1201. case SWR_CLK_RATE_0P6MHZ:
  1202. return SWR_UC3;
  1203. case SWR_CLK_RATE_9P6MHZ:
  1204. default:
  1205. return SWR_UC0;
  1206. }
  1207. return SWR_UC0;
  1208. }
  1209. static void swrm_get_device_frame_shape(struct swr_mstr_ctrl *swrm,
  1210. struct swrm_mports *mport,
  1211. struct swr_port_info *port_req)
  1212. {
  1213. u32 uc = SWR_UC0;
  1214. u32 port_id_offset = 0;
  1215. if (swrm->master_id == MASTER_ID_TX) {
  1216. uc = swrm_get_uc(swrm->bus_clk);
  1217. port_id_offset = (port_req->dev_num - 1) *
  1218. SWR_MAX_DEV_PORT_NUM +
  1219. port_req->slave_port_id;
  1220. if (port_id_offset >= SWR_MAX_MSTR_PORT_NUM)
  1221. return;
  1222. port_req->sinterval =
  1223. ((swrm->bus_clk * 2) / port_req->ch_rate) - 1;
  1224. port_req->offset1 = swrm->pp[uc][port_id_offset].offset1;
  1225. port_req->offset2 = 0x00;
  1226. port_req->hstart = 0xFF;
  1227. port_req->hstop = 0xFF;
  1228. port_req->word_length = 0xFF;
  1229. port_req->blk_pack_mode = 0xFF;
  1230. port_req->blk_grp_count = 0xFF;
  1231. port_req->lane_ctrl = swrm->pp[uc][port_id_offset].lane_ctrl;
  1232. } else {
  1233. /* copy master port config to slave */
  1234. port_req->sinterval = mport->sinterval;
  1235. port_req->offset1 = mport->offset1;
  1236. port_req->offset2 = mport->offset2;
  1237. port_req->hstart = mport->hstart;
  1238. port_req->hstop = mport->hstop;
  1239. port_req->word_length = mport->word_length;
  1240. port_req->blk_pack_mode = mport->blk_pack_mode;
  1241. port_req->blk_grp_count = mport->blk_grp_count;
  1242. port_req->lane_ctrl = mport->lane_ctrl;
  1243. }
  1244. if (swrm->master_id == MASTER_ID_WSA) {
  1245. uc = swrm_get_uc(swrm->bus_clk);
  1246. port_id_offset = (port_req->dev_num - 1) *
  1247. SWR_MAX_DEV_PORT_NUM +
  1248. port_req->slave_port_id;
  1249. if (port_id_offset >= SWR_MAX_MSTR_PORT_NUM ||
  1250. !swrm->pp[uc][port_id_offset].offset1)
  1251. return;
  1252. port_req->offset1 = swrm->pp[uc][port_id_offset].offset1;
  1253. }
  1254. }
  1255. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  1256. {
  1257. u32 value = 0, slv_id = 0;
  1258. struct swr_port_info *port_req;
  1259. int i, j;
  1260. u16 sinterval = 0xFFFF;
  1261. u8 lane_ctrl = 0;
  1262. struct swrm_mports *mport;
  1263. u32 reg[SWRM_MAX_PORT_REG];
  1264. u32 val[SWRM_MAX_PORT_REG];
  1265. int len = 0;
  1266. u8 hparams = 0;
  1267. u32 controller_offset = 0;
  1268. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1269. u8 dev_offset[SWRM_NUM_AUTO_ENUM_SLAVES];
  1270. if (!swrm) {
  1271. pr_err_ratelimited("%s: swrm is null\n", __func__);
  1272. return;
  1273. }
  1274. memset(dev_offset, 0xff, SWRM_NUM_AUTO_ENUM_SLAVES);
  1275. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  1276. master->num_port);
  1277. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  1278. mport = &(swrm->mport_cfg[i]);
  1279. if (!mport->port_en)
  1280. continue;
  1281. swrm_pcm_port_config(swrm, (i + 1),
  1282. mport->stream_type, mport->dir, true);
  1283. j = 0;
  1284. lane_ctrl = 0;
  1285. sinterval = 0xFFFF;
  1286. list_for_each_entry(port_req, &mport->port_req_list, list) {
  1287. if (!port_req->dev_num)
  1288. continue;
  1289. j++;
  1290. slv_id = port_req->slave_port_id;
  1291. /* Assumption: If different channels in the same port
  1292. * on master is enabled for different slaves, then each
  1293. * slave offset should be configured differently.
  1294. */
  1295. swrm_get_device_frame_shape(swrm, mport, port_req);
  1296. if (j == 1) {
  1297. sinterval = port_req->sinterval;
  1298. lane_ctrl = port_req->lane_ctrl;
  1299. } else if (sinterval != port_req->sinterval ||
  1300. lane_ctrl != port_req->lane_ctrl) {
  1301. dev_err_ratelimited(swrm->dev,
  1302. "%s:slaves/slave ports attaching to mport%d"\
  1303. " are not using same SI or data lane, update slave tables,"\
  1304. "bailing out without setting port config\n",
  1305. __func__, i);
  1306. return;
  1307. }
  1308. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1309. val[len++] = SWR_REG_VAL_PACK(port_req->req_ch,
  1310. port_req->dev_num, get_cmd_id(swrm),
  1311. SWRS_DP_CHANNEL_ENABLE_BANK(slv_id,
  1312. bank));
  1313. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1314. val[len++] = SWR_REG_VAL_PACK(
  1315. port_req->sinterval & 0xFF,
  1316. port_req->dev_num, get_cmd_id(swrm),
  1317. SWRS_DP_SAMPLE_CONTROL_1_BANK(slv_id,
  1318. bank));
  1319. /* Only wite MSB if SI > 0xFF */
  1320. if (port_req->sinterval > 0xFF) {
  1321. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1322. val[len++] = SWR_REG_VAL_PACK(
  1323. (port_req->sinterval >> 8) & 0xFF,
  1324. port_req->dev_num, get_cmd_id(swrm),
  1325. SWRS_DP_SAMPLE_CONTROL_2_BANK(slv_id,
  1326. bank));
  1327. }
  1328. if (port_req->offset1 != SWR_INVALID_PARAM) {
  1329. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1330. val[len++] = SWR_REG_VAL_PACK(port_req->offset1,
  1331. port_req->dev_num, get_cmd_id(swrm),
  1332. SWRS_DP_OFFSET_CONTROL_1_BANK(slv_id,
  1333. bank));
  1334. }
  1335. if (port_req->offset2 != SWR_INVALID_PARAM) {
  1336. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1337. val[len++] = SWR_REG_VAL_PACK(port_req->offset2,
  1338. port_req->dev_num, get_cmd_id(swrm),
  1339. SWRS_DP_OFFSET_CONTROL_2_BANK(
  1340. slv_id, bank));
  1341. }
  1342. if (port_req->hstart != SWR_INVALID_PARAM
  1343. && port_req->hstop != SWR_INVALID_PARAM) {
  1344. hparams = (port_req->hstart << 4) |
  1345. port_req->hstop;
  1346. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1347. val[len++] = SWR_REG_VAL_PACK(hparams,
  1348. port_req->dev_num, get_cmd_id(swrm),
  1349. SWRS_DP_HCONTROL_BANK(slv_id,
  1350. bank));
  1351. }
  1352. if (port_req->word_length != SWR_INVALID_PARAM) {
  1353. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1354. val[len++] =
  1355. SWR_REG_VAL_PACK(port_req->word_length,
  1356. port_req->dev_num, get_cmd_id(swrm),
  1357. SWRS_DP_BLOCK_CONTROL_1(slv_id));
  1358. }
  1359. if (port_req->blk_pack_mode != SWR_INVALID_PARAM) {
  1360. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1361. val[len++] =
  1362. SWR_REG_VAL_PACK(
  1363. port_req->blk_pack_mode,
  1364. port_req->dev_num, get_cmd_id(swrm),
  1365. SWRS_DP_BLOCK_CONTROL_3_BANK(slv_id,
  1366. bank));
  1367. }
  1368. if (port_req->blk_grp_count != SWR_INVALID_PARAM) {
  1369. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1370. val[len++] =
  1371. SWR_REG_VAL_PACK(
  1372. port_req->blk_grp_count,
  1373. port_req->dev_num, get_cmd_id(swrm),
  1374. SWRS_DP_BLOCK_CONTROL_2_BANK(
  1375. slv_id, bank));
  1376. }
  1377. if (port_req->lane_ctrl != SWR_INVALID_PARAM) {
  1378. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1379. val[len++] =
  1380. SWR_REG_VAL_PACK(port_req->lane_ctrl,
  1381. port_req->dev_num, get_cmd_id(swrm),
  1382. SWRS_DP_LANE_CONTROL_BANK(
  1383. slv_id, bank));
  1384. }
  1385. port_req->ch_en = port_req->req_ch;
  1386. dev_offset[port_req->dev_num] = port_req->offset1;
  1387. }
  1388. if (swrm->master_id == MASTER_ID_TX) {
  1389. mport->sinterval = sinterval;
  1390. mport->lane_ctrl = lane_ctrl;
  1391. }
  1392. value = ((mport->req_ch)
  1393. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  1394. if (mport->offset2 != SWR_INVALID_PARAM)
  1395. value |= ((mport->offset2)
  1396. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  1397. controller_offset = (swrm_get_controller_offset1(swrm,
  1398. dev_offset, mport->offset1));
  1399. value |= (controller_offset << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  1400. mport->offset1 = controller_offset;
  1401. value |= (mport->sinterval & 0xFF);
  1402. reg[len] = SWRM_DP_PORT_CTRL_BANK((i + 1), bank);
  1403. val[len++] = value;
  1404. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  1405. __func__, (i + 1),
  1406. (SWRM_DP_PORT_CTRL_BANK((i + 1), bank)), value);
  1407. reg[len] = SWRM_DP_SAMPLECTRL2_BANK((i + 1), bank);
  1408. val[len++] = ((mport->sinterval >> 8) & 0xFF);
  1409. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  1410. reg[len] = SWRM_DP_PORT_CTRL_2_BANK((i + 1), bank);
  1411. val[len++] = mport->lane_ctrl;
  1412. }
  1413. if (mport->word_length != SWR_INVALID_PARAM) {
  1414. reg[len] = SWRM_DP_BLOCK_CTRL_1((i + 1));
  1415. val[len++] = mport->word_length;
  1416. }
  1417. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  1418. reg[len] = SWRM_DP_BLOCK_CTRL2_BANK((i + 1), bank);
  1419. val[len++] = mport->blk_grp_count;
  1420. }
  1421. if (mport->hstart != SWR_INVALID_PARAM
  1422. && mport->hstop != SWR_INVALID_PARAM) {
  1423. reg[len] = SWRM_DP_PORT_HCTRL_BANK((i + 1), bank);
  1424. hparams = (mport->hstop << 4) | mport->hstart;
  1425. val[len++] = hparams;
  1426. } else {
  1427. reg[len] = SWRM_DP_PORT_HCTRL_BANK((i + 1), bank);
  1428. hparams = (SWR_HSTOP_MAX_VAL << 4) | SWR_HSTART_MIN_VAL;
  1429. val[len++] = hparams;
  1430. }
  1431. if (mport->blk_pack_mode != SWR_INVALID_PARAM) {
  1432. reg[len] = SWRM_DP_BLOCK_CTRL3_BANK((i + 1), bank);
  1433. val[len++] = mport->blk_pack_mode;
  1434. }
  1435. mport->ch_en = mport->req_ch;
  1436. }
  1437. swrm_reg_dump(swrm, reg, val, len, __func__);
  1438. swr_master_bulk_write(swrm, reg, val, len);
  1439. }
  1440. static void swrm_apply_port_config(struct swr_master *master)
  1441. {
  1442. u8 bank;
  1443. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1444. if (!swrm) {
  1445. pr_err_ratelimited("%s: Invalid handle to swr controller\n",
  1446. __func__);
  1447. return;
  1448. }
  1449. bank = get_inactive_bank_num(swrm);
  1450. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  1451. __func__, bank, master->num_port);
  1452. if (!swrm->disable_div2_clk_switch)
  1453. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, get_cmd_id(swrm),
  1454. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  1455. swrm_copy_data_port_config(master, bank);
  1456. }
  1457. static int swrm_slvdev_datapath_control(struct swr_master *master, bool enable)
  1458. {
  1459. u8 bank;
  1460. u32 value = 0, n_row = 0, n_col = 0;
  1461. u32 row = 0, col = 0;
  1462. int bus_clk_div_factor;
  1463. int ret;
  1464. u8 ssp_period = 0;
  1465. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1466. int mask = (SWRM_ROW_CTRL_MASK | SWRM_COL_CTRL_MASK |
  1467. SWRM_CLK_DIV_MASK | SWRM_SSP_PERIOD_MASK);
  1468. u8 inactive_bank;
  1469. int frame_sync = SWRM_FRAME_SYNC_SEL;
  1470. if (!swrm) {
  1471. pr_err_ratelimited("%s: swrm is null\n", __func__);
  1472. return -EFAULT;
  1473. }
  1474. mutex_lock(&swrm->mlock);
  1475. /*
  1476. * During disable if master is already down, which implies an ssr/pdr
  1477. * scenario, just mark ports as disabled and exit
  1478. */
  1479. if (swrm->state == SWR_MSTR_SSR && !enable) {
  1480. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  1481. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  1482. __func__);
  1483. goto exit;
  1484. }
  1485. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1486. swrm_cleanup_disabled_port_reqs(master);
  1487. /* reset enable_count to 0 in SSR if master is already down */
  1488. swrm->pcm_enable_count = 0;
  1489. if (!swrm_is_port_en(master)) {
  1490. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  1491. __func__);
  1492. pm_runtime_mark_last_busy(swrm->dev);
  1493. pm_runtime_put_autosuspend(swrm->dev);
  1494. }
  1495. goto exit;
  1496. }
  1497. bank = get_inactive_bank_num(swrm);
  1498. if (enable) {
  1499. if (!test_bit(ENABLE_PENDING, &swrm->port_req_pending)) {
  1500. dev_dbg(swrm->dev, "%s:No pending connect port req\n",
  1501. __func__);
  1502. goto exit;
  1503. }
  1504. clear_bit(ENABLE_PENDING, &swrm->port_req_pending);
  1505. ret = swrm_get_port_config(swrm);
  1506. if (ret) {
  1507. /* cannot accommodate ports */
  1508. swrm_cleanup_disabled_port_reqs(master);
  1509. mutex_unlock(&swrm->mlock);
  1510. return -EINVAL;
  1511. }
  1512. swr_master_write(swrm, SWRM_INTERRUPT_EN(swrm->ee_val),
  1513. SWRM_INTERRUPT_STATUS_MASK);
  1514. /* apply the new port config*/
  1515. swrm_apply_port_config(master);
  1516. } else {
  1517. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  1518. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  1519. __func__);
  1520. goto exit;
  1521. }
  1522. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1523. swrm_disable_ports(master, bank);
  1524. }
  1525. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d freq %d\n",
  1526. __func__, enable, swrm->num_cfg_devs, swrm->mclk_freq);
  1527. if (enable) {
  1528. /* set col = 16 */
  1529. n_col = SWR_MAX_COL;
  1530. col = SWRM_COL_16;
  1531. if (swrm->bus_clk == MCLK_FREQ_LP) {
  1532. n_col = SWR_MIN_COL;
  1533. col = SWRM_COL_02;
  1534. }
  1535. } else {
  1536. /*
  1537. * Do not change to col = 2 if there are still active ports
  1538. */
  1539. if (!master->num_port) {
  1540. n_col = SWR_MIN_COL;
  1541. col = SWRM_COL_02;
  1542. } else {
  1543. n_col = SWR_MAX_COL;
  1544. col = SWRM_COL_16;
  1545. }
  1546. }
  1547. /* Use default 50 * x, frame shape. Change based on mclk */
  1548. if (swrm->mclk_freq == MCLK_FREQ_NATIVE) {
  1549. dev_dbg(swrm->dev, "setting 64 x %d frameshape\n", col);
  1550. n_row = SWR_ROW_64;
  1551. row = SWRM_ROW_64;
  1552. frame_sync = SWRM_FRAME_SYNC_SEL_NATIVE;
  1553. } else {
  1554. dev_dbg(swrm->dev, "setting 50 x %d frameshape\n", col);
  1555. n_row = SWR_ROW_50;
  1556. row = SWRM_ROW_50;
  1557. frame_sync = SWRM_FRAME_SYNC_SEL;
  1558. }
  1559. ssp_period = swrm_get_ssp_period(swrm, row, col, frame_sync);
  1560. bus_clk_div_factor = swrm_get_clk_div(swrm->mclk_freq, swrm->bus_clk);
  1561. dev_dbg(swrm->dev, "%s: ssp_period: %d, bus_clk_div:%d \n", __func__,
  1562. ssp_period, bus_clk_div_factor);
  1563. value = swr_master_read(swrm, SWRM_MCP_FRAME_CTRL_BANK(bank));
  1564. value &= (~mask);
  1565. value |= ((n_row << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1566. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1567. (bus_clk_div_factor <<
  1568. SWRM_MCP_FRAME_CTRL_BANK_CLK_DIV_VALUE_SHFT) |
  1569. ((ssp_period - 1) << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1570. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK(bank), value);
  1571. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  1572. SWRM_MCP_FRAME_CTRL_BANK(bank), value);
  1573. enable_bank_switch(swrm, bank, n_row, n_col);
  1574. inactive_bank = bank ? 0 : 1;
  1575. if (enable)
  1576. swrm_copy_data_port_config(master, inactive_bank);
  1577. else {
  1578. swrm_disable_ports(master, inactive_bank);
  1579. swrm_cleanup_disabled_port_reqs(master);
  1580. }
  1581. if (!swrm_is_port_en(master)) {
  1582. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  1583. __func__);
  1584. pm_runtime_mark_last_busy(swrm->dev);
  1585. if (!enable)
  1586. pm_runtime_set_autosuspend_delay(swrm->dev, 80);
  1587. pm_runtime_put_autosuspend(swrm->dev);
  1588. }
  1589. exit:
  1590. mutex_unlock(&swrm->mlock);
  1591. return 0;
  1592. }
  1593. static int swrm_connect_port(struct swr_master *master,
  1594. struct swr_params *portinfo)
  1595. {
  1596. int i;
  1597. struct swr_port_info *port_req;
  1598. int ret = 0;
  1599. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1600. struct swrm_mports *mport;
  1601. u8 mstr_port_id, mstr_ch_msk;
  1602. dev_dbg(&master->dev, "%s: enter\n", __func__);
  1603. if (!portinfo)
  1604. return -EINVAL;
  1605. if (!swrm) {
  1606. dev_err_ratelimited(&master->dev,
  1607. "%s: Invalid handle to swr controller\n",
  1608. __func__);
  1609. return -EINVAL;
  1610. }
  1611. mutex_lock(&swrm->mlock);
  1612. mutex_lock(&swrm->devlock);
  1613. if (!swrm->dev_up) {
  1614. swr_port_response(master, portinfo->tid);
  1615. mutex_unlock(&swrm->devlock);
  1616. mutex_unlock(&swrm->mlock);
  1617. return -EINVAL;
  1618. }
  1619. mutex_unlock(&swrm->devlock);
  1620. if (!swrm_is_port_en(master))
  1621. pm_runtime_get_sync(swrm->dev);
  1622. for (i = 0; i < portinfo->num_port; i++) {
  1623. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_msk,
  1624. portinfo->port_type[i],
  1625. portinfo->port_id[i]);
  1626. if (ret) {
  1627. dev_err_ratelimited(&master->dev,
  1628. "%s: mstr portid for slv port %d not found\n",
  1629. __func__, portinfo->port_id[i]);
  1630. goto port_fail;
  1631. }
  1632. mport = &(swrm->mport_cfg[mstr_port_id]);
  1633. /* get port req */
  1634. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1635. portinfo->dev_num);
  1636. if (!port_req) {
  1637. dev_dbg(&master->dev, "%s: new req:port id %d dev %d\n",
  1638. __func__, portinfo->port_id[i],
  1639. portinfo->dev_num);
  1640. port_req = kzalloc(sizeof(struct swr_port_info),
  1641. GFP_KERNEL);
  1642. if (!port_req) {
  1643. ret = -ENOMEM;
  1644. goto mem_fail;
  1645. }
  1646. port_req->dev_num = portinfo->dev_num;
  1647. port_req->slave_port_id = portinfo->port_id[i];
  1648. port_req->num_ch = portinfo->num_ch[i];
  1649. port_req->ch_rate = portinfo->ch_rate[i];
  1650. port_req->ch_en = 0;
  1651. port_req->master_port_id = mstr_port_id;
  1652. list_add(&port_req->list, &mport->port_req_list);
  1653. }
  1654. port_req->req_ch |= portinfo->ch_en[i];
  1655. dev_dbg(&master->dev,
  1656. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  1657. __func__, port_req->master_port_id,
  1658. port_req->slave_port_id, port_req->ch_rate,
  1659. port_req->num_ch);
  1660. /* Put the port req on master port */
  1661. mport = &(swrm->mport_cfg[mstr_port_id]);
  1662. mport->port_en = true;
  1663. mport->req_ch |= mstr_ch_msk;
  1664. master->port_en_mask |= (1 << mstr_port_id);
  1665. if (swrm->clk_stop_mode0_supp &&
  1666. swrm->dynamic_port_map_supported) {
  1667. mport->ch_rate += portinfo->ch_rate[i];
  1668. swrm_update_bus_clk(swrm);
  1669. } else {
  1670. /*
  1671. * Fallback to assign slave port ch_rate
  1672. * as master port uses same ch_rate as slave
  1673. * unlike soundwire TX master ports where
  1674. * unified ports and multiple slave port
  1675. * channels can attach to same master port
  1676. */
  1677. mport->ch_rate = portinfo->ch_rate[i];
  1678. }
  1679. }
  1680. master->num_port += portinfo->num_port;
  1681. set_bit(ENABLE_PENDING, &swrm->port_req_pending);
  1682. swr_port_response(master, portinfo->tid);
  1683. mutex_unlock(&swrm->mlock);
  1684. return 0;
  1685. port_fail:
  1686. mem_fail:
  1687. swr_port_response(master, portinfo->tid);
  1688. /* cleanup port reqs in error condition */
  1689. swrm_cleanup_disabled_port_reqs(master);
  1690. mutex_unlock(&swrm->mlock);
  1691. return ret;
  1692. }
  1693. static int swrm_disconnect_port(struct swr_master *master,
  1694. struct swr_params *portinfo)
  1695. {
  1696. int i, ret = 0;
  1697. struct swr_port_info *port_req;
  1698. struct swrm_mports *mport;
  1699. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1700. u8 mstr_port_id, mstr_ch_mask;
  1701. if (!swrm) {
  1702. dev_err_ratelimited(&master->dev,
  1703. "%s: Invalid handle to swr controller\n",
  1704. __func__);
  1705. return -EINVAL;
  1706. }
  1707. if (!portinfo) {
  1708. dev_err_ratelimited(&master->dev, "%s: portinfo is NULL\n", __func__);
  1709. return -EINVAL;
  1710. }
  1711. mutex_lock(&swrm->mlock);
  1712. for (i = 0; i < portinfo->num_port; i++) {
  1713. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_mask,
  1714. portinfo->port_type[i], portinfo->port_id[i]);
  1715. if (ret) {
  1716. dev_err_ratelimited(&master->dev,
  1717. "%s: mstr portid for slv port %d not found\n",
  1718. __func__, portinfo->port_id[i]);
  1719. goto err;
  1720. }
  1721. mport = &(swrm->mport_cfg[mstr_port_id]);
  1722. /* get port req */
  1723. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1724. portinfo->dev_num);
  1725. if (!port_req) {
  1726. dev_err_ratelimited(&master->dev, "%s:port not enabled : port %d\n",
  1727. __func__, portinfo->port_id[i]);
  1728. goto err;
  1729. }
  1730. port_req->req_ch &= ~portinfo->ch_en[i];
  1731. mport->req_ch &= ~mstr_ch_mask;
  1732. if (swrm->clk_stop_mode0_supp &&
  1733. swrm->dynamic_port_map_supported &&
  1734. !mport->req_ch) {
  1735. mport->ch_rate = 0;
  1736. swrm_update_bus_clk(swrm);
  1737. }
  1738. }
  1739. master->num_port -= portinfo->num_port;
  1740. set_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1741. swr_port_response(master, portinfo->tid);
  1742. mutex_unlock(&swrm->mlock);
  1743. return 0;
  1744. err:
  1745. swr_port_response(master, portinfo->tid);
  1746. mutex_unlock(&swrm->mlock);
  1747. return -EINVAL;
  1748. }
  1749. static int swrm_find_alert_slave(struct swr_mstr_ctrl *swrm,
  1750. int status, u8 *devnum)
  1751. {
  1752. int i;
  1753. bool found = false;
  1754. for (i = 0; i < (swrm->num_dev + 1); i++) {
  1755. if ((status & SWRM_MCP_SLV_STATUS_MASK) == SWR_ALERT) {
  1756. *devnum = i;
  1757. found = true;
  1758. break;
  1759. }
  1760. status >>= 2;
  1761. }
  1762. if (found)
  1763. return 0;
  1764. else
  1765. return -EINVAL;
  1766. }
  1767. static void swrm_enable_slave_irq(struct swr_mstr_ctrl *swrm)
  1768. {
  1769. int i;
  1770. int status = 0;
  1771. u32 temp;
  1772. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1773. if (!status) {
  1774. dev_dbg_ratelimited(swrm->dev, "%s: slaves status is 0x%x\n",
  1775. __func__, status);
  1776. return;
  1777. }
  1778. dev_dbg(swrm->dev, "%s: slave status: 0x%x\n", __func__, status);
  1779. for (i = 0; i < (swrm->num_dev + 1); i++) {
  1780. if (status & SWRM_MCP_SLV_STATUS_MASK) {
  1781. if (!swrm->clk_stop_wakeup) {
  1782. swrm_cmd_fifo_rd_cmd(swrm, &temp, i,
  1783. get_cmd_id(swrm), SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1784. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, i,
  1785. get_cmd_id(swrm), SWRS_SCP_INT_STATUS_CLEAR_1);
  1786. }
  1787. swrm_cmd_fifo_wr_cmd(swrm, 0x4, i, get_cmd_id(swrm),
  1788. SWRS_SCP_INT_STATUS_MASK_1);
  1789. }
  1790. status >>= 2;
  1791. }
  1792. }
  1793. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  1794. int status, u8 *devnum)
  1795. {
  1796. int i;
  1797. int new_sts = status;
  1798. int ret = SWR_NOT_PRESENT;
  1799. if (status != swrm->slave_status) {
  1800. for (i = 0; i < (swrm->num_dev + 1); i++) {
  1801. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  1802. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  1803. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  1804. *devnum = i;
  1805. break;
  1806. }
  1807. status >>= 2;
  1808. swrm->slave_status >>= 2;
  1809. }
  1810. swrm->slave_status = new_sts;
  1811. }
  1812. return ret;
  1813. }
  1814. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  1815. {
  1816. struct swr_mstr_ctrl *swrm = dev;
  1817. u32 value, intr_sts, intr_sts_masked;
  1818. u32 temp = 0;
  1819. u32 status, chg_sts, i;
  1820. u8 devnum = 0;
  1821. int ret = IRQ_HANDLED;
  1822. struct swr_device *swr_dev;
  1823. struct swr_master *mstr = &swrm->master;
  1824. int retry = 5;
  1825. trace_printk("%s enter\n", __func__);
  1826. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1827. dev_err_ratelimited(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1828. return IRQ_NONE;
  1829. }
  1830. mutex_lock(&swrm->reslock);
  1831. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  1832. ret = IRQ_NONE;
  1833. goto exit;
  1834. }
  1835. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  1836. ret = IRQ_NONE;
  1837. goto err_audio_hw_vote;
  1838. }
  1839. ret = swrm_clk_request(swrm, true);
  1840. if (ret) {
  1841. dev_err_ratelimited(dev, "%s: swrm clk failed\n", __func__);
  1842. ret = IRQ_NONE;
  1843. goto err_audio_core_vote;
  1844. }
  1845. mutex_unlock(&swrm->reslock);
  1846. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS(swrm->ee_val));
  1847. intr_sts_masked = intr_sts & swrm->intr_mask;
  1848. dev_dbg(swrm->dev, "%s: status: 0x%x \n", __func__, intr_sts_masked);
  1849. trace_printk("%s: status: 0x%x \n", __func__, intr_sts_masked);
  1850. handle_irq:
  1851. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1852. value = intr_sts_masked & (1 << i);
  1853. if (!value)
  1854. continue;
  1855. switch (value) {
  1856. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1857. dev_dbg(swrm->dev, "%s: Trigger irq to slave device\n",
  1858. __func__);
  1859. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1860. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1861. if (ret) {
  1862. dev_err_ratelimited(swrm->dev,
  1863. "%s: no slave alert found.spurious interrupt\n",
  1864. __func__);
  1865. break;
  1866. }
  1867. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum,
  1868. get_cmd_id(swrm),
  1869. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1870. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum,
  1871. get_cmd_id(swrm),
  1872. SWRS_SCP_INT_STATUS_CLEAR_1);
  1873. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum,
  1874. get_cmd_id(swrm),
  1875. SWRS_SCP_INT_STATUS_CLEAR_1);
  1876. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1877. if (swr_dev->dev_num != devnum)
  1878. continue;
  1879. if (swr_dev->slave_irq) {
  1880. do {
  1881. swr_dev->slave_irq_pending = 0;
  1882. handle_nested_irq(
  1883. irq_find_mapping(
  1884. swr_dev->slave_irq, 0));
  1885. trace_printk("%s: slave_irq_pending\n", __func__);
  1886. } while (swr_dev->slave_irq_pending && swrm->dev_up);
  1887. }
  1888. }
  1889. break;
  1890. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1891. dev_dbg(swrm->dev, "%s: SWR new slave attached\n",
  1892. __func__);
  1893. break;
  1894. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1895. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1896. trace_printk("%s: ENUM_SLAVE_STATUS 0x%x, slave_status 0x%x\n", __func__,
  1897. status, swrm->slave_status);
  1898. swrm_enable_slave_irq(swrm);
  1899. if (status == swrm->slave_status) {
  1900. dev_dbg(swrm->dev,
  1901. "%s: No change in slave status: 0x%x\n",
  1902. __func__, status);
  1903. break;
  1904. }
  1905. chg_sts = swrm_check_slave_change_status(swrm, status,
  1906. &devnum);
  1907. switch (chg_sts) {
  1908. case SWR_NOT_PRESENT:
  1909. dev_dbg(swrm->dev,
  1910. "%s: device %d got detached\n",
  1911. __func__, devnum);
  1912. if (devnum == 0) {
  1913. /*
  1914. * enable host irq if device 0 detached
  1915. * as hw will mask host_irq at slave
  1916. * but will not unmask it afterwards.
  1917. */
  1918. swrm->enable_slave_irq = true;
  1919. }
  1920. break;
  1921. case SWR_ATTACHED_OK:
  1922. dev_dbg(swrm->dev,
  1923. "%s: device %d got attached\n",
  1924. __func__, devnum);
  1925. /* enable host irq from slave device*/
  1926. swrm->enable_slave_irq = true;
  1927. break;
  1928. case SWR_ALERT:
  1929. dev_dbg(swrm->dev,
  1930. "%s: device %d has pending interrupt\n",
  1931. __func__, devnum);
  1932. break;
  1933. }
  1934. break;
  1935. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1936. dev_err_ratelimited(swrm->dev,
  1937. "%s: SWR bus clsh detected\n",
  1938. __func__);
  1939. swrm->intr_mask &=
  1940. ~SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET;
  1941. swr_master_write(swrm,
  1942. SWRM_INTERRUPT_EN(swrm->ee_val),
  1943. swrm->intr_mask);
  1944. break;
  1945. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1946. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS(swrm->ee_val));
  1947. dev_err_ratelimited(swrm->dev,
  1948. "%s: SWR read FIFO overflow fifo status %x\n",
  1949. __func__, value);
  1950. break;
  1951. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1952. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS(swrm->ee_val));
  1953. dev_err_ratelimited(swrm->dev,
  1954. "%s: SWR read FIFO underflow fifo status %x\n",
  1955. __func__, value);
  1956. break;
  1957. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1958. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS(swrm->ee_val));
  1959. dev_err_ratelimited(swrm->dev,
  1960. "%s: SWR write FIFO overflow fifo status %x\n",
  1961. __func__, value);
  1962. break;
  1963. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1964. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS(swrm->ee_val));
  1965. dev_err_ratelimited(swrm->dev,
  1966. "%s: SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1967. __func__, value);
  1968. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1969. break;
  1970. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1971. dev_err_ratelimited(swrm->dev,
  1972. "%s: SWR Port collision detected\n",
  1973. __func__);
  1974. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1975. swr_master_write(swrm,
  1976. SWRM_INTERRUPT_EN(swrm->ee_val),
  1977. swrm->intr_mask);
  1978. break;
  1979. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1980. dev_dbg(swrm->dev,
  1981. "%s: SWR read enable valid mismatch\n",
  1982. __func__);
  1983. swrm->intr_mask &=
  1984. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1985. swr_master_write(swrm,
  1986. SWRM_INTERRUPT_EN(swrm->ee_val),
  1987. swrm->intr_mask);
  1988. break;
  1989. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1990. complete(&swrm->broadcast);
  1991. dev_dbg(swrm->dev, "%s: SWR cmd id finished\n",
  1992. __func__);
  1993. break;
  1994. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1995. swr_master_write(swrm, SWRM_ENUMERATOR_CFG, 0);
  1996. while (swr_master_read(swrm, SWRM_ENUMERATOR_STATUS)) {
  1997. if (!retry) {
  1998. dev_dbg(swrm->dev,
  1999. "%s: ENUM status is not idle\n",
  2000. __func__);
  2001. break;
  2002. }
  2003. retry--;
  2004. }
  2005. swr_master_write(swrm, SWRM_ENUMERATOR_CFG, 1);
  2006. break;
  2007. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  2008. break;
  2009. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  2010. swrm_check_link_status(swrm, 0x1);
  2011. break;
  2012. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  2013. break;
  2014. case SWRM_INTERRUPT_STATUS_EXT_CLK_STOP_WAKEUP:
  2015. if (swrm->state == SWR_MSTR_UP) {
  2016. dev_dbg(swrm->dev,
  2017. "%s:SWR Master is already up\n",
  2018. __func__);
  2019. } else {
  2020. dev_err_ratelimited(swrm->dev,
  2021. "%s: SWR wokeup during clock stop\n",
  2022. __func__);
  2023. /* It might be possible the slave device gets
  2024. * reset and slave interrupt gets missed. So
  2025. * re-enable Host IRQ and process slave pending
  2026. * interrupts, if any.
  2027. */
  2028. swrm->clk_stop_wakeup = true;
  2029. swrm_enable_slave_irq(swrm);
  2030. swrm->clk_stop_wakeup = false;
  2031. }
  2032. break;
  2033. case SWRM_INTERRUPT_STATUS_CMD_IGNORED_AND_EXEC_CONTINUED:
  2034. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS(swrm->ee_val));
  2035. dev_err_ratelimited(swrm->dev,
  2036. "%s: SWR CMD Ignored, fifo status 0x%x\n",
  2037. __func__, value);
  2038. /* Wait 3.5ms to clear */
  2039. usleep_range(3500, 3505);
  2040. break;
  2041. default:
  2042. dev_err_ratelimited(swrm->dev,
  2043. "%s: SWR unknown interrupt value: %d\n",
  2044. __func__, value);
  2045. ret = IRQ_NONE;
  2046. break;
  2047. }
  2048. }
  2049. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR(swrm->ee_val), intr_sts);
  2050. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR(swrm->ee_val), 0x0);
  2051. if (swrm->enable_slave_irq) {
  2052. /* Enable slave irq here */
  2053. swrm_enable_slave_irq(swrm);
  2054. swrm->enable_slave_irq = false;
  2055. }
  2056. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS(swrm->ee_val));
  2057. intr_sts_masked = intr_sts & swrm->intr_mask;
  2058. if (intr_sts_masked && !pm_runtime_suspended(swrm->dev)) {
  2059. dev_dbg(swrm->dev, "%s: new interrupt received 0x%x\n",
  2060. __func__, intr_sts_masked);
  2061. trace_printk("%s: new interrupt received 0x%x\n", __func__,
  2062. intr_sts_masked);
  2063. goto handle_irq;
  2064. }
  2065. mutex_lock(&swrm->reslock);
  2066. swrm_clk_request(swrm, false);
  2067. err_audio_core_vote:
  2068. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  2069. err_audio_hw_vote:
  2070. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  2071. exit:
  2072. mutex_unlock(&swrm->reslock);
  2073. swrm_unlock_sleep(swrm);
  2074. trace_printk("%s exit\n", __func__);
  2075. return ret;
  2076. }
  2077. static irqreturn_t swrm_wakeup_interrupt(int irq, void *dev)
  2078. {
  2079. struct swr_mstr_ctrl *swrm = dev;
  2080. int ret = IRQ_HANDLED;
  2081. if (!swrm || !(swrm->dev)) {
  2082. pr_err_ratelimited("%s: swrm or dev is null\n", __func__);
  2083. return IRQ_NONE;
  2084. }
  2085. trace_printk("%s enter\n", __func__);
  2086. mutex_lock(&swrm->devlock);
  2087. if (swrm->state == SWR_MSTR_SSR || !swrm->dev_up) {
  2088. if (swrm->wake_irq > 0) {
  2089. if (unlikely(!irq_get_irq_data(swrm->wake_irq))) {
  2090. pr_err_ratelimited("%s: irq data is NULL\n", __func__);
  2091. mutex_unlock(&swrm->devlock);
  2092. return IRQ_NONE;
  2093. }
  2094. mutex_lock(&swrm->irq_lock);
  2095. if (!irqd_irq_disabled(
  2096. irq_get_irq_data(swrm->wake_irq)))
  2097. disable_irq_nosync(swrm->wake_irq);
  2098. mutex_unlock(&swrm->irq_lock);
  2099. }
  2100. mutex_unlock(&swrm->devlock);
  2101. return ret;
  2102. }
  2103. mutex_unlock(&swrm->devlock);
  2104. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  2105. dev_err_ratelimited(swrm->dev, "%s Failed to hold suspend\n", __func__);
  2106. goto exit;
  2107. }
  2108. if (swrm->wake_irq > 0) {
  2109. if (unlikely(!irq_get_irq_data(swrm->wake_irq))) {
  2110. pr_err_ratelimited("%s: irq data is NULL\n", __func__);
  2111. return IRQ_NONE;
  2112. }
  2113. mutex_lock(&swrm->irq_lock);
  2114. if (!irqd_irq_disabled(
  2115. irq_get_irq_data(swrm->wake_irq)))
  2116. disable_irq_nosync(swrm->wake_irq);
  2117. mutex_unlock(&swrm->irq_lock);
  2118. }
  2119. pm_runtime_get_sync(swrm->dev);
  2120. pm_runtime_mark_last_busy(swrm->dev);
  2121. pm_runtime_put_autosuspend(swrm->dev);
  2122. swrm_unlock_sleep(swrm);
  2123. exit:
  2124. trace_printk("%s exit\n", __func__);
  2125. return ret;
  2126. }
  2127. static void swrm_wakeup_work(struct work_struct *work)
  2128. {
  2129. struct swr_mstr_ctrl *swrm;
  2130. swrm = container_of(work, struct swr_mstr_ctrl,
  2131. wakeup_work);
  2132. if (!swrm || !(swrm->dev)) {
  2133. pr_err("%s: swrm or dev is null\n", __func__);
  2134. return;
  2135. }
  2136. trace_printk("%s enter\n", __func__);
  2137. mutex_lock(&swrm->devlock);
  2138. if (!swrm->dev_up) {
  2139. mutex_unlock(&swrm->devlock);
  2140. goto exit;
  2141. }
  2142. mutex_unlock(&swrm->devlock);
  2143. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  2144. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  2145. goto exit;
  2146. }
  2147. pm_runtime_get_sync(swrm->dev);
  2148. pm_runtime_mark_last_busy(swrm->dev);
  2149. pm_runtime_put_autosuspend(swrm->dev);
  2150. swrm_unlock_sleep(swrm);
  2151. exit:
  2152. trace_printk("%s exit\n", __func__);
  2153. pm_relax(swrm->dev);
  2154. }
  2155. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  2156. {
  2157. u32 val;
  2158. swrm->slave_status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  2159. val = (swrm->slave_status >> (devnum * 2));
  2160. val &= SWRM_MCP_SLV_STATUS_MASK;
  2161. return val;
  2162. }
  2163. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  2164. u8 *dev_num)
  2165. {
  2166. int i;
  2167. u64 id = 0;
  2168. int ret = -EINVAL;
  2169. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  2170. struct swr_device *swr_dev;
  2171. u32 num_dev = 0;
  2172. if (!swrm) {
  2173. pr_err("%s: Invalid handle to swr controller\n",
  2174. __func__);
  2175. return ret;
  2176. }
  2177. num_dev = swrm->num_dev;
  2178. mutex_lock(&swrm->devlock);
  2179. if (!swrm->dev_up) {
  2180. mutex_unlock(&swrm->devlock);
  2181. return ret;
  2182. }
  2183. mutex_unlock(&swrm->devlock);
  2184. pm_runtime_get_sync(swrm->dev);
  2185. for (i = 1; i < (num_dev + 1); i++) {
  2186. id = ((u64)(swr_master_read(swrm,
  2187. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  2188. id |= swr_master_read(swrm,
  2189. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  2190. /*
  2191. * As pm_runtime_get_sync() brings all slaves out of reset
  2192. * update logical device number for all slaves.
  2193. */
  2194. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2195. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  2196. u32 status = swrm_get_device_status(swrm, i);
  2197. if ((status == 0x01) || (status == 0x02)) {
  2198. swr_dev->dev_num = i;
  2199. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  2200. *dev_num = i;
  2201. ret = 0;
  2202. dev_info(swrm->dev,
  2203. "%s: devnum %d assigned for dev %llx\n",
  2204. __func__, i,
  2205. swr_dev->addr);
  2206. }
  2207. }
  2208. }
  2209. }
  2210. }
  2211. if (ret)
  2212. dev_err(swrm->dev,
  2213. "%s: device 0x%llx is not ready\n",
  2214. __func__, dev_id);
  2215. pm_runtime_mark_last_busy(swrm->dev);
  2216. pm_runtime_put_autosuspend(swrm->dev);
  2217. return ret;
  2218. }
  2219. static int swrm_init_port_params(struct swr_master *mstr, u32 dev_num,
  2220. u32 num_ports,
  2221. struct swr_dev_frame_config *uc_arr)
  2222. {
  2223. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  2224. int i, j, port_id_offset;
  2225. if (!swrm) {
  2226. pr_err("%s: Invalid handle to swr controller\n", __func__);
  2227. return 0;
  2228. }
  2229. if (dev_num == 0) {
  2230. pr_err("%s: Invalid device number 0\n", __func__);
  2231. return -EINVAL;
  2232. }
  2233. for (i = 0; i < SWR_UC_MAX; i++) {
  2234. for (j = 0; j < num_ports; j++) {
  2235. port_id_offset = (dev_num - 1) * SWR_MAX_DEV_PORT_NUM + j;
  2236. swrm->pp[i][port_id_offset].offset1 = uc_arr[i].pp[j].offset1;
  2237. swrm->pp[i][port_id_offset].lane_ctrl = uc_arr[i].pp[j].lane_ctrl;
  2238. }
  2239. }
  2240. return 0;
  2241. }
  2242. static void swrm_device_wakeup_vote(struct swr_master *mstr)
  2243. {
  2244. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  2245. if (!swrm) {
  2246. pr_err_ratelimited("%s: Invalid handle to swr controller\n",
  2247. __func__);
  2248. return;
  2249. }
  2250. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  2251. dev_err_ratelimited(swrm->dev, "%s Failed to hold suspend\n", __func__);
  2252. return;
  2253. }
  2254. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true))
  2255. dev_err_ratelimited(swrm->dev, "%s:lpass core hw enable failed\n",
  2256. __func__);
  2257. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true))
  2258. dev_err_ratelimited(swrm->dev, "%s:lpass audio hw enable failed\n",
  2259. __func__);
  2260. pm_runtime_get_sync(swrm->dev);
  2261. }
  2262. static void swrm_device_wakeup_unvote(struct swr_master *mstr)
  2263. {
  2264. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  2265. if (!swrm) {
  2266. pr_err_ratelimited("%s: Invalid handle to swr controller\n",
  2267. __func__);
  2268. return;
  2269. }
  2270. pm_runtime_mark_last_busy(swrm->dev);
  2271. pm_runtime_put_autosuspend(swrm->dev);
  2272. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  2273. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  2274. swrm_unlock_sleep(swrm);
  2275. }
  2276. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  2277. {
  2278. int ret = 0, i = 0;
  2279. u32 val;
  2280. u8 row_ctrl = SWR_ROW_50;
  2281. u8 col_ctrl = SWR_MIN_COL;
  2282. u8 ssp_period = 1;
  2283. u8 retry_cmd_num = 3;
  2284. u32 reg[SWRM_MAX_INIT_REG];
  2285. u32 value[SWRM_MAX_INIT_REG];
  2286. u32 temp = 0;
  2287. int len = 0;
  2288. /* Change no of retry counts to 1 for wsa to avoid underflow */
  2289. if (swrm->master_id == MASTER_ID_WSA)
  2290. retry_cmd_num = 1;
  2291. /* SW workaround to gate hw_ctl for SWR version >=1.6 */
  2292. if (swrm->version >= SWRM_VERSION_1_6) {
  2293. if (swrm->swrm_hctl_reg) {
  2294. temp = ioread32(swrm->swrm_hctl_reg);
  2295. temp &= 0xFFFFFFFD;
  2296. iowrite32(temp, swrm->swrm_hctl_reg);
  2297. usleep_range(500, 505);
  2298. temp = ioread32(swrm->swrm_hctl_reg);
  2299. dev_dbg(swrm->dev, "%s: hctl_reg val: 0x%x\n",
  2300. __func__, temp);
  2301. }
  2302. }
  2303. ssp_period = swrm_get_ssp_period(swrm, SWRM_ROW_50,
  2304. SWRM_COL_02, SWRM_FRAME_SYNC_SEL);
  2305. dev_dbg(swrm->dev, "%s: ssp_period: %d\n", __func__, ssp_period);
  2306. /* Clear Rows and Cols */
  2307. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  2308. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  2309. ((ssp_period - 1) << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  2310. reg[len] = SWRM_MCP_FRAME_CTRL_BANK(0);
  2311. value[len++] = val;
  2312. /* Set Auto enumeration flag */
  2313. reg[len] = SWRM_ENUMERATOR_CFG;
  2314. value[len++] = 1;
  2315. /* Configure No pings */
  2316. val = swr_master_read(swrm, SWRM_MCP_CFG);
  2317. val &= ~SWRM_NUM_PINGS_MASK;
  2318. val |= (0x1f << SWRM_NUM_PINGS_POS);
  2319. reg[len] = SWRM_MCP_CFG;
  2320. value[len++] = val;
  2321. /* Configure number of retries of a read/write cmd */
  2322. val = (retry_cmd_num);
  2323. reg[len] = SWRM_CMD_FIFO_CFG;
  2324. value[len++] = val;
  2325. if (swrm->version >= SWRM_VERSION_1_7) {
  2326. reg[len] = SWRM_LINK_MANAGER_EE;
  2327. value[len++] = swrm->ee_val;
  2328. }
  2329. #ifdef CONFIG_SWRM_VER_2P0
  2330. reg[len] = SWRM_CLK_CTRL(swrm->ee_val);
  2331. value[len++] = 0x01;
  2332. #endif
  2333. /* Set IRQ to PULSE */
  2334. reg[len] = SWRM_COMP_CFG;
  2335. value[len++] = 0x02;
  2336. reg[len] = SWRM_INTERRUPT_CLEAR(swrm->ee_val);
  2337. value[len++] = 0xFFFFFFFF;
  2338. swrm->intr_mask = SWRM_INTERRUPT_STATUS_MASK;
  2339. /* Mask soundwire interrupts */
  2340. reg[len] = SWRM_INTERRUPT_EN(swrm->ee_val);
  2341. value[len++] = swrm->intr_mask;
  2342. reg[len] = SWRM_COMP_CFG;
  2343. value[len++] = 0x03;
  2344. swr_master_bulk_write(swrm, reg, value, len);
  2345. if (!swrm_check_link_status(swrm, 0x1)) {
  2346. dev_err(swrm->dev,
  2347. "%s: swr link failed to connect\n",
  2348. __func__);
  2349. for (i = 0; i < len; i++) {
  2350. usleep_range(50, 55);
  2351. dev_err(swrm->dev,
  2352. "%s:reg:0x%x val:0x%x\n",
  2353. __func__,
  2354. reg[i], swr_master_read(swrm, reg[i]));
  2355. }
  2356. return -EINVAL;
  2357. }
  2358. /* Execute it for versions >= 1.5.1 */
  2359. if (swrm->version >= SWRM_VERSION_1_5_1)
  2360. swr_master_write(swrm, SWRM_CMD_FIFO_CFG,
  2361. (swr_master_read(swrm,
  2362. SWRM_CMD_FIFO_CFG) | 0x80000000));
  2363. return ret;
  2364. }
  2365. static int swrm_event_notify(struct notifier_block *self,
  2366. unsigned long action, void *data)
  2367. {
  2368. struct swr_mstr_ctrl *swrm = container_of(self, struct swr_mstr_ctrl,
  2369. event_notifier);
  2370. if (!swrm || !(swrm->dev)) {
  2371. pr_err_ratelimited("%s: swrm or dev is NULL\n", __func__);
  2372. return -EINVAL;
  2373. }
  2374. switch (action) {
  2375. case MSM_AUD_DC_EVENT:
  2376. schedule_work(&(swrm->dc_presence_work));
  2377. break;
  2378. case SWR_WAKE_IRQ_EVENT:
  2379. if (swrm->ipc_wakeup && !swrm->ipc_wakeup_triggered) {
  2380. swrm->ipc_wakeup_triggered = true;
  2381. pm_stay_awake(swrm->dev);
  2382. schedule_work(&swrm->wakeup_work);
  2383. }
  2384. break;
  2385. default:
  2386. dev_err_ratelimited(swrm->dev, "%s: invalid event type: %lu\n",
  2387. __func__, action);
  2388. return -EINVAL;
  2389. }
  2390. return 0;
  2391. }
  2392. static void swrm_notify_work_fn(struct work_struct *work)
  2393. {
  2394. struct swr_mstr_ctrl *swrm = container_of(work, struct swr_mstr_ctrl,
  2395. dc_presence_work);
  2396. if (!swrm || !swrm->pdev) {
  2397. pr_err_ratelimited("%s: swrm or pdev is NULL\n", __func__);
  2398. return;
  2399. }
  2400. swrm_wcd_notify(swrm->pdev, SWR_DEVICE_DOWN, NULL);
  2401. }
  2402. static int swrm_probe(struct platform_device *pdev)
  2403. {
  2404. struct swr_mstr_ctrl *swrm;
  2405. struct swr_ctrl_platform_data *pdata;
  2406. u32 i, num_ports, port_num, port_type, ch_mask, swrm_hctl_reg = 0;
  2407. u32 *temp, map_size, map_length, ch_iter = 0, old_port_num = 0;
  2408. int ret = 0;
  2409. struct clk *lpass_core_hw_vote = NULL;
  2410. struct clk *lpass_core_audio = NULL;
  2411. u32 swrm_hw_ver = 0;
  2412. /* Allocate soundwire master driver structure */
  2413. swrm = devm_kzalloc(&pdev->dev, sizeof(struct swr_mstr_ctrl),
  2414. GFP_KERNEL);
  2415. if (!swrm) {
  2416. ret = -ENOMEM;
  2417. goto err_memory_fail;
  2418. }
  2419. swrm->pdev = pdev;
  2420. swrm->dev = &pdev->dev;
  2421. platform_set_drvdata(pdev, swrm);
  2422. swr_set_ctrl_data(&swrm->master, swrm);
  2423. pdata = dev_get_platdata(&pdev->dev);
  2424. if (!pdata) {
  2425. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  2426. __func__);
  2427. ret = -EINVAL;
  2428. goto err_pdata_fail;
  2429. }
  2430. swrm->handle = (void *)pdata->handle;
  2431. if (!swrm->handle) {
  2432. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  2433. __func__);
  2434. ret = -EINVAL;
  2435. goto err_pdata_fail;
  2436. }
  2437. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-master-ee-val",
  2438. &swrm->ee_val);
  2439. if (ret) {
  2440. dev_dbg(&pdev->dev,
  2441. "%s: ee_val not specified, initialize with default val\n",
  2442. __func__);
  2443. swrm->ee_val = 0x1;
  2444. }
  2445. ret = of_property_read_u32(pdev->dev.of_node,
  2446. "qcom,swr-master-version",
  2447. &swrm->version);
  2448. if (ret) {
  2449. dev_dbg(&pdev->dev, "%s: swrm version not defined, use default\n",
  2450. __func__);
  2451. swrm->version = SWRM_VERSION_2_0;
  2452. }
  2453. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr_master_id",
  2454. &swrm->master_id);
  2455. if (ret) {
  2456. dev_err(&pdev->dev, "%s: failed to get master id\n", __func__);
  2457. goto err_pdata_fail;
  2458. }
  2459. ret = of_property_read_u32(pdev->dev.of_node, "qcom,dynamic-port-map-supported",
  2460. &swrm->dynamic_port_map_supported);
  2461. if (ret) {
  2462. dev_dbg(&pdev->dev,
  2463. "%s: failed to get dynamic port map support, use default\n",
  2464. __func__);
  2465. swrm->dynamic_port_map_supported = 1;
  2466. }
  2467. if (!(of_property_read_u32(pdev->dev.of_node,
  2468. "swrm-io-base", &swrm->swrm_base_reg)))
  2469. ret = of_property_read_u32(pdev->dev.of_node,
  2470. "swrm-io-base", &swrm->swrm_base_reg);
  2471. if (!swrm->swrm_base_reg) {
  2472. swrm->read = pdata->read;
  2473. if (!swrm->read) {
  2474. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  2475. __func__);
  2476. ret = -EINVAL;
  2477. goto err_pdata_fail;
  2478. }
  2479. swrm->write = pdata->write;
  2480. if (!swrm->write) {
  2481. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  2482. __func__);
  2483. ret = -EINVAL;
  2484. goto err_pdata_fail;
  2485. }
  2486. swrm->bulk_write = pdata->bulk_write;
  2487. if (!swrm->bulk_write) {
  2488. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  2489. __func__);
  2490. ret = -EINVAL;
  2491. goto err_pdata_fail;
  2492. }
  2493. } else {
  2494. swrm->swrm_dig_base = devm_ioremap(&pdev->dev,
  2495. swrm->swrm_base_reg, SWRM_MAX_REGISTER);
  2496. }
  2497. swrm->core_vote = pdata->core_vote;
  2498. if (!(of_property_read_u32(pdev->dev.of_node,
  2499. "qcom,swrm-hctl-reg", &swrm_hctl_reg)))
  2500. swrm->swrm_hctl_reg = devm_ioremap(&pdev->dev,
  2501. swrm_hctl_reg, 0x4);
  2502. swrm->clk = pdata->clk;
  2503. if (!swrm->clk) {
  2504. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  2505. __func__);
  2506. ret = -EINVAL;
  2507. goto err_pdata_fail;
  2508. }
  2509. if (of_property_read_u32(pdev->dev.of_node,
  2510. "qcom,swr-clock-stop-mode0",
  2511. &swrm->clk_stop_mode0_supp)) {
  2512. swrm->clk_stop_mode0_supp = FALSE;
  2513. }
  2514. /* Parse soundwire port mapping */
  2515. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-num-ports",
  2516. &num_ports);
  2517. if (ret) {
  2518. dev_err(swrm->dev, "%s: Failed to get num_ports\n", __func__);
  2519. goto err_pdata_fail;
  2520. }
  2521. swrm->num_ports = num_ports;
  2522. if (!of_find_property(pdev->dev.of_node, "qcom,swr-port-mapping",
  2523. &map_size)) {
  2524. dev_err(swrm->dev, "missing port mapping\n");
  2525. goto err_pdata_fail;
  2526. }
  2527. map_length = map_size / (3 * sizeof(u32));
  2528. if (num_ports > SWR_MSTR_PORT_LEN) {
  2529. dev_err(&pdev->dev, "%s:invalid number of swr ports\n",
  2530. __func__);
  2531. ret = -EINVAL;
  2532. goto err_pdata_fail;
  2533. }
  2534. temp = devm_kzalloc(&pdev->dev, map_size, GFP_KERNEL);
  2535. if (!temp) {
  2536. ret = -ENOMEM;
  2537. goto err_pdata_fail;
  2538. }
  2539. ret = of_property_read_u32_array(pdev->dev.of_node,
  2540. "qcom,swr-port-mapping", temp, 3 * map_length);
  2541. if (ret) {
  2542. dev_err(swrm->dev, "%s: Failed to read port mapping\n",
  2543. __func__);
  2544. goto err_pdata_fail;
  2545. }
  2546. for (i = 0; i < map_length; i++) {
  2547. port_num = temp[3 * i];
  2548. port_type = temp[3 * i + 1];
  2549. ch_mask = temp[3 * i + 2];
  2550. if (port_num != old_port_num)
  2551. ch_iter = 0;
  2552. if (port_num > SWR_MSTR_PORT_LEN ||
  2553. ch_iter >= SWR_MAX_CH_PER_PORT) {
  2554. dev_err(&pdev->dev,
  2555. "%s:invalid port_num %d or ch_iter %d\n",
  2556. __func__, port_num, ch_iter);
  2557. goto err_pdata_fail;
  2558. }
  2559. swrm->port_mapping[port_num][ch_iter].port_type = port_type;
  2560. swrm->port_mapping[port_num][ch_iter++].ch_mask = ch_mask;
  2561. old_port_num = port_num;
  2562. }
  2563. devm_kfree(&pdev->dev, temp);
  2564. ret = of_property_read_u32(pdev->dev.of_node, "qcom,is-always-on",
  2565. &swrm->is_always_on);
  2566. if (ret)
  2567. dev_dbg(&pdev->dev, "%s: failed to get is_always_on flag\n", __func__);
  2568. swrm->reg_irq = pdata->reg_irq;
  2569. swrm->master.read = swrm_read;
  2570. swrm->master.write = swrm_write;
  2571. swrm->master.bulk_write = swrm_bulk_write;
  2572. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  2573. swrm->master.init_port_params = swrm_init_port_params;
  2574. swrm->master.connect_port = swrm_connect_port;
  2575. swrm->master.disconnect_port = swrm_disconnect_port;
  2576. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  2577. swrm->master.remove_from_group = swrm_remove_from_group;
  2578. swrm->master.device_wakeup_vote = swrm_device_wakeup_vote;
  2579. swrm->master.device_wakeup_unvote = swrm_device_wakeup_unvote;
  2580. swrm->master.dev.parent = &pdev->dev;
  2581. swrm->master.dev.of_node = pdev->dev.of_node;
  2582. swrm->master.num_port = 0;
  2583. swrm->rcmd_id = 0;
  2584. swrm->wcmd_id = 0;
  2585. swrm->cmd_id = 0;
  2586. swrm->slave_status = 0;
  2587. swrm->num_rx_chs = 0;
  2588. swrm->clk_ref_count = 0;
  2589. swrm->swr_irq_wakeup_capable = 0;
  2590. swrm->mclk_freq = MCLK_FREQ;
  2591. swrm->bus_clk = MCLK_FREQ;
  2592. swrm->dev_up = true;
  2593. swrm->state = SWR_MSTR_UP;
  2594. swrm->ipc_wakeup = false;
  2595. swrm->enable_slave_irq = false;
  2596. swrm->clk_stop_wakeup = false;
  2597. swrm->ipc_wakeup_triggered = false;
  2598. swrm->disable_div2_clk_switch = FALSE;
  2599. init_completion(&swrm->reset);
  2600. init_completion(&swrm->broadcast);
  2601. init_completion(&swrm->clk_off_complete);
  2602. mutex_init(&swrm->irq_lock);
  2603. mutex_init(&swrm->mlock);
  2604. mutex_init(&swrm->reslock);
  2605. mutex_init(&swrm->force_down_lock);
  2606. mutex_init(&swrm->iolock);
  2607. mutex_init(&swrm->clklock);
  2608. mutex_init(&swrm->devlock);
  2609. mutex_init(&swrm->pm_lock);
  2610. mutex_init(&swrm->runtime_lock);
  2611. swrm->wlock_holders = 0;
  2612. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2613. init_waitqueue_head(&swrm->pm_wq);
  2614. cpu_latency_qos_add_request(&swrm->pm_qos_req,
  2615. PM_QOS_DEFAULT_VALUE);
  2616. for (i = 0 ; i < SWR_MSTR_PORT_LEN; i++) {
  2617. INIT_LIST_HEAD(&swrm->mport_cfg[i].port_req_list);
  2618. if (swrm->master_id == MASTER_ID_TX) {
  2619. swrm->mport_cfg[i].sinterval = 0xFFFF;
  2620. swrm->mport_cfg[i].offset1 = 0x00;
  2621. swrm->mport_cfg[i].offset2 = 0x00;
  2622. swrm->mport_cfg[i].hstart = 0xFF;
  2623. swrm->mport_cfg[i].hstop = 0xFF;
  2624. swrm->mport_cfg[i].blk_pack_mode = 0xFF;
  2625. swrm->mport_cfg[i].blk_grp_count = 0xFF;
  2626. swrm->mport_cfg[i].word_length = 0xFF;
  2627. swrm->mport_cfg[i].lane_ctrl = 0x00;
  2628. swrm->mport_cfg[i].dir = 0x00;
  2629. swrm->mport_cfg[i].stream_type = 0x00;
  2630. }
  2631. }
  2632. if (of_property_read_u32(pdev->dev.of_node,
  2633. "qcom,disable-div2-clk-switch",
  2634. &swrm->disable_div2_clk_switch)) {
  2635. swrm->disable_div2_clk_switch = FALSE;
  2636. }
  2637. /* Register LPASS core hw vote */
  2638. lpass_core_hw_vote = devm_clk_get(&pdev->dev, "lpass_core_hw_vote");
  2639. if (IS_ERR(lpass_core_hw_vote)) {
  2640. ret = PTR_ERR(lpass_core_hw_vote);
  2641. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2642. __func__, "lpass_core_hw_vote", ret);
  2643. lpass_core_hw_vote = NULL;
  2644. ret = 0;
  2645. }
  2646. swrm->lpass_core_hw_vote = lpass_core_hw_vote;
  2647. /* Register LPASS audio core vote */
  2648. lpass_core_audio = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2649. if (IS_ERR(lpass_core_audio)) {
  2650. ret = PTR_ERR(lpass_core_audio);
  2651. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2652. __func__, "lpass_core_audio", ret);
  2653. lpass_core_audio = NULL;
  2654. ret = 0;
  2655. }
  2656. swrm->lpass_core_audio = lpass_core_audio;
  2657. if (swrm->reg_irq) {
  2658. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  2659. SWR_IRQ_REGISTER);
  2660. if (ret) {
  2661. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  2662. __func__, ret);
  2663. goto err_irq_fail;
  2664. }
  2665. } else {
  2666. swrm->irq = platform_get_irq_byname(pdev, "swr_master_irq");
  2667. if (swrm->irq < 0) {
  2668. dev_err(swrm->dev, "%s() error getting irq hdle: %d\n",
  2669. __func__, swrm->irq);
  2670. goto err_irq_fail;
  2671. }
  2672. ret = request_threaded_irq(swrm->irq, NULL,
  2673. swr_mstr_interrupt,
  2674. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  2675. "swr_master_irq", swrm);
  2676. if (ret) {
  2677. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  2678. __func__, ret);
  2679. goto err_irq_fail;
  2680. }
  2681. }
  2682. /* Make inband tx interrupts as wakeup capable for slave irq */
  2683. ret = of_property_read_u32(pdev->dev.of_node,
  2684. "qcom,swr-mstr-irq-wakeup-capable",
  2685. &swrm->swr_irq_wakeup_capable);
  2686. if (ret)
  2687. dev_dbg(swrm->dev, "%s: swrm irq wakeup capable not defined\n",
  2688. __func__);
  2689. if (swrm->swr_irq_wakeup_capable) {
  2690. irq_set_irq_wake(swrm->irq, 1);
  2691. ret = device_init_wakeup(swrm->dev, true);
  2692. if (ret)
  2693. dev_info(swrm->dev,
  2694. "%s: Device wakeup init failed: %d\n",
  2695. __func__, ret);
  2696. }
  2697. ret = swr_register_master(&swrm->master);
  2698. if (ret) {
  2699. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  2700. goto err_mstr_fail;
  2701. }
  2702. /* Add devices registered with board-info as the
  2703. * controller will be up now
  2704. */
  2705. swr_master_add_boarddevices(&swrm->master);
  2706. if (!swrm->is_always_on && swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true))
  2707. dev_dbg(&pdev->dev, "%s: Audio HW Vote is failed\n", __func__);
  2708. mutex_lock(&swrm->mlock);
  2709. swrm_clk_request(swrm, true);
  2710. swrm->rd_fifo_depth = ((swr_master_read(swrm, SWRM_COMP_PARAMS)
  2711. & SWRM_COMP_PARAMS_RD_FIFO_DEPTH) >> 15);
  2712. swrm->wr_fifo_depth = ((swr_master_read(swrm, SWRM_COMP_PARAMS)
  2713. & SWRM_COMP_PARAMS_WR_FIFO_DEPTH) >> 10);
  2714. swrm_hw_ver = swr_master_read(swrm, SWRM_COMP_HW_VERSION);
  2715. if (swrm->version != swrm_hw_ver)
  2716. dev_info(&pdev->dev,
  2717. "%s: version specified in dtsi: 0x%x not match with HW read version 0x%x\n",
  2718. __func__, swrm->version, swrm_hw_ver);
  2719. swrm->num_auto_enum = ((swr_master_read(swrm, SWRM_COMP_PARAMS)
  2720. & SWRM_COMP_PARAMS_AUTO_ENUM_SLAVES) >> 20);
  2721. ret = of_property_read_u32(swrm->dev->of_node, "qcom,swr-num-dev",
  2722. &swrm->num_dev);
  2723. if (ret) {
  2724. dev_err(&pdev->dev, "%s: Looking up %s property failed\n",
  2725. __func__, "qcom,swr-num-dev");
  2726. mutex_unlock(&swrm->mlock);
  2727. goto err_parse_num_dev;
  2728. } else {
  2729. if (swrm->num_dev > swrm->num_auto_enum) {
  2730. dev_err(&pdev->dev, "%s: num_dev %d > max limit %d\n",
  2731. __func__, swrm->num_dev,
  2732. swrm->num_auto_enum);
  2733. ret = -EINVAL;
  2734. mutex_unlock(&swrm->mlock);
  2735. goto err_parse_num_dev;
  2736. } else {
  2737. dev_dbg(&pdev->dev,
  2738. "max swr devices expected to attach - %d, supported auto_enum - %d\n",
  2739. swrm->num_dev, swrm->num_auto_enum);
  2740. }
  2741. }
  2742. ret = swrm_master_init(swrm);
  2743. if (ret < 0) {
  2744. dev_err(&pdev->dev,
  2745. "%s: Error in master Initialization , err %d\n",
  2746. __func__, ret);
  2747. mutex_unlock(&swrm->mlock);
  2748. ret = -EPROBE_DEFER;
  2749. goto err_mstr_init_fail;
  2750. }
  2751. mutex_unlock(&swrm->mlock);
  2752. INIT_WORK(&swrm->wakeup_work, swrm_wakeup_work);
  2753. if (pdev->dev.of_node)
  2754. of_register_swr_devices(&swrm->master);
  2755. #ifdef CONFIG_DEBUG_FS
  2756. swrm->debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  2757. if (!IS_ERR(swrm->debugfs_swrm_dent)) {
  2758. swrm->debugfs_peek = debugfs_create_file("swrm_peek",
  2759. S_IFREG | 0444, swrm->debugfs_swrm_dent,
  2760. (void *) swrm, &swrm_debug_read_ops);
  2761. swrm->debugfs_poke = debugfs_create_file("swrm_poke",
  2762. S_IFREG | 0444, swrm->debugfs_swrm_dent,
  2763. (void *) swrm, &swrm_debug_write_ops);
  2764. swrm->debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  2765. S_IFREG | 0444, swrm->debugfs_swrm_dent,
  2766. (void *) swrm,
  2767. &swrm_debug_dump_ops);
  2768. }
  2769. #endif
  2770. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  2771. pm_runtime_use_autosuspend(&pdev->dev);
  2772. pm_runtime_set_active(&pdev->dev);
  2773. pm_runtime_enable(&pdev->dev);
  2774. pm_runtime_mark_last_busy(&pdev->dev);
  2775. INIT_WORK(&swrm->dc_presence_work, swrm_notify_work_fn);
  2776. swrm->event_notifier.notifier_call = swrm_event_notify;
  2777. //msm_aud_evt_register_client(&swrm->event_notifier);
  2778. return 0;
  2779. err_parse_num_dev:
  2780. err_mstr_init_fail:
  2781. swr_unregister_master(&swrm->master);
  2782. device_init_wakeup(swrm->dev, false);
  2783. err_mstr_fail:
  2784. if (swrm->reg_irq) {
  2785. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  2786. swrm, SWR_IRQ_FREE);
  2787. } else if (swrm->irq) {
  2788. if (irq_get_irq_data(swrm->irq) != NULL)
  2789. irqd_set_trigger_type(
  2790. irq_get_irq_data(swrm->irq),
  2791. IRQ_TYPE_NONE);
  2792. if (swrm->swr_irq_wakeup_capable)
  2793. irq_set_irq_wake(swrm->irq, 0);
  2794. free_irq(swrm->irq, swrm);
  2795. }
  2796. err_irq_fail:
  2797. mutex_destroy(&swrm->irq_lock);
  2798. mutex_destroy(&swrm->mlock);
  2799. mutex_destroy(&swrm->reslock);
  2800. mutex_destroy(&swrm->force_down_lock);
  2801. mutex_destroy(&swrm->iolock);
  2802. mutex_destroy(&swrm->clklock);
  2803. mutex_destroy(&swrm->pm_lock);
  2804. mutex_destroy(&swrm->runtime_lock);
  2805. cpu_latency_qos_remove_request(&swrm->pm_qos_req);
  2806. err_pdata_fail:
  2807. err_memory_fail:
  2808. return ret;
  2809. }
  2810. static int swrm_remove(struct platform_device *pdev)
  2811. {
  2812. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2813. if (swrm->reg_irq) {
  2814. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  2815. swrm, SWR_IRQ_FREE);
  2816. } else if (swrm->irq) {
  2817. if (irq_get_irq_data(swrm->irq) != NULL)
  2818. irqd_set_trigger_type(
  2819. irq_get_irq_data(swrm->irq),
  2820. IRQ_TYPE_NONE);
  2821. if (swrm->swr_irq_wakeup_capable) {
  2822. irq_set_irq_wake(swrm->irq, 0);
  2823. device_init_wakeup(swrm->dev, false);
  2824. }
  2825. free_irq(swrm->irq, swrm);
  2826. } else if (swrm->wake_irq > 0) {
  2827. free_irq(swrm->wake_irq, swrm);
  2828. }
  2829. cancel_work_sync(&swrm->wakeup_work);
  2830. pm_runtime_disable(&pdev->dev);
  2831. pm_runtime_set_suspended(&pdev->dev);
  2832. swr_unregister_master(&swrm->master);
  2833. //msm_aud_evt_unregister_client(&swrm->event_notifier);
  2834. mutex_destroy(&swrm->irq_lock);
  2835. mutex_destroy(&swrm->mlock);
  2836. mutex_destroy(&swrm->reslock);
  2837. mutex_destroy(&swrm->iolock);
  2838. mutex_destroy(&swrm->clklock);
  2839. mutex_destroy(&swrm->force_down_lock);
  2840. mutex_destroy(&swrm->pm_lock);
  2841. mutex_destroy(&swrm->runtime_lock);
  2842. cpu_latency_qos_remove_request(&swrm->pm_qos_req);
  2843. devm_kfree(&pdev->dev, swrm);
  2844. return 0;
  2845. }
  2846. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  2847. {
  2848. u32 val;
  2849. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  2850. swr_master_write(swrm, SWRM_INTERRUPT_EN(swrm->ee_val),
  2851. SWRM_INTERRUPT_STATUS_MASK);
  2852. val = swr_master_read(swrm, SWRM_MCP_CFG);
  2853. val |= 0x02;
  2854. swr_master_write(swrm, SWRM_MCP_CFG, val);
  2855. return 0;
  2856. }
  2857. #ifdef CONFIG_PM
  2858. static int swrm_runtime_resume(struct device *dev)
  2859. {
  2860. struct platform_device *pdev = to_platform_device(dev);
  2861. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2862. int ret = 0;
  2863. bool swrm_clk_req_err = false;
  2864. bool hw_core_err = false, aud_core_err = false;
  2865. struct swr_master *mstr = &swrm->master;
  2866. struct swr_device *swr_dev;
  2867. u32 temp = 0;
  2868. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  2869. __func__, swrm->state);
  2870. trace_printk("%s: pm_runtime: resume, state:%d\n",
  2871. __func__, swrm->state);
  2872. mutex_lock(&swrm->runtime_lock);
  2873. mutex_lock(&swrm->reslock);
  2874. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  2875. dev_err_ratelimited(dev, "%s:lpass core hw enable failed\n",
  2876. __func__);
  2877. hw_core_err = true;
  2878. pm_runtime_set_autosuspend_delay(&pdev->dev,
  2879. ERR_AUTO_SUSPEND_TIMER_VAL);
  2880. if (swrm->req_clk_switch)
  2881. swrm->req_clk_switch = false;
  2882. mutex_unlock(&swrm->reslock);
  2883. mutex_unlock(&swrm->runtime_lock);
  2884. return 0;
  2885. }
  2886. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  2887. dev_err_ratelimited(dev, "%s:lpass audio hw enable failed\n",
  2888. __func__);
  2889. aud_core_err = true;
  2890. }
  2891. if ((swrm->state == SWR_MSTR_DOWN) ||
  2892. (swrm->state == SWR_MSTR_SSR && swrm->dev_up)) {
  2893. if (swrm->clk_stop_mode0_supp) {
  2894. if (swrm->wake_irq > 0) {
  2895. if (unlikely(!irq_get_irq_data
  2896. (swrm->wake_irq))) {
  2897. pr_err_ratelimited("%s: irq data is NULL\n",
  2898. __func__);
  2899. mutex_unlock(&swrm->reslock);
  2900. mutex_unlock(&swrm->runtime_lock);
  2901. return IRQ_NONE;
  2902. }
  2903. mutex_lock(&swrm->irq_lock);
  2904. if (!irqd_irq_disabled(
  2905. irq_get_irq_data(swrm->wake_irq)))
  2906. disable_irq_nosync(swrm->wake_irq);
  2907. mutex_unlock(&swrm->irq_lock);
  2908. }
  2909. if (swrm->ipc_wakeup)
  2910. dev_err_ratelimited(dev, "%s:notifications disabled\n", __func__);
  2911. // msm_aud_evt_blocking_notifier_call_chain(
  2912. // SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  2913. }
  2914. if (swrm_clk_request(swrm, true)) {
  2915. /*
  2916. * Set autosuspend timer to 1 for
  2917. * master to enter into suspend.
  2918. */
  2919. swrm_clk_req_err = true;
  2920. goto exit;
  2921. }
  2922. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  2923. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2924. ret = swr_device_up(swr_dev);
  2925. if (ret == -ENODEV) {
  2926. dev_dbg(dev,
  2927. "%s slave device up not implemented\n",
  2928. __func__);
  2929. trace_printk(
  2930. "%s slave device up not implemented\n",
  2931. __func__);
  2932. ret = 0;
  2933. } else if (ret) {
  2934. dev_err_ratelimited(dev,
  2935. "%s: failed to wakeup swr dev %d\n",
  2936. __func__, swr_dev->dev_num);
  2937. swrm_clk_request(swrm, false);
  2938. goto exit;
  2939. }
  2940. }
  2941. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  2942. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  2943. swr_master_write(swrm, SWRM_MCP_BUS_CTRL, 0x01);
  2944. swrm_master_init(swrm);
  2945. /* wait for hw enumeration to complete */
  2946. usleep_range(100, 105);
  2947. if (!swrm_check_link_status(swrm, 0x1))
  2948. dev_dbg(dev, "%s:failed in connecting, ssr?\n",
  2949. __func__);
  2950. swrm_cmd_fifo_wr_cmd(swrm, 0x4, 0xF, get_cmd_id(swrm),
  2951. SWRS_SCP_INT_STATUS_MASK_1);
  2952. if (swrm->state == SWR_MSTR_SSR) {
  2953. mutex_unlock(&swrm->reslock);
  2954. enable_bank_switch(swrm, 0, SWR_ROW_50, SWR_MIN_COL);
  2955. mutex_lock(&swrm->reslock);
  2956. }
  2957. } else {
  2958. if (swrm->swrm_hctl_reg) {
  2959. temp = ioread32(swrm->swrm_hctl_reg);
  2960. temp &= 0xFFFFFFFD;
  2961. iowrite32(temp, swrm->swrm_hctl_reg);
  2962. }
  2963. /*wake up from clock stop*/
  2964. #ifdef CONFIG_SWRM_VER_2P0
  2965. swr_master_write(swrm,
  2966. SWRM_CLK_CTRL(swrm->ee_val), 0x01);
  2967. #else
  2968. swr_master_write(swrm, SWRM_MCP_BUS_CTRL, 0x2);
  2969. #endif
  2970. /* clear and enable bus clash interrupt */
  2971. swr_master_write(swrm,
  2972. SWRM_INTERRUPT_CLEAR(swrm->ee_val), 0x08);
  2973. swrm->intr_mask |= 0x08;
  2974. swr_master_write(swrm, SWRM_INTERRUPT_EN(swrm->ee_val),
  2975. swrm->intr_mask);
  2976. usleep_range(100, 105);
  2977. if (!swrm_check_link_status(swrm, 0x1))
  2978. dev_dbg(dev, "%s:failed in connecting, ssr?\n",
  2979. __func__);
  2980. }
  2981. swrm->state = SWR_MSTR_UP;
  2982. }
  2983. exit:
  2984. if (swrm->is_always_on && !aud_core_err)
  2985. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  2986. if (!hw_core_err)
  2987. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  2988. if (swrm_clk_req_err || aud_core_err || hw_core_err)
  2989. pm_runtime_set_autosuspend_delay(&pdev->dev,
  2990. ERR_AUTO_SUSPEND_TIMER_VAL);
  2991. else
  2992. pm_runtime_set_autosuspend_delay(&pdev->dev,
  2993. auto_suspend_timer);
  2994. if (swrm->req_clk_switch)
  2995. swrm->req_clk_switch = false;
  2996. mutex_unlock(&swrm->reslock);
  2997. mutex_unlock(&swrm->runtime_lock);
  2998. trace_printk("%s: pm_runtime: resume done, state:%d\n",
  2999. __func__, swrm->state);
  3000. return ret;
  3001. }
  3002. static int swrm_runtime_suspend(struct device *dev)
  3003. {
  3004. struct platform_device *pdev = to_platform_device(dev);
  3005. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  3006. int ret = 0;
  3007. bool hw_core_err = false, aud_core_err = false;
  3008. struct swr_master *mstr = &swrm->master;
  3009. struct swr_device *swr_dev;
  3010. int current_state = 0;
  3011. struct irq_data *irq_data = NULL;
  3012. trace_printk("%s: pm_runtime: suspend state: %d\n",
  3013. __func__, swrm->state);
  3014. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  3015. __func__, swrm->state);
  3016. if (swrm->state == SWR_MSTR_SSR_RESET) {
  3017. swrm->state = SWR_MSTR_SSR;
  3018. return 0;
  3019. }
  3020. mutex_lock(&swrm->runtime_lock);
  3021. mutex_lock(&swrm->reslock);
  3022. mutex_lock(&swrm->force_down_lock);
  3023. current_state = swrm->state;
  3024. mutex_unlock(&swrm->force_down_lock);
  3025. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  3026. dev_err_ratelimited(dev, "%s:lpass core hw enable failed\n",
  3027. __func__);
  3028. hw_core_err = true;
  3029. }
  3030. if (swrm->is_always_on && swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true))
  3031. aud_core_err = true;
  3032. if ((current_state == SWR_MSTR_UP) ||
  3033. (current_state == SWR_MSTR_SSR)) {
  3034. if ((current_state != SWR_MSTR_SSR) &&
  3035. swrm_is_port_en(&swrm->master)) {
  3036. dev_dbg(dev, "%s ports are enabled\n", __func__);
  3037. trace_printk("%s ports are enabled\n", __func__);
  3038. ret = -EBUSY;
  3039. goto exit;
  3040. }
  3041. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  3042. dev_err_ratelimited(dev, "%s: clk stop mode not supported or SSR entry\n",
  3043. __func__);
  3044. if (swrm->state == SWR_MSTR_SSR)
  3045. goto chk_lnk_status;
  3046. mutex_unlock(&swrm->reslock);
  3047. enable_bank_switch(swrm, 0, SWR_ROW_50, SWR_MIN_COL);
  3048. mutex_lock(&swrm->reslock);
  3049. swrm_clk_pause(swrm);
  3050. swr_master_write(swrm, SWRM_COMP_CFG, 0x00);
  3051. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  3052. ret = swr_device_down(swr_dev);
  3053. if (ret == -ENODEV) {
  3054. dev_dbg_ratelimited(dev,
  3055. "%s slave device down not implemented\n",
  3056. __func__);
  3057. trace_printk(
  3058. "%s slave device down not implemented\n",
  3059. __func__);
  3060. ret = 0;
  3061. } else if (ret) {
  3062. dev_err_ratelimited(dev,
  3063. "%s: failed to shutdown swr dev %d\n",
  3064. __func__, swr_dev->dev_num);
  3065. trace_printk(
  3066. "%s: failed to shutdown swr dev %d\n",
  3067. __func__, swr_dev->dev_num);
  3068. goto exit;
  3069. }
  3070. }
  3071. trace_printk("%s: clk stop mode not supported or SSR exit\n",
  3072. __func__);
  3073. } else {
  3074. /* Mask bus clash interrupt */
  3075. swrm->intr_mask &= ~((u32)0x08);
  3076. swr_master_write(swrm, SWRM_INTERRUPT_EN(swrm->ee_val),
  3077. swrm->intr_mask);
  3078. mutex_unlock(&swrm->reslock);
  3079. /* clock stop sequence */
  3080. swrm_cmd_fifo_wr_cmd(swrm, 0x2, 0xF, 0xF,
  3081. SWRS_SCP_CONTROL);
  3082. mutex_lock(&swrm->reslock);
  3083. usleep_range(100, 105);
  3084. }
  3085. chk_lnk_status:
  3086. if (!swrm_check_link_status(swrm, 0x0))
  3087. dev_dbg(dev, "%s:failed in disconnecting, ssr?\n",
  3088. __func__);
  3089. ret = swrm_clk_request(swrm, false);
  3090. if (ret) {
  3091. dev_err_ratelimited(dev, "%s: swrmn clk failed\n", __func__);
  3092. ret = 0;
  3093. goto exit;
  3094. }
  3095. if (swrm->clk_stop_mode0_supp) {
  3096. if (swrm->wake_irq > 0) {
  3097. irq_data = irq_get_irq_data(swrm->wake_irq);
  3098. if (irq_data && irqd_irq_disabled(irq_data))
  3099. enable_irq(swrm->wake_irq);
  3100. } else if (swrm->ipc_wakeup) {
  3101. //msm_aud_evt_blocking_notifier_call_chain(
  3102. // SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  3103. dev_err_ratelimited(dev, "%s:notifications disabled\n", __func__);
  3104. swrm->ipc_wakeup_triggered = false;
  3105. }
  3106. }
  3107. }
  3108. /* Retain SSR state until resume */
  3109. if (current_state != SWR_MSTR_SSR)
  3110. swrm->state = SWR_MSTR_DOWN;
  3111. exit:
  3112. if (!swrm->is_always_on && swrm->state != SWR_MSTR_UP) {
  3113. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false))
  3114. dev_dbg(dev, "%s:lpass audio hw enable failed\n",
  3115. __func__);
  3116. } else if (swrm->is_always_on && !aud_core_err)
  3117. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  3118. if (!hw_core_err)
  3119. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  3120. mutex_unlock(&swrm->reslock);
  3121. mutex_unlock(&swrm->runtime_lock);
  3122. trace_printk("%s: pm_runtime: suspend done state: %d\n",
  3123. __func__, swrm->state);
  3124. dev_dbg(dev, "%s: pm_runtime: suspend done state: %d\n",
  3125. __func__, swrm->state);
  3126. pm_runtime_set_autosuspend_delay(dev, auto_suspend_timer);
  3127. return ret;
  3128. }
  3129. #endif /* CONFIG_PM */
  3130. static int swrm_device_suspend(struct device *dev)
  3131. {
  3132. struct platform_device *pdev = to_platform_device(dev);
  3133. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  3134. int ret = 0;
  3135. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  3136. trace_printk("%s: swrm state: %d\n", __func__, swrm->state);
  3137. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  3138. ret = swrm_runtime_suspend(dev);
  3139. if (!ret) {
  3140. pm_runtime_disable(dev);
  3141. pm_runtime_set_suspended(dev);
  3142. pm_runtime_enable(dev);
  3143. }
  3144. }
  3145. return 0;
  3146. }
  3147. static int swrm_device_down(struct device *dev)
  3148. {
  3149. struct platform_device *pdev = to_platform_device(dev);
  3150. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  3151. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  3152. trace_printk("%s: swrm state: %d\n", __func__, swrm->state);
  3153. mutex_lock(&swrm->force_down_lock);
  3154. swrm->state = SWR_MSTR_SSR;
  3155. mutex_unlock(&swrm->force_down_lock);
  3156. swrm_device_suspend(dev);
  3157. return 0;
  3158. }
  3159. int swrm_register_wake_irq(struct swr_mstr_ctrl *swrm)
  3160. {
  3161. int ret = 0;
  3162. int irq, dir_apps_irq;
  3163. if (!swrm->ipc_wakeup) {
  3164. irq = of_get_named_gpio(swrm->dev->of_node,
  3165. "qcom,swr-wakeup-irq", 0);
  3166. if (gpio_is_valid(irq)) {
  3167. swrm->wake_irq = gpio_to_irq(irq);
  3168. if (swrm->wake_irq < 0) {
  3169. dev_err_ratelimited(swrm->dev,
  3170. "Unable to configure irq\n");
  3171. return swrm->wake_irq;
  3172. }
  3173. } else {
  3174. dir_apps_irq = platform_get_irq_byname(swrm->pdev,
  3175. "swr_wake_irq");
  3176. if (dir_apps_irq < 0) {
  3177. dev_err_ratelimited(swrm->dev,
  3178. "TLMM connect gpio not found\n");
  3179. return -EINVAL;
  3180. }
  3181. swrm->wake_irq = dir_apps_irq;
  3182. }
  3183. ret = request_threaded_irq(swrm->wake_irq, NULL,
  3184. swrm_wakeup_interrupt,
  3185. IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
  3186. "swr_wake_irq", swrm);
  3187. if (ret) {
  3188. dev_err_ratelimited(swrm->dev, "%s: Failed to request irq %d\n",
  3189. __func__, ret);
  3190. return -EINVAL;
  3191. }
  3192. irq_set_irq_wake(swrm->wake_irq, 1);
  3193. }
  3194. return ret;
  3195. }
  3196. static int swrm_alloc_port_mem(struct device *dev, struct swr_mstr_ctrl *swrm,
  3197. u32 uc, u32 size)
  3198. {
  3199. if (!swrm->port_param) {
  3200. swrm->port_param = devm_kzalloc(dev,
  3201. sizeof(swrm->port_param) * SWR_UC_MAX,
  3202. GFP_KERNEL);
  3203. if (!swrm->port_param)
  3204. return -ENOMEM;
  3205. }
  3206. if (!swrm->port_param[uc]) {
  3207. swrm->port_param[uc] = devm_kcalloc(dev, size,
  3208. sizeof(struct port_params),
  3209. GFP_KERNEL);
  3210. if (!swrm->port_param[uc])
  3211. return -ENOMEM;
  3212. } else {
  3213. dev_err_ratelimited(swrm->dev, "%s: called more than once\n",
  3214. __func__);
  3215. }
  3216. return 0;
  3217. }
  3218. static int swrm_copy_port_config(struct swr_mstr_ctrl *swrm,
  3219. struct swrm_port_config *port_cfg,
  3220. u32 size)
  3221. {
  3222. int idx;
  3223. struct port_params *params;
  3224. int uc = port_cfg->uc;
  3225. int ret = 0;
  3226. for (idx = 0; idx < size; idx++) {
  3227. params = &((struct port_params *)port_cfg->params)[idx];
  3228. if (!params) {
  3229. dev_err_ratelimited(swrm->dev, "%s: Invalid params\n", __func__);
  3230. ret = -EINVAL;
  3231. break;
  3232. }
  3233. memcpy(&swrm->port_param[uc][idx], params,
  3234. sizeof(struct port_params));
  3235. }
  3236. return ret;
  3237. }
  3238. /**
  3239. * swrm_wcd_notify - parent device can notify to soundwire master through
  3240. * this function
  3241. * @pdev: pointer to platform device structure
  3242. * @id: command id from parent to the soundwire master
  3243. * @data: data from parent device to soundwire master
  3244. */
  3245. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  3246. {
  3247. struct swr_mstr_ctrl *swrm;
  3248. int ret = 0;
  3249. struct swr_master *mstr;
  3250. struct swr_device *swr_dev;
  3251. struct swrm_port_config *port_cfg;
  3252. if (!pdev) {
  3253. pr_err_ratelimited("%s: pdev is NULL\n", __func__);
  3254. return -EINVAL;
  3255. }
  3256. swrm = platform_get_drvdata(pdev);
  3257. if (!swrm) {
  3258. dev_err_ratelimited(&pdev->dev, "%s: swrm is NULL\n", __func__);
  3259. return -EINVAL;
  3260. }
  3261. mstr = &swrm->master;
  3262. switch (id) {
  3263. case SWR_REQ_CLK_SWITCH:
  3264. /* This will put soundwire in clock stop mode and disable the
  3265. * clocks, if there is no active usecase running, so that the
  3266. * next activity on soundwire will request clock from new clock
  3267. * source.
  3268. */
  3269. if (!data) {
  3270. dev_err_ratelimited(swrm->dev, "%s: data is NULL for id:%d\n",
  3271. __func__, id);
  3272. ret = -EINVAL;
  3273. break;
  3274. }
  3275. mutex_lock(&swrm->mlock);
  3276. if (swrm->clk_src != *(int *)data) {
  3277. if (swrm->state == SWR_MSTR_UP) {
  3278. swrm->req_clk_switch = true;
  3279. swrm_device_suspend(&pdev->dev);
  3280. if (swrm->state == SWR_MSTR_UP)
  3281. swrm->req_clk_switch = false;
  3282. }
  3283. swrm->clk_src = *(int *)data;
  3284. }
  3285. mutex_unlock(&swrm->mlock);
  3286. break;
  3287. case SWR_CLK_FREQ:
  3288. if (!data) {
  3289. dev_err_ratelimited(swrm->dev, "%s: data is NULL\n", __func__);
  3290. ret = -EINVAL;
  3291. } else {
  3292. mutex_lock(&swrm->mlock);
  3293. if (swrm->mclk_freq != *(int *)data) {
  3294. dev_dbg(swrm->dev, "%s: freq change: force mstr down\n", __func__);
  3295. if (swrm->state == SWR_MSTR_DOWN)
  3296. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  3297. __func__, swrm->state);
  3298. else {
  3299. swrm->mclk_freq = *(int *)data;
  3300. swrm->bus_clk = swrm->mclk_freq;
  3301. swrm_switch_frame_shape(swrm,
  3302. swrm->bus_clk);
  3303. swrm_device_suspend(&pdev->dev);
  3304. }
  3305. /*
  3306. * add delay to ensure clk release happen
  3307. * if interrupt triggered for clk stop,
  3308. * wait for it to exit
  3309. */
  3310. usleep_range(10000, 10500);
  3311. }
  3312. swrm->mclk_freq = *(int *)data;
  3313. swrm->bus_clk = swrm->mclk_freq;
  3314. mutex_unlock(&swrm->mlock);
  3315. }
  3316. break;
  3317. case SWR_DEVICE_SSR_DOWN:
  3318. trace_printk("%s: swr device down called\n", __func__);
  3319. mutex_lock(&swrm->mlock);
  3320. mutex_lock(&swrm->devlock);
  3321. swrm->dev_up = false;
  3322. mutex_unlock(&swrm->devlock);
  3323. if (swrm->state == SWR_MSTR_DOWN)
  3324. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  3325. __func__, swrm->state);
  3326. else
  3327. swrm_device_down(&pdev->dev);
  3328. mutex_lock(&swrm->devlock);
  3329. if (swrm->hw_core_clk_en)
  3330. digital_cdc_rsc_mgr_hw_vote_disable(
  3331. swrm->lpass_core_hw_vote, swrm->dev);
  3332. swrm->hw_core_clk_en = 0;
  3333. if (swrm->aud_core_clk_en)
  3334. digital_cdc_rsc_mgr_hw_vote_disable(
  3335. swrm->lpass_core_audio, swrm->dev);
  3336. swrm->aud_core_clk_en = 0;
  3337. mutex_unlock(&swrm->devlock);
  3338. mutex_lock(&swrm->reslock);
  3339. swrm->state = SWR_MSTR_SSR;
  3340. mutex_unlock(&swrm->reslock);
  3341. mutex_unlock(&swrm->mlock);
  3342. break;
  3343. case SWR_DEVICE_SSR_UP:
  3344. /* wait for clk voting to be zero */
  3345. trace_printk("%s: swr device up called\n", __func__);
  3346. reinit_completion(&swrm->clk_off_complete);
  3347. if (swrm->clk_ref_count &&
  3348. !wait_for_completion_timeout(&swrm->clk_off_complete,
  3349. msecs_to_jiffies(500)))
  3350. dev_err_ratelimited(swrm->dev, "%s: clock voting not zero\n",
  3351. __func__);
  3352. if (swrm->state == SWR_MSTR_UP ||
  3353. pm_runtime_autosuspend_expiration(swrm->dev)) {
  3354. swrm->state = SWR_MSTR_SSR_RESET;
  3355. dev_dbg(swrm->dev,
  3356. "%s:suspend swr if active at SSR up\n",
  3357. __func__);
  3358. pm_runtime_set_autosuspend_delay(swrm->dev,
  3359. ERR_AUTO_SUSPEND_TIMER_VAL);
  3360. usleep_range(50000, 50100);
  3361. swrm->state = SWR_MSTR_SSR;
  3362. }
  3363. mutex_lock(&swrm->devlock);
  3364. swrm->dev_up = true;
  3365. mutex_unlock(&swrm->devlock);
  3366. break;
  3367. case SWR_DEVICE_DOWN:
  3368. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  3369. trace_printk("%s: swr master down called\n", __func__);
  3370. mutex_lock(&swrm->mlock);
  3371. if (swrm->state == SWR_MSTR_DOWN)
  3372. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  3373. __func__, swrm->state);
  3374. else
  3375. swrm_device_down(&pdev->dev);
  3376. mutex_unlock(&swrm->mlock);
  3377. break;
  3378. case SWR_DEVICE_UP:
  3379. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  3380. trace_printk("%s: swr master up called\n", __func__);
  3381. mutex_lock(&swrm->devlock);
  3382. if (!swrm->dev_up) {
  3383. dev_dbg(swrm->dev, "SSR not complete yet\n");
  3384. mutex_unlock(&swrm->devlock);
  3385. return -EBUSY;
  3386. }
  3387. mutex_unlock(&swrm->devlock);
  3388. mutex_lock(&swrm->mlock);
  3389. pm_runtime_mark_last_busy(&pdev->dev);
  3390. pm_runtime_get_sync(&pdev->dev);
  3391. mutex_lock(&swrm->reslock);
  3392. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  3393. ret = swr_reset_device(swr_dev);
  3394. if (ret == -ENODEV) {
  3395. dev_dbg_ratelimited(swrm->dev,
  3396. "%s slave reset not implemented\n",
  3397. __func__);
  3398. ret = 0;
  3399. } else if (ret) {
  3400. dev_err_ratelimited(swrm->dev,
  3401. "%s: failed to reset swr device %d\n",
  3402. __func__, swr_dev->dev_num);
  3403. swrm_clk_request(swrm, false);
  3404. }
  3405. }
  3406. pm_runtime_mark_last_busy(&pdev->dev);
  3407. pm_runtime_put_autosuspend(&pdev->dev);
  3408. mutex_unlock(&swrm->reslock);
  3409. mutex_unlock(&swrm->mlock);
  3410. break;
  3411. case SWR_SET_NUM_RX_CH:
  3412. if (!data) {
  3413. dev_err_ratelimited(swrm->dev, "%s: data is NULL\n", __func__);
  3414. ret = -EINVAL;
  3415. } else {
  3416. mutex_lock(&swrm->mlock);
  3417. swrm->num_rx_chs = *(int *)data;
  3418. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  3419. list_for_each_entry(swr_dev, &mstr->devices,
  3420. dev_list) {
  3421. ret = swr_set_device_group(swr_dev,
  3422. SWR_BROADCAST);
  3423. if (ret)
  3424. dev_err_ratelimited(swrm->dev,
  3425. "%s: set num ch failed\n",
  3426. __func__);
  3427. }
  3428. } else {
  3429. list_for_each_entry(swr_dev, &mstr->devices,
  3430. dev_list) {
  3431. ret = swr_set_device_group(swr_dev,
  3432. SWR_GROUP_NONE);
  3433. if (ret)
  3434. dev_err_ratelimited(swrm->dev,
  3435. "%s: set num ch failed\n",
  3436. __func__);
  3437. }
  3438. }
  3439. mutex_unlock(&swrm->mlock);
  3440. }
  3441. break;
  3442. case SWR_REGISTER_WAKE_IRQ:
  3443. if (!data) {
  3444. dev_err_ratelimited(swrm->dev, "%s: reg wake irq data is NULL\n",
  3445. __func__);
  3446. ret = -EINVAL;
  3447. } else {
  3448. mutex_lock(&swrm->mlock);
  3449. swrm->ipc_wakeup = *(u32 *)data;
  3450. ret = swrm_register_wake_irq(swrm);
  3451. if (ret)
  3452. dev_err_ratelimited(swrm->dev, "%s: register wake_irq failed\n",
  3453. __func__);
  3454. mutex_unlock(&swrm->mlock);
  3455. }
  3456. break;
  3457. case SWR_REGISTER_WAKEUP:
  3458. //msm_aud_evt_blocking_notifier_call_chain(
  3459. // SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  3460. break;
  3461. case SWR_DEREGISTER_WAKEUP:
  3462. //msm_aud_evt_blocking_notifier_call_chain(
  3463. // SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  3464. break;
  3465. case SWR_SET_PORT_MAP:
  3466. if (!data) {
  3467. dev_err_ratelimited(swrm->dev, "%s: data is NULL for id=%d\n",
  3468. __func__, id);
  3469. ret = -EINVAL;
  3470. } else {
  3471. mutex_lock(&swrm->mlock);
  3472. port_cfg = (struct swrm_port_config *)data;
  3473. if (!port_cfg->size) {
  3474. ret = -EINVAL;
  3475. goto done;
  3476. }
  3477. ret = swrm_alloc_port_mem(&pdev->dev, swrm,
  3478. port_cfg->uc, port_cfg->size);
  3479. if (!ret)
  3480. swrm_copy_port_config(swrm, port_cfg,
  3481. port_cfg->size);
  3482. done:
  3483. mutex_unlock(&swrm->mlock);
  3484. }
  3485. break;
  3486. default:
  3487. dev_err_ratelimited(swrm->dev, "%s: swr master unknown id %d\n",
  3488. __func__, id);
  3489. break;
  3490. }
  3491. return ret;
  3492. }
  3493. EXPORT_SYMBOL(swrm_wcd_notify);
  3494. /*
  3495. * swrm_pm_cmpxchg:
  3496. * Check old state and exchange with pm new state
  3497. * if old state matches with current state
  3498. *
  3499. * @swrm: pointer to wcd core resource
  3500. * @o: pm old state
  3501. * @n: pm new state
  3502. *
  3503. * Returns old state
  3504. */
  3505. static enum swrm_pm_state swrm_pm_cmpxchg(
  3506. struct swr_mstr_ctrl *swrm,
  3507. enum swrm_pm_state o,
  3508. enum swrm_pm_state n)
  3509. {
  3510. enum swrm_pm_state old;
  3511. if (!swrm)
  3512. return o;
  3513. mutex_lock(&swrm->pm_lock);
  3514. old = swrm->pm_state;
  3515. if (old == o)
  3516. swrm->pm_state = n;
  3517. mutex_unlock(&swrm->pm_lock);
  3518. return old;
  3519. }
  3520. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm)
  3521. {
  3522. enum swrm_pm_state os;
  3523. /*
  3524. * swrm_{lock/unlock}_sleep will be called by swr irq handler
  3525. * and slave wake up requests..
  3526. *
  3527. * If system didn't resume, we can simply return false so
  3528. * IRQ handler can return without handling IRQ.
  3529. */
  3530. mutex_lock(&swrm->pm_lock);
  3531. if (swrm->wlock_holders++ == 0) {
  3532. dev_dbg(swrm->dev, "%s: holding wake lock\n", __func__);
  3533. cpu_latency_qos_update_request(&swrm->pm_qos_req,
  3534. CPU_IDLE_LATENCY);
  3535. pm_stay_awake(swrm->dev);
  3536. }
  3537. mutex_unlock(&swrm->pm_lock);
  3538. if (!wait_event_timeout(swrm->pm_wq,
  3539. ((os = swrm_pm_cmpxchg(swrm,
  3540. SWRM_PM_SLEEPABLE,
  3541. SWRM_PM_AWAKE)) ==
  3542. SWRM_PM_SLEEPABLE ||
  3543. (os == SWRM_PM_AWAKE)),
  3544. msecs_to_jiffies(
  3545. SWRM_SYSTEM_RESUME_TIMEOUT_MS))) {
  3546. dev_err_ratelimited(swrm->dev, "%s: system didn't resume within %dms, s %d, w %d\n",
  3547. __func__, SWRM_SYSTEM_RESUME_TIMEOUT_MS, swrm->pm_state,
  3548. swrm->wlock_holders);
  3549. swrm_unlock_sleep(swrm);
  3550. return false;
  3551. }
  3552. wake_up_all(&swrm->pm_wq);
  3553. return true;
  3554. }
  3555. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm)
  3556. {
  3557. mutex_lock(&swrm->pm_lock);
  3558. if (--swrm->wlock_holders == 0) {
  3559. dev_dbg(swrm->dev, "%s: releasing wake lock pm_state %d -> %d\n",
  3560. __func__, swrm->pm_state, SWRM_PM_SLEEPABLE);
  3561. /*
  3562. * if swrm_lock_sleep failed, pm_state would be still
  3563. * swrm_PM_ASLEEP, don't overwrite
  3564. */
  3565. if (likely(swrm->pm_state == SWRM_PM_AWAKE))
  3566. swrm->pm_state = SWRM_PM_SLEEPABLE;
  3567. cpu_latency_qos_update_request(&swrm->pm_qos_req,
  3568. PM_QOS_DEFAULT_VALUE);
  3569. pm_relax(swrm->dev);
  3570. }
  3571. mutex_unlock(&swrm->pm_lock);
  3572. wake_up_all(&swrm->pm_wq);
  3573. }
  3574. #ifdef CONFIG_PM_SLEEP
  3575. static int swrm_suspend(struct device *dev)
  3576. {
  3577. int ret = -EBUSY;
  3578. struct platform_device *pdev = to_platform_device(dev);
  3579. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  3580. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  3581. mutex_lock(&swrm->pm_lock);
  3582. if (swrm->pm_state == SWRM_PM_SLEEPABLE) {
  3583. dev_dbg(swrm->dev, "%s: suspending system, state %d, wlock %d\n",
  3584. __func__, swrm->pm_state,
  3585. swrm->wlock_holders);
  3586. /*
  3587. * before updating the pm_state to ASLEEP, check if device is
  3588. * runtime suspended or not. If it is not, then first make it
  3589. * runtime suspend, and then update the pm_state to ASLEEP.
  3590. */
  3591. mutex_unlock(&swrm->pm_lock); /* release pm_lock before dev suspend */
  3592. swrm_device_suspend(swrm->dev); /* runtime suspend the device */
  3593. mutex_lock(&swrm->pm_lock); /* acquire pm_lock and update state */
  3594. if (swrm->pm_state == SWRM_PM_SLEEPABLE) {
  3595. swrm->pm_state = SWRM_PM_ASLEEP;
  3596. } else if (swrm->pm_state == SWRM_PM_AWAKE) {
  3597. ret = -EBUSY;
  3598. mutex_unlock(&swrm->pm_lock);
  3599. goto check_ebusy;
  3600. }
  3601. } else if (swrm->pm_state == SWRM_PM_AWAKE) {
  3602. /*
  3603. * unlock to wait for pm_state == SWRM_PM_SLEEPABLE
  3604. * then set to SWRM_PM_ASLEEP
  3605. */
  3606. dev_dbg(swrm->dev, "%s: waiting to suspend system, state %d, wlock %d\n",
  3607. __func__, swrm->pm_state,
  3608. swrm->wlock_holders);
  3609. mutex_unlock(&swrm->pm_lock);
  3610. if (!(wait_event_timeout(swrm->pm_wq, swrm_pm_cmpxchg(
  3611. swrm, SWRM_PM_SLEEPABLE,
  3612. SWRM_PM_ASLEEP) ==
  3613. SWRM_PM_SLEEPABLE,
  3614. msecs_to_jiffies(
  3615. SWRM_SYS_SUSPEND_WAIT)))) {
  3616. dev_dbg(swrm->dev, "%s: suspend failed state %d, wlock %d\n",
  3617. __func__, swrm->pm_state,
  3618. swrm->wlock_holders);
  3619. return -EBUSY;
  3620. } else {
  3621. dev_dbg(swrm->dev,
  3622. "%s: done, state %d, wlock %d\n",
  3623. __func__, swrm->pm_state,
  3624. swrm->wlock_holders);
  3625. }
  3626. mutex_lock(&swrm->pm_lock);
  3627. } else if (swrm->pm_state == SWRM_PM_ASLEEP) {
  3628. dev_dbg(swrm->dev, "%s: system is already suspended, state %d, wlock %d\n",
  3629. __func__, swrm->pm_state,
  3630. swrm->wlock_holders);
  3631. }
  3632. mutex_unlock(&swrm->pm_lock);
  3633. if ((!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev))) {
  3634. ret = swrm_runtime_suspend(dev);
  3635. if (!ret) {
  3636. /*
  3637. * Synchronize runtime-pm and system-pm states:
  3638. * At this point, we are already suspended. If
  3639. * runtime-pm still thinks its active, then
  3640. * make sure its status is in sync with HW
  3641. * status. The three below calls let the
  3642. * runtime-pm know that we are suspended
  3643. * already without re-invoking the suspend
  3644. * callback
  3645. */
  3646. pm_runtime_disable(dev);
  3647. pm_runtime_set_suspended(dev);
  3648. pm_runtime_enable(dev);
  3649. }
  3650. }
  3651. check_ebusy:
  3652. if (ret == -EBUSY) {
  3653. /*
  3654. * There is a possibility that some audio stream is active
  3655. * during suspend. We dont want to return suspend failure in
  3656. * that case so that display and relevant components can still
  3657. * go to suspend.
  3658. * If there is some other error, then it should be passed-on
  3659. * to system level suspend
  3660. */
  3661. ret = 0;
  3662. }
  3663. return ret;
  3664. }
  3665. static int swrm_resume(struct device *dev)
  3666. {
  3667. int ret = 0;
  3668. struct platform_device *pdev = to_platform_device(dev);
  3669. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  3670. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  3671. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  3672. ret = swrm_runtime_resume(dev);
  3673. if (!ret) {
  3674. pm_runtime_mark_last_busy(dev);
  3675. pm_request_autosuspend(dev);
  3676. }
  3677. }
  3678. mutex_lock(&swrm->pm_lock);
  3679. if (swrm->pm_state == SWRM_PM_ASLEEP) {
  3680. dev_dbg(swrm->dev,
  3681. "%s: resuming system, state %d, wlock %d\n",
  3682. __func__, swrm->pm_state,
  3683. swrm->wlock_holders);
  3684. swrm->pm_state = SWRM_PM_SLEEPABLE;
  3685. } else {
  3686. dev_dbg(swrm->dev, "%s: system is already awake, state %d wlock %d\n",
  3687. __func__, swrm->pm_state,
  3688. swrm->wlock_holders);
  3689. }
  3690. mutex_unlock(&swrm->pm_lock);
  3691. wake_up_all(&swrm->pm_wq);
  3692. return ret;
  3693. }
  3694. #endif /* CONFIG_PM_SLEEP */
  3695. static const struct dev_pm_ops swrm_dev_pm_ops = {
  3696. SET_SYSTEM_SLEEP_PM_OPS(
  3697. swrm_suspend,
  3698. swrm_resume
  3699. )
  3700. SET_RUNTIME_PM_OPS(
  3701. swrm_runtime_suspend,
  3702. swrm_runtime_resume,
  3703. NULL
  3704. )
  3705. };
  3706. static const struct of_device_id swrm_dt_match[] = {
  3707. {
  3708. .compatible = "qcom,swr-mstr",
  3709. },
  3710. {}
  3711. };
  3712. static struct platform_driver swr_mstr_driver = {
  3713. .probe = swrm_probe,
  3714. .remove = swrm_remove,
  3715. .driver = {
  3716. .name = SWR_WCD_NAME,
  3717. .owner = THIS_MODULE,
  3718. .pm = &swrm_dev_pm_ops,
  3719. .of_match_table = swrm_dt_match,
  3720. .suppress_bind_attrs = true,
  3721. },
  3722. };
  3723. static int __init swrm_init(void)
  3724. {
  3725. return platform_driver_register(&swr_mstr_driver);
  3726. }
  3727. module_init(swrm_init);
  3728. static void __exit swrm_exit(void)
  3729. {
  3730. platform_driver_unregister(&swr_mstr_driver);
  3731. }
  3732. module_exit(swrm_exit);
  3733. MODULE_LICENSE("GPL v2");
  3734. MODULE_DESCRIPTION("SoundWire Master Controller");
  3735. MODULE_ALIAS("platform:swr-mstr");