cfg_dp.h 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728
  1. /*
  2. * Copyright (c) 2018-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * DOC: This file contains definitions of Data Path configuration.
  21. */
  22. #ifndef _CFG_DP_H_
  23. #define _CFG_DP_H_
  24. #include "cfg_define.h"
  25. #include "wlan_init_cfg.h"
  26. #define WLAN_CFG_MAX_CLIENTS 64
  27. #define WLAN_CFG_MAX_CLIENTS_MIN 8
  28. #define WLAN_CFG_MAX_CLIENTS_MAX 64
  29. /* Change this to a lower value to enforce scattered idle list mode */
  30. #define WLAN_CFG_MAX_ALLOC_SIZE 0x200000
  31. #define WLAN_CFG_MAX_ALLOC_SIZE_MIN 0x80000
  32. #define WLAN_CFG_MAX_ALLOC_SIZE_MAX 0x200000
  33. #if defined(QCA_LL_TX_FLOW_CONTROL_V2) || \
  34. defined(QCA_LL_PDEV_TX_FLOW_CONTROL)
  35. #define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 10
  36. #define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 15
  37. #else
  38. #define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 0
  39. #define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 0
  40. #endif
  41. #define WLAN_CFG_PER_PDEV_TX_RING_MIN 0
  42. #define WLAN_CFG_PER_PDEV_TX_RING_MAX 1
  43. #ifdef IPA_OFFLOAD
  44. /* Size of TCL TX Ring */
  45. #if defined(TX_TO_NPEERS_INC_TX_DESCS)
  46. #define WLAN_CFG_TX_RING_SIZE 2048
  47. #else
  48. #define WLAN_CFG_TX_RING_SIZE 1024
  49. #endif
  50. #define WLAN_CFG_IPA_TX_RING_SIZE_MIN 1024
  51. #define WLAN_CFG_IPA_TX_RING_SIZE 1024
  52. #define WLAN_CFG_IPA_TX_RING_SIZE_MAX 8096
  53. #define WLAN_CFG_IPA_TX_COMP_RING_SIZE_MIN 1024
  54. #define WLAN_CFG_IPA_TX_COMP_RING_SIZE 1024
  55. #define WLAN_CFG_IPA_TX_COMP_RING_SIZE_MAX 8096
  56. #ifdef IPA_WDI3_TX_TWO_PIPES
  57. #define WLAN_CFG_IPA_TX_ALT_RING_SIZE_MIN 1024
  58. #define WLAN_CFG_IPA_TX_ALT_RING_SIZE 1024
  59. #define WLAN_CFG_IPA_TX_ALT_RING_SIZE_MAX 8096
  60. #define WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE_MIN 1024
  61. #define WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE 1024
  62. #define WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE_MAX 8096
  63. #endif
  64. #define WLAN_CFG_PER_PDEV_TX_RING 0
  65. #define WLAN_CFG_IPA_UC_TX_BUF_SIZE 2048
  66. #define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 3000
  67. #define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 1024
  68. #else
  69. #define WLAN_CFG_TX_RING_SIZE 512
  70. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  71. #define WLAN_CFG_PER_PDEV_TX_RING 1
  72. #else
  73. #define WLAN_CFG_PER_PDEV_TX_RING 0
  74. #endif
  75. #define WLAN_CFG_IPA_UC_TX_BUF_SIZE 0
  76. #define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 0
  77. #define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 0
  78. #endif /* IPA_OFFLOAD */
  79. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  80. #define WLAN_CFG_PER_PDEV_RX_RING 0
  81. #define WLAN_CFG_PER_PDEV_LMAC_RING 0
  82. #define WLAN_LRO_ENABLE 0
  83. #ifdef QCA_WIFI_QCA6750
  84. #define WLAN_CFG_MAC_PER_TARGET 1
  85. #else
  86. #define WLAN_CFG_MAC_PER_TARGET 2
  87. #endif
  88. #if defined(TX_TO_NPEERS_INC_TX_DESCS)
  89. #define WLAN_CFG_TX_COMP_RING_SIZE 4096
  90. /* Tx Descriptor and Tx Extension Descriptor pool sizes */
  91. #define WLAN_CFG_NUM_TX_DESC 4096
  92. #define WLAN_CFG_NUM_TX_EXT_DESC 4096
  93. #else
  94. #define WLAN_CFG_TX_COMP_RING_SIZE 1024
  95. /* Tx Descriptor and Tx Extension Descriptor pool sizes */
  96. #define WLAN_CFG_NUM_TX_DESC 1024
  97. #define WLAN_CFG_NUM_TX_EXT_DESC 1024
  98. #endif
  99. /* Interrupt Mitigation - Batch threshold in terms of number of frames */
  100. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX 1
  101. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER 1
  102. /* Interrupt Mitigation - Timer threshold in us */
  103. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX 8
  104. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER 8
  105. #ifdef WLAN_DP_PER_RING_TYPE_CONFIG
  106. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX \
  107. WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING
  108. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX \
  109. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING
  110. #else
  111. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX 1
  112. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX 8
  113. #endif
  114. #endif /* WLAN_MAX_PDEVS */
  115. #ifdef NBUF_MEMORY_DEBUG
  116. #define WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT 0xFFFF
  117. #else
  118. #define WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT 0x1FFFF
  119. #endif
  120. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD \
  121. WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT
  122. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD_MIN 0
  123. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD_MAX 0x200000
  124. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD \
  125. WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT
  126. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD_MIN 100
  127. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD_MAX 0x200000
  128. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING 256
  129. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING 512
  130. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING 0
  131. #define WLAN_CFG_PER_PDEV_RX_RING_MIN 0
  132. #define WLAN_CFG_PER_PDEV_RX_RING_MAX 0
  133. #define WLAN_CFG_PER_PDEV_LMAC_RING_MIN 0
  134. #define WLAN_CFG_PER_PDEV_LMAC_RING_MAX 1
  135. #define WLAN_CFG_TX_RING_SIZE_MIN 512
  136. #define WLAN_CFG_TX_RING_SIZE_MAX 0x80000
  137. #define WLAN_CFG_TX_COMP_RING_SIZE_MIN 512
  138. #define WLAN_CFG_TX_COMP_RING_SIZE_MAX 0x80000
  139. #define WLAN_CFG_NUM_TX_DESC_MIN 16
  140. #define WLAN_CFG_NUM_TX_DESC_MAX 32768
  141. #define WLAN_CFG_NUM_TX_EXT_DESC_MIN 16
  142. #define WLAN_CFG_NUM_TX_EXT_DESC_MAX 0x80000
  143. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX_MIN 1
  144. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX_MAX 256
  145. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX_MIN 0
  146. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX_MAX 128
  147. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING_MIN 1
  148. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING_MAX 128
  149. #define WLAN_CFG_INT_BATCH_THRESHOLD_WBM_RELEASE_RING_MIN 1
  150. #define WLAN_CFG_INT_BATCH_THRESHOLD_WBM_RELEASE_RING_MAX 128
  151. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MIN 1
  152. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MAX 1
  153. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX_MIN 8
  154. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX_MAX 1000
  155. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX_MIN 8
  156. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX_MAX 500
  157. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN 8
  158. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX 1000
  159. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MIN 8
  160. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MAX 512
  161. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MIN 8
  162. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MAX 500
  163. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE 0x2000
  164. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE_MIN 0x2000
  165. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE_MAX 0xc000
  166. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  167. /* Per vdev pools */
  168. #define WLAN_CFG_NUM_TX_DESC_POOL 3
  169. #define WLAN_CFG_NUM_TXEXT_DESC_POOL 3
  170. #else /* QCA_LL_TX_FLOW_CONTROL_V2 */
  171. #ifdef TX_PER_PDEV_DESC_POOL
  172. #define WLAN_CFG_NUM_TX_DESC_POOL MAX_PDEV_CNT
  173. #define WLAN_CFG_NUM_TXEXT_DESC_POOL MAX_PDEV_CNT
  174. #else /* TX_PER_PDEV_DESC_POOL */
  175. #define WLAN_CFG_NUM_TX_DESC_POOL 3
  176. #define WLAN_CFG_NUM_TXEXT_DESC_POOL 3
  177. #endif /* TX_PER_PDEV_DESC_POOL */
  178. #endif /* QCA_LL_TX_FLOW_CONTROL_V2 */
  179. #define WLAN_CFG_NUM_TXEXT_DESC_POOL_MIN 1
  180. #define WLAN_CFG_NUM_TXEXT_DESC_POOL_MAX 4
  181. #define WLAN_CFG_HTT_PKT_TYPE 2
  182. #define WLAN_CFG_HTT_PKT_TYPE_MIN 2
  183. #define WLAN_CFG_HTT_PKT_TYPE_MAX 2
  184. #define WLAN_CFG_MAX_PEER_ID 64
  185. #define WLAN_CFG_MAX_PEER_ID_MIN 64
  186. #define WLAN_CFG_MAX_PEER_ID_MAX 64
  187. #define WLAN_CFG_RX_DEFRAG_TIMEOUT 100
  188. #define WLAN_CFG_RX_DEFRAG_TIMEOUT_MIN 100
  189. #define WLAN_CFG_RX_DEFRAG_TIMEOUT_MAX 100
  190. #define WLAN_CFG_NUM_TCL_DATA_RINGS 3
  191. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MIN 1
  192. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MAX MAX_TCL_DATA_RINGS
  193. #define WLAN_CFG_NUM_TX_COMP_RINGS WLAN_CFG_NUM_TCL_DATA_RINGS
  194. #define WLAN_CFG_NUM_TX_COMP_RINGS_MIN WLAN_CFG_NUM_TCL_DATA_RINGS_MIN
  195. #define WLAN_CFG_NUM_TX_COMP_RINGS_MAX WLAN_CFG_NUM_TCL_DATA_RINGS_MAX
  196. #if defined(CONFIG_BERYLLIUM)
  197. #define WLAN_CFG_NUM_REO_DEST_RING 8
  198. #else
  199. #define WLAN_CFG_NUM_REO_DEST_RING 4
  200. #endif
  201. #define WLAN_CFG_NUM_REO_DEST_RING_MIN 4
  202. #define WLAN_CFG_NUM_REO_DEST_RING_MAX MAX_REO_DEST_RINGS
  203. #define WLAN_CFG_NSS_NUM_TCL_DATA_RINGS 2
  204. #define WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MIN 1
  205. #define WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MAX 3
  206. #define WLAN_CFG_NSS_NUM_REO_DEST_RING 2
  207. #define WLAN_CFG_NSS_NUM_REO_DEST_RING_MIN 1
  208. #define WLAN_CFG_NSS_NUM_REO_DEST_RING_MAX 3
  209. #define WLAN_CFG_WBM_RELEASE_RING_SIZE 1024
  210. #define WLAN_CFG_WBM_RELEASE_RING_SIZE_MIN 64
  211. #define WLAN_CFG_WBM_RELEASE_RING_SIZE_MAX 1024
  212. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE 512
  213. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MIN 32
  214. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MAX 512
  215. #define WLAN_CFG_TCL_STATUS_RING_SIZE 32
  216. #define WLAN_CFG_TCL_STATUS_RING_SIZE_MIN 32
  217. #define WLAN_CFG_TCL_STATUS_RING_SIZE_MAX 32
  218. #if defined(QCA_WIFI_QCA6290)
  219. #define WLAN_CFG_REO_DST_RING_SIZE 1024
  220. #else
  221. #define WLAN_CFG_REO_DST_RING_SIZE 2048
  222. #endif
  223. #define WLAN_CFG_REO_DST_RING_SIZE_MIN 8
  224. #define WLAN_CFG_REO_DST_RING_SIZE_MAX 8192
  225. #define WLAN_CFG_REO_REINJECT_RING_SIZE 128
  226. #define WLAN_CFG_REO_REINJECT_RING_SIZE_MIN 32
  227. #define WLAN_CFG_REO_REINJECT_RING_SIZE_MAX 128
  228. #define WLAN_CFG_RX_RELEASE_RING_SIZE 1024
  229. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MIN 8
  230. #if defined(QCA_WIFI_QCA6390) || defined(QCA_WIFI_QCA6490) || \
  231. defined(QCA_WIFI_QCA6750) || defined(QCA_WIFI_KIWI)
  232. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MAX 1024
  233. #else
  234. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MAX 8192
  235. #endif
  236. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE 256
  237. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE_MIN 128
  238. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE_MAX 512
  239. #define WLAN_CFG_REO_CMD_RING_SIZE 128
  240. #define WLAN_CFG_REO_CMD_RING_SIZE_MIN 64
  241. #define WLAN_CFG_REO_CMD_RING_SIZE_MAX 128
  242. #define WLAN_CFG_REO_STATUS_RING_SIZE 256
  243. #define WLAN_CFG_REO_STATUS_RING_SIZE_MIN 128
  244. #define WLAN_CFG_REO_STATUS_RING_SIZE_MAX 2048
  245. #define WLAN_CFG_RXDMA_BUF_RING_SIZE 1024
  246. #define WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN 1024
  247. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  248. #define WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX 1024
  249. #else
  250. #define WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX 4096
  251. #endif
  252. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE 4096
  253. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE_MIN 16
  254. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE_MAX 4096
  255. #define WLAN_CFG_TX_DESC_LIMIT_0 0
  256. #define WLAN_CFG_TX_DESC_LIMIT_0_MIN 4096
  257. #define WLAN_CFG_TX_DESC_LIMIT_0_MAX 32768
  258. #define WLAN_CFG_TX_DESC_LIMIT_1 0
  259. #define WLAN_CFG_TX_DESC_LIMIT_1_MIN 4096
  260. #define WLAN_CFG_TX_DESC_LIMIT_1_MAX 32768
  261. #define WLAN_CFG_TX_DESC_LIMIT_2 0
  262. #define WLAN_CFG_TX_DESC_LIMIT_2_MIN 4096
  263. #define WLAN_CFG_TX_DESC_LIMIT_2_MAX 32768
  264. #define WLAN_CFG_TX_DEVICE_LIMIT 65536
  265. #define WLAN_CFG_TX_DEVICE_LIMIT_MIN 16384
  266. #define WLAN_CFG_TX_DEVICE_LIMIT_MAX 65536
  267. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE 1024
  268. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE_MIN 128
  269. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE_MAX 1024
  270. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE 4096
  271. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MIN 16
  272. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MAX 8192
  273. #define WLAN_CFG_TX_MONITOR_BUF_RING_SIZE 8192
  274. #define WLAN_CFG_TX_MONITOR_BUF_RING_SIZE_MIN 16
  275. #define WLAN_CFG_TX_MONITOR_BUF_RING_SIZE_MAX 8192
  276. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE 2048
  277. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MIN 48
  278. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MAX 8192
  279. #define WLAN_CFG_TX_MONITOR_DST_RING_SIZE 2048
  280. #define WLAN_CFG_TX_MONITOR_DST_RING_SIZE_MIN 48
  281. #define WLAN_CFG_TX_MONITOR_DST_RING_SIZE_MAX 4096
  282. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE 1024
  283. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MIN 16
  284. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MAX 8192
  285. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE 4096
  286. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MIN 4096
  287. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MAX 16384
  288. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE 1024
  289. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MIN 1024
  290. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MAX 8192
  291. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE 32
  292. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MIN 0
  293. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MAX 256
  294. /**
  295. * Allocate as many RX descriptors as buffers in the SW2RXDMA
  296. * ring. This value may need to be tuned later.
  297. */
  298. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  299. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 1
  300. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  301. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 1
  302. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 4096
  303. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 1024
  304. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 4096
  305. /**
  306. * For low memory AP cases using 1 will reduce the rx descriptors memory req
  307. */
  308. #elif defined(QCA_LOWMEM_CONFIG) || defined(QCA_512M_CONFIG)
  309. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 1
  310. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  311. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 3
  312. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 4096
  313. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 1024
  314. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 12288
  315. /**
  316. * AP use cases need to allocate more RX Descriptors than the number of
  317. * entries avaialable in the SW2RXDMA buffer replenish ring. This is to account
  318. * for frames sitting in REO queues, HW-HW DMA rings etc. Hence using a
  319. * multiplication factor of 3, to allocate three times as many RX descriptors
  320. * as RX buffers.
  321. */
  322. #else
  323. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 3
  324. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  325. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 3
  326. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 12288
  327. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 4096
  328. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 12288
  329. #endif
  330. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE 16384
  331. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MIN 1
  332. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MAX 16384
  333. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_DEFAULT 128
  334. #define WLAN_CFG_PKTLOG_BUFFER_SIZE 10
  335. #define WLAN_CFG_PKTLOG_MIN_BUFFER_SIZE 1
  336. #define WLAN_CFG_PKTLOG_MAX_BUFFER_SIZE 10
  337. #ifdef QCA_WIFI_KIWI
  338. #define WLAN_CFG_NUM_REO_RINGS_MAP 0x7
  339. #else
  340. #define WLAN_CFG_NUM_REO_RINGS_MAP 0xF
  341. #endif
  342. #define WLAN_CFG_NUM_REO_RINGS_MAP_MIN 0x1
  343. #define WLAN_CFG_NUM_REO_RINGS_MAP_MAX 0xF
  344. #define WLAN_CFG_RADIO_0_DEFAULT_REO 0x1
  345. #define WLAN_CFG_RADIO_1_DEFAULT_REO 0x2
  346. #define WLAN_CFG_RADIO_2_DEFAULT_REO 0x3
  347. #define WLAN_CFG_RADIO_DEFAULT_REO_MIN 0x1
  348. #define WLAN_CFG_RADIO_DEFAULT_REO_MAX 0x4
  349. #define WLAN_CFG_REO2PPE_RING_SIZE 1024
  350. #define WLAN_CFG_REO2PPE_RING_SIZE_MIN 64
  351. #define WLAN_CFG_REO2PPE_RING_SIZE_MAX 1024
  352. #define WLAN_CFG_PPE2TCL_RING_SIZE 1024
  353. #define WLAN_CFG_PPE2TCL_RING_SIZE_MIN 64
  354. #define WLAN_CFG_PPE2TCL_RING_SIZE_MAX 1024
  355. #define WLAN_CFG_PPE_RELEASE_RING_SIZE 1024
  356. #define WLAN_CFG_PPE_RELEASE_RING_SIZE_MIN 64
  357. #define WLAN_CFG_PPE_RELEASE_RING_SIZE_MAX 1024
  358. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP)
  359. #define WLAN_CFG_MLO_RX_RING_MAP 0xF
  360. #define WLAN_CFG_MLO_RX_RING_MAP_MIN 0x0
  361. #define WLAN_CFG_MLO_RX_RING_MAP_MAX 0xFF
  362. #endif
  363. #define WLAN_CFG_TX_CAPT_MAX_MEM_MIN 0
  364. #define WLAN_CFG_TX_CAPT_MAX_MEM_MAX 512
  365. #define WLAN_CFG_TX_CAPT_MAX_MEM_DEFAULT 0
  366. /*
  367. * <ini>
  368. * "dp_tx_capt_max_mem_mb"- maximum memory used by Tx capture
  369. * @Min: 0
  370. * @Max: 512 MB
  371. * @Default: 0 (disabled)
  372. *
  373. * This ini entry is used to set a max limit beyond which frames
  374. * are dropped by Tx capture. User needs to set a non-zero value
  375. * to enable it.
  376. *
  377. * Usage: External
  378. *
  379. * </ini>
  380. */
  381. #define CFG_DP_TX_CAPT_MAX_MEM_MB \
  382. CFG_INI_UINT("dp_tx_capt_max_mem_mb", \
  383. WLAN_CFG_TX_CAPT_MAX_MEM_MIN, \
  384. WLAN_CFG_TX_CAPT_MAX_MEM_MAX, \
  385. WLAN_CFG_TX_CAPT_MAX_MEM_DEFAULT, \
  386. CFG_VALUE_OR_DEFAULT, "Max Memory (in MB) used by Tx Capture")
  387. /* DP INI Declarations */
  388. #define CFG_DP_HTT_PACKET_TYPE \
  389. CFG_INI_UINT("dp_htt_packet_type", \
  390. WLAN_CFG_HTT_PKT_TYPE_MIN, \
  391. WLAN_CFG_HTT_PKT_TYPE_MAX, \
  392. WLAN_CFG_HTT_PKT_TYPE, \
  393. CFG_VALUE_OR_DEFAULT, "DP HTT packet type")
  394. #define CFG_DP_INT_BATCH_THRESHOLD_OTHER \
  395. CFG_INI_UINT("dp_int_batch_threshold_other", \
  396. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MIN, \
  397. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MAX, \
  398. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER, \
  399. CFG_VALUE_OR_DEFAULT, "DP INT batch threshold Other")
  400. #define CFG_DP_INT_BATCH_THRESHOLD_RX \
  401. CFG_INI_UINT("dp_int_batch_threshold_rx", \
  402. WLAN_CFG_INT_BATCH_THRESHOLD_RX_MIN, \
  403. WLAN_CFG_INT_BATCH_THRESHOLD_RX_MAX, \
  404. WLAN_CFG_INT_BATCH_THRESHOLD_RX, \
  405. CFG_VALUE_OR_DEFAULT, "DP INT batch threshold Rx")
  406. #define CFG_DP_INT_BATCH_THRESHOLD_TX \
  407. CFG_INI_UINT("dp_int_batch_threshold_tx", \
  408. WLAN_CFG_INT_BATCH_THRESHOLD_TX_MIN, \
  409. WLAN_CFG_INT_BATCH_THRESHOLD_TX_MAX, \
  410. WLAN_CFG_INT_BATCH_THRESHOLD_TX, \
  411. CFG_VALUE_OR_DEFAULT, "DP INT threshold Tx")
  412. #define CFG_DP_INT_TIMER_THRESHOLD_OTHER \
  413. CFG_INI_UINT("dp_int_timer_threshold_other", \
  414. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN, \
  415. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX, \
  416. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER, \
  417. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Other")
  418. #define CFG_DP_INT_TIMER_THRESHOLD_RX \
  419. CFG_INI_UINT("dp_int_timer_threshold_rx", \
  420. WLAN_CFG_INT_TIMER_THRESHOLD_RX_MIN, \
  421. WLAN_CFG_INT_TIMER_THRESHOLD_RX_MAX, \
  422. WLAN_CFG_INT_TIMER_THRESHOLD_RX, \
  423. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Rx")
  424. #define CFG_DP_INT_TIMER_THRESHOLD_REO_RING \
  425. CFG_INI_UINT("dp_int_timer_threshold_reo_ring", \
  426. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MIN, \
  427. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MAX, \
  428. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING, \
  429. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Reo ring")
  430. #define CFG_DP_INT_TIMER_THRESHOLD_WBM_RELEASE_RING \
  431. CFG_INI_UINT("dp_int_timer_threshold_wbm_release_ring", \
  432. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MIN, \
  433. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MAX, \
  434. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING, \
  435. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold wbm release ring")
  436. #define CFG_DP_INT_TIMER_THRESHOLD_TX \
  437. CFG_INI_UINT("dp_int_timer_threshold_tx", \
  438. WLAN_CFG_INT_TIMER_THRESHOLD_TX_MIN, \
  439. WLAN_CFG_INT_TIMER_THRESHOLD_TX_MAX, \
  440. WLAN_CFG_INT_TIMER_THRESHOLD_TX, \
  441. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Tx")
  442. #define CFG_DP_MAX_ALLOC_SIZE \
  443. CFG_INI_UINT("dp_max_alloc_size", \
  444. WLAN_CFG_MAX_ALLOC_SIZE_MIN, \
  445. WLAN_CFG_MAX_ALLOC_SIZE_MAX, \
  446. WLAN_CFG_MAX_ALLOC_SIZE, \
  447. CFG_VALUE_OR_DEFAULT, "DP Max Alloc Size")
  448. #define CFG_DP_MAX_CLIENTS \
  449. CFG_INI_UINT("dp_max_clients", \
  450. WLAN_CFG_MAX_CLIENTS_MIN, \
  451. WLAN_CFG_MAX_CLIENTS_MAX, \
  452. WLAN_CFG_MAX_CLIENTS, \
  453. CFG_VALUE_OR_DEFAULT, "DP Max Clients")
  454. #define CFG_DP_MAX_PEER_ID \
  455. CFG_INI_UINT("dp_max_peer_id", \
  456. WLAN_CFG_MAX_PEER_ID_MIN, \
  457. WLAN_CFG_MAX_PEER_ID_MAX, \
  458. WLAN_CFG_MAX_PEER_ID, \
  459. CFG_VALUE_OR_DEFAULT, "DP Max Peer ID")
  460. #define CFG_DP_REO_DEST_RINGS \
  461. CFG_INI_UINT("dp_reo_dest_rings", \
  462. WLAN_CFG_NUM_REO_DEST_RING_MIN, \
  463. WLAN_CFG_NUM_REO_DEST_RING_MAX, \
  464. WLAN_CFG_NUM_REO_DEST_RING, \
  465. CFG_VALUE_OR_DEFAULT, "DP REO Destination Rings")
  466. #define CFG_DP_TX_COMP_RINGS \
  467. CFG_INI_UINT("dp_tx_comp_rings", \
  468. WLAN_CFG_NUM_TX_COMP_RINGS_MIN, \
  469. WLAN_CFG_NUM_TX_COMP_RINGS_MAX, \
  470. WLAN_CFG_NUM_TX_COMP_RINGS, \
  471. CFG_VALUE_OR_DEFAULT, "DP Tx Comp Rings")
  472. #define CFG_DP_TCL_DATA_RINGS \
  473. CFG_INI_UINT("dp_tcl_data_rings", \
  474. WLAN_CFG_NUM_TCL_DATA_RINGS_MIN, \
  475. WLAN_CFG_NUM_TCL_DATA_RINGS_MAX, \
  476. WLAN_CFG_NUM_TCL_DATA_RINGS, \
  477. CFG_VALUE_OR_DEFAULT, "DP TCL Data Rings")
  478. #define CFG_DP_NSS_REO_DEST_RINGS \
  479. CFG_INI_UINT("dp_nss_reo_dest_rings", \
  480. WLAN_CFG_NSS_NUM_REO_DEST_RING_MIN, \
  481. WLAN_CFG_NSS_NUM_REO_DEST_RING_MAX, \
  482. WLAN_CFG_NSS_NUM_REO_DEST_RING, \
  483. CFG_VALUE_OR_DEFAULT, "DP NSS REO Destination Rings")
  484. #define CFG_DP_NSS_TCL_DATA_RINGS \
  485. CFG_INI_UINT("dp_nss_tcl_data_rings", \
  486. WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MIN, \
  487. WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MAX, \
  488. WLAN_CFG_NSS_NUM_TCL_DATA_RINGS, \
  489. CFG_VALUE_OR_DEFAULT, "DP NSS TCL Data Rings")
  490. #define CFG_DP_TX_DESC \
  491. CFG_INI_UINT("dp_tx_desc", \
  492. WLAN_CFG_NUM_TX_DESC_MIN, \
  493. WLAN_CFG_NUM_TX_DESC_MAX, \
  494. WLAN_CFG_NUM_TX_DESC, \
  495. CFG_VALUE_OR_DEFAULT, "DP Tx Descriptors")
  496. #define CFG_DP_TX_EXT_DESC \
  497. CFG_INI_UINT("dp_tx_ext_desc", \
  498. WLAN_CFG_NUM_TX_EXT_DESC_MIN, \
  499. WLAN_CFG_NUM_TX_EXT_DESC_MAX, \
  500. WLAN_CFG_NUM_TX_EXT_DESC, \
  501. CFG_VALUE_OR_DEFAULT, "DP Tx Ext Descriptors")
  502. #define CFG_DP_TX_EXT_DESC_POOLS \
  503. CFG_INI_UINT("dp_tx_ext_desc_pool", \
  504. WLAN_CFG_NUM_TXEXT_DESC_POOL_MIN, \
  505. WLAN_CFG_NUM_TXEXT_DESC_POOL_MAX, \
  506. WLAN_CFG_NUM_TXEXT_DESC_POOL, \
  507. CFG_VALUE_OR_DEFAULT, "DP Tx Ext Descriptors Pool")
  508. #define CFG_DP_PDEV_RX_RING \
  509. CFG_INI_UINT("dp_pdev_rx_ring", \
  510. WLAN_CFG_PER_PDEV_RX_RING_MIN, \
  511. WLAN_CFG_PER_PDEV_RX_RING_MAX, \
  512. WLAN_CFG_PER_PDEV_RX_RING, \
  513. CFG_VALUE_OR_DEFAULT, "DP PDEV Rx Ring")
  514. #define CFG_DP_PDEV_TX_RING \
  515. CFG_INI_UINT("dp_pdev_tx_ring", \
  516. WLAN_CFG_PER_PDEV_TX_RING_MIN, \
  517. WLAN_CFG_PER_PDEV_TX_RING_MAX, \
  518. WLAN_CFG_PER_PDEV_TX_RING, \
  519. CFG_VALUE_OR_DEFAULT, \
  520. "DP PDEV Tx Ring")
  521. #define CFG_DP_RX_DEFRAG_TIMEOUT \
  522. CFG_INI_UINT("dp_rx_defrag_timeout", \
  523. WLAN_CFG_RX_DEFRAG_TIMEOUT_MIN, \
  524. WLAN_CFG_RX_DEFRAG_TIMEOUT_MAX, \
  525. WLAN_CFG_RX_DEFRAG_TIMEOUT, \
  526. CFG_VALUE_OR_DEFAULT, "DP Rx Defrag Timeout")
  527. #define CFG_DP_TX_COMPL_RING_SIZE \
  528. CFG_INI_UINT("dp_tx_compl_ring_size", \
  529. WLAN_CFG_TX_COMP_RING_SIZE_MIN, \
  530. WLAN_CFG_TX_COMP_RING_SIZE_MAX, \
  531. WLAN_CFG_TX_COMP_RING_SIZE, \
  532. CFG_VALUE_OR_DEFAULT, "DP Tx Completion Ring Size")
  533. #define CFG_DP_TX_RING_SIZE \
  534. CFG_INI_UINT("dp_tx_ring_size", \
  535. WLAN_CFG_TX_RING_SIZE_MIN,\
  536. WLAN_CFG_TX_RING_SIZE_MAX,\
  537. WLAN_CFG_TX_RING_SIZE,\
  538. CFG_VALUE_OR_DEFAULT, "DP Tx Ring Size")
  539. #define CFG_DP_NSS_COMP_RING_SIZE \
  540. CFG_INI_UINT("dp_nss_comp_ring_size", \
  541. WLAN_CFG_NSS_TX_COMP_RING_SIZE_MIN, \
  542. WLAN_CFG_NSS_TX_COMP_RING_SIZE_MAX, \
  543. WLAN_CFG_NSS_TX_COMP_RING_SIZE, \
  544. CFG_VALUE_OR_DEFAULT, "DP NSS completion Ring Size")
  545. #define CFG_DP_PDEV_LMAC_RING \
  546. CFG_INI_UINT("dp_pdev_lmac_ring", \
  547. WLAN_CFG_PER_PDEV_LMAC_RING_MIN, \
  548. WLAN_CFG_PER_PDEV_LMAC_RING_MAX, \
  549. WLAN_CFG_PER_PDEV_LMAC_RING, \
  550. CFG_VALUE_OR_DEFAULT, "DP pdev LMAC ring")
  551. /*
  552. * <ini>
  553. * dp_rx_pending_hl_threshold - High threshold of frame number to start
  554. * frame dropping scheme
  555. * @Min: 0
  556. * @Max: 524288
  557. * @Default: 393216
  558. *
  559. * This ini entry is used to set a high limit threshold to start frame
  560. * dropping scheme
  561. *
  562. * Usage: External
  563. *
  564. * </ini>
  565. */
  566. #define CFG_DP_RX_PENDING_HL_THRESHOLD \
  567. CFG_INI_UINT("dp_rx_pending_hl_threshold", \
  568. WLAN_CFG_RX_PENDING_HL_THRESHOLD_MIN, \
  569. WLAN_CFG_RX_PENDING_HL_THRESHOLD_MAX, \
  570. WLAN_CFG_RX_PENDING_HL_THRESHOLD, \
  571. CFG_VALUE_OR_DEFAULT, "DP rx pending hl threshold")
  572. /*
  573. * <ini>
  574. * dp_rx_pending_lo_threshold - Low threshold of frame number to stop
  575. * frame dropping scheme
  576. * @Min: 100
  577. * @Max: 524288
  578. * @Default: 393216
  579. *
  580. * This ini entry is used to set a low limit threshold to stop frame
  581. * dropping scheme
  582. *
  583. * Usage: External
  584. *
  585. * </ini>
  586. */
  587. #define CFG_DP_RX_PENDING_LO_THRESHOLD \
  588. CFG_INI_UINT("dp_rx_pending_lo_threshold", \
  589. WLAN_CFG_RX_PENDING_LO_THRESHOLD_MIN, \
  590. WLAN_CFG_RX_PENDING_LO_THRESHOLD_MAX, \
  591. WLAN_CFG_RX_PENDING_LO_THRESHOLD, \
  592. CFG_VALUE_OR_DEFAULT, "DP rx pending lo threshold")
  593. #define CFG_DP_BASE_HW_MAC_ID \
  594. CFG_INI_UINT("dp_base_hw_macid", \
  595. 0, 1, 1, \
  596. CFG_VALUE_OR_DEFAULT, "DP Base HW Mac ID")
  597. #define CFG_DP_RX_HASH \
  598. CFG_INI_BOOL("dp_rx_hash", true, \
  599. "DP Rx Hash")
  600. #define CFG_DP_TSO \
  601. CFG_INI_BOOL("TSOEnable", false, \
  602. "DP TSO Enabled")
  603. #define CFG_DP_LRO \
  604. CFG_INI_BOOL("LROEnable", WLAN_LRO_ENABLE, \
  605. "DP LRO Enable")
  606. #ifdef WLAN_USE_CONFIG_PARAMS
  607. /*
  608. * <ini>
  609. * dp_tx_desc_use_512p - Use 512M tx descriptor size
  610. * @Min: 0
  611. * @Max: 1
  612. * @Default: 0
  613. *
  614. * This ini entry is used as flag to use 512M tx descriptor size or not
  615. *
  616. * Usage: Internal
  617. *
  618. * </ini>
  619. */
  620. #define CFG_DP_TX_DESC_512P \
  621. CFG_INI_BOOL("dp_tx_desc_use_512p", false, \
  622. "DP TX DESC PINE SPECIFIC")
  623. /*
  624. * <ini>
  625. * dp_nss_3radio_ring - Use 3 Radio NSS comp ring size
  626. * @Min: 0
  627. * @Max: 1
  628. * @Default: 0
  629. *
  630. * This ini entry is used as flag to use 3 Radio NSS com ring size or not
  631. *
  632. * Usage: Internal
  633. *
  634. * </ini>
  635. */
  636. #define CFG_DP_NSS_3RADIO_RING \
  637. CFG_INI_BOOL("dp_nss_3radio_ring", false, \
  638. "DP NSS 3 RADIO RING SIZE")
  639. /*
  640. * <ini>
  641. * dp_mon_ring_per_512M - Update monitor status ring as 512M profile
  642. * @Min: 0
  643. * @Max: 1
  644. * @Default: 0
  645. *
  646. * This ini entry is used as flag to update monitor status ring as 512M profile
  647. *
  648. * Usage: Internal
  649. *
  650. * </ini>
  651. */
  652. #define CFG_DP_MON_STATUS_512M \
  653. CFG_INI_BOOL("dp_mon_ring_per_512M", false, \
  654. "DP MON STATUS RING SIZE PER 512M PROFILE")
  655. /*
  656. * <ini>
  657. * dp_mon_2chain_ring - Reduce monitor rings size as for 2 Chains case
  658. * @Min: 0
  659. * @Max: 1
  660. * @Default: 0
  661. *
  662. * This ini entry is used as flag to reduce monitor rings size as those used
  663. * in case of 2 Tx/RxChains
  664. *
  665. * Usage: Internal
  666. *
  667. * </ini>
  668. */
  669. #define CFG_DP_MON_2CHAIN_RING \
  670. CFG_INI_BOOL("dp_mon_2chain_ring", false, \
  671. "DP MON UPDATE RINGS FOR 2CHAIN")
  672. /*
  673. * <ini>
  674. * dp_mon_4chain_ring - Update monitor rings size for 4 Chains case
  675. * @Min: 0
  676. * @Max: 1
  677. * @Default: 0
  678. *
  679. * This ini entry is used as flag to reduce monitor rings size as those used
  680. * in case of 4 Tx/RxChains
  681. *
  682. * Usage: Internal
  683. *
  684. * </ini>
  685. */
  686. #define CFG_DP_MON_4CHAIN_RING \
  687. CFG_INI_BOOL("dp_mon_4chain_ring", false, \
  688. "DP MON UPDATE RINGS FOR 4CHAIN")
  689. /*
  690. * <ini>
  691. * dp_4radip_rdp_reo - Update RDP REO map based on 4 radio config
  692. * @Min: 0
  693. * @Max: 1
  694. * @Default: 0
  695. *
  696. * This ini entry is used as flag to update RDP reo map based on 4 Radio config
  697. *
  698. * Usage: Internal
  699. *
  700. * </ini>
  701. */
  702. #define CFG_DP_4RADIO_RDP_REO \
  703. CFG_INI_BOOL("dp_nss_4radio_rdp_reo", \
  704. false, "Update REO destination mapping for 4radio")
  705. #define CFG_DP_INI_SECTION_PARAMS \
  706. CFG(CFG_DP_NSS_3RADIO_RING) \
  707. CFG(CFG_DP_TX_DESC_512P) \
  708. CFG(CFG_DP_MON_STATUS_512M) \
  709. CFG(CFG_DP_MON_2CHAIN_RING) \
  710. CFG(CFG_DP_MON_4CHAIN_RING) \
  711. CFG(CFG_DP_4RADIO_RDP_REO)
  712. #else
  713. #define CFG_DP_INI_SECTION_PARAMS
  714. #endif
  715. /*
  716. * <ini>
  717. * CFG_DP_SG - Enable the SG feature standalonely
  718. * @Min: 0
  719. * @Max: 1
  720. * @Default: 1
  721. *
  722. * This ini entry is used to enable/disable SG feature standalonely.
  723. * Also does Rome support SG on TX, lithium does not.
  724. * For example the lithium does not support SG on UDP frames.
  725. * Which is able to handle SG only for TSO frames(in case TSO is enabled).
  726. *
  727. * Usage: External
  728. *
  729. * </ini>
  730. */
  731. #define CFG_DP_SG \
  732. CFG_INI_BOOL("dp_sg_support", false, \
  733. "DP SG Enable")
  734. #define WLAN_CFG_GRO_ENABLE_MIN 0
  735. #define WLAN_CFG_GRO_ENABLE_MAX 3
  736. #define WLAN_CFG_GRO_ENABLE_DEFAULT 0
  737. #define DP_GRO_ENABLE_BIT_SET BIT(0)
  738. #define DP_FORCE_USE_GRO_BIT_SET BIT(1)
  739. /*
  740. * <ini>
  741. * CFG_DP_GRO - Enable the GRO feature standalonely
  742. * @Min: 0
  743. * @Max: 3
  744. * @Default: 0
  745. *
  746. * This ini entry is used to enable/disable GRO feature standalonely.
  747. * Value 0: Disable GRO feature
  748. * Value 1: Enable Dynamic GRO feature, TC rule can control GRO
  749. * behavior of STA mode
  750. * Value 3: Enable GRO feature forcibly
  751. *
  752. * Usage: External
  753. *
  754. * </ini>
  755. */
  756. #define CFG_DP_GRO \
  757. CFG_INI_UINT("GROEnable", \
  758. WLAN_CFG_GRO_ENABLE_MIN, \
  759. WLAN_CFG_GRO_ENABLE_MAX, \
  760. WLAN_CFG_GRO_ENABLE_DEFAULT, \
  761. CFG_VALUE_OR_DEFAULT, "DP GRO Enable")
  762. #define CFG_DP_OL_TX_CSUM \
  763. CFG_INI_BOOL("dp_offload_tx_csum_support", false, \
  764. "DP tx csum Enable")
  765. #define CFG_DP_OL_RX_CSUM \
  766. CFG_INI_BOOL("dp_offload_rx_csum_support", false, \
  767. "DP rx csum Enable")
  768. #define CFG_DP_RAWMODE \
  769. CFG_INI_BOOL("dp_rawmode_support", false, \
  770. "DP rawmode Enable")
  771. #define CFG_DP_PEER_FLOW_CTRL \
  772. CFG_INI_BOOL("dp_peer_flow_control_support", false, \
  773. "DP peer flow ctrl Enable")
  774. #define CFG_DP_NAPI \
  775. CFG_INI_BOOL("dp_napi_enabled", PLATFORM_VALUE(true, false), \
  776. "DP Napi Enabled")
  777. /*
  778. * <ini>
  779. * gEnableP2pIpTcpUdpChecksumOffload - Enable checksum offload for P2P mode
  780. * @Min: 0
  781. * @Max: 1
  782. * @Default: 1
  783. *
  784. * This ini entry is used to enable/disable TX checksum(UDP/TCP) for P2P modes.
  785. * This includes P2P device mode, P2P client mode and P2P GO mode.
  786. * The feature is enabled by default. To disable TX checksum for P2P, add the
  787. * following entry in ini file:
  788. * gEnableP2pIpTcpUdpChecksumOffload=0
  789. *
  790. * Usage: External
  791. *
  792. * </ini>
  793. */
  794. #define CFG_DP_P2P_TCP_UDP_CKSUM_OFFLOAD \
  795. CFG_INI_BOOL("gEnableP2pIpTcpUdpChecksumOffload", true, \
  796. "DP TCP UDP Checksum Offload for P2P mode (device/cli/go)")
  797. /*
  798. * <ini>
  799. * gEnableNanIpTcpUdpChecksumOffload - Enable checksum offload for NAN mode
  800. * @Min: 0
  801. * @Max: 1
  802. * @Default: 1
  803. *
  804. * Usage: External
  805. *
  806. * </ini>
  807. */
  808. #define CFG_DP_NAN_TCP_UDP_CKSUM_OFFLOAD \
  809. CFG_INI_BOOL("gEnableNanIpTcpUdpChecksumOffload", true, \
  810. "DP TCP UDP Checksum Offload for NAN mode")
  811. /*
  812. * <ini>
  813. * gEnableIpTcpUdpChecksumOffload - Enable checksum offload
  814. * @Min: 0
  815. * @Max: 1
  816. * @Default: 1
  817. *
  818. * Usage: External
  819. *
  820. * </ini>
  821. */
  822. #define CFG_DP_TCP_UDP_CKSUM_OFFLOAD \
  823. CFG_INI_BOOL("gEnableIpTcpUdpChecksumOffload", true, \
  824. "DP TCP UDP Checksum Offload")
  825. #define CFG_DP_DEFRAG_TIMEOUT_CHECK \
  826. CFG_INI_BOOL("dp_defrag_timeout_check", true, \
  827. "DP Defrag Timeout Check")
  828. #define CFG_DP_WBM_RELEASE_RING \
  829. CFG_INI_UINT("dp_wbm_release_ring", \
  830. WLAN_CFG_WBM_RELEASE_RING_SIZE_MIN, \
  831. WLAN_CFG_WBM_RELEASE_RING_SIZE_MAX, \
  832. WLAN_CFG_WBM_RELEASE_RING_SIZE, \
  833. CFG_VALUE_OR_DEFAULT, "DP WBM Release Ring")
  834. #define CFG_DP_TCL_CMD_CREDIT_RING \
  835. CFG_INI_UINT("dp_tcl_cmd_credit_ring", \
  836. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MIN, \
  837. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MAX, \
  838. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE, \
  839. CFG_VALUE_OR_DEFAULT, "DP TCL Cmd_Credit ring")
  840. #define CFG_DP_TCL_STATUS_RING \
  841. CFG_INI_UINT("dp_tcl_status_ring",\
  842. WLAN_CFG_TCL_STATUS_RING_SIZE_MIN, \
  843. WLAN_CFG_TCL_STATUS_RING_SIZE_MAX, \
  844. WLAN_CFG_TCL_STATUS_RING_SIZE, \
  845. CFG_VALUE_OR_DEFAULT, "DP TCL status ring")
  846. #define CFG_DP_REO_REINJECT_RING \
  847. CFG_INI_UINT("dp_reo_reinject_ring", \
  848. WLAN_CFG_REO_REINJECT_RING_SIZE_MIN, \
  849. WLAN_CFG_REO_REINJECT_RING_SIZE_MAX, \
  850. WLAN_CFG_REO_REINJECT_RING_SIZE, \
  851. CFG_VALUE_OR_DEFAULT, "DP REO reinject ring")
  852. #define CFG_DP_RX_RELEASE_RING \
  853. CFG_INI_UINT("dp_rx_release_ring", \
  854. WLAN_CFG_RX_RELEASE_RING_SIZE_MIN, \
  855. WLAN_CFG_RX_RELEASE_RING_SIZE_MAX, \
  856. WLAN_CFG_RX_RELEASE_RING_SIZE, \
  857. CFG_VALUE_OR_DEFAULT, "DP Rx release ring")
  858. #define CFG_DP_RX_DESTINATION_RING \
  859. CFG_INI_UINT("dp_reo_dst_ring", \
  860. WLAN_CFG_REO_DST_RING_SIZE_MIN, \
  861. WLAN_CFG_REO_DST_RING_SIZE_MAX, \
  862. WLAN_CFG_REO_DST_RING_SIZE, \
  863. CFG_VALUE_OR_DEFAULT, "DP REO destination ring")
  864. #define CFG_DP_REO_EXCEPTION_RING \
  865. CFG_INI_UINT("dp_reo_exception_ring", \
  866. WLAN_CFG_REO_EXCEPTION_RING_SIZE_MIN, \
  867. WLAN_CFG_REO_EXCEPTION_RING_SIZE_MAX, \
  868. WLAN_CFG_REO_EXCEPTION_RING_SIZE, \
  869. CFG_VALUE_OR_DEFAULT, "DP REO exception ring")
  870. #define CFG_DP_REO_CMD_RING \
  871. CFG_INI_UINT("dp_reo_cmd_ring", \
  872. WLAN_CFG_REO_CMD_RING_SIZE_MIN, \
  873. WLAN_CFG_REO_CMD_RING_SIZE_MAX, \
  874. WLAN_CFG_REO_CMD_RING_SIZE, \
  875. CFG_VALUE_OR_DEFAULT, "DP REO command ring")
  876. #define CFG_DP_REO_STATUS_RING \
  877. CFG_INI_UINT("dp_reo_status_ring", \
  878. WLAN_CFG_REO_STATUS_RING_SIZE_MIN, \
  879. WLAN_CFG_REO_STATUS_RING_SIZE_MAX, \
  880. WLAN_CFG_REO_STATUS_RING_SIZE, \
  881. CFG_VALUE_OR_DEFAULT, "DP REO status ring")
  882. #define CFG_DP_RXDMA_BUF_RING \
  883. CFG_INI_UINT("dp_rxdma_buf_ring", \
  884. WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN, \
  885. WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX, \
  886. WLAN_CFG_RXDMA_BUF_RING_SIZE, \
  887. CFG_VALUE_OR_DEFAULT, "DP RXDMA buffer ring")
  888. #define CFG_DP_RXDMA_REFILL_RING \
  889. CFG_INI_UINT("dp_rxdma_refill_ring", \
  890. WLAN_CFG_RXDMA_REFILL_RING_SIZE_MIN, \
  891. WLAN_CFG_RXDMA_REFILL_RING_SIZE_MAX, \
  892. WLAN_CFG_RXDMA_REFILL_RING_SIZE, \
  893. CFG_VALUE_OR_DEFAULT, "DP RXDMA refilll ring")
  894. #define CFG_DP_TX_DESC_LIMIT_0 \
  895. CFG_INI_UINT("dp_tx_desc_limit_0", \
  896. WLAN_CFG_TX_DESC_LIMIT_0_MIN, \
  897. WLAN_CFG_TX_DESC_LIMIT_0_MAX, \
  898. WLAN_CFG_TX_DESC_LIMIT_0, \
  899. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 0")
  900. #define CFG_DP_TX_DESC_LIMIT_1 \
  901. CFG_INI_UINT("dp_tx_desc_limit_1", \
  902. WLAN_CFG_TX_DESC_LIMIT_1_MIN, \
  903. WLAN_CFG_TX_DESC_LIMIT_1_MAX, \
  904. WLAN_CFG_TX_DESC_LIMIT_1, \
  905. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 1")
  906. #define CFG_DP_TX_DESC_LIMIT_2 \
  907. CFG_INI_UINT("dp_tx_desc_limit_2", \
  908. WLAN_CFG_TX_DESC_LIMIT_2_MIN, \
  909. WLAN_CFG_TX_DESC_LIMIT_2_MAX, \
  910. WLAN_CFG_TX_DESC_LIMIT_2, \
  911. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 2")
  912. #define CFG_DP_TX_DEVICE_LIMIT \
  913. CFG_INI_UINT("dp_tx_device_limit", \
  914. WLAN_CFG_TX_DEVICE_LIMIT_MIN, \
  915. WLAN_CFG_TX_DEVICE_LIMIT_MAX, \
  916. WLAN_CFG_TX_DEVICE_LIMIT, \
  917. CFG_VALUE_OR_DEFAULT, "DP TX DEVICE limit")
  918. #define CFG_DP_TX_SW_INTERNODE_QUEUE \
  919. CFG_INI_UINT("dp_tx_sw_internode_queue", \
  920. WLAN_CFG_TX_SW_INTERNODE_QUEUE_MIN, \
  921. WLAN_CFG_TX_SW_INTERNODE_QUEUE_MAX, \
  922. WLAN_CFG_TX_SW_INTERNODE_QUEUE, \
  923. CFG_VALUE_OR_DEFAULT, "DP TX SW internode queue")
  924. #define CFG_DP_RXDMA_MONITOR_BUF_RING \
  925. CFG_INI_UINT("dp_rxdma_monitor_buf_ring", \
  926. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MIN, \
  927. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MAX, \
  928. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE, \
  929. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor buffer ring")
  930. #define CFG_DP_TX_MONITOR_BUF_RING \
  931. CFG_INI_UINT("dp_tx_monitor_buf_ring", \
  932. WLAN_CFG_TX_MONITOR_BUF_RING_SIZE_MIN, \
  933. WLAN_CFG_TX_MONITOR_BUF_RING_SIZE_MAX, \
  934. WLAN_CFG_TX_MONITOR_BUF_RING_SIZE, \
  935. CFG_VALUE_OR_DEFAULT, "DP TX monitor buffer ring")
  936. #define CFG_DP_RXDMA_MONITOR_DST_RING \
  937. CFG_INI_UINT("dp_rxdma_monitor_dst_ring", \
  938. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MIN, \
  939. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MAX, \
  940. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE, \
  941. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor destination ring")
  942. #define CFG_DP_TX_MONITOR_DST_RING \
  943. CFG_INI_UINT("dp_tx_monitor_dst_ring", \
  944. WLAN_CFG_TX_MONITOR_DST_RING_SIZE_MIN, \
  945. WLAN_CFG_TX_MONITOR_DST_RING_SIZE_MAX, \
  946. WLAN_CFG_TX_MONITOR_DST_RING_SIZE, \
  947. CFG_VALUE_OR_DEFAULT, "DP TX monitor destination ring")
  948. #define CFG_DP_RXDMA_MONITOR_STATUS_RING \
  949. CFG_INI_UINT("dp_rxdma_monitor_status_ring", \
  950. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MIN, \
  951. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MAX, \
  952. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE, \
  953. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor status ring")
  954. #define CFG_DP_RXDMA_MONITOR_DESC_RING \
  955. CFG_INI_UINT("dp_rxdma_monitor_desc_ring", \
  956. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MIN, \
  957. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MAX, \
  958. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE, \
  959. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor destination ring")
  960. #define CFG_DP_RXDMA_ERR_DST_RING \
  961. CFG_INI_UINT("dp_rxdma_err_dst_ring", \
  962. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MIN, \
  963. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MAX, \
  964. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE, \
  965. CFG_VALUE_OR_DEFAULT, "RXDMA err destination ring")
  966. #define CFG_DP_PER_PKT_LOGGING \
  967. CFG_INI_UINT("enable_verbose_debug", \
  968. 0, 0xffff, 0, \
  969. CFG_VALUE_OR_DEFAULT, "Enable excessive per packet logging")
  970. #define CFG_DP_TX_FLOW_START_QUEUE_OFFSET \
  971. CFG_INI_UINT("TxFlowStartQueueOffset", \
  972. 0, 30, WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET, \
  973. CFG_VALUE_OR_DEFAULT, "Start queue offset")
  974. #define CFG_DP_TX_FLOW_STOP_QUEUE_TH \
  975. CFG_INI_UINT("TxFlowStopQueueThreshold", \
  976. 0, 50, 15, \
  977. CFG_VALUE_OR_DEFAULT, "Stop queue Threshold")
  978. #define CFG_DP_IPA_UC_TX_BUF_SIZE \
  979. CFG_INI_UINT("IpaUcTxBufSize", \
  980. 0, 4096, WLAN_CFG_IPA_UC_TX_BUF_SIZE, \
  981. CFG_VALUE_OR_DEFAULT, "IPA tx buffer size")
  982. #define CFG_DP_IPA_UC_TX_PARTITION_BASE \
  983. CFG_INI_UINT("IpaUcTxPartitionBase", \
  984. 0, 9000, WLAN_CFG_IPA_UC_TX_PARTITION_BASE, \
  985. CFG_VALUE_OR_DEFAULT, "IPA tx partition base")
  986. #define CFG_DP_IPA_UC_RX_IND_RING_COUNT \
  987. CFG_INI_UINT("IpaUcRxIndRingCount", \
  988. 0, 2048, WLAN_CFG_IPA_UC_RX_IND_RING_COUNT, \
  989. CFG_VALUE_OR_DEFAULT, "IPA rx indication ring count")
  990. #define CFG_DP_AP_STA_SECURITY_SEPERATION \
  991. CFG_INI_BOOL("gDisableIntraBssFwd", \
  992. false, "Disable intrs BSS Rx packets")
  993. #define CFG_DP_ENABLE_DATA_STALL_DETECTION \
  994. CFG_INI_BOOL("gEnableDataStallDetection", \
  995. true, "Enable/Disable Data stall detection")
  996. #define CFG_DP_RX_SW_DESC_WEIGHT \
  997. CFG_INI_UINT("dp_rx_sw_desc_weight", \
  998. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN, \
  999. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX, \
  1000. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE, \
  1001. CFG_VALUE_OR_DEFAULT, "DP RX SW DESC weight")
  1002. #define CFG_DP_RX_SW_DESC_NUM \
  1003. CFG_INI_UINT("dp_rx_sw_desc_num", \
  1004. WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN, \
  1005. WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX, \
  1006. WLAN_CFG_RX_SW_DESC_NUM_SIZE, \
  1007. CFG_VALUE_OR_DEFAULT, "DP RX SW DESC num")
  1008. #define CFG_DP_RX_FLOW_SEARCH_TABLE_SIZE \
  1009. CFG_INI_UINT("dp_rx_flow_search_table_size", \
  1010. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MIN, \
  1011. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MAX, \
  1012. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_DEFAULT, \
  1013. CFG_VALUE_OR_DEFAULT, \
  1014. "DP Rx Flow Search Table Size in number of entries")
  1015. #define CFG_DP_RX_FLOW_TAG_ENABLE \
  1016. CFG_INI_BOOL("dp_rx_flow_tag_enable", false, \
  1017. "Enable/Disable DP Rx Flow Tag")
  1018. #define CFG_DP_RX_FLOW_SEARCH_TABLE_PER_PDEV \
  1019. CFG_INI_BOOL("dp_rx_per_pdev_flow_search", false, \
  1020. "DP Rx Flow Search Table Is Per PDev")
  1021. #define CFG_DP_RX_MON_PROTOCOL_FLOW_TAG_ENABLE \
  1022. CFG_INI_BOOL("dp_rx_monitor_protocol_flow_tag_enable", true, \
  1023. "Enable/Disable Rx Protocol & Flow tags in Monitor mode")
  1024. #define CFG_DP_TX_PER_PKT_VDEV_ID_CHECK \
  1025. CFG_INI_BOOL("dp_tx_allow_per_pkt_vdev_id_check", false, \
  1026. "Enable/Disable tx Per Pkt vdev id check")
  1027. /*
  1028. * <ini>
  1029. * dp_rx_fisa_enable - Control Rx datapath FISA
  1030. * @Min: 0
  1031. * @Max: 1
  1032. * @Default: 1
  1033. *
  1034. * This ini is used to enable DP Rx FISA feature
  1035. *
  1036. * Related: dp_rx_flow_search_table_size
  1037. *
  1038. * Supported Feature: STA,P2P and SAP IPA disabled terminating
  1039. *
  1040. * Usage: Internal
  1041. *
  1042. * </ini>
  1043. */
  1044. #define CFG_DP_RX_FISA_ENABLE \
  1045. CFG_INI_BOOL("dp_rx_fisa_enable", true, \
  1046. "Enable/Disable DP Rx FISA")
  1047. #define CFG_DP_RXDMA_MONITOR_RX_DROP_THRESHOLD \
  1048. CFG_INI_UINT("mon_drop_thresh", \
  1049. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MIN, \
  1050. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MAX, \
  1051. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE, \
  1052. CFG_VALUE_OR_DEFAULT, "RXDMA monitor rx drop theshold")
  1053. #define CFG_DP_PKTLOG_BUFFER_SIZE \
  1054. CFG_INI_UINT("PktlogBufSize", \
  1055. WLAN_CFG_PKTLOG_MIN_BUFFER_SIZE, \
  1056. WLAN_CFG_PKTLOG_MAX_BUFFER_SIZE, \
  1057. WLAN_CFG_PKTLOG_BUFFER_SIZE, \
  1058. CFG_VALUE_OR_DEFAULT, "Packet Log buffer size")
  1059. #define CFG_DP_FULL_MON_MODE \
  1060. CFG_INI_BOOL("full_mon_mode", \
  1061. false, "Full Monitor mode support")
  1062. #define CFG_DP_REO_RINGS_MAP \
  1063. CFG_INI_UINT("dp_reo_rings_map", \
  1064. WLAN_CFG_NUM_REO_RINGS_MAP_MIN, \
  1065. WLAN_CFG_NUM_REO_RINGS_MAP_MAX, \
  1066. WLAN_CFG_NUM_REO_RINGS_MAP, \
  1067. CFG_VALUE_OR_DEFAULT, "REO Destination Rings Mapping")
  1068. #define CFG_DP_RX_RADIO_0_DEFAULT_REO \
  1069. CFG_INI_UINT("dp_rx_radio0_default_reo", \
  1070. WLAN_CFG_RADIO_DEFAULT_REO_MIN, \
  1071. WLAN_CFG_RADIO_DEFAULT_REO_MAX, \
  1072. WLAN_CFG_RADIO_0_DEFAULT_REO, \
  1073. CFG_VALUE_OR_DEFAULT, "Radio0 to REO destination default mapping")
  1074. #define CFG_DP_RX_RADIO_1_DEFAULT_REO \
  1075. CFG_INI_UINT("dp_rx_radio1_default_reo", \
  1076. WLAN_CFG_RADIO_DEFAULT_REO_MIN, \
  1077. WLAN_CFG_RADIO_DEFAULT_REO_MAX, \
  1078. WLAN_CFG_RADIO_1_DEFAULT_REO, \
  1079. CFG_VALUE_OR_DEFAULT, "Radio1 to REO destination default mapping")
  1080. #define CFG_DP_RX_RADIO_2_DEFAULT_REO \
  1081. CFG_INI_UINT("dp_rx_radio2_default_reo", \
  1082. WLAN_CFG_RADIO_DEFAULT_REO_MIN, \
  1083. WLAN_CFG_RADIO_DEFAULT_REO_MAX, \
  1084. WLAN_CFG_RADIO_2_DEFAULT_REO, \
  1085. CFG_VALUE_OR_DEFAULT, "Radio2 to REO destination default mapping")
  1086. #define CFG_DP_PEER_EXT_STATS \
  1087. CFG_INI_BOOL("peer_ext_stats", \
  1088. false, "Peer extended stats")
  1089. /*
  1090. * <ini>
  1091. * legacy_mode_csum_disable - Disable csum offload for legacy 802.11abg modes
  1092. * @Min: 0
  1093. * @Max: 1
  1094. * @Default: Default value indicating if checksum should be disabled for
  1095. * legacy WLAN modes
  1096. *
  1097. * This ini is used to disable HW checksum offload capability for legacy
  1098. * connections
  1099. *
  1100. * Related: gEnableIpTcpUdpChecksumOffload should be enabled
  1101. *
  1102. * Usage: Internal
  1103. *
  1104. * </ini>
  1105. */
  1106. #ifndef DP_LEGACY_MODE_CSM_DEFAULT_DISABLE
  1107. #define DP_LEGACY_MODE_CSM_DEFAULT_DISABLE 1
  1108. #endif
  1109. #define CFG_DP_LEGACY_MODE_CSUM_DISABLE \
  1110. CFG_INI_BOOL("legacy_mode_csum_disable", \
  1111. DP_LEGACY_MODE_CSM_DEFAULT_DISABLE, \
  1112. "Enable/Disable legacy mode checksum")
  1113. #define CFG_DP_RX_BUFF_POOL_ENABLE \
  1114. CFG_INI_BOOL("dp_rx_buff_prealloc_pool", false, \
  1115. "Enable/Disable DP RX emergency buffer pool support")
  1116. #define CFG_DP_RX_REFILL_BUFF_POOL_ENABLE \
  1117. CFG_INI_BOOL("dp_rx_refill_buff_pool", false, \
  1118. "Enable/Disable DP RX refill buffer pool support")
  1119. #define CFG_DP_POLL_MODE_ENABLE \
  1120. CFG_INI_BOOL("dp_poll_mode_enable", false, \
  1121. "Enable/Disable Polling mode for data path")
  1122. #define CFG_DP_RX_FST_IN_CMEM \
  1123. CFG_INI_BOOL("dp_rx_fst_in_cmem", false, \
  1124. "Enable/Disable flow search table in CMEM")
  1125. /*
  1126. * <ini>
  1127. * gEnableSWLM - Control DP Software latency manager
  1128. * @Min: 0
  1129. * @Max: 1
  1130. * @Default: 0
  1131. *
  1132. * This ini is used to enable DP Software latency Manager
  1133. *
  1134. * Supported Feature: STA,P2P and SAP IPA disabled terminating
  1135. *
  1136. * Usage: Internal
  1137. *
  1138. * </ini>
  1139. */
  1140. #define CFG_DP_SWLM_ENABLE \
  1141. CFG_INI_BOOL("gEnableSWLM", false, \
  1142. "Enable/Disable DP SWLM")
  1143. /*
  1144. * <ini>
  1145. * wow_check_rx_pending_enable - control to check RX frames pending in Wow
  1146. * @Min: 0
  1147. * @Max: 1
  1148. * @Default: 0
  1149. *
  1150. * This ini is used to control DP Software to perform RX pending check
  1151. * before entering WoW mode
  1152. *
  1153. * Usage: Internal
  1154. *
  1155. * </ini>
  1156. */
  1157. #define CFG_DP_WOW_CHECK_RX_PENDING \
  1158. CFG_INI_BOOL("wow_check_rx_pending_enable", \
  1159. false, \
  1160. "enable rx frame pending check in WoW mode")
  1161. #define CFG_DP_DELAY_MON_REPLENISH \
  1162. CFG_INI_BOOL("delay_mon_replenish", \
  1163. true, "Delay Monitor Replenish")
  1164. #ifdef QCA_VDEV_STATS_HW_OFFLOAD_SUPPORT
  1165. #define WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER_MIN 500
  1166. #define WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER_MAX 2000
  1167. #define WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER 500
  1168. #define CFG_DP_VDEV_STATS_HW_OFFLOAD_CONFIG \
  1169. CFG_INI_BOOL("vdev_stats_hw_offload_config", \
  1170. false, "Offload vdev stats to HW")
  1171. #define CFG_DP_VDEV_STATS_HW_OFFLOAD_TIMER \
  1172. CFG_INI_UINT("vdev_stats_hw_offload_timer", \
  1173. WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER_MIN, \
  1174. WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER_MAX, \
  1175. WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER, \
  1176. CFG_VALUE_OR_DEFAULT, \
  1177. "vdev stats hw offload timer duration")
  1178. #define CFG_DP_VDEV_STATS_HW_OFFLOAD \
  1179. CFG(CFG_DP_VDEV_STATS_HW_OFFLOAD_CONFIG) \
  1180. CFG(CFG_DP_VDEV_STATS_HW_OFFLOAD_TIMER)
  1181. #else
  1182. #define CFG_DP_VDEV_STATS_HW_OFFLOAD
  1183. #endif
  1184. /*
  1185. * <ini>
  1186. * ghw_cc_enable - enable HW cookie conversion by register
  1187. * @Min: 0
  1188. * @Max: 1
  1189. * @Default: 1
  1190. *
  1191. * This ini is used to control HW based 20 bits cookie to 64 bits
  1192. * Desc virtual address conversion
  1193. *
  1194. * Usage: Internal
  1195. *
  1196. * </ini>
  1197. */
  1198. #define CFG_DP_HW_CC_ENABLE \
  1199. CFG_INI_BOOL("ghw_cc_enable", \
  1200. true, "Enable/Disable HW cookie conversion")
  1201. #ifdef IPA_OFFLOAD
  1202. /*
  1203. * <ini>
  1204. * dp_ipa_tx_ring_size - Set tcl ring size for IPA
  1205. * @Min: 1024
  1206. * @Max: 8096
  1207. * @Default: 1024
  1208. *
  1209. * This ini sets the tcl ring size for IPA
  1210. *
  1211. * Related: N/A
  1212. *
  1213. * Supported Feature: IPA
  1214. *
  1215. * Usage: Internal
  1216. *
  1217. * </ini>
  1218. */
  1219. #define CFG_DP_IPA_TX_RING_SIZE \
  1220. CFG_INI_UINT("dp_ipa_tx_ring_size", \
  1221. WLAN_CFG_IPA_TX_RING_SIZE_MIN, \
  1222. WLAN_CFG_IPA_TX_RING_SIZE_MAX, \
  1223. WLAN_CFG_IPA_TX_RING_SIZE, \
  1224. CFG_VALUE_OR_DEFAULT, "IPA TCL ring size")
  1225. /*
  1226. * <ini>
  1227. * dp_ipa_tx_comp_ring_size - Set tx comp ring size for IPA
  1228. * @Min: 1024
  1229. * @Max: 8096
  1230. * @Default: 1024
  1231. *
  1232. * This ini sets the tx comp ring size for IPA
  1233. *
  1234. * Related: N/A
  1235. *
  1236. * Supported Feature: IPA
  1237. *
  1238. * Usage: Internal
  1239. *
  1240. * </ini>
  1241. */
  1242. #define CFG_DP_IPA_TX_COMP_RING_SIZE \
  1243. CFG_INI_UINT("dp_ipa_tx_comp_ring_size", \
  1244. WLAN_CFG_IPA_TX_COMP_RING_SIZE_MIN, \
  1245. WLAN_CFG_IPA_TX_COMP_RING_SIZE_MAX, \
  1246. WLAN_CFG_IPA_TX_COMP_RING_SIZE, \
  1247. CFG_VALUE_OR_DEFAULT, "IPA tx comp ring size")
  1248. #ifdef IPA_WDI3_TX_TWO_PIPES
  1249. /*
  1250. * <ini>
  1251. * dp_ipa_tx_alt_ring_size - Set alt tcl ring size for IPA
  1252. * @Min: 1024
  1253. * @Max: 8096
  1254. * @Default: 1024
  1255. *
  1256. * This ini sets the alt tcl ring size for IPA
  1257. *
  1258. * Related: N/A
  1259. *
  1260. * Supported Feature: IPA
  1261. *
  1262. * Usage: Internal
  1263. *
  1264. * </ini>
  1265. */
  1266. #define CFG_DP_IPA_TX_ALT_RING_SIZE \
  1267. CFG_INI_UINT("dp_ipa_tx_alt_ring_size", \
  1268. WLAN_CFG_IPA_TX_ALT_RING_SIZE_MIN, \
  1269. WLAN_CFG_IPA_TX_ALT_RING_SIZE_MAX, \
  1270. WLAN_CFG_IPA_TX_ALT_RING_SIZE, \
  1271. CFG_VALUE_OR_DEFAULT, \
  1272. "DP IPA TX Alternative Ring Size")
  1273. /*
  1274. * <ini>
  1275. * dp_ipa_tx_alt_comp_ring_size - Set tx alt comp ring size for IPA
  1276. * @Min: 1024
  1277. * @Max: 8096
  1278. * @Default: 1024
  1279. *
  1280. * This ini sets the tx alt comp ring size for IPA
  1281. *
  1282. * Related: N/A
  1283. *
  1284. * Supported Feature: IPA
  1285. *
  1286. * Usage: Internal
  1287. *
  1288. * </ini>
  1289. */
  1290. #define CFG_DP_IPA_TX_ALT_COMP_RING_SIZE \
  1291. CFG_INI_UINT("dp_ipa_tx_alt_comp_ring_size", \
  1292. WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE_MIN, \
  1293. WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE_MAX, \
  1294. WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE, \
  1295. CFG_VALUE_OR_DEFAULT, \
  1296. "DP IPA TX Alternative Completion Ring Size")
  1297. #define CFG_DP_IPA_TX_ALT_RING_CFG \
  1298. CFG(CFG_DP_IPA_TX_ALT_RING_SIZE) \
  1299. CFG(CFG_DP_IPA_TX_ALT_COMP_RING_SIZE)
  1300. #else
  1301. #define CFG_DP_IPA_TX_ALT_RING_CFG
  1302. #endif
  1303. #define CFG_DP_IPA_TX_RING_CFG \
  1304. CFG(CFG_DP_IPA_TX_RING_SIZE) \
  1305. CFG(CFG_DP_IPA_TX_COMP_RING_SIZE)
  1306. #else
  1307. #define CFG_DP_IPA_TX_RING_CFG
  1308. #define CFG_DP_IPA_TX_ALT_RING_CFG
  1309. #endif
  1310. #ifdef WLAN_SUPPORT_PPEDS
  1311. #define CFG_DP_PPE_ENABLE \
  1312. CFG_INI_BOOL("ppe_enable", false, \
  1313. "DP ppe enable flag")
  1314. #define CFG_DP_REO2PPE_RING \
  1315. CFG_INI_UINT("dp_reo2ppe_ring", \
  1316. WLAN_CFG_REO2PPE_RING_SIZE_MIN, \
  1317. WLAN_CFG_REO2PPE_RING_SIZE_MAX, \
  1318. WLAN_CFG_REO2PPE_RING_SIZE, \
  1319. CFG_VALUE_OR_DEFAULT, "DP REO2PPE ring")
  1320. #define CFG_DP_PPE2TCL_RING \
  1321. CFG_INI_UINT("dp_ppe2tcl_ring", \
  1322. WLAN_CFG_PPE2TCL_RING_SIZE_MIN, \
  1323. WLAN_CFG_PPE2TCL_RING_SIZE_MAX, \
  1324. WLAN_CFG_PPE2TCL_RING_SIZE, \
  1325. CFG_VALUE_OR_DEFAULT, "DP PPE2TCL rings")
  1326. #define CFG_DP_PPE_RELEASE_RING \
  1327. CFG_INI_UINT("dp_ppe_release_ring", \
  1328. WLAN_CFG_PPE_RELEASE_RING_SIZE_MIN, \
  1329. WLAN_CFG_PPE_RELEASE_RING_SIZE_MAX, \
  1330. WLAN_CFG_PPE_RELEASE_RING_SIZE, \
  1331. CFG_VALUE_OR_DEFAULT, "DP PPE Release Ring")
  1332. #define CFG_DP_PPE_CONFIG \
  1333. CFG(CFG_DP_PPE_ENABLE) \
  1334. CFG(CFG_DP_REO2PPE_RING) \
  1335. CFG(CFG_DP_PPE2TCL_RING) \
  1336. CFG(CFG_DP_PPE_RELEASE_RING)
  1337. #else
  1338. #define CFG_DP_PPE_CONFIG
  1339. #endif
  1340. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP)
  1341. /*
  1342. * <ini>
  1343. * dp_chip0_rx_ring_map - Set Rx ring map for CHIP 0
  1344. * @Min: 0x0
  1345. * @Max: 0xFF
  1346. * @Default: 0xF
  1347. *
  1348. * This ini sets Rx ring map for CHIP 0
  1349. *
  1350. * Usage: Internal
  1351. *
  1352. * </ini>
  1353. */
  1354. #define CFG_DP_MLO_CHIP0_RX_RING_MAP \
  1355. CFG_INI_UINT("dp_chip0_rx_ring_map", \
  1356. WLAN_CFG_MLO_RX_RING_MAP_MIN, \
  1357. WLAN_CFG_MLO_RX_RING_MAP_MAX, \
  1358. WLAN_CFG_MLO_RX_RING_MAP, \
  1359. CFG_VALUE_OR_DEFAULT, "DP Rx ring map chip0")
  1360. /*
  1361. * <ini>
  1362. * dp_chip1_rx_ring_map - Set Rx ring map for CHIP 1
  1363. * @Min: 0x0
  1364. * @Max: 0xFF
  1365. * @Default: 0xF
  1366. *
  1367. * This ini sets Rx ring map for CHIP 1
  1368. *
  1369. * Usage: Internal
  1370. *
  1371. * </ini>
  1372. */
  1373. #define CFG_DP_MLO_CHIP1_RX_RING_MAP \
  1374. CFG_INI_UINT("dp_chip1_rx_ring_map", \
  1375. WLAN_CFG_MLO_RX_RING_MAP_MIN, \
  1376. WLAN_CFG_MLO_RX_RING_MAP_MAX, \
  1377. WLAN_CFG_MLO_RX_RING_MAP, \
  1378. CFG_VALUE_OR_DEFAULT, "DP Rx ring map chip1")
  1379. /*
  1380. * <ini>
  1381. * dp_chip2_rx_ring_map - Set Rx ring map for CHIP 2
  1382. * @Min: 0x0
  1383. * @Max: 0xFF
  1384. * @Default: 0xF
  1385. *
  1386. * This ini sets Rx ring map for CHIP 2
  1387. *
  1388. * Usage: Internal
  1389. *
  1390. * </ini>
  1391. */
  1392. #define CFG_DP_MLO_CHIP2_RX_RING_MAP \
  1393. CFG_INI_UINT("dp_chip2_rx_ring_map", \
  1394. WLAN_CFG_MLO_RX_RING_MAP_MIN, \
  1395. WLAN_CFG_MLO_RX_RING_MAP_MAX, \
  1396. WLAN_CFG_MLO_RX_RING_MAP, \
  1397. CFG_VALUE_OR_DEFAULT, "DP Rx ring map chip2")
  1398. #define CFG_DP_MLO_CONFIG \
  1399. CFG(CFG_DP_MLO_CHIP0_RX_RING_MAP) \
  1400. CFG(CFG_DP_MLO_CHIP1_RX_RING_MAP) \
  1401. CFG(CFG_DP_MLO_CHIP2_RX_RING_MAP)
  1402. #else
  1403. #define CFG_DP_MLO_CONFIG
  1404. #endif
  1405. #define CFG_DP \
  1406. CFG(CFG_DP_HTT_PACKET_TYPE) \
  1407. CFG(CFG_DP_INT_BATCH_THRESHOLD_OTHER) \
  1408. CFG(CFG_DP_INT_BATCH_THRESHOLD_RX) \
  1409. CFG(CFG_DP_INT_BATCH_THRESHOLD_TX) \
  1410. CFG(CFG_DP_INT_TIMER_THRESHOLD_OTHER) \
  1411. CFG(CFG_DP_INT_TIMER_THRESHOLD_RX) \
  1412. CFG(CFG_DP_INT_TIMER_THRESHOLD_TX) \
  1413. CFG(CFG_DP_MAX_ALLOC_SIZE) \
  1414. CFG(CFG_DP_MAX_CLIENTS) \
  1415. CFG(CFG_DP_MAX_PEER_ID) \
  1416. CFG(CFG_DP_REO_DEST_RINGS) \
  1417. CFG(CFG_DP_TX_COMP_RINGS) \
  1418. CFG(CFG_DP_TCL_DATA_RINGS) \
  1419. CFG(CFG_DP_NSS_REO_DEST_RINGS) \
  1420. CFG(CFG_DP_NSS_TCL_DATA_RINGS) \
  1421. CFG(CFG_DP_TX_DESC) \
  1422. CFG(CFG_DP_TX_EXT_DESC) \
  1423. CFG(CFG_DP_TX_EXT_DESC_POOLS) \
  1424. CFG(CFG_DP_PDEV_RX_RING) \
  1425. CFG(CFG_DP_PDEV_TX_RING) \
  1426. CFG(CFG_DP_RX_DEFRAG_TIMEOUT) \
  1427. CFG(CFG_DP_TX_COMPL_RING_SIZE) \
  1428. CFG(CFG_DP_TX_RING_SIZE) \
  1429. CFG(CFG_DP_NSS_COMP_RING_SIZE) \
  1430. CFG(CFG_DP_PDEV_LMAC_RING) \
  1431. CFG(CFG_DP_BASE_HW_MAC_ID) \
  1432. CFG(CFG_DP_RX_HASH) \
  1433. CFG(CFG_DP_TSO) \
  1434. CFG(CFG_DP_LRO) \
  1435. CFG(CFG_DP_SG) \
  1436. CFG(CFG_DP_GRO) \
  1437. CFG(CFG_DP_OL_TX_CSUM) \
  1438. CFG(CFG_DP_OL_RX_CSUM) \
  1439. CFG(CFG_DP_RAWMODE) \
  1440. CFG(CFG_DP_PEER_FLOW_CTRL) \
  1441. CFG(CFG_DP_NAPI) \
  1442. CFG(CFG_DP_TCP_UDP_CKSUM_OFFLOAD) \
  1443. CFG(CFG_DP_NAN_TCP_UDP_CKSUM_OFFLOAD) \
  1444. CFG(CFG_DP_P2P_TCP_UDP_CKSUM_OFFLOAD) \
  1445. CFG(CFG_DP_DEFRAG_TIMEOUT_CHECK) \
  1446. CFG(CFG_DP_WBM_RELEASE_RING) \
  1447. CFG(CFG_DP_TCL_CMD_CREDIT_RING) \
  1448. CFG(CFG_DP_TCL_STATUS_RING) \
  1449. CFG(CFG_DP_REO_REINJECT_RING) \
  1450. CFG(CFG_DP_RX_RELEASE_RING) \
  1451. CFG(CFG_DP_REO_EXCEPTION_RING) \
  1452. CFG(CFG_DP_RX_DESTINATION_RING) \
  1453. CFG(CFG_DP_REO_CMD_RING) \
  1454. CFG(CFG_DP_REO_STATUS_RING) \
  1455. CFG(CFG_DP_RXDMA_BUF_RING) \
  1456. CFG(CFG_DP_RXDMA_REFILL_RING) \
  1457. CFG(CFG_DP_TX_DESC_LIMIT_0) \
  1458. CFG(CFG_DP_TX_DESC_LIMIT_1) \
  1459. CFG(CFG_DP_TX_DESC_LIMIT_2) \
  1460. CFG(CFG_DP_TX_DEVICE_LIMIT) \
  1461. CFG(CFG_DP_TX_SW_INTERNODE_QUEUE) \
  1462. CFG(CFG_DP_RXDMA_MONITOR_BUF_RING) \
  1463. CFG(CFG_DP_RXDMA_MONITOR_DST_RING) \
  1464. CFG(CFG_DP_RXDMA_MONITOR_STATUS_RING) \
  1465. CFG(CFG_DP_RXDMA_MONITOR_DESC_RING) \
  1466. CFG(CFG_DP_RXDMA_ERR_DST_RING) \
  1467. CFG(CFG_DP_PER_PKT_LOGGING) \
  1468. CFG(CFG_DP_TX_FLOW_START_QUEUE_OFFSET) \
  1469. CFG(CFG_DP_TX_FLOW_STOP_QUEUE_TH) \
  1470. CFG(CFG_DP_IPA_UC_TX_BUF_SIZE) \
  1471. CFG(CFG_DP_IPA_UC_TX_PARTITION_BASE) \
  1472. CFG(CFG_DP_IPA_UC_RX_IND_RING_COUNT) \
  1473. CFG(CFG_DP_AP_STA_SECURITY_SEPERATION) \
  1474. CFG(CFG_DP_ENABLE_DATA_STALL_DETECTION) \
  1475. CFG(CFG_DP_RX_SW_DESC_WEIGHT) \
  1476. CFG(CFG_DP_RX_SW_DESC_NUM) \
  1477. CFG(CFG_DP_RX_FLOW_SEARCH_TABLE_SIZE) \
  1478. CFG(CFG_DP_RX_FLOW_TAG_ENABLE) \
  1479. CFG(CFG_DP_RX_FLOW_SEARCH_TABLE_PER_PDEV) \
  1480. CFG(CFG_DP_RX_MON_PROTOCOL_FLOW_TAG_ENABLE) \
  1481. CFG(CFG_DP_RXDMA_MONITOR_RX_DROP_THRESHOLD) \
  1482. CFG(CFG_DP_PKTLOG_BUFFER_SIZE) \
  1483. CFG(CFG_DP_RX_FISA_ENABLE) \
  1484. CFG(CFG_DP_FULL_MON_MODE) \
  1485. CFG(CFG_DP_REO_RINGS_MAP) \
  1486. CFG(CFG_DP_PEER_EXT_STATS) \
  1487. CFG(CFG_DP_RX_BUFF_POOL_ENABLE) \
  1488. CFG(CFG_DP_RX_REFILL_BUFF_POOL_ENABLE) \
  1489. CFG(CFG_DP_RX_PENDING_HL_THRESHOLD) \
  1490. CFG(CFG_DP_RX_PENDING_LO_THRESHOLD) \
  1491. CFG(CFG_DP_LEGACY_MODE_CSUM_DISABLE) \
  1492. CFG(CFG_DP_POLL_MODE_ENABLE) \
  1493. CFG(CFG_DP_SWLM_ENABLE) \
  1494. CFG(CFG_DP_TX_PER_PKT_VDEV_ID_CHECK) \
  1495. CFG(CFG_DP_RX_FST_IN_CMEM) \
  1496. CFG(CFG_DP_RX_RADIO_0_DEFAULT_REO) \
  1497. CFG(CFG_DP_RX_RADIO_1_DEFAULT_REO) \
  1498. CFG(CFG_DP_RX_RADIO_2_DEFAULT_REO) \
  1499. CFG(CFG_DP_WOW_CHECK_RX_PENDING) \
  1500. CFG(CFG_DP_HW_CC_ENABLE) \
  1501. CFG(CFG_DP_DELAY_MON_REPLENISH) \
  1502. CFG(CFG_DP_TX_MONITOR_BUF_RING) \
  1503. CFG(CFG_DP_TX_MONITOR_DST_RING) \
  1504. CFG_DP_IPA_TX_RING_CFG \
  1505. CFG_DP_PPE_CONFIG \
  1506. CFG_DP_IPA_TX_ALT_RING_CFG \
  1507. CFG_DP_MLO_CONFIG \
  1508. CFG_DP_INI_SECTION_PARAMS \
  1509. CFG_DP_VDEV_STATS_HW_OFFLOAD \
  1510. CFG(CFG_DP_TX_CAPT_MAX_MEM_MB)
  1511. #endif /* _CFG_DP_H_ */