hal_6490.c 72 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316
  1. /*
  2. * Copyright (c) 2019-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "hal_li_hw_headers.h"
  26. #include "hal_internal.h"
  27. #include "hal_api.h"
  28. #include "target_type.h"
  29. #include "wcss_version.h"
  30. #include "qdf_module.h"
  31. #include "hal_flow.h"
  32. #include "rx_flow_search_entry.h"
  33. #include "hal_rx_flow_info.h"
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  35. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  36. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  37. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  38. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  39. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  40. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  41. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  42. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  43. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  44. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  45. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  46. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  47. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  54. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  55. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  58. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  59. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  60. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  61. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  62. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  63. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  64. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  65. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  66. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  67. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  68. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  69. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  70. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  71. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  72. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  73. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  74. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  75. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  76. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  77. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  78. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  79. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  80. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  81. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  82. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  83. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  84. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  85. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  87. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  89. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  91. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  93. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  95. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  97. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  99. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  100. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  101. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  102. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  103. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  104. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  105. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  106. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  107. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  108. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  109. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  110. #include "hal_6490_tx.h"
  111. #include "hal_6490_rx.h"
  112. #include <hal_generic_api.h>
  113. #include "hal_li_rx.h"
  114. #include "hal_li_api.h"
  115. #include "hal_li_generic_api.h"
  116. /*
  117. * hal_rx_msdu_start_nss_get_6490(): API to get the NSS
  118. * Interval from rx_msdu_start
  119. *
  120. * @buf: pointer to the start of RX PKT TLV header
  121. * Return: uint32_t(nss)
  122. */
  123. static uint32_t
  124. hal_rx_msdu_start_nss_get_6490(uint8_t *buf)
  125. {
  126. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  127. struct rx_msdu_start *msdu_start =
  128. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  129. uint8_t mimo_ss_bitmap;
  130. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  131. return qdf_get_hweight8(mimo_ss_bitmap);
  132. }
  133. /**
  134. * hal_rx_mon_hw_desc_get_mpdu_status_6490(): Retrieve MPDU status
  135. *
  136. * @ hw_desc_addr: Start address of Rx HW TLVs
  137. * @ rs: Status for monitor mode
  138. *
  139. * Return: void
  140. */
  141. static void hal_rx_mon_hw_desc_get_mpdu_status_6490(void *hw_desc_addr,
  142. struct mon_rx_status *rs)
  143. {
  144. struct rx_msdu_start *rx_msdu_start;
  145. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  146. uint32_t reg_value;
  147. const uint32_t sgi_hw_to_cdp[] = {
  148. CDP_SGI_0_8_US,
  149. CDP_SGI_0_4_US,
  150. CDP_SGI_1_6_US,
  151. CDP_SGI_3_2_US,
  152. };
  153. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  154. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  155. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  156. RX_MSDU_START_5, USER_RSSI);
  157. if (!rs->vht_flags) {
  158. rs->is_stbc = HAL_RX_GET(rx_msdu_start,
  159. RX_MSDU_START_5, STBC);
  160. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  161. rs->sgi = sgi_hw_to_cdp[reg_value];
  162. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5,
  163. RECEPTION_TYPE);
  164. rs->beamformed =
  165. (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  166. }
  167. /* TODO: rs->beamformed should be set for SU beamforming also */
  168. }
  169. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  170. static uint32_t hal_get_link_desc_size_6490(void)
  171. {
  172. return LINK_DESC_SIZE;
  173. }
  174. /*
  175. * hal_rx_get_tlv_6490(): API to get the tlv
  176. *
  177. * @rx_tlv: TLV data extracted from the rx packet
  178. * Return: uint8_t
  179. */
  180. static uint8_t hal_rx_get_tlv_6490(void *rx_tlv)
  181. {
  182. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  183. }
  184. /**
  185. * hal_rx_proc_phyrx_other_receive_info_tlv_6490()
  186. * - process other receive info TLV
  187. * @rx_tlv_hdr: pointer to TLV header
  188. * @ppdu_info: pointer to ppdu_info
  189. *
  190. * Return: None
  191. */
  192. static
  193. void hal_rx_proc_phyrx_other_receive_info_tlv_6490(void *rx_tlv_hdr,
  194. void *ppdu_info_handle)
  195. {
  196. uint32_t tlv_tag, tlv_len;
  197. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  198. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  199. void *other_tlv_hdr = NULL;
  200. void *other_tlv = NULL;
  201. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  202. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  203. temp_len = 0;
  204. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  205. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  206. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  207. temp_len += other_tlv_len;
  208. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  209. switch (other_tlv_tag) {
  210. default:
  211. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  212. "%s unhandled TLV type: %d, TLV len:%d",
  213. __func__, other_tlv_tag, other_tlv_len);
  214. break;
  215. }
  216. }
  217. /**
  218. * hal_rx_dump_msdu_start_tlv_6490() : dump RX msdu_start TLV in structured
  219. * human readable format.
  220. * @ msdu_start: pointer the msdu_start TLV in pkt.
  221. * @ dbg_level: log level.
  222. *
  223. * Return: void
  224. */
  225. static void hal_rx_dump_msdu_start_tlv_6490(void *msdustart, uint8_t dbg_level)
  226. {
  227. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  228. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  229. "rx_msdu_start tlv (1/2) - "
  230. "rxpcu_mpdu_filter_in_category: %x "
  231. "sw_frame_group_id: %x "
  232. "phy_ppdu_id: %x "
  233. "msdu_length: %x "
  234. "ipsec_esp: %x "
  235. "l3_offset: %x "
  236. "ipsec_ah: %x "
  237. "l4_offset: %x "
  238. "msdu_number: %x "
  239. "decap_format: %x "
  240. "ipv4_proto: %x "
  241. "ipv6_proto: %x "
  242. "tcp_proto: %x "
  243. "udp_proto: %x "
  244. "ip_frag: %x "
  245. "tcp_only_ack: %x "
  246. "da_is_bcast_mcast: %x "
  247. "ip4_protocol_ip6_next_header: %x "
  248. "toeplitz_hash_2_or_4: %x "
  249. "flow_id_toeplitz: %x "
  250. "user_rssi: %x "
  251. "pkt_type: %x "
  252. "stbc: %x "
  253. "sgi: %x "
  254. "rate_mcs: %x "
  255. "receive_bandwidth: %x "
  256. "reception_type: %x "
  257. "ppdu_start_timestamp: %u ",
  258. msdu_start->rxpcu_mpdu_filter_in_category,
  259. msdu_start->sw_frame_group_id,
  260. msdu_start->phy_ppdu_id,
  261. msdu_start->msdu_length,
  262. msdu_start->ipsec_esp,
  263. msdu_start->l3_offset,
  264. msdu_start->ipsec_ah,
  265. msdu_start->l4_offset,
  266. msdu_start->msdu_number,
  267. msdu_start->decap_format,
  268. msdu_start->ipv4_proto,
  269. msdu_start->ipv6_proto,
  270. msdu_start->tcp_proto,
  271. msdu_start->udp_proto,
  272. msdu_start->ip_frag,
  273. msdu_start->tcp_only_ack,
  274. msdu_start->da_is_bcast_mcast,
  275. msdu_start->ip4_protocol_ip6_next_header,
  276. msdu_start->toeplitz_hash_2_or_4,
  277. msdu_start->flow_id_toeplitz,
  278. msdu_start->user_rssi,
  279. msdu_start->pkt_type,
  280. msdu_start->stbc,
  281. msdu_start->sgi,
  282. msdu_start->rate_mcs,
  283. msdu_start->receive_bandwidth,
  284. msdu_start->reception_type,
  285. msdu_start->ppdu_start_timestamp);
  286. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  287. "rx_msdu_start tlv (2/2) - "
  288. "sw_phy_meta_data: %x ",
  289. msdu_start->sw_phy_meta_data);
  290. }
  291. /**
  292. * hal_rx_dump_msdu_end_tlv_6490: dump RX msdu_end TLV in structured
  293. * human readable format.
  294. * @ msdu_end: pointer the msdu_end TLV in pkt.
  295. * @ dbg_level: log level.
  296. *
  297. * Return: void
  298. */
  299. static void hal_rx_dump_msdu_end_tlv_6490(void *msduend,
  300. uint8_t dbg_level)
  301. {
  302. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  303. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  304. "rx_msdu_end tlv (1/3) - "
  305. "rxpcu_mpdu_filter_in_category: %x "
  306. "sw_frame_group_id: %x "
  307. "phy_ppdu_id: %x "
  308. "ip_hdr_chksum: %x "
  309. "tcp_udp_chksum: %x "
  310. "key_id_octet: %x "
  311. "cce_super_rule: %x "
  312. "cce_classify_not_done_truncat: %x "
  313. "cce_classify_not_done_cce_dis: %x "
  314. "ext_wapi_pn_63_48: %x "
  315. "ext_wapi_pn_95_64: %x "
  316. "ext_wapi_pn_127_96: %x "
  317. "reported_mpdu_length: %x "
  318. "first_msdu: %x "
  319. "last_msdu: %x "
  320. "sa_idx_timeout: %x "
  321. "da_idx_timeout: %x "
  322. "msdu_limit_error: %x "
  323. "flow_idx_timeout: %x "
  324. "flow_idx_invalid: %x "
  325. "wifi_parser_error: %x "
  326. "amsdu_parser_error: %x",
  327. msdu_end->rxpcu_mpdu_filter_in_category,
  328. msdu_end->sw_frame_group_id,
  329. msdu_end->phy_ppdu_id,
  330. msdu_end->ip_hdr_chksum,
  331. msdu_end->tcp_udp_chksum,
  332. msdu_end->key_id_octet,
  333. msdu_end->cce_super_rule,
  334. msdu_end->cce_classify_not_done_truncate,
  335. msdu_end->cce_classify_not_done_cce_dis,
  336. msdu_end->ext_wapi_pn_63_48,
  337. msdu_end->ext_wapi_pn_95_64,
  338. msdu_end->ext_wapi_pn_127_96,
  339. msdu_end->reported_mpdu_length,
  340. msdu_end->first_msdu,
  341. msdu_end->last_msdu,
  342. msdu_end->sa_idx_timeout,
  343. msdu_end->da_idx_timeout,
  344. msdu_end->msdu_limit_error,
  345. msdu_end->flow_idx_timeout,
  346. msdu_end->flow_idx_invalid,
  347. msdu_end->wifi_parser_error,
  348. msdu_end->amsdu_parser_error);
  349. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  350. "rx_msdu_end tlv (2/3)- "
  351. "sa_is_valid: %x "
  352. "da_is_valid: %x "
  353. "da_is_mcbc: %x "
  354. "l3_header_padding: %x "
  355. "ipv6_options_crc: %x "
  356. "tcp_seq_number: %x "
  357. "tcp_ack_number: %x "
  358. "tcp_flag: %x "
  359. "lro_eligible: %x "
  360. "window_size: %x "
  361. "da_offset: %x "
  362. "sa_offset: %x "
  363. "da_offset_valid: %x "
  364. "sa_offset_valid: %x "
  365. "rule_indication_31_0: %x "
  366. "rule_indication_63_32: %x "
  367. "sa_idx: %x "
  368. "da_idx: %x "
  369. "msdu_drop: %x "
  370. "reo_destination_indication: %x "
  371. "flow_idx: %x "
  372. "fse_metadata: %x "
  373. "cce_metadata: %x "
  374. "sa_sw_peer_id: %x ",
  375. msdu_end->sa_is_valid,
  376. msdu_end->da_is_valid,
  377. msdu_end->da_is_mcbc,
  378. msdu_end->l3_header_padding,
  379. msdu_end->ipv6_options_crc,
  380. msdu_end->tcp_seq_number,
  381. msdu_end->tcp_ack_number,
  382. msdu_end->tcp_flag,
  383. msdu_end->lro_eligible,
  384. msdu_end->window_size,
  385. msdu_end->da_offset,
  386. msdu_end->sa_offset,
  387. msdu_end->da_offset_valid,
  388. msdu_end->sa_offset_valid,
  389. msdu_end->rule_indication_31_0,
  390. msdu_end->rule_indication_63_32,
  391. msdu_end->sa_idx,
  392. msdu_end->da_idx_or_sw_peer_id,
  393. msdu_end->msdu_drop,
  394. msdu_end->reo_destination_indication,
  395. msdu_end->flow_idx,
  396. msdu_end->fse_metadata,
  397. msdu_end->cce_metadata,
  398. msdu_end->sa_sw_peer_id);
  399. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  400. "rx_msdu_end tlv (3/3)"
  401. "aggregation_count %x "
  402. "flow_aggregation_continuation %x "
  403. "fisa_timeout %x "
  404. "cumulative_l4_checksum %x "
  405. "cumulative_ip_length %x",
  406. msdu_end->aggregation_count,
  407. msdu_end->flow_aggregation_continuation,
  408. msdu_end->fisa_timeout,
  409. msdu_end->cumulative_l4_checksum,
  410. msdu_end->cumulative_ip_length);
  411. }
  412. /*
  413. * Get tid from RX_MPDU_START
  414. */
  415. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  416. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  417. RX_MPDU_INFO_7_TID_OFFSET)), \
  418. RX_MPDU_INFO_7_TID_MASK, \
  419. RX_MPDU_INFO_7_TID_LSB))
  420. static uint32_t hal_rx_mpdu_start_tid_get_6490(uint8_t *buf)
  421. {
  422. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  423. struct rx_mpdu_start *mpdu_start =
  424. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  425. uint32_t tid;
  426. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  427. return tid;
  428. }
  429. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  430. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  431. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  432. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  433. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  434. /*
  435. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  436. * Interval from rx_msdu_start
  437. *
  438. * @buf: pointer to the start of RX PKT TLV header
  439. * Return: uint32_t(reception_type)
  440. */
  441. static
  442. uint32_t hal_rx_msdu_start_reception_type_get_6490(uint8_t *buf)
  443. {
  444. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  445. struct rx_msdu_start *msdu_start =
  446. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  447. uint32_t reception_type;
  448. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  449. return reception_type;
  450. }
  451. /**
  452. * hal_rx_msdu_end_da_idx_get_6490: API to get da_idx
  453. * from rx_msdu_end TLV
  454. *
  455. * @ buf: pointer to the start of RX PKT TLV headers
  456. * Return: da index
  457. */
  458. static uint16_t hal_rx_msdu_end_da_idx_get_6490(uint8_t *buf)
  459. {
  460. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  461. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  462. uint16_t da_idx;
  463. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  464. return da_idx;
  465. }
  466. /**
  467. * hal_rx_get_rx_fragment_number_6490(): Function to retrieve rx fragment number
  468. *
  469. * @nbuf: Network buffer
  470. * Returns: rx fragment number
  471. */
  472. static
  473. uint8_t hal_rx_get_rx_fragment_number_6490(uint8_t *buf)
  474. {
  475. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  476. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  477. /* Return first 4 bits as fragment number */
  478. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  479. DOT11_SEQ_FRAG_MASK);
  480. }
  481. /**
  482. * hal_rx_msdu_end_da_is_mcbc_get_6490(): API to check if pkt is MCBC
  483. * from rx_msdu_end TLV
  484. *
  485. * @ buf: pointer to the start of RX PKT TLV headers
  486. * Return: da_is_mcbc
  487. */
  488. static uint8_t
  489. hal_rx_msdu_end_da_is_mcbc_get_6490(uint8_t *buf)
  490. {
  491. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  492. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  493. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  494. }
  495. /**
  496. * hal_rx_msdu_end_sa_is_valid_get_6490(): API to get_6490 the
  497. * sa_is_valid bit from rx_msdu_end TLV
  498. *
  499. * @ buf: pointer to the start of RX PKT TLV headers
  500. * Return: sa_is_valid bit
  501. */
  502. static uint8_t
  503. hal_rx_msdu_end_sa_is_valid_get_6490(uint8_t *buf)
  504. {
  505. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  506. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  507. uint8_t sa_is_valid;
  508. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  509. return sa_is_valid;
  510. }
  511. /**
  512. * hal_rx_msdu_end_sa_idx_get_6490(): API to get_6490 the
  513. * sa_idx from rx_msdu_end TLV
  514. *
  515. * @ buf: pointer to the start of RX PKT TLV headers
  516. * Return: sa_idx (SA AST index)
  517. */
  518. static
  519. uint16_t hal_rx_msdu_end_sa_idx_get_6490(uint8_t *buf)
  520. {
  521. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  522. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  523. uint16_t sa_idx;
  524. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  525. return sa_idx;
  526. }
  527. /**
  528. * hal_rx_desc_is_first_msdu_6490() - Check if first msdu
  529. *
  530. * @hal_soc_hdl: hal_soc handle
  531. * @hw_desc_addr: hardware descriptor address
  532. *
  533. * Return: 0 - success/ non-zero failure
  534. */
  535. static uint32_t hal_rx_desc_is_first_msdu_6490(void *hw_desc_addr)
  536. {
  537. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  538. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  539. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  540. }
  541. /**
  542. * hal_rx_msdu_end_l3_hdr_padding_get_6490(): API to get_6490 the
  543. * l3_header padding from rx_msdu_end TLV
  544. *
  545. * @ buf: pointer to the start of RX PKT TLV headers
  546. * Return: number of l3 header padding bytes
  547. */
  548. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6490(uint8_t *buf)
  549. {
  550. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  551. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  552. uint32_t l3_header_padding;
  553. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  554. return l3_header_padding;
  555. }
  556. /*
  557. * @ hal_rx_encryption_info_valid_6490: Returns encryption type.
  558. *
  559. * @ buf: rx_tlv_hdr of the received packet
  560. * @ Return: encryption type
  561. */
  562. static uint32_t hal_rx_encryption_info_valid_6490(uint8_t *buf)
  563. {
  564. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  565. struct rx_mpdu_start *mpdu_start =
  566. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  567. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  568. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  569. return encryption_info;
  570. }
  571. /*
  572. * @ hal_rx_print_pn_6490: Prints the PN of rx packet.
  573. *
  574. * @ buf: rx_tlv_hdr of the received packet
  575. * @ Return: void
  576. */
  577. static void hal_rx_print_pn_6490(uint8_t *buf)
  578. {
  579. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  580. struct rx_mpdu_start *mpdu_start =
  581. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  582. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  583. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  584. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  585. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  586. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  587. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  588. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  589. }
  590. /**
  591. * hal_rx_msdu_end_first_msdu_get_6490: API to get first msdu status
  592. * from rx_msdu_end TLV
  593. *
  594. * @ buf: pointer to the start of RX PKT TLV headers
  595. * Return: first_msdu
  596. */
  597. static uint8_t hal_rx_msdu_end_first_msdu_get_6490(uint8_t *buf)
  598. {
  599. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  600. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  601. uint8_t first_msdu;
  602. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  603. return first_msdu;
  604. }
  605. /**
  606. * hal_rx_msdu_end_da_is_valid_get_6490: API to check if da is valid
  607. * from rx_msdu_end TLV
  608. *
  609. * @ buf: pointer to the start of RX PKT TLV headers
  610. * Return: da_is_valid
  611. */
  612. static uint8_t hal_rx_msdu_end_da_is_valid_get_6490(uint8_t *buf)
  613. {
  614. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  615. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  616. uint8_t da_is_valid;
  617. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  618. return da_is_valid;
  619. }
  620. /**
  621. * hal_rx_msdu_end_last_msdu_get_6490: API to get last msdu status
  622. * from rx_msdu_end TLV
  623. *
  624. * @ buf: pointer to the start of RX PKT TLV headers
  625. * Return: last_msdu
  626. */
  627. static uint8_t hal_rx_msdu_end_last_msdu_get_6490(uint8_t *buf)
  628. {
  629. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  630. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  631. uint8_t last_msdu;
  632. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  633. return last_msdu;
  634. }
  635. /*
  636. * hal_rx_get_mpdu_mac_ad4_valid_6490(): Retrieves if mpdu 4th addr is valid
  637. *
  638. * @nbuf: Network buffer
  639. * Returns: value of mpdu 4th address valid field
  640. */
  641. static bool hal_rx_get_mpdu_mac_ad4_valid_6490(uint8_t *buf)
  642. {
  643. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  644. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  645. bool ad4_valid = 0;
  646. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  647. return ad4_valid;
  648. }
  649. /**
  650. * hal_rx_mpdu_start_sw_peer_id_get_6490: Retrieve sw peer_id
  651. * @buf: network buffer
  652. *
  653. * Return: sw peer_id
  654. */
  655. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6490(uint8_t *buf)
  656. {
  657. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  658. struct rx_mpdu_start *mpdu_start =
  659. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  660. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  661. &mpdu_start->rx_mpdu_info_details);
  662. }
  663. /**
  664. * hal_rx_mpdu_get_to_ds_6490(): API to get the tods info
  665. * from rx_mpdu_start
  666. *
  667. * @buf: pointer to the start of RX PKT TLV header
  668. * Return: uint32_t(to_ds)
  669. */
  670. static uint32_t hal_rx_mpdu_get_to_ds_6490(uint8_t *buf)
  671. {
  672. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  673. struct rx_mpdu_start *mpdu_start =
  674. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  675. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  676. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  677. }
  678. /*
  679. * hal_rx_mpdu_get_fr_ds_6490(): API to get the from ds info
  680. * from rx_mpdu_start
  681. *
  682. * @buf: pointer to the start of RX PKT TLV header
  683. * Return: uint32_t(fr_ds)
  684. */
  685. static uint32_t hal_rx_mpdu_get_fr_ds_6490(uint8_t *buf)
  686. {
  687. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  688. struct rx_mpdu_start *mpdu_start =
  689. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  690. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  691. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  692. }
  693. /*
  694. * hal_rx_get_mpdu_frame_control_valid_6490(): Retrieves mpdu
  695. * frame control valid
  696. *
  697. * @nbuf: Network buffer
  698. * Returns: value of frame control valid field
  699. */
  700. static uint8_t hal_rx_get_mpdu_frame_control_valid_6490(uint8_t *buf)
  701. {
  702. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  703. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  704. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  705. }
  706. /*
  707. * hal_rx_mpdu_get_addr1_6490(): API to check get address1 of the mpdu
  708. *
  709. * @buf: pointer to the start of RX PKT TLV headera
  710. * @mac_addr: pointer to mac address
  711. * Return: success/failure
  712. */
  713. static QDF_STATUS hal_rx_mpdu_get_addr1_6490(uint8_t *buf, uint8_t *mac_addr)
  714. {
  715. struct __attribute__((__packed__)) hal_addr1 {
  716. uint32_t ad1_31_0;
  717. uint16_t ad1_47_32;
  718. };
  719. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  720. struct rx_mpdu_start *mpdu_start =
  721. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  722. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  723. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  724. uint32_t mac_addr_ad1_valid;
  725. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  726. if (mac_addr_ad1_valid) {
  727. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  728. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  729. return QDF_STATUS_SUCCESS;
  730. }
  731. return QDF_STATUS_E_FAILURE;
  732. }
  733. /*
  734. * hal_rx_mpdu_get_addr2_6490(): API to check get address2 of the mpdu
  735. * in the packet
  736. *
  737. * @buf: pointer to the start of RX PKT TLV header
  738. * @mac_addr: pointer to mac address
  739. * Return: success/failure
  740. */
  741. static QDF_STATUS hal_rx_mpdu_get_addr2_6490(uint8_t *buf,
  742. uint8_t *mac_addr)
  743. {
  744. struct __attribute__((__packed__)) hal_addr2 {
  745. uint16_t ad2_15_0;
  746. uint32_t ad2_47_16;
  747. };
  748. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  749. struct rx_mpdu_start *mpdu_start =
  750. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  751. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  752. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  753. uint32_t mac_addr_ad2_valid;
  754. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  755. if (mac_addr_ad2_valid) {
  756. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  757. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  758. return QDF_STATUS_SUCCESS;
  759. }
  760. return QDF_STATUS_E_FAILURE;
  761. }
  762. /*
  763. * hal_rx_mpdu_get_addr3_6490(): API to get address3 of the mpdu
  764. * in the packet
  765. *
  766. * @buf: pointer to the start of RX PKT TLV header
  767. * @mac_addr: pointer to mac address
  768. * Return: success/failure
  769. */
  770. static QDF_STATUS hal_rx_mpdu_get_addr3_6490(uint8_t *buf, uint8_t *mac_addr)
  771. {
  772. struct __attribute__((__packed__)) hal_addr3 {
  773. uint32_t ad3_31_0;
  774. uint16_t ad3_47_32;
  775. };
  776. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  777. struct rx_mpdu_start *mpdu_start =
  778. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  779. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  780. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  781. uint32_t mac_addr_ad3_valid;
  782. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  783. if (mac_addr_ad3_valid) {
  784. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  785. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  786. return QDF_STATUS_SUCCESS;
  787. }
  788. return QDF_STATUS_E_FAILURE;
  789. }
  790. /*
  791. * hal_rx_mpdu_get_addr4_6490(): API to get address4 of the mpdu
  792. * in the packet
  793. *
  794. * @buf: pointer to the start of RX PKT TLV header
  795. * @mac_addr: pointer to mac address
  796. * Return: success/failure
  797. */
  798. static QDF_STATUS hal_rx_mpdu_get_addr4_6490(uint8_t *buf, uint8_t *mac_addr)
  799. {
  800. struct __attribute__((__packed__)) hal_addr4 {
  801. uint32_t ad4_31_0;
  802. uint16_t ad4_47_32;
  803. };
  804. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  805. struct rx_mpdu_start *mpdu_start =
  806. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  807. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  808. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  809. uint32_t mac_addr_ad4_valid;
  810. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  811. if (mac_addr_ad4_valid) {
  812. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  813. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  814. return QDF_STATUS_SUCCESS;
  815. }
  816. return QDF_STATUS_E_FAILURE;
  817. }
  818. /*
  819. * hal_rx_get_mpdu_sequence_control_valid_6490(): Get mpdu
  820. * sequence control valid
  821. *
  822. * @nbuf: Network buffer
  823. * Returns: value of sequence control valid field
  824. */
  825. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6490(uint8_t *buf)
  826. {
  827. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  828. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  829. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  830. }
  831. /**
  832. * hal_rx_is_unicast_6490: check packet is unicast frame or not.
  833. *
  834. * @ buf: pointer to rx pkt TLV.
  835. *
  836. * Return: true on unicast.
  837. */
  838. static bool hal_rx_is_unicast_6490(uint8_t *buf)
  839. {
  840. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  841. struct rx_mpdu_start *mpdu_start =
  842. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  843. uint32_t grp_id;
  844. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  845. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  846. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  847. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  848. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  849. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  850. }
  851. /**
  852. * hal_rx_tid_get_6490: get tid based on qos control valid.
  853. * @hal_soc_hdl: hal_soc handle
  854. * @ buf: pointer to rx pkt TLV.
  855. *
  856. * Return: tid
  857. */
  858. static uint32_t hal_rx_tid_get_6490(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  859. {
  860. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  861. struct rx_mpdu_start *mpdu_start =
  862. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  863. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  864. uint8_t qos_control_valid =
  865. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  866. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  867. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  868. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  869. if (qos_control_valid)
  870. return hal_rx_mpdu_start_tid_get_6490(buf);
  871. return HAL_RX_NON_QOS_TID;
  872. }
  873. /**
  874. * hal_rx_hw_desc_get_ppduid_get_6490(): retrieve ppdu id
  875. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  876. * @rxdma_dst_ring_desc: Rx HW descriptor
  877. *
  878. * Return: ppdu id
  879. */
  880. static uint32_t hal_rx_hw_desc_get_ppduid_get_6490(void *rx_tlv_hdr,
  881. void *rxdma_dst_ring_desc)
  882. {
  883. struct rx_mpdu_info *rx_mpdu_info;
  884. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  885. rx_mpdu_info =
  886. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  887. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
  888. }
  889. /**
  890. * hal_reo_status_get_header_6490 - Process reo desc info
  891. * @ring_desc: REO status ring descriptor
  892. * @b - tlv type info
  893. * @h1 - Pointer to hal_reo_status_header where info to be stored
  894. *
  895. * Return - none.
  896. *
  897. */
  898. static void hal_reo_status_get_header_6490(hal_ring_desc_t ring_desc, int b,
  899. void *h1)
  900. {
  901. uint32_t *d = (uint32_t *)ring_desc;
  902. uint32_t val1 = 0;
  903. struct hal_reo_status_header *h =
  904. (struct hal_reo_status_header *)h1;
  905. /* Offsets of descriptor fields defined in HW headers start
  906. * from the field after TLV header
  907. */
  908. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  909. switch (b) {
  910. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  911. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  912. STATUS_HEADER_REO_STATUS_NUMBER)];
  913. break;
  914. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  915. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  916. STATUS_HEADER_REO_STATUS_NUMBER)];
  917. break;
  918. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  919. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  920. STATUS_HEADER_REO_STATUS_NUMBER)];
  921. break;
  922. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  923. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  924. STATUS_HEADER_REO_STATUS_NUMBER)];
  925. break;
  926. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  927. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  928. STATUS_HEADER_REO_STATUS_NUMBER)];
  929. break;
  930. case HAL_REO_DESC_THRES_STATUS_TLV:
  931. val1 =
  932. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  933. STATUS_HEADER_REO_STATUS_NUMBER)];
  934. break;
  935. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  936. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  937. STATUS_HEADER_REO_STATUS_NUMBER)];
  938. break;
  939. default:
  940. qdf_nofl_err("ERROR: Unknown tlv\n");
  941. break;
  942. }
  943. h->cmd_num =
  944. HAL_GET_FIELD(
  945. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  946. val1);
  947. h->exec_time =
  948. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  949. CMD_EXECUTION_TIME, val1);
  950. h->status =
  951. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  952. REO_CMD_EXECUTION_STATUS, val1);
  953. switch (b) {
  954. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  955. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  956. STATUS_HEADER_TIMESTAMP)];
  957. break;
  958. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  959. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  960. STATUS_HEADER_TIMESTAMP)];
  961. break;
  962. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  963. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  964. STATUS_HEADER_TIMESTAMP)];
  965. break;
  966. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  967. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  968. STATUS_HEADER_TIMESTAMP)];
  969. break;
  970. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  971. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  972. STATUS_HEADER_TIMESTAMP)];
  973. break;
  974. case HAL_REO_DESC_THRES_STATUS_TLV:
  975. val1 =
  976. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  977. STATUS_HEADER_TIMESTAMP)];
  978. break;
  979. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  980. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  981. STATUS_HEADER_TIMESTAMP)];
  982. break;
  983. default:
  984. qdf_nofl_err("ERROR: Unknown tlv\n");
  985. break;
  986. }
  987. h->tstamp =
  988. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  989. }
  990. /**
  991. * hal_tx_desc_set_mesh_en_6490 - Set mesh_enable flag in Tx descriptor
  992. * @desc: Handle to Tx Descriptor
  993. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  994. * enabling the interpretation of the 'Mesh Control Present' bit
  995. * (bit 8) of QoS Control (otherwise this bit is ignored),
  996. * For native WiFi frames, this indicates that a 'Mesh Control' field
  997. * is present between the header and the LLC.
  998. *
  999. * Return: void
  1000. */
  1001. static inline
  1002. void hal_tx_desc_set_mesh_en_6490(void *desc, uint8_t en)
  1003. {
  1004. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1005. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1006. }
  1007. static
  1008. void *hal_rx_msdu0_buffer_addr_lsb_6490(void *link_desc_va)
  1009. {
  1010. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1011. }
  1012. static
  1013. void *hal_rx_msdu_desc_info_ptr_get_6490(void *msdu0)
  1014. {
  1015. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1016. }
  1017. static
  1018. void *hal_ent_mpdu_desc_info_6490(void *ent_ring_desc)
  1019. {
  1020. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1021. }
  1022. static
  1023. void *hal_dst_mpdu_desc_info_6490(void *dst_ring_desc)
  1024. {
  1025. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1026. }
  1027. static
  1028. uint8_t hal_rx_get_fc_valid_6490(uint8_t *buf)
  1029. {
  1030. return HAL_RX_GET_FC_VALID(buf);
  1031. }
  1032. static uint8_t hal_rx_get_to_ds_flag_6490(uint8_t *buf)
  1033. {
  1034. return HAL_RX_GET_TO_DS_FLAG(buf);
  1035. }
  1036. static uint8_t hal_rx_get_mac_addr2_valid_6490(uint8_t *buf)
  1037. {
  1038. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1039. }
  1040. static uint8_t hal_rx_get_filter_category_6490(uint8_t *buf)
  1041. {
  1042. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1043. }
  1044. static uint32_t
  1045. hal_rx_get_ppdu_id_6490(uint8_t *buf)
  1046. {
  1047. return HAL_RX_GET_PPDU_ID(buf);
  1048. }
  1049. /**
  1050. * hal_reo_config_6490(): Set reo config parameters
  1051. * @soc: hal soc handle
  1052. * @reg_val: value to be set
  1053. * @reo_params: reo parameters
  1054. *
  1055. * Return: void
  1056. */
  1057. static
  1058. void hal_reo_config_6490(struct hal_soc *soc,
  1059. uint32_t reg_val,
  1060. struct hal_reo_params *reo_params)
  1061. {
  1062. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1063. }
  1064. /**
  1065. * hal_rx_msdu_desc_info_get_ptr_6490() - Get msdu desc info ptr
  1066. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1067. *
  1068. * Return - Pointer to rx_msdu_desc_info structure.
  1069. *
  1070. */
  1071. static void *hal_rx_msdu_desc_info_get_ptr_6490(void *msdu_details_ptr)
  1072. {
  1073. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1074. }
  1075. /**
  1076. * hal_rx_link_desc_msdu0_ptr_6490 - Get pointer to rx_msdu details
  1077. * @link_desc - Pointer to link desc
  1078. *
  1079. * Return - Pointer to rx_msdu_details structure
  1080. *
  1081. */
  1082. static void *hal_rx_link_desc_msdu0_ptr_6490(void *link_desc)
  1083. {
  1084. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1085. }
  1086. /**
  1087. * hal_rx_msdu_flow_idx_get_6490: API to get flow index
  1088. * from rx_msdu_end TLV
  1089. * @buf: pointer to the start of RX PKT TLV headers
  1090. *
  1091. * Return: flow index value from MSDU END TLV
  1092. */
  1093. static inline uint32_t hal_rx_msdu_flow_idx_get_6490(uint8_t *buf)
  1094. {
  1095. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1096. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1097. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1098. }
  1099. /**
  1100. * hal_rx_msdu_get_reo_destination_indication_6490: API to get
  1101. * reo_destination_indication from rx_msdu_end TLV
  1102. * @buf: pointer to the start of RX PKT TLV headers
  1103. * @reo_destination_indication: pointer to return value of reo_destination_indication
  1104. *
  1105. * Return: none
  1106. */
  1107. static inline void
  1108. hal_rx_msdu_get_reo_destination_indication_6490(uint8_t *buf,
  1109. uint32_t *reo_destination_indication)
  1110. {
  1111. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1112. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1113. *reo_destination_indication = HAL_RX_MSDU_END_REO_DEST_IND_GET(msdu_end);
  1114. }
  1115. /**
  1116. * hal_rx_msdu_flow_idx_invalid_6490: API to get flow index invalid
  1117. * from rx_msdu_end TLV
  1118. * @buf: pointer to the start of RX PKT TLV headers
  1119. *
  1120. * Return: flow index invalid value from MSDU END TLV
  1121. */
  1122. static bool hal_rx_msdu_flow_idx_invalid_6490(uint8_t *buf)
  1123. {
  1124. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1125. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1126. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1127. }
  1128. /**
  1129. * hal_rx_msdu_flow_idx_timeout_6490: API to get flow index timeout
  1130. * from rx_msdu_end TLV
  1131. * @buf: pointer to the start of RX PKT TLV headers
  1132. *
  1133. * Return: flow index timeout value from MSDU END TLV
  1134. */
  1135. static bool hal_rx_msdu_flow_idx_timeout_6490(uint8_t *buf)
  1136. {
  1137. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1138. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1139. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1140. }
  1141. /**
  1142. * hal_rx_msdu_fse_metadata_get_6490: API to get FSE metadata
  1143. * from rx_msdu_end TLV
  1144. * @buf: pointer to the start of RX PKT TLV headers
  1145. *
  1146. * Return: fse metadata value from MSDU END TLV
  1147. */
  1148. static uint32_t hal_rx_msdu_fse_metadata_get_6490(uint8_t *buf)
  1149. {
  1150. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1151. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1152. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1153. }
  1154. /**
  1155. * hal_rx_msdu_cce_metadata_get_6490: API to get CCE metadata
  1156. * from rx_msdu_end TLV
  1157. * @buf: pointer to the start of RX PKT TLV headers
  1158. *
  1159. * Return: cce_metadata
  1160. */
  1161. static uint16_t
  1162. hal_rx_msdu_cce_metadata_get_6490(uint8_t *buf)
  1163. {
  1164. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1165. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1166. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1167. }
  1168. /**
  1169. * hal_rx_msdu_get_flow_params_6490: API to get flow index, flow index invalid
  1170. * and flow index timeout from rx_msdu_end TLV
  1171. * @buf: pointer to the start of RX PKT TLV headers
  1172. * @flow_invalid: pointer to return value of flow_idx_valid
  1173. * @flow_timeout: pointer to return value of flow_idx_timeout
  1174. * @flow_index: pointer to return value of flow_idx
  1175. *
  1176. * Return: none
  1177. */
  1178. static inline void
  1179. hal_rx_msdu_get_flow_params_6490(uint8_t *buf,
  1180. bool *flow_invalid,
  1181. bool *flow_timeout,
  1182. uint32_t *flow_index)
  1183. {
  1184. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1185. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1186. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1187. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1188. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1189. }
  1190. /**
  1191. * hal_rx_tlv_get_tcp_chksum_6490() - API to get tcp checksum
  1192. * @buf: rx_tlv_hdr
  1193. *
  1194. * Return: tcp checksum
  1195. */
  1196. static uint16_t
  1197. hal_rx_tlv_get_tcp_chksum_6490(uint8_t *buf)
  1198. {
  1199. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1200. }
  1201. /**
  1202. * hal_rx_get_rx_sequence_6490(): Function to retrieve rx sequence number
  1203. *
  1204. * @nbuf: Network buffer
  1205. * Returns: rx sequence number
  1206. */
  1207. static
  1208. uint16_t hal_rx_get_rx_sequence_6490(uint8_t *buf)
  1209. {
  1210. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1211. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1212. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1213. }
  1214. /**
  1215. * hal_get_window_address_6490(): Function to get hp/tp address
  1216. * @hal_soc: Pointer to hal_soc
  1217. * @addr: address offset of register
  1218. *
  1219. * Return: modified address offset of register
  1220. */
  1221. static inline qdf_iomem_t hal_get_window_address_6490(struct hal_soc *hal_soc,
  1222. qdf_iomem_t addr)
  1223. {
  1224. return addr;
  1225. }
  1226. /**
  1227. * hal_rx_get_fisa_cumulative_l4_checksum_6490() - Retrieve cumulative
  1228. * checksum
  1229. * @buf: buffer pointer
  1230. *
  1231. * Return: cumulative checksum
  1232. */
  1233. static inline
  1234. uint16_t hal_rx_get_fisa_cumulative_l4_checksum_6490(uint8_t *buf)
  1235. {
  1236. return HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf);
  1237. }
  1238. /**
  1239. * hal_rx_get_fisa_cumulative_ip_length_6490() - Retrieve cumulative
  1240. * ip length
  1241. * @buf: buffer pointer
  1242. *
  1243. * Return: cumulative length
  1244. */
  1245. static inline
  1246. uint16_t hal_rx_get_fisa_cumulative_ip_length_6490(uint8_t *buf)
  1247. {
  1248. return HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf);
  1249. }
  1250. /**
  1251. * hal_rx_get_udp_proto_6490() - Retrieve udp proto value
  1252. * @buf: buffer
  1253. *
  1254. * Return: udp proto bit
  1255. */
  1256. static inline
  1257. bool hal_rx_get_udp_proto_6490(uint8_t *buf)
  1258. {
  1259. return HAL_RX_TLV_GET_UDP_PROTO(buf);
  1260. }
  1261. /**
  1262. * hal_rx_get_flow_agg_continuation_6490() - retrieve flow agg
  1263. * continuation
  1264. * @buf: buffer
  1265. *
  1266. * Return: flow agg
  1267. */
  1268. static inline
  1269. bool hal_rx_get_flow_agg_continuation_6490(uint8_t *buf)
  1270. {
  1271. return HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf);
  1272. }
  1273. /**
  1274. * hal_rx_get_flow_agg_count_6490()- Retrieve flow agg count
  1275. * @buf: buffer
  1276. *
  1277. * Return: flow agg count
  1278. */
  1279. static inline
  1280. uint8_t hal_rx_get_flow_agg_count_6490(uint8_t *buf)
  1281. {
  1282. return HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf);
  1283. }
  1284. /**
  1285. * hal_rx_get_fisa_timeout_6490() - Retrieve fisa timeout
  1286. * @buf: buffer
  1287. *
  1288. * Return: fisa timeout
  1289. */
  1290. static inline
  1291. bool hal_rx_get_fisa_timeout_6490(uint8_t *buf)
  1292. {
  1293. return HAL_RX_TLV_GET_FISA_TIMEOUT(buf);
  1294. }
  1295. /**
  1296. * hal_rx_mpdu_start_tlv_tag_valid_6490 () - API to check if RX_MPDU_START
  1297. * tlv tag is valid
  1298. *
  1299. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  1300. *
  1301. * Return: true if RX_MPDU_START is valied, else false.
  1302. */
  1303. static uint8_t hal_rx_mpdu_start_tlv_tag_valid_6490(void *rx_tlv_hdr)
  1304. {
  1305. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  1306. uint32_t tlv_tag;
  1307. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  1308. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  1309. }
  1310. /**
  1311. * hal_reo_set_err_dst_remap_6490(): Function to set REO error destination
  1312. * ring remap register
  1313. * @hal_soc: Pointer to hal_soc
  1314. *
  1315. * Return: none.
  1316. */
  1317. static void
  1318. hal_reo_set_err_dst_remap_6490(void *hal_soc)
  1319. {
  1320. /*
  1321. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  1322. * frame routed to REO2TCL ring.
  1323. */
  1324. uint32_t dst_remap_ix0 =
  1325. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 0) |
  1326. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 1) |
  1327. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 2) |
  1328. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
  1329. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
  1330. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  1331. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  1332. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  1333. uint32_t dst_remap_ix1 =
  1334. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 14) |
  1335. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 13) |
  1336. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 12) |
  1337. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 11) |
  1338. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 10) |
  1339. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 9) |
  1340. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
  1341. HAL_REG_WRITE(hal_soc,
  1342. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1343. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1344. dst_remap_ix0);
  1345. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  1346. HAL_REG_READ(
  1347. hal_soc,
  1348. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1349. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1350. HAL_REG_WRITE(hal_soc,
  1351. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1352. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1353. dst_remap_ix1);
  1354. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
  1355. HAL_REG_READ(
  1356. hal_soc,
  1357. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1358. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1359. }
  1360. /**
  1361. * hal_rx_flow_setup_fse_6490() - Setup a flow search entry in HW FST
  1362. * @fst: Pointer to the Rx Flow Search Table
  1363. * @table_offset: offset into the table where the flow is to be setup
  1364. * @flow: Flow Parameters
  1365. *
  1366. * Flow table entry fields are updated in host byte order, little endian order.
  1367. *
  1368. * Return: Success/Failure
  1369. */
  1370. static void *
  1371. hal_rx_flow_setup_fse_6490(uint8_t *rx_fst, uint32_t table_offset,
  1372. uint8_t *rx_flow)
  1373. {
  1374. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1375. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1376. uint8_t *fse;
  1377. bool fse_valid;
  1378. if (table_offset >= fst->max_entries) {
  1379. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1380. "HAL FSE table offset %u exceeds max entries %u",
  1381. table_offset, fst->max_entries);
  1382. return NULL;
  1383. }
  1384. fse = (uint8_t *)fst->base_vaddr +
  1385. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1386. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1387. if (fse_valid) {
  1388. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1389. "HAL FSE %pK already valid", fse);
  1390. return NULL;
  1391. }
  1392. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1393. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1394. (flow->tuple_info.src_ip_127_96));
  1395. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1396. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1397. (flow->tuple_info.src_ip_95_64));
  1398. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1399. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1400. (flow->tuple_info.src_ip_63_32));
  1401. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1402. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1403. (flow->tuple_info.src_ip_31_0));
  1404. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1405. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1406. (flow->tuple_info.dest_ip_127_96));
  1407. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1408. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1409. (flow->tuple_info.dest_ip_95_64));
  1410. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1411. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1412. (flow->tuple_info.dest_ip_63_32));
  1413. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1414. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1415. (flow->tuple_info.dest_ip_31_0));
  1416. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1417. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1418. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1419. (flow->tuple_info.dest_port));
  1420. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1421. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1422. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1423. (flow->tuple_info.src_port));
  1424. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1425. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1426. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1427. flow->tuple_info.l4_protocol);
  1428. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1429. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1430. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1431. flow->reo_destination_handler);
  1432. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1433. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1434. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1435. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1436. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1437. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1438. (flow->fse_metadata));
  1439. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1440. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1441. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1442. REO_DESTINATION_INDICATION,
  1443. flow->reo_destination_indication);
  1444. /* Reset all the other fields in FSE */
  1445. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1446. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1447. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1448. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1449. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1450. return fse;
  1451. }
  1452. static
  1453. void hal_compute_reo_remap_ix2_ix3_6490(uint32_t *ring, uint32_t num_rings,
  1454. uint32_t *remap1, uint32_t *remap2)
  1455. {
  1456. switch (num_rings) {
  1457. case 3:
  1458. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1459. HAL_REO_REMAP_IX2(ring[1], 17) |
  1460. HAL_REO_REMAP_IX2(ring[2], 18) |
  1461. HAL_REO_REMAP_IX2(ring[0], 19) |
  1462. HAL_REO_REMAP_IX2(ring[1], 20) |
  1463. HAL_REO_REMAP_IX2(ring[2], 21) |
  1464. HAL_REO_REMAP_IX2(ring[0], 22) |
  1465. HAL_REO_REMAP_IX2(ring[1], 23);
  1466. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1467. HAL_REO_REMAP_IX3(ring[0], 25) |
  1468. HAL_REO_REMAP_IX3(ring[1], 26) |
  1469. HAL_REO_REMAP_IX3(ring[2], 27) |
  1470. HAL_REO_REMAP_IX3(ring[0], 28) |
  1471. HAL_REO_REMAP_IX3(ring[1], 29) |
  1472. HAL_REO_REMAP_IX3(ring[2], 30) |
  1473. HAL_REO_REMAP_IX3(ring[0], 31);
  1474. break;
  1475. case 4:
  1476. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1477. HAL_REO_REMAP_IX2(ring[1], 17) |
  1478. HAL_REO_REMAP_IX2(ring[2], 18) |
  1479. HAL_REO_REMAP_IX2(ring[3], 19) |
  1480. HAL_REO_REMAP_IX2(ring[0], 20) |
  1481. HAL_REO_REMAP_IX2(ring[1], 21) |
  1482. HAL_REO_REMAP_IX2(ring[2], 22) |
  1483. HAL_REO_REMAP_IX2(ring[3], 23);
  1484. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1485. HAL_REO_REMAP_IX3(ring[1], 25) |
  1486. HAL_REO_REMAP_IX3(ring[2], 26) |
  1487. HAL_REO_REMAP_IX3(ring[3], 27) |
  1488. HAL_REO_REMAP_IX3(ring[0], 28) |
  1489. HAL_REO_REMAP_IX3(ring[1], 29) |
  1490. HAL_REO_REMAP_IX3(ring[2], 30) |
  1491. HAL_REO_REMAP_IX3(ring[3], 31);
  1492. break;
  1493. }
  1494. }
  1495. static void hal_hw_txrx_ops_attach_qca6490(struct hal_soc *hal_soc)
  1496. {
  1497. /* init and setup */
  1498. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1499. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1500. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1501. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1502. hal_soc->ops->hal_get_window_address = hal_get_window_address_6490;
  1503. hal_soc->ops->hal_reo_set_err_dst_remap =
  1504. hal_reo_set_err_dst_remap_6490;
  1505. /* tx */
  1506. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1507. hal_tx_desc_set_dscp_tid_table_id_6490;
  1508. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6490;
  1509. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6490;
  1510. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6490;
  1511. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1512. hal_tx_desc_set_buf_addr_generic_li;
  1513. hal_soc->ops->hal_tx_desc_set_search_type =
  1514. hal_tx_desc_set_search_type_generic_li;
  1515. hal_soc->ops->hal_tx_desc_set_search_index =
  1516. hal_tx_desc_set_search_index_generic_li;
  1517. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1518. hal_tx_desc_set_cache_set_num_generic_li;
  1519. hal_soc->ops->hal_tx_comp_get_status =
  1520. hal_tx_comp_get_status_generic_li;
  1521. hal_soc->ops->hal_tx_comp_get_release_reason =
  1522. hal_tx_comp_get_release_reason_generic_li;
  1523. hal_soc->ops->hal_get_wbm_internal_error =
  1524. hal_get_wbm_internal_error_generic_li;
  1525. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6490;
  1526. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1527. hal_tx_init_cmd_credit_ring_6490;
  1528. /* rx */
  1529. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1530. hal_rx_msdu_start_nss_get_6490;
  1531. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1532. hal_rx_mon_hw_desc_get_mpdu_status_6490;
  1533. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6490;
  1534. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1535. hal_rx_proc_phyrx_other_receive_info_tlv_6490;
  1536. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1537. hal_rx_dump_msdu_start_tlv_6490;
  1538. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6490;
  1539. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6490;
  1540. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1541. hal_rx_mpdu_start_tid_get_6490;
  1542. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1543. hal_rx_msdu_start_reception_type_get_6490;
  1544. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1545. hal_rx_msdu_end_da_idx_get_6490;
  1546. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1547. hal_rx_msdu_desc_info_get_ptr_6490;
  1548. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1549. hal_rx_link_desc_msdu0_ptr_6490;
  1550. hal_soc->ops->hal_reo_status_get_header =
  1551. hal_reo_status_get_header_6490;
  1552. hal_soc->ops->hal_rx_status_get_tlv_info =
  1553. hal_rx_status_get_tlv_info_generic_li;
  1554. hal_soc->ops->hal_rx_wbm_err_info_get =
  1555. hal_rx_wbm_err_info_get_generic_li;
  1556. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1557. hal_rx_dump_mpdu_start_tlv_generic_li;
  1558. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1559. hal_tx_set_pcp_tid_map_generic_li;
  1560. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1561. hal_tx_update_pcp_tid_generic_li;
  1562. hal_soc->ops->hal_tx_set_tidmap_prty =
  1563. hal_tx_update_tidmap_prty_generic_li;
  1564. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1565. hal_rx_get_rx_fragment_number_6490;
  1566. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1567. hal_rx_msdu_end_da_is_mcbc_get_6490;
  1568. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1569. hal_rx_msdu_end_sa_is_valid_get_6490;
  1570. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1571. hal_rx_msdu_end_sa_idx_get_6490;
  1572. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1573. hal_rx_desc_is_first_msdu_6490;
  1574. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1575. hal_rx_msdu_end_l3_hdr_padding_get_6490;
  1576. hal_soc->ops->hal_rx_encryption_info_valid =
  1577. hal_rx_encryption_info_valid_6490;
  1578. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6490;
  1579. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1580. hal_rx_msdu_end_first_msdu_get_6490;
  1581. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1582. hal_rx_msdu_end_da_is_valid_get_6490;
  1583. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1584. hal_rx_msdu_end_last_msdu_get_6490;
  1585. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1586. hal_rx_get_mpdu_mac_ad4_valid_6490;
  1587. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1588. hal_rx_mpdu_start_sw_peer_id_get_6490;
  1589. hal_soc->ops->hal_rx_mpdu_peer_meta_data_get =
  1590. hal_rx_mpdu_peer_meta_data_get_li;
  1591. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6490;
  1592. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6490;
  1593. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1594. hal_rx_get_mpdu_frame_control_valid_6490;
  1595. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6490;
  1596. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6490;
  1597. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6490;
  1598. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6490;
  1599. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1600. hal_rx_get_mpdu_sequence_control_valid_6490;
  1601. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6490;
  1602. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6490;
  1603. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1604. hal_rx_hw_desc_get_ppduid_get_6490;
  1605. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1606. hal_rx_msdu0_buffer_addr_lsb_6490;
  1607. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1608. hal_rx_msdu_desc_info_ptr_get_6490;
  1609. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6490;
  1610. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6490;
  1611. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6490;
  1612. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6490;
  1613. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1614. hal_rx_get_mac_addr2_valid_6490;
  1615. hal_soc->ops->hal_rx_get_filter_category =
  1616. hal_rx_get_filter_category_6490;
  1617. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6490;
  1618. hal_soc->ops->hal_reo_config = hal_reo_config_6490;
  1619. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6490;
  1620. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1621. hal_rx_msdu_flow_idx_invalid_6490;
  1622. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1623. hal_rx_msdu_flow_idx_timeout_6490;
  1624. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1625. hal_rx_msdu_fse_metadata_get_6490;
  1626. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1627. hal_rx_msdu_cce_match_get_li;
  1628. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1629. hal_rx_msdu_cce_metadata_get_6490;
  1630. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1631. hal_rx_msdu_get_flow_params_6490;
  1632. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1633. hal_rx_tlv_get_tcp_chksum_6490;
  1634. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6490;
  1635. #if defined(QCA_WIFI_QCA6490) && defined(WLAN_CFR_ENABLE) && \
  1636. defined(WLAN_ENH_CFR_ENABLE)
  1637. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_6490;
  1638. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_6490;
  1639. #endif
  1640. /* rx - msdu end fast path info fields */
  1641. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1642. hal_rx_msdu_packet_metadata_get_generic_li;
  1643. hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
  1644. hal_rx_get_fisa_cumulative_l4_checksum_6490;
  1645. hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
  1646. hal_rx_get_fisa_cumulative_ip_length_6490;
  1647. hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_6490;
  1648. hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
  1649. hal_rx_get_flow_agg_continuation_6490;
  1650. hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
  1651. hal_rx_get_flow_agg_count_6490;
  1652. hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_6490;
  1653. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1654. hal_rx_mpdu_start_tlv_tag_valid_6490;
  1655. /* rx - TLV struct offsets */
  1656. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1657. hal_rx_msdu_end_offset_get_generic;
  1658. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1659. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1660. hal_rx_msdu_start_offset_get_generic;
  1661. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1662. hal_rx_mpdu_start_offset_get_generic;
  1663. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1664. hal_rx_mpdu_end_offset_get_generic;
  1665. #ifndef NO_RX_PKT_HDR_TLV
  1666. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1667. hal_rx_pkt_tlv_offset_get_generic;
  1668. #endif
  1669. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6490;
  1670. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1671. hal_rx_flow_get_tuple_info_li;
  1672. hal_soc->ops->hal_rx_flow_delete_entry =
  1673. hal_rx_flow_delete_entry_li;
  1674. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_li;
  1675. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1676. hal_compute_reo_remap_ix2_ix3_6490;
  1677. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1678. hal_rx_msdu_get_reo_destination_indication_6490;
  1679. hal_soc->ops->hal_setup_link_idle_list =
  1680. hal_setup_link_idle_list_generic_li;
  1681. };
  1682. struct hal_hw_srng_config hw_srng_table_6490[] = {
  1683. /* TODO: max_rings can populated by querying HW capabilities */
  1684. { /* REO_DST */
  1685. .start_ring_id = HAL_SRNG_REO2SW1,
  1686. .max_rings = 4,
  1687. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1688. .lmac_ring = FALSE,
  1689. .ring_dir = HAL_SRNG_DST_RING,
  1690. .reg_start = {
  1691. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1692. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1693. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1694. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1695. },
  1696. .reg_size = {
  1697. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1698. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1699. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1700. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1701. },
  1702. .max_size =
  1703. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1704. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1705. },
  1706. { /* REO_EXCEPTION */
  1707. /* Designating REO2TCL ring as exception ring. This ring is
  1708. * similar to other REO2SW rings though it is named as REO2TCL.
  1709. * Any of theREO2SW rings can be used as exception ring.
  1710. */
  1711. .start_ring_id = HAL_SRNG_REO2TCL,
  1712. .max_rings = 1,
  1713. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1714. .lmac_ring = FALSE,
  1715. .ring_dir = HAL_SRNG_DST_RING,
  1716. .reg_start = {
  1717. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1718. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1719. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1720. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1721. },
  1722. /* Single ring - provide ring size if multiple rings of this
  1723. * type are supported
  1724. */
  1725. .reg_size = {},
  1726. .max_size =
  1727. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1728. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1729. },
  1730. { /* REO_REINJECT */
  1731. .start_ring_id = HAL_SRNG_SW2REO,
  1732. .max_rings = 1,
  1733. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1734. .lmac_ring = FALSE,
  1735. .ring_dir = HAL_SRNG_SRC_RING,
  1736. .reg_start = {
  1737. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1738. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1739. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1740. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1741. },
  1742. /* Single ring - provide ring size if multiple rings of this
  1743. * type are supported
  1744. */
  1745. .reg_size = {},
  1746. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1747. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1748. },
  1749. { /* REO_CMD */
  1750. .start_ring_id = HAL_SRNG_REO_CMD,
  1751. .max_rings = 1,
  1752. .entry_size = (sizeof(struct tlv_32_hdr) +
  1753. sizeof(struct reo_get_queue_stats)) >> 2,
  1754. .lmac_ring = FALSE,
  1755. .ring_dir = HAL_SRNG_SRC_RING,
  1756. .reg_start = {
  1757. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1758. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1759. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1760. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1761. },
  1762. /* Single ring - provide ring size if multiple rings of this
  1763. * type are supported
  1764. */
  1765. .reg_size = {},
  1766. .max_size =
  1767. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1768. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1769. },
  1770. { /* REO_STATUS */
  1771. .start_ring_id = HAL_SRNG_REO_STATUS,
  1772. .max_rings = 1,
  1773. .entry_size = (sizeof(struct tlv_32_hdr) +
  1774. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1775. .lmac_ring = FALSE,
  1776. .ring_dir = HAL_SRNG_DST_RING,
  1777. .reg_start = {
  1778. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1779. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1780. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1781. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1782. },
  1783. /* Single ring - provide ring size if multiple rings of this
  1784. * type are supported
  1785. */
  1786. .reg_size = {},
  1787. .max_size =
  1788. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1789. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1790. },
  1791. { /* TCL_DATA */
  1792. .start_ring_id = HAL_SRNG_SW2TCL1,
  1793. .max_rings = 3,
  1794. .entry_size = (sizeof(struct tlv_32_hdr) +
  1795. sizeof(struct tcl_data_cmd)) >> 2,
  1796. .lmac_ring = FALSE,
  1797. .ring_dir = HAL_SRNG_SRC_RING,
  1798. .reg_start = {
  1799. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1800. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1801. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1802. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1803. },
  1804. .reg_size = {
  1805. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1806. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1807. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1808. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1809. },
  1810. .max_size =
  1811. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1812. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1813. },
  1814. { /* TCL_CMD */
  1815. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1816. .max_rings = 1,
  1817. .entry_size = (sizeof(struct tlv_32_hdr) +
  1818. sizeof(struct tcl_gse_cmd)) >> 2,
  1819. .lmac_ring = FALSE,
  1820. .ring_dir = HAL_SRNG_SRC_RING,
  1821. .reg_start = {
  1822. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1823. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1824. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1825. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1826. },
  1827. /* Single ring - provide ring size if multiple rings of this
  1828. * type are supported
  1829. */
  1830. .reg_size = {},
  1831. .max_size =
  1832. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1833. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1834. },
  1835. { /* TCL_STATUS */
  1836. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1837. .max_rings = 1,
  1838. .entry_size = (sizeof(struct tlv_32_hdr) +
  1839. sizeof(struct tcl_status_ring)) >> 2,
  1840. .lmac_ring = FALSE,
  1841. .ring_dir = HAL_SRNG_DST_RING,
  1842. .reg_start = {
  1843. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1844. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1845. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1846. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1847. },
  1848. /* Single ring - provide ring size if multiple rings of this
  1849. * type are supported
  1850. */
  1851. .reg_size = {},
  1852. .max_size =
  1853. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1854. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1855. },
  1856. { /* CE_SRC */
  1857. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1858. .max_rings = 12,
  1859. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1860. .lmac_ring = FALSE,
  1861. .ring_dir = HAL_SRNG_SRC_RING,
  1862. .reg_start = {
  1863. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1864. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1865. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1866. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1867. },
  1868. .reg_size = {
  1869. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1870. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1871. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1872. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1873. },
  1874. .max_size =
  1875. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1876. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1877. },
  1878. { /* CE_DST */
  1879. .start_ring_id = HAL_SRNG_CE_0_DST,
  1880. .max_rings = 12,
  1881. .entry_size = 8 >> 2,
  1882. /*TODO: entry_size above should actually be
  1883. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1884. * of struct ce_dst_desc in HW header files
  1885. */
  1886. .lmac_ring = FALSE,
  1887. .ring_dir = HAL_SRNG_SRC_RING,
  1888. .reg_start = {
  1889. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1890. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1891. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1892. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1893. },
  1894. .reg_size = {
  1895. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1896. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1897. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1898. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1899. },
  1900. .max_size =
  1901. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1902. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1903. },
  1904. { /* CE_DST_STATUS */
  1905. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1906. .max_rings = 12,
  1907. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1908. .lmac_ring = FALSE,
  1909. .ring_dir = HAL_SRNG_DST_RING,
  1910. .reg_start = {
  1911. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1912. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1913. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1914. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1915. },
  1916. /* TODO: check destination status ring registers */
  1917. .reg_size = {
  1918. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1919. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1920. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1921. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1922. },
  1923. .max_size =
  1924. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1925. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1926. },
  1927. { /* WBM_IDLE_LINK */
  1928. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1929. .max_rings = 1,
  1930. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1931. .lmac_ring = FALSE,
  1932. .ring_dir = HAL_SRNG_SRC_RING,
  1933. .reg_start = {
  1934. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1935. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1936. },
  1937. /* Single ring - provide ring size if multiple rings of this
  1938. * type are supported
  1939. */
  1940. .reg_size = {},
  1941. .max_size =
  1942. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1943. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1944. },
  1945. { /* SW2WBM_RELEASE */
  1946. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1947. .max_rings = 1,
  1948. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1949. .lmac_ring = FALSE,
  1950. .ring_dir = HAL_SRNG_SRC_RING,
  1951. .reg_start = {
  1952. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1953. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1954. },
  1955. /* Single ring - provide ring size if multiple rings of this
  1956. * type are supported
  1957. */
  1958. .reg_size = {},
  1959. .max_size =
  1960. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1961. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1962. },
  1963. { /* WBM2SW_RELEASE */
  1964. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1965. #if defined(IPA_WDI3_TX_TWO_PIPES) || defined(TX_MULTI_TCL) || \
  1966. defined(CONFIG_PLD_PCIE_FW_SIM)
  1967. .max_rings = 5,
  1968. #else
  1969. .max_rings = 4,
  1970. #endif
  1971. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1972. .lmac_ring = FALSE,
  1973. .ring_dir = HAL_SRNG_DST_RING,
  1974. .reg_start = {
  1975. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1976. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1977. },
  1978. .reg_size = {
  1979. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1980. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1981. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1982. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1983. },
  1984. .max_size =
  1985. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1986. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1987. },
  1988. { /* RXDMA_BUF */
  1989. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1990. #ifdef IPA_OFFLOAD
  1991. .max_rings = 3,
  1992. #else
  1993. .max_rings = 2,
  1994. #endif
  1995. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1996. .lmac_ring = TRUE,
  1997. .ring_dir = HAL_SRNG_SRC_RING,
  1998. /* reg_start is not set because LMAC rings are not accessed
  1999. * from host
  2000. */
  2001. .reg_start = {},
  2002. .reg_size = {},
  2003. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2004. },
  2005. { /* RXDMA_DST */
  2006. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2007. .max_rings = 1,
  2008. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2009. .lmac_ring = TRUE,
  2010. .ring_dir = HAL_SRNG_DST_RING,
  2011. /* reg_start is not set because LMAC rings are not accessed
  2012. * from host
  2013. */
  2014. .reg_start = {},
  2015. .reg_size = {},
  2016. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2017. },
  2018. { /* RXDMA_MONITOR_BUF */
  2019. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2020. .max_rings = 1,
  2021. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2022. .lmac_ring = TRUE,
  2023. .ring_dir = HAL_SRNG_SRC_RING,
  2024. /* reg_start is not set because LMAC rings are not accessed
  2025. * from host
  2026. */
  2027. .reg_start = {},
  2028. .reg_size = {},
  2029. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2030. },
  2031. { /* RXDMA_MONITOR_STATUS */
  2032. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2033. .max_rings = 1,
  2034. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2035. .lmac_ring = TRUE,
  2036. .ring_dir = HAL_SRNG_SRC_RING,
  2037. /* reg_start is not set because LMAC rings are not accessed
  2038. * from host
  2039. */
  2040. .reg_start = {},
  2041. .reg_size = {},
  2042. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2043. },
  2044. { /* RXDMA_MONITOR_DST */
  2045. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2046. .max_rings = 1,
  2047. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2048. .lmac_ring = TRUE,
  2049. .ring_dir = HAL_SRNG_DST_RING,
  2050. /* reg_start is not set because LMAC rings are not accessed
  2051. * from host
  2052. */
  2053. .reg_start = {},
  2054. .reg_size = {},
  2055. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2056. },
  2057. { /* RXDMA_MONITOR_DESC */
  2058. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2059. .max_rings = 1,
  2060. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2061. .lmac_ring = TRUE,
  2062. .ring_dir = HAL_SRNG_SRC_RING,
  2063. /* reg_start is not set because LMAC rings are not accessed
  2064. * from host
  2065. */
  2066. .reg_start = {},
  2067. .reg_size = {},
  2068. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2069. },
  2070. { /* DIR_BUF_RX_DMA_SRC */
  2071. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2072. /*
  2073. * one ring is for spectral scan
  2074. * the other is for cfr
  2075. */
  2076. .max_rings = 2,
  2077. .entry_size = 2,
  2078. .lmac_ring = TRUE,
  2079. .ring_dir = HAL_SRNG_SRC_RING,
  2080. /* reg_start is not set because LMAC rings are not accessed
  2081. * from host
  2082. */
  2083. .reg_start = {},
  2084. .reg_size = {},
  2085. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2086. },
  2087. #ifdef WLAN_FEATURE_CIF_CFR
  2088. { /* WIFI_POS_SRC */
  2089. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2090. .max_rings = 1,
  2091. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2092. .lmac_ring = TRUE,
  2093. .ring_dir = HAL_SRNG_SRC_RING,
  2094. /* reg_start is not set because LMAC rings are not accessed
  2095. * from host
  2096. */
  2097. .reg_start = {},
  2098. .reg_size = {},
  2099. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2100. },
  2101. #endif
  2102. { /* REO2PPE */ 0},
  2103. { /* PPE2TCL */ 0},
  2104. { /* PPE_RELEASE */ 0},
  2105. { /* TX_MONITOR_BUF */ 0},
  2106. { /* TX_MONITOR_DST */ 0},
  2107. { /* SW2RXDMA_NEW */ 0},
  2108. };
  2109. /**
  2110. * hal_qca6490_attach() - Attach 6490 target specific hal_soc ops,
  2111. * offset and srng table
  2112. */
  2113. void hal_qca6490_attach(struct hal_soc *hal_soc)
  2114. {
  2115. hal_soc->hw_srng_table = hw_srng_table_6490;
  2116. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2117. hal_hw_txrx_default_ops_attach_li(hal_soc);
  2118. hal_hw_txrx_ops_attach_qca6490(hal_soc);
  2119. }