swr-mstr-ctrl.c 109 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022-2024, Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/irq.h>
  7. #include <linux/kernel.h>
  8. #include <linux/init.h>
  9. #include <linux/slab.h>
  10. #include <linux/io.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/delay.h>
  14. #include <linux/kthread.h>
  15. #include <linux/bitops.h>
  16. #include <linux/clk.h>
  17. #include <linux/gpio.h>
  18. #include <linux/of_gpio.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/of.h>
  21. #include <soc/soundwire.h>
  22. #include <soc/swr-common.h>
  23. #include <linux/regmap.h>
  24. #include <dsp/msm-audio-event-notify.h>
  25. #include "swr-mstr-registers.h"
  26. #include "swr-slave-registers.h"
  27. #include <dsp/digital-cdc-rsc-mgr.h>
  28. #include "swr-mstr-ctrl.h"
  29. #define SWR_NUM_PORTS 4 /* TODO - Get this info from DT */
  30. #define SWRM_FRAME_SYNC_SEL 4000 /* 4KHz */
  31. #define SWRM_FRAME_SYNC_SEL_NATIVE 3675 /* 3.675KHz */
  32. #define SWRM_PCM_OUT 0
  33. #define SWRM_PCM_IN 1
  34. #define SWRM_SYSTEM_RESUME_TIMEOUT_MS 700
  35. #define SWRM_SYS_SUSPEND_WAIT 1
  36. #define SWRM_DSD_PARAMS_PORT 4
  37. #define SWRM_SPK_DAC_PORT_RECEIVER 0
  38. #define SWR_BROADCAST_CMD_ID 0x0F
  39. #define SWR_DEV_ID_MASK 0xFFFFFFFFFFFF
  40. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  41. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  42. #define SWR_INVALID_PARAM 0xFF
  43. #define SWR_HSTOP_MAX_VAL 0xF
  44. #define SWR_HSTART_MIN_VAL 0x0
  45. #define ERR_AUTO_SUSPEND_TIMER_VAL 0x1
  46. #define SWRM_LINK_STATUS_RETRY_CNT 100
  47. #define SWRM_ROW_48 48
  48. #define SWRM_ROW_50 50
  49. #define SWRM_ROW_64 64
  50. #define SWRM_COL_02 02
  51. #define SWRM_COL_16 16
  52. #define SWRS_SCP_INT_STATUS_CLEAR_1 0x40
  53. #define SWRS_SCP_INT_STATUS_MASK_1 0x41
  54. #define SWRM_MCP_SLV_STATUS_MASK 0x03
  55. #define SWRM_ROW_CTRL_MASK 0xF8
  56. #define SWRM_COL_CTRL_MASK 0x07
  57. #define SWRM_CLK_DIV_MASK 0x700
  58. #define SWRM_SSP_PERIOD_MASK 0xff0000
  59. #define SWRM_NUM_PINGS_MASK 0x3E0000
  60. #define SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT 3
  61. #define SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT 0
  62. #define SWRM_MCP_FRAME_CTRL_BANK_CLK_DIV_VALUE_SHFT 8
  63. #define SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT 16
  64. #define SWRM_NUM_PINGS_POS 0x11
  65. #define SWRM_DP_PORT_CTRL_EN_CHAN_SHFT 0x18
  66. #define SWRM_DP_PORT_CTRL_OFFSET2_SHFT 0x10
  67. #define SWRM_DP_PORT_CTRL_OFFSET1_SHFT 0x08
  68. #define SWR_OVERFLOW_RETRY_COUNT 30
  69. #define CPU_IDLE_LATENCY 10
  70. #define SWRM_REG_GAP_START 0x2C54
  71. #define SWRM_REG_GAP_END 0x4000
  72. /* pm runtime auto suspend timer in msecs */
  73. static int auto_suspend_timer = 500;
  74. module_param(auto_suspend_timer, int, 0664);
  75. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  76. enum {
  77. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  78. SWR_ATTACHED_OK, /* Device is attached */
  79. SWR_ALERT, /* Device alters master for any interrupts */
  80. SWR_RESERVED, /* Reserved */
  81. };
  82. enum {
  83. MASTER_ID_WSA = 1,
  84. MASTER_ID_RX,
  85. MASTER_ID_TX
  86. };
  87. enum {
  88. ENABLE_PENDING,
  89. DISABLE_PENDING
  90. };
  91. enum {
  92. LPASS_HW_CORE,
  93. LPASS_AUDIO_CORE,
  94. };
  95. enum {
  96. SWRM_WR_CHECK_AVAIL,
  97. SWRM_RD_CHECK_AVAIL,
  98. };
  99. #define TRUE 1
  100. #define FALSE 0
  101. #define SWRM_MAX_PORT_REG 120
  102. #define SWRM_MAX_INIT_REG 12
  103. #define MAX_FIFO_RD_FAIL_RETRY 3
  104. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm);
  105. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm);
  106. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr);
  107. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val);
  108. static int swrm_runtime_resume(struct device *dev);
  109. static void swrm_wait_for_fifo_avail(struct swr_mstr_ctrl *swrm, int swrm_rd_wr);
  110. static u8 swrm_get_clk_div(int mclk_freq, int bus_clk_freq)
  111. {
  112. int clk_div = 0;
  113. u8 div_val = 0;
  114. if (!mclk_freq || !bus_clk_freq)
  115. return 0;
  116. clk_div = (mclk_freq / bus_clk_freq);
  117. switch (clk_div) {
  118. case 32:
  119. div_val = 5;
  120. break;
  121. case 16:
  122. div_val = 4;
  123. break;
  124. case 8:
  125. div_val = 3;
  126. break;
  127. case 4:
  128. div_val = 2;
  129. break;
  130. case 2:
  131. div_val = 1;
  132. break;
  133. case 1:
  134. default:
  135. div_val = 0;
  136. break;
  137. }
  138. return div_val;
  139. }
  140. static bool swrm_is_msm_variant(int val)
  141. {
  142. return (val == SWRM_VERSION_1_3);
  143. }
  144. static u8 get_cmd_id(struct swr_mstr_ctrl *swrm)
  145. {
  146. u8 id;
  147. id = swrm->cmd_id;
  148. swrm->cmd_id = (swrm->cmd_id == 0xE) ? 0 : ((swrm->cmd_id + 1) % 16);
  149. return id;
  150. }
  151. #ifdef CONFIG_DEBUG_FS
  152. static int swrm_debug_open(struct inode *inode, struct file *file)
  153. {
  154. file->private_data = inode->i_private;
  155. return 0;
  156. }
  157. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  158. {
  159. char *token;
  160. int base, cnt;
  161. token = strsep(&buf, " ");
  162. for (cnt = 0; cnt < num_of_par; cnt++) {
  163. if (token) {
  164. if ((token[1] == 'x') || (token[1] == 'X'))
  165. base = 16;
  166. else
  167. base = 10;
  168. if (kstrtou32(token, base, &param1[cnt]) != 0)
  169. return -EINVAL;
  170. token = strsep(&buf, " ");
  171. } else
  172. return -EINVAL;
  173. }
  174. return 0;
  175. }
  176. static ssize_t swrm_reg_show(struct swr_mstr_ctrl *swrm, char __user *ubuf,
  177. size_t count, loff_t *ppos)
  178. {
  179. int i, reg_val, len;
  180. ssize_t total = 0;
  181. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  182. if (!ubuf || !ppos)
  183. return 0;
  184. i = ((int) *ppos + SWRM_BASE);
  185. for (; i <= SWRM_MAX_REGISTER; i += 4) {
  186. /* No registers between SWRM_REG_GAP_START to SWRM_REG_GAP_END */
  187. if (i > SWRM_REG_GAP_START && i < SWRM_REG_GAP_END)
  188. continue;
  189. usleep_range(100, 150);
  190. reg_val = swr_master_read(swrm, i);
  191. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  192. if (len < 0) {
  193. pr_err_ratelimited("%s: fail to fill the buffer\n", __func__);
  194. total = -EFAULT;
  195. goto copy_err;
  196. }
  197. if ((total + len) >= count - 1)
  198. break;
  199. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  200. pr_err_ratelimited("%s: fail to copy reg dump\n", __func__);
  201. total = -EFAULT;
  202. goto copy_err;
  203. }
  204. *ppos += 4;
  205. total += len;
  206. }
  207. copy_err:
  208. return total;
  209. }
  210. static ssize_t swrm_debug_reg_dump(struct file *file, char __user *ubuf,
  211. size_t count, loff_t *ppos)
  212. {
  213. struct swr_mstr_ctrl *swrm;
  214. if (!count || !file || !ppos || !ubuf)
  215. return -EINVAL;
  216. swrm = file->private_data;
  217. if (!swrm)
  218. return -EINVAL;
  219. if (*ppos < 0)
  220. return -EINVAL;
  221. return swrm_reg_show(swrm, ubuf, count, ppos);
  222. }
  223. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  224. size_t count, loff_t *ppos)
  225. {
  226. char lbuf[SWR_MSTR_RD_BUF_LEN];
  227. struct swr_mstr_ctrl *swrm = NULL;
  228. if (!count || !file || !ppos || !ubuf)
  229. return -EINVAL;
  230. swrm = file->private_data;
  231. if (!swrm)
  232. return -EINVAL;
  233. if (*ppos < 0)
  234. return -EINVAL;
  235. snprintf(lbuf, sizeof(lbuf), "0x%x\n", swrm->read_data);
  236. return simple_read_from_buffer(ubuf, count, ppos, lbuf,
  237. strnlen(lbuf, 7));
  238. }
  239. static ssize_t swrm_debug_peek_write(struct file *file, const char __user *ubuf,
  240. size_t count, loff_t *ppos)
  241. {
  242. char lbuf[SWR_MSTR_RD_BUF_LEN];
  243. int rc;
  244. u32 param[5];
  245. struct swr_mstr_ctrl *swrm = NULL;
  246. if (!count || !file || !ppos || !ubuf)
  247. return -EINVAL;
  248. swrm = file->private_data;
  249. if (!swrm)
  250. return -EINVAL;
  251. if (*ppos < 0)
  252. return -EINVAL;
  253. if (count > sizeof(lbuf) - 1)
  254. return -EINVAL;
  255. rc = copy_from_user(lbuf, ubuf, count);
  256. if (rc)
  257. return -EFAULT;
  258. lbuf[count] = '\0';
  259. rc = get_parameters(lbuf, param, 1);
  260. if ((param[0] <= SWRM_MAX_REGISTER) && (rc == 0) && (param[0] % 4 == 0))
  261. swrm->read_data = swr_master_read(swrm, param[0]);
  262. else
  263. rc = -EINVAL;
  264. if (rc == 0)
  265. rc = count;
  266. else
  267. dev_err_ratelimited(swrm->dev, "%s: rc = %d\n", __func__, rc);
  268. return rc;
  269. }
  270. static ssize_t swrm_debug_write(struct file *file,
  271. const char __user *ubuf, size_t count, loff_t *ppos)
  272. {
  273. char lbuf[SWR_MSTR_WR_BUF_LEN];
  274. int rc;
  275. u32 param[5];
  276. struct swr_mstr_ctrl *swrm;
  277. if (!file || !ppos || !ubuf)
  278. return -EINVAL;
  279. swrm = file->private_data;
  280. if (!swrm)
  281. return -EINVAL;
  282. if (count > sizeof(lbuf) - 1)
  283. return -EINVAL;
  284. rc = copy_from_user(lbuf, ubuf, count);
  285. if (rc)
  286. return -EFAULT;
  287. lbuf[count] = '\0';
  288. rc = get_parameters(lbuf, param, 2);
  289. if ((param[0] <= SWRM_MAX_REGISTER) &&
  290. (param[1] <= 0xFFFFFFFF) &&
  291. (rc == 0) && (param[0] % 4 == 0))
  292. swr_master_write(swrm, param[0], param[1]);
  293. else
  294. rc = -EINVAL;
  295. if (rc == 0)
  296. rc = count;
  297. else
  298. pr_err_ratelimited("%s: rc = %d\n", __func__, rc);
  299. return rc;
  300. }
  301. static const struct file_operations swrm_debug_read_ops = {
  302. .open = swrm_debug_open,
  303. .write = swrm_debug_peek_write,
  304. .read = swrm_debug_read,
  305. };
  306. static const struct file_operations swrm_debug_write_ops = {
  307. .open = swrm_debug_open,
  308. .write = swrm_debug_write,
  309. };
  310. static const struct file_operations swrm_debug_dump_ops = {
  311. .open = swrm_debug_open,
  312. .read = swrm_debug_reg_dump,
  313. };
  314. #endif
  315. static void swrm_reg_dump(struct swr_mstr_ctrl *swrm,
  316. u32 *reg, u32 *val, int len, const char* func)
  317. {
  318. int i = 0;
  319. for (i = 0; i < len; i++)
  320. dev_dbg(swrm->dev, "%s: reg = 0x%x val = 0x%x\n",
  321. func, reg[i], val[i]);
  322. }
  323. static bool is_swr_clk_needed(struct swr_mstr_ctrl *swrm)
  324. {
  325. return ((swrm->version <= SWRM_VERSION_1_5_1) ? true : false);
  326. }
  327. static int swrm_request_hw_vote(struct swr_mstr_ctrl *swrm,
  328. int core_type, bool enable)
  329. {
  330. int ret = 0;
  331. mutex_lock(&swrm->devlock);
  332. if (core_type == LPASS_HW_CORE) {
  333. if (swrm->lpass_core_hw_vote) {
  334. if (enable) {
  335. if (!swrm->dev_up) {
  336. dev_dbg(swrm->dev, "%s: device is down or SSR state\n",
  337. __func__);
  338. mutex_unlock(&swrm->devlock);
  339. return -ENODEV;
  340. }
  341. if (++swrm->hw_core_clk_en == 1) {
  342. ret =
  343. digital_cdc_rsc_mgr_hw_vote_enable(
  344. swrm->lpass_core_hw_vote, swrm->dev);
  345. if (ret < 0) {
  346. dev_err_ratelimited(swrm->dev,
  347. "%s:lpass core hw enable failed\n",
  348. __func__);
  349. --swrm->hw_core_clk_en;
  350. }
  351. }
  352. } else {
  353. --swrm->hw_core_clk_en;
  354. if (swrm->hw_core_clk_en < 0)
  355. swrm->hw_core_clk_en = 0;
  356. else if (swrm->hw_core_clk_en == 0)
  357. digital_cdc_rsc_mgr_hw_vote_disable(
  358. swrm->lpass_core_hw_vote, swrm->dev);
  359. }
  360. }
  361. }
  362. if (core_type == LPASS_AUDIO_CORE) {
  363. if (swrm->lpass_core_audio) {
  364. if (enable) {
  365. if (!swrm->dev_up) {
  366. dev_dbg(swrm->dev, "%s: device is down or SSR state\n",
  367. __func__);
  368. mutex_unlock(&swrm->devlock);
  369. return -ENODEV;
  370. }
  371. if (++swrm->aud_core_clk_en == 1) {
  372. ret =
  373. digital_cdc_rsc_mgr_hw_vote_enable(
  374. swrm->lpass_core_audio, swrm->dev);
  375. if (ret < 0) {
  376. dev_err_ratelimited(swrm->dev,
  377. "%s:lpass audio hw enable failed\n",
  378. __func__);
  379. --swrm->aud_core_clk_en;
  380. }
  381. }
  382. } else {
  383. --swrm->aud_core_clk_en;
  384. if (swrm->aud_core_clk_en < 0)
  385. swrm->aud_core_clk_en = 0;
  386. else if (swrm->aud_core_clk_en == 0)
  387. digital_cdc_rsc_mgr_hw_vote_disable(
  388. swrm->lpass_core_audio, swrm->dev);
  389. }
  390. }
  391. }
  392. mutex_unlock(&swrm->devlock);
  393. dev_dbg(swrm->dev, "%s: hw_clk_en: %d audio_core_clk_en: %d\n",
  394. __func__, swrm->hw_core_clk_en, swrm->aud_core_clk_en);
  395. return ret;
  396. }
  397. static int swrm_get_ssp_period(struct swr_mstr_ctrl *swrm,
  398. int row, int col,
  399. int frame_sync)
  400. {
  401. if (!swrm || !row || !col || !frame_sync)
  402. return 1;
  403. return ((swrm->bus_clk * 2) / ((row * col) * frame_sync));
  404. }
  405. static int swrm_core_vote_request(struct swr_mstr_ctrl *swrm, bool enable)
  406. {
  407. int ret = 0;
  408. static DEFINE_RATELIMIT_STATE(rtl, 1 * HZ, 1);
  409. if (!swrm->handle)
  410. return -EINVAL;
  411. mutex_lock(&swrm->clklock);
  412. if (!swrm->dev_up) {
  413. ret = -ENODEV;
  414. goto exit;
  415. }
  416. if (swrm->core_vote) {
  417. ret = swrm->core_vote(swrm->handle, enable);
  418. if (ret)
  419. if (__ratelimit(&rtl))
  420. dev_err_ratelimited(swrm->dev,
  421. "%s: core vote request failed\n", __func__);
  422. }
  423. exit:
  424. mutex_unlock(&swrm->clklock);
  425. return ret;
  426. }
  427. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  428. {
  429. int ret = 0;
  430. if (!swrm->clk || !swrm->handle)
  431. return -EINVAL;
  432. mutex_lock(&swrm->clklock);
  433. if (enable) {
  434. if (!swrm->dev_up) {
  435. ret = -ENODEV;
  436. goto exit;
  437. }
  438. if (is_swr_clk_needed(swrm)) {
  439. if (swrm->core_vote) {
  440. ret = swrm->core_vote(swrm->handle, true);
  441. if (ret) {
  442. dev_err_ratelimited(swrm->dev,
  443. "%s: core vote request failed\n",
  444. __func__);
  445. swrm->core_vote(swrm->handle, false);
  446. goto exit;
  447. }
  448. ret = swrm->core_vote(swrm->handle, false);
  449. }
  450. }
  451. swrm->clk_ref_count++;
  452. if (swrm->clk_ref_count == 1) {
  453. ret = swrm->clk(swrm->handle, true);
  454. if (ret) {
  455. dev_err_ratelimited(swrm->dev,
  456. "%s: clock enable req failed",
  457. __func__);
  458. --swrm->clk_ref_count;
  459. }
  460. }
  461. } else if (--swrm->clk_ref_count == 0) {
  462. swrm->clk(swrm->handle, false);
  463. complete(&swrm->clk_off_complete);
  464. }
  465. if (swrm->clk_ref_count < 0) {
  466. dev_err_ratelimited(swrm->dev, "%s: swrm clk count mismatch\n", __func__);
  467. swrm->clk_ref_count = 0;
  468. }
  469. exit:
  470. mutex_unlock(&swrm->clklock);
  471. return ret;
  472. }
  473. static int swrm_ahb_write(struct swr_mstr_ctrl *swrm,
  474. u16 reg, u32 *value)
  475. {
  476. u32 temp = (u32)(*value);
  477. int ret = 0;
  478. int vote_ret = 0;
  479. mutex_lock(&swrm->devlock);
  480. if (!swrm->dev_up)
  481. goto err;
  482. if (is_swr_clk_needed(swrm)) {
  483. ret = swrm_clk_request(swrm, TRUE);
  484. if (ret) {
  485. dev_err_ratelimited(swrm->dev,
  486. "%s: clock request failed\n",
  487. __func__);
  488. goto err;
  489. }
  490. } else {
  491. vote_ret = swrm_core_vote_request(swrm, true);
  492. if (vote_ret == -ENOTSYNC)
  493. goto err_vote;
  494. else if (vote_ret)
  495. goto err;
  496. }
  497. iowrite32(temp, swrm->swrm_dig_base + reg);
  498. if (is_swr_clk_needed(swrm))
  499. swrm_clk_request(swrm, FALSE);
  500. err_vote:
  501. if (!is_swr_clk_needed(swrm))
  502. swrm_core_vote_request(swrm, false);
  503. err:
  504. mutex_unlock(&swrm->devlock);
  505. return ret;
  506. }
  507. static int swrm_ahb_read(struct swr_mstr_ctrl *swrm,
  508. u16 reg, u32 *value)
  509. {
  510. u32 temp = 0;
  511. int ret = 0;
  512. int vote_ret = 0;
  513. mutex_lock(&swrm->devlock);
  514. if (!swrm->dev_up)
  515. goto err;
  516. if (is_swr_clk_needed(swrm)) {
  517. ret = swrm_clk_request(swrm, TRUE);
  518. if (ret) {
  519. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  520. __func__);
  521. goto err;
  522. }
  523. } else {
  524. vote_ret = swrm_core_vote_request(swrm, true);
  525. if (vote_ret == -ENOTSYNC)
  526. goto err_vote;
  527. else if (vote_ret)
  528. goto err;
  529. }
  530. temp = ioread32(swrm->swrm_dig_base + reg);
  531. *value = temp;
  532. if (is_swr_clk_needed(swrm))
  533. swrm_clk_request(swrm, FALSE);
  534. err_vote:
  535. if (!is_swr_clk_needed(swrm))
  536. swrm_core_vote_request(swrm, false);
  537. err:
  538. mutex_unlock(&swrm->devlock);
  539. return ret;
  540. }
  541. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr)
  542. {
  543. u32 val = 0;
  544. if (swrm->read)
  545. val = swrm->read(swrm->handle, reg_addr);
  546. else
  547. swrm_ahb_read(swrm, reg_addr, &val);
  548. return val;
  549. }
  550. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val)
  551. {
  552. if (swrm->write)
  553. swrm->write(swrm->handle, reg_addr, val);
  554. else
  555. swrm_ahb_write(swrm, reg_addr, &val);
  556. }
  557. static int swr_master_bulk_write(struct swr_mstr_ctrl *swrm, u32 *reg_addr,
  558. u32 *val, unsigned int length)
  559. {
  560. int i = 0;
  561. if (swrm->bulk_write)
  562. swrm->bulk_write(swrm->handle, reg_addr, val, length);
  563. else {
  564. mutex_lock(&swrm->iolock);
  565. for (i = 0; i < length; i++) {
  566. /* wait for FIFO WR command to complete to avoid overflow */
  567. /*
  568. * Reduce sleep from 100us to 50us to meet KPIs
  569. * This still meets the hardware spec
  570. */
  571. usleep_range(50, 55);
  572. if (reg_addr[i] == SWRM_CMD_FIFO_WR_CMD(swrm->ee_val))
  573. swrm_wait_for_fifo_avail(swrm,
  574. SWRM_WR_CHECK_AVAIL);
  575. swr_master_write(swrm, reg_addr[i], val[i]);
  576. }
  577. usleep_range(100, 110);
  578. mutex_unlock(&swrm->iolock);
  579. }
  580. return 0;
  581. }
  582. static bool swrm_check_link_status(struct swr_mstr_ctrl *swrm, bool active)
  583. {
  584. int retry = SWRM_LINK_STATUS_RETRY_CNT;
  585. int ret = false;
  586. int status = active ? 0x1 : 0x0;
  587. int comp_sts = 0x0;
  588. if ((swrm->version <= SWRM_VERSION_1_5_1))
  589. return true;
  590. do {
  591. #ifdef CONFIG_SWRM_VER_2P0
  592. comp_sts = swr_master_read(swrm, SWRM_LINK_STATUS(swrm->ee_val)) & 0x01;
  593. #else
  594. comp_sts = swr_master_read(swrm, SWRM_COMP_STATUS) & 0x01;
  595. #endif
  596. /* check comp status and status requested met */
  597. if ((comp_sts && status) || (!comp_sts && !status)) {
  598. ret = true;
  599. break;
  600. }
  601. retry--;
  602. usleep_range(500, 510);
  603. } while (retry);
  604. if (retry == 0)
  605. dev_err_ratelimited(swrm->dev, "%s: link status not %s\n", __func__,
  606. active ? "connected" : "disconnected");
  607. return ret;
  608. }
  609. static bool swrm_is_port_en(struct swr_master *mstr)
  610. {
  611. return !!(mstr->num_port);
  612. }
  613. static void copy_port_tables(struct swr_mstr_ctrl *swrm,
  614. struct port_params *params)
  615. {
  616. u8 i;
  617. struct port_params *config = params;
  618. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  619. /* wsa uses single frame structure for all configurations */
  620. if (!swrm->mport_cfg[i].port_en)
  621. continue;
  622. swrm->mport_cfg[i].sinterval = config[i].si;
  623. swrm->mport_cfg[i].offset1 = config[i].off1;
  624. swrm->mport_cfg[i].offset2 = config[i].off2;
  625. swrm->mport_cfg[i].hstart = config[i].hstart;
  626. swrm->mport_cfg[i].hstop = config[i].hstop;
  627. swrm->mport_cfg[i].blk_pack_mode = config[i].bp_mode;
  628. swrm->mport_cfg[i].blk_grp_count = config[i].bgp_ctrl;
  629. swrm->mport_cfg[i].word_length = config[i].wd_len;
  630. swrm->mport_cfg[i].lane_ctrl = config[i].lane_ctrl;
  631. swrm->mport_cfg[i].dir = config[i].dir;
  632. swrm->mport_cfg[i].stream_type = config[i].stream_type;
  633. }
  634. }
  635. static int swrm_get_port_config(struct swr_mstr_ctrl *swrm)
  636. {
  637. struct port_params *params;
  638. u32 usecase = 0;
  639. if (swrm->master_id == MASTER_ID_TX)
  640. return 0;
  641. /* TODO - Send usecase information to avoid checking for master_id */
  642. if (swrm->mport_cfg[SWRM_DSD_PARAMS_PORT].port_en &&
  643. (swrm->master_id == MASTER_ID_RX))
  644. usecase = 1;
  645. else if ((swrm->master_id == MASTER_ID_RX) &&
  646. (swrm->bus_clk == SWR_CLK_RATE_11P2896MHZ))
  647. usecase = 2;
  648. if ((swrm->master_id == MASTER_ID_WSA) &&
  649. swrm->mport_cfg[SWRM_SPK_DAC_PORT_RECEIVER].port_en &&
  650. swrm->mport_cfg[SWRM_SPK_DAC_PORT_RECEIVER].ch_rate ==
  651. SWR_CLK_RATE_4P8MHZ)
  652. usecase = 1;
  653. params = swrm->port_param[usecase];
  654. copy_port_tables(swrm, params);
  655. return 0;
  656. }
  657. static int swrm_pcm_port_config(struct swr_mstr_ctrl *swrm, u8 port_num,
  658. u8 stream_type, bool dir, bool enable)
  659. {
  660. u16 reg_addr = 0;
  661. u32 reg_val = 0;
  662. if (!port_num || port_num > SWR_MSTR_PORT_LEN) {
  663. dev_err_ratelimited(swrm->dev, "%s: invalid port: %d\n",
  664. __func__, port_num);
  665. return -EINVAL;
  666. }
  667. if (stream_type == SWR_PDM)
  668. return 0;
  669. reg_addr = ((dir) ? SWRM_DIN_DP_PCM_PORT_CTRL(port_num) : \
  670. SWRM_DOUT_DP_PCM_PORT_CTRL(port_num));
  671. reg_val = enable ? 0x3 : 0x0;
  672. swr_master_write(swrm, reg_addr, reg_val);
  673. dev_dbg(swrm->dev, "%s : pcm port %s, reg_val = %d, for addr %x\n",
  674. __func__, enable ? "Enabled" : "disabled", reg_val, reg_addr);
  675. return 0;
  676. }
  677. static int swrm_get_master_port(struct swr_mstr_ctrl *swrm, u8 *mstr_port_id,
  678. u8 *mstr_ch_mask, u8 mstr_prt_type,
  679. u8 slv_port_id)
  680. {
  681. int i, j;
  682. *mstr_port_id = 0;
  683. for (i = 1; i <= swrm->num_ports; i++) {
  684. for (j = 0; j < SWR_MAX_CH_PER_PORT; j++) {
  685. if (swrm->port_mapping[i][j].port_type == mstr_prt_type)
  686. goto found;
  687. }
  688. }
  689. found:
  690. if (i > swrm->num_ports || j == SWR_MAX_CH_PER_PORT) {
  691. dev_err_ratelimited(swrm->dev, "%s: port type not supported by master\n",
  692. __func__);
  693. return -EINVAL;
  694. }
  695. /* id 0 corresponds to master port 1 */
  696. *mstr_port_id = i - 1;
  697. *mstr_ch_mask = swrm->port_mapping[i][j].ch_mask;
  698. return 0;
  699. }
  700. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  701. u8 dev_addr, u16 reg_addr)
  702. {
  703. u32 val;
  704. u8 id = *cmd_id;
  705. if (id != SWR_BROADCAST_CMD_ID) {
  706. if (id < 14)
  707. id += 1;
  708. else
  709. id = 0;
  710. *cmd_id = id;
  711. }
  712. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  713. return val;
  714. }
  715. static void swrm_wait_for_fifo_avail(struct swr_mstr_ctrl *swrm, int swrm_rd_wr)
  716. {
  717. u32 fifo_outstanding_cmd;
  718. u32 fifo_retry_count = SWR_OVERFLOW_RETRY_COUNT;
  719. if (swrm_rd_wr) {
  720. /* Check for fifo underflow during read */
  721. /* Check no of outstanding commands in fifo before read */
  722. fifo_outstanding_cmd = ((swr_master_read(swrm,
  723. SWRM_CMD_FIFO_STATUS(swrm->ee_val)) & 0x001F0000) >> 16);
  724. if (fifo_outstanding_cmd == 0) {
  725. while (fifo_retry_count) {
  726. usleep_range(500, 510);
  727. fifo_outstanding_cmd =
  728. ((swr_master_read (swrm,
  729. SWRM_CMD_FIFO_STATUS(swrm->ee_val)) & 0x001F0000)
  730. >> 16);
  731. fifo_retry_count--;
  732. if (fifo_outstanding_cmd > 0)
  733. break;
  734. }
  735. }
  736. if (fifo_outstanding_cmd == 0)
  737. dev_err_ratelimited(swrm->dev,
  738. "%s err read underflow\n", __func__);
  739. } else {
  740. /* Check for fifo overflow during write */
  741. /* Check no of outstanding commands in fifo before write */
  742. fifo_outstanding_cmd = ((swr_master_read(swrm,
  743. SWRM_CMD_FIFO_STATUS(swrm->ee_val)) & 0x00001F00)
  744. >> 8);
  745. if (fifo_outstanding_cmd == swrm->wr_fifo_depth) {
  746. while (fifo_retry_count) {
  747. usleep_range(500, 510);
  748. fifo_outstanding_cmd =
  749. ((swr_master_read(swrm, SWRM_CMD_FIFO_STATUS(swrm->ee_val))
  750. & 0x00001F00) >> 8);
  751. fifo_retry_count--;
  752. if (fifo_outstanding_cmd < swrm->wr_fifo_depth)
  753. break;
  754. }
  755. }
  756. if (fifo_outstanding_cmd == swrm->wr_fifo_depth)
  757. dev_err_ratelimited(swrm->dev,
  758. "%s err write overflow\n", __func__);
  759. }
  760. }
  761. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  762. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  763. u32 len)
  764. {
  765. u32 val;
  766. u32 retry_attempt = 0;
  767. mutex_lock(&swrm->iolock);
  768. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  769. if (swrm->read) {
  770. /* skip delay if read is handled in platform driver */
  771. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD(swrm->ee_val), val);
  772. } else {
  773. /*
  774. * Check for outstanding cmd wrt. write fifo depth to avoid
  775. * overflow as read will also increase write fifo cnt.
  776. */
  777. swrm_wait_for_fifo_avail(swrm, SWRM_WR_CHECK_AVAIL);
  778. /* wait for FIFO RD to complete to avoid overflow */
  779. usleep_range(100, 105);
  780. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD(swrm->ee_val), val);
  781. /* wait for FIFO RD CMD complete to avoid overflow */
  782. usleep_range(250, 255);
  783. }
  784. /* Check if slave responds properly after FIFO RD is complete */
  785. swrm_wait_for_fifo_avail(swrm, SWRM_RD_CHECK_AVAIL);
  786. retry_read:
  787. *cmd_data = swr_master_read(swrm, SWRM_CMD_FIFO_RD_FIFO(swrm->ee_val));
  788. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, rcmd_id: 0x%x, \
  789. dev_num: 0x%x, cmd_data: 0x%x\n", __func__, reg_addr,
  790. cmd_id, swrm->rcmd_id, dev_addr, *cmd_data);
  791. if ((((*cmd_data) & 0xF00) >> 8) != swrm->rcmd_id) {
  792. if (retry_attempt < MAX_FIFO_RD_FAIL_RETRY) {
  793. /* wait 500 us before retry on fifo read failure */
  794. usleep_range(500, 505);
  795. if (retry_attempt == (MAX_FIFO_RD_FAIL_RETRY - 1)) {
  796. swr_master_write(swrm,
  797. SWRM_CMD_FIFO_RD_CMD(swrm->ee_val),
  798. val);
  799. }
  800. retry_attempt++;
  801. goto retry_read;
  802. } else {
  803. dev_err_ratelimited(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, \
  804. rcmd_id: 0x%x, dev_num: 0x%x, cmd_data: 0x%x\n",
  805. __func__, reg_addr, cmd_id, swrm->rcmd_id,
  806. dev_addr, *cmd_data);
  807. dev_err_ratelimited(swrm->dev,
  808. "%s: failed to read fifo\n", __func__);
  809. }
  810. }
  811. mutex_unlock(&swrm->iolock);
  812. return 0;
  813. }
  814. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  815. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  816. {
  817. u32 val;
  818. int ret = 0;
  819. mutex_lock(&swrm->iolock);
  820. if (!cmd_id)
  821. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  822. dev_addr, reg_addr);
  823. else
  824. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  825. dev_addr, reg_addr);
  826. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x,wcmd_id: 0x%x, \
  827. dev_num: 0x%x, cmd_data: 0x%x\n", __func__,
  828. reg_addr, cmd_id, swrm->wcmd_id,dev_addr, cmd_data);
  829. /*
  830. * Check for outstanding cmd wrt. write fifo depth to avoid
  831. * overflow.
  832. */
  833. swrm_wait_for_fifo_avail(swrm, SWRM_WR_CHECK_AVAIL);
  834. swr_master_write(swrm, SWRM_CMD_FIFO_WR_CMD(swrm->ee_val), val);
  835. /*
  836. * wait for FIFO WR command to complete to avoid overflow
  837. * skip delay if write is handled in platform driver.
  838. */
  839. if(!swrm->write)
  840. usleep_range(150, 155);
  841. if (cmd_id == 0xF) {
  842. /*
  843. * sleep for 10ms for MSM soundwire variant to allow broadcast
  844. * command to complete.
  845. */
  846. if (swrm_is_msm_variant(swrm->version))
  847. usleep_range(10000, 10100);
  848. else
  849. wait_for_completion_timeout(&swrm->broadcast,
  850. (2 * HZ/10));
  851. }
  852. mutex_unlock(&swrm->iolock);
  853. return ret;
  854. }
  855. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  856. void *buf, u32 len)
  857. {
  858. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  859. int ret = 0;
  860. int val;
  861. u8 *reg_val = (u8 *)buf;
  862. if (!swrm) {
  863. dev_err_ratelimited(&master->dev, "%s: swrm is NULL\n", __func__);
  864. return -EINVAL;
  865. }
  866. if (!dev_num) {
  867. dev_err_ratelimited(&master->dev, "%s: invalid slave dev num\n", __func__);
  868. return -EINVAL;
  869. }
  870. mutex_lock(&swrm->devlock);
  871. if (!swrm->dev_up) {
  872. mutex_unlock(&swrm->devlock);
  873. return 0;
  874. }
  875. mutex_unlock(&swrm->devlock);
  876. pm_runtime_get_sync(swrm->dev);
  877. if (swrm->req_clk_switch)
  878. swrm_runtime_resume(swrm->dev);
  879. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num,
  880. get_cmd_id(swrm), reg_addr, len);
  881. if (!ret)
  882. *reg_val = (u8)val;
  883. pm_runtime_put_autosuspend(swrm->dev);
  884. pm_runtime_mark_last_busy(swrm->dev);
  885. return ret;
  886. }
  887. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  888. const void *buf)
  889. {
  890. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  891. int ret = 0;
  892. u8 reg_val = *(u8 *)buf;
  893. if (!swrm) {
  894. dev_err_ratelimited(&master->dev, "%s: swrm is NULL\n", __func__);
  895. return -EINVAL;
  896. }
  897. if (!dev_num) {
  898. dev_err_ratelimited(&master->dev, "%s: invalid slave dev num\n", __func__);
  899. return -EINVAL;
  900. }
  901. mutex_lock(&swrm->devlock);
  902. if (!swrm->dev_up) {
  903. mutex_unlock(&swrm->devlock);
  904. return 0;
  905. }
  906. mutex_unlock(&swrm->devlock);
  907. pm_runtime_get_sync(swrm->dev);
  908. if (swrm->req_clk_switch)
  909. swrm_runtime_resume(swrm->dev);
  910. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num,
  911. get_cmd_id(swrm), reg_addr);
  912. pm_runtime_put_autosuspend(swrm->dev);
  913. pm_runtime_mark_last_busy(swrm->dev);
  914. return ret;
  915. }
  916. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  917. const void *buf, size_t len)
  918. {
  919. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  920. int ret = 0;
  921. int i;
  922. u32 *val;
  923. u32 *swr_fifo_reg;
  924. if (!swrm || !swrm->handle) {
  925. dev_err_ratelimited(&master->dev, "%s: swrm is NULL\n", __func__);
  926. return -EINVAL;
  927. }
  928. if (len <= 0)
  929. return -EINVAL;
  930. mutex_lock(&swrm->devlock);
  931. if (!swrm->dev_up) {
  932. mutex_unlock(&swrm->devlock);
  933. return 0;
  934. }
  935. mutex_unlock(&swrm->devlock);
  936. pm_runtime_get_sync(swrm->dev);
  937. if (dev_num) {
  938. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  939. if (!swr_fifo_reg) {
  940. ret = -ENOMEM;
  941. goto err;
  942. }
  943. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  944. if (!val) {
  945. ret = -ENOMEM;
  946. goto mem_fail;
  947. }
  948. for (i = 0; i < len; i++) {
  949. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  950. ((u8 *)buf)[i],
  951. dev_num,
  952. ((u16 *)reg)[i]);
  953. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  954. }
  955. ret = swr_master_bulk_write(swrm, swr_fifo_reg, val, len);
  956. if (ret) {
  957. dev_err_ratelimited(&master->dev, "%s: bulk write failed\n",
  958. __func__);
  959. ret = -EINVAL;
  960. }
  961. } else {
  962. dev_err_ratelimited(&master->dev,
  963. "%s: No support of Bulk write for master regs\n",
  964. __func__);
  965. ret = -EINVAL;
  966. goto err;
  967. }
  968. kfree(val);
  969. mem_fail:
  970. kfree(swr_fifo_reg);
  971. err:
  972. pm_runtime_put_autosuspend(swrm->dev);
  973. pm_runtime_mark_last_busy(swrm->dev);
  974. return ret;
  975. }
  976. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  977. {
  978. return (swr_master_read(swrm, SWRM_MCP_STATUS) & 0x01) ? 0 : 1;
  979. }
  980. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  981. u8 row, u8 col)
  982. {
  983. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  984. SWRS_SCP_FRAME_CTRL_BANK(bank));
  985. }
  986. static void swrm_switch_frame_shape(struct swr_mstr_ctrl *swrm, int mclk_freq)
  987. {
  988. u8 bank;
  989. u32 n_row, n_col;
  990. u32 value = 0;
  991. u32 row = 0, col = 0;
  992. u8 ssp_period = 0;
  993. int frame_sync = SWRM_FRAME_SYNC_SEL;
  994. if (mclk_freq == MCLK_FREQ_NATIVE) {
  995. n_col = SWR_MAX_COL;
  996. col = SWRM_COL_16;
  997. n_row = SWR_ROW_64;
  998. row = SWRM_ROW_64;
  999. frame_sync = SWRM_FRAME_SYNC_SEL_NATIVE;
  1000. } else {
  1001. n_col = SWR_MIN_COL;
  1002. col = SWRM_COL_02;
  1003. n_row = SWR_ROW_50;
  1004. row = SWRM_ROW_50;
  1005. frame_sync = SWRM_FRAME_SYNC_SEL;
  1006. }
  1007. bank = get_inactive_bank_num(swrm);
  1008. ssp_period = swrm_get_ssp_period(swrm, row, col, frame_sync);
  1009. dev_dbg(swrm->dev, "%s: ssp_period: %d\n", __func__, ssp_period);
  1010. value = ((n_row << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1011. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1012. ((ssp_period - 1) << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1013. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK(bank), value);
  1014. enable_bank_switch(swrm, bank, n_row, n_col);
  1015. }
  1016. static struct swr_port_info *swrm_get_port_req(struct swrm_mports *mport,
  1017. u8 slv_port, u8 dev_num)
  1018. {
  1019. struct swr_port_info *port_req = NULL;
  1020. list_for_each_entry(port_req, &mport->port_req_list, list) {
  1021. /* Store dev_id instead of dev_num if enumeration is changed run_time */
  1022. if ((port_req->slave_port_id == slv_port)
  1023. && (port_req->dev_num == dev_num))
  1024. return port_req;
  1025. }
  1026. return NULL;
  1027. }
  1028. static bool swrm_remove_from_group(struct swr_master *master)
  1029. {
  1030. struct swr_device *swr_dev;
  1031. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1032. bool is_removed = false;
  1033. if (!swrm)
  1034. goto end;
  1035. mutex_lock(&swrm->mlock);
  1036. if (swrm->num_rx_chs > 1) {
  1037. list_for_each_entry(swr_dev, &master->devices,
  1038. dev_list) {
  1039. swr_dev->group_id = SWR_GROUP_NONE;
  1040. master->gr_sid = 0;
  1041. }
  1042. is_removed = true;
  1043. }
  1044. mutex_unlock(&swrm->mlock);
  1045. end:
  1046. return is_removed;
  1047. }
  1048. int swrm_get_clk_div_rate(int mclk_freq, int bus_clk_freq)
  1049. {
  1050. if (!bus_clk_freq)
  1051. return mclk_freq;
  1052. if (mclk_freq == SWR_CLK_RATE_9P6MHZ) {
  1053. if (bus_clk_freq <= SWR_CLK_RATE_0P6MHZ)
  1054. bus_clk_freq = SWR_CLK_RATE_0P6MHZ;
  1055. else if (bus_clk_freq <= SWR_CLK_RATE_1P2MHZ)
  1056. bus_clk_freq = SWR_CLK_RATE_4P8MHZ;
  1057. else if (bus_clk_freq <= SWR_CLK_RATE_2P4MHZ)
  1058. bus_clk_freq = SWR_CLK_RATE_4P8MHZ;
  1059. else if(bus_clk_freq <= SWR_CLK_RATE_4P8MHZ)
  1060. bus_clk_freq = SWR_CLK_RATE_4P8MHZ;
  1061. else if(bus_clk_freq <= SWR_CLK_RATE_9P6MHZ)
  1062. bus_clk_freq = SWR_CLK_RATE_9P6MHZ;
  1063. else
  1064. bus_clk_freq = SWR_CLK_RATE_9P6MHZ;
  1065. } else if (mclk_freq == SWR_CLK_RATE_11P2896MHZ)
  1066. bus_clk_freq = SWR_CLK_RATE_11P2896MHZ;
  1067. return bus_clk_freq;
  1068. }
  1069. static int swrm_update_bus_clk(struct swr_mstr_ctrl *swrm)
  1070. {
  1071. int ret = 0;
  1072. int agg_clk = 0;
  1073. int i;
  1074. for (i = 0; i < SWR_MSTR_PORT_LEN; i++)
  1075. agg_clk += swrm->mport_cfg[i].ch_rate;
  1076. if (agg_clk)
  1077. swrm->bus_clk = swrm_get_clk_div_rate(swrm->mclk_freq,
  1078. agg_clk);
  1079. else
  1080. swrm->bus_clk = swrm->mclk_freq;
  1081. dev_dbg(swrm->dev, "%s: all_port_clk: %d, bus_clk: %d\n",
  1082. __func__, agg_clk, swrm->bus_clk);
  1083. return ret;
  1084. }
  1085. static void swrm_disable_ports(struct swr_master *master,
  1086. u8 bank)
  1087. {
  1088. u32 value;
  1089. struct swr_port_info *port_req;
  1090. int i;
  1091. struct swrm_mports *mport;
  1092. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1093. if (!swrm) {
  1094. pr_err_ratelimited("%s: swrm is null\n", __func__);
  1095. return;
  1096. }
  1097. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  1098. master->num_port);
  1099. for (i = 0; i < SWR_MSTR_PORT_LEN ; i++) {
  1100. mport = &(swrm->mport_cfg[i]);
  1101. if (!mport->port_en)
  1102. continue;
  1103. list_for_each_entry(port_req, &mport->port_req_list, list) {
  1104. /* skip ports with no change req's*/
  1105. if (port_req->req_ch == port_req->ch_en)
  1106. continue;
  1107. swrm_cmd_fifo_wr_cmd(swrm, port_req->req_ch,
  1108. port_req->dev_num, get_cmd_id(swrm),
  1109. SWRS_DP_CHANNEL_ENABLE_BANK(port_req->slave_port_id,
  1110. bank));
  1111. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x\n",
  1112. __func__, i,
  1113. (SWRM_DP_PORT_CTRL_BANK((i + 1), bank)));
  1114. }
  1115. value = ((mport->req_ch)
  1116. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  1117. value |= ((mport->offset2)
  1118. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  1119. value |= ((mport->offset1)
  1120. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  1121. value |= (mport->sinterval & 0xFF);
  1122. swr_master_write(swrm,
  1123. SWRM_DP_PORT_CTRL_BANK((i + 1), bank),
  1124. value);
  1125. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  1126. __func__, i,
  1127. (SWRM_DP_PORT_CTRL_BANK((i + 1), bank)), value);
  1128. if (!mport->req_ch)
  1129. swrm_pcm_port_config(swrm, (i + 1),
  1130. mport->stream_type, mport->dir, false);
  1131. }
  1132. }
  1133. static void swrm_cleanup_disabled_port_reqs(struct swr_master *master)
  1134. {
  1135. struct swr_port_info *port_req, *next;
  1136. int i;
  1137. struct swrm_mports *mport;
  1138. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1139. if (!swrm) {
  1140. pr_err_ratelimited("%s: swrm is null\n", __func__);
  1141. return;
  1142. }
  1143. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  1144. master->num_port);
  1145. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  1146. mport = &(swrm->mport_cfg[i]);
  1147. list_for_each_entry_safe(port_req, next,
  1148. &mport->port_req_list, list) {
  1149. /* skip ports without new ch req */
  1150. if (port_req->ch_en == port_req->req_ch)
  1151. continue;
  1152. /* remove new ch req's*/
  1153. port_req->ch_en = port_req->req_ch;
  1154. /* If no streams enabled on port, remove the port req */
  1155. if (port_req->ch_en == 0) {
  1156. list_del(&port_req->list);
  1157. kfree(port_req);
  1158. }
  1159. }
  1160. /* remove new ch req's on mport*/
  1161. mport->ch_en = mport->req_ch;
  1162. if (!(mport->ch_en)) {
  1163. mport->port_en = false;
  1164. master->port_en_mask &= ~i;
  1165. }
  1166. }
  1167. }
  1168. static u8 swrm_get_controller_offset1(struct swr_mstr_ctrl *swrm,
  1169. u8* dev_offset, u8 off1)
  1170. {
  1171. u8 offset1 = 0x0F;
  1172. int i = 0;
  1173. if (swrm->master_id == MASTER_ID_TX) {
  1174. for (i = 1; i < SWRM_NUM_AUTO_ENUM_SLAVES; i++) {
  1175. pr_debug("%s: dev offset: %d\n",
  1176. __func__, dev_offset[i]);
  1177. if (offset1 > dev_offset[i])
  1178. offset1 = dev_offset[i];
  1179. }
  1180. } else {
  1181. offset1 = off1;
  1182. }
  1183. pr_debug("%s: offset: %d\n", __func__, offset1);
  1184. return offset1;
  1185. }
  1186. static int swrm_get_uc(int bus_clk)
  1187. {
  1188. switch (bus_clk) {
  1189. case SWR_CLK_RATE_4P8MHZ:
  1190. return SWR_UC1;
  1191. case SWR_CLK_RATE_1P2MHZ:
  1192. return SWR_UC2;
  1193. case SWR_CLK_RATE_0P6MHZ:
  1194. return SWR_UC3;
  1195. case SWR_CLK_RATE_9P6MHZ:
  1196. default:
  1197. return SWR_UC0;
  1198. }
  1199. return SWR_UC0;
  1200. }
  1201. static void swrm_get_device_frame_shape(struct swr_mstr_ctrl *swrm,
  1202. struct swrm_mports *mport,
  1203. struct swr_port_info *port_req)
  1204. {
  1205. u32 uc = SWR_UC0;
  1206. u32 port_id_offset = 0;
  1207. if (swrm->master_id == MASTER_ID_TX) {
  1208. uc = swrm_get_uc(swrm->bus_clk);
  1209. port_id_offset = (port_req->dev_num - 1) *
  1210. SWR_MAX_DEV_PORT_NUM +
  1211. port_req->slave_port_id;
  1212. if (port_id_offset >= SWR_MAX_MSTR_PORT_NUM)
  1213. return;
  1214. port_req->sinterval =
  1215. ((swrm->bus_clk * 2) / port_req->ch_rate) - 1;
  1216. port_req->offset1 = swrm->pp[uc][port_id_offset].offset1;
  1217. port_req->offset2 = 0x00;
  1218. port_req->hstart = 0xFF;
  1219. port_req->hstop = 0xFF;
  1220. port_req->word_length = 0xFF;
  1221. port_req->blk_pack_mode = 0xFF;
  1222. port_req->blk_grp_count = 0xFF;
  1223. port_req->lane_ctrl = swrm->pp[uc][port_id_offset].lane_ctrl;
  1224. } else {
  1225. /* copy master port config to slave */
  1226. port_req->sinterval = mport->sinterval;
  1227. port_req->offset1 = mport->offset1;
  1228. port_req->offset2 = mport->offset2;
  1229. port_req->hstart = mport->hstart;
  1230. port_req->hstop = mport->hstop;
  1231. port_req->word_length = mport->word_length;
  1232. port_req->blk_pack_mode = mport->blk_pack_mode;
  1233. port_req->blk_grp_count = mport->blk_grp_count;
  1234. port_req->lane_ctrl = mport->lane_ctrl;
  1235. }
  1236. if (swrm->master_id == MASTER_ID_WSA) {
  1237. uc = swrm_get_uc(swrm->bus_clk);
  1238. port_id_offset = (port_req->dev_num - 1) *
  1239. SWR_MAX_DEV_PORT_NUM +
  1240. port_req->slave_port_id;
  1241. if (port_id_offset >= SWR_MAX_MSTR_PORT_NUM ||
  1242. !swrm->pp[uc][port_id_offset].offset1)
  1243. return;
  1244. port_req->offset1 = swrm->pp[uc][port_id_offset].offset1;
  1245. }
  1246. }
  1247. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  1248. {
  1249. u32 value = 0, slv_id = 0;
  1250. struct swr_port_info *port_req;
  1251. int i, j;
  1252. u16 sinterval = 0xFFFF;
  1253. u8 lane_ctrl = 0;
  1254. struct swrm_mports *mport;
  1255. u32 reg[SWRM_MAX_PORT_REG];
  1256. u32 val[SWRM_MAX_PORT_REG];
  1257. int len = 0;
  1258. u8 hparams = 0;
  1259. u32 controller_offset = 0;
  1260. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1261. u8 dev_offset[SWRM_NUM_AUTO_ENUM_SLAVES];
  1262. if (!swrm) {
  1263. pr_err_ratelimited("%s: swrm is null\n", __func__);
  1264. return;
  1265. }
  1266. memset(dev_offset, 0xff, SWRM_NUM_AUTO_ENUM_SLAVES);
  1267. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  1268. master->num_port);
  1269. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  1270. mport = &(swrm->mport_cfg[i]);
  1271. if (!mport->port_en)
  1272. continue;
  1273. swrm_pcm_port_config(swrm, (i + 1),
  1274. mport->stream_type, mport->dir, true);
  1275. j = 0;
  1276. lane_ctrl = 0;
  1277. sinterval = 0xFFFF;
  1278. list_for_each_entry(port_req, &mport->port_req_list, list) {
  1279. if (!port_req->dev_num)
  1280. continue;
  1281. j++;
  1282. slv_id = port_req->slave_port_id;
  1283. /* Assumption: If different channels in the same port
  1284. * on master is enabled for different slaves, then each
  1285. * slave offset should be configured differently.
  1286. */
  1287. swrm_get_device_frame_shape(swrm, mport, port_req);
  1288. if (j == 1) {
  1289. sinterval = port_req->sinterval;
  1290. lane_ctrl = port_req->lane_ctrl;
  1291. } else if (sinterval != port_req->sinterval ||
  1292. lane_ctrl != port_req->lane_ctrl) {
  1293. dev_err_ratelimited(swrm->dev,
  1294. "%s:slaves/slave ports attaching to mport%d"\
  1295. " are not using same SI or data lane, update slave tables,"\
  1296. "bailing out without setting port config\n",
  1297. __func__, i);
  1298. return;
  1299. }
  1300. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1301. val[len++] = SWR_REG_VAL_PACK(port_req->req_ch,
  1302. port_req->dev_num, get_cmd_id(swrm),
  1303. SWRS_DP_CHANNEL_ENABLE_BANK(slv_id,
  1304. bank));
  1305. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1306. val[len++] = SWR_REG_VAL_PACK(
  1307. port_req->sinterval & 0xFF,
  1308. port_req->dev_num, get_cmd_id(swrm),
  1309. SWRS_DP_SAMPLE_CONTROL_1_BANK(slv_id,
  1310. bank));
  1311. /* Only wite MSB if SI > 0xFF */
  1312. if (port_req->sinterval > 0xFF) {
  1313. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1314. val[len++] = SWR_REG_VAL_PACK(
  1315. (port_req->sinterval >> 8) & 0xFF,
  1316. port_req->dev_num, get_cmd_id(swrm),
  1317. SWRS_DP_SAMPLE_CONTROL_2_BANK(slv_id,
  1318. bank));
  1319. }
  1320. if (port_req->offset1 != SWR_INVALID_PARAM) {
  1321. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1322. val[len++] = SWR_REG_VAL_PACK(port_req->offset1,
  1323. port_req->dev_num, get_cmd_id(swrm),
  1324. SWRS_DP_OFFSET_CONTROL_1_BANK(slv_id,
  1325. bank));
  1326. }
  1327. if (port_req->offset2 != SWR_INVALID_PARAM) {
  1328. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1329. val[len++] = SWR_REG_VAL_PACK(port_req->offset2,
  1330. port_req->dev_num, get_cmd_id(swrm),
  1331. SWRS_DP_OFFSET_CONTROL_2_BANK(
  1332. slv_id, bank));
  1333. }
  1334. if (port_req->hstart != SWR_INVALID_PARAM
  1335. && port_req->hstop != SWR_INVALID_PARAM) {
  1336. hparams = (port_req->hstart << 4) |
  1337. port_req->hstop;
  1338. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1339. val[len++] = SWR_REG_VAL_PACK(hparams,
  1340. port_req->dev_num, get_cmd_id(swrm),
  1341. SWRS_DP_HCONTROL_BANK(slv_id,
  1342. bank));
  1343. }
  1344. if (port_req->word_length != SWR_INVALID_PARAM) {
  1345. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1346. val[len++] =
  1347. SWR_REG_VAL_PACK(port_req->word_length,
  1348. port_req->dev_num, get_cmd_id(swrm),
  1349. SWRS_DP_BLOCK_CONTROL_1(slv_id));
  1350. }
  1351. if (port_req->blk_pack_mode != SWR_INVALID_PARAM) {
  1352. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1353. val[len++] =
  1354. SWR_REG_VAL_PACK(
  1355. port_req->blk_pack_mode,
  1356. port_req->dev_num, get_cmd_id(swrm),
  1357. SWRS_DP_BLOCK_CONTROL_3_BANK(slv_id,
  1358. bank));
  1359. }
  1360. if (port_req->blk_grp_count != SWR_INVALID_PARAM) {
  1361. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1362. val[len++] =
  1363. SWR_REG_VAL_PACK(
  1364. port_req->blk_grp_count,
  1365. port_req->dev_num, get_cmd_id(swrm),
  1366. SWRS_DP_BLOCK_CONTROL_2_BANK(
  1367. slv_id, bank));
  1368. }
  1369. if (port_req->lane_ctrl != SWR_INVALID_PARAM) {
  1370. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1371. val[len++] =
  1372. SWR_REG_VAL_PACK(port_req->lane_ctrl,
  1373. port_req->dev_num, get_cmd_id(swrm),
  1374. SWRS_DP_LANE_CONTROL_BANK(
  1375. slv_id, bank));
  1376. }
  1377. port_req->ch_en = port_req->req_ch;
  1378. dev_offset[port_req->dev_num] = port_req->offset1;
  1379. }
  1380. if (swrm->master_id == MASTER_ID_TX) {
  1381. mport->sinterval = sinterval;
  1382. mport->lane_ctrl = lane_ctrl;
  1383. }
  1384. value = ((mport->req_ch)
  1385. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  1386. if (mport->offset2 != SWR_INVALID_PARAM)
  1387. value |= ((mport->offset2)
  1388. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  1389. controller_offset = (swrm_get_controller_offset1(swrm,
  1390. dev_offset, mport->offset1));
  1391. value |= (controller_offset << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  1392. mport->offset1 = controller_offset;
  1393. value |= (mport->sinterval & 0xFF);
  1394. reg[len] = SWRM_DP_PORT_CTRL_BANK((i + 1), bank);
  1395. val[len++] = value;
  1396. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  1397. __func__, (i + 1),
  1398. (SWRM_DP_PORT_CTRL_BANK((i + 1), bank)), value);
  1399. reg[len] = SWRM_DP_SAMPLECTRL2_BANK((i + 1), bank);
  1400. val[len++] = ((mport->sinterval >> 8) & 0xFF);
  1401. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  1402. reg[len] = SWRM_DP_PORT_CTRL_2_BANK((i + 1), bank);
  1403. val[len++] = mport->lane_ctrl;
  1404. }
  1405. if (mport->word_length != SWR_INVALID_PARAM) {
  1406. reg[len] = SWRM_DP_BLOCK_CTRL_1((i + 1));
  1407. val[len++] = mport->word_length;
  1408. }
  1409. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  1410. reg[len] = SWRM_DP_BLOCK_CTRL2_BANK((i + 1), bank);
  1411. val[len++] = mport->blk_grp_count;
  1412. }
  1413. if (mport->hstart != SWR_INVALID_PARAM
  1414. && mport->hstop != SWR_INVALID_PARAM) {
  1415. reg[len] = SWRM_DP_PORT_HCTRL_BANK((i + 1), bank);
  1416. hparams = (mport->hstop << 4) | mport->hstart;
  1417. val[len++] = hparams;
  1418. } else {
  1419. reg[len] = SWRM_DP_PORT_HCTRL_BANK((i + 1), bank);
  1420. hparams = (SWR_HSTOP_MAX_VAL << 4) | SWR_HSTART_MIN_VAL;
  1421. val[len++] = hparams;
  1422. }
  1423. if (mport->blk_pack_mode != SWR_INVALID_PARAM) {
  1424. reg[len] = SWRM_DP_BLOCK_CTRL3_BANK((i + 1), bank);
  1425. val[len++] = mport->blk_pack_mode;
  1426. }
  1427. mport->ch_en = mport->req_ch;
  1428. }
  1429. swrm_reg_dump(swrm, reg, val, len, __func__);
  1430. swr_master_bulk_write(swrm, reg, val, len);
  1431. }
  1432. static void swrm_apply_port_config(struct swr_master *master)
  1433. {
  1434. u8 bank;
  1435. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1436. if (!swrm) {
  1437. pr_err_ratelimited("%s: Invalid handle to swr controller\n",
  1438. __func__);
  1439. return;
  1440. }
  1441. bank = get_inactive_bank_num(swrm);
  1442. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  1443. __func__, bank, master->num_port);
  1444. if (!swrm->disable_div2_clk_switch)
  1445. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, get_cmd_id(swrm),
  1446. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  1447. swrm_copy_data_port_config(master, bank);
  1448. }
  1449. static int swrm_slvdev_datapath_control(struct swr_master *master, bool enable)
  1450. {
  1451. u8 bank;
  1452. u32 value = 0, n_row = 0, n_col = 0;
  1453. u32 row = 0, col = 0;
  1454. int bus_clk_div_factor;
  1455. int ret;
  1456. u8 ssp_period = 0;
  1457. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1458. int mask = (SWRM_ROW_CTRL_MASK | SWRM_COL_CTRL_MASK |
  1459. SWRM_CLK_DIV_MASK | SWRM_SSP_PERIOD_MASK);
  1460. u8 inactive_bank;
  1461. int frame_sync = SWRM_FRAME_SYNC_SEL;
  1462. if (!swrm) {
  1463. pr_err_ratelimited("%s: swrm is null\n", __func__);
  1464. return -EFAULT;
  1465. }
  1466. mutex_lock(&swrm->mlock);
  1467. /*
  1468. * During disable if master is already down, which implies an ssr/pdr
  1469. * scenario, just mark ports as disabled and exit
  1470. */
  1471. if (swrm->state == SWR_MSTR_SSR && !enable) {
  1472. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  1473. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  1474. __func__);
  1475. goto exit;
  1476. }
  1477. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1478. swrm_cleanup_disabled_port_reqs(master);
  1479. if (!swrm_is_port_en(master)) {
  1480. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  1481. __func__);
  1482. pm_runtime_mark_last_busy(swrm->dev);
  1483. pm_runtime_put_autosuspend(swrm->dev);
  1484. }
  1485. goto exit;
  1486. }
  1487. bank = get_inactive_bank_num(swrm);
  1488. if (enable) {
  1489. if (!test_bit(ENABLE_PENDING, &swrm->port_req_pending)) {
  1490. dev_dbg(swrm->dev, "%s:No pending connect port req\n",
  1491. __func__);
  1492. goto exit;
  1493. }
  1494. clear_bit(ENABLE_PENDING, &swrm->port_req_pending);
  1495. ret = swrm_get_port_config(swrm);
  1496. if (ret) {
  1497. /* cannot accommodate ports */
  1498. swrm_cleanup_disabled_port_reqs(master);
  1499. mutex_unlock(&swrm->mlock);
  1500. return -EINVAL;
  1501. }
  1502. swr_master_write(swrm, SWRM_INTERRUPT_EN(swrm->ee_val),
  1503. SWRM_INTERRUPT_STATUS_MASK);
  1504. /* apply the new port config*/
  1505. swrm_apply_port_config(master);
  1506. } else {
  1507. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  1508. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  1509. __func__);
  1510. goto exit;
  1511. }
  1512. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1513. swrm_disable_ports(master, bank);
  1514. }
  1515. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d freq %d\n",
  1516. __func__, enable, swrm->num_cfg_devs, swrm->mclk_freq);
  1517. if (enable) {
  1518. /* set col = 16 */
  1519. n_col = SWR_MAX_COL;
  1520. col = SWRM_COL_16;
  1521. if (swrm->bus_clk == MCLK_FREQ_LP) {
  1522. n_col = SWR_MIN_COL;
  1523. col = SWRM_COL_02;
  1524. }
  1525. } else {
  1526. /*
  1527. * Do not change to col = 2 if there are still active ports
  1528. */
  1529. if (!master->num_port) {
  1530. n_col = SWR_MIN_COL;
  1531. col = SWRM_COL_02;
  1532. } else {
  1533. n_col = SWR_MAX_COL;
  1534. col = SWRM_COL_16;
  1535. }
  1536. }
  1537. /* Use default 50 * x, frame shape. Change based on mclk */
  1538. if (swrm->mclk_freq == MCLK_FREQ_NATIVE) {
  1539. dev_dbg(swrm->dev, "setting 64 x %d frameshape\n", col);
  1540. n_row = SWR_ROW_64;
  1541. row = SWRM_ROW_64;
  1542. frame_sync = SWRM_FRAME_SYNC_SEL_NATIVE;
  1543. } else {
  1544. dev_dbg(swrm->dev, "setting 50 x %d frameshape\n", col);
  1545. n_row = SWR_ROW_50;
  1546. row = SWRM_ROW_50;
  1547. frame_sync = SWRM_FRAME_SYNC_SEL;
  1548. }
  1549. ssp_period = swrm_get_ssp_period(swrm, row, col, frame_sync);
  1550. bus_clk_div_factor = swrm_get_clk_div(swrm->mclk_freq, swrm->bus_clk);
  1551. dev_dbg(swrm->dev, "%s: ssp_period: %d, bus_clk_div:%d \n", __func__,
  1552. ssp_period, bus_clk_div_factor);
  1553. value = swr_master_read(swrm, SWRM_MCP_FRAME_CTRL_BANK(bank));
  1554. value &= (~mask);
  1555. value |= ((n_row << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1556. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1557. (bus_clk_div_factor <<
  1558. SWRM_MCP_FRAME_CTRL_BANK_CLK_DIV_VALUE_SHFT) |
  1559. ((ssp_period - 1) << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1560. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK(bank), value);
  1561. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  1562. SWRM_MCP_FRAME_CTRL_BANK(bank), value);
  1563. enable_bank_switch(swrm, bank, n_row, n_col);
  1564. inactive_bank = bank ? 0 : 1;
  1565. if (enable)
  1566. swrm_copy_data_port_config(master, inactive_bank);
  1567. else {
  1568. swrm_disable_ports(master, inactive_bank);
  1569. swrm_cleanup_disabled_port_reqs(master);
  1570. }
  1571. if (!swrm_is_port_en(master)) {
  1572. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  1573. __func__);
  1574. pm_runtime_mark_last_busy(swrm->dev);
  1575. if (!enable)
  1576. pm_runtime_set_autosuspend_delay(swrm->dev, 80);
  1577. pm_runtime_put_autosuspend(swrm->dev);
  1578. }
  1579. exit:
  1580. mutex_unlock(&swrm->mlock);
  1581. return 0;
  1582. }
  1583. static int swrm_connect_port(struct swr_master *master,
  1584. struct swr_params *portinfo)
  1585. {
  1586. int i;
  1587. struct swr_port_info *port_req;
  1588. int ret = 0;
  1589. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1590. struct swrm_mports *mport;
  1591. u8 mstr_port_id, mstr_ch_msk;
  1592. dev_dbg(&master->dev, "%s: enter\n", __func__);
  1593. if (!portinfo)
  1594. return -EINVAL;
  1595. if (!swrm) {
  1596. dev_err_ratelimited(&master->dev,
  1597. "%s: Invalid handle to swr controller\n",
  1598. __func__);
  1599. return -EINVAL;
  1600. }
  1601. mutex_lock(&swrm->mlock);
  1602. mutex_lock(&swrm->devlock);
  1603. if (!swrm->dev_up) {
  1604. swr_port_response(master, portinfo->tid);
  1605. mutex_unlock(&swrm->devlock);
  1606. mutex_unlock(&swrm->mlock);
  1607. return -EINVAL;
  1608. }
  1609. mutex_unlock(&swrm->devlock);
  1610. if (!swrm_is_port_en(master))
  1611. pm_runtime_get_sync(swrm->dev);
  1612. for (i = 0; i < portinfo->num_port; i++) {
  1613. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_msk,
  1614. portinfo->port_type[i],
  1615. portinfo->port_id[i]);
  1616. if (ret) {
  1617. dev_err_ratelimited(&master->dev,
  1618. "%s: mstr portid for slv port %d not found\n",
  1619. __func__, portinfo->port_id[i]);
  1620. goto port_fail;
  1621. }
  1622. mport = &(swrm->mport_cfg[mstr_port_id]);
  1623. /* get port req */
  1624. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1625. portinfo->dev_num);
  1626. if (!port_req) {
  1627. dev_dbg(&master->dev, "%s: new req:port id %d dev %d\n",
  1628. __func__, portinfo->port_id[i],
  1629. portinfo->dev_num);
  1630. port_req = kzalloc(sizeof(struct swr_port_info),
  1631. GFP_KERNEL);
  1632. if (!port_req) {
  1633. ret = -ENOMEM;
  1634. goto mem_fail;
  1635. }
  1636. port_req->dev_num = portinfo->dev_num;
  1637. port_req->slave_port_id = portinfo->port_id[i];
  1638. port_req->num_ch = portinfo->num_ch[i];
  1639. port_req->ch_rate = portinfo->ch_rate[i];
  1640. port_req->ch_en = 0;
  1641. port_req->master_port_id = mstr_port_id;
  1642. list_add(&port_req->list, &mport->port_req_list);
  1643. }
  1644. port_req->req_ch |= portinfo->ch_en[i];
  1645. dev_dbg(&master->dev,
  1646. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  1647. __func__, port_req->master_port_id,
  1648. port_req->slave_port_id, port_req->ch_rate,
  1649. port_req->num_ch);
  1650. /* Put the port req on master port */
  1651. mport = &(swrm->mport_cfg[mstr_port_id]);
  1652. mport->port_en = true;
  1653. mport->req_ch |= mstr_ch_msk;
  1654. master->port_en_mask |= (1 << mstr_port_id);
  1655. if (swrm->clk_stop_mode0_supp &&
  1656. swrm->dynamic_port_map_supported) {
  1657. mport->ch_rate += portinfo->ch_rate[i];
  1658. swrm_update_bus_clk(swrm);
  1659. } else {
  1660. /*
  1661. * Fallback to assign slave port ch_rate
  1662. * as master port uses same ch_rate as slave
  1663. * unlike soundwire TX master ports where
  1664. * unified ports and multiple slave port
  1665. * channels can attach to same master port
  1666. */
  1667. mport->ch_rate = portinfo->ch_rate[i];
  1668. }
  1669. }
  1670. master->num_port += portinfo->num_port;
  1671. set_bit(ENABLE_PENDING, &swrm->port_req_pending);
  1672. swr_port_response(master, portinfo->tid);
  1673. mutex_unlock(&swrm->mlock);
  1674. return 0;
  1675. port_fail:
  1676. mem_fail:
  1677. swr_port_response(master, portinfo->tid);
  1678. /* cleanup port reqs in error condition */
  1679. swrm_cleanup_disabled_port_reqs(master);
  1680. mutex_unlock(&swrm->mlock);
  1681. return ret;
  1682. }
  1683. static int swrm_disconnect_port(struct swr_master *master,
  1684. struct swr_params *portinfo)
  1685. {
  1686. int i, ret = 0;
  1687. struct swr_port_info *port_req;
  1688. struct swrm_mports *mport;
  1689. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1690. u8 mstr_port_id, mstr_ch_mask;
  1691. u8 num_port = 0;
  1692. if (!swrm) {
  1693. dev_err_ratelimited(&master->dev,
  1694. "%s: Invalid handle to swr controller\n",
  1695. __func__);
  1696. return -EINVAL;
  1697. }
  1698. if (!portinfo) {
  1699. dev_err_ratelimited(&master->dev, "%s: portinfo is NULL\n", __func__);
  1700. return -EINVAL;
  1701. }
  1702. mutex_lock(&swrm->mlock);
  1703. for (i = 0; i < portinfo->num_port; i++) {
  1704. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_mask,
  1705. portinfo->port_type[i], portinfo->port_id[i]);
  1706. if (ret) {
  1707. dev_err_ratelimited(&master->dev,
  1708. "%s: mstr portid for slv port %d not found\n",
  1709. __func__, portinfo->port_id[i]);
  1710. goto err;
  1711. }
  1712. mport = &(swrm->mport_cfg[mstr_port_id]);
  1713. /* get port req */
  1714. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1715. portinfo->dev_num);
  1716. if (!port_req) {
  1717. dev_err_ratelimited(&master->dev, "%s:port not enabled : port %d\n",
  1718. __func__, portinfo->port_id[i]);
  1719. continue;
  1720. }
  1721. port_req->req_ch &= ~portinfo->ch_en[i];
  1722. mport->req_ch &= ~mstr_ch_mask;
  1723. if (swrm->clk_stop_mode0_supp &&
  1724. swrm->dynamic_port_map_supported &&
  1725. !mport->req_ch) {
  1726. mport->ch_rate = 0;
  1727. swrm_update_bus_clk(swrm);
  1728. }
  1729. num_port++;
  1730. }
  1731. if (master->num_port > num_port)
  1732. master->num_port -= num_port;
  1733. else
  1734. master->num_port = 0;
  1735. set_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1736. swr_port_response(master, portinfo->tid);
  1737. mutex_unlock(&swrm->mlock);
  1738. return 0;
  1739. err:
  1740. swr_port_response(master, portinfo->tid);
  1741. mutex_unlock(&swrm->mlock);
  1742. return -EINVAL;
  1743. }
  1744. static int swrm_find_alert_slave(struct swr_mstr_ctrl *swrm,
  1745. int status, u8 *devnum)
  1746. {
  1747. int i;
  1748. bool found = false;
  1749. for (i = 0; i < (swrm->num_dev + 1); i++) {
  1750. if ((status & SWRM_MCP_SLV_STATUS_MASK) == SWR_ALERT) {
  1751. *devnum = i;
  1752. found = true;
  1753. break;
  1754. }
  1755. status >>= 2;
  1756. }
  1757. if (found)
  1758. return 0;
  1759. else
  1760. return -EINVAL;
  1761. }
  1762. static void swrm_enable_slave_irq(struct swr_mstr_ctrl *swrm)
  1763. {
  1764. int i;
  1765. int status = 0;
  1766. u32 temp;
  1767. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1768. if (!status) {
  1769. dev_dbg_ratelimited(swrm->dev, "%s: slaves status is 0x%x\n",
  1770. __func__, status);
  1771. return;
  1772. }
  1773. dev_dbg(swrm->dev, "%s: slave status: 0x%x\n", __func__, status);
  1774. for (i = 0; i < (swrm->num_dev + 1); i++) {
  1775. if (status & SWRM_MCP_SLV_STATUS_MASK) {
  1776. if (!swrm->clk_stop_wakeup) {
  1777. swrm_cmd_fifo_rd_cmd(swrm, &temp, i,
  1778. get_cmd_id(swrm), SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1779. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, i,
  1780. get_cmd_id(swrm), SWRS_SCP_INT_STATUS_CLEAR_1);
  1781. }
  1782. swrm_cmd_fifo_wr_cmd(swrm, 0x4, i, get_cmd_id(swrm),
  1783. SWRS_SCP_INT_STATUS_MASK_1);
  1784. }
  1785. status >>= 2;
  1786. }
  1787. }
  1788. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  1789. int status, u8 *devnum)
  1790. {
  1791. int i;
  1792. int new_sts = status;
  1793. int ret = SWR_NOT_PRESENT;
  1794. if (status != swrm->slave_status) {
  1795. for (i = 0; i < (swrm->num_dev + 1); i++) {
  1796. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  1797. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  1798. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  1799. *devnum = i;
  1800. break;
  1801. }
  1802. status >>= 2;
  1803. swrm->slave_status >>= 2;
  1804. }
  1805. swrm->slave_status = new_sts;
  1806. }
  1807. return ret;
  1808. }
  1809. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  1810. {
  1811. struct swr_mstr_ctrl *swrm = dev;
  1812. u32 value, intr_sts, intr_sts_masked;
  1813. u32 temp = 0;
  1814. u32 status, chg_sts, i;
  1815. u8 devnum = 0;
  1816. int ret = IRQ_HANDLED;
  1817. struct swr_device *swr_dev;
  1818. struct swr_master *mstr = &swrm->master;
  1819. int retry = 5;
  1820. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1821. dev_err_ratelimited(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1822. return IRQ_NONE;
  1823. }
  1824. mutex_lock(&swrm->reslock);
  1825. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  1826. ret = IRQ_NONE;
  1827. goto exit;
  1828. }
  1829. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  1830. ret = IRQ_NONE;
  1831. goto err_audio_hw_vote;
  1832. }
  1833. ret = swrm_clk_request(swrm, true);
  1834. if (ret) {
  1835. dev_err_ratelimited(dev, "%s: swrm clk failed\n", __func__);
  1836. ret = IRQ_NONE;
  1837. goto err_audio_core_vote;
  1838. }
  1839. mutex_unlock(&swrm->reslock);
  1840. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS(swrm->ee_val));
  1841. intr_sts_masked = intr_sts & swrm->intr_mask;
  1842. dev_dbg(swrm->dev, "%s: status: 0x%x \n", __func__, intr_sts_masked);
  1843. handle_irq:
  1844. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1845. value = intr_sts_masked & (1 << i);
  1846. if (!value)
  1847. continue;
  1848. switch (value) {
  1849. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1850. dev_dbg(swrm->dev, "%s: Trigger irq to slave device\n",
  1851. __func__);
  1852. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1853. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1854. if (ret) {
  1855. dev_err_ratelimited(swrm->dev,
  1856. "%s: no slave alert found.spurious interrupt\n",
  1857. __func__);
  1858. break;
  1859. }
  1860. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum,
  1861. get_cmd_id(swrm),
  1862. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1863. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum,
  1864. get_cmd_id(swrm),
  1865. SWRS_SCP_INT_STATUS_CLEAR_1);
  1866. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum,
  1867. get_cmd_id(swrm),
  1868. SWRS_SCP_INT_STATUS_CLEAR_1);
  1869. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1870. if (swr_dev->dev_num != devnum)
  1871. continue;
  1872. if (swr_dev->slave_irq) {
  1873. do {
  1874. swr_dev->slave_irq_pending = 0;
  1875. handle_nested_irq(
  1876. irq_find_mapping(
  1877. swr_dev->slave_irq, 0));
  1878. } while (swr_dev->slave_irq_pending && swrm->dev_up);
  1879. }
  1880. }
  1881. break;
  1882. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1883. dev_dbg(swrm->dev, "%s: SWR new slave attached\n",
  1884. __func__);
  1885. break;
  1886. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1887. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1888. swrm_enable_slave_irq(swrm);
  1889. if (status == swrm->slave_status) {
  1890. dev_dbg(swrm->dev,
  1891. "%s: No change in slave status: 0x%x\n",
  1892. __func__, status);
  1893. break;
  1894. }
  1895. chg_sts = swrm_check_slave_change_status(swrm, status,
  1896. &devnum);
  1897. switch (chg_sts) {
  1898. case SWR_NOT_PRESENT:
  1899. dev_dbg(swrm->dev,
  1900. "%s: device %d got detached\n",
  1901. __func__, devnum);
  1902. if (devnum == 0) {
  1903. /*
  1904. * enable host irq if device 0 detached
  1905. * as hw will mask host_irq at slave
  1906. * but will not unmask it afterwards.
  1907. */
  1908. swrm->enable_slave_irq = true;
  1909. }
  1910. break;
  1911. case SWR_ATTACHED_OK:
  1912. dev_dbg(swrm->dev,
  1913. "%s: device %d got attached\n",
  1914. __func__, devnum);
  1915. /* enable host irq from slave device*/
  1916. swrm->enable_slave_irq = true;
  1917. break;
  1918. case SWR_ALERT:
  1919. dev_dbg(swrm->dev,
  1920. "%s: device %d has pending interrupt\n",
  1921. __func__, devnum);
  1922. break;
  1923. }
  1924. break;
  1925. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1926. dev_err_ratelimited(swrm->dev,
  1927. "%s: SWR bus clsh detected\n",
  1928. __func__);
  1929. swrm->intr_mask &=
  1930. ~SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET;
  1931. swr_master_write(swrm,
  1932. SWRM_INTERRUPT_EN(swrm->ee_val),
  1933. swrm->intr_mask);
  1934. break;
  1935. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1936. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS(swrm->ee_val));
  1937. dev_err_ratelimited(swrm->dev,
  1938. "%s: SWR read FIFO overflow fifo status %x\n",
  1939. __func__, value);
  1940. break;
  1941. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1942. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS(swrm->ee_val));
  1943. dev_err_ratelimited(swrm->dev,
  1944. "%s: SWR read FIFO underflow fifo status %x\n",
  1945. __func__, value);
  1946. break;
  1947. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1948. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS(swrm->ee_val));
  1949. dev_err_ratelimited(swrm->dev,
  1950. "%s: SWR write FIFO overflow fifo status %x\n",
  1951. __func__, value);
  1952. break;
  1953. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1954. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS(swrm->ee_val));
  1955. dev_err_ratelimited(swrm->dev,
  1956. "%s: SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1957. __func__, value);
  1958. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1959. break;
  1960. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1961. dev_err_ratelimited(swrm->dev,
  1962. "%s: SWR Port collision detected\n",
  1963. __func__);
  1964. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1965. swr_master_write(swrm,
  1966. SWRM_INTERRUPT_EN(swrm->ee_val),
  1967. swrm->intr_mask);
  1968. break;
  1969. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1970. dev_dbg(swrm->dev,
  1971. "%s: SWR read enable valid mismatch\n",
  1972. __func__);
  1973. swrm->intr_mask &=
  1974. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1975. swr_master_write(swrm,
  1976. SWRM_INTERRUPT_EN(swrm->ee_val),
  1977. swrm->intr_mask);
  1978. break;
  1979. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1980. complete(&swrm->broadcast);
  1981. dev_dbg(swrm->dev, "%s: SWR cmd id finished\n",
  1982. __func__);
  1983. break;
  1984. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1985. swr_master_write(swrm, SWRM_ENUMERATOR_CFG, 0);
  1986. while (swr_master_read(swrm, SWRM_ENUMERATOR_STATUS)) {
  1987. if (!retry) {
  1988. dev_dbg(swrm->dev,
  1989. "%s: ENUM status is not idle\n",
  1990. __func__);
  1991. break;
  1992. }
  1993. retry--;
  1994. }
  1995. swr_master_write(swrm, SWRM_ENUMERATOR_CFG, 1);
  1996. break;
  1997. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  1998. break;
  1999. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  2000. swrm_check_link_status(swrm, 0x1);
  2001. break;
  2002. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  2003. break;
  2004. case SWRM_INTERRUPT_STATUS_EXT_CLK_STOP_WAKEUP:
  2005. if (swrm->state == SWR_MSTR_UP) {
  2006. dev_dbg(swrm->dev,
  2007. "%s:SWR Master is already up\n",
  2008. __func__);
  2009. } else {
  2010. dev_err_ratelimited(swrm->dev,
  2011. "%s: SWR wokeup during clock stop\n",
  2012. __func__);
  2013. /* It might be possible the slave device gets
  2014. * reset and slave interrupt gets missed. So
  2015. * re-enable Host IRQ and process slave pending
  2016. * interrupts, if any.
  2017. */
  2018. swrm->clk_stop_wakeup = true;
  2019. swrm_enable_slave_irq(swrm);
  2020. swrm->clk_stop_wakeup = false;
  2021. }
  2022. break;
  2023. case SWRM_INTERRUPT_STATUS_CMD_IGNORED_AND_EXEC_CONTINUED:
  2024. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS(swrm->ee_val));
  2025. dev_err_ratelimited(swrm->dev,
  2026. "%s: SWR CMD Ignored, fifo status 0x%x\n",
  2027. __func__, value);
  2028. /* Wait 3.5ms to clear */
  2029. usleep_range(3500, 3505);
  2030. break;
  2031. case SWRM_INTERRUPT_STATUS_DOUT_RATE_MISMATCH:
  2032. dev_err(swrm->dev,
  2033. "%s: SWR Port Channel rate mismatch\n", __func__);
  2034. swrm->intr_mask &=
  2035. ~SWRM_INTERRUPT_STATUS_DOUT_RATE_MISMATCH;
  2036. swr_master_write(swrm,
  2037. SWRM_INTERRUPT_EN(swrm->ee_val), swrm->intr_mask);
  2038. break;
  2039. default:
  2040. dev_err_ratelimited(swrm->dev,
  2041. "%s: SWR unknown interrupt value: %d\n",
  2042. __func__, value);
  2043. ret = IRQ_NONE;
  2044. break;
  2045. }
  2046. }
  2047. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR(swrm->ee_val), intr_sts);
  2048. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR(swrm->ee_val), 0x0);
  2049. if (swrm->enable_slave_irq) {
  2050. /* Enable slave irq here */
  2051. swrm_enable_slave_irq(swrm);
  2052. swrm->enable_slave_irq = false;
  2053. }
  2054. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS(swrm->ee_val));
  2055. intr_sts_masked = intr_sts & swrm->intr_mask;
  2056. if (intr_sts_masked && !pm_runtime_suspended(swrm->dev)) {
  2057. dev_dbg(swrm->dev, "%s: new interrupt received 0x%x\n",
  2058. __func__, intr_sts_masked);
  2059. goto handle_irq;
  2060. }
  2061. mutex_lock(&swrm->reslock);
  2062. swrm_clk_request(swrm, false);
  2063. err_audio_core_vote:
  2064. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  2065. err_audio_hw_vote:
  2066. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  2067. exit:
  2068. mutex_unlock(&swrm->reslock);
  2069. swrm_unlock_sleep(swrm);
  2070. return ret;
  2071. }
  2072. static irqreturn_t swrm_wakeup_interrupt(int irq, void *dev)
  2073. {
  2074. struct swr_mstr_ctrl *swrm = dev;
  2075. int ret = IRQ_HANDLED;
  2076. if (!swrm || !(swrm->dev)) {
  2077. pr_err_ratelimited("%s: swrm or dev is null\n", __func__);
  2078. return IRQ_NONE;
  2079. }
  2080. mutex_lock(&swrm->devlock);
  2081. if (swrm->state == SWR_MSTR_SSR || !swrm->dev_up) {
  2082. if (swrm->wake_irq > 0) {
  2083. if (unlikely(!irq_get_irq_data(swrm->wake_irq))) {
  2084. pr_err_ratelimited("%s: irq data is NULL\n", __func__);
  2085. mutex_unlock(&swrm->devlock);
  2086. return IRQ_NONE;
  2087. }
  2088. mutex_lock(&swrm->irq_lock);
  2089. if (!irqd_irq_disabled(
  2090. irq_get_irq_data(swrm->wake_irq)))
  2091. disable_irq_nosync(swrm->wake_irq);
  2092. mutex_unlock(&swrm->irq_lock);
  2093. }
  2094. mutex_unlock(&swrm->devlock);
  2095. return ret;
  2096. }
  2097. mutex_unlock(&swrm->devlock);
  2098. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  2099. dev_err_ratelimited(swrm->dev, "%s Failed to hold suspend\n", __func__);
  2100. goto exit;
  2101. }
  2102. if (swrm->wake_irq > 0) {
  2103. if (unlikely(!irq_get_irq_data(swrm->wake_irq))) {
  2104. pr_err_ratelimited("%s: irq data is NULL\n", __func__);
  2105. return IRQ_NONE;
  2106. }
  2107. mutex_lock(&swrm->irq_lock);
  2108. if (!irqd_irq_disabled(
  2109. irq_get_irq_data(swrm->wake_irq)))
  2110. disable_irq_nosync(swrm->wake_irq);
  2111. mutex_unlock(&swrm->irq_lock);
  2112. }
  2113. pm_runtime_get_sync(swrm->dev);
  2114. pm_runtime_mark_last_busy(swrm->dev);
  2115. pm_runtime_put_autosuspend(swrm->dev);
  2116. swrm_unlock_sleep(swrm);
  2117. exit:
  2118. return ret;
  2119. }
  2120. static void swrm_wakeup_work(struct work_struct *work)
  2121. {
  2122. struct swr_mstr_ctrl *swrm;
  2123. swrm = container_of(work, struct swr_mstr_ctrl,
  2124. wakeup_work);
  2125. if (!swrm || !(swrm->dev)) {
  2126. pr_err("%s: swrm or dev is null\n", __func__);
  2127. return;
  2128. }
  2129. mutex_lock(&swrm->devlock);
  2130. if (!swrm->dev_up) {
  2131. mutex_unlock(&swrm->devlock);
  2132. goto exit;
  2133. }
  2134. mutex_unlock(&swrm->devlock);
  2135. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  2136. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  2137. goto exit;
  2138. }
  2139. pm_runtime_get_sync(swrm->dev);
  2140. pm_runtime_mark_last_busy(swrm->dev);
  2141. pm_runtime_put_autosuspend(swrm->dev);
  2142. swrm_unlock_sleep(swrm);
  2143. exit:
  2144. pm_relax(swrm->dev);
  2145. }
  2146. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  2147. {
  2148. u32 val;
  2149. swrm->slave_status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  2150. val = (swrm->slave_status >> (devnum * 2));
  2151. val &= SWRM_MCP_SLV_STATUS_MASK;
  2152. return val;
  2153. }
  2154. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  2155. u8 *dev_num)
  2156. {
  2157. int i;
  2158. u64 id = 0;
  2159. int ret = -EINVAL;
  2160. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  2161. struct swr_device *swr_dev;
  2162. u32 num_dev = 0;
  2163. if (!swrm) {
  2164. pr_err("%s: Invalid handle to swr controller\n",
  2165. __func__);
  2166. return ret;
  2167. }
  2168. num_dev = swrm->num_dev;
  2169. mutex_lock(&swrm->devlock);
  2170. if (!swrm->dev_up) {
  2171. mutex_unlock(&swrm->devlock);
  2172. return ret;
  2173. }
  2174. mutex_unlock(&swrm->devlock);
  2175. pm_runtime_get_sync(swrm->dev);
  2176. for (i = 1; i < (num_dev + 1); i++) {
  2177. id = ((u64)(swr_master_read(swrm,
  2178. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  2179. id |= swr_master_read(swrm,
  2180. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  2181. /*
  2182. * As pm_runtime_get_sync() brings all slaves out of reset
  2183. * update logical device number for all slaves.
  2184. */
  2185. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2186. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  2187. u32 status = swrm_get_device_status(swrm, i);
  2188. if ((status == 0x01) || (status == 0x02)) {
  2189. swr_dev->dev_num = i;
  2190. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  2191. *dev_num = i;
  2192. ret = 0;
  2193. dev_info(swrm->dev,
  2194. "%s: devnum %d assigned for dev %llx\n",
  2195. __func__, i,
  2196. swr_dev->addr);
  2197. }
  2198. }
  2199. }
  2200. }
  2201. }
  2202. if (ret)
  2203. dev_err(swrm->dev,
  2204. "%s: device 0x%llx is not ready\n",
  2205. __func__, dev_id);
  2206. pm_runtime_mark_last_busy(swrm->dev);
  2207. pm_runtime_put_autosuspend(swrm->dev);
  2208. return ret;
  2209. }
  2210. static int swrm_init_port_params(struct swr_master *mstr, u32 dev_num,
  2211. u32 num_ports,
  2212. struct swr_dev_frame_config *uc_arr)
  2213. {
  2214. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  2215. int i, j, port_id_offset;
  2216. if (!swrm) {
  2217. pr_err("%s: Invalid handle to swr controller\n", __func__);
  2218. return 0;
  2219. }
  2220. if (dev_num == 0) {
  2221. pr_err("%s: Invalid device number 0\n", __func__);
  2222. return -EINVAL;
  2223. }
  2224. for (i = 0; i < SWR_UC_MAX; i++) {
  2225. for (j = 0; j < num_ports; j++) {
  2226. port_id_offset = (dev_num - 1) * SWR_MAX_DEV_PORT_NUM + j;
  2227. swrm->pp[i][port_id_offset].offset1 = uc_arr[i].pp[j].offset1;
  2228. swrm->pp[i][port_id_offset].lane_ctrl = uc_arr[i].pp[j].lane_ctrl;
  2229. }
  2230. }
  2231. return 0;
  2232. }
  2233. static void swrm_device_wakeup_vote(struct swr_master *mstr)
  2234. {
  2235. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  2236. if (!swrm) {
  2237. pr_err_ratelimited("%s: Invalid handle to swr controller\n",
  2238. __func__);
  2239. return;
  2240. }
  2241. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  2242. dev_err_ratelimited(swrm->dev, "%s Failed to hold suspend\n", __func__);
  2243. return;
  2244. }
  2245. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true))
  2246. dev_err_ratelimited(swrm->dev, "%s:lpass core hw enable failed\n",
  2247. __func__);
  2248. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true))
  2249. dev_err_ratelimited(swrm->dev, "%s:lpass audio hw enable failed\n",
  2250. __func__);
  2251. pm_runtime_get_sync(swrm->dev);
  2252. }
  2253. static void swrm_device_wakeup_unvote(struct swr_master *mstr)
  2254. {
  2255. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  2256. if (!swrm) {
  2257. pr_err_ratelimited("%s: Invalid handle to swr controller\n",
  2258. __func__);
  2259. return;
  2260. }
  2261. pm_runtime_mark_last_busy(swrm->dev);
  2262. pm_runtime_put_autosuspend(swrm->dev);
  2263. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  2264. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  2265. swrm_unlock_sleep(swrm);
  2266. }
  2267. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  2268. {
  2269. int ret = 0, i = 0;
  2270. u32 val;
  2271. u8 row_ctrl = SWR_ROW_50;
  2272. u8 col_ctrl = SWR_MIN_COL;
  2273. u8 ssp_period = 1;
  2274. u8 retry_cmd_num = 3;
  2275. u32 reg[SWRM_MAX_INIT_REG];
  2276. u32 value[SWRM_MAX_INIT_REG];
  2277. u32 temp = 0;
  2278. int len = 0;
  2279. /* Change no of retry counts to 1 for wsa to avoid underflow */
  2280. if (swrm->master_id == MASTER_ID_WSA)
  2281. retry_cmd_num = 1;
  2282. /* SW workaround to gate hw_ctl for SWR version >=1.6 */
  2283. if (swrm->version >= SWRM_VERSION_1_6) {
  2284. if (swrm->swrm_hctl_reg) {
  2285. temp = ioread32(swrm->swrm_hctl_reg);
  2286. temp &= 0xFFFFFFFD;
  2287. iowrite32(temp, swrm->swrm_hctl_reg);
  2288. usleep_range(500, 505);
  2289. temp = ioread32(swrm->swrm_hctl_reg);
  2290. dev_dbg(swrm->dev, "%s: hctl_reg val: 0x%x\n",
  2291. __func__, temp);
  2292. }
  2293. }
  2294. ssp_period = swrm_get_ssp_period(swrm, SWRM_ROW_50,
  2295. SWRM_COL_02, SWRM_FRAME_SYNC_SEL);
  2296. dev_dbg(swrm->dev, "%s: ssp_period: %d\n", __func__, ssp_period);
  2297. /* Clear Rows and Cols */
  2298. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  2299. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  2300. ((ssp_period - 1) << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  2301. reg[len] = SWRM_MCP_FRAME_CTRL_BANK(0);
  2302. value[len++] = val;
  2303. /* Set Auto enumeration flag */
  2304. reg[len] = SWRM_ENUMERATOR_CFG;
  2305. value[len++] = 1;
  2306. /* Configure No pings */
  2307. val = swr_master_read(swrm, SWRM_MCP_CFG);
  2308. val &= ~SWRM_NUM_PINGS_MASK;
  2309. val |= (0x1f << SWRM_NUM_PINGS_POS);
  2310. reg[len] = SWRM_MCP_CFG;
  2311. value[len++] = val;
  2312. /* Configure number of retries of a read/write cmd */
  2313. val = (retry_cmd_num);
  2314. reg[len] = SWRM_CMD_FIFO_CFG;
  2315. value[len++] = val;
  2316. if (swrm->version >= SWRM_VERSION_1_7) {
  2317. reg[len] = SWRM_LINK_MANAGER_EE;
  2318. value[len++] = swrm->ee_val;
  2319. }
  2320. #ifdef CONFIG_SWRM_VER_2P0
  2321. reg[len] = SWRM_CLK_CTRL(swrm->ee_val);
  2322. value[len++] = 0x01;
  2323. #endif
  2324. /* Set IRQ to PULSE */
  2325. reg[len] = SWRM_COMP_CFG;
  2326. value[len++] = 0x02;
  2327. reg[len] = SWRM_INTERRUPT_CLEAR(swrm->ee_val);
  2328. value[len++] = 0xFFFFFFFF;
  2329. swrm->intr_mask = SWRM_INTERRUPT_STATUS_MASK;
  2330. /* Mask soundwire interrupts */
  2331. reg[len] = SWRM_INTERRUPT_EN(swrm->ee_val);
  2332. value[len++] = swrm->intr_mask;
  2333. reg[len] = SWRM_COMP_CFG;
  2334. value[len++] = 0x03;
  2335. swr_master_bulk_write(swrm, reg, value, len);
  2336. if (!swrm_check_link_status(swrm, 0x1)) {
  2337. dev_err(swrm->dev,
  2338. "%s: swr link failed to connect\n",
  2339. __func__);
  2340. for (i = 0; i < len; i++) {
  2341. usleep_range(50, 55);
  2342. dev_err(swrm->dev,
  2343. "%s:reg:0x%x val:0x%x\n",
  2344. __func__,
  2345. reg[i], swr_master_read(swrm, reg[i]));
  2346. }
  2347. return -EINVAL;
  2348. }
  2349. /* Execute it for versions >= 1.5.1 */
  2350. if (swrm->version >= SWRM_VERSION_1_5_1)
  2351. swr_master_write(swrm, SWRM_CMD_FIFO_CFG,
  2352. (swr_master_read(swrm,
  2353. SWRM_CMD_FIFO_CFG) | 0x80000000));
  2354. return ret;
  2355. }
  2356. static int swrm_event_notify(struct notifier_block *self,
  2357. unsigned long action, void *data)
  2358. {
  2359. struct swr_mstr_ctrl *swrm = container_of(self, struct swr_mstr_ctrl,
  2360. event_notifier);
  2361. if (!swrm || !(swrm->dev)) {
  2362. pr_err_ratelimited("%s: swrm or dev is NULL\n", __func__);
  2363. return -EINVAL;
  2364. }
  2365. switch (action) {
  2366. case MSM_AUD_DC_EVENT:
  2367. schedule_work(&(swrm->dc_presence_work));
  2368. break;
  2369. case SWR_WAKE_IRQ_EVENT:
  2370. if (swrm->ipc_wakeup && !swrm->ipc_wakeup_triggered) {
  2371. swrm->ipc_wakeup_triggered = true;
  2372. pm_stay_awake(swrm->dev);
  2373. schedule_work(&swrm->wakeup_work);
  2374. }
  2375. break;
  2376. default:
  2377. dev_err_ratelimited(swrm->dev, "%s: invalid event type: %lu\n",
  2378. __func__, action);
  2379. return -EINVAL;
  2380. }
  2381. return 0;
  2382. }
  2383. static void swrm_notify_work_fn(struct work_struct *work)
  2384. {
  2385. struct swr_mstr_ctrl *swrm = container_of(work, struct swr_mstr_ctrl,
  2386. dc_presence_work);
  2387. if (!swrm || !swrm->pdev) {
  2388. pr_err_ratelimited("%s: swrm or pdev is NULL\n", __func__);
  2389. return;
  2390. }
  2391. swrm_wcd_notify(swrm->pdev, SWR_DEVICE_DOWN, NULL);
  2392. }
  2393. static int swrm_probe(struct platform_device *pdev)
  2394. {
  2395. struct swr_mstr_ctrl *swrm;
  2396. struct swr_ctrl_platform_data *pdata;
  2397. u32 i, num_ports, port_num, port_type, ch_mask, swrm_hctl_reg = 0;
  2398. u32 *temp, map_size, map_length, ch_iter = 0, old_port_num = 0;
  2399. int ret = 0;
  2400. struct clk *lpass_core_hw_vote = NULL;
  2401. struct clk *lpass_core_audio = NULL;
  2402. u32 swrm_hw_ver = 0;
  2403. /* Allocate soundwire master driver structure */
  2404. swrm = devm_kzalloc(&pdev->dev, sizeof(struct swr_mstr_ctrl),
  2405. GFP_KERNEL);
  2406. if (!swrm) {
  2407. ret = -ENOMEM;
  2408. goto err_memory_fail;
  2409. }
  2410. swrm->pdev = pdev;
  2411. swrm->dev = &pdev->dev;
  2412. platform_set_drvdata(pdev, swrm);
  2413. swr_set_ctrl_data(&swrm->master, swrm);
  2414. pdata = dev_get_platdata(&pdev->dev);
  2415. if (!pdata) {
  2416. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  2417. __func__);
  2418. ret = -EINVAL;
  2419. goto err_pdata_fail;
  2420. }
  2421. swrm->handle = (void *)pdata->handle;
  2422. if (!swrm->handle) {
  2423. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  2424. __func__);
  2425. ret = -EINVAL;
  2426. goto err_pdata_fail;
  2427. }
  2428. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-master-ee-val",
  2429. &swrm->ee_val);
  2430. if (ret) {
  2431. dev_dbg(&pdev->dev,
  2432. "%s: ee_val not specified, initialize with default val\n",
  2433. __func__);
  2434. swrm->ee_val = 0x1;
  2435. }
  2436. ret = of_property_read_u32(pdev->dev.of_node,
  2437. "qcom,swr-master-version",
  2438. &swrm->version);
  2439. if (ret) {
  2440. dev_dbg(&pdev->dev, "%s: swrm version not defined, use default\n",
  2441. __func__);
  2442. swrm->version = SWRM_VERSION_2_0;
  2443. }
  2444. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr_master_id",
  2445. &swrm->master_id);
  2446. if (ret) {
  2447. dev_err(&pdev->dev, "%s: failed to get master id\n", __func__);
  2448. goto err_pdata_fail;
  2449. }
  2450. ret = of_property_read_u32(pdev->dev.of_node, "qcom,dynamic-port-map-supported",
  2451. &swrm->dynamic_port_map_supported);
  2452. if (ret) {
  2453. dev_dbg(&pdev->dev,
  2454. "%s: failed to get dynamic port map support, use default\n",
  2455. __func__);
  2456. swrm->dynamic_port_map_supported = 1;
  2457. }
  2458. if (!(of_property_read_u32(pdev->dev.of_node,
  2459. "swrm-io-base", &swrm->swrm_base_reg)))
  2460. ret = of_property_read_u32(pdev->dev.of_node,
  2461. "swrm-io-base", &swrm->swrm_base_reg);
  2462. if (!swrm->swrm_base_reg) {
  2463. swrm->read = pdata->read;
  2464. if (!swrm->read) {
  2465. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  2466. __func__);
  2467. ret = -EINVAL;
  2468. goto err_pdata_fail;
  2469. }
  2470. swrm->write = pdata->write;
  2471. if (!swrm->write) {
  2472. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  2473. __func__);
  2474. ret = -EINVAL;
  2475. goto err_pdata_fail;
  2476. }
  2477. swrm->bulk_write = pdata->bulk_write;
  2478. if (!swrm->bulk_write) {
  2479. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  2480. __func__);
  2481. ret = -EINVAL;
  2482. goto err_pdata_fail;
  2483. }
  2484. } else {
  2485. swrm->swrm_dig_base = devm_ioremap(&pdev->dev,
  2486. swrm->swrm_base_reg, SWRM_MAX_REGISTER);
  2487. }
  2488. swrm->core_vote = pdata->core_vote;
  2489. if (!(of_property_read_u32(pdev->dev.of_node,
  2490. "qcom,swrm-hctl-reg", &swrm_hctl_reg)))
  2491. swrm->swrm_hctl_reg = devm_ioremap(&pdev->dev,
  2492. swrm_hctl_reg, 0x4);
  2493. swrm->clk = pdata->clk;
  2494. if (!swrm->clk) {
  2495. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  2496. __func__);
  2497. ret = -EINVAL;
  2498. goto err_pdata_fail;
  2499. }
  2500. if (of_property_read_u32(pdev->dev.of_node,
  2501. "qcom,swr-clock-stop-mode0",
  2502. &swrm->clk_stop_mode0_supp)) {
  2503. swrm->clk_stop_mode0_supp = FALSE;
  2504. }
  2505. /* Parse soundwire port mapping */
  2506. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-num-ports",
  2507. &num_ports);
  2508. if (ret) {
  2509. dev_err(swrm->dev, "%s: Failed to get num_ports\n", __func__);
  2510. goto err_pdata_fail;
  2511. }
  2512. swrm->num_ports = num_ports;
  2513. if (!of_find_property(pdev->dev.of_node, "qcom,swr-port-mapping",
  2514. &map_size)) {
  2515. dev_err(swrm->dev, "missing port mapping\n");
  2516. goto err_pdata_fail;
  2517. }
  2518. map_length = map_size / (3 * sizeof(u32));
  2519. if (num_ports > SWR_MSTR_PORT_LEN) {
  2520. dev_err(&pdev->dev, "%s:invalid number of swr ports\n",
  2521. __func__);
  2522. ret = -EINVAL;
  2523. goto err_pdata_fail;
  2524. }
  2525. temp = devm_kzalloc(&pdev->dev, map_size, GFP_KERNEL);
  2526. if (!temp) {
  2527. ret = -ENOMEM;
  2528. goto err_pdata_fail;
  2529. }
  2530. ret = of_property_read_u32_array(pdev->dev.of_node,
  2531. "qcom,swr-port-mapping", temp, 3 * map_length);
  2532. if (ret) {
  2533. dev_err(swrm->dev, "%s: Failed to read port mapping\n",
  2534. __func__);
  2535. goto err_pdata_fail;
  2536. }
  2537. for (i = 0; i < map_length; i++) {
  2538. port_num = temp[3 * i];
  2539. port_type = temp[3 * i + 1];
  2540. ch_mask = temp[3 * i + 2];
  2541. if (port_num != old_port_num)
  2542. ch_iter = 0;
  2543. if (port_num > SWR_MSTR_PORT_LEN ||
  2544. ch_iter >= SWR_MAX_CH_PER_PORT) {
  2545. dev_err(&pdev->dev,
  2546. "%s:invalid port_num %d or ch_iter %d\n",
  2547. __func__, port_num, ch_iter);
  2548. goto err_pdata_fail;
  2549. }
  2550. swrm->port_mapping[port_num][ch_iter].port_type = port_type;
  2551. swrm->port_mapping[port_num][ch_iter++].ch_mask = ch_mask;
  2552. old_port_num = port_num;
  2553. }
  2554. devm_kfree(&pdev->dev, temp);
  2555. ret = of_property_read_u32(pdev->dev.of_node, "qcom,is-always-on",
  2556. &swrm->is_always_on);
  2557. if (ret)
  2558. dev_dbg(&pdev->dev, "%s: failed to get is_always_on flag\n", __func__);
  2559. swrm->reg_irq = pdata->reg_irq;
  2560. swrm->master.read = swrm_read;
  2561. swrm->master.write = swrm_write;
  2562. swrm->master.bulk_write = swrm_bulk_write;
  2563. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  2564. swrm->master.init_port_params = swrm_init_port_params;
  2565. swrm->master.connect_port = swrm_connect_port;
  2566. swrm->master.disconnect_port = swrm_disconnect_port;
  2567. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  2568. swrm->master.remove_from_group = swrm_remove_from_group;
  2569. swrm->master.device_wakeup_vote = swrm_device_wakeup_vote;
  2570. swrm->master.device_wakeup_unvote = swrm_device_wakeup_unvote;
  2571. swrm->master.dev.parent = &pdev->dev;
  2572. swrm->master.dev.of_node = pdev->dev.of_node;
  2573. swrm->master.num_port = 0;
  2574. swrm->rcmd_id = 0;
  2575. swrm->wcmd_id = 0;
  2576. swrm->cmd_id = 0;
  2577. swrm->slave_status = 0;
  2578. swrm->num_rx_chs = 0;
  2579. swrm->clk_ref_count = 0;
  2580. swrm->swr_irq_wakeup_capable = 0;
  2581. swrm->mclk_freq = MCLK_FREQ;
  2582. swrm->bus_clk = MCLK_FREQ;
  2583. swrm->dev_up = true;
  2584. swrm->state = SWR_MSTR_UP;
  2585. swrm->ipc_wakeup = false;
  2586. swrm->enable_slave_irq = false;
  2587. swrm->clk_stop_wakeup = false;
  2588. swrm->ipc_wakeup_triggered = false;
  2589. swrm->disable_div2_clk_switch = FALSE;
  2590. init_completion(&swrm->reset);
  2591. init_completion(&swrm->broadcast);
  2592. init_completion(&swrm->clk_off_complete);
  2593. mutex_init(&swrm->irq_lock);
  2594. mutex_init(&swrm->mlock);
  2595. mutex_init(&swrm->reslock);
  2596. mutex_init(&swrm->force_down_lock);
  2597. mutex_init(&swrm->iolock);
  2598. mutex_init(&swrm->clklock);
  2599. mutex_init(&swrm->devlock);
  2600. mutex_init(&swrm->pm_lock);
  2601. mutex_init(&swrm->runtime_lock);
  2602. swrm->wlock_holders = 0;
  2603. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2604. init_waitqueue_head(&swrm->pm_wq);
  2605. cpu_latency_qos_add_request(&swrm->pm_qos_req,
  2606. PM_QOS_DEFAULT_VALUE);
  2607. for (i = 0 ; i < SWR_MSTR_PORT_LEN; i++) {
  2608. INIT_LIST_HEAD(&swrm->mport_cfg[i].port_req_list);
  2609. if (swrm->master_id == MASTER_ID_TX) {
  2610. swrm->mport_cfg[i].sinterval = 0xFFFF;
  2611. swrm->mport_cfg[i].offset1 = 0x00;
  2612. swrm->mport_cfg[i].offset2 = 0x00;
  2613. swrm->mport_cfg[i].hstart = 0xFF;
  2614. swrm->mport_cfg[i].hstop = 0xFF;
  2615. swrm->mport_cfg[i].blk_pack_mode = 0xFF;
  2616. swrm->mport_cfg[i].blk_grp_count = 0xFF;
  2617. swrm->mport_cfg[i].word_length = 0xFF;
  2618. swrm->mport_cfg[i].lane_ctrl = 0x00;
  2619. swrm->mport_cfg[i].dir = 0x00;
  2620. swrm->mport_cfg[i].stream_type = 0x00;
  2621. }
  2622. }
  2623. if (of_property_read_u32(pdev->dev.of_node,
  2624. "qcom,disable-div2-clk-switch",
  2625. &swrm->disable_div2_clk_switch)) {
  2626. swrm->disable_div2_clk_switch = FALSE;
  2627. }
  2628. /* Register LPASS core hw vote */
  2629. lpass_core_hw_vote = devm_clk_get(&pdev->dev, "lpass_core_hw_vote");
  2630. if (IS_ERR(lpass_core_hw_vote)) {
  2631. ret = PTR_ERR(lpass_core_hw_vote);
  2632. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2633. __func__, "lpass_core_hw_vote", ret);
  2634. lpass_core_hw_vote = NULL;
  2635. ret = 0;
  2636. }
  2637. swrm->lpass_core_hw_vote = lpass_core_hw_vote;
  2638. /* Register LPASS audio core vote */
  2639. lpass_core_audio = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2640. if (IS_ERR(lpass_core_audio)) {
  2641. ret = PTR_ERR(lpass_core_audio);
  2642. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2643. __func__, "lpass_core_audio", ret);
  2644. lpass_core_audio = NULL;
  2645. ret = 0;
  2646. }
  2647. swrm->lpass_core_audio = lpass_core_audio;
  2648. if (swrm->reg_irq) {
  2649. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  2650. SWR_IRQ_REGISTER);
  2651. if (ret) {
  2652. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  2653. __func__, ret);
  2654. goto err_irq_fail;
  2655. }
  2656. } else {
  2657. swrm->irq = platform_get_irq_byname(pdev, "swr_master_irq");
  2658. if (swrm->irq < 0) {
  2659. dev_err(swrm->dev, "%s() error getting irq hdle: %d\n",
  2660. __func__, swrm->irq);
  2661. goto err_irq_fail;
  2662. }
  2663. ret = request_threaded_irq(swrm->irq, NULL,
  2664. swr_mstr_interrupt,
  2665. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  2666. "swr_master_irq", swrm);
  2667. if (ret) {
  2668. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  2669. __func__, ret);
  2670. goto err_irq_fail;
  2671. }
  2672. }
  2673. /* Make inband tx interrupts as wakeup capable for slave irq */
  2674. ret = of_property_read_u32(pdev->dev.of_node,
  2675. "qcom,swr-mstr-irq-wakeup-capable",
  2676. &swrm->swr_irq_wakeup_capable);
  2677. if (ret)
  2678. dev_dbg(swrm->dev, "%s: swrm irq wakeup capable not defined\n",
  2679. __func__);
  2680. if (swrm->swr_irq_wakeup_capable) {
  2681. irq_set_irq_wake(swrm->irq, 1);
  2682. ret = device_init_wakeup(swrm->dev, true);
  2683. if (ret)
  2684. dev_info(swrm->dev,
  2685. "%s: Device wakeup init failed: %d\n",
  2686. __func__, ret);
  2687. }
  2688. ret = swr_register_master(&swrm->master);
  2689. if (ret) {
  2690. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  2691. goto err_mstr_fail;
  2692. }
  2693. /* Add devices registered with board-info as the
  2694. * controller will be up now
  2695. */
  2696. swr_master_add_boarddevices(&swrm->master);
  2697. if (!swrm->is_always_on && swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true))
  2698. dev_dbg(&pdev->dev, "%s: Audio HW Vote is failed\n", __func__);
  2699. mutex_lock(&swrm->mlock);
  2700. swrm_clk_request(swrm, true);
  2701. swrm->rd_fifo_depth = ((swr_master_read(swrm, SWRM_COMP_PARAMS)
  2702. & SWRM_COMP_PARAMS_RD_FIFO_DEPTH) >> 15);
  2703. swrm->wr_fifo_depth = ((swr_master_read(swrm, SWRM_COMP_PARAMS)
  2704. & SWRM_COMP_PARAMS_WR_FIFO_DEPTH) >> 10);
  2705. swrm_hw_ver = swr_master_read(swrm, SWRM_COMP_HW_VERSION);
  2706. if (swrm->version != swrm_hw_ver)
  2707. dev_info(&pdev->dev,
  2708. "%s: version specified in dtsi: 0x%x not match with HW read version 0x%x\n",
  2709. __func__, swrm->version, swrm_hw_ver);
  2710. swrm->num_auto_enum = ((swr_master_read(swrm, SWRM_COMP_PARAMS)
  2711. & SWRM_COMP_PARAMS_AUTO_ENUM_SLAVES) >> 20);
  2712. ret = of_property_read_u32(swrm->dev->of_node, "qcom,swr-num-dev",
  2713. &swrm->num_dev);
  2714. if (ret) {
  2715. dev_err(&pdev->dev, "%s: Looking up %s property failed\n",
  2716. __func__, "qcom,swr-num-dev");
  2717. mutex_unlock(&swrm->mlock);
  2718. goto err_parse_num_dev;
  2719. } else {
  2720. if (swrm->num_dev > swrm->num_auto_enum) {
  2721. dev_err(&pdev->dev, "%s: num_dev %d > max limit %d\n",
  2722. __func__, swrm->num_dev,
  2723. swrm->num_auto_enum);
  2724. ret = -EINVAL;
  2725. mutex_unlock(&swrm->mlock);
  2726. goto err_parse_num_dev;
  2727. } else {
  2728. dev_dbg(&pdev->dev,
  2729. "max swr devices expected to attach - %d, supported auto_enum - %d\n",
  2730. swrm->num_dev, swrm->num_auto_enum);
  2731. }
  2732. }
  2733. ret = swrm_master_init(swrm);
  2734. if (ret < 0) {
  2735. dev_err(&pdev->dev,
  2736. "%s: Error in master Initialization , err %d\n",
  2737. __func__, ret);
  2738. mutex_unlock(&swrm->mlock);
  2739. ret = -EPROBE_DEFER;
  2740. goto err_mstr_init_fail;
  2741. }
  2742. mutex_unlock(&swrm->mlock);
  2743. INIT_WORK(&swrm->wakeup_work, swrm_wakeup_work);
  2744. if (pdev->dev.of_node)
  2745. of_register_swr_devices(&swrm->master);
  2746. #ifdef CONFIG_DEBUG_FS
  2747. swrm->debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  2748. if (!IS_ERR(swrm->debugfs_swrm_dent)) {
  2749. swrm->debugfs_peek = debugfs_create_file("swrm_peek",
  2750. S_IFREG | 0444, swrm->debugfs_swrm_dent,
  2751. (void *) swrm, &swrm_debug_read_ops);
  2752. swrm->debugfs_poke = debugfs_create_file("swrm_poke",
  2753. S_IFREG | 0444, swrm->debugfs_swrm_dent,
  2754. (void *) swrm, &swrm_debug_write_ops);
  2755. swrm->debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  2756. S_IFREG | 0444, swrm->debugfs_swrm_dent,
  2757. (void *) swrm,
  2758. &swrm_debug_dump_ops);
  2759. }
  2760. #endif
  2761. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  2762. pm_runtime_use_autosuspend(&pdev->dev);
  2763. pm_runtime_set_active(&pdev->dev);
  2764. pm_runtime_enable(&pdev->dev);
  2765. pm_runtime_mark_last_busy(&pdev->dev);
  2766. INIT_WORK(&swrm->dc_presence_work, swrm_notify_work_fn);
  2767. swrm->event_notifier.notifier_call = swrm_event_notify;
  2768. //msm_aud_evt_register_client(&swrm->event_notifier);
  2769. return 0;
  2770. err_parse_num_dev:
  2771. err_mstr_init_fail:
  2772. swr_unregister_master(&swrm->master);
  2773. device_init_wakeup(swrm->dev, false);
  2774. err_mstr_fail:
  2775. if (swrm->reg_irq) {
  2776. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  2777. swrm, SWR_IRQ_FREE);
  2778. } else if (swrm->irq) {
  2779. if (irq_get_irq_data(swrm->irq) != NULL)
  2780. irqd_set_trigger_type(
  2781. irq_get_irq_data(swrm->irq),
  2782. IRQ_TYPE_NONE);
  2783. if (swrm->swr_irq_wakeup_capable)
  2784. irq_set_irq_wake(swrm->irq, 0);
  2785. free_irq(swrm->irq, swrm);
  2786. }
  2787. err_irq_fail:
  2788. mutex_destroy(&swrm->irq_lock);
  2789. mutex_destroy(&swrm->mlock);
  2790. mutex_destroy(&swrm->reslock);
  2791. mutex_destroy(&swrm->force_down_lock);
  2792. mutex_destroy(&swrm->iolock);
  2793. mutex_destroy(&swrm->clklock);
  2794. mutex_destroy(&swrm->pm_lock);
  2795. mutex_destroy(&swrm->runtime_lock);
  2796. cpu_latency_qos_remove_request(&swrm->pm_qos_req);
  2797. err_pdata_fail:
  2798. err_memory_fail:
  2799. return ret;
  2800. }
  2801. static int swrm_remove(struct platform_device *pdev)
  2802. {
  2803. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2804. if (swrm->reg_irq) {
  2805. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  2806. swrm, SWR_IRQ_FREE);
  2807. } else if (swrm->irq) {
  2808. if (irq_get_irq_data(swrm->irq) != NULL)
  2809. irqd_set_trigger_type(
  2810. irq_get_irq_data(swrm->irq),
  2811. IRQ_TYPE_NONE);
  2812. if (swrm->swr_irq_wakeup_capable) {
  2813. irq_set_irq_wake(swrm->irq, 0);
  2814. device_init_wakeup(swrm->dev, false);
  2815. }
  2816. free_irq(swrm->irq, swrm);
  2817. } else if (swrm->wake_irq > 0) {
  2818. free_irq(swrm->wake_irq, swrm);
  2819. }
  2820. cancel_work_sync(&swrm->wakeup_work);
  2821. pm_runtime_disable(&pdev->dev);
  2822. pm_runtime_set_suspended(&pdev->dev);
  2823. swr_unregister_master(&swrm->master);
  2824. //msm_aud_evt_unregister_client(&swrm->event_notifier);
  2825. mutex_destroy(&swrm->irq_lock);
  2826. mutex_destroy(&swrm->mlock);
  2827. mutex_destroy(&swrm->reslock);
  2828. mutex_destroy(&swrm->iolock);
  2829. mutex_destroy(&swrm->clklock);
  2830. mutex_destroy(&swrm->force_down_lock);
  2831. mutex_destroy(&swrm->pm_lock);
  2832. mutex_destroy(&swrm->runtime_lock);
  2833. cpu_latency_qos_remove_request(&swrm->pm_qos_req);
  2834. devm_kfree(&pdev->dev, swrm);
  2835. return 0;
  2836. }
  2837. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  2838. {
  2839. u32 val;
  2840. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  2841. swr_master_write(swrm, SWRM_INTERRUPT_EN(swrm->ee_val),
  2842. SWRM_INTERRUPT_STATUS_MASK);
  2843. val = swr_master_read(swrm, SWRM_MCP_CFG);
  2844. val |= 0x02;
  2845. swr_master_write(swrm, SWRM_MCP_CFG, val);
  2846. return 0;
  2847. }
  2848. #ifdef CONFIG_PM
  2849. static int swrm_runtime_resume(struct device *dev)
  2850. {
  2851. struct platform_device *pdev = to_platform_device(dev);
  2852. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2853. int ret = 0;
  2854. bool swrm_clk_req_err = false;
  2855. bool hw_core_err = false, aud_core_err = false;
  2856. struct swr_master *mstr = &swrm->master;
  2857. struct swr_device *swr_dev;
  2858. u32 temp = 0;
  2859. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  2860. __func__, swrm->state);
  2861. mutex_lock(&swrm->runtime_lock);
  2862. mutex_lock(&swrm->reslock);
  2863. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  2864. dev_err_ratelimited(dev, "%s:lpass core hw enable failed\n",
  2865. __func__);
  2866. hw_core_err = true;
  2867. pm_runtime_set_autosuspend_delay(&pdev->dev,
  2868. ERR_AUTO_SUSPEND_TIMER_VAL);
  2869. if (swrm->req_clk_switch)
  2870. swrm->req_clk_switch = false;
  2871. mutex_unlock(&swrm->reslock);
  2872. mutex_unlock(&swrm->runtime_lock);
  2873. return 0;
  2874. }
  2875. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  2876. dev_err_ratelimited(dev, "%s:lpass audio hw enable failed\n",
  2877. __func__);
  2878. aud_core_err = true;
  2879. }
  2880. if ((swrm->state == SWR_MSTR_DOWN) ||
  2881. (swrm->state == SWR_MSTR_SSR && swrm->dev_up)) {
  2882. if (swrm->clk_stop_mode0_supp) {
  2883. if (swrm->wake_irq > 0) {
  2884. if (unlikely(!irq_get_irq_data
  2885. (swrm->wake_irq))) {
  2886. pr_err_ratelimited("%s: irq data is NULL\n",
  2887. __func__);
  2888. mutex_unlock(&swrm->reslock);
  2889. mutex_unlock(&swrm->runtime_lock);
  2890. return IRQ_NONE;
  2891. }
  2892. mutex_lock(&swrm->irq_lock);
  2893. if (!irqd_irq_disabled(
  2894. irq_get_irq_data(swrm->wake_irq)))
  2895. disable_irq_nosync(swrm->wake_irq);
  2896. mutex_unlock(&swrm->irq_lock);
  2897. }
  2898. if (swrm->ipc_wakeup)
  2899. dev_err_ratelimited(dev, "%s:notifications disabled\n", __func__);
  2900. // msm_aud_evt_blocking_notifier_call_chain(
  2901. // SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  2902. }
  2903. if (swrm_clk_request(swrm, true)) {
  2904. /*
  2905. * Set autosuspend timer to 1 for
  2906. * master to enter into suspend.
  2907. */
  2908. swrm_clk_req_err = true;
  2909. goto exit;
  2910. }
  2911. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  2912. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2913. ret = swr_device_up(swr_dev);
  2914. if (ret == -ENODEV) {
  2915. dev_dbg(dev,
  2916. "%s slave device up not implemented\n",
  2917. __func__);
  2918. ret = 0;
  2919. } else if (ret) {
  2920. dev_err_ratelimited(dev,
  2921. "%s: failed to wakeup swr dev %d\n",
  2922. __func__, swr_dev->dev_num);
  2923. swrm_clk_request(swrm, false);
  2924. goto exit;
  2925. }
  2926. }
  2927. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  2928. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  2929. swr_master_write(swrm, SWRM_MCP_BUS_CTRL, 0x01);
  2930. swrm_master_init(swrm);
  2931. /* wait for hw enumeration to complete */
  2932. usleep_range(100, 105);
  2933. if (!swrm_check_link_status(swrm, 0x1))
  2934. dev_dbg(dev, "%s:failed in connecting, ssr?\n",
  2935. __func__);
  2936. swrm_cmd_fifo_wr_cmd(swrm, 0x4, 0xF, get_cmd_id(swrm),
  2937. SWRS_SCP_INT_STATUS_MASK_1);
  2938. if (swrm->state == SWR_MSTR_SSR) {
  2939. mutex_unlock(&swrm->reslock);
  2940. enable_bank_switch(swrm, 0, SWR_ROW_50, SWR_MIN_COL);
  2941. mutex_lock(&swrm->reslock);
  2942. }
  2943. } else {
  2944. if (swrm->swrm_hctl_reg) {
  2945. temp = ioread32(swrm->swrm_hctl_reg);
  2946. temp &= 0xFFFFFFFD;
  2947. iowrite32(temp, swrm->swrm_hctl_reg);
  2948. }
  2949. /*wake up from clock stop*/
  2950. #ifdef CONFIG_SWRM_VER_2P0
  2951. swr_master_write(swrm,
  2952. SWRM_CLK_CTRL(swrm->ee_val), 0x01);
  2953. #else
  2954. swr_master_write(swrm, SWRM_MCP_BUS_CTRL, 0x2);
  2955. #endif
  2956. /* clear and enable bus clash interrupt */
  2957. swr_master_write(swrm,
  2958. SWRM_INTERRUPT_CLEAR(swrm->ee_val), 0x08);
  2959. swrm->intr_mask |= 0x08;
  2960. swr_master_write(swrm, SWRM_INTERRUPT_EN(swrm->ee_val),
  2961. swrm->intr_mask);
  2962. usleep_range(100, 105);
  2963. if (!swrm_check_link_status(swrm, 0x1))
  2964. dev_dbg(dev, "%s:failed in connecting, ssr?\n",
  2965. __func__);
  2966. }
  2967. swrm->state = SWR_MSTR_UP;
  2968. }
  2969. exit:
  2970. if (swrm->is_always_on && !aud_core_err)
  2971. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  2972. if (!hw_core_err)
  2973. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  2974. if (swrm_clk_req_err || aud_core_err || hw_core_err)
  2975. pm_runtime_set_autosuspend_delay(&pdev->dev,
  2976. ERR_AUTO_SUSPEND_TIMER_VAL);
  2977. else
  2978. pm_runtime_set_autosuspend_delay(&pdev->dev,
  2979. auto_suspend_timer);
  2980. if (swrm->req_clk_switch)
  2981. swrm->req_clk_switch = false;
  2982. mutex_unlock(&swrm->reslock);
  2983. mutex_unlock(&swrm->runtime_lock);
  2984. return ret;
  2985. }
  2986. static int swrm_runtime_suspend(struct device *dev)
  2987. {
  2988. struct platform_device *pdev = to_platform_device(dev);
  2989. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2990. int ret = 0;
  2991. bool hw_core_err = false, aud_core_err = false;
  2992. struct swr_master *mstr = &swrm->master;
  2993. struct swr_device *swr_dev;
  2994. int current_state = 0;
  2995. struct irq_data *irq_data = NULL;
  2996. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  2997. __func__, swrm->state);
  2998. if (swrm->state == SWR_MSTR_SSR_RESET) {
  2999. swrm->state = SWR_MSTR_SSR;
  3000. return 0;
  3001. }
  3002. mutex_lock(&swrm->runtime_lock);
  3003. mutex_lock(&swrm->reslock);
  3004. mutex_lock(&swrm->force_down_lock);
  3005. current_state = swrm->state;
  3006. mutex_unlock(&swrm->force_down_lock);
  3007. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  3008. dev_err_ratelimited(dev, "%s:lpass core hw enable failed\n",
  3009. __func__);
  3010. hw_core_err = true;
  3011. }
  3012. if (swrm->is_always_on && swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true))
  3013. aud_core_err = true;
  3014. if ((current_state == SWR_MSTR_UP) ||
  3015. (current_state == SWR_MSTR_SSR)) {
  3016. if ((current_state != SWR_MSTR_SSR) &&
  3017. swrm_is_port_en(&swrm->master)) {
  3018. dev_dbg(dev, "%s ports are enabled\n", __func__);
  3019. ret = -EBUSY;
  3020. goto exit;
  3021. }
  3022. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  3023. dev_err_ratelimited(dev, "%s: clk stop mode not supported or SSR entry\n",
  3024. __func__);
  3025. if (swrm->state == SWR_MSTR_SSR)
  3026. goto chk_lnk_status;
  3027. mutex_unlock(&swrm->reslock);
  3028. enable_bank_switch(swrm, 0, SWR_ROW_50, SWR_MIN_COL);
  3029. mutex_lock(&swrm->reslock);
  3030. swrm_clk_pause(swrm);
  3031. swr_master_write(swrm, SWRM_COMP_CFG, 0x00);
  3032. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  3033. ret = swr_device_down(swr_dev);
  3034. if (ret == -ENODEV) {
  3035. dev_dbg_ratelimited(dev,
  3036. "%s slave device down not implemented\n",
  3037. __func__);
  3038. ret = 0;
  3039. } else if (ret) {
  3040. dev_err_ratelimited(dev,
  3041. "%s: failed to shutdown swr dev %d\n",
  3042. __func__, swr_dev->dev_num);
  3043. goto exit;
  3044. }
  3045. }
  3046. } else {
  3047. /* Mask bus clash interrupt */
  3048. swrm->intr_mask &= ~((u32)0x08);
  3049. swr_master_write(swrm, SWRM_INTERRUPT_EN(swrm->ee_val),
  3050. swrm->intr_mask);
  3051. mutex_unlock(&swrm->reslock);
  3052. /* clock stop sequence */
  3053. swrm_cmd_fifo_wr_cmd(swrm, 0x2, 0xF, 0xF,
  3054. SWRS_SCP_CONTROL);
  3055. mutex_lock(&swrm->reslock);
  3056. usleep_range(100, 105);
  3057. }
  3058. chk_lnk_status:
  3059. if (!swrm_check_link_status(swrm, 0x0))
  3060. dev_dbg(dev, "%s:failed in disconnecting, ssr?\n",
  3061. __func__);
  3062. ret = swrm_clk_request(swrm, false);
  3063. if (ret) {
  3064. dev_err_ratelimited(dev, "%s: swrmn clk failed\n", __func__);
  3065. ret = 0;
  3066. goto exit;
  3067. }
  3068. if (swrm->clk_stop_mode0_supp) {
  3069. if (swrm->wake_irq > 0) {
  3070. irq_data = irq_get_irq_data(swrm->wake_irq);
  3071. if (irq_data && irqd_irq_disabled(irq_data))
  3072. enable_irq(swrm->wake_irq);
  3073. } else if (swrm->ipc_wakeup) {
  3074. //msm_aud_evt_blocking_notifier_call_chain(
  3075. // SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  3076. dev_err_ratelimited(dev, "%s:notifications disabled\n", __func__);
  3077. swrm->ipc_wakeup_triggered = false;
  3078. }
  3079. }
  3080. }
  3081. /* Retain SSR state until resume */
  3082. if (current_state != SWR_MSTR_SSR)
  3083. swrm->state = SWR_MSTR_DOWN;
  3084. exit:
  3085. if (!swrm->is_always_on && swrm->state != SWR_MSTR_UP) {
  3086. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false))
  3087. dev_dbg(dev, "%s:lpass audio hw enable failed\n",
  3088. __func__);
  3089. } else if (swrm->is_always_on && !aud_core_err)
  3090. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  3091. if (!hw_core_err)
  3092. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  3093. mutex_unlock(&swrm->reslock);
  3094. mutex_unlock(&swrm->runtime_lock);
  3095. dev_dbg(dev, "%s: pm_runtime: suspend done state: %d\n",
  3096. __func__, swrm->state);
  3097. pm_runtime_set_autosuspend_delay(dev, auto_suspend_timer);
  3098. return ret;
  3099. }
  3100. #endif /* CONFIG_PM */
  3101. static int swrm_device_suspend(struct device *dev)
  3102. {
  3103. struct platform_device *pdev = to_platform_device(dev);
  3104. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  3105. int ret = 0;
  3106. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  3107. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  3108. ret = swrm_runtime_suspend(dev);
  3109. if (!ret) {
  3110. pm_runtime_disable(dev);
  3111. pm_runtime_set_suspended(dev);
  3112. pm_runtime_enable(dev);
  3113. }
  3114. }
  3115. return 0;
  3116. }
  3117. static int swrm_device_down(struct device *dev)
  3118. {
  3119. struct platform_device *pdev = to_platform_device(dev);
  3120. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  3121. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  3122. mutex_lock(&swrm->force_down_lock);
  3123. swrm->state = SWR_MSTR_SSR;
  3124. mutex_unlock(&swrm->force_down_lock);
  3125. swrm_device_suspend(dev);
  3126. return 0;
  3127. }
  3128. int swrm_register_wake_irq(struct swr_mstr_ctrl *swrm)
  3129. {
  3130. int ret = 0;
  3131. int irq, dir_apps_irq;
  3132. if (!swrm->ipc_wakeup) {
  3133. irq = of_get_named_gpio(swrm->dev->of_node,
  3134. "qcom,swr-wakeup-irq", 0);
  3135. if (gpio_is_valid(irq)) {
  3136. swrm->wake_irq = gpio_to_irq(irq);
  3137. if (swrm->wake_irq < 0) {
  3138. dev_err_ratelimited(swrm->dev,
  3139. "Unable to configure irq\n");
  3140. return swrm->wake_irq;
  3141. }
  3142. } else {
  3143. dir_apps_irq = platform_get_irq_byname(swrm->pdev,
  3144. "swr_wake_irq");
  3145. if (dir_apps_irq < 0) {
  3146. dev_err_ratelimited(swrm->dev,
  3147. "TLMM connect gpio not found\n");
  3148. return -EINVAL;
  3149. }
  3150. swrm->wake_irq = dir_apps_irq;
  3151. }
  3152. ret = request_threaded_irq(swrm->wake_irq, NULL,
  3153. swrm_wakeup_interrupt,
  3154. IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
  3155. "swr_wake_irq", swrm);
  3156. if (ret) {
  3157. dev_err_ratelimited(swrm->dev, "%s: Failed to request irq %d\n",
  3158. __func__, ret);
  3159. return -EINVAL;
  3160. }
  3161. irq_set_irq_wake(swrm->wake_irq, 1);
  3162. }
  3163. return ret;
  3164. }
  3165. static int swrm_alloc_port_mem(struct device *dev, struct swr_mstr_ctrl *swrm,
  3166. u32 uc, u32 size)
  3167. {
  3168. if (!swrm->port_param) {
  3169. swrm->port_param = devm_kzalloc(dev,
  3170. sizeof(swrm->port_param) * SWR_UC_MAX,
  3171. GFP_KERNEL);
  3172. if (!swrm->port_param)
  3173. return -ENOMEM;
  3174. }
  3175. if (!swrm->port_param[uc]) {
  3176. swrm->port_param[uc] = devm_kcalloc(dev, size,
  3177. sizeof(struct port_params),
  3178. GFP_KERNEL);
  3179. if (!swrm->port_param[uc])
  3180. return -ENOMEM;
  3181. } else {
  3182. dev_err_ratelimited(swrm->dev, "%s: called more than once\n",
  3183. __func__);
  3184. }
  3185. return 0;
  3186. }
  3187. static int swrm_copy_port_config(struct swr_mstr_ctrl *swrm,
  3188. struct swrm_port_config *port_cfg,
  3189. u32 size)
  3190. {
  3191. int idx;
  3192. struct port_params *params;
  3193. int uc = port_cfg->uc;
  3194. int ret = 0;
  3195. for (idx = 0; idx < size; idx++) {
  3196. params = &((struct port_params *)port_cfg->params)[idx];
  3197. if (!params) {
  3198. dev_err_ratelimited(swrm->dev, "%s: Invalid params\n", __func__);
  3199. ret = -EINVAL;
  3200. break;
  3201. }
  3202. memcpy(&swrm->port_param[uc][idx], params,
  3203. sizeof(struct port_params));
  3204. }
  3205. return ret;
  3206. }
  3207. /**
  3208. * swrm_wcd_notify - parent device can notify to soundwire master through
  3209. * this function
  3210. * @pdev: pointer to platform device structure
  3211. * @id: command id from parent to the soundwire master
  3212. * @data: data from parent device to soundwire master
  3213. */
  3214. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  3215. {
  3216. struct swr_mstr_ctrl *swrm;
  3217. int ret = 0;
  3218. struct swr_master *mstr;
  3219. struct swr_device *swr_dev;
  3220. struct swrm_port_config *port_cfg;
  3221. if (!pdev) {
  3222. pr_err_ratelimited("%s: pdev is NULL\n", __func__);
  3223. return -EINVAL;
  3224. }
  3225. swrm = platform_get_drvdata(pdev);
  3226. if (!swrm) {
  3227. dev_err_ratelimited(&pdev->dev, "%s: swrm is NULL\n", __func__);
  3228. return -EINVAL;
  3229. }
  3230. mstr = &swrm->master;
  3231. switch (id) {
  3232. case SWR_REQ_CLK_SWITCH:
  3233. /* This will put soundwire in clock stop mode and disable the
  3234. * clocks, if there is no active usecase running, so that the
  3235. * next activity on soundwire will request clock from new clock
  3236. * source.
  3237. */
  3238. if (!data) {
  3239. dev_err_ratelimited(swrm->dev, "%s: data is NULL for id:%d\n",
  3240. __func__, id);
  3241. ret = -EINVAL;
  3242. break;
  3243. }
  3244. mutex_lock(&swrm->mlock);
  3245. if (swrm->clk_src != *(int *)data) {
  3246. if (swrm->state == SWR_MSTR_UP) {
  3247. swrm->req_clk_switch = true;
  3248. swrm_device_suspend(&pdev->dev);
  3249. if (swrm->state == SWR_MSTR_UP)
  3250. swrm->req_clk_switch = false;
  3251. }
  3252. swrm->clk_src = *(int *)data;
  3253. }
  3254. mutex_unlock(&swrm->mlock);
  3255. break;
  3256. case SWR_CLK_FREQ:
  3257. if (!data) {
  3258. dev_err_ratelimited(swrm->dev, "%s: data is NULL\n", __func__);
  3259. ret = -EINVAL;
  3260. } else {
  3261. mutex_lock(&swrm->mlock);
  3262. if (swrm->mclk_freq != *(int *)data) {
  3263. dev_dbg(swrm->dev, "%s: freq change: force mstr down\n", __func__);
  3264. if (swrm->state == SWR_MSTR_DOWN)
  3265. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  3266. __func__, swrm->state);
  3267. else {
  3268. swrm->mclk_freq = *(int *)data;
  3269. swrm->bus_clk = swrm->mclk_freq;
  3270. swrm_switch_frame_shape(swrm,
  3271. swrm->bus_clk);
  3272. swrm_device_suspend(&pdev->dev);
  3273. }
  3274. /*
  3275. * add delay to ensure clk release happen
  3276. * if interrupt triggered for clk stop,
  3277. * wait for it to exit
  3278. */
  3279. usleep_range(10000, 10500);
  3280. }
  3281. swrm->mclk_freq = *(int *)data;
  3282. swrm->bus_clk = swrm->mclk_freq;
  3283. mutex_unlock(&swrm->mlock);
  3284. }
  3285. break;
  3286. case SWR_DEVICE_SSR_DOWN:
  3287. mutex_lock(&swrm->mlock);
  3288. mutex_lock(&swrm->devlock);
  3289. swrm->dev_up = false;
  3290. mutex_unlock(&swrm->devlock);
  3291. if (swrm->state == SWR_MSTR_DOWN)
  3292. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  3293. __func__, swrm->state);
  3294. else
  3295. swrm_device_down(&pdev->dev);
  3296. mutex_lock(&swrm->devlock);
  3297. if (swrm->hw_core_clk_en)
  3298. digital_cdc_rsc_mgr_hw_vote_disable(
  3299. swrm->lpass_core_hw_vote, swrm->dev);
  3300. swrm->hw_core_clk_en = 0;
  3301. if (swrm->aud_core_clk_en)
  3302. digital_cdc_rsc_mgr_hw_vote_disable(
  3303. swrm->lpass_core_audio, swrm->dev);
  3304. swrm->aud_core_clk_en = 0;
  3305. mutex_unlock(&swrm->devlock);
  3306. mutex_lock(&swrm->reslock);
  3307. swrm->state = SWR_MSTR_SSR;
  3308. mutex_unlock(&swrm->reslock);
  3309. mutex_unlock(&swrm->mlock);
  3310. break;
  3311. case SWR_DEVICE_SSR_UP:
  3312. /* wait for clk voting to be zero */
  3313. reinit_completion(&swrm->clk_off_complete);
  3314. if (swrm->clk_ref_count &&
  3315. !wait_for_completion_timeout(&swrm->clk_off_complete,
  3316. msecs_to_jiffies(500)))
  3317. dev_err_ratelimited(swrm->dev, "%s: clock voting not zero\n",
  3318. __func__);
  3319. if (swrm->state == SWR_MSTR_UP ||
  3320. pm_runtime_autosuspend_expiration(swrm->dev)) {
  3321. swrm->state = SWR_MSTR_SSR_RESET;
  3322. dev_dbg(swrm->dev,
  3323. "%s:suspend swr if active at SSR up\n",
  3324. __func__);
  3325. pm_runtime_set_autosuspend_delay(swrm->dev,
  3326. ERR_AUTO_SUSPEND_TIMER_VAL);
  3327. usleep_range(50000, 50100);
  3328. swrm->state = SWR_MSTR_SSR;
  3329. }
  3330. mutex_lock(&swrm->devlock);
  3331. swrm->dev_up = true;
  3332. mutex_unlock(&swrm->devlock);
  3333. break;
  3334. case SWR_DEVICE_DOWN:
  3335. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  3336. mutex_lock(&swrm->mlock);
  3337. if (swrm->state == SWR_MSTR_DOWN)
  3338. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  3339. __func__, swrm->state);
  3340. else
  3341. swrm_device_down(&pdev->dev);
  3342. mutex_unlock(&swrm->mlock);
  3343. break;
  3344. case SWR_DEVICE_UP:
  3345. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  3346. mutex_lock(&swrm->devlock);
  3347. if (!swrm->dev_up) {
  3348. dev_dbg(swrm->dev, "SSR not complete yet\n");
  3349. mutex_unlock(&swrm->devlock);
  3350. return -EBUSY;
  3351. }
  3352. mutex_unlock(&swrm->devlock);
  3353. mutex_lock(&swrm->mlock);
  3354. pm_runtime_mark_last_busy(&pdev->dev);
  3355. pm_runtime_get_sync(&pdev->dev);
  3356. mutex_lock(&swrm->reslock);
  3357. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  3358. ret = swr_reset_device(swr_dev);
  3359. if (ret == -ENODEV) {
  3360. dev_dbg_ratelimited(swrm->dev,
  3361. "%s slave reset not implemented\n",
  3362. __func__);
  3363. ret = 0;
  3364. } else if (ret) {
  3365. dev_err_ratelimited(swrm->dev,
  3366. "%s: failed to reset swr device %d\n",
  3367. __func__, swr_dev->dev_num);
  3368. swrm_clk_request(swrm, false);
  3369. }
  3370. }
  3371. pm_runtime_mark_last_busy(&pdev->dev);
  3372. pm_runtime_put_autosuspend(&pdev->dev);
  3373. mutex_unlock(&swrm->reslock);
  3374. mutex_unlock(&swrm->mlock);
  3375. break;
  3376. case SWR_SET_NUM_RX_CH:
  3377. if (!data) {
  3378. dev_err_ratelimited(swrm->dev, "%s: data is NULL\n", __func__);
  3379. ret = -EINVAL;
  3380. } else {
  3381. mutex_lock(&swrm->mlock);
  3382. swrm->num_rx_chs = *(int *)data;
  3383. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  3384. list_for_each_entry(swr_dev, &mstr->devices,
  3385. dev_list) {
  3386. ret = swr_set_device_group(swr_dev,
  3387. SWR_BROADCAST);
  3388. if (ret)
  3389. dev_err_ratelimited(swrm->dev,
  3390. "%s: set num ch failed\n",
  3391. __func__);
  3392. }
  3393. } else {
  3394. list_for_each_entry(swr_dev, &mstr->devices,
  3395. dev_list) {
  3396. ret = swr_set_device_group(swr_dev,
  3397. SWR_GROUP_NONE);
  3398. if (ret)
  3399. dev_err_ratelimited(swrm->dev,
  3400. "%s: set num ch failed\n",
  3401. __func__);
  3402. }
  3403. }
  3404. mutex_unlock(&swrm->mlock);
  3405. }
  3406. break;
  3407. case SWR_REGISTER_WAKE_IRQ:
  3408. if (!data) {
  3409. dev_err_ratelimited(swrm->dev, "%s: reg wake irq data is NULL\n",
  3410. __func__);
  3411. ret = -EINVAL;
  3412. } else {
  3413. mutex_lock(&swrm->mlock);
  3414. swrm->ipc_wakeup = *(u32 *)data;
  3415. ret = swrm_register_wake_irq(swrm);
  3416. if (ret)
  3417. dev_err_ratelimited(swrm->dev, "%s: register wake_irq failed\n",
  3418. __func__);
  3419. mutex_unlock(&swrm->mlock);
  3420. }
  3421. break;
  3422. case SWR_REGISTER_WAKEUP:
  3423. //msm_aud_evt_blocking_notifier_call_chain(
  3424. // SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  3425. break;
  3426. case SWR_DEREGISTER_WAKEUP:
  3427. //msm_aud_evt_blocking_notifier_call_chain(
  3428. // SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  3429. break;
  3430. case SWR_SET_PORT_MAP:
  3431. if (!data) {
  3432. dev_err_ratelimited(swrm->dev, "%s: data is NULL for id=%d\n",
  3433. __func__, id);
  3434. ret = -EINVAL;
  3435. } else {
  3436. mutex_lock(&swrm->mlock);
  3437. port_cfg = (struct swrm_port_config *)data;
  3438. if (!port_cfg->size) {
  3439. ret = -EINVAL;
  3440. goto done;
  3441. }
  3442. ret = swrm_alloc_port_mem(&pdev->dev, swrm,
  3443. port_cfg->uc, port_cfg->size);
  3444. if (!ret)
  3445. swrm_copy_port_config(swrm, port_cfg,
  3446. port_cfg->size);
  3447. done:
  3448. mutex_unlock(&swrm->mlock);
  3449. }
  3450. break;
  3451. default:
  3452. dev_err_ratelimited(swrm->dev, "%s: swr master unknown id %d\n",
  3453. __func__, id);
  3454. break;
  3455. }
  3456. return ret;
  3457. }
  3458. EXPORT_SYMBOL(swrm_wcd_notify);
  3459. /*
  3460. * swrm_pm_cmpxchg:
  3461. * Check old state and exchange with pm new state
  3462. * if old state matches with current state
  3463. *
  3464. * @swrm: pointer to wcd core resource
  3465. * @o: pm old state
  3466. * @n: pm new state
  3467. *
  3468. * Returns old state
  3469. */
  3470. static enum swrm_pm_state swrm_pm_cmpxchg(
  3471. struct swr_mstr_ctrl *swrm,
  3472. enum swrm_pm_state o,
  3473. enum swrm_pm_state n)
  3474. {
  3475. enum swrm_pm_state old;
  3476. if (!swrm)
  3477. return o;
  3478. mutex_lock(&swrm->pm_lock);
  3479. old = swrm->pm_state;
  3480. if (old == o)
  3481. swrm->pm_state = n;
  3482. mutex_unlock(&swrm->pm_lock);
  3483. return old;
  3484. }
  3485. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm)
  3486. {
  3487. enum swrm_pm_state os;
  3488. /*
  3489. * swrm_{lock/unlock}_sleep will be called by swr irq handler
  3490. * and slave wake up requests..
  3491. *
  3492. * If system didn't resume, we can simply return false so
  3493. * IRQ handler can return without handling IRQ.
  3494. */
  3495. mutex_lock(&swrm->pm_lock);
  3496. if (swrm->wlock_holders++ == 0) {
  3497. dev_dbg(swrm->dev, "%s: holding wake lock\n", __func__);
  3498. cpu_latency_qos_update_request(&swrm->pm_qos_req,
  3499. CPU_IDLE_LATENCY);
  3500. pm_stay_awake(swrm->dev);
  3501. }
  3502. mutex_unlock(&swrm->pm_lock);
  3503. if (!wait_event_timeout(swrm->pm_wq,
  3504. ((os = swrm_pm_cmpxchg(swrm,
  3505. SWRM_PM_SLEEPABLE,
  3506. SWRM_PM_AWAKE)) ==
  3507. SWRM_PM_SLEEPABLE ||
  3508. (os == SWRM_PM_AWAKE)),
  3509. msecs_to_jiffies(
  3510. SWRM_SYSTEM_RESUME_TIMEOUT_MS))) {
  3511. dev_err_ratelimited(swrm->dev, "%s: system didn't resume within %dms, s %d, w %d\n",
  3512. __func__, SWRM_SYSTEM_RESUME_TIMEOUT_MS, swrm->pm_state,
  3513. swrm->wlock_holders);
  3514. swrm_unlock_sleep(swrm);
  3515. return false;
  3516. }
  3517. wake_up_all(&swrm->pm_wq);
  3518. return true;
  3519. }
  3520. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm)
  3521. {
  3522. mutex_lock(&swrm->pm_lock);
  3523. if (--swrm->wlock_holders == 0) {
  3524. dev_dbg(swrm->dev, "%s: releasing wake lock pm_state %d -> %d\n",
  3525. __func__, swrm->pm_state, SWRM_PM_SLEEPABLE);
  3526. /*
  3527. * if swrm_lock_sleep failed, pm_state would be still
  3528. * swrm_PM_ASLEEP, don't overwrite
  3529. */
  3530. if (likely(swrm->pm_state == SWRM_PM_AWAKE))
  3531. swrm->pm_state = SWRM_PM_SLEEPABLE;
  3532. cpu_latency_qos_update_request(&swrm->pm_qos_req,
  3533. PM_QOS_DEFAULT_VALUE);
  3534. pm_relax(swrm->dev);
  3535. }
  3536. mutex_unlock(&swrm->pm_lock);
  3537. wake_up_all(&swrm->pm_wq);
  3538. }
  3539. #ifdef CONFIG_PM_SLEEP
  3540. static int swrm_suspend(struct device *dev)
  3541. {
  3542. int ret = -EBUSY;
  3543. struct platform_device *pdev = to_platform_device(dev);
  3544. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  3545. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  3546. mutex_lock(&swrm->pm_lock);
  3547. if (swrm->pm_state == SWRM_PM_SLEEPABLE) {
  3548. dev_dbg(swrm->dev, "%s: suspending system, state %d, wlock %d\n",
  3549. __func__, swrm->pm_state,
  3550. swrm->wlock_holders);
  3551. /*
  3552. * before updating the pm_state to ASLEEP, check if device is
  3553. * runtime suspended or not. If it is not, then first make it
  3554. * runtime suspend, and then update the pm_state to ASLEEP.
  3555. */
  3556. mutex_unlock(&swrm->pm_lock); /* release pm_lock before dev suspend */
  3557. swrm_device_suspend(swrm->dev); /* runtime suspend the device */
  3558. mutex_lock(&swrm->pm_lock); /* acquire pm_lock and update state */
  3559. if (swrm->pm_state == SWRM_PM_SLEEPABLE) {
  3560. swrm->pm_state = SWRM_PM_ASLEEP;
  3561. } else if (swrm->pm_state == SWRM_PM_AWAKE) {
  3562. ret = -EBUSY;
  3563. mutex_unlock(&swrm->pm_lock);
  3564. goto check_ebusy;
  3565. }
  3566. } else if (swrm->pm_state == SWRM_PM_AWAKE) {
  3567. /*
  3568. * unlock to wait for pm_state == SWRM_PM_SLEEPABLE
  3569. * then set to SWRM_PM_ASLEEP
  3570. */
  3571. dev_dbg(swrm->dev, "%s: waiting to suspend system, state %d, wlock %d\n",
  3572. __func__, swrm->pm_state,
  3573. swrm->wlock_holders);
  3574. mutex_unlock(&swrm->pm_lock);
  3575. if (!(wait_event_timeout(swrm->pm_wq, swrm_pm_cmpxchg(
  3576. swrm, SWRM_PM_SLEEPABLE,
  3577. SWRM_PM_ASLEEP) ==
  3578. SWRM_PM_SLEEPABLE,
  3579. msecs_to_jiffies(
  3580. SWRM_SYS_SUSPEND_WAIT)))) {
  3581. dev_dbg(swrm->dev, "%s: suspend failed state %d, wlock %d\n",
  3582. __func__, swrm->pm_state,
  3583. swrm->wlock_holders);
  3584. return -EBUSY;
  3585. } else {
  3586. dev_dbg(swrm->dev,
  3587. "%s: done, state %d, wlock %d\n",
  3588. __func__, swrm->pm_state,
  3589. swrm->wlock_holders);
  3590. }
  3591. mutex_lock(&swrm->pm_lock);
  3592. } else if (swrm->pm_state == SWRM_PM_ASLEEP) {
  3593. dev_dbg(swrm->dev, "%s: system is already suspended, state %d, wlock %d\n",
  3594. __func__, swrm->pm_state,
  3595. swrm->wlock_holders);
  3596. }
  3597. mutex_unlock(&swrm->pm_lock);
  3598. if ((!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev))) {
  3599. ret = swrm_runtime_suspend(dev);
  3600. if (!ret) {
  3601. /*
  3602. * Synchronize runtime-pm and system-pm states:
  3603. * At this point, we are already suspended. If
  3604. * runtime-pm still thinks its active, then
  3605. * make sure its status is in sync with HW
  3606. * status. The three below calls let the
  3607. * runtime-pm know that we are suspended
  3608. * already without re-invoking the suspend
  3609. * callback
  3610. */
  3611. pm_runtime_disable(dev);
  3612. pm_runtime_set_suspended(dev);
  3613. pm_runtime_enable(dev);
  3614. }
  3615. }
  3616. check_ebusy:
  3617. if (ret == -EBUSY) {
  3618. /*
  3619. * There is a possibility that some audio stream is active
  3620. * during suspend. We dont want to return suspend failure in
  3621. * that case so that display and relevant components can still
  3622. * go to suspend.
  3623. * If there is some other error, then it should be passed-on
  3624. * to system level suspend
  3625. */
  3626. ret = 0;
  3627. }
  3628. return ret;
  3629. }
  3630. static int swrm_resume(struct device *dev)
  3631. {
  3632. int ret = 0;
  3633. struct platform_device *pdev = to_platform_device(dev);
  3634. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  3635. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  3636. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  3637. ret = swrm_runtime_resume(dev);
  3638. if (!ret) {
  3639. pm_runtime_mark_last_busy(dev);
  3640. pm_request_autosuspend(dev);
  3641. }
  3642. }
  3643. mutex_lock(&swrm->pm_lock);
  3644. if (swrm->pm_state == SWRM_PM_ASLEEP) {
  3645. dev_dbg(swrm->dev,
  3646. "%s: resuming system, state %d, wlock %d\n",
  3647. __func__, swrm->pm_state,
  3648. swrm->wlock_holders);
  3649. swrm->pm_state = SWRM_PM_SLEEPABLE;
  3650. } else {
  3651. dev_dbg(swrm->dev, "%s: system is already awake, state %d wlock %d\n",
  3652. __func__, swrm->pm_state,
  3653. swrm->wlock_holders);
  3654. }
  3655. mutex_unlock(&swrm->pm_lock);
  3656. wake_up_all(&swrm->pm_wq);
  3657. return ret;
  3658. }
  3659. #endif /* CONFIG_PM_SLEEP */
  3660. static const struct dev_pm_ops swrm_dev_pm_ops = {
  3661. SET_SYSTEM_SLEEP_PM_OPS(
  3662. swrm_suspend,
  3663. swrm_resume
  3664. )
  3665. SET_RUNTIME_PM_OPS(
  3666. swrm_runtime_suspend,
  3667. swrm_runtime_resume,
  3668. NULL
  3669. )
  3670. };
  3671. static const struct of_device_id swrm_dt_match[] = {
  3672. {
  3673. .compatible = "qcom,swr-mstr",
  3674. },
  3675. {}
  3676. };
  3677. static struct platform_driver swr_mstr_driver = {
  3678. .probe = swrm_probe,
  3679. .remove = swrm_remove,
  3680. .driver = {
  3681. .name = SWR_WCD_NAME,
  3682. .owner = THIS_MODULE,
  3683. .pm = &swrm_dev_pm_ops,
  3684. .of_match_table = swrm_dt_match,
  3685. .suppress_bind_attrs = true,
  3686. },
  3687. };
  3688. static int __init swrm_init(void)
  3689. {
  3690. return platform_driver_register(&swr_mstr_driver);
  3691. }
  3692. module_init(swrm_init);
  3693. static void __exit swrm_exit(void)
  3694. {
  3695. platform_driver_unregister(&swr_mstr_driver);
  3696. }
  3697. module_exit(swrm_exit);
  3698. MODULE_LICENSE("GPL v2");
  3699. MODULE_DESCRIPTION("SoundWire Master Controller");
  3700. MODULE_ALIAS("platform:swr-mstr");