dp_ipa.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751
  1. /*
  2. * Copyright (c) 2017-2019, The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifdef IPA_OFFLOAD
  17. #include <qdf_ipa_wdi3.h>
  18. #include <qdf_types.h>
  19. #include <qdf_lock.h>
  20. #include <hal_hw_headers.h>
  21. #include <hal_api.h>
  22. #include <hif.h>
  23. #include <htt.h>
  24. #include <wdi_event.h>
  25. #include <queue.h>
  26. #include "dp_types.h"
  27. #include "dp_htt.h"
  28. #include "dp_tx.h"
  29. #include "dp_rx.h"
  30. #include "dp_ipa.h"
  31. /* Hard coded config parameters until dp_ops_cfg.cfg_attach implemented */
  32. #define CFG_IPA_UC_TX_BUF_SIZE_DEFAULT (2048)
  33. static QDF_STATUS __dp_ipa_handle_buf_smmu_mapping(struct dp_soc *soc,
  34. qdf_nbuf_t nbuf,
  35. bool create)
  36. {
  37. qdf_mem_info_t mem_map_table = {0};
  38. qdf_update_mem_map_table(soc->osdev, &mem_map_table,
  39. qdf_nbuf_get_frag_paddr(nbuf, 0),
  40. skb_end_pointer(nbuf) - nbuf->data);
  41. if (create)
  42. qdf_ipa_wdi_create_smmu_mapping(1, &mem_map_table);
  43. else
  44. qdf_ipa_wdi_release_smmu_mapping(1, &mem_map_table);
  45. return QDF_STATUS_SUCCESS;
  46. }
  47. QDF_STATUS dp_ipa_handle_rx_buf_smmu_mapping(struct dp_soc *soc,
  48. qdf_nbuf_t nbuf,
  49. bool create)
  50. {
  51. bool reo_remapped = false;
  52. struct dp_pdev *pdev;
  53. int i;
  54. for (i = 0; i < soc->pdev_count; i++) {
  55. pdev = soc->pdev_list[i];
  56. if (pdev && pdev->monitor_configured)
  57. return QDF_STATUS_SUCCESS;
  58. }
  59. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx) ||
  60. !qdf_mem_smmu_s1_enabled(soc->osdev))
  61. return QDF_STATUS_SUCCESS;
  62. qdf_spin_lock_bh(&soc->remap_lock);
  63. reo_remapped = soc->reo_remapped;
  64. qdf_spin_unlock_bh(&soc->remap_lock);
  65. if (!reo_remapped)
  66. return QDF_STATUS_SUCCESS;
  67. return __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, create);
  68. }
  69. #ifdef RX_DESC_MULTI_PAGE_ALLOC
  70. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  71. struct dp_pdev *pdev,
  72. bool create)
  73. {
  74. struct rx_desc_pool *rx_pool;
  75. uint8_t pdev_id;
  76. uint32_t num_desc, page_id, offset, i;
  77. uint16_t num_desc_per_page;
  78. union dp_rx_desc_list_elem_t *rx_desc_elem;
  79. struct dp_rx_desc *rx_desc;
  80. qdf_nbuf_t nbuf;
  81. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  82. return QDF_STATUS_SUCCESS;
  83. pdev_id = pdev->pdev_id;
  84. rx_pool = &soc->rx_desc_buf[pdev_id];
  85. qdf_spin_lock_bh(&rx_pool->lock);
  86. num_desc = rx_pool->pool_size;
  87. num_desc_per_page = rx_pool->desc_pages.num_element_per_page;
  88. for (i = 0; i < num_desc; i++) {
  89. page_id = i / num_desc_per_page;
  90. offset = i % num_desc_per_page;
  91. if (qdf_unlikely(!(rx_pool->desc_pages.cacheable_pages)))
  92. break;
  93. rx_desc_elem = dp_rx_desc_find(page_id, offset, rx_pool);
  94. rx_desc = &rx_desc_elem->rx_desc;
  95. if ((!(rx_desc->in_use)) || rx_desc->unmapped)
  96. continue;
  97. nbuf = rx_desc->nbuf;
  98. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, create);
  99. }
  100. qdf_spin_unlock_bh(&rx_pool->lock);
  101. return QDF_STATUS_SUCCESS;
  102. }
  103. #else
  104. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  105. struct dp_pdev *pdev,
  106. bool create)
  107. {
  108. struct rx_desc_pool *rx_pool;
  109. uint8_t pdev_id;
  110. qdf_nbuf_t nbuf;
  111. int i;
  112. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  113. return QDF_STATUS_SUCCESS;
  114. pdev_id = pdev->pdev_id;
  115. rx_pool = &soc->rx_desc_buf[pdev_id];
  116. qdf_spin_lock_bh(&rx_pool->lock);
  117. for (i = 0; i < rx_pool->pool_size; i++) {
  118. if ((!(rx_pool->array[i].rx_desc.in_use)) ||
  119. rx_pool->array[i].rx_desc.unmapped)
  120. continue;
  121. nbuf = rx_pool->array[i].rx_desc.nbuf;
  122. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, create);
  123. }
  124. qdf_spin_unlock_bh(&rx_pool->lock);
  125. return QDF_STATUS_SUCCESS;
  126. }
  127. #endif /* RX_DESC_MULTI_PAGE_ALLOC */
  128. /**
  129. * dp_tx_ipa_uc_detach - Free autonomy TX resources
  130. * @soc: data path instance
  131. * @pdev: core txrx pdev context
  132. *
  133. * Free allocated TX buffers with WBM SRNG
  134. *
  135. * Return: none
  136. */
  137. static void dp_tx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  138. {
  139. int idx;
  140. qdf_nbuf_t nbuf;
  141. struct dp_ipa_resources *ipa_res;
  142. for (idx = 0; idx < soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt; idx++) {
  143. nbuf = (qdf_nbuf_t)
  144. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx];
  145. if (!nbuf)
  146. continue;
  147. if (qdf_mem_smmu_s1_enabled(soc->osdev))
  148. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, false);
  149. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_BIDIRECTIONAL);
  150. qdf_nbuf_free(nbuf);
  151. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx] =
  152. (void *)NULL;
  153. }
  154. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  155. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  156. ipa_res = &pdev->ipa_resource;
  157. iounmap(ipa_res->tx_comp_doorbell_vaddr);
  158. qdf_mem_free_sgtable(&ipa_res->tx_ring.sgtable);
  159. qdf_mem_free_sgtable(&ipa_res->tx_comp_ring.sgtable);
  160. }
  161. /**
  162. * dp_rx_ipa_uc_detach - free autonomy RX resources
  163. * @soc: data path instance
  164. * @pdev: core txrx pdev context
  165. *
  166. * This function will detach DP RX into main device context
  167. * will free DP Rx resources.
  168. *
  169. * Return: none
  170. */
  171. static void dp_rx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  172. {
  173. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  174. qdf_mem_free_sgtable(&ipa_res->rx_rdy_ring.sgtable);
  175. qdf_mem_free_sgtable(&ipa_res->rx_refill_ring.sgtable);
  176. }
  177. int dp_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  178. {
  179. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  180. return QDF_STATUS_SUCCESS;
  181. /* TX resource detach */
  182. dp_tx_ipa_uc_detach(soc, pdev);
  183. /* RX resource detach */
  184. dp_rx_ipa_uc_detach(soc, pdev);
  185. qdf_spinlock_destroy(&soc->remap_lock);
  186. return QDF_STATUS_SUCCESS; /* success */
  187. }
  188. /**
  189. * dp_tx_ipa_uc_attach - Allocate autonomy TX resources
  190. * @soc: data path instance
  191. * @pdev: Physical device handle
  192. *
  193. * Allocate TX buffer from non-cacheable memory
  194. * Attache allocated TX buffers with WBM SRNG
  195. *
  196. * Return: int
  197. */
  198. static int dp_tx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  199. {
  200. uint32_t tx_buffer_count;
  201. uint32_t ring_base_align = 8;
  202. qdf_dma_addr_t buffer_paddr;
  203. struct hal_srng *wbm_srng = (struct hal_srng *)
  204. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  205. struct hal_srng_params srng_params;
  206. uint32_t paddr_lo;
  207. uint32_t paddr_hi;
  208. void *ring_entry;
  209. int num_entries;
  210. qdf_nbuf_t nbuf;
  211. int retval = QDF_STATUS_SUCCESS;
  212. /*
  213. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  214. * unsigned int uc_tx_buf_sz =
  215. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  216. */
  217. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  218. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  219. hal_get_srng_params(soc->hal_soc, hal_srng_to_hal_ring_handle(wbm_srng),
  220. &srng_params);
  221. num_entries = srng_params.num_entries;
  222. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  223. "%s: requested %d buffers to be posted to wbm ring",
  224. __func__, num_entries);
  225. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned =
  226. qdf_mem_malloc(num_entries *
  227. sizeof(*soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned));
  228. if (!soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned) {
  229. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  230. "%s: IPA WBM Ring Tx buf pool vaddr alloc fail",
  231. __func__);
  232. return -ENOMEM;
  233. }
  234. hal_srng_access_start_unlocked(soc->hal_soc,
  235. hal_srng_to_hal_ring_handle(wbm_srng));
  236. /*
  237. * Allocate Tx buffers as many as possible
  238. * Populate Tx buffers into WBM2IPA ring
  239. * This initial buffer population will simulate H/W as source ring,
  240. * and update HP
  241. */
  242. for (tx_buffer_count = 0;
  243. tx_buffer_count < num_entries - 1; tx_buffer_count++) {
  244. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  245. if (!nbuf)
  246. break;
  247. ring_entry = hal_srng_dst_get_next_hp(soc->hal_soc,
  248. hal_srng_to_hal_ring_handle(wbm_srng));
  249. if (!ring_entry) {
  250. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  251. "%s: Failed to get WBM ring entry",
  252. __func__);
  253. qdf_nbuf_free(nbuf);
  254. break;
  255. }
  256. qdf_nbuf_map_single(soc->osdev, nbuf,
  257. QDF_DMA_BIDIRECTIONAL);
  258. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  259. paddr_lo = ((uint64_t)buffer_paddr & 0x00000000ffffffff);
  260. paddr_hi = ((uint64_t)buffer_paddr & 0x0000001f00000000) >> 32;
  261. HAL_RXDMA_PADDR_LO_SET(ring_entry, paddr_lo);
  262. HAL_RXDMA_PADDR_HI_SET(ring_entry, paddr_hi);
  263. HAL_RXDMA_MANAGER_SET(ring_entry, (IPA_TCL_DATA_RING_IDX +
  264. HAL_WBM_SW0_BM_ID));
  265. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[tx_buffer_count]
  266. = (void *)nbuf;
  267. if (qdf_mem_smmu_s1_enabled(soc->osdev))
  268. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, true);
  269. }
  270. hal_srng_access_end_unlocked(soc->hal_soc,
  271. hal_srng_to_hal_ring_handle(wbm_srng));
  272. soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt = tx_buffer_count;
  273. if (tx_buffer_count) {
  274. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  275. "%s: IPA WDI TX buffer: %d allocated",
  276. __func__, tx_buffer_count);
  277. } else {
  278. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  279. "%s: No IPA WDI TX buffer allocated",
  280. __func__);
  281. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  282. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  283. retval = -ENOMEM;
  284. }
  285. return retval;
  286. }
  287. /**
  288. * dp_rx_ipa_uc_attach - Allocate autonomy RX resources
  289. * @soc: data path instance
  290. * @pdev: core txrx pdev context
  291. *
  292. * This function will attach a DP RX instance into the main
  293. * device (SOC) context.
  294. *
  295. * Return: QDF_STATUS_SUCCESS: success
  296. * QDF_STATUS_E_RESOURCES: Error return
  297. */
  298. static int dp_rx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  299. {
  300. return QDF_STATUS_SUCCESS;
  301. }
  302. int dp_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  303. {
  304. int error;
  305. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  306. return QDF_STATUS_SUCCESS;
  307. qdf_spinlock_create(&soc->remap_lock);
  308. /* TX resource attach */
  309. error = dp_tx_ipa_uc_attach(soc, pdev);
  310. if (error) {
  311. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  312. "%s: DP IPA UC TX attach fail code %d",
  313. __func__, error);
  314. return error;
  315. }
  316. /* RX resource attach */
  317. error = dp_rx_ipa_uc_attach(soc, pdev);
  318. if (error) {
  319. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  320. "%s: DP IPA UC RX attach fail code %d",
  321. __func__, error);
  322. dp_tx_ipa_uc_detach(soc, pdev);
  323. return error;
  324. }
  325. return QDF_STATUS_SUCCESS; /* success */
  326. }
  327. /*
  328. * dp_ipa_ring_resource_setup() - setup IPA ring resources
  329. * @soc: data path SoC handle
  330. *
  331. * Return: none
  332. */
  333. int dp_ipa_ring_resource_setup(struct dp_soc *soc,
  334. struct dp_pdev *pdev)
  335. {
  336. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  337. struct hal_srng *hal_srng;
  338. struct hal_srng_params srng_params;
  339. qdf_dma_addr_t hp_addr;
  340. unsigned long addr_offset, dev_base_paddr;
  341. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  342. return QDF_STATUS_SUCCESS;
  343. /* IPA TCL_DATA Ring - HAL_SRNG_SW2TCL3 */
  344. hal_srng = (struct hal_srng *)
  345. soc->tcl_data_ring[IPA_TCL_DATA_RING_IDX].hal_srng;
  346. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  347. hal_srng_to_hal_ring_handle(hal_srng),
  348. &srng_params);
  349. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr =
  350. srng_params.ring_base_paddr;
  351. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr =
  352. srng_params.ring_base_vaddr;
  353. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size =
  354. (srng_params.num_entries * srng_params.entry_size) << 2;
  355. /*
  356. * For the register backed memory addresses, use the scn->mem_pa to
  357. * calculate the physical address of the shadow registers
  358. */
  359. dev_base_paddr =
  360. (unsigned long)
  361. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  362. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  363. (unsigned long)(hal_soc->dev_base_addr);
  364. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr =
  365. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  366. dp_info("IPA TCL_DATA Ring addr_offset=%x, dev_base_paddr=%x, hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  367. (unsigned int)addr_offset,
  368. (unsigned int)dev_base_paddr,
  369. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr),
  370. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  371. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  372. srng_params.num_entries,
  373. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  374. /* IPA TX COMP Ring - HAL_SRNG_WBM2SW2_RELEASE */
  375. hal_srng = (struct hal_srng *)
  376. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  377. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  378. hal_srng_to_hal_ring_handle(hal_srng),
  379. &srng_params);
  380. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr =
  381. srng_params.ring_base_paddr;
  382. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr =
  383. srng_params.ring_base_vaddr;
  384. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size =
  385. (srng_params.num_entries * srng_params.entry_size) << 2;
  386. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  387. (unsigned long)(hal_soc->dev_base_addr);
  388. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr =
  389. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  390. dp_info("IPA TX COMP Ring addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x paddr=%pK vaddr=0%pK size= %u(%u bytes)",
  391. (unsigned int)addr_offset,
  392. (unsigned int)dev_base_paddr,
  393. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr),
  394. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  395. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  396. srng_params.num_entries,
  397. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  398. /* IPA REO_DEST Ring - HAL_SRNG_REO2SW4 */
  399. hal_srng = (struct hal_srng *)
  400. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  401. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  402. hal_srng_to_hal_ring_handle(hal_srng),
  403. &srng_params);
  404. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr =
  405. srng_params.ring_base_paddr;
  406. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr =
  407. srng_params.ring_base_vaddr;
  408. soc->ipa_uc_rx_rsc.ipa_reo_ring_size =
  409. (srng_params.num_entries * srng_params.entry_size) << 2;
  410. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  411. (unsigned long)(hal_soc->dev_base_addr);
  412. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr =
  413. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  414. dp_info("IPA REO_DEST Ring addr_offset=%x, dev_base_paddr=%x, tp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  415. (unsigned int)addr_offset,
  416. (unsigned int)dev_base_paddr,
  417. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr),
  418. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  419. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  420. srng_params.num_entries,
  421. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  422. hal_srng = (struct hal_srng *)
  423. pdev->rx_refill_buf_ring2.hal_srng;
  424. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  425. hal_srng_to_hal_ring_handle(hal_srng),
  426. &srng_params);
  427. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr =
  428. srng_params.ring_base_paddr;
  429. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr =
  430. srng_params.ring_base_vaddr;
  431. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size =
  432. (srng_params.num_entries * srng_params.entry_size) << 2;
  433. hp_addr = hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  434. hal_srng_to_hal_ring_handle(hal_srng));
  435. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr =
  436. qdf_mem_paddr_from_dmaaddr(soc->osdev, hp_addr);
  437. dp_info("IPA REFILL_BUF Ring hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  438. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr),
  439. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  440. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  441. srng_params.num_entries,
  442. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  443. return 0;
  444. }
  445. static QDF_STATUS dp_ipa_get_shared_mem_info(qdf_device_t osdev,
  446. qdf_shared_mem_t *shared_mem,
  447. void *cpu_addr,
  448. qdf_dma_addr_t dma_addr,
  449. uint32_t size)
  450. {
  451. qdf_dma_addr_t paddr;
  452. int ret;
  453. shared_mem->vaddr = cpu_addr;
  454. qdf_mem_set_dma_size(osdev, &shared_mem->mem_info, size);
  455. *qdf_mem_get_dma_addr_ptr(osdev, &shared_mem->mem_info) = dma_addr;
  456. paddr = qdf_mem_paddr_from_dmaaddr(osdev, dma_addr);
  457. qdf_mem_set_dma_pa(osdev, &shared_mem->mem_info, paddr);
  458. ret = qdf_mem_dma_get_sgtable(osdev->dev, &shared_mem->sgtable,
  459. shared_mem->vaddr, dma_addr, size);
  460. if (ret) {
  461. dp_err("Unable to get DMA sgtable");
  462. return QDF_STATUS_E_NOMEM;
  463. }
  464. qdf_dma_get_sgtable_dma_addr(&shared_mem->sgtable);
  465. return QDF_STATUS_SUCCESS;
  466. }
  467. /**
  468. * dp_ipa_uc_get_resource() - Client request resource information
  469. * @ppdev - handle to the device instance
  470. *
  471. * IPA client will request IPA UC related resource information
  472. * Resource information will be distributed to IPA module
  473. * All of the required resources should be pre-allocated
  474. *
  475. * Return: QDF_STATUS
  476. */
  477. QDF_STATUS dp_ipa_get_resource(struct cdp_pdev *ppdev)
  478. {
  479. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  480. struct dp_soc *soc = pdev->soc;
  481. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  482. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  483. return QDF_STATUS_SUCCESS;
  484. ipa_res->tx_num_alloc_buffer =
  485. (uint32_t)soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  486. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_ring,
  487. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  488. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  489. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  490. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_comp_ring,
  491. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  492. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  493. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  494. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->rx_rdy_ring,
  495. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  496. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  497. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  498. dp_ipa_get_shared_mem_info(
  499. soc->osdev, &ipa_res->rx_refill_ring,
  500. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  501. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  502. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  503. if (!qdf_mem_get_dma_addr(soc->osdev,
  504. &ipa_res->tx_comp_ring.mem_info) ||
  505. !qdf_mem_get_dma_addr(soc->osdev, &ipa_res->rx_rdy_ring.mem_info))
  506. return QDF_STATUS_E_FAILURE;
  507. return QDF_STATUS_SUCCESS;
  508. }
  509. /**
  510. * dp_ipa_set_doorbell_paddr () - Set doorbell register physical address to SRNG
  511. * @ppdev - handle to the device instance
  512. *
  513. * Set TX_COMP_DOORBELL register physical address to WBM Head_Ptr_MemAddr_LSB
  514. * Set RX_READ_DOORBELL register physical address to REO Head_Ptr_MemAddr_LSB
  515. *
  516. * Return: none
  517. */
  518. QDF_STATUS dp_ipa_set_doorbell_paddr(struct cdp_pdev *ppdev)
  519. {
  520. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  521. struct dp_soc *soc = pdev->soc;
  522. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  523. struct hal_srng *wbm_srng = (struct hal_srng *)
  524. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  525. struct hal_srng *reo_srng = (struct hal_srng *)
  526. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  527. uint32_t tx_comp_doorbell_dmaaddr;
  528. uint32_t rx_ready_doorbell_dmaaddr;
  529. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  530. return QDF_STATUS_SUCCESS;
  531. ipa_res->tx_comp_doorbell_vaddr =
  532. ioremap(ipa_res->tx_comp_doorbell_paddr, 4);
  533. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  534. pld_smmu_map(soc->osdev->dev, ipa_res->tx_comp_doorbell_paddr,
  535. &tx_comp_doorbell_dmaaddr, sizeof(uint32_t));
  536. ipa_res->tx_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  537. pld_smmu_map(soc->osdev->dev, ipa_res->rx_ready_doorbell_paddr,
  538. &rx_ready_doorbell_dmaaddr, sizeof(uint32_t));
  539. ipa_res->rx_ready_doorbell_paddr = rx_ready_doorbell_dmaaddr;
  540. }
  541. hal_srng_dst_set_hp_paddr(wbm_srng, ipa_res->tx_comp_doorbell_paddr);
  542. dp_info("paddr %pK vaddr %pK",
  543. (void *)ipa_res->tx_comp_doorbell_paddr,
  544. (void *)ipa_res->tx_comp_doorbell_vaddr);
  545. hal_srng_dst_init_hp(wbm_srng, ipa_res->tx_comp_doorbell_vaddr);
  546. /*
  547. * For RX, REO module on Napier/Hastings does reordering on incoming
  548. * Ethernet packets and writes one or more descriptors to REO2IPA Rx
  549. * ring.It then updates the ring’s Write/Head ptr and rings a doorbell
  550. * to IPA.
  551. * Set the doorbell addr for the REO ring.
  552. */
  553. hal_srng_dst_set_hp_paddr(reo_srng, ipa_res->rx_ready_doorbell_paddr);
  554. return QDF_STATUS_SUCCESS;
  555. }
  556. /**
  557. * dp_ipa_op_response() - Handle OP command response from firmware
  558. * @ppdev - handle to the device instance
  559. * @op_msg: op response message from firmware
  560. *
  561. * Return: none
  562. */
  563. QDF_STATUS dp_ipa_op_response(struct cdp_pdev *ppdev, uint8_t *op_msg)
  564. {
  565. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  566. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  567. return QDF_STATUS_SUCCESS;
  568. if (pdev->ipa_uc_op_cb) {
  569. pdev->ipa_uc_op_cb(op_msg, pdev->usr_ctxt);
  570. } else {
  571. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  572. "%s: IPA callback function is not registered", __func__);
  573. qdf_mem_free(op_msg);
  574. return QDF_STATUS_E_FAILURE;
  575. }
  576. return QDF_STATUS_SUCCESS;
  577. }
  578. /**
  579. * dp_ipa_register_op_cb() - Register OP handler function
  580. * @ppdev - handle to the device instance
  581. * @op_cb: handler function pointer
  582. *
  583. * Return: none
  584. */
  585. QDF_STATUS dp_ipa_register_op_cb(struct cdp_pdev *ppdev,
  586. ipa_uc_op_cb_type op_cb,
  587. void *usr_ctxt)
  588. {
  589. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  590. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  591. return QDF_STATUS_SUCCESS;
  592. pdev->ipa_uc_op_cb = op_cb;
  593. pdev->usr_ctxt = usr_ctxt;
  594. return QDF_STATUS_SUCCESS;
  595. }
  596. /**
  597. * dp_ipa_get_stat() - Get firmware wdi status
  598. * @ppdev - handle to the device instance
  599. *
  600. * Return: none
  601. */
  602. QDF_STATUS dp_ipa_get_stat(struct cdp_pdev *ppdev)
  603. {
  604. /* TBD */
  605. return QDF_STATUS_SUCCESS;
  606. }
  607. /**
  608. * dp_tx_send_ipa_data_frame() - send IPA data frame
  609. * @vdev: vdev
  610. * @skb: skb
  611. *
  612. * Return: skb/ NULL is for success
  613. */
  614. qdf_nbuf_t dp_tx_send_ipa_data_frame(struct cdp_vdev *vdev, qdf_nbuf_t skb)
  615. {
  616. qdf_nbuf_t ret;
  617. /* Terminate the (single-element) list of tx frames */
  618. qdf_nbuf_set_next(skb, NULL);
  619. ret = dp_tx_send(vdev, skb);
  620. if (ret) {
  621. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  622. "%s: Failed to tx", __func__);
  623. return ret;
  624. }
  625. return NULL;
  626. }
  627. /**
  628. * dp_ipa_enable_autonomy() – Enable autonomy RX path
  629. * @pdev - handle to the device instance
  630. *
  631. * Set all RX packet route to IPA REO ring
  632. * Program Destination_Ring_Ctrl_IX_0 REO register to point IPA REO ring
  633. * Return: none
  634. */
  635. QDF_STATUS dp_ipa_enable_autonomy(struct cdp_pdev *ppdev)
  636. {
  637. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  638. struct dp_soc *soc = pdev->soc;
  639. uint32_t ix0;
  640. uint32_t ix2;
  641. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  642. return QDF_STATUS_SUCCESS;
  643. qdf_spin_lock_bh(&soc->remap_lock);
  644. soc->reo_remapped = true;
  645. qdf_spin_unlock_bh(&soc->remap_lock);
  646. /* Call HAL API to remap REO rings to REO2IPA ring */
  647. ix0 = HAL_REO_REMAP_VAL(REO_REMAP_TCL, REO_REMAP_TCL) |
  648. HAL_REO_REMAP_VAL(REO_REMAP_SW1, REO_REMAP_SW4) |
  649. HAL_REO_REMAP_VAL(REO_REMAP_SW2, REO_REMAP_SW4) |
  650. HAL_REO_REMAP_VAL(REO_REMAP_SW3, REO_REMAP_SW4) |
  651. HAL_REO_REMAP_VAL(REO_REMAP_SW4, REO_REMAP_SW4) |
  652. HAL_REO_REMAP_VAL(REO_REMAP_RELEASE, REO_REMAP_RELEASE) |
  653. HAL_REO_REMAP_VAL(REO_REMAP_FW, REO_REMAP_FW) |
  654. HAL_REO_REMAP_VAL(REO_REMAP_UNUSED, REO_REMAP_FW);
  655. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  656. ix2 = ((REO_REMAP_SW4 << 0) | (REO_REMAP_SW4 << 3) |
  657. (REO_REMAP_SW4 << 6) | (REO_REMAP_SW4 << 9) |
  658. (REO_REMAP_SW4 << 12) | (REO_REMAP_SW4 << 15) |
  659. (REO_REMAP_SW4 << 18) | (REO_REMAP_SW4 << 21)) << 8;
  660. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  661. &ix2, &ix2);
  662. }
  663. return QDF_STATUS_SUCCESS;
  664. }
  665. /**
  666. * dp_ipa_disable_autonomy() – Disable autonomy RX path
  667. * @ppdev - handle to the device instance
  668. *
  669. * Disable RX packet routing to IPA REO
  670. * Program Destination_Ring_Ctrl_IX_0 REO register to disable
  671. * Return: none
  672. */
  673. QDF_STATUS dp_ipa_disable_autonomy(struct cdp_pdev *ppdev)
  674. {
  675. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  676. struct dp_soc *soc = pdev->soc;
  677. uint32_t ix0;
  678. uint32_t ix2;
  679. uint32_t ix3;
  680. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  681. return QDF_STATUS_SUCCESS;
  682. /* Call HAL API to remap REO rings to REO2IPA ring */
  683. ix0 = HAL_REO_REMAP_VAL(REO_REMAP_TCL, REO_REMAP_TCL) |
  684. HAL_REO_REMAP_VAL(REO_REMAP_SW1, REO_REMAP_SW1) |
  685. HAL_REO_REMAP_VAL(REO_REMAP_SW2, REO_REMAP_SW2) |
  686. HAL_REO_REMAP_VAL(REO_REMAP_SW3, REO_REMAP_SW3) |
  687. HAL_REO_REMAP_VAL(REO_REMAP_SW4, REO_REMAP_SW2) |
  688. HAL_REO_REMAP_VAL(REO_REMAP_RELEASE, REO_REMAP_RELEASE) |
  689. HAL_REO_REMAP_VAL(REO_REMAP_FW, REO_REMAP_FW) |
  690. HAL_REO_REMAP_VAL(REO_REMAP_UNUSED, REO_REMAP_FW);
  691. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  692. dp_reo_remap_config(soc, &ix2, &ix3);
  693. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  694. &ix2, &ix3);
  695. }
  696. qdf_spin_lock_bh(&soc->remap_lock);
  697. soc->reo_remapped = false;
  698. qdf_spin_unlock_bh(&soc->remap_lock);
  699. return QDF_STATUS_SUCCESS;
  700. }
  701. /* This should be configurable per H/W configuration enable status */
  702. #define L3_HEADER_PADDING 2
  703. #ifdef CONFIG_IPA_WDI_UNIFIED_API
  704. #ifndef QCA_LL_TX_FLOW_CONTROL_V2
  705. static inline void dp_setup_mcc_sys_pipes(
  706. qdf_ipa_sys_connect_params_t *sys_in,
  707. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  708. {
  709. /* Setup MCC sys pipe */
  710. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) =
  711. DP_IPA_MAX_IFACE;
  712. for (int i = 0; i < DP_IPA_MAX_IFACE; i++)
  713. memcpy(&QDF_IPA_WDI_CONN_IN_PARAMS_SYS_IN(pipe_in)[i],
  714. &sys_in[i], sizeof(qdf_ipa_sys_connect_params_t));
  715. }
  716. #else
  717. static inline void dp_setup_mcc_sys_pipes(
  718. qdf_ipa_sys_connect_params_t *sys_in,
  719. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  720. {
  721. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) = 0;
  722. }
  723. #endif
  724. static void dp_ipa_wdi_tx_params(struct dp_soc *soc,
  725. struct dp_ipa_resources *ipa_res,
  726. qdf_ipa_wdi_pipe_setup_info_t *tx,
  727. bool over_gsi)
  728. {
  729. struct tcl_data_cmd *tcl_desc_ptr;
  730. uint8_t *desc_addr;
  731. uint32_t desc_size;
  732. if (over_gsi)
  733. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN2_CONS;
  734. else
  735. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  736. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  737. qdf_mem_get_dma_addr(soc->osdev,
  738. &ipa_res->tx_comp_ring.mem_info);
  739. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  740. qdf_mem_get_dma_size(soc->osdev,
  741. &ipa_res->tx_comp_ring.mem_info);
  742. /* WBM Tail Pointer Address */
  743. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  744. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  745. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(tx) = true;
  746. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  747. qdf_mem_get_dma_addr(soc->osdev,
  748. &ipa_res->tx_ring.mem_info);
  749. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) =
  750. qdf_mem_get_dma_size(soc->osdev,
  751. &ipa_res->tx_ring.mem_info);
  752. /* TCL Head Pointer Address */
  753. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  754. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  755. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(tx) = true;
  756. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  757. ipa_res->tx_num_alloc_buffer;
  758. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  759. /* Preprogram TCL descriptor */
  760. desc_addr =
  761. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  762. desc_size = sizeof(struct tcl_data_cmd);
  763. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  764. tcl_desc_ptr = (struct tcl_data_cmd *)
  765. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  766. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  767. HAL_RX_BUF_RBM_SW2_BM;
  768. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  769. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  770. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  771. }
  772. static void dp_ipa_wdi_rx_params(struct dp_soc *soc,
  773. struct dp_ipa_resources *ipa_res,
  774. qdf_ipa_wdi_pipe_setup_info_t *rx,
  775. bool over_gsi)
  776. {
  777. if (over_gsi)
  778. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  779. IPA_CLIENT_WLAN2_PROD;
  780. else
  781. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  782. IPA_CLIENT_WLAN1_PROD;
  783. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  784. qdf_mem_get_dma_addr(soc->osdev,
  785. &ipa_res->rx_rdy_ring.mem_info);
  786. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  787. qdf_mem_get_dma_size(soc->osdev,
  788. &ipa_res->rx_rdy_ring.mem_info);
  789. /* REO Tail Pointer Address */
  790. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  791. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  792. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(rx) = true;
  793. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  794. qdf_mem_get_dma_addr(soc->osdev,
  795. &ipa_res->rx_refill_ring.mem_info);
  796. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  797. qdf_mem_get_dma_size(soc->osdev,
  798. &ipa_res->rx_refill_ring.mem_info);
  799. /* FW Head Pointer Address */
  800. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  801. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  802. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(rx) = false;
  803. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) =
  804. RX_PKT_TLVS_LEN + L3_HEADER_PADDING;
  805. }
  806. static void
  807. dp_ipa_wdi_tx_smmu_params(struct dp_soc *soc,
  808. struct dp_ipa_resources *ipa_res,
  809. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu,
  810. bool over_gsi)
  811. {
  812. struct tcl_data_cmd *tcl_desc_ptr;
  813. uint8_t *desc_addr;
  814. uint32_t desc_size;
  815. if (over_gsi)
  816. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  817. IPA_CLIENT_WLAN2_CONS;
  818. else
  819. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  820. IPA_CLIENT_WLAN1_CONS;
  821. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(tx_smmu),
  822. &ipa_res->tx_comp_ring.sgtable,
  823. sizeof(sgtable_t));
  824. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(tx_smmu) =
  825. qdf_mem_get_dma_size(soc->osdev,
  826. &ipa_res->tx_comp_ring.mem_info);
  827. /* WBM Tail Pointer Address */
  828. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(tx_smmu) =
  829. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  830. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(tx_smmu) = true;
  831. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(tx_smmu),
  832. &ipa_res->tx_ring.sgtable,
  833. sizeof(sgtable_t));
  834. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(tx_smmu) =
  835. qdf_mem_get_dma_size(soc->osdev,
  836. &ipa_res->tx_ring.mem_info);
  837. /* TCL Head Pointer Address */
  838. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(tx_smmu) =
  839. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  840. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(tx_smmu) = true;
  841. QDF_IPA_WDI_SETUP_INFO_SMMU_NUM_PKT_BUFFERS(tx_smmu) =
  842. ipa_res->tx_num_alloc_buffer;
  843. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(tx_smmu) = 0;
  844. /* Preprogram TCL descriptor */
  845. desc_addr = (uint8_t *)QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(
  846. tx_smmu);
  847. desc_size = sizeof(struct tcl_data_cmd);
  848. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  849. tcl_desc_ptr = (struct tcl_data_cmd *)
  850. (QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(tx_smmu) + 1);
  851. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  852. HAL_RX_BUF_RBM_SW2_BM;
  853. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  854. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  855. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  856. }
  857. static void
  858. dp_ipa_wdi_rx_smmu_params(struct dp_soc *soc,
  859. struct dp_ipa_resources *ipa_res,
  860. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu,
  861. bool over_gsi)
  862. {
  863. if (over_gsi)
  864. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  865. IPA_CLIENT_WLAN2_PROD;
  866. else
  867. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  868. IPA_CLIENT_WLAN1_PROD;
  869. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(rx_smmu),
  870. &ipa_res->rx_rdy_ring.sgtable,
  871. sizeof(sgtable_t));
  872. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(rx_smmu) =
  873. qdf_mem_get_dma_size(soc->osdev,
  874. &ipa_res->rx_rdy_ring.mem_info);
  875. /* REO Tail Pointer Address */
  876. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(rx_smmu) =
  877. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  878. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(rx_smmu) = true;
  879. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(rx_smmu),
  880. &ipa_res->rx_refill_ring.sgtable,
  881. sizeof(sgtable_t));
  882. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(rx_smmu) =
  883. qdf_mem_get_dma_size(soc->osdev,
  884. &ipa_res->rx_refill_ring.mem_info);
  885. /* FW Head Pointer Address */
  886. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(rx_smmu) =
  887. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  888. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(rx_smmu) = false;
  889. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(rx_smmu) =
  890. RX_PKT_TLVS_LEN + L3_HEADER_PADDING;
  891. }
  892. /**
  893. * dp_ipa_setup() - Setup and connect IPA pipes
  894. * @ppdev - handle to the device instance
  895. * @ipa_i2w_cb: IPA to WLAN callback
  896. * @ipa_w2i_cb: WLAN to IPA callback
  897. * @ipa_wdi_meter_notifier_cb: IPA WDI metering callback
  898. * @ipa_desc_size: IPA descriptor size
  899. * @ipa_priv: handle to the HTT instance
  900. * @is_rm_enabled: Is IPA RM enabled or not
  901. * @tx_pipe_handle: pointer to Tx pipe handle
  902. * @rx_pipe_handle: pointer to Rx pipe handle
  903. * @is_smmu_enabled: Is SMMU enabled or not
  904. * @sys_in: parameters to setup sys pipe in mcc mode
  905. *
  906. * Return: QDF_STATUS
  907. */
  908. QDF_STATUS dp_ipa_setup(struct cdp_pdev *ppdev, void *ipa_i2w_cb,
  909. void *ipa_w2i_cb, void *ipa_wdi_meter_notifier_cb,
  910. uint32_t ipa_desc_size, void *ipa_priv,
  911. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  912. uint32_t *rx_pipe_handle, bool is_smmu_enabled,
  913. qdf_ipa_sys_connect_params_t *sys_in, bool over_gsi)
  914. {
  915. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  916. struct dp_soc *soc = pdev->soc;
  917. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  918. qdf_ipa_ep_cfg_t *tx_cfg;
  919. qdf_ipa_ep_cfg_t *rx_cfg;
  920. qdf_ipa_wdi_pipe_setup_info_t *tx = NULL;
  921. qdf_ipa_wdi_pipe_setup_info_t *rx = NULL;
  922. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu;
  923. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu;
  924. qdf_ipa_wdi_conn_in_params_t pipe_in;
  925. qdf_ipa_wdi_conn_out_params_t pipe_out;
  926. int ret;
  927. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  928. return QDF_STATUS_SUCCESS;
  929. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  930. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  931. if (is_smmu_enabled)
  932. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in) = true;
  933. else
  934. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in) = false;
  935. dp_setup_mcc_sys_pipes(sys_in, &pipe_in);
  936. /* TX PIPE */
  937. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in)) {
  938. tx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_SMMU(&pipe_in);
  939. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx_smmu);
  940. } else {
  941. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  942. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(tx);
  943. }
  944. QDF_IPA_EP_CFG_NAT_EN(tx_cfg) = IPA_BYPASS_NAT;
  945. QDF_IPA_EP_CFG_HDR_LEN(tx_cfg) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  946. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(tx_cfg) = 0;
  947. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(tx_cfg) = 0;
  948. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(tx_cfg) = 0;
  949. QDF_IPA_EP_CFG_MODE(tx_cfg) = IPA_BASIC;
  950. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(tx_cfg) = true;
  951. /**
  952. * Transfer Ring: WBM Ring
  953. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  954. * Event Ring: TCL ring
  955. * Event Ring Doorbell PA: TCL Head Pointer Address
  956. */
  957. if (is_smmu_enabled)
  958. dp_ipa_wdi_tx_smmu_params(soc, ipa_res, tx_smmu, over_gsi);
  959. else
  960. dp_ipa_wdi_tx_params(soc, ipa_res, tx, over_gsi);
  961. /* RX PIPE */
  962. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in)) {
  963. rx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_RX_SMMU(&pipe_in);
  964. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(rx_smmu);
  965. } else {
  966. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  967. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(rx);
  968. }
  969. QDF_IPA_EP_CFG_NAT_EN(rx_cfg) = IPA_BYPASS_NAT;
  970. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  971. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(rx_cfg) = 1;
  972. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(rx_cfg) = 0;
  973. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(rx_cfg) = 0;
  974. QDF_IPA_EP_CFG_HDR_OFST_METADATA_VALID(rx_cfg) = 0;
  975. QDF_IPA_EP_CFG_HDR_METADATA_REG_VALID(rx_cfg) = 1;
  976. QDF_IPA_EP_CFG_MODE(rx_cfg) = IPA_BASIC;
  977. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(rx_cfg) = true;
  978. /**
  979. * Transfer Ring: REO Ring
  980. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  981. * Event Ring: FW ring
  982. * Event Ring Doorbell PA: FW Head Pointer Address
  983. */
  984. if (is_smmu_enabled)
  985. dp_ipa_wdi_rx_smmu_params(soc, ipa_res, rx_smmu, over_gsi);
  986. else
  987. dp_ipa_wdi_rx_params(soc, ipa_res, rx, over_gsi);
  988. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  989. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  990. /* Connect WDI IPA PIPEs */
  991. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  992. if (ret) {
  993. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  994. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  995. __func__, ret);
  996. return QDF_STATUS_E_FAILURE;
  997. }
  998. /* IPA uC Doorbell registers */
  999. dp_info("Tx DB PA=0x%x, Rx DB PA=0x%x",
  1000. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  1001. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  1002. ipa_res->tx_comp_doorbell_paddr =
  1003. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  1004. ipa_res->rx_ready_doorbell_paddr =
  1005. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  1006. return QDF_STATUS_SUCCESS;
  1007. }
  1008. /**
  1009. * dp_ipa_setup_iface() - Setup IPA header and register interface
  1010. * @ifname: Interface name
  1011. * @mac_addr: Interface MAC address
  1012. * @prod_client: IPA prod client type
  1013. * @cons_client: IPA cons client type
  1014. * @session_id: Session ID
  1015. * @is_ipv6_enabled: Is IPV6 enabled or not
  1016. *
  1017. * Return: QDF_STATUS
  1018. */
  1019. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  1020. qdf_ipa_client_type_t prod_client,
  1021. qdf_ipa_client_type_t cons_client,
  1022. uint8_t session_id, bool is_ipv6_enabled)
  1023. {
  1024. qdf_ipa_wdi_reg_intf_in_params_t in;
  1025. qdf_ipa_wdi_hdr_info_t hdr_info;
  1026. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  1027. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  1028. int ret = -EINVAL;
  1029. dp_debug("Add Partial hdr: %s, %pM", ifname, mac_addr);
  1030. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1031. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  1032. /* IPV4 header */
  1033. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  1034. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  1035. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1036. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  1037. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  1038. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  1039. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  1040. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  1041. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1042. QDF_IPA_WDI_REG_INTF_IN_PARAMS_ALT_DST_PIPE(&in) = cons_client;
  1043. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  1044. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  1045. htonl(session_id << 16);
  1046. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  1047. /* IPV6 header */
  1048. if (is_ipv6_enabled) {
  1049. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  1050. DP_IPA_UC_WLAN_TX_HDR_LEN);
  1051. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  1052. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  1053. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  1054. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1055. }
  1056. dp_debug("registering for session_id: %u", session_id);
  1057. ret = qdf_ipa_wdi_reg_intf(&in);
  1058. if (ret) {
  1059. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1060. "%s: ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  1061. __func__, ret);
  1062. return QDF_STATUS_E_FAILURE;
  1063. }
  1064. return QDF_STATUS_SUCCESS;
  1065. }
  1066. #else /* CONFIG_IPA_WDI_UNIFIED_API */
  1067. /**
  1068. * dp_ipa_setup() - Setup and connect IPA pipes
  1069. * @ppdev - handle to the device instance
  1070. * @ipa_i2w_cb: IPA to WLAN callback
  1071. * @ipa_w2i_cb: WLAN to IPA callback
  1072. * @ipa_wdi_meter_notifier_cb: IPA WDI metering callback
  1073. * @ipa_desc_size: IPA descriptor size
  1074. * @ipa_priv: handle to the HTT instance
  1075. * @is_rm_enabled: Is IPA RM enabled or not
  1076. * @tx_pipe_handle: pointer to Tx pipe handle
  1077. * @rx_pipe_handle: pointer to Rx pipe handle
  1078. *
  1079. * Return: QDF_STATUS
  1080. */
  1081. QDF_STATUS dp_ipa_setup(struct cdp_pdev *ppdev, void *ipa_i2w_cb,
  1082. void *ipa_w2i_cb, void *ipa_wdi_meter_notifier_cb,
  1083. uint32_t ipa_desc_size, void *ipa_priv,
  1084. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  1085. uint32_t *rx_pipe_handle)
  1086. {
  1087. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  1088. struct dp_soc *soc = pdev->soc;
  1089. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  1090. qdf_ipa_wdi_pipe_setup_info_t *tx;
  1091. qdf_ipa_wdi_pipe_setup_info_t *rx;
  1092. qdf_ipa_wdi_conn_in_params_t pipe_in;
  1093. qdf_ipa_wdi_conn_out_params_t pipe_out;
  1094. struct tcl_data_cmd *tcl_desc_ptr;
  1095. uint8_t *desc_addr;
  1096. uint32_t desc_size;
  1097. int ret;
  1098. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1099. return QDF_STATUS_SUCCESS;
  1100. qdf_mem_zero(&tx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1101. qdf_mem_zero(&rx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1102. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  1103. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  1104. /* TX PIPE */
  1105. /**
  1106. * Transfer Ring: WBM Ring
  1107. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  1108. * Event Ring: TCL ring
  1109. * Event Ring Doorbell PA: TCL Head Pointer Address
  1110. */
  1111. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  1112. QDF_IPA_WDI_SETUP_INFO_NAT_EN(tx) = IPA_BYPASS_NAT;
  1113. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(tx) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1114. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(tx) = 0;
  1115. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(tx) = 0;
  1116. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(tx) = 0;
  1117. QDF_IPA_WDI_SETUP_INFO_MODE(tx) = IPA_BASIC;
  1118. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(tx) = true;
  1119. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  1120. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  1121. ipa_res->tx_comp_ring_base_paddr;
  1122. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  1123. ipa_res->tx_comp_ring_size;
  1124. /* WBM Tail Pointer Address */
  1125. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  1126. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1127. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  1128. ipa_res->tx_ring_base_paddr;
  1129. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) = ipa_res->tx_ring_size;
  1130. /* TCL Head Pointer Address */
  1131. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  1132. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1133. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  1134. ipa_res->tx_num_alloc_buffer;
  1135. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  1136. /* Preprogram TCL descriptor */
  1137. desc_addr =
  1138. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  1139. desc_size = sizeof(struct tcl_data_cmd);
  1140. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  1141. tcl_desc_ptr = (struct tcl_data_cmd *)
  1142. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  1143. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  1144. HAL_RX_BUF_RBM_SW2_BM;
  1145. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  1146. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  1147. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  1148. /* RX PIPE */
  1149. /**
  1150. * Transfer Ring: REO Ring
  1151. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  1152. * Event Ring: FW ring
  1153. * Event Ring Doorbell PA: FW Head Pointer Address
  1154. */
  1155. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  1156. QDF_IPA_WDI_SETUP_INFO_NAT_EN(rx) = IPA_BYPASS_NAT;
  1157. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(rx) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  1158. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(rx) = 0;
  1159. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(rx) = 0;
  1160. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(rx) = 0;
  1161. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_METADATA_VALID(rx) = 0;
  1162. QDF_IPA_WDI_SETUP_INFO_HDR_METADATA_REG_VALID(rx) = 1;
  1163. QDF_IPA_WDI_SETUP_INFO_MODE(rx) = IPA_BASIC;
  1164. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(rx) = true;
  1165. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) = IPA_CLIENT_WLAN1_PROD;
  1166. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  1167. ipa_res->rx_rdy_ring_base_paddr;
  1168. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  1169. ipa_res->rx_rdy_ring_size;
  1170. /* REO Tail Pointer Address */
  1171. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  1172. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1173. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  1174. ipa_res->rx_refill_ring_base_paddr;
  1175. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  1176. ipa_res->rx_refill_ring_size;
  1177. /* FW Head Pointer Address */
  1178. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  1179. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  1180. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) = RX_PKT_TLVS_LEN +
  1181. L3_HEADER_PADDING;
  1182. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  1183. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  1184. /* Connect WDI IPA PIPE */
  1185. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  1186. if (ret) {
  1187. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1188. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  1189. __func__, ret);
  1190. return QDF_STATUS_E_FAILURE;
  1191. }
  1192. /* IPA uC Doorbell registers */
  1193. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1194. "%s: Tx DB PA=0x%x, Rx DB PA=0x%x",
  1195. __func__,
  1196. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  1197. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  1198. ipa_res->tx_comp_doorbell_paddr =
  1199. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  1200. ipa_res->tx_comp_doorbell_vaddr =
  1201. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_VA(&pipe_out);
  1202. ipa_res->rx_ready_doorbell_paddr =
  1203. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  1204. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1205. "%s: Tx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  1206. __func__,
  1207. "transfer_ring_base_pa",
  1208. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx),
  1209. "transfer_ring_size",
  1210. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx),
  1211. "transfer_ring_doorbell_pa",
  1212. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx),
  1213. "event_ring_base_pa",
  1214. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx),
  1215. "event_ring_size",
  1216. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx),
  1217. "event_ring_doorbell_pa",
  1218. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx),
  1219. "num_pkt_buffers",
  1220. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx),
  1221. "tx_comp_doorbell_paddr",
  1222. (void *)ipa_res->tx_comp_doorbell_paddr);
  1223. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1224. "%s: Rx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  1225. __func__,
  1226. "transfer_ring_base_pa",
  1227. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx),
  1228. "transfer_ring_size",
  1229. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx),
  1230. "transfer_ring_doorbell_pa",
  1231. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx),
  1232. "event_ring_base_pa",
  1233. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx),
  1234. "event_ring_size",
  1235. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx),
  1236. "event_ring_doorbell_pa",
  1237. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx),
  1238. "num_pkt_buffers",
  1239. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(rx),
  1240. "tx_comp_doorbell_paddr",
  1241. (void *)ipa_res->rx_ready_doorbell_paddr);
  1242. return QDF_STATUS_SUCCESS;
  1243. }
  1244. /**
  1245. * dp_ipa_setup_iface() - Setup IPA header and register interface
  1246. * @ifname: Interface name
  1247. * @mac_addr: Interface MAC address
  1248. * @prod_client: IPA prod client type
  1249. * @cons_client: IPA cons client type
  1250. * @session_id: Session ID
  1251. * @is_ipv6_enabled: Is IPV6 enabled or not
  1252. *
  1253. * Return: QDF_STATUS
  1254. */
  1255. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  1256. qdf_ipa_client_type_t prod_client,
  1257. qdf_ipa_client_type_t cons_client,
  1258. uint8_t session_id, bool is_ipv6_enabled)
  1259. {
  1260. qdf_ipa_wdi_reg_intf_in_params_t in;
  1261. qdf_ipa_wdi_hdr_info_t hdr_info;
  1262. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  1263. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  1264. int ret = -EINVAL;
  1265. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1266. "%s: Add Partial hdr: %s, %pM",
  1267. __func__, ifname, mac_addr);
  1268. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1269. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  1270. /* IPV4 header */
  1271. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  1272. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  1273. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1274. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  1275. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  1276. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  1277. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  1278. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  1279. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1280. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  1281. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  1282. htonl(session_id << 16);
  1283. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  1284. /* IPV6 header */
  1285. if (is_ipv6_enabled) {
  1286. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  1287. DP_IPA_UC_WLAN_TX_HDR_LEN);
  1288. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  1289. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  1290. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  1291. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1292. }
  1293. ret = qdf_ipa_wdi_reg_intf(&in);
  1294. if (ret) {
  1295. dp_err("ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  1296. ret);
  1297. return QDF_STATUS_E_FAILURE;
  1298. }
  1299. return QDF_STATUS_SUCCESS;
  1300. }
  1301. #endif /* CONFIG_IPA_WDI_UNIFIED_API */
  1302. /**
  1303. * dp_ipa_cleanup() - Disconnect IPA pipes
  1304. * @tx_pipe_handle: Tx pipe handle
  1305. * @rx_pipe_handle: Rx pipe handle
  1306. *
  1307. * Return: QDF_STATUS
  1308. */
  1309. QDF_STATUS dp_ipa_cleanup(uint32_t tx_pipe_handle, uint32_t rx_pipe_handle)
  1310. {
  1311. int ret;
  1312. ret = qdf_ipa_wdi_disconn_pipes();
  1313. if (ret) {
  1314. dp_err("ipa_wdi_disconn_pipes: IPA pipe cleanup failed: ret=%d",
  1315. ret);
  1316. return QDF_STATUS_E_FAILURE;
  1317. }
  1318. return QDF_STATUS_SUCCESS;
  1319. }
  1320. /**
  1321. * dp_ipa_cleanup_iface() - Cleanup IPA header and deregister interface
  1322. * @ifname: Interface name
  1323. * @is_ipv6_enabled: Is IPV6 enabled or not
  1324. *
  1325. * Return: QDF_STATUS
  1326. */
  1327. QDF_STATUS dp_ipa_cleanup_iface(char *ifname, bool is_ipv6_enabled)
  1328. {
  1329. int ret;
  1330. ret = qdf_ipa_wdi_dereg_intf(ifname);
  1331. if (ret) {
  1332. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1333. "%s: ipa_wdi_dereg_intf: IPA pipe deregistration failed: ret=%d",
  1334. __func__, ret);
  1335. return QDF_STATUS_E_FAILURE;
  1336. }
  1337. return QDF_STATUS_SUCCESS;
  1338. }
  1339. /**
  1340. * dp_ipa_uc_enable_pipes() - Enable and resume traffic on Tx/Rx pipes
  1341. * @ppdev - handle to the device instance
  1342. *
  1343. * Return: QDF_STATUS
  1344. */
  1345. QDF_STATUS dp_ipa_enable_pipes(struct cdp_pdev *ppdev)
  1346. {
  1347. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  1348. struct dp_soc *soc = pdev->soc;
  1349. QDF_STATUS result;
  1350. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, true);
  1351. result = qdf_ipa_wdi_enable_pipes();
  1352. if (result) {
  1353. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1354. "%s: Enable WDI PIPE fail, code %d",
  1355. __func__, result);
  1356. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  1357. return QDF_STATUS_E_FAILURE;
  1358. }
  1359. return QDF_STATUS_SUCCESS;
  1360. }
  1361. /**
  1362. * dp_ipa_uc_disable_pipes() – Suspend traffic and disable Tx/Rx pipes
  1363. * @ppdev - handle to the device instance
  1364. *
  1365. * Return: QDF_STATUS
  1366. */
  1367. QDF_STATUS dp_ipa_disable_pipes(struct cdp_pdev *ppdev)
  1368. {
  1369. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  1370. struct dp_soc *soc = pdev->soc;
  1371. QDF_STATUS result;
  1372. result = qdf_ipa_wdi_disable_pipes();
  1373. if (result)
  1374. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1375. "%s: Disable WDI PIPE fail, code %d",
  1376. __func__, result);
  1377. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  1378. return result ? QDF_STATUS_E_FAILURE : QDF_STATUS_SUCCESS;
  1379. }
  1380. /**
  1381. * dp_ipa_set_perf_level() - Set IPA clock bandwidth based on data rates
  1382. * @client: Client type
  1383. * @max_supported_bw_mbps: Maximum bandwidth needed (in Mbps)
  1384. *
  1385. * Return: QDF_STATUS
  1386. */
  1387. QDF_STATUS dp_ipa_set_perf_level(int client, uint32_t max_supported_bw_mbps)
  1388. {
  1389. qdf_ipa_wdi_perf_profile_t profile;
  1390. QDF_STATUS result;
  1391. profile.client = client;
  1392. profile.max_supported_bw_mbps = max_supported_bw_mbps;
  1393. result = qdf_ipa_wdi_set_perf_profile(&profile);
  1394. if (result) {
  1395. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1396. "%s: ipa_wdi_set_perf_profile fail, code %d",
  1397. __func__, result);
  1398. return QDF_STATUS_E_FAILURE;
  1399. }
  1400. return QDF_STATUS_SUCCESS;
  1401. }
  1402. /**
  1403. * dp_ipa_intrabss_send - send IPA RX intra-bss frames
  1404. * @pdev: pdev
  1405. * @vdev: vdev
  1406. * @nbuf: skb
  1407. *
  1408. * Return: nbuf if TX fails and NULL if TX succeeds
  1409. */
  1410. static qdf_nbuf_t dp_ipa_intrabss_send(struct dp_pdev *pdev,
  1411. struct dp_vdev *vdev,
  1412. qdf_nbuf_t nbuf)
  1413. {
  1414. struct dp_peer *vdev_peer;
  1415. uint16_t len;
  1416. vdev_peer = vdev->vap_bss_peer;
  1417. if (qdf_unlikely(!vdev_peer))
  1418. return nbuf;
  1419. qdf_mem_zero(nbuf->cb, sizeof(nbuf->cb));
  1420. len = qdf_nbuf_len(nbuf);
  1421. if (dp_tx_send(dp_vdev_to_cdp_vdev(vdev), nbuf)) {
  1422. DP_STATS_INC_PKT(vdev_peer, rx.intra_bss.fail, 1, len);
  1423. return nbuf;
  1424. }
  1425. DP_STATS_INC_PKT(vdev_peer, rx.intra_bss.pkts, 1, len);
  1426. return NULL;
  1427. }
  1428. bool dp_ipa_rx_intrabss_fwd(struct cdp_vdev *pvdev, qdf_nbuf_t nbuf,
  1429. bool *fwd_success)
  1430. {
  1431. struct dp_vdev *vdev = (struct dp_vdev *)pvdev;
  1432. struct dp_pdev *pdev;
  1433. struct dp_peer *da_peer;
  1434. struct dp_peer *sa_peer;
  1435. qdf_nbuf_t nbuf_copy;
  1436. uint8_t da_is_bcmc;
  1437. struct ethhdr *eh;
  1438. uint8_t local_id;
  1439. *fwd_success = false; /* set default as failure */
  1440. /*
  1441. * WDI 3.0 skb->cb[] info from IPA driver
  1442. * skb->cb[0] = vdev_id
  1443. * skb->cb[1].bit#1 = da_is_bcmc
  1444. */
  1445. da_is_bcmc = ((uint8_t)nbuf->cb[1]) & 0x2;
  1446. if (qdf_unlikely(!vdev))
  1447. return false;
  1448. pdev = vdev->pdev;
  1449. if (qdf_unlikely(!pdev))
  1450. return false;
  1451. /* no fwd for station mode and just pass up to stack */
  1452. if (vdev->opmode == wlan_op_mode_sta)
  1453. return false;
  1454. if (da_is_bcmc) {
  1455. nbuf_copy = qdf_nbuf_copy(nbuf);
  1456. if (!nbuf_copy)
  1457. return false;
  1458. if (dp_ipa_intrabss_send(pdev, vdev, nbuf_copy))
  1459. qdf_nbuf_free(nbuf_copy);
  1460. else
  1461. *fwd_success = true;
  1462. /* return false to pass original pkt up to stack */
  1463. return false;
  1464. }
  1465. eh = (struct ethhdr *)qdf_nbuf_data(nbuf);
  1466. if (!qdf_mem_cmp(eh->h_dest, vdev->mac_addr.raw, QDF_MAC_ADDR_SIZE))
  1467. return false;
  1468. da_peer = dp_find_peer_by_addr((struct cdp_pdev *)pdev, eh->h_dest,
  1469. &local_id);
  1470. if (!da_peer)
  1471. return false;
  1472. if (da_peer->vdev != vdev)
  1473. return false;
  1474. sa_peer = dp_find_peer_by_addr((struct cdp_pdev *)pdev, eh->h_source,
  1475. &local_id);
  1476. if (!sa_peer)
  1477. return false;
  1478. if (sa_peer->vdev != vdev)
  1479. return false;
  1480. /*
  1481. * In intra-bss forwarding scenario, skb is allocated by IPA driver.
  1482. * Need to add skb to internal tracking table to avoid nbuf memory
  1483. * leak check for unallocated skb.
  1484. */
  1485. qdf_net_buf_debug_acquire_skb(nbuf, __FILE__, __LINE__);
  1486. if (dp_ipa_intrabss_send(pdev, vdev, nbuf))
  1487. qdf_nbuf_free(nbuf);
  1488. else
  1489. *fwd_success = true;
  1490. return true;
  1491. }
  1492. #ifdef MDM_PLATFORM
  1493. bool dp_ipa_is_mdm_platform(void)
  1494. {
  1495. return true;
  1496. }
  1497. #else
  1498. bool dp_ipa_is_mdm_platform(void)
  1499. {
  1500. return false;
  1501. }
  1502. #endif
  1503. #endif