sde_hw_catalog.c 149 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  6. #include <linux/slab.h>
  7. #include <linux/of_address.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/soc/qcom/llcc-qcom.h>
  10. #include <linux/pm_qos.h>
  11. #include "sde_hw_mdss.h"
  12. #include "sde_hw_catalog.h"
  13. #include "sde_hw_catalog_format.h"
  14. #include "sde_kms.h"
  15. #include "sde_hw_uidle.h"
  16. #include "sde_connector.h"
  17. /*************************************************************
  18. * MACRO DEFINITION
  19. *************************************************************/
  20. /**
  21. * Max hardware block in certain hardware. For ex: sspp pipes
  22. * can have QSEED, pcc, igc, pa, csc, qos entries, etc. This count is
  23. * 64 based on software design. It should be increased if any of the
  24. * hardware block has more subblocks.
  25. */
  26. #define MAX_SDE_HW_BLK 64
  27. /* each entry will have register address and bit offset in that register */
  28. #define MAX_BIT_OFFSET 2
  29. /* max table size for dts property lists, increase if tables grow larger */
  30. #define MAX_SDE_DT_TABLE_SIZE 64
  31. /* default line width for sspp, mixer, ds (input), dsc, wb */
  32. #define DEFAULT_SDE_LINE_WIDTH 2048
  33. /* default output line width for ds */
  34. #define DEFAULT_SDE_OUTPUT_LINE_WIDTH 2560
  35. /* max mixer blend stages */
  36. #define DEFAULT_SDE_MIXER_BLENDSTAGES 7
  37. /*
  38. * max bank bit for macro tile and ubwc format.
  39. * this value is left shifted and written to register
  40. */
  41. #define DEFAULT_SDE_HIGHEST_BANK_BIT 0x02
  42. /* No UBWC */
  43. #define DEFAULT_SDE_UBWC_NONE 0x0
  44. /* default ubwc static config register value */
  45. #define DEFAULT_SDE_UBWC_STATIC 0x0
  46. /* default ubwc swizzle register value */
  47. #define DEFAULT_SDE_UBWC_SWIZZLE 0x0
  48. /* default ubwc macrotile mode value */
  49. #define DEFAULT_SDE_UBWC_MACROTILE_MODE 0x0
  50. /* default hardware block size if dtsi entry is not present */
  51. #define DEFAULT_SDE_HW_BLOCK_LEN 0x100
  52. /* total number of intf - dp, dsi, hdmi */
  53. #define INTF_COUNT 3
  54. #define MAX_UPSCALE_RATIO 20
  55. #define MAX_DOWNSCALE_RATIO 4
  56. #define SSPP_UNITY_SCALE 1
  57. #define MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_NUMERATOR 11
  58. #define MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_DENOMINATOR 5
  59. #define MAX_DOWNSCALE_RATIO_INROT_PD_RT_NUMERATOR 4
  60. #define MAX_DOWNSCALE_RATIO_INROT_PD_RT_DENOMINATOR 1
  61. #define MAX_DOWNSCALE_RATIO_INROT_NRT_DEFAULT 4
  62. #define MAX_PRE_ROT_HEIGHT_INLINE_ROT_DEFAULT 1088
  63. #define MAX_HORZ_DECIMATION 4
  64. #define MAX_VERT_DECIMATION 4
  65. #define MAX_SPLIT_DISPLAY_CTL 2
  66. #define MAX_PP_SPLIT_DISPLAY_CTL 1
  67. #define MDSS_BASE_OFFSET 0x0
  68. #define ROT_LM_OFFSET 3
  69. #define LINE_LM_OFFSET 5
  70. #define LINE_MODE_WB_OFFSET 2
  71. /**
  72. * these configurations are decided based on max mdp clock. It accounts
  73. * for max and min display resolution based on virtual hardware resource
  74. * support.
  75. */
  76. #define MAX_DISPLAY_HEIGHT_WITH_DECIMATION 2160
  77. #define MAX_DISPLAY_HEIGHT 5760
  78. #define MIN_DISPLAY_HEIGHT 0
  79. #define MIN_DISPLAY_WIDTH 0
  80. /* maximum XIN halt timeout in usec */
  81. #define VBIF_XIN_HALT_TIMEOUT 0x4000
  82. #define DEFAULT_PIXEL_RAM_SIZE (50 * 1024)
  83. /* access property value based on prop_type and hardware index */
  84. #define PROP_VALUE_ACCESS(p, i, j) ((p + i)->value[j])
  85. /*
  86. * access element within PROP_TYPE_BIT_OFFSET_ARRAYs based on prop_type,
  87. * hardware index and offset array index
  88. */
  89. #define PROP_BITVALUE_ACCESS(p, i, j, k) ((p + i)->bit_value[j][k])
  90. #define DEFAULT_SBUF_HEADROOM (20)
  91. #define DEFAULT_SBUF_PREFILL (128)
  92. /*
  93. * Default parameter values
  94. */
  95. #define DEFAULT_MAX_BW_HIGH 7000000
  96. #define DEFAULT_MAX_BW_LOW 7000000
  97. #define DEFAULT_UNDERSIZED_PREFILL_LINES 2
  98. #define DEFAULT_XTRA_PREFILL_LINES 2
  99. #define DEFAULT_DEST_SCALE_PREFILL_LINES 3
  100. #define DEFAULT_MACROTILE_PREFILL_LINES 4
  101. #define DEFAULT_YUV_NV12_PREFILL_LINES 8
  102. #define DEFAULT_LINEAR_PREFILL_LINES 1
  103. #define DEFAULT_DOWNSCALING_PREFILL_LINES 1
  104. #define DEFAULT_CORE_IB_FF "6.0"
  105. #define DEFAULT_CORE_CLK_FF "1.0"
  106. #define DEFAULT_COMP_RATIO_RT \
  107. "NV12/5/1/1.23 AB24/5/1/1.23 XB24/5/1/1.23"
  108. #define DEFAULT_COMP_RATIO_NRT \
  109. "NV12/5/1/1.25 AB24/5/1/1.25 XB24/5/1/1.25"
  110. #define DEFAULT_MAX_PER_PIPE_BW 2400000
  111. #define DEFAULT_AMORTIZABLE_THRESHOLD 25
  112. #define DEFAULT_MNOC_PORTS 2
  113. #define DEFAULT_AXI_BUS_WIDTH 32
  114. #define DEFAULT_CPU_MASK 0
  115. #define DEFAULT_CPU_DMA_LATENCY PM_QOS_DEFAULT_VALUE
  116. /* Uidle values */
  117. #define SDE_UIDLE_FAL10_EXIT_CNT 128
  118. #define SDE_UIDLE_FAL10_EXIT_DANGER 4
  119. #define SDE_UIDLE_FAL10_DANGER 6
  120. #define SDE_UIDLE_FAL10_TARGET_IDLE 50
  121. #define SDE_UIDLE_FAL1_TARGET_IDLE 40
  122. #define SDE_UIDLE_FAL10_THRESHOLD_60 12
  123. #define SDE_UIDLE_FAL10_THRESHOLD_90 13
  124. #define SDE_UIDLE_MAX_DWNSCALE 1500
  125. #define SDE_UIDLE_MAX_FPS_60 60
  126. #define SDE_UIDLE_MAX_FPS_90 90
  127. #define SSPP_GET_REGDMA_BASE(blk_base, top_off) ((blk_base) >= (top_off) ?\
  128. (blk_base) - (top_off) : (blk_base))
  129. /*************************************************************
  130. * DTSI PROPERTY INDEX
  131. *************************************************************/
  132. enum {
  133. SDE_HW_VERSION,
  134. SDE_HW_PROP_MAX,
  135. };
  136. enum {
  137. HW_OFF,
  138. HW_LEN,
  139. HW_DISP,
  140. HW_PROP_MAX,
  141. };
  142. enum sde_prop {
  143. SDE_OFF,
  144. SDE_LEN,
  145. SSPP_LINEWIDTH,
  146. VIG_SSPP_LINEWIDTH,
  147. SCALING_LINEWIDTH,
  148. MIXER_LINEWIDTH,
  149. MIXER_BLEND,
  150. WB_LINEWIDTH,
  151. WB_LINEWIDTH_LINEAR,
  152. BANK_BIT,
  153. UBWC_VERSION,
  154. UBWC_STATIC,
  155. UBWC_SWIZZLE,
  156. QSEED_SW_LIB_REV,
  157. QSEED_HW_VERSION,
  158. CSC_TYPE,
  159. PANIC_PER_PIPE,
  160. SRC_SPLIT,
  161. DIM_LAYER,
  162. SMART_DMA_REV,
  163. IDLE_PC,
  164. WAKEUP_WITH_TOUCH,
  165. DEST_SCALER,
  166. SMART_PANEL_ALIGN_MODE,
  167. MACROTILE_MODE,
  168. UBWC_BW_CALC_VERSION,
  169. PIPE_ORDER_VERSION,
  170. SEC_SID_MASK,
  171. BASE_LAYER,
  172. TRUSTED_VM_ENV,
  173. MAX_TRUSTED_VM_DISPLAYS,
  174. SDE_PROP_MAX,
  175. };
  176. enum {
  177. PERF_MAX_BW_LOW,
  178. PERF_MAX_BW_HIGH,
  179. PERF_MIN_CORE_IB,
  180. PERF_MIN_LLCC_IB,
  181. PERF_MIN_DRAM_IB,
  182. PERF_CORE_IB_FF,
  183. PERF_CORE_CLK_FF,
  184. PERF_COMP_RATIO_RT,
  185. PERF_COMP_RATIO_NRT,
  186. PERF_UNDERSIZED_PREFILL_LINES,
  187. PERF_DEST_SCALE_PREFILL_LINES,
  188. PERF_MACROTILE_PREFILL_LINES,
  189. PERF_YUV_NV12_PREFILL_LINES,
  190. PERF_LINEAR_PREFILL_LINES,
  191. PERF_DOWNSCALING_PREFILL_LINES,
  192. PERF_XTRA_PREFILL_LINES,
  193. PERF_AMORTIZABLE_THRESHOLD,
  194. PERF_NUM_MNOC_PORTS,
  195. PERF_AXI_BUS_WIDTH,
  196. PERF_CDP_SETTING,
  197. PERF_CPU_MASK,
  198. CPU_MASK_PERF,
  199. PERF_CPU_DMA_LATENCY,
  200. PERF_CPU_IRQ_LATENCY,
  201. PERF_PROP_MAX,
  202. };
  203. enum {
  204. QOS_REFRESH_RATES,
  205. QOS_DANGER_LUT,
  206. QOS_SAFE_LUT,
  207. QOS_CREQ_LUT_LINEAR,
  208. QOS_CREQ_LUT_MACROTILE,
  209. QOS_CREQ_LUT_NRT,
  210. QOS_CREQ_LUT_CWB,
  211. QOS_CREQ_LUT_MACROTILE_QSEED,
  212. QOS_CREQ_LUT_LINEAR_QSEED,
  213. QOS_PROP_MAX,
  214. };
  215. enum {
  216. SSPP_OFF,
  217. SSPP_SIZE,
  218. SSPP_TYPE,
  219. SSPP_XIN,
  220. SSPP_CLK_CTRL,
  221. SSPP_CLK_STATUS,
  222. SSPP_SCALE_SIZE,
  223. SSPP_VIG_BLOCKS,
  224. SSPP_RGB_BLOCKS,
  225. SSPP_DMA_BLOCKS,
  226. SSPP_EXCL_RECT,
  227. SSPP_SMART_DMA,
  228. SSPP_MAX_PER_PIPE_BW,
  229. SSPP_MAX_PER_PIPE_BW_HIGH,
  230. SSPP_PROP_MAX,
  231. };
  232. enum {
  233. VIG_SUBBLOCK_INDEX,
  234. VIG_TOP_OFF,
  235. VIG_QSEED_OFF,
  236. VIG_QSEED_LEN,
  237. VIG_CSC_OFF,
  238. VIG_HSIC_PROP,
  239. VIG_MEMCOLOR_PROP,
  240. VIG_PCC_PROP,
  241. VIG_GAMUT_PROP,
  242. VIG_IGC_PROP,
  243. VIG_INVERSE_PMA,
  244. VIG_FP16_IGC_PROP,
  245. VIG_FP16_GC_PROP,
  246. VIG_FP16_CSC_PROP,
  247. VIG_FP16_UNMULT_PROP,
  248. VIG_PROP_MAX,
  249. };
  250. enum {
  251. RGB_SCALER_OFF,
  252. RGB_SCALER_LEN,
  253. RGB_PCC_PROP,
  254. RGB_PROP_MAX,
  255. };
  256. enum {
  257. DMA_SUBBLOCK_INDEX,
  258. DMA_TOP_OFF,
  259. DMA_IGC_PROP,
  260. DMA_GC_PROP,
  261. DMA_DGM_INVERSE_PMA,
  262. DMA_CSC_OFF,
  263. DMA_FP16_IGC_PROP,
  264. DMA_FP16_GC_PROP,
  265. DMA_FP16_CSC_PROP,
  266. DMA_FP16_UNMULT_PROP,
  267. DMA_PROP_MAX,
  268. };
  269. enum {
  270. INTF_OFF,
  271. INTF_LEN,
  272. INTF_PREFETCH,
  273. INTF_TYPE,
  274. INTF_TE_IRQ,
  275. INTF_PROP_MAX,
  276. };
  277. enum {
  278. PP_OFF,
  279. PP_LEN,
  280. PP_CWB,
  281. TE_OFF,
  282. TE_LEN,
  283. TE2_OFF,
  284. TE2_LEN,
  285. PP_SLAVE,
  286. DITHER_OFF,
  287. DITHER_LEN,
  288. DITHER_VER,
  289. PP_MERGE_3D_ID,
  290. PP_PROP_MAX,
  291. };
  292. enum {
  293. DSC_OFF,
  294. DSC_LEN,
  295. DSC_PAIR_MASK,
  296. DSC_REV,
  297. DSC_ENC,
  298. DSC_ENC_LEN,
  299. DSC_CTL,
  300. DSC_CTL_LEN,
  301. DSC_422,
  302. DSC_LINEWIDTH,
  303. DSC_PROP_MAX,
  304. };
  305. enum {
  306. VDC_OFF,
  307. VDC_LEN,
  308. VDC_REV,
  309. VDC_ENC,
  310. VDC_ENC_LEN,
  311. VDC_CTL,
  312. VDC_CTL_LEN,
  313. VDC_PROP_MAX,
  314. };
  315. enum {
  316. DS_TOP_OFF,
  317. DS_TOP_LEN,
  318. DS_TOP_INPUT_LINEWIDTH,
  319. DS_TOP_OUTPUT_LINEWIDTH,
  320. DS_TOP_PROP_MAX,
  321. };
  322. enum {
  323. DS_OFF,
  324. DS_LEN,
  325. DS_PROP_MAX,
  326. };
  327. enum {
  328. DSPP_TOP_OFF,
  329. DSPP_TOP_SIZE,
  330. DSPP_TOP_PROP_MAX,
  331. };
  332. enum {
  333. DSPP_OFF,
  334. DSPP_SIZE,
  335. DSPP_BLOCKS,
  336. DSPP_PROP_MAX,
  337. };
  338. enum {
  339. DSPP_IGC_PROP,
  340. DSPP_PCC_PROP,
  341. DSPP_GC_PROP,
  342. DSPP_HSIC_PROP,
  343. DSPP_MEMCOLOR_PROP,
  344. DSPP_SIXZONE_PROP,
  345. DSPP_GAMUT_PROP,
  346. DSPP_DITHER_PROP,
  347. DSPP_HIST_PROP,
  348. DSPP_VLUT_PROP,
  349. DSPP_BLOCKS_PROP_MAX,
  350. };
  351. enum {
  352. AD_OFF,
  353. AD_VERSION,
  354. AD_PROP_MAX,
  355. };
  356. enum {
  357. LTM_OFF,
  358. LTM_VERSION,
  359. LTM_PROP_MAX,
  360. };
  361. enum {
  362. RC_OFF,
  363. RC_LEN,
  364. RC_VERSION,
  365. RC_MEM_TOTAL_SIZE,
  366. RC_PROP_MAX,
  367. };
  368. enum {
  369. SPR_OFF,
  370. SPR_LEN,
  371. SPR_VERSION,
  372. SPR_PROP_MAX,
  373. };
  374. enum {
  375. DEMURA_OFF,
  376. DEMURA_LEN,
  377. DEMURA_VERSION,
  378. DEMURA_PROP_MAX,
  379. };
  380. enum {
  381. MIXER_OFF,
  382. MIXER_LEN,
  383. MIXER_PAIR_MASK,
  384. MIXER_BLOCKS,
  385. MIXER_DISP,
  386. MIXER_CWB,
  387. MIXER_DCWB,
  388. MIXER_PROP_MAX,
  389. };
  390. enum {
  391. MIXER_GC_PROP,
  392. MIXER_BLOCKS_PROP_MAX,
  393. };
  394. enum {
  395. MIXER_BLEND_OP_OFF,
  396. MIXER_BLEND_PROP_MAX,
  397. };
  398. enum {
  399. WB_OFF,
  400. WB_LEN,
  401. WB_ID,
  402. WB_XIN_ID,
  403. WB_CLK_CTRL,
  404. WB_CLK_STATUS,
  405. WB_PROP_MAX,
  406. };
  407. enum {
  408. VBIF_OFF,
  409. VBIF_LEN,
  410. VBIF_ID,
  411. VBIF_DEFAULT_OT_RD_LIMIT,
  412. VBIF_DEFAULT_OT_WR_LIMIT,
  413. VBIF_DYNAMIC_OT_RD_LIMIT,
  414. VBIF_DYNAMIC_OT_WR_LIMIT,
  415. VBIF_MEMTYPE_0,
  416. VBIF_MEMTYPE_1,
  417. VBIF_QOS_RT_REMAP,
  418. VBIF_QOS_NRT_REMAP,
  419. VBIF_QOS_CWB_REMAP,
  420. VBIF_QOS_LUTDMA_REMAP,
  421. VBIF_PROP_MAX,
  422. };
  423. enum {
  424. UIDLE_OFF,
  425. UIDLE_LEN,
  426. UIDLE_PROP_MAX,
  427. };
  428. enum {
  429. REG_DMA_OFF,
  430. REG_DMA_ID,
  431. REG_DMA_VERSION,
  432. REG_DMA_TRIGGER_OFF,
  433. REG_DMA_BROADCAST_DISABLED,
  434. REG_DMA_XIN_ID,
  435. REG_DMA_CLK_CTRL,
  436. REG_DMA_PROP_MAX
  437. };
  438. enum {
  439. NOISE_LAYER_OFF,
  440. NOISE_LAYER_VERSION,
  441. NOISEL_LAYER_PROP_MAX
  442. };
  443. /*************************************************************
  444. * dts property definition
  445. *************************************************************/
  446. enum prop_type {
  447. PROP_TYPE_BOOL,
  448. PROP_TYPE_U32,
  449. PROP_TYPE_U32_ARRAY,
  450. PROP_TYPE_STRING,
  451. PROP_TYPE_STRING_ARRAY,
  452. PROP_TYPE_BIT_OFFSET_ARRAY,
  453. PROP_TYPE_NODE,
  454. };
  455. struct sde_prop_type {
  456. /* use property index from enum property for readability purpose */
  457. u8 id;
  458. /* it should be property name based on dtsi documentation */
  459. char *prop_name;
  460. /**
  461. * if property is marked mandatory then it will fail parsing
  462. * when property is not present
  463. */
  464. u32 is_mandatory;
  465. /* property type based on "enum prop_type" */
  466. enum prop_type type;
  467. };
  468. struct sde_prop_value {
  469. u32 value[MAX_SDE_HW_BLK];
  470. u32 bit_value[MAX_SDE_HW_BLK][MAX_BIT_OFFSET];
  471. };
  472. /**
  473. * struct sde_dt_props - stores dts properties read from a sde_prop_type table
  474. * @exists: Array of bools indicating if the given prop name was present
  475. * @counts: Count of the number of valid values for the property
  476. * @values: Array storing the count[i] property values
  477. *
  478. * Must use the sde_[get|put]_dt_props APIs to allocate/free this object.
  479. */
  480. struct sde_dt_props {
  481. bool exists[MAX_SDE_DT_TABLE_SIZE];
  482. int counts[MAX_SDE_DT_TABLE_SIZE];
  483. struct sde_prop_value *values;
  484. };
  485. /*************************************************************
  486. * dts property list
  487. *************************************************************/
  488. static struct sde_prop_type sde_hw_prop[] = {
  489. {SDE_HW_VERSION, "qcom,sde-hw-version", false, PROP_TYPE_U32},
  490. };
  491. static struct sde_prop_type sde_prop[] = {
  492. {SDE_OFF, "qcom,sde-off", true, PROP_TYPE_U32},
  493. {SDE_LEN, "qcom,sde-len", false, PROP_TYPE_U32},
  494. {SSPP_LINEWIDTH, "qcom,sde-sspp-linewidth", false, PROP_TYPE_U32},
  495. {VIG_SSPP_LINEWIDTH, "qcom,sde-vig-sspp-linewidth", false, PROP_TYPE_U32},
  496. {SCALING_LINEWIDTH, "qcom,sde-scaling-linewidth", false, PROP_TYPE_U32},
  497. {MIXER_LINEWIDTH, "qcom,sde-mixer-linewidth", false, PROP_TYPE_U32},
  498. {MIXER_BLEND, "qcom,sde-mixer-blendstages", false, PROP_TYPE_U32},
  499. {WB_LINEWIDTH, "qcom,sde-wb-linewidth", false, PROP_TYPE_U32},
  500. {WB_LINEWIDTH_LINEAR, "qcom,sde-wb-linewidth-linear",
  501. false, PROP_TYPE_U32},
  502. {BANK_BIT, "qcom,sde-highest-bank-bit", false,
  503. PROP_TYPE_BIT_OFFSET_ARRAY},
  504. {UBWC_VERSION, "qcom,sde-ubwc-version", false, PROP_TYPE_U32},
  505. {UBWC_STATIC, "qcom,sde-ubwc-static", false, PROP_TYPE_U32},
  506. {UBWC_SWIZZLE, "qcom,sde-ubwc-swizzle", false, PROP_TYPE_U32},
  507. {QSEED_SW_LIB_REV, "qcom,sde-qseed-sw-lib-rev", false,
  508. PROP_TYPE_STRING},
  509. {QSEED_HW_VERSION, "qcom,sde-qseed-scalar-version", false,
  510. PROP_TYPE_U32},
  511. {CSC_TYPE, "qcom,sde-csc-type", false, PROP_TYPE_STRING},
  512. {PANIC_PER_PIPE, "qcom,sde-panic-per-pipe", false, PROP_TYPE_BOOL},
  513. {SRC_SPLIT, "qcom,sde-has-src-split", false, PROP_TYPE_BOOL},
  514. {DIM_LAYER, "qcom,sde-has-dim-layer", false, PROP_TYPE_BOOL},
  515. {SMART_DMA_REV, "qcom,sde-smart-dma-rev", false, PROP_TYPE_STRING},
  516. {IDLE_PC, "qcom,sde-has-idle-pc", false, PROP_TYPE_BOOL},
  517. {WAKEUP_WITH_TOUCH, "qcom,sde-wakeup-with-touch", false,
  518. PROP_TYPE_BOOL},
  519. {DEST_SCALER, "qcom,sde-has-dest-scaler", false, PROP_TYPE_BOOL},
  520. {SMART_PANEL_ALIGN_MODE, "qcom,sde-smart-panel-align-mode",
  521. false, PROP_TYPE_U32},
  522. {MACROTILE_MODE, "qcom,sde-macrotile-mode", false, PROP_TYPE_U32},
  523. {UBWC_BW_CALC_VERSION, "qcom,sde-ubwc-bw-calc-version", false,
  524. PROP_TYPE_U32},
  525. {PIPE_ORDER_VERSION, "qcom,sde-pipe-order-version", false,
  526. PROP_TYPE_U32},
  527. {SEC_SID_MASK, "qcom,sde-secure-sid-mask", false, PROP_TYPE_U32_ARRAY},
  528. {BASE_LAYER, "qcom,sde-mixer-stage-base-layer", false, PROP_TYPE_BOOL},
  529. {TRUSTED_VM_ENV, "qcom,sde-trusted-vm-env", false, PROP_TYPE_BOOL},
  530. {MAX_TRUSTED_VM_DISPLAYS, "qcom,sde-max-trusted-vm-displays", false,
  531. PROP_TYPE_U32},
  532. };
  533. static struct sde_prop_type sde_perf_prop[] = {
  534. {PERF_MAX_BW_LOW, "qcom,sde-max-bw-low-kbps", false, PROP_TYPE_U32},
  535. {PERF_MAX_BW_HIGH, "qcom,sde-max-bw-high-kbps", false, PROP_TYPE_U32},
  536. {PERF_MIN_CORE_IB, "qcom,sde-min-core-ib-kbps", false, PROP_TYPE_U32},
  537. {PERF_MIN_LLCC_IB, "qcom,sde-min-llcc-ib-kbps", false, PROP_TYPE_U32},
  538. {PERF_MIN_DRAM_IB, "qcom,sde-min-dram-ib-kbps", false, PROP_TYPE_U32},
  539. {PERF_CORE_IB_FF, "qcom,sde-core-ib-ff", false, PROP_TYPE_STRING},
  540. {PERF_CORE_CLK_FF, "qcom,sde-core-clk-ff", false, PROP_TYPE_STRING},
  541. {PERF_COMP_RATIO_RT, "qcom,sde-comp-ratio-rt", false,
  542. PROP_TYPE_STRING},
  543. {PERF_COMP_RATIO_NRT, "qcom,sde-comp-ratio-nrt", false,
  544. PROP_TYPE_STRING},
  545. {PERF_UNDERSIZED_PREFILL_LINES, "qcom,sde-undersizedprefill-lines",
  546. false, PROP_TYPE_U32},
  547. {PERF_DEST_SCALE_PREFILL_LINES, "qcom,sde-dest-scaleprefill-lines",
  548. false, PROP_TYPE_U32},
  549. {PERF_MACROTILE_PREFILL_LINES, "qcom,sde-macrotileprefill-lines",
  550. false, PROP_TYPE_U32},
  551. {PERF_YUV_NV12_PREFILL_LINES, "qcom,sde-yuv-nv12prefill-lines",
  552. false, PROP_TYPE_U32},
  553. {PERF_LINEAR_PREFILL_LINES, "qcom,sde-linearprefill-lines",
  554. false, PROP_TYPE_U32},
  555. {PERF_DOWNSCALING_PREFILL_LINES, "qcom,sde-downscalingprefill-lines",
  556. false, PROP_TYPE_U32},
  557. {PERF_XTRA_PREFILL_LINES, "qcom,sde-xtra-prefill-lines",
  558. false, PROP_TYPE_U32},
  559. {PERF_AMORTIZABLE_THRESHOLD, "qcom,sde-amortizable-threshold",
  560. false, PROP_TYPE_U32},
  561. {PERF_NUM_MNOC_PORTS, "qcom,sde-num-mnoc-ports",
  562. false, PROP_TYPE_U32},
  563. {PERF_AXI_BUS_WIDTH, "qcom,sde-axi-bus-width",
  564. false, PROP_TYPE_U32},
  565. {PERF_CDP_SETTING, "qcom,sde-cdp-setting", false,
  566. PROP_TYPE_U32_ARRAY},
  567. {PERF_CPU_MASK, "qcom,sde-qos-cpu-mask", false, PROP_TYPE_U32},
  568. {CPU_MASK_PERF, "qcom,sde-qos-cpu-mask-performance", false,
  569. PROP_TYPE_U32},
  570. {PERF_CPU_DMA_LATENCY, "qcom,sde-qos-cpu-dma-latency", false,
  571. PROP_TYPE_U32},
  572. {PERF_CPU_IRQ_LATENCY, "qcom,sde-qos-cpu-irq-latency", false,
  573. PROP_TYPE_U32},
  574. };
  575. static struct sde_prop_type sde_qos_prop[] = {
  576. {QOS_REFRESH_RATES, "qcom,sde-qos-refresh-rates", false,
  577. PROP_TYPE_U32_ARRAY},
  578. {QOS_DANGER_LUT, "qcom,sde-danger-lut", false, PROP_TYPE_U32_ARRAY},
  579. {QOS_SAFE_LUT, "qcom,sde-safe-lut", false, PROP_TYPE_U32_ARRAY},
  580. {QOS_CREQ_LUT_LINEAR, "qcom,sde-qos-lut-linear", false,
  581. PROP_TYPE_U32_ARRAY},
  582. {QOS_CREQ_LUT_MACROTILE, "qcom,sde-qos-lut-macrotile", false,
  583. PROP_TYPE_U32_ARRAY},
  584. {QOS_CREQ_LUT_NRT, "qcom,sde-qos-lut-nrt", false,
  585. PROP_TYPE_U32_ARRAY},
  586. {QOS_CREQ_LUT_CWB, "qcom,sde-qos-lut-cwb", false,
  587. PROP_TYPE_U32_ARRAY},
  588. {QOS_CREQ_LUT_MACROTILE_QSEED, "qcom,sde-qos-lut-macrotile-qseed",
  589. false, PROP_TYPE_U32_ARRAY},
  590. {QOS_CREQ_LUT_LINEAR_QSEED, "qcom,sde-qos-lut-linear-qseed",
  591. false, PROP_TYPE_U32_ARRAY},
  592. };
  593. static struct sde_prop_type sspp_prop[] = {
  594. {SSPP_OFF, "qcom,sde-sspp-off", true, PROP_TYPE_U32_ARRAY},
  595. {SSPP_SIZE, "qcom,sde-sspp-src-size", false, PROP_TYPE_U32},
  596. {SSPP_TYPE, "qcom,sde-sspp-type", true, PROP_TYPE_STRING_ARRAY},
  597. {SSPP_XIN, "qcom,sde-sspp-xin-id", true, PROP_TYPE_U32_ARRAY},
  598. {SSPP_CLK_CTRL, "qcom,sde-sspp-clk-ctrl", false,
  599. PROP_TYPE_BIT_OFFSET_ARRAY},
  600. {SSPP_CLK_STATUS, "qcom,sde-sspp-clk-status", false,
  601. PROP_TYPE_BIT_OFFSET_ARRAY},
  602. {SSPP_SCALE_SIZE, "qcom,sde-sspp-scale-size", false, PROP_TYPE_U32},
  603. {SSPP_VIG_BLOCKS, "qcom,sde-sspp-vig-blocks", false, PROP_TYPE_NODE},
  604. {SSPP_RGB_BLOCKS, "qcom,sde-sspp-rgb-blocks", false, PROP_TYPE_NODE},
  605. {SSPP_DMA_BLOCKS, "qcom,sde-sspp-dma-blocks", false, PROP_TYPE_NODE},
  606. {SSPP_EXCL_RECT, "qcom,sde-sspp-excl-rect", false, PROP_TYPE_U32_ARRAY},
  607. {SSPP_SMART_DMA, "qcom,sde-sspp-smart-dma-priority", false,
  608. PROP_TYPE_U32_ARRAY},
  609. {SSPP_MAX_PER_PIPE_BW, "qcom,sde-max-per-pipe-bw-kbps", false,
  610. PROP_TYPE_U32_ARRAY},
  611. {SSPP_MAX_PER_PIPE_BW_HIGH, "qcom,sde-max-per-pipe-bw-high-kbps", false,
  612. PROP_TYPE_U32_ARRAY},
  613. };
  614. static struct sde_prop_type vig_prop[] = {
  615. [VIG_SUBBLOCK_INDEX] = {VIG_SUBBLOCK_INDEX, "cell-index", false,
  616. PROP_TYPE_U32},
  617. [VIG_TOP_OFF] = {VIG_TOP_OFF, "qcom,sde-vig-top-off", false,
  618. PROP_TYPE_U32},
  619. [VIG_QSEED_OFF] = {VIG_QSEED_OFF, "qcom,sde-vig-qseed-off", false,
  620. PROP_TYPE_U32},
  621. [VIG_QSEED_LEN] = {VIG_QSEED_LEN, "qcom,sde-vig-qseed-size", false,
  622. PROP_TYPE_U32},
  623. [VIG_CSC_OFF] = {VIG_CSC_OFF, "qcom,sde-vig-csc-off", false,
  624. PROP_TYPE_U32},
  625. [VIG_HSIC_PROP] = {VIG_HSIC_PROP, "qcom,sde-vig-hsic", false,
  626. PROP_TYPE_U32_ARRAY},
  627. [VIG_MEMCOLOR_PROP] = {VIG_MEMCOLOR_PROP, "qcom,sde-vig-memcolor",
  628. false, PROP_TYPE_U32_ARRAY},
  629. [VIG_PCC_PROP] = {VIG_PCC_PROP, "qcom,sde-vig-pcc", false,
  630. PROP_TYPE_U32_ARRAY},
  631. [VIG_GAMUT_PROP] = {VIG_GAMUT_PROP, "qcom,sde-vig-gamut", false,
  632. PROP_TYPE_U32_ARRAY},
  633. [VIG_IGC_PROP] = {VIG_IGC_PROP, "qcom,sde-vig-igc", false,
  634. PROP_TYPE_U32_ARRAY},
  635. [VIG_INVERSE_PMA] = {VIG_INVERSE_PMA, "qcom,sde-vig-inverse-pma", false,
  636. PROP_TYPE_BOOL},
  637. [VIG_FP16_IGC_PROP] = {VIG_FP16_IGC_PROP, "qcom,sde-fp16-igc", false,
  638. PROP_TYPE_U32_ARRAY},
  639. [VIG_FP16_GC_PROP] = {VIG_FP16_GC_PROP, "qcom,sde-fp16-gc", false,
  640. PROP_TYPE_U32_ARRAY},
  641. [VIG_FP16_CSC_PROP] = {VIG_FP16_CSC_PROP, "qcom,sde-fp16-csc", false,
  642. PROP_TYPE_U32_ARRAY},
  643. [VIG_FP16_UNMULT_PROP] = {VIG_FP16_UNMULT_PROP, "qcom,sde-fp16-unmult",
  644. false, PROP_TYPE_U32_ARRAY},
  645. };
  646. static struct sde_prop_type rgb_prop[] = {
  647. {RGB_SCALER_OFF, "qcom,sde-rgb-scaler-off", false, PROP_TYPE_U32},
  648. {RGB_SCALER_LEN, "qcom,sde-rgb-scaler-size", false, PROP_TYPE_U32},
  649. {RGB_PCC_PROP, "qcom,sde-rgb-pcc", false, PROP_TYPE_U32_ARRAY},
  650. };
  651. static struct sde_prop_type dma_prop[] = {
  652. [DMA_SUBBLOCK_INDEX] = {DMA_SUBBLOCK_INDEX, "cell-index", false,
  653. PROP_TYPE_U32},
  654. [DMA_TOP_OFF] = {DMA_TOP_OFF, "qcom,sde-dma-top-off", false,
  655. PROP_TYPE_U32},
  656. [DMA_IGC_PROP] = {DMA_IGC_PROP, "qcom,sde-dma-igc", false,
  657. PROP_TYPE_U32_ARRAY},
  658. [DMA_GC_PROP] = {DMA_GC_PROP, "qcom,sde-dma-gc", false,
  659. PROP_TYPE_U32_ARRAY},
  660. [DMA_DGM_INVERSE_PMA] = {DMA_DGM_INVERSE_PMA,
  661. "qcom,sde-dma-inverse-pma", false, PROP_TYPE_BOOL},
  662. [DMA_CSC_OFF] = {DMA_CSC_OFF, "qcom,sde-dma-csc-off", false,
  663. PROP_TYPE_U32},
  664. [DMA_FP16_IGC_PROP] = {DMA_FP16_IGC_PROP, "qcom,sde-fp16-igc", false,
  665. PROP_TYPE_U32_ARRAY},
  666. [DMA_FP16_GC_PROP] = {DMA_FP16_GC_PROP, "qcom,sde-fp16-gc", false,
  667. PROP_TYPE_U32_ARRAY},
  668. [DMA_FP16_CSC_PROP] = {DMA_FP16_CSC_PROP, "qcom,sde-fp16-csc", false,
  669. PROP_TYPE_U32_ARRAY},
  670. [DMA_FP16_UNMULT_PROP] = {DMA_FP16_UNMULT_PROP, "qcom,sde-fp16-unmult",
  671. false, PROP_TYPE_U32_ARRAY},
  672. };
  673. static struct sde_prop_type ctl_prop[] = {
  674. {HW_OFF, "qcom,sde-ctl-off", true, PROP_TYPE_U32_ARRAY},
  675. {HW_LEN, "qcom,sde-ctl-size", false, PROP_TYPE_U32},
  676. {HW_DISP, "qcom,sde-ctl-display-pref", false, PROP_TYPE_STRING_ARRAY},
  677. };
  678. struct sde_prop_type mixer_blend_prop[] = {
  679. {MIXER_BLEND_OP_OFF, "qcom,sde-mixer-blend-op-off", true,
  680. PROP_TYPE_U32_ARRAY},
  681. };
  682. static struct sde_prop_type mixer_prop[] = {
  683. {MIXER_OFF, "qcom,sde-mixer-off", true, PROP_TYPE_U32_ARRAY},
  684. {MIXER_LEN, "qcom,sde-mixer-size", false, PROP_TYPE_U32},
  685. {MIXER_PAIR_MASK, "qcom,sde-mixer-pair-mask", true,
  686. PROP_TYPE_U32_ARRAY},
  687. {MIXER_BLOCKS, "qcom,sde-mixer-blocks", false, PROP_TYPE_NODE},
  688. {MIXER_DISP, "qcom,sde-mixer-display-pref", false,
  689. PROP_TYPE_STRING_ARRAY},
  690. {MIXER_CWB, "qcom,sde-mixer-cwb-pref", false,
  691. PROP_TYPE_STRING_ARRAY},
  692. {MIXER_DCWB, "qcom,sde-mixer-dcwb-pref", false,
  693. PROP_TYPE_STRING_ARRAY},
  694. };
  695. static struct sde_prop_type mixer_blocks_prop[] = {
  696. {MIXER_GC_PROP, "qcom,sde-mixer-gc", false, PROP_TYPE_U32_ARRAY},
  697. };
  698. static struct sde_prop_type dspp_top_prop[] = {
  699. {DSPP_TOP_OFF, "qcom,sde-dspp-top-off", true, PROP_TYPE_U32},
  700. {DSPP_TOP_SIZE, "qcom,sde-dspp-top-size", false, PROP_TYPE_U32},
  701. };
  702. static struct sde_prop_type dspp_prop[] = {
  703. {DSPP_OFF, "qcom,sde-dspp-off", true, PROP_TYPE_U32_ARRAY},
  704. {DSPP_SIZE, "qcom,sde-dspp-size", false, PROP_TYPE_U32},
  705. {DSPP_BLOCKS, "qcom,sde-dspp-blocks", false, PROP_TYPE_NODE},
  706. };
  707. static struct sde_prop_type dspp_blocks_prop[] = {
  708. {DSPP_IGC_PROP, "qcom,sde-dspp-igc", false, PROP_TYPE_U32_ARRAY},
  709. {DSPP_PCC_PROP, "qcom,sde-dspp-pcc", false, PROP_TYPE_U32_ARRAY},
  710. {DSPP_GC_PROP, "qcom,sde-dspp-gc", false, PROP_TYPE_U32_ARRAY},
  711. {DSPP_HSIC_PROP, "qcom,sde-dspp-hsic", false, PROP_TYPE_U32_ARRAY},
  712. {DSPP_MEMCOLOR_PROP, "qcom,sde-dspp-memcolor", false,
  713. PROP_TYPE_U32_ARRAY},
  714. {DSPP_SIXZONE_PROP, "qcom,sde-dspp-sixzone", false,
  715. PROP_TYPE_U32_ARRAY},
  716. {DSPP_GAMUT_PROP, "qcom,sde-dspp-gamut", false, PROP_TYPE_U32_ARRAY},
  717. {DSPP_DITHER_PROP, "qcom,sde-dspp-dither", false, PROP_TYPE_U32_ARRAY},
  718. {DSPP_HIST_PROP, "qcom,sde-dspp-hist", false, PROP_TYPE_U32_ARRAY},
  719. {DSPP_VLUT_PROP, "qcom,sde-dspp-vlut", false, PROP_TYPE_U32_ARRAY},
  720. };
  721. static struct sde_prop_type ad_prop[] = {
  722. {AD_OFF, "qcom,sde-dspp-ad-off", false, PROP_TYPE_U32_ARRAY},
  723. {AD_VERSION, "qcom,sde-dspp-ad-version", false, PROP_TYPE_U32},
  724. };
  725. static struct sde_prop_type ltm_prop[] = {
  726. {LTM_OFF, "qcom,sde-dspp-ltm-off", false, PROP_TYPE_U32_ARRAY},
  727. {LTM_VERSION, "qcom,sde-dspp-ltm-version", false, PROP_TYPE_U32},
  728. };
  729. static struct sde_prop_type rc_prop[] = {
  730. {RC_OFF, "qcom,sde-dspp-rc-off", false, PROP_TYPE_U32_ARRAY},
  731. {RC_LEN, "qcom,sde-dspp-rc-size", false, PROP_TYPE_U32},
  732. {RC_VERSION, "qcom,sde-dspp-rc-version", false, PROP_TYPE_U32},
  733. {RC_MEM_TOTAL_SIZE, "qcom,sde-dspp-rc-mem-size", false, PROP_TYPE_U32},
  734. };
  735. static struct sde_prop_type spr_prop[] = {
  736. {SPR_OFF, "qcom,sde-dspp-spr-off", false, PROP_TYPE_U32_ARRAY},
  737. {SPR_LEN, "qcom,sde-dspp-spr-size", false, PROP_TYPE_U32},
  738. {SPR_VERSION, "qcom,sde-dspp-spr-version", false, PROP_TYPE_U32},
  739. };
  740. static struct sde_prop_type ds_top_prop[] = {
  741. {DS_TOP_OFF, "qcom,sde-dest-scaler-top-off", false, PROP_TYPE_U32},
  742. {DS_TOP_LEN, "qcom,sde-dest-scaler-top-size", false, PROP_TYPE_U32},
  743. {DS_TOP_INPUT_LINEWIDTH, "qcom,sde-max-dest-scaler-input-linewidth",
  744. false, PROP_TYPE_U32},
  745. {DS_TOP_OUTPUT_LINEWIDTH, "qcom,sde-max-dest-scaler-output-linewidth",
  746. false, PROP_TYPE_U32},
  747. };
  748. static struct sde_prop_type ds_prop[] = {
  749. {DS_OFF, "qcom,sde-dest-scaler-off", false, PROP_TYPE_U32_ARRAY},
  750. {DS_LEN, "qcom,sde-dest-scaler-size", false, PROP_TYPE_U32},
  751. };
  752. static struct sde_prop_type pp_prop[] = {
  753. {PP_OFF, "qcom,sde-pp-off", true, PROP_TYPE_U32_ARRAY},
  754. {PP_LEN, "qcom,sde-pp-size", false, PROP_TYPE_U32},
  755. {PP_CWB, "qcom,sde-pp-cwb", false, PROP_TYPE_U32_ARRAY},
  756. {TE_OFF, "qcom,sde-te-off", false, PROP_TYPE_U32_ARRAY},
  757. {TE_LEN, "qcom,sde-te-size", false, PROP_TYPE_U32},
  758. {TE2_OFF, "qcom,sde-te2-off", false, PROP_TYPE_U32_ARRAY},
  759. {TE2_LEN, "qcom,sde-te2-size", false, PROP_TYPE_U32},
  760. {PP_SLAVE, "qcom,sde-pp-slave", false, PROP_TYPE_U32_ARRAY},
  761. {DITHER_OFF, "qcom,sde-dither-off", false, PROP_TYPE_U32_ARRAY},
  762. {DITHER_LEN, "qcom,sde-dither-size", false, PROP_TYPE_U32},
  763. {DITHER_VER, "qcom,sde-dither-version", false, PROP_TYPE_U32},
  764. {PP_MERGE_3D_ID, "qcom,sde-pp-merge-3d-id", false, PROP_TYPE_U32_ARRAY},
  765. };
  766. static struct sde_prop_type dsc_prop[] = {
  767. {DSC_OFF, "qcom,sde-dsc-off", false, PROP_TYPE_U32_ARRAY},
  768. {DSC_LEN, "qcom,sde-dsc-size", false, PROP_TYPE_U32},
  769. {DSC_PAIR_MASK, "qcom,sde-dsc-pair-mask", false, PROP_TYPE_U32_ARRAY},
  770. {DSC_REV, "qcom,sde-dsc-hw-rev", false, PROP_TYPE_STRING},
  771. {DSC_ENC, "qcom,sde-dsc-enc", false, PROP_TYPE_U32_ARRAY},
  772. {DSC_ENC_LEN, "qcom,sde-dsc-enc-size", false, PROP_TYPE_U32},
  773. {DSC_CTL, "qcom,sde-dsc-ctl", false, PROP_TYPE_U32_ARRAY},
  774. {DSC_CTL_LEN, "qcom,sde-dsc-ctl-size", false, PROP_TYPE_U32},
  775. {DSC_422, "qcom,sde-dsc-native422-supp", false, PROP_TYPE_U32_ARRAY},
  776. {DSC_LINEWIDTH, "qcom,sde-dsc-linewidth", false, PROP_TYPE_U32},
  777. };
  778. static struct sde_prop_type vdc_prop[] = {
  779. {VDC_OFF, "qcom,sde-vdc-off", false, PROP_TYPE_U32_ARRAY},
  780. {VDC_LEN, "qcom,sde-vdc-size", false, PROP_TYPE_U32},
  781. {VDC_REV, "qcom,sde-vdc-hw-rev", false, PROP_TYPE_STRING},
  782. {VDC_ENC, "qcom,sde-vdc-enc", false, PROP_TYPE_U32_ARRAY},
  783. {VDC_ENC_LEN, "qcom,sde-vdc-enc-size", false, PROP_TYPE_U32},
  784. {VDC_CTL, "qcom,sde-vdc-ctl", false, PROP_TYPE_U32_ARRAY},
  785. {VDC_CTL_LEN, "qcom,sde-vdc-ctl-size", false, PROP_TYPE_U32},
  786. };
  787. static struct sde_prop_type cdm_prop[] = {
  788. {HW_OFF, "qcom,sde-cdm-off", false, PROP_TYPE_U32_ARRAY},
  789. {HW_LEN, "qcom,sde-cdm-size", false, PROP_TYPE_U32},
  790. };
  791. static struct sde_prop_type intf_prop[] = {
  792. {INTF_OFF, "qcom,sde-intf-off", true, PROP_TYPE_U32_ARRAY},
  793. {INTF_LEN, "qcom,sde-intf-size", false, PROP_TYPE_U32},
  794. {INTF_PREFETCH, "qcom,sde-intf-max-prefetch-lines", false,
  795. PROP_TYPE_U32_ARRAY},
  796. {INTF_TYPE, "qcom,sde-intf-type", false, PROP_TYPE_STRING_ARRAY},
  797. {INTF_TE_IRQ, "qcom,sde-intf-tear-irq-off", false, PROP_TYPE_U32_ARRAY},
  798. };
  799. static struct sde_prop_type wb_prop[] = {
  800. {WB_OFF, "qcom,sde-wb-off", false, PROP_TYPE_U32_ARRAY},
  801. {WB_LEN, "qcom,sde-wb-size", false, PROP_TYPE_U32},
  802. {WB_ID, "qcom,sde-wb-id", false, PROP_TYPE_U32_ARRAY},
  803. {WB_XIN_ID, "qcom,sde-wb-xin-id", false, PROP_TYPE_U32_ARRAY},
  804. {WB_CLK_CTRL, "qcom,sde-wb-clk-ctrl", false,
  805. PROP_TYPE_BIT_OFFSET_ARRAY},
  806. {WB_CLK_STATUS, "qcom,sde-wb-clk-status", false,
  807. PROP_TYPE_BIT_OFFSET_ARRAY},
  808. };
  809. static struct sde_prop_type vbif_prop[] = {
  810. {VBIF_OFF, "qcom,sde-vbif-off", true, PROP_TYPE_U32_ARRAY},
  811. {VBIF_LEN, "qcom,sde-vbif-size", false, PROP_TYPE_U32},
  812. {VBIF_ID, "qcom,sde-vbif-id", false, PROP_TYPE_U32_ARRAY},
  813. {VBIF_DEFAULT_OT_RD_LIMIT, "qcom,sde-vbif-default-ot-rd-limit", false,
  814. PROP_TYPE_U32},
  815. {VBIF_DEFAULT_OT_WR_LIMIT, "qcom,sde-vbif-default-ot-wr-limit", false,
  816. PROP_TYPE_U32},
  817. {VBIF_DYNAMIC_OT_RD_LIMIT, "qcom,sde-vbif-dynamic-ot-rd-limit", false,
  818. PROP_TYPE_U32_ARRAY},
  819. {VBIF_DYNAMIC_OT_WR_LIMIT, "qcom,sde-vbif-dynamic-ot-wr-limit", false,
  820. PROP_TYPE_U32_ARRAY},
  821. {VBIF_MEMTYPE_0, "qcom,sde-vbif-memtype-0", false, PROP_TYPE_U32_ARRAY},
  822. {VBIF_MEMTYPE_1, "qcom,sde-vbif-memtype-1", false, PROP_TYPE_U32_ARRAY},
  823. {VBIF_QOS_RT_REMAP, "qcom,sde-vbif-qos-rt-remap", false,
  824. PROP_TYPE_U32_ARRAY},
  825. {VBIF_QOS_NRT_REMAP, "qcom,sde-vbif-qos-nrt-remap", false,
  826. PROP_TYPE_U32_ARRAY},
  827. {VBIF_QOS_CWB_REMAP, "qcom,sde-vbif-qos-cwb-remap", false,
  828. PROP_TYPE_U32_ARRAY},
  829. {VBIF_QOS_LUTDMA_REMAP, "qcom,sde-vbif-qos-lutdma-remap", false,
  830. PROP_TYPE_U32_ARRAY},
  831. };
  832. static struct sde_prop_type uidle_prop[] = {
  833. {UIDLE_OFF, "qcom,sde-uidle-off", false, PROP_TYPE_U32},
  834. {UIDLE_LEN, "qcom,sde-uidle-size", false, PROP_TYPE_U32},
  835. };
  836. static struct sde_prop_type reg_dma_prop[REG_DMA_PROP_MAX] = {
  837. [REG_DMA_OFF] = {REG_DMA_OFF, "qcom,sde-reg-dma-off", false,
  838. PROP_TYPE_U32_ARRAY},
  839. [REG_DMA_ID] = {REG_DMA_ID, "qcom,sde-reg-dma-id", false,
  840. PROP_TYPE_U32_ARRAY},
  841. [REG_DMA_VERSION] = {REG_DMA_VERSION, "qcom,sde-reg-dma-version",
  842. false, PROP_TYPE_U32},
  843. [REG_DMA_TRIGGER_OFF] = {REG_DMA_TRIGGER_OFF,
  844. "qcom,sde-reg-dma-trigger-off", false,
  845. PROP_TYPE_U32},
  846. [REG_DMA_BROADCAST_DISABLED] = {REG_DMA_BROADCAST_DISABLED,
  847. "qcom,sde-reg-dma-broadcast-disabled", false, PROP_TYPE_BOOL},
  848. [REG_DMA_XIN_ID] = {REG_DMA_XIN_ID,
  849. "qcom,sde-reg-dma-xin-id", false, PROP_TYPE_U32},
  850. [REG_DMA_CLK_CTRL] = {REG_DMA_CLK_CTRL,
  851. "qcom,sde-reg-dma-clk-ctrl", false, PROP_TYPE_BIT_OFFSET_ARRAY},
  852. };
  853. static struct sde_prop_type merge_3d_prop[] = {
  854. {HW_OFF, "qcom,sde-merge-3d-off", false, PROP_TYPE_U32_ARRAY},
  855. {HW_LEN, "qcom,sde-merge-3d-size", false, PROP_TYPE_U32},
  856. };
  857. static struct sde_prop_type qdss_prop[] = {
  858. {HW_OFF, "qcom,sde-qdss-off", false, PROP_TYPE_U32_ARRAY},
  859. {HW_LEN, "qcom,sde-qdss-size", false, PROP_TYPE_U32},
  860. };
  861. static struct sde_prop_type demura_prop[] = {
  862. [DEMURA_OFF] = {DEMURA_OFF, "qcom,sde-dspp-demura-off", false,
  863. PROP_TYPE_U32_ARRAY},
  864. [DEMURA_LEN] = {DEMURA_LEN, "qcom,sde-dspp-demura-size", false,
  865. PROP_TYPE_U32},
  866. [DEMURA_VERSION] = {DEMURA_VERSION, "qcom,sde-dspp-demura-version",
  867. false, PROP_TYPE_U32},
  868. };
  869. static struct sde_prop_type noise_layer_prop[] = {
  870. [NOISE_LAYER_OFF] = {NOISE_LAYER_OFF, "qcom,sde-lm-noise-off",
  871. false, PROP_TYPE_U32},
  872. [NOISE_LAYER_VERSION] = {NOISE_LAYER_VERSION,
  873. "qcom,sde-lm-noise-version", false, PROP_TYPE_U32},
  874. };
  875. /*************************************************************
  876. * static API list
  877. *************************************************************/
  878. static int _sde_lm_noise_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg);
  879. static int _parse_dt_u32_handler(struct device_node *np,
  880. char *prop_name, u32 *offsets, int len, bool mandatory)
  881. {
  882. int rc = -EINVAL;
  883. if (len > MAX_SDE_HW_BLK) {
  884. SDE_ERROR(
  885. "prop: %s tries out of bound access for u32 array read len: %d\n",
  886. prop_name, len);
  887. return -E2BIG;
  888. }
  889. rc = of_property_read_u32_array(np, prop_name, offsets, len);
  890. if (rc && mandatory)
  891. SDE_ERROR("mandatory prop: %s u32 array read len:%d\n",
  892. prop_name, len);
  893. else if (rc)
  894. SDE_DEBUG("optional prop: %s u32 array read len:%d\n",
  895. prop_name, len);
  896. return rc;
  897. }
  898. static int _parse_dt_bit_offset(struct device_node *np,
  899. char *prop_name, struct sde_prop_value *prop_value, u32 prop_index,
  900. u32 count, bool mandatory)
  901. {
  902. int rc = 0, len, i, j;
  903. const u32 *arr;
  904. arr = of_get_property(np, prop_name, &len);
  905. if (arr) {
  906. len /= sizeof(u32);
  907. len &= ~0x1;
  908. if (len > (MAX_SDE_HW_BLK * MAX_BIT_OFFSET)) {
  909. SDE_ERROR(
  910. "prop: %s len: %d will lead to out of bound access\n",
  911. prop_name, len / MAX_BIT_OFFSET);
  912. return -E2BIG;
  913. }
  914. for (i = 0, j = 0; i < len; j++) {
  915. PROP_BITVALUE_ACCESS(prop_value, prop_index, j, 0) =
  916. be32_to_cpu(arr[i]);
  917. i++;
  918. PROP_BITVALUE_ACCESS(prop_value, prop_index, j, 1) =
  919. be32_to_cpu(arr[i]);
  920. i++;
  921. }
  922. } else {
  923. if (mandatory) {
  924. SDE_ERROR("error mandatory property '%s' not found\n",
  925. prop_name);
  926. rc = -EINVAL;
  927. } else {
  928. SDE_DEBUG("error optional property '%s' not found\n",
  929. prop_name);
  930. }
  931. }
  932. return rc;
  933. }
  934. static int _validate_dt_entry(struct device_node *np,
  935. struct sde_prop_type *sde_prop, u32 prop_size, int *prop_count,
  936. int *off_count)
  937. {
  938. int rc = 0, i, val;
  939. struct device_node *snp = NULL;
  940. if (off_count) {
  941. *off_count = of_property_count_u32_elems(np,
  942. sde_prop[0].prop_name);
  943. if ((*off_count > MAX_BLOCKS) || (*off_count < 0)) {
  944. if (sde_prop[0].is_mandatory) {
  945. SDE_ERROR(
  946. "invalid hw offset prop name:%s count: %d\n",
  947. sde_prop[0].prop_name, *off_count);
  948. rc = -EINVAL;
  949. }
  950. *off_count = 0;
  951. memset(prop_count, 0, sizeof(int) * prop_size);
  952. return rc;
  953. }
  954. }
  955. for (i = 0; i < prop_size; i++) {
  956. switch (sde_prop[i].type) {
  957. case PROP_TYPE_U32:
  958. rc = of_property_read_u32(np, sde_prop[i].prop_name,
  959. &val);
  960. if (!rc)
  961. prop_count[i] = 1;
  962. break;
  963. case PROP_TYPE_U32_ARRAY:
  964. prop_count[i] = of_property_count_u32_elems(np,
  965. sde_prop[i].prop_name);
  966. if (prop_count[i] < 0)
  967. rc = prop_count[i];
  968. break;
  969. case PROP_TYPE_STRING_ARRAY:
  970. prop_count[i] = of_property_count_strings(np,
  971. sde_prop[i].prop_name);
  972. if (prop_count[i] < 0)
  973. rc = prop_count[i];
  974. break;
  975. case PROP_TYPE_BIT_OFFSET_ARRAY:
  976. of_get_property(np, sde_prop[i].prop_name, &val);
  977. prop_count[i] = val / (MAX_BIT_OFFSET * sizeof(u32));
  978. break;
  979. case PROP_TYPE_NODE:
  980. snp = of_get_child_by_name(np,
  981. sde_prop[i].prop_name);
  982. if (!snp)
  983. rc = -EINVAL;
  984. break;
  985. case PROP_TYPE_BOOL:
  986. /**
  987. * No special handling for bool properties here.
  988. * They will always exist, with value indicating
  989. * if the given key is present or not.
  990. */
  991. prop_count[i] = 1;
  992. break;
  993. default:
  994. SDE_DEBUG("invalid property type:%d\n",
  995. sde_prop[i].type);
  996. break;
  997. }
  998. SDE_DEBUG(
  999. "prop id:%d prop name:%s prop type:%d prop_count:%d\n",
  1000. i, sde_prop[i].prop_name,
  1001. sde_prop[i].type, prop_count[i]);
  1002. if (rc && sde_prop[i].is_mandatory &&
  1003. ((sde_prop[i].type == PROP_TYPE_U32) ||
  1004. (sde_prop[i].type == PROP_TYPE_NODE))) {
  1005. SDE_ERROR("prop:%s not present\n",
  1006. sde_prop[i].prop_name);
  1007. goto end;
  1008. } else if (sde_prop[i].type == PROP_TYPE_U32 ||
  1009. sde_prop[i].type == PROP_TYPE_BOOL ||
  1010. sde_prop[i].type == PROP_TYPE_NODE) {
  1011. rc = 0;
  1012. continue;
  1013. }
  1014. if (off_count && (prop_count[i] != *off_count) &&
  1015. sde_prop[i].is_mandatory) {
  1016. SDE_ERROR(
  1017. "prop:%s count:%d is different compared to offset array:%d\n",
  1018. sde_prop[i].prop_name,
  1019. prop_count[i], *off_count);
  1020. rc = -EINVAL;
  1021. goto end;
  1022. } else if (off_count && prop_count[i] != *off_count) {
  1023. SDE_DEBUG(
  1024. "prop:%s count:%d is different compared to offset array:%d\n",
  1025. sde_prop[i].prop_name,
  1026. prop_count[i], *off_count);
  1027. rc = 0;
  1028. }
  1029. if (prop_count[i] < 0) {
  1030. prop_count[i] = 0;
  1031. if (sde_prop[i].is_mandatory) {
  1032. SDE_ERROR("prop:%s count:%d is negative\n",
  1033. sde_prop[i].prop_name, prop_count[i]);
  1034. rc = -EINVAL;
  1035. } else {
  1036. rc = 0;
  1037. SDE_DEBUG("prop:%s count:%d is negative\n",
  1038. sde_prop[i].prop_name, prop_count[i]);
  1039. }
  1040. }
  1041. }
  1042. end:
  1043. return rc;
  1044. }
  1045. static int _read_dt_entry(struct device_node *np,
  1046. struct sde_prop_type *sde_prop, u32 prop_size, int *prop_count,
  1047. bool *prop_exists,
  1048. struct sde_prop_value *prop_value)
  1049. {
  1050. int rc = 0, i, j;
  1051. for (i = 0; i < prop_size; i++) {
  1052. prop_exists[i] = true;
  1053. switch (sde_prop[i].type) {
  1054. case PROP_TYPE_U32:
  1055. rc = of_property_read_u32(np, sde_prop[i].prop_name,
  1056. &PROP_VALUE_ACCESS(prop_value, i, 0));
  1057. SDE_DEBUG(
  1058. "prop id:%d prop name:%s prop type:%d value:0x%x\n",
  1059. i, sde_prop[i].prop_name,
  1060. sde_prop[i].type,
  1061. PROP_VALUE_ACCESS(prop_value, i, 0));
  1062. if (rc)
  1063. prop_exists[i] = false;
  1064. break;
  1065. case PROP_TYPE_BOOL:
  1066. PROP_VALUE_ACCESS(prop_value, i, 0) =
  1067. of_property_read_bool(np,
  1068. sde_prop[i].prop_name);
  1069. SDE_DEBUG(
  1070. "prop id:%d prop name:%s prop type:%d value:0x%x\n",
  1071. i, sde_prop[i].prop_name,
  1072. sde_prop[i].type,
  1073. PROP_VALUE_ACCESS(prop_value, i, 0));
  1074. break;
  1075. case PROP_TYPE_U32_ARRAY:
  1076. rc = _parse_dt_u32_handler(np, sde_prop[i].prop_name,
  1077. &PROP_VALUE_ACCESS(prop_value, i, 0),
  1078. prop_count[i], sde_prop[i].is_mandatory);
  1079. if (rc && sde_prop[i].is_mandatory) {
  1080. SDE_ERROR(
  1081. "%s prop validation success but read failed\n",
  1082. sde_prop[i].prop_name);
  1083. prop_exists[i] = false;
  1084. goto end;
  1085. } else {
  1086. if (rc)
  1087. prop_exists[i] = false;
  1088. /* only for debug purpose */
  1089. SDE_DEBUG(
  1090. "prop id:%d prop name:%s prop type:%d",
  1091. i, sde_prop[i].prop_name,
  1092. sde_prop[i].type);
  1093. for (j = 0; j < prop_count[i]; j++)
  1094. SDE_DEBUG(" value[%d]:0x%x ", j,
  1095. PROP_VALUE_ACCESS(prop_value, i,
  1096. j));
  1097. SDE_DEBUG("\n");
  1098. }
  1099. break;
  1100. case PROP_TYPE_BIT_OFFSET_ARRAY:
  1101. rc = _parse_dt_bit_offset(np, sde_prop[i].prop_name,
  1102. prop_value, i, prop_count[i],
  1103. sde_prop[i].is_mandatory);
  1104. if (rc && sde_prop[i].is_mandatory) {
  1105. SDE_ERROR(
  1106. "%s prop validation success but read failed\n",
  1107. sde_prop[i].prop_name);
  1108. prop_exists[i] = false;
  1109. goto end;
  1110. } else {
  1111. if (rc)
  1112. prop_exists[i] = false;
  1113. SDE_DEBUG(
  1114. "prop id:%d prop name:%s prop type:%d",
  1115. i, sde_prop[i].prop_name,
  1116. sde_prop[i].type);
  1117. for (j = 0; j < prop_count[i]; j++)
  1118. SDE_DEBUG(
  1119. "count[%d]: bit:0x%x off:0x%x\n", j,
  1120. PROP_BITVALUE_ACCESS(prop_value,
  1121. i, j, 0),
  1122. PROP_BITVALUE_ACCESS(prop_value,
  1123. i, j, 1));
  1124. SDE_DEBUG("\n");
  1125. }
  1126. break;
  1127. case PROP_TYPE_NODE:
  1128. /* Node will be parsed in calling function */
  1129. rc = 0;
  1130. break;
  1131. default:
  1132. SDE_DEBUG("invalid property type:%d\n",
  1133. sde_prop[i].type);
  1134. break;
  1135. }
  1136. rc = 0;
  1137. }
  1138. end:
  1139. return rc;
  1140. }
  1141. /**
  1142. * sde_get_dt_props - allocate and return prop counts, exists & values arrays
  1143. * @np - device node
  1144. * @prop_max - <BLK>_PROP_MAX enum, this will be number of values allocated
  1145. * @sde_prop - pointer to prop table
  1146. * @prop_size - size of prop table
  1147. * @off_count - pointer to callers off_count
  1148. *
  1149. * @Returns - valid pointer or -ve error code (can never return NULL)
  1150. * If a non-NULL off_count pointer is given, the value it points to will be
  1151. * updated with the number of elements in the offset array (entry 0 in table).
  1152. * Caller MUST free this object using sde_put_dt_props after parsing values.
  1153. */
  1154. static struct sde_dt_props *sde_get_dt_props(struct device_node *np,
  1155. size_t prop_max, struct sde_prop_type *sde_prop,
  1156. u32 prop_size, u32 *off_count)
  1157. {
  1158. struct sde_dt_props *props;
  1159. int rc = -ENOMEM;
  1160. props = kzalloc(sizeof(*props), GFP_KERNEL);
  1161. if (!props)
  1162. return ERR_PTR(rc);
  1163. props->values = kcalloc(prop_max, sizeof(*props->values),
  1164. GFP_KERNEL);
  1165. if (!props->values)
  1166. goto free_props;
  1167. rc = _validate_dt_entry(np, sde_prop, prop_size, props->counts,
  1168. off_count);
  1169. if (rc)
  1170. goto free_vals;
  1171. rc = _read_dt_entry(np, sde_prop, prop_size, props->counts,
  1172. props->exists, props->values);
  1173. if (rc)
  1174. goto free_vals;
  1175. return props;
  1176. free_vals:
  1177. kfree(props->values);
  1178. free_props:
  1179. kfree(props);
  1180. return ERR_PTR(rc);
  1181. }
  1182. /* sde_put_dt_props - free an sde_dt_props object obtained with "get" */
  1183. static void sde_put_dt_props(struct sde_dt_props *props)
  1184. {
  1185. if (!props)
  1186. return;
  1187. kfree(props->values);
  1188. kfree(props);
  1189. }
  1190. static int _add_to_irq_offset_list(struct sde_mdss_cfg *sde_cfg,
  1191. enum sde_intr_hwblk_type blk_type, u32 instance, u32 offset)
  1192. {
  1193. struct sde_intr_irq_offsets *item = NULL;
  1194. bool err = false;
  1195. switch (blk_type) {
  1196. case SDE_INTR_HWBLK_TOP:
  1197. if (instance >= SDE_INTR_TOP_MAX)
  1198. err = true;
  1199. break;
  1200. case SDE_INTR_HWBLK_INTF:
  1201. if (instance >= INTF_MAX)
  1202. err = true;
  1203. break;
  1204. case SDE_INTR_HWBLK_AD4:
  1205. if (instance >= AD_MAX)
  1206. err = true;
  1207. break;
  1208. case SDE_INTR_HWBLK_INTF_TEAR:
  1209. if (instance >= INTF_MAX)
  1210. err = true;
  1211. break;
  1212. case SDE_INTR_HWBLK_LTM:
  1213. if (instance >= LTM_MAX)
  1214. err = true;
  1215. break;
  1216. default:
  1217. SDE_ERROR("invalid hwblk_type: %d", blk_type);
  1218. return -EINVAL;
  1219. }
  1220. if (err) {
  1221. SDE_ERROR("unable to map instance %d for blk type %d",
  1222. instance, blk_type);
  1223. return -EINVAL;
  1224. }
  1225. /* Check for existing list entry */
  1226. item = sde_hw_intr_list_lookup(sde_cfg, blk_type, instance);
  1227. if (IS_ERR_OR_NULL(item)) {
  1228. SDE_DEBUG("adding intr type %d idx %d offset 0x%x\n",
  1229. blk_type, instance, offset);
  1230. } else if (item->base_offset == offset) {
  1231. SDE_INFO("duplicate intr %d/%d offset 0x%x, skipping\n",
  1232. blk_type, instance, offset);
  1233. return 0;
  1234. } else {
  1235. SDE_ERROR("type %d, idx %d in list with offset 0x%x != 0x%x\n",
  1236. blk_type, instance, item->base_offset, offset);
  1237. return -EINVAL;
  1238. }
  1239. item = kzalloc(sizeof(*item), GFP_KERNEL);
  1240. if (!item) {
  1241. SDE_ERROR("memory allocation failed!\n");
  1242. return -ENOMEM;
  1243. }
  1244. INIT_LIST_HEAD(&item->list);
  1245. item->type = blk_type;
  1246. item->instance_idx = instance;
  1247. item->base_offset = offset;
  1248. list_add_tail(&item->list, &sde_cfg->irq_offset_list);
  1249. return 0;
  1250. }
  1251. /* VIG color management (VCM) feature setup */
  1252. static bool _sde_sspp_setup_vcm(struct sde_sspp_cfg *sspp,
  1253. const struct sde_dt_props *props, const char *name,
  1254. struct sde_pp_blk *blk, u32 type, u32 prop, bool versioned)
  1255. {
  1256. bool exists = props->exists[prop];
  1257. if (exists) {
  1258. blk->id = type;
  1259. blk->len = 0;
  1260. set_bit(type, (unsigned long *) &sspp->features_ext);
  1261. blk->base = PROP_VALUE_ACCESS(props->values, prop, 0);
  1262. blk->regdma_base = SSPP_GET_REGDMA_BASE(blk->base, sspp->sblk->top_off);
  1263. snprintf(blk->name, SDE_HW_BLK_NAME_LEN, "%s%u", name,
  1264. sspp->id - SSPP_VIG0);
  1265. if (versioned)
  1266. blk->version = PROP_VALUE_ACCESS(props->values,
  1267. prop, 1);
  1268. } else {
  1269. blk->id = 0;
  1270. }
  1271. return exists;
  1272. }
  1273. static void _sde_sspp_setup_vigs_pp(struct sde_dt_props *props,
  1274. struct sde_mdss_cfg *sde_cfg, struct sde_sspp_cfg *sspp)
  1275. {
  1276. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1277. if (!props)
  1278. return;
  1279. if (sde_cfg->csc_type == SDE_SSPP_CSC)
  1280. _sde_sspp_setup_vcm(sspp, props, "sspp_csc", &sblk->csc_blk,
  1281. SDE_SSPP_CSC, VIG_CSC_OFF, false);
  1282. else if (sde_cfg->csc_type == SDE_SSPP_CSC_10BIT)
  1283. _sde_sspp_setup_vcm(sspp, props, "sspp_csc", &sblk->csc_blk,
  1284. SDE_SSPP_CSC_10BIT, VIG_CSC_OFF, false);
  1285. _sde_sspp_setup_vcm(sspp, props, "sspp_hsic", &sblk->hsic_blk,
  1286. SDE_SSPP_HSIC, VIG_HSIC_PROP, true);
  1287. _sde_sspp_setup_vcm(sspp, props, "sspp_memcolor", &sblk->memcolor_blk,
  1288. SDE_SSPP_MEMCOLOR, VIG_MEMCOLOR_PROP, true);
  1289. _sde_sspp_setup_vcm(sspp, props, "sspp_pcc", &sblk->pcc_blk,
  1290. SDE_SSPP_PCC, VIG_PCC_PROP, true);
  1291. _sde_sspp_setup_vcm(sspp, props, "sspp_vig_gamut", &sblk->gamut_blk,
  1292. SDE_SSPP_VIG_GAMUT, VIG_GAMUT_PROP, true);
  1293. _sde_sspp_setup_vcm(sspp, props, "sspp_vig_igc", &sblk->igc_blk[0],
  1294. SDE_SSPP_VIG_IGC, VIG_IGC_PROP, true);
  1295. if (props->exists[VIG_INVERSE_PMA])
  1296. set_bit(SDE_SSPP_INVERSE_PMA, &sspp->features);
  1297. }
  1298. static int _sde_sspp_setup_vigs(struct device_node *np,
  1299. struct sde_mdss_cfg *sde_cfg)
  1300. {
  1301. int i = 0, j = 0, rc = 0;
  1302. struct sde_dt_props *props[SSPP_SUBBLK_COUNT_MAX] = {NULL, NULL};
  1303. struct sde_dt_props *props_tmp = NULL;
  1304. struct device_node *snp = NULL;
  1305. struct sde_sc_cfg *sc_cfg = sde_cfg->sc_cfg;
  1306. int vig_count = 0, vcm_count = 0;
  1307. const char *type;
  1308. snp = of_get_child_by_name(np, sspp_prop[SSPP_VIG_BLOCKS].prop_name);
  1309. if (!snp)
  1310. return 0;
  1311. /* Assume sub nodes are in rect order */
  1312. vcm_count = of_get_child_count(snp);
  1313. if (vcm_count > 0) {
  1314. struct device_node *vcm_snp;
  1315. if (vcm_count > SSPP_SUBBLK_COUNT_MAX) {
  1316. SDE_ERROR("exceeded max vcm sub-block count!");
  1317. vcm_count = SSPP_SUBBLK_COUNT_MAX;
  1318. }
  1319. for_each_child_of_node(snp, vcm_snp) {
  1320. props_tmp = sde_get_dt_props(vcm_snp,
  1321. VIG_PROP_MAX, vig_prop,
  1322. ARRAY_SIZE(vig_prop), NULL);
  1323. if (IS_ERR(props_tmp)) {
  1324. rc = PTR_ERR(props_tmp);
  1325. props_tmp = NULL;
  1326. goto end;
  1327. }
  1328. if (!props_tmp->exists[VIG_SUBBLOCK_INDEX]) {
  1329. SDE_ERROR("vcm rect index must be specified!");
  1330. goto end;
  1331. }
  1332. i = PROP_VALUE_ACCESS(props_tmp->values, VIG_SUBBLOCK_INDEX, 0);
  1333. if (i >= SSPP_SUBBLK_COUNT_MAX) {
  1334. SDE_ERROR("invalid vcm rect index: %d", i);
  1335. goto end;
  1336. } else if (props[i] != NULL) {
  1337. SDE_ERROR("vcm rect index must be unique! repeat: %d", i);
  1338. goto end;
  1339. }
  1340. props[i] = props_tmp;
  1341. props_tmp = NULL;
  1342. }
  1343. } else {
  1344. props[0] = sde_get_dt_props(snp, VIG_PROP_MAX, vig_prop,
  1345. ARRAY_SIZE(vig_prop), NULL);
  1346. }
  1347. for (i = 0; i < sde_cfg->sspp_count; ++i) {
  1348. struct sde_sspp_cfg *sspp = sde_cfg->sspp + i;
  1349. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1350. of_property_read_string_index(np,
  1351. sspp_prop[SSPP_TYPE].prop_name, i, &type);
  1352. if (strcmp(type, "vig"))
  1353. continue;
  1354. sblk->maxlinewidth = sde_cfg->vig_sspp_linewidth;
  1355. sblk->scaling_linewidth = sde_cfg->scaling_linewidth;
  1356. sblk->maxupscale = MAX_UPSCALE_RATIO;
  1357. sblk->maxdwnscale = MAX_DOWNSCALE_RATIO;
  1358. sspp->id = SSPP_VIG0 + vig_count;
  1359. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1360. sspp->id - SSPP_VIG0);
  1361. sspp->clk_ctrl = SDE_CLK_CTRL_VIG0 + vig_count;
  1362. sspp->type = SSPP_TYPE_VIG;
  1363. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1364. if (sde_cfg->vbif_qos_nlvl == 8)
  1365. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1366. vig_count++;
  1367. /* Obtain sub block top, or maintain backwards compatibility */
  1368. if (props[0] && props[0]->exists[VIG_TOP_OFF])
  1369. sblk->top_off = PROP_VALUE_ACCESS(props[0]->values, VIG_TOP_OFF, 0);
  1370. else
  1371. sblk->top_off = 0x200;
  1372. sblk->format_list = sde_cfg->vig_formats;
  1373. sblk->virt_format_list = sde_cfg->virt_vig_formats;
  1374. sblk->num_fp16_igc_blk = 0;
  1375. sblk->num_fp16_gc_blk = 0;
  1376. sblk->num_fp16_csc_blk = 0;
  1377. sblk->num_fp16_unmult_blk = 0;
  1378. for (j = 0; j < SSPP_SUBBLK_COUNT_MAX; j++) {
  1379. if (!props[j])
  1380. continue;
  1381. if (_sde_sspp_setup_vcm(sspp, props[j],
  1382. "sspp_vig_fp16_igc",
  1383. &sblk->fp16_igc_blk[j],
  1384. SDE_SSPP_FP16_IGC, VIG_FP16_IGC_PROP,
  1385. true))
  1386. sblk->num_fp16_igc_blk += 1;
  1387. if (_sde_sspp_setup_vcm(sspp, props[j],
  1388. "sspp_vig_fp16_gc",
  1389. &sblk->fp16_gc_blk[j],
  1390. SDE_SSPP_FP16_GC, VIG_FP16_GC_PROP,
  1391. true))
  1392. sblk->num_fp16_gc_blk += 1;
  1393. if (_sde_sspp_setup_vcm(sspp, props[j],
  1394. "sspp_vig_fp16_csc",
  1395. &sblk->fp16_csc_blk[j],
  1396. SDE_SSPP_FP16_CSC, VIG_FP16_CSC_PROP,
  1397. true))
  1398. sblk->num_fp16_csc_blk += 1;
  1399. if (_sde_sspp_setup_vcm(sspp, props[j],
  1400. "sspp_vig_fp16_unmult",
  1401. &sblk->fp16_unmult_blk[j],
  1402. SDE_SSPP_FP16_UNMULT,
  1403. VIG_FP16_UNMULT_PROP, true))
  1404. sblk->num_fp16_unmult_blk += 1;
  1405. }
  1406. /* PP + scaling only supported on VIG rect 0 */
  1407. if (props[0] && ((sde_cfg->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2) ||
  1408. (sde_cfg->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3) ||
  1409. (sde_cfg->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE))) {
  1410. set_bit(sde_cfg->qseed_sw_lib_rev, &sspp->features);
  1411. sblk->scaler_blk.id = sde_cfg->qseed_sw_lib_rev;
  1412. sblk->scaler_blk.base = PROP_VALUE_ACCESS(
  1413. props[0]->values, VIG_QSEED_OFF, 0);
  1414. sblk->scaler_blk.len = PROP_VALUE_ACCESS(
  1415. props[0]->values, VIG_QSEED_LEN, 0);
  1416. sblk->scaler_blk.regdma_base = SSPP_GET_REGDMA_BASE(sblk->scaler_blk.base,
  1417. sblk->top_off);
  1418. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1419. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1420. }
  1421. _sde_sspp_setup_vigs_pp(props[0], sde_cfg, sspp);
  1422. if (sde_cfg->true_inline_rot_rev > 0) {
  1423. set_bit(SDE_SSPP_TRUE_INLINE_ROT, &sspp->features);
  1424. sblk->in_rot_format_list = sde_cfg->inline_rot_formats;
  1425. sblk->in_rot_maxheight =
  1426. MAX_PRE_ROT_HEIGHT_INLINE_ROT_DEFAULT;
  1427. }
  1428. if (IS_SDE_INLINE_ROT_REV_200(sde_cfg->true_inline_rot_rev)) {
  1429. set_bit(SDE_SSPP_PREDOWNSCALE, &sspp->features);
  1430. sblk->in_rot_maxdwnscale_rt_num =
  1431. MAX_DOWNSCALE_RATIO_INROT_PD_RT_NUMERATOR;
  1432. sblk->in_rot_maxdwnscale_rt_denom =
  1433. MAX_DOWNSCALE_RATIO_INROT_PD_RT_DENOMINATOR;
  1434. sblk->in_rot_maxdwnscale_nrt =
  1435. MAX_DOWNSCALE_RATIO_INROT_NRT_DEFAULT;
  1436. sblk->in_rot_maxdwnscale_rt_nopd_num =
  1437. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_NUMERATOR;
  1438. sblk->in_rot_maxdwnscale_rt_nopd_denom =
  1439. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_DENOMINATOR;
  1440. } else if (IS_SDE_INLINE_ROT_REV_100(
  1441. sde_cfg->true_inline_rot_rev)) {
  1442. sblk->in_rot_maxdwnscale_rt_num =
  1443. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_NUMERATOR;
  1444. sblk->in_rot_maxdwnscale_rt_denom =
  1445. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_DENOMINATOR;
  1446. sblk->in_rot_maxdwnscale_nrt =
  1447. MAX_DOWNSCALE_RATIO_INROT_NRT_DEFAULT;
  1448. }
  1449. if (sc_cfg[SDE_SYS_CACHE_ROT].has_sys_cache) {
  1450. set_bit(SDE_PERF_SSPP_SYS_CACHE, &sspp->perf_features);
  1451. sblk->llcc_scid =
  1452. sc_cfg[SDE_SYS_CACHE_ROT].llcc_scid;
  1453. sblk->llcc_slice_size =
  1454. sc_cfg[SDE_SYS_CACHE_ROT].llcc_slice_size;
  1455. }
  1456. if (sde_cfg->inline_disable_const_clr)
  1457. set_bit(SDE_SSPP_INLINE_CONST_CLR, &sspp->features);
  1458. }
  1459. end:
  1460. sde_put_dt_props(props_tmp);
  1461. for (i = 0; i < SSPP_SUBBLK_COUNT_MAX; i++)
  1462. sde_put_dt_props(props[i]);
  1463. return rc;
  1464. }
  1465. static void _sde_sspp_setup_rgbs_pp(struct sde_dt_props *props,
  1466. struct sde_mdss_cfg *sde_cfg, struct sde_sspp_cfg *sspp)
  1467. {
  1468. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1469. sblk->pcc_blk.id = SDE_SSPP_PCC;
  1470. if (props->exists[RGB_PCC_PROP]) {
  1471. sblk->pcc_blk.base = PROP_VALUE_ACCESS(props->values,
  1472. RGB_PCC_PROP, 0);
  1473. sblk->pcc_blk.version = PROP_VALUE_ACCESS(props->values,
  1474. RGB_PCC_PROP, 1);
  1475. sblk->pcc_blk.len = 0;
  1476. set_bit(SDE_SSPP_PCC, &sspp->features);
  1477. }
  1478. }
  1479. static int _sde_sspp_setup_rgbs(struct device_node *np,
  1480. struct sde_mdss_cfg *sde_cfg)
  1481. {
  1482. int i;
  1483. struct sde_dt_props *props;
  1484. struct device_node *snp = NULL;
  1485. int rgb_count = 0;
  1486. const char *type;
  1487. snp = of_get_child_by_name(np, sspp_prop[SSPP_RGB_BLOCKS].prop_name);
  1488. if (!snp)
  1489. return 0;
  1490. props = sde_get_dt_props(snp, RGB_PROP_MAX, rgb_prop,
  1491. ARRAY_SIZE(rgb_prop), NULL);
  1492. if (IS_ERR(props))
  1493. return PTR_ERR(props);
  1494. for (i = 0; i < sde_cfg->sspp_count; ++i) {
  1495. struct sde_sspp_cfg *sspp = sde_cfg->sspp + i;
  1496. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1497. of_property_read_string_index(np,
  1498. sspp_prop[SSPP_TYPE].prop_name, i, &type);
  1499. if (strcmp(type, "rgb"))
  1500. continue;
  1501. sblk->maxupscale = MAX_UPSCALE_RATIO;
  1502. sblk->maxdwnscale = MAX_DOWNSCALE_RATIO;
  1503. sspp->id = SSPP_RGB0 + rgb_count;
  1504. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1505. sspp->id - SSPP_VIG0);
  1506. sspp->clk_ctrl = SDE_CLK_CTRL_RGB0 + rgb_count;
  1507. sspp->type = SSPP_TYPE_RGB;
  1508. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1509. if (sde_cfg->vbif_qos_nlvl == 8)
  1510. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1511. rgb_count++;
  1512. if ((sde_cfg->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2) ||
  1513. (sde_cfg->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)) {
  1514. set_bit(SDE_SSPP_SCALER_RGB, &sspp->features);
  1515. sblk->scaler_blk.id = sde_cfg->qseed_sw_lib_rev;
  1516. sblk->scaler_blk.base = PROP_VALUE_ACCESS(props->values,
  1517. RGB_SCALER_OFF, 0);
  1518. sblk->scaler_blk.len = PROP_VALUE_ACCESS(props->values,
  1519. RGB_SCALER_LEN, 0);
  1520. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1521. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1522. }
  1523. _sde_sspp_setup_rgbs_pp(props, sde_cfg, sspp);
  1524. sblk->format_list = sde_cfg->dma_formats;
  1525. sblk->virt_format_list = NULL;
  1526. }
  1527. sde_put_dt_props(props);
  1528. return 0;
  1529. }
  1530. static void _sde_sspp_setup_cursor(struct sde_mdss_cfg *sde_cfg,
  1531. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  1532. struct sde_prop_value *prop_value, u32 *cursor_count)
  1533. {
  1534. if (!IS_SDE_MAJOR_MINOR_SAME(sde_cfg->hwversion, SDE_HW_VER_300))
  1535. SDE_ERROR("invalid sspp type %d, xin id %d\n",
  1536. sspp->type, sspp->xin_id);
  1537. set_bit(SDE_SSPP_CURSOR, &sspp->features);
  1538. sblk->maxupscale = SSPP_UNITY_SCALE;
  1539. sblk->maxdwnscale = SSPP_UNITY_SCALE;
  1540. sblk->format_list = sde_cfg->cursor_formats;
  1541. sblk->virt_format_list = NULL;
  1542. sspp->id = SSPP_CURSOR0 + *cursor_count;
  1543. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1544. sspp->id - SSPP_VIG0);
  1545. sspp->clk_ctrl = SDE_CLK_CTRL_CURSOR0 + *cursor_count;
  1546. sspp->type = SSPP_TYPE_CURSOR;
  1547. (*cursor_count)++;
  1548. }
  1549. static void _sde_sspp_setup_dgm(struct sde_sspp_cfg *sspp,
  1550. const struct sde_dt_props *props, const char *name,
  1551. struct sde_pp_blk *blk, u32 type, u32 prop, bool versioned)
  1552. {
  1553. blk->id = type;
  1554. blk->len = 0;
  1555. set_bit(type, &sspp->features);
  1556. blk->base = PROP_VALUE_ACCESS(props->values, prop, 0);
  1557. blk->regdma_base = SSPP_GET_REGDMA_BASE(blk->base, sspp->sblk->top_off);
  1558. snprintf(blk->name, SDE_HW_BLK_NAME_LEN, "%s%u", name,
  1559. sspp->id - SSPP_DMA0);
  1560. if (versioned)
  1561. blk->version = PROP_VALUE_ACCESS(props->values, prop, 1);
  1562. }
  1563. static int _sde_sspp_setup_dmas(struct device_node *np,
  1564. struct sde_mdss_cfg *sde_cfg)
  1565. {
  1566. int i = 0, j;
  1567. int rc = 0, dma_count = 0, dgm_count = 0;
  1568. struct sde_dt_props *props[SSPP_SUBBLK_COUNT_MAX] = {NULL, NULL};
  1569. struct sde_dt_props *props_tmp = NULL;
  1570. struct device_node *snp = NULL;
  1571. const char *type;
  1572. snp = of_get_child_by_name(np, sspp_prop[SSPP_DMA_BLOCKS].prop_name);
  1573. if (snp) {
  1574. dgm_count = of_get_child_count(snp);
  1575. if (dgm_count > 0) {
  1576. struct device_node *dgm_snp;
  1577. if (dgm_count > SSPP_SUBBLK_COUNT_MAX) {
  1578. SDE_ERROR("too many dgm subblocks defined");
  1579. goto end;
  1580. }
  1581. for_each_child_of_node(snp, dgm_snp) {
  1582. props_tmp = sde_get_dt_props(dgm_snp,
  1583. DMA_PROP_MAX, dma_prop,
  1584. ARRAY_SIZE(dma_prop), NULL);
  1585. if (IS_ERR(props_tmp)) {
  1586. rc = PTR_ERR(props_tmp);
  1587. props_tmp = NULL;
  1588. goto end;
  1589. } else if (!props_tmp->exists[DMA_SUBBLOCK_INDEX]) {
  1590. SDE_ERROR("dgm sub-block index must be defined");
  1591. goto end;
  1592. }
  1593. i = PROP_VALUE_ACCESS(props_tmp->values, DMA_SUBBLOCK_INDEX, 0);
  1594. if (i >= SSPP_SUBBLK_COUNT_MAX) {
  1595. SDE_ERROR("dgm sub-block index greater than max: %d", i);
  1596. goto end;
  1597. } else if (props[i] != NULL) {
  1598. SDE_ERROR("dgm sub-block index already defined: %d", i);
  1599. goto end;
  1600. }
  1601. props[i] = props_tmp;
  1602. props_tmp = NULL;
  1603. }
  1604. }
  1605. }
  1606. for (i = 0; i < sde_cfg->sspp_count; ++i) {
  1607. struct sde_sspp_cfg *sspp = sde_cfg->sspp + i;
  1608. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1609. of_property_read_string_index(np,
  1610. sspp_prop[SSPP_TYPE].prop_name, i, &type);
  1611. if (strcmp(type, "dma"))
  1612. continue;
  1613. sblk->maxupscale = SSPP_UNITY_SCALE;
  1614. sblk->maxdwnscale = SSPP_UNITY_SCALE;
  1615. sblk->format_list = sde_cfg->dma_formats;
  1616. sblk->virt_format_list = sde_cfg->dma_formats;
  1617. sspp->id = SSPP_DMA0 + dma_count;
  1618. sspp->clk_ctrl = SDE_CLK_CTRL_DMA0 + dma_count;
  1619. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1620. sspp->id - SSPP_VIG0);
  1621. sspp->type = SSPP_TYPE_DMA;
  1622. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1623. if (sde_cfg->vbif_qos_nlvl == 8)
  1624. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1625. dma_count++;
  1626. /* Obtain sub block top, or maintain backwards compatibility */
  1627. if (props[0] && props[0]->exists[DMA_TOP_OFF])
  1628. sblk->top_off = PROP_VALUE_ACCESS(props[0]->values, DMA_TOP_OFF, 0);
  1629. else
  1630. sblk->top_off = 0x200;
  1631. sblk->num_igc_blk = dgm_count;
  1632. sblk->num_gc_blk = dgm_count;
  1633. sblk->num_dgm_csc_blk = dgm_count;
  1634. for (j = 0; j < SSPP_SUBBLK_COUNT_MAX; j++) {
  1635. if (props[j] == NULL)
  1636. continue;
  1637. if (props[j]->exists[DMA_IGC_PROP])
  1638. _sde_sspp_setup_dgm(sspp, props[j],
  1639. "sspp_dma_igc", &sblk->igc_blk[j],
  1640. SDE_SSPP_DMA_IGC, DMA_IGC_PROP, true);
  1641. if (props[j]->exists[DMA_GC_PROP])
  1642. _sde_sspp_setup_dgm(sspp, props[j],
  1643. "sspp_dma_gc", &sblk->gc_blk[j],
  1644. SDE_SSPP_DMA_GC, DMA_GC_PROP, true);
  1645. if (PROP_VALUE_ACCESS(props[j]->values,
  1646. DMA_DGM_INVERSE_PMA, 0))
  1647. set_bit(SDE_SSPP_DGM_INVERSE_PMA,
  1648. &sspp->features);
  1649. if (props[j]->exists[DMA_CSC_OFF])
  1650. _sde_sspp_setup_dgm(sspp, props[j],
  1651. "sspp_dgm_csc", &sblk->dgm_csc_blk[j],
  1652. SDE_SSPP_DGM_CSC, DMA_CSC_OFF, false);
  1653. if (props[j]->exists[DMA_FP16_IGC_PROP])
  1654. _sde_sspp_setup_dgm(sspp, props[j],
  1655. "sspp_dma_fp16_igc",
  1656. &sblk->fp16_igc_blk[j],
  1657. SDE_SSPP_FP16_IGC,
  1658. DMA_FP16_IGC_PROP, true);
  1659. if (props[j]->exists[DMA_FP16_GC_PROP])
  1660. _sde_sspp_setup_dgm(sspp, props[j],
  1661. "sspp_dma_fp16_gc",
  1662. &sblk->fp16_gc_blk[j],
  1663. SDE_SSPP_FP16_GC,
  1664. DMA_FP16_GC_PROP, true);
  1665. if (props[j]->exists[DMA_FP16_CSC_PROP])
  1666. _sde_sspp_setup_dgm(sspp, props[j],
  1667. "sspp_dma_fp16_csc",
  1668. &sblk->fp16_csc_blk[j],
  1669. SDE_SSPP_FP16_CSC,
  1670. DMA_FP16_CSC_PROP, true);
  1671. if (props[j]->exists[DMA_FP16_UNMULT_PROP])
  1672. _sde_sspp_setup_dgm(sspp, props[j],
  1673. "sspp_dma_fp16_unmult",
  1674. &sblk->fp16_unmult_blk[j],
  1675. SDE_SSPP_FP16_UNMULT,
  1676. DMA_FP16_UNMULT_PROP, true);
  1677. }
  1678. }
  1679. end:
  1680. for (i = 0; i < SSPP_SUBBLK_COUNT_MAX; i++)
  1681. sde_put_dt_props(props[i]);
  1682. sde_put_dt_props(props_tmp);
  1683. return rc;
  1684. }
  1685. static void sde_sspp_set_features(struct sde_mdss_cfg *sde_cfg,
  1686. const struct sde_dt_props *props)
  1687. {
  1688. int i;
  1689. for (i = 0; i < sde_cfg->sspp_count; ++i) {
  1690. struct sde_sspp_cfg *sspp = sde_cfg->sspp + i;
  1691. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1692. sblk->maxlinewidth = sde_cfg->max_sspp_linewidth;
  1693. sblk->smart_dma_priority =
  1694. PROP_VALUE_ACCESS(props->values, SSPP_SMART_DMA, i);
  1695. if (sblk->smart_dma_priority && sde_cfg->smart_dma_rev)
  1696. set_bit(sde_cfg->smart_dma_rev, &sspp->features);
  1697. sblk->src_blk.id = SDE_SSPP_SRC;
  1698. set_bit(SDE_SSPP_SRC, &sspp->features);
  1699. if (sde_cfg->has_cdp)
  1700. set_bit(SDE_PERF_SSPP_CDP, &sspp->perf_features);
  1701. if (sde_cfg->ts_prefill_rev == 1) {
  1702. set_bit(SDE_PERF_SSPP_TS_PREFILL, &sspp->perf_features);
  1703. } else if (sde_cfg->ts_prefill_rev == 2) {
  1704. set_bit(SDE_PERF_SSPP_TS_PREFILL, &sspp->perf_features);
  1705. set_bit(SDE_PERF_SSPP_TS_PREFILL_REC1,
  1706. &sspp->perf_features);
  1707. }
  1708. if (sde_cfg->uidle_cfg.uidle_rev)
  1709. set_bit(SDE_PERF_SSPP_UIDLE, &sspp->perf_features);
  1710. if (sde_cfg->sc_cfg[SDE_SYS_CACHE_DISP].has_sys_cache)
  1711. set_bit(SDE_PERF_SSPP_SYS_CACHE, &sspp->perf_features);
  1712. if (sde_cfg->sspp_multirect_error)
  1713. set_bit(SDE_SSPP_MULTIRECT_ERROR, &sspp->features);
  1714. if (sde_cfg->has_decimation) {
  1715. sblk->maxhdeciexp = MAX_HORZ_DECIMATION;
  1716. sblk->maxvdeciexp = MAX_VERT_DECIMATION;
  1717. } else {
  1718. sblk->maxhdeciexp = 0;
  1719. sblk->maxvdeciexp = 0;
  1720. }
  1721. sblk->pixel_ram_size = DEFAULT_PIXEL_RAM_SIZE;
  1722. if (PROP_VALUE_ACCESS(props->values, SSPP_EXCL_RECT, i) == 1)
  1723. set_bit(SDE_SSPP_EXCL_RECT, &sspp->features);
  1724. if (props->exists[SSPP_MAX_PER_PIPE_BW])
  1725. sblk->max_per_pipe_bw = PROP_VALUE_ACCESS(props->values,
  1726. SSPP_MAX_PER_PIPE_BW, i);
  1727. else
  1728. sblk->max_per_pipe_bw = DEFAULT_MAX_PER_PIPE_BW;
  1729. if (props->exists[SSPP_MAX_PER_PIPE_BW_HIGH])
  1730. sblk->max_per_pipe_bw_high =
  1731. PROP_VALUE_ACCESS(props->values,
  1732. SSPP_MAX_PER_PIPE_BW_HIGH, i);
  1733. else
  1734. sblk->max_per_pipe_bw_high = sblk->max_per_pipe_bw;
  1735. }
  1736. }
  1737. static int _sde_sspp_setup_cmn(struct device_node *np,
  1738. struct sde_mdss_cfg *sde_cfg)
  1739. {
  1740. int rc = 0, off_count, i, j;
  1741. struct sde_dt_props *props;
  1742. const char *type;
  1743. struct sde_sspp_cfg *sspp;
  1744. struct sde_sspp_sub_blks *sblk;
  1745. u32 cursor_count = 0;
  1746. props = sde_get_dt_props(np, SSPP_PROP_MAX, sspp_prop,
  1747. ARRAY_SIZE(sspp_prop), &off_count);
  1748. if (IS_ERR(props))
  1749. return PTR_ERR(props);
  1750. if (off_count > MAX_BLOCKS) {
  1751. SDE_ERROR("%d off_count exceeds MAX_BLOCKS, limiting to %d\n",
  1752. off_count, MAX_BLOCKS);
  1753. off_count = MAX_BLOCKS;
  1754. }
  1755. sde_cfg->sspp_count = off_count;
  1756. /* create all sub blocks before populating them */
  1757. for (i = 0; i < off_count; i++) {
  1758. sspp = sde_cfg->sspp + i;
  1759. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1760. if (!sblk) {
  1761. rc = -ENOMEM;
  1762. /* catalog deinit will release the allocated blocks */
  1763. goto end;
  1764. }
  1765. sspp->sblk = sblk;
  1766. }
  1767. sde_sspp_set_features(sde_cfg, props);
  1768. for (i = 0; i < off_count; i++) {
  1769. sspp = sde_cfg->sspp + i;
  1770. sblk = sspp->sblk;
  1771. sspp->base = PROP_VALUE_ACCESS(props->values, SSPP_OFF, i);
  1772. sspp->len = PROP_VALUE_ACCESS(props->values, SSPP_SIZE, 0);
  1773. of_property_read_string_index(np,
  1774. sspp_prop[SSPP_TYPE].prop_name, i, &type);
  1775. if (!strcmp(type, "cursor")) {
  1776. /* No prop values for cursor pipes */
  1777. _sde_sspp_setup_cursor(sde_cfg, sspp, sblk, NULL,
  1778. &cursor_count);
  1779. }
  1780. snprintf(sblk->src_blk.name, SDE_HW_BLK_NAME_LEN, "sspp_src_%u",
  1781. sspp->id - SSPP_VIG0);
  1782. if (sspp->clk_ctrl >= SDE_CLK_CTRL_MAX) {
  1783. SDE_ERROR("%s: invalid clk ctrl: %d\n",
  1784. sblk->src_blk.name, sspp->clk_ctrl);
  1785. rc = -EINVAL;
  1786. goto end;
  1787. }
  1788. sspp->xin_id = PROP_VALUE_ACCESS(props->values, SSPP_XIN, i);
  1789. sblk->src_blk.len = PROP_VALUE_ACCESS(props->values, SSPP_SIZE,
  1790. 0);
  1791. for (j = 0; j < sde_cfg->mdp_count; j++) {
  1792. sde_cfg->mdp[j].clk_ctrls[sspp->clk_ctrl].reg_off =
  1793. PROP_BITVALUE_ACCESS(props->values,
  1794. SSPP_CLK_CTRL, i, 0);
  1795. sde_cfg->mdp[j].clk_ctrls[sspp->clk_ctrl].bit_off =
  1796. PROP_BITVALUE_ACCESS(props->values,
  1797. SSPP_CLK_CTRL, i, 1);
  1798. sde_cfg->mdp[j].clk_status[sspp->clk_ctrl].reg_off =
  1799. PROP_BITVALUE_ACCESS(props->values,
  1800. SSPP_CLK_STATUS, i, 0);
  1801. sde_cfg->mdp[j].clk_status[sspp->clk_ctrl].bit_off =
  1802. PROP_BITVALUE_ACCESS(props->values,
  1803. SSPP_CLK_STATUS, i, 1);
  1804. }
  1805. SDE_DEBUG("xin:%d ram:%d clk%d:%x/%d\n",
  1806. sspp->xin_id, sblk->pixel_ram_size, sspp->clk_ctrl,
  1807. sde_cfg->mdp[0].clk_ctrls[sspp->clk_ctrl].reg_off,
  1808. sde_cfg->mdp[0].clk_ctrls[sspp->clk_ctrl].bit_off);
  1809. }
  1810. end:
  1811. sde_put_dt_props(props);
  1812. return rc;
  1813. }
  1814. static int sde_sspp_parse_dt(struct device_node *np,
  1815. struct sde_mdss_cfg *sde_cfg)
  1816. {
  1817. int rc;
  1818. rc = _sde_sspp_setup_cmn(np, sde_cfg);
  1819. if (rc)
  1820. return rc;
  1821. rc = _sde_sspp_setup_vigs(np, sde_cfg);
  1822. if (rc)
  1823. return rc;
  1824. rc = _sde_sspp_setup_rgbs(np, sde_cfg);
  1825. if (rc)
  1826. return rc;
  1827. rc = _sde_sspp_setup_dmas(np, sde_cfg);
  1828. return rc;
  1829. }
  1830. static int sde_ctl_parse_dt(struct device_node *np,
  1831. struct sde_mdss_cfg *sde_cfg)
  1832. {
  1833. int i;
  1834. struct sde_dt_props *props;
  1835. struct sde_ctl_cfg *ctl;
  1836. u32 off_count;
  1837. if (!sde_cfg) {
  1838. SDE_ERROR("invalid argument input param\n");
  1839. return -EINVAL;
  1840. }
  1841. props = sde_get_dt_props(np, HW_PROP_MAX, ctl_prop,
  1842. ARRAY_SIZE(ctl_prop), &off_count);
  1843. if (IS_ERR(props))
  1844. return PTR_ERR(props);
  1845. sde_cfg->ctl_count = off_count;
  1846. for (i = 0; i < off_count; i++) {
  1847. const char *disp_pref = NULL;
  1848. ctl = sde_cfg->ctl + i;
  1849. ctl->base = PROP_VALUE_ACCESS(props->values, HW_OFF, i);
  1850. ctl->len = PROP_VALUE_ACCESS(props->values, HW_LEN, 0);
  1851. ctl->id = CTL_0 + i;
  1852. snprintf(ctl->name, SDE_HW_BLK_NAME_LEN, "ctl_%u",
  1853. ctl->id - CTL_0);
  1854. of_property_read_string_index(np,
  1855. ctl_prop[HW_DISP].prop_name, i, &disp_pref);
  1856. if (disp_pref && !strcmp(disp_pref, "primary"))
  1857. set_bit(SDE_CTL_PRIMARY_PREF, &ctl->features);
  1858. if ((i < MAX_SPLIT_DISPLAY_CTL) &&
  1859. !(IS_SDE_CTL_REV_100(sde_cfg->ctl_rev)))
  1860. set_bit(SDE_CTL_SPLIT_DISPLAY, &ctl->features);
  1861. if (i < MAX_PP_SPLIT_DISPLAY_CTL)
  1862. set_bit(SDE_CTL_PINGPONG_SPLIT, &ctl->features);
  1863. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1864. set_bit(SDE_CTL_ACTIVE_CFG, &ctl->features);
  1865. if (SDE_UIDLE_MAJOR(sde_cfg->uidle_cfg.uidle_rev))
  1866. set_bit(SDE_CTL_UIDLE, &ctl->features);
  1867. if (SDE_HW_MAJOR(sde_cfg->hwversion) >=
  1868. SDE_HW_MAJOR(SDE_HW_VER_700))
  1869. set_bit(SDE_CTL_UNIFIED_DSPP_FLUSH, &ctl->features);
  1870. }
  1871. sde_put_dt_props(props);
  1872. return 0;
  1873. }
  1874. void sde_hw_mixer_set_preference(struct sde_mdss_cfg *sde_cfg, u32 num_lm,
  1875. uint32_t disp_type)
  1876. {
  1877. u32 i, cnt = 0, sec_cnt = 0;
  1878. if (disp_type == SDE_CONNECTOR_PRIMARY) {
  1879. for (i = 0; i < sde_cfg->mixer_count; i++) {
  1880. /* Check if lm was previously set for secondary */
  1881. /* Clear pref, primary has higher priority */
  1882. if (sde_cfg->mixer[i].features &
  1883. BIT(SDE_DISP_SECONDARY_PREF)) {
  1884. clear_bit(SDE_DISP_SECONDARY_PREF,
  1885. &sde_cfg->mixer[i].features);
  1886. sec_cnt++;
  1887. }
  1888. clear_bit(SDE_DISP_PRIMARY_PREF,
  1889. &sde_cfg->mixer[i].features);
  1890. /* Set lm for primary pref */
  1891. if (cnt < num_lm) {
  1892. set_bit(SDE_DISP_PRIMARY_PREF,
  1893. &sde_cfg->mixer[i].features);
  1894. cnt++;
  1895. }
  1896. /*
  1897. * When all primary prefs have been set,
  1898. * and if 2 lms are required for secondary
  1899. * preference must be set with an lm pair
  1900. */
  1901. if (cnt == num_lm && sec_cnt > 1 &&
  1902. !test_bit(sde_cfg->mixer[i+1].id,
  1903. &sde_cfg->mixer[i].lm_pair_mask))
  1904. continue;
  1905. /* After primary pref is set, now re apply secondary */
  1906. if (cnt >= num_lm && cnt < (num_lm + sec_cnt)) {
  1907. set_bit(SDE_DISP_SECONDARY_PREF,
  1908. &sde_cfg->mixer[i].features);
  1909. cnt++;
  1910. }
  1911. }
  1912. } else if (disp_type == SDE_CONNECTOR_SECONDARY) {
  1913. for (i = 0; i < sde_cfg->mixer_count; i++) {
  1914. clear_bit(SDE_DISP_SECONDARY_PREF,
  1915. &sde_cfg->mixer[i].features);
  1916. /*
  1917. * If 2 lms are required for secondary
  1918. * preference must be set with an lm pair
  1919. */
  1920. if (cnt == 0 && num_lm > 1 &&
  1921. !test_bit(sde_cfg->mixer[i+1].id,
  1922. &sde_cfg->mixer[i].lm_pair_mask))
  1923. continue;
  1924. if (cnt < num_lm && !(sde_cfg->mixer[i].features &
  1925. BIT(SDE_DISP_PRIMARY_PREF))) {
  1926. set_bit(SDE_DISP_SECONDARY_PREF,
  1927. &sde_cfg->mixer[i].features);
  1928. cnt++;
  1929. }
  1930. }
  1931. }
  1932. }
  1933. static int sde_mixer_parse_dt(struct device_node *np,
  1934. struct sde_mdss_cfg *sde_cfg)
  1935. {
  1936. int rc = 0, i, j;
  1937. u32 off_count, blend_off_count, max_blendstages, lm_pair_mask;
  1938. struct sde_lm_cfg *mixer;
  1939. struct sde_lm_sub_blks *sblk;
  1940. int pp_count, dspp_count, ds_count, mixer_count;
  1941. u32 pp_idx, dspp_idx, ds_idx;
  1942. u32 mixer_base;
  1943. struct device_node *snp = NULL;
  1944. struct sde_dt_props *props, *blend_props, *blocks_props = NULL;
  1945. if (!sde_cfg) {
  1946. SDE_ERROR("invalid argument input param\n");
  1947. return -EINVAL;
  1948. }
  1949. max_blendstages = sde_cfg->max_mixer_blendstages;
  1950. props = sde_get_dt_props(np, MIXER_PROP_MAX, mixer_prop,
  1951. ARRAY_SIZE(mixer_prop), &off_count);
  1952. if (IS_ERR(props))
  1953. return PTR_ERR(props);
  1954. pp_count = sde_cfg->pingpong_count;
  1955. dspp_count = sde_cfg->dspp_count;
  1956. ds_count = sde_cfg->ds_count;
  1957. /* get mixer feature dt properties if they exist */
  1958. snp = of_get_child_by_name(np, mixer_prop[MIXER_BLOCKS].prop_name);
  1959. if (snp) {
  1960. blocks_props = sde_get_dt_props(snp, MIXER_PROP_MAX,
  1961. mixer_blocks_prop,
  1962. ARRAY_SIZE(mixer_blocks_prop), NULL);
  1963. if (IS_ERR(blocks_props)) {
  1964. rc = PTR_ERR(blocks_props);
  1965. goto put_props;
  1966. }
  1967. }
  1968. /* get the blend_op register offsets */
  1969. blend_props = sde_get_dt_props(np, MIXER_BLEND_PROP_MAX,
  1970. mixer_blend_prop, ARRAY_SIZE(mixer_blend_prop),
  1971. &blend_off_count);
  1972. if (IS_ERR(blend_props)) {
  1973. rc = PTR_ERR(blend_props);
  1974. goto put_blocks;
  1975. }
  1976. for (i = 0, mixer_count = 0, pp_idx = 0, dspp_idx = 0,
  1977. ds_idx = 0; i < off_count; i++) {
  1978. const char *disp_pref = NULL;
  1979. const char *cwb_pref = NULL;
  1980. const char *dcwb_pref = NULL;
  1981. u32 dummy_mixer_base = 0x0f0f;
  1982. mixer_base = PROP_VALUE_ACCESS(props->values, MIXER_OFF, i);
  1983. if (!mixer_base)
  1984. continue;
  1985. mixer = sde_cfg->mixer + mixer_count;
  1986. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1987. if (!sblk) {
  1988. rc = -ENOMEM;
  1989. /* catalog deinit will release the allocated blocks */
  1990. goto end;
  1991. }
  1992. mixer->sblk = sblk;
  1993. mixer->base = mixer_base;
  1994. mixer->len = !props->exists[MIXER_LEN] ?
  1995. DEFAULT_SDE_HW_BLOCK_LEN :
  1996. PROP_VALUE_ACCESS(props->values, MIXER_LEN, 0);
  1997. mixer->id = LM_0 + i;
  1998. snprintf(mixer->name, SDE_HW_BLK_NAME_LEN, "lm_%u",
  1999. mixer->id - LM_0);
  2000. lm_pair_mask = PROP_VALUE_ACCESS(props->values,
  2001. MIXER_PAIR_MASK, i);
  2002. if (lm_pair_mask)
  2003. mixer->lm_pair_mask = 1 << lm_pair_mask;
  2004. sblk->maxblendstages = max_blendstages;
  2005. sblk->maxwidth = sde_cfg->max_mixer_width;
  2006. for (j = 0; j < blend_off_count; j++)
  2007. sblk->blendstage_base[j] =
  2008. PROP_VALUE_ACCESS(blend_props->values,
  2009. MIXER_BLEND_OP_OFF, j);
  2010. if (sde_cfg->has_src_split)
  2011. set_bit(SDE_MIXER_SOURCESPLIT, &mixer->features);
  2012. if (sde_cfg->has_dim_layer)
  2013. set_bit(SDE_DIM_LAYER, &mixer->features);
  2014. if (sde_cfg->has_mixer_combined_alpha)
  2015. set_bit(SDE_MIXER_COMBINED_ALPHA, &mixer->features);
  2016. of_property_read_string_index(np,
  2017. mixer_prop[MIXER_DISP].prop_name, i, &disp_pref);
  2018. if (disp_pref && !strcmp(disp_pref, "primary"))
  2019. set_bit(SDE_DISP_PRIMARY_PREF, &mixer->features);
  2020. of_property_read_string_index(np,
  2021. mixer_prop[MIXER_CWB].prop_name, i, &cwb_pref);
  2022. if (cwb_pref && !strcmp(cwb_pref, "cwb"))
  2023. set_bit(SDE_DISP_CWB_PREF, &mixer->features);
  2024. of_property_read_string_index(np,
  2025. mixer_prop[MIXER_DCWB].prop_name, i, &dcwb_pref);
  2026. if (dcwb_pref && !strcmp(dcwb_pref, "dcwb")) {
  2027. set_bit(SDE_DISP_DCWB_PREF, &mixer->features);
  2028. if (mixer->base == dummy_mixer_base) {
  2029. mixer->base = 0x0;
  2030. mixer->len = 0;
  2031. }
  2032. }
  2033. mixer->pingpong = pp_count > 0 ? pp_idx + PINGPONG_0
  2034. : PINGPONG_MAX;
  2035. mixer->dspp = dspp_count > 0 ? dspp_idx + DSPP_0
  2036. : DSPP_MAX;
  2037. mixer->ds = ds_count > 0 ? ds_idx + DS_0 : DS_MAX;
  2038. pp_count--;
  2039. dspp_count--;
  2040. ds_count--;
  2041. pp_idx++;
  2042. dspp_idx++;
  2043. ds_idx++;
  2044. mixer_count++;
  2045. sblk->gc.id = SDE_MIXER_GC;
  2046. if (blocks_props && blocks_props->exists[MIXER_GC_PROP]) {
  2047. sblk->gc.base = PROP_VALUE_ACCESS(blocks_props->values,
  2048. MIXER_GC_PROP, 0);
  2049. sblk->gc.version = PROP_VALUE_ACCESS(
  2050. blocks_props->values, MIXER_GC_PROP,
  2051. 1);
  2052. sblk->gc.len = 0;
  2053. set_bit(SDE_MIXER_GC, &mixer->features);
  2054. }
  2055. }
  2056. sde_cfg->mixer_count = mixer_count;
  2057. _sde_lm_noise_parse_dt(np, sde_cfg);
  2058. end:
  2059. sde_put_dt_props(blend_props);
  2060. put_blocks:
  2061. sde_put_dt_props(blocks_props);
  2062. put_props:
  2063. sde_put_dt_props(props);
  2064. return rc;
  2065. }
  2066. static int sde_intf_parse_dt(struct device_node *np,
  2067. struct sde_mdss_cfg *sde_cfg)
  2068. {
  2069. int rc, prop_count[INTF_PROP_MAX], i;
  2070. struct sde_prop_value *prop_value = NULL;
  2071. bool prop_exists[INTF_PROP_MAX];
  2072. u32 off_count;
  2073. u32 dsi_count = 0, none_count = 0, hdmi_count = 0, dp_count = 0;
  2074. const char *type;
  2075. struct sde_intf_cfg *intf;
  2076. if (!sde_cfg) {
  2077. SDE_ERROR("invalid argument\n");
  2078. rc = -EINVAL;
  2079. goto end;
  2080. }
  2081. prop_value = kzalloc(INTF_PROP_MAX *
  2082. sizeof(struct sde_prop_value), GFP_KERNEL);
  2083. if (!prop_value) {
  2084. rc = -ENOMEM;
  2085. goto end;
  2086. }
  2087. rc = _validate_dt_entry(np, intf_prop, ARRAY_SIZE(intf_prop),
  2088. prop_count, &off_count);
  2089. if (rc)
  2090. goto end;
  2091. sde_cfg->intf_count = off_count;
  2092. rc = _read_dt_entry(np, intf_prop, ARRAY_SIZE(intf_prop), prop_count,
  2093. prop_exists, prop_value);
  2094. if (rc)
  2095. goto end;
  2096. for (i = 0; i < off_count; i++) {
  2097. intf = sde_cfg->intf + i;
  2098. intf->base = PROP_VALUE_ACCESS(prop_value, INTF_OFF, i);
  2099. intf->len = PROP_VALUE_ACCESS(prop_value, INTF_LEN, 0);
  2100. intf->id = INTF_0 + i;
  2101. snprintf(intf->name, SDE_HW_BLK_NAME_LEN, "intf_%u",
  2102. intf->id - INTF_0);
  2103. if (!prop_exists[INTF_LEN])
  2104. intf->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2105. rc = _add_to_irq_offset_list(sde_cfg, SDE_INTR_HWBLK_INTF,
  2106. intf->id, intf->base);
  2107. if (rc)
  2108. goto end;
  2109. intf->prog_fetch_lines_worst_case =
  2110. !prop_exists[INTF_PREFETCH] ?
  2111. sde_cfg->perf.min_prefill_lines :
  2112. PROP_VALUE_ACCESS(prop_value, INTF_PREFETCH, i);
  2113. of_property_read_string_index(np,
  2114. intf_prop[INTF_TYPE].prop_name, i, &type);
  2115. if (!strcmp(type, "dsi")) {
  2116. intf->type = INTF_DSI;
  2117. intf->controller_id = dsi_count;
  2118. dsi_count++;
  2119. } else if (!strcmp(type, "hdmi")) {
  2120. intf->type = INTF_HDMI;
  2121. intf->controller_id = hdmi_count;
  2122. hdmi_count++;
  2123. } else if (!strcmp(type, "dp")) {
  2124. intf->type = INTF_DP;
  2125. intf->controller_id = dp_count;
  2126. dp_count++;
  2127. } else {
  2128. intf->type = INTF_NONE;
  2129. intf->controller_id = none_count;
  2130. none_count++;
  2131. }
  2132. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2133. set_bit(SDE_INTF_INPUT_CTRL, &intf->features);
  2134. if (prop_exists[INTF_TE_IRQ])
  2135. intf->te_irq_offset = PROP_VALUE_ACCESS(prop_value,
  2136. INTF_TE_IRQ, i);
  2137. if (intf->te_irq_offset) {
  2138. rc = _add_to_irq_offset_list(sde_cfg,
  2139. SDE_INTR_HWBLK_INTF_TEAR,
  2140. intf->id, intf->te_irq_offset);
  2141. if (rc)
  2142. goto end;
  2143. set_bit(SDE_INTF_TE, &intf->features);
  2144. }
  2145. if (SDE_HW_MAJOR(sde_cfg->hwversion) >=
  2146. SDE_HW_MAJOR(SDE_HW_VER_500))
  2147. set_bit(SDE_INTF_STATUS, &intf->features);
  2148. if (SDE_HW_MAJOR(sde_cfg->hwversion) >=
  2149. SDE_HW_MAJOR(SDE_HW_VER_700))
  2150. set_bit(SDE_INTF_TE_ALIGN_VSYNC, &intf->features);
  2151. if (SDE_HW_MAJOR(sde_cfg->hwversion) >=
  2152. SDE_HW_MAJOR(SDE_HW_VER_810)) {
  2153. set_bit(SDE_INTF_WD_TIMER, &intf->features);
  2154. set_bit(SDE_INTF_RESET_COUNTER, &intf->features);
  2155. set_bit(SDE_INTF_VSYNC_TIMESTAMP, &intf->features);
  2156. }
  2157. }
  2158. end:
  2159. kfree(prop_value);
  2160. return rc;
  2161. }
  2162. static int sde_wb_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  2163. {
  2164. int rc, prop_count[WB_PROP_MAX], i, j;
  2165. struct sde_prop_value *prop_value = NULL;
  2166. bool prop_exists[WB_PROP_MAX];
  2167. u32 off_count, major_version;
  2168. struct sde_wb_cfg *wb;
  2169. struct sde_wb_sub_blocks *sblk;
  2170. if (!sde_cfg) {
  2171. SDE_ERROR("invalid argument\n");
  2172. rc = -EINVAL;
  2173. goto end;
  2174. }
  2175. prop_value = kzalloc(WB_PROP_MAX *
  2176. sizeof(struct sde_prop_value), GFP_KERNEL);
  2177. if (!prop_value) {
  2178. rc = -ENOMEM;
  2179. goto end;
  2180. }
  2181. rc = _validate_dt_entry(np, wb_prop, ARRAY_SIZE(wb_prop), prop_count,
  2182. &off_count);
  2183. if (rc)
  2184. goto end;
  2185. sde_cfg->wb_count = off_count;
  2186. rc = _read_dt_entry(np, wb_prop, ARRAY_SIZE(wb_prop), prop_count,
  2187. prop_exists, prop_value);
  2188. if (rc)
  2189. goto end;
  2190. major_version = SDE_HW_MAJOR(sde_cfg->hwversion);
  2191. for (i = 0; i < off_count; i++) {
  2192. wb = sde_cfg->wb + i;
  2193. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2194. if (!sblk) {
  2195. rc = -ENOMEM;
  2196. /* catalog deinit will release the allocated blocks */
  2197. goto end;
  2198. }
  2199. wb->sblk = sblk;
  2200. wb->base = PROP_VALUE_ACCESS(prop_value, WB_OFF, i);
  2201. wb->id = WB_0 + PROP_VALUE_ACCESS(prop_value, WB_ID, i);
  2202. snprintf(wb->name, SDE_HW_BLK_NAME_LEN, "wb_%u",
  2203. wb->id - WB_0);
  2204. wb->clk_ctrl = SDE_CLK_CTRL_WB0 +
  2205. PROP_VALUE_ACCESS(prop_value, WB_ID, i);
  2206. wb->xin_id = PROP_VALUE_ACCESS(prop_value, WB_XIN_ID, i);
  2207. if (wb->clk_ctrl >= SDE_CLK_CTRL_MAX) {
  2208. SDE_ERROR("%s: invalid clk ctrl: %d\n",
  2209. wb->name, wb->clk_ctrl);
  2210. rc = -EINVAL;
  2211. goto end;
  2212. }
  2213. if (IS_SDE_MAJOR_MINOR_SAME((sde_cfg->hwversion),
  2214. SDE_HW_VER_170))
  2215. wb->vbif_idx = VBIF_NRT;
  2216. else
  2217. wb->vbif_idx = VBIF_RT;
  2218. wb->len = PROP_VALUE_ACCESS(prop_value, WB_LEN, 0);
  2219. if (!prop_exists[WB_LEN])
  2220. wb->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2221. sblk->maxlinewidth = sde_cfg->max_wb_linewidth;
  2222. sblk->maxlinewidth_linear = sde_cfg->max_wb_linewidth_linear;
  2223. if (wb->id >= LINE_MODE_WB_OFFSET)
  2224. set_bit(SDE_WB_LINE_MODE, &wb->features);
  2225. else
  2226. set_bit(SDE_WB_BLOCK_MODE, &wb->features);
  2227. set_bit(SDE_WB_TRAFFIC_SHAPER, &wb->features);
  2228. set_bit(SDE_WB_YUV_CONFIG, &wb->features);
  2229. if (sde_cfg->has_cdp)
  2230. set_bit(SDE_WB_CDP, &wb->features);
  2231. set_bit(SDE_WB_QOS, &wb->features);
  2232. if (sde_cfg->vbif_qos_nlvl == 8)
  2233. set_bit(SDE_WB_QOS_8LVL, &wb->features);
  2234. if (sde_cfg->has_wb_ubwc)
  2235. set_bit(SDE_WB_UBWC, &wb->features);
  2236. if (sde_cfg->has_cwb_crop)
  2237. set_bit(SDE_WB_CROP, &wb->features);
  2238. set_bit(SDE_WB_XY_ROI_OFFSET, &wb->features);
  2239. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2240. set_bit(SDE_WB_INPUT_CTRL, &wb->features);
  2241. if (sde_cfg->has_dedicated_cwb_support) {
  2242. set_bit(SDE_WB_HAS_DCWB, &wb->features);
  2243. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2244. set_bit(SDE_WB_DCWB_CTRL, &wb->features);
  2245. if (major_version >= SDE_HW_MAJOR(SDE_HW_VER_810)) {
  2246. sde_cfg->cwb_blk_off = 0x66A00;
  2247. sde_cfg->cwb_blk_stride = 0x400;
  2248. } else {
  2249. sde_cfg->cwb_blk_off = 0x83000;
  2250. sde_cfg->cwb_blk_stride = 0x100;
  2251. }
  2252. } else if (sde_cfg->has_cwb_support) {
  2253. set_bit(SDE_WB_HAS_CWB, &wb->features);
  2254. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2255. set_bit(SDE_WB_CWB_CTRL, &wb->features);
  2256. if (major_version >= SDE_HW_MAJOR(SDE_HW_VER_700)) {
  2257. sde_cfg->cwb_blk_off = 0x6A200;
  2258. sde_cfg->cwb_blk_stride = 0x1000;
  2259. } else {
  2260. sde_cfg->cwb_blk_off = 0x83000;
  2261. sde_cfg->cwb_blk_stride = 0x100;
  2262. }
  2263. }
  2264. for (j = 0; j < sde_cfg->mdp_count; j++) {
  2265. sde_cfg->mdp[j].clk_ctrls[wb->clk_ctrl].reg_off =
  2266. PROP_BITVALUE_ACCESS(prop_value,
  2267. WB_CLK_CTRL, i, 0);
  2268. sde_cfg->mdp[j].clk_ctrls[wb->clk_ctrl].bit_off =
  2269. PROP_BITVALUE_ACCESS(prop_value,
  2270. WB_CLK_CTRL, i, 1);
  2271. sde_cfg->mdp[j].clk_status[wb->clk_ctrl].reg_off =
  2272. PROP_BITVALUE_ACCESS(prop_value,
  2273. WB_CLK_STATUS, i, 0);
  2274. sde_cfg->mdp[j].clk_status[wb->clk_ctrl].bit_off =
  2275. PROP_BITVALUE_ACCESS(prop_value,
  2276. WB_CLK_STATUS, i, 1);
  2277. }
  2278. wb->format_list = sde_cfg->wb_formats;
  2279. SDE_DEBUG(
  2280. "wb:%d xin:%d vbif:%d clk%d:%x/%d\n",
  2281. wb->id - WB_0,
  2282. wb->xin_id,
  2283. wb->vbif_idx,
  2284. wb->clk_ctrl,
  2285. sde_cfg->mdp[0].clk_ctrls[wb->clk_ctrl].reg_off,
  2286. sde_cfg->mdp[0].clk_ctrls[wb->clk_ctrl].bit_off);
  2287. }
  2288. end:
  2289. kfree(prop_value);
  2290. return rc;
  2291. }
  2292. static int sde_dspp_top_parse_dt(struct device_node *np,
  2293. struct sde_mdss_cfg *sde_cfg)
  2294. {
  2295. int rc, prop_count[DSPP_TOP_PROP_MAX];
  2296. bool prop_exists[DSPP_TOP_PROP_MAX];
  2297. struct sde_prop_value *prop_value = NULL;
  2298. u32 off_count;
  2299. if (!sde_cfg) {
  2300. SDE_ERROR("invalid argument\n");
  2301. rc = -EINVAL;
  2302. goto end;
  2303. }
  2304. prop_value = kzalloc(DSPP_TOP_PROP_MAX *
  2305. sizeof(struct sde_prop_value), GFP_KERNEL);
  2306. if (!prop_value) {
  2307. rc = -ENOMEM;
  2308. goto end;
  2309. }
  2310. rc = _validate_dt_entry(np, dspp_top_prop, ARRAY_SIZE(dspp_top_prop),
  2311. prop_count, &off_count);
  2312. if (rc)
  2313. goto end;
  2314. rc = _read_dt_entry(np, dspp_top_prop, ARRAY_SIZE(dspp_top_prop),
  2315. prop_count, prop_exists, prop_value);
  2316. if (rc)
  2317. goto end;
  2318. if (off_count != 1) {
  2319. SDE_ERROR("invalid dspp_top off_count:%d\n", off_count);
  2320. rc = -EINVAL;
  2321. goto end;
  2322. }
  2323. sde_cfg->dspp_top.base =
  2324. PROP_VALUE_ACCESS(prop_value, DSPP_TOP_OFF, 0);
  2325. sde_cfg->dspp_top.len =
  2326. PROP_VALUE_ACCESS(prop_value, DSPP_TOP_SIZE, 0);
  2327. snprintf(sde_cfg->dspp_top.name, SDE_HW_BLK_NAME_LEN, "dspp_top");
  2328. end:
  2329. kfree(prop_value);
  2330. return rc;
  2331. }
  2332. static int _sde_ad_parse_dt(struct device_node *np,
  2333. struct sde_mdss_cfg *sde_cfg)
  2334. {
  2335. int rc = 0;
  2336. int off_count, i;
  2337. struct sde_dt_props *props;
  2338. props = sde_get_dt_props(np, AD_PROP_MAX, ad_prop,
  2339. ARRAY_SIZE(ad_prop), &off_count);
  2340. if (IS_ERR(props))
  2341. return PTR_ERR(props);
  2342. sde_cfg->ad_count = off_count;
  2343. if (off_count > sde_cfg->dspp_count) {
  2344. SDE_ERROR("limiting %d AD blocks to %d DSPP instances\n",
  2345. off_count, sde_cfg->dspp_count);
  2346. sde_cfg->ad_count = sde_cfg->dspp_count;
  2347. }
  2348. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2349. struct sde_dspp_cfg *dspp = &sde_cfg->dspp[i];
  2350. struct sde_dspp_sub_blks *sblk = sde_cfg->dspp[i].sblk;
  2351. sblk->ad.id = SDE_DSPP_AD;
  2352. if (!props->exists[AD_OFF])
  2353. continue;
  2354. if (i < off_count) {
  2355. sblk->ad.base = PROP_VALUE_ACCESS(props->values,
  2356. AD_OFF, i);
  2357. sblk->ad.version = PROP_VALUE_ACCESS(props->values,
  2358. AD_VERSION, 0);
  2359. set_bit(SDE_DSPP_AD, &dspp->features);
  2360. rc = _add_to_irq_offset_list(sde_cfg,
  2361. SDE_INTR_HWBLK_AD4, dspp->id,
  2362. dspp->base + sblk->ad.base);
  2363. if (rc)
  2364. goto end;
  2365. }
  2366. }
  2367. end:
  2368. sde_put_dt_props(props);
  2369. return rc;
  2370. }
  2371. static int _sde_ltm_parse_dt(struct device_node *np,
  2372. struct sde_mdss_cfg *sde_cfg)
  2373. {
  2374. int rc = 0;
  2375. int off_count, i;
  2376. struct sde_dt_props *props;
  2377. props = sde_get_dt_props(np, LTM_PROP_MAX, ltm_prop,
  2378. ARRAY_SIZE(ltm_prop), &off_count);
  2379. if (IS_ERR(props))
  2380. return PTR_ERR(props);
  2381. sde_cfg->ltm_count = off_count;
  2382. if (off_count > sde_cfg->dspp_count) {
  2383. SDE_ERROR("limiting %d LTM blocks to %d DSPP instances\n",
  2384. off_count, sde_cfg->dspp_count);
  2385. sde_cfg->ltm_count = sde_cfg->dspp_count;
  2386. }
  2387. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2388. struct sde_dspp_cfg *dspp = &sde_cfg->dspp[i];
  2389. struct sde_dspp_sub_blks *sblk = sde_cfg->dspp[i].sblk;
  2390. sblk->ltm.id = SDE_DSPP_LTM;
  2391. if (!props->exists[LTM_OFF])
  2392. continue;
  2393. if (i < off_count) {
  2394. sblk->ltm.base = PROP_VALUE_ACCESS(props->values,
  2395. LTM_OFF, i);
  2396. sblk->ltm.version = PROP_VALUE_ACCESS(props->values,
  2397. LTM_VERSION, 0);
  2398. set_bit(SDE_DSPP_LTM, &dspp->features);
  2399. rc = _add_to_irq_offset_list(sde_cfg,
  2400. SDE_INTR_HWBLK_LTM, dspp->id,
  2401. dspp->base + sblk->ltm.base);
  2402. if (rc)
  2403. goto end;
  2404. }
  2405. }
  2406. end:
  2407. sde_put_dt_props(props);
  2408. return rc;
  2409. }
  2410. static int _sde_dspp_demura_parse_dt(struct device_node *np,
  2411. struct sde_mdss_cfg *sde_cfg)
  2412. {
  2413. int off_count, i;
  2414. struct sde_dt_props *props;
  2415. struct sde_dspp_cfg *dspp;
  2416. struct sde_dspp_sub_blks *sblk;
  2417. props = sde_get_dt_props(np, DEMURA_PROP_MAX, demura_prop,
  2418. ARRAY_SIZE(demura_prop), &off_count);
  2419. if (IS_ERR(props))
  2420. return PTR_ERR(props);
  2421. sde_cfg->demura_count = off_count;
  2422. if (off_count > sde_cfg->dspp_count) {
  2423. SDE_ERROR("limiting %d demura blocks to %d DSPP instances\n",
  2424. off_count, sde_cfg->dspp_count);
  2425. sde_cfg->demura_count = sde_cfg->dspp_count;
  2426. }
  2427. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2428. dspp = &sde_cfg->dspp[i];
  2429. sblk = sde_cfg->dspp[i].sblk;
  2430. sblk->demura.id = SDE_DSPP_DEMURA;
  2431. if (props->exists[DEMURA_OFF] && i < off_count) {
  2432. sblk->demura.base = PROP_VALUE_ACCESS(props->values,
  2433. DEMURA_OFF, i);
  2434. sblk->demura.len = PROP_VALUE_ACCESS(props->values,
  2435. DEMURA_LEN, 0);
  2436. sblk->demura.version = PROP_VALUE_ACCESS(props->values,
  2437. DEMURA_VERSION, 0);
  2438. set_bit(SDE_DSPP_DEMURA, &dspp->features);
  2439. }
  2440. }
  2441. sde_put_dt_props(props);
  2442. return 0;
  2443. }
  2444. static int _sde_dspp_spr_parse_dt(struct device_node *np,
  2445. struct sde_mdss_cfg *sde_cfg)
  2446. {
  2447. int off_count, i;
  2448. struct sde_dt_props *props;
  2449. struct sde_dspp_cfg *dspp;
  2450. struct sde_dspp_sub_blks *sblk;
  2451. props = sde_get_dt_props(np, SPR_PROP_MAX, spr_prop,
  2452. ARRAY_SIZE(spr_prop), &off_count);
  2453. if (IS_ERR(props))
  2454. return PTR_ERR(props);
  2455. sde_cfg->spr_count = off_count;
  2456. if (off_count > sde_cfg->dspp_count) {
  2457. SDE_ERROR("limiting %d spr blocks to %d DSPP instances\n",
  2458. off_count, sde_cfg->dspp_count);
  2459. sde_cfg->spr_count = sde_cfg->dspp_count;
  2460. }
  2461. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2462. dspp = &sde_cfg->dspp[i];
  2463. sblk = sde_cfg->dspp[i].sblk;
  2464. sblk->spr.id = SDE_DSPP_SPR;
  2465. if (props->exists[SPR_OFF] && i < off_count) {
  2466. sblk->spr.base = PROP_VALUE_ACCESS(props->values,
  2467. SPR_OFF, i);
  2468. sblk->spr.len = PROP_VALUE_ACCESS(props->values,
  2469. SPR_LEN, 0);
  2470. sblk->spr.version = PROP_VALUE_ACCESS(props->values,
  2471. SPR_VERSION, 0);
  2472. set_bit(SDE_DSPP_SPR, &dspp->features);
  2473. }
  2474. }
  2475. sde_put_dt_props(props);
  2476. return 0;
  2477. }
  2478. static int _sde_rc_parse_dt(struct device_node *np,
  2479. struct sde_mdss_cfg *sde_cfg)
  2480. {
  2481. int off_count, i;
  2482. struct sde_dt_props *props;
  2483. props = sde_get_dt_props(np, RC_PROP_MAX, rc_prop,
  2484. ARRAY_SIZE(rc_prop), &off_count);
  2485. if (IS_ERR(props))
  2486. return PTR_ERR(props);
  2487. sde_cfg->rc_count = off_count;
  2488. if (off_count > sde_cfg->dspp_count) {
  2489. SDE_ERROR("limiting %d RC blocks to %d DSPP instances\n",
  2490. off_count, sde_cfg->dspp_count);
  2491. sde_cfg->rc_count = sde_cfg->dspp_count;
  2492. }
  2493. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2494. struct sde_dspp_cfg *dspp = &sde_cfg->dspp[i];
  2495. struct sde_dspp_sub_blks *sblk = sde_cfg->dspp[i].sblk;
  2496. sblk->rc.id = SDE_DSPP_RC;
  2497. if (!props->exists[RC_OFF])
  2498. continue;
  2499. if (i < off_count) {
  2500. sblk->rc.base = PROP_VALUE_ACCESS(props->values,
  2501. RC_OFF, i);
  2502. sblk->rc.len = PROP_VALUE_ACCESS(props->values,
  2503. RC_LEN, 0);
  2504. sblk->rc.version = PROP_VALUE_ACCESS(props->values,
  2505. RC_VERSION, 0);
  2506. sblk->rc.mem_total_size = PROP_VALUE_ACCESS(
  2507. props->values, RC_MEM_TOTAL_SIZE, 0);
  2508. sblk->rc.idx = i;
  2509. set_bit(SDE_DSPP_RC, &dspp->features);
  2510. }
  2511. }
  2512. sde_put_dt_props(props);
  2513. return 0;
  2514. }
  2515. static int _sde_lm_noise_parse_dt(struct device_node *np,
  2516. struct sde_mdss_cfg *sde_cfg)
  2517. {
  2518. int off_count, i;
  2519. struct sde_dt_props *props;
  2520. props = sde_get_dt_props(np, NOISEL_LAYER_PROP_MAX, noise_layer_prop,
  2521. ARRAY_SIZE(noise_layer_prop), &off_count);
  2522. if (IS_ERR(props)) {
  2523. SDE_ERROR("noise: failed to get dt props\n");
  2524. return PTR_ERR(props);
  2525. }
  2526. if (!props->exists[NOISE_LAYER_OFF] ||
  2527. !props->exists[NOISE_LAYER_VERSION]) {
  2528. SDE_INFO("noise: prop doesnt exist %d %d\n",
  2529. props->exists[NOISE_LAYER_OFF],
  2530. props->exists[NOISE_LAYER_VERSION]);
  2531. goto exit;
  2532. }
  2533. for (i = 0; i < sde_cfg->mixer_count; i++) {
  2534. struct sde_lm_cfg *lm = &sde_cfg->mixer[i];
  2535. struct sde_lm_sub_blks *sblk = lm->sblk;
  2536. sblk->nlayer.base = PROP_VALUE_ACCESS(props->values,
  2537. NOISE_LAYER_OFF, 0);
  2538. sblk->nlayer.version = PROP_VALUE_ACCESS(props->values,
  2539. NOISE_LAYER_VERSION, 0);
  2540. sblk->nlayer.len = sizeof(u32);
  2541. set_bit(SDE_MIXER_NOISE_LAYER, &lm->features);
  2542. }
  2543. exit:
  2544. sde_put_dt_props(props);
  2545. return 0;
  2546. }
  2547. static void _sde_init_dspp_sblk(struct sde_dspp_cfg *dspp,
  2548. struct sde_pp_blk *pp_blk, int prop_id, int blk_id,
  2549. struct sde_dt_props *props)
  2550. {
  2551. pp_blk->id = prop_id;
  2552. if (props->exists[blk_id]) {
  2553. pp_blk->base = PROP_VALUE_ACCESS(props->values,
  2554. blk_id, 0);
  2555. pp_blk->version = PROP_VALUE_ACCESS(props->values,
  2556. blk_id, 1);
  2557. pp_blk->len = 0;
  2558. set_bit(prop_id, &dspp->features);
  2559. }
  2560. }
  2561. static int _sde_dspp_sblks_parse_dt(struct device_node *np,
  2562. struct sde_mdss_cfg *sde_cfg)
  2563. {
  2564. int i;
  2565. struct device_node *snp = NULL;
  2566. struct sde_dt_props *props;
  2567. snp = of_get_child_by_name(np, dspp_prop[DSPP_BLOCKS].prop_name);
  2568. if (!snp)
  2569. return 0;
  2570. props = sde_get_dt_props(snp, DSPP_BLOCKS_PROP_MAX,
  2571. dspp_blocks_prop, ARRAY_SIZE(dspp_blocks_prop),
  2572. NULL);
  2573. if (IS_ERR(props))
  2574. return PTR_ERR(props);
  2575. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2576. struct sde_dspp_cfg *dspp = &sde_cfg->dspp[i];
  2577. struct sde_dspp_sub_blks *sblk = sde_cfg->dspp[i].sblk;
  2578. _sde_init_dspp_sblk(dspp, &sblk->igc, SDE_DSPP_IGC,
  2579. DSPP_IGC_PROP, props);
  2580. _sde_init_dspp_sblk(dspp, &sblk->pcc, SDE_DSPP_PCC,
  2581. DSPP_PCC_PROP, props);
  2582. _sde_init_dspp_sblk(dspp, &sblk->gc, SDE_DSPP_GC,
  2583. DSPP_GC_PROP, props);
  2584. _sde_init_dspp_sblk(dspp, &sblk->gamut, SDE_DSPP_GAMUT,
  2585. DSPP_GAMUT_PROP, props);
  2586. _sde_init_dspp_sblk(dspp, &sblk->dither, SDE_DSPP_DITHER,
  2587. DSPP_DITHER_PROP, props);
  2588. _sde_init_dspp_sblk(dspp, &sblk->hist, SDE_DSPP_HIST,
  2589. DSPP_HIST_PROP, props);
  2590. _sde_init_dspp_sblk(dspp, &sblk->hsic, SDE_DSPP_HSIC,
  2591. DSPP_HSIC_PROP, props);
  2592. _sde_init_dspp_sblk(dspp, &sblk->memcolor, SDE_DSPP_MEMCOLOR,
  2593. DSPP_MEMCOLOR_PROP, props);
  2594. _sde_init_dspp_sblk(dspp, &sblk->sixzone, SDE_DSPP_SIXZONE,
  2595. DSPP_SIXZONE_PROP, props);
  2596. _sde_init_dspp_sblk(dspp, &sblk->vlut, SDE_DSPP_VLUT,
  2597. DSPP_VLUT_PROP, props);
  2598. }
  2599. sde_put_dt_props(props);
  2600. return 0;
  2601. }
  2602. static int _sde_dspp_cmn_parse_dt(struct device_node *np,
  2603. struct sde_mdss_cfg *sde_cfg)
  2604. {
  2605. int rc = 0;
  2606. int i, off_count;
  2607. struct sde_dt_props *props;
  2608. struct sde_dspp_sub_blks *sblk;
  2609. props = sde_get_dt_props(np, DSPP_PROP_MAX, dspp_prop,
  2610. ARRAY_SIZE(dspp_prop), &off_count);
  2611. if (IS_ERR(props))
  2612. return PTR_ERR(props);
  2613. if (off_count > MAX_BLOCKS) {
  2614. SDE_ERROR("off_count %d exceeds MAX_BLOCKS, limiting to %d\n",
  2615. off_count, MAX_BLOCKS);
  2616. off_count = MAX_BLOCKS;
  2617. }
  2618. sde_cfg->dspp_count = off_count;
  2619. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2620. sde_cfg->dspp[i].base = PROP_VALUE_ACCESS(props->values,
  2621. DSPP_OFF, i);
  2622. sde_cfg->dspp[i].len = PROP_VALUE_ACCESS(props->values,
  2623. DSPP_SIZE, 0);
  2624. sde_cfg->dspp[i].id = DSPP_0 + i;
  2625. snprintf(sde_cfg->dspp[i].name, SDE_HW_BLK_NAME_LEN, "dspp_%d",
  2626. i);
  2627. /* create an empty sblk for each dspp */
  2628. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2629. if (!sblk) {
  2630. rc = -ENOMEM;
  2631. /* catalog deinit will release the allocated blocks */
  2632. goto end;
  2633. }
  2634. sde_cfg->dspp[i].sblk = sblk;
  2635. }
  2636. end:
  2637. sde_put_dt_props(props);
  2638. return rc;
  2639. }
  2640. static int sde_dspp_parse_dt(struct device_node *np,
  2641. struct sde_mdss_cfg *sde_cfg)
  2642. {
  2643. int rc;
  2644. rc = _sde_dspp_cmn_parse_dt(np, sde_cfg);
  2645. if (rc)
  2646. goto end;
  2647. rc = _sde_dspp_sblks_parse_dt(np, sde_cfg);
  2648. if (rc)
  2649. goto end;
  2650. rc = _sde_ad_parse_dt(np, sde_cfg);
  2651. if (rc)
  2652. goto end;
  2653. rc = _sde_ltm_parse_dt(np, sde_cfg);
  2654. if (rc)
  2655. goto end;
  2656. rc = _sde_dspp_spr_parse_dt(np, sde_cfg);
  2657. if (rc)
  2658. goto end;
  2659. rc = _sde_dspp_demura_parse_dt(np, sde_cfg);
  2660. if (rc)
  2661. goto end;
  2662. rc = _sde_rc_parse_dt(np, sde_cfg);
  2663. end:
  2664. return rc;
  2665. }
  2666. static int sde_ds_parse_dt(struct device_node *np,
  2667. struct sde_mdss_cfg *sde_cfg)
  2668. {
  2669. int rc, prop_count[DS_PROP_MAX], top_prop_count[DS_TOP_PROP_MAX], i;
  2670. struct sde_prop_value *prop_value = NULL, *top_prop_value = NULL;
  2671. bool prop_exists[DS_PROP_MAX], top_prop_exists[DS_TOP_PROP_MAX];
  2672. u32 off_count = 0, top_off_count = 0;
  2673. struct sde_ds_cfg *ds;
  2674. struct sde_ds_top_cfg *ds_top = NULL;
  2675. if (!sde_cfg) {
  2676. SDE_ERROR("invalid argument\n");
  2677. rc = -EINVAL;
  2678. goto end;
  2679. }
  2680. if (!sde_cfg->mdp[0].has_dest_scaler) {
  2681. SDE_DEBUG("dest scaler feature not supported\n");
  2682. rc = 0;
  2683. goto end;
  2684. }
  2685. /* Parse the dest scaler top register offset and capabilities */
  2686. top_prop_value = kzalloc(DS_TOP_PROP_MAX *
  2687. sizeof(struct sde_prop_value), GFP_KERNEL);
  2688. if (!top_prop_value) {
  2689. rc = -ENOMEM;
  2690. goto end;
  2691. }
  2692. rc = _validate_dt_entry(np, ds_top_prop,
  2693. ARRAY_SIZE(ds_top_prop),
  2694. top_prop_count, &top_off_count);
  2695. if (rc)
  2696. goto end;
  2697. rc = _read_dt_entry(np, ds_top_prop,
  2698. ARRAY_SIZE(ds_top_prop), top_prop_count,
  2699. top_prop_exists, top_prop_value);
  2700. if (rc)
  2701. goto end;
  2702. /* Parse the offset of each dest scaler block */
  2703. prop_value = kcalloc(DS_PROP_MAX,
  2704. sizeof(struct sde_prop_value), GFP_KERNEL);
  2705. if (!prop_value) {
  2706. rc = -ENOMEM;
  2707. goto end;
  2708. }
  2709. rc = _validate_dt_entry(np, ds_prop, ARRAY_SIZE(ds_prop), prop_count,
  2710. &off_count);
  2711. if (rc)
  2712. goto end;
  2713. sde_cfg->ds_count = off_count;
  2714. rc = _read_dt_entry(np, ds_prop, ARRAY_SIZE(ds_prop), prop_count,
  2715. prop_exists, prop_value);
  2716. if (rc)
  2717. goto end;
  2718. if (!off_count)
  2719. goto end;
  2720. ds_top = kzalloc(sizeof(struct sde_ds_top_cfg), GFP_KERNEL);
  2721. if (!ds_top) {
  2722. rc = -ENOMEM;
  2723. goto end;
  2724. }
  2725. ds_top->id = DS_TOP;
  2726. snprintf(ds_top->name, SDE_HW_BLK_NAME_LEN, "ds_top_%u",
  2727. ds_top->id - DS_TOP);
  2728. ds_top->base = PROP_VALUE_ACCESS(top_prop_value, DS_TOP_OFF, 0);
  2729. ds_top->len = PROP_VALUE_ACCESS(top_prop_value, DS_TOP_LEN, 0);
  2730. ds_top->maxupscale = MAX_UPSCALE_RATIO;
  2731. ds_top->maxinputwidth = PROP_VALUE_ACCESS(top_prop_value,
  2732. DS_TOP_INPUT_LINEWIDTH, 0);
  2733. if (!top_prop_exists[DS_TOP_INPUT_LINEWIDTH])
  2734. ds_top->maxinputwidth = DEFAULT_SDE_LINE_WIDTH;
  2735. ds_top->maxoutputwidth = PROP_VALUE_ACCESS(top_prop_value,
  2736. DS_TOP_OUTPUT_LINEWIDTH, 0);
  2737. if (!top_prop_exists[DS_TOP_OUTPUT_LINEWIDTH])
  2738. ds_top->maxoutputwidth = DEFAULT_SDE_OUTPUT_LINE_WIDTH;
  2739. for (i = 0; i < off_count; i++) {
  2740. ds = sde_cfg->ds + i;
  2741. ds->top = ds_top;
  2742. ds->base = PROP_VALUE_ACCESS(prop_value, DS_OFF, i);
  2743. ds->id = DS_0 + i;
  2744. ds->len = PROP_VALUE_ACCESS(prop_value, DS_LEN, 0);
  2745. snprintf(ds->name, SDE_HW_BLK_NAME_LEN, "ds_%u",
  2746. ds->id - DS_0);
  2747. if (!prop_exists[DS_LEN])
  2748. ds->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2749. if (sde_cfg->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  2750. set_bit(SDE_SSPP_SCALER_QSEED3, &ds->features);
  2751. else if (sde_cfg->qseed_sw_lib_rev ==
  2752. SDE_SSPP_SCALER_QSEED3LITE)
  2753. set_bit(SDE_SSPP_SCALER_QSEED3LITE, &ds->features);
  2754. }
  2755. end:
  2756. kfree(top_prop_value);
  2757. kfree(prop_value);
  2758. return rc;
  2759. };
  2760. static int sde_dsc_parse_dt(struct device_node *np,
  2761. struct sde_mdss_cfg *sde_cfg)
  2762. {
  2763. int rc, prop_count[MAX_BLOCKS], i;
  2764. struct sde_prop_value *prop_value;
  2765. bool prop_exists[DSC_PROP_MAX];
  2766. u32 off_count, dsc_pair_mask, dsc_rev;
  2767. const char *rev;
  2768. struct sde_dsc_cfg *dsc;
  2769. struct sde_dsc_sub_blks *sblk;
  2770. if (!sde_cfg) {
  2771. SDE_ERROR("invalid argument\n");
  2772. return -EINVAL;
  2773. }
  2774. prop_value = kzalloc(DSC_PROP_MAX *
  2775. sizeof(struct sde_prop_value), GFP_KERNEL);
  2776. if (!prop_value)
  2777. return -ENOMEM;
  2778. rc = _validate_dt_entry(np, dsc_prop, ARRAY_SIZE(dsc_prop), prop_count,
  2779. &off_count);
  2780. if (rc)
  2781. goto end;
  2782. sde_cfg->dsc_count = off_count;
  2783. rc = of_property_read_string(np, dsc_prop[DSC_REV].prop_name, &rev);
  2784. if (!rc && !strcmp(rev, "dsc_1_2"))
  2785. dsc_rev = SDE_DSC_HW_REV_1_2;
  2786. else if (!rc && !strcmp(rev, "dsc_1_1"))
  2787. dsc_rev = SDE_DSC_HW_REV_1_1;
  2788. else
  2789. /* default configuration */
  2790. dsc_rev = SDE_DSC_HW_REV_1_1;
  2791. rc = _read_dt_entry(np, dsc_prop, ARRAY_SIZE(dsc_prop), prop_count,
  2792. prop_exists, prop_value);
  2793. if (rc)
  2794. goto end;
  2795. sde_cfg->max_dsc_width = prop_exists[DSC_LINEWIDTH] ?
  2796. PROP_VALUE_ACCESS(prop_value, DSC_LINEWIDTH, 0) :
  2797. DEFAULT_SDE_LINE_WIDTH;
  2798. for (i = 0; i < off_count; i++) {
  2799. dsc = sde_cfg->dsc + i;
  2800. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2801. if (!sblk) {
  2802. rc = -ENOMEM;
  2803. /* catalog deinit will release the allocated blocks */
  2804. goto end;
  2805. }
  2806. dsc->sblk = sblk;
  2807. dsc->base = PROP_VALUE_ACCESS(prop_value, DSC_OFF, i);
  2808. dsc->id = DSC_0 + i;
  2809. dsc->len = PROP_VALUE_ACCESS(prop_value, DSC_LEN, 0);
  2810. snprintf(dsc->name, SDE_HW_BLK_NAME_LEN, "dsc_%u",
  2811. dsc->id - DSC_0);
  2812. if (!prop_exists[DSC_LEN])
  2813. dsc->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2814. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2815. set_bit(SDE_DSC_OUTPUT_CTRL, &dsc->features);
  2816. dsc_pair_mask = PROP_VALUE_ACCESS(prop_value,
  2817. DSC_PAIR_MASK, i);
  2818. if (dsc_pair_mask)
  2819. set_bit(dsc_pair_mask, dsc->dsc_pair_mask);
  2820. if (dsc_rev == SDE_DSC_HW_REV_1_2) {
  2821. sblk->enc.base = PROP_VALUE_ACCESS(prop_value,
  2822. DSC_ENC, i);
  2823. sblk->enc.len = PROP_VALUE_ACCESS(prop_value,
  2824. DSC_ENC_LEN, 0);
  2825. sblk->ctl.base = PROP_VALUE_ACCESS(prop_value,
  2826. DSC_CTL, i);
  2827. sblk->ctl.len = PROP_VALUE_ACCESS(prop_value,
  2828. DSC_CTL_LEN, 0);
  2829. set_bit(SDE_DSC_HW_REV_1_2, &dsc->features);
  2830. if (PROP_VALUE_ACCESS(prop_value, DSC_422, i))
  2831. set_bit(SDE_DSC_NATIVE_422_EN,
  2832. &dsc->features);
  2833. } else {
  2834. set_bit(SDE_DSC_HW_REV_1_1, &dsc->features);
  2835. }
  2836. }
  2837. end:
  2838. kfree(prop_value);
  2839. return rc;
  2840. };
  2841. static int sde_vdc_parse_dt(struct device_node *np,
  2842. struct sde_mdss_cfg *sde_cfg)
  2843. {
  2844. int rc, prop_count[MAX_BLOCKS], i;
  2845. struct sde_prop_value *prop_value = NULL;
  2846. bool prop_exists[VDC_PROP_MAX];
  2847. u32 off_count, vdc_rev;
  2848. const char *rev;
  2849. struct sde_vdc_cfg *vdc;
  2850. struct sde_vdc_sub_blks *sblk;
  2851. if (!sde_cfg) {
  2852. SDE_ERROR("invalid argument\n");
  2853. rc = -EINVAL;
  2854. goto end;
  2855. }
  2856. prop_value = kzalloc(VDC_PROP_MAX *
  2857. sizeof(struct sde_prop_value), GFP_KERNEL);
  2858. if (!prop_value) {
  2859. rc = -ENOMEM;
  2860. goto end;
  2861. }
  2862. rc = _validate_dt_entry(np, vdc_prop, ARRAY_SIZE(vdc_prop), prop_count,
  2863. &off_count);
  2864. if (rc)
  2865. goto end;
  2866. sde_cfg->vdc_count = off_count;
  2867. rc = of_property_read_string(np, vdc_prop[VDC_REV].prop_name, &rev);
  2868. if ((rc == -EINVAL) || (rc == -ENODATA)) {
  2869. vdc_rev = SDE_VDC_HW_REV_1_2;
  2870. rc = 0;
  2871. } else if (!rc && !strcmp(rev, "vdc_1_2")) {
  2872. vdc_rev = SDE_VDC_HW_REV_1_2;
  2873. rc = 0;
  2874. } else {
  2875. SDE_ERROR("invalid vdc configuration\n");
  2876. goto end;
  2877. }
  2878. rc = _read_dt_entry(np, vdc_prop, ARRAY_SIZE(vdc_prop), prop_count,
  2879. prop_exists, prop_value);
  2880. if (rc)
  2881. goto end;
  2882. for (i = 0; i < off_count; i++) {
  2883. vdc = sde_cfg->vdc + i;
  2884. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2885. if (!sblk) {
  2886. rc = -ENOMEM;
  2887. /* catalog deinit will release the allocated blocks */
  2888. goto end;
  2889. }
  2890. vdc->sblk = sblk;
  2891. vdc->base = PROP_VALUE_ACCESS(prop_value, VDC_OFF, i);
  2892. vdc->id = VDC_0 + i;
  2893. vdc->len = PROP_VALUE_ACCESS(prop_value, VDC_LEN, 0);
  2894. snprintf(vdc->name, SDE_HW_BLK_NAME_LEN, "vdc_%u",
  2895. vdc->id - VDC_0);
  2896. if (!prop_exists[VDC_LEN])
  2897. vdc->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2898. sblk->enc.base = PROP_VALUE_ACCESS(prop_value,
  2899. VDC_ENC, i);
  2900. sblk->enc.len = PROP_VALUE_ACCESS(prop_value,
  2901. VDC_ENC_LEN, 0);
  2902. sblk->ctl.base = PROP_VALUE_ACCESS(prop_value,
  2903. VDC_CTL, i);
  2904. sblk->ctl.len = PROP_VALUE_ACCESS(prop_value,
  2905. VDC_CTL_LEN, 0);
  2906. set_bit(vdc_rev, &vdc->features);
  2907. }
  2908. end:
  2909. kfree(prop_value);
  2910. return rc;
  2911. };
  2912. static int sde_cdm_parse_dt(struct device_node *np,
  2913. struct sde_mdss_cfg *sde_cfg)
  2914. {
  2915. int rc, prop_count[HW_PROP_MAX], i;
  2916. struct sde_prop_value *prop_value = NULL;
  2917. bool prop_exists[HW_PROP_MAX];
  2918. u32 off_count;
  2919. struct sde_cdm_cfg *cdm;
  2920. if (!sde_cfg) {
  2921. SDE_ERROR("invalid argument\n");
  2922. rc = -EINVAL;
  2923. goto end;
  2924. }
  2925. prop_value = kzalloc(HW_PROP_MAX *
  2926. sizeof(struct sde_prop_value), GFP_KERNEL);
  2927. if (!prop_value) {
  2928. rc = -ENOMEM;
  2929. goto end;
  2930. }
  2931. rc = _validate_dt_entry(np, cdm_prop, ARRAY_SIZE(cdm_prop), prop_count,
  2932. &off_count);
  2933. if (rc)
  2934. goto end;
  2935. sde_cfg->cdm_count = off_count;
  2936. rc = _read_dt_entry(np, cdm_prop, ARRAY_SIZE(cdm_prop), prop_count,
  2937. prop_exists, prop_value);
  2938. if (rc)
  2939. goto end;
  2940. for (i = 0; i < off_count; i++) {
  2941. cdm = sde_cfg->cdm + i;
  2942. cdm->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  2943. cdm->id = CDM_0 + i;
  2944. snprintf(cdm->name, SDE_HW_BLK_NAME_LEN, "cdm_%u",
  2945. cdm->id - CDM_0);
  2946. cdm->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  2947. /* intf3 and wb2 for cdm block */
  2948. cdm->wb_connect = sde_cfg->wb_count ? BIT(WB_2) : BIT(31);
  2949. cdm->intf_connect = sde_cfg->intf_count ? BIT(INTF_3) : BIT(31);
  2950. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2951. set_bit(SDE_CDM_INPUT_CTRL, &cdm->features);
  2952. }
  2953. end:
  2954. kfree(prop_value);
  2955. return rc;
  2956. }
  2957. static int sde_uidle_parse_dt(struct device_node *np,
  2958. struct sde_mdss_cfg *sde_cfg)
  2959. {
  2960. int rc = 0, prop_count[UIDLE_PROP_MAX];
  2961. bool prop_exists[UIDLE_PROP_MAX];
  2962. struct sde_prop_value *prop_value = NULL;
  2963. u32 off_count;
  2964. if (!sde_cfg) {
  2965. SDE_ERROR("invalid argument\n");
  2966. return -EINVAL;
  2967. }
  2968. if (!sde_cfg->uidle_cfg.uidle_rev)
  2969. return 0;
  2970. prop_value = kcalloc(UIDLE_PROP_MAX,
  2971. sizeof(struct sde_prop_value), GFP_KERNEL);
  2972. if (!prop_value)
  2973. return -ENOMEM;
  2974. rc = _validate_dt_entry(np, uidle_prop, ARRAY_SIZE(uidle_prop),
  2975. prop_count, &off_count);
  2976. if (rc)
  2977. goto end;
  2978. rc = _read_dt_entry(np, uidle_prop, ARRAY_SIZE(uidle_prop), prop_count,
  2979. prop_exists, prop_value);
  2980. if (rc)
  2981. goto end;
  2982. if (!prop_exists[UIDLE_LEN] || !prop_exists[UIDLE_OFF]) {
  2983. SDE_DEBUG("offset/len missing, will disable uidle:%d,%d\n",
  2984. prop_exists[UIDLE_LEN], prop_exists[UIDLE_OFF]);
  2985. rc = -EINVAL;
  2986. goto end;
  2987. }
  2988. sde_cfg->uidle_cfg.id = UIDLE;
  2989. sde_cfg->uidle_cfg.base =
  2990. PROP_VALUE_ACCESS(prop_value, UIDLE_OFF, 0);
  2991. sde_cfg->uidle_cfg.len =
  2992. PROP_VALUE_ACCESS(prop_value, UIDLE_LEN, 0);
  2993. /* validate */
  2994. if (!sde_cfg->uidle_cfg.base || !sde_cfg->uidle_cfg.len) {
  2995. SDE_ERROR("invalid reg/len [%d, %d], will disable uidle\n",
  2996. sde_cfg->uidle_cfg.base, sde_cfg->uidle_cfg.len);
  2997. rc = -EINVAL;
  2998. }
  2999. end:
  3000. if (rc && sde_cfg->uidle_cfg.uidle_rev) {
  3001. SDE_DEBUG("wrong dt entries, will disable uidle\n");
  3002. sde_cfg->uidle_cfg.uidle_rev = 0;
  3003. }
  3004. kfree(prop_value);
  3005. /* optional feature, so always return success */
  3006. return 0;
  3007. }
  3008. static int sde_cache_parse_dt(struct device_node *np,
  3009. struct sde_mdss_cfg *sde_cfg)
  3010. {
  3011. struct llcc_slice_desc *slice;
  3012. struct platform_device *pdev;
  3013. struct of_phandle_args phargs;
  3014. struct sde_sc_cfg *sc_cfg = sde_cfg->sc_cfg;
  3015. struct device_node *llcc_node;
  3016. int rc = 0;
  3017. if (!sde_cfg) {
  3018. SDE_ERROR("invalid argument\n");
  3019. return -EINVAL;
  3020. }
  3021. if (!sde_cfg->syscache_supported)
  3022. return 0;
  3023. llcc_node = of_find_node_by_name(NULL, "cache-controller");
  3024. if (!llcc_node ||
  3025. (!of_device_is_compatible(llcc_node, "qcom,llcc-v2"))) {
  3026. SDE_DEBUG("cache controller missing, will disable img cache\n");
  3027. return 0;
  3028. }
  3029. slice = llcc_slice_getd(LLCC_DISP);
  3030. if (IS_ERR_OR_NULL(slice)) {
  3031. SDE_ERROR("failed to get system cache %ld\n",
  3032. PTR_ERR(slice));
  3033. } else {
  3034. sc_cfg[SDE_SYS_CACHE_DISP].has_sys_cache = true;
  3035. sc_cfg[SDE_SYS_CACHE_DISP].llcc_scid = llcc_get_slice_id(slice);
  3036. sc_cfg[SDE_SYS_CACHE_DISP].llcc_slice_size =
  3037. llcc_get_slice_size(slice);
  3038. SDE_DEBUG("img cache scid:%d slice_size:%zu kb\n",
  3039. sc_cfg[SDE_SYS_CACHE_DISP].llcc_scid,
  3040. sc_cfg[SDE_SYS_CACHE_DISP].llcc_slice_size);
  3041. llcc_slice_putd(slice);
  3042. }
  3043. /* Read inline rot node */
  3044. rc = of_parse_phandle_with_args(np,
  3045. "qcom,sde-inline-rotator", "#list-cells", 0, &phargs);
  3046. if (rc) {
  3047. /*
  3048. * This is not a fatal error, system cache can be disabled
  3049. * in device tree
  3050. */
  3051. SDE_DEBUG("sys cache will be disabled rc:%d\n", rc);
  3052. rc = 0;
  3053. goto end;
  3054. }
  3055. if (!phargs.np || !phargs.args_count) {
  3056. SDE_ERROR("wrong phandle args %d %d\n",
  3057. !phargs.np, !phargs.args_count);
  3058. rc = -EINVAL;
  3059. goto end;
  3060. }
  3061. pdev = of_find_device_by_node(phargs.np);
  3062. if (!pdev) {
  3063. SDE_ERROR("invalid sde rotator node\n");
  3064. goto end;
  3065. }
  3066. slice = llcc_slice_getd(LLCC_ROTATOR);
  3067. if (IS_ERR_OR_NULL(slice)) {
  3068. SDE_ERROR("failed to get rotator slice!\n");
  3069. rc = -EINVAL;
  3070. goto cleanup;
  3071. }
  3072. sc_cfg[SDE_SYS_CACHE_ROT].llcc_scid = llcc_get_slice_id(slice);
  3073. sc_cfg[SDE_SYS_CACHE_ROT].llcc_slice_size =
  3074. llcc_get_slice_size(slice);
  3075. llcc_slice_putd(slice);
  3076. sc_cfg[SDE_SYS_CACHE_ROT].has_sys_cache = true;
  3077. SDE_DEBUG("rotator llcc scid:%d slice_size:%zukb\n",
  3078. sc_cfg[SDE_SYS_CACHE_ROT].llcc_scid,
  3079. sc_cfg[SDE_SYS_CACHE_ROT].llcc_slice_size);
  3080. cleanup:
  3081. of_node_put(phargs.np);
  3082. end:
  3083. return rc;
  3084. }
  3085. static int _sde_vbif_populate_ot_parsing(struct sde_vbif_cfg *vbif,
  3086. struct sde_prop_value *prop_value, int *prop_count)
  3087. {
  3088. int j, k;
  3089. vbif->default_ot_rd_limit = PROP_VALUE_ACCESS(prop_value,
  3090. VBIF_DEFAULT_OT_RD_LIMIT, 0);
  3091. SDE_DEBUG("default_ot_rd_limit=%u\n",
  3092. vbif->default_ot_rd_limit);
  3093. vbif->default_ot_wr_limit = PROP_VALUE_ACCESS(prop_value,
  3094. VBIF_DEFAULT_OT_WR_LIMIT, 0);
  3095. SDE_DEBUG("default_ot_wr_limit=%u\n",
  3096. vbif->default_ot_wr_limit);
  3097. vbif->dynamic_ot_rd_tbl.count =
  3098. prop_count[VBIF_DYNAMIC_OT_RD_LIMIT] / 2;
  3099. SDE_DEBUG("dynamic_ot_rd_tbl.count=%u\n",
  3100. vbif->dynamic_ot_rd_tbl.count);
  3101. if (vbif->dynamic_ot_rd_tbl.count) {
  3102. vbif->dynamic_ot_rd_tbl.cfg = kcalloc(
  3103. vbif->dynamic_ot_rd_tbl.count,
  3104. sizeof(struct sde_vbif_dynamic_ot_cfg),
  3105. GFP_KERNEL);
  3106. if (!vbif->dynamic_ot_rd_tbl.cfg)
  3107. return -ENOMEM;
  3108. }
  3109. for (j = 0, k = 0; j < vbif->dynamic_ot_rd_tbl.count; j++) {
  3110. vbif->dynamic_ot_rd_tbl.cfg[j].pps = (u64)
  3111. PROP_VALUE_ACCESS(prop_value,
  3112. VBIF_DYNAMIC_OT_RD_LIMIT, k++);
  3113. vbif->dynamic_ot_rd_tbl.cfg[j].ot_limit =
  3114. PROP_VALUE_ACCESS(prop_value,
  3115. VBIF_DYNAMIC_OT_RD_LIMIT, k++);
  3116. SDE_DEBUG("dynamic_ot_rd_tbl[%d].cfg=<%llu %u>\n", j,
  3117. vbif->dynamic_ot_rd_tbl.cfg[j].pps,
  3118. vbif->dynamic_ot_rd_tbl.cfg[j].ot_limit);
  3119. }
  3120. vbif->dynamic_ot_wr_tbl.count =
  3121. prop_count[VBIF_DYNAMIC_OT_WR_LIMIT] / 2;
  3122. SDE_DEBUG("dynamic_ot_wr_tbl.count=%u\n",
  3123. vbif->dynamic_ot_wr_tbl.count);
  3124. if (vbif->dynamic_ot_wr_tbl.count) {
  3125. vbif->dynamic_ot_wr_tbl.cfg = kcalloc(
  3126. vbif->dynamic_ot_wr_tbl.count,
  3127. sizeof(struct sde_vbif_dynamic_ot_cfg),
  3128. GFP_KERNEL);
  3129. if (!vbif->dynamic_ot_wr_tbl.cfg)
  3130. return -ENOMEM;
  3131. }
  3132. for (j = 0, k = 0; j < vbif->dynamic_ot_wr_tbl.count; j++) {
  3133. vbif->dynamic_ot_wr_tbl.cfg[j].pps = (u64)
  3134. PROP_VALUE_ACCESS(prop_value,
  3135. VBIF_DYNAMIC_OT_WR_LIMIT, k++);
  3136. vbif->dynamic_ot_wr_tbl.cfg[j].ot_limit =
  3137. PROP_VALUE_ACCESS(prop_value,
  3138. VBIF_DYNAMIC_OT_WR_LIMIT, k++);
  3139. SDE_DEBUG("dynamic_ot_wr_tbl[%d].cfg=<%llu %u>\n", j,
  3140. vbif->dynamic_ot_wr_tbl.cfg[j].pps,
  3141. vbif->dynamic_ot_wr_tbl.cfg[j].ot_limit);
  3142. }
  3143. if (vbif->default_ot_rd_limit || vbif->default_ot_wr_limit ||
  3144. vbif->dynamic_ot_rd_tbl.count ||
  3145. vbif->dynamic_ot_wr_tbl.count)
  3146. set_bit(SDE_VBIF_QOS_OTLIM, &vbif->features);
  3147. return 0;
  3148. }
  3149. static int _sde_vbif_populate_qos_parsing(struct sde_mdss_cfg *sde_cfg,
  3150. struct sde_vbif_cfg *vbif, struct sde_prop_value *prop_value,
  3151. int *prop_count)
  3152. {
  3153. int i, j;
  3154. int prop_index = VBIF_QOS_RT_REMAP;
  3155. for (i = VBIF_RT_CLIENT;
  3156. ((i < VBIF_MAX_CLIENT) && (prop_index < VBIF_PROP_MAX));
  3157. i++, prop_index++) {
  3158. vbif->qos_tbl[i].npriority_lvl = prop_count[prop_index];
  3159. SDE_DEBUG("qos_tbl[%d].npriority_lvl=%u\n",
  3160. i, vbif->qos_tbl[i].npriority_lvl);
  3161. if (vbif->qos_tbl[i].npriority_lvl == sde_cfg->vbif_qos_nlvl) {
  3162. vbif->qos_tbl[i].priority_lvl = kcalloc(
  3163. vbif->qos_tbl[i].npriority_lvl,
  3164. sizeof(u32), GFP_KERNEL);
  3165. if (!vbif->qos_tbl[i].priority_lvl)
  3166. return -ENOMEM;
  3167. } else if (vbif->qos_tbl[i].npriority_lvl) {
  3168. vbif->qos_tbl[i].npriority_lvl = 0;
  3169. vbif->qos_tbl[i].priority_lvl = NULL;
  3170. SDE_ERROR("invalid qos table for client:%d, prop:%d\n",
  3171. i, prop_index);
  3172. }
  3173. for (j = 0; j < vbif->qos_tbl[i].npriority_lvl; j++) {
  3174. vbif->qos_tbl[i].priority_lvl[j] =
  3175. PROP_VALUE_ACCESS(prop_value, prop_index, j);
  3176. SDE_DEBUG("client:%d, prop:%d, lvl[%d]=%u\n",
  3177. i, prop_index, j,
  3178. vbif->qos_tbl[i].priority_lvl[j]);
  3179. }
  3180. if (vbif->qos_tbl[i].npriority_lvl)
  3181. set_bit(SDE_VBIF_QOS_REMAP, &vbif->features);
  3182. }
  3183. return 0;
  3184. }
  3185. static int _sde_vbif_populate(struct sde_mdss_cfg *sde_cfg,
  3186. struct sde_vbif_cfg *vbif, struct sde_prop_value *prop_value,
  3187. int *prop_count, u32 vbif_len, int i)
  3188. {
  3189. int j, k, rc;
  3190. vbif = sde_cfg->vbif + i;
  3191. vbif->base = PROP_VALUE_ACCESS(prop_value, VBIF_OFF, i);
  3192. vbif->len = vbif_len;
  3193. vbif->id = VBIF_0 + PROP_VALUE_ACCESS(prop_value, VBIF_ID, i);
  3194. snprintf(vbif->name, SDE_HW_BLK_NAME_LEN, "vbif_%u",
  3195. vbif->id - VBIF_0);
  3196. SDE_DEBUG("vbif:%d\n", vbif->id - VBIF_0);
  3197. vbif->xin_halt_timeout = VBIF_XIN_HALT_TIMEOUT;
  3198. rc = _sde_vbif_populate_ot_parsing(vbif, prop_value, prop_count);
  3199. if (rc)
  3200. return rc;
  3201. rc = _sde_vbif_populate_qos_parsing(sde_cfg, vbif, prop_value,
  3202. prop_count);
  3203. if (rc)
  3204. return rc;
  3205. vbif->memtype_count = prop_count[VBIF_MEMTYPE_0] +
  3206. prop_count[VBIF_MEMTYPE_1];
  3207. if (vbif->memtype_count > MAX_XIN_COUNT) {
  3208. vbif->memtype_count = 0;
  3209. SDE_ERROR("too many memtype defs, ignoring entries\n");
  3210. }
  3211. for (j = 0, k = 0; j < prop_count[VBIF_MEMTYPE_0]; j++)
  3212. vbif->memtype[k++] = PROP_VALUE_ACCESS(
  3213. prop_value, VBIF_MEMTYPE_0, j);
  3214. for (j = 0; j < prop_count[VBIF_MEMTYPE_1]; j++)
  3215. vbif->memtype[k++] = PROP_VALUE_ACCESS(
  3216. prop_value, VBIF_MEMTYPE_1, j);
  3217. if (sde_cfg->vbif_disable_inner_outer_shareable)
  3218. set_bit(SDE_VBIF_DISABLE_SHAREABLE, &vbif->features);
  3219. return 0;
  3220. }
  3221. static int sde_vbif_parse_dt(struct device_node *np,
  3222. struct sde_mdss_cfg *sde_cfg)
  3223. {
  3224. int rc, prop_count[VBIF_PROP_MAX], i;
  3225. struct sde_prop_value *prop_value = NULL;
  3226. bool prop_exists[VBIF_PROP_MAX];
  3227. u32 off_count, vbif_len;
  3228. struct sde_vbif_cfg *vbif = NULL;
  3229. if (!sde_cfg) {
  3230. SDE_ERROR("invalid argument\n");
  3231. rc = -EINVAL;
  3232. goto end;
  3233. }
  3234. prop_value = kzalloc(VBIF_PROP_MAX *
  3235. sizeof(struct sde_prop_value), GFP_KERNEL);
  3236. if (!prop_value) {
  3237. rc = -ENOMEM;
  3238. goto end;
  3239. }
  3240. rc = _validate_dt_entry(np, vbif_prop, ARRAY_SIZE(vbif_prop),
  3241. prop_count, &off_count);
  3242. if (rc)
  3243. goto end;
  3244. rc = _validate_dt_entry(np, &vbif_prop[VBIF_DYNAMIC_OT_RD_LIMIT], 1,
  3245. &prop_count[VBIF_DYNAMIC_OT_RD_LIMIT], NULL);
  3246. if (rc)
  3247. goto end;
  3248. rc = _validate_dt_entry(np, &vbif_prop[VBIF_DYNAMIC_OT_WR_LIMIT], 1,
  3249. &prop_count[VBIF_DYNAMIC_OT_WR_LIMIT], NULL);
  3250. if (rc)
  3251. goto end;
  3252. rc = _validate_dt_entry(np, &vbif_prop[VBIF_MEMTYPE_0], 1,
  3253. &prop_count[VBIF_MEMTYPE_0], NULL);
  3254. if (rc)
  3255. goto end;
  3256. rc = _validate_dt_entry(np, &vbif_prop[VBIF_MEMTYPE_1], 1,
  3257. &prop_count[VBIF_MEMTYPE_1], NULL);
  3258. if (rc)
  3259. goto end;
  3260. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_RT_REMAP], 1,
  3261. &prop_count[VBIF_QOS_RT_REMAP], NULL);
  3262. if (rc)
  3263. goto end;
  3264. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_NRT_REMAP], 1,
  3265. &prop_count[VBIF_QOS_NRT_REMAP], NULL);
  3266. if (rc)
  3267. goto end;
  3268. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_CWB_REMAP], 1,
  3269. &prop_count[VBIF_QOS_CWB_REMAP], NULL);
  3270. if (rc)
  3271. goto end;
  3272. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_LUTDMA_REMAP], 1,
  3273. &prop_count[VBIF_QOS_LUTDMA_REMAP], NULL);
  3274. if (rc)
  3275. goto end;
  3276. sde_cfg->vbif_count = off_count;
  3277. rc = _read_dt_entry(np, vbif_prop, ARRAY_SIZE(vbif_prop), prop_count,
  3278. prop_exists, prop_value);
  3279. if (rc)
  3280. goto end;
  3281. vbif_len = PROP_VALUE_ACCESS(prop_value, VBIF_LEN, 0);
  3282. if (!prop_exists[VBIF_LEN])
  3283. vbif_len = DEFAULT_SDE_HW_BLOCK_LEN;
  3284. for (i = 0; i < off_count; i++) {
  3285. rc = _sde_vbif_populate(sde_cfg, vbif, prop_value,
  3286. prop_count, vbif_len, i);
  3287. if (rc)
  3288. goto end;
  3289. }
  3290. end:
  3291. kfree(prop_value);
  3292. return rc;
  3293. }
  3294. static int sde_pp_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  3295. {
  3296. int rc, prop_count[PP_PROP_MAX], i;
  3297. struct sde_prop_value *prop_value = NULL;
  3298. bool prop_exists[PP_PROP_MAX];
  3299. u32 off_count, major_version;
  3300. struct sde_pingpong_cfg *pp;
  3301. struct sde_pingpong_sub_blks *sblk;
  3302. if (!sde_cfg) {
  3303. SDE_ERROR("invalid argument\n");
  3304. rc = -EINVAL;
  3305. goto end;
  3306. }
  3307. prop_value = kzalloc(PP_PROP_MAX *
  3308. sizeof(struct sde_prop_value), GFP_KERNEL);
  3309. if (!prop_value) {
  3310. rc = -ENOMEM;
  3311. goto end;
  3312. }
  3313. rc = _validate_dt_entry(np, pp_prop, ARRAY_SIZE(pp_prop), prop_count,
  3314. &off_count);
  3315. if (rc)
  3316. goto end;
  3317. sde_cfg->pingpong_count = off_count;
  3318. rc = _read_dt_entry(np, pp_prop, ARRAY_SIZE(pp_prop), prop_count,
  3319. prop_exists, prop_value);
  3320. if (rc)
  3321. goto end;
  3322. major_version = SDE_HW_MAJOR(sde_cfg->hwversion);
  3323. for (i = 0; i < off_count; i++) {
  3324. pp = sde_cfg->pingpong + i;
  3325. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  3326. if (!sblk) {
  3327. rc = -ENOMEM;
  3328. /* catalog deinit will release the allocated blocks */
  3329. goto end;
  3330. }
  3331. pp->sblk = sblk;
  3332. pp->base = PROP_VALUE_ACCESS(prop_value, PP_OFF, i);
  3333. pp->id = PINGPONG_0 + i;
  3334. snprintf(pp->name, SDE_HW_BLK_NAME_LEN, "pingpong_%u",
  3335. pp->id - PINGPONG_0);
  3336. pp->len = PROP_VALUE_ACCESS(prop_value, PP_LEN, 0);
  3337. sblk->te.base = PROP_VALUE_ACCESS(prop_value, TE_OFF, i);
  3338. sblk->te.id = SDE_PINGPONG_TE;
  3339. snprintf(sblk->te.name, SDE_HW_BLK_NAME_LEN, "te_%u",
  3340. pp->id - PINGPONG_0);
  3341. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_500))
  3342. set_bit(SDE_PINGPONG_TE, &pp->features);
  3343. sblk->te2.base = PROP_VALUE_ACCESS(prop_value, TE2_OFF, i);
  3344. if (sblk->te2.base) {
  3345. sblk->te2.id = SDE_PINGPONG_TE2;
  3346. snprintf(sblk->te2.name, SDE_HW_BLK_NAME_LEN, "te2_%u",
  3347. pp->id - PINGPONG_0);
  3348. set_bit(SDE_PINGPONG_TE2, &pp->features);
  3349. set_bit(SDE_PINGPONG_SPLIT, &pp->features);
  3350. }
  3351. if (PROP_VALUE_ACCESS(prop_value, PP_SLAVE, i))
  3352. set_bit(SDE_PINGPONG_SLAVE, &pp->features);
  3353. if (PROP_VALUE_ACCESS(prop_value, PP_CWB, i)) {
  3354. set_bit(SDE_PINGPONG_CWB, &pp->features);
  3355. if (sde_cfg->has_dedicated_cwb_support)
  3356. sde_cfg->dcwb_count++;
  3357. }
  3358. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_700)) {
  3359. sblk->dsc.base = PROP_VALUE_ACCESS(prop_value,
  3360. DSC_OFF, i);
  3361. if (sblk->dsc.base) {
  3362. sblk->dsc.id = SDE_PINGPONG_DSC;
  3363. snprintf(sblk->dsc.name, SDE_HW_BLK_NAME_LEN,
  3364. "dsc_%u",
  3365. pp->id - PINGPONG_0);
  3366. set_bit(SDE_PINGPONG_DSC, &pp->features);
  3367. }
  3368. }
  3369. sblk->dither.base = PROP_VALUE_ACCESS(prop_value, DITHER_OFF,
  3370. i);
  3371. if (sblk->dither.base) {
  3372. sblk->dither.id = SDE_PINGPONG_DITHER;
  3373. snprintf(sblk->dither.name, SDE_HW_BLK_NAME_LEN,
  3374. "dither_%u", pp->id);
  3375. set_bit(SDE_PINGPONG_DITHER, &pp->features);
  3376. }
  3377. sblk->dither.len = PROP_VALUE_ACCESS(prop_value, DITHER_LEN, 0);
  3378. sblk->dither.version = PROP_VALUE_ACCESS(prop_value, DITHER_VER,
  3379. 0);
  3380. if (sde_cfg->dither_luma_mode_support)
  3381. set_bit(SDE_PINGPONG_DITHER_LUMA, &pp->features);
  3382. if (prop_exists[PP_MERGE_3D_ID]) {
  3383. set_bit(SDE_PINGPONG_MERGE_3D, &pp->features);
  3384. pp->merge_3d_id = PROP_VALUE_ACCESS(prop_value,
  3385. PP_MERGE_3D_ID, i) + 1;
  3386. }
  3387. }
  3388. end:
  3389. kfree(prop_value);
  3390. return rc;
  3391. }
  3392. static void _sde_top_parse_dt_helper(struct sde_mdss_cfg *cfg,
  3393. struct sde_dt_props *props)
  3394. {
  3395. int i;
  3396. u32 ddr_type;
  3397. cfg->max_sspp_linewidth = props->exists[SSPP_LINEWIDTH] ?
  3398. PROP_VALUE_ACCESS(props->values, SSPP_LINEWIDTH, 0) :
  3399. DEFAULT_SDE_LINE_WIDTH;
  3400. cfg->vig_sspp_linewidth = props->exists[VIG_SSPP_LINEWIDTH] ?
  3401. PROP_VALUE_ACCESS(props->values, VIG_SSPP_LINEWIDTH,
  3402. 0) : cfg->max_sspp_linewidth;
  3403. cfg->scaling_linewidth = props->exists[SCALING_LINEWIDTH] ?
  3404. PROP_VALUE_ACCESS(props->values, SCALING_LINEWIDTH,
  3405. 0) : cfg->vig_sspp_linewidth;
  3406. cfg->max_wb_linewidth = props->exists[WB_LINEWIDTH] ?
  3407. PROP_VALUE_ACCESS(props->values, WB_LINEWIDTH, 0) :
  3408. DEFAULT_SDE_LINE_WIDTH;
  3409. /* if wb linear width is not defined use the line width as default */
  3410. cfg->max_wb_linewidth_linear = props->exists[WB_LINEWIDTH_LINEAR] ?
  3411. PROP_VALUE_ACCESS(props->values, WB_LINEWIDTH_LINEAR, 0)
  3412. : cfg->max_wb_linewidth;
  3413. cfg->max_mixer_width = props->exists[MIXER_LINEWIDTH] ?
  3414. PROP_VALUE_ACCESS(props->values, MIXER_LINEWIDTH, 0) :
  3415. DEFAULT_SDE_LINE_WIDTH;
  3416. cfg->max_mixer_blendstages = props->exists[MIXER_BLEND] ?
  3417. PROP_VALUE_ACCESS(props->values, MIXER_BLEND, 0) :
  3418. DEFAULT_SDE_MIXER_BLENDSTAGES;
  3419. cfg->ubwc_version = props->exists[UBWC_VERSION] ?
  3420. SDE_HW_UBWC_VER(PROP_VALUE_ACCESS(props->values,
  3421. UBWC_VERSION, 0)) : DEFAULT_SDE_UBWC_NONE;
  3422. cfg->mdp[0].highest_bank_bit = DEFAULT_SDE_HIGHEST_BANK_BIT;
  3423. if (props->exists[BANK_BIT]) {
  3424. for (i = 0; i < props->counts[BANK_BIT]; i++) {
  3425. ddr_type = PROP_BITVALUE_ACCESS(props->values,
  3426. BANK_BIT, i, 0);
  3427. if (!ddr_type || (of_fdt_get_ddrtype() == ddr_type))
  3428. cfg->mdp[0].highest_bank_bit =
  3429. PROP_BITVALUE_ACCESS(props->values,
  3430. BANK_BIT, i, 1);
  3431. }
  3432. }
  3433. cfg->macrotile_mode = props->exists[MACROTILE_MODE] ?
  3434. PROP_VALUE_ACCESS(props->values, MACROTILE_MODE, 0) :
  3435. DEFAULT_SDE_UBWC_MACROTILE_MODE;
  3436. cfg->ubwc_bw_calc_version =
  3437. PROP_VALUE_ACCESS(props->values, UBWC_BW_CALC_VERSION, 0);
  3438. cfg->mdp[0].ubwc_static = props->exists[UBWC_STATIC] ?
  3439. PROP_VALUE_ACCESS(props->values, UBWC_STATIC, 0) :
  3440. DEFAULT_SDE_UBWC_STATIC;
  3441. cfg->mdp[0].ubwc_swizzle = props->exists[UBWC_SWIZZLE] ?
  3442. PROP_VALUE_ACCESS(props->values, UBWC_SWIZZLE, 0) :
  3443. DEFAULT_SDE_UBWC_SWIZZLE;
  3444. cfg->mdp[0].has_dest_scaler =
  3445. PROP_VALUE_ACCESS(props->values, DEST_SCALER, 0);
  3446. cfg->mdp[0].smart_panel_align_mode =
  3447. PROP_VALUE_ACCESS(props->values, SMART_PANEL_ALIGN_MODE, 0);
  3448. if (props->exists[SEC_SID_MASK]) {
  3449. cfg->sec_sid_mask_count = props->counts[SEC_SID_MASK];
  3450. for (i = 0; i < cfg->sec_sid_mask_count; i++)
  3451. cfg->sec_sid_mask[i] = PROP_VALUE_ACCESS(props->values,
  3452. SEC_SID_MASK, i);
  3453. }
  3454. cfg->has_src_split = PROP_VALUE_ACCESS(props->values, SRC_SPLIT, 0);
  3455. cfg->has_dim_layer = PROP_VALUE_ACCESS(props->values, DIM_LAYER, 0);
  3456. cfg->has_idle_pc = PROP_VALUE_ACCESS(props->values, IDLE_PC, 0);
  3457. cfg->wakeup_with_touch = PROP_VALUE_ACCESS(props->values,
  3458. WAKEUP_WITH_TOUCH, 0);
  3459. cfg->pipe_order_type = PROP_VALUE_ACCESS(props->values,
  3460. PIPE_ORDER_VERSION, 0);
  3461. cfg->has_base_layer = PROP_VALUE_ACCESS(props->values, BASE_LAYER, 0);
  3462. cfg->qseed_hw_version = PROP_VALUE_ACCESS(props->values,
  3463. QSEED_HW_VERSION, 0);
  3464. cfg->trusted_vm_env = PROP_VALUE_ACCESS(props->values, TRUSTED_VM_ENV,
  3465. 0);
  3466. cfg->max_trusted_vm_displays = PROP_VALUE_ACCESS(props->values,
  3467. MAX_TRUSTED_VM_DISPLAYS, 0);
  3468. }
  3469. static int sde_top_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3470. {
  3471. int rc = 0, dma_rc, len;
  3472. struct sde_dt_props *props;
  3473. const char *type;
  3474. u32 major_version;
  3475. props = sde_get_dt_props(np, SDE_PROP_MAX, sde_prop,
  3476. ARRAY_SIZE(sde_prop), &len);
  3477. if (IS_ERR(props))
  3478. return PTR_ERR(props);
  3479. /* revalidate arrays not bound to off_count elements */
  3480. rc = _validate_dt_entry(np, &sde_prop[SEC_SID_MASK], 1,
  3481. &props->counts[SEC_SID_MASK], NULL);
  3482. if (rc)
  3483. goto end;
  3484. /* update props with newly validated arrays */
  3485. rc = _read_dt_entry(np, sde_prop, ARRAY_SIZE(sde_prop), props->counts,
  3486. props->exists, props->values);
  3487. if (rc)
  3488. goto end;
  3489. cfg->mdss_count = 1;
  3490. cfg->mdss[0].base = MDSS_BASE_OFFSET;
  3491. cfg->mdss[0].id = MDP_TOP;
  3492. snprintf(cfg->mdss[0].name, SDE_HW_BLK_NAME_LEN, "mdss_%u",
  3493. cfg->mdss[0].id - MDP_TOP);
  3494. cfg->mdp_count = 1;
  3495. cfg->mdp[0].id = MDP_TOP;
  3496. snprintf(cfg->mdp[0].name, SDE_HW_BLK_NAME_LEN, "top_%u",
  3497. cfg->mdp[0].id - MDP_TOP);
  3498. cfg->mdp[0].base = PROP_VALUE_ACCESS(props->values, SDE_OFF, 0);
  3499. cfg->mdp[0].len = props->exists[SDE_LEN] ? PROP_VALUE_ACCESS(
  3500. props->values, SDE_LEN, 0) : DEFAULT_SDE_HW_BLOCK_LEN;
  3501. _sde_top_parse_dt_helper(cfg, props);
  3502. major_version = SDE_HW_MAJOR(cfg->hwversion);
  3503. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_500))
  3504. set_bit(SDE_MDP_VSYNC_SEL, &cfg->mdp[0].features);
  3505. else if (major_version < SDE_HW_MAJOR(SDE_HW_VER_810))
  3506. set_bit(SDE_MDP_WD_TIMER, &cfg->mdp[0].features);
  3507. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3508. SDE_INTR_TOP_INTR, cfg->mdp[0].base);
  3509. if (rc)
  3510. goto end;
  3511. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3512. SDE_INTR_TOP_INTR2, cfg->mdp[0].base);
  3513. if (rc)
  3514. goto end;
  3515. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3516. SDE_INTR_TOP_HIST_INTR, cfg->mdp[0].base);
  3517. if (rc)
  3518. goto end;
  3519. rc = of_property_read_string(np, sde_prop[QSEED_SW_LIB_REV].prop_name,
  3520. &type);
  3521. if (rc) {
  3522. SDE_DEBUG("invalid %s node in device tree: %d\n",
  3523. sde_prop[QSEED_SW_LIB_REV].prop_name, rc);
  3524. rc = 0;
  3525. } else if (!strcmp(type, "qseedv3")) {
  3526. cfg->qseed_sw_lib_rev = SDE_SSPP_SCALER_QSEED3;
  3527. } else if (!strcmp(type, "qseedv3lite")) {
  3528. cfg->qseed_sw_lib_rev = SDE_SSPP_SCALER_QSEED3LITE;
  3529. } else if (!strcmp(type, "qseedv2")) {
  3530. cfg->qseed_sw_lib_rev = SDE_SSPP_SCALER_QSEED2;
  3531. } else {
  3532. SDE_DEBUG("Unknown type %s for property %s\n", type,
  3533. sde_prop[QSEED_SW_LIB_REV].prop_name);
  3534. }
  3535. rc = of_property_read_string(np, sde_prop[CSC_TYPE].prop_name, &type);
  3536. if (rc) {
  3537. SDE_DEBUG("invalid %s node in device tree: %d\n",
  3538. sde_prop[CSC_TYPE].prop_name, rc);
  3539. rc = 0;
  3540. } else if (!strcmp(type, "csc")) {
  3541. cfg->csc_type = SDE_SSPP_CSC;
  3542. } else if (!strcmp(type, "csc-10bit")) {
  3543. cfg->csc_type = SDE_SSPP_CSC_10BIT;
  3544. } else {
  3545. SDE_DEBUG("Unknown type %s for property %s\n", type,
  3546. sde_prop[CSC_TYPE].prop_name);
  3547. }
  3548. /*
  3549. * Current SDE support only Smart DMA 2.0-2.5.
  3550. * No support for Smart DMA 1.0 yet.
  3551. */
  3552. cfg->smart_dma_rev = 0;
  3553. dma_rc = of_property_read_string(np, sde_prop[SMART_DMA_REV].prop_name,
  3554. &type);
  3555. if (dma_rc) {
  3556. SDE_DEBUG("invalid %s node in device tree: %d\n",
  3557. sde_prop[SMART_DMA_REV].prop_name, dma_rc);
  3558. } else if (!strcmp(type, "smart_dma_v2p5")) {
  3559. cfg->smart_dma_rev = SDE_SSPP_SMART_DMA_V2p5;
  3560. } else if (!strcmp(type, "smart_dma_v2")) {
  3561. cfg->smart_dma_rev = SDE_SSPP_SMART_DMA_V2;
  3562. } else if (!strcmp(type, "smart_dma_v1")) {
  3563. SDE_ERROR("smart dma 1.0 is not supported in SDE\n");
  3564. } else {
  3565. SDE_DEBUG("unknown smart dma version %s\n", type);
  3566. }
  3567. end:
  3568. sde_put_dt_props(props);
  3569. return rc;
  3570. }
  3571. static int sde_parse_reg_dma_dt(struct device_node *np,
  3572. struct sde_mdss_cfg *sde_cfg)
  3573. {
  3574. int rc = 0, i, prop_count[REG_DMA_PROP_MAX];
  3575. struct sde_prop_value *prop_value = NULL;
  3576. u32 off_count;
  3577. bool prop_exists[REG_DMA_PROP_MAX];
  3578. bool dma_type_exists[REG_DMA_TYPE_MAX];
  3579. enum sde_reg_dma_type dma_type;
  3580. prop_value = kcalloc(REG_DMA_PROP_MAX,
  3581. sizeof(struct sde_prop_value), GFP_KERNEL);
  3582. if (!prop_value) {
  3583. rc = -ENOMEM;
  3584. goto end;
  3585. }
  3586. rc = _validate_dt_entry(np, reg_dma_prop, ARRAY_SIZE(reg_dma_prop),
  3587. prop_count, &off_count);
  3588. if (rc || !off_count)
  3589. goto end;
  3590. rc = _read_dt_entry(np, reg_dma_prop, ARRAY_SIZE(reg_dma_prop),
  3591. prop_count, prop_exists, prop_value);
  3592. if (rc)
  3593. goto end;
  3594. sde_cfg->reg_dma_count = 0;
  3595. memset(&dma_type_exists, 0, sizeof(dma_type_exists));
  3596. for (i = 0; i < off_count; i++) {
  3597. dma_type = PROP_VALUE_ACCESS(prop_value, REG_DMA_ID, i);
  3598. if (dma_type >= REG_DMA_TYPE_MAX) {
  3599. SDE_ERROR("Invalid DMA type %d\n", dma_type);
  3600. goto end;
  3601. } else if (dma_type_exists[dma_type]) {
  3602. SDE_ERROR("DMA type ID %d exists more than once\n",
  3603. dma_type);
  3604. goto end;
  3605. }
  3606. dma_type_exists[dma_type] = true;
  3607. sde_cfg->dma_cfg.reg_dma_blks[dma_type].base =
  3608. PROP_VALUE_ACCESS(prop_value, REG_DMA_OFF, i);
  3609. sde_cfg->dma_cfg.reg_dma_blks[dma_type].valid = true;
  3610. sde_cfg->reg_dma_count++;
  3611. }
  3612. sde_cfg->dma_cfg.version = PROP_VALUE_ACCESS(prop_value,
  3613. REG_DMA_VERSION, 0);
  3614. sde_cfg->dma_cfg.trigger_sel_off = PROP_VALUE_ACCESS(prop_value,
  3615. REG_DMA_TRIGGER_OFF, 0);
  3616. sde_cfg->dma_cfg.broadcast_disabled = PROP_VALUE_ACCESS(prop_value,
  3617. REG_DMA_BROADCAST_DISABLED, 0);
  3618. sde_cfg->dma_cfg.xin_id = PROP_VALUE_ACCESS(prop_value,
  3619. REG_DMA_XIN_ID, 0);
  3620. sde_cfg->dma_cfg.clk_ctrl = SDE_CLK_CTRL_LUTDMA;
  3621. sde_cfg->dma_cfg.vbif_idx = VBIF_RT;
  3622. for (i = 0; i < sde_cfg->mdp_count; i++) {
  3623. sde_cfg->mdp[i].clk_ctrls[sde_cfg->dma_cfg.clk_ctrl].reg_off =
  3624. PROP_BITVALUE_ACCESS(prop_value,
  3625. REG_DMA_CLK_CTRL, 0, 0);
  3626. sde_cfg->mdp[i].clk_ctrls[sde_cfg->dma_cfg.clk_ctrl].bit_off =
  3627. PROP_BITVALUE_ACCESS(prop_value,
  3628. REG_DMA_CLK_CTRL, 0, 1);
  3629. }
  3630. end:
  3631. kfree(prop_value);
  3632. /* reg dma is optional feature hence return 0 */
  3633. return 0;
  3634. }
  3635. static int _sde_perf_parse_dt_validate(struct device_node *np, int *prop_count)
  3636. {
  3637. int rc, len;
  3638. rc = _validate_dt_entry(np, sde_perf_prop, ARRAY_SIZE(sde_perf_prop),
  3639. prop_count, &len);
  3640. if (rc)
  3641. return rc;
  3642. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_CDP_SETTING], 1,
  3643. &prop_count[PERF_CDP_SETTING], NULL);
  3644. if (rc)
  3645. return rc;
  3646. return rc;
  3647. }
  3648. static int _sde_qos_parse_dt_cfg(struct sde_mdss_cfg *cfg, int *prop_count,
  3649. struct sde_prop_value *prop_value, bool *prop_exists)
  3650. {
  3651. int i, j;
  3652. u32 qos_count = 1, index;
  3653. if (prop_exists[QOS_REFRESH_RATES]) {
  3654. qos_count = prop_count[QOS_REFRESH_RATES];
  3655. cfg->perf.qos_refresh_rate = kcalloc(qos_count,
  3656. sizeof(u32), GFP_KERNEL);
  3657. if (!cfg->perf.qos_refresh_rate)
  3658. goto end;
  3659. for (j = 0; j < qos_count; j++) {
  3660. cfg->perf.qos_refresh_rate[j] =
  3661. PROP_VALUE_ACCESS(prop_value,
  3662. QOS_REFRESH_RATES, j);
  3663. SDE_DEBUG("qos usage:%d refresh rate:0x%x\n",
  3664. j, cfg->perf.qos_refresh_rate[j]);
  3665. }
  3666. }
  3667. cfg->perf.qos_refresh_count = qos_count;
  3668. cfg->perf.danger_lut = kcalloc(qos_count,
  3669. sizeof(u64) * SDE_QOS_LUT_USAGE_MAX, GFP_KERNEL);
  3670. cfg->perf.safe_lut = kcalloc(qos_count,
  3671. sizeof(u64) * SDE_QOS_LUT_USAGE_MAX, GFP_KERNEL);
  3672. cfg->perf.creq_lut = kcalloc(qos_count,
  3673. sizeof(u64) * SDE_QOS_LUT_USAGE_MAX, GFP_KERNEL);
  3674. if (!cfg->perf.creq_lut || !cfg->perf.safe_lut || !cfg->perf.danger_lut)
  3675. goto end;
  3676. if (prop_exists[QOS_DANGER_LUT] &&
  3677. prop_count[QOS_DANGER_LUT] >= (SDE_QOS_LUT_USAGE_MAX * qos_count)) {
  3678. for (i = 0; i < prop_count[QOS_DANGER_LUT]; i++) {
  3679. cfg->perf.danger_lut[i] =
  3680. PROP_VALUE_ACCESS(prop_value,
  3681. QOS_DANGER_LUT, i);
  3682. SDE_DEBUG("danger usage:%i lut:0x%x\n",
  3683. i, cfg->perf.danger_lut[i]);
  3684. }
  3685. }
  3686. if (prop_exists[QOS_SAFE_LUT] &&
  3687. prop_count[QOS_SAFE_LUT] >= (SDE_QOS_LUT_USAGE_MAX * qos_count)) {
  3688. for (i = 0; i < prop_count[QOS_SAFE_LUT]; i++) {
  3689. cfg->perf.safe_lut[i] =
  3690. PROP_VALUE_ACCESS(prop_value,
  3691. QOS_SAFE_LUT, i);
  3692. SDE_DEBUG("safe usage:%d lut:0x%x\n",
  3693. i, cfg->perf.safe_lut[i]);
  3694. }
  3695. }
  3696. for (i = 0; i < SDE_QOS_LUT_USAGE_MAX; i++) {
  3697. static const u32 prop_key[SDE_QOS_LUT_USAGE_MAX] = {
  3698. [SDE_QOS_LUT_USAGE_LINEAR] =
  3699. QOS_CREQ_LUT_LINEAR,
  3700. [SDE_QOS_LUT_USAGE_MACROTILE] =
  3701. QOS_CREQ_LUT_MACROTILE,
  3702. [SDE_QOS_LUT_USAGE_NRT] =
  3703. QOS_CREQ_LUT_NRT,
  3704. [SDE_QOS_LUT_USAGE_CWB] =
  3705. QOS_CREQ_LUT_CWB,
  3706. [SDE_QOS_LUT_USAGE_MACROTILE_QSEED] =
  3707. QOS_CREQ_LUT_MACROTILE_QSEED,
  3708. [SDE_QOS_LUT_USAGE_LINEAR_QSEED] =
  3709. QOS_CREQ_LUT_LINEAR_QSEED,
  3710. };
  3711. int key = prop_key[i];
  3712. u64 lut_hi, lut_lo;
  3713. if (!prop_exists[key])
  3714. continue;
  3715. for (j = 0; j < qos_count; j++) {
  3716. lut_hi = PROP_VALUE_ACCESS(prop_value, key,
  3717. (j * 2) + 0);
  3718. lut_lo = PROP_VALUE_ACCESS(prop_value, key,
  3719. (j * 2) + 1);
  3720. index = (j * SDE_QOS_LUT_USAGE_MAX) + i;
  3721. cfg->perf.creq_lut[index] =
  3722. (lut_hi << 32) | lut_lo;
  3723. SDE_DEBUG("creq usage:%d lut:0x%llx\n",
  3724. index, cfg->perf.creq_lut[index]);
  3725. }
  3726. }
  3727. return 0;
  3728. end:
  3729. kfree(cfg->perf.qos_refresh_rate);
  3730. kfree(cfg->perf.creq_lut);
  3731. kfree(cfg->perf.danger_lut);
  3732. kfree(cfg->perf.safe_lut);
  3733. return -ENOMEM;
  3734. }
  3735. static void _sde_perf_parse_dt_cfg_populate(struct sde_mdss_cfg *cfg,
  3736. int *prop_count,
  3737. struct sde_prop_value *prop_value,
  3738. bool *prop_exists)
  3739. {
  3740. cfg->perf.max_bw_low =
  3741. prop_exists[PERF_MAX_BW_LOW] ?
  3742. PROP_VALUE_ACCESS(prop_value, PERF_MAX_BW_LOW, 0) :
  3743. DEFAULT_MAX_BW_LOW;
  3744. cfg->perf.max_bw_high =
  3745. prop_exists[PERF_MAX_BW_HIGH] ?
  3746. PROP_VALUE_ACCESS(prop_value, PERF_MAX_BW_HIGH, 0) :
  3747. DEFAULT_MAX_BW_HIGH;
  3748. cfg->perf.min_core_ib =
  3749. prop_exists[PERF_MIN_CORE_IB] ?
  3750. PROP_VALUE_ACCESS(prop_value, PERF_MIN_CORE_IB, 0) :
  3751. DEFAULT_MAX_BW_LOW;
  3752. cfg->perf.min_llcc_ib =
  3753. prop_exists[PERF_MIN_LLCC_IB] ?
  3754. PROP_VALUE_ACCESS(prop_value, PERF_MIN_LLCC_IB, 0) :
  3755. DEFAULT_MAX_BW_LOW;
  3756. cfg->perf.min_dram_ib =
  3757. prop_exists[PERF_MIN_DRAM_IB] ?
  3758. PROP_VALUE_ACCESS(prop_value, PERF_MIN_DRAM_IB, 0) :
  3759. DEFAULT_MAX_BW_LOW;
  3760. cfg->perf.undersized_prefill_lines =
  3761. prop_exists[PERF_UNDERSIZED_PREFILL_LINES] ?
  3762. PROP_VALUE_ACCESS(prop_value,
  3763. PERF_UNDERSIZED_PREFILL_LINES, 0) :
  3764. DEFAULT_UNDERSIZED_PREFILL_LINES;
  3765. cfg->perf.xtra_prefill_lines =
  3766. prop_exists[PERF_XTRA_PREFILL_LINES] ?
  3767. PROP_VALUE_ACCESS(prop_value,
  3768. PERF_XTRA_PREFILL_LINES, 0) :
  3769. DEFAULT_XTRA_PREFILL_LINES;
  3770. cfg->perf.dest_scale_prefill_lines =
  3771. prop_exists[PERF_DEST_SCALE_PREFILL_LINES] ?
  3772. PROP_VALUE_ACCESS(prop_value,
  3773. PERF_DEST_SCALE_PREFILL_LINES, 0) :
  3774. DEFAULT_DEST_SCALE_PREFILL_LINES;
  3775. cfg->perf.macrotile_prefill_lines =
  3776. prop_exists[PERF_MACROTILE_PREFILL_LINES] ?
  3777. PROP_VALUE_ACCESS(prop_value,
  3778. PERF_MACROTILE_PREFILL_LINES, 0) :
  3779. DEFAULT_MACROTILE_PREFILL_LINES;
  3780. cfg->perf.yuv_nv12_prefill_lines =
  3781. prop_exists[PERF_YUV_NV12_PREFILL_LINES] ?
  3782. PROP_VALUE_ACCESS(prop_value,
  3783. PERF_YUV_NV12_PREFILL_LINES, 0) :
  3784. DEFAULT_YUV_NV12_PREFILL_LINES;
  3785. cfg->perf.linear_prefill_lines =
  3786. prop_exists[PERF_LINEAR_PREFILL_LINES] ?
  3787. PROP_VALUE_ACCESS(prop_value,
  3788. PERF_LINEAR_PREFILL_LINES, 0) :
  3789. DEFAULT_LINEAR_PREFILL_LINES;
  3790. cfg->perf.downscaling_prefill_lines =
  3791. prop_exists[PERF_DOWNSCALING_PREFILL_LINES] ?
  3792. PROP_VALUE_ACCESS(prop_value,
  3793. PERF_DOWNSCALING_PREFILL_LINES, 0) :
  3794. DEFAULT_DOWNSCALING_PREFILL_LINES;
  3795. cfg->perf.amortizable_threshold =
  3796. prop_exists[PERF_AMORTIZABLE_THRESHOLD] ?
  3797. PROP_VALUE_ACCESS(prop_value,
  3798. PERF_AMORTIZABLE_THRESHOLD, 0) :
  3799. DEFAULT_AMORTIZABLE_THRESHOLD;
  3800. cfg->perf.num_mnoc_ports =
  3801. prop_exists[PERF_NUM_MNOC_PORTS] ?
  3802. PROP_VALUE_ACCESS(prop_value,
  3803. PERF_NUM_MNOC_PORTS, 0) :
  3804. DEFAULT_MNOC_PORTS;
  3805. cfg->perf.axi_bus_width =
  3806. prop_exists[PERF_AXI_BUS_WIDTH] ?
  3807. PROP_VALUE_ACCESS(prop_value,
  3808. PERF_AXI_BUS_WIDTH, 0) :
  3809. DEFAULT_AXI_BUS_WIDTH;
  3810. }
  3811. static int _sde_perf_parse_dt_cfg(struct device_node *np,
  3812. struct sde_mdss_cfg *cfg, int *prop_count,
  3813. struct sde_prop_value *prop_value, bool *prop_exists)
  3814. {
  3815. int rc, j;
  3816. const char *str = NULL;
  3817. /*
  3818. * The following performance parameters (e.g. core_ib_ff) are
  3819. * mapped directly as device tree string constants.
  3820. */
  3821. rc = of_property_read_string(np,
  3822. sde_perf_prop[PERF_CORE_IB_FF].prop_name, &str);
  3823. cfg->perf.core_ib_ff = rc ? DEFAULT_CORE_IB_FF : str;
  3824. rc = of_property_read_string(np,
  3825. sde_perf_prop[PERF_CORE_CLK_FF].prop_name, &str);
  3826. cfg->perf.core_clk_ff = rc ? DEFAULT_CORE_CLK_FF : str;
  3827. rc = of_property_read_string(np,
  3828. sde_perf_prop[PERF_COMP_RATIO_RT].prop_name, &str);
  3829. cfg->perf.comp_ratio_rt = rc ? DEFAULT_COMP_RATIO_RT : str;
  3830. rc = of_property_read_string(np,
  3831. sde_perf_prop[PERF_COMP_RATIO_NRT].prop_name, &str);
  3832. cfg->perf.comp_ratio_nrt = rc ? DEFAULT_COMP_RATIO_NRT : str;
  3833. rc = 0;
  3834. _sde_perf_parse_dt_cfg_populate(cfg, prop_count, prop_value,
  3835. prop_exists);
  3836. if (prop_exists[PERF_CDP_SETTING]) {
  3837. const u32 prop_size = 2;
  3838. u32 count = prop_count[PERF_CDP_SETTING] / prop_size;
  3839. count = min_t(u32, count, SDE_PERF_CDP_USAGE_MAX);
  3840. for (j = 0; j < count; j++) {
  3841. cfg->perf.cdp_cfg[j].rd_enable =
  3842. PROP_VALUE_ACCESS(prop_value,
  3843. PERF_CDP_SETTING, j * prop_size);
  3844. cfg->perf.cdp_cfg[j].wr_enable =
  3845. PROP_VALUE_ACCESS(prop_value,
  3846. PERF_CDP_SETTING, j * prop_size + 1);
  3847. SDE_DEBUG("cdp usage:%d rd:%d wr:%d\n",
  3848. j, cfg->perf.cdp_cfg[j].rd_enable,
  3849. cfg->perf.cdp_cfg[j].wr_enable);
  3850. }
  3851. cfg->has_cdp = true;
  3852. }
  3853. cfg->perf.cpu_mask =
  3854. prop_exists[PERF_CPU_MASK] ?
  3855. PROP_VALUE_ACCESS(prop_value, PERF_CPU_MASK, 0) :
  3856. DEFAULT_CPU_MASK;
  3857. cfg->perf.cpu_mask_perf =
  3858. prop_exists[CPU_MASK_PERF] ?
  3859. PROP_VALUE_ACCESS(prop_value, CPU_MASK_PERF, 0) :
  3860. DEFAULT_CPU_MASK;
  3861. cfg->perf.cpu_dma_latency =
  3862. prop_exists[PERF_CPU_DMA_LATENCY] ?
  3863. PROP_VALUE_ACCESS(prop_value, PERF_CPU_DMA_LATENCY, 0) :
  3864. DEFAULT_CPU_DMA_LATENCY;
  3865. cfg->perf.cpu_irq_latency =
  3866. prop_exists[PERF_CPU_IRQ_LATENCY] ?
  3867. PROP_VALUE_ACCESS(prop_value, PERF_CPU_IRQ_LATENCY, 0) :
  3868. PM_QOS_DEFAULT_VALUE;
  3869. return 0;
  3870. }
  3871. static int sde_perf_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3872. {
  3873. int rc, prop_count[PERF_PROP_MAX];
  3874. struct sde_prop_value *prop_value = NULL;
  3875. bool prop_exists[PERF_PROP_MAX];
  3876. if (!cfg) {
  3877. SDE_ERROR("invalid argument\n");
  3878. rc = -EINVAL;
  3879. goto end;
  3880. }
  3881. prop_value = kzalloc(PERF_PROP_MAX *
  3882. sizeof(struct sde_prop_value), GFP_KERNEL);
  3883. if (!prop_value) {
  3884. rc = -ENOMEM;
  3885. goto end;
  3886. }
  3887. rc = _sde_perf_parse_dt_validate(np, prop_count);
  3888. if (rc)
  3889. goto freeprop;
  3890. rc = _read_dt_entry(np, sde_perf_prop, ARRAY_SIZE(sde_perf_prop),
  3891. prop_count, prop_exists, prop_value);
  3892. if (rc)
  3893. goto freeprop;
  3894. rc = _sde_perf_parse_dt_cfg(np, cfg, prop_count, prop_value,
  3895. prop_exists);
  3896. freeprop:
  3897. kfree(prop_value);
  3898. end:
  3899. return rc;
  3900. }
  3901. static int sde_qos_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3902. {
  3903. int rc, prop_count[QOS_PROP_MAX];
  3904. struct sde_prop_value *prop_value = NULL;
  3905. bool prop_exists[QOS_PROP_MAX];
  3906. if (!cfg) {
  3907. SDE_ERROR("invalid argument\n");
  3908. rc = -EINVAL;
  3909. goto end;
  3910. }
  3911. prop_value = kzalloc(QOS_PROP_MAX *
  3912. sizeof(struct sde_prop_value), GFP_KERNEL);
  3913. if (!prop_value) {
  3914. rc = -ENOMEM;
  3915. goto end;
  3916. }
  3917. rc = _validate_dt_entry(np, sde_qos_prop, ARRAY_SIZE(sde_qos_prop),
  3918. prop_count, NULL);
  3919. if (rc)
  3920. goto freeprop;
  3921. rc = _read_dt_entry(np, sde_qos_prop, ARRAY_SIZE(sde_qos_prop),
  3922. prop_count, prop_exists, prop_value);
  3923. if (rc)
  3924. goto freeprop;
  3925. rc = _sde_qos_parse_dt_cfg(cfg, prop_count, prop_value, prop_exists);
  3926. freeprop:
  3927. kfree(prop_value);
  3928. end:
  3929. return rc;
  3930. }
  3931. static int sde_parse_merge_3d_dt(struct device_node *np,
  3932. struct sde_mdss_cfg *sde_cfg)
  3933. {
  3934. int rc, prop_count[HW_PROP_MAX], off_count, i;
  3935. struct sde_prop_value *prop_value = NULL;
  3936. bool prop_exists[HW_PROP_MAX];
  3937. struct sde_merge_3d_cfg *merge_3d;
  3938. prop_value = kcalloc(HW_PROP_MAX, sizeof(struct sde_prop_value),
  3939. GFP_KERNEL);
  3940. if (!prop_value)
  3941. return -ENOMEM;
  3942. rc = _validate_dt_entry(np, merge_3d_prop, ARRAY_SIZE(merge_3d_prop),
  3943. prop_count, &off_count);
  3944. if (rc)
  3945. goto end;
  3946. sde_cfg->merge_3d_count = off_count;
  3947. rc = _read_dt_entry(np, merge_3d_prop, ARRAY_SIZE(merge_3d_prop),
  3948. prop_count,
  3949. prop_exists, prop_value);
  3950. if (rc) {
  3951. sde_cfg->merge_3d_count = 0;
  3952. goto end;
  3953. }
  3954. for (i = 0; i < off_count; i++) {
  3955. merge_3d = sde_cfg->merge_3d + i;
  3956. merge_3d->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  3957. merge_3d->id = MERGE_3D_0 + i;
  3958. snprintf(merge_3d->name, SDE_HW_BLK_NAME_LEN, "merge_3d_%u",
  3959. merge_3d->id - MERGE_3D_0);
  3960. merge_3d->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  3961. }
  3962. end:
  3963. kfree(prop_value);
  3964. return rc;
  3965. }
  3966. static int sde_qdss_parse_dt(struct device_node *np,
  3967. struct sde_mdss_cfg *sde_cfg)
  3968. {
  3969. int rc, prop_count[HW_PROP_MAX], i;
  3970. struct sde_prop_value *prop_value = NULL;
  3971. bool prop_exists[HW_PROP_MAX];
  3972. u32 off_count;
  3973. struct sde_qdss_cfg *qdss;
  3974. if (!sde_cfg) {
  3975. SDE_ERROR("invalid argument\n");
  3976. return -EINVAL;
  3977. }
  3978. prop_value = kzalloc(HW_PROP_MAX *
  3979. sizeof(struct sde_prop_value), GFP_KERNEL);
  3980. if (!prop_value)
  3981. return -ENOMEM;
  3982. rc = _validate_dt_entry(np, qdss_prop, ARRAY_SIZE(qdss_prop),
  3983. prop_count, &off_count);
  3984. if (rc) {
  3985. sde_cfg->qdss_count = 0;
  3986. goto end;
  3987. }
  3988. sde_cfg->qdss_count = off_count;
  3989. rc = _read_dt_entry(np, qdss_prop, ARRAY_SIZE(qdss_prop), prop_count,
  3990. prop_exists, prop_value);
  3991. if (rc)
  3992. goto end;
  3993. for (i = 0; i < off_count; i++) {
  3994. qdss = sde_cfg->qdss + i;
  3995. qdss->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  3996. qdss->id = QDSS_0 + i;
  3997. snprintf(qdss->name, SDE_HW_BLK_NAME_LEN, "qdss_%u",
  3998. qdss->id - QDSS_0);
  3999. qdss->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  4000. }
  4001. end:
  4002. kfree(prop_value);
  4003. return rc;
  4004. }
  4005. static int sde_hardware_format_caps(struct sde_mdss_cfg *sde_cfg,
  4006. uint32_t hw_rev)
  4007. {
  4008. int rc = 0;
  4009. uint32_t dma_list_size, vig_list_size, wb2_list_size;
  4010. uint32_t virt_vig_list_size, in_rot_list_size = 0;
  4011. uint32_t cursor_list_size = 0;
  4012. uint32_t index = 0;
  4013. const struct sde_format_extended *inline_fmt_tbl;
  4014. /* cursor input formats */
  4015. if (sde_cfg->has_cursor) {
  4016. cursor_list_size = ARRAY_SIZE(cursor_formats);
  4017. sde_cfg->cursor_formats = kcalloc(cursor_list_size,
  4018. sizeof(struct sde_format_extended), GFP_KERNEL);
  4019. if (!sde_cfg->cursor_formats) {
  4020. rc = -ENOMEM;
  4021. goto out;
  4022. }
  4023. index = sde_copy_formats(sde_cfg->cursor_formats,
  4024. cursor_list_size, 0, cursor_formats,
  4025. ARRAY_SIZE(cursor_formats));
  4026. }
  4027. /* DMA pipe input formats */
  4028. dma_list_size = ARRAY_SIZE(plane_formats);
  4029. if (sde_cfg->has_fp16)
  4030. dma_list_size += ARRAY_SIZE(fp16_formats);
  4031. sde_cfg->dma_formats = kcalloc(dma_list_size,
  4032. sizeof(struct sde_format_extended), GFP_KERNEL);
  4033. if (!sde_cfg->dma_formats) {
  4034. rc = -ENOMEM;
  4035. goto free_cursor;
  4036. }
  4037. index = sde_copy_formats(sde_cfg->dma_formats, dma_list_size,
  4038. 0, plane_formats, ARRAY_SIZE(plane_formats));
  4039. if (sde_cfg->has_fp16)
  4040. index += sde_copy_formats(sde_cfg->dma_formats, dma_list_size,
  4041. index, fp16_formats, ARRAY_SIZE(fp16_formats));
  4042. /* ViG pipe input formats */
  4043. vig_list_size = ARRAY_SIZE(plane_formats_vig);
  4044. if (sde_cfg->has_vig_p010)
  4045. vig_list_size += ARRAY_SIZE(p010_ubwc_formats);
  4046. if (sde_cfg->has_fp16)
  4047. vig_list_size += ARRAY_SIZE(fp16_formats);
  4048. sde_cfg->vig_formats = kcalloc(vig_list_size,
  4049. sizeof(struct sde_format_extended), GFP_KERNEL);
  4050. if (!sde_cfg->vig_formats) {
  4051. rc = -ENOMEM;
  4052. goto free_dma;
  4053. }
  4054. index = sde_copy_formats(sde_cfg->vig_formats, vig_list_size,
  4055. 0, plane_formats_vig, ARRAY_SIZE(plane_formats_vig));
  4056. if (sde_cfg->has_vig_p010)
  4057. index += sde_copy_formats(sde_cfg->vig_formats,
  4058. vig_list_size, index, p010_ubwc_formats,
  4059. ARRAY_SIZE(p010_ubwc_formats));
  4060. if (sde_cfg->has_fp16)
  4061. index += sde_copy_formats(sde_cfg->vig_formats, vig_list_size,
  4062. index, fp16_formats, ARRAY_SIZE(fp16_formats));
  4063. /* Virtual ViG pipe input formats (all virt pipes use DMA formats) */
  4064. virt_vig_list_size = ARRAY_SIZE(plane_formats);
  4065. if (sde_cfg->has_fp16)
  4066. virt_vig_list_size += ARRAY_SIZE(fp16_formats);
  4067. sde_cfg->virt_vig_formats = kcalloc(virt_vig_list_size,
  4068. sizeof(struct sde_format_extended), GFP_KERNEL);
  4069. if (!sde_cfg->virt_vig_formats) {
  4070. rc = -ENOMEM;
  4071. goto free_vig;
  4072. }
  4073. index = sde_copy_formats(sde_cfg->virt_vig_formats, virt_vig_list_size,
  4074. 0, plane_formats, ARRAY_SIZE(plane_formats));
  4075. if (sde_cfg->has_fp16)
  4076. index += sde_copy_formats(sde_cfg->virt_vig_formats,
  4077. virt_vig_list_size, index, fp16_formats,
  4078. ARRAY_SIZE(fp16_formats));
  4079. /* WB output formats */
  4080. wb2_list_size = ARRAY_SIZE(wb2_formats);
  4081. sde_cfg->wb_formats = kcalloc(wb2_list_size,
  4082. sizeof(struct sde_format_extended), GFP_KERNEL);
  4083. if (!sde_cfg->wb_formats) {
  4084. SDE_ERROR("failed to allocate wb format list\n");
  4085. rc = -ENOMEM;
  4086. goto free_virt;
  4087. }
  4088. index = sde_copy_formats(sde_cfg->wb_formats, wb2_list_size,
  4089. 0, wb2_formats, ARRAY_SIZE(wb2_formats));
  4090. /* Rotation enabled input formats */
  4091. if (IS_SDE_INLINE_ROT_REV_100(sde_cfg->true_inline_rot_rev)) {
  4092. inline_fmt_tbl = true_inline_rot_v1_fmts;
  4093. in_rot_list_size = ARRAY_SIZE(true_inline_rot_v1_fmts);
  4094. } else if (IS_SDE_INLINE_ROT_REV_200(sde_cfg->true_inline_rot_rev)) {
  4095. inline_fmt_tbl = true_inline_rot_v2_fmts;
  4096. in_rot_list_size = ARRAY_SIZE(true_inline_rot_v2_fmts);
  4097. }
  4098. if (in_rot_list_size) {
  4099. if (sde_cfg->has_fp16)
  4100. in_rot_list_size += ARRAY_SIZE(fp_16_inline_rot_fmts);
  4101. sde_cfg->inline_rot_formats = kcalloc(in_rot_list_size,
  4102. sizeof(struct sde_format_extended), GFP_KERNEL);
  4103. if (!sde_cfg->inline_rot_formats) {
  4104. SDE_ERROR("failed to alloc inline rot format list\n");
  4105. rc = -ENOMEM;
  4106. goto free_wb;
  4107. }
  4108. index = sde_copy_formats(sde_cfg->inline_rot_formats,
  4109. in_rot_list_size, 0, inline_fmt_tbl, in_rot_list_size);
  4110. if (sde_cfg->has_fp16)
  4111. index += sde_copy_formats(sde_cfg->inline_rot_formats,
  4112. in_rot_list_size, index, fp_16_inline_rot_fmts,
  4113. ARRAY_SIZE(fp_16_inline_rot_fmts));
  4114. }
  4115. return 0;
  4116. free_wb:
  4117. kfree(sde_cfg->wb_formats);
  4118. free_virt:
  4119. kfree(sde_cfg->virt_vig_formats);
  4120. free_vig:
  4121. kfree(sde_cfg->vig_formats);
  4122. free_dma:
  4123. kfree(sde_cfg->dma_formats);
  4124. free_cursor:
  4125. if (sde_cfg->has_cursor)
  4126. kfree(sde_cfg->cursor_formats);
  4127. out:
  4128. return rc;
  4129. }
  4130. static void _sde_hw_setup_uidle(struct sde_uidle_cfg *uidle_cfg)
  4131. {
  4132. if (!uidle_cfg->uidle_rev)
  4133. return;
  4134. if ((IS_SDE_UIDLE_REV_101(uidle_cfg->uidle_rev)) ||
  4135. (IS_SDE_UIDLE_REV_100(uidle_cfg->uidle_rev))) {
  4136. uidle_cfg->fal10_exit_cnt = SDE_UIDLE_FAL10_EXIT_CNT;
  4137. uidle_cfg->fal10_exit_danger = SDE_UIDLE_FAL10_EXIT_DANGER;
  4138. uidle_cfg->fal10_danger = SDE_UIDLE_FAL10_DANGER;
  4139. uidle_cfg->fal10_target_idle_time = SDE_UIDLE_FAL10_TARGET_IDLE;
  4140. uidle_cfg->fal1_target_idle_time = SDE_UIDLE_FAL1_TARGET_IDLE;
  4141. uidle_cfg->max_dwnscale = SDE_UIDLE_MAX_DWNSCALE;
  4142. uidle_cfg->debugfs_ctrl = true;
  4143. if (IS_SDE_UIDLE_REV_100(uidle_cfg->uidle_rev)) {
  4144. uidle_cfg->fal10_threshold =
  4145. SDE_UIDLE_FAL10_THRESHOLD_60;
  4146. uidle_cfg->max_fps = SDE_UIDLE_MAX_FPS_60;
  4147. } else if (IS_SDE_UIDLE_REV_101(uidle_cfg->uidle_rev)) {
  4148. set_bit(SDE_UIDLE_QACTIVE_OVERRIDE,
  4149. &uidle_cfg->features);
  4150. uidle_cfg->fal10_threshold =
  4151. SDE_UIDLE_FAL10_THRESHOLD_90;
  4152. uidle_cfg->max_fps = SDE_UIDLE_MAX_FPS_90;
  4153. }
  4154. } else {
  4155. pr_err("invalid uidle rev:0x%x, disabling uidle\n",
  4156. uidle_cfg->uidle_rev);
  4157. uidle_cfg->uidle_rev = 0;
  4158. }
  4159. }
  4160. static int _sde_hardware_pre_caps(struct sde_mdss_cfg *sde_cfg, uint32_t hw_rev)
  4161. {
  4162. int rc = 0, i;
  4163. if (!sde_cfg)
  4164. return -EINVAL;
  4165. /* default settings for *MOST* targets */
  4166. sde_cfg->has_mixer_combined_alpha = true;
  4167. sde_cfg->mdss_hw_block_size = DEFAULT_MDSS_HW_BLOCK_SIZE;
  4168. for (i = 0; i < SSPP_MAX; i++) {
  4169. sde_cfg->demura_supported[i][0] = ~0x0;
  4170. sde_cfg->demura_supported[i][1] = ~0x0;
  4171. }
  4172. /* target specific settings */
  4173. if (IS_MSM8996_TARGET(hw_rev)) {
  4174. sde_cfg->perf.min_prefill_lines = 21;
  4175. sde_cfg->has_decimation = true;
  4176. sde_cfg->has_mixer_combined_alpha = false;
  4177. } else if (IS_MSM8998_TARGET(hw_rev)) {
  4178. sde_cfg->has_wb_ubwc = true;
  4179. sde_cfg->perf.min_prefill_lines = 25;
  4180. sde_cfg->vbif_qos_nlvl = 4;
  4181. sde_cfg->ts_prefill_rev = 1;
  4182. sde_cfg->has_decimation = true;
  4183. sde_cfg->has_cursor = true;
  4184. sde_cfg->has_hdr = true;
  4185. sde_cfg->has_mixer_combined_alpha = false;
  4186. } else if (IS_SDM845_TARGET(hw_rev)) {
  4187. sde_cfg->has_wb_ubwc = true;
  4188. sde_cfg->has_cwb_support = true;
  4189. sde_cfg->perf.min_prefill_lines = 24;
  4190. sde_cfg->vbif_qos_nlvl = 8;
  4191. sde_cfg->ts_prefill_rev = 2;
  4192. sde_cfg->sui_misr_supported = true;
  4193. sde_cfg->sui_block_xin_mask = 0x3F71;
  4194. sde_cfg->has_decimation = true;
  4195. sde_cfg->has_hdr = true;
  4196. sde_cfg->has_vig_p010 = true;
  4197. } else if (IS_SDM670_TARGET(hw_rev)) {
  4198. sde_cfg->has_wb_ubwc = true;
  4199. sde_cfg->perf.min_prefill_lines = 24;
  4200. sde_cfg->vbif_qos_nlvl = 8;
  4201. sde_cfg->ts_prefill_rev = 2;
  4202. sde_cfg->has_decimation = true;
  4203. sde_cfg->has_hdr = true;
  4204. sde_cfg->has_vig_p010 = true;
  4205. } else if (IS_SM8150_TARGET(hw_rev)) {
  4206. sde_cfg->has_cwb_support = true;
  4207. sde_cfg->has_wb_ubwc = true;
  4208. sde_cfg->has_qsync = true;
  4209. sde_cfg->has_hdr = true;
  4210. sde_cfg->has_hdr_plus = true;
  4211. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  4212. sde_cfg->has_vig_p010 = true;
  4213. sde_cfg->perf.min_prefill_lines = 24;
  4214. sde_cfg->vbif_qos_nlvl = 8;
  4215. sde_cfg->ts_prefill_rev = 2;
  4216. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4217. sde_cfg->delay_prg_fetch_start = true;
  4218. sde_cfg->sui_ns_allowed = true;
  4219. sde_cfg->sui_misr_supported = true;
  4220. sde_cfg->sui_block_xin_mask = 0x3F71;
  4221. sde_cfg->has_sui_blendstage = true;
  4222. sde_cfg->has_3d_merge_reset = true;
  4223. sde_cfg->has_decimation = true;
  4224. sde_cfg->vbif_disable_inner_outer_shareable = true;
  4225. } else if (IS_SDMSHRIKE_TARGET(hw_rev)) {
  4226. sde_cfg->has_wb_ubwc = true;
  4227. sde_cfg->perf.min_prefill_lines = 24;
  4228. sde_cfg->vbif_qos_nlvl = 8;
  4229. sde_cfg->ts_prefill_rev = 2;
  4230. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4231. sde_cfg->delay_prg_fetch_start = true;
  4232. sde_cfg->has_decimation = true;
  4233. sde_cfg->has_hdr = true;
  4234. sde_cfg->has_vig_p010 = true;
  4235. } else if (IS_SM6150_TARGET(hw_rev)) {
  4236. sde_cfg->has_cwb_support = true;
  4237. sde_cfg->has_qsync = true;
  4238. sde_cfg->perf.min_prefill_lines = 24;
  4239. sde_cfg->vbif_qos_nlvl = 8;
  4240. sde_cfg->ts_prefill_rev = 2;
  4241. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4242. sde_cfg->delay_prg_fetch_start = true;
  4243. sde_cfg->sui_ns_allowed = true;
  4244. sde_cfg->sui_misr_supported = true;
  4245. sde_cfg->has_decimation = true;
  4246. sde_cfg->sui_block_xin_mask = 0x2EE1;
  4247. sde_cfg->has_sui_blendstage = true;
  4248. sde_cfg->has_3d_merge_reset = true;
  4249. sde_cfg->has_hdr = true;
  4250. sde_cfg->has_vig_p010 = true;
  4251. sde_cfg->vbif_disable_inner_outer_shareable = true;
  4252. } else if (IS_SDMMAGPIE_TARGET(hw_rev)) {
  4253. sde_cfg->has_cwb_support = true;
  4254. sde_cfg->has_wb_ubwc = true;
  4255. sde_cfg->has_qsync = true;
  4256. sde_cfg->perf.min_prefill_lines = 24;
  4257. sde_cfg->vbif_qos_nlvl = 8;
  4258. sde_cfg->ts_prefill_rev = 2;
  4259. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4260. sde_cfg->delay_prg_fetch_start = true;
  4261. sde_cfg->sui_ns_allowed = true;
  4262. sde_cfg->sui_misr_supported = true;
  4263. sde_cfg->sui_block_xin_mask = 0xE71;
  4264. sde_cfg->has_sui_blendstage = true;
  4265. sde_cfg->has_3d_merge_reset = true;
  4266. sde_cfg->vbif_disable_inner_outer_shareable = true;
  4267. } else if (IS_KONA_TARGET(hw_rev)) {
  4268. sde_cfg->has_cwb_support = true;
  4269. sde_cfg->has_wb_ubwc = true;
  4270. sde_cfg->has_qsync = true;
  4271. sde_cfg->perf.min_prefill_lines = 35;
  4272. sde_cfg->vbif_qos_nlvl = 8;
  4273. sde_cfg->ts_prefill_rev = 2;
  4274. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4275. sde_cfg->delay_prg_fetch_start = true;
  4276. sde_cfg->sui_ns_allowed = true;
  4277. sde_cfg->sui_misr_supported = true;
  4278. sde_cfg->sui_block_xin_mask = 0x3F71;
  4279. sde_cfg->has_sui_blendstage = true;
  4280. sde_cfg->has_3d_merge_reset = true;
  4281. sde_cfg->has_hdr = true;
  4282. sde_cfg->has_hdr_plus = true;
  4283. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  4284. sde_cfg->has_vig_p010 = true;
  4285. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  4286. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_0;
  4287. sde_cfg->inline_disable_const_clr = true;
  4288. } else if (IS_SAIPAN_TARGET(hw_rev)) {
  4289. sde_cfg->has_cwb_support = true;
  4290. sde_cfg->has_wb_ubwc = true;
  4291. sde_cfg->has_qsync = true;
  4292. sde_cfg->perf.min_prefill_lines = 40;
  4293. sde_cfg->vbif_qos_nlvl = 8;
  4294. sde_cfg->ts_prefill_rev = 2;
  4295. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4296. sde_cfg->delay_prg_fetch_start = true;
  4297. sde_cfg->sui_ns_allowed = true;
  4298. sde_cfg->sui_misr_supported = true;
  4299. sde_cfg->sui_block_xin_mask = 0xE71;
  4300. sde_cfg->has_sui_blendstage = true;
  4301. sde_cfg->has_3d_merge_reset = true;
  4302. sde_cfg->has_hdr = true;
  4303. sde_cfg->has_hdr_plus = true;
  4304. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  4305. sde_cfg->has_vig_p010 = true;
  4306. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  4307. sde_cfg->inline_disable_const_clr = true;
  4308. } else if (IS_SDMTRINKET_TARGET(hw_rev)) {
  4309. sde_cfg->has_cwb_support = true;
  4310. sde_cfg->has_qsync = true;
  4311. sde_cfg->perf.min_prefill_lines = 24;
  4312. sde_cfg->vbif_qos_nlvl = 8;
  4313. sde_cfg->ts_prefill_rev = 2;
  4314. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4315. sde_cfg->delay_prg_fetch_start = true;
  4316. sde_cfg->sui_ns_allowed = true;
  4317. sde_cfg->sui_misr_supported = true;
  4318. sde_cfg->sui_block_xin_mask = 0xC61;
  4319. sde_cfg->has_hdr = false;
  4320. sde_cfg->has_sui_blendstage = true;
  4321. sde_cfg->vbif_disable_inner_outer_shareable = true;
  4322. } else if (IS_BENGAL_TARGET(hw_rev)) {
  4323. sde_cfg->has_cwb_support = false;
  4324. sde_cfg->has_qsync = true;
  4325. sde_cfg->perf.min_prefill_lines = 24;
  4326. sde_cfg->vbif_qos_nlvl = 8;
  4327. sde_cfg->ts_prefill_rev = 2;
  4328. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4329. sde_cfg->delay_prg_fetch_start = true;
  4330. sde_cfg->sui_ns_allowed = true;
  4331. sde_cfg->sui_misr_supported = true;
  4332. sde_cfg->sui_block_xin_mask = 0xC01;
  4333. sde_cfg->has_hdr = false;
  4334. sde_cfg->has_sui_blendstage = true;
  4335. sde_cfg->vbif_disable_inner_outer_shareable = true;
  4336. } else if (IS_LAGOON_TARGET(hw_rev)) {
  4337. sde_cfg->has_cwb_support = true;
  4338. sde_cfg->has_qsync = true;
  4339. sde_cfg->perf.min_prefill_lines = 40;
  4340. sde_cfg->vbif_qos_nlvl = 8;
  4341. sde_cfg->ts_prefill_rev = 2;
  4342. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4343. sde_cfg->delay_prg_fetch_start = true;
  4344. sde_cfg->sui_ns_allowed = true;
  4345. sde_cfg->sui_misr_supported = true;
  4346. sde_cfg->sui_block_xin_mask = 0x261;
  4347. sde_cfg->has_sui_blendstage = true;
  4348. sde_cfg->has_hdr = true;
  4349. sde_cfg->has_vig_p010 = true;
  4350. sde_cfg->vbif_disable_inner_outer_shareable = true;
  4351. } else if (IS_SCUBA_TARGET(hw_rev)) {
  4352. sde_cfg->has_cwb_support = false;
  4353. sde_cfg->has_qsync = true;
  4354. sde_cfg->perf.min_prefill_lines = 24;
  4355. sde_cfg->vbif_qos_nlvl = 8;
  4356. sde_cfg->ts_prefill_rev = 2;
  4357. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4358. sde_cfg->delay_prg_fetch_start = true;
  4359. sde_cfg->sui_ns_allowed = true;
  4360. sde_cfg->sui_misr_supported = true;
  4361. sde_cfg->sui_block_xin_mask = 0x1;
  4362. sde_cfg->has_hdr = false;
  4363. sde_cfg->has_sui_blendstage = true;
  4364. } else if (IS_LAHAINA_TARGET(hw_rev)) {
  4365. sde_cfg->has_demura = true;
  4366. sde_cfg->demura_supported[SSPP_DMA1][0] = 0;
  4367. sde_cfg->demura_supported[SSPP_DMA1][1] = 1;
  4368. sde_cfg->demura_supported[SSPP_DMA3][0] = 0;
  4369. sde_cfg->demura_supported[SSPP_DMA3][1] = 1;
  4370. sde_cfg->has_cwb_support = true;
  4371. sde_cfg->has_wb_ubwc = true;
  4372. sde_cfg->has_qsync = true;
  4373. sde_cfg->perf.min_prefill_lines = 40;
  4374. sde_cfg->vbif_qos_nlvl = 8;
  4375. sde_cfg->ts_prefill_rev = 2;
  4376. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4377. sde_cfg->delay_prg_fetch_start = true;
  4378. sde_cfg->sui_ns_allowed = true;
  4379. sde_cfg->sui_misr_supported = true;
  4380. sde_cfg->sui_block_xin_mask = 0x3F71;
  4381. sde_cfg->has_sui_blendstage = true;
  4382. sde_cfg->has_3d_merge_reset = true;
  4383. sde_cfg->has_hdr = true;
  4384. sde_cfg->has_hdr_plus = true;
  4385. set_bit(SDE_MDP_DHDR_MEMPOOL_4K, &sde_cfg->mdp[0].features);
  4386. sde_cfg->has_vig_p010 = true;
  4387. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_2_0_0;
  4388. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_1;
  4389. sde_cfg->vbif_disable_inner_outer_shareable = true;
  4390. sde_cfg->dither_luma_mode_support = true;
  4391. sde_cfg->mdss_hw_block_size = 0x158;
  4392. sde_cfg->has_trusted_vm_support = true;
  4393. sde_cfg->syscache_supported = true;
  4394. } else if (IS_HOLI_TARGET(hw_rev)) {
  4395. sde_cfg->has_cwb_support = false;
  4396. sde_cfg->has_qsync = true;
  4397. sde_cfg->perf.min_prefill_lines = 24;
  4398. sde_cfg->vbif_qos_nlvl = 8;
  4399. sde_cfg->ts_prefill_rev = 2;
  4400. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4401. sde_cfg->delay_prg_fetch_start = true;
  4402. sde_cfg->sui_ns_allowed = true;
  4403. sde_cfg->sui_misr_supported = true;
  4404. sde_cfg->sui_block_xin_mask = 0xC01;
  4405. sde_cfg->has_hdr = false;
  4406. sde_cfg->has_sui_blendstage = true;
  4407. sde_cfg->vbif_disable_inner_outer_shareable = true;
  4408. sde_cfg->mdss_hw_block_size = 0x158;
  4409. sde_cfg->rc_lm_flush_override = true;
  4410. } else if (IS_SHIMA_TARGET(hw_rev)) {
  4411. sde_cfg->has_cwb_support = true;
  4412. sde_cfg->has_wb_ubwc = true;
  4413. sde_cfg->has_qsync = true;
  4414. sde_cfg->perf.min_prefill_lines = 35;
  4415. sde_cfg->vbif_qos_nlvl = 8;
  4416. sde_cfg->ts_prefill_rev = 2;
  4417. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4418. sde_cfg->delay_prg_fetch_start = true;
  4419. sde_cfg->sui_ns_allowed = true;
  4420. sde_cfg->sui_misr_supported = true;
  4421. sde_cfg->sui_block_xin_mask = 0xE71;
  4422. sde_cfg->has_sui_blendstage = true;
  4423. sde_cfg->has_3d_merge_reset = true;
  4424. sde_cfg->has_hdr = true;
  4425. sde_cfg->has_hdr_plus = true;
  4426. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  4427. sde_cfg->has_vig_p010 = true;
  4428. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  4429. sde_cfg->inline_disable_const_clr = true;
  4430. sde_cfg->vbif_disable_inner_outer_shareable = true;
  4431. sde_cfg->mdss_hw_block_size = 0x158;
  4432. sde_cfg->has_trusted_vm_support = true;
  4433. sde_cfg->syscache_supported = true;
  4434. } else if (IS_WAIPIO_TARGET(hw_rev)) {
  4435. sde_cfg->has_dedicated_cwb_support = true;
  4436. sde_cfg->has_wb_ubwc = true;
  4437. sde_cfg->has_cwb_crop = true;
  4438. sde_cfg->has_qsync = true;
  4439. sde_cfg->perf.min_prefill_lines = 40;
  4440. sde_cfg->vbif_qos_nlvl = 8;
  4441. sde_cfg->ts_prefill_rev = 2;
  4442. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4443. sde_cfg->delay_prg_fetch_start = true;
  4444. sde_cfg->sui_ns_allowed = true;
  4445. sde_cfg->sui_misr_supported = true;
  4446. sde_cfg->has_sui_blendstage = true;
  4447. sde_cfg->has_3d_merge_reset = true;
  4448. sde_cfg->has_hdr = true;
  4449. sde_cfg->has_hdr_plus = true;
  4450. set_bit(SDE_MDP_DHDR_MEMPOOL_4K, &sde_cfg->mdp[0].features);
  4451. sde_cfg->has_vig_p010 = true;
  4452. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_2_0_0;
  4453. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_1;
  4454. sde_cfg->vbif_disable_inner_outer_shareable = true;
  4455. sde_cfg->dither_luma_mode_support = true;
  4456. sde_cfg->mdss_hw_block_size = 0x158;
  4457. sde_cfg->syscache_supported = true;
  4458. sde_cfg->sspp_multirect_error = true;
  4459. sde_cfg->has_fp16 = true;
  4460. set_bit(SDE_MDP_PERIPH_TOP_0_REMOVED, &sde_cfg->mdp[0].features);
  4461. sde_cfg->has_precise_vsync_ts = true;
  4462. } else {
  4463. SDE_ERROR("unsupported chipset id:%X\n", hw_rev);
  4464. sde_cfg->perf.min_prefill_lines = 0xffff;
  4465. rc = -ENODEV;
  4466. }
  4467. if (!rc)
  4468. rc = sde_hardware_format_caps(sde_cfg, hw_rev);
  4469. _sde_hw_setup_uidle(&sde_cfg->uidle_cfg);
  4470. return rc;
  4471. }
  4472. static int _sde_hardware_post_caps(struct sde_mdss_cfg *sde_cfg,
  4473. uint32_t hw_rev)
  4474. {
  4475. int rc = 0, i;
  4476. u32 max_horz_deci = 0, max_vert_deci = 0;
  4477. if (!sde_cfg)
  4478. return -EINVAL;
  4479. if (sde_cfg->has_sui_blendstage)
  4480. sde_cfg->sui_supported_blendstage =
  4481. sde_cfg->max_mixer_blendstages - SDE_STAGE_0;
  4482. for (i = 0; i < sde_cfg->sspp_count; i++) {
  4483. if (sde_cfg->sspp[i].sblk) {
  4484. max_horz_deci = max(max_horz_deci,
  4485. sde_cfg->sspp[i].sblk->maxhdeciexp);
  4486. max_vert_deci = max(max_vert_deci,
  4487. sde_cfg->sspp[i].sblk->maxvdeciexp);
  4488. }
  4489. /*
  4490. * set sec-ui blocked SSPP feature flag based on blocked
  4491. * xin-mask if sec-ui-misr feature is enabled;
  4492. */
  4493. if (sde_cfg->sui_misr_supported
  4494. && (sde_cfg->sui_block_xin_mask
  4495. & BIT(sde_cfg->sspp[i].xin_id)))
  4496. set_bit(SDE_SSPP_BLOCK_SEC_UI,
  4497. &sde_cfg->sspp[i].features);
  4498. }
  4499. if (max_horz_deci)
  4500. sde_cfg->max_display_width = sde_cfg->max_sspp_linewidth *
  4501. max_horz_deci;
  4502. else
  4503. sde_cfg->max_display_width = sde_cfg->max_sspp_linewidth *
  4504. MAX_DOWNSCALE_RATIO;
  4505. if (max_vert_deci)
  4506. sde_cfg->max_display_height =
  4507. MAX_DISPLAY_HEIGHT_WITH_DECIMATION * max_vert_deci;
  4508. else
  4509. sde_cfg->max_display_height = MAX_DISPLAY_HEIGHT_WITH_DECIMATION
  4510. * MAX_DOWNSCALE_RATIO;
  4511. sde_cfg->min_display_height = MIN_DISPLAY_HEIGHT;
  4512. sde_cfg->min_display_width = MIN_DISPLAY_WIDTH;
  4513. return rc;
  4514. }
  4515. void sde_hw_catalog_deinit(struct sde_mdss_cfg *sde_cfg)
  4516. {
  4517. int i, j;
  4518. if (!sde_cfg)
  4519. return;
  4520. sde_hw_catalog_irq_offset_list_delete(&sde_cfg->irq_offset_list);
  4521. for (i = 0; i < sde_cfg->sspp_count; i++)
  4522. kfree(sde_cfg->sspp[i].sblk);
  4523. for (i = 0; i < sde_cfg->mixer_count; i++)
  4524. kfree(sde_cfg->mixer[i].sblk);
  4525. for (i = 0; i < sde_cfg->wb_count; i++)
  4526. kfree(sde_cfg->wb[i].sblk);
  4527. for (i = 0; i < sde_cfg->dspp_count; i++)
  4528. kfree(sde_cfg->dspp[i].sblk);
  4529. if (sde_cfg->ds_count)
  4530. kfree(sde_cfg->ds[0].top);
  4531. for (i = 0; i < sde_cfg->pingpong_count; i++)
  4532. kfree(sde_cfg->pingpong[i].sblk);
  4533. for (i = 0; i < sde_cfg->vdc_count; i++)
  4534. kfree(sde_cfg->vdc[i].sblk);
  4535. for (i = 0; i < sde_cfg->vbif_count; i++) {
  4536. kfree(sde_cfg->vbif[i].dynamic_ot_rd_tbl.cfg);
  4537. kfree(sde_cfg->vbif[i].dynamic_ot_wr_tbl.cfg);
  4538. for (j = VBIF_RT_CLIENT; j < VBIF_MAX_CLIENT; j++)
  4539. kfree(sde_cfg->vbif[i].qos_tbl[j].priority_lvl);
  4540. }
  4541. kfree(sde_cfg->perf.qos_refresh_rate);
  4542. kfree(sde_cfg->perf.danger_lut);
  4543. kfree(sde_cfg->perf.safe_lut);
  4544. kfree(sde_cfg->perf.creq_lut);
  4545. kfree(sde_cfg->dma_formats);
  4546. kfree(sde_cfg->cursor_formats);
  4547. kfree(sde_cfg->vig_formats);
  4548. kfree(sde_cfg->wb_formats);
  4549. kfree(sde_cfg->virt_vig_formats);
  4550. kfree(sde_cfg->inline_rot_formats);
  4551. kfree(sde_cfg);
  4552. }
  4553. static int sde_hw_ver_parse_dt(struct drm_device *dev, struct device_node *np,
  4554. struct sde_mdss_cfg *cfg)
  4555. {
  4556. int rc, len, prop_count[SDE_HW_PROP_MAX];
  4557. struct sde_prop_value *prop_value = NULL;
  4558. bool prop_exists[SDE_HW_PROP_MAX];
  4559. if (!cfg) {
  4560. SDE_ERROR("invalid argument\n");
  4561. return -EINVAL;
  4562. }
  4563. prop_value = kzalloc(SDE_HW_PROP_MAX *
  4564. sizeof(struct sde_prop_value), GFP_KERNEL);
  4565. if (!prop_value)
  4566. return -ENOMEM;
  4567. rc = _validate_dt_entry(np, sde_hw_prop, ARRAY_SIZE(sde_hw_prop),
  4568. prop_count, &len);
  4569. if (rc)
  4570. goto end;
  4571. rc = _read_dt_entry(np, sde_hw_prop, ARRAY_SIZE(sde_hw_prop),
  4572. prop_count, prop_exists, prop_value);
  4573. if (rc)
  4574. goto end;
  4575. if (prop_exists[SDE_HW_VERSION])
  4576. cfg->hwversion = PROP_VALUE_ACCESS(prop_value,
  4577. SDE_HW_VERSION, 0);
  4578. else
  4579. cfg->hwversion = sde_kms_get_hw_version(dev);
  4580. end:
  4581. kfree(prop_value);
  4582. return rc;
  4583. }
  4584. /*************************************************************
  4585. * hardware catalog init
  4586. *************************************************************/
  4587. struct sde_mdss_cfg *sde_hw_catalog_init(struct drm_device *dev)
  4588. {
  4589. int rc;
  4590. struct sde_mdss_cfg *sde_cfg;
  4591. struct device_node *np = dev->dev->of_node;
  4592. if (!np)
  4593. return ERR_PTR(-EINVAL);
  4594. sde_cfg = kzalloc(sizeof(*sde_cfg), GFP_KERNEL);
  4595. if (!sde_cfg)
  4596. return ERR_PTR(-ENOMEM);
  4597. INIT_LIST_HEAD(&sde_cfg->irq_offset_list);
  4598. rc = sde_hw_ver_parse_dt(dev, np, sde_cfg);
  4599. if (rc)
  4600. goto end;
  4601. rc = _sde_hardware_pre_caps(sde_cfg, sde_cfg->hwversion);
  4602. if (rc)
  4603. goto end;
  4604. rc = sde_top_parse_dt(np, sde_cfg);
  4605. if (rc)
  4606. goto end;
  4607. rc = sde_perf_parse_dt(np, sde_cfg);
  4608. if (rc)
  4609. goto end;
  4610. rc = sde_qos_parse_dt(np, sde_cfg);
  4611. if (rc)
  4612. goto end;
  4613. /* uidle must be done before sspp and ctl,
  4614. * so if something goes wrong, we won't
  4615. * enable it in ctl and sspp.
  4616. */
  4617. rc = sde_uidle_parse_dt(np, sde_cfg);
  4618. if (rc)
  4619. goto end;
  4620. rc = sde_cache_parse_dt(np, sde_cfg);
  4621. if (rc)
  4622. goto end;
  4623. rc = sde_ctl_parse_dt(np, sde_cfg);
  4624. if (rc)
  4625. goto end;
  4626. rc = sde_sspp_parse_dt(np, sde_cfg);
  4627. if (rc)
  4628. goto end;
  4629. rc = sde_dspp_top_parse_dt(np, sde_cfg);
  4630. if (rc)
  4631. goto end;
  4632. rc = sde_dspp_parse_dt(np, sde_cfg);
  4633. if (rc)
  4634. goto end;
  4635. rc = sde_ds_parse_dt(np, sde_cfg);
  4636. if (rc)
  4637. goto end;
  4638. rc = sde_dsc_parse_dt(np, sde_cfg);
  4639. if (rc)
  4640. goto end;
  4641. rc = sde_vdc_parse_dt(np, sde_cfg);
  4642. if (rc)
  4643. goto end;
  4644. rc = sde_pp_parse_dt(np, sde_cfg);
  4645. if (rc)
  4646. goto end;
  4647. /* mixer parsing should be done after dspp,
  4648. * ds and pp for mapping setup
  4649. */
  4650. rc = sde_mixer_parse_dt(np, sde_cfg);
  4651. if (rc)
  4652. goto end;
  4653. rc = sde_intf_parse_dt(np, sde_cfg);
  4654. if (rc)
  4655. goto end;
  4656. rc = sde_wb_parse_dt(np, sde_cfg);
  4657. if (rc)
  4658. goto end;
  4659. /* cdm parsing should be done after intf and wb for mapping setup */
  4660. rc = sde_cdm_parse_dt(np, sde_cfg);
  4661. if (rc)
  4662. goto end;
  4663. rc = sde_vbif_parse_dt(np, sde_cfg);
  4664. if (rc)
  4665. goto end;
  4666. rc = sde_parse_reg_dma_dt(np, sde_cfg);
  4667. if (rc)
  4668. goto end;
  4669. rc = sde_parse_merge_3d_dt(np, sde_cfg);
  4670. if (rc)
  4671. goto end;
  4672. rc = sde_qdss_parse_dt(np, sde_cfg);
  4673. if (rc)
  4674. goto end;
  4675. rc = _sde_hardware_post_caps(sde_cfg, sde_cfg->hwversion);
  4676. if (rc)
  4677. goto end;
  4678. return sde_cfg;
  4679. end:
  4680. sde_hw_catalog_deinit(sde_cfg);
  4681. return NULL;
  4682. }