sde_encoder_dce.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kthread.h>
  6. #include <linux/debugfs.h>
  7. #include <linux/seq_file.h>
  8. #include <linux/sde_rsc.h>
  9. #include "msm_drv.h"
  10. #include "sde_kms.h"
  11. #include <drm/drm_crtc.h>
  12. #include <drm/drm_crtc_helper.h>
  13. #include "sde_hwio.h"
  14. #include "sde_hw_catalog.h"
  15. #include "sde_hw_intf.h"
  16. #include "sde_hw_ctl.h"
  17. #include "sde_formats.h"
  18. #include "sde_encoder_phys.h"
  19. #include "sde_power_handle.h"
  20. #include "sde_hw_dsc.h"
  21. #include "sde_hw_vdc.h"
  22. #include "sde_crtc.h"
  23. #include "sde_trace.h"
  24. #include "sde_core_irq.h"
  25. #include "sde_dsc_helper.h"
  26. #include "sde_vdc_helper.h"
  27. #define SDE_DEBUG_DCE(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  28. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  29. #define SDE_ERROR_DCE(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  30. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  31. bool sde_encoder_is_dsc_merge(struct drm_encoder *drm_enc)
  32. {
  33. enum sde_rm_topology_name topology;
  34. struct sde_encoder_virt *sde_enc;
  35. struct drm_connector *drm_conn;
  36. if (!drm_enc)
  37. return false;
  38. sde_enc = to_sde_encoder_virt(drm_enc);
  39. if (!sde_enc->cur_master)
  40. return false;
  41. drm_conn = sde_enc->cur_master->connector;
  42. if (!drm_conn)
  43. return false;
  44. topology = sde_connector_get_topology_name(drm_conn);
  45. if (topology == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)
  46. return true;
  47. return false;
  48. }
  49. static int _dce_dsc_update_pic_dim(struct msm_display_dsc_info *dsc,
  50. int pic_width, int pic_height)
  51. {
  52. if (!dsc || !pic_width || !pic_height) {
  53. SDE_ERROR("invalid input: pic_width=%d pic_height=%d\n",
  54. pic_width, pic_height);
  55. return -EINVAL;
  56. }
  57. if ((pic_width % dsc->config.slice_width) ||
  58. (pic_height % dsc->config.slice_height)) {
  59. SDE_ERROR("pic_dim=%dx%d has to be multiple of slice=%dx%d\n",
  60. pic_width, pic_height,
  61. dsc->config.slice_width, dsc->config.slice_height);
  62. return -EINVAL;
  63. }
  64. dsc->config.pic_width = pic_width;
  65. dsc->config.pic_height = pic_height;
  66. return 0;
  67. }
  68. static int _dce_vdc_update_pic_dim(struct msm_display_vdc_info *vdc,
  69. int frame_width, int frame_height)
  70. {
  71. if (!vdc || !frame_width || !frame_height) {
  72. SDE_ERROR("invalid input: frame_width=%d frame_height=%d\n",
  73. frame_width, frame_height);
  74. return -EINVAL;
  75. }
  76. if ((frame_width % vdc->slice_width) ||
  77. (frame_height % vdc->slice_height)) {
  78. SDE_ERROR("pic_dim=%dx%d has to be multiple of slice=%dx%d\n",
  79. frame_width, frame_height,
  80. vdc->slice_width, vdc->slice_height);
  81. return -EINVAL;
  82. }
  83. vdc->frame_width = frame_width;
  84. vdc->frame_height = frame_height;
  85. return 0;
  86. }
  87. static int _dce_dsc_initial_line_calc(struct msm_display_dsc_info *dsc,
  88. int enc_ip_width,
  89. int dsc_cmn_mode)
  90. {
  91. int max_ssm_delay, max_se_size, max_muxword_size;
  92. int compress_bpp_group, obuf_latency, input_ssm_out_latency;
  93. int base_hs_latency, chunk_bits, ob_data_width;
  94. int output_rate_extra_budget_bits, multi_hs_extra_budget_bits;
  95. int multi_hs_extra_latency, mux_word_size;
  96. int ob_data_width_4comps, ob_data_width_3comps;
  97. int output_rate_ratio_complement, container_slice_width;
  98. int rtl_num_components, multi_hs_c, multi_hs_d;
  99. int bpc = dsc->config.bits_per_component;
  100. int bpp = DSC_BPP(dsc->config);
  101. int num_of_active_ss = dsc->config.slice_count;
  102. bool native_422 = dsc->config.native_422;
  103. bool native_420 = dsc->config.native_420;
  104. /* Hardent core config */
  105. int multiplex_mode_enable = 0, split_panel_enable = 0;
  106. int rtl_max_bpc = 10, rtl_output_data_width = 64;
  107. int pipeline_latency = 28;
  108. if (dsc_cmn_mode & DSC_MODE_MULTIPLEX)
  109. multiplex_mode_enable = 1;
  110. if (dsc_cmn_mode & DSC_MODE_SPLIT_PANEL)
  111. split_panel_enable = 0;
  112. container_slice_width = (native_422 ?
  113. dsc->config.slice_width / 2 : dsc->config.slice_width);
  114. max_muxword_size = (rtl_max_bpc >= 12) ? 64 : 48;
  115. max_se_size = 4 * (rtl_max_bpc + 1);
  116. max_ssm_delay = max_se_size + max_muxword_size - 1;
  117. mux_word_size = (bpc >= 12) ? 64 : 48;
  118. compress_bpp_group = native_422 ? (2 * bpp) : bpp;
  119. input_ssm_out_latency = pipeline_latency + 3 * (max_ssm_delay + 2)
  120. * num_of_active_ss;
  121. rtl_num_components = (native_420 || native_422) ? 4 : 3;
  122. ob_data_width_4comps = (rtl_output_data_width >= (2 *
  123. max_muxword_size)) ?
  124. rtl_output_data_width :
  125. (2 * rtl_output_data_width);
  126. ob_data_width_3comps = (rtl_output_data_width >= max_muxword_size) ?
  127. rtl_output_data_width : 2 * rtl_output_data_width;
  128. ob_data_width = (rtl_num_components == 4) ?
  129. ob_data_width_4comps : ob_data_width_3comps;
  130. obuf_latency = DIV_ROUND_UP((9 * ob_data_width + mux_word_size),
  131. compress_bpp_group) + 1;
  132. base_hs_latency = dsc->config.initial_xmit_delay +
  133. input_ssm_out_latency + obuf_latency;
  134. chunk_bits = 8 * dsc->config.slice_chunk_size;
  135. output_rate_ratio_complement = ob_data_width - compress_bpp_group;
  136. output_rate_extra_budget_bits =
  137. (output_rate_ratio_complement * chunk_bits) >>
  138. ((ob_data_width == 128) ? 7 : 6);
  139. multi_hs_c = split_panel_enable * multiplex_mode_enable;
  140. multi_hs_d = (num_of_active_ss > 1) * (ob_data_width >
  141. compress_bpp_group);
  142. multi_hs_extra_budget_bits = multi_hs_c ?
  143. chunk_bits : (multi_hs_d ? chunk_bits :
  144. output_rate_extra_budget_bits);
  145. multi_hs_extra_latency = DIV_ROUND_UP(multi_hs_extra_budget_bits,
  146. compress_bpp_group);
  147. dsc->initial_lines = DIV_ROUND_UP((base_hs_latency +
  148. multi_hs_extra_latency),
  149. container_slice_width);
  150. return 0;
  151. }
  152. static bool _dce_dsc_ich_reset_override_needed(bool pu_en,
  153. struct msm_display_dsc_info *dsc)
  154. {
  155. /*
  156. * As per the DSC spec, ICH_RESET can be either end of the slice line
  157. * or at the end of the slice. HW internally generates ich_reset at
  158. * end of the slice line if DSC_MERGE is used or encoder has two
  159. * soft slices. However, if encoder has only 1 soft slice and DSC_MERGE
  160. * is not used then it will generate ich_reset at the end of slice.
  161. *
  162. * Now as per the spec, during one PPS session, position where
  163. * ich_reset is generated should not change. Now if full-screen frame
  164. * has more than 1 soft slice then HW will automatically generate
  165. * ich_reset at the end of slice_line. But for the same panel, if
  166. * partial frame is enabled and only 1 encoder is used with 1 slice,
  167. * then HW will generate ich_reset at end of the slice. This is a
  168. * mismatch. Prevent this by overriding HW's decision.
  169. */
  170. return pu_en && dsc && (dsc->config.slice_count > 1) &&
  171. (dsc->config.slice_width == dsc->config.pic_width);
  172. }
  173. static void _dce_dsc_pipe_cfg(struct sde_hw_dsc *hw_dsc,
  174. struct sde_hw_pingpong *hw_pp, struct msm_display_dsc_info *dsc,
  175. u32 common_mode, bool ich_reset,
  176. struct sde_hw_pingpong *hw_dsc_pp,
  177. enum sde_3d_blend_mode mode_3d,
  178. bool disable_merge_3d, bool enable,
  179. bool half_panel_partial_update)
  180. {
  181. if (!enable) {
  182. /*
  183. * avoid disabling dsc encoder in pp-block as it is
  184. * not double-buffered and is not required to be disabled
  185. * for half panel updates
  186. */
  187. if (hw_dsc_pp && hw_dsc_pp->ops.disable_dsc
  188. && !half_panel_partial_update)
  189. hw_dsc_pp->ops.disable_dsc(hw_dsc_pp);
  190. if (hw_dsc && hw_dsc->ops.dsc_disable)
  191. hw_dsc->ops.dsc_disable(hw_dsc);
  192. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk)
  193. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false,
  194. PINGPONG_MAX);
  195. if (mode_3d && hw_pp && hw_pp->ops.reset_3d_mode)
  196. hw_pp->ops.reset_3d_mode(hw_pp);
  197. return;
  198. }
  199. if (!dsc || !hw_dsc || !hw_pp) {
  200. SDE_ERROR("invalid params %d %d %d\n", !dsc, !hw_dsc,
  201. !hw_pp);
  202. return;
  203. }
  204. if (hw_dsc->ops.dsc_config)
  205. hw_dsc->ops.dsc_config(hw_dsc, dsc, common_mode, ich_reset);
  206. if (hw_dsc->ops.dsc_config_thresh)
  207. hw_dsc->ops.dsc_config_thresh(hw_dsc, dsc);
  208. if (hw_dsc_pp && hw_dsc_pp->ops.setup_dsc)
  209. hw_dsc_pp->ops.setup_dsc(hw_dsc_pp);
  210. if (mode_3d && disable_merge_3d && hw_pp->ops.reset_3d_mode) {
  211. SDE_DEBUG("disabling 3d mux \n");
  212. hw_pp->ops.reset_3d_mode(hw_pp);
  213. } else if (mode_3d && disable_merge_3d && hw_pp->ops.setup_3d_mode) {
  214. SDE_DEBUG("enabling 3d mux \n");
  215. hw_pp->ops.setup_3d_mode(hw_pp, mode_3d);
  216. }
  217. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk)
  218. hw_dsc->ops.bind_pingpong_blk(hw_dsc, true, hw_pp->idx);
  219. if (hw_dsc_pp && hw_dsc_pp->ops.enable_dsc)
  220. hw_dsc_pp->ops.enable_dsc(hw_dsc_pp);
  221. }
  222. static void _dce_vdc_pipe_cfg(struct sde_hw_vdc *hw_vdc,
  223. struct sde_hw_pingpong *hw_pp,
  224. struct msm_display_vdc_info *vdc,
  225. enum sde_3d_blend_mode mode_3d,
  226. bool disable_merge_3d, bool enable,
  227. bool is_video_mode)
  228. {
  229. if (!vdc || !hw_vdc || !hw_pp) {
  230. SDE_ERROR("invalid params %d %d %d\n", !vdc, !hw_vdc,
  231. !hw_pp);
  232. return;
  233. }
  234. if (!enable) {
  235. if (hw_vdc->ops.vdc_disable)
  236. hw_vdc->ops.vdc_disable(hw_vdc);
  237. if (hw_vdc->ops.bind_pingpong_blk)
  238. hw_vdc->ops.bind_pingpong_blk(hw_vdc, false,
  239. PINGPONG_MAX);
  240. if (mode_3d && hw_pp->ops.reset_3d_mode)
  241. hw_pp->ops.reset_3d_mode(hw_pp);
  242. return;
  243. }
  244. if (hw_vdc->ops.vdc_config)
  245. hw_vdc->ops.vdc_config(hw_vdc, vdc, is_video_mode);
  246. if (mode_3d && disable_merge_3d && hw_pp->ops.reset_3d_mode) {
  247. SDE_DEBUG("disabling 3d mux\n");
  248. hw_pp->ops.reset_3d_mode(hw_pp);
  249. }
  250. if (mode_3d && !disable_merge_3d && hw_pp->ops.setup_3d_mode) {
  251. SDE_DEBUG("enabling 3d mux\n");
  252. hw_pp->ops.setup_3d_mode(hw_pp, mode_3d);
  253. }
  254. if (hw_vdc->ops.bind_pingpong_blk)
  255. hw_vdc->ops.bind_pingpong_blk(hw_vdc, true, hw_pp->idx);
  256. }
  257. static inline bool _dce_check_half_panel_update(int num_lm,
  258. struct sde_encoder_virt *sde_enc)
  259. {
  260. /**
  261. * partial update logic is currently supported only upto dual
  262. * pipe configurations.
  263. */
  264. return (sde_enc->cur_conn_roi.w <=
  265. (sde_enc->cur_master->cached_mode.hdisplay / 2));
  266. }
  267. static int _dce_dsc_setup_single(struct sde_encoder_virt *sde_enc,
  268. struct msm_display_dsc_info *dsc,
  269. unsigned long affected_displays, int index,
  270. const struct sde_rect *roi, int dsc_common_mode,
  271. bool merge_3d, bool disable_merge_3d, bool mode_3d,
  272. bool dsc_4hsmerge, bool half_panel_partial_update,
  273. int ich_res)
  274. {
  275. struct sde_hw_ctl *hw_ctl;
  276. struct sde_hw_dsc *hw_dsc;
  277. struct sde_hw_pingpong *hw_pp;
  278. struct sde_hw_pingpong *hw_dsc_pp;
  279. struct sde_hw_intf_cfg_v1 cfg;
  280. bool active = !!((1 << index) & affected_displays);
  281. hw_ctl = sde_enc->cur_master->hw_ctl;
  282. /*
  283. * in 3d_merge or half_panel partial update, dsc should be
  284. * bound to the pp which is driving the update, else in
  285. * 3d_merge dsc should be bound to left side of the pipe
  286. */
  287. if (merge_3d || half_panel_partial_update)
  288. hw_pp = (active) ? sde_enc->hw_pp[0] : sde_enc->hw_pp[1];
  289. else
  290. hw_pp = sde_enc->hw_pp[index];
  291. hw_dsc = sde_enc->hw_dsc[index];
  292. hw_dsc_pp = sde_enc->hw_dsc_pp[index];
  293. if (!hw_pp || !hw_dsc) {
  294. SDE_ERROR_DCE(sde_enc, "DSC: invalid params %d %d\n", !!hw_pp,
  295. !!hw_dsc);
  296. SDE_EVT32(DRMID(&sde_enc->base), !hw_pp, !hw_dsc,
  297. SDE_EVTLOG_ERROR);
  298. return -EINVAL;
  299. }
  300. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h, dsc_common_mode,
  301. index, active, merge_3d, disable_merge_3d,
  302. dsc_4hsmerge);
  303. _dce_dsc_pipe_cfg(hw_dsc, hw_pp, dsc, dsc_common_mode, ich_res,
  304. hw_dsc_pp, mode_3d, disable_merge_3d, active,
  305. half_panel_partial_update);
  306. memset(&cfg, 0, sizeof(cfg));
  307. cfg.dsc[cfg.dsc_count++] = hw_dsc->idx;
  308. if (hw_ctl->ops.update_intf_cfg)
  309. hw_ctl->ops.update_intf_cfg(hw_ctl, &cfg, active);
  310. if (hw_ctl->ops.update_bitmask)
  311. hw_ctl->ops.update_bitmask(hw_ctl, SDE_HW_FLUSH_DSC,
  312. hw_dsc->idx, true);
  313. SDE_DEBUG_DCE(sde_enc, "update_intf_cfg hw_ctl[%d], dsc:%d, %s %d\n",
  314. hw_ctl->idx, cfg.dsc[0],
  315. active ? "enabled" : "disabled",
  316. half_panel_partial_update);
  317. if (mode_3d) {
  318. memset(&cfg, 0, sizeof(cfg));
  319. cfg.merge_3d[cfg.merge_3d_count++] = hw_pp->merge_3d->idx;
  320. if (hw_ctl->ops.update_intf_cfg)
  321. hw_ctl->ops.update_intf_cfg(hw_ctl, &cfg,
  322. !disable_merge_3d);
  323. if (hw_ctl->ops.update_bitmask)
  324. hw_ctl->ops.update_bitmask(
  325. hw_ctl, SDE_HW_FLUSH_MERGE_3D,
  326. hw_pp->merge_3d->idx, true);
  327. SDE_DEBUG("mode_3d %s, on CTL_%d PP-%d merge3d:%d\n",
  328. !disable_merge_3d ? "enabled" : "disabled",
  329. hw_ctl->idx - CTL_0, hw_pp->idx - PINGPONG_0,
  330. hw_pp->merge_3d->idx - MERGE_3D_0);
  331. }
  332. return 0;
  333. }
  334. static int _dce_dsc_setup_helper(struct sde_encoder_virt *sde_enc,
  335. unsigned long affected_displays,
  336. enum sde_rm_topology_name topology)
  337. {
  338. struct sde_kms *sde_kms;
  339. struct sde_encoder_phys *enc_master;
  340. struct msm_display_dsc_info *dsc = NULL;
  341. const struct sde_rm_topology_def *def;
  342. const struct sde_rect *roi;
  343. enum sde_3d_blend_mode mode_3d;
  344. bool dsc_merge, merge_3d, dsc_4hsmerge;
  345. bool disable_merge_3d = false;
  346. int this_frame_slices;
  347. int intf_ip_w, enc_ip_w;
  348. int num_intf, num_dsc, num_lm;
  349. int ich_res;
  350. int dsc_pic_width;
  351. int dsc_common_mode = 0;
  352. int i, rc = 0;
  353. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  354. def = sde_rm_topology_get_topology_def(&sde_kms->rm, topology);
  355. if (IS_ERR_OR_NULL(def))
  356. return -EINVAL;
  357. enc_master = sde_enc->cur_master;
  358. roi = &sde_enc->cur_conn_roi;
  359. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  360. num_lm = def->num_lm;
  361. num_dsc = def->num_comp_enc;
  362. num_intf = def->num_intf;
  363. mode_3d = (num_lm > num_dsc) ? BLEND_3D_H_ROW_INT : BLEND_3D_NONE;
  364. merge_3d = (mode_3d != BLEND_3D_NONE) ? true : false;
  365. dsc->half_panel_pu = _dce_check_half_panel_update(num_lm, sde_enc);
  366. dsc_merge = ((num_dsc > num_intf) && !dsc->half_panel_pu) ?
  367. true : false;
  368. disable_merge_3d = (merge_3d && dsc->half_panel_pu) ?
  369. false : true;
  370. dsc_4hsmerge = (dsc_merge && num_dsc == 4 && num_intf == 1) ?
  371. true : false;
  372. /*
  373. * If this encoder is driving more than one DSC encoder, they
  374. * operate in tandem, same pic dimension needs to be used by
  375. * each of them.(pp-split is assumed to be not supported)
  376. *
  377. * If encoder is driving more than 2 DSCs, each DSC pair will operate
  378. * on half of the picture in tandem.
  379. */
  380. if (num_dsc > 2) {
  381. dsc_pic_width = roi->w / 2;
  382. dsc->dsc_4hsmerge_en = dsc_4hsmerge;
  383. } else
  384. dsc_pic_width = roi->w;
  385. _dce_dsc_update_pic_dim(dsc, dsc_pic_width, roi->h);
  386. this_frame_slices = roi->w / dsc->config.slice_width;
  387. intf_ip_w = this_frame_slices * dsc->config.slice_width;
  388. enc_ip_w = intf_ip_w;
  389. if (!dsc->half_panel_pu)
  390. intf_ip_w /= num_intf;
  391. if (!dsc->half_panel_pu && (num_dsc > 1))
  392. dsc_common_mode |= DSC_MODE_SPLIT_PANEL;
  393. if (dsc_merge) {
  394. dsc_common_mode |= DSC_MODE_MULTIPLEX;
  395. /*
  396. * in dsc merge case: when using 2 encoders for the same
  397. * stream, no. of slices need to be same on both the
  398. * encoders.
  399. */
  400. enc_ip_w = intf_ip_w / 2;
  401. }
  402. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  403. dsc_common_mode |= DSC_MODE_VIDEO;
  404. sde_dsc_populate_dsc_private_params(dsc, intf_ip_w);
  405. _dce_dsc_initial_line_calc(dsc, enc_ip_w, dsc_common_mode);
  406. /*
  407. * __is_ich_reset_override_needed should be called only after
  408. * updating pic dimension, mdss_panel_dsc_update_pic_dim.
  409. */
  410. ich_res = _dce_dsc_ich_reset_override_needed(dsc->half_panel_pu, dsc);
  411. SDE_DEBUG_DCE(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  412. roi->w, roi->h, dsc_common_mode);
  413. for (i = 0; i < num_dsc; i++) {
  414. rc = _dce_dsc_setup_single(sde_enc, dsc, affected_displays, i,
  415. roi, dsc_common_mode, merge_3d,
  416. disable_merge_3d, mode_3d, dsc_4hsmerge,
  417. dsc->half_panel_pu, ich_res);
  418. if (rc)
  419. break;
  420. }
  421. return rc;
  422. }
  423. static int _dce_dsc_setup(struct sde_encoder_virt *sde_enc,
  424. struct sde_encoder_kickoff_params *params)
  425. {
  426. struct drm_connector *drm_conn;
  427. enum sde_rm_topology_name topology;
  428. if (!sde_enc || !params || !sde_enc->phys_encs[0] ||
  429. !sde_enc->phys_encs[0]->connector)
  430. return -EINVAL;
  431. drm_conn = sde_enc->phys_encs[0]->connector;
  432. topology = sde_connector_get_topology_name(drm_conn);
  433. if (topology == SDE_RM_TOPOLOGY_NONE) {
  434. SDE_ERROR_DCE(sde_enc, "topology not set yet\n");
  435. return -EINVAL;
  436. }
  437. SDE_DEBUG_DCE(sde_enc, "topology:%d\n", topology);
  438. if (sde_kms_rect_is_equal(&sde_enc->cur_conn_roi,
  439. &sde_enc->prv_conn_roi))
  440. return 0;
  441. SDE_EVT32(DRMID(&sde_enc->base), topology,
  442. sde_enc->cur_conn_roi.x, sde_enc->cur_conn_roi.y,
  443. sde_enc->cur_conn_roi.w, sde_enc->cur_conn_roi.h,
  444. sde_enc->prv_conn_roi.x, sde_enc->prv_conn_roi.y,
  445. sde_enc->prv_conn_roi.w, sde_enc->prv_conn_roi.h,
  446. sde_enc->cur_master->cached_mode.hdisplay,
  447. sde_enc->cur_master->cached_mode.vdisplay);
  448. return _dce_dsc_setup_helper(sde_enc, params->affected_displays,
  449. topology);
  450. }
  451. static int _dce_vdc_setup(struct sde_encoder_virt *sde_enc,
  452. struct sde_encoder_kickoff_params *params)
  453. {
  454. struct drm_connector *drm_conn;
  455. struct sde_kms *sde_kms;
  456. struct sde_encoder_phys *enc_master;
  457. struct sde_hw_vdc *hw_vdc[MAX_CHANNELS_PER_ENC];
  458. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  459. struct msm_display_vdc_info *vdc = NULL;
  460. enum sde_rm_topology_name topology;
  461. const struct sde_rect *roi;
  462. struct sde_hw_ctl *hw_ctl;
  463. struct sde_hw_intf_cfg_v1 cfg;
  464. enum sde_3d_blend_mode mode_3d;
  465. bool half_panel_partial_update, merge_3d;
  466. bool disable_merge_3d = false;
  467. int this_frame_slices;
  468. int intf_ip_w, enc_ip_w;
  469. const struct sde_rm_topology_def *def;
  470. int num_intf, num_vdc, num_lm;
  471. bool is_video_mode = false;
  472. int i;
  473. int ret = 0;
  474. if (!sde_enc || !params || !sde_enc->phys_encs[0] ||
  475. !sde_enc->phys_encs[0]->connector)
  476. return -EINVAL;
  477. drm_conn = sde_enc->phys_encs[0]->connector;
  478. topology = sde_connector_get_topology_name(drm_conn);
  479. if (topology == SDE_RM_TOPOLOGY_NONE) {
  480. SDE_ERROR_DCE(sde_enc, "topology not set yet\n");
  481. return -EINVAL;
  482. }
  483. SDE_DEBUG_DCE(sde_enc, "topology:%d\n", topology);
  484. SDE_EVT32(DRMID(&sde_enc->base), topology,
  485. sde_enc->cur_conn_roi.x,
  486. sde_enc->cur_conn_roi.y,
  487. sde_enc->cur_conn_roi.w,
  488. sde_enc->cur_conn_roi.h,
  489. sde_enc->prv_conn_roi.x,
  490. sde_enc->prv_conn_roi.y,
  491. sde_enc->prv_conn_roi.w,
  492. sde_enc->prv_conn_roi.h,
  493. sde_enc->cur_master->cached_mode.hdisplay,
  494. sde_enc->cur_master->cached_mode.vdisplay);
  495. if (sde_kms_rect_is_equal(&sde_enc->cur_conn_roi,
  496. &sde_enc->prv_conn_roi))
  497. return ret;
  498. enc_master = sde_enc->cur_master;
  499. roi = &sde_enc->cur_conn_roi;
  500. hw_ctl = enc_master->hw_ctl;
  501. vdc = &sde_enc->mode_info.comp_info.vdc_info;
  502. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  503. def = sde_rm_topology_get_topology_def(&sde_kms->rm, topology);
  504. if (IS_ERR_OR_NULL(def))
  505. return -EINVAL;
  506. num_vdc = def->num_comp_enc;
  507. num_intf = def->num_intf;
  508. mode_3d = (topology == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_VDC) ?
  509. BLEND_3D_H_ROW_INT : BLEND_3D_NONE;
  510. num_lm = def->num_lm;
  511. /*
  512. * If this encoder is driving more than one VDC encoder, they
  513. * operate in tandem, same pic dimension needs to be used by
  514. * each of them.(pp-split is assumed to be not supported)
  515. */
  516. _dce_vdc_update_pic_dim(vdc, roi->w, roi->h);
  517. merge_3d = (mode_3d != BLEND_3D_NONE) ? true : false;
  518. half_panel_partial_update = _dce_check_half_panel_update(num_lm,
  519. sde_enc);
  520. if (half_panel_partial_update && merge_3d)
  521. disable_merge_3d = true;
  522. this_frame_slices = roi->w / vdc->slice_width;
  523. intf_ip_w = this_frame_slices * vdc->slice_width;
  524. sde_vdc_populate_config(vdc, intf_ip_w, vdc->traffic_mode);
  525. enc_ip_w = intf_ip_w;
  526. SDE_DEBUG_DCE(sde_enc, "pic_w: %d pic_h: %d\n",
  527. roi->w, roi->h);
  528. is_video_mode = sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE);
  529. for (i = 0; i < num_vdc; i++) {
  530. bool active = !!((1 << i) & params->affected_displays);
  531. /*
  532. * if half_panel partial update vdc should be bound to the pp
  533. * that is driving the update, in other case when both the
  534. * layer mixers are driving the update, vdc should be bound
  535. * to left side pp
  536. */
  537. if (merge_3d && half_panel_partial_update)
  538. hw_pp[i] = (active) ? sde_enc->hw_pp[0] :
  539. sde_enc->hw_pp[1];
  540. else
  541. hw_pp[i] = sde_enc->hw_pp[i];
  542. hw_vdc[i] = sde_enc->hw_vdc[i];
  543. if (!hw_vdc[i]) {
  544. SDE_ERROR_DCE(sde_enc, "invalid params for VDC\n");
  545. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  546. i, active);
  547. return -EINVAL;
  548. }
  549. _dce_vdc_pipe_cfg(hw_vdc[i], hw_pp[i],
  550. vdc, mode_3d, disable_merge_3d,
  551. active, is_video_mode);
  552. memset(&cfg, 0, sizeof(cfg));
  553. cfg.vdc[cfg.vdc_count++] = hw_vdc[i]->idx;
  554. if (hw_ctl->ops.update_intf_cfg)
  555. hw_ctl->ops.update_intf_cfg(hw_ctl,
  556. &cfg,
  557. active);
  558. if (hw_ctl->ops.update_bitmask)
  559. hw_ctl->ops.update_bitmask(hw_ctl,
  560. SDE_HW_FLUSH_VDC,
  561. hw_vdc[i]->idx, active);
  562. SDE_DEBUG_DCE(sde_enc,
  563. "update_intf_cfg hw_ctl[%d], vdc:%d, %s",
  564. hw_ctl->idx,
  565. cfg.vdc[0],
  566. active ? "enabled" : "disabled");
  567. if (mode_3d) {
  568. memset(&cfg, 0, sizeof(cfg));
  569. cfg.merge_3d[cfg.merge_3d_count++] =
  570. hw_pp[i]->merge_3d->idx;
  571. if (hw_ctl->ops.update_intf_cfg)
  572. hw_ctl->ops.update_intf_cfg(hw_ctl,
  573. &cfg,
  574. !disable_merge_3d);
  575. if (hw_ctl->ops.update_bitmask)
  576. hw_ctl->ops.update_bitmask(
  577. hw_ctl, SDE_HW_FLUSH_MERGE_3D,
  578. hw_pp[i]->merge_3d->idx, true);
  579. SDE_DEBUG("mode_3d %s, on CTL_%d PP-%d merge3d:%d\n",
  580. disable_merge_3d ?
  581. "disabled" : "enabled",
  582. hw_ctl->idx - CTL_0,
  583. hw_pp[i]->idx - PINGPONG_0,
  584. hw_pp[i]->merge_3d ?
  585. hw_pp[i]->merge_3d->idx - MERGE_3D_0 :
  586. -1);
  587. }
  588. }
  589. return 0;
  590. }
  591. static void _dce_dsc_disable(struct sde_encoder_virt *sde_enc)
  592. {
  593. int i;
  594. struct sde_hw_pingpong *hw_pp = NULL;
  595. struct sde_hw_pingpong *hw_dsc_pp = NULL;
  596. struct sde_hw_dsc *hw_dsc = NULL;
  597. struct sde_hw_ctl *hw_ctl = NULL;
  598. struct sde_hw_intf_cfg_v1 cfg;
  599. if (!sde_enc || !sde_enc->phys_encs[0]) {
  600. SDE_ERROR("invalid params %d %d\n",
  601. !sde_enc, sde_enc ? !sde_enc->phys_encs[0] : -1);
  602. return;
  603. }
  604. /*
  605. * Connector can be null if the first virt modeset after suspend
  606. * is called with dynamic clock or dms enabled.
  607. */
  608. if (!sde_enc->phys_encs[0]->connector)
  609. return;
  610. if (sde_enc->cur_master)
  611. hw_ctl = sde_enc->cur_master->hw_ctl;
  612. memset(&cfg, 0, sizeof(cfg));
  613. /* Disable DSC for all the pp's present in this topology */
  614. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  615. hw_pp = sde_enc->hw_pp[i];
  616. hw_dsc = sde_enc->hw_dsc[i];
  617. hw_dsc_pp = sde_enc->hw_dsc_pp[i];
  618. _dce_dsc_pipe_cfg(hw_dsc, hw_pp, NULL,
  619. 0, 0, hw_dsc_pp,
  620. BLEND_3D_NONE, false, false, false);
  621. if (hw_dsc) {
  622. sde_enc->dirty_dsc_ids[i] = hw_dsc->idx;
  623. cfg.dsc[cfg.dsc_count++] = hw_dsc->idx;
  624. }
  625. }
  626. /* Clear the DSC ACTIVE config for this CTL */
  627. if (hw_ctl && hw_ctl->ops.update_intf_cfg)
  628. hw_ctl->ops.update_intf_cfg(hw_ctl, &cfg, false);
  629. /**
  630. * Since pending flushes from previous commit get cleared
  631. * sometime after this point, setting DSC flush bits now
  632. * will have no effect. Therefore dirty_dsc_ids track which
  633. * DSC blocks must be flushed for the next trigger.
  634. */
  635. }
  636. static void _dce_vdc_disable(struct sde_encoder_virt *sde_enc)
  637. {
  638. int i;
  639. struct sde_hw_pingpong *hw_pp = NULL;
  640. struct sde_hw_vdc *hw_vdc = NULL;
  641. struct sde_hw_ctl *hw_ctl = NULL;
  642. struct sde_hw_intf_cfg_v1 cfg;
  643. bool is_video_mode = false;
  644. if (!sde_enc || !sde_enc->phys_encs[0] ||
  645. !sde_enc->phys_encs[0]->connector) {
  646. SDE_ERROR("invalid params %d %d\n",
  647. !sde_enc, sde_enc ? !sde_enc->phys_encs[0] : -1);
  648. return;
  649. }
  650. if (sde_enc->cur_master)
  651. hw_ctl = sde_enc->cur_master->hw_ctl;
  652. memset(&cfg, 0, sizeof(cfg));
  653. is_video_mode = sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE);
  654. /* Disable VDC for all the pp's present in this topology */
  655. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  656. hw_pp = sde_enc->hw_pp[i];
  657. hw_vdc = sde_enc->hw_vdc[i];
  658. _dce_vdc_pipe_cfg(hw_vdc, hw_pp, NULL,
  659. BLEND_3D_NONE, false,
  660. false, is_video_mode);
  661. if (hw_vdc) {
  662. sde_enc->dirty_vdc_ids[i] = hw_vdc->idx;
  663. cfg.vdc[cfg.vdc_count++] = hw_vdc->idx;
  664. }
  665. }
  666. /* Clear the VDC ACTIVE config for this CTL */
  667. if (hw_ctl && hw_ctl->ops.update_intf_cfg)
  668. hw_ctl->ops.update_intf_cfg(hw_ctl, &cfg, false);
  669. /**
  670. * Since pending flushes from previous commit get cleared
  671. * sometime after this point, setting VDC flush bits now
  672. * will have no effect. Therefore dirty_vdc_ids track which
  673. * VDC blocks must be flushed for the next trigger.
  674. */
  675. }
  676. bool _dce_dsc_is_dirty(struct sde_encoder_virt *sde_enc)
  677. {
  678. int i;
  679. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  680. /**
  681. * This dirty_dsc_hw field is set during DSC disable to
  682. * indicate which DSC blocks need to be flushed
  683. */
  684. if (sde_enc->dirty_dsc_ids[i])
  685. return true;
  686. }
  687. return false;
  688. }
  689. bool _dce_vdc_is_dirty(struct sde_encoder_virt *sde_enc)
  690. {
  691. int i;
  692. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  693. /**
  694. * This dirty_vdc_hw field is set during VDC disable to
  695. * indicate which VDC blocks need to be flushed
  696. */
  697. if (sde_enc->dirty_vdc_ids[i])
  698. return true;
  699. }
  700. return false;
  701. }
  702. static void _dce_helper_flush_dsc(struct sde_encoder_virt *sde_enc)
  703. {
  704. int i;
  705. struct sde_hw_ctl *hw_ctl = NULL;
  706. enum sde_dsc dsc_idx;
  707. if (sde_enc->cur_master)
  708. hw_ctl = sde_enc->cur_master->hw_ctl;
  709. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  710. dsc_idx = sde_enc->dirty_dsc_ids[i];
  711. if (dsc_idx && hw_ctl && hw_ctl->ops.update_bitmask)
  712. hw_ctl->ops.update_bitmask(hw_ctl, SDE_HW_FLUSH_DSC,
  713. dsc_idx, 1);
  714. sde_enc->dirty_dsc_ids[i] = DSC_NONE;
  715. }
  716. }
  717. void _dce_helper_flush_vdc(struct sde_encoder_virt *sde_enc)
  718. {
  719. int i;
  720. struct sde_hw_ctl *hw_ctl = NULL;
  721. enum sde_vdc vdc_idx;
  722. if (sde_enc->cur_master)
  723. hw_ctl = sde_enc->cur_master->hw_ctl;
  724. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  725. vdc_idx = sde_enc->dirty_vdc_ids[i];
  726. if (vdc_idx && hw_ctl && hw_ctl->ops.update_bitmask)
  727. hw_ctl->ops.update_bitmask(hw_ctl, SDE_HW_FLUSH_VDC,
  728. vdc_idx, 1);
  729. sde_enc->dirty_vdc_ids[i] = VDC_NONE;
  730. }
  731. }
  732. void sde_encoder_dce_set_bpp(struct msm_mode_info mode_info,
  733. struct drm_crtc *crtc)
  734. {
  735. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  736. enum msm_display_compression_type comp_type;
  737. int src_bpp, target_bpp;
  738. if (!sde_crtc) {
  739. SDE_DEBUG("invalid sde_crtc\n");
  740. return;
  741. }
  742. comp_type = mode_info.comp_info.comp_type;
  743. /**
  744. * In cases where DSC or VDC compression type is not found, set
  745. * src and target bpp to get compression ratio 8/8 (default).
  746. */
  747. if (comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  748. struct msm_display_dsc_info dsc_info =
  749. mode_info.comp_info.dsc_info;
  750. src_bpp = msm_get_src_bpc(dsc_info.chroma_format,
  751. dsc_info.config.bits_per_component);
  752. target_bpp = dsc_info.config.bits_per_pixel >> 4;
  753. } else if (comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  754. struct msm_display_vdc_info vdc_info =
  755. mode_info.comp_info.vdc_info;
  756. src_bpp = msm_get_src_bpc(vdc_info.chroma_format,
  757. vdc_info.bits_per_component);
  758. target_bpp = vdc_info.bits_per_pixel >> 4;
  759. } else {
  760. src_bpp = 8;
  761. target_bpp = 8;
  762. }
  763. sde_crtc_set_bpp(sde_crtc, src_bpp, target_bpp);
  764. SDE_DEBUG("sde_crtc src_bpp = %d, target_bpp = %d\n",
  765. sde_crtc->src_bpp, sde_crtc->target_bpp);
  766. }
  767. void sde_encoder_dce_disable(struct sde_encoder_virt *sde_enc)
  768. {
  769. enum msm_display_compression_type comp_type;
  770. if (!sde_enc)
  771. return;
  772. comp_type = sde_enc->mode_info.comp_info.comp_type;
  773. if (comp_type == MSM_DISPLAY_COMPRESSION_DSC)
  774. _dce_dsc_disable(sde_enc);
  775. else if (comp_type == MSM_DISPLAY_COMPRESSION_VDC)
  776. _dce_vdc_disable(sde_enc);
  777. }
  778. int sde_encoder_dce_flush(struct sde_encoder_virt *sde_enc)
  779. {
  780. int rc = 0;
  781. if (!sde_enc)
  782. return -EINVAL;
  783. if (_dce_dsc_is_dirty(sde_enc))
  784. _dce_helper_flush_dsc(sde_enc);
  785. else if (_dce_vdc_is_dirty(sde_enc))
  786. _dce_helper_flush_vdc(sde_enc);
  787. return rc;
  788. }
  789. int sde_encoder_dce_setup(struct sde_encoder_virt *sde_enc,
  790. struct sde_encoder_kickoff_params *params)
  791. {
  792. enum msm_display_compression_type comp_type;
  793. int rc = 0;
  794. if (!sde_enc)
  795. return -EINVAL;
  796. comp_type = sde_enc->mode_info.comp_info.comp_type;
  797. if (comp_type == MSM_DISPLAY_COMPRESSION_DSC)
  798. rc = _dce_dsc_setup(sde_enc, params);
  799. else if (comp_type == MSM_DISPLAY_COMPRESSION_VDC)
  800. rc = _dce_vdc_setup(sde_enc, params);
  801. return rc;
  802. }