dsi_pll.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef __DSI_PLL_H
  6. #define __DSI_PLL_H
  7. #include <linux/clk-provider.h>
  8. #include <linux/io.h>
  9. #include <linux/clk.h>
  10. #include <linux/clkdev.h>
  11. #include <linux/regmap.h>
  12. #include "clk-regmap.h"
  13. #include "clk-regmap-divider.h"
  14. #include "clk-regmap-mux.h"
  15. #include "dsi_defs.h"
  16. #define DSI_PLL_DBG(p, fmt, ...) DRM_DEV_DEBUG(NULL, "[msm-dsi-debug]: DSI_PLL_%d: "\
  17. fmt, p ? p->index : -1, ##__VA_ARGS__)
  18. #define DSI_PLL_ERR(p, fmt, ...) DRM_DEV_ERROR(NULL, "[msm-dsi-error]: DSI_PLL_%d: "\
  19. fmt, p ? p->index : -1, ##__VA_ARGS__)
  20. #define DSI_PLL_INFO(p, fmt, ...) DRM_DEV_INFO(NULL, "[msm-dsi-info]: DSI_PLL_%d: "\
  21. fmt, p ? p->index : -1, ##__VA_ARGS__)
  22. #define DSI_PLL_WARN(p, fmt, ...) DRM_WARN("[msm-dsi-warn]: DSI_PLL_%d: "\
  23. fmt, p ? p->index : -1, ##__VA_ARGS__)
  24. #define DSI_PLL_REG_W(base, offset, data) \
  25. writel_relaxed((data), (base) + (offset))
  26. #define DSI_PLL_REG_R(base, offset) readl_relaxed((base) + (offset))
  27. #define PLL_CALC_DATA(addr0, addr1, data0, data1) \
  28. (((data1) << 24) | ((((addr1) / 4) & 0xFF) << 16) | \
  29. ((data0) << 8) | (((addr0) / 4) & 0xFF))
  30. #define DSI_DYN_PLL_REG_W(base, offset, addr0, addr1, data0, data1) \
  31. writel_relaxed(PLL_CALC_DATA(addr0, addr1, data0, data1), \
  32. (base) + (offset))
  33. #define upper_8_bit(x) ((((x) >> 2) & 0x100) >> 8)
  34. #define DFPS_MAX_NUM_OF_FRAME_RATES 16
  35. #define MAX_DSI_PLL_EN_SEQS 10
  36. /* Register offsets for 5nm PHY PLL */
  37. #define MMSS_DSI_PHY_PLL_PLL_CNTRL (0x0014)
  38. #define MMSS_DSI_PHY_PLL_PLL_BKG_KVCO_CAL_EN (0x002C)
  39. #define MMSS_DSI_PHY_PLL_PLLLOCK_CMP_EN (0x009C)
  40. /* PLL codes magic id in header */
  41. #define DSI_PLL_TRIM_CODES_MAGIC_ID (0x5643)
  42. /* PLL codes support version*/
  43. #define DSI_PLL_TRIM_CODES_VERSION (0x1)
  44. struct lpfr_cfg {
  45. unsigned long vco_rate;
  46. u32 r;
  47. };
  48. enum {
  49. DSI_PLL_5NM,
  50. DSI_PLL_10NM,
  51. DSI_UNKNOWN_PLL,
  52. };
  53. enum {
  54. DISPLAY_PLL_CODEID_DSI0 = 0,
  55. DISPLAY_PLL_CODEID_DSI1 = 1,
  56. DISPLAY_PLL_CODEID_MAX
  57. };
  58. #pragma pack(push)
  59. #pragma pack(1)
  60. struct pll_codes_header {
  61. u16 magic_id; /* Magic identifier */
  62. u8 version; /* Version ID, starting with 1 */
  63. u8 num_entries; /* Number of VCO rates in this structure */
  64. u16 size; /* Size of the entrie data structure, including header */
  65. u8 reserved[4]; /* Reserved for future use */
  66. };
  67. struct pll_codes_entry {
  68. u8 device_id; /* The PLL ID for this entry, refer to DISPLAY_PLL_CODEID */
  69. u32 vco_rate; /* VCO rate of this entry in Hz */
  70. u8 num_codes; /* Number of codes stored for this entry */
  71. u8 pll_codes[8]; /* List of PLL codes */
  72. };
  73. struct pll_codes_info {
  74. struct pll_codes_header header; /* PLL code data header */
  75. struct pll_codes_entry *pll_code_data; /* PLL code data */
  76. };
  77. #pragma pack(pop) // Restore the default packing
  78. struct dfps_pll_codes {
  79. uint32_t pll_codes_1;
  80. uint32_t pll_codes_2;
  81. uint32_t pll_codes_3;
  82. };
  83. struct dfps_codes_info {
  84. uint32_t is_valid;
  85. uint32_t clk_rate; /* hz */
  86. struct dfps_pll_codes pll_codes;
  87. };
  88. struct dfps_info {
  89. uint32_t vco_rate_cnt;
  90. struct dfps_codes_info codes_dfps[DFPS_MAX_NUM_OF_FRAME_RATES];
  91. };
  92. struct dsi_pll_resource {
  93. /*
  94. * dsi base register, phy, gdsc and dynamic refresh
  95. * register mapping
  96. */
  97. void __iomem *pll_base;
  98. void __iomem *phy_base;
  99. void __iomem *gdsc_base;
  100. void __iomem *dyn_pll_base;
  101. s64 vco_current_rate;
  102. s64 vco_ref_clk_rate;
  103. s64 vco_min_rate;
  104. s64 vco_rate;
  105. s64 byteclk_rate;
  106. s64 pclk_rate;
  107. u32 pll_revision;
  108. /* HW recommended delay during configuration of vco clock rate */
  109. u32 vco_delay;
  110. /*
  111. * Certain plls' do not allow vco rate update if it is on. Keep track of
  112. * status for them to turn on/off after set rate success.
  113. */
  114. bool pll_on;
  115. /*
  116. * caching the pll trim codes in the case of dynamic refresh
  117. */
  118. int cache_pll_trim_codes[3];
  119. /*
  120. * PLL index if multiple index are available. Eg. in case of
  121. * DSI we have 2 plls.
  122. */
  123. uint32_t index;
  124. bool ssc_en; /* share pll with master */
  125. bool ssc_center; /* default is down spread */
  126. u32 ssc_freq;
  127. u32 ssc_ppm;
  128. struct dsi_pll_resource *slave;
  129. void *priv;
  130. /*
  131. * dynamic refresh pll codes stored in this structure
  132. */
  133. struct dfps_info *dfps;
  134. /*
  135. * DSI pixel depth and lane information
  136. */
  137. int bpp;
  138. int lanes;
  139. /*
  140. * DSI PHY type DPHY/CPHY
  141. */
  142. enum dsi_phy_type type;
  143. };
  144. struct dsi_pll_clk {
  145. struct clk_hw hw;
  146. void *priv;
  147. };
  148. struct dsi_pll_vco_calc {
  149. s32 div_frac_start1;
  150. s32 div_frac_start2;
  151. s32 div_frac_start3;
  152. s64 dec_start1;
  153. s64 dec_start2;
  154. s64 pll_plllock_cmp1;
  155. s64 pll_plllock_cmp2;
  156. s64 pll_plllock_cmp3;
  157. };
  158. struct dsi_pll_div_table {
  159. u32 min_hz;
  160. u32 max_hz;
  161. int pll_div;
  162. int phy_div;
  163. };
  164. static inline struct dsi_pll_clk *to_pll_clk_hw(struct clk_hw *hw)
  165. {
  166. return container_of(hw, struct dsi_pll_clk, hw);
  167. }
  168. int dsi_pll_clock_register_5nm(struct platform_device *pdev,
  169. struct dsi_pll_resource *pll_res);
  170. int dsi_pll_init(struct platform_device *pdev,
  171. struct dsi_pll_resource **pll_res);
  172. void dsi_pll_parse_dfps_data(struct platform_device *pdev, struct dsi_pll_resource *pll_res);
  173. #endif