sde_encoder.c 145 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* worst case poll time for delay_kickoff to be cleared */
  60. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  61. /* Maximum number of VSYNC wait attempts for RSC state transition */
  62. #define MAX_RSC_WAIT 5
  63. /**
  64. * enum sde_enc_rc_events - events for resource control state machine
  65. * @SDE_ENC_RC_EVENT_KICKOFF:
  66. * This event happens at NORMAL priority.
  67. * Event that signals the start of the transfer. When this event is
  68. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  69. * Regardless of the previous state, the resource should be in ON state
  70. * at the end of this event. At the end of this event, a delayed work is
  71. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  72. * ktime.
  73. * @SDE_ENC_RC_EVENT_PRE_STOP:
  74. * This event happens at NORMAL priority.
  75. * This event, when received during the ON state, set RSC to IDLE, and
  76. * and leave the RC STATE in the PRE_OFF state.
  77. * It should be followed by the STOP event as part of encoder disable.
  78. * If received during IDLE or OFF states, it will do nothing.
  79. * @SDE_ENC_RC_EVENT_STOP:
  80. * This event happens at NORMAL priority.
  81. * When this event is received, disable all the MDP/DSI core clocks, and
  82. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  83. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  84. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  85. * Resource state should be in OFF at the end of the event.
  86. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  87. * This event happens at NORMAL priority from a work item.
  88. * Event signals that there is a seamless mode switch is in prgoress. A
  89. * client needs to turn of only irq - leave clocks ON to reduce the mode
  90. * switch latency.
  91. * @SDE_ENC_RC_EVENT_POST_MODESET:
  92. * This event happens at NORMAL priority from a work item.
  93. * Event signals that seamless mode switch is complete and resources are
  94. * acquired. Clients wants to turn on the irq again and update the rsc
  95. * with new vtotal.
  96. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that there were no frame updates for
  99. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  100. * and request RSC with IDLE state and change the resource state to IDLE.
  101. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  102. * This event is triggered from the input event thread when touch event is
  103. * received from the input device. On receiving this event,
  104. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  105. clocks and enable RSC.
  106. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  107. * off work since a new commit is imminent.
  108. */
  109. enum sde_enc_rc_events {
  110. SDE_ENC_RC_EVENT_KICKOFF = 1,
  111. SDE_ENC_RC_EVENT_PRE_STOP,
  112. SDE_ENC_RC_EVENT_STOP,
  113. SDE_ENC_RC_EVENT_PRE_MODESET,
  114. SDE_ENC_RC_EVENT_POST_MODESET,
  115. SDE_ENC_RC_EVENT_ENTER_IDLE,
  116. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  117. };
  118. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  119. {
  120. struct sde_encoder_virt *sde_enc;
  121. int i;
  122. sde_enc = to_sde_encoder_virt(drm_enc);
  123. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  124. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  125. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  126. SDE_EVT32(DRMID(drm_enc), enable);
  127. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  128. }
  129. }
  130. }
  131. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  132. {
  133. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  134. struct msm_drm_private *priv;
  135. struct sde_kms *sde_kms;
  136. struct device *cpu_dev;
  137. struct cpumask *cpu_mask = NULL;
  138. int cpu = 0;
  139. u32 cpu_dma_latency;
  140. priv = drm_enc->dev->dev_private;
  141. sde_kms = to_sde_kms(priv->kms);
  142. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  143. return;
  144. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  145. cpumask_clear(&sde_enc->valid_cpu_mask);
  146. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  147. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  148. if (!cpu_mask &&
  149. sde_encoder_check_curr_mode(drm_enc,
  150. MSM_DISPLAY_CMD_MODE))
  151. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  152. if (!cpu_mask)
  153. return;
  154. for_each_cpu(cpu, cpu_mask) {
  155. cpu_dev = get_cpu_device(cpu);
  156. if (!cpu_dev) {
  157. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  158. cpu);
  159. return;
  160. }
  161. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  162. dev_pm_qos_add_request(cpu_dev,
  163. &sde_enc->pm_qos_cpu_req[cpu],
  164. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  165. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  166. }
  167. }
  168. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  169. {
  170. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  171. struct device *cpu_dev;
  172. int cpu = 0;
  173. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  174. cpu_dev = get_cpu_device(cpu);
  175. if (!cpu_dev) {
  176. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  177. cpu);
  178. continue;
  179. }
  180. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  181. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  182. }
  183. cpumask_clear(&sde_enc->valid_cpu_mask);
  184. }
  185. static bool _sde_encoder_is_autorefresh_enabled(
  186. struct sde_encoder_virt *sde_enc)
  187. {
  188. struct drm_connector *drm_conn;
  189. if (!sde_enc->cur_master ||
  190. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  191. return false;
  192. drm_conn = sde_enc->cur_master->connector;
  193. if (!drm_conn || !drm_conn->state)
  194. return false;
  195. return sde_connector_get_property(drm_conn->state,
  196. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  197. }
  198. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  199. struct sde_hw_qdss *hw_qdss,
  200. struct sde_encoder_phys *phys, bool enable)
  201. {
  202. if (sde_enc->qdss_status == enable)
  203. return;
  204. sde_enc->qdss_status = enable;
  205. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  206. sde_enc->qdss_status);
  207. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  208. }
  209. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  210. s64 timeout_ms, struct sde_encoder_wait_info *info)
  211. {
  212. int rc = 0;
  213. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  214. ktime_t cur_ktime;
  215. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  216. do {
  217. rc = wait_event_timeout(*(info->wq),
  218. atomic_read(info->atomic_cnt) == info->count_check,
  219. wait_time_jiffies);
  220. cur_ktime = ktime_get();
  221. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  222. timeout_ms, atomic_read(info->atomic_cnt),
  223. info->count_check);
  224. /* If we timed out, counter is valid and time is less, wait again */
  225. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  226. (rc == 0) &&
  227. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  228. return rc;
  229. }
  230. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  231. {
  232. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  233. return sde_enc &&
  234. (sde_enc->disp_info.display_type ==
  235. SDE_CONNECTOR_PRIMARY);
  236. }
  237. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  238. {
  239. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  240. return sde_enc &&
  241. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  242. }
  243. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  244. {
  245. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  246. return sde_enc && sde_enc->cur_master &&
  247. sde_enc->cur_master->cont_splash_enabled;
  248. }
  249. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  250. enum sde_intr_idx intr_idx)
  251. {
  252. SDE_EVT32(DRMID(phys_enc->parent),
  253. phys_enc->intf_idx - INTF_0,
  254. phys_enc->hw_pp->idx - PINGPONG_0,
  255. intr_idx);
  256. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  257. if (phys_enc->parent_ops.handle_frame_done)
  258. phys_enc->parent_ops.handle_frame_done(
  259. phys_enc->parent, phys_enc,
  260. SDE_ENCODER_FRAME_EVENT_ERROR);
  261. }
  262. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  263. enum sde_intr_idx intr_idx,
  264. struct sde_encoder_wait_info *wait_info)
  265. {
  266. struct sde_encoder_irq *irq;
  267. u32 irq_status;
  268. int ret, i;
  269. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  270. SDE_ERROR("invalid params\n");
  271. return -EINVAL;
  272. }
  273. irq = &phys_enc->irq[intr_idx];
  274. /* note: do master / slave checking outside */
  275. /* return EWOULDBLOCK since we know the wait isn't necessary */
  276. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  277. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  278. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  279. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  280. return -EWOULDBLOCK;
  281. }
  282. if (irq->irq_idx < 0) {
  283. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  284. irq->name, irq->hw_idx);
  285. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  286. irq->irq_idx);
  287. return 0;
  288. }
  289. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  290. atomic_read(wait_info->atomic_cnt));
  291. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  292. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  293. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  294. /*
  295. * Some module X may disable interrupt for longer duration
  296. * and it may trigger all interrupts including timer interrupt
  297. * when module X again enable the interrupt.
  298. * That may cause interrupt wait timeout API in this API.
  299. * It is handled by split the wait timer in two halves.
  300. */
  301. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  302. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  303. irq->hw_idx,
  304. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  305. wait_info);
  306. if (ret)
  307. break;
  308. }
  309. if (ret <= 0) {
  310. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  311. irq->irq_idx, true);
  312. if (irq_status) {
  313. unsigned long flags;
  314. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  315. irq->hw_idx, irq->irq_idx,
  316. phys_enc->hw_pp->idx - PINGPONG_0,
  317. atomic_read(wait_info->atomic_cnt));
  318. SDE_DEBUG_PHYS(phys_enc,
  319. "done but irq %d not triggered\n",
  320. irq->irq_idx);
  321. local_irq_save(flags);
  322. irq->cb.func(phys_enc, irq->irq_idx);
  323. local_irq_restore(flags);
  324. ret = 0;
  325. } else {
  326. ret = -ETIMEDOUT;
  327. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  328. irq->hw_idx, irq->irq_idx,
  329. phys_enc->hw_pp->idx - PINGPONG_0,
  330. atomic_read(wait_info->atomic_cnt), irq_status,
  331. SDE_EVTLOG_ERROR);
  332. }
  333. } else {
  334. ret = 0;
  335. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  336. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  337. atomic_read(wait_info->atomic_cnt));
  338. }
  339. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  340. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  341. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  342. return ret;
  343. }
  344. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  345. enum sde_intr_idx intr_idx)
  346. {
  347. struct sde_encoder_irq *irq;
  348. int ret = 0;
  349. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  350. SDE_ERROR("invalid params\n");
  351. return -EINVAL;
  352. }
  353. irq = &phys_enc->irq[intr_idx];
  354. if (irq->irq_idx >= 0) {
  355. SDE_DEBUG_PHYS(phys_enc,
  356. "skipping already registered irq %s type %d\n",
  357. irq->name, irq->intr_type);
  358. return 0;
  359. }
  360. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  361. irq->intr_type, irq->hw_idx);
  362. if (irq->irq_idx < 0) {
  363. SDE_ERROR_PHYS(phys_enc,
  364. "failed to lookup IRQ index for %s type:%d\n",
  365. irq->name, irq->intr_type);
  366. return -EINVAL;
  367. }
  368. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  369. &irq->cb);
  370. if (ret) {
  371. SDE_ERROR_PHYS(phys_enc,
  372. "failed to register IRQ callback for %s\n",
  373. irq->name);
  374. irq->irq_idx = -EINVAL;
  375. return ret;
  376. }
  377. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  378. if (ret) {
  379. SDE_ERROR_PHYS(phys_enc,
  380. "enable IRQ for intr:%s failed, irq_idx %d\n",
  381. irq->name, irq->irq_idx);
  382. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  383. irq->irq_idx, &irq->cb);
  384. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  385. irq->irq_idx, SDE_EVTLOG_ERROR);
  386. irq->irq_idx = -EINVAL;
  387. return ret;
  388. }
  389. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  390. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  391. irq->name, irq->irq_idx);
  392. return ret;
  393. }
  394. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  395. enum sde_intr_idx intr_idx)
  396. {
  397. struct sde_encoder_irq *irq;
  398. int ret;
  399. if (!phys_enc) {
  400. SDE_ERROR("invalid encoder\n");
  401. return -EINVAL;
  402. }
  403. irq = &phys_enc->irq[intr_idx];
  404. /* silently skip irqs that weren't registered */
  405. if (irq->irq_idx < 0) {
  406. SDE_ERROR(
  407. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  408. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  409. irq->irq_idx);
  410. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  411. irq->irq_idx, SDE_EVTLOG_ERROR);
  412. return 0;
  413. }
  414. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  415. if (ret)
  416. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  417. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  418. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  419. &irq->cb);
  420. if (ret)
  421. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  422. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  423. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  424. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  425. irq->irq_idx = -EINVAL;
  426. return 0;
  427. }
  428. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  429. struct sde_encoder_hw_resources *hw_res,
  430. struct drm_connector_state *conn_state)
  431. {
  432. struct sde_encoder_virt *sde_enc = NULL;
  433. int ret, i = 0;
  434. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  435. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  436. -EINVAL, !drm_enc, !hw_res, !conn_state,
  437. hw_res ? !hw_res->comp_info : 0);
  438. return;
  439. }
  440. sde_enc = to_sde_encoder_virt(drm_enc);
  441. SDE_DEBUG_ENC(sde_enc, "\n");
  442. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  443. hw_res->display_type = sde_enc->disp_info.display_type;
  444. /* Query resources used by phys encs, expected to be without overlap */
  445. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  446. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  447. if (phys && phys->ops.get_hw_resources)
  448. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  449. }
  450. /*
  451. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  452. * called from atomic_check phase. Use the below API to get mode
  453. * information of the temporary conn_state passed
  454. */
  455. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  456. if (ret)
  457. SDE_ERROR("failed to get topology ret %d\n", ret);
  458. ret = sde_connector_state_get_compression_info(conn_state,
  459. hw_res->comp_info);
  460. if (ret)
  461. SDE_ERROR("failed to get compression info ret %d\n", ret);
  462. }
  463. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  464. {
  465. struct sde_encoder_virt *sde_enc = NULL;
  466. int i = 0;
  467. unsigned int num_encs;
  468. if (!drm_enc) {
  469. SDE_ERROR("invalid encoder\n");
  470. return;
  471. }
  472. sde_enc = to_sde_encoder_virt(drm_enc);
  473. SDE_DEBUG_ENC(sde_enc, "\n");
  474. num_encs = sde_enc->num_phys_encs;
  475. mutex_lock(&sde_enc->enc_lock);
  476. sde_rsc_client_destroy(sde_enc->rsc_client);
  477. for (i = 0; i < num_encs; i++) {
  478. struct sde_encoder_phys *phys;
  479. phys = sde_enc->phys_vid_encs[i];
  480. if (phys && phys->ops.destroy) {
  481. phys->ops.destroy(phys);
  482. --sde_enc->num_phys_encs;
  483. sde_enc->phys_vid_encs[i] = NULL;
  484. }
  485. phys = sde_enc->phys_cmd_encs[i];
  486. if (phys && phys->ops.destroy) {
  487. phys->ops.destroy(phys);
  488. --sde_enc->num_phys_encs;
  489. sde_enc->phys_cmd_encs[i] = NULL;
  490. }
  491. phys = sde_enc->phys_encs[i];
  492. if (phys && phys->ops.destroy) {
  493. phys->ops.destroy(phys);
  494. --sde_enc->num_phys_encs;
  495. sde_enc->phys_encs[i] = NULL;
  496. }
  497. }
  498. if (sde_enc->num_phys_encs)
  499. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  500. sde_enc->num_phys_encs);
  501. sde_enc->num_phys_encs = 0;
  502. mutex_unlock(&sde_enc->enc_lock);
  503. drm_encoder_cleanup(drm_enc);
  504. mutex_destroy(&sde_enc->enc_lock);
  505. kfree(sde_enc->input_handler);
  506. sde_enc->input_handler = NULL;
  507. kfree(sde_enc);
  508. }
  509. void sde_encoder_helper_update_intf_cfg(
  510. struct sde_encoder_phys *phys_enc)
  511. {
  512. struct sde_encoder_virt *sde_enc;
  513. struct sde_hw_intf_cfg_v1 *intf_cfg;
  514. enum sde_3d_blend_mode mode_3d;
  515. if (!phys_enc || !phys_enc->hw_pp) {
  516. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  517. return;
  518. }
  519. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  520. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  521. SDE_DEBUG_ENC(sde_enc,
  522. "intf_cfg updated for %d at idx %d\n",
  523. phys_enc->intf_idx,
  524. intf_cfg->intf_count);
  525. /* setup interface configuration */
  526. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  527. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  528. return;
  529. }
  530. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  531. if (phys_enc == sde_enc->cur_master) {
  532. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  533. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  534. else
  535. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  536. }
  537. /* configure this interface as master for split display */
  538. if (phys_enc->split_role == ENC_ROLE_MASTER)
  539. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  540. /* setup which pp blk will connect to this intf */
  541. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  542. phys_enc->hw_intf->ops.bind_pingpong_blk(
  543. phys_enc->hw_intf,
  544. true,
  545. phys_enc->hw_pp->idx);
  546. /*setup merge_3d configuration */
  547. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  548. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  549. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  550. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  551. phys_enc->hw_pp->merge_3d->idx;
  552. if (phys_enc->hw_pp->ops.setup_3d_mode)
  553. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  554. mode_3d);
  555. }
  556. void sde_encoder_helper_split_config(
  557. struct sde_encoder_phys *phys_enc,
  558. enum sde_intf interface)
  559. {
  560. struct sde_encoder_virt *sde_enc;
  561. struct split_pipe_cfg *cfg;
  562. struct sde_hw_mdp *hw_mdptop;
  563. enum sde_rm_topology_name topology;
  564. struct msm_display_info *disp_info;
  565. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  566. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  567. return;
  568. }
  569. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  570. hw_mdptop = phys_enc->hw_mdptop;
  571. disp_info = &sde_enc->disp_info;
  572. cfg = &phys_enc->hw_intf->cfg;
  573. memset(cfg, 0, sizeof(*cfg));
  574. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  575. return;
  576. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  577. cfg->split_link_en = true;
  578. /**
  579. * disable split modes since encoder will be operating in as the only
  580. * encoder, either for the entire use case in the case of, for example,
  581. * single DSI, or for this frame in the case of left/right only partial
  582. * update.
  583. */
  584. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  585. if (hw_mdptop->ops.setup_split_pipe)
  586. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  587. if (hw_mdptop->ops.setup_pp_split)
  588. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  589. return;
  590. }
  591. cfg->en = true;
  592. cfg->mode = phys_enc->intf_mode;
  593. cfg->intf = interface;
  594. if (cfg->en && phys_enc->ops.needs_single_flush &&
  595. phys_enc->ops.needs_single_flush(phys_enc))
  596. cfg->split_flush_en = true;
  597. topology = sde_connector_get_topology_name(phys_enc->connector);
  598. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  599. cfg->pp_split_slave = cfg->intf;
  600. else
  601. cfg->pp_split_slave = INTF_MAX;
  602. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  603. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  604. if (hw_mdptop->ops.setup_split_pipe)
  605. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  606. } else if (sde_enc->hw_pp[0]) {
  607. /*
  608. * slave encoder
  609. * - determine split index from master index,
  610. * assume master is first pp
  611. */
  612. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  613. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  614. cfg->pp_split_index);
  615. if (hw_mdptop->ops.setup_pp_split)
  616. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  617. }
  618. }
  619. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  620. {
  621. struct sde_encoder_virt *sde_enc;
  622. int i = 0;
  623. if (!drm_enc)
  624. return false;
  625. sde_enc = to_sde_encoder_virt(drm_enc);
  626. if (!sde_enc)
  627. return false;
  628. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  629. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  630. if (phys && phys->in_clone_mode)
  631. return true;
  632. }
  633. return false;
  634. }
  635. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  636. struct drm_crtc *crtc)
  637. {
  638. struct sde_encoder_virt *sde_enc;
  639. int i;
  640. if (!drm_enc)
  641. return false;
  642. sde_enc = to_sde_encoder_virt(drm_enc);
  643. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  644. return false;
  645. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  646. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  647. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  648. return true;
  649. }
  650. return false;
  651. }
  652. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  653. struct drm_crtc_state *crtc_state,
  654. struct drm_connector_state *conn_state)
  655. {
  656. const struct drm_display_mode *mode;
  657. struct drm_display_mode *adj_mode;
  658. int i = 0;
  659. int ret = 0;
  660. mode = &crtc_state->mode;
  661. adj_mode = &crtc_state->adjusted_mode;
  662. /* perform atomic check on the first physical encoder (master) */
  663. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  664. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  665. if (phys && phys->ops.atomic_check)
  666. ret = phys->ops.atomic_check(phys, crtc_state,
  667. conn_state);
  668. else if (phys && phys->ops.mode_fixup)
  669. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  670. ret = -EINVAL;
  671. if (ret) {
  672. SDE_ERROR_ENC(sde_enc,
  673. "mode unsupported, phys idx %d\n", i);
  674. break;
  675. }
  676. }
  677. return ret;
  678. }
  679. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  680. struct drm_crtc_state *crtc_state,
  681. struct drm_connector_state *conn_state,
  682. struct sde_connector_state *sde_conn_state,
  683. struct sde_crtc_state *sde_crtc_state)
  684. {
  685. int ret = 0;
  686. if (crtc_state->mode_changed || crtc_state->active_changed) {
  687. struct sde_rect mode_roi, roi;
  688. mode_roi.x = 0;
  689. mode_roi.y = 0;
  690. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  691. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  692. if (sde_conn_state->rois.num_rects) {
  693. sde_kms_rect_merge_rectangles(
  694. &sde_conn_state->rois, &roi);
  695. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  696. SDE_ERROR_ENC(sde_enc,
  697. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  698. roi.x, roi.y, roi.w, roi.h);
  699. ret = -EINVAL;
  700. }
  701. }
  702. if (sde_crtc_state->user_roi_list.num_rects) {
  703. sde_kms_rect_merge_rectangles(
  704. &sde_crtc_state->user_roi_list, &roi);
  705. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  706. SDE_ERROR_ENC(sde_enc,
  707. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  708. roi.x, roi.y, roi.w, roi.h);
  709. ret = -EINVAL;
  710. }
  711. }
  712. }
  713. return ret;
  714. }
  715. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  716. struct drm_crtc_state *crtc_state,
  717. struct drm_connector_state *conn_state,
  718. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  719. struct sde_connector *sde_conn,
  720. struct sde_connector_state *sde_conn_state)
  721. {
  722. int ret = 0;
  723. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  724. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  725. struct msm_display_topology *topology = NULL;
  726. ret = sde_connector_get_mode_info(&sde_conn->base,
  727. adj_mode, &sde_conn_state->mode_info);
  728. if (ret) {
  729. SDE_ERROR_ENC(sde_enc,
  730. "failed to get mode info, rc = %d\n", ret);
  731. return ret;
  732. }
  733. if (sde_conn_state->mode_info.comp_info.comp_type &&
  734. sde_conn_state->mode_info.comp_info.comp_ratio >=
  735. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  736. SDE_ERROR_ENC(sde_enc,
  737. "invalid compression ratio: %d\n",
  738. sde_conn_state->mode_info.comp_info.comp_ratio);
  739. ret = -EINVAL;
  740. return ret;
  741. }
  742. /* Reserve dynamic resources, indicating atomic_check phase */
  743. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  744. conn_state, true);
  745. if (ret) {
  746. SDE_ERROR_ENC(sde_enc,
  747. "RM failed to reserve resources, rc = %d\n",
  748. ret);
  749. return ret;
  750. }
  751. /**
  752. * Update connector state with the topology selected for the
  753. * resource set validated. Reset the topology if we are
  754. * de-activating crtc.
  755. */
  756. if (crtc_state->active)
  757. topology = &sde_conn_state->mode_info.topology;
  758. ret = sde_rm_update_topology(&sde_kms->rm,
  759. conn_state, topology);
  760. if (ret) {
  761. SDE_ERROR_ENC(sde_enc,
  762. "RM failed to update topology, rc: %d\n", ret);
  763. return ret;
  764. }
  765. ret = sde_connector_set_blob_data(conn_state->connector,
  766. conn_state,
  767. CONNECTOR_PROP_SDE_INFO);
  768. if (ret) {
  769. SDE_ERROR_ENC(sde_enc,
  770. "connector failed to update info, rc: %d\n",
  771. ret);
  772. return ret;
  773. }
  774. }
  775. return ret;
  776. }
  777. static int sde_encoder_virt_atomic_check(
  778. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  779. struct drm_connector_state *conn_state)
  780. {
  781. struct sde_encoder_virt *sde_enc;
  782. struct sde_kms *sde_kms;
  783. const struct drm_display_mode *mode;
  784. struct drm_display_mode *adj_mode;
  785. struct sde_connector *sde_conn = NULL;
  786. struct sde_connector_state *sde_conn_state = NULL;
  787. struct sde_crtc_state *sde_crtc_state = NULL;
  788. enum sde_rm_topology_name old_top;
  789. int ret = 0;
  790. bool qsync_dirty = false, has_modeset = false;
  791. if (!drm_enc || !crtc_state || !conn_state) {
  792. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  793. !drm_enc, !crtc_state, !conn_state);
  794. return -EINVAL;
  795. }
  796. sde_enc = to_sde_encoder_virt(drm_enc);
  797. SDE_DEBUG_ENC(sde_enc, "\n");
  798. sde_kms = sde_encoder_get_kms(drm_enc);
  799. if (!sde_kms)
  800. return -EINVAL;
  801. mode = &crtc_state->mode;
  802. adj_mode = &crtc_state->adjusted_mode;
  803. sde_conn = to_sde_connector(conn_state->connector);
  804. sde_conn_state = to_sde_connector_state(conn_state);
  805. sde_crtc_state = to_sde_crtc_state(crtc_state);
  806. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  807. crtc_state->active_changed, crtc_state->connectors_changed);
  808. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  809. conn_state);
  810. if (ret)
  811. return ret;
  812. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  813. conn_state, sde_conn_state, sde_crtc_state);
  814. if (ret)
  815. return ret;
  816. /**
  817. * record topology in previous atomic state to be able to handle
  818. * topology transitions correctly.
  819. */
  820. old_top = sde_connector_get_property(conn_state,
  821. CONNECTOR_PROP_TOPOLOGY_NAME);
  822. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  823. if (ret)
  824. return ret;
  825. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  826. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  827. if (ret)
  828. return ret;
  829. ret = sde_connector_roi_v1_check_roi(conn_state);
  830. if (ret) {
  831. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  832. ret);
  833. return ret;
  834. }
  835. drm_mode_set_crtcinfo(adj_mode, 0);
  836. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state,
  837. conn_state->crtc);
  838. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  839. &sde_conn_state->property_state,
  840. CONNECTOR_PROP_QSYNC_MODE);
  841. if (has_modeset && qsync_dirty &&
  842. (msm_is_mode_seamless_poms(adj_mode) ||
  843. msm_is_mode_seamless_dms(adj_mode) ||
  844. msm_is_mode_seamless_dyn_clk(adj_mode))) {
  845. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  846. adj_mode->private_flags);
  847. return -EINVAL;
  848. }
  849. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags,
  850. old_top, adj_mode->vrefresh, adj_mode->hdisplay,
  851. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal);
  852. return ret;
  853. }
  854. static void _sde_encoder_get_connector_roi(
  855. struct sde_encoder_virt *sde_enc,
  856. struct sde_rect *merged_conn_roi)
  857. {
  858. struct drm_connector *drm_conn;
  859. struct sde_connector_state *c_state;
  860. if (!sde_enc || !merged_conn_roi)
  861. return;
  862. drm_conn = sde_enc->phys_encs[0]->connector;
  863. if (!drm_conn || !drm_conn->state)
  864. return;
  865. c_state = to_sde_connector_state(drm_conn->state);
  866. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  867. }
  868. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  869. {
  870. struct sde_encoder_virt *sde_enc;
  871. struct drm_connector *drm_conn;
  872. struct drm_display_mode *adj_mode;
  873. struct sde_rect roi;
  874. if (!drm_enc) {
  875. SDE_ERROR("invalid encoder parameter\n");
  876. return -EINVAL;
  877. }
  878. sde_enc = to_sde_encoder_virt(drm_enc);
  879. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  880. SDE_ERROR("invalid crtc parameter\n");
  881. return -EINVAL;
  882. }
  883. if (!sde_enc->cur_master) {
  884. SDE_ERROR("invalid cur_master parameter\n");
  885. return -EINVAL;
  886. }
  887. adj_mode = &sde_enc->cur_master->cached_mode;
  888. drm_conn = sde_enc->cur_master->connector;
  889. _sde_encoder_get_connector_roi(sde_enc, &roi);
  890. if (sde_kms_rect_is_null(&roi)) {
  891. roi.w = adj_mode->hdisplay;
  892. roi.h = adj_mode->vdisplay;
  893. }
  894. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  895. sizeof(sde_enc->prv_conn_roi));
  896. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  897. return 0;
  898. }
  899. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  900. u32 vsync_source, bool is_dummy)
  901. {
  902. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  903. struct sde_kms *sde_kms;
  904. struct sde_hw_mdp *hw_mdptop;
  905. struct sde_encoder_virt *sde_enc;
  906. int i;
  907. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  908. if (!sde_enc) {
  909. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  910. return;
  911. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  912. SDE_ERROR("invalid num phys enc %d/%d\n",
  913. sde_enc->num_phys_encs,
  914. (int) ARRAY_SIZE(sde_enc->hw_pp));
  915. return;
  916. }
  917. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  918. if (!sde_kms) {
  919. SDE_ERROR("invalid sde_kms\n");
  920. return;
  921. }
  922. hw_mdptop = sde_kms->hw_mdp;
  923. if (!hw_mdptop) {
  924. SDE_ERROR("invalid mdptop\n");
  925. return;
  926. }
  927. if (hw_mdptop->ops.setup_vsync_source) {
  928. for (i = 0; i < sde_enc->num_phys_encs; i++)
  929. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  930. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  931. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  932. vsync_cfg.vsync_source = vsync_source;
  933. vsync_cfg.is_dummy = is_dummy;
  934. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  935. }
  936. }
  937. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  938. struct msm_display_info *disp_info, bool is_dummy)
  939. {
  940. struct sde_encoder_phys *phys;
  941. int i;
  942. u32 vsync_source;
  943. if (!sde_enc || !disp_info) {
  944. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  945. sde_enc != NULL, disp_info != NULL);
  946. return;
  947. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  948. SDE_ERROR("invalid num phys enc %d/%d\n",
  949. sde_enc->num_phys_encs,
  950. (int) ARRAY_SIZE(sde_enc->hw_pp));
  951. return;
  952. }
  953. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  954. if (is_dummy)
  955. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  956. sde_enc->te_source;
  957. else if (disp_info->is_te_using_watchdog_timer)
  958. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 +
  959. sde_enc->te_source;
  960. else
  961. vsync_source = sde_enc->te_source;
  962. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  963. disp_info->is_te_using_watchdog_timer);
  964. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  965. phys = sde_enc->phys_encs[i];
  966. if (phys && phys->ops.setup_vsync_source)
  967. phys->ops.setup_vsync_source(phys,
  968. vsync_source, is_dummy);
  969. }
  970. }
  971. }
  972. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  973. bool watchdog_te)
  974. {
  975. struct sde_encoder_virt *sde_enc;
  976. struct msm_display_info disp_info;
  977. if (!drm_enc) {
  978. pr_err("invalid drm encoder\n");
  979. return -EINVAL;
  980. }
  981. sde_enc = to_sde_encoder_virt(drm_enc);
  982. sde_encoder_control_te(drm_enc, false);
  983. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  984. disp_info.is_te_using_watchdog_timer = watchdog_te;
  985. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  986. sde_encoder_control_te(drm_enc, true);
  987. return 0;
  988. }
  989. static int _sde_encoder_rsc_client_update_vsync_wait(
  990. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  991. int wait_vblank_crtc_id)
  992. {
  993. int wait_refcount = 0, ret = 0;
  994. int pipe = -1;
  995. int wait_count = 0;
  996. struct drm_crtc *primary_crtc;
  997. struct drm_crtc *crtc;
  998. crtc = sde_enc->crtc;
  999. if (wait_vblank_crtc_id)
  1000. wait_refcount =
  1001. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1002. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1003. SDE_EVTLOG_FUNC_ENTRY);
  1004. if (crtc->base.id != wait_vblank_crtc_id) {
  1005. primary_crtc = drm_crtc_find(drm_enc->dev,
  1006. NULL, wait_vblank_crtc_id);
  1007. if (!primary_crtc) {
  1008. SDE_ERROR_ENC(sde_enc,
  1009. "failed to find primary crtc id %d\n",
  1010. wait_vblank_crtc_id);
  1011. return -EINVAL;
  1012. }
  1013. pipe = drm_crtc_index(primary_crtc);
  1014. }
  1015. /**
  1016. * note: VBLANK is expected to be enabled at this point in
  1017. * resource control state machine if on primary CRTC
  1018. */
  1019. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1020. if (sde_rsc_client_is_state_update_complete(
  1021. sde_enc->rsc_client))
  1022. break;
  1023. if (crtc->base.id == wait_vblank_crtc_id)
  1024. ret = sde_encoder_wait_for_event(drm_enc,
  1025. MSM_ENC_VBLANK);
  1026. else
  1027. drm_wait_one_vblank(drm_enc->dev, pipe);
  1028. if (ret) {
  1029. SDE_ERROR_ENC(sde_enc,
  1030. "wait for vblank failed ret:%d\n", ret);
  1031. /**
  1032. * rsc hardware may hang without vsync. avoid rsc hang
  1033. * by generating the vsync from watchdog timer.
  1034. */
  1035. if (crtc->base.id == wait_vblank_crtc_id)
  1036. sde_encoder_helper_switch_vsync(drm_enc, true);
  1037. }
  1038. }
  1039. if (wait_count >= MAX_RSC_WAIT)
  1040. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1041. SDE_EVTLOG_ERROR);
  1042. if (wait_refcount)
  1043. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1044. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1045. SDE_EVTLOG_FUNC_EXIT);
  1046. return ret;
  1047. }
  1048. static int _sde_encoder_update_rsc_client(
  1049. struct drm_encoder *drm_enc, bool enable)
  1050. {
  1051. struct sde_encoder_virt *sde_enc;
  1052. struct drm_crtc *crtc;
  1053. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1054. struct sde_rsc_cmd_config *rsc_config;
  1055. int ret;
  1056. struct msm_display_info *disp_info;
  1057. struct msm_mode_info *mode_info;
  1058. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1059. u32 qsync_mode = 0, v_front_porch;
  1060. struct drm_display_mode *mode;
  1061. bool is_vid_mode;
  1062. struct drm_encoder *enc;
  1063. if (!drm_enc || !drm_enc->dev) {
  1064. SDE_ERROR("invalid encoder arguments\n");
  1065. return -EINVAL;
  1066. }
  1067. sde_enc = to_sde_encoder_virt(drm_enc);
  1068. mode_info = &sde_enc->mode_info;
  1069. crtc = sde_enc->crtc;
  1070. if (!sde_enc->crtc) {
  1071. SDE_ERROR("invalid crtc parameter\n");
  1072. return -EINVAL;
  1073. }
  1074. disp_info = &sde_enc->disp_info;
  1075. rsc_config = &sde_enc->rsc_config;
  1076. if (!sde_enc->rsc_client) {
  1077. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1078. return 0;
  1079. }
  1080. /**
  1081. * only primary command mode panel without Qsync can request CMD state.
  1082. * all other panels/displays can request for VID state including
  1083. * secondary command mode panel.
  1084. * Clone mode encoder can request CLK STATE only.
  1085. */
  1086. if (sde_enc->cur_master)
  1087. qsync_mode = sde_connector_get_qsync_mode(
  1088. sde_enc->cur_master->connector);
  1089. /* left primary encoder keep vote */
  1090. if (sde_encoder_in_clone_mode(drm_enc)) {
  1091. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1092. return 0;
  1093. }
  1094. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1095. (disp_info->display_type && qsync_mode))
  1096. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1097. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1098. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1099. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1100. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1101. drm_for_each_encoder(enc, drm_enc->dev) {
  1102. if (enc->base.id != drm_enc->base.id &&
  1103. sde_encoder_in_cont_splash(enc))
  1104. rsc_state = SDE_RSC_CLK_STATE;
  1105. }
  1106. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1107. MSM_DISPLAY_VIDEO_MODE);
  1108. mode = &sde_enc->crtc->state->mode;
  1109. v_front_porch = mode->vsync_start - mode->vdisplay;
  1110. /* compare specific items and reconfigure the rsc */
  1111. if ((rsc_config->fps != mode_info->frame_rate) ||
  1112. (rsc_config->vtotal != mode_info->vtotal) ||
  1113. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1114. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1115. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1116. rsc_config->fps = mode_info->frame_rate;
  1117. rsc_config->vtotal = mode_info->vtotal;
  1118. /*
  1119. * for video mode, prefill lines should not go beyond vertical
  1120. * front porch for RSCC configuration. This will ensure bw
  1121. * downvotes are not sent within the active region. Additional
  1122. * -1 is to give one line time for rscc mode min_threshold.
  1123. */
  1124. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1125. rsc_config->prefill_lines = v_front_porch - 1;
  1126. else
  1127. rsc_config->prefill_lines = mode_info->prefill_lines;
  1128. rsc_config->jitter_numer = mode_info->jitter_numer;
  1129. rsc_config->jitter_denom = mode_info->jitter_denom;
  1130. sde_enc->rsc_state_init = false;
  1131. }
  1132. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1133. rsc_config->fps, sde_enc->rsc_state_init);
  1134. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1135. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1136. /* update it only once */
  1137. sde_enc->rsc_state_init = true;
  1138. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1139. rsc_state, rsc_config, crtc->base.id,
  1140. &wait_vblank_crtc_id);
  1141. } else {
  1142. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1143. rsc_state, NULL, crtc->base.id,
  1144. &wait_vblank_crtc_id);
  1145. }
  1146. /**
  1147. * if RSC performed a state change that requires a VBLANK wait, it will
  1148. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1149. *
  1150. * if we are the primary display, we will need to enable and wait
  1151. * locally since we hold the commit thread
  1152. *
  1153. * if we are an external display, we must send a signal to the primary
  1154. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1155. * by the primary panel's VBLANK signals
  1156. */
  1157. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1158. if (ret) {
  1159. SDE_ERROR_ENC(sde_enc,
  1160. "sde rsc client update failed ret:%d\n", ret);
  1161. return ret;
  1162. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1163. return ret;
  1164. }
  1165. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1166. sde_enc, wait_vblank_crtc_id);
  1167. return ret;
  1168. }
  1169. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1170. {
  1171. struct sde_encoder_virt *sde_enc;
  1172. int i;
  1173. if (!drm_enc) {
  1174. SDE_ERROR("invalid encoder\n");
  1175. return;
  1176. }
  1177. sde_enc = to_sde_encoder_virt(drm_enc);
  1178. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1179. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1180. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1181. if (phys && phys->ops.irq_control)
  1182. phys->ops.irq_control(phys, enable);
  1183. }
  1184. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1185. }
  1186. /* keep track of the userspace vblank during modeset */
  1187. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1188. u32 sw_event)
  1189. {
  1190. struct sde_encoder_virt *sde_enc;
  1191. bool enable;
  1192. int i;
  1193. if (!drm_enc) {
  1194. SDE_ERROR("invalid encoder\n");
  1195. return;
  1196. }
  1197. sde_enc = to_sde_encoder_virt(drm_enc);
  1198. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1199. sw_event, sde_enc->vblank_enabled);
  1200. /* nothing to do if vblank not enabled by userspace */
  1201. if (!sde_enc->vblank_enabled)
  1202. return;
  1203. /* disable vblank on pre_modeset */
  1204. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1205. enable = false;
  1206. /* enable vblank on post_modeset */
  1207. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1208. enable = true;
  1209. else
  1210. return;
  1211. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1212. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1213. if (phys && phys->ops.control_vblank_irq)
  1214. phys->ops.control_vblank_irq(phys, enable);
  1215. }
  1216. }
  1217. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1218. {
  1219. struct sde_encoder_virt *sde_enc;
  1220. if (!drm_enc)
  1221. return NULL;
  1222. sde_enc = to_sde_encoder_virt(drm_enc);
  1223. return sde_enc->rsc_client;
  1224. }
  1225. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1226. bool enable)
  1227. {
  1228. struct sde_kms *sde_kms;
  1229. struct sde_encoder_virt *sde_enc;
  1230. int rc;
  1231. sde_enc = to_sde_encoder_virt(drm_enc);
  1232. sde_kms = sde_encoder_get_kms(drm_enc);
  1233. if (!sde_kms)
  1234. return -EINVAL;
  1235. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1236. SDE_EVT32(DRMID(drm_enc), enable);
  1237. if (!sde_enc->cur_master) {
  1238. SDE_ERROR("encoder master not set\n");
  1239. return -EINVAL;
  1240. }
  1241. if (enable) {
  1242. /* enable SDE core clks */
  1243. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1244. if (rc < 0) {
  1245. SDE_ERROR("failed to enable power resource %d\n", rc);
  1246. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1247. return rc;
  1248. }
  1249. sde_enc->elevated_ahb_vote = true;
  1250. /* enable DSI clks */
  1251. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1252. true);
  1253. if (rc) {
  1254. SDE_ERROR("failed to enable clk control %d\n", rc);
  1255. pm_runtime_put_sync(drm_enc->dev->dev);
  1256. return rc;
  1257. }
  1258. /* enable all the irq */
  1259. sde_encoder_irq_control(drm_enc, true);
  1260. _sde_encoder_pm_qos_add_request(drm_enc);
  1261. } else {
  1262. _sde_encoder_pm_qos_remove_request(drm_enc);
  1263. /* disable all the irq */
  1264. sde_encoder_irq_control(drm_enc, false);
  1265. /* disable DSI clks */
  1266. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1267. /* disable SDE core clks */
  1268. pm_runtime_put_sync(drm_enc->dev->dev);
  1269. }
  1270. return 0;
  1271. }
  1272. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1273. bool enable, u32 frame_count)
  1274. {
  1275. struct sde_encoder_virt *sde_enc;
  1276. int i;
  1277. if (!drm_enc) {
  1278. SDE_ERROR("invalid encoder\n");
  1279. return;
  1280. }
  1281. sde_enc = to_sde_encoder_virt(drm_enc);
  1282. if (!sde_enc->misr_reconfigure)
  1283. return;
  1284. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1285. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1286. if (!phys || !phys->ops.setup_misr)
  1287. continue;
  1288. phys->ops.setup_misr(phys, enable, frame_count);
  1289. }
  1290. sde_enc->misr_reconfigure = false;
  1291. }
  1292. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1293. unsigned int type, unsigned int code, int value)
  1294. {
  1295. struct drm_encoder *drm_enc = NULL;
  1296. struct sde_encoder_virt *sde_enc = NULL;
  1297. struct msm_drm_thread *disp_thread = NULL;
  1298. struct msm_drm_private *priv = NULL;
  1299. if (!handle || !handle->handler || !handle->handler->private) {
  1300. SDE_ERROR("invalid encoder for the input event\n");
  1301. return;
  1302. }
  1303. drm_enc = (struct drm_encoder *)handle->handler->private;
  1304. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1305. SDE_ERROR("invalid parameters\n");
  1306. return;
  1307. }
  1308. priv = drm_enc->dev->dev_private;
  1309. sde_enc = to_sde_encoder_virt(drm_enc);
  1310. if (!sde_enc->crtc || (sde_enc->crtc->index
  1311. >= ARRAY_SIZE(priv->disp_thread))) {
  1312. SDE_DEBUG_ENC(sde_enc,
  1313. "invalid cached CRTC: %d or crtc index: %d\n",
  1314. sde_enc->crtc == NULL,
  1315. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1316. return;
  1317. }
  1318. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1319. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1320. kthread_queue_work(&disp_thread->worker,
  1321. &sde_enc->input_event_work);
  1322. }
  1323. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1324. {
  1325. struct sde_encoder_virt *sde_enc;
  1326. if (!drm_enc) {
  1327. SDE_ERROR("invalid encoder\n");
  1328. return;
  1329. }
  1330. sde_enc = to_sde_encoder_virt(drm_enc);
  1331. /* return early if there is no state change */
  1332. if (sde_enc->idle_pc_enabled == enable)
  1333. return;
  1334. sde_enc->idle_pc_enabled = enable;
  1335. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1336. SDE_EVT32(sde_enc->idle_pc_enabled);
  1337. }
  1338. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1339. u32 sw_event)
  1340. {
  1341. struct drm_encoder *drm_enc = &sde_enc->base;
  1342. struct msm_drm_private *priv;
  1343. unsigned int lp, idle_pc_duration;
  1344. struct msm_drm_thread *disp_thread;
  1345. /* set idle timeout based on master connector's lp value */
  1346. if (sde_enc->cur_master)
  1347. lp = sde_connector_get_lp(
  1348. sde_enc->cur_master->connector);
  1349. else
  1350. lp = SDE_MODE_DPMS_ON;
  1351. if (lp == SDE_MODE_DPMS_LP2)
  1352. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1353. else
  1354. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1355. priv = drm_enc->dev->dev_private;
  1356. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1357. kthread_mod_delayed_work(
  1358. &disp_thread->worker,
  1359. &sde_enc->delayed_off_work,
  1360. msecs_to_jiffies(idle_pc_duration));
  1361. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1362. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1363. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1364. sw_event);
  1365. }
  1366. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1367. u32 sw_event)
  1368. {
  1369. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1370. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1371. sw_event);
  1372. }
  1373. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1374. u32 sw_event)
  1375. {
  1376. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1377. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1378. else
  1379. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1380. }
  1381. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1382. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1383. {
  1384. int ret = 0;
  1385. mutex_lock(&sde_enc->rc_lock);
  1386. /* return if the resource control is already in ON state */
  1387. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1388. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1389. sw_event);
  1390. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1391. SDE_EVTLOG_FUNC_CASE1);
  1392. goto end;
  1393. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1394. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1395. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1396. sw_event, sde_enc->rc_state);
  1397. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1398. SDE_EVTLOG_ERROR);
  1399. goto end;
  1400. }
  1401. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1402. sde_encoder_irq_control(drm_enc, true);
  1403. } else {
  1404. /* enable all the clks and resources */
  1405. ret = _sde_encoder_resource_control_helper(drm_enc,
  1406. true);
  1407. if (ret) {
  1408. SDE_ERROR_ENC(sde_enc,
  1409. "sw_event:%d, rc in state %d\n",
  1410. sw_event, sde_enc->rc_state);
  1411. SDE_EVT32(DRMID(drm_enc), sw_event,
  1412. sde_enc->rc_state,
  1413. SDE_EVTLOG_ERROR);
  1414. goto end;
  1415. }
  1416. _sde_encoder_update_rsc_client(drm_enc, true);
  1417. }
  1418. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1419. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1420. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1421. end:
  1422. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1423. mutex_unlock(&sde_enc->rc_lock);
  1424. return ret;
  1425. }
  1426. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1427. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1428. {
  1429. /* cancel delayed off work, if any */
  1430. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1431. mutex_lock(&sde_enc->rc_lock);
  1432. if (is_vid_mode &&
  1433. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1434. sde_encoder_irq_control(drm_enc, true);
  1435. }
  1436. /* skip if is already OFF or IDLE, resources are off already */
  1437. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1438. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1439. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1440. sw_event, sde_enc->rc_state);
  1441. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1442. SDE_EVTLOG_FUNC_CASE3);
  1443. goto end;
  1444. }
  1445. /**
  1446. * IRQs are still enabled currently, which allows wait for
  1447. * VBLANK which RSC may require to correctly transition to OFF
  1448. */
  1449. _sde_encoder_update_rsc_client(drm_enc, false);
  1450. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1451. SDE_ENC_RC_STATE_PRE_OFF,
  1452. SDE_EVTLOG_FUNC_CASE3);
  1453. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1454. end:
  1455. mutex_unlock(&sde_enc->rc_lock);
  1456. return 0;
  1457. }
  1458. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1459. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1460. {
  1461. int ret = 0;
  1462. mutex_lock(&sde_enc->rc_lock);
  1463. /* return if the resource control is already in OFF state */
  1464. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1465. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1466. sw_event);
  1467. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1468. SDE_EVTLOG_FUNC_CASE4);
  1469. goto end;
  1470. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1471. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1472. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1473. sw_event, sde_enc->rc_state);
  1474. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1475. SDE_EVTLOG_ERROR);
  1476. ret = -EINVAL;
  1477. goto end;
  1478. }
  1479. /**
  1480. * expect to arrive here only if in either idle state or pre-off
  1481. * and in IDLE state the resources are already disabled
  1482. */
  1483. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1484. _sde_encoder_resource_control_helper(drm_enc, false);
  1485. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1486. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1487. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1488. end:
  1489. mutex_unlock(&sde_enc->rc_lock);
  1490. return ret;
  1491. }
  1492. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1493. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1494. {
  1495. int ret = 0;
  1496. /* cancel delayed off work, if any */
  1497. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1498. mutex_lock(&sde_enc->rc_lock);
  1499. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1500. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1501. sw_event);
  1502. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1503. SDE_EVTLOG_FUNC_CASE5);
  1504. goto end;
  1505. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1506. /* enable all the clks and resources */
  1507. ret = _sde_encoder_resource_control_helper(drm_enc,
  1508. true);
  1509. if (ret) {
  1510. SDE_ERROR_ENC(sde_enc,
  1511. "sw_event:%d, rc in state %d\n",
  1512. sw_event, sde_enc->rc_state);
  1513. SDE_EVT32(DRMID(drm_enc), sw_event,
  1514. sde_enc->rc_state,
  1515. SDE_EVTLOG_ERROR);
  1516. goto end;
  1517. }
  1518. _sde_encoder_update_rsc_client(drm_enc, true);
  1519. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1520. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1521. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1522. }
  1523. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1524. if (ret && ret != -EWOULDBLOCK) {
  1525. SDE_ERROR_ENC(sde_enc,
  1526. "wait for commit done returned %d\n",
  1527. ret);
  1528. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1529. ret, SDE_EVTLOG_ERROR);
  1530. ret = -EINVAL;
  1531. goto end;
  1532. }
  1533. sde_encoder_irq_control(drm_enc, false);
  1534. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1535. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1536. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1537. _sde_encoder_pm_qos_remove_request(drm_enc);
  1538. end:
  1539. mutex_unlock(&sde_enc->rc_lock);
  1540. return ret;
  1541. }
  1542. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1543. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1544. {
  1545. int ret = 0;
  1546. mutex_lock(&sde_enc->rc_lock);
  1547. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1548. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1549. sw_event);
  1550. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1551. SDE_EVTLOG_FUNC_CASE5);
  1552. goto end;
  1553. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1554. SDE_ERROR_ENC(sde_enc,
  1555. "sw_event:%d, rc:%d !MODESET state\n",
  1556. sw_event, sde_enc->rc_state);
  1557. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1558. SDE_EVTLOG_ERROR);
  1559. ret = -EINVAL;
  1560. goto end;
  1561. }
  1562. sde_encoder_irq_control(drm_enc, true);
  1563. _sde_encoder_update_rsc_client(drm_enc, true);
  1564. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1565. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1566. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1567. _sde_encoder_pm_qos_add_request(drm_enc);
  1568. end:
  1569. mutex_unlock(&sde_enc->rc_lock);
  1570. return ret;
  1571. }
  1572. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1573. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1574. {
  1575. struct msm_drm_private *priv;
  1576. struct sde_kms *sde_kms;
  1577. struct drm_crtc *crtc = drm_enc->crtc;
  1578. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1579. priv = drm_enc->dev->dev_private;
  1580. sde_kms = to_sde_kms(priv->kms);
  1581. mutex_lock(&sde_enc->rc_lock);
  1582. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1583. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1584. sw_event, sde_enc->rc_state);
  1585. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1586. SDE_EVTLOG_ERROR);
  1587. goto end;
  1588. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1589. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1590. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1591. sde_crtc_frame_pending(sde_enc->crtc),
  1592. SDE_EVTLOG_ERROR);
  1593. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1594. goto end;
  1595. }
  1596. if (is_vid_mode) {
  1597. sde_encoder_irq_control(drm_enc, false);
  1598. } else {
  1599. /* disable all the clks and resources */
  1600. _sde_encoder_update_rsc_client(drm_enc, false);
  1601. _sde_encoder_resource_control_helper(drm_enc, false);
  1602. if (!sde_kms->perf.bw_vote_mode)
  1603. memset(&sde_crtc->cur_perf, 0,
  1604. sizeof(struct sde_core_perf_params));
  1605. }
  1606. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1607. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1608. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1609. end:
  1610. mutex_unlock(&sde_enc->rc_lock);
  1611. return 0;
  1612. }
  1613. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1614. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1615. struct msm_drm_private *priv, bool is_vid_mode)
  1616. {
  1617. bool autorefresh_enabled = false;
  1618. struct msm_drm_thread *disp_thread;
  1619. int ret = 0;
  1620. if (!sde_enc->crtc ||
  1621. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1622. SDE_DEBUG_ENC(sde_enc,
  1623. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1624. sde_enc->crtc == NULL,
  1625. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1626. sw_event);
  1627. return -EINVAL;
  1628. }
  1629. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1630. mutex_lock(&sde_enc->rc_lock);
  1631. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1632. if (sde_enc->cur_master &&
  1633. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1634. autorefresh_enabled =
  1635. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1636. sde_enc->cur_master);
  1637. if (autorefresh_enabled) {
  1638. SDE_DEBUG_ENC(sde_enc,
  1639. "not handling early wakeup since auto refresh is enabled\n");
  1640. goto end;
  1641. }
  1642. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1643. kthread_mod_delayed_work(&disp_thread->worker,
  1644. &sde_enc->delayed_off_work,
  1645. msecs_to_jiffies(
  1646. IDLE_POWERCOLLAPSE_DURATION));
  1647. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1648. /* enable all the clks and resources */
  1649. ret = _sde_encoder_resource_control_helper(drm_enc,
  1650. true);
  1651. if (ret) {
  1652. SDE_ERROR_ENC(sde_enc,
  1653. "sw_event:%d, rc in state %d\n",
  1654. sw_event, sde_enc->rc_state);
  1655. SDE_EVT32(DRMID(drm_enc), sw_event,
  1656. sde_enc->rc_state,
  1657. SDE_EVTLOG_ERROR);
  1658. goto end;
  1659. }
  1660. _sde_encoder_update_rsc_client(drm_enc, true);
  1661. /*
  1662. * In some cases, commit comes with slight delay
  1663. * (> 80 ms)after early wake up, prevent clock switch
  1664. * off to avoid jank in next update. So, increase the
  1665. * command mode idle timeout sufficiently to prevent
  1666. * such case.
  1667. */
  1668. kthread_mod_delayed_work(&disp_thread->worker,
  1669. &sde_enc->delayed_off_work,
  1670. msecs_to_jiffies(
  1671. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1672. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1673. }
  1674. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1675. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1676. end:
  1677. mutex_unlock(&sde_enc->rc_lock);
  1678. return ret;
  1679. }
  1680. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1681. u32 sw_event)
  1682. {
  1683. struct sde_encoder_virt *sde_enc;
  1684. struct msm_drm_private *priv;
  1685. int ret = 0;
  1686. bool is_vid_mode = false;
  1687. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1688. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1689. sw_event);
  1690. return -EINVAL;
  1691. }
  1692. sde_enc = to_sde_encoder_virt(drm_enc);
  1693. priv = drm_enc->dev->dev_private;
  1694. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1695. is_vid_mode = true;
  1696. /*
  1697. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1698. * events and return early for other events (ie wb display).
  1699. */
  1700. if (!sde_enc->idle_pc_enabled &&
  1701. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1702. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1703. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1704. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1705. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1706. return 0;
  1707. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1708. sw_event, sde_enc->idle_pc_enabled);
  1709. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1710. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1711. switch (sw_event) {
  1712. case SDE_ENC_RC_EVENT_KICKOFF:
  1713. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1714. is_vid_mode);
  1715. break;
  1716. case SDE_ENC_RC_EVENT_PRE_STOP:
  1717. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1718. is_vid_mode);
  1719. break;
  1720. case SDE_ENC_RC_EVENT_STOP:
  1721. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1722. break;
  1723. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1724. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1725. break;
  1726. case SDE_ENC_RC_EVENT_POST_MODESET:
  1727. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1728. break;
  1729. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1730. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1731. is_vid_mode);
  1732. break;
  1733. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1734. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1735. priv, is_vid_mode);
  1736. break;
  1737. default:
  1738. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1739. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1740. break;
  1741. }
  1742. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1743. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1744. return ret;
  1745. }
  1746. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1747. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  1748. {
  1749. int i = 0;
  1750. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1751. if (intf_mode == INTF_MODE_CMD)
  1752. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1753. else if (intf_mode == INTF_MODE_VIDEO)
  1754. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1755. _sde_encoder_update_rsc_client(drm_enc, true);
  1756. if (intf_mode == INTF_MODE_CMD) {
  1757. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1758. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1759. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1760. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, adj_mode->flags,
  1761. adj_mode->private_flags, SDE_EVTLOG_FUNC_CASE1);
  1762. } else if (intf_mode == INTF_MODE_VIDEO) {
  1763. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1764. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1765. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1766. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, adj_mode->flags,
  1767. adj_mode->private_flags, SDE_EVTLOG_FUNC_CASE2);
  1768. }
  1769. }
  1770. static struct drm_connector *_sde_encoder_get_connector(
  1771. struct drm_device *dev, struct drm_encoder *drm_enc)
  1772. {
  1773. struct drm_connector_list_iter conn_iter;
  1774. struct drm_connector *conn = NULL, *conn_search;
  1775. drm_connector_list_iter_begin(dev, &conn_iter);
  1776. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1777. if (conn_search->encoder == drm_enc) {
  1778. conn = conn_search;
  1779. break;
  1780. }
  1781. }
  1782. drm_connector_list_iter_end(&conn_iter);
  1783. return conn;
  1784. }
  1785. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1786. {
  1787. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1788. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1789. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1790. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1791. struct sde_rm_hw_request request_hw;
  1792. int i, j;
  1793. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1794. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1795. sde_enc->hw_pp[i] = NULL;
  1796. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1797. break;
  1798. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1799. }
  1800. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1801. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1802. if (phys) {
  1803. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1804. SDE_HW_BLK_QDSS);
  1805. for (j = 0; j < QDSS_MAX; j++) {
  1806. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1807. phys->hw_qdss =
  1808. (struct sde_hw_qdss *)qdss_iter.hw;
  1809. break;
  1810. }
  1811. }
  1812. }
  1813. }
  1814. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1815. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1816. sde_enc->hw_dsc[i] = NULL;
  1817. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1818. break;
  1819. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1820. }
  1821. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1822. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1823. sde_enc->hw_vdc[i] = NULL;
  1824. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1825. break;
  1826. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1827. }
  1828. /* Get PP for DSC configuration */
  1829. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1830. struct sde_hw_pingpong *pp = NULL;
  1831. unsigned long features = 0;
  1832. if (!sde_enc->hw_dsc[i])
  1833. continue;
  1834. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1835. request_hw.type = SDE_HW_BLK_PINGPONG;
  1836. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1837. break;
  1838. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1839. features = pp->ops.get_hw_caps(pp);
  1840. if (test_bit(SDE_PINGPONG_DSC, &features))
  1841. sde_enc->hw_dsc_pp[i] = pp;
  1842. else
  1843. sde_enc->hw_dsc_pp[i] = NULL;
  1844. }
  1845. }
  1846. static bool sde_encoder_detect_panel_mode_switch(
  1847. struct drm_display_mode *adj_mode, enum sde_intf_mode intf_mode)
  1848. {
  1849. /* don't rely on POMS flag as it may not be set for power-on modeset */
  1850. if ((intf_mode == INTF_MODE_CMD &&
  1851. adj_mode->flags & DRM_MODE_FLAG_VID_MODE_PANEL) ||
  1852. (intf_mode == INTF_MODE_VIDEO &&
  1853. adj_mode->flags & DRM_MODE_FLAG_CMD_MODE_PANEL))
  1854. return true;
  1855. return false;
  1856. }
  1857. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  1858. struct drm_display_mode *adj_mode, bool pre_modeset)
  1859. {
  1860. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1861. enum sde_intf_mode intf_mode;
  1862. int ret;
  1863. bool is_cmd_mode = false;
  1864. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1865. is_cmd_mode = true;
  1866. if (pre_modeset) {
  1867. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1868. if (msm_is_mode_seamless_dms(adj_mode) ||
  1869. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1870. is_cmd_mode)) {
  1871. /* restore resource state before releasing them */
  1872. ret = sde_encoder_resource_control(drm_enc,
  1873. SDE_ENC_RC_EVENT_PRE_MODESET);
  1874. if (ret) {
  1875. SDE_ERROR_ENC(sde_enc,
  1876. "sde resource control failed: %d\n",
  1877. ret);
  1878. return ret;
  1879. }
  1880. /*
  1881. * Disable dce before switching the mode and after pre-
  1882. * modeset to guarantee previous kickoff has finished.
  1883. */
  1884. sde_encoder_dce_disable(sde_enc);
  1885. } else if (sde_encoder_detect_panel_mode_switch(adj_mode,
  1886. intf_mode)) {
  1887. _sde_encoder_modeset_helper_locked(drm_enc,
  1888. SDE_ENC_RC_EVENT_PRE_MODESET);
  1889. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  1890. adj_mode);
  1891. }
  1892. } else {
  1893. if (msm_is_mode_seamless_dms(adj_mode) ||
  1894. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1895. is_cmd_mode))
  1896. sde_encoder_resource_control(&sde_enc->base,
  1897. SDE_ENC_RC_EVENT_POST_MODESET);
  1898. else if (msm_is_mode_seamless_poms(adj_mode))
  1899. _sde_encoder_modeset_helper_locked(drm_enc,
  1900. SDE_ENC_RC_EVENT_POST_MODESET);
  1901. }
  1902. return 0;
  1903. }
  1904. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1905. struct drm_display_mode *mode,
  1906. struct drm_display_mode *adj_mode)
  1907. {
  1908. struct sde_encoder_virt *sde_enc;
  1909. struct sde_kms *sde_kms;
  1910. struct drm_connector *conn;
  1911. int i = 0, ret;
  1912. int num_lm, num_intf, num_pp_per_intf;
  1913. if (!drm_enc) {
  1914. SDE_ERROR("invalid encoder\n");
  1915. return;
  1916. }
  1917. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1918. SDE_ERROR("power resource is not enabled\n");
  1919. return;
  1920. }
  1921. sde_kms = sde_encoder_get_kms(drm_enc);
  1922. if (!sde_kms)
  1923. return;
  1924. sde_enc = to_sde_encoder_virt(drm_enc);
  1925. SDE_DEBUG_ENC(sde_enc, "\n");
  1926. SDE_EVT32(DRMID(drm_enc));
  1927. /*
  1928. * cache the crtc in sde_enc on enable for duration of use case
  1929. * for correctly servicing asynchronous irq events and timers
  1930. */
  1931. if (!drm_enc->crtc) {
  1932. SDE_ERROR("invalid crtc\n");
  1933. return;
  1934. }
  1935. sde_enc->crtc = drm_enc->crtc;
  1936. sde_crtc_set_qos_dirty(drm_enc->crtc);
  1937. /* get and store the mode_info */
  1938. conn = _sde_encoder_get_connector(sde_kms->dev, drm_enc);
  1939. if (!conn) {
  1940. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1941. return;
  1942. } else if (!conn->state) {
  1943. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1944. return;
  1945. }
  1946. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1947. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  1948. /* release resources before seamless mode change */
  1949. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, true);
  1950. if (ret)
  1951. return;
  1952. /* reserve dynamic resources now, indicating non test-only */
  1953. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1954. conn->state, false);
  1955. if (ret) {
  1956. SDE_ERROR_ENC(sde_enc,
  1957. "failed to reserve hw resources, %d\n", ret);
  1958. return;
  1959. }
  1960. /* assign the reserved HW blocks to this encoder */
  1961. _sde_encoder_virt_populate_hw_res(drm_enc);
  1962. /* determine left HW PP block to map to INTF */
  1963. num_lm = sde_enc->mode_info.topology.num_lm;
  1964. num_intf = sde_enc->mode_info.topology.num_intf;
  1965. num_pp_per_intf = num_lm / num_intf;
  1966. if (!num_pp_per_intf)
  1967. num_pp_per_intf = 1;
  1968. /* perform mode_set on phys_encs */
  1969. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1970. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1971. if (phys) {
  1972. if (!sde_enc->hw_pp[i * num_pp_per_intf] &&
  1973. sde_enc->topology.num_intf) {
  1974. SDE_ERROR_ENC(sde_enc, "invalid hw_pp[%d]\n",
  1975. i * num_pp_per_intf);
  1976. return;
  1977. }
  1978. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  1979. phys->connector = conn->state->connector;
  1980. if (phys->ops.mode_set)
  1981. phys->ops.mode_set(phys, mode, adj_mode);
  1982. }
  1983. }
  1984. /* update resources after seamless mode change */
  1985. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, false);
  1986. }
  1987. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1988. {
  1989. struct sde_encoder_virt *sde_enc;
  1990. struct sde_encoder_phys *phys;
  1991. int i;
  1992. if (!drm_enc) {
  1993. SDE_ERROR("invalid parameters\n");
  1994. return;
  1995. }
  1996. sde_enc = to_sde_encoder_virt(drm_enc);
  1997. if (!sde_enc) {
  1998. SDE_ERROR("invalid sde encoder\n");
  1999. return;
  2000. }
  2001. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2002. phys = sde_enc->phys_encs[i];
  2003. if (phys && phys->ops.control_te)
  2004. phys->ops.control_te(phys, enable);
  2005. }
  2006. }
  2007. static int _sde_encoder_input_connect(struct input_handler *handler,
  2008. struct input_dev *dev, const struct input_device_id *id)
  2009. {
  2010. struct input_handle *handle;
  2011. int rc = 0;
  2012. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2013. if (!handle)
  2014. return -ENOMEM;
  2015. handle->dev = dev;
  2016. handle->handler = handler;
  2017. handle->name = handler->name;
  2018. rc = input_register_handle(handle);
  2019. if (rc) {
  2020. pr_err("failed to register input handle\n");
  2021. goto error;
  2022. }
  2023. rc = input_open_device(handle);
  2024. if (rc) {
  2025. pr_err("failed to open input device\n");
  2026. goto error_unregister;
  2027. }
  2028. return 0;
  2029. error_unregister:
  2030. input_unregister_handle(handle);
  2031. error:
  2032. kfree(handle);
  2033. return rc;
  2034. }
  2035. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2036. {
  2037. input_close_device(handle);
  2038. input_unregister_handle(handle);
  2039. kfree(handle);
  2040. }
  2041. /**
  2042. * Structure for specifying event parameters on which to receive callbacks.
  2043. * This structure will trigger a callback in case of a touch event (specified by
  2044. * EV_ABS) where there is a change in X and Y coordinates,
  2045. */
  2046. static const struct input_device_id sde_input_ids[] = {
  2047. {
  2048. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2049. .evbit = { BIT_MASK(EV_ABS) },
  2050. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2051. BIT_MASK(ABS_MT_POSITION_X) |
  2052. BIT_MASK(ABS_MT_POSITION_Y) },
  2053. },
  2054. { },
  2055. };
  2056. static void _sde_encoder_input_handler_register(
  2057. struct drm_encoder *drm_enc)
  2058. {
  2059. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2060. int rc;
  2061. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2062. !sde_enc->input_event_enabled)
  2063. return;
  2064. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2065. sde_enc->input_handler->private = sde_enc;
  2066. /* register input handler if not already registered */
  2067. rc = input_register_handler(sde_enc->input_handler);
  2068. if (rc) {
  2069. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2070. rc);
  2071. kfree(sde_enc->input_handler);
  2072. }
  2073. }
  2074. }
  2075. static void _sde_encoder_input_handler_unregister(
  2076. struct drm_encoder *drm_enc)
  2077. {
  2078. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2079. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2080. !sde_enc->input_event_enabled)
  2081. return;
  2082. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2083. input_unregister_handler(sde_enc->input_handler);
  2084. sde_enc->input_handler->private = NULL;
  2085. }
  2086. }
  2087. static int _sde_encoder_input_handler(
  2088. struct sde_encoder_virt *sde_enc)
  2089. {
  2090. struct input_handler *input_handler = NULL;
  2091. int rc = 0;
  2092. if (sde_enc->input_handler) {
  2093. SDE_ERROR_ENC(sde_enc,
  2094. "input_handle is active. unexpected\n");
  2095. return -EINVAL;
  2096. }
  2097. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2098. if (!input_handler)
  2099. return -ENOMEM;
  2100. input_handler->event = sde_encoder_input_event_handler;
  2101. input_handler->connect = _sde_encoder_input_connect;
  2102. input_handler->disconnect = _sde_encoder_input_disconnect;
  2103. input_handler->name = "sde";
  2104. input_handler->id_table = sde_input_ids;
  2105. sde_enc->input_handler = input_handler;
  2106. return rc;
  2107. }
  2108. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2109. {
  2110. struct sde_encoder_virt *sde_enc = NULL;
  2111. struct sde_kms *sde_kms;
  2112. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2113. SDE_ERROR("invalid parameters\n");
  2114. return;
  2115. }
  2116. sde_kms = sde_encoder_get_kms(drm_enc);
  2117. if (!sde_kms)
  2118. return;
  2119. sde_enc = to_sde_encoder_virt(drm_enc);
  2120. if (!sde_enc || !sde_enc->cur_master) {
  2121. SDE_DEBUG("invalid sde encoder/master\n");
  2122. return;
  2123. }
  2124. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2125. sde_enc->cur_master->hw_mdptop &&
  2126. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2127. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2128. sde_enc->cur_master->hw_mdptop);
  2129. if (sde_enc->cur_master->hw_mdptop &&
  2130. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2131. !sde_in_trusted_vm(sde_kms))
  2132. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2133. sde_enc->cur_master->hw_mdptop,
  2134. sde_kms->catalog);
  2135. if (sde_enc->cur_master->hw_ctl &&
  2136. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2137. !sde_enc->cur_master->cont_splash_enabled)
  2138. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2139. sde_enc->cur_master->hw_ctl,
  2140. &sde_enc->cur_master->intf_cfg_v1);
  2141. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2142. sde_encoder_control_te(drm_enc, true);
  2143. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2144. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2145. }
  2146. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2147. {
  2148. struct sde_kms *sde_kms;
  2149. void *dither_cfg = NULL;
  2150. int ret = 0, i = 0;
  2151. size_t len = 0;
  2152. enum sde_rm_topology_name topology;
  2153. struct drm_encoder *drm_enc;
  2154. struct msm_display_dsc_info *dsc = NULL;
  2155. struct sde_encoder_virt *sde_enc;
  2156. struct sde_hw_pingpong *hw_pp;
  2157. u32 bpp, bpc;
  2158. int num_lm;
  2159. if (!phys || !phys->connector || !phys->hw_pp ||
  2160. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2161. return;
  2162. sde_kms = sde_encoder_get_kms(phys->parent);
  2163. if (!sde_kms)
  2164. return;
  2165. topology = sde_connector_get_topology_name(phys->connector);
  2166. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2167. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2168. (phys->split_role == ENC_ROLE_SLAVE)))
  2169. return;
  2170. drm_enc = phys->parent;
  2171. sde_enc = to_sde_encoder_virt(drm_enc);
  2172. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2173. bpc = dsc->config.bits_per_component;
  2174. bpp = dsc->config.bits_per_pixel;
  2175. /* disable dither for 10 bpp or 10bpc dsc config */
  2176. if (bpp == 10 || bpc == 10) {
  2177. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2178. return;
  2179. }
  2180. ret = sde_connector_get_dither_cfg(phys->connector,
  2181. phys->connector->state, &dither_cfg,
  2182. &len, sde_enc->idle_pc_restore);
  2183. /* skip reg writes when return values are invalid or no data */
  2184. if (ret && ret == -ENODATA)
  2185. return;
  2186. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2187. for (i = 0; i < num_lm; i++) {
  2188. hw_pp = sde_enc->hw_pp[i];
  2189. phys->hw_pp->ops.setup_dither(hw_pp,
  2190. dither_cfg, len);
  2191. }
  2192. }
  2193. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2194. {
  2195. struct sde_encoder_virt *sde_enc = NULL;
  2196. int i;
  2197. if (!drm_enc) {
  2198. SDE_ERROR("invalid encoder\n");
  2199. return;
  2200. }
  2201. sde_enc = to_sde_encoder_virt(drm_enc);
  2202. if (!sde_enc->cur_master) {
  2203. SDE_DEBUG("virt encoder has no master\n");
  2204. return;
  2205. }
  2206. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2207. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2208. sde_enc->idle_pc_restore = true;
  2209. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2210. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2211. if (!phys)
  2212. continue;
  2213. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2214. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2215. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2216. phys->ops.restore(phys);
  2217. _sde_encoder_setup_dither(phys);
  2218. }
  2219. if (sde_enc->cur_master->ops.restore)
  2220. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2221. _sde_encoder_virt_enable_helper(drm_enc);
  2222. }
  2223. static void sde_encoder_off_work(struct kthread_work *work)
  2224. {
  2225. struct sde_encoder_virt *sde_enc = container_of(work,
  2226. struct sde_encoder_virt, delayed_off_work.work);
  2227. struct drm_encoder *drm_enc;
  2228. if (!sde_enc) {
  2229. SDE_ERROR("invalid sde encoder\n");
  2230. return;
  2231. }
  2232. drm_enc = &sde_enc->base;
  2233. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2234. sde_encoder_idle_request(drm_enc);
  2235. SDE_ATRACE_END("sde_encoder_off_work");
  2236. }
  2237. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2238. {
  2239. struct sde_encoder_virt *sde_enc = NULL;
  2240. int i, ret = 0;
  2241. struct msm_compression_info *comp_info = NULL;
  2242. struct drm_display_mode *cur_mode = NULL;
  2243. struct msm_display_info *disp_info;
  2244. if (!drm_enc || !drm_enc->crtc) {
  2245. SDE_ERROR("invalid encoder\n");
  2246. return;
  2247. }
  2248. sde_enc = to_sde_encoder_virt(drm_enc);
  2249. disp_info = &sde_enc->disp_info;
  2250. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2251. SDE_ERROR("power resource is not enabled\n");
  2252. return;
  2253. }
  2254. if (!sde_enc->crtc)
  2255. sde_enc->crtc = drm_enc->crtc;
  2256. comp_info = &sde_enc->mode_info.comp_info;
  2257. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2258. SDE_DEBUG_ENC(sde_enc, "\n");
  2259. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2260. sde_enc->cur_master = NULL;
  2261. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2262. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2263. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2264. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2265. sde_enc->cur_master = phys;
  2266. break;
  2267. }
  2268. }
  2269. if (!sde_enc->cur_master) {
  2270. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2271. return;
  2272. }
  2273. _sde_encoder_input_handler_register(drm_enc);
  2274. if ((drm_enc->crtc->state->connectors_changed &&
  2275. sde_encoder_in_clone_mode(drm_enc)) ||
  2276. !(msm_is_mode_seamless_vrr(cur_mode)
  2277. || msm_is_mode_seamless_dms(cur_mode)
  2278. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2279. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2280. sde_encoder_off_work);
  2281. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2282. if (ret) {
  2283. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2284. ret);
  2285. return;
  2286. }
  2287. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2288. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2289. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2290. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2291. if (!phys)
  2292. continue;
  2293. phys->comp_type = comp_info->comp_type;
  2294. phys->comp_ratio = comp_info->comp_ratio;
  2295. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2296. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2297. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2298. phys->dsc_extra_pclk_cycle_cnt =
  2299. comp_info->dsc_info.pclk_per_line;
  2300. phys->dsc_extra_disp_width =
  2301. comp_info->dsc_info.extra_width;
  2302. phys->dce_bytes_per_line =
  2303. comp_info->dsc_info.bytes_per_pkt *
  2304. comp_info->dsc_info.pkt_per_line;
  2305. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2306. phys->dce_bytes_per_line =
  2307. comp_info->vdc_info.bytes_per_pkt *
  2308. comp_info->vdc_info.pkt_per_line;
  2309. }
  2310. if (phys != sde_enc->cur_master) {
  2311. /**
  2312. * on DMS request, the encoder will be enabled
  2313. * already. Invoke restore to reconfigure the
  2314. * new mode.
  2315. */
  2316. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2317. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2318. phys->ops.restore)
  2319. phys->ops.restore(phys);
  2320. else if (phys->ops.enable)
  2321. phys->ops.enable(phys);
  2322. }
  2323. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2324. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2325. phys->ops.setup_misr(phys, true,
  2326. sde_enc->misr_frame_count);
  2327. }
  2328. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2329. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2330. sde_enc->cur_master->ops.restore)
  2331. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2332. else if (sde_enc->cur_master->ops.enable)
  2333. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2334. _sde_encoder_virt_enable_helper(drm_enc);
  2335. }
  2336. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2337. {
  2338. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2339. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2340. int i = 0;
  2341. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2342. if (sde_enc->phys_encs[i]) {
  2343. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2344. sde_enc->phys_encs[i]->connector = NULL;
  2345. }
  2346. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2347. }
  2348. sde_enc->cur_master = NULL;
  2349. /*
  2350. * clear the cached crtc in sde_enc on use case finish, after all the
  2351. * outstanding events and timers have been completed
  2352. */
  2353. sde_enc->crtc = NULL;
  2354. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2355. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2356. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2357. }
  2358. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2359. {
  2360. struct sde_encoder_virt *sde_enc = NULL;
  2361. struct sde_kms *sde_kms;
  2362. enum sde_intf_mode intf_mode;
  2363. int i = 0;
  2364. if (!drm_enc) {
  2365. SDE_ERROR("invalid encoder\n");
  2366. return;
  2367. } else if (!drm_enc->dev) {
  2368. SDE_ERROR("invalid dev\n");
  2369. return;
  2370. } else if (!drm_enc->dev->dev_private) {
  2371. SDE_ERROR("invalid dev_private\n");
  2372. return;
  2373. }
  2374. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2375. SDE_ERROR("power resource is not enabled\n");
  2376. return;
  2377. }
  2378. sde_enc = to_sde_encoder_virt(drm_enc);
  2379. SDE_DEBUG_ENC(sde_enc, "\n");
  2380. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2381. if (!sde_kms)
  2382. return;
  2383. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2384. SDE_EVT32(DRMID(drm_enc));
  2385. /* wait for idle */
  2386. if (!sde_encoder_in_clone_mode(drm_enc))
  2387. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2388. _sde_encoder_input_handler_unregister(drm_enc);
  2389. /*
  2390. * For primary command mode and video mode encoders, execute the
  2391. * resource control pre-stop operations before the physical encoders
  2392. * are disabled, to allow the rsc to transition its states properly.
  2393. *
  2394. * For other encoder types, rsc should not be enabled until after
  2395. * they have been fully disabled, so delay the pre-stop operations
  2396. * until after the physical disable calls have returned.
  2397. */
  2398. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2399. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2400. sde_encoder_resource_control(drm_enc,
  2401. SDE_ENC_RC_EVENT_PRE_STOP);
  2402. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2403. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2404. if (phys && phys->ops.disable)
  2405. phys->ops.disable(phys);
  2406. }
  2407. } else {
  2408. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2409. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2410. if (phys && phys->ops.disable)
  2411. phys->ops.disable(phys);
  2412. }
  2413. sde_encoder_resource_control(drm_enc,
  2414. SDE_ENC_RC_EVENT_PRE_STOP);
  2415. }
  2416. /*
  2417. * disable dce after the transfer is complete (for command mode)
  2418. * and after physical encoder is disabled, to make sure timing
  2419. * engine is already disabled (for video mode).
  2420. */
  2421. if (!sde_in_trusted_vm(sde_kms))
  2422. sde_encoder_dce_disable(sde_enc);
  2423. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2424. if (!sde_encoder_in_clone_mode(drm_enc))
  2425. sde_encoder_virt_reset(drm_enc);
  2426. }
  2427. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2428. struct sde_encoder_phys_wb *wb_enc)
  2429. {
  2430. struct sde_encoder_virt *sde_enc;
  2431. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2432. struct sde_ctl_flush_cfg cfg;
  2433. ctl->ops.reset(ctl);
  2434. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2435. if (wb_enc) {
  2436. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2437. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2438. false, phys_enc->hw_pp->idx);
  2439. if (ctl->ops.update_bitmask)
  2440. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2441. wb_enc->hw_wb->idx, true);
  2442. }
  2443. } else {
  2444. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2445. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2446. phys_enc->hw_intf, false,
  2447. phys_enc->hw_pp->idx);
  2448. if (ctl->ops.update_bitmask)
  2449. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2450. phys_enc->hw_intf->idx, true);
  2451. }
  2452. }
  2453. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2454. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2455. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2456. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2457. phys_enc->hw_pp->merge_3d->idx, true);
  2458. }
  2459. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2460. phys_enc->hw_pp) {
  2461. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2462. false, phys_enc->hw_pp->idx);
  2463. if (ctl->ops.update_bitmask)
  2464. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2465. phys_enc->hw_cdm->idx, true);
  2466. }
  2467. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2468. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2469. ctl->ops.reset_post_disable)
  2470. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2471. phys_enc->hw_pp->merge_3d ?
  2472. phys_enc->hw_pp->merge_3d->idx : 0);
  2473. ctl->ops.get_pending_flush(ctl, &cfg);
  2474. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2475. ctl->ops.trigger_flush(ctl);
  2476. ctl->ops.trigger_start(ctl);
  2477. ctl->ops.clear_pending_flush(ctl);
  2478. }
  2479. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2480. enum sde_intf_type type, u32 controller_id)
  2481. {
  2482. int i = 0;
  2483. for (i = 0; i < catalog->intf_count; i++) {
  2484. if (catalog->intf[i].type == type
  2485. && catalog->intf[i].controller_id == controller_id) {
  2486. return catalog->intf[i].id;
  2487. }
  2488. }
  2489. return INTF_MAX;
  2490. }
  2491. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2492. enum sde_intf_type type, u32 controller_id)
  2493. {
  2494. if (controller_id < catalog->wb_count)
  2495. return catalog->wb[controller_id].id;
  2496. return WB_MAX;
  2497. }
  2498. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2499. struct drm_crtc *crtc)
  2500. {
  2501. struct sde_hw_uidle *uidle;
  2502. struct sde_uidle_cntr cntr;
  2503. struct sde_uidle_status status;
  2504. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2505. pr_err("invalid params %d %d\n",
  2506. !sde_kms, !crtc);
  2507. return;
  2508. }
  2509. /* check if perf counters are enabled and setup */
  2510. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2511. return;
  2512. uidle = sde_kms->hw_uidle;
  2513. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2514. && uidle->ops.uidle_get_status) {
  2515. uidle->ops.uidle_get_status(uidle, &status);
  2516. trace_sde_perf_uidle_status(
  2517. crtc->base.id,
  2518. status.uidle_danger_status_0,
  2519. status.uidle_danger_status_1,
  2520. status.uidle_safe_status_0,
  2521. status.uidle_safe_status_1,
  2522. status.uidle_idle_status_0,
  2523. status.uidle_idle_status_1,
  2524. status.uidle_fal_status_0,
  2525. status.uidle_fal_status_1,
  2526. status.uidle_status,
  2527. status.uidle_en_fal10);
  2528. }
  2529. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2530. && uidle->ops.uidle_get_cntr) {
  2531. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2532. trace_sde_perf_uidle_cntr(
  2533. crtc->base.id,
  2534. cntr.fal1_gate_cntr,
  2535. cntr.fal10_gate_cntr,
  2536. cntr.fal_wait_gate_cntr,
  2537. cntr.fal1_num_transitions_cntr,
  2538. cntr.fal10_num_transitions_cntr,
  2539. cntr.min_gate_cntr,
  2540. cntr.max_gate_cntr);
  2541. }
  2542. }
  2543. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2544. struct sde_encoder_phys *phy_enc)
  2545. {
  2546. struct sde_encoder_virt *sde_enc = NULL;
  2547. unsigned long lock_flags;
  2548. if (!drm_enc || !phy_enc)
  2549. return;
  2550. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2551. sde_enc = to_sde_encoder_virt(drm_enc);
  2552. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2553. if (sde_enc->crtc_vblank_cb)
  2554. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2555. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2556. if (phy_enc->sde_kms &&
  2557. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2558. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2559. atomic_inc(&phy_enc->vsync_cnt);
  2560. SDE_ATRACE_END("encoder_vblank_callback");
  2561. }
  2562. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2563. struct sde_encoder_phys *phy_enc)
  2564. {
  2565. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2566. if (!phy_enc)
  2567. return;
  2568. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2569. atomic_inc(&phy_enc->underrun_cnt);
  2570. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2571. if (sde_enc->cur_master &&
  2572. sde_enc->cur_master->ops.get_underrun_line_count)
  2573. sde_enc->cur_master->ops.get_underrun_line_count(
  2574. sde_enc->cur_master);
  2575. trace_sde_encoder_underrun(DRMID(drm_enc),
  2576. atomic_read(&phy_enc->underrun_cnt));
  2577. SDE_DBG_CTRL("stop_ftrace");
  2578. SDE_DBG_CTRL("panic_underrun");
  2579. SDE_ATRACE_END("encoder_underrun_callback");
  2580. }
  2581. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2582. void (*vbl_cb)(void *), void *vbl_data)
  2583. {
  2584. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2585. unsigned long lock_flags;
  2586. bool enable;
  2587. int i;
  2588. enable = vbl_cb ? true : false;
  2589. if (!drm_enc) {
  2590. SDE_ERROR("invalid encoder\n");
  2591. return;
  2592. }
  2593. SDE_DEBUG_ENC(sde_enc, "\n");
  2594. SDE_EVT32(DRMID(drm_enc), enable);
  2595. if (sde_encoder_in_clone_mode(drm_enc)) {
  2596. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  2597. return;
  2598. }
  2599. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2600. sde_enc->crtc_vblank_cb = vbl_cb;
  2601. sde_enc->crtc_vblank_cb_data = vbl_data;
  2602. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2603. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2604. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2605. if (phys && phys->ops.control_vblank_irq)
  2606. phys->ops.control_vblank_irq(phys, enable);
  2607. }
  2608. sde_enc->vblank_enabled = enable;
  2609. }
  2610. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2611. void (*frame_event_cb)(void *, u32 event),
  2612. struct drm_crtc *crtc)
  2613. {
  2614. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2615. unsigned long lock_flags;
  2616. bool enable;
  2617. enable = frame_event_cb ? true : false;
  2618. if (!drm_enc) {
  2619. SDE_ERROR("invalid encoder\n");
  2620. return;
  2621. }
  2622. SDE_DEBUG_ENC(sde_enc, "\n");
  2623. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2624. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2625. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2626. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2627. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2628. }
  2629. static void sde_encoder_frame_done_callback(
  2630. struct drm_encoder *drm_enc,
  2631. struct sde_encoder_phys *ready_phys, u32 event)
  2632. {
  2633. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2634. unsigned int i;
  2635. bool trigger = true;
  2636. bool is_cmd_mode = false;
  2637. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2638. if (!drm_enc || !sde_enc->cur_master) {
  2639. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2640. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2641. return;
  2642. }
  2643. sde_enc->crtc_frame_event_cb_data.connector =
  2644. sde_enc->cur_master->connector;
  2645. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2646. is_cmd_mode = true;
  2647. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2648. | SDE_ENCODER_FRAME_EVENT_ERROR
  2649. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2650. if (ready_phys->connector)
  2651. topology = sde_connector_get_topology_name(
  2652. ready_phys->connector);
  2653. /* One of the physical encoders has become idle */
  2654. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2655. if (sde_enc->phys_encs[i] == ready_phys) {
  2656. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2657. atomic_read(&sde_enc->frame_done_cnt[i]));
  2658. if (!atomic_add_unless(
  2659. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2660. SDE_EVT32(DRMID(drm_enc), event,
  2661. ready_phys->intf_idx,
  2662. SDE_EVTLOG_ERROR);
  2663. SDE_ERROR_ENC(sde_enc,
  2664. "intf idx:%d, event:%d\n",
  2665. ready_phys->intf_idx, event);
  2666. return;
  2667. }
  2668. }
  2669. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2670. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2671. trigger = false;
  2672. }
  2673. if (trigger) {
  2674. if (sde_enc->crtc_frame_event_cb)
  2675. sde_enc->crtc_frame_event_cb(
  2676. &sde_enc->crtc_frame_event_cb_data,
  2677. event);
  2678. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2679. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2680. -1, 0);
  2681. }
  2682. } else if (sde_enc->crtc_frame_event_cb) {
  2683. sde_enc->crtc_frame_event_cb(
  2684. &sde_enc->crtc_frame_event_cb_data, event);
  2685. }
  2686. }
  2687. static void sde_encoder_get_qsync_fps_callback(
  2688. struct drm_encoder *drm_enc,
  2689. u32 *qsync_fps, u32 vrr_fps)
  2690. {
  2691. struct msm_display_info *disp_info;
  2692. struct sde_encoder_virt *sde_enc;
  2693. int rc = 0;
  2694. struct sde_connector *sde_conn;
  2695. if (!qsync_fps)
  2696. return;
  2697. *qsync_fps = 0;
  2698. if (!drm_enc) {
  2699. SDE_ERROR("invalid drm encoder\n");
  2700. return;
  2701. }
  2702. sde_enc = to_sde_encoder_virt(drm_enc);
  2703. disp_info = &sde_enc->disp_info;
  2704. *qsync_fps = disp_info->qsync_min_fps;
  2705. /**
  2706. * If "dsi-supported-qsync-min-fps-list" is defined, get
  2707. * the qsync min fps corresponding to the fps in dfps list
  2708. */
  2709. if (disp_info->has_qsync_min_fps_list) {
  2710. if (!sde_enc->cur_master ||
  2711. !(sde_enc->disp_info.capabilities &
  2712. MSM_DISPLAY_CAP_VID_MODE)) {
  2713. SDE_ERROR("invalid qsync settings %b\n",
  2714. !sde_enc->cur_master);
  2715. return;
  2716. }
  2717. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2718. if (sde_conn->ops.get_qsync_min_fps)
  2719. rc = sde_conn->ops.get_qsync_min_fps(sde_conn->display,
  2720. vrr_fps);
  2721. if (rc <= 0) {
  2722. SDE_ERROR("invalid qsync min fps %d\n", rc);
  2723. return;
  2724. }
  2725. *qsync_fps = rc;
  2726. }
  2727. }
  2728. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2729. {
  2730. struct sde_encoder_virt *sde_enc;
  2731. if (!drm_enc) {
  2732. SDE_ERROR("invalid drm encoder\n");
  2733. return -EINVAL;
  2734. }
  2735. sde_enc = to_sde_encoder_virt(drm_enc);
  2736. sde_encoder_resource_control(&sde_enc->base,
  2737. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2738. return 0;
  2739. }
  2740. /**
  2741. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2742. * drm_enc: Pointer to drm encoder structure
  2743. * phys: Pointer to physical encoder structure
  2744. * extra_flush: Additional bit mask to include in flush trigger
  2745. * config_changed: if true new config is applied, avoid increment of retire
  2746. * count if false
  2747. */
  2748. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2749. struct sde_encoder_phys *phys,
  2750. struct sde_ctl_flush_cfg *extra_flush,
  2751. bool config_changed)
  2752. {
  2753. struct sde_hw_ctl *ctl;
  2754. unsigned long lock_flags;
  2755. struct sde_encoder_virt *sde_enc;
  2756. int pend_ret_fence_cnt;
  2757. struct sde_connector *c_conn;
  2758. if (!drm_enc || !phys) {
  2759. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2760. !drm_enc, !phys);
  2761. return;
  2762. }
  2763. sde_enc = to_sde_encoder_virt(drm_enc);
  2764. c_conn = to_sde_connector(phys->connector);
  2765. if (!phys->hw_pp) {
  2766. SDE_ERROR("invalid pingpong hw\n");
  2767. return;
  2768. }
  2769. ctl = phys->hw_ctl;
  2770. if (!ctl || !phys->ops.trigger_flush) {
  2771. SDE_ERROR("missing ctl/trigger cb\n");
  2772. return;
  2773. }
  2774. if (phys->split_role == ENC_ROLE_SKIP) {
  2775. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2776. "skip flush pp%d ctl%d\n",
  2777. phys->hw_pp->idx - PINGPONG_0,
  2778. ctl->idx - CTL_0);
  2779. return;
  2780. }
  2781. /* update pending counts and trigger kickoff ctl flush atomically */
  2782. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2783. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  2784. atomic_inc(&phys->pending_retire_fence_cnt);
  2785. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2786. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2787. ctl->ops.update_bitmask) {
  2788. /* perform peripheral flush on every frame update for dp dsc */
  2789. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2790. phys->comp_ratio && c_conn->ops.update_pps) {
  2791. c_conn->ops.update_pps(phys->connector, NULL,
  2792. c_conn->display);
  2793. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2794. phys->hw_intf->idx, 1);
  2795. }
  2796. if (sde_enc->dynamic_hdr_updated)
  2797. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2798. phys->hw_intf->idx, 1);
  2799. }
  2800. if ((extra_flush && extra_flush->pending_flush_mask)
  2801. && ctl->ops.update_pending_flush)
  2802. ctl->ops.update_pending_flush(ctl, extra_flush);
  2803. phys->ops.trigger_flush(phys);
  2804. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2805. if (ctl->ops.get_pending_flush) {
  2806. struct sde_ctl_flush_cfg pending_flush = {0,};
  2807. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2808. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2809. ctl->idx - CTL_0,
  2810. pending_flush.pending_flush_mask,
  2811. pend_ret_fence_cnt);
  2812. } else {
  2813. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2814. ctl->idx - CTL_0,
  2815. pend_ret_fence_cnt);
  2816. }
  2817. }
  2818. /**
  2819. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2820. * phys: Pointer to physical encoder structure
  2821. */
  2822. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2823. {
  2824. struct sde_hw_ctl *ctl;
  2825. struct sde_encoder_virt *sde_enc;
  2826. if (!phys) {
  2827. SDE_ERROR("invalid argument(s)\n");
  2828. return;
  2829. }
  2830. if (!phys->hw_pp) {
  2831. SDE_ERROR("invalid pingpong hw\n");
  2832. return;
  2833. }
  2834. if (!phys->parent) {
  2835. SDE_ERROR("invalid parent\n");
  2836. return;
  2837. }
  2838. /* avoid ctrl start for encoder in clone mode */
  2839. if (phys->in_clone_mode)
  2840. return;
  2841. ctl = phys->hw_ctl;
  2842. sde_enc = to_sde_encoder_virt(phys->parent);
  2843. if (phys->split_role == ENC_ROLE_SKIP) {
  2844. SDE_DEBUG_ENC(sde_enc,
  2845. "skip start pp%d ctl%d\n",
  2846. phys->hw_pp->idx - PINGPONG_0,
  2847. ctl->idx - CTL_0);
  2848. return;
  2849. }
  2850. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2851. phys->ops.trigger_start(phys);
  2852. }
  2853. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2854. {
  2855. struct sde_hw_ctl *ctl;
  2856. if (!phys_enc) {
  2857. SDE_ERROR("invalid encoder\n");
  2858. return;
  2859. }
  2860. ctl = phys_enc->hw_ctl;
  2861. if (ctl && ctl->ops.trigger_flush)
  2862. ctl->ops.trigger_flush(ctl);
  2863. }
  2864. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2865. {
  2866. struct sde_hw_ctl *ctl;
  2867. if (!phys_enc) {
  2868. SDE_ERROR("invalid encoder\n");
  2869. return;
  2870. }
  2871. ctl = phys_enc->hw_ctl;
  2872. if (ctl && ctl->ops.trigger_start) {
  2873. ctl->ops.trigger_start(ctl);
  2874. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2875. }
  2876. }
  2877. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2878. {
  2879. struct sde_encoder_virt *sde_enc;
  2880. struct sde_connector *sde_con;
  2881. void *sde_con_disp;
  2882. struct sde_hw_ctl *ctl;
  2883. int rc;
  2884. if (!phys_enc) {
  2885. SDE_ERROR("invalid encoder\n");
  2886. return;
  2887. }
  2888. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2889. ctl = phys_enc->hw_ctl;
  2890. if (!ctl || !ctl->ops.reset)
  2891. return;
  2892. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2893. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2894. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2895. phys_enc->connector) {
  2896. sde_con = to_sde_connector(phys_enc->connector);
  2897. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2898. if (sde_con->ops.soft_reset) {
  2899. rc = sde_con->ops.soft_reset(sde_con_disp);
  2900. if (rc) {
  2901. SDE_ERROR_ENC(sde_enc,
  2902. "connector soft reset failure\n");
  2903. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2904. "panic");
  2905. }
  2906. }
  2907. }
  2908. phys_enc->enable_state = SDE_ENC_ENABLED;
  2909. }
  2910. /**
  2911. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2912. * Iterate through the physical encoders and perform consolidated flush
  2913. * and/or control start triggering as needed. This is done in the virtual
  2914. * encoder rather than the individual physical ones in order to handle
  2915. * use cases that require visibility into multiple physical encoders at
  2916. * a time.
  2917. * sde_enc: Pointer to virtual encoder structure
  2918. * config_changed: if true new config is applied. Avoid regdma_flush and
  2919. * incrementing the retire count if false.
  2920. */
  2921. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  2922. bool config_changed)
  2923. {
  2924. struct sde_hw_ctl *ctl;
  2925. uint32_t i;
  2926. struct sde_ctl_flush_cfg pending_flush = {0,};
  2927. u32 pending_kickoff_cnt;
  2928. struct msm_drm_private *priv = NULL;
  2929. struct sde_kms *sde_kms = NULL;
  2930. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2931. bool is_regdma_blocking = false, is_vid_mode = false;
  2932. struct sde_crtc *sde_crtc;
  2933. if (!sde_enc) {
  2934. SDE_ERROR("invalid encoder\n");
  2935. return;
  2936. }
  2937. sde_crtc = to_sde_crtc(sde_enc->crtc);
  2938. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2939. is_vid_mode = true;
  2940. is_regdma_blocking = (is_vid_mode ||
  2941. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2942. /* don't perform flush/start operations for slave encoders */
  2943. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2944. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2945. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2946. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2947. continue;
  2948. ctl = phys->hw_ctl;
  2949. if (!ctl)
  2950. continue;
  2951. if (phys->connector)
  2952. topology = sde_connector_get_topology_name(
  2953. phys->connector);
  2954. if (!phys->ops.needs_single_flush ||
  2955. !phys->ops.needs_single_flush(phys)) {
  2956. if (config_changed && ctl->ops.reg_dma_flush)
  2957. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2958. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  2959. config_changed);
  2960. } else if (ctl->ops.get_pending_flush) {
  2961. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2962. }
  2963. }
  2964. /* for split flush, combine pending flush masks and send to master */
  2965. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2966. ctl = sde_enc->cur_master->hw_ctl;
  2967. if (config_changed && ctl->ops.reg_dma_flush)
  2968. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2969. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2970. &pending_flush,
  2971. config_changed);
  2972. }
  2973. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2974. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2975. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2976. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2977. continue;
  2978. if (!phys->ops.needs_single_flush ||
  2979. !phys->ops.needs_single_flush(phys)) {
  2980. pending_kickoff_cnt =
  2981. sde_encoder_phys_inc_pending(phys);
  2982. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  2983. } else {
  2984. pending_kickoff_cnt =
  2985. sde_encoder_phys_inc_pending(phys);
  2986. SDE_EVT32(pending_kickoff_cnt,
  2987. pending_flush.pending_flush_mask,
  2988. SDE_EVTLOG_FUNC_CASE2);
  2989. }
  2990. }
  2991. if (sde_enc->misr_enable)
  2992. sde_encoder_misr_configure(&sde_enc->base, true,
  2993. sde_enc->misr_frame_count);
  2994. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  2995. if (crtc_misr_info.misr_enable && sde_crtc &&
  2996. sde_crtc->misr_reconfigure) {
  2997. sde_crtc_misr_setup(sde_enc->crtc, true,
  2998. crtc_misr_info.misr_frame_count);
  2999. sde_crtc->misr_reconfigure = false;
  3000. }
  3001. _sde_encoder_trigger_start(sde_enc->cur_master);
  3002. if (sde_enc->elevated_ahb_vote) {
  3003. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3004. priv = sde_enc->base.dev->dev_private;
  3005. if (sde_kms != NULL) {
  3006. sde_power_scale_reg_bus(&priv->phandle,
  3007. VOTE_INDEX_LOW,
  3008. false);
  3009. }
  3010. sde_enc->elevated_ahb_vote = false;
  3011. }
  3012. }
  3013. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3014. struct drm_encoder *drm_enc,
  3015. unsigned long *affected_displays,
  3016. int num_active_phys)
  3017. {
  3018. struct sde_encoder_virt *sde_enc;
  3019. struct sde_encoder_phys *master;
  3020. enum sde_rm_topology_name topology;
  3021. bool is_right_only;
  3022. if (!drm_enc || !affected_displays)
  3023. return;
  3024. sde_enc = to_sde_encoder_virt(drm_enc);
  3025. master = sde_enc->cur_master;
  3026. if (!master || !master->connector)
  3027. return;
  3028. topology = sde_connector_get_topology_name(master->connector);
  3029. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3030. return;
  3031. /*
  3032. * For pingpong split, the slave pingpong won't generate IRQs. For
  3033. * right-only updates, we can't swap pingpongs, or simply swap the
  3034. * master/slave assignment, we actually have to swap the interfaces
  3035. * so that the master physical encoder will use a pingpong/interface
  3036. * that generates irqs on which to wait.
  3037. */
  3038. is_right_only = !test_bit(0, affected_displays) &&
  3039. test_bit(1, affected_displays);
  3040. if (is_right_only && !sde_enc->intfs_swapped) {
  3041. /* right-only update swap interfaces */
  3042. swap(sde_enc->phys_encs[0]->intf_idx,
  3043. sde_enc->phys_encs[1]->intf_idx);
  3044. sde_enc->intfs_swapped = true;
  3045. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3046. /* left-only or full update, swap back */
  3047. swap(sde_enc->phys_encs[0]->intf_idx,
  3048. sde_enc->phys_encs[1]->intf_idx);
  3049. sde_enc->intfs_swapped = false;
  3050. }
  3051. SDE_DEBUG_ENC(sde_enc,
  3052. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3053. is_right_only, sde_enc->intfs_swapped,
  3054. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3055. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3056. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3057. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3058. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3059. *affected_displays);
  3060. /* ppsplit always uses master since ppslave invalid for irqs*/
  3061. if (num_active_phys == 1)
  3062. *affected_displays = BIT(0);
  3063. }
  3064. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3065. struct sde_encoder_kickoff_params *params)
  3066. {
  3067. struct sde_encoder_virt *sde_enc;
  3068. struct sde_encoder_phys *phys;
  3069. int i, num_active_phys;
  3070. bool master_assigned = false;
  3071. if (!drm_enc || !params)
  3072. return;
  3073. sde_enc = to_sde_encoder_virt(drm_enc);
  3074. if (sde_enc->num_phys_encs <= 1)
  3075. return;
  3076. /* count bits set */
  3077. num_active_phys = hweight_long(params->affected_displays);
  3078. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3079. params->affected_displays, num_active_phys);
  3080. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3081. num_active_phys);
  3082. /* for left/right only update, ppsplit master switches interface */
  3083. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3084. &params->affected_displays, num_active_phys);
  3085. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3086. enum sde_enc_split_role prv_role, new_role;
  3087. bool active = false;
  3088. phys = sde_enc->phys_encs[i];
  3089. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3090. continue;
  3091. active = test_bit(i, &params->affected_displays);
  3092. prv_role = phys->split_role;
  3093. if (active && num_active_phys == 1)
  3094. new_role = ENC_ROLE_SOLO;
  3095. else if (active && !master_assigned)
  3096. new_role = ENC_ROLE_MASTER;
  3097. else if (active)
  3098. new_role = ENC_ROLE_SLAVE;
  3099. else
  3100. new_role = ENC_ROLE_SKIP;
  3101. phys->ops.update_split_role(phys, new_role);
  3102. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3103. sde_enc->cur_master = phys;
  3104. master_assigned = true;
  3105. }
  3106. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3107. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3108. phys->split_role, active);
  3109. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3110. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3111. phys->split_role, active, num_active_phys);
  3112. }
  3113. }
  3114. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3115. {
  3116. struct sde_encoder_virt *sde_enc;
  3117. struct msm_display_info *disp_info;
  3118. if (!drm_enc) {
  3119. SDE_ERROR("invalid encoder\n");
  3120. return false;
  3121. }
  3122. sde_enc = to_sde_encoder_virt(drm_enc);
  3123. disp_info = &sde_enc->disp_info;
  3124. return (disp_info->curr_panel_mode == mode);
  3125. }
  3126. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3127. {
  3128. struct sde_encoder_virt *sde_enc;
  3129. struct sde_encoder_phys *phys;
  3130. unsigned int i;
  3131. struct sde_hw_ctl *ctl;
  3132. if (!drm_enc) {
  3133. SDE_ERROR("invalid encoder\n");
  3134. return;
  3135. }
  3136. sde_enc = to_sde_encoder_virt(drm_enc);
  3137. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3138. phys = sde_enc->phys_encs[i];
  3139. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3140. sde_encoder_check_curr_mode(drm_enc,
  3141. MSM_DISPLAY_CMD_MODE)) {
  3142. ctl = phys->hw_ctl;
  3143. if (ctl->ops.trigger_pending)
  3144. /* update only for command mode primary ctl */
  3145. ctl->ops.trigger_pending(ctl);
  3146. }
  3147. }
  3148. sde_enc->idle_pc_restore = false;
  3149. }
  3150. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3151. {
  3152. struct sde_encoder_virt *sde_enc = container_of(work,
  3153. struct sde_encoder_virt, esd_trigger_work);
  3154. if (!sde_enc) {
  3155. SDE_ERROR("invalid sde encoder\n");
  3156. return;
  3157. }
  3158. sde_encoder_resource_control(&sde_enc->base,
  3159. SDE_ENC_RC_EVENT_KICKOFF);
  3160. }
  3161. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3162. {
  3163. struct sde_encoder_virt *sde_enc = container_of(work,
  3164. struct sde_encoder_virt, input_event_work);
  3165. if (!sde_enc) {
  3166. SDE_ERROR("invalid sde encoder\n");
  3167. return;
  3168. }
  3169. sde_encoder_resource_control(&sde_enc->base,
  3170. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3171. }
  3172. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3173. {
  3174. struct sde_encoder_virt *sde_enc = container_of(work,
  3175. struct sde_encoder_virt, early_wakeup_work);
  3176. if (!sde_enc) {
  3177. SDE_ERROR("invalid sde encoder\n");
  3178. return;
  3179. }
  3180. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3181. sde_encoder_resource_control(&sde_enc->base,
  3182. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3183. SDE_ATRACE_END("encoder_early_wakeup");
  3184. }
  3185. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3186. {
  3187. struct sde_encoder_virt *sde_enc = NULL;
  3188. struct msm_drm_thread *disp_thread = NULL;
  3189. struct msm_drm_private *priv = NULL;
  3190. priv = drm_enc->dev->dev_private;
  3191. sde_enc = to_sde_encoder_virt(drm_enc);
  3192. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3193. SDE_DEBUG_ENC(sde_enc,
  3194. "should only early wake up command mode display\n");
  3195. return;
  3196. }
  3197. if (!sde_enc->crtc || (sde_enc->crtc->index
  3198. >= ARRAY_SIZE(priv->event_thread))) {
  3199. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3200. sde_enc->crtc == NULL,
  3201. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3202. return;
  3203. }
  3204. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3205. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3206. kthread_queue_work(&disp_thread->worker,
  3207. &sde_enc->early_wakeup_work);
  3208. SDE_ATRACE_END("queue_early_wakeup_work");
  3209. }
  3210. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3211. {
  3212. static const uint64_t timeout_us = 50000;
  3213. static const uint64_t sleep_us = 20;
  3214. struct sde_encoder_virt *sde_enc;
  3215. ktime_t cur_ktime, exp_ktime;
  3216. uint32_t line_count, tmp, i;
  3217. if (!drm_enc) {
  3218. SDE_ERROR("invalid encoder\n");
  3219. return -EINVAL;
  3220. }
  3221. sde_enc = to_sde_encoder_virt(drm_enc);
  3222. if (!sde_enc->cur_master ||
  3223. !sde_enc->cur_master->ops.get_line_count) {
  3224. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3225. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3226. return -EINVAL;
  3227. }
  3228. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3229. line_count = sde_enc->cur_master->ops.get_line_count(
  3230. sde_enc->cur_master);
  3231. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3232. tmp = line_count;
  3233. line_count = sde_enc->cur_master->ops.get_line_count(
  3234. sde_enc->cur_master);
  3235. if (line_count < tmp) {
  3236. SDE_EVT32(DRMID(drm_enc), line_count);
  3237. return 0;
  3238. }
  3239. cur_ktime = ktime_get();
  3240. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3241. break;
  3242. usleep_range(sleep_us / 2, sleep_us);
  3243. }
  3244. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3245. return -ETIMEDOUT;
  3246. }
  3247. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3248. {
  3249. struct drm_encoder *drm_enc;
  3250. struct sde_rm_hw_iter rm_iter;
  3251. bool lm_valid = false;
  3252. bool intf_valid = false;
  3253. if (!phys_enc || !phys_enc->parent) {
  3254. SDE_ERROR("invalid encoder\n");
  3255. return -EINVAL;
  3256. }
  3257. drm_enc = phys_enc->parent;
  3258. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3259. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3260. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3261. phys_enc->has_intf_te)) {
  3262. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3263. SDE_HW_BLK_INTF);
  3264. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3265. struct sde_hw_intf *hw_intf =
  3266. (struct sde_hw_intf *)rm_iter.hw;
  3267. if (!hw_intf)
  3268. continue;
  3269. if (phys_enc->hw_ctl->ops.update_bitmask)
  3270. phys_enc->hw_ctl->ops.update_bitmask(
  3271. phys_enc->hw_ctl,
  3272. SDE_HW_FLUSH_INTF,
  3273. hw_intf->idx, 1);
  3274. intf_valid = true;
  3275. }
  3276. if (!intf_valid) {
  3277. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3278. "intf not found to flush\n");
  3279. return -EFAULT;
  3280. }
  3281. } else {
  3282. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3283. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3284. struct sde_hw_mixer *hw_lm =
  3285. (struct sde_hw_mixer *)rm_iter.hw;
  3286. if (!hw_lm)
  3287. continue;
  3288. /* update LM flush for HW without INTF TE */
  3289. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3290. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3291. phys_enc->hw_ctl,
  3292. hw_lm->idx, 1);
  3293. lm_valid = true;
  3294. }
  3295. if (!lm_valid) {
  3296. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3297. "lm not found to flush\n");
  3298. return -EFAULT;
  3299. }
  3300. }
  3301. return 0;
  3302. }
  3303. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3304. struct sde_encoder_virt *sde_enc)
  3305. {
  3306. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3307. struct sde_hw_mdp *mdptop = NULL;
  3308. sde_enc->dynamic_hdr_updated = false;
  3309. if (sde_enc->cur_master) {
  3310. mdptop = sde_enc->cur_master->hw_mdptop;
  3311. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3312. sde_enc->cur_master->connector);
  3313. }
  3314. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3315. return;
  3316. if (mdptop->ops.set_hdr_plus_metadata) {
  3317. sde_enc->dynamic_hdr_updated = true;
  3318. mdptop->ops.set_hdr_plus_metadata(
  3319. mdptop, dhdr_meta->dynamic_hdr_payload,
  3320. dhdr_meta->dynamic_hdr_payload_size,
  3321. sde_enc->cur_master->intf_idx == INTF_0 ?
  3322. 0 : 1);
  3323. }
  3324. }
  3325. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3326. {
  3327. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3328. struct sde_encoder_phys *phys;
  3329. int i;
  3330. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3331. phys = sde_enc->phys_encs[i];
  3332. if (phys && phys->ops.hw_reset)
  3333. phys->ops.hw_reset(phys);
  3334. }
  3335. }
  3336. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3337. struct sde_encoder_kickoff_params *params)
  3338. {
  3339. struct sde_encoder_virt *sde_enc;
  3340. struct sde_encoder_phys *phys;
  3341. struct sde_kms *sde_kms = NULL;
  3342. struct sde_crtc *sde_crtc;
  3343. bool needs_hw_reset = false, is_cmd_mode;
  3344. int i, rc, ret = 0;
  3345. struct msm_display_info *disp_info;
  3346. if (!drm_enc || !params || !drm_enc->dev ||
  3347. !drm_enc->dev->dev_private) {
  3348. SDE_ERROR("invalid args\n");
  3349. return -EINVAL;
  3350. }
  3351. sde_enc = to_sde_encoder_virt(drm_enc);
  3352. sde_kms = sde_encoder_get_kms(drm_enc);
  3353. if (!sde_kms)
  3354. return -EINVAL;
  3355. disp_info = &sde_enc->disp_info;
  3356. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3357. SDE_DEBUG_ENC(sde_enc, "\n");
  3358. SDE_EVT32(DRMID(drm_enc));
  3359. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3360. MSM_DISPLAY_CMD_MODE);
  3361. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3362. && is_cmd_mode)
  3363. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3364. sde_enc->cur_master->connector->state,
  3365. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3366. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3367. /* prepare for next kickoff, may include waiting on previous kickoff */
  3368. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3369. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3370. phys = sde_enc->phys_encs[i];
  3371. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3372. params->recovery_events_enabled =
  3373. sde_enc->recovery_events_enabled;
  3374. if (phys) {
  3375. if (phys->ops.prepare_for_kickoff) {
  3376. rc = phys->ops.prepare_for_kickoff(
  3377. phys, params);
  3378. if (rc)
  3379. ret = rc;
  3380. }
  3381. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3382. needs_hw_reset = true;
  3383. _sde_encoder_setup_dither(phys);
  3384. if (sde_enc->cur_master &&
  3385. sde_connector_is_qsync_updated(
  3386. sde_enc->cur_master->connector)) {
  3387. _helper_flush_qsync(phys);
  3388. if (is_cmd_mode)
  3389. _sde_encoder_update_rsc_client(drm_enc,
  3390. true);
  3391. }
  3392. }
  3393. }
  3394. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3395. if (rc) {
  3396. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3397. ret = rc;
  3398. goto end;
  3399. }
  3400. /* if any phys needs reset, reset all phys, in-order */
  3401. if (needs_hw_reset)
  3402. sde_encoder_needs_hw_reset(drm_enc);
  3403. _sde_encoder_update_master(drm_enc, params);
  3404. _sde_encoder_update_roi(drm_enc);
  3405. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3406. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3407. if (rc) {
  3408. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3409. sde_enc->cur_master->connector->base.id,
  3410. rc);
  3411. ret = rc;
  3412. }
  3413. }
  3414. if (sde_enc->cur_master &&
  3415. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3416. !sde_enc->cur_master->cont_splash_enabled)) {
  3417. rc = sde_encoder_dce_setup(sde_enc, params);
  3418. if (rc) {
  3419. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3420. ret = rc;
  3421. }
  3422. }
  3423. sde_encoder_dce_flush(sde_enc);
  3424. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3425. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3426. sde_enc->cur_master, sde_kms->qdss_enabled);
  3427. end:
  3428. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3429. return ret;
  3430. }
  3431. /**
  3432. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3433. * with the specified encoder, and unstage all pipes from it
  3434. * @encoder: encoder pointer
  3435. * Returns: 0 on success
  3436. */
  3437. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3438. {
  3439. struct sde_encoder_virt *sde_enc;
  3440. struct sde_encoder_phys *phys;
  3441. unsigned int i;
  3442. int rc = 0;
  3443. if (!drm_enc) {
  3444. SDE_ERROR("invalid encoder\n");
  3445. return -EINVAL;
  3446. }
  3447. sde_enc = to_sde_encoder_virt(drm_enc);
  3448. SDE_ATRACE_BEGIN("encoder_release_lm");
  3449. SDE_DEBUG_ENC(sde_enc, "\n");
  3450. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3451. phys = sde_enc->phys_encs[i];
  3452. if (!phys)
  3453. continue;
  3454. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3455. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3456. if (rc)
  3457. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3458. }
  3459. SDE_ATRACE_END("encoder_release_lm");
  3460. return rc;
  3461. }
  3462. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error,
  3463. bool config_changed)
  3464. {
  3465. struct sde_encoder_virt *sde_enc;
  3466. struct sde_encoder_phys *phys;
  3467. unsigned int i;
  3468. if (!drm_enc) {
  3469. SDE_ERROR("invalid encoder\n");
  3470. return;
  3471. }
  3472. SDE_ATRACE_BEGIN("encoder_kickoff");
  3473. sde_enc = to_sde_encoder_virt(drm_enc);
  3474. SDE_DEBUG_ENC(sde_enc, "\n");
  3475. /* create a 'no pipes' commit to release buffers on errors */
  3476. if (is_error)
  3477. _sde_encoder_reset_ctl_hw(drm_enc);
  3478. if (sde_enc->delay_kickoff) {
  3479. u32 loop_count = 20;
  3480. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3481. for (i = 0; i < loop_count; i++) {
  3482. usleep_range(sleep, sleep * 2);
  3483. if (!sde_enc->delay_kickoff)
  3484. break;
  3485. }
  3486. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3487. }
  3488. /* All phys encs are ready to go, trigger the kickoff */
  3489. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3490. /* allow phys encs to handle any post-kickoff business */
  3491. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3492. phys = sde_enc->phys_encs[i];
  3493. if (phys && phys->ops.handle_post_kickoff)
  3494. phys->ops.handle_post_kickoff(phys);
  3495. }
  3496. SDE_ATRACE_END("encoder_kickoff");
  3497. }
  3498. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3499. struct sde_hw_pp_vsync_info *info)
  3500. {
  3501. struct sde_encoder_virt *sde_enc;
  3502. struct sde_encoder_phys *phys;
  3503. int i, ret;
  3504. if (!drm_enc || !info)
  3505. return;
  3506. sde_enc = to_sde_encoder_virt(drm_enc);
  3507. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3508. phys = sde_enc->phys_encs[i];
  3509. if (phys && phys->hw_intf && phys->hw_pp
  3510. && phys->hw_intf->ops.get_vsync_info) {
  3511. ret = phys->hw_intf->ops.get_vsync_info(
  3512. phys->hw_intf, &info[i]);
  3513. if (!ret) {
  3514. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3515. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3516. }
  3517. }
  3518. }
  3519. }
  3520. void sde_encoder_helper_get_transfer_time(struct drm_encoder *drm_enc,
  3521. u32 *transfer_time_us)
  3522. {
  3523. struct sde_encoder_virt *sde_enc;
  3524. struct msm_mode_info *info;
  3525. if (!drm_enc || !transfer_time_us) {
  3526. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3527. !transfer_time_us);
  3528. return;
  3529. }
  3530. sde_enc = to_sde_encoder_virt(drm_enc);
  3531. info = &sde_enc->mode_info;
  3532. *transfer_time_us = info->mdp_transfer_time_us;
  3533. }
  3534. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3535. struct drm_framebuffer *fb)
  3536. {
  3537. struct drm_encoder *drm_enc;
  3538. struct sde_hw_mixer_cfg mixer;
  3539. struct sde_rm_hw_iter lm_iter;
  3540. bool lm_valid = false;
  3541. if (!phys_enc || !phys_enc->parent) {
  3542. SDE_ERROR("invalid encoder\n");
  3543. return -EINVAL;
  3544. }
  3545. drm_enc = phys_enc->parent;
  3546. memset(&mixer, 0, sizeof(mixer));
  3547. /* reset associated CTL/LMs */
  3548. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3549. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3550. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3551. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3552. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3553. if (!hw_lm)
  3554. continue;
  3555. /* need to flush LM to remove it */
  3556. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3557. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3558. phys_enc->hw_ctl,
  3559. hw_lm->idx, 1);
  3560. if (fb) {
  3561. /* assume a single LM if targeting a frame buffer */
  3562. if (lm_valid)
  3563. continue;
  3564. mixer.out_height = fb->height;
  3565. mixer.out_width = fb->width;
  3566. if (hw_lm->ops.setup_mixer_out)
  3567. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3568. }
  3569. lm_valid = true;
  3570. /* only enable border color on LM */
  3571. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3572. phys_enc->hw_ctl->ops.setup_blendstage(
  3573. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3574. }
  3575. if (!lm_valid) {
  3576. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3577. return -EFAULT;
  3578. }
  3579. return 0;
  3580. }
  3581. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3582. {
  3583. struct sde_encoder_virt *sde_enc;
  3584. struct sde_encoder_phys *phys;
  3585. int i, rc = 0, ret = 0;
  3586. struct sde_hw_ctl *ctl;
  3587. if (!drm_enc) {
  3588. SDE_ERROR("invalid encoder\n");
  3589. return -EINVAL;
  3590. }
  3591. sde_enc = to_sde_encoder_virt(drm_enc);
  3592. /* update the qsync parameters for the current frame */
  3593. if (sde_enc->cur_master)
  3594. sde_connector_set_qsync_params(
  3595. sde_enc->cur_master->connector);
  3596. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3597. phys = sde_enc->phys_encs[i];
  3598. if (phys && phys->ops.prepare_commit)
  3599. phys->ops.prepare_commit(phys);
  3600. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3601. ret = -ETIMEDOUT;
  3602. if (phys && phys->hw_ctl) {
  3603. ctl = phys->hw_ctl;
  3604. /*
  3605. * avoid clearing the pending flush during the first
  3606. * frame update after idle power collpase as the
  3607. * restore path would have updated the pending flush
  3608. */
  3609. if (!sde_enc->idle_pc_restore &&
  3610. ctl->ops.clear_pending_flush)
  3611. ctl->ops.clear_pending_flush(ctl);
  3612. }
  3613. }
  3614. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3615. rc = sde_connector_prepare_commit(
  3616. sde_enc->cur_master->connector);
  3617. if (rc)
  3618. SDE_ERROR_ENC(sde_enc,
  3619. "prepare commit failed conn %d rc %d\n",
  3620. sde_enc->cur_master->connector->base.id,
  3621. rc);
  3622. }
  3623. return ret;
  3624. }
  3625. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3626. bool enable, u32 frame_count)
  3627. {
  3628. if (!phys_enc)
  3629. return;
  3630. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3631. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3632. enable, frame_count);
  3633. }
  3634. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3635. bool nonblock, u32 *misr_value)
  3636. {
  3637. if (!phys_enc)
  3638. return -EINVAL;
  3639. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3640. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3641. nonblock, misr_value) : -ENOTSUPP;
  3642. }
  3643. #ifdef CONFIG_DEBUG_FS
  3644. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3645. {
  3646. struct sde_encoder_virt *sde_enc;
  3647. int i;
  3648. if (!s || !s->private)
  3649. return -EINVAL;
  3650. sde_enc = s->private;
  3651. mutex_lock(&sde_enc->enc_lock);
  3652. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3653. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3654. if (!phys)
  3655. continue;
  3656. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3657. phys->intf_idx - INTF_0,
  3658. atomic_read(&phys->vsync_cnt),
  3659. atomic_read(&phys->underrun_cnt));
  3660. switch (phys->intf_mode) {
  3661. case INTF_MODE_VIDEO:
  3662. seq_puts(s, "mode: video\n");
  3663. break;
  3664. case INTF_MODE_CMD:
  3665. seq_puts(s, "mode: command\n");
  3666. break;
  3667. case INTF_MODE_WB_BLOCK:
  3668. seq_puts(s, "mode: wb block\n");
  3669. break;
  3670. case INTF_MODE_WB_LINE:
  3671. seq_puts(s, "mode: wb line\n");
  3672. break;
  3673. default:
  3674. seq_puts(s, "mode: ???\n");
  3675. break;
  3676. }
  3677. }
  3678. mutex_unlock(&sde_enc->enc_lock);
  3679. return 0;
  3680. }
  3681. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3682. struct file *file)
  3683. {
  3684. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3685. }
  3686. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3687. const char __user *user_buf, size_t count, loff_t *ppos)
  3688. {
  3689. struct sde_encoder_virt *sde_enc;
  3690. char buf[MISR_BUFF_SIZE + 1];
  3691. size_t buff_copy;
  3692. u32 frame_count, enable;
  3693. struct sde_kms *sde_kms = NULL;
  3694. struct drm_encoder *drm_enc;
  3695. if (!file || !file->private_data)
  3696. return -EINVAL;
  3697. sde_enc = file->private_data;
  3698. if (!sde_enc)
  3699. return -EINVAL;
  3700. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3701. if (!sde_kms)
  3702. return -EINVAL;
  3703. drm_enc = &sde_enc->base;
  3704. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3705. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3706. return -ENOTSUPP;
  3707. }
  3708. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3709. if (copy_from_user(buf, user_buf, buff_copy))
  3710. return -EINVAL;
  3711. buf[buff_copy] = 0; /* end of string */
  3712. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3713. return -EINVAL;
  3714. sde_enc->misr_enable = enable;
  3715. sde_enc->misr_reconfigure = true;
  3716. sde_enc->misr_frame_count = frame_count;
  3717. return count;
  3718. }
  3719. static ssize_t _sde_encoder_misr_read(struct file *file,
  3720. char __user *user_buff, size_t count, loff_t *ppos)
  3721. {
  3722. struct sde_encoder_virt *sde_enc;
  3723. struct sde_kms *sde_kms = NULL;
  3724. struct drm_encoder *drm_enc;
  3725. int i = 0, len = 0;
  3726. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3727. int rc;
  3728. if (*ppos)
  3729. return 0;
  3730. if (!file || !file->private_data)
  3731. return -EINVAL;
  3732. sde_enc = file->private_data;
  3733. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3734. if (!sde_kms)
  3735. return -EINVAL;
  3736. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3737. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3738. return -ENOTSUPP;
  3739. }
  3740. drm_enc = &sde_enc->base;
  3741. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3742. if (rc < 0)
  3743. return rc;
  3744. if (!sde_enc->misr_enable) {
  3745. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3746. "disabled\n");
  3747. goto buff_check;
  3748. }
  3749. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3750. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3751. u32 misr_value = 0;
  3752. if (!phys || !phys->ops.collect_misr) {
  3753. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3754. "invalid\n");
  3755. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3756. continue;
  3757. }
  3758. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3759. if (rc) {
  3760. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3761. "invalid\n");
  3762. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3763. rc);
  3764. continue;
  3765. } else {
  3766. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3767. "Intf idx:%d\n",
  3768. phys->intf_idx - INTF_0);
  3769. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3770. "0x%x\n", misr_value);
  3771. }
  3772. }
  3773. buff_check:
  3774. if (count <= len) {
  3775. len = 0;
  3776. goto end;
  3777. }
  3778. if (copy_to_user(user_buff, buf, len)) {
  3779. len = -EFAULT;
  3780. goto end;
  3781. }
  3782. *ppos += len; /* increase offset */
  3783. end:
  3784. pm_runtime_put_sync(drm_enc->dev->dev);
  3785. return len;
  3786. }
  3787. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3788. {
  3789. struct sde_encoder_virt *sde_enc;
  3790. struct sde_kms *sde_kms;
  3791. int i;
  3792. static const struct file_operations debugfs_status_fops = {
  3793. .open = _sde_encoder_debugfs_status_open,
  3794. .read = seq_read,
  3795. .llseek = seq_lseek,
  3796. .release = single_release,
  3797. };
  3798. static const struct file_operations debugfs_misr_fops = {
  3799. .open = simple_open,
  3800. .read = _sde_encoder_misr_read,
  3801. .write = _sde_encoder_misr_setup,
  3802. };
  3803. char name[SDE_NAME_SIZE];
  3804. if (!drm_enc) {
  3805. SDE_ERROR("invalid encoder\n");
  3806. return -EINVAL;
  3807. }
  3808. sde_enc = to_sde_encoder_virt(drm_enc);
  3809. sde_kms = sde_encoder_get_kms(drm_enc);
  3810. if (!sde_kms) {
  3811. SDE_ERROR("invalid sde_kms\n");
  3812. return -EINVAL;
  3813. }
  3814. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3815. /* create overall sub-directory for the encoder */
  3816. sde_enc->debugfs_root = debugfs_create_dir(name,
  3817. drm_enc->dev->primary->debugfs_root);
  3818. if (!sde_enc->debugfs_root)
  3819. return -ENOMEM;
  3820. /* don't error check these */
  3821. debugfs_create_file("status", 0400,
  3822. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3823. debugfs_create_file("misr_data", 0600,
  3824. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3825. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3826. &sde_enc->idle_pc_enabled);
  3827. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3828. &sde_enc->frame_trigger_mode);
  3829. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3830. if (sde_enc->phys_encs[i] &&
  3831. sde_enc->phys_encs[i]->ops.late_register)
  3832. sde_enc->phys_encs[i]->ops.late_register(
  3833. sde_enc->phys_encs[i],
  3834. sde_enc->debugfs_root);
  3835. return 0;
  3836. }
  3837. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3838. {
  3839. struct sde_encoder_virt *sde_enc;
  3840. if (!drm_enc)
  3841. return;
  3842. sde_enc = to_sde_encoder_virt(drm_enc);
  3843. debugfs_remove_recursive(sde_enc->debugfs_root);
  3844. }
  3845. #else
  3846. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3847. {
  3848. return 0;
  3849. }
  3850. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3851. {
  3852. }
  3853. #endif
  3854. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3855. {
  3856. return _sde_encoder_init_debugfs(encoder);
  3857. }
  3858. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3859. {
  3860. _sde_encoder_destroy_debugfs(encoder);
  3861. }
  3862. static int sde_encoder_virt_add_phys_encs(
  3863. struct msm_display_info *disp_info,
  3864. struct sde_encoder_virt *sde_enc,
  3865. struct sde_enc_phys_init_params *params)
  3866. {
  3867. struct sde_encoder_phys *enc = NULL;
  3868. u32 display_caps = disp_info->capabilities;
  3869. SDE_DEBUG_ENC(sde_enc, "\n");
  3870. /*
  3871. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3872. * in this function, check up-front.
  3873. */
  3874. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3875. ARRAY_SIZE(sde_enc->phys_encs)) {
  3876. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3877. sde_enc->num_phys_encs);
  3878. return -EINVAL;
  3879. }
  3880. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3881. enc = sde_encoder_phys_vid_init(params);
  3882. if (IS_ERR_OR_NULL(enc)) {
  3883. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3884. PTR_ERR(enc));
  3885. return !enc ? -EINVAL : PTR_ERR(enc);
  3886. }
  3887. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3888. }
  3889. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3890. enc = sde_encoder_phys_cmd_init(params);
  3891. if (IS_ERR_OR_NULL(enc)) {
  3892. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3893. PTR_ERR(enc));
  3894. return !enc ? -EINVAL : PTR_ERR(enc);
  3895. }
  3896. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3897. }
  3898. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3899. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3900. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3901. else
  3902. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3903. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3904. ++sde_enc->num_phys_encs;
  3905. return 0;
  3906. }
  3907. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3908. struct sde_enc_phys_init_params *params)
  3909. {
  3910. struct sde_encoder_phys *enc = NULL;
  3911. if (!sde_enc) {
  3912. SDE_ERROR("invalid encoder\n");
  3913. return -EINVAL;
  3914. }
  3915. SDE_DEBUG_ENC(sde_enc, "\n");
  3916. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3917. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3918. sde_enc->num_phys_encs);
  3919. return -EINVAL;
  3920. }
  3921. enc = sde_encoder_phys_wb_init(params);
  3922. if (IS_ERR_OR_NULL(enc)) {
  3923. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3924. PTR_ERR(enc));
  3925. return !enc ? -EINVAL : PTR_ERR(enc);
  3926. }
  3927. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3928. ++sde_enc->num_phys_encs;
  3929. return 0;
  3930. }
  3931. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3932. struct sde_kms *sde_kms,
  3933. struct msm_display_info *disp_info,
  3934. int *drm_enc_mode)
  3935. {
  3936. int ret = 0;
  3937. int i = 0;
  3938. enum sde_intf_type intf_type;
  3939. struct sde_encoder_virt_ops parent_ops = {
  3940. sde_encoder_vblank_callback,
  3941. sde_encoder_underrun_callback,
  3942. sde_encoder_frame_done_callback,
  3943. sde_encoder_get_qsync_fps_callback,
  3944. };
  3945. struct sde_enc_phys_init_params phys_params;
  3946. if (!sde_enc || !sde_kms) {
  3947. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3948. !sde_enc, !sde_kms);
  3949. return -EINVAL;
  3950. }
  3951. memset(&phys_params, 0, sizeof(phys_params));
  3952. phys_params.sde_kms = sde_kms;
  3953. phys_params.parent = &sde_enc->base;
  3954. phys_params.parent_ops = parent_ops;
  3955. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3956. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3957. SDE_DEBUG("\n");
  3958. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3959. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3960. intf_type = INTF_DSI;
  3961. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3962. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3963. intf_type = INTF_HDMI;
  3964. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3965. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3966. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3967. else
  3968. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3969. intf_type = INTF_DP;
  3970. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3971. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3972. intf_type = INTF_WB;
  3973. } else {
  3974. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3975. return -EINVAL;
  3976. }
  3977. WARN_ON(disp_info->num_of_h_tiles < 1);
  3978. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  3979. sde_enc->te_source = disp_info->te_source;
  3980. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  3981. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  3982. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  3983. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  3984. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  3985. mutex_lock(&sde_enc->enc_lock);
  3986. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  3987. /*
  3988. * Left-most tile is at index 0, content is controller id
  3989. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  3990. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  3991. */
  3992. u32 controller_id = disp_info->h_tile_instance[i];
  3993. if (disp_info->num_of_h_tiles > 1) {
  3994. if (i == 0)
  3995. phys_params.split_role = ENC_ROLE_MASTER;
  3996. else
  3997. phys_params.split_role = ENC_ROLE_SLAVE;
  3998. } else {
  3999. phys_params.split_role = ENC_ROLE_SOLO;
  4000. }
  4001. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4002. i, controller_id, phys_params.split_role);
  4003. if (sde_enc->ops.phys_init) {
  4004. struct sde_encoder_phys *enc;
  4005. enc = sde_enc->ops.phys_init(intf_type,
  4006. controller_id,
  4007. &phys_params);
  4008. if (enc) {
  4009. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4010. enc;
  4011. ++sde_enc->num_phys_encs;
  4012. } else
  4013. SDE_ERROR_ENC(sde_enc,
  4014. "failed to add phys encs\n");
  4015. continue;
  4016. }
  4017. if (intf_type == INTF_WB) {
  4018. phys_params.intf_idx = INTF_MAX;
  4019. phys_params.wb_idx = sde_encoder_get_wb(
  4020. sde_kms->catalog,
  4021. intf_type, controller_id);
  4022. if (phys_params.wb_idx == WB_MAX) {
  4023. SDE_ERROR_ENC(sde_enc,
  4024. "could not get wb: type %d, id %d\n",
  4025. intf_type, controller_id);
  4026. ret = -EINVAL;
  4027. }
  4028. } else {
  4029. phys_params.wb_idx = WB_MAX;
  4030. phys_params.intf_idx = sde_encoder_get_intf(
  4031. sde_kms->catalog, intf_type,
  4032. controller_id);
  4033. if (phys_params.intf_idx == INTF_MAX) {
  4034. SDE_ERROR_ENC(sde_enc,
  4035. "could not get wb: type %d, id %d\n",
  4036. intf_type, controller_id);
  4037. ret = -EINVAL;
  4038. }
  4039. }
  4040. if (!ret) {
  4041. if (intf_type == INTF_WB)
  4042. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4043. &phys_params);
  4044. else
  4045. ret = sde_encoder_virt_add_phys_encs(
  4046. disp_info,
  4047. sde_enc,
  4048. &phys_params);
  4049. if (ret)
  4050. SDE_ERROR_ENC(sde_enc,
  4051. "failed to add phys encs\n");
  4052. }
  4053. }
  4054. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4055. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4056. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4057. if (vid_phys) {
  4058. atomic_set(&vid_phys->vsync_cnt, 0);
  4059. atomic_set(&vid_phys->underrun_cnt, 0);
  4060. }
  4061. if (cmd_phys) {
  4062. atomic_set(&cmd_phys->vsync_cnt, 0);
  4063. atomic_set(&cmd_phys->underrun_cnt, 0);
  4064. }
  4065. }
  4066. mutex_unlock(&sde_enc->enc_lock);
  4067. return ret;
  4068. }
  4069. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4070. .mode_set = sde_encoder_virt_mode_set,
  4071. .disable = sde_encoder_virt_disable,
  4072. .enable = sde_encoder_virt_enable,
  4073. .atomic_check = sde_encoder_virt_atomic_check,
  4074. };
  4075. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4076. .destroy = sde_encoder_destroy,
  4077. .late_register = sde_encoder_late_register,
  4078. .early_unregister = sde_encoder_early_unregister,
  4079. };
  4080. struct drm_encoder *sde_encoder_init_with_ops(
  4081. struct drm_device *dev,
  4082. struct msm_display_info *disp_info,
  4083. const struct sde_encoder_ops *ops)
  4084. {
  4085. struct msm_drm_private *priv = dev->dev_private;
  4086. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4087. struct drm_encoder *drm_enc = NULL;
  4088. struct sde_encoder_virt *sde_enc = NULL;
  4089. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4090. char name[SDE_NAME_SIZE];
  4091. int ret = 0, i, intf_index = INTF_MAX;
  4092. struct sde_encoder_phys *phys = NULL;
  4093. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4094. if (!sde_enc) {
  4095. ret = -ENOMEM;
  4096. goto fail;
  4097. }
  4098. if (ops)
  4099. sde_enc->ops = *ops;
  4100. mutex_init(&sde_enc->enc_lock);
  4101. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4102. &drm_enc_mode);
  4103. if (ret)
  4104. goto fail;
  4105. sde_enc->cur_master = NULL;
  4106. spin_lock_init(&sde_enc->enc_spinlock);
  4107. mutex_init(&sde_enc->vblank_ctl_lock);
  4108. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4109. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4110. drm_enc = &sde_enc->base;
  4111. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4112. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4113. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4114. phys = sde_enc->phys_encs[i];
  4115. if (!phys)
  4116. continue;
  4117. if (phys->ops.is_master && phys->ops.is_master(phys))
  4118. intf_index = phys->intf_idx - INTF_0;
  4119. }
  4120. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4121. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4122. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4123. SDE_RSC_PRIMARY_DISP_CLIENT :
  4124. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4125. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4126. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4127. PTR_ERR(sde_enc->rsc_client));
  4128. sde_enc->rsc_client = NULL;
  4129. }
  4130. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4131. sde_enc->input_event_enabled) {
  4132. ret = _sde_encoder_input_handler(sde_enc);
  4133. if (ret)
  4134. SDE_ERROR(
  4135. "input handler registration failed, rc = %d\n", ret);
  4136. }
  4137. mutex_init(&sde_enc->rc_lock);
  4138. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4139. sde_encoder_off_work);
  4140. sde_enc->vblank_enabled = false;
  4141. sde_enc->qdss_status = false;
  4142. kthread_init_work(&sde_enc->input_event_work,
  4143. sde_encoder_input_event_work_handler);
  4144. kthread_init_work(&sde_enc->early_wakeup_work,
  4145. sde_encoder_early_wakeup_work_handler);
  4146. kthread_init_work(&sde_enc->esd_trigger_work,
  4147. sde_encoder_esd_trigger_work_handler);
  4148. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4149. SDE_DEBUG_ENC(sde_enc, "created\n");
  4150. return drm_enc;
  4151. fail:
  4152. SDE_ERROR("failed to create encoder\n");
  4153. if (drm_enc)
  4154. sde_encoder_destroy(drm_enc);
  4155. return ERR_PTR(ret);
  4156. }
  4157. struct drm_encoder *sde_encoder_init(
  4158. struct drm_device *dev,
  4159. struct msm_display_info *disp_info)
  4160. {
  4161. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4162. }
  4163. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4164. enum msm_event_wait event)
  4165. {
  4166. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4167. struct sde_encoder_virt *sde_enc = NULL;
  4168. int i, ret = 0;
  4169. char atrace_buf[32];
  4170. if (!drm_enc) {
  4171. SDE_ERROR("invalid encoder\n");
  4172. return -EINVAL;
  4173. }
  4174. sde_enc = to_sde_encoder_virt(drm_enc);
  4175. SDE_DEBUG_ENC(sde_enc, "\n");
  4176. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4177. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4178. switch (event) {
  4179. case MSM_ENC_COMMIT_DONE:
  4180. fn_wait = phys->ops.wait_for_commit_done;
  4181. break;
  4182. case MSM_ENC_TX_COMPLETE:
  4183. fn_wait = phys->ops.wait_for_tx_complete;
  4184. break;
  4185. case MSM_ENC_VBLANK:
  4186. fn_wait = phys->ops.wait_for_vblank;
  4187. break;
  4188. case MSM_ENC_ACTIVE_REGION:
  4189. fn_wait = phys->ops.wait_for_active;
  4190. break;
  4191. default:
  4192. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4193. event);
  4194. return -EINVAL;
  4195. }
  4196. if (phys && fn_wait) {
  4197. snprintf(atrace_buf, sizeof(atrace_buf),
  4198. "wait_completion_event_%d", event);
  4199. SDE_ATRACE_BEGIN(atrace_buf);
  4200. ret = fn_wait(phys);
  4201. SDE_ATRACE_END(atrace_buf);
  4202. if (ret)
  4203. return ret;
  4204. }
  4205. }
  4206. return ret;
  4207. }
  4208. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4209. u64 *l_bound, u64 *u_bound)
  4210. {
  4211. struct sde_encoder_virt *sde_enc;
  4212. u64 jitter_ns, frametime_ns;
  4213. struct msm_mode_info *info;
  4214. if (!drm_enc) {
  4215. SDE_ERROR("invalid encoder\n");
  4216. return;
  4217. }
  4218. sde_enc = to_sde_encoder_virt(drm_enc);
  4219. info = &sde_enc->mode_info;
  4220. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4221. jitter_ns = info->jitter_numer * frametime_ns;
  4222. do_div(jitter_ns, info->jitter_denom * 100);
  4223. *l_bound = frametime_ns - jitter_ns;
  4224. *u_bound = frametime_ns + jitter_ns;
  4225. }
  4226. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4227. {
  4228. struct sde_encoder_virt *sde_enc;
  4229. if (!drm_enc) {
  4230. SDE_ERROR("invalid encoder\n");
  4231. return 0;
  4232. }
  4233. sde_enc = to_sde_encoder_virt(drm_enc);
  4234. return sde_enc->mode_info.frame_rate;
  4235. }
  4236. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4237. {
  4238. struct sde_encoder_virt *sde_enc = NULL;
  4239. int i;
  4240. if (!encoder) {
  4241. SDE_ERROR("invalid encoder\n");
  4242. return INTF_MODE_NONE;
  4243. }
  4244. sde_enc = to_sde_encoder_virt(encoder);
  4245. if (sde_enc->cur_master)
  4246. return sde_enc->cur_master->intf_mode;
  4247. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4248. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4249. if (phys)
  4250. return phys->intf_mode;
  4251. }
  4252. return INTF_MODE_NONE;
  4253. }
  4254. static void _sde_encoder_cache_hw_res_cont_splash(
  4255. struct drm_encoder *encoder,
  4256. struct sde_kms *sde_kms)
  4257. {
  4258. int i, idx;
  4259. struct sde_encoder_virt *sde_enc;
  4260. struct sde_encoder_phys *phys_enc;
  4261. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4262. sde_enc = to_sde_encoder_virt(encoder);
  4263. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4264. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4265. sde_enc->hw_pp[i] = NULL;
  4266. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4267. break;
  4268. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4269. }
  4270. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4271. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4272. sde_enc->hw_dsc[i] = NULL;
  4273. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4274. break;
  4275. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4276. }
  4277. /*
  4278. * If we have multiple phys encoders with one controller, make
  4279. * sure to populate the controller pointer in both phys encoders.
  4280. */
  4281. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4282. phys_enc = sde_enc->phys_encs[idx];
  4283. phys_enc->hw_ctl = NULL;
  4284. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4285. SDE_HW_BLK_CTL);
  4286. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4287. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4288. phys_enc->hw_ctl =
  4289. (struct sde_hw_ctl *) ctl_iter.hw;
  4290. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4291. phys_enc->intf_idx, phys_enc->hw_ctl);
  4292. }
  4293. }
  4294. }
  4295. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4296. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4297. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4298. phys->hw_intf = NULL;
  4299. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4300. break;
  4301. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4302. }
  4303. }
  4304. /**
  4305. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4306. * device bootup when cont_splash is enabled
  4307. * @drm_enc: Pointer to drm encoder structure
  4308. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4309. * @enable: boolean indicates enable or displae state of splash
  4310. * @Return: true if successful in updating the encoder structure
  4311. */
  4312. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4313. struct sde_splash_display *splash_display, bool enable)
  4314. {
  4315. struct sde_encoder_virt *sde_enc;
  4316. struct msm_drm_private *priv;
  4317. struct sde_kms *sde_kms;
  4318. struct drm_connector *conn = NULL;
  4319. struct sde_connector *sde_conn = NULL;
  4320. struct sde_connector_state *sde_conn_state = NULL;
  4321. struct drm_display_mode *drm_mode = NULL;
  4322. struct sde_encoder_phys *phys_enc;
  4323. int ret = 0, i;
  4324. if (!encoder) {
  4325. SDE_ERROR("invalid drm enc\n");
  4326. return -EINVAL;
  4327. }
  4328. sde_enc = to_sde_encoder_virt(encoder);
  4329. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4330. if (!sde_kms) {
  4331. SDE_ERROR("invalid sde_kms\n");
  4332. return -EINVAL;
  4333. }
  4334. priv = encoder->dev->dev_private;
  4335. if (!priv->num_connectors) {
  4336. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4337. return -EINVAL;
  4338. }
  4339. SDE_DEBUG_ENC(sde_enc,
  4340. "num of connectors: %d\n", priv->num_connectors);
  4341. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4342. if (!enable) {
  4343. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4344. phys_enc = sde_enc->phys_encs[i];
  4345. if (phys_enc)
  4346. phys_enc->cont_splash_enabled = false;
  4347. }
  4348. return ret;
  4349. }
  4350. if (!splash_display) {
  4351. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4352. return -EINVAL;
  4353. }
  4354. for (i = 0; i < priv->num_connectors; i++) {
  4355. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4356. priv->connectors[i]->base.id);
  4357. sde_conn = to_sde_connector(priv->connectors[i]);
  4358. if (!sde_conn->encoder) {
  4359. SDE_DEBUG_ENC(sde_enc,
  4360. "encoder not attached to connector\n");
  4361. continue;
  4362. }
  4363. if (sde_conn->encoder->base.id
  4364. == encoder->base.id) {
  4365. conn = (priv->connectors[i]);
  4366. break;
  4367. }
  4368. }
  4369. if (!conn || !conn->state) {
  4370. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4371. return -EINVAL;
  4372. }
  4373. sde_conn_state = to_sde_connector_state(conn->state);
  4374. if (!sde_conn->ops.get_mode_info) {
  4375. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4376. return -EINVAL;
  4377. }
  4378. ret = sde_connector_get_mode_info(&sde_conn->base,
  4379. &encoder->crtc->state->adjusted_mode,
  4380. &sde_conn_state->mode_info);
  4381. if (ret) {
  4382. SDE_ERROR_ENC(sde_enc,
  4383. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4384. return ret;
  4385. }
  4386. if (sde_conn->encoder) {
  4387. conn->state->best_encoder = sde_conn->encoder;
  4388. SDE_DEBUG_ENC(sde_enc,
  4389. "configured cstate->best_encoder to ID = %d\n",
  4390. conn->state->best_encoder->base.id);
  4391. } else {
  4392. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4393. conn->base.id);
  4394. }
  4395. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4396. conn->state, false);
  4397. if (ret) {
  4398. SDE_ERROR_ENC(sde_enc,
  4399. "failed to reserve hw resources, %d\n", ret);
  4400. return ret;
  4401. }
  4402. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4403. sde_connector_get_topology_name(conn));
  4404. drm_mode = &encoder->crtc->state->adjusted_mode;
  4405. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4406. drm_mode->hdisplay, drm_mode->vdisplay);
  4407. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4408. if (encoder->bridge) {
  4409. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4410. /*
  4411. * For cont-splash use case, we update the mode
  4412. * configurations manually. This will skip the
  4413. * usually mode set call when actual frame is
  4414. * pushed from framework. The bridge needs to
  4415. * be updated with the current drm mode by
  4416. * calling the bridge mode set ops.
  4417. */
  4418. if (encoder->bridge->funcs) {
  4419. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4420. encoder->bridge->funcs->mode_set(encoder->bridge,
  4421. drm_mode, drm_mode);
  4422. }
  4423. } else {
  4424. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4425. }
  4426. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4427. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4428. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4429. if (!phys) {
  4430. SDE_ERROR_ENC(sde_enc,
  4431. "phys encoders not initialized\n");
  4432. return -EINVAL;
  4433. }
  4434. /* update connector for master and slave phys encoders */
  4435. phys->connector = conn;
  4436. phys->cont_splash_enabled = true;
  4437. phys->hw_pp = sde_enc->hw_pp[i];
  4438. if (phys->ops.cont_splash_mode_set)
  4439. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4440. if (phys->ops.is_master && phys->ops.is_master(phys))
  4441. sde_enc->cur_master = phys;
  4442. }
  4443. return ret;
  4444. }
  4445. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4446. bool skip_pre_kickoff)
  4447. {
  4448. struct msm_drm_thread *event_thread = NULL;
  4449. struct msm_drm_private *priv = NULL;
  4450. struct sde_encoder_virt *sde_enc = NULL;
  4451. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4452. SDE_ERROR("invalid parameters\n");
  4453. return -EINVAL;
  4454. }
  4455. priv = enc->dev->dev_private;
  4456. sde_enc = to_sde_encoder_virt(enc);
  4457. if (!sde_enc->crtc || (sde_enc->crtc->index
  4458. >= ARRAY_SIZE(priv->event_thread))) {
  4459. SDE_DEBUG_ENC(sde_enc,
  4460. "invalid cached CRTC: %d or crtc index: %d\n",
  4461. sde_enc->crtc == NULL,
  4462. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4463. return -EINVAL;
  4464. }
  4465. SDE_EVT32_VERBOSE(DRMID(enc));
  4466. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4467. if (!skip_pre_kickoff) {
  4468. sde_enc->delay_kickoff = true;
  4469. kthread_queue_work(&event_thread->worker,
  4470. &sde_enc->esd_trigger_work);
  4471. kthread_flush_work(&sde_enc->esd_trigger_work);
  4472. }
  4473. /*
  4474. * panel may stop generating te signal (vsync) during esd failure. rsc
  4475. * hardware may hang without vsync. Avoid rsc hang by generating the
  4476. * vsync from watchdog timer instead of panel.
  4477. */
  4478. sde_encoder_helper_switch_vsync(enc, true);
  4479. if (!skip_pre_kickoff) {
  4480. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4481. sde_enc->delay_kickoff = false;
  4482. }
  4483. return 0;
  4484. }
  4485. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4486. {
  4487. struct sde_encoder_virt *sde_enc;
  4488. if (!encoder) {
  4489. SDE_ERROR("invalid drm enc\n");
  4490. return false;
  4491. }
  4492. sde_enc = to_sde_encoder_virt(encoder);
  4493. return sde_enc->recovery_events_enabled;
  4494. }
  4495. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4496. {
  4497. struct sde_encoder_virt *sde_enc;
  4498. if (!encoder) {
  4499. SDE_ERROR("invalid drm enc\n");
  4500. return;
  4501. }
  4502. sde_enc = to_sde_encoder_virt(encoder);
  4503. sde_enc->recovery_events_enabled = true;
  4504. }