sde_kms.c 117 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <drm/drm_crtc.h>
  20. #include <drm/drm_fixed.h>
  21. #include <drm/drm_panel.h>
  22. #include <linux/debugfs.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/dma-buf.h>
  26. #include <linux/memblock.h>
  27. #include <drm/drm_atomic_uapi.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include "msm_drv.h"
  30. #include "msm_mmu.h"
  31. #include "msm_gem.h"
  32. #include "dsi_display.h"
  33. #include "dsi_drm.h"
  34. #include "sde_wb.h"
  35. #include "dp_display.h"
  36. #include "dp_drm.h"
  37. #include "dp_mst_drm.h"
  38. #include "sde_kms.h"
  39. #include "sde_core_irq.h"
  40. #include "sde_formats.h"
  41. #include "sde_hw_vbif.h"
  42. #include "sde_vbif.h"
  43. #include "sde_encoder.h"
  44. #include "sde_plane.h"
  45. #include "sde_crtc.h"
  46. #include "sde_color_processing.h"
  47. #include "sde_reg_dma.h"
  48. #include "sde_connector.h"
  49. #include "sde_vm.h"
  50. #include <linux/qcom_scm.h>
  51. #include "soc/qcom/secure_buffer.h"
  52. #include <linux/qtee_shmbridge.h>
  53. #include <linux/haven/hh_irq_lend.h>
  54. #define CREATE_TRACE_POINTS
  55. #include "sde_trace.h"
  56. /* defines for secure channel call */
  57. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  58. #define MDP_DEVICE_ID 0x1A
  59. EXPORT_TRACEPOINT_SYMBOL(tracing_mark_write);
  60. static const char * const iommu_ports[] = {
  61. "mdp_0",
  62. };
  63. /**
  64. * Controls size of event log buffer. Specified as a power of 2.
  65. */
  66. #define SDE_EVTLOG_SIZE 1024
  67. /*
  68. * To enable overall DRM driver logging
  69. * # echo 0x2 > /sys/module/drm/parameters/debug
  70. *
  71. * To enable DRM driver h/w logging
  72. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  73. *
  74. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  75. */
  76. #define SDE_DEBUGFS_DIR "msm_sde"
  77. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  78. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  79. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  80. /**
  81. * sdecustom - enable certain driver customizations for sde clients
  82. * Enabling this modifies the standard DRM behavior slightly and assumes
  83. * that the clients have specific knowledge about the modifications that
  84. * are involved, so don't enable this unless you know what you're doing.
  85. *
  86. * Parts of the driver that are affected by this setting may be located by
  87. * searching for invocations of the 'sde_is_custom_client()' function.
  88. *
  89. * This is disabled by default.
  90. */
  91. static bool sdecustom = true;
  92. module_param(sdecustom, bool, 0400);
  93. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  94. static int sde_kms_hw_init(struct msm_kms *kms);
  95. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  96. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  97. static int _sde_kms_register_events(struct msm_kms *kms,
  98. struct drm_mode_object *obj, u32 event, bool en);
  99. bool sde_is_custom_client(void)
  100. {
  101. return sdecustom;
  102. }
  103. #ifdef CONFIG_DEBUG_FS
  104. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  105. {
  106. struct msm_drm_private *priv;
  107. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  108. return NULL;
  109. priv = sde_kms->dev->dev_private;
  110. return priv->debug_root;
  111. }
  112. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  113. {
  114. void *p;
  115. int rc;
  116. void *debugfs_root;
  117. p = sde_hw_util_get_log_mask_ptr();
  118. if (!sde_kms || !p)
  119. return -EINVAL;
  120. debugfs_root = sde_debugfs_get_root(sde_kms);
  121. if (!debugfs_root)
  122. return -EINVAL;
  123. /* allow debugfs_root to be NULL */
  124. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  125. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  126. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  127. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  128. if (rc) {
  129. SDE_ERROR("failed to init perf %d\n", rc);
  130. return rc;
  131. }
  132. if (sde_kms->catalog->qdss_count)
  133. debugfs_create_u32("qdss", 0600, debugfs_root,
  134. (u32 *)&sde_kms->qdss_enabled);
  135. debugfs_create_u32("pm_suspend_clk_dump", 0600, debugfs_root,
  136. (u32 *)&sde_kms->pm_suspend_clk_dump);
  137. return 0;
  138. }
  139. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  140. {
  141. struct sde_kms *sde_kms = to_sde_kms(kms);
  142. /* don't need to NULL check debugfs_root */
  143. if (sde_kms) {
  144. sde_debugfs_vbif_destroy(sde_kms);
  145. sde_debugfs_core_irq_destroy(sde_kms);
  146. }
  147. }
  148. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  149. {
  150. int i;
  151. struct device *dev = sde_kms->dev->dev;
  152. SDE_INFO("runtime PM suspended:%d", pm_runtime_suspended(dev));
  153. for (i = 0; i < sde_kms->dsi_display_count; i++)
  154. dsi_display_dump_clks_state(sde_kms->dsi_displays[i]);
  155. return 0;
  156. }
  157. #else
  158. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  159. {
  160. return 0;
  161. }
  162. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  163. {
  164. }
  165. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  166. {
  167. return 0;
  168. }
  169. #endif
  170. static int sde_kms_enable_vblank(struct msm_kms *kms, struct drm_crtc *crtc)
  171. {
  172. int ret;
  173. if (!kms || !crtc)
  174. return -EINVAL;
  175. SDE_ATRACE_BEGIN("sde_kms_enable_vblank");
  176. ret = sde_crtc_vblank(crtc, true);
  177. SDE_ATRACE_END("sde_kms_enable_vblank");
  178. return ret;
  179. }
  180. static void sde_kms_disable_vblank(struct msm_kms *kms, struct drm_crtc *crtc)
  181. {
  182. if (!kms || !crtc)
  183. return;
  184. SDE_ATRACE_BEGIN("sde_kms_disable_vblank");
  185. sde_crtc_vblank(crtc, false);
  186. SDE_ATRACE_END("sde_kms_disable_vblank");
  187. }
  188. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  189. struct drm_crtc *crtc)
  190. {
  191. struct drm_encoder *encoder;
  192. struct drm_device *dev;
  193. int ret;
  194. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  195. SDE_ERROR("invalid params\n");
  196. return;
  197. }
  198. if (!crtc->state->enable) {
  199. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  200. return;
  201. }
  202. if (!crtc->state->active) {
  203. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  204. return;
  205. }
  206. dev = crtc->dev;
  207. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  208. if (encoder->crtc != crtc)
  209. continue;
  210. /*
  211. * Video Mode - Wait for VSYNC
  212. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  213. * complete
  214. */
  215. SDE_EVT32_VERBOSE(DRMID(crtc));
  216. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  217. if (ret && ret != -EWOULDBLOCK) {
  218. SDE_ERROR(
  219. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  220. crtc->base.id, encoder->base.id, ret);
  221. break;
  222. }
  223. }
  224. }
  225. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  226. struct drm_crtc *crtc, bool enable)
  227. {
  228. struct drm_device *dev;
  229. struct msm_drm_private *priv;
  230. struct sde_mdss_cfg *sde_cfg;
  231. struct drm_plane *plane;
  232. int i, ret;
  233. dev = sde_kms->dev;
  234. priv = dev->dev_private;
  235. sde_cfg = sde_kms->catalog;
  236. ret = sde_vbif_halt_xin_mask(sde_kms,
  237. sde_cfg->sui_block_xin_mask, enable);
  238. if (ret) {
  239. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  240. return ret;
  241. }
  242. if (enable) {
  243. for (i = 0; i < priv->num_planes; i++) {
  244. plane = priv->planes[i];
  245. sde_plane_secure_ctrl_xin_client(plane, crtc);
  246. }
  247. }
  248. return 0;
  249. }
  250. /**
  251. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  252. * @sde_kms: Pointer to sde_kms struct
  253. * @vimd: switch the stage 2 translation to this VMID
  254. */
  255. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  256. {
  257. struct device dummy = {};
  258. dma_addr_t dma_handle;
  259. uint32_t num_sids;
  260. uint32_t *sec_sid;
  261. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  262. int ret = 0, i;
  263. struct qtee_shm shm;
  264. bool qtee_en = qtee_shmbridge_is_enabled();
  265. phys_addr_t mem_addr;
  266. u64 mem_size;
  267. num_sids = sde_cfg->sec_sid_mask_count;
  268. if (!num_sids) {
  269. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  270. return -EINVAL;
  271. }
  272. if (qtee_en) {
  273. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  274. &shm);
  275. if (ret)
  276. return -ENOMEM;
  277. sec_sid = (uint32_t *) shm.vaddr;
  278. mem_addr = shm.paddr;
  279. /**
  280. * SMMUSecureModeSwitch requires the size to be number of SID's
  281. * but shm allocates size in pages. Modify the args as per
  282. * client requirement.
  283. */
  284. mem_size = sizeof(uint32_t) * num_sids;
  285. } else {
  286. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  287. if (!sec_sid)
  288. return -ENOMEM;
  289. mem_addr = virt_to_phys(sec_sid);
  290. mem_size = sizeof(uint32_t) * num_sids;
  291. }
  292. for (i = 0; i < num_sids; i++) {
  293. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  294. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  295. }
  296. ret = dma_coerce_mask_and_coherent(&dummy, DMA_BIT_MASK(64));
  297. if (ret) {
  298. SDE_ERROR("Failed to set dma mask for dummy dev %d\n", ret);
  299. goto map_error;
  300. }
  301. set_dma_ops(&dummy, NULL);
  302. dma_handle = dma_map_single(&dummy, sec_sid,
  303. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  304. if (dma_mapping_error(&dummy, dma_handle)) {
  305. SDE_ERROR("dma_map_single for dummy dev failed vmid 0x%x\n",
  306. vmid);
  307. goto map_error;
  308. }
  309. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  310. vmid, num_sids, qtee_en);
  311. ret = qcom_scm_mem_protect_sd_ctrl(MDP_DEVICE_ID, mem_addr,
  312. mem_size, vmid);
  313. if (ret)
  314. SDE_ERROR("Error:scm_call2, vmid %lld, ret%d\n",
  315. vmid, ret);
  316. SDE_EVT32(MEM_PROTECT_SD_CTRL_SWITCH, MDP_DEVICE_ID, mem_size,
  317. vmid, qtee_en, num_sids, ret);
  318. dma_unmap_single(&dummy, dma_handle,
  319. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  320. map_error:
  321. if (qtee_en)
  322. qtee_shmbridge_free_shm(&shm);
  323. else
  324. kfree(sec_sid);
  325. return ret;
  326. }
  327. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  328. {
  329. u32 ret;
  330. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  331. return 0;
  332. /* detach_all_contexts */
  333. ret = sde_kms_mmu_detach(sde_kms, false);
  334. if (ret) {
  335. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  336. goto mmu_error;
  337. }
  338. ret = _sde_kms_scm_call(sde_kms, vmid);
  339. if (ret) {
  340. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  341. goto scm_error;
  342. }
  343. return 0;
  344. scm_error:
  345. sde_kms_mmu_attach(sde_kms, false);
  346. mmu_error:
  347. atomic_dec(&sde_kms->detach_all_cb);
  348. return ret;
  349. }
  350. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  351. u32 old_vmid)
  352. {
  353. u32 ret;
  354. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  355. return 0;
  356. ret = _sde_kms_scm_call(sde_kms, vmid);
  357. if (ret) {
  358. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  359. goto scm_error;
  360. }
  361. /* attach_all_contexts */
  362. ret = sde_kms_mmu_attach(sde_kms, false);
  363. if (ret) {
  364. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  365. goto mmu_error;
  366. }
  367. return 0;
  368. mmu_error:
  369. _sde_kms_scm_call(sde_kms, old_vmid);
  370. scm_error:
  371. atomic_inc(&sde_kms->detach_all_cb);
  372. return ret;
  373. }
  374. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  375. {
  376. u32 ret;
  377. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  378. return 0;
  379. /* detach secure_context */
  380. ret = sde_kms_mmu_detach(sde_kms, true);
  381. if (ret) {
  382. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  383. goto mmu_error;
  384. }
  385. ret = _sde_kms_scm_call(sde_kms, vmid);
  386. if (ret) {
  387. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  388. goto scm_error;
  389. }
  390. return 0;
  391. scm_error:
  392. sde_kms_mmu_attach(sde_kms, true);
  393. mmu_error:
  394. atomic_dec(&sde_kms->detach_sec_cb);
  395. return ret;
  396. }
  397. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  398. u32 old_vmid)
  399. {
  400. u32 ret;
  401. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  402. return 0;
  403. ret = _sde_kms_scm_call(sde_kms, vmid);
  404. if (ret) {
  405. goto scm_error;
  406. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  407. }
  408. ret = sde_kms_mmu_attach(sde_kms, true);
  409. if (ret) {
  410. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  411. goto mmu_error;
  412. }
  413. return 0;
  414. mmu_error:
  415. _sde_kms_scm_call(sde_kms, old_vmid);
  416. scm_error:
  417. atomic_inc(&sde_kms->detach_sec_cb);
  418. return ret;
  419. }
  420. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  421. struct drm_crtc *crtc, bool enable)
  422. {
  423. int ret;
  424. if (enable) {
  425. ret = pm_runtime_get_sync(sde_kms->dev->dev);
  426. if (ret < 0) {
  427. SDE_ERROR("failed to enable resource, ret:%d\n", ret);
  428. return ret;
  429. }
  430. sde_crtc_misr_setup(crtc, true, 1);
  431. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  432. if (ret) {
  433. sde_crtc_misr_setup(crtc, false, 0);
  434. pm_runtime_put_sync(sde_kms->dev->dev);
  435. return ret;
  436. }
  437. } else {
  438. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  439. sde_crtc_misr_setup(crtc, false, 0);
  440. pm_runtime_put_sync(sde_kms->dev->dev);
  441. }
  442. return 0;
  443. }
  444. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  445. bool post_commit)
  446. {
  447. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  448. int old_smmu_state = smmu_state->state;
  449. int ret = 0;
  450. u32 vmid;
  451. if (!sde_kms || !crtc) {
  452. SDE_ERROR("invalid argument(s)\n");
  453. return -EINVAL;
  454. }
  455. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  456. post_commit, smmu_state->sui_misr_state,
  457. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  458. if ((!smmu_state->transition_type) ||
  459. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  460. /* Bail out */
  461. return 0;
  462. /* enable sui misr if requested, before the transition */
  463. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  464. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  465. if (ret) {
  466. smmu_state->sui_misr_state = NONE;
  467. goto end;
  468. }
  469. }
  470. mutex_lock(&sde_kms->secure_transition_lock);
  471. switch (smmu_state->state) {
  472. case DETACH_ALL_REQ:
  473. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  474. if (!ret)
  475. smmu_state->state = DETACHED;
  476. break;
  477. case ATTACH_ALL_REQ:
  478. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  479. VMID_CP_SEC_DISPLAY);
  480. if (!ret) {
  481. smmu_state->state = ATTACHED;
  482. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  483. }
  484. break;
  485. case DETACH_SEC_REQ:
  486. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  487. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  488. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  489. if (!ret)
  490. smmu_state->state = DETACHED_SEC;
  491. break;
  492. case ATTACH_SEC_REQ:
  493. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  494. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  495. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  496. if (!ret) {
  497. smmu_state->state = ATTACHED;
  498. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  499. }
  500. break;
  501. default:
  502. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  503. DRMID(crtc), smmu_state->state,
  504. smmu_state->transition_type);
  505. ret = -EINVAL;
  506. break;
  507. }
  508. mutex_unlock(&sde_kms->secure_transition_lock);
  509. /* disable sui misr if requested, after the transition */
  510. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  511. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  512. if (ret)
  513. goto end;
  514. }
  515. end:
  516. smmu_state->transition_error = false;
  517. if (ret) {
  518. smmu_state->transition_error = true;
  519. SDE_ERROR(
  520. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  521. DRMID(crtc), old_smmu_state, smmu_state->state,
  522. smmu_state->secure_level, ret);
  523. smmu_state->state = smmu_state->prev_state;
  524. smmu_state->secure_level = smmu_state->prev_secure_level;
  525. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  526. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  527. }
  528. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  529. DRMID(crtc), old_smmu_state, smmu_state->state,
  530. smmu_state->secure_level, ret);
  531. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  532. smmu_state->transition_type,
  533. smmu_state->transition_error,
  534. smmu_state->secure_level, smmu_state->prev_secure_level,
  535. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  536. smmu_state->sui_misr_state = NONE;
  537. smmu_state->transition_type = NONE;
  538. return ret;
  539. }
  540. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  541. struct drm_atomic_state *state)
  542. {
  543. struct drm_crtc *crtc;
  544. struct drm_crtc_state *old_crtc_state;
  545. struct drm_plane_state *old_plane_state, *new_plane_state;
  546. struct drm_plane *plane;
  547. struct drm_plane_state *plane_state;
  548. struct sde_kms *sde_kms = to_sde_kms(kms);
  549. struct drm_device *dev = sde_kms->dev;
  550. int i, ops = 0, ret = 0;
  551. bool old_valid_fb = false;
  552. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  553. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  554. if (!crtc->state || !crtc->state->active)
  555. continue;
  556. /*
  557. * It is safe to assume only one active crtc,
  558. * and compatible translation modes on the
  559. * planes staged on this crtc.
  560. * otherwise validation would have failed.
  561. * For this CRTC,
  562. */
  563. /*
  564. * 1. Check if old state on the CRTC has planes
  565. * staged with valid fbs
  566. */
  567. for_each_old_plane_in_state(state, plane, plane_state, i) {
  568. if (!plane_state->crtc)
  569. continue;
  570. if (plane_state->fb) {
  571. old_valid_fb = true;
  572. break;
  573. }
  574. }
  575. /*
  576. * 2.Get the operations needed to be performed before
  577. * secure transition can be initiated.
  578. */
  579. ops = sde_crtc_get_secure_transition_ops(crtc,
  580. old_crtc_state, old_valid_fb);
  581. if (ops < 0) {
  582. SDE_ERROR("invalid secure operations %x\n", ops);
  583. return ops;
  584. }
  585. if (!ops) {
  586. smmu_state->transition_error = false;
  587. goto no_ops;
  588. }
  589. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  590. crtc->base.id, ops, crtc->state);
  591. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  592. /* 3. Perform operations needed for secure transition */
  593. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  594. SDE_DEBUG("wait_for_transfer_done\n");
  595. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  596. }
  597. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  598. SDE_DEBUG("cleanup planes\n");
  599. drm_atomic_helper_cleanup_planes(dev, state);
  600. for_each_oldnew_plane_in_state(state, plane,
  601. old_plane_state, new_plane_state, i)
  602. sde_plane_destroy_fb(old_plane_state);
  603. }
  604. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  605. SDE_DEBUG("secure ctrl\n");
  606. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  607. }
  608. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  609. SDE_DEBUG("prepare planes %d",
  610. crtc->state->plane_mask);
  611. drm_atomic_crtc_for_each_plane(plane,
  612. crtc) {
  613. const struct drm_plane_helper_funcs *funcs;
  614. plane_state = plane->state;
  615. funcs = plane->helper_private;
  616. SDE_DEBUG("psde:%d FB[%u]\n",
  617. plane->base.id,
  618. plane->fb->base.id);
  619. if (!funcs)
  620. continue;
  621. if (funcs->prepare_fb(plane, plane_state)) {
  622. ret = funcs->prepare_fb(plane,
  623. plane_state);
  624. if (ret)
  625. return ret;
  626. }
  627. }
  628. }
  629. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  630. SDE_DEBUG("secure operations completed\n");
  631. }
  632. no_ops:
  633. return 0;
  634. }
  635. static int _sde_kms_release_splash_buffer(unsigned int mem_addr,
  636. unsigned int splash_buffer_size,
  637. unsigned int ramdump_base,
  638. unsigned int ramdump_buffer_size)
  639. {
  640. unsigned long pfn_start, pfn_end, pfn_idx;
  641. int ret = 0;
  642. if (!mem_addr || !splash_buffer_size) {
  643. SDE_ERROR("invalid params\n");
  644. return -EINVAL;
  645. }
  646. /* leave ramdump memory only if base address matches */
  647. if (ramdump_base == mem_addr &&
  648. ramdump_buffer_size <= splash_buffer_size) {
  649. mem_addr += ramdump_buffer_size;
  650. splash_buffer_size -= ramdump_buffer_size;
  651. }
  652. pfn_start = mem_addr >> PAGE_SHIFT;
  653. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  654. ret = memblock_free(mem_addr, splash_buffer_size);
  655. if (ret) {
  656. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  657. return ret;
  658. }
  659. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  660. free_reserved_page(pfn_to_page(pfn_idx));
  661. return ret;
  662. }
  663. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  664. struct sde_splash_mem *splash)
  665. {
  666. struct msm_mmu *mmu = NULL;
  667. int ret = 0;
  668. if (!sde_kms->aspace[0]) {
  669. SDE_ERROR("aspace not found for sde kms node\n");
  670. return -EINVAL;
  671. }
  672. mmu = sde_kms->aspace[0]->mmu;
  673. if (!mmu) {
  674. SDE_ERROR("mmu not found for aspace\n");
  675. return -EINVAL;
  676. }
  677. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  678. SDE_ERROR("invalid input params for map\n");
  679. return -EINVAL;
  680. }
  681. if (!splash->ref_cnt) {
  682. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  683. splash->splash_buf_base,
  684. splash->splash_buf_size,
  685. IOMMU_READ | IOMMU_NOEXEC);
  686. if (ret)
  687. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  688. }
  689. splash->ref_cnt++;
  690. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  691. splash->splash_buf_base,
  692. splash->splash_buf_size,
  693. splash->ref_cnt);
  694. return ret;
  695. }
  696. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  697. {
  698. int i = 0;
  699. int ret = 0;
  700. if (!sde_kms)
  701. return -EINVAL;
  702. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  703. ret = _sde_kms_splash_mem_get(sde_kms,
  704. sde_kms->splash_data.splash_display[i].splash);
  705. if (ret)
  706. return ret;
  707. }
  708. return ret;
  709. }
  710. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  711. struct sde_splash_mem *splash)
  712. {
  713. struct msm_mmu *mmu = NULL;
  714. int rc = 0;
  715. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  716. SDE_ERROR("invalid params\n");
  717. return -EINVAL;
  718. }
  719. mmu = sde_kms->aspace[0]->mmu;
  720. if (!splash || !splash->ref_cnt ||
  721. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  722. return -EINVAL;
  723. splash->ref_cnt--;
  724. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  725. splash->splash_buf_base, splash->ref_cnt);
  726. if (!splash->ref_cnt) {
  727. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  728. splash->splash_buf_size);
  729. rc = _sde_kms_release_splash_buffer(splash->splash_buf_base,
  730. splash->splash_buf_size, splash->ramdump_base,
  731. splash->ramdump_size);
  732. splash->splash_buf_base = 0;
  733. splash->splash_buf_size = 0;
  734. }
  735. return rc;
  736. }
  737. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  738. {
  739. int i = 0;
  740. int ret = 0;
  741. if (!sde_kms || !sde_kms->splash_data.num_splash_regions)
  742. return -EINVAL;
  743. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  744. ret = _sde_kms_splash_mem_put(sde_kms,
  745. sde_kms->splash_data.splash_display[i].splash);
  746. if (ret)
  747. return ret;
  748. }
  749. return ret;
  750. }
  751. static int _sde_kms_get_blank(struct drm_crtc_state *crtc_state,
  752. struct drm_connector_state *conn_state)
  753. {
  754. int lp_mode, blank;
  755. if (crtc_state->active)
  756. lp_mode = sde_connector_get_property(conn_state,
  757. CONNECTOR_PROP_LP);
  758. else
  759. lp_mode = SDE_MODE_DPMS_OFF;
  760. switch (lp_mode) {
  761. case SDE_MODE_DPMS_ON:
  762. blank = DRM_PANEL_BLANK_UNBLANK;
  763. break;
  764. case SDE_MODE_DPMS_LP1:
  765. case SDE_MODE_DPMS_LP2:
  766. blank = DRM_PANEL_BLANK_LP;
  767. break;
  768. case SDE_MODE_DPMS_OFF:
  769. default:
  770. blank = DRM_PANEL_BLANK_POWERDOWN;
  771. break;
  772. }
  773. return blank;
  774. }
  775. static void _sde_kms_drm_check_dpms(struct drm_atomic_state *old_state,
  776. unsigned long event)
  777. {
  778. struct drm_connector *connector;
  779. struct drm_connector_state *old_conn_state;
  780. struct drm_crtc_state *old_crtc_state;
  781. struct drm_crtc *crtc;
  782. int i, old_mode, new_mode, old_fps, new_fps;
  783. for_each_old_connector_in_state(old_state, connector,
  784. old_conn_state, i) {
  785. crtc = connector->state->crtc ? connector->state->crtc :
  786. old_conn_state->crtc;
  787. if (!crtc)
  788. continue;
  789. new_fps = crtc->state->mode.vrefresh;
  790. new_mode = _sde_kms_get_blank(crtc->state, connector->state);
  791. if (old_conn_state->crtc) {
  792. old_crtc_state = drm_atomic_get_existing_crtc_state(
  793. old_state, old_conn_state->crtc);
  794. old_fps = old_crtc_state->mode.vrefresh;
  795. old_mode = _sde_kms_get_blank(old_crtc_state,
  796. old_conn_state);
  797. } else {
  798. old_fps = 0;
  799. old_mode = DRM_PANEL_BLANK_POWERDOWN;
  800. }
  801. if ((old_mode != new_mode) || (old_fps != new_fps)) {
  802. struct drm_panel_notifier notifier_data;
  803. SDE_EVT32(old_mode, new_mode, old_fps, new_fps,
  804. connector->panel, crtc->state->active,
  805. old_conn_state->crtc, event);
  806. pr_debug("change detected (power mode %d->%d, fps %d->%d)\n",
  807. old_mode, new_mode, old_fps, new_fps);
  808. /* If suspend resume and fps change are happening
  809. * at the same time, give preference to power mode
  810. * changes rather than fps change.
  811. */
  812. if ((old_mode == new_mode) && (old_fps != new_fps))
  813. new_mode = DRM_PANEL_BLANK_FPS_CHANGE;
  814. notifier_data.data = &new_mode;
  815. notifier_data.refresh_rate = new_fps;
  816. notifier_data.id = connector->base.id;
  817. if (connector->panel)
  818. drm_panel_notifier_call_chain(connector->panel,
  819. event, &notifier_data);
  820. }
  821. }
  822. }
  823. static struct drm_crtc *sde_kms_vm_get_vm_crtc(
  824. struct drm_atomic_state *state)
  825. {
  826. int i;
  827. enum sde_crtc_vm_req vm_req = VM_REQ_NONE;
  828. struct drm_crtc *crtc, *vm_crtc = NULL;
  829. struct drm_crtc_state *new_cstate, *old_cstate;
  830. struct sde_crtc_state *vm_cstate;
  831. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  832. if (!new_cstate->active && !old_cstate->active)
  833. continue;
  834. vm_cstate = to_sde_crtc_state(new_cstate);
  835. vm_req = sde_crtc_get_property(vm_cstate,
  836. CRTC_PROP_VM_REQ_STATE);
  837. if (vm_req != VM_REQ_NONE) {
  838. SDE_DEBUG("valid vm request:%d found on crtc-%d\n",
  839. vm_req, crtc->base.id);
  840. vm_crtc = crtc;
  841. break;
  842. }
  843. }
  844. return vm_crtc;
  845. }
  846. int sde_kms_vm_primary_prepare_commit(struct sde_kms *sde_kms,
  847. struct drm_atomic_state *state)
  848. {
  849. struct drm_device *ddev;
  850. struct drm_crtc *crtc;
  851. struct drm_crtc_state *new_cstate;
  852. struct drm_encoder *encoder;
  853. struct drm_connector *connector;
  854. struct sde_vm_ops *vm_ops;
  855. struct sde_crtc_state *cstate;
  856. enum sde_crtc_vm_req vm_req;
  857. int rc = 0;
  858. ddev = sde_kms->dev;
  859. vm_ops = sde_vm_get_ops(sde_kms);
  860. if (!vm_ops)
  861. return -EINVAL;
  862. crtc = sde_kms_vm_get_vm_crtc(state);
  863. if (!crtc)
  864. return 0;
  865. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  866. cstate = to_sde_crtc_state(new_cstate);
  867. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  868. if (vm_req != VM_REQ_ACQUIRE)
  869. return 0;
  870. /* enable MDSS irq line */
  871. sde_irq_update(&sde_kms->base, true);
  872. /* clear the stale IRQ status bits */
  873. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  874. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  875. /* enable the display path IRQ's */
  876. drm_for_each_encoder_mask(encoder, crtc->dev,
  877. crtc->state->encoder_mask) {
  878. if (sde_encoder_in_clone_mode(encoder))
  879. continue;
  880. sde_encoder_irq_control(encoder, true);
  881. }
  882. /* Schedule ESD work */
  883. list_for_each_entry(connector, &ddev->mode_config.connector_list, head)
  884. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  885. sde_connector_schedule_status_work(connector, true);
  886. /* enable vblank events */
  887. drm_crtc_vblank_on(crtc);
  888. /* handle non-SDE pre_acquire */
  889. if (vm_ops->vm_client_post_acquire)
  890. rc = vm_ops->vm_client_post_acquire(sde_kms);
  891. return rc;
  892. }
  893. int sde_kms_vm_trusted_prepare_commit(struct sde_kms *sde_kms,
  894. struct drm_atomic_state *state)
  895. {
  896. struct drm_device *ddev;
  897. struct drm_plane *plane;
  898. struct drm_crtc *crtc;
  899. struct drm_crtc_state *new_cstate;
  900. struct sde_crtc_state *cstate;
  901. enum sde_crtc_vm_req vm_req;
  902. ddev = sde_kms->dev;
  903. crtc = sde_kms_vm_get_vm_crtc(state);
  904. if (!crtc)
  905. return 0;
  906. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  907. cstate = to_sde_crtc_state(new_cstate);
  908. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  909. if (vm_req != VM_REQ_ACQUIRE)
  910. return 0;
  911. /* Clear the stale IRQ status bits */
  912. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  913. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  914. /* Program the SID's for the trusted VM */
  915. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  916. sde_plane_set_sid(plane, 1);
  917. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 1);
  918. return 0;
  919. }
  920. static void sde_kms_prepare_commit(struct msm_kms *kms,
  921. struct drm_atomic_state *state)
  922. {
  923. struct sde_kms *sde_kms;
  924. struct msm_drm_private *priv;
  925. struct drm_device *dev;
  926. struct drm_encoder *encoder;
  927. struct drm_crtc *crtc;
  928. struct drm_crtc_state *crtc_state;
  929. struct sde_vm_ops *vm_ops;
  930. int i, rc;
  931. if (!kms)
  932. return;
  933. sde_kms = to_sde_kms(kms);
  934. dev = sde_kms->dev;
  935. if (!dev || !dev->dev_private)
  936. return;
  937. priv = dev->dev_private;
  938. SDE_ATRACE_BEGIN("prepare_commit");
  939. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  940. if (rc < 0) {
  941. SDE_ERROR("failed to enable power resources %d\n", rc);
  942. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  943. goto end;
  944. }
  945. if (sde_kms->first_kickoff) {
  946. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  947. sde_kms->first_kickoff = false;
  948. }
  949. for_each_old_crtc_in_state(state, crtc, crtc_state, i) {
  950. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  951. head) {
  952. if (encoder->crtc != crtc)
  953. continue;
  954. if (sde_encoder_prepare_commit(encoder) == -ETIMEDOUT) {
  955. SDE_ERROR("crtc:%d, initiating hw reset\n",
  956. DRMID(crtc));
  957. sde_encoder_needs_hw_reset(encoder);
  958. sde_crtc_set_needs_hw_reset(crtc);
  959. }
  960. }
  961. }
  962. /*
  963. * NOTE: for secure use cases we want to apply the new HW
  964. * configuration only after completing preparation for secure
  965. * transitions prepare below if any transtions is required.
  966. */
  967. sde_kms_prepare_secure_transition(kms, state);
  968. vm_ops = sde_vm_get_ops(sde_kms);
  969. if (!vm_ops)
  970. goto end_vm;
  971. if (vm_ops->vm_prepare_commit)
  972. vm_ops->vm_prepare_commit(sde_kms, state);
  973. end_vm:
  974. _sde_kms_drm_check_dpms(state, DRM_PANEL_EARLY_EVENT_BLANK);
  975. end:
  976. SDE_ATRACE_END("prepare_commit");
  977. }
  978. static void sde_kms_commit(struct msm_kms *kms,
  979. struct drm_atomic_state *old_state)
  980. {
  981. struct sde_kms *sde_kms;
  982. struct drm_crtc *crtc;
  983. struct drm_crtc_state *old_crtc_state;
  984. int i;
  985. if (!kms || !old_state)
  986. return;
  987. sde_kms = to_sde_kms(kms);
  988. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  989. SDE_ERROR("power resource is not enabled\n");
  990. return;
  991. }
  992. SDE_ATRACE_BEGIN("sde_kms_commit");
  993. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  994. if (crtc->state->active) {
  995. SDE_EVT32(DRMID(crtc), old_state);
  996. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  997. }
  998. }
  999. SDE_ATRACE_END("sde_kms_commit");
  1000. }
  1001. static void _sde_kms_free_splash_display_data(struct sde_kms *sde_kms,
  1002. struct sde_splash_display *splash_display)
  1003. {
  1004. if (!sde_kms || !splash_display ||
  1005. !sde_kms->splash_data.num_splash_displays)
  1006. return;
  1007. if (sde_kms->splash_data.num_splash_regions)
  1008. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  1009. sde_kms->splash_data.num_splash_displays--;
  1010. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  1011. sde_kms->splash_data.num_splash_displays);
  1012. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  1013. }
  1014. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  1015. struct drm_crtc *crtc)
  1016. {
  1017. struct msm_drm_private *priv;
  1018. struct sde_splash_display *splash_display;
  1019. int i;
  1020. if (!sde_kms || !crtc)
  1021. return;
  1022. priv = sde_kms->dev->dev_private;
  1023. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  1024. return;
  1025. SDE_EVT32(DRMID(crtc), crtc->state->active,
  1026. sde_kms->splash_data.num_splash_displays);
  1027. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  1028. splash_display = &sde_kms->splash_data.splash_display[i];
  1029. if (splash_display->encoder &&
  1030. crtc == splash_display->encoder->crtc)
  1031. break;
  1032. }
  1033. if (i >= MAX_DSI_DISPLAYS)
  1034. return;
  1035. if (splash_display->cont_splash_enabled) {
  1036. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  1037. splash_display, false);
  1038. _sde_kms_free_splash_display_data(sde_kms, splash_display);
  1039. }
  1040. /* remove the votes if all displays are done with splash */
  1041. if (!sde_kms->splash_data.num_splash_displays) {
  1042. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1043. sde_power_data_bus_set_quota(&priv->phandle, i,
  1044. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1045. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1046. pm_runtime_put_sync(sde_kms->dev->dev);
  1047. }
  1048. }
  1049. void _sde_kms_program_mode_info(struct sde_kms *sde_kms)
  1050. {
  1051. struct drm_encoder *encoder;
  1052. struct drm_crtc *crtc;
  1053. struct drm_connector *connector;
  1054. struct drm_connector_list_iter conn_iter;
  1055. struct dsi_display *dsi_display;
  1056. struct drm_display_mode *drm_mode;
  1057. int i;
  1058. struct drm_device *dev;
  1059. u32 mode_index = 0;
  1060. if (!sde_kms->dev || !sde_kms->hw_mdp)
  1061. return;
  1062. dev = sde_kms->dev;
  1063. sde_kms->hw_mdp->ops.clear_mode_index(sde_kms->hw_mdp);
  1064. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  1065. dsi_display = (struct dsi_display *)sde_kms->dsi_displays[i];
  1066. if (dsi_display->bridge->base.encoder) {
  1067. encoder = dsi_display->bridge->base.encoder;
  1068. crtc = encoder->crtc;
  1069. if (!crtc->state->active)
  1070. continue;
  1071. mutex_lock(&dev->mode_config.mutex);
  1072. drm_connector_list_iter_begin(dev, &conn_iter);
  1073. drm_for_each_connector_iter(connector, &conn_iter) {
  1074. if (connector->encoder_ids[0]
  1075. == encoder->base.id)
  1076. break;
  1077. }
  1078. drm_connector_list_iter_end(&conn_iter);
  1079. mutex_unlock(&dev->mode_config.mutex);
  1080. list_for_each_entry(drm_mode, &connector->modes, head) {
  1081. if (drm_mode_equal(
  1082. &crtc->state->mode, drm_mode))
  1083. break;
  1084. mode_index++;
  1085. }
  1086. sde_kms->hw_mdp->ops.set_mode_index(
  1087. sde_kms->hw_mdp, i, mode_index);
  1088. SDE_DEBUG("crtc:%d, display_idx:%d, mode_index:%d\n",
  1089. DRMID(crtc), i, mode_index);
  1090. }
  1091. }
  1092. }
  1093. int sde_kms_vm_trusted_post_commit(struct sde_kms *sde_kms,
  1094. struct drm_atomic_state *state)
  1095. {
  1096. struct sde_vm_ops *vm_ops;
  1097. struct drm_device *ddev;
  1098. struct drm_crtc *crtc;
  1099. struct drm_plane *plane;
  1100. struct drm_encoder *encoder;
  1101. struct sde_crtc_state *cstate;
  1102. struct drm_crtc_state *new_cstate;
  1103. enum sde_crtc_vm_req vm_req;
  1104. int rc = 0;
  1105. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1106. return -EINVAL;
  1107. vm_ops = sde_vm_get_ops(sde_kms);
  1108. ddev = sde_kms->dev;
  1109. crtc = sde_kms_vm_get_vm_crtc(state);
  1110. if (!crtc)
  1111. return 0;
  1112. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1113. cstate = to_sde_crtc_state(new_cstate);
  1114. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1115. if (vm_req != VM_REQ_RELEASE)
  1116. return 0;
  1117. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1118. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1119. drm_for_each_encoder_mask(encoder, crtc->dev,
  1120. crtc->state->encoder_mask) {
  1121. if (sde_encoder_in_clone_mode(encoder))
  1122. continue;
  1123. sde_encoder_irq_control(encoder, false);
  1124. }
  1125. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  1126. sde_plane_set_sid(plane, 0);
  1127. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 0);
  1128. sde_vm_lock(sde_kms);
  1129. if (vm_ops->vm_release)
  1130. rc = vm_ops->vm_release(sde_kms);
  1131. sde_vm_unlock(sde_kms);
  1132. return rc;
  1133. }
  1134. int sde_kms_vm_pre_release(struct sde_kms *sde_kms,
  1135. struct drm_atomic_state *state)
  1136. {
  1137. struct drm_device *ddev;
  1138. struct drm_crtc *crtc;
  1139. struct drm_encoder *encoder;
  1140. struct drm_connector *connector;
  1141. int rc = 0;
  1142. ddev = sde_kms->dev;
  1143. crtc = sde_kms_vm_get_vm_crtc(state);
  1144. if (!crtc)
  1145. return 0;
  1146. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1147. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1148. /* disable ESD work */
  1149. list_for_each_entry(connector,
  1150. &ddev->mode_config.connector_list, head) {
  1151. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  1152. sde_connector_schedule_status_work(connector, false);
  1153. }
  1154. /* disable SDE irq's */
  1155. drm_for_each_encoder_mask(encoder, crtc->dev,
  1156. crtc->state->encoder_mask) {
  1157. if (sde_encoder_in_clone_mode(encoder))
  1158. continue;
  1159. sde_encoder_irq_control(encoder, false);
  1160. }
  1161. /* disable IRQ line */
  1162. sde_irq_update(&sde_kms->base, false);
  1163. /* disable vblank events */
  1164. drm_crtc_vblank_off(crtc);
  1165. return rc;
  1166. }
  1167. int sde_kms_vm_primary_post_commit(struct sde_kms *sde_kms,
  1168. struct drm_atomic_state *state)
  1169. {
  1170. struct sde_vm_ops *vm_ops;
  1171. struct sde_crtc_state *cstate;
  1172. struct drm_crtc *crtc;
  1173. struct drm_crtc_state *new_cstate;
  1174. enum sde_crtc_vm_req vm_req;
  1175. int rc = 0;
  1176. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1177. return -EINVAL;
  1178. vm_ops = sde_vm_get_ops(sde_kms);
  1179. crtc = sde_kms_vm_get_vm_crtc(state);
  1180. if (!crtc)
  1181. return 0;
  1182. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1183. cstate = to_sde_crtc_state(new_cstate);
  1184. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1185. if (vm_req != VM_REQ_RELEASE)
  1186. return 0;
  1187. /* handle SDE pre-release */
  1188. sde_kms_vm_pre_release(sde_kms, state);
  1189. /* properly handoff color processing features */
  1190. sde_cp_crtc_vm_primary_handoff(crtc);
  1191. /* program the current drm mode info to scratch reg */
  1192. _sde_kms_program_mode_info(sde_kms);
  1193. /* handle non-SDE clients pre-release */
  1194. if (vm_ops->vm_client_pre_release) {
  1195. rc = vm_ops->vm_client_pre_release(sde_kms);
  1196. if (rc) {
  1197. SDE_ERROR("sde vm pre_release failed, rc=%d\n", rc);
  1198. goto exit;
  1199. }
  1200. }
  1201. sde_vm_lock(sde_kms);
  1202. /* release HW */
  1203. if (vm_ops->vm_release) {
  1204. rc = vm_ops->vm_release(sde_kms);
  1205. if (rc)
  1206. SDE_ERROR("sde vm assign failed, rc=%d\n", rc);
  1207. }
  1208. sde_vm_unlock(sde_kms);
  1209. exit:
  1210. return rc;
  1211. }
  1212. static void sde_kms_complete_commit(struct msm_kms *kms,
  1213. struct drm_atomic_state *old_state)
  1214. {
  1215. struct sde_kms *sde_kms;
  1216. struct msm_drm_private *priv;
  1217. struct drm_crtc *crtc;
  1218. struct drm_crtc_state *old_crtc_state;
  1219. struct drm_connector *connector;
  1220. struct drm_connector_state *old_conn_state;
  1221. struct msm_display_conn_params params;
  1222. struct sde_vm_ops *vm_ops;
  1223. int i, rc = 0;
  1224. if (!kms || !old_state)
  1225. return;
  1226. sde_kms = to_sde_kms(kms);
  1227. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  1228. return;
  1229. priv = sde_kms->dev->dev_private;
  1230. if (sde_kms_power_resource_is_enabled(sde_kms->dev) < 0) {
  1231. SDE_ERROR("power resource is not enabled\n");
  1232. return;
  1233. }
  1234. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  1235. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1236. sde_crtc_complete_commit(crtc, old_crtc_state);
  1237. /* complete secure transitions if any */
  1238. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  1239. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  1240. }
  1241. for_each_old_connector_in_state(old_state, connector,
  1242. old_conn_state, i) {
  1243. struct sde_connector *c_conn;
  1244. c_conn = to_sde_connector(connector);
  1245. if (!c_conn->ops.post_kickoff)
  1246. continue;
  1247. memset(&params, 0, sizeof(params));
  1248. sde_connector_complete_qsync_commit(connector, &params);
  1249. rc = c_conn->ops.post_kickoff(connector, &params);
  1250. if (rc) {
  1251. pr_err("Connector Post kickoff failed rc=%d\n",
  1252. rc);
  1253. }
  1254. }
  1255. vm_ops = sde_vm_get_ops(sde_kms);
  1256. if (vm_ops && vm_ops->vm_post_commit) {
  1257. rc = vm_ops->vm_post_commit(sde_kms, old_state);
  1258. if (rc)
  1259. SDE_ERROR("vm post commit failed, rc = %d\n",
  1260. rc);
  1261. }
  1262. _sde_kms_drm_check_dpms(old_state, DRM_PANEL_EVENT_BLANK);
  1263. pm_runtime_put_sync(sde_kms->dev->dev);
  1264. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  1265. _sde_kms_release_splash_resource(sde_kms, crtc);
  1266. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  1267. SDE_ATRACE_END("sde_kms_complete_commit");
  1268. }
  1269. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  1270. struct drm_crtc *crtc)
  1271. {
  1272. struct drm_encoder *encoder;
  1273. struct drm_device *dev;
  1274. int ret;
  1275. bool cwb_disabling;
  1276. if (!kms || !crtc || !crtc->state) {
  1277. SDE_ERROR("invalid params\n");
  1278. return;
  1279. }
  1280. dev = crtc->dev;
  1281. if (!crtc->state->enable) {
  1282. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  1283. return;
  1284. }
  1285. if (!crtc->state->active) {
  1286. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  1287. return;
  1288. }
  1289. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  1290. SDE_ERROR("power resource is not enabled\n");
  1291. return;
  1292. }
  1293. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  1294. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1295. cwb_disabling = false;
  1296. if (encoder->crtc != crtc) {
  1297. cwb_disabling = sde_encoder_is_cwb_disabling(encoder,
  1298. crtc);
  1299. if (!cwb_disabling)
  1300. continue;
  1301. }
  1302. /*
  1303. * Wait for post-flush if necessary to delay before
  1304. * plane_cleanup. For example, wait for vsync in case of video
  1305. * mode panels. This may be a no-op for command mode panels.
  1306. */
  1307. SDE_EVT32_VERBOSE(DRMID(crtc));
  1308. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_COMMIT_DONE);
  1309. if (ret && ret != -EWOULDBLOCK) {
  1310. SDE_ERROR("wait for commit done returned %d\n", ret);
  1311. sde_crtc_request_frame_reset(crtc);
  1312. break;
  1313. }
  1314. sde_crtc_complete_flip(crtc, NULL);
  1315. if (cwb_disabling)
  1316. sde_encoder_virt_reset(encoder);
  1317. }
  1318. sde_crtc_static_cache_read_kickoff(crtc);
  1319. SDE_ATRACE_END("sde_ksm_wait_for_commit_done");
  1320. }
  1321. static void sde_kms_prepare_fence(struct msm_kms *kms,
  1322. struct drm_atomic_state *old_state)
  1323. {
  1324. struct drm_crtc *crtc;
  1325. struct drm_crtc_state *old_crtc_state;
  1326. int i, rc;
  1327. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  1328. SDE_ERROR("invalid argument(s)\n");
  1329. return;
  1330. }
  1331. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  1332. retry:
  1333. /* attempt to acquire ww mutex for connection */
  1334. rc = drm_modeset_lock(&old_state->dev->mode_config.connection_mutex,
  1335. old_state->acquire_ctx);
  1336. if (rc == -EDEADLK) {
  1337. drm_modeset_backoff(old_state->acquire_ctx);
  1338. goto retry;
  1339. }
  1340. /* old_state actually contains updated crtc pointers */
  1341. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1342. if (crtc->state->active || crtc->state->active_changed)
  1343. sde_crtc_prepare_commit(crtc, old_crtc_state);
  1344. }
  1345. SDE_ATRACE_END("sde_kms_prepare_fence");
  1346. }
  1347. /**
  1348. * _sde_kms_get_displays - query for underlying display handles and cache them
  1349. * @sde_kms: Pointer to sde kms structure
  1350. * Returns: Zero on success
  1351. */
  1352. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  1353. {
  1354. int rc = -ENOMEM;
  1355. if (!sde_kms) {
  1356. SDE_ERROR("invalid sde kms\n");
  1357. return -EINVAL;
  1358. }
  1359. /* dsi */
  1360. sde_kms->dsi_displays = NULL;
  1361. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  1362. if (sde_kms->dsi_display_count) {
  1363. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  1364. sizeof(void *),
  1365. GFP_KERNEL);
  1366. if (!sde_kms->dsi_displays) {
  1367. SDE_ERROR("failed to allocate dsi displays\n");
  1368. goto exit_deinit_dsi;
  1369. }
  1370. sde_kms->dsi_display_count =
  1371. dsi_display_get_active_displays(sde_kms->dsi_displays,
  1372. sde_kms->dsi_display_count);
  1373. }
  1374. /* wb */
  1375. sde_kms->wb_displays = NULL;
  1376. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  1377. if (sde_kms->wb_display_count) {
  1378. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  1379. sizeof(void *),
  1380. GFP_KERNEL);
  1381. if (!sde_kms->wb_displays) {
  1382. SDE_ERROR("failed to allocate wb displays\n");
  1383. goto exit_deinit_wb;
  1384. }
  1385. sde_kms->wb_display_count =
  1386. wb_display_get_displays(sde_kms->wb_displays,
  1387. sde_kms->wb_display_count);
  1388. }
  1389. /* dp */
  1390. sde_kms->dp_displays = NULL;
  1391. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  1392. if (sde_kms->dp_display_count) {
  1393. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  1394. sizeof(void *), GFP_KERNEL);
  1395. if (!sde_kms->dp_displays) {
  1396. SDE_ERROR("failed to allocate dp displays\n");
  1397. goto exit_deinit_dp;
  1398. }
  1399. sde_kms->dp_display_count =
  1400. dp_display_get_displays(sde_kms->dp_displays,
  1401. sde_kms->dp_display_count);
  1402. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  1403. }
  1404. return 0;
  1405. exit_deinit_dp:
  1406. kfree(sde_kms->dp_displays);
  1407. sde_kms->dp_stream_count = 0;
  1408. sde_kms->dp_display_count = 0;
  1409. sde_kms->dp_displays = NULL;
  1410. exit_deinit_wb:
  1411. kfree(sde_kms->wb_displays);
  1412. sde_kms->wb_display_count = 0;
  1413. sde_kms->wb_displays = NULL;
  1414. exit_deinit_dsi:
  1415. kfree(sde_kms->dsi_displays);
  1416. sde_kms->dsi_display_count = 0;
  1417. sde_kms->dsi_displays = NULL;
  1418. return rc;
  1419. }
  1420. /**
  1421. * _sde_kms_release_displays - release cache of underlying display handles
  1422. * @sde_kms: Pointer to sde kms structure
  1423. */
  1424. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1425. {
  1426. if (!sde_kms) {
  1427. SDE_ERROR("invalid sde kms\n");
  1428. return;
  1429. }
  1430. kfree(sde_kms->wb_displays);
  1431. sde_kms->wb_displays = NULL;
  1432. sde_kms->wb_display_count = 0;
  1433. kfree(sde_kms->dsi_displays);
  1434. sde_kms->dsi_displays = NULL;
  1435. sde_kms->dsi_display_count = 0;
  1436. }
  1437. /**
  1438. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1439. * for underlying displays
  1440. * @dev: Pointer to drm device structure
  1441. * @priv: Pointer to private drm device data
  1442. * @sde_kms: Pointer to sde kms structure
  1443. * Returns: Zero on success
  1444. */
  1445. static int _sde_kms_setup_displays(struct drm_device *dev,
  1446. struct msm_drm_private *priv,
  1447. struct sde_kms *sde_kms)
  1448. {
  1449. static const struct sde_connector_ops dsi_ops = {
  1450. .set_info_blob = dsi_conn_set_info_blob,
  1451. .detect = dsi_conn_detect,
  1452. .get_modes = dsi_connector_get_modes,
  1453. .pre_destroy = dsi_connector_put_modes,
  1454. .mode_valid = dsi_conn_mode_valid,
  1455. .get_info = dsi_display_get_info,
  1456. .set_backlight = dsi_display_set_backlight,
  1457. .soft_reset = dsi_display_soft_reset,
  1458. .pre_kickoff = dsi_conn_pre_kickoff,
  1459. .clk_ctrl = dsi_display_clk_ctrl,
  1460. .set_power = dsi_display_set_power,
  1461. .get_mode_info = dsi_conn_get_mode_info,
  1462. .get_dst_format = dsi_display_get_dst_format,
  1463. .post_kickoff = dsi_conn_post_kickoff,
  1464. .check_status = dsi_display_check_status,
  1465. .enable_event = dsi_conn_enable_event,
  1466. .cmd_transfer = dsi_display_cmd_transfer,
  1467. .cont_splash_config = dsi_display_cont_splash_config,
  1468. .cont_splash_res_disable = dsi_display_cont_splash_res_disable,
  1469. .get_panel_vfp = dsi_display_get_panel_vfp,
  1470. .get_default_lms = dsi_display_get_default_lms,
  1471. .cmd_receive = dsi_display_cmd_receive,
  1472. .install_properties = NULL,
  1473. .set_allowed_mode_switch = dsi_conn_set_allowed_mode_switch,
  1474. .get_qsync_min_fps = dsi_display_get_qsync_min_fps,
  1475. };
  1476. static const struct sde_connector_ops wb_ops = {
  1477. .post_init = sde_wb_connector_post_init,
  1478. .set_info_blob = sde_wb_connector_set_info_blob,
  1479. .detect = sde_wb_connector_detect,
  1480. .get_modes = sde_wb_connector_get_modes,
  1481. .set_property = sde_wb_connector_set_property,
  1482. .get_info = sde_wb_get_info,
  1483. .soft_reset = NULL,
  1484. .get_mode_info = sde_wb_get_mode_info,
  1485. .get_dst_format = NULL,
  1486. .check_status = NULL,
  1487. .cmd_transfer = NULL,
  1488. .cont_splash_config = NULL,
  1489. .cont_splash_res_disable = NULL,
  1490. .get_panel_vfp = NULL,
  1491. .cmd_receive = NULL,
  1492. .install_properties = NULL,
  1493. .set_allowed_mode_switch = NULL,
  1494. };
  1495. static const struct sde_connector_ops dp_ops = {
  1496. .post_init = dp_connector_post_init,
  1497. .detect = dp_connector_detect,
  1498. .get_modes = dp_connector_get_modes,
  1499. .atomic_check = dp_connector_atomic_check,
  1500. .mode_valid = dp_connector_mode_valid,
  1501. .get_info = dp_connector_get_info,
  1502. .get_mode_info = dp_connector_get_mode_info,
  1503. .post_open = dp_connector_post_open,
  1504. .check_status = NULL,
  1505. .set_colorspace = dp_connector_set_colorspace,
  1506. .config_hdr = dp_connector_config_hdr,
  1507. .cmd_transfer = NULL,
  1508. .cont_splash_config = NULL,
  1509. .cont_splash_res_disable = NULL,
  1510. .get_panel_vfp = NULL,
  1511. .update_pps = dp_connector_update_pps,
  1512. .cmd_receive = NULL,
  1513. .install_properties = dp_connector_install_properties,
  1514. .set_allowed_mode_switch = NULL,
  1515. };
  1516. struct msm_display_info info;
  1517. struct drm_encoder *encoder;
  1518. void *display, *connector;
  1519. int i, max_encoders;
  1520. int rc = 0;
  1521. u32 dsc_count = 0, mixer_count = 0;
  1522. u32 max_dp_dsc_count, max_dp_mixer_count;
  1523. if (!dev || !priv || !sde_kms) {
  1524. SDE_ERROR("invalid argument(s)\n");
  1525. return -EINVAL;
  1526. }
  1527. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1528. sde_kms->dp_display_count +
  1529. sde_kms->dp_stream_count;
  1530. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1531. max_encoders = ARRAY_SIZE(priv->encoders);
  1532. SDE_ERROR("capping number of displays to %d", max_encoders);
  1533. }
  1534. /* wb */
  1535. for (i = 0; i < sde_kms->wb_display_count &&
  1536. priv->num_encoders < max_encoders; ++i) {
  1537. display = sde_kms->wb_displays[i];
  1538. encoder = NULL;
  1539. memset(&info, 0x0, sizeof(info));
  1540. rc = sde_wb_get_info(NULL, &info, display);
  1541. if (rc) {
  1542. SDE_ERROR("wb get_info %d failed\n", i);
  1543. continue;
  1544. }
  1545. encoder = sde_encoder_init(dev, &info);
  1546. if (IS_ERR_OR_NULL(encoder)) {
  1547. SDE_ERROR("encoder init failed for wb %d\n", i);
  1548. continue;
  1549. }
  1550. rc = sde_wb_drm_init(display, encoder);
  1551. if (rc) {
  1552. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1553. sde_encoder_destroy(encoder);
  1554. continue;
  1555. }
  1556. connector = sde_connector_init(dev,
  1557. encoder,
  1558. 0,
  1559. display,
  1560. &wb_ops,
  1561. DRM_CONNECTOR_POLL_HPD,
  1562. DRM_MODE_CONNECTOR_VIRTUAL);
  1563. if (connector) {
  1564. priv->encoders[priv->num_encoders++] = encoder;
  1565. priv->connectors[priv->num_connectors++] = connector;
  1566. } else {
  1567. SDE_ERROR("wb %d connector init failed\n", i);
  1568. sde_wb_drm_deinit(display);
  1569. sde_encoder_destroy(encoder);
  1570. }
  1571. }
  1572. /* dsi */
  1573. for (i = 0; i < sde_kms->dsi_display_count &&
  1574. priv->num_encoders < max_encoders; ++i) {
  1575. display = sde_kms->dsi_displays[i];
  1576. encoder = NULL;
  1577. memset(&info, 0x0, sizeof(info));
  1578. rc = dsi_display_get_info(NULL, &info, display);
  1579. if (rc) {
  1580. SDE_ERROR("dsi get_info %d failed\n", i);
  1581. continue;
  1582. }
  1583. encoder = sde_encoder_init(dev, &info);
  1584. if (IS_ERR_OR_NULL(encoder)) {
  1585. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1586. continue;
  1587. }
  1588. rc = dsi_display_drm_bridge_init(display, encoder);
  1589. if (rc) {
  1590. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1591. sde_encoder_destroy(encoder);
  1592. continue;
  1593. }
  1594. connector = sde_connector_init(dev,
  1595. encoder,
  1596. dsi_display_get_drm_panel(display),
  1597. display,
  1598. &dsi_ops,
  1599. DRM_CONNECTOR_POLL_HPD,
  1600. DRM_MODE_CONNECTOR_DSI);
  1601. if (connector) {
  1602. priv->encoders[priv->num_encoders++] = encoder;
  1603. priv->connectors[priv->num_connectors++] = connector;
  1604. } else {
  1605. SDE_ERROR("dsi %d connector init failed\n", i);
  1606. dsi_display_drm_bridge_deinit(display);
  1607. sde_encoder_destroy(encoder);
  1608. continue;
  1609. }
  1610. rc = dsi_display_drm_ext_bridge_init(display,
  1611. encoder, connector);
  1612. if (rc) {
  1613. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1614. dsi_display_drm_bridge_deinit(display);
  1615. sde_connector_destroy(connector);
  1616. sde_encoder_destroy(encoder);
  1617. }
  1618. dsc_count += info.dsc_count;
  1619. mixer_count += info.lm_count;
  1620. }
  1621. max_dp_mixer_count = sde_kms->catalog->mixer_count > mixer_count ?
  1622. sde_kms->catalog->mixer_count - mixer_count : 0;
  1623. max_dp_dsc_count = sde_kms->catalog->dsc_count > dsc_count ?
  1624. sde_kms->catalog->dsc_count - dsc_count : 0;
  1625. /* dp */
  1626. for (i = 0; i < sde_kms->dp_display_count &&
  1627. priv->num_encoders < max_encoders; ++i) {
  1628. int idx;
  1629. display = sde_kms->dp_displays[i];
  1630. encoder = NULL;
  1631. memset(&info, 0x0, sizeof(info));
  1632. rc = dp_connector_get_info(NULL, &info, display);
  1633. if (rc) {
  1634. SDE_ERROR("dp get_info %d failed\n", i);
  1635. continue;
  1636. }
  1637. encoder = sde_encoder_init(dev, &info);
  1638. if (IS_ERR_OR_NULL(encoder)) {
  1639. SDE_ERROR("dp encoder init failed %d\n", i);
  1640. continue;
  1641. }
  1642. rc = dp_drm_bridge_init(display, encoder,
  1643. max_dp_mixer_count, max_dp_dsc_count);
  1644. if (rc) {
  1645. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1646. sde_encoder_destroy(encoder);
  1647. continue;
  1648. }
  1649. connector = sde_connector_init(dev,
  1650. encoder,
  1651. NULL,
  1652. display,
  1653. &dp_ops,
  1654. DRM_CONNECTOR_POLL_HPD,
  1655. DRM_MODE_CONNECTOR_DisplayPort);
  1656. if (connector) {
  1657. priv->encoders[priv->num_encoders++] = encoder;
  1658. priv->connectors[priv->num_connectors++] = connector;
  1659. } else {
  1660. SDE_ERROR("dp %d connector init failed\n", i);
  1661. dp_drm_bridge_deinit(display);
  1662. sde_encoder_destroy(encoder);
  1663. }
  1664. /* update display cap to MST_MODE for DP MST encoders */
  1665. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1666. for (idx = 0; idx < sde_kms->dp_stream_count &&
  1667. priv->num_encoders < max_encoders; idx++) {
  1668. info.h_tile_instance[0] = idx;
  1669. encoder = sde_encoder_init(dev, &info);
  1670. if (IS_ERR_OR_NULL(encoder)) {
  1671. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1672. continue;
  1673. }
  1674. rc = dp_mst_drm_bridge_init(display, encoder);
  1675. if (rc) {
  1676. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1677. i, rc);
  1678. sde_encoder_destroy(encoder);
  1679. continue;
  1680. }
  1681. priv->encoders[priv->num_encoders++] = encoder;
  1682. }
  1683. }
  1684. return 0;
  1685. }
  1686. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1687. {
  1688. struct msm_drm_private *priv;
  1689. int i;
  1690. if (!sde_kms) {
  1691. SDE_ERROR("invalid sde_kms\n");
  1692. return;
  1693. } else if (!sde_kms->dev) {
  1694. SDE_ERROR("invalid dev\n");
  1695. return;
  1696. } else if (!sde_kms->dev->dev_private) {
  1697. SDE_ERROR("invalid dev_private\n");
  1698. return;
  1699. }
  1700. priv = sde_kms->dev->dev_private;
  1701. for (i = 0; i < priv->num_crtcs; i++)
  1702. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1703. priv->num_crtcs = 0;
  1704. for (i = 0; i < priv->num_planes; i++)
  1705. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1706. priv->num_planes = 0;
  1707. for (i = 0; i < priv->num_connectors; i++)
  1708. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1709. priv->num_connectors = 0;
  1710. for (i = 0; i < priv->num_encoders; i++)
  1711. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1712. priv->num_encoders = 0;
  1713. _sde_kms_release_displays(sde_kms);
  1714. }
  1715. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1716. {
  1717. struct drm_device *dev;
  1718. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1719. struct drm_crtc *crtc;
  1720. struct msm_drm_private *priv;
  1721. struct sde_mdss_cfg *catalog;
  1722. int primary_planes_idx = 0, i, ret;
  1723. int max_crtc_count;
  1724. u32 sspp_id[MAX_PLANES];
  1725. u32 master_plane_id[MAX_PLANES];
  1726. u32 num_virt_planes = 0;
  1727. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1728. SDE_ERROR("invalid sde_kms\n");
  1729. return -EINVAL;
  1730. }
  1731. dev = sde_kms->dev;
  1732. priv = dev->dev_private;
  1733. catalog = sde_kms->catalog;
  1734. ret = sde_core_irq_domain_add(sde_kms);
  1735. if (ret)
  1736. goto fail_irq;
  1737. /*
  1738. * Query for underlying display drivers, and create connectors,
  1739. * bridges and encoders for them.
  1740. */
  1741. if (!_sde_kms_get_displays(sde_kms))
  1742. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1743. max_crtc_count = min(catalog->mixer_count, priv->num_encoders);
  1744. /* Create the planes */
  1745. for (i = 0; i < catalog->sspp_count; i++) {
  1746. bool primary = true;
  1747. if (catalog->sspp[i].features & BIT(SDE_SSPP_CURSOR)
  1748. || primary_planes_idx >= max_crtc_count)
  1749. primary = false;
  1750. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1751. (1UL << max_crtc_count) - 1, 0);
  1752. if (IS_ERR(plane)) {
  1753. SDE_ERROR("sde_plane_init failed\n");
  1754. ret = PTR_ERR(plane);
  1755. goto fail;
  1756. }
  1757. priv->planes[priv->num_planes++] = plane;
  1758. if (primary)
  1759. primary_planes[primary_planes_idx++] = plane;
  1760. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1761. sde_is_custom_client()) {
  1762. int priority =
  1763. catalog->sspp[i].sblk->smart_dma_priority;
  1764. sspp_id[priority - 1] = catalog->sspp[i].id;
  1765. master_plane_id[priority - 1] = plane->base.id;
  1766. num_virt_planes++;
  1767. }
  1768. }
  1769. /* Initialize smart DMA virtual planes */
  1770. for (i = 0; i < num_virt_planes; i++) {
  1771. plane = sde_plane_init(dev, sspp_id[i], false,
  1772. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1773. if (IS_ERR(plane)) {
  1774. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1775. ret = PTR_ERR(plane);
  1776. goto fail;
  1777. }
  1778. priv->planes[priv->num_planes++] = plane;
  1779. }
  1780. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1781. /* Create one CRTC per encoder */
  1782. for (i = 0; i < max_crtc_count; i++) {
  1783. crtc = sde_crtc_init(dev, primary_planes[i]);
  1784. if (IS_ERR(crtc)) {
  1785. ret = PTR_ERR(crtc);
  1786. goto fail;
  1787. }
  1788. priv->crtcs[priv->num_crtcs++] = crtc;
  1789. }
  1790. if (sde_is_custom_client()) {
  1791. /* All CRTCs are compatible with all planes */
  1792. for (i = 0; i < priv->num_planes; i++)
  1793. priv->planes[i]->possible_crtcs =
  1794. (1 << priv->num_crtcs) - 1;
  1795. }
  1796. /* All CRTCs are compatible with all encoders */
  1797. for (i = 0; i < priv->num_encoders; i++)
  1798. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1799. return 0;
  1800. fail:
  1801. _sde_kms_drm_obj_destroy(sde_kms);
  1802. fail_irq:
  1803. sde_core_irq_domain_fini(sde_kms);
  1804. return ret;
  1805. }
  1806. /**
  1807. * sde_kms_timeline_status - provides current timeline status
  1808. * This API should be called without mode config lock.
  1809. * @dev: Pointer to drm device
  1810. */
  1811. void sde_kms_timeline_status(struct drm_device *dev)
  1812. {
  1813. struct drm_crtc *crtc;
  1814. struct drm_connector *conn;
  1815. struct drm_connector_list_iter conn_iter;
  1816. if (!dev) {
  1817. SDE_ERROR("invalid drm device node\n");
  1818. return;
  1819. }
  1820. drm_for_each_crtc(crtc, dev)
  1821. sde_crtc_timeline_status(crtc);
  1822. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1823. /*
  1824. *Probably locked from last close dumping status anyway
  1825. */
  1826. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1827. drm_connector_list_iter_begin(dev, &conn_iter);
  1828. drm_for_each_connector_iter(conn, &conn_iter)
  1829. sde_conn_timeline_status(conn);
  1830. drm_connector_list_iter_end(&conn_iter);
  1831. return;
  1832. }
  1833. mutex_lock(&dev->mode_config.mutex);
  1834. drm_connector_list_iter_begin(dev, &conn_iter);
  1835. drm_for_each_connector_iter(conn, &conn_iter)
  1836. sde_conn_timeline_status(conn);
  1837. drm_connector_list_iter_end(&conn_iter);
  1838. mutex_unlock(&dev->mode_config.mutex);
  1839. }
  1840. static int sde_kms_postinit(struct msm_kms *kms)
  1841. {
  1842. struct sde_kms *sde_kms = to_sde_kms(kms);
  1843. struct drm_device *dev;
  1844. struct drm_crtc *crtc;
  1845. int rc;
  1846. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1847. SDE_ERROR("invalid sde_kms\n");
  1848. return -EINVAL;
  1849. }
  1850. dev = sde_kms->dev;
  1851. rc = _sde_debugfs_init(sde_kms);
  1852. if (rc)
  1853. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1854. drm_for_each_crtc(crtc, dev)
  1855. sde_crtc_post_init(dev, crtc);
  1856. return rc;
  1857. }
  1858. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1859. struct drm_encoder *encoder)
  1860. {
  1861. return rate;
  1862. }
  1863. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1864. struct platform_device *pdev)
  1865. {
  1866. struct drm_device *dev;
  1867. struct msm_drm_private *priv;
  1868. struct sde_vm_ops *vm_ops;
  1869. int i;
  1870. if (!sde_kms || !pdev)
  1871. return;
  1872. dev = sde_kms->dev;
  1873. if (!dev)
  1874. return;
  1875. priv = dev->dev_private;
  1876. if (!priv)
  1877. return;
  1878. if (sde_kms->genpd_init) {
  1879. sde_kms->genpd_init = false;
  1880. pm_genpd_remove(&sde_kms->genpd);
  1881. of_genpd_del_provider(pdev->dev.of_node);
  1882. }
  1883. vm_ops = sde_vm_get_ops(sde_kms);
  1884. if (vm_ops && vm_ops->vm_deinit)
  1885. vm_ops->vm_deinit(sde_kms, vm_ops);
  1886. if (sde_kms->hw_intr)
  1887. sde_hw_intr_destroy(sde_kms->hw_intr);
  1888. sde_kms->hw_intr = NULL;
  1889. if (sde_kms->power_event)
  1890. sde_power_handle_unregister_event(
  1891. &priv->phandle, sde_kms->power_event);
  1892. _sde_kms_release_displays(sde_kms);
  1893. _sde_kms_unmap_all_splash_regions(sde_kms);
  1894. if (sde_kms->catalog) {
  1895. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1896. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1897. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1898. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1899. }
  1900. }
  1901. if (sde_kms->rm_init)
  1902. sde_rm_destroy(&sde_kms->rm);
  1903. sde_kms->rm_init = false;
  1904. if (sde_kms->catalog)
  1905. sde_hw_catalog_deinit(sde_kms->catalog);
  1906. sde_kms->catalog = NULL;
  1907. if (sde_kms->sid)
  1908. msm_iounmap(pdev, sde_kms->sid);
  1909. sde_kms->sid = NULL;
  1910. if (sde_kms->reg_dma)
  1911. msm_iounmap(pdev, sde_kms->reg_dma);
  1912. sde_kms->reg_dma = NULL;
  1913. if (sde_kms->vbif[VBIF_NRT])
  1914. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1915. sde_kms->vbif[VBIF_NRT] = NULL;
  1916. if (sde_kms->vbif[VBIF_RT])
  1917. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1918. sde_kms->vbif[VBIF_RT] = NULL;
  1919. if (sde_kms->mmio)
  1920. msm_iounmap(pdev, sde_kms->mmio);
  1921. sde_kms->mmio = NULL;
  1922. sde_reg_dma_deinit();
  1923. _sde_kms_mmu_destroy(sde_kms);
  1924. }
  1925. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  1926. {
  1927. int i;
  1928. if (!sde_kms)
  1929. return -EINVAL;
  1930. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1931. struct msm_mmu *mmu;
  1932. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1933. if (!aspace)
  1934. continue;
  1935. mmu = sde_kms->aspace[i]->mmu;
  1936. if (secure_only &&
  1937. !aspace->mmu->funcs->is_domain_secure(mmu))
  1938. continue;
  1939. /* cleanup aspace before detaching */
  1940. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  1941. SDE_DEBUG("Detaching domain:%d\n", i);
  1942. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  1943. ARRAY_SIZE(iommu_ports));
  1944. aspace->domain_attached = false;
  1945. }
  1946. return 0;
  1947. }
  1948. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  1949. {
  1950. int i;
  1951. if (!sde_kms)
  1952. return -EINVAL;
  1953. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1954. struct msm_mmu *mmu;
  1955. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1956. if (!aspace)
  1957. continue;
  1958. mmu = sde_kms->aspace[i]->mmu;
  1959. if (secure_only &&
  1960. !aspace->mmu->funcs->is_domain_secure(mmu))
  1961. continue;
  1962. SDE_DEBUG("Attaching domain:%d\n", i);
  1963. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  1964. ARRAY_SIZE(iommu_ports));
  1965. aspace->domain_attached = true;
  1966. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  1967. }
  1968. return 0;
  1969. }
  1970. static void sde_kms_destroy(struct msm_kms *kms)
  1971. {
  1972. struct sde_kms *sde_kms;
  1973. struct drm_device *dev;
  1974. if (!kms) {
  1975. SDE_ERROR("invalid kms\n");
  1976. return;
  1977. }
  1978. sde_kms = to_sde_kms(kms);
  1979. dev = sde_kms->dev;
  1980. if (!dev || !dev->dev) {
  1981. SDE_ERROR("invalid device\n");
  1982. return;
  1983. }
  1984. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  1985. kfree(sde_kms);
  1986. }
  1987. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  1988. struct drm_atomic_state *state)
  1989. {
  1990. struct drm_device *dev = sde_kms->dev;
  1991. struct drm_plane *plane;
  1992. struct drm_plane_state *plane_state;
  1993. struct drm_crtc *crtc;
  1994. struct drm_crtc_state *crtc_state;
  1995. struct drm_connector *conn;
  1996. struct drm_connector_state *conn_state;
  1997. struct drm_connector_list_iter conn_iter;
  1998. int ret = 0;
  1999. drm_for_each_plane(plane, dev) {
  2000. plane_state = drm_atomic_get_plane_state(state, plane);
  2001. if (IS_ERR(plane_state)) {
  2002. ret = PTR_ERR(plane_state);
  2003. SDE_ERROR("error %d getting plane %d state\n",
  2004. ret, DRMID(plane));
  2005. return ret;
  2006. }
  2007. ret = sde_plane_helper_reset_custom_properties(plane,
  2008. plane_state);
  2009. if (ret) {
  2010. SDE_ERROR("error %d resetting plane props %d\n",
  2011. ret, DRMID(plane));
  2012. return ret;
  2013. }
  2014. }
  2015. drm_for_each_crtc(crtc, dev) {
  2016. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  2017. if (IS_ERR(crtc_state)) {
  2018. ret = PTR_ERR(crtc_state);
  2019. SDE_ERROR("error %d getting crtc %d state\n",
  2020. ret, DRMID(crtc));
  2021. return ret;
  2022. }
  2023. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  2024. if (ret) {
  2025. SDE_ERROR("error %d resetting crtc props %d\n",
  2026. ret, DRMID(crtc));
  2027. return ret;
  2028. }
  2029. }
  2030. drm_connector_list_iter_begin(dev, &conn_iter);
  2031. drm_for_each_connector_iter(conn, &conn_iter) {
  2032. conn_state = drm_atomic_get_connector_state(state, conn);
  2033. if (IS_ERR(conn_state)) {
  2034. ret = PTR_ERR(conn_state);
  2035. SDE_ERROR("error %d getting connector %d state\n",
  2036. ret, DRMID(conn));
  2037. return ret;
  2038. }
  2039. ret = sde_connector_helper_reset_custom_properties(conn,
  2040. conn_state);
  2041. if (ret) {
  2042. SDE_ERROR("error %d resetting connector props %d\n",
  2043. ret, DRMID(conn));
  2044. return ret;
  2045. }
  2046. }
  2047. drm_connector_list_iter_end(&conn_iter);
  2048. return ret;
  2049. }
  2050. static void sde_kms_lastclose(struct msm_kms *kms)
  2051. {
  2052. struct sde_kms *sde_kms;
  2053. struct drm_device *dev;
  2054. struct drm_atomic_state *state;
  2055. struct drm_modeset_acquire_ctx ctx;
  2056. int ret;
  2057. if (!kms) {
  2058. SDE_ERROR("invalid argument\n");
  2059. return;
  2060. }
  2061. sde_kms = to_sde_kms(kms);
  2062. dev = sde_kms->dev;
  2063. drm_modeset_acquire_init(&ctx, 0);
  2064. state = drm_atomic_state_alloc(dev);
  2065. if (!state) {
  2066. ret = -ENOMEM;
  2067. goto out_ctx;
  2068. }
  2069. state->acquire_ctx = &ctx;
  2070. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  2071. retry:
  2072. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2073. if (ret)
  2074. goto out_state;
  2075. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  2076. if (ret)
  2077. goto out_state;
  2078. ret = drm_atomic_commit(state);
  2079. out_state:
  2080. if (ret == -EDEADLK)
  2081. goto backoff;
  2082. drm_atomic_state_put(state);
  2083. out_ctx:
  2084. drm_modeset_drop_locks(&ctx);
  2085. drm_modeset_acquire_fini(&ctx);
  2086. if (ret)
  2087. SDE_ERROR("kms lastclose failed: %d\n", ret);
  2088. SDE_EVT32(ret, SDE_EVTLOG_FUNC_EXIT);
  2089. return;
  2090. backoff:
  2091. drm_atomic_state_clear(state);
  2092. drm_modeset_backoff(&ctx);
  2093. SDE_EVT32(ret, SDE_EVTLOG_FUNC_CASE1);
  2094. goto retry;
  2095. }
  2096. static int sde_kms_check_vm_request(struct msm_kms *kms,
  2097. struct drm_atomic_state *state)
  2098. {
  2099. struct sde_kms *sde_kms;
  2100. struct drm_device *dev;
  2101. struct drm_crtc *crtc;
  2102. struct drm_encoder *encoder;
  2103. struct drm_crtc_state *new_cstate, *old_cstate, *active_cstate;
  2104. uint32_t i, commit_crtc_cnt = 0, global_crtc_cnt = 0;
  2105. uint32_t crtc_encoder_cnt = 0;
  2106. struct drm_crtc *active_crtc = NULL, *global_active_crtc = NULL;
  2107. enum sde_crtc_vm_req old_vm_req = VM_REQ_NONE, new_vm_req = VM_REQ_NONE;
  2108. struct sde_vm_ops *vm_ops;
  2109. bool vm_req_active = false;
  2110. enum sde_crtc_idle_pc_state idle_pc_state;
  2111. struct sde_mdss_cfg *catalog;
  2112. int rc = 0;
  2113. if (!kms || !state)
  2114. return -EINVAL;
  2115. sde_kms = to_sde_kms(kms);
  2116. dev = sde_kms->dev;
  2117. catalog = sde_kms->catalog;
  2118. vm_ops = sde_vm_get_ops(sde_kms);
  2119. if (!vm_ops)
  2120. return 0;
  2121. if (!vm_ops->vm_request_valid || !vm_ops->vm_owns_hw ||
  2122. !vm_ops->vm_acquire)
  2123. return -EINVAL;
  2124. sde_vm_lock(sde_kms);
  2125. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2126. struct sde_crtc_state *old_state = NULL, *new_state = NULL;
  2127. if (!new_cstate->active && !old_cstate->active)
  2128. continue;
  2129. new_state = to_sde_crtc_state(new_cstate);
  2130. new_vm_req = sde_crtc_get_property(new_state,
  2131. CRTC_PROP_VM_REQ_STATE);
  2132. old_state = to_sde_crtc_state(old_cstate);
  2133. old_vm_req = sde_crtc_get_property(old_state,
  2134. CRTC_PROP_VM_REQ_STATE);
  2135. /*
  2136. * No active request if the transition is from
  2137. * VM_REQ_NONE to VM_REQ_NONE
  2138. */
  2139. if (old_vm_req || new_vm_req) {
  2140. rc = vm_ops->vm_request_valid(sde_kms,
  2141. old_vm_req, new_vm_req);
  2142. if (rc) {
  2143. SDE_ERROR(
  2144. "VM transition check failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2145. old_vm_req, new_vm_req,
  2146. vm_ops->vm_owns_hw(sde_kms), rc);
  2147. goto end;
  2148. } else if (old_vm_req == VM_REQ_ACQUIRE &&
  2149. new_vm_req == VM_REQ_NONE) {
  2150. SDE_DEBUG(
  2151. "VM transition valid; ignore further checks\n");
  2152. } else {
  2153. vm_req_active = true;
  2154. }
  2155. }
  2156. idle_pc_state = sde_crtc_get_property(new_state,
  2157. CRTC_PROP_IDLE_PC_STATE);
  2158. active_crtc = crtc;
  2159. active_cstate = new_cstate;
  2160. commit_crtc_cnt++;
  2161. }
  2162. /* return early if no active vm request */
  2163. if (!vm_req_active)
  2164. goto end;
  2165. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2166. if (!crtc->state->active)
  2167. continue;
  2168. global_crtc_cnt++;
  2169. global_active_crtc = crtc;
  2170. }
  2171. if (active_crtc) {
  2172. drm_for_each_encoder_mask(encoder, active_crtc->dev,
  2173. active_cstate->encoder_mask)
  2174. crtc_encoder_cnt++;
  2175. }
  2176. /* Check for single crtc commits only on valid VM requests */
  2177. if (active_crtc && global_active_crtc &&
  2178. (commit_crtc_cnt > catalog->max_trusted_vm_displays ||
  2179. global_crtc_cnt > catalog->max_trusted_vm_displays ||
  2180. active_crtc != global_active_crtc)) {
  2181. SDE_ERROR(
  2182. "VM switch failed; MAX:%d a_cnt:%d g_cnt:%d a_crtc:%d g_crtc:%d\n",
  2183. catalog->max_trusted_vm_displays,
  2184. commit_crtc_cnt, global_crtc_cnt, DRMID(active_crtc),
  2185. DRMID(global_active_crtc));
  2186. rc = -E2BIG;
  2187. goto end;
  2188. } else if ((new_vm_req == VM_REQ_RELEASE) &&
  2189. ((idle_pc_state == IDLE_PC_ENABLE) ||
  2190. (crtc_encoder_cnt > TRUSTED_VM_MAX_ENCODER_PER_CRTC))) {
  2191. /*
  2192. * disable idle-pc before releasing the HW
  2193. * allow only specified number of encoders on a given crtc
  2194. */
  2195. SDE_ERROR(
  2196. "VM switch failed; idle-pc:%d max:%d encoder_cnt:%d\n",
  2197. idle_pc_state, TRUSTED_VM_MAX_ENCODER_PER_CRTC,
  2198. crtc_encoder_cnt);
  2199. rc = -EINVAL;
  2200. goto end;
  2201. }
  2202. if ((new_vm_req == VM_REQ_ACQUIRE) && !vm_ops->vm_owns_hw(sde_kms)) {
  2203. rc = vm_ops->vm_acquire(sde_kms);
  2204. if (rc) {
  2205. SDE_ERROR(
  2206. "VM acquire failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2207. old_vm_req, new_vm_req,
  2208. vm_ops->vm_owns_hw(sde_kms), rc);
  2209. goto end;
  2210. }
  2211. }
  2212. end:
  2213. sde_vm_unlock(sde_kms);
  2214. return rc;
  2215. }
  2216. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  2217. struct drm_atomic_state *state)
  2218. {
  2219. struct sde_kms *sde_kms;
  2220. struct drm_device *dev;
  2221. struct drm_crtc *crtc;
  2222. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  2223. struct drm_crtc_state *crtc_state;
  2224. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  2225. bool sec_session = false, global_sec_session = false;
  2226. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  2227. int i;
  2228. if (!kms || !state) {
  2229. return -EINVAL;
  2230. SDE_ERROR("invalid arguments\n");
  2231. }
  2232. sde_kms = to_sde_kms(kms);
  2233. dev = sde_kms->dev;
  2234. /* iterate state object for active secure/non-secure crtc */
  2235. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  2236. if (!crtc_state->active)
  2237. continue;
  2238. active_crtc_cnt++;
  2239. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  2240. &fb_sec, &fb_sec_dir);
  2241. if (fb_sec_dir)
  2242. sec_session = true;
  2243. cur_crtc = crtc;
  2244. }
  2245. /* iterate global list for active and secure/non-secure crtc */
  2246. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2247. if (!crtc->state->active)
  2248. continue;
  2249. global_active_crtc_cnt++;
  2250. /* update only when crtc is not the same as current crtc */
  2251. if (crtc != cur_crtc) {
  2252. fb_ns = fb_sec = fb_sec_dir = 0;
  2253. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  2254. &fb_sec, &fb_sec_dir);
  2255. if (fb_sec_dir)
  2256. global_sec_session = true;
  2257. global_crtc = crtc;
  2258. }
  2259. }
  2260. if (!global_sec_session && !sec_session)
  2261. return 0;
  2262. /*
  2263. * - fail crtc commit, if secure-camera/secure-ui session is
  2264. * in-progress in any other display
  2265. * - fail secure-camera/secure-ui crtc commit, if any other display
  2266. * session is in-progress
  2267. */
  2268. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  2269. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  2270. SDE_ERROR(
  2271. "crtc%d secure check failed global_active:%d active:%d\n",
  2272. cur_crtc ? cur_crtc->base.id : -1,
  2273. global_active_crtc_cnt, active_crtc_cnt);
  2274. return -EPERM;
  2275. /*
  2276. * As only one crtc is allowed during secure session, the crtc
  2277. * in this commit should match with the global crtc
  2278. */
  2279. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  2280. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  2281. cur_crtc->base.id, sec_session,
  2282. global_crtc->base.id, global_sec_session);
  2283. return -EPERM;
  2284. }
  2285. return 0;
  2286. }
  2287. static void sde_kms_vm_res_release(struct msm_kms *kms,
  2288. struct drm_atomic_state *state)
  2289. {
  2290. struct drm_crtc *crtc;
  2291. struct drm_crtc_state *new_cstate;
  2292. struct sde_crtc_state *cstate;
  2293. struct sde_vm_ops *vm_ops;
  2294. enum sde_crtc_vm_req vm_req;
  2295. struct sde_kms *sde_kms = to_sde_kms(kms);
  2296. vm_ops = sde_vm_get_ops(sde_kms);
  2297. if (!vm_ops)
  2298. return;
  2299. crtc = sde_kms_vm_get_vm_crtc(state);
  2300. if (!crtc)
  2301. return;
  2302. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  2303. cstate = to_sde_crtc_state(new_cstate);
  2304. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  2305. if (vm_req != VM_REQ_ACQUIRE)
  2306. return;
  2307. sde_vm_lock(sde_kms);
  2308. if (vm_ops->vm_acquire_fail_handler)
  2309. vm_ops->vm_acquire_fail_handler(sde_kms);
  2310. sde_vm_unlock(sde_kms);
  2311. }
  2312. static int sde_kms_atomic_check(struct msm_kms *kms,
  2313. struct drm_atomic_state *state)
  2314. {
  2315. struct sde_kms *sde_kms;
  2316. struct drm_device *dev;
  2317. int ret;
  2318. if (!kms || !state)
  2319. return -EINVAL;
  2320. sde_kms = to_sde_kms(kms);
  2321. dev = sde_kms->dev;
  2322. SDE_ATRACE_BEGIN("atomic_check");
  2323. if (sde_kms_is_suspend_blocked(dev)) {
  2324. SDE_DEBUG("suspended, skip atomic_check\n");
  2325. ret = -EBUSY;
  2326. goto end;
  2327. }
  2328. ret = sde_kms_check_vm_request(kms, state);
  2329. if (ret) {
  2330. SDE_ERROR("vm switch request checks failed\n");
  2331. goto end;
  2332. }
  2333. ret = drm_atomic_helper_check(dev, state);
  2334. if (ret)
  2335. goto vm_clean_up;
  2336. /*
  2337. * Check if any secure transition(moving CRTC between secure and
  2338. * non-secure state and vice-versa) is allowed or not. when moving
  2339. * to secure state, planes with fb_mode set to dir_translated only can
  2340. * be staged on the CRTC, and only one CRTC can be active during
  2341. * Secure state
  2342. */
  2343. ret = sde_kms_check_secure_transition(kms, state);
  2344. if (ret)
  2345. goto vm_clean_up;
  2346. goto end;
  2347. vm_clean_up:
  2348. sde_kms_vm_res_release(kms, state);
  2349. end:
  2350. SDE_ATRACE_END("atomic_check");
  2351. return ret;
  2352. }
  2353. static struct msm_gem_address_space*
  2354. _sde_kms_get_address_space(struct msm_kms *kms,
  2355. unsigned int domain)
  2356. {
  2357. struct sde_kms *sde_kms;
  2358. if (!kms) {
  2359. SDE_ERROR("invalid kms\n");
  2360. return NULL;
  2361. }
  2362. sde_kms = to_sde_kms(kms);
  2363. if (!sde_kms) {
  2364. SDE_ERROR("invalid sde_kms\n");
  2365. return NULL;
  2366. }
  2367. if (domain >= MSM_SMMU_DOMAIN_MAX)
  2368. return NULL;
  2369. return (sde_kms->aspace[domain] &&
  2370. sde_kms->aspace[domain]->domain_attached) ?
  2371. sde_kms->aspace[domain] : NULL;
  2372. }
  2373. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  2374. unsigned int domain)
  2375. {
  2376. struct sde_kms *sde_kms;
  2377. struct msm_gem_address_space *aspace;
  2378. if (!kms) {
  2379. SDE_ERROR("invalid kms\n");
  2380. return NULL;
  2381. }
  2382. sde_kms = to_sde_kms(kms);
  2383. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  2384. SDE_ERROR("invalid params\n");
  2385. return NULL;
  2386. }
  2387. aspace = _sde_kms_get_address_space(kms, domain);
  2388. return (aspace && aspace->domain_attached) ?
  2389. msm_gem_get_aspace_device(aspace) : NULL;
  2390. }
  2391. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  2392. {
  2393. struct drm_device *dev = NULL;
  2394. struct sde_kms *sde_kms = NULL;
  2395. struct drm_connector *connector = NULL;
  2396. struct drm_connector_list_iter conn_iter;
  2397. struct sde_connector *sde_conn = NULL;
  2398. if (!kms) {
  2399. SDE_ERROR("invalid kms\n");
  2400. return;
  2401. }
  2402. sde_kms = to_sde_kms(kms);
  2403. dev = sde_kms->dev;
  2404. if (!dev) {
  2405. SDE_ERROR("invalid device\n");
  2406. return;
  2407. }
  2408. if (!dev->mode_config.poll_enabled)
  2409. return;
  2410. mutex_lock(&dev->mode_config.mutex);
  2411. drm_connector_list_iter_begin(dev, &conn_iter);
  2412. drm_for_each_connector_iter(connector, &conn_iter) {
  2413. /* Only handle HPD capable connectors. */
  2414. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  2415. continue;
  2416. sde_conn = to_sde_connector(connector);
  2417. if (sde_conn->ops.post_open)
  2418. sde_conn->ops.post_open(&sde_conn->base,
  2419. sde_conn->display);
  2420. }
  2421. drm_connector_list_iter_end(&conn_iter);
  2422. mutex_unlock(&dev->mode_config.mutex);
  2423. }
  2424. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  2425. struct sde_splash_display *splash_display,
  2426. struct drm_crtc *crtc)
  2427. {
  2428. struct msm_drm_private *priv;
  2429. struct drm_plane *plane;
  2430. struct sde_splash_mem *splash;
  2431. enum sde_sspp plane_id;
  2432. bool is_virtual;
  2433. int i, j;
  2434. if (!sde_kms || !splash_display || !crtc) {
  2435. SDE_ERROR("invalid input args\n");
  2436. return -EINVAL;
  2437. }
  2438. priv = sde_kms->dev->dev_private;
  2439. for (i = 0; i < priv->num_planes; i++) {
  2440. plane = priv->planes[i];
  2441. plane_id = sde_plane_pipe(plane);
  2442. is_virtual = is_sde_plane_virtual(plane);
  2443. splash = splash_display->splash;
  2444. for (j = 0; j < splash_display->pipe_cnt; j++) {
  2445. if ((plane_id != splash_display->pipes[j].sspp) ||
  2446. (splash_display->pipes[j].is_virtual
  2447. != is_virtual))
  2448. continue;
  2449. if (splash && sde_plane_validate_src_addr(plane,
  2450. splash->splash_buf_base,
  2451. splash->splash_buf_size)) {
  2452. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  2453. plane_id, crtc->base.id);
  2454. }
  2455. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  2456. crtc->base.id, plane_id, is_virtual);
  2457. }
  2458. }
  2459. return 0;
  2460. }
  2461. static struct drm_display_mode *_sde_kms_get_splash_mode(
  2462. struct sde_kms *sde_kms, struct drm_connector *connector,
  2463. u32 display_idx)
  2464. {
  2465. struct drm_display_mode *drm_mode = NULL, *curr_mode = NULL;
  2466. u32 i = 0, mode_index;
  2467. if (sde_kms->splash_data.type == SDE_SPLASH_HANDOFF) {
  2468. /* currently consider modes[0] as the preferred mode */
  2469. curr_mode = list_first_entry(&connector->modes,
  2470. struct drm_display_mode, head);
  2471. } else if (sde_kms->hw_mdp && sde_kms->hw_mdp->ops.get_mode_index) {
  2472. mode_index = sde_kms->hw_mdp->ops.get_mode_index(
  2473. sde_kms->hw_mdp, display_idx);
  2474. list_for_each_entry(drm_mode, &connector->modes, head) {
  2475. if (mode_index == i) {
  2476. curr_mode = drm_mode;
  2477. break;
  2478. }
  2479. i++;
  2480. }
  2481. }
  2482. return curr_mode;
  2483. }
  2484. static int sde_kms_inform_cont_splash_res_disable(struct msm_kms *kms,
  2485. struct dsi_display *dsi_display)
  2486. {
  2487. void *display;
  2488. struct drm_encoder *encoder = NULL;
  2489. struct msm_display_info info;
  2490. struct drm_device *dev;
  2491. struct sde_kms *sde_kms;
  2492. struct drm_connector_list_iter conn_iter;
  2493. struct drm_connector *connector = NULL;
  2494. struct sde_connector *sde_conn = NULL;
  2495. int rc = 0;
  2496. sde_kms = to_sde_kms(kms);
  2497. dev = sde_kms->dev;
  2498. display = dsi_display;
  2499. if (dsi_display) {
  2500. if (dsi_display->bridge->base.encoder) {
  2501. encoder = dsi_display->bridge->base.encoder;
  2502. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2503. }
  2504. memset(&info, 0x0, sizeof(info));
  2505. rc = dsi_display_get_info(NULL, &info, display);
  2506. if (rc) {
  2507. SDE_ERROR("%s: dsi get_info failed: %d\n",
  2508. rc, __func__);
  2509. encoder = NULL;
  2510. }
  2511. }
  2512. drm_connector_list_iter_begin(dev, &conn_iter);
  2513. drm_for_each_connector_iter(connector, &conn_iter) {
  2514. /**
  2515. * Inform cont_splash is disabled to each interface/connector.
  2516. * This is currently supported for DSI interface.
  2517. */
  2518. sde_conn = to_sde_connector(connector);
  2519. if (sde_conn && sde_conn->ops.cont_splash_res_disable) {
  2520. if (!dsi_display || !encoder) {
  2521. sde_conn->ops.cont_splash_res_disable
  2522. (sde_conn->display);
  2523. } else if (connector->encoder_ids[0]
  2524. == encoder->base.id) {
  2525. /**
  2526. * This handles dual DSI
  2527. * configuration where one DSI
  2528. * interface has cont_splash
  2529. * enabled and the other doesn't.
  2530. */
  2531. sde_conn->ops.cont_splash_res_disable
  2532. (sde_conn->display);
  2533. break;
  2534. }
  2535. }
  2536. }
  2537. drm_connector_list_iter_end(&conn_iter);
  2538. return 0;
  2539. }
  2540. static int sde_kms_vm_trusted_cont_splash_res_init(struct sde_kms *sde_kms)
  2541. {
  2542. int i;
  2543. void *display;
  2544. struct dsi_display *dsi_display;
  2545. struct drm_encoder *encoder;
  2546. if (!sde_kms)
  2547. return -EINVAL;
  2548. if (!sde_in_trusted_vm(sde_kms))
  2549. return 0;
  2550. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  2551. display = sde_kms->dsi_displays[i];
  2552. dsi_display = (struct dsi_display *)display;
  2553. if (!dsi_display->bridge->base.encoder) {
  2554. SDE_ERROR("no encoder on dsi display:%d", i);
  2555. return -EINVAL;
  2556. }
  2557. encoder = dsi_display->bridge->base.encoder;
  2558. encoder->possible_crtcs = 1 << i;
  2559. SDE_DEBUG(
  2560. "dsi-display:%d encoder id[%d]=%d name=%s crtcs=%x\n", i,
  2561. encoder->index, encoder->base.id,
  2562. encoder->name, encoder->possible_crtcs);
  2563. }
  2564. return 0;
  2565. }
  2566. static int sde_kms_cont_splash_config(struct msm_kms *kms)
  2567. {
  2568. void *display;
  2569. struct dsi_display *dsi_display;
  2570. struct msm_display_info info;
  2571. struct drm_encoder *encoder = NULL;
  2572. struct drm_crtc *crtc = NULL;
  2573. int i, rc = 0;
  2574. struct drm_display_mode *drm_mode = NULL;
  2575. struct drm_device *dev;
  2576. struct msm_drm_private *priv;
  2577. struct sde_kms *sde_kms;
  2578. struct drm_connector_list_iter conn_iter;
  2579. struct drm_connector *connector = NULL;
  2580. struct sde_connector *sde_conn = NULL;
  2581. struct sde_splash_display *splash_display;
  2582. if (!kms) {
  2583. SDE_ERROR("invalid kms\n");
  2584. return -EINVAL;
  2585. }
  2586. sde_kms = to_sde_kms(kms);
  2587. dev = sde_kms->dev;
  2588. if (!dev) {
  2589. SDE_ERROR("invalid device\n");
  2590. return -EINVAL;
  2591. }
  2592. rc = sde_kms_vm_trusted_cont_splash_res_init(sde_kms);
  2593. if (rc) {
  2594. SDE_ERROR("failed vm cont splash resource init, rc=%d", rc);
  2595. return -EINVAL;
  2596. }
  2597. if (((sde_kms->splash_data.type == SDE_SPLASH_HANDOFF)
  2598. && (!sde_kms->splash_data.num_splash_regions)) ||
  2599. !sde_kms->splash_data.num_splash_displays) {
  2600. DRM_INFO("cont_splash feature not enabled\n");
  2601. sde_kms_inform_cont_splash_res_disable(kms, NULL);
  2602. return rc;
  2603. }
  2604. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  2605. sde_kms->splash_data.num_splash_displays,
  2606. sde_kms->dsi_display_count);
  2607. /* dsi */
  2608. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  2609. display = sde_kms->dsi_displays[i];
  2610. dsi_display = (struct dsi_display *)display;
  2611. splash_display = &sde_kms->splash_data.splash_display[i];
  2612. if (!splash_display->cont_splash_enabled) {
  2613. SDE_DEBUG("display->name = %s splash not enabled\n",
  2614. dsi_display->name);
  2615. sde_kms_inform_cont_splash_res_disable(kms,
  2616. dsi_display);
  2617. continue;
  2618. }
  2619. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  2620. if (dsi_display->bridge->base.encoder) {
  2621. encoder = dsi_display->bridge->base.encoder;
  2622. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2623. }
  2624. memset(&info, 0x0, sizeof(info));
  2625. rc = dsi_display_get_info(NULL, &info, display);
  2626. if (rc) {
  2627. SDE_ERROR("dsi get_info %d failed\n", i);
  2628. encoder = NULL;
  2629. continue;
  2630. }
  2631. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  2632. ((info.is_connected) ? "true" : "false"),
  2633. info.display_type);
  2634. if (!encoder) {
  2635. SDE_ERROR("encoder not initialized\n");
  2636. return -EINVAL;
  2637. }
  2638. priv = sde_kms->dev->dev_private;
  2639. encoder->crtc = priv->crtcs[i];
  2640. crtc = encoder->crtc;
  2641. splash_display->encoder = encoder;
  2642. SDE_DEBUG("for dsi-display:%d crtc id[%d]:%d enc id[%d]:%d\n",
  2643. i, crtc->index, crtc->base.id, encoder->index,
  2644. encoder->base.id);
  2645. mutex_lock(&dev->mode_config.mutex);
  2646. drm_connector_list_iter_begin(dev, &conn_iter);
  2647. drm_for_each_connector_iter(connector, &conn_iter) {
  2648. /**
  2649. * SDE_KMS doesn't attach more than one encoder to
  2650. * a DSI connector. So it is safe to check only with
  2651. * the first encoder entry. Revisit this logic if we
  2652. * ever have to support continuous splash for
  2653. * external displays in MST configuration.
  2654. */
  2655. if (connector->encoder_ids[0] == encoder->base.id)
  2656. break;
  2657. }
  2658. drm_connector_list_iter_end(&conn_iter);
  2659. if (!connector) {
  2660. SDE_ERROR("connector not initialized\n");
  2661. mutex_unlock(&dev->mode_config.mutex);
  2662. return -EINVAL;
  2663. }
  2664. mutex_unlock(&dev->mode_config.mutex);
  2665. crtc->state->encoder_mask = (1 << drm_encoder_index(encoder));
  2666. drm_mode = _sde_kms_get_splash_mode(sde_kms, connector, i);
  2667. if (!drm_mode) {
  2668. SDE_ERROR("invalid drm-mode type:%d, index:%d\n",
  2669. sde_kms->splash_data.type, i);
  2670. return -EINVAL;
  2671. }
  2672. SDE_DEBUG("drm_mode->name = %s, type=0x%x, flags=0x%x\n",
  2673. drm_mode->name, drm_mode->type,
  2674. drm_mode->flags);
  2675. /* Update CRTC drm structure */
  2676. crtc->state->active = true;
  2677. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  2678. if (rc) {
  2679. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  2680. return rc;
  2681. }
  2682. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  2683. drm_mode_copy(&crtc->mode, drm_mode);
  2684. /* Update encoder structure */
  2685. sde_encoder_update_caps_for_cont_splash(encoder,
  2686. splash_display, true);
  2687. sde_crtc_update_cont_splash_settings(crtc);
  2688. sde_conn = to_sde_connector(connector);
  2689. if (sde_conn && sde_conn->ops.cont_splash_config)
  2690. sde_conn->ops.cont_splash_config(sde_conn->display);
  2691. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  2692. splash_display, crtc);
  2693. if (rc) {
  2694. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  2695. return rc;
  2696. }
  2697. }
  2698. return rc;
  2699. }
  2700. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  2701. {
  2702. struct sde_kms *sde_kms;
  2703. if (!kms) {
  2704. SDE_ERROR("invalid kms\n");
  2705. return false;
  2706. }
  2707. sde_kms = to_sde_kms(kms);
  2708. return sde_kms->splash_data.num_splash_displays;
  2709. }
  2710. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  2711. const struct drm_display_mode *mode,
  2712. const struct msm_resource_caps_info *res, u32 *num_lm)
  2713. {
  2714. struct sde_kms *sde_kms;
  2715. s64 mode_clock_hz = 0;
  2716. s64 max_mdp_clock_hz = 0;
  2717. s64 max_lm_width = 0;
  2718. s64 hdisplay_fp = 0;
  2719. s64 htotal_fp = 0;
  2720. s64 vtotal_fp = 0;
  2721. s64 vrefresh_fp = 0;
  2722. s64 mdp_fudge_factor = 0;
  2723. s64 num_lm_fp = 0;
  2724. s64 lm_clk_fp = 0;
  2725. s64 lm_width_fp = 0;
  2726. int rc = 0;
  2727. if (!num_lm) {
  2728. SDE_ERROR("invalid num_lm pointer\n");
  2729. return -EINVAL;
  2730. }
  2731. /* default to 1 layer mixer */
  2732. *num_lm = 1;
  2733. if (!kms || !mode || !res) {
  2734. SDE_ERROR("invalid input args\n");
  2735. return -EINVAL;
  2736. }
  2737. sde_kms = to_sde_kms(kms);
  2738. max_mdp_clock_hz = drm_int2fixp(sde_kms->perf.max_core_clk_rate);
  2739. max_lm_width = drm_int2fixp(res->max_mixer_width);
  2740. hdisplay_fp = drm_int2fixp(mode->hdisplay);
  2741. htotal_fp = drm_int2fixp(mode->htotal);
  2742. vtotal_fp = drm_int2fixp(mode->vtotal);
  2743. vrefresh_fp = drm_int2fixp(mode->vrefresh);
  2744. mdp_fudge_factor = drm_fixp_from_fraction(105, 100);
  2745. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  2746. mode_clock_hz = drm_fixp_mul(htotal_fp, vtotal_fp);
  2747. mode_clock_hz = drm_fixp_mul(mode_clock_hz, vrefresh_fp);
  2748. mode_clock_hz = drm_fixp_mul(mode_clock_hz, mdp_fudge_factor);
  2749. if (mode_clock_hz > max_mdp_clock_hz ||
  2750. hdisplay_fp > max_lm_width) {
  2751. *num_lm = 0;
  2752. do {
  2753. *num_lm += 2;
  2754. num_lm_fp = drm_int2fixp(*num_lm);
  2755. lm_clk_fp = drm_fixp_div(mode_clock_hz, num_lm_fp);
  2756. lm_width_fp = drm_fixp_div(hdisplay_fp, num_lm_fp);
  2757. if (*num_lm > 4) {
  2758. rc = -EINVAL;
  2759. goto error;
  2760. }
  2761. } while (lm_clk_fp > max_mdp_clock_hz ||
  2762. lm_width_fp > max_lm_width);
  2763. mode_clock_hz = lm_clk_fp;
  2764. }
  2765. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%llu max_clk=%llu\n",
  2766. mode->name, mode->htotal, mode->vtotal, mode->vrefresh,
  2767. *num_lm, drm_fixp2int(mode_clock_hz),
  2768. sde_kms->perf.max_core_clk_rate);
  2769. return 0;
  2770. error:
  2771. SDE_ERROR("required mode clk exceeds max mdp clk\n");
  2772. SDE_ERROR("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%llu max_clk=%llu\n",
  2773. mode->name, mode->htotal, mode->vtotal, mode->vrefresh,
  2774. *num_lm, drm_fixp2int(mode_clock_hz),
  2775. sde_kms->perf.max_core_clk_rate);
  2776. return rc;
  2777. }
  2778. static int sde_kms_get_dsc_count(const struct msm_kms *kms,
  2779. u32 hdisplay, u32 *num_dsc)
  2780. {
  2781. struct sde_kms *sde_kms;
  2782. uint32_t max_dsc_width;
  2783. if (!num_dsc) {
  2784. SDE_ERROR("invalid num_dsc pointer\n");
  2785. return -EINVAL;
  2786. }
  2787. *num_dsc = 0;
  2788. if (!kms || !hdisplay) {
  2789. SDE_ERROR("invalid input args\n");
  2790. return -EINVAL;
  2791. }
  2792. sde_kms = to_sde_kms(kms);
  2793. max_dsc_width = sde_kms->catalog->max_dsc_width;
  2794. *num_dsc = DIV_ROUND_UP(hdisplay, max_dsc_width);
  2795. SDE_DEBUG("h=%d, max_dsc_width=%d, num_dsc=%d\n",
  2796. hdisplay, max_dsc_width,
  2797. *num_dsc);
  2798. return 0;
  2799. }
  2800. static void _sde_kms_null_commit(struct drm_device *dev,
  2801. struct drm_encoder *enc)
  2802. {
  2803. struct drm_modeset_acquire_ctx ctx;
  2804. struct drm_connector *conn = NULL;
  2805. struct drm_connector *tmp_conn = NULL;
  2806. struct drm_connector_list_iter conn_iter;
  2807. struct drm_atomic_state *state = NULL;
  2808. struct drm_crtc_state *crtc_state = NULL;
  2809. struct drm_connector_state *conn_state = NULL;
  2810. int retry_cnt = 0;
  2811. int ret = 0;
  2812. drm_modeset_acquire_init(&ctx, 0);
  2813. retry:
  2814. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2815. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  2816. drm_modeset_backoff(&ctx);
  2817. retry_cnt++;
  2818. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  2819. goto retry;
  2820. } else if (WARN_ON(ret)) {
  2821. goto end;
  2822. }
  2823. state = drm_atomic_state_alloc(dev);
  2824. if (!state) {
  2825. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  2826. goto end;
  2827. }
  2828. state->acquire_ctx = &ctx;
  2829. drm_connector_list_iter_begin(dev, &conn_iter);
  2830. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2831. if (enc == tmp_conn->state->best_encoder) {
  2832. conn = tmp_conn;
  2833. break;
  2834. }
  2835. }
  2836. drm_connector_list_iter_end(&conn_iter);
  2837. if (!conn) {
  2838. SDE_ERROR("error in finding conn for enc:%d\n", DRMID(enc));
  2839. goto end;
  2840. }
  2841. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2842. conn_state = drm_atomic_get_connector_state(state, conn);
  2843. if (IS_ERR(conn_state)) {
  2844. SDE_ERROR("error %d getting connector %d state\n",
  2845. ret, DRMID(conn));
  2846. goto end;
  2847. }
  2848. crtc_state->active = true;
  2849. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2850. if (ret)
  2851. SDE_ERROR("error %d setting the crtc\n", ret);
  2852. ret = drm_atomic_commit(state);
  2853. if (ret)
  2854. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  2855. end:
  2856. if (state)
  2857. drm_atomic_state_put(state);
  2858. drm_modeset_drop_locks(&ctx);
  2859. drm_modeset_acquire_fini(&ctx);
  2860. }
  2861. void sde_kms_display_early_wakeup(struct drm_device *dev,
  2862. const int32_t connector_id)
  2863. {
  2864. struct drm_connector_list_iter conn_iter;
  2865. struct drm_connector *conn;
  2866. struct drm_encoder *drm_enc;
  2867. drm_connector_list_iter_begin(dev, &conn_iter);
  2868. drm_for_each_connector_iter(conn, &conn_iter) {
  2869. if (connector_id != DRM_MSM_WAKE_UP_ALL_DISPLAYS &&
  2870. connector_id != conn->base.id)
  2871. continue;
  2872. if (conn->state && conn->state->best_encoder)
  2873. drm_enc = conn->state->best_encoder;
  2874. else
  2875. drm_enc = conn->encoder;
  2876. if (drm_enc)
  2877. sde_encoder_early_wakeup(drm_enc);
  2878. }
  2879. drm_connector_list_iter_end(&conn_iter);
  2880. }
  2881. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  2882. struct device *dev)
  2883. {
  2884. int i, ret, crtc_id = 0;
  2885. struct drm_device *ddev = dev_get_drvdata(dev);
  2886. struct drm_connector *conn;
  2887. struct drm_connector_list_iter conn_iter;
  2888. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  2889. drm_connector_list_iter_begin(ddev, &conn_iter);
  2890. drm_for_each_connector_iter(conn, &conn_iter) {
  2891. uint64_t lp;
  2892. lp = sde_connector_get_lp(conn);
  2893. if (lp != SDE_MODE_DPMS_LP2)
  2894. continue;
  2895. if (sde_encoder_in_clone_mode(conn->encoder))
  2896. continue;
  2897. ret = sde_encoder_wait_for_event(conn->encoder,
  2898. MSM_ENC_TX_COMPLETE);
  2899. if (ret && ret != -EWOULDBLOCK) {
  2900. SDE_ERROR(
  2901. "[conn: %d] wait for commit done returned %d\n",
  2902. conn->base.id, ret);
  2903. } else if (!ret) {
  2904. crtc_id = drm_crtc_index(conn->state->crtc);
  2905. if (priv->event_thread[crtc_id].thread)
  2906. kthread_flush_worker(
  2907. &priv->event_thread[crtc_id].worker);
  2908. sde_encoder_idle_request(conn->encoder);
  2909. }
  2910. }
  2911. drm_connector_list_iter_end(&conn_iter);
  2912. for (i = 0; i < priv->num_crtcs; i++) {
  2913. if (priv->disp_thread[i].thread)
  2914. kthread_flush_worker(
  2915. &priv->disp_thread[i].worker);
  2916. if (priv->event_thread[i].thread)
  2917. kthread_flush_worker(
  2918. &priv->event_thread[i].worker);
  2919. }
  2920. kthread_flush_worker(&priv->pp_event_worker);
  2921. }
  2922. static int sde_kms_pm_suspend(struct device *dev)
  2923. {
  2924. struct drm_device *ddev;
  2925. struct drm_modeset_acquire_ctx ctx;
  2926. struct drm_connector *conn;
  2927. struct drm_encoder *enc;
  2928. struct drm_connector_list_iter conn_iter;
  2929. struct drm_atomic_state *state = NULL;
  2930. struct sde_kms *sde_kms;
  2931. int ret = 0, num_crtcs = 0;
  2932. if (!dev)
  2933. return -EINVAL;
  2934. ddev = dev_get_drvdata(dev);
  2935. if (!ddev || !ddev_to_msm_kms(ddev))
  2936. return -EINVAL;
  2937. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2938. SDE_EVT32(0);
  2939. /* disable hot-plug polling */
  2940. drm_kms_helper_poll_disable(ddev);
  2941. /* if a display stuck in CS trigger a null commit to complete handoff */
  2942. drm_for_each_encoder(enc, ddev) {
  2943. if (sde_encoder_in_cont_splash(enc) && enc->crtc)
  2944. _sde_kms_null_commit(ddev, enc);
  2945. }
  2946. /* acquire modeset lock(s) */
  2947. drm_modeset_acquire_init(&ctx, 0);
  2948. retry:
  2949. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  2950. if (ret)
  2951. goto unlock;
  2952. /* save current state for resume */
  2953. if (sde_kms->suspend_state)
  2954. drm_atomic_state_put(sde_kms->suspend_state);
  2955. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  2956. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  2957. ret = PTR_ERR(sde_kms->suspend_state);
  2958. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  2959. sde_kms->suspend_state = NULL;
  2960. goto unlock;
  2961. }
  2962. /* create atomic state to disable all CRTCs */
  2963. state = drm_atomic_state_alloc(ddev);
  2964. if (!state) {
  2965. ret = -ENOMEM;
  2966. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  2967. goto unlock;
  2968. }
  2969. state->acquire_ctx = &ctx;
  2970. drm_connector_list_iter_begin(ddev, &conn_iter);
  2971. drm_for_each_connector_iter(conn, &conn_iter) {
  2972. struct drm_crtc_state *crtc_state;
  2973. uint64_t lp;
  2974. if (!conn->state || !conn->state->crtc ||
  2975. conn->dpms != DRM_MODE_DPMS_ON ||
  2976. sde_encoder_in_clone_mode(conn->encoder))
  2977. continue;
  2978. lp = sde_connector_get_lp(conn);
  2979. if (lp == SDE_MODE_DPMS_LP1) {
  2980. /* transition LP1->LP2 on pm suspend */
  2981. ret = sde_connector_set_property_for_commit(conn, state,
  2982. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  2983. if (ret) {
  2984. DRM_ERROR("failed to set lp2 for conn %d\n",
  2985. conn->base.id);
  2986. drm_connector_list_iter_end(&conn_iter);
  2987. goto unlock;
  2988. }
  2989. }
  2990. if (lp != SDE_MODE_DPMS_LP2) {
  2991. /* force CRTC to be inactive */
  2992. crtc_state = drm_atomic_get_crtc_state(state,
  2993. conn->state->crtc);
  2994. if (IS_ERR_OR_NULL(crtc_state)) {
  2995. DRM_ERROR("failed to get crtc %d state\n",
  2996. conn->state->crtc->base.id);
  2997. drm_connector_list_iter_end(&conn_iter);
  2998. goto unlock;
  2999. }
  3000. if (lp != SDE_MODE_DPMS_LP1)
  3001. crtc_state->active = false;
  3002. ++num_crtcs;
  3003. }
  3004. }
  3005. drm_connector_list_iter_end(&conn_iter);
  3006. /* check for nothing to do */
  3007. if (num_crtcs == 0) {
  3008. DRM_DEBUG("all crtcs are already in the off state\n");
  3009. sde_kms->suspend_block = true;
  3010. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3011. goto unlock;
  3012. }
  3013. /* commit the "disable all" state */
  3014. ret = drm_atomic_commit(state);
  3015. if (ret < 0) {
  3016. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  3017. goto unlock;
  3018. }
  3019. sde_kms->suspend_block = true;
  3020. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3021. unlock:
  3022. if (state) {
  3023. drm_atomic_state_put(state);
  3024. state = NULL;
  3025. }
  3026. if (ret == -EDEADLK) {
  3027. drm_modeset_backoff(&ctx);
  3028. goto retry;
  3029. }
  3030. drm_modeset_drop_locks(&ctx);
  3031. drm_modeset_acquire_fini(&ctx);
  3032. /*
  3033. * pm runtime driver avoids multiple runtime_suspend API call by
  3034. * checking runtime_status. However, this call helps when there is a
  3035. * race condition between pm_suspend call and doze_suspend/power_off
  3036. * commit. It removes the extra vote from suspend and adds it back
  3037. * later to allow power collapse during pm_suspend call
  3038. */
  3039. pm_runtime_put_sync(dev);
  3040. pm_runtime_get_noresume(dev);
  3041. /* dump clock state before entering suspend */
  3042. if (sde_kms->pm_suspend_clk_dump)
  3043. _sde_kms_dump_clks_state(sde_kms);
  3044. return ret;
  3045. }
  3046. static int sde_kms_pm_resume(struct device *dev)
  3047. {
  3048. struct drm_device *ddev;
  3049. struct sde_kms *sde_kms;
  3050. struct drm_modeset_acquire_ctx ctx;
  3051. int ret, i;
  3052. if (!dev)
  3053. return -EINVAL;
  3054. ddev = dev_get_drvdata(dev);
  3055. if (!ddev || !ddev_to_msm_kms(ddev))
  3056. return -EINVAL;
  3057. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3058. SDE_EVT32(sde_kms->suspend_state != NULL);
  3059. drm_mode_config_reset(ddev);
  3060. drm_modeset_acquire_init(&ctx, 0);
  3061. retry:
  3062. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3063. if (ret == -EDEADLK) {
  3064. drm_modeset_backoff(&ctx);
  3065. goto retry;
  3066. } else if (WARN_ON(ret)) {
  3067. goto end;
  3068. }
  3069. sde_kms->suspend_block = false;
  3070. if (sde_kms->suspend_state) {
  3071. sde_kms->suspend_state->acquire_ctx = &ctx;
  3072. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  3073. ret = drm_atomic_helper_commit_duplicated_state(
  3074. sde_kms->suspend_state, &ctx);
  3075. if (ret != -EDEADLK)
  3076. break;
  3077. drm_modeset_backoff(&ctx);
  3078. }
  3079. if (ret < 0)
  3080. DRM_ERROR("failed to restore state, %d\n", ret);
  3081. drm_atomic_state_put(sde_kms->suspend_state);
  3082. sde_kms->suspend_state = NULL;
  3083. }
  3084. end:
  3085. drm_modeset_drop_locks(&ctx);
  3086. drm_modeset_acquire_fini(&ctx);
  3087. /* enable hot-plug polling */
  3088. drm_kms_helper_poll_enable(ddev);
  3089. return 0;
  3090. }
  3091. static const struct msm_kms_funcs kms_funcs = {
  3092. .hw_init = sde_kms_hw_init,
  3093. .postinit = sde_kms_postinit,
  3094. .irq_preinstall = sde_irq_preinstall,
  3095. .irq_postinstall = sde_irq_postinstall,
  3096. .irq_uninstall = sde_irq_uninstall,
  3097. .irq = sde_irq,
  3098. .lastclose = sde_kms_lastclose,
  3099. .prepare_fence = sde_kms_prepare_fence,
  3100. .prepare_commit = sde_kms_prepare_commit,
  3101. .commit = sde_kms_commit,
  3102. .complete_commit = sde_kms_complete_commit,
  3103. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  3104. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  3105. .enable_vblank = sde_kms_enable_vblank,
  3106. .disable_vblank = sde_kms_disable_vblank,
  3107. .check_modified_format = sde_format_check_modified_format,
  3108. .atomic_check = sde_kms_atomic_check,
  3109. .get_format = sde_get_msm_format,
  3110. .round_pixclk = sde_kms_round_pixclk,
  3111. .display_early_wakeup = sde_kms_display_early_wakeup,
  3112. .pm_suspend = sde_kms_pm_suspend,
  3113. .pm_resume = sde_kms_pm_resume,
  3114. .destroy = sde_kms_destroy,
  3115. .debugfs_destroy = sde_kms_debugfs_destroy,
  3116. .cont_splash_config = sde_kms_cont_splash_config,
  3117. .register_events = _sde_kms_register_events,
  3118. .get_address_space = _sde_kms_get_address_space,
  3119. .get_address_space_device = _sde_kms_get_address_space_device,
  3120. .postopen = _sde_kms_post_open,
  3121. .check_for_splash = sde_kms_check_for_splash,
  3122. .get_mixer_count = sde_kms_get_mixer_count,
  3123. .get_dsc_count = sde_kms_get_dsc_count,
  3124. };
  3125. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  3126. {
  3127. int i;
  3128. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  3129. if (!sde_kms->aspace[i])
  3130. continue;
  3131. msm_gem_address_space_put(sde_kms->aspace[i]);
  3132. sde_kms->aspace[i] = NULL;
  3133. }
  3134. return 0;
  3135. }
  3136. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  3137. {
  3138. struct msm_mmu *mmu;
  3139. int i, ret;
  3140. int early_map = 0;
  3141. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  3142. return -EINVAL;
  3143. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  3144. struct msm_gem_address_space *aspace;
  3145. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  3146. if (IS_ERR(mmu)) {
  3147. ret = PTR_ERR(mmu);
  3148. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  3149. i, ret);
  3150. continue;
  3151. }
  3152. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  3153. mmu, "sde");
  3154. if (IS_ERR(aspace)) {
  3155. ret = PTR_ERR(aspace);
  3156. mmu->funcs->destroy(mmu);
  3157. goto fail;
  3158. }
  3159. sde_kms->aspace[i] = aspace;
  3160. aspace->domain_attached = true;
  3161. /* Mapping splash memory block */
  3162. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  3163. sde_kms->splash_data.num_splash_regions) {
  3164. ret = _sde_kms_map_all_splash_regions(sde_kms);
  3165. if (ret) {
  3166. SDE_ERROR("failed to map ret:%d\n", ret);
  3167. goto fail;
  3168. }
  3169. }
  3170. /*
  3171. * disable early-map which would have been enabled during
  3172. * bootup by smmu through the device-tree hint for cont-spash
  3173. */
  3174. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  3175. &early_map);
  3176. if (ret) {
  3177. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  3178. ret, early_map);
  3179. goto early_map_fail;
  3180. }
  3181. }
  3182. sde_kms->base.aspace = sde_kms->aspace[0];
  3183. return 0;
  3184. early_map_fail:
  3185. _sde_kms_unmap_all_splash_regions(sde_kms);
  3186. fail:
  3187. _sde_kms_mmu_destroy(sde_kms);
  3188. return ret;
  3189. }
  3190. static void sde_kms_init_rot_sid_hw(struct sde_kms *sde_kms)
  3191. {
  3192. if (!sde_kms || !sde_kms->hw_sid || sde_in_trusted_vm(sde_kms))
  3193. return;
  3194. sde_hw_set_rotator_sid(sde_kms->hw_sid);
  3195. }
  3196. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  3197. {
  3198. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  3199. return;
  3200. if (sde_kms->hw_mdp->ops.reset_ubwc)
  3201. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  3202. sde_kms->catalog);
  3203. }
  3204. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  3205. {
  3206. struct sde_vbif_set_qos_params qos_params;
  3207. struct sde_mdss_cfg *catalog;
  3208. if (!sde_kms->catalog)
  3209. return;
  3210. catalog = sde_kms->catalog;
  3211. memset(&qos_params, 0, sizeof(qos_params));
  3212. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  3213. qos_params.xin_id = catalog->dma_cfg.xin_id;
  3214. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  3215. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  3216. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  3217. }
  3218. static int _sde_kms_active_override(struct sde_kms *sde_kms, bool enable)
  3219. {
  3220. struct sde_hw_uidle *uidle;
  3221. if (!sde_kms) {
  3222. SDE_ERROR("invalid kms\n");
  3223. return -EINVAL;
  3224. }
  3225. uidle = sde_kms->hw_uidle;
  3226. if (uidle && uidle->ops.active_override_enable)
  3227. uidle->ops.active_override_enable(uidle, enable);
  3228. return 0;
  3229. }
  3230. static void _sde_kms_update_pm_qos_irq_request(struct sde_kms *sde_kms)
  3231. {
  3232. struct device *cpu_dev;
  3233. int cpu = 0;
  3234. u32 cpu_irq_latency = sde_kms->catalog->perf.cpu_irq_latency;
  3235. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3236. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3237. return;
  3238. }
  3239. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3240. cpu_dev = get_cpu_device(cpu);
  3241. if (!cpu_dev) {
  3242. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3243. cpu);
  3244. continue;
  3245. }
  3246. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3247. dev_pm_qos_update_request(&sde_kms->pm_qos_irq_req[cpu],
  3248. cpu_irq_latency);
  3249. else
  3250. dev_pm_qos_add_request(cpu_dev,
  3251. &sde_kms->pm_qos_irq_req[cpu],
  3252. DEV_PM_QOS_RESUME_LATENCY,
  3253. cpu_irq_latency);
  3254. }
  3255. }
  3256. static void _sde_kms_remove_pm_qos_irq_request(struct sde_kms *sde_kms)
  3257. {
  3258. struct device *cpu_dev;
  3259. int cpu = 0;
  3260. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3261. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3262. return;
  3263. }
  3264. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3265. cpu_dev = get_cpu_device(cpu);
  3266. if (!cpu_dev) {
  3267. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3268. cpu);
  3269. continue;
  3270. }
  3271. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3272. dev_pm_qos_remove_request(
  3273. &sde_kms->pm_qos_irq_req[cpu]);
  3274. }
  3275. }
  3276. void sde_kms_cpu_vote_for_irq(struct sde_kms *sde_kms, bool enable)
  3277. {
  3278. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3279. mutex_lock(&priv->phandle.phandle_lock);
  3280. if (enable && atomic_inc_return(&sde_kms->irq_vote_count) == 1)
  3281. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3282. else if (!enable && atomic_dec_return(&sde_kms->irq_vote_count) == 0)
  3283. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3284. mutex_unlock(&priv->phandle.phandle_lock);
  3285. }
  3286. static void sde_kms_irq_affinity_notify(
  3287. struct irq_affinity_notify *affinity_notify,
  3288. const cpumask_t *mask)
  3289. {
  3290. struct msm_drm_private *priv;
  3291. struct sde_kms *sde_kms = container_of(affinity_notify,
  3292. struct sde_kms, affinity_notify);
  3293. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3294. return;
  3295. priv = sde_kms->dev->dev_private;
  3296. mutex_lock(&priv->phandle.phandle_lock);
  3297. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3298. // save irq cpu mask
  3299. sde_kms->irq_cpu_mask = *mask;
  3300. // request vote with updated irq cpu mask
  3301. if (atomic_read(&sde_kms->irq_vote_count))
  3302. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3303. mutex_unlock(&priv->phandle.phandle_lock);
  3304. }
  3305. static void sde_kms_irq_affinity_release(struct kref *ref) {}
  3306. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  3307. {
  3308. struct sde_kms *sde_kms = usr;
  3309. struct msm_kms *msm_kms;
  3310. msm_kms = &sde_kms->base;
  3311. if (!sde_kms)
  3312. return;
  3313. SDE_DEBUG("event_type:%d\n", event_type);
  3314. SDE_EVT32_VERBOSE(event_type);
  3315. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  3316. sde_irq_update(msm_kms, true);
  3317. sde_kms->first_kickoff = true;
  3318. /**
  3319. * Rotator sid needs to be programmed since uefi doesn't
  3320. * configure it during continuous splash
  3321. */
  3322. sde_kms_init_rot_sid_hw(sde_kms);
  3323. if (sde_kms->splash_data.num_splash_displays ||
  3324. sde_in_trusted_vm(sde_kms))
  3325. return;
  3326. sde_vbif_init_memtypes(sde_kms);
  3327. sde_kms_init_shared_hw(sde_kms);
  3328. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  3329. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  3330. sde_irq_update(msm_kms, false);
  3331. sde_kms->first_kickoff = false;
  3332. if (sde_in_trusted_vm(sde_kms))
  3333. return;
  3334. _sde_kms_active_override(sde_kms, true);
  3335. if (!is_sde_rsc_available(SDE_RSC_INDEX))
  3336. sde_vbif_axi_halt_request(sde_kms);
  3337. }
  3338. }
  3339. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  3340. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  3341. {
  3342. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3343. int rc = -EINVAL;
  3344. SDE_DEBUG("\n");
  3345. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  3346. if (rc > 0)
  3347. rc = 0;
  3348. SDE_EVT32(rc, genpd->device_count);
  3349. return rc;
  3350. }
  3351. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  3352. {
  3353. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3354. SDE_DEBUG("\n");
  3355. pm_runtime_put_sync(sde_kms->dev->dev);
  3356. SDE_EVT32(genpd->device_count);
  3357. return 0;
  3358. }
  3359. static int _sde_kms_get_splash_data(struct sde_kms *sde_kms,
  3360. struct sde_splash_data *data)
  3361. {
  3362. int i = 0;
  3363. int ret = 0;
  3364. struct device_node *parent, *node, *node1;
  3365. struct resource r, r1;
  3366. const char *node_name = "splash_region";
  3367. struct sde_splash_mem *mem;
  3368. bool share_splash_mem = false;
  3369. int num_displays, num_regions;
  3370. struct sde_splash_display *splash_display;
  3371. if (!data)
  3372. return -EINVAL;
  3373. memset(data, 0, sizeof(*data));
  3374. parent = of_find_node_by_path("/reserved-memory");
  3375. if (!parent) {
  3376. SDE_ERROR("failed to find reserved-memory node\n");
  3377. return -EINVAL;
  3378. }
  3379. node = of_find_node_by_name(parent, node_name);
  3380. if (!node) {
  3381. SDE_DEBUG("failed to find node %s\n", node_name);
  3382. return -EINVAL;
  3383. }
  3384. node1 = of_find_node_by_name(NULL, "disp_rdump_region");
  3385. if (!node1)
  3386. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  3387. /**
  3388. * Support sharing a single splash memory for all the built in displays
  3389. * and also independent splash region per displays. Incase of
  3390. * independent splash region for each connected display, dtsi node of
  3391. * cont_splash_region should be collection of all memory regions
  3392. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  3393. */
  3394. num_displays = dsi_display_get_num_of_displays();
  3395. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  3396. data->num_splash_displays = num_displays;
  3397. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  3398. if (num_displays > num_regions) {
  3399. share_splash_mem = true;
  3400. pr_info(":%d displays share same splash buf\n", num_displays);
  3401. }
  3402. for (i = 0; i < num_displays; i++) {
  3403. splash_display = &data->splash_display[i];
  3404. if (!i || !share_splash_mem) {
  3405. if (of_address_to_resource(node, i, &r)) {
  3406. SDE_ERROR("invalid data for:%s\n", node_name);
  3407. return -EINVAL;
  3408. }
  3409. mem = &data->splash_mem[i];
  3410. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  3411. SDE_DEBUG("failed to find ramdump memory\n");
  3412. mem->ramdump_base = 0;
  3413. mem->ramdump_size = 0;
  3414. } else {
  3415. mem->ramdump_base = (unsigned long)r1.start;
  3416. mem->ramdump_size = (r1.end - r1.start) + 1;
  3417. }
  3418. mem->splash_buf_base = (unsigned long)r.start;
  3419. mem->splash_buf_size = (r.end - r.start) + 1;
  3420. mem->ref_cnt = 0;
  3421. splash_display->splash = mem;
  3422. data->num_splash_regions++;
  3423. } else {
  3424. data->splash_display[i].splash = &data->splash_mem[0];
  3425. }
  3426. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  3427. splash_display->splash->splash_buf_base,
  3428. splash_display->splash->splash_buf_size);
  3429. }
  3430. sde_kms->splash_data.type = SDE_SPLASH_HANDOFF;
  3431. return ret;
  3432. }
  3433. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  3434. struct platform_device *platformdev)
  3435. {
  3436. int rc = -EINVAL;
  3437. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  3438. if (IS_ERR(sde_kms->mmio)) {
  3439. rc = PTR_ERR(sde_kms->mmio);
  3440. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  3441. sde_kms->mmio = NULL;
  3442. goto error;
  3443. }
  3444. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  3445. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  3446. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  3447. sde_kms->mmio_len);
  3448. if (rc)
  3449. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  3450. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys",
  3451. "vbif_phys");
  3452. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  3453. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  3454. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  3455. sde_kms->vbif[VBIF_RT] = NULL;
  3456. goto error;
  3457. }
  3458. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev,
  3459. "vbif_phys");
  3460. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  3461. sde_kms->vbif_len[VBIF_RT]);
  3462. if (rc)
  3463. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  3464. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys",
  3465. "vbif_nrt_phys");
  3466. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  3467. sde_kms->vbif[VBIF_NRT] = NULL;
  3468. SDE_DEBUG("VBIF NRT is not defined");
  3469. } else {
  3470. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev,
  3471. "vbif_nrt_phys");
  3472. rc = sde_dbg_reg_register_base("vbif_nrt",
  3473. sde_kms->vbif[VBIF_NRT],
  3474. sde_kms->vbif_len[VBIF_NRT]);
  3475. if (rc)
  3476. SDE_ERROR("dbg base register vbif_nrt failed: %d\n",
  3477. rc);
  3478. }
  3479. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys",
  3480. "regdma_phys");
  3481. if (IS_ERR(sde_kms->reg_dma)) {
  3482. sde_kms->reg_dma = NULL;
  3483. SDE_DEBUG("REG_DMA is not defined");
  3484. } else {
  3485. sde_kms->reg_dma_len = msm_iomap_size(platformdev,
  3486. "regdma_phys");
  3487. rc = sde_dbg_reg_register_base("reg_dma",
  3488. sde_kms->reg_dma,
  3489. sde_kms->reg_dma_len);
  3490. if (rc)
  3491. SDE_ERROR("dbg base register reg_dma failed: %d\n",
  3492. rc);
  3493. }
  3494. sde_kms->sid = msm_ioremap(platformdev, "sid_phys",
  3495. "sid_phys");
  3496. if (IS_ERR(sde_kms->sid)) {
  3497. SDE_DEBUG("sid register is not defined: %d\n", rc);
  3498. sde_kms->sid = NULL;
  3499. } else {
  3500. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  3501. rc = sde_dbg_reg_register_base("sid", sde_kms->sid,
  3502. sde_kms->sid_len);
  3503. if (rc)
  3504. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  3505. }
  3506. error:
  3507. return rc;
  3508. }
  3509. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  3510. struct sde_kms *sde_kms)
  3511. {
  3512. int rc = 0;
  3513. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  3514. sde_kms->genpd.name = dev->unique;
  3515. sde_kms->genpd.power_off = sde_kms_pd_disable;
  3516. sde_kms->genpd.power_on = sde_kms_pd_enable;
  3517. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  3518. if (rc < 0) {
  3519. SDE_ERROR("failed to init genpd provider %s: %d\n",
  3520. sde_kms->genpd.name, rc);
  3521. return rc;
  3522. }
  3523. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  3524. &sde_kms->genpd);
  3525. if (rc < 0) {
  3526. SDE_ERROR("failed to add genpd provider %s: %d\n",
  3527. sde_kms->genpd.name, rc);
  3528. pm_genpd_remove(&sde_kms->genpd);
  3529. return rc;
  3530. }
  3531. sde_kms->genpd_init = true;
  3532. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  3533. }
  3534. return rc;
  3535. }
  3536. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  3537. struct drm_device *dev,
  3538. struct msm_drm_private *priv)
  3539. {
  3540. struct sde_rm *rm = NULL;
  3541. int i, rc = -EINVAL;
  3542. sde_kms->catalog = sde_hw_catalog_init(dev);
  3543. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  3544. rc = PTR_ERR(sde_kms->catalog);
  3545. if (!sde_kms->catalog)
  3546. rc = -EINVAL;
  3547. SDE_ERROR("catalog init failed: %d\n", rc);
  3548. sde_kms->catalog = NULL;
  3549. goto power_error;
  3550. }
  3551. sde_kms->core_rev = sde_kms->catalog->hwversion;
  3552. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  3553. /* initialize power domain if defined */
  3554. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  3555. if (rc) {
  3556. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  3557. goto genpd_err;
  3558. }
  3559. rc = _sde_kms_mmu_init(sde_kms);
  3560. if (rc) {
  3561. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  3562. goto power_error;
  3563. }
  3564. /* Initialize reg dma block which is a singleton */
  3565. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  3566. sde_kms->dev);
  3567. if (rc) {
  3568. SDE_ERROR("failed: reg dma init failed\n");
  3569. goto power_error;
  3570. }
  3571. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  3572. rm = &sde_kms->rm;
  3573. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  3574. sde_kms->dev);
  3575. if (rc) {
  3576. SDE_ERROR("rm init failed: %d\n", rc);
  3577. goto power_error;
  3578. }
  3579. sde_kms->rm_init = true;
  3580. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  3581. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  3582. rc = PTR_ERR(sde_kms->hw_intr);
  3583. SDE_ERROR("hw_intr init failed: %d\n", rc);
  3584. sde_kms->hw_intr = NULL;
  3585. goto hw_intr_init_err;
  3586. }
  3587. /*
  3588. * Attempt continuous splash handoff only if reserved
  3589. * splash memory is found & release resources on any error
  3590. * in finding display hw config in splash
  3591. */
  3592. if (sde_kms->splash_data.num_splash_regions) {
  3593. struct sde_splash_display *display;
  3594. int ret, display_count =
  3595. sde_kms->splash_data.num_splash_displays;
  3596. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3597. &sde_kms->splash_data, sde_kms->catalog);
  3598. for (i = 0; i < display_count; i++) {
  3599. display = &sde_kms->splash_data.splash_display[i];
  3600. /*
  3601. * free splash region on resource init failure and
  3602. * cont-splash disabled case
  3603. */
  3604. if (!display->cont_splash_enabled || ret)
  3605. _sde_kms_free_splash_display_data(
  3606. sde_kms, display);
  3607. }
  3608. }
  3609. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  3610. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  3611. rc = PTR_ERR(sde_kms->hw_mdp);
  3612. if (!sde_kms->hw_mdp)
  3613. rc = -EINVAL;
  3614. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  3615. sde_kms->hw_mdp = NULL;
  3616. goto power_error;
  3617. }
  3618. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  3619. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  3620. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  3621. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  3622. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  3623. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  3624. if (!sde_kms->hw_vbif[vbif_idx])
  3625. rc = -EINVAL;
  3626. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  3627. sde_kms->hw_vbif[vbif_idx] = NULL;
  3628. goto power_error;
  3629. }
  3630. }
  3631. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  3632. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  3633. sde_kms->mmio_len, sde_kms->catalog);
  3634. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  3635. rc = PTR_ERR(sde_kms->hw_uidle);
  3636. if (!sde_kms->hw_uidle)
  3637. rc = -EINVAL;
  3638. /* uidle is optional, so do not make it a fatal error */
  3639. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  3640. sde_kms->hw_uidle = NULL;
  3641. rc = 0;
  3642. }
  3643. } else {
  3644. sde_kms->hw_uidle = NULL;
  3645. }
  3646. if (sde_kms->sid) {
  3647. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  3648. sde_kms->sid_len, sde_kms->catalog);
  3649. if (IS_ERR_OR_NULL(sde_kms->hw_sid)) {
  3650. rc = PTR_ERR(sde_kms->hw_sid);
  3651. SDE_ERROR("failed to init sid %ld\n", rc);
  3652. sde_kms->hw_sid = NULL;
  3653. goto power_error;
  3654. }
  3655. }
  3656. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  3657. &priv->phandle, "core_clk");
  3658. if (rc) {
  3659. SDE_ERROR("failed to init perf %d\n", rc);
  3660. goto perf_err;
  3661. }
  3662. /*
  3663. * _sde_kms_drm_obj_init should create the DRM related objects
  3664. * i.e. CRTCs, planes, encoders, connectors and so forth
  3665. */
  3666. rc = _sde_kms_drm_obj_init(sde_kms);
  3667. if (rc) {
  3668. SDE_ERROR("modeset init failed: %d\n", rc);
  3669. goto drm_obj_init_err;
  3670. }
  3671. return 0;
  3672. genpd_err:
  3673. drm_obj_init_err:
  3674. sde_core_perf_destroy(&sde_kms->perf);
  3675. hw_intr_init_err:
  3676. perf_err:
  3677. power_error:
  3678. return rc;
  3679. }
  3680. int sde_kms_get_io_resources(struct sde_kms *sde_kms, struct msm_io_res *io_res)
  3681. {
  3682. struct platform_device *pdev = to_platform_device(sde_kms->dev->dev);
  3683. int rc = 0;
  3684. rc = msm_dss_get_io_mem(pdev, &io_res->mem);
  3685. if (rc) {
  3686. SDE_ERROR("failed to get io mem for KMS, rc = %d\n", rc);
  3687. return rc;
  3688. }
  3689. rc = msm_dss_get_pmic_io_mem(pdev, &io_res->mem);
  3690. if (rc) {
  3691. SDE_ERROR("failed to get io mem for pmic, rc:%d\n", rc);
  3692. return rc;
  3693. }
  3694. rc = msm_dss_get_io_irq(pdev, &io_res->irq, HH_IRQ_LABEL_SDE);
  3695. if (rc) {
  3696. SDE_ERROR("failed to get io irq for KMS");
  3697. return rc;
  3698. }
  3699. return rc;
  3700. }
  3701. static int sde_kms_hw_init(struct msm_kms *kms)
  3702. {
  3703. struct sde_kms *sde_kms;
  3704. struct drm_device *dev;
  3705. struct msm_drm_private *priv;
  3706. struct platform_device *platformdev;
  3707. int i, irq_num, rc = -EINVAL;
  3708. if (!kms) {
  3709. SDE_ERROR("invalid kms\n");
  3710. goto end;
  3711. }
  3712. sde_kms = to_sde_kms(kms);
  3713. dev = sde_kms->dev;
  3714. if (!dev || !dev->dev) {
  3715. SDE_ERROR("invalid device\n");
  3716. goto end;
  3717. }
  3718. platformdev = to_platform_device(dev->dev);
  3719. priv = dev->dev_private;
  3720. if (!priv) {
  3721. SDE_ERROR("invalid private data\n");
  3722. goto end;
  3723. }
  3724. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  3725. if (rc)
  3726. goto error;
  3727. rc = _sde_kms_get_splash_data(sde_kms, &sde_kms->splash_data);
  3728. if (rc)
  3729. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  3730. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  3731. if (rc)
  3732. goto error;
  3733. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  3734. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  3735. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  3736. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  3737. mutex_init(&sde_kms->secure_transition_lock);
  3738. atomic_set(&sde_kms->detach_sec_cb, 0);
  3739. atomic_set(&sde_kms->detach_all_cb, 0);
  3740. atomic_set(&sde_kms->irq_vote_count, 0);
  3741. /*
  3742. * Support format modifiers for compression etc.
  3743. */
  3744. dev->mode_config.allow_fb_modifiers = true;
  3745. /*
  3746. * Handle (re)initializations during power enable
  3747. */
  3748. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  3749. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  3750. SDE_POWER_EVENT_POST_ENABLE |
  3751. SDE_POWER_EVENT_PRE_DISABLE,
  3752. sde_kms_handle_power_event, sde_kms, "kms");
  3753. if (sde_kms->splash_data.num_splash_displays) {
  3754. SDE_DEBUG("Skipping MDP Resources disable\n");
  3755. } else {
  3756. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  3757. sde_power_data_bus_set_quota(&priv->phandle, i,
  3758. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  3759. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  3760. pm_runtime_put_sync(sde_kms->dev->dev);
  3761. }
  3762. sde_kms->affinity_notify.notify = sde_kms_irq_affinity_notify;
  3763. sde_kms->affinity_notify.release = sde_kms_irq_affinity_release;
  3764. irq_num = platform_get_irq(to_platform_device(sde_kms->dev->dev), 0);
  3765. SDE_DEBUG("Registering for notification of irq_num: %d\n", irq_num);
  3766. irq_set_affinity_notifier(irq_num, &sde_kms->affinity_notify);
  3767. if (sde_in_trusted_vm(sde_kms))
  3768. rc = sde_vm_trusted_init(sde_kms);
  3769. else
  3770. rc = sde_vm_primary_init(sde_kms);
  3771. if (rc) {
  3772. SDE_ERROR("failed to initialize VM ops, rc: %d\n", rc);
  3773. goto error;
  3774. }
  3775. return 0;
  3776. error:
  3777. _sde_kms_hw_destroy(sde_kms, platformdev);
  3778. end:
  3779. return rc;
  3780. }
  3781. struct msm_kms *sde_kms_init(struct drm_device *dev)
  3782. {
  3783. struct msm_drm_private *priv;
  3784. struct sde_kms *sde_kms;
  3785. if (!dev || !dev->dev_private) {
  3786. SDE_ERROR("drm device node invalid\n");
  3787. return ERR_PTR(-EINVAL);
  3788. }
  3789. priv = dev->dev_private;
  3790. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  3791. if (!sde_kms) {
  3792. SDE_ERROR("failed to allocate sde kms\n");
  3793. return ERR_PTR(-ENOMEM);
  3794. }
  3795. msm_kms_init(&sde_kms->base, &kms_funcs);
  3796. sde_kms->dev = dev;
  3797. return &sde_kms->base;
  3798. }
  3799. void sde_kms_vm_trusted_resource_deinit(struct sde_kms *sde_kms)
  3800. {
  3801. struct dsi_display *display;
  3802. struct sde_splash_display *handoff_display;
  3803. int i;
  3804. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  3805. handoff_display = &sde_kms->splash_data.splash_display[i];
  3806. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  3807. if (handoff_display->cont_splash_enabled)
  3808. _sde_kms_free_splash_display_data(sde_kms,
  3809. handoff_display);
  3810. dsi_display_set_active_state(display, false);
  3811. }
  3812. memset(&sde_kms->splash_data, 0, sizeof(struct sde_splash_data));
  3813. }
  3814. int sde_kms_vm_trusted_resource_init(struct sde_kms *sde_kms)
  3815. {
  3816. struct drm_device *dev;
  3817. struct msm_drm_private *priv;
  3818. struct sde_splash_display *handoff_display;
  3819. struct dsi_display *display;
  3820. int ret, i;
  3821. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3822. SDE_ERROR("invalid params\n");
  3823. return -EINVAL;
  3824. }
  3825. if (sde_kms->dsi_display_count != 1) {
  3826. SDE_ERROR("no. of displays not supported:%d\n",
  3827. sde_kms->dsi_display_count);
  3828. return -EINVAL;
  3829. }
  3830. dev = sde_kms->dev;
  3831. priv = dev->dev_private;
  3832. sde_kms->splash_data.type = SDE_VM_HANDOFF;
  3833. sde_kms->splash_data.num_splash_displays = sde_kms->dsi_display_count;
  3834. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3835. &sde_kms->splash_data, sde_kms->catalog);
  3836. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  3837. handoff_display = &sde_kms->splash_data.splash_display[i];
  3838. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  3839. if (!handoff_display->cont_splash_enabled || ret)
  3840. _sde_kms_free_splash_display_data(sde_kms,
  3841. handoff_display);
  3842. else
  3843. dsi_display_set_active_state(display, true);
  3844. }
  3845. ret = sde_kms_cont_splash_config(&sde_kms->base);
  3846. if (ret) {
  3847. SDE_ERROR("error in setting handoff configs\n");
  3848. goto error;
  3849. }
  3850. /**
  3851. * fill-in vote for the continuous splash hanodff path, which will be
  3852. * removed on the successful first commit.
  3853. */
  3854. pm_runtime_get_sync(sde_kms->dev->dev);
  3855. return 0;
  3856. error:
  3857. sde_kms_vm_trusted_resource_deinit(sde_kms);
  3858. return ret;
  3859. }
  3860. static int _sde_kms_register_events(struct msm_kms *kms,
  3861. struct drm_mode_object *obj, u32 event, bool en)
  3862. {
  3863. int ret = 0;
  3864. struct drm_crtc *crtc = NULL;
  3865. struct drm_connector *conn = NULL;
  3866. struct sde_kms *sde_kms = NULL;
  3867. struct sde_vm_ops *vm_ops;
  3868. if (!kms || !obj) {
  3869. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  3870. return -EINVAL;
  3871. }
  3872. sde_kms = to_sde_kms(kms);
  3873. vm_ops = sde_vm_get_ops(sde_kms);
  3874. sde_vm_lock(sde_kms);
  3875. if (vm_ops && vm_ops->vm_owns_hw && !vm_ops->vm_owns_hw(sde_kms)) {
  3876. sde_vm_unlock(sde_kms);
  3877. DRM_INFO("HW is owned by other VM\n");
  3878. return -EACCES;
  3879. }
  3880. switch (obj->type) {
  3881. case DRM_MODE_OBJECT_CRTC:
  3882. crtc = obj_to_crtc(obj);
  3883. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  3884. break;
  3885. case DRM_MODE_OBJECT_CONNECTOR:
  3886. conn = obj_to_connector(obj);
  3887. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  3888. en);
  3889. break;
  3890. }
  3891. sde_vm_unlock(sde_kms);
  3892. return ret;
  3893. }
  3894. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  3895. {
  3896. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  3897. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  3898. }