sde_crtc.c 184 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922
  1. /*
  2. * Copyright (c) 2014-2020 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  42. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  43. struct sde_crtc_custom_events {
  44. u32 event;
  45. int (*func)(struct drm_crtc *crtc, bool en,
  46. struct sde_irq_callback *irq);
  47. };
  48. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  49. bool en, struct sde_irq_callback *ad_irq);
  50. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  51. bool en, struct sde_irq_callback *idle_irq);
  52. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  53. struct sde_irq_callback *noirq);
  54. static struct sde_crtc_custom_events custom_events[] = {
  55. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  56. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  57. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  58. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  59. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  60. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  61. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  62. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  63. };
  64. /* default input fence timeout, in ms */
  65. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  66. /*
  67. * The default input fence timeout is 2 seconds while max allowed
  68. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  69. * tolerance limit.
  70. */
  71. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  72. /* layer mixer index on sde_crtc */
  73. #define LEFT_MIXER 0
  74. #define RIGHT_MIXER 1
  75. #define MISR_BUFF_SIZE 256
  76. /*
  77. * Time period for fps calculation in micro seconds.
  78. * Default value is set to 1 sec.
  79. */
  80. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  81. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  82. #define MAX_FRAME_COUNT 1000
  83. #define MILI_TO_MICRO 1000
  84. #define SKIP_STAGING_PIPE_ZPOS 255
  85. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  86. {
  87. struct msm_drm_private *priv;
  88. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  89. SDE_ERROR("invalid crtc\n");
  90. return NULL;
  91. }
  92. priv = crtc->dev->dev_private;
  93. if (!priv || !priv->kms) {
  94. SDE_ERROR("invalid kms\n");
  95. return NULL;
  96. }
  97. return to_sde_kms(priv->kms);
  98. }
  99. /**
  100. * sde_crtc_calc_fps() - Calculates fps value.
  101. * @sde_crtc : CRTC structure
  102. *
  103. * This function is called at frame done. It counts the number
  104. * of frames done for every 1 sec. Stores the value in measured_fps.
  105. * measured_fps value is 10 times the calculated fps value.
  106. * For example, measured_fps= 594 for calculated fps of 59.4
  107. */
  108. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  109. {
  110. ktime_t current_time_us;
  111. u64 fps, diff_us;
  112. current_time_us = ktime_get();
  113. diff_us = (u64)ktime_us_delta(current_time_us,
  114. sde_crtc->fps_info.last_sampled_time_us);
  115. sde_crtc->fps_info.frame_count++;
  116. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  117. /* Multiplying with 10 to get fps in floating point */
  118. fps = ((u64)sde_crtc->fps_info.frame_count)
  119. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  120. do_div(fps, diff_us);
  121. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  122. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  123. sde_crtc->base.base.id, (unsigned int)fps/10,
  124. (unsigned int)fps%10);
  125. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  126. sde_crtc->fps_info.frame_count = 0;
  127. }
  128. if (!sde_crtc->fps_info.time_buf)
  129. return;
  130. /**
  131. * Array indexing is based on sliding window algorithm.
  132. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  133. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  134. * counter loops around and comes back to the first index to store
  135. * the next ktime.
  136. */
  137. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  138. ktime_get();
  139. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  140. }
  141. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  142. {
  143. if (!sde_crtc)
  144. return;
  145. }
  146. #ifdef CONFIG_DEBUG_FS
  147. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  148. {
  149. struct sde_crtc *sde_crtc;
  150. u64 fps_int, fps_float;
  151. ktime_t current_time_us;
  152. u64 fps, diff_us;
  153. if (!s || !s->private) {
  154. SDE_ERROR("invalid input param(s)\n");
  155. return -EAGAIN;
  156. }
  157. sde_crtc = s->private;
  158. current_time_us = ktime_get();
  159. diff_us = (u64)ktime_us_delta(current_time_us,
  160. sde_crtc->fps_info.last_sampled_time_us);
  161. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  162. /* Multiplying with 10 to get fps in floating point */
  163. fps = ((u64)sde_crtc->fps_info.frame_count)
  164. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  165. do_div(fps, diff_us);
  166. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  167. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  168. sde_crtc->fps_info.frame_count = 0;
  169. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  170. sde_crtc->base.base.id, (unsigned int)fps/10,
  171. (unsigned int)fps%10);
  172. }
  173. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  174. fps_float = do_div(fps_int, 10);
  175. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  176. return 0;
  177. }
  178. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  179. {
  180. return single_open(file, _sde_debugfs_fps_status_show,
  181. inode->i_private);
  182. }
  183. #endif
  184. static ssize_t fps_periodicity_ms_store(struct device *device,
  185. struct device_attribute *attr, const char *buf, size_t count)
  186. {
  187. struct drm_crtc *crtc;
  188. struct sde_crtc *sde_crtc;
  189. int res;
  190. /* Base of the input */
  191. int cnt = 10;
  192. if (!device || !buf) {
  193. SDE_ERROR("invalid input param(s)\n");
  194. return -EAGAIN;
  195. }
  196. crtc = dev_get_drvdata(device);
  197. if (!crtc)
  198. return -EINVAL;
  199. sde_crtc = to_sde_crtc(crtc);
  200. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  201. if (res < 0)
  202. return res;
  203. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  204. sde_crtc->fps_info.fps_periodic_duration =
  205. DEFAULT_FPS_PERIOD_1_SEC;
  206. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  207. MAX_FPS_PERIOD_5_SECONDS)
  208. sde_crtc->fps_info.fps_periodic_duration =
  209. MAX_FPS_PERIOD_5_SECONDS;
  210. else
  211. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  212. return count;
  213. }
  214. static ssize_t fps_periodicity_ms_show(struct device *device,
  215. struct device_attribute *attr, char *buf)
  216. {
  217. struct drm_crtc *crtc;
  218. struct sde_crtc *sde_crtc;
  219. if (!device || !buf) {
  220. SDE_ERROR("invalid input param(s)\n");
  221. return -EAGAIN;
  222. }
  223. crtc = dev_get_drvdata(device);
  224. if (!crtc)
  225. return -EINVAL;
  226. sde_crtc = to_sde_crtc(crtc);
  227. return scnprintf(buf, PAGE_SIZE, "%d\n",
  228. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  229. }
  230. static ssize_t measured_fps_show(struct device *device,
  231. struct device_attribute *attr, char *buf)
  232. {
  233. struct drm_crtc *crtc;
  234. struct sde_crtc *sde_crtc;
  235. uint64_t fps_int, fps_decimal;
  236. u64 fps = 0, frame_count = 0;
  237. ktime_t current_time;
  238. int i = 0, current_time_index;
  239. u64 diff_us;
  240. if (!device || !buf) {
  241. SDE_ERROR("invalid input param(s)\n");
  242. return -EAGAIN;
  243. }
  244. crtc = dev_get_drvdata(device);
  245. if (!crtc) {
  246. scnprintf(buf, PAGE_SIZE, "fps information not available");
  247. return -EINVAL;
  248. }
  249. sde_crtc = to_sde_crtc(crtc);
  250. if (!sde_crtc->fps_info.time_buf) {
  251. scnprintf(buf, PAGE_SIZE,
  252. "timebuf null - fps information not available");
  253. return -EINVAL;
  254. }
  255. /**
  256. * Whenever the time_index counter comes to zero upon decrementing,
  257. * it is set to the last index since it is the next index that we
  258. * should check for calculating the buftime.
  259. */
  260. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  261. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  262. current_time = ktime_get();
  263. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  264. u64 ptime = (u64)ktime_to_us(current_time);
  265. u64 buftime = (u64)ktime_to_us(
  266. sde_crtc->fps_info.time_buf[current_time_index]);
  267. diff_us = (u64)ktime_us_delta(current_time,
  268. sde_crtc->fps_info.time_buf[current_time_index]);
  269. if (ptime > buftime && diff_us >= (u64)
  270. sde_crtc->fps_info.fps_periodic_duration) {
  271. /* Multiplying with 10 to get fps in floating point */
  272. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  273. do_div(fps, diff_us);
  274. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  275. SDE_DEBUG("measured fps: %d\n",
  276. sde_crtc->fps_info.measured_fps);
  277. break;
  278. }
  279. current_time_index = (current_time_index == 0) ?
  280. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  281. SDE_DEBUG("current time index: %d\n", current_time_index);
  282. frame_count++;
  283. }
  284. if (i == MAX_FRAME_COUNT) {
  285. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  286. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  287. diff_us = (u64)ktime_us_delta(current_time,
  288. sde_crtc->fps_info.time_buf[current_time_index]);
  289. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  290. /* Multiplying with 10 to get fps in floating point */
  291. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  292. do_div(fps, diff_us);
  293. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  294. }
  295. }
  296. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  297. fps_decimal = do_div(fps_int, 10);
  298. return scnprintf(buf, PAGE_SIZE,
  299. "fps: %d.%d duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  300. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  301. }
  302. static ssize_t vsync_event_show(struct device *device,
  303. struct device_attribute *attr, char *buf)
  304. {
  305. struct drm_crtc *crtc;
  306. struct sde_crtc *sde_crtc;
  307. if (!device || !buf) {
  308. SDE_ERROR("invalid input param(s)\n");
  309. return -EAGAIN;
  310. }
  311. crtc = dev_get_drvdata(device);
  312. sde_crtc = to_sde_crtc(crtc);
  313. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  314. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  315. }
  316. static ssize_t retire_frame_event_show(struct device *device,
  317. struct device_attribute *attr, char *buf)
  318. {
  319. struct drm_crtc *crtc;
  320. struct sde_crtc *sde_crtc;
  321. if (!device || !buf) {
  322. SDE_ERROR("invalid input param(s)\n");
  323. return -EAGAIN;
  324. }
  325. crtc = dev_get_drvdata(device);
  326. sde_crtc = to_sde_crtc(crtc);
  327. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  328. ktime_to_ns(sde_crtc->retire_frame_event_time));
  329. }
  330. static DEVICE_ATTR_RO(vsync_event);
  331. static DEVICE_ATTR_RO(measured_fps);
  332. static DEVICE_ATTR_RW(fps_periodicity_ms);
  333. static DEVICE_ATTR_RO(retire_frame_event);
  334. static struct attribute *sde_crtc_dev_attrs[] = {
  335. &dev_attr_vsync_event.attr,
  336. &dev_attr_measured_fps.attr,
  337. &dev_attr_fps_periodicity_ms.attr,
  338. &dev_attr_retire_frame_event.attr,
  339. NULL
  340. };
  341. static const struct attribute_group sde_crtc_attr_group = {
  342. .attrs = sde_crtc_dev_attrs,
  343. };
  344. static const struct attribute_group *sde_crtc_attr_groups[] = {
  345. &sde_crtc_attr_group,
  346. NULL,
  347. };
  348. static void sde_crtc_destroy(struct drm_crtc *crtc)
  349. {
  350. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  351. SDE_DEBUG("\n");
  352. if (!crtc)
  353. return;
  354. if (sde_crtc->vsync_event_sf)
  355. sysfs_put(sde_crtc->vsync_event_sf);
  356. if (sde_crtc->retire_frame_event_sf)
  357. sysfs_put(sde_crtc->retire_frame_event_sf);
  358. if (sde_crtc->sysfs_dev)
  359. device_unregister(sde_crtc->sysfs_dev);
  360. if (sde_crtc->blob_info)
  361. drm_property_blob_put(sde_crtc->blob_info);
  362. msm_property_destroy(&sde_crtc->property_info);
  363. sde_cp_crtc_destroy_properties(crtc);
  364. sde_fence_deinit(sde_crtc->output_fence);
  365. _sde_crtc_deinit_events(sde_crtc);
  366. drm_crtc_cleanup(crtc);
  367. mutex_destroy(&sde_crtc->crtc_lock);
  368. kfree(sde_crtc);
  369. }
  370. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  371. const struct drm_display_mode *mode,
  372. struct drm_display_mode *adjusted_mode)
  373. {
  374. SDE_DEBUG("\n");
  375. if ((msm_is_mode_seamless(adjusted_mode) ||
  376. (msm_is_mode_seamless_vrr(adjusted_mode) ||
  377. msm_is_mode_seamless_dyn_clk(adjusted_mode))) &&
  378. (!crtc->enabled)) {
  379. SDE_ERROR("crtc state prevents seamless transition\n");
  380. return false;
  381. }
  382. return true;
  383. }
  384. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  385. struct sde_plane_state *pstate, struct sde_format *format)
  386. {
  387. uint32_t blend_op, fg_alpha, bg_alpha;
  388. uint32_t blend_type;
  389. struct sde_hw_mixer *lm = mixer->hw_lm;
  390. /* default to opaque blending */
  391. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  392. bg_alpha = 0xFF - fg_alpha;
  393. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  394. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  395. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  396. switch (blend_type) {
  397. case SDE_DRM_BLEND_OP_OPAQUE:
  398. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  399. SDE_BLEND_BG_ALPHA_BG_CONST;
  400. break;
  401. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  402. if (format->alpha_enable) {
  403. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  404. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  405. if (fg_alpha != 0xff) {
  406. bg_alpha = fg_alpha;
  407. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  408. SDE_BLEND_BG_INV_MOD_ALPHA;
  409. } else {
  410. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  411. }
  412. }
  413. break;
  414. case SDE_DRM_BLEND_OP_COVERAGE:
  415. if (format->alpha_enable) {
  416. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  417. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  418. if (fg_alpha != 0xff) {
  419. bg_alpha = fg_alpha;
  420. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  421. SDE_BLEND_BG_MOD_ALPHA |
  422. SDE_BLEND_BG_INV_MOD_ALPHA;
  423. } else {
  424. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  425. }
  426. }
  427. break;
  428. default:
  429. /* do nothing */
  430. break;
  431. }
  432. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  433. bg_alpha, blend_op);
  434. SDE_DEBUG(
  435. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  436. (char *) &format->base.pixel_format,
  437. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  438. }
  439. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  440. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  441. struct sde_hw_dim_layer *dim_layer)
  442. {
  443. struct sde_crtc_state *cstate;
  444. struct sde_hw_mixer *lm;
  445. struct sde_hw_dim_layer split_dim_layer;
  446. int i;
  447. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  448. SDE_DEBUG("empty dim_layer\n");
  449. return;
  450. }
  451. cstate = to_sde_crtc_state(crtc->state);
  452. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  453. dim_layer->flags, dim_layer->stage);
  454. split_dim_layer.stage = dim_layer->stage;
  455. split_dim_layer.color_fill = dim_layer->color_fill;
  456. /*
  457. * traverse through the layer mixers attached to crtc and find the
  458. * intersecting dim layer rect in each LM and program accordingly.
  459. */
  460. for (i = 0; i < sde_crtc->num_mixers; i++) {
  461. split_dim_layer.flags = dim_layer->flags;
  462. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  463. &split_dim_layer.rect);
  464. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  465. /*
  466. * no extra programming required for non-intersecting
  467. * layer mixers with INCLUSIVE dim layer
  468. */
  469. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  470. continue;
  471. /*
  472. * program the other non-intersecting layer mixers with
  473. * INCLUSIVE dim layer of full size for uniformity
  474. * with EXCLUSIVE dim layer config.
  475. */
  476. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  477. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  478. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  479. sizeof(split_dim_layer.rect));
  480. } else {
  481. split_dim_layer.rect.x =
  482. split_dim_layer.rect.x -
  483. cstate->lm_roi[i].x;
  484. split_dim_layer.rect.y =
  485. split_dim_layer.rect.y -
  486. cstate->lm_roi[i].y;
  487. }
  488. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  489. cstate->lm_roi[i].x,
  490. cstate->lm_roi[i].y,
  491. cstate->lm_roi[i].w,
  492. cstate->lm_roi[i].h,
  493. dim_layer->rect.x,
  494. dim_layer->rect.y,
  495. dim_layer->rect.w,
  496. dim_layer->rect.h,
  497. split_dim_layer.rect.x,
  498. split_dim_layer.rect.y,
  499. split_dim_layer.rect.w,
  500. split_dim_layer.rect.h);
  501. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  502. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  503. split_dim_layer.rect.w, split_dim_layer.rect.h);
  504. lm = mixer[i].hw_lm;
  505. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  506. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  507. }
  508. }
  509. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  510. const struct sde_rect **crtc_roi)
  511. {
  512. struct sde_crtc_state *crtc_state;
  513. if (!state || !crtc_roi)
  514. return;
  515. crtc_state = to_sde_crtc_state(state);
  516. *crtc_roi = &crtc_state->crtc_roi;
  517. }
  518. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  519. {
  520. struct sde_crtc_state *cstate;
  521. struct sde_crtc *sde_crtc;
  522. if (!state || !state->crtc)
  523. return false;
  524. sde_crtc = to_sde_crtc(state->crtc);
  525. cstate = to_sde_crtc_state(state);
  526. return msm_property_is_dirty(&sde_crtc->property_info,
  527. &cstate->property_state, CRTC_PROP_ROI_V1);
  528. }
  529. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  530. void __user *usr_ptr)
  531. {
  532. struct drm_crtc *crtc;
  533. struct sde_crtc_state *cstate;
  534. struct sde_drm_roi_v1 roi_v1;
  535. int i;
  536. if (!state) {
  537. SDE_ERROR("invalid args\n");
  538. return -EINVAL;
  539. }
  540. cstate = to_sde_crtc_state(state);
  541. crtc = cstate->base.crtc;
  542. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  543. if (!usr_ptr) {
  544. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  545. return 0;
  546. }
  547. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  548. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  549. return -EINVAL;
  550. }
  551. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  552. if (roi_v1.num_rects == 0) {
  553. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  554. return 0;
  555. }
  556. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  557. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  558. roi_v1.num_rects);
  559. return -EINVAL;
  560. }
  561. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  562. for (i = 0; i < roi_v1.num_rects; ++i) {
  563. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  564. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  565. DRMID(crtc), i,
  566. cstate->user_roi_list.roi[i].x1,
  567. cstate->user_roi_list.roi[i].y1,
  568. cstate->user_roi_list.roi[i].x2,
  569. cstate->user_roi_list.roi[i].y2);
  570. SDE_EVT32_VERBOSE(DRMID(crtc),
  571. cstate->user_roi_list.roi[i].x1,
  572. cstate->user_roi_list.roi[i].y1,
  573. cstate->user_roi_list.roi[i].x2,
  574. cstate->user_roi_list.roi[i].y2);
  575. }
  576. return 0;
  577. }
  578. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  579. struct drm_crtc_state *state)
  580. {
  581. struct drm_connector *conn;
  582. struct drm_connector_state *conn_state;
  583. struct sde_crtc *sde_crtc;
  584. struct sde_crtc_state *crtc_state;
  585. struct sde_rect *crtc_roi;
  586. struct msm_mode_info mode_info;
  587. int i = 0;
  588. int rc;
  589. bool is_crtc_roi_dirty;
  590. bool is_any_conn_roi_dirty;
  591. if (!crtc || !state)
  592. return -EINVAL;
  593. sde_crtc = to_sde_crtc(crtc);
  594. crtc_state = to_sde_crtc_state(state);
  595. crtc_roi = &crtc_state->crtc_roi;
  596. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  597. is_any_conn_roi_dirty = false;
  598. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  599. struct sde_connector *sde_conn;
  600. struct sde_connector_state *sde_conn_state;
  601. struct sde_rect conn_roi;
  602. if (!conn_state || conn_state->crtc != crtc)
  603. continue;
  604. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  605. if (rc) {
  606. SDE_ERROR("failed to get mode info\n");
  607. return -EINVAL;
  608. }
  609. sde_conn = to_sde_connector(conn_state->connector);
  610. sde_conn_state = to_sde_connector_state(conn_state);
  611. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  612. msm_property_is_dirty(
  613. &sde_conn->property_info,
  614. &sde_conn_state->property_state,
  615. CONNECTOR_PROP_ROI_V1);
  616. if (!mode_info.roi_caps.enabled)
  617. continue;
  618. /*
  619. * current driver only supports same connector and crtc size,
  620. * but if support for different sizes is added, driver needs
  621. * to check the connector roi here to make sure is full screen
  622. * for dsc 3d-mux topology that doesn't support partial update.
  623. */
  624. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  625. sizeof(crtc_state->user_roi_list))) {
  626. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  627. sde_crtc->name);
  628. return -EINVAL;
  629. }
  630. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  631. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  632. conn_roi.x, conn_roi.y,
  633. conn_roi.w, conn_roi.h);
  634. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  635. conn_roi.x, conn_roi.y,
  636. conn_roi.w, conn_roi.h);
  637. }
  638. /*
  639. * Check against CRTC ROI and Connector ROI not being updated together.
  640. * This restriction should be relaxed when Connector ROI scaling is
  641. * supported.
  642. */
  643. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  644. SDE_ERROR("connector/crtc rois not updated together\n");
  645. return -EINVAL;
  646. }
  647. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  648. /* clear the ROI to null if it matches full screen anyways */
  649. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  650. crtc_roi->w == state->adjusted_mode.hdisplay &&
  651. crtc_roi->h == state->adjusted_mode.vdisplay)
  652. memset(crtc_roi, 0, sizeof(*crtc_roi));
  653. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  654. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  655. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  656. crtc_roi->h);
  657. return 0;
  658. }
  659. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  660. struct drm_crtc_state *state)
  661. {
  662. struct sde_crtc *sde_crtc;
  663. struct sde_crtc_state *crtc_state;
  664. struct drm_connector *conn;
  665. struct drm_connector_state *conn_state;
  666. int i;
  667. if (!crtc || !state)
  668. return -EINVAL;
  669. sde_crtc = to_sde_crtc(crtc);
  670. crtc_state = to_sde_crtc_state(state);
  671. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  672. return 0;
  673. /* partial update active, check if autorefresh is also requested */
  674. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  675. uint64_t autorefresh;
  676. if (!conn_state || conn_state->crtc != crtc)
  677. continue;
  678. autorefresh = sde_connector_get_property(conn_state,
  679. CONNECTOR_PROP_AUTOREFRESH);
  680. if (autorefresh) {
  681. SDE_ERROR(
  682. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  683. sde_crtc->name, autorefresh);
  684. return -EINVAL;
  685. }
  686. }
  687. return 0;
  688. }
  689. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  690. struct drm_crtc_state *state, int lm_idx)
  691. {
  692. struct sde_kms *sde_kms;
  693. struct sde_crtc *sde_crtc;
  694. struct sde_crtc_state *crtc_state;
  695. const struct sde_rect *crtc_roi;
  696. const struct sde_rect *lm_bounds;
  697. struct sde_rect *lm_roi;
  698. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  699. return -EINVAL;
  700. sde_kms = _sde_crtc_get_kms(crtc);
  701. if (!sde_kms || !sde_kms->catalog) {
  702. SDE_ERROR("invalid parameters\n");
  703. return -EINVAL;
  704. }
  705. sde_crtc = to_sde_crtc(crtc);
  706. crtc_state = to_sde_crtc_state(state);
  707. crtc_roi = &crtc_state->crtc_roi;
  708. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  709. lm_roi = &crtc_state->lm_roi[lm_idx];
  710. if (sde_kms_rect_is_null(crtc_roi))
  711. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  712. else
  713. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  714. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  715. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  716. /*
  717. * partial update is not supported with 3dmux dsc or dest scaler.
  718. * hence, crtc roi must match the mixer dimensions.
  719. */
  720. if (crtc_state->num_ds_enabled ||
  721. sde_rm_topology_is_group(&sde_kms->rm, state,
  722. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  723. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  724. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  725. return -EINVAL;
  726. }
  727. }
  728. /* if any dimension is zero, clear all dimensions for clarity */
  729. if (sde_kms_rect_is_null(lm_roi))
  730. memset(lm_roi, 0, sizeof(*lm_roi));
  731. return 0;
  732. }
  733. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  734. struct drm_crtc_state *state)
  735. {
  736. struct sde_crtc *sde_crtc;
  737. struct sde_crtc_state *crtc_state;
  738. u32 disp_bitmask = 0;
  739. int i;
  740. if (!crtc || !state) {
  741. pr_err("Invalid crtc or state\n");
  742. return 0;
  743. }
  744. sde_crtc = to_sde_crtc(crtc);
  745. crtc_state = to_sde_crtc_state(state);
  746. /* pingpong split: one ROI, one LM, two physical displays */
  747. if (crtc_state->is_ppsplit) {
  748. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  749. struct sde_rect *roi = &crtc_state->lm_roi[0];
  750. if (sde_kms_rect_is_null(roi))
  751. disp_bitmask = 0;
  752. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  753. disp_bitmask = BIT(0); /* left only */
  754. else if (roi->x >= lm_split_width)
  755. disp_bitmask = BIT(1); /* right only */
  756. else
  757. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  758. } else if (sde_crtc->mixers_swapped) {
  759. disp_bitmask = BIT(0);
  760. } else {
  761. for (i = 0; i < sde_crtc->num_mixers; i++) {
  762. if (!sde_kms_rect_is_null(
  763. &crtc_state->lm_roi[i]))
  764. disp_bitmask |= BIT(i);
  765. }
  766. }
  767. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  768. return disp_bitmask;
  769. }
  770. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  771. struct drm_crtc_state *state)
  772. {
  773. struct sde_crtc *sde_crtc;
  774. struct sde_crtc_state *crtc_state;
  775. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  776. if (!crtc || !state)
  777. return -EINVAL;
  778. sde_crtc = to_sde_crtc(crtc);
  779. crtc_state = to_sde_crtc_state(state);
  780. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  781. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  782. sde_crtc->name, sde_crtc->num_mixers);
  783. return -EINVAL;
  784. }
  785. /*
  786. * If using pingpong split: one ROI, one LM, two physical displays
  787. * then the ROI must be centered on the panel split boundary and
  788. * be of equal width across the split.
  789. */
  790. if (crtc_state->is_ppsplit) {
  791. u16 panel_split_width;
  792. u32 display_mask;
  793. roi[0] = &crtc_state->lm_roi[0];
  794. if (sde_kms_rect_is_null(roi[0]))
  795. return 0;
  796. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  797. if (display_mask != (BIT(0) | BIT(1)))
  798. return 0;
  799. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  800. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  801. SDE_ERROR("%s: roi x %d w %d split %d\n",
  802. sde_crtc->name, roi[0]->x, roi[0]->w,
  803. panel_split_width);
  804. return -EINVAL;
  805. }
  806. return 0;
  807. }
  808. /*
  809. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  810. * LMs and be of equal width.
  811. */
  812. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  813. return 0;
  814. roi[0] = &crtc_state->lm_roi[0];
  815. roi[1] = &crtc_state->lm_roi[1];
  816. /* if one of the roi is null it's a left/right-only update */
  817. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  818. return 0;
  819. /* check lm rois are equal width & first roi ends at 2nd roi */
  820. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  821. SDE_ERROR(
  822. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  823. sde_crtc->name, roi[0]->x, roi[0]->w,
  824. roi[1]->x, roi[1]->w);
  825. return -EINVAL;
  826. }
  827. return 0;
  828. }
  829. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  830. struct drm_crtc_state *state)
  831. {
  832. struct sde_crtc *sde_crtc;
  833. struct sde_crtc_state *crtc_state;
  834. const struct sde_rect *crtc_roi;
  835. const struct drm_plane_state *pstate;
  836. struct drm_plane *plane;
  837. if (!crtc || !state)
  838. return -EINVAL;
  839. /*
  840. * Reject commit if a Plane CRTC destination coordinates fall outside
  841. * the partial CRTC ROI. LM output is determined via connector ROIs,
  842. * if they are specified, not Plane CRTC ROIs.
  843. */
  844. sde_crtc = to_sde_crtc(crtc);
  845. crtc_state = to_sde_crtc_state(state);
  846. crtc_roi = &crtc_state->crtc_roi;
  847. if (sde_kms_rect_is_null(crtc_roi))
  848. return 0;
  849. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  850. struct sde_rect plane_roi, intersection;
  851. if (IS_ERR_OR_NULL(pstate)) {
  852. int rc = PTR_ERR(pstate);
  853. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  854. sde_crtc->name, plane->base.id, rc);
  855. return rc;
  856. }
  857. plane_roi.x = pstate->crtc_x;
  858. plane_roi.y = pstate->crtc_y;
  859. plane_roi.w = pstate->crtc_w;
  860. plane_roi.h = pstate->crtc_h;
  861. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  862. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  863. SDE_ERROR(
  864. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  865. sde_crtc->name, plane->base.id,
  866. plane_roi.x, plane_roi.y,
  867. plane_roi.w, plane_roi.h,
  868. crtc_roi->x, crtc_roi->y,
  869. crtc_roi->w, crtc_roi->h);
  870. return -E2BIG;
  871. }
  872. }
  873. return 0;
  874. }
  875. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  876. struct drm_crtc_state *state)
  877. {
  878. struct sde_crtc *sde_crtc;
  879. struct sde_crtc_state *sde_crtc_state;
  880. struct msm_mode_info mode_info;
  881. int rc, lm_idx, i;
  882. if (!crtc || !state)
  883. return -EINVAL;
  884. memset(&mode_info, 0, sizeof(mode_info));
  885. sde_crtc = to_sde_crtc(crtc);
  886. sde_crtc_state = to_sde_crtc_state(state);
  887. /*
  888. * check connector array cached at modeset time since incoming atomic
  889. * state may not include any connectors if they aren't modified
  890. */
  891. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  892. struct drm_connector *conn = sde_crtc_state->connectors[i];
  893. if (!conn || !conn->state)
  894. continue;
  895. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  896. if (rc) {
  897. SDE_ERROR("failed to get mode info\n");
  898. return -EINVAL;
  899. }
  900. if (!mode_info.roi_caps.enabled)
  901. continue;
  902. if (sde_crtc_state->user_roi_list.num_rects >
  903. mode_info.roi_caps.num_roi) {
  904. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  905. sde_crtc_state->user_roi_list.num_rects,
  906. mode_info.roi_caps.num_roi);
  907. return -E2BIG;
  908. }
  909. rc = _sde_crtc_set_crtc_roi(crtc, state);
  910. if (rc)
  911. return rc;
  912. rc = _sde_crtc_check_autorefresh(crtc, state);
  913. if (rc)
  914. return rc;
  915. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  916. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  917. if (rc)
  918. return rc;
  919. }
  920. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  921. if (rc)
  922. return rc;
  923. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  924. if (rc)
  925. return rc;
  926. }
  927. return 0;
  928. }
  929. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  930. {
  931. struct sde_crtc *sde_crtc;
  932. struct sde_crtc_state *cstate;
  933. const struct sde_rect *lm_roi;
  934. struct sde_hw_mixer *hw_lm;
  935. bool right_mixer = false;
  936. bool lm_updated = false;
  937. int lm_idx;
  938. if (!crtc)
  939. return;
  940. sde_crtc = to_sde_crtc(crtc);
  941. cstate = to_sde_crtc_state(crtc->state);
  942. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  943. struct sde_hw_mixer_cfg cfg;
  944. lm_roi = &cstate->lm_roi[lm_idx];
  945. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  946. if (!sde_crtc->mixers_swapped)
  947. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  948. if (lm_roi->w != hw_lm->cfg.out_width ||
  949. lm_roi->h != hw_lm->cfg.out_height ||
  950. right_mixer != hw_lm->cfg.right_mixer) {
  951. hw_lm->cfg.out_width = lm_roi->w;
  952. hw_lm->cfg.out_height = lm_roi->h;
  953. hw_lm->cfg.right_mixer = right_mixer;
  954. cfg.out_width = lm_roi->w;
  955. cfg.out_height = lm_roi->h;
  956. cfg.right_mixer = right_mixer;
  957. cfg.flags = 0;
  958. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  959. lm_updated = true;
  960. }
  961. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  962. lm_roi->h, right_mixer, lm_updated);
  963. }
  964. if (lm_updated)
  965. sde_cp_crtc_res_change(crtc);
  966. }
  967. struct plane_state {
  968. struct sde_plane_state *sde_pstate;
  969. const struct drm_plane_state *drm_pstate;
  970. int stage;
  971. u32 pipe_id;
  972. };
  973. static int pstate_cmp(const void *a, const void *b)
  974. {
  975. struct plane_state *pa = (struct plane_state *)a;
  976. struct plane_state *pb = (struct plane_state *)b;
  977. int rc = 0;
  978. int pa_zpos, pb_zpos;
  979. enum sde_layout pa_layout, pb_layout;
  980. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  981. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  982. pa_layout = pa->sde_pstate->layout;
  983. pb_layout = pb->sde_pstate->layout;
  984. if (pa_zpos != pb_zpos)
  985. rc = pa_zpos - pb_zpos;
  986. else if (pa_layout != pb_layout)
  987. rc = pa_layout - pb_layout;
  988. else
  989. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  990. return rc;
  991. }
  992. /*
  993. * validate and set source split:
  994. * use pstates sorted by stage to check planes on same stage
  995. * we assume that all pipes are in source split so its valid to compare
  996. * without taking into account left/right mixer placement
  997. */
  998. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  999. struct plane_state *pstates, int cnt)
  1000. {
  1001. struct plane_state *prv_pstate, *cur_pstate;
  1002. enum sde_layout prev_layout, cur_layout;
  1003. struct sde_rect left_rect, right_rect;
  1004. struct sde_kms *sde_kms;
  1005. int32_t left_pid, right_pid;
  1006. int32_t stage;
  1007. int i, rc = 0;
  1008. sde_kms = _sde_crtc_get_kms(crtc);
  1009. if (!sde_kms || !sde_kms->catalog) {
  1010. SDE_ERROR("invalid parameters\n");
  1011. return -EINVAL;
  1012. }
  1013. for (i = 1; i < cnt; i++) {
  1014. prv_pstate = &pstates[i - 1];
  1015. cur_pstate = &pstates[i];
  1016. prev_layout = prv_pstate->sde_pstate->layout;
  1017. cur_layout = cur_pstate->sde_pstate->layout;
  1018. if (prv_pstate->stage != cur_pstate->stage ||
  1019. prev_layout != cur_layout)
  1020. continue;
  1021. stage = cur_pstate->stage;
  1022. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1023. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1024. prv_pstate->drm_pstate->crtc_y,
  1025. prv_pstate->drm_pstate->crtc_w,
  1026. prv_pstate->drm_pstate->crtc_h, false);
  1027. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1028. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1029. cur_pstate->drm_pstate->crtc_y,
  1030. cur_pstate->drm_pstate->crtc_w,
  1031. cur_pstate->drm_pstate->crtc_h, false);
  1032. if (right_rect.x < left_rect.x) {
  1033. swap(left_pid, right_pid);
  1034. swap(left_rect, right_rect);
  1035. swap(prv_pstate, cur_pstate);
  1036. }
  1037. /*
  1038. * - planes are enumerated in pipe-priority order such that
  1039. * planes with lower drm_id must be left-most in a shared
  1040. * blend-stage when using source split.
  1041. * - planes in source split must be contiguous in width
  1042. * - planes in source split must have same dest yoff and height
  1043. */
  1044. if ((right_pid < left_pid) &&
  1045. !sde_kms->catalog->pipe_order_type) {
  1046. SDE_ERROR(
  1047. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1048. stage, left_pid, right_pid);
  1049. return -EINVAL;
  1050. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1051. SDE_ERROR(
  1052. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1053. stage, left_rect.x, left_rect.w,
  1054. right_rect.x, right_rect.w);
  1055. return -EINVAL;
  1056. } else if ((left_rect.y != right_rect.y) ||
  1057. (left_rect.h != right_rect.h)) {
  1058. SDE_ERROR(
  1059. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1060. stage, left_rect.y, left_rect.h,
  1061. right_rect.y, right_rect.h);
  1062. return -EINVAL;
  1063. }
  1064. }
  1065. return rc;
  1066. }
  1067. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1068. struct plane_state *pstates, int cnt)
  1069. {
  1070. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1071. enum sde_layout prev_layout, cur_layout;
  1072. struct sde_kms *sde_kms;
  1073. struct sde_rect left_rect, right_rect;
  1074. int32_t left_pid, right_pid;
  1075. int32_t stage;
  1076. int i;
  1077. sde_kms = _sde_crtc_get_kms(crtc);
  1078. if (!sde_kms || !sde_kms->catalog) {
  1079. SDE_ERROR("invalid parameters\n");
  1080. return;
  1081. }
  1082. if (!sde_kms->catalog->pipe_order_type)
  1083. return;
  1084. for (i = 0; i < cnt; i++) {
  1085. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1086. cur_pstate = &pstates[i];
  1087. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1088. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1089. SDE_LAYOUT_NONE;
  1090. cur_layout = cur_pstate->sde_pstate->layout;
  1091. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1092. || (prev_layout != cur_layout)) {
  1093. /*
  1094. * reset if prv or nxt pipes are not in the same stage
  1095. * as the cur pipe
  1096. */
  1097. if ((!nxt_pstate)
  1098. || (nxt_pstate->stage != cur_pstate->stage)
  1099. || (nxt_pstate->sde_pstate->layout !=
  1100. cur_pstate->sde_pstate->layout))
  1101. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1102. continue;
  1103. }
  1104. stage = cur_pstate->stage;
  1105. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1106. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1107. prv_pstate->drm_pstate->crtc_y,
  1108. prv_pstate->drm_pstate->crtc_w,
  1109. prv_pstate->drm_pstate->crtc_h, false);
  1110. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1111. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1112. cur_pstate->drm_pstate->crtc_y,
  1113. cur_pstate->drm_pstate->crtc_w,
  1114. cur_pstate->drm_pstate->crtc_h, false);
  1115. if (right_rect.x < left_rect.x) {
  1116. swap(left_pid, right_pid);
  1117. swap(left_rect, right_rect);
  1118. swap(prv_pstate, cur_pstate);
  1119. }
  1120. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1121. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1122. }
  1123. for (i = 0; i < cnt; i++) {
  1124. cur_pstate = &pstates[i];
  1125. sde_plane_setup_src_split_order(
  1126. cur_pstate->drm_pstate->plane,
  1127. cur_pstate->sde_pstate->multirect_index,
  1128. cur_pstate->sde_pstate->pipe_order_flags);
  1129. }
  1130. }
  1131. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1132. int num_mixers, struct plane_state *pstates, int cnt)
  1133. {
  1134. int i, lm_idx;
  1135. struct sde_format *format;
  1136. bool blend_stage[SDE_STAGE_MAX] = { false };
  1137. u32 blend_type;
  1138. for (i = cnt - 1; i >= 0; i--) {
  1139. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1140. PLANE_PROP_BLEND_OP);
  1141. /* stage has already been programmed or BLEND_OP_SKIP type */
  1142. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1143. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1144. continue;
  1145. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1146. format = to_sde_format(msm_framebuffer_format(
  1147. pstates[i].sde_pstate->base.fb));
  1148. if (!format) {
  1149. SDE_ERROR("invalid format\n");
  1150. return;
  1151. }
  1152. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1153. pstates[i].sde_pstate, format);
  1154. blend_stage[pstates[i].sde_pstate->stage] = true;
  1155. }
  1156. }
  1157. }
  1158. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1159. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1160. struct sde_crtc_mixer *mixer)
  1161. {
  1162. struct drm_plane *plane;
  1163. struct drm_framebuffer *fb;
  1164. struct drm_plane_state *state;
  1165. struct sde_crtc_state *cstate;
  1166. struct sde_plane_state *pstate = NULL;
  1167. struct plane_state *pstates = NULL;
  1168. struct sde_format *format;
  1169. struct sde_hw_ctl *ctl;
  1170. struct sde_hw_mixer *lm;
  1171. struct sde_hw_stage_cfg *stage_cfg;
  1172. struct sde_rect plane_crtc_roi;
  1173. uint32_t stage_idx, lm_idx, layout_idx;
  1174. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1175. int i, mode, cnt = 0;
  1176. bool bg_alpha_enable = false;
  1177. u32 blend_type;
  1178. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1179. if (!sde_crtc || !crtc->state || !mixer) {
  1180. SDE_ERROR("invalid sde_crtc or mixer\n");
  1181. return;
  1182. }
  1183. ctl = mixer->hw_ctl;
  1184. lm = mixer->hw_lm;
  1185. cstate = to_sde_crtc_state(crtc->state);
  1186. pstates = kcalloc(SDE_PSTATES_MAX,
  1187. sizeof(struct plane_state), GFP_KERNEL);
  1188. if (!pstates)
  1189. return;
  1190. memset(fetch_active, 0, sizeof(fetch_active));
  1191. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1192. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1193. state = plane->state;
  1194. if (!state)
  1195. continue;
  1196. plane_crtc_roi.x = state->crtc_x;
  1197. plane_crtc_roi.y = state->crtc_y;
  1198. plane_crtc_roi.w = state->crtc_w;
  1199. plane_crtc_roi.h = state->crtc_h;
  1200. pstate = to_sde_plane_state(state);
  1201. fb = state->fb;
  1202. mode = sde_plane_get_property(pstate,
  1203. PLANE_PROP_FB_TRANSLATION_MODE);
  1204. set_bit(sde_plane_pipe(plane), fetch_active);
  1205. sde_plane_ctl_flush(plane, ctl, true);
  1206. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1207. crtc->base.id,
  1208. pstate->stage,
  1209. plane->base.id,
  1210. sde_plane_pipe(plane) - SSPP_VIG0,
  1211. state->fb ? state->fb->base.id : -1);
  1212. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1213. if (!format) {
  1214. SDE_ERROR("invalid format\n");
  1215. goto end;
  1216. }
  1217. blend_type = sde_plane_get_property(pstate,
  1218. PLANE_PROP_BLEND_OP);
  1219. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1220. if (pstate->stage == SDE_STAGE_BASE &&
  1221. format->alpha_enable)
  1222. bg_alpha_enable = true;
  1223. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1224. state->fb ? state->fb->base.id : -1,
  1225. state->src_x >> 16, state->src_y >> 16,
  1226. state->src_w >> 16, state->src_h >> 16,
  1227. state->crtc_x, state->crtc_y,
  1228. state->crtc_w, state->crtc_h,
  1229. pstate->rotation, mode);
  1230. /*
  1231. * none or left layout will program to layer mixer
  1232. * group 0, right layout will program to layer mixer
  1233. * group 1.
  1234. */
  1235. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1236. layout_idx = 0;
  1237. else
  1238. layout_idx = 1;
  1239. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1240. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1241. stage_cfg->stage[pstate->stage][stage_idx] =
  1242. sde_plane_pipe(plane);
  1243. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1244. pstate->multirect_index;
  1245. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1246. sde_plane_pipe(plane) - SSPP_VIG0,
  1247. pstate->stage,
  1248. pstate->multirect_index,
  1249. pstate->multirect_mode,
  1250. format->base.pixel_format,
  1251. fb ? fb->modifier : 0,
  1252. layout_idx);
  1253. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1254. lm_idx++) {
  1255. if (bg_alpha_enable && !format->alpha_enable)
  1256. mixer[lm_idx].mixer_op_mode = 0;
  1257. else
  1258. mixer[lm_idx].mixer_op_mode |=
  1259. 1 << pstate->stage;
  1260. }
  1261. }
  1262. if (cnt >= SDE_PSTATES_MAX)
  1263. continue;
  1264. pstates[cnt].sde_pstate = pstate;
  1265. pstates[cnt].drm_pstate = state;
  1266. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1267. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1268. else
  1269. pstates[cnt].stage = sde_plane_get_property(
  1270. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1271. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1272. cnt++;
  1273. }
  1274. /* blend config update */
  1275. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1276. pstates, cnt);
  1277. if (ctl->ops.set_active_pipes)
  1278. ctl->ops.set_active_pipes(ctl, fetch_active);
  1279. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1280. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1281. if (lm && lm->ops.setup_dim_layer) {
  1282. cstate = to_sde_crtc_state(crtc->state);
  1283. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1284. for (i = 0; i < cstate->num_dim_layers; i++)
  1285. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1286. mixer, &cstate->dim_layer[i]);
  1287. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1288. }
  1289. }
  1290. end:
  1291. kfree(pstates);
  1292. }
  1293. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1294. struct drm_crtc *crtc)
  1295. {
  1296. struct sde_crtc *sde_crtc;
  1297. struct sde_crtc_state *cstate;
  1298. struct drm_encoder *drm_enc;
  1299. bool is_right_only;
  1300. bool encoder_in_dsc_merge = false;
  1301. if (!crtc || !crtc->state)
  1302. return;
  1303. sde_crtc = to_sde_crtc(crtc);
  1304. cstate = to_sde_crtc_state(crtc->state);
  1305. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1306. return;
  1307. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1308. crtc->state->encoder_mask) {
  1309. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1310. encoder_in_dsc_merge = true;
  1311. break;
  1312. }
  1313. }
  1314. /**
  1315. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1316. * This is due to two reasons:
  1317. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1318. * the left DSC must be used, right DSC cannot be used alone.
  1319. * For right-only partial update, this means swap layer mixers to map
  1320. * Left LM to Right INTF. On later HW this was relaxed.
  1321. * - In DSC Merge mode, the physical encoder has already registered
  1322. * PP0 as the master, to switch to right-only we would have to
  1323. * reprogram to be driven by PP1 instead.
  1324. * To support both cases, we prefer to support the mixer swap solution.
  1325. */
  1326. if (!encoder_in_dsc_merge) {
  1327. if (sde_crtc->mixers_swapped) {
  1328. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1329. sde_crtc->mixers_swapped = false;
  1330. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1331. }
  1332. return;
  1333. }
  1334. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1335. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1336. if (is_right_only && !sde_crtc->mixers_swapped) {
  1337. /* right-only update swap mixers */
  1338. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1339. sde_crtc->mixers_swapped = true;
  1340. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1341. /* left-only or full update, swap back */
  1342. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1343. sde_crtc->mixers_swapped = false;
  1344. }
  1345. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1346. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1347. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1348. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1349. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1350. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1351. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1352. }
  1353. /**
  1354. * _sde_crtc_blend_setup - configure crtc mixers
  1355. * @crtc: Pointer to drm crtc structure
  1356. * @old_state: Pointer to old crtc state
  1357. * @add_planes: Whether or not to add planes to mixers
  1358. */
  1359. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1360. struct drm_crtc_state *old_state, bool add_planes)
  1361. {
  1362. struct sde_crtc *sde_crtc;
  1363. struct sde_crtc_state *sde_crtc_state;
  1364. struct sde_crtc_mixer *mixer;
  1365. struct sde_hw_ctl *ctl;
  1366. struct sde_hw_mixer *lm;
  1367. struct sde_ctl_flush_cfg cfg = {0,};
  1368. int i;
  1369. if (!crtc)
  1370. return;
  1371. sde_crtc = to_sde_crtc(crtc);
  1372. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1373. mixer = sde_crtc->mixers;
  1374. SDE_DEBUG("%s\n", sde_crtc->name);
  1375. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1376. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1377. return;
  1378. }
  1379. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1380. if (!mixer[i].hw_lm) {
  1381. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1382. return;
  1383. }
  1384. mixer[i].mixer_op_mode = 0;
  1385. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1386. sde_crtc_state->dirty)) {
  1387. /* clear dim_layer settings */
  1388. lm = mixer[i].hw_lm;
  1389. if (lm->ops.clear_dim_layer)
  1390. lm->ops.clear_dim_layer(lm);
  1391. }
  1392. }
  1393. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1394. /* initialize stage cfg */
  1395. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1396. if (add_planes)
  1397. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1398. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1399. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1400. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1401. ctl = mixer[i].hw_ctl;
  1402. lm = mixer[i].hw_lm;
  1403. if (sde_kms_rect_is_null(lm_roi))
  1404. sde_crtc->mixers[i].mixer_op_mode = 0;
  1405. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1406. /* stage config flush mask */
  1407. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1408. ctl->ops.get_pending_flush(ctl, &cfg);
  1409. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1410. mixer[i].hw_lm->idx - LM_0,
  1411. mixer[i].mixer_op_mode,
  1412. ctl->idx - CTL_0,
  1413. cfg.pending_flush_mask);
  1414. if (sde_kms_rect_is_null(lm_roi)) {
  1415. SDE_DEBUG(
  1416. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1417. sde_crtc->name, lm->idx - LM_0,
  1418. ctl->idx - CTL_0);
  1419. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1420. NULL, true);
  1421. } else {
  1422. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1423. &sde_crtc->stage_cfg[lm_layout],
  1424. false);
  1425. }
  1426. }
  1427. _sde_crtc_program_lm_output_roi(crtc);
  1428. }
  1429. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1430. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1431. {
  1432. struct drm_plane *plane;
  1433. struct sde_plane_state *sde_pstate;
  1434. uint32_t mode = 0;
  1435. int rc;
  1436. if (!crtc) {
  1437. SDE_ERROR("invalid state\n");
  1438. return -EINVAL;
  1439. }
  1440. *fb_ns = 0;
  1441. *fb_sec = 0;
  1442. *fb_sec_dir = 0;
  1443. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1444. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1445. rc = PTR_ERR(plane);
  1446. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1447. DRMID(crtc), DRMID(plane), rc);
  1448. return rc;
  1449. }
  1450. sde_pstate = to_sde_plane_state(plane->state);
  1451. mode = sde_plane_get_property(sde_pstate,
  1452. PLANE_PROP_FB_TRANSLATION_MODE);
  1453. switch (mode) {
  1454. case SDE_DRM_FB_NON_SEC:
  1455. (*fb_ns)++;
  1456. break;
  1457. case SDE_DRM_FB_SEC:
  1458. (*fb_sec)++;
  1459. break;
  1460. case SDE_DRM_FB_SEC_DIR_TRANS:
  1461. (*fb_sec_dir)++;
  1462. break;
  1463. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1464. break;
  1465. default:
  1466. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1467. DRMID(plane), mode);
  1468. return -EINVAL;
  1469. }
  1470. }
  1471. return 0;
  1472. }
  1473. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1474. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1475. {
  1476. struct drm_plane *plane;
  1477. const struct drm_plane_state *pstate;
  1478. struct sde_plane_state *sde_pstate;
  1479. uint32_t mode = 0;
  1480. int rc;
  1481. if (!state) {
  1482. SDE_ERROR("invalid state\n");
  1483. return -EINVAL;
  1484. }
  1485. *fb_ns = 0;
  1486. *fb_sec = 0;
  1487. *fb_sec_dir = 0;
  1488. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1489. if (IS_ERR_OR_NULL(pstate)) {
  1490. rc = PTR_ERR(pstate);
  1491. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1492. DRMID(state->crtc), DRMID(plane), rc);
  1493. return rc;
  1494. }
  1495. sde_pstate = to_sde_plane_state(pstate);
  1496. mode = sde_plane_get_property(sde_pstate,
  1497. PLANE_PROP_FB_TRANSLATION_MODE);
  1498. switch (mode) {
  1499. case SDE_DRM_FB_NON_SEC:
  1500. (*fb_ns)++;
  1501. break;
  1502. case SDE_DRM_FB_SEC:
  1503. (*fb_sec)++;
  1504. break;
  1505. case SDE_DRM_FB_SEC_DIR_TRANS:
  1506. (*fb_sec_dir)++;
  1507. break;
  1508. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1509. break;
  1510. default:
  1511. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1512. DRMID(plane), mode);
  1513. return -EINVAL;
  1514. }
  1515. }
  1516. return 0;
  1517. }
  1518. static void _sde_drm_fb_sec_dir_trans(
  1519. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1520. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1521. {
  1522. /* secure display usecase */
  1523. if ((smmu_state->state == ATTACHED)
  1524. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1525. smmu_state->state = catalog->sui_ns_allowed ?
  1526. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1527. smmu_state->secure_level = secure_level;
  1528. smmu_state->transition_type = PRE_COMMIT;
  1529. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1530. if (old_valid_fb)
  1531. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1532. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1533. if (catalog->sui_misr_supported)
  1534. smmu_state->sui_misr_state =
  1535. SUI_MISR_ENABLE_REQ;
  1536. /* secure camera usecase */
  1537. } else if (smmu_state->state == ATTACHED) {
  1538. smmu_state->state = DETACH_SEC_REQ;
  1539. smmu_state->secure_level = secure_level;
  1540. smmu_state->transition_type = PRE_COMMIT;
  1541. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1542. }
  1543. }
  1544. static void _sde_drm_fb_transactions(
  1545. struct sde_kms_smmu_state_data *smmu_state,
  1546. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1547. int *ops)
  1548. {
  1549. if (((smmu_state->state == DETACHED)
  1550. || (smmu_state->state == DETACH_ALL_REQ))
  1551. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1552. && ((smmu_state->state == DETACHED_SEC)
  1553. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1554. smmu_state->state = catalog->sui_ns_allowed ?
  1555. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1556. smmu_state->transition_type = post_commit ?
  1557. POST_COMMIT : PRE_COMMIT;
  1558. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1559. if (old_valid_fb)
  1560. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1561. if (catalog->sui_misr_supported)
  1562. smmu_state->sui_misr_state =
  1563. SUI_MISR_DISABLE_REQ;
  1564. } else if ((smmu_state->state == DETACHED_SEC)
  1565. || (smmu_state->state == DETACH_SEC_REQ)) {
  1566. smmu_state->state = ATTACH_SEC_REQ;
  1567. smmu_state->transition_type = post_commit ?
  1568. POST_COMMIT : PRE_COMMIT;
  1569. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1570. if (old_valid_fb)
  1571. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1572. }
  1573. }
  1574. /**
  1575. * sde_crtc_get_secure_transition_ops - determines the operations that
  1576. * need to be performed before transitioning to secure state
  1577. * This function should be called after swapping the new state
  1578. * @crtc: Pointer to drm crtc structure
  1579. * Returns the bitmask of operations need to be performed, -Error in
  1580. * case of error cases
  1581. */
  1582. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1583. struct drm_crtc_state *old_crtc_state,
  1584. bool old_valid_fb)
  1585. {
  1586. struct drm_plane *plane;
  1587. struct drm_encoder *encoder;
  1588. struct sde_crtc *sde_crtc;
  1589. struct sde_kms *sde_kms;
  1590. struct sde_mdss_cfg *catalog;
  1591. struct sde_kms_smmu_state_data *smmu_state;
  1592. uint32_t translation_mode = 0, secure_level;
  1593. int ops = 0;
  1594. bool post_commit = false;
  1595. if (!crtc || !crtc->state) {
  1596. SDE_ERROR("invalid crtc\n");
  1597. return -EINVAL;
  1598. }
  1599. sde_kms = _sde_crtc_get_kms(crtc);
  1600. if (!sde_kms)
  1601. return -EINVAL;
  1602. smmu_state = &sde_kms->smmu_state;
  1603. smmu_state->prev_state = smmu_state->state;
  1604. smmu_state->prev_secure_level = smmu_state->secure_level;
  1605. sde_crtc = to_sde_crtc(crtc);
  1606. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1607. catalog = sde_kms->catalog;
  1608. /*
  1609. * SMMU operations need to be delayed in case of video mode panels
  1610. * when switching back to non_secure mode
  1611. */
  1612. drm_for_each_encoder_mask(encoder, crtc->dev,
  1613. crtc->state->encoder_mask) {
  1614. if (sde_encoder_is_dsi_display(encoder))
  1615. post_commit |= sde_encoder_check_curr_mode(encoder,
  1616. MSM_DISPLAY_VIDEO_MODE);
  1617. }
  1618. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1619. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1620. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1621. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1622. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1623. if (!plane->state)
  1624. continue;
  1625. translation_mode = sde_plane_get_property(
  1626. to_sde_plane_state(plane->state),
  1627. PLANE_PROP_FB_TRANSLATION_MODE);
  1628. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1629. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1630. DRMID(crtc), translation_mode);
  1631. return -EINVAL;
  1632. }
  1633. /* we can break if we find sec_dir plane */
  1634. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1635. break;
  1636. }
  1637. mutex_lock(&sde_kms->secure_transition_lock);
  1638. switch (translation_mode) {
  1639. case SDE_DRM_FB_SEC_DIR_TRANS:
  1640. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1641. catalog, old_valid_fb, &ops);
  1642. break;
  1643. case SDE_DRM_FB_SEC:
  1644. case SDE_DRM_FB_NON_SEC:
  1645. _sde_drm_fb_transactions(smmu_state, catalog,
  1646. old_valid_fb, post_commit, &ops);
  1647. break;
  1648. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1649. ops = 0;
  1650. break;
  1651. default:
  1652. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1653. DRMID(crtc), translation_mode);
  1654. ops = -EINVAL;
  1655. }
  1656. /* log only during actual transition times */
  1657. if (ops) {
  1658. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1659. DRMID(crtc), smmu_state->state,
  1660. secure_level, smmu_state->secure_level,
  1661. smmu_state->transition_type, ops);
  1662. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1663. smmu_state->state, smmu_state->transition_type,
  1664. smmu_state->secure_level, old_valid_fb,
  1665. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1666. }
  1667. mutex_unlock(&sde_kms->secure_transition_lock);
  1668. return ops;
  1669. }
  1670. /**
  1671. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1672. * LUTs are configured only once during boot
  1673. * @sde_crtc: Pointer to sde crtc
  1674. * @cstate: Pointer to sde crtc state
  1675. */
  1676. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1677. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1678. {
  1679. struct sde_hw_scaler3_lut_cfg *cfg;
  1680. struct sde_kms *sde_kms;
  1681. u32 *lut_data = NULL;
  1682. size_t len = 0;
  1683. int ret = 0;
  1684. if (!sde_crtc || !cstate) {
  1685. SDE_ERROR("invalid args\n");
  1686. return -EINVAL;
  1687. }
  1688. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1689. if (!sde_kms)
  1690. return -EINVAL;
  1691. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1692. return 0;
  1693. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1694. &cstate->property_state, &len, lut_idx);
  1695. if (!lut_data || !len) {
  1696. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1697. lut_idx, lut_data, len);
  1698. lut_data = NULL;
  1699. len = 0;
  1700. }
  1701. cfg = &cstate->scl3_lut_cfg;
  1702. switch (lut_idx) {
  1703. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1704. cfg->dir_lut = lut_data;
  1705. cfg->dir_len = len;
  1706. break;
  1707. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1708. cfg->cir_lut = lut_data;
  1709. cfg->cir_len = len;
  1710. break;
  1711. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1712. cfg->sep_lut = lut_data;
  1713. cfg->sep_len = len;
  1714. break;
  1715. default:
  1716. ret = -EINVAL;
  1717. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1718. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1719. break;
  1720. }
  1721. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1722. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1723. cfg->is_configured);
  1724. return ret;
  1725. }
  1726. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1727. {
  1728. struct sde_crtc *sde_crtc;
  1729. if (!crtc) {
  1730. SDE_ERROR("invalid crtc\n");
  1731. return;
  1732. }
  1733. sde_crtc = to_sde_crtc(crtc);
  1734. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1735. }
  1736. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1737. {
  1738. int i;
  1739. /**
  1740. * Check if sufficient hw resources are
  1741. * available as per target caps & topology
  1742. */
  1743. if (!sde_crtc) {
  1744. SDE_ERROR("invalid argument\n");
  1745. return -EINVAL;
  1746. }
  1747. if (!sde_crtc->num_mixers ||
  1748. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1749. SDE_ERROR("%s: invalid number mixers: %d\n",
  1750. sde_crtc->name, sde_crtc->num_mixers);
  1751. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1752. SDE_EVTLOG_ERROR);
  1753. return -EINVAL;
  1754. }
  1755. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1756. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1757. || !sde_crtc->mixers[i].hw_ds) {
  1758. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1759. sde_crtc->name, i);
  1760. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1761. i, sde_crtc->mixers[i].hw_lm,
  1762. sde_crtc->mixers[i].hw_ctl,
  1763. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1764. return -EINVAL;
  1765. }
  1766. }
  1767. return 0;
  1768. }
  1769. /**
  1770. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1771. * @crtc: Pointer to drm crtc
  1772. */
  1773. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1774. {
  1775. struct sde_crtc *sde_crtc;
  1776. struct sde_crtc_state *cstate;
  1777. struct sde_hw_mixer *hw_lm;
  1778. struct sde_hw_ctl *hw_ctl;
  1779. struct sde_hw_ds *hw_ds;
  1780. struct sde_hw_ds_cfg *cfg;
  1781. struct sde_kms *kms;
  1782. u32 op_mode = 0;
  1783. u32 lm_idx = 0, num_mixers = 0;
  1784. int i, count = 0;
  1785. if (!crtc)
  1786. return;
  1787. sde_crtc = to_sde_crtc(crtc);
  1788. cstate = to_sde_crtc_state(crtc->state);
  1789. kms = _sde_crtc_get_kms(crtc);
  1790. num_mixers = sde_crtc->num_mixers;
  1791. count = cstate->num_ds;
  1792. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1793. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  1794. cstate->num_ds_enabled);
  1795. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  1796. SDE_DEBUG("no change in settings, skip commit\n");
  1797. } else if (!kms || !kms->catalog) {
  1798. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1799. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1800. SDE_DEBUG("dest scaler feature not supported\n");
  1801. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1802. //do nothing
  1803. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1804. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1805. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1806. } else {
  1807. for (i = 0; i < count; i++) {
  1808. cfg = &cstate->ds_cfg[i];
  1809. if (!cfg->flags)
  1810. continue;
  1811. lm_idx = cfg->idx;
  1812. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1813. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1814. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1815. /* Setup op mode - Dual/single */
  1816. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1817. op_mode |= BIT(hw_ds->idx - DS_0);
  1818. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1819. op_mode |= (cstate->num_ds_enabled ==
  1820. CRTC_DUAL_MIXERS_ONLY) ?
  1821. SDE_DS_OP_MODE_DUAL : 0;
  1822. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1823. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1824. }
  1825. /* Setup scaler */
  1826. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1827. (cfg->flags &
  1828. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1829. if (hw_ds->ops.setup_scaler)
  1830. hw_ds->ops.setup_scaler(hw_ds,
  1831. &cfg->scl3_cfg,
  1832. &cstate->scl3_lut_cfg);
  1833. }
  1834. /*
  1835. * Dest scaler shares the flush bit of the LM in control
  1836. */
  1837. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1838. hw_ctl->ops.update_bitmask_mixer(
  1839. hw_ctl, hw_lm->idx, 1);
  1840. }
  1841. }
  1842. }
  1843. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1844. {
  1845. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1846. struct sde_crtc *sde_crtc;
  1847. struct msm_drm_private *priv;
  1848. struct sde_crtc_frame_event *fevent;
  1849. struct sde_kms_frame_event_cb_data *cb_data;
  1850. struct drm_plane *plane;
  1851. u32 ubwc_error;
  1852. unsigned long flags;
  1853. u32 crtc_id;
  1854. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  1855. if (!data) {
  1856. SDE_ERROR("invalid parameters\n");
  1857. return;
  1858. }
  1859. crtc = cb_data->crtc;
  1860. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1861. SDE_ERROR("invalid parameters\n");
  1862. return;
  1863. }
  1864. sde_crtc = to_sde_crtc(crtc);
  1865. priv = crtc->dev->dev_private;
  1866. crtc_id = drm_crtc_index(crtc);
  1867. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1868. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1869. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1870. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1871. struct sde_crtc_frame_event, list);
  1872. if (fevent)
  1873. list_del_init(&fevent->list);
  1874. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1875. if (!fevent) {
  1876. SDE_ERROR("crtc%d event %d overflow\n",
  1877. crtc->base.id, event);
  1878. SDE_EVT32(DRMID(crtc), event);
  1879. return;
  1880. }
  1881. /* log and clear plane ubwc errors if any */
  1882. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1883. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1884. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1885. drm_for_each_plane_mask(plane, crtc->dev,
  1886. sde_crtc->plane_mask_old) {
  1887. ubwc_error = sde_plane_get_ubwc_error(plane);
  1888. if (ubwc_error) {
  1889. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1890. ubwc_error, SDE_EVTLOG_ERROR);
  1891. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1892. DRMID(crtc), DRMID(plane),
  1893. ubwc_error);
  1894. sde_plane_clear_ubwc_error(plane);
  1895. }
  1896. }
  1897. }
  1898. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  1899. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  1900. sde_crtc->retire_frame_event_time = ktime_get();
  1901. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  1902. }
  1903. fevent->event = event;
  1904. fevent->crtc = crtc;
  1905. fevent->connector = cb_data->connector;
  1906. fevent->ts = ktime_get();
  1907. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1908. }
  1909. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1910. struct drm_crtc_state *old_state)
  1911. {
  1912. struct drm_device *dev;
  1913. struct sde_crtc *sde_crtc;
  1914. struct sde_crtc_state *cstate;
  1915. struct drm_connector *conn;
  1916. struct drm_encoder *encoder;
  1917. struct drm_connector_list_iter conn_iter;
  1918. if (!crtc || !crtc->state) {
  1919. SDE_ERROR("invalid crtc\n");
  1920. return;
  1921. }
  1922. dev = crtc->dev;
  1923. sde_crtc = to_sde_crtc(crtc);
  1924. cstate = to_sde_crtc_state(crtc->state);
  1925. SDE_EVT32_VERBOSE(DRMID(crtc));
  1926. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1927. /* identify connectors attached to this crtc */
  1928. cstate->num_connectors = 0;
  1929. drm_connector_list_iter_begin(dev, &conn_iter);
  1930. drm_for_each_connector_iter(conn, &conn_iter)
  1931. if (conn->state && conn->state->crtc == crtc &&
  1932. cstate->num_connectors < MAX_CONNECTORS) {
  1933. encoder = conn->state->best_encoder;
  1934. if (encoder)
  1935. sde_encoder_register_frame_event_callback(
  1936. encoder,
  1937. sde_crtc_frame_event_cb,
  1938. crtc);
  1939. cstate->connectors[cstate->num_connectors++] = conn;
  1940. sde_connector_prepare_fence(conn);
  1941. }
  1942. drm_connector_list_iter_end(&conn_iter);
  1943. /* prepare main output fence */
  1944. sde_fence_prepare(sde_crtc->output_fence);
  1945. SDE_ATRACE_END("sde_crtc_prepare_commit");
  1946. }
  1947. /**
  1948. * sde_crtc_complete_flip - signal pending page_flip events
  1949. * Any pending vblank events are added to the vblank_event_list
  1950. * so that the next vblank interrupt shall signal them.
  1951. * However PAGE_FLIP events are not handled through the vblank_event_list.
  1952. * This API signals any pending PAGE_FLIP events requested through
  1953. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  1954. * if file!=NULL, this is preclose potential cancel-flip path
  1955. * @crtc: Pointer to drm crtc structure
  1956. * @file: Pointer to drm file
  1957. */
  1958. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  1959. struct drm_file *file)
  1960. {
  1961. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1962. struct drm_device *dev = crtc->dev;
  1963. struct drm_pending_vblank_event *event;
  1964. unsigned long flags;
  1965. spin_lock_irqsave(&dev->event_lock, flags);
  1966. event = sde_crtc->event;
  1967. if (!event)
  1968. goto end;
  1969. /*
  1970. * if regular vblank case (!file) or if cancel-flip from
  1971. * preclose on file that requested flip, then send the
  1972. * event:
  1973. */
  1974. if (!file || (event->base.file_priv == file)) {
  1975. sde_crtc->event = NULL;
  1976. DRM_DEBUG_VBL("%s: send event: %pK\n",
  1977. sde_crtc->name, event);
  1978. SDE_EVT32_VERBOSE(DRMID(crtc));
  1979. drm_crtc_send_vblank_event(crtc, event);
  1980. }
  1981. end:
  1982. spin_unlock_irqrestore(&dev->event_lock, flags);
  1983. }
  1984. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  1985. struct drm_crtc_state *cstate)
  1986. {
  1987. struct drm_encoder *encoder;
  1988. if (!crtc || !crtc->dev || !cstate) {
  1989. SDE_ERROR("invalid crtc\n");
  1990. return INTF_MODE_NONE;
  1991. }
  1992. drm_for_each_encoder_mask(encoder, crtc->dev,
  1993. cstate->encoder_mask) {
  1994. /* continue if copy encoder is encountered */
  1995. if (sde_encoder_in_clone_mode(encoder))
  1996. continue;
  1997. return sde_encoder_get_intf_mode(encoder);
  1998. }
  1999. return INTF_MODE_NONE;
  2000. }
  2001. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2002. {
  2003. struct drm_encoder *encoder;
  2004. if (!crtc || !crtc->dev) {
  2005. SDE_ERROR("invalid crtc\n");
  2006. return INTF_MODE_NONE;
  2007. }
  2008. drm_for_each_encoder(encoder, crtc->dev)
  2009. if ((encoder->crtc == crtc)
  2010. && !sde_encoder_in_cont_splash(encoder))
  2011. return sde_encoder_get_fps(encoder);
  2012. return 0;
  2013. }
  2014. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2015. {
  2016. struct drm_encoder *encoder;
  2017. if (!crtc || !crtc->dev) {
  2018. SDE_ERROR("invalid crtc\n");
  2019. return 0;
  2020. }
  2021. drm_for_each_encoder_mask(encoder, crtc->dev,
  2022. crtc->state->encoder_mask) {
  2023. if (!sde_encoder_in_cont_splash(encoder))
  2024. return sde_encoder_get_dfps_maxfps(encoder);
  2025. }
  2026. return 0;
  2027. }
  2028. static void sde_crtc_vblank_cb(void *data)
  2029. {
  2030. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2031. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2032. /* keep statistics on vblank callback - with auto reset via debugfs */
  2033. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2034. sde_crtc->vblank_cb_time = ktime_get();
  2035. else
  2036. sde_crtc->vblank_cb_count++;
  2037. sde_crtc->vblank_last_cb_time = ktime_get();
  2038. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2039. drm_crtc_handle_vblank(crtc);
  2040. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  2041. SDE_EVT32_VERBOSE(DRMID(crtc));
  2042. }
  2043. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2044. ktime_t ts, enum sde_fence_event fence_event)
  2045. {
  2046. if (!connector) {
  2047. SDE_ERROR("invalid param\n");
  2048. return;
  2049. }
  2050. SDE_ATRACE_BEGIN("signal_retire_fence");
  2051. sde_connector_complete_commit(connector, ts, fence_event);
  2052. SDE_ATRACE_END("signal_retire_fence");
  2053. }
  2054. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2055. {
  2056. struct msm_drm_private *priv;
  2057. struct sde_crtc_frame_event *fevent;
  2058. struct drm_crtc *crtc;
  2059. struct sde_crtc *sde_crtc;
  2060. struct sde_kms *sde_kms;
  2061. unsigned long flags;
  2062. bool in_clone_mode = false;
  2063. if (!work) {
  2064. SDE_ERROR("invalid work handle\n");
  2065. return;
  2066. }
  2067. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2068. if (!fevent->crtc || !fevent->crtc->state) {
  2069. SDE_ERROR("invalid crtc\n");
  2070. return;
  2071. }
  2072. crtc = fevent->crtc;
  2073. sde_crtc = to_sde_crtc(crtc);
  2074. sde_kms = _sde_crtc_get_kms(crtc);
  2075. if (!sde_kms) {
  2076. SDE_ERROR("invalid kms handle\n");
  2077. return;
  2078. }
  2079. priv = sde_kms->dev->dev_private;
  2080. SDE_ATRACE_BEGIN("crtc_frame_event");
  2081. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2082. ktime_to_ns(fevent->ts));
  2083. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2084. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2085. true : false;
  2086. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2087. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2088. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2089. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2090. /* this should not happen */
  2091. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2092. crtc->base.id,
  2093. ktime_to_ns(fevent->ts),
  2094. atomic_read(&sde_crtc->frame_pending));
  2095. SDE_EVT32(DRMID(crtc), fevent->event,
  2096. SDE_EVTLOG_FUNC_CASE1);
  2097. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2098. /* release bandwidth and other resources */
  2099. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2100. crtc->base.id,
  2101. ktime_to_ns(fevent->ts));
  2102. SDE_EVT32(DRMID(crtc), fevent->event,
  2103. SDE_EVTLOG_FUNC_CASE2);
  2104. sde_core_perf_crtc_release_bw(crtc);
  2105. } else {
  2106. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2107. SDE_EVTLOG_FUNC_CASE3);
  2108. }
  2109. }
  2110. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2111. SDE_ATRACE_BEGIN("signal_release_fence");
  2112. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2113. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2114. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2115. SDE_ATRACE_END("signal_release_fence");
  2116. }
  2117. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2118. /* this api should be called without spin_lock */
  2119. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2120. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2121. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2122. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2123. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2124. crtc->base.id, ktime_to_ns(fevent->ts));
  2125. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  2126. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2127. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  2128. SDE_ATRACE_END("crtc_frame_event");
  2129. }
  2130. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2131. struct drm_crtc_state *old_state)
  2132. {
  2133. struct sde_crtc *sde_crtc;
  2134. if (!crtc || !crtc->state) {
  2135. SDE_ERROR("invalid crtc\n");
  2136. return;
  2137. }
  2138. sde_crtc = to_sde_crtc(crtc);
  2139. SDE_EVT32_VERBOSE(DRMID(crtc));
  2140. sde_core_perf_crtc_update(crtc, 0, false);
  2141. }
  2142. /**
  2143. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2144. * @cstate: Pointer to sde crtc state
  2145. */
  2146. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2147. {
  2148. if (!cstate) {
  2149. SDE_ERROR("invalid cstate\n");
  2150. return;
  2151. }
  2152. cstate->input_fence_timeout_ns =
  2153. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2154. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2155. }
  2156. /**
  2157. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2158. * @cstate: Pointer to sde crtc state
  2159. */
  2160. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2161. {
  2162. u32 i;
  2163. if (!cstate)
  2164. return;
  2165. for (i = 0; i < cstate->num_dim_layers; i++)
  2166. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2167. cstate->num_dim_layers = 0;
  2168. }
  2169. /**
  2170. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2171. * @cstate: Pointer to sde crtc state
  2172. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2173. */
  2174. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2175. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2176. {
  2177. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2178. struct sde_drm_dim_layer_cfg *user_cfg;
  2179. struct sde_hw_dim_layer *dim_layer;
  2180. u32 count, i;
  2181. struct sde_kms *kms;
  2182. if (!crtc || !cstate) {
  2183. SDE_ERROR("invalid crtc or cstate\n");
  2184. return;
  2185. }
  2186. dim_layer = cstate->dim_layer;
  2187. if (!usr_ptr) {
  2188. /* usr_ptr is null when setting the default property value */
  2189. _sde_crtc_clear_dim_layers_v1(cstate);
  2190. SDE_DEBUG("dim_layer data removed\n");
  2191. goto clear;
  2192. }
  2193. kms = _sde_crtc_get_kms(crtc);
  2194. if (!kms || !kms->catalog) {
  2195. SDE_ERROR("invalid kms\n");
  2196. return;
  2197. }
  2198. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2199. SDE_ERROR("failed to copy dim_layer data\n");
  2200. return;
  2201. }
  2202. count = dim_layer_v1.num_layers;
  2203. if (count > SDE_MAX_DIM_LAYERS) {
  2204. SDE_ERROR("invalid number of dim_layers:%d", count);
  2205. return;
  2206. }
  2207. /* populate from user space */
  2208. cstate->num_dim_layers = count;
  2209. for (i = 0; i < count; i++) {
  2210. user_cfg = &dim_layer_v1.layer_cfg[i];
  2211. dim_layer[i].flags = user_cfg->flags;
  2212. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2213. user_cfg->stage : user_cfg->stage +
  2214. SDE_STAGE_0;
  2215. dim_layer[i].rect.x = user_cfg->rect.x1;
  2216. dim_layer[i].rect.y = user_cfg->rect.y1;
  2217. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2218. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2219. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2220. user_cfg->color_fill.color_0,
  2221. user_cfg->color_fill.color_1,
  2222. user_cfg->color_fill.color_2,
  2223. user_cfg->color_fill.color_3,
  2224. };
  2225. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2226. i, dim_layer[i].flags, dim_layer[i].stage);
  2227. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2228. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2229. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2230. dim_layer[i].color_fill.color_0,
  2231. dim_layer[i].color_fill.color_1,
  2232. dim_layer[i].color_fill.color_2,
  2233. dim_layer[i].color_fill.color_3);
  2234. }
  2235. clear:
  2236. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2237. }
  2238. /**
  2239. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2240. * @sde_crtc : Pointer to sde crtc
  2241. * @cstate : Pointer to sde crtc state
  2242. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2243. */
  2244. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2245. struct sde_crtc_state *cstate,
  2246. void __user *usr_ptr)
  2247. {
  2248. struct sde_drm_dest_scaler_data ds_data;
  2249. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2250. struct sde_drm_scaler_v2 scaler_v2;
  2251. void __user *scaler_v2_usr;
  2252. int i, count;
  2253. if (!sde_crtc || !cstate) {
  2254. SDE_ERROR("invalid sde_crtc/state\n");
  2255. return -EINVAL;
  2256. }
  2257. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2258. if (!usr_ptr) {
  2259. SDE_DEBUG("ds data removed\n");
  2260. return 0;
  2261. }
  2262. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2263. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2264. sde_crtc->name);
  2265. return -EINVAL;
  2266. }
  2267. count = ds_data.num_dest_scaler;
  2268. if (!count) {
  2269. SDE_DEBUG("no ds data available\n");
  2270. return 0;
  2271. }
  2272. if (count > SDE_MAX_DS_COUNT) {
  2273. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2274. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2275. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2276. return -EINVAL;
  2277. }
  2278. /* Populate from user space */
  2279. for (i = 0; i < count; i++) {
  2280. ds_cfg_usr = &ds_data.ds_cfg[i];
  2281. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2282. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2283. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2284. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2285. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2286. if (ds_cfg_usr->scaler_cfg) {
  2287. scaler_v2_usr =
  2288. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2289. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2290. sizeof(scaler_v2))) {
  2291. SDE_ERROR("%s:scaler: copy from user failed\n",
  2292. sde_crtc->name);
  2293. return -EINVAL;
  2294. }
  2295. }
  2296. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2297. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2298. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2299. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2300. scaler_v2.dst_width, scaler_v2.dst_height);
  2301. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2302. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2303. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2304. scaler_v2.dst_width, scaler_v2.dst_height);
  2305. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2306. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2307. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2308. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2309. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2310. ds_cfg_usr->lm_height);
  2311. }
  2312. cstate->num_ds = count;
  2313. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2314. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2315. return 0;
  2316. }
  2317. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2318. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2319. struct sde_hw_ds_cfg *prev_cfg)
  2320. {
  2321. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2322. || !cfg->lm_width || !cfg->lm_height) {
  2323. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2324. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2325. hdisplay, mode->vdisplay);
  2326. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2327. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2328. return -E2BIG;
  2329. }
  2330. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2331. cfg->lm_height != prev_cfg->lm_height)) {
  2332. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2333. crtc->base.id, cfg->lm_width,
  2334. cfg->lm_height, prev_cfg->lm_width,
  2335. prev_cfg->lm_height);
  2336. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2337. prev_cfg->lm_width, prev_cfg->lm_height,
  2338. SDE_EVTLOG_ERROR);
  2339. return -EINVAL;
  2340. }
  2341. return 0;
  2342. }
  2343. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2344. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2345. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2346. u32 max_in_width, u32 max_out_width)
  2347. {
  2348. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2349. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2350. /**
  2351. * Scaler src and dst width shouldn't exceed the maximum
  2352. * width limitation. Also, if there is no partial update
  2353. * dst width and height must match display resolution.
  2354. */
  2355. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2356. cfg->scl3_cfg.dst_width > max_out_width ||
  2357. !cfg->scl3_cfg.src_width[0] ||
  2358. !cfg->scl3_cfg.dst_width ||
  2359. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2360. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2361. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2362. SDE_ERROR("crtc%d: ", crtc->base.id);
  2363. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2364. cfg->scl3_cfg.src_width[0],
  2365. cfg->scl3_cfg.dst_width,
  2366. cfg->scl3_cfg.dst_height,
  2367. hdisplay, mode->vdisplay);
  2368. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2369. sde_crtc->num_mixers, cfg->flags,
  2370. hw_ds->idx - DS_0);
  2371. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2372. cfg->scl3_cfg.enable,
  2373. cfg->scl3_cfg.de.enable);
  2374. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2375. cfg->scl3_cfg.de.enable, cfg->flags,
  2376. max_in_width, max_out_width,
  2377. cfg->scl3_cfg.src_width[0],
  2378. cfg->scl3_cfg.dst_width,
  2379. cfg->scl3_cfg.dst_height, hdisplay,
  2380. mode->vdisplay, sde_crtc->num_mixers,
  2381. SDE_EVTLOG_ERROR);
  2382. cfg->flags &=
  2383. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2384. cfg->flags &=
  2385. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2386. return -EINVAL;
  2387. }
  2388. }
  2389. return 0;
  2390. }
  2391. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2392. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2393. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2394. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2395. {
  2396. int i, ret;
  2397. u32 lm_idx;
  2398. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2399. for (i = 0; i < cstate->num_ds; i++) {
  2400. cfg = &cstate->ds_cfg[i];
  2401. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2402. lm_idx = cfg->idx;
  2403. /**
  2404. * Validate against topology
  2405. * No of dest scalers should match the num of mixers
  2406. * unless it is partial update left only/right only use case
  2407. */
  2408. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2409. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2410. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2411. crtc->base.id, i, lm_idx, cfg->flags);
  2412. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2413. SDE_EVTLOG_ERROR);
  2414. return -EINVAL;
  2415. }
  2416. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2417. if (!max_in_width && !max_out_width) {
  2418. max_in_width = hw_ds->scl->top->maxinputwidth;
  2419. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2420. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2421. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2422. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2423. max_in_width, max_out_width, cstate->num_ds);
  2424. }
  2425. /* Check LM width and height */
  2426. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2427. prev_cfg);
  2428. if (ret)
  2429. return ret;
  2430. /* Check scaler data */
  2431. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2432. hw_ds, cfg, hdisplay,
  2433. max_in_width, max_out_width);
  2434. if (ret)
  2435. return ret;
  2436. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2437. (*num_ds_enable)++;
  2438. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2439. hw_ds->idx - DS_0, cfg->flags);
  2440. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2441. }
  2442. return 0;
  2443. }
  2444. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2445. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2446. {
  2447. struct sde_hw_ds_cfg *cfg;
  2448. int i;
  2449. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2450. cstate->num_ds_enabled, num_ds_enable);
  2451. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2452. cstate->num_ds, cstate->dirty[0]);
  2453. if (cstate->num_ds_enabled != num_ds_enable) {
  2454. /* Disabling destination scaler */
  2455. if (!num_ds_enable) {
  2456. for (i = 0; i < cstate->num_ds; i++) {
  2457. cfg = &cstate->ds_cfg[i];
  2458. cfg->idx = i;
  2459. /* Update scaler settings in disable case */
  2460. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2461. cfg->scl3_cfg.enable = 0;
  2462. cfg->scl3_cfg.de.enable = 0;
  2463. }
  2464. }
  2465. cstate->num_ds_enabled = num_ds_enable;
  2466. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2467. } else {
  2468. if (!cstate->num_ds_enabled)
  2469. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2470. }
  2471. }
  2472. /**
  2473. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2474. * @crtc : Pointer to drm crtc
  2475. * @state : Pointer to drm crtc state
  2476. */
  2477. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2478. struct drm_crtc_state *state)
  2479. {
  2480. struct sde_crtc *sde_crtc;
  2481. struct sde_crtc_state *cstate;
  2482. struct drm_display_mode *mode;
  2483. struct sde_kms *kms;
  2484. struct sde_hw_ds *hw_ds = NULL;
  2485. u32 ret = 0;
  2486. u32 num_ds_enable = 0, hdisplay = 0;
  2487. u32 max_in_width = 0, max_out_width = 0;
  2488. if (!crtc || !state)
  2489. return -EINVAL;
  2490. sde_crtc = to_sde_crtc(crtc);
  2491. cstate = to_sde_crtc_state(state);
  2492. kms = _sde_crtc_get_kms(crtc);
  2493. mode = &state->adjusted_mode;
  2494. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2495. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2496. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2497. return 0;
  2498. }
  2499. if (!kms || !kms->catalog) {
  2500. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2501. return -EINVAL;
  2502. }
  2503. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2504. SDE_DEBUG("dest scaler feature not supported\n");
  2505. return 0;
  2506. }
  2507. if (!sde_crtc->num_mixers) {
  2508. SDE_DEBUG("mixers not allocated\n");
  2509. return 0;
  2510. }
  2511. ret = _sde_validate_hw_resources(sde_crtc);
  2512. if (ret)
  2513. goto err;
  2514. /**
  2515. * No of dest scalers shouldn't exceed hw ds block count and
  2516. * also, match the num of mixers unless it is partial update
  2517. * left only/right only use case - currently PU + DS is not supported
  2518. */
  2519. if (cstate->num_ds > kms->catalog->ds_count ||
  2520. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2521. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2522. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2523. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2524. cstate->ds_cfg[0].flags);
  2525. ret = -EINVAL;
  2526. goto err;
  2527. }
  2528. /**
  2529. * Check if DS needs to be enabled or disabled
  2530. * In case of enable, validate the data
  2531. */
  2532. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2533. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2534. cstate->num_ds, cstate->ds_cfg[0].flags);
  2535. goto disable;
  2536. }
  2537. /* Display resolution */
  2538. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2539. /* Validate the DS data */
  2540. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2541. mode, hw_ds, hdisplay, &num_ds_enable,
  2542. max_in_width, max_out_width);
  2543. if (ret)
  2544. goto err;
  2545. disable:
  2546. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  2547. return 0;
  2548. err:
  2549. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2550. return ret;
  2551. }
  2552. /**
  2553. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2554. * @crtc: Pointer to CRTC object
  2555. */
  2556. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2557. {
  2558. struct drm_plane *plane = NULL;
  2559. uint32_t wait_ms = 1;
  2560. ktime_t kt_end, kt_wait;
  2561. int rc = 0;
  2562. SDE_DEBUG("\n");
  2563. if (!crtc || !crtc->state) {
  2564. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2565. return;
  2566. }
  2567. /* use monotonic timer to limit total fence wait time */
  2568. kt_end = ktime_add_ns(ktime_get(),
  2569. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2570. /*
  2571. * Wait for fences sequentially, as all of them need to be signalled
  2572. * before we can proceed.
  2573. *
  2574. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2575. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2576. * that each plane can check its fence status and react appropriately
  2577. * if its fence has timed out. Call input fence wait multiple times if
  2578. * fence wait is interrupted due to interrupt call.
  2579. */
  2580. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2581. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2582. do {
  2583. kt_wait = ktime_sub(kt_end, ktime_get());
  2584. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2585. wait_ms = ktime_to_ms(kt_wait);
  2586. else
  2587. wait_ms = 0;
  2588. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2589. } while (wait_ms && rc == -ERESTARTSYS);
  2590. }
  2591. SDE_ATRACE_END("plane_wait_input_fence");
  2592. }
  2593. static void _sde_crtc_setup_mixer_for_encoder(
  2594. struct drm_crtc *crtc,
  2595. struct drm_encoder *enc)
  2596. {
  2597. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2598. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2599. struct sde_rm *rm = &sde_kms->rm;
  2600. struct sde_crtc_mixer *mixer;
  2601. struct sde_hw_ctl *last_valid_ctl = NULL;
  2602. int i;
  2603. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2604. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2605. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2606. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2607. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2608. /* Set up all the mixers and ctls reserved by this encoder */
  2609. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2610. mixer = &sde_crtc->mixers[i];
  2611. if (!sde_rm_get_hw(rm, &lm_iter))
  2612. break;
  2613. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2614. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2615. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2616. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2617. mixer->hw_lm->idx - LM_0);
  2618. mixer->hw_ctl = last_valid_ctl;
  2619. } else {
  2620. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2621. last_valid_ctl = mixer->hw_ctl;
  2622. sde_crtc->num_ctls++;
  2623. }
  2624. /* Shouldn't happen, mixers are always >= ctls */
  2625. if (!mixer->hw_ctl) {
  2626. SDE_ERROR("no valid ctls found for lm %d\n",
  2627. mixer->hw_lm->idx - LM_0);
  2628. return;
  2629. }
  2630. /* Dspp may be null */
  2631. (void) sde_rm_get_hw(rm, &dspp_iter);
  2632. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2633. /* DS may be null */
  2634. (void) sde_rm_get_hw(rm, &ds_iter);
  2635. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2636. mixer->encoder = enc;
  2637. sde_crtc->num_mixers++;
  2638. SDE_DEBUG("setup mixer %d: lm %d\n",
  2639. i, mixer->hw_lm->idx - LM_0);
  2640. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2641. i, mixer->hw_ctl->idx - CTL_0);
  2642. if (mixer->hw_ds)
  2643. SDE_DEBUG("setup mixer %d: ds %d\n",
  2644. i, mixer->hw_ds->idx - DS_0);
  2645. }
  2646. }
  2647. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2648. {
  2649. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2650. struct drm_encoder *enc;
  2651. sde_crtc->num_ctls = 0;
  2652. sde_crtc->num_mixers = 0;
  2653. sde_crtc->mixers_swapped = false;
  2654. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2655. mutex_lock(&sde_crtc->crtc_lock);
  2656. /* Check for mixers on all encoders attached to this crtc */
  2657. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2658. if (enc->crtc != crtc)
  2659. continue;
  2660. /* avoid overwriting mixers info from a copy encoder */
  2661. if (sde_encoder_in_clone_mode(enc))
  2662. continue;
  2663. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2664. }
  2665. mutex_unlock(&sde_crtc->crtc_lock);
  2666. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2667. }
  2668. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2669. {
  2670. int i;
  2671. struct sde_crtc_state *cstate;
  2672. cstate = to_sde_crtc_state(state);
  2673. cstate->is_ppsplit = false;
  2674. for (i = 0; i < cstate->num_connectors; i++) {
  2675. struct drm_connector *conn = cstate->connectors[i];
  2676. if (sde_connector_get_topology_name(conn) ==
  2677. SDE_RM_TOPOLOGY_PPSPLIT)
  2678. cstate->is_ppsplit = true;
  2679. }
  2680. }
  2681. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2682. struct drm_crtc_state *state)
  2683. {
  2684. struct sde_crtc *sde_crtc;
  2685. struct sde_crtc_state *cstate;
  2686. struct drm_display_mode *adj_mode;
  2687. u32 crtc_split_width;
  2688. int i;
  2689. if (!crtc || !state) {
  2690. SDE_ERROR("invalid args\n");
  2691. return;
  2692. }
  2693. sde_crtc = to_sde_crtc(crtc);
  2694. cstate = to_sde_crtc_state(state);
  2695. adj_mode = &state->adjusted_mode;
  2696. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2697. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2698. cstate->lm_bounds[i].x = crtc_split_width * i;
  2699. cstate->lm_bounds[i].y = 0;
  2700. cstate->lm_bounds[i].w = crtc_split_width;
  2701. cstate->lm_bounds[i].h =
  2702. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2703. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2704. sizeof(cstate->lm_roi[i]));
  2705. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2706. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2707. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2708. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2709. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2710. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2711. }
  2712. drm_mode_debug_printmodeline(adj_mode);
  2713. }
  2714. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2715. {
  2716. struct sde_crtc_mixer mixer;
  2717. /*
  2718. * Use mixer[0] to get hw_ctl which will use ops to clear
  2719. * all blendstages. Clear all blendstages will iterate through
  2720. * all mixers.
  2721. */
  2722. if (sde_crtc->num_mixers) {
  2723. mixer = sde_crtc->mixers[0];
  2724. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2725. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2726. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  2727. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  2728. }
  2729. }
  2730. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2731. struct drm_crtc_state *old_state)
  2732. {
  2733. struct sde_crtc *sde_crtc;
  2734. struct drm_encoder *encoder;
  2735. struct drm_device *dev;
  2736. struct sde_kms *sde_kms;
  2737. struct drm_plane *plane;
  2738. struct sde_splash_display *splash_display;
  2739. bool cont_splash_enabled = false, apply_cp_prop = false;
  2740. size_t i;
  2741. if (!crtc) {
  2742. SDE_ERROR("invalid crtc\n");
  2743. return;
  2744. }
  2745. if (!crtc->state->enable) {
  2746. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2747. crtc->base.id, crtc->state->enable);
  2748. return;
  2749. }
  2750. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2751. SDE_ERROR("power resource is not enabled\n");
  2752. return;
  2753. }
  2754. sde_kms = _sde_crtc_get_kms(crtc);
  2755. if (!sde_kms)
  2756. return;
  2757. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2758. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2759. sde_crtc = to_sde_crtc(crtc);
  2760. dev = crtc->dev;
  2761. if (!sde_crtc->num_mixers) {
  2762. _sde_crtc_setup_mixers(crtc);
  2763. _sde_crtc_setup_is_ppsplit(crtc->state);
  2764. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2765. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2766. }
  2767. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2768. if (encoder->crtc != crtc)
  2769. continue;
  2770. /* encoder will trigger pending mask now */
  2771. sde_encoder_trigger_kickoff_pending(encoder);
  2772. }
  2773. /* update performance setting */
  2774. sde_core_perf_crtc_update(crtc, 1, false);
  2775. /*
  2776. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2777. * it means we are trying to flush a CRTC whose state is disabled:
  2778. * nothing else needs to be done.
  2779. */
  2780. if (unlikely(!sde_crtc->num_mixers))
  2781. goto end;
  2782. _sde_crtc_blend_setup(crtc, old_state, true);
  2783. _sde_crtc_dest_scaler_setup(crtc);
  2784. if (old_state->mode_changed) {
  2785. sde_core_perf_crtc_update_uidle(crtc, true);
  2786. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2787. if (plane->state && plane->state->fb)
  2788. _sde_plane_set_qos_lut(plane, crtc,
  2789. plane->state->fb);
  2790. }
  2791. }
  2792. /*
  2793. * Since CP properties use AXI buffer to program the
  2794. * HW, check if context bank is in attached state,
  2795. * apply color processing properties only if
  2796. * smmu state is attached,
  2797. */
  2798. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2799. splash_display = &sde_kms->splash_data.splash_display[i];
  2800. if (splash_display->cont_splash_enabled &&
  2801. splash_display->encoder &&
  2802. crtc == splash_display->encoder->crtc)
  2803. cont_splash_enabled = true;
  2804. }
  2805. apply_cp_prop = sde_kms->catalog->trusted_vm_env ?
  2806. true : sde_crtc->enabled;
  2807. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2808. (cont_splash_enabled || apply_cp_prop))
  2809. sde_cp_crtc_apply_properties(crtc);
  2810. /*
  2811. * PP_DONE irq is only used by command mode for now.
  2812. * It is better to request pending before FLUSH and START trigger
  2813. * to make sure no pp_done irq missed.
  2814. * This is safe because no pp_done will happen before SW trigger
  2815. * in command mode.
  2816. */
  2817. end:
  2818. SDE_ATRACE_END("crtc_atomic_begin");
  2819. }
  2820. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2821. struct drm_crtc_state *old_crtc_state)
  2822. {
  2823. struct drm_encoder *encoder;
  2824. struct sde_crtc *sde_crtc;
  2825. struct drm_device *dev;
  2826. struct drm_plane *plane;
  2827. struct msm_drm_private *priv;
  2828. struct sde_crtc_state *cstate;
  2829. struct sde_kms *sde_kms;
  2830. int i;
  2831. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2832. SDE_ERROR("invalid crtc\n");
  2833. return;
  2834. }
  2835. if (!crtc->state->enable) {
  2836. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2837. crtc->base.id, crtc->state->enable);
  2838. return;
  2839. }
  2840. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2841. SDE_ERROR("power resource is not enabled\n");
  2842. return;
  2843. }
  2844. sde_kms = _sde_crtc_get_kms(crtc);
  2845. if (!sde_kms) {
  2846. SDE_ERROR("invalid kms\n");
  2847. return;
  2848. }
  2849. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2850. sde_crtc = to_sde_crtc(crtc);
  2851. cstate = to_sde_crtc_state(crtc->state);
  2852. dev = crtc->dev;
  2853. priv = dev->dev_private;
  2854. if ((sde_crtc->cache_state == CACHE_STATE_PRE_CACHE) &&
  2855. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  2856. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  2857. false);
  2858. else
  2859. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  2860. /*
  2861. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2862. * it means we are trying to flush a CRTC whose state is disabled:
  2863. * nothing else needs to be done.
  2864. */
  2865. if (unlikely(!sde_crtc->num_mixers))
  2866. return;
  2867. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2868. /*
  2869. * For planes without commit update, drm framework will not add
  2870. * those planes to current state since hardware update is not
  2871. * required. However, if those planes were power collapsed since
  2872. * last commit cycle, driver has to restore the hardware state
  2873. * of those planes explicitly here prior to plane flush.
  2874. * Also use this iteration to see if any plane requires cache,
  2875. * so during the perf update driver can activate/deactivate
  2876. * the cache accordingly.
  2877. */
  2878. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  2879. sde_crtc->new_perf.llcc_active[i] = false;
  2880. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2881. sde_plane_restore(plane);
  2882. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  2883. if (sde_plane_is_cache_required(plane, i))
  2884. sde_crtc->new_perf.llcc_active[i] = true;
  2885. }
  2886. }
  2887. sde_core_perf_crtc_update_llcc(crtc);
  2888. /* wait for acquire fences before anything else is done */
  2889. _sde_crtc_wait_for_fences(crtc);
  2890. if (!cstate->rsc_update) {
  2891. drm_for_each_encoder_mask(encoder, dev,
  2892. crtc->state->encoder_mask) {
  2893. cstate->rsc_client =
  2894. sde_encoder_get_rsc_client(encoder);
  2895. }
  2896. cstate->rsc_update = true;
  2897. }
  2898. /*
  2899. * Final plane updates: Give each plane a chance to complete all
  2900. * required writes/flushing before crtc's "flush
  2901. * everything" call below.
  2902. */
  2903. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2904. if (sde_kms->smmu_state.transition_error)
  2905. sde_plane_set_error(plane, true);
  2906. sde_plane_flush(plane);
  2907. }
  2908. /* Kickoff will be scheduled by outer layer */
  2909. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2910. }
  2911. /**
  2912. * sde_crtc_destroy_state - state destroy hook
  2913. * @crtc: drm CRTC
  2914. * @state: CRTC state object to release
  2915. */
  2916. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2917. struct drm_crtc_state *state)
  2918. {
  2919. struct sde_crtc *sde_crtc;
  2920. struct sde_crtc_state *cstate;
  2921. struct drm_encoder *enc;
  2922. struct sde_kms *sde_kms;
  2923. if (!crtc || !state) {
  2924. SDE_ERROR("invalid argument(s)\n");
  2925. return;
  2926. }
  2927. sde_crtc = to_sde_crtc(crtc);
  2928. cstate = to_sde_crtc_state(state);
  2929. sde_kms = _sde_crtc_get_kms(crtc);
  2930. if (!sde_kms) {
  2931. SDE_ERROR("invalid sde_kms\n");
  2932. return;
  2933. }
  2934. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2935. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  2936. sde_rm_release(&sde_kms->rm, enc, true);
  2937. __drm_atomic_helper_crtc_destroy_state(state);
  2938. /* destroy value helper */
  2939. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2940. &cstate->property_state);
  2941. }
  2942. static int _sde_crtc_flush_event_thread(struct drm_crtc *crtc)
  2943. {
  2944. struct sde_crtc *sde_crtc;
  2945. int i;
  2946. if (!crtc) {
  2947. SDE_ERROR("invalid argument\n");
  2948. return -EINVAL;
  2949. }
  2950. sde_crtc = to_sde_crtc(crtc);
  2951. if (!atomic_read(&sde_crtc->frame_pending)) {
  2952. SDE_DEBUG("no frames pending\n");
  2953. return 0;
  2954. }
  2955. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  2956. /*
  2957. * flush all the event thread work to make sure all the
  2958. * FRAME_EVENTS from encoder are propagated to crtc
  2959. */
  2960. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  2961. if (list_empty(&sde_crtc->frame_events[i].list))
  2962. kthread_flush_work(&sde_crtc->frame_events[i].work);
  2963. }
  2964. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  2965. return 0;
  2966. }
  2967. /**
  2968. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  2969. * @crtc: Pointer to crtc structure
  2970. */
  2971. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  2972. {
  2973. struct drm_plane *plane;
  2974. struct drm_plane_state *state;
  2975. struct sde_crtc *sde_crtc;
  2976. struct sde_crtc_mixer *mixer;
  2977. struct sde_hw_ctl *ctl;
  2978. if (!crtc)
  2979. return;
  2980. sde_crtc = to_sde_crtc(crtc);
  2981. mixer = sde_crtc->mixers;
  2982. if (!mixer)
  2983. return;
  2984. ctl = mixer->hw_ctl;
  2985. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2986. state = plane->state;
  2987. if (!state)
  2988. continue;
  2989. /* clear plane flush bitmask */
  2990. sde_plane_ctl_flush(plane, ctl, false);
  2991. }
  2992. }
  2993. static void _sde_crtc_schedule_idle_notify(struct drm_crtc *crtc)
  2994. {
  2995. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2996. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  2997. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2998. struct msm_drm_private *priv;
  2999. struct msm_drm_thread *event_thread;
  3000. int idle_time = 0;
  3001. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3002. return;
  3003. priv = sde_kms->dev->dev_private;
  3004. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  3005. if (!idle_time ||
  3006. !sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3007. MSM_DISPLAY_VIDEO_MODE) ||
  3008. (crtc->index >= ARRAY_SIZE(priv->event_thread)) ||
  3009. (sde_crtc->cache_state > CACHE_STATE_NORMAL))
  3010. return;
  3011. /* schedule the idle notify delayed work */
  3012. event_thread = &priv->event_thread[crtc->index];
  3013. kthread_mod_delayed_work(&event_thread->worker,
  3014. &sde_crtc->idle_notify_work, msecs_to_jiffies(idle_time));
  3015. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  3016. }
  3017. /**
  3018. * sde_crtc_reset_hw - attempt hardware reset on errors
  3019. * @crtc: Pointer to DRM crtc instance
  3020. * @old_state: Pointer to crtc state for previous commit
  3021. * @recovery_events: Whether or not recovery events are enabled
  3022. * Returns: Zero if current commit should still be attempted
  3023. */
  3024. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3025. bool recovery_events)
  3026. {
  3027. struct drm_plane *plane_halt[MAX_PLANES];
  3028. struct drm_plane *plane;
  3029. struct drm_encoder *encoder;
  3030. struct sde_crtc *sde_crtc;
  3031. struct sde_crtc_state *cstate;
  3032. struct sde_hw_ctl *ctl;
  3033. signed int i, plane_count;
  3034. int rc;
  3035. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3036. return -EINVAL;
  3037. sde_crtc = to_sde_crtc(crtc);
  3038. cstate = to_sde_crtc_state(crtc->state);
  3039. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3040. /* optionally generate a panic instead of performing a h/w reset */
  3041. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3042. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3043. ctl = sde_crtc->mixers[i].hw_ctl;
  3044. if (!ctl || !ctl->ops.reset)
  3045. continue;
  3046. rc = ctl->ops.reset(ctl);
  3047. if (rc) {
  3048. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3049. crtc->base.id, ctl->idx - CTL_0);
  3050. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3051. SDE_EVTLOG_ERROR);
  3052. break;
  3053. }
  3054. }
  3055. /* Early out if simple ctl reset succeeded */
  3056. if (i == sde_crtc->num_ctls)
  3057. return 0;
  3058. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3059. /* force all components in the system into reset at the same time */
  3060. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3061. ctl = sde_crtc->mixers[i].hw_ctl;
  3062. if (!ctl || !ctl->ops.hard_reset)
  3063. continue;
  3064. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3065. ctl->ops.hard_reset(ctl, true);
  3066. }
  3067. plane_count = 0;
  3068. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3069. if (plane_count >= ARRAY_SIZE(plane_halt))
  3070. break;
  3071. plane_halt[plane_count++] = plane;
  3072. sde_plane_halt_requests(plane, true);
  3073. sde_plane_set_revalidate(plane, true);
  3074. }
  3075. /* provide safe "border color only" commit configuration for later */
  3076. _sde_crtc_remove_pipe_flush(crtc);
  3077. _sde_crtc_blend_setup(crtc, old_state, false);
  3078. /* take h/w components out of reset */
  3079. for (i = plane_count - 1; i >= 0; --i)
  3080. sde_plane_halt_requests(plane_halt[i], false);
  3081. /* attempt to poll for start of frame cycle before reset release */
  3082. list_for_each_entry(encoder,
  3083. &crtc->dev->mode_config.encoder_list, head) {
  3084. if (encoder->crtc != crtc)
  3085. continue;
  3086. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3087. sde_encoder_poll_line_counts(encoder);
  3088. }
  3089. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3090. ctl = sde_crtc->mixers[i].hw_ctl;
  3091. if (!ctl || !ctl->ops.hard_reset)
  3092. continue;
  3093. ctl->ops.hard_reset(ctl, false);
  3094. }
  3095. list_for_each_entry(encoder,
  3096. &crtc->dev->mode_config.encoder_list, head) {
  3097. if (encoder->crtc != crtc)
  3098. continue;
  3099. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3100. sde_encoder_kickoff(encoder, false, true);
  3101. }
  3102. /* panic the device if VBIF is not in good state */
  3103. return !recovery_events ? 0 : -EAGAIN;
  3104. }
  3105. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3106. struct drm_crtc_state *old_state)
  3107. {
  3108. struct drm_encoder *encoder;
  3109. struct drm_device *dev;
  3110. struct sde_crtc *sde_crtc;
  3111. struct sde_kms *sde_kms;
  3112. struct sde_crtc_state *cstate;
  3113. bool is_error = false;
  3114. unsigned long flags;
  3115. enum sde_crtc_idle_pc_state idle_pc_state;
  3116. struct sde_encoder_kickoff_params params = { 0 };
  3117. if (!crtc) {
  3118. SDE_ERROR("invalid argument\n");
  3119. return;
  3120. }
  3121. dev = crtc->dev;
  3122. sde_crtc = to_sde_crtc(crtc);
  3123. sde_kms = _sde_crtc_get_kms(crtc);
  3124. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3125. SDE_ERROR("invalid argument\n");
  3126. return;
  3127. }
  3128. cstate = to_sde_crtc_state(crtc->state);
  3129. /*
  3130. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3131. * it means we are trying to start a CRTC whose state is disabled:
  3132. * nothing else needs to be done.
  3133. */
  3134. if (unlikely(!sde_crtc->num_mixers))
  3135. return;
  3136. SDE_ATRACE_BEGIN("crtc_commit");
  3137. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3138. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3139. if (encoder->crtc != crtc)
  3140. continue;
  3141. /*
  3142. * Encoder will flush/start now, unless it has a tx pending.
  3143. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3144. */
  3145. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3146. crtc->state);
  3147. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3148. sde_crtc->needs_hw_reset = true;
  3149. if (idle_pc_state != IDLE_PC_NONE)
  3150. sde_encoder_control_idle_pc(encoder,
  3151. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3152. }
  3153. /*
  3154. * Optionally attempt h/w recovery if any errors were detected while
  3155. * preparing for the kickoff
  3156. */
  3157. if (sde_crtc->needs_hw_reset) {
  3158. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3159. if (sde_crtc->frame_trigger_mode
  3160. != FRAME_DONE_WAIT_POSTED_START &&
  3161. sde_crtc_reset_hw(crtc, old_state,
  3162. params.recovery_events_enabled))
  3163. is_error = true;
  3164. sde_crtc->needs_hw_reset = false;
  3165. }
  3166. sde_crtc_calc_fps(sde_crtc);
  3167. SDE_ATRACE_BEGIN("flush_event_thread");
  3168. _sde_crtc_flush_event_thread(crtc);
  3169. SDE_ATRACE_END("flush_event_thread");
  3170. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3171. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3172. /* acquire bandwidth and other resources */
  3173. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3174. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3175. } else {
  3176. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3177. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3178. }
  3179. sde_crtc->play_count++;
  3180. sde_vbif_clear_errors(sde_kms);
  3181. if (is_error) {
  3182. _sde_crtc_remove_pipe_flush(crtc);
  3183. _sde_crtc_blend_setup(crtc, old_state, false);
  3184. }
  3185. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3186. if (encoder->crtc != crtc)
  3187. continue;
  3188. sde_encoder_kickoff(encoder, false, true);
  3189. }
  3190. /* store the event after frame trigger */
  3191. if (sde_crtc->event) {
  3192. WARN_ON(sde_crtc->event);
  3193. } else {
  3194. spin_lock_irqsave(&dev->event_lock, flags);
  3195. sde_crtc->event = crtc->state->event;
  3196. spin_unlock_irqrestore(&dev->event_lock, flags);
  3197. }
  3198. _sde_crtc_schedule_idle_notify(crtc);
  3199. SDE_ATRACE_END("crtc_commit");
  3200. }
  3201. /**
  3202. * _sde_crtc_vblank_enable_no_lock - update power resource and vblank request
  3203. * @sde_crtc: Pointer to sde crtc structure
  3204. * @enable: Whether to enable/disable vblanks
  3205. *
  3206. * @Return: error code
  3207. */
  3208. static int _sde_crtc_vblank_enable_no_lock(
  3209. struct sde_crtc *sde_crtc, bool enable)
  3210. {
  3211. struct drm_crtc *crtc;
  3212. struct drm_encoder *enc;
  3213. if (!sde_crtc) {
  3214. SDE_ERROR("invalid crtc\n");
  3215. return -EINVAL;
  3216. }
  3217. crtc = &sde_crtc->base;
  3218. if (enable) {
  3219. int ret;
  3220. /* drop lock since power crtc cb may try to re-acquire lock */
  3221. mutex_unlock(&sde_crtc->crtc_lock);
  3222. ret = pm_runtime_get_sync(crtc->dev->dev);
  3223. mutex_lock(&sde_crtc->crtc_lock);
  3224. if (ret < 0)
  3225. return ret;
  3226. drm_for_each_encoder_mask(enc, crtc->dev,
  3227. crtc->state->encoder_mask) {
  3228. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3229. sde_crtc->enabled);
  3230. sde_encoder_register_vblank_callback(enc,
  3231. sde_crtc_vblank_cb, (void *)crtc);
  3232. }
  3233. } else {
  3234. drm_for_each_encoder_mask(enc, crtc->dev,
  3235. crtc->state->encoder_mask) {
  3236. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3237. sde_crtc->enabled);
  3238. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3239. }
  3240. /* drop lock since power crtc cb may try to re-acquire lock */
  3241. mutex_unlock(&sde_crtc->crtc_lock);
  3242. pm_runtime_put_sync(crtc->dev->dev);
  3243. mutex_lock(&sde_crtc->crtc_lock);
  3244. }
  3245. return 0;
  3246. }
  3247. /**
  3248. * sde_crtc_duplicate_state - state duplicate hook
  3249. * @crtc: Pointer to drm crtc structure
  3250. * @Returns: Pointer to new drm_crtc_state structure
  3251. */
  3252. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3253. {
  3254. struct sde_crtc *sde_crtc;
  3255. struct sde_crtc_state *cstate, *old_cstate;
  3256. if (!crtc || !crtc->state) {
  3257. SDE_ERROR("invalid argument(s)\n");
  3258. return NULL;
  3259. }
  3260. sde_crtc = to_sde_crtc(crtc);
  3261. old_cstate = to_sde_crtc_state(crtc->state);
  3262. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3263. if (!cstate) {
  3264. SDE_ERROR("failed to allocate state\n");
  3265. return NULL;
  3266. }
  3267. /* duplicate value helper */
  3268. msm_property_duplicate_state(&sde_crtc->property_info,
  3269. old_cstate, cstate,
  3270. &cstate->property_state, cstate->property_values);
  3271. /* duplicate base helper */
  3272. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3273. return &cstate->base;
  3274. }
  3275. /**
  3276. * sde_crtc_reset - reset hook for CRTCs
  3277. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3278. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3279. * @crtc: Pointer to drm crtc structure
  3280. */
  3281. static void sde_crtc_reset(struct drm_crtc *crtc)
  3282. {
  3283. struct sde_crtc *sde_crtc;
  3284. struct sde_crtc_state *cstate;
  3285. if (!crtc) {
  3286. SDE_ERROR("invalid crtc\n");
  3287. return;
  3288. }
  3289. /* revert suspend actions, if necessary */
  3290. if (!sde_crtc_is_reset_required(crtc)) {
  3291. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3292. return;
  3293. }
  3294. /* remove previous state, if present */
  3295. if (crtc->state) {
  3296. sde_crtc_destroy_state(crtc, crtc->state);
  3297. crtc->state = 0;
  3298. }
  3299. sde_crtc = to_sde_crtc(crtc);
  3300. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3301. if (!cstate) {
  3302. SDE_ERROR("failed to allocate state\n");
  3303. return;
  3304. }
  3305. /* reset value helper */
  3306. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3307. &cstate->property_state,
  3308. cstate->property_values);
  3309. _sde_crtc_set_input_fence_timeout(cstate);
  3310. cstate->base.crtc = crtc;
  3311. crtc->state = &cstate->base;
  3312. }
  3313. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  3314. {
  3315. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3316. struct sde_hw_mixer *hw_lm;
  3317. int lm_idx;
  3318. /* clearing lm cfg marks it dirty to force reprogramming next update */
  3319. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  3320. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  3321. hw_lm->cfg.out_width = 0;
  3322. hw_lm->cfg.out_height = 0;
  3323. }
  3324. SDE_EVT32(DRMID(crtc));
  3325. }
  3326. static void sde_crtc_reset_sw_state_for_ipc(struct drm_crtc *crtc)
  3327. {
  3328. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3329. struct drm_plane *plane;
  3330. /* mark planes, mixers, and other blocks dirty for next update */
  3331. drm_atomic_crtc_for_each_plane(plane, crtc)
  3332. sde_plane_set_revalidate(plane, true);
  3333. /* mark mixers dirty for next update */
  3334. sde_crtc_clear_cached_mixer_cfg(crtc);
  3335. /* mark other properties which need to be dirty for next update */
  3336. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  3337. if (cstate->num_ds_enabled)
  3338. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3339. }
  3340. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  3341. {
  3342. struct sde_crtc *sde_crtc;
  3343. struct sde_crtc_state *cstate;
  3344. struct drm_encoder *encoder;
  3345. sde_crtc = to_sde_crtc(crtc);
  3346. cstate = to_sde_crtc_state(crtc->state);
  3347. /* restore encoder; crtc will be programmed during commit */
  3348. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  3349. sde_encoder_virt_restore(encoder);
  3350. /* restore UIDLE */
  3351. sde_core_perf_crtc_update_uidle(crtc, true);
  3352. sde_cp_crtc_post_ipc(crtc);
  3353. }
  3354. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3355. {
  3356. struct drm_crtc *crtc = arg;
  3357. struct sde_crtc *sde_crtc;
  3358. struct drm_encoder *encoder;
  3359. u32 power_on;
  3360. unsigned long flags;
  3361. struct sde_crtc_irq_info *node = NULL;
  3362. int ret = 0;
  3363. struct drm_event event;
  3364. if (!crtc) {
  3365. SDE_ERROR("invalid crtc\n");
  3366. return;
  3367. }
  3368. sde_crtc = to_sde_crtc(crtc);
  3369. mutex_lock(&sde_crtc->crtc_lock);
  3370. SDE_EVT32(DRMID(crtc), event_type);
  3371. switch (event_type) {
  3372. case SDE_POWER_EVENT_POST_ENABLE:
  3373. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3374. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3375. ret = 0;
  3376. if (node->func)
  3377. ret = node->func(crtc, true, &node->irq);
  3378. if (ret)
  3379. SDE_ERROR("%s failed to enable event %x\n",
  3380. sde_crtc->name, node->event);
  3381. }
  3382. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3383. sde_crtc_post_ipc(crtc);
  3384. break;
  3385. case SDE_POWER_EVENT_PRE_DISABLE:
  3386. drm_for_each_encoder_mask(encoder, crtc->dev,
  3387. crtc->state->encoder_mask) {
  3388. /*
  3389. * disable the vsync source after updating the
  3390. * rsc state. rsc state update might have vsync wait
  3391. * and vsync source must be disabled after it.
  3392. * It will avoid generating any vsync from this point
  3393. * till mode-2 entry. It is SW workaround for HW
  3394. * limitation and should not be removed without
  3395. * checking the updated design.
  3396. */
  3397. sde_encoder_control_te(encoder, false);
  3398. }
  3399. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3400. node = NULL;
  3401. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3402. ret = 0;
  3403. if (node->func)
  3404. ret = node->func(crtc, false, &node->irq);
  3405. if (ret)
  3406. SDE_ERROR("%s failed to disable event %x\n",
  3407. sde_crtc->name, node->event);
  3408. }
  3409. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3410. sde_cp_crtc_pre_ipc(crtc);
  3411. break;
  3412. case SDE_POWER_EVENT_POST_DISABLE:
  3413. sde_crtc_reset_sw_state_for_ipc(crtc);
  3414. sde_cp_crtc_suspend(crtc);
  3415. event.type = DRM_EVENT_SDE_POWER;
  3416. event.length = sizeof(power_on);
  3417. power_on = 0;
  3418. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3419. (u8 *)&power_on);
  3420. break;
  3421. default:
  3422. SDE_DEBUG("event:%d not handled\n", event_type);
  3423. break;
  3424. }
  3425. mutex_unlock(&sde_crtc->crtc_lock);
  3426. }
  3427. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3428. {
  3429. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3430. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3431. /* mark mixer cfgs dirty before wiping them */
  3432. sde_crtc_clear_cached_mixer_cfg(crtc);
  3433. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3434. sde_crtc->num_mixers = 0;
  3435. sde_crtc->mixers_swapped = false;
  3436. /* disable clk & bw control until clk & bw properties are set */
  3437. cstate->bw_control = false;
  3438. cstate->bw_split_vote = false;
  3439. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3440. }
  3441. static void sde_crtc_disable(struct drm_crtc *crtc)
  3442. {
  3443. struct sde_kms *sde_kms;
  3444. struct sde_crtc *sde_crtc;
  3445. struct sde_crtc_state *cstate;
  3446. struct drm_encoder *encoder;
  3447. struct msm_drm_private *priv;
  3448. unsigned long flags;
  3449. struct sde_crtc_irq_info *node = NULL;
  3450. struct drm_event event;
  3451. u32 power_on;
  3452. bool in_cont_splash = false;
  3453. int ret, i;
  3454. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3455. SDE_ERROR("invalid crtc\n");
  3456. return;
  3457. }
  3458. sde_kms = _sde_crtc_get_kms(crtc);
  3459. if (!sde_kms) {
  3460. SDE_ERROR("invalid kms\n");
  3461. return;
  3462. }
  3463. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3464. SDE_ERROR("power resource is not enabled\n");
  3465. return;
  3466. }
  3467. sde_crtc = to_sde_crtc(crtc);
  3468. cstate = to_sde_crtc_state(crtc->state);
  3469. priv = crtc->dev->dev_private;
  3470. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3471. drm_crtc_vblank_off(crtc);
  3472. mutex_lock(&sde_crtc->crtc_lock);
  3473. SDE_EVT32_VERBOSE(DRMID(crtc));
  3474. /* update color processing on suspend */
  3475. event.type = DRM_EVENT_CRTC_POWER;
  3476. event.length = sizeof(u32);
  3477. sde_cp_crtc_suspend(crtc);
  3478. power_on = 0;
  3479. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3480. (u8 *)&power_on);
  3481. mutex_unlock(&sde_crtc->crtc_lock);
  3482. _sde_crtc_flush_event_thread(crtc);
  3483. mutex_lock(&sde_crtc->crtc_lock);
  3484. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3485. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work);
  3486. SDE_EVT32(DRMID(crtc), sde_crtc->enabled,
  3487. crtc->state->active, crtc->state->enable);
  3488. sde_crtc->enabled = false;
  3489. /* Try to disable uidle */
  3490. sde_core_perf_crtc_update_uidle(crtc, false);
  3491. if (atomic_read(&sde_crtc->frame_pending)) {
  3492. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3493. atomic_read(&sde_crtc->frame_pending));
  3494. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3495. SDE_EVTLOG_FUNC_CASE2);
  3496. sde_core_perf_crtc_release_bw(crtc);
  3497. atomic_set(&sde_crtc->frame_pending, 0);
  3498. }
  3499. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3500. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3501. ret = 0;
  3502. if (node->func)
  3503. ret = node->func(crtc, false, &node->irq);
  3504. if (ret)
  3505. SDE_ERROR("%s failed to disable event %x\n",
  3506. sde_crtc->name, node->event);
  3507. }
  3508. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3509. drm_for_each_encoder_mask(encoder, crtc->dev,
  3510. crtc->state->encoder_mask) {
  3511. if (sde_encoder_in_cont_splash(encoder)) {
  3512. in_cont_splash = true;
  3513. break;
  3514. }
  3515. }
  3516. /* avoid clk/bw downvote if cont-splash is enabled */
  3517. if (!in_cont_splash)
  3518. sde_core_perf_crtc_update(crtc, 0, true);
  3519. drm_for_each_encoder_mask(encoder, crtc->dev,
  3520. crtc->state->encoder_mask) {
  3521. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3522. cstate->rsc_client = NULL;
  3523. cstate->rsc_update = false;
  3524. /*
  3525. * reset idle power-collapse to original state during suspend;
  3526. * user-mode will change the state on resume, if required
  3527. */
  3528. if (sde_kms->catalog->has_idle_pc)
  3529. sde_encoder_control_idle_pc(encoder, true);
  3530. }
  3531. if (sde_crtc->power_event) {
  3532. sde_power_handle_unregister_event(&priv->phandle,
  3533. sde_crtc->power_event);
  3534. sde_crtc->power_event = NULL;
  3535. }
  3536. /**
  3537. * All callbacks are unregistered and frame done waits are complete
  3538. * at this point. No buffers are accessed by hardware.
  3539. * reset the fence timeline if crtc will not be enabled for this commit
  3540. */
  3541. if (!crtc->state->active || !crtc->state->enable) {
  3542. sde_fence_signal(sde_crtc->output_fence,
  3543. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3544. for (i = 0; i < cstate->num_connectors; ++i)
  3545. sde_connector_commit_reset(cstate->connectors[i],
  3546. ktime_get());
  3547. }
  3548. _sde_crtc_reset(crtc);
  3549. sde_cp_crtc_disable(crtc);
  3550. mutex_unlock(&sde_crtc->crtc_lock);
  3551. }
  3552. static void sde_crtc_enable(struct drm_crtc *crtc,
  3553. struct drm_crtc_state *old_crtc_state)
  3554. {
  3555. struct sde_crtc *sde_crtc;
  3556. struct drm_encoder *encoder;
  3557. struct msm_drm_private *priv;
  3558. unsigned long flags;
  3559. struct sde_crtc_irq_info *node = NULL;
  3560. struct drm_event event;
  3561. u32 power_on;
  3562. int ret, i;
  3563. struct sde_crtc_state *cstate;
  3564. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3565. SDE_ERROR("invalid crtc\n");
  3566. return;
  3567. }
  3568. priv = crtc->dev->dev_private;
  3569. cstate = to_sde_crtc_state(crtc->state);
  3570. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3571. SDE_ERROR("power resource is not enabled\n");
  3572. return;
  3573. }
  3574. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3575. SDE_EVT32_VERBOSE(DRMID(crtc));
  3576. sde_crtc = to_sde_crtc(crtc);
  3577. /*
  3578. * Avoid drm_crtc_vblank_on during seamless DMS case
  3579. * when CRTC is already in enabled state
  3580. */
  3581. if (!sde_crtc->enabled)
  3582. drm_crtc_vblank_on(crtc);
  3583. mutex_lock(&sde_crtc->crtc_lock);
  3584. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3585. /*
  3586. * Try to enable uidle (if possible), we do this before the call
  3587. * to return early during seamless dms mode, so any fps
  3588. * change is also consider to enable/disable UIDLE
  3589. */
  3590. sde_core_perf_crtc_update_uidle(crtc, true);
  3591. /* return early if crtc is already enabled, do this after UIDLE check */
  3592. if (sde_crtc->enabled) {
  3593. if (msm_is_mode_seamless_dms(&crtc->state->adjusted_mode) ||
  3594. msm_is_mode_seamless_dyn_clk(&crtc->state->adjusted_mode))
  3595. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3596. sde_crtc->name);
  3597. else
  3598. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3599. mutex_unlock(&sde_crtc->crtc_lock);
  3600. return;
  3601. }
  3602. drm_for_each_encoder_mask(encoder, crtc->dev,
  3603. crtc->state->encoder_mask) {
  3604. sde_encoder_register_frame_event_callback(encoder,
  3605. sde_crtc_frame_event_cb, crtc);
  3606. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3607. sde_encoder_check_curr_mode(encoder,
  3608. MSM_DISPLAY_VIDEO_MODE));
  3609. }
  3610. sde_crtc->enabled = true;
  3611. sde_cp_crtc_enable(crtc);
  3612. /* update color processing on resume */
  3613. event.type = DRM_EVENT_CRTC_POWER;
  3614. event.length = sizeof(u32);
  3615. sde_cp_crtc_resume(crtc);
  3616. power_on = 1;
  3617. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3618. (u8 *)&power_on);
  3619. mutex_unlock(&sde_crtc->crtc_lock);
  3620. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3621. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3622. ret = 0;
  3623. if (node->func)
  3624. ret = node->func(crtc, true, &node->irq);
  3625. if (ret)
  3626. SDE_ERROR("%s failed to enable event %x\n",
  3627. sde_crtc->name, node->event);
  3628. }
  3629. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3630. sde_crtc->power_event = sde_power_handle_register_event(
  3631. &priv->phandle,
  3632. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3633. SDE_POWER_EVENT_PRE_DISABLE,
  3634. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3635. /* Enable ESD thread */
  3636. for (i = 0; i < cstate->num_connectors; i++)
  3637. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3638. }
  3639. /* no input validation - caller API has all the checks */
  3640. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3641. struct plane_state pstates[], int cnt)
  3642. {
  3643. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3644. struct drm_display_mode *mode = &state->adjusted_mode;
  3645. const struct drm_plane_state *pstate;
  3646. struct sde_plane_state *sde_pstate;
  3647. int rc = 0, i;
  3648. /* Check dim layer rect bounds and stage */
  3649. for (i = 0; i < cstate->num_dim_layers; i++) {
  3650. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3651. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3652. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3653. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3654. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3655. (!cstate->dim_layer[i].rect.w) ||
  3656. (!cstate->dim_layer[i].rect.h)) {
  3657. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3658. cstate->dim_layer[i].rect.x,
  3659. cstate->dim_layer[i].rect.y,
  3660. cstate->dim_layer[i].rect.w,
  3661. cstate->dim_layer[i].rect.h,
  3662. cstate->dim_layer[i].stage);
  3663. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3664. mode->vdisplay);
  3665. rc = -E2BIG;
  3666. goto end;
  3667. }
  3668. }
  3669. /* log all src and excl_rect, useful for debugging */
  3670. for (i = 0; i < cnt; i++) {
  3671. pstate = pstates[i].drm_pstate;
  3672. sde_pstate = to_sde_plane_state(pstate);
  3673. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3674. pstate->plane->base.id, pstates[i].stage,
  3675. pstate->crtc_x, pstate->crtc_y,
  3676. pstate->crtc_w, pstate->crtc_h,
  3677. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3678. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3679. }
  3680. end:
  3681. return rc;
  3682. }
  3683. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3684. struct drm_crtc_state *state, struct plane_state pstates[],
  3685. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3686. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3687. {
  3688. struct drm_plane *plane;
  3689. int i;
  3690. if (secure == SDE_DRM_SEC_ONLY) {
  3691. /*
  3692. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3693. * - fb_sec_dir is for secure camera preview and
  3694. * secure display use case
  3695. * - fb_sec is for secure video playback
  3696. * - fb_ns is for normal non secure use cases
  3697. */
  3698. if (fb_ns || fb_sec) {
  3699. SDE_ERROR(
  3700. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3701. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3702. return -EINVAL;
  3703. }
  3704. /*
  3705. * - only one blending stage is allowed in sec_crtc
  3706. * - validate if pipe is allowed for sec-ui updates
  3707. */
  3708. for (i = 1; i < cnt; i++) {
  3709. if (!pstates[i].drm_pstate
  3710. || !pstates[i].drm_pstate->plane) {
  3711. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3712. DRMID(crtc), i);
  3713. return -EINVAL;
  3714. }
  3715. plane = pstates[i].drm_pstate->plane;
  3716. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3717. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3718. DRMID(crtc), plane->base.id);
  3719. return -EINVAL;
  3720. } else if (pstates[i].stage != pstates[i-1].stage) {
  3721. SDE_ERROR(
  3722. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3723. DRMID(crtc), i, pstates[i].stage,
  3724. i-1, pstates[i-1].stage);
  3725. return -EINVAL;
  3726. }
  3727. }
  3728. /* check if all the dim_layers are in the same stage */
  3729. for (i = 1; i < cstate->num_dim_layers; i++) {
  3730. if (cstate->dim_layer[i].stage !=
  3731. cstate->dim_layer[i-1].stage) {
  3732. SDE_ERROR(
  3733. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3734. DRMID(crtc),
  3735. i, cstate->dim_layer[i].stage,
  3736. i-1, cstate->dim_layer[i-1].stage);
  3737. return -EINVAL;
  3738. }
  3739. }
  3740. /*
  3741. * if secure-ui supported blendstage is specified,
  3742. * - fail empty commit
  3743. * - validate dim_layer or plane is staged in the supported
  3744. * blendstage
  3745. */
  3746. if (sde_kms->catalog->sui_supported_blendstage) {
  3747. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3748. cstate->dim_layer[0].stage;
  3749. if (!sde_kms->catalog->has_base_layer)
  3750. sec_stage -= SDE_STAGE_0;
  3751. if ((!cnt && !cstate->num_dim_layers) ||
  3752. (sde_kms->catalog->sui_supported_blendstage
  3753. != sec_stage)) {
  3754. SDE_ERROR(
  3755. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3756. DRMID(crtc), cnt,
  3757. cstate->num_dim_layers, sec_stage);
  3758. return -EINVAL;
  3759. }
  3760. }
  3761. }
  3762. return 0;
  3763. }
  3764. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3765. struct drm_crtc_state *state, int fb_sec_dir)
  3766. {
  3767. struct drm_encoder *encoder;
  3768. int encoder_cnt = 0;
  3769. if (fb_sec_dir) {
  3770. drm_for_each_encoder_mask(encoder, crtc->dev,
  3771. state->encoder_mask)
  3772. encoder_cnt++;
  3773. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3774. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3775. DRMID(crtc), encoder_cnt);
  3776. return -EINVAL;
  3777. }
  3778. }
  3779. return 0;
  3780. }
  3781. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3782. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3783. int fb_ns, int fb_sec, int fb_sec_dir)
  3784. {
  3785. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3786. struct drm_encoder *encoder;
  3787. int is_video_mode = false;
  3788. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3789. if (sde_encoder_is_dsi_display(encoder))
  3790. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3791. MSM_DISPLAY_VIDEO_MODE);
  3792. }
  3793. /*
  3794. * Secure display to secure camera needs without direct
  3795. * transition is currently not allowed
  3796. */
  3797. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  3798. smmu_state->state != ATTACHED &&
  3799. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  3800. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3801. smmu_state->state, smmu_state->secure_level,
  3802. secure);
  3803. goto sec_err;
  3804. }
  3805. /*
  3806. * In video mode check for null commit before transition
  3807. * from secure to non secure and vice versa
  3808. */
  3809. if (is_video_mode && smmu_state &&
  3810. state->plane_mask && crtc->state->plane_mask &&
  3811. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3812. (secure == SDE_DRM_SEC_ONLY))) ||
  3813. (fb_ns && ((smmu_state->state == DETACHED) ||
  3814. (smmu_state->state == DETACH_ALL_REQ))) ||
  3815. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3816. (smmu_state->state == DETACH_SEC_REQ)) &&
  3817. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3818. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3819. smmu_state->state, smmu_state->secure_level,
  3820. secure, crtc->state->plane_mask, state->plane_mask);
  3821. goto sec_err;
  3822. }
  3823. return 0;
  3824. sec_err:
  3825. SDE_ERROR(
  3826. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3827. DRMID(crtc), secure, smmu_state->state,
  3828. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3829. return -EINVAL;
  3830. }
  3831. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  3832. struct drm_crtc_state *state, uint32_t fb_sec)
  3833. {
  3834. bool conn_secure = false, is_wb = false;
  3835. struct drm_connector *conn;
  3836. struct drm_connector_state *conn_state;
  3837. int i;
  3838. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  3839. if (conn_state && conn_state->crtc == crtc) {
  3840. if (conn->connector_type ==
  3841. DRM_MODE_CONNECTOR_VIRTUAL)
  3842. is_wb = true;
  3843. if (sde_connector_get_property(conn_state,
  3844. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  3845. SDE_DRM_FB_SEC)
  3846. conn_secure = true;
  3847. }
  3848. }
  3849. /*
  3850. * If any input buffers are secure for wb,
  3851. * the output buffer must also be secure.
  3852. */
  3853. if (is_wb && fb_sec && !conn_secure) {
  3854. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  3855. DRMID(crtc), fb_sec, conn_secure);
  3856. return -EINVAL;
  3857. }
  3858. return 0;
  3859. }
  3860. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3861. struct drm_crtc_state *state, struct plane_state pstates[],
  3862. int cnt)
  3863. {
  3864. struct sde_crtc_state *cstate;
  3865. struct sde_kms *sde_kms;
  3866. uint32_t secure;
  3867. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3868. int rc;
  3869. if (!crtc || !state) {
  3870. SDE_ERROR("invalid arguments\n");
  3871. return -EINVAL;
  3872. }
  3873. sde_kms = _sde_crtc_get_kms(crtc);
  3874. if (!sde_kms || !sde_kms->catalog) {
  3875. SDE_ERROR("invalid kms\n");
  3876. return -EINVAL;
  3877. }
  3878. cstate = to_sde_crtc_state(state);
  3879. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3880. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3881. &fb_sec, &fb_sec_dir);
  3882. if (rc)
  3883. return rc;
  3884. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  3885. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  3886. if (rc)
  3887. return rc;
  3888. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  3889. if (rc)
  3890. return rc;
  3891. /*
  3892. * secure_crtc is not allowed in a shared toppolgy
  3893. * across different encoders.
  3894. */
  3895. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  3896. if (rc)
  3897. return rc;
  3898. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  3899. secure, fb_ns, fb_sec, fb_sec_dir);
  3900. if (rc)
  3901. return rc;
  3902. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  3903. return 0;
  3904. }
  3905. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  3906. struct drm_crtc_state *state,
  3907. struct drm_display_mode *mode,
  3908. struct plane_state *pstates,
  3909. struct drm_plane *plane,
  3910. struct sde_multirect_plane_states *multirect_plane,
  3911. int *cnt)
  3912. {
  3913. struct sde_crtc *sde_crtc;
  3914. struct sde_crtc_state *cstate;
  3915. const struct drm_plane_state *pstate;
  3916. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  3917. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  3918. int inc_sde_stage = 0;
  3919. struct sde_kms *kms;
  3920. sde_crtc = to_sde_crtc(crtc);
  3921. cstate = to_sde_crtc_state(state);
  3922. kms = _sde_crtc_get_kms(crtc);
  3923. if (!kms || !kms->catalog) {
  3924. SDE_ERROR("invalid kms\n");
  3925. return -EINVAL;
  3926. }
  3927. memset(pipe_staged, 0, sizeof(pipe_staged));
  3928. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  3929. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  3930. if (cstate->num_ds_enabled)
  3931. mixer_width = mixer_width * cstate->num_ds_enabled;
  3932. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  3933. if (IS_ERR_OR_NULL(pstate)) {
  3934. rc = PTR_ERR(pstate);
  3935. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  3936. sde_crtc->name, plane->base.id, rc);
  3937. return rc;
  3938. }
  3939. if (*cnt >= SDE_PSTATES_MAX)
  3940. continue;
  3941. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  3942. pstates[*cnt].drm_pstate = pstate;
  3943. pstates[*cnt].stage = sde_plane_get_property(
  3944. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  3945. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  3946. if (!kms->catalog->has_base_layer)
  3947. inc_sde_stage = SDE_STAGE_0;
  3948. /* check dim layer stage with every plane */
  3949. for (i = 0; i < cstate->num_dim_layers; i++) {
  3950. if (cstate->dim_layer[i].stage ==
  3951. (pstates[*cnt].stage + inc_sde_stage)) {
  3952. SDE_ERROR(
  3953. "plane:%d/dim_layer:%i-same stage:%d\n",
  3954. plane->base.id, i,
  3955. cstate->dim_layer[i].stage);
  3956. return -EINVAL;
  3957. }
  3958. }
  3959. if (pipe_staged[pstates[*cnt].pipe_id]) {
  3960. multirect_plane[multirect_count].r0 =
  3961. pipe_staged[pstates[*cnt].pipe_id];
  3962. multirect_plane[multirect_count].r1 = pstate;
  3963. multirect_count++;
  3964. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  3965. } else {
  3966. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  3967. }
  3968. (*cnt)++;
  3969. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  3970. mode->vdisplay) ||
  3971. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  3972. mode->hdisplay)) {
  3973. SDE_ERROR("invalid vertical/horizontal destination\n");
  3974. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  3975. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  3976. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  3977. return -E2BIG;
  3978. }
  3979. if (cstate->num_ds_enabled &&
  3980. ((pstate->crtc_h > mixer_height) ||
  3981. (pstate->crtc_w > mixer_width))) {
  3982. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  3983. pstate->crtc_w, pstate->crtc_h,
  3984. mixer_width, mixer_height);
  3985. return -E2BIG;
  3986. }
  3987. }
  3988. for (i = 1; i < SSPP_MAX; i++) {
  3989. if (pipe_staged[i]) {
  3990. sde_plane_clear_multirect(pipe_staged[i]);
  3991. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  3992. struct sde_plane_state *psde_state;
  3993. SDE_DEBUG("r1 only virt plane:%d staged\n",
  3994. pipe_staged[i]->plane->base.id);
  3995. psde_state = to_sde_plane_state(
  3996. pipe_staged[i]);
  3997. psde_state->multirect_index = SDE_SSPP_RECT_1;
  3998. }
  3999. }
  4000. }
  4001. for (i = 0; i < multirect_count; i++) {
  4002. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4003. SDE_ERROR(
  4004. "multirect validation failed for planes (%d - %d)\n",
  4005. multirect_plane[i].r0->plane->base.id,
  4006. multirect_plane[i].r1->plane->base.id);
  4007. return -EINVAL;
  4008. }
  4009. }
  4010. return rc;
  4011. }
  4012. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4013. struct sde_crtc *sde_crtc,
  4014. struct plane_state *pstates,
  4015. struct sde_crtc_state *cstate,
  4016. struct drm_display_mode *mode,
  4017. int cnt)
  4018. {
  4019. int rc = 0, i, z_pos;
  4020. u32 zpos_cnt = 0;
  4021. struct drm_crtc *crtc;
  4022. struct sde_kms *kms;
  4023. enum sde_layout layout;
  4024. crtc = &sde_crtc->base;
  4025. kms = _sde_crtc_get_kms(crtc);
  4026. if (!kms || !kms->catalog) {
  4027. SDE_ERROR("Invalid kms\n");
  4028. return -EINVAL;
  4029. }
  4030. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4031. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  4032. if (rc)
  4033. return rc;
  4034. if (!sde_is_custom_client()) {
  4035. int stage_old = pstates[0].stage;
  4036. z_pos = 0;
  4037. for (i = 0; i < cnt; i++) {
  4038. if (stage_old != pstates[i].stage)
  4039. ++z_pos;
  4040. stage_old = pstates[i].stage;
  4041. pstates[i].stage = z_pos;
  4042. }
  4043. }
  4044. z_pos = -1;
  4045. layout = SDE_LAYOUT_NONE;
  4046. for (i = 0; i < cnt; i++) {
  4047. /* reset counts at every new blend stage */
  4048. if (pstates[i].stage != z_pos ||
  4049. pstates[i].sde_pstate->layout != layout) {
  4050. zpos_cnt = 0;
  4051. z_pos = pstates[i].stage;
  4052. layout = pstates[i].sde_pstate->layout;
  4053. }
  4054. /* verify z_pos setting before using it */
  4055. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4056. SDE_ERROR("> %d plane stages assigned\n",
  4057. SDE_STAGE_MAX - SDE_STAGE_0);
  4058. return -EINVAL;
  4059. } else if (zpos_cnt == 2) {
  4060. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4061. return -EINVAL;
  4062. } else {
  4063. zpos_cnt++;
  4064. }
  4065. if (!kms->catalog->has_base_layer)
  4066. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4067. else
  4068. pstates[i].sde_pstate->stage = z_pos;
  4069. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4070. z_pos);
  4071. }
  4072. return rc;
  4073. }
  4074. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4075. struct drm_crtc_state *state,
  4076. struct plane_state *pstates,
  4077. struct sde_multirect_plane_states *multirect_plane)
  4078. {
  4079. struct sde_crtc *sde_crtc;
  4080. struct sde_crtc_state *cstate;
  4081. struct sde_kms *kms;
  4082. struct drm_plane *plane = NULL;
  4083. struct drm_display_mode *mode;
  4084. int rc = 0, cnt = 0;
  4085. kms = _sde_crtc_get_kms(crtc);
  4086. if (!kms || !kms->catalog) {
  4087. SDE_ERROR("invalid parameters\n");
  4088. return -EINVAL;
  4089. }
  4090. sde_crtc = to_sde_crtc(crtc);
  4091. cstate = to_sde_crtc_state(state);
  4092. mode = &state->adjusted_mode;
  4093. /* get plane state for all drm planes associated with crtc state */
  4094. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4095. plane, multirect_plane, &cnt);
  4096. if (rc)
  4097. return rc;
  4098. /* assign mixer stages based on sorted zpos property */
  4099. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4100. if (rc)
  4101. return rc;
  4102. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4103. if (rc)
  4104. return rc;
  4105. /*
  4106. * validate and set source split:
  4107. * use pstates sorted by stage to check planes on same stage
  4108. * we assume that all pipes are in source split so its valid to compare
  4109. * without taking into account left/right mixer placement
  4110. */
  4111. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4112. if (rc)
  4113. return rc;
  4114. return 0;
  4115. }
  4116. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4117. struct drm_crtc_state *crtc_state)
  4118. {
  4119. struct sde_kms *kms;
  4120. struct drm_plane *plane;
  4121. struct drm_plane_state *plane_state;
  4122. struct sde_plane_state *pstate;
  4123. int layout_split;
  4124. kms = _sde_crtc_get_kms(crtc);
  4125. if (!kms || !kms->catalog) {
  4126. SDE_ERROR("invalid parameters\n");
  4127. return -EINVAL;
  4128. }
  4129. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4130. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4131. return 0;
  4132. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4133. plane_state = drm_atomic_get_existing_plane_state(
  4134. crtc_state->state, plane);
  4135. if (!plane_state)
  4136. continue;
  4137. pstate = to_sde_plane_state(plane_state);
  4138. layout_split = crtc_state->mode.hdisplay >> 1;
  4139. if (plane_state->crtc_x >= layout_split) {
  4140. plane_state->crtc_x -= layout_split;
  4141. pstate->layout_offset = layout_split;
  4142. pstate->layout = SDE_LAYOUT_RIGHT;
  4143. } else {
  4144. pstate->layout_offset = -1;
  4145. pstate->layout = SDE_LAYOUT_LEFT;
  4146. }
  4147. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4148. DRMID(plane), plane_state->crtc_x,
  4149. pstate->layout);
  4150. /* check layout boundary */
  4151. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4152. plane_state->crtc_w, layout_split)) {
  4153. SDE_ERROR("invalid horizontal destination\n");
  4154. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4155. plane_state->crtc_x,
  4156. plane_state->crtc_w,
  4157. layout_split, pstate->layout);
  4158. return -E2BIG;
  4159. }
  4160. }
  4161. return 0;
  4162. }
  4163. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4164. struct drm_crtc_state *state)
  4165. {
  4166. struct drm_device *dev;
  4167. struct sde_crtc *sde_crtc;
  4168. struct plane_state *pstates = NULL;
  4169. struct sde_crtc_state *cstate;
  4170. struct drm_display_mode *mode;
  4171. int rc = 0;
  4172. struct sde_multirect_plane_states *multirect_plane = NULL;
  4173. struct drm_connector *conn;
  4174. struct drm_connector_list_iter conn_iter;
  4175. if (!crtc) {
  4176. SDE_ERROR("invalid crtc\n");
  4177. return -EINVAL;
  4178. }
  4179. dev = crtc->dev;
  4180. sde_crtc = to_sde_crtc(crtc);
  4181. cstate = to_sde_crtc_state(state);
  4182. if (!state->enable || !state->active) {
  4183. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4184. crtc->base.id, state->enable, state->active);
  4185. goto end;
  4186. }
  4187. pstates = kcalloc(SDE_PSTATES_MAX,
  4188. sizeof(struct plane_state), GFP_KERNEL);
  4189. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4190. sizeof(struct sde_multirect_plane_states),
  4191. GFP_KERNEL);
  4192. if (!pstates || !multirect_plane) {
  4193. rc = -ENOMEM;
  4194. goto end;
  4195. }
  4196. mode = &state->adjusted_mode;
  4197. SDE_DEBUG("%s: check", sde_crtc->name);
  4198. /* force a full mode set if active state changed */
  4199. if (state->active_changed)
  4200. state->mode_changed = true;
  4201. /* identify connectors attached to this crtc */
  4202. cstate->num_connectors = 0;
  4203. drm_connector_list_iter_begin(dev, &conn_iter);
  4204. drm_for_each_connector_iter(conn, &conn_iter)
  4205. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4206. && cstate->num_connectors < MAX_CONNECTORS) {
  4207. cstate->connectors[cstate->num_connectors++] = conn;
  4208. }
  4209. drm_connector_list_iter_end(&conn_iter);
  4210. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4211. if (rc) {
  4212. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4213. crtc->base.id, rc);
  4214. goto end;
  4215. }
  4216. rc = _sde_crtc_check_plane_layout(crtc, state);
  4217. if (rc) {
  4218. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4219. crtc->base.id, rc);
  4220. goto end;
  4221. }
  4222. _sde_crtc_setup_is_ppsplit(state);
  4223. _sde_crtc_setup_lm_bounds(crtc, state);
  4224. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4225. multirect_plane);
  4226. if (rc) {
  4227. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4228. goto end;
  4229. }
  4230. rc = sde_core_perf_crtc_check(crtc, state);
  4231. if (rc) {
  4232. SDE_ERROR("crtc%d failed performance check %d\n",
  4233. crtc->base.id, rc);
  4234. goto end;
  4235. }
  4236. rc = _sde_crtc_check_rois(crtc, state);
  4237. if (rc) {
  4238. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4239. goto end;
  4240. }
  4241. rc = sde_cp_crtc_check_properties(crtc, state);
  4242. if (rc) {
  4243. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4244. crtc->base.id, rc);
  4245. goto end;
  4246. }
  4247. end:
  4248. kfree(pstates);
  4249. kfree(multirect_plane);
  4250. return rc;
  4251. }
  4252. /**
  4253. * sde_crtc_get_num_datapath - get the number of datapath active
  4254. * of primary connector
  4255. * @crtc: Pointer to DRM crtc object
  4256. * @connector: Pointer to DRM connector object of WB in CWB case
  4257. */
  4258. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4259. struct drm_connector *connector)
  4260. {
  4261. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4262. struct sde_connector_state *sde_conn_state = NULL;
  4263. struct drm_connector *conn;
  4264. struct drm_connector_list_iter conn_iter;
  4265. if (!sde_crtc || !connector) {
  4266. SDE_DEBUG("Invalid argument\n");
  4267. return 0;
  4268. }
  4269. if (sde_crtc->num_mixers)
  4270. return sde_crtc->num_mixers;
  4271. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4272. drm_for_each_connector_iter(conn, &conn_iter) {
  4273. if (conn->state && conn->state->crtc == crtc &&
  4274. conn != connector)
  4275. sde_conn_state = to_sde_connector_state(conn->state);
  4276. }
  4277. drm_connector_list_iter_end(&conn_iter);
  4278. if (sde_conn_state)
  4279. return sde_conn_state->mode_info.topology.num_lm;
  4280. return 0;
  4281. }
  4282. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4283. {
  4284. struct sde_crtc *sde_crtc;
  4285. int ret;
  4286. if (!crtc) {
  4287. SDE_ERROR("invalid crtc\n");
  4288. return -EINVAL;
  4289. }
  4290. sde_crtc = to_sde_crtc(crtc);
  4291. mutex_lock(&sde_crtc->crtc_lock);
  4292. SDE_EVT32(DRMID(&sde_crtc->base), en, sde_crtc->enabled);
  4293. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, en);
  4294. if (ret)
  4295. SDE_ERROR("%s vblank enable failed: %d\n",
  4296. sde_crtc->name, ret);
  4297. mutex_unlock(&sde_crtc->crtc_lock);
  4298. return 0;
  4299. }
  4300. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4301. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4302. {
  4303. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4304. catalog->mdp[0].has_dest_scaler);
  4305. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4306. catalog->ds_count);
  4307. if (catalog->ds[0].top) {
  4308. sde_kms_info_add_keyint(info,
  4309. "max_dest_scaler_input_width",
  4310. catalog->ds[0].top->maxinputwidth);
  4311. sde_kms_info_add_keyint(info,
  4312. "max_dest_scaler_output_width",
  4313. catalog->ds[0].top->maxoutputwidth);
  4314. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4315. catalog->ds[0].top->maxupscale);
  4316. }
  4317. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4318. msm_property_install_volatile_range(
  4319. &sde_crtc->property_info, "dest_scaler",
  4320. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4321. msm_property_install_blob(&sde_crtc->property_info,
  4322. "ds_lut_ed", 0,
  4323. CRTC_PROP_DEST_SCALER_LUT_ED);
  4324. msm_property_install_blob(&sde_crtc->property_info,
  4325. "ds_lut_cir", 0,
  4326. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4327. msm_property_install_blob(&sde_crtc->property_info,
  4328. "ds_lut_sep", 0,
  4329. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4330. } else if (catalog->ds[0].features
  4331. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4332. msm_property_install_volatile_range(
  4333. &sde_crtc->property_info, "dest_scaler",
  4334. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4335. }
  4336. }
  4337. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4338. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4339. struct sde_kms_info *info)
  4340. {
  4341. msm_property_install_range(&sde_crtc->property_info,
  4342. "core_clk", 0x0, 0, U64_MAX,
  4343. sde_kms->perf.max_core_clk_rate,
  4344. CRTC_PROP_CORE_CLK);
  4345. msm_property_install_range(&sde_crtc->property_info,
  4346. "core_ab", 0x0, 0, U64_MAX,
  4347. catalog->perf.max_bw_high * 1000ULL,
  4348. CRTC_PROP_CORE_AB);
  4349. msm_property_install_range(&sde_crtc->property_info,
  4350. "core_ib", 0x0, 0, U64_MAX,
  4351. catalog->perf.max_bw_high * 1000ULL,
  4352. CRTC_PROP_CORE_IB);
  4353. msm_property_install_range(&sde_crtc->property_info,
  4354. "llcc_ab", 0x0, 0, U64_MAX,
  4355. catalog->perf.max_bw_high * 1000ULL,
  4356. CRTC_PROP_LLCC_AB);
  4357. msm_property_install_range(&sde_crtc->property_info,
  4358. "llcc_ib", 0x0, 0, U64_MAX,
  4359. catalog->perf.max_bw_high * 1000ULL,
  4360. CRTC_PROP_LLCC_IB);
  4361. msm_property_install_range(&sde_crtc->property_info,
  4362. "dram_ab", 0x0, 0, U64_MAX,
  4363. catalog->perf.max_bw_high * 1000ULL,
  4364. CRTC_PROP_DRAM_AB);
  4365. msm_property_install_range(&sde_crtc->property_info,
  4366. "dram_ib", 0x0, 0, U64_MAX,
  4367. catalog->perf.max_bw_high * 1000ULL,
  4368. CRTC_PROP_DRAM_IB);
  4369. msm_property_install_range(&sde_crtc->property_info,
  4370. "rot_prefill_bw", 0, 0, U64_MAX,
  4371. catalog->perf.max_bw_high * 1000ULL,
  4372. CRTC_PROP_ROT_PREFILL_BW);
  4373. msm_property_install_range(&sde_crtc->property_info,
  4374. "rot_clk", 0, 0, U64_MAX,
  4375. sde_kms->perf.max_core_clk_rate,
  4376. CRTC_PROP_ROT_CLK);
  4377. if (catalog->perf.max_bw_low)
  4378. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4379. catalog->perf.max_bw_low * 1000LL);
  4380. if (catalog->perf.max_bw_high)
  4381. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4382. catalog->perf.max_bw_high * 1000LL);
  4383. if (catalog->perf.min_core_ib)
  4384. sde_kms_info_add_keyint(info, "min_core_ib",
  4385. catalog->perf.min_core_ib * 1000LL);
  4386. if (catalog->perf.min_llcc_ib)
  4387. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4388. catalog->perf.min_llcc_ib * 1000LL);
  4389. if (catalog->perf.min_dram_ib)
  4390. sde_kms_info_add_keyint(info, "min_dram_ib",
  4391. catalog->perf.min_dram_ib * 1000LL);
  4392. if (sde_kms->perf.max_core_clk_rate)
  4393. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4394. sde_kms->perf.max_core_clk_rate);
  4395. }
  4396. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4397. struct sde_mdss_cfg *catalog)
  4398. {
  4399. sde_kms_info_reset(info);
  4400. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4401. sde_kms_info_add_keyint(info, "max_linewidth",
  4402. catalog->max_mixer_width);
  4403. sde_kms_info_add_keyint(info, "max_blendstages",
  4404. catalog->max_mixer_blendstages);
  4405. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4406. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4407. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4408. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4409. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4410. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4411. if (catalog->ubwc_version) {
  4412. sde_kms_info_add_keyint(info, "UBWC version",
  4413. catalog->ubwc_version);
  4414. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4415. catalog->macrotile_mode);
  4416. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4417. catalog->mdp[0].highest_bank_bit);
  4418. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4419. catalog->mdp[0].ubwc_swizzle);
  4420. }
  4421. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4422. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4423. else
  4424. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4425. if (sde_is_custom_client()) {
  4426. /* No support for SMART_DMA_V1 yet */
  4427. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4428. sde_kms_info_add_keystr(info,
  4429. "smart_dma_rev", "smart_dma_v2");
  4430. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4431. sde_kms_info_add_keystr(info,
  4432. "smart_dma_rev", "smart_dma_v2p5");
  4433. }
  4434. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4435. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4436. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4437. if (catalog->uidle_cfg.uidle_rev)
  4438. sde_kms_info_add_keyint(info, "has_uidle",
  4439. true);
  4440. sde_kms_info_add_keystr(info, "core_ib_ff",
  4441. catalog->perf.core_ib_ff);
  4442. sde_kms_info_add_keystr(info, "core_clk_ff",
  4443. catalog->perf.core_clk_ff);
  4444. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4445. catalog->perf.comp_ratio_rt);
  4446. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4447. catalog->perf.comp_ratio_nrt);
  4448. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4449. catalog->perf.dest_scale_prefill_lines);
  4450. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4451. catalog->perf.undersized_prefill_lines);
  4452. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4453. catalog->perf.macrotile_prefill_lines);
  4454. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4455. catalog->perf.yuv_nv12_prefill_lines);
  4456. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4457. catalog->perf.linear_prefill_lines);
  4458. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4459. catalog->perf.downscaling_prefill_lines);
  4460. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4461. catalog->perf.xtra_prefill_lines);
  4462. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4463. catalog->perf.amortizable_threshold);
  4464. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4465. catalog->perf.min_prefill_lines);
  4466. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4467. catalog->perf.num_mnoc_ports);
  4468. sde_kms_info_add_keyint(info, "axi_bus_width",
  4469. catalog->perf.axi_bus_width);
  4470. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4471. catalog->sui_supported_blendstage);
  4472. if (catalog->ubwc_bw_calc_version)
  4473. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4474. catalog->ubwc_bw_calc_version);
  4475. }
  4476. /**
  4477. * sde_crtc_install_properties - install all drm properties for crtc
  4478. * @crtc: Pointer to drm crtc structure
  4479. */
  4480. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4481. struct sde_mdss_cfg *catalog)
  4482. {
  4483. struct sde_crtc *sde_crtc;
  4484. struct sde_kms_info *info;
  4485. struct sde_kms *sde_kms;
  4486. static const struct drm_prop_enum_list e_secure_level[] = {
  4487. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4488. {SDE_DRM_SEC_ONLY, "sec_only"},
  4489. };
  4490. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4491. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4492. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4493. };
  4494. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4495. {IDLE_PC_NONE, "idle_pc_none"},
  4496. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4497. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4498. };
  4499. static const struct drm_prop_enum_list e_cache_state[] = {
  4500. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4501. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4502. };
  4503. static const struct drm_prop_enum_list e_vm_req_state[] = {
  4504. {VM_REQ_NONE, "vm_req_none"},
  4505. {VM_REQ_RELEASE, "vm_req_release"},
  4506. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  4507. };
  4508. SDE_DEBUG("\n");
  4509. if (!crtc || !catalog) {
  4510. SDE_ERROR("invalid crtc or catalog\n");
  4511. return;
  4512. }
  4513. sde_crtc = to_sde_crtc(crtc);
  4514. sde_kms = _sde_crtc_get_kms(crtc);
  4515. if (!sde_kms) {
  4516. SDE_ERROR("invalid argument\n");
  4517. return;
  4518. }
  4519. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4520. if (!info) {
  4521. SDE_ERROR("failed to allocate info memory\n");
  4522. return;
  4523. }
  4524. sde_crtc_setup_capabilities_blob(info, catalog);
  4525. msm_property_install_range(&sde_crtc->property_info,
  4526. "input_fence_timeout", 0x0, 0,
  4527. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4528. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4529. msm_property_install_volatile_range(&sde_crtc->property_info,
  4530. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4531. msm_property_install_range(&sde_crtc->property_info,
  4532. "output_fence_offset", 0x0, 0, 1, 0,
  4533. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4534. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4535. msm_property_install_range(&sde_crtc->property_info,
  4536. "idle_time", 0, 0, U64_MAX, 0,
  4537. CRTC_PROP_IDLE_TIMEOUT);
  4538. if (catalog->has_trusted_vm_support) {
  4539. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  4540. msm_property_install_enum(&sde_crtc->property_info,
  4541. "vm_request_state", 0x0, 0, e_vm_req_state,
  4542. ARRAY_SIZE(e_vm_req_state), init_idx,
  4543. CRTC_PROP_VM_REQ_STATE);
  4544. }
  4545. if (catalog->has_idle_pc)
  4546. msm_property_install_enum(&sde_crtc->property_info,
  4547. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4548. ARRAY_SIZE(e_idle_pc_state), 0,
  4549. CRTC_PROP_IDLE_PC_STATE);
  4550. if (catalog->has_cwb_support)
  4551. msm_property_install_enum(&sde_crtc->property_info,
  4552. "capture_mode", 0, 0, e_cwb_data_points,
  4553. ARRAY_SIZE(e_cwb_data_points), 0,
  4554. CRTC_PROP_CAPTURE_OUTPUT);
  4555. msm_property_install_volatile_range(&sde_crtc->property_info,
  4556. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4557. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4558. 0x0, 0, e_secure_level,
  4559. ARRAY_SIZE(e_secure_level), 0,
  4560. CRTC_PROP_SECURITY_LEVEL);
  4561. if (catalog->syscache_supported)
  4562. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  4563. 0x0, 0, e_cache_state,
  4564. ARRAY_SIZE(e_cache_state), 0,
  4565. CRTC_PROP_CACHE_STATE);
  4566. if (catalog->has_dim_layer) {
  4567. msm_property_install_volatile_range(&sde_crtc->property_info,
  4568. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4569. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4570. SDE_MAX_DIM_LAYERS);
  4571. }
  4572. if (catalog->mdp[0].has_dest_scaler)
  4573. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4574. info);
  4575. if (catalog->dspp_count && catalog->rc_count)
  4576. sde_kms_info_add_keyint(info, "rc_mem_size",
  4577. catalog->dspp[0].sblk->rc.mem_total_size);
  4578. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4579. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4580. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4581. catalog->has_base_layer);
  4582. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4583. info->data, SDE_KMS_INFO_DATALEN(info),
  4584. CRTC_PROP_INFO);
  4585. kfree(info);
  4586. }
  4587. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4588. const struct drm_crtc_state *state, uint64_t *val)
  4589. {
  4590. struct sde_crtc *sde_crtc;
  4591. struct sde_crtc_state *cstate;
  4592. uint32_t offset;
  4593. bool is_vid = false;
  4594. struct drm_encoder *encoder;
  4595. sde_crtc = to_sde_crtc(crtc);
  4596. cstate = to_sde_crtc_state(state);
  4597. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4598. if (sde_encoder_check_curr_mode(encoder,
  4599. MSM_DISPLAY_VIDEO_MODE))
  4600. is_vid = true;
  4601. if (is_vid)
  4602. break;
  4603. }
  4604. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4605. /*
  4606. * Increment trigger offset for vidoe mode alone as its release fence
  4607. * can be triggered only after the next frame-update. For cmd mode &
  4608. * virtual displays the release fence for the current frame can be
  4609. * triggered right after PP_DONE/WB_DONE interrupt
  4610. */
  4611. if (is_vid)
  4612. offset++;
  4613. /*
  4614. * Hwcomposer now queries the fences using the commit list in atomic
  4615. * commit ioctl. The offset should be set to next timeline
  4616. * which will be incremented during the prepare commit phase
  4617. */
  4618. offset++;
  4619. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4620. }
  4621. /**
  4622. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4623. * @crtc: Pointer to drm crtc structure
  4624. * @state: Pointer to drm crtc state structure
  4625. * @property: Pointer to targeted drm property
  4626. * @val: Updated property value
  4627. * @Returns: Zero on success
  4628. */
  4629. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4630. struct drm_crtc_state *state,
  4631. struct drm_property *property,
  4632. uint64_t val)
  4633. {
  4634. struct sde_crtc *sde_crtc;
  4635. struct sde_crtc_state *cstate;
  4636. int idx, ret;
  4637. uint64_t fence_user_fd;
  4638. uint64_t __user prev_user_fd;
  4639. if (!crtc || !state || !property) {
  4640. SDE_ERROR("invalid argument(s)\n");
  4641. return -EINVAL;
  4642. }
  4643. sde_crtc = to_sde_crtc(crtc);
  4644. cstate = to_sde_crtc_state(state);
  4645. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4646. /* check with cp property system first */
  4647. ret = sde_cp_crtc_set_property(crtc, property, val);
  4648. if (ret != -ENOENT)
  4649. goto exit;
  4650. /* if not handled by cp, check msm_property system */
  4651. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4652. &cstate->property_state, property, val);
  4653. if (ret)
  4654. goto exit;
  4655. idx = msm_property_index(&sde_crtc->property_info, property);
  4656. switch (idx) {
  4657. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4658. _sde_crtc_set_input_fence_timeout(cstate);
  4659. break;
  4660. case CRTC_PROP_DIM_LAYER_V1:
  4661. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  4662. (void __user *)(uintptr_t)val);
  4663. break;
  4664. case CRTC_PROP_ROI_V1:
  4665. ret = _sde_crtc_set_roi_v1(state,
  4666. (void __user *)(uintptr_t)val);
  4667. break;
  4668. case CRTC_PROP_DEST_SCALER:
  4669. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4670. (void __user *)(uintptr_t)val);
  4671. break;
  4672. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4673. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4674. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4675. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4676. break;
  4677. case CRTC_PROP_CORE_CLK:
  4678. case CRTC_PROP_CORE_AB:
  4679. case CRTC_PROP_CORE_IB:
  4680. cstate->bw_control = true;
  4681. break;
  4682. case CRTC_PROP_LLCC_AB:
  4683. case CRTC_PROP_LLCC_IB:
  4684. case CRTC_PROP_DRAM_AB:
  4685. case CRTC_PROP_DRAM_IB:
  4686. cstate->bw_control = true;
  4687. cstate->bw_split_vote = true;
  4688. break;
  4689. case CRTC_PROP_OUTPUT_FENCE:
  4690. if (!val)
  4691. goto exit;
  4692. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4693. sizeof(uint64_t));
  4694. if (ret) {
  4695. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4696. ret = -EFAULT;
  4697. goto exit;
  4698. }
  4699. /*
  4700. * client is expected to reset the property to -1 before
  4701. * requesting for the release fence
  4702. */
  4703. if (prev_user_fd == -1) {
  4704. ret = _sde_crtc_get_output_fence(crtc, state,
  4705. &fence_user_fd);
  4706. if (ret) {
  4707. SDE_ERROR("fence create failed rc:%d\n", ret);
  4708. goto exit;
  4709. }
  4710. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4711. &fence_user_fd, sizeof(uint64_t));
  4712. if (ret) {
  4713. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4714. put_unused_fd(fence_user_fd);
  4715. ret = -EFAULT;
  4716. goto exit;
  4717. }
  4718. }
  4719. break;
  4720. default:
  4721. /* nothing to do */
  4722. break;
  4723. }
  4724. exit:
  4725. if (ret) {
  4726. if (ret != -EPERM)
  4727. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4728. crtc->name, DRMID(property),
  4729. property->name, ret);
  4730. else
  4731. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4732. crtc->name, DRMID(property),
  4733. property->name, ret);
  4734. } else {
  4735. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4736. property->base.id, val);
  4737. }
  4738. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4739. return ret;
  4740. }
  4741. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  4742. {
  4743. struct drm_plane *plane;
  4744. struct drm_plane_state *state;
  4745. struct sde_plane_state *pstate;
  4746. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4747. state = plane->state;
  4748. if (!state)
  4749. continue;
  4750. pstate = to_sde_plane_state(state);
  4751. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  4752. }
  4753. }
  4754. /**
  4755. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4756. * @crtc: Pointer to drm crtc structure
  4757. * @state: Pointer to drm crtc state structure
  4758. * @property: Pointer to targeted drm property
  4759. * @val: Pointer to variable for receiving property value
  4760. * @Returns: Zero on success
  4761. */
  4762. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4763. const struct drm_crtc_state *state,
  4764. struct drm_property *property,
  4765. uint64_t *val)
  4766. {
  4767. struct sde_crtc *sde_crtc;
  4768. struct sde_crtc_state *cstate;
  4769. int ret = -EINVAL, i;
  4770. if (!crtc || !state) {
  4771. SDE_ERROR("invalid argument(s)\n");
  4772. goto end;
  4773. }
  4774. sde_crtc = to_sde_crtc(crtc);
  4775. cstate = to_sde_crtc_state(state);
  4776. i = msm_property_index(&sde_crtc->property_info, property);
  4777. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4778. *val = ~0;
  4779. ret = 0;
  4780. } else {
  4781. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4782. &cstate->property_state, property, val);
  4783. if (ret)
  4784. ret = sde_cp_crtc_get_property(crtc, property, val);
  4785. }
  4786. if (ret)
  4787. DRM_ERROR("get property failed\n");
  4788. end:
  4789. return ret;
  4790. }
  4791. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4792. struct drm_crtc_state *crtc_state)
  4793. {
  4794. struct sde_crtc *sde_crtc;
  4795. struct sde_crtc_state *cstate;
  4796. struct drm_property *drm_prop;
  4797. enum msm_mdp_crtc_property prop_idx;
  4798. if (!crtc || !crtc_state) {
  4799. SDE_ERROR("invalid params\n");
  4800. return -EINVAL;
  4801. }
  4802. sde_crtc = to_sde_crtc(crtc);
  4803. cstate = to_sde_crtc_state(crtc_state);
  4804. sde_cp_crtc_clear(crtc);
  4805. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4806. uint64_t val = cstate->property_values[prop_idx].value;
  4807. uint64_t def;
  4808. int ret;
  4809. drm_prop = msm_property_index_to_drm_property(
  4810. &sde_crtc->property_info, prop_idx);
  4811. if (!drm_prop) {
  4812. /* not all props will be installed, based on caps */
  4813. SDE_DEBUG("%s: invalid property index %d\n",
  4814. sde_crtc->name, prop_idx);
  4815. continue;
  4816. }
  4817. def = msm_property_get_default(&sde_crtc->property_info,
  4818. prop_idx);
  4819. if (val == def)
  4820. continue;
  4821. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4822. sde_crtc->name, drm_prop->name, prop_idx, val,
  4823. def);
  4824. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4825. def);
  4826. if (ret) {
  4827. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4828. sde_crtc->name, prop_idx, ret);
  4829. continue;
  4830. }
  4831. }
  4832. /* disable clk and bw control until clk & bw properties are set */
  4833. cstate->bw_control = false;
  4834. cstate->bw_split_vote = false;
  4835. return 0;
  4836. }
  4837. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4838. {
  4839. struct sde_crtc *sde_crtc;
  4840. struct sde_crtc_mixer *m;
  4841. int i;
  4842. if (!crtc) {
  4843. SDE_ERROR("invalid argument\n");
  4844. return;
  4845. }
  4846. sde_crtc = to_sde_crtc(crtc);
  4847. sde_crtc->misr_enable_sui = enable;
  4848. sde_crtc->misr_frame_count = frame_count;
  4849. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4850. m = &sde_crtc->mixers[i];
  4851. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4852. continue;
  4853. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4854. }
  4855. }
  4856. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4857. struct sde_crtc_misr_info *crtc_misr_info)
  4858. {
  4859. struct sde_crtc *sde_crtc;
  4860. struct sde_kms *sde_kms;
  4861. if (!crtc_misr_info) {
  4862. SDE_ERROR("invalid misr info\n");
  4863. return;
  4864. }
  4865. crtc_misr_info->misr_enable = false;
  4866. crtc_misr_info->misr_frame_count = 0;
  4867. if (!crtc) {
  4868. SDE_ERROR("invalid crtc\n");
  4869. return;
  4870. }
  4871. sde_kms = _sde_crtc_get_kms(crtc);
  4872. if (!sde_kms) {
  4873. SDE_ERROR("invalid sde_kms\n");
  4874. return;
  4875. }
  4876. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4877. return;
  4878. sde_crtc = to_sde_crtc(crtc);
  4879. crtc_misr_info->misr_enable =
  4880. sde_crtc->misr_enable_debugfs ? true : false;
  4881. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4882. }
  4883. #ifdef CONFIG_DEBUG_FS
  4884. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4885. {
  4886. struct sde_crtc *sde_crtc;
  4887. struct sde_plane_state *pstate = NULL;
  4888. struct sde_crtc_mixer *m;
  4889. struct drm_crtc *crtc;
  4890. struct drm_plane *plane;
  4891. struct drm_display_mode *mode;
  4892. struct drm_framebuffer *fb;
  4893. struct drm_plane_state *state;
  4894. struct sde_crtc_state *cstate;
  4895. int i, out_width, out_height;
  4896. if (!s || !s->private)
  4897. return -EINVAL;
  4898. sde_crtc = s->private;
  4899. crtc = &sde_crtc->base;
  4900. cstate = to_sde_crtc_state(crtc->state);
  4901. mutex_lock(&sde_crtc->crtc_lock);
  4902. mode = &crtc->state->adjusted_mode;
  4903. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4904. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4905. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4906. mode->hdisplay, mode->vdisplay);
  4907. seq_puts(s, "\n");
  4908. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4909. m = &sde_crtc->mixers[i];
  4910. if (!m->hw_lm)
  4911. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  4912. else if (!m->hw_ctl)
  4913. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  4914. else
  4915. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  4916. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  4917. out_width, out_height);
  4918. }
  4919. seq_puts(s, "\n");
  4920. for (i = 0; i < cstate->num_dim_layers; i++) {
  4921. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  4922. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  4923. i, dim_layer->stage, dim_layer->flags);
  4924. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  4925. dim_layer->rect.x, dim_layer->rect.y,
  4926. dim_layer->rect.w, dim_layer->rect.h);
  4927. seq_printf(s,
  4928. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  4929. dim_layer->color_fill.color_0,
  4930. dim_layer->color_fill.color_1,
  4931. dim_layer->color_fill.color_2,
  4932. dim_layer->color_fill.color_3);
  4933. seq_puts(s, "\n");
  4934. }
  4935. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4936. pstate = to_sde_plane_state(plane->state);
  4937. state = plane->state;
  4938. if (!pstate || !state)
  4939. continue;
  4940. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  4941. plane->base.id, pstate->stage, pstate->rotation);
  4942. if (plane->state->fb) {
  4943. fb = plane->state->fb;
  4944. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  4945. fb->base.id, (char *) &fb->format->format,
  4946. fb->width, fb->height);
  4947. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  4948. seq_printf(s, "cpp[%d]:%u ",
  4949. i, fb->format->cpp[i]);
  4950. seq_puts(s, "\n\t");
  4951. seq_printf(s, "modifier:%8llu ", fb->modifier);
  4952. seq_puts(s, "\n");
  4953. seq_puts(s, "\t");
  4954. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  4955. seq_printf(s, "pitches[%d]:%8u ", i,
  4956. fb->pitches[i]);
  4957. seq_puts(s, "\n");
  4958. seq_puts(s, "\t");
  4959. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  4960. seq_printf(s, "offsets[%d]:%8u ", i,
  4961. fb->offsets[i]);
  4962. seq_puts(s, "\n");
  4963. }
  4964. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  4965. state->src_x >> 16, state->src_y >> 16,
  4966. state->src_w >> 16, state->src_h >> 16);
  4967. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  4968. state->crtc_x, state->crtc_y, state->crtc_w,
  4969. state->crtc_h);
  4970. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  4971. pstate->multirect_mode, pstate->multirect_index);
  4972. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  4973. pstate->excl_rect.x, pstate->excl_rect.y,
  4974. pstate->excl_rect.w, pstate->excl_rect.h);
  4975. seq_puts(s, "\n");
  4976. }
  4977. if (sde_crtc->vblank_cb_count) {
  4978. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  4979. u32 diff_ms = ktime_to_ms(diff);
  4980. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  4981. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  4982. seq_printf(s,
  4983. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  4984. fps, sde_crtc->vblank_cb_count,
  4985. ktime_to_ms(diff), sde_crtc->play_count);
  4986. /* reset time & count for next measurement */
  4987. sde_crtc->vblank_cb_count = 0;
  4988. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  4989. }
  4990. mutex_unlock(&sde_crtc->crtc_lock);
  4991. return 0;
  4992. }
  4993. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  4994. {
  4995. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  4996. }
  4997. static ssize_t _sde_crtc_misr_setup(struct file *file,
  4998. const char __user *user_buf, size_t count, loff_t *ppos)
  4999. {
  5000. struct drm_crtc *crtc;
  5001. struct sde_crtc *sde_crtc;
  5002. char buf[MISR_BUFF_SIZE + 1];
  5003. u32 frame_count, enable;
  5004. size_t buff_copy;
  5005. struct sde_kms *sde_kms;
  5006. if (!file || !file->private_data)
  5007. return -EINVAL;
  5008. sde_crtc = file->private_data;
  5009. crtc = &sde_crtc->base;
  5010. sde_kms = _sde_crtc_get_kms(crtc);
  5011. if (!sde_kms) {
  5012. SDE_ERROR("invalid sde_kms\n");
  5013. return -EINVAL;
  5014. }
  5015. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  5016. if (copy_from_user(buf, user_buf, buff_copy)) {
  5017. SDE_ERROR("buffer copy failed\n");
  5018. return -EINVAL;
  5019. }
  5020. buf[buff_copy] = 0; /* end of string */
  5021. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  5022. return -EINVAL;
  5023. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5024. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  5025. DRMID(crtc));
  5026. return -EINVAL;
  5027. }
  5028. sde_crtc->misr_enable_debugfs = enable;
  5029. sde_crtc->misr_frame_count = frame_count;
  5030. sde_crtc->misr_reconfigure = true;
  5031. return count;
  5032. }
  5033. static ssize_t _sde_crtc_misr_read(struct file *file,
  5034. char __user *user_buff, size_t count, loff_t *ppos)
  5035. {
  5036. struct drm_crtc *crtc;
  5037. struct sde_crtc *sde_crtc;
  5038. struct sde_kms *sde_kms;
  5039. struct sde_crtc_mixer *m;
  5040. int i = 0, rc;
  5041. ssize_t len = 0;
  5042. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  5043. if (*ppos)
  5044. return 0;
  5045. if (!file || !file->private_data)
  5046. return -EINVAL;
  5047. sde_crtc = file->private_data;
  5048. crtc = &sde_crtc->base;
  5049. sde_kms = _sde_crtc_get_kms(crtc);
  5050. if (!sde_kms)
  5051. return -EINVAL;
  5052. rc = pm_runtime_get_sync(crtc->dev->dev);
  5053. if (rc < 0)
  5054. return rc;
  5055. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5056. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  5057. goto end;
  5058. }
  5059. if (!sde_crtc->misr_enable_debugfs) {
  5060. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5061. "disabled\n");
  5062. goto buff_check;
  5063. }
  5064. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5065. u32 misr_value = 0;
  5066. m = &sde_crtc->mixers[i];
  5067. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  5068. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5069. "invalid\n");
  5070. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5071. continue;
  5072. }
  5073. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5074. if (rc) {
  5075. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5076. "invalid\n");
  5077. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  5078. DRMID(crtc), rc);
  5079. continue;
  5080. } else {
  5081. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5082. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5083. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5084. "0x%x\n", misr_value);
  5085. }
  5086. }
  5087. buff_check:
  5088. if (count <= len) {
  5089. len = 0;
  5090. goto end;
  5091. }
  5092. if (copy_to_user(user_buff, buf, len)) {
  5093. len = -EFAULT;
  5094. goto end;
  5095. }
  5096. *ppos += len; /* increase offset */
  5097. end:
  5098. pm_runtime_put_sync(crtc->dev->dev);
  5099. return len;
  5100. }
  5101. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5102. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5103. { \
  5104. return single_open(file, __prefix ## _show, inode->i_private); \
  5105. } \
  5106. static const struct file_operations __prefix ## _fops = { \
  5107. .owner = THIS_MODULE, \
  5108. .open = __prefix ## _open, \
  5109. .release = single_release, \
  5110. .read = seq_read, \
  5111. .llseek = seq_lseek, \
  5112. }
  5113. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5114. {
  5115. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5116. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5117. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5118. int i;
  5119. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5120. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5121. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5122. crtc->state));
  5123. seq_printf(s, "core_clk_rate: %llu\n",
  5124. sde_crtc->cur_perf.core_clk_rate);
  5125. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5126. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5127. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5128. sde_power_handle_get_dbus_name(i),
  5129. sde_crtc->cur_perf.bw_ctl[i]);
  5130. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5131. sde_power_handle_get_dbus_name(i),
  5132. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5133. }
  5134. return 0;
  5135. }
  5136. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5137. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5138. {
  5139. struct drm_crtc *crtc;
  5140. struct drm_plane *plane;
  5141. struct drm_connector *conn;
  5142. struct drm_mode_object *drm_obj;
  5143. struct sde_crtc *sde_crtc;
  5144. struct sde_crtc_state *cstate;
  5145. struct sde_fence_context *ctx;
  5146. struct drm_connector_list_iter conn_iter;
  5147. struct drm_device *dev;
  5148. if (!s || !s->private)
  5149. return -EINVAL;
  5150. sde_crtc = s->private;
  5151. crtc = &sde_crtc->base;
  5152. dev = crtc->dev;
  5153. cstate = to_sde_crtc_state(crtc->state);
  5154. /* Dump input fence info */
  5155. seq_puts(s, "===Input fence===\n");
  5156. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5157. struct sde_plane_state *pstate;
  5158. struct dma_fence *fence;
  5159. pstate = to_sde_plane_state(plane->state);
  5160. if (!pstate)
  5161. continue;
  5162. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5163. pstate->stage);
  5164. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  5165. if (pstate->input_fence) {
  5166. rcu_read_lock();
  5167. fence = dma_fence_get_rcu(pstate->input_fence);
  5168. rcu_read_unlock();
  5169. if (fence) {
  5170. sde_fence_list_dump(fence, &s);
  5171. dma_fence_put(fence);
  5172. }
  5173. }
  5174. }
  5175. /* Dump release fence info */
  5176. seq_puts(s, "\n");
  5177. seq_puts(s, "===Release fence===\n");
  5178. ctx = sde_crtc->output_fence;
  5179. drm_obj = &crtc->base;
  5180. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5181. seq_puts(s, "\n");
  5182. /* Dump retire fence info */
  5183. seq_puts(s, "===Retire fence===\n");
  5184. drm_connector_list_iter_begin(dev, &conn_iter);
  5185. drm_for_each_connector_iter(conn, &conn_iter)
  5186. if (conn->state && conn->state->crtc == crtc &&
  5187. cstate->num_connectors < MAX_CONNECTORS) {
  5188. struct sde_connector *c_conn;
  5189. c_conn = to_sde_connector(conn);
  5190. ctx = c_conn->retire_fence;
  5191. drm_obj = &conn->base;
  5192. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5193. }
  5194. drm_connector_list_iter_end(&conn_iter);
  5195. seq_puts(s, "\n");
  5196. return 0;
  5197. }
  5198. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5199. {
  5200. return single_open(file, _sde_debugfs_fence_status_show,
  5201. inode->i_private);
  5202. }
  5203. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5204. {
  5205. struct sde_crtc *sde_crtc;
  5206. struct sde_kms *sde_kms;
  5207. static const struct file_operations debugfs_status_fops = {
  5208. .open = _sde_debugfs_status_open,
  5209. .read = seq_read,
  5210. .llseek = seq_lseek,
  5211. .release = single_release,
  5212. };
  5213. static const struct file_operations debugfs_misr_fops = {
  5214. .open = simple_open,
  5215. .read = _sde_crtc_misr_read,
  5216. .write = _sde_crtc_misr_setup,
  5217. };
  5218. static const struct file_operations debugfs_fps_fops = {
  5219. .open = _sde_debugfs_fps_status,
  5220. .read = seq_read,
  5221. };
  5222. static const struct file_operations debugfs_fence_fops = {
  5223. .open = _sde_debugfs_fence_status,
  5224. .read = seq_read,
  5225. };
  5226. if (!crtc)
  5227. return -EINVAL;
  5228. sde_crtc = to_sde_crtc(crtc);
  5229. sde_kms = _sde_crtc_get_kms(crtc);
  5230. if (!sde_kms)
  5231. return -EINVAL;
  5232. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5233. crtc->dev->primary->debugfs_root);
  5234. if (!sde_crtc->debugfs_root)
  5235. return -ENOMEM;
  5236. /* don't error check these */
  5237. debugfs_create_file("status", 0400,
  5238. sde_crtc->debugfs_root,
  5239. sde_crtc, &debugfs_status_fops);
  5240. debugfs_create_file("state", 0400,
  5241. sde_crtc->debugfs_root,
  5242. &sde_crtc->base,
  5243. &sde_crtc_debugfs_state_fops);
  5244. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5245. sde_crtc, &debugfs_misr_fops);
  5246. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5247. sde_crtc, &debugfs_fps_fops);
  5248. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5249. sde_crtc, &debugfs_fence_fops);
  5250. return 0;
  5251. }
  5252. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5253. {
  5254. struct sde_crtc *sde_crtc;
  5255. if (!crtc)
  5256. return;
  5257. sde_crtc = to_sde_crtc(crtc);
  5258. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5259. }
  5260. #else
  5261. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5262. {
  5263. return 0;
  5264. }
  5265. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5266. {
  5267. }
  5268. #endif /* CONFIG_DEBUG_FS */
  5269. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5270. {
  5271. return _sde_crtc_init_debugfs(crtc);
  5272. }
  5273. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5274. {
  5275. _sde_crtc_destroy_debugfs(crtc);
  5276. }
  5277. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5278. .set_config = drm_atomic_helper_set_config,
  5279. .destroy = sde_crtc_destroy,
  5280. .page_flip = drm_atomic_helper_page_flip,
  5281. .atomic_set_property = sde_crtc_atomic_set_property,
  5282. .atomic_get_property = sde_crtc_atomic_get_property,
  5283. .reset = sde_crtc_reset,
  5284. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5285. .atomic_destroy_state = sde_crtc_destroy_state,
  5286. .late_register = sde_crtc_late_register,
  5287. .early_unregister = sde_crtc_early_unregister,
  5288. };
  5289. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5290. .mode_fixup = sde_crtc_mode_fixup,
  5291. .disable = sde_crtc_disable,
  5292. .atomic_enable = sde_crtc_enable,
  5293. .atomic_check = sde_crtc_atomic_check,
  5294. .atomic_begin = sde_crtc_atomic_begin,
  5295. .atomic_flush = sde_crtc_atomic_flush,
  5296. };
  5297. static void _sde_crtc_event_cb(struct kthread_work *work)
  5298. {
  5299. struct sde_crtc_event *event;
  5300. struct sde_crtc *sde_crtc;
  5301. unsigned long irq_flags;
  5302. if (!work) {
  5303. SDE_ERROR("invalid work item\n");
  5304. return;
  5305. }
  5306. event = container_of(work, struct sde_crtc_event, kt_work);
  5307. /* set sde_crtc to NULL for static work structures */
  5308. sde_crtc = event->sde_crtc;
  5309. if (!sde_crtc)
  5310. return;
  5311. if (event->cb_func)
  5312. event->cb_func(&sde_crtc->base, event->usr);
  5313. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5314. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5315. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5316. }
  5317. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5318. void (*func)(struct drm_crtc *crtc, void *usr),
  5319. void *usr, bool color_processing_event)
  5320. {
  5321. unsigned long irq_flags;
  5322. struct sde_crtc *sde_crtc;
  5323. struct msm_drm_private *priv;
  5324. struct sde_crtc_event *event = NULL;
  5325. u32 crtc_id;
  5326. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5327. SDE_ERROR("invalid parameters\n");
  5328. return -EINVAL;
  5329. }
  5330. sde_crtc = to_sde_crtc(crtc);
  5331. priv = crtc->dev->dev_private;
  5332. crtc_id = drm_crtc_index(crtc);
  5333. /*
  5334. * Obtain an event struct from the private cache. This event
  5335. * queue may be called from ISR contexts, so use a private
  5336. * cache to avoid calling any memory allocation functions.
  5337. */
  5338. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5339. if (!list_empty(&sde_crtc->event_free_list)) {
  5340. event = list_first_entry(&sde_crtc->event_free_list,
  5341. struct sde_crtc_event, list);
  5342. list_del_init(&event->list);
  5343. }
  5344. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5345. if (!event)
  5346. return -ENOMEM;
  5347. /* populate event node */
  5348. event->sde_crtc = sde_crtc;
  5349. event->cb_func = func;
  5350. event->usr = usr;
  5351. /* queue new event request */
  5352. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5353. if (color_processing_event)
  5354. kthread_queue_work(&priv->pp_event_worker,
  5355. &event->kt_work);
  5356. else
  5357. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5358. &event->kt_work);
  5359. return 0;
  5360. }
  5361. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5362. {
  5363. int i, rc = 0;
  5364. if (!sde_crtc) {
  5365. SDE_ERROR("invalid crtc\n");
  5366. return -EINVAL;
  5367. }
  5368. spin_lock_init(&sde_crtc->event_lock);
  5369. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5370. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5371. list_add_tail(&sde_crtc->event_cache[i].list,
  5372. &sde_crtc->event_free_list);
  5373. return rc;
  5374. }
  5375. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5376. enum sde_crtc_cache_state state,
  5377. bool is_vidmode)
  5378. {
  5379. struct drm_plane *plane;
  5380. struct sde_crtc *sde_crtc;
  5381. struct sde_kms *sde_kms;
  5382. if (!crtc || !crtc->dev)
  5383. return;
  5384. sde_kms = _sde_crtc_get_kms(crtc);
  5385. if (!sde_kms || !sde_kms->catalog) {
  5386. SDE_ERROR("invalid params\n");
  5387. return;
  5388. }
  5389. if (!sde_kms->catalog->syscache_supported) {
  5390. SDE_DEBUG("syscache not supported\n");
  5391. return;
  5392. }
  5393. sde_crtc = to_sde_crtc(crtc);
  5394. if (sde_crtc->cache_state == state)
  5395. return;
  5396. switch (state) {
  5397. case CACHE_STATE_NORMAL:
  5398. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5399. && !is_vidmode)
  5400. return;
  5401. kthread_cancel_delayed_work_sync(
  5402. &sde_crtc->static_cache_read_work);
  5403. break;
  5404. case CACHE_STATE_PRE_CACHE:
  5405. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5406. return;
  5407. break;
  5408. case CACHE_STATE_FRAME_WRITE:
  5409. if (sde_crtc->cache_state != CACHE_STATE_PRE_CACHE)
  5410. return;
  5411. break;
  5412. case CACHE_STATE_FRAME_READ:
  5413. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5414. return;
  5415. break;
  5416. case CACHE_STATE_DISABLED:
  5417. break;
  5418. default:
  5419. return;
  5420. }
  5421. sde_crtc->cache_state = state;
  5422. drm_atomic_crtc_for_each_plane(plane, crtc)
  5423. sde_plane_static_img_control(plane, state);
  5424. }
  5425. /*
  5426. * __sde_crtc_static_cache_read_work - transition to cache read
  5427. */
  5428. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  5429. {
  5430. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5431. static_cache_read_work.work);
  5432. struct drm_crtc *crtc = &sde_crtc->base;
  5433. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  5434. struct drm_encoder *enc, *drm_enc = NULL;
  5435. struct drm_plane *plane;
  5436. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5437. return;
  5438. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  5439. drm_enc = enc;
  5440. if (sde_encoder_in_clone_mode(drm_enc))
  5441. return;
  5442. }
  5443. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  5444. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  5445. !ctl);
  5446. return;
  5447. }
  5448. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  5449. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  5450. /* flush only the sys-cache enabled SSPPs */
  5451. if (ctl->ops.clear_pending_flush)
  5452. ctl->ops.clear_pending_flush(ctl);
  5453. drm_atomic_crtc_for_each_plane(plane, crtc)
  5454. sde_plane_ctl_flush(plane, ctl, true);
  5455. /* kickoff encoder and wait for VBLANK */
  5456. sde_encoder_kickoff(drm_enc, false, false);
  5457. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  5458. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  5459. }
  5460. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  5461. {
  5462. struct drm_device *dev;
  5463. struct msm_drm_private *priv;
  5464. struct msm_drm_thread *disp_thread;
  5465. struct sde_crtc *sde_crtc;
  5466. struct sde_crtc_state *cstate;
  5467. u32 msecs_fps = 0;
  5468. if (!crtc)
  5469. return;
  5470. dev = crtc->dev;
  5471. sde_crtc = to_sde_crtc(crtc);
  5472. cstate = to_sde_crtc_state(crtc->state);
  5473. if (!dev || !dev->dev_private || !sde_crtc)
  5474. return;
  5475. priv = dev->dev_private;
  5476. disp_thread = &priv->disp_thread[crtc->index];
  5477. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5478. return;
  5479. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  5480. /* Kickoff transition to read state after next vblank */
  5481. kthread_queue_delayed_work(&disp_thread->worker,
  5482. &sde_crtc->static_cache_read_work,
  5483. msecs_to_jiffies(msecs_fps));
  5484. }
  5485. /*
  5486. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5487. */
  5488. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5489. {
  5490. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5491. idle_notify_work.work);
  5492. struct drm_crtc *crtc;
  5493. struct drm_event event;
  5494. int ret = 0;
  5495. if (!sde_crtc) {
  5496. SDE_ERROR("invalid sde crtc\n");
  5497. } else {
  5498. crtc = &sde_crtc->base;
  5499. event.type = DRM_EVENT_IDLE_NOTIFY;
  5500. event.length = sizeof(u32);
  5501. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  5502. &event, (u8 *)&ret);
  5503. SDE_EVT32(DRMID(crtc));
  5504. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5505. sde_crtc_static_img_control(crtc, CACHE_STATE_PRE_CACHE, false);
  5506. }
  5507. }
  5508. /* initialize crtc */
  5509. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5510. {
  5511. struct drm_crtc *crtc = NULL;
  5512. struct sde_crtc *sde_crtc = NULL;
  5513. struct msm_drm_private *priv = NULL;
  5514. struct sde_kms *kms = NULL;
  5515. int i, rc;
  5516. priv = dev->dev_private;
  5517. kms = to_sde_kms(priv->kms);
  5518. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5519. if (!sde_crtc)
  5520. return ERR_PTR(-ENOMEM);
  5521. crtc = &sde_crtc->base;
  5522. crtc->dev = dev;
  5523. mutex_init(&sde_crtc->crtc_lock);
  5524. spin_lock_init(&sde_crtc->spin_lock);
  5525. atomic_set(&sde_crtc->frame_pending, 0);
  5526. sde_crtc->enabled = false;
  5527. /* Below parameters are for fps calculation for sysfs node */
  5528. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5529. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5530. sizeof(ktime_t), GFP_KERNEL);
  5531. if (!sde_crtc->fps_info.time_buf)
  5532. SDE_ERROR("invalid buffer\n");
  5533. else
  5534. memset(sde_crtc->fps_info.time_buf, 0,
  5535. sizeof(*(sde_crtc->fps_info.time_buf)));
  5536. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5537. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5538. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5539. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5540. list_add(&sde_crtc->frame_events[i].list,
  5541. &sde_crtc->frame_event_list);
  5542. kthread_init_work(&sde_crtc->frame_events[i].work,
  5543. sde_crtc_frame_event_work);
  5544. }
  5545. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5546. NULL);
  5547. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5548. /* save user friendly CRTC name for later */
  5549. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5550. /* initialize event handling */
  5551. rc = _sde_crtc_init_events(sde_crtc);
  5552. if (rc) {
  5553. drm_crtc_cleanup(crtc);
  5554. kfree(sde_crtc);
  5555. return ERR_PTR(rc);
  5556. }
  5557. /* initialize output fence support */
  5558. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5559. if (IS_ERR(sde_crtc->output_fence)) {
  5560. rc = PTR_ERR(sde_crtc->output_fence);
  5561. SDE_ERROR("failed to init fence, %d\n", rc);
  5562. drm_crtc_cleanup(crtc);
  5563. kfree(sde_crtc);
  5564. return ERR_PTR(rc);
  5565. }
  5566. /* create CRTC properties */
  5567. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5568. priv->crtc_property, sde_crtc->property_data,
  5569. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5570. sizeof(struct sde_crtc_state));
  5571. sde_crtc_install_properties(crtc, kms->catalog);
  5572. /* Install color processing properties */
  5573. sde_cp_crtc_init(crtc);
  5574. sde_cp_crtc_install_properties(crtc);
  5575. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  5576. sde_crtc->cur_perf.llcc_active[i] = false;
  5577. sde_crtc->new_perf.llcc_active[i] = false;
  5578. }
  5579. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5580. __sde_crtc_idle_notify_work);
  5581. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  5582. __sde_crtc_static_cache_read_work);
  5583. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5584. crtc->base.id,
  5585. sde_crtc->new_perf.llcc_active,
  5586. sde_crtc->cur_perf.llcc_active);
  5587. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5588. return crtc;
  5589. }
  5590. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5591. {
  5592. struct sde_crtc *sde_crtc;
  5593. int rc = 0;
  5594. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5595. SDE_ERROR("invalid input param(s)\n");
  5596. rc = -EINVAL;
  5597. goto end;
  5598. }
  5599. sde_crtc = to_sde_crtc(crtc);
  5600. sde_crtc->sysfs_dev = device_create_with_groups(
  5601. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5602. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5603. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5604. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5605. PTR_ERR(sde_crtc->sysfs_dev));
  5606. if (!sde_crtc->sysfs_dev)
  5607. rc = -EINVAL;
  5608. else
  5609. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5610. goto end;
  5611. }
  5612. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5613. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5614. if (!sde_crtc->vsync_event_sf)
  5615. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5616. crtc->base.id);
  5617. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  5618. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  5619. if (!sde_crtc->retire_frame_event_sf)
  5620. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  5621. crtc->base.id);
  5622. end:
  5623. return rc;
  5624. }
  5625. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5626. struct drm_crtc *crtc_drm, u32 event)
  5627. {
  5628. struct sde_crtc *crtc = NULL;
  5629. struct sde_crtc_irq_info *node;
  5630. unsigned long flags;
  5631. bool found = false;
  5632. int ret, i = 0;
  5633. bool add_event = false;
  5634. crtc = to_sde_crtc(crtc_drm);
  5635. spin_lock_irqsave(&crtc->spin_lock, flags);
  5636. list_for_each_entry(node, &crtc->user_event_list, list) {
  5637. if (node->event == event) {
  5638. found = true;
  5639. break;
  5640. }
  5641. }
  5642. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5643. /* event already enabled */
  5644. if (found)
  5645. return 0;
  5646. node = NULL;
  5647. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5648. if (custom_events[i].event == event &&
  5649. custom_events[i].func) {
  5650. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5651. if (!node)
  5652. return -ENOMEM;
  5653. INIT_LIST_HEAD(&node->list);
  5654. INIT_LIST_HEAD(&node->irq.list);
  5655. node->func = custom_events[i].func;
  5656. node->event = event;
  5657. node->state = IRQ_NOINIT;
  5658. spin_lock_init(&node->state_lock);
  5659. break;
  5660. }
  5661. }
  5662. if (!node) {
  5663. SDE_ERROR("unsupported event %x\n", event);
  5664. return -EINVAL;
  5665. }
  5666. ret = 0;
  5667. if (crtc_drm->enabled) {
  5668. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5669. if (ret < 0) {
  5670. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5671. kfree(node);
  5672. return ret;
  5673. }
  5674. INIT_LIST_HEAD(&node->irq.list);
  5675. mutex_lock(&crtc->crtc_lock);
  5676. ret = node->func(crtc_drm, true, &node->irq);
  5677. if (!ret) {
  5678. spin_lock_irqsave(&crtc->spin_lock, flags);
  5679. list_add_tail(&node->list, &crtc->user_event_list);
  5680. add_event = true;
  5681. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5682. }
  5683. mutex_unlock(&crtc->crtc_lock);
  5684. pm_runtime_put_sync(crtc_drm->dev->dev);
  5685. }
  5686. if (add_event)
  5687. return 0;
  5688. if (!ret) {
  5689. spin_lock_irqsave(&crtc->spin_lock, flags);
  5690. list_add_tail(&node->list, &crtc->user_event_list);
  5691. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5692. } else {
  5693. kfree(node);
  5694. }
  5695. return ret;
  5696. }
  5697. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5698. struct drm_crtc *crtc_drm, u32 event)
  5699. {
  5700. struct sde_crtc *crtc = NULL;
  5701. struct sde_crtc_irq_info *node = NULL;
  5702. unsigned long flags;
  5703. bool found = false;
  5704. int ret;
  5705. crtc = to_sde_crtc(crtc_drm);
  5706. spin_lock_irqsave(&crtc->spin_lock, flags);
  5707. list_for_each_entry(node, &crtc->user_event_list, list) {
  5708. if (node->event == event) {
  5709. list_del_init(&node->list);
  5710. found = true;
  5711. break;
  5712. }
  5713. }
  5714. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5715. /* event already disabled */
  5716. if (!found)
  5717. return 0;
  5718. /**
  5719. * crtc is disabled interrupts are cleared remove from the list,
  5720. * no need to disable/de-register.
  5721. */
  5722. if (!crtc_drm->enabled) {
  5723. kfree(node);
  5724. return 0;
  5725. }
  5726. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5727. if (ret < 0) {
  5728. SDE_ERROR("failed to enable power resource %d\n", ret);
  5729. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5730. kfree(node);
  5731. return ret;
  5732. }
  5733. ret = node->func(crtc_drm, false, &node->irq);
  5734. if (ret) {
  5735. spin_lock_irqsave(&crtc->spin_lock, flags);
  5736. list_add_tail(&node->list, &crtc->user_event_list);
  5737. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5738. } else {
  5739. kfree(node);
  5740. }
  5741. pm_runtime_put_sync(crtc_drm->dev->dev);
  5742. return ret;
  5743. }
  5744. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5745. struct drm_crtc *crtc_drm, u32 event, bool en)
  5746. {
  5747. struct sde_crtc *crtc = NULL;
  5748. int ret;
  5749. crtc = to_sde_crtc(crtc_drm);
  5750. if (!crtc || !kms || !kms->dev) {
  5751. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5752. kms, ((kms) ? (kms->dev) : NULL));
  5753. return -EINVAL;
  5754. }
  5755. if (en)
  5756. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5757. else
  5758. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5759. return ret;
  5760. }
  5761. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5762. bool en, struct sde_irq_callback *irq)
  5763. {
  5764. return 0;
  5765. }
  5766. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5767. struct sde_irq_callback *noirq)
  5768. {
  5769. /*
  5770. * IRQ object noirq is not being used here since there is
  5771. * no crtc irq from pm event.
  5772. */
  5773. return 0;
  5774. }
  5775. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5776. bool en, struct sde_irq_callback *irq)
  5777. {
  5778. return 0;
  5779. }
  5780. /**
  5781. * sde_crtc_update_cont_splash_settings - update mixer settings
  5782. * and initial clk during device bootup for cont_splash use case
  5783. * @crtc: Pointer to drm crtc structure
  5784. */
  5785. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5786. {
  5787. struct sde_kms *kms = NULL;
  5788. struct msm_drm_private *priv;
  5789. struct sde_crtc *sde_crtc;
  5790. u64 rate;
  5791. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5792. SDE_ERROR("invalid crtc\n");
  5793. return;
  5794. }
  5795. priv = crtc->dev->dev_private;
  5796. kms = to_sde_kms(priv->kms);
  5797. if (!kms || !kms->catalog) {
  5798. SDE_ERROR("invalid parameters\n");
  5799. return;
  5800. }
  5801. _sde_crtc_setup_mixers(crtc);
  5802. crtc->enabled = true;
  5803. /* update core clk value for initial state with cont-splash */
  5804. sde_crtc = to_sde_crtc(crtc);
  5805. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  5806. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  5807. rate : kms->perf.max_core_clk_rate;
  5808. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5809. }