hal_kiwi.c 74 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307
  1. /*
  2. * Copyright (c) 2019-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "hal_hw_headers.h"
  26. #include "hal_internal.h"
  27. #include "hal_api.h"
  28. #include "target_type.h"
  29. #include "wcss_version.h"
  30. #include "qdf_module.h"
  31. #include "hal_flow.h"
  32. #include "rx_flow_search_entry.h"
  33. #include "hal_rx_flow_info.h"
  34. #include "hal_be_api.h"
  35. #include "hal_be_api_mon.h"
  36. #include "reo_destination_ring_with_pn.h"
  37. #include <hal_be_rx.h>
  38. struct tcl_data_cmd gtcl_data_symbol __attribute__((used));
  39. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  40. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_OFFSET
  41. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  42. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_MASK
  43. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  44. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_LSB
  45. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  46. PHYRX_HT_SIG_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  47. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  48. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  49. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  50. PHYRX_L_SIG_A_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  51. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  52. PHYRX_VHT_SIG_A_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  53. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  54. PHYRX_HE_SIG_A_SU_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  55. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  56. PHYRX_HE_SIG_A_MU_DL_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  57. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  58. PHYRX_HE_SIG_B1_MU_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  59. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  60. PHYRX_HE_SIG_B2_MU_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  61. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  62. PHYRX_HE_SIG_B2_OFDMA_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  63. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  64. PHYRX_RSSI_LEGACY_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  65. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  66. PHYRX_RSSI_LEGACY_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  67. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  68. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  69. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  70. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  71. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  72. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  73. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  74. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  75. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  76. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  77. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  78. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  79. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  80. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  81. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  82. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  83. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  84. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  85. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  86. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  87. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  88. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  89. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  90. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  91. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  92. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  93. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  94. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  95. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  96. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  97. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  98. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  99. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  100. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  101. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  102. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  103. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  104. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  105. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  106. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  107. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  108. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  109. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  110. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  111. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  112. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  113. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  114. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  115. #include "hal_kiwi_tx.h"
  116. #include "hal_kiwi_rx.h"
  117. #include "hal_be_rx_tlv.h"
  118. #include <hal_generic_api.h>
  119. #include <hal_be_generic_api.h>
  120. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  121. static uint32_t hal_get_link_desc_size_kiwi(void)
  122. {
  123. return LINK_DESC_SIZE;
  124. }
  125. /**
  126. * hal_rx_dump_msdu_end_tlv_kiwi: dump RX msdu_end TLV in structured
  127. * human readable format.
  128. * @ msdu_end: pointer the msdu_end TLV in pkt.
  129. * @ dbg_level: log level.
  130. *
  131. * Return: void
  132. */
  133. #ifdef QCA_WIFI_KIWI_V2
  134. static void hal_rx_dump_msdu_end_tlv_kiwi(void *msduend,
  135. uint8_t dbg_level)
  136. {
  137. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  138. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  139. "rx_msdu_end tlv (1/5)- "
  140. "rxpcu_mpdu_filter_in_category :%x "
  141. "sw_frame_group_id :%x "
  142. "reserved_0 :%x "
  143. "phy_ppdu_id :%x "
  144. "ip_hdr_chksum :%x "
  145. "reported_mpdu_length :%x "
  146. "reserved_1a :%x "
  147. "reserved_2a :%x "
  148. "cce_super_rule :%x "
  149. "cce_classify_not_done_truncate :%x "
  150. "cce_classify_not_done_cce_dis :%x "
  151. "cumulative_l3_checksum :%x "
  152. "rule_indication_31_0 :%x "
  153. "ipv6_options_crc :%x "
  154. "da_offset :%x "
  155. "sa_offset :%x "
  156. "da_offset_valid :%x "
  157. "sa_offset_valid :%x "
  158. "reserved_5a :%x "
  159. "l3_type :%x",
  160. msdu_end->rxpcu_mpdu_filter_in_category,
  161. msdu_end->sw_frame_group_id,
  162. msdu_end->reserved_0,
  163. msdu_end->phy_ppdu_id,
  164. msdu_end->ip_hdr_chksum,
  165. msdu_end->reported_mpdu_length,
  166. msdu_end->reserved_1a,
  167. msdu_end->reserved_2a,
  168. msdu_end->cce_super_rule,
  169. msdu_end->cce_classify_not_done_truncate,
  170. msdu_end->cce_classify_not_done_cce_dis,
  171. msdu_end->cumulative_l3_checksum,
  172. msdu_end->rule_indication_31_0,
  173. msdu_end->ipv6_options_crc,
  174. msdu_end->da_offset,
  175. msdu_end->sa_offset,
  176. msdu_end->da_offset_valid,
  177. msdu_end->sa_offset_valid,
  178. msdu_end->reserved_5a,
  179. msdu_end->l3_type);
  180. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  181. "rx_msdu_end tlv (2/5)- "
  182. "rule_indication_63_32 :%x "
  183. "tcp_seq_number :%x "
  184. "tcp_ack_number :%x "
  185. "tcp_flag :%x "
  186. "lro_eligible :%x "
  187. "reserved_9a :%x "
  188. "window_size :%x "
  189. "sa_sw_peer_id :%x "
  190. "sa_idx_timeout :%x "
  191. "da_idx_timeout :%x "
  192. "to_ds :%x "
  193. "tid :%x "
  194. "sa_is_valid :%x "
  195. "da_is_valid :%x "
  196. "da_is_mcbc :%x "
  197. "l3_header_padding :%x "
  198. "first_msdu :%x "
  199. "last_msdu :%x "
  200. "fr_ds :%x "
  201. "ip_chksum_fail_copy :%x "
  202. "sa_idx :%x "
  203. "da_idx_or_sw_peer_id :%x",
  204. msdu_end->rule_indication_63_32,
  205. msdu_end->tcp_seq_number,
  206. msdu_end->tcp_ack_number,
  207. msdu_end->tcp_flag,
  208. msdu_end->lro_eligible,
  209. msdu_end->reserved_9a,
  210. msdu_end->window_size,
  211. msdu_end->sa_sw_peer_id,
  212. msdu_end->sa_idx_timeout,
  213. msdu_end->da_idx_timeout,
  214. msdu_end->to_ds,
  215. msdu_end->tid,
  216. msdu_end->sa_is_valid,
  217. msdu_end->da_is_valid,
  218. msdu_end->da_is_mcbc,
  219. msdu_end->l3_header_padding,
  220. msdu_end->first_msdu,
  221. msdu_end->last_msdu,
  222. msdu_end->fr_ds,
  223. msdu_end->ip_chksum_fail_copy,
  224. msdu_end->sa_idx,
  225. msdu_end->da_idx_or_sw_peer_id);
  226. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  227. "rx_msdu_end tlv (3/5)- "
  228. "msdu_drop :%x "
  229. "reo_destination_indication :%x "
  230. "flow_idx :%x "
  231. "use_ppe :%x "
  232. "__reserved_g_0003 :%x "
  233. "vlan_ctag_stripped :%x "
  234. "vlan_stag_stripped :%x "
  235. "fragment_flag :%x "
  236. "fse_metadata :%x "
  237. "cce_metadata :%x "
  238. "tcp_udp_chksum :%x "
  239. "aggregation_count :%x "
  240. "flow_aggregation_continuation :%x "
  241. "fisa_timeout :%x "
  242. "tcp_udp_chksum_fail_copy :%x "
  243. "msdu_limit_error :%x "
  244. "flow_idx_timeout :%x "
  245. "flow_idx_invalid :%x "
  246. "cce_match :%x "
  247. "amsdu_parser_error :%x "
  248. "cumulative_ip_length :%x "
  249. "key_id_octet :%x "
  250. "reserved_16a :%x "
  251. "reserved_17a :%x "
  252. "service_code :%x "
  253. "priority_valid :%x "
  254. "intra_bss :%x "
  255. "dest_chip_id :%x "
  256. "multicast_echo :%x "
  257. "wds_learning_event :%x "
  258. "wds_roaming_event :%x "
  259. "wds_keep_alive_event :%x "
  260. "reserved_17b :%x",
  261. msdu_end->msdu_drop,
  262. msdu_end->reo_destination_indication,
  263. msdu_end->flow_idx,
  264. msdu_end->use_ppe,
  265. msdu_end->__reserved_g_0003,
  266. msdu_end->vlan_ctag_stripped,
  267. msdu_end->vlan_stag_stripped,
  268. msdu_end->fragment_flag,
  269. msdu_end->fse_metadata,
  270. msdu_end->cce_metadata,
  271. msdu_end->tcp_udp_chksum,
  272. msdu_end->aggregation_count,
  273. msdu_end->flow_aggregation_continuation,
  274. msdu_end->fisa_timeout,
  275. msdu_end->tcp_udp_chksum_fail_copy,
  276. msdu_end->msdu_limit_error,
  277. msdu_end->flow_idx_timeout,
  278. msdu_end->flow_idx_invalid,
  279. msdu_end->cce_match,
  280. msdu_end->amsdu_parser_error,
  281. msdu_end->cumulative_ip_length,
  282. msdu_end->key_id_octet,
  283. msdu_end->reserved_16a,
  284. msdu_end->reserved_17a,
  285. msdu_end->service_code,
  286. msdu_end->priority_valid,
  287. msdu_end->intra_bss,
  288. msdu_end->dest_chip_id,
  289. msdu_end->multicast_echo,
  290. msdu_end->wds_learning_event,
  291. msdu_end->wds_roaming_event,
  292. msdu_end->wds_keep_alive_event,
  293. msdu_end->reserved_17b);
  294. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  295. "rx_msdu_end tlv (4/5)- "
  296. "msdu_length :%x "
  297. "stbc :%x "
  298. "ipsec_esp :%x "
  299. "l3_offset :%x "
  300. "ipsec_ah :%x "
  301. "l4_offset :%x "
  302. "msdu_number :%x "
  303. "decap_format :%x "
  304. "ipv4_proto :%x "
  305. "ipv6_proto :%x "
  306. "tcp_proto :%x "
  307. "udp_proto :%x "
  308. "ip_frag :%x "
  309. "tcp_only_ack :%x "
  310. "da_is_bcast_mcast :%x "
  311. "toeplitz_hash_sel :%x "
  312. "ip_fixed_header_valid :%x "
  313. "ip_extn_header_valid :%x "
  314. "tcp_udp_header_valid :%x "
  315. "mesh_control_present :%x "
  316. "ldpc :%x "
  317. "ip4_protocol_ip6_next_header :%x "
  318. "vlan_ctag_ci :%x "
  319. "vlan_stag_ci :%x "
  320. "peer_meta_data :%x "
  321. "user_rssi :%x "
  322. "pkt_type :%x "
  323. "sgi :%x "
  324. "rate_mcs :%x "
  325. "receive_bandwidth :%x "
  326. "reception_type :%x "
  327. "mimo_ss_bitmap :%x "
  328. "msdu_done_copy :%x "
  329. "flow_id_toeplitz :%x",
  330. msdu_end->msdu_length,
  331. msdu_end->stbc,
  332. msdu_end->ipsec_esp,
  333. msdu_end->l3_offset,
  334. msdu_end->ipsec_ah,
  335. msdu_end->l4_offset,
  336. msdu_end->msdu_number,
  337. msdu_end->decap_format,
  338. msdu_end->ipv4_proto,
  339. msdu_end->ipv6_proto,
  340. msdu_end->tcp_proto,
  341. msdu_end->udp_proto,
  342. msdu_end->ip_frag,
  343. msdu_end->tcp_only_ack,
  344. msdu_end->da_is_bcast_mcast,
  345. msdu_end->toeplitz_hash_sel,
  346. msdu_end->ip_fixed_header_valid,
  347. msdu_end->ip_extn_header_valid,
  348. msdu_end->tcp_udp_header_valid,
  349. msdu_end->mesh_control_present,
  350. msdu_end->ldpc,
  351. msdu_end->ip4_protocol_ip6_next_header,
  352. msdu_end->vlan_ctag_ci,
  353. msdu_end->vlan_stag_ci,
  354. msdu_end->peer_meta_data,
  355. msdu_end->user_rssi,
  356. msdu_end->pkt_type,
  357. msdu_end->sgi,
  358. msdu_end->rate_mcs,
  359. msdu_end->receive_bandwidth,
  360. msdu_end->reception_type,
  361. msdu_end->mimo_ss_bitmap,
  362. msdu_end->msdu_done_copy,
  363. msdu_end->flow_id_toeplitz);
  364. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  365. "rx_msdu_end tlv (5/5)- "
  366. "ppdu_start_timestamp_63_32 :%x "
  367. "sw_phy_meta_data :%x "
  368. "ppdu_start_timestamp_31_0 :%x "
  369. "toeplitz_hash_2_or_4 :%x "
  370. "reserved_28a :%x "
  371. "sa_15_0 :%x "
  372. "sa_47_16 :%x "
  373. "first_mpdu :%x "
  374. "reserved_30a :%x "
  375. "mcast_bcast :%x "
  376. "ast_index_not_found :%x "
  377. "ast_index_timeout :%x "
  378. "power_mgmt :%x "
  379. "non_qos :%x "
  380. "null_data :%x "
  381. "mgmt_type :%x "
  382. "ctrl_type :%x "
  383. "more_data :%x "
  384. "eosp :%x "
  385. "a_msdu_error :%x "
  386. "reserved_30b :%x "
  387. "order :%x "
  388. "wifi_parser_error :%x "
  389. "overflow_err :%x "
  390. "msdu_length_err :%x "
  391. "tcp_udp_chksum_fail :%x "
  392. "ip_chksum_fail :%x "
  393. "sa_idx_invalid :%x "
  394. "da_idx_invalid :%x "
  395. "amsdu_addr_mismatch :%x "
  396. "rx_in_tx_decrypt_byp :%x "
  397. "encrypt_required :%x "
  398. "directed :%x "
  399. "buffer_fragment :%x "
  400. "mpdu_length_err :%x "
  401. "tkip_mic_err :%x "
  402. "decrypt_err :%x "
  403. "unencrypted_frame_err :%x "
  404. "fcs_err :%x "
  405. "reserved_31a :%x "
  406. "decrypt_status_code :%x "
  407. "rx_bitmap_not_updated :%x "
  408. "reserved_31b :%x "
  409. "msdu_done :%x",
  410. msdu_end->ppdu_start_timestamp_63_32,
  411. msdu_end->sw_phy_meta_data,
  412. msdu_end->ppdu_start_timestamp_31_0,
  413. msdu_end->toeplitz_hash_2_or_4,
  414. msdu_end->reserved_28a,
  415. msdu_end->sa_15_0,
  416. msdu_end->sa_47_16,
  417. msdu_end->first_mpdu,
  418. msdu_end->reserved_30a,
  419. msdu_end->mcast_bcast,
  420. msdu_end->ast_index_not_found,
  421. msdu_end->ast_index_timeout,
  422. msdu_end->power_mgmt,
  423. msdu_end->non_qos,
  424. msdu_end->null_data,
  425. msdu_end->mgmt_type,
  426. msdu_end->ctrl_type,
  427. msdu_end->more_data,
  428. msdu_end->eosp,
  429. msdu_end->a_msdu_error,
  430. msdu_end->reserved_30b,
  431. msdu_end->order,
  432. msdu_end->wifi_parser_error,
  433. msdu_end->overflow_err,
  434. msdu_end->msdu_length_err,
  435. msdu_end->tcp_udp_chksum_fail,
  436. msdu_end->ip_chksum_fail,
  437. msdu_end->sa_idx_invalid,
  438. msdu_end->da_idx_invalid,
  439. msdu_end->amsdu_addr_mismatch,
  440. msdu_end->rx_in_tx_decrypt_byp,
  441. msdu_end->encrypt_required,
  442. msdu_end->directed,
  443. msdu_end->buffer_fragment,
  444. msdu_end->mpdu_length_err,
  445. msdu_end->tkip_mic_err,
  446. msdu_end->decrypt_err,
  447. msdu_end->unencrypted_frame_err,
  448. msdu_end->fcs_err,
  449. msdu_end->reserved_31a,
  450. msdu_end->decrypt_status_code,
  451. msdu_end->rx_bitmap_not_updated,
  452. msdu_end->reserved_31b,
  453. msdu_end->msdu_done);
  454. }
  455. #else
  456. static void hal_rx_dump_msdu_end_tlv_kiwi(void *msduend,
  457. uint8_t dbg_level)
  458. {
  459. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  460. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  461. "rx_msdu_end tlv (1/7)- "
  462. "rxpcu_mpdu_filter_in_category :%x"
  463. "sw_frame_group_id :%x"
  464. "reserved_0 :%x"
  465. "phy_ppdu_id :%x"
  466. "ip_hdr_chksum:%x"
  467. "reported_mpdu_length :%x"
  468. "reserved_1a :%x"
  469. "key_id_octet :%x"
  470. "cce_super_rule :%x"
  471. "cce_classify_not_done_truncate :%x"
  472. "cce_classify_not_done_cce_dis:%x"
  473. "cumulative_l3_checksum :%x"
  474. "rule_indication_31_0 :%x"
  475. "rule_indication_63_32:%x"
  476. "da_offset :%x"
  477. "sa_offset :%x"
  478. "da_offset_valid :%x"
  479. "sa_offset_valid :%x"
  480. "reserved_5a :%x"
  481. "l3_type :%x",
  482. msdu_end->rxpcu_mpdu_filter_in_category,
  483. msdu_end->sw_frame_group_id,
  484. msdu_end->reserved_0,
  485. msdu_end->phy_ppdu_id,
  486. msdu_end->ip_hdr_chksum,
  487. msdu_end->reported_mpdu_length,
  488. msdu_end->reserved_1a,
  489. msdu_end->key_id_octet,
  490. msdu_end->cce_super_rule,
  491. msdu_end->cce_classify_not_done_truncate,
  492. msdu_end->cce_classify_not_done_cce_dis,
  493. msdu_end->cumulative_l3_checksum,
  494. msdu_end->rule_indication_31_0,
  495. msdu_end->rule_indication_63_32,
  496. msdu_end->da_offset,
  497. msdu_end->sa_offset,
  498. msdu_end->da_offset_valid,
  499. msdu_end->sa_offset_valid,
  500. msdu_end->reserved_5a,
  501. msdu_end->l3_type);
  502. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  503. "rx_msdu_end tlv (2/7)- "
  504. "ipv6_options_crc :%x"
  505. "tcp_seq_number :%x"
  506. "tcp_ack_number :%x"
  507. "tcp_flag :%x"
  508. "lro_eligible :%x"
  509. "reserved_9a :%x"
  510. "window_size :%x"
  511. "tcp_udp_chksum :%x"
  512. "sa_idx_timeout :%x"
  513. "da_idx_timeout :%x"
  514. "msdu_limit_error :%x"
  515. "flow_idx_timeout :%x"
  516. "flow_idx_invalid :%x"
  517. "wifi_parser_error :%x"
  518. "amsdu_parser_error :%x"
  519. "sa_is_valid :%x"
  520. "da_is_valid :%x"
  521. "da_is_mcbc :%x"
  522. "l3_header_padding :%x"
  523. "first_msdu :%x"
  524. "last_msdu :%x",
  525. msdu_end->ipv6_options_crc,
  526. msdu_end->tcp_seq_number,
  527. msdu_end->tcp_ack_number,
  528. msdu_end->tcp_flag,
  529. msdu_end->lro_eligible,
  530. msdu_end->reserved_9a,
  531. msdu_end->window_size,
  532. msdu_end->tcp_udp_chksum,
  533. msdu_end->sa_idx_timeout,
  534. msdu_end->da_idx_timeout,
  535. msdu_end->msdu_limit_error,
  536. msdu_end->flow_idx_timeout,
  537. msdu_end->flow_idx_invalid,
  538. msdu_end->wifi_parser_error,
  539. msdu_end->amsdu_parser_error,
  540. msdu_end->sa_is_valid,
  541. msdu_end->da_is_valid,
  542. msdu_end->da_is_mcbc,
  543. msdu_end->l3_header_padding,
  544. msdu_end->first_msdu,
  545. msdu_end->last_msdu);
  546. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  547. "rx_msdu_end tlv (3/7)"
  548. "tcp_udp_chksum_fail_copy :%x"
  549. "ip_chksum_fail_copy :%x"
  550. "sa_idx :%x"
  551. "da_idx_or_sw_peer_id :%x"
  552. "msdu_drop :%x"
  553. "reo_destination_indication :%x"
  554. "flow_idx :%x"
  555. "reserved_12a :%x"
  556. "fse_metadata :%x"
  557. "cce_metadata :%x"
  558. "sa_sw_peer_id:%x"
  559. "aggregation_count :%x"
  560. "flow_aggregation_continuation:%x"
  561. "fisa_timeout :%x"
  562. "reserved_15a :%x"
  563. "cumulative_l4_checksum :%x"
  564. "cumulative_ip_length :%x"
  565. "service_code :%x"
  566. "priority_valid :%x",
  567. msdu_end->tcp_udp_chksum_fail_copy,
  568. msdu_end->ip_chksum_fail_copy,
  569. msdu_end->sa_idx,
  570. msdu_end->da_idx_or_sw_peer_id,
  571. msdu_end->msdu_drop,
  572. msdu_end->reo_destination_indication,
  573. msdu_end->flow_idx,
  574. msdu_end->reserved_12a,
  575. msdu_end->fse_metadata,
  576. msdu_end->cce_metadata,
  577. msdu_end->sa_sw_peer_id,
  578. msdu_end->aggregation_count,
  579. msdu_end->flow_aggregation_continuation,
  580. msdu_end->fisa_timeout,
  581. msdu_end->reserved_15a,
  582. msdu_end->cumulative_l4_checksum,
  583. msdu_end->cumulative_ip_length,
  584. msdu_end->service_code,
  585. msdu_end->priority_valid);
  586. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  587. "rx_msdu_end tlv (4/7)"
  588. "reserved_17a :%x"
  589. "msdu_length :%x"
  590. "ipsec_esp :%x"
  591. "l3_offset :%x"
  592. "ipsec_ah :%x"
  593. "l4_offset :%x"
  594. "msdu_number :%x"
  595. "decap_format :%x"
  596. "ipv4_proto :%x"
  597. "ipv6_proto :%x"
  598. "tcp_proto :%x"
  599. "udp_proto :%x"
  600. "ip_frag :%x"
  601. "tcp_only_ack :%x"
  602. "da_is_bcast_mcast :%x"
  603. "toeplitz_hash_sel :%x"
  604. "ip_fixed_header_valid:%x"
  605. "ip_extn_header_valid :%x"
  606. "tcp_udp_header_valid :%x",
  607. msdu_end->reserved_17a,
  608. msdu_end->msdu_length,
  609. msdu_end->ipsec_esp,
  610. msdu_end->l3_offset,
  611. msdu_end->ipsec_ah,
  612. msdu_end->l4_offset,
  613. msdu_end->msdu_number,
  614. msdu_end->decap_format,
  615. msdu_end->ipv4_proto,
  616. msdu_end->ipv6_proto,
  617. msdu_end->tcp_proto,
  618. msdu_end->udp_proto,
  619. msdu_end->ip_frag,
  620. msdu_end->tcp_only_ack,
  621. msdu_end->da_is_bcast_mcast,
  622. msdu_end->toeplitz_hash_sel,
  623. msdu_end->ip_fixed_header_valid,
  624. msdu_end->ip_extn_header_valid,
  625. msdu_end->tcp_udp_header_valid);
  626. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  627. "rx_msdu_end tlv (5/7)"
  628. "mesh_control_present :%x"
  629. "ldpc :%x"
  630. "ip4_protocol_ip6_next_header :%x"
  631. "toeplitz_hash_2_or_4 :%x"
  632. "flow_id_toeplitz :%x"
  633. "user_rssi :%x"
  634. "pkt_type :%x"
  635. "stbc :%x"
  636. "sgi :%x"
  637. "rate_mcs :%x"
  638. "receive_bandwidth :%x"
  639. "reception_type :%x"
  640. "mimo_ss_bitmap :%x"
  641. "ppdu_start_timestamp_31_0 :%x"
  642. "ppdu_start_timestamp_63_32 :%x"
  643. "sw_phy_meta_data :%x"
  644. "vlan_ctag_ci :%x"
  645. "vlan_stag_ci :%x"
  646. "first_mpdu :%x"
  647. "reserved_30a :%x"
  648. "mcast_bcast :%x",
  649. msdu_end->mesh_control_present,
  650. msdu_end->ldpc,
  651. msdu_end->ip4_protocol_ip6_next_header,
  652. msdu_end->toeplitz_hash_2_or_4,
  653. msdu_end->flow_id_toeplitz,
  654. msdu_end->user_rssi,
  655. msdu_end->pkt_type,
  656. msdu_end->stbc,
  657. msdu_end->sgi,
  658. msdu_end->rate_mcs,
  659. msdu_end->receive_bandwidth,
  660. msdu_end->reception_type,
  661. msdu_end->mimo_ss_bitmap,
  662. msdu_end->ppdu_start_timestamp_31_0,
  663. msdu_end->ppdu_start_timestamp_63_32,
  664. msdu_end->sw_phy_meta_data,
  665. msdu_end->vlan_ctag_ci,
  666. msdu_end->vlan_stag_ci,
  667. msdu_end->first_mpdu,
  668. msdu_end->reserved_30a,
  669. msdu_end->mcast_bcast);
  670. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  671. "rx_msdu_end tlv (6/7)"
  672. "ast_index_not_found :%x"
  673. "ast_index_timeout :%x"
  674. "power_mgmt :%x"
  675. "non_qos :%x"
  676. "null_data :%x"
  677. "mgmt_type :%x"
  678. "ctrl_type :%x"
  679. "more_data :%x"
  680. "eosp :%x"
  681. "a_msdu_error :%x"
  682. "fragment_flag:%x"
  683. "order:%x"
  684. "cce_match :%x"
  685. "overflow_err :%x"
  686. "msdu_length_err :%x"
  687. "tcp_udp_chksum_fail :%x"
  688. "ip_chksum_fail :%x"
  689. "sa_idx_invalid :%x"
  690. "da_idx_invalid :%x"
  691. "reserved_30b :%x",
  692. msdu_end->ast_index_not_found,
  693. msdu_end->ast_index_timeout,
  694. msdu_end->power_mgmt,
  695. msdu_end->non_qos,
  696. msdu_end->null_data,
  697. msdu_end->mgmt_type,
  698. msdu_end->ctrl_type,
  699. msdu_end->more_data,
  700. msdu_end->eosp,
  701. msdu_end->a_msdu_error,
  702. msdu_end->fragment_flag,
  703. msdu_end->order,
  704. msdu_end->cce_match,
  705. msdu_end->overflow_err,
  706. msdu_end->msdu_length_err,
  707. msdu_end->tcp_udp_chksum_fail,
  708. msdu_end->ip_chksum_fail,
  709. msdu_end->sa_idx_invalid,
  710. msdu_end->da_idx_invalid,
  711. msdu_end->reserved_30b);
  712. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  713. "rx_msdu_end tlv (7/7)"
  714. "rx_in_tx_decrypt_byp :%x"
  715. "encrypt_required :%x"
  716. "directed :%x"
  717. "buffer_fragment :%x"
  718. "mpdu_length_err :%x"
  719. "tkip_mic_err :%x"
  720. "decrypt_err :%x"
  721. "unencrypted_frame_err:%x"
  722. "fcs_err :%x"
  723. "reserved_31a :%x"
  724. "decrypt_status_code :%x"
  725. "rx_bitmap_not_updated:%x"
  726. "reserved_31b :%x"
  727. "msdu_done :%x",
  728. msdu_end->rx_in_tx_decrypt_byp,
  729. msdu_end->encrypt_required,
  730. msdu_end->directed,
  731. msdu_end->buffer_fragment,
  732. msdu_end->mpdu_length_err,
  733. msdu_end->tkip_mic_err,
  734. msdu_end->decrypt_err,
  735. msdu_end->unencrypted_frame_err,
  736. msdu_end->fcs_err,
  737. msdu_end->reserved_31a,
  738. msdu_end->decrypt_status_code,
  739. msdu_end->rx_bitmap_not_updated,
  740. msdu_end->reserved_31b,
  741. msdu_end->msdu_done);
  742. }
  743. #endif
  744. /**
  745. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  746. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  747. * @ dbg_level: log level.
  748. *
  749. * Return: void
  750. */
  751. static inline void hal_rx_dump_pkt_hdr_tlv_kiwi(struct rx_pkt_tlvs *pkt_tlvs,
  752. uint8_t dbg_level)
  753. {
  754. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  755. hal_verbose_debug("\n---------------\n"
  756. "rx_pkt_hdr_tlv\n"
  757. "---------------\n"
  758. "phy_ppdu_id %lld ",
  759. pkt_hdr_tlv->phy_ppdu_id);
  760. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  761. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  762. }
  763. /**
  764. * hal_rx_dump_mpdu_start_tlv_generic_be: dump RX mpdu_start TLV in structured
  765. * human readable format.
  766. * @mpdu_start: pointer the rx_attention TLV in pkt.
  767. * @dbg_level: log level.
  768. *
  769. * Return: void
  770. */
  771. static inline void hal_rx_dump_mpdu_start_tlv_kiwi(void *mpdustart,
  772. uint8_t dbg_level)
  773. {
  774. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  775. struct rx_mpdu_info *mpdu_info =
  776. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  777. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  778. "rx_mpdu_start tlv (1/5) - "
  779. "rx_reo_queue_desc_addr_31_0 :%x"
  780. "rx_reo_queue_desc_addr_39_32 :%x"
  781. "receive_queue_number:%x "
  782. "pre_delim_err_warning:%x "
  783. "first_delim_err:%x "
  784. "reserved_2a:%x "
  785. "pn_31_0:%x "
  786. "pn_63_32:%x "
  787. "pn_95_64:%x "
  788. "pn_127_96:%x "
  789. "epd_en:%x "
  790. "all_frames_shall_be_encrypted :%x"
  791. "encrypt_type:%x "
  792. "wep_key_width_for_variable_key :%x"
  793. "bssid_hit:%x "
  794. "bssid_number:%x "
  795. "tid:%x "
  796. "reserved_7a:%x "
  797. "peer_meta_data:%x ",
  798. mpdu_info->rx_reo_queue_desc_addr_31_0,
  799. mpdu_info->rx_reo_queue_desc_addr_39_32,
  800. mpdu_info->receive_queue_number,
  801. mpdu_info->pre_delim_err_warning,
  802. mpdu_info->first_delim_err,
  803. mpdu_info->reserved_2a,
  804. mpdu_info->pn_31_0,
  805. mpdu_info->pn_63_32,
  806. mpdu_info->pn_95_64,
  807. mpdu_info->pn_127_96,
  808. mpdu_info->epd_en,
  809. mpdu_info->all_frames_shall_be_encrypted,
  810. mpdu_info->encrypt_type,
  811. mpdu_info->wep_key_width_for_variable_key,
  812. mpdu_info->bssid_hit,
  813. mpdu_info->bssid_number,
  814. mpdu_info->tid,
  815. mpdu_info->reserved_7a,
  816. mpdu_info->peer_meta_data);
  817. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  818. "rx_mpdu_start tlv (2/5) - "
  819. "rxpcu_mpdu_filter_in_category :%x"
  820. "sw_frame_group_id:%x "
  821. "ndp_frame:%x "
  822. "phy_err:%x "
  823. "phy_err_during_mpdu_header :%x"
  824. "protocol_version_err:%x "
  825. "ast_based_lookup_valid:%x "
  826. "reserved_9a:%x "
  827. "phy_ppdu_id:%x "
  828. "ast_index:%x "
  829. "sw_peer_id:%x "
  830. "mpdu_frame_control_valid:%x "
  831. "mpdu_duration_valid:%x "
  832. "mac_addr_ad1_valid:%x "
  833. "mac_addr_ad2_valid:%x "
  834. "mac_addr_ad3_valid:%x "
  835. "mac_addr_ad4_valid:%x "
  836. "mpdu_sequence_control_valid :%x"
  837. "mpdu_qos_control_valid:%x "
  838. "mpdu_ht_control_valid:%x "
  839. "frame_encryption_info_valid :%x",
  840. mpdu_info->rxpcu_mpdu_filter_in_category,
  841. mpdu_info->sw_frame_group_id,
  842. mpdu_info->ndp_frame,
  843. mpdu_info->phy_err,
  844. mpdu_info->phy_err_during_mpdu_header,
  845. mpdu_info->protocol_version_err,
  846. mpdu_info->ast_based_lookup_valid,
  847. mpdu_info->reserved_9a,
  848. mpdu_info->phy_ppdu_id,
  849. mpdu_info->ast_index,
  850. mpdu_info->sw_peer_id,
  851. mpdu_info->mpdu_frame_control_valid,
  852. mpdu_info->mpdu_duration_valid,
  853. mpdu_info->mac_addr_ad1_valid,
  854. mpdu_info->mac_addr_ad2_valid,
  855. mpdu_info->mac_addr_ad3_valid,
  856. mpdu_info->mac_addr_ad4_valid,
  857. mpdu_info->mpdu_sequence_control_valid,
  858. mpdu_info->mpdu_qos_control_valid,
  859. mpdu_info->mpdu_ht_control_valid,
  860. mpdu_info->frame_encryption_info_valid);
  861. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  862. "rx_mpdu_start tlv (3/5) - "
  863. "mpdu_fragment_number:%x "
  864. "more_fragment_flag:%x "
  865. "reserved_11a:%x "
  866. "fr_ds:%x "
  867. "to_ds:%x "
  868. "encrypted:%x "
  869. "mpdu_retry:%x "
  870. "mpdu_sequence_number:%x "
  871. "key_id_octet:%x "
  872. "new_peer_entry:%x "
  873. "decrypt_needed:%x "
  874. "decap_type:%x "
  875. "rx_insert_vlan_c_tag_padding :%x"
  876. "rx_insert_vlan_s_tag_padding :%x"
  877. "strip_vlan_c_tag_decap:%x "
  878. "strip_vlan_s_tag_decap:%x "
  879. "pre_delim_count:%x "
  880. "ampdu_flag:%x "
  881. "bar_frame:%x "
  882. "raw_mpdu:%x "
  883. "reserved_12:%x "
  884. "mpdu_length:%x ",
  885. mpdu_info->mpdu_fragment_number,
  886. mpdu_info->more_fragment_flag,
  887. mpdu_info->reserved_11a,
  888. mpdu_info->fr_ds,
  889. mpdu_info->to_ds,
  890. mpdu_info->encrypted,
  891. mpdu_info->mpdu_retry,
  892. mpdu_info->mpdu_sequence_number,
  893. mpdu_info->key_id_octet,
  894. mpdu_info->new_peer_entry,
  895. mpdu_info->decrypt_needed,
  896. mpdu_info->decap_type,
  897. mpdu_info->rx_insert_vlan_c_tag_padding,
  898. mpdu_info->rx_insert_vlan_s_tag_padding,
  899. mpdu_info->strip_vlan_c_tag_decap,
  900. mpdu_info->strip_vlan_s_tag_decap,
  901. mpdu_info->pre_delim_count,
  902. mpdu_info->ampdu_flag,
  903. mpdu_info->bar_frame,
  904. mpdu_info->raw_mpdu,
  905. mpdu_info->reserved_12,
  906. mpdu_info->mpdu_length);
  907. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  908. "rx_mpdu_start tlv (4/5) - "
  909. "mpdu_length:%x "
  910. "first_mpdu:%x "
  911. "mcast_bcast:%x "
  912. "ast_index_not_found:%x "
  913. "ast_index_timeout:%x "
  914. "power_mgmt:%x "
  915. "non_qos:%x "
  916. "null_data:%x "
  917. "mgmt_type:%x "
  918. "ctrl_type:%x "
  919. "more_data:%x "
  920. "eosp:%x "
  921. "fragment_flag:%x "
  922. "order:%x "
  923. "u_apsd_trigger:%x "
  924. "encrypt_required:%x "
  925. "directed:%x "
  926. "amsdu_present:%x "
  927. "reserved_13:%x "
  928. "mpdu_frame_control_field:%x "
  929. "mpdu_duration_field:%x ",
  930. mpdu_info->mpdu_length,
  931. mpdu_info->first_mpdu,
  932. mpdu_info->mcast_bcast,
  933. mpdu_info->ast_index_not_found,
  934. mpdu_info->ast_index_timeout,
  935. mpdu_info->power_mgmt,
  936. mpdu_info->non_qos,
  937. mpdu_info->null_data,
  938. mpdu_info->mgmt_type,
  939. mpdu_info->ctrl_type,
  940. mpdu_info->more_data,
  941. mpdu_info->eosp,
  942. mpdu_info->fragment_flag,
  943. mpdu_info->order,
  944. mpdu_info->u_apsd_trigger,
  945. mpdu_info->encrypt_required,
  946. mpdu_info->directed,
  947. mpdu_info->amsdu_present,
  948. mpdu_info->reserved_13,
  949. mpdu_info->mpdu_frame_control_field,
  950. mpdu_info->mpdu_duration_field);
  951. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  952. "rx_mpdu_start tlv (5/5) - "
  953. "mac_addr_ad1_31_0:%x "
  954. "mac_addr_ad1_47_32:%x "
  955. "mac_addr_ad2_15_0:%x "
  956. "mac_addr_ad2_47_16:%x "
  957. "mac_addr_ad3_31_0:%x "
  958. "mac_addr_ad3_47_32:%x "
  959. "mpdu_sequence_control_field :%x"
  960. "mac_addr_ad4_31_0:%x "
  961. "mac_addr_ad4_47_32:%x "
  962. "mpdu_qos_control_field:%x "
  963. "mpdu_ht_control_field:%x "
  964. "vdev_id:%x "
  965. "service_code:%x "
  966. "priority_valid:%x "
  967. "reserved_23a:%x ",
  968. mpdu_info->mac_addr_ad1_31_0,
  969. mpdu_info->mac_addr_ad1_47_32,
  970. mpdu_info->mac_addr_ad2_15_0,
  971. mpdu_info->mac_addr_ad2_47_16,
  972. mpdu_info->mac_addr_ad3_31_0,
  973. mpdu_info->mac_addr_ad3_47_32,
  974. mpdu_info->mpdu_sequence_control_field,
  975. mpdu_info->mac_addr_ad4_31_0,
  976. mpdu_info->mac_addr_ad4_47_32,
  977. mpdu_info->mpdu_qos_control_field,
  978. mpdu_info->mpdu_ht_control_field,
  979. mpdu_info->vdev_id,
  980. mpdu_info->service_code,
  981. mpdu_info->priority_valid,
  982. mpdu_info->reserved_23a);
  983. }
  984. /**
  985. * hal_rx_dump_pkt_tlvs_kiwi(): API to print RX Pkt TLVS for kiwi
  986. * @hal_soc_hdl: hal_soc handle
  987. * @buf: pointer the pkt buffer
  988. * @dbg_level: log level
  989. *
  990. * Return: void
  991. */
  992. static void hal_rx_dump_pkt_tlvs_kiwi(hal_soc_handle_t hal_soc_hdl,
  993. uint8_t *buf, uint8_t dbg_level)
  994. {
  995. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  996. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  997. struct rx_mpdu_start *mpdu_start =
  998. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  999. hal_rx_dump_msdu_end_tlv_kiwi(msdu_end, dbg_level);
  1000. hal_rx_dump_mpdu_start_tlv_kiwi(mpdu_start, dbg_level);
  1001. hal_rx_dump_pkt_hdr_tlv_kiwi(pkt_tlvs, dbg_level);
  1002. }
  1003. /**
  1004. * hal_rx_tlv_populate_mpdu_desc_info_kiwi() - Populate the local mpdu_desc_info
  1005. * elements from the rx tlvs
  1006. * @buf: start address of rx tlvs [Validated by caller]
  1007. * @mpdu_desc_info_hdl: Buffer to populate the mpdu_dsc_info
  1008. * [To be validated by caller]
  1009. *
  1010. * Return: None
  1011. */
  1012. static void
  1013. hal_rx_tlv_populate_mpdu_desc_info_kiwi(uint8_t *buf,
  1014. void *mpdu_desc_info_hdl)
  1015. {
  1016. struct hal_rx_mpdu_desc_info *mpdu_desc_info =
  1017. (struct hal_rx_mpdu_desc_info *)mpdu_desc_info_hdl;
  1018. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1019. struct rx_mpdu_start *mpdu_start =
  1020. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1021. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1022. mpdu_desc_info->mpdu_seq = mpdu_info->mpdu_sequence_number;
  1023. mpdu_desc_info->mpdu_flags = hal_rx_get_mpdu_flags((uint32_t *)
  1024. mpdu_info);
  1025. mpdu_desc_info->peer_meta_data = mpdu_info->peer_meta_data;
  1026. mpdu_desc_info->bar_frame = mpdu_info->bar_frame;
  1027. }
  1028. /**
  1029. * hal_reo_status_get_header_kiwi - Process reo desc info
  1030. * @d - Pointer to reo descriptior
  1031. * @b - tlv type info
  1032. * @h1 - Pointer to hal_reo_status_header where info to be stored
  1033. *
  1034. * Return - none.
  1035. *
  1036. */
  1037. static void hal_reo_status_get_header_kiwi(hal_ring_desc_t ring_desc, int b,
  1038. void *h1)
  1039. {
  1040. uint64_t *d = (uint64_t *)ring_desc;
  1041. uint64_t val1 = 0;
  1042. struct hal_reo_status_header *h =
  1043. (struct hal_reo_status_header *)h1;
  1044. /* Offsets of descriptor fields defined in HW headers start
  1045. * from the field after TLV header
  1046. */
  1047. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  1048. switch (b) {
  1049. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1050. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  1051. STATUS_HEADER_REO_STATUS_NUMBER)];
  1052. break;
  1053. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1054. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  1055. STATUS_HEADER_REO_STATUS_NUMBER)];
  1056. break;
  1057. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1058. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  1059. STATUS_HEADER_REO_STATUS_NUMBER)];
  1060. break;
  1061. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1062. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  1063. STATUS_HEADER_REO_STATUS_NUMBER)];
  1064. break;
  1065. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1066. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1067. STATUS_HEADER_REO_STATUS_NUMBER)];
  1068. break;
  1069. case HAL_REO_DESC_THRES_STATUS_TLV:
  1070. val1 =
  1071. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1072. STATUS_HEADER_REO_STATUS_NUMBER)];
  1073. break;
  1074. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1075. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  1076. STATUS_HEADER_REO_STATUS_NUMBER)];
  1077. break;
  1078. default:
  1079. qdf_nofl_err("ERROR: Unknown tlv\n");
  1080. break;
  1081. }
  1082. h->cmd_num =
  1083. HAL_GET_FIELD(
  1084. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  1085. val1);
  1086. h->exec_time =
  1087. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  1088. CMD_EXECUTION_TIME, val1);
  1089. h->status =
  1090. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  1091. REO_CMD_EXECUTION_STATUS, val1);
  1092. switch (b) {
  1093. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1094. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  1095. STATUS_HEADER_TIMESTAMP)];
  1096. break;
  1097. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1098. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  1099. STATUS_HEADER_TIMESTAMP)];
  1100. break;
  1101. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1102. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  1103. STATUS_HEADER_TIMESTAMP)];
  1104. break;
  1105. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1106. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  1107. STATUS_HEADER_TIMESTAMP)];
  1108. break;
  1109. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1110. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1111. STATUS_HEADER_TIMESTAMP)];
  1112. break;
  1113. case HAL_REO_DESC_THRES_STATUS_TLV:
  1114. val1 =
  1115. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1116. STATUS_HEADER_TIMESTAMP)];
  1117. break;
  1118. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1119. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  1120. STATUS_HEADER_TIMESTAMP)];
  1121. break;
  1122. default:
  1123. qdf_nofl_err("ERROR: Unknown tlv\n");
  1124. break;
  1125. }
  1126. h->tstamp =
  1127. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  1128. }
  1129. static
  1130. void *hal_rx_msdu0_buffer_addr_lsb_kiwi(void *link_desc_va)
  1131. {
  1132. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1133. }
  1134. static
  1135. void *hal_rx_msdu_desc_info_ptr_get_kiwi(void *msdu0)
  1136. {
  1137. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1138. }
  1139. static
  1140. void *hal_ent_mpdu_desc_info_kiwi(void *ent_ring_desc)
  1141. {
  1142. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1143. }
  1144. static
  1145. void *hal_dst_mpdu_desc_info_kiwi(void *dst_ring_desc)
  1146. {
  1147. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1148. }
  1149. /*
  1150. * hal_rx_get_tlv_kiwi(): API to get the tlv
  1151. *
  1152. * @rx_tlv: TLV data extracted from the rx packet
  1153. * Return: uint8_t
  1154. */
  1155. static uint8_t hal_rx_get_tlv_kiwi(void *rx_tlv)
  1156. {
  1157. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  1158. }
  1159. /**
  1160. * hal_rx_proc_phyrx_other_receive_info_tlv_kiwi()
  1161. * - process other receive info TLV
  1162. * @rx_tlv_hdr: pointer to TLV header
  1163. * @ppdu_info: pointer to ppdu_info
  1164. *
  1165. * Return: None
  1166. */
  1167. static
  1168. void hal_rx_proc_phyrx_other_receive_info_tlv_kiwi(void *rx_tlv_hdr,
  1169. void *ppdu_info_handle)
  1170. {
  1171. uint32_t tlv_tag, tlv_len;
  1172. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  1173. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  1174. void *other_tlv_hdr = NULL;
  1175. void *other_tlv = NULL;
  1176. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  1177. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  1178. temp_len = 0;
  1179. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  1180. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  1181. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  1182. temp_len += other_tlv_len;
  1183. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  1184. switch (other_tlv_tag) {
  1185. default:
  1186. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1187. "%s unhandled TLV type: %d, TLV len:%d",
  1188. __func__, other_tlv_tag, other_tlv_len);
  1189. break;
  1190. }
  1191. }
  1192. /**
  1193. * hal_reo_config_kiwi(): Set reo config parameters
  1194. * @soc: hal soc handle
  1195. * @reg_val: value to be set
  1196. * @reo_params: reo parameters
  1197. *
  1198. * Return: void
  1199. */
  1200. static
  1201. void hal_reo_config_kiwi(struct hal_soc *soc,
  1202. uint32_t reg_val,
  1203. struct hal_reo_params *reo_params)
  1204. {
  1205. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1206. }
  1207. /**
  1208. * hal_rx_msdu_desc_info_get_ptr_kiwi() - Get msdu desc info ptr
  1209. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1210. *
  1211. * Return - Pointer to rx_msdu_desc_info structure.
  1212. *
  1213. */
  1214. static void *hal_rx_msdu_desc_info_get_ptr_kiwi(void *msdu_details_ptr)
  1215. {
  1216. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1217. }
  1218. /**
  1219. * hal_rx_link_desc_msdu0_ptr_kiwi - Get pointer to rx_msdu details
  1220. * @link_desc - Pointer to link desc
  1221. *
  1222. * Return - Pointer to rx_msdu_details structure
  1223. *
  1224. */
  1225. static void *hal_rx_link_desc_msdu0_ptr_kiwi(void *link_desc)
  1226. {
  1227. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1228. }
  1229. /**
  1230. * hal_get_window_address_kiwi(): Function to get hp/tp address
  1231. * @hal_soc: Pointer to hal_soc
  1232. * @addr: address offset of register
  1233. *
  1234. * Return: modified address offset of register
  1235. */
  1236. static inline qdf_iomem_t hal_get_window_address_kiwi(struct hal_soc *hal_soc,
  1237. qdf_iomem_t addr)
  1238. {
  1239. return addr;
  1240. }
  1241. /**
  1242. * hal_reo_set_err_dst_remap_kiwi(): Function to set REO error destination
  1243. * ring remap register
  1244. * @hal_soc: Pointer to hal_soc
  1245. *
  1246. * Return: none.
  1247. */
  1248. static void
  1249. hal_reo_set_err_dst_remap_kiwi(void *hal_soc)
  1250. {
  1251. /*
  1252. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  1253. * frame routed to REO2SW0 ring.
  1254. */
  1255. uint32_t dst_remap_ix0 =
  1256. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 0) |
  1257. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 1) |
  1258. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 2) |
  1259. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 3) |
  1260. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 4) |
  1261. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  1262. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  1263. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  1264. uint32_t dst_remap_ix1 =
  1265. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 14) |
  1266. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 13) |
  1267. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 12) |
  1268. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 11) |
  1269. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 10) |
  1270. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 9) |
  1271. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
  1272. HAL_REG_WRITE(hal_soc,
  1273. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1274. REO_REG_REG_BASE),
  1275. dst_remap_ix0);
  1276. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  1277. HAL_REG_READ(
  1278. hal_soc,
  1279. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1280. REO_REG_REG_BASE)));
  1281. HAL_REG_WRITE(hal_soc,
  1282. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1283. REO_REG_REG_BASE),
  1284. dst_remap_ix1);
  1285. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
  1286. HAL_REG_READ(
  1287. hal_soc,
  1288. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1289. REO_REG_REG_BASE)));
  1290. }
  1291. /**
  1292. * hal_reo_enable_pn_in_dest_kiwi() - Set the REO register to enable previous PN
  1293. * for OOR and 2K-jump frames
  1294. * @hal_soc: HAL SoC handle
  1295. *
  1296. * Return: 1, since the register is set.
  1297. */
  1298. static uint8_t hal_reo_enable_pn_in_dest_kiwi(void *hal_soc)
  1299. {
  1300. HAL_REG_WRITE(hal_soc, HWIO_REO_R0_PN_IN_DEST_ADDR(REO_REG_REG_BASE),
  1301. 1);
  1302. return 1;
  1303. }
  1304. /**
  1305. * hal_rx_flow_setup_fse_kiwi() - Setup a flow search entry in HW FST
  1306. * @fst: Pointer to the Rx Flow Search Table
  1307. * @table_offset: offset into the table where the flow is to be setup
  1308. * @flow: Flow Parameters
  1309. *
  1310. * Flow table entry fields are updated in host byte order, little endian order.
  1311. *
  1312. * Return: Success/Failure
  1313. */
  1314. static void *
  1315. hal_rx_flow_setup_fse_kiwi(uint8_t *rx_fst, uint32_t table_offset,
  1316. uint8_t *rx_flow)
  1317. {
  1318. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1319. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1320. uint8_t *fse;
  1321. bool fse_valid;
  1322. if (table_offset >= fst->max_entries) {
  1323. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1324. "HAL FSE table offset %u exceeds max entries %u",
  1325. table_offset, fst->max_entries);
  1326. return NULL;
  1327. }
  1328. fse = (uint8_t *)fst->base_vaddr +
  1329. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1330. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1331. if (fse_valid) {
  1332. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1333. "HAL FSE %pK already valid", fse);
  1334. return NULL;
  1335. }
  1336. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  1337. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  1338. (flow->tuple_info.src_ip_127_96));
  1339. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  1340. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  1341. (flow->tuple_info.src_ip_95_64));
  1342. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  1343. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  1344. (flow->tuple_info.src_ip_63_32));
  1345. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  1346. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  1347. (flow->tuple_info.src_ip_31_0));
  1348. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  1349. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  1350. (flow->tuple_info.dest_ip_127_96));
  1351. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  1352. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1353. (flow->tuple_info.dest_ip_95_64));
  1354. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  1355. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1356. (flow->tuple_info.dest_ip_63_32));
  1357. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  1358. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1359. (flow->tuple_info.dest_ip_31_0));
  1360. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  1361. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  1362. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1363. (flow->tuple_info.dest_port));
  1364. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  1365. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  1366. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1367. (flow->tuple_info.src_port));
  1368. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  1369. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  1370. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1371. flow->tuple_info.l4_protocol);
  1372. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  1373. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  1374. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1375. flow->reo_destination_handler);
  1376. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1377. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  1378. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1379. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  1380. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  1381. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1382. (flow->fse_metadata));
  1383. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  1384. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  1385. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1386. REO_DESTINATION_INDICATION,
  1387. flow->reo_destination_indication);
  1388. /* Reset all the other fields in FSE */
  1389. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  1390. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  1391. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  1392. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  1393. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  1394. return fse;
  1395. }
  1396. static
  1397. void hal_compute_reo_remap_ix2_ix3_kiwi(uint32_t *ring_map,
  1398. uint32_t num_rings, uint32_t *remap1,
  1399. uint32_t *remap2)
  1400. {
  1401. /*
  1402. * The 4 bits REO destination ring value is defined as: 0: TCL
  1403. * 1:SW1 2:SW2 3:SW3 4:SW4 5:Release 6:FW(WIFI) 7:SW5
  1404. * 8:SW6 9:SW7 10:SW8 11: NOT_USED.
  1405. *
  1406. */
  1407. uint32_t reo_dest_ring_map[] = {REO_REMAP_SW1, REO_REMAP_SW2,
  1408. REO_REMAP_SW3, REO_REMAP_SW4,
  1409. REO_REMAP_SW5, REO_REMAP_SW6,
  1410. REO_REMAP_SW7, REO_REMAP_SW8};
  1411. switch (num_rings) {
  1412. default:
  1413. case 3:
  1414. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1415. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1416. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1417. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 19) |
  1418. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 20) |
  1419. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 21) |
  1420. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 22) |
  1421. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 23);
  1422. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 24) |
  1423. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 25) |
  1424. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 26) |
  1425. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 27) |
  1426. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 28) |
  1427. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 29) |
  1428. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 30) |
  1429. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 31);
  1430. break;
  1431. case 4:
  1432. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1433. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1434. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1435. HAL_REO_REMAP_IX2(reo_dest_ring_map[3], 19) |
  1436. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 20) |
  1437. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 21) |
  1438. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 22) |
  1439. HAL_REO_REMAP_IX2(reo_dest_ring_map[3], 23);
  1440. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 24) |
  1441. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 25) |
  1442. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 26) |
  1443. HAL_REO_REMAP_IX3(reo_dest_ring_map[3], 27) |
  1444. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 28) |
  1445. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 29) |
  1446. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 30) |
  1447. HAL_REO_REMAP_IX3(reo_dest_ring_map[3], 31);
  1448. break;
  1449. case 6:
  1450. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1451. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1452. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1453. HAL_REO_REMAP_IX2(reo_dest_ring_map[4], 19) |
  1454. HAL_REO_REMAP_IX2(reo_dest_ring_map[5], 20) |
  1455. HAL_REO_REMAP_IX2(reo_dest_ring_map[6], 21) |
  1456. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 22) |
  1457. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 23);
  1458. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 24) |
  1459. HAL_REO_REMAP_IX3(reo_dest_ring_map[4], 25) |
  1460. HAL_REO_REMAP_IX3(reo_dest_ring_map[5], 26) |
  1461. HAL_REO_REMAP_IX3(reo_dest_ring_map[6], 27) |
  1462. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 28) |
  1463. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 29) |
  1464. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 30) |
  1465. HAL_REO_REMAP_IX3(reo_dest_ring_map[4], 31);
  1466. break;
  1467. case 8:
  1468. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1469. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1470. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1471. HAL_REO_REMAP_IX2(reo_dest_ring_map[3], 19) |
  1472. HAL_REO_REMAP_IX2(reo_dest_ring_map[4], 20) |
  1473. HAL_REO_REMAP_IX2(reo_dest_ring_map[5], 21) |
  1474. HAL_REO_REMAP_IX2(reo_dest_ring_map[6], 22) |
  1475. HAL_REO_REMAP_IX2(reo_dest_ring_map[7], 23);
  1476. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 24) |
  1477. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 25) |
  1478. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 26) |
  1479. HAL_REO_REMAP_IX3(reo_dest_ring_map[3], 27) |
  1480. HAL_REO_REMAP_IX3(reo_dest_ring_map[4], 28) |
  1481. HAL_REO_REMAP_IX3(reo_dest_ring_map[5], 29) |
  1482. HAL_REO_REMAP_IX3(reo_dest_ring_map[6], 30) |
  1483. HAL_REO_REMAP_IX3(reo_dest_ring_map[7], 31);
  1484. break;
  1485. }
  1486. }
  1487. /* NUM TCL Bank registers in KIWI */
  1488. #define HAL_NUM_TCL_BANKS_KIWI 8
  1489. /**
  1490. * hal_tx_get_num_tcl_banks_kiwi() - Get number of banks in target
  1491. *
  1492. * Returns: number of bank
  1493. */
  1494. static uint8_t hal_tx_get_num_tcl_banks_kiwi(void)
  1495. {
  1496. return HAL_NUM_TCL_BANKS_KIWI;
  1497. }
  1498. /**
  1499. * hal_rx_reo_prev_pn_get_kiwi() - Get the previous PN from the REO ring desc.
  1500. * @ring_desc: REO ring descriptor [To be validated by caller ]
  1501. * @prev_pn: Buffer where the previous PN is to be populated.
  1502. * [To be validated by caller]
  1503. *
  1504. * Return: None
  1505. */
  1506. static void hal_rx_reo_prev_pn_get_kiwi(void *ring_desc,
  1507. uint64_t *prev_pn)
  1508. {
  1509. struct reo_destination_ring_with_pn *reo_desc =
  1510. (struct reo_destination_ring_with_pn *)ring_desc;
  1511. *prev_pn = reo_desc->prev_pn_23_0;
  1512. *prev_pn |= ((uint64_t)reo_desc->prev_pn_55_24 << 24);
  1513. }
  1514. /**
  1515. * hal_cmem_write_kiwi() - function for CMEM buffer writing
  1516. * @hal_soc_hdl: HAL SOC handle
  1517. * @offset: CMEM address
  1518. * @value: value to write
  1519. *
  1520. * Return: None.
  1521. */
  1522. static inline void hal_cmem_write_kiwi(hal_soc_handle_t hal_soc_hdl,
  1523. uint32_t offset,
  1524. uint32_t value)
  1525. {
  1526. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1527. hal_write32_mb(hal, offset, value);
  1528. }
  1529. /**
  1530. * hal_get_idle_link_bm_id_kiwi() - Get idle link BM id from chid_id
  1531. * @chip_id: mlo chip_id
  1532. *
  1533. * Returns: RBM ID
  1534. */
  1535. static uint8_t hal_get_idle_link_bm_id_kiwi(uint8_t chip_id)
  1536. {
  1537. return WBM_IDLE_DESC_LIST;
  1538. }
  1539. static void hal_hw_txrx_ops_attach_kiwi(struct hal_soc *hal_soc)
  1540. {
  1541. /* init and setup */
  1542. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1543. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1544. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1545. hal_soc->ops->hal_get_window_address = hal_get_window_address_kiwi;
  1546. hal_soc->ops->hal_reo_set_err_dst_remap =
  1547. hal_reo_set_err_dst_remap_kiwi;
  1548. hal_soc->ops->hal_reo_enable_pn_in_dest =
  1549. hal_reo_enable_pn_in_dest_kiwi;
  1550. /* tx */
  1551. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_kiwi;
  1552. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_kiwi;
  1553. hal_soc->ops->hal_tx_comp_get_status =
  1554. hal_tx_comp_get_status_generic_be;
  1555. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1556. hal_tx_init_cmd_credit_ring_kiwi;
  1557. /* rx */
  1558. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1559. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1560. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1561. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_kiwi;
  1562. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1563. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1564. hal_rx_proc_phyrx_other_receive_info_tlv_kiwi;
  1565. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_kiwi;
  1566. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1567. hal_rx_dump_mpdu_start_tlv_kiwi;
  1568. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_kiwi;
  1569. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_kiwi;
  1570. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1571. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1572. hal_rx_tlv_reception_type_get_be;
  1573. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1574. hal_rx_msdu_end_da_idx_get_be;
  1575. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1576. hal_rx_msdu_desc_info_get_ptr_kiwi;
  1577. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1578. hal_rx_link_desc_msdu0_ptr_kiwi;
  1579. hal_soc->ops->hal_reo_status_get_header =
  1580. hal_reo_status_get_header_kiwi;
  1581. hal_soc->ops->hal_rx_status_get_tlv_info =
  1582. hal_rx_status_get_tlv_info_wrapper_be;
  1583. hal_soc->ops->hal_rx_wbm_err_info_get =
  1584. hal_rx_wbm_err_info_get_generic_be;
  1585. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1586. hal_rx_priv_info_set_in_tlv_be;
  1587. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1588. hal_rx_priv_info_get_from_tlv_be;
  1589. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1590. hal_tx_set_pcp_tid_map_generic_be;
  1591. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1592. hal_tx_update_pcp_tid_generic_be;
  1593. hal_soc->ops->hal_tx_set_tidmap_prty =
  1594. hal_tx_update_tidmap_prty_generic_be;
  1595. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1596. hal_rx_get_rx_fragment_number_be;
  1597. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1598. hal_rx_tlv_da_is_mcbc_get_be;
  1599. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1600. hal_rx_tlv_sa_is_valid_get_be;
  1601. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be,
  1602. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1603. hal_rx_desc_is_first_msdu_be;
  1604. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1605. hal_rx_tlv_l3_hdr_padding_get_be;
  1606. hal_soc->ops->hal_rx_encryption_info_valid =
  1607. hal_rx_encryption_info_valid_be;
  1608. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  1609. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1610. hal_rx_tlv_first_msdu_get_be;
  1611. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1612. hal_rx_tlv_da_is_valid_get_be;
  1613. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1614. hal_rx_tlv_last_msdu_get_be;
  1615. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1616. hal_rx_get_mpdu_mac_ad4_valid_be;
  1617. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1618. hal_rx_mpdu_start_sw_peer_id_get_be;
  1619. hal_soc->ops->hal_rx_mpdu_peer_meta_data_get =
  1620. hal_rx_mpdu_peer_meta_data_get_be;
  1621. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  1622. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  1623. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1624. hal_rx_get_mpdu_frame_control_valid_be;
  1625. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  1626. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  1627. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  1628. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  1629. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1630. hal_rx_get_mpdu_sequence_control_valid_be;
  1631. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  1632. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  1633. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1634. hal_rx_hw_desc_get_ppduid_get_be;
  1635. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1636. hal_rx_msdu0_buffer_addr_lsb_kiwi;
  1637. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1638. hal_rx_msdu_desc_info_ptr_get_kiwi;
  1639. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_kiwi;
  1640. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_kiwi;
  1641. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  1642. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  1643. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1644. hal_rx_get_mac_addr2_valid_be;
  1645. hal_soc->ops->hal_rx_get_filter_category =
  1646. hal_rx_get_filter_category_be;
  1647. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  1648. hal_soc->ops->hal_reo_config = hal_reo_config_kiwi;
  1649. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  1650. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1651. hal_rx_msdu_flow_idx_invalid_be;
  1652. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1653. hal_rx_msdu_flow_idx_timeout_be;
  1654. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1655. hal_rx_msdu_fse_metadata_get_be;
  1656. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1657. hal_rx_msdu_cce_match_get_be;
  1658. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1659. hal_rx_msdu_cce_metadata_get_be;
  1660. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1661. hal_rx_msdu_get_flow_params_be;
  1662. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1663. hal_rx_tlv_get_tcp_chksum_be;
  1664. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  1665. #if defined(QCA_WIFI_KIWI) && defined(WLAN_CFR_ENABLE) && \
  1666. defined(WLAN_ENH_CFR_ENABLE)
  1667. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_kiwi;
  1668. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_kiwi;
  1669. #else
  1670. hal_soc->ops->hal_rx_get_bb_info = NULL;
  1671. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  1672. #endif
  1673. /* rx - msdu end fast path info fields */
  1674. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1675. hal_rx_msdu_packet_metadata_get_generic_be;
  1676. hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
  1677. hal_rx_get_fisa_cumulative_l4_checksum_be;
  1678. hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
  1679. hal_rx_get_fisa_cumulative_ip_length_be;
  1680. hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_be;
  1681. hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
  1682. hal_rx_get_flow_agg_continuation_be;
  1683. hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
  1684. hal_rx_get_flow_agg_count_be;
  1685. hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_be;
  1686. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1687. hal_rx_mpdu_start_tlv_tag_valid_be;
  1688. hal_soc->ops->hal_rx_reo_prev_pn_get = hal_rx_reo_prev_pn_get_kiwi;
  1689. /* rx - TLV struct offsets */
  1690. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1691. hal_rx_msdu_end_offset_get_generic;
  1692. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1693. hal_rx_mpdu_start_offset_get_generic;
  1694. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1695. hal_rx_pkt_tlv_offset_get_generic;
  1696. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_kiwi;
  1697. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1698. hal_rx_flow_get_tuple_info_be;
  1699. hal_soc->ops->hal_rx_flow_delete_entry =
  1700. hal_rx_flow_delete_entry_be;
  1701. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_be;
  1702. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1703. hal_compute_reo_remap_ix2_ix3_kiwi;
  1704. hal_soc->ops->hal_rx_flow_setup_cmem_fse = NULL;
  1705. hal_soc->ops->hal_rx_flow_get_cmem_fse_ts = NULL;
  1706. hal_soc->ops->hal_rx_flow_get_cmem_fse = NULL;
  1707. hal_soc->ops->hal_cmem_write = hal_cmem_write_kiwi;
  1708. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1709. hal_rx_msdu_get_reo_destination_indication_be;
  1710. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_kiwi;
  1711. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  1712. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1713. hal_rx_msdu_is_wlan_mcast_generic_be;
  1714. hal_soc->ops->hal_rx_tlv_bw_get =
  1715. hal_rx_tlv_bw_get_be;
  1716. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1717. hal_rx_tlv_get_is_decrypted_be;
  1718. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  1719. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  1720. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1721. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1722. hal_soc->ops->hal_rx_tlv_mpdu_len_err_get =
  1723. hal_rx_tlv_mpdu_len_err_get_be;
  1724. hal_soc->ops->hal_rx_tlv_mpdu_fcs_err_get =
  1725. hal_rx_tlv_mpdu_fcs_err_get_be;
  1726. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  1727. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1728. hal_rx_tlv_decrypt_err_get_be;
  1729. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  1730. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  1731. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1732. hal_rx_tlv_decap_format_get_be;
  1733. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1734. hal_rx_tlv_get_offload_info_be;
  1735. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1736. hal_rx_attn_phy_ppdu_id_get_be;
  1737. hal_soc->ops->hal_rx_tlv_msdu_done_get = hal_rx_tlv_msdu_done_get_be;
  1738. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1739. hal_rx_msdu_start_msdu_len_get_be;
  1740. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1741. hal_rx_get_frame_ctrl_field_be;
  1742. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  1743. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  1744. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  1745. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1746. hal_rx_mpdu_info_ampdu_flag_get_be;
  1747. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1748. hal_rx_msdu_start_msdu_len_set_be;
  1749. hal_soc->ops->hal_rx_tlv_populate_mpdu_desc_info =
  1750. hal_rx_tlv_populate_mpdu_desc_info_kiwi;
  1751. hal_soc->ops->hal_rx_tlv_get_pn_num =
  1752. hal_rx_tlv_get_pn_num_be;
  1753. hal_soc->ops->hal_get_reo_ent_desc_qdesc_addr =
  1754. hal_get_reo_ent_desc_qdesc_addr_be;
  1755. hal_soc->ops->hal_rx_get_qdesc_addr =
  1756. hal_rx_get_qdesc_addr_be;
  1757. hal_soc->ops->hal_set_reo_ent_desc_reo_dest_ind =
  1758. hal_set_reo_ent_desc_reo_dest_ind_be;
  1759. hal_soc->ops->hal_get_idle_link_bm_id = hal_get_idle_link_bm_id_kiwi;
  1760. };
  1761. struct hal_hw_srng_config hw_srng_table_kiwi[] = {
  1762. /* TODO: max_rings can populated by querying HW capabilities */
  1763. { /* REO_DST */
  1764. .start_ring_id = HAL_SRNG_REO2SW1,
  1765. .max_rings = 8,
  1766. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1767. .lmac_ring = FALSE,
  1768. .ring_dir = HAL_SRNG_DST_RING,
  1769. .nf_irq_support = true,
  1770. .reg_start = {
  1771. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1772. REO_REG_REG_BASE),
  1773. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1774. REO_REG_REG_BASE)
  1775. },
  1776. .reg_size = {
  1777. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1778. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1779. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1780. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1781. },
  1782. .max_size =
  1783. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1784. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1785. },
  1786. { /* REO_EXCEPTION */
  1787. /* Designating REO2SW0 ring as exception ring. */
  1788. .start_ring_id = HAL_SRNG_REO2SW0,
  1789. .max_rings = 1,
  1790. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1791. .lmac_ring = FALSE,
  1792. .ring_dir = HAL_SRNG_DST_RING,
  1793. .reg_start = {
  1794. HWIO_REO_R0_REO2SW0_RING_BASE_LSB_ADDR(
  1795. REO_REG_REG_BASE),
  1796. HWIO_REO_R2_REO2SW0_RING_HP_ADDR(
  1797. REO_REG_REG_BASE)
  1798. },
  1799. /* Single ring - provide ring size if multiple rings of this
  1800. * type are supported
  1801. */
  1802. .reg_size = {},
  1803. .max_size =
  1804. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_BMSK >>
  1805. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_SHFT,
  1806. },
  1807. { /* REO_REINJECT */
  1808. .start_ring_id = HAL_SRNG_SW2REO,
  1809. .max_rings = 1,
  1810. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1811. .lmac_ring = FALSE,
  1812. .ring_dir = HAL_SRNG_SRC_RING,
  1813. .reg_start = {
  1814. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1815. REO_REG_REG_BASE),
  1816. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1817. REO_REG_REG_BASE)
  1818. },
  1819. /* Single ring - provide ring size if multiple rings of this
  1820. * type are supported
  1821. */
  1822. .reg_size = {},
  1823. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1824. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1825. },
  1826. { /* REO_CMD */
  1827. .start_ring_id = HAL_SRNG_REO_CMD,
  1828. .max_rings = 1,
  1829. .entry_size = (sizeof(struct tlv_32_hdr) +
  1830. sizeof(struct reo_get_queue_stats)) >> 2,
  1831. .lmac_ring = FALSE,
  1832. .ring_dir = HAL_SRNG_SRC_RING,
  1833. .reg_start = {
  1834. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1835. REO_REG_REG_BASE),
  1836. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1837. REO_REG_REG_BASE),
  1838. },
  1839. /* Single ring - provide ring size if multiple rings of this
  1840. * type are supported
  1841. */
  1842. .reg_size = {},
  1843. .max_size =
  1844. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1845. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1846. },
  1847. { /* REO_STATUS */
  1848. .start_ring_id = HAL_SRNG_REO_STATUS,
  1849. .max_rings = 1,
  1850. .entry_size = (sizeof(struct tlv_32_hdr) +
  1851. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1852. .lmac_ring = FALSE,
  1853. .ring_dir = HAL_SRNG_DST_RING,
  1854. .reg_start = {
  1855. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1856. REO_REG_REG_BASE),
  1857. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1858. REO_REG_REG_BASE),
  1859. },
  1860. /* Single ring - provide ring size if multiple rings of this
  1861. * type are supported
  1862. */
  1863. .reg_size = {},
  1864. .max_size =
  1865. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1866. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1867. },
  1868. { /* TCL_DATA */
  1869. .start_ring_id = HAL_SRNG_SW2TCL1,
  1870. .max_rings = 5,
  1871. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1872. .lmac_ring = FALSE,
  1873. .ring_dir = HAL_SRNG_SRC_RING,
  1874. .reg_start = {
  1875. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1876. MAC_TCL_REG_REG_BASE),
  1877. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1878. MAC_TCL_REG_REG_BASE),
  1879. },
  1880. .reg_size = {
  1881. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1882. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1883. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1884. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1885. },
  1886. .max_size =
  1887. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1888. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1889. },
  1890. { /* TCL_CMD */
  1891. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1892. .max_rings = 1,
  1893. .entry_size = sizeof(struct tcl_gse_cmd) >> 2,
  1894. .lmac_ring = FALSE,
  1895. .ring_dir = HAL_SRNG_SRC_RING,
  1896. .reg_start = {
  1897. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1898. MAC_TCL_REG_REG_BASE),
  1899. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1900. MAC_TCL_REG_REG_BASE),
  1901. },
  1902. /* Single ring - provide ring size if multiple rings of this
  1903. * type are supported
  1904. */
  1905. .reg_size = {},
  1906. .max_size =
  1907. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1908. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1909. },
  1910. { /* TCL_STATUS */
  1911. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1912. .max_rings = 1,
  1913. /* confirm that TLV header is needed */
  1914. .entry_size = sizeof(struct tcl_status_ring) >> 2,
  1915. .lmac_ring = FALSE,
  1916. .ring_dir = HAL_SRNG_DST_RING,
  1917. .reg_start = {
  1918. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1919. MAC_TCL_REG_REG_BASE),
  1920. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1921. MAC_TCL_REG_REG_BASE),
  1922. },
  1923. /* Single ring - provide ring size if multiple rings of this
  1924. * type are supported
  1925. */
  1926. .reg_size = {},
  1927. .max_size =
  1928. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1929. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1930. },
  1931. { /* CE_SRC */
  1932. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1933. .max_rings = 12,
  1934. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1935. .lmac_ring = FALSE,
  1936. .ring_dir = HAL_SRNG_SRC_RING,
  1937. .reg_start = {
  1938. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  1939. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR,
  1940. },
  1941. .reg_size = {
  1942. SOC_CE_1_SRC_WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1943. SOC_CE_0_SRC_WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1944. SOC_CE_1_SRC_WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1945. SOC_CE_0_SRC_WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1946. },
  1947. .max_size =
  1948. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_BMSK >>
  1949. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_SHFT,
  1950. },
  1951. { /* CE_DST */
  1952. .start_ring_id = HAL_SRNG_CE_0_DST,
  1953. .max_rings = 12,
  1954. .entry_size = 8 >> 2,
  1955. /*TODO: entry_size above should actually be
  1956. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1957. * of struct ce_dst_desc in HW header files
  1958. */
  1959. .lmac_ring = FALSE,
  1960. .ring_dir = HAL_SRNG_SRC_RING,
  1961. .reg_start = {
  1962. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  1963. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR,
  1964. },
  1965. .reg_size = {
  1966. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1967. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1968. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1969. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1970. },
  1971. .max_size =
  1972. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1973. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1974. },
  1975. { /* CE_DST_STATUS */
  1976. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1977. .max_rings = 12,
  1978. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1979. .lmac_ring = FALSE,
  1980. .ring_dir = HAL_SRNG_DST_RING,
  1981. .reg_start = {
  1982. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR,
  1983. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR,
  1984. },
  1985. .reg_size = {
  1986. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1987. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1988. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1989. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1990. },
  1991. .max_size =
  1992. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1993. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1994. },
  1995. { /* WBM_IDLE_LINK */
  1996. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1997. .max_rings = 1,
  1998. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1999. .lmac_ring = FALSE,
  2000. .ring_dir = HAL_SRNG_SRC_RING,
  2001. .reg_start = {
  2002. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2003. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(WBM_REG_REG_BASE),
  2004. },
  2005. /* Single ring - provide ring size if multiple rings of this
  2006. * type are supported
  2007. */
  2008. .reg_size = {},
  2009. .max_size =
  2010. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  2011. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  2012. },
  2013. { /* SW2WBM_RELEASE */
  2014. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  2015. .max_rings = 1,
  2016. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2017. .lmac_ring = FALSE,
  2018. .ring_dir = HAL_SRNG_SRC_RING,
  2019. .reg_start = {
  2020. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2021. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  2022. },
  2023. /* Single ring - provide ring size if multiple rings of this
  2024. * type are supported
  2025. */
  2026. .reg_size = {},
  2027. .max_size =
  2028. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2029. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2030. },
  2031. { /* WBM2SW_RELEASE */
  2032. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  2033. .max_rings = 8,
  2034. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2035. .lmac_ring = FALSE,
  2036. .ring_dir = HAL_SRNG_DST_RING,
  2037. .nf_irq_support = true,
  2038. .reg_start = {
  2039. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2040. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  2041. },
  2042. .reg_size = {
  2043. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE) -
  2044. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2045. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE) -
  2046. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  2047. },
  2048. .max_size =
  2049. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2050. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2051. },
  2052. { /* RXDMA_BUF */
  2053. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2054. #ifdef IPA_OFFLOAD
  2055. .max_rings = 3,
  2056. #else
  2057. .max_rings = 2,
  2058. #endif
  2059. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2060. .lmac_ring = TRUE,
  2061. .ring_dir = HAL_SRNG_SRC_RING,
  2062. /* reg_start is not set because LMAC rings are not accessed
  2063. * from host
  2064. */
  2065. .reg_start = {},
  2066. .reg_size = {},
  2067. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2068. },
  2069. { /* RXDMA_DST */
  2070. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2071. .max_rings = 1,
  2072. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2073. .lmac_ring = TRUE,
  2074. .ring_dir = HAL_SRNG_DST_RING,
  2075. /* reg_start is not set because LMAC rings are not accessed
  2076. * from host
  2077. */
  2078. .reg_start = {},
  2079. .reg_size = {},
  2080. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2081. },
  2082. { /* RXDMA_MONITOR_BUF */
  2083. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2084. .max_rings = 1,
  2085. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2086. .lmac_ring = TRUE,
  2087. .ring_dir = HAL_SRNG_SRC_RING,
  2088. /* reg_start is not set because LMAC rings are not accessed
  2089. * from host
  2090. */
  2091. .reg_start = {},
  2092. .reg_size = {},
  2093. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2094. },
  2095. { /* RXDMA_MONITOR_STATUS */
  2096. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2097. .max_rings = 1,
  2098. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2099. .lmac_ring = TRUE,
  2100. .ring_dir = HAL_SRNG_SRC_RING,
  2101. /* reg_start is not set because LMAC rings are not accessed
  2102. * from host
  2103. */
  2104. .reg_start = {},
  2105. .reg_size = {},
  2106. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2107. },
  2108. { /* RXDMA_MONITOR_DST */
  2109. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2110. .max_rings = 1,
  2111. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2112. .lmac_ring = TRUE,
  2113. .ring_dir = HAL_SRNG_DST_RING,
  2114. /* reg_start is not set because LMAC rings are not accessed
  2115. * from host
  2116. */
  2117. .reg_start = {},
  2118. .reg_size = {},
  2119. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2120. },
  2121. { /* RXDMA_MONITOR_DESC */
  2122. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2123. .max_rings = 1,
  2124. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2125. .lmac_ring = TRUE,
  2126. .ring_dir = HAL_SRNG_SRC_RING,
  2127. /* reg_start is not set because LMAC rings are not accessed
  2128. * from host
  2129. */
  2130. .reg_start = {},
  2131. .reg_size = {},
  2132. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2133. },
  2134. { /* DIR_BUF_RX_DMA_SRC */
  2135. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2136. /*
  2137. * one ring is for spectral scan
  2138. * the other is for cfr
  2139. */
  2140. .max_rings = 2,
  2141. .entry_size = 2,
  2142. .lmac_ring = TRUE,
  2143. .ring_dir = HAL_SRNG_SRC_RING,
  2144. /* reg_start is not set because LMAC rings are not accessed
  2145. * from host
  2146. */
  2147. .reg_start = {},
  2148. .reg_size = {},
  2149. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2150. },
  2151. #ifdef WLAN_FEATURE_CIF_CFR
  2152. { /* WIFI_POS_SRC */
  2153. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2154. .max_rings = 1,
  2155. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2156. .lmac_ring = TRUE,
  2157. .ring_dir = HAL_SRNG_SRC_RING,
  2158. /* reg_start is not set because LMAC rings are not accessed
  2159. * from host
  2160. */
  2161. .reg_start = {},
  2162. .reg_size = {},
  2163. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2164. },
  2165. #endif
  2166. { /* REO2PPE */ 0},
  2167. { /* PPE2TCL */ 0},
  2168. { /* PPE_RELEASE */ 0},
  2169. { /* TX_MONITOR_BUF */ 0},
  2170. { /* TX_MONITOR_DST */ 0},
  2171. { /* SW2RXDMA_NEW */ 0},
  2172. };
  2173. /**
  2174. * hal_srng_hw_reg_offset_init_kiwi() - Initialize the HW srng reg offset
  2175. * applicable only for KIWI
  2176. * @hal_soc: HAL Soc handle
  2177. *
  2178. * Return: None
  2179. */
  2180. static inline void hal_srng_hw_reg_offset_init_kiwi(struct hal_soc *hal_soc)
  2181. {
  2182. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  2183. hw_reg_offset[DST_MSI2_BASE_LSB] = REG_OFFSET(DST, MSI2_BASE_LSB),
  2184. hw_reg_offset[DST_MSI2_BASE_MSB] = REG_OFFSET(DST, MSI2_BASE_MSB),
  2185. hw_reg_offset[DST_MSI2_DATA] = REG_OFFSET(DST, MSI2_DATA),
  2186. hw_reg_offset[DST_PRODUCER_INT2_SETUP] =
  2187. REG_OFFSET(DST, PRODUCER_INT2_SETUP);
  2188. }
  2189. /**
  2190. * hal_kiwi_attach() - Attach kiwi target specific hal_soc ops,
  2191. * offset and srng table
  2192. */
  2193. void hal_kiwi_attach(struct hal_soc *hal_soc)
  2194. {
  2195. hal_soc->hw_srng_table = hw_srng_table_kiwi;
  2196. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2197. hal_srng_hw_reg_offset_init_kiwi(hal_soc);
  2198. hal_hw_txrx_default_ops_attach_be(hal_soc);
  2199. hal_hw_txrx_ops_attach_kiwi(hal_soc);
  2200. }