sde_encoder_phys_wb.c 81 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  5. */
  6. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  7. #include <linux/debugfs.h>
  8. #include <drm/sde_drm.h>
  9. #include "sde_encoder_phys.h"
  10. #include "sde_formats.h"
  11. #include "sde_hw_top.h"
  12. #include "sde_hw_interrupts.h"
  13. #include "sde_core_irq.h"
  14. #include "sde_wb.h"
  15. #include "sde_vbif.h"
  16. #include "sde_crtc.h"
  17. #include "sde_hw_dnsc_blur.h"
  18. #include "sde_trace.h"
  19. #define to_sde_encoder_phys_wb(x) \
  20. container_of(x, struct sde_encoder_phys_wb, base)
  21. #define WBID(wb_enc) \
  22. ((wb_enc && wb_enc->wb_dev) ? wb_enc->wb_dev->wb_idx - WB_0 : -1)
  23. #define TO_S15D16(_x_) ((_x_) << 7)
  24. #define SDE_WB_MAX_LINEWIDTH(fmt, wb_cfg) \
  25. ((SDE_FORMAT_IS_UBWC(fmt) || SDE_FORMAT_IS_YUV(fmt)) ? wb_cfg->sblk->maxlinewidth : \
  26. wb_cfg->sblk->maxlinewidth_linear)
  27. static const u32 cwb_irq_tbl[PINGPONG_MAX] = {SDE_NONE, INTR_IDX_PP1_OVFL,
  28. INTR_IDX_PP2_OVFL, INTR_IDX_PP3_OVFL, INTR_IDX_PP4_OVFL,
  29. INTR_IDX_PP5_OVFL, SDE_NONE, SDE_NONE};
  30. static const u32 dcwb_irq_tbl[PINGPONG_MAX] = {SDE_NONE, SDE_NONE,
  31. SDE_NONE, SDE_NONE, SDE_NONE, SDE_NONE,
  32. INTR_IDX_PP_CWB_OVFL, SDE_NONE};
  33. /**
  34. * sde_rgb2yuv_601l - rgb to yuv color space conversion matrix
  35. *
  36. */
  37. static struct sde_csc_cfg sde_encoder_phys_wb_rgb2yuv_601l = {
  38. {
  39. TO_S15D16(0x0083), TO_S15D16(0x0102), TO_S15D16(0x0032),
  40. TO_S15D16(0x1fb5), TO_S15D16(0x1f6c), TO_S15D16(0x00e1),
  41. TO_S15D16(0x00e1), TO_S15D16(0x1f45), TO_S15D16(0x1fdc)
  42. },
  43. { 0x00, 0x00, 0x00 },
  44. { 0x0040, 0x0200, 0x0200 },
  45. { 0x000, 0x3ff, 0x000, 0x3ff, 0x000, 0x3ff },
  46. { 0x040, 0x3ac, 0x040, 0x3c0, 0x040, 0x3c0 },
  47. };
  48. /**
  49. * sde_encoder_phys_wb_is_master - report wb always as master encoder
  50. */
  51. static bool sde_encoder_phys_wb_is_master(struct sde_encoder_phys *phys_enc)
  52. {
  53. return true;
  54. }
  55. /**
  56. * sde_encoder_phys_wb_get_intr_type - get interrupt type based on block mode
  57. * @hw_wb: Pointer to h/w writeback driver
  58. */
  59. static enum sde_intr_type sde_encoder_phys_wb_get_intr_type(
  60. struct sde_hw_wb *hw_wb)
  61. {
  62. return (hw_wb->caps->features & BIT(SDE_WB_BLOCK_MODE)) ?
  63. SDE_IRQ_TYPE_WB_ROT_COMP : SDE_IRQ_TYPE_WB_WFD_COMP;
  64. }
  65. /**
  66. * sde_encoder_phys_wb_set_ot_limit - set OT limit for writeback interface
  67. * @phys_enc: Pointer to physical encoder
  68. */
  69. static void sde_encoder_phys_wb_set_ot_limit(struct sde_encoder_phys *phys_enc)
  70. {
  71. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  72. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  73. struct drm_connector_state *conn_state;
  74. struct sde_vbif_set_ot_params ot_params;
  75. enum sde_wb_usage_type usage_type;
  76. conn_state = phys_enc->connector->state;
  77. usage_type = sde_connector_get_property(conn_state, CONNECTOR_PROP_WB_USAGE_TYPE);
  78. memset(&ot_params, 0, sizeof(ot_params));
  79. ot_params.xin_id = hw_wb->caps->xin_id;
  80. ot_params.num = hw_wb->idx - WB_0;
  81. ot_params.width = wb_enc->wb_roi.w;
  82. ot_params.height = wb_enc->wb_roi.h;
  83. ot_params.is_wfd = ((phys_enc->in_clone_mode) || (usage_type == WB_USAGE_OFFLINE_WB)) ?
  84. false : true;
  85. ot_params.frame_rate = drm_mode_vrefresh(&phys_enc->cached_mode);
  86. ot_params.vbif_idx = hw_wb->caps->vbif_idx;
  87. ot_params.clk_ctrl = hw_wb->caps->clk_ctrl;
  88. ot_params.rd = false;
  89. sde_vbif_set_ot_limit(phys_enc->sde_kms, &ot_params);
  90. }
  91. /**
  92. * sde_encoder_phys_wb_set_qos_remap - set QoS remapper for writeback
  93. * @phys_enc: Pointer to physical encoder
  94. */
  95. static void sde_encoder_phys_wb_set_qos_remap(struct sde_encoder_phys *phys_enc)
  96. {
  97. struct sde_encoder_phys_wb *wb_enc;
  98. struct sde_hw_wb *hw_wb;
  99. struct drm_crtc *crtc;
  100. struct drm_connector_state *conn_state;
  101. struct sde_vbif_set_qos_params qos_params;
  102. enum sde_wb_usage_type usage_type;
  103. if (!phys_enc || !phys_enc->parent || !phys_enc->parent->crtc) {
  104. SDE_ERROR("invalid arguments\n");
  105. return;
  106. }
  107. wb_enc = to_sde_encoder_phys_wb(phys_enc);
  108. if (!wb_enc->crtc) {
  109. SDE_ERROR("[enc:%d, wb:%d] invalid crtc\n", DRMID(phys_enc->parent), WBID(wb_enc));
  110. return;
  111. }
  112. crtc = wb_enc->crtc;
  113. conn_state = phys_enc->connector->state;
  114. usage_type = sde_connector_get_property(conn_state, CONNECTOR_PROP_WB_USAGE_TYPE);
  115. if (!wb_enc->hw_wb || !wb_enc->hw_wb->caps) {
  116. SDE_ERROR("[enc:%d wb:%d] invalid WB HW\n", DRMID(phys_enc->parent), WBID(wb_enc));
  117. return;
  118. }
  119. hw_wb = wb_enc->hw_wb;
  120. memset(&qos_params, 0, sizeof(qos_params));
  121. qos_params.vbif_idx = hw_wb->caps->vbif_idx;
  122. qos_params.xin_id = hw_wb->caps->xin_id;
  123. qos_params.clk_ctrl = hw_wb->caps->clk_ctrl;
  124. qos_params.num = hw_wb->idx - WB_0;
  125. if (phys_enc->in_clone_mode)
  126. qos_params.client_type = VBIF_CWB_CLIENT;
  127. else if (usage_type == WB_USAGE_OFFLINE_WB)
  128. qos_params.client_type = VBIF_OFFLINE_WB_CLIENT;
  129. else
  130. qos_params.client_type = VBIF_NRT_CLIENT;
  131. SDE_DEBUG("[enc:%d wb:%d] qos_remap - wb:%d vbif:%d xin:%d clone:%d\n",
  132. DRMID(phys_enc->parent), WBID(wb_enc), qos_params.num,
  133. qos_params.vbif_idx, qos_params.xin_id, qos_params.client_type);
  134. sde_vbif_set_qos_remap(phys_enc->sde_kms, &qos_params);
  135. }
  136. /**
  137. * sde_encoder_phys_wb_set_qos - set QoS/danger/safe LUTs for writeback
  138. * @phys_enc: Pointer to physical encoder
  139. */
  140. static void sde_encoder_phys_wb_set_qos(struct sde_encoder_phys *phys_enc)
  141. {
  142. struct sde_encoder_phys_wb *wb_enc;
  143. struct sde_hw_wb *hw_wb;
  144. struct drm_connector_state *conn_state;
  145. struct sde_hw_wb_qos_cfg qos_cfg = {0};
  146. struct sde_perf_cfg *perf;
  147. u32 fps_index = 0, lut_index, creq_index, ds_index, frame_rate, qos_count;
  148. enum sde_wb_usage_type usage_type;
  149. if (!phys_enc || !phys_enc->sde_kms || !phys_enc->sde_kms->catalog) {
  150. SDE_ERROR("invalid parameter(s)\n");
  151. return;
  152. }
  153. wb_enc = to_sde_encoder_phys_wb(phys_enc);
  154. if (!wb_enc->hw_wb) {
  155. SDE_ERROR("[enc:%d wb:%d] invalid WB HW\n", DRMID(phys_enc->parent), WBID(wb_enc));
  156. return;
  157. }
  158. conn_state = phys_enc->connector->state;
  159. usage_type = sde_connector_get_property(conn_state, CONNECTOR_PROP_WB_USAGE_TYPE);
  160. perf = &phys_enc->sde_kms->catalog->perf;
  161. frame_rate = drm_mode_vrefresh(&phys_enc->cached_mode);
  162. hw_wb = wb_enc->hw_wb;
  163. qos_count = perf->qos_refresh_count;
  164. while ((fps_index < qos_count) && perf->qos_refresh_rate) {
  165. if ((frame_rate <= perf->qos_refresh_rate[fps_index]) ||
  166. (fps_index == qos_count - 1))
  167. break;
  168. fps_index++;
  169. }
  170. qos_cfg.danger_safe_en = true;
  171. if (phys_enc->in_clone_mode)
  172. lut_index = (SDE_FORMAT_IS_TILE(wb_enc->wb_fmt)
  173. || SDE_FORMAT_IS_UBWC(wb_enc->wb_fmt)) ?
  174. SDE_QOS_LUT_USAGE_CWB_TILE : SDE_QOS_LUT_USAGE_CWB;
  175. else
  176. lut_index = (usage_type == WB_USAGE_OFFLINE_WB) ?
  177. SDE_QOS_LUT_USAGE_OFFLINE_WB : SDE_QOS_LUT_USAGE_NRT;
  178. creq_index = lut_index * SDE_CREQ_LUT_TYPE_MAX;
  179. creq_index += (fps_index * SDE_QOS_LUT_USAGE_MAX * SDE_CREQ_LUT_TYPE_MAX);
  180. qos_cfg.creq_lut = perf->creq_lut[creq_index];
  181. ds_index = lut_index * SDE_DANGER_SAFE_LUT_TYPE_MAX;
  182. ds_index += (fps_index * SDE_QOS_LUT_USAGE_MAX * SDE_DANGER_SAFE_LUT_TYPE_MAX);
  183. qos_cfg.danger_lut = perf->danger_lut[ds_index];
  184. qos_cfg.safe_lut = (u32) perf->safe_lut[ds_index];
  185. SDE_DEBUG("[enc:%d wb:%d] fps:%d mode:%d type:%d luts[0x%x,0x%x 0x%llx]\n",
  186. DRMID(phys_enc->parent), WBID(wb_enc), frame_rate, phys_enc->in_clone_mode,
  187. usage_type, qos_cfg.danger_lut, qos_cfg.safe_lut, qos_cfg.creq_lut);
  188. if (hw_wb->ops.setup_qos_lut)
  189. hw_wb->ops.setup_qos_lut(hw_wb, &qos_cfg);
  190. }
  191. /**
  192. * sde_encoder_phys_setup_cdm - setup chroma down block
  193. * @phys_enc: Pointer to physical encoder
  194. * @fb: Pointer to output framebuffer
  195. * @format: Output format
  196. */
  197. void sde_encoder_phys_setup_cdm(struct sde_encoder_phys *phys_enc, struct drm_framebuffer *fb,
  198. const struct sde_format *format, struct sde_rect *wb_roi)
  199. {
  200. struct sde_hw_cdm *hw_cdm;
  201. struct sde_hw_cdm_cfg *cdm_cfg;
  202. struct sde_hw_pingpong *hw_pp;
  203. struct sde_encoder_phys_wb *wb_enc;
  204. int ret;
  205. if (!phys_enc || !format)
  206. return;
  207. wb_enc = to_sde_encoder_phys_wb(phys_enc);
  208. cdm_cfg = &phys_enc->cdm_cfg;
  209. hw_pp = phys_enc->hw_pp;
  210. hw_cdm = phys_enc->hw_cdm;
  211. if (!hw_cdm)
  212. return;
  213. if (!SDE_FORMAT_IS_YUV(format)) {
  214. SDE_DEBUG("[enc:%d wb:%d] cdm_disable fmt:%x\n", DRMID(phys_enc->parent),
  215. WBID(wb_enc), format->base.pixel_format);
  216. if (hw_cdm && hw_cdm->ops.disable)
  217. hw_cdm->ops.disable(hw_cdm);
  218. return;
  219. }
  220. memset(cdm_cfg, 0, sizeof(struct sde_hw_cdm_cfg));
  221. if (!wb_roi)
  222. return;
  223. cdm_cfg->output_width = wb_roi->w;
  224. cdm_cfg->output_height = wb_roi->h;
  225. cdm_cfg->output_fmt = format;
  226. cdm_cfg->output_type = CDM_CDWN_OUTPUT_WB;
  227. cdm_cfg->output_bit_depth = SDE_FORMAT_IS_DX(format) ?
  228. CDM_CDWN_OUTPUT_10BIT : CDM_CDWN_OUTPUT_8BIT;
  229. /* enable 10 bit logic */
  230. switch (cdm_cfg->output_fmt->chroma_sample) {
  231. case SDE_CHROMA_RGB:
  232. cdm_cfg->h_cdwn_type = CDM_CDWN_DISABLE;
  233. cdm_cfg->v_cdwn_type = CDM_CDWN_DISABLE;
  234. break;
  235. case SDE_CHROMA_H2V1:
  236. cdm_cfg->h_cdwn_type = CDM_CDWN_COSITE;
  237. cdm_cfg->v_cdwn_type = CDM_CDWN_DISABLE;
  238. break;
  239. case SDE_CHROMA_420:
  240. cdm_cfg->h_cdwn_type = CDM_CDWN_COSITE;
  241. cdm_cfg->v_cdwn_type = CDM_CDWN_OFFSITE;
  242. break;
  243. case SDE_CHROMA_H1V2:
  244. default:
  245. SDE_ERROR("[enc:%d wb:%d] unsupported chroma sampling type\n",
  246. DRMID(phys_enc->parent), WBID(wb_enc));
  247. cdm_cfg->h_cdwn_type = CDM_CDWN_DISABLE;
  248. cdm_cfg->v_cdwn_type = CDM_CDWN_DISABLE;
  249. break;
  250. }
  251. SDE_DEBUG("[enc:%d wb:%d] cdm_enable:%d,%d,%X,%d,%d,%d,%d]\n",
  252. DRMID(phys_enc->parent), WBID(wb_enc), cdm_cfg->output_width,
  253. cdm_cfg->output_height, cdm_cfg->output_fmt->base.pixel_format,
  254. cdm_cfg->output_type, cdm_cfg->output_bit_depth,
  255. cdm_cfg->h_cdwn_type, cdm_cfg->v_cdwn_type);
  256. if (hw_cdm && hw_cdm->ops.setup_csc_data) {
  257. ret = hw_cdm->ops.setup_csc_data(hw_cdm, &sde_encoder_phys_wb_rgb2yuv_601l);
  258. if (ret < 0) {
  259. SDE_ERROR("[enc:%d wb:%d] failed to setup CSC; ret:%d\n",
  260. DRMID(phys_enc->parent), WBID(wb_enc), ret);
  261. return;
  262. }
  263. }
  264. if (hw_cdm && hw_cdm->ops.setup_cdwn) {
  265. ret = hw_cdm->ops.setup_cdwn(hw_cdm, cdm_cfg);
  266. if (ret < 0) {
  267. SDE_ERROR("[enc:%d wb:%d] failed to setup CDWN; ret:%d\n",
  268. DRMID(phys_enc->parent), WBID(wb_enc), ret);
  269. return;
  270. }
  271. }
  272. if (hw_cdm && hw_pp && hw_cdm->ops.enable) {
  273. cdm_cfg->pp_id = hw_pp->idx;
  274. ret = hw_cdm->ops.enable(hw_cdm, cdm_cfg);
  275. if (ret < 0) {
  276. SDE_ERROR("[enc:%d wb:%d] failed to enable CDM; ret:%d\n",
  277. DRMID(phys_enc->parent), WBID(wb_enc), ret);
  278. return;
  279. }
  280. }
  281. }
  282. static void _sde_enc_phys_wb_get_out_resolution(struct drm_crtc_state *crtc_state,
  283. struct drm_connector_state *conn_state, u32 *out_width, u32 *out_height)
  284. {
  285. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc_state);
  286. const struct drm_display_mode *mode = &crtc_state->mode;
  287. struct sde_io_res ds_res = {0, }, dnsc_blur_res = {0, };
  288. u32 ds_tap_pt = sde_crtc_get_property(cstate, CRTC_PROP_CAPTURE_OUTPUT);
  289. sde_crtc_get_ds_io_res(crtc_state, &ds_res);
  290. sde_connector_get_dnsc_blur_io_res(conn_state, &dnsc_blur_res);
  291. if (ds_res.enabled) {
  292. if (ds_tap_pt == CAPTURE_DSPP_OUT) {
  293. *out_width = ds_res.dst_w;
  294. *out_height = ds_res.dst_h;
  295. } else if (ds_tap_pt == CAPTURE_MIXER_OUT) {
  296. *out_width = ds_res.src_w;
  297. *out_height = ds_res.src_h;
  298. }
  299. } else if (dnsc_blur_res.enabled) {
  300. *out_width = dnsc_blur_res.dst_w;
  301. *out_height = dnsc_blur_res.dst_h;
  302. } else {
  303. *out_width = mode->hdisplay;
  304. *out_height = mode->vdisplay;
  305. }
  306. }
  307. static void _sde_encoder_phys_wb_setup_cdp(struct sde_encoder_phys *phys_enc,
  308. struct sde_hw_wb_cfg *wb_cfg)
  309. {
  310. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  311. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  312. struct sde_hw_wb_cdp_cfg *cdp_cfg = &wb_enc->cdp_cfg;
  313. u32 cdp_index;
  314. if (!hw_wb->ops.setup_cdp)
  315. return;
  316. memset(cdp_cfg, 0, sizeof(struct sde_hw_wb_cdp_cfg));
  317. cdp_index = phys_enc->in_clone_mode ? SDE_PERF_CDP_USAGE_RT : SDE_PERF_CDP_USAGE_NRT;
  318. cdp_cfg->enable = phys_enc->sde_kms->catalog->perf.cdp_cfg[cdp_index].wr_enable;
  319. cdp_cfg->ubwc_meta_enable = SDE_FORMAT_IS_UBWC(wb_cfg->dest.format);
  320. cdp_cfg->tile_amortize_enable = SDE_FORMAT_IS_UBWC(wb_cfg->dest.format) ||
  321. SDE_FORMAT_IS_TILE(wb_cfg->dest.format);
  322. cdp_cfg->preload_ahead = SDE_WB_CDP_PRELOAD_AHEAD_64;
  323. hw_wb->ops.setup_cdp(hw_wb, cdp_cfg);
  324. }
  325. static void _sde_encoder_phys_wb_setup_roi(struct sde_encoder_phys *phys_enc,
  326. struct sde_hw_wb_cfg *wb_cfg, u32 out_width, u32 out_height)
  327. {
  328. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  329. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  330. struct drm_crtc_state *crtc_state = wb_enc->crtc->state;
  331. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc_state);
  332. struct sde_rect pu_roi = {0,};
  333. if (hw_wb->ops.setup_roi)
  334. return;
  335. if (hw_wb->ops.setup_crop && phys_enc->in_clone_mode) {
  336. wb_cfg->crop.x = wb_cfg->roi.x;
  337. wb_cfg->crop.y = wb_cfg->roi.y;
  338. if (cstate->user_roi_list.num_rects) {
  339. sde_kms_rect_merge_rectangles(&cstate->user_roi_list, &pu_roi);
  340. if ((wb_cfg->roi.w != pu_roi.w) || (wb_cfg->roi.h != pu_roi.h)) {
  341. /* offset cropping region to PU region */
  342. wb_cfg->crop.x = wb_cfg->crop.x - pu_roi.x;
  343. wb_cfg->crop.y = wb_cfg->crop.y - pu_roi.y;
  344. hw_wb->ops.setup_crop(hw_wb, wb_cfg, true);
  345. }
  346. } else if ((wb_cfg->roi.w != out_width) || (wb_cfg->roi.h != out_height)) {
  347. hw_wb->ops.setup_crop(hw_wb, wb_cfg, true);
  348. } else {
  349. hw_wb->ops.setup_crop(hw_wb, wb_cfg, false);
  350. }
  351. /* If output buffer is less than source size, align roi at top left corner */
  352. if (wb_cfg->dest.width < out_width || wb_cfg->dest.height < out_height) {
  353. wb_cfg->roi.x = 0;
  354. wb_cfg->roi.y = 0;
  355. }
  356. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc), wb_cfg->crop.x, wb_cfg->crop.y,
  357. pu_roi.x, pu_roi.y, pu_roi.w, pu_roi.h);
  358. }
  359. hw_wb->ops.setup_roi(hw_wb, wb_cfg);
  360. }
  361. static void _sde_encoder_phys_wb_setup_out_cfg(struct sde_encoder_phys *phys_enc,
  362. struct sde_hw_wb_cfg *wb_cfg)
  363. {
  364. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  365. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  366. SDE_DEBUG("[enc:%d wb:%d] [fb_offset:%8.8x,%8.8x,%8.8x,%8.8x], fb_sec:%d\n",
  367. DRMID(phys_enc->parent), WBID(wb_enc), wb_cfg->dest.plane_addr[0],
  368. wb_cfg->dest.plane_addr[1], wb_cfg->dest.plane_addr[2],
  369. wb_cfg->dest.plane_addr[3], wb_cfg->is_secure);
  370. SDE_DEBUG("[fb_stride:%8.8x,%8.8x,%8.8x,%8.8x]\n", wb_cfg->dest.plane_pitch[0],
  371. wb_cfg->dest.plane_pitch[1], wb_cfg->dest.plane_pitch[2],
  372. wb_cfg->dest.plane_pitch[3]);
  373. if (hw_wb->ops.setup_outformat)
  374. hw_wb->ops.setup_outformat(hw_wb, wb_cfg);
  375. if (hw_wb->ops.setup_outaddress) {
  376. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc),
  377. wb_cfg->dest.width, wb_cfg->dest.height,
  378. wb_cfg->dest.plane_addr[0], wb_cfg->dest.plane_size[0],
  379. wb_cfg->dest.plane_addr[1], wb_cfg->dest.plane_size[1],
  380. wb_cfg->dest.plane_addr[2], wb_cfg->dest.plane_size[2],
  381. wb_cfg->dest.plane_addr[3], wb_cfg->dest.plane_size[3],
  382. wb_cfg->roi.x, wb_cfg->roi.y, wb_cfg->roi.w, wb_cfg->roi.h);
  383. hw_wb->ops.setup_outaddress(hw_wb, wb_cfg);
  384. }
  385. }
  386. /**
  387. * sde_encoder_phys_wb_setup_fb - setup output framebuffer
  388. * @phys_enc: Pointer to physical encoder
  389. * @fb: Pointer to output framebuffer
  390. * @wb_roi: Pointer to output region of interest
  391. */
  392. static void sde_encoder_phys_wb_setup_fb(struct sde_encoder_phys *phys_enc,
  393. struct drm_framebuffer *fb, struct sde_rect *wb_roi, u32 out_width, u32 out_height)
  394. {
  395. struct sde_encoder_phys_wb *wb_enc;
  396. struct sde_hw_wb *hw_wb;
  397. struct sde_hw_wb_cfg *wb_cfg;
  398. const struct msm_format *format;
  399. int ret;
  400. struct msm_gem_address_space *aspace;
  401. u32 fb_mode;
  402. if (!phys_enc || !phys_enc->sde_kms || !phys_enc->sde_kms->catalog ||
  403. !phys_enc->connector) {
  404. SDE_ERROR("invalid encoder\n");
  405. return;
  406. }
  407. wb_enc = to_sde_encoder_phys_wb(phys_enc);
  408. hw_wb = wb_enc->hw_wb;
  409. wb_cfg = &wb_enc->wb_cfg;
  410. memset(wb_cfg, 0, sizeof(struct sde_hw_wb_cfg));
  411. wb_cfg->intf_mode = phys_enc->intf_mode;
  412. fb_mode = sde_connector_get_property(phys_enc->connector->state,
  413. CONNECTOR_PROP_FB_TRANSLATION_MODE);
  414. if (phys_enc->enable_state == SDE_ENC_DISABLING)
  415. wb_cfg->is_secure = false;
  416. else
  417. wb_cfg->is_secure = (fb_mode == SDE_DRM_FB_SEC) ? true : false;
  418. aspace = (wb_cfg->is_secure) ? wb_enc->aspace[SDE_IOMMU_DOMAIN_SECURE] :
  419. wb_enc->aspace[SDE_IOMMU_DOMAIN_UNSECURE];
  420. ret = msm_framebuffer_prepare(fb, aspace);
  421. if (ret) {
  422. SDE_ERROR("[enc:%d wb:%d] prep fb failed; fb_sec:%d, ret:%d\n",
  423. DRMID(phys_enc->parent), WBID(wb_enc), wb_cfg->is_secure, ret);
  424. return;
  425. }
  426. /* cache framebuffer for cleanup in writeback done */
  427. wb_enc->wb_fb = fb;
  428. wb_enc->wb_aspace = aspace;
  429. drm_framebuffer_get(fb);
  430. format = msm_framebuffer_format(fb);
  431. if (!format) {
  432. SDE_DEBUG("[enc:%d wb:%d] invalid fb fmt\n", DRMID(phys_enc->parent), WBID(wb_enc));
  433. return;
  434. }
  435. wb_cfg->dest.format = sde_get_sde_format_ext(format->pixel_format, fb->modifier);
  436. if (!wb_cfg->dest.format) {
  437. /* this error should be detected during atomic_check */
  438. SDE_ERROR("[enc:%d wb:%d] failed to get format:%x\n",
  439. DRMID(phys_enc->parent), WBID(wb_enc), format->pixel_format);
  440. return;
  441. }
  442. wb_cfg->roi = *wb_roi;
  443. ret = sde_format_populate_layout(aspace, fb, &wb_cfg->dest);
  444. if (ret) {
  445. SDE_DEBUG("[enc:%d wb:%d] failed to populate layout; ret:%d\n",
  446. DRMID(phys_enc->parent), WBID(wb_enc), ret);
  447. return;
  448. }
  449. wb_cfg->dest.width = fb->width;
  450. wb_cfg->dest.height = fb->height;
  451. wb_cfg->dest.num_planes = wb_cfg->dest.format->num_planes;
  452. if ((wb_cfg->dest.format->fetch_planes == SDE_PLANE_PLANAR) &&
  453. (wb_cfg->dest.format->element[0] == C1_B_Cb))
  454. swap(wb_cfg->dest.plane_addr[1], wb_cfg->dest.plane_addr[2]);
  455. _sde_encoder_phys_wb_setup_roi(phys_enc, wb_cfg, out_width, out_height);
  456. _sde_encoder_phys_wb_setup_cdp(phys_enc, wb_cfg);
  457. _sde_encoder_phys_wb_setup_out_cfg(phys_enc, wb_cfg);
  458. }
  459. static void _sde_encoder_phys_wb_setup_cwb(struct sde_encoder_phys *phys_enc, bool enable)
  460. {
  461. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  462. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  463. struct sde_hw_ctl *hw_ctl = phys_enc->hw_ctl;
  464. struct sde_crtc *crtc = to_sde_crtc(wb_enc->crtc);
  465. struct sde_hw_pingpong *hw_pp = phys_enc->hw_pp;
  466. struct sde_hw_dnsc_blur *hw_dnsc_blur = phys_enc->hw_dnsc_blur;
  467. bool need_merge = (crtc->num_mixers > 1);
  468. int i = 0;
  469. const int num_wb = 1;
  470. if (!phys_enc->in_clone_mode) {
  471. SDE_DEBUG("[enc:%d wb:%d] not in CWB mode. early return\n",
  472. DRMID(phys_enc->parent), WBID(wb_enc));
  473. return;
  474. }
  475. if (!hw_pp || !hw_ctl || !hw_wb || hw_pp->idx >= PINGPONG_MAX) {
  476. SDE_ERROR("[enc:%d wb:%d] invalid hw resources - return\n",
  477. DRMID(phys_enc->parent), WBID(wb_enc));
  478. return;
  479. }
  480. hw_ctl = crtc->mixers[0].hw_ctl;
  481. if (hw_ctl && hw_ctl->ops.setup_intf_cfg_v1 &&
  482. (test_bit(SDE_WB_CWB_CTRL, &hw_wb->caps->features) ||
  483. test_bit(SDE_WB_DCWB_CTRL, &hw_wb->caps->features))) {
  484. struct sde_hw_intf_cfg_v1 intf_cfg = { 0, };
  485. intf_cfg.wb_count = num_wb;
  486. intf_cfg.wb[0] = hw_wb->idx;
  487. for (i = 0; i < crtc->num_mixers; i++)
  488. intf_cfg.cwb[intf_cfg.cwb_count++] = (enum sde_cwb)
  489. (test_bit(SDE_WB_DCWB_CTRL, &hw_wb->caps->features) ?
  490. ((hw_pp->idx % 2) + i) : (hw_pp->idx + i));
  491. if (hw_pp->merge_3d && (intf_cfg.merge_3d_count <
  492. MAX_MERGE_3D_PER_CTL_V1) && need_merge)
  493. intf_cfg.merge_3d[intf_cfg.merge_3d_count++] = hw_pp->merge_3d->idx;
  494. if (hw_dnsc_blur)
  495. intf_cfg.dnsc_blur[intf_cfg.dnsc_blur_count++] = hw_dnsc_blur->idx;
  496. if (hw_pp->ops.setup_3d_mode)
  497. hw_pp->ops.setup_3d_mode(hw_pp, (enable && need_merge) ?
  498. BLEND_3D_H_ROW_INT : 0);
  499. if ((hw_wb->ops.bind_pingpong_blk) &&
  500. test_bit(SDE_WB_CWB_CTRL, &hw_wb->caps->features))
  501. hw_wb->ops.bind_pingpong_blk(hw_wb, enable, hw_pp->idx);
  502. if ((hw_wb->ops.bind_dcwb_pp_blk) &&
  503. test_bit(SDE_WB_DCWB_CTRL, &hw_wb->caps->features))
  504. hw_wb->ops.bind_dcwb_pp_blk(hw_wb, enable, hw_pp->idx);
  505. if (hw_ctl->ops.update_intf_cfg) {
  506. hw_ctl->ops.update_intf_cfg(hw_ctl, &intf_cfg, enable);
  507. SDE_DEBUG("[enc:%d wb:%d] in CWB/DCWB mode on CTL_%d PP-%d merge3d:%d\n",
  508. DRMID(phys_enc->parent), WBID(wb_enc),
  509. hw_ctl->idx - CTL_0, hw_pp->idx - PINGPONG_0,
  510. hw_pp->merge_3d ? hw_pp->merge_3d->idx - MERGE_3D_0 : -1);
  511. }
  512. } else {
  513. struct sde_hw_intf_cfg *intf_cfg = &phys_enc->intf_cfg;
  514. memset(intf_cfg, 0, sizeof(struct sde_hw_intf_cfg));
  515. intf_cfg->intf = SDE_NONE;
  516. intf_cfg->wb = hw_wb->idx;
  517. if (hw_ctl && hw_ctl->ops.update_wb_cfg) {
  518. hw_ctl->ops.update_wb_cfg(hw_ctl, intf_cfg, enable);
  519. SDE_DEBUG("[enc:%d wb:%d] in CWB/DCWB mode adding WB for CTL_%d\n",
  520. DRMID(phys_enc->parent), WBID(wb_enc), hw_ctl->idx - CTL_0);
  521. }
  522. }
  523. }
  524. static void _sde_encoder_phys_wb_setup_ctl(struct sde_encoder_phys *phys_enc,
  525. const struct sde_format *format)
  526. {
  527. struct sde_encoder_phys_wb *wb_enc;
  528. struct sde_hw_wb *hw_wb;
  529. struct sde_hw_cdm *hw_cdm;
  530. struct sde_hw_dnsc_blur *hw_dnsc_blur;
  531. struct sde_hw_ctl *ctl;
  532. const int num_wb = 1;
  533. if (!phys_enc) {
  534. SDE_ERROR("invalid encoder\n");
  535. return;
  536. }
  537. wb_enc = to_sde_encoder_phys_wb(phys_enc);
  538. if (phys_enc->in_clone_mode) {
  539. SDE_DEBUG("[enc:%d wb:%d] in CWB mode. early return\n",
  540. DRMID(phys_enc->parent), WBID(wb_enc));
  541. return;
  542. }
  543. hw_wb = wb_enc->hw_wb;
  544. hw_cdm = phys_enc->hw_cdm;
  545. hw_dnsc_blur = phys_enc->hw_dnsc_blur;
  546. ctl = phys_enc->hw_ctl;
  547. if (test_bit(SDE_CTL_ACTIVE_CFG, &ctl->caps->features) &&
  548. (phys_enc->hw_ctl && phys_enc->hw_ctl->ops.setup_intf_cfg_v1)) {
  549. struct sde_hw_intf_cfg_v1 *intf_cfg_v1 = &phys_enc->intf_cfg_v1;
  550. struct sde_hw_pingpong *hw_pp = phys_enc->hw_pp;
  551. enum sde_3d_blend_mode mode_3d;
  552. memset(intf_cfg_v1, 0, sizeof(struct sde_hw_intf_cfg_v1));
  553. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  554. intf_cfg_v1->intf_count = SDE_NONE;
  555. intf_cfg_v1->wb_count = num_wb;
  556. intf_cfg_v1->wb[0] = hw_wb->idx;
  557. if (SDE_FORMAT_IS_YUV(format)) {
  558. intf_cfg_v1->cdm_count = num_wb;
  559. intf_cfg_v1->cdm[0] = hw_cdm->idx;
  560. }
  561. if (hw_dnsc_blur) {
  562. intf_cfg_v1->dnsc_blur_count = num_wb;
  563. intf_cfg_v1->dnsc_blur[0] = hw_dnsc_blur->idx;
  564. }
  565. if (mode_3d && hw_pp && hw_pp->merge_3d &&
  566. intf_cfg_v1->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  567. intf_cfg_v1->merge_3d[intf_cfg_v1->merge_3d_count++] = hw_pp->merge_3d->idx;
  568. if (hw_pp && hw_pp->ops.setup_3d_mode)
  569. hw_pp->ops.setup_3d_mode(hw_pp, mode_3d);
  570. /* setup which pp blk will connect to this wb */
  571. if (hw_pp && hw_wb->ops.bind_pingpong_blk)
  572. hw_wb->ops.bind_pingpong_blk(hw_wb, true, hw_pp->idx);
  573. phys_enc->hw_ctl->ops.setup_intf_cfg_v1(phys_enc->hw_ctl, intf_cfg_v1);
  574. } else if (phys_enc->hw_ctl && phys_enc->hw_ctl->ops.setup_intf_cfg) {
  575. struct sde_hw_intf_cfg *intf_cfg = &phys_enc->intf_cfg;
  576. memset(intf_cfg, 0, sizeof(struct sde_hw_intf_cfg));
  577. intf_cfg->intf = SDE_NONE;
  578. intf_cfg->wb = hw_wb->idx;
  579. intf_cfg->mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  580. phys_enc->hw_ctl->ops.setup_intf_cfg(phys_enc->hw_ctl, intf_cfg);
  581. }
  582. }
  583. static void _sde_enc_phys_wb_detect_cwb(struct sde_encoder_phys *phys_enc,
  584. struct drm_crtc_state *crtc_state)
  585. {
  586. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  587. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc_state);
  588. const struct sde_wb_cfg *wb_cfg = wb_enc->hw_wb->caps;
  589. u32 encoder_mask = 0;
  590. /* Check if WB has CWB support */
  591. if ((wb_cfg->features & BIT(SDE_WB_HAS_CWB)) || (wb_cfg->features & BIT(SDE_WB_HAS_DCWB))) {
  592. encoder_mask = crtc_state->encoder_mask;
  593. encoder_mask &= ~drm_encoder_mask(phys_enc->parent);
  594. }
  595. cstate->cwb_enc_mask = encoder_mask ? drm_encoder_mask(phys_enc->parent) : 0;
  596. SDE_DEBUG("[enc:%d wb:%d] detect CWB - status:%d, phys state:%d in_clone_mode:%d\n",
  597. DRMID(phys_enc->parent), WBID(wb_enc), cstate->cwb_enc_mask,
  598. phys_enc->enable_state, phys_enc->in_clone_mode);
  599. }
  600. static int _sde_enc_phys_wb_validate_dnsc_blur_filter(
  601. struct sde_dnsc_blur_filter_info *filter_info, u32 src, u32 dst)
  602. {
  603. u32 dnsc_ratio;
  604. if (!src || !dst || (src < dst)) {
  605. SDE_ERROR("invalid dnsc_blur src:%u, dst:%u\n", src, dst);
  606. return -EINVAL;
  607. }
  608. dnsc_ratio = DIV_ROUND_UP(src, dst);
  609. if ((src < filter_info->src_min) || (src > filter_info->src_max)
  610. || (dst < filter_info->dst_min) || (dst > filter_info->dst_max)) {
  611. SDE_ERROR(
  612. "invalid dnsc_blur size, fil:%d, src/dst:%u/%u, [min/max-src:%u/%u, dst:%u/%u]\n",
  613. filter_info->filter, src, dst, filter_info->src_min,
  614. filter_info->src_max, filter_info->dst_min, filter_info->dst_max);
  615. return -EINVAL;
  616. } else if ((dnsc_ratio < filter_info->min_ratio)
  617. || (dnsc_ratio > filter_info->max_ratio)) {
  618. SDE_ERROR(
  619. "invalid dnsc_blur ratio, fil:%d, src/dst:%u/%u, ratio:%u, ratio-min/max:%u/%u\n",
  620. filter_info->filter, src, dst, dnsc_ratio,
  621. filter_info->min_ratio, filter_info->max_ratio);
  622. return -EINVAL;
  623. }
  624. return 0;
  625. }
  626. static int _sde_enc_phys_wb_validate_dnsc_blur_ds(struct drm_crtc_state *crtc_state,
  627. struct drm_connector_state *conn_state, const struct sde_format *fmt)
  628. {
  629. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc_state);
  630. struct sde_connector_state *sde_conn_state = to_sde_connector_state(conn_state);
  631. struct sde_kms *sde_kms;
  632. struct sde_drm_dnsc_blur_cfg *cfg;
  633. struct sde_dnsc_blur_filter_info *filter_info;
  634. struct sde_io_res ds_res = {0, }, dnsc_blur_res = {0, };
  635. u32 ds_tap_pt = sde_crtc_get_property(cstate, CRTC_PROP_CAPTURE_OUTPUT);
  636. int ret = 0, i, j;
  637. sde_kms = sde_connector_get_kms(conn_state->connector);
  638. if (!sde_kms) {
  639. SDE_ERROR("invalid kms\n");
  640. return -EINVAL;
  641. }
  642. sde_crtc_get_ds_io_res(crtc_state, &ds_res);
  643. sde_connector_get_dnsc_blur_io_res(conn_state, &dnsc_blur_res);
  644. if ((ds_res.enabled && (!ds_res.src_w || !ds_res.src_h
  645. || !ds_res.dst_w || !ds_res.dst_h))) {
  646. SDE_ERROR("invalid ds cfg src:%ux%u dst:%ux%u\n",
  647. ds_res.src_w, ds_res.src_h, ds_res.dst_w, ds_res.dst_h);
  648. return -EINVAL;
  649. }
  650. if (!dnsc_blur_res.enabled)
  651. return 0;
  652. if (!dnsc_blur_res.src_w || !dnsc_blur_res.src_h
  653. || !dnsc_blur_res.dst_w || !dnsc_blur_res.dst_h) {
  654. SDE_ERROR("invalid dnsc_blur cfg src:%ux%u dst:%ux%u\n",
  655. dnsc_blur_res.src_w, dnsc_blur_res.src_h,
  656. dnsc_blur_res.dst_w, dnsc_blur_res.dst_h);
  657. return -EINVAL;
  658. } else if (ds_res.enabled && (ds_tap_pt == CAPTURE_DSPP_OUT)
  659. && ((ds_res.dst_w != dnsc_blur_res.src_w)
  660. || (ds_res.dst_h != dnsc_blur_res.src_h))) {
  661. SDE_ERROR("invalid DSPP OUT cfg: ds dst:%ux%u dnsc_blur src:%ux%u\n",
  662. ds_res.dst_w, ds_res.dst_h,
  663. dnsc_blur_res.src_w, dnsc_blur_res.src_h);
  664. return -EINVAL;
  665. } else if (ds_res.enabled && (ds_tap_pt == CAPTURE_MIXER_OUT)
  666. && ((ds_res.src_w != dnsc_blur_res.src_w)
  667. || (ds_res.src_h != dnsc_blur_res.src_h))) {
  668. SDE_ERROR("invalid MIXER OUT cfg: ds src:%ux%u dnsc_blur src:%ux%u\n",
  669. ds_res.dst_w, ds_res.dst_h,
  670. dnsc_blur_res.src_w, dnsc_blur_res.src_h);
  671. return -EINVAL;
  672. } else if (cstate->user_roi_list.num_rects) {
  673. SDE_ERROR("PU with dnsc_blur not supported\n");
  674. return -EINVAL;
  675. } else if (SDE_FORMAT_IS_YUV(fmt)) {
  676. SDE_ERROR("YUV output not supported with dnsc_blur\n");
  677. return -EINVAL;
  678. }
  679. for (i = 0; i < sde_conn_state->dnsc_blur_count; i++) {
  680. cfg = &sde_conn_state->dnsc_blur_cfg[i];
  681. for (j = 0; j < sde_kms->catalog->dnsc_blur_filter_count; j++) {
  682. filter_info = &sde_kms->catalog->dnsc_blur_filters[i];
  683. if (cfg->flags_h == filter_info->filter) {
  684. ret = _sde_enc_phys_wb_validate_dnsc_blur_filter(filter_info,
  685. cfg->src_width, cfg->dst_width);
  686. if (ret)
  687. break;
  688. }
  689. if (cfg->flags_v == filter_info->filter) {
  690. ret = _sde_enc_phys_wb_validate_dnsc_blur_filter(filter_info,
  691. cfg->src_height, cfg->dst_height);
  692. if (ret)
  693. break;
  694. }
  695. }
  696. }
  697. return ret;
  698. }
  699. static int _sde_enc_phys_wb_validate_cwb(struct sde_encoder_phys *phys_enc,
  700. struct drm_crtc_state *crtc_state,
  701. struct drm_connector_state *conn_state)
  702. {
  703. struct drm_framebuffer *fb;
  704. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc_state);
  705. struct sde_rect wb_roi = {0,}, pu_roi = {0,};
  706. u32 out_width = 0, out_height = 0;
  707. const struct sde_format *fmt;
  708. int prog_line, ret = 0;
  709. fb = sde_wb_connector_state_get_output_fb(conn_state);
  710. if (!fb) {
  711. SDE_DEBUG("no output framebuffer\n");
  712. return 0;
  713. }
  714. fmt = sde_get_sde_format_ext(fb->format->format, fb->modifier);
  715. if (!fmt) {
  716. SDE_ERROR("unsupported output pixel format:%x\n", fb->format->format);
  717. return -EINVAL;
  718. }
  719. ret = sde_wb_connector_state_get_output_roi(conn_state, &wb_roi);
  720. if (ret) {
  721. SDE_ERROR("failed to get roi %d\n", ret);
  722. return ret;
  723. }
  724. if (!wb_roi.w || !wb_roi.h) {
  725. SDE_ERROR("cwb roi is not set wxh:%dx%d\n", wb_roi.w, wb_roi.h);
  726. return -EINVAL;
  727. }
  728. prog_line = sde_connector_get_property(conn_state, CONNECTOR_PROP_EARLY_FENCE_LINE);
  729. if (prog_line) {
  730. SDE_ERROR("early fence not supported with CWB, prog_line:%d\n", prog_line);
  731. return -EINVAL;
  732. }
  733. /*
  734. * 1) No DS case: same restrictions for LM & DSSPP tap point
  735. * a) wb-roi should be inside FB
  736. * b) mode resolution & wb-roi should be same
  737. * 2) With DS case: restrictions would change based on tap point
  738. * 2.1) LM Tap Point:
  739. * a) wb-roi should be inside FB
  740. * b) wb-roi should be same as crtc-LM bounds
  741. * 2.2) DSPP Tap point: same as No DS case
  742. * a) wb-roi should be inside FB
  743. * b) mode resolution & wb-roi should be same
  744. * 3) With DNSC_BLUR case:
  745. * a) wb-roi should be inside FB
  746. * b) mode resolution and wb-roi should be same
  747. * 4) Partial Update case: additional stride check
  748. * a) cwb roi should be inside PU region or FB
  749. * b) cropping is only allowed for fully sampled data
  750. * c) add check for stride and QOS setting by 256B
  751. */
  752. _sde_enc_phys_wb_get_out_resolution(crtc_state, conn_state, &out_width, &out_height);
  753. if (SDE_FORMAT_IS_YUV(fmt) && ((wb_roi.w != out_width) || (wb_roi.h != out_height))) {
  754. SDE_ERROR("invalid wb roi[%dx%d] out[%dx%d] fmt:%x\n",
  755. wb_roi.w, wb_roi.h, out_width, out_height, fmt->base.pixel_format);
  756. return -EINVAL;
  757. }
  758. if ((wb_roi.w > out_width) || (wb_roi.h > out_height)) {
  759. SDE_ERROR("invalid wb roi[%dx%d] out[%dx%d]\n",
  760. wb_roi.w, wb_roi.h, out_width, out_height);
  761. return -EINVAL;
  762. }
  763. if (((wb_roi.w < out_width) || (wb_roi.h < out_height)) &&
  764. ((wb_roi.w * wb_roi.h * fmt->bpp) % 256) && !SDE_FORMAT_IS_LINEAR(fmt)) {
  765. SDE_ERROR("invalid stride w=%d h=%d bpp=%d out_width=%d, out_height=%d lin=%d\n",
  766. wb_roi.w, wb_roi.h, fmt->bpp, out_width, out_height,
  767. SDE_FORMAT_IS_LINEAR(fmt));
  768. return -EINVAL;
  769. }
  770. /*
  771. * If output size is equal to input size ensure wb_roi with x and y offset
  772. * will be within buffer. If output size is smaller, only width and height are taken
  773. * into consideration as output region will begin at top left corner
  774. */
  775. if ((fb->width == out_width && fb->height == out_height) &&
  776. (((wb_roi.x + wb_roi.w) > fb->width)
  777. || ((wb_roi.y + wb_roi.h) > fb->height))) {
  778. SDE_ERROR("invalid wb roi[%d,%d,%d,%d] fb[%dx%d] out[%dx%d]\n",
  779. wb_roi.x, wb_roi.y, wb_roi.w, wb_roi.h, fb->width, fb->height,
  780. out_width, out_height);
  781. return -EINVAL;
  782. } else if ((fb->width < out_width || fb->height < out_height) &&
  783. ((wb_roi.w > fb->width || wb_roi.h > fb->height))) {
  784. SDE_ERROR("invalid wb roi[%d,%d,%d,%d] fb[%dx%d] out[%dx%d]\n",
  785. wb_roi.x, wb_roi.y, wb_roi.w, wb_roi.h, fb->width, fb->height,
  786. out_width, out_height);
  787. return -EINVAL;
  788. }
  789. /* validate wb roi against pu rect */
  790. if (cstate->user_roi_list.num_rects) {
  791. sde_kms_rect_merge_rectangles(&cstate->user_roi_list, &pu_roi);
  792. if (wb_roi.w > pu_roi.w || wb_roi.h > pu_roi.h) {
  793. SDE_ERROR("invalid wb roi with pu [%dx%d vs %dx%d]\n",
  794. wb_roi.w, wb_roi.h, pu_roi.w, pu_roi.h);
  795. return -EINVAL;
  796. }
  797. }
  798. return ret;
  799. }
  800. /**
  801. * sde_encoder_phys_wb_atomic_check - verify and fixup given atomic states
  802. * @phys_enc: Pointer to physical encoder
  803. * @crtc_state: Pointer to CRTC atomic state
  804. * @conn_state: Pointer to connector atomic state
  805. */
  806. static int sde_encoder_phys_wb_atomic_check(struct sde_encoder_phys *phys_enc,
  807. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state)
  808. {
  809. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  810. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc_state);
  811. struct sde_connector_state *sde_conn_state;
  812. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  813. const struct sde_wb_cfg *wb_cfg = hw_wb->caps;
  814. struct drm_framebuffer *fb;
  815. const struct sde_format *fmt;
  816. struct sde_rect wb_roi;
  817. u32 out_width = 0, out_height = 0;
  818. const struct drm_display_mode *mode = &crtc_state->mode;
  819. int rc;
  820. bool clone_mode_curr = false;
  821. SDE_DEBUG("[enc:%d wb:%d] atomic_check:\"%s\",%d,%d]\n", DRMID(phys_enc->parent),
  822. WBID(wb_enc), mode->name, mode->hdisplay, mode->vdisplay);
  823. if (!conn_state || !conn_state->connector) {
  824. SDE_ERROR("[enc:%d wb:%d] invalid connector state\n",
  825. DRMID(phys_enc->parent), WBID(wb_enc));
  826. return -EINVAL;
  827. } else if (conn_state->connector->status != connector_status_connected) {
  828. SDE_ERROR("[enc:%d wb:%d] connector not connected; ret:%d\n",
  829. DRMID(phys_enc->parent), WBID(wb_enc), conn_state->connector->status);
  830. return -EINVAL;
  831. }
  832. sde_conn_state = to_sde_connector_state(conn_state);
  833. clone_mode_curr = phys_enc->in_clone_mode;
  834. _sde_enc_phys_wb_detect_cwb(phys_enc, crtc_state);
  835. if (clone_mode_curr && !cstate->cwb_enc_mask) {
  836. SDE_ERROR("[enc:%d wb:%d] WB commit before CWB disable\n",
  837. DRMID(phys_enc->parent), WBID(wb_enc));
  838. return -EINVAL;
  839. }
  840. memset(&wb_roi, 0, sizeof(struct sde_rect));
  841. rc = sde_wb_connector_state_get_output_roi(conn_state, &wb_roi);
  842. if (rc) {
  843. SDE_ERROR("[enc:%d wb:%d] failed to get roi; ret:%d\n",
  844. DRMID(phys_enc->parent), WBID(wb_enc), rc);
  845. return rc;
  846. }
  847. /* bypass check if commit with no framebuffer */
  848. fb = sde_wb_connector_state_get_output_fb(conn_state);
  849. if (!fb) {
  850. SDE_DEBUG("[enc:%d wb:%d] no out fb\n", DRMID(phys_enc->parent), WBID(wb_enc));
  851. return 0;
  852. }
  853. fmt = sde_get_sde_format_ext(fb->format->format, fb->modifier);
  854. if (!fmt) {
  855. SDE_ERROR("[enc:%d wb:%d] unsupported output pixel format:%x\n",
  856. DRMID(phys_enc->parent), WBID(wb_enc), fb->format->format);
  857. return -EINVAL;
  858. }
  859. SDE_DEBUG("[enc:%d enc:%d] fb_id:%u, wxh:%ux%u, fb_fmt:%x,%llx, roi:{%d,%d,%d,%d}\n",
  860. DRMID(phys_enc->parent), WBID(wb_enc), fb->base.id, fb->width, fb->height,
  861. fb->format->format, fb->modifier, wb_roi.x, wb_roi.y, wb_roi.w, wb_roi.h);
  862. if (fmt->chroma_sample == SDE_CHROMA_H2V1 ||
  863. fmt->chroma_sample == SDE_CHROMA_H1V2) {
  864. SDE_ERROR("[enc:%d wb:%d] invalid chroma sample type in output format:%x\n",
  865. DRMID(phys_enc->parent), WBID(wb_enc), fmt->base.pixel_format);
  866. return -EINVAL;
  867. }
  868. if (SDE_FORMAT_IS_UBWC(fmt) && !(wb_cfg->features & BIT(SDE_WB_UBWC))) {
  869. SDE_ERROR("[enc:%d wb:%d] invalid output format:%x\n",
  870. DRMID(phys_enc->parent), WBID(wb_enc), fmt->base.pixel_format);
  871. return -EINVAL;
  872. }
  873. if (SDE_FORMAT_IS_YUV(fmt) != !!phys_enc->hw_cdm)
  874. crtc_state->mode_changed = true;
  875. rc = _sde_enc_phys_wb_validate_dnsc_blur_ds(crtc_state, conn_state, fmt);
  876. if (rc) {
  877. SDE_ERROR("[enc:%d wb:%d] failed dnsc_blur/ds validation; ret:%d\n",
  878. DRMID(phys_enc->parent), WBID(wb_enc), rc);
  879. return rc;
  880. }
  881. /* if in clone mode, return after cwb validation */
  882. if (cstate->cwb_enc_mask) {
  883. rc = _sde_enc_phys_wb_validate_cwb(phys_enc, crtc_state, conn_state);
  884. if (rc)
  885. SDE_ERROR("[enc:%d wb:%d] failed in cwb validation %d\n",
  886. DRMID(phys_enc->parent), WBID(wb_enc), rc);
  887. return rc;
  888. }
  889. _sde_enc_phys_wb_get_out_resolution(crtc_state, conn_state, &out_width, &out_height);
  890. if (!wb_roi.w || !wb_roi.h) {
  891. wb_roi.x = 0;
  892. wb_roi.y = 0;
  893. wb_roi.w = out_width;
  894. wb_roi.h = out_height;
  895. }
  896. if ((wb_roi.x + wb_roi.w > fb->width) || (wb_roi.x + wb_roi.w > out_width)) {
  897. SDE_ERROR("[enc:%d wb:%d] invalid roi x:%d, w:%d, fb_w:%d, mode_w:%d, out_w:%d\n",
  898. DRMID(phys_enc->parent), WBID(wb_enc), wb_roi.x, wb_roi.w,
  899. fb->width, mode->hdisplay, out_width);
  900. return -EINVAL;
  901. } else if ((wb_roi.y + wb_roi.h > fb->height) || (wb_roi.y + wb_roi.h > out_height)) {
  902. SDE_ERROR("[enc:%d wb:%d] invalid roi y:%d, h:%d, fb_h:%d, mode_h%d, out_h:%d\n",
  903. DRMID(phys_enc->parent), WBID(wb_enc), wb_roi.y, wb_roi.h,
  904. fb->height, mode->vdisplay, out_height);
  905. return -EINVAL;
  906. } else if ((out_width > mode->hdisplay) || (out_height > mode->vdisplay)) {
  907. SDE_ERROR("[enc:%d wb:%d] invalid o w/h o_w:%d, mode_w:%d, o_h:%d, mode_h:%d\n",
  908. DRMID(phys_enc->parent), WBID(wb_enc), out_width, mode->hdisplay,
  909. out_height, mode->vdisplay);
  910. return -EINVAL;
  911. } else if (wb_roi.w > SDE_WB_MAX_LINEWIDTH(fmt, wb_cfg)) {
  912. SDE_ERROR("[enc:%d wb:%d] invalid roi ubwc:%d, w:%d, maxlinewidth:%u\n",
  913. DRMID(phys_enc->parent), WBID(wb_enc), SDE_FORMAT_IS_UBWC(fmt),
  914. wb_roi.w, SDE_WB_MAX_LINEWIDTH(fmt, wb_cfg));
  915. return -EINVAL;
  916. }
  917. return rc;
  918. }
  919. static void _sde_encoder_phys_wb_setup_cache(struct sde_encoder_phys_wb *wb_enc,
  920. struct drm_framebuffer *fb)
  921. {
  922. struct sde_wb_device *wb_dev = wb_enc->wb_dev;
  923. struct drm_connector_state *state = wb_dev->connector->state;
  924. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  925. struct sde_crtc *sde_crtc = to_sde_crtc(wb_enc->crtc);
  926. struct sde_sc_cfg *sc_cfg = &hw_wb->catalog->sc_cfg[SDE_SYS_CACHE_DISP_WB];
  927. struct sde_hw_wb_sc_cfg *cfg = &wb_enc->sc_cfg;
  928. u32 cache_enable;
  929. if (!sc_cfg->has_sys_cache) {
  930. SDE_DEBUG("sys cache feature not enabled\n");
  931. return;
  932. }
  933. if (!hw_wb || !hw_wb->ops.setup_sys_cache) {
  934. SDE_DEBUG("unsupported ops: setup_sys_cache WB %d\n", WBID(wb_enc));
  935. return;
  936. }
  937. cache_enable = sde_connector_get_property(state, CONNECTOR_PROP_CACHE_STATE);
  938. if (!cfg->wr_en && !cache_enable)
  939. return;
  940. cfg->wr_en = cache_enable;
  941. cfg->flags = SYS_CACHE_EN_FLAG | SYS_CACHE_SCID;
  942. if (cache_enable) {
  943. cfg->wr_scid = sc_cfg->llcc_scid;
  944. cfg->type = SDE_SYS_CACHE_DISP_WB;
  945. msm_framebuffer_set_cache_hint(fb, MSM_FB_CACHE_WRITE_EN, SDE_SYS_CACHE_DISP_WB);
  946. } else {
  947. cfg->wr_scid = 0x0;
  948. cfg->type = SDE_SYS_CACHE_NONE;
  949. msm_framebuffer_set_cache_hint(fb, MSM_FB_CACHE_NONE, SDE_SYS_CACHE_NONE);
  950. }
  951. sde_crtc->new_perf.llcc_active[SDE_SYS_CACHE_DISP_WB] = cache_enable;
  952. sde_core_perf_crtc_update_llcc(wb_enc->crtc);
  953. hw_wb->ops.setup_sys_cache(hw_wb, cfg);
  954. SDE_EVT32(WBID(wb_enc), cfg->wr_scid, cfg->flags, cfg->type, cache_enable);
  955. }
  956. static void _sde_encoder_phys_wb_update_cwb_flush(struct sde_encoder_phys *phys_enc, bool enable)
  957. {
  958. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  959. struct sde_hw_wb *hw_wb;
  960. struct sde_hw_ctl *hw_ctl;
  961. struct sde_hw_cdm *hw_cdm;
  962. struct sde_hw_pingpong *hw_pp;
  963. struct sde_hw_dnsc_blur *hw_dnsc_blur;
  964. struct sde_crtc *crtc;
  965. struct sde_crtc_state *crtc_state;
  966. int i = 0, cwb_capture_mode = 0;
  967. enum sde_cwb cwb_idx = 0;
  968. enum sde_dcwb dcwb_idx = 0;
  969. enum sde_cwb src_pp_idx = 0;
  970. bool dspp_out = false, need_merge = false;
  971. struct sde_connector *c_conn = NULL;
  972. struct sde_connector_state *c_state = NULL;
  973. void *dither_cfg = NULL;
  974. size_t dither_sz = 0;
  975. if (!phys_enc->in_clone_mode) {
  976. SDE_DEBUG("enc:%d, wb:%d - not in CWB mode. early return\n",
  977. DRMID(phys_enc->parent), WBID(wb_enc));
  978. return;
  979. }
  980. crtc = to_sde_crtc(wb_enc->crtc);
  981. crtc_state = to_sde_crtc_state(wb_enc->crtc->state);
  982. cwb_capture_mode = sde_crtc_get_property(crtc_state,
  983. CRTC_PROP_CAPTURE_OUTPUT);
  984. hw_pp = phys_enc->hw_pp;
  985. hw_wb = wb_enc->hw_wb;
  986. hw_cdm = phys_enc->hw_cdm;
  987. hw_dnsc_blur = phys_enc->hw_dnsc_blur;
  988. /* In CWB mode, program actual source master sde_hw_ctl from crtc */
  989. hw_ctl = crtc->mixers[0].hw_ctl;
  990. if (!hw_ctl || !hw_wb || !hw_pp) {
  991. SDE_ERROR("[enc:%d wb:%d] HW resource not available for CWB\n",
  992. DRMID(phys_enc->parent), WBID(wb_enc));
  993. return;
  994. }
  995. /* treating LM idx of primary display ctl path as source ping-pong idx*/
  996. src_pp_idx = (enum sde_cwb)crtc->mixers[0].hw_lm->idx;
  997. cwb_idx = (enum sde_cwb)hw_pp->idx;
  998. dspp_out = (cwb_capture_mode == CAPTURE_DSPP_OUT);
  999. need_merge = (crtc->num_mixers > 1) ? true : false;
  1000. if (test_bit(SDE_WB_DCWB_CTRL, &hw_wb->caps->features)) {
  1001. dcwb_idx = (enum sde_dcwb) ((hw_pp->idx % 2) + i);
  1002. if ((dcwb_idx + crtc->num_mixers) > DCWB_MAX) {
  1003. SDE_ERROR("[enc:%d, wb:%d] invalid DCWB config; dcwb=%d, num_lm=%d\n",
  1004. DRMID(phys_enc->parent), WBID(wb_enc), dcwb_idx, crtc->num_mixers);
  1005. return;
  1006. }
  1007. } else {
  1008. if (src_pp_idx > CWB_0 || ((cwb_idx + crtc->num_mixers) > CWB_MAX)) {
  1009. SDE_ERROR("[enc:%d wb:%d] invalid CWB onfig; pp_idx:%d, cwb:%d, num_lm%d\n",
  1010. DRMID(phys_enc->parent), WBID(wb_enc), src_pp_idx,
  1011. dcwb_idx, crtc->num_mixers);
  1012. return;
  1013. }
  1014. }
  1015. if (hw_ctl->ops.update_bitmask)
  1016. hw_ctl->ops.update_bitmask(hw_ctl, SDE_HW_FLUSH_WB, hw_wb->idx, 1);
  1017. if (hw_ctl->ops.update_bitmask && hw_cdm)
  1018. hw_ctl->ops.update_bitmask(hw_ctl, SDE_HW_FLUSH_CDM, hw_cdm->idx, 1);
  1019. if (hw_ctl->ops.update_dnsc_blur_bitmask && hw_dnsc_blur)
  1020. hw_ctl->ops.update_dnsc_blur_bitmask(hw_ctl, hw_dnsc_blur->idx, 1);
  1021. if (test_bit(SDE_WB_CWB_CTRL, &hw_wb->caps->features) ||
  1022. test_bit(SDE_WB_DCWB_CTRL, &hw_wb->caps->features)) {
  1023. if (test_bit(SDE_WB_CWB_DITHER_CTRL, &hw_wb->caps->features)) {
  1024. if (cwb_capture_mode) {
  1025. c_conn = to_sde_connector(phys_enc->connector);
  1026. c_state = to_sde_connector_state(phys_enc->connector->state);
  1027. dither_cfg = msm_property_get_blob(&c_conn->property_info,
  1028. &c_state->property_state, &dither_sz,
  1029. CONNECTOR_PROP_PP_CWB_DITHER);
  1030. SDE_DEBUG("Read cwb dither setting from blob %pK\n", dither_cfg);
  1031. } else {
  1032. /* disable case: tap is lm */
  1033. dither_cfg = NULL;
  1034. }
  1035. }
  1036. for (i = 0; i < crtc->num_mixers; i++) {
  1037. src_pp_idx = (enum sde_cwb) (src_pp_idx + i);
  1038. if (test_bit(SDE_WB_DCWB_CTRL, &hw_wb->caps->features)) {
  1039. dcwb_idx = (enum sde_dcwb) ((hw_pp->idx % 2) + i);
  1040. if (test_bit(SDE_WB_CWB_DITHER_CTRL, &hw_wb->caps->features)) {
  1041. if (hw_wb->ops.program_cwb_dither_ctrl)
  1042. hw_wb->ops.program_cwb_dither_ctrl(hw_wb,
  1043. dcwb_idx, dither_cfg, dither_sz, enable);
  1044. }
  1045. if (hw_wb->ops.program_dcwb_ctrl)
  1046. hw_wb->ops.program_dcwb_ctrl(hw_wb, dcwb_idx,
  1047. src_pp_idx, cwb_capture_mode, enable);
  1048. if (hw_ctl->ops.update_bitmask)
  1049. hw_ctl->ops.update_bitmask(hw_ctl,
  1050. SDE_HW_FLUSH_CWB, dcwb_idx, 1);
  1051. } else if (test_bit(SDE_WB_CWB_CTRL, &hw_wb->caps->features)) {
  1052. cwb_idx = (enum sde_cwb) (hw_pp->idx + i);
  1053. if (hw_wb->ops.program_cwb_ctrl)
  1054. hw_wb->ops.program_cwb_ctrl(hw_wb, cwb_idx,
  1055. src_pp_idx, dspp_out, enable);
  1056. if (hw_ctl->ops.update_bitmask)
  1057. hw_ctl->ops.update_bitmask(hw_ctl,
  1058. SDE_HW_FLUSH_CWB, cwb_idx, 1);
  1059. }
  1060. }
  1061. if (need_merge && hw_ctl->ops.update_bitmask && hw_pp && hw_pp->merge_3d)
  1062. hw_ctl->ops.update_bitmask(hw_ctl, SDE_HW_FLUSH_MERGE_3D,
  1063. hw_pp->merge_3d->idx, 1);
  1064. } else {
  1065. phys_enc->hw_mdptop->ops.set_cwb_ppb_cntl(phys_enc->hw_mdptop,
  1066. need_merge, dspp_out);
  1067. }
  1068. }
  1069. /**
  1070. * _sde_encoder_phys_wb_update_flush - flush hardware update
  1071. * @phys_enc: Pointer to physical encoder
  1072. */
  1073. static void _sde_encoder_phys_wb_update_flush(struct sde_encoder_phys *phys_enc)
  1074. {
  1075. struct sde_encoder_phys_wb *wb_enc;
  1076. struct sde_hw_wb *hw_wb;
  1077. struct sde_hw_ctl *hw_ctl;
  1078. struct sde_hw_cdm *hw_cdm;
  1079. struct sde_hw_pingpong *hw_pp;
  1080. struct sde_hw_dnsc_blur *hw_dnsc_blur;
  1081. struct sde_ctl_flush_cfg pending_flush = {0,};
  1082. if (!phys_enc)
  1083. return;
  1084. wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1085. hw_wb = wb_enc->hw_wb;
  1086. hw_cdm = phys_enc->hw_cdm;
  1087. hw_pp = phys_enc->hw_pp;
  1088. hw_ctl = phys_enc->hw_ctl;
  1089. hw_dnsc_blur = phys_enc->hw_dnsc_blur;
  1090. SDE_DEBUG("[enc:%d wb:%d]\n", DRMID(phys_enc->parent), WBID(wb_enc));
  1091. if (phys_enc->in_clone_mode) {
  1092. SDE_DEBUG("[enc:%d wb:%d] in CWB mode. early return\n",
  1093. DRMID(phys_enc->parent), WBID(wb_enc));
  1094. return;
  1095. }
  1096. if (!hw_ctl) {
  1097. SDE_DEBUG("[enc:%d wb:%d] invalid ctl\n", DRMID(phys_enc->parent), WBID(wb_enc));
  1098. return;
  1099. }
  1100. if (hw_ctl->ops.update_bitmask)
  1101. hw_ctl->ops.update_bitmask(hw_ctl, SDE_HW_FLUSH_WB, hw_wb->idx, 1);
  1102. if (hw_ctl->ops.update_bitmask && hw_cdm)
  1103. hw_ctl->ops.update_bitmask(hw_ctl, SDE_HW_FLUSH_CDM, hw_cdm->idx, 1);
  1104. if (hw_ctl->ops.update_bitmask && hw_pp && hw_pp->merge_3d)
  1105. hw_ctl->ops.update_bitmask(hw_ctl, SDE_HW_FLUSH_MERGE_3D, hw_pp->merge_3d->idx, 1);
  1106. if (hw_ctl->ops.update_dnsc_blur_bitmask && hw_dnsc_blur)
  1107. hw_ctl->ops.update_dnsc_blur_bitmask(hw_ctl, hw_dnsc_blur->idx, 1);
  1108. if (hw_ctl->ops.get_pending_flush)
  1109. hw_ctl->ops.get_pending_flush(hw_ctl, &pending_flush);
  1110. SDE_DEBUG("[enc:%d wb:%d] Pending flush mask for CTL_%d is 0x%x\n",
  1111. DRMID(phys_enc->parent), WBID(wb_enc),
  1112. hw_ctl->idx - CTL_0, pending_flush.pending_flush_mask);
  1113. }
  1114. static void _sde_encoder_phys_wb_setup_dnsc_blur(struct sde_encoder_phys *phys_enc)
  1115. {
  1116. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1117. struct sde_wb_device *wb_dev = wb_enc->wb_dev;
  1118. struct sde_kms *sde_kms = phys_enc->sde_kms;
  1119. struct sde_hw_dnsc_blur *hw_dnsc_blur = phys_enc->hw_dnsc_blur;
  1120. struct sde_hw_pingpong *hw_pp = phys_enc->hw_pp;
  1121. struct sde_connector *sde_conn;
  1122. struct sde_connector_state *sde_conn_state;
  1123. struct sde_drm_dnsc_blur_cfg *cfg;
  1124. int i;
  1125. bool enable;
  1126. if (!sde_kms->catalog->dnsc_blur_count || !hw_dnsc_blur || !hw_pp
  1127. || !hw_dnsc_blur->ops.setup_dnsc_blur)
  1128. return;
  1129. sde_conn = to_sde_connector(wb_dev->connector);
  1130. sde_conn_state = to_sde_connector_state(wb_dev->connector->state);
  1131. /* swap between 0 & 1 lut idx on each config change for gaussian lut */
  1132. sde_conn_state->dnsc_blur_lut = 1 - sde_conn_state->dnsc_blur_lut;
  1133. for (i = 0; i < sde_conn_state->dnsc_blur_count; i++) {
  1134. cfg = &sde_conn_state->dnsc_blur_cfg[i];
  1135. enable = (cfg->flags & DNSC_BLUR_EN);
  1136. hw_dnsc_blur->ops.setup_dnsc_blur(hw_dnsc_blur, cfg, sde_conn_state->dnsc_blur_lut);
  1137. if (hw_dnsc_blur->ops.setup_dither)
  1138. hw_dnsc_blur->ops.setup_dither(hw_dnsc_blur, cfg);
  1139. if (hw_dnsc_blur->ops.bind_pingpong_blk)
  1140. hw_dnsc_blur->ops.bind_pingpong_blk(hw_dnsc_blur, enable, hw_pp->idx,
  1141. phys_enc->in_clone_mode);
  1142. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc), sde_conn_state->dnsc_blur_count,
  1143. cfg->flags, cfg->flags_h, cfg->flags_v, cfg->src_width,
  1144. cfg->src_height, cfg->dst_width, cfg->dst_height,
  1145. sde_conn_state->dnsc_blur_lut);
  1146. }
  1147. }
  1148. static void _sde_encoder_phys_wb_setup_prog_line(struct sde_encoder_phys *phys_enc)
  1149. {
  1150. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1151. struct sde_wb_device *wb_dev = wb_enc->wb_dev;
  1152. struct drm_connector_state *state = wb_dev->connector->state;
  1153. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  1154. u32 prog_line;
  1155. if (phys_enc->in_clone_mode || !hw_wb->ops.set_prog_line_count)
  1156. return;
  1157. prog_line = sde_connector_get_property(state, CONNECTOR_PROP_EARLY_FENCE_LINE);
  1158. if (wb_enc->prog_line != prog_line) {
  1159. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc), wb_enc->prog_line, prog_line);
  1160. wb_enc->prog_line = prog_line;
  1161. hw_wb->ops.set_prog_line_count(hw_wb, prog_line);
  1162. }
  1163. }
  1164. /**
  1165. * sde_encoder_phys_wb_setup - setup writeback encoder
  1166. * @phys_enc: Pointer to physical encoder
  1167. */
  1168. static void sde_encoder_phys_wb_setup(struct sde_encoder_phys *phys_enc)
  1169. {
  1170. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1171. struct drm_display_mode mode = phys_enc->cached_mode;
  1172. struct drm_connector_state *conn_state = phys_enc->connector->state;
  1173. struct drm_crtc_state *crtc_state = wb_enc->crtc->state;
  1174. struct drm_framebuffer *fb;
  1175. struct sde_rect *wb_roi = &wb_enc->wb_roi;
  1176. u32 out_width = 0, out_height = 0;
  1177. SDE_DEBUG("[enc:%d wb:%d] mode_set:\"%s\",%d,%d]\n", DRMID(phys_enc->parent),
  1178. WBID(wb_enc), mode.name, mode.hdisplay, mode.vdisplay);
  1179. memset(wb_roi, 0, sizeof(struct sde_rect));
  1180. /* clear writeback framebuffer - will be updated in setup_fb */
  1181. wb_enc->wb_fb = NULL;
  1182. wb_enc->wb_aspace = NULL;
  1183. if (phys_enc->enable_state == SDE_ENC_DISABLING) {
  1184. fb = wb_enc->fb_disable;
  1185. wb_roi->w = 0;
  1186. wb_roi->h = 0;
  1187. } else {
  1188. fb = sde_wb_get_output_fb(wb_enc->wb_dev);
  1189. sde_wb_get_output_roi(wb_enc->wb_dev, wb_roi);
  1190. }
  1191. if (!fb) {
  1192. SDE_DEBUG("[enc:%d wb:%d] no out fb\n", DRMID(phys_enc->parent), WBID(wb_enc));
  1193. return;
  1194. }
  1195. SDE_DEBUG("[fb_id:%u][fb:%u,%u]\n", fb->base.id, fb->width, fb->height);
  1196. _sde_enc_phys_wb_get_out_resolution(crtc_state, conn_state, &out_width, &out_height);
  1197. if (wb_roi->w == 0 || wb_roi->h == 0) {
  1198. wb_roi->x = 0;
  1199. wb_roi->y = 0;
  1200. wb_roi->w = out_width;
  1201. wb_roi->h = out_height;
  1202. }
  1203. wb_enc->wb_fmt = sde_get_sde_format_ext(fb->format->format,
  1204. fb->modifier);
  1205. if (!wb_enc->wb_fmt) {
  1206. SDE_ERROR("[enc:%d wb:%d] unsupported output pixel format:%d\n",
  1207. DRMID(phys_enc->parent), WBID(wb_enc), fb->format->format);
  1208. return;
  1209. }
  1210. SDE_DEBUG("[enc:%d enc:%d] fb_id:%u, wxh:%ux%u, fb_fmt:%x,%llx, roi:{%d,%d,%d,%d}\n",
  1211. DRMID(phys_enc->parent), WBID(wb_enc), fb->base.id, fb->width, fb->height,
  1212. fb->format->format, fb->modifier, wb_roi->x, wb_roi->y, wb_roi->w, wb_roi->h);
  1213. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc), wb_roi->x, wb_roi->y, wb_roi->w, wb_roi->h,
  1214. out_width, out_height, fb->width, fb->height, mode.hdisplay, mode.vdisplay);
  1215. sde_encoder_phys_wb_set_ot_limit(phys_enc);
  1216. sde_encoder_phys_wb_set_qos_remap(phys_enc);
  1217. sde_encoder_phys_wb_set_qos(phys_enc);
  1218. sde_encoder_phys_setup_cdm(phys_enc, fb, wb_enc->wb_fmt, wb_roi);
  1219. sde_encoder_phys_wb_setup_fb(phys_enc, fb, wb_roi, out_width, out_height);
  1220. _sde_encoder_phys_wb_setup_ctl(phys_enc, wb_enc->wb_fmt);
  1221. _sde_encoder_phys_wb_setup_cache(wb_enc, fb);
  1222. _sde_encoder_phys_wb_setup_cwb(phys_enc, true);
  1223. _sde_encoder_phys_wb_setup_prog_line(phys_enc);
  1224. _sde_encoder_phys_wb_setup_dnsc_blur(phys_enc);
  1225. }
  1226. static void sde_encoder_phys_wb_ctl_start_irq(void *arg, int irq_idx)
  1227. {
  1228. struct sde_encoder_phys_wb *wb_enc = arg;
  1229. struct sde_encoder_phys *phys_enc;
  1230. struct sde_hw_wb *hw_wb;
  1231. u32 line_cnt = 0;
  1232. if (!wb_enc)
  1233. return;
  1234. SDE_ATRACE_BEGIN("ctl_start_irq");
  1235. phys_enc = &wb_enc->base;
  1236. if (atomic_add_unless(&phys_enc->pending_ctl_start_cnt, -1, 0))
  1237. wake_up_all(&phys_enc->pending_kickoff_wq);
  1238. hw_wb = wb_enc->hw_wb;
  1239. if (hw_wb->ops.get_line_count)
  1240. line_cnt = hw_wb->ops.get_line_count(hw_wb);
  1241. SDE_ATRACE_END("ctl_start_irq");
  1242. SDE_EVT32_IRQ(DRMID(phys_enc->parent), WBID(wb_enc), line_cnt);
  1243. }
  1244. static void _sde_encoder_phys_wb_frame_done_helper(void *arg, bool frame_error)
  1245. {
  1246. struct sde_encoder_phys_wb *wb_enc = arg;
  1247. struct sde_encoder_phys *phys_enc = &wb_enc->base;
  1248. u32 event = frame_error ? SDE_ENCODER_FRAME_EVENT_ERROR : 0;
  1249. u32 ubwc_error = 0;
  1250. /* don't notify upper layer for internal commit */
  1251. if (phys_enc->enable_state == SDE_ENC_DISABLING && !phys_enc->in_clone_mode)
  1252. goto end;
  1253. if (phys_enc->parent_ops.handle_frame_done &&
  1254. atomic_add_unless(&phys_enc->pending_kickoff_cnt, -1, 0)) {
  1255. event |= SDE_ENCODER_FRAME_EVENT_DONE;
  1256. /*
  1257. * signal retire-fence during wb-done
  1258. * - when prog_line is not configured
  1259. * - when prog_line is configured and line-ptr-irq is missed
  1260. */
  1261. if (!wb_enc->prog_line || (wb_enc->prog_line &&
  1262. (atomic_read(&phys_enc->pending_kickoff_cnt) <
  1263. atomic_read(&phys_enc->pending_retire_fence_cnt)))) {
  1264. atomic_add_unless(&phys_enc->pending_retire_fence_cnt, -1, 0);
  1265. event |= SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE;
  1266. }
  1267. if (phys_enc->in_clone_mode)
  1268. event |= SDE_ENCODER_FRAME_EVENT_CWB_DONE
  1269. | SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE;
  1270. else
  1271. event |= SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE;
  1272. phys_enc->parent_ops.handle_frame_done(phys_enc->parent, phys_enc, event);
  1273. }
  1274. if (!phys_enc->in_clone_mode && phys_enc->parent_ops.handle_vblank_virt)
  1275. phys_enc->parent_ops.handle_vblank_virt(phys_enc->parent, phys_enc);
  1276. end:
  1277. if (frame_error && wb_enc->hw_wb->ops.get_ubwc_error
  1278. && wb_enc->hw_wb->ops.clear_ubwc_error) {
  1279. wb_enc->hw_wb->ops.get_ubwc_error(wb_enc->hw_wb);
  1280. wb_enc->hw_wb->ops.clear_ubwc_error(wb_enc->hw_wb);
  1281. }
  1282. SDE_EVT32_IRQ(DRMID(phys_enc->parent), WBID(wb_enc), phys_enc->in_clone_mode,
  1283. phys_enc->enable_state, event, atomic_read(&phys_enc->pending_kickoff_cnt),
  1284. atomic_read(&phys_enc->pending_retire_fence_cnt),
  1285. ubwc_error, frame_error);
  1286. wake_up_all(&phys_enc->pending_kickoff_wq);
  1287. }
  1288. /**
  1289. * sde_encoder_phys_wb_done_irq - Pingpong overflow interrupt handler for CWB
  1290. * @arg: Pointer to writeback encoder
  1291. * @irq_idx: interrupt index
  1292. */
  1293. static void sde_encoder_phys_cwb_ovflow(void *arg, int irq_idx)
  1294. {
  1295. _sde_encoder_phys_wb_frame_done_helper(arg, true);
  1296. }
  1297. /**
  1298. * sde_encoder_phys_wb_done_irq - writeback interrupt handler
  1299. * @arg: Pointer to writeback encoder
  1300. * @irq_idx: interrupt index
  1301. */
  1302. static void sde_encoder_phys_wb_done_irq(void *arg, int irq_idx)
  1303. {
  1304. SDE_ATRACE_BEGIN("wb_done_irq");
  1305. _sde_encoder_phys_wb_frame_done_helper(arg, false);
  1306. SDE_ATRACE_END("wb_done_irq");
  1307. }
  1308. static void sde_encoder_phys_wb_lineptr_irq(void *arg, int irq_idx)
  1309. {
  1310. struct sde_encoder_phys_wb *wb_enc = arg;
  1311. struct sde_encoder_phys *phys_enc;
  1312. struct sde_hw_wb *hw_wb;
  1313. u32 event = 0, line_cnt = 0;
  1314. if (!wb_enc || !wb_enc->prog_line)
  1315. return;
  1316. SDE_ATRACE_BEGIN("wb_lineptr_irq");
  1317. phys_enc = &wb_enc->base;
  1318. if (phys_enc->parent_ops.handle_frame_done &&
  1319. atomic_add_unless(&phys_enc->pending_retire_fence_cnt, -1, 0)) {
  1320. event = SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE;
  1321. phys_enc->parent_ops.handle_frame_done(phys_enc->parent, phys_enc, event);
  1322. }
  1323. hw_wb = wb_enc->hw_wb;
  1324. if (hw_wb->ops.get_line_count)
  1325. line_cnt = hw_wb->ops.get_line_count(hw_wb);
  1326. SDE_ATRACE_END("wb_lineptr_irq");
  1327. SDE_EVT32_IRQ(DRMID(phys_enc->parent), WBID(wb_enc), event, wb_enc->prog_line, line_cnt);
  1328. }
  1329. /**
  1330. * sde_encoder_phys_wb_irq_ctrl - irq control of WB
  1331. * @phys: Pointer to physical encoder
  1332. * @enable: indicates enable or disable interrupts
  1333. */
  1334. static void sde_encoder_phys_wb_irq_ctrl(struct sde_encoder_phys *phys, bool enable)
  1335. {
  1336. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys);
  1337. const struct sde_wb_cfg *wb_cfg;
  1338. int index = 0, pp = 0;
  1339. u32 max_num_of_irqs = 0;
  1340. const u32 *irq_table = NULL;
  1341. if (!wb_enc)
  1342. return;
  1343. pp = phys->hw_pp->idx - PINGPONG_0;
  1344. if ((pp + CRTC_DUAL_MIXERS_ONLY) >= PINGPONG_MAX) {
  1345. SDE_ERROR("[enc:%d wb:%d] invalid pp:%d\n", DRMID(phys->parent), WBID(wb_enc), pp);
  1346. return;
  1347. }
  1348. /*
  1349. * For Dedicated CWB, only one overflow IRQ is used for
  1350. * both the PP_CWB blks. Make sure only one IRQ is registered
  1351. * when D-CWB is enabled.
  1352. */
  1353. wb_cfg = wb_enc->hw_wb->caps;
  1354. if (wb_cfg->features & BIT(SDE_WB_HAS_DCWB)) {
  1355. max_num_of_irqs = 1;
  1356. irq_table = dcwb_irq_tbl;
  1357. } else {
  1358. max_num_of_irqs = CRTC_DUAL_MIXERS_ONLY;
  1359. irq_table = cwb_irq_tbl;
  1360. }
  1361. if (enable && atomic_inc_return(&phys->wbirq_refcount) == 1) {
  1362. sde_encoder_helper_register_irq(phys, INTR_IDX_WB_DONE);
  1363. sde_encoder_helper_register_irq(phys, INTR_IDX_CTL_START);
  1364. if (test_bit(SDE_WB_PROG_LINE, &wb_cfg->features))
  1365. sde_encoder_helper_register_irq(phys, INTR_IDX_WB_LINEPTR);
  1366. for (index = 0; index < max_num_of_irqs; index++)
  1367. if (irq_table[index + pp] != SDE_NONE)
  1368. sde_encoder_helper_register_irq(phys, irq_table[index + pp]);
  1369. } else if (!enable && atomic_dec_return(&phys->wbirq_refcount) == 0) {
  1370. sde_encoder_helper_unregister_irq(phys, INTR_IDX_WB_DONE);
  1371. sde_encoder_helper_unregister_irq(phys, INTR_IDX_CTL_START);
  1372. if (test_bit(SDE_WB_PROG_LINE, &wb_cfg->features))
  1373. sde_encoder_helper_unregister_irq(phys, INTR_IDX_WB_LINEPTR);
  1374. for (index = 0; index < max_num_of_irqs; index++)
  1375. if (irq_table[index + pp] != SDE_NONE)
  1376. sde_encoder_helper_unregister_irq(phys, irq_table[index + pp]);
  1377. }
  1378. }
  1379. /**
  1380. * sde_encoder_phys_wb_mode_set - set display mode
  1381. * @phys_enc: Pointer to physical encoder
  1382. * @mode: Pointer to requested display mode
  1383. * @adj_mode: Pointer to adjusted display mode
  1384. */
  1385. static void sde_encoder_phys_wb_mode_set(
  1386. struct sde_encoder_phys *phys_enc,
  1387. struct drm_display_mode *mode,
  1388. struct drm_display_mode *adj_mode, bool *reinit_mixers)
  1389. {
  1390. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1391. struct sde_rm *rm = &phys_enc->sde_kms->rm;
  1392. struct sde_rm_hw_iter iter;
  1393. int i, instance;
  1394. struct sde_encoder_irq *irq;
  1395. phys_enc->cached_mode = *adj_mode;
  1396. instance = phys_enc->split_role == ENC_ROLE_SLAVE ? 1 : 0;
  1397. SDE_DEBUG("[enc:%d wb:%d] mode_set_cache:\"%s\",%d,%d\n", DRMID(phys_enc->parent),
  1398. WBID(wb_enc), mode->name, mode->hdisplay, mode->vdisplay);
  1399. phys_enc->hw_ctl = NULL;
  1400. phys_enc->hw_cdm = NULL;
  1401. phys_enc->hw_dnsc_blur = NULL;
  1402. /* Retrieve previously allocated HW Resources. CTL shouldn't fail */
  1403. sde_rm_init_hw_iter(&iter, phys_enc->parent->base.id, SDE_HW_BLK_CTL);
  1404. for (i = 0; i <= instance; i++) {
  1405. sde_rm_get_hw(rm, &iter);
  1406. if (i == instance) {
  1407. if (phys_enc->hw_ctl && phys_enc->hw_ctl != to_sde_hw_ctl(iter.hw)) {
  1408. *reinit_mixers = true;
  1409. SDE_EVT32(phys_enc->hw_ctl->idx, to_sde_hw_ctl(iter.hw)->idx);
  1410. }
  1411. phys_enc->hw_ctl = to_sde_hw_ctl(iter.hw);
  1412. }
  1413. }
  1414. if (IS_ERR_OR_NULL(phys_enc->hw_ctl)) {
  1415. SDE_ERROR("[enc:%d, wb:%d] failed init ctl: %ld\n", DRMID(phys_enc->parent),
  1416. WBID(wb_enc), (!phys_enc->hw_ctl) ? -EINVAL : PTR_ERR(phys_enc->hw_ctl));
  1417. phys_enc->hw_ctl = NULL;
  1418. return;
  1419. }
  1420. /* CDM is optional */
  1421. sde_rm_init_hw_iter(&iter, phys_enc->parent->base.id, SDE_HW_BLK_CDM);
  1422. for (i = 0; i <= instance; i++) {
  1423. sde_rm_get_hw(rm, &iter);
  1424. if (i == instance)
  1425. phys_enc->hw_cdm = to_sde_hw_cdm(iter.hw);
  1426. }
  1427. if (IS_ERR(phys_enc->hw_cdm)) {
  1428. SDE_ERROR("[enc:%d wb:%d] CDM required but not allocated:%ld\n",
  1429. DRMID(phys_enc->parent), WBID(wb_enc), PTR_ERR(phys_enc->hw_cdm));
  1430. phys_enc->hw_cdm = NULL;
  1431. }
  1432. /* Downscale Blur is optional */
  1433. sde_rm_init_hw_iter(&iter, phys_enc->parent->base.id, SDE_HW_BLK_DNSC_BLUR);
  1434. for (i = 0; i <= instance; i++) {
  1435. sde_rm_get_hw(rm, &iter);
  1436. if (i == instance)
  1437. phys_enc->hw_dnsc_blur = to_sde_hw_dnsc_blur(iter.hw);
  1438. }
  1439. if (IS_ERR(phys_enc->hw_dnsc_blur)) {
  1440. SDE_ERROR("[enc:%d wb:%d] Downscale Blur required but not allocated:%ld\n",
  1441. DRMID(phys_enc->parent), WBID(wb_enc), PTR_ERR(phys_enc->hw_dnsc_blur));
  1442. phys_enc->hw_dnsc_blur = NULL;
  1443. }
  1444. phys_enc->kickoff_timeout_ms =
  1445. sde_encoder_helper_get_kickoff_timeout_ms(phys_enc->parent);
  1446. /* set ctl idx for ctl-start-irq */
  1447. irq = &phys_enc->irq[INTR_IDX_CTL_START];
  1448. irq->hw_idx = phys_enc->hw_ctl->idx;
  1449. }
  1450. static bool _sde_encoder_phys_wb_is_idle(struct sde_encoder_phys *phys_enc)
  1451. {
  1452. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1453. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  1454. struct sde_vbif_get_xin_status_params xin_status = {0};
  1455. xin_status.vbif_idx = hw_wb->caps->vbif_idx;
  1456. xin_status.xin_id = hw_wb->caps->xin_id;
  1457. xin_status.clk_ctrl = hw_wb->caps->clk_ctrl;
  1458. return sde_vbif_get_xin_status(phys_enc->sde_kms, &xin_status);
  1459. }
  1460. static void _sde_encoder_phys_wb_reset_state(struct sde_encoder_phys *phys_enc)
  1461. {
  1462. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1463. phys_enc->enable_state = SDE_ENC_DISABLED;
  1464. /* cleanup any pending buffer */
  1465. if (wb_enc->wb_fb && wb_enc->wb_aspace) {
  1466. msm_framebuffer_cleanup(wb_enc->wb_fb, wb_enc->wb_aspace);
  1467. drm_framebuffer_put(wb_enc->wb_fb);
  1468. wb_enc->wb_fb = NULL;
  1469. wb_enc->wb_aspace = NULL;
  1470. }
  1471. wb_enc->crtc = NULL;
  1472. phys_enc->hw_cdm = NULL;
  1473. phys_enc->hw_ctl = NULL;
  1474. phys_enc->in_clone_mode = false;
  1475. atomic_set(&phys_enc->pending_kickoff_cnt, 0);
  1476. atomic_set(&phys_enc->pending_retire_fence_cnt, 0);
  1477. atomic_set(&phys_enc->pending_ctl_start_cnt, 0);
  1478. }
  1479. static int _sde_encoder_phys_wb_wait_for_idle(struct sde_encoder_phys *phys_enc, bool force_wait)
  1480. {
  1481. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1482. struct sde_encoder_wait_info wait_info = {0};
  1483. int rc = 0;
  1484. bool is_idle;
  1485. /* Return EWOULDBLOCK since we know the wait isn't necessary */
  1486. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  1487. SDE_ERROR("enc:%d, wb:%d - encoder already disabled\n",
  1488. DRMID(phys_enc->parent), WBID(wb_enc));
  1489. return -EWOULDBLOCK;
  1490. }
  1491. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc), phys_enc->in_clone_mode,
  1492. atomic_read(&phys_enc->pending_kickoff_cnt), force_wait);
  1493. if (!force_wait && phys_enc->in_clone_mode
  1494. && (atomic_read(&phys_enc->pending_kickoff_cnt) <= 1))
  1495. return 0;
  1496. /*
  1497. * signal completion if commit with no framebuffer
  1498. * handle frame-done when WB HW is idle
  1499. */
  1500. is_idle = _sde_encoder_phys_wb_is_idle(phys_enc);
  1501. if (!wb_enc->wb_fb || is_idle) {
  1502. SDE_EVT32((phys_enc->parent), WBID(wb_enc), !wb_enc->wb_fb, is_idle);
  1503. goto frame_done;
  1504. }
  1505. if (atomic_read(&phys_enc->pending_kickoff_cnt) > 1)
  1506. wait_info.count_check = 1;
  1507. wait_info.wq = &phys_enc->pending_kickoff_wq;
  1508. wait_info.atomic_cnt = &phys_enc->pending_kickoff_cnt;
  1509. wait_info.timeout_ms = max_t(u32, wb_enc->wbdone_timeout, phys_enc->kickoff_timeout_ms);
  1510. rc = sde_encoder_helper_wait_for_irq(phys_enc, INTR_IDX_WB_DONE, &wait_info);
  1511. if (rc == -ETIMEDOUT) {
  1512. /* handle frame-done when WB HW is idle */
  1513. if (_sde_encoder_phys_wb_is_idle(phys_enc))
  1514. rc = 0;
  1515. SDE_ERROR("caller:%pS [enc:%d, wb:%d] clone_mode:%d kickoff timed out\n",
  1516. __builtin_return_address(0), DRMID(phys_enc->parent), WBID(wb_enc),
  1517. phys_enc->in_clone_mode);
  1518. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc),
  1519. atomic_read(&phys_enc->pending_kickoff_cnt), SDE_EVTLOG_ERROR);
  1520. goto frame_done;
  1521. }
  1522. return 0;
  1523. frame_done:
  1524. _sde_encoder_phys_wb_frame_done_helper(wb_enc, rc ? true : false);
  1525. return rc;
  1526. }
  1527. static int _sde_encoder_phys_wb_wait_for_ctl_start(struct sde_encoder_phys *phys_enc)
  1528. {
  1529. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1530. struct sde_encoder_wait_info wait_info = {0};
  1531. int rc = 0;
  1532. if (!atomic_read(&phys_enc->pending_ctl_start_cnt))
  1533. return 0;
  1534. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc), phys_enc->in_clone_mode,
  1535. atomic_read(&phys_enc->pending_kickoff_cnt),
  1536. atomic_read(&phys_enc->pending_retire_fence_cnt),
  1537. atomic_read(&phys_enc->pending_ctl_start_cnt));
  1538. wait_info.wq = &phys_enc->pending_kickoff_wq;
  1539. wait_info.atomic_cnt = &phys_enc->pending_ctl_start_cnt;
  1540. wait_info.timeout_ms = max_t(u32, wb_enc->wbdone_timeout, phys_enc->kickoff_timeout_ms);
  1541. rc = sde_encoder_helper_wait_for_irq(phys_enc, INTR_IDX_CTL_START, &wait_info);
  1542. if (rc == -ETIMEDOUT) {
  1543. atomic_add_unless(&phys_enc->pending_ctl_start_cnt, -1, 0);
  1544. SDE_ERROR("[enc:%d wb:%d] ctl_start timed out\n",
  1545. DRMID(phys_enc->parent), WBID(wb_enc));
  1546. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc), SDE_EVTLOG_ERROR);
  1547. }
  1548. return rc;
  1549. }
  1550. /**
  1551. * sde_encoder_phys_wb_wait_for_commit_done - wait until request is committed
  1552. * @phys_enc: Pointer to physical encoder
  1553. */
  1554. static int sde_encoder_phys_wb_wait_for_commit_done(struct sde_encoder_phys *phys_enc)
  1555. {
  1556. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1557. int rc, pending_cnt, i;
  1558. bool is_idle;
  1559. /* CWB - wait for previous frame completion */
  1560. if (phys_enc->in_clone_mode) {
  1561. rc = _sde_encoder_phys_wb_wait_for_idle(phys_enc, false);
  1562. goto end;
  1563. }
  1564. /*
  1565. * WB - wait for ctl-start-irq by default and additionally for
  1566. * wb-done-irq during timeout or serialize frame-trigger
  1567. */
  1568. rc = _sde_encoder_phys_wb_wait_for_ctl_start(phys_enc);
  1569. pending_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1570. is_idle = _sde_encoder_phys_wb_is_idle(phys_enc);
  1571. if (rc || (pending_cnt > 1) || (pending_cnt && is_idle)
  1572. || (!rc && (phys_enc->frame_trigger_mode == FRAME_DONE_WAIT_SERIALIZE))) {
  1573. for (i = 0; i < pending_cnt; i++)
  1574. rc |= _sde_encoder_phys_wb_wait_for_idle(phys_enc, true);
  1575. if (rc) {
  1576. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc),
  1577. phys_enc->frame_trigger_mode,
  1578. atomic_read(&phys_enc->pending_kickoff_cnt), is_idle, rc);
  1579. SDE_ERROR("[enc:%d, wb:%d] failed wait_for_idle; ret:%d\n",
  1580. DRMID(phys_enc->parent), WBID(wb_enc), rc);
  1581. }
  1582. }
  1583. end:
  1584. /* cleanup any pending previous buffer */
  1585. if (wb_enc->old_fb && wb_enc->old_aspace) {
  1586. msm_framebuffer_cleanup(wb_enc->old_fb, wb_enc->old_aspace);
  1587. drm_framebuffer_put(wb_enc->old_fb);
  1588. wb_enc->old_fb = NULL;
  1589. wb_enc->old_aspace = NULL;
  1590. }
  1591. return rc;
  1592. }
  1593. static int sde_encoder_phys_wb_wait_for_tx_complete(struct sde_encoder_phys *phys_enc)
  1594. {
  1595. int rc = 0;
  1596. if (atomic_read(&phys_enc->pending_kickoff_cnt))
  1597. rc = _sde_encoder_phys_wb_wait_for_idle(phys_enc, true);
  1598. if ((phys_enc->enable_state == SDE_ENC_DISABLING) && phys_enc->in_clone_mode) {
  1599. _sde_encoder_phys_wb_reset_state(phys_enc);
  1600. sde_encoder_phys_wb_irq_ctrl(phys_enc, false);
  1601. }
  1602. return rc;
  1603. }
  1604. /**
  1605. * sde_encoder_phys_wb_prepare_for_kickoff - pre-kickoff processing
  1606. * @phys_enc: Pointer to physical encoder
  1607. * @params: kickoff parameters
  1608. * Returns: Zero on success
  1609. */
  1610. static int sde_encoder_phys_wb_prepare_for_kickoff(struct sde_encoder_phys *phys_enc,
  1611. struct sde_encoder_kickoff_params *params)
  1612. {
  1613. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1614. int ret = 0;
  1615. phys_enc->frame_trigger_mode = params->frame_trigger_mode;
  1616. if (!phys_enc->in_clone_mode && (phys_enc->frame_trigger_mode == FRAME_DONE_WAIT_DEFAULT)
  1617. && (atomic_read(&phys_enc->pending_kickoff_cnt))) {
  1618. ret = _sde_encoder_phys_wb_wait_for_idle(phys_enc, true);
  1619. if (ret)
  1620. atomic_set(&phys_enc->pending_kickoff_cnt, 0);
  1621. }
  1622. /* cache the framebuffer/aspace for cleanup later */
  1623. wb_enc->old_fb = wb_enc->wb_fb;
  1624. wb_enc->old_aspace = wb_enc->wb_aspace;
  1625. /* set OT limit & enable traffic shaper */
  1626. sde_encoder_phys_wb_setup(phys_enc);
  1627. _sde_encoder_phys_wb_update_flush(phys_enc);
  1628. _sde_encoder_phys_wb_update_cwb_flush(phys_enc, true);
  1629. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc), phys_enc->in_clone_mode,
  1630. phys_enc->frame_trigger_mode, ret);
  1631. return ret;
  1632. }
  1633. /**
  1634. * sde_encoder_phys_wb_trigger_flush - trigger flush processing
  1635. * @phys_enc: Pointer to physical encoder
  1636. */
  1637. static void sde_encoder_phys_wb_trigger_flush(struct sde_encoder_phys *phys_enc)
  1638. {
  1639. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1640. if (!phys_enc || !wb_enc->hw_wb) {
  1641. SDE_ERROR("invalid encoder\n");
  1642. return;
  1643. }
  1644. /*
  1645. * Bail out iff in CWB mode. In case of CWB, primary control-path
  1646. * which is actually driving would trigger the flush
  1647. */
  1648. if (phys_enc->in_clone_mode) {
  1649. SDE_DEBUG("[enc:%d wb:%d] in CWB mode. early return\n",
  1650. DRMID(phys_enc->parent), WBID(wb_enc));
  1651. return;
  1652. }
  1653. SDE_DEBUG("[enc:%d wb:%d]\n", DRMID(phys_enc->parent), WBID(wb_enc));
  1654. /* clear pending flush if commit with no framebuffer */
  1655. if (!wb_enc->wb_fb) {
  1656. SDE_DEBUG("[enc:%d wb:%d] no out FB\n", DRMID(phys_enc->parent), WBID(wb_enc));
  1657. return;
  1658. }
  1659. sde_encoder_helper_trigger_flush(phys_enc);
  1660. }
  1661. /**
  1662. * _sde_encoder_phys_wb_init_internal_fb - create fb for internal commit
  1663. * @wb_enc: Pointer to writeback encoder
  1664. * @pixel_format: DRM pixel format
  1665. * @width: Desired fb width
  1666. * @height: Desired fb height
  1667. * @pitch: Desired fb pitch
  1668. */
  1669. static int _sde_encoder_phys_wb_init_internal_fb(struct sde_encoder_phys_wb *wb_enc,
  1670. uint32_t pixel_format, uint32_t width, uint32_t height, uint32_t pitch)
  1671. {
  1672. struct drm_device *dev;
  1673. struct drm_framebuffer *fb;
  1674. struct drm_mode_fb_cmd2 mode_cmd;
  1675. uint32_t size;
  1676. int nplanes, i, ret;
  1677. struct msm_gem_address_space *aspace;
  1678. const struct drm_format_info *info;
  1679. struct sde_encoder_phys *phys_enc;
  1680. if (!wb_enc || !wb_enc->base.parent || !wb_enc->base.sde_kms) {
  1681. SDE_ERROR("invalid params\n");
  1682. return -EINVAL;
  1683. }
  1684. phys_enc = &wb_enc->base;
  1685. aspace = wb_enc->base.sde_kms->aspace[SDE_IOMMU_DOMAIN_UNSECURE];
  1686. if (!aspace) {
  1687. SDE_ERROR("[enc:%d wb:%d] invalid aspace\n", DRMID(phys_enc->parent), WBID(wb_enc));
  1688. return -EINVAL;
  1689. }
  1690. dev = wb_enc->base.sde_kms->dev;
  1691. if (!dev) {
  1692. SDE_ERROR("[enc:%d wb:%d] invalid dev\n", DRMID(phys_enc->parent), WBID(wb_enc));
  1693. return -EINVAL;
  1694. }
  1695. memset(&mode_cmd, 0, sizeof(mode_cmd));
  1696. mode_cmd.pixel_format = pixel_format;
  1697. mode_cmd.width = width;
  1698. mode_cmd.height = height;
  1699. mode_cmd.pitches[0] = pitch;
  1700. size = sde_format_get_framebuffer_size(pixel_format, mode_cmd.width, mode_cmd.height,
  1701. mode_cmd.pitches, 0);
  1702. if (!size) {
  1703. SDE_DEBUG("[enc:%d wb:%d] invalid fbsize\n", DRMID(phys_enc->parent), WBID(wb_enc));
  1704. return -EINVAL;
  1705. }
  1706. /* allocate gem tracking object */
  1707. info = drm_get_format_info(dev, &mode_cmd);
  1708. nplanes = info->num_planes;
  1709. if (nplanes >= SDE_MAX_PLANES) {
  1710. SDE_ERROR("[enc:%d wb:%d] requested format has too many planes:%d\n",
  1711. DRMID(phys_enc->parent), WBID(wb_enc), nplanes);
  1712. return -EINVAL;
  1713. }
  1714. wb_enc->bo_disable[0] = msm_gem_new(dev, size, MSM_BO_SCANOUT | MSM_BO_WC);
  1715. if (IS_ERR_OR_NULL(wb_enc->bo_disable[0])) {
  1716. ret = PTR_ERR(wb_enc->bo_disable[0]);
  1717. wb_enc->bo_disable[0] = NULL;
  1718. SDE_ERROR("[enc:%d wb:%d] failed to create bo; ret:%d\n",
  1719. DRMID(phys_enc->parent), WBID(wb_enc), ret);
  1720. return ret;
  1721. }
  1722. for (i = 0; i < nplanes; ++i) {
  1723. wb_enc->bo_disable[i] = wb_enc->bo_disable[0];
  1724. mode_cmd.pitches[i] = width * info->cpp[i];
  1725. }
  1726. fb = msm_framebuffer_init(dev, &mode_cmd, wb_enc->bo_disable);
  1727. if (IS_ERR_OR_NULL(fb)) {
  1728. ret = PTR_ERR(fb);
  1729. drm_gem_object_put(wb_enc->bo_disable[0]);
  1730. wb_enc->bo_disable[0] = NULL;
  1731. SDE_ERROR("[enc:%d wb:%d] failed to init fb; ret:%d\n",
  1732. DRMID(phys_enc->parent), WBID(wb_enc), ret);
  1733. return ret;
  1734. }
  1735. /* prepare the backing buffer now so that it's available later */
  1736. ret = msm_framebuffer_prepare(fb, aspace);
  1737. if (!ret)
  1738. wb_enc->fb_disable = fb;
  1739. return ret;
  1740. }
  1741. /**
  1742. * _sde_encoder_phys_wb_destroy_internal_fb - deconstruct internal fb
  1743. * @wb_enc: Pointer to writeback encoder
  1744. */
  1745. static void _sde_encoder_phys_wb_destroy_internal_fb(
  1746. struct sde_encoder_phys_wb *wb_enc)
  1747. {
  1748. if (!wb_enc)
  1749. return;
  1750. if (wb_enc->fb_disable) {
  1751. drm_framebuffer_unregister_private(wb_enc->fb_disable);
  1752. drm_framebuffer_remove(wb_enc->fb_disable);
  1753. wb_enc->fb_disable = NULL;
  1754. }
  1755. if (wb_enc->bo_disable[0]) {
  1756. drm_gem_object_put(wb_enc->bo_disable[0]);
  1757. wb_enc->bo_disable[0] = NULL;
  1758. }
  1759. }
  1760. /**
  1761. * sde_encoder_phys_wb_enable - enable writeback encoder
  1762. * @phys_enc: Pointer to physical encoder
  1763. */
  1764. static void sde_encoder_phys_wb_enable(struct sde_encoder_phys *phys_enc)
  1765. {
  1766. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1767. struct drm_device *dev;
  1768. struct drm_connector *connector;
  1769. SDE_DEBUG("[enc:%d wb:%d]\n", DRMID(phys_enc->parent), WBID(wb_enc));
  1770. if (!wb_enc->base.parent || !wb_enc->base.parent->dev) {
  1771. SDE_ERROR("[enc:%d, wb:%d] invalid dev\n", DRMID(phys_enc->parent), WBID(wb_enc));
  1772. return;
  1773. }
  1774. dev = wb_enc->base.parent->dev;
  1775. /* find associated writeback connector */
  1776. connector = phys_enc->connector;
  1777. if (!connector || connector->encoder != phys_enc->parent) {
  1778. SDE_ERROR("[enc:%d, wb:%d] failed to find writeback connector\n",
  1779. DRMID(phys_enc->parent), WBID(wb_enc));
  1780. return;
  1781. }
  1782. wb_enc->wb_dev = sde_wb_connector_get_wb(connector);
  1783. phys_enc->enable_state = SDE_ENC_ENABLED;
  1784. /*
  1785. * cache the crtc in wb_enc on enable for duration of use case
  1786. * for correctly servicing asynchronous irq events and timers
  1787. */
  1788. wb_enc->crtc = phys_enc->parent->crtc;
  1789. }
  1790. /**
  1791. * sde_encoder_phys_wb_disable - disable writeback encoder
  1792. * @phys_enc: Pointer to physical encoder
  1793. */
  1794. static void sde_encoder_phys_wb_disable(struct sde_encoder_phys *phys_enc)
  1795. {
  1796. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1797. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  1798. struct sde_crtc *sde_crtc = to_sde_crtc(wb_enc->crtc);
  1799. int i;
  1800. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  1801. SDE_ERROR("[enc:%d wb:%d] encoder is already disabled\n",
  1802. DRMID(phys_enc->parent), WBID(wb_enc));
  1803. return;
  1804. }
  1805. SDE_DEBUG("[enc:%d, wb:%d] clone_mode:%d, kickoff_cnt:%u\n",
  1806. DRMID(phys_enc->parent), WBID(wb_enc), phys_enc->in_clone_mode,
  1807. atomic_read(&phys_enc->pending_kickoff_cnt));
  1808. if (!phys_enc->hw_ctl || !phys_enc->parent ||
  1809. !phys_enc->sde_kms || !wb_enc->fb_disable) {
  1810. SDE_DEBUG("[enc:%d wb:%d] invalid hw; skipping extra commit\n",
  1811. DRMID(phys_enc->parent), WBID(wb_enc));
  1812. goto exit;
  1813. }
  1814. /* reset system cache properties */
  1815. if (wb_enc->sc_cfg.wr_en) {
  1816. memset(&wb_enc->sc_cfg, 0, sizeof(struct sde_hw_wb_sc_cfg));
  1817. if (hw_wb->ops.setup_sys_cache)
  1818. hw_wb->ops.setup_sys_cache(hw_wb, &wb_enc->sc_cfg);
  1819. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  1820. sde_crtc->new_perf.llcc_active[i] = 0;
  1821. sde_core_perf_crtc_update_llcc(wb_enc->crtc);
  1822. }
  1823. if (phys_enc->in_clone_mode) {
  1824. _sde_encoder_phys_wb_setup_cwb(phys_enc, false);
  1825. _sde_encoder_phys_wb_update_cwb_flush(phys_enc, false);
  1826. phys_enc->enable_state = SDE_ENC_DISABLING;
  1827. if (wb_enc->crtc->state->active) {
  1828. sde_encoder_phys_wb_irq_ctrl(phys_enc, true);
  1829. return;
  1830. }
  1831. if (phys_enc->connector)
  1832. sde_connector_commit_reset(phys_enc->connector, ktime_get());
  1833. goto exit;
  1834. }
  1835. /* reset h/w before final flush */
  1836. if (phys_enc->hw_ctl->ops.clear_pending_flush)
  1837. phys_enc->hw_ctl->ops.clear_pending_flush(phys_enc->hw_ctl);
  1838. /*
  1839. * New CTL reset sequence from 5.0 MDP onwards.
  1840. * If has_3d_merge_reset is not set, legacy reset
  1841. * sequence is executed.
  1842. */
  1843. if (test_bit(SDE_FEATURE_3D_MERGE_RESET, hw_wb->catalog->features)) {
  1844. sde_encoder_helper_phys_disable(phys_enc, wb_enc);
  1845. goto exit;
  1846. }
  1847. if (sde_encoder_helper_reset_mixers(phys_enc, NULL))
  1848. goto exit;
  1849. phys_enc->enable_state = SDE_ENC_DISABLING;
  1850. sde_encoder_phys_wb_prepare_for_kickoff(phys_enc, NULL);
  1851. sde_encoder_phys_wb_irq_ctrl(phys_enc, true);
  1852. if (phys_enc->hw_ctl->ops.trigger_flush)
  1853. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  1854. sde_encoder_helper_trigger_start(phys_enc);
  1855. _sde_encoder_phys_wb_wait_for_idle(phys_enc, true);
  1856. sde_encoder_phys_wb_irq_ctrl(phys_enc, false);
  1857. exit:
  1858. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc), phys_enc->in_clone_mode);
  1859. _sde_encoder_phys_wb_reset_state(phys_enc);
  1860. }
  1861. /**
  1862. * sde_encoder_phys_wb_get_hw_resources - get hardware resources
  1863. * @phys_enc: Pointer to physical encoder
  1864. * @hw_res: Pointer to encoder resources
  1865. */
  1866. static void sde_encoder_phys_wb_get_hw_resources(struct sde_encoder_phys *phys_enc,
  1867. struct sde_encoder_hw_resources *hw_res, struct drm_connector_state *conn_state)
  1868. {
  1869. struct sde_encoder_phys_wb *wb_enc;
  1870. struct sde_hw_wb *hw_wb;
  1871. struct drm_framebuffer *fb;
  1872. const struct sde_format *fmt = NULL;
  1873. if (!phys_enc) {
  1874. SDE_ERROR("invalid encoder\n");
  1875. return;
  1876. }
  1877. wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1878. fb = sde_wb_connector_state_get_output_fb(conn_state);
  1879. if (fb) {
  1880. fmt = sde_get_sde_format_ext(fb->format->format, fb->modifier);
  1881. if (!fmt) {
  1882. SDE_ERROR("[enc:%d wb:%d] unsupported output pixel format:%d\n",
  1883. DRMID(phys_enc->parent), WBID(wb_enc), fb->format->format);
  1884. return;
  1885. }
  1886. }
  1887. hw_wb = wb_enc->hw_wb;
  1888. hw_res->wbs[hw_wb->idx - WB_0] = phys_enc->intf_mode;
  1889. hw_res->needs_cdm = fmt ? SDE_FORMAT_IS_YUV(fmt) : false;
  1890. SDE_DEBUG("[enc:%d wb:%d] intf_mode:%d needs_cdm:%d\n", DRMID(phys_enc->parent),
  1891. WBID(wb_enc), hw_res->wbs[hw_wb->idx - WB_0], hw_res->needs_cdm);
  1892. }
  1893. #if IS_ENABLED(CONFIG_DEBUG_FS)
  1894. /**
  1895. * sde_encoder_phys_wb_init_debugfs - initialize writeback encoder debugfs
  1896. * @phys_enc: Pointer to physical encoder
  1897. * @debugfs_root: Pointer to virtual encoder's debugfs_root dir
  1898. */
  1899. static int sde_encoder_phys_wb_init_debugfs(
  1900. struct sde_encoder_phys *phys_enc, struct dentry *debugfs_root)
  1901. {
  1902. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1903. if (!phys_enc || !wb_enc->hw_wb || !debugfs_root)
  1904. return -EINVAL;
  1905. debugfs_create_u32("wbdone_timeout", 0600, debugfs_root, &wb_enc->wbdone_timeout);
  1906. return 0;
  1907. }
  1908. #else
  1909. static int sde_encoder_phys_wb_init_debugfs(
  1910. struct sde_encoder_phys *phys_enc, struct dentry *debugfs_root)
  1911. {
  1912. return 0;
  1913. }
  1914. #endif /* CONFIG_DEBUG_FS */
  1915. static int sde_encoder_phys_wb_late_register(struct sde_encoder_phys *phys_enc,
  1916. struct dentry *debugfs_root)
  1917. {
  1918. return sde_encoder_phys_wb_init_debugfs(phys_enc, debugfs_root);
  1919. }
  1920. /**
  1921. * sde_encoder_phys_wb_destroy - destroy writeback encoder
  1922. * @phys_enc: Pointer to physical encoder
  1923. */
  1924. static void sde_encoder_phys_wb_destroy(struct sde_encoder_phys *phys_enc)
  1925. {
  1926. struct sde_encoder_phys_wb *wb_enc;
  1927. if (!phys_enc)
  1928. return;
  1929. wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1930. SDE_DEBUG("[enc:%d wb:%d]\n", DRMID(phys_enc->parent), WBID(wb_enc));
  1931. _sde_encoder_phys_wb_destroy_internal_fb(wb_enc);
  1932. kfree(wb_enc);
  1933. }
  1934. void sde_encoder_phys_wb_add_enc_to_minidump(struct sde_encoder_phys *phys_enc)
  1935. {
  1936. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1937. sde_mini_dump_add_va_region("sde_enc_phys_wb", sizeof(*wb_enc), wb_enc);
  1938. }
  1939. /**
  1940. * sde_encoder_phys_wb_init_ops - initialize writeback operations
  1941. * @ops: Pointer to encoder operation table
  1942. */
  1943. static void sde_encoder_phys_wb_init_ops(struct sde_encoder_phys_ops *ops)
  1944. {
  1945. ops->late_register = sde_encoder_phys_wb_late_register;
  1946. ops->is_master = sde_encoder_phys_wb_is_master;
  1947. ops->mode_set = sde_encoder_phys_wb_mode_set;
  1948. ops->enable = sde_encoder_phys_wb_enable;
  1949. ops->disable = sde_encoder_phys_wb_disable;
  1950. ops->destroy = sde_encoder_phys_wb_destroy;
  1951. ops->atomic_check = sde_encoder_phys_wb_atomic_check;
  1952. ops->get_hw_resources = sde_encoder_phys_wb_get_hw_resources;
  1953. ops->wait_for_commit_done = sde_encoder_phys_wb_wait_for_commit_done;
  1954. ops->wait_for_tx_complete = sde_encoder_phys_wb_wait_for_tx_complete;
  1955. ops->prepare_for_kickoff = sde_encoder_phys_wb_prepare_for_kickoff;
  1956. ops->trigger_flush = sde_encoder_phys_wb_trigger_flush;
  1957. ops->trigger_start = sde_encoder_helper_trigger_start;
  1958. ops->hw_reset = sde_encoder_helper_hw_reset;
  1959. ops->irq_control = sde_encoder_phys_wb_irq_ctrl;
  1960. ops->add_to_minidump = sde_encoder_phys_wb_add_enc_to_minidump;
  1961. }
  1962. /**
  1963. * sde_encoder_phys_wb_init - initialize writeback encoder
  1964. * @init: Pointer to init info structure with initialization params
  1965. */
  1966. struct sde_encoder_phys *sde_encoder_phys_wb_init(struct sde_enc_phys_init_params *p)
  1967. {
  1968. struct sde_encoder_phys *phys_enc;
  1969. struct sde_encoder_phys_wb *wb_enc;
  1970. const struct sde_wb_cfg *wb_cfg;
  1971. struct sde_hw_mdp *hw_mdp;
  1972. struct sde_encoder_irq *irq;
  1973. int ret = 0, i;
  1974. SDE_DEBUG("\n");
  1975. if (!p || !p->parent) {
  1976. SDE_ERROR("invalid params\n");
  1977. ret = -EINVAL;
  1978. goto fail_alloc;
  1979. }
  1980. wb_enc = kzalloc(sizeof(*wb_enc), GFP_KERNEL);
  1981. if (!wb_enc) {
  1982. SDE_ERROR("failed to allocate wb enc\n");
  1983. ret = -ENOMEM;
  1984. goto fail_alloc;
  1985. }
  1986. phys_enc = &wb_enc->base;
  1987. phys_enc->kickoff_timeout_ms = DEFAULT_KICKOFF_TIMEOUT_MS;
  1988. if (p->sde_kms->vbif[VBIF_NRT]) {
  1989. wb_enc->aspace[SDE_IOMMU_DOMAIN_UNSECURE] =
  1990. p->sde_kms->aspace[MSM_SMMU_DOMAIN_NRT_UNSECURE];
  1991. wb_enc->aspace[SDE_IOMMU_DOMAIN_SECURE] =
  1992. p->sde_kms->aspace[MSM_SMMU_DOMAIN_NRT_SECURE];
  1993. } else {
  1994. wb_enc->aspace[SDE_IOMMU_DOMAIN_UNSECURE] =
  1995. p->sde_kms->aspace[MSM_SMMU_DOMAIN_UNSECURE];
  1996. wb_enc->aspace[SDE_IOMMU_DOMAIN_SECURE] =
  1997. p->sde_kms->aspace[MSM_SMMU_DOMAIN_SECURE];
  1998. }
  1999. hw_mdp = sde_rm_get_mdp(&p->sde_kms->rm);
  2000. if (IS_ERR_OR_NULL(hw_mdp)) {
  2001. ret = PTR_ERR(hw_mdp);
  2002. SDE_ERROR("failed to init hw_top: %d\n", ret);
  2003. goto fail_mdp_init;
  2004. }
  2005. phys_enc->hw_mdptop = hw_mdp;
  2006. /**
  2007. * hw_wb resource permanently assigned to this encoder
  2008. * Other resources allocated at atomic commit time by use case
  2009. */
  2010. if (p->wb_idx != SDE_NONE) {
  2011. struct sde_rm_hw_iter iter;
  2012. sde_rm_init_hw_iter(&iter, 0, SDE_HW_BLK_WB);
  2013. while (sde_rm_get_hw(&p->sde_kms->rm, &iter)) {
  2014. struct sde_hw_wb *hw_wb = to_sde_hw_wb(iter.hw);
  2015. if (hw_wb->idx == p->wb_idx) {
  2016. wb_enc->hw_wb = hw_wb;
  2017. break;
  2018. }
  2019. }
  2020. if (!wb_enc->hw_wb) {
  2021. ret = -EINVAL;
  2022. SDE_ERROR("failed to init hw_wb%d\n", p->wb_idx - WB_0);
  2023. goto fail_wb_init;
  2024. }
  2025. } else {
  2026. ret = -EINVAL;
  2027. SDE_ERROR("invalid wb_idx\n");
  2028. goto fail_wb_check;
  2029. }
  2030. sde_encoder_phys_wb_init_ops(&phys_enc->ops);
  2031. phys_enc->parent = p->parent;
  2032. phys_enc->parent_ops = p->parent_ops;
  2033. phys_enc->sde_kms = p->sde_kms;
  2034. phys_enc->split_role = p->split_role;
  2035. phys_enc->intf_mode = INTF_MODE_WB_LINE;
  2036. phys_enc->intf_idx = p->intf_idx;
  2037. phys_enc->enc_spinlock = p->enc_spinlock;
  2038. atomic_set(&phys_enc->pending_retire_fence_cnt, 0);
  2039. atomic_set(&phys_enc->pending_kickoff_cnt, 0);
  2040. atomic_set(&phys_enc->pending_ctl_start_cnt, 0);
  2041. init_waitqueue_head(&phys_enc->pending_kickoff_wq);
  2042. wb_cfg = wb_enc->hw_wb->caps;
  2043. for (i = 0; i < INTR_IDX_MAX; i++) {
  2044. irq = &phys_enc->irq[i];
  2045. INIT_LIST_HEAD(&irq->cb.list);
  2046. irq->irq_idx = -EINVAL;
  2047. irq->hw_idx = -EINVAL;
  2048. irq->cb.arg = wb_enc;
  2049. }
  2050. irq = &phys_enc->irq[INTR_IDX_WB_DONE];
  2051. irq->name = "wb_done";
  2052. irq->hw_idx = wb_enc->hw_wb->idx;
  2053. irq->intr_type = sde_encoder_phys_wb_get_intr_type(wb_enc->hw_wb);
  2054. irq->intr_idx = INTR_IDX_WB_DONE;
  2055. irq->cb.func = sde_encoder_phys_wb_done_irq;
  2056. irq = &phys_enc->irq[INTR_IDX_CTL_START];
  2057. irq->name = "ctl_start";
  2058. irq->intr_type = SDE_IRQ_TYPE_CTL_START;
  2059. irq->intr_idx = INTR_IDX_CTL_START;
  2060. irq->cb.func = sde_encoder_phys_wb_ctl_start_irq;
  2061. irq = &phys_enc->irq[INTR_IDX_WB_LINEPTR];
  2062. irq->name = "lineptr_irq";
  2063. irq->hw_idx = wb_enc->hw_wb->idx;
  2064. irq->intr_type = SDE_IRQ_TYPE_WB_PROG_LINE;
  2065. irq->intr_idx = INTR_IDX_WB_LINEPTR;
  2066. irq->cb.func = sde_encoder_phys_wb_lineptr_irq;
  2067. if (wb_cfg && (wb_cfg->features & BIT(SDE_WB_HAS_DCWB))) {
  2068. irq = &phys_enc->irq[INTR_IDX_PP_CWB_OVFL];
  2069. irq->name = "pp_cwb0_overflow";
  2070. irq->hw_idx = PINGPONG_CWB_0;
  2071. irq->intr_type = SDE_IRQ_TYPE_CWB_OVERFLOW;
  2072. irq->intr_idx = INTR_IDX_PP_CWB_OVFL;
  2073. irq->cb.func = sde_encoder_phys_cwb_ovflow;
  2074. } else {
  2075. irq = &phys_enc->irq[INTR_IDX_PP1_OVFL];
  2076. irq->name = "pp1_overflow";
  2077. irq->hw_idx = CWB_1;
  2078. irq->intr_type = SDE_IRQ_TYPE_CWB_OVERFLOW;
  2079. irq->intr_idx = INTR_IDX_PP1_OVFL;
  2080. irq->cb.func = sde_encoder_phys_cwb_ovflow;
  2081. irq = &phys_enc->irq[INTR_IDX_PP2_OVFL];
  2082. irq->name = "pp2_overflow";
  2083. irq->hw_idx = CWB_2;
  2084. irq->intr_type = SDE_IRQ_TYPE_CWB_OVERFLOW;
  2085. irq->intr_idx = INTR_IDX_PP2_OVFL;
  2086. irq->cb.func = sde_encoder_phys_cwb_ovflow;
  2087. irq = &phys_enc->irq[INTR_IDX_PP3_OVFL];
  2088. irq->name = "pp3_overflow";
  2089. irq->hw_idx = CWB_3;
  2090. irq->intr_type = SDE_IRQ_TYPE_CWB_OVERFLOW;
  2091. irq->intr_idx = INTR_IDX_PP3_OVFL;
  2092. irq->cb.func = sde_encoder_phys_cwb_ovflow;
  2093. irq = &phys_enc->irq[INTR_IDX_PP4_OVFL];
  2094. irq->name = "pp4_overflow";
  2095. irq->hw_idx = CWB_4;
  2096. irq->intr_type = SDE_IRQ_TYPE_CWB_OVERFLOW;
  2097. irq->intr_idx = INTR_IDX_PP4_OVFL;
  2098. irq->cb.func = sde_encoder_phys_cwb_ovflow;
  2099. irq = &phys_enc->irq[INTR_IDX_PP5_OVFL];
  2100. irq->name = "pp5_overflow";
  2101. irq->hw_idx = CWB_5;
  2102. irq->intr_type = SDE_IRQ_TYPE_CWB_OVERFLOW;
  2103. irq->intr_idx = INTR_IDX_PP5_OVFL;
  2104. irq->cb.func = sde_encoder_phys_cwb_ovflow;
  2105. }
  2106. /* create internal buffer for disable logic */
  2107. if (_sde_encoder_phys_wb_init_internal_fb(wb_enc, DRM_FORMAT_RGB888, 2, 1, 6)) {
  2108. SDE_ERROR("[enc:%d, wb:%d] failed to init internal fb\n",
  2109. DRMID(phys_enc->parent), WBID(wb_enc));
  2110. goto fail_wb_init;
  2111. }
  2112. SDE_DEBUG("[enc:%d wb:%d] Created wb_phys\n", DRMID(phys_enc->parent), WBID(wb_enc));
  2113. return phys_enc;
  2114. fail_wb_init:
  2115. fail_wb_check:
  2116. fail_mdp_init:
  2117. kfree(wb_enc);
  2118. fail_alloc:
  2119. return ERR_PTR(ret);
  2120. }