dsi_phy_hw_v4_0.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/math64.h>
  7. #include <linux/delay.h>
  8. #include <linux/iopoll.h>
  9. #include "dsi_hw.h"
  10. #include "dsi_defs.h"
  11. #include "dsi_phy_hw.h"
  12. #include "dsi_catalog.h"
  13. #define DSIPHY_CMN_REVISION_ID0 0x000
  14. #define DSIPHY_CMN_REVISION_ID1 0x004
  15. #define DSIPHY_CMN_REVISION_ID2 0x008
  16. #define DSIPHY_CMN_REVISION_ID3 0x00C
  17. #define DSIPHY_CMN_CLK_CFG0 0x010
  18. #define DSIPHY_CMN_CLK_CFG1 0x014
  19. #define DSIPHY_CMN_GLBL_CTRL 0x018
  20. #define DSIPHY_CMN_RBUF_CTRL 0x01C
  21. #define DSIPHY_CMN_VREG_CTRL_0 0x020
  22. #define DSIPHY_CMN_CTRL_0 0x024
  23. #define DSIPHY_CMN_CTRL_1 0x028
  24. #define DSIPHY_CMN_CTRL_2 0x02C
  25. #define DSIPHY_CMN_CTRL_3 0x030
  26. #define DSIPHY_CMN_LANE_CFG0 0x034
  27. #define DSIPHY_CMN_LANE_CFG1 0x038
  28. #define DSIPHY_CMN_PLL_CNTRL 0x03C
  29. #define DSIPHY_CMN_DPHY_SOT 0x040
  30. #define DSIPHY_CMN_LANE_CTRL0 0x0A0
  31. #define DSIPHY_CMN_LANE_CTRL1 0x0A4
  32. #define DSIPHY_CMN_LANE_CTRL2 0x0A8
  33. #define DSIPHY_CMN_LANE_CTRL3 0x0AC
  34. #define DSIPHY_CMN_LANE_CTRL4 0x0B0
  35. #define DSIPHY_CMN_TIMING_CTRL_0 0x0B4
  36. #define DSIPHY_CMN_TIMING_CTRL_1 0x0B8
  37. #define DSIPHY_CMN_TIMING_CTRL_2 0x0Bc
  38. #define DSIPHY_CMN_TIMING_CTRL_3 0x0C0
  39. #define DSIPHY_CMN_TIMING_CTRL_4 0x0C4
  40. #define DSIPHY_CMN_TIMING_CTRL_5 0x0C8
  41. #define DSIPHY_CMN_TIMING_CTRL_6 0x0CC
  42. #define DSIPHY_CMN_TIMING_CTRL_7 0x0D0
  43. #define DSIPHY_CMN_TIMING_CTRL_8 0x0D4
  44. #define DSIPHY_CMN_TIMING_CTRL_9 0x0D8
  45. #define DSIPHY_CMN_TIMING_CTRL_10 0x0DC
  46. #define DSIPHY_CMN_TIMING_CTRL_11 0x0E0
  47. #define DSIPHY_CMN_TIMING_CTRL_12 0x0E4
  48. #define DSIPHY_CMN_TIMING_CTRL_13 0x0E8
  49. #define DSIPHY_CMN_GLBL_HSTX_STR_CTRL_0 0x0EC
  50. #define DSIPHY_CMN_GLBL_HSTX_STR_CTRL_1 0x0F0
  51. #define DSIPHY_CMN_GLBL_RESCODE_OFFSET_TOP_CTRL 0x0F4
  52. #define DSIPHY_CMN_GLBL_RESCODE_OFFSET_BOT_CTRL 0x0F8
  53. #define DSIPHY_CMN_GLBL_RESCODE_OFFSET_MID_CTRL 0x0FC
  54. #define DSIPHY_CMN_GLBL_LPTX_STR_CTRL 0x100
  55. #define DSIPHY_CMN_GLBL_PEMPH_CTRL_0 0x104
  56. #define DSIPHY_CMN_GLBL_PEMPH_CTRL_1 0x108
  57. #define DSIPHY_CMN_GLBL_STR_SWI_CAL_SEL_CTRL 0x10C
  58. #define DSIPHY_CMN_VREG_CTRL_1 0x110
  59. #define DSIPHY_CMN_CTRL_4 0x114
  60. #define DSIPHY_CMN_PHY_STATUS 0x140
  61. #define DSIPHY_CMN_LANE_STATUS0 0x148
  62. #define DSIPHY_CMN_LANE_STATUS1 0x14C
  63. #define DSIPHY_CMN_GLBL_DIGTOP_SPARE10 0x1AC
  64. #define DSIPHY_CMN_SL_DSI_LANE_CTRL1 0x1B4
  65. /* n = 0..3 for data lanes and n = 4 for clock lane */
  66. #define DSIPHY_LNX_CFG0(n) (0x200 + (0x80 * (n)))
  67. #define DSIPHY_LNX_CFG1(n) (0x204 + (0x80 * (n)))
  68. #define DSIPHY_LNX_CFG2(n) (0x208 + (0x80 * (n)))
  69. #define DSIPHY_LNX_TEST_DATAPATH(n) (0x20C + (0x80 * (n)))
  70. #define DSIPHY_LNX_PIN_SWAP(n) (0x210 + (0x80 * (n)))
  71. #define DSIPHY_LNX_LPRX_CTRL(n) (0x214 + (0x80 * (n)))
  72. #define DSIPHY_LNX_TX_DCTRL(n) (0x218 + (0x80 * (n)))
  73. /* dynamic refresh control registers */
  74. #define DSI_DYN_REFRESH_CTRL (0x000)
  75. #define DSI_DYN_REFRESH_PIPE_DELAY (0x004)
  76. #define DSI_DYN_REFRESH_PIPE_DELAY2 (0x008)
  77. #define DSI_DYN_REFRESH_PLL_DELAY (0x00C)
  78. #define DSI_DYN_REFRESH_STATUS (0x010)
  79. #define DSI_DYN_REFRESH_PLL_CTRL0 (0x014)
  80. #define DSI_DYN_REFRESH_PLL_CTRL1 (0x018)
  81. #define DSI_DYN_REFRESH_PLL_CTRL2 (0x01C)
  82. #define DSI_DYN_REFRESH_PLL_CTRL3 (0x020)
  83. #define DSI_DYN_REFRESH_PLL_CTRL4 (0x024)
  84. #define DSI_DYN_REFRESH_PLL_CTRL5 (0x028)
  85. #define DSI_DYN_REFRESH_PLL_CTRL6 (0x02C)
  86. #define DSI_DYN_REFRESH_PLL_CTRL7 (0x030)
  87. #define DSI_DYN_REFRESH_PLL_CTRL8 (0x034)
  88. #define DSI_DYN_REFRESH_PLL_CTRL9 (0x038)
  89. #define DSI_DYN_REFRESH_PLL_CTRL10 (0x03C)
  90. #define DSI_DYN_REFRESH_PLL_CTRL11 (0x040)
  91. #define DSI_DYN_REFRESH_PLL_CTRL12 (0x044)
  92. #define DSI_DYN_REFRESH_PLL_CTRL13 (0x048)
  93. #define DSI_DYN_REFRESH_PLL_CTRL14 (0x04C)
  94. #define DSI_DYN_REFRESH_PLL_CTRL15 (0x050)
  95. #define DSI_DYN_REFRESH_PLL_CTRL16 (0x054)
  96. #define DSI_DYN_REFRESH_PLL_CTRL17 (0x058)
  97. #define DSI_DYN_REFRESH_PLL_CTRL18 (0x05C)
  98. #define DSI_DYN_REFRESH_PLL_CTRL19 (0x060)
  99. #define DSI_DYN_REFRESH_PLL_CTRL20 (0x064)
  100. #define DSI_DYN_REFRESH_PLL_CTRL21 (0x068)
  101. #define DSI_DYN_REFRESH_PLL_CTRL22 (0x06C)
  102. #define DSI_DYN_REFRESH_PLL_CTRL23 (0x070)
  103. #define DSI_DYN_REFRESH_PLL_CTRL24 (0x074)
  104. #define DSI_DYN_REFRESH_PLL_CTRL25 (0x078)
  105. #define DSI_DYN_REFRESH_PLL_CTRL26 (0x07C)
  106. #define DSI_DYN_REFRESH_PLL_CTRL27 (0x080)
  107. #define DSI_DYN_REFRESH_PLL_CTRL28 (0x084)
  108. #define DSI_DYN_REFRESH_PLL_CTRL29 (0x088)
  109. #define DSI_DYN_REFRESH_PLL_CTRL30 (0x08C)
  110. #define DSI_DYN_REFRESH_PLL_CTRL31 (0x090)
  111. #define DSI_DYN_REFRESH_PLL_UPPER_ADDR (0x094)
  112. #define DSI_DYN_REFRESH_PLL_UPPER_ADDR2 (0x098)
  113. static int dsi_phy_hw_v4_0_is_pll_on(struct dsi_phy_hw *phy)
  114. {
  115. u32 data = 0;
  116. data = DSI_R32(phy, DSIPHY_CMN_PLL_CNTRL);
  117. mb(); /*make sure read happened */
  118. return (data & BIT(0));
  119. }
  120. static bool dsi_phy_hw_v4_0_is_split_link_enabled(struct dsi_phy_hw *phy)
  121. {
  122. u32 reg = 0;
  123. reg = DSI_R32(phy, DSIPHY_CMN_GLBL_CTRL);
  124. mb(); /*make sure read happened */
  125. return (reg & BIT(5));
  126. }
  127. static void dsi_phy_hw_v4_0_config_lpcdrx(struct dsi_phy_hw *phy,
  128. struct dsi_phy_cfg *cfg, bool enable)
  129. {
  130. int phy_lane_0 = dsi_phy_conv_logical_to_phy_lane(&cfg->lane_map,
  131. DSI_LOGICAL_LANE_0);
  132. /*
  133. * LPRX and CDRX need to enabled only for physical data lane
  134. * corresponding to the logical data lane 0
  135. */
  136. if (enable)
  137. DSI_W32(phy, DSIPHY_LNX_LPRX_CTRL(phy_lane_0),
  138. cfg->strength.lane[phy_lane_0][1]);
  139. else
  140. DSI_W32(phy, DSIPHY_LNX_LPRX_CTRL(phy_lane_0), 0);
  141. }
  142. static void dsi_phy_hw_v4_0_lane_swap_config(struct dsi_phy_hw *phy,
  143. struct dsi_lane_map *lane_map)
  144. {
  145. DSI_W32(phy, DSIPHY_CMN_LANE_CFG0,
  146. (lane_map->lane_map_v2[DSI_LOGICAL_LANE_0] |
  147. (lane_map->lane_map_v2[DSI_LOGICAL_LANE_1] << 4)));
  148. DSI_W32(phy, DSIPHY_CMN_LANE_CFG1,
  149. (lane_map->lane_map_v2[DSI_LOGICAL_LANE_2] |
  150. (lane_map->lane_map_v2[DSI_LOGICAL_LANE_3] << 4)));
  151. }
  152. static void dsi_phy_hw_v4_0_lane_settings(struct dsi_phy_hw *phy,
  153. struct dsi_phy_cfg *cfg)
  154. {
  155. int i;
  156. u8 tx_dctrl_v4[] = {0x00, 0x00, 0x00, 0x04, 0x01};
  157. u8 tx_dctrl_v4_1[] = {0x40, 0x40, 0x40, 0x46, 0x41};
  158. u8 *tx_dctrl;
  159. bool split_link_enabled;
  160. u32 lanes_per_sublink;
  161. if (phy->version >= DSI_PHY_VERSION_4_1)
  162. tx_dctrl = &tx_dctrl_v4_1[0];
  163. else
  164. tx_dctrl = &tx_dctrl_v4[0];
  165. split_link_enabled = cfg->split_link.enabled;
  166. lanes_per_sublink = cfg->split_link.lanes_per_sublink;
  167. /* Strength ctrl settings */
  168. for (i = DSI_LOGICAL_LANE_0; i < DSI_LANE_MAX; i++) {
  169. /*
  170. * Disable LPRX and CDRX for all lanes. And later on, it will
  171. * be only enabled for the physical data lane corresponding
  172. * to the logical data lane 0
  173. */
  174. DSI_W32(phy, DSIPHY_LNX_LPRX_CTRL(i), 0);
  175. DSI_W32(phy, DSIPHY_LNX_PIN_SWAP(i), 0x0);
  176. }
  177. dsi_phy_hw_v4_0_config_lpcdrx(phy, cfg, true);
  178. /* other settings */
  179. for (i = DSI_LOGICAL_LANE_0; i < DSI_LANE_MAX; i++) {
  180. DSI_W32(phy, DSIPHY_LNX_CFG0(i), cfg->lanecfg.lane[i][0]);
  181. DSI_W32(phy, DSIPHY_LNX_CFG1(i), cfg->lanecfg.lane[i][1]);
  182. DSI_W32(phy, DSIPHY_LNX_CFG2(i), cfg->lanecfg.lane[i][2]);
  183. DSI_W32(phy, DSIPHY_LNX_TX_DCTRL(i), tx_dctrl[i]);
  184. }
  185. /* remove below check if cphy splitlink is enabled */
  186. if (split_link_enabled && (cfg->phy_type == DSI_PHY_TYPE_CPHY))
  187. return;
  188. /* Configure the splitlink clock lane with clk lane settings */
  189. if (split_link_enabled) {
  190. DSI_W32(phy, DSIPHY_LNX_LPRX_CTRL(5), 0x0);
  191. DSI_W32(phy, DSIPHY_LNX_PIN_SWAP(5), 0x0);
  192. DSI_W32(phy, DSIPHY_LNX_CFG0(5), cfg->lanecfg.lane[4][0]);
  193. DSI_W32(phy, DSIPHY_LNX_CFG1(5), cfg->lanecfg.lane[4][1]);
  194. DSI_W32(phy, DSIPHY_LNX_CFG2(5), cfg->lanecfg.lane[4][2]);
  195. DSI_W32(phy, DSIPHY_LNX_TX_DCTRL(5), tx_dctrl[4]);
  196. }
  197. }
  198. void dsi_phy_hw_v4_0_commit_phy_timing(struct dsi_phy_hw *phy,
  199. struct dsi_phy_per_lane_cfgs *timing)
  200. {
  201. /* Commit DSI PHY timings */
  202. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_0, timing->lane_v4[0]);
  203. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_1, timing->lane_v4[1]);
  204. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_2, timing->lane_v4[2]);
  205. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_3, timing->lane_v4[3]);
  206. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_4, timing->lane_v4[4]);
  207. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_5, timing->lane_v4[5]);
  208. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_6, timing->lane_v4[6]);
  209. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_7, timing->lane_v4[7]);
  210. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_8, timing->lane_v4[8]);
  211. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_9, timing->lane_v4[9]);
  212. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_10, timing->lane_v4[10]);
  213. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_11, timing->lane_v4[11]);
  214. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_12, timing->lane_v4[12]);
  215. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_13, timing->lane_v4[13]);
  216. }
  217. /**
  218. * cphy_enable() - Enable CPHY hardware
  219. * @phy: Pointer to DSI PHY hardware object.
  220. * @cfg: Per lane configurations for timing, strength and lane
  221. * configurations.
  222. */
  223. static void dsi_phy_hw_cphy_enable(struct dsi_phy_hw *phy,
  224. struct dsi_phy_cfg *cfg)
  225. {
  226. struct dsi_phy_per_lane_cfgs *timing = &cfg->timing;
  227. u32 data;
  228. u32 minor_ver = 0;
  229. /* For C-PHY, no low power settings for lower clk rate */
  230. u32 vreg_ctrl_0 = 0x51;
  231. u32 vreg_ctrl_1 = 0x55;
  232. u32 glbl_str_swi_cal_sel_ctrl = 0;
  233. u32 glbl_hstx_str_ctrl_0 = 0;
  234. u32 glbl_rescode_top_ctrl = 0;
  235. u32 glbl_rescode_bot_ctrl = 0;
  236. bool less_than_1500_mhz = false;
  237. /* Alter PHY configurations if data rate less than 1.5GHZ*/
  238. if (cfg->bit_clk_rate_hz <= 1500000000)
  239. less_than_1500_mhz = true;
  240. if (phy->version >= DSI_PHY_VERSION_4_2) {
  241. glbl_rescode_top_ctrl = less_than_1500_mhz ? 0x3d : 0x01;
  242. glbl_rescode_bot_ctrl = less_than_1500_mhz ? 0x38 : 0x3b;
  243. } else if (phy->version == DSI_PHY_VERSION_4_1) {
  244. glbl_rescode_top_ctrl = 0x00;
  245. glbl_rescode_bot_ctrl = 0x3C;
  246. glbl_str_swi_cal_sel_ctrl = 0x00;
  247. glbl_hstx_str_ctrl_0 = 0x88;
  248. } else {
  249. glbl_str_swi_cal_sel_ctrl = 0x03;
  250. glbl_hstx_str_ctrl_0 = 0x66;
  251. glbl_rescode_top_ctrl = 0x03;
  252. glbl_rescode_bot_ctrl = 0x3c;
  253. }
  254. if (phy->version == DSI_PHY_VERSION_4_3_2) {
  255. vreg_ctrl_0 = 0x45;
  256. vreg_ctrl_1 = 0x41;
  257. }
  258. /* de-assert digital and pll power down */
  259. data = BIT(6) | BIT(5);
  260. DSI_W32(phy, DSIPHY_CMN_CTRL_0, data);
  261. /* Assert PLL core reset */
  262. DSI_W32(phy, DSIPHY_CMN_PLL_CNTRL, 0x00);
  263. /* turn off resync FIFO */
  264. DSI_W32(phy, DSIPHY_CMN_RBUF_CTRL, 0x00);
  265. /* program CMN_CTRL_4 for minor_ver greater than 2 chipsets*/
  266. minor_ver = DSI_R32(phy, DSIPHY_CMN_REVISION_ID0);
  267. minor_ver = minor_ver & (0xf0);
  268. if (minor_ver >= 0x20)
  269. DSI_W32(phy, DSIPHY_CMN_CTRL_4, 0x04);
  270. /* Configure PHY lane swap */
  271. dsi_phy_hw_v4_0_lane_swap_config(phy, &cfg->lane_map);
  272. DSI_W32(phy, DSIPHY_CMN_GLBL_CTRL, BIT(6));
  273. /* Enable LDO */
  274. DSI_W32(phy, DSIPHY_CMN_VREG_CTRL_0, vreg_ctrl_0);
  275. DSI_W32(phy, DSIPHY_CMN_VREG_CTRL_1, vreg_ctrl_1);
  276. DSI_W32(phy, DSIPHY_CMN_GLBL_STR_SWI_CAL_SEL_CTRL,
  277. glbl_str_swi_cal_sel_ctrl);
  278. DSI_W32(phy, DSIPHY_CMN_GLBL_HSTX_STR_CTRL_0, glbl_hstx_str_ctrl_0);
  279. DSI_W32(phy, DSIPHY_CMN_GLBL_PEMPH_CTRL_0, 0x11);
  280. DSI_W32(phy, DSIPHY_CMN_GLBL_PEMPH_CTRL_1, 0x01);
  281. DSI_W32(phy, DSIPHY_CMN_GLBL_RESCODE_OFFSET_TOP_CTRL,
  282. glbl_rescode_top_ctrl);
  283. DSI_W32(phy, DSIPHY_CMN_GLBL_RESCODE_OFFSET_BOT_CTRL,
  284. glbl_rescode_bot_ctrl);
  285. DSI_W32(phy, DSIPHY_CMN_GLBL_LPTX_STR_CTRL, 0x55);
  286. /* Remove power down from all blocks */
  287. DSI_W32(phy, DSIPHY_CMN_CTRL_0, 0x7f);
  288. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL0, 0x17);
  289. switch (cfg->pll_source) {
  290. case DSI_PLL_SOURCE_STANDALONE:
  291. case DSI_PLL_SOURCE_NATIVE:
  292. data = 0x0; /* internal PLL */
  293. break;
  294. case DSI_PLL_SOURCE_NON_NATIVE:
  295. data = 0x1; /* external PLL */
  296. break;
  297. default:
  298. break;
  299. }
  300. DSI_W32(phy, DSIPHY_CMN_CLK_CFG1, (data << 2)); /* set PLL src */
  301. /* DSI PHY timings */
  302. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_0, timing->lane_v4[0]);
  303. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_4, timing->lane_v4[4]);
  304. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_5, timing->lane_v4[5]);
  305. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_6, timing->lane_v4[6]);
  306. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_7, timing->lane_v4[7]);
  307. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_8, timing->lane_v4[8]);
  308. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_9, timing->lane_v4[9]);
  309. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_10, timing->lane_v4[10]);
  310. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_11, timing->lane_v4[11]);
  311. /* DSI lane settings */
  312. dsi_phy_hw_v4_0_lane_settings(phy, cfg);
  313. DSI_PHY_DBG(phy, "C-Phy enabled\n");
  314. }
  315. /**
  316. * dphy_enable() - Enable DPHY hardware
  317. * @phy: Pointer to DSI PHY hardware object.
  318. * @cfg: Per lane configurations for timing, strength and lane
  319. * configurations.
  320. */
  321. static void dsi_phy_hw_dphy_enable(struct dsi_phy_hw *phy,
  322. struct dsi_phy_cfg *cfg)
  323. {
  324. struct dsi_phy_per_lane_cfgs *timing = &cfg->timing;
  325. u32 data;
  326. u32 minor_ver = 0;
  327. bool less_than_1500_mhz = false;
  328. u32 vreg_ctrl_0 = 0;
  329. u32 vreg_ctrl_1 = 0x5c;
  330. u32 glbl_str_swi_cal_sel_ctrl = 0;
  331. u32 glbl_hstx_str_ctrl_0 = 0;
  332. u32 glbl_rescode_top_ctrl = 0;
  333. u32 glbl_rescode_bot_ctrl = 0;
  334. bool split_link_enabled;
  335. u32 lanes_per_sublink;
  336. /* Alter PHY configurations if data rate less than 1.5GHZ*/
  337. if (cfg->bit_clk_rate_hz <= 1500000000)
  338. less_than_1500_mhz = true;
  339. if (phy->version >= DSI_PHY_VERSION_4_2) {
  340. vreg_ctrl_0 = less_than_1500_mhz ? 0x53 : 0x52;
  341. glbl_rescode_top_ctrl = less_than_1500_mhz ? 0x3c : 0x00;
  342. glbl_rescode_bot_ctrl = less_than_1500_mhz ? 0x38 : 0x39;
  343. glbl_str_swi_cal_sel_ctrl = 0x00;
  344. glbl_hstx_str_ctrl_0 = 0x88;
  345. } else if (phy->version == DSI_PHY_VERSION_4_1) {
  346. vreg_ctrl_0 = less_than_1500_mhz ? 0x53 : 0x52;
  347. glbl_rescode_top_ctrl = less_than_1500_mhz ? 0x3d : 0x00;
  348. glbl_rescode_bot_ctrl = less_than_1500_mhz ? 0x39 : 0x3c;
  349. glbl_str_swi_cal_sel_ctrl = 0x00;
  350. glbl_hstx_str_ctrl_0 = 0x88;
  351. } else {
  352. vreg_ctrl_0 = less_than_1500_mhz ? 0x5B : 0x59;
  353. glbl_str_swi_cal_sel_ctrl = less_than_1500_mhz ? 0x03 : 0x00;
  354. glbl_hstx_str_ctrl_0 = less_than_1500_mhz ? 0x66 : 0x88;
  355. glbl_rescode_top_ctrl = 0x03;
  356. glbl_rescode_bot_ctrl = 0x3c;
  357. }
  358. if (phy->version >= DSI_PHY_VERSION_4_3)
  359. glbl_rescode_top_ctrl = less_than_1500_mhz ? 0x3d : 0x01;
  360. if (phy->version == DSI_PHY_VERSION_4_3_2){
  361. vreg_ctrl_0 = 0x44;
  362. vreg_ctrl_1 = 0x19;
  363. }
  364. split_link_enabled = cfg->split_link.enabled;
  365. lanes_per_sublink = cfg->split_link.lanes_per_sublink;
  366. /* de-assert digital and pll power down */
  367. data = BIT(6) | BIT(5);
  368. DSI_W32(phy, DSIPHY_CMN_CTRL_0, data);
  369. if (split_link_enabled) {
  370. data = DSI_R32(phy, DSIPHY_CMN_GLBL_CTRL);
  371. /* set SPLIT_LINK_ENABLE in global control */
  372. DSI_W32(phy, DSIPHY_CMN_GLBL_CTRL, (data | BIT(5)));
  373. }
  374. /* Assert PLL core reset */
  375. DSI_W32(phy, DSIPHY_CMN_PLL_CNTRL, 0x00);
  376. /* turn off resync FIFO */
  377. DSI_W32(phy, DSIPHY_CMN_RBUF_CTRL, 0x00);
  378. /* program CMN_CTRL_4 for minor_ver greater than 2 chipsets*/
  379. minor_ver = DSI_R32(phy, DSIPHY_CMN_REVISION_ID0);
  380. minor_ver = minor_ver & (0xf0);
  381. if (minor_ver >= 0x20)
  382. DSI_W32(phy, DSIPHY_CMN_CTRL_4, 0x04);
  383. /* Configure PHY lane swap */
  384. dsi_phy_hw_v4_0_lane_swap_config(phy, &cfg->lane_map);
  385. /* Enable LDO */
  386. DSI_W32(phy, DSIPHY_CMN_VREG_CTRL_0, vreg_ctrl_0);
  387. DSI_W32(phy, DSIPHY_CMN_VREG_CTRL_1, vreg_ctrl_1);
  388. DSI_W32(phy, DSIPHY_CMN_CTRL_3, 0x00);
  389. DSI_W32(phy, DSIPHY_CMN_GLBL_STR_SWI_CAL_SEL_CTRL,
  390. glbl_str_swi_cal_sel_ctrl);
  391. DSI_W32(phy, DSIPHY_CMN_GLBL_HSTX_STR_CTRL_0, glbl_hstx_str_ctrl_0);
  392. DSI_W32(phy, DSIPHY_CMN_GLBL_PEMPH_CTRL_0, 0x00);
  393. DSI_W32(phy, DSIPHY_CMN_GLBL_RESCODE_OFFSET_TOP_CTRL,
  394. glbl_rescode_top_ctrl);
  395. DSI_W32(phy, DSIPHY_CMN_GLBL_RESCODE_OFFSET_BOT_CTRL,
  396. glbl_rescode_bot_ctrl);
  397. DSI_W32(phy, DSIPHY_CMN_GLBL_LPTX_STR_CTRL, 0x55);
  398. if (split_link_enabled) {
  399. if (lanes_per_sublink == 1) {
  400. /* remove Lane1 and Lane3 configs */
  401. DSI_W32(phy, DSIPHY_CMN_CTRL_0, 0xed);
  402. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL0, 0x35);
  403. } else {
  404. /* enable all together with sublink clock */
  405. DSI_W32(phy, DSIPHY_CMN_CTRL_0, 0xff);
  406. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL0, 0x3F);
  407. }
  408. DSI_W32(phy, DSIPHY_CMN_SL_DSI_LANE_CTRL1, 0x03);
  409. } else {
  410. /* Remove power down from all blocks */
  411. DSI_W32(phy, DSIPHY_CMN_CTRL_0, 0x7f);
  412. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL0, 0x1F);
  413. }
  414. /* Select full-rate mode */
  415. DSI_W32(phy, DSIPHY_CMN_CTRL_2, 0x40);
  416. switch (cfg->pll_source) {
  417. case DSI_PLL_SOURCE_STANDALONE:
  418. case DSI_PLL_SOURCE_NATIVE:
  419. data = 0x0; /* internal PLL */
  420. break;
  421. case DSI_PLL_SOURCE_NON_NATIVE:
  422. data = 0x1; /* external PLL */
  423. break;
  424. default:
  425. break;
  426. }
  427. DSI_W32(phy, DSIPHY_CMN_CLK_CFG1, (data << 2)); /* set PLL src */
  428. /* DSI PHY timings */
  429. dsi_phy_hw_v4_0_commit_phy_timing(phy, timing);
  430. /* DSI lane settings */
  431. dsi_phy_hw_v4_0_lane_settings(phy, cfg);
  432. DSI_PHY_DBG(phy, "D-Phy enabled\n");
  433. }
  434. /**
  435. * enable() - Enable PHY hardware
  436. * @phy: Pointer to DSI PHY hardware object.
  437. * @cfg: Per lane configurations for timing, strength and lane
  438. * configurations.
  439. */
  440. void dsi_phy_hw_v4_0_enable(struct dsi_phy_hw *phy,
  441. struct dsi_phy_cfg *cfg)
  442. {
  443. int rc = 0;
  444. u32 status;
  445. u32 const delay_us = 5;
  446. u32 const timeout_us = 1000;
  447. if (dsi_phy_hw_v4_0_is_pll_on(phy))
  448. pr_warn("PLL turned on before configuring PHY\n");
  449. /* Request for REFGEN ready */
  450. if (phy->version >= DSI_PHY_VERSION_4_3) {
  451. DSI_W32(phy, DSIPHY_CMN_GLBL_DIGTOP_SPARE10, 0x1);
  452. udelay(500);
  453. }
  454. /* wait for REFGEN READY */
  455. rc = DSI_READ_POLL_TIMEOUT_ATOMIC(phy, DSIPHY_CMN_PHY_STATUS,
  456. status, (status & BIT(0)), delay_us, timeout_us);
  457. if (rc) {
  458. DSI_PHY_ERR(phy, "Ref gen not ready. Aborting\n");
  459. return;
  460. }
  461. if (cfg->phy_type == DSI_PHY_TYPE_CPHY)
  462. dsi_phy_hw_cphy_enable(phy, cfg);
  463. else /* Default PHY type is DPHY */
  464. dsi_phy_hw_dphy_enable(phy, cfg);
  465. }
  466. /**
  467. * disable() - Disable PHY hardware
  468. * @phy: Pointer to DSI PHY hardware object.
  469. */
  470. void dsi_phy_hw_v4_0_disable(struct dsi_phy_hw *phy,
  471. struct dsi_phy_cfg *cfg)
  472. {
  473. u32 data = 0;
  474. if (dsi_phy_hw_v4_0_is_pll_on(phy))
  475. DSI_PHY_WARN(phy, "Turning OFF PHY while PLL is on\n");
  476. dsi_phy_hw_v4_0_config_lpcdrx(phy, cfg, false);
  477. /* Turn off REFGEN Vote */
  478. DSI_W32(phy, DSIPHY_CMN_GLBL_DIGTOP_SPARE10, 0x0);
  479. wmb();
  480. /* Delay to ensure HW removes vote before PHY shut down */
  481. udelay(2);
  482. data = DSI_R32(phy, DSIPHY_CMN_CTRL_0);
  483. /* disable all lanes and splitlink clk lane*/
  484. data &= ~0x9F;
  485. DSI_W32(phy, DSIPHY_CMN_CTRL_0, data);
  486. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL0, 0);
  487. /* Turn off all PHY blocks */
  488. DSI_W32(phy, DSIPHY_CMN_CTRL_0, 0x00);
  489. /* make sure phy is turned off */
  490. wmb();
  491. DSI_PHY_DBG(phy, "Phy disabled\n");
  492. }
  493. void dsi_phy_hw_v4_0_toggle_resync_fifo(struct dsi_phy_hw *phy)
  494. {
  495. DSI_W32(phy, DSIPHY_CMN_RBUF_CTRL, 0x00);
  496. /* ensure that the FIFO is off */
  497. wmb();
  498. DSI_W32(phy, DSIPHY_CMN_RBUF_CTRL, 0x1);
  499. /* ensure that the FIFO is toggled back on */
  500. wmb();
  501. }
  502. void dsi_phy_hw_v4_0_reset_clk_en_sel(struct dsi_phy_hw *phy)
  503. {
  504. u32 data = 0;
  505. /*Turning off CLK_EN_SEL after retime buffer sync */
  506. data = DSI_R32(phy, DSIPHY_CMN_CLK_CFG1);
  507. data &= ~BIT(4);
  508. DSI_W32(phy, DSIPHY_CMN_CLK_CFG1, data);
  509. /* ensure that clk_en_sel bit is turned off */
  510. wmb();
  511. }
  512. int dsi_phy_hw_v4_0_wait_for_lane_idle(
  513. struct dsi_phy_hw *phy, u32 lanes)
  514. {
  515. int rc = 0, val = 0;
  516. u32 stop_state_mask = 0;
  517. u32 const sleep_us = 10;
  518. u32 const timeout_us = 100;
  519. bool split_link_enabled = dsi_phy_hw_v4_0_is_split_link_enabled(phy);
  520. stop_state_mask = BIT(4); /* clock lane */
  521. if (split_link_enabled)
  522. stop_state_mask |= BIT(5);
  523. if (lanes & DSI_DATA_LANE_0)
  524. stop_state_mask |= BIT(0);
  525. if (lanes & DSI_DATA_LANE_1)
  526. stop_state_mask |= BIT(1);
  527. if (lanes & DSI_DATA_LANE_2)
  528. stop_state_mask |= BIT(2);
  529. if (lanes & DSI_DATA_LANE_3)
  530. stop_state_mask |= BIT(3);
  531. DSI_PHY_DBG(phy, "polling for lanes to be in stop state, mask=0x%08x\n",
  532. stop_state_mask);
  533. rc = DSI_READ_POLL_TIMEOUT(phy, DSIPHY_CMN_LANE_STATUS1, val,
  534. ((val & stop_state_mask) == stop_state_mask),
  535. sleep_us, timeout_us);
  536. if (rc) {
  537. DSI_PHY_ERR(phy, "lanes not in stop state, LANE_STATUS=0x%08x\n",
  538. val);
  539. return rc;
  540. }
  541. return 0;
  542. }
  543. void dsi_phy_hw_v4_0_ulps_request(struct dsi_phy_hw *phy,
  544. struct dsi_phy_cfg *cfg, u32 lanes)
  545. {
  546. u32 reg = 0, sl_lane_ctrl1 = 0;
  547. if (lanes & DSI_CLOCK_LANE)
  548. reg = BIT(4);
  549. if (lanes & DSI_DATA_LANE_0)
  550. reg |= BIT(0);
  551. if (lanes & DSI_DATA_LANE_1)
  552. reg |= BIT(1);
  553. if (lanes & DSI_DATA_LANE_2)
  554. reg |= BIT(2);
  555. if (lanes & DSI_DATA_LANE_3)
  556. reg |= BIT(3);
  557. if (cfg->split_link.enabled)
  558. reg |= BIT(7);
  559. if (cfg->force_clk_lane_hs) {
  560. reg |= BIT(5) | BIT(6);
  561. if (cfg->split_link.enabled) {
  562. sl_lane_ctrl1 = DSI_R32(phy, DSIPHY_CMN_SL_DSI_LANE_CTRL1);
  563. sl_lane_ctrl1 |= BIT(2);
  564. DSI_W32(phy, DSIPHY_CMN_SL_DSI_LANE_CTRL1, sl_lane_ctrl1);
  565. }
  566. }
  567. /*
  568. * ULPS entry request. Wait for short time to make sure
  569. * that the lanes enter ULPS. Recommended as per HPG.
  570. */
  571. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL1, reg);
  572. usleep_range(100, 110);
  573. /* disable LPRX and CDRX */
  574. dsi_phy_hw_v4_0_config_lpcdrx(phy, cfg, false);
  575. DSI_PHY_DBG(phy, "ULPS requested for lanes 0x%x\n", lanes);
  576. }
  577. int dsi_phy_hw_v4_0_lane_reset(struct dsi_phy_hw *phy)
  578. {
  579. int ret = 0, loop = 10, u_dly = 200;
  580. u32 ln_status = 0;
  581. while ((ln_status != 0x1f) && loop) {
  582. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL3, 0x1f);
  583. wmb(); /* ensure register is committed */
  584. loop--;
  585. udelay(u_dly);
  586. ln_status = DSI_R32(phy, DSIPHY_CMN_LANE_STATUS1);
  587. DSI_PHY_DBG(phy, "trial no: %d\n", loop);
  588. }
  589. if (!loop)
  590. DSI_PHY_DBG(phy, "could not reset phy lanes\n");
  591. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL3, 0x0);
  592. wmb(); /* ensure register is committed */
  593. return ret;
  594. }
  595. void dsi_phy_hw_v4_0_ulps_exit(struct dsi_phy_hw *phy,
  596. struct dsi_phy_cfg *cfg, u32 lanes)
  597. {
  598. u32 reg = 0, sl_lane_ctrl1 = 0;
  599. if (lanes & DSI_CLOCK_LANE)
  600. reg = BIT(4);
  601. if (lanes & DSI_DATA_LANE_0)
  602. reg |= BIT(0);
  603. if (lanes & DSI_DATA_LANE_1)
  604. reg |= BIT(1);
  605. if (lanes & DSI_DATA_LANE_2)
  606. reg |= BIT(2);
  607. if (lanes & DSI_DATA_LANE_3)
  608. reg |= BIT(3);
  609. if (cfg->split_link.enabled)
  610. reg |= BIT(5);
  611. /* enable LPRX and CDRX */
  612. dsi_phy_hw_v4_0_config_lpcdrx(phy, cfg, true);
  613. /* ULPS exit request */
  614. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL2, reg);
  615. usleep_range(1000, 1010);
  616. /* Clear ULPS request flags on all lanes */
  617. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL1, 0);
  618. /* Clear ULPS exit flags on all lanes */
  619. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL2, 0);
  620. /*
  621. * Sometimes when exiting ULPS, it is possible that some DSI
  622. * lanes are not in the stop state which could lead to DSI
  623. * commands not going through. To avoid this, force the lanes
  624. * to be in stop state.
  625. */
  626. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL3, reg);
  627. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL3, 0);
  628. usleep_range(100, 110);
  629. if (cfg->force_clk_lane_hs) {
  630. reg = BIT(5) | BIT(6);
  631. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL1, reg);
  632. if (cfg->split_link.enabled) {
  633. sl_lane_ctrl1 = DSI_R32(phy, DSIPHY_CMN_SL_DSI_LANE_CTRL1);
  634. sl_lane_ctrl1 |= BIT(2);
  635. DSI_W32(phy, DSIPHY_CMN_SL_DSI_LANE_CTRL1, sl_lane_ctrl1);
  636. }
  637. }
  638. }
  639. u32 dsi_phy_hw_v4_0_get_lanes_in_ulps(struct dsi_phy_hw *phy)
  640. {
  641. u32 lanes = 0;
  642. lanes = DSI_R32(phy, DSIPHY_CMN_LANE_STATUS0);
  643. DSI_PHY_DBG(phy, "lanes in ulps = 0x%x\n", lanes);
  644. return lanes;
  645. }
  646. bool dsi_phy_hw_v4_0_is_lanes_in_ulps(u32 lanes, u32 ulps_lanes)
  647. {
  648. if (lanes & ulps_lanes)
  649. return false;
  650. return true;
  651. }
  652. int dsi_phy_hw_timing_val_v4_0(struct dsi_phy_per_lane_cfgs *timing_cfg,
  653. u32 *timing_val, u32 size)
  654. {
  655. int i = 0;
  656. if (size != DSI_PHY_TIMING_V4_SIZE) {
  657. DSI_ERR("Unexpected timing array size %d\n", size);
  658. return -EINVAL;
  659. }
  660. for (i = 0; i < size; i++)
  661. timing_cfg->lane_v4[i] = timing_val[i];
  662. return 0;
  663. }
  664. void dsi_phy_hw_v4_0_dyn_refresh_config(struct dsi_phy_hw *phy,
  665. struct dsi_phy_cfg *cfg, bool is_master)
  666. {
  667. u32 reg;
  668. bool is_cphy = (cfg->phy_type == DSI_PHY_TYPE_CPHY) ?
  669. true : false;
  670. if (is_master) {
  671. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL19,
  672. DSIPHY_CMN_TIMING_CTRL_0, DSIPHY_CMN_TIMING_CTRL_1,
  673. cfg->timing.lane_v4[0], cfg->timing.lane_v4[1]);
  674. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL20,
  675. DSIPHY_CMN_TIMING_CTRL_2, DSIPHY_CMN_TIMING_CTRL_3,
  676. cfg->timing.lane_v4[2], cfg->timing.lane_v4[3]);
  677. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL21,
  678. DSIPHY_CMN_TIMING_CTRL_4, DSIPHY_CMN_TIMING_CTRL_5,
  679. cfg->timing.lane_v4[4], cfg->timing.lane_v4[5]);
  680. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL22,
  681. DSIPHY_CMN_TIMING_CTRL_6, DSIPHY_CMN_TIMING_CTRL_7,
  682. cfg->timing.lane_v4[6], cfg->timing.lane_v4[7]);
  683. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL23,
  684. DSIPHY_CMN_TIMING_CTRL_8, DSIPHY_CMN_TIMING_CTRL_9,
  685. cfg->timing.lane_v4[8], cfg->timing.lane_v4[9]);
  686. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL24,
  687. DSIPHY_CMN_TIMING_CTRL_10, DSIPHY_CMN_TIMING_CTRL_11,
  688. cfg->timing.lane_v4[10], cfg->timing.lane_v4[11]);
  689. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL25,
  690. DSIPHY_CMN_TIMING_CTRL_12, DSIPHY_CMN_TIMING_CTRL_13,
  691. cfg->timing.lane_v4[12], cfg->timing.lane_v4[13]);
  692. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL26,
  693. DSIPHY_CMN_CTRL_0, DSIPHY_CMN_LANE_CTRL0,
  694. 0x7f, is_cphy ? 0x17 : 0x1f);
  695. } else {
  696. reg = DSI_R32(phy, DSIPHY_CMN_CLK_CFG1);
  697. reg &= ~BIT(5);
  698. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL0,
  699. DSIPHY_CMN_CLK_CFG1, DSIPHY_CMN_PLL_CNTRL,
  700. reg, 0x0);
  701. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL1,
  702. DSIPHY_CMN_RBUF_CTRL, DSIPHY_CMN_TIMING_CTRL_0,
  703. 0x0, cfg->timing.lane_v4[0]);
  704. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL2,
  705. DSIPHY_CMN_TIMING_CTRL_1, DSIPHY_CMN_TIMING_CTRL_2,
  706. cfg->timing.lane_v4[1], cfg->timing.lane_v4[2]);
  707. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL3,
  708. DSIPHY_CMN_TIMING_CTRL_3, DSIPHY_CMN_TIMING_CTRL_4,
  709. cfg->timing.lane_v4[3], cfg->timing.lane_v4[4]);
  710. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL4,
  711. DSIPHY_CMN_TIMING_CTRL_5, DSIPHY_CMN_TIMING_CTRL_6,
  712. cfg->timing.lane_v4[5], cfg->timing.lane_v4[6]);
  713. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL5,
  714. DSIPHY_CMN_TIMING_CTRL_7, DSIPHY_CMN_TIMING_CTRL_8,
  715. cfg->timing.lane_v4[7], cfg->timing.lane_v4[8]);
  716. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL6,
  717. DSIPHY_CMN_TIMING_CTRL_9, DSIPHY_CMN_TIMING_CTRL_10,
  718. cfg->timing.lane_v4[9], cfg->timing.lane_v4[10]);
  719. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL7,
  720. DSIPHY_CMN_TIMING_CTRL_11, DSIPHY_CMN_TIMING_CTRL_12,
  721. cfg->timing.lane_v4[11], cfg->timing.lane_v4[12]);
  722. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL8,
  723. DSIPHY_CMN_TIMING_CTRL_13, DSIPHY_CMN_CTRL_0,
  724. cfg->timing.lane_v4[13], 0x7f);
  725. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL9,
  726. DSIPHY_CMN_LANE_CTRL0, DSIPHY_CMN_CTRL_2,
  727. is_cphy ? 0x17 : 0x1f, 0x40);
  728. /*
  729. * fill with dummy register writes since controller will blindly
  730. * send these values to DSI PHY.
  731. */
  732. reg = DSI_DYN_REFRESH_PLL_CTRL11;
  733. while (reg <= DSI_DYN_REFRESH_PLL_CTRL29) {
  734. DSI_DYN_REF_REG_W(phy->dyn_pll_base, reg,
  735. DSIPHY_CMN_LANE_CTRL0, DSIPHY_CMN_CTRL_0,
  736. is_cphy ? 0x17 : 0x1f, 0x7f);
  737. reg += 0x4;
  738. }
  739. DSI_GEN_W32(phy->dyn_pll_base,
  740. DSI_DYN_REFRESH_PLL_UPPER_ADDR, 0);
  741. DSI_GEN_W32(phy->dyn_pll_base,
  742. DSI_DYN_REFRESH_PLL_UPPER_ADDR2, 0);
  743. }
  744. wmb(); /* make sure all registers are updated */
  745. }
  746. void dsi_phy_hw_v4_0_dyn_refresh_pipe_delay(struct dsi_phy_hw *phy,
  747. struct dsi_dyn_clk_delay *delay)
  748. {
  749. if (!delay)
  750. return;
  751. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_PIPE_DELAY,
  752. delay->pipe_delay);
  753. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_PIPE_DELAY2,
  754. delay->pipe_delay2);
  755. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_DELAY,
  756. delay->pll_delay);
  757. }
  758. void dsi_phy_hw_v4_0_dyn_refresh_trigger_sel(struct dsi_phy_hw *phy,
  759. bool is_master)
  760. {
  761. u32 reg;
  762. /*
  763. * Dynamic refresh will take effect at next mdp flush event.
  764. * This makes sure that any update to frame timings together
  765. * with dfps will take effect in one vsync at next mdp flush.
  766. */
  767. if (is_master) {
  768. reg = DSI_GEN_R32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL);
  769. reg |= BIT(17);
  770. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL, reg);
  771. }
  772. }
  773. void dsi_phy_hw_v4_0_dyn_refresh_helper(struct dsi_phy_hw *phy, u32 offset)
  774. {
  775. u32 reg;
  776. /*
  777. * if no offset is mentioned then this means we want to clear
  778. * the dynamic refresh ctrl register which is the last step
  779. * of dynamic refresh sequence.
  780. */
  781. if (!offset) {
  782. reg = DSI_GEN_R32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL);
  783. reg &= ~(BIT(0) | BIT(8) | BIT(13) | BIT(16) | BIT(17));
  784. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL, reg);
  785. wmb(); /* ensure dynamic fps is cleared */
  786. return;
  787. }
  788. if (offset & BIT(DYN_REFRESH_INTF_SEL)) {
  789. reg = DSI_GEN_R32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL);
  790. reg |= BIT(13);
  791. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL, reg);
  792. }
  793. if (offset & BIT(DYN_REFRESH_SYNC_MODE)) {
  794. reg = DSI_GEN_R32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL);
  795. reg |= BIT(16);
  796. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL, reg);
  797. }
  798. if (offset & BIT(DYN_REFRESH_SWI_CTRL)) {
  799. reg = DSI_GEN_R32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL);
  800. reg |= BIT(0);
  801. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL, reg);
  802. }
  803. if (offset & BIT(DYN_REFRESH_SW_TRIGGER)) {
  804. reg = DSI_GEN_R32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL);
  805. reg |= BIT(8);
  806. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL, reg);
  807. wmb(); /* ensure dynamic fps is triggered */
  808. }
  809. }
  810. int dsi_phy_hw_v4_0_cache_phy_timings(struct dsi_phy_per_lane_cfgs *timings,
  811. u32 *dst, u32 size)
  812. {
  813. int i;
  814. if (!timings || !dst || !size)
  815. return -EINVAL;
  816. if (size != DSI_PHY_TIMING_V4_SIZE) {
  817. DSI_ERR("size mis-match\n");
  818. return -EINVAL;
  819. }
  820. for (i = 0; i < size; i++)
  821. dst[i] = timings->lane_v4[i];
  822. return 0;
  823. }
  824. void dsi_phy_hw_v4_0_set_continuous_clk(struct dsi_phy_hw *phy, bool enable)
  825. {
  826. u32 reg = 0, sl_lane_ctrl1 = 0;
  827. bool is_split_link_enabled = dsi_phy_hw_v4_0_is_split_link_enabled(phy);
  828. reg = DSI_R32(phy, DSIPHY_CMN_LANE_CTRL1);
  829. if (enable)
  830. reg |= BIT(5) | BIT(6);
  831. else
  832. reg &= ~(BIT(5) | BIT(6));
  833. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL1, reg);
  834. if (is_split_link_enabled) {
  835. sl_lane_ctrl1 = DSI_R32(phy, DSIPHY_CMN_SL_DSI_LANE_CTRL1);
  836. if (enable)
  837. sl_lane_ctrl1 |= BIT(2);
  838. else
  839. sl_lane_ctrl1 &= ~BIT(2);
  840. DSI_W32(phy, DSIPHY_CMN_SL_DSI_LANE_CTRL1, sl_lane_ctrl1);
  841. }
  842. wmb(); /* make sure request is set */
  843. }