dp_ctrl.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. * Copyright (c) 2012-2021, The Linux Foundation. All rights reserved.
  5. */
  6. #include <linux/types.h>
  7. #include <linux/completion.h>
  8. #include <linux/delay.h>
  9. #include <drm/drm_fixed.h>
  10. #include <linux/version.h>
  11. #include "dp_ctrl.h"
  12. #include "dp_debug.h"
  13. #include "sde_dbg.h"
  14. #define DP_MST_DEBUG(fmt, ...) DP_DEBUG(fmt, ##__VA_ARGS__)
  15. #define DP_CTRL_INTR_READY_FOR_VIDEO BIT(0)
  16. #define DP_CTRL_INTR_IDLE_PATTERN_SENT BIT(3)
  17. #define DP_CTRL_INTR_MST_DP0_VCPF_SENT BIT(0)
  18. #define DP_CTRL_INTR_MST_DP1_VCPF_SENT BIT(3)
  19. /* dp state ctrl */
  20. #define ST_TRAIN_PATTERN_1 BIT(0)
  21. #define ST_TRAIN_PATTERN_2 BIT(1)
  22. #define ST_TRAIN_PATTERN_3 BIT(2)
  23. #define ST_TRAIN_PATTERN_4 BIT(3)
  24. #define ST_SYMBOL_ERR_RATE_MEASUREMENT BIT(4)
  25. #define ST_PRBS7 BIT(5)
  26. #define ST_CUSTOM_80_BIT_PATTERN BIT(6)
  27. #define ST_SEND_VIDEO BIT(7)
  28. #define ST_PUSH_IDLE BIT(8)
  29. #define MST_DP0_PUSH_VCPF BIT(12)
  30. #define MST_DP0_FORCE_VCPF BIT(13)
  31. #define MST_DP1_PUSH_VCPF BIT(14)
  32. #define MST_DP1_FORCE_VCPF BIT(15)
  33. #define MR_LINK_TRAINING1 0x8
  34. #define MR_LINK_SYMBOL_ERM 0x80
  35. #define MR_LINK_PRBS7 0x100
  36. #define MR_LINK_CUSTOM80 0x200
  37. #define MR_LINK_TRAINING4 0x40
  38. #define DP_MAX_LANES 4
  39. struct dp_mst_ch_slot_info {
  40. u32 start_slot;
  41. u32 tot_slots;
  42. };
  43. struct dp_mst_channel_info {
  44. struct dp_mst_ch_slot_info slot_info[DP_STREAM_MAX];
  45. };
  46. struct dp_ctrl_private {
  47. struct dp_ctrl dp_ctrl;
  48. struct device *dev;
  49. struct dp_aux *aux;
  50. struct dp_panel *panel;
  51. struct dp_link *link;
  52. struct dp_power *power;
  53. struct dp_parser *parser;
  54. struct dp_catalog_ctrl *catalog;
  55. struct dp_pll *pll;
  56. struct completion idle_comp;
  57. struct completion video_comp;
  58. bool orientation;
  59. bool power_on;
  60. bool mst_mode;
  61. bool fec_mode;
  62. bool dsc_mode;
  63. bool sim_mode;
  64. atomic_t aborted;
  65. u8 initial_lane_count;
  66. u8 initial_bw_code;
  67. u32 vic;
  68. u32 stream_count;
  69. u32 training_2_pattern;
  70. struct dp_mst_channel_info mst_ch_info;
  71. };
  72. enum notification_status {
  73. NOTIFY_UNKNOWN,
  74. NOTIFY_CONNECT,
  75. NOTIFY_DISCONNECT,
  76. NOTIFY_CONNECT_IRQ_HPD,
  77. NOTIFY_DISCONNECT_IRQ_HPD,
  78. };
  79. static void dp_ctrl_idle_patterns_sent(struct dp_ctrl_private *ctrl)
  80. {
  81. complete(&ctrl->idle_comp);
  82. }
  83. static void dp_ctrl_video_ready(struct dp_ctrl_private *ctrl)
  84. {
  85. complete(&ctrl->video_comp);
  86. }
  87. static void dp_ctrl_abort(struct dp_ctrl *dp_ctrl, bool abort)
  88. {
  89. struct dp_ctrl_private *ctrl;
  90. if (!dp_ctrl) {
  91. DP_ERR("Invalid input data\n");
  92. return;
  93. }
  94. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  95. atomic_set(&ctrl->aborted, abort);
  96. }
  97. static void dp_ctrl_state_ctrl(struct dp_ctrl_private *ctrl, u32 state)
  98. {
  99. ctrl->catalog->state_ctrl(ctrl->catalog, state);
  100. }
  101. static void dp_ctrl_push_idle(struct dp_ctrl_private *ctrl,
  102. enum dp_stream_id strm)
  103. {
  104. int const idle_pattern_completion_timeout_ms = HZ / 10;
  105. u32 state = 0x0;
  106. if (!ctrl->power_on)
  107. return;
  108. if (!ctrl->mst_mode) {
  109. state = ST_PUSH_IDLE;
  110. goto trigger_idle;
  111. }
  112. if (strm >= DP_STREAM_MAX) {
  113. DP_ERR("mst push idle, invalid stream:%d\n", strm);
  114. return;
  115. }
  116. state |= (strm == DP_STREAM_0) ? MST_DP0_PUSH_VCPF : MST_DP1_PUSH_VCPF;
  117. trigger_idle:
  118. reinit_completion(&ctrl->idle_comp);
  119. dp_ctrl_state_ctrl(ctrl, state);
  120. if (!wait_for_completion_timeout(&ctrl->idle_comp,
  121. idle_pattern_completion_timeout_ms))
  122. DP_WARN("time out\n");
  123. else
  124. DP_DEBUG("mainlink off done\n");
  125. }
  126. /**
  127. * dp_ctrl_configure_source_link_params() - configures DP TX source params
  128. * @ctrl: Display Port Driver data
  129. * @enable: enable or disable DP transmitter
  130. *
  131. * Configures the DP transmitter source params including details such as lane
  132. * configuration, output format and sink/panel timing information.
  133. */
  134. static void dp_ctrl_configure_source_link_params(struct dp_ctrl_private *ctrl,
  135. bool enable)
  136. {
  137. if (!ctrl->power->clk_status(ctrl->power, DP_LINK_PM)) {
  138. DP_WARN("DP link clocks are off\n");
  139. return;
  140. }
  141. if (!ctrl->power->clk_status(ctrl->power, DP_CORE_PM)) {
  142. DP_WARN("DP core clocks are off\n");
  143. return;
  144. }
  145. if (enable) {
  146. ctrl->catalog->lane_mapping(ctrl->catalog, ctrl->orientation,
  147. ctrl->parser->l_map);
  148. ctrl->catalog->lane_pnswap(ctrl->catalog,
  149. ctrl->parser->l_pnswap);
  150. ctrl->catalog->mst_config(ctrl->catalog, ctrl->mst_mode);
  151. ctrl->catalog->config_ctrl(ctrl->catalog,
  152. ctrl->link->link_params.lane_count);
  153. ctrl->catalog->mainlink_levels(ctrl->catalog,
  154. ctrl->link->link_params.lane_count);
  155. ctrl->catalog->mainlink_ctrl(ctrl->catalog, true);
  156. } else {
  157. ctrl->catalog->mainlink_ctrl(ctrl->catalog, false);
  158. }
  159. }
  160. static void dp_ctrl_wait4video_ready(struct dp_ctrl_private *ctrl)
  161. {
  162. if (!wait_for_completion_timeout(&ctrl->video_comp, HZ / 2))
  163. DP_WARN("SEND_VIDEO time out\n");
  164. else
  165. DP_DEBUG("SEND_VIDEO triggered\n");
  166. }
  167. static int dp_ctrl_update_sink_vx_px(struct dp_ctrl_private *ctrl)
  168. {
  169. int i, ret;
  170. u8 buf[DP_MAX_LANES];
  171. u8 v_level = ctrl->link->phy_params.v_level;
  172. u8 p_level = ctrl->link->phy_params.p_level;
  173. u8 size = min_t(u8, sizeof(buf), ctrl->link->link_params.lane_count);
  174. u32 max_level_reached = 0;
  175. if (v_level == ctrl->link->phy_params.max_v_level) {
  176. DP_DEBUG("max voltage swing level reached %d\n", v_level);
  177. max_level_reached |= DP_TRAIN_MAX_SWING_REACHED;
  178. }
  179. if (p_level == ctrl->link->phy_params.max_p_level) {
  180. DP_DEBUG("max pre-emphasis level reached %d\n", p_level);
  181. max_level_reached |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  182. }
  183. p_level <<= DP_TRAIN_PRE_EMPHASIS_SHIFT;
  184. for (i = 0; i < size; i++)
  185. buf[i] = v_level | p_level | max_level_reached;
  186. DP_DEBUG("lanes: %d, swing: 0x%x, pre-emp: 0x%x\n",
  187. size, v_level, p_level);
  188. ret = drm_dp_dpcd_write(ctrl->aux->drm_aux,
  189. DP_TRAINING_LANE0_SET, buf, size);
  190. return ret <= 0 ? -EINVAL : 0;
  191. }
  192. static void dp_ctrl_update_hw_vx_px(struct dp_ctrl_private *ctrl)
  193. {
  194. struct dp_link *link = ctrl->link;
  195. bool high = false;
  196. if (ctrl->link->link_params.bw_code == DP_LINK_BW_5_4 ||
  197. ctrl->link->link_params.bw_code == DP_LINK_BW_8_1)
  198. high = true;
  199. ctrl->catalog->update_vx_px(ctrl->catalog,
  200. link->phy_params.v_level, link->phy_params.p_level, high);
  201. }
  202. static int dp_ctrl_update_sink_pattern(struct dp_ctrl_private *ctrl, u8 pattern)
  203. {
  204. u8 buf = pattern;
  205. int ret;
  206. DP_DEBUG("sink: pattern=%x\n", pattern);
  207. if (pattern && pattern != DP_TRAINING_PATTERN_4)
  208. buf |= DP_LINK_SCRAMBLING_DISABLE;
  209. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  210. DP_TRAINING_PATTERN_SET, buf);
  211. return ret <= 0 ? -EINVAL : 0;
  212. }
  213. static int dp_ctrl_read_link_status(struct dp_ctrl_private *ctrl,
  214. u8 *link_status)
  215. {
  216. int ret = 0, len;
  217. u32 const offset = DP_LANE_ALIGN_STATUS_UPDATED - DP_LANE0_1_STATUS;
  218. u32 link_status_read_max_retries = 100;
  219. while (--link_status_read_max_retries) {
  220. len = drm_dp_dpcd_read_link_status(ctrl->aux->drm_aux,
  221. link_status);
  222. if (len != DP_LINK_STATUS_SIZE) {
  223. DP_ERR("DP link status read failed, err: %d\n", len);
  224. ret = len;
  225. break;
  226. }
  227. if (link_status[offset] & DP_LINK_STATUS_UPDATED)
  228. break;
  229. }
  230. return ret;
  231. }
  232. static int dp_ctrl_lane_count_down_shift(struct dp_ctrl_private *ctrl)
  233. {
  234. int ret = -EAGAIN;
  235. u8 lanes = ctrl->link->link_params.lane_count;
  236. if (ctrl->panel->link_info.revision != 0x14)
  237. return -EINVAL;
  238. switch (lanes) {
  239. case 4:
  240. ctrl->link->link_params.lane_count = 2;
  241. break;
  242. case 2:
  243. ctrl->link->link_params.lane_count = 1;
  244. break;
  245. default:
  246. if (lanes != ctrl->initial_lane_count)
  247. ret = -EINVAL;
  248. break;
  249. }
  250. DP_DEBUG("new lane count=%d\n", ctrl->link->link_params.lane_count);
  251. return ret;
  252. }
  253. static bool dp_ctrl_is_link_rate_rbr(struct dp_ctrl_private *ctrl)
  254. {
  255. return ctrl->link->link_params.bw_code == DP_LINK_BW_1_62;
  256. }
  257. static u8 dp_ctrl_get_active_lanes(struct dp_ctrl_private *ctrl,
  258. u8 *link_status)
  259. {
  260. u8 lane, count = 0;
  261. for (lane = 0; lane < ctrl->link->link_params.lane_count; lane++) {
  262. if (link_status[lane / 2] & (1 << (lane * 4)))
  263. count++;
  264. else
  265. break;
  266. }
  267. return count;
  268. }
  269. static int dp_ctrl_link_training_1(struct dp_ctrl_private *ctrl)
  270. {
  271. int tries, old_v_level, ret = -EINVAL;
  272. u8 link_status[DP_LINK_STATUS_SIZE];
  273. u8 pattern = 0;
  274. int const maximum_retries = 5;
  275. ctrl->aux->state &= ~DP_STATE_TRAIN_1_FAILED;
  276. ctrl->aux->state &= ~DP_STATE_TRAIN_1_SUCCEEDED;
  277. ctrl->aux->state |= DP_STATE_TRAIN_1_STARTED;
  278. if (ctrl->sim_mode) {
  279. DP_DEBUG("simulation enabled, skip clock recovery\n");
  280. ret = 0;
  281. goto skip_training;
  282. }
  283. dp_ctrl_state_ctrl(ctrl, 0);
  284. /* Make sure to clear the current pattern before starting a new one */
  285. wmb();
  286. tries = 0;
  287. old_v_level = ctrl->link->phy_params.v_level;
  288. while (!atomic_read(&ctrl->aborted)) {
  289. /* update hardware with current swing/pre-emp values */
  290. dp_ctrl_update_hw_vx_px(ctrl);
  291. if (!pattern) {
  292. pattern = DP_TRAINING_PATTERN_1;
  293. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  294. /* update sink with current settings */
  295. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  296. if (ret)
  297. break;
  298. }
  299. ret = dp_ctrl_update_sink_vx_px(ctrl);
  300. if (ret)
  301. break;
  302. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  303. drm_dp_link_train_clock_recovery_delay(ctrl->aux->drm_aux, ctrl->panel->dpcd);
  304. #else
  305. drm_dp_link_train_clock_recovery_delay(ctrl->panel->dpcd);
  306. #endif
  307. ret = dp_ctrl_read_link_status(ctrl, link_status);
  308. if (ret)
  309. break;
  310. if (!drm_dp_clock_recovery_ok(link_status,
  311. ctrl->link->link_params.lane_count))
  312. ret = -EINVAL;
  313. else
  314. break;
  315. if (ctrl->link->phy_params.v_level == ctrl->link->phy_params.max_v_level) {
  316. pr_err_ratelimited("max v_level reached\n");
  317. break;
  318. }
  319. if (old_v_level == ctrl->link->phy_params.v_level) {
  320. if (++tries >= maximum_retries) {
  321. DP_ERR("max tries reached\n");
  322. ret = -ETIMEDOUT;
  323. break;
  324. }
  325. } else {
  326. tries = 0;
  327. old_v_level = ctrl->link->phy_params.v_level;
  328. }
  329. DP_DEBUG("clock recovery not done, adjusting vx px\n");
  330. ctrl->link->adjust_levels(ctrl->link, link_status);
  331. }
  332. if (ret && dp_ctrl_is_link_rate_rbr(ctrl)) {
  333. u8 active_lanes = dp_ctrl_get_active_lanes(ctrl, link_status);
  334. if (active_lanes) {
  335. ctrl->link->link_params.lane_count = active_lanes;
  336. ctrl->link->link_params.bw_code = ctrl->initial_bw_code;
  337. /* retry with new settings */
  338. ret = -EAGAIN;
  339. }
  340. }
  341. skip_training:
  342. ctrl->aux->state &= ~DP_STATE_TRAIN_1_STARTED;
  343. if (ret)
  344. ctrl->aux->state |= DP_STATE_TRAIN_1_FAILED;
  345. else
  346. ctrl->aux->state |= DP_STATE_TRAIN_1_SUCCEEDED;
  347. return ret;
  348. }
  349. static int dp_ctrl_link_rate_down_shift(struct dp_ctrl_private *ctrl)
  350. {
  351. int ret = 0;
  352. if (!ctrl)
  353. return -EINVAL;
  354. switch (ctrl->link->link_params.bw_code) {
  355. case DP_LINK_BW_8_1:
  356. ctrl->link->link_params.bw_code = DP_LINK_BW_5_4;
  357. break;
  358. case DP_LINK_BW_5_4:
  359. ctrl->link->link_params.bw_code = DP_LINK_BW_2_7;
  360. break;
  361. case DP_LINK_BW_2_7:
  362. case DP_LINK_BW_1_62:
  363. default:
  364. ctrl->link->link_params.bw_code = DP_LINK_BW_1_62;
  365. break;
  366. }
  367. DP_DEBUG("new bw code=0x%x\n", ctrl->link->link_params.bw_code);
  368. return ret;
  369. }
  370. static void dp_ctrl_clear_training_pattern(struct dp_ctrl_private *ctrl)
  371. {
  372. dp_ctrl_update_sink_pattern(ctrl, 0);
  373. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  374. drm_dp_link_train_channel_eq_delay(ctrl->aux->drm_aux, ctrl->panel->dpcd);
  375. #else
  376. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  377. #endif
  378. }
  379. static int dp_ctrl_link_training_2(struct dp_ctrl_private *ctrl)
  380. {
  381. int tries = 0, ret = -EINVAL;
  382. u8 dpcd_pattern, pattern = 0;
  383. int const maximum_retries = 5;
  384. u8 link_status[DP_LINK_STATUS_SIZE];
  385. ctrl->aux->state &= ~DP_STATE_TRAIN_2_FAILED;
  386. ctrl->aux->state &= ~DP_STATE_TRAIN_2_SUCCEEDED;
  387. ctrl->aux->state |= DP_STATE_TRAIN_2_STARTED;
  388. if (ctrl->sim_mode) {
  389. DP_DEBUG("simulation enabled, skip channel equalization\n");
  390. ret = 0;
  391. goto skip_training;
  392. }
  393. dp_ctrl_state_ctrl(ctrl, 0);
  394. /* Make sure to clear the current pattern before starting a new one */
  395. wmb();
  396. dpcd_pattern = ctrl->training_2_pattern;
  397. while (!atomic_read(&ctrl->aborted)) {
  398. /* update hardware with current swing/pre-emp values */
  399. dp_ctrl_update_hw_vx_px(ctrl);
  400. if (!pattern) {
  401. pattern = dpcd_pattern;
  402. /* program hw to send pattern */
  403. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  404. /* update sink with current pattern */
  405. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  406. if (ret)
  407. break;
  408. }
  409. ret = dp_ctrl_update_sink_vx_px(ctrl);
  410. if (ret)
  411. break;
  412. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  413. drm_dp_link_train_channel_eq_delay(ctrl->aux->drm_aux, ctrl->panel->dpcd);
  414. #else
  415. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  416. #endif
  417. ret = dp_ctrl_read_link_status(ctrl, link_status);
  418. if (ret)
  419. break;
  420. /* check if CR bits still remain set */
  421. if (!drm_dp_clock_recovery_ok(link_status,
  422. ctrl->link->link_params.lane_count)) {
  423. ret = -EINVAL;
  424. break;
  425. }
  426. if (!drm_dp_channel_eq_ok(link_status,
  427. ctrl->link->link_params.lane_count))
  428. ret = -EINVAL;
  429. else
  430. break;
  431. if (tries >= maximum_retries) {
  432. ret = dp_ctrl_lane_count_down_shift(ctrl);
  433. break;
  434. }
  435. tries++;
  436. ctrl->link->adjust_levels(ctrl->link, link_status);
  437. }
  438. skip_training:
  439. ctrl->aux->state &= ~DP_STATE_TRAIN_2_STARTED;
  440. if (ret)
  441. ctrl->aux->state |= DP_STATE_TRAIN_2_FAILED;
  442. else
  443. ctrl->aux->state |= DP_STATE_TRAIN_2_SUCCEEDED;
  444. return ret;
  445. }
  446. static int dp_ctrl_link_train(struct dp_ctrl_private *ctrl)
  447. {
  448. int ret = 0;
  449. u8 const encoding = 0x1, downspread = 0x00;
  450. struct drm_dp_link link_info = {0};
  451. ctrl->link->phy_params.p_level = 0;
  452. ctrl->link->phy_params.v_level = 0;
  453. link_info.num_lanes = ctrl->link->link_params.lane_count;
  454. link_info.rate = drm_dp_bw_code_to_link_rate(
  455. ctrl->link->link_params.bw_code);
  456. link_info.capabilities = ctrl->panel->link_info.capabilities;
  457. ret = dp_link_configure(ctrl->aux->drm_aux, &link_info);
  458. if (ret)
  459. goto end;
  460. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  461. DP_DOWNSPREAD_CTRL, downspread);
  462. if (ret <= 0) {
  463. ret = -EINVAL;
  464. goto end;
  465. }
  466. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  467. DP_MAIN_LINK_CHANNEL_CODING_SET, encoding);
  468. if (ret <= 0) {
  469. ret = -EINVAL;
  470. goto end;
  471. }
  472. /* disable FEC before link training */
  473. ctrl->catalog->fec_config(ctrl->catalog, false);
  474. ret = dp_ctrl_link_training_1(ctrl);
  475. if (ret) {
  476. DP_ERR("link training #1 failed\n");
  477. goto end;
  478. }
  479. /* print success info as this is a result of user initiated action */
  480. DP_INFO("link training #1 successful\n");
  481. ret = dp_ctrl_link_training_2(ctrl);
  482. if (ret) {
  483. DP_ERR("link training #2 failed\n");
  484. goto end;
  485. }
  486. /* print success info as this is a result of user initiated action */
  487. DP_INFO("link training #2 successful\n");
  488. end:
  489. dp_ctrl_state_ctrl(ctrl, 0);
  490. /* Make sure to clear the current pattern before starting a new one */
  491. wmb();
  492. dp_ctrl_clear_training_pattern(ctrl);
  493. return ret;
  494. }
  495. static int dp_ctrl_setup_main_link(struct dp_ctrl_private *ctrl)
  496. {
  497. int ret = 0;
  498. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN)
  499. goto end;
  500. /*
  501. * As part of previous calls, DP controller state might have
  502. * transitioned to PUSH_IDLE. In order to start transmitting a link
  503. * training pattern, we have to first to a DP software reset.
  504. */
  505. ctrl->catalog->reset(ctrl->catalog);
  506. if (ctrl->fec_mode)
  507. drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_FEC_CONFIGURATION,
  508. 0x01);
  509. ret = dp_ctrl_link_train(ctrl);
  510. end:
  511. return ret;
  512. }
  513. static void dp_ctrl_set_clock_rate(struct dp_ctrl_private *ctrl,
  514. char *name, enum dp_pm_type clk_type, u32 rate)
  515. {
  516. u32 num = ctrl->parser->mp[clk_type].num_clk;
  517. struct dss_clk *cfg = ctrl->parser->mp[clk_type].clk_config;
  518. while (num && strcmp(cfg->clk_name, name)) {
  519. num--;
  520. cfg++;
  521. }
  522. DP_DEBUG("setting rate=%d on clk=%s\n", rate, name);
  523. if (num)
  524. cfg->rate = rate;
  525. else
  526. DP_ERR("%s clock could not be set with rate %d\n", name, rate);
  527. }
  528. static int dp_ctrl_enable_link_clock(struct dp_ctrl_private *ctrl)
  529. {
  530. int ret = 0;
  531. u32 rate = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  532. enum dp_pm_type type = DP_LINK_PM;
  533. DP_DEBUG("rate=%d\n", rate);
  534. dp_ctrl_set_clock_rate(ctrl, "link_clk_src", type, rate);
  535. if (ctrl->pll->pll_cfg) {
  536. ret = ctrl->pll->pll_cfg(ctrl->pll, rate);
  537. if (ret < 0) {
  538. DP_ERR("DP pll cfg failed\n");
  539. return ret;
  540. }
  541. }
  542. if (ctrl->pll->pll_prepare) {
  543. ret = ctrl->pll->pll_prepare(ctrl->pll);
  544. if (ret < 0) {
  545. DP_ERR("DP pll prepare failed\n");
  546. return ret;
  547. }
  548. }
  549. ret = ctrl->power->clk_enable(ctrl->power, type, true);
  550. if (ret) {
  551. DP_ERR("Unabled to start link clocks\n");
  552. ret = -EINVAL;
  553. }
  554. return ret;
  555. }
  556. static void dp_ctrl_disable_link_clock(struct dp_ctrl_private *ctrl)
  557. {
  558. int rc = 0;
  559. ctrl->power->clk_enable(ctrl->power, DP_LINK_PM, false);
  560. if (ctrl->pll->pll_unprepare) {
  561. rc = ctrl->pll->pll_unprepare(ctrl->pll);
  562. if (rc < 0)
  563. DP_ERR("pll unprepare failed\n");
  564. }
  565. }
  566. static void dp_ctrl_select_training_pattern(struct dp_ctrl_private *ctrl,
  567. bool downgrade)
  568. {
  569. u32 pattern;
  570. if (drm_dp_tps4_supported(ctrl->panel->dpcd))
  571. pattern = DP_TRAINING_PATTERN_4;
  572. else if (drm_dp_tps3_supported(ctrl->panel->dpcd))
  573. pattern = DP_TRAINING_PATTERN_3;
  574. else
  575. pattern = DP_TRAINING_PATTERN_2;
  576. if (!downgrade)
  577. goto end;
  578. switch (pattern) {
  579. case DP_TRAINING_PATTERN_4:
  580. pattern = DP_TRAINING_PATTERN_3;
  581. break;
  582. case DP_TRAINING_PATTERN_3:
  583. pattern = DP_TRAINING_PATTERN_2;
  584. break;
  585. default:
  586. break;
  587. }
  588. end:
  589. ctrl->training_2_pattern = pattern;
  590. }
  591. static int dp_ctrl_link_setup(struct dp_ctrl_private *ctrl, bool shallow)
  592. {
  593. int rc = -EINVAL;
  594. bool downgrade = false;
  595. u32 link_train_max_retries = 100;
  596. struct dp_catalog_ctrl *catalog;
  597. struct dp_link_params *link_params;
  598. catalog = ctrl->catalog;
  599. link_params = &ctrl->link->link_params;
  600. catalog->phy_lane_cfg(catalog, ctrl->orientation,
  601. link_params->lane_count);
  602. while (1) {
  603. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  604. link_params->bw_code, link_params->lane_count);
  605. rc = dp_ctrl_enable_link_clock(ctrl);
  606. if (rc)
  607. break;
  608. ctrl->catalog->late_phy_init(ctrl->catalog,
  609. ctrl->link->link_params.lane_count,
  610. ctrl->orientation);
  611. dp_ctrl_configure_source_link_params(ctrl, true);
  612. if (!(--link_train_max_retries % 10)) {
  613. struct dp_link_params *link = &ctrl->link->link_params;
  614. link->lane_count = ctrl->initial_lane_count;
  615. link->bw_code = ctrl->initial_bw_code;
  616. downgrade = true;
  617. }
  618. dp_ctrl_select_training_pattern(ctrl, downgrade);
  619. rc = dp_ctrl_setup_main_link(ctrl);
  620. if (!rc)
  621. break;
  622. /*
  623. * Shallow means link training failure is not important.
  624. * If it fails, we still keep the link clocks on.
  625. * In this mode, the system expects DP to be up
  626. * even though the cable is removed. Disconnect interrupt
  627. * will eventually trigger and shutdown DP.
  628. */
  629. if (shallow) {
  630. rc = 0;
  631. break;
  632. }
  633. if (!link_train_max_retries || atomic_read(&ctrl->aborted)) {
  634. dp_ctrl_disable_link_clock(ctrl);
  635. break;
  636. }
  637. if (rc != -EAGAIN)
  638. dp_ctrl_link_rate_down_shift(ctrl);
  639. dp_ctrl_configure_source_link_params(ctrl, false);
  640. dp_ctrl_disable_link_clock(ctrl);
  641. /* hw recommended delays before retrying link training */
  642. msleep(20);
  643. }
  644. return rc;
  645. }
  646. static int dp_ctrl_enable_stream_clocks(struct dp_ctrl_private *ctrl,
  647. struct dp_panel *dp_panel)
  648. {
  649. int ret = 0;
  650. u32 pclk;
  651. enum dp_pm_type clk_type;
  652. char clk_name[32] = "";
  653. ret = ctrl->power->set_pixel_clk_parent(ctrl->power,
  654. dp_panel->stream_id);
  655. if (ret)
  656. return ret;
  657. if (dp_panel->stream_id == DP_STREAM_0) {
  658. clk_type = DP_STREAM0_PM;
  659. strlcpy(clk_name, "strm0_pixel_clk", 32);
  660. } else if (dp_panel->stream_id == DP_STREAM_1) {
  661. clk_type = DP_STREAM1_PM;
  662. strlcpy(clk_name, "strm1_pixel_clk", 32);
  663. } else {
  664. DP_ERR("Invalid stream:%d for clk enable\n",
  665. dp_panel->stream_id);
  666. return -EINVAL;
  667. }
  668. pclk = dp_panel->pinfo.widebus_en ?
  669. (dp_panel->pinfo.pixel_clk_khz >> 1) :
  670. (dp_panel->pinfo.pixel_clk_khz);
  671. dp_ctrl_set_clock_rate(ctrl, clk_name, clk_type, pclk);
  672. ret = ctrl->power->clk_enable(ctrl->power, clk_type, true);
  673. if (ret) {
  674. DP_ERR("Unabled to start stream:%d clocks\n",
  675. dp_panel->stream_id);
  676. ret = -EINVAL;
  677. }
  678. return ret;
  679. }
  680. static int dp_ctrl_disable_stream_clocks(struct dp_ctrl_private *ctrl,
  681. struct dp_panel *dp_panel)
  682. {
  683. int ret = 0;
  684. if (dp_panel->stream_id == DP_STREAM_0) {
  685. return ctrl->power->clk_enable(ctrl->power,
  686. DP_STREAM0_PM, false);
  687. } else if (dp_panel->stream_id == DP_STREAM_1) {
  688. return ctrl->power->clk_enable(ctrl->power,
  689. DP_STREAM1_PM, false);
  690. } else {
  691. DP_ERR("Invalid stream:%d for clk disable\n",
  692. dp_panel->stream_id);
  693. ret = -EINVAL;
  694. }
  695. return ret;
  696. }
  697. static int dp_ctrl_host_init(struct dp_ctrl *dp_ctrl, bool flip, bool reset)
  698. {
  699. struct dp_ctrl_private *ctrl;
  700. struct dp_catalog_ctrl *catalog;
  701. if (!dp_ctrl) {
  702. DP_ERR("Invalid input data\n");
  703. return -EINVAL;
  704. }
  705. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  706. ctrl->orientation = flip;
  707. catalog = ctrl->catalog;
  708. if (reset) {
  709. catalog->usb_reset(ctrl->catalog, flip);
  710. catalog->phy_reset(ctrl->catalog);
  711. }
  712. catalog->enable_irq(ctrl->catalog, true);
  713. atomic_set(&ctrl->aborted, 0);
  714. return 0;
  715. }
  716. /**
  717. * dp_ctrl_host_deinit() - Uninitialize DP controller
  718. * @ctrl: Display Port Driver data
  719. *
  720. * Perform required steps to uninitialize DP controller
  721. * and its resources.
  722. */
  723. static void dp_ctrl_host_deinit(struct dp_ctrl *dp_ctrl)
  724. {
  725. struct dp_ctrl_private *ctrl;
  726. if (!dp_ctrl) {
  727. DP_ERR("Invalid input data\n");
  728. return;
  729. }
  730. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  731. ctrl->catalog->enable_irq(ctrl->catalog, false);
  732. DP_DEBUG("Host deinitialized successfully\n");
  733. }
  734. static void dp_ctrl_send_video(struct dp_ctrl_private *ctrl)
  735. {
  736. reinit_completion(&ctrl->video_comp);
  737. ctrl->catalog->state_ctrl(ctrl->catalog, ST_SEND_VIDEO);
  738. }
  739. static void dp_ctrl_fec_setup(struct dp_ctrl_private *ctrl)
  740. {
  741. u8 fec_sts = 0;
  742. int i, max_retries = 3;
  743. bool fec_en_detected = false;
  744. if (!ctrl->fec_mode)
  745. return;
  746. /* FEC should be set only for the first stream */
  747. if (ctrl->stream_count > 1)
  748. return;
  749. /* Need to try to enable multiple times due to BS symbols collisions */
  750. for (i = 0; i < max_retries; i++) {
  751. ctrl->catalog->fec_config(ctrl->catalog, ctrl->fec_mode);
  752. /* wait for controller to start fec sequence */
  753. usleep_range(900, 1000);
  754. /* read back FEC status and check if it is enabled */
  755. drm_dp_dpcd_readb(ctrl->aux->drm_aux, DP_FEC_STATUS, &fec_sts);
  756. if (fec_sts & DP_FEC_DECODE_EN_DETECTED) {
  757. fec_en_detected = true;
  758. break;
  759. }
  760. }
  761. SDE_EVT32_EXTERNAL(i, fec_en_detected);
  762. DP_DEBUG("retries %d, fec_en_detected %d\n", i, fec_en_detected);
  763. if (!fec_en_detected)
  764. DP_WARN("failed to enable sink fec\n");
  765. }
  766. static int dp_ctrl_mst_send_act(struct dp_ctrl_private *ctrl)
  767. {
  768. bool act_complete;
  769. if (!ctrl->mst_mode)
  770. return 0;
  771. ctrl->catalog->trigger_act(ctrl->catalog);
  772. msleep(20); /* needs 1 frame time */
  773. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  774. if (!act_complete)
  775. DP_ERR("mst act trigger complete failed\n");
  776. else
  777. DP_MST_DEBUG("mst ACT trigger complete SUCCESS\n");
  778. return 0;
  779. }
  780. static int dp_ctrl_link_maintenance(struct dp_ctrl *dp_ctrl)
  781. {
  782. int ret = 0;
  783. struct dp_ctrl_private *ctrl;
  784. if (!dp_ctrl) {
  785. DP_ERR("Invalid input data\n");
  786. return -EINVAL;
  787. }
  788. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  789. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_COMPLETED;
  790. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_FAILED;
  791. if (!ctrl->power_on) {
  792. DP_ERR("ctrl off\n");
  793. ret = -EINVAL;
  794. goto end;
  795. }
  796. if (atomic_read(&ctrl->aborted))
  797. goto end;
  798. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_STARTED;
  799. ret = dp_ctrl_setup_main_link(ctrl);
  800. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_STARTED;
  801. if (ret) {
  802. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_FAILED;
  803. goto end;
  804. }
  805. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_COMPLETED;
  806. if (ctrl->stream_count) {
  807. dp_ctrl_send_video(ctrl);
  808. dp_ctrl_mst_send_act(ctrl);
  809. dp_ctrl_wait4video_ready(ctrl);
  810. dp_ctrl_fec_setup(ctrl);
  811. }
  812. end:
  813. return ret;
  814. }
  815. static void dp_ctrl_process_phy_test_request(struct dp_ctrl *dp_ctrl)
  816. {
  817. int ret = 0;
  818. struct dp_ctrl_private *ctrl;
  819. if (!dp_ctrl) {
  820. DP_ERR("Invalid input data\n");
  821. return;
  822. }
  823. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  824. if (!ctrl->link->phy_params.phy_test_pattern_sel) {
  825. DP_DEBUG("no test pattern selected by sink\n");
  826. return;
  827. }
  828. DP_DEBUG("start\n");
  829. /*
  830. * The global reset will need DP link ralated clocks to be
  831. * running. Add the global reset just before disabling the
  832. * link clocks and core clocks.
  833. */
  834. ctrl->catalog->reset(ctrl->catalog);
  835. ctrl->dp_ctrl.stream_pre_off(&ctrl->dp_ctrl, ctrl->panel);
  836. ctrl->dp_ctrl.stream_off(&ctrl->dp_ctrl, ctrl->panel);
  837. ctrl->dp_ctrl.off(&ctrl->dp_ctrl);
  838. ctrl->aux->init(ctrl->aux, ctrl->parser->aux_cfg);
  839. ret = ctrl->dp_ctrl.on(&ctrl->dp_ctrl, ctrl->mst_mode,
  840. ctrl->fec_mode, ctrl->dsc_mode, false);
  841. if (ret)
  842. DP_ERR("failed to enable DP controller\n");
  843. ctrl->dp_ctrl.stream_on(&ctrl->dp_ctrl, ctrl->panel);
  844. DP_DEBUG("end\n");
  845. }
  846. static void dp_ctrl_send_phy_test_pattern(struct dp_ctrl_private *ctrl)
  847. {
  848. bool success = false;
  849. u32 pattern_sent = 0x0;
  850. u32 pattern_requested = ctrl->link->phy_params.phy_test_pattern_sel;
  851. dp_ctrl_update_hw_vx_px(ctrl);
  852. ctrl->catalog->send_phy_pattern(ctrl->catalog, pattern_requested);
  853. dp_ctrl_update_sink_vx_px(ctrl);
  854. ctrl->link->send_test_response(ctrl->link);
  855. pattern_sent = ctrl->catalog->read_phy_pattern(ctrl->catalog);
  856. DP_DEBUG("pattern_request: %s. pattern_sent: 0x%x\n",
  857. dp_link_get_phy_test_pattern(pattern_requested),
  858. pattern_sent);
  859. switch (pattern_sent) {
  860. case MR_LINK_TRAINING1:
  861. if (pattern_requested == DP_PHY_TEST_PATTERN_D10_2)
  862. success = true;
  863. break;
  864. case MR_LINK_SYMBOL_ERM:
  865. if ((pattern_requested == DP_PHY_TEST_PATTERN_ERROR_COUNT)
  866. || (pattern_requested == DP_PHY_TEST_PATTERN_CP2520))
  867. success = true;
  868. break;
  869. case MR_LINK_PRBS7:
  870. if (pattern_requested == DP_PHY_TEST_PATTERN_PRBS7)
  871. success = true;
  872. break;
  873. case MR_LINK_CUSTOM80:
  874. if (pattern_requested == DP_PHY_TEST_PATTERN_80BIT_CUSTOM)
  875. success = true;
  876. break;
  877. case MR_LINK_TRAINING4:
  878. if (pattern_requested == DP_PHY_TEST_PATTERN_CP2520_3)
  879. success = true;
  880. break;
  881. default:
  882. success = false;
  883. break;
  884. }
  885. DP_DEBUG("%s: %s\n", success ? "success" : "failed",
  886. dp_link_get_phy_test_pattern(pattern_requested));
  887. }
  888. static void dp_ctrl_mst_calculate_rg(struct dp_ctrl_private *ctrl,
  889. struct dp_panel *panel, u32 *p_x_int, u32 *p_y_frac_enum)
  890. {
  891. u64 min_slot_cnt, max_slot_cnt;
  892. u64 raw_target_sc, target_sc_fixp;
  893. u64 ts_denom, ts_enum, ts_int;
  894. u64 pclk = panel->pinfo.pixel_clk_khz;
  895. u64 lclk = 0;
  896. u64 lanes = ctrl->link->link_params.lane_count;
  897. u64 bpp = panel->pinfo.bpp;
  898. u64 pbn = panel->pbn;
  899. u64 numerator, denominator, temp, temp1, temp2;
  900. u32 x_int = 0, y_frac_enum = 0;
  901. u64 target_strm_sym, ts_int_fixp, ts_frac_fixp, y_frac_enum_fixp;
  902. lclk = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  903. if (panel->pinfo.comp_info.enabled)
  904. bpp = DSC_BPP(panel->pinfo.comp_info.dsc_info.config);
  905. /* min_slot_cnt */
  906. numerator = pclk * bpp * 64 * 1000;
  907. denominator = lclk * lanes * 8 * 1000;
  908. min_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  909. /* max_slot_cnt */
  910. numerator = pbn * 54 * 1000;
  911. denominator = lclk * lanes;
  912. max_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  913. /* raw_target_sc */
  914. numerator = max_slot_cnt + min_slot_cnt;
  915. denominator = drm_fixp_from_fraction(2, 1);
  916. raw_target_sc = drm_fixp_div(numerator, denominator);
  917. DP_DEBUG("raw_target_sc before overhead:0x%llx\n", raw_target_sc);
  918. DP_DEBUG("dsc_overhead_fp:0x%llx\n", panel->pinfo.dsc_overhead_fp);
  919. /* apply fec and dsc overhead factor */
  920. if (panel->pinfo.dsc_overhead_fp)
  921. raw_target_sc = drm_fixp_mul(raw_target_sc,
  922. panel->pinfo.dsc_overhead_fp);
  923. if (panel->fec_overhead_fp)
  924. raw_target_sc = drm_fixp_mul(raw_target_sc,
  925. panel->fec_overhead_fp);
  926. DP_DEBUG("raw_target_sc after overhead:0x%llx\n", raw_target_sc);
  927. /* target_sc */
  928. temp = drm_fixp_from_fraction(256 * lanes, 1);
  929. numerator = drm_fixp_mul(raw_target_sc, temp);
  930. denominator = drm_fixp_from_fraction(256 * lanes, 1);
  931. target_sc_fixp = drm_fixp_div(numerator, denominator);
  932. ts_enum = 256 * lanes;
  933. ts_denom = drm_fixp_from_fraction(256 * lanes, 1);
  934. ts_int = drm_fixp2int(target_sc_fixp);
  935. temp = drm_fixp2int_ceil(raw_target_sc);
  936. if (temp != ts_int) {
  937. temp = drm_fixp_from_fraction(ts_int, 1);
  938. temp1 = raw_target_sc - temp;
  939. temp2 = drm_fixp_mul(temp1, ts_denom);
  940. ts_enum = drm_fixp2int(temp2);
  941. }
  942. /* target_strm_sym */
  943. ts_int_fixp = drm_fixp_from_fraction(ts_int, 1);
  944. ts_frac_fixp = drm_fixp_from_fraction(ts_enum, drm_fixp2int(ts_denom));
  945. temp = ts_int_fixp + ts_frac_fixp;
  946. temp1 = drm_fixp_from_fraction(lanes, 1);
  947. target_strm_sym = drm_fixp_mul(temp, temp1);
  948. /* x_int */
  949. x_int = drm_fixp2int(target_strm_sym);
  950. /* y_enum_frac */
  951. temp = drm_fixp_from_fraction(x_int, 1);
  952. temp1 = target_strm_sym - temp;
  953. temp2 = drm_fixp_from_fraction(256, 1);
  954. y_frac_enum_fixp = drm_fixp_mul(temp1, temp2);
  955. temp1 = drm_fixp2int(y_frac_enum_fixp);
  956. temp2 = drm_fixp2int_ceil(y_frac_enum_fixp);
  957. y_frac_enum = (u32)((temp1 == temp2) ? temp1 : temp1 + 1);
  958. panel->mst_target_sc = raw_target_sc;
  959. *p_x_int = x_int;
  960. *p_y_frac_enum = y_frac_enum;
  961. DP_DEBUG("x_int: %d, y_frac_enum: %d\n", x_int, y_frac_enum);
  962. }
  963. static void dp_ctrl_mst_stream_setup(struct dp_ctrl_private *ctrl,
  964. struct dp_panel *panel)
  965. {
  966. u32 x_int, y_frac_enum, lanes, bw_code;
  967. int i;
  968. if (!ctrl->mst_mode)
  969. return;
  970. DP_MST_DEBUG("mst stream channel allocation\n");
  971. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  972. ctrl->catalog->channel_alloc(ctrl->catalog,
  973. i,
  974. ctrl->mst_ch_info.slot_info[i].start_slot,
  975. ctrl->mst_ch_info.slot_info[i].tot_slots);
  976. }
  977. lanes = ctrl->link->link_params.lane_count;
  978. bw_code = ctrl->link->link_params.bw_code;
  979. dp_ctrl_mst_calculate_rg(ctrl, panel, &x_int, &y_frac_enum);
  980. ctrl->catalog->update_rg(ctrl->catalog, panel->stream_id,
  981. x_int, y_frac_enum);
  982. DP_MST_DEBUG("mst stream:%d, start_slot:%d, tot_slots:%d\n",
  983. panel->stream_id,
  984. panel->channel_start_slot, panel->channel_total_slots);
  985. DP_MST_DEBUG("mst lane_cnt:%d, bw:%d, x_int:%d, y_frac:%d\n",
  986. lanes, bw_code, x_int, y_frac_enum);
  987. }
  988. static void dp_ctrl_dsc_setup(struct dp_ctrl_private *ctrl)
  989. {
  990. int rlen;
  991. u32 dsc_enable;
  992. if (!ctrl->fec_mode)
  993. return;
  994. dsc_enable = ctrl->dsc_mode ? 1 : 0;
  995. rlen = drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_DSC_ENABLE,
  996. dsc_enable);
  997. if (rlen < 1)
  998. DP_WARN("failed to enable sink dsc\n");
  999. }
  1000. static int dp_ctrl_stream_on(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  1001. {
  1002. int rc = 0;
  1003. bool link_ready = false;
  1004. struct dp_ctrl_private *ctrl;
  1005. if (!dp_ctrl || !panel)
  1006. return -EINVAL;
  1007. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1008. if (!ctrl->power_on) {
  1009. DP_DEBUG("controller powered off\n");
  1010. return -EPERM;
  1011. }
  1012. rc = dp_ctrl_enable_stream_clocks(ctrl, panel);
  1013. if (rc) {
  1014. DP_ERR("failure on stream clock enable\n");
  1015. return rc;
  1016. }
  1017. rc = panel->hw_cfg(panel, true);
  1018. if (rc)
  1019. return rc;
  1020. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  1021. dp_ctrl_send_phy_test_pattern(ctrl);
  1022. return 0;
  1023. }
  1024. dp_ctrl_mst_stream_setup(ctrl, panel);
  1025. dp_ctrl_send_video(ctrl);
  1026. dp_ctrl_mst_send_act(ctrl);
  1027. dp_ctrl_wait4video_ready(ctrl);
  1028. ctrl->stream_count++;
  1029. link_ready = ctrl->catalog->mainlink_ready(ctrl->catalog);
  1030. DP_DEBUG("mainlink %s\n", link_ready ? "READY" : "NOT READY");
  1031. /* wait for link training completion before fec config as per spec */
  1032. dp_ctrl_fec_setup(ctrl);
  1033. dp_ctrl_dsc_setup(ctrl);
  1034. return rc;
  1035. }
  1036. static void dp_ctrl_mst_stream_pre_off(struct dp_ctrl *dp_ctrl,
  1037. struct dp_panel *panel)
  1038. {
  1039. struct dp_ctrl_private *ctrl;
  1040. bool act_complete;
  1041. int i;
  1042. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1043. if (!ctrl->mst_mode)
  1044. return;
  1045. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  1046. ctrl->catalog->channel_alloc(ctrl->catalog,
  1047. i,
  1048. ctrl->mst_ch_info.slot_info[i].start_slot,
  1049. ctrl->mst_ch_info.slot_info[i].tot_slots);
  1050. }
  1051. ctrl->catalog->trigger_act(ctrl->catalog);
  1052. msleep(20); /* needs 1 frame time */
  1053. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  1054. if (!act_complete)
  1055. DP_ERR("mst stream_off act trigger complete failed\n");
  1056. else
  1057. DP_MST_DEBUG("mst stream_off ACT trigger complete SUCCESS\n");
  1058. }
  1059. static void dp_ctrl_stream_pre_off(struct dp_ctrl *dp_ctrl,
  1060. struct dp_panel *panel)
  1061. {
  1062. struct dp_ctrl_private *ctrl;
  1063. if (!dp_ctrl || !panel) {
  1064. DP_ERR("invalid input\n");
  1065. return;
  1066. }
  1067. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1068. dp_ctrl_push_idle(ctrl, panel->stream_id);
  1069. dp_ctrl_mst_stream_pre_off(dp_ctrl, panel);
  1070. }
  1071. static void dp_ctrl_stream_off(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  1072. {
  1073. struct dp_ctrl_private *ctrl;
  1074. if (!dp_ctrl || !panel)
  1075. return;
  1076. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1077. if (!ctrl->power_on)
  1078. return;
  1079. panel->hw_cfg(panel, false);
  1080. dp_ctrl_disable_stream_clocks(ctrl, panel);
  1081. ctrl->stream_count--;
  1082. }
  1083. static int dp_ctrl_on(struct dp_ctrl *dp_ctrl, bool mst_mode,
  1084. bool fec_mode, bool dsc_mode, bool shallow)
  1085. {
  1086. int rc = 0;
  1087. struct dp_ctrl_private *ctrl;
  1088. u32 rate = 0;
  1089. if (!dp_ctrl) {
  1090. rc = -EINVAL;
  1091. goto end;
  1092. }
  1093. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1094. if (ctrl->power_on)
  1095. goto end;
  1096. if (atomic_read(&ctrl->aborted)) {
  1097. rc = -EPERM;
  1098. goto end;
  1099. }
  1100. ctrl->mst_mode = mst_mode;
  1101. if (fec_mode) {
  1102. ctrl->fec_mode = fec_mode;
  1103. ctrl->dsc_mode = dsc_mode;
  1104. }
  1105. rate = ctrl->panel->link_info.rate;
  1106. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  1107. DP_DEBUG("using phy test link parameters\n");
  1108. } else {
  1109. ctrl->link->link_params.bw_code =
  1110. drm_dp_link_rate_to_bw_code(rate);
  1111. ctrl->link->link_params.lane_count =
  1112. ctrl->panel->link_info.num_lanes;
  1113. }
  1114. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  1115. ctrl->link->link_params.bw_code,
  1116. ctrl->link->link_params.lane_count);
  1117. /* backup initial lane count and bw code */
  1118. ctrl->initial_lane_count = ctrl->link->link_params.lane_count;
  1119. ctrl->initial_bw_code = ctrl->link->link_params.bw_code;
  1120. rc = dp_ctrl_link_setup(ctrl, shallow);
  1121. if (!rc)
  1122. ctrl->power_on = true;
  1123. end:
  1124. return rc;
  1125. }
  1126. static void dp_ctrl_off(struct dp_ctrl *dp_ctrl)
  1127. {
  1128. struct dp_ctrl_private *ctrl;
  1129. if (!dp_ctrl)
  1130. return;
  1131. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1132. if (!ctrl->power_on)
  1133. return;
  1134. ctrl->catalog->fec_config(ctrl->catalog, false);
  1135. dp_ctrl_configure_source_link_params(ctrl, false);
  1136. dp_ctrl_state_ctrl(ctrl, 0);
  1137. /* Make sure DP is disabled before clk disable */
  1138. wmb();
  1139. dp_ctrl_disable_link_clock(ctrl);
  1140. ctrl->mst_mode = false;
  1141. ctrl->fec_mode = false;
  1142. ctrl->dsc_mode = false;
  1143. ctrl->power_on = false;
  1144. memset(&ctrl->mst_ch_info, 0, sizeof(ctrl->mst_ch_info));
  1145. DP_DEBUG("DP off done\n");
  1146. }
  1147. static void dp_ctrl_set_mst_channel_info(struct dp_ctrl *dp_ctrl,
  1148. enum dp_stream_id strm,
  1149. u32 start_slot, u32 tot_slots)
  1150. {
  1151. struct dp_ctrl_private *ctrl;
  1152. if (!dp_ctrl || strm >= DP_STREAM_MAX) {
  1153. DP_ERR("invalid input\n");
  1154. return;
  1155. }
  1156. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1157. ctrl->mst_ch_info.slot_info[strm].start_slot = start_slot;
  1158. ctrl->mst_ch_info.slot_info[strm].tot_slots = tot_slots;
  1159. }
  1160. static void dp_ctrl_isr(struct dp_ctrl *dp_ctrl)
  1161. {
  1162. struct dp_ctrl_private *ctrl;
  1163. SDE_EVT32_EXTERNAL(SDE_EVTLOG_FUNC_ENTRY);
  1164. if (!dp_ctrl)
  1165. return;
  1166. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1167. ctrl->catalog->get_interrupt(ctrl->catalog);
  1168. SDE_EVT32_EXTERNAL(ctrl->catalog->isr);
  1169. if (ctrl->catalog->isr & DP_CTRL_INTR_READY_FOR_VIDEO)
  1170. dp_ctrl_video_ready(ctrl);
  1171. if (ctrl->catalog->isr & DP_CTRL_INTR_IDLE_PATTERN_SENT)
  1172. dp_ctrl_idle_patterns_sent(ctrl);
  1173. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP0_VCPF_SENT)
  1174. dp_ctrl_idle_patterns_sent(ctrl);
  1175. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP1_VCPF_SENT)
  1176. dp_ctrl_idle_patterns_sent(ctrl);
  1177. SDE_EVT32_EXTERNAL(SDE_EVTLOG_FUNC_EXIT);
  1178. }
  1179. void dp_ctrl_set_sim_mode(struct dp_ctrl *dp_ctrl, bool en)
  1180. {
  1181. struct dp_ctrl_private *ctrl;
  1182. if (!dp_ctrl)
  1183. return;
  1184. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1185. ctrl->sim_mode = en;
  1186. DP_INFO("sim_mode=%d\n", ctrl->sim_mode);
  1187. }
  1188. struct dp_ctrl *dp_ctrl_get(struct dp_ctrl_in *in)
  1189. {
  1190. int rc = 0;
  1191. struct dp_ctrl_private *ctrl;
  1192. struct dp_ctrl *dp_ctrl;
  1193. if (!in->dev || !in->panel || !in->aux ||
  1194. !in->link || !in->catalog) {
  1195. DP_ERR("invalid input\n");
  1196. rc = -EINVAL;
  1197. goto error;
  1198. }
  1199. ctrl = devm_kzalloc(in->dev, sizeof(*ctrl), GFP_KERNEL);
  1200. if (!ctrl) {
  1201. rc = -ENOMEM;
  1202. goto error;
  1203. }
  1204. init_completion(&ctrl->idle_comp);
  1205. init_completion(&ctrl->video_comp);
  1206. /* in parameters */
  1207. ctrl->parser = in->parser;
  1208. ctrl->panel = in->panel;
  1209. ctrl->power = in->power;
  1210. ctrl->aux = in->aux;
  1211. ctrl->link = in->link;
  1212. ctrl->catalog = in->catalog;
  1213. ctrl->pll = in->pll;
  1214. ctrl->dev = in->dev;
  1215. ctrl->mst_mode = false;
  1216. ctrl->fec_mode = false;
  1217. dp_ctrl = &ctrl->dp_ctrl;
  1218. /* out parameters */
  1219. dp_ctrl->init = dp_ctrl_host_init;
  1220. dp_ctrl->deinit = dp_ctrl_host_deinit;
  1221. dp_ctrl->on = dp_ctrl_on;
  1222. dp_ctrl->off = dp_ctrl_off;
  1223. dp_ctrl->abort = dp_ctrl_abort;
  1224. dp_ctrl->isr = dp_ctrl_isr;
  1225. dp_ctrl->link_maintenance = dp_ctrl_link_maintenance;
  1226. dp_ctrl->process_phy_test_request = dp_ctrl_process_phy_test_request;
  1227. dp_ctrl->stream_on = dp_ctrl_stream_on;
  1228. dp_ctrl->stream_off = dp_ctrl_stream_off;
  1229. dp_ctrl->stream_pre_off = dp_ctrl_stream_pre_off;
  1230. dp_ctrl->set_mst_channel_info = dp_ctrl_set_mst_channel_info;
  1231. dp_ctrl->set_sim_mode = dp_ctrl_set_sim_mode;
  1232. return dp_ctrl;
  1233. error:
  1234. return ERR_PTR(rc);
  1235. }
  1236. void dp_ctrl_put(struct dp_ctrl *dp_ctrl)
  1237. {
  1238. struct dp_ctrl_private *ctrl;
  1239. if (!dp_ctrl)
  1240. return;
  1241. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1242. devm_kfree(ctrl->dev, ctrl);
  1243. }