sde_encoder.c 141 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* Maximum number of VSYNC wait attempts for RSC state transition */
  60. #define MAX_RSC_WAIT 5
  61. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  62. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  63. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  64. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  65. /**
  66. * enum sde_enc_rc_events - events for resource control state machine
  67. * @SDE_ENC_RC_EVENT_KICKOFF:
  68. * This event happens at NORMAL priority.
  69. * Event that signals the start of the transfer. When this event is
  70. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  71. * Regardless of the previous state, the resource should be in ON state
  72. * at the end of this event.
  73. * @SDE_ENC_RC_EVENT_FRAME_DONE:
  74. * This event happens at INTERRUPT level.
  75. * Event signals the end of the data transfer after the PP FRAME_DONE
  76. * event. At the end of this event, a delayed work is scheduled to go to
  77. * IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION time.
  78. * @SDE_ENC_RC_EVENT_PRE_STOP:
  79. * This event happens at NORMAL priority.
  80. * This event, when received during the ON state, set RSC to IDLE, and
  81. * and leave the RC STATE in the PRE_OFF state.
  82. * It should be followed by the STOP event as part of encoder disable.
  83. * If received during IDLE or OFF states, it will do nothing.
  84. * @SDE_ENC_RC_EVENT_STOP:
  85. * This event happens at NORMAL priority.
  86. * When this event is received, disable all the MDP/DSI core clocks, and
  87. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  88. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  89. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  90. * Resource state should be in OFF at the end of the event.
  91. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  92. * This event happens at NORMAL priority from a work item.
  93. * Event signals that there is a seamless mode switch is in prgoress. A
  94. * client needs to turn of only irq - leave clocks ON to reduce the mode
  95. * switch latency.
  96. * @SDE_ENC_RC_EVENT_POST_MODESET:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that seamless mode switch is complete and resources are
  99. * acquired. Clients wants to turn on the irq again and update the rsc
  100. * with new vtotal.
  101. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  102. * This event happens at NORMAL priority from a work item.
  103. * Event signals that there were no frame updates for
  104. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  105. * and request RSC with IDLE state and change the resource state to IDLE.
  106. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  107. * This event is triggered from the input event thread when touch event is
  108. * received from the input device. On receiving this event,
  109. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  110. clocks and enable RSC.
  111. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  112. * off work since a new commit is imminent.
  113. */
  114. enum sde_enc_rc_events {
  115. SDE_ENC_RC_EVENT_KICKOFF = 1,
  116. SDE_ENC_RC_EVENT_FRAME_DONE,
  117. SDE_ENC_RC_EVENT_PRE_STOP,
  118. SDE_ENC_RC_EVENT_STOP,
  119. SDE_ENC_RC_EVENT_PRE_MODESET,
  120. SDE_ENC_RC_EVENT_POST_MODESET,
  121. SDE_ENC_RC_EVENT_ENTER_IDLE,
  122. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  123. };
  124. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  125. {
  126. struct sde_encoder_virt *sde_enc;
  127. int i;
  128. sde_enc = to_sde_encoder_virt(drm_enc);
  129. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  130. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  131. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  132. SDE_EVT32(DRMID(drm_enc), enable);
  133. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  134. }
  135. }
  136. }
  137. static bool _sde_encoder_is_autorefresh_enabled(
  138. struct sde_encoder_virt *sde_enc)
  139. {
  140. struct drm_connector *drm_conn;
  141. if (!sde_enc->cur_master ||
  142. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  143. return false;
  144. drm_conn = sde_enc->cur_master->connector;
  145. if (!drm_conn || !drm_conn->state)
  146. return false;
  147. return sde_connector_get_property(drm_conn->state,
  148. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  149. }
  150. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  151. struct sde_hw_qdss *hw_qdss,
  152. struct sde_encoder_phys *phys, bool enable)
  153. {
  154. if (sde_enc->qdss_status == enable)
  155. return;
  156. sde_enc->qdss_status = enable;
  157. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  158. sde_enc->qdss_status);
  159. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  160. }
  161. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  162. s64 timeout_ms, struct sde_encoder_wait_info *info)
  163. {
  164. int rc = 0;
  165. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  166. ktime_t cur_ktime;
  167. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  168. do {
  169. rc = wait_event_timeout(*(info->wq),
  170. atomic_read(info->atomic_cnt) == info->count_check,
  171. wait_time_jiffies);
  172. cur_ktime = ktime_get();
  173. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  174. timeout_ms, atomic_read(info->atomic_cnt),
  175. info->count_check);
  176. /* If we timed out, counter is valid and time is less, wait again */
  177. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  178. (rc == 0) &&
  179. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  180. return rc;
  181. }
  182. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  183. {
  184. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  185. return sde_enc &&
  186. (sde_enc->disp_info.display_type ==
  187. SDE_CONNECTOR_PRIMARY);
  188. }
  189. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  190. {
  191. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  192. return sde_enc &&
  193. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  194. }
  195. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  196. {
  197. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  198. return sde_enc && sde_enc->cur_master &&
  199. sde_enc->cur_master->cont_splash_enabled;
  200. }
  201. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  202. enum sde_intr_idx intr_idx)
  203. {
  204. SDE_EVT32(DRMID(phys_enc->parent),
  205. phys_enc->intf_idx - INTF_0,
  206. phys_enc->hw_pp->idx - PINGPONG_0,
  207. intr_idx);
  208. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  209. if (phys_enc->parent_ops.handle_frame_done)
  210. phys_enc->parent_ops.handle_frame_done(
  211. phys_enc->parent, phys_enc,
  212. SDE_ENCODER_FRAME_EVENT_ERROR);
  213. }
  214. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  215. enum sde_intr_idx intr_idx,
  216. struct sde_encoder_wait_info *wait_info)
  217. {
  218. struct sde_encoder_irq *irq;
  219. u32 irq_status;
  220. int ret, i;
  221. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  222. SDE_ERROR("invalid params\n");
  223. return -EINVAL;
  224. }
  225. irq = &phys_enc->irq[intr_idx];
  226. /* note: do master / slave checking outside */
  227. /* return EWOULDBLOCK since we know the wait isn't necessary */
  228. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  229. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  230. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  231. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  232. return -EWOULDBLOCK;
  233. }
  234. if (irq->irq_idx < 0) {
  235. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  236. irq->name, irq->hw_idx);
  237. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  238. irq->irq_idx);
  239. return 0;
  240. }
  241. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  242. atomic_read(wait_info->atomic_cnt));
  243. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  244. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  245. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  246. /*
  247. * Some module X may disable interrupt for longer duration
  248. * and it may trigger all interrupts including timer interrupt
  249. * when module X again enable the interrupt.
  250. * That may cause interrupt wait timeout API in this API.
  251. * It is handled by split the wait timer in two halves.
  252. */
  253. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  254. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  255. irq->hw_idx,
  256. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  257. wait_info);
  258. if (ret)
  259. break;
  260. }
  261. if (ret <= 0) {
  262. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  263. irq->irq_idx, true);
  264. if (irq_status) {
  265. unsigned long flags;
  266. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  267. irq->hw_idx, irq->irq_idx,
  268. phys_enc->hw_pp->idx - PINGPONG_0,
  269. atomic_read(wait_info->atomic_cnt));
  270. SDE_DEBUG_PHYS(phys_enc,
  271. "done but irq %d not triggered\n",
  272. irq->irq_idx);
  273. local_irq_save(flags);
  274. irq->cb.func(phys_enc, irq->irq_idx);
  275. local_irq_restore(flags);
  276. ret = 0;
  277. } else {
  278. ret = -ETIMEDOUT;
  279. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  280. irq->hw_idx, irq->irq_idx,
  281. phys_enc->hw_pp->idx - PINGPONG_0,
  282. atomic_read(wait_info->atomic_cnt), irq_status,
  283. SDE_EVTLOG_ERROR);
  284. }
  285. } else {
  286. ret = 0;
  287. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  288. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  289. atomic_read(wait_info->atomic_cnt));
  290. }
  291. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  292. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  293. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  294. return ret;
  295. }
  296. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  297. enum sde_intr_idx intr_idx)
  298. {
  299. struct sde_encoder_irq *irq;
  300. int ret = 0;
  301. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  302. SDE_ERROR("invalid params\n");
  303. return -EINVAL;
  304. }
  305. irq = &phys_enc->irq[intr_idx];
  306. if (irq->irq_idx >= 0) {
  307. SDE_DEBUG_PHYS(phys_enc,
  308. "skipping already registered irq %s type %d\n",
  309. irq->name, irq->intr_type);
  310. return 0;
  311. }
  312. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  313. irq->intr_type, irq->hw_idx);
  314. if (irq->irq_idx < 0) {
  315. SDE_ERROR_PHYS(phys_enc,
  316. "failed to lookup IRQ index for %s type:%d\n",
  317. irq->name, irq->intr_type);
  318. return -EINVAL;
  319. }
  320. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  321. &irq->cb);
  322. if (ret) {
  323. SDE_ERROR_PHYS(phys_enc,
  324. "failed to register IRQ callback for %s\n",
  325. irq->name);
  326. irq->irq_idx = -EINVAL;
  327. return ret;
  328. }
  329. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  330. if (ret) {
  331. SDE_ERROR_PHYS(phys_enc,
  332. "enable IRQ for intr:%s failed, irq_idx %d\n",
  333. irq->name, irq->irq_idx);
  334. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  335. irq->irq_idx, &irq->cb);
  336. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  337. irq->irq_idx, SDE_EVTLOG_ERROR);
  338. irq->irq_idx = -EINVAL;
  339. return ret;
  340. }
  341. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  342. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  343. irq->name, irq->irq_idx);
  344. return ret;
  345. }
  346. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  347. enum sde_intr_idx intr_idx)
  348. {
  349. struct sde_encoder_irq *irq;
  350. int ret;
  351. if (!phys_enc) {
  352. SDE_ERROR("invalid encoder\n");
  353. return -EINVAL;
  354. }
  355. irq = &phys_enc->irq[intr_idx];
  356. /* silently skip irqs that weren't registered */
  357. if (irq->irq_idx < 0) {
  358. SDE_ERROR(
  359. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  360. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  361. irq->irq_idx);
  362. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  363. irq->irq_idx, SDE_EVTLOG_ERROR);
  364. return 0;
  365. }
  366. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  367. if (ret)
  368. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  369. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  370. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  371. &irq->cb);
  372. if (ret)
  373. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  374. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  375. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  376. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  377. irq->irq_idx = -EINVAL;
  378. return 0;
  379. }
  380. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  381. struct sde_encoder_hw_resources *hw_res,
  382. struct drm_connector_state *conn_state)
  383. {
  384. struct sde_encoder_virt *sde_enc = NULL;
  385. struct msm_mode_info mode_info;
  386. int i = 0;
  387. if (!hw_res || !drm_enc || !conn_state) {
  388. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  389. !drm_enc, !hw_res, !conn_state);
  390. return;
  391. }
  392. sde_enc = to_sde_encoder_virt(drm_enc);
  393. SDE_DEBUG_ENC(sde_enc, "\n");
  394. /* Query resources used by phys encs, expected to be without overlap */
  395. memset(hw_res, 0, sizeof(*hw_res));
  396. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  397. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  398. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  399. if (phys && phys->ops.get_hw_resources)
  400. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  401. }
  402. /*
  403. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  404. * called from atomic_check phase. Use the below API to get mode
  405. * information of the temporary conn_state passed
  406. */
  407. sde_connector_state_get_mode_info(conn_state, &mode_info);
  408. hw_res->topology = mode_info.topology;
  409. hw_res->comp_info = &sde_enc->mode_info.comp_info;
  410. hw_res->display_type = sde_enc->disp_info.display_type;
  411. }
  412. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  413. {
  414. struct sde_encoder_virt *sde_enc = NULL;
  415. int i = 0;
  416. if (!drm_enc) {
  417. SDE_ERROR("invalid encoder\n");
  418. return;
  419. }
  420. sde_enc = to_sde_encoder_virt(drm_enc);
  421. SDE_DEBUG_ENC(sde_enc, "\n");
  422. mutex_lock(&sde_enc->enc_lock);
  423. sde_rsc_client_destroy(sde_enc->rsc_client);
  424. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  425. struct sde_encoder_phys *phys;
  426. phys = sde_enc->phys_vid_encs[i];
  427. if (phys && phys->ops.destroy) {
  428. phys->ops.destroy(phys);
  429. --sde_enc->num_phys_encs;
  430. sde_enc->phys_encs[i] = NULL;
  431. }
  432. phys = sde_enc->phys_cmd_encs[i];
  433. if (phys && phys->ops.destroy) {
  434. phys->ops.destroy(phys);
  435. --sde_enc->num_phys_encs;
  436. sde_enc->phys_encs[i] = NULL;
  437. }
  438. }
  439. if (sde_enc->num_phys_encs)
  440. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  441. sde_enc->num_phys_encs);
  442. sde_enc->num_phys_encs = 0;
  443. mutex_unlock(&sde_enc->enc_lock);
  444. drm_encoder_cleanup(drm_enc);
  445. mutex_destroy(&sde_enc->enc_lock);
  446. kfree(sde_enc->input_handler);
  447. sde_enc->input_handler = NULL;
  448. kfree(sde_enc);
  449. }
  450. void sde_encoder_helper_update_intf_cfg(
  451. struct sde_encoder_phys *phys_enc)
  452. {
  453. struct sde_encoder_virt *sde_enc;
  454. struct sde_hw_intf_cfg_v1 *intf_cfg;
  455. enum sde_3d_blend_mode mode_3d;
  456. if (!phys_enc || !phys_enc->hw_pp) {
  457. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  458. return;
  459. }
  460. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  461. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  462. SDE_DEBUG_ENC(sde_enc,
  463. "intf_cfg updated for %d at idx %d\n",
  464. phys_enc->intf_idx,
  465. intf_cfg->intf_count);
  466. /* setup interface configuration */
  467. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  468. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  469. return;
  470. }
  471. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  472. if (phys_enc == sde_enc->cur_master) {
  473. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  474. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  475. else
  476. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  477. }
  478. /* configure this interface as master for split display */
  479. if (phys_enc->split_role == ENC_ROLE_MASTER)
  480. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  481. /* setup which pp blk will connect to this intf */
  482. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  483. phys_enc->hw_intf->ops.bind_pingpong_blk(
  484. phys_enc->hw_intf,
  485. true,
  486. phys_enc->hw_pp->idx);
  487. /*setup merge_3d configuration */
  488. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  489. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  490. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  491. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  492. phys_enc->hw_pp->merge_3d->idx;
  493. if (phys_enc->hw_pp->ops.setup_3d_mode)
  494. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  495. mode_3d);
  496. }
  497. void sde_encoder_helper_split_config(
  498. struct sde_encoder_phys *phys_enc,
  499. enum sde_intf interface)
  500. {
  501. struct sde_encoder_virt *sde_enc;
  502. struct split_pipe_cfg *cfg;
  503. struct sde_hw_mdp *hw_mdptop;
  504. enum sde_rm_topology_name topology;
  505. struct msm_display_info *disp_info;
  506. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  507. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  508. return;
  509. }
  510. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  511. hw_mdptop = phys_enc->hw_mdptop;
  512. disp_info = &sde_enc->disp_info;
  513. cfg = &phys_enc->hw_intf->cfg;
  514. memset(cfg, 0, sizeof(*cfg));
  515. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  516. return;
  517. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  518. cfg->split_link_en = true;
  519. /**
  520. * disable split modes since encoder will be operating in as the only
  521. * encoder, either for the entire use case in the case of, for example,
  522. * single DSI, or for this frame in the case of left/right only partial
  523. * update.
  524. */
  525. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  526. if (hw_mdptop->ops.setup_split_pipe)
  527. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  528. if (hw_mdptop->ops.setup_pp_split)
  529. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  530. return;
  531. }
  532. cfg->en = true;
  533. cfg->mode = phys_enc->intf_mode;
  534. cfg->intf = interface;
  535. if (cfg->en && phys_enc->ops.needs_single_flush &&
  536. phys_enc->ops.needs_single_flush(phys_enc))
  537. cfg->split_flush_en = true;
  538. topology = sde_connector_get_topology_name(phys_enc->connector);
  539. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  540. cfg->pp_split_slave = cfg->intf;
  541. else
  542. cfg->pp_split_slave = INTF_MAX;
  543. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  544. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  545. if (hw_mdptop->ops.setup_split_pipe)
  546. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  547. } else if (sde_enc->hw_pp[0]) {
  548. /*
  549. * slave encoder
  550. * - determine split index from master index,
  551. * assume master is first pp
  552. */
  553. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  554. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  555. cfg->pp_split_index);
  556. if (hw_mdptop->ops.setup_pp_split)
  557. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  558. }
  559. }
  560. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  561. {
  562. struct sde_encoder_virt *sde_enc;
  563. int i = 0;
  564. if (!drm_enc)
  565. return false;
  566. sde_enc = to_sde_encoder_virt(drm_enc);
  567. if (!sde_enc)
  568. return false;
  569. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  570. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  571. if (phys && phys->in_clone_mode)
  572. return true;
  573. }
  574. return false;
  575. }
  576. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  577. struct drm_crtc_state *crtc_state,
  578. struct drm_connector_state *conn_state)
  579. {
  580. const struct drm_display_mode *mode;
  581. struct drm_display_mode *adj_mode;
  582. int i = 0;
  583. int ret = 0;
  584. mode = &crtc_state->mode;
  585. adj_mode = &crtc_state->adjusted_mode;
  586. /* perform atomic check on the first physical encoder (master) */
  587. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  588. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  589. if (phys && phys->ops.atomic_check)
  590. ret = phys->ops.atomic_check(phys, crtc_state,
  591. conn_state);
  592. else if (phys && phys->ops.mode_fixup)
  593. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  594. ret = -EINVAL;
  595. if (ret) {
  596. SDE_ERROR_ENC(sde_enc,
  597. "mode unsupported, phys idx %d\n", i);
  598. break;
  599. }
  600. }
  601. return ret;
  602. }
  603. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  604. struct drm_crtc_state *crtc_state,
  605. struct drm_connector_state *conn_state,
  606. struct sde_connector_state *sde_conn_state,
  607. struct sde_crtc_state *sde_crtc_state)
  608. {
  609. int ret = 0;
  610. if (crtc_state->mode_changed || crtc_state->active_changed) {
  611. struct sde_rect mode_roi, roi;
  612. mode_roi.x = 0;
  613. mode_roi.y = 0;
  614. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  615. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  616. if (sde_conn_state->rois.num_rects) {
  617. sde_kms_rect_merge_rectangles(
  618. &sde_conn_state->rois, &roi);
  619. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  620. SDE_ERROR_ENC(sde_enc,
  621. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  622. roi.x, roi.y, roi.w, roi.h);
  623. ret = -EINVAL;
  624. }
  625. }
  626. if (sde_crtc_state->user_roi_list.num_rects) {
  627. sde_kms_rect_merge_rectangles(
  628. &sde_crtc_state->user_roi_list, &roi);
  629. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  630. SDE_ERROR_ENC(sde_enc,
  631. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  632. roi.x, roi.y, roi.w, roi.h);
  633. ret = -EINVAL;
  634. }
  635. }
  636. }
  637. return ret;
  638. }
  639. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  640. struct drm_crtc_state *crtc_state,
  641. struct drm_connector_state *conn_state,
  642. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  643. struct sde_connector *sde_conn,
  644. struct sde_connector_state *sde_conn_state)
  645. {
  646. int ret = 0;
  647. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  648. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  649. struct msm_display_topology *topology = NULL;
  650. ret = sde_connector_get_mode_info(&sde_conn->base,
  651. adj_mode, &sde_conn_state->mode_info);
  652. if (ret) {
  653. SDE_ERROR_ENC(sde_enc,
  654. "failed to get mode info, rc = %d\n", ret);
  655. return ret;
  656. }
  657. if (sde_conn_state->mode_info.comp_info.comp_type &&
  658. sde_conn_state->mode_info.comp_info.comp_ratio >=
  659. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  660. SDE_ERROR_ENC(sde_enc,
  661. "invalid compression ratio: %d\n",
  662. sde_conn_state->mode_info.comp_info.comp_ratio);
  663. ret = -EINVAL;
  664. return ret;
  665. }
  666. /* Reserve dynamic resources, indicating atomic_check phase */
  667. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  668. conn_state, true);
  669. if (ret) {
  670. SDE_ERROR_ENC(sde_enc,
  671. "RM failed to reserve resources, rc = %d\n",
  672. ret);
  673. return ret;
  674. }
  675. /**
  676. * Update connector state with the topology selected for the
  677. * resource set validated. Reset the topology if we are
  678. * de-activating crtc.
  679. */
  680. if (crtc_state->active)
  681. topology = &sde_conn_state->mode_info.topology;
  682. ret = sde_rm_update_topology(conn_state, topology);
  683. if (ret) {
  684. SDE_ERROR_ENC(sde_enc,
  685. "RM failed to update topology, rc: %d\n", ret);
  686. return ret;
  687. }
  688. ret = sde_connector_set_blob_data(conn_state->connector,
  689. conn_state,
  690. CONNECTOR_PROP_SDE_INFO);
  691. if (ret) {
  692. SDE_ERROR_ENC(sde_enc,
  693. "connector failed to update info, rc: %d\n",
  694. ret);
  695. return ret;
  696. }
  697. }
  698. return ret;
  699. }
  700. static int sde_encoder_virt_atomic_check(
  701. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  702. struct drm_connector_state *conn_state)
  703. {
  704. struct sde_encoder_virt *sde_enc;
  705. struct msm_drm_private *priv;
  706. struct sde_kms *sde_kms;
  707. const struct drm_display_mode *mode;
  708. struct drm_display_mode *adj_mode;
  709. struct sde_connector *sde_conn = NULL;
  710. struct sde_connector_state *sde_conn_state = NULL;
  711. struct sde_crtc_state *sde_crtc_state = NULL;
  712. enum sde_rm_topology_name old_top;
  713. int ret = 0;
  714. if (!drm_enc || !crtc_state || !conn_state) {
  715. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  716. !drm_enc, !crtc_state, !conn_state);
  717. return -EINVAL;
  718. }
  719. sde_enc = to_sde_encoder_virt(drm_enc);
  720. SDE_DEBUG_ENC(sde_enc, "\n");
  721. priv = drm_enc->dev->dev_private;
  722. sde_kms = to_sde_kms(priv->kms);
  723. mode = &crtc_state->mode;
  724. adj_mode = &crtc_state->adjusted_mode;
  725. sde_conn = to_sde_connector(conn_state->connector);
  726. sde_conn_state = to_sde_connector_state(conn_state);
  727. sde_crtc_state = to_sde_crtc_state(crtc_state);
  728. SDE_EVT32(DRMID(drm_enc), drm_atomic_crtc_needs_modeset(crtc_state));
  729. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  730. conn_state);
  731. if (ret)
  732. return ret;
  733. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  734. conn_state, sde_conn_state, sde_crtc_state);
  735. if (ret)
  736. return ret;
  737. /**
  738. * record topology in previous atomic state to be able to handle
  739. * topology transitions correctly.
  740. */
  741. old_top = sde_connector_get_property(conn_state,
  742. CONNECTOR_PROP_TOPOLOGY_NAME);
  743. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  744. if (ret)
  745. return ret;
  746. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  747. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  748. if (ret)
  749. return ret;
  750. ret = sde_connector_roi_v1_check_roi(conn_state);
  751. if (ret) {
  752. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  753. ret);
  754. return ret;
  755. }
  756. drm_mode_set_crtcinfo(adj_mode, 0);
  757. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  758. return ret;
  759. }
  760. static void _sde_encoder_get_connector_roi(
  761. struct sde_encoder_virt *sde_enc,
  762. struct sde_rect *merged_conn_roi)
  763. {
  764. struct drm_connector *drm_conn;
  765. struct sde_connector_state *c_state;
  766. if (!sde_enc || !merged_conn_roi)
  767. return;
  768. drm_conn = sde_enc->phys_encs[0]->connector;
  769. if (!drm_conn || !drm_conn->state)
  770. return;
  771. c_state = to_sde_connector_state(drm_conn->state);
  772. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  773. }
  774. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  775. {
  776. struct sde_encoder_virt *sde_enc;
  777. struct drm_connector *drm_conn;
  778. struct drm_display_mode *adj_mode;
  779. struct sde_rect roi;
  780. if (!drm_enc) {
  781. SDE_ERROR("invalid encoder parameter\n");
  782. return -EINVAL;
  783. }
  784. sde_enc = to_sde_encoder_virt(drm_enc);
  785. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  786. SDE_ERROR("invalid crtc parameter\n");
  787. return -EINVAL;
  788. }
  789. if (!sde_enc->cur_master) {
  790. SDE_ERROR("invalid cur_master parameter\n");
  791. return -EINVAL;
  792. }
  793. adj_mode = &sde_enc->cur_master->cached_mode;
  794. drm_conn = sde_enc->cur_master->connector;
  795. _sde_encoder_get_connector_roi(sde_enc, &roi);
  796. if (sde_kms_rect_is_null(&roi)) {
  797. roi.w = adj_mode->hdisplay;
  798. roi.h = adj_mode->vdisplay;
  799. }
  800. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  801. sizeof(sde_enc->prv_conn_roi));
  802. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  803. return 0;
  804. }
  805. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  806. u32 vsync_source, bool is_dummy)
  807. {
  808. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  809. struct msm_drm_private *priv;
  810. struct sde_kms *sde_kms;
  811. struct sde_hw_mdp *hw_mdptop;
  812. struct drm_encoder *drm_enc;
  813. struct sde_encoder_virt *sde_enc;
  814. int i;
  815. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  816. if (!sde_enc) {
  817. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  818. return;
  819. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  820. SDE_ERROR("invalid num phys enc %d/%d\n",
  821. sde_enc->num_phys_encs,
  822. (int) ARRAY_SIZE(sde_enc->hw_pp));
  823. return;
  824. }
  825. drm_enc = &sde_enc->base;
  826. /* this pointers are checked in virt_enable_helper */
  827. priv = drm_enc->dev->dev_private;
  828. sde_kms = to_sde_kms(priv->kms);
  829. if (!sde_kms) {
  830. SDE_ERROR("invalid sde_kms\n");
  831. return;
  832. }
  833. hw_mdptop = sde_kms->hw_mdp;
  834. if (!hw_mdptop) {
  835. SDE_ERROR("invalid mdptop\n");
  836. return;
  837. }
  838. if (hw_mdptop->ops.setup_vsync_source) {
  839. for (i = 0; i < sde_enc->num_phys_encs; i++)
  840. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  841. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  842. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  843. vsync_cfg.vsync_source = vsync_source;
  844. vsync_cfg.is_dummy = is_dummy;
  845. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  846. }
  847. }
  848. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  849. struct msm_display_info *disp_info, bool is_dummy)
  850. {
  851. struct sde_encoder_phys *phys;
  852. int i;
  853. u32 vsync_source;
  854. if (!sde_enc || !disp_info) {
  855. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  856. sde_enc != NULL, disp_info != NULL);
  857. return;
  858. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  859. SDE_ERROR("invalid num phys enc %d/%d\n",
  860. sde_enc->num_phys_encs,
  861. (int) ARRAY_SIZE(sde_enc->hw_pp));
  862. return;
  863. }
  864. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  865. if (is_dummy)
  866. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  867. sde_enc->te_source;
  868. else if (disp_info->is_te_using_watchdog_timer)
  869. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  870. else
  871. vsync_source = sde_enc->te_source;
  872. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  873. disp_info->is_te_using_watchdog_timer);
  874. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  875. phys = sde_enc->phys_encs[i];
  876. if (phys && phys->ops.setup_vsync_source)
  877. phys->ops.setup_vsync_source(phys,
  878. vsync_source, is_dummy);
  879. }
  880. }
  881. }
  882. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  883. bool watchdog_te)
  884. {
  885. struct sde_encoder_virt *sde_enc;
  886. struct msm_display_info disp_info;
  887. if (!drm_enc) {
  888. pr_err("invalid drm encoder\n");
  889. return -EINVAL;
  890. }
  891. sde_enc = to_sde_encoder_virt(drm_enc);
  892. sde_encoder_control_te(drm_enc, false);
  893. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  894. disp_info.is_te_using_watchdog_timer = watchdog_te;
  895. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  896. sde_encoder_control_te(drm_enc, true);
  897. return 0;
  898. }
  899. static int _sde_encoder_rsc_client_update_vsync_wait(
  900. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  901. int wait_vblank_crtc_id)
  902. {
  903. int wait_refcount = 0, ret = 0;
  904. int pipe = -1;
  905. int wait_count = 0;
  906. struct drm_crtc *primary_crtc;
  907. struct drm_crtc *crtc;
  908. crtc = sde_enc->crtc;
  909. if (wait_vblank_crtc_id)
  910. wait_refcount =
  911. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  912. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  913. SDE_EVTLOG_FUNC_ENTRY);
  914. if (crtc->base.id != wait_vblank_crtc_id) {
  915. primary_crtc = drm_crtc_find(drm_enc->dev,
  916. NULL, wait_vblank_crtc_id);
  917. if (!primary_crtc) {
  918. SDE_ERROR_ENC(sde_enc,
  919. "failed to find primary crtc id %d\n",
  920. wait_vblank_crtc_id);
  921. return -EINVAL;
  922. }
  923. pipe = drm_crtc_index(primary_crtc);
  924. }
  925. /**
  926. * note: VBLANK is expected to be enabled at this point in
  927. * resource control state machine if on primary CRTC
  928. */
  929. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  930. if (sde_rsc_client_is_state_update_complete(
  931. sde_enc->rsc_client))
  932. break;
  933. if (crtc->base.id == wait_vblank_crtc_id)
  934. ret = sde_encoder_wait_for_event(drm_enc,
  935. MSM_ENC_VBLANK);
  936. else
  937. drm_wait_one_vblank(drm_enc->dev, pipe);
  938. if (ret) {
  939. SDE_ERROR_ENC(sde_enc,
  940. "wait for vblank failed ret:%d\n", ret);
  941. /**
  942. * rsc hardware may hang without vsync. avoid rsc hang
  943. * by generating the vsync from watchdog timer.
  944. */
  945. if (crtc->base.id == wait_vblank_crtc_id)
  946. sde_encoder_helper_switch_vsync(drm_enc, true);
  947. }
  948. }
  949. if (wait_count >= MAX_RSC_WAIT)
  950. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  951. SDE_EVTLOG_ERROR);
  952. if (wait_refcount)
  953. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  954. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  955. SDE_EVTLOG_FUNC_EXIT);
  956. return ret;
  957. }
  958. static int _sde_encoder_update_rsc_client(
  959. struct drm_encoder *drm_enc, bool enable)
  960. {
  961. struct sde_encoder_virt *sde_enc;
  962. struct drm_crtc *crtc;
  963. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  964. struct sde_rsc_cmd_config *rsc_config;
  965. int ret;
  966. struct msm_display_info *disp_info;
  967. struct msm_mode_info *mode_info;
  968. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  969. u32 qsync_mode = 0, v_front_porch;
  970. struct drm_display_mode *mode;
  971. bool is_vid_mode;
  972. if (!drm_enc || !drm_enc->dev) {
  973. SDE_ERROR("invalid encoder arguments\n");
  974. return -EINVAL;
  975. }
  976. sde_enc = to_sde_encoder_virt(drm_enc);
  977. mode_info = &sde_enc->mode_info;
  978. crtc = sde_enc->crtc;
  979. if (!sde_enc->crtc) {
  980. SDE_ERROR("invalid crtc parameter\n");
  981. return -EINVAL;
  982. }
  983. disp_info = &sde_enc->disp_info;
  984. rsc_config = &sde_enc->rsc_config;
  985. if (!sde_enc->rsc_client) {
  986. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  987. return 0;
  988. }
  989. /**
  990. * only primary command mode panel without Qsync can request CMD state.
  991. * all other panels/displays can request for VID state including
  992. * secondary command mode panel.
  993. * Clone mode encoder can request CLK STATE only.
  994. */
  995. if (sde_enc->cur_master)
  996. qsync_mode = sde_connector_get_qsync_mode(
  997. sde_enc->cur_master->connector);
  998. if (sde_encoder_in_clone_mode(drm_enc) ||
  999. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1000. (disp_info->display_type && qsync_mode))
  1001. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1002. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1003. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1004. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1005. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1006. SDE_EVT32(rsc_state, qsync_mode);
  1007. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1008. MSM_DISPLAY_VIDEO_MODE);
  1009. mode = &sde_enc->crtc->state->mode;
  1010. v_front_porch = mode->vsync_start - mode->vdisplay;
  1011. /* compare specific items and reconfigure the rsc */
  1012. if ((rsc_config->fps != mode_info->frame_rate) ||
  1013. (rsc_config->vtotal != mode_info->vtotal) ||
  1014. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1015. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1016. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1017. rsc_config->fps = mode_info->frame_rate;
  1018. rsc_config->vtotal = mode_info->vtotal;
  1019. /*
  1020. * for video mode, prefill lines should not go beyond vertical
  1021. * front porch for RSCC configuration. This will ensure bw
  1022. * downvotes are not sent within the active region. Additional
  1023. * -1 is to give one line time for rscc mode min_threshold.
  1024. */
  1025. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1026. rsc_config->prefill_lines = v_front_porch - 1;
  1027. else
  1028. rsc_config->prefill_lines = mode_info->prefill_lines;
  1029. rsc_config->jitter_numer = mode_info->jitter_numer;
  1030. rsc_config->jitter_denom = mode_info->jitter_denom;
  1031. sde_enc->rsc_state_init = false;
  1032. }
  1033. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1034. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1035. /* update it only once */
  1036. sde_enc->rsc_state_init = true;
  1037. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1038. rsc_state, rsc_config, crtc->base.id,
  1039. &wait_vblank_crtc_id);
  1040. } else {
  1041. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1042. rsc_state, NULL, crtc->base.id,
  1043. &wait_vblank_crtc_id);
  1044. }
  1045. /**
  1046. * if RSC performed a state change that requires a VBLANK wait, it will
  1047. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1048. *
  1049. * if we are the primary display, we will need to enable and wait
  1050. * locally since we hold the commit thread
  1051. *
  1052. * if we are an external display, we must send a signal to the primary
  1053. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1054. * by the primary panel's VBLANK signals
  1055. */
  1056. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1057. if (ret) {
  1058. SDE_ERROR_ENC(sde_enc,
  1059. "sde rsc client update failed ret:%d\n", ret);
  1060. return ret;
  1061. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1062. return ret;
  1063. }
  1064. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1065. sde_enc, wait_vblank_crtc_id);
  1066. return ret;
  1067. }
  1068. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1069. {
  1070. struct sde_encoder_virt *sde_enc;
  1071. int i;
  1072. if (!drm_enc) {
  1073. SDE_ERROR("invalid encoder\n");
  1074. return;
  1075. }
  1076. sde_enc = to_sde_encoder_virt(drm_enc);
  1077. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1078. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1079. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1080. if (phys && phys->ops.irq_control)
  1081. phys->ops.irq_control(phys, enable);
  1082. }
  1083. }
  1084. /* keep track of the userspace vblank during modeset */
  1085. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1086. u32 sw_event)
  1087. {
  1088. struct sde_encoder_virt *sde_enc;
  1089. bool enable;
  1090. int i;
  1091. if (!drm_enc) {
  1092. SDE_ERROR("invalid encoder\n");
  1093. return;
  1094. }
  1095. sde_enc = to_sde_encoder_virt(drm_enc);
  1096. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1097. sw_event, sde_enc->vblank_enabled);
  1098. /* nothing to do if vblank not enabled by userspace */
  1099. if (!sde_enc->vblank_enabled)
  1100. return;
  1101. /* disable vblank on pre_modeset */
  1102. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1103. enable = false;
  1104. /* enable vblank on post_modeset */
  1105. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1106. enable = true;
  1107. else
  1108. return;
  1109. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1110. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1111. if (phys && phys->ops.control_vblank_irq)
  1112. phys->ops.control_vblank_irq(phys, enable);
  1113. }
  1114. }
  1115. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1116. {
  1117. struct sde_encoder_virt *sde_enc;
  1118. if (!drm_enc)
  1119. return NULL;
  1120. sde_enc = to_sde_encoder_virt(drm_enc);
  1121. return sde_enc->rsc_client;
  1122. }
  1123. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1124. bool enable)
  1125. {
  1126. struct msm_drm_private *priv;
  1127. struct sde_kms *sde_kms;
  1128. struct sde_encoder_virt *sde_enc;
  1129. int rc;
  1130. bool is_cmd_mode = false;
  1131. sde_enc = to_sde_encoder_virt(drm_enc);
  1132. priv = drm_enc->dev->dev_private;
  1133. sde_kms = to_sde_kms(priv->kms);
  1134. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1135. is_cmd_mode = true;
  1136. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1137. SDE_EVT32(DRMID(drm_enc), enable);
  1138. if (!sde_enc->cur_master) {
  1139. SDE_ERROR("encoder master not set\n");
  1140. return -EINVAL;
  1141. }
  1142. if (enable) {
  1143. /* enable SDE core clks */
  1144. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1145. if (rc < 0) {
  1146. SDE_ERROR("failed to enable power resource %d\n", rc);
  1147. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1148. return rc;
  1149. }
  1150. sde_enc->elevated_ahb_vote = true;
  1151. /* enable DSI clks */
  1152. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1153. true);
  1154. if (rc) {
  1155. SDE_ERROR("failed to enable clk control %d\n", rc);
  1156. pm_runtime_put_sync(drm_enc->dev->dev);
  1157. return rc;
  1158. }
  1159. /* enable all the irq */
  1160. _sde_encoder_irq_control(drm_enc, true);
  1161. } else {
  1162. /* disable all the irq */
  1163. _sde_encoder_irq_control(drm_enc, false);
  1164. /* disable DSI clks */
  1165. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1166. /* disable SDE core clks */
  1167. pm_runtime_put_sync(drm_enc->dev->dev);
  1168. }
  1169. return 0;
  1170. }
  1171. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1172. bool enable, u32 frame_count)
  1173. {
  1174. struct sde_encoder_virt *sde_enc;
  1175. int i;
  1176. if (!drm_enc) {
  1177. SDE_ERROR("invalid encoder\n");
  1178. return;
  1179. }
  1180. sde_enc = to_sde_encoder_virt(drm_enc);
  1181. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1182. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1183. if (!phys || !phys->ops.setup_misr)
  1184. continue;
  1185. phys->ops.setup_misr(phys, enable, frame_count);
  1186. }
  1187. }
  1188. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1189. unsigned int type, unsigned int code, int value)
  1190. {
  1191. struct drm_encoder *drm_enc = NULL;
  1192. struct sde_encoder_virt *sde_enc = NULL;
  1193. struct msm_drm_thread *disp_thread = NULL;
  1194. struct msm_drm_private *priv = NULL;
  1195. if (!handle || !handle->handler || !handle->handler->private) {
  1196. SDE_ERROR("invalid encoder for the input event\n");
  1197. return;
  1198. }
  1199. drm_enc = (struct drm_encoder *)handle->handler->private;
  1200. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1201. SDE_ERROR("invalid parameters\n");
  1202. return;
  1203. }
  1204. priv = drm_enc->dev->dev_private;
  1205. sde_enc = to_sde_encoder_virt(drm_enc);
  1206. if (!sde_enc->crtc || (sde_enc->crtc->index
  1207. >= ARRAY_SIZE(priv->disp_thread))) {
  1208. SDE_DEBUG_ENC(sde_enc,
  1209. "invalid cached CRTC: %d or crtc index: %d\n",
  1210. sde_enc->crtc == NULL,
  1211. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1212. return;
  1213. }
  1214. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1215. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1216. kthread_queue_work(&disp_thread->worker,
  1217. &sde_enc->input_event_work);
  1218. }
  1219. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1220. {
  1221. struct sde_encoder_virt *sde_enc;
  1222. if (!drm_enc) {
  1223. SDE_ERROR("invalid encoder\n");
  1224. return;
  1225. }
  1226. sde_enc = to_sde_encoder_virt(drm_enc);
  1227. /* return early if there is no state change */
  1228. if (sde_enc->idle_pc_enabled == enable)
  1229. return;
  1230. sde_enc->idle_pc_enabled = enable;
  1231. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1232. SDE_EVT32(sde_enc->idle_pc_enabled);
  1233. }
  1234. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1235. u32 sw_event)
  1236. {
  1237. if (kthread_cancel_delayed_work_sync(
  1238. &sde_enc->delayed_off_work))
  1239. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1240. sw_event);
  1241. }
  1242. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1243. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1244. {
  1245. int ret = 0;
  1246. /* cancel delayed off work, if any */
  1247. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1248. mutex_lock(&sde_enc->rc_lock);
  1249. /* return if the resource control is already in ON state */
  1250. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1251. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1252. sw_event);
  1253. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1254. SDE_EVTLOG_FUNC_CASE1);
  1255. goto end;
  1256. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1257. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1258. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1259. sw_event, sde_enc->rc_state);
  1260. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1261. SDE_EVTLOG_ERROR);
  1262. goto end;
  1263. }
  1264. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1265. _sde_encoder_irq_control(drm_enc, true);
  1266. } else {
  1267. /* enable all the clks and resources */
  1268. ret = _sde_encoder_resource_control_helper(drm_enc,
  1269. true);
  1270. if (ret) {
  1271. SDE_ERROR_ENC(sde_enc,
  1272. "sw_event:%d, rc in state %d\n",
  1273. sw_event, sde_enc->rc_state);
  1274. SDE_EVT32(DRMID(drm_enc), sw_event,
  1275. sde_enc->rc_state,
  1276. SDE_EVTLOG_ERROR);
  1277. goto end;
  1278. }
  1279. _sde_encoder_update_rsc_client(drm_enc, true);
  1280. }
  1281. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1282. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1283. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1284. end:
  1285. mutex_unlock(&sde_enc->rc_lock);
  1286. return ret;
  1287. }
  1288. static int _sde_encoder_rc_frame_done(struct drm_encoder *drm_enc,
  1289. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1290. struct msm_drm_private *priv)
  1291. {
  1292. unsigned int lp, idle_pc_duration;
  1293. struct msm_drm_thread *disp_thread;
  1294. bool autorefresh_enabled = false;
  1295. if (!sde_enc->crtc) {
  1296. SDE_ERROR("invalid crtc, sw_event:%u\n", sw_event);
  1297. return -EINVAL;
  1298. }
  1299. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1300. SDE_ERROR("invalid crtc index :%u\n",
  1301. sde_enc->crtc->index);
  1302. return -EINVAL;
  1303. }
  1304. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1305. /*
  1306. * mutex lock is not used as this event happens at interrupt
  1307. * context. And locking is not required as, the other events
  1308. * like KICKOFF and STOP does a wait-for-idle before executing
  1309. * the resource_control
  1310. */
  1311. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1312. SDE_ERROR_ENC(sde_enc, "sw_event:%d,rc:%d-unexpected\n",
  1313. sw_event, sde_enc->rc_state);
  1314. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1315. SDE_EVTLOG_ERROR);
  1316. return -EINVAL;
  1317. }
  1318. /*
  1319. * schedule off work item only when there are no
  1320. * frames pending
  1321. */
  1322. if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  1323. SDE_DEBUG_ENC(sde_enc, "skip schedule work");
  1324. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1325. SDE_EVTLOG_FUNC_CASE2);
  1326. return 0;
  1327. }
  1328. /* schedule delayed off work if autorefresh is disabled */
  1329. if (sde_enc->cur_master &&
  1330. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1331. autorefresh_enabled =
  1332. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1333. sde_enc->cur_master);
  1334. /* set idle timeout based on master connector's lp value */
  1335. if (sde_enc->cur_master)
  1336. lp = sde_connector_get_lp(
  1337. sde_enc->cur_master->connector);
  1338. else
  1339. lp = SDE_MODE_DPMS_ON;
  1340. if (lp == SDE_MODE_DPMS_LP2)
  1341. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1342. else
  1343. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1344. if (!autorefresh_enabled)
  1345. kthread_mod_delayed_work(
  1346. &disp_thread->worker,
  1347. &sde_enc->delayed_off_work,
  1348. msecs_to_jiffies(idle_pc_duration));
  1349. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1350. autorefresh_enabled,
  1351. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1352. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1353. sw_event);
  1354. return 0;
  1355. }
  1356. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1357. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1358. {
  1359. /* cancel delayed off work, if any */
  1360. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1361. mutex_lock(&sde_enc->rc_lock);
  1362. if (is_vid_mode &&
  1363. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1364. _sde_encoder_irq_control(drm_enc, true);
  1365. }
  1366. /* skip if is already OFF or IDLE, resources are off already */
  1367. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1368. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1369. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1370. sw_event, sde_enc->rc_state);
  1371. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1372. SDE_EVTLOG_FUNC_CASE3);
  1373. goto end;
  1374. }
  1375. /**
  1376. * IRQs are still enabled currently, which allows wait for
  1377. * VBLANK which RSC may require to correctly transition to OFF
  1378. */
  1379. _sde_encoder_update_rsc_client(drm_enc, false);
  1380. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1381. SDE_ENC_RC_STATE_PRE_OFF,
  1382. SDE_EVTLOG_FUNC_CASE3);
  1383. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1384. end:
  1385. mutex_unlock(&sde_enc->rc_lock);
  1386. return 0;
  1387. }
  1388. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1389. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1390. {
  1391. int ret = 0;
  1392. /* cancel vsync event work and timer */
  1393. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  1394. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  1395. del_timer_sync(&sde_enc->vsync_event_timer);
  1396. mutex_lock(&sde_enc->rc_lock);
  1397. /* return if the resource control is already in OFF state */
  1398. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1399. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1400. sw_event);
  1401. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1402. SDE_EVTLOG_FUNC_CASE4);
  1403. goto end;
  1404. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1405. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1406. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1407. sw_event, sde_enc->rc_state);
  1408. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1409. SDE_EVTLOG_ERROR);
  1410. ret = -EINVAL;
  1411. goto end;
  1412. }
  1413. /**
  1414. * expect to arrive here only if in either idle state or pre-off
  1415. * and in IDLE state the resources are already disabled
  1416. */
  1417. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1418. _sde_encoder_resource_control_helper(drm_enc, false);
  1419. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1420. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1421. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1422. end:
  1423. mutex_unlock(&sde_enc->rc_lock);
  1424. return ret;
  1425. }
  1426. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1427. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1428. {
  1429. int ret = 0;
  1430. /* cancel delayed off work, if any */
  1431. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1432. mutex_lock(&sde_enc->rc_lock);
  1433. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1434. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1435. sw_event);
  1436. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1437. SDE_EVTLOG_FUNC_CASE5);
  1438. goto end;
  1439. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1440. /* enable all the clks and resources */
  1441. ret = _sde_encoder_resource_control_helper(drm_enc,
  1442. true);
  1443. if (ret) {
  1444. SDE_ERROR_ENC(sde_enc,
  1445. "sw_event:%d, rc in state %d\n",
  1446. sw_event, sde_enc->rc_state);
  1447. SDE_EVT32(DRMID(drm_enc), sw_event,
  1448. sde_enc->rc_state,
  1449. SDE_EVTLOG_ERROR);
  1450. goto end;
  1451. }
  1452. _sde_encoder_update_rsc_client(drm_enc, true);
  1453. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1454. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1455. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1456. }
  1457. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1458. if (ret && ret != -EWOULDBLOCK) {
  1459. SDE_ERROR_ENC(sde_enc,
  1460. "wait for commit done returned %d\n",
  1461. ret);
  1462. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1463. ret, SDE_EVTLOG_ERROR);
  1464. ret = -EINVAL;
  1465. goto end;
  1466. }
  1467. _sde_encoder_irq_control(drm_enc, false);
  1468. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1469. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1470. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1471. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1472. end:
  1473. mutex_unlock(&sde_enc->rc_lock);
  1474. return ret;
  1475. }
  1476. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1477. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1478. {
  1479. int ret = 0;
  1480. mutex_lock(&sde_enc->rc_lock);
  1481. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1482. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1483. sw_event);
  1484. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1485. SDE_EVTLOG_FUNC_CASE5);
  1486. goto end;
  1487. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1488. SDE_ERROR_ENC(sde_enc,
  1489. "sw_event:%d, rc:%d !MODESET state\n",
  1490. sw_event, sde_enc->rc_state);
  1491. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1492. SDE_EVTLOG_ERROR);
  1493. ret = -EINVAL;
  1494. goto end;
  1495. }
  1496. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1497. _sde_encoder_irq_control(drm_enc, true);
  1498. _sde_encoder_update_rsc_client(drm_enc, true);
  1499. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1500. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1501. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1502. end:
  1503. mutex_unlock(&sde_enc->rc_lock);
  1504. return ret;
  1505. }
  1506. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1507. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1508. {
  1509. mutex_lock(&sde_enc->rc_lock);
  1510. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1511. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1512. sw_event, sde_enc->rc_state);
  1513. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1514. SDE_EVTLOG_ERROR);
  1515. goto end;
  1516. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1517. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1518. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1519. sde_crtc_frame_pending(sde_enc->crtc),
  1520. SDE_EVTLOG_ERROR);
  1521. goto end;
  1522. }
  1523. if (is_vid_mode) {
  1524. _sde_encoder_irq_control(drm_enc, false);
  1525. } else {
  1526. /* disable all the clks and resources */
  1527. _sde_encoder_update_rsc_client(drm_enc, false);
  1528. _sde_encoder_resource_control_helper(drm_enc, false);
  1529. }
  1530. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1531. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1532. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1533. end:
  1534. mutex_unlock(&sde_enc->rc_lock);
  1535. return 0;
  1536. }
  1537. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1538. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1539. struct msm_drm_private *priv, bool is_vid_mode)
  1540. {
  1541. bool autorefresh_enabled = false;
  1542. struct msm_drm_thread *disp_thread;
  1543. int ret = 0;
  1544. if (!sde_enc->crtc ||
  1545. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1546. SDE_DEBUG_ENC(sde_enc,
  1547. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1548. sde_enc->crtc == NULL,
  1549. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1550. sw_event);
  1551. return -EINVAL;
  1552. }
  1553. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1554. mutex_lock(&sde_enc->rc_lock);
  1555. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1556. if (sde_enc->cur_master &&
  1557. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1558. autorefresh_enabled =
  1559. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1560. sde_enc->cur_master);
  1561. if (autorefresh_enabled) {
  1562. SDE_DEBUG_ENC(sde_enc,
  1563. "not handling early wakeup since auto refresh is enabled\n");
  1564. goto end;
  1565. }
  1566. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1567. kthread_mod_delayed_work(&disp_thread->worker,
  1568. &sde_enc->delayed_off_work,
  1569. msecs_to_jiffies(
  1570. IDLE_POWERCOLLAPSE_DURATION));
  1571. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1572. /* enable all the clks and resources */
  1573. ret = _sde_encoder_resource_control_helper(drm_enc,
  1574. true);
  1575. if (ret) {
  1576. SDE_ERROR_ENC(sde_enc,
  1577. "sw_event:%d, rc in state %d\n",
  1578. sw_event, sde_enc->rc_state);
  1579. SDE_EVT32(DRMID(drm_enc), sw_event,
  1580. sde_enc->rc_state,
  1581. SDE_EVTLOG_ERROR);
  1582. goto end;
  1583. }
  1584. _sde_encoder_update_rsc_client(drm_enc, true);
  1585. /*
  1586. * In some cases, commit comes with slight delay
  1587. * (> 80 ms)after early wake up, prevent clock switch
  1588. * off to avoid jank in next update. So, increase the
  1589. * command mode idle timeout sufficiently to prevent
  1590. * such case.
  1591. */
  1592. kthread_mod_delayed_work(&disp_thread->worker,
  1593. &sde_enc->delayed_off_work,
  1594. msecs_to_jiffies(
  1595. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1596. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1597. }
  1598. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1599. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1600. end:
  1601. mutex_unlock(&sde_enc->rc_lock);
  1602. return ret;
  1603. }
  1604. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1605. u32 sw_event)
  1606. {
  1607. struct sde_encoder_virt *sde_enc;
  1608. struct msm_drm_private *priv;
  1609. int ret = 0;
  1610. bool is_vid_mode = false;
  1611. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1612. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1613. sw_event);
  1614. return -EINVAL;
  1615. }
  1616. sde_enc = to_sde_encoder_virt(drm_enc);
  1617. priv = drm_enc->dev->dev_private;
  1618. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1619. is_vid_mode = true;
  1620. /*
  1621. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1622. * events and return early for other events (ie wb display).
  1623. */
  1624. if (!sde_enc->idle_pc_enabled &&
  1625. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1626. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1627. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1628. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1629. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1630. return 0;
  1631. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1632. sw_event, sde_enc->idle_pc_enabled);
  1633. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1634. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1635. switch (sw_event) {
  1636. case SDE_ENC_RC_EVENT_KICKOFF:
  1637. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1638. is_vid_mode);
  1639. break;
  1640. case SDE_ENC_RC_EVENT_FRAME_DONE:
  1641. ret = _sde_encoder_rc_frame_done(drm_enc, sw_event, sde_enc,
  1642. priv);
  1643. break;
  1644. case SDE_ENC_RC_EVENT_PRE_STOP:
  1645. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1646. is_vid_mode);
  1647. break;
  1648. case SDE_ENC_RC_EVENT_STOP:
  1649. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1650. break;
  1651. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1652. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1653. break;
  1654. case SDE_ENC_RC_EVENT_POST_MODESET:
  1655. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1656. break;
  1657. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1658. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1659. is_vid_mode);
  1660. break;
  1661. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1662. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1663. priv, is_vid_mode);
  1664. break;
  1665. default:
  1666. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1667. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1668. break;
  1669. }
  1670. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1671. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1672. return ret;
  1673. }
  1674. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1675. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  1676. {
  1677. int i = 0;
  1678. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1679. if (intf_mode == INTF_MODE_CMD)
  1680. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1681. else if (intf_mode == INTF_MODE_VIDEO)
  1682. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1683. _sde_encoder_update_rsc_client(drm_enc, true);
  1684. if (intf_mode == INTF_MODE_CMD) {
  1685. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1686. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1687. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1688. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1689. msm_is_mode_seamless_poms(adj_mode),
  1690. SDE_EVTLOG_FUNC_CASE1);
  1691. } else if (intf_mode == INTF_MODE_VIDEO) {
  1692. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1693. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1694. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1695. msm_is_mode_seamless_poms(adj_mode),
  1696. SDE_EVTLOG_FUNC_CASE2);
  1697. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1698. }
  1699. }
  1700. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1701. struct drm_display_mode *mode,
  1702. struct drm_display_mode *adj_mode)
  1703. {
  1704. struct sde_encoder_virt *sde_enc;
  1705. struct msm_drm_private *priv;
  1706. struct sde_kms *sde_kms;
  1707. struct drm_connector_list_iter conn_iter;
  1708. struct drm_connector *conn = NULL, *conn_search;
  1709. struct sde_rm_hw_iter dsc_iter, pp_iter, qdss_iter;
  1710. struct sde_rm_hw_request request_hw;
  1711. enum sde_intf_mode intf_mode;
  1712. bool is_cmd_mode = false;
  1713. int i = 0, ret;
  1714. if (!drm_enc) {
  1715. SDE_ERROR("invalid encoder\n");
  1716. return;
  1717. }
  1718. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1719. SDE_ERROR("power resource is not enabled\n");
  1720. return;
  1721. }
  1722. sde_enc = to_sde_encoder_virt(drm_enc);
  1723. SDE_DEBUG_ENC(sde_enc, "\n");
  1724. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1725. is_cmd_mode = true;
  1726. priv = drm_enc->dev->dev_private;
  1727. sde_kms = to_sde_kms(priv->kms);
  1728. SDE_EVT32(DRMID(drm_enc));
  1729. /*
  1730. * cache the crtc in sde_enc on enable for duration of use case
  1731. * for correctly servicing asynchronous irq events and timers
  1732. */
  1733. if (!drm_enc->crtc) {
  1734. SDE_ERROR("invalid crtc\n");
  1735. return;
  1736. }
  1737. sde_enc->crtc = drm_enc->crtc;
  1738. drm_connector_list_iter_begin(sde_kms->dev, &conn_iter);
  1739. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1740. if (conn_search->encoder == drm_enc) {
  1741. conn = conn_search;
  1742. break;
  1743. }
  1744. }
  1745. drm_connector_list_iter_end(&conn_iter);
  1746. if (!conn) {
  1747. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1748. return;
  1749. } else if (!conn->state) {
  1750. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1751. return;
  1752. }
  1753. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1754. /* store the mode_info */
  1755. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1756. /* release resources before seamless mode change */
  1757. if (msm_is_mode_seamless_dms(adj_mode) ||
  1758. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1759. is_cmd_mode)) {
  1760. /* restore resource state before releasing them */
  1761. ret = sde_encoder_resource_control(drm_enc,
  1762. SDE_ENC_RC_EVENT_PRE_MODESET);
  1763. if (ret) {
  1764. SDE_ERROR_ENC(sde_enc,
  1765. "sde resource control failed: %d\n",
  1766. ret);
  1767. return;
  1768. }
  1769. /*
  1770. * Disable dce before switch the mode and after pre_modeset,
  1771. * to guarantee that previous kickoff finished.
  1772. */
  1773. sde_encoder_dce_disable(sde_enc);
  1774. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  1775. _sde_encoder_modeset_helper_locked(drm_enc,
  1776. SDE_ENC_RC_EVENT_PRE_MODESET);
  1777. sde_encoder_virt_mode_switch(drm_enc, intf_mode, adj_mode);
  1778. }
  1779. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  1780. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1781. conn->state, false);
  1782. if (ret) {
  1783. SDE_ERROR_ENC(sde_enc,
  1784. "failed to reserve hw resources, %d\n", ret);
  1785. return;
  1786. }
  1787. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1788. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1789. sde_enc->hw_pp[i] = NULL;
  1790. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1791. break;
  1792. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1793. }
  1794. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1795. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1796. if (phys) {
  1797. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1798. SDE_HW_BLK_QDSS);
  1799. for (i = 0; i < QDSS_MAX; i++) {
  1800. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1801. phys->hw_qdss =
  1802. (struct sde_hw_qdss *)qdss_iter.hw;
  1803. break;
  1804. }
  1805. }
  1806. }
  1807. }
  1808. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1809. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1810. sde_enc->hw_dsc[i] = NULL;
  1811. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1812. break;
  1813. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1814. }
  1815. /* Get PP for DSC configuration */
  1816. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1817. struct sde_hw_pingpong *pp = NULL;
  1818. unsigned long features = 0;
  1819. if (!sde_enc->hw_dsc[i])
  1820. continue;
  1821. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1822. request_hw.type = SDE_HW_BLK_PINGPONG;
  1823. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1824. break;
  1825. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1826. features = pp->ops.get_hw_caps(pp);
  1827. if (test_bit(SDE_PINGPONG_DSC, &features))
  1828. sde_enc->hw_dsc_pp[i] = pp;
  1829. else
  1830. sde_enc->hw_dsc_pp[i] = NULL;
  1831. }
  1832. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1833. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1834. if (phys) {
  1835. if (!sde_enc->hw_pp[i] && sde_enc->topology.num_intf) {
  1836. SDE_ERROR_ENC(sde_enc,
  1837. "invalid pingpong block for the encoder\n");
  1838. return;
  1839. }
  1840. phys->hw_pp = sde_enc->hw_pp[i];
  1841. phys->connector = conn->state->connector;
  1842. if (phys->ops.mode_set)
  1843. phys->ops.mode_set(phys, mode, adj_mode);
  1844. }
  1845. }
  1846. /* update resources after seamless mode change */
  1847. if (msm_is_mode_seamless_dms(adj_mode) ||
  1848. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1849. is_cmd_mode))
  1850. sde_encoder_resource_control(&sde_enc->base,
  1851. SDE_ENC_RC_EVENT_POST_MODESET);
  1852. else if (msm_is_mode_seamless_poms(adj_mode))
  1853. _sde_encoder_modeset_helper_locked(drm_enc,
  1854. SDE_ENC_RC_EVENT_POST_MODESET);
  1855. }
  1856. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1857. {
  1858. struct sde_encoder_virt *sde_enc;
  1859. struct sde_encoder_phys *phys;
  1860. int i;
  1861. if (!drm_enc) {
  1862. SDE_ERROR("invalid parameters\n");
  1863. return;
  1864. }
  1865. sde_enc = to_sde_encoder_virt(drm_enc);
  1866. if (!sde_enc) {
  1867. SDE_ERROR("invalid sde encoder\n");
  1868. return;
  1869. }
  1870. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1871. phys = sde_enc->phys_encs[i];
  1872. if (phys && phys->ops.control_te)
  1873. phys->ops.control_te(phys, enable);
  1874. }
  1875. }
  1876. static int _sde_encoder_input_connect(struct input_handler *handler,
  1877. struct input_dev *dev, const struct input_device_id *id)
  1878. {
  1879. struct input_handle *handle;
  1880. int rc = 0;
  1881. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  1882. if (!handle)
  1883. return -ENOMEM;
  1884. handle->dev = dev;
  1885. handle->handler = handler;
  1886. handle->name = handler->name;
  1887. rc = input_register_handle(handle);
  1888. if (rc) {
  1889. pr_err("failed to register input handle\n");
  1890. goto error;
  1891. }
  1892. rc = input_open_device(handle);
  1893. if (rc) {
  1894. pr_err("failed to open input device\n");
  1895. goto error_unregister;
  1896. }
  1897. return 0;
  1898. error_unregister:
  1899. input_unregister_handle(handle);
  1900. error:
  1901. kfree(handle);
  1902. return rc;
  1903. }
  1904. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  1905. {
  1906. input_close_device(handle);
  1907. input_unregister_handle(handle);
  1908. kfree(handle);
  1909. }
  1910. /**
  1911. * Structure for specifying event parameters on which to receive callbacks.
  1912. * This structure will trigger a callback in case of a touch event (specified by
  1913. * EV_ABS) where there is a change in X and Y coordinates,
  1914. */
  1915. static const struct input_device_id sde_input_ids[] = {
  1916. {
  1917. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  1918. .evbit = { BIT_MASK(EV_ABS) },
  1919. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  1920. BIT_MASK(ABS_MT_POSITION_X) |
  1921. BIT_MASK(ABS_MT_POSITION_Y) },
  1922. },
  1923. { },
  1924. };
  1925. static int _sde_encoder_input_handler_register(
  1926. struct input_handler *input_handler)
  1927. {
  1928. int rc = 0;
  1929. rc = input_register_handler(input_handler);
  1930. if (rc) {
  1931. pr_err("input_register_handler failed, rc= %d\n", rc);
  1932. kfree(input_handler);
  1933. return rc;
  1934. }
  1935. return rc;
  1936. }
  1937. static int _sde_encoder_input_handler(
  1938. struct sde_encoder_virt *sde_enc)
  1939. {
  1940. struct input_handler *input_handler = NULL;
  1941. int rc = 0;
  1942. if (sde_enc->input_handler) {
  1943. SDE_ERROR_ENC(sde_enc,
  1944. "input_handle is active. unexpected\n");
  1945. return -EINVAL;
  1946. }
  1947. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  1948. if (!input_handler)
  1949. return -ENOMEM;
  1950. input_handler->event = sde_encoder_input_event_handler;
  1951. input_handler->connect = _sde_encoder_input_connect;
  1952. input_handler->disconnect = _sde_encoder_input_disconnect;
  1953. input_handler->name = "sde";
  1954. input_handler->id_table = sde_input_ids;
  1955. input_handler->private = sde_enc;
  1956. sde_enc->input_handler = input_handler;
  1957. return rc;
  1958. }
  1959. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  1960. {
  1961. struct sde_encoder_virt *sde_enc = NULL;
  1962. struct msm_drm_private *priv;
  1963. struct sde_kms *sde_kms;
  1964. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1965. SDE_ERROR("invalid parameters\n");
  1966. return;
  1967. }
  1968. priv = drm_enc->dev->dev_private;
  1969. sde_kms = to_sde_kms(priv->kms);
  1970. if (!sde_kms) {
  1971. SDE_ERROR("invalid sde_kms\n");
  1972. return;
  1973. }
  1974. sde_enc = to_sde_encoder_virt(drm_enc);
  1975. if (!sde_enc || !sde_enc->cur_master) {
  1976. SDE_DEBUG("invalid sde encoder/master\n");
  1977. return;
  1978. }
  1979. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  1980. sde_enc->cur_master->hw_mdptop &&
  1981. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  1982. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  1983. sde_enc->cur_master->hw_mdptop);
  1984. if (sde_enc->cur_master->hw_mdptop &&
  1985. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  1986. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  1987. sde_enc->cur_master->hw_mdptop,
  1988. sde_kms->catalog);
  1989. if (sde_enc->cur_master->hw_ctl &&
  1990. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  1991. !sde_enc->cur_master->cont_splash_enabled)
  1992. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  1993. sde_enc->cur_master->hw_ctl,
  1994. &sde_enc->cur_master->intf_cfg_v1);
  1995. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  1996. sde_encoder_control_te(drm_enc, true);
  1997. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  1998. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  1999. }
  2000. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2001. {
  2002. struct sde_encoder_virt *sde_enc = NULL;
  2003. int i;
  2004. if (!drm_enc) {
  2005. SDE_ERROR("invalid encoder\n");
  2006. return;
  2007. }
  2008. sde_enc = to_sde_encoder_virt(drm_enc);
  2009. if (!sde_enc->cur_master) {
  2010. SDE_DEBUG("virt encoder has no master\n");
  2011. return;
  2012. }
  2013. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2014. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2015. sde_enc->idle_pc_restore = true;
  2016. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2017. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2018. if (!phys)
  2019. continue;
  2020. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2021. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2022. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2023. phys->ops.restore(phys);
  2024. }
  2025. if (sde_enc->cur_master->ops.restore)
  2026. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2027. _sde_encoder_virt_enable_helper(drm_enc);
  2028. }
  2029. static void sde_encoder_off_work(struct kthread_work *work)
  2030. {
  2031. struct sde_encoder_virt *sde_enc = container_of(work,
  2032. struct sde_encoder_virt, delayed_off_work.work);
  2033. struct drm_encoder *drm_enc;
  2034. if (!sde_enc) {
  2035. SDE_ERROR("invalid sde encoder\n");
  2036. return;
  2037. }
  2038. drm_enc = &sde_enc->base;
  2039. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2040. sde_encoder_idle_request(drm_enc);
  2041. SDE_ATRACE_END("sde_encoder_off_work");
  2042. }
  2043. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2044. {
  2045. struct sde_encoder_virt *sde_enc = NULL;
  2046. int i, ret = 0;
  2047. struct msm_compression_info *comp_info = NULL;
  2048. struct drm_display_mode *cur_mode = NULL;
  2049. struct msm_display_info *disp_info;
  2050. if (!drm_enc) {
  2051. SDE_ERROR("invalid encoder\n");
  2052. return;
  2053. }
  2054. sde_enc = to_sde_encoder_virt(drm_enc);
  2055. disp_info = &sde_enc->disp_info;
  2056. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2057. SDE_ERROR("power resource is not enabled\n");
  2058. return;
  2059. }
  2060. if (drm_enc->crtc && !sde_enc->crtc)
  2061. sde_enc->crtc = drm_enc->crtc;
  2062. comp_info = &sde_enc->mode_info.comp_info;
  2063. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2064. SDE_DEBUG_ENC(sde_enc, "\n");
  2065. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2066. sde_enc->cur_master = NULL;
  2067. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2068. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2069. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2070. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2071. sde_enc->cur_master = phys;
  2072. break;
  2073. }
  2074. }
  2075. if (!sde_enc->cur_master) {
  2076. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2077. return;
  2078. }
  2079. /* register input handler if not already registered */
  2080. if (sde_enc->input_handler && !msm_is_mode_seamless_dms(cur_mode) &&
  2081. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) &&
  2082. !msm_is_mode_seamless_dyn_clk(cur_mode)) {
  2083. ret = _sde_encoder_input_handler_register(
  2084. sde_enc->input_handler);
  2085. if (ret)
  2086. SDE_ERROR(
  2087. "input handler registration failed, rc = %d\n", ret);
  2088. }
  2089. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2090. || msm_is_mode_seamless_dms(cur_mode)
  2091. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2092. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2093. sde_encoder_off_work);
  2094. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2095. if (ret) {
  2096. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2097. ret);
  2098. return;
  2099. }
  2100. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2101. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2102. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2103. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2104. if (!phys)
  2105. continue;
  2106. phys->comp_type = comp_info->comp_type;
  2107. phys->comp_ratio = comp_info->comp_ratio;
  2108. phys->wide_bus_en = sde_enc->mode_info.wide_bus_en;
  2109. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2110. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2111. phys->dsc_extra_pclk_cycle_cnt =
  2112. comp_info->dsc_info.pclk_per_line;
  2113. phys->dsc_extra_disp_width =
  2114. comp_info->dsc_info.extra_width;
  2115. }
  2116. if (phys != sde_enc->cur_master) {
  2117. /**
  2118. * on DMS request, the encoder will be enabled
  2119. * already. Invoke restore to reconfigure the
  2120. * new mode.
  2121. */
  2122. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2123. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2124. phys->ops.restore)
  2125. phys->ops.restore(phys);
  2126. else if (phys->ops.enable)
  2127. phys->ops.enable(phys);
  2128. }
  2129. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2130. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2131. phys->ops.setup_misr(phys, true,
  2132. sde_enc->misr_frame_count);
  2133. }
  2134. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2135. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2136. sde_enc->cur_master->ops.restore)
  2137. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2138. else if (sde_enc->cur_master->ops.enable)
  2139. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2140. _sde_encoder_virt_enable_helper(drm_enc);
  2141. }
  2142. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2143. {
  2144. struct sde_encoder_virt *sde_enc = NULL;
  2145. struct msm_drm_private *priv;
  2146. struct sde_kms *sde_kms;
  2147. enum sde_intf_mode intf_mode;
  2148. int i = 0;
  2149. if (!drm_enc) {
  2150. SDE_ERROR("invalid encoder\n");
  2151. return;
  2152. } else if (!drm_enc->dev) {
  2153. SDE_ERROR("invalid dev\n");
  2154. return;
  2155. } else if (!drm_enc->dev->dev_private) {
  2156. SDE_ERROR("invalid dev_private\n");
  2157. return;
  2158. }
  2159. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2160. SDE_ERROR("power resource is not enabled\n");
  2161. return;
  2162. }
  2163. sde_enc = to_sde_encoder_virt(drm_enc);
  2164. SDE_DEBUG_ENC(sde_enc, "\n");
  2165. priv = drm_enc->dev->dev_private;
  2166. sde_kms = to_sde_kms(priv->kms);
  2167. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2168. SDE_EVT32(DRMID(drm_enc));
  2169. /* wait for idle */
  2170. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2171. if (sde_enc->input_handler &&
  2172. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2173. input_unregister_handler(sde_enc->input_handler);
  2174. /*
  2175. * For primary command mode and video mode encoders, execute the
  2176. * resource control pre-stop operations before the physical encoders
  2177. * are disabled, to allow the rsc to transition its states properly.
  2178. *
  2179. * For other encoder types, rsc should not be enabled until after
  2180. * they have been fully disabled, so delay the pre-stop operations
  2181. * until after the physical disable calls have returned.
  2182. */
  2183. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2184. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2185. sde_encoder_resource_control(drm_enc,
  2186. SDE_ENC_RC_EVENT_PRE_STOP);
  2187. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2188. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2189. if (phys && phys->ops.disable)
  2190. phys->ops.disable(phys);
  2191. }
  2192. } else {
  2193. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2194. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2195. if (phys && phys->ops.disable)
  2196. phys->ops.disable(phys);
  2197. }
  2198. sde_encoder_resource_control(drm_enc,
  2199. SDE_ENC_RC_EVENT_PRE_STOP);
  2200. }
  2201. /*
  2202. * disable dce after the transfer is complete (for command mode)
  2203. * and after physical encoder is disabled, to make sure timing
  2204. * engine is already disabled (for video mode).
  2205. */
  2206. sde_encoder_dce_disable(sde_enc);
  2207. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2208. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2209. if (sde_enc->phys_encs[i]) {
  2210. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2211. sde_enc->phys_encs[i]->connector = NULL;
  2212. }
  2213. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2214. }
  2215. sde_enc->cur_master = NULL;
  2216. /*
  2217. * clear the cached crtc in sde_enc on use case finish, after all the
  2218. * outstanding events and timers have been completed
  2219. */
  2220. sde_enc->crtc = NULL;
  2221. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2222. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2223. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2224. }
  2225. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2226. struct sde_encoder_phys_wb *wb_enc)
  2227. {
  2228. struct sde_encoder_virt *sde_enc;
  2229. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2230. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2231. if (wb_enc) {
  2232. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2233. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2234. false, phys_enc->hw_pp->idx);
  2235. if (phys_enc->hw_ctl->ops.update_bitmask_wb)
  2236. phys_enc->hw_ctl->ops.update_bitmask_wb(
  2237. phys_enc->hw_ctl,
  2238. wb_enc->hw_wb->idx, true);
  2239. }
  2240. } else {
  2241. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2242. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2243. phys_enc->hw_intf, false,
  2244. phys_enc->hw_pp->idx);
  2245. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  2246. phys_enc->hw_ctl->ops.update_bitmask_intf(
  2247. phys_enc->hw_ctl,
  2248. phys_enc->hw_intf->idx, true);
  2249. }
  2250. }
  2251. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2252. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2253. if (phys_enc->hw_ctl->ops.update_bitmask_merge3d &&
  2254. phys_enc->hw_pp->merge_3d)
  2255. phys_enc->hw_ctl->ops.update_bitmask_merge3d(
  2256. phys_enc->hw_ctl,
  2257. phys_enc->hw_pp->merge_3d->idx, true);
  2258. }
  2259. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2260. phys_enc->hw_pp) {
  2261. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2262. false, phys_enc->hw_pp->idx);
  2263. if (phys_enc->hw_ctl->ops.update_bitmask_cdm)
  2264. phys_enc->hw_ctl->ops.update_bitmask_cdm(
  2265. phys_enc->hw_ctl,
  2266. phys_enc->hw_cdm->idx, true);
  2267. }
  2268. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2269. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2270. phys_enc->hw_ctl->ops.reset_post_disable)
  2271. phys_enc->hw_ctl->ops.reset_post_disable(
  2272. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2273. phys_enc->hw_pp->merge_3d ?
  2274. phys_enc->hw_pp->merge_3d->idx : 0);
  2275. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2276. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2277. }
  2278. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2279. enum sde_intf_type type, u32 controller_id)
  2280. {
  2281. int i = 0;
  2282. for (i = 0; i < catalog->intf_count; i++) {
  2283. if (catalog->intf[i].type == type
  2284. && catalog->intf[i].controller_id == controller_id) {
  2285. return catalog->intf[i].id;
  2286. }
  2287. }
  2288. return INTF_MAX;
  2289. }
  2290. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2291. enum sde_intf_type type, u32 controller_id)
  2292. {
  2293. if (controller_id < catalog->wb_count)
  2294. return catalog->wb[controller_id].id;
  2295. return WB_MAX;
  2296. }
  2297. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2298. struct drm_crtc *crtc)
  2299. {
  2300. struct sde_hw_uidle *uidle;
  2301. struct sde_uidle_cntr cntr;
  2302. struct sde_uidle_status status;
  2303. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2304. pr_err("invalid params %d %d\n",
  2305. !sde_kms, !crtc);
  2306. return;
  2307. }
  2308. /* check if perf counters are enabled and setup */
  2309. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2310. return;
  2311. uidle = sde_kms->hw_uidle;
  2312. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2313. && uidle->ops.uidle_get_status) {
  2314. uidle->ops.uidle_get_status(uidle, &status);
  2315. trace_sde_perf_uidle_status(
  2316. crtc->base.id,
  2317. status.uidle_danger_status_0,
  2318. status.uidle_danger_status_1,
  2319. status.uidle_safe_status_0,
  2320. status.uidle_safe_status_1,
  2321. status.uidle_idle_status_0,
  2322. status.uidle_idle_status_1,
  2323. status.uidle_fal_status_0,
  2324. status.uidle_fal_status_1,
  2325. status.uidle_status,
  2326. status.uidle_en_fal10);
  2327. }
  2328. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2329. && uidle->ops.uidle_get_cntr) {
  2330. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2331. trace_sde_perf_uidle_cntr(
  2332. crtc->base.id,
  2333. cntr.fal1_gate_cntr,
  2334. cntr.fal10_gate_cntr,
  2335. cntr.fal_wait_gate_cntr,
  2336. cntr.fal1_num_transitions_cntr,
  2337. cntr.fal10_num_transitions_cntr,
  2338. cntr.min_gate_cntr,
  2339. cntr.max_gate_cntr);
  2340. }
  2341. }
  2342. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2343. struct sde_encoder_phys *phy_enc)
  2344. {
  2345. struct sde_encoder_virt *sde_enc = NULL;
  2346. unsigned long lock_flags;
  2347. if (!drm_enc || !phy_enc)
  2348. return;
  2349. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2350. sde_enc = to_sde_encoder_virt(drm_enc);
  2351. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2352. if (sde_enc->crtc_vblank_cb)
  2353. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2354. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2355. if (phy_enc->sde_kms &&
  2356. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2357. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2358. atomic_inc(&phy_enc->vsync_cnt);
  2359. SDE_ATRACE_END("encoder_vblank_callback");
  2360. }
  2361. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2362. struct sde_encoder_phys *phy_enc)
  2363. {
  2364. if (!phy_enc)
  2365. return;
  2366. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2367. atomic_inc(&phy_enc->underrun_cnt);
  2368. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2369. trace_sde_encoder_underrun(DRMID(drm_enc),
  2370. atomic_read(&phy_enc->underrun_cnt));
  2371. SDE_DBG_CTRL("stop_ftrace");
  2372. SDE_DBG_CTRL("panic_underrun");
  2373. SDE_ATRACE_END("encoder_underrun_callback");
  2374. }
  2375. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2376. void (*vbl_cb)(void *), void *vbl_data)
  2377. {
  2378. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2379. unsigned long lock_flags;
  2380. bool enable;
  2381. int i;
  2382. enable = vbl_cb ? true : false;
  2383. if (!drm_enc) {
  2384. SDE_ERROR("invalid encoder\n");
  2385. return;
  2386. }
  2387. SDE_DEBUG_ENC(sde_enc, "\n");
  2388. SDE_EVT32(DRMID(drm_enc), enable);
  2389. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2390. sde_enc->crtc_vblank_cb = vbl_cb;
  2391. sde_enc->crtc_vblank_cb_data = vbl_data;
  2392. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2393. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2394. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2395. if (phys && phys->ops.control_vblank_irq)
  2396. phys->ops.control_vblank_irq(phys, enable);
  2397. }
  2398. sde_enc->vblank_enabled = enable;
  2399. }
  2400. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2401. void (*frame_event_cb)(void *, u32 event),
  2402. struct drm_crtc *crtc)
  2403. {
  2404. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2405. unsigned long lock_flags;
  2406. bool enable;
  2407. enable = frame_event_cb ? true : false;
  2408. if (!drm_enc) {
  2409. SDE_ERROR("invalid encoder\n");
  2410. return;
  2411. }
  2412. SDE_DEBUG_ENC(sde_enc, "\n");
  2413. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2414. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2415. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2416. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2417. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2418. }
  2419. static void sde_encoder_frame_done_callback(
  2420. struct drm_encoder *drm_enc,
  2421. struct sde_encoder_phys *ready_phys, u32 event)
  2422. {
  2423. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2424. unsigned int i;
  2425. bool trigger = true;
  2426. bool is_cmd_mode = false;
  2427. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2428. if (!drm_enc || !sde_enc->cur_master) {
  2429. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2430. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2431. return;
  2432. }
  2433. sde_enc->crtc_frame_event_cb_data.connector =
  2434. sde_enc->cur_master->connector;
  2435. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2436. is_cmd_mode = true;
  2437. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2438. | SDE_ENCODER_FRAME_EVENT_ERROR
  2439. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2440. if (ready_phys->connector)
  2441. topology = sde_connector_get_topology_name(
  2442. ready_phys->connector);
  2443. /* One of the physical encoders has become idle */
  2444. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2445. if (sde_enc->phys_encs[i] == ready_phys) {
  2446. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2447. atomic_read(&sde_enc->frame_done_cnt[i]));
  2448. if (!atomic_add_unless(
  2449. &sde_enc->frame_done_cnt[i], 1, 1)) {
  2450. SDE_EVT32(DRMID(drm_enc), event,
  2451. ready_phys->intf_idx,
  2452. SDE_EVTLOG_ERROR);
  2453. SDE_ERROR_ENC(sde_enc,
  2454. "intf idx:%d, event:%d\n",
  2455. ready_phys->intf_idx, event);
  2456. return;
  2457. }
  2458. }
  2459. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2460. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  2461. trigger = false;
  2462. }
  2463. if (trigger) {
  2464. sde_encoder_resource_control(drm_enc,
  2465. SDE_ENC_RC_EVENT_FRAME_DONE);
  2466. if (sde_enc->crtc_frame_event_cb)
  2467. sde_enc->crtc_frame_event_cb(
  2468. &sde_enc->crtc_frame_event_cb_data,
  2469. event);
  2470. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2471. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2472. }
  2473. } else if (sde_enc->crtc_frame_event_cb) {
  2474. if (!is_cmd_mode)
  2475. sde_encoder_resource_control(drm_enc,
  2476. SDE_ENC_RC_EVENT_FRAME_DONE);
  2477. sde_enc->crtc_frame_event_cb(
  2478. &sde_enc->crtc_frame_event_cb_data, event);
  2479. }
  2480. }
  2481. static void sde_encoder_get_qsync_fps_callback(
  2482. struct drm_encoder *drm_enc,
  2483. u32 *qsync_fps)
  2484. {
  2485. struct msm_display_info *disp_info;
  2486. struct sde_encoder_virt *sde_enc;
  2487. if (!qsync_fps)
  2488. return;
  2489. *qsync_fps = 0;
  2490. if (!drm_enc) {
  2491. SDE_ERROR("invalid drm encoder\n");
  2492. return;
  2493. }
  2494. sde_enc = to_sde_encoder_virt(drm_enc);
  2495. disp_info = &sde_enc->disp_info;
  2496. *qsync_fps = disp_info->qsync_min_fps;
  2497. }
  2498. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2499. {
  2500. struct sde_encoder_virt *sde_enc;
  2501. if (!drm_enc) {
  2502. SDE_ERROR("invalid drm encoder\n");
  2503. return -EINVAL;
  2504. }
  2505. sde_enc = to_sde_encoder_virt(drm_enc);
  2506. sde_encoder_resource_control(&sde_enc->base,
  2507. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2508. return 0;
  2509. }
  2510. /**
  2511. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2512. * drm_enc: Pointer to drm encoder structure
  2513. * phys: Pointer to physical encoder structure
  2514. * extra_flush: Additional bit mask to include in flush trigger
  2515. */
  2516. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2517. struct sde_encoder_phys *phys,
  2518. struct sde_ctl_flush_cfg *extra_flush)
  2519. {
  2520. struct sde_hw_ctl *ctl;
  2521. unsigned long lock_flags;
  2522. struct sde_encoder_virt *sde_enc;
  2523. int pend_ret_fence_cnt;
  2524. struct sde_connector *c_conn;
  2525. if (!drm_enc || !phys) {
  2526. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2527. !drm_enc, !phys);
  2528. return;
  2529. }
  2530. sde_enc = to_sde_encoder_virt(drm_enc);
  2531. c_conn = to_sde_connector(phys->connector);
  2532. if (!phys->hw_pp) {
  2533. SDE_ERROR("invalid pingpong hw\n");
  2534. return;
  2535. }
  2536. ctl = phys->hw_ctl;
  2537. if (!ctl || !phys->ops.trigger_flush) {
  2538. SDE_ERROR("missing ctl/trigger cb\n");
  2539. return;
  2540. }
  2541. if (phys->split_role == ENC_ROLE_SKIP) {
  2542. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2543. "skip flush pp%d ctl%d\n",
  2544. phys->hw_pp->idx - PINGPONG_0,
  2545. ctl->idx - CTL_0);
  2546. return;
  2547. }
  2548. /* update pending counts and trigger kickoff ctl flush atomically */
  2549. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2550. if (phys->ops.is_master && phys->ops.is_master(phys))
  2551. atomic_inc(&phys->pending_retire_fence_cnt);
  2552. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2553. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2554. ctl->ops.update_bitmask_periph) {
  2555. /* perform peripheral flush on every frame update for dp dsc */
  2556. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2557. phys->comp_ratio && c_conn->ops.update_pps) {
  2558. c_conn->ops.update_pps(phys->connector, NULL,
  2559. c_conn->display);
  2560. ctl->ops.update_bitmask_periph(ctl,
  2561. phys->hw_intf->idx, 1);
  2562. }
  2563. if (sde_enc->dynamic_hdr_updated)
  2564. ctl->ops.update_bitmask_periph(ctl,
  2565. phys->hw_intf->idx, 1);
  2566. }
  2567. if ((extra_flush && extra_flush->pending_flush_mask)
  2568. && ctl->ops.update_pending_flush)
  2569. ctl->ops.update_pending_flush(ctl, extra_flush);
  2570. phys->ops.trigger_flush(phys);
  2571. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2572. if (ctl->ops.get_pending_flush) {
  2573. struct sde_ctl_flush_cfg pending_flush = {0,};
  2574. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2575. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2576. ctl->idx - CTL_0,
  2577. pending_flush.pending_flush_mask,
  2578. pend_ret_fence_cnt);
  2579. } else {
  2580. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2581. ctl->idx - CTL_0,
  2582. pend_ret_fence_cnt);
  2583. }
  2584. }
  2585. /**
  2586. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2587. * phys: Pointer to physical encoder structure
  2588. */
  2589. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2590. {
  2591. struct sde_hw_ctl *ctl;
  2592. struct sde_encoder_virt *sde_enc;
  2593. if (!phys) {
  2594. SDE_ERROR("invalid argument(s)\n");
  2595. return;
  2596. }
  2597. if (!phys->hw_pp) {
  2598. SDE_ERROR("invalid pingpong hw\n");
  2599. return;
  2600. }
  2601. if (!phys->parent) {
  2602. SDE_ERROR("invalid parent\n");
  2603. return;
  2604. }
  2605. /* avoid ctrl start for encoder in clone mode */
  2606. if (phys->in_clone_mode)
  2607. return;
  2608. ctl = phys->hw_ctl;
  2609. sde_enc = to_sde_encoder_virt(phys->parent);
  2610. if (phys->split_role == ENC_ROLE_SKIP) {
  2611. SDE_DEBUG_ENC(sde_enc,
  2612. "skip start pp%d ctl%d\n",
  2613. phys->hw_pp->idx - PINGPONG_0,
  2614. ctl->idx - CTL_0);
  2615. return;
  2616. }
  2617. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2618. phys->ops.trigger_start(phys);
  2619. }
  2620. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2621. {
  2622. struct sde_hw_ctl *ctl;
  2623. if (!phys_enc) {
  2624. SDE_ERROR("invalid encoder\n");
  2625. return;
  2626. }
  2627. ctl = phys_enc->hw_ctl;
  2628. if (ctl && ctl->ops.trigger_flush)
  2629. ctl->ops.trigger_flush(ctl);
  2630. }
  2631. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2632. {
  2633. struct sde_hw_ctl *ctl;
  2634. if (!phys_enc) {
  2635. SDE_ERROR("invalid encoder\n");
  2636. return;
  2637. }
  2638. ctl = phys_enc->hw_ctl;
  2639. if (ctl && ctl->ops.trigger_start) {
  2640. ctl->ops.trigger_start(ctl);
  2641. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2642. }
  2643. }
  2644. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2645. {
  2646. struct sde_encoder_virt *sde_enc;
  2647. struct sde_connector *sde_con;
  2648. void *sde_con_disp;
  2649. struct sde_hw_ctl *ctl;
  2650. int rc;
  2651. if (!phys_enc) {
  2652. SDE_ERROR("invalid encoder\n");
  2653. return;
  2654. }
  2655. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2656. ctl = phys_enc->hw_ctl;
  2657. if (!ctl || !ctl->ops.reset)
  2658. return;
  2659. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2660. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2661. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2662. phys_enc->connector) {
  2663. sde_con = to_sde_connector(phys_enc->connector);
  2664. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2665. if (sde_con->ops.soft_reset) {
  2666. rc = sde_con->ops.soft_reset(sde_con_disp);
  2667. if (rc) {
  2668. SDE_ERROR_ENC(sde_enc,
  2669. "connector soft reset failure\n");
  2670. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2671. "panic");
  2672. }
  2673. }
  2674. }
  2675. phys_enc->enable_state = SDE_ENC_ENABLED;
  2676. }
  2677. /**
  2678. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2679. * Iterate through the physical encoders and perform consolidated flush
  2680. * and/or control start triggering as needed. This is done in the virtual
  2681. * encoder rather than the individual physical ones in order to handle
  2682. * use cases that require visibility into multiple physical encoders at
  2683. * a time.
  2684. * sde_enc: Pointer to virtual encoder structure
  2685. */
  2686. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  2687. {
  2688. struct sde_hw_ctl *ctl;
  2689. uint32_t i;
  2690. struct sde_ctl_flush_cfg pending_flush = {0,};
  2691. u32 pending_kickoff_cnt;
  2692. struct msm_drm_private *priv = NULL;
  2693. struct sde_kms *sde_kms = NULL;
  2694. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2695. bool is_regdma_blocking = false, is_vid_mode = false;
  2696. if (!sde_enc) {
  2697. SDE_ERROR("invalid encoder\n");
  2698. return;
  2699. }
  2700. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2701. is_vid_mode = true;
  2702. is_regdma_blocking = (is_vid_mode ||
  2703. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2704. /* don't perform flush/start operations for slave encoders */
  2705. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2706. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2707. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2708. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2709. continue;
  2710. ctl = phys->hw_ctl;
  2711. if (!ctl)
  2712. continue;
  2713. if (phys->connector)
  2714. topology = sde_connector_get_topology_name(
  2715. phys->connector);
  2716. if (!phys->ops.needs_single_flush ||
  2717. !phys->ops.needs_single_flush(phys)) {
  2718. if (ctl->ops.reg_dma_flush)
  2719. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2720. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  2721. } else if (ctl->ops.get_pending_flush) {
  2722. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2723. }
  2724. }
  2725. /* for split flush, combine pending flush masks and send to master */
  2726. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2727. ctl = sde_enc->cur_master->hw_ctl;
  2728. if (ctl->ops.reg_dma_flush)
  2729. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2730. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2731. &pending_flush);
  2732. }
  2733. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2734. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2735. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2736. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2737. continue;
  2738. if (!phys->ops.needs_single_flush ||
  2739. !phys->ops.needs_single_flush(phys)) {
  2740. pending_kickoff_cnt =
  2741. sde_encoder_phys_inc_pending(phys);
  2742. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  2743. } else {
  2744. pending_kickoff_cnt =
  2745. sde_encoder_phys_inc_pending(phys);
  2746. SDE_EVT32(pending_kickoff_cnt,
  2747. pending_flush.pending_flush_mask,
  2748. SDE_EVTLOG_FUNC_CASE2);
  2749. }
  2750. }
  2751. if (sde_enc->misr_enable)
  2752. sde_encoder_misr_configure(&sde_enc->base, true,
  2753. sde_enc->misr_frame_count);
  2754. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  2755. if (crtc_misr_info.misr_enable)
  2756. sde_crtc_misr_setup(sde_enc->crtc, true,
  2757. crtc_misr_info.misr_frame_count);
  2758. _sde_encoder_trigger_start(sde_enc->cur_master);
  2759. if (sde_enc->elevated_ahb_vote) {
  2760. priv = sde_enc->base.dev->dev_private;
  2761. if (priv != NULL) {
  2762. sde_kms = to_sde_kms(priv->kms);
  2763. if (sde_kms != NULL) {
  2764. sde_power_scale_reg_bus(&priv->phandle,
  2765. VOTE_INDEX_LOW,
  2766. false);
  2767. }
  2768. }
  2769. sde_enc->elevated_ahb_vote = false;
  2770. }
  2771. }
  2772. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  2773. struct drm_encoder *drm_enc,
  2774. unsigned long *affected_displays,
  2775. int num_active_phys)
  2776. {
  2777. struct sde_encoder_virt *sde_enc;
  2778. struct sde_encoder_phys *master;
  2779. enum sde_rm_topology_name topology;
  2780. bool is_right_only;
  2781. if (!drm_enc || !affected_displays)
  2782. return;
  2783. sde_enc = to_sde_encoder_virt(drm_enc);
  2784. master = sde_enc->cur_master;
  2785. if (!master || !master->connector)
  2786. return;
  2787. topology = sde_connector_get_topology_name(master->connector);
  2788. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  2789. return;
  2790. /*
  2791. * For pingpong split, the slave pingpong won't generate IRQs. For
  2792. * right-only updates, we can't swap pingpongs, or simply swap the
  2793. * master/slave assignment, we actually have to swap the interfaces
  2794. * so that the master physical encoder will use a pingpong/interface
  2795. * that generates irqs on which to wait.
  2796. */
  2797. is_right_only = !test_bit(0, affected_displays) &&
  2798. test_bit(1, affected_displays);
  2799. if (is_right_only && !sde_enc->intfs_swapped) {
  2800. /* right-only update swap interfaces */
  2801. swap(sde_enc->phys_encs[0]->intf_idx,
  2802. sde_enc->phys_encs[1]->intf_idx);
  2803. sde_enc->intfs_swapped = true;
  2804. } else if (!is_right_only && sde_enc->intfs_swapped) {
  2805. /* left-only or full update, swap back */
  2806. swap(sde_enc->phys_encs[0]->intf_idx,
  2807. sde_enc->phys_encs[1]->intf_idx);
  2808. sde_enc->intfs_swapped = false;
  2809. }
  2810. SDE_DEBUG_ENC(sde_enc,
  2811. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  2812. is_right_only, sde_enc->intfs_swapped,
  2813. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2814. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  2815. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  2816. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2817. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  2818. *affected_displays);
  2819. /* ppsplit always uses master since ppslave invalid for irqs*/
  2820. if (num_active_phys == 1)
  2821. *affected_displays = BIT(0);
  2822. }
  2823. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  2824. struct sde_encoder_kickoff_params *params)
  2825. {
  2826. struct sde_encoder_virt *sde_enc;
  2827. struct sde_encoder_phys *phys;
  2828. int i, num_active_phys;
  2829. bool master_assigned = false;
  2830. if (!drm_enc || !params)
  2831. return;
  2832. sde_enc = to_sde_encoder_virt(drm_enc);
  2833. if (sde_enc->num_phys_encs <= 1)
  2834. return;
  2835. /* count bits set */
  2836. num_active_phys = hweight_long(params->affected_displays);
  2837. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  2838. params->affected_displays, num_active_phys);
  2839. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  2840. num_active_phys);
  2841. /* for left/right only update, ppsplit master switches interface */
  2842. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  2843. &params->affected_displays, num_active_phys);
  2844. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2845. enum sde_enc_split_role prv_role, new_role;
  2846. bool active = false;
  2847. phys = sde_enc->phys_encs[i];
  2848. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  2849. continue;
  2850. active = test_bit(i, &params->affected_displays);
  2851. prv_role = phys->split_role;
  2852. if (active && num_active_phys == 1)
  2853. new_role = ENC_ROLE_SOLO;
  2854. else if (active && !master_assigned)
  2855. new_role = ENC_ROLE_MASTER;
  2856. else if (active)
  2857. new_role = ENC_ROLE_SLAVE;
  2858. else
  2859. new_role = ENC_ROLE_SKIP;
  2860. phys->ops.update_split_role(phys, new_role);
  2861. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  2862. sde_enc->cur_master = phys;
  2863. master_assigned = true;
  2864. }
  2865. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  2866. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2867. phys->split_role, active);
  2868. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  2869. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2870. phys->split_role, active, num_active_phys);
  2871. }
  2872. }
  2873. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  2874. {
  2875. struct sde_encoder_virt *sde_enc;
  2876. struct msm_display_info *disp_info;
  2877. if (!drm_enc) {
  2878. SDE_ERROR("invalid encoder\n");
  2879. return false;
  2880. }
  2881. sde_enc = to_sde_encoder_virt(drm_enc);
  2882. disp_info = &sde_enc->disp_info;
  2883. return (disp_info->curr_panel_mode == mode);
  2884. }
  2885. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  2886. {
  2887. struct sde_encoder_virt *sde_enc;
  2888. struct sde_encoder_phys *phys;
  2889. unsigned int i;
  2890. struct sde_hw_ctl *ctl;
  2891. if (!drm_enc) {
  2892. SDE_ERROR("invalid encoder\n");
  2893. return;
  2894. }
  2895. sde_enc = to_sde_encoder_virt(drm_enc);
  2896. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2897. phys = sde_enc->phys_encs[i];
  2898. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  2899. sde_encoder_check_curr_mode(drm_enc,
  2900. MSM_DISPLAY_CMD_MODE)) {
  2901. ctl = phys->hw_ctl;
  2902. if (ctl->ops.trigger_pending)
  2903. /* update only for command mode primary ctl */
  2904. ctl->ops.trigger_pending(ctl);
  2905. }
  2906. }
  2907. sde_enc->idle_pc_restore = false;
  2908. }
  2909. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2910. {
  2911. void *dither_cfg;
  2912. int ret = 0, i = 0;
  2913. size_t len = 0;
  2914. enum sde_rm_topology_name topology;
  2915. struct drm_encoder *drm_enc;
  2916. struct msm_display_dsc_info *dsc = NULL;
  2917. struct sde_encoder_virt *sde_enc;
  2918. struct sde_hw_pingpong *hw_pp;
  2919. u16 bpp;
  2920. if (!phys || !phys->connector || !phys->hw_pp ||
  2921. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2922. return;
  2923. topology = sde_connector_get_topology_name(phys->connector);
  2924. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2925. (phys->split_role == ENC_ROLE_SLAVE))
  2926. return;
  2927. drm_enc = phys->parent;
  2928. sde_enc = to_sde_encoder_virt(drm_enc);
  2929. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2930. /* disable dither for 10 bpp or 10bpc dsc config */
  2931. bpp = DSC_BPP(dsc->config);
  2932. if (bpp == 10 || dsc->config.bits_per_component == 10) {
  2933. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2934. return;
  2935. }
  2936. ret = sde_connector_get_dither_cfg(phys->connector,
  2937. phys->connector->state, &dither_cfg, &len);
  2938. if (ret)
  2939. return;
  2940. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  2941. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2942. hw_pp = sde_enc->hw_pp[i];
  2943. if (hw_pp) {
  2944. phys->hw_pp->ops.setup_dither(hw_pp, dither_cfg,
  2945. len);
  2946. }
  2947. }
  2948. } else {
  2949. phys->hw_pp->ops.setup_dither(phys->hw_pp, dither_cfg, len);
  2950. }
  2951. }
  2952. static u32 _sde_encoder_calculate_linetime(struct sde_encoder_virt *sde_enc,
  2953. struct drm_display_mode *mode)
  2954. {
  2955. u64 pclk_rate;
  2956. u32 pclk_period;
  2957. u32 line_time;
  2958. /*
  2959. * For linetime calculation, only operate on master encoder.
  2960. */
  2961. if (!sde_enc->cur_master)
  2962. return 0;
  2963. if (!sde_enc->cur_master->ops.get_line_count) {
  2964. SDE_ERROR("get_line_count function not defined\n");
  2965. return 0;
  2966. }
  2967. pclk_rate = mode->clock; /* pixel clock in kHz */
  2968. if (pclk_rate == 0) {
  2969. SDE_ERROR("pclk is 0, cannot calculate line time\n");
  2970. return 0;
  2971. }
  2972. pclk_period = DIV_ROUND_UP_ULL(1000000000ull, pclk_rate);
  2973. if (pclk_period == 0) {
  2974. SDE_ERROR("pclk period is 0\n");
  2975. return 0;
  2976. }
  2977. /*
  2978. * Line time calculation based on Pixel clock and HTOTAL.
  2979. * Final unit is in ns.
  2980. */
  2981. line_time = (pclk_period * mode->htotal) / 1000;
  2982. if (line_time == 0) {
  2983. SDE_ERROR("line time calculation is 0\n");
  2984. return 0;
  2985. }
  2986. SDE_DEBUG_ENC(sde_enc,
  2987. "clk_rate=%lldkHz, clk_period=%d, linetime=%dns\n",
  2988. pclk_rate, pclk_period, line_time);
  2989. return line_time;
  2990. }
  2991. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  2992. ktime_t *wakeup_time)
  2993. {
  2994. struct drm_display_mode *mode;
  2995. struct sde_encoder_virt *sde_enc;
  2996. u32 cur_line;
  2997. u32 line_time;
  2998. u32 vtotal, time_to_vsync;
  2999. ktime_t cur_time;
  3000. sde_enc = to_sde_encoder_virt(drm_enc);
  3001. if (!sde_enc || !sde_enc->cur_master) {
  3002. SDE_ERROR("invalid sde encoder/master\n");
  3003. return -EINVAL;
  3004. }
  3005. mode = &sde_enc->cur_master->cached_mode;
  3006. line_time = _sde_encoder_calculate_linetime(sde_enc, mode);
  3007. if (!line_time)
  3008. return -EINVAL;
  3009. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3010. vtotal = mode->vtotal;
  3011. if (cur_line >= vtotal)
  3012. time_to_vsync = line_time * vtotal;
  3013. else
  3014. time_to_vsync = line_time * (vtotal - cur_line);
  3015. if (time_to_vsync == 0) {
  3016. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3017. vtotal);
  3018. return -EINVAL;
  3019. }
  3020. cur_time = ktime_get();
  3021. *wakeup_time = ktime_add_ns(cur_time, time_to_vsync);
  3022. SDE_DEBUG_ENC(sde_enc,
  3023. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3024. cur_line, vtotal, time_to_vsync,
  3025. ktime_to_ms(cur_time),
  3026. ktime_to_ms(*wakeup_time));
  3027. return 0;
  3028. }
  3029. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3030. {
  3031. struct drm_encoder *drm_enc;
  3032. struct sde_encoder_virt *sde_enc =
  3033. from_timer(sde_enc, t, vsync_event_timer);
  3034. struct msm_drm_private *priv;
  3035. struct msm_drm_thread *event_thread;
  3036. if (!sde_enc || !sde_enc->crtc) {
  3037. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3038. return;
  3039. }
  3040. drm_enc = &sde_enc->base;
  3041. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3042. SDE_ERROR("invalid encoder parameters\n");
  3043. return;
  3044. }
  3045. priv = drm_enc->dev->dev_private;
  3046. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3047. SDE_ERROR("invalid crtc index:%u\n",
  3048. sde_enc->crtc->index);
  3049. return;
  3050. }
  3051. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3052. if (!event_thread) {
  3053. SDE_ERROR("event_thread not found for crtc:%d\n",
  3054. sde_enc->crtc->index);
  3055. return;
  3056. }
  3057. kthread_queue_work(&event_thread->worker,
  3058. &sde_enc->vsync_event_work);
  3059. }
  3060. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3061. {
  3062. struct sde_encoder_virt *sde_enc = container_of(work,
  3063. struct sde_encoder_virt, esd_trigger_work);
  3064. if (!sde_enc) {
  3065. SDE_ERROR("invalid sde encoder\n");
  3066. return;
  3067. }
  3068. sde_encoder_resource_control(&sde_enc->base,
  3069. SDE_ENC_RC_EVENT_KICKOFF);
  3070. }
  3071. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3072. {
  3073. struct sde_encoder_virt *sde_enc = container_of(work,
  3074. struct sde_encoder_virt, input_event_work);
  3075. if (!sde_enc) {
  3076. SDE_ERROR("invalid sde encoder\n");
  3077. return;
  3078. }
  3079. sde_encoder_resource_control(&sde_enc->base,
  3080. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3081. }
  3082. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3083. {
  3084. struct sde_encoder_virt *sde_enc = container_of(work,
  3085. struct sde_encoder_virt, vsync_event_work);
  3086. bool autorefresh_enabled = false;
  3087. int rc = 0;
  3088. ktime_t wakeup_time;
  3089. struct drm_encoder *drm_enc;
  3090. if (!sde_enc) {
  3091. SDE_ERROR("invalid sde encoder\n");
  3092. return;
  3093. }
  3094. drm_enc = &sde_enc->base;
  3095. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3096. if (rc < 0) {
  3097. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3098. return;
  3099. }
  3100. if (sde_enc->cur_master &&
  3101. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3102. autorefresh_enabled =
  3103. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3104. sde_enc->cur_master);
  3105. /* Update timer if autorefresh is enabled else return */
  3106. if (!autorefresh_enabled)
  3107. goto exit;
  3108. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3109. if (rc)
  3110. goto exit;
  3111. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3112. mod_timer(&sde_enc->vsync_event_timer,
  3113. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3114. exit:
  3115. pm_runtime_put_sync(drm_enc->dev->dev);
  3116. }
  3117. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3118. {
  3119. static const uint64_t timeout_us = 50000;
  3120. static const uint64_t sleep_us = 20;
  3121. struct sde_encoder_virt *sde_enc;
  3122. ktime_t cur_ktime, exp_ktime;
  3123. uint32_t line_count, tmp, i;
  3124. if (!drm_enc) {
  3125. SDE_ERROR("invalid encoder\n");
  3126. return -EINVAL;
  3127. }
  3128. sde_enc = to_sde_encoder_virt(drm_enc);
  3129. if (!sde_enc->cur_master ||
  3130. !sde_enc->cur_master->ops.get_line_count) {
  3131. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3132. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3133. return -EINVAL;
  3134. }
  3135. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3136. line_count = sde_enc->cur_master->ops.get_line_count(
  3137. sde_enc->cur_master);
  3138. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3139. tmp = line_count;
  3140. line_count = sde_enc->cur_master->ops.get_line_count(
  3141. sde_enc->cur_master);
  3142. if (line_count < tmp) {
  3143. SDE_EVT32(DRMID(drm_enc), line_count);
  3144. return 0;
  3145. }
  3146. cur_ktime = ktime_get();
  3147. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3148. break;
  3149. usleep_range(sleep_us / 2, sleep_us);
  3150. }
  3151. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3152. return -ETIMEDOUT;
  3153. }
  3154. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3155. {
  3156. struct drm_encoder *drm_enc;
  3157. struct sde_rm_hw_iter rm_iter;
  3158. bool lm_valid = false;
  3159. bool intf_valid = false;
  3160. if (!phys_enc || !phys_enc->parent) {
  3161. SDE_ERROR("invalid encoder\n");
  3162. return -EINVAL;
  3163. }
  3164. drm_enc = phys_enc->parent;
  3165. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3166. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3167. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3168. phys_enc->has_intf_te)) {
  3169. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3170. SDE_HW_BLK_INTF);
  3171. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3172. struct sde_hw_intf *hw_intf =
  3173. (struct sde_hw_intf *)rm_iter.hw;
  3174. if (!hw_intf)
  3175. continue;
  3176. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  3177. phys_enc->hw_ctl->ops.update_bitmask_intf(
  3178. phys_enc->hw_ctl,
  3179. hw_intf->idx, 1);
  3180. intf_valid = true;
  3181. }
  3182. if (!intf_valid) {
  3183. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3184. "intf not found to flush\n");
  3185. return -EFAULT;
  3186. }
  3187. } else {
  3188. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3189. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3190. struct sde_hw_mixer *hw_lm =
  3191. (struct sde_hw_mixer *)rm_iter.hw;
  3192. if (!hw_lm)
  3193. continue;
  3194. /* update LM flush for HW without INTF TE */
  3195. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3196. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3197. phys_enc->hw_ctl,
  3198. hw_lm->idx, 1);
  3199. lm_valid = true;
  3200. }
  3201. if (!lm_valid) {
  3202. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3203. "lm not found to flush\n");
  3204. return -EFAULT;
  3205. }
  3206. }
  3207. return 0;
  3208. }
  3209. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3210. struct sde_encoder_virt *sde_enc)
  3211. {
  3212. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3213. struct sde_hw_mdp *mdptop = NULL;
  3214. sde_enc->dynamic_hdr_updated = false;
  3215. if (sde_enc->cur_master) {
  3216. mdptop = sde_enc->cur_master->hw_mdptop;
  3217. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3218. sde_enc->cur_master->connector);
  3219. }
  3220. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3221. return;
  3222. if (mdptop->ops.set_hdr_plus_metadata) {
  3223. sde_enc->dynamic_hdr_updated = true;
  3224. mdptop->ops.set_hdr_plus_metadata(
  3225. mdptop, dhdr_meta->dynamic_hdr_payload,
  3226. dhdr_meta->dynamic_hdr_payload_size,
  3227. sde_enc->cur_master->intf_idx == INTF_0 ?
  3228. 0 : 1);
  3229. }
  3230. }
  3231. void sde_encoder_helper_needs_hw_reset(struct drm_encoder *drm_enc)
  3232. {
  3233. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3234. struct sde_encoder_phys *phys;
  3235. int i;
  3236. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3237. phys = sde_enc->phys_encs[i];
  3238. if (phys && phys->ops.hw_reset)
  3239. phys->ops.hw_reset(phys);
  3240. }
  3241. }
  3242. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3243. struct sde_encoder_kickoff_params *params)
  3244. {
  3245. struct sde_encoder_virt *sde_enc;
  3246. struct sde_encoder_phys *phys;
  3247. struct sde_kms *sde_kms = NULL;
  3248. struct sde_crtc *sde_crtc;
  3249. struct msm_drm_private *priv = NULL;
  3250. bool needs_hw_reset = false, is_cmd_mode;
  3251. int i, rc, ret = 0;
  3252. struct msm_display_info *disp_info;
  3253. if (!drm_enc || !params || !drm_enc->dev ||
  3254. !drm_enc->dev->dev_private) {
  3255. SDE_ERROR("invalid args\n");
  3256. return -EINVAL;
  3257. }
  3258. sde_enc = to_sde_encoder_virt(drm_enc);
  3259. priv = drm_enc->dev->dev_private;
  3260. sde_kms = to_sde_kms(priv->kms);
  3261. disp_info = &sde_enc->disp_info;
  3262. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3263. SDE_DEBUG_ENC(sde_enc, "\n");
  3264. SDE_EVT32(DRMID(drm_enc));
  3265. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3266. MSM_DISPLAY_CMD_MODE);
  3267. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3268. && is_cmd_mode)
  3269. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3270. sde_enc->cur_master->connector->state,
  3271. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3272. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3273. /* prepare for next kickoff, may include waiting on previous kickoff */
  3274. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3275. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3276. phys = sde_enc->phys_encs[i];
  3277. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3278. params->recovery_events_enabled =
  3279. sde_enc->recovery_events_enabled;
  3280. if (phys) {
  3281. if (phys->ops.prepare_for_kickoff) {
  3282. rc = phys->ops.prepare_for_kickoff(
  3283. phys, params);
  3284. if (rc)
  3285. ret = rc;
  3286. }
  3287. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3288. needs_hw_reset = true;
  3289. _sde_encoder_setup_dither(phys);
  3290. if (sde_enc->cur_master &&
  3291. sde_connector_is_qsync_updated(
  3292. sde_enc->cur_master->connector)) {
  3293. _helper_flush_qsync(phys);
  3294. }
  3295. }
  3296. }
  3297. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3298. if (rc) {
  3299. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3300. ret = rc;
  3301. goto end;
  3302. }
  3303. /* if any phys needs reset, reset all phys, in-order */
  3304. if (needs_hw_reset)
  3305. sde_encoder_helper_needs_hw_reset(drm_enc);
  3306. _sde_encoder_update_master(drm_enc, params);
  3307. _sde_encoder_update_roi(drm_enc);
  3308. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3309. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3310. if (rc) {
  3311. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3312. sde_enc->cur_master->connector->base.id,
  3313. rc);
  3314. ret = rc;
  3315. }
  3316. }
  3317. if (sde_enc->cur_master &&
  3318. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3319. !sde_enc->cur_master->cont_splash_enabled)) {
  3320. rc = sde_encoder_dce_setup(sde_enc, params);
  3321. if (rc) {
  3322. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3323. ret = rc;
  3324. }
  3325. }
  3326. sde_encoder_dce_flush(sde_enc);
  3327. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3328. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3329. sde_enc->cur_master, sde_kms->qdss_enabled);
  3330. end:
  3331. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3332. return ret;
  3333. }
  3334. /**
  3335. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3336. * with the specified encoder, and unstage all pipes from it
  3337. * @encoder: encoder pointer
  3338. * Returns: 0 on success
  3339. */
  3340. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3341. {
  3342. struct sde_encoder_virt *sde_enc;
  3343. struct sde_encoder_phys *phys;
  3344. unsigned int i;
  3345. int rc = 0;
  3346. if (!drm_enc) {
  3347. SDE_ERROR("invalid encoder\n");
  3348. return -EINVAL;
  3349. }
  3350. sde_enc = to_sde_encoder_virt(drm_enc);
  3351. SDE_ATRACE_BEGIN("encoder_release_lm");
  3352. SDE_DEBUG_ENC(sde_enc, "\n");
  3353. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3354. phys = sde_enc->phys_encs[i];
  3355. if (!phys)
  3356. continue;
  3357. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3358. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3359. if (rc)
  3360. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3361. }
  3362. SDE_ATRACE_END("encoder_release_lm");
  3363. return rc;
  3364. }
  3365. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3366. {
  3367. struct sde_encoder_virt *sde_enc;
  3368. struct sde_encoder_phys *phys;
  3369. ktime_t wakeup_time;
  3370. unsigned int i;
  3371. if (!drm_enc) {
  3372. SDE_ERROR("invalid encoder\n");
  3373. return;
  3374. }
  3375. SDE_ATRACE_BEGIN("encoder_kickoff");
  3376. sde_enc = to_sde_encoder_virt(drm_enc);
  3377. SDE_DEBUG_ENC(sde_enc, "\n");
  3378. /* create a 'no pipes' commit to release buffers on errors */
  3379. if (is_error)
  3380. _sde_encoder_reset_ctl_hw(drm_enc);
  3381. /* All phys encs are ready to go, trigger the kickoff */
  3382. _sde_encoder_kickoff_phys(sde_enc);
  3383. /* allow phys encs to handle any post-kickoff business */
  3384. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3385. phys = sde_enc->phys_encs[i];
  3386. if (phys && phys->ops.handle_post_kickoff)
  3387. phys->ops.handle_post_kickoff(phys);
  3388. }
  3389. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  3390. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  3391. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3392. mod_timer(&sde_enc->vsync_event_timer,
  3393. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3394. }
  3395. SDE_ATRACE_END("encoder_kickoff");
  3396. }
  3397. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3398. struct sde_hw_pp_vsync_info *info)
  3399. {
  3400. struct sde_encoder_virt *sde_enc;
  3401. struct sde_encoder_phys *phys;
  3402. int i, ret;
  3403. if (!drm_enc || !info)
  3404. return;
  3405. sde_enc = to_sde_encoder_virt(drm_enc);
  3406. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3407. phys = sde_enc->phys_encs[i];
  3408. if (phys && phys->hw_intf && phys->hw_pp
  3409. && phys->hw_intf->ops.get_vsync_info) {
  3410. ret = phys->hw_intf->ops.get_vsync_info(
  3411. phys->hw_intf, &info[i]);
  3412. if (!ret) {
  3413. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3414. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3415. }
  3416. }
  3417. }
  3418. }
  3419. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3420. struct drm_framebuffer *fb)
  3421. {
  3422. struct drm_encoder *drm_enc;
  3423. struct sde_hw_mixer_cfg mixer;
  3424. struct sde_rm_hw_iter lm_iter;
  3425. bool lm_valid = false;
  3426. if (!phys_enc || !phys_enc->parent) {
  3427. SDE_ERROR("invalid encoder\n");
  3428. return -EINVAL;
  3429. }
  3430. drm_enc = phys_enc->parent;
  3431. memset(&mixer, 0, sizeof(mixer));
  3432. /* reset associated CTL/LMs */
  3433. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3434. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3435. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3436. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3437. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3438. if (!hw_lm)
  3439. continue;
  3440. /* need to flush LM to remove it */
  3441. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3442. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3443. phys_enc->hw_ctl,
  3444. hw_lm->idx, 1);
  3445. if (fb) {
  3446. /* assume a single LM if targeting a frame buffer */
  3447. if (lm_valid)
  3448. continue;
  3449. mixer.out_height = fb->height;
  3450. mixer.out_width = fb->width;
  3451. if (hw_lm->ops.setup_mixer_out)
  3452. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3453. }
  3454. lm_valid = true;
  3455. /* only enable border color on LM */
  3456. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3457. phys_enc->hw_ctl->ops.setup_blendstage(
  3458. phys_enc->hw_ctl, hw_lm->idx, NULL);
  3459. }
  3460. if (!lm_valid) {
  3461. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3462. return -EFAULT;
  3463. }
  3464. return 0;
  3465. }
  3466. void sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3467. {
  3468. struct sde_encoder_virt *sde_enc;
  3469. struct sde_encoder_phys *phys;
  3470. int i, rc = 0;
  3471. struct sde_hw_ctl *ctl;
  3472. if (!drm_enc) {
  3473. SDE_ERROR("invalid encoder\n");
  3474. return;
  3475. }
  3476. sde_enc = to_sde_encoder_virt(drm_enc);
  3477. /* update the qsync parameters for the current frame */
  3478. if (sde_enc->cur_master)
  3479. sde_connector_set_qsync_params(
  3480. sde_enc->cur_master->connector);
  3481. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3482. phys = sde_enc->phys_encs[i];
  3483. if (phys && phys->ops.prepare_commit)
  3484. phys->ops.prepare_commit(phys);
  3485. if (phys && phys->hw_ctl) {
  3486. ctl = phys->hw_ctl;
  3487. /*
  3488. * avoid clearing the pending flush during the first
  3489. * frame update after idle power collpase as the
  3490. * restore path would have updated the pending flush
  3491. */
  3492. if (!sde_enc->idle_pc_restore &&
  3493. ctl->ops.clear_pending_flush)
  3494. ctl->ops.clear_pending_flush(ctl);
  3495. }
  3496. }
  3497. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3498. rc = sde_connector_prepare_commit(
  3499. sde_enc->cur_master->connector);
  3500. if (rc)
  3501. SDE_ERROR_ENC(sde_enc,
  3502. "prepare commit failed conn %d rc %d\n",
  3503. sde_enc->cur_master->connector->base.id,
  3504. rc);
  3505. }
  3506. }
  3507. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3508. bool enable, u32 frame_count)
  3509. {
  3510. if (!phys_enc)
  3511. return;
  3512. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3513. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3514. enable, frame_count);
  3515. }
  3516. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3517. bool nonblock, u32 *misr_value)
  3518. {
  3519. if (!phys_enc)
  3520. return -EINVAL;
  3521. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3522. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3523. nonblock, misr_value) : -ENOTSUPP;
  3524. }
  3525. #ifdef CONFIG_DEBUG_FS
  3526. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3527. {
  3528. struct sde_encoder_virt *sde_enc;
  3529. int i;
  3530. if (!s || !s->private)
  3531. return -EINVAL;
  3532. sde_enc = s->private;
  3533. mutex_lock(&sde_enc->enc_lock);
  3534. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3535. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3536. if (!phys)
  3537. continue;
  3538. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3539. phys->intf_idx - INTF_0,
  3540. atomic_read(&phys->vsync_cnt),
  3541. atomic_read(&phys->underrun_cnt));
  3542. switch (phys->intf_mode) {
  3543. case INTF_MODE_VIDEO:
  3544. seq_puts(s, "mode: video\n");
  3545. break;
  3546. case INTF_MODE_CMD:
  3547. seq_puts(s, "mode: command\n");
  3548. break;
  3549. case INTF_MODE_WB_BLOCK:
  3550. seq_puts(s, "mode: wb block\n");
  3551. break;
  3552. case INTF_MODE_WB_LINE:
  3553. seq_puts(s, "mode: wb line\n");
  3554. break;
  3555. default:
  3556. seq_puts(s, "mode: ???\n");
  3557. break;
  3558. }
  3559. }
  3560. mutex_unlock(&sde_enc->enc_lock);
  3561. return 0;
  3562. }
  3563. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3564. struct file *file)
  3565. {
  3566. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3567. }
  3568. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3569. const char __user *user_buf, size_t count, loff_t *ppos)
  3570. {
  3571. struct sde_encoder_virt *sde_enc;
  3572. int rc;
  3573. char buf[MISR_BUFF_SIZE + 1];
  3574. size_t buff_copy;
  3575. u32 frame_count, enable;
  3576. struct msm_drm_private *priv = NULL;
  3577. struct sde_kms *sde_kms = NULL;
  3578. struct drm_encoder *drm_enc;
  3579. if (!file || !file->private_data)
  3580. return -EINVAL;
  3581. sde_enc = file->private_data;
  3582. priv = sde_enc->base.dev->dev_private;
  3583. if (!sde_enc || !priv || !priv->kms)
  3584. return -EINVAL;
  3585. sde_kms = to_sde_kms(priv->kms);
  3586. drm_enc = &sde_enc->base;
  3587. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3588. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3589. return -ENOTSUPP;
  3590. }
  3591. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3592. if (copy_from_user(buf, user_buf, buff_copy))
  3593. return -EINVAL;
  3594. buf[buff_copy] = 0; /* end of string */
  3595. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3596. return -EINVAL;
  3597. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3598. if (rc < 0)
  3599. return rc;
  3600. sde_enc->misr_enable = enable;
  3601. sde_enc->misr_frame_count = frame_count;
  3602. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  3603. pm_runtime_put_sync(drm_enc->dev->dev);
  3604. return count;
  3605. }
  3606. static ssize_t _sde_encoder_misr_read(struct file *file,
  3607. char __user *user_buff, size_t count, loff_t *ppos)
  3608. {
  3609. struct sde_encoder_virt *sde_enc;
  3610. struct msm_drm_private *priv = NULL;
  3611. struct sde_kms *sde_kms = NULL;
  3612. struct drm_encoder *drm_enc;
  3613. int i = 0, len = 0;
  3614. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3615. int rc;
  3616. if (*ppos)
  3617. return 0;
  3618. if (!file || !file->private_data)
  3619. return -EINVAL;
  3620. sde_enc = file->private_data;
  3621. priv = sde_enc->base.dev->dev_private;
  3622. if (priv != NULL)
  3623. sde_kms = to_sde_kms(priv->kms);
  3624. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3625. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3626. return -ENOTSUPP;
  3627. }
  3628. drm_enc = &sde_enc->base;
  3629. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3630. if (rc < 0)
  3631. return rc;
  3632. if (!sde_enc->misr_enable) {
  3633. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3634. "disabled\n");
  3635. goto buff_check;
  3636. }
  3637. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3638. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3639. u32 misr_value = 0;
  3640. if (!phys || !phys->ops.collect_misr) {
  3641. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3642. "invalid\n");
  3643. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3644. continue;
  3645. }
  3646. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3647. if (rc) {
  3648. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3649. "invalid\n");
  3650. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3651. rc);
  3652. continue;
  3653. } else {
  3654. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3655. "Intf idx:%d\n",
  3656. phys->intf_idx - INTF_0);
  3657. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3658. "0x%x\n", misr_value);
  3659. }
  3660. }
  3661. buff_check:
  3662. if (count <= len) {
  3663. len = 0;
  3664. goto end;
  3665. }
  3666. if (copy_to_user(user_buff, buf, len)) {
  3667. len = -EFAULT;
  3668. goto end;
  3669. }
  3670. *ppos += len; /* increase offset */
  3671. end:
  3672. pm_runtime_put_sync(drm_enc->dev->dev);
  3673. return len;
  3674. }
  3675. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3676. {
  3677. struct sde_encoder_virt *sde_enc;
  3678. struct msm_drm_private *priv;
  3679. struct sde_kms *sde_kms;
  3680. int i;
  3681. static const struct file_operations debugfs_status_fops = {
  3682. .open = _sde_encoder_debugfs_status_open,
  3683. .read = seq_read,
  3684. .llseek = seq_lseek,
  3685. .release = single_release,
  3686. };
  3687. static const struct file_operations debugfs_misr_fops = {
  3688. .open = simple_open,
  3689. .read = _sde_encoder_misr_read,
  3690. .write = _sde_encoder_misr_setup,
  3691. };
  3692. char name[SDE_NAME_SIZE];
  3693. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3694. SDE_ERROR("invalid encoder or kms\n");
  3695. return -EINVAL;
  3696. }
  3697. sde_enc = to_sde_encoder_virt(drm_enc);
  3698. priv = drm_enc->dev->dev_private;
  3699. sde_kms = to_sde_kms(priv->kms);
  3700. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3701. /* create overall sub-directory for the encoder */
  3702. sde_enc->debugfs_root = debugfs_create_dir(name,
  3703. drm_enc->dev->primary->debugfs_root);
  3704. if (!sde_enc->debugfs_root)
  3705. return -ENOMEM;
  3706. /* don't error check these */
  3707. debugfs_create_file("status", 0400,
  3708. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3709. debugfs_create_file("misr_data", 0600,
  3710. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3711. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3712. &sde_enc->idle_pc_enabled);
  3713. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3714. &sde_enc->frame_trigger_mode);
  3715. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3716. if (sde_enc->phys_encs[i] &&
  3717. sde_enc->phys_encs[i]->ops.late_register)
  3718. sde_enc->phys_encs[i]->ops.late_register(
  3719. sde_enc->phys_encs[i],
  3720. sde_enc->debugfs_root);
  3721. return 0;
  3722. }
  3723. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3724. {
  3725. struct sde_encoder_virt *sde_enc;
  3726. if (!drm_enc)
  3727. return;
  3728. sde_enc = to_sde_encoder_virt(drm_enc);
  3729. debugfs_remove_recursive(sde_enc->debugfs_root);
  3730. }
  3731. #else
  3732. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3733. {
  3734. return 0;
  3735. }
  3736. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3737. {
  3738. }
  3739. #endif
  3740. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3741. {
  3742. return _sde_encoder_init_debugfs(encoder);
  3743. }
  3744. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3745. {
  3746. _sde_encoder_destroy_debugfs(encoder);
  3747. }
  3748. static int sde_encoder_virt_add_phys_encs(
  3749. struct msm_display_info *disp_info,
  3750. struct sde_encoder_virt *sde_enc,
  3751. struct sde_enc_phys_init_params *params)
  3752. {
  3753. struct sde_encoder_phys *enc = NULL;
  3754. u32 display_caps = disp_info->capabilities;
  3755. SDE_DEBUG_ENC(sde_enc, "\n");
  3756. /*
  3757. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3758. * in this function, check up-front.
  3759. */
  3760. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3761. ARRAY_SIZE(sde_enc->phys_encs)) {
  3762. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3763. sde_enc->num_phys_encs);
  3764. return -EINVAL;
  3765. }
  3766. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3767. enc = sde_encoder_phys_vid_init(params);
  3768. if (IS_ERR_OR_NULL(enc)) {
  3769. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3770. PTR_ERR(enc));
  3771. return !enc ? -EINVAL : PTR_ERR(enc);
  3772. }
  3773. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3774. }
  3775. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3776. enc = sde_encoder_phys_cmd_init(params);
  3777. if (IS_ERR_OR_NULL(enc)) {
  3778. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3779. PTR_ERR(enc));
  3780. return !enc ? -EINVAL : PTR_ERR(enc);
  3781. }
  3782. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3783. }
  3784. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3785. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3786. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3787. else
  3788. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3789. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3790. ++sde_enc->num_phys_encs;
  3791. return 0;
  3792. }
  3793. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3794. struct sde_enc_phys_init_params *params)
  3795. {
  3796. struct sde_encoder_phys *enc = NULL;
  3797. if (!sde_enc) {
  3798. SDE_ERROR("invalid encoder\n");
  3799. return -EINVAL;
  3800. }
  3801. SDE_DEBUG_ENC(sde_enc, "\n");
  3802. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3803. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3804. sde_enc->num_phys_encs);
  3805. return -EINVAL;
  3806. }
  3807. enc = sde_encoder_phys_wb_init(params);
  3808. if (IS_ERR_OR_NULL(enc)) {
  3809. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3810. PTR_ERR(enc));
  3811. return !enc ? -EINVAL : PTR_ERR(enc);
  3812. }
  3813. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3814. ++sde_enc->num_phys_encs;
  3815. return 0;
  3816. }
  3817. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3818. struct sde_kms *sde_kms,
  3819. struct msm_display_info *disp_info,
  3820. int *drm_enc_mode)
  3821. {
  3822. int ret = 0;
  3823. int i = 0;
  3824. enum sde_intf_type intf_type;
  3825. struct sde_encoder_virt_ops parent_ops = {
  3826. sde_encoder_vblank_callback,
  3827. sde_encoder_underrun_callback,
  3828. sde_encoder_frame_done_callback,
  3829. sde_encoder_get_qsync_fps_callback,
  3830. };
  3831. struct sde_enc_phys_init_params phys_params;
  3832. if (!sde_enc || !sde_kms) {
  3833. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3834. !sde_enc, !sde_kms);
  3835. return -EINVAL;
  3836. }
  3837. memset(&phys_params, 0, sizeof(phys_params));
  3838. phys_params.sde_kms = sde_kms;
  3839. phys_params.parent = &sde_enc->base;
  3840. phys_params.parent_ops = parent_ops;
  3841. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3842. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3843. SDE_DEBUG("\n");
  3844. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3845. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3846. intf_type = INTF_DSI;
  3847. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3848. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3849. intf_type = INTF_HDMI;
  3850. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3851. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3852. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3853. else
  3854. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3855. intf_type = INTF_DP;
  3856. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3857. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3858. intf_type = INTF_WB;
  3859. } else {
  3860. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3861. return -EINVAL;
  3862. }
  3863. WARN_ON(disp_info->num_of_h_tiles < 1);
  3864. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  3865. sde_enc->te_source = disp_info->te_source;
  3866. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  3867. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  3868. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  3869. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  3870. mutex_lock(&sde_enc->enc_lock);
  3871. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  3872. /*
  3873. * Left-most tile is at index 0, content is controller id
  3874. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  3875. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  3876. */
  3877. u32 controller_id = disp_info->h_tile_instance[i];
  3878. if (disp_info->num_of_h_tiles > 1) {
  3879. if (i == 0)
  3880. phys_params.split_role = ENC_ROLE_MASTER;
  3881. else
  3882. phys_params.split_role = ENC_ROLE_SLAVE;
  3883. } else {
  3884. phys_params.split_role = ENC_ROLE_SOLO;
  3885. }
  3886. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  3887. i, controller_id, phys_params.split_role);
  3888. if (sde_enc->ops.phys_init) {
  3889. struct sde_encoder_phys *enc;
  3890. enc = sde_enc->ops.phys_init(intf_type,
  3891. controller_id,
  3892. &phys_params);
  3893. if (enc) {
  3894. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3895. enc;
  3896. ++sde_enc->num_phys_encs;
  3897. } else
  3898. SDE_ERROR_ENC(sde_enc,
  3899. "failed to add phys encs\n");
  3900. continue;
  3901. }
  3902. if (intf_type == INTF_WB) {
  3903. phys_params.intf_idx = INTF_MAX;
  3904. phys_params.wb_idx = sde_encoder_get_wb(
  3905. sde_kms->catalog,
  3906. intf_type, controller_id);
  3907. if (phys_params.wb_idx == WB_MAX) {
  3908. SDE_ERROR_ENC(sde_enc,
  3909. "could not get wb: type %d, id %d\n",
  3910. intf_type, controller_id);
  3911. ret = -EINVAL;
  3912. }
  3913. } else {
  3914. phys_params.wb_idx = WB_MAX;
  3915. phys_params.intf_idx = sde_encoder_get_intf(
  3916. sde_kms->catalog, intf_type,
  3917. controller_id);
  3918. if (phys_params.intf_idx == INTF_MAX) {
  3919. SDE_ERROR_ENC(sde_enc,
  3920. "could not get wb: type %d, id %d\n",
  3921. intf_type, controller_id);
  3922. ret = -EINVAL;
  3923. }
  3924. }
  3925. if (!ret) {
  3926. if (intf_type == INTF_WB)
  3927. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  3928. &phys_params);
  3929. else
  3930. ret = sde_encoder_virt_add_phys_encs(
  3931. disp_info,
  3932. sde_enc,
  3933. &phys_params);
  3934. if (ret)
  3935. SDE_ERROR_ENC(sde_enc,
  3936. "failed to add phys encs\n");
  3937. }
  3938. }
  3939. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3940. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  3941. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  3942. if (vid_phys) {
  3943. atomic_set(&vid_phys->vsync_cnt, 0);
  3944. atomic_set(&vid_phys->underrun_cnt, 0);
  3945. }
  3946. if (cmd_phys) {
  3947. atomic_set(&cmd_phys->vsync_cnt, 0);
  3948. atomic_set(&cmd_phys->underrun_cnt, 0);
  3949. }
  3950. }
  3951. mutex_unlock(&sde_enc->enc_lock);
  3952. return ret;
  3953. }
  3954. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  3955. .mode_set = sde_encoder_virt_mode_set,
  3956. .disable = sde_encoder_virt_disable,
  3957. .enable = sde_encoder_virt_enable,
  3958. .atomic_check = sde_encoder_virt_atomic_check,
  3959. };
  3960. static const struct drm_encoder_funcs sde_encoder_funcs = {
  3961. .destroy = sde_encoder_destroy,
  3962. .late_register = sde_encoder_late_register,
  3963. .early_unregister = sde_encoder_early_unregister,
  3964. };
  3965. struct drm_encoder *sde_encoder_init_with_ops(
  3966. struct drm_device *dev,
  3967. struct msm_display_info *disp_info,
  3968. const struct sde_encoder_ops *ops)
  3969. {
  3970. struct msm_drm_private *priv = dev->dev_private;
  3971. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  3972. struct drm_encoder *drm_enc = NULL;
  3973. struct sde_encoder_virt *sde_enc = NULL;
  3974. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  3975. char name[SDE_NAME_SIZE];
  3976. int ret = 0, i, intf_index = INTF_MAX;
  3977. struct sde_encoder_phys *phys = NULL;
  3978. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  3979. if (!sde_enc) {
  3980. ret = -ENOMEM;
  3981. goto fail;
  3982. }
  3983. if (ops)
  3984. sde_enc->ops = *ops;
  3985. mutex_init(&sde_enc->enc_lock);
  3986. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  3987. &drm_enc_mode);
  3988. if (ret)
  3989. goto fail;
  3990. sde_enc->cur_master = NULL;
  3991. spin_lock_init(&sde_enc->enc_spinlock);
  3992. mutex_init(&sde_enc->vblank_ctl_lock);
  3993. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  3994. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3995. drm_enc = &sde_enc->base;
  3996. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  3997. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  3998. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  3999. timer_setup(&sde_enc->vsync_event_timer,
  4000. sde_encoder_vsync_event_handler, 0);
  4001. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4002. phys = sde_enc->phys_encs[i];
  4003. if (!phys)
  4004. continue;
  4005. if (phys->ops.is_master && phys->ops.is_master(phys))
  4006. intf_index = phys->intf_idx - INTF_0;
  4007. }
  4008. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4009. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4010. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4011. SDE_RSC_PRIMARY_DISP_CLIENT :
  4012. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4013. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4014. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4015. PTR_ERR(sde_enc->rsc_client));
  4016. sde_enc->rsc_client = NULL;
  4017. }
  4018. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  4019. ret = _sde_encoder_input_handler(sde_enc);
  4020. if (ret)
  4021. SDE_ERROR(
  4022. "input handler registration failed, rc = %d\n", ret);
  4023. }
  4024. mutex_init(&sde_enc->rc_lock);
  4025. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4026. sde_encoder_off_work);
  4027. sde_enc->vblank_enabled = false;
  4028. sde_enc->qdss_status = false;
  4029. kthread_init_work(&sde_enc->vsync_event_work,
  4030. sde_encoder_vsync_event_work_handler);
  4031. kthread_init_work(&sde_enc->input_event_work,
  4032. sde_encoder_input_event_work_handler);
  4033. kthread_init_work(&sde_enc->esd_trigger_work,
  4034. sde_encoder_esd_trigger_work_handler);
  4035. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4036. SDE_DEBUG_ENC(sde_enc, "created\n");
  4037. return drm_enc;
  4038. fail:
  4039. SDE_ERROR("failed to create encoder\n");
  4040. if (drm_enc)
  4041. sde_encoder_destroy(drm_enc);
  4042. return ERR_PTR(ret);
  4043. }
  4044. struct drm_encoder *sde_encoder_init(
  4045. struct drm_device *dev,
  4046. struct msm_display_info *disp_info)
  4047. {
  4048. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4049. }
  4050. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4051. enum msm_event_wait event)
  4052. {
  4053. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4054. struct sde_encoder_virt *sde_enc = NULL;
  4055. int i, ret = 0;
  4056. char atrace_buf[32];
  4057. if (!drm_enc) {
  4058. SDE_ERROR("invalid encoder\n");
  4059. return -EINVAL;
  4060. }
  4061. sde_enc = to_sde_encoder_virt(drm_enc);
  4062. SDE_DEBUG_ENC(sde_enc, "\n");
  4063. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4064. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4065. switch (event) {
  4066. case MSM_ENC_COMMIT_DONE:
  4067. fn_wait = phys->ops.wait_for_commit_done;
  4068. break;
  4069. case MSM_ENC_TX_COMPLETE:
  4070. fn_wait = phys->ops.wait_for_tx_complete;
  4071. break;
  4072. case MSM_ENC_VBLANK:
  4073. fn_wait = phys->ops.wait_for_vblank;
  4074. break;
  4075. case MSM_ENC_ACTIVE_REGION:
  4076. fn_wait = phys->ops.wait_for_active;
  4077. break;
  4078. default:
  4079. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4080. event);
  4081. return -EINVAL;
  4082. }
  4083. if (phys && fn_wait) {
  4084. snprintf(atrace_buf, sizeof(atrace_buf),
  4085. "wait_completion_event_%d", event);
  4086. SDE_ATRACE_BEGIN(atrace_buf);
  4087. ret = fn_wait(phys);
  4088. SDE_ATRACE_END(atrace_buf);
  4089. if (ret)
  4090. return ret;
  4091. }
  4092. }
  4093. return ret;
  4094. }
  4095. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4096. u64 *l_bound, u64 *u_bound)
  4097. {
  4098. struct sde_encoder_virt *sde_enc;
  4099. u64 jitter_ns, frametime_ns;
  4100. struct msm_mode_info *info;
  4101. if (!drm_enc) {
  4102. SDE_ERROR("invalid encoder\n");
  4103. return;
  4104. }
  4105. sde_enc = to_sde_encoder_virt(drm_enc);
  4106. info = &sde_enc->mode_info;
  4107. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4108. jitter_ns = info->jitter_numer * frametime_ns;
  4109. do_div(jitter_ns, info->jitter_denom * 100);
  4110. *l_bound = frametime_ns - jitter_ns;
  4111. *u_bound = frametime_ns + jitter_ns;
  4112. }
  4113. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4114. {
  4115. struct sde_encoder_virt *sde_enc;
  4116. if (!drm_enc) {
  4117. SDE_ERROR("invalid encoder\n");
  4118. return 0;
  4119. }
  4120. sde_enc = to_sde_encoder_virt(drm_enc);
  4121. return sde_enc->mode_info.frame_rate;
  4122. }
  4123. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4124. {
  4125. struct sde_encoder_virt *sde_enc = NULL;
  4126. int i;
  4127. if (!encoder) {
  4128. SDE_ERROR("invalid encoder\n");
  4129. return INTF_MODE_NONE;
  4130. }
  4131. sde_enc = to_sde_encoder_virt(encoder);
  4132. if (sde_enc->cur_master)
  4133. return sde_enc->cur_master->intf_mode;
  4134. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4135. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4136. if (phys)
  4137. return phys->intf_mode;
  4138. }
  4139. return INTF_MODE_NONE;
  4140. }
  4141. static void _sde_encoder_cache_hw_res_cont_splash(
  4142. struct drm_encoder *encoder,
  4143. struct sde_kms *sde_kms)
  4144. {
  4145. int i, idx;
  4146. struct sde_encoder_virt *sde_enc;
  4147. struct sde_encoder_phys *phys_enc;
  4148. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4149. sde_enc = to_sde_encoder_virt(encoder);
  4150. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4151. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4152. sde_enc->hw_pp[i] = NULL;
  4153. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4154. break;
  4155. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4156. }
  4157. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4158. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4159. sde_enc->hw_dsc[i] = NULL;
  4160. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4161. break;
  4162. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4163. }
  4164. /*
  4165. * If we have multiple phys encoders with one controller, make
  4166. * sure to populate the controller pointer in both phys encoders.
  4167. */
  4168. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4169. phys_enc = sde_enc->phys_encs[idx];
  4170. phys_enc->hw_ctl = NULL;
  4171. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4172. SDE_HW_BLK_CTL);
  4173. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4174. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4175. phys_enc->hw_ctl =
  4176. (struct sde_hw_ctl *) ctl_iter.hw;
  4177. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4178. phys_enc->intf_idx, phys_enc->hw_ctl);
  4179. }
  4180. }
  4181. }
  4182. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4183. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4184. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4185. phys->hw_intf = NULL;
  4186. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4187. break;
  4188. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4189. }
  4190. }
  4191. /**
  4192. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4193. * device bootup when cont_splash is enabled
  4194. * @drm_enc: Pointer to drm encoder structure
  4195. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4196. * @enable: boolean indicates enable or displae state of splash
  4197. * @Return: true if successful in updating the encoder structure
  4198. */
  4199. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4200. struct sde_splash_display *splash_display, bool enable)
  4201. {
  4202. struct sde_encoder_virt *sde_enc;
  4203. struct msm_drm_private *priv;
  4204. struct sde_kms *sde_kms;
  4205. struct drm_connector *conn = NULL;
  4206. struct sde_connector *sde_conn = NULL;
  4207. struct sde_connector_state *sde_conn_state = NULL;
  4208. struct drm_display_mode *drm_mode = NULL;
  4209. struct sde_encoder_phys *phys_enc;
  4210. int ret = 0, i;
  4211. if (!encoder) {
  4212. SDE_ERROR("invalid drm enc\n");
  4213. return -EINVAL;
  4214. }
  4215. if (!encoder->dev || !encoder->dev->dev_private) {
  4216. SDE_ERROR("drm device invalid\n");
  4217. return -EINVAL;
  4218. }
  4219. priv = encoder->dev->dev_private;
  4220. if (!priv->kms) {
  4221. SDE_ERROR("invalid kms\n");
  4222. return -EINVAL;
  4223. }
  4224. sde_kms = to_sde_kms(priv->kms);
  4225. sde_enc = to_sde_encoder_virt(encoder);
  4226. if (!priv->num_connectors) {
  4227. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4228. return -EINVAL;
  4229. }
  4230. SDE_DEBUG_ENC(sde_enc,
  4231. "num of connectors: %d\n", priv->num_connectors);
  4232. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4233. if (!enable) {
  4234. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4235. phys_enc = sde_enc->phys_encs[i];
  4236. if (phys_enc)
  4237. phys_enc->cont_splash_enabled = false;
  4238. }
  4239. return ret;
  4240. }
  4241. if (!splash_display) {
  4242. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4243. return -EINVAL;
  4244. }
  4245. for (i = 0; i < priv->num_connectors; i++) {
  4246. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4247. priv->connectors[i]->base.id);
  4248. sde_conn = to_sde_connector(priv->connectors[i]);
  4249. if (!sde_conn->encoder) {
  4250. SDE_DEBUG_ENC(sde_enc,
  4251. "encoder not attached to connector\n");
  4252. continue;
  4253. }
  4254. if (sde_conn->encoder->base.id
  4255. == encoder->base.id) {
  4256. conn = (priv->connectors[i]);
  4257. break;
  4258. }
  4259. }
  4260. if (!conn || !conn->state) {
  4261. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4262. return -EINVAL;
  4263. }
  4264. sde_conn_state = to_sde_connector_state(conn->state);
  4265. if (!sde_conn->ops.get_mode_info) {
  4266. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4267. return -EINVAL;
  4268. }
  4269. ret = sde_connector_get_mode_info(&sde_conn->base,
  4270. &encoder->crtc->state->adjusted_mode,
  4271. &sde_conn_state->mode_info);
  4272. if (ret) {
  4273. SDE_ERROR_ENC(sde_enc,
  4274. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4275. return ret;
  4276. }
  4277. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4278. conn->state, false);
  4279. if (ret) {
  4280. SDE_ERROR_ENC(sde_enc,
  4281. "failed to reserve hw resources, %d\n", ret);
  4282. return ret;
  4283. }
  4284. if (sde_conn->encoder) {
  4285. conn->state->best_encoder = sde_conn->encoder;
  4286. SDE_DEBUG_ENC(sde_enc,
  4287. "configured cstate->best_encoder to ID = %d\n",
  4288. conn->state->best_encoder->base.id);
  4289. } else {
  4290. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4291. conn->base.id);
  4292. }
  4293. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4294. sde_connector_get_topology_name(conn));
  4295. drm_mode = &encoder->crtc->state->adjusted_mode;
  4296. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4297. drm_mode->hdisplay, drm_mode->vdisplay);
  4298. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4299. if (encoder->bridge) {
  4300. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4301. /*
  4302. * For cont-splash use case, we update the mode
  4303. * configurations manually. This will skip the
  4304. * usually mode set call when actual frame is
  4305. * pushed from framework. The bridge needs to
  4306. * be updated with the current drm mode by
  4307. * calling the bridge mode set ops.
  4308. */
  4309. if (encoder->bridge->funcs) {
  4310. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4311. encoder->bridge->funcs->mode_set(encoder->bridge,
  4312. drm_mode, drm_mode);
  4313. }
  4314. } else {
  4315. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4316. }
  4317. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4318. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4319. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4320. if (!phys) {
  4321. SDE_ERROR_ENC(sde_enc,
  4322. "phys encoders not initialized\n");
  4323. return -EINVAL;
  4324. }
  4325. /* update connector for master and slave phys encoders */
  4326. phys->connector = conn;
  4327. phys->cont_splash_enabled = true;
  4328. phys->hw_pp = sde_enc->hw_pp[i];
  4329. if (phys->ops.cont_splash_mode_set)
  4330. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4331. if (phys->ops.is_master && phys->ops.is_master(phys))
  4332. sde_enc->cur_master = phys;
  4333. }
  4334. return ret;
  4335. }
  4336. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4337. bool skip_pre_kickoff)
  4338. {
  4339. struct msm_drm_thread *event_thread = NULL;
  4340. struct msm_drm_private *priv = NULL;
  4341. struct sde_encoder_virt *sde_enc = NULL;
  4342. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4343. SDE_ERROR("invalid parameters\n");
  4344. return -EINVAL;
  4345. }
  4346. priv = enc->dev->dev_private;
  4347. sde_enc = to_sde_encoder_virt(enc);
  4348. if (!sde_enc->crtc || (sde_enc->crtc->index
  4349. >= ARRAY_SIZE(priv->event_thread))) {
  4350. SDE_DEBUG_ENC(sde_enc,
  4351. "invalid cached CRTC: %d or crtc index: %d\n",
  4352. sde_enc->crtc == NULL,
  4353. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4354. return -EINVAL;
  4355. }
  4356. SDE_EVT32_VERBOSE(DRMID(enc));
  4357. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4358. if (!skip_pre_kickoff) {
  4359. kthread_queue_work(&event_thread->worker,
  4360. &sde_enc->esd_trigger_work);
  4361. kthread_flush_work(&sde_enc->esd_trigger_work);
  4362. }
  4363. /*
  4364. * panel may stop generating te signal (vsync) during esd failure. rsc
  4365. * hardware may hang without vsync. Avoid rsc hang by generating the
  4366. * vsync from watchdog timer instead of panel.
  4367. */
  4368. sde_encoder_helper_switch_vsync(enc, true);
  4369. if (!skip_pre_kickoff)
  4370. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4371. return 0;
  4372. }
  4373. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4374. {
  4375. struct sde_encoder_virt *sde_enc;
  4376. if (!encoder) {
  4377. SDE_ERROR("invalid drm enc\n");
  4378. return false;
  4379. }
  4380. sde_enc = to_sde_encoder_virt(encoder);
  4381. return sde_enc->recovery_events_enabled;
  4382. }
  4383. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4384. bool enabled)
  4385. {
  4386. struct sde_encoder_virt *sde_enc;
  4387. if (!encoder) {
  4388. SDE_ERROR("invalid drm enc\n");
  4389. return;
  4390. }
  4391. sde_enc = to_sde_encoder_virt(encoder);
  4392. sde_enc->recovery_events_enabled = enabled;
  4393. }