rx_timing_info.h 4.1 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071
  1. /*
  2. * Copyright (c) 2024 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef _RX_TIMING_INFO_H_
  17. #define _RX_TIMING_INFO_H_
  18. #define NUM_OF_DWORDS_RX_TIMING_INFO 5
  19. struct rx_timing_info {
  20. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  21. uint32_t phy_timestamp_1_lower_32 : 32;
  22. uint32_t phy_timestamp_1_upper_32 : 32;
  23. uint32_t phy_timestamp_2_lower_32 : 32;
  24. uint32_t phy_timestamp_2_upper_32 : 32;
  25. uint32_t residual_phase_offset : 12,
  26. reserved : 20;
  27. #else
  28. uint32_t phy_timestamp_1_lower_32 : 32;
  29. uint32_t phy_timestamp_1_upper_32 : 32;
  30. uint32_t phy_timestamp_2_lower_32 : 32;
  31. uint32_t phy_timestamp_2_upper_32 : 32;
  32. uint32_t reserved : 20,
  33. residual_phase_offset : 12;
  34. #endif
  35. };
  36. #define RX_TIMING_INFO_PHY_TIMESTAMP_1_LOWER_32_OFFSET 0x00000000
  37. #define RX_TIMING_INFO_PHY_TIMESTAMP_1_LOWER_32_LSB 0
  38. #define RX_TIMING_INFO_PHY_TIMESTAMP_1_LOWER_32_MSB 31
  39. #define RX_TIMING_INFO_PHY_TIMESTAMP_1_LOWER_32_MASK 0xffffffff
  40. #define RX_TIMING_INFO_PHY_TIMESTAMP_1_UPPER_32_OFFSET 0x00000004
  41. #define RX_TIMING_INFO_PHY_TIMESTAMP_1_UPPER_32_LSB 0
  42. #define RX_TIMING_INFO_PHY_TIMESTAMP_1_UPPER_32_MSB 31
  43. #define RX_TIMING_INFO_PHY_TIMESTAMP_1_UPPER_32_MASK 0xffffffff
  44. #define RX_TIMING_INFO_PHY_TIMESTAMP_2_LOWER_32_OFFSET 0x00000008
  45. #define RX_TIMING_INFO_PHY_TIMESTAMP_2_LOWER_32_LSB 0
  46. #define RX_TIMING_INFO_PHY_TIMESTAMP_2_LOWER_32_MSB 31
  47. #define RX_TIMING_INFO_PHY_TIMESTAMP_2_LOWER_32_MASK 0xffffffff
  48. #define RX_TIMING_INFO_PHY_TIMESTAMP_2_UPPER_32_OFFSET 0x0000000c
  49. #define RX_TIMING_INFO_PHY_TIMESTAMP_2_UPPER_32_LSB 0
  50. #define RX_TIMING_INFO_PHY_TIMESTAMP_2_UPPER_32_MSB 31
  51. #define RX_TIMING_INFO_PHY_TIMESTAMP_2_UPPER_32_MASK 0xffffffff
  52. #define RX_TIMING_INFO_RESIDUAL_PHASE_OFFSET_OFFSET 0x00000010
  53. #define RX_TIMING_INFO_RESIDUAL_PHASE_OFFSET_LSB 0
  54. #define RX_TIMING_INFO_RESIDUAL_PHASE_OFFSET_MSB 11
  55. #define RX_TIMING_INFO_RESIDUAL_PHASE_OFFSET_MASK 0x00000fff
  56. #define RX_TIMING_INFO_RESERVED_OFFSET 0x00000010
  57. #define RX_TIMING_INFO_RESERVED_LSB 12
  58. #define RX_TIMING_INFO_RESERVED_MSB 31
  59. #define RX_TIMING_INFO_RESERVED_MASK 0xfffff000
  60. #endif