tcl_gse_cmd.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336
  1. /*
  2. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef _TCL_GSE_CMD_H_
  17. #define _TCL_GSE_CMD_H_
  18. #if !defined(__ASSEMBLER__)
  19. #endif
  20. #define NUM_OF_DWORDS_TCL_GSE_CMD 8
  21. struct tcl_gse_cmd {
  22. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  23. uint32_t control_buffer_addr_31_0 : 32; // [31:0]
  24. uint32_t control_buffer_addr_39_32 : 8, // [7:0]
  25. gse_ctrl : 4, // [11:8]
  26. gse_sel : 1, // [12:12]
  27. status_destination_ring_id : 1, // [13:13]
  28. swap : 1, // [14:14]
  29. index_search_en : 1, // [15:15]
  30. cache_set_num : 4, // [19:16]
  31. reserved_1a : 12; // [31:20]
  32. uint32_t tcl_cmd_type : 1, // [0:0]
  33. reserved_2a : 31; // [31:1]
  34. uint32_t cmd_meta_data_31_0 : 32; // [31:0]
  35. uint32_t cmd_meta_data_63_32 : 32; // [31:0]
  36. uint32_t reserved_5a : 32; // [31:0]
  37. uint32_t reserved_6a : 32; // [31:0]
  38. uint32_t reserved_7a : 20, // [19:0]
  39. ring_id : 8, // [27:20]
  40. looping_count : 4; // [31:28]
  41. #else
  42. uint32_t control_buffer_addr_31_0 : 32; // [31:0]
  43. uint32_t reserved_1a : 12, // [31:20]
  44. cache_set_num : 4, // [19:16]
  45. index_search_en : 1, // [15:15]
  46. swap : 1, // [14:14]
  47. status_destination_ring_id : 1, // [13:13]
  48. gse_sel : 1, // [12:12]
  49. gse_ctrl : 4, // [11:8]
  50. control_buffer_addr_39_32 : 8; // [7:0]
  51. uint32_t reserved_2a : 31, // [31:1]
  52. tcl_cmd_type : 1; // [0:0]
  53. uint32_t cmd_meta_data_31_0 : 32; // [31:0]
  54. uint32_t cmd_meta_data_63_32 : 32; // [31:0]
  55. uint32_t reserved_5a : 32; // [31:0]
  56. uint32_t reserved_6a : 32; // [31:0]
  57. uint32_t looping_count : 4, // [31:28]
  58. ring_id : 8, // [27:20]
  59. reserved_7a : 20; // [19:0]
  60. #endif
  61. };
  62. /* Description CONTROL_BUFFER_ADDR_31_0
  63. Address (lower 32 bits) of a control buffer containing additional
  64. info needed for this command execution.
  65. <legal all>
  66. */
  67. #define TCL_GSE_CMD_CONTROL_BUFFER_ADDR_31_0_OFFSET 0x00000000
  68. #define TCL_GSE_CMD_CONTROL_BUFFER_ADDR_31_0_LSB 0
  69. #define TCL_GSE_CMD_CONTROL_BUFFER_ADDR_31_0_MSB 31
  70. #define TCL_GSE_CMD_CONTROL_BUFFER_ADDR_31_0_MASK 0xffffffff
  71. /* Description CONTROL_BUFFER_ADDR_39_32
  72. Address (upper 8 bits) of a control buffer containing additional
  73. info needed for this command execution.
  74. <legal all>
  75. */
  76. #define TCL_GSE_CMD_CONTROL_BUFFER_ADDR_39_32_OFFSET 0x00000004
  77. #define TCL_GSE_CMD_CONTROL_BUFFER_ADDR_39_32_LSB 0
  78. #define TCL_GSE_CMD_CONTROL_BUFFER_ADDR_39_32_MSB 7
  79. #define TCL_GSE_CMD_CONTROL_BUFFER_ADDR_39_32_MASK 0x000000ff
  80. /* Description GSE_CTRL
  81. GSE control operations. This includes cache operations and
  82. table entry statistics read/clear operation.
  83. <enum 0 rd_stat> Report or Read statistics
  84. <enum 1 srch_dis> Search disable. Report only Hash
  85. <enum 2 Wr_bk_single> Write Back single entry
  86. <enum 3 wr_bk_all> Write Back entire cache entry
  87. <enum 4 inval_single> Invalidate single cache entry
  88. <enum 5 inval_all> Invalidate entire cache
  89. <enum 6 wr_bk_inval_single> Write back and Invalidate single
  90. entry in cache
  91. <enum 7 wr_bk_inval_all> write back and invalidate entire
  92. cache
  93. <enum 8 clr_stat_single> Clear statistics for single entry
  94. <legal 0-8>
  95. Rest of the values reserved.
  96. For all single entry control operations (write back, Invalidate
  97. or both)Statistics will be reported
  98. */
  99. #define TCL_GSE_CMD_GSE_CTRL_OFFSET 0x00000004
  100. #define TCL_GSE_CMD_GSE_CTRL_LSB 8
  101. #define TCL_GSE_CMD_GSE_CTRL_MSB 11
  102. #define TCL_GSE_CMD_GSE_CTRL_MASK 0x00000f00
  103. /* Description GSE_SEL
  104. Bit to select the ASE or FSE to do the operation mention
  105. by GSE_ctrl bit
  106. 0: FSE select
  107. 1: ASE select
  108. */
  109. #define TCL_GSE_CMD_GSE_SEL_OFFSET 0x00000004
  110. #define TCL_GSE_CMD_GSE_SEL_LSB 12
  111. #define TCL_GSE_CMD_GSE_SEL_MSB 12
  112. #define TCL_GSE_CMD_GSE_SEL_MASK 0x00001000
  113. /* Description STATUS_DESTINATION_RING_ID
  114. The TCL status ring to which the GSE status needs to be
  115. send.
  116. <enum 0 tcl_status_0_ring>
  117. <enum 1 tcl_status_1_ring>
  118. <legal all>
  119. */
  120. #define TCL_GSE_CMD_STATUS_DESTINATION_RING_ID_OFFSET 0x00000004
  121. #define TCL_GSE_CMD_STATUS_DESTINATION_RING_ID_LSB 13
  122. #define TCL_GSE_CMD_STATUS_DESTINATION_RING_ID_MSB 13
  123. #define TCL_GSE_CMD_STATUS_DESTINATION_RING_ID_MASK 0x00002000
  124. /* Description SWAP
  125. Bit to enable byte swapping of contents of buffer
  126. <enum 0 Byte_swap_disable >
  127. <enum 1 byte_swap_enable >
  128. <legal all>
  129. */
  130. #define TCL_GSE_CMD_SWAP_OFFSET 0x00000004
  131. #define TCL_GSE_CMD_SWAP_LSB 14
  132. #define TCL_GSE_CMD_SWAP_MSB 14
  133. #define TCL_GSE_CMD_SWAP_MASK 0x00004000
  134. /* Description INDEX_SEARCH_EN
  135. When this bit is set to 1 control_buffer_addr[19:0] will
  136. be considered as index of the AST or Flow table and GSE
  137. commands will be executed accordingly on the entry pointed
  138. by the index.
  139. This feature is disabled by setting this bit to 0.
  140. <enum 0 index_based_cmd_disable>
  141. <enum 1 index_based_cmd_enable>
  142. <legal all>
  143. */
  144. #define TCL_GSE_CMD_INDEX_SEARCH_EN_OFFSET 0x00000004
  145. #define TCL_GSE_CMD_INDEX_SEARCH_EN_LSB 15
  146. #define TCL_GSE_CMD_INDEX_SEARCH_EN_MSB 15
  147. #define TCL_GSE_CMD_INDEX_SEARCH_EN_MASK 0x00008000
  148. /* Description CACHE_SET_NUM
  149. Cache set number that should be used to cache the index
  150. based search results, for address and flow search. This
  151. value should be equal to value of cache_set_num for the
  152. index that is issued in TCL_DATA_CMD during search index
  153. based ASE or FSE. This field is valid for index based GSE
  154. commands
  155. <legal all>
  156. */
  157. #define TCL_GSE_CMD_CACHE_SET_NUM_OFFSET 0x00000004
  158. #define TCL_GSE_CMD_CACHE_SET_NUM_LSB 16
  159. #define TCL_GSE_CMD_CACHE_SET_NUM_MSB 19
  160. #define TCL_GSE_CMD_CACHE_SET_NUM_MASK 0x000f0000
  161. /* Description RESERVED_1A
  162. <legal 0>
  163. */
  164. #define TCL_GSE_CMD_RESERVED_1A_OFFSET 0x00000004
  165. #define TCL_GSE_CMD_RESERVED_1A_LSB 20
  166. #define TCL_GSE_CMD_RESERVED_1A_MSB 31
  167. #define TCL_GSE_CMD_RESERVED_1A_MASK 0xfff00000
  168. /* Description TCL_CMD_TYPE
  169. This field is used to select the type of TCL Command decriptor
  170. that is queued by SW/FW. For 'TCL_GSE_CMD' this has to
  171. be 1.
  172. <legal 1>
  173. */
  174. #define TCL_GSE_CMD_TCL_CMD_TYPE_OFFSET 0x00000008
  175. #define TCL_GSE_CMD_TCL_CMD_TYPE_LSB 0
  176. #define TCL_GSE_CMD_TCL_CMD_TYPE_MSB 0
  177. #define TCL_GSE_CMD_TCL_CMD_TYPE_MASK 0x00000001
  178. /* Description RESERVED_2A
  179. <legal 0>
  180. */
  181. #define TCL_GSE_CMD_RESERVED_2A_OFFSET 0x00000008
  182. #define TCL_GSE_CMD_RESERVED_2A_LSB 1
  183. #define TCL_GSE_CMD_RESERVED_2A_MSB 31
  184. #define TCL_GSE_CMD_RESERVED_2A_MASK 0xfffffffe
  185. /* Description CMD_META_DATA_31_0
  186. Meta data to be returned in the status descriptor
  187. <legal all>
  188. */
  189. #define TCL_GSE_CMD_CMD_META_DATA_31_0_OFFSET 0x0000000c
  190. #define TCL_GSE_CMD_CMD_META_DATA_31_0_LSB 0
  191. #define TCL_GSE_CMD_CMD_META_DATA_31_0_MSB 31
  192. #define TCL_GSE_CMD_CMD_META_DATA_31_0_MASK 0xffffffff
  193. /* Description CMD_META_DATA_63_32
  194. Meta data to be returned in the status descriptor
  195. <legal all>
  196. */
  197. #define TCL_GSE_CMD_CMD_META_DATA_63_32_OFFSET 0x00000010
  198. #define TCL_GSE_CMD_CMD_META_DATA_63_32_LSB 0
  199. #define TCL_GSE_CMD_CMD_META_DATA_63_32_MSB 31
  200. #define TCL_GSE_CMD_CMD_META_DATA_63_32_MASK 0xffffffff
  201. /* Description RESERVED_5A
  202. <legal 0>
  203. */
  204. #define TCL_GSE_CMD_RESERVED_5A_OFFSET 0x00000014
  205. #define TCL_GSE_CMD_RESERVED_5A_LSB 0
  206. #define TCL_GSE_CMD_RESERVED_5A_MSB 31
  207. #define TCL_GSE_CMD_RESERVED_5A_MASK 0xffffffff
  208. /* Description RESERVED_6A
  209. <legal 0>
  210. */
  211. #define TCL_GSE_CMD_RESERVED_6A_OFFSET 0x00000018
  212. #define TCL_GSE_CMD_RESERVED_6A_LSB 0
  213. #define TCL_GSE_CMD_RESERVED_6A_MSB 31
  214. #define TCL_GSE_CMD_RESERVED_6A_MASK 0xffffffff
  215. /* Description RESERVED_7A
  216. <legal 0>
  217. */
  218. #define TCL_GSE_CMD_RESERVED_7A_OFFSET 0x0000001c
  219. #define TCL_GSE_CMD_RESERVED_7A_LSB 0
  220. #define TCL_GSE_CMD_RESERVED_7A_MSB 19
  221. #define TCL_GSE_CMD_RESERVED_7A_MASK 0x000fffff
  222. /* Description RING_ID
  223. Helps with debugging when dumping ring contents.
  224. <legal all>
  225. */
  226. #define TCL_GSE_CMD_RING_ID_OFFSET 0x0000001c
  227. #define TCL_GSE_CMD_RING_ID_LSB 20
  228. #define TCL_GSE_CMD_RING_ID_MSB 27
  229. #define TCL_GSE_CMD_RING_ID_MASK 0x0ff00000
  230. /* Description LOOPING_COUNT
  231. A count value that indicates the number of times the producer
  232. of entries into the Ring has looped around the ring.
  233. At initialization time, this value is set to 0. On the first
  234. loop, this value is set to 1. After the max value is reached
  235. allowed by the number of bits for this field, the count
  236. value continues with 0 again.
  237. In case SW is the consumer of the ring entries, it can use
  238. this field to figure out up to where the producer of entries
  239. has created new entries. This eliminates the need to check
  240. where the "head pointer' of the ring is located once the
  241. SW starts processing an interrupt indicating that new entries
  242. have been put into this ring...
  243. Also note that SW if it wants only needs to look at the
  244. LSB bit of this count value.
  245. <legal all>
  246. */
  247. #define TCL_GSE_CMD_LOOPING_COUNT_OFFSET 0x0000001c
  248. #define TCL_GSE_CMD_LOOPING_COUNT_LSB 28
  249. #define TCL_GSE_CMD_LOOPING_COUNT_MSB 31
  250. #define TCL_GSE_CMD_LOOPING_COUNT_MASK 0xf0000000
  251. #endif // TCL_GSE_CMD